Commit | Line | Data |
---|---|---|
0e37f88d MR |
1 | /* |
2 | * Allwinner A1X SoCs pinctrl driver. | |
3 | * | |
4 | * Copyright (C) 2012 Maxime Ripard | |
5 | * | |
6 | * Maxime Ripard <maxime.ripard@free-electrons.com> | |
7 | * | |
8 | * This file is licensed under the terms of the GNU General Public | |
9 | * License version 2. This program is licensed "as is" without any | |
10 | * warranty of any kind, whether express or implied. | |
11 | */ | |
12 | ||
13 | #include <linux/io.h> | |
950707c0 | 14 | #include <linux/clk.h> |
08e9e614 | 15 | #include <linux/gpio.h> |
60242db1 | 16 | #include <linux/irqdomain.h> |
905a5117 | 17 | #include <linux/irqchip/chained_irq.h> |
0e37f88d MR |
18 | #include <linux/module.h> |
19 | #include <linux/of.h> | |
20 | #include <linux/of_address.h> | |
21 | #include <linux/of_device.h> | |
60242db1 | 22 | #include <linux/of_irq.h> |
0e37f88d MR |
23 | #include <linux/pinctrl/consumer.h> |
24 | #include <linux/pinctrl/machine.h> | |
25 | #include <linux/pinctrl/pinctrl.h> | |
26 | #include <linux/pinctrl/pinconf-generic.h> | |
27 | #include <linux/pinctrl/pinmux.h> | |
28 | #include <linux/platform_device.h> | |
29 | #include <linux/slab.h> | |
30 | ||
5f910777 | 31 | #include "../core.h" |
0e37f88d | 32 | #include "pinctrl-sunxi.h" |
eaa3d848 | 33 | |
f4c51c10 HG |
34 | static struct irq_chip sunxi_pinctrl_edge_irq_chip; |
35 | static struct irq_chip sunxi_pinctrl_level_irq_chip; | |
36 | ||
0e37f88d MR |
37 | static struct sunxi_pinctrl_group * |
38 | sunxi_pinctrl_find_group_by_name(struct sunxi_pinctrl *pctl, const char *group) | |
39 | { | |
40 | int i; | |
41 | ||
42 | for (i = 0; i < pctl->ngroups; i++) { | |
43 | struct sunxi_pinctrl_group *grp = pctl->groups + i; | |
44 | ||
45 | if (!strcmp(grp->name, group)) | |
46 | return grp; | |
47 | } | |
48 | ||
49 | return NULL; | |
50 | } | |
51 | ||
52 | static struct sunxi_pinctrl_function * | |
53 | sunxi_pinctrl_find_function_by_name(struct sunxi_pinctrl *pctl, | |
54 | const char *name) | |
55 | { | |
56 | struct sunxi_pinctrl_function *func = pctl->functions; | |
57 | int i; | |
58 | ||
59 | for (i = 0; i < pctl->nfunctions; i++) { | |
60 | if (!func[i].name) | |
61 | break; | |
62 | ||
63 | if (!strcmp(func[i].name, name)) | |
64 | return func + i; | |
65 | } | |
66 | ||
67 | return NULL; | |
68 | } | |
69 | ||
70 | static struct sunxi_desc_function * | |
71 | sunxi_pinctrl_desc_find_function_by_name(struct sunxi_pinctrl *pctl, | |
72 | const char *pin_name, | |
73 | const char *func_name) | |
74 | { | |
75 | int i; | |
76 | ||
77 | for (i = 0; i < pctl->desc->npins; i++) { | |
78 | const struct sunxi_desc_pin *pin = pctl->desc->pins + i; | |
79 | ||
80 | if (!strcmp(pin->pin.name, pin_name)) { | |
81 | struct sunxi_desc_function *func = pin->functions; | |
82 | ||
83 | while (func->name) { | |
84 | if (!strcmp(func->name, func_name)) | |
85 | return func; | |
86 | ||
87 | func++; | |
88 | } | |
89 | } | |
90 | } | |
91 | ||
92 | return NULL; | |
93 | } | |
94 | ||
814d4f2e MR |
95 | static struct sunxi_desc_function * |
96 | sunxi_pinctrl_desc_find_function_by_pin(struct sunxi_pinctrl *pctl, | |
97 | const u16 pin_num, | |
98 | const char *func_name) | |
99 | { | |
100 | int i; | |
101 | ||
102 | for (i = 0; i < pctl->desc->npins; i++) { | |
103 | const struct sunxi_desc_pin *pin = pctl->desc->pins + i; | |
104 | ||
105 | if (pin->pin.number == pin_num) { | |
106 | struct sunxi_desc_function *func = pin->functions; | |
107 | ||
108 | while (func->name) { | |
109 | if (!strcmp(func->name, func_name)) | |
110 | return func; | |
111 | ||
112 | func++; | |
113 | } | |
114 | } | |
115 | } | |
116 | ||
117 | return NULL; | |
118 | } | |
119 | ||
0e37f88d MR |
120 | static int sunxi_pctrl_get_groups_count(struct pinctrl_dev *pctldev) |
121 | { | |
122 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
123 | ||
124 | return pctl->ngroups; | |
125 | } | |
126 | ||
127 | static const char *sunxi_pctrl_get_group_name(struct pinctrl_dev *pctldev, | |
128 | unsigned group) | |
129 | { | |
130 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
131 | ||
132 | return pctl->groups[group].name; | |
133 | } | |
134 | ||
135 | static int sunxi_pctrl_get_group_pins(struct pinctrl_dev *pctldev, | |
136 | unsigned group, | |
137 | const unsigned **pins, | |
138 | unsigned *num_pins) | |
139 | { | |
140 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
141 | ||
142 | *pins = (unsigned *)&pctl->groups[group].pin; | |
143 | *num_pins = 1; | |
144 | ||
145 | return 0; | |
146 | } | |
147 | ||
148 | static int sunxi_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev, | |
149 | struct device_node *node, | |
150 | struct pinctrl_map **map, | |
151 | unsigned *num_maps) | |
152 | { | |
153 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
154 | unsigned long *pinconfig; | |
155 | struct property *prop; | |
156 | const char *function; | |
157 | const char *group; | |
158 | int ret, nmaps, i = 0; | |
159 | u32 val; | |
160 | ||
161 | *map = NULL; | |
162 | *num_maps = 0; | |
163 | ||
164 | ret = of_property_read_string(node, "allwinner,function", &function); | |
165 | if (ret) { | |
166 | dev_err(pctl->dev, | |
167 | "missing allwinner,function property in node %s\n", | |
168 | node->name); | |
169 | return -EINVAL; | |
170 | } | |
171 | ||
172 | nmaps = of_property_count_strings(node, "allwinner,pins") * 2; | |
173 | if (nmaps < 0) { | |
174 | dev_err(pctl->dev, | |
175 | "missing allwinner,pins property in node %s\n", | |
176 | node->name); | |
177 | return -EINVAL; | |
178 | } | |
179 | ||
180 | *map = kmalloc(nmaps * sizeof(struct pinctrl_map), GFP_KERNEL); | |
3efa921d | 181 | if (!*map) |
0e37f88d MR |
182 | return -ENOMEM; |
183 | ||
184 | of_property_for_each_string(node, "allwinner,pins", prop, group) { | |
185 | struct sunxi_pinctrl_group *grp = | |
186 | sunxi_pinctrl_find_group_by_name(pctl, group); | |
187 | int j = 0, configlen = 0; | |
188 | ||
189 | if (!grp) { | |
190 | dev_err(pctl->dev, "unknown pin %s", group); | |
191 | continue; | |
192 | } | |
193 | ||
194 | if (!sunxi_pinctrl_desc_find_function_by_name(pctl, | |
195 | grp->name, | |
196 | function)) { | |
197 | dev_err(pctl->dev, "unsupported function %s on pin %s", | |
198 | function, group); | |
199 | continue; | |
200 | } | |
201 | ||
202 | (*map)[i].type = PIN_MAP_TYPE_MUX_GROUP; | |
203 | (*map)[i].data.mux.group = group; | |
204 | (*map)[i].data.mux.function = function; | |
205 | ||
206 | i++; | |
207 | ||
208 | (*map)[i].type = PIN_MAP_TYPE_CONFIGS_GROUP; | |
209 | (*map)[i].data.configs.group_or_pin = group; | |
210 | ||
211 | if (of_find_property(node, "allwinner,drive", NULL)) | |
212 | configlen++; | |
213 | if (of_find_property(node, "allwinner,pull", NULL)) | |
214 | configlen++; | |
215 | ||
216 | pinconfig = kzalloc(configlen * sizeof(*pinconfig), GFP_KERNEL); | |
217 | ||
218 | if (!of_property_read_u32(node, "allwinner,drive", &val)) { | |
219 | u16 strength = (val + 1) * 10; | |
220 | pinconfig[j++] = | |
221 | pinconf_to_config_packed(PIN_CONFIG_DRIVE_STRENGTH, | |
222 | strength); | |
223 | } | |
224 | ||
225 | if (!of_property_read_u32(node, "allwinner,pull", &val)) { | |
226 | enum pin_config_param pull = PIN_CONFIG_END; | |
227 | if (val == 1) | |
228 | pull = PIN_CONFIG_BIAS_PULL_UP; | |
229 | else if (val == 2) | |
230 | pull = PIN_CONFIG_BIAS_PULL_DOWN; | |
231 | pinconfig[j++] = pinconf_to_config_packed(pull, 0); | |
232 | } | |
233 | ||
234 | (*map)[i].data.configs.configs = pinconfig; | |
235 | (*map)[i].data.configs.num_configs = configlen; | |
236 | ||
237 | i++; | |
238 | } | |
239 | ||
240 | *num_maps = nmaps; | |
241 | ||
242 | return 0; | |
243 | } | |
244 | ||
245 | static void sunxi_pctrl_dt_free_map(struct pinctrl_dev *pctldev, | |
246 | struct pinctrl_map *map, | |
247 | unsigned num_maps) | |
248 | { | |
249 | int i; | |
250 | ||
251 | for (i = 0; i < num_maps; i++) { | |
252 | if (map[i].type == PIN_MAP_TYPE_CONFIGS_GROUP) | |
253 | kfree(map[i].data.configs.configs); | |
254 | } | |
255 | ||
256 | kfree(map); | |
257 | } | |
258 | ||
022ab148 | 259 | static const struct pinctrl_ops sunxi_pctrl_ops = { |
0e37f88d MR |
260 | .dt_node_to_map = sunxi_pctrl_dt_node_to_map, |
261 | .dt_free_map = sunxi_pctrl_dt_free_map, | |
262 | .get_groups_count = sunxi_pctrl_get_groups_count, | |
263 | .get_group_name = sunxi_pctrl_get_group_name, | |
264 | .get_group_pins = sunxi_pctrl_get_group_pins, | |
265 | }; | |
266 | ||
267 | static int sunxi_pconf_group_get(struct pinctrl_dev *pctldev, | |
268 | unsigned group, | |
269 | unsigned long *config) | |
270 | { | |
271 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
272 | ||
273 | *config = pctl->groups[group].config; | |
274 | ||
275 | return 0; | |
276 | } | |
277 | ||
278 | static int sunxi_pconf_group_set(struct pinctrl_dev *pctldev, | |
279 | unsigned group, | |
03b054e9 SY |
280 | unsigned long *configs, |
281 | unsigned num_configs) | |
0e37f88d MR |
282 | { |
283 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
284 | struct sunxi_pinctrl_group *g = &pctl->groups[group]; | |
1bee963d | 285 | unsigned long flags; |
b4575c69 | 286 | unsigned pin = g->pin - pctl->desc->pin_base; |
0e37f88d MR |
287 | u32 val, mask; |
288 | u16 strength; | |
289 | u8 dlevel; | |
03b054e9 | 290 | int i; |
0e37f88d | 291 | |
6ad30ce0 | 292 | spin_lock_irqsave(&pctl->lock, flags); |
1bee963d | 293 | |
03b054e9 SY |
294 | for (i = 0; i < num_configs; i++) { |
295 | switch (pinconf_to_config_param(configs[i])) { | |
296 | case PIN_CONFIG_DRIVE_STRENGTH: | |
297 | strength = pinconf_to_config_argument(configs[i]); | |
07b7eb92 LW |
298 | if (strength > 40) { |
299 | spin_unlock_irqrestore(&pctl->lock, flags); | |
03b054e9 | 300 | return -EINVAL; |
07b7eb92 | 301 | } |
03b054e9 SY |
302 | /* |
303 | * We convert from mA to what the register expects: | |
304 | * 0: 10mA | |
305 | * 1: 20mA | |
306 | * 2: 30mA | |
307 | * 3: 40mA | |
308 | */ | |
309 | dlevel = strength / 10 - 1; | |
b4575c69 CYT |
310 | val = readl(pctl->membase + sunxi_dlevel_reg(pin)); |
311 | mask = DLEVEL_PINS_MASK << sunxi_dlevel_offset(pin); | |
03b054e9 | 312 | writel((val & ~mask) |
b4575c69 CYT |
313 | | dlevel << sunxi_dlevel_offset(pin), |
314 | pctl->membase + sunxi_dlevel_reg(pin)); | |
03b054e9 SY |
315 | break; |
316 | case PIN_CONFIG_BIAS_PULL_UP: | |
b4575c69 CYT |
317 | val = readl(pctl->membase + sunxi_pull_reg(pin)); |
318 | mask = PULL_PINS_MASK << sunxi_pull_offset(pin); | |
319 | writel((val & ~mask) | 1 << sunxi_pull_offset(pin), | |
320 | pctl->membase + sunxi_pull_reg(pin)); | |
03b054e9 SY |
321 | break; |
322 | case PIN_CONFIG_BIAS_PULL_DOWN: | |
b4575c69 CYT |
323 | val = readl(pctl->membase + sunxi_pull_reg(pin)); |
324 | mask = PULL_PINS_MASK << sunxi_pull_offset(pin); | |
325 | writel((val & ~mask) | 2 << sunxi_pull_offset(pin), | |
326 | pctl->membase + sunxi_pull_reg(pin)); | |
03b054e9 SY |
327 | break; |
328 | default: | |
329 | break; | |
330 | } | |
03b054e9 SY |
331 | /* cache the config value */ |
332 | g->config = configs[i]; | |
333 | } /* for each config */ | |
0e37f88d | 334 | |
6ad30ce0 | 335 | spin_unlock_irqrestore(&pctl->lock, flags); |
0e37f88d MR |
336 | |
337 | return 0; | |
338 | } | |
339 | ||
022ab148 | 340 | static const struct pinconf_ops sunxi_pconf_ops = { |
0e37f88d MR |
341 | .pin_config_group_get = sunxi_pconf_group_get, |
342 | .pin_config_group_set = sunxi_pconf_group_set, | |
343 | }; | |
344 | ||
345 | static int sunxi_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev) | |
346 | { | |
347 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
348 | ||
349 | return pctl->nfunctions; | |
350 | } | |
351 | ||
352 | static const char *sunxi_pmx_get_func_name(struct pinctrl_dev *pctldev, | |
353 | unsigned function) | |
354 | { | |
355 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
356 | ||
357 | return pctl->functions[function].name; | |
358 | } | |
359 | ||
360 | static int sunxi_pmx_get_func_groups(struct pinctrl_dev *pctldev, | |
361 | unsigned function, | |
362 | const char * const **groups, | |
363 | unsigned * const num_groups) | |
364 | { | |
365 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
366 | ||
367 | *groups = pctl->functions[function].groups; | |
368 | *num_groups = pctl->functions[function].ngroups; | |
369 | ||
370 | return 0; | |
371 | } | |
372 | ||
373 | static void sunxi_pmx_set(struct pinctrl_dev *pctldev, | |
374 | unsigned pin, | |
375 | u8 config) | |
376 | { | |
377 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
1bee963d MR |
378 | unsigned long flags; |
379 | u32 val, mask; | |
380 | ||
381 | spin_lock_irqsave(&pctl->lock, flags); | |
0e37f88d | 382 | |
b4575c69 | 383 | pin -= pctl->desc->pin_base; |
1bee963d MR |
384 | val = readl(pctl->membase + sunxi_mux_reg(pin)); |
385 | mask = MUX_PINS_MASK << sunxi_mux_offset(pin); | |
0e37f88d MR |
386 | writel((val & ~mask) | config << sunxi_mux_offset(pin), |
387 | pctl->membase + sunxi_mux_reg(pin)); | |
1bee963d MR |
388 | |
389 | spin_unlock_irqrestore(&pctl->lock, flags); | |
0e37f88d MR |
390 | } |
391 | ||
392 | static int sunxi_pmx_enable(struct pinctrl_dev *pctldev, | |
393 | unsigned function, | |
394 | unsigned group) | |
395 | { | |
396 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
397 | struct sunxi_pinctrl_group *g = pctl->groups + group; | |
398 | struct sunxi_pinctrl_function *func = pctl->functions + function; | |
399 | struct sunxi_desc_function *desc = | |
400 | sunxi_pinctrl_desc_find_function_by_name(pctl, | |
401 | g->name, | |
402 | func->name); | |
403 | ||
404 | if (!desc) | |
405 | return -EINVAL; | |
406 | ||
407 | sunxi_pmx_set(pctldev, g->pin, desc->muxval); | |
408 | ||
409 | return 0; | |
410 | } | |
411 | ||
08e9e614 MR |
412 | static int |
413 | sunxi_pmx_gpio_set_direction(struct pinctrl_dev *pctldev, | |
414 | struct pinctrl_gpio_range *range, | |
415 | unsigned offset, | |
416 | bool input) | |
417 | { | |
418 | struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev); | |
419 | struct sunxi_desc_function *desc; | |
08e9e614 | 420 | const char *func; |
08e9e614 MR |
421 | |
422 | if (input) | |
423 | func = "gpio_in"; | |
424 | else | |
425 | func = "gpio_out"; | |
426 | ||
814d4f2e MR |
427 | desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, offset, func); |
428 | if (!desc) | |
429 | return -EINVAL; | |
08e9e614 MR |
430 | |
431 | sunxi_pmx_set(pctldev, offset, desc->muxval); | |
432 | ||
814d4f2e | 433 | return 0; |
08e9e614 MR |
434 | } |
435 | ||
022ab148 | 436 | static const struct pinmux_ops sunxi_pmx_ops = { |
0e37f88d MR |
437 | .get_functions_count = sunxi_pmx_get_funcs_cnt, |
438 | .get_function_name = sunxi_pmx_get_func_name, | |
439 | .get_function_groups = sunxi_pmx_get_func_groups, | |
440 | .enable = sunxi_pmx_enable, | |
08e9e614 | 441 | .gpio_set_direction = sunxi_pmx_gpio_set_direction, |
0e37f88d MR |
442 | }; |
443 | ||
08e9e614 MR |
444 | static int sunxi_pinctrl_gpio_request(struct gpio_chip *chip, unsigned offset) |
445 | { | |
446 | return pinctrl_request_gpio(chip->base + offset); | |
447 | } | |
448 | ||
449 | static void sunxi_pinctrl_gpio_free(struct gpio_chip *chip, unsigned offset) | |
450 | { | |
451 | pinctrl_free_gpio(chip->base + offset); | |
452 | } | |
453 | ||
454 | static int sunxi_pinctrl_gpio_direction_input(struct gpio_chip *chip, | |
455 | unsigned offset) | |
456 | { | |
457 | return pinctrl_gpio_direction_input(chip->base + offset); | |
458 | } | |
459 | ||
460 | static int sunxi_pinctrl_gpio_get(struct gpio_chip *chip, unsigned offset) | |
461 | { | |
462 | struct sunxi_pinctrl *pctl = dev_get_drvdata(chip->dev); | |
463 | ||
464 | u32 reg = sunxi_data_reg(offset); | |
465 | u8 index = sunxi_data_offset(offset); | |
466 | u32 val = (readl(pctl->membase + reg) >> index) & DATA_PINS_MASK; | |
467 | ||
468 | return val; | |
469 | } | |
470 | ||
08e9e614 MR |
471 | static void sunxi_pinctrl_gpio_set(struct gpio_chip *chip, |
472 | unsigned offset, int value) | |
473 | { | |
474 | struct sunxi_pinctrl *pctl = dev_get_drvdata(chip->dev); | |
475 | u32 reg = sunxi_data_reg(offset); | |
476 | u8 index = sunxi_data_offset(offset); | |
1bee963d MR |
477 | unsigned long flags; |
478 | u32 regval; | |
479 | ||
480 | spin_lock_irqsave(&pctl->lock, flags); | |
481 | ||
482 | regval = readl(pctl->membase + reg); | |
08e9e614 | 483 | |
df7b34f4 MR |
484 | if (value) |
485 | regval |= BIT(index); | |
486 | else | |
487 | regval &= ~(BIT(index)); | |
08e9e614 | 488 | |
df7b34f4 | 489 | writel(regval, pctl->membase + reg); |
1bee963d MR |
490 | |
491 | spin_unlock_irqrestore(&pctl->lock, flags); | |
08e9e614 MR |
492 | } |
493 | ||
fa8cf57c CYT |
494 | static int sunxi_pinctrl_gpio_direction_output(struct gpio_chip *chip, |
495 | unsigned offset, int value) | |
496 | { | |
497 | sunxi_pinctrl_gpio_set(chip, offset, value); | |
498 | return pinctrl_gpio_direction_output(chip->base + offset); | |
499 | } | |
500 | ||
a0d72094 MR |
501 | static int sunxi_pinctrl_gpio_of_xlate(struct gpio_chip *gc, |
502 | const struct of_phandle_args *gpiospec, | |
503 | u32 *flags) | |
504 | { | |
505 | int pin, base; | |
506 | ||
507 | base = PINS_PER_BANK * gpiospec->args[0]; | |
508 | pin = base + gpiospec->args[1]; | |
509 | ||
510 | if (pin > (gc->base + gc->ngpio)) | |
511 | return -EINVAL; | |
512 | ||
513 | if (flags) | |
514 | *flags = gpiospec->args[2]; | |
515 | ||
516 | return pin; | |
517 | } | |
518 | ||
60242db1 MR |
519 | static int sunxi_pinctrl_gpio_to_irq(struct gpio_chip *chip, unsigned offset) |
520 | { | |
521 | struct sunxi_pinctrl *pctl = dev_get_drvdata(chip->dev); | |
522 | struct sunxi_desc_function *desc; | |
0d3bafac | 523 | unsigned irqnum; |
60242db1 | 524 | |
c9e3b2d8 | 525 | if (offset >= chip->ngpio) |
60242db1 MR |
526 | return -ENXIO; |
527 | ||
528 | desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, offset, "irq"); | |
529 | if (!desc) | |
530 | return -EINVAL; | |
531 | ||
0d3bafac CYT |
532 | irqnum = desc->irqbank * IRQ_PER_BANK + desc->irqnum; |
533 | ||
60242db1 | 534 | dev_dbg(chip->dev, "%s: request IRQ for GPIO %d, return %d\n", |
0d3bafac | 535 | chip->label, offset + chip->base, irqnum); |
60242db1 | 536 | |
0d3bafac | 537 | return irq_find_mapping(pctl->domain, irqnum); |
60242db1 MR |
538 | } |
539 | ||
fea6d8ef HG |
540 | static int sunxi_pinctrl_irq_request_resources(struct irq_data *d) |
541 | { | |
542 | struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d); | |
543 | struct sunxi_desc_function *func; | |
544 | ||
545 | func = sunxi_pinctrl_desc_find_function_by_pin(pctl, | |
546 | pctl->irq_array[d->hwirq], "irq"); | |
547 | if (!func) | |
548 | return -EINVAL; | |
549 | ||
550 | /* Change muxing to INT mode */ | |
551 | sunxi_pmx_set(pctl->pctl_dev, pctl->irq_array[d->hwirq], func->muxval); | |
552 | ||
553 | return 0; | |
554 | } | |
08e9e614 | 555 | |
f4c51c10 | 556 | static int sunxi_pinctrl_irq_set_type(struct irq_data *d, unsigned int type) |
60242db1 MR |
557 | { |
558 | struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d); | |
f4c51c10 | 559 | struct irq_desc *desc = container_of(d, struct irq_desc, irq_data); |
60242db1 MR |
560 | u32 reg = sunxi_irq_cfg_reg(d->hwirq); |
561 | u8 index = sunxi_irq_cfg_offset(d->hwirq); | |
1bee963d | 562 | unsigned long flags; |
2aaaddff | 563 | u32 regval; |
60242db1 MR |
564 | u8 mode; |
565 | ||
566 | switch (type) { | |
567 | case IRQ_TYPE_EDGE_RISING: | |
568 | mode = IRQ_EDGE_RISING; | |
569 | break; | |
570 | case IRQ_TYPE_EDGE_FALLING: | |
571 | mode = IRQ_EDGE_FALLING; | |
572 | break; | |
573 | case IRQ_TYPE_EDGE_BOTH: | |
574 | mode = IRQ_EDGE_BOTH; | |
575 | break; | |
576 | case IRQ_TYPE_LEVEL_HIGH: | |
577 | mode = IRQ_LEVEL_HIGH; | |
578 | break; | |
579 | case IRQ_TYPE_LEVEL_LOW: | |
580 | mode = IRQ_LEVEL_LOW; | |
581 | break; | |
582 | default: | |
583 | return -EINVAL; | |
584 | } | |
585 | ||
f4c51c10 HG |
586 | if (type & IRQ_TYPE_LEVEL_MASK) { |
587 | d->chip = &sunxi_pinctrl_level_irq_chip; | |
588 | desc->handle_irq = handle_fasteoi_irq; | |
589 | } else { | |
590 | d->chip = &sunxi_pinctrl_edge_irq_chip; | |
591 | desc->handle_irq = handle_edge_irq; | |
592 | } | |
593 | ||
1bee963d MR |
594 | spin_lock_irqsave(&pctl->lock, flags); |
595 | ||
2aaaddff | 596 | regval = readl(pctl->membase + reg); |
d82f9401 | 597 | regval &= ~(IRQ_CFG_IRQ_MASK << index); |
2aaaddff | 598 | writel(regval | (mode << index), pctl->membase + reg); |
60242db1 | 599 | |
1bee963d | 600 | spin_unlock_irqrestore(&pctl->lock, flags); |
60242db1 MR |
601 | |
602 | return 0; | |
603 | } | |
604 | ||
645ec714 | 605 | static void sunxi_pinctrl_irq_ack(struct irq_data *d) |
60242db1 MR |
606 | { |
607 | struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d); | |
60242db1 MR |
608 | u32 status_reg = sunxi_irq_status_reg(d->hwirq); |
609 | u8 status_idx = sunxi_irq_status_offset(d->hwirq); | |
60242db1 MR |
610 | |
611 | /* Clear the IRQ */ | |
612 | writel(1 << status_idx, pctl->membase + status_reg); | |
613 | } | |
614 | ||
615 | static void sunxi_pinctrl_irq_mask(struct irq_data *d) | |
616 | { | |
617 | struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d); | |
618 | u32 reg = sunxi_irq_ctrl_reg(d->hwirq); | |
619 | u8 idx = sunxi_irq_ctrl_offset(d->hwirq); | |
1bee963d | 620 | unsigned long flags; |
60242db1 MR |
621 | u32 val; |
622 | ||
1bee963d MR |
623 | spin_lock_irqsave(&pctl->lock, flags); |
624 | ||
60242db1 MR |
625 | /* Mask the IRQ */ |
626 | val = readl(pctl->membase + reg); | |
627 | writel(val & ~(1 << idx), pctl->membase + reg); | |
1bee963d MR |
628 | |
629 | spin_unlock_irqrestore(&pctl->lock, flags); | |
60242db1 MR |
630 | } |
631 | ||
632 | static void sunxi_pinctrl_irq_unmask(struct irq_data *d) | |
633 | { | |
634 | struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d); | |
60242db1 MR |
635 | u32 reg = sunxi_irq_ctrl_reg(d->hwirq); |
636 | u8 idx = sunxi_irq_ctrl_offset(d->hwirq); | |
1bee963d | 637 | unsigned long flags; |
60242db1 MR |
638 | u32 val; |
639 | ||
1bee963d MR |
640 | spin_lock_irqsave(&pctl->lock, flags); |
641 | ||
60242db1 MR |
642 | /* Unmask the IRQ */ |
643 | val = readl(pctl->membase + reg); | |
644 | writel(val | (1 << idx), pctl->membase + reg); | |
1bee963d MR |
645 | |
646 | spin_unlock_irqrestore(&pctl->lock, flags); | |
60242db1 MR |
647 | } |
648 | ||
d61e23e5 HG |
649 | static void sunxi_pinctrl_irq_ack_unmask(struct irq_data *d) |
650 | { | |
651 | sunxi_pinctrl_irq_ack(d); | |
652 | sunxi_pinctrl_irq_unmask(d); | |
653 | } | |
654 | ||
f4c51c10 | 655 | static struct irq_chip sunxi_pinctrl_edge_irq_chip = { |
645ec714 | 656 | .irq_ack = sunxi_pinctrl_irq_ack, |
60242db1 | 657 | .irq_mask = sunxi_pinctrl_irq_mask, |
60242db1 | 658 | .irq_unmask = sunxi_pinctrl_irq_unmask, |
fea6d8ef | 659 | .irq_request_resources = sunxi_pinctrl_irq_request_resources, |
60242db1 | 660 | .irq_set_type = sunxi_pinctrl_irq_set_type, |
578c0a87 | 661 | .flags = IRQCHIP_SKIP_SET_WAKE, |
60242db1 MR |
662 | }; |
663 | ||
f4c51c10 HG |
664 | static struct irq_chip sunxi_pinctrl_level_irq_chip = { |
665 | .irq_eoi = sunxi_pinctrl_irq_ack, | |
666 | .irq_mask = sunxi_pinctrl_irq_mask, | |
667 | .irq_unmask = sunxi_pinctrl_irq_unmask, | |
d61e23e5 HG |
668 | /* Define irq_enable / disable to avoid spurious irqs for drivers |
669 | * using these to suppress irqs while they clear the irq source */ | |
670 | .irq_enable = sunxi_pinctrl_irq_ack_unmask, | |
671 | .irq_disable = sunxi_pinctrl_irq_mask, | |
f4c51c10 HG |
672 | .irq_request_resources = sunxi_pinctrl_irq_request_resources, |
673 | .irq_set_type = sunxi_pinctrl_irq_set_type, | |
674 | .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_EOI_THREADED | | |
675 | IRQCHIP_EOI_IF_HANDLED, | |
676 | }; | |
677 | ||
60242db1 MR |
678 | static void sunxi_pinctrl_irq_handler(unsigned irq, struct irq_desc *desc) |
679 | { | |
905a5117 | 680 | struct irq_chip *chip = irq_get_chip(irq); |
60242db1 | 681 | struct sunxi_pinctrl *pctl = irq_get_handler_data(irq); |
aebdc8ab MR |
682 | unsigned long bank, reg, val; |
683 | ||
684 | for (bank = 0; bank < pctl->desc->irq_banks; bank++) | |
685 | if (irq == pctl->irq[bank]) | |
686 | break; | |
687 | ||
688 | if (bank == pctl->desc->irq_banks) | |
689 | return; | |
690 | ||
691 | reg = sunxi_irq_status_reg_from_bank(bank); | |
692 | val = readl(pctl->membase + reg); | |
60242db1 | 693 | |
aebdc8ab | 694 | if (val) { |
60242db1 MR |
695 | int irqoffset; |
696 | ||
905a5117 | 697 | chained_irq_enter(chip, desc); |
aebdc8ab MR |
698 | for_each_set_bit(irqoffset, &val, IRQ_PER_BANK) { |
699 | int pin_irq = irq_find_mapping(pctl->domain, | |
700 | bank * IRQ_PER_BANK + irqoffset); | |
60242db1 MR |
701 | generic_handle_irq(pin_irq); |
702 | } | |
905a5117 | 703 | chained_irq_exit(chip, desc); |
60242db1 MR |
704 | } |
705 | } | |
706 | ||
0e37f88d MR |
707 | static int sunxi_pinctrl_add_function(struct sunxi_pinctrl *pctl, |
708 | const char *name) | |
709 | { | |
710 | struct sunxi_pinctrl_function *func = pctl->functions; | |
711 | ||
712 | while (func->name) { | |
713 | /* function already there */ | |
714 | if (strcmp(func->name, name) == 0) { | |
715 | func->ngroups++; | |
716 | return -EEXIST; | |
717 | } | |
718 | func++; | |
719 | } | |
720 | ||
721 | func->name = name; | |
722 | func->ngroups = 1; | |
723 | ||
724 | pctl->nfunctions++; | |
725 | ||
726 | return 0; | |
727 | } | |
728 | ||
729 | static int sunxi_pinctrl_build_state(struct platform_device *pdev) | |
730 | { | |
731 | struct sunxi_pinctrl *pctl = platform_get_drvdata(pdev); | |
732 | int i; | |
733 | ||
734 | pctl->ngroups = pctl->desc->npins; | |
735 | ||
736 | /* Allocate groups */ | |
737 | pctl->groups = devm_kzalloc(&pdev->dev, | |
738 | pctl->ngroups * sizeof(*pctl->groups), | |
739 | GFP_KERNEL); | |
740 | if (!pctl->groups) | |
741 | return -ENOMEM; | |
742 | ||
743 | for (i = 0; i < pctl->desc->npins; i++) { | |
744 | const struct sunxi_desc_pin *pin = pctl->desc->pins + i; | |
745 | struct sunxi_pinctrl_group *group = pctl->groups + i; | |
746 | ||
747 | group->name = pin->pin.name; | |
748 | group->pin = pin->pin.number; | |
749 | } | |
750 | ||
751 | /* | |
752 | * We suppose that we won't have any more functions than pins, | |
753 | * we'll reallocate that later anyway | |
754 | */ | |
755 | pctl->functions = devm_kzalloc(&pdev->dev, | |
756 | pctl->desc->npins * sizeof(*pctl->functions), | |
757 | GFP_KERNEL); | |
758 | if (!pctl->functions) | |
759 | return -ENOMEM; | |
760 | ||
761 | /* Count functions and their associated groups */ | |
762 | for (i = 0; i < pctl->desc->npins; i++) { | |
763 | const struct sunxi_desc_pin *pin = pctl->desc->pins + i; | |
764 | struct sunxi_desc_function *func = pin->functions; | |
765 | ||
766 | while (func->name) { | |
d54e9a28 | 767 | /* Create interrupt mapping while we're at it */ |
aebdc8ab MR |
768 | if (!strcmp(func->name, "irq")) { |
769 | int irqnum = func->irqnum + func->irqbank * IRQ_PER_BANK; | |
770 | pctl->irq_array[irqnum] = pin->pin.number; | |
771 | } | |
772 | ||
0e37f88d MR |
773 | sunxi_pinctrl_add_function(pctl, func->name); |
774 | func++; | |
775 | } | |
776 | } | |
777 | ||
778 | pctl->functions = krealloc(pctl->functions, | |
779 | pctl->nfunctions * sizeof(*pctl->functions), | |
780 | GFP_KERNEL); | |
781 | ||
782 | for (i = 0; i < pctl->desc->npins; i++) { | |
783 | const struct sunxi_desc_pin *pin = pctl->desc->pins + i; | |
784 | struct sunxi_desc_function *func = pin->functions; | |
785 | ||
786 | while (func->name) { | |
787 | struct sunxi_pinctrl_function *func_item; | |
788 | const char **func_grp; | |
789 | ||
790 | func_item = sunxi_pinctrl_find_function_by_name(pctl, | |
791 | func->name); | |
792 | if (!func_item) | |
793 | return -EINVAL; | |
794 | ||
795 | if (!func_item->groups) { | |
796 | func_item->groups = | |
797 | devm_kzalloc(&pdev->dev, | |
798 | func_item->ngroups * sizeof(*func_item->groups), | |
799 | GFP_KERNEL); | |
800 | if (!func_item->groups) | |
801 | return -ENOMEM; | |
802 | } | |
803 | ||
804 | func_grp = func_item->groups; | |
805 | while (*func_grp) | |
806 | func_grp++; | |
807 | ||
808 | *func_grp = pin->pin.name; | |
809 | func++; | |
810 | } | |
811 | } | |
812 | ||
813 | return 0; | |
814 | } | |
815 | ||
2284ba6b MR |
816 | int sunxi_pinctrl_init(struct platform_device *pdev, |
817 | const struct sunxi_pinctrl_desc *desc) | |
0e37f88d MR |
818 | { |
819 | struct device_node *node = pdev->dev.of_node; | |
ba6764d5 | 820 | struct pinctrl_desc *pctrl_desc; |
0e37f88d MR |
821 | struct pinctrl_pin_desc *pins; |
822 | struct sunxi_pinctrl *pctl; | |
4409cafc | 823 | struct resource *res; |
08e9e614 | 824 | int i, ret, last_pin; |
950707c0 | 825 | struct clk *clk; |
0e37f88d MR |
826 | |
827 | pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL); | |
828 | if (!pctl) | |
829 | return -ENOMEM; | |
830 | platform_set_drvdata(pdev, pctl); | |
831 | ||
1bee963d MR |
832 | spin_lock_init(&pctl->lock); |
833 | ||
4409cafc MR |
834 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
835 | pctl->membase = devm_ioremap_resource(&pdev->dev, res); | |
836 | if (IS_ERR(pctl->membase)) | |
837 | return PTR_ERR(pctl->membase); | |
0e37f88d | 838 | |
ba6764d5 | 839 | pctl->dev = &pdev->dev; |
2284ba6b | 840 | pctl->desc = desc; |
0e37f88d | 841 | |
aebdc8ab MR |
842 | pctl->irq_array = devm_kcalloc(&pdev->dev, |
843 | IRQ_PER_BANK * pctl->desc->irq_banks, | |
844 | sizeof(*pctl->irq_array), | |
845 | GFP_KERNEL); | |
846 | if (!pctl->irq_array) | |
847 | return -ENOMEM; | |
848 | ||
0e37f88d MR |
849 | ret = sunxi_pinctrl_build_state(pdev); |
850 | if (ret) { | |
851 | dev_err(&pdev->dev, "dt probe failed: %d\n", ret); | |
852 | return ret; | |
853 | } | |
854 | ||
855 | pins = devm_kzalloc(&pdev->dev, | |
856 | pctl->desc->npins * sizeof(*pins), | |
857 | GFP_KERNEL); | |
858 | if (!pins) | |
859 | return -ENOMEM; | |
860 | ||
861 | for (i = 0; i < pctl->desc->npins; i++) | |
862 | pins[i] = pctl->desc->pins[i].pin; | |
863 | ||
ba6764d5 MR |
864 | pctrl_desc = devm_kzalloc(&pdev->dev, |
865 | sizeof(*pctrl_desc), | |
866 | GFP_KERNEL); | |
867 | if (!pctrl_desc) | |
868 | return -ENOMEM; | |
869 | ||
870 | pctrl_desc->name = dev_name(&pdev->dev); | |
871 | pctrl_desc->owner = THIS_MODULE; | |
872 | pctrl_desc->pins = pins; | |
873 | pctrl_desc->npins = pctl->desc->npins; | |
874 | pctrl_desc->confops = &sunxi_pconf_ops; | |
875 | pctrl_desc->pctlops = &sunxi_pctrl_ops; | |
876 | pctrl_desc->pmxops = &sunxi_pmx_ops; | |
877 | ||
878 | pctl->pctl_dev = pinctrl_register(pctrl_desc, | |
0e37f88d MR |
879 | &pdev->dev, pctl); |
880 | if (!pctl->pctl_dev) { | |
881 | dev_err(&pdev->dev, "couldn't register pinctrl driver\n"); | |
882 | return -EINVAL; | |
883 | } | |
884 | ||
08e9e614 MR |
885 | pctl->chip = devm_kzalloc(&pdev->dev, sizeof(*pctl->chip), GFP_KERNEL); |
886 | if (!pctl->chip) { | |
887 | ret = -ENOMEM; | |
888 | goto pinctrl_error; | |
889 | } | |
890 | ||
891 | last_pin = pctl->desc->pins[pctl->desc->npins - 1].pin.number; | |
d83c82ce BB |
892 | pctl->chip->owner = THIS_MODULE; |
893 | pctl->chip->request = sunxi_pinctrl_gpio_request, | |
894 | pctl->chip->free = sunxi_pinctrl_gpio_free, | |
895 | pctl->chip->direction_input = sunxi_pinctrl_gpio_direction_input, | |
896 | pctl->chip->direction_output = sunxi_pinctrl_gpio_direction_output, | |
897 | pctl->chip->get = sunxi_pinctrl_gpio_get, | |
898 | pctl->chip->set = sunxi_pinctrl_gpio_set, | |
899 | pctl->chip->of_xlate = sunxi_pinctrl_gpio_of_xlate, | |
900 | pctl->chip->to_irq = sunxi_pinctrl_gpio_to_irq, | |
901 | pctl->chip->of_gpio_n_cells = 3, | |
902 | pctl->chip->can_sleep = false, | |
903 | pctl->chip->ngpio = round_up(last_pin, PINS_PER_BANK) - | |
904 | pctl->desc->pin_base; | |
08e9e614 MR |
905 | pctl->chip->label = dev_name(&pdev->dev); |
906 | pctl->chip->dev = &pdev->dev; | |
d83c82ce | 907 | pctl->chip->base = pctl->desc->pin_base; |
08e9e614 MR |
908 | |
909 | ret = gpiochip_add(pctl->chip); | |
910 | if (ret) | |
911 | goto pinctrl_error; | |
912 | ||
913 | for (i = 0; i < pctl->desc->npins; i++) { | |
914 | const struct sunxi_desc_pin *pin = pctl->desc->pins + i; | |
915 | ||
916 | ret = gpiochip_add_pin_range(pctl->chip, dev_name(&pdev->dev), | |
917 | pin->pin.number, | |
918 | pin->pin.number, 1); | |
919 | if (ret) | |
920 | goto gpiochip_error; | |
921 | } | |
922 | ||
950707c0 | 923 | clk = devm_clk_get(&pdev->dev, NULL); |
d72f88a4 WY |
924 | if (IS_ERR(clk)) { |
925 | ret = PTR_ERR(clk); | |
950707c0 | 926 | goto gpiochip_error; |
d72f88a4 | 927 | } |
950707c0 | 928 | |
6415093f BB |
929 | ret = clk_prepare_enable(clk); |
930 | if (ret) | |
931 | goto gpiochip_error; | |
950707c0 | 932 | |
aebdc8ab MR |
933 | pctl->irq = devm_kcalloc(&pdev->dev, |
934 | pctl->desc->irq_banks, | |
935 | sizeof(*pctl->irq), | |
936 | GFP_KERNEL); | |
60242db1 | 937 | if (!pctl->irq) { |
aebdc8ab | 938 | ret = -ENOMEM; |
dc969106 | 939 | goto clk_error; |
60242db1 MR |
940 | } |
941 | ||
aebdc8ab MR |
942 | for (i = 0; i < pctl->desc->irq_banks; i++) { |
943 | pctl->irq[i] = platform_get_irq(pdev, i); | |
944 | if (pctl->irq[i] < 0) { | |
945 | ret = pctl->irq[i]; | |
946 | goto clk_error; | |
947 | } | |
948 | } | |
949 | ||
950 | pctl->domain = irq_domain_add_linear(node, | |
951 | pctl->desc->irq_banks * IRQ_PER_BANK, | |
952 | &irq_domain_simple_ops, | |
953 | NULL); | |
60242db1 MR |
954 | if (!pctl->domain) { |
955 | dev_err(&pdev->dev, "Couldn't register IRQ domain\n"); | |
956 | ret = -ENOMEM; | |
dc969106 | 957 | goto clk_error; |
60242db1 MR |
958 | } |
959 | ||
aebdc8ab | 960 | for (i = 0; i < (pctl->desc->irq_banks * IRQ_PER_BANK); i++) { |
60242db1 MR |
961 | int irqno = irq_create_mapping(pctl->domain, i); |
962 | ||
f4c51c10 HG |
963 | irq_set_chip_and_handler(irqno, &sunxi_pinctrl_edge_irq_chip, |
964 | handle_edge_irq); | |
60242db1 MR |
965 | irq_set_chip_data(irqno, pctl); |
966 | }; | |
967 | ||
aebdc8ab | 968 | for (i = 0; i < pctl->desc->irq_banks; i++) { |
f4c51c10 HG |
969 | /* Mask and clear all IRQs before registering a handler */ |
970 | writel(0, pctl->membase + sunxi_irq_ctrl_reg_from_bank(i)); | |
971 | writel(0xffffffff, | |
972 | pctl->membase + sunxi_irq_status_reg_from_bank(i)); | |
973 | ||
aebdc8ab MR |
974 | irq_set_chained_handler(pctl->irq[i], |
975 | sunxi_pinctrl_irq_handler); | |
976 | irq_set_handler_data(pctl->irq[i], pctl); | |
977 | } | |
60242db1 | 978 | |
08e9e614 | 979 | dev_info(&pdev->dev, "initialized sunXi PIO driver\n"); |
0e37f88d MR |
980 | |
981 | return 0; | |
08e9e614 | 982 | |
e2bddc6a BB |
983 | clk_error: |
984 | clk_disable_unprepare(clk); | |
08e9e614 | 985 | gpiochip_error: |
b4e7c55d | 986 | gpiochip_remove(pctl->chip); |
08e9e614 MR |
987 | pinctrl_error: |
988 | pinctrl_unregister(pctl->pctl_dev); | |
989 | return ret; | |
0e37f88d | 990 | } |