rtc: rtc-s3c: fix setting missing field of getalarm
[deliverable/linux.git] / drivers / rtc / rtc-s3c.c
CommitLineData
1add6781 1/* drivers/rtc/rtc-s3c.c
e48add8c
AD
2 *
3 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com/
1add6781
BD
5 *
6 * Copyright (c) 2004,2006 Simtec Electronics
7 * Ben Dooks, <ben@simtec.co.uk>
8 * http://armlinux.simtec.co.uk/
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * S3C2410/S3C2440/S3C24XX Internal RTC Driver
15*/
16
17#include <linux/module.h>
18#include <linux/fs.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/interrupt.h>
23#include <linux/rtc.h>
24#include <linux/bcd.h>
25#include <linux/clk.h>
9974b6ea 26#include <linux/log2.h>
5a0e3ad6 27#include <linux/slab.h>
1add6781 28
a09e64fb 29#include <mach/hardware.h>
1add6781
BD
30#include <asm/uaccess.h>
31#include <asm/io.h>
32#include <asm/irq.h>
e2cd00cf 33#include <plat/regs-rtc.h>
1add6781 34
9f4123b7
MC
35enum s3c_cpu_type {
36 TYPE_S3C2410,
37 TYPE_S3C64XX,
38};
39
1add6781
BD
40/* I have yet to find an S3C implementation with more than one
41 * of these rtc blocks in */
42
43static struct resource *s3c_rtc_mem;
44
e48add8c 45static struct clk *rtc_clk;
1add6781
BD
46static void __iomem *s3c_rtc_base;
47static int s3c_rtc_alarmno = NO_IRQ;
48static int s3c_rtc_tickno = NO_IRQ;
9f4123b7 49static enum s3c_cpu_type s3c_rtc_cpu_type;
1add6781
BD
50
51static DEFINE_SPINLOCK(s3c_rtc_pie_lock);
1add6781
BD
52
53/* IRQ Handlers */
54
7d12e780 55static irqreturn_t s3c_rtc_alarmirq(int irq, void *id)
1add6781
BD
56{
57 struct rtc_device *rdev = id;
58
ab6a2d70 59 rtc_update_irq(rdev, 1, RTC_AF | RTC_IRQF);
2f3478f6
AD
60
61 if (s3c_rtc_cpu_type == TYPE_S3C64XX)
62 writeb(S3C2410_INTP_ALM, s3c_rtc_base + S3C2410_INTP);
63
1add6781
BD
64 return IRQ_HANDLED;
65}
66
7d12e780 67static irqreturn_t s3c_rtc_tickirq(int irq, void *id)
1add6781
BD
68{
69 struct rtc_device *rdev = id;
70
773be7ee 71 rtc_update_irq(rdev, 1, RTC_PF | RTC_IRQF);
2f3478f6
AD
72
73 if (s3c_rtc_cpu_type == TYPE_S3C64XX)
74 writeb(S3C2410_INTP_TIC, s3c_rtc_base + S3C2410_INTP);
75
1add6781
BD
76 return IRQ_HANDLED;
77}
78
79/* Update control registers */
80static void s3c_rtc_setaie(int to)
81{
82 unsigned int tmp;
83
2a4e2b87 84 pr_debug("%s: aie=%d\n", __func__, to);
1add6781 85
9a654518 86 tmp = readb(s3c_rtc_base + S3C2410_RTCALM) & ~S3C2410_RTCALM_ALMEN;
1add6781
BD
87
88 if (to)
89 tmp |= S3C2410_RTCALM_ALMEN;
90
9a654518 91 writeb(tmp, s3c_rtc_base + S3C2410_RTCALM);
1add6781
BD
92}
93
773be7ee 94static int s3c_rtc_setpie(struct device *dev, int enabled)
1add6781
BD
95{
96 unsigned int tmp;
97
773be7ee 98 pr_debug("%s: pie=%d\n", __func__, enabled);
1add6781
BD
99
100 spin_lock_irq(&s3c_rtc_pie_lock);
1add6781 101
9f4123b7 102 if (s3c_rtc_cpu_type == TYPE_S3C64XX) {
f61ae671 103 tmp = readw(s3c_rtc_base + S3C2410_RTCCON);
9f4123b7
MC
104 tmp &= ~S3C64XX_RTCCON_TICEN;
105
106 if (enabled)
107 tmp |= S3C64XX_RTCCON_TICEN;
108
2f3478f6 109 writew(tmp, s3c_rtc_base + S3C2410_RTCCON);
9f4123b7
MC
110 } else {
111 tmp = readb(s3c_rtc_base + S3C2410_TICNT);
112 tmp &= ~S3C2410_TICNT_ENABLE;
113
114 if (enabled)
115 tmp |= S3C2410_TICNT_ENABLE;
116
117 writeb(tmp, s3c_rtc_base + S3C2410_TICNT);
118 }
1add6781 119
1add6781 120 spin_unlock_irq(&s3c_rtc_pie_lock);
773be7ee
BD
121
122 return 0;
1add6781
BD
123}
124
773be7ee 125static int s3c_rtc_setfreq(struct device *dev, int freq)
1add6781 126{
9f4123b7
MC
127 struct platform_device *pdev = to_platform_device(dev);
128 struct rtc_device *rtc_dev = platform_get_drvdata(pdev);
129 unsigned int tmp = 0;
1add6781 130
5d2a5037
JC
131 if (!is_power_of_2(freq))
132 return -EINVAL;
133
1add6781 134 spin_lock_irq(&s3c_rtc_pie_lock);
1add6781 135
9f4123b7
MC
136 if (s3c_rtc_cpu_type == TYPE_S3C2410) {
137 tmp = readb(s3c_rtc_base + S3C2410_TICNT);
138 tmp &= S3C2410_TICNT_ENABLE;
139 }
140
141 tmp |= (rtc_dev->max_user_freq / freq)-1;
1add6781 142
2f3478f6 143 writel(tmp, s3c_rtc_base + S3C2410_TICNT);
1add6781 144 spin_unlock_irq(&s3c_rtc_pie_lock);
773be7ee
BD
145
146 return 0;
1add6781
BD
147}
148
149/* Time read/write */
150
151static int s3c_rtc_gettime(struct device *dev, struct rtc_time *rtc_tm)
152{
153 unsigned int have_retried = 0;
9a654518 154 void __iomem *base = s3c_rtc_base;
1add6781
BD
155
156 retry_get_time:
9a654518
BD
157 rtc_tm->tm_min = readb(base + S3C2410_RTCMIN);
158 rtc_tm->tm_hour = readb(base + S3C2410_RTCHOUR);
159 rtc_tm->tm_mday = readb(base + S3C2410_RTCDATE);
160 rtc_tm->tm_mon = readb(base + S3C2410_RTCMON);
161 rtc_tm->tm_year = readb(base + S3C2410_RTCYEAR);
162 rtc_tm->tm_sec = readb(base + S3C2410_RTCSEC);
1add6781
BD
163
164 /* the only way to work out wether the system was mid-update
165 * when we read it is to check the second counter, and if it
166 * is zero, then we re-try the entire read
167 */
168
169 if (rtc_tm->tm_sec == 0 && !have_retried) {
170 have_retried = 1;
171 goto retry_get_time;
172 }
173
174 pr_debug("read time %02x.%02x.%02x %02x/%02x/%02x\n",
175 rtc_tm->tm_year, rtc_tm->tm_mon, rtc_tm->tm_mday,
176 rtc_tm->tm_hour, rtc_tm->tm_min, rtc_tm->tm_sec);
177
fe20ba70
AB
178 rtc_tm->tm_sec = bcd2bin(rtc_tm->tm_sec);
179 rtc_tm->tm_min = bcd2bin(rtc_tm->tm_min);
180 rtc_tm->tm_hour = bcd2bin(rtc_tm->tm_hour);
181 rtc_tm->tm_mday = bcd2bin(rtc_tm->tm_mday);
182 rtc_tm->tm_mon = bcd2bin(rtc_tm->tm_mon);
183 rtc_tm->tm_year = bcd2bin(rtc_tm->tm_year);
1add6781
BD
184
185 rtc_tm->tm_year += 100;
186 rtc_tm->tm_mon -= 1;
187
188 return 0;
189}
190
191static int s3c_rtc_settime(struct device *dev, struct rtc_time *tm)
192{
9a654518 193 void __iomem *base = s3c_rtc_base;
641741e0 194 int year = tm->tm_year - 100;
9a654518 195
641741e0
BD
196 pr_debug("set time %02d.%02d.%02d %02d/%02d/%02d\n",
197 tm->tm_year, tm->tm_mon, tm->tm_mday,
198 tm->tm_hour, tm->tm_min, tm->tm_sec);
199
200 /* we get around y2k by simply not supporting it */
1add6781 201
641741e0 202 if (year < 0 || year >= 100) {
9a654518 203 dev_err(dev, "rtc only supports 100 years\n");
1add6781 204 return -EINVAL;
9a654518
BD
205 }
206
fe20ba70
AB
207 writeb(bin2bcd(tm->tm_sec), base + S3C2410_RTCSEC);
208 writeb(bin2bcd(tm->tm_min), base + S3C2410_RTCMIN);
209 writeb(bin2bcd(tm->tm_hour), base + S3C2410_RTCHOUR);
210 writeb(bin2bcd(tm->tm_mday), base + S3C2410_RTCDATE);
211 writeb(bin2bcd(tm->tm_mon + 1), base + S3C2410_RTCMON);
212 writeb(bin2bcd(year), base + S3C2410_RTCYEAR);
1add6781
BD
213
214 return 0;
215}
216
217static int s3c_rtc_getalarm(struct device *dev, struct rtc_wkalrm *alrm)
218{
219 struct rtc_time *alm_tm = &alrm->time;
9a654518 220 void __iomem *base = s3c_rtc_base;
1add6781
BD
221 unsigned int alm_en;
222
9a654518
BD
223 alm_tm->tm_sec = readb(base + S3C2410_ALMSEC);
224 alm_tm->tm_min = readb(base + S3C2410_ALMMIN);
225 alm_tm->tm_hour = readb(base + S3C2410_ALMHOUR);
226 alm_tm->tm_mon = readb(base + S3C2410_ALMMON);
227 alm_tm->tm_mday = readb(base + S3C2410_ALMDATE);
228 alm_tm->tm_year = readb(base + S3C2410_ALMYEAR);
1add6781 229
9a654518 230 alm_en = readb(base + S3C2410_RTCALM);
1add6781 231
a2db8dfc
DB
232 alrm->enabled = (alm_en & S3C2410_RTCALM_ALMEN) ? 1 : 0;
233
1add6781
BD
234 pr_debug("read alarm %02x %02x.%02x.%02x %02x/%02x/%02x\n",
235 alm_en,
236 alm_tm->tm_year, alm_tm->tm_mon, alm_tm->tm_mday,
237 alm_tm->tm_hour, alm_tm->tm_min, alm_tm->tm_sec);
238
239
240 /* decode the alarm enable field */
241
242 if (alm_en & S3C2410_RTCALM_SECEN)
fe20ba70 243 alm_tm->tm_sec = bcd2bin(alm_tm->tm_sec);
1add6781 244 else
dd061d1a 245 alm_tm->tm_sec = -1;
1add6781
BD
246
247 if (alm_en & S3C2410_RTCALM_MINEN)
fe20ba70 248 alm_tm->tm_min = bcd2bin(alm_tm->tm_min);
1add6781 249 else
dd061d1a 250 alm_tm->tm_min = -1;
1add6781
BD
251
252 if (alm_en & S3C2410_RTCALM_HOUREN)
fe20ba70 253 alm_tm->tm_hour = bcd2bin(alm_tm->tm_hour);
1add6781 254 else
dd061d1a 255 alm_tm->tm_hour = -1;
1add6781
BD
256
257 if (alm_en & S3C2410_RTCALM_DAYEN)
fe20ba70 258 alm_tm->tm_mday = bcd2bin(alm_tm->tm_mday);
1add6781 259 else
dd061d1a 260 alm_tm->tm_mday = -1;
1add6781
BD
261
262 if (alm_en & S3C2410_RTCALM_MONEN) {
fe20ba70 263 alm_tm->tm_mon = bcd2bin(alm_tm->tm_mon);
1add6781
BD
264 alm_tm->tm_mon -= 1;
265 } else {
dd061d1a 266 alm_tm->tm_mon = -1;
1add6781
BD
267 }
268
269 if (alm_en & S3C2410_RTCALM_YEAREN)
fe20ba70 270 alm_tm->tm_year = bcd2bin(alm_tm->tm_year);
1add6781 271 else
dd061d1a 272 alm_tm->tm_year = -1;
1add6781
BD
273
274 return 0;
275}
276
277static int s3c_rtc_setalarm(struct device *dev, struct rtc_wkalrm *alrm)
278{
279 struct rtc_time *tm = &alrm->time;
9a654518 280 void __iomem *base = s3c_rtc_base;
1add6781
BD
281 unsigned int alrm_en;
282
283 pr_debug("s3c_rtc_setalarm: %d, %02x/%02x/%02x %02x.%02x.%02x\n",
284 alrm->enabled,
285 tm->tm_mday & 0xff, tm->tm_mon & 0xff, tm->tm_year & 0xff,
286 tm->tm_hour & 0xff, tm->tm_min & 0xff, tm->tm_sec);
287
288
9a654518
BD
289 alrm_en = readb(base + S3C2410_RTCALM) & S3C2410_RTCALM_ALMEN;
290 writeb(0x00, base + S3C2410_RTCALM);
1add6781
BD
291
292 if (tm->tm_sec < 60 && tm->tm_sec >= 0) {
293 alrm_en |= S3C2410_RTCALM_SECEN;
fe20ba70 294 writeb(bin2bcd(tm->tm_sec), base + S3C2410_ALMSEC);
1add6781
BD
295 }
296
297 if (tm->tm_min < 60 && tm->tm_min >= 0) {
298 alrm_en |= S3C2410_RTCALM_MINEN;
fe20ba70 299 writeb(bin2bcd(tm->tm_min), base + S3C2410_ALMMIN);
1add6781
BD
300 }
301
302 if (tm->tm_hour < 24 && tm->tm_hour >= 0) {
303 alrm_en |= S3C2410_RTCALM_HOUREN;
fe20ba70 304 writeb(bin2bcd(tm->tm_hour), base + S3C2410_ALMHOUR);
1add6781
BD
305 }
306
307 pr_debug("setting S3C2410_RTCALM to %08x\n", alrm_en);
308
9a654518 309 writeb(alrm_en, base + S3C2410_RTCALM);
1add6781 310
773be7ee 311 s3c_rtc_setaie(alrm->enabled);
1add6781 312
1add6781
BD
313 return 0;
314}
315
1add6781
BD
316static int s3c_rtc_proc(struct device *dev, struct seq_file *seq)
317{
9f4123b7 318 unsigned int ticnt;
1add6781 319
9f4123b7 320 if (s3c_rtc_cpu_type == TYPE_S3C64XX) {
f61ae671 321 ticnt = readw(s3c_rtc_base + S3C2410_RTCCON);
9f4123b7
MC
322 ticnt &= S3C64XX_RTCCON_TICEN;
323 } else {
324 ticnt = readb(s3c_rtc_base + S3C2410_TICNT);
325 ticnt &= S3C2410_TICNT_ENABLE;
326 }
327
328 seq_printf(seq, "periodic_IRQ\t: %s\n", ticnt ? "yes" : "no");
1add6781
BD
329 return 0;
330}
331
332static int s3c_rtc_open(struct device *dev)
333{
334 struct platform_device *pdev = to_platform_device(dev);
335 struct rtc_device *rtc_dev = platform_get_drvdata(pdev);
336 int ret;
337
338 ret = request_irq(s3c_rtc_alarmno, s3c_rtc_alarmirq,
38515e90 339 IRQF_DISABLED, "s3c2410-rtc alarm", rtc_dev);
1add6781
BD
340
341 if (ret) {
342 dev_err(dev, "IRQ%d error %d\n", s3c_rtc_alarmno, ret);
343 return ret;
344 }
345
346 ret = request_irq(s3c_rtc_tickno, s3c_rtc_tickirq,
38515e90 347 IRQF_DISABLED, "s3c2410-rtc tick", rtc_dev);
1add6781
BD
348
349 if (ret) {
350 dev_err(dev, "IRQ%d error %d\n", s3c_rtc_tickno, ret);
351 goto tick_err;
352 }
353
354 return ret;
355
356 tick_err:
357 free_irq(s3c_rtc_alarmno, rtc_dev);
358 return ret;
359}
360
361static void s3c_rtc_release(struct device *dev)
362{
363 struct platform_device *pdev = to_platform_device(dev);
364 struct rtc_device *rtc_dev = platform_get_drvdata(pdev);
365
366 /* do not clear AIE here, it may be needed for wake */
367
773be7ee 368 s3c_rtc_setpie(dev, 0);
1add6781
BD
369 free_irq(s3c_rtc_alarmno, rtc_dev);
370 free_irq(s3c_rtc_tickno, rtc_dev);
371}
372
ff8371ac 373static const struct rtc_class_ops s3c_rtcops = {
1add6781
BD
374 .open = s3c_rtc_open,
375 .release = s3c_rtc_release,
1add6781
BD
376 .read_time = s3c_rtc_gettime,
377 .set_time = s3c_rtc_settime,
378 .read_alarm = s3c_rtc_getalarm,
379 .set_alarm = s3c_rtc_setalarm,
773be7ee
BD
380 .irq_set_freq = s3c_rtc_setfreq,
381 .irq_set_state = s3c_rtc_setpie,
1add6781
BD
382 .proc = s3c_rtc_proc,
383};
384
385static void s3c_rtc_enable(struct platform_device *pdev, int en)
386{
9a654518 387 void __iomem *base = s3c_rtc_base;
1add6781
BD
388 unsigned int tmp;
389
390 if (s3c_rtc_base == NULL)
391 return;
392
393 if (!en) {
f61ae671 394 tmp = readw(base + S3C2410_RTCCON);
9f4123b7
MC
395 if (s3c_rtc_cpu_type == TYPE_S3C64XX)
396 tmp &= ~S3C64XX_RTCCON_TICEN;
397 tmp &= ~S3C2410_RTCCON_RTCEN;
f61ae671 398 writew(tmp, base + S3C2410_RTCCON);
9f4123b7
MC
399
400 if (s3c_rtc_cpu_type == TYPE_S3C2410) {
401 tmp = readb(base + S3C2410_TICNT);
402 tmp &= ~S3C2410_TICNT_ENABLE;
403 writeb(tmp, base + S3C2410_TICNT);
404 }
1add6781
BD
405 } else {
406 /* re-enable the device, and check it is ok */
407
f61ae671 408 if ((readw(base+S3C2410_RTCCON) & S3C2410_RTCCON_RTCEN) == 0) {
1add6781
BD
409 dev_info(&pdev->dev, "rtc disabled, re-enabling\n");
410
f61ae671
CY
411 tmp = readw(base + S3C2410_RTCCON);
412 writew(tmp | S3C2410_RTCCON_RTCEN,
413 base + S3C2410_RTCCON);
1add6781
BD
414 }
415
f61ae671 416 if ((readw(base + S3C2410_RTCCON) & S3C2410_RTCCON_CNTSEL)) {
1add6781
BD
417 dev_info(&pdev->dev, "removing RTCCON_CNTSEL\n");
418
f61ae671
CY
419 tmp = readw(base + S3C2410_RTCCON);
420 writew(tmp & ~S3C2410_RTCCON_CNTSEL,
421 base + S3C2410_RTCCON);
1add6781
BD
422 }
423
f61ae671 424 if ((readw(base + S3C2410_RTCCON) & S3C2410_RTCCON_CLKRST)) {
1add6781
BD
425 dev_info(&pdev->dev, "removing RTCCON_CLKRST\n");
426
f61ae671
CY
427 tmp = readw(base + S3C2410_RTCCON);
428 writew(tmp & ~S3C2410_RTCCON_CLKRST,
429 base + S3C2410_RTCCON);
1add6781
BD
430 }
431 }
432}
433
4cd0c5c4 434static int __devexit s3c_rtc_remove(struct platform_device *dev)
1add6781
BD
435{
436 struct rtc_device *rtc = platform_get_drvdata(dev);
437
438 platform_set_drvdata(dev, NULL);
439 rtc_device_unregister(rtc);
440
773be7ee 441 s3c_rtc_setpie(&dev->dev, 0);
1add6781
BD
442 s3c_rtc_setaie(0);
443
e48add8c
AD
444 clk_disable(rtc_clk);
445 clk_put(rtc_clk);
446 rtc_clk = NULL;
447
1add6781
BD
448 iounmap(s3c_rtc_base);
449 release_resource(s3c_rtc_mem);
450 kfree(s3c_rtc_mem);
451
452 return 0;
453}
454
4cd0c5c4 455static int __devinit s3c_rtc_probe(struct platform_device *pdev)
1add6781
BD
456{
457 struct rtc_device *rtc;
458 struct resource *res;
051fe54e 459 unsigned int tmp, i;
1add6781
BD
460 int ret;
461
2a4e2b87 462 pr_debug("%s: probe=%p\n", __func__, pdev);
1add6781
BD
463
464 /* find the IRQs */
465
466 s3c_rtc_tickno = platform_get_irq(pdev, 1);
467 if (s3c_rtc_tickno < 0) {
468 dev_err(&pdev->dev, "no irq for rtc tick\n");
469 return -ENOENT;
470 }
471
472 s3c_rtc_alarmno = platform_get_irq(pdev, 0);
473 if (s3c_rtc_alarmno < 0) {
474 dev_err(&pdev->dev, "no irq for alarm\n");
475 return -ENOENT;
476 }
477
478 pr_debug("s3c2410_rtc: tick irq %d, alarm irq %d\n",
479 s3c_rtc_tickno, s3c_rtc_alarmno);
480
481 /* get the memory region */
482
483 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
484 if (res == NULL) {
485 dev_err(&pdev->dev, "failed to get memory region resource\n");
486 return -ENOENT;
487 }
488
489 s3c_rtc_mem = request_mem_region(res->start,
9a654518
BD
490 res->end-res->start+1,
491 pdev->name);
1add6781
BD
492
493 if (s3c_rtc_mem == NULL) {
494 dev_err(&pdev->dev, "failed to reserve memory region\n");
495 ret = -ENOENT;
496 goto err_nores;
497 }
498
499 s3c_rtc_base = ioremap(res->start, res->end - res->start + 1);
500 if (s3c_rtc_base == NULL) {
501 dev_err(&pdev->dev, "failed ioremap()\n");
502 ret = -EINVAL;
503 goto err_nomap;
504 }
505
e48add8c
AD
506 rtc_clk = clk_get(&pdev->dev, "rtc");
507 if (IS_ERR(rtc_clk)) {
508 dev_err(&pdev->dev, "failed to find rtc clock source\n");
509 ret = PTR_ERR(rtc_clk);
510 rtc_clk = NULL;
511 goto err_clk;
512 }
513
514 clk_enable(rtc_clk);
515
1add6781
BD
516 /* check to see if everything is setup correctly */
517
518 s3c_rtc_enable(pdev, 1);
519
f61ae671
CY
520 pr_debug("s3c2410_rtc: RTCCON=%02x\n",
521 readw(s3c_rtc_base + S3C2410_RTCCON));
1add6781 522
51b7616e
YK
523 device_init_wakeup(&pdev->dev, 1);
524
1add6781
BD
525 /* register RTC and exit */
526
527 rtc = rtc_device_register("s3c", &pdev->dev, &s3c_rtcops,
528 THIS_MODULE);
529
530 if (IS_ERR(rtc)) {
531 dev_err(&pdev->dev, "cannot attach rtc\n");
532 ret = PTR_ERR(rtc);
533 goto err_nortc;
534 }
535
eaa6e4dd
MC
536 s3c_rtc_cpu_type = platform_get_device_id(pdev)->driver_data;
537
051fe54e
TK
538 /* Check RTC Time */
539
540 for (i = S3C2410_RTCSEC; i <= S3C2410_RTCYEAR; i += 0x4) {
541 tmp = readb(s3c_rtc_base + i);
542
543 if ((tmp & 0xf) > 0x9 || ((tmp >> 4) & 0xf) > 0x9)
544 writeb(0, s3c_rtc_base + i);
545 }
546
9f4123b7
MC
547 if (s3c_rtc_cpu_type == TYPE_S3C64XX)
548 rtc->max_user_freq = 32768;
549 else
550 rtc->max_user_freq = 128;
551
1add6781 552 platform_set_drvdata(pdev, rtc);
e893de59
MC
553
554 s3c_rtc_setfreq(&pdev->dev, 1);
555
1add6781
BD
556 return 0;
557
558 err_nortc:
559 s3c_rtc_enable(pdev, 0);
e48add8c
AD
560 clk_disable(rtc_clk);
561 clk_put(rtc_clk);
562
563 err_clk:
1add6781
BD
564 iounmap(s3c_rtc_base);
565
566 err_nomap:
567 release_resource(s3c_rtc_mem);
568
569 err_nores:
570 return ret;
571}
572
573#ifdef CONFIG_PM
574
575/* RTC Power management control */
576
9f4123b7 577static int ticnt_save, ticnt_en_save;
1add6781
BD
578
579static int s3c_rtc_suspend(struct platform_device *pdev, pm_message_t state)
580{
1add6781 581 /* save TICNT for anyone using periodic interrupts */
9a654518 582 ticnt_save = readb(s3c_rtc_base + S3C2410_TICNT);
9f4123b7 583 if (s3c_rtc_cpu_type == TYPE_S3C64XX) {
f61ae671 584 ticnt_en_save = readw(s3c_rtc_base + S3C2410_RTCCON);
9f4123b7
MC
585 ticnt_en_save &= S3C64XX_RTCCON_TICEN;
586 }
1add6781 587 s3c_rtc_enable(pdev, 0);
f501ed52
VZ
588
589 if (device_may_wakeup(&pdev->dev))
590 enable_irq_wake(s3c_rtc_alarmno);
591
1add6781
BD
592 return 0;
593}
594
595static int s3c_rtc_resume(struct platform_device *pdev)
596{
9f4123b7
MC
597 unsigned int tmp;
598
1add6781 599 s3c_rtc_enable(pdev, 1);
9a654518 600 writeb(ticnt_save, s3c_rtc_base + S3C2410_TICNT);
9f4123b7 601 if (s3c_rtc_cpu_type == TYPE_S3C64XX && ticnt_en_save) {
f61ae671
CY
602 tmp = readw(s3c_rtc_base + S3C2410_RTCCON);
603 writew(tmp | ticnt_en_save, s3c_rtc_base + S3C2410_RTCCON);
9f4123b7 604 }
f501ed52
VZ
605
606 if (device_may_wakeup(&pdev->dev))
607 disable_irq_wake(s3c_rtc_alarmno);
608
1add6781
BD
609 return 0;
610}
611#else
612#define s3c_rtc_suspend NULL
613#define s3c_rtc_resume NULL
614#endif
615
9f4123b7
MC
616static struct platform_device_id s3c_rtc_driver_ids[] = {
617 {
618 .name = "s3c2410-rtc",
619 .driver_data = TYPE_S3C2410,
620 }, {
621 .name = "s3c64xx-rtc",
622 .driver_data = TYPE_S3C64XX,
623 },
624 { }
625};
626
627MODULE_DEVICE_TABLE(platform, s3c_rtc_driver_ids);
628
629static struct platform_driver s3c_rtc_driver = {
1add6781 630 .probe = s3c_rtc_probe,
4cd0c5c4 631 .remove = __devexit_p(s3c_rtc_remove),
1add6781
BD
632 .suspend = s3c_rtc_suspend,
633 .resume = s3c_rtc_resume,
9f4123b7 634 .id_table = s3c_rtc_driver_ids,
1add6781 635 .driver = {
9f4123b7 636 .name = "s3c-rtc",
1add6781
BD
637 .owner = THIS_MODULE,
638 },
639};
640
641static char __initdata banner[] = "S3C24XX RTC, (c) 2004,2006 Simtec Electronics\n";
642
643static int __init s3c_rtc_init(void)
644{
645 printk(banner);
9f4123b7 646 return platform_driver_register(&s3c_rtc_driver);
1add6781
BD
647}
648
649static void __exit s3c_rtc_exit(void)
650{
9f4123b7 651 platform_driver_unregister(&s3c_rtc_driver);
1add6781
BD
652}
653
654module_init(s3c_rtc_init);
655module_exit(s3c_rtc_exit);
656
657MODULE_DESCRIPTION("Samsung S3C RTC Driver");
658MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
659MODULE_LICENSE("GPL");
ad28a07b 660MODULE_ALIAS("platform:s3c2410-rtc");
This page took 0.559432 seconds and 5 git commands to generate.