[SCSI] hpsa: Acknowledge controller events in ioaccell mode 2 as well as mode 1
[deliverable/linux.git] / drivers / scsi / hpsa.h
CommitLineData
edd16368
SC
1/*
2 * Disk Array driver for HP Smart Array SAS controllers
3 * Copyright 2000, 2009 Hewlett-Packard Development Company, L.P.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; version 2 of the License.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
12 * NON INFRINGEMENT. See the GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
18 * Questions/Comments/Bugfixes to iss_storagedev@hp.com
19 *
20 */
21#ifndef HPSA_H
22#define HPSA_H
23
24#include <scsi/scsicam.h>
25
26#define IO_OK 0
27#define IO_ERROR 1
28
29struct ctlr_info;
30
31struct access_method {
32 void (*submit_command)(struct ctlr_info *h,
33 struct CommandList *c);
34 void (*set_intr_mask)(struct ctlr_info *h, unsigned long val);
35 unsigned long (*fifo_full)(struct ctlr_info *h);
900c5440 36 bool (*intr_pending)(struct ctlr_info *h);
254f796b 37 unsigned long (*command_completed)(struct ctlr_info *h, u8 q);
edd16368
SC
38};
39
40struct hpsa_scsi_dev_t {
41 int devtype;
42 int bus, target, lun; /* as presented to the OS */
43 unsigned char scsi3addr[8]; /* as presented to the HW */
44#define RAID_CTLR_LUNID "\0\0\0\0\0\0\0\0"
45 unsigned char device_id[16]; /* from inquiry pg. 0x83 */
46 unsigned char vendor[8]; /* bytes 8-15 of inquiry data */
47 unsigned char model[16]; /* bytes 16-31 of inquiry data */
edd16368 48 unsigned char raid_level; /* from inquiry page 0xC1 */
e1f7de0c 49 u32 ioaccel_handle;
283b4a9b
SC
50 int offload_config; /* I/O accel RAID offload configured */
51 int offload_enabled; /* I/O accel RAID offload enabled */
52 int offload_to_mirror; /* Send next I/O accelerator RAID
53 * offload request to mirror drive
54 */
55 struct raid_map_data raid_map; /* I/O accelerator RAID map */
56
edd16368
SC
57};
58
254f796b
MG
59struct reply_pool {
60 u64 *head;
61 size_t size;
62 u8 wraparound;
63 u32 current_entry;
64};
65
edd16368
SC
66struct ctlr_info {
67 int ctlr;
68 char devname[8];
69 char *product_name;
edd16368 70 struct pci_dev *pdev;
01a02ffc 71 u32 board_id;
edd16368
SC
72 void __iomem *vaddr;
73 unsigned long paddr;
74 int nr_cmds; /* Number of commands allowed on this controller */
75 struct CfgTable __iomem *cfgtable;
76 int interrupts_enabled;
77 int major;
78 int max_commands;
79 int commands_outstanding;
80 int max_outstanding; /* Debug */
81 int usage_count; /* number of opens all all minor devices */
303932fd
DB
82# define PERF_MODE_INT 0
83# define DOORBELL_INT 1
edd16368
SC
84# define SIMPLE_MODE_INT 2
85# define MEMQ_MODE_INT 3
254f796b 86 unsigned int intr[MAX_REPLY_QUEUES];
edd16368
SC
87 unsigned int msix_vector;
88 unsigned int msi_vector;
a9a3a273 89 int intr_mode; /* either PERF_MODE_INT or SIMPLE_MODE_INT */
edd16368
SC
90 struct access_method access;
91
92 /* queue and queue Info */
9e0fc764
SC
93 struct list_head reqQ;
94 struct list_head cmpQ;
edd16368 95 unsigned int Qdepth;
edd16368
SC
96 unsigned int maxSG;
97 spinlock_t lock;
33a2ffce
SC
98 int maxsgentries;
99 u8 max_cmd_sg_entries;
100 int chainsize;
101 struct SGDescriptor **cmd_sg_list;
edd16368
SC
102
103 /* pointers to command and error info pool */
104 struct CommandList *cmd_pool;
105 dma_addr_t cmd_pool_dhandle;
e1f7de0c
MG
106 struct io_accel1_cmd *ioaccel_cmd_pool;
107 dma_addr_t ioaccel_cmd_pool_dhandle;
edd16368
SC
108 struct ErrorInfo *errinfo_pool;
109 dma_addr_t errinfo_pool_dhandle;
110 unsigned long *cmd_pool_bits;
a08a8471
SC
111 int scan_finished;
112 spinlock_t scan_lock;
113 wait_queue_head_t scan_wait_queue;
edd16368
SC
114
115 struct Scsi_Host *scsi_host;
116 spinlock_t devlock; /* to protect hba[ctlr]->dev[]; */
117 int ndevices; /* number of used elements in .dev[] array. */
cfe5badc 118 struct hpsa_scsi_dev_t *dev[HPSA_MAX_DEVICES];
303932fd
DB
119 /*
120 * Performant mode tables.
121 */
122 u32 trans_support;
123 u32 trans_offset;
124 struct TransTable_struct *transtable;
125 unsigned long transMethod;
126
0390f0c0
SC
127 /* cap concurrent passthrus at some reasonable maximum */
128#define HPSA_MAX_CONCURRENT_PASSTHRUS (20)
129 spinlock_t passthru_count_lock; /* protects passthru_count */
130 int passthru_count;
131
303932fd 132 /*
254f796b 133 * Performant mode completion buffers
303932fd
DB
134 */
135 u64 *reply_pool;
303932fd 136 size_t reply_pool_size;
254f796b
MG
137 struct reply_pool reply_queue[MAX_REPLY_QUEUES];
138 u8 nreply_queues;
139 dma_addr_t reply_pool_dhandle;
303932fd 140 u32 *blockFetchTable;
e1f7de0c 141 u32 *ioaccel1_blockFetchTable;
339b2b14 142 unsigned char *hba_inquiry_data;
283b4a9b
SC
143 u32 driver_support;
144 u32 fw_support;
145 int ioaccel_support;
146 int ioaccel_maxsg;
a0c12413
SC
147 u64 last_intr_timestamp;
148 u32 last_heartbeat;
149 u64 last_heartbeat_timestamp;
e85c5974
SC
150 u32 heartbeat_sample_interval;
151 atomic_t firmware_flash_in_progress;
a0c12413 152 u32 lockup_detected;
8a98db73
SC
153 struct delayed_work monitor_ctlr_work;
154 int remove_in_progress;
396883e2 155 u32 fifo_recently_full;
254f796b
MG
156 /* Address of h->q[x] is passed to intr handler to know which queue */
157 u8 q[MAX_REPLY_QUEUES];
75167d2c
SC
158 u32 TMFSupportFlags; /* cache what task mgmt funcs are supported. */
159#define HPSATMF_BITS_SUPPORTED (1 << 0)
160#define HPSATMF_PHYS_LUN_RESET (1 << 1)
161#define HPSATMF_PHYS_NEX_RESET (1 << 2)
162#define HPSATMF_PHYS_TASK_ABORT (1 << 3)
163#define HPSATMF_PHYS_TSET_ABORT (1 << 4)
164#define HPSATMF_PHYS_CLEAR_ACA (1 << 5)
165#define HPSATMF_PHYS_CLEAR_TSET (1 << 6)
166#define HPSATMF_PHYS_QRY_TASK (1 << 7)
167#define HPSATMF_PHYS_QRY_TSET (1 << 8)
168#define HPSATMF_PHYS_QRY_ASYNC (1 << 9)
169#define HPSATMF_MASK_SUPPORTED (1 << 16)
170#define HPSATMF_LOG_LUN_RESET (1 << 17)
171#define HPSATMF_LOG_NEX_RESET (1 << 18)
172#define HPSATMF_LOG_TASK_ABORT (1 << 19)
173#define HPSATMF_LOG_TSET_ABORT (1 << 20)
174#define HPSATMF_LOG_CLEAR_ACA (1 << 21)
175#define HPSATMF_LOG_CLEAR_TSET (1 << 22)
176#define HPSATMF_LOG_QRY_TASK (1 << 23)
177#define HPSATMF_LOG_QRY_TSET (1 << 24)
178#define HPSATMF_LOG_QRY_ASYNC (1 << 25)
76438d08 179 u32 events;
edd16368
SC
180};
181#define HPSA_ABORT_MSG 0
182#define HPSA_DEVICE_RESET_MSG 1
64670ac8
SC
183#define HPSA_RESET_TYPE_CONTROLLER 0x00
184#define HPSA_RESET_TYPE_BUS 0x01
185#define HPSA_RESET_TYPE_TARGET 0x03
186#define HPSA_RESET_TYPE_LUN 0x04
edd16368 187#define HPSA_MSG_SEND_RETRY_LIMIT 10
516fda49 188#define HPSA_MSG_SEND_RETRY_INTERVAL_MSECS (10000)
edd16368
SC
189
190/* Maximum time in seconds driver will wait for command completions
191 * when polling before giving up.
192 */
193#define HPSA_MAX_POLL_TIME_SECS (20)
194
195/* During SCSI error recovery, HPSA_TUR_RETRY_LIMIT defines
196 * how many times to retry TEST UNIT READY on a device
197 * while waiting for it to become ready before giving up.
198 * HPSA_MAX_WAIT_INTERVAL_SECS is the max wait interval
199 * between sending TURs while waiting for a device
200 * to become ready.
201 */
202#define HPSA_TUR_RETRY_LIMIT (20)
203#define HPSA_MAX_WAIT_INTERVAL_SECS (30)
204
205/* HPSA_BOARD_READY_WAIT_SECS is how long to wait for a board
206 * to become ready, in seconds, before giving up on it.
207 * HPSA_BOARD_READY_POLL_INTERVAL_MSECS * is how long to wait
208 * between polling the board to see if it is ready, in
209 * milliseconds. HPSA_BOARD_READY_POLL_INTERVAL and
210 * HPSA_BOARD_READY_ITERATIONS are derived from those.
211 */
212#define HPSA_BOARD_READY_WAIT_SECS (120)
2ed7127b 213#define HPSA_BOARD_NOT_READY_WAIT_SECS (100)
edd16368
SC
214#define HPSA_BOARD_READY_POLL_INTERVAL_MSECS (100)
215#define HPSA_BOARD_READY_POLL_INTERVAL \
216 ((HPSA_BOARD_READY_POLL_INTERVAL_MSECS * HZ) / 1000)
217#define HPSA_BOARD_READY_ITERATIONS \
218 ((HPSA_BOARD_READY_WAIT_SECS * 1000) / \
219 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
fe5389c8
SC
220#define HPSA_BOARD_NOT_READY_ITERATIONS \
221 ((HPSA_BOARD_NOT_READY_WAIT_SECS * 1000) / \
222 HPSA_BOARD_READY_POLL_INTERVAL_MSECS)
edd16368
SC
223#define HPSA_POST_RESET_PAUSE_MSECS (3000)
224#define HPSA_POST_RESET_NOOP_RETRIES (12)
225
226/* Defining the diffent access_menthods */
227/*
228 * Memory mapped FIFO interface (SMART 53xx cards)
229 */
230#define SA5_DOORBELL 0x20
231#define SA5_REQUEST_PORT_OFFSET 0x40
232#define SA5_REPLY_INTR_MASK_OFFSET 0x34
233#define SA5_REPLY_PORT_OFFSET 0x44
234#define SA5_INTR_STATUS 0x30
235#define SA5_SCRATCHPAD_OFFSET 0xB0
236
237#define SA5_CTCFG_OFFSET 0xB4
238#define SA5_CTMEM_OFFSET 0xB8
239
240#define SA5_INTR_OFF 0x08
241#define SA5B_INTR_OFF 0x04
242#define SA5_INTR_PENDING 0x08
243#define SA5B_INTR_PENDING 0x04
244#define FIFO_EMPTY 0xffffffff
245#define HPSA_FIRMWARE_READY 0xffff0000 /* value in scratchpad register */
246
247#define HPSA_ERROR_BIT 0x02
edd16368 248
303932fd
DB
249/* Performant mode flags */
250#define SA5_PERF_INTR_PENDING 0x04
251#define SA5_PERF_INTR_OFF 0x05
252#define SA5_OUTDB_STATUS_PERF_BIT 0x01
253#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
254#define SA5_OUTDB_CLEAR 0xA0
255#define SA5_OUTDB_CLEAR_PERF_BIT 0x01
256#define SA5_OUTDB_STATUS 0x9C
257
258
edd16368
SC
259#define HPSA_INTR_ON 1
260#define HPSA_INTR_OFF 0
b66cc250
MM
261
262/*
263 * Inbound Post Queue offsets for IO Accelerator Mode 2
264 */
265#define IOACCEL2_INBOUND_POSTQ_32 0x48
266#define IOACCEL2_INBOUND_POSTQ_64_LOW 0xd0
267#define IOACCEL2_INBOUND_POSTQ_64_HI 0xd4
268
edd16368
SC
269/*
270 Send the command to the hardware
271*/
272static void SA5_submit_command(struct ctlr_info *h,
273 struct CommandList *c)
274{
303932fd
DB
275 dev_dbg(&h->pdev->dev, "Sending %x, tag = %x\n", c->busaddr,
276 c->Header.Tag.lower);
edd16368 277 writel(c->busaddr, h->vaddr + SA5_REQUEST_PORT_OFFSET);
fec62c36 278 (void) readl(h->vaddr + SA5_SCRATCHPAD_OFFSET);
edd16368
SC
279}
280
281/*
282 * This card is the opposite of the other cards.
283 * 0 turns interrupts on...
284 * 0x08 turns them off...
285 */
286static void SA5_intr_mask(struct ctlr_info *h, unsigned long val)
287{
288 if (val) { /* Turn interrupts on */
289 h->interrupts_enabled = 1;
290 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 291 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
edd16368
SC
292 } else { /* Turn them off */
293 h->interrupts_enabled = 0;
294 writel(SA5_INTR_OFF,
295 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 296 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
edd16368
SC
297 }
298}
303932fd
DB
299
300static void SA5_performant_intr_mask(struct ctlr_info *h, unsigned long val)
301{
302 if (val) { /* turn on interrupts */
303 h->interrupts_enabled = 1;
304 writel(0, h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 305 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
303932fd
DB
306 } else {
307 h->interrupts_enabled = 0;
308 writel(SA5_PERF_INTR_OFF,
309 h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
8cd21da7 310 (void) readl(h->vaddr + SA5_REPLY_INTR_MASK_OFFSET);
303932fd
DB
311 }
312}
313
254f796b 314static unsigned long SA5_performant_completed(struct ctlr_info *h, u8 q)
303932fd 315{
254f796b 316 struct reply_pool *rq = &h->reply_queue[q];
e16a33ad 317 unsigned long flags, register_value = FIFO_EMPTY;
303932fd 318
303932fd
DB
319 /* msi auto clears the interrupt pending bit. */
320 if (!(h->msi_vector || h->msix_vector)) {
2c17d2da
SC
321 /* flush the controller write of the reply queue by reading
322 * outbound doorbell status register.
323 */
324 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
303932fd
DB
325 writel(SA5_OUTDB_CLEAR_PERF_BIT, h->vaddr + SA5_OUTDB_CLEAR);
326 /* Do a read in order to flush the write to the controller
327 * (as per spec.)
328 */
329 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
330 }
331
254f796b
MG
332 if ((rq->head[rq->current_entry] & 1) == rq->wraparound) {
333 register_value = rq->head[rq->current_entry];
334 rq->current_entry++;
e16a33ad 335 spin_lock_irqsave(&h->lock, flags);
303932fd 336 h->commands_outstanding--;
e16a33ad 337 spin_unlock_irqrestore(&h->lock, flags);
303932fd
DB
338 } else {
339 register_value = FIFO_EMPTY;
340 }
341 /* Check for wraparound */
254f796b
MG
342 if (rq->current_entry == h->max_commands) {
343 rq->current_entry = 0;
344 rq->wraparound ^= 1;
303932fd 345 }
303932fd
DB
346 return register_value;
347}
348
edd16368
SC
349/*
350 * Returns true if fifo is full.
351 *
352 */
353static unsigned long SA5_fifo_full(struct ctlr_info *h)
354{
355 if (h->commands_outstanding >= h->max_commands)
356 return 1;
357 else
358 return 0;
359
360}
361/*
362 * returns value read from hardware.
363 * returns FIFO_EMPTY if there is nothing to read
364 */
254f796b
MG
365static unsigned long SA5_completed(struct ctlr_info *h,
366 __attribute__((unused)) u8 q)
edd16368
SC
367{
368 unsigned long register_value
369 = readl(h->vaddr + SA5_REPLY_PORT_OFFSET);
e16a33ad 370 unsigned long flags;
edd16368 371
e16a33ad
MG
372 if (register_value != FIFO_EMPTY) {
373 spin_lock_irqsave(&h->lock, flags);
edd16368 374 h->commands_outstanding--;
e16a33ad
MG
375 spin_unlock_irqrestore(&h->lock, flags);
376 }
edd16368
SC
377
378#ifdef HPSA_DEBUG
379 if (register_value != FIFO_EMPTY)
84ca0be2 380 dev_dbg(&h->pdev->dev, "Read %lx back from board\n",
edd16368
SC
381 register_value);
382 else
f79cfec6 383 dev_dbg(&h->pdev->dev, "FIFO Empty read\n");
edd16368
SC
384#endif
385
386 return register_value;
387}
388/*
389 * Returns true if an interrupt is pending..
390 */
900c5440 391static bool SA5_intr_pending(struct ctlr_info *h)
edd16368
SC
392{
393 unsigned long register_value =
394 readl(h->vaddr + SA5_INTR_STATUS);
84ca0be2 395 dev_dbg(&h->pdev->dev, "intr_pending %lx\n", register_value);
900c5440 396 return register_value & SA5_INTR_PENDING;
edd16368
SC
397}
398
303932fd
DB
399static bool SA5_performant_intr_pending(struct ctlr_info *h)
400{
401 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
402
403 if (!register_value)
404 return false;
405
406 if (h->msi_vector || h->msix_vector)
407 return true;
408
409 /* Read outbound doorbell to flush */
410 register_value = readl(h->vaddr + SA5_OUTDB_STATUS);
411 return register_value & SA5_OUTDB_STATUS_PERF_BIT;
412}
edd16368 413
e1f7de0c
MG
414#define SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT 0x100
415
416static bool SA5_ioaccel_mode1_intr_pending(struct ctlr_info *h)
417{
418 unsigned long register_value = readl(h->vaddr + SA5_INTR_STATUS);
419
420 return (register_value & SA5_IOACCEL_MODE1_INTR_STATUS_CMP_BIT) ?
421 true : false;
422}
423
424#define IOACCEL_MODE1_REPLY_QUEUE_INDEX 0x1A0
425#define IOACCEL_MODE1_PRODUCER_INDEX 0x1B8
426#define IOACCEL_MODE1_CONSUMER_INDEX 0x1BC
427#define IOACCEL_MODE1_REPLY_UNUSED 0xFFFFFFFFFFFFFFFFULL
428
283b4a9b 429static unsigned long SA5_ioaccel_mode1_completed(struct ctlr_info *h, u8 q)
e1f7de0c
MG
430{
431 u64 register_value;
432 struct reply_pool *rq = &h->reply_queue[q];
433 unsigned long flags;
434
435 BUG_ON(q >= h->nreply_queues);
436
437 register_value = rq->head[rq->current_entry];
438 if (register_value != IOACCEL_MODE1_REPLY_UNUSED) {
439 rq->head[rq->current_entry] = IOACCEL_MODE1_REPLY_UNUSED;
440 if (++rq->current_entry == rq->size)
441 rq->current_entry = 0;
283b4a9b
SC
442 /*
443 * @todo
444 *
445 * Don't really need to write the new index after each command,
446 * but with current driver design this is easiest.
447 */
448 wmb();
449 writel((q << 24) | rq->current_entry, h->vaddr +
450 IOACCEL_MODE1_CONSUMER_INDEX);
e1f7de0c
MG
451 spin_lock_irqsave(&h->lock, flags);
452 h->commands_outstanding--;
453 spin_unlock_irqrestore(&h->lock, flags);
e1f7de0c
MG
454 }
455 return (unsigned long) register_value;
456}
457
edd16368
SC
458static struct access_method SA5_access = {
459 SA5_submit_command,
460 SA5_intr_mask,
461 SA5_fifo_full,
462 SA5_intr_pending,
463 SA5_completed,
464};
465
e1f7de0c
MG
466static struct access_method SA5_ioaccel_mode1_access = {
467 SA5_submit_command,
468 SA5_performant_intr_mask,
469 SA5_fifo_full,
470 SA5_ioaccel_mode1_intr_pending,
471 SA5_ioaccel_mode1_completed,
472};
473
303932fd
DB
474static struct access_method SA5_performant_access = {
475 SA5_submit_command,
476 SA5_performant_intr_mask,
477 SA5_fifo_full,
478 SA5_performant_intr_pending,
479 SA5_performant_completed,
480};
481
edd16368 482struct board_type {
01a02ffc 483 u32 board_id;
edd16368
SC
484 char *product_name;
485 struct access_method *access;
486};
487
edd16368
SC
488#endif /* HPSA_H */
489
This page took 0.553946 seconds and 5 git commands to generate.