[PATCH] sata_nv: Add MCP61 support
[deliverable/linux.git] / drivers / scsi / sata_promise.c
CommitLineData
1da177e4
LT
1/*
2 * sata_promise.c - Promise SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc.
9 *
1da177e4 10 *
af36d7f0
JG
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * Hardware information only available under NDA.
1da177e4
LT
30 *
31 */
32
33#include <linux/kernel.h>
34#include <linux/module.h>
35#include <linux/pci.h>
36#include <linux/init.h>
37#include <linux/blkdev.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
40#include <linux/sched.h>
a9524a76 41#include <linux/device.h>
1da177e4 42#include <scsi/scsi_host.h>
193515d5 43#include <scsi/scsi_cmnd.h>
1da177e4
LT
44#include <linux/libata.h>
45#include <asm/io.h>
46#include "sata_promise.h"
47
48#define DRV_NAME "sata_promise"
6340f019 49#define DRV_VERSION "1.04"
1da177e4
LT
50
51
52enum {
53 PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
54 PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
55 PDC_TBG_MODE = 0x41, /* TBG mode */
56 PDC_FLASH_CTL = 0x44, /* Flash control register */
57 PDC_PCI_CTL = 0x48, /* PCI control and status register */
58 PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
59 PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
60 PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
6340f019 61 PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
1da177e4
LT
62 PDC_SLEW_CTL = 0x470, /* slew rate control reg */
63
64 PDC_ERR_MASK = (1<<19) | (1<<20) | (1<<21) | (1<<22) |
65 (1<<8) | (1<<9) | (1<<10),
66
67 board_2037x = 0, /* FastTrak S150 TX2plus */
68 board_20319 = 1, /* FastTrak S150 TX4 */
f497ba73 69 board_20619 = 2, /* FastTrak TX4000 */
5a46fe89 70 board_20771 = 3, /* FastTrak TX2300 */
6340f019
LK
71 board_2057x = 4, /* SATAII150 Tx2plus */
72 board_40518 = 5, /* SATAII150 Tx4 */
1da177e4 73
6340f019 74 PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
1da177e4
LT
75
76 PDC_RESET = (1 << 11), /* HDMA reset */
50630195
JG
77
78 PDC_COMMON_FLAGS = ATA_FLAG_NO_LEGACY | ATA_FLAG_SRST |
3d0a59c0
JG
79 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
80 ATA_FLAG_PIO_POLLING,
1da177e4
LT
81};
82
83
84struct pdc_port_priv {
85 u8 *pkt;
86 dma_addr_t pkt_dma;
87};
88
6340f019
LK
89struct pdc_host_priv {
90 int hotplug_offset;
91};
92
1da177e4
LT
93static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg);
94static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
95static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
96static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
97static void pdc_eng_timeout(struct ata_port *ap);
98static int pdc_port_start(struct ata_port *ap);
99static void pdc_port_stop(struct ata_port *ap);
2cba582a
JG
100static void pdc_pata_phy_reset(struct ata_port *ap);
101static void pdc_sata_phy_reset(struct ata_port *ap);
1da177e4 102static void pdc_qc_prep(struct ata_queued_cmd *qc);
057ace5e
JG
103static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
104static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
1da177e4 105static void pdc_irq_clear(struct ata_port *ap);
9a3d9eb0 106static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd *qc);
6340f019 107static void pdc_host_stop(struct ata_host_set *host_set);
1da177e4 108
374b1873 109
193515d5 110static struct scsi_host_template pdc_ata_sht = {
1da177e4
LT
111 .module = THIS_MODULE,
112 .name = DRV_NAME,
113 .ioctl = ata_scsi_ioctl,
114 .queuecommand = ata_scsi_queuecmd,
1da177e4
LT
115 .can_queue = ATA_DEF_QUEUE,
116 .this_id = ATA_SHT_THIS_ID,
117 .sg_tablesize = LIBATA_MAX_PRD,
1da177e4
LT
118 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
119 .emulated = ATA_SHT_EMULATED,
120 .use_clustering = ATA_SHT_USE_CLUSTERING,
121 .proc_name = DRV_NAME,
122 .dma_boundary = ATA_DMA_BOUNDARY,
123 .slave_configure = ata_scsi_slave_config,
124 .bios_param = ata_std_bios_param,
1da177e4
LT
125};
126
057ace5e 127static const struct ata_port_operations pdc_sata_ops = {
1da177e4
LT
128 .port_disable = ata_port_disable,
129 .tf_load = pdc_tf_load_mmio,
130 .tf_read = ata_tf_read,
131 .check_status = ata_check_status,
132 .exec_command = pdc_exec_command_mmio,
133 .dev_select = ata_std_dev_select,
2cba582a
JG
134
135 .phy_reset = pdc_sata_phy_reset,
136
1da177e4
LT
137 .qc_prep = pdc_qc_prep,
138 .qc_issue = pdc_qc_issue_prot,
139 .eng_timeout = pdc_eng_timeout,
140 .irq_handler = pdc_interrupt,
141 .irq_clear = pdc_irq_clear,
2cba582a 142
1da177e4
LT
143 .scr_read = pdc_sata_scr_read,
144 .scr_write = pdc_sata_scr_write,
145 .port_start = pdc_port_start,
146 .port_stop = pdc_port_stop,
6340f019 147 .host_stop = pdc_host_stop,
1da177e4
LT
148};
149
057ace5e 150static const struct ata_port_operations pdc_pata_ops = {
2cba582a
JG
151 .port_disable = ata_port_disable,
152 .tf_load = pdc_tf_load_mmio,
153 .tf_read = ata_tf_read,
154 .check_status = ata_check_status,
155 .exec_command = pdc_exec_command_mmio,
156 .dev_select = ata_std_dev_select,
157
158 .phy_reset = pdc_pata_phy_reset,
159
160 .qc_prep = pdc_qc_prep,
161 .qc_issue = pdc_qc_issue_prot,
162 .eng_timeout = pdc_eng_timeout,
163 .irq_handler = pdc_interrupt,
164 .irq_clear = pdc_irq_clear,
165
166 .port_start = pdc_port_start,
167 .port_stop = pdc_port_stop,
6340f019 168 .host_stop = pdc_host_stop,
2cba582a
JG
169};
170
98ac62de 171static const struct ata_port_info pdc_port_info[] = {
1da177e4
LT
172 /* board_2037x */
173 {
174 .sht = &pdc_ata_sht,
50630195 175 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
1da177e4
LT
176 .pio_mask = 0x1f, /* pio0-4 */
177 .mwdma_mask = 0x07, /* mwdma0-2 */
178 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
2cba582a 179 .port_ops = &pdc_sata_ops,
1da177e4
LT
180 },
181
182 /* board_20319 */
183 {
184 .sht = &pdc_ata_sht,
50630195 185 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
1da177e4
LT
186 .pio_mask = 0x1f, /* pio0-4 */
187 .mwdma_mask = 0x07, /* mwdma0-2 */
188 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
2cba582a 189 .port_ops = &pdc_sata_ops,
1da177e4 190 },
f497ba73
TL
191
192 /* board_20619 */
193 {
194 .sht = &pdc_ata_sht,
50630195 195 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
f497ba73
TL
196 .pio_mask = 0x1f, /* pio0-4 */
197 .mwdma_mask = 0x07, /* mwdma0-2 */
198 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
2cba582a 199 .port_ops = &pdc_pata_ops,
f497ba73 200 },
5a46fe89
YI
201
202 /* board_20771 */
203 {
204 .sht = &pdc_ata_sht,
205 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
206 .pio_mask = 0x1f, /* pio0-4 */
207 .mwdma_mask = 0x07, /* mwdma0-2 */
208 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
209 .port_ops = &pdc_sata_ops,
210 },
6340f019
LK
211
212 /* board_2057x */
213 {
214 .sht = &pdc_ata_sht,
215 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
216 .pio_mask = 0x1f, /* pio0-4 */
217 .mwdma_mask = 0x07, /* mwdma0-2 */
218 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
219 .port_ops = &pdc_sata_ops,
220 },
221
222 /* board_40518 */
223 {
224 .sht = &pdc_ata_sht,
225 .host_flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA,
226 .pio_mask = 0x1f, /* pio0-4 */
227 .mwdma_mask = 0x07, /* mwdma0-2 */
228 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
229 .port_ops = &pdc_sata_ops,
230 },
1da177e4
LT
231};
232
3b7d697d 233static const struct pci_device_id pdc_ata_pci_tbl[] = {
1da177e4
LT
234 { PCI_VENDOR_ID_PROMISE, 0x3371, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
235 board_2037x },
07c1da23
JG
236 { PCI_VENDOR_ID_PROMISE, 0x3570, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
237 board_2037x },
4c3a53d4
FJ
238 { PCI_VENDOR_ID_PROMISE, 0x3571, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
239 board_2037x },
1da177e4
LT
240 { PCI_VENDOR_ID_PROMISE, 0x3373, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
241 board_2037x },
242 { PCI_VENDOR_ID_PROMISE, 0x3375, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
243 board_2037x },
244 { PCI_VENDOR_ID_PROMISE, 0x3376, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
245 board_2037x },
246 { PCI_VENDOR_ID_PROMISE, 0x3574, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
6340f019 247 board_2057x },
1da177e4 248 { PCI_VENDOR_ID_PROMISE, 0x3d75, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
6340f019 249 board_2057x },
c45154a3
EK
250 { PCI_VENDOR_ID_PROMISE, 0x3d73, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
251 board_2037x },
1da177e4
LT
252
253 { PCI_VENDOR_ID_PROMISE, 0x3318, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
254 board_20319 },
255 { PCI_VENDOR_ID_PROMISE, 0x3319, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
256 board_20319 },
e1fd263c
DD
257 { PCI_VENDOR_ID_PROMISE, 0x3515, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
258 board_20319 },
93090495
DD
259 { PCI_VENDOR_ID_PROMISE, 0x3519, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
260 board_20319 },
08b791c0
OM
261 { PCI_VENDOR_ID_PROMISE, 0x3d17, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
262 board_20319 },
1da177e4 263 { PCI_VENDOR_ID_PROMISE, 0x3d18, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
6340f019 264 board_40518 },
1da177e4 265
f497ba73
TL
266 { PCI_VENDOR_ID_PROMISE, 0x6629, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
267 board_20619 },
268
5a46fe89
YI
269 { PCI_VENDOR_ID_PROMISE, 0x3570, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
270 board_20771 },
1da177e4
LT
271 { } /* terminate list */
272};
273
274
275static struct pci_driver pdc_ata_pci_driver = {
276 .name = DRV_NAME,
277 .id_table = pdc_ata_pci_tbl,
278 .probe = pdc_ata_init_one,
279 .remove = ata_pci_remove_one,
280};
281
282
283static int pdc_port_start(struct ata_port *ap)
284{
285 struct device *dev = ap->host_set->dev;
286 struct pdc_port_priv *pp;
287 int rc;
288
289 rc = ata_port_start(ap);
290 if (rc)
291 return rc;
292
6340f019 293 pp = kzalloc(sizeof(*pp), GFP_KERNEL);
1da177e4
LT
294 if (!pp) {
295 rc = -ENOMEM;
296 goto err_out;
297 }
1da177e4
LT
298
299 pp->pkt = dma_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
300 if (!pp->pkt) {
301 rc = -ENOMEM;
302 goto err_out_kfree;
303 }
304
305 ap->private_data = pp;
306
307 return 0;
308
309err_out_kfree:
310 kfree(pp);
311err_out:
312 ata_port_stop(ap);
313 return rc;
314}
315
316
317static void pdc_port_stop(struct ata_port *ap)
318{
319 struct device *dev = ap->host_set->dev;
320 struct pdc_port_priv *pp = ap->private_data;
321
322 ap->private_data = NULL;
323 dma_free_coherent(dev, 128, pp->pkt, pp->pkt_dma);
324 kfree(pp);
325 ata_port_stop(ap);
326}
327
328
6340f019
LK
329static void pdc_host_stop(struct ata_host_set *host_set)
330{
331 struct pdc_host_priv *hp = host_set->private_data;
332
333 ata_pci_host_stop(host_set);
334
335 kfree(hp);
336}
337
338
1da177e4
LT
339static void pdc_reset_port(struct ata_port *ap)
340{
ea6ba10b 341 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_CTLSTAT;
1da177e4
LT
342 unsigned int i;
343 u32 tmp;
344
345 for (i = 11; i > 0; i--) {
346 tmp = readl(mmio);
347 if (tmp & PDC_RESET)
348 break;
349
350 udelay(100);
351
352 tmp |= PDC_RESET;
353 writel(tmp, mmio);
354 }
355
356 tmp &= ~PDC_RESET;
357 writel(tmp, mmio);
358 readl(mmio); /* flush */
359}
360
2cba582a 361static void pdc_sata_phy_reset(struct ata_port *ap)
1da177e4
LT
362{
363 pdc_reset_port(ap);
364 sata_phy_reset(ap);
365}
366
2cba582a
JG
367static void pdc_pata_phy_reset(struct ata_port *ap)
368{
369 /* FIXME: add cable detect. Don't assume 40-pin cable */
370 ap->cbl = ATA_CBL_PATA40;
371 ap->udma_mask &= ATA_UDMA_MASK_40C;
372
373 pdc_reset_port(ap);
374 ata_port_probe(ap);
375 ata_bus_reset(ap);
376}
377
1da177e4
LT
378static u32 pdc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
379{
380 if (sc_reg > SCR_CONTROL)
381 return 0xffffffffU;
b181d3b0 382 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
1da177e4
LT
383}
384
385
386static void pdc_sata_scr_write (struct ata_port *ap, unsigned int sc_reg,
387 u32 val)
388{
389 if (sc_reg > SCR_CONTROL)
390 return;
b181d3b0 391 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
1da177e4
LT
392}
393
394static void pdc_qc_prep(struct ata_queued_cmd *qc)
395{
396 struct pdc_port_priv *pp = qc->ap->private_data;
397 unsigned int i;
398
399 VPRINTK("ENTER\n");
400
401 switch (qc->tf.protocol) {
402 case ATA_PROT_DMA:
403 ata_qc_prep(qc);
404 /* fall through */
405
406 case ATA_PROT_NODATA:
407 i = pdc_pkt_header(&qc->tf, qc->ap->prd_dma,
408 qc->dev->devno, pp->pkt);
409
410 if (qc->tf.flags & ATA_TFLAG_LBA48)
411 i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
412 else
413 i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
414
415 pdc_pkt_footer(&qc->tf, pp->pkt, i);
416 break;
417
418 default:
419 break;
420 }
421}
422
423static void pdc_eng_timeout(struct ata_port *ap)
424{
b8f6153e 425 struct ata_host_set *host_set = ap->host_set;
1da177e4
LT
426 u8 drv_stat;
427 struct ata_queued_cmd *qc;
b8f6153e 428 unsigned long flags;
1da177e4
LT
429
430 DPRINTK("ENTER\n");
431
b8f6153e
JG
432 spin_lock_irqsave(&host_set->lock, flags);
433
1da177e4 434 qc = ata_qc_from_tag(ap, ap->active_tag);
1da177e4 435
1da177e4
LT
436 switch (qc->tf.protocol) {
437 case ATA_PROT_DMA:
438 case ATA_PROT_NODATA:
f15a1daf 439 ata_port_printk(ap, KERN_ERR, "command timeout\n");
a7dac447 440 drv_stat = ata_wait_idle(ap);
a22e2eb0 441 qc->err_mask |= __ac_err_mask(drv_stat);
1da177e4
LT
442 break;
443
444 default:
445 drv_stat = ata_busy_wait(ap, ATA_BUSY | ATA_DRQ, 1000);
446
f15a1daf
TH
447 ata_port_printk(ap, KERN_ERR,
448 "unknown timeout, cmd 0x%x stat 0x%x\n",
449 qc->tf.command, drv_stat);
1da177e4 450
a22e2eb0 451 qc->err_mask |= ac_err_mask(drv_stat);
1da177e4
LT
452 break;
453 }
454
b8f6153e 455 spin_unlock_irqrestore(&host_set->lock, flags);
f6379020 456 ata_eh_qc_complete(qc);
1da177e4
LT
457 DPRINTK("EXIT\n");
458}
459
460static inline unsigned int pdc_host_intr( struct ata_port *ap,
461 struct ata_queued_cmd *qc)
462{
a22e2eb0 463 unsigned int handled = 0;
1da177e4 464 u32 tmp;
ea6ba10b 465 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr + PDC_GLOBAL_CTL;
1da177e4
LT
466
467 tmp = readl(mmio);
468 if (tmp & PDC_ERR_MASK) {
a22e2eb0 469 qc->err_mask |= AC_ERR_DEV;
1da177e4
LT
470 pdc_reset_port(ap);
471 }
472
473 switch (qc->tf.protocol) {
474 case ATA_PROT_DMA:
475 case ATA_PROT_NODATA:
a22e2eb0
AL
476 qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
477 ata_qc_complete(qc);
1da177e4
LT
478 handled = 1;
479 break;
480
481 default:
ee500aab
AL
482 ap->stats.idle_irq++;
483 break;
1da177e4
LT
484 }
485
ee500aab 486 return handled;
1da177e4
LT
487}
488
489static void pdc_irq_clear(struct ata_port *ap)
490{
491 struct ata_host_set *host_set = ap->host_set;
ea6ba10b 492 void __iomem *mmio = host_set->mmio_base;
1da177e4
LT
493
494 readl(mmio + PDC_INT_SEQMASK);
495}
496
497static irqreturn_t pdc_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
498{
499 struct ata_host_set *host_set = dev_instance;
500 struct ata_port *ap;
501 u32 mask = 0;
502 unsigned int i, tmp;
503 unsigned int handled = 0;
ea6ba10b 504 void __iomem *mmio_base;
1da177e4
LT
505
506 VPRINTK("ENTER\n");
507
508 if (!host_set || !host_set->mmio_base) {
509 VPRINTK("QUICK EXIT\n");
510 return IRQ_NONE;
511 }
512
513 mmio_base = host_set->mmio_base;
514
515 /* reading should also clear interrupts */
516 mask = readl(mmio_base + PDC_INT_SEQMASK);
517
518 if (mask == 0xffffffff) {
519 VPRINTK("QUICK EXIT 2\n");
520 return IRQ_NONE;
521 }
6340f019
LK
522
523 spin_lock(&host_set->lock);
524
1da177e4
LT
525 mask &= 0xffff; /* only 16 tags possible */
526 if (!mask) {
527 VPRINTK("QUICK EXIT 3\n");
6340f019 528 goto done_irq;
1da177e4
LT
529 }
530
1da177e4
LT
531 writel(mask, mmio_base + PDC_INT_SEQMASK);
532
533 for (i = 0; i < host_set->n_ports; i++) {
534 VPRINTK("port %u\n", i);
535 ap = host_set->ports[i];
536 tmp = mask & (1 << (i + 1));
c1389503 537 if (tmp && ap &&
029f5468 538 !(ap->flags & ATA_FLAG_DISABLED)) {
1da177e4
LT
539 struct ata_queued_cmd *qc;
540
541 qc = ata_qc_from_tag(ap, ap->active_tag);
e50362ec 542 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
1da177e4
LT
543 handled += pdc_host_intr(ap, qc);
544 }
545 }
546
1da177e4
LT
547 VPRINTK("EXIT\n");
548
6340f019
LK
549done_irq:
550 spin_unlock(&host_set->lock);
1da177e4
LT
551 return IRQ_RETVAL(handled);
552}
553
554static inline void pdc_packet_start(struct ata_queued_cmd *qc)
555{
556 struct ata_port *ap = qc->ap;
557 struct pdc_port_priv *pp = ap->private_data;
558 unsigned int port_no = ap->port_no;
559 u8 seq = (u8) (port_no + 1);
560
561 VPRINTK("ENTER, ap %p\n", ap);
562
563 writel(0x00000001, ap->host_set->mmio_base + (seq * 4));
564 readl(ap->host_set->mmio_base + (seq * 4)); /* flush */
565
566 pp->pkt[2] = seq;
567 wmb(); /* flush PRD, pkt writes */
b181d3b0
AV
568 writel(pp->pkt_dma, (void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT);
569 readl((void __iomem *) ap->ioaddr.cmd_addr + PDC_PKT_SUBMIT); /* flush */
1da177e4
LT
570}
571
9a3d9eb0 572static unsigned int pdc_qc_issue_prot(struct ata_queued_cmd *qc)
1da177e4
LT
573{
574 switch (qc->tf.protocol) {
575 case ATA_PROT_DMA:
576 case ATA_PROT_NODATA:
577 pdc_packet_start(qc);
578 return 0;
579
580 case ATA_PROT_ATAPI_DMA:
581 BUG();
582 break;
583
584 default:
585 break;
586 }
587
588 return ata_qc_issue_prot(qc);
589}
590
057ace5e 591static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4
LT
592{
593 WARN_ON (tf->protocol == ATA_PROT_DMA ||
594 tf->protocol == ATA_PROT_NODATA);
595 ata_tf_load(ap, tf);
596}
597
598
057ace5e 599static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
1da177e4
LT
600{
601 WARN_ON (tf->protocol == ATA_PROT_DMA ||
602 tf->protocol == ATA_PROT_NODATA);
603 ata_exec_command(ap, tf);
604}
605
606
607static void pdc_ata_setup_port(struct ata_ioports *port, unsigned long base)
608{
609 port->cmd_addr = base;
610 port->data_addr = base;
611 port->feature_addr =
612 port->error_addr = base + 0x4;
613 port->nsect_addr = base + 0x8;
614 port->lbal_addr = base + 0xc;
615 port->lbam_addr = base + 0x10;
616 port->lbah_addr = base + 0x14;
617 port->device_addr = base + 0x18;
618 port->command_addr =
619 port->status_addr = base + 0x1c;
620 port->altstatus_addr =
621 port->ctl_addr = base + 0x38;
622}
623
624
625static void pdc_host_init(unsigned int chip_id, struct ata_probe_ent *pe)
626{
ea6ba10b 627 void __iomem *mmio = pe->mmio_base;
6340f019
LK
628 struct pdc_host_priv *hp = pe->private_data;
629 int hotplug_offset = hp->hotplug_offset;
1da177e4
LT
630 u32 tmp;
631
632 /*
633 * Except for the hotplug stuff, this is voodoo from the
634 * Promise driver. Label this entire section
635 * "TODO: figure out why we do this"
636 */
637
638 /* change FIFO_SHD to 8 dwords, enable BMR_BURST */
639 tmp = readl(mmio + PDC_FLASH_CTL);
640 tmp |= 0x12000; /* bit 16 (fifo 8 dw) and 13 (bmr burst?) */
641 writel(tmp, mmio + PDC_FLASH_CTL);
642
643 /* clear plug/unplug flags for all ports */
6340f019
LK
644 tmp = readl(mmio + hotplug_offset);
645 writel(tmp | 0xff, mmio + hotplug_offset);
1da177e4
LT
646
647 /* mask plug/unplug ints */
6340f019
LK
648 tmp = readl(mmio + hotplug_offset);
649 writel(tmp | 0xff0000, mmio + hotplug_offset);
1da177e4
LT
650
651 /* reduce TBG clock to 133 Mhz. */
652 tmp = readl(mmio + PDC_TBG_MODE);
653 tmp &= ~0x30000; /* clear bit 17, 16*/
654 tmp |= 0x10000; /* set bit 17:16 = 0:1 */
655 writel(tmp, mmio + PDC_TBG_MODE);
656
657 readl(mmio + PDC_TBG_MODE); /* flush */
658 msleep(10);
659
660 /* adjust slew rate control register. */
661 tmp = readl(mmio + PDC_SLEW_CTL);
662 tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
663 tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
664 writel(tmp, mmio + PDC_SLEW_CTL);
665}
666
667static int pdc_ata_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
668{
669 static int printed_version;
670 struct ata_probe_ent *probe_ent = NULL;
6340f019 671 struct pdc_host_priv *hp;
1da177e4 672 unsigned long base;
ea6ba10b 673 void __iomem *mmio_base;
1da177e4
LT
674 unsigned int board_idx = (unsigned int) ent->driver_data;
675 int pci_dev_busy = 0;
676 int rc;
677
678 if (!printed_version++)
a9524a76 679 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 680
1da177e4
LT
681 rc = pci_enable_device(pdev);
682 if (rc)
683 return rc;
684
685 rc = pci_request_regions(pdev, DRV_NAME);
686 if (rc) {
687 pci_dev_busy = 1;
688 goto err_out;
689 }
690
691 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
692 if (rc)
693 goto err_out_regions;
694 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
695 if (rc)
696 goto err_out_regions;
697
6340f019 698 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
1da177e4
LT
699 if (probe_ent == NULL) {
700 rc = -ENOMEM;
701 goto err_out_regions;
702 }
703
1da177e4
LT
704 probe_ent->dev = pci_dev_to_dev(pdev);
705 INIT_LIST_HEAD(&probe_ent->node);
706
374b1873 707 mmio_base = pci_iomap(pdev, 3, 0);
1da177e4
LT
708 if (mmio_base == NULL) {
709 rc = -ENOMEM;
710 goto err_out_free_ent;
711 }
712 base = (unsigned long) mmio_base;
713
6340f019
LK
714 hp = kzalloc(sizeof(*hp), GFP_KERNEL);
715 if (hp == NULL) {
716 rc = -ENOMEM;
717 goto err_out_free_ent;
718 }
719
720 /* Set default hotplug offset */
721 hp->hotplug_offset = PDC_SATA_PLUG_CSR;
722 probe_ent->private_data = hp;
723
1da177e4
LT
724 probe_ent->sht = pdc_port_info[board_idx].sht;
725 probe_ent->host_flags = pdc_port_info[board_idx].host_flags;
726 probe_ent->pio_mask = pdc_port_info[board_idx].pio_mask;
727 probe_ent->mwdma_mask = pdc_port_info[board_idx].mwdma_mask;
728 probe_ent->udma_mask = pdc_port_info[board_idx].udma_mask;
729 probe_ent->port_ops = pdc_port_info[board_idx].port_ops;
730
731 probe_ent->irq = pdev->irq;
732 probe_ent->irq_flags = SA_SHIRQ;
733 probe_ent->mmio_base = mmio_base;
734
735 pdc_ata_setup_port(&probe_ent->port[0], base + 0x200);
736 pdc_ata_setup_port(&probe_ent->port[1], base + 0x280);
737
738 probe_ent->port[0].scr_addr = base + 0x400;
739 probe_ent->port[1].scr_addr = base + 0x500;
740
741 /* notice 4-port boards */
742 switch (board_idx) {
6340f019
LK
743 case board_40518:
744 /* Override hotplug offset for SATAII150 */
745 hp->hotplug_offset = PDC2_SATA_PLUG_CSR;
746 /* Fall through */
1da177e4
LT
747 case board_20319:
748 probe_ent->n_ports = 4;
749
750 pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
751 pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
752
753 probe_ent->port[2].scr_addr = base + 0x600;
754 probe_ent->port[3].scr_addr = base + 0x700;
755 break;
6340f019
LK
756 case board_2057x:
757 /* Override hotplug offset for SATAII150 */
758 hp->hotplug_offset = PDC2_SATA_PLUG_CSR;
759 /* Fall through */
1da177e4 760 case board_2037x:
6c9e5eb5 761 probe_ent->n_ports = 2;
1da177e4 762 break;
5a46fe89
YI
763 case board_20771:
764 probe_ent->n_ports = 2;
765 break;
f497ba73
TL
766 case board_20619:
767 probe_ent->n_ports = 4;
768
769 pdc_ata_setup_port(&probe_ent->port[2], base + 0x300);
770 pdc_ata_setup_port(&probe_ent->port[3], base + 0x380);
771
772 probe_ent->port[2].scr_addr = base + 0x600;
773 probe_ent->port[3].scr_addr = base + 0x700;
6c9e5eb5 774 break;
1da177e4
LT
775 default:
776 BUG();
777 break;
778 }
779
780 pci_set_master(pdev);
781
782 /* initialize adapter */
783 pdc_host_init(board_idx, probe_ent);
784
6340f019
LK
785 /* FIXME: Need any other frees than hp? */
786 if (!ata_device_add(probe_ent))
787 kfree(hp);
788
1da177e4
LT
789 kfree(probe_ent);
790
791 return 0;
792
793err_out_free_ent:
794 kfree(probe_ent);
795err_out_regions:
796 pci_release_regions(pdev);
797err_out:
798 if (!pci_dev_busy)
799 pci_disable_device(pdev);
800 return rc;
801}
802
803
804static int __init pdc_ata_init(void)
805{
806 return pci_module_init(&pdc_ata_pci_driver);
807}
808
809
810static void __exit pdc_ata_exit(void)
811{
812 pci_unregister_driver(&pdc_ata_pci_driver);
813}
814
815
816MODULE_AUTHOR("Jeff Garzik");
f497ba73 817MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
1da177e4
LT
818MODULE_LICENSE("GPL");
819MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
820MODULE_VERSION(DRV_VERSION);
821
822module_init(pdc_ata_init);
823module_exit(pdc_ata_exit);
This page took 0.176356 seconds and 5 git commands to generate.