serial: sh-sci: Move SCSCR_INIT in to platform data.
[deliverable/linux.git] / drivers / serial / sh-sci.c
CommitLineData
1da177e4
LT
1/*
2 * drivers/serial/sh-sci.c
3 *
4 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
5 *
7ff731ae 6 * Copyright (C) 2002 - 2008 Paul Mundt
3ea6bc3d 7 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
1da177e4
LT
8 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
d89ddd1c 16 * Removed SH7300 support (Jul 2007).
1da177e4
LT
17 *
18 * This file is subject to the terms and conditions of the GNU General Public
19 * License. See the file "COPYING" in the main directory of this archive
20 * for more details.
21 */
0b3d4ef6
PM
22#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
23#define SUPPORT_SYSRQ
24#endif
1da177e4
LT
25
26#undef DEBUG
27
1da177e4
LT
28#include <linux/module.h>
29#include <linux/errno.h>
1da177e4
LT
30#include <linux/timer.h>
31#include <linux/interrupt.h>
32#include <linux/tty.h>
33#include <linux/tty_flip.h>
34#include <linux/serial.h>
35#include <linux/major.h>
36#include <linux/string.h>
37#include <linux/sysrq.h>
1da177e4
LT
38#include <linux/ioport.h>
39#include <linux/mm.h>
1da177e4
LT
40#include <linux/init.h>
41#include <linux/delay.h>
42#include <linux/console.h>
e108b2ca 43#include <linux/platform_device.h>
96de1a8f 44#include <linux/serial_sci.h>
1da177e4
LT
45#include <linux/notifier.h>
46#include <linux/cpufreq.h>
85f094ec 47#include <linux/clk.h>
fa5da2f7 48#include <linux/ctype.h>
7ff731ae 49#include <linux/err.h>
e552de24 50#include <linux/list.h>
85f094ec
PM
51
52#ifdef CONFIG_SUPERH
b7a76e4b 53#include <asm/clock.h>
1da177e4
LT
54#include <asm/sh_bios.h>
55#endif
56
168f3623
YS
57#ifdef CONFIG_H8300
58#include <asm/gpio.h>
59#endif
60
1da177e4
LT
61#include "sh-sci.h"
62
e108b2ca
PM
63struct sci_port {
64 struct uart_port port;
65
66 /* Port type */
67 unsigned int type;
68
69 /* Port IRQs: ERI, RXI, TXI, BRI (optional) */
32351a28 70 unsigned int irqs[SCIx_NR_IRQS];
e108b2ca 71
e108b2ca
PM
72 /* Port enable callback */
73 void (*enable)(struct uart_port *port);
74
75 /* Port disable callback */
76 void (*disable)(struct uart_port *port);
77
78 /* Break timer */
79 struct timer_list break_timer;
80 int break_flag;
1534a3b3 81
00b9de9c
PM
82 /* SCSCR initialization */
83 unsigned int scscr;
84
a2159b52 85#ifdef CONFIG_HAVE_CLK
501b825d
MD
86 /* Interface clock */
87 struct clk *iclk;
88 /* Data clock */
89 struct clk *dclk;
e552de24
MD
90#endif
91 struct list_head node;
92};
93
94struct sh_sci_priv {
95 spinlock_t lock;
96 struct list_head ports;
97
98#ifdef CONFIG_HAVE_CLK
99 struct notifier_block clk_nb;
005a336e 100#endif
e108b2ca
PM
101};
102
1da177e4 103/* Function prototypes */
b129a8cc 104static void sci_stop_tx(struct uart_port *port);
1da177e4 105
e108b2ca 106#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
b7a76e4b 107
e108b2ca
PM
108static struct sci_port sci_ports[SCI_NPORTS];
109static struct uart_driver sci_uart_driver;
1da177e4 110
e7c98dc7
MT
111static inline struct sci_port *
112to_sci_port(struct uart_port *uart)
113{
114 return container_of(uart, struct sci_port, port);
115}
116
07d2a1a1 117#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
1f6fd5c9
PM
118
119#ifdef CONFIG_CONSOLE_POLL
e108b2ca
PM
120static inline void handle_error(struct uart_port *port)
121{
122 /* Clear error flags */
1da177e4
LT
123 sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
124}
125
07d2a1a1 126static int sci_poll_get_char(struct uart_port *port)
1da177e4 127{
1da177e4
LT
128 unsigned short status;
129 int c;
130
e108b2ca 131 do {
1da177e4
LT
132 status = sci_in(port, SCxSR);
133 if (status & SCxSR_ERRORS(port)) {
134 handle_error(port);
135 continue;
136 }
137 } while (!(status & SCxSR_RDxF(port)));
07d2a1a1 138
1da177e4 139 c = sci_in(port, SCxRDR);
07d2a1a1 140
e7c98dc7
MT
141 /* Dummy read */
142 sci_in(port, SCxSR);
1da177e4 143 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
1da177e4
LT
144
145 return c;
146}
1f6fd5c9 147#endif
1da177e4 148
07d2a1a1 149static void sci_poll_put_char(struct uart_port *port, unsigned char c)
1da177e4 150{
1da177e4
LT
151 unsigned short status;
152
1da177e4
LT
153 do {
154 status = sci_in(port, SCxSR);
155 } while (!(status & SCxSR_TDxE(port)));
156
272966c0 157 sci_out(port, SCxTDR, c);
dd0a3e77 158 sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
1da177e4 159}
07d2a1a1 160#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE */
1da177e4
LT
161
162#if defined(__H8300S__)
163enum { sci_disable, sci_enable };
164
e7c98dc7 165static void h8300_sci_config(struct uart_port *port, unsigned int ctrl)
1da177e4 166{
e7c98dc7 167 volatile unsigned char *mstpcrl = (volatile unsigned char *)MSTPCRL;
1da177e4
LT
168 int ch = (port->mapbase - SMR0) >> 3;
169 unsigned char mask = 1 << (ch+1);
170
e7c98dc7 171 if (ctrl == sci_disable)
1da177e4 172 *mstpcrl |= mask;
e7c98dc7 173 else
1da177e4 174 *mstpcrl &= ~mask;
1da177e4 175}
e108b2ca 176
501b825d 177static void h8300_sci_enable(struct uart_port *port)
e108b2ca
PM
178{
179 h8300_sci_config(port, sci_enable);
180}
181
501b825d 182static void h8300_sci_disable(struct uart_port *port)
e108b2ca
PM
183{
184 h8300_sci_config(port, sci_disable);
185}
1da177e4
LT
186#endif
187
15c73aaa 188#if defined(__H8300H__) || defined(__H8300S__)
d5701647 189static void sci_init_pins(struct uart_port *port, unsigned int cflag)
1da177e4
LT
190{
191 int ch = (port->mapbase - SMR0) >> 3;
192
193 /* set DDR regs */
e108b2ca
PM
194 H8300_GPIO_DDR(h8300_sci_pins[ch].port,
195 h8300_sci_pins[ch].rx,
196 H8300_GPIO_INPUT);
197 H8300_GPIO_DDR(h8300_sci_pins[ch].port,
198 h8300_sci_pins[ch].tx,
199 H8300_GPIO_OUTPUT);
200
1da177e4
LT
201 /* tx mark output*/
202 H8300_SCI_DR(ch) |= h8300_sci_pins[ch].tx;
203}
d5701647
PM
204#elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
205static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
e108b2ca 206{
d5701647
PM
207 if (port->mapbase == 0xA4400000) {
208 __raw_writew(__raw_readw(PACR) & 0xffc0, PACR);
209 __raw_writew(__raw_readw(PBCR) & 0x0fff, PBCR);
210 } else if (port->mapbase == 0xA4410000)
211 __raw_writew(__raw_readw(PBCR) & 0xf003, PBCR);
9465a54f 212}
31a49c4b 213#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || defined(CONFIG_CPU_SUBTYPE_SH7721)
d5701647 214static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
3ea6bc3d 215{
3ea6bc3d
MB
216 unsigned short data;
217
218 if (cflag & CRTSCTS) {
219 /* enable RTS/CTS */
220 if (port->mapbase == 0xa4430000) { /* SCIF0 */
221 /* Clear PTCR bit 9-2; enable all scif pins but sck */
d5701647
PM
222 data = __raw_readw(PORT_PTCR);
223 __raw_writew((data & 0xfc03), PORT_PTCR);
3ea6bc3d
MB
224 } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
225 /* Clear PVCR bit 9-2 */
d5701647
PM
226 data = __raw_readw(PORT_PVCR);
227 __raw_writew((data & 0xfc03), PORT_PVCR);
3ea6bc3d 228 }
3ea6bc3d
MB
229 } else {
230 if (port->mapbase == 0xa4430000) { /* SCIF0 */
231 /* Clear PTCR bit 5-2; enable only tx and rx */
d5701647
PM
232 data = __raw_readw(PORT_PTCR);
233 __raw_writew((data & 0xffc3), PORT_PTCR);
3ea6bc3d
MB
234 } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
235 /* Clear PVCR bit 5-2 */
d5701647
PM
236 data = __raw_readw(PORT_PVCR);
237 __raw_writew((data & 0xffc3), PORT_PVCR);
3ea6bc3d
MB
238 }
239 }
3ea6bc3d 240}
b7a76e4b 241#elif defined(CONFIG_CPU_SH3)
e108b2ca 242/* For SH7705, SH7706, SH7707, SH7709, SH7709A, SH7729 */
d5701647 243static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
1da177e4 244{
b7a76e4b
PM
245 unsigned short data;
246
247 /* We need to set SCPCR to enable RTS/CTS */
d5701647 248 data = __raw_readw(SCPCR);
b7a76e4b 249 /* Clear out SCP7MD1,0, SCP6MD1,0, SCP4MD1,0*/
d5701647 250 __raw_writew(data & 0x0fcf, SCPCR);
1da177e4 251
d5701647 252 if (!(cflag & CRTSCTS)) {
1da177e4 253 /* We need to set SCPCR to enable RTS/CTS */
d5701647 254 data = __raw_readw(SCPCR);
1da177e4
LT
255 /* Clear out SCP7MD1,0, SCP4MD1,0,
256 Set SCP6MD1,0 = {01} (output) */
d5701647 257 __raw_writew((data & 0x0fcf) | 0x1000, SCPCR);
1da177e4
LT
258
259 data = ctrl_inb(SCPDR);
260 /* Set /RTS2 (bit6) = 0 */
b7a76e4b 261 ctrl_outb(data & 0xbf, SCPDR);
1da177e4 262 }
1da177e4 263}
41504c39 264#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
d5701647 265static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
41504c39 266{
346b7463 267 unsigned short data;
41504c39 268
346b7463 269 if (port->mapbase == 0xffe00000) {
d5701647 270 data = __raw_readw(PSCR);
346b7463 271 data &= ~0x03cf;
d5701647 272 if (!(cflag & CRTSCTS))
346b7463 273 data |= 0x0340;
41504c39 274
d5701647 275 __raw_writew(data, PSCR);
41504c39 276 }
178dd0cd 277}
7d740a06
YS
278#elif defined(CONFIG_CPU_SUBTYPE_SH7763) || \
279 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
2b1bd1ac 280 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
55ba99eb 281 defined(CONFIG_CPU_SUBTYPE_SH7786) || \
2b1bd1ac 282 defined(CONFIG_CPU_SUBTYPE_SHX3)
d5701647
PM
283static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
284{
285 if (!(cflag & CRTSCTS))
286 __raw_writew(0x0080, SCSPTR0); /* Set RTS = 1 */
287}
b0c50ad7 288#elif defined(CONFIG_CPU_SH4) && !defined(CONFIG_CPU_SH4A)
d5701647
PM
289static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
290{
291 if (!(cflag & CRTSCTS))
292 __raw_writew(0x0080, SCSPTR2); /* Set RTS = 1 */
293}
b7a76e4b 294#else
d5701647
PM
295static inline void sci_init_pins(struct uart_port *port, unsigned int cflag)
296{
297 /* Nothing to do */
1da177e4 298}
e108b2ca
PM
299#endif
300
32351a28
PM
301#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
302 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
55ba99eb
KM
303 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
304 defined(CONFIG_CPU_SUBTYPE_SH7786)
e108b2ca
PM
305static inline int scif_txroom(struct uart_port *port)
306{
cae167d3 307 return SCIF_TXROOM_MAX - (sci_in(port, SCTFDR) & 0xff);
e108b2ca
PM
308}
309
310static inline int scif_rxroom(struct uart_port *port)
311{
cae167d3 312 return sci_in(port, SCRFDR) & 0xff;
e108b2ca 313}
c63847a3
NI
314#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
315static inline int scif_txroom(struct uart_port *port)
316{
e7c98dc7
MT
317 if ((port->mapbase == 0xffe00000) ||
318 (port->mapbase == 0xffe08000)) {
319 /* SCIF0/1*/
c63847a3 320 return SCIF_TXROOM_MAX - (sci_in(port, SCTFDR) & 0xff);
e7c98dc7
MT
321 } else {
322 /* SCIF2 */
c63847a3 323 return SCIF2_TXROOM_MAX - (sci_in(port, SCFDR) >> 8);
e7c98dc7 324 }
c63847a3
NI
325}
326
327static inline int scif_rxroom(struct uart_port *port)
328{
e7c98dc7
MT
329 if ((port->mapbase == 0xffe00000) ||
330 (port->mapbase == 0xffe08000)) {
331 /* SCIF0/1*/
c63847a3 332 return sci_in(port, SCRFDR) & 0xff;
e7c98dc7
MT
333 } else {
334 /* SCIF2 */
c63847a3 335 return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
e7c98dc7 336 }
c63847a3 337}
e108b2ca
PM
338#else
339static inline int scif_txroom(struct uart_port *port)
340{
341 return SCIF_TXROOM_MAX - (sci_in(port, SCFDR) >> 8);
342}
1da177e4 343
e108b2ca
PM
344static inline int scif_rxroom(struct uart_port *port)
345{
346 return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
347}
1da177e4 348#endif
1da177e4 349
e108b2ca
PM
350static inline int sci_txroom(struct uart_port *port)
351{
e7c98dc7 352 return (sci_in(port, SCxSR) & SCI_TDRE) != 0;
e108b2ca
PM
353}
354
355static inline int sci_rxroom(struct uart_port *port)
356{
e7c98dc7 357 return (sci_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
e108b2ca
PM
358}
359
1da177e4
LT
360/* ********************************************************************** *
361 * the interrupt related routines *
362 * ********************************************************************** */
363
364static void sci_transmit_chars(struct uart_port *port)
365{
366 struct circ_buf *xmit = &port->info->xmit;
367 unsigned int stopped = uart_tx_stopped(port);
1da177e4
LT
368 unsigned short status;
369 unsigned short ctrl;
e108b2ca 370 int count;
1da177e4
LT
371
372 status = sci_in(port, SCxSR);
373 if (!(status & SCxSR_TDxE(port))) {
1da177e4 374 ctrl = sci_in(port, SCSCR);
e7c98dc7 375 if (uart_circ_empty(xmit))
1da177e4 376 ctrl &= ~SCI_CTRL_FLAGS_TIE;
e7c98dc7 377 else
1da177e4 378 ctrl |= SCI_CTRL_FLAGS_TIE;
1da177e4 379 sci_out(port, SCSCR, ctrl);
1da177e4
LT
380 return;
381 }
382
1a22f08d 383 if (port->type == PORT_SCI)
e108b2ca 384 count = sci_txroom(port);
1a22f08d
YS
385 else
386 count = scif_txroom(port);
1da177e4
LT
387
388 do {
389 unsigned char c;
390
391 if (port->x_char) {
392 c = port->x_char;
393 port->x_char = 0;
394 } else if (!uart_circ_empty(xmit) && !stopped) {
395 c = xmit->buf[xmit->tail];
396 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
397 } else {
398 break;
399 }
400
401 sci_out(port, SCxTDR, c);
402
403 port->icount.tx++;
404 } while (--count > 0);
405
406 sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
407
408 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
409 uart_write_wakeup(port);
410 if (uart_circ_empty(xmit)) {
b129a8cc 411 sci_stop_tx(port);
1da177e4 412 } else {
1da177e4
LT
413 ctrl = sci_in(port, SCSCR);
414
1a22f08d 415 if (port->type != PORT_SCI) {
1da177e4
LT
416 sci_in(port, SCxSR); /* Dummy read */
417 sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
418 }
1da177e4
LT
419
420 ctrl |= SCI_CTRL_FLAGS_TIE;
421 sci_out(port, SCSCR, ctrl);
1da177e4
LT
422 }
423}
424
425/* On SH3, SCIF may read end-of-break as a space->mark char */
e7c98dc7 426#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
1da177e4 427
7d12e780 428static inline void sci_receive_chars(struct uart_port *port)
1da177e4 429{
e7c98dc7 430 struct sci_port *sci_port = to_sci_port(port);
a88487c7 431 struct tty_struct *tty = port->info->port.tty;
1da177e4
LT
432 int i, count, copied = 0;
433 unsigned short status;
33f0f88f 434 unsigned char flag;
1da177e4
LT
435
436 status = sci_in(port, SCxSR);
437 if (!(status & SCxSR_RDxF(port)))
438 return;
439
440 while (1) {
1a22f08d 441 if (port->type == PORT_SCI)
e108b2ca 442 count = sci_rxroom(port);
1a22f08d
YS
443 else
444 count = scif_rxroom(port);
1da177e4
LT
445
446 /* Don't copy more bytes than there is room for in the buffer */
33f0f88f 447 count = tty_buffer_request_room(tty, count);
1da177e4
LT
448
449 /* If for any reason we can't copy more data, we're done! */
450 if (count == 0)
451 break;
452
453 if (port->type == PORT_SCI) {
454 char c = sci_in(port, SCxRDR);
e7c98dc7
MT
455 if (uart_handle_sysrq_char(port, c) ||
456 sci_port->break_flag)
1da177e4 457 count = 0;
e7c98dc7 458 else
e108b2ca 459 tty_insert_flip_char(tty, c, TTY_NORMAL);
1da177e4 460 } else {
e7c98dc7 461 for (i = 0; i < count; i++) {
1da177e4
LT
462 char c = sci_in(port, SCxRDR);
463 status = sci_in(port, SCxSR);
464#if defined(CONFIG_CPU_SH3)
465 /* Skip "chars" during break */
e108b2ca 466 if (sci_port->break_flag) {
1da177e4
LT
467 if ((c == 0) &&
468 (status & SCxSR_FER(port))) {
469 count--; i--;
470 continue;
471 }
e108b2ca 472
1da177e4 473 /* Nonzero => end-of-break */
762c69e3 474 dev_dbg(port->dev, "debounce<%02x>\n", c);
e108b2ca
PM
475 sci_port->break_flag = 0;
476
1da177e4
LT
477 if (STEPFN(c)) {
478 count--; i--;
479 continue;
480 }
481 }
482#endif /* CONFIG_CPU_SH3 */
7d12e780 483 if (uart_handle_sysrq_char(port, c)) {
1da177e4
LT
484 count--; i--;
485 continue;
486 }
487
488 /* Store data and status */
1da177e4 489 if (status&SCxSR_FER(port)) {
33f0f88f 490 flag = TTY_FRAME;
762c69e3 491 dev_notice(port->dev, "frame error\n");
1da177e4 492 } else if (status&SCxSR_PER(port)) {
33f0f88f 493 flag = TTY_PARITY;
762c69e3 494 dev_notice(port->dev, "parity error\n");
33f0f88f
AC
495 } else
496 flag = TTY_NORMAL;
762c69e3 497
33f0f88f 498 tty_insert_flip_char(tty, c, flag);
1da177e4
LT
499 }
500 }
501
502 sci_in(port, SCxSR); /* dummy read */
503 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
504
1da177e4
LT
505 copied += count;
506 port->icount.rx += count;
507 }
508
509 if (copied) {
510 /* Tell the rest of the system the news. New characters! */
511 tty_flip_buffer_push(tty);
512 } else {
513 sci_in(port, SCxSR); /* dummy read */
514 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
515 }
516}
517
518#define SCI_BREAK_JIFFIES (HZ/20)
519/* The sci generates interrupts during the break,
520 * 1 per millisecond or so during the break period, for 9600 baud.
521 * So dont bother disabling interrupts.
522 * But dont want more than 1 break event.
523 * Use a kernel timer to periodically poll the rx line until
524 * the break is finished.
525 */
526static void sci_schedule_break_timer(struct sci_port *port)
527{
528 port->break_timer.expires = jiffies + SCI_BREAK_JIFFIES;
529 add_timer(&port->break_timer);
530}
531/* Ensure that two consecutive samples find the break over. */
532static void sci_break_timer(unsigned long data)
533{
e108b2ca
PM
534 struct sci_port *port = (struct sci_port *)data;
535
536 if (sci_rxd_in(&port->port) == 0) {
1da177e4 537 port->break_flag = 1;
e108b2ca
PM
538 sci_schedule_break_timer(port);
539 } else if (port->break_flag == 1) {
1da177e4
LT
540 /* break is over. */
541 port->break_flag = 2;
e108b2ca
PM
542 sci_schedule_break_timer(port);
543 } else
544 port->break_flag = 0;
1da177e4
LT
545}
546
547static inline int sci_handle_errors(struct uart_port *port)
548{
549 int copied = 0;
550 unsigned short status = sci_in(port, SCxSR);
a88487c7 551 struct tty_struct *tty = port->info->port.tty;
1da177e4 552
e108b2ca 553 if (status & SCxSR_ORER(port)) {
1da177e4 554 /* overrun error */
e108b2ca 555 if (tty_insert_flip_char(tty, 0, TTY_OVERRUN))
33f0f88f 556 copied++;
762c69e3
PM
557
558 dev_notice(port->dev, "overrun error");
1da177e4
LT
559 }
560
e108b2ca 561 if (status & SCxSR_FER(port)) {
1da177e4
LT
562 if (sci_rxd_in(port) == 0) {
563 /* Notify of BREAK */
e7c98dc7 564 struct sci_port *sci_port = to_sci_port(port);
e108b2ca
PM
565
566 if (!sci_port->break_flag) {
567 sci_port->break_flag = 1;
568 sci_schedule_break_timer(sci_port);
569
1da177e4 570 /* Do sysrq handling. */
e108b2ca 571 if (uart_handle_break(port))
1da177e4 572 return 0;
762c69e3
PM
573
574 dev_dbg(port->dev, "BREAK detected\n");
575
e108b2ca 576 if (tty_insert_flip_char(tty, 0, TTY_BREAK))
e7c98dc7
MT
577 copied++;
578 }
579
e108b2ca 580 } else {
1da177e4 581 /* frame error */
e108b2ca 582 if (tty_insert_flip_char(tty, 0, TTY_FRAME))
33f0f88f 583 copied++;
762c69e3
PM
584
585 dev_notice(port->dev, "frame error\n");
1da177e4
LT
586 }
587 }
588
e108b2ca 589 if (status & SCxSR_PER(port)) {
1da177e4 590 /* parity error */
e108b2ca
PM
591 if (tty_insert_flip_char(tty, 0, TTY_PARITY))
592 copied++;
762c69e3
PM
593
594 dev_notice(port->dev, "parity error");
1da177e4
LT
595 }
596
33f0f88f 597 if (copied)
1da177e4 598 tty_flip_buffer_push(tty);
1da177e4
LT
599
600 return copied;
601}
602
d830fa45
PM
603static inline int sci_handle_fifo_overrun(struct uart_port *port)
604{
605 struct tty_struct *tty = port->info->port.tty;
606 int copied = 0;
607
608 if (port->type != PORT_SCIF)
609 return 0;
610
611 if ((sci_in(port, SCLSR) & SCIF_ORER) != 0) {
612 sci_out(port, SCLSR, 0);
613
614 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
615 tty_flip_buffer_push(tty);
616
617 dev_notice(port->dev, "overrun error\n");
618 copied++;
619 }
620
621 return copied;
622}
623
1da177e4
LT
624static inline int sci_handle_breaks(struct uart_port *port)
625{
626 int copied = 0;
627 unsigned short status = sci_in(port, SCxSR);
a88487c7 628 struct tty_struct *tty = port->info->port.tty;
a5660ada 629 struct sci_port *s = to_sci_port(port);
1da177e4 630
0b3d4ef6
PM
631 if (uart_handle_break(port))
632 return 0;
633
b7a76e4b 634 if (!s->break_flag && status & SCxSR_BRK(port)) {
1da177e4
LT
635#if defined(CONFIG_CPU_SH3)
636 /* Debounce break */
637 s->break_flag = 1;
638#endif
639 /* Notify of BREAK */
e108b2ca 640 if (tty_insert_flip_char(tty, 0, TTY_BREAK))
33f0f88f 641 copied++;
762c69e3
PM
642
643 dev_dbg(port->dev, "BREAK detected\n");
1da177e4
LT
644 }
645
33f0f88f 646 if (copied)
1da177e4 647 tty_flip_buffer_push(tty);
e108b2ca 648
d830fa45
PM
649 copied += sci_handle_fifo_overrun(port);
650
1da177e4
LT
651 return copied;
652}
653
7d12e780 654static irqreturn_t sci_rx_interrupt(int irq, void *port)
1da177e4 655{
1da177e4
LT
656 /* I think sci_receive_chars has to be called irrespective
657 * of whether the I_IXOFF is set, otherwise, how is the interrupt
658 * to be disabled?
659 */
7d12e780 660 sci_receive_chars(port);
1da177e4
LT
661
662 return IRQ_HANDLED;
663}
664
7d12e780 665static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
1da177e4
LT
666{
667 struct uart_port *port = ptr;
668
e108b2ca 669 spin_lock_irq(&port->lock);
1da177e4 670 sci_transmit_chars(port);
e108b2ca 671 spin_unlock_irq(&port->lock);
1da177e4
LT
672
673 return IRQ_HANDLED;
674}
675
7d12e780 676static irqreturn_t sci_er_interrupt(int irq, void *ptr)
1da177e4
LT
677{
678 struct uart_port *port = ptr;
679
680 /* Handle errors */
681 if (port->type == PORT_SCI) {
682 if (sci_handle_errors(port)) {
683 /* discard character in rx buffer */
684 sci_in(port, SCxSR);
685 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
686 }
687 } else {
d830fa45 688 sci_handle_fifo_overrun(port);
7d12e780 689 sci_rx_interrupt(irq, ptr);
1da177e4
LT
690 }
691
692 sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
693
694 /* Kick the transmission */
7d12e780 695 sci_tx_interrupt(irq, ptr);
1da177e4
LT
696
697 return IRQ_HANDLED;
698}
699
7d12e780 700static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1da177e4
LT
701{
702 struct uart_port *port = ptr;
703
704 /* Handle BREAKs */
705 sci_handle_breaks(port);
706 sci_out(port, SCxSR, SCxSR_BREAK_CLEAR(port));
707
708 return IRQ_HANDLED;
709}
710
7d12e780 711static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
1da177e4 712{
a8884e34
MT
713 unsigned short ssr_status, scr_status;
714 struct uart_port *port = ptr;
715 irqreturn_t ret = IRQ_NONE;
1da177e4 716
e7c98dc7
MT
717 ssr_status = sci_in(port, SCxSR);
718 scr_status = sci_in(port, SCSCR);
1da177e4
LT
719
720 /* Tx Interrupt */
a8884e34
MT
721 if ((ssr_status & 0x0020) && (scr_status & SCI_CTRL_FLAGS_TIE))
722 ret = sci_tx_interrupt(irq, ptr);
1da177e4 723 /* Rx Interrupt */
a8884e34
MT
724 if ((ssr_status & 0x0002) && (scr_status & SCI_CTRL_FLAGS_RIE))
725 ret = sci_rx_interrupt(irq, ptr);
1da177e4 726 /* Error Interrupt */
a8884e34
MT
727 if ((ssr_status & 0x0080) && (scr_status & SCI_CTRL_FLAGS_REIE))
728 ret = sci_er_interrupt(irq, ptr);
1da177e4 729 /* Break Interrupt */
a8884e34
MT
730 if ((ssr_status & 0x0010) && (scr_status & SCI_CTRL_FLAGS_REIE))
731 ret = sci_br_interrupt(irq, ptr);
1da177e4 732
a8884e34 733 return ret;
1da177e4
LT
734}
735
027e6872 736#ifdef CONFIG_HAVE_CLK
1da177e4
LT
737/*
738 * Here we define a transistion notifier so that we can update all of our
739 * ports' baud rate when the peripheral clock changes.
740 */
e108b2ca
PM
741static int sci_notifier(struct notifier_block *self,
742 unsigned long phase, void *p)
1da177e4 743{
e552de24
MD
744 struct sh_sci_priv *priv = container_of(self,
745 struct sh_sci_priv, clk_nb);
746 struct sci_port *sci_port;
747 unsigned long flags;
1da177e4
LT
748
749 if ((phase == CPUFREQ_POSTCHANGE) ||
e552de24
MD
750 (phase == CPUFREQ_RESUMECHANGE)) {
751 spin_lock_irqsave(&priv->lock, flags);
752 list_for_each_entry(sci_port, &priv->ports, node)
501b825d 753 sci_port->port.uartclk = clk_get_rate(sci_port->dclk);
e552de24
MD
754
755 spin_unlock_irqrestore(&priv->lock, flags);
756 }
1da177e4 757
1da177e4
LT
758 return NOTIFY_OK;
759}
501b825d
MD
760
761static void sci_clk_enable(struct uart_port *port)
762{
763 struct sci_port *sci_port = to_sci_port(port);
764
765 clk_enable(sci_port->dclk);
766 sci_port->port.uartclk = clk_get_rate(sci_port->dclk);
767
768 if (sci_port->iclk)
769 clk_enable(sci_port->iclk);
770}
771
772static void sci_clk_disable(struct uart_port *port)
773{
774 struct sci_port *sci_port = to_sci_port(port);
775
776 if (sci_port->iclk)
777 clk_disable(sci_port->iclk);
778
779 clk_disable(sci_port->dclk);
780}
027e6872 781#endif
1da177e4
LT
782
783static int sci_request_irq(struct sci_port *port)
784{
785 int i;
7d12e780 786 irqreturn_t (*handlers[4])(int irq, void *ptr) = {
1da177e4
LT
787 sci_er_interrupt, sci_rx_interrupt, sci_tx_interrupt,
788 sci_br_interrupt,
789 };
790 const char *desc[] = { "SCI Receive Error", "SCI Receive Data Full",
791 "SCI Transmit Data Empty", "SCI Break" };
792
793 if (port->irqs[0] == port->irqs[1]) {
762c69e3 794 if (unlikely(!port->irqs[0]))
1da177e4 795 return -ENODEV;
e108b2ca
PM
796
797 if (request_irq(port->irqs[0], sci_mpxed_interrupt,
35f3c518 798 IRQF_DISABLED, "sci", port)) {
762c69e3 799 dev_err(port->port.dev, "Can't allocate IRQ\n");
1da177e4
LT
800 return -ENODEV;
801 }
802 } else {
803 for (i = 0; i < ARRAY_SIZE(handlers); i++) {
762c69e3 804 if (unlikely(!port->irqs[i]))
1da177e4 805 continue;
762c69e3 806
e108b2ca 807 if (request_irq(port->irqs[i], handlers[i],
35f3c518 808 IRQF_DISABLED, desc[i], port)) {
762c69e3 809 dev_err(port->port.dev, "Can't allocate IRQ\n");
1da177e4
LT
810 return -ENODEV;
811 }
812 }
813 }
814
815 return 0;
816}
817
818static void sci_free_irq(struct sci_port *port)
819{
820 int i;
821
762c69e3
PM
822 if (port->irqs[0] == port->irqs[1])
823 free_irq(port->irqs[0], port);
824 else {
1da177e4
LT
825 for (i = 0; i < ARRAY_SIZE(port->irqs); i++) {
826 if (!port->irqs[i])
827 continue;
828
829 free_irq(port->irqs[i], port);
830 }
831 }
832}
833
834static unsigned int sci_tx_empty(struct uart_port *port)
835{
836 /* Can't detect */
837 return TIOCSER_TEMT;
838}
839
840static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
841{
842 /* This routine is used for seting signals of: DTR, DCD, CTS/RTS */
843 /* We use SCIF's hardware for CTS/RTS, so don't need any for that. */
844 /* If you have signals for DTR and DCD, please implement here. */
845}
846
847static unsigned int sci_get_mctrl(struct uart_port *port)
848{
849 /* This routine is used for geting signals of: DTR, DCD, DSR, RI,
850 and CTS/RTS */
851
852 return TIOCM_DTR | TIOCM_RTS | TIOCM_DSR;
853}
854
b129a8cc 855static void sci_start_tx(struct uart_port *port)
1da177e4 856{
e108b2ca 857 unsigned short ctrl;
1da177e4 858
e108b2ca
PM
859 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
860 ctrl = sci_in(port, SCSCR);
861 ctrl |= SCI_CTRL_FLAGS_TIE;
862 sci_out(port, SCSCR, ctrl);
1da177e4
LT
863}
864
b129a8cc 865static void sci_stop_tx(struct uart_port *port)
1da177e4 866{
1da177e4
LT
867 unsigned short ctrl;
868
869 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
1da177e4
LT
870 ctrl = sci_in(port, SCSCR);
871 ctrl &= ~SCI_CTRL_FLAGS_TIE;
872 sci_out(port, SCSCR, ctrl);
1da177e4
LT
873}
874
875static void sci_start_rx(struct uart_port *port, unsigned int tty_start)
876{
1da177e4
LT
877 unsigned short ctrl;
878
879 /* Set RIE (Receive Interrupt Enable) bit in SCSCR */
1da177e4
LT
880 ctrl = sci_in(port, SCSCR);
881 ctrl |= SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE;
882 sci_out(port, SCSCR, ctrl);
1da177e4
LT
883}
884
885static void sci_stop_rx(struct uart_port *port)
886{
1da177e4
LT
887 unsigned short ctrl;
888
889 /* Clear RIE (Receive Interrupt Enable) bit in SCSCR */
1da177e4
LT
890 ctrl = sci_in(port, SCSCR);
891 ctrl &= ~(SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE);
892 sci_out(port, SCSCR, ctrl);
1da177e4
LT
893}
894
895static void sci_enable_ms(struct uart_port *port)
896{
897 /* Nothing here yet .. */
898}
899
900static void sci_break_ctl(struct uart_port *port, int break_state)
901{
902 /* Nothing here yet .. */
903}
904
905static int sci_startup(struct uart_port *port)
906{
a5660ada 907 struct sci_port *s = to_sci_port(port);
1da177e4 908
e108b2ca
PM
909 if (s->enable)
910 s->enable(port);
1da177e4
LT
911
912 sci_request_irq(s);
d656901b 913 sci_start_tx(port);
1da177e4
LT
914 sci_start_rx(port, 1);
915
916 return 0;
917}
918
919static void sci_shutdown(struct uart_port *port)
920{
a5660ada 921 struct sci_port *s = to_sci_port(port);
1da177e4
LT
922
923 sci_stop_rx(port);
b129a8cc 924 sci_stop_tx(port);
1da177e4
LT
925 sci_free_irq(s);
926
e108b2ca
PM
927 if (s->disable)
928 s->disable(port);
1da177e4
LT
929}
930
606d099c
AC
931static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
932 struct ktermios *old)
1da177e4 933{
00b9de9c 934 struct sci_port *s = to_sci_port(port);
1da177e4 935 unsigned int status, baud, smr_val;
a2159b52 936 int t = -1;
1da177e4
LT
937
938 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
a2159b52
PM
939 if (likely(baud))
940 t = SCBRR_VALUE(baud, port->uartclk);
e108b2ca 941
1da177e4
LT
942 do {
943 status = sci_in(port, SCxSR);
944 } while (!(status & SCxSR_TEND(port)));
945
946 sci_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
947
1a22f08d 948 if (port->type != PORT_SCI)
1da177e4 949 sci_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
1da177e4
LT
950
951 smr_val = sci_in(port, SCSMR) & 3;
952 if ((termios->c_cflag & CSIZE) == CS7)
953 smr_val |= 0x40;
954 if (termios->c_cflag & PARENB)
955 smr_val |= 0x20;
956 if (termios->c_cflag & PARODD)
957 smr_val |= 0x30;
958 if (termios->c_cflag & CSTOPB)
959 smr_val |= 0x08;
960
961 uart_update_timeout(port, termios->c_cflag, baud);
962
963 sci_out(port, SCSMR, smr_val);
964
1da177e4 965 if (t > 0) {
e7c98dc7 966 if (t >= 256) {
1da177e4
LT
967 sci_out(port, SCSMR, (sci_in(port, SCSMR) & ~3) | 1);
968 t >>= 2;
e7c98dc7 969 } else
1da177e4 970 sci_out(port, SCSMR, sci_in(port, SCSMR) & ~3);
e7c98dc7 971
1da177e4
LT
972 sci_out(port, SCBRR, t);
973 udelay((1000000+(baud-1)) / baud); /* Wait one bit interval */
974 }
975
d5701647
PM
976 sci_init_pins(port, termios->c_cflag);
977 sci_out(port, SCFCR, (termios->c_cflag & CRTSCTS) ? SCFCR_MCE : 0);
b7a76e4b 978
00b9de9c 979 sci_out(port, SCSCR, s->scscr);
1da177e4
LT
980
981 if ((termios->c_cflag & CREAD) != 0)
e7c98dc7 982 sci_start_rx(port, 0);
1da177e4
LT
983}
984
985static const char *sci_type(struct uart_port *port)
986{
987 switch (port->type) {
e7c98dc7
MT
988 case PORT_IRDA:
989 return "irda";
990 case PORT_SCI:
991 return "sci";
992 case PORT_SCIF:
993 return "scif";
994 case PORT_SCIFA:
995 return "scifa";
1da177e4
LT
996 }
997
fa43972f 998 return NULL;
1da177e4
LT
999}
1000
1001static void sci_release_port(struct uart_port *port)
1002{
1003 /* Nothing here yet .. */
1004}
1005
1006static int sci_request_port(struct uart_port *port)
1007{
1008 /* Nothing here yet .. */
1009 return 0;
1010}
1011
1012static void sci_config_port(struct uart_port *port, int flags)
1013{
a5660ada 1014 struct sci_port *s = to_sci_port(port);
1da177e4
LT
1015
1016 port->type = s->type;
1017
08f8cb31
MD
1018 if (port->membase)
1019 return;
1020
1021 if (port->flags & UPF_IOREMAP) {
7ff731ae 1022 port->membase = ioremap_nocache(port->mapbase, 0x40);
08f8cb31
MD
1023
1024 if (IS_ERR(port->membase))
1025 dev_err(port->dev, "can't remap port#%d\n", port->line);
1026 } else {
1027 /*
1028 * For the simple (and majority of) cases where we don't
1029 * need to do any remapping, just cast the cookie
1030 * directly.
1031 */
1032 port->membase = (void __iomem *)port->mapbase;
7ff731ae 1033 }
1da177e4
LT
1034}
1035
1036static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
1037{
a5660ada 1038 struct sci_port *s = to_sci_port(port);
1da177e4 1039
a62c4133 1040 if (ser->irq != s->irqs[SCIx_TXI_IRQ] || ser->irq > nr_irqs)
1da177e4
LT
1041 return -EINVAL;
1042 if (ser->baud_base < 2400)
1043 /* No paper tape reader for Mitch.. */
1044 return -EINVAL;
1045
1046 return 0;
1047}
1048
1049static struct uart_ops sci_uart_ops = {
1050 .tx_empty = sci_tx_empty,
1051 .set_mctrl = sci_set_mctrl,
1052 .get_mctrl = sci_get_mctrl,
1053 .start_tx = sci_start_tx,
1054 .stop_tx = sci_stop_tx,
1055 .stop_rx = sci_stop_rx,
1056 .enable_ms = sci_enable_ms,
1057 .break_ctl = sci_break_ctl,
1058 .startup = sci_startup,
1059 .shutdown = sci_shutdown,
1060 .set_termios = sci_set_termios,
1061 .type = sci_type,
1062 .release_port = sci_release_port,
1063 .request_port = sci_request_port,
1064 .config_port = sci_config_port,
1065 .verify_port = sci_verify_port,
07d2a1a1
PM
1066#ifdef CONFIG_CONSOLE_POLL
1067 .poll_get_char = sci_poll_get_char,
1068 .poll_put_char = sci_poll_put_char,
1069#endif
1da177e4
LT
1070};
1071
501b825d
MD
1072static void __devinit sci_init_single(struct platform_device *dev,
1073 struct sci_port *sci_port,
08f8cb31
MD
1074 unsigned int index,
1075 struct plat_sci_port *p)
e108b2ca 1076{
7ed7e071
MD
1077 sci_port->port.ops = &sci_uart_ops;
1078 sci_port->port.iotype = UPIO_MEM;
1079 sci_port->port.line = index;
1080 sci_port->port.fifosize = 1;
e108b2ca
PM
1081
1082#if defined(__H8300H__) || defined(__H8300S__)
1083#ifdef __H8300S__
7ed7e071
MD
1084 sci_port->enable = h8300_sci_enable;
1085 sci_port->disable = h8300_sci_disable;
e108b2ca 1086#endif
7ed7e071 1087 sci_port->port.uartclk = CONFIG_CPU_CLOCK;
a2159b52 1088#elif defined(CONFIG_HAVE_CLK)
501b825d 1089 sci_port->iclk = p->clk ? clk_get(&dev->dev, p->clk) : NULL;
af777ce4 1090 sci_port->dclk = clk_get(&dev->dev, "peripheral_clk");
501b825d
MD
1091 sci_port->enable = sci_clk_enable;
1092 sci_port->disable = sci_clk_disable;
a2159b52
PM
1093#else
1094#error "Need a valid uartclk"
1da177e4 1095#endif
e108b2ca 1096
7ed7e071
MD
1097 sci_port->break_timer.data = (unsigned long)sci_port;
1098 sci_port->break_timer.function = sci_break_timer;
1099 init_timer(&sci_port->break_timer);
1100
1101 sci_port->port.mapbase = p->mapbase;
7ed7e071
MD
1102 sci_port->port.membase = p->membase;
1103
00b9de9c 1104 sci_port->scscr = p->scscr;
7ed7e071
MD
1105 sci_port->port.irq = p->irqs[SCIx_TXI_IRQ];
1106 sci_port->port.flags = p->flags;
501b825d 1107 sci_port->port.dev = &dev->dev;
7ed7e071
MD
1108 sci_port->type = sci_port->port.type = p->type;
1109
1110 memcpy(&sci_port->irqs, &p->irqs, sizeof(p->irqs));
501b825d 1111
e108b2ca
PM
1112}
1113
1da177e4 1114#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
dc8e6f5b
MD
1115static struct tty_driver *serial_console_device(struct console *co, int *index)
1116{
1117 struct uart_driver *p = &sci_uart_driver;
1118 *index = co->index;
1119 return p->tty_driver;
1120}
1121
1122static void serial_console_putchar(struct uart_port *port, int ch)
1123{
1124 sci_poll_put_char(port, ch);
1125}
1126
1da177e4
LT
1127/*
1128 * Print a string to the serial port trying not to disturb
1129 * any possible real use of the port...
1130 */
1131static void serial_console_write(struct console *co, const char *s,
1132 unsigned count)
1133{
dc8e6f5b 1134 struct uart_port *port = co->data;
501b825d 1135 struct sci_port *sci_port = to_sci_port(port);
973e5d52 1136 unsigned short bits;
07d2a1a1 1137
501b825d
MD
1138 if (sci_port->enable)
1139 sci_port->enable(port);
1140
1141 uart_console_write(port, s, count, serial_console_putchar);
973e5d52
MD
1142
1143 /* wait until fifo is empty and last bit has been transmitted */
1144 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
1145 while ((sci_in(port, SCxSR) & bits) != bits)
1146 cpu_relax();
501b825d
MD
1147
1148 if (sci_port->disable);
1149 sci_port->disable(port);
1da177e4
LT
1150}
1151
1152static int __init serial_console_setup(struct console *co, char *options)
1153{
dc8e6f5b 1154 struct sci_port *sci_port;
1da177e4
LT
1155 struct uart_port *port;
1156 int baud = 115200;
1157 int bits = 8;
1158 int parity = 'n';
1159 int flow = 'n';
1160 int ret;
1161
e108b2ca
PM
1162 /*
1163 * Check whether an invalid uart number has been specified, and
1164 * if so, search for the first available port that does have
1165 * console support.
1166 */
1167 if (co->index >= SCI_NPORTS)
1168 co->index = 0;
1169
dc8e6f5b
MD
1170 sci_port = &sci_ports[co->index];
1171 port = &sci_port->port;
1172 co->data = port;
1da177e4
LT
1173
1174 /*
e108b2ca
PM
1175 * Also need to check port->type, we don't actually have any
1176 * UPIO_PORT ports, but uart_report_port() handily misreports
1177 * it anyways if we don't have a port available by the time this is
1178 * called.
1da177e4 1179 */
e108b2ca
PM
1180 if (!port->type)
1181 return -ENODEV;
e108b2ca 1182
08f8cb31 1183 sci_config_port(port, 0);
e108b2ca 1184
dc8e6f5b
MD
1185 if (sci_port->enable)
1186 sci_port->enable(port);
b7a76e4b 1187
1da177e4
LT
1188 if (options)
1189 uart_parse_options(options, &baud, &parity, &bits, &flow);
1190
1191 ret = uart_set_options(port, co, baud, parity, bits, flow);
1192#if defined(__H8300H__) || defined(__H8300S__)
1193 /* disable rx interrupt */
1194 if (ret == 0)
1195 sci_stop_rx(port);
1196#endif
501b825d 1197 /* TODO: disable clock */
1da177e4
LT
1198 return ret;
1199}
1200
1201static struct console serial_console = {
1202 .name = "ttySC",
dc8e6f5b 1203 .device = serial_console_device,
1da177e4
LT
1204 .write = serial_console_write,
1205 .setup = serial_console_setup,
fa5da2f7 1206 .flags = CON_PRINTBUFFER,
1da177e4 1207 .index = -1,
1da177e4
LT
1208};
1209
1210static int __init sci_console_init(void)
1211{
1212 register_console(&serial_console);
1213 return 0;
1214}
1da177e4
LT
1215console_initcall(sci_console_init);
1216#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
1217
07d2a1a1 1218#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
e7c98dc7 1219#define SCI_CONSOLE (&serial_console)
1da177e4 1220#else
b7a76e4b 1221#define SCI_CONSOLE 0
1da177e4
LT
1222#endif
1223
1224static char banner[] __initdata =
1225 KERN_INFO "SuperH SCI(F) driver initialized\n";
1226
1227static struct uart_driver sci_uart_driver = {
1228 .owner = THIS_MODULE,
1229 .driver_name = "sci",
1da177e4
LT
1230 .dev_name = "ttySC",
1231 .major = SCI_MAJOR,
1232 .minor = SCI_MINOR_START,
e108b2ca 1233 .nr = SCI_NPORTS,
1da177e4
LT
1234 .cons = SCI_CONSOLE,
1235};
1236
e552de24 1237
54507f6e 1238static int sci_remove(struct platform_device *dev)
e552de24
MD
1239{
1240 struct sh_sci_priv *priv = platform_get_drvdata(dev);
1241 struct sci_port *p;
1242 unsigned long flags;
1243
1244#ifdef CONFIG_HAVE_CLK
1245 cpufreq_unregister_notifier(&priv->clk_nb, CPUFREQ_TRANSITION_NOTIFIER);
1246#endif
1247
1248 spin_lock_irqsave(&priv->lock, flags);
1249 list_for_each_entry(p, &priv->ports, node)
1250 uart_remove_one_port(&sci_uart_driver, &p->port);
1251
1252 spin_unlock_irqrestore(&priv->lock, flags);
1253
1254 kfree(priv);
1255 return 0;
1256}
1257
0ee70712
MD
1258static int __devinit sci_probe_single(struct platform_device *dev,
1259 unsigned int index,
1260 struct plat_sci_port *p,
1261 struct sci_port *sciport)
1262{
1263 struct sh_sci_priv *priv = platform_get_drvdata(dev);
1264 unsigned long flags;
1265 int ret;
1266
1267 /* Sanity check */
1268 if (unlikely(index >= SCI_NPORTS)) {
1269 dev_notice(&dev->dev, "Attempting to register port "
1270 "%d when only %d are available.\n",
1271 index+1, SCI_NPORTS);
1272 dev_notice(&dev->dev, "Consider bumping "
1273 "CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
1274 return 0;
1275 }
1276
501b825d 1277 sci_init_single(dev, sciport, index, p);
0ee70712
MD
1278
1279 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
08f8cb31 1280 if (ret)
0ee70712 1281 return ret;
0ee70712
MD
1282
1283 INIT_LIST_HEAD(&sciport->node);
1284
1285 spin_lock_irqsave(&priv->lock, flags);
1286 list_add(&sciport->node, &priv->ports);
1287 spin_unlock_irqrestore(&priv->lock, flags);
1288
1289 return 0;
1290}
1291
e108b2ca
PM
1292/*
1293 * Register a set of serial devices attached to a platform device. The
1294 * list is terminated with a zero flags entry, which means we expect
1295 * all entries to have at least UPF_BOOT_AUTOCONF set. Platforms that need
1296 * remapping (such as sh64) should also set UPF_IOREMAP.
1297 */
1298static int __devinit sci_probe(struct platform_device *dev)
1da177e4 1299{
e108b2ca 1300 struct plat_sci_port *p = dev->dev.platform_data;
e552de24 1301 struct sh_sci_priv *priv;
7ff731ae 1302 int i, ret = -EINVAL;
e552de24
MD
1303
1304 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
1305 if (!priv)
1306 return -ENOMEM;
1307
1308 INIT_LIST_HEAD(&priv->ports);
1309 spin_lock_init(&priv->lock);
1310 platform_set_drvdata(dev, priv);
1311
1312#ifdef CONFIG_HAVE_CLK
1313 priv->clk_nb.notifier_call = sci_notifier;
1314 cpufreq_register_notifier(&priv->clk_nb, CPUFREQ_TRANSITION_NOTIFIER);
1315#endif
1da177e4 1316
0ee70712
MD
1317 if (dev->id != -1) {
1318 ret = sci_probe_single(dev, dev->id, p, &sci_ports[dev->id]);
1319 if (ret)
e552de24 1320 goto err_unreg;
0ee70712
MD
1321 } else {
1322 for (i = 0; p && p->flags != 0; p++, i++) {
1323 ret = sci_probe_single(dev, i, p, &sci_ports[i]);
1324 if (ret)
1325 goto err_unreg;
e552de24 1326 }
e552de24 1327 }
1da177e4
LT
1328
1329#ifdef CONFIG_SH_STANDARD_BIOS
1330 sh_bios_gdb_detach();
1331#endif
1332
e108b2ca 1333 return 0;
7ff731ae
PM
1334
1335err_unreg:
e552de24 1336 sci_remove(dev);
7ff731ae 1337 return ret;
1da177e4
LT
1338}
1339
6daa79b3 1340static int sci_suspend(struct device *dev)
1da177e4 1341{
6daa79b3 1342 struct sh_sci_priv *priv = dev_get_drvdata(dev);
e552de24
MD
1343 struct sci_port *p;
1344 unsigned long flags;
e108b2ca 1345
e552de24
MD
1346 spin_lock_irqsave(&priv->lock, flags);
1347 list_for_each_entry(p, &priv->ports, node)
1348 uart_suspend_port(&sci_uart_driver, &p->port);
e552de24 1349 spin_unlock_irqrestore(&priv->lock, flags);
1da177e4 1350
e108b2ca
PM
1351 return 0;
1352}
1da177e4 1353
6daa79b3 1354static int sci_resume(struct device *dev)
e108b2ca 1355{
6daa79b3 1356 struct sh_sci_priv *priv = dev_get_drvdata(dev);
e552de24
MD
1357 struct sci_port *p;
1358 unsigned long flags;
e108b2ca 1359
e552de24
MD
1360 spin_lock_irqsave(&priv->lock, flags);
1361 list_for_each_entry(p, &priv->ports, node)
1362 uart_resume_port(&sci_uart_driver, &p->port);
e552de24 1363 spin_unlock_irqrestore(&priv->lock, flags);
e108b2ca
PM
1364
1365 return 0;
1366}
1367
6daa79b3
PM
1368static struct dev_pm_ops sci_dev_pm_ops = {
1369 .suspend = sci_suspend,
1370 .resume = sci_resume,
1371};
1372
e108b2ca
PM
1373static struct platform_driver sci_driver = {
1374 .probe = sci_probe,
1375 .remove = __devexit_p(sci_remove),
e108b2ca
PM
1376 .driver = {
1377 .name = "sh-sci",
1378 .owner = THIS_MODULE,
6daa79b3 1379 .pm = &sci_dev_pm_ops,
e108b2ca
PM
1380 },
1381};
1382
1383static int __init sci_init(void)
1384{
1385 int ret;
1386
1387 printk(banner);
1388
e108b2ca
PM
1389 ret = uart_register_driver(&sci_uart_driver);
1390 if (likely(ret == 0)) {
1391 ret = platform_driver_register(&sci_driver);
1392 if (unlikely(ret))
1393 uart_unregister_driver(&sci_uart_driver);
1394 }
1395
1396 return ret;
1397}
1398
1399static void __exit sci_exit(void)
1400{
1401 platform_driver_unregister(&sci_driver);
1da177e4
LT
1402 uart_unregister_driver(&sci_uart_driver);
1403}
1404
1405module_init(sci_init);
1406module_exit(sci_exit);
1407
e108b2ca 1408MODULE_LICENSE("GPL");
e169c139 1409MODULE_ALIAS("platform:sh-sci");
This page took 0.526595 seconds and 5 git commands to generate.