sh: Handle fixmap TLB eviction more coherently.
[deliverable/linux.git] / drivers / serial / sh-sci.c
CommitLineData
1da177e4
LT
1/*
2 * drivers/serial/sh-sci.c
3 *
4 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
5 *
7ff731ae 6 * Copyright (C) 2002 - 2008 Paul Mundt
3ea6bc3d 7 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
1da177e4
LT
8 *
9 * based off of the old drivers/char/sh-sci.c by:
10 *
11 * Copyright (C) 1999, 2000 Niibe Yutaka
12 * Copyright (C) 2000 Sugioka Toshinobu
13 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
14 * Modified to support SecureEdge. David McCullough (2002)
15 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
d89ddd1c 16 * Removed SH7300 support (Jul 2007).
1da177e4
LT
17 *
18 * This file is subject to the terms and conditions of the GNU General Public
19 * License. See the file "COPYING" in the main directory of this archive
20 * for more details.
21 */
0b3d4ef6
PM
22#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
23#define SUPPORT_SYSRQ
24#endif
1da177e4
LT
25
26#undef DEBUG
27
1da177e4
LT
28#include <linux/module.h>
29#include <linux/errno.h>
1da177e4
LT
30#include <linux/timer.h>
31#include <linux/interrupt.h>
32#include <linux/tty.h>
33#include <linux/tty_flip.h>
34#include <linux/serial.h>
35#include <linux/major.h>
36#include <linux/string.h>
37#include <linux/sysrq.h>
1da177e4
LT
38#include <linux/ioport.h>
39#include <linux/mm.h>
1da177e4
LT
40#include <linux/init.h>
41#include <linux/delay.h>
42#include <linux/console.h>
e108b2ca 43#include <linux/platform_device.h>
96de1a8f 44#include <linux/serial_sci.h>
1da177e4
LT
45#include <linux/notifier.h>
46#include <linux/cpufreq.h>
85f094ec 47#include <linux/clk.h>
fa5da2f7 48#include <linux/ctype.h>
7ff731ae 49#include <linux/err.h>
85f094ec
PM
50
51#ifdef CONFIG_SUPERH
b7a76e4b 52#include <asm/clock.h>
1da177e4 53#include <asm/sh_bios.h>
e108b2ca 54#include <asm/kgdb.h>
1da177e4
LT
55#endif
56
1da177e4
LT
57#include "sh-sci.h"
58
e108b2ca
PM
59struct sci_port {
60 struct uart_port port;
61
62 /* Port type */
63 unsigned int type;
64
65 /* Port IRQs: ERI, RXI, TXI, BRI (optional) */
32351a28 66 unsigned int irqs[SCIx_NR_IRQS];
e108b2ca
PM
67
68 /* Port pin configuration */
69 void (*init_pins)(struct uart_port *port,
70 unsigned int cflag);
1da177e4 71
e108b2ca
PM
72 /* Port enable callback */
73 void (*enable)(struct uart_port *port);
74
75 /* Port disable callback */
76 void (*disable)(struct uart_port *port);
77
78 /* Break timer */
79 struct timer_list break_timer;
80 int break_flag;
1534a3b3 81
a2159b52 82#ifdef CONFIG_HAVE_CLK
1534a3b3 83 /* Port clock */
84 struct clk *clk;
005a336e 85#endif
e108b2ca
PM
86};
87
88#ifdef CONFIG_SH_KGDB
1da177e4 89static struct sci_port *kgdb_sci_port;
e108b2ca 90#endif
1da177e4
LT
91
92#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
e108b2ca
PM
93static struct sci_port *serial_console_port;
94#endif
1da177e4
LT
95
96/* Function prototypes */
b129a8cc 97static void sci_stop_tx(struct uart_port *port);
1da177e4 98
e108b2ca 99#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
b7a76e4b 100
e108b2ca
PM
101static struct sci_port sci_ports[SCI_NPORTS];
102static struct uart_driver sci_uart_driver;
1da177e4 103
e108b2ca
PM
104#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && \
105 defined(CONFIG_SH_STANDARD_BIOS) || defined(CONFIG_SH_KGDB)
106static inline void handle_error(struct uart_port *port)
107{
108 /* Clear error flags */
1da177e4
LT
109 sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
110}
111
112static int get_char(struct uart_port *port)
113{
114 unsigned long flags;
115 unsigned short status;
116 int c;
117
e108b2ca
PM
118 spin_lock_irqsave(&port->lock, flags);
119 do {
1da177e4
LT
120 status = sci_in(port, SCxSR);
121 if (status & SCxSR_ERRORS(port)) {
122 handle_error(port);
123 continue;
124 }
125 } while (!(status & SCxSR_RDxF(port)));
126 c = sci_in(port, SCxRDR);
127 sci_in(port, SCxSR); /* Dummy read */
128 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
e108b2ca 129 spin_unlock_irqrestore(&port->lock, flags);
1da177e4
LT
130
131 return c;
132}
1da177e4
LT
133#endif /* CONFIG_SH_STANDARD_BIOS || CONFIG_SH_KGDB */
134
e108b2ca 135#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || defined(CONFIG_SH_KGDB)
1da177e4
LT
136static void put_char(struct uart_port *port, char c)
137{
138 unsigned long flags;
139 unsigned short status;
140
e108b2ca 141 spin_lock_irqsave(&port->lock, flags);
1da177e4
LT
142
143 do {
144 status = sci_in(port, SCxSR);
145 } while (!(status & SCxSR_TDxE(port)));
146
147 sci_out(port, SCxTDR, c);
148 sci_in(port, SCxSR); /* Dummy read */
149 sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
150
e108b2ca 151 spin_unlock_irqrestore(&port->lock, flags);
1da177e4 152}
e108b2ca 153#endif
1da177e4 154
e108b2ca 155#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
1da177e4
LT
156static void put_string(struct sci_port *sci_port, const char *buffer, int count)
157{
158 struct uart_port *port = &sci_port->port;
159 const unsigned char *p = buffer;
160 int i;
161
162#if defined(CONFIG_SH_STANDARD_BIOS) || defined(CONFIG_SH_KGDB)
163 int checksum;
164 int usegdb=0;
165
166#ifdef CONFIG_SH_STANDARD_BIOS
b7a76e4b 167 /* This call only does a trap the first time it is
1da177e4
LT
168 * called, and so is safe to do here unconditionally
169 */
170 usegdb |= sh_bios_in_gdb_mode();
171#endif
172#ifdef CONFIG_SH_KGDB
fa5da2f7 173 usegdb |= (kgdb_in_gdb_mode && (sci_port == kgdb_sci_port));
1da177e4
LT
174#endif
175
176 if (usegdb) {
177 /* $<packet info>#<checksum>. */
178 do {
179 unsigned char c;
180 put_char(port, '$');
181 put_char(port, 'O'); /* 'O'utput to console */
182 checksum = 'O';
183
184 for (i=0; i<count; i++) { /* Don't use run length encoding */
185 int h, l;
186
187 c = *p++;
bfd3c7a7
HH
188 h = hex_asc_hi(c);
189 l = hex_asc_lo(c);
1da177e4
LT
190 put_char(port, h);
191 put_char(port, l);
192 checksum += h + l;
193 }
194 put_char(port, '#');
bfd3c7a7
HH
195 put_char(port, hex_asc_hi(checksum));
196 put_char(port, hex_asc_lo(checksum));
1da177e4
LT
197 } while (get_char(port) != '+');
198 } else
199#endif /* CONFIG_SH_STANDARD_BIOS || CONFIG_SH_KGDB */
200 for (i=0; i<count; i++) {
201 if (*p == 10)
202 put_char(port, '\r');
203 put_char(port, *p++);
204 }
205}
206#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
207
1da177e4 208#ifdef CONFIG_SH_KGDB
1da177e4
LT
209static int kgdb_sci_getchar(void)
210{
e108b2ca 211 int c;
1da177e4
LT
212
213 /* Keep trying to read a character, this could be neater */
fa5da2f7 214 while ((c = get_char(&kgdb_sci_port->port)) < 0)
e108b2ca 215 cpu_relax();
1da177e4
LT
216
217 return c;
218}
219
e108b2ca 220static inline void kgdb_sci_putchar(int c)
1da177e4 221{
fa5da2f7 222 put_char(&kgdb_sci_port->port, c);
1da177e4 223}
1da177e4
LT
224#endif /* CONFIG_SH_KGDB */
225
226#if defined(__H8300S__)
227enum { sci_disable, sci_enable };
228
e108b2ca 229static void h8300_sci_config(struct uart_port* port, unsigned int ctrl)
1da177e4
LT
230{
231 volatile unsigned char *mstpcrl=(volatile unsigned char *)MSTPCRL;
232 int ch = (port->mapbase - SMR0) >> 3;
233 unsigned char mask = 1 << (ch+1);
234
235 if (ctrl == sci_disable) {
236 *mstpcrl |= mask;
237 } else {
238 *mstpcrl &= ~mask;
239 }
240}
e108b2ca
PM
241
242static inline void h8300_sci_enable(struct uart_port *port)
243{
244 h8300_sci_config(port, sci_enable);
245}
246
247static inline void h8300_sci_disable(struct uart_port *port)
248{
249 h8300_sci_config(port, sci_disable);
250}
1da177e4
LT
251#endif
252
15c73aaa 253#if defined(__H8300H__) || defined(__H8300S__)
1da177e4
LT
254static void sci_init_pins_sci(struct uart_port* port, unsigned int cflag)
255{
256 int ch = (port->mapbase - SMR0) >> 3;
257
258 /* set DDR regs */
e108b2ca
PM
259 H8300_GPIO_DDR(h8300_sci_pins[ch].port,
260 h8300_sci_pins[ch].rx,
261 H8300_GPIO_INPUT);
262 H8300_GPIO_DDR(h8300_sci_pins[ch].port,
263 h8300_sci_pins[ch].tx,
264 H8300_GPIO_OUTPUT);
265
1da177e4
LT
266 /* tx mark output*/
267 H8300_SCI_DR(ch) |= h8300_sci_pins[ch].tx;
268}
e108b2ca
PM
269#else
270#define sci_init_pins_sci NULL
271#endif
272
273#if defined(CONFIG_CPU_SUBTYPE_SH7707) || defined(CONFIG_CPU_SUBTYPE_SH7709)
274static void sci_init_pins_irda(struct uart_port *port, unsigned int cflag)
275{
276 unsigned int fcr_val = 0;
277
278 if (cflag & CRTSCTS)
279 fcr_val |= SCFCR_MCE;
280
281 sci_out(port, SCFCR, fcr_val);
282}
283#else
284#define sci_init_pins_irda NULL
1da177e4 285#endif
e108b2ca 286
d89ddd1c 287#if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
9465a54f
NI
288static void sci_init_pins_scif(struct uart_port* port, unsigned int cflag)
289{
290 unsigned int fcr_val = 0;
291
292 set_sh771x_scif_pfc(port);
293 if (cflag & CRTSCTS) {
294 fcr_val |= SCFCR_MCE;
295 }
296 sci_out(port, SCFCR, fcr_val);
297}
31a49c4b 298#elif defined(CONFIG_CPU_SUBTYPE_SH7720) || defined(CONFIG_CPU_SUBTYPE_SH7721)
3ea6bc3d
MB
299static void sci_init_pins_scif(struct uart_port *port, unsigned int cflag)
300{
301 unsigned int fcr_val = 0;
302 unsigned short data;
303
304 if (cflag & CRTSCTS) {
305 /* enable RTS/CTS */
306 if (port->mapbase == 0xa4430000) { /* SCIF0 */
307 /* Clear PTCR bit 9-2; enable all scif pins but sck */
308 data = ctrl_inw(PORT_PTCR);
309 ctrl_outw((data & 0xfc03), PORT_PTCR);
310 } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
311 /* Clear PVCR bit 9-2 */
312 data = ctrl_inw(PORT_PVCR);
313 ctrl_outw((data & 0xfc03), PORT_PVCR);
314 }
315 fcr_val |= SCFCR_MCE;
316 } else {
317 if (port->mapbase == 0xa4430000) { /* SCIF0 */
318 /* Clear PTCR bit 5-2; enable only tx and rx */
319 data = ctrl_inw(PORT_PTCR);
320 ctrl_outw((data & 0xffc3), PORT_PTCR);
321 } else if (port->mapbase == 0xa4438000) { /* SCIF1 */
322 /* Clear PVCR bit 5-2 */
323 data = ctrl_inw(PORT_PVCR);
324 ctrl_outw((data & 0xffc3), PORT_PVCR);
325 }
326 }
327 sci_out(port, SCFCR, fcr_val);
328}
b7a76e4b 329#elif defined(CONFIG_CPU_SH3)
e108b2ca 330/* For SH7705, SH7706, SH7707, SH7709, SH7709A, SH7729 */
1da177e4
LT
331static void sci_init_pins_scif(struct uart_port *port, unsigned int cflag)
332{
333 unsigned int fcr_val = 0;
b7a76e4b
PM
334 unsigned short data;
335
336 /* We need to set SCPCR to enable RTS/CTS */
337 data = ctrl_inw(SCPCR);
338 /* Clear out SCP7MD1,0, SCP6MD1,0, SCP4MD1,0*/
339 ctrl_outw(data & 0x0fcf, SCPCR);
1da177e4 340
1da177e4
LT
341 if (cflag & CRTSCTS)
342 fcr_val |= SCFCR_MCE;
343 else {
1da177e4
LT
344 /* We need to set SCPCR to enable RTS/CTS */
345 data = ctrl_inw(SCPCR);
346 /* Clear out SCP7MD1,0, SCP4MD1,0,
347 Set SCP6MD1,0 = {01} (output) */
b7a76e4b 348 ctrl_outw((data & 0x0fcf) | 0x1000, SCPCR);
1da177e4
LT
349
350 data = ctrl_inb(SCPDR);
351 /* Set /RTS2 (bit6) = 0 */
b7a76e4b 352 ctrl_outb(data & 0xbf, SCPDR);
1da177e4 353 }
b7a76e4b 354
1da177e4
LT
355 sci_out(port, SCFCR, fcr_val);
356}
41504c39
PM
357#elif defined(CONFIG_CPU_SUBTYPE_SH7722)
358static void sci_init_pins_scif(struct uart_port *port, unsigned int cflag)
359{
360 unsigned int fcr_val = 0;
346b7463 361 unsigned short data;
41504c39 362
346b7463
MD
363 if (port->mapbase == 0xffe00000) {
364 data = ctrl_inw(PSCR);
365 data &= ~0x03cf;
366 if (cflag & CRTSCTS)
367 fcr_val |= SCFCR_MCE;
368 else
369 data |= 0x0340;
41504c39 370
346b7463 371 ctrl_outw(data, PSCR);
41504c39 372 }
346b7463 373 /* SCIF1 and SCIF2 should be setup by board code */
41504c39
PM
374
375 sci_out(port, SCFCR, fcr_val);
376}
178dd0cd
PM
377#elif defined(CONFIG_CPU_SUBTYPE_SH7723)
378static void sci_init_pins_scif(struct uart_port *port, unsigned int cflag)
379{
380 /* Nothing to do here.. */
381 sci_out(port, SCFCR, 0);
382}
1da177e4 383#else
1da177e4
LT
384/* For SH7750 */
385static void sci_init_pins_scif(struct uart_port *port, unsigned int cflag)
386{
387 unsigned int fcr_val = 0;
388
389 if (cflag & CRTSCTS) {
390 fcr_val |= SCFCR_MCE;
391 } else {
9109a30e 392#if defined(CONFIG_CPU_SUBTYPE_SH7343) || defined(CONFIG_CPU_SUBTYPE_SH7366)
e108b2ca 393 /* Nothing */
7d740a06
YS
394#elif defined(CONFIG_CPU_SUBTYPE_SH7763) || \
395 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
2b1bd1ac
PM
396 defined(CONFIG_CPU_SUBTYPE_SH7785) || \
397 defined(CONFIG_CPU_SUBTYPE_SHX3)
b7a76e4b
PM
398 ctrl_outw(0x0080, SCSPTR0); /* Set RTS = 1 */
399#else
1da177e4 400 ctrl_outw(0x0080, SCSPTR2); /* Set RTS = 1 */
b7a76e4b 401#endif
1da177e4
LT
402 }
403 sci_out(port, SCFCR, fcr_val);
404}
e108b2ca
PM
405#endif
406
32351a28
PM
407#if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
408 defined(CONFIG_CPU_SUBTYPE_SH7780) || \
409 defined(CONFIG_CPU_SUBTYPE_SH7785)
e108b2ca
PM
410static inline int scif_txroom(struct uart_port *port)
411{
cae167d3 412 return SCIF_TXROOM_MAX - (sci_in(port, SCTFDR) & 0xff);
e108b2ca
PM
413}
414
415static inline int scif_rxroom(struct uart_port *port)
416{
cae167d3 417 return sci_in(port, SCRFDR) & 0xff;
e108b2ca 418}
c63847a3
NI
419#elif defined(CONFIG_CPU_SUBTYPE_SH7763)
420static inline int scif_txroom(struct uart_port *port)
421{
422 if((port->mapbase == 0xffe00000) || (port->mapbase == 0xffe08000)) /* SCIF0/1*/
423 return SCIF_TXROOM_MAX - (sci_in(port, SCTFDR) & 0xff);
424 else /* SCIF2 */
425 return SCIF2_TXROOM_MAX - (sci_in(port, SCFDR) >> 8);
426}
427
428static inline int scif_rxroom(struct uart_port *port)
429{
430 if((port->mapbase == 0xffe00000) || (port->mapbase == 0xffe08000)) /* SCIF0/1*/
431 return sci_in(port, SCRFDR) & 0xff;
432 else /* SCIF2 */
433 return sci_in(port, SCFDR) & SCIF2_RFDC_MASK;
434}
e108b2ca
PM
435#else
436static inline int scif_txroom(struct uart_port *port)
437{
438 return SCIF_TXROOM_MAX - (sci_in(port, SCFDR) >> 8);
439}
1da177e4 440
e108b2ca
PM
441static inline int scif_rxroom(struct uart_port *port)
442{
443 return sci_in(port, SCFDR) & SCIF_RFDC_MASK;
444}
1da177e4 445#endif
1da177e4 446
e108b2ca
PM
447static inline int sci_txroom(struct uart_port *port)
448{
449 return ((sci_in(port, SCxSR) & SCI_TDRE) != 0);
450}
451
452static inline int sci_rxroom(struct uart_port *port)
453{
454 return ((sci_in(port, SCxSR) & SCxSR_RDxF(port)) != 0);
455}
456
1da177e4
LT
457/* ********************************************************************** *
458 * the interrupt related routines *
459 * ********************************************************************** */
460
461static void sci_transmit_chars(struct uart_port *port)
462{
463 struct circ_buf *xmit = &port->info->xmit;
464 unsigned int stopped = uart_tx_stopped(port);
1da177e4
LT
465 unsigned short status;
466 unsigned short ctrl;
e108b2ca 467 int count;
1da177e4
LT
468
469 status = sci_in(port, SCxSR);
470 if (!(status & SCxSR_TDxE(port))) {
1da177e4
LT
471 ctrl = sci_in(port, SCSCR);
472 if (uart_circ_empty(xmit)) {
473 ctrl &= ~SCI_CTRL_FLAGS_TIE;
474 } else {
475 ctrl |= SCI_CTRL_FLAGS_TIE;
476 }
477 sci_out(port, SCSCR, ctrl);
1da177e4
LT
478 return;
479 }
480
e108b2ca
PM
481 if (port->type == PORT_SCIF)
482 count = scif_txroom(port);
483 else
e108b2ca 484 count = sci_txroom(port);
1da177e4
LT
485
486 do {
487 unsigned char c;
488
489 if (port->x_char) {
490 c = port->x_char;
491 port->x_char = 0;
492 } else if (!uart_circ_empty(xmit) && !stopped) {
493 c = xmit->buf[xmit->tail];
494 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
495 } else {
496 break;
497 }
498
499 sci_out(port, SCxTDR, c);
500
501 port->icount.tx++;
502 } while (--count > 0);
503
504 sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
505
506 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
507 uart_write_wakeup(port);
508 if (uart_circ_empty(xmit)) {
b129a8cc 509 sci_stop_tx(port);
1da177e4 510 } else {
1da177e4
LT
511 ctrl = sci_in(port, SCSCR);
512
1da177e4
LT
513 if (port->type == PORT_SCIF) {
514 sci_in(port, SCxSR); /* Dummy read */
515 sci_out(port, SCxSR, SCxSR_TDxE_CLEAR(port));
516 }
1da177e4
LT
517
518 ctrl |= SCI_CTRL_FLAGS_TIE;
519 sci_out(port, SCSCR, ctrl);
1da177e4
LT
520 }
521}
522
523/* On SH3, SCIF may read end-of-break as a space->mark char */
524#define STEPFN(c) ({int __c=(c); (((__c-1)|(__c)) == -1); })
525
7d12e780 526static inline void sci_receive_chars(struct uart_port *port)
1da177e4 527{
e108b2ca 528 struct sci_port *sci_port = (struct sci_port *)port;
a88487c7 529 struct tty_struct *tty = port->info->port.tty;
1da177e4
LT
530 int i, count, copied = 0;
531 unsigned short status;
33f0f88f 532 unsigned char flag;
1da177e4
LT
533
534 status = sci_in(port, SCxSR);
535 if (!(status & SCxSR_RDxF(port)))
536 return;
537
538 while (1) {
e108b2ca
PM
539 if (port->type == PORT_SCIF)
540 count = scif_rxroom(port);
541 else
e108b2ca 542 count = sci_rxroom(port);
1da177e4
LT
543
544 /* Don't copy more bytes than there is room for in the buffer */
33f0f88f 545 count = tty_buffer_request_room(tty, count);
1da177e4
LT
546
547 /* If for any reason we can't copy more data, we're done! */
548 if (count == 0)
549 break;
550
551 if (port->type == PORT_SCI) {
552 char c = sci_in(port, SCxRDR);
7d12e780 553 if (uart_handle_sysrq_char(port, c) || sci_port->break_flag)
1da177e4 554 count = 0;
e108b2ca
PM
555 else {
556 tty_insert_flip_char(tty, c, TTY_NORMAL);
1da177e4
LT
557 }
558 } else {
559 for (i=0; i<count; i++) {
560 char c = sci_in(port, SCxRDR);
561 status = sci_in(port, SCxSR);
562#if defined(CONFIG_CPU_SH3)
563 /* Skip "chars" during break */
e108b2ca 564 if (sci_port->break_flag) {
1da177e4
LT
565 if ((c == 0) &&
566 (status & SCxSR_FER(port))) {
567 count--; i--;
568 continue;
569 }
e108b2ca 570
1da177e4
LT
571 /* Nonzero => end-of-break */
572 pr_debug("scif: debounce<%02x>\n", c);
e108b2ca
PM
573 sci_port->break_flag = 0;
574
1da177e4
LT
575 if (STEPFN(c)) {
576 count--; i--;
577 continue;
578 }
579 }
580#endif /* CONFIG_CPU_SH3 */
7d12e780 581 if (uart_handle_sysrq_char(port, c)) {
1da177e4
LT
582 count--; i--;
583 continue;
584 }
585
586 /* Store data and status */
1da177e4 587 if (status&SCxSR_FER(port)) {
33f0f88f 588 flag = TTY_FRAME;
1da177e4
LT
589 pr_debug("sci: frame error\n");
590 } else if (status&SCxSR_PER(port)) {
33f0f88f 591 flag = TTY_PARITY;
1da177e4 592 pr_debug("sci: parity error\n");
33f0f88f
AC
593 } else
594 flag = TTY_NORMAL;
595 tty_insert_flip_char(tty, c, flag);
1da177e4
LT
596 }
597 }
598
599 sci_in(port, SCxSR); /* dummy read */
600 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
601
1da177e4
LT
602 copied += count;
603 port->icount.rx += count;
604 }
605
606 if (copied) {
607 /* Tell the rest of the system the news. New characters! */
608 tty_flip_buffer_push(tty);
609 } else {
610 sci_in(port, SCxSR); /* dummy read */
611 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
612 }
613}
614
615#define SCI_BREAK_JIFFIES (HZ/20)
616/* The sci generates interrupts during the break,
617 * 1 per millisecond or so during the break period, for 9600 baud.
618 * So dont bother disabling interrupts.
619 * But dont want more than 1 break event.
620 * Use a kernel timer to periodically poll the rx line until
621 * the break is finished.
622 */
623static void sci_schedule_break_timer(struct sci_port *port)
624{
625 port->break_timer.expires = jiffies + SCI_BREAK_JIFFIES;
626 add_timer(&port->break_timer);
627}
628/* Ensure that two consecutive samples find the break over. */
629static void sci_break_timer(unsigned long data)
630{
e108b2ca
PM
631 struct sci_port *port = (struct sci_port *)data;
632
633 if (sci_rxd_in(&port->port) == 0) {
1da177e4 634 port->break_flag = 1;
e108b2ca
PM
635 sci_schedule_break_timer(port);
636 } else if (port->break_flag == 1) {
1da177e4
LT
637 /* break is over. */
638 port->break_flag = 2;
e108b2ca
PM
639 sci_schedule_break_timer(port);
640 } else
641 port->break_flag = 0;
1da177e4
LT
642}
643
644static inline int sci_handle_errors(struct uart_port *port)
645{
646 int copied = 0;
647 unsigned short status = sci_in(port, SCxSR);
a88487c7 648 struct tty_struct *tty = port->info->port.tty;
1da177e4 649
e108b2ca 650 if (status & SCxSR_ORER(port)) {
1da177e4 651 /* overrun error */
e108b2ca 652 if (tty_insert_flip_char(tty, 0, TTY_OVERRUN))
33f0f88f 653 copied++;
1da177e4
LT
654 pr_debug("sci: overrun error\n");
655 }
656
e108b2ca 657 if (status & SCxSR_FER(port)) {
1da177e4
LT
658 if (sci_rxd_in(port) == 0) {
659 /* Notify of BREAK */
e108b2ca
PM
660 struct sci_port *sci_port = (struct sci_port *)port;
661
662 if (!sci_port->break_flag) {
663 sci_port->break_flag = 1;
664 sci_schedule_break_timer(sci_port);
665
1da177e4 666 /* Do sysrq handling. */
e108b2ca 667 if (uart_handle_break(port))
1da177e4 668 return 0;
1da177e4 669 pr_debug("sci: BREAK detected\n");
e108b2ca 670 if (tty_insert_flip_char(tty, 0, TTY_BREAK))
33f0f88f 671 copied++;
1da177e4 672 }
e108b2ca 673 } else {
1da177e4 674 /* frame error */
e108b2ca 675 if (tty_insert_flip_char(tty, 0, TTY_FRAME))
33f0f88f 676 copied++;
1da177e4
LT
677 pr_debug("sci: frame error\n");
678 }
679 }
680
e108b2ca 681 if (status & SCxSR_PER(port)) {
1da177e4 682 /* parity error */
e108b2ca
PM
683 if (tty_insert_flip_char(tty, 0, TTY_PARITY))
684 copied++;
1da177e4
LT
685 pr_debug("sci: parity error\n");
686 }
687
33f0f88f 688 if (copied)
1da177e4 689 tty_flip_buffer_push(tty);
1da177e4
LT
690
691 return copied;
692}
693
694static inline int sci_handle_breaks(struct uart_port *port)
695{
696 int copied = 0;
697 unsigned short status = sci_in(port, SCxSR);
a88487c7 698 struct tty_struct *tty = port->info->port.tty;
1da177e4
LT
699 struct sci_port *s = &sci_ports[port->line];
700
0b3d4ef6
PM
701 if (uart_handle_break(port))
702 return 0;
703
b7a76e4b 704 if (!s->break_flag && status & SCxSR_BRK(port)) {
1da177e4
LT
705#if defined(CONFIG_CPU_SH3)
706 /* Debounce break */
707 s->break_flag = 1;
708#endif
709 /* Notify of BREAK */
e108b2ca 710 if (tty_insert_flip_char(tty, 0, TTY_BREAK))
33f0f88f 711 copied++;
1da177e4
LT
712 pr_debug("sci: BREAK detected\n");
713 }
714
715#if defined(SCIF_ORER)
716 /* XXX: Handle SCIF overrun error */
717 if (port->type == PORT_SCIF && (sci_in(port, SCLSR) & SCIF_ORER) != 0) {
718 sci_out(port, SCLSR, 0);
e108b2ca 719 if (tty_insert_flip_char(tty, 0, TTY_OVERRUN)) {
1da177e4 720 copied++;
1da177e4
LT
721 pr_debug("sci: overrun error\n");
722 }
723 }
724#endif
725
33f0f88f 726 if (copied)
1da177e4 727 tty_flip_buffer_push(tty);
e108b2ca 728
1da177e4
LT
729 return copied;
730}
731
7d12e780 732static irqreturn_t sci_rx_interrupt(int irq, void *port)
1da177e4 733{
1da177e4
LT
734 /* I think sci_receive_chars has to be called irrespective
735 * of whether the I_IXOFF is set, otherwise, how is the interrupt
736 * to be disabled?
737 */
7d12e780 738 sci_receive_chars(port);
1da177e4
LT
739
740 return IRQ_HANDLED;
741}
742
7d12e780 743static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
1da177e4
LT
744{
745 struct uart_port *port = ptr;
746
e108b2ca 747 spin_lock_irq(&port->lock);
1da177e4 748 sci_transmit_chars(port);
e108b2ca 749 spin_unlock_irq(&port->lock);
1da177e4
LT
750
751 return IRQ_HANDLED;
752}
753
7d12e780 754static irqreturn_t sci_er_interrupt(int irq, void *ptr)
1da177e4
LT
755{
756 struct uart_port *port = ptr;
757
758 /* Handle errors */
759 if (port->type == PORT_SCI) {
760 if (sci_handle_errors(port)) {
761 /* discard character in rx buffer */
762 sci_in(port, SCxSR);
763 sci_out(port, SCxSR, SCxSR_RDxF_CLEAR(port));
764 }
765 } else {
766#if defined(SCIF_ORER)
767 if((sci_in(port, SCLSR) & SCIF_ORER) != 0) {
a88487c7 768 struct tty_struct *tty = port->info->port.tty;
1da177e4
LT
769
770 sci_out(port, SCLSR, 0);
33f0f88f
AC
771 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
772 tty_flip_buffer_push(tty);
773 pr_debug("scif: overrun error\n");
1da177e4
LT
774 }
775#endif
7d12e780 776 sci_rx_interrupt(irq, ptr);
1da177e4
LT
777 }
778
779 sci_out(port, SCxSR, SCxSR_ERROR_CLEAR(port));
780
781 /* Kick the transmission */
7d12e780 782 sci_tx_interrupt(irq, ptr);
1da177e4
LT
783
784 return IRQ_HANDLED;
785}
786
7d12e780 787static irqreturn_t sci_br_interrupt(int irq, void *ptr)
1da177e4
LT
788{
789 struct uart_port *port = ptr;
790
791 /* Handle BREAKs */
792 sci_handle_breaks(port);
793 sci_out(port, SCxSR, SCxSR_BREAK_CLEAR(port));
794
795 return IRQ_HANDLED;
796}
797
7d12e780 798static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
1da177e4 799{
a8884e34
MT
800 unsigned short ssr_status, scr_status;
801 struct uart_port *port = ptr;
802 irqreturn_t ret = IRQ_NONE;
1da177e4
LT
803
804 ssr_status = sci_in(port,SCxSR);
805 scr_status = sci_in(port,SCSCR);
806
807 /* Tx Interrupt */
a8884e34
MT
808 if ((ssr_status & 0x0020) && (scr_status & SCI_CTRL_FLAGS_TIE))
809 ret = sci_tx_interrupt(irq, ptr);
1da177e4 810 /* Rx Interrupt */
a8884e34
MT
811 if ((ssr_status & 0x0002) && (scr_status & SCI_CTRL_FLAGS_RIE))
812 ret = sci_rx_interrupt(irq, ptr);
1da177e4 813 /* Error Interrupt */
a8884e34
MT
814 if ((ssr_status & 0x0080) && (scr_status & SCI_CTRL_FLAGS_REIE))
815 ret = sci_er_interrupt(irq, ptr);
1da177e4 816 /* Break Interrupt */
a8884e34
MT
817 if ((ssr_status & 0x0010) && (scr_status & SCI_CTRL_FLAGS_REIE))
818 ret = sci_br_interrupt(irq, ptr);
1da177e4 819
a8884e34 820 return ret;
1da177e4
LT
821}
822
a2159b52 823#if defined(CONFIG_CPU_FREQ) && defined(CONFIG_HAVE_CLK)
1da177e4
LT
824/*
825 * Here we define a transistion notifier so that we can update all of our
826 * ports' baud rate when the peripheral clock changes.
827 */
e108b2ca
PM
828static int sci_notifier(struct notifier_block *self,
829 unsigned long phase, void *p)
1da177e4
LT
830{
831 struct cpufreq_freqs *freqs = p;
832 int i;
833
834 if ((phase == CPUFREQ_POSTCHANGE) ||
835 (phase == CPUFREQ_RESUMECHANGE)){
836 for (i = 0; i < SCI_NPORTS; i++) {
837 struct uart_port *port = &sci_ports[i].port;
b7a76e4b 838 struct clk *clk;
1da177e4
LT
839
840 /*
841 * Update the uartclk per-port if frequency has
842 * changed, since it will no longer necessarily be
843 * consistent with the old frequency.
844 *
845 * Really we want to be able to do something like
846 * uart_change_speed() or something along those lines
847 * here to implicitly reset the per-port baud rate..
848 *
849 * Clean this up later..
850 */
1d118562 851 clk = clk_get(NULL, "module_clk");
a2159b52 852 port->uartclk = clk_get_rate(clk);
b7a76e4b 853 clk_put(clk);
1da177e4
LT
854 }
855
e108b2ca
PM
856 printk(KERN_INFO "%s: got a postchange notification "
857 "for cpu %d (old %d, new %d)\n",
71cc2c21 858 __func__, freqs->cpu, freqs->old, freqs->new);
1da177e4
LT
859 }
860
861 return NOTIFY_OK;
862}
863
864static struct notifier_block sci_nb = { &sci_notifier, NULL, 0 };
a2159b52 865#endif /* CONFIG_CPU_FREQ && CONFIG_HAVE_CLK */
1da177e4
LT
866
867static int sci_request_irq(struct sci_port *port)
868{
869 int i;
7d12e780 870 irqreturn_t (*handlers[4])(int irq, void *ptr) = {
1da177e4
LT
871 sci_er_interrupt, sci_rx_interrupt, sci_tx_interrupt,
872 sci_br_interrupt,
873 };
874 const char *desc[] = { "SCI Receive Error", "SCI Receive Data Full",
875 "SCI Transmit Data Empty", "SCI Break" };
876
877 if (port->irqs[0] == port->irqs[1]) {
878 if (!port->irqs[0]) {
879 printk(KERN_ERR "sci: Cannot allocate irq.(IRQ=0)\n");
880 return -ENODEV;
881 }
e108b2ca
PM
882
883 if (request_irq(port->irqs[0], sci_mpxed_interrupt,
35f3c518 884 IRQF_DISABLED, "sci", port)) {
1da177e4
LT
885 printk(KERN_ERR "sci: Cannot allocate irq.\n");
886 return -ENODEV;
887 }
888 } else {
889 for (i = 0; i < ARRAY_SIZE(handlers); i++) {
890 if (!port->irqs[i])
891 continue;
e108b2ca 892 if (request_irq(port->irqs[i], handlers[i],
35f3c518 893 IRQF_DISABLED, desc[i], port)) {
1da177e4
LT
894 printk(KERN_ERR "sci: Cannot allocate irq.\n");
895 return -ENODEV;
896 }
897 }
898 }
899
900 return 0;
901}
902
903static void sci_free_irq(struct sci_port *port)
904{
905 int i;
906
907 if (port->irqs[0] == port->irqs[1]) {
908 if (!port->irqs[0])
909 printk("sci: sci_free_irq error\n");
910 else
911 free_irq(port->irqs[0], port);
912 } else {
913 for (i = 0; i < ARRAY_SIZE(port->irqs); i++) {
914 if (!port->irqs[i])
915 continue;
916
917 free_irq(port->irqs[i], port);
918 }
919 }
920}
921
922static unsigned int sci_tx_empty(struct uart_port *port)
923{
924 /* Can't detect */
925 return TIOCSER_TEMT;
926}
927
928static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
929{
930 /* This routine is used for seting signals of: DTR, DCD, CTS/RTS */
931 /* We use SCIF's hardware for CTS/RTS, so don't need any for that. */
932 /* If you have signals for DTR and DCD, please implement here. */
933}
934
935static unsigned int sci_get_mctrl(struct uart_port *port)
936{
937 /* This routine is used for geting signals of: DTR, DCD, DSR, RI,
938 and CTS/RTS */
939
940 return TIOCM_DTR | TIOCM_RTS | TIOCM_DSR;
941}
942
b129a8cc 943static void sci_start_tx(struct uart_port *port)
1da177e4 944{
e108b2ca 945 unsigned short ctrl;
1da177e4 946
e108b2ca
PM
947 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
948 ctrl = sci_in(port, SCSCR);
949 ctrl |= SCI_CTRL_FLAGS_TIE;
950 sci_out(port, SCSCR, ctrl);
1da177e4
LT
951}
952
b129a8cc 953static void sci_stop_tx(struct uart_port *port)
1da177e4 954{
1da177e4
LT
955 unsigned short ctrl;
956
957 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
1da177e4
LT
958 ctrl = sci_in(port, SCSCR);
959 ctrl &= ~SCI_CTRL_FLAGS_TIE;
960 sci_out(port, SCSCR, ctrl);
1da177e4
LT
961}
962
963static void sci_start_rx(struct uart_port *port, unsigned int tty_start)
964{
1da177e4
LT
965 unsigned short ctrl;
966
967 /* Set RIE (Receive Interrupt Enable) bit in SCSCR */
1da177e4
LT
968 ctrl = sci_in(port, SCSCR);
969 ctrl |= SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE;
970 sci_out(port, SCSCR, ctrl);
1da177e4
LT
971}
972
973static void sci_stop_rx(struct uart_port *port)
974{
1da177e4
LT
975 unsigned short ctrl;
976
977 /* Clear RIE (Receive Interrupt Enable) bit in SCSCR */
1da177e4
LT
978 ctrl = sci_in(port, SCSCR);
979 ctrl &= ~(SCI_CTRL_FLAGS_RIE | SCI_CTRL_FLAGS_REIE);
980 sci_out(port, SCSCR, ctrl);
1da177e4
LT
981}
982
983static void sci_enable_ms(struct uart_port *port)
984{
985 /* Nothing here yet .. */
986}
987
988static void sci_break_ctl(struct uart_port *port, int break_state)
989{
990 /* Nothing here yet .. */
991}
992
993static int sci_startup(struct uart_port *port)
994{
995 struct sci_port *s = &sci_ports[port->line];
996
e108b2ca
PM
997 if (s->enable)
998 s->enable(port);
1da177e4 999
a2159b52 1000#ifdef CONFIG_HAVE_CLK
1534a3b3 1001 s->clk = clk_get(NULL, "module_clk");
005a336e 1002#endif
1534a3b3 1003
1da177e4 1004 sci_request_irq(s);
d656901b 1005 sci_start_tx(port);
1da177e4
LT
1006 sci_start_rx(port, 1);
1007
1008 return 0;
1009}
1010
1011static void sci_shutdown(struct uart_port *port)
1012{
1013 struct sci_port *s = &sci_ports[port->line];
1014
1015 sci_stop_rx(port);
b129a8cc 1016 sci_stop_tx(port);
1da177e4
LT
1017 sci_free_irq(s);
1018
e108b2ca
PM
1019 if (s->disable)
1020 s->disable(port);
1534a3b3 1021
a2159b52 1022#ifdef CONFIG_HAVE_CLK
1534a3b3 1023 clk_put(s->clk);
1024 s->clk = NULL;
005a336e 1025#endif
1da177e4
LT
1026}
1027
606d099c
AC
1028static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
1029 struct ktermios *old)
1da177e4
LT
1030{
1031 struct sci_port *s = &sci_ports[port->line];
1032 unsigned int status, baud, smr_val;
a2159b52 1033 int t = -1;
1da177e4
LT
1034
1035 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
a2159b52
PM
1036 if (likely(baud))
1037 t = SCBRR_VALUE(baud, port->uartclk);
e108b2ca 1038
1da177e4
LT
1039 do {
1040 status = sci_in(port, SCxSR);
1041 } while (!(status & SCxSR_TEND(port)));
1042
1043 sci_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
1044
e108b2ca 1045 if (port->type == PORT_SCIF)
1da177e4 1046 sci_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
1da177e4
LT
1047
1048 smr_val = sci_in(port, SCSMR) & 3;
1049 if ((termios->c_cflag & CSIZE) == CS7)
1050 smr_val |= 0x40;
1051 if (termios->c_cflag & PARENB)
1052 smr_val |= 0x20;
1053 if (termios->c_cflag & PARODD)
1054 smr_val |= 0x30;
1055 if (termios->c_cflag & CSTOPB)
1056 smr_val |= 0x08;
1057
1058 uart_update_timeout(port, termios->c_cflag, baud);
1059
1060 sci_out(port, SCSMR, smr_val);
1061
1da177e4
LT
1062 if (t > 0) {
1063 if(t >= 256) {
1064 sci_out(port, SCSMR, (sci_in(port, SCSMR) & ~3) | 1);
1065 t >>= 2;
1066 } else {
1067 sci_out(port, SCSMR, sci_in(port, SCSMR) & ~3);
1068 }
1069 sci_out(port, SCBRR, t);
1070 udelay((1000000+(baud-1)) / baud); /* Wait one bit interval */
1071 }
1072
b7a76e4b
PM
1073 if (likely(s->init_pins))
1074 s->init_pins(port, termios->c_cflag);
1075
1da177e4
LT
1076 sci_out(port, SCSCR, SCSCR_INIT(port));
1077
1078 if ((termios->c_cflag & CREAD) != 0)
1079 sci_start_rx(port,0);
1da177e4
LT
1080}
1081
1082static const char *sci_type(struct uart_port *port)
1083{
1084 switch (port->type) {
1085 case PORT_SCI: return "sci";
1086 case PORT_SCIF: return "scif";
1087 case PORT_IRDA: return "irda";
1088 }
1089
fa43972f 1090 return NULL;
1da177e4
LT
1091}
1092
1093static void sci_release_port(struct uart_port *port)
1094{
1095 /* Nothing here yet .. */
1096}
1097
1098static int sci_request_port(struct uart_port *port)
1099{
1100 /* Nothing here yet .. */
1101 return 0;
1102}
1103
1104static void sci_config_port(struct uart_port *port, int flags)
1105{
1106 struct sci_port *s = &sci_ports[port->line];
1107
1108 port->type = s->type;
1109
e108b2ca
PM
1110 switch (port->type) {
1111 case PORT_SCI:
1112 s->init_pins = sci_init_pins_sci;
1113 break;
1114 case PORT_SCIF:
1115 s->init_pins = sci_init_pins_scif;
1116 break;
1117 case PORT_IRDA:
1118 s->init_pins = sci_init_pins_irda;
1119 break;
1120 }
1121
7ff731ae
PM
1122 if (port->flags & UPF_IOREMAP && !port->membase) {
1123#if defined(CONFIG_SUPERH64)
1da177e4 1124 port->mapbase = onchip_remap(SCIF_ADDR_SH5, 1024, "SCIF");
7ff731ae
PM
1125 port->membase = (void __iomem *)port->mapbase;
1126#else
1127 port->membase = ioremap_nocache(port->mapbase, 0x40);
1da177e4 1128#endif
7ff731ae
PM
1129
1130 printk(KERN_ERR "sci: can't remap port#%d\n", port->line);
1131 }
1da177e4
LT
1132}
1133
1134static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
1135{
1136 struct sci_port *s = &sci_ports[port->line];
1137
a62c4133 1138 if (ser->irq != s->irqs[SCIx_TXI_IRQ] || ser->irq > nr_irqs)
1da177e4
LT
1139 return -EINVAL;
1140 if (ser->baud_base < 2400)
1141 /* No paper tape reader for Mitch.. */
1142 return -EINVAL;
1143
1144 return 0;
1145}
1146
1147static struct uart_ops sci_uart_ops = {
1148 .tx_empty = sci_tx_empty,
1149 .set_mctrl = sci_set_mctrl,
1150 .get_mctrl = sci_get_mctrl,
1151 .start_tx = sci_start_tx,
1152 .stop_tx = sci_stop_tx,
1153 .stop_rx = sci_stop_rx,
1154 .enable_ms = sci_enable_ms,
1155 .break_ctl = sci_break_ctl,
1156 .startup = sci_startup,
1157 .shutdown = sci_shutdown,
1158 .set_termios = sci_set_termios,
1159 .type = sci_type,
1160 .release_port = sci_release_port,
1161 .request_port = sci_request_port,
1162 .config_port = sci_config_port,
1163 .verify_port = sci_verify_port,
1164};
1165
e108b2ca
PM
1166static void __init sci_init_ports(void)
1167{
1168 static int first = 1;
1169 int i;
1170
1171 if (!first)
1172 return;
1173
1174 first = 0;
1175
1176 for (i = 0; i < SCI_NPORTS; i++) {
1177 sci_ports[i].port.ops = &sci_uart_ops;
1178 sci_ports[i].port.iotype = UPIO_MEM;
1179 sci_ports[i].port.line = i;
1180 sci_ports[i].port.fifosize = 1;
1181
1182#if defined(__H8300H__) || defined(__H8300S__)
1183#ifdef __H8300S__
1184 sci_ports[i].enable = h8300_sci_enable;
1185 sci_ports[i].disable = h8300_sci_disable;
1186#endif
1187 sci_ports[i].port.uartclk = CONFIG_CPU_CLOCK;
a2159b52 1188#elif defined(CONFIG_HAVE_CLK)
e108b2ca
PM
1189 /*
1190 * XXX: We should use a proper SCI/SCIF clock
1191 */
1192 {
1d118562 1193 struct clk *clk = clk_get(NULL, "module_clk");
a2159b52 1194 sci_ports[i].port.uartclk = clk_get_rate(clk);
e108b2ca
PM
1195 clk_put(clk);
1196 }
a2159b52
PM
1197#else
1198#error "Need a valid uartclk"
1da177e4 1199#endif
e108b2ca
PM
1200
1201 sci_ports[i].break_timer.data = (unsigned long)&sci_ports[i];
1202 sci_ports[i].break_timer.function = sci_break_timer;
1203
1204 init_timer(&sci_ports[i].break_timer);
1205 }
1206}
1207
1208int __init early_sci_setup(struct uart_port *port)
1209{
1210 if (unlikely(port->line > SCI_NPORTS))
1211 return -ENODEV;
1212
1213 sci_init_ports();
1214
1215 sci_ports[port->line].port.membase = port->membase;
1216 sci_ports[port->line].port.mapbase = port->mapbase;
1217 sci_ports[port->line].port.type = port->type;
1218
1219 return 0;
1220}
1da177e4
LT
1221
1222#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
1223/*
1224 * Print a string to the serial port trying not to disturb
1225 * any possible real use of the port...
1226 */
1227static void serial_console_write(struct console *co, const char *s,
1228 unsigned count)
1229{
1230 put_string(serial_console_port, s, count);
1231}
1232
1233static int __init serial_console_setup(struct console *co, char *options)
1234{
1235 struct uart_port *port;
1236 int baud = 115200;
1237 int bits = 8;
1238 int parity = 'n';
1239 int flow = 'n';
1240 int ret;
1241
e108b2ca
PM
1242 /*
1243 * Check whether an invalid uart number has been specified, and
1244 * if so, search for the first available port that does have
1245 * console support.
1246 */
1247 if (co->index >= SCI_NPORTS)
1248 co->index = 0;
1249
1da177e4
LT
1250 serial_console_port = &sci_ports[co->index];
1251 port = &serial_console_port->port;
1da177e4
LT
1252
1253 /*
e108b2ca
PM
1254 * Also need to check port->type, we don't actually have any
1255 * UPIO_PORT ports, but uart_report_port() handily misreports
1256 * it anyways if we don't have a port available by the time this is
1257 * called.
1da177e4 1258 */
e108b2ca
PM
1259 if (!port->type)
1260 return -ENODEV;
1261 if (!port->membase || !port->mapbase)
1262 return -ENODEV;
1263
e108b2ca
PM
1264 port->type = serial_console_port->type;
1265
a2159b52 1266#ifdef CONFIG_HAVE_CLK
005a336e
PM
1267 if (!serial_console_port->clk)
1268 serial_console_port->clk = clk_get(NULL, "module_clk");
1269#endif
1270
e108b2ca
PM
1271 if (port->flags & UPF_IOREMAP)
1272 sci_config_port(port, 0);
1273
1274 if (serial_console_port->enable)
1275 serial_console_port->enable(port);
b7a76e4b 1276
1da177e4
LT
1277 if (options)
1278 uart_parse_options(options, &baud, &parity, &bits, &flow);
1279
1280 ret = uart_set_options(port, co, baud, parity, bits, flow);
1281#if defined(__H8300H__) || defined(__H8300S__)
1282 /* disable rx interrupt */
1283 if (ret == 0)
1284 sci_stop_rx(port);
1285#endif
1286 return ret;
1287}
1288
1289static struct console serial_console = {
1290 .name = "ttySC",
1291 .device = uart_console_device,
1292 .write = serial_console_write,
1293 .setup = serial_console_setup,
fa5da2f7 1294 .flags = CON_PRINTBUFFER,
1da177e4
LT
1295 .index = -1,
1296 .data = &sci_uart_driver,
1297};
1298
1299static int __init sci_console_init(void)
1300{
e108b2ca 1301 sci_init_ports();
1da177e4
LT
1302 register_console(&serial_console);
1303 return 0;
1304}
1da177e4
LT
1305console_initcall(sci_console_init);
1306#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE */
1307
68362e08 1308#ifdef CONFIG_SH_KGDB_CONSOLE
1da177e4
LT
1309/*
1310 * FIXME: Most of this can go away.. at the moment, we rely on
1311 * arch/sh/kernel/setup.c to do the command line parsing for kgdb, though
1312 * most of that can easily be done here instead.
1313 *
1314 * For the time being, just accept the values that were parsed earlier..
1315 */
1316static void __init kgdb_console_get_options(struct uart_port *port, int *baud,
1317 int *parity, int *bits)
1318{
1319 *baud = kgdb_baud;
1320 *parity = tolower(kgdb_parity);
1321 *bits = kgdb_bits - '0';
1322}
1323
1324/*
1325 * The naming here is somewhat misleading, since kgdb_console_setup() takes
1326 * care of the early-on initialization for kgdb, regardless of whether we
1327 * actually use kgdb as a console or not.
1328 *
1329 * On the plus side, this lets us kill off the old kgdb_sci_setup() nonsense.
1330 */
1331int __init kgdb_console_setup(struct console *co, char *options)
1332{
1333 struct uart_port *port = &sci_ports[kgdb_portnum].port;
1334 int baud = 38400;
1335 int bits = 8;
1336 int parity = 'n';
1337 int flow = 'n';
1338
b7a76e4b 1339 if (co->index != kgdb_portnum)
1da177e4
LT
1340 co->index = kgdb_portnum;
1341
fa5da2f7
PM
1342 kgdb_sci_port = &sci_ports[co->index];
1343 port = &kgdb_sci_port->port;
1344
1345 /*
1346 * Also need to check port->type, we don't actually have any
1347 * UPIO_PORT ports, but uart_report_port() handily misreports
1348 * it anyways if we don't have a port available by the time this is
1349 * called.
1350 */
1351 if (!port->type)
1352 return -ENODEV;
1353 if (!port->membase || !port->mapbase)
1354 return -ENODEV;
1355
1da177e4
LT
1356 if (options)
1357 uart_parse_options(options, &baud, &parity, &bits, &flow);
1358 else
1359 kgdb_console_get_options(port, &baud, &parity, &bits);
1360
1361 kgdb_getchar = kgdb_sci_getchar;
1362 kgdb_putchar = kgdb_sci_putchar;
1363
1364 return uart_set_options(port, co, baud, parity, bits, flow);
1365}
1da177e4 1366
1da177e4 1367static struct console kgdb_console = {
fa5da2f7
PM
1368 .name = "ttySC",
1369 .device = uart_console_device,
1370 .write = kgdb_console_write,
1371 .setup = kgdb_console_setup,
1372 .flags = CON_PRINTBUFFER,
1373 .index = -1,
1da177e4
LT
1374 .data = &sci_uart_driver,
1375};
1376
1377/* Register the KGDB console so we get messages (d'oh!) */
1378static int __init kgdb_console_init(void)
1379{
e108b2ca 1380 sci_init_ports();
1da177e4
LT
1381 register_console(&kgdb_console);
1382 return 0;
1383}
1da177e4
LT
1384console_initcall(kgdb_console_init);
1385#endif /* CONFIG_SH_KGDB_CONSOLE */
1386
1387#if defined(CONFIG_SH_KGDB_CONSOLE)
1388#define SCI_CONSOLE &kgdb_console
1389#elif defined(CONFIG_SERIAL_SH_SCI_CONSOLE)
1390#define SCI_CONSOLE &serial_console
1391#else
b7a76e4b 1392#define SCI_CONSOLE 0
1da177e4
LT
1393#endif
1394
1395static char banner[] __initdata =
1396 KERN_INFO "SuperH SCI(F) driver initialized\n";
1397
1398static struct uart_driver sci_uart_driver = {
1399 .owner = THIS_MODULE,
1400 .driver_name = "sci",
1da177e4
LT
1401 .dev_name = "ttySC",
1402 .major = SCI_MAJOR,
1403 .minor = SCI_MINOR_START,
e108b2ca 1404 .nr = SCI_NPORTS,
1da177e4
LT
1405 .cons = SCI_CONSOLE,
1406};
1407
e108b2ca
PM
1408/*
1409 * Register a set of serial devices attached to a platform device. The
1410 * list is terminated with a zero flags entry, which means we expect
1411 * all entries to have at least UPF_BOOT_AUTOCONF set. Platforms that need
1412 * remapping (such as sh64) should also set UPF_IOREMAP.
1413 */
1414static int __devinit sci_probe(struct platform_device *dev)
1da177e4 1415{
e108b2ca 1416 struct plat_sci_port *p = dev->dev.platform_data;
7ff731ae 1417 int i, ret = -EINVAL;
1da177e4 1418
32351a28 1419 for (i = 0; p && p->flags != 0; p++, i++) {
e108b2ca 1420 struct sci_port *sciport = &sci_ports[i];
1da177e4 1421
32351a28
PM
1422 /* Sanity check */
1423 if (unlikely(i == SCI_NPORTS)) {
1424 dev_notice(&dev->dev, "Attempting to register port "
1425 "%d when only %d are available.\n",
1426 i+1, SCI_NPORTS);
1427 dev_notice(&dev->dev, "Consider bumping "
1428 "CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
1429 break;
1430 }
1431
e108b2ca 1432 sciport->port.mapbase = p->mapbase;
b7a76e4b 1433
7ff731ae
PM
1434 if (p->mapbase && !p->membase) {
1435 if (p->flags & UPF_IOREMAP) {
1436 p->membase = ioremap_nocache(p->mapbase, 0x40);
1437 if (IS_ERR(p->membase)) {
1438 ret = PTR_ERR(p->membase);
1439 goto err_unreg;
1440 }
1441 } else {
1442 /*
1443 * For the simple (and majority of) cases
1444 * where we don't need to do any remapping,
1445 * just cast the cookie directly.
1446 */
1447 p->membase = (void __iomem *)p->mapbase;
1448 }
1449 }
1da177e4 1450
e108b2ca
PM
1451 sciport->port.membase = p->membase;
1452
1453 sciport->port.irq = p->irqs[SCIx_TXI_IRQ];
1454 sciport->port.flags = p->flags;
1455 sciport->port.dev = &dev->dev;
1456
1457 sciport->type = sciport->port.type = p->type;
1458
1459 memcpy(&sciport->irqs, &p->irqs, sizeof(p->irqs));
1460
1461 uart_add_one_port(&sci_uart_driver, &sciport->port);
1da177e4
LT
1462 }
1463
fa5da2f7
PM
1464#if defined(CONFIG_SH_KGDB) && !defined(CONFIG_SH_KGDB_CONSOLE)
1465 kgdb_sci_port = &sci_ports[kgdb_portnum];
1466 kgdb_getchar = kgdb_sci_getchar;
1467 kgdb_putchar = kgdb_sci_putchar;
1468#endif
1469
a2159b52 1470#if defined(CONFIG_CPU_FREQ) && defined(CONFIG_HAVE_CLK)
1da177e4 1471 cpufreq_register_notifier(&sci_nb, CPUFREQ_TRANSITION_NOTIFIER);
e289fd97 1472 dev_info(&dev->dev, "CPU frequency notifier registered\n");
1da177e4
LT
1473#endif
1474
1475#ifdef CONFIG_SH_STANDARD_BIOS
1476 sh_bios_gdb_detach();
1477#endif
1478
e108b2ca 1479 return 0;
7ff731ae
PM
1480
1481err_unreg:
1482 for (i = i - 1; i >= 0; i--)
1483 uart_remove_one_port(&sci_uart_driver, &sci_ports[i].port);
1484
1485 return ret;
1da177e4
LT
1486}
1487
e108b2ca
PM
1488static int __devexit sci_remove(struct platform_device *dev)
1489{
1490 int i;
1491
1492 for (i = 0; i < SCI_NPORTS; i++)
1493 uart_remove_one_port(&sci_uart_driver, &sci_ports[i].port);
1494
1495 return 0;
1496}
1497
1498static int sci_suspend(struct platform_device *dev, pm_message_t state)
1da177e4 1499{
e108b2ca
PM
1500 int i;
1501
1502 for (i = 0; i < SCI_NPORTS; i++) {
1503 struct sci_port *p = &sci_ports[i];
1504
1505 if (p->type != PORT_UNKNOWN && p->port.dev == &dev->dev)
1506 uart_suspend_port(&sci_uart_driver, &p->port);
1507 }
1da177e4 1508
e108b2ca
PM
1509 return 0;
1510}
1da177e4 1511
e108b2ca
PM
1512static int sci_resume(struct platform_device *dev)
1513{
1514 int i;
1515
1516 for (i = 0; i < SCI_NPORTS; i++) {
1517 struct sci_port *p = &sci_ports[i];
1518
1519 if (p->type != PORT_UNKNOWN && p->port.dev == &dev->dev)
1520 uart_resume_port(&sci_uart_driver, &p->port);
1521 }
1522
1523 return 0;
1524}
1525
1526static struct platform_driver sci_driver = {
1527 .probe = sci_probe,
1528 .remove = __devexit_p(sci_remove),
1529 .suspend = sci_suspend,
1530 .resume = sci_resume,
1531 .driver = {
1532 .name = "sh-sci",
1533 .owner = THIS_MODULE,
1534 },
1535};
1536
1537static int __init sci_init(void)
1538{
1539 int ret;
1540
1541 printk(banner);
1542
1543 sci_init_ports();
1544
1545 ret = uart_register_driver(&sci_uart_driver);
1546 if (likely(ret == 0)) {
1547 ret = platform_driver_register(&sci_driver);
1548 if (unlikely(ret))
1549 uart_unregister_driver(&sci_uart_driver);
1550 }
1551
1552 return ret;
1553}
1554
1555static void __exit sci_exit(void)
1556{
1557 platform_driver_unregister(&sci_driver);
1da177e4
LT
1558 uart_unregister_driver(&sci_uart_driver);
1559}
1560
1561module_init(sci_init);
1562module_exit(sci_exit);
1563
e108b2ca 1564MODULE_LICENSE("GPL");
e169c139 1565MODULE_ALIAS("platform:sh-sci");
This page took 0.468228 seconds and 5 git commands to generate.