Commit | Line | Data |
---|---|---|
e24c7452 | 1 | /* |
ca632f55 | 2 | * Designware SPI core controller driver (refer pxa2xx_spi.c) |
e24c7452 FT |
3 | * |
4 | * Copyright (c) 2009, Intel Corporation. | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify it | |
7 | * under the terms and conditions of the GNU General Public License, | |
8 | * version 2, as published by the Free Software Foundation. | |
9 | * | |
10 | * This program is distributed in the hope it will be useful, but WITHOUT | |
11 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
12 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
13 | * more details. | |
e24c7452 FT |
14 | */ |
15 | ||
16 | #include <linux/dma-mapping.h> | |
17 | #include <linux/interrupt.h> | |
d7614de4 | 18 | #include <linux/module.h> |
e24c7452 FT |
19 | #include <linux/highmem.h> |
20 | #include <linux/delay.h> | |
5a0e3ad6 | 21 | #include <linux/slab.h> |
e24c7452 | 22 | #include <linux/spi/spi.h> |
d9c73bb8 | 23 | #include <linux/gpio.h> |
e24c7452 | 24 | |
ca632f55 | 25 | #include "spi-dw.h" |
568a60ed | 26 | |
e24c7452 FT |
27 | #ifdef CONFIG_DEBUG_FS |
28 | #include <linux/debugfs.h> | |
29 | #endif | |
30 | ||
e24c7452 FT |
31 | /* Slave spi_dev related */ |
32 | struct chip_data { | |
e24c7452 | 33 | u8 cs; /* chip select pin */ |
e24c7452 FT |
34 | u8 tmode; /* TR/TO/RO/EEPROM */ |
35 | u8 type; /* SPI/SSP/MicroWire */ | |
36 | ||
37 | u8 poll_mode; /* 1 means use poll mode */ | |
38 | ||
e24c7452 | 39 | u8 enable_dma; |
e24c7452 FT |
40 | u16 clk_div; /* baud rate divider */ |
41 | u32 speed_hz; /* baud rate */ | |
e24c7452 FT |
42 | void (*cs_control)(u32 command); |
43 | }; | |
44 | ||
45 | #ifdef CONFIG_DEBUG_FS | |
e24c7452 | 46 | #define SPI_REGS_BUFSIZE 1024 |
53288fe9 AS |
47 | static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf, |
48 | size_t count, loff_t *ppos) | |
e24c7452 | 49 | { |
53288fe9 | 50 | struct dw_spi *dws = file->private_data; |
e24c7452 FT |
51 | char *buf; |
52 | u32 len = 0; | |
53 | ssize_t ret; | |
54 | ||
e24c7452 FT |
55 | buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL); |
56 | if (!buf) | |
57 | return 0; | |
58 | ||
59 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, | |
53288fe9 | 60 | "%s registers:\n", dev_name(&dws->master->dev)); |
e24c7452 FT |
61 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
62 | "=================================\n"); | |
63 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, | |
7eb187b3 | 64 | "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0)); |
e24c7452 | 65 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 66 | "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1)); |
e24c7452 | 67 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 68 | "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR)); |
e24c7452 | 69 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 70 | "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER)); |
e24c7452 | 71 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 72 | "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR)); |
e24c7452 | 73 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 74 | "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR)); |
e24c7452 | 75 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 76 | "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR)); |
e24c7452 | 77 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 78 | "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR)); |
e24c7452 | 79 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 80 | "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR)); |
e24c7452 | 81 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 82 | "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR)); |
e24c7452 | 83 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 84 | "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR)); |
e24c7452 | 85 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 86 | "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR)); |
e24c7452 | 87 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 88 | "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR)); |
e24c7452 | 89 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 90 | "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR)); |
e24c7452 | 91 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
7eb187b3 | 92 | "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR)); |
e24c7452 FT |
93 | len += snprintf(buf + len, SPI_REGS_BUFSIZE - len, |
94 | "=================================\n"); | |
95 | ||
53288fe9 | 96 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, len); |
e24c7452 FT |
97 | kfree(buf); |
98 | return ret; | |
99 | } | |
100 | ||
53288fe9 | 101 | static const struct file_operations dw_spi_regs_ops = { |
e24c7452 | 102 | .owner = THIS_MODULE, |
234e3405 | 103 | .open = simple_open, |
53288fe9 | 104 | .read = dw_spi_show_regs, |
6038f373 | 105 | .llseek = default_llseek, |
e24c7452 FT |
106 | }; |
107 | ||
53288fe9 | 108 | static int dw_spi_debugfs_init(struct dw_spi *dws) |
e24c7452 | 109 | { |
53288fe9 | 110 | dws->debugfs = debugfs_create_dir("dw_spi", NULL); |
e24c7452 FT |
111 | if (!dws->debugfs) |
112 | return -ENOMEM; | |
113 | ||
114 | debugfs_create_file("registers", S_IFREG | S_IRUGO, | |
53288fe9 | 115 | dws->debugfs, (void *)dws, &dw_spi_regs_ops); |
e24c7452 FT |
116 | return 0; |
117 | } | |
118 | ||
53288fe9 | 119 | static void dw_spi_debugfs_remove(struct dw_spi *dws) |
e24c7452 | 120 | { |
fadcace7 | 121 | debugfs_remove_recursive(dws->debugfs); |
e24c7452 FT |
122 | } |
123 | ||
124 | #else | |
53288fe9 | 125 | static inline int dw_spi_debugfs_init(struct dw_spi *dws) |
e24c7452 | 126 | { |
20a588fc | 127 | return 0; |
e24c7452 FT |
128 | } |
129 | ||
53288fe9 | 130 | static inline void dw_spi_debugfs_remove(struct dw_spi *dws) |
e24c7452 FT |
131 | { |
132 | } | |
133 | #endif /* CONFIG_DEBUG_FS */ | |
134 | ||
c22c62db AS |
135 | static void dw_spi_set_cs(struct spi_device *spi, bool enable) |
136 | { | |
137 | struct dw_spi *dws = spi_master_get_devdata(spi->master); | |
138 | struct chip_data *chip = spi_get_ctldata(spi); | |
139 | ||
140 | /* Chip select logic is inverted from spi_set_cs() */ | |
207cda93 | 141 | if (chip && chip->cs_control) |
c22c62db AS |
142 | chip->cs_control(!enable); |
143 | ||
144 | if (!enable) | |
145 | dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select)); | |
146 | } | |
147 | ||
2ff271bf AD |
148 | /* Return the max entries we can fill into tx fifo */ |
149 | static inline u32 tx_max(struct dw_spi *dws) | |
150 | { | |
151 | u32 tx_left, tx_room, rxtx_gap; | |
152 | ||
153 | tx_left = (dws->tx_end - dws->tx) / dws->n_bytes; | |
dd114443 | 154 | tx_room = dws->fifo_len - dw_readl(dws, DW_SPI_TXFLR); |
2ff271bf AD |
155 | |
156 | /* | |
157 | * Another concern is about the tx/rx mismatch, we | |
158 | * though to use (dws->fifo_len - rxflr - txflr) as | |
159 | * one maximum value for tx, but it doesn't cover the | |
160 | * data which is out of tx/rx fifo and inside the | |
161 | * shift registers. So a control from sw point of | |
162 | * view is taken. | |
163 | */ | |
164 | rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx)) | |
165 | / dws->n_bytes; | |
166 | ||
167 | return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap)); | |
168 | } | |
169 | ||
170 | /* Return the max entries we should read out of rx fifo */ | |
171 | static inline u32 rx_max(struct dw_spi *dws) | |
172 | { | |
173 | u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes; | |
174 | ||
dd114443 | 175 | return min_t(u32, rx_left, dw_readl(dws, DW_SPI_RXFLR)); |
2ff271bf AD |
176 | } |
177 | ||
3b8a4dd3 | 178 | static void dw_writer(struct dw_spi *dws) |
e24c7452 | 179 | { |
2ff271bf | 180 | u32 max = tx_max(dws); |
de6efe0a | 181 | u16 txw = 0; |
e24c7452 | 182 | |
2ff271bf AD |
183 | while (max--) { |
184 | /* Set the tx word if the transfer's original "tx" is not null */ | |
185 | if (dws->tx_end - dws->len) { | |
186 | if (dws->n_bytes == 1) | |
187 | txw = *(u8 *)(dws->tx); | |
188 | else | |
189 | txw = *(u16 *)(dws->tx); | |
190 | } | |
c4fe57f7 | 191 | dw_write_io_reg(dws, DW_SPI_DR, txw); |
2ff271bf | 192 | dws->tx += dws->n_bytes; |
e24c7452 | 193 | } |
e24c7452 FT |
194 | } |
195 | ||
3b8a4dd3 | 196 | static void dw_reader(struct dw_spi *dws) |
e24c7452 | 197 | { |
2ff271bf | 198 | u32 max = rx_max(dws); |
de6efe0a | 199 | u16 rxw; |
e24c7452 | 200 | |
2ff271bf | 201 | while (max--) { |
c4fe57f7 | 202 | rxw = dw_read_io_reg(dws, DW_SPI_DR); |
de6efe0a FT |
203 | /* Care rx only if the transfer's original "rx" is not null */ |
204 | if (dws->rx_end - dws->len) { | |
205 | if (dws->n_bytes == 1) | |
206 | *(u8 *)(dws->rx) = rxw; | |
207 | else | |
208 | *(u16 *)(dws->rx) = rxw; | |
209 | } | |
210 | dws->rx += dws->n_bytes; | |
e24c7452 | 211 | } |
e24c7452 FT |
212 | } |
213 | ||
e24c7452 FT |
214 | static void int_error_stop(struct dw_spi *dws, const char *msg) |
215 | { | |
45746e82 | 216 | spi_reset_chip(dws); |
e24c7452 FT |
217 | |
218 | dev_err(&dws->master->dev, "%s\n", msg); | |
c22c62db AS |
219 | dws->master->cur_msg->status = -EIO; |
220 | spi_finalize_current_transfer(dws->master); | |
e24c7452 FT |
221 | } |
222 | ||
e24c7452 FT |
223 | static irqreturn_t interrupt_transfer(struct dw_spi *dws) |
224 | { | |
dd114443 | 225 | u16 irq_status = dw_readl(dws, DW_SPI_ISR); |
e24c7452 | 226 | |
e24c7452 FT |
227 | /* Error handling */ |
228 | if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) { | |
dd114443 | 229 | dw_readl(dws, DW_SPI_ICR); |
3b8a4dd3 | 230 | int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun"); |
e24c7452 FT |
231 | return IRQ_HANDLED; |
232 | } | |
233 | ||
3b8a4dd3 AD |
234 | dw_reader(dws); |
235 | if (dws->rx_end == dws->rx) { | |
236 | spi_mask_intr(dws, SPI_INT_TXEI); | |
c22c62db | 237 | spi_finalize_current_transfer(dws->master); |
3b8a4dd3 AD |
238 | return IRQ_HANDLED; |
239 | } | |
552e4509 FT |
240 | if (irq_status & SPI_INT_TXEI) { |
241 | spi_mask_intr(dws, SPI_INT_TXEI); | |
3b8a4dd3 AD |
242 | dw_writer(dws); |
243 | /* Enable TX irq always, it will be disabled when RX finished */ | |
244 | spi_umask_intr(dws, SPI_INT_TXEI); | |
e24c7452 FT |
245 | } |
246 | ||
e24c7452 FT |
247 | return IRQ_HANDLED; |
248 | } | |
249 | ||
250 | static irqreturn_t dw_spi_irq(int irq, void *dev_id) | |
251 | { | |
c22c62db AS |
252 | struct spi_master *master = dev_id; |
253 | struct dw_spi *dws = spi_master_get_devdata(master); | |
dd114443 | 254 | u16 irq_status = dw_readl(dws, DW_SPI_ISR) & 0x3f; |
cbcc062a | 255 | |
cbcc062a YW |
256 | if (!irq_status) |
257 | return IRQ_NONE; | |
e24c7452 | 258 | |
c22c62db | 259 | if (!master->cur_msg) { |
e24c7452 | 260 | spi_mask_intr(dws, SPI_INT_TXEI); |
e24c7452 FT |
261 | return IRQ_HANDLED; |
262 | } | |
263 | ||
264 | return dws->transfer_handler(dws); | |
265 | } | |
266 | ||
267 | /* Must be called inside pump_transfers() */ | |
c22c62db | 268 | static int poll_transfer(struct dw_spi *dws) |
e24c7452 | 269 | { |
2ff271bf AD |
270 | do { |
271 | dw_writer(dws); | |
de6efe0a | 272 | dw_reader(dws); |
2ff271bf AD |
273 | cpu_relax(); |
274 | } while (dws->rx_end > dws->rx); | |
e24c7452 | 275 | |
c22c62db | 276 | return 0; |
e24c7452 FT |
277 | } |
278 | ||
c22c62db AS |
279 | static int dw_spi_transfer_one(struct spi_master *master, |
280 | struct spi_device *spi, struct spi_transfer *transfer) | |
e24c7452 | 281 | { |
c22c62db AS |
282 | struct dw_spi *dws = spi_master_get_devdata(master); |
283 | struct chip_data *chip = spi_get_ctldata(spi); | |
e24c7452 | 284 | u8 imask = 0; |
ea11370f | 285 | u16 txlevel = 0; |
de6feda8 | 286 | u16 clk_div; |
4adb1f8f | 287 | u32 cr0; |
9f14538e | 288 | int ret; |
e24c7452 | 289 | |
f89a6d8f | 290 | dws->dma_mapped = 0; |
e24c7452 | 291 | |
e24c7452 FT |
292 | dws->tx = (void *)transfer->tx_buf; |
293 | dws->tx_end = dws->tx + transfer->len; | |
294 | dws->rx = transfer->rx_buf; | |
295 | dws->rx_end = dws->rx + transfer->len; | |
c22c62db | 296 | dws->len = transfer->len; |
e24c7452 | 297 | |
0b2e8915 AS |
298 | spi_enable_chip(dws, 0); |
299 | ||
e24c7452 | 300 | /* Handle per transfer options for bpw and speed */ |
de6feda8 | 301 | if (transfer->speed_hz != chip->speed_hz) { |
0ed36990 | 302 | /* clk_div doesn't support odd number */ |
de6feda8 | 303 | clk_div = (dws->max_freq / transfer->speed_hz + 1) & 0xfffe; |
e24c7452 | 304 | |
de6feda8 | 305 | chip->speed_hz = transfer->speed_hz; |
0ed36990 | 306 | chip->clk_div = clk_div; |
e24c7452 | 307 | |
0ed36990 | 308 | spi_set_clk(dws, chip->clk_div); |
e24c7452 | 309 | } |
0ed36990 JN |
310 | if (transfer->bits_per_word == 8) { |
311 | dws->n_bytes = 1; | |
312 | dws->dma_width = 1; | |
313 | } else if (transfer->bits_per_word == 16) { | |
314 | dws->n_bytes = 2; | |
315 | dws->dma_width = 2; | |
863cb2f7 AS |
316 | } else { |
317 | return -EINVAL; | |
e24c7452 | 318 | } |
4adb1f8f | 319 | /* Default SPI mode is SCPOL = 0, SCPH = 0 */ |
0ed36990 JN |
320 | cr0 = (transfer->bits_per_word - 1) |
321 | | (chip->type << SPI_FRF_OFFSET) | |
322 | | (spi->mode << SPI_MODE_OFFSET) | |
323 | | (chip->tmode << SPI_TMOD_OFFSET); | |
e24c7452 | 324 | |
052dc7c4 GS |
325 | /* |
326 | * Adjust transfer mode if necessary. Requires platform dependent | |
327 | * chipselect mechanism. | |
328 | */ | |
c22c62db | 329 | if (chip->cs_control) { |
052dc7c4 | 330 | if (dws->rx && dws->tx) |
e3e55ff5 | 331 | chip->tmode = SPI_TMOD_TR; |
052dc7c4 | 332 | else if (dws->rx) |
e3e55ff5 | 333 | chip->tmode = SPI_TMOD_RO; |
052dc7c4 | 334 | else |
e3e55ff5 | 335 | chip->tmode = SPI_TMOD_TO; |
052dc7c4 | 336 | |
e3e55ff5 | 337 | cr0 &= ~SPI_TMOD_MASK; |
052dc7c4 GS |
338 | cr0 |= (chip->tmode << SPI_TMOD_OFFSET); |
339 | } | |
340 | ||
dd114443 | 341 | dw_writel(dws, DW_SPI_CTRL0, cr0); |
0b2e8915 | 342 | |
e24c7452 | 343 | /* Check if current transfer is a DMA transaction */ |
f89a6d8f AS |
344 | if (master->can_dma && master->can_dma(master, spi, transfer)) |
345 | dws->dma_mapped = master->cur_msg_mapped; | |
e24c7452 | 346 | |
0b2e8915 AS |
347 | /* For poll mode just disable all interrupts */ |
348 | spi_mask_intr(dws, 0xff); | |
349 | ||
552e4509 FT |
350 | /* |
351 | * Interrupt mode | |
352 | * we only need set the TXEI IRQ, as TX/RX always happen syncronizely | |
353 | */ | |
9f14538e | 354 | if (dws->dma_mapped) { |
f89a6d8f | 355 | ret = dws->dma_ops->dma_setup(dws, transfer); |
9f14538e AS |
356 | if (ret < 0) { |
357 | spi_enable_chip(dws, 1); | |
358 | return ret; | |
359 | } | |
360 | } else if (!chip->poll_mode) { | |
ea11370f | 361 | txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes); |
dd114443 | 362 | dw_writel(dws, DW_SPI_TXFLTR, txlevel); |
552e4509 | 363 | |
0b2e8915 | 364 | /* Set the interrupt mask */ |
fadcace7 JH |
365 | imask |= SPI_INT_TXEI | SPI_INT_TXOI | |
366 | SPI_INT_RXUI | SPI_INT_RXOI; | |
0b2e8915 AS |
367 | spi_umask_intr(dws, imask); |
368 | ||
e24c7452 FT |
369 | dws->transfer_handler = interrupt_transfer; |
370 | } | |
371 | ||
0b2e8915 | 372 | spi_enable_chip(dws, 1); |
e24c7452 | 373 | |
9f14538e | 374 | if (dws->dma_mapped) { |
f89a6d8f | 375 | ret = dws->dma_ops->dma_transfer(dws, transfer); |
9f14538e AS |
376 | if (ret < 0) |
377 | return ret; | |
378 | } | |
e24c7452 FT |
379 | |
380 | if (chip->poll_mode) | |
c22c62db | 381 | return poll_transfer(dws); |
e24c7452 | 382 | |
c22c62db | 383 | return 1; |
e24c7452 FT |
384 | } |
385 | ||
c22c62db | 386 | static void dw_spi_handle_err(struct spi_master *master, |
ec37e8e1 | 387 | struct spi_message *msg) |
e24c7452 | 388 | { |
ec37e8e1 | 389 | struct dw_spi *dws = spi_master_get_devdata(master); |
e24c7452 | 390 | |
4d5ac1ed AS |
391 | if (dws->dma_mapped) |
392 | dws->dma_ops->dma_stop(dws); | |
393 | ||
c22c62db | 394 | spi_reset_chip(dws); |
e24c7452 FT |
395 | } |
396 | ||
397 | /* This may be called twice for each spi dev */ | |
398 | static int dw_spi_setup(struct spi_device *spi) | |
399 | { | |
400 | struct dw_spi_chip *chip_info = NULL; | |
401 | struct chip_data *chip; | |
d9c73bb8 | 402 | int ret; |
e24c7452 | 403 | |
e24c7452 FT |
404 | /* Only alloc on first setup */ |
405 | chip = spi_get_ctldata(spi); | |
406 | if (!chip) { | |
a97c883a | 407 | chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); |
e24c7452 FT |
408 | if (!chip) |
409 | return -ENOMEM; | |
43f627ac | 410 | spi_set_ctldata(spi, chip); |
e24c7452 FT |
411 | } |
412 | ||
413 | /* | |
414 | * Protocol drivers may change the chip settings, so... | |
415 | * if chip_info exists, use it | |
416 | */ | |
417 | chip_info = spi->controller_data; | |
418 | ||
419 | /* chip_info doesn't always exist */ | |
420 | if (chip_info) { | |
421 | if (chip_info->cs_control) | |
422 | chip->cs_control = chip_info->cs_control; | |
423 | ||
424 | chip->poll_mode = chip_info->poll_mode; | |
425 | chip->type = chip_info->type; | |
e24c7452 FT |
426 | } |
427 | ||
6096828e | 428 | chip->tmode = SPI_TMOD_TR; |
c3ce15bf | 429 | |
d9c73bb8 BS |
430 | if (gpio_is_valid(spi->cs_gpio)) { |
431 | ret = gpio_direction_output(spi->cs_gpio, | |
432 | !(spi->mode & SPI_CS_HIGH)); | |
433 | if (ret) | |
434 | return ret; | |
435 | } | |
436 | ||
e24c7452 FT |
437 | return 0; |
438 | } | |
439 | ||
a97c883a AL |
440 | static void dw_spi_cleanup(struct spi_device *spi) |
441 | { | |
442 | struct chip_data *chip = spi_get_ctldata(spi); | |
443 | ||
444 | kfree(chip); | |
445 | spi_set_ctldata(spi, NULL); | |
446 | } | |
447 | ||
e24c7452 | 448 | /* Restart the controller, disable all interrupts, clean rx fifo */ |
30b4b703 | 449 | static void spi_hw_init(struct device *dev, struct dw_spi *dws) |
e24c7452 | 450 | { |
45746e82 | 451 | spi_reset_chip(dws); |
c587b6fa FT |
452 | |
453 | /* | |
454 | * Try to detect the FIFO depth if not set by interface driver, | |
455 | * the depth could be from 2 to 256 from HW spec | |
456 | */ | |
457 | if (!dws->fifo_len) { | |
458 | u32 fifo; | |
fadcace7 | 459 | |
9d239d35 | 460 | for (fifo = 1; fifo < 256; fifo++) { |
dd114443 TT |
461 | dw_writel(dws, DW_SPI_TXFLTR, fifo); |
462 | if (fifo != dw_readl(dws, DW_SPI_TXFLTR)) | |
c587b6fa FT |
463 | break; |
464 | } | |
dd114443 | 465 | dw_writel(dws, DW_SPI_TXFLTR, 0); |
c587b6fa | 466 | |
9d239d35 | 467 | dws->fifo_len = (fifo == 1) ? 0 : fifo; |
30b4b703 | 468 | dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len); |
c587b6fa | 469 | } |
e24c7452 FT |
470 | } |
471 | ||
04f421e7 | 472 | int dw_spi_add_host(struct device *dev, struct dw_spi *dws) |
e24c7452 FT |
473 | { |
474 | struct spi_master *master; | |
475 | int ret; | |
476 | ||
477 | BUG_ON(dws == NULL); | |
478 | ||
04f421e7 BS |
479 | master = spi_alloc_master(dev, 0); |
480 | if (!master) | |
481 | return -ENOMEM; | |
e24c7452 FT |
482 | |
483 | dws->master = master; | |
484 | dws->type = SSI_MOTO_SPI; | |
e24c7452 | 485 | dws->dma_inited = 0; |
d7ef54ca | 486 | dws->dma_addr = (dma_addr_t)(dws->paddr + DW_SPI_DR); |
c3c6e231 | 487 | snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num); |
e24c7452 | 488 | |
02f20387 | 489 | ret = request_irq(dws->irq, dw_spi_irq, IRQF_SHARED, dws->name, master); |
e24c7452 | 490 | if (ret < 0) { |
5f0966e6 | 491 | dev_err(dev, "can not get IRQ\n"); |
e24c7452 FT |
492 | goto err_free_master; |
493 | } | |
494 | ||
c3ce15bf | 495 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP; |
24778be2 | 496 | master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16); |
e24c7452 FT |
497 | master->bus_num = dws->bus_num; |
498 | master->num_chipselect = dws->num_cs; | |
e24c7452 | 499 | master->setup = dw_spi_setup; |
a97c883a | 500 | master->cleanup = dw_spi_cleanup; |
c22c62db AS |
501 | master->set_cs = dw_spi_set_cs; |
502 | master->transfer_one = dw_spi_transfer_one; | |
503 | master->handle_err = dw_spi_handle_err; | |
765ee709 | 504 | master->max_speed_hz = dws->max_freq; |
9c6de47d | 505 | master->dev.of_node = dev->of_node; |
e24c7452 | 506 | |
e24c7452 | 507 | /* Basic HW init */ |
30b4b703 | 508 | spi_hw_init(dev, dws); |
e24c7452 | 509 | |
7063c0d9 FT |
510 | if (dws->dma_ops && dws->dma_ops->dma_init) { |
511 | ret = dws->dma_ops->dma_init(dws); | |
512 | if (ret) { | |
3dbb3b98 | 513 | dev_warn(dev, "DMA init failed\n"); |
7063c0d9 | 514 | dws->dma_inited = 0; |
f89a6d8f AS |
515 | } else { |
516 | master->can_dma = dws->dma_ops->can_dma; | |
7063c0d9 FT |
517 | } |
518 | } | |
519 | ||
e24c7452 | 520 | spi_master_set_devdata(master, dws); |
04f421e7 | 521 | ret = devm_spi_register_master(dev, master); |
e24c7452 FT |
522 | if (ret) { |
523 | dev_err(&master->dev, "problem registering spi master\n"); | |
ec37e8e1 | 524 | goto err_dma_exit; |
e24c7452 FT |
525 | } |
526 | ||
53288fe9 | 527 | dw_spi_debugfs_init(dws); |
e24c7452 FT |
528 | return 0; |
529 | ||
ec37e8e1 | 530 | err_dma_exit: |
7063c0d9 FT |
531 | if (dws->dma_ops && dws->dma_ops->dma_exit) |
532 | dws->dma_ops->dma_exit(dws); | |
e24c7452 | 533 | spi_enable_chip(dws, 0); |
02f20387 | 534 | free_irq(dws->irq, master); |
e24c7452 FT |
535 | err_free_master: |
536 | spi_master_put(master); | |
e24c7452 FT |
537 | return ret; |
538 | } | |
79290a2a | 539 | EXPORT_SYMBOL_GPL(dw_spi_add_host); |
e24c7452 | 540 | |
fd4a319b | 541 | void dw_spi_remove_host(struct dw_spi *dws) |
e24c7452 | 542 | { |
53288fe9 | 543 | dw_spi_debugfs_remove(dws); |
e24c7452 | 544 | |
7063c0d9 FT |
545 | if (dws->dma_ops && dws->dma_ops->dma_exit) |
546 | dws->dma_ops->dma_exit(dws); | |
1cc3f141 AS |
547 | |
548 | spi_shutdown_chip(dws); | |
02f20387 AS |
549 | |
550 | free_irq(dws->irq, dws->master); | |
e24c7452 | 551 | } |
79290a2a | 552 | EXPORT_SYMBOL_GPL(dw_spi_remove_host); |
e24c7452 FT |
553 | |
554 | int dw_spi_suspend_host(struct dw_spi *dws) | |
555 | { | |
1cc3f141 | 556 | int ret; |
e24c7452 | 557 | |
ec37e8e1 | 558 | ret = spi_master_suspend(dws->master); |
e24c7452 FT |
559 | if (ret) |
560 | return ret; | |
1cc3f141 AS |
561 | |
562 | spi_shutdown_chip(dws); | |
563 | return 0; | |
e24c7452 | 564 | } |
79290a2a | 565 | EXPORT_SYMBOL_GPL(dw_spi_suspend_host); |
e24c7452 FT |
566 | |
567 | int dw_spi_resume_host(struct dw_spi *dws) | |
568 | { | |
569 | int ret; | |
570 | ||
30b4b703 | 571 | spi_hw_init(&dws->master->dev, dws); |
ec37e8e1 | 572 | ret = spi_master_resume(dws->master); |
e24c7452 FT |
573 | if (ret) |
574 | dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret); | |
575 | return ret; | |
576 | } | |
79290a2a | 577 | EXPORT_SYMBOL_GPL(dw_spi_resume_host); |
e24c7452 FT |
578 | |
579 | MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>"); | |
580 | MODULE_DESCRIPTION("Driver for DesignWare SPI controller core"); | |
581 | MODULE_LICENSE("GPL v2"); |