spi: dw: get TX level without an additional variable
[deliverable/linux.git] / drivers / spi / spi-dw.c
CommitLineData
e24c7452 1/*
ca632f55 2 * Designware SPI core controller driver (refer pxa2xx_spi.c)
e24c7452
FT
3 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
e24c7452
FT
14 */
15
16#include <linux/dma-mapping.h>
17#include <linux/interrupt.h>
d7614de4 18#include <linux/module.h>
e24c7452
FT
19#include <linux/highmem.h>
20#include <linux/delay.h>
5a0e3ad6 21#include <linux/slab.h>
e24c7452 22#include <linux/spi/spi.h>
d9c73bb8 23#include <linux/gpio.h>
e24c7452 24
ca632f55 25#include "spi-dw.h"
568a60ed 26
e24c7452
FT
27#ifdef CONFIG_DEBUG_FS
28#include <linux/debugfs.h>
29#endif
30
31#define START_STATE ((void *)0)
32#define RUNNING_STATE ((void *)1)
33#define DONE_STATE ((void *)2)
34#define ERROR_STATE ((void *)-1)
35
e24c7452
FT
36/* Slave spi_dev related */
37struct chip_data {
38 u16 cr0;
39 u8 cs; /* chip select pin */
40 u8 n_bytes; /* current is a 1/2/4 byte op */
41 u8 tmode; /* TR/TO/RO/EEPROM */
42 u8 type; /* SPI/SSP/MicroWire */
43
44 u8 poll_mode; /* 1 means use poll mode */
45
46 u32 dma_width;
47 u32 rx_threshold;
48 u32 tx_threshold;
49 u8 enable_dma;
50 u8 bits_per_word;
51 u16 clk_div; /* baud rate divider */
52 u32 speed_hz; /* baud rate */
e24c7452
FT
53 void (*cs_control)(u32 command);
54};
55
56#ifdef CONFIG_DEBUG_FS
e24c7452 57#define SPI_REGS_BUFSIZE 1024
53288fe9
AS
58static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
59 size_t count, loff_t *ppos)
e24c7452 60{
53288fe9 61 struct dw_spi *dws = file->private_data;
e24c7452
FT
62 char *buf;
63 u32 len = 0;
64 ssize_t ret;
65
e24c7452
FT
66 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
67 if (!buf)
68 return 0;
69
70 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
53288fe9 71 "%s registers:\n", dev_name(&dws->master->dev));
e24c7452
FT
72 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
73 "=================================\n");
74 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 75 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
e24c7452 76 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 77 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
e24c7452 78 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 79 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
e24c7452 80 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 81 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
e24c7452 82 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 83 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
e24c7452 84 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 85 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
e24c7452 86 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 87 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
e24c7452 88 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 89 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
e24c7452 90 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 91 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
e24c7452 92 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 93 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
e24c7452 94 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 95 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
e24c7452 96 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 97 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
e24c7452 98 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 99 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
e24c7452 100 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 101 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
e24c7452 102 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 103 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
e24c7452
FT
104 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
105 "=================================\n");
106
53288fe9 107 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
e24c7452
FT
108 kfree(buf);
109 return ret;
110}
111
53288fe9 112static const struct file_operations dw_spi_regs_ops = {
e24c7452 113 .owner = THIS_MODULE,
234e3405 114 .open = simple_open,
53288fe9 115 .read = dw_spi_show_regs,
6038f373 116 .llseek = default_llseek,
e24c7452
FT
117};
118
53288fe9 119static int dw_spi_debugfs_init(struct dw_spi *dws)
e24c7452 120{
53288fe9 121 dws->debugfs = debugfs_create_dir("dw_spi", NULL);
e24c7452
FT
122 if (!dws->debugfs)
123 return -ENOMEM;
124
125 debugfs_create_file("registers", S_IFREG | S_IRUGO,
53288fe9 126 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
e24c7452
FT
127 return 0;
128}
129
53288fe9 130static void dw_spi_debugfs_remove(struct dw_spi *dws)
e24c7452 131{
fadcace7 132 debugfs_remove_recursive(dws->debugfs);
e24c7452
FT
133}
134
135#else
53288fe9 136static inline int dw_spi_debugfs_init(struct dw_spi *dws)
e24c7452 137{
20a588fc 138 return 0;
e24c7452
FT
139}
140
53288fe9 141static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
e24c7452
FT
142{
143}
144#endif /* CONFIG_DEBUG_FS */
145
2ff271bf
AD
146/* Return the max entries we can fill into tx fifo */
147static inline u32 tx_max(struct dw_spi *dws)
148{
149 u32 tx_left, tx_room, rxtx_gap;
150
151 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
7eb187b3 152 tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
2ff271bf
AD
153
154 /*
155 * Another concern is about the tx/rx mismatch, we
156 * though to use (dws->fifo_len - rxflr - txflr) as
157 * one maximum value for tx, but it doesn't cover the
158 * data which is out of tx/rx fifo and inside the
159 * shift registers. So a control from sw point of
160 * view is taken.
161 */
162 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
163 / dws->n_bytes;
164
165 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
166}
167
168/* Return the max entries we should read out of rx fifo */
169static inline u32 rx_max(struct dw_spi *dws)
170{
171 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
172
fadcace7 173 return min_t(u32, rx_left, dw_readw(dws, DW_SPI_RXFLR));
2ff271bf
AD
174}
175
3b8a4dd3 176static void dw_writer(struct dw_spi *dws)
e24c7452 177{
2ff271bf 178 u32 max = tx_max(dws);
de6efe0a 179 u16 txw = 0;
e24c7452 180
2ff271bf
AD
181 while (max--) {
182 /* Set the tx word if the transfer's original "tx" is not null */
183 if (dws->tx_end - dws->len) {
184 if (dws->n_bytes == 1)
185 txw = *(u8 *)(dws->tx);
186 else
187 txw = *(u16 *)(dws->tx);
188 }
7eb187b3 189 dw_writew(dws, DW_SPI_DR, txw);
2ff271bf 190 dws->tx += dws->n_bytes;
e24c7452 191 }
e24c7452
FT
192}
193
3b8a4dd3 194static void dw_reader(struct dw_spi *dws)
e24c7452 195{
2ff271bf 196 u32 max = rx_max(dws);
de6efe0a 197 u16 rxw;
e24c7452 198
2ff271bf 199 while (max--) {
7eb187b3 200 rxw = dw_readw(dws, DW_SPI_DR);
de6efe0a
FT
201 /* Care rx only if the transfer's original "rx" is not null */
202 if (dws->rx_end - dws->len) {
203 if (dws->n_bytes == 1)
204 *(u8 *)(dws->rx) = rxw;
205 else
206 *(u16 *)(dws->rx) = rxw;
207 }
208 dws->rx += dws->n_bytes;
e24c7452 209 }
e24c7452
FT
210}
211
212static void *next_transfer(struct dw_spi *dws)
213{
214 struct spi_message *msg = dws->cur_msg;
215 struct spi_transfer *trans = dws->cur_transfer;
216
217 /* Move to next transfer */
218 if (trans->transfer_list.next != &msg->transfers) {
219 dws->cur_transfer =
220 list_entry(trans->transfer_list.next,
221 struct spi_transfer,
222 transfer_list);
223 return RUNNING_STATE;
fadcace7
JH
224 }
225
226 return DONE_STATE;
e24c7452
FT
227}
228
229/*
230 * Note: first step is the protocol driver prepares
231 * a dma-capable memory, and this func just need translate
232 * the virt addr to physical
233 */
234static int map_dma_buffers(struct dw_spi *dws)
235{
7063c0d9
FT
236 if (!dws->cur_msg->is_dma_mapped
237 || !dws->dma_inited
238 || !dws->cur_chip->enable_dma
239 || !dws->dma_ops)
e24c7452
FT
240 return 0;
241
242 if (dws->cur_transfer->tx_dma)
243 dws->tx_dma = dws->cur_transfer->tx_dma;
244
245 if (dws->cur_transfer->rx_dma)
246 dws->rx_dma = dws->cur_transfer->rx_dma;
247
248 return 1;
249}
250
251/* Caller already set message->status; dma and pio irqs are blocked */
252static void giveback(struct dw_spi *dws)
253{
254 struct spi_transfer *last_transfer;
e24c7452
FT
255 struct spi_message *msg;
256
e24c7452
FT
257 msg = dws->cur_msg;
258 dws->cur_msg = NULL;
259 dws->cur_transfer = NULL;
260 dws->prev_chip = dws->cur_chip;
261 dws->cur_chip = NULL;
262 dws->dma_mapped = 0;
e24c7452 263
23e2c2aa 264 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
e24c7452
FT
265 transfer_list);
266
d9c73bb8 267 if (!last_transfer->cs_change)
08a707b8 268 spi_chip_sel(dws, msg->spi, 0);
e24c7452 269
ec37e8e1 270 spi_finalize_current_message(dws->master);
e24c7452
FT
271}
272
273static void int_error_stop(struct dw_spi *dws, const char *msg)
274{
8a33a373 275 /* Stop the hw */
e24c7452
FT
276 spi_enable_chip(dws, 0);
277
278 dev_err(&dws->master->dev, "%s\n", msg);
279 dws->cur_msg->state = ERROR_STATE;
280 tasklet_schedule(&dws->pump_transfers);
281}
282
7063c0d9 283void dw_spi_xfer_done(struct dw_spi *dws)
e24c7452 284{
25985edc 285 /* Update total byte transferred return count actual bytes read */
e24c7452
FT
286 dws->cur_msg->actual_length += dws->len;
287
288 /* Move to next transfer */
289 dws->cur_msg->state = next_transfer(dws);
290
291 /* Handle end of message */
292 if (dws->cur_msg->state == DONE_STATE) {
293 dws->cur_msg->status = 0;
294 giveback(dws);
295 } else
296 tasklet_schedule(&dws->pump_transfers);
297}
7063c0d9 298EXPORT_SYMBOL_GPL(dw_spi_xfer_done);
e24c7452
FT
299
300static irqreturn_t interrupt_transfer(struct dw_spi *dws)
301{
7eb187b3 302 u16 irq_status = dw_readw(dws, DW_SPI_ISR);
e24c7452 303
e24c7452
FT
304 /* Error handling */
305 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
7eb187b3
HS
306 dw_readw(dws, DW_SPI_TXOICR);
307 dw_readw(dws, DW_SPI_RXOICR);
308 dw_readw(dws, DW_SPI_RXUICR);
3b8a4dd3 309 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
e24c7452
FT
310 return IRQ_HANDLED;
311 }
312
3b8a4dd3
AD
313 dw_reader(dws);
314 if (dws->rx_end == dws->rx) {
315 spi_mask_intr(dws, SPI_INT_TXEI);
316 dw_spi_xfer_done(dws);
317 return IRQ_HANDLED;
318 }
552e4509
FT
319 if (irq_status & SPI_INT_TXEI) {
320 spi_mask_intr(dws, SPI_INT_TXEI);
3b8a4dd3
AD
321 dw_writer(dws);
322 /* Enable TX irq always, it will be disabled when RX finished */
323 spi_umask_intr(dws, SPI_INT_TXEI);
e24c7452
FT
324 }
325
e24c7452
FT
326 return IRQ_HANDLED;
327}
328
329static irqreturn_t dw_spi_irq(int irq, void *dev_id)
330{
331 struct dw_spi *dws = dev_id;
7eb187b3 332 u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
cbcc062a 333
cbcc062a
YW
334 if (!irq_status)
335 return IRQ_NONE;
e24c7452
FT
336
337 if (!dws->cur_msg) {
338 spi_mask_intr(dws, SPI_INT_TXEI);
e24c7452
FT
339 return IRQ_HANDLED;
340 }
341
342 return dws->transfer_handler(dws);
343}
344
345/* Must be called inside pump_transfers() */
346static void poll_transfer(struct dw_spi *dws)
347{
2ff271bf
AD
348 do {
349 dw_writer(dws);
de6efe0a 350 dw_reader(dws);
2ff271bf
AD
351 cpu_relax();
352 } while (dws->rx_end > dws->rx);
e24c7452 353
7063c0d9 354 dw_spi_xfer_done(dws);
e24c7452
FT
355}
356
357static void pump_transfers(unsigned long data)
358{
359 struct dw_spi *dws = (struct dw_spi *)data;
360 struct spi_message *message = NULL;
361 struct spi_transfer *transfer = NULL;
362 struct spi_transfer *previous = NULL;
363 struct spi_device *spi = NULL;
364 struct chip_data *chip = NULL;
365 u8 bits = 0;
366 u8 imask = 0;
367 u8 cs_change = 0;
ea11370f 368 u16 txlevel = 0;
e24c7452
FT
369 u16 clk_div = 0;
370 u32 speed = 0;
371 u32 cr0 = 0;
372
373 /* Get current state information */
374 message = dws->cur_msg;
375 transfer = dws->cur_transfer;
376 chip = dws->cur_chip;
377 spi = message->spi;
378
379 if (message->state == ERROR_STATE) {
380 message->status = -EIO;
381 goto early_exit;
382 }
383
384 /* Handle end of message */
385 if (message->state == DONE_STATE) {
386 message->status = 0;
387 goto early_exit;
388 }
389
c3c6e231 390 /* Delay if requested at end of transfer */
e24c7452
FT
391 if (message->state == RUNNING_STATE) {
392 previous = list_entry(transfer->transfer_list.prev,
393 struct spi_transfer,
394 transfer_list);
395 if (previous->delay_usecs)
396 udelay(previous->delay_usecs);
397 }
398
399 dws->n_bytes = chip->n_bytes;
400 dws->dma_width = chip->dma_width;
401 dws->cs_control = chip->cs_control;
402
403 dws->rx_dma = transfer->rx_dma;
404 dws->tx_dma = transfer->tx_dma;
405 dws->tx = (void *)transfer->tx_buf;
406 dws->tx_end = dws->tx + transfer->len;
407 dws->rx = transfer->rx_buf;
408 dws->rx_end = dws->rx + transfer->len;
e24c7452
FT
409 dws->len = dws->cur_transfer->len;
410 if (chip != dws->prev_chip)
411 cs_change = 1;
412
413 cr0 = chip->cr0;
414
415 /* Handle per transfer options for bpw and speed */
416 if (transfer->speed_hz) {
417 speed = chip->speed_hz;
418
0a8727e6 419 if ((transfer->speed_hz != speed) || (!chip->clk_div)) {
e24c7452 420 speed = transfer->speed_hz;
e24c7452
FT
421
422 /* clk_div doesn't support odd number */
423 clk_div = dws->max_freq / speed;
552e4509 424 clk_div = (clk_div + 1) & 0xfffe;
e24c7452
FT
425
426 chip->speed_hz = speed;
427 chip->clk_div = clk_div;
428 }
429 }
430 if (transfer->bits_per_word) {
431 bits = transfer->bits_per_word;
24778be2 432 dws->n_bytes = dws->dma_width = bits >> 3;
e24c7452
FT
433 cr0 = (bits - 1)
434 | (chip->type << SPI_FRF_OFFSET)
435 | (spi->mode << SPI_MODE_OFFSET)
436 | (chip->tmode << SPI_TMOD_OFFSET);
437 }
438 message->state = RUNNING_STATE;
439
052dc7c4
GS
440 /*
441 * Adjust transfer mode if necessary. Requires platform dependent
442 * chipselect mechanism.
443 */
444 if (dws->cs_control) {
445 if (dws->rx && dws->tx)
e3e55ff5 446 chip->tmode = SPI_TMOD_TR;
052dc7c4 447 else if (dws->rx)
e3e55ff5 448 chip->tmode = SPI_TMOD_RO;
052dc7c4 449 else
e3e55ff5 450 chip->tmode = SPI_TMOD_TO;
052dc7c4 451
e3e55ff5 452 cr0 &= ~SPI_TMOD_MASK;
052dc7c4
GS
453 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
454 }
455
e24c7452
FT
456 /* Check if current transfer is a DMA transaction */
457 dws->dma_mapped = map_dma_buffers(dws);
458
552e4509
FT
459 /*
460 * Interrupt mode
461 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
462 */
e24c7452 463 if (!dws->dma_mapped && !chip->poll_mode) {
ea11370f 464 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
552e4509 465
fadcace7
JH
466 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
467 SPI_INT_RXUI | SPI_INT_RXOI;
e24c7452
FT
468 dws->transfer_handler = interrupt_transfer;
469 }
470
471 /*
472 * Reprogram registers only if
473 * 1. chip select changes
474 * 2. clk_div is changed
475 * 3. control value changes
476 */
7eb187b3 477 if (dw_readw(dws, DW_SPI_CTRL0) != cr0 || cs_change || clk_div || imask) {
e24c7452
FT
478 spi_enable_chip(dws, 0);
479
7eb187b3
HS
480 if (dw_readw(dws, DW_SPI_CTRL0) != cr0)
481 dw_writew(dws, DW_SPI_CTRL0, cr0);
e24c7452 482
552e4509 483 spi_set_clk(dws, clk_div ? clk_div : chip->clk_div);
d9c73bb8 484 spi_chip_sel(dws, spi, 1);
552e4509 485
2f263d9d 486 /* Set the interrupt mask, for poll mode just disable all int */
e24c7452 487 spi_mask_intr(dws, 0xff);
552e4509 488 if (imask)
e24c7452 489 spi_umask_intr(dws, imask);
ea11370f
AS
490 if (txlevel)
491 dw_writew(dws, DW_SPI_TXFLTR, txlevel);
e24c7452 492
e24c7452 493 spi_enable_chip(dws, 1);
e24c7452
FT
494 }
495
39bc03bf
AS
496 if (cs_change)
497 dws->prev_chip = chip;
498
e24c7452 499 if (dws->dma_mapped)
7063c0d9 500 dws->dma_ops->dma_transfer(dws, cs_change);
e24c7452
FT
501
502 if (chip->poll_mode)
503 poll_transfer(dws);
504
505 return;
506
507early_exit:
508 giveback(dws);
e24c7452
FT
509}
510
ec37e8e1
BS
511static int dw_spi_transfer_one_message(struct spi_master *master,
512 struct spi_message *msg)
e24c7452 513{
ec37e8e1 514 struct dw_spi *dws = spi_master_get_devdata(master);
e24c7452 515
ec37e8e1 516 dws->cur_msg = msg;
c3c6e231 517 /* Initial message state */
e24c7452
FT
518 dws->cur_msg->state = START_STATE;
519 dws->cur_transfer = list_entry(dws->cur_msg->transfers.next,
520 struct spi_transfer,
521 transfer_list);
522 dws->cur_chip = spi_get_ctldata(dws->cur_msg->spi);
523
ec37e8e1 524 /* Launch transfers */
e24c7452
FT
525 tasklet_schedule(&dws->pump_transfers);
526
e24c7452
FT
527 return 0;
528}
529
530/* This may be called twice for each spi dev */
531static int dw_spi_setup(struct spi_device *spi)
532{
533 struct dw_spi_chip *chip_info = NULL;
534 struct chip_data *chip;
d9c73bb8 535 int ret;
e24c7452 536
e24c7452
FT
537 /* Only alloc on first setup */
538 chip = spi_get_ctldata(spi);
539 if (!chip) {
a97c883a 540 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
e24c7452
FT
541 if (!chip)
542 return -ENOMEM;
43f627ac 543 spi_set_ctldata(spi, chip);
e24c7452
FT
544 }
545
546 /*
547 * Protocol drivers may change the chip settings, so...
548 * if chip_info exists, use it
549 */
550 chip_info = spi->controller_data;
551
552 /* chip_info doesn't always exist */
553 if (chip_info) {
554 if (chip_info->cs_control)
555 chip->cs_control = chip_info->cs_control;
556
557 chip->poll_mode = chip_info->poll_mode;
558 chip->type = chip_info->type;
559
560 chip->rx_threshold = 0;
561 chip->tx_threshold = 0;
562
563 chip->enable_dma = chip_info->enable_dma;
564 }
565
24778be2 566 if (spi->bits_per_word == 8) {
e24c7452
FT
567 chip->n_bytes = 1;
568 chip->dma_width = 1;
24778be2 569 } else if (spi->bits_per_word == 16) {
e24c7452
FT
570 chip->n_bytes = 2;
571 chip->dma_width = 2;
e24c7452
FT
572 }
573 chip->bits_per_word = spi->bits_per_word;
574
552e4509
FT
575 if (!spi->max_speed_hz) {
576 dev_err(&spi->dev, "No max speed HZ parameter\n");
577 return -EINVAL;
578 }
e24c7452
FT
579
580 chip->tmode = 0; /* Tx & Rx */
581 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
582 chip->cr0 = (chip->bits_per_word - 1)
583 | (chip->type << SPI_FRF_OFFSET)
584 | (spi->mode << SPI_MODE_OFFSET)
585 | (chip->tmode << SPI_TMOD_OFFSET);
586
c3ce15bf
AS
587 if (spi->mode & SPI_LOOP)
588 chip->cr0 |= 1 << SPI_SRL_OFFSET;
589
d9c73bb8
BS
590 if (gpio_is_valid(spi->cs_gpio)) {
591 ret = gpio_direction_output(spi->cs_gpio,
592 !(spi->mode & SPI_CS_HIGH));
593 if (ret)
594 return ret;
595 }
596
e24c7452
FT
597 return 0;
598}
599
a97c883a
AL
600static void dw_spi_cleanup(struct spi_device *spi)
601{
602 struct chip_data *chip = spi_get_ctldata(spi);
603
604 kfree(chip);
605 spi_set_ctldata(spi, NULL);
606}
607
e24c7452 608/* Restart the controller, disable all interrupts, clean rx fifo */
30b4b703 609static void spi_hw_init(struct device *dev, struct dw_spi *dws)
e24c7452
FT
610{
611 spi_enable_chip(dws, 0);
612 spi_mask_intr(dws, 0xff);
613 spi_enable_chip(dws, 1);
c587b6fa
FT
614
615 /*
616 * Try to detect the FIFO depth if not set by interface driver,
617 * the depth could be from 2 to 256 from HW spec
618 */
619 if (!dws->fifo_len) {
620 u32 fifo;
fadcace7 621
d297933c 622 for (fifo = 2; fifo <= 256; fifo++) {
7eb187b3
HS
623 dw_writew(dws, DW_SPI_TXFLTR, fifo);
624 if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
c587b6fa
FT
625 break;
626 }
30b4b703 627 dw_writew(dws, DW_SPI_TXFLTR, 0);
c587b6fa 628
d297933c 629 dws->fifo_len = (fifo == 2) ? 0 : fifo - 1;
30b4b703 630 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
c587b6fa 631 }
e24c7452
FT
632}
633
04f421e7 634int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
e24c7452
FT
635{
636 struct spi_master *master;
637 int ret;
638
639 BUG_ON(dws == NULL);
640
04f421e7
BS
641 master = spi_alloc_master(dev, 0);
642 if (!master)
643 return -ENOMEM;
e24c7452
FT
644
645 dws->master = master;
646 dws->type = SSI_MOTO_SPI;
647 dws->prev_chip = NULL;
648 dws->dma_inited = 0;
649 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
c3c6e231 650 snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
e24c7452 651
04f421e7 652 ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
40bfff85 653 dws->name, dws);
e24c7452
FT
654 if (ret < 0) {
655 dev_err(&master->dev, "can not get IRQ\n");
656 goto err_free_master;
657 }
658
c3ce15bf 659 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
24778be2 660 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
e24c7452
FT
661 master->bus_num = dws->bus_num;
662 master->num_chipselect = dws->num_cs;
e24c7452 663 master->setup = dw_spi_setup;
a97c883a 664 master->cleanup = dw_spi_cleanup;
ec37e8e1 665 master->transfer_one_message = dw_spi_transfer_one_message;
765ee709 666 master->max_speed_hz = dws->max_freq;
9c6de47d 667 master->dev.of_node = dev->of_node;
e24c7452 668
e24c7452 669 /* Basic HW init */
30b4b703 670 spi_hw_init(dev, dws);
e24c7452 671
7063c0d9
FT
672 if (dws->dma_ops && dws->dma_ops->dma_init) {
673 ret = dws->dma_ops->dma_init(dws);
674 if (ret) {
3dbb3b98 675 dev_warn(dev, "DMA init failed\n");
7063c0d9
FT
676 dws->dma_inited = 0;
677 }
678 }
679
ec37e8e1 680 tasklet_init(&dws->pump_transfers, pump_transfers, (unsigned long)dws);
e24c7452
FT
681
682 spi_master_set_devdata(master, dws);
04f421e7 683 ret = devm_spi_register_master(dev, master);
e24c7452
FT
684 if (ret) {
685 dev_err(&master->dev, "problem registering spi master\n");
ec37e8e1 686 goto err_dma_exit;
e24c7452
FT
687 }
688
53288fe9 689 dw_spi_debugfs_init(dws);
e24c7452
FT
690 return 0;
691
ec37e8e1 692err_dma_exit:
7063c0d9
FT
693 if (dws->dma_ops && dws->dma_ops->dma_exit)
694 dws->dma_ops->dma_exit(dws);
e24c7452 695 spi_enable_chip(dws, 0);
e24c7452
FT
696err_free_master:
697 spi_master_put(master);
e24c7452
FT
698 return ret;
699}
79290a2a 700EXPORT_SYMBOL_GPL(dw_spi_add_host);
e24c7452 701
fd4a319b 702void dw_spi_remove_host(struct dw_spi *dws)
e24c7452 703{
e24c7452
FT
704 if (!dws)
705 return;
53288fe9 706 dw_spi_debugfs_remove(dws);
e24c7452 707
7063c0d9
FT
708 if (dws->dma_ops && dws->dma_ops->dma_exit)
709 dws->dma_ops->dma_exit(dws);
e24c7452
FT
710 spi_enable_chip(dws, 0);
711 /* Disable clk */
712 spi_set_clk(dws, 0);
e24c7452 713}
79290a2a 714EXPORT_SYMBOL_GPL(dw_spi_remove_host);
e24c7452
FT
715
716int dw_spi_suspend_host(struct dw_spi *dws)
717{
718 int ret = 0;
719
ec37e8e1 720 ret = spi_master_suspend(dws->master);
e24c7452
FT
721 if (ret)
722 return ret;
723 spi_enable_chip(dws, 0);
724 spi_set_clk(dws, 0);
725 return ret;
726}
79290a2a 727EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
e24c7452
FT
728
729int dw_spi_resume_host(struct dw_spi *dws)
730{
731 int ret;
732
30b4b703 733 spi_hw_init(&dws->master->dev, dws);
ec37e8e1 734 ret = spi_master_resume(dws->master);
e24c7452
FT
735 if (ret)
736 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
737 return ret;
738}
79290a2a 739EXPORT_SYMBOL_GPL(dw_spi_resume_host);
e24c7452
FT
740
741MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
742MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
743MODULE_LICENSE("GPL v2");
This page took 0.461968 seconds and 5 git commands to generate.