spi/fsl-espi: Don't wait transaction completion forever
[deliverable/linux.git] / drivers / spi / spi-fsl-espi.c
CommitLineData
8b60d6c2
MH
1/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
8b60d6c2 11#include <linux/delay.h>
a3108360 12#include <linux/err.h>
8b60d6c2 13#include <linux/fsl_devices.h>
a3108360
XL
14#include <linux/interrupt.h>
15#include <linux/irq.h>
16#include <linux/module.h>
8b60d6c2
MH
17#include <linux/mm.h>
18#include <linux/of.h>
5af50730
RH
19#include <linux/of_address.h>
20#include <linux/of_irq.h>
8b60d6c2 21#include <linux/of_platform.h>
a3108360
XL
22#include <linux/platform_device.h>
23#include <linux/spi/spi.h>
e9abb4db 24#include <linux/pm_runtime.h>
8b60d6c2
MH
25#include <sysdev/fsl_soc.h>
26
ca632f55 27#include "spi-fsl-lib.h"
8b60d6c2
MH
28
29/* eSPI Controller registers */
30struct fsl_espi_reg {
31 __be32 mode; /* 0x000 - eSPI mode register */
32 __be32 event; /* 0x004 - eSPI event register */
33 __be32 mask; /* 0x008 - eSPI mask register */
34 __be32 command; /* 0x00c - eSPI command register */
35 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
36 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
37 u8 res[8]; /* 0x018 - 0x01c reserved */
38 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
39};
40
41struct fsl_espi_transfer {
42 const void *tx_buf;
43 void *rx_buf;
44 unsigned len;
45 unsigned n_tx;
46 unsigned n_rx;
47 unsigned actual_length;
48 int status;
49};
50
51/* eSPI Controller mode register definitions */
52#define SPMODE_ENABLE (1 << 31)
53#define SPMODE_LOOP (1 << 30)
54#define SPMODE_TXTHR(x) ((x) << 8)
55#define SPMODE_RXTHR(x) ((x) << 0)
56
57/* eSPI Controller CS mode register definitions */
58#define CSMODE_CI_INACTIVEHIGH (1 << 31)
59#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
60#define CSMODE_REV (1 << 29)
61#define CSMODE_DIV16 (1 << 28)
62#define CSMODE_PM(x) ((x) << 24)
63#define CSMODE_POL_1 (1 << 20)
64#define CSMODE_LEN(x) ((x) << 16)
65#define CSMODE_BEF(x) ((x) << 12)
66#define CSMODE_AFT(x) ((x) << 8)
67#define CSMODE_CG(x) ((x) << 3)
68
69/* Default mode/csmode for eSPI controller */
70#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
71#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
72 | CSMODE_AFT(0) | CSMODE_CG(1))
73
74/* SPIE register values */
75#define SPIE_NE 0x00000200 /* Not empty */
76#define SPIE_NF 0x00000100 /* Not full */
77
78/* SPIM register values */
79#define SPIM_NE 0x00000200 /* Not empty */
80#define SPIM_NF 0x00000100 /* Not full */
81#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
82#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
83
84/* SPCOM register values */
85#define SPCOM_CS(x) ((x) << 30)
86#define SPCOM_TRANLEN(x) ((x) << 0)
5cfa1e4e 87#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
8b60d6c2 88
e9abb4db
HK
89#define AUTOSUSPEND_TIMEOUT 2000
90
8b60d6c2
MH
91static void fsl_espi_change_mode(struct spi_device *spi)
92{
93 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
94 struct spi_mpc8xxx_cs *cs = spi->controller_state;
95 struct fsl_espi_reg *reg_base = mspi->reg_base;
96 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
97 __be32 __iomem *espi_mode = &reg_base->mode;
98 u32 tmp;
99 unsigned long flags;
100
101 /* Turn off IRQs locally to minimize time that SPI is disabled. */
102 local_irq_save(flags);
103
104 /* Turn off SPI unit prior changing mode */
105 tmp = mpc8xxx_spi_read_reg(espi_mode);
106 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
107 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
108 mpc8xxx_spi_write_reg(espi_mode, tmp);
109
110 local_irq_restore(flags);
111}
112
113static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
114{
115 u32 data;
116 u16 data_h;
117 u16 data_l;
118 const u32 *tx = mpc8xxx_spi->tx;
119
120 if (!tx)
121 return 0;
122
123 data = *tx++ << mpc8xxx_spi->tx_shift;
124 data_l = data & 0xffff;
125 data_h = (data >> 16) & 0xffff;
126 swab16s(&data_l);
127 swab16s(&data_h);
128 data = data_h | data_l;
129
130 mpc8xxx_spi->tx = tx;
131 return data;
132}
133
134static int fsl_espi_setup_transfer(struct spi_device *spi,
135 struct spi_transfer *t)
136{
137 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
138 int bits_per_word = 0;
139 u8 pm;
140 u32 hz = 0;
141 struct spi_mpc8xxx_cs *cs = spi->controller_state;
142
143 if (t) {
144 bits_per_word = t->bits_per_word;
145 hz = t->speed_hz;
146 }
147
148 /* spi_transfer level calls that work per-word */
149 if (!bits_per_word)
150 bits_per_word = spi->bits_per_word;
151
8b60d6c2
MH
152 if (!hz)
153 hz = spi->max_speed_hz;
154
155 cs->rx_shift = 0;
156 cs->tx_shift = 0;
157 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
158 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
159 if (bits_per_word <= 8) {
160 cs->rx_shift = 8 - bits_per_word;
51faed69 161 } else {
8b60d6c2
MH
162 cs->rx_shift = 16 - bits_per_word;
163 if (spi->mode & SPI_LSB_FIRST)
164 cs->get_tx = fsl_espi_tx_buf_lsb;
8b60d6c2
MH
165 }
166
167 mpc8xxx_spi->rx_shift = cs->rx_shift;
168 mpc8xxx_spi->tx_shift = cs->tx_shift;
169 mpc8xxx_spi->get_rx = cs->get_rx;
170 mpc8xxx_spi->get_tx = cs->get_tx;
171
172 bits_per_word = bits_per_word - 1;
173
174 /* mask out bits we are going to set */
175 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
176
177 cs->hw_mode |= CSMODE_LEN(bits_per_word);
178
179 if ((mpc8xxx_spi->spibrg / hz) > 64) {
180 cs->hw_mode |= CSMODE_DIV16;
35faa55c 181 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
8b60d6c2 182
87bf5ab8 183 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
8b60d6c2 184 "Will use %d Hz instead.\n", dev_name(&spi->dev),
87bf5ab8
SAS
185 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
186 if (pm > 33)
187 pm = 33;
8b60d6c2 188 } else {
35faa55c 189 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
8b60d6c2
MH
190 }
191 if (pm)
192 pm--;
87bf5ab8
SAS
193 if (pm < 2)
194 pm = 2;
8b60d6c2
MH
195
196 cs->hw_mode |= CSMODE_PM(pm);
197
198 fsl_espi_change_mode(spi);
199 return 0;
200}
201
202static int fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
203 unsigned int len)
204{
205 u32 word;
206 struct fsl_espi_reg *reg_base = mspi->reg_base;
207
208 mspi->count = len;
209
210 /* enable rx ints */
211 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
212
213 /* transmit word */
214 word = mspi->get_tx(mspi);
215 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
216
217 return 0;
218}
219
220static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
221{
222 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
223 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
224 unsigned int len = t->len;
8b60d6c2
MH
225 int ret;
226
8b60d6c2
MH
227 mpc8xxx_spi->len = t->len;
228 len = roundup(len, 4) / 4;
229
230 mpc8xxx_spi->tx = t->tx_buf;
231 mpc8xxx_spi->rx = t->rx_buf;
232
16735d02 233 reinit_completion(&mpc8xxx_spi->done);
8b60d6c2
MH
234
235 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
5cfa1e4e 236 if (t->len > SPCOM_TRANLEN_MAX) {
8b60d6c2
MH
237 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
238 " beyond the SPCOM[TRANLEN] field\n", t->len);
239 return -EINVAL;
240 }
241 mpc8xxx_spi_write_reg(&reg_base->command,
242 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
243
244 ret = fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
245 if (ret)
246 return ret;
247
aa70e567
NH
248 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
249 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
250 if (ret == 0)
251 dev_err(mpc8xxx_spi->dev,
252 "Transaction hanging up (left %d bytes)\n",
253 mpc8xxx_spi->count);
8b60d6c2
MH
254
255 /* disable rx ints */
256 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
257
258 return mpc8xxx_spi->count;
259}
260
0dd2c96f 261static inline void fsl_espi_addr2cmd(unsigned int addr, u8 *cmd)
8b60d6c2 262{
0dd2c96f 263 if (cmd) {
8b60d6c2
MH
264 cmd[1] = (u8)(addr >> 16);
265 cmd[2] = (u8)(addr >> 8);
266 cmd[3] = (u8)(addr >> 0);
267 }
268}
269
0dd2c96f 270static inline unsigned int fsl_espi_cmd2addr(u8 *cmd)
8b60d6c2 271{
0dd2c96f 272 if (cmd)
8b60d6c2
MH
273 return cmd[1] << 16 | cmd[2] << 8 | cmd[3] << 0;
274
275 return 0;
276}
277
278static void fsl_espi_do_trans(struct spi_message *m,
279 struct fsl_espi_transfer *tr)
280{
281 struct spi_device *spi = m->spi;
282 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
283 struct fsl_espi_transfer *espi_trans = tr;
284 struct spi_message message;
285 struct spi_transfer *t, *first, trans;
286 int status = 0;
287
288 spi_message_init(&message);
289 memset(&trans, 0, sizeof(trans));
290
291 first = list_first_entry(&m->transfers, struct spi_transfer,
292 transfer_list);
293 list_for_each_entry(t, &m->transfers, transfer_list) {
294 if ((first->bits_per_word != t->bits_per_word) ||
295 (first->speed_hz != t->speed_hz)) {
296 espi_trans->status = -EINVAL;
f6bd03a7
JN
297 dev_err(mspi->dev,
298 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
8b60d6c2
MH
299 return;
300 }
301
302 trans.speed_hz = t->speed_hz;
303 trans.bits_per_word = t->bits_per_word;
304 trans.delay_usecs = max(first->delay_usecs, t->delay_usecs);
305 }
306
307 trans.len = espi_trans->len;
308 trans.tx_buf = espi_trans->tx_buf;
309 trans.rx_buf = espi_trans->rx_buf;
310 spi_message_add_tail(&trans, &message);
311
312 list_for_each_entry(t, &message.transfers, transfer_list) {
313 if (t->bits_per_word || t->speed_hz) {
314 status = -EINVAL;
315
316 status = fsl_espi_setup_transfer(spi, t);
317 if (status < 0)
318 break;
319 }
320
321 if (t->len)
322 status = fsl_espi_bufs(spi, t);
323
324 if (status) {
325 status = -EMSGSIZE;
326 break;
327 }
328
329 if (t->delay_usecs)
330 udelay(t->delay_usecs);
331 }
332
333 espi_trans->status = status;
334 fsl_espi_setup_transfer(spi, NULL);
335}
336
337static void fsl_espi_cmd_trans(struct spi_message *m,
338 struct fsl_espi_transfer *trans, u8 *rx_buff)
339{
340 struct spi_transfer *t;
341 u8 *local_buf;
342 int i = 0;
343 struct fsl_espi_transfer *espi_trans = trans;
344
345 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
346 if (!local_buf) {
347 espi_trans->status = -ENOMEM;
348 return;
349 }
350
351 list_for_each_entry(t, &m->transfers, transfer_list) {
352 if (t->tx_buf) {
353 memcpy(local_buf + i, t->tx_buf, t->len);
354 i += t->len;
355 }
356 }
357
358 espi_trans->tx_buf = local_buf;
a2cb1be1 359 espi_trans->rx_buf = local_buf;
8b60d6c2
MH
360 fsl_espi_do_trans(m, espi_trans);
361
362 espi_trans->actual_length = espi_trans->len;
363 kfree(local_buf);
364}
365
366static void fsl_espi_rw_trans(struct spi_message *m,
367 struct fsl_espi_transfer *trans, u8 *rx_buff)
368{
369 struct fsl_espi_transfer *espi_trans = trans;
2000058e 370 unsigned int total_len = espi_trans->len;
8b60d6c2
MH
371 struct spi_transfer *t;
372 u8 *local_buf;
373 u8 *rx_buf = rx_buff;
374 unsigned int trans_len;
375 unsigned int addr;
2000058e
JR
376 unsigned int tx_only;
377 unsigned int rx_pos = 0;
378 unsigned int pos;
379 int i, loop;
8b60d6c2
MH
380
381 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
382 if (!local_buf) {
383 espi_trans->status = -ENOMEM;
384 return;
385 }
386
2000058e
JR
387 for (pos = 0, loop = 0; pos < total_len; pos += trans_len, loop++) {
388 trans_len = total_len - pos;
8b60d6c2
MH
389
390 i = 0;
2000058e 391 tx_only = 0;
8b60d6c2
MH
392 list_for_each_entry(t, &m->transfers, transfer_list) {
393 if (t->tx_buf) {
394 memcpy(local_buf + i, t->tx_buf, t->len);
395 i += t->len;
2000058e
JR
396 if (!t->rx_buf)
397 tx_only += t->len;
8b60d6c2
MH
398 }
399 }
400
2000058e
JR
401 /* Add additional TX bytes to compensate SPCOM_TRANLEN_MAX */
402 if (loop > 0)
403 trans_len += tx_only;
404
405 if (trans_len > SPCOM_TRANLEN_MAX)
406 trans_len = SPCOM_TRANLEN_MAX;
407
408 /* Update device offset */
0dd2c96f
MH
409 if (pos > 0) {
410 addr = fsl_espi_cmd2addr(local_buf);
2000058e 411 addr += rx_pos;
0dd2c96f
MH
412 fsl_espi_addr2cmd(addr, local_buf);
413 }
8b60d6c2 414
2000058e 415 espi_trans->len = trans_len;
8b60d6c2 416 espi_trans->tx_buf = local_buf;
a2cb1be1 417 espi_trans->rx_buf = local_buf;
8b60d6c2
MH
418 fsl_espi_do_trans(m, espi_trans);
419
2000058e
JR
420 /* If there is at least one RX byte then copy it to rx_buf */
421 if (tx_only < SPCOM_TRANLEN_MAX)
422 memcpy(rx_buf + rx_pos, espi_trans->rx_buf + tx_only,
423 trans_len - tx_only);
424
425 rx_pos += trans_len - tx_only;
8b60d6c2
MH
426
427 if (loop > 0)
2000058e 428 espi_trans->actual_length += espi_trans->len - tx_only;
8b60d6c2
MH
429 else
430 espi_trans->actual_length += espi_trans->len;
431 }
432
433 kfree(local_buf);
434}
435
c592becb
HK
436static int fsl_espi_do_one_msg(struct spi_master *master,
437 struct spi_message *m)
8b60d6c2
MH
438{
439 struct spi_transfer *t;
440 u8 *rx_buf = NULL;
441 unsigned int n_tx = 0;
442 unsigned int n_rx = 0;
2000058e 443 unsigned int xfer_len = 0;
8b60d6c2
MH
444 struct fsl_espi_transfer espi_trans;
445
446 list_for_each_entry(t, &m->transfers, transfer_list) {
447 if (t->tx_buf)
448 n_tx += t->len;
449 if (t->rx_buf) {
450 n_rx += t->len;
451 rx_buf = t->rx_buf;
452 }
2000058e
JR
453 if ((t->tx_buf) || (t->rx_buf))
454 xfer_len += t->len;
8b60d6c2
MH
455 }
456
457 espi_trans.n_tx = n_tx;
458 espi_trans.n_rx = n_rx;
2000058e 459 espi_trans.len = xfer_len;
8b60d6c2
MH
460 espi_trans.actual_length = 0;
461 espi_trans.status = 0;
462
463 if (!rx_buf)
464 fsl_espi_cmd_trans(m, &espi_trans, NULL);
465 else
466 fsl_espi_rw_trans(m, &espi_trans, rx_buf);
467
468 m->actual_length = espi_trans.actual_length;
469 m->status = espi_trans.status;
c592becb
HK
470 spi_finalize_current_message(master);
471 return 0;
8b60d6c2
MH
472}
473
474static int fsl_espi_setup(struct spi_device *spi)
475{
476 struct mpc8xxx_spi *mpc8xxx_spi;
477 struct fsl_espi_reg *reg_base;
478 int retval;
479 u32 hw_mode;
480 u32 loop_mode;
d9f26748 481 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
8b60d6c2
MH
482
483 if (!spi->max_speed_hz)
484 return -EINVAL;
485
486 if (!cs) {
d9f26748 487 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
8b60d6c2
MH
488 if (!cs)
489 return -ENOMEM;
d9f26748 490 spi_set_ctldata(spi, cs);
8b60d6c2
MH
491 }
492
493 mpc8xxx_spi = spi_master_get_devdata(spi->master);
494 reg_base = mpc8xxx_spi->reg_base;
495
e9abb4db
HK
496 pm_runtime_get_sync(mpc8xxx_spi->dev);
497
25985edc 498 hw_mode = cs->hw_mode; /* Save original settings */
8b60d6c2
MH
499 cs->hw_mode = mpc8xxx_spi_read_reg(
500 &reg_base->csmode[spi->chip_select]);
501 /* mask out bits we are going to set */
502 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
503 | CSMODE_REV);
504
505 if (spi->mode & SPI_CPHA)
506 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
507 if (spi->mode & SPI_CPOL)
508 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
509 if (!(spi->mode & SPI_LSB_FIRST))
510 cs->hw_mode |= CSMODE_REV;
511
512 /* Handle the loop mode */
513 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
514 loop_mode &= ~SPMODE_LOOP;
515 if (spi->mode & SPI_LOOP)
516 loop_mode |= SPMODE_LOOP;
517 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
518
519 retval = fsl_espi_setup_transfer(spi, NULL);
e9abb4db
HK
520
521 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
522 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
523
8b60d6c2
MH
524 if (retval < 0) {
525 cs->hw_mode = hw_mode; /* Restore settings */
526 return retval;
527 }
528 return 0;
529}
530
d9f26748
AL
531static void fsl_espi_cleanup(struct spi_device *spi)
532{
533 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
534
535 kfree(cs);
536 spi_set_ctldata(spi, NULL);
537}
538
8b60d6c2
MH
539void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
540{
541 struct fsl_espi_reg *reg_base = mspi->reg_base;
542
543 /* We need handle RX first */
544 if (events & SPIE_NE) {
e6289d63
MH
545 u32 rx_data, tmp;
546 u8 rx_data_8;
a12ddd60 547 int ret;
8b60d6c2
MH
548
549 /* Spin until RX is done */
a12ddd60
NH
550 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
551 ret = spin_event_timeout(
552 !(SPIE_RXCNT(events =
553 mpc8xxx_spi_read_reg(&reg_base->event)) <
554 min(4, mspi->len)),
555 10000, 0); /* 10 msec */
556 if (!ret)
557 dev_err(mspi->dev,
558 "tired waiting for SPIE_RXCNT\n");
8b60d6c2 559 }
8b60d6c2 560
e6289d63
MH
561 if (mspi->len >= 4) {
562 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
563 } else {
564 tmp = mspi->len;
565 rx_data = 0;
566 while (tmp--) {
567 rx_data_8 = in_8((u8 *)&reg_base->receive);
568 rx_data |= (rx_data_8 << (tmp * 8));
569 }
570
571 rx_data <<= (4 - mspi->len) * 8;
572 }
573
574 mspi->len -= 4;
8b60d6c2
MH
575
576 if (mspi->rx)
577 mspi->get_rx(rx_data, mspi);
578 }
579
580 if (!(events & SPIE_NF)) {
581 int ret;
582
583 /* spin until TX is done */
584 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
7a0a1759 585 &reg_base->event)) & SPIE_NF), 1000, 0);
8b60d6c2
MH
586 if (!ret) {
587 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
7a0a1759
JW
588
589 /* Clear the SPIE bits */
590 mpc8xxx_spi_write_reg(&reg_base->event, events);
591 complete(&mspi->done);
8b60d6c2
MH
592 return;
593 }
594 }
595
596 /* Clear the events */
597 mpc8xxx_spi_write_reg(&reg_base->event, events);
598
599 mspi->count -= 1;
600 if (mspi->count) {
601 u32 word = mspi->get_tx(mspi);
602
603 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
604 } else {
605 complete(&mspi->done);
606 }
607}
608
609static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
610{
611 struct mpc8xxx_spi *mspi = context_data;
612 struct fsl_espi_reg *reg_base = mspi->reg_base;
613 irqreturn_t ret = IRQ_NONE;
614 u32 events;
615
616 /* Get interrupt events(tx/rx) */
617 events = mpc8xxx_spi_read_reg(&reg_base->event);
618 if (events)
619 ret = IRQ_HANDLED;
620
621 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
622
623 fsl_espi_cpu_irq(mspi, events);
624
625 return ret;
626}
627
e9abb4db
HK
628#ifdef CONFIG_PM
629static int fsl_espi_runtime_suspend(struct device *dev)
75506d0e 630{
e9abb4db
HK
631 struct spi_master *master = dev_get_drvdata(dev);
632 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
633 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
75506d0e
HK
634 u32 regval;
635
75506d0e
HK
636 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
637 regval &= ~SPMODE_ENABLE;
638 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
639
640 return 0;
641}
642
e9abb4db 643static int fsl_espi_runtime_resume(struct device *dev)
75506d0e 644{
e9abb4db
HK
645 struct spi_master *master = dev_get_drvdata(dev);
646 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
647 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
75506d0e
HK
648 u32 regval;
649
75506d0e
HK
650 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
651 regval |= SPMODE_ENABLE;
652 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
653
654 return 0;
655}
e9abb4db 656#endif
75506d0e 657
b541eef1
MS
658static size_t fsl_espi_max_transfer_size(struct spi_device *spi)
659{
660 return SPCOM_TRANLEN_MAX;
661}
662
fd4a319b 663static struct spi_master * fsl_espi_probe(struct device *dev,
8b60d6c2
MH
664 struct resource *mem, unsigned int irq)
665{
8074cf06 666 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
8b60d6c2
MH
667 struct spi_master *master;
668 struct mpc8xxx_spi *mpc8xxx_spi;
669 struct fsl_espi_reg *reg_base;
d0fb47a5
JW
670 struct device_node *nc;
671 const __be32 *prop;
672 u32 regval, csmode;
673 int i, len, ret = 0;
8b60d6c2
MH
674
675 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
676 if (!master) {
677 ret = -ENOMEM;
678 goto err;
679 }
680
681 dev_set_drvdata(dev, master);
682
c592becb 683 mpc8xxx_spi_probe(dev, mem, irq);
8b60d6c2 684
24778be2 685 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
8b60d6c2 686 master->setup = fsl_espi_setup;
d9f26748 687 master->cleanup = fsl_espi_cleanup;
c592becb 688 master->transfer_one_message = fsl_espi_do_one_msg;
e9abb4db 689 master->auto_runtime_pm = true;
b541eef1 690 master->max_transfer_size = fsl_espi_max_transfer_size;
8b60d6c2
MH
691
692 mpc8xxx_spi = spi_master_get_devdata(master);
8b60d6c2 693
4178b6b1 694 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
37c5db79
AL
695 if (IS_ERR(mpc8xxx_spi->reg_base)) {
696 ret = PTR_ERR(mpc8xxx_spi->reg_base);
8b60d6c2
MH
697 goto err_probe;
698 }
699
700 reg_base = mpc8xxx_spi->reg_base;
701
702 /* Register for SPI Interrupt */
4178b6b1 703 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
8b60d6c2
MH
704 0, "fsl_espi", mpc8xxx_spi);
705 if (ret)
4178b6b1 706 goto err_probe;
8b60d6c2
MH
707
708 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
709 mpc8xxx_spi->rx_shift = 16;
710 mpc8xxx_spi->tx_shift = 24;
711 }
712
713 /* SPI controller initializations */
714 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
715 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
716 mpc8xxx_spi_write_reg(&reg_base->command, 0);
717 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
718
719 /* Init eSPI CS mode register */
d0fb47a5
JW
720 for_each_available_child_of_node(master->dev.of_node, nc) {
721 /* get chip select */
722 prop = of_get_property(nc, "reg", &len);
723 if (!prop || len < sizeof(*prop))
724 continue;
725 i = be32_to_cpup(prop);
726 if (i < 0 || i >= pdata->max_chipselect)
727 continue;
728
729 csmode = CSMODE_INIT_VAL;
730 /* check if CSBEF is set in device tree */
731 prop = of_get_property(nc, "fsl,csbef", &len);
732 if (prop && len >= sizeof(*prop)) {
733 csmode &= ~(CSMODE_BEF(0xf));
734 csmode |= CSMODE_BEF(be32_to_cpup(prop));
735 }
736 /* check if CSAFT is set in device tree */
737 prop = of_get_property(nc, "fsl,csaft", &len);
738 if (prop && len >= sizeof(*prop)) {
739 csmode &= ~(CSMODE_AFT(0xf));
740 csmode |= CSMODE_AFT(be32_to_cpup(prop));
741 }
742 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
743
744 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
745 }
8b60d6c2
MH
746
747 /* Enable SPI interface */
748 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
749
750 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
751
e9abb4db
HK
752 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
753 pm_runtime_use_autosuspend(dev);
754 pm_runtime_set_active(dev);
755 pm_runtime_enable(dev);
756 pm_runtime_get_sync(dev);
757
4178b6b1 758 ret = devm_spi_register_master(dev, master);
8b60d6c2 759 if (ret < 0)
e9abb4db 760 goto err_pm;
8b60d6c2
MH
761
762 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
763
e9abb4db
HK
764 pm_runtime_mark_last_busy(dev);
765 pm_runtime_put_autosuspend(dev);
766
8b60d6c2
MH
767 return master;
768
e9abb4db
HK
769err_pm:
770 pm_runtime_put_noidle(dev);
771 pm_runtime_disable(dev);
772 pm_runtime_set_suspended(dev);
8b60d6c2
MH
773err_probe:
774 spi_master_put(master);
775err:
776 return ERR_PTR(ret);
777}
778
779static int of_fsl_espi_get_chipselects(struct device *dev)
780{
781 struct device_node *np = dev->of_node;
8074cf06 782 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
8b60d6c2
MH
783 const u32 *prop;
784 int len;
785
786 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
787 if (!prop || len < sizeof(*prop)) {
788 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
789 return -EINVAL;
790 }
791
792 pdata->max_chipselect = *prop;
793 pdata->cs_control = NULL;
794
795 return 0;
796}
797
fd4a319b 798static int of_fsl_espi_probe(struct platform_device *ofdev)
8b60d6c2
MH
799{
800 struct device *dev = &ofdev->dev;
801 struct device_node *np = ofdev->dev.of_node;
802 struct spi_master *master;
803 struct resource mem;
f7578496 804 unsigned int irq;
8b60d6c2
MH
805 int ret = -ENOMEM;
806
18d306d1 807 ret = of_mpc8xxx_spi_probe(ofdev);
8b60d6c2
MH
808 if (ret)
809 return ret;
810
811 ret = of_fsl_espi_get_chipselects(dev);
812 if (ret)
813 goto err;
814
815 ret = of_address_to_resource(np, 0, &mem);
816 if (ret)
817 goto err;
818
f7578496 819 irq = irq_of_parse_and_map(np, 0);
7227cd18 820 if (!irq) {
8b60d6c2
MH
821 ret = -EINVAL;
822 goto err;
823 }
824
f7578496 825 master = fsl_espi_probe(dev, &mem, irq);
8b60d6c2
MH
826 if (IS_ERR(master)) {
827 ret = PTR_ERR(master);
828 goto err;
829 }
830
831 return 0;
832
833err:
834 return ret;
835}
836
e9abb4db
HK
837static int of_fsl_espi_remove(struct platform_device *dev)
838{
839 pm_runtime_disable(&dev->dev);
840
841 return 0;
842}
843
714bb654
HZ
844#ifdef CONFIG_PM_SLEEP
845static int of_fsl_espi_suspend(struct device *dev)
846{
847 struct spi_master *master = dev_get_drvdata(dev);
714bb654
HZ
848 int ret;
849
714bb654
HZ
850 ret = spi_master_suspend(master);
851 if (ret) {
852 dev_warn(dev, "cannot suspend master\n");
853 return ret;
854 }
855
e9abb4db
HK
856 ret = pm_runtime_force_suspend(dev);
857 if (ret < 0)
858 return ret;
859
860 return 0;
714bb654
HZ
861}
862
863static int of_fsl_espi_resume(struct device *dev)
864{
865 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
866 struct spi_master *master = dev_get_drvdata(dev);
867 struct mpc8xxx_spi *mpc8xxx_spi;
868 struct fsl_espi_reg *reg_base;
869 u32 regval;
e9abb4db 870 int i, ret;
714bb654
HZ
871
872 mpc8xxx_spi = spi_master_get_devdata(master);
873 reg_base = mpc8xxx_spi->reg_base;
874
875 /* SPI controller initializations */
876 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
877 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
878 mpc8xxx_spi_write_reg(&reg_base->command, 0);
879 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
880
881 /* Init eSPI CS mode register */
882 for (i = 0; i < pdata->max_chipselect; i++)
883 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
884
885 /* Enable SPI interface */
886 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
887
888 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
889
e9abb4db
HK
890 ret = pm_runtime_force_resume(dev);
891 if (ret < 0)
892 return ret;
893
714bb654
HZ
894 return spi_master_resume(master);
895}
896#endif /* CONFIG_PM_SLEEP */
897
898static const struct dev_pm_ops espi_pm = {
e9abb4db
HK
899 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
900 fsl_espi_runtime_resume, NULL)
714bb654
HZ
901 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
902};
903
8b60d6c2
MH
904static const struct of_device_id of_fsl_espi_match[] = {
905 { .compatible = "fsl,mpc8536-espi" },
906 {}
907};
908MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
909
18d306d1 910static struct platform_driver fsl_espi_driver = {
8b60d6c2
MH
911 .driver = {
912 .name = "fsl_espi",
8b60d6c2 913 .of_match_table = of_fsl_espi_match,
714bb654 914 .pm = &espi_pm,
8b60d6c2
MH
915 },
916 .probe = of_fsl_espi_probe,
e9abb4db 917 .remove = of_fsl_espi_remove,
8b60d6c2 918};
940ab889 919module_platform_driver(fsl_espi_driver);
8b60d6c2
MH
920
921MODULE_AUTHOR("Mingkai Hu");
922MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
923MODULE_LICENSE("GPL");
This page took 0.329858 seconds and 5 git commands to generate.