Merge tag 'pci-v3.15-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaa...
[deliverable/linux.git] / drivers / spi / spi-fsl-spi.c
CommitLineData
ccf06998 1/*
b36ece83 2 * Freescale SPI controller driver.
ccf06998
KG
3 *
4 * Maintainer: Kumar Gala
5 *
6 * Copyright (C) 2006 Polycom, Inc.
b36ece83 7 * Copyright 2010 Freescale Semiconductor, Inc.
ccf06998 8 *
4c1fba44
AV
9 * CPM SPI and QE buffer descriptors mode support:
10 * Copyright (c) 2009 MontaVista Software, Inc.
11 * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
12 *
447b0c7b
AL
13 * GRLIB support:
14 * Copyright (c) 2012 Aeroflex Gaisler AB.
15 * Author: Andreas Larsson <andreas@gaisler.com>
16 *
ccf06998
KG
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2 of the License, or (at your
20 * option) any later version.
21 */
22#include <linux/module.h>
ccf06998
KG
23#include <linux/types.h>
24#include <linux/kernel.h>
ccf06998
KG
25#include <linux/interrupt.h>
26#include <linux/delay.h>
27#include <linux/irq.h>
ccf06998
KG
28#include <linux/spi/spi.h>
29#include <linux/spi/spi_bitbang.h>
30#include <linux/platform_device.h>
31#include <linux/fsl_devices.h>
4c1fba44
AV
32#include <linux/dma-mapping.h>
33#include <linux/mm.h>
34#include <linux/mutex.h>
35b4b3c0
AV
35#include <linux/of.h>
36#include <linux/of_platform.h>
e8beacbb
AL
37#include <linux/of_address.h>
38#include <linux/of_irq.h>
35b4b3c0
AV
39#include <linux/gpio.h>
40#include <linux/of_gpio.h>
ccf06998 41
ca632f55 42#include "spi-fsl-lib.h"
e8beacbb
AL
43#include "spi-fsl-cpm.h"
44#include "spi-fsl-spi.h"
ccf06998 45
c3f3e771 46#define TYPE_FSL 0
447b0c7b 47#define TYPE_GRLIB 1
c3f3e771
AL
48
49struct fsl_spi_match_data {
50 int type;
51};
52
53static struct fsl_spi_match_data of_fsl_spi_fsl_config = {
54 .type = TYPE_FSL,
55};
56
447b0c7b
AL
57static struct fsl_spi_match_data of_fsl_spi_grlib_config = {
58 .type = TYPE_GRLIB,
59};
60
c3f3e771
AL
61static struct of_device_id of_fsl_spi_match[] = {
62 {
63 .compatible = "fsl,spi",
64 .data = &of_fsl_spi_fsl_config,
65 },
447b0c7b
AL
66 {
67 .compatible = "aeroflexgaisler,spictrl",
68 .data = &of_fsl_spi_grlib_config,
69 },
c3f3e771
AL
70 {}
71};
72MODULE_DEVICE_TABLE(of, of_fsl_spi_match);
73
74static int fsl_spi_get_type(struct device *dev)
75{
76 const struct of_device_id *match;
77
78 if (dev->of_node) {
79 match = of_match_node(of_fsl_spi_match, dev->of_node);
80 if (match && match->data)
81 return ((struct fsl_spi_match_data *)match->data)->type;
82 }
83 return TYPE_FSL;
84}
85
b36ece83 86static void fsl_spi_change_mode(struct spi_device *spi)
a35c1710
AV
87{
88 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
89 struct spi_mpc8xxx_cs *cs = spi->controller_state;
b36ece83
MH
90 struct fsl_spi_reg *reg_base = mspi->reg_base;
91 __be32 __iomem *mode = &reg_base->mode;
a35c1710
AV
92 unsigned long flags;
93
94 if (cs->hw_mode == mpc8xxx_spi_read_reg(mode))
95 return;
96
97 /* Turn off IRQs locally to minimize time that SPI is disabled. */
98 local_irq_save(flags);
99
100 /* Turn off SPI unit prior changing mode */
101 mpc8xxx_spi_write_reg(mode, cs->hw_mode & ~SPMODE_ENABLE);
a35c1710 102
4c1fba44
AV
103 /* When in CPM mode, we need to reinit tx and rx. */
104 if (mspi->flags & SPI_CPM_MODE) {
e8beacbb 105 fsl_spi_cpm_reinit_txrx(mspi);
4c1fba44 106 }
f9218c2a 107 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
a35c1710
AV
108 local_irq_restore(flags);
109}
110
b36ece83 111static void fsl_spi_chipselect(struct spi_device *spi, int value)
ccf06998 112{
575c5807 113 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
5039a869 114 struct fsl_spi_platform_data *pdata;
364fdbc0 115 bool pol = spi->mode & SPI_CS_HIGH;
575c5807 116 struct spi_mpc8xxx_cs *cs = spi->controller_state;
ccf06998 117
5039a869
KE
118 pdata = spi->dev.parent->parent->platform_data;
119
ccf06998 120 if (value == BITBANG_CS_INACTIVE) {
364fdbc0
AV
121 if (pdata->cs_control)
122 pdata->cs_control(spi, !pol);
ccf06998
KG
123 }
124
125 if (value == BITBANG_CS_ACTIVE) {
575c5807
AV
126 mpc8xxx_spi->rx_shift = cs->rx_shift;
127 mpc8xxx_spi->tx_shift = cs->tx_shift;
128 mpc8xxx_spi->get_rx = cs->get_rx;
129 mpc8xxx_spi->get_tx = cs->get_tx;
c9bfcb31 130
b36ece83 131 fsl_spi_change_mode(spi);
a35c1710 132
364fdbc0
AV
133 if (pdata->cs_control)
134 pdata->cs_control(spi, pol);
ccf06998
KG
135 }
136}
137
b48c4e3c
AL
138static void fsl_spi_qe_cpu_set_shifts(u32 *rx_shift, u32 *tx_shift,
139 int bits_per_word, int msb_first)
140{
141 *rx_shift = 0;
142 *tx_shift = 0;
143 if (msb_first) {
144 if (bits_per_word <= 8) {
145 *rx_shift = 16;
146 *tx_shift = 24;
147 } else if (bits_per_word <= 16) {
148 *rx_shift = 16;
149 *tx_shift = 16;
150 }
151 } else {
152 if (bits_per_word <= 8)
153 *rx_shift = 8;
154 }
155}
156
447b0c7b
AL
157static void fsl_spi_grlib_set_shifts(u32 *rx_shift, u32 *tx_shift,
158 int bits_per_word, int msb_first)
159{
160 *rx_shift = 0;
161 *tx_shift = 0;
162 if (bits_per_word <= 16) {
163 if (msb_first) {
164 *rx_shift = 16; /* LSB in bit 16 */
165 *tx_shift = 32 - bits_per_word; /* MSB in bit 31 */
166 } else {
167 *rx_shift = 16 - bits_per_word; /* MSB in bit 15 */
168 }
169 }
170}
171
b36ece83
MH
172static int mspi_apply_cpu_mode_quirks(struct spi_mpc8xxx_cs *cs,
173 struct spi_device *spi,
174 struct mpc8xxx_spi *mpc8xxx_spi,
175 int bits_per_word)
ccf06998 176{
c9bfcb31
JT
177 cs->rx_shift = 0;
178 cs->tx_shift = 0;
ccf06998 179 if (bits_per_word <= 8) {
575c5807
AV
180 cs->get_rx = mpc8xxx_spi_rx_buf_u8;
181 cs->get_tx = mpc8xxx_spi_tx_buf_u8;
ccf06998 182 } else if (bits_per_word <= 16) {
575c5807
AV
183 cs->get_rx = mpc8xxx_spi_rx_buf_u16;
184 cs->get_tx = mpc8xxx_spi_tx_buf_u16;
ccf06998 185 } else if (bits_per_word <= 32) {
575c5807
AV
186 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
187 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
ccf06998
KG
188 } else
189 return -EINVAL;
190
b48c4e3c
AL
191 if (mpc8xxx_spi->set_shifts)
192 mpc8xxx_spi->set_shifts(&cs->rx_shift, &cs->tx_shift,
193 bits_per_word,
194 !(spi->mode & SPI_LSB_FIRST));
195
575c5807
AV
196 mpc8xxx_spi->rx_shift = cs->rx_shift;
197 mpc8xxx_spi->tx_shift = cs->tx_shift;
198 mpc8xxx_spi->get_rx = cs->get_rx;
199 mpc8xxx_spi->get_tx = cs->get_tx;
ccf06998 200
0398fb70
JT
201 return bits_per_word;
202}
203
b36ece83
MH
204static int mspi_apply_qe_mode_quirks(struct spi_mpc8xxx_cs *cs,
205 struct spi_device *spi,
206 int bits_per_word)
0398fb70
JT
207{
208 /* QE uses Little Endian for words > 8
209 * so transform all words > 8 into 8 bits
210 * Unfortnatly that doesn't work for LSB so
211 * reject these for now */
212 /* Note: 32 bits word, LSB works iff
213 * tfcr/rfcr is set to CPMFCR_GBL */
214 if (spi->mode & SPI_LSB_FIRST &&
215 bits_per_word > 8)
216 return -EINVAL;
217 if (bits_per_word > 8)
218 return 8; /* pretend its 8 bits */
219 return bits_per_word;
220}
221
b36ece83
MH
222static int fsl_spi_setup_transfer(struct spi_device *spi,
223 struct spi_transfer *t)
0398fb70
JT
224{
225 struct mpc8xxx_spi *mpc8xxx_spi;
b36ece83 226 int bits_per_word = 0;
0398fb70 227 u8 pm;
b36ece83 228 u32 hz = 0;
0398fb70
JT
229 struct spi_mpc8xxx_cs *cs = spi->controller_state;
230
231 mpc8xxx_spi = spi_master_get_devdata(spi->master);
232
233 if (t) {
234 bits_per_word = t->bits_per_word;
235 hz = t->speed_hz;
0398fb70
JT
236 }
237
238 /* spi_transfer level calls that work per-word */
239 if (!bits_per_word)
240 bits_per_word = spi->bits_per_word;
241
0398fb70
JT
242 if (!hz)
243 hz = spi->max_speed_hz;
244
245 if (!(mpc8xxx_spi->flags & SPI_CPM_MODE))
246 bits_per_word = mspi_apply_cpu_mode_quirks(cs, spi,
247 mpc8xxx_spi,
248 bits_per_word);
249 else if (mpc8xxx_spi->flags & SPI_QE)
250 bits_per_word = mspi_apply_qe_mode_quirks(cs, spi,
251 bits_per_word);
252
253 if (bits_per_word < 0)
254 return bits_per_word;
255
ccf06998
KG
256 if (bits_per_word == 32)
257 bits_per_word = 0;
258 else
259 bits_per_word = bits_per_word - 1;
260
32421daa 261 /* mask out bits we are going to set */
c9bfcb31
JT
262 cs->hw_mode &= ~(SPMODE_LEN(0xF) | SPMODE_DIV16
263 | SPMODE_PM(0xF));
264
265 cs->hw_mode |= SPMODE_LEN(bits_per_word);
266
575c5807 267 if ((mpc8xxx_spi->spibrg / hz) > 64) {
53604dbe 268 cs->hw_mode |= SPMODE_DIV16;
4f4517c4 269 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 64) + 1;
fd8a11e1
AV
270
271 WARN_ONCE(pm > 16, "%s: Requested speed is too low: %d Hz. "
272 "Will use %d Hz instead.\n", dev_name(&spi->dev),
575c5807 273 hz, mpc8xxx_spi->spibrg / 1024);
fd8a11e1 274 if (pm > 16)
53604dbe 275 pm = 16;
b36ece83 276 } else {
4f4517c4 277 pm = (mpc8xxx_spi->spibrg - 1) / (hz * 4) + 1;
b36ece83 278 }
a61f5345
CG
279 if (pm)
280 pm--;
281
282 cs->hw_mode |= SPMODE_PM(pm);
a35c1710 283
b36ece83 284 fsl_spi_change_mode(spi);
c9bfcb31
JT
285 return 0;
286}
ccf06998 287
b36ece83 288static int fsl_spi_cpu_bufs(struct mpc8xxx_spi *mspi,
4c1fba44
AV
289 struct spi_transfer *t, unsigned int len)
290{
291 u32 word;
b36ece83 292 struct fsl_spi_reg *reg_base = mspi->reg_base;
4c1fba44
AV
293
294 mspi->count = len;
295
296 /* enable rx ints */
b36ece83 297 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
4c1fba44
AV
298
299 /* transmit word */
300 word = mspi->get_tx(mspi);
b36ece83 301 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
4c1fba44
AV
302
303 return 0;
304}
305
b36ece83 306static int fsl_spi_bufs(struct spi_device *spi, struct spi_transfer *t,
4c1fba44
AV
307 bool is_dma_mapped)
308{
309 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
b36ece83 310 struct fsl_spi_reg *reg_base;
4c1fba44
AV
311 unsigned int len = t->len;
312 u8 bits_per_word;
313 int ret;
c9bfcb31 314
b36ece83 315 reg_base = mpc8xxx_spi->reg_base;
c9bfcb31
JT
316 bits_per_word = spi->bits_per_word;
317 if (t->bits_per_word)
318 bits_per_word = t->bits_per_word;
4c1fba44 319
aa77d96b
PK
320 if (bits_per_word > 8) {
321 /* invalid length? */
322 if (len & 1)
323 return -EINVAL;
c9bfcb31 324 len /= 2;
aa77d96b
PK
325 }
326 if (bits_per_word > 16) {
327 /* invalid length? */
328 if (len & 1)
329 return -EINVAL;
c9bfcb31 330 len /= 2;
aa77d96b 331 }
aa77d96b 332
4c1fba44
AV
333 mpc8xxx_spi->tx = t->tx_buf;
334 mpc8xxx_spi->rx = t->rx_buf;
c9bfcb31 335
16735d02 336 reinit_completion(&mpc8xxx_spi->done);
c9bfcb31 337
4c1fba44 338 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
b36ece83 339 ret = fsl_spi_cpm_bufs(mpc8xxx_spi, t, is_dma_mapped);
4c1fba44 340 else
b36ece83 341 ret = fsl_spi_cpu_bufs(mpc8xxx_spi, t, len);
4c1fba44
AV
342 if (ret)
343 return ret;
c9bfcb31 344
575c5807 345 wait_for_completion(&mpc8xxx_spi->done);
c9bfcb31
JT
346
347 /* disable rx ints */
b36ece83 348 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
c9bfcb31 349
4c1fba44 350 if (mpc8xxx_spi->flags & SPI_CPM_MODE)
b36ece83 351 fsl_spi_cpm_bufs_complete(mpc8xxx_spi);
4c1fba44 352
575c5807 353 return mpc8xxx_spi->count;
c9bfcb31
JT
354}
355
b36ece83 356static void fsl_spi_do_one_msg(struct spi_message *m)
c9bfcb31 357{
b9b9af11 358 struct spi_device *spi = m->spi;
4302a596 359 struct spi_transfer *t, *first;
b9b9af11
AV
360 unsigned int cs_change;
361 const int nsecs = 50;
362 int status;
363
4302a596
SR
364 /* Don't allow changes if CS is active */
365 first = list_first_entry(&m->transfers, struct spi_transfer,
366 transfer_list);
b9b9af11 367 list_for_each_entry(t, &m->transfers, transfer_list) {
4302a596
SR
368 if ((first->bits_per_word != t->bits_per_word) ||
369 (first->speed_hz != t->speed_hz)) {
b9b9af11 370 status = -EINVAL;
4302a596
SR
371 dev_err(&spi->dev,
372 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
373 return;
374 }
375 }
b9b9af11 376
4302a596
SR
377 cs_change = 1;
378 status = -EINVAL;
379 list_for_each_entry(t, &m->transfers, transfer_list) {
380 if (t->bits_per_word || t->speed_hz) {
b9b9af11 381 if (cs_change)
b36ece83 382 status = fsl_spi_setup_transfer(spi, t);
b9b9af11 383 if (status < 0)
c9bfcb31 384 break;
b9b9af11 385 }
c9bfcb31 386
b9b9af11 387 if (cs_change) {
b36ece83 388 fsl_spi_chipselect(spi, BITBANG_CS_ACTIVE);
b9b9af11
AV
389 ndelay(nsecs);
390 }
391 cs_change = t->cs_change;
392 if (t->len)
b36ece83 393 status = fsl_spi_bufs(spi, t, m->is_dma_mapped);
b9b9af11
AV
394 if (status) {
395 status = -EMSGSIZE;
396 break;
c9bfcb31 397 }
b9b9af11 398 m->actual_length += t->len;
c9bfcb31 399
b9b9af11
AV
400 if (t->delay_usecs)
401 udelay(t->delay_usecs);
c9bfcb31 402
b9b9af11 403 if (cs_change) {
c9bfcb31 404 ndelay(nsecs);
b36ece83 405 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
b9b9af11 406 ndelay(nsecs);
c9bfcb31 407 }
b9b9af11
AV
408 }
409
410 m->status = status;
411 m->complete(m->context);
412
413 if (status || !cs_change) {
414 ndelay(nsecs);
b36ece83 415 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
b9b9af11
AV
416 }
417
b36ece83 418 fsl_spi_setup_transfer(spi, NULL);
ccf06998
KG
419}
420
b36ece83 421static int fsl_spi_setup(struct spi_device *spi)
ccf06998 422{
575c5807 423 struct mpc8xxx_spi *mpc8xxx_spi;
b36ece83 424 struct fsl_spi_reg *reg_base;
ccf06998 425 int retval;
c9bfcb31 426 u32 hw_mode;
575c5807 427 struct spi_mpc8xxx_cs *cs = spi->controller_state;
ccf06998
KG
428
429 if (!spi->max_speed_hz)
430 return -EINVAL;
431
c9bfcb31
JT
432 if (!cs) {
433 cs = kzalloc(sizeof *cs, GFP_KERNEL);
434 if (!cs)
435 return -ENOMEM;
436 spi->controller_state = cs;
437 }
575c5807 438 mpc8xxx_spi = spi_master_get_devdata(spi->master);
ccf06998 439
b36ece83
MH
440 reg_base = mpc8xxx_spi->reg_base;
441
88393161 442 hw_mode = cs->hw_mode; /* Save original settings */
b36ece83 443 cs->hw_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
c9bfcb31
JT
444 /* mask out bits we are going to set */
445 cs->hw_mode &= ~(SPMODE_CP_BEGIN_EDGECLK | SPMODE_CI_INACTIVEHIGH
446 | SPMODE_REV | SPMODE_LOOP);
447
448 if (spi->mode & SPI_CPHA)
449 cs->hw_mode |= SPMODE_CP_BEGIN_EDGECLK;
450 if (spi->mode & SPI_CPOL)
451 cs->hw_mode |= SPMODE_CI_INACTIVEHIGH;
452 if (!(spi->mode & SPI_LSB_FIRST))
453 cs->hw_mode |= SPMODE_REV;
454 if (spi->mode & SPI_LOOP)
455 cs->hw_mode |= SPMODE_LOOP;
456
b36ece83 457 retval = fsl_spi_setup_transfer(spi, NULL);
c9bfcb31
JT
458 if (retval < 0) {
459 cs->hw_mode = hw_mode; /* Restore settings */
ccf06998 460 return retval;
c9bfcb31 461 }
f482cd0f 462
76a7498f
AL
463 if (mpc8xxx_spi->type == TYPE_GRLIB) {
464 if (gpio_is_valid(spi->cs_gpio)) {
465 int desel;
466
467 retval = gpio_request(spi->cs_gpio,
468 dev_name(&spi->dev));
469 if (retval)
470 return retval;
471
472 desel = !(spi->mode & SPI_CS_HIGH);
473 retval = gpio_direction_output(spi->cs_gpio, desel);
474 if (retval) {
475 gpio_free(spi->cs_gpio);
476 return retval;
477 }
478 } else if (spi->cs_gpio != -ENOENT) {
479 if (spi->cs_gpio < 0)
480 return spi->cs_gpio;
481 return -EINVAL;
482 }
483 /* When spi->cs_gpio == -ENOENT, a hole in the phandle list
484 * indicates to use native chipselect if present, or allow for
485 * an always selected chip
486 */
487 }
488
f482cd0f
AL
489 /* Initialize chipselect - might be active for SPI_CS_HIGH mode */
490 fsl_spi_chipselect(spi, BITBANG_CS_INACTIVE);
491
ccf06998
KG
492 return 0;
493}
494
76a7498f
AL
495static void fsl_spi_cleanup(struct spi_device *spi)
496{
497 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
498
499 if (mpc8xxx_spi->type == TYPE_GRLIB && gpio_is_valid(spi->cs_gpio))
500 gpio_free(spi->cs_gpio);
501}
502
b36ece83 503static void fsl_spi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
4c1fba44 504{
b36ece83
MH
505 struct fsl_spi_reg *reg_base = mspi->reg_base;
506
4c1fba44
AV
507 /* We need handle RX first */
508 if (events & SPIE_NE) {
b36ece83 509 u32 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
4c1fba44
AV
510
511 if (mspi->rx)
512 mspi->get_rx(rx_data, mspi);
ccf06998
KG
513 }
514
4c1fba44 515 if ((events & SPIE_NF) == 0)
ccf06998 516 /* spin until TX is done */
4c1fba44 517 while (((events =
b36ece83 518 mpc8xxx_spi_read_reg(&reg_base->event)) &
ccf06998 519 SPIE_NF) == 0)
9effb959 520 cpu_relax();
ccf06998 521
4c1fba44 522 /* Clear the events */
b36ece83 523 mpc8xxx_spi_write_reg(&reg_base->event, events);
4c1fba44
AV
524
525 mspi->count -= 1;
526 if (mspi->count) {
527 u32 word = mspi->get_tx(mspi);
528
b36ece83 529 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
ccf06998 530 } else {
4c1fba44 531 complete(&mspi->done);
ccf06998 532 }
4c1fba44 533}
ccf06998 534
b36ece83 535static irqreturn_t fsl_spi_irq(s32 irq, void *context_data)
4c1fba44
AV
536{
537 struct mpc8xxx_spi *mspi = context_data;
538 irqreturn_t ret = IRQ_NONE;
539 u32 events;
b36ece83 540 struct fsl_spi_reg *reg_base = mspi->reg_base;
4c1fba44
AV
541
542 /* Get interrupt events(tx/rx) */
b36ece83 543 events = mpc8xxx_spi_read_reg(&reg_base->event);
4c1fba44
AV
544 if (events)
545 ret = IRQ_HANDLED;
546
547 dev_dbg(mspi->dev, "%s: events %x\n", __func__, events);
548
549 if (mspi->flags & SPI_CPM_MODE)
b36ece83 550 fsl_spi_cpm_irq(mspi, events);
4c1fba44 551 else
b36ece83 552 fsl_spi_cpu_irq(mspi, events);
ccf06998
KG
553
554 return ret;
555}
4c1fba44 556
b36ece83 557static void fsl_spi_remove(struct mpc8xxx_spi *mspi)
87ec0e98 558{
b36ece83
MH
559 iounmap(mspi->reg_base);
560 fsl_spi_cpm_free(mspi);
87ec0e98
AV
561}
562
447b0c7b
AL
563static void fsl_spi_grlib_cs_control(struct spi_device *spi, bool on)
564{
565 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
566 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
567 u32 slvsel;
568 u16 cs = spi->chip_select;
569
76a7498f
AL
570 if (gpio_is_valid(spi->cs_gpio)) {
571 gpio_set_value(spi->cs_gpio, on);
572 } else if (cs < mpc8xxx_spi->native_chipselects) {
573 slvsel = mpc8xxx_spi_read_reg(&reg_base->slvsel);
574 slvsel = on ? (slvsel | (1 << cs)) : (slvsel & ~(1 << cs));
575 mpc8xxx_spi_write_reg(&reg_base->slvsel, slvsel);
576 }
447b0c7b
AL
577}
578
579static void fsl_spi_grlib_probe(struct device *dev)
580{
8074cf06 581 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
447b0c7b
AL
582 struct spi_master *master = dev_get_drvdata(dev);
583 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
584 struct fsl_spi_reg *reg_base = mpc8xxx_spi->reg_base;
585 int mbits;
586 u32 capabilities;
587
588 capabilities = mpc8xxx_spi_read_reg(&reg_base->cap);
589
590 mpc8xxx_spi->set_shifts = fsl_spi_grlib_set_shifts;
591 mbits = SPCAP_MAXWLEN(capabilities);
592 if (mbits)
593 mpc8xxx_spi->max_bits_per_word = mbits + 1;
594
76a7498f 595 mpc8xxx_spi->native_chipselects = 0;
447b0c7b 596 if (SPCAP_SSEN(capabilities)) {
76a7498f 597 mpc8xxx_spi->native_chipselects = SPCAP_SSSZ(capabilities);
447b0c7b
AL
598 mpc8xxx_spi_write_reg(&reg_base->slvsel, 0xffffffff);
599 }
76a7498f 600 master->num_chipselect = mpc8xxx_spi->native_chipselects;
447b0c7b
AL
601 pdata->cs_control = fsl_spi_grlib_cs_control;
602}
603
fd4a319b 604static struct spi_master * fsl_spi_probe(struct device *dev,
b36ece83 605 struct resource *mem, unsigned int irq)
ccf06998 606{
8074cf06 607 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
ccf06998 608 struct spi_master *master;
575c5807 609 struct mpc8xxx_spi *mpc8xxx_spi;
b36ece83 610 struct fsl_spi_reg *reg_base;
ccf06998
KG
611 u32 regval;
612 int ret = 0;
613
575c5807 614 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
ccf06998
KG
615 if (master == NULL) {
616 ret = -ENOMEM;
617 goto err;
618 }
619
35b4b3c0 620 dev_set_drvdata(dev, master);
ccf06998 621
b36ece83
MH
622 ret = mpc8xxx_spi_probe(dev, mem, irq);
623 if (ret)
624 goto err_probe;
e7db06b5 625
b36ece83 626 master->setup = fsl_spi_setup;
76a7498f 627 master->cleanup = fsl_spi_cleanup;
575c5807
AV
628
629 mpc8xxx_spi = spi_master_get_devdata(master);
b36ece83
MH
630 mpc8xxx_spi->spi_do_one_msg = fsl_spi_do_one_msg;
631 mpc8xxx_spi->spi_remove = fsl_spi_remove;
8922a366 632 mpc8xxx_spi->max_bits_per_word = 32;
c3f3e771 633 mpc8xxx_spi->type = fsl_spi_get_type(dev);
575c5807 634
b36ece83 635 ret = fsl_spi_cpm_init(mpc8xxx_spi);
4c1fba44
AV
636 if (ret)
637 goto err_cpm_init;
638
447b0c7b
AL
639 mpc8xxx_spi->reg_base = ioremap(mem->start, resource_size(mem));
640 if (mpc8xxx_spi->reg_base == NULL) {
641 ret = -ENOMEM;
642 goto err_ioremap;
643 }
644
645 if (mpc8xxx_spi->type == TYPE_GRLIB)
646 fsl_spi_grlib_probe(dev);
647
f734394d
AL
648 master->bits_per_word_mask =
649 (SPI_BPW_RANGE_MASK(4, 16) | SPI_BPW_MASK(32)) &
650 SPI_BPW_RANGE_MASK(1, mpc8xxx_spi->max_bits_per_word);
651
b48c4e3c
AL
652 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
653 mpc8xxx_spi->set_shifts = fsl_spi_qe_cpu_set_shifts;
654
655 if (mpc8xxx_spi->set_shifts)
656 /* 8 bits per word and MSB first */
657 mpc8xxx_spi->set_shifts(&mpc8xxx_spi->rx_shift,
658 &mpc8xxx_spi->tx_shift, 8, 1);
f29ba280 659
ccf06998 660 /* Register for SPI Interrupt */
b36ece83
MH
661 ret = request_irq(mpc8xxx_spi->irq, fsl_spi_irq,
662 0, "fsl_spi", mpc8xxx_spi);
ccf06998
KG
663
664 if (ret != 0)
b36ece83 665 goto free_irq;
ccf06998 666
b36ece83 667 reg_base = mpc8xxx_spi->reg_base;
ccf06998
KG
668
669 /* SPI controller initializations */
b36ece83
MH
670 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
671 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
672 mpc8xxx_spi_write_reg(&reg_base->command, 0);
673 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
ccf06998
KG
674
675 /* Enable SPI interface */
676 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
8922a366
AL
677 if (mpc8xxx_spi->max_bits_per_word < 8) {
678 regval &= ~SPMODE_LEN(0xF);
679 regval |= SPMODE_LEN(mpc8xxx_spi->max_bits_per_word - 1);
680 }
87ec0e98 681 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE)
f29ba280
JT
682 regval |= SPMODE_OP;
683
b36ece83 684 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
c9bfcb31
JT
685
686 ret = spi_register_master(master);
687 if (ret < 0)
688 goto unreg_master;
ccf06998 689
b36ece83 690 dev_info(dev, "at 0x%p (irq = %d), %s mode\n", reg_base,
87ec0e98 691 mpc8xxx_spi->irq, mpc8xxx_spi_strmode(mpc8xxx_spi->flags));
ccf06998 692
35b4b3c0 693 return master;
ccf06998 694
c9bfcb31 695unreg_master:
575c5807 696 free_irq(mpc8xxx_spi->irq, mpc8xxx_spi);
b36ece83
MH
697free_irq:
698 iounmap(mpc8xxx_spi->reg_base);
4c1fba44 699err_ioremap:
b36ece83 700 fsl_spi_cpm_free(mpc8xxx_spi);
4c1fba44 701err_cpm_init:
b36ece83 702err_probe:
ccf06998 703 spi_master_put(master);
ccf06998 704err:
35b4b3c0 705 return ERR_PTR(ret);
ccf06998
KG
706}
707
b36ece83 708static void fsl_spi_cs_control(struct spi_device *spi, bool on)
35b4b3c0 709{
067aa481 710 struct device *dev = spi->dev.parent->parent;
8074cf06
JH
711 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
712 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
35b4b3c0
AV
713 u16 cs = spi->chip_select;
714 int gpio = pinfo->gpios[cs];
715 bool alow = pinfo->alow_flags[cs];
716
717 gpio_set_value(gpio, on ^ alow);
718}
719
b36ece83 720static int of_fsl_spi_get_chipselects(struct device *dev)
35b4b3c0 721{
61c7a080 722 struct device_node *np = dev->of_node;
8074cf06 723 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
575c5807 724 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
e80beb27 725 int ngpios;
35b4b3c0
AV
726 int i = 0;
727 int ret;
728
729 ngpios = of_gpio_count(np);
e80beb27 730 if (ngpios <= 0) {
35b4b3c0
AV
731 /*
732 * SPI w/o chip-select line. One SPI device is still permitted
733 * though.
734 */
735 pdata->max_chipselect = 1;
736 return 0;
737 }
738
02141546 739 pinfo->gpios = kmalloc(ngpios * sizeof(*pinfo->gpios), GFP_KERNEL);
35b4b3c0
AV
740 if (!pinfo->gpios)
741 return -ENOMEM;
02141546 742 memset(pinfo->gpios, -1, ngpios * sizeof(*pinfo->gpios));
35b4b3c0 743
02141546 744 pinfo->alow_flags = kzalloc(ngpios * sizeof(*pinfo->alow_flags),
35b4b3c0
AV
745 GFP_KERNEL);
746 if (!pinfo->alow_flags) {
747 ret = -ENOMEM;
748 goto err_alloc_flags;
749 }
750
751 for (; i < ngpios; i++) {
752 int gpio;
753 enum of_gpio_flags flags;
754
755 gpio = of_get_gpio_flags(np, i, &flags);
756 if (!gpio_is_valid(gpio)) {
757 dev_err(dev, "invalid gpio #%d: %d\n", i, gpio);
783058fd 758 ret = gpio;
35b4b3c0
AV
759 goto err_loop;
760 }
761
762 ret = gpio_request(gpio, dev_name(dev));
763 if (ret) {
764 dev_err(dev, "can't request gpio #%d: %d\n", i, ret);
765 goto err_loop;
766 }
767
768 pinfo->gpios[i] = gpio;
769 pinfo->alow_flags[i] = flags & OF_GPIO_ACTIVE_LOW;
770
771 ret = gpio_direction_output(pinfo->gpios[i],
772 pinfo->alow_flags[i]);
773 if (ret) {
774 dev_err(dev, "can't set output direction for gpio "
775 "#%d: %d\n", i, ret);
776 goto err_loop;
777 }
778 }
779
780 pdata->max_chipselect = ngpios;
b36ece83 781 pdata->cs_control = fsl_spi_cs_control;
35b4b3c0
AV
782
783 return 0;
784
785err_loop:
786 while (i >= 0) {
787 if (gpio_is_valid(pinfo->gpios[i]))
788 gpio_free(pinfo->gpios[i]);
789 i--;
790 }
791
792 kfree(pinfo->alow_flags);
793 pinfo->alow_flags = NULL;
794err_alloc_flags:
795 kfree(pinfo->gpios);
796 pinfo->gpios = NULL;
797 return ret;
798}
799
b36ece83 800static int of_fsl_spi_free_chipselects(struct device *dev)
35b4b3c0 801{
8074cf06 802 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
575c5807 803 struct mpc8xxx_spi_probe_info *pinfo = to_of_pinfo(pdata);
35b4b3c0
AV
804 int i;
805
806 if (!pinfo->gpios)
807 return 0;
808
809 for (i = 0; i < pdata->max_chipselect; i++) {
810 if (gpio_is_valid(pinfo->gpios[i]))
811 gpio_free(pinfo->gpios[i]);
812 }
813
814 kfree(pinfo->gpios);
815 kfree(pinfo->alow_flags);
816 return 0;
817}
818
fd4a319b 819static int of_fsl_spi_probe(struct platform_device *ofdev)
35b4b3c0
AV
820{
821 struct device *dev = &ofdev->dev;
61c7a080 822 struct device_node *np = ofdev->dev.of_node;
35b4b3c0
AV
823 struct spi_master *master;
824 struct resource mem;
447b0c7b 825 int irq, type;
35b4b3c0
AV
826 int ret = -ENOMEM;
827
18d306d1 828 ret = of_mpc8xxx_spi_probe(ofdev);
b36ece83
MH
829 if (ret)
830 return ret;
35b4b3c0 831
447b0c7b
AL
832 type = fsl_spi_get_type(&ofdev->dev);
833 if (type == TYPE_FSL) {
834 ret = of_fsl_spi_get_chipselects(dev);
835 if (ret)
836 goto err;
837 }
35b4b3c0
AV
838
839 ret = of_address_to_resource(np, 0, &mem);
840 if (ret)
841 goto err;
842
e8beacbb
AL
843 irq = irq_of_parse_and_map(np, 0);
844 if (!irq) {
35b4b3c0
AV
845 ret = -EINVAL;
846 goto err;
847 }
848
e8beacbb 849 master = fsl_spi_probe(dev, &mem, irq);
35b4b3c0
AV
850 if (IS_ERR(master)) {
851 ret = PTR_ERR(master);
852 goto err;
853 }
854
35b4b3c0
AV
855 return 0;
856
857err:
447b0c7b
AL
858 if (type == TYPE_FSL)
859 of_fsl_spi_free_chipselects(dev);
35b4b3c0
AV
860 return ret;
861}
862
fd4a319b 863static int of_fsl_spi_remove(struct platform_device *ofdev)
35b4b3c0 864{
24b5a82c 865 struct spi_master *master = platform_get_drvdata(ofdev);
447b0c7b 866 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
35b4b3c0
AV
867 int ret;
868
575c5807 869 ret = mpc8xxx_spi_remove(&ofdev->dev);
35b4b3c0
AV
870 if (ret)
871 return ret;
447b0c7b
AL
872 if (mpc8xxx_spi->type == TYPE_FSL)
873 of_fsl_spi_free_chipselects(&ofdev->dev);
35b4b3c0
AV
874 return 0;
875}
876
18d306d1 877static struct platform_driver of_fsl_spi_driver = {
4018294b 878 .driver = {
b36ece83 879 .name = "fsl_spi",
4018294b 880 .owner = THIS_MODULE,
b36ece83 881 .of_match_table = of_fsl_spi_match,
4018294b 882 },
b36ece83 883 .probe = of_fsl_spi_probe,
fd4a319b 884 .remove = of_fsl_spi_remove,
35b4b3c0
AV
885};
886
887#ifdef CONFIG_MPC832x_RDB
888/*
b36ece83 889 * XXX XXX XXX
35b4b3c0
AV
890 * This is "legacy" platform driver, was used by the MPC8323E-RDB boards
891 * only. The driver should go away soon, since newer MPC8323E-RDB's device
892 * tree can work with OpenFirmware driver. But for now we support old trees
893 * as well.
894 */
fd4a319b 895static int plat_mpc8xxx_spi_probe(struct platform_device *pdev)
35b4b3c0
AV
896{
897 struct resource *mem;
e9a172f0 898 int irq;
35b4b3c0
AV
899 struct spi_master *master;
900
8074cf06 901 if (!dev_get_platdata(&pdev->dev))
35b4b3c0
AV
902 return -EINVAL;
903
904 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
905 if (!mem)
906 return -EINVAL;
907
908 irq = platform_get_irq(pdev, 0);
e9a172f0 909 if (irq <= 0)
35b4b3c0
AV
910 return -EINVAL;
911
b36ece83 912 master = fsl_spi_probe(&pdev->dev, mem, irq);
8c6ffba0 913 return PTR_ERR_OR_ZERO(master);
35b4b3c0
AV
914}
915
fd4a319b 916static int plat_mpc8xxx_spi_remove(struct platform_device *pdev)
35b4b3c0 917{
575c5807 918 return mpc8xxx_spi_remove(&pdev->dev);
35b4b3c0
AV
919}
920
575c5807
AV
921MODULE_ALIAS("platform:mpc8xxx_spi");
922static struct platform_driver mpc8xxx_spi_driver = {
923 .probe = plat_mpc8xxx_spi_probe,
fd4a319b 924 .remove = plat_mpc8xxx_spi_remove,
ccf06998 925 .driver = {
575c5807 926 .name = "mpc8xxx_spi",
7e38c3c4 927 .owner = THIS_MODULE,
ccf06998
KG
928 },
929};
930
35b4b3c0
AV
931static bool legacy_driver_failed;
932
933static void __init legacy_driver_register(void)
934{
575c5807 935 legacy_driver_failed = platform_driver_register(&mpc8xxx_spi_driver);
35b4b3c0
AV
936}
937
938static void __exit legacy_driver_unregister(void)
939{
940 if (legacy_driver_failed)
941 return;
575c5807 942 platform_driver_unregister(&mpc8xxx_spi_driver);
35b4b3c0
AV
943}
944#else
945static void __init legacy_driver_register(void) {}
946static void __exit legacy_driver_unregister(void) {}
947#endif /* CONFIG_MPC832x_RDB */
948
b36ece83 949static int __init fsl_spi_init(void)
ccf06998 950{
35b4b3c0 951 legacy_driver_register();
18d306d1 952 return platform_driver_register(&of_fsl_spi_driver);
ccf06998 953}
b36ece83 954module_init(fsl_spi_init);
ccf06998 955
b36ece83 956static void __exit fsl_spi_exit(void)
ccf06998 957{
18d306d1 958 platform_driver_unregister(&of_fsl_spi_driver);
35b4b3c0 959 legacy_driver_unregister();
ccf06998 960}
b36ece83 961module_exit(fsl_spi_exit);
ccf06998
KG
962
963MODULE_AUTHOR("Kumar Gala");
b36ece83 964MODULE_DESCRIPTION("Simple Freescale SPI Driver");
ccf06998 965MODULE_LICENSE("GPL");
This page took 0.733839 seconds and 5 git commands to generate.