Merge branch 'drm-next' of git://people.freedesktop.org/~airlied/linux
[deliverable/linux.git] / drivers / spi / spi-imx.c
CommitLineData
b5f3294f
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
f62caccd
RG
24#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
b5f3294f
SH
26#include <linux/err.h>
27#include <linux/gpio.h>
b5f3294f
SH
28#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
5a0e3ad6 34#include <linux/slab.h>
b5f3294f
SH
35#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
22a85e4c
SG
38#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
b5f3294f 41
f62caccd 42#include <linux/platform_data/dma-imx.h>
82906b13 43#include <linux/platform_data/spi-imx.h>
b5f3294f
SH
44
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
f62caccd
RG
57/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
6cdeb002 59struct spi_imx_config {
b5f3294f
SH
60 unsigned int speed_hz;
61 unsigned int bpw;
62 unsigned int mode;
3b2aa89e 63 u8 cs;
b5f3294f
SH
64};
65
f4ba6315 66enum spi_imx_devtype {
04ee5854
SG
67 IMX1_CSPI,
68 IMX21_CSPI,
69 IMX27_CSPI,
70 IMX31_CSPI,
71 IMX35_CSPI, /* CSPI on all i.mx except above */
72 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
f4ba6315
UKK
73};
74
75struct spi_imx_data;
76
77struct spi_imx_devtype_data {
78 void (*intctrl)(struct spi_imx_data *, int);
79 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
80 void (*trigger)(struct spi_imx_data *);
81 int (*rx_available)(struct spi_imx_data *);
1723e66b 82 void (*reset)(struct spi_imx_data *);
04ee5854 83 enum spi_imx_devtype devtype;
f4ba6315
UKK
84};
85
6cdeb002 86struct spi_imx_data {
b5f3294f 87 struct spi_bitbang bitbang;
6aa800ca 88 struct device *dev;
b5f3294f
SH
89
90 struct completion xfer_done;
cc4d22ae 91 void __iomem *base;
f12ae171
AB
92 unsigned long base_phys;
93
aa29d840
SH
94 struct clk *clk_per;
95 struct clk *clk_ipg;
b5f3294f 96 unsigned long spi_clk;
4bfe927a 97 unsigned int spi_bus_clk;
b5f3294f 98
f12ae171
AB
99 unsigned int bytes_per_word;
100
b5f3294f 101 unsigned int count;
6cdeb002
UKK
102 void (*tx)(struct spi_imx_data *);
103 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
104 void *rx_buf;
105 const void *tx_buf;
106 unsigned int txfifo; /* number of words pushed in tx FIFO */
107
f62caccd 108 /* DMA */
f62caccd 109 bool usedma;
0dfbaa89 110 u32 wml;
f62caccd
RG
111 struct completion dma_rx_completion;
112 struct completion dma_tx_completion;
113
80023cb3 114 const struct spi_imx_devtype_data *devtype_data;
c2387cb9 115 int chipselect[0];
b5f3294f
SH
116};
117
04ee5854
SG
118static inline int is_imx27_cspi(struct spi_imx_data *d)
119{
120 return d->devtype_data->devtype == IMX27_CSPI;
121}
122
123static inline int is_imx35_cspi(struct spi_imx_data *d)
124{
125 return d->devtype_data->devtype == IMX35_CSPI;
126}
127
f8a87617
AB
128static inline int is_imx51_ecspi(struct spi_imx_data *d)
129{
130 return d->devtype_data->devtype == IMX51_ECSPI;
131}
132
04ee5854
SG
133static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
134{
f8a87617 135 return is_imx51_ecspi(d) ? 64 : 8;
04ee5854
SG
136}
137
b5f3294f 138#define MXC_SPI_BUF_RX(type) \
6cdeb002 139static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 140{ \
6cdeb002 141 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 142 \
6cdeb002
UKK
143 if (spi_imx->rx_buf) { \
144 *(type *)spi_imx->rx_buf = val; \
145 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
146 } \
147}
148
149#define MXC_SPI_BUF_TX(type) \
6cdeb002 150static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
151{ \
152 type val = 0; \
153 \
6cdeb002
UKK
154 if (spi_imx->tx_buf) { \
155 val = *(type *)spi_imx->tx_buf; \
156 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
157 } \
158 \
6cdeb002 159 spi_imx->count -= sizeof(type); \
b5f3294f 160 \
6cdeb002 161 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
162}
163
164MXC_SPI_BUF_RX(u8)
165MXC_SPI_BUF_TX(u8)
166MXC_SPI_BUF_RX(u16)
167MXC_SPI_BUF_TX(u16)
168MXC_SPI_BUF_RX(u32)
169MXC_SPI_BUF_TX(u32)
170
171/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
172 * (which is currently not the case in this driver)
173 */
174static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
175 256, 384, 512, 768, 1024};
176
177/* MX21, MX27 */
6cdeb002 178static unsigned int spi_imx_clkdiv_1(unsigned int fin,
04ee5854 179 unsigned int fspi, unsigned int max)
b5f3294f 180{
04ee5854 181 int i;
b5f3294f
SH
182
183 for (i = 2; i < max; i++)
184 if (fspi * mxc_clkdivs[i] >= fin)
185 return i;
186
187 return max;
188}
189
0b599603 190/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 191static unsigned int spi_imx_clkdiv_2(unsigned int fin,
b5f3294f
SH
192 unsigned int fspi)
193{
194 int i, div = 4;
195
196 for (i = 0; i < 7; i++) {
197 if (fspi * div >= fin)
198 return i;
199 div <<= 1;
200 }
201
202 return 7;
203}
204
f12ae171
AB
205static int spi_imx_bytes_per_word(const int bpw)
206{
207 return DIV_ROUND_UP(bpw, BITS_PER_BYTE);
208}
209
f62caccd
RG
210static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
211 struct spi_transfer *transfer)
212{
213 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
f12ae171
AB
214 unsigned int bpw = transfer->bits_per_word;
215
216 if (!master->dma_rx)
217 return false;
218
219 if (!bpw)
220 bpw = spi->bits_per_word;
221
222 bpw = spi_imx_bytes_per_word(bpw);
223
224 if (bpw != 1 && bpw != 2 && bpw != 4)
225 return false;
226
227 if (transfer->len < spi_imx->wml * bpw)
228 return false;
229
230 if (transfer->len % (spi_imx->wml * bpw))
231 return false;
f62caccd 232
f12ae171 233 return true;
f62caccd
RG
234}
235
66de757c
SG
236#define MX51_ECSPI_CTRL 0x08
237#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
238#define MX51_ECSPI_CTRL_XCH (1 << 2)
f62caccd 239#define MX51_ECSPI_CTRL_SMC (1 << 3)
66de757c
SG
240#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
241#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
242#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
243#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
244#define MX51_ECSPI_CTRL_BL_OFFSET 20
245
246#define MX51_ECSPI_CONFIG 0x0c
247#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
248#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
249#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
250#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
c09b890b 251#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
66de757c
SG
252
253#define MX51_ECSPI_INT 0x10
254#define MX51_ECSPI_INT_TEEN (1 << 0)
255#define MX51_ECSPI_INT_RREN (1 << 3)
256
f62caccd 257#define MX51_ECSPI_DMA 0x14
d629c2a0
SH
258#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
259#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
260#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
f62caccd 261
2b0fd069
SH
262#define MX51_ECSPI_DMA_TEDEN (1 << 7)
263#define MX51_ECSPI_DMA_RXDEN (1 << 23)
264#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
f62caccd 265
66de757c
SG
266#define MX51_ECSPI_STAT 0x18
267#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603 268
9f6aa42b
FE
269#define MX51_ECSPI_TESTREG 0x20
270#define MX51_ECSPI_TESTREG_LBC BIT(31)
271
0b599603 272/* MX51 eCSPI */
6aa800ca
SH
273static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
274 unsigned int fspi, unsigned int *fres)
0b599603
UKK
275{
276 /*
277 * there are two 4-bit dividers, the pre-divider divides by
278 * $pre, the post-divider by 2^$post
279 */
280 unsigned int pre, post;
6aa800ca 281 unsigned int fin = spi_imx->spi_clk;
0b599603
UKK
282
283 if (unlikely(fspi > fin))
284 return 0;
285
286 post = fls(fin) - fls(fspi);
287 if (fin > fspi << post)
288 post++;
289
290 /* now we have: (fin <= fspi << post) with post being minimal */
291
292 post = max(4U, post) - 4;
293 if (unlikely(post > 0xf)) {
6aa800ca
SH
294 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
295 fspi, fin);
0b599603
UKK
296 return 0xff;
297 }
298
299 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
300
6aa800ca 301 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
0b599603 302 __func__, fin, fspi, post, pre);
6fd8b850
MV
303
304 /* Resulting frequency for the SCLK line. */
305 *fres = (fin / (pre + 1)) >> post;
306
66de757c
SG
307 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
308 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
309}
310
66de757c 311static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
312{
313 unsigned val = 0;
314
315 if (enable & MXC_INT_TE)
66de757c 316 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
317
318 if (enable & MXC_INT_RR)
66de757c 319 val |= MX51_ECSPI_INT_RREN;
0b599603 320
66de757c 321 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
322}
323
66de757c 324static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603 325{
b03c3884 326 u32 reg;
f62caccd 327
b03c3884
SH
328 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
329 reg |= MX51_ECSPI_CTRL_XCH;
66de757c 330 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
331}
332
66de757c 333static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
0b599603
UKK
334 struct spi_imx_config *config)
335{
2b0fd069 336 u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0;
9f6aa42b 337 u32 clk = config->speed_hz, delay, reg;
0b599603 338
f020c39e
SH
339 /*
340 * The hardware seems to have a race condition when changing modes. The
341 * current assumption is that the selection of the channel arrives
342 * earlier in the hardware than the mode bits when they are written at
343 * the same time.
344 * So set master mode for all channels as we do not support slave mode.
345 */
66de757c 346 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603
UKK
347
348 /* set clock speed */
6aa800ca 349 ctrl |= mx51_ecspi_clkdiv(spi_imx, config->speed_hz, &clk);
4bfe927a 350 spi_imx->spi_bus_clk = clk;
0b599603
UKK
351
352 /* set chip select to use */
66de757c 353 ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
0b599603 354
66de757c 355 ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
0b599603 356
66de757c 357 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
0b599603
UKK
358
359 if (config->mode & SPI_CPHA)
66de757c 360 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
0b599603 361
c09b890b 362 if (config->mode & SPI_CPOL) {
66de757c 363 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
c09b890b
KW
364 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
365 }
0b599603 366 if (config->mode & SPI_CS_HIGH)
66de757c 367 cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
0b599603 368
b03c3884
SH
369 if (spi_imx->usedma)
370 ctrl |= MX51_ECSPI_CTRL_SMC;
371
f677f17c
AB
372 /* CTRL register always go first to bring out controller from reset */
373 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
374
9f6aa42b
FE
375 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
376 if (config->mode & SPI_LOOP)
377 reg |= MX51_ECSPI_TESTREG_LBC;
378 else
379 reg &= ~MX51_ECSPI_TESTREG_LBC;
380 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
381
66de757c 382 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 383
6fd8b850
MV
384 /*
385 * Wait until the changes in the configuration register CONFIGREG
386 * propagate into the hardware. It takes exactly one tick of the
387 * SCLK clock, but we will wait two SCLK clock just to be sure. The
388 * effect of the delay it takes for the hardware to apply changes
389 * is noticable if the SCLK clock run very slow. In such a case, if
390 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
391 * be asserted before the SCLK polarity changes, which would disrupt
392 * the SPI communication as the device on the other end would consider
393 * the change of SCLK polarity as a clock tick already.
394 */
395 delay = (2 * 1000000) / clk;
396 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
397 udelay(delay);
398 else /* SCLK is _very_ slow */
399 usleep_range(delay, delay + 10);
400
f62caccd
RG
401 /*
402 * Configure the DMA register: setup the watermark
403 * and enable DMA request.
404 */
2b0fd069 405
d629c2a0
SH
406 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
407 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
408 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
2b0fd069
SH
409 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
410 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
f62caccd 411
0b599603
UKK
412 return 0;
413}
414
66de757c 415static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 416{
66de757c 417 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
418}
419
66de757c 420static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
421{
422 /* drain receive buffer */
66de757c 423 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
424 readl(spi_imx->base + MXC_CSPIRXDATA);
425}
426
b5f3294f
SH
427#define MX31_INTREG_TEEN (1 << 0)
428#define MX31_INTREG_RREN (1 << 3)
429
430#define MX31_CSPICTRL_ENABLE (1 << 0)
431#define MX31_CSPICTRL_MASTER (1 << 1)
432#define MX31_CSPICTRL_XCH (1 << 2)
433#define MX31_CSPICTRL_POL (1 << 4)
434#define MX31_CSPICTRL_PHA (1 << 5)
435#define MX31_CSPICTRL_SSCTL (1 << 6)
436#define MX31_CSPICTRL_SSPOL (1 << 7)
437#define MX31_CSPICTRL_BC_SHIFT 8
438#define MX35_CSPICTRL_BL_SHIFT 20
439#define MX31_CSPICTRL_CS_SHIFT 24
440#define MX35_CSPICTRL_CS_SHIFT 12
441#define MX31_CSPICTRL_DR_SHIFT 16
442
443#define MX31_CSPISTATUS 0x14
444#define MX31_STATUS_RR (1 << 3)
445
446/* These functions also work for the i.MX35, but be aware that
447 * the i.MX35 has a slightly different register layout for bits
448 * we do not use here.
449 */
f4ba6315 450static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
451{
452 unsigned int val = 0;
453
454 if (enable & MXC_INT_TE)
455 val |= MX31_INTREG_TEEN;
456 if (enable & MXC_INT_RR)
457 val |= MX31_INTREG_RREN;
458
6cdeb002 459 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
460}
461
f4ba6315 462static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
463{
464 unsigned int reg;
465
6cdeb002 466 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 467 reg |= MX31_CSPICTRL_XCH;
6cdeb002 468 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
469}
470
2a64a90a 471static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
1723e66b
UKK
472 struct spi_imx_config *config)
473{
474 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
3b2aa89e 475 int cs = spi_imx->chipselect[config->cs];
1723e66b
UKK
476
477 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
478 MX31_CSPICTRL_DR_SHIFT;
479
04ee5854 480 if (is_imx35_cspi(spi_imx)) {
2a64a90a
SG
481 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
482 reg |= MX31_CSPICTRL_SSCTL;
483 } else {
484 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
485 }
1723e66b
UKK
486
487 if (config->mode & SPI_CPHA)
488 reg |= MX31_CSPICTRL_PHA;
489 if (config->mode & SPI_CPOL)
490 reg |= MX31_CSPICTRL_POL;
491 if (config->mode & SPI_CS_HIGH)
492 reg |= MX31_CSPICTRL_SSPOL;
3b2aa89e 493 if (cs < 0)
2a64a90a 494 reg |= (cs + 32) <<
04ee5854
SG
495 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
496 MX31_CSPICTRL_CS_SHIFT);
1723e66b
UKK
497
498 writel(reg, spi_imx->base + MXC_CSPICTRL);
499
500 return 0;
501}
502
f4ba6315 503static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 504{
6cdeb002 505 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
506}
507
2a64a90a 508static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
509{
510 /* drain receive buffer */
2a64a90a 511 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
512 readl(spi_imx->base + MXC_CSPIRXDATA);
513}
514
3451fb15
SG
515#define MX21_INTREG_RR (1 << 4)
516#define MX21_INTREG_TEEN (1 << 9)
517#define MX21_INTREG_RREN (1 << 13)
518
519#define MX21_CSPICTRL_POL (1 << 5)
520#define MX21_CSPICTRL_PHA (1 << 6)
521#define MX21_CSPICTRL_SSPOL (1 << 8)
522#define MX21_CSPICTRL_XCH (1 << 9)
523#define MX21_CSPICTRL_ENABLE (1 << 10)
524#define MX21_CSPICTRL_MASTER (1 << 11)
525#define MX21_CSPICTRL_DR_SHIFT 14
526#define MX21_CSPICTRL_CS_SHIFT 19
527
528static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
529{
530 unsigned int val = 0;
531
532 if (enable & MXC_INT_TE)
3451fb15 533 val |= MX21_INTREG_TEEN;
b5f3294f 534 if (enable & MXC_INT_RR)
3451fb15 535 val |= MX21_INTREG_RREN;
b5f3294f 536
6cdeb002 537 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
538}
539
3451fb15 540static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
541{
542 unsigned int reg;
543
6cdeb002 544 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 545 reg |= MX21_CSPICTRL_XCH;
6cdeb002 546 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
547}
548
3451fb15 549static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
6cdeb002 550 struct spi_imx_config *config)
b5f3294f 551{
3451fb15 552 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
3b2aa89e 553 int cs = spi_imx->chipselect[config->cs];
04ee5854 554 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
b5f3294f 555
04ee5854 556 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
3451fb15 557 MX21_CSPICTRL_DR_SHIFT;
b5f3294f
SH
558 reg |= config->bpw - 1;
559
560 if (config->mode & SPI_CPHA)
3451fb15 561 reg |= MX21_CSPICTRL_PHA;
b5f3294f 562 if (config->mode & SPI_CPOL)
3451fb15 563 reg |= MX21_CSPICTRL_POL;
b5f3294f 564 if (config->mode & SPI_CS_HIGH)
3451fb15 565 reg |= MX21_CSPICTRL_SSPOL;
3b2aa89e 566 if (cs < 0)
3451fb15 567 reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 568
6cdeb002 569 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
570
571 return 0;
572}
573
3451fb15 574static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 575{
3451fb15 576 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
577}
578
3451fb15 579static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
580{
581 writel(1, spi_imx->base + MXC_RESET);
582}
583
b5f3294f
SH
584#define MX1_INTREG_RR (1 << 3)
585#define MX1_INTREG_TEEN (1 << 8)
586#define MX1_INTREG_RREN (1 << 11)
587
588#define MX1_CSPICTRL_POL (1 << 4)
589#define MX1_CSPICTRL_PHA (1 << 5)
590#define MX1_CSPICTRL_XCH (1 << 8)
591#define MX1_CSPICTRL_ENABLE (1 << 9)
592#define MX1_CSPICTRL_MASTER (1 << 10)
593#define MX1_CSPICTRL_DR_SHIFT 13
594
f4ba6315 595static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
596{
597 unsigned int val = 0;
598
599 if (enable & MXC_INT_TE)
600 val |= MX1_INTREG_TEEN;
601 if (enable & MXC_INT_RR)
602 val |= MX1_INTREG_RREN;
603
6cdeb002 604 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
605}
606
f4ba6315 607static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
608{
609 unsigned int reg;
610
6cdeb002 611 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 612 reg |= MX1_CSPICTRL_XCH;
6cdeb002 613 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
614}
615
f4ba6315 616static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
6cdeb002 617 struct spi_imx_config *config)
b5f3294f
SH
618{
619 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
620
6cdeb002 621 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
622 MX1_CSPICTRL_DR_SHIFT;
623 reg |= config->bpw - 1;
624
625 if (config->mode & SPI_CPHA)
626 reg |= MX1_CSPICTRL_PHA;
627 if (config->mode & SPI_CPOL)
628 reg |= MX1_CSPICTRL_POL;
629
6cdeb002 630 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
631
632 return 0;
633}
634
f4ba6315 635static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 636{
6cdeb002 637 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
638}
639
1723e66b
UKK
640static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
641{
642 writel(1, spi_imx->base + MXC_RESET);
643}
644
04ee5854
SG
645static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
646 .intctrl = mx1_intctrl,
647 .config = mx1_config,
648 .trigger = mx1_trigger,
649 .rx_available = mx1_rx_available,
650 .reset = mx1_reset,
651 .devtype = IMX1_CSPI,
652};
653
654static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
655 .intctrl = mx21_intctrl,
656 .config = mx21_config,
657 .trigger = mx21_trigger,
658 .rx_available = mx21_rx_available,
659 .reset = mx21_reset,
660 .devtype = IMX21_CSPI,
661};
662
663static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
664 /* i.mx27 cspi shares the functions with i.mx21 one */
665 .intctrl = mx21_intctrl,
666 .config = mx21_config,
667 .trigger = mx21_trigger,
668 .rx_available = mx21_rx_available,
669 .reset = mx21_reset,
670 .devtype = IMX27_CSPI,
671};
672
673static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
674 .intctrl = mx31_intctrl,
675 .config = mx31_config,
676 .trigger = mx31_trigger,
677 .rx_available = mx31_rx_available,
678 .reset = mx31_reset,
679 .devtype = IMX31_CSPI,
680};
681
682static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
683 /* i.mx35 and later cspi shares the functions with i.mx31 one */
684 .intctrl = mx31_intctrl,
685 .config = mx31_config,
686 .trigger = mx31_trigger,
687 .rx_available = mx31_rx_available,
688 .reset = mx31_reset,
689 .devtype = IMX35_CSPI,
690};
691
692static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
693 .intctrl = mx51_ecspi_intctrl,
694 .config = mx51_ecspi_config,
695 .trigger = mx51_ecspi_trigger,
696 .rx_available = mx51_ecspi_rx_available,
697 .reset = mx51_ecspi_reset,
698 .devtype = IMX51_ECSPI,
699};
700
db1b8200 701static const struct platform_device_id spi_imx_devtype[] = {
04ee5854
SG
702 {
703 .name = "imx1-cspi",
704 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
705 }, {
706 .name = "imx21-cspi",
707 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
708 }, {
709 .name = "imx27-cspi",
710 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
711 }, {
712 .name = "imx31-cspi",
713 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
714 }, {
715 .name = "imx35-cspi",
716 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
717 }, {
718 .name = "imx51-ecspi",
719 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
720 }, {
721 /* sentinel */
722 }
f4ba6315
UKK
723};
724
22a85e4c
SG
725static const struct of_device_id spi_imx_dt_ids[] = {
726 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
727 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
728 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
729 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
730 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
731 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
732 { /* sentinel */ }
733};
27743e0b 734MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
22a85e4c 735
6cdeb002 736static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 737{
6cdeb002 738 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
6cdeb002 739 int gpio = spi_imx->chipselect[spi->chip_select];
e6a0a8bf
UKK
740 int active = is_active != BITBANG_CS_INACTIVE;
741 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
b5f3294f 742
8b17e055 743 if (!gpio_is_valid(gpio))
b5f3294f 744 return;
b5f3294f 745
e6a0a8bf 746 gpio_set_value(gpio, dev_is_lowactive ^ active);
b5f3294f
SH
747}
748
6cdeb002 749static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 750{
04ee5854 751 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
6cdeb002 752 if (!spi_imx->count)
b5f3294f 753 break;
6cdeb002
UKK
754 spi_imx->tx(spi_imx);
755 spi_imx->txfifo++;
b5f3294f
SH
756 }
757
edd501bb 758 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
759}
760
6cdeb002 761static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 762{
6cdeb002 763 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 764
edd501bb 765 while (spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
766 spi_imx->rx(spi_imx);
767 spi_imx->txfifo--;
b5f3294f
SH
768 }
769
6cdeb002
UKK
770 if (spi_imx->count) {
771 spi_imx_push(spi_imx);
b5f3294f
SH
772 return IRQ_HANDLED;
773 }
774
6cdeb002 775 if (spi_imx->txfifo) {
b5f3294f
SH
776 /* No data left to push, but still waiting for rx data,
777 * enable receive data available interrupt.
778 */
edd501bb 779 spi_imx->devtype_data->intctrl(
f4ba6315 780 spi_imx, MXC_INT_RR);
b5f3294f
SH
781 return IRQ_HANDLED;
782 }
783
edd501bb 784 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 785 complete(&spi_imx->xfer_done);
b5f3294f
SH
786
787 return IRQ_HANDLED;
788}
789
f12ae171
AB
790static int spi_imx_dma_configure(struct spi_master *master,
791 int bytes_per_word)
792{
793 int ret;
794 enum dma_slave_buswidth buswidth;
795 struct dma_slave_config rx = {}, tx = {};
796 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
797
798 if (bytes_per_word == spi_imx->bytes_per_word)
799 /* Same as last time */
800 return 0;
801
802 switch (bytes_per_word) {
803 case 4:
804 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
805 break;
806 case 2:
807 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
808 break;
809 case 1:
810 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
811 break;
812 default:
813 return -EINVAL;
814 }
815
816 tx.direction = DMA_MEM_TO_DEV;
817 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
818 tx.dst_addr_width = buswidth;
819 tx.dst_maxburst = spi_imx->wml;
820 ret = dmaengine_slave_config(master->dma_tx, &tx);
821 if (ret) {
822 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
823 return ret;
824 }
825
826 rx.direction = DMA_DEV_TO_MEM;
827 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
828 rx.src_addr_width = buswidth;
829 rx.src_maxburst = spi_imx->wml;
830 ret = dmaengine_slave_config(master->dma_rx, &rx);
831 if (ret) {
832 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
833 return ret;
834 }
835
836 spi_imx->bytes_per_word = bytes_per_word;
837
838 return 0;
839}
840
6cdeb002 841static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
842 struct spi_transfer *t)
843{
6cdeb002
UKK
844 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
845 struct spi_imx_config config;
f12ae171 846 int ret;
b5f3294f
SH
847
848 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
849 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
850 config.mode = spi->mode;
3b2aa89e 851 config.cs = spi->chip_select;
b5f3294f 852
462d26b5
SH
853 if (!config.speed_hz)
854 config.speed_hz = spi->max_speed_hz;
855 if (!config.bpw)
856 config.bpw = spi->bits_per_word;
462d26b5 857
e6a0a8bf
UKK
858 /* Initialize the functions for transfer */
859 if (config.bpw <= 8) {
860 spi_imx->rx = spi_imx_buf_rx_u8;
861 spi_imx->tx = spi_imx_buf_tx_u8;
862 } else if (config.bpw <= 16) {
863 spi_imx->rx = spi_imx_buf_rx_u16;
864 spi_imx->tx = spi_imx_buf_tx_u16;
6051426f 865 } else {
e6a0a8bf
UKK
866 spi_imx->rx = spi_imx_buf_rx_u32;
867 spi_imx->tx = spi_imx_buf_tx_u32;
24778be2 868 }
e6a0a8bf 869
c008a800
SH
870 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
871 spi_imx->usedma = 1;
872 else
873 spi_imx->usedma = 0;
874
f12ae171
AB
875 if (spi_imx->usedma) {
876 ret = spi_imx_dma_configure(spi->master,
877 spi_imx_bytes_per_word(config.bpw));
878 if (ret)
879 return ret;
880 }
881
edd501bb 882 spi_imx->devtype_data->config(spi_imx, &config);
b5f3294f
SH
883
884 return 0;
885}
886
f62caccd
RG
887static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
888{
889 struct spi_master *master = spi_imx->bitbang.master;
890
891 if (master->dma_rx) {
892 dma_release_channel(master->dma_rx);
893 master->dma_rx = NULL;
894 }
895
896 if (master->dma_tx) {
897 dma_release_channel(master->dma_tx);
898 master->dma_tx = NULL;
899 }
f62caccd
RG
900}
901
902static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
f12ae171 903 struct spi_master *master)
f62caccd 904{
f62caccd
RG
905 int ret;
906
a02bb401
RG
907 /* use pio mode for i.mx6dl chip TKT238285 */
908 if (of_machine_is_compatible("fsl,imx6dl"))
909 return 0;
910
0dfbaa89
AB
911 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
912
f62caccd 913 /* Prepare for TX DMA: */
3760047a
AB
914 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
915 if (IS_ERR(master->dma_tx)) {
916 ret = PTR_ERR(master->dma_tx);
917 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
918 master->dma_tx = NULL;
f62caccd
RG
919 goto err;
920 }
921
f62caccd 922 /* Prepare for RX : */
3760047a
AB
923 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
924 if (IS_ERR(master->dma_rx)) {
925 ret = PTR_ERR(master->dma_rx);
926 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
927 master->dma_rx = NULL;
f62caccd
RG
928 goto err;
929 }
930
f12ae171 931 spi_imx_dma_configure(master, 1);
f62caccd
RG
932
933 init_completion(&spi_imx->dma_rx_completion);
934 init_completion(&spi_imx->dma_tx_completion);
935 master->can_dma = spi_imx_can_dma;
936 master->max_dma_len = MAX_SDMA_BD_BYTES;
937 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
938 SPI_MASTER_MUST_TX;
f62caccd
RG
939
940 return 0;
941err:
942 spi_imx_sdma_exit(spi_imx);
943 return ret;
944}
945
946static void spi_imx_dma_rx_callback(void *cookie)
947{
948 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
949
950 complete(&spi_imx->dma_rx_completion);
951}
952
953static void spi_imx_dma_tx_callback(void *cookie)
954{
955 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
956
957 complete(&spi_imx->dma_tx_completion);
958}
959
4bfe927a
AB
960static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
961{
962 unsigned long timeout = 0;
963
964 /* Time with actual data transfer and CS change delay related to HW */
965 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
966
967 /* Add extra second for scheduler related activities */
968 timeout += 1;
969
970 /* Double calculated timeout */
971 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
972}
973
f62caccd
RG
974static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
975 struct spi_transfer *transfer)
976{
6b6192c0 977 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
4bfe927a 978 unsigned long transfer_timeout;
56536a7f 979 unsigned long timeout;
f62caccd
RG
980 struct spi_master *master = spi_imx->bitbang.master;
981 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
982
6b6192c0
SH
983 /*
984 * The TX DMA setup starts the transfer, so make sure RX is configured
985 * before TX.
986 */
987 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
988 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
989 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
990 if (!desc_rx)
991 return -EINVAL;
f62caccd 992
6b6192c0
SH
993 desc_rx->callback = spi_imx_dma_rx_callback;
994 desc_rx->callback_param = (void *)spi_imx;
995 dmaengine_submit(desc_rx);
996 reinit_completion(&spi_imx->dma_rx_completion);
997 dma_async_issue_pending(master->dma_rx);
f62caccd 998
6b6192c0
SH
999 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1000 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1001 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1002 if (!desc_tx) {
1003 dmaengine_terminate_all(master->dma_tx);
1004 return -EINVAL;
f62caccd
RG
1005 }
1006
6b6192c0
SH
1007 desc_tx->callback = spi_imx_dma_tx_callback;
1008 desc_tx->callback_param = (void *)spi_imx;
1009 dmaengine_submit(desc_tx);
f62caccd 1010 reinit_completion(&spi_imx->dma_tx_completion);
fab44ef1 1011 dma_async_issue_pending(master->dma_tx);
f62caccd 1012
4bfe927a
AB
1013 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1014
f62caccd 1015 /* Wait SDMA to finish the data transfer.*/
56536a7f 1016 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
4bfe927a 1017 transfer_timeout);
56536a7f 1018 if (!timeout) {
6aa800ca 1019 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
f62caccd 1020 dmaengine_terminate_all(master->dma_tx);
e47b33c0 1021 dmaengine_terminate_all(master->dma_rx);
6b6192c0 1022 return -ETIMEDOUT;
f62caccd
RG
1023 }
1024
6b6192c0
SH
1025 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1026 transfer_timeout);
1027 if (!timeout) {
1028 dev_err(&master->dev, "I/O Error in DMA RX\n");
1029 spi_imx->devtype_data->reset(spi_imx);
1030 dmaengine_terminate_all(master->dma_rx);
1031 return -ETIMEDOUT;
1032 }
f62caccd 1033
6b6192c0 1034 return transfer->len;
f62caccd
RG
1035}
1036
1037static int spi_imx_pio_transfer(struct spi_device *spi,
b5f3294f
SH
1038 struct spi_transfer *transfer)
1039{
6cdeb002 1040 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 1041
6cdeb002
UKK
1042 spi_imx->tx_buf = transfer->tx_buf;
1043 spi_imx->rx_buf = transfer->rx_buf;
1044 spi_imx->count = transfer->len;
1045 spi_imx->txfifo = 0;
b5f3294f 1046
aa0fe826 1047 reinit_completion(&spi_imx->xfer_done);
b5f3294f 1048
6cdeb002 1049 spi_imx_push(spi_imx);
b5f3294f 1050
edd501bb 1051 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 1052
6cdeb002 1053 wait_for_completion(&spi_imx->xfer_done);
b5f3294f
SH
1054
1055 return transfer->len;
1056}
1057
f62caccd
RG
1058static int spi_imx_transfer(struct spi_device *spi,
1059 struct spi_transfer *transfer)
1060{
f62caccd
RG
1061 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1062
c008a800 1063 if (spi_imx->usedma)
99f1cf1c 1064 return spi_imx_dma_transfer(spi_imx, transfer);
c008a800
SH
1065 else
1066 return spi_imx_pio_transfer(spi, transfer);
f62caccd
RG
1067}
1068
6cdeb002 1069static int spi_imx_setup(struct spi_device *spi)
b5f3294f 1070{
6c23e5d4
SH
1071 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1072 int gpio = spi_imx->chipselect[spi->chip_select];
1073
f4d4ecfe 1074 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
1075 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1076
8b17e055 1077 if (gpio_is_valid(gpio))
6c23e5d4
SH
1078 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
1079
6cdeb002 1080 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
1081
1082 return 0;
1083}
1084
6cdeb002 1085static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
1086{
1087}
1088
9e556dcc
HS
1089static int
1090spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1091{
1092 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1093 int ret;
1094
1095 ret = clk_enable(spi_imx->clk_per);
1096 if (ret)
1097 return ret;
1098
1099 ret = clk_enable(spi_imx->clk_ipg);
1100 if (ret) {
1101 clk_disable(spi_imx->clk_per);
1102 return ret;
1103 }
1104
1105 return 0;
1106}
1107
1108static int
1109spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1110{
1111 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1112
1113 clk_disable(spi_imx->clk_ipg);
1114 clk_disable(spi_imx->clk_per);
1115 return 0;
1116}
1117
fd4a319b 1118static int spi_imx_probe(struct platform_device *pdev)
b5f3294f 1119{
22a85e4c
SG
1120 struct device_node *np = pdev->dev.of_node;
1121 const struct of_device_id *of_id =
1122 of_match_device(spi_imx_dt_ids, &pdev->dev);
1123 struct spi_imx_master *mxc_platform_info =
1124 dev_get_platdata(&pdev->dev);
b5f3294f 1125 struct spi_master *master;
6cdeb002 1126 struct spi_imx_data *spi_imx;
b5f3294f 1127 struct resource *res;
4b5d6aad 1128 int i, ret, num_cs, irq;
b5f3294f 1129
22a85e4c 1130 if (!np && !mxc_platform_info) {
b5f3294f
SH
1131 dev_err(&pdev->dev, "can't get the platform data\n");
1132 return -EINVAL;
1133 }
1134
22a85e4c 1135 ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
39ec0d38
LW
1136 if (ret < 0) {
1137 if (mxc_platform_info)
1138 num_cs = mxc_platform_info->num_chipselect;
1139 else
1140 return ret;
1141 }
22a85e4c 1142
c2387cb9
SG
1143 master = spi_alloc_master(&pdev->dev,
1144 sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
b5f3294f
SH
1145 if (!master)
1146 return -ENOMEM;
1147
1148 platform_set_drvdata(pdev, master);
1149
24778be2 1150 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
b5f3294f 1151 master->bus_num = pdev->id;
c2387cb9 1152 master->num_chipselect = num_cs;
b5f3294f 1153
6cdeb002 1154 spi_imx = spi_master_get_devdata(master);
94c69f76 1155 spi_imx->bitbang.master = master;
6aa800ca 1156 spi_imx->dev = &pdev->dev;
b5f3294f 1157
4686d1c3
AB
1158 spi_imx->devtype_data = of_id ? of_id->data :
1159 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1160
b5f3294f 1161 for (i = 0; i < master->num_chipselect; i++) {
22a85e4c 1162 int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
8b17e055 1163 if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
22a85e4c 1164 cs_gpio = mxc_platform_info->chipselect[i];
4cc122ac
FE
1165
1166 spi_imx->chipselect[i] = cs_gpio;
8b17e055 1167 if (!gpio_is_valid(cs_gpio))
b5f3294f 1168 continue;
4cc122ac 1169
130b82c0
FE
1170 ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
1171 DRIVER_NAME);
b5f3294f 1172 if (ret) {
bbd050af 1173 dev_err(&pdev->dev, "can't get cs gpios\n");
130b82c0 1174 goto out_master_put;
b5f3294f 1175 }
b5f3294f
SH
1176 }
1177
6cdeb002
UKK
1178 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1179 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1180 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1181 spi_imx->bitbang.master->setup = spi_imx_setup;
1182 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
9e556dcc
HS
1183 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1184 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
4686d1c3
AB
1185 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
1186 if (is_imx51_ecspi(spi_imx))
1187 spi_imx->bitbang.master->mode_bits |= SPI_LOOP;
b5f3294f 1188
6cdeb002 1189 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
1190
1191 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
130b82c0
FE
1192 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1193 if (IS_ERR(spi_imx->base)) {
1194 ret = PTR_ERR(spi_imx->base);
1195 goto out_master_put;
b5f3294f 1196 }
f12ae171 1197 spi_imx->base_phys = res->start;
b5f3294f 1198
4b5d6aad
FE
1199 irq = platform_get_irq(pdev, 0);
1200 if (irq < 0) {
1201 ret = irq;
130b82c0 1202 goto out_master_put;
b5f3294f
SH
1203 }
1204
4b5d6aad 1205 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
8fc39b51 1206 dev_name(&pdev->dev), spi_imx);
b5f3294f 1207 if (ret) {
4b5d6aad 1208 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
130b82c0 1209 goto out_master_put;
b5f3294f
SH
1210 }
1211
aa29d840
SH
1212 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1213 if (IS_ERR(spi_imx->clk_ipg)) {
1214 ret = PTR_ERR(spi_imx->clk_ipg);
130b82c0 1215 goto out_master_put;
b5f3294f
SH
1216 }
1217
aa29d840
SH
1218 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1219 if (IS_ERR(spi_imx->clk_per)) {
1220 ret = PTR_ERR(spi_imx->clk_per);
130b82c0 1221 goto out_master_put;
aa29d840
SH
1222 }
1223
83174626
FE
1224 ret = clk_prepare_enable(spi_imx->clk_per);
1225 if (ret)
1226 goto out_master_put;
1227
1228 ret = clk_prepare_enable(spi_imx->clk_ipg);
1229 if (ret)
1230 goto out_put_per;
aa29d840
SH
1231
1232 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
f62caccd
RG
1233 /*
1234 * Only validated on i.mx6 now, can remove the constrain if validated on
1235 * other chips.
1236 */
3760047a 1237 if (is_imx51_ecspi(spi_imx)) {
f12ae171 1238 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
bf9af08c
AB
1239 if (ret == -EPROBE_DEFER)
1240 goto out_clk_put;
1241
3760047a
AB
1242 if (ret < 0)
1243 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1244 ret);
1245 }
b5f3294f 1246
edd501bb 1247 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 1248
edd501bb 1249 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 1250
22a85e4c 1251 master->dev.of_node = pdev->dev.of_node;
6cdeb002 1252 ret = spi_bitbang_start(&spi_imx->bitbang);
b5f3294f
SH
1253 if (ret) {
1254 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1255 goto out_clk_put;
1256 }
1257
1258 dev_info(&pdev->dev, "probed\n");
1259
9e556dcc
HS
1260 clk_disable(spi_imx->clk_ipg);
1261 clk_disable(spi_imx->clk_per);
b5f3294f
SH
1262 return ret;
1263
1264out_clk_put:
aa29d840 1265 clk_disable_unprepare(spi_imx->clk_ipg);
83174626
FE
1266out_put_per:
1267 clk_disable_unprepare(spi_imx->clk_per);
130b82c0 1268out_master_put:
b5f3294f 1269 spi_master_put(master);
130b82c0 1270
b5f3294f
SH
1271 return ret;
1272}
1273
fd4a319b 1274static int spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
1275{
1276 struct spi_master *master = platform_get_drvdata(pdev);
6cdeb002 1277 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
b5f3294f 1278
6cdeb002 1279 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1280
6cdeb002 1281 writel(0, spi_imx->base + MXC_CSPICTRL);
fd40dccb
PDM
1282 clk_unprepare(spi_imx->clk_ipg);
1283 clk_unprepare(spi_imx->clk_per);
f62caccd 1284 spi_imx_sdma_exit(spi_imx);
b5f3294f
SH
1285 spi_master_put(master);
1286
b5f3294f
SH
1287 return 0;
1288}
1289
6cdeb002 1290static struct platform_driver spi_imx_driver = {
b5f3294f
SH
1291 .driver = {
1292 .name = DRIVER_NAME,
22a85e4c 1293 .of_match_table = spi_imx_dt_ids,
b5f3294f 1294 },
f4ba6315 1295 .id_table = spi_imx_devtype,
6cdeb002 1296 .probe = spi_imx_probe,
fd4a319b 1297 .remove = spi_imx_remove,
b5f3294f 1298};
940ab889 1299module_platform_driver(spi_imx_driver);
b5f3294f
SH
1300
1301MODULE_DESCRIPTION("SPI Master Controller driver");
1302MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1303MODULE_LICENSE("GPL");
3133fba3 1304MODULE_ALIAS("platform:" DRIVER_NAME);
This page took 0.722007 seconds and 5 git commands to generate.