net: s2io: simplify logical constraint
[deliverable/linux.git] / drivers / spi / spi-pxa2xx.h
CommitLineData
cd7bed00
MW
1/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3 * Copyright (C) 2013, Intel Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifndef SPI_PXA2XX_H
11#define SPI_PXA2XX_H
12
5928808e
MW
13#include <linux/atomic.h>
14#include <linux/dmaengine.h>
cd7bed00
MW
15#include <linux/errno.h>
16#include <linux/io.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/pxa2xx_ssp.h>
5928808e
MW
20#include <linux/scatterlist.h>
21#include <linux/sizes.h>
cd7bed00
MW
22#include <linux/spi/spi.h>
23#include <linux/spi/pxa2xx_spi.h>
24
25struct driver_data {
26 /* Driver model hookup */
27 struct platform_device *pdev;
28
29 /* SSP Info */
30 struct ssp_device *ssp;
31
32 /* SPI framework hookup */
33 enum pxa_ssp_type ssp_type;
34 struct spi_master *master;
35
36 /* PXA hookup */
37 struct pxa2xx_spi_master *master_info;
38
cd7bed00
MW
39 /* SSP register addresses */
40 void __iomem *ioaddr;
41 u32 ssdr_physical;
42
43 /* SSP masks*/
44 u32 dma_cr1;
45 u32 int_cr1;
46 u32 clear_sr;
47 u32 mask_sr;
48
cd7bed00
MW
49 /* Message Transfer pump */
50 struct tasklet_struct pump_transfers;
51
5928808e 52 /* DMA engine support */
5928808e
MW
53 atomic_t dma_running;
54
cd7bed00
MW
55 /* Current message transfer state info */
56 struct spi_message *cur_msg;
57 struct spi_transfer *cur_transfer;
58 struct chip_data *cur_chip;
59 size_t len;
60 void *tx;
61 void *tx_end;
62 void *rx;
63 void *rx_end;
cd7bed00
MW
64 u8 n_bytes;
65 int (*write)(struct driver_data *drv_data);
66 int (*read)(struct driver_data *drv_data);
67 irqreturn_t (*transfer_handler)(struct driver_data *drv_data);
68 void (*cs_control)(u32 command);
a0d2642e
MW
69
70 void __iomem *lpss_base;
cd7bed00
MW
71};
72
73struct chip_data {
cd7bed00 74 u32 cr1;
e5262d05 75 u32 dds_rate;
cd7bed00
MW
76 u32 timeout;
77 u8 n_bytes;
78 u32 dma_burst_size;
79 u32 threshold;
80 u32 dma_threshold;
a0d2642e
MW
81 u16 lpss_rx_threshold;
82 u16 lpss_tx_threshold;
cd7bed00 83 u8 enable_dma;
cd7bed00
MW
84 union {
85 int gpio_cs;
86 unsigned int frm;
87 };
88 int gpio_cs_inverted;
89 int (*write)(struct driver_data *drv_data);
90 int (*read)(struct driver_data *drv_data);
91 void (*cs_control)(u32 command);
92};
93
c039dd27
JN
94static inline u32 pxa2xx_spi_read(const struct driver_data *drv_data,
95 unsigned reg)
96{
97 return __raw_readl(drv_data->ioaddr + reg);
98}
99
100static inline void pxa2xx_spi_write(const struct driver_data *drv_data,
101 unsigned reg, u32 val)
102{
103 __raw_writel(val, drv_data->ioaddr + reg);
104}
cd7bed00
MW
105
106#define START_STATE ((void *)0)
107#define RUNNING_STATE ((void *)1)
108#define DONE_STATE ((void *)2)
109#define ERROR_STATE ((void *)-1)
110
cd7bed00
MW
111#define IS_DMA_ALIGNED(x) IS_ALIGNED((unsigned long)(x), DMA_ALIGNMENT)
112#define DMA_ALIGNMENT 8
113
114static inline int pxa25x_ssp_comp(struct driver_data *drv_data)
115{
e5262d05
WC
116 switch (drv_data->ssp_type) {
117 case PXA25x_SSP:
118 case CE4100_SSP:
119 case QUARK_X1000_SSP:
cd7bed00 120 return 1;
e5262d05
WC
121 default:
122 return 0;
123 }
cd7bed00
MW
124}
125
126static inline void write_SSSR_CS(struct driver_data *drv_data, u32 val)
127{
e5262d05
WC
128 if (drv_data->ssp_type == CE4100_SSP ||
129 drv_data->ssp_type == QUARK_X1000_SSP)
c039dd27 130 val |= pxa2xx_spi_read(drv_data, SSSR) & SSSR_ALT_FRM_MASK;
cd7bed00 131
c039dd27 132 pxa2xx_spi_write(drv_data, SSSR, val);
cd7bed00
MW
133}
134
135extern int pxa2xx_spi_flush(struct driver_data *drv_data);
136extern void *pxa2xx_spi_next_transfer(struct driver_data *drv_data);
137
5928808e
MW
138#define MAX_DMA_LEN SZ_64K
139#define DEFAULT_DMA_CR1 (SSCR1_TSRE | SSCR1_RSRE | SSCR1_TRAIL)
5928808e 140
cd7bed00
MW
141extern irqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data);
142extern int pxa2xx_spi_dma_prepare(struct driver_data *drv_data, u32 dma_burst);
143extern void pxa2xx_spi_dma_start(struct driver_data *drv_data);
144extern int pxa2xx_spi_dma_setup(struct driver_data *drv_data);
145extern void pxa2xx_spi_dma_release(struct driver_data *drv_data);
cd7bed00
MW
146extern int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip,
147 struct spi_device *spi,
148 u8 bits_per_word,
149 u32 *burst_code,
150 u32 *threshold);
cd7bed00
MW
151
152#endif /* SPI_PXA2XX_H */
This page took 0.305514 seconds and 5 git commands to generate.