Merge tag 'armsoc-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / drivers / spi / spi-rspi.c
CommitLineData
0b2182dd
SY
1/*
2 * SH RSPI driver
3 *
93722206 4 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
880c6d11 5 * Copyright (C) 2014 Glider bvba
0b2182dd
SY
6 *
7 * Based on spi-sh.c:
8 * Copyright (C) 2011 Renesas Solutions Corp.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
0b2182dd
SY
18 */
19
20#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/sched.h>
23#include <linux/errno.h>
0b2182dd
SY
24#include <linux/interrupt.h>
25#include <linux/platform_device.h>
26#include <linux/io.h>
27#include <linux/clk.h>
a3633fe7
SY
28#include <linux/dmaengine.h>
29#include <linux/dma-mapping.h>
426ef76d 30#include <linux/of_device.h>
490c9774 31#include <linux/pm_runtime.h>
a3633fe7 32#include <linux/sh_dma.h>
0b2182dd 33#include <linux/spi/spi.h>
a3633fe7 34#include <linux/spi/rspi.h>
0b2182dd 35
6ab4865b
GU
36#define RSPI_SPCR 0x00 /* Control Register */
37#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
38#define RSPI_SPPCR 0x02 /* Pin Control Register */
39#define RSPI_SPSR 0x03 /* Status Register */
40#define RSPI_SPDR 0x04 /* Data Register */
41#define RSPI_SPSCR 0x08 /* Sequence Control Register */
42#define RSPI_SPSSR 0x09 /* Sequence Status Register */
43#define RSPI_SPBR 0x0a /* Bit Rate Register */
44#define RSPI_SPDCR 0x0b /* Data Control Register */
45#define RSPI_SPCKD 0x0c /* Clock Delay Register */
46#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
47#define RSPI_SPND 0x0e /* Next-Access Delay Register */
862d357f 48#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
6ab4865b
GU
49#define RSPI_SPCMD0 0x10 /* Command Register 0 */
50#define RSPI_SPCMD1 0x12 /* Command Register 1 */
51#define RSPI_SPCMD2 0x14 /* Command Register 2 */
52#define RSPI_SPCMD3 0x16 /* Command Register 3 */
53#define RSPI_SPCMD4 0x18 /* Command Register 4 */
54#define RSPI_SPCMD5 0x1a /* Command Register 5 */
55#define RSPI_SPCMD6 0x1c /* Command Register 6 */
56#define RSPI_SPCMD7 0x1e /* Command Register 7 */
880c6d11
GU
57#define RSPI_SPCMD(i) (RSPI_SPCMD0 + (i) * 2)
58#define RSPI_NUM_SPCMD 8
59#define RSPI_RZ_NUM_SPCMD 4
60#define QSPI_NUM_SPCMD 4
862d357f
GU
61
62/* RSPI on RZ only */
6ab4865b
GU
63#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
64#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
0b2182dd 65
862d357f 66/* QSPI only */
fbe5072b
GU
67#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
68#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
69#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
70#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
71#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
72#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
880c6d11 73#define QSPI_SPBMUL(i) (QSPI_SPBMUL0 + (i) * 4)
5ce0ba88 74
6ab4865b
GU
75/* SPCR - Control Register */
76#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
77#define SPCR_SPE 0x40 /* Function Enable */
78#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
79#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
80#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
81#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
82/* RSPI on SH only */
83#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
84#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
6089af77 85/* QSPI on R-Car Gen2 only */
fbe5072b
GU
86#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
87#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
6ab4865b
GU
88
89/* SSLP - Slave Select Polarity Register */
90#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
91#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
92
93/* SPPCR - Pin Control Register */
94#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
95#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
0b2182dd 96#define SPPCR_SPOM 0x04
6ab4865b
GU
97#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
98#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
99
fbe5072b
GU
100#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
101#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
102
6ab4865b
GU
103/* SPSR - Status Register */
104#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
105#define SPSR_TEND 0x40 /* Transmit End */
106#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
107#define SPSR_PERF 0x08 /* Parity Error Flag */
108#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
109#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
862d357f 110#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
6ab4865b
GU
111
112/* SPSCR - Sequence Control Register */
113#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
114
115/* SPSSR - Sequence Status Register */
116#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
117#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
118
119/* SPDCR - Data Control Register */
120#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
121#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
122#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
123#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
124#define SPDCR_SPLWORD SPDCR_SPLW1
125#define SPDCR_SPLBYTE SPDCR_SPLW0
126#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
862d357f 127#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
0b2182dd
SY
128#define SPDCR_SLSEL1 0x08
129#define SPDCR_SLSEL0 0x04
862d357f 130#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
0b2182dd
SY
131#define SPDCR_SPFC1 0x02
132#define SPDCR_SPFC0 0x01
862d357f 133#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
0b2182dd 134
6ab4865b
GU
135/* SPCKD - Clock Delay Register */
136#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
0b2182dd 137
6ab4865b
GU
138/* SSLND - Slave Select Negation Delay Register */
139#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
0b2182dd 140
6ab4865b
GU
141/* SPND - Next-Access Delay Register */
142#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
0b2182dd 143
6ab4865b
GU
144/* SPCR2 - Control Register 2 */
145#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
146#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
147#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
148#define SPCR2_SPPE 0x01 /* Parity Enable */
0b2182dd 149
6ab4865b
GU
150/* SPCMDn - Command Registers */
151#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
152#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
153#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
154#define SPCMD_LSBF 0x1000 /* LSB First */
155#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
0b2182dd 156#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
880c6d11 157#define SPCMD_SPB_8BIT 0x0000 /* QSPI only */
5ce0ba88 158#define SPCMD_SPB_16BIT 0x0100
0b2182dd
SY
159#define SPCMD_SPB_20BIT 0x0000
160#define SPCMD_SPB_24BIT 0x0100
161#define SPCMD_SPB_32BIT 0x0200
6ab4865b 162#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
fbe5072b
GU
163#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
164#define SPCMD_SPIMOD1 0x0040
165#define SPCMD_SPIMOD0 0x0020
166#define SPCMD_SPIMOD_SINGLE 0
167#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
168#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
169#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
6ab4865b
GU
170#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
171#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
172#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
173#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
174
175/* SPBFCR - Buffer Control Register */
862d357f
GU
176#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
177#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
6ab4865b
GU
178#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
179#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
4b6fe3ed
HCM
180/* QSPI on R-Car Gen2 */
181#define SPBFCR_TXTRG_1B 0x00 /* 31 bytes (1 byte available) */
182#define SPBFCR_TXTRG_32B 0x30 /* 0 byte (32 bytes available) */
183#define SPBFCR_RXTRG_1B 0x00 /* 1 byte (31 bytes available) */
184#define SPBFCR_RXTRG_32B 0x07 /* 32 bytes (0 byte available) */
185
186#define QSPI_BUFFER_SIZE 32u
5ce0ba88 187
0b2182dd
SY
188struct rspi_data {
189 void __iomem *addr;
190 u32 max_speed_hz;
191 struct spi_master *master;
0b2182dd 192 wait_queue_head_t wait;
0b2182dd 193 struct clk *clk;
348e5153 194 u16 spcmd;
06a7a3cf
GU
195 u8 spsr;
196 u8 sppcr;
93722206 197 int rx_irq, tx_irq;
5ce0ba88 198 const struct spi_ops *ops;
a3633fe7 199
a3633fe7 200 unsigned dma_callbacked:1;
74da7686 201 unsigned byte_access:1;
0b2182dd
SY
202};
203
baf588f4 204static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
0b2182dd
SY
205{
206 iowrite8(data, rspi->addr + offset);
207}
208
baf588f4 209static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
0b2182dd
SY
210{
211 iowrite16(data, rspi->addr + offset);
212}
213
baf588f4 214static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
5ce0ba88
HCM
215{
216 iowrite32(data, rspi->addr + offset);
217}
218
baf588f4 219static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
0b2182dd
SY
220{
221 return ioread8(rspi->addr + offset);
222}
223
baf588f4 224static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
0b2182dd
SY
225{
226 return ioread16(rspi->addr + offset);
227}
228
74da7686
GU
229static void rspi_write_data(const struct rspi_data *rspi, u16 data)
230{
231 if (rspi->byte_access)
232 rspi_write8(rspi, data, RSPI_SPDR);
233 else /* 16 bit */
234 rspi_write16(rspi, data, RSPI_SPDR);
235}
236
237static u16 rspi_read_data(const struct rspi_data *rspi)
238{
239 if (rspi->byte_access)
240 return rspi_read8(rspi, RSPI_SPDR);
241 else /* 16 bit */
242 return rspi_read16(rspi, RSPI_SPDR);
243}
244
5ce0ba88
HCM
245/* optional functions */
246struct spi_ops {
74da7686 247 int (*set_config_register)(struct rspi_data *rspi, int access_size);
eb557f75
GU
248 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
249 struct spi_transfer *xfer);
880c6d11 250 u16 mode_bits;
b42e0359 251 u16 flags;
2f777ec9 252 u16 fifo_size;
5ce0ba88
HCM
253};
254
255/*
862d357f 256 * functions for RSPI on legacy SH
5ce0ba88 257 */
74da7686 258static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
0b2182dd 259{
5ce0ba88
HCM
260 int spbr;
261
06a7a3cf
GU
262 /* Sets output mode, MOSI signal, and (optionally) loopback */
263 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
0b2182dd 264
5ce0ba88 265 /* Sets transfer bit rate */
3beb61db
GU
266 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
267 2 * rspi->max_speed_hz) - 1;
5ce0ba88
HCM
268 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
269
74da7686
GU
270 /* Disable dummy transmission, set 16-bit word access, 1 frame */
271 rspi_write8(rspi, 0, RSPI_SPDCR);
272 rspi->byte_access = 0;
0b2182dd 273
5ce0ba88
HCM
274 /* Sets RSPCK, SSL, next-access delay value */
275 rspi_write8(rspi, 0x00, RSPI_SPCKD);
276 rspi_write8(rspi, 0x00, RSPI_SSLND);
277 rspi_write8(rspi, 0x00, RSPI_SPND);
278
279 /* Sets parity, interrupt mask */
280 rspi_write8(rspi, 0x00, RSPI_SPCR2);
281
282 /* Sets SPCMD */
880c6d11
GU
283 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
284 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
5ce0ba88
HCM
285
286 /* Sets RSPI mode */
287 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
288
289 return 0;
0b2182dd
SY
290}
291
862d357f
GU
292/*
293 * functions for RSPI on RZ
294 */
295static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
296{
297 int spbr;
298
06a7a3cf
GU
299 /* Sets output mode, MOSI signal, and (optionally) loopback */
300 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
862d357f
GU
301
302 /* Sets transfer bit rate */
3beb61db
GU
303 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk),
304 2 * rspi->max_speed_hz) - 1;
862d357f
GU
305 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
306
307 /* Disable dummy transmission, set byte access */
308 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
309 rspi->byte_access = 1;
310
311 /* Sets RSPCK, SSL, next-access delay value */
312 rspi_write8(rspi, 0x00, RSPI_SPCKD);
313 rspi_write8(rspi, 0x00, RSPI_SSLND);
314 rspi_write8(rspi, 0x00, RSPI_SPND);
315
316 /* Sets SPCMD */
317 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
318 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
319
320 /* Sets RSPI mode */
321 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
322
323 return 0;
324}
325
5ce0ba88
HCM
326/*
327 * functions for QSPI
328 */
74da7686 329static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
5ce0ba88 330{
5ce0ba88
HCM
331 int spbr;
332
06a7a3cf
GU
333 /* Sets output mode, MOSI signal, and (optionally) loopback */
334 rspi_write8(rspi, rspi->sppcr, RSPI_SPPCR);
5ce0ba88
HCM
335
336 /* Sets transfer bit rate */
3beb61db 337 spbr = DIV_ROUND_UP(clk_get_rate(rspi->clk), 2 * rspi->max_speed_hz);
5ce0ba88
HCM
338 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
339
74da7686
GU
340 /* Disable dummy transmission, set byte access */
341 rspi_write8(rspi, 0, RSPI_SPDCR);
342 rspi->byte_access = 1;
5ce0ba88
HCM
343
344 /* Sets RSPCK, SSL, next-access delay value */
345 rspi_write8(rspi, 0x00, RSPI_SPCKD);
346 rspi_write8(rspi, 0x00, RSPI_SSLND);
347 rspi_write8(rspi, 0x00, RSPI_SPND);
348
349 /* Data Length Setting */
350 if (access_size == 8)
880c6d11 351 rspi->spcmd |= SPCMD_SPB_8BIT;
5ce0ba88 352 else if (access_size == 16)
880c6d11 353 rspi->spcmd |= SPCMD_SPB_16BIT;
8e1c8096 354 else
880c6d11 355 rspi->spcmd |= SPCMD_SPB_32BIT;
5ce0ba88 356
880c6d11 357 rspi->spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | SPCMD_SPNDEN;
5ce0ba88
HCM
358
359 /* Resets transfer data length */
360 rspi_write32(rspi, 0, QSPI_SPBMUL0);
361
362 /* Resets transmit and receive buffer */
363 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
364 /* Sets buffer to allow normal operation */
365 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
366
367 /* Sets SPCMD */
880c6d11 368 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
5ce0ba88 369
880c6d11 370 /* Enables SPI function in master mode */
5ce0ba88
HCM
371 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
372
373 return 0;
374}
375
4b6fe3ed
HCM
376static void qspi_update(const struct rspi_data *rspi, u8 mask, u8 val, u8 reg)
377{
378 u8 data;
379
380 data = rspi_read8(rspi, reg);
381 data &= ~mask;
382 data |= (val & mask);
383 rspi_write8(rspi, data, reg);
384}
385
386static int qspi_set_send_trigger(struct rspi_data *rspi, unsigned int len)
387{
388 unsigned int n;
389
390 n = min(len, QSPI_BUFFER_SIZE);
391
392 if (len >= QSPI_BUFFER_SIZE) {
393 /* sets triggering number to 32 bytes */
394 qspi_update(rspi, SPBFCR_TXTRG_MASK,
395 SPBFCR_TXTRG_32B, QSPI_SPBFCR);
396 } else {
397 /* sets triggering number to 1 byte */
398 qspi_update(rspi, SPBFCR_TXTRG_MASK,
399 SPBFCR_TXTRG_1B, QSPI_SPBFCR);
400 }
401
402 return n;
403}
404
405static void qspi_set_receive_trigger(struct rspi_data *rspi, unsigned int len)
406{
407 unsigned int n;
408
409 n = min(len, QSPI_BUFFER_SIZE);
410
411 if (len >= QSPI_BUFFER_SIZE) {
412 /* sets triggering number to 32 bytes */
413 qspi_update(rspi, SPBFCR_RXTRG_MASK,
414 SPBFCR_RXTRG_32B, QSPI_SPBFCR);
415 } else {
416 /* sets triggering number to 1 byte */
417 qspi_update(rspi, SPBFCR_RXTRG_MASK,
418 SPBFCR_RXTRG_1B, QSPI_SPBFCR);
419 }
420}
421
5ce0ba88
HCM
422#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
423
baf588f4 424static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
0b2182dd
SY
425{
426 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
427}
428
baf588f4 429static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
0b2182dd
SY
430{
431 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
432}
433
434static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
435 u8 enable_bit)
436{
437 int ret;
438
439 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
5dd1ad23
GU
440 if (rspi->spsr & wait_mask)
441 return 0;
442
0b2182dd
SY
443 rspi_enable_irq(rspi, enable_bit);
444 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
445 if (ret == 0 && !(rspi->spsr & wait_mask))
446 return -ETIMEDOUT;
447
448 return 0;
449}
450
5f684c34
GU
451static inline int rspi_wait_for_tx_empty(struct rspi_data *rspi)
452{
453 return rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
454}
455
456static inline int rspi_wait_for_rx_full(struct rspi_data *rspi)
457{
458 return rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE);
459}
460
35301c99
GU
461static int rspi_data_out(struct rspi_data *rspi, u8 data)
462{
5f684c34
GU
463 int error = rspi_wait_for_tx_empty(rspi);
464 if (error < 0) {
35301c99 465 dev_err(&rspi->master->dev, "transmit timeout\n");
5f684c34 466 return error;
35301c99
GU
467 }
468 rspi_write_data(rspi, data);
469 return 0;
470}
471
472static int rspi_data_in(struct rspi_data *rspi)
473{
5f684c34 474 int error;
35301c99
GU
475 u8 data;
476
5f684c34
GU
477 error = rspi_wait_for_rx_full(rspi);
478 if (error < 0) {
35301c99 479 dev_err(&rspi->master->dev, "receive timeout\n");
5f684c34 480 return error;
35301c99
GU
481 }
482 data = rspi_read_data(rspi);
483 return data;
484}
485
6837b8e9
GU
486static int rspi_pio_transfer(struct rspi_data *rspi, const u8 *tx, u8 *rx,
487 unsigned int n)
35301c99 488{
6837b8e9
GU
489 while (n-- > 0) {
490 if (tx) {
491 int ret = rspi_data_out(rspi, *tx++);
492 if (ret < 0)
493 return ret;
494 }
495 if (rx) {
496 int ret = rspi_data_in(rspi);
497 if (ret < 0)
498 return ret;
499 *rx++ = ret;
500 }
501 }
35301c99 502
6837b8e9 503 return 0;
35301c99
GU
504}
505
a3633fe7
SY
506static void rspi_dma_complete(void *arg)
507{
508 struct rspi_data *rspi = arg;
509
510 rspi->dma_callbacked = 1;
511 wake_up_interruptible(&rspi->wait);
512}
513
c52fb6d6
GU
514static int rspi_dma_transfer(struct rspi_data *rspi, struct sg_table *tx,
515 struct sg_table *rx)
a3633fe7 516{
c52fb6d6
GU
517 struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
518 u8 irq_mask = 0;
519 unsigned int other_irq = 0;
520 dma_cookie_t cookie;
2f777ec9 521 int ret;
a3633fe7 522
3819bc87 523 /* First prepare and submit the DMA request(s), as this may fail */
c52fb6d6
GU
524 if (rx) {
525 desc_rx = dmaengine_prep_slave_sg(rspi->master->dma_rx,
526 rx->sgl, rx->nents, DMA_FROM_DEVICE,
527 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
3819bc87
GU
528 if (!desc_rx) {
529 ret = -EAGAIN;
530 goto no_dma_rx;
531 }
532
533 desc_rx->callback = rspi_dma_complete;
534 desc_rx->callback_param = rspi;
535 cookie = dmaengine_submit(desc_rx);
536 if (dma_submit_error(cookie)) {
537 ret = cookie;
538 goto no_dma_rx;
539 }
c52fb6d6
GU
540
541 irq_mask |= SPCR_SPRIE;
542 }
a3633fe7 543
3819bc87
GU
544 if (tx) {
545 desc_tx = dmaengine_prep_slave_sg(rspi->master->dma_tx,
546 tx->sgl, tx->nents, DMA_TO_DEVICE,
547 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
548 if (!desc_tx) {
549 ret = -EAGAIN;
550 goto no_dma_tx;
551 }
552
553 if (rx) {
554 /* No callback */
555 desc_tx->callback = NULL;
556 } else {
557 desc_tx->callback = rspi_dma_complete;
558 desc_tx->callback_param = rspi;
559 }
560 cookie = dmaengine_submit(desc_tx);
561 if (dma_submit_error(cookie)) {
562 ret = cookie;
563 goto no_dma_tx;
564 }
565
566 irq_mask |= SPCR_SPTIE;
567 }
568
a3633fe7 569 /*
c52fb6d6 570 * DMAC needs SPxIE, but if SPxIE is set, the IRQ routine will be
a3633fe7
SY
571 * called. So, this driver disables the IRQ while DMA transfer.
572 */
c52fb6d6
GU
573 if (tx)
574 disable_irq(other_irq = rspi->tx_irq);
575 if (rx && rspi->rx_irq != other_irq)
576 disable_irq(rspi->rx_irq);
a3633fe7 577
c52fb6d6 578 rspi_enable_irq(rspi, irq_mask);
a3633fe7
SY
579 rspi->dma_callbacked = 0;
580
3819bc87
GU
581 /* Now start DMA */
582 if (rx)
c52fb6d6 583 dma_async_issue_pending(rspi->master->dma_rx);
3819bc87 584 if (tx)
c52fb6d6 585 dma_async_issue_pending(rspi->master->dma_tx);
a3633fe7
SY
586
587 ret = wait_event_interruptible_timeout(rspi->wait,
588 rspi->dma_callbacked, HZ);
589 if (ret > 0 && rspi->dma_callbacked)
590 ret = 0;
3819bc87
GU
591 else if (!ret) {
592 dev_err(&rspi->master->dev, "DMA timeout\n");
a3633fe7 593 ret = -ETIMEDOUT;
3819bc87
GU
594 if (tx)
595 dmaengine_terminate_all(rspi->master->dma_tx);
596 if (rx)
597 dmaengine_terminate_all(rspi->master->dma_rx);
598 }
a3633fe7 599
c52fb6d6
GU
600 rspi_disable_irq(rspi, irq_mask);
601
602 if (tx)
603 enable_irq(rspi->tx_irq);
604 if (rx && rspi->rx_irq != other_irq)
605 enable_irq(rspi->rx_irq);
606
a3633fe7 607 return ret;
85912a88 608
3819bc87
GU
609no_dma_tx:
610 if (rx)
611 dmaengine_terminate_all(rspi->master->dma_rx);
612no_dma_rx:
613 if (ret == -EAGAIN) {
614 pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
615 dev_driver_string(&rspi->master->dev),
616 dev_name(&rspi->master->dev));
617 }
618 return ret;
a3633fe7
SY
619}
620
baf588f4 621static void rspi_receive_init(const struct rspi_data *rspi)
0b2182dd 622{
97b95c11 623 u8 spsr;
0b2182dd
SY
624
625 spsr = rspi_read8(rspi, RSPI_SPSR);
626 if (spsr & SPSR_SPRF)
74da7686 627 rspi_read_data(rspi); /* dummy read */
0b2182dd
SY
628 if (spsr & SPSR_OVRF)
629 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
df900e67 630 RSPI_SPSR);
a3633fe7
SY
631}
632
862d357f
GU
633static void rspi_rz_receive_init(const struct rspi_data *rspi)
634{
635 rspi_receive_init(rspi);
636 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
637 rspi_write8(rspi, 0, RSPI_SPBFCR);
638}
639
baf588f4 640static void qspi_receive_init(const struct rspi_data *rspi)
cb52c673 641{
97b95c11 642 u8 spsr;
cb52c673
HCM
643
644 spsr = rspi_read8(rspi, RSPI_SPSR);
645 if (spsr & SPSR_SPRF)
74da7686 646 rspi_read_data(rspi); /* dummy read */
cb52c673 647 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
340a15e6 648 rspi_write8(rspi, 0, QSPI_SPBFCR);
cb52c673
HCM
649}
650
2f777ec9
GU
651static bool __rspi_can_dma(const struct rspi_data *rspi,
652 const struct spi_transfer *xfer)
a3633fe7 653{
2f777ec9
GU
654 return xfer->len > rspi->ops->fifo_size;
655}
a3633fe7 656
2f777ec9
GU
657static bool rspi_can_dma(struct spi_master *master, struct spi_device *spi,
658 struct spi_transfer *xfer)
659{
660 struct rspi_data *rspi = spi_master_get_devdata(master);
661
662 return __rspi_can_dma(rspi, xfer);
a3633fe7
SY
663}
664
4b6fe3ed
HCM
665static int rspi_dma_check_then_transfer(struct rspi_data *rspi,
666 struct spi_transfer *xfer)
8b983e90 667{
8b983e90
GU
668 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
669 /* rx_buf can be NULL on RSPI on SH in TX-only Mode */
4b6fe3ed 670 int ret = rspi_dma_transfer(rspi, &xfer->tx_sg,
85912a88
GU
671 xfer->rx_buf ? &xfer->rx_sg : NULL);
672 if (ret != -EAGAIN)
4b6fe3ed 673 return 0;
8b983e90
GU
674 }
675
4b6fe3ed
HCM
676 return -EAGAIN;
677}
678
679static int rspi_common_transfer(struct rspi_data *rspi,
680 struct spi_transfer *xfer)
681{
682 int ret;
683
684 ret = rspi_dma_check_then_transfer(rspi, xfer);
685 if (ret != -EAGAIN)
686 return ret;
687
8b983e90
GU
688 ret = rspi_pio_transfer(rspi, xfer->tx_buf, xfer->rx_buf, xfer->len);
689 if (ret < 0)
690 return ret;
691
692 /* Wait for the last transmission */
693 rspi_wait_for_tx_empty(rspi);
694
695 return 0;
696}
697
8393fa78
GU
698static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
699 struct spi_transfer *xfer)
8449fd76 700{
8393fa78 701 struct rspi_data *rspi = spi_master_get_devdata(master);
b42e0359 702 u8 spcr;
8449fd76 703
8449fd76 704 spcr = rspi_read8(rspi, RSPI_SPCR);
6837b8e9 705 if (xfer->rx_buf) {
32c64261 706 rspi_receive_init(rspi);
8449fd76 707 spcr &= ~SPCR_TXMD;
32c64261 708 } else {
8449fd76 709 spcr |= SPCR_TXMD;
32c64261 710 }
8449fd76
GU
711 rspi_write8(rspi, spcr, RSPI_SPCR);
712
8b983e90 713 return rspi_common_transfer(rspi, xfer);
8449fd76
GU
714}
715
03e627c5
GU
716static int rspi_rz_transfer_one(struct spi_master *master,
717 struct spi_device *spi,
718 struct spi_transfer *xfer)
862d357f 719{
03e627c5 720 struct rspi_data *rspi = spi_master_get_devdata(master);
862d357f
GU
721
722 rspi_rz_receive_init(rspi);
723
8b983e90 724 return rspi_common_transfer(rspi, xfer);
862d357f
GU
725}
726
4b6fe3ed
HCM
727static int qspi_trigger_transfer_out_int(struct rspi_data *rspi, const u8 *tx,
728 u8 *rx, unsigned int len)
729{
c9bc3e8b 730 int i, n, ret;
4b6fe3ed
HCM
731 int error;
732
733 while (len > 0) {
734 n = qspi_set_send_trigger(rspi, len);
735 qspi_set_receive_trigger(rspi, len);
736 if (n == QSPI_BUFFER_SIZE) {
737 error = rspi_wait_for_tx_empty(rspi);
738 if (error < 0) {
739 dev_err(&rspi->master->dev, "transmit timeout\n");
740 return error;
741 }
742 for (i = 0; i < n; i++)
743 rspi_write_data(rspi, *tx++);
744
745 error = rspi_wait_for_rx_full(rspi);
746 if (error < 0) {
747 dev_err(&rspi->master->dev, "receive timeout\n");
748 return error;
749 }
750 for (i = 0; i < n; i++)
751 *rx++ = rspi_read_data(rspi);
752 } else {
753 ret = rspi_pio_transfer(rspi, tx, rx, n);
754 if (ret < 0)
755 return ret;
756 }
757 len -= n;
758 }
759
760 return 0;
761}
762
340a15e6
GU
763static int qspi_transfer_out_in(struct rspi_data *rspi,
764 struct spi_transfer *xfer)
eb557f75 765{
4b6fe3ed
HCM
766 int ret;
767
340a15e6
GU
768 qspi_receive_init(rspi);
769
4b6fe3ed
HCM
770 ret = rspi_dma_check_then_transfer(rspi, xfer);
771 if (ret != -EAGAIN)
772 return ret;
773
774 ret = qspi_trigger_transfer_out_int(rspi, xfer->tx_buf,
775 xfer->rx_buf, xfer->len);
776 if (ret < 0)
777 return ret;
778
779 return 0;
340a15e6
GU
780}
781
880c6d11
GU
782static int qspi_transfer_out(struct rspi_data *rspi, struct spi_transfer *xfer)
783{
880c6d11
GU
784 int ret;
785
85912a88
GU
786 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
787 ret = rspi_dma_transfer(rspi, &xfer->tx_sg, NULL);
788 if (ret != -EAGAIN)
789 return ret;
790 }
4f12b5e5 791
6837b8e9
GU
792 ret = rspi_pio_transfer(rspi, xfer->tx_buf, NULL, xfer->len);
793 if (ret < 0)
794 return ret;
880c6d11
GU
795
796 /* Wait for the last transmission */
5f684c34 797 rspi_wait_for_tx_empty(rspi);
880c6d11
GU
798
799 return 0;
800}
801
802static int qspi_transfer_in(struct rspi_data *rspi, struct spi_transfer *xfer)
803{
85912a88
GU
804 if (rspi->master->can_dma && __rspi_can_dma(rspi, xfer)) {
805 int ret = rspi_dma_transfer(rspi, NULL, &xfer->rx_sg);
806 if (ret != -EAGAIN)
807 return ret;
808 }
4f12b5e5 809
6837b8e9 810 return rspi_pio_transfer(rspi, NULL, xfer->rx_buf, xfer->len);
880c6d11
GU
811}
812
340a15e6
GU
813static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
814 struct spi_transfer *xfer)
815{
816 struct rspi_data *rspi = spi_master_get_devdata(master);
817
ba824d49
GU
818 if (spi->mode & SPI_LOOP) {
819 return qspi_transfer_out_in(rspi, xfer);
b42e0359 820 } else if (xfer->tx_nbits > SPI_NBITS_SINGLE) {
880c6d11
GU
821 /* Quad or Dual SPI Write */
822 return qspi_transfer_out(rspi, xfer);
b42e0359 823 } else if (xfer->rx_nbits > SPI_NBITS_SINGLE) {
880c6d11
GU
824 /* Quad or Dual SPI Read */
825 return qspi_transfer_in(rspi, xfer);
826 } else {
827 /* Single SPI Transfer */
828 return qspi_transfer_out_in(rspi, xfer);
829 }
0b2182dd
SY
830}
831
832static int rspi_setup(struct spi_device *spi)
833{
834 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
835
0b2182dd
SY
836 rspi->max_speed_hz = spi->max_speed_hz;
837
348e5153
GU
838 rspi->spcmd = SPCMD_SSLKP;
839 if (spi->mode & SPI_CPOL)
840 rspi->spcmd |= SPCMD_CPOL;
841 if (spi->mode & SPI_CPHA)
842 rspi->spcmd |= SPCMD_CPHA;
843
06a7a3cf
GU
844 /* CMOS output mode and MOSI signal from previous transfer */
845 rspi->sppcr = 0;
846 if (spi->mode & SPI_LOOP)
847 rspi->sppcr |= SPPCR_SPLP;
848
5ce0ba88 849 set_config_register(rspi, 8);
0b2182dd
SY
850
851 return 0;
852}
853
880c6d11
GU
854static u16 qspi_transfer_mode(const struct spi_transfer *xfer)
855{
856 if (xfer->tx_buf)
857 switch (xfer->tx_nbits) {
858 case SPI_NBITS_QUAD:
859 return SPCMD_SPIMOD_QUAD;
860 case SPI_NBITS_DUAL:
861 return SPCMD_SPIMOD_DUAL;
862 default:
863 return 0;
864 }
865 if (xfer->rx_buf)
866 switch (xfer->rx_nbits) {
867 case SPI_NBITS_QUAD:
868 return SPCMD_SPIMOD_QUAD | SPCMD_SPRW;
869 case SPI_NBITS_DUAL:
870 return SPCMD_SPIMOD_DUAL | SPCMD_SPRW;
871 default:
872 return 0;
873 }
874
875 return 0;
876}
877
878static int qspi_setup_sequencer(struct rspi_data *rspi,
879 const struct spi_message *msg)
880{
881 const struct spi_transfer *xfer;
882 unsigned int i = 0, len = 0;
883 u16 current_mode = 0xffff, mode;
884
885 list_for_each_entry(xfer, &msg->transfers, transfer_list) {
886 mode = qspi_transfer_mode(xfer);
887 if (mode == current_mode) {
888 len += xfer->len;
889 continue;
890 }
891
892 /* Transfer mode change */
893 if (i) {
894 /* Set transfer data length of previous transfer */
895 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
896 }
897
898 if (i >= QSPI_NUM_SPCMD) {
899 dev_err(&msg->spi->dev,
900 "Too many different transfer modes");
901 return -EINVAL;
902 }
903
904 /* Program transfer mode for this transfer */
905 rspi_write16(rspi, rspi->spcmd | mode, RSPI_SPCMD(i));
906 current_mode = mode;
907 len = xfer->len;
908 i++;
909 }
910 if (i) {
911 /* Set final transfer data length and sequence length */
912 rspi_write32(rspi, len, QSPI_SPBMUL(i - 1));
913 rspi_write8(rspi, i - 1, RSPI_SPSCR);
914 }
915
916 return 0;
917}
918
79d23495 919static int rspi_prepare_message(struct spi_master *master,
880c6d11 920 struct spi_message *msg)
79d23495
GU
921{
922 struct rspi_data *rspi = spi_master_get_devdata(master);
880c6d11 923 int ret;
0b2182dd 924
880c6d11
GU
925 if (msg->spi->mode &
926 (SPI_TX_DUAL | SPI_TX_QUAD | SPI_RX_DUAL | SPI_RX_QUAD)) {
927 /* Setup sequencer for messages with multiple transfer modes */
928 ret = qspi_setup_sequencer(rspi, msg);
929 if (ret < 0)
930 return ret;
931 }
932
933 /* Enable SPI function in master mode */
79d23495 934 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
0b2182dd
SY
935 return 0;
936}
937
79d23495 938static int rspi_unprepare_message(struct spi_master *master,
880c6d11 939 struct spi_message *msg)
0b2182dd 940{
79d23495
GU
941 struct rspi_data *rspi = spi_master_get_devdata(master);
942
880c6d11 943 /* Disable SPI function */
79d23495 944 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
880c6d11
GU
945
946 /* Reset sequencer for Single SPI Transfers */
947 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
948 rspi_write8(rspi, 0, RSPI_SPSCR);
79d23495 949 return 0;
0b2182dd
SY
950}
951
93722206 952static irqreturn_t rspi_irq_mux(int irq, void *_sr)
0b2182dd 953{
c132f094 954 struct rspi_data *rspi = _sr;
97b95c11 955 u8 spsr;
0b2182dd 956 irqreturn_t ret = IRQ_NONE;
97b95c11 957 u8 disable_irq = 0;
0b2182dd
SY
958
959 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
960 if (spsr & SPSR_SPRF)
961 disable_irq |= SPCR_SPRIE;
962 if (spsr & SPSR_SPTEF)
963 disable_irq |= SPCR_SPTIE;
964
965 if (disable_irq) {
966 ret = IRQ_HANDLED;
967 rspi_disable_irq(rspi, disable_irq);
968 wake_up(&rspi->wait);
969 }
970
971 return ret;
972}
973
93722206
GU
974static irqreturn_t rspi_irq_rx(int irq, void *_sr)
975{
976 struct rspi_data *rspi = _sr;
977 u8 spsr;
978
979 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
980 if (spsr & SPSR_SPRF) {
981 rspi_disable_irq(rspi, SPCR_SPRIE);
982 wake_up(&rspi->wait);
983 return IRQ_HANDLED;
984 }
985
986 return 0;
987}
988
989static irqreturn_t rspi_irq_tx(int irq, void *_sr)
990{
991 struct rspi_data *rspi = _sr;
992 u8 spsr;
993
994 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
995 if (spsr & SPSR_SPTEF) {
996 rspi_disable_irq(rspi, SPCR_SPTIE);
997 wake_up(&rspi->wait);
998 return IRQ_HANDLED;
999 }
1000
1001 return 0;
1002}
1003
65bf2205
GU
1004static struct dma_chan *rspi_request_dma_chan(struct device *dev,
1005 enum dma_transfer_direction dir,
1006 unsigned int id,
1007 dma_addr_t port_addr)
a3633fe7 1008{
a3633fe7 1009 dma_cap_mask_t mask;
65bf2205 1010 struct dma_chan *chan;
0243c536
SY
1011 struct dma_slave_config cfg;
1012 int ret;
a3633fe7 1013
65bf2205
GU
1014 dma_cap_zero(mask);
1015 dma_cap_set(DMA_SLAVE, mask);
1016
e825b8dd
GU
1017 chan = dma_request_slave_channel_compat(mask, shdma_chan_filter,
1018 (void *)(unsigned long)id, dev,
1019 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
65bf2205 1020 if (!chan) {
e825b8dd 1021 dev_warn(dev, "dma_request_slave_channel_compat failed\n");
65bf2205
GU
1022 return NULL;
1023 }
1024
1025 memset(&cfg, 0, sizeof(cfg));
1026 cfg.slave_id = id;
1027 cfg.direction = dir;
a30b95a7 1028 if (dir == DMA_MEM_TO_DEV) {
65bf2205 1029 cfg.dst_addr = port_addr;
a30b95a7
GU
1030 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1031 } else {
65bf2205 1032 cfg.src_addr = port_addr;
a30b95a7
GU
1033 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1034 }
65bf2205
GU
1035
1036 ret = dmaengine_slave_config(chan, &cfg);
1037 if (ret) {
1038 dev_warn(dev, "dmaengine_slave_config failed %d\n", ret);
1039 dma_release_channel(chan);
1040 return NULL;
1041 }
1042
1043 return chan;
1044}
1045
2f777ec9 1046static int rspi_request_dma(struct device *dev, struct spi_master *master,
fcdc49ae 1047 const struct resource *res)
65bf2205 1048{
fcdc49ae 1049 const struct rspi_plat_data *rspi_pd = dev_get_platdata(dev);
e825b8dd
GU
1050 unsigned int dma_tx_id, dma_rx_id;
1051
1052 if (dev->of_node) {
1053 /* In the OF case we will get the slave IDs from the DT */
1054 dma_tx_id = 0;
1055 dma_rx_id = 0;
1056 } else if (rspi_pd && rspi_pd->dma_tx_id && rspi_pd->dma_rx_id) {
1057 dma_tx_id = rspi_pd->dma_tx_id;
1058 dma_rx_id = rspi_pd->dma_rx_id;
1059 } else {
1060 /* The driver assumes no error. */
1061 return 0;
1062 }
65bf2205 1063
e825b8dd 1064 master->dma_tx = rspi_request_dma_chan(dev, DMA_MEM_TO_DEV, dma_tx_id,
2f777ec9 1065 res->start + RSPI_SPDR);
e825b8dd 1066 if (!master->dma_tx)
5f338d0c
GU
1067 return -ENODEV;
1068
e825b8dd 1069 master->dma_rx = rspi_request_dma_chan(dev, DMA_DEV_TO_MEM, dma_rx_id,
2f777ec9 1070 res->start + RSPI_SPDR);
e825b8dd
GU
1071 if (!master->dma_rx) {
1072 dma_release_channel(master->dma_tx);
1073 master->dma_tx = NULL;
5f338d0c 1074 return -ENODEV;
a3633fe7 1075 }
0243c536 1076
2f777ec9 1077 master->can_dma = rspi_can_dma;
5f338d0c 1078 dev_info(dev, "DMA available");
0243c536 1079 return 0;
a3633fe7
SY
1080}
1081
afcc98de 1082static void rspi_release_dma(struct spi_master *master)
a3633fe7 1083{
afcc98de
GU
1084 if (master->dma_tx)
1085 dma_release_channel(master->dma_tx);
1086 if (master->dma_rx)
1087 dma_release_channel(master->dma_rx);
a3633fe7
SY
1088}
1089
fd4a319b 1090static int rspi_remove(struct platform_device *pdev)
0b2182dd 1091{
5ffbe2d9 1092 struct rspi_data *rspi = platform_get_drvdata(pdev);
0b2182dd 1093
afcc98de 1094 rspi_release_dma(rspi->master);
490c9774 1095 pm_runtime_disable(&pdev->dev);
0b2182dd
SY
1096
1097 return 0;
1098}
1099
426ef76d 1100static const struct spi_ops rspi_ops = {
b42e0359
GU
1101 .set_config_register = rspi_set_config_register,
1102 .transfer_one = rspi_transfer_one,
1103 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1104 .flags = SPI_MASTER_MUST_TX,
2f777ec9 1105 .fifo_size = 8,
426ef76d
GU
1106};
1107
1108static const struct spi_ops rspi_rz_ops = {
b42e0359
GU
1109 .set_config_register = rspi_rz_set_config_register,
1110 .transfer_one = rspi_rz_transfer_one,
1111 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP,
1112 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
2f777ec9 1113 .fifo_size = 8, /* 8 for TX, 32 for RX */
426ef76d
GU
1114};
1115
1116static const struct spi_ops qspi_ops = {
b42e0359
GU
1117 .set_config_register = qspi_set_config_register,
1118 .transfer_one = qspi_transfer_one,
1119 .mode_bits = SPI_CPHA | SPI_CPOL | SPI_LOOP |
1120 SPI_TX_DUAL | SPI_TX_QUAD |
1121 SPI_RX_DUAL | SPI_RX_QUAD,
1122 .flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX,
2f777ec9 1123 .fifo_size = 32,
426ef76d
GU
1124};
1125
1126#ifdef CONFIG_OF
1127static const struct of_device_id rspi_of_match[] = {
1128 /* RSPI on legacy SH */
1129 { .compatible = "renesas,rspi", .data = &rspi_ops },
1130 /* RSPI on RZ/A1H */
1131 { .compatible = "renesas,rspi-rz", .data = &rspi_rz_ops },
1132 /* QSPI on R-Car Gen2 */
1133 { .compatible = "renesas,qspi", .data = &qspi_ops },
1134 { /* sentinel */ }
1135};
1136
1137MODULE_DEVICE_TABLE(of, rspi_of_match);
1138
1139static int rspi_parse_dt(struct device *dev, struct spi_master *master)
1140{
1141 u32 num_cs;
1142 int error;
1143
1144 /* Parse DT properties */
1145 error = of_property_read_u32(dev->of_node, "num-cs", &num_cs);
1146 if (error) {
1147 dev_err(dev, "of_property_read_u32 num-cs failed %d\n", error);
1148 return error;
1149 }
1150
1151 master->num_chipselect = num_cs;
1152 return 0;
1153}
1154#else
64b67def 1155#define rspi_of_match NULL
426ef76d
GU
1156static inline int rspi_parse_dt(struct device *dev, struct spi_master *master)
1157{
1158 return -EINVAL;
1159}
1160#endif /* CONFIG_OF */
1161
93722206
GU
1162static int rspi_request_irq(struct device *dev, unsigned int irq,
1163 irq_handler_t handler, const char *suffix,
1164 void *dev_id)
1165{
43937455
GU
1166 const char *name = devm_kasprintf(dev, GFP_KERNEL, "%s:%s",
1167 dev_name(dev), suffix);
93722206
GU
1168 if (!name)
1169 return -ENOMEM;
43937455 1170
93722206
GU
1171 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
1172}
1173
fd4a319b 1174static int rspi_probe(struct platform_device *pdev)
0b2182dd
SY
1175{
1176 struct resource *res;
1177 struct spi_master *master;
1178 struct rspi_data *rspi;
93722206 1179 int ret;
426ef76d
GU
1180 const struct of_device_id *of_id;
1181 const struct rspi_plat_data *rspi_pd;
5ce0ba88 1182 const struct spi_ops *ops;
0b2182dd 1183
0b2182dd
SY
1184 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1185 if (master == NULL) {
1186 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1187 return -ENOMEM;
1188 }
1189
426ef76d
GU
1190 of_id = of_match_device(rspi_of_match, &pdev->dev);
1191 if (of_id) {
1192 ops = of_id->data;
1193 ret = rspi_parse_dt(&pdev->dev, master);
1194 if (ret)
1195 goto error1;
1196 } else {
1197 ops = (struct spi_ops *)pdev->id_entry->driver_data;
1198 rspi_pd = dev_get_platdata(&pdev->dev);
1199 if (rspi_pd && rspi_pd->num_chipselect)
1200 master->num_chipselect = rspi_pd->num_chipselect;
1201 else
1202 master->num_chipselect = 2; /* default */
d64b4726 1203 }
426ef76d
GU
1204
1205 /* ops parameter check */
1206 if (!ops->set_config_register) {
1207 dev_err(&pdev->dev, "there is no set_config_register\n");
1208 ret = -ENODEV;
1209 goto error1;
1210 }
1211
0b2182dd 1212 rspi = spi_master_get_devdata(master);
24b5a82c 1213 platform_set_drvdata(pdev, rspi);
5ce0ba88 1214 rspi->ops = ops;
0b2182dd 1215 rspi->master = master;
5d79e9ac
LP
1216
1217 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1218 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1219 if (IS_ERR(rspi->addr)) {
1220 ret = PTR_ERR(rspi->addr);
0b2182dd
SY
1221 goto error1;
1222 }
1223
29f397b7 1224 rspi->clk = devm_clk_get(&pdev->dev, NULL);
0b2182dd
SY
1225 if (IS_ERR(rspi->clk)) {
1226 dev_err(&pdev->dev, "cannot get clock\n");
1227 ret = PTR_ERR(rspi->clk);
5d79e9ac 1228 goto error1;
0b2182dd 1229 }
17fe0d9a 1230
490c9774 1231 pm_runtime_enable(&pdev->dev);
0b2182dd 1232
0b2182dd
SY
1233 init_waitqueue_head(&rspi->wait);
1234
0b2182dd
SY
1235 master->bus_num = pdev->id;
1236 master->setup = rspi_setup;
490c9774 1237 master->auto_runtime_pm = true;
eb557f75 1238 master->transfer_one = ops->transfer_one;
79d23495
GU
1239 master->prepare_message = rspi_prepare_message;
1240 master->unprepare_message = rspi_unprepare_message;
880c6d11 1241 master->mode_bits = ops->mode_bits;
b42e0359 1242 master->flags = ops->flags;
426ef76d 1243 master->dev.of_node = pdev->dev.of_node;
0b2182dd 1244
93722206
GU
1245 ret = platform_get_irq_byname(pdev, "rx");
1246 if (ret < 0) {
1247 ret = platform_get_irq_byname(pdev, "mux");
1248 if (ret < 0)
1249 ret = platform_get_irq(pdev, 0);
1250 if (ret >= 0)
1251 rspi->rx_irq = rspi->tx_irq = ret;
1252 } else {
1253 rspi->rx_irq = ret;
1254 ret = platform_get_irq_byname(pdev, "tx");
1255 if (ret >= 0)
1256 rspi->tx_irq = ret;
1257 }
1258 if (ret < 0) {
1259 dev_err(&pdev->dev, "platform_get_irq error\n");
1260 goto error2;
1261 }
1262
1263 if (rspi->rx_irq == rspi->tx_irq) {
1264 /* Single multiplexed interrupt */
1265 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1266 "mux", rspi);
1267 } else {
1268 /* Multi-interrupt mode, only SPRI and SPTI are used */
1269 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1270 "rx", rspi);
1271 if (!ret)
1272 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1273 rspi_irq_tx, "tx", rspi);
1274 }
0b2182dd
SY
1275 if (ret < 0) {
1276 dev_err(&pdev->dev, "request_irq error\n");
fcb4ed74 1277 goto error2;
0b2182dd
SY
1278 }
1279
2f777ec9 1280 ret = rspi_request_dma(&pdev->dev, master, res);
27e105a6
GU
1281 if (ret < 0)
1282 dev_warn(&pdev->dev, "DMA not available, using PIO\n");
a3633fe7 1283
9e03d05e 1284 ret = devm_spi_register_master(&pdev->dev, master);
0b2182dd
SY
1285 if (ret < 0) {
1286 dev_err(&pdev->dev, "spi_register_master error.\n");
fcb4ed74 1287 goto error3;
0b2182dd
SY
1288 }
1289
1290 dev_info(&pdev->dev, "probed\n");
1291
1292 return 0;
1293
fcb4ed74 1294error3:
afcc98de 1295 rspi_release_dma(master);
fcb4ed74 1296error2:
490c9774 1297 pm_runtime_disable(&pdev->dev);
0b2182dd
SY
1298error1:
1299 spi_master_put(master);
1300
1301 return ret;
1302}
1303
5ce0ba88
HCM
1304static struct platform_device_id spi_driver_ids[] = {
1305 { "rspi", (kernel_ulong_t)&rspi_ops },
862d357f 1306 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
5ce0ba88
HCM
1307 { "qspi", (kernel_ulong_t)&qspi_ops },
1308 {},
1309};
1310
1311MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1312
0b2182dd
SY
1313static struct platform_driver rspi_driver = {
1314 .probe = rspi_probe,
fd4a319b 1315 .remove = rspi_remove,
5ce0ba88 1316 .id_table = spi_driver_ids,
0b2182dd 1317 .driver = {
5ce0ba88 1318 .name = "renesas_spi",
426ef76d 1319 .of_match_table = of_match_ptr(rspi_of_match),
0b2182dd
SY
1320 },
1321};
1322module_platform_driver(rspi_driver);
1323
1324MODULE_DESCRIPTION("Renesas RSPI bus driver");
1325MODULE_LICENSE("GPL v2");
1326MODULE_AUTHOR("Yoshihiro Shimoda");
1327MODULE_ALIAS("platform:rspi");
This page took 0.200732 seconds and 5 git commands to generate.