spi: rspi: Add support for RSPI on RZ/A1H
[deliverable/linux.git] / drivers / spi / spi-rspi.c
CommitLineData
0b2182dd
SY
1/*
2 * SH RSPI driver
3 *
93722206 4 * Copyright (C) 2012, 2013 Renesas Solutions Corp.
0b2182dd
SY
5 *
6 * Based on spi-sh.c:
7 * Copyright (C) 2011 Renesas Solutions Corp.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
21 *
22 */
23
24#include <linux/module.h>
25#include <linux/kernel.h>
26#include <linux/sched.h>
27#include <linux/errno.h>
0b2182dd
SY
28#include <linux/interrupt.h>
29#include <linux/platform_device.h>
30#include <linux/io.h>
31#include <linux/clk.h>
a3633fe7
SY
32#include <linux/dmaengine.h>
33#include <linux/dma-mapping.h>
34#include <linux/sh_dma.h>
0b2182dd 35#include <linux/spi/spi.h>
a3633fe7 36#include <linux/spi/rspi.h>
0b2182dd 37
6ab4865b
GU
38#define RSPI_SPCR 0x00 /* Control Register */
39#define RSPI_SSLP 0x01 /* Slave Select Polarity Register */
40#define RSPI_SPPCR 0x02 /* Pin Control Register */
41#define RSPI_SPSR 0x03 /* Status Register */
42#define RSPI_SPDR 0x04 /* Data Register */
43#define RSPI_SPSCR 0x08 /* Sequence Control Register */
44#define RSPI_SPSSR 0x09 /* Sequence Status Register */
45#define RSPI_SPBR 0x0a /* Bit Rate Register */
46#define RSPI_SPDCR 0x0b /* Data Control Register */
47#define RSPI_SPCKD 0x0c /* Clock Delay Register */
48#define RSPI_SSLND 0x0d /* Slave Select Negation Delay Register */
49#define RSPI_SPND 0x0e /* Next-Access Delay Register */
862d357f 50#define RSPI_SPCR2 0x0f /* Control Register 2 (SH only) */
6ab4865b
GU
51#define RSPI_SPCMD0 0x10 /* Command Register 0 */
52#define RSPI_SPCMD1 0x12 /* Command Register 1 */
53#define RSPI_SPCMD2 0x14 /* Command Register 2 */
54#define RSPI_SPCMD3 0x16 /* Command Register 3 */
55#define RSPI_SPCMD4 0x18 /* Command Register 4 */
56#define RSPI_SPCMD5 0x1a /* Command Register 5 */
57#define RSPI_SPCMD6 0x1c /* Command Register 6 */
58#define RSPI_SPCMD7 0x1e /* Command Register 7 */
862d357f
GU
59
60/* RSPI on RZ only */
6ab4865b
GU
61#define RSPI_SPBFCR 0x20 /* Buffer Control Register */
62#define RSPI_SPBFDR 0x22 /* Buffer Data Count Setting Register */
0b2182dd 63
862d357f 64/* QSPI only */
fbe5072b
GU
65#define QSPI_SPBFCR 0x18 /* Buffer Control Register */
66#define QSPI_SPBDCR 0x1a /* Buffer Data Count Register */
67#define QSPI_SPBMUL0 0x1c /* Transfer Data Length Multiplier Setting Register 0 */
68#define QSPI_SPBMUL1 0x20 /* Transfer Data Length Multiplier Setting Register 1 */
69#define QSPI_SPBMUL2 0x24 /* Transfer Data Length Multiplier Setting Register 2 */
70#define QSPI_SPBMUL3 0x28 /* Transfer Data Length Multiplier Setting Register 3 */
5ce0ba88 71
6ab4865b
GU
72/* SPCR - Control Register */
73#define SPCR_SPRIE 0x80 /* Receive Interrupt Enable */
74#define SPCR_SPE 0x40 /* Function Enable */
75#define SPCR_SPTIE 0x20 /* Transmit Interrupt Enable */
76#define SPCR_SPEIE 0x10 /* Error Interrupt Enable */
77#define SPCR_MSTR 0x08 /* Master/Slave Mode Select */
78#define SPCR_MODFEN 0x04 /* Mode Fault Error Detection Enable */
79/* RSPI on SH only */
80#define SPCR_TXMD 0x02 /* TX Only Mode (vs. Full Duplex) */
81#define SPCR_SPMS 0x01 /* 3-wire Mode (vs. 4-wire) */
fbe5072b
GU
82/* QSPI on R-Car M2 only */
83#define SPCR_WSWAP 0x02 /* Word Swap of read-data for DMAC */
84#define SPCR_BSWAP 0x01 /* Byte Swap of read-data for DMAC */
6ab4865b
GU
85
86/* SSLP - Slave Select Polarity Register */
87#define SSLP_SSL1P 0x02 /* SSL1 Signal Polarity Setting */
88#define SSLP_SSL0P 0x01 /* SSL0 Signal Polarity Setting */
89
90/* SPPCR - Pin Control Register */
91#define SPPCR_MOIFE 0x20 /* MOSI Idle Value Fixing Enable */
92#define SPPCR_MOIFV 0x10 /* MOSI Idle Fixed Value */
0b2182dd 93#define SPPCR_SPOM 0x04
6ab4865b
GU
94#define SPPCR_SPLP2 0x02 /* Loopback Mode 2 (non-inverting) */
95#define SPPCR_SPLP 0x01 /* Loopback Mode (inverting) */
96
fbe5072b
GU
97#define SPPCR_IO3FV 0x04 /* Single-/Dual-SPI Mode IO3 Output Fixed Value */
98#define SPPCR_IO2FV 0x04 /* Single-/Dual-SPI Mode IO2 Output Fixed Value */
99
6ab4865b
GU
100/* SPSR - Status Register */
101#define SPSR_SPRF 0x80 /* Receive Buffer Full Flag */
102#define SPSR_TEND 0x40 /* Transmit End */
103#define SPSR_SPTEF 0x20 /* Transmit Buffer Empty Flag */
104#define SPSR_PERF 0x08 /* Parity Error Flag */
105#define SPSR_MODF 0x04 /* Mode Fault Error Flag */
106#define SPSR_IDLNF 0x02 /* RSPI Idle Flag */
862d357f 107#define SPSR_OVRF 0x01 /* Overrun Error Flag (RSPI only) */
6ab4865b
GU
108
109/* SPSCR - Sequence Control Register */
110#define SPSCR_SPSLN_MASK 0x07 /* Sequence Length Specification */
111
112/* SPSSR - Sequence Status Register */
113#define SPSSR_SPECM_MASK 0x70 /* Command Error Mask */
114#define SPSSR_SPCP_MASK 0x07 /* Command Pointer Mask */
115
116/* SPDCR - Data Control Register */
117#define SPDCR_TXDMY 0x80 /* Dummy Data Transmission Enable */
118#define SPDCR_SPLW1 0x40 /* Access Width Specification (RZ) */
119#define SPDCR_SPLW0 0x20 /* Access Width Specification (RZ) */
120#define SPDCR_SPLLWORD (SPDCR_SPLW1 | SPDCR_SPLW0)
121#define SPDCR_SPLWORD SPDCR_SPLW1
122#define SPDCR_SPLBYTE SPDCR_SPLW0
123#define SPDCR_SPLW 0x20 /* Access Width Specification (SH) */
862d357f 124#define SPDCR_SPRDTD 0x10 /* Receive Transmit Data Select (SH) */
0b2182dd
SY
125#define SPDCR_SLSEL1 0x08
126#define SPDCR_SLSEL0 0x04
862d357f 127#define SPDCR_SLSEL_MASK 0x0c /* SSL1 Output Select (SH) */
0b2182dd
SY
128#define SPDCR_SPFC1 0x02
129#define SPDCR_SPFC0 0x01
862d357f 130#define SPDCR_SPFC_MASK 0x03 /* Frame Count Setting (1-4) (SH) */
0b2182dd 131
6ab4865b
GU
132/* SPCKD - Clock Delay Register */
133#define SPCKD_SCKDL_MASK 0x07 /* Clock Delay Setting (1-8) */
0b2182dd 134
6ab4865b
GU
135/* SSLND - Slave Select Negation Delay Register */
136#define SSLND_SLNDL_MASK 0x07 /* SSL Negation Delay Setting (1-8) */
0b2182dd 137
6ab4865b
GU
138/* SPND - Next-Access Delay Register */
139#define SPND_SPNDL_MASK 0x07 /* Next-Access Delay Setting (1-8) */
0b2182dd 140
6ab4865b
GU
141/* SPCR2 - Control Register 2 */
142#define SPCR2_PTE 0x08 /* Parity Self-Test Enable */
143#define SPCR2_SPIE 0x04 /* Idle Interrupt Enable */
144#define SPCR2_SPOE 0x02 /* Odd Parity Enable (vs. Even) */
145#define SPCR2_SPPE 0x01 /* Parity Enable */
0b2182dd 146
6ab4865b
GU
147/* SPCMDn - Command Registers */
148#define SPCMD_SCKDEN 0x8000 /* Clock Delay Setting Enable */
149#define SPCMD_SLNDEN 0x4000 /* SSL Negation Delay Setting Enable */
150#define SPCMD_SPNDEN 0x2000 /* Next-Access Delay Enable */
151#define SPCMD_LSBF 0x1000 /* LSB First */
152#define SPCMD_SPB_MASK 0x0f00 /* Data Length Setting */
0b2182dd 153#define SPCMD_SPB_8_TO_16(bit) (((bit - 1) << 8) & SPCMD_SPB_MASK)
5ce0ba88
HCM
154#define SPCMD_SPB_8BIT 0x0000 /* qspi only */
155#define SPCMD_SPB_16BIT 0x0100
0b2182dd
SY
156#define SPCMD_SPB_20BIT 0x0000
157#define SPCMD_SPB_24BIT 0x0100
158#define SPCMD_SPB_32BIT 0x0200
6ab4865b 159#define SPCMD_SSLKP 0x0080 /* SSL Signal Level Keeping */
fbe5072b
GU
160#define SPCMD_SPIMOD_MASK 0x0060 /* SPI Operating Mode (QSPI only) */
161#define SPCMD_SPIMOD1 0x0040
162#define SPCMD_SPIMOD0 0x0020
163#define SPCMD_SPIMOD_SINGLE 0
164#define SPCMD_SPIMOD_DUAL SPCMD_SPIMOD0
165#define SPCMD_SPIMOD_QUAD SPCMD_SPIMOD1
166#define SPCMD_SPRW 0x0010 /* SPI Read/Write Access (Dual/Quad) */
6ab4865b
GU
167#define SPCMD_SSLA_MASK 0x0030 /* SSL Assert Signal Setting (RSPI) */
168#define SPCMD_BRDV_MASK 0x000c /* Bit Rate Division Setting */
169#define SPCMD_CPOL 0x0002 /* Clock Polarity Setting */
170#define SPCMD_CPHA 0x0001 /* Clock Phase Setting */
171
172/* SPBFCR - Buffer Control Register */
862d357f
GU
173#define SPBFCR_TXRST 0x80 /* Transmit Buffer Data Reset */
174#define SPBFCR_RXRST 0x40 /* Receive Buffer Data Reset */
6ab4865b
GU
175#define SPBFCR_TXTRG_MASK 0x30 /* Transmit Buffer Data Triggering Number */
176#define SPBFCR_RXTRG_MASK 0x07 /* Receive Buffer Data Triggering Number */
5ce0ba88 177
2aae80b2
GU
178#define DUMMY_DATA 0x00
179
0b2182dd
SY
180struct rspi_data {
181 void __iomem *addr;
182 u32 max_speed_hz;
183 struct spi_master *master;
0b2182dd 184 wait_queue_head_t wait;
0b2182dd 185 struct clk *clk;
97b95c11 186 u8 spsr;
348e5153 187 u16 spcmd;
93722206 188 int rx_irq, tx_irq;
5ce0ba88 189 const struct spi_ops *ops;
a3633fe7
SY
190
191 /* for dmaengine */
a3633fe7
SY
192 struct dma_chan *chan_tx;
193 struct dma_chan *chan_rx;
a3633fe7
SY
194
195 unsigned dma_width_16bit:1;
196 unsigned dma_callbacked:1;
74da7686 197 unsigned byte_access:1;
0b2182dd
SY
198};
199
baf588f4 200static void rspi_write8(const struct rspi_data *rspi, u8 data, u16 offset)
0b2182dd
SY
201{
202 iowrite8(data, rspi->addr + offset);
203}
204
baf588f4 205static void rspi_write16(const struct rspi_data *rspi, u16 data, u16 offset)
0b2182dd
SY
206{
207 iowrite16(data, rspi->addr + offset);
208}
209
baf588f4 210static void rspi_write32(const struct rspi_data *rspi, u32 data, u16 offset)
5ce0ba88
HCM
211{
212 iowrite32(data, rspi->addr + offset);
213}
214
baf588f4 215static u8 rspi_read8(const struct rspi_data *rspi, u16 offset)
0b2182dd
SY
216{
217 return ioread8(rspi->addr + offset);
218}
219
baf588f4 220static u16 rspi_read16(const struct rspi_data *rspi, u16 offset)
0b2182dd
SY
221{
222 return ioread16(rspi->addr + offset);
223}
224
74da7686
GU
225static void rspi_write_data(const struct rspi_data *rspi, u16 data)
226{
227 if (rspi->byte_access)
228 rspi_write8(rspi, data, RSPI_SPDR);
229 else /* 16 bit */
230 rspi_write16(rspi, data, RSPI_SPDR);
231}
232
233static u16 rspi_read_data(const struct rspi_data *rspi)
234{
235 if (rspi->byte_access)
236 return rspi_read8(rspi, RSPI_SPDR);
237 else /* 16 bit */
238 return rspi_read16(rspi, RSPI_SPDR);
239}
240
5ce0ba88
HCM
241/* optional functions */
242struct spi_ops {
74da7686 243 int (*set_config_register)(struct rspi_data *rspi, int access_size);
eb557f75
GU
244 int (*transfer_one)(struct spi_master *master, struct spi_device *spi,
245 struct spi_transfer *xfer);
5ce0ba88
HCM
246};
247
248/*
862d357f 249 * functions for RSPI on legacy SH
5ce0ba88 250 */
74da7686 251static int rspi_set_config_register(struct rspi_data *rspi, int access_size)
0b2182dd 252{
5ce0ba88
HCM
253 int spbr;
254
255 /* Sets output mode(CMOS) and MOSI signal(from previous transfer) */
256 rspi_write8(rspi, 0x00, RSPI_SPPCR);
0b2182dd 257
5ce0ba88
HCM
258 /* Sets transfer bit rate */
259 spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz) - 1;
260 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
261
74da7686
GU
262 /* Disable dummy transmission, set 16-bit word access, 1 frame */
263 rspi_write8(rspi, 0, RSPI_SPDCR);
264 rspi->byte_access = 0;
0b2182dd 265
5ce0ba88
HCM
266 /* Sets RSPCK, SSL, next-access delay value */
267 rspi_write8(rspi, 0x00, RSPI_SPCKD);
268 rspi_write8(rspi, 0x00, RSPI_SSLND);
269 rspi_write8(rspi, 0x00, RSPI_SPND);
270
271 /* Sets parity, interrupt mask */
272 rspi_write8(rspi, 0x00, RSPI_SPCR2);
273
274 /* Sets SPCMD */
348e5153 275 rspi_write16(rspi, SPCMD_SPB_8_TO_16(access_size) | rspi->spcmd,
5ce0ba88
HCM
276 RSPI_SPCMD0);
277
278 /* Sets RSPI mode */
279 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
280
281 return 0;
0b2182dd
SY
282}
283
862d357f
GU
284/*
285 * functions for RSPI on RZ
286 */
287static int rspi_rz_set_config_register(struct rspi_data *rspi, int access_size)
288{
289 int spbr;
290
291 /* Sets output mode */
292 rspi_write8(rspi, 0x00, RSPI_SPPCR);
293
294 /* Sets transfer bit rate */
295 spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz) - 1;
296 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
297
298 /* Disable dummy transmission, set byte access */
299 rspi_write8(rspi, SPDCR_SPLBYTE, RSPI_SPDCR);
300 rspi->byte_access = 1;
301
302 /* Sets RSPCK, SSL, next-access delay value */
303 rspi_write8(rspi, 0x00, RSPI_SPCKD);
304 rspi_write8(rspi, 0x00, RSPI_SSLND);
305 rspi_write8(rspi, 0x00, RSPI_SPND);
306
307 /* Sets SPCMD */
308 rspi->spcmd |= SPCMD_SPB_8_TO_16(access_size);
309 rspi_write16(rspi, rspi->spcmd, RSPI_SPCMD0);
310
311 /* Sets RSPI mode */
312 rspi_write8(rspi, SPCR_MSTR, RSPI_SPCR);
313
314 return 0;
315}
316
5ce0ba88
HCM
317/*
318 * functions for QSPI
319 */
74da7686 320static int qspi_set_config_register(struct rspi_data *rspi, int access_size)
5ce0ba88
HCM
321{
322 u16 spcmd;
323 int spbr;
324
325 /* Sets output mode(CMOS) and MOSI signal(from previous transfer) */
326 rspi_write8(rspi, 0x00, RSPI_SPPCR);
327
328 /* Sets transfer bit rate */
329 spbr = clk_get_rate(rspi->clk) / (2 * rspi->max_speed_hz);
330 rspi_write8(rspi, clamp(spbr, 0, 255), RSPI_SPBR);
331
74da7686
GU
332 /* Disable dummy transmission, set byte access */
333 rspi_write8(rspi, 0, RSPI_SPDCR);
334 rspi->byte_access = 1;
5ce0ba88
HCM
335
336 /* Sets RSPCK, SSL, next-access delay value */
337 rspi_write8(rspi, 0x00, RSPI_SPCKD);
338 rspi_write8(rspi, 0x00, RSPI_SSLND);
339 rspi_write8(rspi, 0x00, RSPI_SPND);
340
341 /* Data Length Setting */
342 if (access_size == 8)
343 spcmd = SPCMD_SPB_8BIT;
344 else if (access_size == 16)
345 spcmd = SPCMD_SPB_16BIT;
8e1c8096 346 else
5ce0ba88
HCM
347 spcmd = SPCMD_SPB_32BIT;
348
348e5153 349 spcmd |= SPCMD_SCKDEN | SPCMD_SLNDEN | rspi->spcmd | SPCMD_SPNDEN;
5ce0ba88
HCM
350
351 /* Resets transfer data length */
352 rspi_write32(rspi, 0, QSPI_SPBMUL0);
353
354 /* Resets transmit and receive buffer */
355 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
356 /* Sets buffer to allow normal operation */
357 rspi_write8(rspi, 0x00, QSPI_SPBFCR);
358
359 /* Sets SPCMD */
360 rspi_write16(rspi, spcmd, RSPI_SPCMD0);
361
362 /* Enables SPI function in a master mode */
363 rspi_write8(rspi, SPCR_SPE | SPCR_MSTR, RSPI_SPCR);
364
365 return 0;
366}
367
368#define set_config_register(spi, n) spi->ops->set_config_register(spi, n)
369
baf588f4 370static void rspi_enable_irq(const struct rspi_data *rspi, u8 enable)
0b2182dd
SY
371{
372 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | enable, RSPI_SPCR);
373}
374
baf588f4 375static void rspi_disable_irq(const struct rspi_data *rspi, u8 disable)
0b2182dd
SY
376{
377 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~disable, RSPI_SPCR);
378}
379
380static int rspi_wait_for_interrupt(struct rspi_data *rspi, u8 wait_mask,
381 u8 enable_bit)
382{
383 int ret;
384
385 rspi->spsr = rspi_read8(rspi, RSPI_SPSR);
386 rspi_enable_irq(rspi, enable_bit);
387 ret = wait_event_timeout(rspi->wait, rspi->spsr & wait_mask, HZ);
388 if (ret == 0 && !(rspi->spsr & wait_mask))
389 return -ETIMEDOUT;
390
391 return 0;
392}
393
35301c99
GU
394static int rspi_data_out(struct rspi_data *rspi, u8 data)
395{
396 if (rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE) < 0) {
397 dev_err(&rspi->master->dev, "transmit timeout\n");
398 return -ETIMEDOUT;
399 }
400 rspi_write_data(rspi, data);
401 return 0;
402}
403
404static int rspi_data_in(struct rspi_data *rspi)
405{
406 u8 data;
407
408 if (rspi_wait_for_interrupt(rspi, SPSR_SPRF, SPCR_SPRIE) < 0) {
409 dev_err(&rspi->master->dev, "receive timeout\n");
410 return -ETIMEDOUT;
411 }
412 data = rspi_read_data(rspi);
413 return data;
414}
415
416static int rspi_data_out_in(struct rspi_data *rspi, u8 data)
417{
418 int ret;
419
420 ret = rspi_data_out(rspi, data);
421 if (ret < 0)
422 return ret;
423
424 return rspi_data_in(rspi);
425}
426
a3633fe7
SY
427static void rspi_dma_complete(void *arg)
428{
429 struct rspi_data *rspi = arg;
430
431 rspi->dma_callbacked = 1;
432 wake_up_interruptible(&rspi->wait);
433}
434
c132f094
GU
435static int rspi_dma_map_sg(struct scatterlist *sg, const void *buf,
436 unsigned len, struct dma_chan *chan,
a3633fe7
SY
437 enum dma_transfer_direction dir)
438{
439 sg_init_table(sg, 1);
440 sg_set_buf(sg, buf, len);
441 sg_dma_len(sg) = len;
442 return dma_map_sg(chan->device->dev, sg, 1, dir);
443}
444
445static void rspi_dma_unmap_sg(struct scatterlist *sg, struct dma_chan *chan,
446 enum dma_transfer_direction dir)
447{
448 dma_unmap_sg(chan->device->dev, sg, 1, dir);
449}
450
451static void rspi_memory_to_8bit(void *buf, const void *data, unsigned len)
452{
453 u16 *dst = buf;
454 const u8 *src = data;
455
456 while (len) {
457 *dst++ = (u16)(*src++);
458 len--;
459 }
460}
461
462static void rspi_memory_from_8bit(void *buf, const void *data, unsigned len)
463{
464 u8 *dst = buf;
465 const u16 *src = data;
466
467 while (len) {
468 *dst++ = (u8)*src++;
469 len--;
470 }
471}
472
473static int rspi_send_dma(struct rspi_data *rspi, struct spi_transfer *t)
474{
475 struct scatterlist sg;
c132f094 476 const void *buf = NULL;
a3633fe7 477 struct dma_async_tx_descriptor *desc;
93722206 478 unsigned int len;
a3633fe7
SY
479 int ret = 0;
480
481 if (rspi->dma_width_16bit) {
c132f094 482 void *tmp;
a3633fe7
SY
483 /*
484 * If DMAC bus width is 16-bit, the driver allocates a dummy
485 * buffer. And, the driver converts original data into the
486 * DMAC data as the following format:
487 * original data: 1st byte, 2nd byte ...
488 * DMAC data: 1st byte, dummy, 2nd byte, dummy ...
489 */
490 len = t->len * 2;
c132f094
GU
491 tmp = kmalloc(len, GFP_KERNEL);
492 if (!tmp)
a3633fe7 493 return -ENOMEM;
c132f094
GU
494 rspi_memory_to_8bit(tmp, t->tx_buf, t->len);
495 buf = tmp;
a3633fe7
SY
496 } else {
497 len = t->len;
c132f094 498 buf = t->tx_buf;
a3633fe7
SY
499 }
500
501 if (!rspi_dma_map_sg(&sg, buf, len, rspi->chan_tx, DMA_TO_DEVICE)) {
502 ret = -EFAULT;
503 goto end_nomap;
504 }
505 desc = dmaengine_prep_slave_sg(rspi->chan_tx, &sg, 1, DMA_TO_DEVICE,
506 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
507 if (!desc) {
508 ret = -EIO;
509 goto end;
510 }
511
512 /*
513 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
514 * called. So, this driver disables the IRQ while DMA transfer.
515 */
93722206 516 disable_irq(rspi->tx_irq);
a3633fe7
SY
517
518 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_TXMD, RSPI_SPCR);
519 rspi_enable_irq(rspi, SPCR_SPTIE);
520 rspi->dma_callbacked = 0;
521
522 desc->callback = rspi_dma_complete;
523 desc->callback_param = rspi;
524 dmaengine_submit(desc);
525 dma_async_issue_pending(rspi->chan_tx);
526
527 ret = wait_event_interruptible_timeout(rspi->wait,
528 rspi->dma_callbacked, HZ);
529 if (ret > 0 && rspi->dma_callbacked)
530 ret = 0;
531 else if (!ret)
532 ret = -ETIMEDOUT;
533 rspi_disable_irq(rspi, SPCR_SPTIE);
534
93722206 535 enable_irq(rspi->tx_irq);
a3633fe7
SY
536
537end:
538 rspi_dma_unmap_sg(&sg, rspi->chan_tx, DMA_TO_DEVICE);
539end_nomap:
540 if (rspi->dma_width_16bit)
541 kfree(buf);
542
543 return ret;
544}
545
baf588f4 546static void rspi_receive_init(const struct rspi_data *rspi)
0b2182dd 547{
97b95c11 548 u8 spsr;
0b2182dd
SY
549
550 spsr = rspi_read8(rspi, RSPI_SPSR);
551 if (spsr & SPSR_SPRF)
74da7686 552 rspi_read_data(rspi); /* dummy read */
0b2182dd
SY
553 if (spsr & SPSR_OVRF)
554 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPSR) & ~SPSR_OVRF,
df900e67 555 RSPI_SPSR);
a3633fe7
SY
556}
557
862d357f
GU
558static void rspi_rz_receive_init(const struct rspi_data *rspi)
559{
560 rspi_receive_init(rspi);
561 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, RSPI_SPBFCR);
562 rspi_write8(rspi, 0, RSPI_SPBFCR);
563}
564
baf588f4 565static void qspi_receive_init(const struct rspi_data *rspi)
cb52c673 566{
97b95c11 567 u8 spsr;
cb52c673
HCM
568
569 spsr = rspi_read8(rspi, RSPI_SPSR);
570 if (spsr & SPSR_SPRF)
74da7686 571 rspi_read_data(rspi); /* dummy read */
cb52c673 572 rspi_write8(rspi, SPBFCR_TXRST | SPBFCR_RXRST, QSPI_SPBFCR);
340a15e6 573 rspi_write8(rspi, 0, QSPI_SPBFCR);
cb52c673
HCM
574}
575
a3633fe7
SY
576static int rspi_receive_dma(struct rspi_data *rspi, struct spi_transfer *t)
577{
578 struct scatterlist sg, sg_dummy;
579 void *dummy = NULL, *rx_buf = NULL;
580 struct dma_async_tx_descriptor *desc, *desc_dummy;
93722206 581 unsigned int len;
a3633fe7
SY
582 int ret = 0;
583
584 if (rspi->dma_width_16bit) {
585 /*
586 * If DMAC bus width is 16-bit, the driver allocates a dummy
587 * buffer. And, finally the driver converts the DMAC data into
588 * actual data as the following format:
589 * DMAC data: 1st byte, dummy, 2nd byte, dummy ...
590 * actual data: 1st byte, 2nd byte ...
591 */
592 len = t->len * 2;
593 rx_buf = kmalloc(len, GFP_KERNEL);
594 if (!rx_buf)
595 return -ENOMEM;
596 } else {
597 len = t->len;
598 rx_buf = t->rx_buf;
599 }
600
601 /* prepare dummy transfer to generate SPI clocks */
602 dummy = kzalloc(len, GFP_KERNEL);
603 if (!dummy) {
604 ret = -ENOMEM;
605 goto end_nomap;
606 }
607 if (!rspi_dma_map_sg(&sg_dummy, dummy, len, rspi->chan_tx,
608 DMA_TO_DEVICE)) {
609 ret = -EFAULT;
610 goto end_nomap;
611 }
612 desc_dummy = dmaengine_prep_slave_sg(rspi->chan_tx, &sg_dummy, 1,
613 DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
614 if (!desc_dummy) {
615 ret = -EIO;
616 goto end_dummy_mapped;
617 }
618
619 /* prepare receive transfer */
620 if (!rspi_dma_map_sg(&sg, rx_buf, len, rspi->chan_rx,
621 DMA_FROM_DEVICE)) {
622 ret = -EFAULT;
623 goto end_dummy_mapped;
624
625 }
626 desc = dmaengine_prep_slave_sg(rspi->chan_rx, &sg, 1, DMA_FROM_DEVICE,
627 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
628 if (!desc) {
629 ret = -EIO;
630 goto end;
631 }
632
633 rspi_receive_init(rspi);
634
635 /*
636 * DMAC needs SPTIE, but if SPTIE is set, this IRQ routine will be
637 * called. So, this driver disables the IRQ while DMA transfer.
638 */
93722206
GU
639 disable_irq(rspi->tx_irq);
640 if (rspi->rx_irq != rspi->tx_irq)
641 disable_irq(rspi->rx_irq);
a3633fe7
SY
642
643 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_TXMD, RSPI_SPCR);
644 rspi_enable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
645 rspi->dma_callbacked = 0;
646
647 desc->callback = rspi_dma_complete;
648 desc->callback_param = rspi;
649 dmaengine_submit(desc);
650 dma_async_issue_pending(rspi->chan_rx);
651
652 desc_dummy->callback = NULL; /* No callback */
653 dmaengine_submit(desc_dummy);
654 dma_async_issue_pending(rspi->chan_tx);
655
656 ret = wait_event_interruptible_timeout(rspi->wait,
657 rspi->dma_callbacked, HZ);
658 if (ret > 0 && rspi->dma_callbacked)
659 ret = 0;
660 else if (!ret)
661 ret = -ETIMEDOUT;
662 rspi_disable_irq(rspi, SPCR_SPTIE | SPCR_SPRIE);
663
93722206
GU
664 enable_irq(rspi->tx_irq);
665 if (rspi->rx_irq != rspi->tx_irq)
666 enable_irq(rspi->rx_irq);
a3633fe7
SY
667
668end:
669 rspi_dma_unmap_sg(&sg, rspi->chan_rx, DMA_FROM_DEVICE);
670end_dummy_mapped:
671 rspi_dma_unmap_sg(&sg_dummy, rspi->chan_tx, DMA_TO_DEVICE);
672end_nomap:
673 if (rspi->dma_width_16bit) {
674 if (!ret)
675 rspi_memory_from_8bit(t->rx_buf, rx_buf, t->len);
676 kfree(rx_buf);
677 }
678 kfree(dummy);
679
680 return ret;
681}
682
baf588f4 683static int rspi_is_dma(const struct rspi_data *rspi, struct spi_transfer *t)
a3633fe7
SY
684{
685 if (t->tx_buf && rspi->chan_tx)
686 return 1;
687 /* If the module receives data by DMAC, it also needs TX DMAC */
688 if (t->rx_buf && rspi->chan_tx && rspi->chan_rx)
689 return 1;
690
691 return 0;
692}
693
8449fd76
GU
694static int rspi_transfer_out_in(struct rspi_data *rspi,
695 struct spi_transfer *xfer)
696{
697 int remain = xfer->len, ret;
698 const u8 *tx_buf = xfer->tx_buf;
699 u8 *rx_buf = xfer->rx_buf;
700 u8 spcr, data;
701
702 rspi_receive_init(rspi);
703
704 spcr = rspi_read8(rspi, RSPI_SPCR);
705 if (rx_buf)
706 spcr &= ~SPCR_TXMD;
707 else
708 spcr |= SPCR_TXMD;
709 rspi_write8(rspi, spcr, RSPI_SPCR);
710
711 while (remain > 0) {
712 data = tx_buf ? *tx_buf++ : DUMMY_DATA;
713 ret = rspi_data_out(rspi, data);
714 if (ret < 0)
715 return ret;
716 if (rx_buf) {
717 ret = rspi_data_in(rspi);
718 if (ret < 0)
719 return ret;
720 *rx_buf++ = ret;
721 }
722 remain--;
723 }
724
725 /* Wait for the last transmission */
726 rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
727
728 return 0;
729}
730
79d23495
GU
731static int rspi_transfer_one(struct spi_master *master, struct spi_device *spi,
732 struct spi_transfer *xfer)
0b2182dd 733{
79d23495 734 struct rspi_data *rspi = spi_master_get_devdata(master);
8449fd76
GU
735 int ret;
736
737 if (!rspi_is_dma(rspi, xfer))
738 return rspi_transfer_out_in(rspi, xfer);
0b2182dd 739
79d23495 740 if (xfer->tx_buf) {
8449fd76 741 ret = rspi_send_dma(rspi, xfer);
79d23495
GU
742 if (ret < 0)
743 return ret;
0b2182dd 744 }
8449fd76
GU
745 if (xfer->rx_buf)
746 return rspi_receive_dma(rspi, xfer);
747
748 return 0;
eb557f75
GU
749}
750
862d357f
GU
751static int rspi_rz_transfer_out_in(struct rspi_data *rspi,
752 struct spi_transfer *xfer)
753{
754 int remain = xfer->len, ret;
755 const u8 *tx_buf = xfer->tx_buf;
756 u8 *rx_buf = xfer->rx_buf;
757 u8 data;
758
759 rspi_rz_receive_init(rspi);
760
761 while (remain > 0) {
762 data = tx_buf ? *tx_buf++ : DUMMY_DATA;
763 ret = rspi_data_out_in(rspi, data);
764 if (ret < 0)
765 return ret;
766 if (rx_buf)
767 *rx_buf++ = ret;
768 remain--;
769 }
770
771 /* Wait for the last transmission */
772 rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
773
774 return 0;
775}
776
777static int rspi_rz_transfer_one(struct spi_master *master,
778 struct spi_device *spi,
779 struct spi_transfer *xfer)
780{
781 struct rspi_data *rspi = spi_master_get_devdata(master);
782
783 return rspi_rz_transfer_out_in(rspi, xfer);
784}
785
340a15e6
GU
786static int qspi_transfer_out_in(struct rspi_data *rspi,
787 struct spi_transfer *xfer)
eb557f75 788{
340a15e6
GU
789 int remain = xfer->len, ret;
790 const u8 *tx_buf = xfer->tx_buf;
791 u8 *rx_buf = xfer->rx_buf;
792 u8 data;
eb557f75 793
340a15e6
GU
794 qspi_receive_init(rspi);
795
796 while (remain > 0) {
797 data = tx_buf ? *tx_buf++ : DUMMY_DATA;
798 ret = rspi_data_out_in(rspi, data);
eb557f75
GU
799 if (ret < 0)
800 return ret;
340a15e6
GU
801 if (rx_buf)
802 *rx_buf++ = ret;
803 remain--;
79d23495 804 }
340a15e6
GU
805
806 /* Wait for the last transmission */
807 rspi_wait_for_interrupt(rspi, SPSR_SPTEF, SPCR_SPTIE);
808
809 return 0;
810}
811
812static int qspi_transfer_one(struct spi_master *master, struct spi_device *spi,
813 struct spi_transfer *xfer)
814{
815 struct rspi_data *rspi = spi_master_get_devdata(master);
816
817 return qspi_transfer_out_in(rspi, xfer);
0b2182dd
SY
818}
819
820static int rspi_setup(struct spi_device *spi)
821{
822 struct rspi_data *rspi = spi_master_get_devdata(spi->master);
823
0b2182dd
SY
824 rspi->max_speed_hz = spi->max_speed_hz;
825
348e5153
GU
826 rspi->spcmd = SPCMD_SSLKP;
827 if (spi->mode & SPI_CPOL)
828 rspi->spcmd |= SPCMD_CPOL;
829 if (spi->mode & SPI_CPHA)
830 rspi->spcmd |= SPCMD_CPHA;
831
5ce0ba88 832 set_config_register(rspi, 8);
0b2182dd
SY
833
834 return 0;
835}
836
79d23495 837static void rspi_cleanup(struct spi_device *spi)
0b2182dd 838{
79d23495 839}
0b2182dd 840
79d23495
GU
841static int rspi_prepare_message(struct spi_master *master,
842 struct spi_message *message)
843{
844 struct rspi_data *rspi = spi_master_get_devdata(master);
0b2182dd 845
79d23495 846 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) | SPCR_SPE, RSPI_SPCR);
0b2182dd
SY
847 return 0;
848}
849
79d23495
GU
850static int rspi_unprepare_message(struct spi_master *master,
851 struct spi_message *message)
0b2182dd 852{
79d23495
GU
853 struct rspi_data *rspi = spi_master_get_devdata(master);
854
855 rspi_write8(rspi, rspi_read8(rspi, RSPI_SPCR) & ~SPCR_SPE, RSPI_SPCR);
856 return 0;
0b2182dd
SY
857}
858
93722206 859static irqreturn_t rspi_irq_mux(int irq, void *_sr)
0b2182dd 860{
c132f094 861 struct rspi_data *rspi = _sr;
97b95c11 862 u8 spsr;
0b2182dd 863 irqreturn_t ret = IRQ_NONE;
97b95c11 864 u8 disable_irq = 0;
0b2182dd
SY
865
866 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
867 if (spsr & SPSR_SPRF)
868 disable_irq |= SPCR_SPRIE;
869 if (spsr & SPSR_SPTEF)
870 disable_irq |= SPCR_SPTIE;
871
872 if (disable_irq) {
873 ret = IRQ_HANDLED;
874 rspi_disable_irq(rspi, disable_irq);
875 wake_up(&rspi->wait);
876 }
877
878 return ret;
879}
880
93722206
GU
881static irqreturn_t rspi_irq_rx(int irq, void *_sr)
882{
883 struct rspi_data *rspi = _sr;
884 u8 spsr;
885
886 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
887 if (spsr & SPSR_SPRF) {
888 rspi_disable_irq(rspi, SPCR_SPRIE);
889 wake_up(&rspi->wait);
890 return IRQ_HANDLED;
891 }
892
893 return 0;
894}
895
896static irqreturn_t rspi_irq_tx(int irq, void *_sr)
897{
898 struct rspi_data *rspi = _sr;
899 u8 spsr;
900
901 rspi->spsr = spsr = rspi_read8(rspi, RSPI_SPSR);
902 if (spsr & SPSR_SPTEF) {
903 rspi_disable_irq(rspi, SPCR_SPTIE);
904 wake_up(&rspi->wait);
905 return IRQ_HANDLED;
906 }
907
908 return 0;
909}
910
fd4a319b 911static int rspi_request_dma(struct rspi_data *rspi,
0243c536 912 struct platform_device *pdev)
a3633fe7 913{
baf588f4 914 const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev);
e2b05099 915 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
a3633fe7 916 dma_cap_mask_t mask;
0243c536
SY
917 struct dma_slave_config cfg;
918 int ret;
a3633fe7 919
e2b05099 920 if (!res || !rspi_pd)
0243c536 921 return 0; /* The driver assumes no error. */
a3633fe7
SY
922
923 rspi->dma_width_16bit = rspi_pd->dma_width_16bit;
924
925 /* If the module receives data by DMAC, it also needs TX DMAC */
926 if (rspi_pd->dma_rx_id && rspi_pd->dma_tx_id) {
927 dma_cap_zero(mask);
928 dma_cap_set(DMA_SLAVE, mask);
0243c536
SY
929 rspi->chan_rx = dma_request_channel(mask, shdma_chan_filter,
930 (void *)rspi_pd->dma_rx_id);
931 if (rspi->chan_rx) {
932 cfg.slave_id = rspi_pd->dma_rx_id;
933 cfg.direction = DMA_DEV_TO_MEM;
e2b05099
GL
934 cfg.dst_addr = 0;
935 cfg.src_addr = res->start + RSPI_SPDR;
0243c536
SY
936 ret = dmaengine_slave_config(rspi->chan_rx, &cfg);
937 if (!ret)
938 dev_info(&pdev->dev, "Use DMA when rx.\n");
939 else
940 return ret;
941 }
a3633fe7
SY
942 }
943 if (rspi_pd->dma_tx_id) {
944 dma_cap_zero(mask);
945 dma_cap_set(DMA_SLAVE, mask);
0243c536
SY
946 rspi->chan_tx = dma_request_channel(mask, shdma_chan_filter,
947 (void *)rspi_pd->dma_tx_id);
948 if (rspi->chan_tx) {
949 cfg.slave_id = rspi_pd->dma_tx_id;
950 cfg.direction = DMA_MEM_TO_DEV;
e2b05099
GL
951 cfg.dst_addr = res->start + RSPI_SPDR;
952 cfg.src_addr = 0;
0243c536
SY
953 ret = dmaengine_slave_config(rspi->chan_tx, &cfg);
954 if (!ret)
955 dev_info(&pdev->dev, "Use DMA when tx\n");
956 else
957 return ret;
958 }
a3633fe7 959 }
0243c536
SY
960
961 return 0;
a3633fe7
SY
962}
963
fd4a319b 964static void rspi_release_dma(struct rspi_data *rspi)
a3633fe7
SY
965{
966 if (rspi->chan_tx)
967 dma_release_channel(rspi->chan_tx);
968 if (rspi->chan_rx)
969 dma_release_channel(rspi->chan_rx);
970}
971
fd4a319b 972static int rspi_remove(struct platform_device *pdev)
0b2182dd 973{
5ffbe2d9 974 struct rspi_data *rspi = platform_get_drvdata(pdev);
0b2182dd 975
a3633fe7 976 rspi_release_dma(rspi);
fcb4ed74 977 clk_disable(rspi->clk);
0b2182dd
SY
978
979 return 0;
980}
981
93722206
GU
982static int rspi_request_irq(struct device *dev, unsigned int irq,
983 irq_handler_t handler, const char *suffix,
984 void *dev_id)
985{
986 const char *base = dev_name(dev);
987 size_t len = strlen(base) + strlen(suffix) + 2;
988 char *name = devm_kzalloc(dev, len, GFP_KERNEL);
989 if (!name)
990 return -ENOMEM;
991 snprintf(name, len, "%s:%s", base, suffix);
992 return devm_request_irq(dev, irq, handler, 0, name, dev_id);
993}
994
fd4a319b 995static int rspi_probe(struct platform_device *pdev)
0b2182dd
SY
996{
997 struct resource *res;
998 struct spi_master *master;
999 struct rspi_data *rspi;
93722206 1000 int ret;
0b2182dd 1001 char clk_name[16];
baf588f4 1002 const struct rspi_plat_data *rspi_pd = dev_get_platdata(&pdev->dev);
5ce0ba88
HCM
1003 const struct spi_ops *ops;
1004 const struct platform_device_id *id_entry = pdev->id_entry;
1005
1006 ops = (struct spi_ops *)id_entry->driver_data;
1007 /* ops parameter check */
1008 if (!ops->set_config_register) {
1009 dev_err(&pdev->dev, "there is no set_config_register\n");
1010 return -ENODEV;
1011 }
0b2182dd 1012
0b2182dd
SY
1013 master = spi_alloc_master(&pdev->dev, sizeof(struct rspi_data));
1014 if (master == NULL) {
1015 dev_err(&pdev->dev, "spi_alloc_master error.\n");
1016 return -ENOMEM;
1017 }
1018
1019 rspi = spi_master_get_devdata(master);
24b5a82c 1020 platform_set_drvdata(pdev, rspi);
5ce0ba88 1021 rspi->ops = ops;
0b2182dd 1022 rspi->master = master;
5d79e9ac
LP
1023
1024 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1025 rspi->addr = devm_ioremap_resource(&pdev->dev, res);
1026 if (IS_ERR(rspi->addr)) {
1027 ret = PTR_ERR(rspi->addr);
0b2182dd
SY
1028 goto error1;
1029 }
1030
5ce0ba88 1031 snprintf(clk_name, sizeof(clk_name), "%s%d", id_entry->name, pdev->id);
5d79e9ac 1032 rspi->clk = devm_clk_get(&pdev->dev, clk_name);
0b2182dd
SY
1033 if (IS_ERR(rspi->clk)) {
1034 dev_err(&pdev->dev, "cannot get clock\n");
1035 ret = PTR_ERR(rspi->clk);
5d79e9ac 1036 goto error1;
0b2182dd
SY
1037 }
1038 clk_enable(rspi->clk);
1039
0b2182dd
SY
1040 init_waitqueue_head(&rspi->wait);
1041
efd85acb
GU
1042 if (rspi_pd && rspi_pd->num_chipselect)
1043 master->num_chipselect = rspi_pd->num_chipselect;
1044 else
5ce0ba88
HCM
1045 master->num_chipselect = 2; /* default */
1046
0b2182dd
SY
1047 master->bus_num = pdev->id;
1048 master->setup = rspi_setup;
eb557f75 1049 master->transfer_one = ops->transfer_one;
0b2182dd 1050 master->cleanup = rspi_cleanup;
79d23495
GU
1051 master->prepare_message = rspi_prepare_message;
1052 master->unprepare_message = rspi_unprepare_message;
348e5153 1053 master->mode_bits = SPI_CPHA | SPI_CPOL;
0b2182dd 1054
93722206
GU
1055 ret = platform_get_irq_byname(pdev, "rx");
1056 if (ret < 0) {
1057 ret = platform_get_irq_byname(pdev, "mux");
1058 if (ret < 0)
1059 ret = platform_get_irq(pdev, 0);
1060 if (ret >= 0)
1061 rspi->rx_irq = rspi->tx_irq = ret;
1062 } else {
1063 rspi->rx_irq = ret;
1064 ret = platform_get_irq_byname(pdev, "tx");
1065 if (ret >= 0)
1066 rspi->tx_irq = ret;
1067 }
1068 if (ret < 0) {
1069 dev_err(&pdev->dev, "platform_get_irq error\n");
1070 goto error2;
1071 }
1072
1073 if (rspi->rx_irq == rspi->tx_irq) {
1074 /* Single multiplexed interrupt */
1075 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_mux,
1076 "mux", rspi);
1077 } else {
1078 /* Multi-interrupt mode, only SPRI and SPTI are used */
1079 ret = rspi_request_irq(&pdev->dev, rspi->rx_irq, rspi_irq_rx,
1080 "rx", rspi);
1081 if (!ret)
1082 ret = rspi_request_irq(&pdev->dev, rspi->tx_irq,
1083 rspi_irq_tx, "tx", rspi);
1084 }
0b2182dd
SY
1085 if (ret < 0) {
1086 dev_err(&pdev->dev, "request_irq error\n");
fcb4ed74 1087 goto error2;
0b2182dd
SY
1088 }
1089
0243c536
SY
1090 ret = rspi_request_dma(rspi, pdev);
1091 if (ret < 0) {
1092 dev_err(&pdev->dev, "rspi_request_dma failed.\n");
fcb4ed74 1093 goto error3;
0243c536 1094 }
a3633fe7 1095
9e03d05e 1096 ret = devm_spi_register_master(&pdev->dev, master);
0b2182dd
SY
1097 if (ret < 0) {
1098 dev_err(&pdev->dev, "spi_register_master error.\n");
fcb4ed74 1099 goto error3;
0b2182dd
SY
1100 }
1101
1102 dev_info(&pdev->dev, "probed\n");
1103
1104 return 0;
1105
fcb4ed74 1106error3:
5d79e9ac 1107 rspi_release_dma(rspi);
fcb4ed74
GU
1108error2:
1109 clk_disable(rspi->clk);
0b2182dd
SY
1110error1:
1111 spi_master_put(master);
1112
1113 return ret;
1114}
1115
5ce0ba88
HCM
1116static struct spi_ops rspi_ops = {
1117 .set_config_register = rspi_set_config_register,
eb557f75 1118 .transfer_one = rspi_transfer_one,
5ce0ba88
HCM
1119};
1120
862d357f
GU
1121static struct spi_ops rspi_rz_ops = {
1122 .set_config_register = rspi_rz_set_config_register,
1123 .transfer_one = rspi_rz_transfer_one,
1124};
1125
5ce0ba88
HCM
1126static struct spi_ops qspi_ops = {
1127 .set_config_register = qspi_set_config_register,
eb557f75 1128 .transfer_one = qspi_transfer_one,
5ce0ba88
HCM
1129};
1130
1131static struct platform_device_id spi_driver_ids[] = {
1132 { "rspi", (kernel_ulong_t)&rspi_ops },
862d357f 1133 { "rspi-rz", (kernel_ulong_t)&rspi_rz_ops },
5ce0ba88
HCM
1134 { "qspi", (kernel_ulong_t)&qspi_ops },
1135 {},
1136};
1137
1138MODULE_DEVICE_TABLE(platform, spi_driver_ids);
1139
0b2182dd
SY
1140static struct platform_driver rspi_driver = {
1141 .probe = rspi_probe,
fd4a319b 1142 .remove = rspi_remove,
5ce0ba88 1143 .id_table = spi_driver_ids,
0b2182dd 1144 .driver = {
5ce0ba88 1145 .name = "renesas_spi",
0b2182dd
SY
1146 .owner = THIS_MODULE,
1147 },
1148};
1149module_platform_driver(rspi_driver);
1150
1151MODULE_DESCRIPTION("Renesas RSPI bus driver");
1152MODULE_LICENSE("GPL v2");
1153MODULE_AUTHOR("Yoshihiro Shimoda");
1154MODULE_ALIAS("platform:rspi");
This page took 0.160757 seconds and 5 git commands to generate.