spi/bfin_spi: support for multiples of 8bits with hardware CS
[deliverable/linux.git] / drivers / spi / spi_bfin5xx.c
CommitLineData
a5f6abd4 1/*
26fdc1f0 2 * Blackfin On-Chip SPI Driver
a5f6abd4 3 *
9c0a788b 4 * Copyright 2004-2010 Analog Devices Inc.
a5f6abd4 5 *
26fdc1f0 6 * Enter bugs at http://blackfin.uclinux.org/
a5f6abd4 7 *
26fdc1f0 8 * Licensed under the GPL-2 or later.
a5f6abd4
WB
9 */
10
11#include <linux/init.h>
12#include <linux/module.h>
131b17d4 13#include <linux/delay.h>
a5f6abd4 14#include <linux/device.h>
5a0e3ad6 15#include <linux/slab.h>
131b17d4 16#include <linux/io.h>
a5f6abd4 17#include <linux/ioport.h>
131b17d4 18#include <linux/irq.h>
a5f6abd4
WB
19#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
a5f6abd4 25
a5f6abd4 26#include <asm/dma.h>
131b17d4 27#include <asm/portmux.h>
a5f6abd4 28#include <asm/bfin5xx_spi.h>
8cf5858c
VM
29#include <asm/cacheflush.h>
30
a32c691d
BW
31#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
138f97cd 33#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
a32c691d
BW
34#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
a5f6abd4
WB
38MODULE_LICENSE("GPL");
39
bb90eb00
BW
40#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
a5f6abd4 44
9c0a788b 45struct bfin_spi_master_data;
9c4542c7 46
9c0a788b
MF
47struct bfin_spi_transfer_ops {
48 void (*write) (struct bfin_spi_master_data *);
49 void (*read) (struct bfin_spi_master_data *);
50 void (*duplex) (struct bfin_spi_master_data *);
9c4542c7
MF
51};
52
9c0a788b 53struct bfin_spi_master_data {
a5f6abd4
WB
54 /* Driver model hookup */
55 struct platform_device *pdev;
56
57 /* SPI framework hookup */
58 struct spi_master *master;
59
bb90eb00 60 /* Regs base of SPI controller */
f452126c 61 void __iomem *regs_base;
bb90eb00 62
003d9226
BW
63 /* Pin request list */
64 u16 *pin_req;
65
a5f6abd4
WB
66 /* BFIN hookup */
67 struct bfin5xx_spi_master *master_info;
68
69 /* Driver message queue */
70 struct workqueue_struct *workqueue;
71 struct work_struct pump_messages;
72 spinlock_t lock;
73 struct list_head queue;
74 int busy;
f4f50c3f 75 bool running;
a5f6abd4
WB
76
77 /* Message Transfer pump */
78 struct tasklet_struct pump_transfers;
79
80 /* Current message transfer state info */
81 struct spi_message *cur_msg;
82 struct spi_transfer *cur_transfer;
9c0a788b 83 struct bfin_spi_slave_data *cur_chip;
a5f6abd4
WB
84 size_t len_in_bytes;
85 size_t len;
86 void *tx;
87 void *tx_end;
88 void *rx;
89 void *rx_end;
bb90eb00
BW
90
91 /* DMA stuffs */
92 int dma_channel;
a5f6abd4 93 int dma_mapped;
bb90eb00 94 int dma_requested;
a5f6abd4
WB
95 dma_addr_t rx_dma;
96 dma_addr_t tx_dma;
bb90eb00 97
f6a6d966
YL
98 int irq_requested;
99 int spi_irq;
100
a5f6abd4
WB
101 size_t rx_map_len;
102 size_t tx_map_len;
103 u8 n_bytes;
b052fd0a
BS
104 u16 ctrl_reg;
105 u16 flag_reg;
106
fad91c89 107 int cs_change;
9c0a788b 108 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
109};
110
9c0a788b 111struct bfin_spi_slave_data {
a5f6abd4
WB
112 u16 ctl_reg;
113 u16 baud;
114 u16 flag;
115
116 u8 chip_select_num;
a5f6abd4 117 u8 enable_dma;
62310e51 118 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
42c78b2b 119 u32 cs_gpio;
93b61bdd 120 u16 idle_tx_val;
f6a6d966 121 u8 pio_interrupt; /* use spi data irq */
9c0a788b 122 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
123};
124
bb90eb00 125#define DEFINE_SPI_REG(reg, off) \
9c0a788b 126static inline u16 read_##reg(struct bfin_spi_master_data *drv_data) \
bb90eb00 127 { return bfin_read16(drv_data->regs_base + off); } \
9c0a788b 128static inline void write_##reg(struct bfin_spi_master_data *drv_data, u16 v) \
bb90eb00
BW
129 { bfin_write16(drv_data->regs_base + off, v); }
130
131DEFINE_SPI_REG(CTRL, 0x00)
132DEFINE_SPI_REG(FLAG, 0x04)
133DEFINE_SPI_REG(STAT, 0x08)
134DEFINE_SPI_REG(TDBR, 0x0C)
135DEFINE_SPI_REG(RDBR, 0x10)
136DEFINE_SPI_REG(BAUD, 0x14)
137DEFINE_SPI_REG(SHAW, 0x18)
138
9c0a788b 139static void bfin_spi_enable(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
140{
141 u16 cr;
142
bb90eb00
BW
143 cr = read_CTRL(drv_data);
144 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
a5f6abd4
WB
145}
146
9c0a788b 147static void bfin_spi_disable(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
148{
149 u16 cr;
150
bb90eb00
BW
151 cr = read_CTRL(drv_data);
152 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
a5f6abd4
WB
153}
154
155/* Caculate the SPI_BAUD register value based on input HZ */
156static u16 hz_to_spi_baud(u32 speed_hz)
157{
158 u_long sclk = get_sclk();
159 u16 spi_baud = (sclk / (2 * speed_hz));
160
161 if ((sclk % (2 * speed_hz)) > 0)
162 spi_baud++;
163
7513e006
MH
164 if (spi_baud < MIN_SPI_BAUD_VAL)
165 spi_baud = MIN_SPI_BAUD_VAL;
166
a5f6abd4
WB
167 return spi_baud;
168}
169
9c0a788b 170static int bfin_spi_flush(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
171{
172 unsigned long limit = loops_per_jiffy << 1;
173
174 /* wait for stop and clear stat */
b4bd2aba 175 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && --limit)
d8c05008 176 cpu_relax();
a5f6abd4 177
bb90eb00 178 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4
WB
179
180 return limit;
181}
182
fad91c89 183/* Chip select operation functions for cs_change flag */
9c0a788b 184static void bfin_spi_cs_active(struct bfin_spi_master_data *drv_data, struct bfin_spi_slave_data *chip)
fad91c89 185{
d3cc71f7 186 if (likely(chip->chip_select_num < MAX_CTRL_CS)) {
42c78b2b 187 u16 flag = read_FLAG(drv_data);
fad91c89 188
8221610e 189 flag &= ~chip->flag;
fad91c89 190
42c78b2b
MH
191 write_FLAG(drv_data, flag);
192 } else {
193 gpio_set_value(chip->cs_gpio, 0);
194 }
fad91c89
BW
195}
196
9c0a788b
MF
197static void bfin_spi_cs_deactive(struct bfin_spi_master_data *drv_data,
198 struct bfin_spi_slave_data *chip)
fad91c89 199{
d3cc71f7 200 if (likely(chip->chip_select_num < MAX_CTRL_CS)) {
42c78b2b 201 u16 flag = read_FLAG(drv_data);
fad91c89 202
8221610e 203 flag |= chip->flag;
fad91c89 204
42c78b2b
MH
205 write_FLAG(drv_data, flag);
206 } else {
207 gpio_set_value(chip->cs_gpio, 1);
208 }
62310e51
BW
209
210 /* Move delay here for consistency */
211 if (chip->cs_chg_udelay)
212 udelay(chip->cs_chg_udelay);
fad91c89
BW
213}
214
8221610e 215/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
9c0a788b
MF
216static inline void bfin_spi_cs_enable(struct bfin_spi_master_data *drv_data,
217 struct bfin_spi_slave_data *chip)
8221610e 218{
d3cc71f7
BS
219 if (chip->chip_select_num < MAX_CTRL_CS) {
220 u16 flag = read_FLAG(drv_data);
8221610e 221
d3cc71f7 222 flag |= (chip->flag >> 8);
8221610e 223
d3cc71f7
BS
224 write_FLAG(drv_data, flag);
225 }
8221610e
BS
226}
227
9c0a788b
MF
228static inline void bfin_spi_cs_disable(struct bfin_spi_master_data *drv_data,
229 struct bfin_spi_slave_data *chip)
8221610e 230{
d3cc71f7
BS
231 if (chip->chip_select_num < MAX_CTRL_CS) {
232 u16 flag = read_FLAG(drv_data);
8221610e 233
d3cc71f7 234 flag &= ~(chip->flag >> 8);
8221610e 235
d3cc71f7
BS
236 write_FLAG(drv_data, flag);
237 }
8221610e
BS
238}
239
a5f6abd4 240/* stop controller and re-config current chip*/
9c0a788b 241static void bfin_spi_restore_state(struct bfin_spi_master_data *drv_data)
a5f6abd4 242{
9c0a788b 243 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
12e17c42 244
a5f6abd4 245 /* Clear status and disable clock */
bb90eb00 246 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4 247 bfin_spi_disable(drv_data);
88b40369 248 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
a5f6abd4 249
9677b0de
BS
250 SSYNC();
251
5fec5b5a 252 /* Load the registers */
bb90eb00 253 write_CTRL(drv_data, chip->ctl_reg);
092e1fda 254 write_BAUD(drv_data, chip->baud);
cc487e73
SZ
255
256 bfin_spi_enable(drv_data);
138f97cd 257 bfin_spi_cs_active(drv_data, chip);
a5f6abd4
WB
258}
259
93b61bdd 260/* used to kick off transfer in rx mode and read unwanted RX data */
9c0a788b 261static inline void bfin_spi_dummy_read(struct bfin_spi_master_data *drv_data)
a5f6abd4 262{
93b61bdd 263 (void) read_RDBR(drv_data);
a5f6abd4
WB
264}
265
9c0a788b 266static void bfin_spi_u8_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 267{
93b61bdd
WM
268 /* clear RXS (we check for RXS inside the loop) */
269 bfin_spi_dummy_read(drv_data);
cc487e73 270
a5f6abd4 271 while (drv_data->tx < drv_data->tx_end) {
93b61bdd
WM
272 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
273 /* wait until transfer finished.
274 checking SPIF or TXS may not guarantee transfer completion */
275 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 276 cpu_relax();
93b61bdd
WM
277 /* discard RX data and clear RXS */
278 bfin_spi_dummy_read(drv_data);
a5f6abd4 279 }
a5f6abd4
WB
280}
281
9c0a788b 282static void bfin_spi_u8_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 283{
93b61bdd 284 u16 tx_val = drv_data->cur_chip->idle_tx_val;
a5f6abd4 285
93b61bdd 286 /* discard old RX data and clear RXS */
138f97cd 287 bfin_spi_dummy_read(drv_data);
cc487e73 288
93b61bdd
WM
289 while (drv_data->rx < drv_data->rx_end) {
290 write_TDBR(drv_data, tx_val);
bb90eb00 291 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 292 cpu_relax();
93b61bdd 293 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
a5f6abd4 294 }
a5f6abd4
WB
295}
296
9c0a788b 297static void bfin_spi_u8_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 298{
93b61bdd
WM
299 /* discard old RX data and clear RXS */
300 bfin_spi_dummy_read(drv_data);
301
a5f6abd4 302 while (drv_data->rx < drv_data->rx_end) {
93b61bdd 303 write_TDBR(drv_data, (*(u8 *) (drv_data->tx++)));
bb90eb00 304 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 305 cpu_relax();
93b61bdd 306 *(u8 *) (drv_data->rx++) = read_RDBR(drv_data);
a5f6abd4
WB
307 }
308}
309
9c0a788b 310static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u8 = {
9c4542c7
MF
311 .write = bfin_spi_u8_writer,
312 .read = bfin_spi_u8_reader,
313 .duplex = bfin_spi_u8_duplex,
314};
315
9c0a788b 316static void bfin_spi_u16_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 317{
93b61bdd
WM
318 /* clear RXS (we check for RXS inside the loop) */
319 bfin_spi_dummy_read(drv_data);
88b40369 320
a5f6abd4 321 while (drv_data->tx < drv_data->tx_end) {
bb90eb00 322 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
a5f6abd4 323 drv_data->tx += 2;
93b61bdd
WM
324 /* wait until transfer finished.
325 checking SPIF or TXS may not guarantee transfer completion */
326 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
327 cpu_relax();
328 /* discard RX data and clear RXS */
329 bfin_spi_dummy_read(drv_data);
a5f6abd4 330 }
a5f6abd4
WB
331}
332
9c0a788b 333static void bfin_spi_u16_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 334{
93b61bdd 335 u16 tx_val = drv_data->cur_chip->idle_tx_val;
cc487e73 336
93b61bdd 337 /* discard old RX data and clear RXS */
138f97cd 338 bfin_spi_dummy_read(drv_data);
a5f6abd4 339
93b61bdd
WM
340 while (drv_data->rx < drv_data->rx_end) {
341 write_TDBR(drv_data, tx_val);
bb90eb00 342 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 343 cpu_relax();
bb90eb00 344 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
345 drv_data->rx += 2;
346 }
a5f6abd4
WB
347}
348
9c0a788b 349static void bfin_spi_u16_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 350{
93b61bdd
WM
351 /* discard old RX data and clear RXS */
352 bfin_spi_dummy_read(drv_data);
353
354 while (drv_data->rx < drv_data->rx_end) {
bb90eb00 355 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
93b61bdd 356 drv_data->tx += 2;
bb90eb00 357 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 358 cpu_relax();
bb90eb00 359 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4 360 drv_data->rx += 2;
a5f6abd4
WB
361 }
362}
363
9c0a788b 364static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u16 = {
9c4542c7
MF
365 .write = bfin_spi_u16_writer,
366 .read = bfin_spi_u16_reader,
367 .duplex = bfin_spi_u16_duplex,
368};
369
e3595405 370/* test if there is more transfer to be done */
9c0a788b 371static void *bfin_spi_next_transfer(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
372{
373 struct spi_message *msg = drv_data->cur_msg;
374 struct spi_transfer *trans = drv_data->cur_transfer;
375
376 /* Move to next transfer */
377 if (trans->transfer_list.next != &msg->transfers) {
378 drv_data->cur_transfer =
379 list_entry(trans->transfer_list.next,
380 struct spi_transfer, transfer_list);
381 return RUNNING_STATE;
382 } else
383 return DONE_STATE;
384}
385
386/*
387 * caller already set message->status;
388 * dma and pio irqs are blocked give finished message back
389 */
9c0a788b 390static void bfin_spi_giveback(struct bfin_spi_master_data *drv_data)
a5f6abd4 391{
9c0a788b 392 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
a5f6abd4
WB
393 struct spi_transfer *last_transfer;
394 unsigned long flags;
395 struct spi_message *msg;
396
397 spin_lock_irqsave(&drv_data->lock, flags);
398 msg = drv_data->cur_msg;
399 drv_data->cur_msg = NULL;
400 drv_data->cur_transfer = NULL;
401 drv_data->cur_chip = NULL;
402 queue_work(drv_data->workqueue, &drv_data->pump_messages);
403 spin_unlock_irqrestore(&drv_data->lock, flags);
404
405 last_transfer = list_entry(msg->transfers.prev,
406 struct spi_transfer, transfer_list);
407
408 msg->state = NULL;
409
fad91c89 410 if (!drv_data->cs_change)
138f97cd 411 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 412
b9b2a76a
YL
413 /* Not stop spi in autobuffer mode */
414 if (drv_data->tx_dma != 0xFFFF)
415 bfin_spi_disable(drv_data);
416
a5f6abd4
WB
417 if (msg->complete)
418 msg->complete(msg->context);
419}
420
f6a6d966
YL
421/* spi data irq handler */
422static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
423{
9c0a788b
MF
424 struct bfin_spi_master_data *drv_data = dev_id;
425 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
f6a6d966
YL
426 struct spi_message *msg = drv_data->cur_msg;
427 int n_bytes = drv_data->n_bytes;
4d676fc5 428 int loop = 0;
f6a6d966
YL
429
430 /* wait until transfer finished. */
431 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
432 cpu_relax();
433
434 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
435 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
436 /* last read */
437 if (drv_data->rx) {
438 dev_dbg(&drv_data->pdev->dev, "last read\n");
4d676fc5
BL
439 if (n_bytes % 2) {
440 u16 *buf = (u16 *)drv_data->rx;
441 for (loop = 0; loop < n_bytes / 2; loop++)
442 *buf++ = read_RDBR(drv_data);
443 } else {
444 u8 *buf = (u8 *)drv_data->rx;
445 for (loop = 0; loop < n_bytes; loop++)
446 *buf++ = read_RDBR(drv_data);
447 }
f6a6d966
YL
448 drv_data->rx += n_bytes;
449 }
450
451 msg->actual_length += drv_data->len_in_bytes;
452 if (drv_data->cs_change)
453 bfin_spi_cs_deactive(drv_data, chip);
454 /* Move to next transfer */
455 msg->state = bfin_spi_next_transfer(drv_data);
456
7370ed6b 457 disable_irq_nosync(drv_data->spi_irq);
f6a6d966
YL
458
459 /* Schedule transfer tasklet */
460 tasklet_schedule(&drv_data->pump_transfers);
461 return IRQ_HANDLED;
462 }
463
464 if (drv_data->rx && drv_data->tx) {
465 /* duplex */
466 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
4d676fc5
BL
467 if (n_bytes % 2) {
468 u16 *buf = (u16 *)drv_data->rx;
469 u16 *buf2 = (u16 *)drv_data->tx;
470 for (loop = 0; loop < n_bytes / 2; loop++) {
471 *buf++ = read_RDBR(drv_data);
472 write_TDBR(drv_data, *buf2++);
473 }
474 } else {
475 u8 *buf = (u8 *)drv_data->rx;
476 u8 *buf2 = (u8 *)drv_data->tx;
477 for (loop = 0; loop < n_bytes; loop++) {
478 *buf++ = read_RDBR(drv_data);
479 write_TDBR(drv_data, *buf2++);
480 }
f6a6d966
YL
481 }
482 } else if (drv_data->rx) {
483 /* read */
484 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
4d676fc5
BL
485 if (n_bytes % 2) {
486 u16 *buf = (u16 *)drv_data->rx;
487 for (loop = 0; loop < n_bytes / 2; loop++) {
488 *buf++ = read_RDBR(drv_data);
489 write_TDBR(drv_data, chip->idle_tx_val);
490 }
491 } else {
492 u8 *buf = (u8 *)drv_data->rx;
493 for (loop = 0; loop < n_bytes; loop++) {
494 *buf++ = read_RDBR(drv_data);
495 write_TDBR(drv_data, chip->idle_tx_val);
496 }
497 }
f6a6d966
YL
498 } else if (drv_data->tx) {
499 /* write */
500 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
4d676fc5
BL
501 if (n_bytes % 2) {
502 u16 *buf = (u16 *)drv_data->tx;
503 for (loop = 0; loop < n_bytes / 2; loop++) {
504 read_RDBR(drv_data);
505 write_TDBR(drv_data, *buf++);
506 }
507 } else {
508 u8 *buf = (u8 *)drv_data->tx;
509 for (loop = 0; loop < n_bytes; loop++) {
510 read_RDBR(drv_data);
511 write_TDBR(drv_data, *buf++);
512 }
513 }
f6a6d966
YL
514 }
515
516 if (drv_data->tx)
517 drv_data->tx += n_bytes;
518 if (drv_data->rx)
519 drv_data->rx += n_bytes;
520
521 return IRQ_HANDLED;
522}
523
138f97cd 524static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
a5f6abd4 525{
9c0a788b
MF
526 struct bfin_spi_master_data *drv_data = dev_id;
527 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
bb90eb00 528 struct spi_message *msg = drv_data->cur_msg;
aaaf939c 529 unsigned long timeout;
d24bd1d0 530 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
04b95d2f 531 u16 spistat = read_STAT(drv_data);
a5f6abd4 532
d24bd1d0
MF
533 dev_dbg(&drv_data->pdev->dev,
534 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
535 dmastat, spistat);
536
782a8956
MH
537 if (drv_data->rx != NULL) {
538 u16 cr = read_CTRL(drv_data);
539 /* discard old RX data and clear RXS */
540 bfin_spi_dummy_read(drv_data);
541 write_CTRL(drv_data, cr & ~BIT_CTL_ENABLE); /* Disable SPI */
542 write_CTRL(drv_data, cr & ~BIT_CTL_TIMOD); /* Restore State */
543 write_STAT(drv_data, BIT_STAT_CLR); /* Clear Status */
544 }
545
bb90eb00 546 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
547
548 /*
d6fe89b0
BW
549 * wait for the last transaction shifted out. HRM states:
550 * at this point there may still be data in the SPI DMA FIFO waiting
551 * to be transmitted ... software needs to poll TXS in the SPI_STAT
552 * register until it goes low for 2 successive reads
a5f6abd4
WB
553 */
554 if (drv_data->tx != NULL) {
90008a64
MF
555 while ((read_STAT(drv_data) & BIT_STAT_TXS) ||
556 (read_STAT(drv_data) & BIT_STAT_TXS))
d8c05008 557 cpu_relax();
a5f6abd4
WB
558 }
559
aaaf939c
MF
560 dev_dbg(&drv_data->pdev->dev,
561 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
562 dmastat, read_STAT(drv_data));
563
564 timeout = jiffies + HZ;
90008a64 565 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
aaaf939c
MF
566 if (!time_before(jiffies, timeout)) {
567 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
568 break;
569 } else
570 cpu_relax();
a5f6abd4 571
90008a64 572 if ((dmastat & DMA_ERR) && (spistat & BIT_STAT_RBSY)) {
04b95d2f
MF
573 msg->state = ERROR_STATE;
574 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
575 } else {
576 msg->actual_length += drv_data->len_in_bytes;
a5f6abd4 577
04b95d2f 578 if (drv_data->cs_change)
138f97cd 579 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 580
04b95d2f 581 /* Move to next transfer */
138f97cd 582 msg->state = bfin_spi_next_transfer(drv_data);
04b95d2f 583 }
a5f6abd4
WB
584
585 /* Schedule transfer tasklet */
586 tasklet_schedule(&drv_data->pump_transfers);
587
588 /* free the irq handler before next transfer */
88b40369
BW
589 dev_dbg(&drv_data->pdev->dev,
590 "disable dma channel irq%d\n",
bb90eb00 591 drv_data->dma_channel);
a75bd65b 592 dma_disable_irq_nosync(drv_data->dma_channel);
a5f6abd4
WB
593
594 return IRQ_HANDLED;
595}
596
138f97cd 597static void bfin_spi_pump_transfers(unsigned long data)
a5f6abd4 598{
9c0a788b 599 struct bfin_spi_master_data *drv_data = (struct bfin_spi_master_data *)data;
a5f6abd4
WB
600 struct spi_message *message = NULL;
601 struct spi_transfer *transfer = NULL;
602 struct spi_transfer *previous = NULL;
9c0a788b 603 struct bfin_spi_slave_data *chip = NULL;
033f44bd 604 unsigned int bits_per_word;
5e8592dc 605 u16 cr, cr_width, dma_width, dma_config;
a5f6abd4 606 u32 tranf_success = 1;
8eeb12e5 607 u8 full_duplex = 0;
a5f6abd4
WB
608
609 /* Get current state information */
610 message = drv_data->cur_msg;
611 transfer = drv_data->cur_transfer;
612 chip = drv_data->cur_chip;
092e1fda 613
a5f6abd4
WB
614 /*
615 * if msg is error or done, report it back using complete() callback
616 */
617
618 /* Handle for abort */
619 if (message->state == ERROR_STATE) {
d24bd1d0 620 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
a5f6abd4 621 message->status = -EIO;
138f97cd 622 bfin_spi_giveback(drv_data);
a5f6abd4
WB
623 return;
624 }
625
626 /* Handle end of message */
627 if (message->state == DONE_STATE) {
d24bd1d0 628 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
a5f6abd4 629 message->status = 0;
138f97cd 630 bfin_spi_giveback(drv_data);
a5f6abd4
WB
631 return;
632 }
633
634 /* Delay if requested at end of transfer */
635 if (message->state == RUNNING_STATE) {
d24bd1d0 636 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
a5f6abd4
WB
637 previous = list_entry(transfer->transfer_list.prev,
638 struct spi_transfer, transfer_list);
639 if (previous->delay_usecs)
640 udelay(previous->delay_usecs);
641 }
642
ab09e040 643 /* Flush any existing transfers that may be sitting in the hardware */
138f97cd 644 if (bfin_spi_flush(drv_data) == 0) {
a5f6abd4
WB
645 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
646 message->status = -EIO;
138f97cd 647 bfin_spi_giveback(drv_data);
a5f6abd4
WB
648 return;
649 }
650
93b61bdd
WM
651 if (transfer->len == 0) {
652 /* Move to next transfer of this msg */
653 message->state = bfin_spi_next_transfer(drv_data);
654 /* Schedule next transfer tasklet */
655 tasklet_schedule(&drv_data->pump_transfers);
656 }
657
a5f6abd4
WB
658 if (transfer->tx_buf != NULL) {
659 drv_data->tx = (void *)transfer->tx_buf;
660 drv_data->tx_end = drv_data->tx + transfer->len;
88b40369
BW
661 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
662 transfer->tx_buf, drv_data->tx_end);
a5f6abd4
WB
663 } else {
664 drv_data->tx = NULL;
665 }
666
667 if (transfer->rx_buf != NULL) {
8eeb12e5 668 full_duplex = transfer->tx_buf != NULL;
a5f6abd4
WB
669 drv_data->rx = transfer->rx_buf;
670 drv_data->rx_end = drv_data->rx + transfer->len;
88b40369
BW
671 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
672 transfer->rx_buf, drv_data->rx_end);
a5f6abd4
WB
673 } else {
674 drv_data->rx = NULL;
675 }
676
677 drv_data->rx_dma = transfer->rx_dma;
678 drv_data->tx_dma = transfer->tx_dma;
679 drv_data->len_in_bytes = transfer->len;
fad91c89 680 drv_data->cs_change = transfer->cs_change;
a5f6abd4 681
092e1fda 682 /* Bits per word setup */
033f44bd 683 bits_per_word = transfer->bits_per_word ? : message->spi->bits_per_word;
4d676fc5
BL
684 if ((bits_per_word > 0) && (bits_per_word % 16 == 0)) {
685 drv_data->n_bytes = bits_per_word/8;
5e8592dc
MF
686 drv_data->len = (transfer->len) >> 1;
687 cr_width = BIT_CTL_WORDSIZE;
9c0a788b 688 drv_data->ops = &bfin_bfin_spi_transfer_ops_u16;
4d676fc5
BL
689 } else if ((bits_per_word > 0) && (bits_per_word % 8 == 0)) {
690 drv_data->n_bytes = bits_per_word/8;
691 drv_data->len = transfer->len;
692 cr_width = 0;
693 drv_data->ops = &bfin_bfin_spi_transfer_ops_u8;
2e768659
BL
694 } else {
695 dev_err(&drv_data->pdev->dev, "transfer: unsupported bits_per_word\n");
696 message->status = -EINVAL;
697 bfin_spi_giveback(drv_data);
698 return;
092e1fda 699 }
5e8592dc
MF
700 cr = read_CTRL(drv_data) & ~(BIT_CTL_TIMOD | BIT_CTL_WORDSIZE);
701 cr |= cr_width;
092e1fda
BW
702 write_CTRL(drv_data, cr);
703
4fb98efa 704 dev_dbg(&drv_data->pdev->dev,
9c4542c7 705 "transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
9c0a788b 706 drv_data->ops, chip->ops, &bfin_bfin_spi_transfer_ops_u8);
a5f6abd4 707
a5f6abd4
WB
708 message->state = RUNNING_STATE;
709 dma_config = 0;
710
092e1fda
BW
711 /* Speed setup (surely valid because already checked) */
712 if (transfer->speed_hz)
713 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
714 else
715 write_BAUD(drv_data, chip->baud);
716
bb90eb00 717 write_STAT(drv_data, BIT_STAT_CLR);
e72dcde7 718 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 719
88b40369
BW
720 dev_dbg(&drv_data->pdev->dev,
721 "now pumping a transfer: width is %d, len is %d\n",
5e8592dc 722 cr_width, transfer->len);
a5f6abd4
WB
723
724 /*
8cf5858c
VM
725 * Try to map dma buffer and do a dma transfer. If successful use,
726 * different way to r/w according to the enable_dma settings and if
727 * we are not doing a full duplex transfer (since the hardware does
728 * not support full duplex DMA transfers).
a5f6abd4 729 */
8eeb12e5
VM
730 if (!full_duplex && drv_data->cur_chip->enable_dma
731 && drv_data->len > 6) {
a5f6abd4 732
11d6f599 733 unsigned long dma_start_addr, flags;
7aec3566 734
bb90eb00
BW
735 disable_dma(drv_data->dma_channel);
736 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
737
738 /* config dma channel */
88b40369 739 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
7aec3566 740 set_dma_x_count(drv_data->dma_channel, drv_data->len);
5e8592dc 741 if (cr_width == BIT_CTL_WORDSIZE) {
bb90eb00 742 set_dma_x_modify(drv_data->dma_channel, 2);
a5f6abd4
WB
743 dma_width = WDSIZE_16;
744 } else {
bb90eb00 745 set_dma_x_modify(drv_data->dma_channel, 1);
a5f6abd4
WB
746 dma_width = WDSIZE_8;
747 }
748
3f479a65 749 /* poll for SPI completion before start */
bb90eb00 750 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 751 cpu_relax();
3f479a65 752
a5f6abd4
WB
753 /* dirty hack for autobuffer DMA mode */
754 if (drv_data->tx_dma == 0xFFFF) {
88b40369
BW
755 dev_dbg(&drv_data->pdev->dev,
756 "doing autobuffer DMA out.\n");
a5f6abd4
WB
757
758 /* no irq in autobuffer mode */
759 dma_config =
760 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
bb90eb00
BW
761 set_dma_config(drv_data->dma_channel, dma_config);
762 set_dma_start_addr(drv_data->dma_channel,
a32c691d 763 (unsigned long)drv_data->tx);
bb90eb00 764 enable_dma(drv_data->dma_channel);
a5f6abd4 765
07612e5f 766 /* start SPI transfer */
11d6f599 767 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
07612e5f
SZ
768
769 /* just return here, there can only be one transfer
770 * in this mode
771 */
a5f6abd4 772 message->status = 0;
138f97cd 773 bfin_spi_giveback(drv_data);
a5f6abd4
WB
774 return;
775 }
776
777 /* In dma mode, rx or tx must be NULL in one transfer */
7aec3566 778 dma_config = (RESTART | dma_width | DI_EN);
a5f6abd4
WB
779 if (drv_data->rx != NULL) {
780 /* set transfer mode, and enable SPI */
d24bd1d0
MF
781 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
782 drv_data->rx, drv_data->len_in_bytes);
a5f6abd4 783
8cf5858c 784 /* invalidate caches, if needed */
67834fa9 785 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
8cf5858c
VM
786 invalidate_dcache_range((unsigned long) drv_data->rx,
787 (unsigned long) (drv_data->rx +
ace32865 788 drv_data->len_in_bytes));
8cf5858c 789
7aec3566
MF
790 dma_config |= WNR;
791 dma_start_addr = (unsigned long)drv_data->rx;
b31e27a6 792 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
07612e5f 793
a5f6abd4 794 } else if (drv_data->tx != NULL) {
88b40369 795 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
a5f6abd4 796
8cf5858c 797 /* flush caches, if needed */
67834fa9 798 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
8cf5858c
VM
799 flush_dcache_range((unsigned long) drv_data->tx,
800 (unsigned long) (drv_data->tx +
ace32865 801 drv_data->len_in_bytes));
8cf5858c 802
7aec3566 803 dma_start_addr = (unsigned long)drv_data->tx;
b31e27a6 804 cr |= BIT_CTL_TIMOD_DMA_TX;
7aec3566
MF
805
806 } else
807 BUG();
808
11d6f599
MF
809 /* oh man, here there be monsters ... and i dont mean the
810 * fluffy cute ones from pixar, i mean the kind that'll eat
811 * your data, kick your dog, and love it all. do *not* try
812 * and change these lines unless you (1) heavily test DMA
813 * with SPI flashes on a loaded system (e.g. ping floods),
814 * (2) know just how broken the DMA engine interaction with
815 * the SPI peripheral is, and (3) have someone else to blame
816 * when you screw it all up anyways.
817 */
7aec3566 818 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
11d6f599
MF
819 set_dma_config(drv_data->dma_channel, dma_config);
820 local_irq_save(flags);
a963ea83 821 SSYNC();
11d6f599 822 write_CTRL(drv_data, cr);
a963ea83 823 enable_dma(drv_data->dma_channel);
11d6f599
MF
824 dma_enable_irq(drv_data->dma_channel);
825 local_irq_restore(flags);
07612e5f 826
f6a6d966
YL
827 return;
828 }
a5f6abd4 829
5e8592dc
MF
830 /*
831 * We always use SPI_WRITE mode (transfer starts with TDBR write).
832 * SPI_READ mode (transfer starts with RDBR read) seems to have
833 * problems with setting up the output value in TDBR prior to the
834 * start of the transfer.
835 */
836 write_CTRL(drv_data, cr | BIT_CTL_TXMOD);
837
f6a6d966 838 if (chip->pio_interrupt) {
5e8592dc 839 /* SPI irq should have been disabled by now */
93b61bdd 840
f6a6d966
YL
841 /* discard old RX data and clear RXS */
842 bfin_spi_dummy_read(drv_data);
a5f6abd4 843
f6a6d966
YL
844 /* start transfer */
845 if (drv_data->tx == NULL)
846 write_TDBR(drv_data, chip->idle_tx_val);
847 else {
4d676fc5
BL
848 int loop;
849 if (bits_per_word % 16 == 0) {
850 u16 *buf = (u16 *)drv_data->tx;
851 for (loop = 0; loop < bits_per_word / 16;
852 loop++) {
853 write_TDBR(drv_data, *buf++);
854 }
855 } else if (bits_per_word % 8 == 0) {
856 u8 *buf = (u8 *)drv_data->tx;
857 for (loop = 0; loop < bits_per_word / 8; loop++)
858 write_TDBR(drv_data, *buf++);
859 }
860
f6a6d966
YL
861 drv_data->tx += drv_data->n_bytes;
862 }
a5f6abd4 863
f6a6d966
YL
864 /* once TDBR is empty, interrupt is triggered */
865 enable_irq(drv_data->spi_irq);
866 return;
867 }
a5f6abd4 868
f6a6d966
YL
869 /* IO mode */
870 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
871
f6a6d966
YL
872 if (full_duplex) {
873 /* full duplex mode */
874 BUG_ON((drv_data->tx_end - drv_data->tx) !=
875 (drv_data->rx_end - drv_data->rx));
876 dev_dbg(&drv_data->pdev->dev,
877 "IO duplex: cr is 0x%x\n", cr);
878
9c4542c7 879 drv_data->ops->duplex(drv_data);
f6a6d966
YL
880
881 if (drv_data->tx != drv_data->tx_end)
882 tranf_success = 0;
883 } else if (drv_data->tx != NULL) {
884 /* write only half duplex */
885 dev_dbg(&drv_data->pdev->dev,
886 "IO write: cr is 0x%x\n", cr);
887
9c4542c7 888 drv_data->ops->write(drv_data);
f6a6d966
YL
889
890 if (drv_data->tx != drv_data->tx_end)
891 tranf_success = 0;
892 } else if (drv_data->rx != NULL) {
893 /* read only half duplex */
894 dev_dbg(&drv_data->pdev->dev,
895 "IO read: cr is 0x%x\n", cr);
896
9c4542c7 897 drv_data->ops->read(drv_data);
f6a6d966
YL
898 if (drv_data->rx != drv_data->rx_end)
899 tranf_success = 0;
900 }
a5f6abd4 901
f6a6d966
YL
902 if (!tranf_success) {
903 dev_dbg(&drv_data->pdev->dev,
904 "IO write error!\n");
905 message->state = ERROR_STATE;
906 } else {
907 /* Update total byte transfered */
908 message->actual_length += drv_data->len_in_bytes;
909 /* Move to next transfer of this msg */
910 message->state = bfin_spi_next_transfer(drv_data);
911 if (drv_data->cs_change)
912 bfin_spi_cs_deactive(drv_data, chip);
a5f6abd4 913 }
f6a6d966
YL
914
915 /* Schedule next transfer tasklet */
916 tasklet_schedule(&drv_data->pump_transfers);
a5f6abd4
WB
917}
918
919/* pop a msg from queue and kick off real transfer */
138f97cd 920static void bfin_spi_pump_messages(struct work_struct *work)
a5f6abd4 921{
9c0a788b 922 struct bfin_spi_master_data *drv_data;
a5f6abd4
WB
923 unsigned long flags;
924
9c0a788b 925 drv_data = container_of(work, struct bfin_spi_master_data, pump_messages);
131b17d4 926
a5f6abd4
WB
927 /* Lock queue and check for queue work */
928 spin_lock_irqsave(&drv_data->lock, flags);
f4f50c3f 929 if (list_empty(&drv_data->queue) || !drv_data->running) {
a5f6abd4
WB
930 /* pumper kicked off but no work to do */
931 drv_data->busy = 0;
932 spin_unlock_irqrestore(&drv_data->lock, flags);
933 return;
934 }
935
936 /* Make sure we are not already running a message */
937 if (drv_data->cur_msg) {
938 spin_unlock_irqrestore(&drv_data->lock, flags);
939 return;
940 }
941
942 /* Extract head of queue */
943 drv_data->cur_msg = list_entry(drv_data->queue.next,
944 struct spi_message, queue);
5fec5b5a
BW
945
946 /* Setup the SSP using the per chip configuration */
947 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
138f97cd 948 bfin_spi_restore_state(drv_data);
5fec5b5a 949
a5f6abd4
WB
950 list_del_init(&drv_data->cur_msg->queue);
951
952 /* Initial message state */
953 drv_data->cur_msg->state = START_STATE;
954 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
955 struct spi_transfer, transfer_list);
956
5fec5b5a
BW
957 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
958 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
959 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
960 drv_data->cur_chip->ctl_reg);
131b17d4
BW
961
962 dev_dbg(&drv_data->pdev->dev,
88b40369
BW
963 "the first transfer len is %d\n",
964 drv_data->cur_transfer->len);
a5f6abd4
WB
965
966 /* Mark as busy and launch transfers */
967 tasklet_schedule(&drv_data->pump_transfers);
968
969 drv_data->busy = 1;
970 spin_unlock_irqrestore(&drv_data->lock, flags);
971}
972
973/*
974 * got a msg to transfer, queue it in drv_data->queue.
975 * And kick off message pumper
976 */
138f97cd 977static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
a5f6abd4 978{
9c0a788b 979 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4
WB
980 unsigned long flags;
981
982 spin_lock_irqsave(&drv_data->lock, flags);
983
f4f50c3f 984 if (!drv_data->running) {
a5f6abd4
WB
985 spin_unlock_irqrestore(&drv_data->lock, flags);
986 return -ESHUTDOWN;
987 }
988
989 msg->actual_length = 0;
990 msg->status = -EINPROGRESS;
991 msg->state = START_STATE;
992
88b40369 993 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
a5f6abd4
WB
994 list_add_tail(&msg->queue, &drv_data->queue);
995
f4f50c3f 996 if (drv_data->running && !drv_data->busy)
a5f6abd4
WB
997 queue_work(drv_data->workqueue, &drv_data->pump_messages);
998
999 spin_unlock_irqrestore(&drv_data->lock, flags);
1000
1001 return 0;
1002}
1003
12e17c42
SZ
1004#define MAX_SPI_SSEL 7
1005
4160bde2 1006static u16 ssel[][MAX_SPI_SSEL] = {
12e17c42
SZ
1007 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
1008 P_SPI0_SSEL4, P_SPI0_SSEL5,
1009 P_SPI0_SSEL6, P_SPI0_SSEL7},
1010
1011 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
1012 P_SPI1_SSEL4, P_SPI1_SSEL5,
1013 P_SPI1_SSEL6, P_SPI1_SSEL7},
1014
1015 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
1016 P_SPI2_SSEL4, P_SPI2_SSEL5,
1017 P_SPI2_SSEL6, P_SPI2_SSEL7},
1018};
1019
ab09e040 1020/* setup for devices (may be called multiple times -- not just first setup) */
138f97cd 1021static int bfin_spi_setup(struct spi_device *spi)
a5f6abd4 1022{
ac01e97d 1023 struct bfin5xx_spi_chip *chip_info;
9c0a788b
MF
1024 struct bfin_spi_slave_data *chip = NULL;
1025 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
5b47bcd4 1026 u16 bfin_ctl_reg;
ac01e97d 1027 int ret = -EINVAL;
a5f6abd4 1028
a5f6abd4 1029 /* Only alloc (or use chip_info) on first setup */
ac01e97d 1030 chip_info = NULL;
a5f6abd4
WB
1031 chip = spi_get_ctldata(spi);
1032 if (chip == NULL) {
ac01e97d
DM
1033 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
1034 if (!chip) {
1035 dev_err(&spi->dev, "cannot allocate chip data\n");
1036 ret = -ENOMEM;
1037 goto error;
1038 }
a5f6abd4
WB
1039
1040 chip->enable_dma = 0;
1041 chip_info = spi->controller_data;
1042 }
1043
5b47bcd4
MF
1044 /* Let people set non-standard bits directly */
1045 bfin_ctl_reg = BIT_CTL_OPENDRAIN | BIT_CTL_EMISO |
1046 BIT_CTL_PSSE | BIT_CTL_GM | BIT_CTL_SZ;
1047
a5f6abd4
WB
1048 /* chip_info isn't always needed */
1049 if (chip_info) {
2ed35516
MF
1050 /* Make sure people stop trying to set fields via ctl_reg
1051 * when they should actually be using common SPI framework.
90008a64 1052 * Currently we let through: WOM EMISO PSSE GM SZ.
2ed35516
MF
1053 * Not sure if a user actually needs/uses any of these,
1054 * but let's assume (for now) they do.
1055 */
5b47bcd4 1056 if (chip_info->ctl_reg & ~bfin_ctl_reg) {
2ed35516
MF
1057 dev_err(&spi->dev, "do not set bits in ctl_reg "
1058 "that the SPI framework manages\n");
ac01e97d 1059 goto error;
2ed35516 1060 }
a5f6abd4
WB
1061 chip->enable_dma = chip_info->enable_dma != 0
1062 && drv_data->master_info->enable_dma;
1063 chip->ctl_reg = chip_info->ctl_reg;
a5f6abd4 1064 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
93b61bdd 1065 chip->idle_tx_val = chip_info->idle_tx_val;
f6a6d966 1066 chip->pio_interrupt = chip_info->pio_interrupt;
033f44bd 1067 spi->bits_per_word = chip_info->bits_per_word;
5b47bcd4
MF
1068 } else {
1069 /* force a default base state */
1070 chip->ctl_reg &= bfin_ctl_reg;
033f44bd
MF
1071 }
1072
4d676fc5 1073 if (spi->bits_per_word % 8) {
033f44bd
MF
1074 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1075 spi->bits_per_word);
1076 goto error;
a5f6abd4
WB
1077 }
1078
1079 /* translate common spi framework into our register */
7715aad4
MF
1080 if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
1081 dev_err(&spi->dev, "unsupported spi modes detected\n");
1082 goto error;
1083 }
a5f6abd4 1084 if (spi->mode & SPI_CPOL)
90008a64 1085 chip->ctl_reg |= BIT_CTL_CPOL;
a5f6abd4 1086 if (spi->mode & SPI_CPHA)
90008a64 1087 chip->ctl_reg |= BIT_CTL_CPHA;
a5f6abd4 1088 if (spi->mode & SPI_LSB_FIRST)
90008a64 1089 chip->ctl_reg |= BIT_CTL_LSBF;
a5f6abd4 1090 /* we dont support running in slave mode (yet?) */
90008a64 1091 chip->ctl_reg |= BIT_CTL_MASTER;
a5f6abd4 1092
a5f6abd4
WB
1093 /*
1094 * Notice: for blackfin, the speed_hz is the value of register
1095 * SPI_BAUD, not the real baudrate
1096 */
1097 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
a5f6abd4 1098 chip->chip_select_num = spi->chip_select;
4190f6a5
BS
1099 if (chip->chip_select_num < MAX_CTRL_CS) {
1100 if (!(spi->mode & SPI_CPHA))
1101 dev_warn(&spi->dev, "Warning: SPI CPHA not set:"
1102 " Slave Select not under software control!\n"
1103 " See Documentation/blackfin/bfin-spi-notes.txt");
1104
d3cc71f7 1105 chip->flag = (1 << spi->chip_select) << 8;
4190f6a5 1106 } else
d3cc71f7 1107 chip->cs_gpio = chip->chip_select_num - MAX_CTRL_CS;
a5f6abd4 1108
f6a6d966
YL
1109 if (chip->enable_dma && chip->pio_interrupt) {
1110 dev_err(&spi->dev, "enable_dma is set, "
1111 "do not set pio_interrupt\n");
1112 goto error;
1113 }
ac01e97d
DM
1114 /*
1115 * if any one SPI chip is registered and wants DMA, request the
1116 * DMA channel for it
1117 */
1118 if (chip->enable_dma && !drv_data->dma_requested) {
1119 /* register dma irq handler */
1120 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1121 if (ret) {
1122 dev_err(&spi->dev,
1123 "Unable to request BlackFin SPI DMA channel\n");
1124 goto error;
1125 }
1126 drv_data->dma_requested = 1;
1127
1128 ret = set_dma_callback(drv_data->dma_channel,
1129 bfin_spi_dma_irq_handler, drv_data);
1130 if (ret) {
1131 dev_err(&spi->dev, "Unable to set dma callback\n");
1132 goto error;
1133 }
1134 dma_disable_irq(drv_data->dma_channel);
1135 }
1136
f6a6d966
YL
1137 if (chip->pio_interrupt && !drv_data->irq_requested) {
1138 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
1139 IRQF_DISABLED, "BFIN_SPI", drv_data);
1140 if (ret) {
1141 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1142 goto error;
1143 }
1144 drv_data->irq_requested = 1;
1145 /* we use write mode, spi irq has to be disabled here */
1146 disable_irq(drv_data->spi_irq);
1147 }
1148
d3cc71f7 1149 if (chip->chip_select_num >= MAX_CTRL_CS) {
73e1ac16
MH
1150 /* Only request on first setup */
1151 if (spi_get_ctldata(spi) == NULL) {
1152 ret = gpio_request(chip->cs_gpio, spi->modalias);
1153 if (ret) {
1154 dev_err(&spi->dev, "gpio_request() error\n");
1155 goto pin_error;
1156 }
1157 gpio_direction_output(chip->cs_gpio, 1);
ac01e97d 1158 }
a5f6abd4
WB
1159 }
1160
898eb71c 1161 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
033f44bd 1162 spi->modalias, spi->bits_per_word, chip->enable_dma);
88b40369 1163 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
a5f6abd4
WB
1164 chip->ctl_reg, chip->flag);
1165
1166 spi_set_ctldata(spi, chip);
1167
12e17c42 1168 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
d3cc71f7 1169 if (chip->chip_select_num < MAX_CTRL_CS) {
ac01e97d
DM
1170 ret = peripheral_request(ssel[spi->master->bus_num]
1171 [chip->chip_select_num-1], spi->modalias);
1172 if (ret) {
1173 dev_err(&spi->dev, "peripheral_request() error\n");
1174 goto pin_error;
1175 }
1176 }
12e17c42 1177
8221610e 1178 bfin_spi_cs_enable(drv_data, chip);
138f97cd 1179 bfin_spi_cs_deactive(drv_data, chip);
07612e5f 1180
a5f6abd4 1181 return 0;
ac01e97d
DM
1182
1183 pin_error:
d3cc71f7 1184 if (chip->chip_select_num >= MAX_CTRL_CS)
ac01e97d
DM
1185 gpio_free(chip->cs_gpio);
1186 else
1187 peripheral_free(ssel[spi->master->bus_num]
1188 [chip->chip_select_num - 1]);
1189 error:
1190 if (chip) {
1191 if (drv_data->dma_requested)
1192 free_dma(drv_data->dma_channel);
1193 drv_data->dma_requested = 0;
1194
1195 kfree(chip);
1196 /* prevent free 'chip' twice */
1197 spi_set_ctldata(spi, NULL);
1198 }
1199
1200 return ret;
a5f6abd4
WB
1201}
1202
1203/*
1204 * callback for spi framework.
1205 * clean driver specific data
1206 */
138f97cd 1207static void bfin_spi_cleanup(struct spi_device *spi)
a5f6abd4 1208{
9c0a788b
MF
1209 struct bfin_spi_slave_data *chip = spi_get_ctldata(spi);
1210 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4 1211
e7d02e3c
MF
1212 if (!chip)
1213 return;
1214
d3cc71f7 1215 if (chip->chip_select_num < MAX_CTRL_CS) {
12e17c42
SZ
1216 peripheral_free(ssel[spi->master->bus_num]
1217 [chip->chip_select_num-1]);
8221610e 1218 bfin_spi_cs_disable(drv_data, chip);
d3cc71f7 1219 } else
42c78b2b
MH
1220 gpio_free(chip->cs_gpio);
1221
a5f6abd4 1222 kfree(chip);
ac01e97d
DM
1223 /* prevent free 'chip' twice */
1224 spi_set_ctldata(spi, NULL);
a5f6abd4
WB
1225}
1226
9c0a788b 1227static inline int bfin_spi_init_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1228{
1229 INIT_LIST_HEAD(&drv_data->queue);
1230 spin_lock_init(&drv_data->lock);
1231
f4f50c3f 1232 drv_data->running = false;
a5f6abd4
WB
1233 drv_data->busy = 0;
1234
1235 /* init transfer tasklet */
1236 tasklet_init(&drv_data->pump_transfers,
138f97cd 1237 bfin_spi_pump_transfers, (unsigned long)drv_data);
a5f6abd4
WB
1238
1239 /* init messages workqueue */
138f97cd 1240 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
6c7377ab
KS
1241 drv_data->workqueue = create_singlethread_workqueue(
1242 dev_name(drv_data->master->dev.parent));
a5f6abd4
WB
1243 if (drv_data->workqueue == NULL)
1244 return -EBUSY;
1245
1246 return 0;
1247}
1248
9c0a788b 1249static inline int bfin_spi_start_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1250{
1251 unsigned long flags;
1252
1253 spin_lock_irqsave(&drv_data->lock, flags);
1254
f4f50c3f 1255 if (drv_data->running || drv_data->busy) {
a5f6abd4
WB
1256 spin_unlock_irqrestore(&drv_data->lock, flags);
1257 return -EBUSY;
1258 }
1259
f4f50c3f 1260 drv_data->running = true;
a5f6abd4
WB
1261 drv_data->cur_msg = NULL;
1262 drv_data->cur_transfer = NULL;
1263 drv_data->cur_chip = NULL;
1264 spin_unlock_irqrestore(&drv_data->lock, flags);
1265
1266 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1267
1268 return 0;
1269}
1270
9c0a788b 1271static inline int bfin_spi_stop_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1272{
1273 unsigned long flags;
1274 unsigned limit = 500;
1275 int status = 0;
1276
1277 spin_lock_irqsave(&drv_data->lock, flags);
1278
1279 /*
1280 * This is a bit lame, but is optimized for the common execution path.
1281 * A wait_queue on the drv_data->busy could be used, but then the common
1282 * execution path (pump_messages) would be required to call wake_up or
1283 * friends on every SPI message. Do this instead
1284 */
f4f50c3f 1285 drv_data->running = false;
a5f6abd4
WB
1286 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1287 spin_unlock_irqrestore(&drv_data->lock, flags);
1288 msleep(10);
1289 spin_lock_irqsave(&drv_data->lock, flags);
1290 }
1291
1292 if (!list_empty(&drv_data->queue) || drv_data->busy)
1293 status = -EBUSY;
1294
1295 spin_unlock_irqrestore(&drv_data->lock, flags);
1296
1297 return status;
1298}
1299
9c0a788b 1300static inline int bfin_spi_destroy_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1301{
1302 int status;
1303
138f97cd 1304 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1305 if (status != 0)
1306 return status;
1307
1308 destroy_workqueue(drv_data->workqueue);
1309
1310 return 0;
1311}
1312
138f97cd 1313static int __init bfin_spi_probe(struct platform_device *pdev)
a5f6abd4
WB
1314{
1315 struct device *dev = &pdev->dev;
1316 struct bfin5xx_spi_master *platform_info;
1317 struct spi_master *master;
9c0a788b 1318 struct bfin_spi_master_data *drv_data;
a32c691d 1319 struct resource *res;
a5f6abd4
WB
1320 int status = 0;
1321
1322 platform_info = dev->platform_data;
1323
1324 /* Allocate master with space for drv_data */
2a045131 1325 master = spi_alloc_master(dev, sizeof(*drv_data));
a5f6abd4
WB
1326 if (!master) {
1327 dev_err(&pdev->dev, "can not alloc spi_master\n");
1328 return -ENOMEM;
1329 }
131b17d4 1330
a5f6abd4
WB
1331 drv_data = spi_master_get_devdata(master);
1332 drv_data->master = master;
1333 drv_data->master_info = platform_info;
1334 drv_data->pdev = pdev;
003d9226 1335 drv_data->pin_req = platform_info->pin_req;
a5f6abd4 1336
e7db06b5
DB
1337 /* the spi->mode bits supported by this driver: */
1338 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
1339
a5f6abd4
WB
1340 master->bus_num = pdev->id;
1341 master->num_chipselect = platform_info->num_chipselect;
138f97cd
MF
1342 master->cleanup = bfin_spi_cleanup;
1343 master->setup = bfin_spi_setup;
1344 master->transfer = bfin_spi_transfer;
a5f6abd4 1345
a32c691d
BW
1346 /* Find and map our resources */
1347 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1348 if (res == NULL) {
1349 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1350 status = -ENOENT;
1351 goto out_error_get_res;
1352 }
1353
74947b89 1354 drv_data->regs_base = ioremap(res->start, resource_size(res));
f452126c 1355 if (drv_data->regs_base == NULL) {
a32c691d
BW
1356 dev_err(dev, "Cannot map IO\n");
1357 status = -ENXIO;
1358 goto out_error_ioremap;
1359 }
1360
f6a6d966
YL
1361 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1362 if (res == NULL) {
a32c691d
BW
1363 dev_err(dev, "No DMA channel specified\n");
1364 status = -ENOENT;
f6a6d966
YL
1365 goto out_error_free_io;
1366 }
1367 drv_data->dma_channel = res->start;
1368
1369 drv_data->spi_irq = platform_get_irq(pdev, 0);
1370 if (drv_data->spi_irq < 0) {
1371 dev_err(dev, "No spi pio irq specified\n");
1372 status = -ENOENT;
1373 goto out_error_free_io;
a32c691d
BW
1374 }
1375
a5f6abd4 1376 /* Initial and start queue */
138f97cd 1377 status = bfin_spi_init_queue(drv_data);
a5f6abd4 1378 if (status != 0) {
a32c691d 1379 dev_err(dev, "problem initializing queue\n");
a5f6abd4
WB
1380 goto out_error_queue_alloc;
1381 }
a32c691d 1382
138f97cd 1383 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1384 if (status != 0) {
a32c691d 1385 dev_err(dev, "problem starting queue\n");
a5f6abd4
WB
1386 goto out_error_queue_alloc;
1387 }
1388
f9e522ca
VM
1389 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1390 if (status != 0) {
1391 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1392 goto out_error_queue_alloc;
1393 }
1394
bb8beecd
WM
1395 /* Reset SPI registers. If these registers were used by the boot loader,
1396 * the sky may fall on your head if you enable the dma controller.
1397 */
1398 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1399 write_FLAG(drv_data, 0xFF00);
1400
a5f6abd4
WB
1401 /* Register with the SPI framework */
1402 platform_set_drvdata(pdev, drv_data);
1403 status = spi_register_master(master);
1404 if (status != 0) {
a32c691d 1405 dev_err(dev, "problem registering spi master\n");
a5f6abd4
WB
1406 goto out_error_queue_alloc;
1407 }
a32c691d 1408
f452126c 1409 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
bb90eb00
BW
1410 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1411 drv_data->dma_channel);
a5f6abd4
WB
1412 return status;
1413
cc2f81a6 1414out_error_queue_alloc:
138f97cd 1415 bfin_spi_destroy_queue(drv_data);
f6a6d966 1416out_error_free_io:
bb90eb00 1417 iounmap((void *) drv_data->regs_base);
a32c691d
BW
1418out_error_ioremap:
1419out_error_get_res:
a5f6abd4 1420 spi_master_put(master);
cc2f81a6 1421
a5f6abd4
WB
1422 return status;
1423}
1424
1425/* stop hardware and remove the driver */
138f97cd 1426static int __devexit bfin_spi_remove(struct platform_device *pdev)
a5f6abd4 1427{
9c0a788b 1428 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1429 int status = 0;
1430
1431 if (!drv_data)
1432 return 0;
1433
1434 /* Remove the queue */
138f97cd 1435 status = bfin_spi_destroy_queue(drv_data);
a5f6abd4
WB
1436 if (status != 0)
1437 return status;
1438
1439 /* Disable the SSP at the peripheral and SOC level */
1440 bfin_spi_disable(drv_data);
1441
1442 /* Release DMA */
1443 if (drv_data->master_info->enable_dma) {
bb90eb00
BW
1444 if (dma_channel_active(drv_data->dma_channel))
1445 free_dma(drv_data->dma_channel);
a5f6abd4
WB
1446 }
1447
f6a6d966
YL
1448 if (drv_data->irq_requested) {
1449 free_irq(drv_data->spi_irq, drv_data);
1450 drv_data->irq_requested = 0;
1451 }
1452
a5f6abd4
WB
1453 /* Disconnect from the SPI framework */
1454 spi_unregister_master(drv_data->master);
1455
003d9226 1456 peripheral_free_list(drv_data->pin_req);
cc2f81a6 1457
a5f6abd4
WB
1458 /* Prevent double remove */
1459 platform_set_drvdata(pdev, NULL);
1460
1461 return 0;
1462}
1463
1464#ifdef CONFIG_PM
138f97cd 1465static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
a5f6abd4 1466{
9c0a788b 1467 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1468 int status = 0;
1469
138f97cd 1470 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1471 if (status != 0)
1472 return status;
1473
b052fd0a
BS
1474 drv_data->ctrl_reg = read_CTRL(drv_data);
1475 drv_data->flag_reg = read_FLAG(drv_data);
1476
1477 /*
1478 * reset SPI_CTL and SPI_FLG registers
1479 */
1480 write_CTRL(drv_data, BIT_CTL_CPHA | BIT_CTL_MASTER);
1481 write_FLAG(drv_data, 0xFF00);
a5f6abd4
WB
1482
1483 return 0;
1484}
1485
138f97cd 1486static int bfin_spi_resume(struct platform_device *pdev)
a5f6abd4 1487{
9c0a788b 1488 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1489 int status = 0;
1490
b052fd0a
BS
1491 write_CTRL(drv_data, drv_data->ctrl_reg);
1492 write_FLAG(drv_data, drv_data->flag_reg);
a5f6abd4
WB
1493
1494 /* Start the queue running */
138f97cd 1495 status = bfin_spi_start_queue(drv_data);
a5f6abd4
WB
1496 if (status != 0) {
1497 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1498 return status;
1499 }
1500
1501 return 0;
1502}
1503#else
138f97cd
MF
1504#define bfin_spi_suspend NULL
1505#define bfin_spi_resume NULL
a5f6abd4
WB
1506#endif /* CONFIG_PM */
1507
7e38c3c4 1508MODULE_ALIAS("platform:bfin-spi");
138f97cd 1509static struct platform_driver bfin_spi_driver = {
fc3ba952 1510 .driver = {
a32c691d 1511 .name = DRV_NAME,
88b40369
BW
1512 .owner = THIS_MODULE,
1513 },
138f97cd
MF
1514 .suspend = bfin_spi_suspend,
1515 .resume = bfin_spi_resume,
1516 .remove = __devexit_p(bfin_spi_remove),
a5f6abd4
WB
1517};
1518
138f97cd 1519static int __init bfin_spi_init(void)
a5f6abd4 1520{
138f97cd 1521 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
a5f6abd4 1522}
6f7c17f4 1523subsys_initcall(bfin_spi_init);
a5f6abd4 1524
138f97cd 1525static void __exit bfin_spi_exit(void)
a5f6abd4 1526{
138f97cd 1527 platform_driver_unregister(&bfin_spi_driver);
a5f6abd4 1528}
138f97cd 1529module_exit(bfin_spi_exit);
This page took 0.498431 seconds and 5 git commands to generate.