[media] solo6x10: fix querycap and update driver version
[deliverable/linux.git] / drivers / staging / media / solo6x10 / solo6x10.h
CommitLineData
faa4fd2a 1/*
dcae5dac
HV
2 * Copyright (C) 2010-2013 Bluecherry, LLC <http://www.bluecherrydvr.com>
3 *
4 * Original author:
5 * Ben Collins <bcollins@ubuntu.com>
6 *
7 * Additional work by:
8 * John Brooks <john.brooks@bluecherry.net>
faa4fd2a
BC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
23 */
24
decebabf
KH
25#ifndef __SOLO6X10_H
26#define __SOLO6X10_H
faa4fd2a 27
faa4fd2a
BC
28#include <linux/pci.h>
29#include <linux/i2c.h>
faa4fd2a
BC
30#include <linux/mutex.h>
31#include <linux/list.h>
32#include <linux/wait.h>
dcae5dac
HV
33#include <linux/stringify.h>
34#include <linux/io.h>
60063497 35#include <linux/atomic.h>
dcae5dac 36#include <linux/slab.h>
faa4fd2a 37#include <linux/videodev2.h>
dcae5dac 38
faa4fd2a
BC
39#include <media/v4l2-dev.h>
40#include <media/videobuf-core.h>
dcae5dac 41
ae69b22c 42#include "registers.h"
faa4fd2a
BC
43
44#ifndef PCI_VENDOR_ID_SOFTLOGIC
45#define PCI_VENDOR_ID_SOFTLOGIC 0x9413
46#define PCI_DEVICE_ID_SOLO6010 0x6010
908113d8 47#define PCI_DEVICE_ID_SOLO6110 0x6110
faa4fd2a
BC
48#endif
49
50#ifndef PCI_VENDOR_ID_BLUECHERRY
51#define PCI_VENDOR_ID_BLUECHERRY 0x1BB3
52/* Neugent Softlogic 6010 based cards */
53#define PCI_DEVICE_ID_NEUSOLO_4 0x4304
54#define PCI_DEVICE_ID_NEUSOLO_9 0x4309
55#define PCI_DEVICE_ID_NEUSOLO_16 0x4310
f62de9be
BC
56/* Bluecherry Softlogic 6010 based cards */
57#define PCI_DEVICE_ID_BC_SOLO_4 0x4E04
58#define PCI_DEVICE_ID_BC_SOLO_9 0x4E09
59#define PCI_DEVICE_ID_BC_SOLO_16 0x4E10
60/* Bluecherry Softlogic 6110 based cards */
61#define PCI_DEVICE_ID_BC_6110_4 0x5304
62#define PCI_DEVICE_ID_BC_6110_8 0x5308
63#define PCI_DEVICE_ID_BC_6110_16 0x5310
faa4fd2a
BC
64#endif /* Bluecherry */
65
dcae5dac
HV
66/* Used in pci_device_id, and solo_dev->type */
67#define SOLO_DEV_6010 0
68#define SOLO_DEV_6110 1
69
decebabf 70#define SOLO6X10_NAME "solo6x10"
faa4fd2a
BC
71
72#define SOLO_MAX_CHANNELS 16
73
20c5f492 74#define SOLO6X10_VERSION "3.0.0"
908113d8 75
faa4fd2a 76/*
decebabf 77 * The SOLO6x10 actually has 8 i2c channels, but we only use 2.
faa4fd2a
BC
78 * 0 - Techwell chip(s)
79 * 1 - SAA7128
80 */
81#define SOLO_I2C_ADAPTERS 2
82#define SOLO_I2C_TW 0
83#define SOLO_I2C_SAA 1
84
85/* DMA Engine setup */
86#define SOLO_NR_P2M 4
87#define SOLO_NR_P2M_DESC 256
dcae5dac 88#define SOLO_P2M_DESC_SIZE (SOLO_NR_P2M_DESC * 16)
faa4fd2a
BC
89
90/* Encoder standard modes */
91#define SOLO_ENC_MODE_CIF 2
92#define SOLO_ENC_MODE_HD1 1
93#define SOLO_ENC_MODE_D1 9
94
95#define SOLO_DEFAULT_GOP 30
96#define SOLO_DEFAULT_QP 3
97
faa4fd2a
BC
98#ifndef V4L2_BUF_FLAG_MOTION_ON
99#define V4L2_BUF_FLAG_MOTION_ON 0x0400
100#define V4L2_BUF_FLAG_MOTION_DETECTED 0x0800
101#endif
102#ifndef V4L2_CID_MOTION_ENABLE
103#define PRIVATE_CIDS
104#define V4L2_CID_MOTION_ENABLE (V4L2_CID_PRIVATE_BASE+0)
105#define V4L2_CID_MOTION_THRESHOLD (V4L2_CID_PRIVATE_BASE+1)
106#define V4L2_CID_MOTION_TRACE (V4L2_CID_PRIVATE_BASE+2)
107#endif
108
109enum SOLO_I2C_STATE {
110 IIC_STATE_IDLE,
111 IIC_STATE_START,
112 IIC_STATE_READ,
113 IIC_STATE_WRITE,
114 IIC_STATE_STOP
115};
116
dcae5dac
HV
117/* Defined in Table 4-16, Page 68-69 of the 6010 Datasheet */
118struct solo_p2m_desc {
119 u32 ctrl;
120 u32 cfg;
121 u32 dma_addr;
122 u32 ext_addr;
f62de9be
BC
123};
124
faa4fd2a 125struct solo_p2m_dev {
f62de9be 126 struct mutex mutex;
faa4fd2a 127 struct completion completion;
dcae5dac
HV
128 int desc_count;
129 int desc_idx;
130 struct solo_p2m_desc *descs;
faa4fd2a 131 int error;
faa4fd2a
BC
132};
133
dcae5dac 134#define OSD_TEXT_MAX 44
faa4fd2a
BC
135
136struct solo_enc_dev {
dcae5dac 137 struct solo_dev *solo_dev;
faa4fd2a
BC
138 /* V4L2 Items */
139 struct video_device *vfd;
140 /* General accounting */
dcae5dac
HV
141 struct mutex enable_lock;
142 spinlock_t motion_lock;
faa4fd2a 143 atomic_t readers;
dcae5dac 144 atomic_t mpeg_readers;
faa4fd2a
BC
145 u8 ch;
146 u8 mode, gop, qp, interlaced, interval;
faa4fd2a 147 u8 bw_weight;
faa4fd2a
BC
148 u16 motion_thresh;
149 u16 width;
150 u16 height;
dcae5dac
HV
151
152 /* OSD buffers */
faa4fd2a 153 char osd_text[OSD_TEXT_MAX + 1];
dcae5dac
HV
154 u8 osd_buf[SOLO_EOSD_EXT_SIZE_MAX]
155 __aligned(4);
faa4fd2a 156
dcae5dac
HV
157 /* VOP stuff */
158 unsigned char vop[64];
159 int vop_len;
160 unsigned char jpeg_header[1024];
161 int jpeg_len;
162
163 /* File handles that are listening for buffers */
164 struct list_head listeners;
faa4fd2a
BC
165};
166
decebabf
KH
167/* The SOLO6x10 PCI Device */
168struct solo_dev {
faa4fd2a
BC
169 /* General stuff */
170 struct pci_dev *pdev;
dcae5dac
HV
171 int type;
172 unsigned int time_sync;
173 unsigned int usec_lsb;
174 unsigned int clock_mhz;
faa4fd2a
BC
175 u8 __iomem *reg_base;
176 int nr_chans;
177 int nr_ext;
178 u32 irq_mask;
179 u32 motion_mask;
180 spinlock_t reg_io_lock;
181
182 /* tw28xx accounting */
ee6351f5 183 u8 tw2865, tw2864, tw2815;
faa4fd2a
BC
184 u8 tw28_cnt;
185
186 /* i2c related items */
187 struct i2c_adapter i2c_adap[SOLO_I2C_ADAPTERS];
188 enum SOLO_I2C_STATE i2c_state;
f62de9be 189 struct mutex i2c_mutex;
faa4fd2a
BC
190 int i2c_id;
191 wait_queue_head_t i2c_wait;
192 struct i2c_msg *i2c_msg;
193 unsigned int i2c_msg_num;
194 unsigned int i2c_msg_ptr;
195
196 /* P2M DMA Engine */
197 struct solo_p2m_dev p2m_dev[SOLO_NR_P2M];
dcae5dac
HV
198 atomic_t p2m_count;
199 int p2m_jiffies;
200 unsigned int p2m_timeouts;
faa4fd2a
BC
201
202 /* V4L2 Display items */
203 struct video_device *vfd;
204 unsigned int erasing;
205 unsigned int frame_blank;
206 u8 cur_disp_ch;
207 wait_queue_head_t disp_thread_wait;
208
209 /* V4L2 Encoder items */
210 struct solo_enc_dev *v4l2_enc[SOLO_MAX_CHANNELS];
211 u16 enc_bw_remain;
212 /* IDX into hw mp4 encoder */
213 u8 enc_idx;
faa4fd2a
BC
214
215 /* Current video settings */
afabbe6d 216 u32 video_type;
faa4fd2a
BC
217 u16 video_hsize, video_vsize;
218 u16 vout_hstart, vout_vstart;
219 u16 vin_hstart, vin_vstart;
220 u8 fps;
221
dcae5dac
HV
222 /* JPEG Qp setting */
223 spinlock_t jpeg_qp_lock;
224 u32 jpeg_qp[2];
225
faa4fd2a
BC
226 /* Audio components */
227 struct snd_card *snd_card;
228 struct snd_pcm *snd_pcm;
229 atomic_t snd_users;
230 int g723_hw_idx;
dcae5dac
HV
231
232 /* sysfs stuffs */
233 struct device dev;
234 int sdram_size;
235 struct bin_attribute sdram_attr;
236 unsigned int sys_config;
237
238 /* Ring thread */
239 struct task_struct *ring_thread;
240 wait_queue_head_t ring_thread_wait;
241 atomic_t enc_users;
242 atomic_t disp_users;
243
244 /* VOP_HEADER handling */
245 void *vh_buf;
246 dma_addr_t vh_dma;
247 int vh_size;
faa4fd2a
BC
248};
249
decebabf 250static inline u32 solo_reg_read(struct solo_dev *solo_dev, int reg)
faa4fd2a
BC
251{
252 unsigned long flags;
253 u32 ret;
254 u16 val;
255
256 spin_lock_irqsave(&solo_dev->reg_io_lock, flags);
257
258 ret = readl(solo_dev->reg_base + reg);
259 rmb();
260 pci_read_config_word(solo_dev->pdev, PCI_STATUS, &val);
261 rmb();
262
263 spin_unlock_irqrestore(&solo_dev->reg_io_lock, flags);
264
265 return ret;
266}
267
dcae5dac
HV
268static inline void solo_reg_write(struct solo_dev *solo_dev, int reg,
269 u32 data)
faa4fd2a
BC
270{
271 unsigned long flags;
272 u16 val;
273
274 spin_lock_irqsave(&solo_dev->reg_io_lock, flags);
275
276 writel(data, solo_dev->reg_base + reg);
277 wmb();
278 pci_read_config_word(solo_dev->pdev, PCI_STATUS, &val);
279 rmb();
280
281 spin_unlock_irqrestore(&solo_dev->reg_io_lock, flags);
282}
283
dcae5dac
HV
284static inline void solo_irq_on(struct solo_dev *dev, u32 mask)
285{
286 dev->irq_mask |= mask;
287 solo_reg_write(dev, SOLO_IRQ_MASK, dev->irq_mask);
288}
289
290static inline void solo_irq_off(struct solo_dev *dev, u32 mask)
291{
292 dev->irq_mask &= ~mask;
293 solo_reg_write(dev, SOLO_IRQ_MASK, dev->irq_mask);
294}
faa4fd2a
BC
295
296/* Init/exit routeines for subsystems */
decebabf
KH
297int solo_disp_init(struct solo_dev *solo_dev);
298void solo_disp_exit(struct solo_dev *solo_dev);
faa4fd2a 299
decebabf
KH
300int solo_gpio_init(struct solo_dev *solo_dev);
301void solo_gpio_exit(struct solo_dev *solo_dev);
faa4fd2a 302
decebabf
KH
303int solo_i2c_init(struct solo_dev *solo_dev);
304void solo_i2c_exit(struct solo_dev *solo_dev);
faa4fd2a 305
decebabf
KH
306int solo_p2m_init(struct solo_dev *solo_dev);
307void solo_p2m_exit(struct solo_dev *solo_dev);
faa4fd2a 308
dcae5dac 309int solo_v4l2_init(struct solo_dev *solo_dev, unsigned nr);
decebabf 310void solo_v4l2_exit(struct solo_dev *solo_dev);
faa4fd2a 311
decebabf
KH
312int solo_enc_init(struct solo_dev *solo_dev);
313void solo_enc_exit(struct solo_dev *solo_dev);
faa4fd2a 314
dcae5dac 315int solo_enc_v4l2_init(struct solo_dev *solo_dev, unsigned nr);
decebabf 316void solo_enc_v4l2_exit(struct solo_dev *solo_dev);
faa4fd2a 317
decebabf
KH
318int solo_g723_init(struct solo_dev *solo_dev);
319void solo_g723_exit(struct solo_dev *solo_dev);
faa4fd2a
BC
320
321/* ISR's */
decebabf
KH
322int solo_i2c_isr(struct solo_dev *solo_dev);
323void solo_p2m_isr(struct solo_dev *solo_dev, int id);
dcae5dac 324void solo_p2m_error_isr(struct solo_dev *solo_dev);
decebabf
KH
325void solo_enc_v4l2_isr(struct solo_dev *solo_dev);
326void solo_g723_isr(struct solo_dev *solo_dev);
327void solo_motion_isr(struct solo_dev *solo_dev);
328void solo_video_in_isr(struct solo_dev *solo_dev);
faa4fd2a
BC
329
330/* i2c read/write */
decebabf
KH
331u8 solo_i2c_readbyte(struct solo_dev *solo_dev, int id, u8 addr, u8 off);
332void solo_i2c_writebyte(struct solo_dev *solo_dev, int id, u8 addr, u8 off,
faa4fd2a
BC
333 u8 data);
334
335/* P2M DMA */
dcae5dac
HV
336int solo_p2m_dma_t(struct solo_dev *solo_dev, int wr,
337 dma_addr_t dma_addr, u32 ext_addr, u32 size,
338 int repeat, u32 ext_size);
339int solo_p2m_dma(struct solo_dev *solo_dev, int wr,
340 void *sys_addr, u32 ext_addr, u32 size,
341 int repeat, u32 ext_size);
342void solo_p2m_fill_desc(struct solo_p2m_desc *desc, int wr,
343 dma_addr_t dma_addr, u32 ext_addr, u32 size,
344 int repeat, u32 ext_size);
345int solo_p2m_dma_desc(struct solo_dev *solo_dev,
346 struct solo_p2m_desc *desc, dma_addr_t desc_dma,
347 int desc_cnt);
faa4fd2a
BC
348
349/* Set the threshold for motion detection */
dcae5dac
HV
350int solo_set_motion_threshold(struct solo_dev *solo_dev, u8 ch, u16 val);
351int solo_set_motion_block(struct solo_dev *solo_dev, u8 ch, u16 val,
352 u16 block);
faa4fd2a
BC
353#define SOLO_DEF_MOT_THRESH 0x0300
354
355/* Write text on OSD */
356int solo_osd_print(struct solo_enc_dev *solo_enc);
357
dcae5dac
HV
358/* EEPROM commands */
359unsigned int solo_eeprom_ewen(struct solo_dev *solo_dev, int w_en);
360unsigned short solo_eeprom_read(struct solo_dev *solo_dev, int loc);
361int solo_eeprom_write(struct solo_dev *solo_dev, int loc,
362 unsigned short data);
363
364/* JPEG Qp functions */
365void solo_s_jpeg_qp(struct solo_dev *solo_dev, unsigned int ch,
366 unsigned int qp);
367int solo_g_jpeg_qp(struct solo_dev *solo_dev, unsigned int ch);
368
369#define CHK_FLAGS(v, flags) (((v) & (flags)) == (flags))
370
decebabf 371#endif /* __SOLO6X10_H */
This page took 0.235429 seconds and 5 git commands to generate.