tty: serial: add Freescale lpuart driver support
[deliverable/linux.git] / drivers / tty / serial / imx.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Driver for Motorola IMX serial ports
3 *
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
5 *
6 * Author: Sascha Hauer <sascha@saschahauer.de>
7 * Copyright (C) 2004 Pengutronix
8 *
b6e49138
FG
9 * Copyright (C) 2009 emlix GmbH
10 * Author: Fabian Godehardt (added IrDA support for iMX)
11 *
1da177e4
LT
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
25 *
26 * [29-Mar-2005] Mike Lee
27 * Added hardware handshake
28 */
1da177e4
LT
29
30#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
31#define SUPPORT_SYSRQ
32#endif
33
34#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/init.h>
37#include <linux/console.h>
38#include <linux/sysrq.h>
d052d1be 39#include <linux/platform_device.h>
1da177e4
LT
40#include <linux/tty.h>
41#include <linux/tty_flip.h>
42#include <linux/serial_core.h>
43#include <linux/serial.h>
38a41fdf 44#include <linux/clk.h>
b6e49138 45#include <linux/delay.h>
534fca06 46#include <linux/rational.h>
5a0e3ad6 47#include <linux/slab.h>
22698aa2
SG
48#include <linux/of.h>
49#include <linux/of_device.h>
fed78ce4 50#include <linux/pinctrl/consumer.h>
e32a9f8f 51#include <linux/io.h>
1da177e4 52
1da177e4 53#include <asm/irq.h>
82906b13 54#include <linux/platform_data/serial-imx.h>
1da177e4 55
ff4bfb21
SH
56/* Register definitions */
57#define URXD0 0x0 /* Receiver Register */
58#define URTX0 0x40 /* Transmitter Register */
59#define UCR1 0x80 /* Control Register 1 */
60#define UCR2 0x84 /* Control Register 2 */
61#define UCR3 0x88 /* Control Register 3 */
62#define UCR4 0x8c /* Control Register 4 */
63#define UFCR 0x90 /* FIFO Control Register */
64#define USR1 0x94 /* Status Register 1 */
65#define USR2 0x98 /* Status Register 2 */
66#define UESC 0x9c /* Escape Character Register */
67#define UTIM 0xa0 /* Escape Timer Register */
68#define UBIR 0xa4 /* BRM Incremental Register */
69#define UBMR 0xa8 /* BRM Modulator Register */
70#define UBRC 0xac /* Baud Rate Count Register */
fe6b540a
SG
71#define IMX21_ONEMS 0xb0 /* One Millisecond register */
72#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
73#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
ff4bfb21
SH
74
75/* UART Control Register Bit Fields.*/
82313e66
SK
76#define URXD_CHARRDY (1<<15)
77#define URXD_ERR (1<<14)
78#define URXD_OVRRUN (1<<13)
79#define URXD_FRMERR (1<<12)
80#define URXD_BRK (1<<11)
81#define URXD_PRERR (1<<10)
82#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
83#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
84#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
85#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
86#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
87#define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
88#define UCR1_IREN (1<<7) /* Infrared interface enable */
89#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
90#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
91#define UCR1_SNDBRK (1<<4) /* Send break */
92#define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
93#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
94#define UCR1_DOZE (1<<1) /* Doze */
95#define UCR1_UARTEN (1<<0) /* UART enabled */
96#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
97#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
98#define UCR2_CTSC (1<<13) /* CTS pin control */
99#define UCR2_CTS (1<<12) /* Clear to send */
100#define UCR2_ESCEN (1<<11) /* Escape enable */
101#define UCR2_PREN (1<<8) /* Parity enable */
102#define UCR2_PROE (1<<7) /* Parity odd/even */
103#define UCR2_STPB (1<<6) /* Stop */
104#define UCR2_WS (1<<5) /* Word size */
105#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
106#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
107#define UCR2_TXEN (1<<2) /* Transmitter enabled */
108#define UCR2_RXEN (1<<1) /* Receiver enabled */
109#define UCR2_SRST (1<<0) /* SW reset */
110#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
111#define UCR3_PARERREN (1<<12) /* Parity enable */
112#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
113#define UCR3_DSR (1<<10) /* Data set ready */
114#define UCR3_DCD (1<<9) /* Data carrier detect */
115#define UCR3_RI (1<<8) /* Ring indicator */
116#define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
117#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
118#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
119#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
120#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
121#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
122#define UCR3_BPEN (1<<0) /* Preset registers enable */
123#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
124#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
125#define UCR4_INVR (1<<9) /* Inverted infrared reception */
126#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
127#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
128#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
129#define UCR4_IRSC (1<<5) /* IR special case */
130#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
131#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
132#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
133#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
134#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
135#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
136#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
137#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
138#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
139#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
140#define USR1_RTSS (1<<14) /* RTS pin status */
141#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
142#define USR1_RTSD (1<<12) /* RTS delta */
143#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
144#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
145#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
146#define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
147#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
148#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
149#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
150#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
151#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
152#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
153#define USR2_IDLE (1<<12) /* Idle condition */
154#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
155#define USR2_WAKE (1<<7) /* Wake */
156#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
157#define USR2_TXDC (1<<3) /* Transmitter complete */
158#define USR2_BRCD (1<<2) /* Break condition */
159#define USR2_ORE (1<<1) /* Overrun error */
160#define USR2_RDR (1<<0) /* Recv data ready */
161#define UTS_FRCPERR (1<<13) /* Force parity error */
162#define UTS_LOOP (1<<12) /* Loop tx and rx */
163#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
164#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
165#define UTS_TXFULL (1<<4) /* TxFIFO full */
166#define UTS_RXFULL (1<<3) /* RxFIFO full */
167#define UTS_SOFTRST (1<<0) /* Software reset */
ff4bfb21 168
1da177e4 169/* We've been assigned a range on the "Low-density serial ports" major */
82313e66
SK
170#define SERIAL_IMX_MAJOR 207
171#define MINOR_START 16
e3d13ff4 172#define DEV_NAME "ttymxc"
1da177e4 173
1da177e4
LT
174/*
175 * This determines how often we check the modem status signals
176 * for any change. They generally aren't connected to an IRQ
177 * so we have to poll them. We also check immediately before
178 * filling the TX fifo incase CTS has been dropped.
179 */
180#define MCTRL_TIMEOUT (250*HZ/1000)
181
182#define DRIVER_NAME "IMX-uart"
183
dbff4e9e
SH
184#define UART_NR 8
185
fe6b540a
SG
186/* i.mx21 type uart runs on all i.mx except i.mx1 */
187enum imx_uart_type {
188 IMX1_UART,
189 IMX21_UART,
190};
191
192/* device type dependent stuff */
193struct imx_uart_data {
194 unsigned uts_reg;
195 enum imx_uart_type devtype;
196};
197
1da177e4
LT
198struct imx_port {
199 struct uart_port port;
200 struct timer_list timer;
201 unsigned int old_status;
82313e66 202 int txirq, rxirq, rtsirq;
26bbb3ff 203 unsigned int have_rtscts:1;
20ff2fe6 204 unsigned int dte_mode:1;
b6e49138
FG
205 unsigned int use_irda:1;
206 unsigned int irda_inv_rx:1;
207 unsigned int irda_inv_tx:1;
208 unsigned short trcv_delay; /* transceiver delay */
3a9465fa
SH
209 struct clk *clk_ipg;
210 struct clk *clk_per;
7d0b066f 211 const struct imx_uart_data *devdata;
1da177e4
LT
212};
213
0ad5a814
DB
214struct imx_port_ucrs {
215 unsigned int ucr1;
216 unsigned int ucr2;
217 unsigned int ucr3;
218};
219
b6e49138
FG
220#ifdef CONFIG_IRDA
221#define USE_IRDA(sport) ((sport)->use_irda)
222#else
223#define USE_IRDA(sport) (0)
224#endif
225
fe6b540a
SG
226static struct imx_uart_data imx_uart_devdata[] = {
227 [IMX1_UART] = {
228 .uts_reg = IMX1_UTS,
229 .devtype = IMX1_UART,
230 },
231 [IMX21_UART] = {
232 .uts_reg = IMX21_UTS,
233 .devtype = IMX21_UART,
234 },
235};
236
237static struct platform_device_id imx_uart_devtype[] = {
238 {
239 .name = "imx1-uart",
240 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
241 }, {
242 .name = "imx21-uart",
243 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
244 }, {
245 /* sentinel */
246 }
247};
248MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
249
22698aa2
SG
250static struct of_device_id imx_uart_dt_ids[] = {
251 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
252 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
253 { /* sentinel */ }
254};
255MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
256
fe6b540a
SG
257static inline unsigned uts_reg(struct imx_port *sport)
258{
259 return sport->devdata->uts_reg;
260}
261
262static inline int is_imx1_uart(struct imx_port *sport)
263{
264 return sport->devdata->devtype == IMX1_UART;
265}
266
267static inline int is_imx21_uart(struct imx_port *sport)
268{
269 return sport->devdata->devtype == IMX21_UART;
270}
271
44a75411 272/*
273 * Save and restore functions for UCR1, UCR2 and UCR3 registers
274 */
e8bfa760 275#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_IMX_CONSOLE)
44a75411 276static void imx_port_ucrs_save(struct uart_port *port,
277 struct imx_port_ucrs *ucr)
278{
279 /* save control registers */
280 ucr->ucr1 = readl(port->membase + UCR1);
281 ucr->ucr2 = readl(port->membase + UCR2);
282 ucr->ucr3 = readl(port->membase + UCR3);
283}
284
285static void imx_port_ucrs_restore(struct uart_port *port,
286 struct imx_port_ucrs *ucr)
287{
288 /* restore control registers */
289 writel(ucr->ucr1, port->membase + UCR1);
290 writel(ucr->ucr2, port->membase + UCR2);
291 writel(ucr->ucr3, port->membase + UCR3);
292}
e8bfa760 293#endif
44a75411 294
1da177e4
LT
295/*
296 * Handle any change of modem status signal since we were last called.
297 */
298static void imx_mctrl_check(struct imx_port *sport)
299{
300 unsigned int status, changed;
301
302 status = sport->port.ops->get_mctrl(&sport->port);
303 changed = status ^ sport->old_status;
304
305 if (changed == 0)
306 return;
307
308 sport->old_status = status;
309
310 if (changed & TIOCM_RI)
311 sport->port.icount.rng++;
312 if (changed & TIOCM_DSR)
313 sport->port.icount.dsr++;
314 if (changed & TIOCM_CAR)
315 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
316 if (changed & TIOCM_CTS)
317 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
318
bdc04e31 319 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
1da177e4
LT
320}
321
322/*
323 * This is our per-port timeout handler, for checking the
324 * modem status signals.
325 */
326static void imx_timeout(unsigned long data)
327{
328 struct imx_port *sport = (struct imx_port *)data;
329 unsigned long flags;
330
ebd2c8f6 331 if (sport->port.state) {
1da177e4
LT
332 spin_lock_irqsave(&sport->port.lock, flags);
333 imx_mctrl_check(sport);
334 spin_unlock_irqrestore(&sport->port.lock, flags);
335
336 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
337 }
338}
339
340/*
341 * interrupts disabled on entry
342 */
b129a8cc 343static void imx_stop_tx(struct uart_port *port)
1da177e4
LT
344{
345 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21
SH
346 unsigned long temp;
347
b6e49138
FG
348 if (USE_IRDA(sport)) {
349 /* half duplex - wait for end of transmission */
350 int n = 256;
351 while ((--n > 0) &&
352 !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
353 udelay(5);
354 barrier();
355 }
356 /*
357 * irda transceiver - wait a bit more to avoid
358 * cutoff, hardware dependent
359 */
360 udelay(sport->trcv_delay);
361
362 /*
363 * half duplex - reactivate receive mode,
364 * flush receive pipe echo crap
365 */
366 if (readl(sport->port.membase + USR2) & USR2_TXDC) {
367 temp = readl(sport->port.membase + UCR1);
368 temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
369 writel(temp, sport->port.membase + UCR1);
370
371 temp = readl(sport->port.membase + UCR4);
372 temp &= ~(UCR4_TCEN);
373 writel(temp, sport->port.membase + UCR4);
374
375 while (readl(sport->port.membase + URXD0) &
376 URXD_CHARRDY)
377 barrier();
378
379 temp = readl(sport->port.membase + UCR1);
380 temp |= UCR1_RRDYEN;
381 writel(temp, sport->port.membase + UCR1);
382
383 temp = readl(sport->port.membase + UCR4);
384 temp |= UCR4_DREN;
385 writel(temp, sport->port.membase + UCR4);
386 }
387 return;
388 }
389
ff4bfb21
SH
390 temp = readl(sport->port.membase + UCR1);
391 writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
1da177e4
LT
392}
393
394/*
395 * interrupts disabled on entry
396 */
397static void imx_stop_rx(struct uart_port *port)
398{
399 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21
SH
400 unsigned long temp;
401
402 temp = readl(sport->port.membase + UCR2);
82313e66 403 writel(temp & ~UCR2_RXEN, sport->port.membase + UCR2);
1da177e4
LT
404}
405
406/*
407 * Set the modem control timer to fire immediately.
408 */
409static void imx_enable_ms(struct uart_port *port)
410{
411 struct imx_port *sport = (struct imx_port *)port;
412
413 mod_timer(&sport->timer, jiffies);
414}
415
416static inline void imx_transmit_buffer(struct imx_port *sport)
417{
ebd2c8f6 418 struct circ_buf *xmit = &sport->port.state->xmit;
1da177e4 419
4e4e6602 420 while (!uart_circ_empty(xmit) &&
fe6b540a
SG
421 !(readl(sport->port.membase + uts_reg(sport))
422 & UTS_TXFULL)) {
1da177e4
LT
423 /* send xmit->buf[xmit->tail]
424 * out the port here */
ff4bfb21 425 writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
d3810cd4 426 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1da177e4 427 sport->port.icount.tx++;
8c0b254b 428 }
1da177e4 429
97775731
FG
430 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
431 uart_write_wakeup(&sport->port);
432
1da177e4 433 if (uart_circ_empty(xmit))
b129a8cc 434 imx_stop_tx(&sport->port);
1da177e4
LT
435}
436
437/*
438 * interrupts disabled on entry
439 */
b129a8cc 440static void imx_start_tx(struct uart_port *port)
1da177e4
LT
441{
442 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21 443 unsigned long temp;
1da177e4 444
b6e49138
FG
445 if (USE_IRDA(sport)) {
446 /* half duplex in IrDA mode; have to disable receive mode */
447 temp = readl(sport->port.membase + UCR4);
448 temp &= ~(UCR4_DREN);
449 writel(temp, sport->port.membase + UCR4);
450
451 temp = readl(sport->port.membase + UCR1);
452 temp &= ~(UCR1_RRDYEN);
453 writel(temp, sport->port.membase + UCR1);
454 }
f1f836e4
AS
455 /* Clear any pending ORE flag before enabling interrupt */
456 temp = readl(sport->port.membase + USR2);
457 writel(temp | USR2_ORE, sport->port.membase + USR2);
458
459 temp = readl(sport->port.membase + UCR4);
460 temp |= UCR4_OREN;
461 writel(temp, sport->port.membase + UCR4);
b6e49138 462
ff4bfb21
SH
463 temp = readl(sport->port.membase + UCR1);
464 writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
1da177e4 465
b6e49138
FG
466 if (USE_IRDA(sport)) {
467 temp = readl(sport->port.membase + UCR1);
468 temp |= UCR1_TRDYEN;
469 writel(temp, sport->port.membase + UCR1);
470
471 temp = readl(sport->port.membase + UCR4);
472 temp |= UCR4_TCEN;
473 writel(temp, sport->port.membase + UCR4);
474 }
475
fe6b540a 476 if (readl(sport->port.membase + uts_reg(sport)) & UTS_TXEMPTY)
ff4bfb21 477 imx_transmit_buffer(sport);
1da177e4
LT
478}
479
7d12e780 480static irqreturn_t imx_rtsint(int irq, void *dev_id)
ceca629e 481{
15aafa2f 482 struct imx_port *sport = dev_id;
5680e941 483 unsigned int val;
ceca629e
SH
484 unsigned long flags;
485
486 spin_lock_irqsave(&sport->port.lock, flags);
487
ff4bfb21 488 writel(USR1_RTSD, sport->port.membase + USR1);
5680e941 489 val = readl(sport->port.membase + USR1) & USR1_RTSS;
ceca629e 490 uart_handle_cts_change(&sport->port, !!val);
bdc04e31 491 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
ceca629e
SH
492
493 spin_unlock_irqrestore(&sport->port.lock, flags);
494 return IRQ_HANDLED;
495}
496
7d12e780 497static irqreturn_t imx_txint(int irq, void *dev_id)
1da177e4 498{
15aafa2f 499 struct imx_port *sport = dev_id;
ebd2c8f6 500 struct circ_buf *xmit = &sport->port.state->xmit;
1da177e4
LT
501 unsigned long flags;
502
82313e66 503 spin_lock_irqsave(&sport->port.lock, flags);
699cbd67 504 if (sport->port.x_char) {
1da177e4 505 /* Send next char */
ff4bfb21 506 writel(sport->port.x_char, sport->port.membase + URTX0);
1da177e4
LT
507 goto out;
508 }
509
510 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
b129a8cc 511 imx_stop_tx(&sport->port);
1da177e4
LT
512 goto out;
513 }
514
515 imx_transmit_buffer(sport);
516
517 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
518 uart_write_wakeup(&sport->port);
519
520out:
82313e66 521 spin_unlock_irqrestore(&sport->port.lock, flags);
1da177e4
LT
522 return IRQ_HANDLED;
523}
524
7d12e780 525static irqreturn_t imx_rxint(int irq, void *dev_id)
1da177e4
LT
526{
527 struct imx_port *sport = dev_id;
82313e66 528 unsigned int rx, flg, ignored = 0;
92a19f9c 529 struct tty_port *port = &sport->port.state->port;
ff4bfb21 530 unsigned long flags, temp;
1da177e4 531
82313e66 532 spin_lock_irqsave(&sport->port.lock, flags);
1da177e4 533
0d3c3938 534 while (readl(sport->port.membase + USR2) & USR2_RDR) {
1da177e4
LT
535 flg = TTY_NORMAL;
536 sport->port.icount.rx++;
537
0d3c3938
SH
538 rx = readl(sport->port.membase + URXD0);
539
ff4bfb21 540 temp = readl(sport->port.membase + USR2);
864eeed0 541 if (temp & USR2_BRCD) {
94d32f99 542 writel(USR2_BRCD, sport->port.membase + USR2);
864eeed0
SH
543 if (uart_handle_break(&sport->port))
544 continue;
1da177e4
LT
545 }
546
d3810cd4 547 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
864eeed0
SH
548 continue;
549
019dc9ea
HW
550 if (unlikely(rx & URXD_ERR)) {
551 if (rx & URXD_BRK)
552 sport->port.icount.brk++;
553 else if (rx & URXD_PRERR)
864eeed0
SH
554 sport->port.icount.parity++;
555 else if (rx & URXD_FRMERR)
556 sport->port.icount.frame++;
557 if (rx & URXD_OVRRUN)
558 sport->port.icount.overrun++;
559
560 if (rx & sport->port.ignore_status_mask) {
561 if (++ignored > 100)
562 goto out;
563 continue;
564 }
565
566 rx &= sport->port.read_status_mask;
567
019dc9ea
HW
568 if (rx & URXD_BRK)
569 flg = TTY_BREAK;
570 else if (rx & URXD_PRERR)
864eeed0
SH
571 flg = TTY_PARITY;
572 else if (rx & URXD_FRMERR)
573 flg = TTY_FRAME;
574 if (rx & URXD_OVRRUN)
575 flg = TTY_OVERRUN;
1da177e4 576
864eeed0
SH
577#ifdef SUPPORT_SYSRQ
578 sport->port.sysrq = 0;
579#endif
580 }
1da177e4 581
92a19f9c 582 tty_insert_flip_char(port, rx, flg);
864eeed0 583 }
1da177e4
LT
584
585out:
82313e66 586 spin_unlock_irqrestore(&sport->port.lock, flags);
2e124b4a 587 tty_flip_buffer_push(port);
1da177e4 588 return IRQ_HANDLED;
1da177e4
LT
589}
590
e3d13ff4
SH
591static irqreturn_t imx_int(int irq, void *dev_id)
592{
593 struct imx_port *sport = dev_id;
594 unsigned int sts;
f1f836e4 595 unsigned int sts2;
e3d13ff4
SH
596
597 sts = readl(sport->port.membase + USR1);
598
599 if (sts & USR1_RRDY)
600 imx_rxint(irq, dev_id);
601
602 if (sts & USR1_TRDY &&
603 readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
604 imx_txint(irq, dev_id);
605
9fbe6044 606 if (sts & USR1_RTSD)
e3d13ff4
SH
607 imx_rtsint(irq, dev_id);
608
db1a9b55
FE
609 if (sts & USR1_AWAKE)
610 writel(USR1_AWAKE, sport->port.membase + USR1);
611
f1f836e4
AS
612 sts2 = readl(sport->port.membase + USR2);
613 if (sts2 & USR2_ORE) {
614 dev_err(sport->port.dev, "Rx FIFO overrun\n");
615 sport->port.icount.overrun++;
616 writel(sts2 | USR2_ORE, sport->port.membase + USR2);
617 }
618
e3d13ff4
SH
619 return IRQ_HANDLED;
620}
621
1da177e4
LT
622/*
623 * Return TIOCSER_TEMT when transmitter is not busy.
624 */
625static unsigned int imx_tx_empty(struct uart_port *port)
626{
627 struct imx_port *sport = (struct imx_port *)port;
628
ff4bfb21 629 return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
1da177e4
LT
630}
631
0f302dc3
SH
632/*
633 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
634 */
1da177e4
LT
635static unsigned int imx_get_mctrl(struct uart_port *port)
636{
d3810cd4
OS
637 struct imx_port *sport = (struct imx_port *)port;
638 unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
0f302dc3 639
d3810cd4
OS
640 if (readl(sport->port.membase + USR1) & USR1_RTSS)
641 tmp |= TIOCM_CTS;
0f302dc3 642
d3810cd4
OS
643 if (readl(sport->port.membase + UCR2) & UCR2_CTS)
644 tmp |= TIOCM_RTS;
0f302dc3 645
d3810cd4 646 return tmp;
1da177e4
LT
647}
648
649static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
650{
d3810cd4 651 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21
SH
652 unsigned long temp;
653
654 temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
0f302dc3 655
d3810cd4 656 if (mctrl & TIOCM_RTS)
ff4bfb21
SH
657 temp |= UCR2_CTS;
658
659 writel(temp, sport->port.membase + UCR2);
1da177e4
LT
660}
661
662/*
663 * Interrupts always disabled.
664 */
665static void imx_break_ctl(struct uart_port *port, int break_state)
666{
667 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21 668 unsigned long flags, temp;
1da177e4
LT
669
670 spin_lock_irqsave(&sport->port.lock, flags);
671
ff4bfb21
SH
672 temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
673
82313e66 674 if (break_state != 0)
ff4bfb21
SH
675 temp |= UCR1_SNDBRK;
676
677 writel(temp, sport->port.membase + UCR1);
1da177e4
LT
678
679 spin_unlock_irqrestore(&sport->port.lock, flags);
680}
681
682#define TXTL 2 /* reset default */
683#define RXTL 1 /* reset default */
684
587897f5
SH
685static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
686{
687 unsigned int val;
587897f5 688
7be0670f
DB
689 /* set receiver / transmitter trigger level */
690 val = readl(sport->port.membase + UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
691 val |= TXTL << UFCR_TXTL_SHF | RXTL;
ff4bfb21 692 writel(val, sport->port.membase + UFCR);
587897f5
SH
693 return 0;
694}
695
1c5250d6
VL
696/* half the RX buffer size */
697#define CTSTL 16
698
1da177e4
LT
699static int imx_startup(struct uart_port *port)
700{
701 struct imx_port *sport = (struct imx_port *)port;
702 int retval;
ff4bfb21 703 unsigned long flags, temp;
1da177e4 704
28eb4274
HS
705 retval = clk_prepare_enable(sport->clk_per);
706 if (retval)
707 goto error_out1;
708
709 retval = clk_prepare_enable(sport->clk_ipg);
710 if (retval)
711 goto error_out1;
712
587897f5 713 imx_setup_ufcr(sport, 0);
1da177e4
LT
714
715 /* disable the DREN bit (Data Ready interrupt enable) before
716 * requesting IRQs
717 */
ff4bfb21 718 temp = readl(sport->port.membase + UCR4);
b6e49138
FG
719
720 if (USE_IRDA(sport))
721 temp |= UCR4_IRSC;
722
1c5250d6 723 /* set the trigger level for CTS */
82313e66
SK
724 temp &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
725 temp |= CTSTL << UCR4_CTSTL_SHF;
1c5250d6 726
ff4bfb21 727 writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
1da177e4 728
b6e49138
FG
729 if (USE_IRDA(sport)) {
730 /* reset fifo's and state machines */
731 int i = 100;
732 temp = readl(sport->port.membase + UCR2);
733 temp &= ~UCR2_SRST;
734 writel(temp, sport->port.membase + UCR2);
735 while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
736 (--i > 0)) {
737 udelay(1);
738 }
739 }
740
1da177e4 741 /*
e3d13ff4
SH
742 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
743 * chips only have one interrupt.
1da177e4 744 */
e3d13ff4
SH
745 if (sport->txirq > 0) {
746 retval = request_irq(sport->rxirq, imx_rxint, 0,
747 DRIVER_NAME, sport);
748 if (retval)
749 goto error_out1;
750
751 retval = request_irq(sport->txirq, imx_txint, 0,
752 DRIVER_NAME, sport);
753 if (retval)
754 goto error_out2;
755
b6e49138
FG
756 /* do not use RTS IRQ on IrDA */
757 if (!USE_IRDA(sport)) {
1ee8f65b 758 retval = request_irq(sport->rtsirq, imx_rtsint, 0,
b6e49138
FG
759 DRIVER_NAME, sport);
760 if (retval)
761 goto error_out3;
762 }
e3d13ff4
SH
763 } else {
764 retval = request_irq(sport->port.irq, imx_int, 0,
765 DRIVER_NAME, sport);
766 if (retval) {
767 free_irq(sport->port.irq, sport);
768 goto error_out1;
769 }
770 }
ceca629e 771
9ec1882d 772 spin_lock_irqsave(&sport->port.lock, flags);
1da177e4
LT
773 /*
774 * Finally, clear and enable interrupts
775 */
ff4bfb21
SH
776 writel(USR1_RTSD, sport->port.membase + USR1);
777
778 temp = readl(sport->port.membase + UCR1);
789d5258 779 temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
b6e49138
FG
780
781 if (USE_IRDA(sport)) {
782 temp |= UCR1_IREN;
783 temp &= ~(UCR1_RTSDEN);
784 }
785
ff4bfb21 786 writel(temp, sport->port.membase + UCR1);
1da177e4 787
ff4bfb21
SH
788 temp = readl(sport->port.membase + UCR2);
789 temp |= (UCR2_RXEN | UCR2_TXEN);
bff09b09
LS
790 if (!sport->have_rtscts)
791 temp |= UCR2_IRTS;
ff4bfb21 792 writel(temp, sport->port.membase + UCR2);
1da177e4 793
b6e49138
FG
794 if (USE_IRDA(sport)) {
795 /* clear RX-FIFO */
796 int i = 64;
797 while ((--i > 0) &&
798 (readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
799 barrier();
800 }
801 }
802
fe6b540a 803 if (is_imx21_uart(sport)) {
37d6fb62 804 temp = readl(sport->port.membase + UCR3);
fe6b540a 805 temp |= IMX21_UCR3_RXDMUXSEL;
37d6fb62
SH
806 writel(temp, sport->port.membase + UCR3);
807 }
4411805b 808
b6e49138
FG
809 if (USE_IRDA(sport)) {
810 temp = readl(sport->port.membase + UCR4);
811 if (sport->irda_inv_rx)
812 temp |= UCR4_INVR;
813 else
814 temp &= ~(UCR4_INVR);
815 writel(temp | UCR4_DREN, sport->port.membase + UCR4);
816
817 temp = readl(sport->port.membase + UCR3);
818 if (sport->irda_inv_tx)
819 temp |= UCR3_INVT;
820 else
821 temp &= ~(UCR3_INVT);
822 writel(temp, sport->port.membase + UCR3);
823 }
824
1da177e4
LT
825 /*
826 * Enable modem status interrupts
827 */
1da177e4 828 imx_enable_ms(&sport->port);
82313e66 829 spin_unlock_irqrestore(&sport->port.lock, flags);
1da177e4 830
b6e49138
FG
831 if (USE_IRDA(sport)) {
832 struct imxuart_platform_data *pdata;
833 pdata = sport->port.dev->platform_data;
834 sport->irda_inv_rx = pdata->irda_inv_rx;
835 sport->irda_inv_tx = pdata->irda_inv_tx;
836 sport->trcv_delay = pdata->transceiver_delay;
837 if (pdata->irda_enable)
838 pdata->irda_enable(1);
839 }
840
1da177e4
LT
841 return 0;
842
ceca629e 843error_out3:
e3d13ff4
SH
844 if (sport->txirq)
845 free_irq(sport->txirq, sport);
1da177e4 846error_out2:
e3d13ff4
SH
847 if (sport->rxirq)
848 free_irq(sport->rxirq, sport);
86371d07 849error_out1:
1da177e4
LT
850 return retval;
851}
852
853static void imx_shutdown(struct uart_port *port)
854{
855 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21 856 unsigned long temp;
9ec1882d 857 unsigned long flags;
1da177e4 858
9ec1882d 859 spin_lock_irqsave(&sport->port.lock, flags);
2e146392
FG
860 temp = readl(sport->port.membase + UCR2);
861 temp &= ~(UCR2_TXEN);
862 writel(temp, sport->port.membase + UCR2);
9ec1882d 863 spin_unlock_irqrestore(&sport->port.lock, flags);
2e146392 864
b6e49138
FG
865 if (USE_IRDA(sport)) {
866 struct imxuart_platform_data *pdata;
867 pdata = sport->port.dev->platform_data;
868 if (pdata->irda_enable)
869 pdata->irda_enable(0);
870 }
871
1da177e4
LT
872 /*
873 * Stop our timer.
874 */
875 del_timer_sync(&sport->timer);
876
877 /*
878 * Free the interrupts
879 */
e3d13ff4 880 if (sport->txirq > 0) {
b6e49138
FG
881 if (!USE_IRDA(sport))
882 free_irq(sport->rtsirq, sport);
e3d13ff4
SH
883 free_irq(sport->txirq, sport);
884 free_irq(sport->rxirq, sport);
885 } else
886 free_irq(sport->port.irq, sport);
1da177e4
LT
887
888 /*
889 * Disable all interrupts, port and break condition.
890 */
891
9ec1882d 892 spin_lock_irqsave(&sport->port.lock, flags);
ff4bfb21
SH
893 temp = readl(sport->port.membase + UCR1);
894 temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
b6e49138
FG
895 if (USE_IRDA(sport))
896 temp &= ~(UCR1_IREN);
897
ff4bfb21 898 writel(temp, sport->port.membase + UCR1);
9ec1882d 899 spin_unlock_irqrestore(&sport->port.lock, flags);
28eb4274
HS
900
901 clk_disable_unprepare(sport->clk_per);
902 clk_disable_unprepare(sport->clk_ipg);
1da177e4
LT
903}
904
905static void
606d099c
AC
906imx_set_termios(struct uart_port *port, struct ktermios *termios,
907 struct ktermios *old)
1da177e4
LT
908{
909 struct imx_port *sport = (struct imx_port *)port;
910 unsigned long flags;
911 unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
912 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
534fca06
OS
913 unsigned int div, ufcr;
914 unsigned long num, denom;
d7f8d437 915 uint64_t tdiv64;
1da177e4
LT
916
917 /*
918 * If we don't support modem control lines, don't allow
919 * these to be set.
920 */
921 if (0) {
922 termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
923 termios->c_cflag |= CLOCAL;
924 }
925
926 /*
927 * We only support CS7 and CS8.
928 */
929 while ((termios->c_cflag & CSIZE) != CS7 &&
930 (termios->c_cflag & CSIZE) != CS8) {
931 termios->c_cflag &= ~CSIZE;
932 termios->c_cflag |= old_csize;
933 old_csize = CS8;
934 }
935
936 if ((termios->c_cflag & CSIZE) == CS8)
937 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
938 else
939 ucr2 = UCR2_SRST | UCR2_IRTS;
940
941 if (termios->c_cflag & CRTSCTS) {
82313e66 942 if (sport->have_rtscts) {
5b802344
SH
943 ucr2 &= ~UCR2_IRTS;
944 ucr2 |= UCR2_CTSC;
945 } else {
946 termios->c_cflag &= ~CRTSCTS;
947 }
1da177e4
LT
948 }
949
950 if (termios->c_cflag & CSTOPB)
951 ucr2 |= UCR2_STPB;
952 if (termios->c_cflag & PARENB) {
953 ucr2 |= UCR2_PREN;
3261e362 954 if (termios->c_cflag & PARODD)
1da177e4
LT
955 ucr2 |= UCR2_PROE;
956 }
957
995234da
EM
958 del_timer_sync(&sport->timer);
959
1da177e4
LT
960 /*
961 * Ask the core to calculate the divisor for us.
962 */
036bb15e 963 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1da177e4
LT
964 quot = uart_get_divisor(port, baud);
965
966 spin_lock_irqsave(&sport->port.lock, flags);
967
968 sport->port.read_status_mask = 0;
969 if (termios->c_iflag & INPCK)
970 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
971 if (termios->c_iflag & (BRKINT | PARMRK))
972 sport->port.read_status_mask |= URXD_BRK;
973
974 /*
975 * Characters to ignore
976 */
977 sport->port.ignore_status_mask = 0;
978 if (termios->c_iflag & IGNPAR)
979 sport->port.ignore_status_mask |= URXD_PRERR;
980 if (termios->c_iflag & IGNBRK) {
981 sport->port.ignore_status_mask |= URXD_BRK;
982 /*
983 * If we're ignoring parity and break indicators,
984 * ignore overruns too (for real raw support).
985 */
986 if (termios->c_iflag & IGNPAR)
987 sport->port.ignore_status_mask |= URXD_OVRRUN;
988 }
989
1da177e4
LT
990 /*
991 * Update the per-port timeout.
992 */
993 uart_update_timeout(port, termios->c_cflag, baud);
994
995 /*
996 * disable interrupts and drain transmitter
997 */
ff4bfb21
SH
998 old_ucr1 = readl(sport->port.membase + UCR1);
999 writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1000 sport->port.membase + UCR1);
1da177e4 1001
82313e66 1002 while (!(readl(sport->port.membase + USR2) & USR2_TXDC))
1da177e4
LT
1003 barrier();
1004
1005 /* then, disable everything */
ff4bfb21 1006 old_txrxen = readl(sport->port.membase + UCR2);
82313e66 1007 writel(old_txrxen & ~(UCR2_TXEN | UCR2_RXEN),
ff4bfb21
SH
1008 sport->port.membase + UCR2);
1009 old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
1da177e4 1010
b6e49138
FG
1011 if (USE_IRDA(sport)) {
1012 /*
1013 * use maximum available submodule frequency to
1014 * avoid missing short pulses due to low sampling rate
1015 */
036bb15e 1016 div = 1;
b6e49138
FG
1017 } else {
1018 div = sport->port.uartclk / (baud * 16);
1019 if (div > 7)
1020 div = 7;
1021 if (!div)
1022 div = 1;
1023 }
036bb15e 1024
534fca06
OS
1025 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1026 1 << 16, 1 << 16, &num, &denom);
036bb15e 1027
eab4f5af
AC
1028 tdiv64 = sport->port.uartclk;
1029 tdiv64 *= num;
1030 do_div(tdiv64, denom * 16 * div);
1031 tty_termios_encode_baud_rate(termios,
1a2c4b31 1032 (speed_t)tdiv64, (speed_t)tdiv64);
d7f8d437 1033
534fca06
OS
1034 num -= 1;
1035 denom -= 1;
036bb15e
SH
1036
1037 ufcr = readl(sport->port.membase + UFCR);
b6e49138 1038 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
20ff2fe6
HS
1039 if (sport->dte_mode)
1040 ufcr |= UFCR_DCEDTE;
036bb15e
SH
1041 writel(ufcr, sport->port.membase + UFCR);
1042
534fca06
OS
1043 writel(num, sport->port.membase + UBIR);
1044 writel(denom, sport->port.membase + UBMR);
1045
fe6b540a 1046 if (is_imx21_uart(sport))
37d6fb62 1047 writel(sport->port.uartclk / div / 1000,
fe6b540a 1048 sport->port.membase + IMX21_ONEMS);
ff4bfb21
SH
1049
1050 writel(old_ucr1, sport->port.membase + UCR1);
1da177e4 1051
ff4bfb21
SH
1052 /* set the parity, stop bits and data size */
1053 writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
1da177e4
LT
1054
1055 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
1056 imx_enable_ms(&sport->port);
1057
1058 spin_unlock_irqrestore(&sport->port.lock, flags);
1059}
1060
1061static const char *imx_type(struct uart_port *port)
1062{
1063 struct imx_port *sport = (struct imx_port *)port;
1064
1065 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1066}
1067
1068/*
1069 * Release the memory region(s) being used by 'port'.
1070 */
1071static void imx_release_port(struct uart_port *port)
1072{
3d454446
SH
1073 struct platform_device *pdev = to_platform_device(port->dev);
1074 struct resource *mmres;
1da177e4 1075
3d454446 1076 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
28f65c11 1077 release_mem_region(mmres->start, resource_size(mmres));
1da177e4
LT
1078}
1079
1080/*
1081 * Request the memory region(s) being used by 'port'.
1082 */
1083static int imx_request_port(struct uart_port *port)
1084{
3d454446
SH
1085 struct platform_device *pdev = to_platform_device(port->dev);
1086 struct resource *mmres;
1087 void *ret;
1088
1089 mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1090 if (!mmres)
1091 return -ENODEV;
1092
28f65c11 1093 ret = request_mem_region(mmres->start, resource_size(mmres), "imx-uart");
1da177e4 1094
3d454446 1095 return ret ? 0 : -EBUSY;
1da177e4
LT
1096}
1097
1098/*
1099 * Configure/autoconfigure the port.
1100 */
1101static void imx_config_port(struct uart_port *port, int flags)
1102{
1103 struct imx_port *sport = (struct imx_port *)port;
1104
1105 if (flags & UART_CONFIG_TYPE &&
1106 imx_request_port(&sport->port) == 0)
1107 sport->port.type = PORT_IMX;
1108}
1109
1110/*
1111 * Verify the new serial_struct (for TIOCSSERIAL).
1112 * The only change we allow are to the flags and type, and
1113 * even then only between PORT_IMX and PORT_UNKNOWN
1114 */
1115static int
1116imx_verify_port(struct uart_port *port, struct serial_struct *ser)
1117{
1118 struct imx_port *sport = (struct imx_port *)port;
1119 int ret = 0;
1120
1121 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1122 ret = -EINVAL;
1123 if (sport->port.irq != ser->irq)
1124 ret = -EINVAL;
1125 if (ser->io_type != UPIO_MEM)
1126 ret = -EINVAL;
1127 if (sport->port.uartclk / 16 != ser->baud_base)
1128 ret = -EINVAL;
1129 if ((void *)sport->port.mapbase != ser->iomem_base)
1130 ret = -EINVAL;
1131 if (sport->port.iobase != ser->port)
1132 ret = -EINVAL;
1133 if (ser->hub6 != 0)
1134 ret = -EINVAL;
1135 return ret;
1136}
1137
01f56abd
SA
1138#if defined(CONFIG_CONSOLE_POLL)
1139static int imx_poll_get_char(struct uart_port *port)
1140{
1141 struct imx_port_ucrs old_ucr;
1142 unsigned int status;
1143 unsigned char c;
1144
1145 /* save control registers */
1146 imx_port_ucrs_save(port, &old_ucr);
1147
1148 /* disable interrupts */
1149 writel(UCR1_UARTEN, port->membase + UCR1);
1150 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1151 port->membase + UCR2);
1152 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1153 port->membase + UCR3);
1154
1155 /* poll */
1156 do {
1157 status = readl(port->membase + USR2);
1158 } while (~status & USR2_RDR);
1159
1160 /* read */
1161 c = readl(port->membase + URXD0);
1162
1163 /* restore control registers */
1164 imx_port_ucrs_restore(port, &old_ucr);
1165
1166 return c;
1167}
1168
1169static void imx_poll_put_char(struct uart_port *port, unsigned char c)
1170{
1171 struct imx_port_ucrs old_ucr;
1172 unsigned int status;
1173
1174 /* save control registers */
1175 imx_port_ucrs_save(port, &old_ucr);
1176
1177 /* disable interrupts */
1178 writel(UCR1_UARTEN, port->membase + UCR1);
1179 writel(old_ucr.ucr2 & ~(UCR2_ATEN | UCR2_RTSEN | UCR2_ESCI),
1180 port->membase + UCR2);
1181 writel(old_ucr.ucr3 & ~(UCR3_DCD | UCR3_RI | UCR3_DTREN),
1182 port->membase + UCR3);
1183
1184 /* drain */
1185 do {
1186 status = readl(port->membase + USR1);
1187 } while (~status & USR1_TRDY);
1188
1189 /* write */
1190 writel(c, port->membase + URTX0);
1191
1192 /* flush */
1193 do {
1194 status = readl(port->membase + USR2);
1195 } while (~status & USR2_TXDC);
1196
1197 /* restore control registers */
1198 imx_port_ucrs_restore(port, &old_ucr);
1199}
1200#endif
1201
1da177e4
LT
1202static struct uart_ops imx_pops = {
1203 .tx_empty = imx_tx_empty,
1204 .set_mctrl = imx_set_mctrl,
1205 .get_mctrl = imx_get_mctrl,
1206 .stop_tx = imx_stop_tx,
1207 .start_tx = imx_start_tx,
1208 .stop_rx = imx_stop_rx,
1209 .enable_ms = imx_enable_ms,
1210 .break_ctl = imx_break_ctl,
1211 .startup = imx_startup,
1212 .shutdown = imx_shutdown,
1213 .set_termios = imx_set_termios,
1214 .type = imx_type,
1215 .release_port = imx_release_port,
1216 .request_port = imx_request_port,
1217 .config_port = imx_config_port,
1218 .verify_port = imx_verify_port,
01f56abd
SA
1219#if defined(CONFIG_CONSOLE_POLL)
1220 .poll_get_char = imx_poll_get_char,
1221 .poll_put_char = imx_poll_put_char,
1222#endif
1da177e4
LT
1223};
1224
dbff4e9e 1225static struct imx_port *imx_ports[UART_NR];
1da177e4
LT
1226
1227#ifdef CONFIG_SERIAL_IMX_CONSOLE
d358788f
RK
1228static void imx_console_putchar(struct uart_port *port, int ch)
1229{
1230 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21 1231
fe6b540a 1232 while (readl(sport->port.membase + uts_reg(sport)) & UTS_TXFULL)
d358788f 1233 barrier();
ff4bfb21
SH
1234
1235 writel(ch, sport->port.membase + URTX0);
d358788f 1236}
1da177e4
LT
1237
1238/*
1239 * Interrupts are disabled on entering
1240 */
1241static void
1242imx_console_write(struct console *co, const char *s, unsigned int count)
1243{
dbff4e9e 1244 struct imx_port *sport = imx_ports[co->index];
0ad5a814
DB
1245 struct imx_port_ucrs old_ucr;
1246 unsigned int ucr1;
f30e8260 1247 unsigned long flags = 0;
677fe555 1248 int locked = 1;
9ec1882d 1249
677fe555
TG
1250 if (sport->port.sysrq)
1251 locked = 0;
1252 else if (oops_in_progress)
1253 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1254 else
1255 spin_lock_irqsave(&sport->port.lock, flags);
1da177e4
LT
1256
1257 /*
0ad5a814 1258 * First, save UCR1/2/3 and then disable interrupts
1da177e4 1259 */
0ad5a814
DB
1260 imx_port_ucrs_save(&sport->port, &old_ucr);
1261 ucr1 = old_ucr.ucr1;
1da177e4 1262
fe6b540a
SG
1263 if (is_imx1_uart(sport))
1264 ucr1 |= IMX1_UCR1_UARTCLKEN;
37d6fb62
SH
1265 ucr1 |= UCR1_UARTEN;
1266 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1267
1268 writel(ucr1, sport->port.membase + UCR1);
ff4bfb21 1269
0ad5a814 1270 writel(old_ucr.ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
1da177e4 1271
d358788f 1272 uart_console_write(&sport->port, s, count, imx_console_putchar);
1da177e4
LT
1273
1274 /*
1275 * Finally, wait for transmitter to become empty
0ad5a814 1276 * and restore UCR1/2/3
1da177e4 1277 */
ff4bfb21 1278 while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
1da177e4 1279
0ad5a814 1280 imx_port_ucrs_restore(&sport->port, &old_ucr);
9ec1882d 1281
677fe555
TG
1282 if (locked)
1283 spin_unlock_irqrestore(&sport->port.lock, flags);
1da177e4
LT
1284}
1285
1286/*
1287 * If the port was already initialised (eg, by a boot loader),
1288 * try to determine the current setup.
1289 */
1290static void __init
1291imx_console_get_options(struct imx_port *sport, int *baud,
1292 int *parity, int *bits)
1293{
587897f5 1294
2e2eb509 1295 if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
1da177e4 1296 /* ok, the port was enabled */
82313e66 1297 unsigned int ucr2, ubir, ubmr, uartclk;
587897f5
SH
1298 unsigned int baud_raw;
1299 unsigned int ucfr_rfdiv;
1da177e4 1300
ff4bfb21 1301 ucr2 = readl(sport->port.membase + UCR2);
1da177e4
LT
1302
1303 *parity = 'n';
1304 if (ucr2 & UCR2_PREN) {
1305 if (ucr2 & UCR2_PROE)
1306 *parity = 'o';
1307 else
1308 *parity = 'e';
1309 }
1310
1311 if (ucr2 & UCR2_WS)
1312 *bits = 8;
1313 else
1314 *bits = 7;
1315
ff4bfb21
SH
1316 ubir = readl(sport->port.membase + UBIR) & 0xffff;
1317 ubmr = readl(sport->port.membase + UBMR) & 0xffff;
587897f5 1318
ff4bfb21 1319 ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
587897f5
SH
1320 if (ucfr_rfdiv == 6)
1321 ucfr_rfdiv = 7;
1322 else
1323 ucfr_rfdiv = 6 - ucfr_rfdiv;
1324
3a9465fa 1325 uartclk = clk_get_rate(sport->clk_per);
587897f5
SH
1326 uartclk /= ucfr_rfdiv;
1327
1328 { /*
1329 * The next code provides exact computation of
1330 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
1331 * without need of float support or long long division,
1332 * which would be required to prevent 32bit arithmetic overflow
1333 */
1334 unsigned int mul = ubir + 1;
1335 unsigned int div = 16 * (ubmr + 1);
1336 unsigned int rem = uartclk % div;
1337
1338 baud_raw = (uartclk / div) * mul;
1339 baud_raw += (rem * mul + div / 2) / div;
1340 *baud = (baud_raw + 50) / 100 * 100;
1341 }
1342
82313e66 1343 if (*baud != baud_raw)
50bbdba3 1344 pr_info("Console IMX rounded baud rate from %d to %d\n",
587897f5 1345 baud_raw, *baud);
1da177e4
LT
1346 }
1347}
1348
1349static int __init
1350imx_console_setup(struct console *co, char *options)
1351{
1352 struct imx_port *sport;
1353 int baud = 9600;
1354 int bits = 8;
1355 int parity = 'n';
1356 int flow = 'n';
1357
1358 /*
1359 * Check whether an invalid uart number has been specified, and
1360 * if so, search for the first available port that does have
1361 * console support.
1362 */
1363 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
1364 co->index = 0;
dbff4e9e 1365 sport = imx_ports[co->index];
82313e66 1366 if (sport == NULL)
e76afc4e 1367 return -ENODEV;
1da177e4
LT
1368
1369 if (options)
1370 uart_parse_options(options, &baud, &parity, &bits, &flow);
1371 else
1372 imx_console_get_options(sport, &baud, &parity, &bits);
1373
587897f5
SH
1374 imx_setup_ufcr(sport, 0);
1375
1da177e4
LT
1376 return uart_set_options(&sport->port, co, baud, parity, bits, flow);
1377}
1378
9f4426dd 1379static struct uart_driver imx_reg;
1da177e4 1380static struct console imx_console = {
e3d13ff4 1381 .name = DEV_NAME,
1da177e4
LT
1382 .write = imx_console_write,
1383 .device = uart_console_device,
1384 .setup = imx_console_setup,
1385 .flags = CON_PRINTBUFFER,
1386 .index = -1,
1387 .data = &imx_reg,
1388};
1389
1da177e4
LT
1390#define IMX_CONSOLE &imx_console
1391#else
1392#define IMX_CONSOLE NULL
1393#endif
1394
1395static struct uart_driver imx_reg = {
1396 .owner = THIS_MODULE,
1397 .driver_name = DRIVER_NAME,
e3d13ff4 1398 .dev_name = DEV_NAME,
1da177e4
LT
1399 .major = SERIAL_IMX_MAJOR,
1400 .minor = MINOR_START,
1401 .nr = ARRAY_SIZE(imx_ports),
1402 .cons = IMX_CONSOLE,
1403};
1404
3ae5eaec 1405static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
1da177e4 1406{
d3810cd4 1407 struct imx_port *sport = platform_get_drvdata(dev);
db1a9b55
FE
1408 unsigned int val;
1409
1410 /* enable wakeup from i.MX UART */
1411 val = readl(sport->port.membase + UCR3);
1412 val |= UCR3_AWAKEN;
1413 writel(val, sport->port.membase + UCR3);
1da177e4 1414
034dc4db 1415 uart_suspend_port(&imx_reg, &sport->port);
1da177e4 1416
d3810cd4 1417 return 0;
1da177e4
LT
1418}
1419
3ae5eaec 1420static int serial_imx_resume(struct platform_device *dev)
1da177e4 1421{
d3810cd4 1422 struct imx_port *sport = platform_get_drvdata(dev);
db1a9b55
FE
1423 unsigned int val;
1424
1425 /* disable wakeup from i.MX UART */
1426 val = readl(sport->port.membase + UCR3);
1427 val &= ~UCR3_AWAKEN;
1428 writel(val, sport->port.membase + UCR3);
1da177e4 1429
034dc4db 1430 uart_resume_port(&imx_reg, &sport->port);
1da177e4 1431
d3810cd4 1432 return 0;
1da177e4
LT
1433}
1434
22698aa2 1435#ifdef CONFIG_OF
20bb8095
UKK
1436/*
1437 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
1438 * could successfully get all information from dt or a negative errno.
1439 */
22698aa2
SG
1440static int serial_imx_probe_dt(struct imx_port *sport,
1441 struct platform_device *pdev)
1442{
1443 struct device_node *np = pdev->dev.of_node;
1444 const struct of_device_id *of_id =
1445 of_match_device(imx_uart_dt_ids, &pdev->dev);
ff05967a 1446 int ret;
22698aa2
SG
1447
1448 if (!np)
20bb8095
UKK
1449 /* no device tree device */
1450 return 1;
22698aa2 1451
ff05967a
SG
1452 ret = of_alias_get_id(np, "serial");
1453 if (ret < 0) {
1454 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
a197a191 1455 return ret;
ff05967a
SG
1456 }
1457 sport->port.line = ret;
22698aa2
SG
1458
1459 if (of_get_property(np, "fsl,uart-has-rtscts", NULL))
1460 sport->have_rtscts = 1;
1461
1462 if (of_get_property(np, "fsl,irda-mode", NULL))
1463 sport->use_irda = 1;
1464
20ff2fe6
HS
1465 if (of_get_property(np, "fsl,dte-mode", NULL))
1466 sport->dte_mode = 1;
1467
22698aa2
SG
1468 sport->devdata = of_id->data;
1469
1470 return 0;
1471}
1472#else
1473static inline int serial_imx_probe_dt(struct imx_port *sport,
1474 struct platform_device *pdev)
1475{
20bb8095 1476 return 1;
22698aa2
SG
1477}
1478#endif
1479
1480static void serial_imx_probe_pdata(struct imx_port *sport,
1481 struct platform_device *pdev)
1482{
1483 struct imxuart_platform_data *pdata = pdev->dev.platform_data;
1484
1485 sport->port.line = pdev->id;
1486 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
1487
1488 if (!pdata)
1489 return;
1490
1491 if (pdata->flags & IMXUART_HAVE_RTSCTS)
1492 sport->have_rtscts = 1;
1493
1494 if (pdata->flags & IMXUART_IRDA)
1495 sport->use_irda = 1;
1496}
1497
2582d8c1 1498static int serial_imx_probe(struct platform_device *pdev)
1da177e4 1499{
dbff4e9e 1500 struct imx_port *sport;
5b802344 1501 struct imxuart_platform_data *pdata;
dbff4e9e
SH
1502 void __iomem *base;
1503 int ret = 0;
1504 struct resource *res;
fed78ce4 1505 struct pinctrl *pinctrl;
dbff4e9e 1506
42d34191 1507 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
dbff4e9e
SH
1508 if (!sport)
1509 return -ENOMEM;
5b802344 1510
22698aa2 1511 ret = serial_imx_probe_dt(sport, pdev);
20bb8095 1512 if (ret > 0)
22698aa2 1513 serial_imx_probe_pdata(sport, pdev);
20bb8095 1514 else if (ret < 0)
42d34191 1515 return ret;
22698aa2 1516
dbff4e9e 1517 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
42d34191
SK
1518 if (!res)
1519 return -ENODEV;
dbff4e9e 1520
42d34191
SK
1521 base = devm_ioremap(&pdev->dev, res->start, PAGE_SIZE);
1522 if (!base)
1523 return -ENOMEM;
dbff4e9e
SH
1524
1525 sport->port.dev = &pdev->dev;
1526 sport->port.mapbase = res->start;
1527 sport->port.membase = base;
1528 sport->port.type = PORT_IMX,
1529 sport->port.iotype = UPIO_MEM;
1530 sport->port.irq = platform_get_irq(pdev, 0);
1531 sport->rxirq = platform_get_irq(pdev, 0);
1532 sport->txirq = platform_get_irq(pdev, 1);
1533 sport->rtsirq = platform_get_irq(pdev, 2);
1534 sport->port.fifosize = 32;
1535 sport->port.ops = &imx_pops;
1536 sport->port.flags = UPF_BOOT_AUTOCONF;
dbff4e9e
SH
1537 init_timer(&sport->timer);
1538 sport->timer.function = imx_timeout;
1539 sport->timer.data = (unsigned long)sport;
38a41fdf 1540
fed78ce4
SG
1541 pinctrl = devm_pinctrl_get_select_default(&pdev->dev);
1542 if (IS_ERR(pinctrl)) {
1543 ret = PTR_ERR(pinctrl);
833462e9 1544 dev_err(&pdev->dev, "failed to get default pinctrl: %d\n", ret);
42d34191 1545 return ret;
fed78ce4
SG
1546 }
1547
3a9465fa
SH
1548 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1549 if (IS_ERR(sport->clk_ipg)) {
1550 ret = PTR_ERR(sport->clk_ipg);
833462e9 1551 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
42d34191 1552 return ret;
38a41fdf 1553 }
38a41fdf 1554
3a9465fa
SH
1555 sport->clk_per = devm_clk_get(&pdev->dev, "per");
1556 if (IS_ERR(sport->clk_per)) {
1557 ret = PTR_ERR(sport->clk_per);
833462e9 1558 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
42d34191 1559 return ret;
3a9465fa
SH
1560 }
1561
1562 clk_prepare_enable(sport->clk_per);
1563 clk_prepare_enable(sport->clk_ipg);
1564
1565 sport->port.uartclk = clk_get_rate(sport->clk_per);
dbff4e9e 1566
22698aa2 1567 imx_ports[sport->port.line] = sport;
5b802344 1568
2582d8c1 1569 pdata = pdev->dev.platform_data;
bbcd18d1 1570 if (pdata && pdata->init) {
c45e7d7b
DA
1571 ret = pdata->init(pdev);
1572 if (ret)
1573 goto clkput;
1574 }
2582d8c1 1575
9f322ad0
DG
1576 ret = uart_add_one_port(&imx_reg, &sport->port);
1577 if (ret)
1578 goto deinit;
0a86a86b 1579 platform_set_drvdata(pdev, sport);
5b802344 1580
28eb4274
HS
1581 clk_disable_unprepare(sport->clk_per);
1582 clk_disable_unprepare(sport->clk_ipg);
1583
1da177e4 1584 return 0;
9f322ad0 1585deinit:
bbcd18d1 1586 if (pdata && pdata->exit)
9f322ad0 1587 pdata->exit(pdev);
c45e7d7b 1588clkput:
3a9465fa
SH
1589 clk_disable_unprepare(sport->clk_per);
1590 clk_disable_unprepare(sport->clk_ipg);
dbff4e9e 1591 return ret;
1da177e4
LT
1592}
1593
2582d8c1 1594static int serial_imx_remove(struct platform_device *pdev)
1da177e4 1595{
2582d8c1
SH
1596 struct imxuart_platform_data *pdata;
1597 struct imx_port *sport = platform_get_drvdata(pdev);
1da177e4 1598
2582d8c1
SH
1599 pdata = pdev->dev.platform_data;
1600
1601 platform_set_drvdata(pdev, NULL);
1da177e4 1602
3a9465fa
SH
1603 uart_remove_one_port(&imx_reg, &sport->port);
1604
bbcd18d1 1605 if (pdata && pdata->exit)
2582d8c1
SH
1606 pdata->exit(pdev);
1607
1da177e4
LT
1608 return 0;
1609}
1610
3ae5eaec 1611static struct platform_driver serial_imx_driver = {
d3810cd4
OS
1612 .probe = serial_imx_probe,
1613 .remove = serial_imx_remove,
1da177e4
LT
1614
1615 .suspend = serial_imx_suspend,
1616 .resume = serial_imx_resume,
fe6b540a 1617 .id_table = imx_uart_devtype,
3ae5eaec 1618 .driver = {
d3810cd4 1619 .name = "imx-uart",
e169c139 1620 .owner = THIS_MODULE,
22698aa2 1621 .of_match_table = imx_uart_dt_ids,
3ae5eaec 1622 },
1da177e4
LT
1623};
1624
1625static int __init imx_serial_init(void)
1626{
1627 int ret;
1628
50bbdba3 1629 pr_info("Serial: IMX driver\n");
1da177e4 1630
1da177e4
LT
1631 ret = uart_register_driver(&imx_reg);
1632 if (ret)
1633 return ret;
1634
3ae5eaec 1635 ret = platform_driver_register(&serial_imx_driver);
1da177e4
LT
1636 if (ret != 0)
1637 uart_unregister_driver(&imx_reg);
1638
f227824e 1639 return ret;
1da177e4
LT
1640}
1641
1642static void __exit imx_serial_exit(void)
1643{
c889b896 1644 platform_driver_unregister(&serial_imx_driver);
4b300c36 1645 uart_unregister_driver(&imx_reg);
1da177e4
LT
1646}
1647
1648module_init(imx_serial_init);
1649module_exit(imx_serial_exit);
1650
1651MODULE_AUTHOR("Sascha Hauer");
1652MODULE_DESCRIPTION("IMX generic serial port driver");
1653MODULE_LICENSE("GPL");
e169c139 1654MODULE_ALIAS("platform:imx-uart");
This page took 0.804012 seconds and 5 git commands to generate.