usb: dwc3: ep0: Handle requests greater than wMaxPacketSize
[deliverable/linux.git] / drivers / usb / dwc3 / ep0.c
CommitLineData
72246da4
FB
1/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/slab.h>
41#include <linux/spinlock.h>
42#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/interrupt.h>
45#include <linux/io.h>
46#include <linux/list.h>
47#include <linux/dma-mapping.h>
48
49#include <linux/usb/ch9.h>
50#include <linux/usb/gadget.h>
5bdb1dcc 51#include <linux/usb/composite.h>
72246da4
FB
52
53#include "core.h"
54#include "gadget.h"
55#include "io.h"
56
5bdb1dcc
SAS
57static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
58
72246da4
FB
59static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
60{
61 switch (state) {
62 case EP0_UNCONNECTED:
63 return "Unconnected";
c7fcdeb2
FB
64 case EP0_SETUP_PHASE:
65 return "Setup Phase";
66 case EP0_DATA_PHASE:
67 return "Data Phase";
68 case EP0_STATUS_PHASE:
69 return "Status Phase";
72246da4
FB
70 default:
71 return "UNKNOWN";
72 }
73}
74
75static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
c7fcdeb2 76 u32 len, u32 type)
72246da4
FB
77{
78 struct dwc3_gadget_ep_cmd_params params;
f6bafc6a 79 struct dwc3_trb *trb;
72246da4
FB
80 struct dwc3_ep *dep;
81
82 int ret;
83
84 dep = dwc->eps[epnum];
c7fcdeb2
FB
85 if (dep->flags & DWC3_EP_BUSY) {
86 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
87 return 0;
88 }
72246da4 89
f6bafc6a 90 trb = dwc->ep0_trb;
72246da4 91
f6bafc6a
FB
92 trb->bpl = lower_32_bits(buf_dma);
93 trb->bph = upper_32_bits(buf_dma);
94 trb->size = len;
95 trb->ctrl = type;
72246da4 96
f6bafc6a
FB
97 trb->ctrl |= (DWC3_TRB_CTRL_HWO
98 | DWC3_TRB_CTRL_LST
99 | DWC3_TRB_CTRL_IOC
100 | DWC3_TRB_CTRL_ISP_IMI);
72246da4
FB
101
102 memset(&params, 0, sizeof(params));
dc1c70a7
FB
103 params.param0 = upper_32_bits(dwc->ep0_trb_addr);
104 params.param1 = lower_32_bits(dwc->ep0_trb_addr);
72246da4
FB
105
106 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
107 DWC3_DEPCMD_STARTTRANSFER, &params);
108 if (ret < 0) {
109 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
110 return ret;
111 }
112
c7fcdeb2 113 dep->flags |= DWC3_EP_BUSY;
72246da4
FB
114 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
115 dep->number);
116
1ddcb218
FB
117 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
118
72246da4
FB
119 return 0;
120}
121
122static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
123 struct dwc3_request *req)
124{
5bdb1dcc 125 struct dwc3 *dwc = dep->dwc;
c7fcdeb2 126 int ret = 0;
72246da4
FB
127
128 req->request.actual = 0;
129 req->request.status = -EINPROGRESS;
72246da4
FB
130 req->epnum = dep->number;
131
132 list_add_tail(&req->list, &dep->request_list);
a6829706 133
c7fcdeb2
FB
134 /*
135 * Gadget driver might not be quick enough to queue a request
136 * before we get a Transfer Not Ready event on this endpoint.
137 *
138 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
139 * flag is set, it's telling us that as soon as Gadget queues the
140 * required request, we should kick the transfer here because the
141 * IRQ we were waiting for is long gone.
142 */
143 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
c7fcdeb2 144 unsigned direction;
c7fcdeb2
FB
145
146 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
147
68d8a781
FB
148 if (dwc->ep0state != EP0_DATA_PHASE) {
149 dev_WARN(dwc->dev, "Unexpected pending request\n");
c7fcdeb2
FB
150 return 0;
151 }
72246da4 152
c7fcdeb2 153 ret = dwc3_ep0_start_trans(dwc, direction,
68d8a781
FB
154 req->request.dma, req->request.length,
155 DWC3_TRBCTL_CONTROL_DATA);
c7fcdeb2
FB
156 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
157 DWC3_EP0_DIR_IN);
68d3e668 158 } else if (dwc->delayed_status) {
5bdb1dcc 159 dwc->delayed_status = false;
68d3e668
FB
160
161 if (dwc->ep0state == EP0_STATUS_PHASE)
162 dwc3_ep0_do_control_status(dwc, 1);
163 else
164 dev_dbg(dwc->dev, "too early for delayed status\n");
72246da4
FB
165 }
166
167 return ret;
168}
169
170int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
171 gfp_t gfp_flags)
172{
173 struct dwc3_request *req = to_dwc3_request(request);
174 struct dwc3_ep *dep = to_dwc3_ep(ep);
175 struct dwc3 *dwc = dep->dwc;
176
177 unsigned long flags;
178
179 int ret;
180
72246da4
FB
181 spin_lock_irqsave(&dwc->lock, flags);
182 if (!dep->desc) {
183 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
184 request, dep->name);
185 ret = -ESHUTDOWN;
186 goto out;
187 }
188
189 /* we share one TRB for ep0/1 */
c2da2ff0 190 if (!list_empty(&dep->request_list)) {
72246da4
FB
191 ret = -EBUSY;
192 goto out;
193 }
194
195 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
196 request, dep->name, request->length,
197 dwc3_ep0_state_string(dwc->ep0state));
198
199 ret = __dwc3_gadget_ep0_queue(dep, req);
200
201out:
202 spin_unlock_irqrestore(&dwc->lock, flags);
203
204 return ret;
205}
206
207static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
208{
d742220b
FB
209 struct dwc3_ep *dep = dwc->eps[0];
210
72246da4 211 /* stall is always issued on EP0 */
c2da2ff0
SAS
212 __dwc3_gadget_ep_set_halt(dep, 1);
213 dep->flags = DWC3_EP_ENABLED;
5bdb1dcc 214 dwc->delayed_status = false;
d742220b
FB
215
216 if (!list_empty(&dep->request_list)) {
217 struct dwc3_request *req;
218
219 req = next_request(&dep->request_list);
220 dwc3_gadget_giveback(dep, req, -ECONNRESET);
221 }
222
c7fcdeb2 223 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
224 dwc3_ep0_out_start(dwc);
225}
226
227void dwc3_ep0_out_start(struct dwc3 *dwc)
228{
72246da4
FB
229 int ret;
230
c7fcdeb2
FB
231 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
232 DWC3_TRBCTL_CONTROL_SETUP);
72246da4
FB
233 WARN_ON(ret < 0);
234}
235
72246da4
FB
236static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
237{
238 struct dwc3_ep *dep;
239 u32 windex = le16_to_cpu(wIndex_le);
240 u32 epnum;
241
242 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
243 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
244 epnum |= 1;
245
246 dep = dwc->eps[epnum];
247 if (dep->flags & DWC3_EP_ENABLED)
248 return dep;
249
250 return NULL;
251}
252
8ee6270c 253static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
72246da4 254{
72246da4 255}
72246da4
FB
256/*
257 * ch 9.4.5
258 */
25b8ff68
FB
259static int dwc3_ep0_handle_status(struct dwc3 *dwc,
260 struct usb_ctrlrequest *ctrl)
72246da4
FB
261{
262 struct dwc3_ep *dep;
263 u32 recip;
264 u16 usb_status = 0;
265 __le16 *response_pkt;
266
267 recip = ctrl->bRequestType & USB_RECIP_MASK;
268 switch (recip) {
269 case USB_RECIP_DEVICE:
270 /*
271 * We are self-powered. U1/U2/LTM will be set later
272 * once we handle this states. RemoteWakeup is 0 on SS
273 */
274 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
275 break;
276
277 case USB_RECIP_INTERFACE:
278 /*
279 * Function Remote Wake Capable D0
280 * Function Remote Wakeup D1
281 */
282 break;
283
284 case USB_RECIP_ENDPOINT:
285 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
286 if (!dep)
25b8ff68 287 return -EINVAL;
72246da4
FB
288
289 if (dep->flags & DWC3_EP_STALL)
290 usb_status = 1 << USB_ENDPOINT_HALT;
291 break;
292 default:
293 return -EINVAL;
294 };
295
296 response_pkt = (__le16 *) dwc->setup_buf;
297 *response_pkt = cpu_to_le16(usb_status);
e2617796
FB
298
299 dep = dwc->eps[0];
300 dwc->ep0_usb_req.dep = dep;
e0ce0b0a 301 dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
0fc9a1be 302 dwc->ep0_usb_req.request.buf = dwc->setup_buf;
e0ce0b0a 303 dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
e2617796
FB
304
305 return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
72246da4
FB
306}
307
308static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
309 struct usb_ctrlrequest *ctrl, int set)
310{
311 struct dwc3_ep *dep;
312 u32 recip;
313 u32 wValue;
314 u32 wIndex;
72246da4 315 int ret;
72246da4
FB
316
317 wValue = le16_to_cpu(ctrl->wValue);
318 wIndex = le16_to_cpu(ctrl->wIndex);
319 recip = ctrl->bRequestType & USB_RECIP_MASK;
320 switch (recip) {
321 case USB_RECIP_DEVICE:
322
323 /*
324 * 9.4.1 says only only for SS, in AddressState only for
325 * default control pipe
326 */
327 switch (wValue) {
328 case USB_DEVICE_U1_ENABLE:
329 case USB_DEVICE_U2_ENABLE:
330 case USB_DEVICE_LTM_ENABLE:
331 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
332 return -EINVAL;
333 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
334 return -EINVAL;
335 }
336
337 /* XXX add U[12] & LTM */
338 switch (wValue) {
339 case USB_DEVICE_REMOTE_WAKEUP:
340 break;
341 case USB_DEVICE_U1_ENABLE:
342 break;
343 case USB_DEVICE_U2_ENABLE:
344 break;
345 case USB_DEVICE_LTM_ENABLE:
346 break;
347
348 case USB_DEVICE_TEST_MODE:
349 if ((wIndex & 0xff) != 0)
350 return -EINVAL;
351 if (!set)
352 return -EINVAL;
353
3b637367
GC
354 dwc->test_mode_nr = wIndex >> 8;
355 dwc->test_mode = true;
72246da4
FB
356 }
357 break;
358
359 case USB_RECIP_INTERFACE:
360 switch (wValue) {
361 case USB_INTRF_FUNC_SUSPEND:
362 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
363 /* XXX enable Low power suspend */
364 ;
365 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
366 /* XXX enable remote wakeup */
367 ;
368 break;
369 default:
370 return -EINVAL;
371 }
372 break;
373
374 case USB_RECIP_ENDPOINT:
375 switch (wValue) {
376 case USB_ENDPOINT_HALT:
1d046793 377 dep = dwc3_wIndex_to_dep(dwc, wIndex);
72246da4
FB
378 if (!dep)
379 return -EINVAL;
380 ret = __dwc3_gadget_ep_set_halt(dep, set);
381 if (ret)
382 return -EINVAL;
383 break;
384 default:
385 return -EINVAL;
386 }
387 break;
388
389 default:
390 return -EINVAL;
391 };
392
72246da4
FB
393 return 0;
394}
395
396static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
397{
72246da4
FB
398 u32 addr;
399 u32 reg;
400
401 addr = le16_to_cpu(ctrl->wValue);
f96a6ec1
FB
402 if (addr > 127) {
403 dev_dbg(dwc->dev, "invalid device address %d\n", addr);
72246da4 404 return -EINVAL;
f96a6ec1
FB
405 }
406
407 if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
408 dev_dbg(dwc->dev, "trying to set address when configured\n");
409 return -EINVAL;
410 }
72246da4 411
2646021e
FB
412 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
413 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
414 reg |= DWC3_DCFG_DEVADDR(addr);
415 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4 416
2646021e
FB
417 if (addr)
418 dwc->dev_state = DWC3_ADDRESS_STATE;
419 else
420 dwc->dev_state = DWC3_DEFAULT_STATE;
c7fcdeb2 421
2646021e 422 return 0;
72246da4
FB
423}
424
425static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
426{
427 int ret;
428
429 spin_unlock(&dwc->lock);
430 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
431 spin_lock(&dwc->lock);
432 return ret;
433}
434
435static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
436{
437 u32 cfg;
438 int ret;
439
b23c8439 440 dwc->start_config_issued = false;
72246da4
FB
441 cfg = le16_to_cpu(ctrl->wValue);
442
443 switch (dwc->dev_state) {
444 case DWC3_DEFAULT_STATE:
445 return -EINVAL;
446 break;
447
448 case DWC3_ADDRESS_STATE:
449 ret = dwc3_ep0_delegate_req(dwc, ctrl);
450 /* if the cfg matches and the cfg is non zero */
457e84b6 451 if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
72246da4 452 dwc->dev_state = DWC3_CONFIGURED_STATE;
457e84b6
FB
453 dwc->resize_fifos = true;
454 dev_dbg(dwc->dev, "resize fifos flag SET\n");
455 }
72246da4
FB
456 break;
457
458 case DWC3_CONFIGURED_STATE:
459 ret = dwc3_ep0_delegate_req(dwc, ctrl);
460 if (!cfg)
461 dwc->dev_state = DWC3_ADDRESS_STATE;
462 break;
5bdb1dcc
SAS
463 default:
464 ret = -EINVAL;
72246da4 465 }
5bdb1dcc 466 return ret;
72246da4
FB
467}
468
469static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
470{
471 int ret;
472
473 switch (ctrl->bRequest) {
474 case USB_REQ_GET_STATUS:
475 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
476 ret = dwc3_ep0_handle_status(dwc, ctrl);
477 break;
478 case USB_REQ_CLEAR_FEATURE:
479 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
480 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
481 break;
482 case USB_REQ_SET_FEATURE:
483 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
484 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
485 break;
486 case USB_REQ_SET_ADDRESS:
487 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
488 ret = dwc3_ep0_set_address(dwc, ctrl);
489 break;
490 case USB_REQ_SET_CONFIGURATION:
491 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
492 ret = dwc3_ep0_set_config(dwc, ctrl);
493 break;
494 default:
495 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
496 ret = dwc3_ep0_delegate_req(dwc, ctrl);
497 break;
498 };
499
500 return ret;
501}
502
503static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
504 const struct dwc3_event_depevt *event)
505{
506 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
507 int ret;
508 u32 len;
509
510 if (!dwc->gadget_driver)
511 goto err;
512
513 len = le16_to_cpu(ctrl->wLength);
1ddcb218 514 if (!len) {
d95b09b9
FB
515 dwc->three_stage_setup = false;
516 dwc->ep0_expect_in = false;
1ddcb218
FB
517 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
518 } else {
d95b09b9
FB
519 dwc->three_stage_setup = true;
520 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
1ddcb218
FB
521 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
522 }
72246da4
FB
523
524 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
525 ret = dwc3_ep0_std_request(dwc, ctrl);
526 else
527 ret = dwc3_ep0_delegate_req(dwc, ctrl);
528
5bdb1dcc
SAS
529 if (ret == USB_GADGET_DELAYED_STATUS)
530 dwc->delayed_status = true;
531
72246da4
FB
532 if (ret >= 0)
533 return;
534
535err:
536 dwc3_ep0_stall_and_restart(dwc);
537}
538
539static void dwc3_ep0_complete_data(struct dwc3 *dwc,
540 const struct dwc3_event_depevt *event)
541{
542 struct dwc3_request *r = NULL;
543 struct usb_request *ur;
f6bafc6a 544 struct dwc3_trb *trb;
c2da2ff0 545 struct dwc3_ep *ep0;
c611ccb4 546 u32 transferred;
f6bafc6a 547 u32 length;
72246da4
FB
548 u8 epnum;
549
550 epnum = event->endpoint_number;
c2da2ff0 551 ep0 = dwc->eps[0];
72246da4 552
1ddcb218
FB
553 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
554
c2da2ff0 555 r = next_request(&ep0->request_list);
8ee6270c 556 ur = &r->request;
72246da4 557
f6bafc6a
FB
558 trb = dwc->ep0_trb;
559 length = trb->size & DWC3_TRB_SIZE_MASK;
72246da4 560
a6829706 561 if (dwc->ep0_bounced) {
566ccdda
MS
562 unsigned transfer_size = ur->length;
563 unsigned maxp = ep0->endpoint.maxpacket;
564
565 transfer_size += (maxp - (transfer_size % maxp));
c7fcdeb2 566 transferred = min_t(u32, ur->length,
566ccdda 567 transfer_size - length);
a6829706
FB
568 memcpy(ur->buf, dwc->ep0_bounce, transferred);
569 dwc->ep0_bounced = false;
570 } else {
f6bafc6a 571 transferred = ur->length - length;
a6829706
FB
572 ur->actual += transferred;
573 }
72246da4
FB
574
575 if ((epnum & 1) && ur->actual < ur->length) {
576 /* for some reason we did not get everything out */
577
578 dwc3_ep0_stall_and_restart(dwc);
72246da4
FB
579 } else {
580 /*
581 * handle the case where we have to send a zero packet. This
582 * seems to be case when req.length > maxpacket. Could it be?
583 */
72246da4 584 if (r)
c2da2ff0 585 dwc3_gadget_giveback(ep0, r, 0);
72246da4
FB
586 }
587}
588
589static void dwc3_ep0_complete_req(struct dwc3 *dwc,
590 const struct dwc3_event_depevt *event)
591{
592 struct dwc3_request *r;
593 struct dwc3_ep *dep;
72246da4 594
c7fcdeb2 595 dep = dwc->eps[0];
72246da4
FB
596
597 if (!list_empty(&dep->request_list)) {
598 r = next_request(&dep->request_list);
599
600 dwc3_gadget_giveback(dep, r, 0);
601 }
602
3b637367
GC
603 if (dwc->test_mode) {
604 int ret;
605
606 ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
607 if (ret < 0) {
608 dev_dbg(dwc->dev, "Invalid Test #%d\n",
609 dwc->test_mode_nr);
610 dwc3_ep0_stall_and_restart(dwc);
611 }
612 }
613
c7fcdeb2 614 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
615 dwc3_ep0_out_start(dwc);
616}
617
618static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
619 const struct dwc3_event_depevt *event)
620{
c7fcdeb2
FB
621 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
622
623 dep->flags &= ~DWC3_EP_BUSY;
c2df85ca 624 dep->res_trans_idx = 0;
df62df56 625 dwc->setup_packet_pending = false;
c7fcdeb2 626
72246da4 627 switch (dwc->ep0state) {
c7fcdeb2
FB
628 case EP0_SETUP_PHASE:
629 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
72246da4
FB
630 dwc3_ep0_inspect_setup(dwc, event);
631 break;
632
c7fcdeb2
FB
633 case EP0_DATA_PHASE:
634 dev_vdbg(dwc->dev, "Data Phase\n");
72246da4
FB
635 dwc3_ep0_complete_data(dwc, event);
636 break;
637
c7fcdeb2
FB
638 case EP0_STATUS_PHASE:
639 dev_vdbg(dwc->dev, "Status Phase\n");
72246da4
FB
640 dwc3_ep0_complete_req(dwc, event);
641 break;
c7fcdeb2
FB
642 default:
643 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
644 }
645}
72246da4 646
c7fcdeb2
FB
647static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
648 const struct dwc3_event_depevt *event)
649{
c7fcdeb2
FB
650 dwc3_ep0_out_start(dwc);
651}
652
653static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
654 const struct dwc3_event_depevt *event)
655{
656 struct dwc3_ep *dep;
657 struct dwc3_request *req;
658 int ret;
659
660 dep = dwc->eps[0];
c7fcdeb2
FB
661
662 if (list_empty(&dep->request_list)) {
663 dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
664 dep->flags |= DWC3_EP_PENDING_REQUEST;
665
666 if (event->endpoint_number)
667 dep->flags |= DWC3_EP0_DIR_IN;
668 return;
72246da4 669 }
c7fcdeb2
FB
670
671 req = next_request(&dep->request_list);
672 req->direction = !!event->endpoint_number;
673
c7fcdeb2
FB
674 if (req->request.length == 0) {
675 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
676 dwc->ctrl_req_addr, 0,
677 DWC3_TRBCTL_CONTROL_DATA);
678 } else if ((req->request.length % dep->endpoint.maxpacket)
679 && (event->endpoint_number == 0)) {
0fc9a1be
FB
680 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
681 event->endpoint_number);
682 if (ret) {
683 dev_dbg(dwc->dev, "failed to map request\n");
684 return;
685 }
c7fcdeb2
FB
686
687 WARN_ON(req->request.length > dep->endpoint.maxpacket);
688
689 dwc->ep0_bounced = true;
690
691 /*
692 * REVISIT in case request length is bigger than EP0
693 * wMaxPacketSize, we will need two chained TRBs to handle
694 * the transfer.
695 */
696 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
697 dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
698 DWC3_TRBCTL_CONTROL_DATA);
699 } else {
0fc9a1be
FB
700 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
701 event->endpoint_number);
702 if (ret) {
703 dev_dbg(dwc->dev, "failed to map request\n");
704 return;
705 }
c7fcdeb2
FB
706
707 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
708 req->request.dma, req->request.length,
709 DWC3_TRBCTL_CONTROL_DATA);
710 }
711
712 WARN_ON(ret < 0);
72246da4
FB
713}
714
f0f2b2a2 715static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
72246da4 716{
f0f2b2a2 717 struct dwc3 *dwc = dep->dwc;
c7fcdeb2 718 u32 type;
72246da4 719
c7fcdeb2
FB
720 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
721 : DWC3_TRBCTL_CONTROL_STATUS2;
722
f0f2b2a2 723 return dwc3_ep0_start_trans(dwc, dep->number,
c7fcdeb2 724 dwc->ctrl_req_addr, 0, type);
f0f2b2a2 725}
c7fcdeb2 726
f0f2b2a2
SAS
727static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
728{
729 struct dwc3_ep *dep = dwc->eps[epnum];
730
457e84b6
FB
731 if (dwc->resize_fifos) {
732 dev_dbg(dwc->dev, "starting to resize fifos\n");
733 dwc3_gadget_resize_tx_fifos(dwc);
734 dwc->resize_fifos = 0;
735 }
736
f0f2b2a2 737 WARN_ON(dwc3_ep0_start_control_status(dep));
c7fcdeb2
FB
738}
739
740static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
741 const struct dwc3_event_depevt *event)
742{
df62df56
FB
743 dwc->setup_packet_pending = true;
744
9cc9bcd5
FB
745 /*
746 * This part is very tricky: If we has just handled
747 * XferNotReady(Setup) and we're now expecting a
748 * XferComplete but, instead, we receive another
749 * XferNotReady(Setup), we should STALL and restart
750 * the state machine.
751 *
752 * In all other cases, we just continue waiting
753 * for the XferComplete event.
754 *
755 * We are a little bit unsafe here because we're
756 * not trying to ensure that last event was, indeed,
757 * XferNotReady(Setup).
758 *
759 * Still, we don't expect any condition where that
760 * should happen and, even if it does, it would be
761 * another error condition.
762 */
763 if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
764 switch (event->status) {
765 case DEPEVT_STATUS_CONTROL_SETUP:
766 dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
767 dwc3_ep0_stall_and_restart(dwc);
768 break;
769 case DEPEVT_STATUS_CONTROL_DATA:
770 /* FALLTHROUGH */
771 case DEPEVT_STATUS_CONTROL_STATUS:
772 /* FALLTHROUGH */
773 default:
774 dev_vdbg(dwc->dev, "waiting for XferComplete\n");
775 }
776
777 return;
778 }
779
c7fcdeb2
FB
780 switch (event->status) {
781 case DEPEVT_STATUS_CONTROL_SETUP:
782 dev_vdbg(dwc->dev, "Control Setup\n");
f0f2b2a2
SAS
783
784 dwc->ep0state = EP0_SETUP_PHASE;
785
c7fcdeb2
FB
786 dwc3_ep0_do_control_setup(dwc, event);
787 break;
1ddcb218 788
c7fcdeb2
FB
789 case DEPEVT_STATUS_CONTROL_DATA:
790 dev_vdbg(dwc->dev, "Control Data\n");
1ddcb218 791
f0f2b2a2
SAS
792 dwc->ep0state = EP0_DATA_PHASE;
793
1ddcb218
FB
794 if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
795 dev_vdbg(dwc->dev, "Expected %d got %d\n",
25355be6
FB
796 dwc->ep0_next_event,
797 DWC3_EP0_NRDY_DATA);
1ddcb218
FB
798
799 dwc3_ep0_stall_and_restart(dwc);
800 return;
801 }
802
55f3fba6
FB
803 /*
804 * One of the possible error cases is when Host _does_
805 * request for Data Phase, but it does so on the wrong
806 * direction.
807 *
808 * Here, we already know ep0_next_event is DATA (see above),
809 * so we only need to check for direction.
810 */
811 if (dwc->ep0_expect_in != event->endpoint_number) {
812 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
813 dwc3_ep0_stall_and_restart(dwc);
814 return;
815 }
816
c7fcdeb2
FB
817 dwc3_ep0_do_control_data(dwc, event);
818 break;
1ddcb218 819
c7fcdeb2
FB
820 case DEPEVT_STATUS_CONTROL_STATUS:
821 dev_vdbg(dwc->dev, "Control Status\n");
1ddcb218 822
f0f2b2a2
SAS
823 dwc->ep0state = EP0_STATUS_PHASE;
824
1ddcb218
FB
825 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
826 dev_vdbg(dwc->dev, "Expected %d got %d\n",
25355be6
FB
827 dwc->ep0_next_event,
828 DWC3_EP0_NRDY_STATUS);
1ddcb218
FB
829
830 dwc3_ep0_stall_and_restart(dwc);
831 return;
832 }
5bdb1dcc
SAS
833
834 if (dwc->delayed_status) {
835 WARN_ON_ONCE(event->endpoint_number != 1);
836 dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
837 return;
838 }
839
f0f2b2a2 840 dwc3_ep0_do_control_status(dwc, event->endpoint_number);
72246da4
FB
841 }
842}
843
844void dwc3_ep0_interrupt(struct dwc3 *dwc,
8becf270 845 const struct dwc3_event_depevt *event)
72246da4
FB
846{
847 u8 epnum = event->endpoint_number;
848
849 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
850 dwc3_ep_event_string(event->endpoint_event),
b147f357 851 epnum >> 1, (epnum & 1) ? "in" : "out",
72246da4
FB
852 dwc3_ep0_state_string(dwc->ep0state));
853
854 switch (event->endpoint_event) {
855 case DWC3_DEPEVT_XFERCOMPLETE:
856 dwc3_ep0_xfer_complete(dwc, event);
857 break;
858
859 case DWC3_DEPEVT_XFERNOTREADY:
860 dwc3_ep0_xfernotready(dwc, event);
861 break;
862
863 case DWC3_DEPEVT_XFERINPROGRESS:
864 case DWC3_DEPEVT_RXTXFIFOEVT:
865 case DWC3_DEPEVT_STREAMEVT:
866 case DWC3_DEPEVT_EPCMDCMPLT:
867 break;
868 }
869}
This page took 0.106967 seconds and 5 git commands to generate.