Merge tag 'perf-urgent-for-mingo-20160726' of git://git.kernel.org/pub/scm/linux...
[deliverable/linux.git] / drivers / usb / host / ehci-fsl.c
CommitLineData
80cb9aee 1/*
1af10774 2 * Copyright 2005-2009 MontaVista Software, Inc.
ca07e1c1 3 * Copyright 2008,2012,2015 Freescale Semiconductor, Inc.
80cb9aee
RV
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
12 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
13 * for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software Foundation,
17 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 *
19 * Ported to 834x by Randy Vinson <rvinson@mvista.com> using code provided
20 * by Hunter Wu.
1af10774
AV
21 * Power Management support by Dave Liu <daveliu@freescale.com>,
22 * Jerry Huang <Chang-Ming.Huang@freescale.com> and
23 * Anton Vorontsov <avorontsov@ru.mvista.com>.
80cb9aee
RV
24 */
25
1af10774 26#include <linux/kernel.h>
ca07e1c1 27#include <linux/module.h>
1af10774
AV
28#include <linux/types.h>
29#include <linux/delay.h>
30#include <linux/pm.h>
ded017ee 31#include <linux/err.h>
ca07e1c1
RM
32#include <linux/usb.h>
33#include <linux/usb/ehci_def.h>
34#include <linux/usb/hcd.h>
35#include <linux/usb/otg.h>
80cb9aee
RV
36#include <linux/platform_device.h>
37#include <linux/fsl_devices.h>
6f5429d9 38#include <linux/of_platform.h>
80cb9aee 39
ca07e1c1 40#include "ehci.h"
80cb9aee
RV
41#include "ehci-fsl.h"
42
ca07e1c1
RM
43#define DRIVER_DESC "Freescale EHCI Host controller driver"
44#define DRV_NAME "ehci-fsl"
45
46static struct hc_driver __read_mostly fsl_ehci_hc_driver;
47
80cb9aee
RV
48/* configure so an HC device and id are always provided */
49/* always called with process context; sleeping is OK */
50
ca07e1c1
RM
51/*
52 * fsl_ehci_drv_probe - initialize FSL-based HCDs
80cb9aee
RV
53 * @pdev: USB Host Controller being probed
54 * Context: !in_interrupt()
55 *
56 * Allocates basic resources for this USB host controller.
57 *
58 */
ca07e1c1 59static int fsl_ehci_drv_probe(struct platform_device *pdev)
80cb9aee
RV
60{
61 struct fsl_usb2_platform_data *pdata;
62 struct usb_hcd *hcd;
63 struct resource *res;
64 int irq;
65 int retval;
80cb9aee
RV
66
67 pr_debug("initializing FSL-SOC USB Controller\n");
68
69 /* Need platform data for setup */
37c3a3c4 70 pdata = dev_get_platdata(&pdev->dev);
80cb9aee
RV
71 if (!pdata) {
72 dev_err(&pdev->dev,
7071a3ce 73 "No platform data for %s.\n", dev_name(&pdev->dev));
80cb9aee
RV
74 return -ENODEV;
75 }
76
77 /*
78 * This is a host mode driver, verify that we're supposed to be
79 * in host mode.
80 */
81 if (!((pdata->operating_mode == FSL_USB2_DR_HOST) ||
ba02978a
LY
82 (pdata->operating_mode == FSL_USB2_MPH_HOST) ||
83 (pdata->operating_mode == FSL_USB2_DR_OTG))) {
80cb9aee
RV
84 dev_err(&pdev->dev,
85 "Non Host Mode configured for %s. Wrong driver linked.\n",
7071a3ce 86 dev_name(&pdev->dev));
80cb9aee
RV
87 return -ENODEV;
88 }
89
90 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
91 if (!res) {
92 dev_err(&pdev->dev,
93 "Found HC with no IRQ. Check %s setup!\n",
7071a3ce 94 dev_name(&pdev->dev));
80cb9aee
RV
95 return -ENODEV;
96 }
97 irq = res->start;
98
ca07e1c1
RM
99 hcd = usb_create_hcd(&fsl_ehci_hc_driver, &pdev->dev,
100 dev_name(&pdev->dev));
80cb9aee
RV
101 if (!hcd) {
102 retval = -ENOMEM;
103 goto err1;
104 }
105
106 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
7667fe69
JH
107 hcd->regs = devm_ioremap_resource(&pdev->dev, res);
108 if (IS_ERR(hcd->regs)) {
109 retval = PTR_ERR(hcd->regs);
80cb9aee
RV
110 goto err2;
111 }
80cb9aee 112
ce98f548
VB
113 hcd->rsrc_start = res->start;
114 hcd->rsrc_len = resource_size(res);
115
230f7ede 116 pdata->regs = hcd->regs;
80cb9aee 117
83722bc9
AG
118 if (pdata->power_budget)
119 hcd->power_budget = pdata->power_budget;
120
230f7ede
AG
121 /*
122 * do platform specific init: check the clock, grab/config pins, etc.
123 */
124 if (pdata->init && pdata->init(pdev)) {
125 retval = -ENODEV;
7667fe69 126 goto err2;
230f7ede
AG
127 }
128
230f7ede 129 /* Enable USB controller, 83xx or 8536 */
ad1260e9 130 if (pdata->have_sysif_regs && pdata->controller_ver < FSL_USB_VER_1_6)
4e02bea8
NB
131 clrsetbits_be32(hcd->regs + FSL_SOC_USB_CTRL,
132 CONTROL_REGISTER_W1C_MASK, 0x4);
230f7ede 133
523f1dec
NB
134 /*
135 * Enable UTMI phy and program PTS field in UTMI mode before asserting
136 * controller reset for USB Controller version 2.5
137 */
138 if (pdata->has_fsl_erratum_a007792) {
4e02bea8
NB
139 clrsetbits_be32(hcd->regs + FSL_SOC_USB_CTRL,
140 CONTROL_REGISTER_W1C_MASK, CTRL_UTMI_PHY_EN);
523f1dec
NB
141 writel(PORT_PTS_UTMI, hcd->regs + FSL_SOC_USB_PORTSC1);
142 }
143
230f7ede 144 /* Don't need to set host mode here. It will be done by tdi_reset() */
80cb9aee 145
b5dd18d8 146 retval = usb_add_hcd(hcd, irq, IRQF_SHARED);
80cb9aee 147 if (retval != 0)
7667fe69 148 goto err2;
3c9740a1 149 device_wakeup_enable(hcd->self.controller);
83722bc9
AG
150
151#ifdef CONFIG_USB_OTG
152 if (pdata->operating_mode == FSL_USB2_DR_OTG) {
153 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
154
3d46e73d 155 hcd->usb_phy = usb_get_phy(USB_PHY_TYPE_USB2);
c2e935a7 156 dev_dbg(&pdev->dev, "hcd=0x%p ehci=0x%p, phy=0x%p\n",
3d46e73d 157 hcd, ehci, hcd->usb_phy);
83722bc9 158
3d46e73d
AT
159 if (!IS_ERR_OR_NULL(hcd->usb_phy)) {
160 retval = otg_set_host(hcd->usb_phy->otg,
83722bc9
AG
161 &ehci_to_hcd(ehci)->self);
162 if (retval) {
3d46e73d 163 usb_put_phy(hcd->usb_phy);
7667fe69 164 goto err2;
83722bc9
AG
165 }
166 } else {
c2e935a7 167 dev_err(&pdev->dev, "can't find phy\n");
83722bc9 168 retval = -ENODEV;
7667fe69 169 goto err2;
83722bc9
AG
170 }
171 }
172#endif
80cb9aee
RV
173 return retval;
174
80cb9aee
RV
175 err2:
176 usb_put_hcd(hcd);
177 err1:
7071a3ce 178 dev_err(&pdev->dev, "init %s fail, %d\n", dev_name(&pdev->dev), retval);
230f7ede
AG
179 if (pdata->exit)
180 pdata->exit(pdev);
80cb9aee
RV
181 return retval;
182}
183
3735ba8d 184static int ehci_fsl_setup_phy(struct usb_hcd *hcd,
230f7ede
AG
185 enum fsl_usb2_phy_modes phy_mode,
186 unsigned int port_offset)
80cb9aee 187{
3735ba8d 188 u32 portsc;
58c559e6 189 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
28c56ea1 190 void __iomem *non_ehci = hcd->regs;
58c559e6 191 struct device *dev = hcd->self.controller;
d4f09e28 192 struct fsl_usb2_platform_data *pdata = dev_get_platdata(dev);
f941f692 193
58c559e6
RM
194 if (pdata->controller_ver < 0) {
195 dev_warn(hcd->self.controller, "Could not get controller version\n");
d479c911 196 return -ENODEV;
58c559e6 197 }
230f7ede
AG
198
199 portsc = ehci_readl(ehci, &ehci->regs->port_status[port_offset]);
200 portsc &= ~(PORT_PTS_MSK | PORT_PTS_PTW);
201
80cb9aee
RV
202 switch (phy_mode) {
203 case FSL_USB2_PHY_ULPI:
f66dea70 204 if (pdata->have_sysif_regs && pdata->controller_ver) {
58c559e6 205 /* controller version 1.6 or above */
4e02bea8
NB
206 clrbits32(non_ehci + FSL_SOC_USB_CTRL,
207 CONTROL_REGISTER_W1C_MASK | UTMI_PHY_EN);
208 clrsetbits_be32(non_ehci + FSL_SOC_USB_CTRL,
209 CONTROL_REGISTER_W1C_MASK,
210 ULPI_PHY_CLK_SEL | USB_CTRL_USB_EN);
58c559e6 211 }
80cb9aee
RV
212 portsc |= PORT_PTS_ULPI;
213 break;
214 case FSL_USB2_PHY_SERIAL:
215 portsc |= PORT_PTS_SERIAL;
216 break;
217 case FSL_USB2_PHY_UTMI_WIDE:
218 portsc |= PORT_PTS_PTW;
219 /* fall through */
220 case FSL_USB2_PHY_UTMI:
6009d95e 221 case FSL_USB2_PHY_UTMI_DUAL:
f66dea70 222 if (pdata->have_sysif_regs && pdata->controller_ver) {
58c559e6 223 /* controller version 1.6 or above */
4e02bea8
NB
224 clrsetbits_be32(non_ehci + FSL_SOC_USB_CTRL,
225 CONTROL_REGISTER_W1C_MASK, UTMI_PHY_EN);
58c559e6
RM
226 mdelay(FSL_UTMI_PHY_DLY); /* Delay for UTMI PHY CLK to
227 become stable - 10ms*/
228 }
28c56ea1 229 /* enable UTMI PHY */
f941f692 230 if (pdata->have_sysif_regs)
4e02bea8
NB
231 clrsetbits_be32(non_ehci + FSL_SOC_USB_CTRL,
232 CONTROL_REGISTER_W1C_MASK,
233 CTRL_UTMI_PHY_EN);
80cb9aee
RV
234 portsc |= PORT_PTS_UTMI;
235 break;
236 case FSL_USB2_PHY_NONE:
237 break;
238 }
3735ba8d 239
f4fdfaa2
NB
240 /*
241 * check PHY_CLK_VALID to determine phy clock presence before writing
242 * to portsc
243 */
244 if (pdata->check_phy_clk_valid) {
6f5429d9
SD
245 if (!(ioread32be(non_ehci + FSL_SOC_USB_CTRL) &
246 PHY_CLK_VALID)) {
f4fdfaa2
NB
247 dev_warn(hcd->self.controller,
248 "USB PHY clock invalid\n");
3735ba8d
SL
249 return -EINVAL;
250 }
251 }
252
083522d7 253 ehci_writel(ehci, portsc, &ehci->regs->port_status[port_offset]);
3735ba8d 254
f66dea70 255 if (phy_mode != FSL_USB2_PHY_ULPI && pdata->have_sysif_regs)
4e02bea8
NB
256 clrsetbits_be32(non_ehci + FSL_SOC_USB_CTRL,
257 CONTROL_REGISTER_W1C_MASK, USB_CTRL_USB_EN);
3735ba8d
SL
258
259 return 0;
80cb9aee
RV
260}
261
3735ba8d 262static int ehci_fsl_usb_setup(struct ehci_hcd *ehci)
80cb9aee 263{
230f7ede 264 struct usb_hcd *hcd = ehci_to_hcd(ehci);
80cb9aee
RV
265 struct fsl_usb2_platform_data *pdata;
266 void __iomem *non_ehci = hcd->regs;
267
d4f09e28 268 pdata = dev_get_platdata(hcd->self.controller);
230f7ede 269
230f7ede 270 if (pdata->have_sysif_regs) {
4c954326
PJ
271 /*
272 * Turn on cache snooping hardware, since some PowerPC platforms
273 * wholly rely on hardware to deal with cache coherent
274 */
40acc095 275
4c954326
PJ
276 /* Setup Snooping for all the 4GB space */
277 /* SNOOP1 starts from 0x0, size 2G */
6f5429d9
SD
278 iowrite32be(0x0 | SNOOP_SIZE_2GB,
279 non_ehci + FSL_SOC_USB_SNOOP1);
4c954326 280 /* SNOOP2 starts from 0x80000000, size 2G */
6f5429d9
SD
281 iowrite32be(0x80000000 | SNOOP_SIZE_2GB,
282 non_ehci + FSL_SOC_USB_SNOOP2);
4c954326 283 }
40acc095 284
f8786a91
NB
285 /* Deal with USB erratum A-005275 */
286 if (pdata->has_fsl_erratum_a005275 == 1)
287 ehci->has_fsl_hs_errata = 1;
288
ba02978a
LY
289 if ((pdata->operating_mode == FSL_USB2_DR_HOST) ||
290 (pdata->operating_mode == FSL_USB2_DR_OTG))
3735ba8d
SL
291 if (ehci_fsl_setup_phy(hcd, pdata->phy_mode, 0))
292 return -EINVAL;
80cb9aee
RV
293
294 if (pdata->operating_mode == FSL_USB2_MPH_HOST) {
8cd42e97
KG
295 unsigned int chip, rev, svr;
296
297 svr = mfspr(SPRN_SVR);
298 chip = svr >> 16;
299 rev = (svr >> 4) & 0xf;
300
301 /* Deal with USB Erratum #14 on MPC834x Rev 1.0 & 1.1 chips */
302 if ((rev == 1) && (chip >= 0x8050) && (chip <= 0x8055))
303 ehci->has_fsl_port_bug = 1;
304
80cb9aee 305 if (pdata->port_enables & FSL_USB2_PORT0_ENABLED)
3735ba8d
SL
306 if (ehci_fsl_setup_phy(hcd, pdata->phy_mode, 0))
307 return -EINVAL;
308
80cb9aee 309 if (pdata->port_enables & FSL_USB2_PORT1_ENABLED)
3735ba8d
SL
310 if (ehci_fsl_setup_phy(hcd, pdata->phy_mode, 1))
311 return -EINVAL;
80cb9aee
RV
312 }
313
230f7ede 314 if (pdata->have_sysif_regs) {
08d7660d 315#ifdef CONFIG_FSL_SOC_BOOKE
6f5429d9
SD
316 iowrite32be(0x00000008, non_ehci + FSL_SOC_USB_PRICTRL);
317 iowrite32be(0x00000080, non_ehci + FSL_SOC_USB_AGECNTTHRSH);
4f534258 318#else
6f5429d9
SD
319 iowrite32be(0x0000000c, non_ehci + FSL_SOC_USB_PRICTRL);
320 iowrite32be(0x00000040, non_ehci + FSL_SOC_USB_AGECNTTHRSH);
4f534258 321#endif
6f5429d9 322 iowrite32be(0x00000001, non_ehci + FSL_SOC_USB_SICTRL);
230f7ede 323 }
3735ba8d
SL
324
325 return 0;
80cb9aee
RV
326}
327
328/* called after powerup, by probe or system-pm "wakeup" */
329static int ehci_fsl_reinit(struct ehci_hcd *ehci)
330{
3735ba8d
SL
331 if (ehci_fsl_usb_setup(ehci))
332 return -EINVAL;
80cb9aee
RV
333
334 return 0;
335}
336
337/* called during probe() after chip reset completes */
338static int ehci_fsl_setup(struct usb_hcd *hcd)
339{
340 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
341 int retval;
230f7ede 342 struct fsl_usb2_platform_data *pdata;
761bbcb7 343 struct device *dev;
230f7ede 344
761bbcb7 345 dev = hcd->self.controller;
d4f09e28 346 pdata = dev_get_platdata(hcd->self.controller);
230f7ede
AG
347 ehci->big_endian_desc = pdata->big_endian_desc;
348 ehci->big_endian_mmio = pdata->big_endian_mmio;
80cb9aee
RV
349
350 /* EHCI registers start at offset 0x100 */
351 ehci->caps = hcd->regs + 0x100;
80cb9aee 352
e6604a7f
CE
353#ifdef CONFIG_PPC_83xx
354 /*
355 * Deal with MPC834X that need port power to be cycled after the power
356 * fault condition is removed. Otherwise the state machine does not
357 * reflect PORTSC[CSC] correctly.
358 */
359 ehci->need_oc_pp_cycle = 1;
360#endif
361
65fd4272
MC
362 hcd->has_tt = 1;
363
1a49e2ac 364 retval = ehci_setup(hcd);
80cb9aee
RV
365 if (retval)
366 return retval;
367
761bbcb7
AG
368 if (of_device_is_compatible(dev->parent->of_node,
369 "fsl,mpc5121-usb2-dr")) {
370 /*
371 * set SBUSCFG:AHBBRST so that control msgs don't
372 * fail when doing heavy PATA writes.
373 */
374 ehci_writel(ehci, SBUSCFG_INCR8,
375 hcd->regs + FSL_SOC_USB_SBUSCFG);
376 }
377
80cb9aee
RV
378 retval = ehci_fsl_reinit(ehci);
379 return retval;
380}
381
1af10774
AV
382struct ehci_fsl {
383 struct ehci_hcd ehci;
384
385#ifdef CONFIG_PM
386 /* Saved USB PHY settings, need to restore after deep sleep. */
387 u32 usb_ctrl;
388#endif
389};
390
391#ifdef CONFIG_PM
392
13b7ee2a
AG
393#ifdef CONFIG_PPC_MPC512x
394static int ehci_fsl_mpc512x_drv_suspend(struct device *dev)
395{
396 struct usb_hcd *hcd = dev_get_drvdata(dev);
397 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
d4f09e28 398 struct fsl_usb2_platform_data *pdata = dev_get_platdata(dev);
13b7ee2a
AG
399 u32 tmp;
400
1c20163d 401#ifdef CONFIG_DYNAMIC_DEBUG
13b7ee2a
AG
402 u32 mode = ehci_readl(ehci, hcd->regs + FSL_SOC_USB_USBMODE);
403 mode &= USBMODE_CM_MASK;
404 tmp = ehci_readl(ehci, hcd->regs + 0x140); /* usbcmd */
405
406 dev_dbg(dev, "suspend=%d already_suspended=%d "
407 "mode=%d usbcmd %08x\n", pdata->suspended,
408 pdata->already_suspended, mode, tmp);
409#endif
410
411 /*
412 * If the controller is already suspended, then this must be a
413 * PM suspend. Remember this fact, so that we will leave the
414 * controller suspended at PM resume time.
415 */
416 if (pdata->suspended) {
417 dev_dbg(dev, "already suspended, leaving early\n");
418 pdata->already_suspended = 1;
419 return 0;
420 }
421
422 dev_dbg(dev, "suspending...\n");
423
e8799906 424 ehci->rh_state = EHCI_RH_SUSPENDED;
13b7ee2a
AG
425 dev->power.power_state = PMSG_SUSPEND;
426
427 /* ignore non-host interrupts */
428 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
429
430 /* stop the controller */
431 tmp = ehci_readl(ehci, &ehci->regs->command);
432 tmp &= ~CMD_RUN;
433 ehci_writel(ehci, tmp, &ehci->regs->command);
434
435 /* save EHCI registers */
436 pdata->pm_command = ehci_readl(ehci, &ehci->regs->command);
437 pdata->pm_command &= ~CMD_RUN;
438 pdata->pm_status = ehci_readl(ehci, &ehci->regs->status);
439 pdata->pm_intr_enable = ehci_readl(ehci, &ehci->regs->intr_enable);
440 pdata->pm_frame_index = ehci_readl(ehci, &ehci->regs->frame_index);
441 pdata->pm_segment = ehci_readl(ehci, &ehci->regs->segment);
442 pdata->pm_frame_list = ehci_readl(ehci, &ehci->regs->frame_list);
443 pdata->pm_async_next = ehci_readl(ehci, &ehci->regs->async_next);
444 pdata->pm_configured_flag =
445 ehci_readl(ehci, &ehci->regs->configured_flag);
446 pdata->pm_portsc = ehci_readl(ehci, &ehci->regs->port_status[0]);
447 pdata->pm_usbgenctrl = ehci_readl(ehci,
448 hcd->regs + FSL_SOC_USB_USBGENCTRL);
449
450 /* clear the W1C bits */
451 pdata->pm_portsc &= cpu_to_hc32(ehci, ~PORT_RWC_BITS);
452
453 pdata->suspended = 1;
454
455 /* clear PP to cut power to the port */
456 tmp = ehci_readl(ehci, &ehci->regs->port_status[0]);
457 tmp &= ~PORT_POWER;
458 ehci_writel(ehci, tmp, &ehci->regs->port_status[0]);
459
460 return 0;
461}
462
463static int ehci_fsl_mpc512x_drv_resume(struct device *dev)
464{
465 struct usb_hcd *hcd = dev_get_drvdata(dev);
466 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
d4f09e28 467 struct fsl_usb2_platform_data *pdata = dev_get_platdata(dev);
13b7ee2a
AG
468 u32 tmp;
469
470 dev_dbg(dev, "suspend=%d already_suspended=%d\n",
471 pdata->suspended, pdata->already_suspended);
472
473 /*
474 * If the controller was already suspended at suspend time,
475 * then don't resume it now.
476 */
477 if (pdata->already_suspended) {
478 dev_dbg(dev, "already suspended, leaving early\n");
479 pdata->already_suspended = 0;
480 return 0;
481 }
482
483 if (!pdata->suspended) {
484 dev_dbg(dev, "not suspended, leaving early\n");
485 return 0;
486 }
487
488 pdata->suspended = 0;
489
490 dev_dbg(dev, "resuming...\n");
491
492 /* set host mode */
493 tmp = USBMODE_CM_HOST | (pdata->es ? USBMODE_ES : 0);
494 ehci_writel(ehci, tmp, hcd->regs + FSL_SOC_USB_USBMODE);
495
496 ehci_writel(ehci, pdata->pm_usbgenctrl,
497 hcd->regs + FSL_SOC_USB_USBGENCTRL);
498 ehci_writel(ehci, ISIPHYCTRL_PXE | ISIPHYCTRL_PHYE,
499 hcd->regs + FSL_SOC_USB_ISIPHYCTRL);
500
761bbcb7
AG
501 ehci_writel(ehci, SBUSCFG_INCR8, hcd->regs + FSL_SOC_USB_SBUSCFG);
502
13b7ee2a
AG
503 /* restore EHCI registers */
504 ehci_writel(ehci, pdata->pm_command, &ehci->regs->command);
505 ehci_writel(ehci, pdata->pm_intr_enable, &ehci->regs->intr_enable);
506 ehci_writel(ehci, pdata->pm_frame_index, &ehci->regs->frame_index);
507 ehci_writel(ehci, pdata->pm_segment, &ehci->regs->segment);
508 ehci_writel(ehci, pdata->pm_frame_list, &ehci->regs->frame_list);
509 ehci_writel(ehci, pdata->pm_async_next, &ehci->regs->async_next);
510 ehci_writel(ehci, pdata->pm_configured_flag,
511 &ehci->regs->configured_flag);
512 ehci_writel(ehci, pdata->pm_portsc, &ehci->regs->port_status[0]);
513
514 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
e8799906 515 ehci->rh_state = EHCI_RH_RUNNING;
13b7ee2a
AG
516 dev->power.power_state = PMSG_ON;
517
518 tmp = ehci_readl(ehci, &ehci->regs->command);
519 tmp |= CMD_RUN;
520 ehci_writel(ehci, tmp, &ehci->regs->command);
521
522 usb_hcd_resume_root_hub(hcd);
523
524 return 0;
525}
526#else
527static inline int ehci_fsl_mpc512x_drv_suspend(struct device *dev)
528{
529 return 0;
530}
531
532static inline int ehci_fsl_mpc512x_drv_resume(struct device *dev)
533{
534 return 0;
535}
536#endif /* CONFIG_PPC_MPC512x */
537
1af10774
AV
538static struct ehci_fsl *hcd_to_ehci_fsl(struct usb_hcd *hcd)
539{
540 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
541
542 return container_of(ehci, struct ehci_fsl, ehci);
543}
544
545static int ehci_fsl_drv_suspend(struct device *dev)
546{
547 struct usb_hcd *hcd = dev_get_drvdata(dev);
548 struct ehci_fsl *ehci_fsl = hcd_to_ehci_fsl(hcd);
549 void __iomem *non_ehci = hcd->regs;
550
13b7ee2a
AG
551 if (of_device_is_compatible(dev->parent->of_node,
552 "fsl,mpc5121-usb2-dr")) {
553 return ehci_fsl_mpc512x_drv_suspend(dev);
554 }
555
4147200d
AS
556 ehci_prepare_ports_for_controller_suspend(hcd_to_ehci(hcd),
557 device_may_wakeup(dev));
1af10774
AV
558 if (!fsl_deep_sleep())
559 return 0;
560
6f5429d9 561 ehci_fsl->usb_ctrl = ioread32be(non_ehci + FSL_SOC_USB_CTRL);
1af10774
AV
562 return 0;
563}
564
565static int ehci_fsl_drv_resume(struct device *dev)
566{
567 struct usb_hcd *hcd = dev_get_drvdata(dev);
568 struct ehci_fsl *ehci_fsl = hcd_to_ehci_fsl(hcd);
569 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
570 void __iomem *non_ehci = hcd->regs;
571
13b7ee2a
AG
572 if (of_device_is_compatible(dev->parent->of_node,
573 "fsl,mpc5121-usb2-dr")) {
574 return ehci_fsl_mpc512x_drv_resume(dev);
575 }
576
16032c4f 577 ehci_prepare_ports_for_controller_resume(ehci);
1af10774
AV
578 if (!fsl_deep_sleep())
579 return 0;
580
581 usb_root_hub_lost_power(hcd->self.root_hub);
582
583 /* Restore USB PHY settings and enable the controller. */
6f5429d9 584 iowrite32be(ehci_fsl->usb_ctrl, non_ehci + FSL_SOC_USB_CTRL);
1af10774
AV
585
586 ehci_reset(ehci);
587 ehci_fsl_reinit(ehci);
588
589 return 0;
590}
591
592static int ehci_fsl_drv_restore(struct device *dev)
593{
594 struct usb_hcd *hcd = dev_get_drvdata(dev);
595
596 usb_root_hub_lost_power(hcd->self.root_hub);
597 return 0;
598}
599
600static struct dev_pm_ops ehci_fsl_pm_ops = {
601 .suspend = ehci_fsl_drv_suspend,
602 .resume = ehci_fsl_drv_resume,
603 .restore = ehci_fsl_drv_restore,
604};
605
606#define EHCI_FSL_PM_OPS (&ehci_fsl_pm_ops)
607#else
608#define EHCI_FSL_PM_OPS NULL
609#endif /* CONFIG_PM */
610
83722bc9
AG
611#ifdef CONFIG_USB_OTG
612static int ehci_start_port_reset(struct usb_hcd *hcd, unsigned port)
613{
614 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
615 u32 status;
616
617 if (!port)
618 return -EINVAL;
619
620 port--;
621
622 /* start port reset before HNP protocol time out */
623 status = readl(&ehci->regs->port_status[port]);
624 if (!(status & PORT_CONNECT))
625 return -ENODEV;
626
37ebb549 627 /* hub_wq will finish the reset later */
83722bc9
AG
628 if (ehci_is_TDI(ehci)) {
629 writel(PORT_RESET |
630 (status & ~(PORT_CSC | PORT_PEC | PORT_OCC)),
631 &ehci->regs->port_status[port]);
632 } else {
633 writel(PORT_RESET, &ehci->regs->port_status[port]);
634 }
635
636 return 0;
637}
638#else
639#define ehci_start_port_reset NULL
640#endif /* CONFIG_USB_OTG */
641
ca07e1c1
RM
642static struct ehci_driver_overrides ehci_fsl_overrides __initdata = {
643 .extra_priv_size = sizeof(struct ehci_fsl),
644 .reset = ehci_fsl_setup,
645};
83722bc9 646
ca07e1c1
RM
647/**
648 * fsl_ehci_drv_remove - shutdown processing for FSL-based HCDs
649 * @dev: USB Host Controller being removed
650 * Context: !in_interrupt()
651 *
652 * Reverses the effect of usb_hcd_fsl_probe().
653 *
654 */
80cb9aee 655
ca07e1c1
RM
656static int fsl_ehci_drv_remove(struct platform_device *pdev)
657{
658 struct fsl_usb2_platform_data *pdata = dev_get_platdata(&pdev->dev);
659 struct usb_hcd *hcd = platform_get_drvdata(pdev);
80cb9aee 660
ca07e1c1
RM
661 if (!IS_ERR_OR_NULL(hcd->usb_phy)) {
662 otg_set_host(hcd->usb_phy->otg, NULL);
663 usb_put_phy(hcd->usb_phy);
664 }
80cb9aee 665
ca07e1c1 666 usb_remove_hcd(hcd);
80cb9aee
RV
667
668 /*
ca07e1c1
RM
669 * do platform specific un-initialization:
670 * release iomux pins, disable clock, etc.
80cb9aee 671 */
ca07e1c1
RM
672 if (pdata->exit)
673 pdata->exit(pdev);
674 usb_put_hcd(hcd);
80cb9aee 675
ca07e1c1
RM
676 return 0;
677}
678
679static struct platform_driver ehci_fsl_driver = {
680 .probe = fsl_ehci_drv_probe,
681 .remove = fsl_ehci_drv_remove,
682 .shutdown = usb_hcd_platform_shutdown,
683 .driver = {
684 .name = "fsl-ehci",
685 .pm = EHCI_FSL_PM_OPS,
686 },
80cb9aee
RV
687};
688
ca07e1c1 689static int __init ehci_fsl_init(void)
80cb9aee
RV
690{
691 if (usb_disabled())
692 return -ENODEV;
693
ca07e1c1 694 pr_info(DRV_NAME ": " DRIVER_DESC "\n");
80cb9aee 695
ca07e1c1 696 ehci_init_driver(&fsl_ehci_hc_driver, &ehci_fsl_overrides);
80cb9aee 697
ca07e1c1
RM
698 fsl_ehci_hc_driver.product_desc =
699 "Freescale On-Chip EHCI Host Controller";
700 fsl_ehci_hc_driver.start_port_reset = ehci_start_port_reset;
701
702
703 return platform_driver_register(&ehci_fsl_driver);
80cb9aee 704}
ca07e1c1 705module_init(ehci_fsl_init);
80cb9aee 706
ca07e1c1
RM
707static void __exit ehci_fsl_cleanup(void)
708{
709 platform_driver_unregister(&ehci_fsl_driver);
710}
711module_exit(ehci_fsl_cleanup);
80cb9aee 712
ca07e1c1
RM
713MODULE_DESCRIPTION(DRIVER_DESC);
714MODULE_LICENSE("GPL");
715MODULE_ALIAS("platform:" DRV_NAME);
This page took 1.004312 seconds and 5 git commands to generate.