USB: ehci-orion: Use devm_*() functions
[deliverable/linux.git] / drivers / usb / host / ehci-fsl.c
CommitLineData
80cb9aee 1/*
1af10774 2 * Copyright 2005-2009 MontaVista Software, Inc.
58c559e6 3 * Copyright 2008,2012 Freescale Semiconductor, Inc.
80cb9aee
RV
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
12 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
13 * for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software Foundation,
17 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 *
19 * Ported to 834x by Randy Vinson <rvinson@mvista.com> using code provided
20 * by Hunter Wu.
1af10774
AV
21 * Power Management support by Dave Liu <daveliu@freescale.com>,
22 * Jerry Huang <Chang-Ming.Huang@freescale.com> and
23 * Anton Vorontsov <avorontsov@ru.mvista.com>.
80cb9aee
RV
24 */
25
1af10774
AV
26#include <linux/kernel.h>
27#include <linux/types.h>
28#include <linux/delay.h>
29#include <linux/pm.h>
ded017ee 30#include <linux/err.h>
80cb9aee
RV
31#include <linux/platform_device.h>
32#include <linux/fsl_devices.h>
33
34#include "ehci-fsl.h"
35
80cb9aee
RV
36/* configure so an HC device and id are always provided */
37/* always called with process context; sleeping is OK */
38
39/**
40 * usb_hcd_fsl_probe - initialize FSL-based HCDs
41 * @drvier: Driver to be used for this HCD
42 * @pdev: USB Host Controller being probed
43 * Context: !in_interrupt()
44 *
45 * Allocates basic resources for this USB host controller.
46 *
47 */
dad3843f
AV
48static int usb_hcd_fsl_probe(const struct hc_driver *driver,
49 struct platform_device *pdev)
80cb9aee
RV
50{
51 struct fsl_usb2_platform_data *pdata;
52 struct usb_hcd *hcd;
53 struct resource *res;
54 int irq;
55 int retval;
80cb9aee
RV
56
57 pr_debug("initializing FSL-SOC USB Controller\n");
58
59 /* Need platform data for setup */
37c3a3c4 60 pdata = dev_get_platdata(&pdev->dev);
80cb9aee
RV
61 if (!pdata) {
62 dev_err(&pdev->dev,
7071a3ce 63 "No platform data for %s.\n", dev_name(&pdev->dev));
80cb9aee
RV
64 return -ENODEV;
65 }
66
67 /*
68 * This is a host mode driver, verify that we're supposed to be
69 * in host mode.
70 */
71 if (!((pdata->operating_mode == FSL_USB2_DR_HOST) ||
ba02978a
LY
72 (pdata->operating_mode == FSL_USB2_MPH_HOST) ||
73 (pdata->operating_mode == FSL_USB2_DR_OTG))) {
80cb9aee
RV
74 dev_err(&pdev->dev,
75 "Non Host Mode configured for %s. Wrong driver linked.\n",
7071a3ce 76 dev_name(&pdev->dev));
80cb9aee
RV
77 return -ENODEV;
78 }
79
80 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
81 if (!res) {
82 dev_err(&pdev->dev,
83 "Found HC with no IRQ. Check %s setup!\n",
7071a3ce 84 dev_name(&pdev->dev));
80cb9aee
RV
85 return -ENODEV;
86 }
87 irq = res->start;
88
7071a3ce 89 hcd = usb_create_hcd(driver, &pdev->dev, dev_name(&pdev->dev));
80cb9aee
RV
90 if (!hcd) {
91 retval = -ENOMEM;
92 goto err1;
93 }
94
95 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
96 if (!res) {
97 dev_err(&pdev->dev,
98 "Found HC with no register addr. Check %s setup!\n",
7071a3ce 99 dev_name(&pdev->dev));
80cb9aee
RV
100 retval = -ENODEV;
101 goto err2;
102 }
103 hcd->rsrc_start = res->start;
28f65c11 104 hcd->rsrc_len = resource_size(res);
80cb9aee
RV
105 if (!request_mem_region(hcd->rsrc_start, hcd->rsrc_len,
106 driver->description)) {
107 dev_dbg(&pdev->dev, "controller already in use\n");
108 retval = -EBUSY;
109 goto err2;
110 }
111 hcd->regs = ioremap(hcd->rsrc_start, hcd->rsrc_len);
112
113 if (hcd->regs == NULL) {
114 dev_dbg(&pdev->dev, "error mapping memory\n");
115 retval = -EFAULT;
116 goto err3;
117 }
118
230f7ede 119 pdata->regs = hcd->regs;
80cb9aee 120
83722bc9
AG
121 if (pdata->power_budget)
122 hcd->power_budget = pdata->power_budget;
123
230f7ede
AG
124 /*
125 * do platform specific init: check the clock, grab/config pins, etc.
126 */
127 if (pdata->init && pdata->init(pdev)) {
128 retval = -ENODEV;
2492c6e6 129 goto err4;
230f7ede
AG
130 }
131
230f7ede 132 /* Enable USB controller, 83xx or 8536 */
ad1260e9 133 if (pdata->have_sysif_regs && pdata->controller_ver < FSL_USB_VER_1_6)
230f7ede
AG
134 setbits32(hcd->regs + FSL_SOC_USB_CTRL, 0x4);
135
136 /* Don't need to set host mode here. It will be done by tdi_reset() */
80cb9aee 137
b5dd18d8 138 retval = usb_add_hcd(hcd, irq, IRQF_SHARED);
80cb9aee
RV
139 if (retval != 0)
140 goto err4;
3c9740a1 141 device_wakeup_enable(hcd->self.controller);
83722bc9
AG
142
143#ifdef CONFIG_USB_OTG
144 if (pdata->operating_mode == FSL_USB2_DR_OTG) {
145 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
146
ff9cce82 147 hcd->phy = usb_get_phy(USB_PHY_TYPE_USB2);
c2e935a7
RZ
148 dev_dbg(&pdev->dev, "hcd=0x%p ehci=0x%p, phy=0x%p\n",
149 hcd, ehci, hcd->phy);
83722bc9 150
ff9cce82 151 if (!IS_ERR_OR_NULL(hcd->phy)) {
c2e935a7 152 retval = otg_set_host(hcd->phy->otg,
83722bc9
AG
153 &ehci_to_hcd(ehci)->self);
154 if (retval) {
ff9cce82 155 usb_put_phy(hcd->phy);
83722bc9
AG
156 goto err4;
157 }
158 } else {
c2e935a7 159 dev_err(&pdev->dev, "can't find phy\n");
83722bc9
AG
160 retval = -ENODEV;
161 goto err4;
162 }
163 }
164#endif
80cb9aee
RV
165 return retval;
166
167 err4:
168 iounmap(hcd->regs);
169 err3:
170 release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
171 err2:
172 usb_put_hcd(hcd);
173 err1:
7071a3ce 174 dev_err(&pdev->dev, "init %s fail, %d\n", dev_name(&pdev->dev), retval);
230f7ede
AG
175 if (pdata->exit)
176 pdata->exit(pdev);
80cb9aee
RV
177 return retval;
178}
179
180/* may be called without controller electrically present */
181/* may be called with controller, bus, and devices active */
182
183/**
184 * usb_hcd_fsl_remove - shutdown processing for FSL-based HCDs
185 * @dev: USB Host Controller being removed
186 * Context: !in_interrupt()
187 *
188 * Reverses the effect of usb_hcd_fsl_probe().
189 *
190 */
dad3843f
AV
191static void usb_hcd_fsl_remove(struct usb_hcd *hcd,
192 struct platform_device *pdev)
80cb9aee 193{
d4f09e28 194 struct fsl_usb2_platform_data *pdata = dev_get_platdata(&pdev->dev);
83722bc9 195
ff9cce82 196 if (!IS_ERR_OR_NULL(hcd->phy)) {
c2e935a7 197 otg_set_host(hcd->phy->otg, NULL);
ff9cce82 198 usb_put_phy(hcd->phy);
83722bc9 199 }
230f7ede 200
80cb9aee 201 usb_remove_hcd(hcd);
230f7ede
AG
202
203 /*
204 * do platform specific un-initialization:
205 * release iomux pins, disable clock, etc.
206 */
207 if (pdata->exit)
208 pdata->exit(pdev);
80cb9aee
RV
209 iounmap(hcd->regs);
210 release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
211 usb_put_hcd(hcd);
212}
213
3735ba8d 214static int ehci_fsl_setup_phy(struct usb_hcd *hcd,
230f7ede
AG
215 enum fsl_usb2_phy_modes phy_mode,
216 unsigned int port_offset)
80cb9aee 217{
3735ba8d 218 u32 portsc;
58c559e6 219 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
28c56ea1 220 void __iomem *non_ehci = hcd->regs;
58c559e6 221 struct device *dev = hcd->self.controller;
d4f09e28 222 struct fsl_usb2_platform_data *pdata = dev_get_platdata(dev);
f941f692 223
58c559e6
RM
224 if (pdata->controller_ver < 0) {
225 dev_warn(hcd->self.controller, "Could not get controller version\n");
d479c911 226 return -ENODEV;
58c559e6 227 }
230f7ede
AG
228
229 portsc = ehci_readl(ehci, &ehci->regs->port_status[port_offset]);
230 portsc &= ~(PORT_PTS_MSK | PORT_PTS_PTW);
231
80cb9aee
RV
232 switch (phy_mode) {
233 case FSL_USB2_PHY_ULPI:
f66dea70 234 if (pdata->have_sysif_regs && pdata->controller_ver) {
58c559e6 235 /* controller version 1.6 or above */
ad1260e9 236 clrbits32(non_ehci + FSL_SOC_USB_CTRL, UTMI_PHY_EN);
3735ba8d 237 setbits32(non_ehci + FSL_SOC_USB_CTRL,
ad1260e9 238 ULPI_PHY_CLK_SEL | USB_CTRL_USB_EN);
58c559e6 239 }
80cb9aee
RV
240 portsc |= PORT_PTS_ULPI;
241 break;
242 case FSL_USB2_PHY_SERIAL:
243 portsc |= PORT_PTS_SERIAL;
244 break;
245 case FSL_USB2_PHY_UTMI_WIDE:
246 portsc |= PORT_PTS_PTW;
247 /* fall through */
248 case FSL_USB2_PHY_UTMI:
f66dea70 249 if (pdata->have_sysif_regs && pdata->controller_ver) {
58c559e6 250 /* controller version 1.6 or above */
3735ba8d 251 setbits32(non_ehci + FSL_SOC_USB_CTRL, UTMI_PHY_EN);
58c559e6
RM
252 mdelay(FSL_UTMI_PHY_DLY); /* Delay for UTMI PHY CLK to
253 become stable - 10ms*/
254 }
28c56ea1 255 /* enable UTMI PHY */
f941f692
AG
256 if (pdata->have_sysif_regs)
257 setbits32(non_ehci + FSL_SOC_USB_CTRL,
258 CTRL_UTMI_PHY_EN);
80cb9aee
RV
259 portsc |= PORT_PTS_UTMI;
260 break;
261 case FSL_USB2_PHY_NONE:
262 break;
263 }
3735ba8d 264
f66dea70
AG
265 if (pdata->have_sysif_regs && pdata->controller_ver &&
266 (phy_mode == FSL_USB2_PHY_ULPI)) {
3735ba8d 267 /* check PHY_CLK_VALID to get phy clk valid */
eee41b49
SL
268 if (!(spin_event_timeout(in_be32(non_ehci + FSL_SOC_USB_CTRL) &
269 PHY_CLK_VALID, FSL_USB_PHY_CLK_TIMEOUT, 0) ||
270 in_be32(non_ehci + FSL_SOC_USB_PRICTRL))) {
f4fbb6d5 271 dev_warn(hcd->self.controller, "USB PHY clock invalid\n");
3735ba8d
SL
272 return -EINVAL;
273 }
274 }
275
083522d7 276 ehci_writel(ehci, portsc, &ehci->regs->port_status[port_offset]);
3735ba8d 277
f66dea70 278 if (phy_mode != FSL_USB2_PHY_ULPI && pdata->have_sysif_regs)
3735ba8d
SL
279 setbits32(non_ehci + FSL_SOC_USB_CTRL, USB_CTRL_USB_EN);
280
281 return 0;
80cb9aee
RV
282}
283
3735ba8d 284static int ehci_fsl_usb_setup(struct ehci_hcd *ehci)
80cb9aee 285{
230f7ede 286 struct usb_hcd *hcd = ehci_to_hcd(ehci);
80cb9aee
RV
287 struct fsl_usb2_platform_data *pdata;
288 void __iomem *non_ehci = hcd->regs;
289
d4f09e28 290 pdata = dev_get_platdata(hcd->self.controller);
230f7ede 291
230f7ede 292 if (pdata->have_sysif_regs) {
4c954326
PJ
293 /*
294 * Turn on cache snooping hardware, since some PowerPC platforms
295 * wholly rely on hardware to deal with cache coherent
296 */
40acc095 297
4c954326
PJ
298 /* Setup Snooping for all the 4GB space */
299 /* SNOOP1 starts from 0x0, size 2G */
300 out_be32(non_ehci + FSL_SOC_USB_SNOOP1, 0x0 | SNOOP_SIZE_2GB);
301 /* SNOOP2 starts from 0x80000000, size 2G */
302 out_be32(non_ehci + FSL_SOC_USB_SNOOP2, 0x80000000 | SNOOP_SIZE_2GB);
303 }
40acc095 304
ba02978a
LY
305 if ((pdata->operating_mode == FSL_USB2_DR_HOST) ||
306 (pdata->operating_mode == FSL_USB2_DR_OTG))
3735ba8d
SL
307 if (ehci_fsl_setup_phy(hcd, pdata->phy_mode, 0))
308 return -EINVAL;
80cb9aee
RV
309
310 if (pdata->operating_mode == FSL_USB2_MPH_HOST) {
8cd42e97
KG
311 unsigned int chip, rev, svr;
312
313 svr = mfspr(SPRN_SVR);
314 chip = svr >> 16;
315 rev = (svr >> 4) & 0xf;
316
317 /* Deal with USB Erratum #14 on MPC834x Rev 1.0 & 1.1 chips */
318 if ((rev == 1) && (chip >= 0x8050) && (chip <= 0x8055))
319 ehci->has_fsl_port_bug = 1;
320
80cb9aee 321 if (pdata->port_enables & FSL_USB2_PORT0_ENABLED)
3735ba8d
SL
322 if (ehci_fsl_setup_phy(hcd, pdata->phy_mode, 0))
323 return -EINVAL;
324
80cb9aee 325 if (pdata->port_enables & FSL_USB2_PORT1_ENABLED)
3735ba8d
SL
326 if (ehci_fsl_setup_phy(hcd, pdata->phy_mode, 1))
327 return -EINVAL;
80cb9aee
RV
328 }
329
230f7ede 330 if (pdata->have_sysif_regs) {
08d7660d 331#ifdef CONFIG_FSL_SOC_BOOKE
230f7ede
AG
332 out_be32(non_ehci + FSL_SOC_USB_PRICTRL, 0x00000008);
333 out_be32(non_ehci + FSL_SOC_USB_AGECNTTHRSH, 0x00000080);
4f534258 334#else
230f7ede
AG
335 out_be32(non_ehci + FSL_SOC_USB_PRICTRL, 0x0000000c);
336 out_be32(non_ehci + FSL_SOC_USB_AGECNTTHRSH, 0x00000040);
4f534258 337#endif
230f7ede
AG
338 out_be32(non_ehci + FSL_SOC_USB_SICTRL, 0x00000001);
339 }
3735ba8d
SL
340
341 return 0;
80cb9aee
RV
342}
343
344/* called after powerup, by probe or system-pm "wakeup" */
345static int ehci_fsl_reinit(struct ehci_hcd *ehci)
346{
3735ba8d
SL
347 if (ehci_fsl_usb_setup(ehci))
348 return -EINVAL;
80cb9aee
RV
349
350 return 0;
351}
352
353/* called during probe() after chip reset completes */
354static int ehci_fsl_setup(struct usb_hcd *hcd)
355{
356 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
357 int retval;
230f7ede 358 struct fsl_usb2_platform_data *pdata;
761bbcb7 359 struct device *dev;
230f7ede 360
761bbcb7 361 dev = hcd->self.controller;
d4f09e28 362 pdata = dev_get_platdata(hcd->self.controller);
230f7ede
AG
363 ehci->big_endian_desc = pdata->big_endian_desc;
364 ehci->big_endian_mmio = pdata->big_endian_mmio;
80cb9aee
RV
365
366 /* EHCI registers start at offset 0x100 */
367 ehci->caps = hcd->regs + 0x100;
80cb9aee 368
e6604a7f
CE
369#ifdef CONFIG_PPC_83xx
370 /*
371 * Deal with MPC834X that need port power to be cycled after the power
372 * fault condition is removed. Otherwise the state machine does not
373 * reflect PORTSC[CSC] correctly.
374 */
375 ehci->need_oc_pp_cycle = 1;
376#endif
377
65fd4272
MC
378 hcd->has_tt = 1;
379
1a49e2ac 380 retval = ehci_setup(hcd);
80cb9aee
RV
381 if (retval)
382 return retval;
383
761bbcb7
AG
384 if (of_device_is_compatible(dev->parent->of_node,
385 "fsl,mpc5121-usb2-dr")) {
386 /*
387 * set SBUSCFG:AHBBRST so that control msgs don't
388 * fail when doing heavy PATA writes.
389 */
390 ehci_writel(ehci, SBUSCFG_INCR8,
391 hcd->regs + FSL_SOC_USB_SBUSCFG);
392 }
393
80cb9aee
RV
394 retval = ehci_fsl_reinit(ehci);
395 return retval;
396}
397
1af10774
AV
398struct ehci_fsl {
399 struct ehci_hcd ehci;
400
401#ifdef CONFIG_PM
402 /* Saved USB PHY settings, need to restore after deep sleep. */
403 u32 usb_ctrl;
404#endif
405};
406
407#ifdef CONFIG_PM
408
13b7ee2a
AG
409#ifdef CONFIG_PPC_MPC512x
410static int ehci_fsl_mpc512x_drv_suspend(struct device *dev)
411{
412 struct usb_hcd *hcd = dev_get_drvdata(dev);
413 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
d4f09e28 414 struct fsl_usb2_platform_data *pdata = dev_get_platdata(dev);
13b7ee2a
AG
415 u32 tmp;
416
1c20163d 417#ifdef CONFIG_DYNAMIC_DEBUG
13b7ee2a
AG
418 u32 mode = ehci_readl(ehci, hcd->regs + FSL_SOC_USB_USBMODE);
419 mode &= USBMODE_CM_MASK;
420 tmp = ehci_readl(ehci, hcd->regs + 0x140); /* usbcmd */
421
422 dev_dbg(dev, "suspend=%d already_suspended=%d "
423 "mode=%d usbcmd %08x\n", pdata->suspended,
424 pdata->already_suspended, mode, tmp);
425#endif
426
427 /*
428 * If the controller is already suspended, then this must be a
429 * PM suspend. Remember this fact, so that we will leave the
430 * controller suspended at PM resume time.
431 */
432 if (pdata->suspended) {
433 dev_dbg(dev, "already suspended, leaving early\n");
434 pdata->already_suspended = 1;
435 return 0;
436 }
437
438 dev_dbg(dev, "suspending...\n");
439
e8799906 440 ehci->rh_state = EHCI_RH_SUSPENDED;
13b7ee2a
AG
441 dev->power.power_state = PMSG_SUSPEND;
442
443 /* ignore non-host interrupts */
444 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
445
446 /* stop the controller */
447 tmp = ehci_readl(ehci, &ehci->regs->command);
448 tmp &= ~CMD_RUN;
449 ehci_writel(ehci, tmp, &ehci->regs->command);
450
451 /* save EHCI registers */
452 pdata->pm_command = ehci_readl(ehci, &ehci->regs->command);
453 pdata->pm_command &= ~CMD_RUN;
454 pdata->pm_status = ehci_readl(ehci, &ehci->regs->status);
455 pdata->pm_intr_enable = ehci_readl(ehci, &ehci->regs->intr_enable);
456 pdata->pm_frame_index = ehci_readl(ehci, &ehci->regs->frame_index);
457 pdata->pm_segment = ehci_readl(ehci, &ehci->regs->segment);
458 pdata->pm_frame_list = ehci_readl(ehci, &ehci->regs->frame_list);
459 pdata->pm_async_next = ehci_readl(ehci, &ehci->regs->async_next);
460 pdata->pm_configured_flag =
461 ehci_readl(ehci, &ehci->regs->configured_flag);
462 pdata->pm_portsc = ehci_readl(ehci, &ehci->regs->port_status[0]);
463 pdata->pm_usbgenctrl = ehci_readl(ehci,
464 hcd->regs + FSL_SOC_USB_USBGENCTRL);
465
466 /* clear the W1C bits */
467 pdata->pm_portsc &= cpu_to_hc32(ehci, ~PORT_RWC_BITS);
468
469 pdata->suspended = 1;
470
471 /* clear PP to cut power to the port */
472 tmp = ehci_readl(ehci, &ehci->regs->port_status[0]);
473 tmp &= ~PORT_POWER;
474 ehci_writel(ehci, tmp, &ehci->regs->port_status[0]);
475
476 return 0;
477}
478
479static int ehci_fsl_mpc512x_drv_resume(struct device *dev)
480{
481 struct usb_hcd *hcd = dev_get_drvdata(dev);
482 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
d4f09e28 483 struct fsl_usb2_platform_data *pdata = dev_get_platdata(dev);
13b7ee2a
AG
484 u32 tmp;
485
486 dev_dbg(dev, "suspend=%d already_suspended=%d\n",
487 pdata->suspended, pdata->already_suspended);
488
489 /*
490 * If the controller was already suspended at suspend time,
491 * then don't resume it now.
492 */
493 if (pdata->already_suspended) {
494 dev_dbg(dev, "already suspended, leaving early\n");
495 pdata->already_suspended = 0;
496 return 0;
497 }
498
499 if (!pdata->suspended) {
500 dev_dbg(dev, "not suspended, leaving early\n");
501 return 0;
502 }
503
504 pdata->suspended = 0;
505
506 dev_dbg(dev, "resuming...\n");
507
508 /* set host mode */
509 tmp = USBMODE_CM_HOST | (pdata->es ? USBMODE_ES : 0);
510 ehci_writel(ehci, tmp, hcd->regs + FSL_SOC_USB_USBMODE);
511
512 ehci_writel(ehci, pdata->pm_usbgenctrl,
513 hcd->regs + FSL_SOC_USB_USBGENCTRL);
514 ehci_writel(ehci, ISIPHYCTRL_PXE | ISIPHYCTRL_PHYE,
515 hcd->regs + FSL_SOC_USB_ISIPHYCTRL);
516
761bbcb7
AG
517 ehci_writel(ehci, SBUSCFG_INCR8, hcd->regs + FSL_SOC_USB_SBUSCFG);
518
13b7ee2a
AG
519 /* restore EHCI registers */
520 ehci_writel(ehci, pdata->pm_command, &ehci->regs->command);
521 ehci_writel(ehci, pdata->pm_intr_enable, &ehci->regs->intr_enable);
522 ehci_writel(ehci, pdata->pm_frame_index, &ehci->regs->frame_index);
523 ehci_writel(ehci, pdata->pm_segment, &ehci->regs->segment);
524 ehci_writel(ehci, pdata->pm_frame_list, &ehci->regs->frame_list);
525 ehci_writel(ehci, pdata->pm_async_next, &ehci->regs->async_next);
526 ehci_writel(ehci, pdata->pm_configured_flag,
527 &ehci->regs->configured_flag);
528 ehci_writel(ehci, pdata->pm_portsc, &ehci->regs->port_status[0]);
529
530 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
e8799906 531 ehci->rh_state = EHCI_RH_RUNNING;
13b7ee2a
AG
532 dev->power.power_state = PMSG_ON;
533
534 tmp = ehci_readl(ehci, &ehci->regs->command);
535 tmp |= CMD_RUN;
536 ehci_writel(ehci, tmp, &ehci->regs->command);
537
538 usb_hcd_resume_root_hub(hcd);
539
540 return 0;
541}
542#else
543static inline int ehci_fsl_mpc512x_drv_suspend(struct device *dev)
544{
545 return 0;
546}
547
548static inline int ehci_fsl_mpc512x_drv_resume(struct device *dev)
549{
550 return 0;
551}
552#endif /* CONFIG_PPC_MPC512x */
553
1af10774
AV
554static struct ehci_fsl *hcd_to_ehci_fsl(struct usb_hcd *hcd)
555{
556 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
557
558 return container_of(ehci, struct ehci_fsl, ehci);
559}
560
561static int ehci_fsl_drv_suspend(struct device *dev)
562{
563 struct usb_hcd *hcd = dev_get_drvdata(dev);
564 struct ehci_fsl *ehci_fsl = hcd_to_ehci_fsl(hcd);
565 void __iomem *non_ehci = hcd->regs;
566
13b7ee2a
AG
567 if (of_device_is_compatible(dev->parent->of_node,
568 "fsl,mpc5121-usb2-dr")) {
569 return ehci_fsl_mpc512x_drv_suspend(dev);
570 }
571
4147200d
AS
572 ehci_prepare_ports_for_controller_suspend(hcd_to_ehci(hcd),
573 device_may_wakeup(dev));
1af10774
AV
574 if (!fsl_deep_sleep())
575 return 0;
576
577 ehci_fsl->usb_ctrl = in_be32(non_ehci + FSL_SOC_USB_CTRL);
578 return 0;
579}
580
581static int ehci_fsl_drv_resume(struct device *dev)
582{
583 struct usb_hcd *hcd = dev_get_drvdata(dev);
584 struct ehci_fsl *ehci_fsl = hcd_to_ehci_fsl(hcd);
585 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
586 void __iomem *non_ehci = hcd->regs;
587
13b7ee2a
AG
588 if (of_device_is_compatible(dev->parent->of_node,
589 "fsl,mpc5121-usb2-dr")) {
590 return ehci_fsl_mpc512x_drv_resume(dev);
591 }
592
16032c4f 593 ehci_prepare_ports_for_controller_resume(ehci);
1af10774
AV
594 if (!fsl_deep_sleep())
595 return 0;
596
597 usb_root_hub_lost_power(hcd->self.root_hub);
598
599 /* Restore USB PHY settings and enable the controller. */
600 out_be32(non_ehci + FSL_SOC_USB_CTRL, ehci_fsl->usb_ctrl);
601
602 ehci_reset(ehci);
603 ehci_fsl_reinit(ehci);
604
605 return 0;
606}
607
608static int ehci_fsl_drv_restore(struct device *dev)
609{
610 struct usb_hcd *hcd = dev_get_drvdata(dev);
611
612 usb_root_hub_lost_power(hcd->self.root_hub);
613 return 0;
614}
615
616static struct dev_pm_ops ehci_fsl_pm_ops = {
617 .suspend = ehci_fsl_drv_suspend,
618 .resume = ehci_fsl_drv_resume,
619 .restore = ehci_fsl_drv_restore,
620};
621
622#define EHCI_FSL_PM_OPS (&ehci_fsl_pm_ops)
623#else
624#define EHCI_FSL_PM_OPS NULL
625#endif /* CONFIG_PM */
626
83722bc9
AG
627#ifdef CONFIG_USB_OTG
628static int ehci_start_port_reset(struct usb_hcd *hcd, unsigned port)
629{
630 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
631 u32 status;
632
633 if (!port)
634 return -EINVAL;
635
636 port--;
637
638 /* start port reset before HNP protocol time out */
639 status = readl(&ehci->regs->port_status[port]);
640 if (!(status & PORT_CONNECT))
641 return -ENODEV;
642
643 /* khubd will finish the reset later */
644 if (ehci_is_TDI(ehci)) {
645 writel(PORT_RESET |
646 (status & ~(PORT_CSC | PORT_PEC | PORT_OCC)),
647 &ehci->regs->port_status[port]);
648 } else {
649 writel(PORT_RESET, &ehci->regs->port_status[port]);
650 }
651
652 return 0;
653}
654#else
655#define ehci_start_port_reset NULL
656#endif /* CONFIG_USB_OTG */
657
658
80cb9aee
RV
659static const struct hc_driver ehci_fsl_hc_driver = {
660 .description = hcd_name,
661 .product_desc = "Freescale On-Chip EHCI Host Controller",
1af10774 662 .hcd_priv_size = sizeof(struct ehci_fsl),
80cb9aee
RV
663
664 /*
665 * generic hardware linkage
666 */
667 .irq = ehci_irq,
c04ee4b1 668 .flags = HCD_USB2 | HCD_MEMORY | HCD_BH,
80cb9aee
RV
669
670 /*
671 * basic lifecycle operations
672 */
673 .reset = ehci_fsl_setup,
674 .start = ehci_run,
80cb9aee 675 .stop = ehci_stop,
64a21d02 676 .shutdown = ehci_shutdown,
80cb9aee
RV
677
678 /*
679 * managing i/o requests and associated device resources
680 */
681 .urb_enqueue = ehci_urb_enqueue,
682 .urb_dequeue = ehci_urb_dequeue,
683 .endpoint_disable = ehci_endpoint_disable,
b18ffd49 684 .endpoint_reset = ehci_endpoint_reset,
80cb9aee
RV
685
686 /*
687 * scheduling support
688 */
689 .get_frame_number = ehci_get_frame,
690
691 /*
692 * root hub support
693 */
694 .hub_status_data = ehci_hub_status_data,
695 .hub_control = ehci_hub_control,
696 .bus_suspend = ehci_bus_suspend,
697 .bus_resume = ehci_bus_resume,
83722bc9 698 .start_port_reset = ehci_start_port_reset,
90da096e 699 .relinquish_port = ehci_relinquish_port,
3a31155c 700 .port_handed_over = ehci_port_handed_over,
914b7012
AS
701
702 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
80cb9aee
RV
703};
704
705static int ehci_fsl_drv_probe(struct platform_device *pdev)
706{
707 if (usb_disabled())
708 return -ENODEV;
709
135db048 710 /* FIXME we only want one one probe() not two */
80cb9aee
RV
711 return usb_hcd_fsl_probe(&ehci_fsl_hc_driver, pdev);
712}
713
714static int ehci_fsl_drv_remove(struct platform_device *pdev)
715{
716 struct usb_hcd *hcd = platform_get_drvdata(pdev);
717
135db048 718 /* FIXME we only want one one remove() not two */
80cb9aee 719 usb_hcd_fsl_remove(hcd, pdev);
80cb9aee
RV
720 return 0;
721}
722
135db048 723MODULE_ALIAS("platform:fsl-ehci");
80cb9aee 724
01cced25 725static struct platform_driver ehci_fsl_driver = {
80cb9aee
RV
726 .probe = ehci_fsl_drv_probe,
727 .remove = ehci_fsl_drv_remove,
64a21d02 728 .shutdown = usb_hcd_platform_shutdown,
80cb9aee 729 .driver = {
1af10774 730 .name = "fsl-ehci",
9e873d42 731 .owner = THIS_MODULE,
1af10774 732 .pm = EHCI_FSL_PM_OPS,
135db048 733 },
80cb9aee 734};
This page took 0.744314 seconds and 5 git commands to generate.