ehci: add pci quirk for Ordissimo and RM Slate 100 too
[deliverable/linux.git] / drivers / usb / host / ehci-hcd.c
CommitLineData
1da177e4
LT
1/*
2 * Copyright (c) 2000-2004 by David Brownell
53bd6a60 3 *
1da177e4
LT
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
1da177e4
LT
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/dmapool.h>
22#include <linux/kernel.h>
23#include <linux/delay.h>
24#include <linux/ioport.h>
25#include <linux/sched.h>
3c04e20e 26#include <linux/vmalloc.h>
1da177e4
LT
27#include <linux/errno.h>
28#include <linux/init.h>
29#include <linux/timer.h>
ee4ecb8a 30#include <linux/ktime.h>
1da177e4
LT
31#include <linux/list.h>
32#include <linux/interrupt.h>
1da177e4 33#include <linux/usb.h>
27729aad 34#include <linux/usb/hcd.h>
1da177e4
LT
35#include <linux/moduleparam.h>
36#include <linux/dma-mapping.h>
694cc208 37#include <linux/debugfs.h>
5a0e3ad6 38#include <linux/slab.h>
aa4d8342 39#include <linux/uaccess.h>
1da177e4 40
1da177e4
LT
41#include <asm/byteorder.h>
42#include <asm/io.h>
43#include <asm/irq.h>
44#include <asm/system.h>
45#include <asm/unaligned.h>
1da177e4
LT
46
47/*-------------------------------------------------------------------------*/
48
49/*
50 * EHCI hc_driver implementation ... experimental, incomplete.
51 * Based on the final 1.0 register interface specification.
52 *
53 * USB 2.0 shows up in upcoming www.pcmcia.org technology.
54 * First was PCMCIA, like ISA; then CardBus, which is PCI.
55 * Next comes "CardBay", using USB 2.0 signals.
56 *
57 * Contains additional contributions by Brad Hards, Rory Bolt, and others.
58 * Special thanks to Intel and VIA for providing host controllers to
59 * test this driver on, and Cypress (including In-System Design) for
60 * providing early devices for those host controllers to talk to!
1da177e4
LT
61 */
62
1da177e4
LT
63#define DRIVER_AUTHOR "David Brownell"
64#define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
65
66static const char hcd_name [] = "ehci_hcd";
67
68
9776afc8 69#undef VERBOSE_DEBUG
1da177e4
LT
70#undef EHCI_URB_TRACE
71
72#ifdef DEBUG
73#define EHCI_STATS
74#endif
75
76/* magic numbers that can affect system performance */
77#define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
78#define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
79#define EHCI_TUNE_RL_TT 0
80#define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
81#define EHCI_TUNE_MULT_TT 1
ffda0803
AS
82/*
83 * Some drivers think it's safe to schedule isochronous transfers more than
84 * 256 ms into the future (partly as a result of an old bug in the scheduling
85 * code). In an attempt to avoid trouble, we will use a minimum scheduling
86 * length of 512 frames instead of 256.
87 */
88#define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
1da177e4 89
07d29b63 90#define EHCI_IAA_MSECS 10 /* arbitrary */
1da177e4
LT
91#define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
92#define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
b9638011 93#define EHCI_SHRINK_FRAMES 5 /* async qh unlink delay */
1da177e4
LT
94
95/* Initial IRQ latency: faster than hw default */
96static int log2_irq_thresh = 0; // 0 to 6
97module_param (log2_irq_thresh, int, S_IRUGO);
98MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
99
100/* initial park setting: slower than hw default */
101static unsigned park = 0;
102module_param (park, uint, S_IRUGO);
103MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
104
93f1a47c
DB
105/* for flakey hardware, ignore overcurrent indicators */
106static int ignore_oc = 0;
107module_param (ignore_oc, bool, S_IRUGO);
108MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
109
48f24970
AD
110/* for link power management(LPM) feature */
111static unsigned int hird;
112module_param(hird, int, S_IRUGO);
cc556871 113MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us");
48f24970 114
1da177e4
LT
115#define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
116
117/*-------------------------------------------------------------------------*/
118
119#include "ehci.h"
120#include "ehci-dbg.c"
ad93562b 121#include "pci-quirks.h"
1da177e4
LT
122
123/*-------------------------------------------------------------------------*/
124
bc29847e
AS
125static void
126timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
127{
128 /* Don't override timeouts which shrink or (later) disable
129 * the async ring; just the I/O watchdog. Note that if a
130 * SHRINK were pending, OFF would never be requested.
131 */
132 if (timer_pending(&ehci->watchdog)
133 && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
134 & ehci->actions))
135 return;
136
137 if (!test_and_set_bit(action, &ehci->actions)) {
138 unsigned long t;
139
140 switch (action) {
141 case TIMER_IO_WATCHDOG:
403dbd36
AD
142 if (!ehci->need_io_watchdog)
143 return;
bc29847e
AS
144 t = EHCI_IO_JIFFIES;
145 break;
146 case TIMER_ASYNC_OFF:
147 t = EHCI_ASYNC_JIFFIES;
148 break;
149 /* case TIMER_ASYNC_SHRINK: */
150 default:
151 /* add a jiffie since we synch against the
152 * 8 KHz uframe counter.
153 */
154 t = DIV_ROUND_UP(EHCI_SHRINK_FRAMES * HZ, 1000) + 1;
155 break;
156 }
157 mod_timer(&ehci->watchdog, t + jiffies);
158 }
159}
160
161/*-------------------------------------------------------------------------*/
162
1da177e4
LT
163/*
164 * handshake - spin reading hc until handshake completes or fails
165 * @ptr: address of hc register to be read
166 * @mask: bits to look at in result of read
167 * @done: value of those bits when handshake succeeds
168 * @usec: timeout in microseconds
169 *
170 * Returns negative errno, or zero on success
171 *
172 * Success happens when the "mask" bits have the specified value (hardware
173 * handshake done). There are two failure modes: "usec" have passed (major
174 * hardware flakeout), or the register reads as all-ones (hardware removed).
175 *
176 * That last failure should_only happen in cases like physical cardbus eject
177 * before driver shutdown. But it also seems to be caused by bugs in cardbus
178 * bridge shutdown: shutting down the bridge before the devices using it.
179 */
083522d7
BH
180static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
181 u32 mask, u32 done, int usec)
1da177e4
LT
182{
183 u32 result;
184
185 do {
083522d7 186 result = ehci_readl(ehci, ptr);
1da177e4
LT
187 if (result == ~(u32)0) /* card removed */
188 return -ENODEV;
189 result &= mask;
190 if (result == done)
191 return 0;
192 udelay (1);
193 usec--;
194 } while (usec > 0);
195 return -ETIMEDOUT;
196}
197
65fd4272
MC
198/* check TDI/ARC silicon is in host mode */
199static int tdi_in_host_mode (struct ehci_hcd *ehci)
200{
201 u32 __iomem *reg_ptr;
202 u32 tmp;
203
204 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
205 tmp = ehci_readl(ehci, reg_ptr);
206 return (tmp & 3) == USBMODE_CM_HC;
207}
208
1da177e4
LT
209/* force HC to halt state from unknown (EHCI spec section 2.3) */
210static int ehci_halt (struct ehci_hcd *ehci)
211{
083522d7 212 u32 temp = ehci_readl(ehci, &ehci->regs->status);
1da177e4 213
72f30b6f 214 /* disable any irqs left enabled by previous code */
083522d7 215 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
72f30b6f 216
65fd4272
MC
217 if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
218 return 0;
219 }
220
1da177e4
LT
221 if ((temp & STS_HALT) != 0)
222 return 0;
223
083522d7 224 temp = ehci_readl(ehci, &ehci->regs->command);
1da177e4 225 temp &= ~CMD_RUN;
083522d7
BH
226 ehci_writel(ehci, temp, &ehci->regs->command);
227 return handshake (ehci, &ehci->regs->status,
228 STS_HALT, STS_HALT, 16 * 125);
1da177e4
LT
229}
230
0bcfeb3e
DB
231static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
232 u32 mask, u32 done, int usec)
233{
234 int error;
235
236 error = handshake(ehci, ptr, mask, done, usec);
237 if (error) {
238 ehci_halt(ehci);
239 ehci_to_hcd(ehci)->state = HC_STATE_HALT;
65cb76ba 240 ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
0bcfeb3e
DB
241 ptr, mask, done, error);
242 }
243
244 return error;
245}
246
1da177e4
LT
247/* put TDI/ARC silicon into EHCI mode */
248static void tdi_reset (struct ehci_hcd *ehci)
249{
250 u32 __iomem *reg_ptr;
251 u32 tmp;
252
d23a1377 253 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
083522d7 254 tmp = ehci_readl(ehci, reg_ptr);
d23a1377
VB
255 tmp |= USBMODE_CM_HC;
256 /* The default byte access to MMR space is LE after
257 * controller reset. Set the required endian mode
258 * for transfer buffers to match the host microprocessor
259 */
260 if (ehci_big_endian_mmio(ehci))
261 tmp |= USBMODE_BE;
083522d7 262 ehci_writel(ehci, tmp, reg_ptr);
1da177e4
LT
263}
264
265/* reset a non-running (STS_HALT == 1) controller */
266static int ehci_reset (struct ehci_hcd *ehci)
267{
268 int retval;
083522d7 269 u32 command = ehci_readl(ehci, &ehci->regs->command);
1da177e4 270
8d053c79
JW
271 /* If the EHCI debug controller is active, special care must be
272 * taken before and after a host controller reset */
273 if (ehci->debug && !dbgp_reset_prep())
274 ehci->debug = NULL;
275
1da177e4
LT
276 command |= CMD_RESET;
277 dbg_cmd (ehci, "reset", command);
083522d7 278 ehci_writel(ehci, command, &ehci->regs->command);
1da177e4
LT
279 ehci_to_hcd(ehci)->state = HC_STATE_HALT;
280 ehci->next_statechange = jiffies;
083522d7
BH
281 retval = handshake (ehci, &ehci->regs->command,
282 CMD_RESET, 0, 250 * 1000);
1da177e4 283
331ac6b2
AD
284 if (ehci->has_hostpc) {
285 ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
286 (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
287 ehci_writel(ehci, TXFIFO_DEFAULT,
288 (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
289 }
1da177e4
LT
290 if (retval)
291 return retval;
292
293 if (ehci_is_TDI(ehci))
294 tdi_reset (ehci);
295
8d053c79
JW
296 if (ehci->debug)
297 dbgp_external_startup();
298
1da177e4
LT
299 return retval;
300}
301
302/* idle the controller (from running) */
303static void ehci_quiesce (struct ehci_hcd *ehci)
304{
305 u32 temp;
306
307#ifdef DEBUG
308 if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
309 BUG ();
310#endif
311
312 /* wait for any schedule enables/disables to take effect */
083522d7 313 temp = ehci_readl(ehci, &ehci->regs->command) << 10;
1da177e4 314 temp &= STS_ASS | STS_PSS;
c765d4ca
KW
315 if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
316 STS_ASS | STS_PSS, temp, 16 * 125))
1da177e4 317 return;
1da177e4
LT
318
319 /* then disable anything that's still active */
083522d7 320 temp = ehci_readl(ehci, &ehci->regs->command);
1da177e4 321 temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
083522d7 322 ehci_writel(ehci, temp, &ehci->regs->command);
1da177e4
LT
323
324 /* hardware can take 16 microframes to turn off ... */
c765d4ca
KW
325 handshake_on_error_set_halt(ehci, &ehci->regs->status,
326 STS_ASS | STS_PSS, 0, 16 * 125);
1da177e4
LT
327}
328
329/*-------------------------------------------------------------------------*/
330
07d29b63 331static void end_unlink_async(struct ehci_hcd *ehci);
7d12e780 332static void ehci_work(struct ehci_hcd *ehci);
1da177e4
LT
333
334#include "ehci-hub.c"
48f24970 335#include "ehci-lpm.c"
1da177e4
LT
336#include "ehci-mem.c"
337#include "ehci-q.c"
338#include "ehci-sched.c"
4c67045b 339#include "ehci-sysfs.c"
1da177e4
LT
340
341/*-------------------------------------------------------------------------*/
342
07d29b63 343static void ehci_iaa_watchdog(unsigned long param)
1da177e4
LT
344{
345 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
346 unsigned long flags;
347
348 spin_lock_irqsave (&ehci->lock, flags);
349
e82cc128
DB
350 /* Lost IAA irqs wedge things badly; seen first with a vt8235.
351 * So we need this watchdog, but must protect it against both
352 * (a) SMP races against real IAA firing and retriggering, and
353 * (b) clean HC shutdown, when IAA watchdog was pending.
354 */
355 if (ehci->reclaim
356 && !timer_pending(&ehci->iaa_watchdog)
357 && HC_IS_RUNNING(ehci_to_hcd(ehci)->state)) {
358 u32 cmd, status;
359
360 /* If we get here, IAA is *REALLY* late. It's barely
361 * conceivable that the system is so busy that CMD_IAAD
362 * is still legitimately set, so let's be sure it's
363 * clear before we read STS_IAA. (The HC should clear
364 * CMD_IAAD when it sets STS_IAA.)
365 */
366 cmd = ehci_readl(ehci, &ehci->regs->command);
367 if (cmd & CMD_IAAD)
368 ehci_writel(ehci, cmd & ~CMD_IAAD,
369 &ehci->regs->command);
370
371 /* If IAA is set here it either legitimately triggered
372 * before we cleared IAAD above (but _way_ late, so we'll
373 * still count it as lost) ... or a silicon erratum:
374 * - VIA seems to set IAA without triggering the IRQ;
375 * - IAAD potentially cleared without setting IAA.
376 */
377 status = ehci_readl(ehci, &ehci->regs->status);
378 if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
1da177e4 379 COUNT (ehci->stats.lost_iaa);
083522d7 380 ehci_writel(ehci, STS_IAA, &ehci->regs->status);
1da177e4 381 }
e82cc128
DB
382
383 ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
384 status, cmd);
07d29b63 385 end_unlink_async(ehci);
1da177e4
LT
386 }
387
07d29b63
AS
388 spin_unlock_irqrestore(&ehci->lock, flags);
389}
390
391static void ehci_watchdog(unsigned long param)
392{
393 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
394 unsigned long flags;
395
396 spin_lock_irqsave(&ehci->lock, flags);
397
398 /* stop async processing after it's idled a bit */
1da177e4 399 if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
26f953fd 400 start_unlink_async (ehci, ehci->async);
1da177e4
LT
401
402 /* ehci could run by timer, without IRQs ... */
7d12e780 403 ehci_work (ehci);
1da177e4
LT
404
405 spin_unlock_irqrestore (&ehci->lock, flags);
406}
407
8903795a
AS
408/* On some systems, leaving remote wakeup enabled prevents system shutdown.
409 * The firmware seems to think that powering off is a wakeup event!
410 * This routine turns off remote wakeup and everything else, on all ports.
411 */
412static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
413{
414 int port = HCS_N_PORTS(ehci->hcs_params);
415
416 while (port--)
417 ehci_writel(ehci, PORT_RWC_BITS,
418 &ehci->regs->port_status[port]);
419}
420
21da84a8
SS
421/*
422 * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
423 * Should be called with ehci->lock held.
72f30b6f 424 */
21da84a8 425static void ehci_silence_controller(struct ehci_hcd *ehci)
1da177e4 426{
21da84a8 427 ehci_halt(ehci);
8903795a 428 ehci_turn_off_all_ports(ehci);
1da177e4
LT
429
430 /* make BIOS/etc use companion controller during reboot */
083522d7 431 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
8903795a
AS
432
433 /* unblock posted writes */
434 ehci_readl(ehci, &ehci->regs->configured_flag);
1da177e4
LT
435}
436
21da84a8
SS
437/* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
438 * This forcibly disables dma and IRQs, helping kexec and other cases
439 * where the next system software may expect clean state.
440 */
441static void ehci_shutdown(struct usb_hcd *hcd)
442{
443 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
444
445 del_timer_sync(&ehci->watchdog);
446 del_timer_sync(&ehci->iaa_watchdog);
447
448 spin_lock_irq(&ehci->lock);
449 ehci_silence_controller(ehci);
450 spin_unlock_irq(&ehci->lock);
451}
452
56c1e26d
DB
453static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
454{
455 unsigned port;
456
457 if (!HCS_PPC (ehci->hcs_params))
458 return;
459
460 ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
461 for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
462 (void) ehci_hub_control(ehci_to_hcd(ehci),
463 is_on ? SetPortFeature : ClearPortFeature,
464 USB_PORT_FEAT_POWER,
465 port--, NULL, 0);
383975d7
AS
466 /* Flush those writes */
467 ehci_readl(ehci, &ehci->regs->command);
56c1e26d
DB
468 msleep(20);
469}
470
7ff71d6a 471/*-------------------------------------------------------------------------*/
1da177e4 472
7ff71d6a
MP
473/*
474 * ehci_work is called from some interrupts, timers, and so on.
475 * it calls driver completion functions, after dropping ehci->lock.
476 */
7d12e780 477static void ehci_work (struct ehci_hcd *ehci)
7ff71d6a
MP
478{
479 timer_action_done (ehci, TIMER_IO_WATCHDOG);
7ff71d6a
MP
480
481 /* another CPU may drop ehci->lock during a schedule scan while
482 * it reports urb completions. this flag guards against bogus
483 * attempts at re-entrant schedule scanning.
484 */
485 if (ehci->scanning)
486 return;
487 ehci->scanning = 1;
7d12e780 488 scan_async (ehci);
7ff71d6a 489 if (ehci->next_uframe != -1)
7d12e780 490 scan_periodic (ehci);
7ff71d6a
MP
491 ehci->scanning = 0;
492
493 /* the IO watchdog guards against hardware or driver bugs that
494 * misplace IRQs, and should let us run completely without IRQs.
495 * such lossage has been observed on both VT6202 and VT8235.
496 */
497 if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
498 (ehci->async->qh_next.ptr != NULL ||
499 ehci->periodic_sched != 0))
500 timer_action (ehci, TIMER_IO_WATCHDOG);
501}
1da177e4 502
21da84a8
SS
503/*
504 * Called when the ehci_hcd module is removed.
505 */
7ff71d6a 506static void ehci_stop (struct usb_hcd *hcd)
1da177e4
LT
507{
508 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1da177e4 509
7ff71d6a 510 ehci_dbg (ehci, "stop\n");
1da177e4 511
7ff71d6a
MP
512 /* no more interrupts ... */
513 del_timer_sync (&ehci->watchdog);
07d29b63 514 del_timer_sync(&ehci->iaa_watchdog);
56c1e26d 515
7ff71d6a
MP
516 spin_lock_irq(&ehci->lock);
517 if (HC_IS_RUNNING (hcd->state))
518 ehci_quiesce (ehci);
1da177e4 519
21da84a8 520 ehci_silence_controller(ehci);
7ff71d6a 521 ehci_reset (ehci);
7ff71d6a 522 spin_unlock_irq(&ehci->lock);
1da177e4 523
4c67045b 524 remove_sysfs_files(ehci);
7ff71d6a 525 remove_debug_files (ehci);
1da177e4 526
7ff71d6a
MP
527 /* root hub is shut down separately (first, when possible) */
528 spin_lock_irq (&ehci->lock);
529 if (ehci->async)
7d12e780 530 ehci_work (ehci);
7ff71d6a
MP
531 spin_unlock_irq (&ehci->lock);
532 ehci_mem_cleanup (ehci);
1da177e4 533
ad93562b
AX
534 if (ehci->amd_pll_fix == 1)
535 usb_amd_dev_put();
05570297 536
7ff71d6a
MP
537#ifdef EHCI_STATS
538 ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
539 ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
540 ehci->stats.lost_iaa);
541 ehci_dbg (ehci, "complete %ld unlink %ld\n",
542 ehci->stats.complete, ehci->stats.unlink);
1da177e4 543#endif
1da177e4 544
083522d7
BH
545 dbg_status (ehci, "ehci_stop completed",
546 ehci_readl(ehci, &ehci->regs->status));
1da177e4
LT
547}
548
18807521
DB
549/* one-time init, only for memory state */
550static int ehci_init(struct usb_hcd *hcd)
1da177e4 551{
18807521 552 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1da177e4 553 u32 temp;
1da177e4
LT
554 int retval;
555 u32 hcc_params;
3807e26d 556 struct ehci_qh_hw *hw;
18807521
DB
557
558 spin_lock_init(&ehci->lock);
559
403dbd36
AD
560 /*
561 * keep io watchdog by default, those good HCDs could turn off it later
562 */
563 ehci->need_io_watchdog = 1;
18807521
DB
564 init_timer(&ehci->watchdog);
565 ehci->watchdog.function = ehci_watchdog;
566 ehci->watchdog.data = (unsigned long) ehci;
1da177e4 567
07d29b63
AS
568 init_timer(&ehci->iaa_watchdog);
569 ehci->iaa_watchdog.function = ehci_iaa_watchdog;
570 ehci->iaa_watchdog.data = (unsigned long) ehci;
571
f75593ce
AS
572 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
573
cc62a7eb
KS
574 /*
575 * by default set standard 80% (== 100 usec/uframe) max periodic
576 * bandwidth as required by USB 2.0
577 */
578 ehci->uframe_periodic_max = 100;
579
1da177e4
LT
580 /*
581 * hw default: 1K periodic list heads, one per frame.
582 * periodic_size can shrink by USBCMD update if hcc_params allows.
583 */
584 ehci->periodic_size = DEFAULT_I_TDPS;
9aa09d2f 585 INIT_LIST_HEAD(&ehci->cached_itd_list);
0e5f231b 586 INIT_LIST_HEAD(&ehci->cached_sitd_list);
f75593ce
AS
587
588 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
589 /* periodic schedule size can be smaller than default */
590 switch (EHCI_TUNE_FLS) {
591 case 0: ehci->periodic_size = 1024; break;
592 case 1: ehci->periodic_size = 512; break;
593 case 2: ehci->periodic_size = 256; break;
594 default: BUG();
595 }
596 }
18807521 597 if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
1da177e4
LT
598 return retval;
599
600 /* controllers may cache some of the periodic schedule ... */
53bd6a60 601 if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
dccd574c 602 ehci->i_thresh = 2 + 8;
1da177e4 603 else // N microframes cached
18807521 604 ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
1da177e4
LT
605
606 ehci->reclaim = NULL;
1da177e4 607 ehci->next_uframe = -1;
9aa09d2f 608 ehci->clock_frame = -1;
1da177e4 609
1da177e4
LT
610 /*
611 * dedicate a qh for the async ring head, since we couldn't unlink
612 * a 'real' qh without stopping the async schedule [4.8]. use it
613 * as the 'reclamation list head' too.
614 * its dummy is used in hw_alt_next of many tds, to prevent the qh
615 * from automatically advancing to the next td after short reads.
616 */
18807521 617 ehci->async->qh_next.qh = NULL;
3807e26d
AD
618 hw = ehci->async->hw;
619 hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
620 hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
621 hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
622 hw->hw_qtd_next = EHCI_LIST_END(ehci);
18807521 623 ehci->async->qh_state = QH_STATE_LINKED;
3807e26d 624 hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
1da177e4
LT
625
626 /* clear interrupt enables, set irq latency */
627 if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
628 log2_irq_thresh = 0;
629 temp = 1 << (16 + log2_irq_thresh);
5a9cdf33
AD
630 if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
631 ehci->has_ppcd = 1;
632 ehci_dbg(ehci, "enable per-port change event\n");
633 temp |= CMD_PPCEE;
634 }
1da177e4
LT
635 if (HCC_CANPARK(hcc_params)) {
636 /* HW default park == 3, on hardware that supports it (like
637 * NVidia and ALI silicon), maximizes throughput on the async
638 * schedule by avoiding QH fetches between transfers.
639 *
640 * With fast usb storage devices and NForce2, "park" seems to
641 * make problems: throughput reduction (!), data errors...
642 */
643 if (park) {
18807521 644 park = min(park, (unsigned) 3);
1da177e4
LT
645 temp |= CMD_PARK;
646 temp |= park << 8;
647 }
18807521 648 ehci_dbg(ehci, "park %d\n", park);
1da177e4 649 }
18807521 650 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
1da177e4
LT
651 /* periodic schedule size can be smaller than default */
652 temp &= ~(3 << 2);
653 temp |= (EHCI_TUNE_FLS << 2);
1da177e4 654 }
48f24970
AD
655 if (HCC_LPM(hcc_params)) {
656 /* support link power management EHCI 1.1 addendum */
657 ehci_dbg(ehci, "support lpm\n");
658 ehci->has_lpm = 1;
659 if (hird > 0xf) {
660 ehci_dbg(ehci, "hird %d invalid, use default 0",
661 hird);
662 hird = 0;
663 }
664 temp |= hird << 24;
665 }
18807521
DB
666 ehci->command = temp;
667
40f8db8f 668 /* Accept arbitrarily long scatter-gather lists */
4307a28e
AR
669 if (!(hcd->driver->flags & HCD_LOCAL_MEM))
670 hcd->self.sg_tablesize = ~0;
18807521
DB
671 return 0;
672}
673
674/* start HC running; it's halted, ehci_init() has been run (once) */
675static int ehci_run (struct usb_hcd *hcd)
676{
677 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
678 int retval;
679 u32 temp;
680 u32 hcc_params;
681
1d619f12 682 hcd->uses_new_polling = 1;
1d619f12 683
18807521 684 /* EHCI spec section 4.1 */
bcf40815
MC
685 /*
686 * TDI driver does the ehci_reset in their reset callback.
687 * Don't reset here, because configuration settings will
688 * vanish.
689 */
690 if (!ehci_is_TDI(ehci) && (retval = ehci_reset(ehci)) != 0) {
18807521
DB
691 ehci_mem_cleanup(ehci);
692 return retval;
693 }
083522d7
BH
694 ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
695 ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
18807521
DB
696
697 /*
698 * hcc_params controls whether ehci->regs->segment must (!!!)
699 * be used; it constrains QH/ITD/SITD and QTD locations.
700 * pci_pool consistent memory always uses segment zero.
701 * streaming mappings for I/O buffers, like pci_map_single(),
702 * can return segments above 4GB, if the device allows.
703 *
704 * NOTE: the dma mask is visible through dma_supported(), so
705 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
706 * Scsi_Host.highmem_io, and so forth. It's readonly to all
707 * host side drivers though.
708 */
083522d7 709 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
18807521 710 if (HCC_64BIT_ADDR(hcc_params)) {
083522d7 711 ehci_writel(ehci, 0, &ehci->regs->segment);
18807521
DB
712#if 0
713// this is deeply broken on almost all architectures
6a35528a 714 if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
18807521
DB
715 ehci_info(ehci, "enabled 64bit DMA\n");
716#endif
717 }
718
719
1da177e4
LT
720 // Philips, Intel, and maybe others need CMD_RUN before the
721 // root hub will detect new devices (why?); NEC doesn't
18807521
DB
722 ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
723 ehci->command |= CMD_RUN;
083522d7 724 ehci_writel(ehci, ehci->command, &ehci->regs->command);
18807521 725 dbg_cmd (ehci, "init", ehci->command);
1da177e4 726
1da177e4
LT
727 /*
728 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
729 * are explicitly handed to companion controller(s), so no TT is
730 * involved with the root hub. (Except where one is integrated,
731 * and there's no companion controller unless maybe for USB OTG.)
32fe0198
AS
732 *
733 * Turning on the CF flag will transfer ownership of all ports
734 * from the companions to the EHCI controller. If any of the
735 * companions are in the middle of a port reset at the time, it
736 * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
1cb52658
DB
737 * guarantees that no resets are in progress. After we set CF,
738 * a short delay lets the hardware catch up; new resets shouldn't
739 * be started before the port switching actions could complete.
1da177e4 740 */
32fe0198 741 down_write(&ehci_cf_port_reset_rwsem);
1da177e4 742 hcd->state = HC_STATE_RUNNING;
083522d7
BH
743 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
744 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
1cb52658 745 msleep(5);
32fe0198 746 up_write(&ehci_cf_port_reset_rwsem);
ee4ecb8a 747 ehci->last_periodic_enable = ktime_get_real();
1da177e4 748
c430131a 749 temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
1da177e4 750 ehci_info (ehci,
2b70f073 751 "USB %x.%x started, EHCI %x.%02x%s\n",
7ff71d6a 752 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
2b70f073 753 temp >> 8, temp & 0xff,
93f1a47c 754 ignore_oc ? ", overcurrent ignored" : "");
1da177e4 755
083522d7
BH
756 ehci_writel(ehci, INTR_MASK,
757 &ehci->regs->intr_enable); /* Turn On Interrupts */
1da177e4 758
18807521
DB
759 /* GRR this is run-once init(), being done every time the HC starts.
760 * So long as they're part of class devices, we can't do it init()
761 * since the class device isn't created that early.
762 */
763 create_debug_files(ehci);
4c67045b 764 create_sysfs_files(ehci);
1da177e4
LT
765
766 return 0;
767}
768
1da177e4
LT
769/*-------------------------------------------------------------------------*/
770
7d12e780 771static irqreturn_t ehci_irq (struct usb_hcd *hcd)
1da177e4
LT
772{
773 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
67b2e029 774 u32 status, masked_status, pcd_status = 0, cmd;
1da177e4
LT
775 int bh;
776
777 spin_lock (&ehci->lock);
778
083522d7 779 status = ehci_readl(ehci, &ehci->regs->status);
1da177e4
LT
780
781 /* e.g. cardbus physical eject */
782 if (status == ~(u32) 0) {
783 ehci_dbg (ehci, "device removed\n");
784 goto dead;
785 }
786
69fff59d 787 /* Shared IRQ? */
67b2e029 788 masked_status = status & INTR_MASK;
69fff59d 789 if (!masked_status || unlikely(hcd->state == HC_STATE_HALT)) {
1da177e4
LT
790 spin_unlock(&ehci->lock);
791 return IRQ_NONE;
792 }
793
794 /* clear (just) interrupts */
67b2e029 795 ehci_writel(ehci, masked_status, &ehci->regs->status);
e82cc128 796 cmd = ehci_readl(ehci, &ehci->regs->command);
1da177e4
LT
797 bh = 0;
798
9776afc8 799#ifdef VERBOSE_DEBUG
1da177e4
LT
800 /* unrequested/ignored: Frame List Rollover */
801 dbg_status (ehci, "irq", status);
802#endif
803
804 /* INT, ERR, and IAA interrupt rates can be throttled */
805
806 /* normal [4.15.1.2] or error [4.15.1.1] completion */
807 if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
808 if (likely ((status & STS_ERR) == 0))
809 COUNT (ehci->stats.normal);
810 else
811 COUNT (ehci->stats.error);
812 bh = 1;
813 }
814
815 /* complete the unlinking of some qh [4.15.2.3] */
816 if (status & STS_IAA) {
e82cc128
DB
817 /* guard against (alleged) silicon errata */
818 if (cmd & CMD_IAAD) {
819 ehci_writel(ehci, cmd & ~CMD_IAAD,
820 &ehci->regs->command);
821 ehci_dbg(ehci, "IAA with IAAD still set?\n");
822 }
823 if (ehci->reclaim) {
824 COUNT(ehci->stats.reclaim);
825 end_unlink_async(ehci);
826 } else
827 ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
1da177e4
LT
828 }
829
830 /* remote wakeup [4.3.1] */
d97cc2f2 831 if (status & STS_PCD) {
1da177e4 832 unsigned i = HCS_N_PORTS (ehci->hcs_params);
5a9cdf33 833 u32 ppcd = 0;
d1b1842c
DB
834
835 /* kick root hub later */
1d619f12 836 pcd_status = status;
1da177e4
LT
837
838 /* resume root hub? */
eafe5b99 839 if (!(cmd & CMD_RUN))
8c03356a 840 usb_hcd_resume_root_hub(hcd);
1da177e4 841
5a9cdf33
AD
842 /* get per-port change detect bits */
843 if (ehci->has_ppcd)
844 ppcd = status >> 16;
845
1da177e4 846 while (i--) {
5a9cdf33
AD
847 int pstatus;
848
849 /* leverage per-port change bits feature */
850 if (ehci->has_ppcd && !(ppcd & (1 << i)))
851 continue;
852 pstatus = ehci_readl(ehci,
853 &ehci->regs->port_status[i]);
b972b68c
DB
854
855 if (pstatus & PORT_OWNER)
1da177e4 856 continue;
eafe5b99
AS
857 if (!(test_bit(i, &ehci->suspended_ports) &&
858 ((pstatus & PORT_RESUME) ||
859 !(pstatus & PORT_SUSPEND)) &&
860 (pstatus & PORT_PE) &&
861 ehci->reset_done[i] == 0))
1da177e4
LT
862 continue;
863
864 /* start 20 msec resume signaling from this port,
865 * and make khubd collect PORT_STAT_C_SUSPEND to
49d0f078
AS
866 * stop that signaling. Use 5 ms extra for safety,
867 * like usb_port_resume() does.
1da177e4 868 */
49d0f078 869 ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
1da177e4 870 ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
61e8b858 871 mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
1da177e4
LT
872 }
873 }
874
875 /* PCI errors [4.15.2.4] */
876 if (unlikely ((status & STS_FATAL) != 0)) {
67b2e029 877 ehci_err(ehci, "fatal error\n");
eafe5b99
AS
878 dbg_cmd(ehci, "fatal", cmd);
879 dbg_status(ehci, "fatal", status);
67b2e029 880 ehci_halt(ehci);
1da177e4 881dead:
67b2e029
AS
882 ehci_reset(ehci);
883 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
69fff59d 884 usb_hc_died(hcd);
67b2e029
AS
885 /* generic layer kills/unlinks all urbs, then
886 * uses ehci_stop to clean up the rest
887 */
888 bh = 1;
1da177e4
LT
889 }
890
891 if (bh)
7d12e780 892 ehci_work (ehci);
1da177e4 893 spin_unlock (&ehci->lock);
d1b1842c 894 if (pcd_status)
1d619f12 895 usb_hcd_poll_rh_status(hcd);
1da177e4
LT
896 return IRQ_HANDLED;
897}
898
899/*-------------------------------------------------------------------------*/
900
901/*
902 * non-error returns are a promise to giveback() the urb later
903 * we drop ownership so next owner (or urb unlink) can get it
904 *
905 * urb + dev is in hcd.self.controller.urb_list
906 * we're queueing TDs onto software and hardware lists
907 *
908 * hcd-specific init for hcpriv hasn't been done yet
909 *
910 * NOTE: control, bulk, and interrupt share the same code to append TDs
911 * to a (possibly active) QH, and the same QH scanning code.
912 */
913static int ehci_urb_enqueue (
914 struct usb_hcd *hcd,
1da177e4 915 struct urb *urb,
55016f10 916 gfp_t mem_flags
1da177e4
LT
917) {
918 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
919 struct list_head qtd_list;
920
921 INIT_LIST_HEAD (&qtd_list);
922
923 switch (usb_pipetype (urb->pipe)) {
25b70a86
DB
924 case PIPE_CONTROL:
925 /* qh_completions() code doesn't handle all the fault cases
926 * in multi-TD control transfers. Even 1KB is rare anyway.
927 */
928 if (urb->transfer_buffer_length > (16 * 1024))
929 return -EMSGSIZE;
930 /* FALLTHROUGH */
931 /* case PIPE_BULK: */
1da177e4
LT
932 default:
933 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
934 return -ENOMEM;
e9df41c5 935 return submit_async(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
936
937 case PIPE_INTERRUPT:
938 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
939 return -ENOMEM;
e9df41c5 940 return intr_submit(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
941
942 case PIPE_ISOCHRONOUS:
943 if (urb->dev->speed == USB_SPEED_HIGH)
944 return itd_submit (ehci, urb, mem_flags);
945 else
946 return sitd_submit (ehci, urb, mem_flags);
947 }
948}
949
950static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
951{
07d29b63 952 /* failfast */
e82cc128 953 if (!HC_IS_RUNNING(ehci_to_hcd(ehci)->state) && ehci->reclaim)
07d29b63
AS
954 end_unlink_async(ehci);
955
3a44494e
AS
956 /* If the QH isn't linked then there's nothing we can do
957 * unless we were called during a giveback, in which case
958 * qh_completions() has to deal with it.
959 */
960 if (qh->qh_state != QH_STATE_LINKED) {
961 if (qh->qh_state == QH_STATE_COMPLETING)
962 qh->needs_rescan = 1;
963 return;
964 }
07d29b63
AS
965
966 /* defer till later if busy */
3a44494e 967 if (ehci->reclaim) {
1da177e4
LT
968 struct ehci_qh *last;
969
970 for (last = ehci->reclaim;
971 last->reclaim;
972 last = last->reclaim)
973 continue;
974 qh->qh_state = QH_STATE_UNLINK_WAIT;
975 last->reclaim = qh;
976
07d29b63
AS
977 /* start IAA cycle */
978 } else
1da177e4
LT
979 start_unlink_async (ehci, qh);
980}
981
982/* remove from hardware lists
983 * completions normally happen asynchronously
984 */
985
e9df41c5 986static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
987{
988 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
989 struct ehci_qh *qh;
990 unsigned long flags;
e9df41c5 991 int rc;
1da177e4
LT
992
993 spin_lock_irqsave (&ehci->lock, flags);
e9df41c5
AS
994 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
995 if (rc)
996 goto done;
997
1da177e4
LT
998 switch (usb_pipetype (urb->pipe)) {
999 // case PIPE_CONTROL:
1000 // case PIPE_BULK:
1001 default:
1002 qh = (struct ehci_qh *) urb->hcpriv;
1003 if (!qh)
1004 break;
07d29b63
AS
1005 switch (qh->qh_state) {
1006 case QH_STATE_LINKED:
1007 case QH_STATE_COMPLETING:
1008 unlink_async(ehci, qh);
1009 break;
1010 case QH_STATE_UNLINK:
1011 case QH_STATE_UNLINK_WAIT:
1012 /* already started */
1013 break;
1014 case QH_STATE_IDLE:
7a0f0d95
AS
1015 /* QH might be waiting for a Clear-TT-Buffer */
1016 qh_completions(ehci, qh);
07d29b63
AS
1017 break;
1018 }
1da177e4
LT
1019 break;
1020
1021 case PIPE_INTERRUPT:
1022 qh = (struct ehci_qh *) urb->hcpriv;
1023 if (!qh)
1024 break;
1025 switch (qh->qh_state) {
1026 case QH_STATE_LINKED:
a448c9d8 1027 case QH_STATE_COMPLETING:
1da177e4 1028 intr_deschedule (ehci, qh);
a448c9d8 1029 break;
1da177e4 1030 case QH_STATE_IDLE:
7d12e780 1031 qh_completions (ehci, qh);
1da177e4
LT
1032 break;
1033 default:
1034 ehci_dbg (ehci, "bogus qh %p state %d\n",
1035 qh, qh->qh_state);
1036 goto done;
1037 }
1da177e4
LT
1038 break;
1039
1040 case PIPE_ISOCHRONOUS:
1041 // itd or sitd ...
1042
1043 // wait till next completion, do it then.
1044 // completion irqs can wait up to 1024 msec,
1045 break;
1046 }
1047done:
1048 spin_unlock_irqrestore (&ehci->lock, flags);
e9df41c5 1049 return rc;
1da177e4
LT
1050}
1051
1052/*-------------------------------------------------------------------------*/
1053
1054// bulk qh holds the data toggle
1055
1056static void
1057ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1058{
1059 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1060 unsigned long flags;
1061 struct ehci_qh *qh, *tmp;
1062
1063 /* ASSERT: any requests/urbs are being unlinked */
1064 /* ASSERT: nobody can be submitting urbs for this any more */
1065
1066rescan:
1067 spin_lock_irqsave (&ehci->lock, flags);
1068 qh = ep->hcpriv;
1069 if (!qh)
1070 goto done;
1071
1072 /* endpoints can be iso streams. for now, we don't
1073 * accelerate iso completions ... so spin a while.
1074 */
1082f57a 1075 if (qh->hw == NULL) {
1da177e4
LT
1076 ehci_vdbg (ehci, "iso delay\n");
1077 goto idle_timeout;
1078 }
1079
1080 if (!HC_IS_RUNNING (hcd->state))
1081 qh->qh_state = QH_STATE_IDLE;
1082 switch (qh->qh_state) {
1083 case QH_STATE_LINKED:
3a44494e 1084 case QH_STATE_COMPLETING:
1da177e4
LT
1085 for (tmp = ehci->async->qh_next.qh;
1086 tmp && tmp != qh;
1087 tmp = tmp->qh_next.qh)
1088 continue;
02e2c51b
AS
1089 /* periodic qh self-unlinks on empty, and a COMPLETING qh
1090 * may already be unlinked.
1091 */
1092 if (tmp)
1093 unlink_async(ehci, qh);
1da177e4
LT
1094 /* FALL THROUGH */
1095 case QH_STATE_UNLINK: /* wait for hw to finish? */
07d29b63 1096 case QH_STATE_UNLINK_WAIT:
1da177e4
LT
1097idle_timeout:
1098 spin_unlock_irqrestore (&ehci->lock, flags);
22c43863 1099 schedule_timeout_uninterruptible(1);
1da177e4
LT
1100 goto rescan;
1101 case QH_STATE_IDLE: /* fully unlinked */
914b7012
AS
1102 if (qh->clearing_tt)
1103 goto idle_timeout;
1da177e4
LT
1104 if (list_empty (&qh->qtd_list)) {
1105 qh_put (qh);
1106 break;
1107 }
1108 /* else FALL THROUGH */
1109 default:
1da177e4
LT
1110 /* caller was supposed to have unlinked any requests;
1111 * that's not our job. just leak this memory.
1112 */
1113 ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
1114 qh, ep->desc.bEndpointAddress, qh->qh_state,
1115 list_empty (&qh->qtd_list) ? "" : "(has tds)");
1116 break;
1117 }
1118 ep->hcpriv = NULL;
1119done:
1120 spin_unlock_irqrestore (&ehci->lock, flags);
1da177e4
LT
1121}
1122
b18ffd49
AS
1123static void
1124ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1125{
1126 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1127 struct ehci_qh *qh;
1128 int eptype = usb_endpoint_type(&ep->desc);
a455212d
AS
1129 int epnum = usb_endpoint_num(&ep->desc);
1130 int is_out = usb_endpoint_dir_out(&ep->desc);
1131 unsigned long flags;
b18ffd49
AS
1132
1133 if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
1134 return;
1135
a455212d 1136 spin_lock_irqsave(&ehci->lock, flags);
b18ffd49
AS
1137 qh = ep->hcpriv;
1138
1139 /* For Bulk and Interrupt endpoints we maintain the toggle state
1140 * in the hardware; the toggle bits in udev aren't used at all.
1141 * When an endpoint is reset by usb_clear_halt() we must reset
1142 * the toggle bit in the QH.
1143 */
1144 if (qh) {
a455212d 1145 usb_settoggle(qh->dev, epnum, is_out, 0);
b18ffd49
AS
1146 if (!list_empty(&qh->qtd_list)) {
1147 WARN_ONCE(1, "clear_halt for a busy endpoint\n");
3a44494e
AS
1148 } else if (qh->qh_state == QH_STATE_LINKED ||
1149 qh->qh_state == QH_STATE_COMPLETING) {
a455212d
AS
1150
1151 /* The toggle value in the QH can't be updated
1152 * while the QH is active. Unlink it now;
1153 * re-linking will call qh_refresh().
b18ffd49 1154 */
a448c9d8 1155 if (eptype == USB_ENDPOINT_XFER_BULK)
a455212d 1156 unlink_async(ehci, qh);
a448c9d8 1157 else
a455212d 1158 intr_deschedule(ehci, qh);
b18ffd49
AS
1159 }
1160 }
a455212d 1161 spin_unlock_irqrestore(&ehci->lock, flags);
b18ffd49
AS
1162}
1163
7ff71d6a
MP
1164static int ehci_get_frame (struct usb_hcd *hcd)
1165{
1166 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
083522d7
BH
1167 return (ehci_readl(ehci, &ehci->regs->frame_index) >> 3) %
1168 ehci->periodic_size;
7ff71d6a 1169}
1da177e4
LT
1170
1171/*-------------------------------------------------------------------------*/
1172
2b70f073 1173MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4
LT
1174MODULE_AUTHOR (DRIVER_AUTHOR);
1175MODULE_LICENSE ("GPL");
1176
7ff71d6a
MP
1177#ifdef CONFIG_PCI
1178#include "ehci-pci.c"
01cced25 1179#define PCI_DRIVER ehci_pci_driver
7ff71d6a 1180#endif
1da177e4 1181
ba02978a 1182#ifdef CONFIG_USB_EHCI_FSL
80cb9aee 1183#include "ehci-fsl.c"
01cced25 1184#define PLATFORM_DRIVER ehci_fsl_driver
80cb9aee
RV
1185#endif
1186
7e8d5cd9
DM
1187#ifdef CONFIG_USB_EHCI_MXC
1188#include "ehci-mxc.c"
1189#define PLATFORM_DRIVER ehci_mxc_driver
1190#endif
1191
60b0bf0f 1192#ifdef CONFIG_USB_EHCI_SH
63c84552
PM
1193#include "ehci-sh.c"
1194#define PLATFORM_DRIVER ehci_hcd_sh_driver
1195#endif
1196
dfbaa7d8 1197#ifdef CONFIG_SOC_AU1200
76fa9a24 1198#include "ehci-au1xxx.c"
01cced25 1199#define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
76fa9a24
JC
1200#endif
1201
7f124f4b 1202#ifdef CONFIG_USB_EHCI_HCD_OMAP
54ab2b02
FB
1203#include "ehci-omap.c"
1204#define PLATFORM_DRIVER ehci_hcd_omap_driver
1205#endif
1206
ad75a410
GL
1207#ifdef CONFIG_PPC_PS3
1208#include "ehci-ps3.c"
7a4eb7fd 1209#define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
ad75a410
GL
1210#endif
1211
da0e8fb0
VB
1212#ifdef CONFIG_USB_EHCI_HCD_PPC_OF
1213#include "ehci-ppc-of.c"
1214#define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
1215#endif
1216
08d3c18e
JZ
1217#ifdef CONFIG_XPS_USB_HCD_XILINX
1218#include "ehci-xilinx-of.c"
1f23b2d9 1219#define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
08d3c18e
JZ
1220#endif
1221
705a7521 1222#ifdef CONFIG_PLAT_ORION
e96ffe2f
TP
1223#include "ehci-orion.c"
1224#define PLATFORM_DRIVER ehci_orion_driver
1225#endif
1226
91bc4d31
VB
1227#ifdef CONFIG_ARCH_IXP4XX
1228#include "ehci-ixp4xx.c"
1229#define PLATFORM_DRIVER ixp4xx_ehci_driver
1230#endif
1231
586dfc8c
WZ
1232#ifdef CONFIG_USB_W90X900_EHCI
1233#include "ehci-w90x900.c"
1234#define PLATFORM_DRIVER ehci_hcd_w90x900_driver
1235#endif
1236
501c9c08
NF
1237#ifdef CONFIG_ARCH_AT91
1238#include "ehci-atmel.c"
1239#define PLATFORM_DRIVER ehci_atmel_driver
1240#endif
1241
1643accd
DD
1242#ifdef CONFIG_USB_OCTEON_EHCI
1243#include "ehci-octeon.c"
1244#define PLATFORM_DRIVER ehci_octeon_driver
1245#endif
1246
760efe69
ML
1247#ifdef CONFIG_USB_CNS3XXX_EHCI
1248#include "ehci-cns3xxx.c"
1249#define PLATFORM_DRIVER cns3xxx_ehci_driver
1250#endif
1251
ad78acaf
AC
1252#ifdef CONFIG_ARCH_VT8500
1253#include "ehci-vt8500.c"
1254#define PLATFORM_DRIVER vt8500_ehci_driver
1255#endif
1256
c8c38de9
DS
1257#ifdef CONFIG_PLAT_SPEAR
1258#include "ehci-spear.c"
1259#define PLATFORM_DRIVER spear_ehci_hcd_driver
1260#endif
1261
b0848aea
PK
1262#ifdef CONFIG_USB_EHCI_MSM
1263#include "ehci-msm.c"
1264#define PLATFORM_DRIVER ehci_msm_driver
1265#endif
1266
22ced687
A
1267#ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
1268#include "ehci-pmcmsp.c"
1269#define PLATFORM_DRIVER ehci_hcd_msp_driver
1270#endif
1271
79ad3b5a
BG
1272#ifdef CONFIG_USB_EHCI_TEGRA
1273#include "ehci-tegra.c"
1274#define PLATFORM_DRIVER tegra_ehci_driver
1275#endif
1276
1bcc5aa8
JS
1277#ifdef CONFIG_USB_EHCI_S5P
1278#include "ehci-s5p.c"
1279#define PLATFORM_DRIVER s5p_ehci_driver
1280#endif
1281
502fa841
GJ
1282#ifdef CONFIG_USB_EHCI_ATH79
1283#include "ehci-ath79.c"
1284#define PLATFORM_DRIVER ehci_ath79_driver
1285#endif
1286
9be03929
JA
1287#ifdef CONFIG_SPARC_LEON
1288#include "ehci-grlib.c"
1289#define PLATFORM_DRIVER ehci_grlib_driver
1290#endif
1291
ad75a410 1292#if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
1f23b2d9
GL
1293 !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
1294 !defined(XILINX_OF_PLATFORM_DRIVER)
7ff71d6a
MP
1295#error "missing bus glue for ehci-hcd"
1296#endif
01cced25
KG
1297
1298static int __init ehci_hcd_init(void)
1299{
1300 int retval = 0;
1301
2b70f073
AS
1302 if (usb_disabled())
1303 return -ENODEV;
1304
1305 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
9beeee65
AS
1306 set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1307 if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
1308 test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
1309 printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
1310 " before uhci_hcd and ohci_hcd, not after\n");
1311
01cced25
KG
1312 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
1313 hcd_name,
1314 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
1315 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
1316
694cc208 1317#ifdef DEBUG
08f4e586 1318 ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
9beeee65
AS
1319 if (!ehci_debug_root) {
1320 retval = -ENOENT;
1321 goto err_debug;
1322 }
694cc208
TJ
1323#endif
1324
01cced25
KG
1325#ifdef PLATFORM_DRIVER
1326 retval = platform_driver_register(&PLATFORM_DRIVER);
da0e8fb0
VB
1327 if (retval < 0)
1328 goto clean0;
01cced25
KG
1329#endif
1330
1331#ifdef PCI_DRIVER
1332 retval = pci_register_driver(&PCI_DRIVER);
da0e8fb0
VB
1333 if (retval < 0)
1334 goto clean1;
ad75a410
GL
1335#endif
1336
1337#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1338 retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
da0e8fb0
VB
1339 if (retval < 0)
1340 goto clean2;
694cc208 1341#endif
da0e8fb0
VB
1342
1343#ifdef OF_PLATFORM_DRIVER
d35fb641 1344 retval = platform_driver_register(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1345 if (retval < 0)
1346 goto clean3;
1347#endif
1f23b2d9
GL
1348
1349#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1350 retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
1f23b2d9
GL
1351 if (retval < 0)
1352 goto clean4;
1353#endif
da0e8fb0
VB
1354 return retval;
1355
1f23b2d9 1356#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1357 /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
1f23b2d9
GL
1358clean4:
1359#endif
da0e8fb0 1360#ifdef OF_PLATFORM_DRIVER
d35fb641 1361 platform_driver_unregister(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1362clean3:
1363#endif
1364#ifdef PS3_SYSTEM_BUS_DRIVER
1365 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1366clean2:
ad75a410
GL
1367#endif
1368#ifdef PCI_DRIVER
da0e8fb0
VB
1369 pci_unregister_driver(&PCI_DRIVER);
1370clean1:
ad75a410 1371#endif
da0e8fb0
VB
1372#ifdef PLATFORM_DRIVER
1373 platform_driver_unregister(&PLATFORM_DRIVER);
1374clean0:
1375#endif
1376#ifdef DEBUG
1377 debugfs_remove(ehci_debug_root);
1378 ehci_debug_root = NULL;
9beeee65 1379err_debug:
a9b6148d 1380#endif
9beeee65 1381 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1382 return retval;
1383}
1384module_init(ehci_hcd_init);
1385
1386static void __exit ehci_hcd_cleanup(void)
1387{
1f23b2d9 1388#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1389 platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
1f23b2d9 1390#endif
da0e8fb0 1391#ifdef OF_PLATFORM_DRIVER
d35fb641 1392 platform_driver_unregister(&OF_PLATFORM_DRIVER);
da0e8fb0 1393#endif
01cced25
KG
1394#ifdef PLATFORM_DRIVER
1395 platform_driver_unregister(&PLATFORM_DRIVER);
1396#endif
1397#ifdef PCI_DRIVER
1398 pci_unregister_driver(&PCI_DRIVER);
1399#endif
ad75a410 1400#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1401 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
ad75a410 1402#endif
694cc208
TJ
1403#ifdef DEBUG
1404 debugfs_remove(ehci_debug_root);
1405#endif
9beeee65 1406 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1407}
1408module_exit(ehci_hcd_cleanup);
1409
This page took 0.772116 seconds and 5 git commands to generate.