USB: EHCI: remove unneeded suspend/resume code
[deliverable/linux.git] / drivers / usb / host / ehci-hcd.c
CommitLineData
1da177e4 1/*
578333ab
AS
2 * Enhanced Host Controller Interface (EHCI) driver for USB.
3 *
4 * Maintainer: Alan Stern <stern@rowland.harvard.edu>
5 *
1da177e4 6 * Copyright (c) 2000-2004 by David Brownell
53bd6a60 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
1da177e4
LT
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/dmapool.h>
26#include <linux/kernel.h>
27#include <linux/delay.h>
28#include <linux/ioport.h>
29#include <linux/sched.h>
3c04e20e 30#include <linux/vmalloc.h>
1da177e4
LT
31#include <linux/errno.h>
32#include <linux/init.h>
33#include <linux/timer.h>
ee4ecb8a 34#include <linux/ktime.h>
1da177e4
LT
35#include <linux/list.h>
36#include <linux/interrupt.h>
1da177e4 37#include <linux/usb.h>
27729aad 38#include <linux/usb/hcd.h>
1da177e4
LT
39#include <linux/moduleparam.h>
40#include <linux/dma-mapping.h>
694cc208 41#include <linux/debugfs.h>
5a0e3ad6 42#include <linux/slab.h>
aa4d8342 43#include <linux/uaccess.h>
1da177e4 44
1da177e4
LT
45#include <asm/byteorder.h>
46#include <asm/io.h>
47#include <asm/irq.h>
1da177e4 48#include <asm/unaligned.h>
1da177e4 49
df7c1ca2
GL
50#if defined(CONFIG_PPC_PS3)
51#include <asm/firmware.h>
52#endif
53
1da177e4
LT
54/*-------------------------------------------------------------------------*/
55
56/*
57 * EHCI hc_driver implementation ... experimental, incomplete.
58 * Based on the final 1.0 register interface specification.
59 *
60 * USB 2.0 shows up in upcoming www.pcmcia.org technology.
61 * First was PCMCIA, like ISA; then CardBus, which is PCI.
62 * Next comes "CardBay", using USB 2.0 signals.
63 *
64 * Contains additional contributions by Brad Hards, Rory Bolt, and others.
65 * Special thanks to Intel and VIA for providing host controllers to
66 * test this driver on, and Cypress (including In-System Design) for
67 * providing early devices for those host controllers to talk to!
1da177e4
LT
68 */
69
1da177e4
LT
70#define DRIVER_AUTHOR "David Brownell"
71#define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
72
73static const char hcd_name [] = "ehci_hcd";
74
75
9776afc8 76#undef VERBOSE_DEBUG
1da177e4
LT
77#undef EHCI_URB_TRACE
78
79#ifdef DEBUG
80#define EHCI_STATS
81#endif
82
83/* magic numbers that can affect system performance */
84#define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
85#define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
86#define EHCI_TUNE_RL_TT 0
87#define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
88#define EHCI_TUNE_MULT_TT 1
ffda0803
AS
89/*
90 * Some drivers think it's safe to schedule isochronous transfers more than
91 * 256 ms into the future (partly as a result of an old bug in the scheduling
92 * code). In an attempt to avoid trouble, we will use a minimum scheduling
93 * length of 512 frames instead of 256.
94 */
95#define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
1da177e4 96
07d29b63 97#define EHCI_IAA_MSECS 10 /* arbitrary */
1da177e4
LT
98#define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
99#define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
004c1968 100#define EHCI_SHRINK_JIFFIES (DIV_ROUND_UP(HZ, 200) + 1)
fcda37cb 101 /* 5-ms async qh unlink delay */
1da177e4
LT
102
103/* Initial IRQ latency: faster than hw default */
104static int log2_irq_thresh = 0; // 0 to 6
105module_param (log2_irq_thresh, int, S_IRUGO);
106MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
107
108/* initial park setting: slower than hw default */
109static unsigned park = 0;
110module_param (park, uint, S_IRUGO);
111MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
112
93f1a47c 113/* for flakey hardware, ignore overcurrent indicators */
90ab5ee9 114static bool ignore_oc = 0;
93f1a47c
DB
115module_param (ignore_oc, bool, S_IRUGO);
116MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
117
48f24970
AD
118/* for link power management(LPM) feature */
119static unsigned int hird;
120module_param(hird, int, S_IRUGO);
cc556871 121MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us");
48f24970 122
1da177e4
LT
123#define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
124
125/*-------------------------------------------------------------------------*/
126
127#include "ehci.h"
128#include "ehci-dbg.c"
ad93562b 129#include "pci-quirks.h"
1da177e4
LT
130
131/*-------------------------------------------------------------------------*/
132
bc29847e
AS
133static void
134timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
135{
136 /* Don't override timeouts which shrink or (later) disable
137 * the async ring; just the I/O watchdog. Note that if a
138 * SHRINK were pending, OFF would never be requested.
139 */
140 if (timer_pending(&ehci->watchdog)
141 && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
142 & ehci->actions))
143 return;
144
145 if (!test_and_set_bit(action, &ehci->actions)) {
146 unsigned long t;
147
148 switch (action) {
149 case TIMER_IO_WATCHDOG:
403dbd36
AD
150 if (!ehci->need_io_watchdog)
151 return;
bc29847e
AS
152 t = EHCI_IO_JIFFIES;
153 break;
154 case TIMER_ASYNC_OFF:
155 t = EHCI_ASYNC_JIFFIES;
156 break;
157 /* case TIMER_ASYNC_SHRINK: */
158 default:
004c1968 159 t = EHCI_SHRINK_JIFFIES;
bc29847e
AS
160 break;
161 }
162 mod_timer(&ehci->watchdog, t + jiffies);
163 }
164}
165
166/*-------------------------------------------------------------------------*/
167
1da177e4
LT
168/*
169 * handshake - spin reading hc until handshake completes or fails
170 * @ptr: address of hc register to be read
171 * @mask: bits to look at in result of read
172 * @done: value of those bits when handshake succeeds
173 * @usec: timeout in microseconds
174 *
175 * Returns negative errno, or zero on success
176 *
177 * Success happens when the "mask" bits have the specified value (hardware
178 * handshake done). There are two failure modes: "usec" have passed (major
179 * hardware flakeout), or the register reads as all-ones (hardware removed).
180 *
181 * That last failure should_only happen in cases like physical cardbus eject
182 * before driver shutdown. But it also seems to be caused by bugs in cardbus
183 * bridge shutdown: shutting down the bridge before the devices using it.
184 */
083522d7
BH
185static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
186 u32 mask, u32 done, int usec)
1da177e4
LT
187{
188 u32 result;
189
190 do {
083522d7 191 result = ehci_readl(ehci, ptr);
1da177e4
LT
192 if (result == ~(u32)0) /* card removed */
193 return -ENODEV;
194 result &= mask;
195 if (result == done)
196 return 0;
197 udelay (1);
198 usec--;
199 } while (usec > 0);
200 return -ETIMEDOUT;
201}
202
65fd4272
MC
203/* check TDI/ARC silicon is in host mode */
204static int tdi_in_host_mode (struct ehci_hcd *ehci)
205{
65fd4272
MC
206 u32 tmp;
207
a46af4eb 208 tmp = ehci_readl(ehci, &ehci->regs->usbmode);
65fd4272
MC
209 return (tmp & 3) == USBMODE_CM_HC;
210}
211
1da177e4
LT
212/* force HC to halt state from unknown (EHCI spec section 2.3) */
213static int ehci_halt (struct ehci_hcd *ehci)
214{
083522d7 215 u32 temp = ehci_readl(ehci, &ehci->regs->status);
1da177e4 216
72f30b6f 217 /* disable any irqs left enabled by previous code */
083522d7 218 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
72f30b6f 219
65fd4272
MC
220 if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
221 return 0;
222 }
223
1da177e4
LT
224 if ((temp & STS_HALT) != 0)
225 return 0;
226
3d9545cc
AS
227 /*
228 * This routine gets called during probe before ehci->command
229 * has been initialized, so we can't rely on its value.
230 */
231 ehci->command &= ~CMD_RUN;
083522d7 232 temp = ehci_readl(ehci, &ehci->regs->command);
3d9545cc 233 temp &= ~(CMD_RUN | CMD_IAAD);
083522d7
BH
234 ehci_writel(ehci, temp, &ehci->regs->command);
235 return handshake (ehci, &ehci->regs->status,
236 STS_HALT, STS_HALT, 16 * 125);
1da177e4
LT
237}
238
df7c1ca2
GL
239#if defined(CONFIG_USB_SUSPEND) && defined(CONFIG_PPC_PS3)
240
241/*
242 * The EHCI controller of the Cell Super Companion Chip used in the
243 * PS3 will stop the root hub after all root hub ports are suspended.
244 * When in this condition handshake will return -ETIMEDOUT. The
245 * STS_HLT bit will not be set, so inspection of the frame index is
246 * used here to test for the condition. If the condition is found
247 * return success to allow the USB suspend to complete.
248 */
249
250static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
251 void __iomem *ptr, u32 mask, u32 done,
252 int usec)
253{
254 unsigned int old_index;
255 int error;
256
257 if (!firmware_has_feature(FW_FEATURE_PS3_LV1))
258 return -ETIMEDOUT;
259
260 old_index = ehci_read_frame_index(ehci);
261
262 error = handshake(ehci, ptr, mask, done, usec);
263
264 if (error == -ETIMEDOUT && ehci_read_frame_index(ehci) == old_index)
265 return 0;
266
267 return error;
268}
269
270#else
271
272static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
273 void __iomem *ptr, u32 mask, u32 done,
274 int usec)
275{
276 return -ETIMEDOUT;
277}
278
279#endif
280
0bcfeb3e
DB
281static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
282 u32 mask, u32 done, int usec)
283{
284 int error;
285
286 error = handshake(ehci, ptr, mask, done, usec);
df7c1ca2
GL
287 if (error == -ETIMEDOUT)
288 error = handshake_for_broken_root_hub(ehci, ptr, mask, done,
289 usec);
290
0bcfeb3e
DB
291 if (error) {
292 ehci_halt(ehci);
e8799906 293 ehci->rh_state = EHCI_RH_HALTED;
65cb76ba 294 ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
0bcfeb3e
DB
295 ptr, mask, done, error);
296 }
297
298 return error;
299}
300
1da177e4
LT
301/* put TDI/ARC silicon into EHCI mode */
302static void tdi_reset (struct ehci_hcd *ehci)
303{
1da177e4
LT
304 u32 tmp;
305
a46af4eb 306 tmp = ehci_readl(ehci, &ehci->regs->usbmode);
d23a1377
VB
307 tmp |= USBMODE_CM_HC;
308 /* The default byte access to MMR space is LE after
309 * controller reset. Set the required endian mode
310 * for transfer buffers to match the host microprocessor
311 */
312 if (ehci_big_endian_mmio(ehci))
313 tmp |= USBMODE_BE;
a46af4eb 314 ehci_writel(ehci, tmp, &ehci->regs->usbmode);
1da177e4
LT
315}
316
317/* reset a non-running (STS_HALT == 1) controller */
318static int ehci_reset (struct ehci_hcd *ehci)
319{
320 int retval;
083522d7 321 u32 command = ehci_readl(ehci, &ehci->regs->command);
1da177e4 322
8d053c79
JW
323 /* If the EHCI debug controller is active, special care must be
324 * taken before and after a host controller reset */
325 if (ehci->debug && !dbgp_reset_prep())
326 ehci->debug = NULL;
327
1da177e4
LT
328 command |= CMD_RESET;
329 dbg_cmd (ehci, "reset", command);
083522d7 330 ehci_writel(ehci, command, &ehci->regs->command);
e8799906 331 ehci->rh_state = EHCI_RH_HALTED;
1da177e4 332 ehci->next_statechange = jiffies;
083522d7
BH
333 retval = handshake (ehci, &ehci->regs->command,
334 CMD_RESET, 0, 250 * 1000);
1da177e4 335
331ac6b2
AD
336 if (ehci->has_hostpc) {
337 ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
a46af4eb
AS
338 &ehci->regs->usbmode_ex);
339 ehci_writel(ehci, TXFIFO_DEFAULT, &ehci->regs->txfill_tuning);
331ac6b2 340 }
1da177e4
LT
341 if (retval)
342 return retval;
343
344 if (ehci_is_TDI(ehci))
345 tdi_reset (ehci);
346
8d053c79
JW
347 if (ehci->debug)
348 dbgp_external_startup();
349
a448e4dc
AS
350 ehci->port_c_suspend = ehci->suspended_ports =
351 ehci->resuming_ports = 0;
1da177e4
LT
352 return retval;
353}
354
355/* idle the controller (from running) */
356static void ehci_quiesce (struct ehci_hcd *ehci)
357{
358 u32 temp;
359
360#ifdef DEBUG
e8799906 361 if (ehci->rh_state != EHCI_RH_RUNNING)
1da177e4
LT
362 BUG ();
363#endif
364
365 /* wait for any schedule enables/disables to take effect */
3d9545cc 366 temp = (ehci->command << 10) & (STS_ASS | STS_PSS);
c765d4ca
KW
367 if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
368 STS_ASS | STS_PSS, temp, 16 * 125))
1da177e4 369 return;
1da177e4
LT
370
371 /* then disable anything that's still active */
3d9545cc
AS
372 ehci->command &= ~(CMD_ASE | CMD_PSE);
373 ehci_writel(ehci, ehci->command, &ehci->regs->command);
1da177e4
LT
374
375 /* hardware can take 16 microframes to turn off ... */
c765d4ca
KW
376 handshake_on_error_set_halt(ehci, &ehci->regs->status,
377 STS_ASS | STS_PSS, 0, 16 * 125);
1da177e4
LT
378}
379
380/*-------------------------------------------------------------------------*/
381
07d29b63 382static void end_unlink_async(struct ehci_hcd *ehci);
7d12e780 383static void ehci_work(struct ehci_hcd *ehci);
1da177e4
LT
384
385#include "ehci-hub.c"
48f24970 386#include "ehci-lpm.c"
1da177e4
LT
387#include "ehci-mem.c"
388#include "ehci-q.c"
389#include "ehci-sched.c"
4c67045b 390#include "ehci-sysfs.c"
1da177e4
LT
391
392/*-------------------------------------------------------------------------*/
393
07d29b63 394static void ehci_iaa_watchdog(unsigned long param)
1da177e4
LT
395{
396 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
397 unsigned long flags;
398
399 spin_lock_irqsave (&ehci->lock, flags);
400
e82cc128
DB
401 /* Lost IAA irqs wedge things badly; seen first with a vt8235.
402 * So we need this watchdog, but must protect it against both
403 * (a) SMP races against real IAA firing and retriggering, and
404 * (b) clean HC shutdown, when IAA watchdog was pending.
405 */
406 if (ehci->reclaim
407 && !timer_pending(&ehci->iaa_watchdog)
e8799906 408 && ehci->rh_state == EHCI_RH_RUNNING) {
e82cc128
DB
409 u32 cmd, status;
410
411 /* If we get here, IAA is *REALLY* late. It's barely
412 * conceivable that the system is so busy that CMD_IAAD
413 * is still legitimately set, so let's be sure it's
414 * clear before we read STS_IAA. (The HC should clear
415 * CMD_IAAD when it sets STS_IAA.)
416 */
417 cmd = ehci_readl(ehci, &ehci->regs->command);
e82cc128
DB
418
419 /* If IAA is set here it either legitimately triggered
420 * before we cleared IAAD above (but _way_ late, so we'll
421 * still count it as lost) ... or a silicon erratum:
422 * - VIA seems to set IAA without triggering the IRQ;
423 * - IAAD potentially cleared without setting IAA.
424 */
425 status = ehci_readl(ehci, &ehci->regs->status);
426 if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
1da177e4 427 COUNT (ehci->stats.lost_iaa);
083522d7 428 ehci_writel(ehci, STS_IAA, &ehci->regs->status);
1da177e4 429 }
e82cc128
DB
430
431 ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
432 status, cmd);
07d29b63 433 end_unlink_async(ehci);
1da177e4
LT
434 }
435
07d29b63
AS
436 spin_unlock_irqrestore(&ehci->lock, flags);
437}
438
439static void ehci_watchdog(unsigned long param)
440{
441 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
442 unsigned long flags;
443
444 spin_lock_irqsave(&ehci->lock, flags);
445
446 /* stop async processing after it's idled a bit */
1da177e4 447 if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
26f953fd 448 start_unlink_async (ehci, ehci->async);
1da177e4
LT
449
450 /* ehci could run by timer, without IRQs ... */
7d12e780 451 ehci_work (ehci);
1da177e4
LT
452
453 spin_unlock_irqrestore (&ehci->lock, flags);
454}
455
8903795a
AS
456/* On some systems, leaving remote wakeup enabled prevents system shutdown.
457 * The firmware seems to think that powering off is a wakeup event!
458 * This routine turns off remote wakeup and everything else, on all ports.
459 */
460static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
461{
462 int port = HCS_N_PORTS(ehci->hcs_params);
463
464 while (port--)
465 ehci_writel(ehci, PORT_RWC_BITS,
466 &ehci->regs->port_status[port]);
467}
468
21da84a8
SS
469/*
470 * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
471 * Should be called with ehci->lock held.
72f30b6f 472 */
21da84a8 473static void ehci_silence_controller(struct ehci_hcd *ehci)
1da177e4 474{
21da84a8 475 ehci_halt(ehci);
8903795a 476 ehci_turn_off_all_ports(ehci);
1da177e4
LT
477
478 /* make BIOS/etc use companion controller during reboot */
083522d7 479 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
8903795a
AS
480
481 /* unblock posted writes */
482 ehci_readl(ehci, &ehci->regs->configured_flag);
1da177e4
LT
483}
484
21da84a8
SS
485/* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
486 * This forcibly disables dma and IRQs, helping kexec and other cases
487 * where the next system software may expect clean state.
488 */
489static void ehci_shutdown(struct usb_hcd *hcd)
490{
491 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
492
493 del_timer_sync(&ehci->watchdog);
494 del_timer_sync(&ehci->iaa_watchdog);
495
496 spin_lock_irq(&ehci->lock);
497 ehci_silence_controller(ehci);
498 spin_unlock_irq(&ehci->lock);
499}
500
56c1e26d
DB
501static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
502{
503 unsigned port;
504
505 if (!HCS_PPC (ehci->hcs_params))
506 return;
507
508 ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
509 for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
510 (void) ehci_hub_control(ehci_to_hcd(ehci),
511 is_on ? SetPortFeature : ClearPortFeature,
512 USB_PORT_FEAT_POWER,
513 port--, NULL, 0);
383975d7
AS
514 /* Flush those writes */
515 ehci_readl(ehci, &ehci->regs->command);
56c1e26d
DB
516 msleep(20);
517}
518
7ff71d6a 519/*-------------------------------------------------------------------------*/
1da177e4 520
7ff71d6a
MP
521/*
522 * ehci_work is called from some interrupts, timers, and so on.
523 * it calls driver completion functions, after dropping ehci->lock.
524 */
7d12e780 525static void ehci_work (struct ehci_hcd *ehci)
7ff71d6a
MP
526{
527 timer_action_done (ehci, TIMER_IO_WATCHDOG);
7ff71d6a
MP
528
529 /* another CPU may drop ehci->lock during a schedule scan while
530 * it reports urb completions. this flag guards against bogus
531 * attempts at re-entrant schedule scanning.
532 */
533 if (ehci->scanning)
534 return;
535 ehci->scanning = 1;
7d12e780 536 scan_async (ehci);
7ff71d6a 537 if (ehci->next_uframe != -1)
7d12e780 538 scan_periodic (ehci);
7ff71d6a
MP
539 ehci->scanning = 0;
540
541 /* the IO watchdog guards against hardware or driver bugs that
542 * misplace IRQs, and should let us run completely without IRQs.
543 * such lossage has been observed on both VT6202 and VT8235.
544 */
e8799906 545 if (ehci->rh_state == EHCI_RH_RUNNING &&
7ff71d6a
MP
546 (ehci->async->qh_next.ptr != NULL ||
547 ehci->periodic_sched != 0))
548 timer_action (ehci, TIMER_IO_WATCHDOG);
549}
1da177e4 550
21da84a8
SS
551/*
552 * Called when the ehci_hcd module is removed.
553 */
7ff71d6a 554static void ehci_stop (struct usb_hcd *hcd)
1da177e4
LT
555{
556 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1da177e4 557
7ff71d6a 558 ehci_dbg (ehci, "stop\n");
1da177e4 559
7ff71d6a
MP
560 /* no more interrupts ... */
561 del_timer_sync (&ehci->watchdog);
07d29b63 562 del_timer_sync(&ehci->iaa_watchdog);
56c1e26d 563
7ff71d6a 564 spin_lock_irq(&ehci->lock);
e8799906 565 if (ehci->rh_state == EHCI_RH_RUNNING)
7ff71d6a 566 ehci_quiesce (ehci);
1da177e4 567
21da84a8 568 ehci_silence_controller(ehci);
7ff71d6a 569 ehci_reset (ehci);
7ff71d6a 570 spin_unlock_irq(&ehci->lock);
1da177e4 571
4c67045b 572 remove_sysfs_files(ehci);
7ff71d6a 573 remove_debug_files (ehci);
1da177e4 574
7ff71d6a
MP
575 /* root hub is shut down separately (first, when possible) */
576 spin_lock_irq (&ehci->lock);
577 if (ehci->async)
7d12e780 578 ehci_work (ehci);
7ff71d6a
MP
579 spin_unlock_irq (&ehci->lock);
580 ehci_mem_cleanup (ehci);
1da177e4 581
ad93562b
AX
582 if (ehci->amd_pll_fix == 1)
583 usb_amd_dev_put();
05570297 584
7ff71d6a
MP
585#ifdef EHCI_STATS
586 ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
587 ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
588 ehci->stats.lost_iaa);
589 ehci_dbg (ehci, "complete %ld unlink %ld\n",
590 ehci->stats.complete, ehci->stats.unlink);
1da177e4 591#endif
1da177e4 592
083522d7
BH
593 dbg_status (ehci, "ehci_stop completed",
594 ehci_readl(ehci, &ehci->regs->status));
1da177e4
LT
595}
596
18807521
DB
597/* one-time init, only for memory state */
598static int ehci_init(struct usb_hcd *hcd)
1da177e4 599{
18807521 600 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1da177e4 601 u32 temp;
1da177e4
LT
602 int retval;
603 u32 hcc_params;
3807e26d 604 struct ehci_qh_hw *hw;
18807521
DB
605
606 spin_lock_init(&ehci->lock);
607
403dbd36
AD
608 /*
609 * keep io watchdog by default, those good HCDs could turn off it later
610 */
611 ehci->need_io_watchdog = 1;
18807521
DB
612 init_timer(&ehci->watchdog);
613 ehci->watchdog.function = ehci_watchdog;
614 ehci->watchdog.data = (unsigned long) ehci;
1da177e4 615
07d29b63
AS
616 init_timer(&ehci->iaa_watchdog);
617 ehci->iaa_watchdog.function = ehci_iaa_watchdog;
618 ehci->iaa_watchdog.data = (unsigned long) ehci;
619
f75593ce
AS
620 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
621
cc62a7eb
KS
622 /*
623 * by default set standard 80% (== 100 usec/uframe) max periodic
624 * bandwidth as required by USB 2.0
625 */
626 ehci->uframe_periodic_max = 100;
627
1da177e4
LT
628 /*
629 * hw default: 1K periodic list heads, one per frame.
630 * periodic_size can shrink by USBCMD update if hcc_params allows.
631 */
632 ehci->periodic_size = DEFAULT_I_TDPS;
9aa09d2f 633 INIT_LIST_HEAD(&ehci->cached_itd_list);
0e5f231b 634 INIT_LIST_HEAD(&ehci->cached_sitd_list);
f75593ce 635
8e192910 636 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
f75593ce
AS
637 /* periodic schedule size can be smaller than default */
638 switch (EHCI_TUNE_FLS) {
639 case 0: ehci->periodic_size = 1024; break;
640 case 1: ehci->periodic_size = 512; break;
641 case 2: ehci->periodic_size = 256; break;
642 default: BUG();
643 }
644 }
18807521 645 if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
1da177e4
LT
646 return retval;
647
648 /* controllers may cache some of the periodic schedule ... */
53bd6a60 649 if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
dccd574c 650 ehci->i_thresh = 2 + 8;
1da177e4 651 else // N microframes cached
18807521 652 ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
1da177e4
LT
653
654 ehci->reclaim = NULL;
1da177e4 655 ehci->next_uframe = -1;
9aa09d2f 656 ehci->clock_frame = -1;
1da177e4 657
1da177e4
LT
658 /*
659 * dedicate a qh for the async ring head, since we couldn't unlink
660 * a 'real' qh without stopping the async schedule [4.8]. use it
661 * as the 'reclamation list head' too.
662 * its dummy is used in hw_alt_next of many tds, to prevent the qh
663 * from automatically advancing to the next td after short reads.
664 */
18807521 665 ehci->async->qh_next.qh = NULL;
3807e26d
AD
666 hw = ehci->async->hw;
667 hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
668 hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
4f7a67e2 669#if defined(CONFIG_PPC_PS3)
aaa0ef28 670 hw->hw_info1 |= cpu_to_hc32(ehci, (1 << 7)); /* I = 1 */
4f7a67e2 671#endif
3807e26d
AD
672 hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
673 hw->hw_qtd_next = EHCI_LIST_END(ehci);
18807521 674 ehci->async->qh_state = QH_STATE_LINKED;
3807e26d 675 hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
1da177e4
LT
676
677 /* clear interrupt enables, set irq latency */
678 if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
679 log2_irq_thresh = 0;
680 temp = 1 << (16 + log2_irq_thresh);
5a9cdf33
AD
681 if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
682 ehci->has_ppcd = 1;
683 ehci_dbg(ehci, "enable per-port change event\n");
684 temp |= CMD_PPCEE;
685 }
1da177e4
LT
686 if (HCC_CANPARK(hcc_params)) {
687 /* HW default park == 3, on hardware that supports it (like
688 * NVidia and ALI silicon), maximizes throughput on the async
689 * schedule by avoiding QH fetches between transfers.
690 *
691 * With fast usb storage devices and NForce2, "park" seems to
692 * make problems: throughput reduction (!), data errors...
693 */
694 if (park) {
18807521 695 park = min(park, (unsigned) 3);
1da177e4
LT
696 temp |= CMD_PARK;
697 temp |= park << 8;
698 }
18807521 699 ehci_dbg(ehci, "park %d\n", park);
1da177e4 700 }
18807521 701 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
1da177e4
LT
702 /* periodic schedule size can be smaller than default */
703 temp &= ~(3 << 2);
704 temp |= (EHCI_TUNE_FLS << 2);
1da177e4 705 }
48f24970
AD
706 if (HCC_LPM(hcc_params)) {
707 /* support link power management EHCI 1.1 addendum */
708 ehci_dbg(ehci, "support lpm\n");
709 ehci->has_lpm = 1;
710 if (hird > 0xf) {
711 ehci_dbg(ehci, "hird %d invalid, use default 0",
712 hird);
713 hird = 0;
714 }
715 temp |= hird << 24;
716 }
18807521
DB
717 ehci->command = temp;
718
40f8db8f 719 /* Accept arbitrarily long scatter-gather lists */
4307a28e
AR
720 if (!(hcd->driver->flags & HCD_LOCAL_MEM))
721 hcd->self.sg_tablesize = ~0;
18807521
DB
722 return 0;
723}
724
725/* start HC running; it's halted, ehci_init() has been run (once) */
726static int ehci_run (struct usb_hcd *hcd)
727{
728 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
18807521
DB
729 u32 temp;
730 u32 hcc_params;
731
1d619f12 732 hcd->uses_new_polling = 1;
1d619f12 733
18807521 734 /* EHCI spec section 4.1 */
876e0df9 735
083522d7
BH
736 ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
737 ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
18807521
DB
738
739 /*
740 * hcc_params controls whether ehci->regs->segment must (!!!)
741 * be used; it constrains QH/ITD/SITD and QTD locations.
742 * pci_pool consistent memory always uses segment zero.
743 * streaming mappings for I/O buffers, like pci_map_single(),
744 * can return segments above 4GB, if the device allows.
745 *
746 * NOTE: the dma mask is visible through dma_supported(), so
747 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
748 * Scsi_Host.highmem_io, and so forth. It's readonly to all
749 * host side drivers though.
750 */
083522d7 751 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
18807521 752 if (HCC_64BIT_ADDR(hcc_params)) {
083522d7 753 ehci_writel(ehci, 0, &ehci->regs->segment);
18807521
DB
754#if 0
755// this is deeply broken on almost all architectures
6a35528a 756 if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
18807521
DB
757 ehci_info(ehci, "enabled 64bit DMA\n");
758#endif
759 }
760
761
1da177e4
LT
762 // Philips, Intel, and maybe others need CMD_RUN before the
763 // root hub will detect new devices (why?); NEC doesn't
18807521
DB
764 ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
765 ehci->command |= CMD_RUN;
083522d7 766 ehci_writel(ehci, ehci->command, &ehci->regs->command);
18807521 767 dbg_cmd (ehci, "init", ehci->command);
1da177e4 768
1da177e4
LT
769 /*
770 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
771 * are explicitly handed to companion controller(s), so no TT is
772 * involved with the root hub. (Except where one is integrated,
773 * and there's no companion controller unless maybe for USB OTG.)
32fe0198
AS
774 *
775 * Turning on the CF flag will transfer ownership of all ports
776 * from the companions to the EHCI controller. If any of the
777 * companions are in the middle of a port reset at the time, it
778 * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
1cb52658
DB
779 * guarantees that no resets are in progress. After we set CF,
780 * a short delay lets the hardware catch up; new resets shouldn't
781 * be started before the port switching actions could complete.
1da177e4 782 */
32fe0198 783 down_write(&ehci_cf_port_reset_rwsem);
e8799906 784 ehci->rh_state = EHCI_RH_RUNNING;
083522d7
BH
785 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
786 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
1cb52658 787 msleep(5);
32fe0198 788 up_write(&ehci_cf_port_reset_rwsem);
ee4ecb8a 789 ehci->last_periodic_enable = ktime_get_real();
1da177e4 790
c430131a 791 temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
1da177e4 792 ehci_info (ehci,
2b70f073 793 "USB %x.%x started, EHCI %x.%02x%s\n",
7ff71d6a 794 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
2b70f073 795 temp >> 8, temp & 0xff,
93f1a47c 796 ignore_oc ? ", overcurrent ignored" : "");
1da177e4 797
083522d7
BH
798 ehci_writel(ehci, INTR_MASK,
799 &ehci->regs->intr_enable); /* Turn On Interrupts */
1da177e4 800
18807521
DB
801 /* GRR this is run-once init(), being done every time the HC starts.
802 * So long as they're part of class devices, we can't do it init()
803 * since the class device isn't created that early.
804 */
805 create_debug_files(ehci);
4c67045b 806 create_sysfs_files(ehci);
1da177e4
LT
807
808 return 0;
809}
810
1a49e2ac 811static int ehci_setup(struct usb_hcd *hcd)
2093c6b4
MC
812{
813 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
814 int retval;
815
816 ehci->regs = (void __iomem *)ehci->caps +
817 HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
818 dbg_hcs_params(ehci, "reset");
819 dbg_hcc_params(ehci, "reset");
820
821 /* cache this readonly data; minimize chip reads */
822 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
823
824 ehci->sbrn = HCD_USB2;
825
631fe9d9
AS
826 /* data structure init */
827 retval = ehci_init(hcd);
2093c6b4
MC
828 if (retval)
829 return retval;
830
631fe9d9 831 retval = ehci_halt(ehci);
2093c6b4
MC
832 if (retval)
833 return retval;
834
1a49e2ac
AS
835 if (ehci_is_TDI(ehci))
836 tdi_reset(ehci);
837
2093c6b4
MC
838 ehci_reset(ehci);
839
840 return 0;
841}
842
1da177e4
LT
843/*-------------------------------------------------------------------------*/
844
7d12e780 845static irqreturn_t ehci_irq (struct usb_hcd *hcd)
1da177e4
LT
846{
847 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
67b2e029 848 u32 status, masked_status, pcd_status = 0, cmd;
1da177e4
LT
849 int bh;
850
851 spin_lock (&ehci->lock);
852
083522d7 853 status = ehci_readl(ehci, &ehci->regs->status);
1da177e4
LT
854
855 /* e.g. cardbus physical eject */
856 if (status == ~(u32) 0) {
857 ehci_dbg (ehci, "device removed\n");
858 goto dead;
859 }
860
2fbe2bf1
AS
861 /*
862 * We don't use STS_FLR, but some controllers don't like it to
863 * remain on, so mask it out along with the other status bits.
864 */
865 masked_status = status & (INTR_MASK | STS_FLR);
866
69fff59d 867 /* Shared IRQ? */
e8799906 868 if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
1da177e4
LT
869 spin_unlock(&ehci->lock);
870 return IRQ_NONE;
871 }
872
873 /* clear (just) interrupts */
67b2e029 874 ehci_writel(ehci, masked_status, &ehci->regs->status);
e82cc128 875 cmd = ehci_readl(ehci, &ehci->regs->command);
1da177e4
LT
876 bh = 0;
877
9776afc8 878#ifdef VERBOSE_DEBUG
1da177e4
LT
879 /* unrequested/ignored: Frame List Rollover */
880 dbg_status (ehci, "irq", status);
881#endif
882
883 /* INT, ERR, and IAA interrupt rates can be throttled */
884
885 /* normal [4.15.1.2] or error [4.15.1.1] completion */
886 if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
887 if (likely ((status & STS_ERR) == 0))
888 COUNT (ehci->stats.normal);
889 else
890 COUNT (ehci->stats.error);
891 bh = 1;
892 }
893
894 /* complete the unlinking of some qh [4.15.2.3] */
895 if (status & STS_IAA) {
e82cc128 896 /* guard against (alleged) silicon errata */
6feff1b9 897 if (cmd & CMD_IAAD)
e82cc128 898 ehci_dbg(ehci, "IAA with IAAD still set?\n");
e82cc128
DB
899 if (ehci->reclaim) {
900 COUNT(ehci->stats.reclaim);
901 end_unlink_async(ehci);
902 } else
903 ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
1da177e4
LT
904 }
905
906 /* remote wakeup [4.3.1] */
d97cc2f2 907 if (status & STS_PCD) {
1da177e4 908 unsigned i = HCS_N_PORTS (ehci->hcs_params);
5a9cdf33 909 u32 ppcd = 0;
d1b1842c
DB
910
911 /* kick root hub later */
1d619f12 912 pcd_status = status;
1da177e4
LT
913
914 /* resume root hub? */
dc75ce9d 915 if (ehci->rh_state == EHCI_RH_SUSPENDED)
8c03356a 916 usb_hcd_resume_root_hub(hcd);
1da177e4 917
5a9cdf33
AD
918 /* get per-port change detect bits */
919 if (ehci->has_ppcd)
920 ppcd = status >> 16;
921
1da177e4 922 while (i--) {
5a9cdf33
AD
923 int pstatus;
924
925 /* leverage per-port change bits feature */
926 if (ehci->has_ppcd && !(ppcd & (1 << i)))
927 continue;
928 pstatus = ehci_readl(ehci,
929 &ehci->regs->port_status[i]);
b972b68c
DB
930
931 if (pstatus & PORT_OWNER)
1da177e4 932 continue;
eafe5b99
AS
933 if (!(test_bit(i, &ehci->suspended_ports) &&
934 ((pstatus & PORT_RESUME) ||
935 !(pstatus & PORT_SUSPEND)) &&
936 (pstatus & PORT_PE) &&
937 ehci->reset_done[i] == 0))
1da177e4
LT
938 continue;
939
940 /* start 20 msec resume signaling from this port,
941 * and make khubd collect PORT_STAT_C_SUSPEND to
49d0f078
AS
942 * stop that signaling. Use 5 ms extra for safety,
943 * like usb_port_resume() does.
1da177e4 944 */
49d0f078 945 ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
a448e4dc 946 set_bit(i, &ehci->resuming_ports);
1da177e4 947 ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
61e8b858 948 mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
1da177e4
LT
949 }
950 }
951
952 /* PCI errors [4.15.2.4] */
953 if (unlikely ((status & STS_FATAL) != 0)) {
67b2e029 954 ehci_err(ehci, "fatal error\n");
eafe5b99
AS
955 dbg_cmd(ehci, "fatal", cmd);
956 dbg_status(ehci, "fatal", status);
67b2e029 957 ehci_halt(ehci);
1da177e4 958dead:
67b2e029
AS
959 ehci_reset(ehci);
960 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
69fff59d 961 usb_hc_died(hcd);
67b2e029
AS
962 /* generic layer kills/unlinks all urbs, then
963 * uses ehci_stop to clean up the rest
964 */
965 bh = 1;
1da177e4
LT
966 }
967
968 if (bh)
7d12e780 969 ehci_work (ehci);
1da177e4 970 spin_unlock (&ehci->lock);
d1b1842c 971 if (pcd_status)
1d619f12 972 usb_hcd_poll_rh_status(hcd);
1da177e4
LT
973 return IRQ_HANDLED;
974}
975
976/*-------------------------------------------------------------------------*/
977
978/*
979 * non-error returns are a promise to giveback() the urb later
980 * we drop ownership so next owner (or urb unlink) can get it
981 *
982 * urb + dev is in hcd.self.controller.urb_list
983 * we're queueing TDs onto software and hardware lists
984 *
985 * hcd-specific init for hcpriv hasn't been done yet
986 *
987 * NOTE: control, bulk, and interrupt share the same code to append TDs
988 * to a (possibly active) QH, and the same QH scanning code.
989 */
990static int ehci_urb_enqueue (
991 struct usb_hcd *hcd,
1da177e4 992 struct urb *urb,
55016f10 993 gfp_t mem_flags
1da177e4
LT
994) {
995 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
996 struct list_head qtd_list;
997
998 INIT_LIST_HEAD (&qtd_list);
999
1000 switch (usb_pipetype (urb->pipe)) {
25b70a86
DB
1001 case PIPE_CONTROL:
1002 /* qh_completions() code doesn't handle all the fault cases
1003 * in multi-TD control transfers. Even 1KB is rare anyway.
1004 */
1005 if (urb->transfer_buffer_length > (16 * 1024))
1006 return -EMSGSIZE;
1007 /* FALLTHROUGH */
1008 /* case PIPE_BULK: */
1da177e4
LT
1009 default:
1010 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
1011 return -ENOMEM;
e9df41c5 1012 return submit_async(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
1013
1014 case PIPE_INTERRUPT:
1015 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
1016 return -ENOMEM;
e9df41c5 1017 return intr_submit(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
1018
1019 case PIPE_ISOCHRONOUS:
1020 if (urb->dev->speed == USB_SPEED_HIGH)
1021 return itd_submit (ehci, urb, mem_flags);
1022 else
1023 return sitd_submit (ehci, urb, mem_flags);
1024 }
1025}
1026
1027static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
1028{
07d29b63 1029 /* failfast */
e8799906 1030 if (ehci->rh_state != EHCI_RH_RUNNING && ehci->reclaim)
07d29b63
AS
1031 end_unlink_async(ehci);
1032
3a44494e
AS
1033 /* If the QH isn't linked then there's nothing we can do
1034 * unless we were called during a giveback, in which case
1035 * qh_completions() has to deal with it.
1036 */
1037 if (qh->qh_state != QH_STATE_LINKED) {
1038 if (qh->qh_state == QH_STATE_COMPLETING)
1039 qh->needs_rescan = 1;
1040 return;
1041 }
07d29b63
AS
1042
1043 /* defer till later if busy */
3a44494e 1044 if (ehci->reclaim) {
1da177e4
LT
1045 struct ehci_qh *last;
1046
1047 for (last = ehci->reclaim;
1048 last->reclaim;
1049 last = last->reclaim)
1050 continue;
1051 qh->qh_state = QH_STATE_UNLINK_WAIT;
1052 last->reclaim = qh;
1053
07d29b63
AS
1054 /* start IAA cycle */
1055 } else
1da177e4
LT
1056 start_unlink_async (ehci, qh);
1057}
1058
1059/* remove from hardware lists
1060 * completions normally happen asynchronously
1061 */
1062
e9df41c5 1063static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
1064{
1065 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1066 struct ehci_qh *qh;
1067 unsigned long flags;
e9df41c5 1068 int rc;
1da177e4
LT
1069
1070 spin_lock_irqsave (&ehci->lock, flags);
e9df41c5
AS
1071 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
1072 if (rc)
1073 goto done;
1074
1da177e4
LT
1075 switch (usb_pipetype (urb->pipe)) {
1076 // case PIPE_CONTROL:
1077 // case PIPE_BULK:
1078 default:
1079 qh = (struct ehci_qh *) urb->hcpriv;
1080 if (!qh)
1081 break;
07d29b63
AS
1082 switch (qh->qh_state) {
1083 case QH_STATE_LINKED:
1084 case QH_STATE_COMPLETING:
1085 unlink_async(ehci, qh);
1086 break;
1087 case QH_STATE_UNLINK:
1088 case QH_STATE_UNLINK_WAIT:
1089 /* already started */
1090 break;
1091 case QH_STATE_IDLE:
7a0f0d95
AS
1092 /* QH might be waiting for a Clear-TT-Buffer */
1093 qh_completions(ehci, qh);
07d29b63
AS
1094 break;
1095 }
1da177e4
LT
1096 break;
1097
1098 case PIPE_INTERRUPT:
1099 qh = (struct ehci_qh *) urb->hcpriv;
1100 if (!qh)
1101 break;
1102 switch (qh->qh_state) {
1103 case QH_STATE_LINKED:
a448c9d8 1104 case QH_STATE_COMPLETING:
1da177e4 1105 intr_deschedule (ehci, qh);
a448c9d8 1106 break;
1da177e4 1107 case QH_STATE_IDLE:
7d12e780 1108 qh_completions (ehci, qh);
1da177e4
LT
1109 break;
1110 default:
1111 ehci_dbg (ehci, "bogus qh %p state %d\n",
1112 qh, qh->qh_state);
1113 goto done;
1114 }
1da177e4
LT
1115 break;
1116
1117 case PIPE_ISOCHRONOUS:
1118 // itd or sitd ...
1119
1120 // wait till next completion, do it then.
1121 // completion irqs can wait up to 1024 msec,
1122 break;
1123 }
1124done:
1125 spin_unlock_irqrestore (&ehci->lock, flags);
e9df41c5 1126 return rc;
1da177e4
LT
1127}
1128
1129/*-------------------------------------------------------------------------*/
1130
1131// bulk qh holds the data toggle
1132
1133static void
1134ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1135{
1136 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1137 unsigned long flags;
1138 struct ehci_qh *qh, *tmp;
1139
1140 /* ASSERT: any requests/urbs are being unlinked */
1141 /* ASSERT: nobody can be submitting urbs for this any more */
1142
1143rescan:
1144 spin_lock_irqsave (&ehci->lock, flags);
1145 qh = ep->hcpriv;
1146 if (!qh)
1147 goto done;
1148
1149 /* endpoints can be iso streams. for now, we don't
1150 * accelerate iso completions ... so spin a while.
1151 */
1082f57a 1152 if (qh->hw == NULL) {
1da177e4
LT
1153 ehci_vdbg (ehci, "iso delay\n");
1154 goto idle_timeout;
1155 }
1156
e8799906 1157 if (ehci->rh_state != EHCI_RH_RUNNING)
1da177e4
LT
1158 qh->qh_state = QH_STATE_IDLE;
1159 switch (qh->qh_state) {
1160 case QH_STATE_LINKED:
3a44494e 1161 case QH_STATE_COMPLETING:
1da177e4
LT
1162 for (tmp = ehci->async->qh_next.qh;
1163 tmp && tmp != qh;
1164 tmp = tmp->qh_next.qh)
1165 continue;
02e2c51b
AS
1166 /* periodic qh self-unlinks on empty, and a COMPLETING qh
1167 * may already be unlinked.
1168 */
1169 if (tmp)
1170 unlink_async(ehci, qh);
1da177e4
LT
1171 /* FALL THROUGH */
1172 case QH_STATE_UNLINK: /* wait for hw to finish? */
07d29b63 1173 case QH_STATE_UNLINK_WAIT:
1da177e4
LT
1174idle_timeout:
1175 spin_unlock_irqrestore (&ehci->lock, flags);
22c43863 1176 schedule_timeout_uninterruptible(1);
1da177e4
LT
1177 goto rescan;
1178 case QH_STATE_IDLE: /* fully unlinked */
914b7012
AS
1179 if (qh->clearing_tt)
1180 goto idle_timeout;
1da177e4
LT
1181 if (list_empty (&qh->qtd_list)) {
1182 qh_put (qh);
1183 break;
1184 }
1185 /* else FALL THROUGH */
1186 default:
1da177e4
LT
1187 /* caller was supposed to have unlinked any requests;
1188 * that's not our job. just leak this memory.
1189 */
1190 ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
1191 qh, ep->desc.bEndpointAddress, qh->qh_state,
1192 list_empty (&qh->qtd_list) ? "" : "(has tds)");
1193 break;
1194 }
1195 ep->hcpriv = NULL;
1196done:
1197 spin_unlock_irqrestore (&ehci->lock, flags);
1da177e4
LT
1198}
1199
b18ffd49
AS
1200static void
1201ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1202{
1203 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1204 struct ehci_qh *qh;
1205 int eptype = usb_endpoint_type(&ep->desc);
a455212d
AS
1206 int epnum = usb_endpoint_num(&ep->desc);
1207 int is_out = usb_endpoint_dir_out(&ep->desc);
1208 unsigned long flags;
b18ffd49
AS
1209
1210 if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
1211 return;
1212
a455212d 1213 spin_lock_irqsave(&ehci->lock, flags);
b18ffd49
AS
1214 qh = ep->hcpriv;
1215
1216 /* For Bulk and Interrupt endpoints we maintain the toggle state
1217 * in the hardware; the toggle bits in udev aren't used at all.
1218 * When an endpoint is reset by usb_clear_halt() we must reset
1219 * the toggle bit in the QH.
1220 */
1221 if (qh) {
a455212d 1222 usb_settoggle(qh->dev, epnum, is_out, 0);
b18ffd49
AS
1223 if (!list_empty(&qh->qtd_list)) {
1224 WARN_ONCE(1, "clear_halt for a busy endpoint\n");
3a44494e
AS
1225 } else if (qh->qh_state == QH_STATE_LINKED ||
1226 qh->qh_state == QH_STATE_COMPLETING) {
a455212d
AS
1227
1228 /* The toggle value in the QH can't be updated
1229 * while the QH is active. Unlink it now;
1230 * re-linking will call qh_refresh().
b18ffd49 1231 */
a448c9d8 1232 if (eptype == USB_ENDPOINT_XFER_BULK)
a455212d 1233 unlink_async(ehci, qh);
a448c9d8 1234 else
a455212d 1235 intr_deschedule(ehci, qh);
b18ffd49
AS
1236 }
1237 }
a455212d 1238 spin_unlock_irqrestore(&ehci->lock, flags);
b18ffd49
AS
1239}
1240
7ff71d6a
MP
1241static int ehci_get_frame (struct usb_hcd *hcd)
1242{
1243 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
68aa95d5 1244 return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
7ff71d6a 1245}
1da177e4
LT
1246
1247/*-------------------------------------------------------------------------*/
c5cf9212
AS
1248
1249#ifdef CONFIG_PM
1250
1251/* suspend/resume, section 4.3 */
1252
1253/* These routines handle the generic parts of controller suspend/resume */
1254
1255static int __maybe_unused ehci_suspend(struct usb_hcd *hcd, bool do_wakeup)
1256{
1257 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1258
1259 if (time_before(jiffies, ehci->next_statechange))
1260 msleep(10);
1261
1262 /*
1263 * Root hub was already suspended. Disable IRQ emission and
1264 * mark HW unaccessible. The PM and USB cores make sure that
1265 * the root hub is either suspended or stopped.
1266 */
1267 ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
1268
1269 spin_lock_irq(&ehci->lock);
1270 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
1271 (void) ehci_readl(ehci, &ehci->regs->intr_enable);
1272
1273 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1274 spin_unlock_irq(&ehci->lock);
1275
1276 return 0;
1277}
1278
1279/* Returns 0 if power was preserved, 1 if power was lost */
1280static int __maybe_unused ehci_resume(struct usb_hcd *hcd, bool hibernated)
1281{
1282 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1283
1284 if (time_before(jiffies, ehci->next_statechange))
1285 msleep(100);
1286
1287 /* Mark hardware accessible again as we are back to full power by now */
1288 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1289
1290 /*
1291 * If CF is still set and we aren't resuming from hibernation
1292 * then we maintained suspend power.
1293 * Just undo the effect of ehci_suspend().
1294 */
1295 if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
1296 !hibernated) {
1297 int mask = INTR_MASK;
1298
1299 ehci_prepare_ports_for_controller_resume(ehci);
1300 if (!hcd->self.root_hub->do_remote_wakeup)
1301 mask &= ~STS_PCD;
1302 ehci_writel(ehci, mask, &ehci->regs->intr_enable);
1303 ehci_readl(ehci, &ehci->regs->intr_enable);
1304 return 0;
1305 }
1306
1307 /*
1308 * Else reset, to cope with power loss or resume from hibernation
1309 * having let the firmware kick in during reboot.
1310 */
1311 usb_root_hub_lost_power(hcd->self.root_hub);
1312 (void) ehci_halt(ehci);
1313 (void) ehci_reset(ehci);
1314
c5cf9212
AS
1315 ehci_writel(ehci, ehci->command, &ehci->regs->command);
1316 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
1317 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
1318
1319 /* here we "know" root ports should always stay powered */
1320 ehci_port_power(ehci, 1);
1321
1322 ehci->rh_state = EHCI_RH_SUSPENDED;
1323 return 1;
1324}
1325
1326#endif
1327
1328/*-------------------------------------------------------------------------*/
1329
eb70e5ab
AS
1330/*
1331 * The EHCI in ChipIdea HDRC cannot be a separate module or device,
1332 * because its registers (and irq) are shared between host/gadget/otg
1333 * functions and in order to facilitate role switching we cannot
1334 * give the ehci driver exclusive access to those.
1335 */
1336#ifndef CHIPIDEA_EHCI
1da177e4 1337
2b70f073 1338MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4
LT
1339MODULE_AUTHOR (DRIVER_AUTHOR);
1340MODULE_LICENSE ("GPL");
1341
7ff71d6a
MP
1342#ifdef CONFIG_PCI
1343#include "ehci-pci.c"
01cced25 1344#define PCI_DRIVER ehci_pci_driver
7ff71d6a 1345#endif
1da177e4 1346
ba02978a 1347#ifdef CONFIG_USB_EHCI_FSL
80cb9aee 1348#include "ehci-fsl.c"
01cced25 1349#define PLATFORM_DRIVER ehci_fsl_driver
80cb9aee
RV
1350#endif
1351
7e8d5cd9
DM
1352#ifdef CONFIG_USB_EHCI_MXC
1353#include "ehci-mxc.c"
1354#define PLATFORM_DRIVER ehci_mxc_driver
1355#endif
1356
60b0bf0f 1357#ifdef CONFIG_USB_EHCI_SH
63c84552
PM
1358#include "ehci-sh.c"
1359#define PLATFORM_DRIVER ehci_hcd_sh_driver
1360#endif
1361
37663860 1362#ifdef CONFIG_MIPS_ALCHEMY
76fa9a24 1363#include "ehci-au1xxx.c"
01cced25 1364#define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
76fa9a24
JC
1365#endif
1366
7f124f4b 1367#ifdef CONFIG_USB_EHCI_HCD_OMAP
54ab2b02
FB
1368#include "ehci-omap.c"
1369#define PLATFORM_DRIVER ehci_hcd_omap_driver
1370#endif
1371
ad75a410
GL
1372#ifdef CONFIG_PPC_PS3
1373#include "ehci-ps3.c"
7a4eb7fd 1374#define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
ad75a410
GL
1375#endif
1376
da0e8fb0
VB
1377#ifdef CONFIG_USB_EHCI_HCD_PPC_OF
1378#include "ehci-ppc-of.c"
1379#define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
1380#endif
1381
08d3c18e
JZ
1382#ifdef CONFIG_XPS_USB_HCD_XILINX
1383#include "ehci-xilinx-of.c"
1f23b2d9 1384#define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
08d3c18e
JZ
1385#endif
1386
705a7521 1387#ifdef CONFIG_PLAT_ORION
e96ffe2f
TP
1388#include "ehci-orion.c"
1389#define PLATFORM_DRIVER ehci_orion_driver
1390#endif
1391
91bc4d31
VB
1392#ifdef CONFIG_ARCH_IXP4XX
1393#include "ehci-ixp4xx.c"
1394#define PLATFORM_DRIVER ixp4xx_ehci_driver
1395#endif
1396
586dfc8c
WZ
1397#ifdef CONFIG_USB_W90X900_EHCI
1398#include "ehci-w90x900.c"
1399#define PLATFORM_DRIVER ehci_hcd_w90x900_driver
1400#endif
1401
501c9c08
NF
1402#ifdef CONFIG_ARCH_AT91
1403#include "ehci-atmel.c"
1404#define PLATFORM_DRIVER ehci_atmel_driver
1405#endif
1406
1643accd
DD
1407#ifdef CONFIG_USB_OCTEON_EHCI
1408#include "ehci-octeon.c"
1409#define PLATFORM_DRIVER ehci_octeon_driver
1410#endif
1411
760efe69
ML
1412#ifdef CONFIG_USB_CNS3XXX_EHCI
1413#include "ehci-cns3xxx.c"
1414#define PLATFORM_DRIVER cns3xxx_ehci_driver
1415#endif
1416
ad78acaf
AC
1417#ifdef CONFIG_ARCH_VT8500
1418#include "ehci-vt8500.c"
1419#define PLATFORM_DRIVER vt8500_ehci_driver
1420#endif
1421
c8c38de9
DS
1422#ifdef CONFIG_PLAT_SPEAR
1423#include "ehci-spear.c"
1424#define PLATFORM_DRIVER spear_ehci_hcd_driver
1425#endif
1426
b0848aea
PK
1427#ifdef CONFIG_USB_EHCI_MSM
1428#include "ehci-msm.c"
1429#define PLATFORM_DRIVER ehci_msm_driver
1430#endif
1431
22ced687
A
1432#ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
1433#include "ehci-pmcmsp.c"
1434#define PLATFORM_DRIVER ehci_hcd_msp_driver
1435#endif
1436
79ad3b5a
BG
1437#ifdef CONFIG_USB_EHCI_TEGRA
1438#include "ehci-tegra.c"
1439#define PLATFORM_DRIVER tegra_ehci_driver
1440#endif
1441
1bcc5aa8
JS
1442#ifdef CONFIG_USB_EHCI_S5P
1443#include "ehci-s5p.c"
1444#define PLATFORM_DRIVER s5p_ehci_driver
1445#endif
1446
9be03929
JA
1447#ifdef CONFIG_SPARC_LEON
1448#include "ehci-grlib.c"
1449#define PLATFORM_DRIVER ehci_grlib_driver
1450#endif
1451
3af5154a 1452#ifdef CONFIG_CPU_XLR
23106343
J
1453#include "ehci-xls.c"
1454#define PLATFORM_DRIVER ehci_xls_driver
1455#endif
1456
3a082ec9
NZ
1457#ifdef CONFIG_USB_EHCI_MV
1458#include "ehci-mv.c"
1459#define PLATFORM_DRIVER ehci_mv_driver
1460#endif
1461
f30cdbcb
KC
1462#ifdef CONFIG_MACH_LOONGSON1
1463#include "ehci-ls1x.c"
1464#define PLATFORM_DRIVER ehci_ls1x_driver
1465#endif
1466
c256667f
SH
1467#ifdef CONFIG_MIPS_SEAD3
1468#include "ehci-sead3.c"
1469#define PLATFORM_DRIVER ehci_hcd_sead3_driver
1470#endif
1471
7a7a4a59
HM
1472#ifdef CONFIG_USB_EHCI_HCD_PLATFORM
1473#include "ehci-platform.c"
1474#define PLATFORM_DRIVER ehci_platform_driver
1475#endif
1476
ad75a410 1477#if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
1f23b2d9
GL
1478 !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
1479 !defined(XILINX_OF_PLATFORM_DRIVER)
7ff71d6a
MP
1480#error "missing bus glue for ehci-hcd"
1481#endif
01cced25
KG
1482
1483static int __init ehci_hcd_init(void)
1484{
1485 int retval = 0;
1486
2b70f073
AS
1487 if (usb_disabled())
1488 return -ENODEV;
1489
1490 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
9beeee65
AS
1491 set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1492 if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
1493 test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
1494 printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
1495 " before uhci_hcd and ohci_hcd, not after\n");
1496
01cced25
KG
1497 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
1498 hcd_name,
1499 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
1500 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
1501
694cc208 1502#ifdef DEBUG
08f4e586 1503 ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
9beeee65
AS
1504 if (!ehci_debug_root) {
1505 retval = -ENOENT;
1506 goto err_debug;
1507 }
694cc208
TJ
1508#endif
1509
01cced25
KG
1510#ifdef PLATFORM_DRIVER
1511 retval = platform_driver_register(&PLATFORM_DRIVER);
da0e8fb0
VB
1512 if (retval < 0)
1513 goto clean0;
01cced25
KG
1514#endif
1515
1516#ifdef PCI_DRIVER
1517 retval = pci_register_driver(&PCI_DRIVER);
da0e8fb0
VB
1518 if (retval < 0)
1519 goto clean1;
ad75a410
GL
1520#endif
1521
1522#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1523 retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
da0e8fb0
VB
1524 if (retval < 0)
1525 goto clean2;
694cc208 1526#endif
da0e8fb0
VB
1527
1528#ifdef OF_PLATFORM_DRIVER
d35fb641 1529 retval = platform_driver_register(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1530 if (retval < 0)
1531 goto clean3;
1532#endif
1f23b2d9
GL
1533
1534#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1535 retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
1f23b2d9
GL
1536 if (retval < 0)
1537 goto clean4;
1538#endif
da0e8fb0
VB
1539 return retval;
1540
1f23b2d9 1541#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1542 /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
1f23b2d9
GL
1543clean4:
1544#endif
da0e8fb0 1545#ifdef OF_PLATFORM_DRIVER
d35fb641 1546 platform_driver_unregister(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1547clean3:
1548#endif
1549#ifdef PS3_SYSTEM_BUS_DRIVER
1550 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1551clean2:
ad75a410
GL
1552#endif
1553#ifdef PCI_DRIVER
da0e8fb0
VB
1554 pci_unregister_driver(&PCI_DRIVER);
1555clean1:
ad75a410 1556#endif
da0e8fb0
VB
1557#ifdef PLATFORM_DRIVER
1558 platform_driver_unregister(&PLATFORM_DRIVER);
1559clean0:
1560#endif
1561#ifdef DEBUG
1562 debugfs_remove(ehci_debug_root);
1563 ehci_debug_root = NULL;
9beeee65 1564err_debug:
a9b6148d 1565#endif
9beeee65 1566 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1567 return retval;
1568}
1569module_init(ehci_hcd_init);
1570
1571static void __exit ehci_hcd_cleanup(void)
1572{
1f23b2d9 1573#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1574 platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
1f23b2d9 1575#endif
da0e8fb0 1576#ifdef OF_PLATFORM_DRIVER
d35fb641 1577 platform_driver_unregister(&OF_PLATFORM_DRIVER);
da0e8fb0 1578#endif
01cced25
KG
1579#ifdef PLATFORM_DRIVER
1580 platform_driver_unregister(&PLATFORM_DRIVER);
1581#endif
1582#ifdef PCI_DRIVER
1583 pci_unregister_driver(&PCI_DRIVER);
1584#endif
ad75a410 1585#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1586 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
ad75a410 1587#endif
694cc208
TJ
1588#ifdef DEBUG
1589 debugfs_remove(ehci_debug_root);
1590#endif
9beeee65 1591 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1592}
1593module_exit(ehci_hcd_cleanup);
1594
eb70e5ab 1595#endif /* CHIPIDEA_EHCI */
This page took 0.833165 seconds and 5 git commands to generate.