usb: gadget: composite: fix req->length in composite_setup()
[deliverable/linux.git] / drivers / usb / host / ehci-hcd.c
CommitLineData
1da177e4
LT
1/*
2 * Copyright (c) 2000-2004 by David Brownell
53bd6a60 3 *
1da177e4
LT
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
1da177e4
LT
19#include <linux/module.h>
20#include <linux/pci.h>
21#include <linux/dmapool.h>
22#include <linux/kernel.h>
23#include <linux/delay.h>
24#include <linux/ioport.h>
25#include <linux/sched.h>
3c04e20e 26#include <linux/vmalloc.h>
1da177e4
LT
27#include <linux/errno.h>
28#include <linux/init.h>
29#include <linux/timer.h>
ee4ecb8a 30#include <linux/ktime.h>
1da177e4
LT
31#include <linux/list.h>
32#include <linux/interrupt.h>
1da177e4 33#include <linux/usb.h>
27729aad 34#include <linux/usb/hcd.h>
1da177e4
LT
35#include <linux/moduleparam.h>
36#include <linux/dma-mapping.h>
694cc208 37#include <linux/debugfs.h>
5a0e3ad6 38#include <linux/slab.h>
aa4d8342 39#include <linux/uaccess.h>
1da177e4 40
1da177e4
LT
41#include <asm/byteorder.h>
42#include <asm/io.h>
43#include <asm/irq.h>
44#include <asm/system.h>
45#include <asm/unaligned.h>
1da177e4
LT
46
47/*-------------------------------------------------------------------------*/
48
49/*
50 * EHCI hc_driver implementation ... experimental, incomplete.
51 * Based on the final 1.0 register interface specification.
52 *
53 * USB 2.0 shows up in upcoming www.pcmcia.org technology.
54 * First was PCMCIA, like ISA; then CardBus, which is PCI.
55 * Next comes "CardBay", using USB 2.0 signals.
56 *
57 * Contains additional contributions by Brad Hards, Rory Bolt, and others.
58 * Special thanks to Intel and VIA for providing host controllers to
59 * test this driver on, and Cypress (including In-System Design) for
60 * providing early devices for those host controllers to talk to!
1da177e4
LT
61 */
62
1da177e4
LT
63#define DRIVER_AUTHOR "David Brownell"
64#define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
65
66static const char hcd_name [] = "ehci_hcd";
67
68
9776afc8 69#undef VERBOSE_DEBUG
1da177e4
LT
70#undef EHCI_URB_TRACE
71
72#ifdef DEBUG
73#define EHCI_STATS
74#endif
75
76/* magic numbers that can affect system performance */
77#define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
78#define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
79#define EHCI_TUNE_RL_TT 0
80#define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
81#define EHCI_TUNE_MULT_TT 1
ffda0803
AS
82/*
83 * Some drivers think it's safe to schedule isochronous transfers more than
84 * 256 ms into the future (partly as a result of an old bug in the scheduling
85 * code). In an attempt to avoid trouble, we will use a minimum scheduling
86 * length of 512 frames instead of 256.
87 */
88#define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
1da177e4 89
07d29b63 90#define EHCI_IAA_MSECS 10 /* arbitrary */
1da177e4
LT
91#define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
92#define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
b9638011 93#define EHCI_SHRINK_FRAMES 5 /* async qh unlink delay */
1da177e4
LT
94
95/* Initial IRQ latency: faster than hw default */
96static int log2_irq_thresh = 0; // 0 to 6
97module_param (log2_irq_thresh, int, S_IRUGO);
98MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
99
100/* initial park setting: slower than hw default */
101static unsigned park = 0;
102module_param (park, uint, S_IRUGO);
103MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
104
93f1a47c
DB
105/* for flakey hardware, ignore overcurrent indicators */
106static int ignore_oc = 0;
107module_param (ignore_oc, bool, S_IRUGO);
108MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
109
48f24970
AD
110/* for link power management(LPM) feature */
111static unsigned int hird;
112module_param(hird, int, S_IRUGO);
113MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us\n");
114
1da177e4
LT
115#define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
116
05570297
AH
117/* for ASPM quirk of ISOC on AMD SB800 */
118static struct pci_dev *amd_nb_dev;
119
1da177e4
LT
120/*-------------------------------------------------------------------------*/
121
122#include "ehci.h"
123#include "ehci-dbg.c"
124
125/*-------------------------------------------------------------------------*/
126
bc29847e
AS
127static void
128timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
129{
130 /* Don't override timeouts which shrink or (later) disable
131 * the async ring; just the I/O watchdog. Note that if a
132 * SHRINK were pending, OFF would never be requested.
133 */
134 if (timer_pending(&ehci->watchdog)
135 && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
136 & ehci->actions))
137 return;
138
139 if (!test_and_set_bit(action, &ehci->actions)) {
140 unsigned long t;
141
142 switch (action) {
143 case TIMER_IO_WATCHDOG:
403dbd36
AD
144 if (!ehci->need_io_watchdog)
145 return;
bc29847e
AS
146 t = EHCI_IO_JIFFIES;
147 break;
148 case TIMER_ASYNC_OFF:
149 t = EHCI_ASYNC_JIFFIES;
150 break;
151 /* case TIMER_ASYNC_SHRINK: */
152 default:
153 /* add a jiffie since we synch against the
154 * 8 KHz uframe counter.
155 */
156 t = DIV_ROUND_UP(EHCI_SHRINK_FRAMES * HZ, 1000) + 1;
157 break;
158 }
159 mod_timer(&ehci->watchdog, t + jiffies);
160 }
161}
162
163/*-------------------------------------------------------------------------*/
164
1da177e4
LT
165/*
166 * handshake - spin reading hc until handshake completes or fails
167 * @ptr: address of hc register to be read
168 * @mask: bits to look at in result of read
169 * @done: value of those bits when handshake succeeds
170 * @usec: timeout in microseconds
171 *
172 * Returns negative errno, or zero on success
173 *
174 * Success happens when the "mask" bits have the specified value (hardware
175 * handshake done). There are two failure modes: "usec" have passed (major
176 * hardware flakeout), or the register reads as all-ones (hardware removed).
177 *
178 * That last failure should_only happen in cases like physical cardbus eject
179 * before driver shutdown. But it also seems to be caused by bugs in cardbus
180 * bridge shutdown: shutting down the bridge before the devices using it.
181 */
083522d7
BH
182static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
183 u32 mask, u32 done, int usec)
1da177e4
LT
184{
185 u32 result;
186
187 do {
083522d7 188 result = ehci_readl(ehci, ptr);
1da177e4
LT
189 if (result == ~(u32)0) /* card removed */
190 return -ENODEV;
191 result &= mask;
192 if (result == done)
193 return 0;
194 udelay (1);
195 usec--;
196 } while (usec > 0);
197 return -ETIMEDOUT;
198}
199
65fd4272
MC
200/* check TDI/ARC silicon is in host mode */
201static int tdi_in_host_mode (struct ehci_hcd *ehci)
202{
203 u32 __iomem *reg_ptr;
204 u32 tmp;
205
206 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
207 tmp = ehci_readl(ehci, reg_ptr);
208 return (tmp & 3) == USBMODE_CM_HC;
209}
210
1da177e4
LT
211/* force HC to halt state from unknown (EHCI spec section 2.3) */
212static int ehci_halt (struct ehci_hcd *ehci)
213{
083522d7 214 u32 temp = ehci_readl(ehci, &ehci->regs->status);
1da177e4 215
72f30b6f 216 /* disable any irqs left enabled by previous code */
083522d7 217 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
72f30b6f 218
65fd4272
MC
219 if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
220 return 0;
221 }
222
1da177e4
LT
223 if ((temp & STS_HALT) != 0)
224 return 0;
225
083522d7 226 temp = ehci_readl(ehci, &ehci->regs->command);
1da177e4 227 temp &= ~CMD_RUN;
083522d7
BH
228 ehci_writel(ehci, temp, &ehci->regs->command);
229 return handshake (ehci, &ehci->regs->status,
230 STS_HALT, STS_HALT, 16 * 125);
1da177e4
LT
231}
232
0bcfeb3e
DB
233static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
234 u32 mask, u32 done, int usec)
235{
236 int error;
237
238 error = handshake(ehci, ptr, mask, done, usec);
239 if (error) {
240 ehci_halt(ehci);
241 ehci_to_hcd(ehci)->state = HC_STATE_HALT;
65cb76ba 242 ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
0bcfeb3e
DB
243 ptr, mask, done, error);
244 }
245
246 return error;
247}
248
1da177e4
LT
249/* put TDI/ARC silicon into EHCI mode */
250static void tdi_reset (struct ehci_hcd *ehci)
251{
252 u32 __iomem *reg_ptr;
253 u32 tmp;
254
d23a1377 255 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
083522d7 256 tmp = ehci_readl(ehci, reg_ptr);
d23a1377
VB
257 tmp |= USBMODE_CM_HC;
258 /* The default byte access to MMR space is LE after
259 * controller reset. Set the required endian mode
260 * for transfer buffers to match the host microprocessor
261 */
262 if (ehci_big_endian_mmio(ehci))
263 tmp |= USBMODE_BE;
083522d7 264 ehci_writel(ehci, tmp, reg_ptr);
1da177e4
LT
265}
266
267/* reset a non-running (STS_HALT == 1) controller */
268static int ehci_reset (struct ehci_hcd *ehci)
269{
270 int retval;
083522d7 271 u32 command = ehci_readl(ehci, &ehci->regs->command);
1da177e4 272
8d053c79
JW
273 /* If the EHCI debug controller is active, special care must be
274 * taken before and after a host controller reset */
275 if (ehci->debug && !dbgp_reset_prep())
276 ehci->debug = NULL;
277
1da177e4
LT
278 command |= CMD_RESET;
279 dbg_cmd (ehci, "reset", command);
083522d7 280 ehci_writel(ehci, command, &ehci->regs->command);
1da177e4
LT
281 ehci_to_hcd(ehci)->state = HC_STATE_HALT;
282 ehci->next_statechange = jiffies;
083522d7
BH
283 retval = handshake (ehci, &ehci->regs->command,
284 CMD_RESET, 0, 250 * 1000);
1da177e4 285
331ac6b2
AD
286 if (ehci->has_hostpc) {
287 ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
288 (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
289 ehci_writel(ehci, TXFIFO_DEFAULT,
290 (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
291 }
1da177e4
LT
292 if (retval)
293 return retval;
294
295 if (ehci_is_TDI(ehci))
296 tdi_reset (ehci);
297
8d053c79
JW
298 if (ehci->debug)
299 dbgp_external_startup();
300
1da177e4
LT
301 return retval;
302}
303
304/* idle the controller (from running) */
305static void ehci_quiesce (struct ehci_hcd *ehci)
306{
307 u32 temp;
308
309#ifdef DEBUG
310 if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
311 BUG ();
312#endif
313
314 /* wait for any schedule enables/disables to take effect */
083522d7 315 temp = ehci_readl(ehci, &ehci->regs->command) << 10;
1da177e4 316 temp &= STS_ASS | STS_PSS;
c765d4ca
KW
317 if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
318 STS_ASS | STS_PSS, temp, 16 * 125))
1da177e4 319 return;
1da177e4
LT
320
321 /* then disable anything that's still active */
083522d7 322 temp = ehci_readl(ehci, &ehci->regs->command);
1da177e4 323 temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
083522d7 324 ehci_writel(ehci, temp, &ehci->regs->command);
1da177e4
LT
325
326 /* hardware can take 16 microframes to turn off ... */
c765d4ca
KW
327 handshake_on_error_set_halt(ehci, &ehci->regs->status,
328 STS_ASS | STS_PSS, 0, 16 * 125);
1da177e4
LT
329}
330
331/*-------------------------------------------------------------------------*/
332
07d29b63 333static void end_unlink_async(struct ehci_hcd *ehci);
7d12e780 334static void ehci_work(struct ehci_hcd *ehci);
1da177e4
LT
335
336#include "ehci-hub.c"
48f24970 337#include "ehci-lpm.c"
1da177e4
LT
338#include "ehci-mem.c"
339#include "ehci-q.c"
340#include "ehci-sched.c"
341
342/*-------------------------------------------------------------------------*/
343
07d29b63 344static void ehci_iaa_watchdog(unsigned long param)
1da177e4
LT
345{
346 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
347 unsigned long flags;
348
349 spin_lock_irqsave (&ehci->lock, flags);
350
e82cc128
DB
351 /* Lost IAA irqs wedge things badly; seen first with a vt8235.
352 * So we need this watchdog, but must protect it against both
353 * (a) SMP races against real IAA firing and retriggering, and
354 * (b) clean HC shutdown, when IAA watchdog was pending.
355 */
356 if (ehci->reclaim
357 && !timer_pending(&ehci->iaa_watchdog)
358 && HC_IS_RUNNING(ehci_to_hcd(ehci)->state)) {
359 u32 cmd, status;
360
361 /* If we get here, IAA is *REALLY* late. It's barely
362 * conceivable that the system is so busy that CMD_IAAD
363 * is still legitimately set, so let's be sure it's
364 * clear before we read STS_IAA. (The HC should clear
365 * CMD_IAAD when it sets STS_IAA.)
366 */
367 cmd = ehci_readl(ehci, &ehci->regs->command);
368 if (cmd & CMD_IAAD)
369 ehci_writel(ehci, cmd & ~CMD_IAAD,
370 &ehci->regs->command);
371
372 /* If IAA is set here it either legitimately triggered
373 * before we cleared IAAD above (but _way_ late, so we'll
374 * still count it as lost) ... or a silicon erratum:
375 * - VIA seems to set IAA without triggering the IRQ;
376 * - IAAD potentially cleared without setting IAA.
377 */
378 status = ehci_readl(ehci, &ehci->regs->status);
379 if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
1da177e4 380 COUNT (ehci->stats.lost_iaa);
083522d7 381 ehci_writel(ehci, STS_IAA, &ehci->regs->status);
1da177e4 382 }
e82cc128
DB
383
384 ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
385 status, cmd);
07d29b63 386 end_unlink_async(ehci);
1da177e4
LT
387 }
388
07d29b63
AS
389 spin_unlock_irqrestore(&ehci->lock, flags);
390}
391
392static void ehci_watchdog(unsigned long param)
393{
394 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
395 unsigned long flags;
396
397 spin_lock_irqsave(&ehci->lock, flags);
398
399 /* stop async processing after it's idled a bit */
1da177e4 400 if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
26f953fd 401 start_unlink_async (ehci, ehci->async);
1da177e4
LT
402
403 /* ehci could run by timer, without IRQs ... */
7d12e780 404 ehci_work (ehci);
1da177e4
LT
405
406 spin_unlock_irqrestore (&ehci->lock, flags);
407}
408
8903795a
AS
409/* On some systems, leaving remote wakeup enabled prevents system shutdown.
410 * The firmware seems to think that powering off is a wakeup event!
411 * This routine turns off remote wakeup and everything else, on all ports.
412 */
413static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
414{
415 int port = HCS_N_PORTS(ehci->hcs_params);
416
417 while (port--)
418 ehci_writel(ehci, PORT_RWC_BITS,
419 &ehci->regs->port_status[port]);
420}
421
21da84a8
SS
422/*
423 * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
424 * Should be called with ehci->lock held.
72f30b6f 425 */
21da84a8 426static void ehci_silence_controller(struct ehci_hcd *ehci)
1da177e4 427{
21da84a8 428 ehci_halt(ehci);
8903795a 429 ehci_turn_off_all_ports(ehci);
1da177e4
LT
430
431 /* make BIOS/etc use companion controller during reboot */
083522d7 432 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
8903795a
AS
433
434 /* unblock posted writes */
435 ehci_readl(ehci, &ehci->regs->configured_flag);
1da177e4
LT
436}
437
21da84a8
SS
438/* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
439 * This forcibly disables dma and IRQs, helping kexec and other cases
440 * where the next system software may expect clean state.
441 */
442static void ehci_shutdown(struct usb_hcd *hcd)
443{
444 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
445
446 del_timer_sync(&ehci->watchdog);
447 del_timer_sync(&ehci->iaa_watchdog);
448
449 spin_lock_irq(&ehci->lock);
450 ehci_silence_controller(ehci);
451 spin_unlock_irq(&ehci->lock);
452}
453
56c1e26d
DB
454static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
455{
456 unsigned port;
457
458 if (!HCS_PPC (ehci->hcs_params))
459 return;
460
461 ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
462 for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
463 (void) ehci_hub_control(ehci_to_hcd(ehci),
464 is_on ? SetPortFeature : ClearPortFeature,
465 USB_PORT_FEAT_POWER,
466 port--, NULL, 0);
383975d7
AS
467 /* Flush those writes */
468 ehci_readl(ehci, &ehci->regs->command);
56c1e26d
DB
469 msleep(20);
470}
471
7ff71d6a 472/*-------------------------------------------------------------------------*/
1da177e4 473
7ff71d6a
MP
474/*
475 * ehci_work is called from some interrupts, timers, and so on.
476 * it calls driver completion functions, after dropping ehci->lock.
477 */
7d12e780 478static void ehci_work (struct ehci_hcd *ehci)
7ff71d6a
MP
479{
480 timer_action_done (ehci, TIMER_IO_WATCHDOG);
7ff71d6a
MP
481
482 /* another CPU may drop ehci->lock during a schedule scan while
483 * it reports urb completions. this flag guards against bogus
484 * attempts at re-entrant schedule scanning.
485 */
486 if (ehci->scanning)
487 return;
488 ehci->scanning = 1;
7d12e780 489 scan_async (ehci);
7ff71d6a 490 if (ehci->next_uframe != -1)
7d12e780 491 scan_periodic (ehci);
7ff71d6a
MP
492 ehci->scanning = 0;
493
494 /* the IO watchdog guards against hardware or driver bugs that
495 * misplace IRQs, and should let us run completely without IRQs.
496 * such lossage has been observed on both VT6202 and VT8235.
497 */
498 if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
499 (ehci->async->qh_next.ptr != NULL ||
500 ehci->periodic_sched != 0))
501 timer_action (ehci, TIMER_IO_WATCHDOG);
502}
1da177e4 503
21da84a8
SS
504/*
505 * Called when the ehci_hcd module is removed.
506 */
7ff71d6a 507static void ehci_stop (struct usb_hcd *hcd)
1da177e4
LT
508{
509 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1da177e4 510
7ff71d6a 511 ehci_dbg (ehci, "stop\n");
1da177e4 512
7ff71d6a
MP
513 /* no more interrupts ... */
514 del_timer_sync (&ehci->watchdog);
07d29b63 515 del_timer_sync(&ehci->iaa_watchdog);
56c1e26d 516
7ff71d6a
MP
517 spin_lock_irq(&ehci->lock);
518 if (HC_IS_RUNNING (hcd->state))
519 ehci_quiesce (ehci);
1da177e4 520
21da84a8 521 ehci_silence_controller(ehci);
7ff71d6a 522 ehci_reset (ehci);
7ff71d6a 523 spin_unlock_irq(&ehci->lock);
1da177e4 524
57e06c11 525 remove_companion_file(ehci);
7ff71d6a 526 remove_debug_files (ehci);
1da177e4 527
7ff71d6a
MP
528 /* root hub is shut down separately (first, when possible) */
529 spin_lock_irq (&ehci->lock);
530 if (ehci->async)
7d12e780 531 ehci_work (ehci);
7ff71d6a
MP
532 spin_unlock_irq (&ehci->lock);
533 ehci_mem_cleanup (ehci);
1da177e4 534
05570297
AH
535 if (amd_nb_dev) {
536 pci_dev_put(amd_nb_dev);
537 amd_nb_dev = NULL;
538 }
539
7ff71d6a
MP
540#ifdef EHCI_STATS
541 ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
542 ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
543 ehci->stats.lost_iaa);
544 ehci_dbg (ehci, "complete %ld unlink %ld\n",
545 ehci->stats.complete, ehci->stats.unlink);
1da177e4 546#endif
1da177e4 547
083522d7
BH
548 dbg_status (ehci, "ehci_stop completed",
549 ehci_readl(ehci, &ehci->regs->status));
1da177e4
LT
550}
551
18807521
DB
552/* one-time init, only for memory state */
553static int ehci_init(struct usb_hcd *hcd)
1da177e4 554{
18807521 555 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1da177e4 556 u32 temp;
1da177e4
LT
557 int retval;
558 u32 hcc_params;
3807e26d 559 struct ehci_qh_hw *hw;
18807521
DB
560
561 spin_lock_init(&ehci->lock);
562
403dbd36
AD
563 /*
564 * keep io watchdog by default, those good HCDs could turn off it later
565 */
566 ehci->need_io_watchdog = 1;
18807521
DB
567 init_timer(&ehci->watchdog);
568 ehci->watchdog.function = ehci_watchdog;
569 ehci->watchdog.data = (unsigned long) ehci;
1da177e4 570
07d29b63
AS
571 init_timer(&ehci->iaa_watchdog);
572 ehci->iaa_watchdog.function = ehci_iaa_watchdog;
573 ehci->iaa_watchdog.data = (unsigned long) ehci;
574
f75593ce
AS
575 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
576
1da177e4
LT
577 /*
578 * hw default: 1K periodic list heads, one per frame.
579 * periodic_size can shrink by USBCMD update if hcc_params allows.
580 */
581 ehci->periodic_size = DEFAULT_I_TDPS;
9aa09d2f 582 INIT_LIST_HEAD(&ehci->cached_itd_list);
0e5f231b 583 INIT_LIST_HEAD(&ehci->cached_sitd_list);
f75593ce
AS
584
585 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
586 /* periodic schedule size can be smaller than default */
587 switch (EHCI_TUNE_FLS) {
588 case 0: ehci->periodic_size = 1024; break;
589 case 1: ehci->periodic_size = 512; break;
590 case 2: ehci->periodic_size = 256; break;
591 default: BUG();
592 }
593 }
18807521 594 if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
1da177e4
LT
595 return retval;
596
597 /* controllers may cache some of the periodic schedule ... */
53bd6a60 598 if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
dccd574c 599 ehci->i_thresh = 2 + 8;
1da177e4 600 else // N microframes cached
18807521 601 ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
1da177e4
LT
602
603 ehci->reclaim = NULL;
1da177e4 604 ehci->next_uframe = -1;
9aa09d2f 605 ehci->clock_frame = -1;
1da177e4 606
1da177e4
LT
607 /*
608 * dedicate a qh for the async ring head, since we couldn't unlink
609 * a 'real' qh without stopping the async schedule [4.8]. use it
610 * as the 'reclamation list head' too.
611 * its dummy is used in hw_alt_next of many tds, to prevent the qh
612 * from automatically advancing to the next td after short reads.
613 */
18807521 614 ehci->async->qh_next.qh = NULL;
3807e26d
AD
615 hw = ehci->async->hw;
616 hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
617 hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
618 hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
619 hw->hw_qtd_next = EHCI_LIST_END(ehci);
18807521 620 ehci->async->qh_state = QH_STATE_LINKED;
3807e26d 621 hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
1da177e4
LT
622
623 /* clear interrupt enables, set irq latency */
624 if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
625 log2_irq_thresh = 0;
626 temp = 1 << (16 + log2_irq_thresh);
5a9cdf33
AD
627 if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
628 ehci->has_ppcd = 1;
629 ehci_dbg(ehci, "enable per-port change event\n");
630 temp |= CMD_PPCEE;
631 }
1da177e4
LT
632 if (HCC_CANPARK(hcc_params)) {
633 /* HW default park == 3, on hardware that supports it (like
634 * NVidia and ALI silicon), maximizes throughput on the async
635 * schedule by avoiding QH fetches between transfers.
636 *
637 * With fast usb storage devices and NForce2, "park" seems to
638 * make problems: throughput reduction (!), data errors...
639 */
640 if (park) {
18807521 641 park = min(park, (unsigned) 3);
1da177e4
LT
642 temp |= CMD_PARK;
643 temp |= park << 8;
644 }
18807521 645 ehci_dbg(ehci, "park %d\n", park);
1da177e4 646 }
18807521 647 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
1da177e4
LT
648 /* periodic schedule size can be smaller than default */
649 temp &= ~(3 << 2);
650 temp |= (EHCI_TUNE_FLS << 2);
1da177e4 651 }
48f24970
AD
652 if (HCC_LPM(hcc_params)) {
653 /* support link power management EHCI 1.1 addendum */
654 ehci_dbg(ehci, "support lpm\n");
655 ehci->has_lpm = 1;
656 if (hird > 0xf) {
657 ehci_dbg(ehci, "hird %d invalid, use default 0",
658 hird);
659 hird = 0;
660 }
661 temp |= hird << 24;
662 }
18807521
DB
663 ehci->command = temp;
664
40f8db8f 665 /* Accept arbitrarily long scatter-gather lists */
4307a28e
AR
666 if (!(hcd->driver->flags & HCD_LOCAL_MEM))
667 hcd->self.sg_tablesize = ~0;
18807521
DB
668 return 0;
669}
670
671/* start HC running; it's halted, ehci_init() has been run (once) */
672static int ehci_run (struct usb_hcd *hcd)
673{
674 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
675 int retval;
676 u32 temp;
677 u32 hcc_params;
678
1d619f12 679 hcd->uses_new_polling = 1;
1d619f12 680
18807521 681 /* EHCI spec section 4.1 */
bcf40815
MC
682 /*
683 * TDI driver does the ehci_reset in their reset callback.
684 * Don't reset here, because configuration settings will
685 * vanish.
686 */
687 if (!ehci_is_TDI(ehci) && (retval = ehci_reset(ehci)) != 0) {
18807521
DB
688 ehci_mem_cleanup(ehci);
689 return retval;
690 }
083522d7
BH
691 ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
692 ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
18807521
DB
693
694 /*
695 * hcc_params controls whether ehci->regs->segment must (!!!)
696 * be used; it constrains QH/ITD/SITD and QTD locations.
697 * pci_pool consistent memory always uses segment zero.
698 * streaming mappings for I/O buffers, like pci_map_single(),
699 * can return segments above 4GB, if the device allows.
700 *
701 * NOTE: the dma mask is visible through dma_supported(), so
702 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
703 * Scsi_Host.highmem_io, and so forth. It's readonly to all
704 * host side drivers though.
705 */
083522d7 706 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
18807521 707 if (HCC_64BIT_ADDR(hcc_params)) {
083522d7 708 ehci_writel(ehci, 0, &ehci->regs->segment);
18807521
DB
709#if 0
710// this is deeply broken on almost all architectures
6a35528a 711 if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
18807521
DB
712 ehci_info(ehci, "enabled 64bit DMA\n");
713#endif
714 }
715
716
1da177e4
LT
717 // Philips, Intel, and maybe others need CMD_RUN before the
718 // root hub will detect new devices (why?); NEC doesn't
18807521
DB
719 ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
720 ehci->command |= CMD_RUN;
083522d7 721 ehci_writel(ehci, ehci->command, &ehci->regs->command);
18807521 722 dbg_cmd (ehci, "init", ehci->command);
1da177e4 723
1da177e4
LT
724 /*
725 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
726 * are explicitly handed to companion controller(s), so no TT is
727 * involved with the root hub. (Except where one is integrated,
728 * and there's no companion controller unless maybe for USB OTG.)
32fe0198
AS
729 *
730 * Turning on the CF flag will transfer ownership of all ports
731 * from the companions to the EHCI controller. If any of the
732 * companions are in the middle of a port reset at the time, it
733 * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
1cb52658
DB
734 * guarantees that no resets are in progress. After we set CF,
735 * a short delay lets the hardware catch up; new resets shouldn't
736 * be started before the port switching actions could complete.
1da177e4 737 */
32fe0198 738 down_write(&ehci_cf_port_reset_rwsem);
1da177e4 739 hcd->state = HC_STATE_RUNNING;
083522d7
BH
740 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
741 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
1cb52658 742 msleep(5);
32fe0198 743 up_write(&ehci_cf_port_reset_rwsem);
ee4ecb8a 744 ehci->last_periodic_enable = ktime_get_real();
1da177e4 745
083522d7 746 temp = HC_VERSION(ehci_readl(ehci, &ehci->caps->hc_capbase));
1da177e4 747 ehci_info (ehci,
2b70f073 748 "USB %x.%x started, EHCI %x.%02x%s\n",
7ff71d6a 749 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
2b70f073 750 temp >> 8, temp & 0xff,
93f1a47c 751 ignore_oc ? ", overcurrent ignored" : "");
1da177e4 752
083522d7
BH
753 ehci_writel(ehci, INTR_MASK,
754 &ehci->regs->intr_enable); /* Turn On Interrupts */
1da177e4 755
18807521
DB
756 /* GRR this is run-once init(), being done every time the HC starts.
757 * So long as they're part of class devices, we can't do it init()
758 * since the class device isn't created that early.
759 */
760 create_debug_files(ehci);
57e06c11 761 create_companion_file(ehci);
1da177e4
LT
762
763 return 0;
764}
765
1da177e4
LT
766/*-------------------------------------------------------------------------*/
767
7d12e780 768static irqreturn_t ehci_irq (struct usb_hcd *hcd)
1da177e4
LT
769{
770 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
67b2e029 771 u32 status, masked_status, pcd_status = 0, cmd;
1da177e4
LT
772 int bh;
773
774 spin_lock (&ehci->lock);
775
083522d7 776 status = ehci_readl(ehci, &ehci->regs->status);
1da177e4
LT
777
778 /* e.g. cardbus physical eject */
779 if (status == ~(u32) 0) {
780 ehci_dbg (ehci, "device removed\n");
781 goto dead;
782 }
783
67b2e029
AS
784 masked_status = status & INTR_MASK;
785 if (!masked_status) { /* irq sharing? */
1da177e4
LT
786 spin_unlock(&ehci->lock);
787 return IRQ_NONE;
788 }
789
790 /* clear (just) interrupts */
67b2e029 791 ehci_writel(ehci, masked_status, &ehci->regs->status);
e82cc128 792 cmd = ehci_readl(ehci, &ehci->regs->command);
1da177e4
LT
793 bh = 0;
794
9776afc8 795#ifdef VERBOSE_DEBUG
1da177e4
LT
796 /* unrequested/ignored: Frame List Rollover */
797 dbg_status (ehci, "irq", status);
798#endif
799
800 /* INT, ERR, and IAA interrupt rates can be throttled */
801
802 /* normal [4.15.1.2] or error [4.15.1.1] completion */
803 if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
804 if (likely ((status & STS_ERR) == 0))
805 COUNT (ehci->stats.normal);
806 else
807 COUNT (ehci->stats.error);
808 bh = 1;
809 }
810
811 /* complete the unlinking of some qh [4.15.2.3] */
812 if (status & STS_IAA) {
e82cc128
DB
813 /* guard against (alleged) silicon errata */
814 if (cmd & CMD_IAAD) {
815 ehci_writel(ehci, cmd & ~CMD_IAAD,
816 &ehci->regs->command);
817 ehci_dbg(ehci, "IAA with IAAD still set?\n");
818 }
819 if (ehci->reclaim) {
820 COUNT(ehci->stats.reclaim);
821 end_unlink_async(ehci);
822 } else
823 ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
1da177e4
LT
824 }
825
826 /* remote wakeup [4.3.1] */
d97cc2f2 827 if (status & STS_PCD) {
1da177e4 828 unsigned i = HCS_N_PORTS (ehci->hcs_params);
5a9cdf33 829 u32 ppcd = 0;
d1b1842c
DB
830
831 /* kick root hub later */
1d619f12 832 pcd_status = status;
1da177e4
LT
833
834 /* resume root hub? */
eafe5b99 835 if (!(cmd & CMD_RUN))
8c03356a 836 usb_hcd_resume_root_hub(hcd);
1da177e4 837
5a9cdf33
AD
838 /* get per-port change detect bits */
839 if (ehci->has_ppcd)
840 ppcd = status >> 16;
841
1da177e4 842 while (i--) {
5a9cdf33
AD
843 int pstatus;
844
845 /* leverage per-port change bits feature */
846 if (ehci->has_ppcd && !(ppcd & (1 << i)))
847 continue;
848 pstatus = ehci_readl(ehci,
849 &ehci->regs->port_status[i]);
b972b68c
DB
850
851 if (pstatus & PORT_OWNER)
1da177e4 852 continue;
eafe5b99
AS
853 if (!(test_bit(i, &ehci->suspended_ports) &&
854 ((pstatus & PORT_RESUME) ||
855 !(pstatus & PORT_SUSPEND)) &&
856 (pstatus & PORT_PE) &&
857 ehci->reset_done[i] == 0))
1da177e4
LT
858 continue;
859
860 /* start 20 msec resume signaling from this port,
861 * and make khubd collect PORT_STAT_C_SUSPEND to
49d0f078
AS
862 * stop that signaling. Use 5 ms extra for safety,
863 * like usb_port_resume() does.
1da177e4 864 */
49d0f078 865 ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
1da177e4 866 ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
61e8b858 867 mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
1da177e4
LT
868 }
869 }
870
871 /* PCI errors [4.15.2.4] */
872 if (unlikely ((status & STS_FATAL) != 0)) {
67b2e029 873 ehci_err(ehci, "fatal error\n");
eafe5b99
AS
874 dbg_cmd(ehci, "fatal", cmd);
875 dbg_status(ehci, "fatal", status);
67b2e029 876 ehci_halt(ehci);
1da177e4 877dead:
67b2e029
AS
878 ehci_reset(ehci);
879 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
880 /* generic layer kills/unlinks all urbs, then
881 * uses ehci_stop to clean up the rest
882 */
883 bh = 1;
1da177e4
LT
884 }
885
886 if (bh)
7d12e780 887 ehci_work (ehci);
1da177e4 888 spin_unlock (&ehci->lock);
d1b1842c 889 if (pcd_status)
1d619f12 890 usb_hcd_poll_rh_status(hcd);
1da177e4
LT
891 return IRQ_HANDLED;
892}
893
894/*-------------------------------------------------------------------------*/
895
896/*
897 * non-error returns are a promise to giveback() the urb later
898 * we drop ownership so next owner (or urb unlink) can get it
899 *
900 * urb + dev is in hcd.self.controller.urb_list
901 * we're queueing TDs onto software and hardware lists
902 *
903 * hcd-specific init for hcpriv hasn't been done yet
904 *
905 * NOTE: control, bulk, and interrupt share the same code to append TDs
906 * to a (possibly active) QH, and the same QH scanning code.
907 */
908static int ehci_urb_enqueue (
909 struct usb_hcd *hcd,
1da177e4 910 struct urb *urb,
55016f10 911 gfp_t mem_flags
1da177e4
LT
912) {
913 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
914 struct list_head qtd_list;
915
916 INIT_LIST_HEAD (&qtd_list);
917
918 switch (usb_pipetype (urb->pipe)) {
25b70a86
DB
919 case PIPE_CONTROL:
920 /* qh_completions() code doesn't handle all the fault cases
921 * in multi-TD control transfers. Even 1KB is rare anyway.
922 */
923 if (urb->transfer_buffer_length > (16 * 1024))
924 return -EMSGSIZE;
925 /* FALLTHROUGH */
926 /* case PIPE_BULK: */
1da177e4
LT
927 default:
928 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
929 return -ENOMEM;
e9df41c5 930 return submit_async(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
931
932 case PIPE_INTERRUPT:
933 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
934 return -ENOMEM;
e9df41c5 935 return intr_submit(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
936
937 case PIPE_ISOCHRONOUS:
938 if (urb->dev->speed == USB_SPEED_HIGH)
939 return itd_submit (ehci, urb, mem_flags);
940 else
941 return sitd_submit (ehci, urb, mem_flags);
942 }
943}
944
945static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
946{
07d29b63 947 /* failfast */
e82cc128 948 if (!HC_IS_RUNNING(ehci_to_hcd(ehci)->state) && ehci->reclaim)
07d29b63
AS
949 end_unlink_async(ehci);
950
3a44494e
AS
951 /* If the QH isn't linked then there's nothing we can do
952 * unless we were called during a giveback, in which case
953 * qh_completions() has to deal with it.
954 */
955 if (qh->qh_state != QH_STATE_LINKED) {
956 if (qh->qh_state == QH_STATE_COMPLETING)
957 qh->needs_rescan = 1;
958 return;
959 }
07d29b63
AS
960
961 /* defer till later if busy */
3a44494e 962 if (ehci->reclaim) {
1da177e4
LT
963 struct ehci_qh *last;
964
965 for (last = ehci->reclaim;
966 last->reclaim;
967 last = last->reclaim)
968 continue;
969 qh->qh_state = QH_STATE_UNLINK_WAIT;
970 last->reclaim = qh;
971
07d29b63
AS
972 /* start IAA cycle */
973 } else
1da177e4
LT
974 start_unlink_async (ehci, qh);
975}
976
977/* remove from hardware lists
978 * completions normally happen asynchronously
979 */
980
e9df41c5 981static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
982{
983 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
984 struct ehci_qh *qh;
985 unsigned long flags;
e9df41c5 986 int rc;
1da177e4
LT
987
988 spin_lock_irqsave (&ehci->lock, flags);
e9df41c5
AS
989 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
990 if (rc)
991 goto done;
992
1da177e4
LT
993 switch (usb_pipetype (urb->pipe)) {
994 // case PIPE_CONTROL:
995 // case PIPE_BULK:
996 default:
997 qh = (struct ehci_qh *) urb->hcpriv;
998 if (!qh)
999 break;
07d29b63
AS
1000 switch (qh->qh_state) {
1001 case QH_STATE_LINKED:
1002 case QH_STATE_COMPLETING:
1003 unlink_async(ehci, qh);
1004 break;
1005 case QH_STATE_UNLINK:
1006 case QH_STATE_UNLINK_WAIT:
1007 /* already started */
1008 break;
1009 case QH_STATE_IDLE:
7a0f0d95
AS
1010 /* QH might be waiting for a Clear-TT-Buffer */
1011 qh_completions(ehci, qh);
07d29b63
AS
1012 break;
1013 }
1da177e4
LT
1014 break;
1015
1016 case PIPE_INTERRUPT:
1017 qh = (struct ehci_qh *) urb->hcpriv;
1018 if (!qh)
1019 break;
1020 switch (qh->qh_state) {
1021 case QH_STATE_LINKED:
a448c9d8 1022 case QH_STATE_COMPLETING:
1da177e4 1023 intr_deschedule (ehci, qh);
a448c9d8 1024 break;
1da177e4 1025 case QH_STATE_IDLE:
7d12e780 1026 qh_completions (ehci, qh);
1da177e4
LT
1027 break;
1028 default:
1029 ehci_dbg (ehci, "bogus qh %p state %d\n",
1030 qh, qh->qh_state);
1031 goto done;
1032 }
1da177e4
LT
1033 break;
1034
1035 case PIPE_ISOCHRONOUS:
1036 // itd or sitd ...
1037
1038 // wait till next completion, do it then.
1039 // completion irqs can wait up to 1024 msec,
1040 break;
1041 }
1042done:
1043 spin_unlock_irqrestore (&ehci->lock, flags);
e9df41c5 1044 return rc;
1da177e4
LT
1045}
1046
1047/*-------------------------------------------------------------------------*/
1048
1049// bulk qh holds the data toggle
1050
1051static void
1052ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1053{
1054 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1055 unsigned long flags;
1056 struct ehci_qh *qh, *tmp;
1057
1058 /* ASSERT: any requests/urbs are being unlinked */
1059 /* ASSERT: nobody can be submitting urbs for this any more */
1060
1061rescan:
1062 spin_lock_irqsave (&ehci->lock, flags);
1063 qh = ep->hcpriv;
1064 if (!qh)
1065 goto done;
1066
1067 /* endpoints can be iso streams. for now, we don't
1068 * accelerate iso completions ... so spin a while.
1069 */
1082f57a 1070 if (qh->hw == NULL) {
1da177e4
LT
1071 ehci_vdbg (ehci, "iso delay\n");
1072 goto idle_timeout;
1073 }
1074
1075 if (!HC_IS_RUNNING (hcd->state))
1076 qh->qh_state = QH_STATE_IDLE;
1077 switch (qh->qh_state) {
1078 case QH_STATE_LINKED:
3a44494e 1079 case QH_STATE_COMPLETING:
1da177e4
LT
1080 for (tmp = ehci->async->qh_next.qh;
1081 tmp && tmp != qh;
1082 tmp = tmp->qh_next.qh)
1083 continue;
02e2c51b
AS
1084 /* periodic qh self-unlinks on empty, and a COMPLETING qh
1085 * may already be unlinked.
1086 */
1087 if (tmp)
1088 unlink_async(ehci, qh);
1da177e4
LT
1089 /* FALL THROUGH */
1090 case QH_STATE_UNLINK: /* wait for hw to finish? */
07d29b63 1091 case QH_STATE_UNLINK_WAIT:
1da177e4
LT
1092idle_timeout:
1093 spin_unlock_irqrestore (&ehci->lock, flags);
22c43863 1094 schedule_timeout_uninterruptible(1);
1da177e4
LT
1095 goto rescan;
1096 case QH_STATE_IDLE: /* fully unlinked */
914b7012
AS
1097 if (qh->clearing_tt)
1098 goto idle_timeout;
1da177e4
LT
1099 if (list_empty (&qh->qtd_list)) {
1100 qh_put (qh);
1101 break;
1102 }
1103 /* else FALL THROUGH */
1104 default:
1da177e4
LT
1105 /* caller was supposed to have unlinked any requests;
1106 * that's not our job. just leak this memory.
1107 */
1108 ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
1109 qh, ep->desc.bEndpointAddress, qh->qh_state,
1110 list_empty (&qh->qtd_list) ? "" : "(has tds)");
1111 break;
1112 }
1113 ep->hcpriv = NULL;
1114done:
1115 spin_unlock_irqrestore (&ehci->lock, flags);
1da177e4
LT
1116}
1117
b18ffd49
AS
1118static void
1119ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1120{
1121 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1122 struct ehci_qh *qh;
1123 int eptype = usb_endpoint_type(&ep->desc);
a455212d
AS
1124 int epnum = usb_endpoint_num(&ep->desc);
1125 int is_out = usb_endpoint_dir_out(&ep->desc);
1126 unsigned long flags;
b18ffd49
AS
1127
1128 if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
1129 return;
1130
a455212d 1131 spin_lock_irqsave(&ehci->lock, flags);
b18ffd49
AS
1132 qh = ep->hcpriv;
1133
1134 /* For Bulk and Interrupt endpoints we maintain the toggle state
1135 * in the hardware; the toggle bits in udev aren't used at all.
1136 * When an endpoint is reset by usb_clear_halt() we must reset
1137 * the toggle bit in the QH.
1138 */
1139 if (qh) {
a455212d 1140 usb_settoggle(qh->dev, epnum, is_out, 0);
b18ffd49
AS
1141 if (!list_empty(&qh->qtd_list)) {
1142 WARN_ONCE(1, "clear_halt for a busy endpoint\n");
3a44494e
AS
1143 } else if (qh->qh_state == QH_STATE_LINKED ||
1144 qh->qh_state == QH_STATE_COMPLETING) {
a455212d
AS
1145
1146 /* The toggle value in the QH can't be updated
1147 * while the QH is active. Unlink it now;
1148 * re-linking will call qh_refresh().
b18ffd49 1149 */
a448c9d8 1150 if (eptype == USB_ENDPOINT_XFER_BULK)
a455212d 1151 unlink_async(ehci, qh);
a448c9d8 1152 else
a455212d 1153 intr_deschedule(ehci, qh);
b18ffd49
AS
1154 }
1155 }
a455212d 1156 spin_unlock_irqrestore(&ehci->lock, flags);
b18ffd49
AS
1157}
1158
7ff71d6a
MP
1159static int ehci_get_frame (struct usb_hcd *hcd)
1160{
1161 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
083522d7
BH
1162 return (ehci_readl(ehci, &ehci->regs->frame_index) >> 3) %
1163 ehci->periodic_size;
7ff71d6a 1164}
1da177e4
LT
1165
1166/*-------------------------------------------------------------------------*/
1167
2b70f073 1168MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4
LT
1169MODULE_AUTHOR (DRIVER_AUTHOR);
1170MODULE_LICENSE ("GPL");
1171
7ff71d6a
MP
1172#ifdef CONFIG_PCI
1173#include "ehci-pci.c"
01cced25 1174#define PCI_DRIVER ehci_pci_driver
7ff71d6a 1175#endif
1da177e4 1176
ba02978a 1177#ifdef CONFIG_USB_EHCI_FSL
80cb9aee 1178#include "ehci-fsl.c"
01cced25 1179#define PLATFORM_DRIVER ehci_fsl_driver
80cb9aee
RV
1180#endif
1181
7e8d5cd9
DM
1182#ifdef CONFIG_USB_EHCI_MXC
1183#include "ehci-mxc.c"
1184#define PLATFORM_DRIVER ehci_mxc_driver
1185#endif
1186
63c84552
PM
1187#ifdef CONFIG_CPU_SUBTYPE_SH7786
1188#include "ehci-sh.c"
1189#define PLATFORM_DRIVER ehci_hcd_sh_driver
1190#endif
1191
dfbaa7d8 1192#ifdef CONFIG_SOC_AU1200
76fa9a24 1193#include "ehci-au1xxx.c"
01cced25 1194#define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
76fa9a24
JC
1195#endif
1196
7f124f4b 1197#ifdef CONFIG_USB_EHCI_HCD_OMAP
54ab2b02
FB
1198#include "ehci-omap.c"
1199#define PLATFORM_DRIVER ehci_hcd_omap_driver
1200#endif
1201
ad75a410
GL
1202#ifdef CONFIG_PPC_PS3
1203#include "ehci-ps3.c"
7a4eb7fd 1204#define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
ad75a410
GL
1205#endif
1206
da0e8fb0
VB
1207#ifdef CONFIG_USB_EHCI_HCD_PPC_OF
1208#include "ehci-ppc-of.c"
1209#define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
1210#endif
1211
08d3c18e
JZ
1212#ifdef CONFIG_XPS_USB_HCD_XILINX
1213#include "ehci-xilinx-of.c"
1f23b2d9 1214#define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
08d3c18e
JZ
1215#endif
1216
705a7521 1217#ifdef CONFIG_PLAT_ORION
e96ffe2f
TP
1218#include "ehci-orion.c"
1219#define PLATFORM_DRIVER ehci_orion_driver
1220#endif
1221
91bc4d31
VB
1222#ifdef CONFIG_ARCH_IXP4XX
1223#include "ehci-ixp4xx.c"
1224#define PLATFORM_DRIVER ixp4xx_ehci_driver
1225#endif
1226
586dfc8c
WZ
1227#ifdef CONFIG_USB_W90X900_EHCI
1228#include "ehci-w90x900.c"
1229#define PLATFORM_DRIVER ehci_hcd_w90x900_driver
1230#endif
1231
501c9c08
NF
1232#ifdef CONFIG_ARCH_AT91
1233#include "ehci-atmel.c"
1234#define PLATFORM_DRIVER ehci_atmel_driver
1235#endif
1236
1643accd
DD
1237#ifdef CONFIG_USB_OCTEON_EHCI
1238#include "ehci-octeon.c"
1239#define PLATFORM_DRIVER ehci_octeon_driver
1240#endif
1241
760efe69
ML
1242#ifdef CONFIG_USB_CNS3XXX_EHCI
1243#include "ehci-cns3xxx.c"
1244#define PLATFORM_DRIVER cns3xxx_ehci_driver
1245#endif
1246
ad78acaf
AC
1247#ifdef CONFIG_ARCH_VT8500
1248#include "ehci-vt8500.c"
1249#define PLATFORM_DRIVER vt8500_ehci_driver
1250#endif
1251
c8c38de9
DS
1252#ifdef CONFIG_PLAT_SPEAR
1253#include "ehci-spear.c"
1254#define PLATFORM_DRIVER spear_ehci_hcd_driver
1255#endif
1256
b0848aea
PK
1257#ifdef CONFIG_USB_EHCI_MSM
1258#include "ehci-msm.c"
1259#define PLATFORM_DRIVER ehci_msm_driver
1260#endif
1261
ad75a410 1262#if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
1f23b2d9
GL
1263 !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
1264 !defined(XILINX_OF_PLATFORM_DRIVER)
7ff71d6a
MP
1265#error "missing bus glue for ehci-hcd"
1266#endif
01cced25
KG
1267
1268static int __init ehci_hcd_init(void)
1269{
1270 int retval = 0;
1271
2b70f073
AS
1272 if (usb_disabled())
1273 return -ENODEV;
1274
1275 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
9beeee65
AS
1276 set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1277 if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
1278 test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
1279 printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
1280 " before uhci_hcd and ohci_hcd, not after\n");
1281
01cced25
KG
1282 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
1283 hcd_name,
1284 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
1285 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
1286
694cc208 1287#ifdef DEBUG
08f4e586 1288 ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
9beeee65
AS
1289 if (!ehci_debug_root) {
1290 retval = -ENOENT;
1291 goto err_debug;
1292 }
694cc208
TJ
1293#endif
1294
01cced25
KG
1295#ifdef PLATFORM_DRIVER
1296 retval = platform_driver_register(&PLATFORM_DRIVER);
da0e8fb0
VB
1297 if (retval < 0)
1298 goto clean0;
01cced25
KG
1299#endif
1300
1301#ifdef PCI_DRIVER
1302 retval = pci_register_driver(&PCI_DRIVER);
da0e8fb0
VB
1303 if (retval < 0)
1304 goto clean1;
ad75a410
GL
1305#endif
1306
1307#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1308 retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
da0e8fb0
VB
1309 if (retval < 0)
1310 goto clean2;
694cc208 1311#endif
da0e8fb0
VB
1312
1313#ifdef OF_PLATFORM_DRIVER
1314 retval = of_register_platform_driver(&OF_PLATFORM_DRIVER);
1315 if (retval < 0)
1316 goto clean3;
1317#endif
1f23b2d9
GL
1318
1319#ifdef XILINX_OF_PLATFORM_DRIVER
1320 retval = of_register_platform_driver(&XILINX_OF_PLATFORM_DRIVER);
1321 if (retval < 0)
1322 goto clean4;
1323#endif
da0e8fb0
VB
1324 return retval;
1325
1f23b2d9
GL
1326#ifdef XILINX_OF_PLATFORM_DRIVER
1327 /* of_unregister_platform_driver(&XILINX_OF_PLATFORM_DRIVER); */
1328clean4:
1329#endif
da0e8fb0 1330#ifdef OF_PLATFORM_DRIVER
1f23b2d9 1331 of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1332clean3:
1333#endif
1334#ifdef PS3_SYSTEM_BUS_DRIVER
1335 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1336clean2:
ad75a410
GL
1337#endif
1338#ifdef PCI_DRIVER
da0e8fb0
VB
1339 pci_unregister_driver(&PCI_DRIVER);
1340clean1:
ad75a410 1341#endif
da0e8fb0
VB
1342#ifdef PLATFORM_DRIVER
1343 platform_driver_unregister(&PLATFORM_DRIVER);
1344clean0:
1345#endif
1346#ifdef DEBUG
1347 debugfs_remove(ehci_debug_root);
1348 ehci_debug_root = NULL;
9beeee65 1349err_debug:
a9b6148d 1350#endif
9beeee65 1351 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1352 return retval;
1353}
1354module_init(ehci_hcd_init);
1355
1356static void __exit ehci_hcd_cleanup(void)
1357{
1f23b2d9
GL
1358#ifdef XILINX_OF_PLATFORM_DRIVER
1359 of_unregister_platform_driver(&XILINX_OF_PLATFORM_DRIVER);
1360#endif
da0e8fb0
VB
1361#ifdef OF_PLATFORM_DRIVER
1362 of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
1363#endif
01cced25
KG
1364#ifdef PLATFORM_DRIVER
1365 platform_driver_unregister(&PLATFORM_DRIVER);
1366#endif
1367#ifdef PCI_DRIVER
1368 pci_unregister_driver(&PCI_DRIVER);
1369#endif
ad75a410 1370#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1371 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
ad75a410 1372#endif
694cc208
TJ
1373#ifdef DEBUG
1374 debugfs_remove(ehci_debug_root);
1375#endif
9beeee65 1376 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1377}
1378module_exit(ehci_hcd_cleanup);
1379
This page took 0.883096 seconds and 5 git commands to generate.