EHCI: fix criterion for resuming the root hub
[deliverable/linux.git] / drivers / usb / host / ehci-hcd.c
CommitLineData
1da177e4 1/*
578333ab
AS
2 * Enhanced Host Controller Interface (EHCI) driver for USB.
3 *
4 * Maintainer: Alan Stern <stern@rowland.harvard.edu>
5 *
1da177e4 6 * Copyright (c) 2000-2004 by David Brownell
53bd6a60 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
1da177e4
LT
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/dmapool.h>
26#include <linux/kernel.h>
27#include <linux/delay.h>
28#include <linux/ioport.h>
29#include <linux/sched.h>
3c04e20e 30#include <linux/vmalloc.h>
1da177e4
LT
31#include <linux/errno.h>
32#include <linux/init.h>
33#include <linux/timer.h>
ee4ecb8a 34#include <linux/ktime.h>
1da177e4
LT
35#include <linux/list.h>
36#include <linux/interrupt.h>
1da177e4 37#include <linux/usb.h>
27729aad 38#include <linux/usb/hcd.h>
1da177e4
LT
39#include <linux/moduleparam.h>
40#include <linux/dma-mapping.h>
694cc208 41#include <linux/debugfs.h>
5a0e3ad6 42#include <linux/slab.h>
aa4d8342 43#include <linux/uaccess.h>
1da177e4 44
1da177e4
LT
45#include <asm/byteorder.h>
46#include <asm/io.h>
47#include <asm/irq.h>
1da177e4 48#include <asm/unaligned.h>
1da177e4 49
df7c1ca2
GL
50#if defined(CONFIG_PPC_PS3)
51#include <asm/firmware.h>
52#endif
53
1da177e4
LT
54/*-------------------------------------------------------------------------*/
55
56/*
57 * EHCI hc_driver implementation ... experimental, incomplete.
58 * Based on the final 1.0 register interface specification.
59 *
60 * USB 2.0 shows up in upcoming www.pcmcia.org technology.
61 * First was PCMCIA, like ISA; then CardBus, which is PCI.
62 * Next comes "CardBay", using USB 2.0 signals.
63 *
64 * Contains additional contributions by Brad Hards, Rory Bolt, and others.
65 * Special thanks to Intel and VIA for providing host controllers to
66 * test this driver on, and Cypress (including In-System Design) for
67 * providing early devices for those host controllers to talk to!
1da177e4
LT
68 */
69
1da177e4
LT
70#define DRIVER_AUTHOR "David Brownell"
71#define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
72
73static const char hcd_name [] = "ehci_hcd";
74
75
9776afc8 76#undef VERBOSE_DEBUG
1da177e4
LT
77#undef EHCI_URB_TRACE
78
79#ifdef DEBUG
80#define EHCI_STATS
81#endif
82
83/* magic numbers that can affect system performance */
84#define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
85#define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
86#define EHCI_TUNE_RL_TT 0
87#define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
88#define EHCI_TUNE_MULT_TT 1
ffda0803
AS
89/*
90 * Some drivers think it's safe to schedule isochronous transfers more than
91 * 256 ms into the future (partly as a result of an old bug in the scheduling
92 * code). In an attempt to avoid trouble, we will use a minimum scheduling
93 * length of 512 frames instead of 256.
94 */
95#define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
1da177e4 96
07d29b63 97#define EHCI_IAA_MSECS 10 /* arbitrary */
1da177e4
LT
98#define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
99#define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
004c1968 100#define EHCI_SHRINK_JIFFIES (DIV_ROUND_UP(HZ, 200) + 1)
fcda37cb 101 /* 5-ms async qh unlink delay */
1da177e4
LT
102
103/* Initial IRQ latency: faster than hw default */
104static int log2_irq_thresh = 0; // 0 to 6
105module_param (log2_irq_thresh, int, S_IRUGO);
106MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
107
108/* initial park setting: slower than hw default */
109static unsigned park = 0;
110module_param (park, uint, S_IRUGO);
111MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
112
93f1a47c 113/* for flakey hardware, ignore overcurrent indicators */
90ab5ee9 114static bool ignore_oc = 0;
93f1a47c
DB
115module_param (ignore_oc, bool, S_IRUGO);
116MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
117
48f24970
AD
118/* for link power management(LPM) feature */
119static unsigned int hird;
120module_param(hird, int, S_IRUGO);
cc556871 121MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us");
48f24970 122
1da177e4
LT
123#define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
124
125/*-------------------------------------------------------------------------*/
126
127#include "ehci.h"
128#include "ehci-dbg.c"
ad93562b 129#include "pci-quirks.h"
1da177e4
LT
130
131/*-------------------------------------------------------------------------*/
132
bc29847e
AS
133static void
134timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
135{
136 /* Don't override timeouts which shrink or (later) disable
137 * the async ring; just the I/O watchdog. Note that if a
138 * SHRINK were pending, OFF would never be requested.
139 */
140 if (timer_pending(&ehci->watchdog)
141 && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
142 & ehci->actions))
143 return;
144
145 if (!test_and_set_bit(action, &ehci->actions)) {
146 unsigned long t;
147
148 switch (action) {
149 case TIMER_IO_WATCHDOG:
403dbd36
AD
150 if (!ehci->need_io_watchdog)
151 return;
bc29847e
AS
152 t = EHCI_IO_JIFFIES;
153 break;
154 case TIMER_ASYNC_OFF:
155 t = EHCI_ASYNC_JIFFIES;
156 break;
157 /* case TIMER_ASYNC_SHRINK: */
158 default:
004c1968 159 t = EHCI_SHRINK_JIFFIES;
bc29847e
AS
160 break;
161 }
162 mod_timer(&ehci->watchdog, t + jiffies);
163 }
164}
165
166/*-------------------------------------------------------------------------*/
167
1da177e4
LT
168/*
169 * handshake - spin reading hc until handshake completes or fails
170 * @ptr: address of hc register to be read
171 * @mask: bits to look at in result of read
172 * @done: value of those bits when handshake succeeds
173 * @usec: timeout in microseconds
174 *
175 * Returns negative errno, or zero on success
176 *
177 * Success happens when the "mask" bits have the specified value (hardware
178 * handshake done). There are two failure modes: "usec" have passed (major
179 * hardware flakeout), or the register reads as all-ones (hardware removed).
180 *
181 * That last failure should_only happen in cases like physical cardbus eject
182 * before driver shutdown. But it also seems to be caused by bugs in cardbus
183 * bridge shutdown: shutting down the bridge before the devices using it.
184 */
083522d7
BH
185static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
186 u32 mask, u32 done, int usec)
1da177e4
LT
187{
188 u32 result;
189
190 do {
083522d7 191 result = ehci_readl(ehci, ptr);
1da177e4
LT
192 if (result == ~(u32)0) /* card removed */
193 return -ENODEV;
194 result &= mask;
195 if (result == done)
196 return 0;
197 udelay (1);
198 usec--;
199 } while (usec > 0);
200 return -ETIMEDOUT;
201}
202
65fd4272
MC
203/* check TDI/ARC silicon is in host mode */
204static int tdi_in_host_mode (struct ehci_hcd *ehci)
205{
206 u32 __iomem *reg_ptr;
207 u32 tmp;
208
209 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
210 tmp = ehci_readl(ehci, reg_ptr);
211 return (tmp & 3) == USBMODE_CM_HC;
212}
213
1da177e4
LT
214/* force HC to halt state from unknown (EHCI spec section 2.3) */
215static int ehci_halt (struct ehci_hcd *ehci)
216{
083522d7 217 u32 temp = ehci_readl(ehci, &ehci->regs->status);
1da177e4 218
72f30b6f 219 /* disable any irqs left enabled by previous code */
083522d7 220 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
72f30b6f 221
65fd4272
MC
222 if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
223 return 0;
224 }
225
1da177e4
LT
226 if ((temp & STS_HALT) != 0)
227 return 0;
228
083522d7 229 temp = ehci_readl(ehci, &ehci->regs->command);
1da177e4 230 temp &= ~CMD_RUN;
083522d7
BH
231 ehci_writel(ehci, temp, &ehci->regs->command);
232 return handshake (ehci, &ehci->regs->status,
233 STS_HALT, STS_HALT, 16 * 125);
1da177e4
LT
234}
235
df7c1ca2
GL
236#if defined(CONFIG_USB_SUSPEND) && defined(CONFIG_PPC_PS3)
237
238/*
239 * The EHCI controller of the Cell Super Companion Chip used in the
240 * PS3 will stop the root hub after all root hub ports are suspended.
241 * When in this condition handshake will return -ETIMEDOUT. The
242 * STS_HLT bit will not be set, so inspection of the frame index is
243 * used here to test for the condition. If the condition is found
244 * return success to allow the USB suspend to complete.
245 */
246
247static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
248 void __iomem *ptr, u32 mask, u32 done,
249 int usec)
250{
251 unsigned int old_index;
252 int error;
253
254 if (!firmware_has_feature(FW_FEATURE_PS3_LV1))
255 return -ETIMEDOUT;
256
257 old_index = ehci_read_frame_index(ehci);
258
259 error = handshake(ehci, ptr, mask, done, usec);
260
261 if (error == -ETIMEDOUT && ehci_read_frame_index(ehci) == old_index)
262 return 0;
263
264 return error;
265}
266
267#else
268
269static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
270 void __iomem *ptr, u32 mask, u32 done,
271 int usec)
272{
273 return -ETIMEDOUT;
274}
275
276#endif
277
0bcfeb3e
DB
278static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
279 u32 mask, u32 done, int usec)
280{
281 int error;
282
283 error = handshake(ehci, ptr, mask, done, usec);
df7c1ca2
GL
284 if (error == -ETIMEDOUT)
285 error = handshake_for_broken_root_hub(ehci, ptr, mask, done,
286 usec);
287
0bcfeb3e
DB
288 if (error) {
289 ehci_halt(ehci);
e8799906 290 ehci->rh_state = EHCI_RH_HALTED;
65cb76ba 291 ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
0bcfeb3e
DB
292 ptr, mask, done, error);
293 }
294
295 return error;
296}
297
1da177e4
LT
298/* put TDI/ARC silicon into EHCI mode */
299static void tdi_reset (struct ehci_hcd *ehci)
300{
301 u32 __iomem *reg_ptr;
302 u32 tmp;
303
d23a1377 304 reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
083522d7 305 tmp = ehci_readl(ehci, reg_ptr);
d23a1377
VB
306 tmp |= USBMODE_CM_HC;
307 /* The default byte access to MMR space is LE after
308 * controller reset. Set the required endian mode
309 * for transfer buffers to match the host microprocessor
310 */
311 if (ehci_big_endian_mmio(ehci))
312 tmp |= USBMODE_BE;
083522d7 313 ehci_writel(ehci, tmp, reg_ptr);
1da177e4
LT
314}
315
316/* reset a non-running (STS_HALT == 1) controller */
317static int ehci_reset (struct ehci_hcd *ehci)
318{
319 int retval;
083522d7 320 u32 command = ehci_readl(ehci, &ehci->regs->command);
1da177e4 321
8d053c79
JW
322 /* If the EHCI debug controller is active, special care must be
323 * taken before and after a host controller reset */
324 if (ehci->debug && !dbgp_reset_prep())
325 ehci->debug = NULL;
326
1da177e4
LT
327 command |= CMD_RESET;
328 dbg_cmd (ehci, "reset", command);
083522d7 329 ehci_writel(ehci, command, &ehci->regs->command);
e8799906 330 ehci->rh_state = EHCI_RH_HALTED;
1da177e4 331 ehci->next_statechange = jiffies;
083522d7
BH
332 retval = handshake (ehci, &ehci->regs->command,
333 CMD_RESET, 0, 250 * 1000);
1da177e4 334
331ac6b2
AD
335 if (ehci->has_hostpc) {
336 ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
337 (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
338 ehci_writel(ehci, TXFIFO_DEFAULT,
339 (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
340 }
1da177e4
LT
341 if (retval)
342 return retval;
343
344 if (ehci_is_TDI(ehci))
345 tdi_reset (ehci);
346
8d053c79
JW
347 if (ehci->debug)
348 dbgp_external_startup();
349
a448e4dc
AS
350 ehci->port_c_suspend = ehci->suspended_ports =
351 ehci->resuming_ports = 0;
1da177e4
LT
352 return retval;
353}
354
355/* idle the controller (from running) */
356static void ehci_quiesce (struct ehci_hcd *ehci)
357{
358 u32 temp;
359
360#ifdef DEBUG
e8799906 361 if (ehci->rh_state != EHCI_RH_RUNNING)
1da177e4
LT
362 BUG ();
363#endif
364
365 /* wait for any schedule enables/disables to take effect */
083522d7 366 temp = ehci_readl(ehci, &ehci->regs->command) << 10;
1da177e4 367 temp &= STS_ASS | STS_PSS;
c765d4ca
KW
368 if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
369 STS_ASS | STS_PSS, temp, 16 * 125))
1da177e4 370 return;
1da177e4
LT
371
372 /* then disable anything that's still active */
083522d7 373 temp = ehci_readl(ehci, &ehci->regs->command);
1da177e4 374 temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
083522d7 375 ehci_writel(ehci, temp, &ehci->regs->command);
1da177e4
LT
376
377 /* hardware can take 16 microframes to turn off ... */
c765d4ca
KW
378 handshake_on_error_set_halt(ehci, &ehci->regs->status,
379 STS_ASS | STS_PSS, 0, 16 * 125);
1da177e4
LT
380}
381
382/*-------------------------------------------------------------------------*/
383
07d29b63 384static void end_unlink_async(struct ehci_hcd *ehci);
7d12e780 385static void ehci_work(struct ehci_hcd *ehci);
1da177e4
LT
386
387#include "ehci-hub.c"
48f24970 388#include "ehci-lpm.c"
1da177e4
LT
389#include "ehci-mem.c"
390#include "ehci-q.c"
391#include "ehci-sched.c"
4c67045b 392#include "ehci-sysfs.c"
1da177e4
LT
393
394/*-------------------------------------------------------------------------*/
395
07d29b63 396static void ehci_iaa_watchdog(unsigned long param)
1da177e4
LT
397{
398 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
399 unsigned long flags;
400
401 spin_lock_irqsave (&ehci->lock, flags);
402
e82cc128
DB
403 /* Lost IAA irqs wedge things badly; seen first with a vt8235.
404 * So we need this watchdog, but must protect it against both
405 * (a) SMP races against real IAA firing and retriggering, and
406 * (b) clean HC shutdown, when IAA watchdog was pending.
407 */
408 if (ehci->reclaim
409 && !timer_pending(&ehci->iaa_watchdog)
e8799906 410 && ehci->rh_state == EHCI_RH_RUNNING) {
e82cc128
DB
411 u32 cmd, status;
412
413 /* If we get here, IAA is *REALLY* late. It's barely
414 * conceivable that the system is so busy that CMD_IAAD
415 * is still legitimately set, so let's be sure it's
416 * clear before we read STS_IAA. (The HC should clear
417 * CMD_IAAD when it sets STS_IAA.)
418 */
419 cmd = ehci_readl(ehci, &ehci->regs->command);
420 if (cmd & CMD_IAAD)
421 ehci_writel(ehci, cmd & ~CMD_IAAD,
422 &ehci->regs->command);
423
424 /* If IAA is set here it either legitimately triggered
425 * before we cleared IAAD above (but _way_ late, so we'll
426 * still count it as lost) ... or a silicon erratum:
427 * - VIA seems to set IAA without triggering the IRQ;
428 * - IAAD potentially cleared without setting IAA.
429 */
430 status = ehci_readl(ehci, &ehci->regs->status);
431 if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
1da177e4 432 COUNT (ehci->stats.lost_iaa);
083522d7 433 ehci_writel(ehci, STS_IAA, &ehci->regs->status);
1da177e4 434 }
e82cc128
DB
435
436 ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
437 status, cmd);
07d29b63 438 end_unlink_async(ehci);
1da177e4
LT
439 }
440
07d29b63
AS
441 spin_unlock_irqrestore(&ehci->lock, flags);
442}
443
444static void ehci_watchdog(unsigned long param)
445{
446 struct ehci_hcd *ehci = (struct ehci_hcd *) param;
447 unsigned long flags;
448
449 spin_lock_irqsave(&ehci->lock, flags);
450
451 /* stop async processing after it's idled a bit */
1da177e4 452 if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
26f953fd 453 start_unlink_async (ehci, ehci->async);
1da177e4
LT
454
455 /* ehci could run by timer, without IRQs ... */
7d12e780 456 ehci_work (ehci);
1da177e4
LT
457
458 spin_unlock_irqrestore (&ehci->lock, flags);
459}
460
8903795a
AS
461/* On some systems, leaving remote wakeup enabled prevents system shutdown.
462 * The firmware seems to think that powering off is a wakeup event!
463 * This routine turns off remote wakeup and everything else, on all ports.
464 */
465static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
466{
467 int port = HCS_N_PORTS(ehci->hcs_params);
468
469 while (port--)
470 ehci_writel(ehci, PORT_RWC_BITS,
471 &ehci->regs->port_status[port]);
472}
473
21da84a8
SS
474/*
475 * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
476 * Should be called with ehci->lock held.
72f30b6f 477 */
21da84a8 478static void ehci_silence_controller(struct ehci_hcd *ehci)
1da177e4 479{
21da84a8 480 ehci_halt(ehci);
8903795a 481 ehci_turn_off_all_ports(ehci);
1da177e4
LT
482
483 /* make BIOS/etc use companion controller during reboot */
083522d7 484 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
8903795a
AS
485
486 /* unblock posted writes */
487 ehci_readl(ehci, &ehci->regs->configured_flag);
1da177e4
LT
488}
489
21da84a8
SS
490/* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
491 * This forcibly disables dma and IRQs, helping kexec and other cases
492 * where the next system software may expect clean state.
493 */
494static void ehci_shutdown(struct usb_hcd *hcd)
495{
496 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
497
498 del_timer_sync(&ehci->watchdog);
499 del_timer_sync(&ehci->iaa_watchdog);
500
501 spin_lock_irq(&ehci->lock);
502 ehci_silence_controller(ehci);
503 spin_unlock_irq(&ehci->lock);
504}
505
56c1e26d
DB
506static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
507{
508 unsigned port;
509
510 if (!HCS_PPC (ehci->hcs_params))
511 return;
512
513 ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
514 for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
515 (void) ehci_hub_control(ehci_to_hcd(ehci),
516 is_on ? SetPortFeature : ClearPortFeature,
517 USB_PORT_FEAT_POWER,
518 port--, NULL, 0);
383975d7
AS
519 /* Flush those writes */
520 ehci_readl(ehci, &ehci->regs->command);
56c1e26d
DB
521 msleep(20);
522}
523
7ff71d6a 524/*-------------------------------------------------------------------------*/
1da177e4 525
7ff71d6a
MP
526/*
527 * ehci_work is called from some interrupts, timers, and so on.
528 * it calls driver completion functions, after dropping ehci->lock.
529 */
7d12e780 530static void ehci_work (struct ehci_hcd *ehci)
7ff71d6a
MP
531{
532 timer_action_done (ehci, TIMER_IO_WATCHDOG);
7ff71d6a
MP
533
534 /* another CPU may drop ehci->lock during a schedule scan while
535 * it reports urb completions. this flag guards against bogus
536 * attempts at re-entrant schedule scanning.
537 */
538 if (ehci->scanning)
539 return;
540 ehci->scanning = 1;
7d12e780 541 scan_async (ehci);
7ff71d6a 542 if (ehci->next_uframe != -1)
7d12e780 543 scan_periodic (ehci);
7ff71d6a
MP
544 ehci->scanning = 0;
545
546 /* the IO watchdog guards against hardware or driver bugs that
547 * misplace IRQs, and should let us run completely without IRQs.
548 * such lossage has been observed on both VT6202 and VT8235.
549 */
e8799906 550 if (ehci->rh_state == EHCI_RH_RUNNING &&
7ff71d6a
MP
551 (ehci->async->qh_next.ptr != NULL ||
552 ehci->periodic_sched != 0))
553 timer_action (ehci, TIMER_IO_WATCHDOG);
554}
1da177e4 555
21da84a8
SS
556/*
557 * Called when the ehci_hcd module is removed.
558 */
7ff71d6a 559static void ehci_stop (struct usb_hcd *hcd)
1da177e4
LT
560{
561 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1da177e4 562
7ff71d6a 563 ehci_dbg (ehci, "stop\n");
1da177e4 564
7ff71d6a
MP
565 /* no more interrupts ... */
566 del_timer_sync (&ehci->watchdog);
07d29b63 567 del_timer_sync(&ehci->iaa_watchdog);
56c1e26d 568
7ff71d6a 569 spin_lock_irq(&ehci->lock);
e8799906 570 if (ehci->rh_state == EHCI_RH_RUNNING)
7ff71d6a 571 ehci_quiesce (ehci);
1da177e4 572
21da84a8 573 ehci_silence_controller(ehci);
7ff71d6a 574 ehci_reset (ehci);
7ff71d6a 575 spin_unlock_irq(&ehci->lock);
1da177e4 576
4c67045b 577 remove_sysfs_files(ehci);
7ff71d6a 578 remove_debug_files (ehci);
1da177e4 579
7ff71d6a
MP
580 /* root hub is shut down separately (first, when possible) */
581 spin_lock_irq (&ehci->lock);
582 if (ehci->async)
7d12e780 583 ehci_work (ehci);
7ff71d6a
MP
584 spin_unlock_irq (&ehci->lock);
585 ehci_mem_cleanup (ehci);
1da177e4 586
ad93562b
AX
587 if (ehci->amd_pll_fix == 1)
588 usb_amd_dev_put();
05570297 589
7ff71d6a
MP
590#ifdef EHCI_STATS
591 ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
592 ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
593 ehci->stats.lost_iaa);
594 ehci_dbg (ehci, "complete %ld unlink %ld\n",
595 ehci->stats.complete, ehci->stats.unlink);
1da177e4 596#endif
1da177e4 597
083522d7
BH
598 dbg_status (ehci, "ehci_stop completed",
599 ehci_readl(ehci, &ehci->regs->status));
1da177e4
LT
600}
601
18807521
DB
602/* one-time init, only for memory state */
603static int ehci_init(struct usb_hcd *hcd)
1da177e4 604{
18807521 605 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1da177e4 606 u32 temp;
1da177e4
LT
607 int retval;
608 u32 hcc_params;
3807e26d 609 struct ehci_qh_hw *hw;
18807521
DB
610
611 spin_lock_init(&ehci->lock);
612
403dbd36
AD
613 /*
614 * keep io watchdog by default, those good HCDs could turn off it later
615 */
616 ehci->need_io_watchdog = 1;
18807521
DB
617 init_timer(&ehci->watchdog);
618 ehci->watchdog.function = ehci_watchdog;
619 ehci->watchdog.data = (unsigned long) ehci;
1da177e4 620
07d29b63
AS
621 init_timer(&ehci->iaa_watchdog);
622 ehci->iaa_watchdog.function = ehci_iaa_watchdog;
623 ehci->iaa_watchdog.data = (unsigned long) ehci;
624
f75593ce
AS
625 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
626
cc62a7eb
KS
627 /*
628 * by default set standard 80% (== 100 usec/uframe) max periodic
629 * bandwidth as required by USB 2.0
630 */
631 ehci->uframe_periodic_max = 100;
632
1da177e4
LT
633 /*
634 * hw default: 1K periodic list heads, one per frame.
635 * periodic_size can shrink by USBCMD update if hcc_params allows.
636 */
637 ehci->periodic_size = DEFAULT_I_TDPS;
9aa09d2f 638 INIT_LIST_HEAD(&ehci->cached_itd_list);
0e5f231b 639 INIT_LIST_HEAD(&ehci->cached_sitd_list);
f75593ce
AS
640
641 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
642 /* periodic schedule size can be smaller than default */
643 switch (EHCI_TUNE_FLS) {
644 case 0: ehci->periodic_size = 1024; break;
645 case 1: ehci->periodic_size = 512; break;
646 case 2: ehci->periodic_size = 256; break;
647 default: BUG();
648 }
649 }
18807521 650 if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
1da177e4
LT
651 return retval;
652
653 /* controllers may cache some of the periodic schedule ... */
53bd6a60 654 if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
dccd574c 655 ehci->i_thresh = 2 + 8;
1da177e4 656 else // N microframes cached
18807521 657 ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
1da177e4
LT
658
659 ehci->reclaim = NULL;
1da177e4 660 ehci->next_uframe = -1;
9aa09d2f 661 ehci->clock_frame = -1;
1da177e4 662
1da177e4
LT
663 /*
664 * dedicate a qh for the async ring head, since we couldn't unlink
665 * a 'real' qh without stopping the async schedule [4.8]. use it
666 * as the 'reclamation list head' too.
667 * its dummy is used in hw_alt_next of many tds, to prevent the qh
668 * from automatically advancing to the next td after short reads.
669 */
18807521 670 ehci->async->qh_next.qh = NULL;
3807e26d
AD
671 hw = ehci->async->hw;
672 hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
673 hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
aaa0ef28 674 hw->hw_info1 |= cpu_to_hc32(ehci, (1 << 7)); /* I = 1 */
3807e26d
AD
675 hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
676 hw->hw_qtd_next = EHCI_LIST_END(ehci);
18807521 677 ehci->async->qh_state = QH_STATE_LINKED;
3807e26d 678 hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
1da177e4
LT
679
680 /* clear interrupt enables, set irq latency */
681 if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
682 log2_irq_thresh = 0;
683 temp = 1 << (16 + log2_irq_thresh);
5a9cdf33
AD
684 if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
685 ehci->has_ppcd = 1;
686 ehci_dbg(ehci, "enable per-port change event\n");
687 temp |= CMD_PPCEE;
688 }
1da177e4
LT
689 if (HCC_CANPARK(hcc_params)) {
690 /* HW default park == 3, on hardware that supports it (like
691 * NVidia and ALI silicon), maximizes throughput on the async
692 * schedule by avoiding QH fetches between transfers.
693 *
694 * With fast usb storage devices and NForce2, "park" seems to
695 * make problems: throughput reduction (!), data errors...
696 */
697 if (park) {
18807521 698 park = min(park, (unsigned) 3);
1da177e4
LT
699 temp |= CMD_PARK;
700 temp |= park << 8;
701 }
18807521 702 ehci_dbg(ehci, "park %d\n", park);
1da177e4 703 }
18807521 704 if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
1da177e4
LT
705 /* periodic schedule size can be smaller than default */
706 temp &= ~(3 << 2);
707 temp |= (EHCI_TUNE_FLS << 2);
1da177e4 708 }
48f24970
AD
709 if (HCC_LPM(hcc_params)) {
710 /* support link power management EHCI 1.1 addendum */
711 ehci_dbg(ehci, "support lpm\n");
712 ehci->has_lpm = 1;
713 if (hird > 0xf) {
714 ehci_dbg(ehci, "hird %d invalid, use default 0",
715 hird);
716 hird = 0;
717 }
718 temp |= hird << 24;
719 }
18807521
DB
720 ehci->command = temp;
721
40f8db8f 722 /* Accept arbitrarily long scatter-gather lists */
4307a28e
AR
723 if (!(hcd->driver->flags & HCD_LOCAL_MEM))
724 hcd->self.sg_tablesize = ~0;
18807521
DB
725 return 0;
726}
727
728/* start HC running; it's halted, ehci_init() has been run (once) */
729static int ehci_run (struct usb_hcd *hcd)
730{
731 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
18807521
DB
732 u32 temp;
733 u32 hcc_params;
734
1d619f12 735 hcd->uses_new_polling = 1;
1d619f12 736
18807521 737 /* EHCI spec section 4.1 */
876e0df9 738
083522d7
BH
739 ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
740 ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
18807521
DB
741
742 /*
743 * hcc_params controls whether ehci->regs->segment must (!!!)
744 * be used; it constrains QH/ITD/SITD and QTD locations.
745 * pci_pool consistent memory always uses segment zero.
746 * streaming mappings for I/O buffers, like pci_map_single(),
747 * can return segments above 4GB, if the device allows.
748 *
749 * NOTE: the dma mask is visible through dma_supported(), so
750 * drivers can pass this info along ... like NETIF_F_HIGHDMA,
751 * Scsi_Host.highmem_io, and so forth. It's readonly to all
752 * host side drivers though.
753 */
083522d7 754 hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
18807521 755 if (HCC_64BIT_ADDR(hcc_params)) {
083522d7 756 ehci_writel(ehci, 0, &ehci->regs->segment);
18807521
DB
757#if 0
758// this is deeply broken on almost all architectures
6a35528a 759 if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
18807521
DB
760 ehci_info(ehci, "enabled 64bit DMA\n");
761#endif
762 }
763
764
1da177e4
LT
765 // Philips, Intel, and maybe others need CMD_RUN before the
766 // root hub will detect new devices (why?); NEC doesn't
18807521
DB
767 ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
768 ehci->command |= CMD_RUN;
083522d7 769 ehci_writel(ehci, ehci->command, &ehci->regs->command);
18807521 770 dbg_cmd (ehci, "init", ehci->command);
1da177e4 771
1da177e4
LT
772 /*
773 * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
774 * are explicitly handed to companion controller(s), so no TT is
775 * involved with the root hub. (Except where one is integrated,
776 * and there's no companion controller unless maybe for USB OTG.)
32fe0198
AS
777 *
778 * Turning on the CF flag will transfer ownership of all ports
779 * from the companions to the EHCI controller. If any of the
780 * companions are in the middle of a port reset at the time, it
781 * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
1cb52658
DB
782 * guarantees that no resets are in progress. After we set CF,
783 * a short delay lets the hardware catch up; new resets shouldn't
784 * be started before the port switching actions could complete.
1da177e4 785 */
32fe0198 786 down_write(&ehci_cf_port_reset_rwsem);
e8799906 787 ehci->rh_state = EHCI_RH_RUNNING;
083522d7
BH
788 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
789 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
1cb52658 790 msleep(5);
32fe0198 791 up_write(&ehci_cf_port_reset_rwsem);
ee4ecb8a 792 ehci->last_periodic_enable = ktime_get_real();
1da177e4 793
c430131a 794 temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
1da177e4 795 ehci_info (ehci,
2b70f073 796 "USB %x.%x started, EHCI %x.%02x%s\n",
7ff71d6a 797 ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
2b70f073 798 temp >> 8, temp & 0xff,
93f1a47c 799 ignore_oc ? ", overcurrent ignored" : "");
1da177e4 800
083522d7
BH
801 ehci_writel(ehci, INTR_MASK,
802 &ehci->regs->intr_enable); /* Turn On Interrupts */
1da177e4 803
18807521
DB
804 /* GRR this is run-once init(), being done every time the HC starts.
805 * So long as they're part of class devices, we can't do it init()
806 * since the class device isn't created that early.
807 */
808 create_debug_files(ehci);
4c67045b 809 create_sysfs_files(ehci);
1da177e4
LT
810
811 return 0;
812}
813
2093c6b4
MC
814static int __maybe_unused ehci_setup (struct usb_hcd *hcd)
815{
816 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
817 int retval;
818
819 ehci->regs = (void __iomem *)ehci->caps +
820 HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
821 dbg_hcs_params(ehci, "reset");
822 dbg_hcc_params(ehci, "reset");
823
824 /* cache this readonly data; minimize chip reads */
825 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
826
827 ehci->sbrn = HCD_USB2;
828
829 retval = ehci_halt(ehci);
830 if (retval)
831 return retval;
832
833 /* data structure init */
834 retval = ehci_init(hcd);
835 if (retval)
836 return retval;
837
838 ehci_reset(ehci);
839
840 return 0;
841}
842
1da177e4
LT
843/*-------------------------------------------------------------------------*/
844
7d12e780 845static irqreturn_t ehci_irq (struct usb_hcd *hcd)
1da177e4
LT
846{
847 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
67b2e029 848 u32 status, masked_status, pcd_status = 0, cmd;
1da177e4
LT
849 int bh;
850
851 spin_lock (&ehci->lock);
852
083522d7 853 status = ehci_readl(ehci, &ehci->regs->status);
1da177e4
LT
854
855 /* e.g. cardbus physical eject */
856 if (status == ~(u32) 0) {
857 ehci_dbg (ehci, "device removed\n");
858 goto dead;
859 }
860
69fff59d 861 /* Shared IRQ? */
67b2e029 862 masked_status = status & INTR_MASK;
e8799906 863 if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
1da177e4
LT
864 spin_unlock(&ehci->lock);
865 return IRQ_NONE;
866 }
867
868 /* clear (just) interrupts */
67b2e029 869 ehci_writel(ehci, masked_status, &ehci->regs->status);
e82cc128 870 cmd = ehci_readl(ehci, &ehci->regs->command);
1da177e4
LT
871 bh = 0;
872
9776afc8 873#ifdef VERBOSE_DEBUG
1da177e4
LT
874 /* unrequested/ignored: Frame List Rollover */
875 dbg_status (ehci, "irq", status);
876#endif
877
878 /* INT, ERR, and IAA interrupt rates can be throttled */
879
880 /* normal [4.15.1.2] or error [4.15.1.1] completion */
881 if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
882 if (likely ((status & STS_ERR) == 0))
883 COUNT (ehci->stats.normal);
884 else
885 COUNT (ehci->stats.error);
886 bh = 1;
887 }
888
889 /* complete the unlinking of some qh [4.15.2.3] */
890 if (status & STS_IAA) {
e82cc128
DB
891 /* guard against (alleged) silicon errata */
892 if (cmd & CMD_IAAD) {
893 ehci_writel(ehci, cmd & ~CMD_IAAD,
894 &ehci->regs->command);
895 ehci_dbg(ehci, "IAA with IAAD still set?\n");
896 }
897 if (ehci->reclaim) {
898 COUNT(ehci->stats.reclaim);
899 end_unlink_async(ehci);
900 } else
901 ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
1da177e4
LT
902 }
903
904 /* remote wakeup [4.3.1] */
d97cc2f2 905 if (status & STS_PCD) {
1da177e4 906 unsigned i = HCS_N_PORTS (ehci->hcs_params);
5a9cdf33 907 u32 ppcd = 0;
d1b1842c
DB
908
909 /* kick root hub later */
1d619f12 910 pcd_status = status;
1da177e4
LT
911
912 /* resume root hub? */
dc75ce9d 913 if (ehci->rh_state == EHCI_RH_SUSPENDED)
8c03356a 914 usb_hcd_resume_root_hub(hcd);
1da177e4 915
5a9cdf33
AD
916 /* get per-port change detect bits */
917 if (ehci->has_ppcd)
918 ppcd = status >> 16;
919
1da177e4 920 while (i--) {
5a9cdf33
AD
921 int pstatus;
922
923 /* leverage per-port change bits feature */
924 if (ehci->has_ppcd && !(ppcd & (1 << i)))
925 continue;
926 pstatus = ehci_readl(ehci,
927 &ehci->regs->port_status[i]);
b972b68c
DB
928
929 if (pstatus & PORT_OWNER)
1da177e4 930 continue;
eafe5b99
AS
931 if (!(test_bit(i, &ehci->suspended_ports) &&
932 ((pstatus & PORT_RESUME) ||
933 !(pstatus & PORT_SUSPEND)) &&
934 (pstatus & PORT_PE) &&
935 ehci->reset_done[i] == 0))
1da177e4
LT
936 continue;
937
938 /* start 20 msec resume signaling from this port,
939 * and make khubd collect PORT_STAT_C_SUSPEND to
49d0f078
AS
940 * stop that signaling. Use 5 ms extra for safety,
941 * like usb_port_resume() does.
1da177e4 942 */
49d0f078 943 ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
a448e4dc 944 set_bit(i, &ehci->resuming_ports);
1da177e4 945 ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
61e8b858 946 mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
1da177e4
LT
947 }
948 }
949
950 /* PCI errors [4.15.2.4] */
951 if (unlikely ((status & STS_FATAL) != 0)) {
67b2e029 952 ehci_err(ehci, "fatal error\n");
eafe5b99
AS
953 dbg_cmd(ehci, "fatal", cmd);
954 dbg_status(ehci, "fatal", status);
67b2e029 955 ehci_halt(ehci);
1da177e4 956dead:
67b2e029
AS
957 ehci_reset(ehci);
958 ehci_writel(ehci, 0, &ehci->regs->configured_flag);
69fff59d 959 usb_hc_died(hcd);
67b2e029
AS
960 /* generic layer kills/unlinks all urbs, then
961 * uses ehci_stop to clean up the rest
962 */
963 bh = 1;
1da177e4
LT
964 }
965
966 if (bh)
7d12e780 967 ehci_work (ehci);
1da177e4 968 spin_unlock (&ehci->lock);
d1b1842c 969 if (pcd_status)
1d619f12 970 usb_hcd_poll_rh_status(hcd);
1da177e4
LT
971 return IRQ_HANDLED;
972}
973
974/*-------------------------------------------------------------------------*/
975
976/*
977 * non-error returns are a promise to giveback() the urb later
978 * we drop ownership so next owner (or urb unlink) can get it
979 *
980 * urb + dev is in hcd.self.controller.urb_list
981 * we're queueing TDs onto software and hardware lists
982 *
983 * hcd-specific init for hcpriv hasn't been done yet
984 *
985 * NOTE: control, bulk, and interrupt share the same code to append TDs
986 * to a (possibly active) QH, and the same QH scanning code.
987 */
988static int ehci_urb_enqueue (
989 struct usb_hcd *hcd,
1da177e4 990 struct urb *urb,
55016f10 991 gfp_t mem_flags
1da177e4
LT
992) {
993 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
994 struct list_head qtd_list;
995
996 INIT_LIST_HEAD (&qtd_list);
997
998 switch (usb_pipetype (urb->pipe)) {
25b70a86
DB
999 case PIPE_CONTROL:
1000 /* qh_completions() code doesn't handle all the fault cases
1001 * in multi-TD control transfers. Even 1KB is rare anyway.
1002 */
1003 if (urb->transfer_buffer_length > (16 * 1024))
1004 return -EMSGSIZE;
1005 /* FALLTHROUGH */
1006 /* case PIPE_BULK: */
1da177e4
LT
1007 default:
1008 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
1009 return -ENOMEM;
e9df41c5 1010 return submit_async(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
1011
1012 case PIPE_INTERRUPT:
1013 if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
1014 return -ENOMEM;
e9df41c5 1015 return intr_submit(ehci, urb, &qtd_list, mem_flags);
1da177e4
LT
1016
1017 case PIPE_ISOCHRONOUS:
1018 if (urb->dev->speed == USB_SPEED_HIGH)
1019 return itd_submit (ehci, urb, mem_flags);
1020 else
1021 return sitd_submit (ehci, urb, mem_flags);
1022 }
1023}
1024
1025static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
1026{
07d29b63 1027 /* failfast */
e8799906 1028 if (ehci->rh_state != EHCI_RH_RUNNING && ehci->reclaim)
07d29b63
AS
1029 end_unlink_async(ehci);
1030
3a44494e
AS
1031 /* If the QH isn't linked then there's nothing we can do
1032 * unless we were called during a giveback, in which case
1033 * qh_completions() has to deal with it.
1034 */
1035 if (qh->qh_state != QH_STATE_LINKED) {
1036 if (qh->qh_state == QH_STATE_COMPLETING)
1037 qh->needs_rescan = 1;
1038 return;
1039 }
07d29b63
AS
1040
1041 /* defer till later if busy */
3a44494e 1042 if (ehci->reclaim) {
1da177e4
LT
1043 struct ehci_qh *last;
1044
1045 for (last = ehci->reclaim;
1046 last->reclaim;
1047 last = last->reclaim)
1048 continue;
1049 qh->qh_state = QH_STATE_UNLINK_WAIT;
1050 last->reclaim = qh;
1051
07d29b63
AS
1052 /* start IAA cycle */
1053 } else
1da177e4
LT
1054 start_unlink_async (ehci, qh);
1055}
1056
1057/* remove from hardware lists
1058 * completions normally happen asynchronously
1059 */
1060
e9df41c5 1061static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
1062{
1063 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1064 struct ehci_qh *qh;
1065 unsigned long flags;
e9df41c5 1066 int rc;
1da177e4
LT
1067
1068 spin_lock_irqsave (&ehci->lock, flags);
e9df41c5
AS
1069 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
1070 if (rc)
1071 goto done;
1072
1da177e4
LT
1073 switch (usb_pipetype (urb->pipe)) {
1074 // case PIPE_CONTROL:
1075 // case PIPE_BULK:
1076 default:
1077 qh = (struct ehci_qh *) urb->hcpriv;
1078 if (!qh)
1079 break;
07d29b63
AS
1080 switch (qh->qh_state) {
1081 case QH_STATE_LINKED:
1082 case QH_STATE_COMPLETING:
1083 unlink_async(ehci, qh);
1084 break;
1085 case QH_STATE_UNLINK:
1086 case QH_STATE_UNLINK_WAIT:
1087 /* already started */
1088 break;
1089 case QH_STATE_IDLE:
7a0f0d95
AS
1090 /* QH might be waiting for a Clear-TT-Buffer */
1091 qh_completions(ehci, qh);
07d29b63
AS
1092 break;
1093 }
1da177e4
LT
1094 break;
1095
1096 case PIPE_INTERRUPT:
1097 qh = (struct ehci_qh *) urb->hcpriv;
1098 if (!qh)
1099 break;
1100 switch (qh->qh_state) {
1101 case QH_STATE_LINKED:
a448c9d8 1102 case QH_STATE_COMPLETING:
1da177e4 1103 intr_deschedule (ehci, qh);
a448c9d8 1104 break;
1da177e4 1105 case QH_STATE_IDLE:
7d12e780 1106 qh_completions (ehci, qh);
1da177e4
LT
1107 break;
1108 default:
1109 ehci_dbg (ehci, "bogus qh %p state %d\n",
1110 qh, qh->qh_state);
1111 goto done;
1112 }
1da177e4
LT
1113 break;
1114
1115 case PIPE_ISOCHRONOUS:
1116 // itd or sitd ...
1117
1118 // wait till next completion, do it then.
1119 // completion irqs can wait up to 1024 msec,
1120 break;
1121 }
1122done:
1123 spin_unlock_irqrestore (&ehci->lock, flags);
e9df41c5 1124 return rc;
1da177e4
LT
1125}
1126
1127/*-------------------------------------------------------------------------*/
1128
1129// bulk qh holds the data toggle
1130
1131static void
1132ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1133{
1134 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
1135 unsigned long flags;
1136 struct ehci_qh *qh, *tmp;
1137
1138 /* ASSERT: any requests/urbs are being unlinked */
1139 /* ASSERT: nobody can be submitting urbs for this any more */
1140
1141rescan:
1142 spin_lock_irqsave (&ehci->lock, flags);
1143 qh = ep->hcpriv;
1144 if (!qh)
1145 goto done;
1146
1147 /* endpoints can be iso streams. for now, we don't
1148 * accelerate iso completions ... so spin a while.
1149 */
1082f57a 1150 if (qh->hw == NULL) {
1da177e4
LT
1151 ehci_vdbg (ehci, "iso delay\n");
1152 goto idle_timeout;
1153 }
1154
e8799906 1155 if (ehci->rh_state != EHCI_RH_RUNNING)
1da177e4
LT
1156 qh->qh_state = QH_STATE_IDLE;
1157 switch (qh->qh_state) {
1158 case QH_STATE_LINKED:
3a44494e 1159 case QH_STATE_COMPLETING:
1da177e4
LT
1160 for (tmp = ehci->async->qh_next.qh;
1161 tmp && tmp != qh;
1162 tmp = tmp->qh_next.qh)
1163 continue;
02e2c51b
AS
1164 /* periodic qh self-unlinks on empty, and a COMPLETING qh
1165 * may already be unlinked.
1166 */
1167 if (tmp)
1168 unlink_async(ehci, qh);
1da177e4
LT
1169 /* FALL THROUGH */
1170 case QH_STATE_UNLINK: /* wait for hw to finish? */
07d29b63 1171 case QH_STATE_UNLINK_WAIT:
1da177e4
LT
1172idle_timeout:
1173 spin_unlock_irqrestore (&ehci->lock, flags);
22c43863 1174 schedule_timeout_uninterruptible(1);
1da177e4
LT
1175 goto rescan;
1176 case QH_STATE_IDLE: /* fully unlinked */
914b7012
AS
1177 if (qh->clearing_tt)
1178 goto idle_timeout;
1da177e4
LT
1179 if (list_empty (&qh->qtd_list)) {
1180 qh_put (qh);
1181 break;
1182 }
1183 /* else FALL THROUGH */
1184 default:
1da177e4
LT
1185 /* caller was supposed to have unlinked any requests;
1186 * that's not our job. just leak this memory.
1187 */
1188 ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
1189 qh, ep->desc.bEndpointAddress, qh->qh_state,
1190 list_empty (&qh->qtd_list) ? "" : "(has tds)");
1191 break;
1192 }
1193 ep->hcpriv = NULL;
1194done:
1195 spin_unlock_irqrestore (&ehci->lock, flags);
1da177e4
LT
1196}
1197
b18ffd49
AS
1198static void
1199ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
1200{
1201 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
1202 struct ehci_qh *qh;
1203 int eptype = usb_endpoint_type(&ep->desc);
a455212d
AS
1204 int epnum = usb_endpoint_num(&ep->desc);
1205 int is_out = usb_endpoint_dir_out(&ep->desc);
1206 unsigned long flags;
b18ffd49
AS
1207
1208 if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
1209 return;
1210
a455212d 1211 spin_lock_irqsave(&ehci->lock, flags);
b18ffd49
AS
1212 qh = ep->hcpriv;
1213
1214 /* For Bulk and Interrupt endpoints we maintain the toggle state
1215 * in the hardware; the toggle bits in udev aren't used at all.
1216 * When an endpoint is reset by usb_clear_halt() we must reset
1217 * the toggle bit in the QH.
1218 */
1219 if (qh) {
a455212d 1220 usb_settoggle(qh->dev, epnum, is_out, 0);
b18ffd49
AS
1221 if (!list_empty(&qh->qtd_list)) {
1222 WARN_ONCE(1, "clear_halt for a busy endpoint\n");
3a44494e
AS
1223 } else if (qh->qh_state == QH_STATE_LINKED ||
1224 qh->qh_state == QH_STATE_COMPLETING) {
a455212d
AS
1225
1226 /* The toggle value in the QH can't be updated
1227 * while the QH is active. Unlink it now;
1228 * re-linking will call qh_refresh().
b18ffd49 1229 */
a448c9d8 1230 if (eptype == USB_ENDPOINT_XFER_BULK)
a455212d 1231 unlink_async(ehci, qh);
a448c9d8 1232 else
a455212d 1233 intr_deschedule(ehci, qh);
b18ffd49
AS
1234 }
1235 }
a455212d 1236 spin_unlock_irqrestore(&ehci->lock, flags);
b18ffd49
AS
1237}
1238
7ff71d6a
MP
1239static int ehci_get_frame (struct usb_hcd *hcd)
1240{
1241 struct ehci_hcd *ehci = hcd_to_ehci (hcd);
68aa95d5 1242 return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
7ff71d6a 1243}
1da177e4
LT
1244
1245/*-------------------------------------------------------------------------*/
1246
2b70f073 1247MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4
LT
1248MODULE_AUTHOR (DRIVER_AUTHOR);
1249MODULE_LICENSE ("GPL");
1250
7ff71d6a
MP
1251#ifdef CONFIG_PCI
1252#include "ehci-pci.c"
01cced25 1253#define PCI_DRIVER ehci_pci_driver
7ff71d6a 1254#endif
1da177e4 1255
ba02978a 1256#ifdef CONFIG_USB_EHCI_FSL
80cb9aee 1257#include "ehci-fsl.c"
01cced25 1258#define PLATFORM_DRIVER ehci_fsl_driver
80cb9aee
RV
1259#endif
1260
7e8d5cd9
DM
1261#ifdef CONFIG_USB_EHCI_MXC
1262#include "ehci-mxc.c"
1263#define PLATFORM_DRIVER ehci_mxc_driver
1264#endif
1265
60b0bf0f 1266#ifdef CONFIG_USB_EHCI_SH
63c84552
PM
1267#include "ehci-sh.c"
1268#define PLATFORM_DRIVER ehci_hcd_sh_driver
1269#endif
1270
37663860 1271#ifdef CONFIG_MIPS_ALCHEMY
76fa9a24 1272#include "ehci-au1xxx.c"
01cced25 1273#define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
76fa9a24
JC
1274#endif
1275
7f124f4b 1276#ifdef CONFIG_USB_EHCI_HCD_OMAP
54ab2b02
FB
1277#include "ehci-omap.c"
1278#define PLATFORM_DRIVER ehci_hcd_omap_driver
1279#endif
1280
ad75a410
GL
1281#ifdef CONFIG_PPC_PS3
1282#include "ehci-ps3.c"
7a4eb7fd 1283#define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
ad75a410
GL
1284#endif
1285
da0e8fb0
VB
1286#ifdef CONFIG_USB_EHCI_HCD_PPC_OF
1287#include "ehci-ppc-of.c"
1288#define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
1289#endif
1290
08d3c18e
JZ
1291#ifdef CONFIG_XPS_USB_HCD_XILINX
1292#include "ehci-xilinx-of.c"
1f23b2d9 1293#define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
08d3c18e
JZ
1294#endif
1295
705a7521 1296#ifdef CONFIG_PLAT_ORION
e96ffe2f
TP
1297#include "ehci-orion.c"
1298#define PLATFORM_DRIVER ehci_orion_driver
1299#endif
1300
91bc4d31
VB
1301#ifdef CONFIG_ARCH_IXP4XX
1302#include "ehci-ixp4xx.c"
1303#define PLATFORM_DRIVER ixp4xx_ehci_driver
1304#endif
1305
586dfc8c
WZ
1306#ifdef CONFIG_USB_W90X900_EHCI
1307#include "ehci-w90x900.c"
1308#define PLATFORM_DRIVER ehci_hcd_w90x900_driver
1309#endif
1310
501c9c08
NF
1311#ifdef CONFIG_ARCH_AT91
1312#include "ehci-atmel.c"
1313#define PLATFORM_DRIVER ehci_atmel_driver
1314#endif
1315
1643accd
DD
1316#ifdef CONFIG_USB_OCTEON_EHCI
1317#include "ehci-octeon.c"
1318#define PLATFORM_DRIVER ehci_octeon_driver
1319#endif
1320
760efe69
ML
1321#ifdef CONFIG_USB_CNS3XXX_EHCI
1322#include "ehci-cns3xxx.c"
1323#define PLATFORM_DRIVER cns3xxx_ehci_driver
1324#endif
1325
ad78acaf
AC
1326#ifdef CONFIG_ARCH_VT8500
1327#include "ehci-vt8500.c"
1328#define PLATFORM_DRIVER vt8500_ehci_driver
1329#endif
1330
c8c38de9
DS
1331#ifdef CONFIG_PLAT_SPEAR
1332#include "ehci-spear.c"
1333#define PLATFORM_DRIVER spear_ehci_hcd_driver
1334#endif
1335
b0848aea
PK
1336#ifdef CONFIG_USB_EHCI_MSM
1337#include "ehci-msm.c"
1338#define PLATFORM_DRIVER ehci_msm_driver
1339#endif
1340
22ced687
A
1341#ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
1342#include "ehci-pmcmsp.c"
1343#define PLATFORM_DRIVER ehci_hcd_msp_driver
1344#endif
1345
79ad3b5a
BG
1346#ifdef CONFIG_USB_EHCI_TEGRA
1347#include "ehci-tegra.c"
1348#define PLATFORM_DRIVER tegra_ehci_driver
1349#endif
1350
1bcc5aa8
JS
1351#ifdef CONFIG_USB_EHCI_S5P
1352#include "ehci-s5p.c"
1353#define PLATFORM_DRIVER s5p_ehci_driver
1354#endif
1355
9be03929
JA
1356#ifdef CONFIG_SPARC_LEON
1357#include "ehci-grlib.c"
1358#define PLATFORM_DRIVER ehci_grlib_driver
1359#endif
1360
3af5154a 1361#ifdef CONFIG_CPU_XLR
23106343
J
1362#include "ehci-xls.c"
1363#define PLATFORM_DRIVER ehci_xls_driver
1364#endif
1365
3a082ec9
NZ
1366#ifdef CONFIG_USB_EHCI_MV
1367#include "ehci-mv.c"
1368#define PLATFORM_DRIVER ehci_mv_driver
1369#endif
1370
f30cdbcb
KC
1371#ifdef CONFIG_MACH_LOONGSON1
1372#include "ehci-ls1x.c"
1373#define PLATFORM_DRIVER ehci_ls1x_driver
1374#endif
1375
7a7a4a59
HM
1376#ifdef CONFIG_USB_EHCI_HCD_PLATFORM
1377#include "ehci-platform.c"
1378#define PLATFORM_DRIVER ehci_platform_driver
1379#endif
1380
ad75a410 1381#if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
1f23b2d9
GL
1382 !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
1383 !defined(XILINX_OF_PLATFORM_DRIVER)
7ff71d6a
MP
1384#error "missing bus glue for ehci-hcd"
1385#endif
01cced25
KG
1386
1387static int __init ehci_hcd_init(void)
1388{
1389 int retval = 0;
1390
2b70f073
AS
1391 if (usb_disabled())
1392 return -ENODEV;
1393
1394 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
9beeee65
AS
1395 set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
1396 if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
1397 test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
1398 printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
1399 " before uhci_hcd and ohci_hcd, not after\n");
1400
01cced25
KG
1401 pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
1402 hcd_name,
1403 sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
1404 sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
1405
694cc208 1406#ifdef DEBUG
08f4e586 1407 ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
9beeee65
AS
1408 if (!ehci_debug_root) {
1409 retval = -ENOENT;
1410 goto err_debug;
1411 }
694cc208
TJ
1412#endif
1413
01cced25
KG
1414#ifdef PLATFORM_DRIVER
1415 retval = platform_driver_register(&PLATFORM_DRIVER);
da0e8fb0
VB
1416 if (retval < 0)
1417 goto clean0;
01cced25
KG
1418#endif
1419
1420#ifdef PCI_DRIVER
1421 retval = pci_register_driver(&PCI_DRIVER);
da0e8fb0
VB
1422 if (retval < 0)
1423 goto clean1;
ad75a410
GL
1424#endif
1425
1426#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1427 retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
da0e8fb0
VB
1428 if (retval < 0)
1429 goto clean2;
694cc208 1430#endif
da0e8fb0
VB
1431
1432#ifdef OF_PLATFORM_DRIVER
d35fb641 1433 retval = platform_driver_register(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1434 if (retval < 0)
1435 goto clean3;
1436#endif
1f23b2d9
GL
1437
1438#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1439 retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
1f23b2d9
GL
1440 if (retval < 0)
1441 goto clean4;
1442#endif
da0e8fb0
VB
1443 return retval;
1444
1f23b2d9 1445#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1446 /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
1f23b2d9
GL
1447clean4:
1448#endif
da0e8fb0 1449#ifdef OF_PLATFORM_DRIVER
d35fb641 1450 platform_driver_unregister(&OF_PLATFORM_DRIVER);
da0e8fb0
VB
1451clean3:
1452#endif
1453#ifdef PS3_SYSTEM_BUS_DRIVER
1454 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
1455clean2:
ad75a410
GL
1456#endif
1457#ifdef PCI_DRIVER
da0e8fb0
VB
1458 pci_unregister_driver(&PCI_DRIVER);
1459clean1:
ad75a410 1460#endif
da0e8fb0
VB
1461#ifdef PLATFORM_DRIVER
1462 platform_driver_unregister(&PLATFORM_DRIVER);
1463clean0:
1464#endif
1465#ifdef DEBUG
1466 debugfs_remove(ehci_debug_root);
1467 ehci_debug_root = NULL;
9beeee65 1468err_debug:
a9b6148d 1469#endif
9beeee65 1470 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1471 return retval;
1472}
1473module_init(ehci_hcd_init);
1474
1475static void __exit ehci_hcd_cleanup(void)
1476{
1f23b2d9 1477#ifdef XILINX_OF_PLATFORM_DRIVER
d35fb641 1478 platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
1f23b2d9 1479#endif
da0e8fb0 1480#ifdef OF_PLATFORM_DRIVER
d35fb641 1481 platform_driver_unregister(&OF_PLATFORM_DRIVER);
da0e8fb0 1482#endif
01cced25
KG
1483#ifdef PLATFORM_DRIVER
1484 platform_driver_unregister(&PLATFORM_DRIVER);
1485#endif
1486#ifdef PCI_DRIVER
1487 pci_unregister_driver(&PCI_DRIVER);
1488#endif
ad75a410 1489#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1490 ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
ad75a410 1491#endif
694cc208
TJ
1492#ifdef DEBUG
1493 debugfs_remove(ehci_debug_root);
1494#endif
9beeee65 1495 clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
01cced25
KG
1496}
1497module_exit(ehci_hcd_cleanup);
1498
This page took 0.855454 seconds and 5 git commands to generate.