Merge 2.6.38-rc5 into staging-next
[deliverable/linux.git] / drivers / usb / host / ehci-pci.c
CommitLineData
7ff71d6a
MP
1/*
2 * EHCI HCD (Host Controller Driver) PCI Bus Glue.
3 *
4 * Copyright (c) 2000-2004 by David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14 * for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software Foundation,
18 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#ifndef CONFIG_PCI
22#error "This file is PCI bus glue. CONFIG_PCI must be defined."
23#endif
24
4f683843
DB
25/* defined here to avoid adding to pci_ids.h for single instance use */
26#define PCI_DEVICE_ID_INTEL_CE4100_USB 0x2e70
27
7ff71d6a
MP
28/*-------------------------------------------------------------------------*/
29
18807521
DB
30/* called after powerup, by probe or system-pm "wakeup" */
31static int ehci_pci_reinit(struct ehci_hcd *ehci, struct pci_dev *pdev)
32{
18807521 33 int retval;
18807521 34
401feafa
DB
35 /* we expect static quirk code to handle the "extended capabilities"
36 * (currently just BIOS handoff) allowed starting with EHCI 0.96
37 */
18807521
DB
38
39 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
40 retval = pci_set_mwi(pdev);
41 if (!retval)
42 ehci_dbg(ehci, "MWI active\n");
43
18807521
DB
44 return 0;
45}
46
baab93af 47static int ehci_quirk_amd_hudson(struct ehci_hcd *ehci)
05570297
AH
48{
49 struct pci_dev *amd_smbus_dev;
50 u8 rev = 0;
51
52 amd_smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI, 0x4385, NULL);
baab93af
AH
53 if (amd_smbus_dev) {
54 pci_read_config_byte(amd_smbus_dev, PCI_REVISION_ID, &rev);
55 if (rev < 0x40) {
56 pci_dev_put(amd_smbus_dev);
57 amd_smbus_dev = NULL;
58 return 0;
59 }
60 } else {
61 amd_smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x780b, NULL);
62 if (!amd_smbus_dev)
63 return 0;
64 pci_read_config_byte(amd_smbus_dev, PCI_REVISION_ID, &rev);
65 if (rev < 0x11 || rev > 0x18) {
66 pci_dev_put(amd_smbus_dev);
67 amd_smbus_dev = NULL;
68 return 0;
69 }
05570297
AH
70 }
71
72 if (!amd_nb_dev)
73 amd_nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
05570297 74
baab93af 75 ehci_info(ehci, "QUIRK: Enable exception for AMD Hudson ASPM\n");
05570297
AH
76
77 pci_dev_put(amd_smbus_dev);
78 amd_smbus_dev = NULL;
79
80 return 1;
81}
82
8926bfa7
DB
83/* called during probe() after chip reset completes */
84static int ehci_pci_setup(struct usb_hcd *hcd)
7ff71d6a 85{
abcc9448
DB
86 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
87 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
b09bc6cb
AX
88 struct pci_dev *p_smbus;
89 u8 rev;
7ff71d6a 90 u32 temp;
18807521 91 int retval;
7ff71d6a 92
083522d7
BH
93 switch (pdev->vendor) {
94 case PCI_VENDOR_ID_TOSHIBA_2:
95 /* celleb's companion chip */
96 if (pdev->device == 0x01b5) {
97#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
98 ehci->big_endian_mmio = 1;
99#else
100 ehci_warn(ehci,
101 "unsupported big endian Toshiba quirk\n");
102#endif
103 }
104 break;
105 }
106
7ff71d6a 107 ehci->caps = hcd->regs;
083522d7
BH
108 ehci->regs = hcd->regs +
109 HC_LENGTH(ehci_readl(ehci, &ehci->caps->hc_capbase));
110
abcc9448
DB
111 dbg_hcs_params(ehci, "reset");
112 dbg_hcc_params(ehci, "reset");
7ff71d6a 113
c32ba30f
PS
114 /* ehci_init() causes memory for DMA transfers to be
115 * allocated. Thus, any vendor-specific workarounds based on
116 * limiting the type of memory used for DMA transfers must
117 * happen before ehci_init() is called. */
118 switch (pdev->vendor) {
119 case PCI_VENDOR_ID_NVIDIA:
120 /* NVidia reports that certain chips don't handle
121 * QH, ITD, or SITD addresses above 2GB. (But TD,
122 * data buffer, and periodic schedule are normal.)
123 */
124 switch (pdev->device) {
125 case 0x003c: /* MCP04 */
126 case 0x005b: /* CK804 */
127 case 0x00d8: /* CK8 */
128 case 0x00e8: /* CK8S */
129 if (pci_set_consistent_dma_mask(pdev,
929a22a5 130 DMA_BIT_MASK(31)) < 0)
c32ba30f
PS
131 ehci_warn(ehci, "can't enable NVidia "
132 "workaround for >2GB RAM\n");
133 break;
134 }
135 break;
136 }
137
7ff71d6a 138 /* cache this readonly data; minimize chip reads */
083522d7 139 ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
7ff71d6a 140
baab93af 141 if (ehci_quirk_amd_hudson(ehci))
05570297
AH
142 ehci->amd_l1_fix = 1;
143
18807521
DB
144 retval = ehci_halt(ehci);
145 if (retval)
146 return retval;
147
3d091a6f
AX
148 if ((pdev->vendor == PCI_VENDOR_ID_AMD && pdev->device == 0x7808) ||
149 (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x4396)) {
150 /* EHCI controller on AMD SB700/SB800/Hudson-2/3 platforms may
151 * read/write memory space which does not belong to it when
152 * there is NULL pointer with T-bit set to 1 in the frame list
153 * table. To avoid the issue, the frame list link pointer
154 * should always contain a valid pointer to a inactive qh.
155 */
156 ehci->use_dummy_qh = 1;
157 ehci_info(ehci, "applying AMD SB700/SB800/Hudson-2/3 EHCI "
158 "dummy qh workaround\n");
159 }
160
8926bfa7
DB
161 /* data structure init */
162 retval = ehci_init(hcd);
163 if (retval)
164 return retval;
165
abcc9448 166 switch (pdev->vendor) {
3681d8f3
DM
167 case PCI_VENDOR_ID_NEC:
168 ehci->need_io_watchdog = 0;
169 break;
403dbd36
AD
170 case PCI_VENDOR_ID_INTEL:
171 ehci->need_io_watchdog = 0;
ae68a83b 172 ehci->fs_i_thresh = 1;
ee4ecb8a
ON
173 if (pdev->device == 0x27cc) {
174 ehci->broken_periodic = 1;
175 ehci_info(ehci, "using broken periodic workaround\n");
176 }
fc928250
AD
177 if (pdev->device == 0x0806 || pdev->device == 0x0811
178 || pdev->device == 0x0829) {
179 ehci_info(ehci, "disable lpm for langwell/penwell\n");
180 ehci->has_lpm = 0;
181 }
4f683843
DB
182 if (pdev->device == PCI_DEVICE_ID_INTEL_CE4100_USB) {
183 hcd->has_tt = 1;
184 tdi_reset(ehci);
185 }
403dbd36 186 break;
abcc9448
DB
187 case PCI_VENDOR_ID_TDI:
188 if (pdev->device == PCI_DEVICE_ID_TDI_EHCI) {
7329e211 189 hcd->has_tt = 1;
abcc9448
DB
190 tdi_reset(ehci);
191 }
192 break;
193 case PCI_VENDOR_ID_AMD:
194 /* AMD8111 EHCI doesn't work, according to AMD errata */
195 if (pdev->device == 0x7463) {
196 ehci_info(ehci, "ignoring AMD8111 (errata)\n");
8926bfa7
DB
197 retval = -EIO;
198 goto done;
abcc9448
DB
199 }
200 break;
201 case PCI_VENDOR_ID_NVIDIA:
f8aeb3bb 202 switch (pdev->device) {
f8aeb3bb
DB
203 /* Some NForce2 chips have problems with selective suspend;
204 * fixed in newer silicon.
205 */
206 case 0x0068:
44c10138 207 if (pdev->revision < 0xa4)
f8aeb3bb
DB
208 ehci->no_selective_suspend = 1;
209 break;
a85b4e7f
BT
210
211 /* MCP89 chips on the MacBookAir3,1 give EPROTO when
212 * fetching device descriptors unless LPM is disabled.
213 * There are also intermittent problems enumerating
214 * devices with PPCD enabled.
215 */
216 case 0x0d9d:
217 ehci_info(ehci, "disable lpm/ppcd for nvidia mcp89");
218 ehci->has_lpm = 0;
219 ehci->has_ppcd = 0;
220 ehci->command &= ~CMD_PPCEE;
221 break;
7ff71d6a 222 }
abcc9448 223 break;
055b93c9
RH
224 case PCI_VENDOR_ID_VIA:
225 if (pdev->device == 0x3104 && (pdev->revision & 0xf0) == 0x60) {
226 u8 tmp;
227
228 /* The VT6212 defaults to a 1 usec EHCI sleep time which
229 * hogs the PCI bus *badly*. Setting bit 5 of 0x4B makes
230 * that sleep time use the conventional 10 usec.
231 */
232 pci_read_config_byte(pdev, 0x4b, &tmp);
233 if (tmp & 0x20)
234 break;
235 pci_write_config_byte(pdev, 0x4b, tmp | 0x20);
236 }
237 break;
b09bc6cb 238 case PCI_VENDOR_ID_ATI:
0a99e8ac 239 /* SB600 and old version of SB700 have a bug in EHCI controller,
b09bc6cb
AX
240 * which causes usb devices lose response in some cases.
241 */
0a99e8ac 242 if ((pdev->device == 0x4386) || (pdev->device == 0x4396)) {
b09bc6cb
AX
243 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
244 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
245 NULL);
246 if (!p_smbus)
247 break;
248 rev = p_smbus->revision;
0a99e8ac
SH
249 if ((pdev->device == 0x4386) || (rev == 0x3a)
250 || (rev == 0x3b)) {
b09bc6cb 251 u8 tmp;
0a99e8ac
SH
252 ehci_info(ehci, "applying AMD SB600/SB700 USB "
253 "freeze workaround\n");
b09bc6cb
AX
254 pci_read_config_byte(pdev, 0x53, &tmp);
255 pci_write_config_byte(pdev, 0x53, tmp | (1<<3));
256 }
257 pci_dev_put(p_smbus);
258 }
259 break;
abcc9448 260 }
7ff71d6a 261
8d053c79
JW
262 /* optional debug port, normally in the first BAR */
263 temp = pci_find_capability(pdev, 0x0a);
264 if (temp) {
265 pci_read_config_dword(pdev, temp, &temp);
266 temp >>= 16;
267 if ((temp & (3 << 13)) == (1 << 13)) {
268 temp &= 0x1fff;
269 ehci->debug = ehci_to_hcd(ehci)->regs + temp;
270 temp = ehci_readl(ehci, &ehci->debug->control);
271 ehci_info(ehci, "debug port %d%s\n",
272 HCS_DEBUG_PORT(ehci->hcs_params),
273 (temp & DBGP_ENABLED)
274 ? " IN USE"
275 : "");
276 if (!(temp & DBGP_ENABLED))
277 ehci->debug = NULL;
278 }
279 }
280
af1c51fc 281 ehci_reset(ehci);
7ff71d6a 282
7ff71d6a
MP
283 /* at least the Genesys GL880S needs fixup here */
284 temp = HCS_N_CC(ehci->hcs_params) * HCS_N_PCC(ehci->hcs_params);
285 temp &= 0x0f;
286 if (temp && HCS_N_PORTS(ehci->hcs_params) > temp) {
abcc9448 287 ehci_dbg(ehci, "bogus port configuration: "
7ff71d6a
MP
288 "cc=%d x pcc=%d < ports=%d\n",
289 HCS_N_CC(ehci->hcs_params),
290 HCS_N_PCC(ehci->hcs_params),
291 HCS_N_PORTS(ehci->hcs_params));
292
abcc9448
DB
293 switch (pdev->vendor) {
294 case 0x17a0: /* GENESYS */
295 /* GL880S: should be PORTS=2 */
296 temp |= (ehci->hcs_params & ~0xf);
297 ehci->hcs_params = temp;
298 break;
299 case PCI_VENDOR_ID_NVIDIA:
300 /* NF4: should be PCC=10 */
301 break;
7ff71d6a
MP
302 }
303 }
304
abcc9448
DB
305 /* Serial Bus Release Number is at PCI 0x60 offset */
306 pci_read_config_byte(pdev, 0x60, &ehci->sbrn);
7ff71d6a 307
6fd9086a
AS
308 /* Keep this around for a while just in case some EHCI
309 * implementation uses legacy PCI PM support. This test
310 * can be removed on 17 Dec 2009 if the dev_warn() hasn't
311 * been triggered by then.
2c1c3c4c
DB
312 */
313 if (!device_can_wakeup(&pdev->dev)) {
314 u16 port_wake;
315
316 pci_read_config_word(pdev, 0x62, &port_wake);
6fd9086a
AS
317 if (port_wake & 0x0001) {
318 dev_warn(&pdev->dev, "Enabling legacy PCI PM\n");
bcca06ef 319 device_set_wakeup_capable(&pdev->dev, 1);
6fd9086a 320 }
2c1c3c4c 321 }
7ff71d6a 322
f8aeb3bb
DB
323#ifdef CONFIG_USB_SUSPEND
324 /* REVISIT: the controller works fine for wakeup iff the root hub
325 * itself is "globally" suspended, but usbcore currently doesn't
326 * understand such things.
327 *
328 * System suspend currently expects to be able to suspend the entire
329 * device tree, device-at-a-time. If we failed selective suspend
330 * reports, system suspend would fail; so the root hub code must claim
411c9403 331 * success. That's lying to usbcore, and it matters for runtime
f8aeb3bb
DB
332 * PM scenarios with selective suspend and remote wakeup...
333 */
334 if (ehci->no_selective_suspend && device_can_wakeup(&pdev->dev))
335 ehci_warn(ehci, "selective suspend/wakeup unavailable\n");
336#endif
337
aff6d18f 338 ehci_port_power(ehci, 1);
18807521 339 retval = ehci_pci_reinit(ehci, pdev);
8926bfa7
DB
340done:
341 return retval;
7ff71d6a
MP
342}
343
344/*-------------------------------------------------------------------------*/
345
346#ifdef CONFIG_PM
347
348/* suspend/resume, section 4.3 */
349
f03c17fc 350/* These routines rely on the PCI bus glue
7ff71d6a
MP
351 * to handle powerdown and wakeup, and currently also on
352 * transceivers that don't need any software attention to set up
353 * the right sort of wakeup.
f03c17fc 354 * Also they depend on separate root hub suspend/resume.
7ff71d6a
MP
355 */
356
4147200d 357static int ehci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
7ff71d6a 358{
abcc9448 359 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
8de98402
BH
360 unsigned long flags;
361 int rc = 0;
7ff71d6a 362
abcc9448
DB
363 if (time_before(jiffies, ehci->next_statechange))
364 msleep(10);
7ff71d6a 365
8de98402 366 /* Root hub was already suspended. Disable irq emission and
16032c4f
AS
367 * mark HW unaccessible. The PM and USB cores make sure that
368 * the root hub is either suspended or stopped.
8de98402 369 */
4147200d 370 ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup);
148fc55f 371 spin_lock_irqsave (&ehci->lock, flags);
083522d7
BH
372 ehci_writel(ehci, 0, &ehci->regs->intr_enable);
373 (void)ehci_readl(ehci, &ehci->regs->intr_enable);
8de98402
BH
374
375 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
8de98402
BH
376 spin_unlock_irqrestore (&ehci->lock, flags);
377
f03c17fc 378 // could save FLADJ in case of Vaux power loss
7ff71d6a
MP
379 // ... we'd only use it to handle clock skew
380
8de98402 381 return rc;
7ff71d6a
MP
382}
383
6ec4beb5 384static int ehci_pci_resume(struct usb_hcd *hcd, bool hibernated)
7ff71d6a 385{
abcc9448 386 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
18807521 387 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
7ff71d6a 388
f03c17fc 389 // maybe restore FLADJ
7ff71d6a 390
abcc9448
DB
391 if (time_before(jiffies, ehci->next_statechange))
392 msleep(100);
7ff71d6a 393
8de98402
BH
394 /* Mark hardware accessible again as we are out of D3 state by now */
395 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
396
6ec4beb5
AS
397 /* If CF is still set and we aren't resuming from hibernation
398 * then we maintained PCI Vaux power.
8c03356a 399 * Just undo the effect of ehci_pci_suspend().
7ff71d6a 400 */
6ec4beb5
AS
401 if (ehci_readl(ehci, &ehci->regs->configured_flag) == FLAG_CF &&
402 !hibernated) {
8c03356a
AS
403 int mask = INTR_MASK;
404
16032c4f 405 ehci_prepare_ports_for_controller_resume(ehci);
58a97ffe 406 if (!hcd->self.root_hub->do_remote_wakeup)
8c03356a 407 mask &= ~STS_PCD;
083522d7
BH
408 ehci_writel(ehci, mask, &ehci->regs->intr_enable);
409 ehci_readl(ehci, &ehci->regs->intr_enable);
8c03356a 410 return 0;
f03c17fc
DB
411 }
412
1c50c317 413 usb_root_hub_lost_power(hcd->self.root_hub);
7ff71d6a
MP
414
415 /* Else reset, to cope with power loss or flush-to-storage
f03c17fc 416 * style "resume" having let BIOS kick in during reboot.
7ff71d6a 417 */
abcc9448
DB
418 (void) ehci_halt(ehci);
419 (void) ehci_reset(ehci);
18807521 420 (void) ehci_pci_reinit(ehci, pdev);
f03c17fc
DB
421
422 /* emptying the schedule aborts any urbs */
abcc9448 423 spin_lock_irq(&ehci->lock);
f03c17fc 424 if (ehci->reclaim)
07d29b63 425 end_unlink_async(ehci);
7d12e780 426 ehci_work(ehci);
abcc9448 427 spin_unlock_irq(&ehci->lock);
f03c17fc 428
083522d7
BH
429 ehci_writel(ehci, ehci->command, &ehci->regs->command);
430 ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
431 ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
8c03356a 432
383975d7
AS
433 /* here we "know" root ports should always stay powered */
434 ehci_port_power(ehci, 1);
383975d7 435
8c03356a
AS
436 hcd->state = HC_STATE_SUSPENDED;
437 return 0;
7ff71d6a
MP
438}
439#endif
440
48f24970
AD
441static int ehci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
442{
443 struct ehci_hcd *ehci = hcd_to_ehci(hcd);
444 int rc = 0;
445
446 if (!udev->parent) /* udev is root hub itself, impossible */
447 rc = -1;
448 /* we only support lpm device connected to root hub yet */
449 if (ehci->has_lpm && !udev->parent->parent) {
450 rc = ehci_lpm_set_da(ehci, udev->devnum, udev->portnum);
451 if (!rc)
452 rc = ehci_lpm_check(ehci, udev->portnum);
453 }
454 return rc;
455}
456
7ff71d6a
MP
457static const struct hc_driver ehci_pci_hc_driver = {
458 .description = hcd_name,
459 .product_desc = "EHCI Host Controller",
460 .hcd_priv_size = sizeof(struct ehci_hcd),
461
462 /*
463 * generic hardware linkage
464 */
465 .irq = ehci_irq,
466 .flags = HCD_MEMORY | HCD_USB2,
467
468 /*
469 * basic lifecycle operations
470 */
8926bfa7 471 .reset = ehci_pci_setup,
18807521 472 .start = ehci_run,
7ff71d6a 473#ifdef CONFIG_PM
7be7d741
AS
474 .pci_suspend = ehci_pci_suspend,
475 .pci_resume = ehci_pci_resume,
7ff71d6a 476#endif
18807521 477 .stop = ehci_stop,
64a21d02 478 .shutdown = ehci_shutdown,
7ff71d6a
MP
479
480 /*
481 * managing i/o requests and associated device resources
482 */
483 .urb_enqueue = ehci_urb_enqueue,
484 .urb_dequeue = ehci_urb_dequeue,
485 .endpoint_disable = ehci_endpoint_disable,
b18ffd49 486 .endpoint_reset = ehci_endpoint_reset,
7ff71d6a
MP
487
488 /*
489 * scheduling support
490 */
491 .get_frame_number = ehci_get_frame,
492
493 /*
494 * root hub support
495 */
496 .hub_status_data = ehci_hub_status_data,
497 .hub_control = ehci_hub_control,
0c0382e3
AS
498 .bus_suspend = ehci_bus_suspend,
499 .bus_resume = ehci_bus_resume,
a8e51775 500 .relinquish_port = ehci_relinquish_port,
3a31155c 501 .port_handed_over = ehci_port_handed_over,
914b7012 502
48f24970
AD
503 /*
504 * call back when device connected and addressed
505 */
506 .update_device = ehci_update_device,
507
914b7012 508 .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
7ff71d6a
MP
509};
510
511/*-------------------------------------------------------------------------*/
512
513/* PCI driver selection metadata; PCI hotplugging uses this */
514static const struct pci_device_id pci_ids [] = { {
515 /* handle any USB 2.0 EHCI controller */
c67808ee 516 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_EHCI, ~0),
7ff71d6a
MP
517 .driver_data = (unsigned long) &ehci_pci_hc_driver,
518 },
519 { /* end: all zeroes */ }
520};
abcc9448 521MODULE_DEVICE_TABLE(pci, pci_ids);
7ff71d6a
MP
522
523/* pci driver glue; this is a "new style" PCI driver module */
524static struct pci_driver ehci_pci_driver = {
525 .name = (char *) hcd_name,
526 .id_table = pci_ids,
527
528 .probe = usb_hcd_pci_probe,
529 .remove = usb_hcd_pci_remove,
abb30641 530 .shutdown = usb_hcd_pci_shutdown,
7ff71d6a 531
abb30641
AS
532#ifdef CONFIG_PM_SLEEP
533 .driver = {
534 .pm = &usb_hcd_pci_pm_ops
535 },
7ff71d6a
MP
536#endif
537};
This page took 0.712751 seconds and 5 git commands to generate.