Merge tag 'armsoc-dt' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / drivers / usb / host / ehci.h
CommitLineData
1da177e4
LT
1/*
2 * Copyright (c) 2001-2002 by David Brownell
53bd6a60 3 *
1da177e4
LT
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
6dbd682b
SR
24/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
411c9403 40/* statistics can be kept for tuning/monitoring */
1c20163d 41#ifdef CONFIG_DYNAMIC_DEBUG
9ec6e9d3
RQ
42#define EHCI_STATS
43#endif
44
1da177e4
LT
45struct ehci_stats {
46 /* irq usage */
47 unsigned long normal;
48 unsigned long error;
99ac5b1e 49 unsigned long iaa;
1da177e4
LT
50 unsigned long lost_iaa;
51
52 /* termination of urbs from core */
53 unsigned long complete;
54 unsigned long unlink;
55};
56
ffa0248e
AS
57/*
58 * Scheduling and budgeting information for periodic transfers, for both
59 * high-speed devices and full/low-speed devices lying behind a TT.
60 */
61struct ehci_per_sched {
62 struct usb_device *udev; /* access to the TT */
63 struct usb_host_endpoint *ep;
b35c5009 64 struct list_head ps_list; /* node on ehci_tt's ps_list */
ffa0248e 65 u16 tt_usecs; /* time on the FS/LS bus */
d0ce5c6b 66 u16 cs_mask; /* C-mask and S-mask bytes */
ffa0248e
AS
67 u16 period; /* actual period in frames */
68 u16 phase; /* actual phase, frame part */
d0ce5c6b
AS
69 u8 bw_phase; /* same, for bandwidth
70 reservation */
ffa0248e
AS
71 u8 phase_uf; /* uframe part of the phase */
72 u8 usecs, c_usecs; /* times on the HS bus */
d0ce5c6b
AS
73 u8 bw_uperiod; /* period in microframes, for
74 bandwidth reservation */
75 u8 bw_period; /* same, in frames */
ffa0248e 76};
91a99b5e
AS
77#define NO_FRAME 29999 /* frame not assigned yet */
78
1da177e4 79/* ehci_hcd->lock guards shared data against other CPUs:
99ac5b1e 80 * ehci_hcd: async, unlink, periodic (and shadow), ...
1da177e4
LT
81 * usb_host_endpoint: hcpriv
82 * ehci_qh: qh_next, qtd_list
83 * ehci_qtd: qtd_list
84 *
85 * Also, hold this lock when talking to HC registers or
86 * when updating hw_* fields in shared qh/qtd/... structures.
87 */
88
89#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
90
c0c53dbc
AS
91/*
92 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
93 * controller may be doing DMA. Lower values mean there's no DMA.
94 */
e8799906
AS
95enum ehci_rh_state {
96 EHCI_RH_HALTED,
97 EHCI_RH_SUSPENDED,
c0c53dbc
AS
98 EHCI_RH_RUNNING,
99 EHCI_RH_STOPPING
e8799906
AS
100};
101
d58b4bcc
AS
102/*
103 * Timer events, ordered by increasing delay length.
104 * Always update event_delays_ns[] and event_handlers[] (defined in
105 * ehci-timer.c) in parallel with this list.
106 */
107enum ehci_hrtimer_event {
31446610 108 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
3ca9aeba 109 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
bf6387bc 110 EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
df202255 111 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
55934eb3 112 EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
9118f9eb 113 EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
32830f20 114 EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
9d938747 115 EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
3ca9aeba 116 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
31446610 117 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
18aafe64 118 EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
d58b4bcc
AS
119 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
120};
121#define EHCI_HRTIMER_NO_EVENT 99
122
1da177e4 123struct ehci_hcd { /* one per controller */
d58b4bcc
AS
124 /* timing support */
125 enum ehci_hrtimer_event next_hrtimer_event;
126 unsigned enabled_hrtimer_events;
127 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
128 struct hrtimer hrtimer;
129
3ca9aeba 130 int PSS_poll_count;
31446610 131 int ASS_poll_count;
bf6387bc 132 int died_poll_count;
3ca9aeba 133
56c1e26d
DB
134 /* glue to PCI and HCD framework */
135 struct ehci_caps __iomem *caps;
136 struct ehci_regs __iomem *regs;
137 struct ehci_dbg_port __iomem *debug;
138
139 __u32 hcs_params; /* cached register copy */
1da177e4 140 spinlock_t lock;
e8799906 141 enum ehci_rh_state rh_state;
1da177e4 142
df202255 143 /* general schedule support */
361aabf3
AS
144 bool scanning:1;
145 bool need_rescan:1;
df202255 146 bool intr_unlinking:1;
214ac7a0 147 bool iaa_in_progress:1;
3c273a05 148 bool async_unlinking:1;
43fe3a99 149 bool shutdown:1;
569b394f 150 struct ehci_qh *qh_scan_next;
df202255 151
1da177e4
LT
152 /* async schedule support */
153 struct ehci_qh *async;
3d091a6f 154 struct ehci_qh *dummy; /* For AMD quirk use */
6e018751 155 struct list_head async_unlink;
214ac7a0 156 struct list_head async_idle;
32830f20 157 unsigned async_unlink_cycle;
31446610 158 unsigned async_count; /* async activity count */
1da177e4
LT
159
160 /* periodic schedule support */
161#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
162 unsigned periodic_size;
6dbd682b 163 __hc32 *periodic; /* hw periodic table */
1da177e4 164 dma_addr_t periodic_dma;
569b394f 165 struct list_head intr_qh_list;
1da177e4
LT
166 unsigned i_thresh; /* uframes HC might cache */
167
168 union ehci_shadow *pshadow; /* mirror hw periodic table */
9118f9eb 169 struct list_head intr_unlink_wait;
6e018751 170 struct list_head intr_unlink;
9118f9eb 171 unsigned intr_unlink_wait_cycle;
df202255 172 unsigned intr_unlink_cycle;
f4289078 173 unsigned now_frame; /* frame from HC hardware */
c3ee9b76 174 unsigned last_iso_frame; /* last frame scanned for iso */
569b394f
AS
175 unsigned intr_count; /* intr activity count */
176 unsigned isoc_count; /* isoc activity count */
3ca9aeba 177 unsigned periodic_count; /* periodic activity count */
cc62a7eb
KS
178 unsigned uframe_periodic_max; /* max periodic time per uframe */
179
1da177e4 180
f4289078 181 /* list of itds & sitds completed while now_frame was still active */
9aa09d2f 182 struct list_head cached_itd_list;
55934eb3 183 struct ehci_itd *last_itd_to_free;
0e5f231b 184 struct list_head cached_sitd_list;
55934eb3 185 struct ehci_sitd *last_sitd_to_free;
9aa09d2f 186
1da177e4
LT
187 /* per root hub port */
188 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
383975d7 189
57e06c11
AS
190 /* bit vectors (one bit per port) */
191 unsigned long bus_suspended; /* which ports were
192 already suspended at the start of a bus suspend */
193 unsigned long companion_ports; /* which ports are
194 dedicated to the companion controller */
383975d7
AS
195 unsigned long owned_ports; /* which ports are
196 owned by the companion during a bus suspend */
d1f114d1
AS
197 unsigned long port_c_suspend; /* which ports have
198 the change-suspend feature turned on */
eafe5b99
AS
199 unsigned long suspended_ports; /* which ports are
200 suspended */
a448e4dc
AS
201 unsigned long resuming_ports; /* which ports have
202 started to resume */
1da177e4
LT
203
204 /* per-HC memory pools (could be per-bus, but ...) */
205 struct dma_pool *qh_pool; /* qh per active urb */
206 struct dma_pool *qtd_pool; /* one or more per qh */
207 struct dma_pool *itd_pool; /* itd per iso urb */
208 struct dma_pool *sitd_pool; /* sitd per split iso urb */
209
68335e81 210 unsigned random_frame;
1da177e4 211 unsigned long next_statechange;
ee4ecb8a 212 ktime_t last_periodic_enable;
1da177e4
LT
213 u32 command;
214
8cd42e97 215 /* SILICON QUIRKS */
f8aeb3bb 216 unsigned no_selective_suspend:1;
8cd42e97 217 unsigned has_fsl_port_bug:1; /* FreeScale */
f8786a91 218 unsigned has_fsl_hs_errata:1; /* Freescale HS quirk */
083522d7 219 unsigned big_endian_mmio:1;
6dbd682b 220 unsigned big_endian_desc:1;
c430131a 221 unsigned big_endian_capbase:1;
796bcae7 222 unsigned has_amcc_usb23:1;
403dbd36 223 unsigned need_io_watchdog:1;
ad93562b 224 unsigned amd_pll_fix:1;
3d091a6f 225 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
2f7ac6c1 226 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
68aa95d5 227 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
e6604a7f 228 unsigned need_oc_pp_cycle:1; /* MPC834X port power */
feffe09f 229 unsigned imx28_write_fix:1; /* For Freescale i.MX28 */
796bcae7
VB
230
231 /* required for usb32 quirk */
232 #define OHCI_CTRL_HCFS (3 << 6)
233 #define OHCI_USB_OPER (2 << 6)
234 #define OHCI_USB_SUSPEND (3 << 6)
235
236 #define OHCI_HCCTRL_OFFSET 0x4
237 #define OHCI_HCCTRL_LEN 0x4
238 __hc32 *ohci_hcctrl_reg;
331ac6b2 239 unsigned has_hostpc:1;
2cdcec4f 240 unsigned has_tdi_phy_lpm:1;
5a9cdf33 241 unsigned has_ppcd:1; /* support per-port change bits */
f8aeb3bb 242 u8 sbrn; /* packed release number */
1da177e4 243
1da177e4
LT
244 /* irq statistics */
245#ifdef EHCI_STATS
246 struct ehci_stats stats;
247# define COUNT(x) do { (x)++; } while (0)
248#else
249# define COUNT(x) do {} while (0)
694cc208
TJ
250#endif
251
252 /* debug files */
1c20163d 253#ifdef CONFIG_DYNAMIC_DEBUG
694cc208 254 struct dentry *debug_dir;
1da177e4 255#endif
9debc179 256
d0ce5c6b
AS
257 /* bandwidth usage */
258#define EHCI_BANDWIDTH_SIZE 64
259#define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
260 u8 bandwidth[EHCI_BANDWIDTH_SIZE];
261 /* us allocated per uframe */
b35c5009
AS
262 u8 tt_budget[EHCI_BANDWIDTH_SIZE];
263 /* us budgeted per uframe */
264 struct list_head tt_list;
d0ce5c6b 265
9debc179
AS
266 /* platform-specific data -- must come last */
267 unsigned long priv[0] __aligned(sizeof(s64));
1da177e4
LT
268};
269
53bd6a60 270/* convert between an HCD pointer and the corresponding EHCI_HCD */
1da177e4
LT
271static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
272{
273 return (struct ehci_hcd *) (hcd->hcd_priv);
274}
275static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
276{
277 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
278}
279
1da177e4
LT
280/*-------------------------------------------------------------------------*/
281
0af36739 282#include <linux/usb/ehci_def.h>
1da177e4
LT
283
284/*-------------------------------------------------------------------------*/
285
6dbd682b 286#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
1da177e4
LT
287
288/*
289 * EHCI Specification 0.95 Section 3.5
53bd6a60 290 * QTD: describe data transfer components (buffer, direction, ...)
1da177e4
LT
291 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
292 *
293 * These are associated only with "QH" (Queue Head) structures,
294 * used with control, bulk, and interrupt transfers.
295 */
296struct ehci_qtd {
297 /* first part defined by EHCI spec */
6dbd682b
SR
298 __hc32 hw_next; /* see EHCI 3.5.1 */
299 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
300 __hc32 hw_token; /* see EHCI 3.5.3 */
1da177e4
LT
301#define QTD_TOGGLE (1 << 31) /* data toggle */
302#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
303#define QTD_IOC (1 << 15) /* interrupt on complete */
304#define QTD_CERR(tok) (((tok)>>10) & 0x3)
305#define QTD_PID(tok) (((tok)>>8) & 0x3)
306#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
307#define QTD_STS_HALT (1 << 6) /* halted on error */
308#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
309#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
310#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
311#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
312#define QTD_STS_STS (1 << 1) /* split transaction state */
313#define QTD_STS_PING (1 << 0) /* issue PING? */
6dbd682b
SR
314
315#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
316#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
317#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
318
319 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
320 __hc32 hw_buf_hi [5]; /* Appendix B */
1da177e4
LT
321
322 /* the rest is HCD-private */
323 dma_addr_t qtd_dma; /* qtd address */
324 struct list_head qtd_list; /* sw qtd list */
325 struct urb *urb; /* qtd's urb */
326 size_t length; /* length of buffer */
327} __attribute__ ((aligned (32)));
328
329/* mask NakCnt+T in qh->hw_alt_next */
6dbd682b 330#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
1da177e4
LT
331
332#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
333
334/*-------------------------------------------------------------------------*/
335
336/* type tag from {qh,itd,sitd,fstn}->hw_next */
6dbd682b 337#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
1da177e4 338
6dbd682b
SR
339/*
340 * Now the following defines are not converted using the
551509d2 341 * cpu_to_le32() macro anymore, since we have to support
6dbd682b
SR
342 * "dynamic" switching between be and le support, so that the driver
343 * can be used on one system with SoC EHCI controller using big-endian
344 * descriptors as well as a normal little-endian PCI EHCI controller.
345 */
1da177e4 346/* values for that type tag */
6dbd682b
SR
347#define Q_TYPE_ITD (0 << 1)
348#define Q_TYPE_QH (1 << 1)
349#define Q_TYPE_SITD (2 << 1)
350#define Q_TYPE_FSTN (3 << 1)
1da177e4
LT
351
352/* next async queue entry, or pointer to interrupt/periodic QH */
6dbd682b 353#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
1da177e4
LT
354
355/* for periodic/async schedules and qtd lists, mark end of list */
6dbd682b 356#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
1da177e4
LT
357
358/*
359 * Entries in periodic shadow table are pointers to one of four kinds
360 * of data structure. That's dictated by the hardware; a type tag is
361 * encoded in the low bits of the hardware's periodic schedule. Use
362 * Q_NEXT_TYPE to get the tag.
363 *
364 * For entries in the async schedule, the type tag always says "qh".
365 */
366union ehci_shadow {
53bd6a60 367 struct ehci_qh *qh; /* Q_TYPE_QH */
1da177e4
LT
368 struct ehci_itd *itd; /* Q_TYPE_ITD */
369 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
370 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
6dbd682b 371 __hc32 *hw_next; /* (all types) */
1da177e4
LT
372 void *ptr;
373};
374
375/*-------------------------------------------------------------------------*/
376
377/*
378 * EHCI Specification 0.95 Section 3.6
379 * QH: describes control/bulk/interrupt endpoints
380 * See Fig 3-7 "Queue Head Structure Layout".
381 *
382 * These appear in both the async and (for interrupt) periodic schedules.
383 */
384
3807e26d
AD
385/* first part defined by EHCI spec */
386struct ehci_qh_hw {
6dbd682b
SR
387 __hc32 hw_next; /* see EHCI 3.6.1 */
388 __hc32 hw_info1; /* see EHCI 3.6.2 */
4c53de72
AS
389#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
390#define QH_HEAD (1 << 15) /* Head of async reclamation list */
391#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
392#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
393#define QH_LOW_SPEED (1 << 12)
394#define QH_FULL_SPEED (0 << 12)
395#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
6dbd682b 396 __hc32 hw_info2; /* see EHCI 3.6.2 */
7dedacf4
DB
397#define QH_SMASK 0x000000ff
398#define QH_CMASK 0x0000ff00
399#define QH_HUBADDR 0x007f0000
400#define QH_HUBPORT 0x3f800000
401#define QH_MULT 0xc0000000
6dbd682b 402 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
53bd6a60 403
1da177e4 404 /* qtd overlay (hardware parts of a struct ehci_qtd) */
6dbd682b
SR
405 __hc32 hw_qtd_next;
406 __hc32 hw_alt_next;
407 __hc32 hw_token;
408 __hc32 hw_buf [5];
409 __hc32 hw_buf_hi [5];
3807e26d 410} __attribute__ ((aligned(32)));
1da177e4 411
3807e26d 412struct ehci_qh {
8c5bf7be 413 struct ehci_qh_hw *hw; /* Must come first */
1da177e4
LT
414 /* the rest is HCD-private */
415 dma_addr_t qh_dma; /* address of qh */
416 union ehci_shadow qh_next; /* ptr to qh; or periodic */
417 struct list_head qtd_list; /* sw qtd list */
569b394f 418 struct list_head intr_node; /* list of intr QHs */
1da177e4 419 struct ehci_qtd *dummy;
6e018751 420 struct list_head unlink_node;
ffa0248e 421 struct ehci_per_sched ps; /* scheduling info */
1da177e4 422
df202255 423 unsigned unlink_cycle;
1da177e4
LT
424
425 u8 qh_state;
426#define QH_STATE_LINKED 1 /* HC sees this */
427#define QH_STATE_UNLINK 2 /* HC may still see this */
428#define QH_STATE_IDLE 3 /* HC doesn't see this */
99ac5b1e 429#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
1da177e4
LT
430#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
431
a2c2706e
AS
432 u8 xacterrs; /* XactErr retry counter */
433#define QH_XACTERR_MAX 32 /* XactErr retry limit */
434
1da177e4 435 u8 gap_uf; /* uframes split/csplit gap */
914b7012 436
e04f5f7e 437 unsigned is_out:1; /* bulk or intr OUT */
914b7012 438 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
7bc782d7
AS
439 unsigned dequeue_during_giveback:1;
440 unsigned exception:1; /* got a fault, or an unlink
441 was requested */
fc0855f2 442 unsigned should_be_inactive:1;
3807e26d 443};
1da177e4
LT
444
445/*-------------------------------------------------------------------------*/
446
447/* description of one iso transaction (up to 3 KB data if highspeed) */
448struct ehci_iso_packet {
449 /* These will be copied to iTD when scheduling */
450 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
6dbd682b 451 __hc32 transaction; /* itd->hw_transaction[i] |= */
1da177e4
LT
452 u8 cross; /* buf crosses pages */
453 /* for full speed OUT splits */
454 u32 buf1;
455};
456
457/* temporary schedule data for packets from iso urbs (both speeds)
458 * each packet is one logical usb transaction to the device (not TT),
459 * beginning at stream->next_uframe
460 */
461struct ehci_iso_sched {
462 struct list_head td_list;
463 unsigned span;
46c73d1d 464 unsigned first_packet;
1da177e4
LT
465 struct ehci_iso_packet packet [0];
466};
467
468/*
469 * ehci_iso_stream - groups all (s)itds for this endpoint.
470 * acts like a qh would, if EHCI had them for ISO.
471 */
472struct ehci_iso_stream {
1082f57a
CL
473 /* first field matches ehci_hq, but is NULL */
474 struct ehci_qh_hw *hw;
1da177e4 475
1da177e4
LT
476 u8 bEndpointAddress;
477 u8 highspeed;
1da177e4
LT
478 struct list_head td_list; /* queued itds/sitds */
479 struct list_head free_list; /* list of unused itds/sitds */
1da177e4
LT
480
481 /* output of (re)scheduling */
ffa0248e 482 struct ehci_per_sched ps; /* scheduling info */
91a99b5e 483 unsigned next_uframe;
6dbd682b 484 __hc32 splits;
1da177e4
LT
485
486 /* the rest is derived from the endpoint descriptor,
1da177e4
LT
487 * including the extra info for hw_bufp[0..2]
488 */
ffa0248e 489 u16 uperiod; /* period in uframes */
1da177e4 490 u16 maxp;
1da177e4
LT
491 unsigned bandwidth;
492
493 /* This is used to initialize iTD's hw_bufp fields */
6dbd682b
SR
494 __hc32 buf0;
495 __hc32 buf1;
496 __hc32 buf2;
1da177e4
LT
497
498 /* this is used to initialize sITD's tt info */
6dbd682b 499 __hc32 address;
1da177e4
LT
500};
501
502/*-------------------------------------------------------------------------*/
503
504/*
505 * EHCI Specification 0.95 Section 3.3
506 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
507 *
508 * Schedule records for high speed iso xfers
509 */
510struct ehci_itd {
511 /* first part defined by EHCI spec */
6dbd682b
SR
512 __hc32 hw_next; /* see EHCI 3.3.1 */
513 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
1da177e4
LT
514#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
515#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
516#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
517#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
518#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
519#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
520
6dbd682b 521#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
1da177e4 522
6dbd682b
SR
523 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
524 __hc32 hw_bufp_hi [7]; /* Appendix B */
1da177e4
LT
525
526 /* the rest is HCD-private */
527 dma_addr_t itd_dma; /* for this itd */
528 union ehci_shadow itd_next; /* ptr to periodic q entry */
529
530 struct urb *urb;
531 struct ehci_iso_stream *stream; /* endpoint's queue */
532 struct list_head itd_list; /* list of stream's itds */
533
534 /* any/all hw_transactions here may be used by that urb */
535 unsigned frame; /* where scheduled */
536 unsigned pg;
537 unsigned index[8]; /* in urb->iso_frame_desc */
1da177e4
LT
538} __attribute__ ((aligned (32)));
539
540/*-------------------------------------------------------------------------*/
541
542/*
53bd6a60 543 * EHCI Specification 0.95 Section 3.4
1da177e4
LT
544 * siTD, aka split-transaction isochronous Transfer Descriptor
545 * ... describe full speed iso xfers through TT in hubs
546 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
547 */
548struct ehci_sitd {
549 /* first part defined by EHCI spec */
6dbd682b 550 __hc32 hw_next;
1da177e4 551/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
6dbd682b
SR
552 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
553 __hc32 hw_uframe; /* EHCI table 3-10 */
554 __hc32 hw_results; /* EHCI table 3-11 */
1da177e4
LT
555#define SITD_IOC (1 << 31) /* interrupt on completion */
556#define SITD_PAGE (1 << 30) /* buffer 0/1 */
557#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
558#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
559#define SITD_STS_ERR (1 << 6) /* error from TT */
560#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
561#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
562#define SITD_STS_XACT (1 << 3) /* illegal IN response */
563#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
564#define SITD_STS_STS (1 << 1) /* split transaction state */
565
6dbd682b 566#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
1da177e4 567
6dbd682b
SR
568 __hc32 hw_buf [2]; /* EHCI table 3-12 */
569 __hc32 hw_backpointer; /* EHCI table 3-13 */
570 __hc32 hw_buf_hi [2]; /* Appendix B */
1da177e4
LT
571
572 /* the rest is HCD-private */
573 dma_addr_t sitd_dma;
574 union ehci_shadow sitd_next; /* ptr to periodic q entry */
575
576 struct urb *urb;
577 struct ehci_iso_stream *stream; /* endpoint's queue */
578 struct list_head sitd_list; /* list of stream's sitds */
579 unsigned frame;
580 unsigned index;
581} __attribute__ ((aligned (32)));
582
583/*-------------------------------------------------------------------------*/
584
585/*
586 * EHCI Specification 0.96 Section 3.7
587 * Periodic Frame Span Traversal Node (FSTN)
588 *
589 * Manages split interrupt transactions (using TT) that span frame boundaries
590 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
591 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
592 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
593 */
594struct ehci_fstn {
6dbd682b
SR
595 __hc32 hw_next; /* any periodic q entry */
596 __hc32 hw_prev; /* qh or EHCI_LIST_END */
1da177e4
LT
597
598 /* the rest is HCD-private */
599 dma_addr_t fstn_dma;
600 union ehci_shadow fstn_next; /* ptr to periodic q entry */
601} __attribute__ ((aligned (32)));
602
603/*-------------------------------------------------------------------------*/
604
b35c5009
AS
605/*
606 * USB-2.0 Specification Sections 11.14 and 11.18
607 * Scheduling and budgeting split transactions using TTs
608 *
609 * A hub can have a single TT for all its ports, or multiple TTs (one for each
610 * port). The bandwidth and budgeting information for the full/low-speed bus
611 * below each TT is self-contained and independent of the other TTs or the
612 * high-speed bus.
613 *
614 * "Bandwidth" refers to the number of microseconds on the FS/LS bus allocated
615 * to an interrupt or isochronous endpoint for each frame. "Budget" refers to
616 * the best-case estimate of the number of full-speed bytes allocated to an
617 * endpoint for each microframe within an allocated frame.
618 *
619 * Removal of an endpoint invalidates a TT's budget. Instead of trying to
620 * keep an up-to-date record, we recompute the budget when it is needed.
621 */
622
623struct ehci_tt {
624 u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
625
626 struct list_head tt_list; /* List of all ehci_tt's */
627 struct list_head ps_list; /* Items using this TT */
628 struct usb_tt *usb_tt;
629 int tt_port; /* TT port number */
630};
631
632/*-------------------------------------------------------------------------*/
633
16032c4f
AS
634/* Prepare the PORTSC wakeup flags during controller suspend/resume */
635
4147200d
AS
636#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
637 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
16032c4f 638
4147200d
AS
639#define ehci_prepare_ports_for_controller_resume(ehci) \
640 ehci_adjust_port_wakeup_flags(ehci, false, false);
16032c4f
AS
641
642/*-------------------------------------------------------------------------*/
643
1da177e4
LT
644#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
645
646/*
647 * Some EHCI controllers have a Transaction Translator built into the
648 * root hub. This is a non-standard feature. Each controller will need
649 * to add code to the following inline functions, and call them as
650 * needed (mostly in root hub code).
651 */
652
a8e51775 653#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
1da177e4
LT
654
655/* Returns the speed of a device attached to a port on the root hub. */
656static inline unsigned int
657ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
658{
659 if (ehci_is_TDI(ehci)) {
331ac6b2 660 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
1da177e4
LT
661 case 0:
662 return 0;
663 case 1:
288ead45 664 return USB_PORT_STAT_LOW_SPEED;
1da177e4
LT
665 case 2:
666 default:
288ead45 667 return USB_PORT_STAT_HIGH_SPEED;
1da177e4
LT
668 }
669 }
288ead45 670 return USB_PORT_STAT_HIGH_SPEED;
1da177e4
LT
671}
672
673#else
674
675#define ehci_is_TDI(e) (0)
676
288ead45 677#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
1da177e4
LT
678#endif
679
8cd42e97
KG
680/*-------------------------------------------------------------------------*/
681
682#ifdef CONFIG_PPC_83xx
683/* Some Freescale processors have an erratum in which the TT
684 * port number in the queue head was 0..N-1 instead of 1..N.
685 */
686#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
687#else
688#define ehci_has_fsl_portno_bug(e) (0)
689#endif
690
f8786a91
NB
691#define PORTSC_FSL_PFSC 24 /* Port Force Full-Speed Connect */
692
693#if defined(CONFIG_PPC_85xx)
694/* Some Freescale processors have an erratum (USB A-005275) in which
695 * incoming packets get corrupted in HS mode
696 */
697#define ehci_has_fsl_hs_errata(e) ((e)->has_fsl_hs_errata)
698#else
699#define ehci_has_fsl_hs_errata(e) (0)
700#endif
701
083522d7
BH
702/*
703 * While most USB host controllers implement their registers in
704 * little-endian format, a minority (celleb companion chip) implement
705 * them in big endian format.
706 *
707 * This attempts to support either format at compile time without a
708 * runtime penalty, or both formats with the additional overhead
709 * of checking a flag bit.
c430131a
JA
710 *
711 * ehci_big_endian_capbase is a special quirk for controllers that
712 * implement the HC capability registers as separate registers and not
713 * as fields of a 32-bit register.
083522d7
BH
714 */
715
716#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
717#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
c430131a 718#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
083522d7
BH
719#else
720#define ehci_big_endian_mmio(e) 0
c430131a 721#define ehci_big_endian_capbase(e) 0
083522d7
BH
722#endif
723
6dbd682b
SR
724/*
725 * Big-endian read/write functions are arch-specific.
726 * Other arches can be added if/when they're needed.
6dbd682b 727 */
91bc4d31
VB
728#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
729#define readl_be(addr) __raw_readl((__force unsigned *)addr)
730#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
731#endif
732
6dbd682b
SR
733static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
734 __u32 __iomem * regs)
083522d7 735{
d728e327 736#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
083522d7 737 return ehci_big_endian_mmio(ehci) ?
68f50e52
AV
738 readl_be(regs) :
739 readl(regs);
d728e327 740#else
68f50e52 741 return readl(regs);
d728e327 742#endif
083522d7
BH
743}
744
feffe09f
PC
745#ifdef CONFIG_SOC_IMX28
746static inline void imx28_ehci_writel(const unsigned int val,
747 volatile __u32 __iomem *addr)
748{
749 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
750}
751#else
752static inline void imx28_ehci_writel(const unsigned int val,
753 volatile __u32 __iomem *addr)
754{
755}
756#endif
6dbd682b
SR
757static inline void ehci_writel(const struct ehci_hcd *ehci,
758 const unsigned int val, __u32 __iomem *regs)
083522d7 759{
d728e327 760#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
083522d7 761 ehci_big_endian_mmio(ehci) ?
68f50e52
AV
762 writel_be(val, regs) :
763 writel(val, regs);
d728e327 764#else
feffe09f
PC
765 if (ehci->imx28_write_fix)
766 imx28_ehci_writel(val, regs);
767 else
768 writel(val, regs);
d728e327 769#endif
083522d7 770}
8cd42e97 771
796bcae7
VB
772/*
773 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
774 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
25985edc 775 * Other common bits are dependent on has_amcc_usb23 quirk flag.
796bcae7
VB
776 */
777#ifdef CONFIG_44x
778static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
779{
780 u32 hc_control;
781
782 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
783 if (operational)
784 hc_control |= OHCI_USB_OPER;
785 else
786 hc_control |= OHCI_USB_SUSPEND;
787
788 writel_be(hc_control, ehci->ohci_hcctrl_reg);
789 (void) readl_be(ehci->ohci_hcctrl_reg);
790}
791#else
792static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
793{ }
794#endif
795
1da177e4
LT
796/*-------------------------------------------------------------------------*/
797
6dbd682b
SR
798/*
799 * The AMCC 440EPx not only implements its EHCI registers in big-endian
800 * format, but also its DMA data structures (descriptors).
801 *
802 * EHCI controllers accessed through PCI work normally (little-endian
803 * everywhere), so we won't bother supporting a BE-only mode for now.
804 */
805#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
806#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
807
808/* cpu to ehci */
809static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
810{
811 return ehci_big_endian_desc(ehci)
812 ? (__force __hc32)cpu_to_be32(x)
813 : (__force __hc32)cpu_to_le32(x);
814}
815
816/* ehci to cpu */
817static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
818{
819 return ehci_big_endian_desc(ehci)
820 ? be32_to_cpu((__force __be32)x)
821 : le32_to_cpu((__force __le32)x);
822}
823
824static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
825{
826 return ehci_big_endian_desc(ehci)
827 ? be32_to_cpup((__force __be32 *)x)
828 : le32_to_cpup((__force __le32 *)x);
829}
830
831#else
832
833/* cpu to ehci */
834static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
835{
836 return cpu_to_le32(x);
837}
838
839/* ehci to cpu */
840static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
841{
842 return le32_to_cpu(x);
843}
844
845static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
846{
847 return le32_to_cpup(x);
848}
849
850#endif
851
852/*-------------------------------------------------------------------------*/
853
d6064aca
AS
854#define ehci_dbg(ehci, fmt, args...) \
855 dev_dbg(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
856#define ehci_err(ehci, fmt, args...) \
857 dev_err(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
858#define ehci_info(ehci, fmt, args...) \
859 dev_info(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
860#define ehci_warn(ehci, fmt, args...) \
861 dev_warn(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
862
d6064aca 863
1c20163d 864#ifndef CONFIG_DYNAMIC_DEBUG
1da177e4 865#define STUB_DEBUG_FILES
1c20163d 866#endif
1da177e4
LT
867
868/*-------------------------------------------------------------------------*/
869
3e023203
AS
870/* Declarations of things exported for use by ehci platform drivers */
871
872struct ehci_driver_overrides {
3e023203
AS
873 size_t extra_priv_size;
874 int (*reset)(struct usb_hcd *hcd);
11a7e594
MG
875 int (*port_power)(struct usb_hcd *hcd,
876 int portnum, bool enable);
3e023203
AS
877};
878
879extern void ehci_init_driver(struct hc_driver *drv,
880 const struct ehci_driver_overrides *over);
881extern int ehci_setup(struct usb_hcd *hcd);
2f3a6b86
MG
882extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
883 u32 mask, u32 done, int usec);
74db22cb 884extern int ehci_reset(struct ehci_hcd *ehci);
3e023203
AS
885
886#ifdef CONFIG_PM
887extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
314b41b1 888extern int ehci_resume(struct usb_hcd *hcd, bool force_reset);
74db22cb
RM
889extern void ehci_adjust_port_wakeup_flags(struct ehci_hcd *ehci,
890 bool suspending, bool do_wakeup);
3e023203
AS
891#endif /* CONFIG_PM */
892
37769939
LP
893extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
894 u16 wIndex, char *buf, u16 wLength);
895
1da177e4 896#endif /* __LINUX_EHCI_HCD_H */
This page took 1.337798 seconds and 5 git commands to generate.