[PATCH] USB: convert a bunch of USB semaphores to mutexes
[deliverable/linux.git] / drivers / usb / host / ehci.h
CommitLineData
1da177e4
LT
1/*
2 * Copyright (c) 2001-2002 by David Brownell
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
24/* statistics can be kept for for tuning/monitoring */
25struct ehci_stats {
26 /* irq usage */
27 unsigned long normal;
28 unsigned long error;
29 unsigned long reclaim;
30 unsigned long lost_iaa;
31
32 /* termination of urbs from core */
33 unsigned long complete;
34 unsigned long unlink;
35};
36
37/* ehci_hcd->lock guards shared data against other CPUs:
38 * ehci_hcd: async, reclaim, periodic (and shadow), ...
39 * usb_host_endpoint: hcpriv
40 * ehci_qh: qh_next, qtd_list
41 * ehci_qtd: qtd_list
42 *
43 * Also, hold this lock when talking to HC registers or
44 * when updating hw_* fields in shared qh/qtd/... structures.
45 */
46
47#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
48
49struct ehci_hcd { /* one per controller */
56c1e26d
DB
50 /* glue to PCI and HCD framework */
51 struct ehci_caps __iomem *caps;
52 struct ehci_regs __iomem *regs;
53 struct ehci_dbg_port __iomem *debug;
54
55 __u32 hcs_params; /* cached register copy */
1da177e4
LT
56 spinlock_t lock;
57
58 /* async schedule support */
59 struct ehci_qh *async;
60 struct ehci_qh *reclaim;
61 unsigned reclaim_ready : 1;
62 unsigned scanning : 1;
63
64 /* periodic schedule support */
65#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
66 unsigned periodic_size;
67 __le32 *periodic; /* hw periodic table */
68 dma_addr_t periodic_dma;
69 unsigned i_thresh; /* uframes HC might cache */
70
71 union ehci_shadow *pshadow; /* mirror hw periodic table */
72 int next_uframe; /* scan periodic, start here */
73 unsigned periodic_sched; /* periodic activity count */
74
75 /* per root hub port */
76 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
77
78 /* per-HC memory pools (could be per-bus, but ...) */
79 struct dma_pool *qh_pool; /* qh per active urb */
80 struct dma_pool *qtd_pool; /* one or more per qh */
81 struct dma_pool *itd_pool; /* itd per iso urb */
82 struct dma_pool *sitd_pool; /* sitd per split iso urb */
83
84 struct timer_list watchdog;
85 struct notifier_block reboot_notifier;
86 unsigned long actions;
87 unsigned stamp;
88 unsigned long next_statechange;
89 u32 command;
90
91 unsigned is_tdi_rh_tt:1; /* TDI roothub with TT */
92
1da177e4
LT
93 /* irq statistics */
94#ifdef EHCI_STATS
95 struct ehci_stats stats;
96# define COUNT(x) do { (x)++; } while (0)
97#else
98# define COUNT(x) do {} while (0)
99#endif
7ff71d6a 100 u8 sbrn; /* packed release number */
1da177e4
LT
101};
102
103/* convert between an HCD pointer and the corresponding EHCI_HCD */
104static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
105{
106 return (struct ehci_hcd *) (hcd->hcd_priv);
107}
108static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
109{
110 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
111}
112
113
114enum ehci_timer_action {
115 TIMER_IO_WATCHDOG,
116 TIMER_IAA_WATCHDOG,
117 TIMER_ASYNC_SHRINK,
118 TIMER_ASYNC_OFF,
119};
120
121static inline void
122timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
123{
124 clear_bit (action, &ehci->actions);
125}
126
127static inline void
128timer_action (struct ehci_hcd *ehci, enum ehci_timer_action action)
129{
130 if (!test_and_set_bit (action, &ehci->actions)) {
131 unsigned long t;
132
133 switch (action) {
134 case TIMER_IAA_WATCHDOG:
135 t = EHCI_IAA_JIFFIES;
136 break;
137 case TIMER_IO_WATCHDOG:
138 t = EHCI_IO_JIFFIES;
139 break;
140 case TIMER_ASYNC_OFF:
141 t = EHCI_ASYNC_JIFFIES;
142 break;
143 // case TIMER_ASYNC_SHRINK:
144 default:
145 t = EHCI_SHRINK_JIFFIES;
146 break;
147 }
148 t += jiffies;
149 // all timings except IAA watchdog can be overridden.
150 // async queue SHRINK often precedes IAA. while it's ready
151 // to go OFF neither can matter, and afterwards the IO
152 // watchdog stops unless there's still periodic traffic.
153 if (action != TIMER_IAA_WATCHDOG
154 && t > ehci->watchdog.expires
155 && timer_pending (&ehci->watchdog))
156 return;
157 mod_timer (&ehci->watchdog, t);
158 }
159}
160
161/*-------------------------------------------------------------------------*/
162
163/* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
164
165/* Section 2.2 Host Controller Capability Registers */
166struct ehci_caps {
167 /* these fields are specified as 8 and 16 bit registers,
168 * but some hosts can't perform 8 or 16 bit PCI accesses.
169 */
56c1e26d 170 u32 hc_capbase;
1da177e4
LT
171#define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
172#define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
173 u32 hcs_params; /* HCSPARAMS - offset 0x4 */
174#define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
175#define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
176#define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
177#define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
178#define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
179#define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
180#define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
181
182 u32 hcc_params; /* HCCPARAMS - offset 0x8 */
183#define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
184#define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
185#define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
186#define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
187#define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
188#define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
189 u8 portroute [8]; /* nibbles for routing - offset 0xC */
190} __attribute__ ((packed));
191
192
193/* Section 2.3 Host Controller Operational Registers */
194struct ehci_regs {
195
196 /* USBCMD: offset 0x00 */
197 u32 command;
198/* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
199#define CMD_PARK (1<<11) /* enable "park" on async qh */
200#define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
201#define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
202#define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
203#define CMD_ASE (1<<5) /* async schedule enable */
204#define CMD_PSE (1<<4) /* periodic schedule enable */
205/* 3:2 is periodic frame list size */
206#define CMD_RESET (1<<1) /* reset HC not bus */
207#define CMD_RUN (1<<0) /* start/stop HC */
208
209 /* USBSTS: offset 0x04 */
210 u32 status;
211#define STS_ASS (1<<15) /* Async Schedule Status */
212#define STS_PSS (1<<14) /* Periodic Schedule Status */
213#define STS_RECL (1<<13) /* Reclamation */
214#define STS_HALT (1<<12) /* Not running (any reason) */
215/* some bits reserved */
216 /* these STS_* flags are also intr_enable bits (USBINTR) */
217#define STS_IAA (1<<5) /* Interrupted on async advance */
218#define STS_FATAL (1<<4) /* such as some PCI access errors */
219#define STS_FLR (1<<3) /* frame list rolled over */
220#define STS_PCD (1<<2) /* port change detect */
221#define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
222#define STS_INT (1<<0) /* "normal" completion (short, ...) */
223
224 /* USBINTR: offset 0x08 */
225 u32 intr_enable;
226
227 /* FRINDEX: offset 0x0C */
228 u32 frame_index; /* current microframe number */
229 /* CTRLDSSEGMENT: offset 0x10 */
230 u32 segment; /* address bits 63:32 if needed */
231 /* PERIODICLISTBASE: offset 0x14 */
232 u32 frame_list; /* points to periodic list */
233 /* ASYNCLISTADDR: offset 0x18 */
234 u32 async_next; /* address of next async queue head */
235
236 u32 reserved [9];
237
238 /* CONFIGFLAG: offset 0x40 */
239 u32 configured_flag;
240#define FLAG_CF (1<<0) /* true: we'll support "high speed" */
241
242 /* PORTSC: offset 0x44 */
243 u32 port_status [0]; /* up to N_PORTS */
244/* 31:23 reserved */
245#define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
246#define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
247#define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
248/* 19:16 for port testing */
249#define PORT_LED_OFF (0<<14)
250#define PORT_LED_AMBER (1<<14)
251#define PORT_LED_GREEN (2<<14)
252#define PORT_LED_MASK (3<<14)
253#define PORT_OWNER (1<<13) /* true: companion hc owns this port */
254#define PORT_POWER (1<<12) /* true: has power (see PPC) */
255#define PORT_USB11(x) (((x)&(3<<10))==(1<<10)) /* USB 1.1 device */
256/* 11:10 for detecting lowspeed devices (reset vs release ownership) */
257/* 9 reserved */
258#define PORT_RESET (1<<8) /* reset port */
259#define PORT_SUSPEND (1<<7) /* suspend port */
260#define PORT_RESUME (1<<6) /* resume it */
261#define PORT_OCC (1<<5) /* over current change */
262#define PORT_OC (1<<4) /* over current active */
263#define PORT_PEC (1<<3) /* port enable change */
264#define PORT_PE (1<<2) /* port enable */
265#define PORT_CSC (1<<1) /* connect status change */
266#define PORT_CONNECT (1<<0) /* device connected */
10f6524a 267#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
1da177e4
LT
268} __attribute__ ((packed));
269
270/* Appendix C, Debug port ... intended for use with special "debug devices"
271 * that can help if there's no serial console. (nonstandard enumeration.)
272 */
273struct ehci_dbg_port {
274 u32 control;
275#define DBGP_OWNER (1<<30)
276#define DBGP_ENABLED (1<<28)
277#define DBGP_DONE (1<<16)
278#define DBGP_INUSE (1<<10)
56c1e26d 279#define DBGP_ERRCODE(x) (((x)>>7)&0x07)
1da177e4
LT
280# define DBGP_ERR_BAD 1
281# define DBGP_ERR_SIGNAL 2
282#define DBGP_ERROR (1<<6)
283#define DBGP_GO (1<<5)
284#define DBGP_OUT (1<<4)
285#define DBGP_LEN(x) (((x)>>0)&0x0f)
286 u32 pids;
287#define DBGP_PID_GET(x) (((x)>>16)&0xff)
56c1e26d 288#define DBGP_PID_SET(data,tok) (((data)<<8)|(tok))
1da177e4
LT
289 u32 data03;
290 u32 data47;
291 u32 address;
56c1e26d 292#define DBGP_EPADDR(dev,ep) (((dev)<<8)|(ep))
1da177e4
LT
293} __attribute__ ((packed));
294
295/*-------------------------------------------------------------------------*/
296
297#define QTD_NEXT(dma) cpu_to_le32((u32)dma)
298
299/*
300 * EHCI Specification 0.95 Section 3.5
301 * QTD: describe data transfer components (buffer, direction, ...)
302 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
303 *
304 * These are associated only with "QH" (Queue Head) structures,
305 * used with control, bulk, and interrupt transfers.
306 */
307struct ehci_qtd {
308 /* first part defined by EHCI spec */
309 __le32 hw_next; /* see EHCI 3.5.1 */
310 __le32 hw_alt_next; /* see EHCI 3.5.2 */
311 __le32 hw_token; /* see EHCI 3.5.3 */
312#define QTD_TOGGLE (1 << 31) /* data toggle */
313#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
314#define QTD_IOC (1 << 15) /* interrupt on complete */
315#define QTD_CERR(tok) (((tok)>>10) & 0x3)
316#define QTD_PID(tok) (((tok)>>8) & 0x3)
317#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
318#define QTD_STS_HALT (1 << 6) /* halted on error */
319#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
320#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
321#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
322#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
323#define QTD_STS_STS (1 << 1) /* split transaction state */
324#define QTD_STS_PING (1 << 0) /* issue PING? */
325 __le32 hw_buf [5]; /* see EHCI 3.5.4 */
326 __le32 hw_buf_hi [5]; /* Appendix B */
327
328 /* the rest is HCD-private */
329 dma_addr_t qtd_dma; /* qtd address */
330 struct list_head qtd_list; /* sw qtd list */
331 struct urb *urb; /* qtd's urb */
332 size_t length; /* length of buffer */
333} __attribute__ ((aligned (32)));
334
335/* mask NakCnt+T in qh->hw_alt_next */
336#define QTD_MASK __constant_cpu_to_le32 (~0x1f)
337
338#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
339
340/*-------------------------------------------------------------------------*/
341
342/* type tag from {qh,itd,sitd,fstn}->hw_next */
343#define Q_NEXT_TYPE(dma) ((dma) & __constant_cpu_to_le32 (3 << 1))
344
345/* values for that type tag */
346#define Q_TYPE_ITD __constant_cpu_to_le32 (0 << 1)
347#define Q_TYPE_QH __constant_cpu_to_le32 (1 << 1)
348#define Q_TYPE_SITD __constant_cpu_to_le32 (2 << 1)
349#define Q_TYPE_FSTN __constant_cpu_to_le32 (3 << 1)
350
351/* next async queue entry, or pointer to interrupt/periodic QH */
352#define QH_NEXT(dma) (cpu_to_le32(((u32)dma)&~0x01f)|Q_TYPE_QH)
353
354/* for periodic/async schedules and qtd lists, mark end of list */
355#define EHCI_LIST_END __constant_cpu_to_le32(1) /* "null pointer" to hw */
356
357/*
358 * Entries in periodic shadow table are pointers to one of four kinds
359 * of data structure. That's dictated by the hardware; a type tag is
360 * encoded in the low bits of the hardware's periodic schedule. Use
361 * Q_NEXT_TYPE to get the tag.
362 *
363 * For entries in the async schedule, the type tag always says "qh".
364 */
365union ehci_shadow {
366 struct ehci_qh *qh; /* Q_TYPE_QH */
367 struct ehci_itd *itd; /* Q_TYPE_ITD */
368 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
369 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
9a5d3e98 370 __le32 *hw_next; /* (all types) */
1da177e4
LT
371 void *ptr;
372};
373
374/*-------------------------------------------------------------------------*/
375
376/*
377 * EHCI Specification 0.95 Section 3.6
378 * QH: describes control/bulk/interrupt endpoints
379 * See Fig 3-7 "Queue Head Structure Layout".
380 *
381 * These appear in both the async and (for interrupt) periodic schedules.
382 */
383
384struct ehci_qh {
385 /* first part defined by EHCI spec */
386 __le32 hw_next; /* see EHCI 3.6.1 */
387 __le32 hw_info1; /* see EHCI 3.6.2 */
388#define QH_HEAD 0x00008000
389 __le32 hw_info2; /* see EHCI 3.6.2 */
7dedacf4
DB
390#define QH_SMASK 0x000000ff
391#define QH_CMASK 0x0000ff00
392#define QH_HUBADDR 0x007f0000
393#define QH_HUBPORT 0x3f800000
394#define QH_MULT 0xc0000000
1da177e4
LT
395 __le32 hw_current; /* qtd list - see EHCI 3.6.4 */
396
397 /* qtd overlay (hardware parts of a struct ehci_qtd) */
398 __le32 hw_qtd_next;
399 __le32 hw_alt_next;
400 __le32 hw_token;
401 __le32 hw_buf [5];
402 __le32 hw_buf_hi [5];
403
404 /* the rest is HCD-private */
405 dma_addr_t qh_dma; /* address of qh */
406 union ehci_shadow qh_next; /* ptr to qh; or periodic */
407 struct list_head qtd_list; /* sw qtd list */
408 struct ehci_qtd *dummy;
409 struct ehci_qh *reclaim; /* next to reclaim */
410
411 struct ehci_hcd *ehci;
412 struct kref kref;
413 unsigned stamp;
414
415 u8 qh_state;
416#define QH_STATE_LINKED 1 /* HC sees this */
417#define QH_STATE_UNLINK 2 /* HC may still see this */
418#define QH_STATE_IDLE 3 /* HC doesn't see this */
419#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
420#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
421
422 /* periodic schedule info */
423 u8 usecs; /* intr bandwidth */
424 u8 gap_uf; /* uframes split/csplit gap */
425 u8 c_usecs; /* ... split completion bw */
d0384200 426 u16 tt_usecs; /* tt downstream bandwidth */
1da177e4
LT
427 unsigned short period; /* polling interval */
428 unsigned short start; /* where polling starts */
429#define NO_FRAME ((unsigned short)~0) /* pick new start */
430 struct usb_device *dev; /* access to TT */
431} __attribute__ ((aligned (32)));
432
433/*-------------------------------------------------------------------------*/
434
435/* description of one iso transaction (up to 3 KB data if highspeed) */
436struct ehci_iso_packet {
437 /* These will be copied to iTD when scheduling */
438 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
439 __le32 transaction; /* itd->hw_transaction[i] |= */
440 u8 cross; /* buf crosses pages */
441 /* for full speed OUT splits */
442 u32 buf1;
443};
444
445/* temporary schedule data for packets from iso urbs (both speeds)
446 * each packet is one logical usb transaction to the device (not TT),
447 * beginning at stream->next_uframe
448 */
449struct ehci_iso_sched {
450 struct list_head td_list;
451 unsigned span;
452 struct ehci_iso_packet packet [0];
453};
454
455/*
456 * ehci_iso_stream - groups all (s)itds for this endpoint.
457 * acts like a qh would, if EHCI had them for ISO.
458 */
459struct ehci_iso_stream {
460 /* first two fields match QH, but info1 == 0 */
461 __le32 hw_next;
462 __le32 hw_info1;
463
464 u32 refcount;
465 u8 bEndpointAddress;
466 u8 highspeed;
467 u16 depth; /* depth in uframes */
468 struct list_head td_list; /* queued itds/sitds */
469 struct list_head free_list; /* list of unused itds/sitds */
470 struct usb_device *udev;
471 struct usb_host_endpoint *ep;
472
473 /* output of (re)scheduling */
474 unsigned long start; /* jiffies */
475 unsigned long rescheduled;
476 int next_uframe;
477 __le32 splits;
478
479 /* the rest is derived from the endpoint descriptor,
480 * trusting urb->interval == f(epdesc->bInterval) and
481 * including the extra info for hw_bufp[0..2]
482 */
483 u8 interval;
484 u8 usecs, c_usecs;
d0384200 485 u16 tt_usecs;
1da177e4
LT
486 u16 maxp;
487 u16 raw_mask;
488 unsigned bandwidth;
489
490 /* This is used to initialize iTD's hw_bufp fields */
491 __le32 buf0;
492 __le32 buf1;
493 __le32 buf2;
494
495 /* this is used to initialize sITD's tt info */
496 __le32 address;
497};
498
499/*-------------------------------------------------------------------------*/
500
501/*
502 * EHCI Specification 0.95 Section 3.3
503 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
504 *
505 * Schedule records for high speed iso xfers
506 */
507struct ehci_itd {
508 /* first part defined by EHCI spec */
509 __le32 hw_next; /* see EHCI 3.3.1 */
510 __le32 hw_transaction [8]; /* see EHCI 3.3.2 */
511#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
512#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
513#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
514#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
515#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
516#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
517
518#define ITD_ACTIVE __constant_cpu_to_le32(EHCI_ISOC_ACTIVE)
519
520 __le32 hw_bufp [7]; /* see EHCI 3.3.3 */
521 __le32 hw_bufp_hi [7]; /* Appendix B */
522
523 /* the rest is HCD-private */
524 dma_addr_t itd_dma; /* for this itd */
525 union ehci_shadow itd_next; /* ptr to periodic q entry */
526
527 struct urb *urb;
528 struct ehci_iso_stream *stream; /* endpoint's queue */
529 struct list_head itd_list; /* list of stream's itds */
530
531 /* any/all hw_transactions here may be used by that urb */
532 unsigned frame; /* where scheduled */
533 unsigned pg;
534 unsigned index[8]; /* in urb->iso_frame_desc */
535 u8 usecs[8];
536} __attribute__ ((aligned (32)));
537
538/*-------------------------------------------------------------------------*/
539
540/*
541 * EHCI Specification 0.95 Section 3.4
542 * siTD, aka split-transaction isochronous Transfer Descriptor
543 * ... describe full speed iso xfers through TT in hubs
544 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
545 */
546struct ehci_sitd {
547 /* first part defined by EHCI spec */
548 __le32 hw_next;
549/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
550 __le32 hw_fullspeed_ep; /* EHCI table 3-9 */
551 __le32 hw_uframe; /* EHCI table 3-10 */
552 __le32 hw_results; /* EHCI table 3-11 */
553#define SITD_IOC (1 << 31) /* interrupt on completion */
554#define SITD_PAGE (1 << 30) /* buffer 0/1 */
555#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
556#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
557#define SITD_STS_ERR (1 << 6) /* error from TT */
558#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
559#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
560#define SITD_STS_XACT (1 << 3) /* illegal IN response */
561#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
562#define SITD_STS_STS (1 << 1) /* split transaction state */
563
564#define SITD_ACTIVE __constant_cpu_to_le32(SITD_STS_ACTIVE)
565
566 __le32 hw_buf [2]; /* EHCI table 3-12 */
567 __le32 hw_backpointer; /* EHCI table 3-13 */
568 __le32 hw_buf_hi [2]; /* Appendix B */
569
570 /* the rest is HCD-private */
571 dma_addr_t sitd_dma;
572 union ehci_shadow sitd_next; /* ptr to periodic q entry */
573
574 struct urb *urb;
575 struct ehci_iso_stream *stream; /* endpoint's queue */
576 struct list_head sitd_list; /* list of stream's sitds */
577 unsigned frame;
578 unsigned index;
579} __attribute__ ((aligned (32)));
580
581/*-------------------------------------------------------------------------*/
582
583/*
584 * EHCI Specification 0.96 Section 3.7
585 * Periodic Frame Span Traversal Node (FSTN)
586 *
587 * Manages split interrupt transactions (using TT) that span frame boundaries
588 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
589 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
590 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
591 */
592struct ehci_fstn {
593 __le32 hw_next; /* any periodic q entry */
594 __le32 hw_prev; /* qh or EHCI_LIST_END */
595
596 /* the rest is HCD-private */
597 dma_addr_t fstn_dma;
598 union ehci_shadow fstn_next; /* ptr to periodic q entry */
599} __attribute__ ((aligned (32)));
600
601/*-------------------------------------------------------------------------*/
602
603#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
604
605/*
606 * Some EHCI controllers have a Transaction Translator built into the
607 * root hub. This is a non-standard feature. Each controller will need
608 * to add code to the following inline functions, and call them as
609 * needed (mostly in root hub code).
610 */
611
612#define ehci_is_TDI(e) ((e)->is_tdi_rh_tt)
613
614/* Returns the speed of a device attached to a port on the root hub. */
615static inline unsigned int
616ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
617{
618 if (ehci_is_TDI(ehci)) {
619 switch ((portsc>>26)&3) {
620 case 0:
621 return 0;
622 case 1:
623 return (1<<USB_PORT_FEAT_LOWSPEED);
624 case 2:
625 default:
626 return (1<<USB_PORT_FEAT_HIGHSPEED);
627 }
628 }
629 return (1<<USB_PORT_FEAT_HIGHSPEED);
630}
631
632#else
633
634#define ehci_is_TDI(e) (0)
635
636#define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
637#endif
638
639/*-------------------------------------------------------------------------*/
640
641#ifndef DEBUG
642#define STUB_DEBUG_FILES
643#endif /* DEBUG */
644
645/*-------------------------------------------------------------------------*/
646
647#endif /* __LINUX_EHCI_HCD_H */
This page took 0.131278 seconds and 5 git commands to generate.