usb: isp1760: Use setup_timer
[deliverable/linux.git] / drivers / usb / host / isp1760-hcd.c
CommitLineData
db11e47d
SS
1/*
2 * Driver for the NXP ISP1760 chip
3 *
4 * However, the code might contain some bugs. What doesn't work for sure is:
5 * - ISO
6 * - OTG
7 e The interrupt line is configured as active low, level.
8 *
9 * (c) 2007 Sebastian Siewior <bigeasy@linutronix.de>
10 *
71a9f9d2
AB
11 * (c) 2011 Arvid Brodin <arvid.brodin@enea.com>
12 *
db11e47d
SS
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/slab.h>
17#include <linux/list.h>
18#include <linux/usb.h>
27729aad 19#include <linux/usb/hcd.h>
db11e47d
SS
20#include <linux/debugfs.h>
21#include <linux/uaccess.h>
22#include <linux/io.h>
db8516f6 23#include <linux/mm.h>
6d50c60e 24#include <linux/timer.h>
db11e47d 25#include <asm/unaligned.h>
db8516f6 26#include <asm/cacheflush.h>
3a7655fc 27#include <linux/gpio.h>
db11e47d 28
db11e47d
SS
29#include "isp1760-hcd.h"
30
31static struct kmem_cache *qtd_cachep;
32static struct kmem_cache *qh_cachep;
71a9f9d2 33static struct kmem_cache *urb_listitem_cachep;
db11e47d 34
e08f6a27
AB
35enum queue_head_types {
36 QH_CONTROL,
37 QH_BULK,
38 QH_INTERRUPT,
39 QH_END
40};
41
db11e47d
SS
42struct isp1760_hcd {
43 u32 hcs_params;
44 spinlock_t lock;
71a9f9d2 45 struct slotinfo atl_slots[32];
d05b6ec0 46 int atl_done_map;
71a9f9d2 47 struct slotinfo int_slots[32];
d05b6ec0 48 int int_done_map;
db11e47d 49 struct memory_chunk memory_pool[BLOCKS];
e08f6a27 50 struct list_head qh_list[QH_END];
db11e47d
SS
51
52 /* periodic schedule support */
53#define DEFAULT_I_TDPS 1024
54 unsigned periodic_size;
55 unsigned i_thresh;
56 unsigned long reset_done;
57 unsigned long next_statechange;
3faefc88 58 unsigned int devflags;
3a7655fc
JF
59
60 int rst_gpio;
db11e47d
SS
61};
62
63static inline struct isp1760_hcd *hcd_to_priv(struct usb_hcd *hcd)
64{
65 return (struct isp1760_hcd *) (hcd->hcd_priv);
66}
db11e47d
SS
67
68/* Section 2.2 Host Controller Capability Registers */
69#define HC_LENGTH(p) (((p)>>00)&0x00ff) /* bits 7:0 */
70#define HC_VERSION(p) (((p)>>16)&0xffff) /* bits 31:16 */
71#define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
72#define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
73#define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
74#define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
75#define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
76
77/* Section 2.3 Host Controller Operational Registers */
78#define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
79#define CMD_RESET (1<<1) /* reset HC not bus */
80#define CMD_RUN (1<<0) /* start/stop HC */
81#define STS_PCD (1<<2) /* port change detect */
82#define FLAG_CF (1<<0) /* true: we'll support "high speed" */
83
84#define PORT_OWNER (1<<13) /* true: companion hc owns this port */
85#define PORT_POWER (1<<12) /* true: has power (see PPC) */
86#define PORT_USB11(x) (((x) & (3 << 10)) == (1 << 10)) /* USB 1.1 device */
87#define PORT_RESET (1<<8) /* reset port */
88#define PORT_SUSPEND (1<<7) /* suspend port */
89#define PORT_RESUME (1<<6) /* resume it */
90#define PORT_PE (1<<2) /* port enable */
91#define PORT_CSC (1<<1) /* connect status change */
92#define PORT_CONNECT (1<<0) /* device connected */
93#define PORT_RWC_BITS (PORT_CSC)
94
95struct isp1760_qtd {
db11e47d 96 u8 packet_type;
db11e47d 97 void *data_buffer;
a041d8e4
AB
98 u32 payload_addr;
99
db11e47d
SS
100 /* the rest is HCD-private */
101 struct list_head qtd_list;
102 struct urb *urb;
103 size_t length;
71a9f9d2
AB
104 size_t actual_length;
105
106 /* QTD_ENQUEUED: waiting for transfer (inactive) */
107 /* QTD_PAYLOAD_ALLOC: chip mem has been allocated for payload */
108 /* QTD_XFER_STARTED: valid ptd has been written to isp176x - only
109 interrupt handler may touch this qtd! */
110 /* QTD_XFER_COMPLETE: payload has been transferred successfully */
111 /* QTD_RETIRE: transfer error/abort qtd */
112#define QTD_ENQUEUED 0
113#define QTD_PAYLOAD_ALLOC 1
114#define QTD_XFER_STARTED 2
115#define QTD_XFER_COMPLETE 3
116#define QTD_RETIRE 4
db11e47d 117 u32 status;
db11e47d
SS
118};
119
71a9f9d2 120/* Queue head, one for each active endpoint */
db11e47d 121struct isp1760_qh {
71a9f9d2 122 struct list_head qh_list;
db11e47d 123 struct list_head qtd_list;
db11e47d
SS
124 u32 toggle;
125 u32 ping;
71a9f9d2 126 int slot;
74ad6029 127 int tt_buffer_dirty; /* See USB2.0 spec section 11.17.5 */
71a9f9d2
AB
128};
129
130struct urb_listitem {
131 struct list_head urb_list;
132 struct urb *urb;
db11e47d
SS
133};
134
bedc0c31
AB
135/*
136 * Access functions for isp176x registers (addresses 0..0x03FF).
137 */
138static u32 reg_read32(void __iomem *base, u32 reg)
db11e47d 139{
bedc0c31 140 return readl(base + reg);
db11e47d
SS
141}
142
bedc0c31 143static void reg_write32(void __iomem *base, u32 reg, u32 val)
db11e47d 144{
bedc0c31 145 writel(val, base + reg);
db11e47d
SS
146}
147
148/*
bedc0c31
AB
149 * Access functions for isp176x memory (offset >= 0x0400).
150 *
151 * bank_reads8() reads memory locations prefetched by an earlier write to
152 * HC_MEMORY_REG (see isp176x datasheet). Unless you want to do fancy multi-
153 * bank optimizations, you should use the more generic mem_reads8() below.
154 *
155 * For access to ptd memory, use the specialized ptd_read() and ptd_write()
156 * below.
157 *
158 * These functions copy via MMIO data to/from the device. memcpy_{to|from}io()
db11e47d
SS
159 * doesn't quite work because some people have to enforce 32-bit access
160 */
bedc0c31
AB
161static void bank_reads8(void __iomem *src_base, u32 src_offset, u32 bank_addr,
162 __u32 *dst, u32 bytes)
db11e47d 163{
bedc0c31 164 __u32 __iomem *src;
db11e47d 165 u32 val;
bedc0c31
AB
166 __u8 *src_byteptr;
167 __u8 *dst_byteptr;
db11e47d 168
bedc0c31 169 src = src_base + (bank_addr | src_offset);
db11e47d 170
bedc0c31
AB
171 if (src_offset < PAYLOAD_OFFSET) {
172 while (bytes >= 4) {
173 *dst = le32_to_cpu(__raw_readl(src));
174 bytes -= 4;
175 src++;
176 dst++;
177 }
178 } else {
179 while (bytes >= 4) {
180 *dst = __raw_readl(src);
181 bytes -= 4;
182 src++;
183 dst++;
184 }
db11e47d
SS
185 }
186
bedc0c31 187 if (!bytes)
db11e47d
SS
188 return;
189
190 /* in case we have 3, 2 or 1 by left. The dst buffer may not be fully
191 * allocated.
192 */
bedc0c31
AB
193 if (src_offset < PAYLOAD_OFFSET)
194 val = le32_to_cpu(__raw_readl(src));
195 else
196 val = __raw_readl(src);
197
198 dst_byteptr = (void *) dst;
199 src_byteptr = (void *) &val;
200 while (bytes > 0) {
201 *dst_byteptr = *src_byteptr;
202 dst_byteptr++;
203 src_byteptr++;
204 bytes--;
db11e47d
SS
205 }
206}
207
bedc0c31
AB
208static void mem_reads8(void __iomem *src_base, u32 src_offset, void *dst,
209 u32 bytes)
db11e47d 210{
bedc0c31
AB
211 reg_write32(src_base, HC_MEMORY_REG, src_offset + ISP_BANK(0));
212 ndelay(90);
213 bank_reads8(src_base, src_offset, ISP_BANK(0), dst, bytes);
214}
215
216static void mem_writes8(void __iomem *dst_base, u32 dst_offset,
217 __u32 const *src, u32 bytes)
218{
219 __u32 __iomem *dst;
220
221 dst = dst_base + dst_offset;
222
223 if (dst_offset < PAYLOAD_OFFSET) {
224 while (bytes >= 4) {
225 __raw_writel(cpu_to_le32(*src), dst);
226 bytes -= 4;
227 src++;
228 dst++;
229 }
230 } else {
231 while (bytes >= 4) {
232 __raw_writel(*src, dst);
233 bytes -= 4;
234 src++;
235 dst++;
236 }
db11e47d
SS
237 }
238
bedc0c31 239 if (!bytes)
db11e47d 240 return;
bedc0c31
AB
241 /* in case we have 3, 2 or 1 bytes left. The buffer is allocated and the
242 * extra bytes should not be read by the HW.
db11e47d
SS
243 */
244
bedc0c31
AB
245 if (dst_offset < PAYLOAD_OFFSET)
246 __raw_writel(cpu_to_le32(*src), dst);
247 else
248 __raw_writel(*src, dst);
db11e47d
SS
249}
250
bedc0c31
AB
251/*
252 * Read and write ptds. 'ptd_offset' should be one of ISO_PTD_OFFSET,
253 * INT_PTD_OFFSET, and ATL_PTD_OFFSET. 'slot' should be less than 32.
254 */
255static void ptd_read(void __iomem *base, u32 ptd_offset, u32 slot,
256 struct ptd *ptd)
257{
258 reg_write32(base, HC_MEMORY_REG,
259 ISP_BANK(0) + ptd_offset + slot*sizeof(*ptd));
260 ndelay(90);
261 bank_reads8(base, ptd_offset + slot*sizeof(*ptd), ISP_BANK(0),
262 (void *) ptd, sizeof(*ptd));
263}
264
265static void ptd_write(void __iomem *base, u32 ptd_offset, u32 slot,
266 struct ptd *ptd)
267{
268 mem_writes8(base, ptd_offset + slot*sizeof(*ptd) + sizeof(ptd->dw0),
269 &ptd->dw1, 7*sizeof(ptd->dw1));
270 /* Make sure dw0 gets written last (after other dw's and after payload)
271 since it contains the enable bit */
272 wmb();
273 mem_writes8(base, ptd_offset + slot*sizeof(*ptd), &ptd->dw0,
274 sizeof(ptd->dw0));
275}
276
277
db11e47d
SS
278/* memory management of the 60kb on the chip from 0x1000 to 0xffff */
279static void init_memory(struct isp1760_hcd *priv)
280{
a041d8e4
AB
281 int i, curr;
282 u32 payload_addr;
db11e47d 283
a041d8e4 284 payload_addr = PAYLOAD_OFFSET;
db11e47d 285 for (i = 0; i < BLOCK_1_NUM; i++) {
a041d8e4 286 priv->memory_pool[i].start = payload_addr;
db11e47d
SS
287 priv->memory_pool[i].size = BLOCK_1_SIZE;
288 priv->memory_pool[i].free = 1;
a041d8e4 289 payload_addr += priv->memory_pool[i].size;
db11e47d
SS
290 }
291
a041d8e4
AB
292 curr = i;
293 for (i = 0; i < BLOCK_2_NUM; i++) {
294 priv->memory_pool[curr + i].start = payload_addr;
295 priv->memory_pool[curr + i].size = BLOCK_2_SIZE;
296 priv->memory_pool[curr + i].free = 1;
297 payload_addr += priv->memory_pool[curr + i].size;
db11e47d
SS
298 }
299
a041d8e4
AB
300 curr = i;
301 for (i = 0; i < BLOCK_3_NUM; i++) {
302 priv->memory_pool[curr + i].start = payload_addr;
303 priv->memory_pool[curr + i].size = BLOCK_3_SIZE;
304 priv->memory_pool[curr + i].free = 1;
305 payload_addr += priv->memory_pool[curr + i].size;
db11e47d
SS
306 }
307
34537731 308 WARN_ON(payload_addr - priv->memory_pool[0].start > PAYLOAD_AREA_SIZE);
db11e47d
SS
309}
310
6bda21bc 311static void alloc_mem(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
db11e47d 312{
6bda21bc 313 struct isp1760_hcd *priv = hcd_to_priv(hcd);
db11e47d
SS
314 int i;
315
34537731 316 WARN_ON(qtd->payload_addr);
a041d8e4
AB
317
318 if (!qtd->length)
319 return;
db11e47d
SS
320
321 for (i = 0; i < BLOCKS; i++) {
a041d8e4 322 if (priv->memory_pool[i].size >= qtd->length &&
db11e47d 323 priv->memory_pool[i].free) {
db11e47d 324 priv->memory_pool[i].free = 0;
a041d8e4
AB
325 qtd->payload_addr = priv->memory_pool[i].start;
326 return;
db11e47d
SS
327 }
328 }
db11e47d
SS
329}
330
6bda21bc 331static void free_mem(struct usb_hcd *hcd, struct isp1760_qtd *qtd)
db11e47d 332{
6bda21bc 333 struct isp1760_hcd *priv = hcd_to_priv(hcd);
db11e47d
SS
334 int i;
335
a041d8e4 336 if (!qtd->payload_addr)
db11e47d
SS
337 return;
338
339 for (i = 0; i < BLOCKS; i++) {
a041d8e4 340 if (priv->memory_pool[i].start == qtd->payload_addr) {
34537731 341 WARN_ON(priv->memory_pool[i].free);
db11e47d 342 priv->memory_pool[i].free = 1;
a041d8e4
AB
343 qtd->payload_addr = 0;
344 return;
db11e47d
SS
345 }
346 }
347
6bda21bc
AB
348 dev_err(hcd->self.controller, "%s: Invalid pointer: %08x\n",
349 __func__, qtd->payload_addr);
71a9f9d2
AB
350 WARN_ON(1);
351 qtd->payload_addr = 0;
db11e47d
SS
352}
353
bedc0c31 354static int handshake(struct usb_hcd *hcd, u32 reg,
db11e47d
SS
355 u32 mask, u32 done, int usec)
356{
357 u32 result;
358
359 do {
bedc0c31 360 result = reg_read32(hcd->regs, reg);
db11e47d
SS
361 if (result == ~0)
362 return -ENODEV;
363 result &= mask;
364 if (result == done)
365 return 0;
366 udelay(1);
367 usec--;
368 } while (usec > 0);
369 return -ETIMEDOUT;
370}
371
372/* reset a non-running (STS_HALT == 1) controller */
6bda21bc 373static int ehci_reset(struct usb_hcd *hcd)
db11e47d
SS
374{
375 int retval;
6bda21bc
AB
376 struct isp1760_hcd *priv = hcd_to_priv(hcd);
377
bedc0c31 378 u32 command = reg_read32(hcd->regs, HC_USBCMD);
db11e47d
SS
379
380 command |= CMD_RESET;
bedc0c31 381 reg_write32(hcd->regs, HC_USBCMD, command);
db11e47d
SS
382 hcd->state = HC_STATE_HALT;
383 priv->next_statechange = jiffies;
bedc0c31 384 retval = handshake(hcd, HC_USBCMD,
db11e47d
SS
385 CMD_RESET, 0, 250 * 1000);
386 return retval;
387}
388
71a9f9d2 389static struct isp1760_qh *qh_alloc(gfp_t flags)
db11e47d
SS
390{
391 struct isp1760_qh *qh;
392
393 qh = kmem_cache_zalloc(qh_cachep, flags);
394 if (!qh)
71a9f9d2 395 return NULL;
db11e47d 396
71a9f9d2 397 INIT_LIST_HEAD(&qh->qh_list);
db11e47d 398 INIT_LIST_HEAD(&qh->qtd_list);
71a9f9d2
AB
399 qh->slot = -1;
400
db11e47d
SS
401 return qh;
402}
403
71a9f9d2
AB
404static void qh_free(struct isp1760_qh *qh)
405{
406 WARN_ON(!list_empty(&qh->qtd_list));
407 WARN_ON(qh->slot > -1);
408 kmem_cache_free(qh_cachep, qh);
409}
db11e47d
SS
410
411/* one-time init, only for memory state */
412static int priv_init(struct usb_hcd *hcd)
413{
414 struct isp1760_hcd *priv = hcd_to_priv(hcd);
415 u32 hcc_params;
e08f6a27 416 int i;
db11e47d
SS
417
418 spin_lock_init(&priv->lock);
419
e08f6a27
AB
420 for (i = 0; i < QH_END; i++)
421 INIT_LIST_HEAD(&priv->qh_list[i]);
71a9f9d2 422
db11e47d
SS
423 /*
424 * hw default: 1K periodic list heads, one per frame.
425 * periodic_size can shrink by USBCMD update if hcc_params allows.
426 */
427 priv->periodic_size = DEFAULT_I_TDPS;
428
429 /* controllers may cache some of the periodic schedule ... */
bedc0c31 430 hcc_params = reg_read32(hcd->regs, HC_HCCPARAMS);
db11e47d
SS
431 /* full frame cache */
432 if (HCC_ISOC_CACHE(hcc_params))
433 priv->i_thresh = 8;
434 else /* N microframes cached */
435 priv->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
436
437 return 0;
438}
439
440static int isp1760_hc_setup(struct usb_hcd *hcd)
441{
442 struct isp1760_hcd *priv = hcd_to_priv(hcd);
443 int result;
3faefc88
NC
444 u32 scratch, hwmode;
445
3a7655fc
JF
446 /* low-level chip reset */
447 if (gpio_is_valid(priv->rst_gpio)) {
448 unsigned int rst_lvl;
449
450 rst_lvl = (priv->devflags &
451 ISP1760_FLAG_RESET_ACTIVE_HIGH) ? 1 : 0;
452
453 gpio_set_value(priv->rst_gpio, rst_lvl);
454 mdelay(50);
455 gpio_set_value(priv->rst_gpio, !rst_lvl);
456 }
457
3faefc88
NC
458 /* Setup HW Mode Control: This assumes a level active-low interrupt */
459 hwmode = HW_DATA_BUS_32BIT;
460
461 if (priv->devflags & ISP1760_FLAG_BUS_WIDTH_16)
462 hwmode &= ~HW_DATA_BUS_32BIT;
463 if (priv->devflags & ISP1760_FLAG_ANALOG_OC)
464 hwmode |= HW_ANA_DIGI_OC;
465 if (priv->devflags & ISP1760_FLAG_DACK_POL_HIGH)
466 hwmode |= HW_DACK_POL_HIGH;
467 if (priv->devflags & ISP1760_FLAG_DREQ_POL_HIGH)
468 hwmode |= HW_DREQ_POL_HIGH;
9da69c60
MH
469 if (priv->devflags & ISP1760_FLAG_INTR_POL_HIGH)
470 hwmode |= HW_INTR_HIGH_ACT;
471 if (priv->devflags & ISP1760_FLAG_INTR_EDGE_TRIG)
472 hwmode |= HW_INTR_EDGE_TRIG;
3faefc88
NC
473
474 /*
475 * We have to set this first in case we're in 16-bit mode.
476 * Write it twice to ensure correct upper bits if switching
477 * to 16-bit mode.
478 */
bedc0c31
AB
479 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
480 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
db11e47d 481
bedc0c31 482 reg_write32(hcd->regs, HC_SCRATCH_REG, 0xdeadbabe);
3faefc88 483 /* Change bus pattern */
bedc0c31
AB
484 scratch = reg_read32(hcd->regs, HC_CHIP_ID_REG);
485 scratch = reg_read32(hcd->regs, HC_SCRATCH_REG);
db11e47d 486 if (scratch != 0xdeadbabe) {
6bda21bc 487 dev_err(hcd->self.controller, "Scratch test failed.\n");
db11e47d
SS
488 return -ENODEV;
489 }
490
491 /* pre reset */
71a9f9d2
AB
492 reg_write32(hcd->regs, HC_BUFFER_STATUS_REG, 0);
493 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
494 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
495 reg_write32(hcd->regs, HC_ISO_PTD_SKIPMAP_REG, NO_TRANSFER_ACTIVE);
db11e47d
SS
496
497 /* reset */
bedc0c31 498 reg_write32(hcd->regs, HC_RESET_REG, SW_RESET_RESET_ALL);
db11e47d
SS
499 mdelay(100);
500
bedc0c31 501 reg_write32(hcd->regs, HC_RESET_REG, SW_RESET_RESET_HC);
db11e47d
SS
502 mdelay(100);
503
6bda21bc 504 result = ehci_reset(hcd);
db11e47d
SS
505 if (result)
506 return result;
507
508 /* Step 11 passed */
509
6bda21bc 510 dev_info(hcd->self.controller, "bus width: %d, oc: %s\n",
3faefc88
NC
511 (priv->devflags & ISP1760_FLAG_BUS_WIDTH_16) ?
512 16 : 32, (priv->devflags & ISP1760_FLAG_ANALOG_OC) ?
513 "analog" : "digital");
db11e47d
SS
514
515 /* ATL reset */
bedc0c31 516 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode | ALL_ATX_RESET);
db11e47d 517 mdelay(10);
bedc0c31 518 reg_write32(hcd->regs, HC_HW_MODE_CTRL, hwmode);
db11e47d 519
bedc0c31 520 reg_write32(hcd->regs, HC_INTERRUPT_ENABLE, INTERRUPT_ENABLE_MASK);
3faefc88
NC
521
522 /*
523 * PORT 1 Control register of the ISP1760 is the OTG control
42c65396
TH
524 * register on ISP1761. Since there is no OTG or device controller
525 * support in this driver, we use port 1 as a "normal" USB host port on
526 * both chips.
3faefc88 527 */
bedc0c31 528 reg_write32(hcd->regs, HC_PORT1_CTRL, PORT1_POWER | PORT1_INIT2);
42c65396 529 mdelay(10);
db11e47d 530
bedc0c31 531 priv->hcs_params = reg_read32(hcd->regs, HC_HCSPARAMS);
db11e47d
SS
532
533 return priv_init(hcd);
534}
535
db11e47d
SS
536static u32 base_to_chip(u32 base)
537{
538 return ((base - 0x400) >> 3);
539}
540
7adc14b1
AB
541static int last_qtd_of_urb(struct isp1760_qtd *qtd, struct isp1760_qh *qh)
542{
543 struct urb *urb;
544
545 if (list_is_last(&qtd->qtd_list, &qh->qtd_list))
546 return 1;
547
548 urb = qtd->urb;
549 qtd = list_entry(qtd->qtd_list.next, typeof(*qtd), qtd_list);
550 return (qtd->urb != urb);
551}
552
71a9f9d2
AB
553/* magic numbers that can affect system performance */
554#define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
555#define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
556#define EHCI_TUNE_RL_TT 0
557#define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
558#define EHCI_TUNE_MULT_TT 1
559#define EHCI_TUNE_FLS 2 /* (small) 256 frame schedule */
560
561static void create_ptd_atl(struct isp1760_qh *qh,
a041d8e4 562 struct isp1760_qtd *qtd, struct ptd *ptd)
db11e47d 563{
db11e47d
SS
564 u32 maxpacket;
565 u32 multi;
db11e47d
SS
566 u32 rl = RL_COUNTER;
567 u32 nak = NAK_COUNTER;
568
bedc0c31
AB
569 memset(ptd, 0, sizeof(*ptd));
570
db11e47d 571 /* according to 3.6.2, max packet len can not be > 0x400 */
a041d8e4
AB
572 maxpacket = usb_maxpacket(qtd->urb->dev, qtd->urb->pipe,
573 usb_pipeout(qtd->urb->pipe));
db11e47d
SS
574 multi = 1 + ((maxpacket >> 11) & 0x3);
575 maxpacket &= 0x7ff;
576
577 /* DW0 */
71a9f9d2
AB
578 ptd->dw0 = DW0_VALID_BIT;
579 ptd->dw0 |= TO_DW0_LENGTH(qtd->length);
580 ptd->dw0 |= TO_DW0_MAXPACKET(maxpacket);
581 ptd->dw0 |= TO_DW0_ENDPOINT(usb_pipeendpoint(qtd->urb->pipe));
db11e47d
SS
582
583 /* DW1 */
a041d8e4 584 ptd->dw1 = usb_pipeendpoint(qtd->urb->pipe) >> 1;
71a9f9d2
AB
585 ptd->dw1 |= TO_DW1_DEVICE_ADDR(usb_pipedevice(qtd->urb->pipe));
586 ptd->dw1 |= TO_DW1_PID_TOKEN(qtd->packet_type);
db11e47d 587
a041d8e4 588 if (usb_pipebulk(qtd->urb->pipe))
71a9f9d2 589 ptd->dw1 |= DW1_TRANS_BULK;
a041d8e4 590 else if (usb_pipeint(qtd->urb->pipe))
71a9f9d2 591 ptd->dw1 |= DW1_TRANS_INT;
db11e47d 592
a041d8e4 593 if (qtd->urb->dev->speed != USB_SPEED_HIGH) {
db11e47d
SS
594 /* split transaction */
595
71a9f9d2 596 ptd->dw1 |= DW1_TRANS_SPLIT;
a041d8e4 597 if (qtd->urb->dev->speed == USB_SPEED_LOW)
71a9f9d2 598 ptd->dw1 |= DW1_SE_USB_LOSPEED;
db11e47d 599
71a9f9d2
AB
600 ptd->dw1 |= TO_DW1_PORT_NUM(qtd->urb->dev->ttport);
601 ptd->dw1 |= TO_DW1_HUB_NUM(qtd->urb->dev->tt->hub->devnum);
db11e47d
SS
602
603 /* SE bit for Split INT transfers */
a041d8e4
AB
604 if (usb_pipeint(qtd->urb->pipe) &&
605 (qtd->urb->dev->speed == USB_SPEED_LOW))
bedc0c31 606 ptd->dw1 |= 2 << 16;
db11e47d 607
db11e47d
SS
608 rl = 0;
609 nak = 0;
610 } else {
71a9f9d2 611 ptd->dw0 |= TO_DW0_MULTI(multi);
a041d8e4
AB
612 if (usb_pipecontrol(qtd->urb->pipe) ||
613 usb_pipebulk(qtd->urb->pipe))
71a9f9d2 614 ptd->dw3 |= TO_DW3_PING(qh->ping);
db11e47d
SS
615 }
616 /* DW2 */
bedc0c31 617 ptd->dw2 = 0;
71a9f9d2
AB
618 ptd->dw2 |= TO_DW2_DATA_START_ADDR(base_to_chip(qtd->payload_addr));
619 ptd->dw2 |= TO_DW2_RL(rl);
db11e47d
SS
620
621 /* DW3 */
71a9f9d2
AB
622 ptd->dw3 |= TO_DW3_NAKCOUNT(nak);
623 ptd->dw3 |= TO_DW3_DATA_TOGGLE(qh->toggle);
7adc14b1
AB
624 if (usb_pipecontrol(qtd->urb->pipe)) {
625 if (qtd->data_buffer == qtd->urb->setup_packet)
71a9f9d2 626 ptd->dw3 &= ~TO_DW3_DATA_TOGGLE(1);
7adc14b1 627 else if (last_qtd_of_urb(qtd, qh))
71a9f9d2 628 ptd->dw3 |= TO_DW3_DATA_TOGGLE(1);
7adc14b1 629 }
db11e47d 630
71a9f9d2 631 ptd->dw3 |= DW3_ACTIVE_BIT;
db11e47d 632 /* Cerr */
71a9f9d2 633 ptd->dw3 |= TO_DW3_CERR(ERR_COUNTER);
db11e47d
SS
634}
635
6bda21bc 636static void transform_add_int(struct isp1760_qh *qh,
a041d8e4 637 struct isp1760_qtd *qtd, struct ptd *ptd)
db11e47d 638{
65f1b525 639 u32 usof;
db11e47d
SS
640 u32 period;
641
65f1b525
AB
642 /*
643 * Most of this is guessing. ISP1761 datasheet is quite unclear, and
644 * the algorithm from the original Philips driver code, which was
645 * pretty much used in this driver before as well, is quite horrendous
646 * and, i believe, incorrect. The code below follows the datasheet and
647 * USB2.0 spec as far as I can tell, and plug/unplug seems to be much
648 * more reliable this way (fingers crossed...).
649 */
db11e47d 650
65f1b525
AB
651 if (qtd->urb->dev->speed == USB_SPEED_HIGH) {
652 /* urb->interval is in units of microframes (1/8 ms) */
653 period = qtd->urb->interval >> 3;
654
655 if (qtd->urb->interval > 4)
656 usof = 0x01; /* One bit set =>
657 interval 1 ms * uFrame-match */
658 else if (qtd->urb->interval > 2)
659 usof = 0x22; /* Two bits set => interval 1/2 ms */
660 else if (qtd->urb->interval > 1)
661 usof = 0x55; /* Four bits set => interval 1/4 ms */
db11e47d 662 else
65f1b525 663 usof = 0xff; /* All bits set => interval 1/8 ms */
db11e47d 664 } else {
65f1b525
AB
665 /* urb->interval is in units of frames (1 ms) */
666 period = qtd->urb->interval;
667 usof = 0x0f; /* Execute Start Split on any of the
668 four first uFrames */
669
670 /*
671 * First 8 bits in dw5 is uSCS and "specifies which uSOF the
672 * complete split needs to be sent. Valid only for IN." Also,
673 * "All bits can be set to one for every transfer." (p 82,
674 * ISP1761 data sheet.) 0x1c is from Philips driver. Where did
675 * that number come from? 0xff seems to work fine...
676 */
677 /* ptd->dw5 = 0x1c; */
678 ptd->dw5 = 0xff; /* Execute Complete Split on any uFrame */
db11e47d
SS
679 }
680
65f1b525
AB
681 period = period >> 1;/* Ensure equal or shorter period than requested */
682 period &= 0xf8; /* Mask off too large values and lowest unused 3 bits */
683
bedc0c31
AB
684 ptd->dw2 |= period;
685 ptd->dw4 = usof;
db11e47d
SS
686}
687
71a9f9d2 688static void create_ptd_int(struct isp1760_qh *qh,
a041d8e4 689 struct isp1760_qtd *qtd, struct ptd *ptd)
db11e47d 690{
71a9f9d2 691 create_ptd_atl(qh, qtd, ptd);
6bda21bc 692 transform_add_int(qh, qtd, ptd);
db11e47d
SS
693}
694
6bda21bc 695static void isp1760_urb_done(struct usb_hcd *hcd, struct urb *urb)
db11e47d
SS
696__releases(priv->lock)
697__acquires(priv->lock)
698{
6bda21bc
AB
699 struct isp1760_hcd *priv = hcd_to_priv(hcd);
700
db11e47d 701 if (!urb->unlinked) {
6bda21bc
AB
702 if (urb->status == -EINPROGRESS)
703 urb->status = 0;
db11e47d
SS
704 }
705
db8516f6
CM
706 if (usb_pipein(urb->pipe) && usb_pipetype(urb->pipe) != PIPE_CONTROL) {
707 void *ptr;
708 for (ptr = urb->transfer_buffer;
709 ptr < urb->transfer_buffer + urb->transfer_buffer_length;
710 ptr += PAGE_SIZE)
711 flush_dcache_page(virt_to_page(ptr));
712 }
713
db11e47d 714 /* complete() can reenter this HCD */
6bda21bc 715 usb_hcd_unlink_urb_from_ep(hcd, urb);
db11e47d 716 spin_unlock(&priv->lock);
6bda21bc 717 usb_hcd_giveback_urb(hcd, urb, urb->status);
db11e47d
SS
718 spin_lock(&priv->lock);
719}
720
34537731
AB
721static struct isp1760_qtd *qtd_alloc(gfp_t flags, struct urb *urb,
722 u8 packet_type)
db11e47d 723{
34537731
AB
724 struct isp1760_qtd *qtd;
725
726 qtd = kmem_cache_zalloc(qtd_cachep, flags);
727 if (!qtd)
728 return NULL;
729
730 INIT_LIST_HEAD(&qtd->qtd_list);
731 qtd->urb = urb;
732 qtd->packet_type = packet_type;
71a9f9d2
AB
733 qtd->status = QTD_ENQUEUED;
734 qtd->actual_length = 0;
34537731
AB
735
736 return qtd;
737}
738
739static void qtd_free(struct isp1760_qtd *qtd)
740{
741 WARN_ON(qtd->payload_addr);
db11e47d
SS
742 kmem_cache_free(qtd_cachep, qtd);
743}
744
71a9f9d2
AB
745static void start_bus_transfer(struct usb_hcd *hcd, u32 ptd_offset, int slot,
746 struct slotinfo *slots, struct isp1760_qtd *qtd,
747 struct isp1760_qh *qh, struct ptd *ptd)
db11e47d 748{
71a9f9d2 749 struct isp1760_hcd *priv = hcd_to_priv(hcd);
d05b6ec0
AB
750 int skip_map;
751
71a9f9d2
AB
752 WARN_ON((slot < 0) || (slot > 31));
753 WARN_ON(qtd->length && !qtd->payload_addr);
754 WARN_ON(slots[slot].qtd);
755 WARN_ON(slots[slot].qh);
756 WARN_ON(qtd->status != QTD_PAYLOAD_ALLOC);
757
d05b6ec0
AB
758 /* Make sure done map has not triggered from some unlinked transfer */
759 if (ptd_offset == ATL_PTD_OFFSET) {
760 priv->atl_done_map |= reg_read32(hcd->regs,
761 HC_ATL_PTD_DONEMAP_REG);
6477acc0
AB
762 priv->atl_done_map &= ~(1 << slot);
763 } else {
764 priv->int_done_map |= reg_read32(hcd->regs,
765 HC_INT_PTD_DONEMAP_REG);
766 priv->int_done_map &= ~(1 << slot);
767 }
d05b6ec0 768
6477acc0
AB
769 qh->slot = slot;
770 qtd->status = QTD_XFER_STARTED;
771 slots[slot].timestamp = jiffies;
772 slots[slot].qtd = qtd;
773 slots[slot].qh = qh;
774 ptd_write(hcd->regs, ptd_offset, slot, ptd);
775
776 if (ptd_offset == ATL_PTD_OFFSET) {
d05b6ec0
AB
777 skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
778 skip_map &= ~(1 << qh->slot);
779 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, skip_map);
780 } else {
d05b6ec0
AB
781 skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
782 skip_map &= ~(1 << qh->slot);
783 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, skip_map);
784 }
db11e47d
SS
785}
786
71a9f9d2 787static int is_short_bulk(struct isp1760_qtd *qtd)
db11e47d 788{
71a9f9d2
AB
789 return (usb_pipebulk(qtd->urb->pipe) &&
790 (qtd->actual_length < qtd->length));
db11e47d
SS
791}
792
71a9f9d2
AB
793static void collect_qtds(struct usb_hcd *hcd, struct isp1760_qh *qh,
794 struct list_head *urb_list)
db11e47d 795{
71a9f9d2
AB
796 int last_qtd;
797 struct isp1760_qtd *qtd, *qtd_next;
798 struct urb_listitem *urb_listitem;
db11e47d 799
71a9f9d2
AB
800 list_for_each_entry_safe(qtd, qtd_next, &qh->qtd_list, qtd_list) {
801 if (qtd->status < QTD_XFER_COMPLETE)
802 break;
db11e47d 803
38679b72 804 last_qtd = last_qtd_of_urb(qtd, qh);
71a9f9d2
AB
805
806 if ((!last_qtd) && (qtd->status == QTD_RETIRE))
807 qtd_next->status = QTD_RETIRE;
808
809 if (qtd->status == QTD_XFER_COMPLETE) {
810 if (qtd->actual_length) {
811 switch (qtd->packet_type) {
812 case IN_PID:
813 mem_reads8(hcd->regs, qtd->payload_addr,
814 qtd->data_buffer,
815 qtd->actual_length);
816 /* Fall through (?) */
817 case OUT_PID:
818 qtd->urb->actual_length +=
819 qtd->actual_length;
820 /* Fall through ... */
821 case SETUP_PID:
822 break;
823 }
824 }
db11e47d 825
71a9f9d2
AB
826 if (is_short_bulk(qtd)) {
827 if (qtd->urb->transfer_flags & URB_SHORT_NOT_OK)
828 qtd->urb->status = -EREMOTEIO;
829 if (!last_qtd)
830 qtd_next->status = QTD_RETIRE;
831 }
832 }
db11e47d 833
71a9f9d2
AB
834 if (qtd->payload_addr)
835 free_mem(hcd, qtd);
db11e47d 836
71a9f9d2
AB
837 if (last_qtd) {
838 if ((qtd->status == QTD_RETIRE) &&
839 (qtd->urb->status == -EINPROGRESS))
840 qtd->urb->status = -EPIPE;
841 /* Defer calling of urb_done() since it releases lock */
842 urb_listitem = kmem_cache_zalloc(urb_listitem_cachep,
843 GFP_ATOMIC);
844 if (unlikely(!urb_listitem))
38679b72 845 break; /* Try again on next call */
71a9f9d2
AB
846 urb_listitem->urb = qtd->urb;
847 list_add_tail(&urb_listitem->urb_list, urb_list);
848 }
847ed3e8 849
71a9f9d2
AB
850 list_del(&qtd->qtd_list);
851 qtd_free(qtd);
852 }
853}
3f02a957 854
71a9f9d2
AB
855#define ENQUEUE_DEPTH 2
856static void enqueue_qtds(struct usb_hcd *hcd, struct isp1760_qh *qh)
857{
858 struct isp1760_hcd *priv = hcd_to_priv(hcd);
859 int ptd_offset;
860 struct slotinfo *slots;
861 int curr_slot, free_slot;
862 int n;
863 struct ptd ptd;
864 struct isp1760_qtd *qtd;
db11e47d 865
71a9f9d2
AB
866 if (unlikely(list_empty(&qh->qtd_list))) {
867 WARN_ON(1);
868 return;
869 }
db11e47d 870
74ad6029
AB
871 /* Make sure this endpoint's TT buffer is clean before queueing ptds */
872 if (qh->tt_buffer_dirty)
873 return;
874
71a9f9d2
AB
875 if (usb_pipeint(list_entry(qh->qtd_list.next, struct isp1760_qtd,
876 qtd_list)->urb->pipe)) {
877 ptd_offset = INT_PTD_OFFSET;
878 slots = priv->int_slots;
879 } else {
880 ptd_offset = ATL_PTD_OFFSET;
881 slots = priv->atl_slots;
882 }
db11e47d 883
71a9f9d2
AB
884 free_slot = -1;
885 for (curr_slot = 0; curr_slot < 32; curr_slot++) {
886 if ((free_slot == -1) && (slots[curr_slot].qtd == NULL))
887 free_slot = curr_slot;
888 if (slots[curr_slot].qh == qh)
889 break;
890 }
db11e47d 891
71a9f9d2
AB
892 n = 0;
893 list_for_each_entry(qtd, &qh->qtd_list, qtd_list) {
894 if (qtd->status == QTD_ENQUEUED) {
895 WARN_ON(qtd->payload_addr);
896 alloc_mem(hcd, qtd);
897 if ((qtd->length) && (!qtd->payload_addr))
898 break;
db11e47d 899
71a9f9d2
AB
900 if ((qtd->length) &&
901 ((qtd->packet_type == SETUP_PID) ||
902 (qtd->packet_type == OUT_PID))) {
903 mem_writes8(hcd->regs, qtd->payload_addr,
904 qtd->data_buffer, qtd->length);
905 }
db11e47d 906
71a9f9d2 907 qtd->status = QTD_PAYLOAD_ALLOC;
db11e47d
SS
908 }
909
71a9f9d2
AB
910 if (qtd->status == QTD_PAYLOAD_ALLOC) {
911/*
912 if ((curr_slot > 31) && (free_slot == -1))
913 dev_dbg(hcd->self.controller, "%s: No slot "
914 "available for transfer\n", __func__);
915*/
916 /* Start xfer for this endpoint if not already done */
917 if ((curr_slot > 31) && (free_slot > -1)) {
918 if (usb_pipeint(qtd->urb->pipe))
919 create_ptd_int(qh, qtd, &ptd);
920 else
921 create_ptd_atl(qh, qtd, &ptd);
922
923 start_bus_transfer(hcd, ptd_offset, free_slot,
924 slots, qtd, qh, &ptd);
925 curr_slot = free_slot;
926 }
db11e47d 927
71a9f9d2
AB
928 n++;
929 if (n >= ENQUEUE_DEPTH)
930 break;
931 }
932 }
933}
db11e47d 934
de9c6307 935static void schedule_ptds(struct usb_hcd *hcd)
71a9f9d2
AB
936{
937 struct isp1760_hcd *priv;
938 struct isp1760_qh *qh, *qh_next;
939 struct list_head *ep_queue;
71a9f9d2
AB
940 LIST_HEAD(urb_list);
941 struct urb_listitem *urb_listitem, *urb_listitem_next;
e08f6a27 942 int i;
71a9f9d2
AB
943
944 if (!hcd) {
945 WARN_ON(1);
946 return;
947 }
db11e47d 948
71a9f9d2 949 priv = hcd_to_priv(hcd);
db11e47d 950
71a9f9d2
AB
951 /*
952 * check finished/retired xfers, transfer payloads, call urb_done()
953 */
e08f6a27
AB
954 for (i = 0; i < QH_END; i++) {
955 ep_queue = &priv->qh_list[i];
71a9f9d2 956 list_for_each_entry_safe(qh, qh_next, ep_queue, qh_list) {
71a9f9d2 957 collect_qtds(hcd, qh, &urb_list);
c64391f2 958 if (list_empty(&qh->qtd_list))
71a9f9d2 959 list_del(&qh->qh_list);
db11e47d 960 }
71a9f9d2 961 }
db11e47d 962
71a9f9d2
AB
963 list_for_each_entry_safe(urb_listitem, urb_listitem_next, &urb_list,
964 urb_list) {
965 isp1760_urb_done(hcd, urb_listitem->urb);
966 kmem_cache_free(urb_listitem_cachep, urb_listitem);
967 }
db11e47d 968
71a9f9d2
AB
969 /*
970 * Schedule packets for transfer.
971 *
972 * According to USB2.0 specification:
973 *
974 * 1st prio: interrupt xfers, up to 80 % of bandwidth
975 * 2nd prio: control xfers
976 * 3rd prio: bulk xfers
977 *
978 * ... but let's use a simpler scheme here (mostly because ISP1761 doc
979 * is very unclear on how to prioritize traffic):
980 *
981 * 1) Enqueue any queued control transfers, as long as payload chip mem
982 * and PTD ATL slots are available.
983 * 2) Enqueue any queued INT transfers, as long as payload chip mem
984 * and PTD INT slots are available.
985 * 3) Enqueue any queued bulk transfers, as long as payload chip mem
986 * and PTD ATL slots are available.
987 *
988 * Use double buffering (ENQUEUE_DEPTH==2) as a compromise between
989 * conservation of chip mem and performance.
990 *
991 * I'm sure this scheme could be improved upon!
992 */
e08f6a27
AB
993 for (i = 0; i < QH_END; i++) {
994 ep_queue = &priv->qh_list[i];
71a9f9d2
AB
995 list_for_each_entry_safe(qh, qh_next, ep_queue, qh_list)
996 enqueue_qtds(hcd, qh);
71a9f9d2
AB
997 }
998}
db11e47d 999
71a9f9d2
AB
1000#define PTD_STATE_QTD_DONE 1
1001#define PTD_STATE_QTD_RELOAD 2
1002#define PTD_STATE_URB_RETIRE 3
db11e47d 1003
71a9f9d2
AB
1004static int check_int_transfer(struct usb_hcd *hcd, struct ptd *ptd,
1005 struct urb *urb)
1006{
1007 __dw dw4;
1008 int i;
db11e47d 1009
71a9f9d2
AB
1010 dw4 = ptd->dw4;
1011 dw4 >>= 8;
db11e47d 1012
71a9f9d2
AB
1013 /* FIXME: ISP1761 datasheet does not say what to do with these. Do we
1014 need to handle these errors? Is it done in hardware? */
db11e47d 1015
71a9f9d2 1016 if (ptd->dw3 & DW3_HALT_BIT) {
db11e47d 1017
71a9f9d2 1018 urb->status = -EPROTO; /* Default unknown error */
db11e47d 1019
71a9f9d2
AB
1020 for (i = 0; i < 8; i++) {
1021 switch (dw4 & 0x7) {
1022 case INT_UNDERRUN:
1023 dev_dbg(hcd->self.controller, "%s: underrun "
1024 "during uFrame %d\n",
1025 __func__, i);
1026 urb->status = -ECOMM; /* Could not write data */
1027 break;
1028 case INT_EXACT:
1029 dev_dbg(hcd->self.controller, "%s: transaction "
1030 "error during uFrame %d\n",
1031 __func__, i);
1032 urb->status = -EPROTO; /* timeout, bad CRC, PID
1033 error etc. */
1034 break;
1035 case INT_BABBLE:
1036 dev_dbg(hcd->self.controller, "%s: babble "
1037 "error during uFrame %d\n",
1038 __func__, i);
1039 urb->status = -EOVERFLOW;
1040 break;
1041 }
1042 dw4 >>= 3;
1043 }
db11e47d 1044
71a9f9d2
AB
1045 return PTD_STATE_URB_RETIRE;
1046 }
db11e47d 1047
71a9f9d2
AB
1048 return PTD_STATE_QTD_DONE;
1049}
db11e47d 1050
71a9f9d2
AB
1051static int check_atl_transfer(struct usb_hcd *hcd, struct ptd *ptd,
1052 struct urb *urb)
1053{
1054 WARN_ON(!ptd);
1055 if (ptd->dw3 & DW3_HALT_BIT) {
1056 if (ptd->dw3 & DW3_BABBLE_BIT)
1057 urb->status = -EOVERFLOW;
1058 else if (FROM_DW3_CERR(ptd->dw3))
1059 urb->status = -EPIPE; /* Stall */
1060 else if (ptd->dw3 & DW3_ERROR_BIT)
1061 urb->status = -EPROTO; /* XactErr */
1062 else
1063 urb->status = -EPROTO; /* Unknown */
1064/*
1065 dev_dbg(hcd->self.controller, "%s: ptd error:\n"
1066 " dw0: %08x dw1: %08x dw2: %08x dw3: %08x\n"
1067 " dw4: %08x dw5: %08x dw6: %08x dw7: %08x\n",
1068 __func__,
1069 ptd->dw0, ptd->dw1, ptd->dw2, ptd->dw3,
1070 ptd->dw4, ptd->dw5, ptd->dw6, ptd->dw7);
1071*/
1072 return PTD_STATE_URB_RETIRE;
1073 }
db11e47d 1074
71a9f9d2
AB
1075 if ((ptd->dw3 & DW3_ERROR_BIT) && (ptd->dw3 & DW3_ACTIVE_BIT)) {
1076 /* Transfer Error, *but* active and no HALT -> reload */
1077 dev_dbg(hcd->self.controller, "PID error; reloading ptd\n");
1078 return PTD_STATE_QTD_RELOAD;
1079 }
db11e47d 1080
71a9f9d2
AB
1081 if (!FROM_DW3_NAKCOUNT(ptd->dw3) && (ptd->dw3 & DW3_ACTIVE_BIT)) {
1082 /*
1083 * NAKs are handled in HW by the chip. Usually if the
1084 * device is not able to send data fast enough.
1085 * This happens mostly on slower hardware.
1086 */
1087 return PTD_STATE_QTD_RELOAD;
db11e47d 1088 }
71a9f9d2
AB
1089
1090 return PTD_STATE_QTD_DONE;
db11e47d
SS
1091}
1092
6d50c60e 1093static void handle_done_ptds(struct usb_hcd *hcd)
db11e47d 1094{
bedc0c31 1095 struct isp1760_hcd *priv = hcd_to_priv(hcd);
db11e47d 1096 struct ptd ptd;
db11e47d 1097 struct isp1760_qh *qh;
71a9f9d2
AB
1098 int slot;
1099 int state;
1100 struct slotinfo *slots;
1101 u32 ptd_offset;
1102 struct isp1760_qtd *qtd;
1103 int modified;
6d50c60e 1104 int skip_map;
71a9f9d2 1105
6d50c60e
AB
1106 skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
1107 priv->int_done_map &= ~skip_map;
1108 skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
1109 priv->atl_done_map &= ~skip_map;
71a9f9d2 1110
6d50c60e 1111 modified = priv->int_done_map || priv->atl_done_map;
d05b6ec0
AB
1112
1113 while (priv->int_done_map || priv->atl_done_map) {
1114 if (priv->int_done_map) {
71a9f9d2 1115 /* INT ptd */
d05b6ec0
AB
1116 slot = __ffs(priv->int_done_map);
1117 priv->int_done_map &= ~(1 << slot);
71a9f9d2 1118 slots = priv->int_slots;
d05b6ec0
AB
1119 /* This should not trigger, and could be removed if
1120 noone have any problems with it triggering: */
1121 if (!slots[slot].qh) {
1122 WARN_ON(1);
71a9f9d2 1123 continue;
d05b6ec0 1124 }
71a9f9d2
AB
1125 ptd_offset = INT_PTD_OFFSET;
1126 ptd_read(hcd->regs, INT_PTD_OFFSET, slot, &ptd);
1127 state = check_int_transfer(hcd, &ptd,
1128 slots[slot].qtd->urb);
db11e47d 1129 } else {
71a9f9d2 1130 /* ATL ptd */
d05b6ec0
AB
1131 slot = __ffs(priv->atl_done_map);
1132 priv->atl_done_map &= ~(1 << slot);
71a9f9d2 1133 slots = priv->atl_slots;
d05b6ec0
AB
1134 /* This should not trigger, and could be removed if
1135 noone have any problems with it triggering: */
1136 if (!slots[slot].qh) {
1137 WARN_ON(1);
71a9f9d2 1138 continue;
d05b6ec0 1139 }
71a9f9d2
AB
1140 ptd_offset = ATL_PTD_OFFSET;
1141 ptd_read(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
1142 state = check_atl_transfer(hcd, &ptd,
1143 slots[slot].qtd->urb);
db11e47d
SS
1144 }
1145
71a9f9d2
AB
1146 qtd = slots[slot].qtd;
1147 slots[slot].qtd = NULL;
1148 qh = slots[slot].qh;
1149 slots[slot].qh = NULL;
71a9f9d2
AB
1150 qh->slot = -1;
1151
1152 WARN_ON(qtd->status != QTD_XFER_STARTED);
1153
1154 switch (state) {
1155 case PTD_STATE_QTD_DONE:
1156 if ((usb_pipeint(qtd->urb->pipe)) &&
1157 (qtd->urb->dev->speed != USB_SPEED_HIGH))
1158 qtd->actual_length =
1159 FROM_DW3_SCS_NRBYTESTRANSFERRED(ptd.dw3);
1160 else
1161 qtd->actual_length =
1162 FROM_DW3_NRBYTESTRANSFERRED(ptd.dw3);
db11e47d 1163
71a9f9d2
AB
1164 qtd->status = QTD_XFER_COMPLETE;
1165 if (list_is_last(&qtd->qtd_list, &qh->qtd_list) ||
1166 is_short_bulk(qtd))
1167 qtd = NULL;
1168 else
1169 qtd = list_entry(qtd->qtd_list.next,
1170 typeof(*qtd), qtd_list);
db11e47d 1171
71a9f9d2
AB
1172 qh->toggle = FROM_DW3_DATA_TOGGLE(ptd.dw3);
1173 qh->ping = FROM_DW3_PING(ptd.dw3);
1174 break;
db11e47d 1175
71a9f9d2
AB
1176 case PTD_STATE_QTD_RELOAD: /* QTD_RETRY, for atls only */
1177 qtd->status = QTD_PAYLOAD_ALLOC;
1178 ptd.dw0 |= DW0_VALID_BIT;
1179 /* RL counter = ERR counter */
1180 ptd.dw3 &= ~TO_DW3_NAKCOUNT(0xf);
1181 ptd.dw3 |= TO_DW3_NAKCOUNT(FROM_DW2_RL(ptd.dw2));
1182 ptd.dw3 &= ~TO_DW3_CERR(3);
1183 ptd.dw3 |= TO_DW3_CERR(ERR_COUNTER);
1184 qh->toggle = FROM_DW3_DATA_TOGGLE(ptd.dw3);
1185 qh->ping = FROM_DW3_PING(ptd.dw3);
1186 break;
db11e47d 1187
71a9f9d2
AB
1188 case PTD_STATE_URB_RETIRE:
1189 qtd->status = QTD_RETIRE;
74ad6029
AB
1190 if ((qtd->urb->dev->speed != USB_SPEED_HIGH) &&
1191 (qtd->urb->status != -EPIPE) &&
1192 (qtd->urb->status != -EREMOTEIO)) {
1193 qh->tt_buffer_dirty = 1;
1194 if (usb_hub_clear_tt_buffer(qtd->urb))
1195 /* Clear failed; let's hope things work
1196 anyway */
1197 qh->tt_buffer_dirty = 0;
1198 }
71a9f9d2
AB
1199 qtd = NULL;
1200 qh->toggle = 0;
1201 qh->ping = 0;
1202 break;
db11e47d 1203
71a9f9d2
AB
1204 default:
1205 WARN_ON(1);
1206 continue;
1207 }
db11e47d 1208
71a9f9d2
AB
1209 if (qtd && (qtd->status == QTD_PAYLOAD_ALLOC)) {
1210 if (slots == priv->int_slots) {
1211 if (state == PTD_STATE_QTD_RELOAD)
1212 dev_err(hcd->self.controller,
1213 "%s: PTD_STATE_QTD_RELOAD on "
1214 "interrupt packet\n", __func__);
1215 if (state != PTD_STATE_QTD_RELOAD)
1216 create_ptd_int(qh, qtd, &ptd);
1217 } else {
1218 if (state != PTD_STATE_QTD_RELOAD)
1219 create_ptd_atl(qh, qtd, &ptd);
1220 }
db11e47d 1221
71a9f9d2
AB
1222 start_bus_transfer(hcd, ptd_offset, slot, slots, qtd,
1223 qh, &ptd);
1224 }
1225 }
db11e47d 1226
71a9f9d2
AB
1227 if (modified)
1228 schedule_ptds(hcd);
6d50c60e 1229}
db11e47d 1230
6d50c60e
AB
1231static irqreturn_t isp1760_irq(struct usb_hcd *hcd)
1232{
1233 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1234 u32 imask;
1235 irqreturn_t irqret = IRQ_NONE;
db11e47d 1236
6d50c60e
AB
1237 spin_lock(&priv->lock);
1238
1239 if (!(hcd->state & HC_STATE_RUNNING))
1240 goto leave;
1241
1242 imask = reg_read32(hcd->regs, HC_INTERRUPT_REG);
1243 if (unlikely(!imask))
1244 goto leave;
1245 reg_write32(hcd->regs, HC_INTERRUPT_REG, imask); /* Clear */
1246
1247 priv->int_done_map |= reg_read32(hcd->regs, HC_INT_PTD_DONEMAP_REG);
1248 priv->atl_done_map |= reg_read32(hcd->regs, HC_ATL_PTD_DONEMAP_REG);
1249
1250 handle_done_ptds(hcd);
db11e47d 1251
71a9f9d2
AB
1252 irqret = IRQ_HANDLED;
1253leave:
1254 spin_unlock(&priv->lock);
db11e47d 1255
71a9f9d2 1256 return irqret;
db11e47d
SS
1257}
1258
6d50c60e
AB
1259/*
1260 * Workaround for problem described in chip errata 2:
1261 *
1262 * Sometimes interrupts are not generated when ATL (not INT?) completion occurs.
1263 * One solution suggested in the errata is to use SOF interrupts _instead_of_
1264 * ATL done interrupts (the "instead of" might be important since it seems
1265 * enabling ATL interrupts also causes the chip to sometimes - rarely - "forget"
1266 * to set the PTD's done bit in addition to not generating an interrupt!).
1267 *
1268 * So if we use SOF + ATL interrupts, we sometimes get stale PTDs since their
1269 * done bit is not being set. This is bad - it blocks the endpoint until reboot.
1270 *
1271 * If we use SOF interrupts only, we get latency between ptd completion and the
1272 * actual handling. This is very noticeable in testusb runs which takes several
1273 * minutes longer without ATL interrupts.
1274 *
1275 * A better solution is to run the code below every SLOT_CHECK_PERIOD ms. If it
1276 * finds active ATL slots which are older than SLOT_TIMEOUT ms, it checks the
1277 * slot's ACTIVE and VALID bits. If these are not set, the ptd is considered
1278 * completed and its done map bit is set.
1279 *
1280 * The values of SLOT_TIMEOUT and SLOT_CHECK_PERIOD have been arbitrarily chosen
1281 * not to cause too much lag when this HW bug occurs, while still hopefully
1282 * ensuring that the check does not falsely trigger.
1283 */
6477acc0 1284#define SLOT_TIMEOUT 300
6d50c60e
AB
1285#define SLOT_CHECK_PERIOD 200
1286static struct timer_list errata2_timer;
1287
de9c6307 1288static void errata2_function(unsigned long data)
6d50c60e
AB
1289{
1290 struct usb_hcd *hcd = (struct usb_hcd *) data;
1291 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1292 int slot;
1293 struct ptd ptd;
1294 unsigned long spinflags;
1295
1296 spin_lock_irqsave(&priv->lock, spinflags);
1297
1298 for (slot = 0; slot < 32; slot++)
6477acc0
AB
1299 if (priv->atl_slots[slot].qh && time_after(jiffies,
1300 priv->atl_slots[slot].timestamp +
1301 SLOT_TIMEOUT * HZ / 1000)) {
6d50c60e
AB
1302 ptd_read(hcd->regs, ATL_PTD_OFFSET, slot, &ptd);
1303 if (!FROM_DW0_VALID(ptd.dw0) &&
1304 !FROM_DW3_ACTIVE(ptd.dw3))
1305 priv->atl_done_map |= 1 << slot;
1306 }
1307
6477acc0
AB
1308 if (priv->atl_done_map)
1309 handle_done_ptds(hcd);
6d50c60e
AB
1310
1311 spin_unlock_irqrestore(&priv->lock, spinflags);
1312
1313 errata2_timer.expires = jiffies + SLOT_CHECK_PERIOD * HZ / 1000;
1314 add_timer(&errata2_timer);
1315}
1316
0ba7905e
AB
1317static int isp1760_run(struct usb_hcd *hcd)
1318{
1319 int retval;
1320 u32 temp;
1321 u32 command;
1322 u32 chipid;
1323
1324 hcd->uses_new_polling = 1;
1325
1326 hcd->state = HC_STATE_RUNNING;
1327
1328 /* Set PTD interrupt AND & OR maps */
1329 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_AND_REG, 0);
1330 reg_write32(hcd->regs, HC_ATL_IRQ_MASK_OR_REG, 0xffffffff);
1331 reg_write32(hcd->regs, HC_INT_IRQ_MASK_AND_REG, 0);
1332 reg_write32(hcd->regs, HC_INT_IRQ_MASK_OR_REG, 0xffffffff);
1333 reg_write32(hcd->regs, HC_ISO_IRQ_MASK_AND_REG, 0);
1334 reg_write32(hcd->regs, HC_ISO_IRQ_MASK_OR_REG, 0xffffffff);
1335 /* step 23 passed */
1336
1337 temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
1338 reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp | HW_GLOBAL_INTR_EN);
1339
1340 command = reg_read32(hcd->regs, HC_USBCMD);
1341 command &= ~(CMD_LRESET|CMD_RESET);
1342 command |= CMD_RUN;
1343 reg_write32(hcd->regs, HC_USBCMD, command);
1344
1345 retval = handshake(hcd, HC_USBCMD, CMD_RUN, CMD_RUN, 250 * 1000);
1346 if (retval)
1347 return retval;
1348
1349 /*
1350 * XXX
1351 * Spec says to write FLAG_CF as last config action, priv code grabs
1352 * the semaphore while doing so.
1353 */
1354 down_write(&ehci_cf_port_reset_rwsem);
1355 reg_write32(hcd->regs, HC_CONFIGFLAG, FLAG_CF);
1356
1357 retval = handshake(hcd, HC_CONFIGFLAG, FLAG_CF, FLAG_CF, 250 * 1000);
1358 up_write(&ehci_cf_port_reset_rwsem);
1359 if (retval)
1360 return retval;
1361
b7aa4cc3 1362 setup_timer(&errata2_timer, errata2_function, (unsigned long)hcd);
6d50c60e
AB
1363 errata2_timer.expires = jiffies + SLOT_CHECK_PERIOD * HZ / 1000;
1364 add_timer(&errata2_timer);
1365
0ba7905e
AB
1366 chipid = reg_read32(hcd->regs, HC_CHIP_ID_REG);
1367 dev_info(hcd->self.controller, "USB ISP %04x HW rev. %d started\n",
1368 chipid & 0xffff, chipid >> 16);
1369
1370 /* PTD Register Init Part 2, Step 28 */
1371
1372 /* Setup registers controlling PTD checking */
1373 reg_write32(hcd->regs, HC_ATL_PTD_LASTPTD_REG, 0x80000000);
1374 reg_write32(hcd->regs, HC_INT_PTD_LASTPTD_REG, 0x80000000);
1375 reg_write32(hcd->regs, HC_ISO_PTD_LASTPTD_REG, 0x00000001);
1376 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, 0xffffffff);
1377 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, 0xffffffff);
1378 reg_write32(hcd->regs, HC_ISO_PTD_SKIPMAP_REG, 0xffffffff);
1379 reg_write32(hcd->regs, HC_BUFFER_STATUS_REG,
1380 ATL_BUF_FILL | INT_BUF_FILL);
1381
1382 /* GRR this is run-once init(), being done every time the HC starts.
1383 * So long as they're part of class devices, we can't do it init()
1384 * since the class device isn't created that early.
1385 */
1386 return 0;
1387}
1388
34537731 1389static int qtd_fill(struct isp1760_qtd *qtd, void *databuffer, size_t len)
db11e47d 1390{
34537731 1391 qtd->data_buffer = databuffer;
db11e47d 1392
34537731
AB
1393 if (len > MAX_PAYLOAD_SIZE)
1394 len = MAX_PAYLOAD_SIZE;
1395 qtd->length = len;
db11e47d 1396
34537731 1397 return qtd->length;
db11e47d
SS
1398}
1399
34537731 1400static void qtd_list_free(struct list_head *qtd_list)
db11e47d 1401{
34537731 1402 struct isp1760_qtd *qtd, *qtd_next;
db11e47d 1403
34537731 1404 list_for_each_entry_safe(qtd, qtd_next, qtd_list, qtd_list) {
db11e47d 1405 list_del(&qtd->qtd_list);
34537731 1406 qtd_free(qtd);
db11e47d
SS
1407 }
1408}
1409
db11e47d 1410/*
34537731
AB
1411 * Packetize urb->transfer_buffer into list of packets of size wMaxPacketSize.
1412 * Also calculate the PID type (SETUP/IN/OUT) for each packet.
db11e47d 1413 */
6bda21bc 1414#define max_packet(wMaxPacketSize) ((wMaxPacketSize) & 0x07ff)
34537731 1415static void packetize_urb(struct usb_hcd *hcd,
db11e47d
SS
1416 struct urb *urb, struct list_head *head, gfp_t flags)
1417{
fd436aee 1418 struct isp1760_qtd *qtd;
db11e47d 1419 void *buf;
34537731
AB
1420 int len, maxpacketsize;
1421 u8 packet_type;
db11e47d
SS
1422
1423 /*
1424 * URBs map to sequences of QTDs: one logical transaction
1425 */
db11e47d 1426
34537731
AB
1427 if (!urb->transfer_buffer && urb->transfer_buffer_length) {
1428 /* XXX This looks like usb storage / SCSI bug */
1429 dev_err(hcd->self.controller,
1430 "buf is null, dma is %08lx len is %d\n",
1431 (long unsigned)urb->transfer_dma,
1432 urb->transfer_buffer_length);
1433 WARN_ON(1);
1434 }
db11e47d 1435
34537731
AB
1436 if (usb_pipein(urb->pipe))
1437 packet_type = IN_PID;
1438 else
1439 packet_type = OUT_PID;
db11e47d 1440
db11e47d 1441 if (usb_pipecontrol(urb->pipe)) {
34537731 1442 qtd = qtd_alloc(flags, urb, SETUP_PID);
db11e47d
SS
1443 if (!qtd)
1444 goto cleanup;
34537731 1445 qtd_fill(qtd, urb->setup_packet, sizeof(struct usb_ctrlrequest));
db11e47d
SS
1446 list_add_tail(&qtd->qtd_list, head);
1447
1448 /* for zero length DATA stages, STATUS is always IN */
34537731
AB
1449 if (urb->transfer_buffer_length == 0)
1450 packet_type = IN_PID;
db11e47d
SS
1451 }
1452
34537731
AB
1453 maxpacketsize = max_packet(usb_maxpacket(urb->dev, urb->pipe,
1454 usb_pipeout(urb->pipe)));
db11e47d
SS
1455
1456 /*
1457 * buffer gets wrapped in one or more qtds;
1458 * last one may be "short" (including zero len)
1459 * and may serve as a control status ack
1460 */
34537731
AB
1461 buf = urb->transfer_buffer;
1462 len = urb->transfer_buffer_length;
1463
db11e47d
SS
1464 for (;;) {
1465 int this_qtd_len;
1466
34537731
AB
1467 qtd = qtd_alloc(flags, urb, packet_type);
1468 if (!qtd)
1469 goto cleanup;
1470 this_qtd_len = qtd_fill(qtd, buf, len);
1471 list_add_tail(&qtd->qtd_list, head);
db11e47d 1472
db11e47d
SS
1473 len -= this_qtd_len;
1474 buf += this_qtd_len;
1475
db11e47d
SS
1476 if (len <= 0)
1477 break;
db11e47d
SS
1478 }
1479
1480 /*
1481 * control requests may need a terminating data "status" ack;
1482 * bulk ones may need a terminating short packet (zero length).
1483 */
1484 if (urb->transfer_buffer_length != 0) {
1485 int one_more = 0;
1486
1487 if (usb_pipecontrol(urb->pipe)) {
1488 one_more = 1;
34537731
AB
1489 if (packet_type == IN_PID)
1490 packet_type = OUT_PID;
1491 else
1492 packet_type = IN_PID;
db11e47d
SS
1493 } else if (usb_pipebulk(urb->pipe)
1494 && (urb->transfer_flags & URB_ZERO_PACKET)
34537731
AB
1495 && !(urb->transfer_buffer_length %
1496 maxpacketsize)) {
db11e47d
SS
1497 one_more = 1;
1498 }
1499 if (one_more) {
34537731 1500 qtd = qtd_alloc(flags, urb, packet_type);
db11e47d
SS
1501 if (!qtd)
1502 goto cleanup;
db11e47d
SS
1503
1504 /* never any data in such packets */
34537731
AB
1505 qtd_fill(qtd, NULL, 0);
1506 list_add_tail(&qtd->qtd_list, head);
db11e47d
SS
1507 }
1508 }
1509
34537731 1510 return;
db11e47d
SS
1511
1512cleanup:
34537731
AB
1513 qtd_list_free(head);
1514}
1515
db11e47d
SS
1516static int isp1760_urb_enqueue(struct usb_hcd *hcd, struct urb *urb,
1517 gfp_t mem_flags)
1518{
71a9f9d2
AB
1519 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1520 struct list_head *ep_queue;
1521 struct isp1760_qh *qh, *qhit;
1522 unsigned long spinflags;
1523 LIST_HEAD(new_qtds);
1524 int retval;
1525 int qh_in_queue;
db11e47d
SS
1526
1527 switch (usb_pipetype(urb->pipe)) {
1528 case PIPE_CONTROL:
e08f6a27 1529 ep_queue = &priv->qh_list[QH_CONTROL];
71a9f9d2 1530 break;
db11e47d 1531 case PIPE_BULK:
e08f6a27 1532 ep_queue = &priv->qh_list[QH_BULK];
db11e47d 1533 break;
db11e47d 1534 case PIPE_INTERRUPT:
71a9f9d2
AB
1535 if (urb->interval < 0)
1536 return -EINVAL;
1537 /* FIXME: Check bandwidth */
e08f6a27 1538 ep_queue = &priv->qh_list[QH_INTERRUPT];
db11e47d 1539 break;
db11e47d 1540 case PIPE_ISOCHRONOUS:
71a9f9d2
AB
1541 dev_err(hcd->self.controller, "%s: isochronous USB packets "
1542 "not yet supported\n",
1543 __func__);
1544 return -EPIPE;
db11e47d 1545 default:
71a9f9d2
AB
1546 dev_err(hcd->self.controller, "%s: unknown pipe type\n",
1547 __func__);
db11e47d
SS
1548 return -EPIPE;
1549 }
1550
71a9f9d2
AB
1551 if (usb_pipein(urb->pipe))
1552 urb->actual_length = 0;
db11e47d 1553
71a9f9d2
AB
1554 packetize_urb(hcd, urb, &new_qtds, mem_flags);
1555 if (list_empty(&new_qtds))
1556 return -ENOMEM;
db11e47d 1557
71a9f9d2
AB
1558 retval = 0;
1559 spin_lock_irqsave(&priv->lock, spinflags);
db11e47d 1560
71a9f9d2
AB
1561 if (!test_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags)) {
1562 retval = -ESHUTDOWN;
8788fa03 1563 qtd_list_free(&new_qtds);
71a9f9d2 1564 goto out;
db11e47d 1565 }
71a9f9d2 1566 retval = usb_hcd_link_urb_to_ep(hcd, urb);
8788fa03
MG
1567 if (retval) {
1568 qtd_list_free(&new_qtds);
71a9f9d2 1569 goto out;
8788fa03 1570 }
db11e47d 1571
71a9f9d2
AB
1572 qh = urb->ep->hcpriv;
1573 if (qh) {
1574 qh_in_queue = 0;
1575 list_for_each_entry(qhit, ep_queue, qh_list) {
1576 if (qhit == qh) {
1577 qh_in_queue = 1;
0afb20e0 1578 break;
71a9f9d2
AB
1579 }
1580 }
1581 if (!qh_in_queue)
1582 list_add_tail(&qh->qh_list, ep_queue);
1583 } else {
1584 qh = qh_alloc(GFP_ATOMIC);
1585 if (!qh) {
1586 retval = -ENOMEM;
38679b72 1587 usb_hcd_unlink_urb_from_ep(hcd, urb);
8788fa03 1588 qtd_list_free(&new_qtds);
71a9f9d2 1589 goto out;
db11e47d 1590 }
71a9f9d2
AB
1591 list_add_tail(&qh->qh_list, ep_queue);
1592 urb->ep->hcpriv = qh;
db11e47d
SS
1593 }
1594
71a9f9d2
AB
1595 list_splice_tail(&new_qtds, &qh->qtd_list);
1596 schedule_ptds(hcd);
1597
1598out:
1599 spin_unlock_irqrestore(&priv->lock, spinflags);
1600 return retval;
db11e47d
SS
1601}
1602
d05b6ec0
AB
1603static void kill_transfer(struct usb_hcd *hcd, struct urb *urb,
1604 struct isp1760_qh *qh)
1605{
1606 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1607 int skip_map;
1608
1609 WARN_ON(qh->slot == -1);
1610
1611 /* We need to forcefully reclaim the slot since some transfers never
1612 return, e.g. interrupt transfers and NAKed bulk transfers. */
8b1ab60c 1613 if (usb_pipecontrol(urb->pipe) || usb_pipebulk(urb->pipe)) {
d05b6ec0
AB
1614 skip_map = reg_read32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG);
1615 skip_map |= (1 << qh->slot);
1616 reg_write32(hcd->regs, HC_ATL_PTD_SKIPMAP_REG, skip_map);
1617 priv->atl_slots[qh->slot].qh = NULL;
1618 priv->atl_slots[qh->slot].qtd = NULL;
1619 } else {
1620 skip_map = reg_read32(hcd->regs, HC_INT_PTD_SKIPMAP_REG);
1621 skip_map |= (1 << qh->slot);
1622 reg_write32(hcd->regs, HC_INT_PTD_SKIPMAP_REG, skip_map);
1623 priv->int_slots[qh->slot].qh = NULL;
1624 priv->int_slots[qh->slot].qtd = NULL;
1625 }
1626
1627 qh->slot = -1;
d05b6ec0
AB
1628}
1629
74ad6029
AB
1630/*
1631 * Retire the qtds beginning at 'qtd' and belonging all to the same urb, killing
1632 * any active transfer belonging to the urb in the process.
1633 */
1634static void dequeue_urb_from_qtd(struct usb_hcd *hcd, struct isp1760_qh *qh,
1635 struct isp1760_qtd *qtd)
1636{
1637 struct urb *urb;
1638 int urb_was_running;
1639
1640 urb = qtd->urb;
1641 urb_was_running = 0;
1642 list_for_each_entry_from(qtd, &qh->qtd_list, qtd_list) {
1643 if (qtd->urb != urb)
1644 break;
1645
1646 if (qtd->status >= QTD_XFER_STARTED)
1647 urb_was_running = 1;
1648 if (last_qtd_of_urb(qtd, qh) &&
1649 (qtd->status >= QTD_XFER_COMPLETE))
1650 urb_was_running = 0;
1651
1652 if (qtd->status == QTD_XFER_STARTED)
1653 kill_transfer(hcd, urb, qh);
1654 qtd->status = QTD_RETIRE;
1655 }
1656
1657 if ((urb->dev->speed != USB_SPEED_HIGH) && urb_was_running) {
1658 qh->tt_buffer_dirty = 1;
1659 if (usb_hub_clear_tt_buffer(urb))
1660 /* Clear failed; let's hope things work anyway */
1661 qh->tt_buffer_dirty = 0;
1662 }
1663}
1664
71a9f9d2
AB
1665static int isp1760_urb_dequeue(struct usb_hcd *hcd, struct urb *urb,
1666 int status)
db11e47d 1667{
6bda21bc 1668 struct isp1760_hcd *priv = hcd_to_priv(hcd);
d05b6ec0 1669 unsigned long spinflags;
71a9f9d2
AB
1670 struct isp1760_qh *qh;
1671 struct isp1760_qtd *qtd;
71a9f9d2 1672 int retval = 0;
db11e47d 1673
71a9f9d2 1674 spin_lock_irqsave(&priv->lock, spinflags);
17d3e145
AB
1675 retval = usb_hcd_check_unlink_urb(hcd, urb, status);
1676 if (retval)
1677 goto out;
db11e47d 1678
71a9f9d2
AB
1679 qh = urb->ep->hcpriv;
1680 if (!qh) {
1681 retval = -EINVAL;
1682 goto out;
1683 }
db11e47d 1684
d05b6ec0
AB
1685 list_for_each_entry(qtd, &qh->qtd_list, qtd_list)
1686 if (qtd->urb == urb) {
74ad6029 1687 dequeue_urb_from_qtd(hcd, qh, qtd);
8cb22680 1688 list_move(&qtd->qtd_list, &qh->qtd_list);
74ad6029 1689 break;
d05b6ec0 1690 }
db11e47d 1691
71a9f9d2
AB
1692 urb->status = status;
1693 schedule_ptds(hcd);
db11e47d 1694
71a9f9d2
AB
1695out:
1696 spin_unlock_irqrestore(&priv->lock, spinflags);
71a9f9d2 1697 return retval;
db11e47d
SS
1698}
1699
079cdb09
AB
1700static void isp1760_endpoint_disable(struct usb_hcd *hcd,
1701 struct usb_host_endpoint *ep)
1702{
1703 struct isp1760_hcd *priv = hcd_to_priv(hcd);
d05b6ec0 1704 unsigned long spinflags;
c64391f2
AB
1705 struct isp1760_qh *qh, *qh_iter;
1706 int i;
079cdb09
AB
1707
1708 spin_lock_irqsave(&priv->lock, spinflags);
d05b6ec0 1709
079cdb09
AB
1710 qh = ep->hcpriv;
1711 if (!qh)
1712 goto out;
1713
c64391f2 1714 WARN_ON(!list_empty(&qh->qtd_list));
d05b6ec0 1715
c64391f2
AB
1716 for (i = 0; i < QH_END; i++)
1717 list_for_each_entry(qh_iter, &priv->qh_list[i], qh_list)
1718 if (qh_iter == qh) {
1719 list_del(&qh_iter->qh_list);
1720 i = QH_END;
1721 break;
1722 }
1723 qh_free(qh);
079cdb09 1724 ep->hcpriv = NULL;
079cdb09 1725
d05b6ec0
AB
1726 schedule_ptds(hcd);
1727
079cdb09
AB
1728out:
1729 spin_unlock_irqrestore(&priv->lock, spinflags);
1730}
1731
db11e47d
SS
1732static int isp1760_hub_status_data(struct usb_hcd *hcd, char *buf)
1733{
1734 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1735 u32 temp, status = 0;
1736 u32 mask;
1737 int retval = 1;
1738 unsigned long flags;
1739
464ed18e 1740 /* if !PM, root hub timers won't get shut down ... */
db11e47d
SS
1741 if (!HC_IS_RUNNING(hcd->state))
1742 return 0;
1743
1744 /* init status to no-changes */
1745 buf[0] = 0;
1746 mask = PORT_CSC;
1747
1748 spin_lock_irqsave(&priv->lock, flags);
bedc0c31 1749 temp = reg_read32(hcd->regs, HC_PORTSC1);
db11e47d
SS
1750
1751 if (temp & PORT_OWNER) {
1752 if (temp & PORT_CSC) {
1753 temp &= ~PORT_CSC;
bedc0c31 1754 reg_write32(hcd->regs, HC_PORTSC1, temp);
db11e47d
SS
1755 goto done;
1756 }
1757 }
1758
1759 /*
1760 * Return status information even for ports with OWNER set.
37ebb549 1761 * Otherwise hub_wq wouldn't see the disconnect event when a
db11e47d
SS
1762 * high-speed device is switched over to the companion
1763 * controller by the user.
1764 */
1765
1766 if ((temp & mask) != 0
1767 || ((temp & PORT_RESUME) != 0
1768 && time_after_eq(jiffies,
1769 priv->reset_done))) {
1770 buf [0] |= 1 << (0 + 1);
1771 status = STS_PCD;
1772 }
1773 /* FIXME autosuspend idle root hubs */
1774done:
1775 spin_unlock_irqrestore(&priv->lock, flags);
1776 return status ? retval : 0;
1777}
1778
1779static void isp1760_hub_descriptor(struct isp1760_hcd *priv,
1780 struct usb_hub_descriptor *desc)
1781{
1782 int ports = HCS_N_PORTS(priv->hcs_params);
1783 u16 temp;
1784
1785 desc->bDescriptorType = 0x29;
1786 /* priv 1.0, 2.3.9 says 20ms max */
1787 desc->bPwrOn2PwrGood = 10;
1788 desc->bHubContrCurrent = 0;
1789
1790 desc->bNbrPorts = ports;
1791 temp = 1 + (ports / 8);
1792 desc->bDescLength = 7 + 2 * temp;
1793
da13051c 1794 /* ports removable, and usb 1.0 legacy PortPwrCtrlMask */
dbe79bbe
JY
1795 memset(&desc->u.hs.DeviceRemovable[0], 0, temp);
1796 memset(&desc->u.hs.DeviceRemovable[temp], 0xff, temp);
db11e47d
SS
1797
1798 /* per-port overcurrent reporting */
1799 temp = 0x0008;
1800 if (HCS_PPC(priv->hcs_params))
1801 /* per-port power control */
1802 temp |= 0x0001;
1803 else
1804 /* no power switching */
1805 temp |= 0x0002;
1806 desc->wHubCharacteristics = cpu_to_le16(temp);
1807}
1808
1809#define PORT_WAKE_BITS (PORT_WKOC_E|PORT_WKDISC_E|PORT_WKCONN_E)
1810
bedc0c31
AB
1811static int check_reset_complete(struct usb_hcd *hcd, int index,
1812 int port_status)
db11e47d
SS
1813{
1814 if (!(port_status & PORT_CONNECT))
1815 return port_status;
1816
1817 /* if reset finished and it's still not enabled -- handoff */
1818 if (!(port_status & PORT_PE)) {
1819
71a9f9d2 1820 dev_info(hcd->self.controller,
6bda21bc
AB
1821 "port %d full speed --> companion\n",
1822 index + 1);
db11e47d
SS
1823
1824 port_status |= PORT_OWNER;
1825 port_status &= ~PORT_RWC_BITS;
bedc0c31 1826 reg_write32(hcd->regs, HC_PORTSC1, port_status);
db11e47d
SS
1827
1828 } else
71a9f9d2 1829 dev_info(hcd->self.controller, "port %d high speed\n",
6bda21bc 1830 index + 1);
db11e47d
SS
1831
1832 return port_status;
1833}
1834
1835static int isp1760_hub_control(struct usb_hcd *hcd, u16 typeReq,
1836 u16 wValue, u16 wIndex, char *buf, u16 wLength)
1837{
1838 struct isp1760_hcd *priv = hcd_to_priv(hcd);
1839 int ports = HCS_N_PORTS(priv->hcs_params);
db11e47d
SS
1840 u32 temp, status;
1841 unsigned long flags;
1842 int retval = 0;
1843 unsigned selector;
1844
1845 /*
1846 * FIXME: support SetPortFeatures USB_PORT_FEAT_INDICATOR.
1847 * HCS_INDICATOR may say we can change LEDs to off/amber/green.
1848 * (track current state ourselves) ... blink for diagnostics,
1849 * power, "this is the one", etc. EHCI spec supports this.
1850 */
1851
1852 spin_lock_irqsave(&priv->lock, flags);
1853 switch (typeReq) {
1854 case ClearHubFeature:
1855 switch (wValue) {
1856 case C_HUB_LOCAL_POWER:
1857 case C_HUB_OVER_CURRENT:
1858 /* no hub-wide feature/status flags */
1859 break;
1860 default:
1861 goto error;
1862 }
1863 break;
1864 case ClearPortFeature:
1865 if (!wIndex || wIndex > ports)
1866 goto error;
1867 wIndex--;
bedc0c31 1868 temp = reg_read32(hcd->regs, HC_PORTSC1);
db11e47d
SS
1869
1870 /*
1871 * Even if OWNER is set, so the port is owned by the
37ebb549 1872 * companion controller, hub_wq needs to be able to clear
db11e47d 1873 * the port-change status bits (especially
749da5f8 1874 * USB_PORT_STAT_C_CONNECTION).
db11e47d
SS
1875 */
1876
1877 switch (wValue) {
1878 case USB_PORT_FEAT_ENABLE:
bedc0c31 1879 reg_write32(hcd->regs, HC_PORTSC1, temp & ~PORT_PE);
db11e47d
SS
1880 break;
1881 case USB_PORT_FEAT_C_ENABLE:
1882 /* XXX error? */
1883 break;
1884 case USB_PORT_FEAT_SUSPEND:
1885 if (temp & PORT_RESET)
1886 goto error;
1887
1888 if (temp & PORT_SUSPEND) {
1889 if ((temp & PORT_PE) == 0)
1890 goto error;
1891 /* resume signaling for 20 msec */
1892 temp &= ~(PORT_RWC_BITS);
bedc0c31
AB
1893 reg_write32(hcd->regs, HC_PORTSC1,
1894 temp | PORT_RESUME);
db11e47d
SS
1895 priv->reset_done = jiffies +
1896 msecs_to_jiffies(20);
1897 }
1898 break;
1899 case USB_PORT_FEAT_C_SUSPEND:
1900 /* we auto-clear this feature */
1901 break;
1902 case USB_PORT_FEAT_POWER:
1903 if (HCS_PPC(priv->hcs_params))
bedc0c31
AB
1904 reg_write32(hcd->regs, HC_PORTSC1,
1905 temp & ~PORT_POWER);
db11e47d
SS
1906 break;
1907 case USB_PORT_FEAT_C_CONNECTION:
bedc0c31 1908 reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_CSC);
db11e47d
SS
1909 break;
1910 case USB_PORT_FEAT_C_OVER_CURRENT:
1911 /* XXX error ?*/
1912 break;
1913 case USB_PORT_FEAT_C_RESET:
1914 /* GetPortStatus clears reset */
1915 break;
1916 default:
1917 goto error;
1918 }
bedc0c31 1919 reg_read32(hcd->regs, HC_USBCMD);
db11e47d
SS
1920 break;
1921 case GetHubDescriptor:
1922 isp1760_hub_descriptor(priv, (struct usb_hub_descriptor *)
1923 buf);
1924 break;
1925 case GetHubStatus:
1926 /* no hub-wide feature/status flags */
1927 memset(buf, 0, 4);
1928 break;
1929 case GetPortStatus:
1930 if (!wIndex || wIndex > ports)
1931 goto error;
1932 wIndex--;
1933 status = 0;
bedc0c31 1934 temp = reg_read32(hcd->regs, HC_PORTSC1);
db11e47d
SS
1935
1936 /* wPortChange bits */
1937 if (temp & PORT_CSC)
749da5f8 1938 status |= USB_PORT_STAT_C_CONNECTION << 16;
db11e47d
SS
1939
1940
1941 /* whoever resumes must GetPortStatus to complete it!! */
1942 if (temp & PORT_RESUME) {
6bda21bc 1943 dev_err(hcd->self.controller, "Port resume should be skipped.\n");
db11e47d
SS
1944
1945 /* Remote Wakeup received? */
1946 if (!priv->reset_done) {
1947 /* resume signaling for 20 msec */
1948 priv->reset_done = jiffies
1949 + msecs_to_jiffies(20);
1950 /* check the port again */
6bda21bc 1951 mod_timer(&hcd->rh_timer, priv->reset_done);
db11e47d
SS
1952 }
1953
1954 /* resume completed? */
1955 else if (time_after_eq(jiffies,
1956 priv->reset_done)) {
749da5f8 1957 status |= USB_PORT_STAT_C_SUSPEND << 16;
db11e47d
SS
1958 priv->reset_done = 0;
1959
1960 /* stop resume signaling */
bedc0c31
AB
1961 temp = reg_read32(hcd->regs, HC_PORTSC1);
1962 reg_write32(hcd->regs, HC_PORTSC1,
1963 temp & ~(PORT_RWC_BITS | PORT_RESUME));
1964 retval = handshake(hcd, HC_PORTSC1,
db11e47d
SS
1965 PORT_RESUME, 0, 2000 /* 2msec */);
1966 if (retval != 0) {
6bda21bc 1967 dev_err(hcd->self.controller,
db11e47d
SS
1968 "port %d resume error %d\n",
1969 wIndex + 1, retval);
1970 goto error;
1971 }
1972 temp &= ~(PORT_SUSPEND|PORT_RESUME|(3<<10));
1973 }
1974 }
1975
1976 /* whoever resets must GetPortStatus to complete it!! */
1977 if ((temp & PORT_RESET)
1978 && time_after_eq(jiffies,
1979 priv->reset_done)) {
749da5f8 1980 status |= USB_PORT_STAT_C_RESET << 16;
db11e47d
SS
1981 priv->reset_done = 0;
1982
1983 /* force reset to complete */
bedc0c31 1984 reg_write32(hcd->regs, HC_PORTSC1, temp & ~PORT_RESET);
db11e47d
SS
1985 /* REVISIT: some hardware needs 550+ usec to clear
1986 * this bit; seems too long to spin routinely...
1987 */
bedc0c31 1988 retval = handshake(hcd, HC_PORTSC1,
db11e47d
SS
1989 PORT_RESET, 0, 750);
1990 if (retval != 0) {
6bda21bc 1991 dev_err(hcd->self.controller, "port %d reset error %d\n",
db11e47d
SS
1992 wIndex + 1, retval);
1993 goto error;
1994 }
1995
1996 /* see what we found out */
bedc0c31
AB
1997 temp = check_reset_complete(hcd, wIndex,
1998 reg_read32(hcd->regs, HC_PORTSC1));
db11e47d
SS
1999 }
2000 /*
37ebb549 2001 * Even if OWNER is set, there's no harm letting hub_wq
db11e47d
SS
2002 * see the wPortStatus values (they should all be 0 except
2003 * for PORT_POWER anyway).
2004 */
2005
2006 if (temp & PORT_OWNER)
6bda21bc 2007 dev_err(hcd->self.controller, "PORT_OWNER is set\n");
db11e47d
SS
2008
2009 if (temp & PORT_CONNECT) {
749da5f8 2010 status |= USB_PORT_STAT_CONNECTION;
db11e47d 2011 /* status may be from integrated TT */
6bda21bc 2012 status |= USB_PORT_STAT_HIGH_SPEED;
db11e47d
SS
2013 }
2014 if (temp & PORT_PE)
749da5f8 2015 status |= USB_PORT_STAT_ENABLE;
db11e47d 2016 if (temp & (PORT_SUSPEND|PORT_RESUME))
749da5f8 2017 status |= USB_PORT_STAT_SUSPEND;
db11e47d 2018 if (temp & PORT_RESET)
749da5f8 2019 status |= USB_PORT_STAT_RESET;
db11e47d 2020 if (temp & PORT_POWER)
749da5f8 2021 status |= USB_PORT_STAT_POWER;
db11e47d
SS
2022
2023 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
2024 break;
2025 case SetHubFeature:
2026 switch (wValue) {
2027 case C_HUB_LOCAL_POWER:
2028 case C_HUB_OVER_CURRENT:
2029 /* no hub-wide feature/status flags */
2030 break;
2031 default:
2032 goto error;
2033 }
2034 break;
2035 case SetPortFeature:
2036 selector = wIndex >> 8;
2037 wIndex &= 0xff;
2038 if (!wIndex || wIndex > ports)
2039 goto error;
2040 wIndex--;
bedc0c31 2041 temp = reg_read32(hcd->regs, HC_PORTSC1);
db11e47d
SS
2042 if (temp & PORT_OWNER)
2043 break;
2044
2045/* temp &= ~PORT_RWC_BITS; */
2046 switch (wValue) {
2047 case USB_PORT_FEAT_ENABLE:
bedc0c31 2048 reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_PE);
db11e47d
SS
2049 break;
2050
2051 case USB_PORT_FEAT_SUSPEND:
2052 if ((temp & PORT_PE) == 0
2053 || (temp & PORT_RESET) != 0)
2054 goto error;
2055
bedc0c31 2056 reg_write32(hcd->regs, HC_PORTSC1, temp | PORT_SUSPEND);
db11e47d
SS
2057 break;
2058 case USB_PORT_FEAT_POWER:
2059 if (HCS_PPC(priv->hcs_params))
bedc0c31
AB
2060 reg_write32(hcd->regs, HC_PORTSC1,
2061 temp | PORT_POWER);
db11e47d
SS
2062 break;
2063 case USB_PORT_FEAT_RESET:
2064 if (temp & PORT_RESUME)
2065 goto error;
2066 /* line status bits may report this as low speed,
2067 * which can be fine if this root hub has a
2068 * transaction translator built in.
2069 */
2070 if ((temp & (PORT_PE|PORT_CONNECT)) == PORT_CONNECT
2071 && PORT_USB11(temp)) {
2072 temp |= PORT_OWNER;
2073 } else {
2074 temp |= PORT_RESET;
2075 temp &= ~PORT_PE;
2076
2077 /*
2078 * caller must wait, then call GetPortStatus
2079 * usb 2.0 spec says 50 ms resets on root
2080 */
2081 priv->reset_done = jiffies +
2082 msecs_to_jiffies(50);
2083 }
bedc0c31 2084 reg_write32(hcd->regs, HC_PORTSC1, temp);
db11e47d
SS
2085 break;
2086 default:
2087 goto error;
2088 }
bedc0c31 2089 reg_read32(hcd->regs, HC_USBCMD);
db11e47d
SS
2090 break;
2091
2092 default:
2093error:
2094 /* "stall" on error */
2095 retval = -EPIPE;
2096 }
2097 spin_unlock_irqrestore(&priv->lock, flags);
2098 return retval;
2099}
2100
db11e47d
SS
2101static int isp1760_get_frame(struct usb_hcd *hcd)
2102{
2103 struct isp1760_hcd *priv = hcd_to_priv(hcd);
2104 u32 fr;
2105
bedc0c31 2106 fr = reg_read32(hcd->regs, HC_FRINDEX);
db11e47d
SS
2107 return (fr >> 3) % priv->periodic_size;
2108}
2109
2110static void isp1760_stop(struct usb_hcd *hcd)
2111{
2112 struct isp1760_hcd *priv = hcd_to_priv(hcd);
3faefc88 2113 u32 temp;
db11e47d 2114
6d50c60e
AB
2115 del_timer(&errata2_timer);
2116
db11e47d
SS
2117 isp1760_hub_control(hcd, ClearPortFeature, USB_PORT_FEAT_POWER, 1,
2118 NULL, 0);
2119 mdelay(20);
2120
2121 spin_lock_irq(&priv->lock);
6bda21bc 2122 ehci_reset(hcd);
db11e47d 2123 /* Disable IRQ */
bedc0c31
AB
2124 temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
2125 reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp &= ~HW_GLOBAL_INTR_EN);
db11e47d
SS
2126 spin_unlock_irq(&priv->lock);
2127
bedc0c31 2128 reg_write32(hcd->regs, HC_CONFIGFLAG, 0);
db11e47d
SS
2129}
2130
2131static void isp1760_shutdown(struct usb_hcd *hcd)
2132{
3faefc88 2133 u32 command, temp;
db11e47d
SS
2134
2135 isp1760_stop(hcd);
bedc0c31
AB
2136 temp = reg_read32(hcd->regs, HC_HW_MODE_CTRL);
2137 reg_write32(hcd->regs, HC_HW_MODE_CTRL, temp &= ~HW_GLOBAL_INTR_EN);
db11e47d 2138
bedc0c31 2139 command = reg_read32(hcd->regs, HC_USBCMD);
db11e47d 2140 command &= ~CMD_RUN;
bedc0c31 2141 reg_write32(hcd->regs, HC_USBCMD, command);
db11e47d
SS
2142}
2143
74ad6029
AB
2144static void isp1760_clear_tt_buffer_complete(struct usb_hcd *hcd,
2145 struct usb_host_endpoint *ep)
2146{
2147 struct isp1760_hcd *priv = hcd_to_priv(hcd);
2148 struct isp1760_qh *qh = ep->hcpriv;
2149 unsigned long spinflags;
2150
2151 if (!qh)
2152 return;
2153
2154 spin_lock_irqsave(&priv->lock, spinflags);
2155 qh->tt_buffer_dirty = 0;
2156 schedule_ptds(hcd);
2157 spin_unlock_irqrestore(&priv->lock, spinflags);
2158}
2159
2160
db11e47d
SS
2161static const struct hc_driver isp1760_hc_driver = {
2162 .description = "isp1760-hcd",
2163 .product_desc = "NXP ISP1760 USB Host Controller",
2164 .hcd_priv_size = sizeof(struct isp1760_hcd),
2165 .irq = isp1760_irq,
2166 .flags = HCD_MEMORY | HCD_USB2,
2167 .reset = isp1760_hc_setup,
2168 .start = isp1760_run,
2169 .stop = isp1760_stop,
2170 .shutdown = isp1760_shutdown,
2171 .urb_enqueue = isp1760_urb_enqueue,
2172 .urb_dequeue = isp1760_urb_dequeue,
2173 .endpoint_disable = isp1760_endpoint_disable,
2174 .get_frame_number = isp1760_get_frame,
2175 .hub_status_data = isp1760_hub_status_data,
2176 .hub_control = isp1760_hub_control,
74ad6029 2177 .clear_tt_buffer_complete = isp1760_clear_tt_buffer_complete,
db11e47d
SS
2178};
2179
2180int __init init_kmem_once(void)
2181{
94011ec2 2182 urb_listitem_cachep = kmem_cache_create("isp1760_urb_listitem",
71a9f9d2
AB
2183 sizeof(struct urb_listitem), 0, SLAB_TEMPORARY |
2184 SLAB_MEM_SPREAD, NULL);
2185
2186 if (!urb_listitem_cachep)
2187 return -ENOMEM;
2188
db11e47d
SS
2189 qtd_cachep = kmem_cache_create("isp1760_qtd",
2190 sizeof(struct isp1760_qtd), 0, SLAB_TEMPORARY |
2191 SLAB_MEM_SPREAD, NULL);
2192
2193 if (!qtd_cachep)
2194 return -ENOMEM;
2195
2196 qh_cachep = kmem_cache_create("isp1760_qh", sizeof(struct isp1760_qh),
2197 0, SLAB_TEMPORARY | SLAB_MEM_SPREAD, NULL);
2198
2199 if (!qh_cachep) {
2200 kmem_cache_destroy(qtd_cachep);
2201 return -ENOMEM;
2202 }
2203
2204 return 0;
2205}
2206
2207void deinit_kmem_cache(void)
2208{
2209 kmem_cache_destroy(qtd_cachep);
2210 kmem_cache_destroy(qh_cachep);
71a9f9d2 2211 kmem_cache_destroy(urb_listitem_cachep);
db11e47d
SS
2212}
2213
f9031f2c
CM
2214struct usb_hcd *isp1760_register(phys_addr_t res_start, resource_size_t res_len,
2215 int irq, unsigned long irqflags,
3a7655fc 2216 int rst_gpio,
f9031f2c
CM
2217 struct device *dev, const char *busname,
2218 unsigned int devflags)
db11e47d
SS
2219{
2220 struct usb_hcd *hcd;
2221 struct isp1760_hcd *priv;
2222 int ret;
2223
2224 if (usb_disabled())
2225 return ERR_PTR(-ENODEV);
2226
2227 /* prevent usb-core allocating DMA pages */
2228 dev->dma_mask = NULL;
2229
0031a06e 2230 hcd = usb_create_hcd(&isp1760_hc_driver, dev, dev_name(dev));
db11e47d
SS
2231 if (!hcd)
2232 return ERR_PTR(-ENOMEM);
2233
2234 priv = hcd_to_priv(hcd);
3faefc88 2235 priv->devflags = devflags;
3a7655fc 2236 priv->rst_gpio = rst_gpio;
db11e47d
SS
2237 init_memory(priv);
2238 hcd->regs = ioremap(res_start, res_len);
2239 if (!hcd->regs) {
2240 ret = -EIO;
2241 goto err_put;
2242 }
2243
db11e47d
SS
2244 hcd->irq = irq;
2245 hcd->rsrc_start = res_start;
2246 hcd->rsrc_len = res_len;
2247
e6942d63
NC
2248 ret = usb_add_hcd(hcd, irq, irqflags);
2249 if (ret)
2250 goto err_unmap;
3c9740a1 2251 device_wakeup_enable(hcd->self.controller);
e6942d63 2252
db11e47d
SS
2253 return hcd;
2254
2255err_unmap:
2256 iounmap(hcd->regs);
2257
2258err_put:
2259 usb_put_hcd(hcd);
2260
2261 return ERR_PTR(ret);
2262}
2263
2264MODULE_DESCRIPTION("Driver for the ISP1760 USB-controller from NXP");
2265MODULE_AUTHOR("Sebastian Siewior <bigeasy@linuxtronix.de>");
2266MODULE_LICENSE("GPL v2");
This page took 0.619236 seconds and 5 git commands to generate.