usb-storage: Correct adjust_quirks to include latest flags
[deliverable/linux.git] / drivers / usb / host / uhci-hcd.h
CommitLineData
1da177e4
LT
1#ifndef __LINUX_UHCI_HCD_H
2#define __LINUX_UHCI_HCD_H
3
4#include <linux/list.h>
5#include <linux/usb.h>
6
7#define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
8#define PIPE_DEVEP_MASK 0x0007ff00
9
8b262bd2 10
1da177e4
LT
11/*
12 * Universal Host Controller Interface data structures and defines
13 */
14
15/* Command register */
16#define USBCMD 0
17#define USBCMD_RS 0x0001 /* Run/Stop */
18#define USBCMD_HCRESET 0x0002 /* Host reset */
19#define USBCMD_GRESET 0x0004 /* Global reset */
20#define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
21#define USBCMD_FGR 0x0010 /* Force Global Resume */
22#define USBCMD_SWDBG 0x0020 /* SW Debug mode */
23#define USBCMD_CF 0x0040 /* Config Flag (sw only) */
24#define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
25
26/* Status register */
27#define USBSTS 2
28#define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
29#define USBSTS_ERROR 0x0002 /* Interrupt due to error */
30#define USBSTS_RD 0x0004 /* Resume Detect */
dccf4a48
AS
31#define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
32#define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
33 * the schedule is buggy */
1da177e4
LT
34#define USBSTS_HCH 0x0020 /* HC Halted */
35
36/* Interrupt enable register */
37#define USBINTR 4
38#define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
39#define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
40#define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
41#define USBINTR_SP 0x0008 /* Short packet interrupt enable */
42
43#define USBFRNUM 6
44#define USBFLBASEADD 8
45#define USBSOF 12
a8bed8b6 46#define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
1da177e4
LT
47
48/* USB port status and control registers */
49#define USBPORTSC1 16
50#define USBPORTSC2 18
dccf4a48
AS
51#define USBPORTSC_CCS 0x0001 /* Current Connect Status
52 * ("device present") */
1da177e4
LT
53#define USBPORTSC_CSC 0x0002 /* Connect Status Change */
54#define USBPORTSC_PE 0x0004 /* Port Enable */
55#define USBPORTSC_PEC 0x0008 /* Port Enable Change */
56#define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
57#define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
58#define USBPORTSC_RD 0x0040 /* Resume Detect */
59#define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
60#define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
61#define USBPORTSC_PR 0x0200 /* Port Reset */
62/* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
63#define USBPORTSC_OC 0x0400 /* Over Current condition */
64#define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
65#define USBPORTSC_SUSP 0x1000 /* Suspend */
66#define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
67#define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
68#define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
69
0d436b42 70/* PCI legacy support register */
1da177e4
LT
71#define USBLEGSUP 0xc0
72#define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
a8bed8b6
AS
73#define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
74#define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
1da177e4 75
0d436b42
AS
76/* PCI Intel-specific resume-enable register */
77#define USBRES_INTEL 0xc4
78#define USBPORT1EN 0x01
79#define USBPORT2EN 0x02
80
551509d2
HH
81#define UHCI_PTR_BITS cpu_to_le32(0x000F)
82#define UHCI_PTR_TERM cpu_to_le32(0x0001)
83#define UHCI_PTR_QH cpu_to_le32(0x0002)
84#define UHCI_PTR_DEPTH cpu_to_le32(0x0004)
85#define UHCI_PTR_BREADTH cpu_to_le32(0x0000)
1da177e4
LT
86
87#define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
88#define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
dccf4a48
AS
89#define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
90 * can be scheduled */
3ca2a321 91#define MAX_PHASE 32 /* Periodic scheduling length */
1da177e4 92
84afddd7
AS
93/* When no queues need Full-Speed Bandwidth Reclamation,
94 * delay this long before turning FSBR off */
c5e3b741 95#define FSBR_OFF_DELAY msecs_to_jiffies(10)
84afddd7
AS
96
97/* If a queue hasn't advanced after this much time, assume it is stuck */
98#define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
99
1da177e4 100
8b262bd2
AS
101/*
102 * Queue Headers
103 */
1da177e4
LT
104
105/*
dccf4a48
AS
106 * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
107 * with each endpoint, and qh->element (updated by the HC) is either:
108 * - the next unprocessed TD in the endpoint's queue, or
109 * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
1da177e4
LT
110 *
111 * The other role of a QH is to serve as a "skeleton" framelist entry, so we
112 * can easily splice a QH for some endpoint into the schedule at the right
113 * place. Then qh->element is UHCI_PTR_TERM.
114 *
dccf4a48 115 * In the schedule, qh->link maintains a list of QHs seen by the HC:
1da177e4 116 * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
dccf4a48
AS
117 *
118 * qh->node is the software equivalent of qh->link. The differences
119 * are that the software list is doubly-linked and QHs in the UNLINKING
120 * state are on the software list but not the hardware schedule.
121 *
122 * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
123 * but they never get added to the hardware schedule.
1da177e4 124 */
dccf4a48
AS
125#define QH_STATE_IDLE 1 /* QH is not being used */
126#define QH_STATE_UNLINKING 2 /* QH has been removed from the
127 * schedule but the hardware may
128 * still be using it */
129#define QH_STATE_ACTIVE 3 /* QH is on the schedule */
130
1da177e4
LT
131struct uhci_qh {
132 /* Hardware fields */
dccf4a48
AS
133 __le32 link; /* Next QH in the schedule */
134 __le32 element; /* Queue element (TD) pointer */
1da177e4
LT
135
136 /* Software fields */
28b9325e
AS
137 dma_addr_t dma_handle;
138
dccf4a48
AS
139 struct list_head node; /* Node in the list of QHs */
140 struct usb_host_endpoint *hep; /* Endpoint information */
141 struct usb_device *udev;
142 struct list_head queue; /* Queue of urbps for this QH */
af0bb599 143 struct uhci_td *dummy_td; /* Dummy TD to end the queue */
59e29ed9 144 struct uhci_td *post_td; /* Last TD completed */
1da177e4 145
c8155cc5
AS
146 struct usb_iso_packet_descriptor *iso_packet_desc;
147 /* Next urb->iso_frame_desc entry */
84afddd7 148 unsigned long advance_jiffies; /* Time of last queue advance */
dccf4a48 149 unsigned int unlink_frame; /* When the QH was unlinked */
caf3827a 150 unsigned int period; /* For Interrupt and Isochronous QHs */
3ca2a321
AS
151 short phase; /* Between 0 and period-1 */
152 short load; /* Periodic time requirement, in us */
c8155cc5 153 unsigned int iso_frame; /* Frame # for iso_packet_desc */
caf3827a 154
dccf4a48 155 int state; /* QH_STATE_xxx; see above */
4de7d2c2 156 int type; /* Queue type (control, bulk, etc) */
17230acd 157 int skel; /* Skeleton queue number */
0ed8fee1
AS
158
159 unsigned int initial_toggle:1; /* Endpoint's current toggle value */
160 unsigned int needs_fixup:1; /* Must fix the TD toggle values */
59e29ed9 161 unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
84afddd7 162 unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
3ca2a321
AS
163 unsigned int bandwidth_reserved:1; /* Periodic bandwidth has
164 * been allocated */
1da177e4
LT
165} __attribute__((aligned(16)));
166
167/*
168 * We need a special accessor for the element pointer because it is
8b262bd2 169 * subject to asynchronous updates by the controller.
1da177e4 170 */
dccf4a48 171static inline __le32 qh_element(struct uhci_qh *qh) {
1da177e4
LT
172 __le32 element = qh->element;
173
174 barrier();
175 return element;
176}
177
28b9325e
AS
178#define LINK_TO_QH(qh) (UHCI_PTR_QH | cpu_to_le32((qh)->dma_handle))
179
8b262bd2
AS
180
181/*
182 * Transfer Descriptors
183 */
184
1da177e4
LT
185/*
186 * for TD <status>:
187 */
188#define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
189#define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
190#define TD_CTRL_C_ERR_SHIFT 27
191#define TD_CTRL_LS (1 << 26) /* Low Speed Device */
192#define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
193#define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
194#define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
195#define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
196#define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
197#define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
198#define TD_CTRL_NAK (1 << 19) /* NAK Received */
199#define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
200#define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
201#define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
202
203#define TD_CTRL_ANY_ERROR (TD_CTRL_STALLED | TD_CTRL_DBUFERR | \
dccf4a48
AS
204 TD_CTRL_BABBLE | TD_CTRL_CRCTIME | \
205 TD_CTRL_BITSTUFF)
1da177e4
LT
206
207#define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
208#define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
dccf4a48
AS
209#define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
210 TD_CTRL_ACTLEN_MASK) /* 1-based */
1da177e4
LT
211
212/*
213 * for TD <info>: (a.k.a. Token)
214 */
215#define td_token(td) le32_to_cpu((td)->token)
216#define TD_TOKEN_DEVADDR_SHIFT 8
217#define TD_TOKEN_TOGGLE_SHIFT 19
218#define TD_TOKEN_TOGGLE (1 << 19)
219#define TD_TOKEN_EXPLEN_SHIFT 21
dccf4a48 220#define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
1da177e4
LT
221#define TD_TOKEN_PID_MASK 0xFF
222
fa346568
AS
223#define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
224 TD_TOKEN_EXPLEN_SHIFT)
1da177e4 225
fa346568
AS
226#define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
227 1) & TD_TOKEN_EXPLEN_MASK)
1da177e4
LT
228#define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
229#define uhci_endpoint(token) (((token) >> 15) & 0xf)
230#define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
231#define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
232#define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
233#define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
234#define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
235
236/*
237 * The documentation says "4 words for hardware, 4 words for software".
238 *
239 * That's silly, the hardware doesn't care. The hardware only cares that
240 * the hardware words are 16-byte aligned, and we can have any amount of
8b262bd2 241 * sw space after the TD entry.
1da177e4
LT
242 *
243 * td->link points to either another TD (not necessarily for the same urb or
dccf4a48 244 * even the same endpoint), or nothing (PTR_TERM), or a QH.
1da177e4
LT
245 */
246struct uhci_td {
247 /* Hardware fields */
248 __le32 link;
249 __le32 status;
250 __le32 token;
251 __le32 buffer;
252
253 /* Software fields */
254 dma_addr_t dma_handle;
255
8b262bd2 256 struct list_head list;
1da177e4
LT
257
258 int frame; /* for iso: what frame? */
8b262bd2 259 struct list_head fl_list;
1da177e4
LT
260} __attribute__((aligned(16)));
261
262/*
263 * We need a special accessor for the control/status word because it is
8b262bd2 264 * subject to asynchronous updates by the controller.
1da177e4 265 */
dccf4a48 266static inline u32 td_status(struct uhci_td *td) {
1da177e4
LT
267 __le32 status = td->status;
268
269 barrier();
270 return le32_to_cpu(status);
271}
272
28b9325e
AS
273#define LINK_TO_TD(td) (cpu_to_le32((td)->dma_handle))
274
1da177e4 275
8b262bd2
AS
276/*
277 * Skeleton Queue Headers
278 */
279
1da177e4 280/*
dccf4a48
AS
281 * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
282 * automatic queuing. To make it easy to insert entries into the schedule,
17230acd
AS
283 * we have a skeleton of QHs for each predefined Interrupt latency.
284 * Asynchronous QHs (low-speed control, full-speed control, and bulk)
285 * go onto the period-1 interrupt list, since they all get accessed on
286 * every frame.
1da177e4 287 *
17230acd
AS
288 * When we want to add a new QH, we add it to the list starting from the
289 * appropriate skeleton QH. For instance, the schedule can look like this:
1da177e4
LT
290 *
291 * skel int128 QH
292 * dev 1 interrupt QH
293 * dev 5 interrupt QH
294 * skel int64 QH
295 * skel int32 QH
296 * ...
17230acd
AS
297 * skel int1 + async QH
298 * dev 5 low-speed control QH
1da177e4
LT
299 * dev 1 bulk QH
300 * dev 2 bulk QH
1da177e4 301 *
17230acd
AS
302 * There is a special terminating QH used to keep full-speed bandwidth
303 * reclamation active when no full-speed control or bulk QHs are linked
304 * into the schedule. It has an inactive TD (to work around a PIIX bug,
305 * see the Intel errata) and it points back to itself.
1da177e4 306 *
17230acd
AS
307 * There's a special skeleton QH for Isochronous QHs which never appears
308 * on the schedule. Isochronous TDs go on the schedule before the
dccf4a48
AS
309 * the skeleton QHs. The hardware accesses them directly rather than
310 * through their QH, which is used only for bookkeeping purposes.
311 * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
312 * it doesn't use them either. And the spec says that queues never
313 * advance on an error completion status, which makes them totally
314 * unsuitable for Isochronous transfers.
17230acd
AS
315 *
316 * There's also a special skeleton QH used for QHs which are in the process
317 * of unlinking and so may still be in use by the hardware. It too never
318 * appears on the schedule.
1da177e4
LT
319 */
320
17230acd
AS
321#define UHCI_NUM_SKELQH 11
322#define SKEL_UNLINK 0
323#define skel_unlink_qh skelqh[SKEL_UNLINK]
324#define SKEL_ISO 1
325#define skel_iso_qh skelqh[SKEL_ISO]
326 /* int128, int64, ..., int1 = 2, 3, ..., 9 */
327#define SKEL_INDEX(exponent) (9 - exponent)
328#define SKEL_ASYNC 9
329#define skel_async_qh skelqh[SKEL_ASYNC]
330#define SKEL_TERM 10
331#define skel_term_qh skelqh[SKEL_TERM]
332
333/* The following entries refer to sublists of skel_async_qh */
334#define SKEL_LS_CONTROL 20
335#define SKEL_FS_CONTROL 21
336#define SKEL_FSBR SKEL_FS_CONTROL
337#define SKEL_BULK 22
8b262bd2
AS
338
339/*
340 * The UHCI controller and root hub
341 */
342
1da177e4 343/*
8b262bd2 344 * States for the root hub:
1da177e4
LT
345 *
346 * To prevent "bouncing" in the presence of electrical noise,
c8f4fe43
AS
347 * when there are no devices attached we delay for 1 second in the
348 * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
349 *
350 * (Note that the AUTO_STOPPED state won't be necessary once the hub
351 * driver learns to autosuspend.)
1da177e4 352 */
c8f4fe43 353enum uhci_rh_state {
6c1b445c 354 /* In the following states the HC must be halted.
8b262bd2 355 * These two must come first. */
6c1b445c 356 UHCI_RH_RESET,
c8f4fe43 357 UHCI_RH_SUSPENDED,
a8bed8b6 358
c8f4fe43
AS
359 UHCI_RH_AUTO_STOPPED,
360 UHCI_RH_RESUMING,
361
6c1b445c
AS
362 /* In this state the HC changes from running to halted,
363 * so it can legally appear either way. */
c8f4fe43
AS
364 UHCI_RH_SUSPENDING,
365
6c1b445c 366 /* In the following states it's an error if the HC is halted.
8b262bd2 367 * These two must come last. */
c8f4fe43
AS
368 UHCI_RH_RUNNING, /* The normal state */
369 UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
1da177e4
LT
370};
371
372/*
8b262bd2 373 * The full UHCI controller information:
1da177e4
LT
374 */
375struct uhci_hcd {
376
377 /* debugfs */
378 struct dentry *dentry;
379
380 /* Grabbed from PCI */
381 unsigned long io_addr;
382
d3219d1c
JA
383 /* Used when registers are memory mapped */
384 void __iomem *regs;
385
1da177e4
LT
386 struct dma_pool *qh_pool;
387 struct dma_pool *td_pool;
388
1da177e4 389 struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
687f5f34 390 struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
0ed8fee1 391 struct uhci_qh *next_qh; /* Next QH to scan */
1da177e4
LT
392
393 spinlock_t lock;
a1d59ce8 394
dccf4a48 395 dma_addr_t frame_dma_handle; /* Hardware frame list */
8b262bd2 396 __le32 *frame;
dccf4a48 397 void **frame_cpu; /* CPU's frame list */
a1d59ce8 398
c8f4fe43
AS
399 enum uhci_rh_state rh_state;
400 unsigned long auto_stop_time; /* When to AUTO_STOP */
401
1da177e4
LT
402 unsigned int frame_number; /* As of last check */
403 unsigned int is_stopped;
404#define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
c8155cc5
AS
405 unsigned int last_iso_frame; /* Frame of last scan */
406 unsigned int cur_iso_frame; /* Frame for current scan */
1da177e4
LT
407
408 unsigned int scan_in_progress:1; /* Schedule scan is running */
409 unsigned int need_rescan:1; /* Redo the schedule scan */
e323de46 410 unsigned int dead:1; /* Controller has died */
d8f12ab5
AS
411 unsigned int RD_enable:1; /* Suspended root hub with
412 Resume-Detect interrupts
413 enabled */
8d402e1a 414 unsigned int is_initialized:1; /* Data structure is usable */
84afddd7 415 unsigned int fsbr_is_on:1; /* FSBR is turned on */
c5e3b741
AS
416 unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
417 unsigned int fsbr_expiring:1; /* FSBR is timing out */
418
419 struct timer_list fsbr_timer; /* For turning off FBSR */
1da177e4 420
dfeca7a8
JA
421 /* Silicon quirks */
422 unsigned int oc_low:1; /* OverCurrent bit active low */
423 unsigned int wait_for_hp:1; /* Wait for HP port reset */
424
1da177e4
LT
425 /* Support for port suspend/resume/reset */
426 unsigned long port_c_suspend; /* Bit-arrays of ports */
1da177e4
LT
427 unsigned long resuming_ports;
428 unsigned long ports_timeout; /* Time to stop signalling */
429
dccf4a48
AS
430 struct list_head idle_qh_list; /* Where the idle QHs live */
431
1f09df8b 432 int rh_numports; /* Number of root-hub ports */
1da177e4
LT
433
434 wait_queue_head_t waitqh; /* endpoint_disable waiters */
dccf4a48 435 int num_waiting; /* Number of waiters */
3ca2a321
AS
436
437 int total_load; /* Sum of array values */
438 short load[MAX_PHASE]; /* Periodic allocations */
e7652e1e
JA
439
440 /* Reset host controller */
441 void (*reset_hc) (struct uhci_hcd *uhci);
442 int (*check_and_reset_hc) (struct uhci_hcd *uhci);
443 /* configure_hc should perform arch specific settings, if needed */
444 void (*configure_hc) (struct uhci_hcd *uhci);
445 /* Check for broken resume detect interrupts */
446 int (*resume_detect_interrupts_are_broken) (struct uhci_hcd *uhci);
447 /* Check for broken global suspend */
448 int (*global_suspend_mode_is_broken) (struct uhci_hcd *uhci);
1da177e4
LT
449};
450
451/* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
452static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
453{
454 return (struct uhci_hcd *) (hcd->hcd_priv);
455}
456static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
457{
458 return container_of((void *) uhci, struct usb_hcd, hcd_priv);
459}
460
461#define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
462
c4334726
AS
463/* Utility macro for comparing frame numbers */
464#define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
465
8b262bd2
AS
466
467/*
468 * Private per-URB data
469 */
1da177e4 470struct urb_priv {
dccf4a48 471 struct list_head node; /* Node in the QH's urbp list */
1da177e4
LT
472
473 struct urb *urb;
474
475 struct uhci_qh *qh; /* QH for this URB */
8b262bd2 476 struct list_head td_list;
1da177e4 477
84afddd7 478 unsigned fsbr:1; /* URB wants FSBR */
1da177e4
LT
479};
480
8b262bd2 481
c8f4fe43
AS
482/* Some special IDs */
483
484#define PCI_VENDOR_ID_GENESYS 0x17a0
485#define PCI_DEVICE_ID_GL880S_UHCI 0x8083
c8f4fe43 486
d3219d1c
JA
487/*
488 * Functions used to access controller registers. The UCHI spec says that host
489 * controller I/O registers are mapped into PCI I/O space. For non-PCI hosts
490 * we use memory mapped registers.
491 */
492
493#if !defined(CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC)
494/* Support PCI only */
9faa091a
JA
495static inline u32 uhci_readl(struct uhci_hcd *uhci, int reg)
496{
497 return inl(uhci->io_addr + reg);
498}
499
500static inline void uhci_writel(struct uhci_hcd *uhci, u32 val, int reg)
501{
502 outl(val, uhci->io_addr + reg);
503}
504
505static inline u16 uhci_readw(struct uhci_hcd *uhci, int reg)
506{
507 return inw(uhci->io_addr + reg);
508}
509
510static inline void uhci_writew(struct uhci_hcd *uhci, u16 val, int reg)
511{
512 outw(val, uhci->io_addr + reg);
513}
514
515static inline u8 uhci_readb(struct uhci_hcd *uhci, int reg)
516{
517 return inb(uhci->io_addr + reg);
518}
519
520static inline void uhci_writeb(struct uhci_hcd *uhci, u8 val, int reg)
521{
522 outb(val, uhci->io_addr + reg);
523}
524
d3219d1c
JA
525#else
526/* Support PCI and non-PCI host controllers */
527
528#define uhci_has_pci_registers(u) ((u)->io_addr != 0)
529
530static inline u32 uhci_readl(struct uhci_hcd *uhci, int reg)
531{
532 if (uhci_has_pci_registers(uhci))
533 return inl(uhci->io_addr + reg);
534 else
535 return readl(uhci->regs + reg);
536}
537
538static inline void uhci_writel(struct uhci_hcd *uhci, u32 val, int reg)
539{
540 if (uhci_has_pci_registers(uhci))
541 outl(val, uhci->io_addr + reg);
542 else
543 writel(val, uhci->regs + reg);
544}
545
546static inline u16 uhci_readw(struct uhci_hcd *uhci, int reg)
547{
548 if (uhci_has_pci_registers(uhci))
549 return inw(uhci->io_addr + reg);
550 else
551 return readw(uhci->regs + reg);
552}
553
554static inline void uhci_writew(struct uhci_hcd *uhci, u16 val, int reg)
555{
556 if (uhci_has_pci_registers(uhci))
557 outw(val, uhci->io_addr + reg);
558 else
559 writew(val, uhci->regs + reg);
560}
561
562static inline u8 uhci_readb(struct uhci_hcd *uhci, int reg)
563{
564 if (uhci_has_pci_registers(uhci))
565 return inb(uhci->io_addr + reg);
566 else
567 return readb(uhci->regs + reg);
568}
569
570static inline void uhci_writeb(struct uhci_hcd *uhci, u8 val, int reg)
571{
572 if (uhci_has_pci_registers(uhci))
573 outb(val, uhci->io_addr + reg);
574 else
575 writeb(val, uhci->regs + reg);
576}
577#endif /* !defined(CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC) */
578
1da177e4 579#endif
This page took 0.630404 seconds and 5 git commands to generate.