xHCI: Set link state support
[deliverable/linux.git] / drivers / usb / host / xhci-hub.c
CommitLineData
0f2a7930
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <asm/unaligned.h>
24
25#include "xhci.h"
26
9777e3ce
AX
27#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
28#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
29 PORT_RC | PORT_PLC | PORT_PE)
30
4bbb0ace
SS
31static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
32 struct usb_hub_descriptor *desc, int ports)
0f2a7930 33{
0f2a7930
SS
34 u16 temp;
35
0f2a7930
SS
36 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
37 desc->bHubContrCurrent = 0;
38
39 desc->bNbrPorts = ports;
0f2a7930
SS
40 /* Ugh, these should be #defines, FIXME */
41 /* Using table 11-13 in USB 2.0 spec. */
42 temp = 0;
43 /* Bits 1:0 - support port power switching, or power always on */
44 if (HCC_PPC(xhci->hcc_params))
45 temp |= 0x0001;
46 else
47 temp |= 0x0002;
48 /* Bit 2 - root hubs are not part of a compound device */
49 /* Bits 4:3 - individual port over current protection */
50 temp |= 0x0008;
51 /* Bits 6:5 - no TTs in root ports */
52 /* Bit 7 - no port indicators */
28ccd296 53 desc->wHubCharacteristics = cpu_to_le16(temp);
0f2a7930
SS
54}
55
4bbb0ace
SS
56/* Fill in the USB 2.0 roothub descriptor */
57static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
58 struct usb_hub_descriptor *desc)
59{
60 int ports;
61 u16 temp;
62 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
63 u32 portsc;
64 unsigned int i;
65
66 ports = xhci->num_usb2_ports;
67
68 xhci_common_hub_descriptor(xhci, desc, ports);
69 desc->bDescriptorType = 0x29;
70 temp = 1 + (ports / 8);
71 desc->bDescLength = 7 + 2 * temp;
72
73 /* The Device Removable bits are reported on a byte granularity.
74 * If the port doesn't exist within that byte, the bit is set to 0.
75 */
76 memset(port_removable, 0, sizeof(port_removable));
77 for (i = 0; i < ports; i++) {
78 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
79 /* If a device is removable, PORTSC reports a 0, same as in the
80 * hub descriptor DeviceRemovable bits.
81 */
82 if (portsc & PORT_DEV_REMOVE)
83 /* This math is hairy because bit 0 of DeviceRemovable
84 * is reserved, and bit 1 is for port 1, etc.
85 */
86 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
87 }
88
89 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
90 * ports on it. The USB 2.0 specification says that there are two
91 * variable length fields at the end of the hub descriptor:
92 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
93 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
94 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
95 * 0xFF, so we initialize the both arrays (DeviceRemovable and
96 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
97 * set of ports that actually exist.
98 */
99 memset(desc->u.hs.DeviceRemovable, 0xff,
100 sizeof(desc->u.hs.DeviceRemovable));
101 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
102 sizeof(desc->u.hs.PortPwrCtrlMask));
103
104 for (i = 0; i < (ports + 1 + 7) / 8; i++)
105 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
106 sizeof(__u8));
107}
108
109/* Fill in the USB 3.0 roothub descriptor */
110static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
111 struct usb_hub_descriptor *desc)
112{
113 int ports;
114 u16 port_removable;
115 u32 portsc;
116 unsigned int i;
117
118 ports = xhci->num_usb3_ports;
119 xhci_common_hub_descriptor(xhci, desc, ports);
120 desc->bDescriptorType = 0x2a;
121 desc->bDescLength = 12;
122
123 /* header decode latency should be zero for roothubs,
124 * see section 4.23.5.2.
125 */
126 desc->u.ss.bHubHdrDecLat = 0;
127 desc->u.ss.wHubDelay = 0;
128
129 port_removable = 0;
130 /* bit 0 is reserved, bit 1 is for port 1, etc. */
131 for (i = 0; i < ports; i++) {
132 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
133 if (portsc & PORT_DEV_REMOVE)
134 port_removable |= 1 << (i + 1);
135 }
136 memset(&desc->u.ss.DeviceRemovable,
137 (__force __u16) cpu_to_le16(port_removable),
138 sizeof(__u16));
139}
140
141static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
142 struct usb_hub_descriptor *desc)
143{
144
145 if (hcd->speed == HCD_USB3)
146 xhci_usb3_hub_descriptor(hcd, xhci, desc);
147 else
148 xhci_usb2_hub_descriptor(hcd, xhci, desc);
149
150}
151
0f2a7930
SS
152static unsigned int xhci_port_speed(unsigned int port_status)
153{
154 if (DEV_LOWSPEED(port_status))
288ead45 155 return USB_PORT_STAT_LOW_SPEED;
0f2a7930 156 if (DEV_HIGHSPEED(port_status))
288ead45 157 return USB_PORT_STAT_HIGH_SPEED;
0f2a7930
SS
158 /*
159 * FIXME: Yes, we should check for full speed, but the core uses that as
160 * a default in portspeed() in usb/core/hub.c (which is the only place
288ead45 161 * USB_PORT_STAT_*_SPEED is used).
0f2a7930
SS
162 */
163 return 0;
164}
165
166/*
167 * These bits are Read Only (RO) and should be saved and written to the
168 * registers: 0, 3, 10:13, 30
169 * connect status, over-current status, port speed, and device removable.
170 * connect status and port speed are also sticky - meaning they're in
171 * the AUX well and they aren't changed by a hot, warm, or cold reset.
172 */
173#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
174/*
175 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
176 * bits 5:8, 9, 14:15, 25:27
177 * link state, port power, port indicator state, "wake on" enable state
178 */
179#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
180/*
181 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
182 * bit 4 (port reset)
183 */
184#define XHCI_PORT_RW1S ((1<<4))
185/*
186 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
187 * bits 1, 17, 18, 19, 20, 21, 22, 23
188 * port enable/disable, and
189 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
190 * over-current, reset, link state, and L1 change
191 */
192#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
193/*
194 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
195 * latched in
196 */
197#define XHCI_PORT_RW ((1<<16))
198/*
199 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
200 * bits 2, 24, 28:31
201 */
202#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
203
204/*
205 * Given a port state, this function returns a value that would result in the
206 * port being in the same state, if the value was written to the port status
207 * control register.
208 * Save Read Only (RO) bits and save read/write bits where
209 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
210 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
211 */
56192531 212u32 xhci_port_state_to_neutral(u32 state)
0f2a7930
SS
213{
214 /* Save read-only status and port state */
215 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
216}
217
be88fe4f
AX
218/*
219 * find slot id based on port number.
f6ff0ac8 220 * @port: The one-based port number from one of the two split roothubs.
be88fe4f 221 */
5233630f
SS
222int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
223 u16 port)
be88fe4f
AX
224{
225 int slot_id;
226 int i;
f6ff0ac8 227 enum usb_device_speed speed;
be88fe4f
AX
228
229 slot_id = 0;
230 for (i = 0; i < MAX_HC_SLOTS; i++) {
231 if (!xhci->devs[i])
232 continue;
f6ff0ac8
SS
233 speed = xhci->devs[i]->udev->speed;
234 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
235 && xhci->devs[i]->port == port) {
be88fe4f
AX
236 slot_id = i;
237 break;
238 }
239 }
240
241 return slot_id;
242}
243
244/*
245 * Stop device
246 * It issues stop endpoint command for EP 0 to 30. And wait the last command
247 * to complete.
248 * suspend will set to 1, if suspend bit need to set in command.
249 */
250static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
251{
252 struct xhci_virt_device *virt_dev;
253 struct xhci_command *cmd;
254 unsigned long flags;
255 int timeleft;
256 int ret;
257 int i;
258
259 ret = 0;
260 virt_dev = xhci->devs[slot_id];
261 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
262 if (!cmd) {
263 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
264 return -ENOMEM;
265 }
266
267 spin_lock_irqsave(&xhci->lock, flags);
268 for (i = LAST_EP_INDEX; i > 0; i--) {
269 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
270 xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
271 }
272 cmd->command_trb = xhci->cmd_ring->enqueue;
273 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
274 xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
275 xhci_ring_cmd_db(xhci);
276 spin_unlock_irqrestore(&xhci->lock, flags);
277
278 /* Wait for last stop endpoint command to finish */
279 timeleft = wait_for_completion_interruptible_timeout(
280 cmd->completion,
281 USB_CTRL_SET_TIMEOUT);
282 if (timeleft <= 0) {
283 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
284 timeleft == 0 ? "Timeout" : "Signal");
285 spin_lock_irqsave(&xhci->lock, flags);
286 /* The timeout might have raced with the event ring handler, so
287 * only delete from the list if the item isn't poisoned.
288 */
289 if (cmd->cmd_list.next != LIST_POISON1)
290 list_del(&cmd->cmd_list);
291 spin_unlock_irqrestore(&xhci->lock, flags);
292 ret = -ETIME;
293 goto command_cleanup;
294 }
295
296command_cleanup:
297 xhci_free_command(xhci, cmd);
298 return ret;
299}
300
301/*
302 * Ring device, it rings the all doorbells unconditionally.
303 */
56192531 304void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
be88fe4f
AX
305{
306 int i;
307
308 for (i = 0; i < LAST_EP_INDEX + 1; i++)
309 if (xhci->devs[slot_id]->eps[i].ring &&
310 xhci->devs[slot_id]->eps[i].ring->dequeue)
311 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
312
313 return;
314}
315
f6ff0ac8 316static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
28ccd296 317 u16 wIndex, __le32 __iomem *addr, u32 port_status)
6219c047 318{
6dd0a3a7 319 /* Don't allow the USB core to disable SuperSpeed ports. */
f6ff0ac8 320 if (hcd->speed == HCD_USB3) {
6dd0a3a7
SS
321 xhci_dbg(xhci, "Ignoring request to disable "
322 "SuperSpeed port.\n");
323 return;
324 }
325
6219c047
SS
326 /* Write 1 to disable the port */
327 xhci_writel(xhci, port_status | PORT_PE, addr);
328 port_status = xhci_readl(xhci, addr);
329 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
330 wIndex, port_status);
331}
332
34fb562a 333static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
28ccd296 334 u16 wIndex, __le32 __iomem *addr, u32 port_status)
34fb562a
SS
335{
336 char *port_change_bit;
337 u32 status;
338
339 switch (wValue) {
340 case USB_PORT_FEAT_C_RESET:
341 status = PORT_RC;
342 port_change_bit = "reset";
343 break;
a11496eb
AX
344 case USB_PORT_FEAT_C_BH_PORT_RESET:
345 status = PORT_WRC;
346 port_change_bit = "warm(BH) reset";
347 break;
34fb562a
SS
348 case USB_PORT_FEAT_C_CONNECTION:
349 status = PORT_CSC;
350 port_change_bit = "connect";
351 break;
352 case USB_PORT_FEAT_C_OVER_CURRENT:
353 status = PORT_OCC;
354 port_change_bit = "over-current";
355 break;
6219c047
SS
356 case USB_PORT_FEAT_C_ENABLE:
357 status = PORT_PEC;
358 port_change_bit = "enable/disable";
359 break;
be88fe4f
AX
360 case USB_PORT_FEAT_C_SUSPEND:
361 status = PORT_PLC;
362 port_change_bit = "suspend/resume";
363 break;
85387c0e
AX
364 case USB_PORT_FEAT_C_PORT_LINK_STATE:
365 status = PORT_PLC;
366 port_change_bit = "link state";
367 break;
34fb562a
SS
368 default:
369 /* Should never happen */
370 return;
371 }
372 /* Change bits are all write 1 to clear */
373 xhci_writel(xhci, port_status | status, addr);
374 port_status = xhci_readl(xhci, addr);
375 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
376 port_change_bit, wIndex, port_status);
377}
378
0f2a7930
SS
379int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
380 u16 wIndex, char *buf, u16 wLength)
381{
382 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
383 int ports;
384 unsigned long flags;
56192531 385 u32 temp, temp1, status;
0f2a7930 386 int retval = 0;
28ccd296 387 __le32 __iomem **port_array;
be88fe4f 388 int slot_id;
20b67cf5 389 struct xhci_bus_state *bus_state;
2c441780 390 u16 link_state = 0;
0f2a7930 391
f6ff0ac8
SS
392 if (hcd->speed == HCD_USB3) {
393 ports = xhci->num_usb3_ports;
394 port_array = xhci->usb3_ports;
395 } else {
396 ports = xhci->num_usb2_ports;
397 port_array = xhci->usb2_ports;
5308a91b 398 }
20b67cf5 399 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
400
401 spin_lock_irqsave(&xhci->lock, flags);
402 switch (typeReq) {
403 case GetHubStatus:
404 /* No power source, over-current reported per port */
405 memset(buf, 0, 4);
406 break;
407 case GetHubDescriptor:
4bbb0ace
SS
408 /* Check to make sure userspace is asking for the USB 3.0 hub
409 * descriptor for the USB 3.0 roothub. If not, we stall the
410 * endpoint, like external hubs do.
411 */
412 if (hcd->speed == HCD_USB3 &&
413 (wLength < USB_DT_SS_HUB_SIZE ||
414 wValue != (USB_DT_SS_HUB << 8))) {
415 xhci_dbg(xhci, "Wrong hub descriptor type for "
416 "USB 3.0 roothub.\n");
417 goto error;
418 }
f6ff0ac8
SS
419 xhci_hub_descriptor(hcd, xhci,
420 (struct usb_hub_descriptor *) buf);
0f2a7930
SS
421 break;
422 case GetPortStatus:
423 if (!wIndex || wIndex > ports)
424 goto error;
425 wIndex--;
426 status = 0;
5308a91b 427 temp = xhci_readl(xhci, port_array[wIndex]);
f9de8151
SS
428 if (temp == 0xffffffff) {
429 retval = -ENODEV;
430 break;
431 }
0f2a7930
SS
432 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
433
4bbb0ace
SS
434 /* FIXME - should we return a port status value like the USB
435 * 3.0 external hubs do?
436 */
0f2a7930
SS
437 /* wPortChange bits */
438 if (temp & PORT_CSC)
749da5f8 439 status |= USB_PORT_STAT_C_CONNECTION << 16;
0f2a7930 440 if (temp & PORT_PEC)
749da5f8 441 status |= USB_PORT_STAT_C_ENABLE << 16;
0f2a7930 442 if ((temp & PORT_OCC))
749da5f8 443 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
0f2a7930 444 /*
be88fe4f 445 * FIXME ignoring reset and USB 2.1/3.0 specific
0f2a7930
SS
446 * changes
447 */
be88fe4f
AX
448 if ((temp & PORT_PLS_MASK) == XDEV_U3
449 && (temp & PORT_POWER))
450 status |= 1 << USB_PORT_FEAT_SUSPEND;
56192531
AX
451 if ((temp & PORT_PLS_MASK) == XDEV_RESUME) {
452 if ((temp & PORT_RESET) || !(temp & PORT_PE))
453 goto error;
454 if (!DEV_SUPERSPEED(temp) && time_after_eq(jiffies,
20b67cf5 455 bus_state->resume_done[wIndex])) {
56192531
AX
456 xhci_dbg(xhci, "Resume USB2 port %d\n",
457 wIndex + 1);
20b67cf5 458 bus_state->resume_done[wIndex] = 0;
56192531
AX
459 temp1 = xhci_port_state_to_neutral(temp);
460 temp1 &= ~PORT_PLS_MASK;
461 temp1 |= PORT_LINK_STROBE | XDEV_U0;
5308a91b 462 xhci_writel(xhci, temp1, port_array[wIndex]);
56192531
AX
463
464 xhci_dbg(xhci, "set port %d resume\n",
465 wIndex + 1);
5233630f 466 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
56192531
AX
467 wIndex + 1);
468 if (!slot_id) {
469 xhci_dbg(xhci, "slot_id is zero\n");
470 goto error;
471 }
472 xhci_ring_device(xhci, slot_id);
20b67cf5
SS
473 bus_state->port_c_suspend |= 1 << wIndex;
474 bus_state->suspended_ports &= ~(1 << wIndex);
56192531
AX
475 }
476 }
be88fe4f
AX
477 if ((temp & PORT_PLS_MASK) == XDEV_U0
478 && (temp & PORT_POWER)
20b67cf5
SS
479 && (bus_state->suspended_ports & (1 << wIndex))) {
480 bus_state->suspended_ports &= ~(1 << wIndex);
481 bus_state->port_c_suspend |= 1 << wIndex;
be88fe4f 482 }
0f2a7930 483 if (temp & PORT_CONNECT) {
749da5f8 484 status |= USB_PORT_STAT_CONNECTION;
0f2a7930
SS
485 status |= xhci_port_speed(temp);
486 }
487 if (temp & PORT_PE)
749da5f8 488 status |= USB_PORT_STAT_ENABLE;
0f2a7930 489 if (temp & PORT_OC)
749da5f8 490 status |= USB_PORT_STAT_OVERCURRENT;
0f2a7930 491 if (temp & PORT_RESET)
749da5f8 492 status |= USB_PORT_STAT_RESET;
0f2a7930 493 if (temp & PORT_POWER)
749da5f8 494 status |= USB_PORT_STAT_POWER;
20b67cf5 495 if (bus_state->port_c_suspend & (1 << wIndex))
be88fe4f 496 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
0f2a7930
SS
497 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
498 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
499 break;
500 case SetPortFeature:
2c441780
AX
501 if (wValue == USB_PORT_FEAT_LINK_STATE)
502 link_state = (wIndex & 0xff00) >> 3;
0f2a7930
SS
503 wIndex &= 0xff;
504 if (!wIndex || wIndex > ports)
505 goto error;
506 wIndex--;
5308a91b 507 temp = xhci_readl(xhci, port_array[wIndex]);
f9de8151
SS
508 if (temp == 0xffffffff) {
509 retval = -ENODEV;
510 break;
511 }
0f2a7930 512 temp = xhci_port_state_to_neutral(temp);
4bbb0ace 513 /* FIXME: What new port features do we need to support? */
0f2a7930 514 switch (wValue) {
be88fe4f 515 case USB_PORT_FEAT_SUSPEND:
5308a91b 516 temp = xhci_readl(xhci, port_array[wIndex]);
be88fe4f
AX
517 /* In spec software should not attempt to suspend
518 * a port unless the port reports that it is in the
519 * enabled (PED = ‘1’,PLS < ‘3’) state.
520 */
521 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
522 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
523 xhci_warn(xhci, "USB core suspending device "
524 "not in U0/U1/U2.\n");
525 goto error;
526 }
527
5233630f
SS
528 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
529 wIndex + 1);
be88fe4f
AX
530 if (!slot_id) {
531 xhci_warn(xhci, "slot_id is zero\n");
532 goto error;
533 }
534 /* unlock to execute stop endpoint commands */
535 spin_unlock_irqrestore(&xhci->lock, flags);
536 xhci_stop_device(xhci, slot_id, 1);
537 spin_lock_irqsave(&xhci->lock, flags);
538
539 temp = xhci_port_state_to_neutral(temp);
540 temp &= ~PORT_PLS_MASK;
541 temp |= PORT_LINK_STROBE | XDEV_U3;
5308a91b 542 xhci_writel(xhci, temp, port_array[wIndex]);
be88fe4f
AX
543
544 spin_unlock_irqrestore(&xhci->lock, flags);
545 msleep(10); /* wait device to enter */
546 spin_lock_irqsave(&xhci->lock, flags);
547
5308a91b 548 temp = xhci_readl(xhci, port_array[wIndex]);
20b67cf5 549 bus_state->suspended_ports |= 1 << wIndex;
be88fe4f 550 break;
2c441780
AX
551 case USB_PORT_FEAT_LINK_STATE:
552 temp = xhci_readl(xhci, port_array[wIndex]);
553 /* Software should not attempt to set
554 * port link state above '5' (Rx.Detect) and the port
555 * must be enabled.
556 */
557 if ((temp & PORT_PE) == 0 ||
558 (link_state > USB_SS_PORT_LS_RX_DETECT)) {
559 xhci_warn(xhci, "Cannot set link state.\n");
560 goto error;
561 }
562
563 if (link_state == USB_SS_PORT_LS_U3) {
564 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
565 wIndex + 1);
566 if (slot_id) {
567 /* unlock to execute stop endpoint
568 * commands */
569 spin_unlock_irqrestore(&xhci->lock,
570 flags);
571 xhci_stop_device(xhci, slot_id, 1);
572 spin_lock_irqsave(&xhci->lock, flags);
573 }
574 }
575
576 temp = xhci_port_state_to_neutral(temp);
577 temp &= ~PORT_PLS_MASK;
578 temp |= PORT_LINK_STROBE | link_state;
579 xhci_writel(xhci, temp, port_array[wIndex]);
580
581 spin_unlock_irqrestore(&xhci->lock, flags);
582 msleep(20); /* wait device to enter */
583 spin_lock_irqsave(&xhci->lock, flags);
584
585 temp = xhci_readl(xhci, port_array[wIndex]);
586 if (link_state == USB_SS_PORT_LS_U3)
587 bus_state->suspended_ports |= 1 << wIndex;
588 break;
0f2a7930
SS
589 case USB_PORT_FEAT_POWER:
590 /*
591 * Turn on ports, even if there isn't per-port switching.
592 * HC will report connect events even before this is set.
593 * However, khubd will ignore the roothub events until
594 * the roothub is registered.
595 */
5308a91b
SS
596 xhci_writel(xhci, temp | PORT_POWER,
597 port_array[wIndex]);
0f2a7930 598
5308a91b 599 temp = xhci_readl(xhci, port_array[wIndex]);
0f2a7930
SS
600 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
601 break;
602 case USB_PORT_FEAT_RESET:
603 temp = (temp | PORT_RESET);
5308a91b 604 xhci_writel(xhci, temp, port_array[wIndex]);
0f2a7930 605
5308a91b 606 temp = xhci_readl(xhci, port_array[wIndex]);
0f2a7930
SS
607 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
608 break;
a11496eb
AX
609 case USB_PORT_FEAT_BH_PORT_RESET:
610 temp |= PORT_WR;
611 xhci_writel(xhci, temp, port_array[wIndex]);
612
613 temp = xhci_readl(xhci, port_array[wIndex]);
614 break;
0f2a7930
SS
615 default:
616 goto error;
617 }
5308a91b
SS
618 /* unblock any posted writes */
619 temp = xhci_readl(xhci, port_array[wIndex]);
0f2a7930
SS
620 break;
621 case ClearPortFeature:
622 if (!wIndex || wIndex > ports)
623 goto error;
624 wIndex--;
5308a91b 625 temp = xhci_readl(xhci, port_array[wIndex]);
f9de8151
SS
626 if (temp == 0xffffffff) {
627 retval = -ENODEV;
628 break;
629 }
4bbb0ace 630 /* FIXME: What new port features do we need to support? */
0f2a7930
SS
631 temp = xhci_port_state_to_neutral(temp);
632 switch (wValue) {
be88fe4f 633 case USB_PORT_FEAT_SUSPEND:
5308a91b 634 temp = xhci_readl(xhci, port_array[wIndex]);
be88fe4f
AX
635 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
636 xhci_dbg(xhci, "PORTSC %04x\n", temp);
637 if (temp & PORT_RESET)
638 goto error;
639 if (temp & XDEV_U3) {
640 if ((temp & PORT_PE) == 0)
641 goto error;
642 if (DEV_SUPERSPEED(temp)) {
643 temp = xhci_port_state_to_neutral(temp);
644 temp &= ~PORT_PLS_MASK;
645 temp |= PORT_LINK_STROBE | XDEV_U0;
5308a91b
SS
646 xhci_writel(xhci, temp,
647 port_array[wIndex]);
648 xhci_readl(xhci, port_array[wIndex]);
be88fe4f
AX
649 } else {
650 temp = xhci_port_state_to_neutral(temp);
651 temp &= ~PORT_PLS_MASK;
652 temp |= PORT_LINK_STROBE | XDEV_RESUME;
5308a91b
SS
653 xhci_writel(xhci, temp,
654 port_array[wIndex]);
be88fe4f
AX
655
656 spin_unlock_irqrestore(&xhci->lock,
657 flags);
658 msleep(20);
659 spin_lock_irqsave(&xhci->lock, flags);
660
5308a91b
SS
661 temp = xhci_readl(xhci,
662 port_array[wIndex]);
be88fe4f
AX
663 temp = xhci_port_state_to_neutral(temp);
664 temp &= ~PORT_PLS_MASK;
665 temp |= PORT_LINK_STROBE | XDEV_U0;
5308a91b
SS
666 xhci_writel(xhci, temp,
667 port_array[wIndex]);
be88fe4f 668 }
20b67cf5 669 bus_state->port_c_suspend |= 1 << wIndex;
be88fe4f
AX
670 }
671
5233630f
SS
672 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
673 wIndex + 1);
be88fe4f
AX
674 if (!slot_id) {
675 xhci_dbg(xhci, "slot_id is zero\n");
676 goto error;
677 }
678 xhci_ring_device(xhci, slot_id);
679 break;
680 case USB_PORT_FEAT_C_SUSPEND:
20b67cf5 681 bus_state->port_c_suspend &= ~(1 << wIndex);
0f2a7930 682 case USB_PORT_FEAT_C_RESET:
a11496eb 683 case USB_PORT_FEAT_C_BH_PORT_RESET:
0f2a7930 684 case USB_PORT_FEAT_C_CONNECTION:
0f2a7930 685 case USB_PORT_FEAT_C_OVER_CURRENT:
6219c047 686 case USB_PORT_FEAT_C_ENABLE:
85387c0e 687 case USB_PORT_FEAT_C_PORT_LINK_STATE:
34fb562a 688 xhci_clear_port_change_bit(xhci, wValue, wIndex,
5308a91b 689 port_array[wIndex], temp);
0f2a7930 690 break;
6219c047 691 case USB_PORT_FEAT_ENABLE:
f6ff0ac8 692 xhci_disable_port(hcd, xhci, wIndex,
5308a91b 693 port_array[wIndex], temp);
6219c047 694 break;
0f2a7930
SS
695 default:
696 goto error;
697 }
0f2a7930
SS
698 break;
699 default:
700error:
701 /* "stall" on error */
702 retval = -EPIPE;
703 }
704 spin_unlock_irqrestore(&xhci->lock, flags);
705 return retval;
706}
707
708/*
709 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
710 * Ports are 0-indexed from the HCD point of view,
711 * and 1-indexed from the USB core pointer of view.
0f2a7930
SS
712 *
713 * Note that the status change bits will be cleared as soon as a port status
714 * change event is generated, so we use the saved status from that event.
715 */
716int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
717{
718 unsigned long flags;
719 u32 temp, status;
56192531 720 u32 mask;
0f2a7930
SS
721 int i, retval;
722 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
723 int ports;
28ccd296 724 __le32 __iomem **port_array;
20b67cf5 725 struct xhci_bus_state *bus_state;
0f2a7930 726
f6ff0ac8
SS
727 if (hcd->speed == HCD_USB3) {
728 ports = xhci->num_usb3_ports;
729 port_array = xhci->usb3_ports;
730 } else {
731 ports = xhci->num_usb2_ports;
732 port_array = xhci->usb2_ports;
5308a91b 733 }
20b67cf5 734 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
735
736 /* Initial status is no changes */
419a8e81
WG
737 retval = (ports + 8) / 8;
738 memset(buf, 0, retval);
0f2a7930 739 status = 0;
0f2a7930 740
56192531
AX
741 mask = PORT_CSC | PORT_PEC | PORT_OCC;
742
0f2a7930
SS
743 spin_lock_irqsave(&xhci->lock, flags);
744 /* For each port, did anything change? If so, set that bit in buf. */
745 for (i = 0; i < ports; i++) {
5308a91b 746 temp = xhci_readl(xhci, port_array[i]);
f9de8151
SS
747 if (temp == 0xffffffff) {
748 retval = -ENODEV;
749 break;
750 }
56192531 751 if ((temp & mask) != 0 ||
20b67cf5
SS
752 (bus_state->port_c_suspend & 1 << i) ||
753 (bus_state->resume_done[i] && time_after_eq(
754 jiffies, bus_state->resume_done[i]))) {
419a8e81 755 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
0f2a7930
SS
756 status = 1;
757 }
758 }
759 spin_unlock_irqrestore(&xhci->lock, flags);
760 return status ? retval : 0;
761}
9777e3ce
AX
762
763#ifdef CONFIG_PM
764
765int xhci_bus_suspend(struct usb_hcd *hcd)
766{
767 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 768 int max_ports, port_index;
28ccd296 769 __le32 __iomem **port_array;
20b67cf5 770 struct xhci_bus_state *bus_state;
9777e3ce
AX
771 unsigned long flags;
772
f6ff0ac8
SS
773 if (hcd->speed == HCD_USB3) {
774 max_ports = xhci->num_usb3_ports;
775 port_array = xhci->usb3_ports;
776 xhci_dbg(xhci, "suspend USB 3.0 root hub\n");
777 } else {
778 max_ports = xhci->num_usb2_ports;
779 port_array = xhci->usb2_ports;
780 xhci_dbg(xhci, "suspend USB 2.0 root hub\n");
5308a91b 781 }
20b67cf5 782 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce
AX
783
784 spin_lock_irqsave(&xhci->lock, flags);
785
786 if (hcd->self.root_hub->do_remote_wakeup) {
518e848e
SS
787 port_index = max_ports;
788 while (port_index--) {
20b67cf5 789 if (bus_state->resume_done[port_index] != 0) {
9777e3ce
AX
790 spin_unlock_irqrestore(&xhci->lock, flags);
791 xhci_dbg(xhci, "suspend failed because "
792 "port %d is resuming\n",
518e848e 793 port_index + 1);
9777e3ce
AX
794 return -EBUSY;
795 }
796 }
797 }
798
518e848e 799 port_index = max_ports;
20b67cf5 800 bus_state->bus_suspended = 0;
518e848e 801 while (port_index--) {
9777e3ce 802 /* suspend the port if the port is not suspended */
9777e3ce
AX
803 u32 t1, t2;
804 int slot_id;
805
5308a91b 806 t1 = xhci_readl(xhci, port_array[port_index]);
9777e3ce
AX
807 t2 = xhci_port_state_to_neutral(t1);
808
809 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
518e848e 810 xhci_dbg(xhci, "port %d not suspended\n", port_index);
5233630f 811 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
518e848e 812 port_index + 1);
9777e3ce
AX
813 if (slot_id) {
814 spin_unlock_irqrestore(&xhci->lock, flags);
815 xhci_stop_device(xhci, slot_id, 1);
816 spin_lock_irqsave(&xhci->lock, flags);
817 }
818 t2 &= ~PORT_PLS_MASK;
819 t2 |= PORT_LINK_STROBE | XDEV_U3;
20b67cf5 820 set_bit(port_index, &bus_state->bus_suspended);
9777e3ce
AX
821 }
822 if (hcd->self.root_hub->do_remote_wakeup) {
823 if (t1 & PORT_CONNECT) {
824 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
825 t2 &= ~PORT_WKCONN_E;
826 } else {
827 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
828 t2 &= ~PORT_WKDISC_E;
829 }
830 } else
831 t2 &= ~PORT_WAKE_BITS;
832
833 t1 = xhci_port_state_to_neutral(t1);
834 if (t1 != t2)
5308a91b 835 xhci_writel(xhci, t2, port_array[port_index]);
9777e3ce
AX
836
837 if (DEV_HIGHSPEED(t1)) {
838 /* enable remote wake up for USB 2.0 */
28ccd296 839 __le32 __iomem *addr;
9777e3ce
AX
840 u32 tmp;
841
5308a91b
SS
842 /* Add one to the port status register address to get
843 * the port power control register address.
844 */
845 addr = port_array[port_index] + 1;
9777e3ce
AX
846 tmp = xhci_readl(xhci, addr);
847 tmp |= PORT_RWE;
848 xhci_writel(xhci, tmp, addr);
849 }
850 }
851 hcd->state = HC_STATE_SUSPENDED;
20b67cf5 852 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
9777e3ce
AX
853 spin_unlock_irqrestore(&xhci->lock, flags);
854 return 0;
855}
856
857int xhci_bus_resume(struct usb_hcd *hcd)
858{
859 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 860 int max_ports, port_index;
28ccd296 861 __le32 __iomem **port_array;
20b67cf5 862 struct xhci_bus_state *bus_state;
9777e3ce
AX
863 u32 temp;
864 unsigned long flags;
865
f6ff0ac8
SS
866 if (hcd->speed == HCD_USB3) {
867 max_ports = xhci->num_usb3_ports;
868 port_array = xhci->usb3_ports;
869 xhci_dbg(xhci, "resume USB 3.0 root hub\n");
870 } else {
871 max_ports = xhci->num_usb2_ports;
872 port_array = xhci->usb2_ports;
873 xhci_dbg(xhci, "resume USB 2.0 root hub\n");
5308a91b 874 }
20b67cf5 875 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce 876
20b67cf5 877 if (time_before(jiffies, bus_state->next_statechange))
9777e3ce
AX
878 msleep(5);
879
880 spin_lock_irqsave(&xhci->lock, flags);
881 if (!HCD_HW_ACCESSIBLE(hcd)) {
882 spin_unlock_irqrestore(&xhci->lock, flags);
883 return -ESHUTDOWN;
884 }
885
886 /* delay the irqs */
887 temp = xhci_readl(xhci, &xhci->op_regs->command);
888 temp &= ~CMD_EIE;
889 xhci_writel(xhci, temp, &xhci->op_regs->command);
890
518e848e
SS
891 port_index = max_ports;
892 while (port_index--) {
9777e3ce
AX
893 /* Check whether need resume ports. If needed
894 resume port and disable remote wakeup */
9777e3ce
AX
895 u32 temp;
896 int slot_id;
897
5308a91b 898 temp = xhci_readl(xhci, port_array[port_index]);
9777e3ce
AX
899 if (DEV_SUPERSPEED(temp))
900 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
901 else
902 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
20b67cf5 903 if (test_bit(port_index, &bus_state->bus_suspended) &&
9777e3ce
AX
904 (temp & PORT_PLS_MASK)) {
905 if (DEV_SUPERSPEED(temp)) {
906 temp = xhci_port_state_to_neutral(temp);
907 temp &= ~PORT_PLS_MASK;
908 temp |= PORT_LINK_STROBE | XDEV_U0;
5308a91b 909 xhci_writel(xhci, temp, port_array[port_index]);
9777e3ce
AX
910 } else {
911 temp = xhci_port_state_to_neutral(temp);
912 temp &= ~PORT_PLS_MASK;
913 temp |= PORT_LINK_STROBE | XDEV_RESUME;
5308a91b 914 xhci_writel(xhci, temp, port_array[port_index]);
9777e3ce
AX
915
916 spin_unlock_irqrestore(&xhci->lock, flags);
917 msleep(20);
918 spin_lock_irqsave(&xhci->lock, flags);
919
5308a91b 920 temp = xhci_readl(xhci, port_array[port_index]);
9777e3ce
AX
921 temp = xhci_port_state_to_neutral(temp);
922 temp &= ~PORT_PLS_MASK;
923 temp |= PORT_LINK_STROBE | XDEV_U0;
5308a91b 924 xhci_writel(xhci, temp, port_array[port_index]);
9777e3ce 925 }
5233630f
SS
926 slot_id = xhci_find_slot_id_by_port(hcd,
927 xhci, port_index + 1);
9777e3ce
AX
928 if (slot_id)
929 xhci_ring_device(xhci, slot_id);
930 } else
5308a91b 931 xhci_writel(xhci, temp, port_array[port_index]);
9777e3ce
AX
932
933 if (DEV_HIGHSPEED(temp)) {
934 /* disable remote wake up for USB 2.0 */
28ccd296 935 __le32 __iomem *addr;
9777e3ce
AX
936 u32 tmp;
937
5308a91b
SS
938 /* Add one to the port status register address to get
939 * the port power control register address.
940 */
941 addr = port_array[port_index] + 1;
9777e3ce
AX
942 tmp = xhci_readl(xhci, addr);
943 tmp &= ~PORT_RWE;
944 xhci_writel(xhci, tmp, addr);
945 }
946 }
947
948 (void) xhci_readl(xhci, &xhci->op_regs->command);
949
20b67cf5 950 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
9777e3ce
AX
951 /* re-enable irqs */
952 temp = xhci_readl(xhci, &xhci->op_regs->command);
953 temp |= CMD_EIE;
954 xhci_writel(xhci, temp, &xhci->op_regs->command);
955 temp = xhci_readl(xhci, &xhci->op_regs->command);
956
957 spin_unlock_irqrestore(&xhci->lock, flags);
958 return 0;
959}
960
436a3890 961#endif /* CONFIG_PM */
This page took 0.224042 seconds and 5 git commands to generate.