xHCI: test USB2 software LPM
[deliverable/linux.git] / drivers / usb / host / xhci-hub.c
CommitLineData
0f2a7930
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <asm/unaligned.h>
24
25#include "xhci.h"
26
9777e3ce
AX
27#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
28#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
29 PORT_RC | PORT_PLC | PORT_PE)
30
4bbb0ace
SS
31static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
32 struct usb_hub_descriptor *desc, int ports)
0f2a7930 33{
0f2a7930
SS
34 u16 temp;
35
0f2a7930
SS
36 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
37 desc->bHubContrCurrent = 0;
38
39 desc->bNbrPorts = ports;
0f2a7930
SS
40 /* Ugh, these should be #defines, FIXME */
41 /* Using table 11-13 in USB 2.0 spec. */
42 temp = 0;
43 /* Bits 1:0 - support port power switching, or power always on */
44 if (HCC_PPC(xhci->hcc_params))
45 temp |= 0x0001;
46 else
47 temp |= 0x0002;
48 /* Bit 2 - root hubs are not part of a compound device */
49 /* Bits 4:3 - individual port over current protection */
50 temp |= 0x0008;
51 /* Bits 6:5 - no TTs in root ports */
52 /* Bit 7 - no port indicators */
28ccd296 53 desc->wHubCharacteristics = cpu_to_le16(temp);
0f2a7930
SS
54}
55
4bbb0ace
SS
56/* Fill in the USB 2.0 roothub descriptor */
57static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
58 struct usb_hub_descriptor *desc)
59{
60 int ports;
61 u16 temp;
62 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
63 u32 portsc;
64 unsigned int i;
65
66 ports = xhci->num_usb2_ports;
67
68 xhci_common_hub_descriptor(xhci, desc, ports);
69 desc->bDescriptorType = 0x29;
70 temp = 1 + (ports / 8);
71 desc->bDescLength = 7 + 2 * temp;
72
73 /* The Device Removable bits are reported on a byte granularity.
74 * If the port doesn't exist within that byte, the bit is set to 0.
75 */
76 memset(port_removable, 0, sizeof(port_removable));
77 for (i = 0; i < ports; i++) {
78 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
79 /* If a device is removable, PORTSC reports a 0, same as in the
80 * hub descriptor DeviceRemovable bits.
81 */
82 if (portsc & PORT_DEV_REMOVE)
83 /* This math is hairy because bit 0 of DeviceRemovable
84 * is reserved, and bit 1 is for port 1, etc.
85 */
86 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
87 }
88
89 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
90 * ports on it. The USB 2.0 specification says that there are two
91 * variable length fields at the end of the hub descriptor:
92 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
93 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
94 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
95 * 0xFF, so we initialize the both arrays (DeviceRemovable and
96 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
97 * set of ports that actually exist.
98 */
99 memset(desc->u.hs.DeviceRemovable, 0xff,
100 sizeof(desc->u.hs.DeviceRemovable));
101 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
102 sizeof(desc->u.hs.PortPwrCtrlMask));
103
104 for (i = 0; i < (ports + 1 + 7) / 8; i++)
105 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
106 sizeof(__u8));
107}
108
109/* Fill in the USB 3.0 roothub descriptor */
110static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
111 struct usb_hub_descriptor *desc)
112{
113 int ports;
114 u16 port_removable;
115 u32 portsc;
116 unsigned int i;
117
118 ports = xhci->num_usb3_ports;
119 xhci_common_hub_descriptor(xhci, desc, ports);
120 desc->bDescriptorType = 0x2a;
121 desc->bDescLength = 12;
122
123 /* header decode latency should be zero for roothubs,
124 * see section 4.23.5.2.
125 */
126 desc->u.ss.bHubHdrDecLat = 0;
127 desc->u.ss.wHubDelay = 0;
128
129 port_removable = 0;
130 /* bit 0 is reserved, bit 1 is for port 1, etc. */
131 for (i = 0; i < ports; i++) {
132 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
133 if (portsc & PORT_DEV_REMOVE)
134 port_removable |= 1 << (i + 1);
135 }
136 memset(&desc->u.ss.DeviceRemovable,
137 (__force __u16) cpu_to_le16(port_removable),
138 sizeof(__u16));
139}
140
141static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
142 struct usb_hub_descriptor *desc)
143{
144
145 if (hcd->speed == HCD_USB3)
146 xhci_usb3_hub_descriptor(hcd, xhci, desc);
147 else
148 xhci_usb2_hub_descriptor(hcd, xhci, desc);
149
150}
151
0f2a7930
SS
152static unsigned int xhci_port_speed(unsigned int port_status)
153{
154 if (DEV_LOWSPEED(port_status))
288ead45 155 return USB_PORT_STAT_LOW_SPEED;
0f2a7930 156 if (DEV_HIGHSPEED(port_status))
288ead45 157 return USB_PORT_STAT_HIGH_SPEED;
0f2a7930
SS
158 /*
159 * FIXME: Yes, we should check for full speed, but the core uses that as
160 * a default in portspeed() in usb/core/hub.c (which is the only place
288ead45 161 * USB_PORT_STAT_*_SPEED is used).
0f2a7930
SS
162 */
163 return 0;
164}
165
166/*
167 * These bits are Read Only (RO) and should be saved and written to the
168 * registers: 0, 3, 10:13, 30
169 * connect status, over-current status, port speed, and device removable.
170 * connect status and port speed are also sticky - meaning they're in
171 * the AUX well and they aren't changed by a hot, warm, or cold reset.
172 */
173#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
174/*
175 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
176 * bits 5:8, 9, 14:15, 25:27
177 * link state, port power, port indicator state, "wake on" enable state
178 */
179#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
180/*
181 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
182 * bit 4 (port reset)
183 */
184#define XHCI_PORT_RW1S ((1<<4))
185/*
186 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
187 * bits 1, 17, 18, 19, 20, 21, 22, 23
188 * port enable/disable, and
189 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
190 * over-current, reset, link state, and L1 change
191 */
192#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
193/*
194 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
195 * latched in
196 */
197#define XHCI_PORT_RW ((1<<16))
198/*
199 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
200 * bits 2, 24, 28:31
201 */
202#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
203
204/*
205 * Given a port state, this function returns a value that would result in the
206 * port being in the same state, if the value was written to the port status
207 * control register.
208 * Save Read Only (RO) bits and save read/write bits where
209 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
210 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
211 */
56192531 212u32 xhci_port_state_to_neutral(u32 state)
0f2a7930
SS
213{
214 /* Save read-only status and port state */
215 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
216}
217
be88fe4f
AX
218/*
219 * find slot id based on port number.
f6ff0ac8 220 * @port: The one-based port number from one of the two split roothubs.
be88fe4f 221 */
5233630f
SS
222int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
223 u16 port)
be88fe4f
AX
224{
225 int slot_id;
226 int i;
f6ff0ac8 227 enum usb_device_speed speed;
be88fe4f
AX
228
229 slot_id = 0;
230 for (i = 0; i < MAX_HC_SLOTS; i++) {
231 if (!xhci->devs[i])
232 continue;
f6ff0ac8
SS
233 speed = xhci->devs[i]->udev->speed;
234 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
fe30182c 235 && xhci->devs[i]->fake_port == port) {
be88fe4f
AX
236 slot_id = i;
237 break;
238 }
239 }
240
241 return slot_id;
242}
243
244/*
245 * Stop device
246 * It issues stop endpoint command for EP 0 to 30. And wait the last command
247 * to complete.
248 * suspend will set to 1, if suspend bit need to set in command.
249 */
250static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
251{
252 struct xhci_virt_device *virt_dev;
253 struct xhci_command *cmd;
254 unsigned long flags;
255 int timeleft;
256 int ret;
257 int i;
258
259 ret = 0;
260 virt_dev = xhci->devs[slot_id];
261 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
262 if (!cmd) {
263 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
264 return -ENOMEM;
265 }
266
267 spin_lock_irqsave(&xhci->lock, flags);
268 for (i = LAST_EP_INDEX; i > 0; i--) {
269 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
270 xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
271 }
272 cmd->command_trb = xhci->cmd_ring->enqueue;
273 list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
274 xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
275 xhci_ring_cmd_db(xhci);
276 spin_unlock_irqrestore(&xhci->lock, flags);
277
278 /* Wait for last stop endpoint command to finish */
279 timeleft = wait_for_completion_interruptible_timeout(
280 cmd->completion,
281 USB_CTRL_SET_TIMEOUT);
282 if (timeleft <= 0) {
283 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
284 timeleft == 0 ? "Timeout" : "Signal");
285 spin_lock_irqsave(&xhci->lock, flags);
286 /* The timeout might have raced with the event ring handler, so
287 * only delete from the list if the item isn't poisoned.
288 */
289 if (cmd->cmd_list.next != LIST_POISON1)
290 list_del(&cmd->cmd_list);
291 spin_unlock_irqrestore(&xhci->lock, flags);
292 ret = -ETIME;
293 goto command_cleanup;
294 }
295
296command_cleanup:
297 xhci_free_command(xhci, cmd);
298 return ret;
299}
300
301/*
302 * Ring device, it rings the all doorbells unconditionally.
303 */
56192531 304void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
be88fe4f
AX
305{
306 int i;
307
308 for (i = 0; i < LAST_EP_INDEX + 1; i++)
309 if (xhci->devs[slot_id]->eps[i].ring &&
310 xhci->devs[slot_id]->eps[i].ring->dequeue)
311 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
312
313 return;
314}
315
f6ff0ac8 316static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
28ccd296 317 u16 wIndex, __le32 __iomem *addr, u32 port_status)
6219c047 318{
6dd0a3a7 319 /* Don't allow the USB core to disable SuperSpeed ports. */
f6ff0ac8 320 if (hcd->speed == HCD_USB3) {
6dd0a3a7
SS
321 xhci_dbg(xhci, "Ignoring request to disable "
322 "SuperSpeed port.\n");
323 return;
324 }
325
6219c047
SS
326 /* Write 1 to disable the port */
327 xhci_writel(xhci, port_status | PORT_PE, addr);
328 port_status = xhci_readl(xhci, addr);
329 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
330 wIndex, port_status);
331}
332
34fb562a 333static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
28ccd296 334 u16 wIndex, __le32 __iomem *addr, u32 port_status)
34fb562a
SS
335{
336 char *port_change_bit;
337 u32 status;
338
339 switch (wValue) {
340 case USB_PORT_FEAT_C_RESET:
341 status = PORT_RC;
342 port_change_bit = "reset";
343 break;
a11496eb
AX
344 case USB_PORT_FEAT_C_BH_PORT_RESET:
345 status = PORT_WRC;
346 port_change_bit = "warm(BH) reset";
347 break;
34fb562a
SS
348 case USB_PORT_FEAT_C_CONNECTION:
349 status = PORT_CSC;
350 port_change_bit = "connect";
351 break;
352 case USB_PORT_FEAT_C_OVER_CURRENT:
353 status = PORT_OCC;
354 port_change_bit = "over-current";
355 break;
6219c047
SS
356 case USB_PORT_FEAT_C_ENABLE:
357 status = PORT_PEC;
358 port_change_bit = "enable/disable";
359 break;
be88fe4f
AX
360 case USB_PORT_FEAT_C_SUSPEND:
361 status = PORT_PLC;
362 port_change_bit = "suspend/resume";
363 break;
85387c0e
AX
364 case USB_PORT_FEAT_C_PORT_LINK_STATE:
365 status = PORT_PLC;
366 port_change_bit = "link state";
367 break;
34fb562a
SS
368 default:
369 /* Should never happen */
370 return;
371 }
372 /* Change bits are all write 1 to clear */
373 xhci_writel(xhci, port_status | status, addr);
374 port_status = xhci_readl(xhci, addr);
375 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
376 port_change_bit, wIndex, port_status);
377}
378
a0885924 379static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
380{
381 int max_ports;
382 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
383
384 if (hcd->speed == HCD_USB3) {
385 max_ports = xhci->num_usb3_ports;
386 *port_array = xhci->usb3_ports;
387 } else {
388 max_ports = xhci->num_usb2_ports;
389 *port_array = xhci->usb2_ports;
390 }
391
392 return max_ports;
393}
394
c9682dff
AX
395void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
396 int port_id, u32 link_state)
397{
398 u32 temp;
399
400 temp = xhci_readl(xhci, port_array[port_id]);
401 temp = xhci_port_state_to_neutral(temp);
402 temp &= ~PORT_PLS_MASK;
403 temp |= PORT_LINK_STROBE | link_state;
404 xhci_writel(xhci, temp, port_array[port_id]);
405}
406
d2f52c9e
AX
407/* Test and clear port RWC bit */
408void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
409 int port_id, u32 port_bit)
410{
411 u32 temp;
412
413 temp = xhci_readl(xhci, port_array[port_id]);
414 if (temp & port_bit) {
415 temp = xhci_port_state_to_neutral(temp);
416 temp |= port_bit;
417 xhci_writel(xhci, temp, port_array[port_id]);
418 }
419}
420
0f2a7930
SS
421int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
422 u16 wIndex, char *buf, u16 wLength)
423{
424 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
a0885924 425 int max_ports;
0f2a7930 426 unsigned long flags;
c9682dff 427 u32 temp, status;
0f2a7930 428 int retval = 0;
28ccd296 429 __le32 __iomem **port_array;
be88fe4f 430 int slot_id;
20b67cf5 431 struct xhci_bus_state *bus_state;
2c441780 432 u16 link_state = 0;
0f2a7930 433
a0885924 434 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 435 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
436
437 spin_lock_irqsave(&xhci->lock, flags);
438 switch (typeReq) {
439 case GetHubStatus:
440 /* No power source, over-current reported per port */
441 memset(buf, 0, 4);
442 break;
443 case GetHubDescriptor:
4bbb0ace
SS
444 /* Check to make sure userspace is asking for the USB 3.0 hub
445 * descriptor for the USB 3.0 roothub. If not, we stall the
446 * endpoint, like external hubs do.
447 */
448 if (hcd->speed == HCD_USB3 &&
449 (wLength < USB_DT_SS_HUB_SIZE ||
450 wValue != (USB_DT_SS_HUB << 8))) {
451 xhci_dbg(xhci, "Wrong hub descriptor type for "
452 "USB 3.0 roothub.\n");
453 goto error;
454 }
f6ff0ac8
SS
455 xhci_hub_descriptor(hcd, xhci,
456 (struct usb_hub_descriptor *) buf);
0f2a7930
SS
457 break;
458 case GetPortStatus:
a0885924 459 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
460 goto error;
461 wIndex--;
462 status = 0;
5308a91b 463 temp = xhci_readl(xhci, port_array[wIndex]);
f9de8151
SS
464 if (temp == 0xffffffff) {
465 retval = -ENODEV;
466 break;
467 }
0f2a7930
SS
468 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n", wIndex, temp);
469
470 /* wPortChange bits */
471 if (temp & PORT_CSC)
749da5f8 472 status |= USB_PORT_STAT_C_CONNECTION << 16;
0f2a7930 473 if (temp & PORT_PEC)
749da5f8 474 status |= USB_PORT_STAT_C_ENABLE << 16;
0f2a7930 475 if ((temp & PORT_OCC))
749da5f8 476 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
0ed9a57e
AX
477 if ((temp & PORT_RC))
478 status |= USB_PORT_STAT_C_RESET << 16;
479 /* USB3.0 only */
480 if (hcd->speed == HCD_USB3) {
481 if ((temp & PORT_PLC))
482 status |= USB_PORT_STAT_C_LINK_STATE << 16;
483 if ((temp & PORT_WRC))
484 status |= USB_PORT_STAT_C_BH_RESET << 16;
485 }
486
487 if (hcd->speed != HCD_USB3) {
488 if ((temp & PORT_PLS_MASK) == XDEV_U3
489 && (temp & PORT_POWER))
490 status |= USB_PORT_STAT_SUSPEND;
491 }
8a8ff2f9
AX
492 if ((temp & PORT_PLS_MASK) == XDEV_RESUME &&
493 !DEV_SUPERSPEED(temp)) {
56192531
AX
494 if ((temp & PORT_RESET) || !(temp & PORT_PE))
495 goto error;
8a8ff2f9
AX
496 if (time_after_eq(jiffies,
497 bus_state->resume_done[wIndex])) {
56192531
AX
498 xhci_dbg(xhci, "Resume USB2 port %d\n",
499 wIndex + 1);
20b67cf5 500 bus_state->resume_done[wIndex] = 0;
c9682dff
AX
501 xhci_set_link_state(xhci, port_array, wIndex,
502 XDEV_U0);
56192531
AX
503 xhci_dbg(xhci, "set port %d resume\n",
504 wIndex + 1);
5233630f 505 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
56192531
AX
506 wIndex + 1);
507 if (!slot_id) {
508 xhci_dbg(xhci, "slot_id is zero\n");
509 goto error;
510 }
511 xhci_ring_device(xhci, slot_id);
20b67cf5
SS
512 bus_state->port_c_suspend |= 1 << wIndex;
513 bus_state->suspended_ports &= ~(1 << wIndex);
8a8ff2f9
AX
514 } else {
515 /*
516 * The resume has been signaling for less than
517 * 20ms. Report the port status as SUSPEND,
518 * let the usbcore check port status again
519 * and clear resume signaling later.
520 */
521 status |= USB_PORT_STAT_SUSPEND;
56192531
AX
522 }
523 }
be88fe4f
AX
524 if ((temp & PORT_PLS_MASK) == XDEV_U0
525 && (temp & PORT_POWER)
20b67cf5
SS
526 && (bus_state->suspended_ports & (1 << wIndex))) {
527 bus_state->suspended_ports &= ~(1 << wIndex);
a7114230
AX
528 if (hcd->speed != HCD_USB3)
529 bus_state->port_c_suspend |= 1 << wIndex;
be88fe4f 530 }
0f2a7930 531 if (temp & PORT_CONNECT) {
749da5f8 532 status |= USB_PORT_STAT_CONNECTION;
0f2a7930
SS
533 status |= xhci_port_speed(temp);
534 }
535 if (temp & PORT_PE)
749da5f8 536 status |= USB_PORT_STAT_ENABLE;
0f2a7930 537 if (temp & PORT_OC)
749da5f8 538 status |= USB_PORT_STAT_OVERCURRENT;
0f2a7930 539 if (temp & PORT_RESET)
749da5f8 540 status |= USB_PORT_STAT_RESET;
0ed9a57e
AX
541 if (temp & PORT_POWER) {
542 if (hcd->speed == HCD_USB3)
543 status |= USB_SS_PORT_STAT_POWER;
544 else
545 status |= USB_PORT_STAT_POWER;
546 }
547 /* Port Link State */
548 if (hcd->speed == HCD_USB3) {
549 /* resume state is a xHCI internal state.
550 * Do not report it to usb core.
551 */
552 if ((temp & PORT_PLS_MASK) != XDEV_RESUME)
553 status |= (temp & PORT_PLS_MASK);
554 }
20b67cf5 555 if (bus_state->port_c_suspend & (1 << wIndex))
be88fe4f 556 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
0f2a7930
SS
557 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
558 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
559 break;
560 case SetPortFeature:
2c441780
AX
561 if (wValue == USB_PORT_FEAT_LINK_STATE)
562 link_state = (wIndex & 0xff00) >> 3;
0f2a7930 563 wIndex &= 0xff;
a0885924 564 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
565 goto error;
566 wIndex--;
5308a91b 567 temp = xhci_readl(xhci, port_array[wIndex]);
f9de8151
SS
568 if (temp == 0xffffffff) {
569 retval = -ENODEV;
570 break;
571 }
0f2a7930 572 temp = xhci_port_state_to_neutral(temp);
4bbb0ace 573 /* FIXME: What new port features do we need to support? */
0f2a7930 574 switch (wValue) {
be88fe4f 575 case USB_PORT_FEAT_SUSPEND:
5308a91b 576 temp = xhci_readl(xhci, port_array[wIndex]);
be88fe4f
AX
577 /* In spec software should not attempt to suspend
578 * a port unless the port reports that it is in the
579 * enabled (PED = ‘1’,PLS < ‘3’) state.
580 */
581 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
582 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
583 xhci_warn(xhci, "USB core suspending device "
584 "not in U0/U1/U2.\n");
585 goto error;
586 }
587
5233630f
SS
588 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
589 wIndex + 1);
be88fe4f
AX
590 if (!slot_id) {
591 xhci_warn(xhci, "slot_id is zero\n");
592 goto error;
593 }
594 /* unlock to execute stop endpoint commands */
595 spin_unlock_irqrestore(&xhci->lock, flags);
596 xhci_stop_device(xhci, slot_id, 1);
597 spin_lock_irqsave(&xhci->lock, flags);
598
c9682dff 599 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
be88fe4f
AX
600
601 spin_unlock_irqrestore(&xhci->lock, flags);
602 msleep(10); /* wait device to enter */
603 spin_lock_irqsave(&xhci->lock, flags);
604
5308a91b 605 temp = xhci_readl(xhci, port_array[wIndex]);
20b67cf5 606 bus_state->suspended_ports |= 1 << wIndex;
be88fe4f 607 break;
2c441780
AX
608 case USB_PORT_FEAT_LINK_STATE:
609 temp = xhci_readl(xhci, port_array[wIndex]);
610 /* Software should not attempt to set
611 * port link state above '5' (Rx.Detect) and the port
612 * must be enabled.
613 */
614 if ((temp & PORT_PE) == 0 ||
615 (link_state > USB_SS_PORT_LS_RX_DETECT)) {
616 xhci_warn(xhci, "Cannot set link state.\n");
617 goto error;
618 }
619
620 if (link_state == USB_SS_PORT_LS_U3) {
621 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
622 wIndex + 1);
623 if (slot_id) {
624 /* unlock to execute stop endpoint
625 * commands */
626 spin_unlock_irqrestore(&xhci->lock,
627 flags);
628 xhci_stop_device(xhci, slot_id, 1);
629 spin_lock_irqsave(&xhci->lock, flags);
630 }
631 }
632
c9682dff
AX
633 xhci_set_link_state(xhci, port_array, wIndex,
634 link_state);
2c441780
AX
635
636 spin_unlock_irqrestore(&xhci->lock, flags);
637 msleep(20); /* wait device to enter */
638 spin_lock_irqsave(&xhci->lock, flags);
639
640 temp = xhci_readl(xhci, port_array[wIndex]);
641 if (link_state == USB_SS_PORT_LS_U3)
642 bus_state->suspended_ports |= 1 << wIndex;
643 break;
0f2a7930
SS
644 case USB_PORT_FEAT_POWER:
645 /*
646 * Turn on ports, even if there isn't per-port switching.
647 * HC will report connect events even before this is set.
648 * However, khubd will ignore the roothub events until
649 * the roothub is registered.
650 */
5308a91b
SS
651 xhci_writel(xhci, temp | PORT_POWER,
652 port_array[wIndex]);
0f2a7930 653
5308a91b 654 temp = xhci_readl(xhci, port_array[wIndex]);
0f2a7930
SS
655 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
656 break;
657 case USB_PORT_FEAT_RESET:
658 temp = (temp | PORT_RESET);
5308a91b 659 xhci_writel(xhci, temp, port_array[wIndex]);
0f2a7930 660
5308a91b 661 temp = xhci_readl(xhci, port_array[wIndex]);
0f2a7930
SS
662 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
663 break;
a11496eb
AX
664 case USB_PORT_FEAT_BH_PORT_RESET:
665 temp |= PORT_WR;
666 xhci_writel(xhci, temp, port_array[wIndex]);
667
668 temp = xhci_readl(xhci, port_array[wIndex]);
669 break;
0f2a7930
SS
670 default:
671 goto error;
672 }
5308a91b
SS
673 /* unblock any posted writes */
674 temp = xhci_readl(xhci, port_array[wIndex]);
0f2a7930
SS
675 break;
676 case ClearPortFeature:
a0885924 677 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
678 goto error;
679 wIndex--;
5308a91b 680 temp = xhci_readl(xhci, port_array[wIndex]);
f9de8151
SS
681 if (temp == 0xffffffff) {
682 retval = -ENODEV;
683 break;
684 }
4bbb0ace 685 /* FIXME: What new port features do we need to support? */
0f2a7930
SS
686 temp = xhci_port_state_to_neutral(temp);
687 switch (wValue) {
be88fe4f 688 case USB_PORT_FEAT_SUSPEND:
5308a91b 689 temp = xhci_readl(xhci, port_array[wIndex]);
be88fe4f
AX
690 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
691 xhci_dbg(xhci, "PORTSC %04x\n", temp);
692 if (temp & PORT_RESET)
693 goto error;
5ac04bf1 694 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
be88fe4f
AX
695 if ((temp & PORT_PE) == 0)
696 goto error;
be88fe4f 697
c9682dff
AX
698 xhci_set_link_state(xhci, port_array, wIndex,
699 XDEV_RESUME);
700 spin_unlock_irqrestore(&xhci->lock, flags);
a7114230
AX
701 msleep(20);
702 spin_lock_irqsave(&xhci->lock, flags);
c9682dff
AX
703 xhci_set_link_state(xhci, port_array, wIndex,
704 XDEV_U0);
be88fe4f 705 }
a7114230 706 bus_state->port_c_suspend |= 1 << wIndex;
be88fe4f 707
5233630f
SS
708 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
709 wIndex + 1);
be88fe4f
AX
710 if (!slot_id) {
711 xhci_dbg(xhci, "slot_id is zero\n");
712 goto error;
713 }
714 xhci_ring_device(xhci, slot_id);
715 break;
716 case USB_PORT_FEAT_C_SUSPEND:
20b67cf5 717 bus_state->port_c_suspend &= ~(1 << wIndex);
0f2a7930 718 case USB_PORT_FEAT_C_RESET:
a11496eb 719 case USB_PORT_FEAT_C_BH_PORT_RESET:
0f2a7930 720 case USB_PORT_FEAT_C_CONNECTION:
0f2a7930 721 case USB_PORT_FEAT_C_OVER_CURRENT:
6219c047 722 case USB_PORT_FEAT_C_ENABLE:
85387c0e 723 case USB_PORT_FEAT_C_PORT_LINK_STATE:
34fb562a 724 xhci_clear_port_change_bit(xhci, wValue, wIndex,
5308a91b 725 port_array[wIndex], temp);
0f2a7930 726 break;
6219c047 727 case USB_PORT_FEAT_ENABLE:
f6ff0ac8 728 xhci_disable_port(hcd, xhci, wIndex,
5308a91b 729 port_array[wIndex], temp);
6219c047 730 break;
0f2a7930
SS
731 default:
732 goto error;
733 }
0f2a7930
SS
734 break;
735 default:
736error:
737 /* "stall" on error */
738 retval = -EPIPE;
739 }
740 spin_unlock_irqrestore(&xhci->lock, flags);
741 return retval;
742}
743
744/*
745 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
746 * Ports are 0-indexed from the HCD point of view,
747 * and 1-indexed from the USB core pointer of view.
0f2a7930
SS
748 *
749 * Note that the status change bits will be cleared as soon as a port status
750 * change event is generated, so we use the saved status from that event.
751 */
752int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
753{
754 unsigned long flags;
755 u32 temp, status;
56192531 756 u32 mask;
0f2a7930
SS
757 int i, retval;
758 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
a0885924 759 int max_ports;
28ccd296 760 __le32 __iomem **port_array;
20b67cf5 761 struct xhci_bus_state *bus_state;
0f2a7930 762
a0885924 763 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 764 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
765
766 /* Initial status is no changes */
a0885924 767 retval = (max_ports + 8) / 8;
419a8e81 768 memset(buf, 0, retval);
0f2a7930 769 status = 0;
0f2a7930 770
a7114230 771 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC;
56192531 772
0f2a7930
SS
773 spin_lock_irqsave(&xhci->lock, flags);
774 /* For each port, did anything change? If so, set that bit in buf. */
a0885924 775 for (i = 0; i < max_ports; i++) {
5308a91b 776 temp = xhci_readl(xhci, port_array[i]);
f9de8151
SS
777 if (temp == 0xffffffff) {
778 retval = -ENODEV;
779 break;
780 }
56192531 781 if ((temp & mask) != 0 ||
20b67cf5
SS
782 (bus_state->port_c_suspend & 1 << i) ||
783 (bus_state->resume_done[i] && time_after_eq(
784 jiffies, bus_state->resume_done[i]))) {
419a8e81 785 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
0f2a7930
SS
786 status = 1;
787 }
788 }
789 spin_unlock_irqrestore(&xhci->lock, flags);
790 return status ? retval : 0;
791}
9777e3ce
AX
792
793#ifdef CONFIG_PM
794
795int xhci_bus_suspend(struct usb_hcd *hcd)
796{
797 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 798 int max_ports, port_index;
28ccd296 799 __le32 __iomem **port_array;
20b67cf5 800 struct xhci_bus_state *bus_state;
9777e3ce
AX
801 unsigned long flags;
802
a0885924 803 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 804 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce
AX
805
806 spin_lock_irqsave(&xhci->lock, flags);
807
808 if (hcd->self.root_hub->do_remote_wakeup) {
518e848e
SS
809 port_index = max_ports;
810 while (port_index--) {
20b67cf5 811 if (bus_state->resume_done[port_index] != 0) {
9777e3ce
AX
812 spin_unlock_irqrestore(&xhci->lock, flags);
813 xhci_dbg(xhci, "suspend failed because "
814 "port %d is resuming\n",
518e848e 815 port_index + 1);
9777e3ce
AX
816 return -EBUSY;
817 }
818 }
819 }
820
518e848e 821 port_index = max_ports;
20b67cf5 822 bus_state->bus_suspended = 0;
518e848e 823 while (port_index--) {
9777e3ce 824 /* suspend the port if the port is not suspended */
9777e3ce
AX
825 u32 t1, t2;
826 int slot_id;
827
5308a91b 828 t1 = xhci_readl(xhci, port_array[port_index]);
9777e3ce
AX
829 t2 = xhci_port_state_to_neutral(t1);
830
831 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
518e848e 832 xhci_dbg(xhci, "port %d not suspended\n", port_index);
5233630f 833 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
518e848e 834 port_index + 1);
9777e3ce
AX
835 if (slot_id) {
836 spin_unlock_irqrestore(&xhci->lock, flags);
837 xhci_stop_device(xhci, slot_id, 1);
838 spin_lock_irqsave(&xhci->lock, flags);
839 }
840 t2 &= ~PORT_PLS_MASK;
841 t2 |= PORT_LINK_STROBE | XDEV_U3;
20b67cf5 842 set_bit(port_index, &bus_state->bus_suspended);
9777e3ce
AX
843 }
844 if (hcd->self.root_hub->do_remote_wakeup) {
845 if (t1 & PORT_CONNECT) {
846 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
847 t2 &= ~PORT_WKCONN_E;
848 } else {
849 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
850 t2 &= ~PORT_WKDISC_E;
851 }
852 } else
853 t2 &= ~PORT_WAKE_BITS;
854
855 t1 = xhci_port_state_to_neutral(t1);
856 if (t1 != t2)
5308a91b 857 xhci_writel(xhci, t2, port_array[port_index]);
9777e3ce 858
4f0871a6 859 if (hcd->speed != HCD_USB3) {
9777e3ce 860 /* enable remote wake up for USB 2.0 */
28ccd296 861 __le32 __iomem *addr;
9777e3ce
AX
862 u32 tmp;
863
5308a91b
SS
864 /* Add one to the port status register address to get
865 * the port power control register address.
866 */
867 addr = port_array[port_index] + 1;
9777e3ce
AX
868 tmp = xhci_readl(xhci, addr);
869 tmp |= PORT_RWE;
870 xhci_writel(xhci, tmp, addr);
871 }
872 }
873 hcd->state = HC_STATE_SUSPENDED;
20b67cf5 874 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
9777e3ce
AX
875 spin_unlock_irqrestore(&xhci->lock, flags);
876 return 0;
877}
878
879int xhci_bus_resume(struct usb_hcd *hcd)
880{
881 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 882 int max_ports, port_index;
28ccd296 883 __le32 __iomem **port_array;
20b67cf5 884 struct xhci_bus_state *bus_state;
9777e3ce
AX
885 u32 temp;
886 unsigned long flags;
887
a0885924 888 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 889 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce 890
20b67cf5 891 if (time_before(jiffies, bus_state->next_statechange))
9777e3ce
AX
892 msleep(5);
893
894 spin_lock_irqsave(&xhci->lock, flags);
895 if (!HCD_HW_ACCESSIBLE(hcd)) {
896 spin_unlock_irqrestore(&xhci->lock, flags);
897 return -ESHUTDOWN;
898 }
899
900 /* delay the irqs */
901 temp = xhci_readl(xhci, &xhci->op_regs->command);
902 temp &= ~CMD_EIE;
903 xhci_writel(xhci, temp, &xhci->op_regs->command);
904
518e848e
SS
905 port_index = max_ports;
906 while (port_index--) {
9777e3ce
AX
907 /* Check whether need resume ports. If needed
908 resume port and disable remote wakeup */
9777e3ce
AX
909 u32 temp;
910 int slot_id;
911
5308a91b 912 temp = xhci_readl(xhci, port_array[port_index]);
9777e3ce
AX
913 if (DEV_SUPERSPEED(temp))
914 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
915 else
916 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
20b67cf5 917 if (test_bit(port_index, &bus_state->bus_suspended) &&
9777e3ce
AX
918 (temp & PORT_PLS_MASK)) {
919 if (DEV_SUPERSPEED(temp)) {
c9682dff
AX
920 xhci_set_link_state(xhci, port_array,
921 port_index, XDEV_U0);
9777e3ce 922 } else {
c9682dff
AX
923 xhci_set_link_state(xhci, port_array,
924 port_index, XDEV_RESUME);
9777e3ce
AX
925
926 spin_unlock_irqrestore(&xhci->lock, flags);
927 msleep(20);
928 spin_lock_irqsave(&xhci->lock, flags);
929
c9682dff
AX
930 xhci_set_link_state(xhci, port_array,
931 port_index, XDEV_U0);
9777e3ce 932 }
4f0871a6
AX
933 /* wait for the port to enter U0 and report port link
934 * state change.
935 */
936 spin_unlock_irqrestore(&xhci->lock, flags);
937 msleep(20);
938 spin_lock_irqsave(&xhci->lock, flags);
939
940 /* Clear PLC */
d2f52c9e
AX
941 xhci_test_and_clear_bit(xhci, port_array, port_index,
942 PORT_PLC);
4f0871a6 943
5233630f
SS
944 slot_id = xhci_find_slot_id_by_port(hcd,
945 xhci, port_index + 1);
9777e3ce
AX
946 if (slot_id)
947 xhci_ring_device(xhci, slot_id);
948 } else
5308a91b 949 xhci_writel(xhci, temp, port_array[port_index]);
9777e3ce 950
4f0871a6 951 if (hcd->speed != HCD_USB3) {
9777e3ce 952 /* disable remote wake up for USB 2.0 */
28ccd296 953 __le32 __iomem *addr;
9777e3ce
AX
954 u32 tmp;
955
5308a91b
SS
956 /* Add one to the port status register address to get
957 * the port power control register address.
958 */
959 addr = port_array[port_index] + 1;
9777e3ce
AX
960 tmp = xhci_readl(xhci, addr);
961 tmp &= ~PORT_RWE;
962 xhci_writel(xhci, tmp, addr);
963 }
964 }
965
966 (void) xhci_readl(xhci, &xhci->op_regs->command);
967
20b67cf5 968 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
9777e3ce
AX
969 /* re-enable irqs */
970 temp = xhci_readl(xhci, &xhci->op_regs->command);
971 temp |= CMD_EIE;
972 xhci_writel(xhci, temp, &xhci->op_regs->command);
973 temp = xhci_readl(xhci, &xhci->op_regs->command);
974
975 spin_unlock_irqrestore(&xhci->lock, flags);
976 return 0;
977}
978
436a3890 979#endif /* CONFIG_PM */
This page took 0.26239 seconds and 5 git commands to generate.