Merge tag 'pci-v4.5-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaas/pci
[deliverable/linux.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
0cbd4b34 71#include "xhci-mtk.h"
7f84eef0
SS
72
73/*
74 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
75 * address of the TRB.
76 */
23e3be11 77dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
78 union xhci_trb *trb)
79{
6071d836 80 unsigned long segment_offset;
7f84eef0 81
6071d836 82 if (!seg || !trb || trb < seg->trbs)
7f84eef0 83 return 0;
6071d836
SS
84 /* offset in TRBs */
85 segment_offset = trb - seg->trbs;
7895086a 86 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 87 return 0;
6071d836 88 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
89}
90
91/* Does this link TRB point to the first segment in a ring,
92 * or was the previous TRB the last TRB on the last segment in the ERST?
93 */
575688e1 94static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
95 struct xhci_segment *seg, union xhci_trb *trb)
96{
97 if (ring == xhci->event_ring)
98 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
99 (seg->next == xhci->event_ring->first_seg);
100 else
28ccd296 101 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
102}
103
104/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
105 * segment? I.e. would the updated event TRB pointer step off the end of the
106 * event seg?
107 */
575688e1 108static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
109 struct xhci_segment *seg, union xhci_trb *trb)
110{
111 if (ring == xhci->event_ring)
112 return trb == &seg->trbs[TRBS_PER_SEGMENT];
113 else
f5960b69 114 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
115}
116
575688e1 117static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
118{
119 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 120 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
121}
122
ae636747
SS
123/* Updates trb to point to the next TRB in the ring, and updates seg if the next
124 * TRB is in a new segment. This does not skip over link TRBs, and it does not
125 * effect the ring dequeue or enqueue pointers.
126 */
127static void next_trb(struct xhci_hcd *xhci,
128 struct xhci_ring *ring,
129 struct xhci_segment **seg,
130 union xhci_trb **trb)
131{
132 if (last_trb(xhci, ring, *seg, *trb)) {
133 *seg = (*seg)->next;
134 *trb = ((*seg)->trbs);
135 } else {
a1669b2c 136 (*trb)++;
ae636747
SS
137 }
138}
139
7f84eef0
SS
140/*
141 * See Cycle bit rules. SW is the consumer for the event ring only.
142 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
143 */
3b72fca0 144static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 145{
7f84eef0 146 ring->deq_updates++;
b008df60 147
50d0206f
SS
148 /*
149 * If this is not event ring, and the dequeue pointer
150 * is not on a link TRB, there is one more usable TRB
151 */
b008df60
AX
152 if (ring->type != TYPE_EVENT &&
153 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
154 ring->num_trbs_free++;
b008df60 155
50d0206f
SS
156 do {
157 /*
158 * Update the dequeue pointer further if that was a link TRB or
159 * we're at the end of an event ring segment (which doesn't have
160 * link TRBS)
161 */
162 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
163 if (ring->type == TYPE_EVENT &&
164 last_trb_on_last_seg(xhci, ring,
165 ring->deq_seg, ring->dequeue)) {
4e341818 166 ring->cycle_state ^= 1;
50d0206f
SS
167 }
168 ring->deq_seg = ring->deq_seg->next;
169 ring->dequeue = ring->deq_seg->trbs;
170 } else {
171 ring->dequeue++;
7f84eef0 172 }
50d0206f 173 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
7f84eef0
SS
174}
175
176/*
177 * See Cycle bit rules. SW is the consumer for the event ring only.
178 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
179 *
180 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
181 * chain bit is set), then set the chain bit in all the following link TRBs.
182 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
183 * have their chain bit cleared (so that each Link TRB is a separate TD).
184 *
185 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
186 * set, but other sections talk about dealing with the chain bit set. This was
187 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
188 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
189 *
190 * @more_trbs_coming: Will you enqueue more TRBs before calling
191 * prepare_transfer()?
7f84eef0 192 */
6cc30d85 193static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 194 bool more_trbs_coming)
7f84eef0
SS
195{
196 u32 chain;
197 union xhci_trb *next;
198
28ccd296 199 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
200 /* If this is not event ring, there is one less usable TRB */
201 if (ring->type != TYPE_EVENT &&
202 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
203 ring->num_trbs_free--;
7f84eef0
SS
204 next = ++(ring->enqueue);
205
206 ring->enq_updates++;
207 /* Update the dequeue pointer further if that was a link TRB or we're at
208 * the end of an event ring segment (which doesn't have link TRBS)
209 */
210 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
211 if (ring->type != TYPE_EVENT) {
212 /*
213 * If the caller doesn't plan on enqueueing more
214 * TDs before ringing the doorbell, then we
215 * don't want to give the link TRB to the
216 * hardware just yet. We'll give the link TRB
217 * back in prepare_ring() just before we enqueue
218 * the TD at the top of the ring.
219 */
220 if (!chain && !more_trbs_coming)
221 break;
6cc30d85 222
3b72fca0
AX
223 /* If we're not dealing with 0.95 hardware or
224 * isoc rings on AMD 0.96 host,
225 * carry over the chain bit of the previous TRB
226 * (which may mean the chain bit is cleared).
227 */
228 if (!(ring->type == TYPE_ISOC &&
229 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 230 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
231 next->link.control &=
232 cpu_to_le32(~TRB_CHAIN);
233 next->link.control |=
234 cpu_to_le32(chain);
7f84eef0 235 }
3b72fca0
AX
236 /* Give this link TRB to the hardware */
237 wmb();
238 next->link.control ^= cpu_to_le32(TRB_CYCLE);
239
7f84eef0
SS
240 /* Toggle the cycle bit after the last ring segment. */
241 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
e5401bf3 242 ring->cycle_state ^= 1;
7f84eef0
SS
243 }
244 }
245 ring->enq_seg = ring->enq_seg->next;
246 ring->enqueue = ring->enq_seg->trbs;
247 next = ring->enqueue;
248 }
249}
250
251/*
085deb16
AX
252 * Check to see if there's room to enqueue num_trbs on the ring and make sure
253 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 254 */
b008df60 255static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
256 unsigned int num_trbs)
257{
085deb16 258 int num_trbs_in_deq_seg;
b008df60 259
085deb16
AX
260 if (ring->num_trbs_free < num_trbs)
261 return 0;
262
263 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
264 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
265 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
266 return 0;
267 }
268
269 return 1;
7f84eef0
SS
270}
271
7f84eef0 272/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 273void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 274{
c181bc5b
EF
275 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
276 return;
277
7f84eef0 278 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 279 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 280 /* Flush PCI posted writes */
b0ba9720 281 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
282}
283
b92cc66c
EF
284static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
285{
286 u64 temp_64;
287 int ret;
288
289 xhci_dbg(xhci, "Abort command ring\n");
290
f7b2e403 291 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
b92cc66c 292 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
477632df
SS
293 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
294 &xhci->op_regs->cmd_ring);
b92cc66c
EF
295
296 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
297 * time the completion od all xHCI commands, including
298 * the Command Abort operation. If software doesn't see
299 * CRR negated in a timely manner (e.g. longer than 5
300 * seconds), then it should assume that the there are
301 * larger problems with the xHC and assert HCRST.
302 */
dc0b177c 303 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
304 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
305 if (ret < 0) {
a6809ffd
MN
306 /* we are about to kill xhci, give it one more chance */
307 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
308 &xhci->op_regs->cmd_ring);
309 udelay(1000);
310 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
311 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
312 if (ret == 0)
313 return 0;
314
b92cc66c
EF
315 xhci_err(xhci, "Stopped the command ring failed, "
316 "maybe the host is dead\n");
317 xhci->xhc_state |= XHCI_STATE_DYING;
318 xhci_quiesce(xhci);
319 xhci_halt(xhci);
320 return -ESHUTDOWN;
321 }
322
323 return 0;
324}
325
be88fe4f 326void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 327 unsigned int slot_id,
e9df17eb
SS
328 unsigned int ep_index,
329 unsigned int stream_id)
ae636747 330{
28ccd296 331 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
332 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
333 unsigned int ep_state = ep->ep_state;
ae636747 334
ae636747 335 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 336 * cancellations because we don't want to interrupt processing.
8df75f42
SS
337 * We don't want to restart any stream rings if there's a set dequeue
338 * pointer command pending because the device can choose to start any
339 * stream once the endpoint is on the HW schedule.
ae636747 340 */
50d64676
MW
341 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
342 (ep_state & EP_HALTED))
343 return;
204b7793 344 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
345 /* The CPU has better things to do at this point than wait for a
346 * write-posting flush. It'll get there soon enough.
347 */
ae636747
SS
348}
349
e9df17eb
SS
350/* Ring the doorbell for any rings with pending URBs */
351static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
352 unsigned int slot_id,
353 unsigned int ep_index)
354{
355 unsigned int stream_id;
356 struct xhci_virt_ep *ep;
357
358 ep = &xhci->devs[slot_id]->eps[ep_index];
359
360 /* A ring has pending URBs if its TD list is not empty */
361 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 362 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 363 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
364 return;
365 }
366
367 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
368 stream_id++) {
369 struct xhci_stream_info *stream_info = ep->stream_info;
370 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
371 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
372 stream_id);
e9df17eb
SS
373 }
374}
375
021bff91
SS
376static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
377 unsigned int slot_id, unsigned int ep_index,
378 unsigned int stream_id)
379{
380 struct xhci_virt_ep *ep;
381
382 ep = &xhci->devs[slot_id]->eps[ep_index];
383 /* Common case: no streams */
384 if (!(ep->ep_state & EP_HAS_STREAMS))
385 return ep->ring;
386
387 if (stream_id == 0) {
388 xhci_warn(xhci,
389 "WARN: Slot ID %u, ep index %u has streams, "
390 "but URB has no stream ID.\n",
391 slot_id, ep_index);
392 return NULL;
393 }
394
395 if (stream_id < ep->stream_info->num_streams)
396 return ep->stream_info->stream_rings[stream_id];
397
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has "
400 "stream IDs 1 to %u allocated, "
401 "but stream ID %u is requested.\n",
402 slot_id, ep_index,
403 ep->stream_info->num_streams - 1,
404 stream_id);
405 return NULL;
406}
407
408/* Get the right ring for the given URB.
409 * If the endpoint supports streams, boundary check the URB's stream ID.
410 * If the endpoint doesn't support streams, return the singular endpoint ring.
411 */
412static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
413 struct urb *urb)
414{
415 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
416 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
417}
418
ae636747
SS
419/*
420 * Move the xHC's endpoint ring dequeue pointer past cur_td.
421 * Record the new state of the xHC's endpoint ring dequeue segment,
422 * dequeue pointer, and new consumer cycle state in state.
423 * Update our internal representation of the ring's dequeue pointer.
424 *
425 * We do this in three jumps:
426 * - First we update our new ring state to be the same as when the xHC stopped.
427 * - Then we traverse the ring to find the segment that contains
428 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
429 * any link TRBs with the toggle cycle bit set.
430 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
431 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
432 *
433 * Some of the uses of xhci_generic_trb are grotty, but if they're done
434 * with correct __le32 accesses they should work fine. Only users of this are
435 * in here.
ae636747 436 */
c92bcfa7 437void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 438 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
439 unsigned int stream_id, struct xhci_td *cur_td,
440 struct xhci_dequeue_state *state)
ae636747
SS
441{
442 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 443 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 444 struct xhci_ring *ep_ring;
365038d8
MN
445 struct xhci_segment *new_seg;
446 union xhci_trb *new_deq;
c92bcfa7 447 dma_addr_t addr;
1f81b6d2 448 u64 hw_dequeue;
365038d8
MN
449 bool cycle_found = false;
450 bool td_last_trb_found = false;
ae636747 451
e9df17eb
SS
452 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
453 ep_index, stream_id);
454 if (!ep_ring) {
455 xhci_warn(xhci, "WARN can't find new dequeue state "
456 "for invalid stream ID %u.\n",
457 stream_id);
458 return;
459 }
68e41c5d 460
ae636747 461 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
462 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
463 "Finding endpoint context");
c4bedb77
HG
464 /* 4.6.9 the css flag is written to the stream context for streams */
465 if (ep->ep_state & EP_HAS_STREAMS) {
466 struct xhci_stream_ctx *ctx =
467 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 468 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
469 } else {
470 struct xhci_ep_ctx *ep_ctx
471 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 472 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 473 }
ae636747 474
365038d8
MN
475 new_seg = ep_ring->deq_seg;
476 new_deq = ep_ring->dequeue;
477 state->new_cycle_state = hw_dequeue & 0x1;
478
1f81b6d2 479 /*
365038d8
MN
480 * We want to find the pointer, segment and cycle state of the new trb
481 * (the one after current TD's last_trb). We know the cycle state at
482 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
483 * found.
1f81b6d2 484 */
365038d8
MN
485 do {
486 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
487 == (dma_addr_t)(hw_dequeue & ~0xf)) {
488 cycle_found = true;
489 if (td_last_trb_found)
490 break;
491 }
492 if (new_deq == cur_td->last_trb)
493 td_last_trb_found = true;
1f81b6d2 494
365038d8
MN
495 if (cycle_found &&
496 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
497 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
498 state->new_cycle_state ^= 0x1;
499
500 next_trb(xhci, ep_ring, &new_seg, &new_deq);
501
502 /* Search wrapped around, bail out */
503 if (new_deq == ep->ring->dequeue) {
504 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
505 state->new_deq_seg = NULL;
506 state->new_deq_ptr = NULL;
507 return;
508 }
509
510 } while (!cycle_found || !td_last_trb_found);
ae636747 511
365038d8
MN
512 state->new_deq_seg = new_seg;
513 state->new_deq_ptr = new_deq;
ae636747 514
1f81b6d2 515 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
516 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
517 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 518
aa50b290
XR
519 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
520 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
521 state->new_deq_seg);
522 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
523 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
524 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 525 (unsigned long long) addr);
ae636747
SS
526}
527
522989a2
SS
528/* flip_cycle means flip the cycle bit of all but the first and last TRB.
529 * (The last TRB actually points to the ring enqueue pointer, which is not part
530 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
531 */
23e3be11 532static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 533 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
534{
535 struct xhci_segment *cur_seg;
536 union xhci_trb *cur_trb;
537
538 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
539 true;
540 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 541 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
542 /* Unchain any chained Link TRBs, but
543 * leave the pointers intact.
544 */
28ccd296 545 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
546 /* Flip the cycle bit (link TRBs can't be the first
547 * or last TRB).
548 */
549 if (flip_cycle)
550 cur_trb->generic.field[3] ^=
551 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
552 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
553 "Cancel (unchain) link TRB");
554 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
555 "Address = %p (0x%llx dma); "
556 "in seg %p (0x%llx dma)",
700e2052 557 cur_trb,
23e3be11 558 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
559 cur_seg,
560 (unsigned long long)cur_seg->dma);
ae636747
SS
561 } else {
562 cur_trb->generic.field[0] = 0;
563 cur_trb->generic.field[1] = 0;
564 cur_trb->generic.field[2] = 0;
565 /* Preserve only the cycle bit of this TRB */
28ccd296 566 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
567 /* Flip the cycle bit except on the first or last TRB */
568 if (flip_cycle && cur_trb != cur_td->first_trb &&
569 cur_trb != cur_td->last_trb)
570 cur_trb->generic.field[3] ^=
571 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
572 cur_trb->generic.field[3] |= cpu_to_le32(
573 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
574 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
575 "TRB to noop at offset 0x%llx",
79688acf
SS
576 (unsigned long long)
577 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
578 }
579 if (cur_trb == cur_td->last_trb)
580 break;
581 }
582}
583
575688e1 584static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
585 struct xhci_virt_ep *ep)
586{
587 ep->ep_state &= ~EP_HALT_PENDING;
588 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
589 * timer is running on another CPU, we don't decrement stop_cmds_pending
590 * (since we didn't successfully stop the watchdog timer).
591 */
592 if (del_timer(&ep->stop_cmd_timer))
593 ep->stop_cmds_pending--;
594}
595
596/* Must be called with xhci->lock held in interrupt context */
597static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
07a37e9e 598 struct xhci_td *cur_td, int status)
6f5165cf 599{
214f76f7 600 struct usb_hcd *hcd;
8e51adcc
AX
601 struct urb *urb;
602 struct urb_priv *urb_priv;
6f5165cf 603
8e51adcc
AX
604 urb = cur_td->urb;
605 urb_priv = urb->hcpriv;
606 urb_priv->td_cnt++;
214f76f7 607 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 608
8e51adcc
AX
609 /* Only giveback urb when this is the last td in urb */
610 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
611 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
612 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
613 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
614 if (xhci->quirks & XHCI_AMD_PLL_FIX)
615 usb_amd_quirk_pll_enable();
616 }
617 }
8e51adcc 618 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
619
620 spin_unlock(&xhci->lock);
621 usb_hcd_giveback_urb(hcd, urb, status);
4daf9df5 622 xhci_urb_free_priv(urb_priv);
8e51adcc 623 spin_lock(&xhci->lock);
8e51adcc 624 }
6f5165cf
SS
625}
626
ae636747
SS
627/*
628 * When we get a command completion for a Stop Endpoint Command, we need to
629 * unlink any cancelled TDs from the ring. There are two ways to do that:
630 *
631 * 1. If the HW was in the middle of processing the TD that needs to be
632 * cancelled, then we must move the ring's dequeue pointer past the last TRB
633 * in the TD with a Set Dequeue Pointer Command.
634 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
635 * bit cleared) so that the HW will skip over them.
636 */
b8200c94 637static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 638 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 639{
ae636747
SS
640 unsigned int ep_index;
641 struct xhci_ring *ep_ring;
63a0d9ab 642 struct xhci_virt_ep *ep;
ae636747 643 struct list_head *entry;
326b4810 644 struct xhci_td *cur_td = NULL;
ae636747
SS
645 struct xhci_td *last_unlinked_td;
646
c92bcfa7 647 struct xhci_dequeue_state deq_state;
ae636747 648
bc752bde 649 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 650 if (!xhci->devs[slot_id])
be88fe4f
AX
651 xhci_warn(xhci, "Stop endpoint command "
652 "completion for disabled slot %u\n",
653 slot_id);
654 return;
655 }
656
ae636747 657 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 658 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 659 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 660
678539cf 661 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 662 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 663 ep->stopped_td = NULL;
e9df17eb 664 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 665 return;
678539cf 666 }
ae636747
SS
667
668 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
669 * We have the xHCI lock, so nothing can modify this list until we drop
670 * it. We're also in the event handler, so we can't get re-interrupted
671 * if another Stop Endpoint command completes
672 */
63a0d9ab 673 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 674 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
675 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
676 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
677 (unsigned long long)xhci_trb_virt_to_dma(
678 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
679 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
680 if (!ep_ring) {
681 /* This shouldn't happen unless a driver is mucking
682 * with the stream ID after submission. This will
683 * leave the TD on the hardware ring, and the hardware
684 * will try to execute it, and may access a buffer
685 * that has already been freed. In the best case, the
686 * hardware will execute it, and the event handler will
687 * ignore the completion event for that TD, since it was
688 * removed from the td_list for that endpoint. In
689 * short, don't muck with the stream ID after
690 * submission.
691 */
692 xhci_warn(xhci, "WARN Cancelled URB %p "
693 "has invalid stream ID %u.\n",
694 cur_td->urb,
695 cur_td->urb->stream_id);
696 goto remove_finished_td;
697 }
ae636747
SS
698 /*
699 * If we stopped on the TD we need to cancel, then we have to
700 * move the xHC endpoint ring dequeue pointer past this TD.
701 */
63a0d9ab 702 if (cur_td == ep->stopped_td)
e9df17eb
SS
703 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
704 cur_td->urb->stream_id,
705 cur_td, &deq_state);
ae636747 706 else
522989a2 707 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 708remove_finished_td:
ae636747
SS
709 /*
710 * The event handler won't see a completion for this TD anymore,
711 * so remove it from the endpoint ring's TD list. Keep it in
712 * the cancelled TD list for URB completion later.
713 */
585df1d9 714 list_del_init(&cur_td->td_list);
ae636747
SS
715 }
716 last_unlinked_td = cur_td;
6f5165cf 717 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
718
719 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
720 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
721 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
722 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 723 xhci_ring_cmd_db(xhci);
ae636747 724 } else {
e9df17eb
SS
725 /* Otherwise ring the doorbell(s) to restart queued transfers */
726 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 727 }
526867c3 728
d97b4f8d 729 ep->stopped_td = NULL;
ae636747
SS
730
731 /*
732 * Drop the lock and complete the URBs in the cancelled TD list.
733 * New TDs to be cancelled might be added to the end of the list before
734 * we can complete all the URBs for the TDs we already unlinked.
735 * So stop when we've completed the URB for the last TD we unlinked.
736 */
737 do {
63a0d9ab 738 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 739 struct xhci_td, cancelled_td_list);
585df1d9 740 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
741
742 /* Clean up the cancelled URB */
ae636747
SS
743 /* Doesn't matter what we pass for status, since the core will
744 * just overwrite it (because the URB has been unlinked).
745 */
07a37e9e 746 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 747
6f5165cf
SS
748 /* Stop processing the cancelled list if the watchdog timer is
749 * running.
750 */
751 if (xhci->xhc_state & XHCI_STATE_DYING)
752 return;
ae636747
SS
753 } while (cur_td != last_unlinked_td);
754
755 /* Return to the event handler with xhci->lock re-acquired */
756}
757
50e8725e
SS
758static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
759{
760 struct xhci_td *cur_td;
761
762 while (!list_empty(&ring->td_list)) {
763 cur_td = list_first_entry(&ring->td_list,
764 struct xhci_td, td_list);
765 list_del_init(&cur_td->td_list);
766 if (!list_empty(&cur_td->cancelled_td_list))
767 list_del_init(&cur_td->cancelled_td_list);
768 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
769 }
770}
771
772static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
773 int slot_id, int ep_index)
774{
775 struct xhci_td *cur_td;
776 struct xhci_virt_ep *ep;
777 struct xhci_ring *ring;
778
779 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
780 if ((ep->ep_state & EP_HAS_STREAMS) ||
781 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
782 int stream_id;
783
784 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
785 stream_id++) {
786 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
787 "Killing URBs for slot ID %u, ep index %u, stream %u",
788 slot_id, ep_index, stream_id + 1);
789 xhci_kill_ring_urbs(xhci,
790 ep->stream_info->stream_rings[stream_id]);
791 }
792 } else {
793 ring = ep->ring;
794 if (!ring)
795 return;
796 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
797 "Killing URBs for slot ID %u, ep index %u",
798 slot_id, ep_index);
799 xhci_kill_ring_urbs(xhci, ring);
800 }
50e8725e
SS
801 while (!list_empty(&ep->cancelled_td_list)) {
802 cur_td = list_first_entry(&ep->cancelled_td_list,
803 struct xhci_td, cancelled_td_list);
804 list_del_init(&cur_td->cancelled_td_list);
805 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
806 }
807}
808
6f5165cf
SS
809/* Watchdog timer function for when a stop endpoint command fails to complete.
810 * In this case, we assume the host controller is broken or dying or dead. The
811 * host may still be completing some other events, so we have to be careful to
812 * let the event ring handler and the URB dequeueing/enqueueing functions know
813 * through xhci->state.
814 *
815 * The timer may also fire if the host takes a very long time to respond to the
816 * command, and the stop endpoint command completion handler cannot delete the
817 * timer before the timer function is called. Another endpoint cancellation may
818 * sneak in before the timer function can grab the lock, and that may queue
819 * another stop endpoint command and add the timer back. So we cannot use a
820 * simple flag to say whether there is a pending stop endpoint command for a
821 * particular endpoint.
822 *
823 * Instead we use a combination of that flag and a counter for the number of
824 * pending stop endpoint commands. If the timer is the tail end of the last
825 * stop endpoint command, and the endpoint's command is still pending, we assume
826 * the host is dying.
827 */
828void xhci_stop_endpoint_command_watchdog(unsigned long arg)
829{
830 struct xhci_hcd *xhci;
831 struct xhci_virt_ep *ep;
6f5165cf 832 int ret, i, j;
f43d6231 833 unsigned long flags;
6f5165cf
SS
834
835 ep = (struct xhci_virt_ep *) arg;
836 xhci = ep->xhci;
837
f43d6231 838 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
839
840 ep->stop_cmds_pending--;
841 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
842 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
843 "Stop EP timer ran, but another timer marked "
844 "xHCI as DYING, exiting.");
f43d6231 845 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
846 return;
847 }
848 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
849 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
850 "Stop EP timer ran, but no command pending, "
851 "exiting.");
f43d6231 852 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
853 return;
854 }
855
856 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
857 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
858 /* Oops, HC is dead or dying or at least not responding to the stop
859 * endpoint command.
860 */
861 xhci->xhc_state |= XHCI_STATE_DYING;
862 /* Disable interrupts from the host controller and start halting it */
863 xhci_quiesce(xhci);
f43d6231 864 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
865
866 ret = xhci_halt(xhci);
867
f43d6231 868 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
869 if (ret < 0) {
870 /* This is bad; the host is not responding to commands and it's
871 * not allowing itself to be halted. At least interrupts are
ac04e6ff 872 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
873 * disconnect all device drivers under this host. Those
874 * disconnect() methods will wait for all URBs to be unlinked,
875 * so we must complete them.
876 */
877 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
878 xhci_warn(xhci, "Completing active URBs anyway.\n");
879 /* We could turn all TDs on the rings to no-ops. This won't
880 * help if the host has cached part of the ring, and is slow if
881 * we want to preserve the cycle bit. Skip it and hope the host
882 * doesn't touch the memory.
883 */
884 }
885 for (i = 0; i < MAX_HC_SLOTS; i++) {
886 if (!xhci->devs[i])
887 continue;
50e8725e
SS
888 for (j = 0; j < 31; j++)
889 xhci_kill_endpoint_urbs(xhci, i, j);
6f5165cf 890 }
f43d6231 891 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
892 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
893 "Calling usb_hc_died()");
f6ff0ac8 894 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
895 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
896 "xHCI host controller is dead.");
6f5165cf
SS
897}
898
b008df60
AX
899
900static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
901 struct xhci_virt_device *dev,
902 struct xhci_ring *ep_ring,
903 unsigned int ep_index)
904{
905 union xhci_trb *dequeue_temp;
906 int num_trbs_free_temp;
907 bool revert = false;
908
909 num_trbs_free_temp = ep_ring->num_trbs_free;
910 dequeue_temp = ep_ring->dequeue;
911
0d9f78a9
SS
912 /* If we get two back-to-back stalls, and the first stalled transfer
913 * ends just before a link TRB, the dequeue pointer will be left on
914 * the link TRB by the code in the while loop. So we have to update
915 * the dequeue pointer one segment further, or we'll jump off
916 * the segment into la-la-land.
917 */
918 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
919 ep_ring->deq_seg = ep_ring->deq_seg->next;
920 ep_ring->dequeue = ep_ring->deq_seg->trbs;
921 }
922
b008df60
AX
923 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
924 /* We have more usable TRBs */
925 ep_ring->num_trbs_free++;
926 ep_ring->dequeue++;
927 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
928 ep_ring->dequeue)) {
929 if (ep_ring->dequeue ==
930 dev->eps[ep_index].queued_deq_ptr)
931 break;
932 ep_ring->deq_seg = ep_ring->deq_seg->next;
933 ep_ring->dequeue = ep_ring->deq_seg->trbs;
934 }
935 if (ep_ring->dequeue == dequeue_temp) {
936 revert = true;
937 break;
938 }
939 }
940
941 if (revert) {
942 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
943 ep_ring->num_trbs_free = num_trbs_free_temp;
944 }
945}
946
ae636747
SS
947/*
948 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
949 * we need to clear the set deq pending flag in the endpoint ring state, so that
950 * the TD queueing code can ring the doorbell again. We also need to ring the
951 * endpoint doorbell to restart the ring, but only if there aren't more
952 * cancellations pending.
953 */
b8200c94 954static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 955 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 956{
ae636747 957 unsigned int ep_index;
e9df17eb 958 unsigned int stream_id;
ae636747
SS
959 struct xhci_ring *ep_ring;
960 struct xhci_virt_device *dev;
9aad95e2 961 struct xhci_virt_ep *ep;
d115b048
JY
962 struct xhci_ep_ctx *ep_ctx;
963 struct xhci_slot_ctx *slot_ctx;
ae636747 964
28ccd296
ME
965 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
966 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 967 dev = xhci->devs[slot_id];
9aad95e2 968 ep = &dev->eps[ep_index];
e9df17eb
SS
969
970 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
971 if (!ep_ring) {
e587b8b2 972 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
973 stream_id);
974 /* XXX: Harmless??? */
0d4976ec 975 goto cleanup;
e9df17eb
SS
976 }
977
d115b048
JY
978 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
979 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 980
c69a0597 981 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
982 unsigned int ep_state;
983 unsigned int slot_state;
984
c69a0597 985 switch (cmd_comp_code) {
ae636747 986 case COMP_TRB_ERR:
e587b8b2 987 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747
SS
988 break;
989 case COMP_CTX_STATE:
e587b8b2 990 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
28ccd296 991 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 992 ep_state &= EP_STATE_MASK;
28ccd296 993 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 994 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
995 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
996 "Slot state = %u, EP state = %u",
ae636747
SS
997 slot_state, ep_state);
998 break;
999 case COMP_EBADSLT:
e587b8b2
ON
1000 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1001 slot_id);
ae636747
SS
1002 break;
1003 default:
e587b8b2
ON
1004 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1005 cmd_comp_code);
ae636747
SS
1006 break;
1007 }
1008 /* OK what do we do now? The endpoint state is hosed, and we
1009 * should never get to this point if the synchronization between
1010 * queueing, and endpoint state are correct. This might happen
1011 * if the device gets disconnected after we've finished
1012 * cancelling URBs, which might not be an error...
1013 */
1014 } else {
9aad95e2
HG
1015 u64 deq;
1016 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1017 if (ep->ep_state & EP_HAS_STREAMS) {
1018 struct xhci_stream_ctx *ctx =
1019 &ep->stream_info->stream_ctx_array[stream_id];
1020 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1021 } else {
1022 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1023 }
aa50b290 1024 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1025 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1026 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1027 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1028 /* Update the ring's dequeue segment and dequeue pointer
1029 * to reflect the new position.
1030 */
b008df60
AX
1031 update_ring_for_set_deq_completion(xhci, dev,
1032 ep_ring, ep_index);
bf161e85 1033 } else {
e587b8b2 1034 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1035 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1036 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1037 }
ae636747
SS
1038 }
1039
0d4976ec 1040cleanup:
63a0d9ab 1041 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1042 dev->eps[ep_index].queued_deq_seg = NULL;
1043 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1044 /* Restart any rings with pending URBs */
1045 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1046}
1047
b8200c94 1048static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1049 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1050{
a1587d97
SS
1051 unsigned int ep_index;
1052
28ccd296 1053 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1054 /* This command will only fail if the endpoint wasn't halted,
1055 * but we don't care.
1056 */
a0254324 1057 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1058 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1059
ac9d8fe7
SS
1060 /* HW with the reset endpoint quirk needs to have a configure endpoint
1061 * command complete before the endpoint can be used. Queue that here
1062 * because the HW can't handle two commands being queued in a row.
1063 */
1064 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0
MN
1065 struct xhci_command *command;
1066 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1067 if (!command) {
1068 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1069 return;
1070 }
4bdfe4c3
XR
1071 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1072 "Queueing configure endpoint command");
ddba5cd0 1073 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1074 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1075 false);
ac9d8fe7
SS
1076 xhci_ring_cmd_db(xhci);
1077 } else {
c3492dbf 1078 /* Clear our internal halted state */
63a0d9ab 1079 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1080 }
a1587d97 1081}
ae636747 1082
b244b431
XR
1083static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1084 u32 cmd_comp_code)
1085{
1086 if (cmd_comp_code == COMP_SUCCESS)
1087 xhci->slot_id = slot_id;
1088 else
1089 xhci->slot_id = 0;
b244b431
XR
1090}
1091
6c02dd14
XR
1092static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1093{
1094 struct xhci_virt_device *virt_dev;
1095
1096 virt_dev = xhci->devs[slot_id];
1097 if (!virt_dev)
1098 return;
1099 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1100 /* Delete default control endpoint resources */
1101 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1102 xhci_free_virt_device(xhci, slot_id);
1103}
1104
6ed46d33
XR
1105static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1106 struct xhci_event_cmd *event, u32 cmd_comp_code)
1107{
1108 struct xhci_virt_device *virt_dev;
1109 struct xhci_input_control_ctx *ctrl_ctx;
1110 unsigned int ep_index;
1111 unsigned int ep_state;
1112 u32 add_flags, drop_flags;
1113
6ed46d33
XR
1114 /*
1115 * Configure endpoint commands can come from the USB core
1116 * configuration or alt setting changes, or because the HW
1117 * needed an extra configure endpoint command after a reset
1118 * endpoint command or streams were being configured.
1119 * If the command was for a halted endpoint, the xHCI driver
1120 * is not waiting on the configure endpoint command.
1121 */
9ea1833e 1122 virt_dev = xhci->devs[slot_id];
4daf9df5 1123 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1124 if (!ctrl_ctx) {
1125 xhci_warn(xhci, "Could not get input context, bad type.\n");
1126 return;
1127 }
1128
1129 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1130 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1131 /* Input ctx add_flags are the endpoint index plus one */
1132 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1133
1134 /* A usb_set_interface() call directly after clearing a halted
1135 * condition may race on this quirky hardware. Not worth
1136 * worrying about, since this is prototype hardware. Not sure
1137 * if this will work for streams, but streams support was
1138 * untested on this prototype.
1139 */
1140 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1141 ep_index != (unsigned int) -1 &&
1142 add_flags - SLOT_FLAG == drop_flags) {
1143 ep_state = virt_dev->eps[ep_index].ep_state;
1144 if (!(ep_state & EP_HALTED))
ddba5cd0 1145 return;
6ed46d33
XR
1146 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1147 "Completed config ep cmd - "
1148 "last ep index = %d, state = %d",
1149 ep_index, ep_state);
1150 /* Clear internal halted state and restart ring(s) */
1151 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1152 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1153 return;
1154 }
6ed46d33
XR
1155 return;
1156}
1157
f681321b
XR
1158static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1159 struct xhci_event_cmd *event)
1160{
f681321b 1161 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1162 if (!xhci->devs[slot_id])
f681321b
XR
1163 xhci_warn(xhci, "Reset device command completion "
1164 "for disabled slot %u\n", slot_id);
1165}
1166
2c070821
XR
1167static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1168 struct xhci_event_cmd *event)
1169{
1170 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1171 xhci->error_bitmask |= 1 << 6;
1172 return;
1173 }
1174 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1175 "NEC firmware version %2x.%02x",
1176 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1177 NEC_FW_MINOR(le32_to_cpu(event->status)));
1178}
1179
9ea1833e 1180static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1181{
1182 list_del(&cmd->cmd_list);
9ea1833e
MN
1183
1184 if (cmd->completion) {
1185 cmd->status = status;
1186 complete(cmd->completion);
1187 } else {
c9aa1a2d 1188 kfree(cmd);
9ea1833e 1189 }
c9aa1a2d
MN
1190}
1191
1192void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1193{
1194 struct xhci_command *cur_cmd, *tmp_cmd;
1195 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
9ea1833e 1196 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
c9aa1a2d
MN
1197}
1198
c311e391
MN
1199/*
1200 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1201 * If there are other commands waiting then restart the ring and kick the timer.
1202 * This must be called with command ring stopped and xhci->lock held.
1203 */
1204static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1205 struct xhci_command *cur_cmd)
1206{
1207 struct xhci_command *i_cmd, *tmp_cmd;
1208 u32 cycle_state;
1209
1210 /* Turn all aborted commands in list to no-ops, then restart */
1211 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1212 cmd_list) {
1213
1214 if (i_cmd->status != COMP_CMD_ABORT)
1215 continue;
1216
1217 i_cmd->status = COMP_CMD_STOP;
1218
1219 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1220 i_cmd->command_trb);
1221 /* get cycle state from the original cmd trb */
1222 cycle_state = le32_to_cpu(
1223 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1224 /* modify the command trb to no-op command */
1225 i_cmd->command_trb->generic.field[0] = 0;
1226 i_cmd->command_trb->generic.field[1] = 0;
1227 i_cmd->command_trb->generic.field[2] = 0;
1228 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1229 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1230
1231 /*
1232 * caller waiting for completion is called when command
1233 * completion event is received for these no-op commands
1234 */
1235 }
1236
1237 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1238
1239 /* ring command ring doorbell to restart the command ring */
1240 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1241 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1242 xhci->current_cmd = cur_cmd;
1243 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1244 xhci_ring_cmd_db(xhci);
1245 }
1246 return;
1247}
1248
1249
1250void xhci_handle_command_timeout(unsigned long data)
1251{
1252 struct xhci_hcd *xhci;
1253 int ret;
1254 unsigned long flags;
1255 u64 hw_ring_state;
1256 struct xhci_command *cur_cmd = NULL;
1257 xhci = (struct xhci_hcd *) data;
1258
1259 /* mark this command to be cancelled */
1260 spin_lock_irqsave(&xhci->lock, flags);
1261 if (xhci->current_cmd) {
1262 cur_cmd = xhci->current_cmd;
1263 cur_cmd->status = COMP_CMD_ABORT;
1264 }
1265
1266
1267 /* Make sure command ring is running before aborting it */
1268 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1269 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1270 (hw_ring_state & CMD_RING_RUNNING)) {
1271
1272 spin_unlock_irqrestore(&xhci->lock, flags);
1273 xhci_dbg(xhci, "Command timeout\n");
1274 ret = xhci_abort_cmd_ring(xhci);
1275 if (unlikely(ret == -ESHUTDOWN)) {
1276 xhci_err(xhci, "Abort command ring failed\n");
1277 xhci_cleanup_command_queue(xhci);
1278 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1279 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1280 }
1281 return;
1282 }
1283 /* command timeout on stopped ring, ring can't be aborted */
1284 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1285 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1286 spin_unlock_irqrestore(&xhci->lock, flags);
1287 return;
1288}
1289
7f84eef0
SS
1290static void handle_cmd_completion(struct xhci_hcd *xhci,
1291 struct xhci_event_cmd *event)
1292{
28ccd296 1293 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1294 u64 cmd_dma;
1295 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1296 u32 cmd_comp_code;
9124b121 1297 union xhci_trb *cmd_trb;
c9aa1a2d 1298 struct xhci_command *cmd;
b54fc46d 1299 u32 cmd_type;
7f84eef0 1300
28ccd296 1301 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1302 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1303 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1304 cmd_trb);
7f84eef0
SS
1305 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1306 if (cmd_dequeue_dma == 0) {
1307 xhci->error_bitmask |= 1 << 4;
1308 return;
1309 }
1310 /* Does the DMA address match our internal dequeue pointer address? */
1311 if (cmd_dma != (u64) cmd_dequeue_dma) {
1312 xhci->error_bitmask |= 1 << 5;
1313 return;
1314 }
b63f4053 1315
c9aa1a2d
MN
1316 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1317
1318 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1319 xhci_err(xhci,
1320 "Command completion event does not match command\n");
1321 return;
1322 }
c311e391
MN
1323
1324 del_timer(&xhci->cmd_timer);
1325
9124b121 1326 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1327
e7a79a1d 1328 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1329
1330 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1331 if (cmd_comp_code == COMP_CMD_STOP) {
1332 xhci_handle_stopped_cmd_ring(xhci, cmd);
1333 return;
1334 }
1335 /*
1336 * Host aborted the command ring, check if the current command was
1337 * supposed to be aborted, otherwise continue normally.
1338 * The command ring is stopped now, but the xHC will issue a Command
1339 * Ring Stopped event which will cause us to restart it.
1340 */
1341 if (cmd_comp_code == COMP_CMD_ABORT) {
1342 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1343 if (cmd->status == COMP_CMD_ABORT)
1344 goto event_handled;
b63f4053
EF
1345 }
1346
b54fc46d
XR
1347 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1348 switch (cmd_type) {
1349 case TRB_ENABLE_SLOT:
e7a79a1d 1350 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
3ffbba95 1351 break;
b54fc46d 1352 case TRB_DISABLE_SLOT:
6c02dd14 1353 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1354 break;
b54fc46d 1355 case TRB_CONFIG_EP:
9ea1833e
MN
1356 if (!cmd->completion)
1357 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1358 cmd_comp_code);
f94e0186 1359 break;
b54fc46d 1360 case TRB_EVAL_CONTEXT:
2d3f1fac 1361 break;
b54fc46d 1362 case TRB_ADDR_DEV:
3ffbba95 1363 break;
b54fc46d 1364 case TRB_STOP_RING:
b8200c94
XR
1365 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1366 le32_to_cpu(cmd_trb->generic.field[3])));
1367 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1368 break;
b54fc46d 1369 case TRB_SET_DEQ:
b8200c94
XR
1370 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1371 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1372 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1373 break;
b54fc46d 1374 case TRB_CMD_NOOP:
c311e391
MN
1375 /* Is this an aborted command turned to NO-OP? */
1376 if (cmd->status == COMP_CMD_STOP)
1377 cmd_comp_code = COMP_CMD_STOP;
7f84eef0 1378 break;
b54fc46d 1379 case TRB_RESET_EP:
b8200c94
XR
1380 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1381 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1382 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1383 break;
b54fc46d 1384 case TRB_RESET_DEV:
6fcfb0d6
MN
1385 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1386 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1387 */
1388 slot_id = TRB_TO_SLOT_ID(
1389 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1390 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1391 break;
b54fc46d 1392 case TRB_NEC_GET_FW:
2c070821 1393 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1394 break;
7f84eef0
SS
1395 default:
1396 /* Skip over unknown commands on the event ring */
1397 xhci->error_bitmask |= 1 << 6;
1398 break;
1399 }
c9aa1a2d 1400
c311e391
MN
1401 /* restart timer if this wasn't the last command */
1402 if (cmd->cmd_list.next != &xhci->cmd_list) {
1403 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1404 struct xhci_command, cmd_list);
1405 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1406 }
1407
1408event_handled:
9ea1833e 1409 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1410
3b72fca0 1411 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1412}
1413
0238634d
SS
1414static void handle_vendor_event(struct xhci_hcd *xhci,
1415 union xhci_trb *event)
1416{
1417 u32 trb_type;
1418
28ccd296 1419 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1420 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1421 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1422 handle_cmd_completion(xhci, &event->event_cmd);
1423}
1424
f6ff0ac8
SS
1425/* @port_id: the one-based port ID from the hardware (indexed from array of all
1426 * port registers -- USB 3.0 and USB 2.0).
1427 *
1428 * Returns a zero-based port number, which is suitable for indexing into each of
1429 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1430 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1431 */
1432static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1433 struct xhci_hcd *xhci, u32 port_id)
1434{
1435 unsigned int i;
1436 unsigned int num_similar_speed_ports = 0;
1437
1438 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1439 * and usb2_ports are 0-based indexes. Count the number of similar
1440 * speed ports, up to 1 port before this port.
1441 */
1442 for (i = 0; i < (port_id - 1); i++) {
1443 u8 port_speed = xhci->port_array[i];
1444
1445 /*
1446 * Skip ports that don't have known speeds, or have duplicate
1447 * Extended Capabilities port speed entries.
1448 */
22e04870 1449 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1450 continue;
1451
1452 /*
1453 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1454 * 1.1 ports are under the USB 2.0 hub. If the port speed
1455 * matches the device speed, it's a similar speed port.
1456 */
b50107bb 1457 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
f6ff0ac8
SS
1458 num_similar_speed_ports++;
1459 }
1460 return num_similar_speed_ports;
1461}
1462
623bef9e
SS
1463static void handle_device_notification(struct xhci_hcd *xhci,
1464 union xhci_trb *event)
1465{
1466 u32 slot_id;
4ee823b8 1467 struct usb_device *udev;
623bef9e 1468
7e76ad43 1469 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1470 if (!xhci->devs[slot_id]) {
623bef9e
SS
1471 xhci_warn(xhci, "Device Notification event for "
1472 "unused slot %u\n", slot_id);
4ee823b8
SS
1473 return;
1474 }
1475
1476 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1477 slot_id);
1478 udev = xhci->devs[slot_id]->udev;
1479 if (udev && udev->parent)
1480 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1481}
1482
0f2a7930
SS
1483static void handle_port_status(struct xhci_hcd *xhci,
1484 union xhci_trb *event)
1485{
f6ff0ac8 1486 struct usb_hcd *hcd;
0f2a7930 1487 u32 port_id;
56192531 1488 u32 temp, temp1;
518e848e 1489 int max_ports;
56192531 1490 int slot_id;
5308a91b 1491 unsigned int faked_port_index;
f6ff0ac8 1492 u8 major_revision;
20b67cf5 1493 struct xhci_bus_state *bus_state;
28ccd296 1494 __le32 __iomem **port_array;
386139d7 1495 bool bogus_port_status = false;
0f2a7930
SS
1496
1497 /* Port status change events always have a successful completion code */
28ccd296 1498 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1499 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1500 xhci->error_bitmask |= 1 << 8;
1501 }
28ccd296 1502 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1503 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1504
518e848e
SS
1505 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1506 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1507 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1508 inc_deq(xhci, xhci->event_ring);
1509 return;
56192531
AX
1510 }
1511
f6ff0ac8
SS
1512 /* Figure out which usb_hcd this port is attached to:
1513 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1514 */
1515 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1516
1517 /* Find the right roothub. */
1518 hcd = xhci_to_hcd(xhci);
b50107bb 1519 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
09ce0c0c
PC
1520 hcd = xhci->shared_hcd;
1521
f6ff0ac8
SS
1522 if (major_revision == 0) {
1523 xhci_warn(xhci, "Event for port %u not in "
1524 "Extended Capabilities, ignoring.\n",
1525 port_id);
386139d7 1526 bogus_port_status = true;
f6ff0ac8 1527 goto cleanup;
5308a91b 1528 }
22e04870 1529 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1530 xhci_warn(xhci, "Event for port %u duplicated in"
1531 "Extended Capabilities, ignoring.\n",
1532 port_id);
386139d7 1533 bogus_port_status = true;
f6ff0ac8
SS
1534 goto cleanup;
1535 }
1536
1537 /*
1538 * Hardware port IDs reported by a Port Status Change Event include USB
1539 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1540 * resume event, but we first need to translate the hardware port ID
1541 * into the index into the ports on the correct split roothub, and the
1542 * correct bus_state structure.
1543 */
f6ff0ac8 1544 bus_state = &xhci->bus_state[hcd_index(hcd)];
b50107bb 1545 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1546 port_array = xhci->usb3_ports;
1547 else
1548 port_array = xhci->usb2_ports;
1549 /* Find the faked port hub number */
1550 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1551 port_id);
5308a91b 1552
b0ba9720 1553 temp = readl(port_array[faked_port_index]);
7111ebc9 1554 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1555 xhci_dbg(xhci, "resume root hub\n");
1556 usb_hcd_resume_root_hub(hcd);
1557 }
1558
b50107bb 1559 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
fac4271d
ZJC
1560 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1561
56192531
AX
1562 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1563 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1564
b0ba9720 1565 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1566 if (!(temp1 & CMD_RUN)) {
1567 xhci_warn(xhci, "xHC is not running.\n");
1568 goto cleanup;
1569 }
1570
2338b9e4 1571 if (DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1572 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1573 /* Set a flag to say the port signaled remote wakeup,
1574 * so we can tell the difference between the end of
1575 * device and host initiated resume.
1576 */
1577 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1578 xhci_test_and_clear_bit(xhci, port_array,
1579 faked_port_index, PORT_PLC);
c9682dff
AX
1580 xhci_set_link_state(xhci, port_array, faked_port_index,
1581 XDEV_U0);
d93814cf
SS
1582 /* Need to wait until the next link state change
1583 * indicates the device is actually in U0.
1584 */
1585 bogus_port_status = true;
1586 goto cleanup;
f69115fd
MN
1587 } else if (!test_bit(faked_port_index,
1588 &bus_state->resuming_ports)) {
56192531 1589 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1590 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1591 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1592 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1593 mod_timer(&hcd->rh_timer,
f6ff0ac8 1594 bus_state->resume_done[faked_port_index]);
56192531
AX
1595 /* Do the rest in GetPortStatus */
1596 }
1597 }
d93814cf
SS
1598
1599 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
2338b9e4 1600 DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1601 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1602 /* We've just brought the device into U0 through either the
1603 * Resume state after a device remote wakeup, or through the
1604 * U3Exit state after a host-initiated resume. If it's a device
1605 * initiated remote wake, don't pass up the link state change,
1606 * so the roothub behavior is consistent with external
1607 * USB 3.0 hub behavior.
1608 */
d93814cf
SS
1609 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1610 faked_port_index + 1);
1611 if (slot_id && xhci->devs[slot_id])
1612 xhci_ring_device(xhci, slot_id);
ba7b5c22 1613 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1614 bus_state->port_remote_wakeup &=
1615 ~(1 << faked_port_index);
1616 xhci_test_and_clear_bit(xhci, port_array,
1617 faked_port_index, PORT_PLC);
1618 usb_wakeup_notification(hcd->self.root_hub,
1619 faked_port_index + 1);
1620 bogus_port_status = true;
1621 goto cleanup;
1622 }
d93814cf 1623 }
56192531 1624
8b3d4570
SS
1625 /*
1626 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1627 * RExit to a disconnect state). If so, let the the driver know it's
1628 * out of the RExit state.
1629 */
2338b9e4 1630 if (!DEV_SUPERSPEED_ANY(temp) &&
8b3d4570
SS
1631 test_and_clear_bit(faked_port_index,
1632 &bus_state->rexit_ports)) {
1633 complete(&bus_state->rexit_done[faked_port_index]);
1634 bogus_port_status = true;
1635 goto cleanup;
1636 }
1637
b50107bb 1638 if (hcd->speed < HCD_USB3)
6fd45621
AX
1639 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1640 PORT_PLC);
1641
56192531 1642cleanup:
0f2a7930 1643 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1644 inc_deq(xhci, xhci->event_ring);
0f2a7930 1645
386139d7
SS
1646 /* Don't make the USB core poll the roothub if we got a bad port status
1647 * change event. Besides, at that point we can't tell which roothub
1648 * (USB 2.0 or USB 3.0) to kick.
1649 */
1650 if (bogus_port_status)
1651 return;
1652
c52804a4
SS
1653 /*
1654 * xHCI port-status-change events occur when the "or" of all the
1655 * status-change bits in the portsc register changes from 0 to 1.
1656 * New status changes won't cause an event if any other change
1657 * bits are still set. When an event occurs, switch over to
1658 * polling to avoid losing status changes.
1659 */
1660 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1661 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1662 spin_unlock(&xhci->lock);
1663 /* Pass this up to the core */
f6ff0ac8 1664 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1665 spin_lock(&xhci->lock);
1666}
1667
d0e96f5a
SS
1668/*
1669 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1670 * at end_trb, which may be in another segment. If the suspect DMA address is a
1671 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1672 * returns 0.
1673 */
cffb9be8
HG
1674struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1675 struct xhci_segment *start_seg,
d0e96f5a
SS
1676 union xhci_trb *start_trb,
1677 union xhci_trb *end_trb,
cffb9be8
HG
1678 dma_addr_t suspect_dma,
1679 bool debug)
d0e96f5a
SS
1680{
1681 dma_addr_t start_dma;
1682 dma_addr_t end_seg_dma;
1683 dma_addr_t end_trb_dma;
1684 struct xhci_segment *cur_seg;
1685
23e3be11 1686 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1687 cur_seg = start_seg;
1688
1689 do {
2fa88daa 1690 if (start_dma == 0)
326b4810 1691 return NULL;
ae636747 1692 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1693 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1694 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1695 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1696 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1697
cffb9be8
HG
1698 if (debug)
1699 xhci_warn(xhci,
1700 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1701 (unsigned long long)suspect_dma,
1702 (unsigned long long)start_dma,
1703 (unsigned long long)end_trb_dma,
1704 (unsigned long long)cur_seg->dma,
1705 (unsigned long long)end_seg_dma);
1706
d0e96f5a
SS
1707 if (end_trb_dma > 0) {
1708 /* The end TRB is in this segment, so suspect should be here */
1709 if (start_dma <= end_trb_dma) {
1710 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1711 return cur_seg;
1712 } else {
1713 /* Case for one segment with
1714 * a TD wrapped around to the top
1715 */
1716 if ((suspect_dma >= start_dma &&
1717 suspect_dma <= end_seg_dma) ||
1718 (suspect_dma >= cur_seg->dma &&
1719 suspect_dma <= end_trb_dma))
1720 return cur_seg;
1721 }
326b4810 1722 return NULL;
d0e96f5a
SS
1723 } else {
1724 /* Might still be somewhere in this segment */
1725 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1726 return cur_seg;
1727 }
1728 cur_seg = cur_seg->next;
23e3be11 1729 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1730 } while (cur_seg != start_seg);
d0e96f5a 1731
326b4810 1732 return NULL;
d0e96f5a
SS
1733}
1734
bcef3fd5
SS
1735static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1736 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1737 unsigned int stream_id,
bcef3fd5
SS
1738 struct xhci_td *td, union xhci_trb *event_trb)
1739{
1740 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1741 struct xhci_command *command;
1742 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1743 if (!command)
1744 return;
1745
d0167ad2 1746 ep->ep_state |= EP_HALTED;
e9df17eb 1747 ep->stopped_stream = stream_id;
1624ae1c 1748
ddba5cd0 1749 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1750 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1751
5e5cf6fc 1752 ep->stopped_stream = 0;
1624ae1c 1753
bcef3fd5
SS
1754 xhci_ring_cmd_db(xhci);
1755}
1756
1757/* Check if an error has halted the endpoint ring. The class driver will
1758 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1759 * However, a babble and other errors also halt the endpoint ring, and the class
1760 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1761 * Ring Dequeue Pointer command manually.
1762 */
1763static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1764 struct xhci_ep_ctx *ep_ctx,
1765 unsigned int trb_comp_code)
1766{
1767 /* TRB completion codes that may require a manual halt cleanup */
1768 if (trb_comp_code == COMP_TX_ERR ||
1769 trb_comp_code == COMP_BABBLE ||
1770 trb_comp_code == COMP_SPLIT_ERR)
1771 /* The 0.96 spec says a babbling control endpoint
1772 * is not halted. The 0.96 spec says it is. Some HW
1773 * claims to be 0.95 compliant, but it halts the control
1774 * endpoint anyway. Check if a babble halted the
1775 * endpoint.
1776 */
f5960b69
ME
1777 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1778 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1779 return 1;
1780
1781 return 0;
1782}
1783
b45b5069
SS
1784int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1785{
1786 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1787 /* Vendor defined "informational" completion code,
1788 * treat as not-an-error.
1789 */
1790 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1791 trb_comp_code);
1792 xhci_dbg(xhci, "Treating code as success.\n");
1793 return 1;
1794 }
1795 return 0;
1796}
1797
4422da61
AX
1798/*
1799 * Finish the td processing, remove the td from td list;
1800 * Return 1 if the urb can be given back.
1801 */
1802static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1803 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1804 struct xhci_virt_ep *ep, int *status, bool skip)
1805{
1806 struct xhci_virt_device *xdev;
1807 struct xhci_ring *ep_ring;
1808 unsigned int slot_id;
1809 int ep_index;
1810 struct urb *urb = NULL;
1811 struct xhci_ep_ctx *ep_ctx;
1812 int ret = 0;
8e51adcc 1813 struct urb_priv *urb_priv;
4422da61
AX
1814 u32 trb_comp_code;
1815
28ccd296 1816 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1817 xdev = xhci->devs[slot_id];
28ccd296
ME
1818 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1819 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1820 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1821 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1822
1823 if (skip)
1824 goto td_cleanup;
1825
40a3b775
LB
1826 if (trb_comp_code == COMP_STOP_INVAL ||
1827 trb_comp_code == COMP_STOP ||
1828 trb_comp_code == COMP_STOP_SHORT) {
4422da61
AX
1829 /* The Endpoint Stop Command completion will take care of any
1830 * stopped TDs. A stopped TD may be restarted, so don't update
1831 * the ring dequeue pointer or take this TD off any lists yet.
1832 */
1833 ep->stopped_td = td;
4422da61 1834 return 0;
69defe04
MN
1835 }
1836 if (trb_comp_code == COMP_STALL ||
1837 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1838 trb_comp_code)) {
1839 /* Issue a reset endpoint command to clear the host side
1840 * halt, followed by a set dequeue command to move the
1841 * dequeue pointer past the TD.
1842 * The class driver clears the device side halt later.
1843 */
1844 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1845 ep_ring->stream_id, td, event_trb);
4422da61 1846 } else {
69defe04
MN
1847 /* Update ring dequeue pointer */
1848 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1849 inc_deq(xhci, ep_ring);
69defe04
MN
1850 inc_deq(xhci, ep_ring);
1851 }
4422da61
AX
1852
1853td_cleanup:
69defe04
MN
1854 /* Clean up the endpoint's TD list */
1855 urb = td->urb;
1856 urb_priv = urb->hcpriv;
1857
1858 /* Do one last check of the actual transfer length.
1859 * If the host controller said we transferred more data than the buffer
1860 * length, urb->actual_length will be a very big number (since it's
1861 * unsigned). Play it safe and say we didn't transfer anything.
1862 */
1863 if (urb->actual_length > urb->transfer_buffer_length) {
1864 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1865 urb->transfer_buffer_length,
1866 urb->actual_length);
1867 urb->actual_length = 0;
1868 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1869 *status = -EREMOTEIO;
1870 else
1871 *status = 0;
1872 }
1873 list_del_init(&td->td_list);
1874 /* Was this TD slated to be cancelled but completed anyway? */
1875 if (!list_empty(&td->cancelled_td_list))
1876 list_del_init(&td->cancelled_td_list);
1877
1878 urb_priv->td_cnt++;
1879 /* Giveback the urb when all the tds are completed */
1880 if (urb_priv->td_cnt == urb_priv->length) {
1881 ret = 1;
1882 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1883 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1884 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1885 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1886 usb_amd_quirk_pll_enable();
c41136b0
AX
1887 }
1888 }
4422da61
AX
1889 }
1890
1891 return ret;
1892}
1893
8af56be1
AX
1894/*
1895 * Process control tds, update urb status and actual_length.
1896 */
1897static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1898 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1899 struct xhci_virt_ep *ep, int *status)
1900{
1901 struct xhci_virt_device *xdev;
1902 struct xhci_ring *ep_ring;
1903 unsigned int slot_id;
1904 int ep_index;
1905 struct xhci_ep_ctx *ep_ctx;
1906 u32 trb_comp_code;
1907
28ccd296 1908 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1909 xdev = xhci->devs[slot_id];
28ccd296
ME
1910 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1911 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1912 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1913 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 1914
8af56be1
AX
1915 switch (trb_comp_code) {
1916 case COMP_SUCCESS:
1917 if (event_trb == ep_ring->dequeue) {
1918 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1919 "without IOC set??\n");
1920 *status = -ESHUTDOWN;
1921 } else if (event_trb != td->last_trb) {
1922 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1923 "without IOC set??\n");
1924 *status = -ESHUTDOWN;
1925 } else {
8af56be1
AX
1926 *status = 0;
1927 }
1928 break;
1929 case COMP_SHORT_TX:
8af56be1
AX
1930 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1931 *status = -EREMOTEIO;
1932 else
1933 *status = 0;
1934 break;
40a3b775
LB
1935 case COMP_STOP_SHORT:
1936 if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
1937 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1938 else
1939 td->urb->actual_length =
1940 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1941
1942 return finish_td(xhci, td, event_trb, event, ep, status, false);
3abeca99 1943 case COMP_STOP:
40a3b775
LB
1944 /* Did we stop at data stage? */
1945 if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
1946 td->urb->actual_length =
1947 td->urb->transfer_buffer_length -
1948 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1949 /* fall through */
1950 case COMP_STOP_INVAL:
3abeca99 1951 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1952 default:
1953 if (!xhci_requires_manual_halt_cleanup(xhci,
1954 ep_ctx, trb_comp_code))
1955 break;
1956 xhci_dbg(xhci, "TRB error code %u, "
1957 "halted endpoint index = %u\n",
1958 trb_comp_code, ep_index);
1959 /* else fall through */
1960 case COMP_STALL:
1961 /* Did we transfer part of the data (middle) phase? */
1962 if (event_trb != ep_ring->dequeue &&
1963 event_trb != td->last_trb)
1964 td->urb->actual_length =
1c11a172
VG
1965 td->urb->transfer_buffer_length -
1966 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22ae47e6 1967 else if (!td->urb_length_set)
8af56be1
AX
1968 td->urb->actual_length = 0;
1969
8e71a322 1970 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1971 }
1972 /*
1973 * Did we transfer any data, despite the errors that might have
1974 * happened? I.e. did we get past the setup stage?
1975 */
1976 if (event_trb != ep_ring->dequeue) {
1977 /* The event was for the status stage */
1978 if (event_trb == td->last_trb) {
45ba2154 1979 if (td->urb_length_set) {
8af56be1
AX
1980 /* Don't overwrite a previously set error code
1981 */
1982 if ((*status == -EINPROGRESS || *status == 0) &&
1983 (td->urb->transfer_flags
1984 & URB_SHORT_NOT_OK))
1985 /* Did we already see a short data
1986 * stage? */
1987 *status = -EREMOTEIO;
1988 } else {
1989 td->urb->actual_length =
1990 td->urb->transfer_buffer_length;
1991 }
1992 } else {
45ba2154
AM
1993 /*
1994 * Maybe the event was for the data stage? If so, update
1995 * already the actual_length of the URB and flag it as
1996 * set, so that it is not overwritten in the event for
1997 * the last TRB.
1998 */
1999 td->urb_length_set = true;
3abeca99
SS
2000 td->urb->actual_length =
2001 td->urb->transfer_buffer_length -
1c11a172 2002 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
2003 xhci_dbg(xhci, "Waiting for status "
2004 "stage event\n");
2005 return 0;
8af56be1
AX
2006 }
2007 }
2008
2009 return finish_td(xhci, td, event_trb, event, ep, status, false);
2010}
2011
04e51901
AX
2012/*
2013 * Process isochronous tds, update urb packet status and actual_length.
2014 */
2015static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2016 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2017 struct xhci_virt_ep *ep, int *status)
2018{
2019 struct xhci_ring *ep_ring;
2020 struct urb_priv *urb_priv;
2021 int idx;
2022 int len = 0;
04e51901
AX
2023 union xhci_trb *cur_trb;
2024 struct xhci_segment *cur_seg;
926008c9 2025 struct usb_iso_packet_descriptor *frame;
04e51901 2026 u32 trb_comp_code;
926008c9 2027 bool skip_td = false;
04e51901 2028
28ccd296
ME
2029 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2030 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2031 urb_priv = td->urb->hcpriv;
2032 idx = urb_priv->td_cnt;
926008c9 2033 frame = &td->urb->iso_frame_desc[idx];
04e51901 2034
926008c9
DT
2035 /* handle completion code */
2036 switch (trb_comp_code) {
2037 case COMP_SUCCESS:
1c11a172 2038 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2039 frame->status = 0;
2040 break;
2041 }
2042 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2043 trb_comp_code = COMP_SHORT_TX;
40a3b775
LB
2044 /* fallthrough */
2045 case COMP_STOP_SHORT:
926008c9
DT
2046 case COMP_SHORT_TX:
2047 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2048 -EREMOTEIO : 0;
2049 break;
2050 case COMP_BW_OVER:
2051 frame->status = -ECOMM;
2052 skip_td = true;
2053 break;
2054 case COMP_BUFF_OVER:
2055 case COMP_BABBLE:
2056 frame->status = -EOVERFLOW;
2057 skip_td = true;
2058 break;
f6ba6fe2 2059 case COMP_DEV_ERR:
926008c9 2060 case COMP_STALL:
d104d015
MN
2061 frame->status = -EPROTO;
2062 skip_td = true;
2063 break;
9c745995 2064 case COMP_TX_ERR:
926008c9 2065 frame->status = -EPROTO;
d104d015
MN
2066 if (event_trb != td->last_trb)
2067 return 0;
926008c9
DT
2068 skip_td = true;
2069 break;
2070 case COMP_STOP:
2071 case COMP_STOP_INVAL:
2072 break;
2073 default:
2074 frame->status = -1;
2075 break;
04e51901
AX
2076 }
2077
926008c9
DT
2078 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2079 frame->actual_length = frame->length;
2080 td->urb->actual_length += frame->length;
40a3b775
LB
2081 } else if (trb_comp_code == COMP_STOP_SHORT) {
2082 frame->actual_length =
2083 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2084 td->urb->actual_length += frame->actual_length;
04e51901
AX
2085 } else {
2086 for (cur_trb = ep_ring->dequeue,
2087 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2088 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2089 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2090 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2091 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2092 }
28ccd296 2093 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2094 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2095
2096 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2097 frame->actual_length = len;
04e51901
AX
2098 td->urb->actual_length += len;
2099 }
2100 }
2101
04e51901
AX
2102 return finish_td(xhci, td, event_trb, event, ep, status, false);
2103}
2104
926008c9
DT
2105static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2106 struct xhci_transfer_event *event,
2107 struct xhci_virt_ep *ep, int *status)
2108{
2109 struct xhci_ring *ep_ring;
2110 struct urb_priv *urb_priv;
2111 struct usb_iso_packet_descriptor *frame;
2112 int idx;
2113
f6975314 2114 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2115 urb_priv = td->urb->hcpriv;
2116 idx = urb_priv->td_cnt;
2117 frame = &td->urb->iso_frame_desc[idx];
2118
b3df3f9c 2119 /* The transfer is partly done. */
926008c9
DT
2120 frame->status = -EXDEV;
2121
2122 /* calc actual length */
2123 frame->actual_length = 0;
2124
2125 /* Update ring dequeue pointer */
2126 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2127 inc_deq(xhci, ep_ring);
2128 inc_deq(xhci, ep_ring);
926008c9
DT
2129
2130 return finish_td(xhci, td, NULL, event, ep, status, true);
2131}
2132
22405ed2
AX
2133/*
2134 * Process bulk and interrupt tds, update urb status and actual_length.
2135 */
2136static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2137 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2138 struct xhci_virt_ep *ep, int *status)
2139{
2140 struct xhci_ring *ep_ring;
2141 union xhci_trb *cur_trb;
2142 struct xhci_segment *cur_seg;
2143 u32 trb_comp_code;
2144
28ccd296
ME
2145 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2146 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2147
2148 switch (trb_comp_code) {
2149 case COMP_SUCCESS:
2150 /* Double check that the HW transferred everything. */
1530bbc6 2151 if (event_trb != td->last_trb ||
1c11a172 2152 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2153 xhci_warn(xhci, "WARN Successful completion "
2154 "on short TX\n");
2155 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2156 *status = -EREMOTEIO;
2157 else
2158 *status = 0;
1530bbc6
SS
2159 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2160 trb_comp_code = COMP_SHORT_TX;
22405ed2 2161 } else {
22405ed2
AX
2162 *status = 0;
2163 }
2164 break;
40a3b775 2165 case COMP_STOP_SHORT:
22405ed2
AX
2166 case COMP_SHORT_TX:
2167 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2168 *status = -EREMOTEIO;
2169 else
2170 *status = 0;
2171 break;
2172 default:
2173 /* Others already handled above */
2174 break;
2175 }
f444ff27
SS
2176 if (trb_comp_code == COMP_SHORT_TX)
2177 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2178 "%d bytes untransferred\n",
2179 td->urb->ep->desc.bEndpointAddress,
2180 td->urb->transfer_buffer_length,
1c11a172 2181 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
40a3b775
LB
2182 /* Stopped - short packet completion */
2183 if (trb_comp_code == COMP_STOP_SHORT) {
2184 td->urb->actual_length =
2185 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2186
2187 if (td->urb->transfer_buffer_length <
2188 td->urb->actual_length) {
2189 xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
2190 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2191 td->urb->actual_length = 0;
2192 /* status will be set by usb core for canceled urbs */
2193 }
22405ed2 2194 /* Fast path - was this the last TRB in the TD for this URB? */
40a3b775 2195 } else if (event_trb == td->last_trb) {
e210c422
MN
2196 if (td->urb_length_set && trb_comp_code == COMP_SHORT_TX)
2197 return finish_td(xhci, td, event_trb, event, ep,
2198 status, false);
2199
1c11a172 2200 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2201 td->urb->actual_length =
2202 td->urb->transfer_buffer_length -
1c11a172 2203 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2204 if (td->urb->transfer_buffer_length <
2205 td->urb->actual_length) {
2206 xhci_warn(xhci, "HC gave bad length "
2207 "of %d bytes left\n",
1c11a172 2208 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2209 td->urb->actual_length = 0;
2210 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2211 *status = -EREMOTEIO;
2212 else
2213 *status = 0;
2214 }
2215 /* Don't overwrite a previously set error code */
2216 if (*status == -EINPROGRESS) {
2217 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2218 *status = -EREMOTEIO;
2219 else
2220 *status = 0;
2221 }
2222 } else {
2223 td->urb->actual_length =
2224 td->urb->transfer_buffer_length;
2225 /* Ignore a short packet completion if the
2226 * untransferred length was zero.
2227 */
2228 if (*status == -EREMOTEIO)
2229 *status = 0;
2230 }
2231 } else {
2232 /* Slow path - walk the list, starting from the dequeue
2233 * pointer, to get the actual length transferred.
2234 */
2235 td->urb->actual_length = 0;
2236 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2237 cur_trb != event_trb;
2238 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2239 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2240 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2241 td->urb->actual_length +=
28ccd296 2242 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2243 }
2244 /* If the ring didn't stop on a Link or No-op TRB, add
2245 * in the actual bytes transferred from the Normal TRB
2246 */
2247 if (trb_comp_code != COMP_STOP_INVAL)
2248 td->urb->actual_length +=
28ccd296 2249 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2250 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
e210c422
MN
2251
2252 if (trb_comp_code == COMP_SHORT_TX) {
2253 xhci_dbg(xhci, "mid bulk/intr SP, wait for last TRB event\n");
2254 td->urb_length_set = true;
2255 return 0;
2256 }
22405ed2
AX
2257 }
2258
2259 return finish_td(xhci, td, event_trb, event, ep, status, false);
2260}
2261
d0e96f5a
SS
2262/*
2263 * If this function returns an error condition, it means it got a Transfer
2264 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2265 * At this point, the host controller is probably hosed and should be reset.
2266 */
2267static int handle_tx_event(struct xhci_hcd *xhci,
2268 struct xhci_transfer_event *event)
ed384bd3
FB
2269 __releases(&xhci->lock)
2270 __acquires(&xhci->lock)
d0e96f5a
SS
2271{
2272 struct xhci_virt_device *xdev;
63a0d9ab 2273 struct xhci_virt_ep *ep;
d0e96f5a 2274 struct xhci_ring *ep_ring;
82d1009f 2275 unsigned int slot_id;
d0e96f5a 2276 int ep_index;
326b4810 2277 struct xhci_td *td = NULL;
d0e96f5a
SS
2278 dma_addr_t event_dma;
2279 struct xhci_segment *event_seg;
2280 union xhci_trb *event_trb;
326b4810 2281 struct urb *urb = NULL;
d0e96f5a 2282 int status = -EINPROGRESS;
8e51adcc 2283 struct urb_priv *urb_priv;
d115b048 2284 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2285 struct list_head *tmp;
66d1eebc 2286 u32 trb_comp_code;
4422da61 2287 int ret = 0;
c2d7b49f 2288 int td_num = 0;
3b4739b8 2289 bool handling_skipped_tds = false;
d0e96f5a 2290
28ccd296 2291 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2292 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2293 if (!xdev) {
2294 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2295 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2296 (unsigned long long) xhci_trb_virt_to_dma(
2297 xhci->event_ring->deq_seg,
9258c0b2
SS
2298 xhci->event_ring->dequeue),
2299 lower_32_bits(le64_to_cpu(event->buffer)),
2300 upper_32_bits(le64_to_cpu(event->buffer)),
2301 le32_to_cpu(event->transfer_len),
2302 le32_to_cpu(event->flags));
2303 xhci_dbg(xhci, "Event ring:\n");
2304 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2305 return -ENODEV;
2306 }
2307
2308 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2309 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2310 ep = &xdev->eps[ep_index];
28ccd296 2311 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2312 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2313 if (!ep_ring ||
28ccd296
ME
2314 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2315 EP_STATE_DISABLED) {
e9df17eb
SS
2316 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2317 "or incorrect stream ring\n");
9258c0b2 2318 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2319 (unsigned long long) xhci_trb_virt_to_dma(
2320 xhci->event_ring->deq_seg,
9258c0b2
SS
2321 xhci->event_ring->dequeue),
2322 lower_32_bits(le64_to_cpu(event->buffer)),
2323 upper_32_bits(le64_to_cpu(event->buffer)),
2324 le32_to_cpu(event->transfer_len),
2325 le32_to_cpu(event->flags));
2326 xhci_dbg(xhci, "Event ring:\n");
2327 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2328 return -ENODEV;
2329 }
2330
c2d7b49f
AX
2331 /* Count current td numbers if ep->skip is set */
2332 if (ep->skip) {
2333 list_for_each(tmp, &ep_ring->td_list)
2334 td_num++;
2335 }
2336
28ccd296
ME
2337 event_dma = le64_to_cpu(event->buffer);
2338 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2339 /* Look for common error cases */
66d1eebc 2340 switch (trb_comp_code) {
b10de142
SS
2341 /* Skip codes that require special handling depending on
2342 * transfer type
2343 */
2344 case COMP_SUCCESS:
1c11a172 2345 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2346 break;
2347 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2348 trb_comp_code = COMP_SHORT_TX;
2349 else
8202ce2e
SS
2350 xhci_warn_ratelimited(xhci,
2351 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2352 case COMP_SHORT_TX:
2353 break;
ae636747
SS
2354 case COMP_STOP:
2355 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2356 break;
2357 case COMP_STOP_INVAL:
2358 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2359 break;
40a3b775
LB
2360 case COMP_STOP_SHORT:
2361 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2362 break;
b10de142 2363 case COMP_STALL:
2a9227a5 2364 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2365 ep->ep_state |= EP_HALTED;
b10de142
SS
2366 status = -EPIPE;
2367 break;
2368 case COMP_TRB_ERR:
2369 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2370 status = -EILSEQ;
2371 break;
ec74e403 2372 case COMP_SPLIT_ERR:
b10de142 2373 case COMP_TX_ERR:
2a9227a5 2374 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2375 status = -EPROTO;
2376 break;
4a73143c 2377 case COMP_BABBLE:
2a9227a5 2378 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2379 status = -EOVERFLOW;
2380 break;
b10de142
SS
2381 case COMP_DB_ERR:
2382 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2383 status = -ENOSR;
2384 break;
986a92d4
AX
2385 case COMP_BW_OVER:
2386 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2387 break;
2388 case COMP_BUFF_OVER:
2389 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2390 break;
2391 case COMP_UNDERRUN:
2392 /*
2393 * When the Isoch ring is empty, the xHC will generate
2394 * a Ring Overrun Event for IN Isoch endpoint or Ring
2395 * Underrun Event for OUT Isoch endpoint.
2396 */
2397 xhci_dbg(xhci, "underrun event on endpoint\n");
2398 if (!list_empty(&ep_ring->td_list))
2399 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2400 "still with TDs queued?\n",
28ccd296
ME
2401 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2402 ep_index);
986a92d4
AX
2403 goto cleanup;
2404 case COMP_OVERRUN:
2405 xhci_dbg(xhci, "overrun event on endpoint\n");
2406 if (!list_empty(&ep_ring->td_list))
2407 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2408 "still with TDs queued?\n",
28ccd296
ME
2409 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2410 ep_index);
986a92d4 2411 goto cleanup;
f6ba6fe2
AH
2412 case COMP_DEV_ERR:
2413 xhci_warn(xhci, "WARN: detect an incompatible device");
2414 status = -EPROTO;
2415 break;
d18240db
AX
2416 case COMP_MISSED_INT:
2417 /*
2418 * When encounter missed service error, one or more isoc tds
2419 * may be missed by xHC.
2420 * Set skip flag of the ep_ring; Complete the missed tds as
2421 * short transfer when process the ep_ring next time.
2422 */
2423 ep->skip = true;
2424 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2425 goto cleanup;
3b4739b8
MN
2426 case COMP_PING_ERR:
2427 ep->skip = true;
2428 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2429 goto cleanup;
b10de142 2430 default:
b45b5069 2431 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2432 status = 0;
2433 break;
2434 }
86cd740a
MN
2435 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2436 trb_comp_code);
986a92d4
AX
2437 goto cleanup;
2438 }
2439
d18240db
AX
2440 do {
2441 /* This TRB should be in the TD at the head of this ring's
2442 * TD list.
2443 */
2444 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2445 /*
2446 * A stopped endpoint may generate an extra completion
2447 * event if the device was suspended. Don't print
2448 * warnings.
2449 */
2450 if (!(trb_comp_code == COMP_STOP ||
2451 trb_comp_code == COMP_STOP_INVAL)) {
2452 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2453 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2454 ep_index);
2455 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2456 (le32_to_cpu(event->flags) &
2457 TRB_TYPE_BITMASK)>>10);
2458 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2459 }
d18240db
AX
2460 if (ep->skip) {
2461 ep->skip = false;
2462 xhci_dbg(xhci, "td_list is empty while skip "
2463 "flag set. Clear skip flag.\n");
2464 }
2465 ret = 0;
2466 goto cleanup;
2467 }
986a92d4 2468
c2d7b49f
AX
2469 /* We've skipped all the TDs on the ep ring when ep->skip set */
2470 if (ep->skip && td_num == 0) {
2471 ep->skip = false;
2472 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2473 "Clear skip flag.\n");
2474 ret = 0;
2475 goto cleanup;
2476 }
2477
d18240db 2478 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2479 if (ep->skip)
2480 td_num--;
926008c9 2481
d18240db 2482 /* Is this a TRB in the currently executing TD? */
cffb9be8
HG
2483 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2484 td->last_trb, event_dma, false);
e1cf486d
AH
2485
2486 /*
2487 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2488 * is not in the current TD pointed by ep_ring->dequeue because
2489 * that the hardware dequeue pointer still at the previous TRB
2490 * of the current TD. The previous TRB maybe a Link TD or the
2491 * last TRB of the previous TD. The command completion handle
2492 * will take care the rest.
2493 */
9a548863
HG
2494 if (!event_seg && (trb_comp_code == COMP_STOP ||
2495 trb_comp_code == COMP_STOP_INVAL)) {
e1cf486d
AH
2496 ret = 0;
2497 goto cleanup;
2498 }
2499
926008c9
DT
2500 if (!event_seg) {
2501 if (!ep->skip ||
2502 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2503 /* Some host controllers give a spurious
2504 * successful event after a short transfer.
2505 * Ignore it.
2506 */
ddba5cd0 2507 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2508 ep_ring->last_td_was_short) {
2509 ep_ring->last_td_was_short = false;
2510 ret = 0;
2511 goto cleanup;
2512 }
926008c9
DT
2513 /* HC is busted, give up! */
2514 xhci_err(xhci,
2515 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2516 "part of current TD ep_index %d "
2517 "comp_code %u\n", ep_index,
2518 trb_comp_code);
2519 trb_in_td(xhci, ep_ring->deq_seg,
2520 ep_ring->dequeue, td->last_trb,
2521 event_dma, true);
926008c9
DT
2522 return -ESHUTDOWN;
2523 }
2524
2525 ret = skip_isoc_td(xhci, td, event, ep, &status);
2526 goto cleanup;
2527 }
ad808333
SS
2528 if (trb_comp_code == COMP_SHORT_TX)
2529 ep_ring->last_td_was_short = true;
2530 else
2531 ep_ring->last_td_was_short = false;
926008c9
DT
2532
2533 if (ep->skip) {
d18240db
AX
2534 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2535 ep->skip = false;
2536 }
678539cf 2537
926008c9
DT
2538 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2539 sizeof(*event_trb)];
2540 /*
2541 * No-op TRB should not trigger interrupts.
2542 * If event_trb is a no-op TRB, it means the
2543 * corresponding TD has been cancelled. Just ignore
2544 * the TD.
2545 */
f5960b69 2546 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2547 xhci_dbg(xhci,
2548 "event_trb is a no-op TRB. Skip it\n");
2549 goto cleanup;
d18240db 2550 }
4422da61 2551
d18240db
AX
2552 /* Now update the urb's actual_length and give back to
2553 * the core
82d1009f 2554 */
d18240db
AX
2555 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2556 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2557 &status);
04e51901
AX
2558 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2559 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2560 &status);
d18240db
AX
2561 else
2562 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2563 ep, &status);
2564
2565cleanup:
3b4739b8
MN
2566
2567
2568 handling_skipped_tds = ep->skip &&
2569 trb_comp_code != COMP_MISSED_INT &&
2570 trb_comp_code != COMP_PING_ERR;
2571
d18240db 2572 /*
3b4739b8
MN
2573 * Do not update event ring dequeue pointer if we're in a loop
2574 * processing missed tds.
d18240db 2575 */
3b4739b8 2576 if (!handling_skipped_tds)
3b72fca0 2577 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2578
2579 if (ret) {
2580 urb = td->urb;
8e51adcc 2581 urb_priv = urb->hcpriv;
8e71a322 2582
4daf9df5 2583 xhci_urb_free_priv(urb_priv);
d18240db 2584
214f76f7 2585 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2586 if ((urb->actual_length != urb->transfer_buffer_length &&
2587 (urb->transfer_flags &
2588 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2589 (status != 0 &&
2590 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2591 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2592 "expected = %d, status = %d\n",
f444ff27
SS
2593 urb, urb->actual_length,
2594 urb->transfer_buffer_length,
2595 status);
d18240db 2596 spin_unlock(&xhci->lock);
b3df3f9c
SS
2597 /* EHCI, UHCI, and OHCI always unconditionally set the
2598 * urb->status of an isochronous endpoint to 0.
2599 */
2600 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2601 status = 0;
214f76f7 2602 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2603 spin_lock(&xhci->lock);
2604 }
2605
2606 /*
2607 * If ep->skip is set, it means there are missed tds on the
2608 * endpoint ring need to take care of.
2609 * Process them as short transfer until reach the td pointed by
2610 * the event.
2611 */
3b4739b8 2612 } while (handling_skipped_tds);
d18240db 2613
d0e96f5a
SS
2614 return 0;
2615}
2616
0f2a7930
SS
2617/*
2618 * This function handles all OS-owned events on the event ring. It may drop
2619 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2620 * Returns >0 for "possibly more events to process" (caller should call again),
2621 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2622 */
9dee9a21 2623static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2624{
2625 union xhci_trb *event;
0f2a7930 2626 int update_ptrs = 1;
d0e96f5a 2627 int ret;
7f84eef0
SS
2628
2629 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2630 xhci->error_bitmask |= 1 << 1;
9dee9a21 2631 return 0;
7f84eef0
SS
2632 }
2633
2634 event = xhci->event_ring->dequeue;
2635 /* Does the HC or OS own the TRB? */
28ccd296
ME
2636 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2637 xhci->event_ring->cycle_state) {
7f84eef0 2638 xhci->error_bitmask |= 1 << 2;
9dee9a21 2639 return 0;
7f84eef0
SS
2640 }
2641
92a3da41
ME
2642 /*
2643 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2644 * speculative reads of the event's flags/data below.
2645 */
2646 rmb();
0f2a7930 2647 /* FIXME: Handle more event types. */
28ccd296 2648 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2649 case TRB_TYPE(TRB_COMPLETION):
2650 handle_cmd_completion(xhci, &event->event_cmd);
2651 break;
0f2a7930
SS
2652 case TRB_TYPE(TRB_PORT_STATUS):
2653 handle_port_status(xhci, event);
2654 update_ptrs = 0;
2655 break;
d0e96f5a
SS
2656 case TRB_TYPE(TRB_TRANSFER):
2657 ret = handle_tx_event(xhci, &event->trans_event);
2658 if (ret < 0)
2659 xhci->error_bitmask |= 1 << 9;
2660 else
2661 update_ptrs = 0;
2662 break;
623bef9e
SS
2663 case TRB_TYPE(TRB_DEV_NOTE):
2664 handle_device_notification(xhci, event);
2665 break;
7f84eef0 2666 default:
28ccd296
ME
2667 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2668 TRB_TYPE(48))
0238634d
SS
2669 handle_vendor_event(xhci, event);
2670 else
2671 xhci->error_bitmask |= 1 << 3;
7f84eef0 2672 }
6f5165cf
SS
2673 /* Any of the above functions may drop and re-acquire the lock, so check
2674 * to make sure a watchdog timer didn't mark the host as non-responsive.
2675 */
2676 if (xhci->xhc_state & XHCI_STATE_DYING) {
2677 xhci_dbg(xhci, "xHCI host dying, returning from "
2678 "event handler.\n");
9dee9a21 2679 return 0;
6f5165cf 2680 }
7f84eef0 2681
c06d68b8
SS
2682 if (update_ptrs)
2683 /* Update SW event ring dequeue pointer */
3b72fca0 2684 inc_deq(xhci, xhci->event_ring);
c06d68b8 2685
9dee9a21
ME
2686 /* Are there more items on the event ring? Caller will call us again to
2687 * check.
2688 */
2689 return 1;
7f84eef0 2690}
9032cd52
SS
2691
2692/*
2693 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2694 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2695 * indicators of an event TRB error, but we check the status *first* to be safe.
2696 */
2697irqreturn_t xhci_irq(struct usb_hcd *hcd)
2698{
2699 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2700 u32 status;
bda53145 2701 u64 temp_64;
c06d68b8
SS
2702 union xhci_trb *event_ring_deq;
2703 dma_addr_t deq;
9032cd52
SS
2704
2705 spin_lock(&xhci->lock);
9032cd52 2706 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2707 status = readl(&xhci->op_regs->status);
c21599a3 2708 if (status == 0xffffffff)
9032cd52
SS
2709 goto hw_died;
2710
c21599a3 2711 if (!(status & STS_EINT)) {
9032cd52 2712 spin_unlock(&xhci->lock);
9032cd52
SS
2713 return IRQ_NONE;
2714 }
27e0dd4d 2715 if (status & STS_FATAL) {
9032cd52
SS
2716 xhci_warn(xhci, "WARNING: Host System Error\n");
2717 xhci_halt(xhci);
2718hw_died:
9032cd52 2719 spin_unlock(&xhci->lock);
948fa135 2720 return IRQ_HANDLED;
9032cd52
SS
2721 }
2722
bda53145
SS
2723 /*
2724 * Clear the op reg interrupt status first,
2725 * so we can receive interrupts from other MSI-X interrupters.
2726 * Write 1 to clear the interrupt status.
2727 */
27e0dd4d 2728 status |= STS_EINT;
204b7793 2729 writel(status, &xhci->op_regs->status);
bda53145
SS
2730 /* FIXME when MSI-X is supported and there are multiple vectors */
2731 /* Clear the MSI-X event interrupt status */
2732
cd70469d 2733 if (hcd->irq) {
c21599a3
SS
2734 u32 irq_pending;
2735 /* Acknowledge the PCI interrupt */
b0ba9720 2736 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2737 irq_pending |= IMAN_IP;
204b7793 2738 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2739 }
bda53145 2740
c06d68b8 2741 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2742 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2743 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2744 /* Clear the event handler busy flag (RW1C);
2745 * the event ring should be empty.
bda53145 2746 */
f7b2e403 2747 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2748 xhci_write_64(xhci, temp_64 | ERST_EHB,
2749 &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2750 spin_unlock(&xhci->lock);
2751
2752 return IRQ_HANDLED;
2753 }
2754
2755 event_ring_deq = xhci->event_ring->dequeue;
2756 /* FIXME this should be a delayed service routine
2757 * that clears the EHB.
2758 */
9dee9a21 2759 while (xhci_handle_event(xhci) > 0) {}
bda53145 2760
f7b2e403 2761 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2762 /* If necessary, update the HW's version of the event ring deq ptr. */
2763 if (event_ring_deq != xhci->event_ring->dequeue) {
2764 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2765 xhci->event_ring->dequeue);
2766 if (deq == 0)
2767 xhci_warn(xhci, "WARN something wrong with SW event "
2768 "ring dequeue ptr.\n");
2769 /* Update HC event ring dequeue pointer */
2770 temp_64 &= ERST_PTR_MASK;
2771 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2772 }
2773
2774 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2775 temp_64 |= ERST_EHB;
477632df 2776 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
c06d68b8 2777
9032cd52
SS
2778 spin_unlock(&xhci->lock);
2779
2780 return IRQ_HANDLED;
2781}
2782
851ec164 2783irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2784{
968b822c 2785 return xhci_irq(hcd);
9032cd52 2786}
7f84eef0 2787
d0e96f5a
SS
2788/**** Endpoint Ring Operations ****/
2789
7f84eef0
SS
2790/*
2791 * Generic function for queueing a TRB on a ring.
2792 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2793 *
2794 * @more_trbs_coming: Will you enqueue more TRBs before calling
2795 * prepare_transfer()?
7f84eef0
SS
2796 */
2797static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2798 bool more_trbs_coming,
7f84eef0
SS
2799 u32 field1, u32 field2, u32 field3, u32 field4)
2800{
2801 struct xhci_generic_trb *trb;
2802
2803 trb = &ring->enqueue->generic;
28ccd296
ME
2804 trb->field[0] = cpu_to_le32(field1);
2805 trb->field[1] = cpu_to_le32(field2);
2806 trb->field[2] = cpu_to_le32(field3);
2807 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2808 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2809}
2810
d0e96f5a
SS
2811/*
2812 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2813 * FIXME allocate segments if the ring is full.
2814 */
2815static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2816 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2817{
8dfec614
AX
2818 unsigned int num_trbs_needed;
2819
d0e96f5a 2820 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2821 switch (ep_state) {
2822 case EP_STATE_DISABLED:
2823 /*
2824 * USB core changed config/interfaces without notifying us,
2825 * or hardware is reporting the wrong state.
2826 */
2827 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2828 return -ENOENT;
d0e96f5a 2829 case EP_STATE_ERROR:
c92bcfa7 2830 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2831 /* FIXME event handling code for error needs to clear it */
2832 /* XXX not sure if this should be -ENOENT or not */
2833 return -EINVAL;
c92bcfa7
SS
2834 case EP_STATE_HALTED:
2835 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2836 case EP_STATE_STOPPED:
2837 case EP_STATE_RUNNING:
2838 break;
2839 default:
2840 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2841 /*
2842 * FIXME issue Configure Endpoint command to try to get the HC
2843 * back into a known state.
2844 */
2845 return -EINVAL;
2846 }
8dfec614
AX
2847
2848 while (1) {
3d4b81ed
SS
2849 if (room_on_ring(xhci, ep_ring, num_trbs))
2850 break;
8dfec614
AX
2851
2852 if (ep_ring == xhci->cmd_ring) {
2853 xhci_err(xhci, "Do not support expand command ring\n");
2854 return -ENOMEM;
2855 }
2856
68ffb011
XR
2857 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2858 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2859 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2860 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2861 mem_flags)) {
2862 xhci_err(xhci, "Ring expansion failed\n");
2863 return -ENOMEM;
2864 }
261fa12b 2865 }
6c12db90
JY
2866
2867 if (enqueue_is_link_trb(ep_ring)) {
2868 struct xhci_ring *ring = ep_ring;
2869 union xhci_trb *next;
6c12db90 2870
6c12db90
JY
2871 next = ring->enqueue;
2872
2873 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2874 /* If we're not dealing with 0.95 hardware or isoc rings
2875 * on AMD 0.96 host, clear the chain bit.
6c12db90 2876 */
3b72fca0
AX
2877 if (!xhci_link_trb_quirk(xhci) &&
2878 !(ring->type == TYPE_ISOC &&
2879 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2880 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2881 else
28ccd296 2882 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2883
2884 wmb();
f5960b69 2885 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2886
2887 /* Toggle the cycle bit after the last ring segment. */
2888 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
e5401bf3 2889 ring->cycle_state ^= 1;
6c12db90
JY
2890 }
2891 ring->enq_seg = ring->enq_seg->next;
2892 ring->enqueue = ring->enq_seg->trbs;
2893 next = ring->enqueue;
2894 }
2895 }
2896
d0e96f5a
SS
2897 return 0;
2898}
2899
23e3be11 2900static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2901 struct xhci_virt_device *xdev,
2902 unsigned int ep_index,
e9df17eb 2903 unsigned int stream_id,
d0e96f5a
SS
2904 unsigned int num_trbs,
2905 struct urb *urb,
8e51adcc 2906 unsigned int td_index,
d0e96f5a
SS
2907 gfp_t mem_flags)
2908{
2909 int ret;
8e51adcc
AX
2910 struct urb_priv *urb_priv;
2911 struct xhci_td *td;
e9df17eb 2912 struct xhci_ring *ep_ring;
d115b048 2913 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2914
2915 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2916 if (!ep_ring) {
2917 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2918 stream_id);
2919 return -EINVAL;
2920 }
2921
2922 ret = prepare_ring(xhci, ep_ring,
28ccd296 2923 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 2924 num_trbs, mem_flags);
d0e96f5a
SS
2925 if (ret)
2926 return ret;
d0e96f5a 2927
8e51adcc
AX
2928 urb_priv = urb->hcpriv;
2929 td = urb_priv->td[td_index];
2930
2931 INIT_LIST_HEAD(&td->td_list);
2932 INIT_LIST_HEAD(&td->cancelled_td_list);
2933
2934 if (td_index == 0) {
214f76f7 2935 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2936 if (unlikely(ret))
8e51adcc 2937 return ret;
d0e96f5a
SS
2938 }
2939
8e51adcc 2940 td->urb = urb;
d0e96f5a 2941 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2942 list_add_tail(&td->td_list, &ep_ring->td_list);
2943 td->start_seg = ep_ring->enq_seg;
2944 td->first_trb = ep_ring->enqueue;
2945
2946 urb_priv->td[td_index] = td;
d0e96f5a
SS
2947
2948 return 0;
2949}
2950
23e3be11 2951static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2952{
2953 int num_sgs, num_trbs, running_total, temp, i;
2954 struct scatterlist *sg;
2955
2956 sg = NULL;
bc677d5b 2957 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
2958 temp = urb->transfer_buffer_length;
2959
8a96c052 2960 num_trbs = 0;
910f8d0c 2961 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2962 unsigned int len = sg_dma_len(sg);
2963
2964 /* Scatter gather list entries may cross 64KB boundaries */
2965 running_total = TRB_MAX_BUFF_SIZE -
a2490187 2966 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 2967 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
2968 if (running_total != 0)
2969 num_trbs++;
2970
2971 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 2972 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
2973 num_trbs++;
2974 running_total += TRB_MAX_BUFF_SIZE;
2975 }
8a96c052
SS
2976 len = min_t(int, len, temp);
2977 temp -= len;
2978 if (temp == 0)
2979 break;
2980 }
8a96c052
SS
2981 return num_trbs;
2982}
2983
23e3be11 2984static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2985{
2986 if (num_trbs != 0)
a2490187 2987 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
2988 "TRBs, %d left\n", __func__,
2989 urb->ep->desc.bEndpointAddress, num_trbs);
2990 if (running_total != urb->transfer_buffer_length)
a2490187 2991 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2992 "queued %#x (%d), asked for %#x (%d)\n",
2993 __func__,
2994 urb->ep->desc.bEndpointAddress,
2995 running_total, running_total,
2996 urb->transfer_buffer_length,
2997 urb->transfer_buffer_length);
2998}
2999
23e3be11 3000static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 3001 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 3002 struct xhci_generic_trb *start_trb)
8a96c052 3003{
8a96c052
SS
3004 /*
3005 * Pass all the TRBs to the hardware at once and make sure this write
3006 * isn't reordered.
3007 */
3008 wmb();
50f7b52a 3009 if (start_cycle)
28ccd296 3010 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 3011 else
28ccd296 3012 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3013 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3014}
3015
624defa1
SS
3016/*
3017 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3018 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3019 * (comprised of sg list entries) can take several service intervals to
3020 * transmit.
3021 */
3022int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3023 struct urb *urb, int slot_id, unsigned int ep_index)
3024{
3025 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3026 xhci->devs[slot_id]->out_ctx, ep_index);
3027 int xhci_interval;
3028 int ep_interval;
3029
28ccd296 3030 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
3031 ep_interval = urb->interval;
3032 /* Convert to microframes */
3033 if (urb->dev->speed == USB_SPEED_LOW ||
3034 urb->dev->speed == USB_SPEED_FULL)
3035 ep_interval *= 8;
3036 /* FIXME change this to a warning and a suggestion to use the new API
3037 * to set the polling interval (once the API is added).
3038 */
3039 if (xhci_interval != ep_interval) {
0730d52a
DK
3040 dev_dbg_ratelimited(&urb->dev->dev,
3041 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3042 ep_interval, ep_interval == 1 ? "" : "s",
3043 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3044 urb->interval = xhci_interval;
3045 /* Convert back to frames for LS/FS devices */
3046 if (urb->dev->speed == USB_SPEED_LOW ||
3047 urb->dev->speed == USB_SPEED_FULL)
3048 urb->interval /= 8;
3049 }
3fc8206d 3050 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3051}
3052
4da6e6f2 3053/*
4525c0a1
SS
3054 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3055 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3056 *
3057 * Total TD packet count = total_packet_count =
4525c0a1 3058 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3059 *
3060 * Packets transferred up to and including this TRB = packets_transferred =
3061 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3062 *
3063 * TD size = total_packet_count - packets_transferred
3064 *
c840d6ce
MN
3065 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3066 * including this TRB, right shifted by 10
3067 *
3068 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3069 * This is taken care of in the TRB_TD_SIZE() macro
3070 *
4525c0a1 3071 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3072 */
c840d6ce
MN
3073static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3074 int trb_buff_len, unsigned int td_total_len,
3075 struct urb *urb, unsigned int num_trbs_left)
4da6e6f2 3076{
c840d6ce
MN
3077 u32 maxp, total_packet_count;
3078
0cbd4b34
CY
3079 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3080 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
3081 return ((td_total_len - transferred) >> 10);
3082
48df4a6f 3083 /* One TRB with a zero-length data packet. */
c840d6ce
MN
3084 if (num_trbs_left == 0 || (transferred == 0 && trb_buff_len == 0) ||
3085 trb_buff_len == td_total_len)
48df4a6f
SS
3086 return 0;
3087
0cbd4b34
CY
3088 /* for MTK xHCI, TD size doesn't include this TRB */
3089 if (xhci->quirks & XHCI_MTK_HOST)
3090 trb_buff_len = 0;
3091
3092 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3093 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3094
c840d6ce
MN
3095 /* Queueing functions don't count the current TRB into transferred */
3096 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3097}
3098
c840d6ce 3099
23e3be11 3100static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3101 struct urb *urb, int slot_id, unsigned int ep_index)
3102{
3103 struct xhci_ring *ep_ring;
3104 unsigned int num_trbs;
8e51adcc 3105 struct urb_priv *urb_priv;
8a96c052
SS
3106 struct xhci_td *td;
3107 struct scatterlist *sg;
3108 int num_sgs;
4758dcd1 3109 int trb_buff_len, this_sg_len, running_total, ret;
4da6e6f2 3110 unsigned int total_packet_count;
4758dcd1 3111 bool zero_length_needed;
8a96c052 3112 bool first_trb;
4758dcd1 3113 int last_trb_num;
8a96c052 3114 u64 addr;
6cc30d85 3115 bool more_trbs_coming;
8a96c052
SS
3116
3117 struct xhci_generic_trb *start_trb;
3118 int start_cycle;
3119
e9df17eb
SS
3120 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3121 if (!ep_ring)
3122 return -EINVAL;
3123
8a96c052 3124 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3125 num_sgs = urb->num_mapped_sgs;
4525c0a1 3126 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3127 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3128
4758dcd1 3129 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3130 ep_index, urb->stream_id,
3b72fca0 3131 num_trbs, urb, 0, mem_flags);
4758dcd1
RA
3132 if (ret < 0)
3133 return ret;
8e51adcc
AX
3134
3135 urb_priv = urb->hcpriv;
4758dcd1
RA
3136
3137 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3138 zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
3139 urb_priv->length == 2;
3140 if (zero_length_needed) {
3141 num_trbs++;
3142 xhci_dbg(xhci, "Creating zero length td.\n");
3143 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3144 ep_index, urb->stream_id,
3145 1, urb, 1, mem_flags);
3146 if (ret < 0)
3147 return ret;
3148 }
3149
8e51adcc
AX
3150 td = urb_priv->td[0];
3151
8a96c052
SS
3152 /*
3153 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3154 * until we've finished creating all the other TRBs. The ring's cycle
3155 * state may change as we enqueue the other TRBs, so save it too.
3156 */
3157 start_trb = &ep_ring->enqueue->generic;
3158 start_cycle = ep_ring->cycle_state;
3159
3160 running_total = 0;
3161 /*
3162 * How much data is in the first TRB?
3163 *
3164 * There are three forces at work for TRB buffer pointers and lengths:
3165 * 1. We don't want to walk off the end of this sg-list entry buffer.
3166 * 2. The transfer length that the driver requested may be smaller than
3167 * the amount of memory allocated for this scatter-gather list.
3168 * 3. TRBs buffers can't cross 64KB boundaries.
3169 */
910f8d0c 3170 sg = urb->sg;
8a96c052
SS
3171 addr = (u64) sg_dma_address(sg);
3172 this_sg_len = sg_dma_len(sg);
a2490187 3173 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3174 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3175 if (trb_buff_len > urb->transfer_buffer_length)
3176 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3177
3178 first_trb = true;
4758dcd1 3179 last_trb_num = zero_length_needed ? 2 : 1;
8a96c052
SS
3180 /* Queue the first TRB, even if it's zero-length */
3181 do {
3182 u32 field = 0;
f9dc68fe 3183 u32 length_field = 0;
04dd950d 3184 u32 remainder = 0;
8a96c052
SS
3185
3186 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3187 if (first_trb) {
8a96c052 3188 first_trb = false;
50f7b52a
AX
3189 if (start_cycle == 0)
3190 field |= 0x1;
3191 } else
8a96c052
SS
3192 field |= ep_ring->cycle_state;
3193
3194 /* Chain all the TRBs together; clear the chain bit in the last
3195 * TRB to indicate it's the last TRB in the chain.
3196 */
4758dcd1 3197 if (num_trbs > last_trb_num) {
8a96c052 3198 field |= TRB_CHAIN;
4758dcd1 3199 } else if (num_trbs == last_trb_num) {
8a96c052
SS
3200 td->last_trb = ep_ring->enqueue;
3201 field |= TRB_IOC;
4758dcd1
RA
3202 } else if (zero_length_needed && num_trbs == 1) {
3203 trb_buff_len = 0;
3204 urb_priv->td[1]->last_trb = ep_ring->enqueue;
3205 field |= TRB_IOC;
8a96c052 3206 }
af8b9e63
SS
3207
3208 /* Only set interrupt on short packet for IN endpoints */
3209 if (usb_urb_dir_in(urb))
3210 field |= TRB_ISP;
3211
8a96c052 3212 if (TRB_MAX_BUFF_SIZE -
a2490187 3213 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3214 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3215 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3216 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3217 (unsigned int) addr + trb_buff_len);
3218 }
4da6e6f2
SS
3219
3220 /* Set the TRB length, TD size, and interrupter fields. */
c840d6ce
MN
3221 remainder = xhci_td_remainder(xhci, running_total, trb_buff_len,
3222 urb->transfer_buffer_length,
3223 urb, num_trbs - 1);
3224
f9dc68fe 3225 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3226 TRB_TD_SIZE(remainder) |
f9dc68fe 3227 TRB_INTR_TARGET(0);
4da6e6f2 3228
6cc30d85
SS
3229 if (num_trbs > 1)
3230 more_trbs_coming = true;
3231 else
3232 more_trbs_coming = false;
3b72fca0 3233 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3234 lower_32_bits(addr),
3235 upper_32_bits(addr),
f9dc68fe 3236 length_field,
af8b9e63 3237 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3238 --num_trbs;
3239 running_total += trb_buff_len;
3240
3241 /* Calculate length for next transfer --
3242 * Are we done queueing all the TRBs for this sg entry?
3243 */
3244 this_sg_len -= trb_buff_len;
3245 if (this_sg_len == 0) {
3246 --num_sgs;
3247 if (num_sgs == 0)
3248 break;
3249 sg = sg_next(sg);
3250 addr = (u64) sg_dma_address(sg);
3251 this_sg_len = sg_dma_len(sg);
3252 } else {
3253 addr += trb_buff_len;
3254 }
3255
3256 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3257 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3258 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3259 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3260 trb_buff_len =
3261 urb->transfer_buffer_length - running_total;
4758dcd1 3262 } while (num_trbs > 0);
8a96c052
SS
3263
3264 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3265 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3266 start_cycle, start_trb);
8a96c052
SS
3267 return 0;
3268}
3269
b10de142 3270/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3271int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3272 struct urb *urb, int slot_id, unsigned int ep_index)
3273{
3274 struct xhci_ring *ep_ring;
8e51adcc 3275 struct urb_priv *urb_priv;
b10de142
SS
3276 struct xhci_td *td;
3277 int num_trbs;
3278 struct xhci_generic_trb *start_trb;
3279 bool first_trb;
4758dcd1 3280 int last_trb_num;
6cc30d85 3281 bool more_trbs_coming;
4758dcd1 3282 bool zero_length_needed;
b10de142 3283 int start_cycle;
f9dc68fe 3284 u32 field, length_field;
b10de142
SS
3285
3286 int running_total, trb_buff_len, ret;
4da6e6f2 3287 unsigned int total_packet_count;
b10de142
SS
3288 u64 addr;
3289
ff9c895f 3290 if (urb->num_sgs)
8a96c052
SS
3291 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3292
e9df17eb
SS
3293 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3294 if (!ep_ring)
3295 return -EINVAL;
b10de142
SS
3296
3297 num_trbs = 0;
3298 /* How much data is (potentially) left before the 64KB boundary? */
3299 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3300 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3301 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3302
3303 /* If there's some data on this 64KB chunk, or we have to send a
3304 * zero-length transfer, we need at least one TRB
3305 */
3306 if (running_total != 0 || urb->transfer_buffer_length == 0)
3307 num_trbs++;
3308 /* How many more 64KB chunks to transfer, how many more TRBs? */
3309 while (running_total < urb->transfer_buffer_length) {
3310 num_trbs++;
3311 running_total += TRB_MAX_BUFF_SIZE;
3312 }
b10de142 3313
e9df17eb
SS
3314 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3315 ep_index, urb->stream_id,
3b72fca0 3316 num_trbs, urb, 0, mem_flags);
b10de142
SS
3317 if (ret < 0)
3318 return ret;
3319
8e51adcc 3320 urb_priv = urb->hcpriv;
4758dcd1
RA
3321
3322 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3323 zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
3324 urb_priv->length == 2;
3325 if (zero_length_needed) {
3326 num_trbs++;
3327 xhci_dbg(xhci, "Creating zero length td.\n");
3328 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3329 ep_index, urb->stream_id,
3330 1, urb, 1, mem_flags);
3331 if (ret < 0)
3332 return ret;
3333 }
3334
8e51adcc
AX
3335 td = urb_priv->td[0];
3336
b10de142
SS
3337 /*
3338 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3339 * until we've finished creating all the other TRBs. The ring's cycle
3340 * state may change as we enqueue the other TRBs, so save it too.
3341 */
3342 start_trb = &ep_ring->enqueue->generic;
3343 start_cycle = ep_ring->cycle_state;
3344
3345 running_total = 0;
4525c0a1 3346 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3347 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3348 /* How much data is in the first TRB? */
3349 addr = (u64) urb->transfer_dma;
3350 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3351 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3352 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3353 trb_buff_len = urb->transfer_buffer_length;
3354
3355 first_trb = true;
4758dcd1 3356 last_trb_num = zero_length_needed ? 2 : 1;
b10de142
SS
3357 /* Queue the first TRB, even if it's zero-length */
3358 do {
04dd950d 3359 u32 remainder = 0;
b10de142
SS
3360 field = 0;
3361
3362 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3363 if (first_trb) {
b10de142 3364 first_trb = false;
50f7b52a
AX
3365 if (start_cycle == 0)
3366 field |= 0x1;
3367 } else
b10de142
SS
3368 field |= ep_ring->cycle_state;
3369
3370 /* Chain all the TRBs together; clear the chain bit in the last
3371 * TRB to indicate it's the last TRB in the chain.
3372 */
4758dcd1 3373 if (num_trbs > last_trb_num) {
b10de142 3374 field |= TRB_CHAIN;
4758dcd1 3375 } else if (num_trbs == last_trb_num) {
b10de142
SS
3376 td->last_trb = ep_ring->enqueue;
3377 field |= TRB_IOC;
4758dcd1
RA
3378 } else if (zero_length_needed && num_trbs == 1) {
3379 trb_buff_len = 0;
3380 urb_priv->td[1]->last_trb = ep_ring->enqueue;
3381 field |= TRB_IOC;
b10de142 3382 }
af8b9e63
SS
3383
3384 /* Only set interrupt on short packet for IN endpoints */
3385 if (usb_urb_dir_in(urb))
3386 field |= TRB_ISP;
3387
4da6e6f2 3388 /* Set the TRB length, TD size, and interrupter fields. */
c840d6ce
MN
3389 remainder = xhci_td_remainder(xhci, running_total, trb_buff_len,
3390 urb->transfer_buffer_length,
3391 urb, num_trbs - 1);
3392
f9dc68fe 3393 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3394 TRB_TD_SIZE(remainder) |
f9dc68fe 3395 TRB_INTR_TARGET(0);
4da6e6f2 3396
6cc30d85
SS
3397 if (num_trbs > 1)
3398 more_trbs_coming = true;
3399 else
3400 more_trbs_coming = false;
3b72fca0 3401 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3402 lower_32_bits(addr),
3403 upper_32_bits(addr),
f9dc68fe 3404 length_field,
af8b9e63 3405 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3406 --num_trbs;
3407 running_total += trb_buff_len;
3408
3409 /* Calculate length for next transfer */
3410 addr += trb_buff_len;
3411 trb_buff_len = urb->transfer_buffer_length - running_total;
3412 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3413 trb_buff_len = TRB_MAX_BUFF_SIZE;
4758dcd1 3414 } while (num_trbs > 0);
b10de142 3415
8a96c052 3416 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3417 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3418 start_cycle, start_trb);
b10de142
SS
3419 return 0;
3420}
3421
d0e96f5a 3422/* Caller must have locked xhci->lock */
23e3be11 3423int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3424 struct urb *urb, int slot_id, unsigned int ep_index)
3425{
3426 struct xhci_ring *ep_ring;
3427 int num_trbs;
3428 int ret;
3429 struct usb_ctrlrequest *setup;
3430 struct xhci_generic_trb *start_trb;
3431 int start_cycle;
c840d6ce 3432 u32 field, length_field, remainder;
8e51adcc 3433 struct urb_priv *urb_priv;
d0e96f5a
SS
3434 struct xhci_td *td;
3435
e9df17eb
SS
3436 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3437 if (!ep_ring)
3438 return -EINVAL;
d0e96f5a
SS
3439
3440 /*
3441 * Need to copy setup packet into setup TRB, so we can't use the setup
3442 * DMA address.
3443 */
3444 if (!urb->setup_packet)
3445 return -EINVAL;
3446
d0e96f5a
SS
3447 /* 1 TRB for setup, 1 for status */
3448 num_trbs = 2;
3449 /*
3450 * Don't need to check if we need additional event data and normal TRBs,
3451 * since data in control transfers will never get bigger than 16MB
3452 * XXX: can we get a buffer that crosses 64KB boundaries?
3453 */
3454 if (urb->transfer_buffer_length > 0)
3455 num_trbs++;
e9df17eb
SS
3456 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3457 ep_index, urb->stream_id,
3b72fca0 3458 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3459 if (ret < 0)
3460 return ret;
3461
8e51adcc
AX
3462 urb_priv = urb->hcpriv;
3463 td = urb_priv->td[0];
3464
d0e96f5a
SS
3465 /*
3466 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3467 * until we've finished creating all the other TRBs. The ring's cycle
3468 * state may change as we enqueue the other TRBs, so save it too.
3469 */
3470 start_trb = &ep_ring->enqueue->generic;
3471 start_cycle = ep_ring->cycle_state;
3472
3473 /* Queue setup TRB - see section 6.4.1.2.1 */
3474 /* FIXME better way to translate setup_packet into two u32 fields? */
3475 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3476 field = 0;
3477 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3478 if (start_cycle == 0)
3479 field |= 0x1;
b83cdc8f 3480
dca77945 3481 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3482 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3483 if (urb->transfer_buffer_length > 0) {
3484 if (setup->bRequestType & USB_DIR_IN)
3485 field |= TRB_TX_TYPE(TRB_DATA_IN);
3486 else
3487 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3488 }
3489 }
3490
3b72fca0 3491 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3492 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3493 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3494 TRB_LEN(8) | TRB_INTR_TARGET(0),
3495 /* Immediate data in pointer */
3496 field);
d0e96f5a
SS
3497
3498 /* If there's data, queue data TRBs */
af8b9e63
SS
3499 /* Only set interrupt on short packet for IN endpoints */
3500 if (usb_urb_dir_in(urb))
3501 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3502 else
3503 field = TRB_TYPE(TRB_DATA);
3504
c840d6ce
MN
3505 remainder = xhci_td_remainder(xhci, 0,
3506 urb->transfer_buffer_length,
3507 urb->transfer_buffer_length,
3508 urb, 1);
3509
f9dc68fe 3510 length_field = TRB_LEN(urb->transfer_buffer_length) |
c840d6ce 3511 TRB_TD_SIZE(remainder) |
f9dc68fe 3512 TRB_INTR_TARGET(0);
c840d6ce 3513
d0e96f5a
SS
3514 if (urb->transfer_buffer_length > 0) {
3515 if (setup->bRequestType & USB_DIR_IN)
3516 field |= TRB_DIR_IN;
3b72fca0 3517 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3518 lower_32_bits(urb->transfer_dma),
3519 upper_32_bits(urb->transfer_dma),
f9dc68fe 3520 length_field,
af8b9e63 3521 field | ep_ring->cycle_state);
d0e96f5a
SS
3522 }
3523
3524 /* Save the DMA address of the last TRB in the TD */
3525 td->last_trb = ep_ring->enqueue;
3526
3527 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3528 /* If the device sent data, the status stage is an OUT transfer */
3529 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3530 field = 0;
3531 else
3532 field = TRB_DIR_IN;
3b72fca0 3533 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3534 0,
3535 0,
3536 TRB_INTR_TARGET(0),
3537 /* Event on completion */
3538 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3539
e9df17eb 3540 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3541 start_cycle, start_trb);
d0e96f5a
SS
3542 return 0;
3543}
3544
04e51901
AX
3545static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3546 struct urb *urb, int i)
3547{
3548 int num_trbs = 0;
48df4a6f 3549 u64 addr, td_len;
04e51901
AX
3550
3551 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3552 td_len = urb->iso_frame_desc[i].length;
3553
48df4a6f
SS
3554 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3555 TRB_MAX_BUFF_SIZE);
3556 if (num_trbs == 0)
04e51901 3557 num_trbs++;
04e51901
AX
3558
3559 return num_trbs;
3560}
3561
5cd43e33
SS
3562/*
3563 * The transfer burst count field of the isochronous TRB defines the number of
3564 * bursts that are required to move all packets in this TD. Only SuperSpeed
3565 * devices can burst up to bMaxBurst number of packets per service interval.
3566 * This field is zero based, meaning a value of zero in the field means one
3567 * burst. Basically, for everything but SuperSpeed devices, this field will be
3568 * zero. Only xHCI 1.0 host controllers support this field.
3569 */
3570static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3571 struct usb_device *udev,
3572 struct urb *urb, unsigned int total_packet_count)
3573{
3574 unsigned int max_burst;
3575
3576 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3577 return 0;
3578
3579 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3580 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3581}
3582
b61d378f
SS
3583/*
3584 * Returns the number of packets in the last "burst" of packets. This field is
3585 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3586 * the last burst packet count is equal to the total number of packets in the
3587 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3588 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3589 * contain 1 to (bMaxBurst + 1) packets.
3590 */
3591static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3592 struct usb_device *udev,
3593 struct urb *urb, unsigned int total_packet_count)
3594{
3595 unsigned int max_burst;
3596 unsigned int residue;
3597
3598 if (xhci->hci_version < 0x100)
3599 return 0;
3600
3601 switch (udev->speed) {
3602 case USB_SPEED_SUPER:
3603 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3604 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3605 residue = total_packet_count % (max_burst + 1);
3606 /* If residue is zero, the last burst contains (max_burst + 1)
3607 * number of packets, but the TLBPC field is zero-based.
3608 */
3609 if (residue == 0)
3610 return max_burst;
3611 return residue - 1;
3612 default:
3613 if (total_packet_count == 0)
3614 return 0;
3615 return total_packet_count - 1;
3616 }
3617}
3618
79b8094f
LB
3619/*
3620 * Calculates Frame ID field of the isochronous TRB identifies the
3621 * target frame that the Interval associated with this Isochronous
3622 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3623 *
3624 * Returns actual frame id on success, negative value on error.
3625 */
3626static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3627 struct urb *urb, int index)
3628{
3629 int start_frame, ist, ret = 0;
3630 int start_frame_id, end_frame_id, current_frame_id;
3631
3632 if (urb->dev->speed == USB_SPEED_LOW ||
3633 urb->dev->speed == USB_SPEED_FULL)
3634 start_frame = urb->start_frame + index * urb->interval;
3635 else
3636 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3637
3638 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3639 *
3640 * If bit [3] of IST is cleared to '0', software can add a TRB no
3641 * later than IST[2:0] Microframes before that TRB is scheduled to
3642 * be executed.
3643 * If bit [3] of IST is set to '1', software can add a TRB no later
3644 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3645 */
3646 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3647 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3648 ist <<= 3;
3649
3650 /* Software shall not schedule an Isoch TD with a Frame ID value that
3651 * is less than the Start Frame ID or greater than the End Frame ID,
3652 * where:
3653 *
3654 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3655 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3656 *
3657 * Both the End Frame ID and Start Frame ID values are calculated
3658 * in microframes. When software determines the valid Frame ID value;
3659 * The End Frame ID value should be rounded down to the nearest Frame
3660 * boundary, and the Start Frame ID value should be rounded up to the
3661 * nearest Frame boundary.
3662 */
3663 current_frame_id = readl(&xhci->run_regs->microframe_index);
3664 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3665 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3666
3667 start_frame &= 0x7ff;
3668 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3669 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3670
3671 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3672 __func__, index, readl(&xhci->run_regs->microframe_index),
3673 start_frame_id, end_frame_id, start_frame);
3674
3675 if (start_frame_id < end_frame_id) {
3676 if (start_frame > end_frame_id ||
3677 start_frame < start_frame_id)
3678 ret = -EINVAL;
3679 } else if (start_frame_id > end_frame_id) {
3680 if ((start_frame > end_frame_id &&
3681 start_frame < start_frame_id))
3682 ret = -EINVAL;
3683 } else {
3684 ret = -EINVAL;
3685 }
3686
3687 if (index == 0) {
3688 if (ret == -EINVAL || start_frame == start_frame_id) {
3689 start_frame = start_frame_id + 1;
3690 if (urb->dev->speed == USB_SPEED_LOW ||
3691 urb->dev->speed == USB_SPEED_FULL)
3692 urb->start_frame = start_frame;
3693 else
3694 urb->start_frame = start_frame << 3;
3695 ret = 0;
3696 }
3697 }
3698
3699 if (ret) {
3700 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3701 start_frame, current_frame_id, index,
3702 start_frame_id, end_frame_id);
3703 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3704 return ret;
3705 }
3706
3707 return start_frame;
3708}
3709
04e51901
AX
3710/* This is for isoc transfer */
3711static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3712 struct urb *urb, int slot_id, unsigned int ep_index)
3713{
3714 struct xhci_ring *ep_ring;
3715 struct urb_priv *urb_priv;
3716 struct xhci_td *td;
3717 int num_tds, trbs_per_td;
3718 struct xhci_generic_trb *start_trb;
3719 bool first_trb;
3720 int start_cycle;
3721 u32 field, length_field;
3722 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3723 u64 start_addr, addr;
3724 int i, j;
47cbf692 3725 bool more_trbs_coming;
79b8094f 3726 struct xhci_virt_ep *xep;
04e51901 3727
79b8094f 3728 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3729 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3730
3731 num_tds = urb->number_of_packets;
3732 if (num_tds < 1) {
3733 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3734 return -EINVAL;
3735 }
3736
04e51901
AX
3737 start_addr = (u64) urb->transfer_dma;
3738 start_trb = &ep_ring->enqueue->generic;
3739 start_cycle = ep_ring->cycle_state;
3740
522989a2 3741 urb_priv = urb->hcpriv;
04e51901
AX
3742 /* Queue the first TRB, even if it's zero-length */
3743 for (i = 0; i < num_tds; i++) {
4da6e6f2 3744 unsigned int total_packet_count;
5cd43e33 3745 unsigned int burst_count;
b61d378f 3746 unsigned int residue;
04e51901 3747
4da6e6f2 3748 first_trb = true;
04e51901
AX
3749 running_total = 0;
3750 addr = start_addr + urb->iso_frame_desc[i].offset;
3751 td_len = urb->iso_frame_desc[i].length;
3752 td_remain_len = td_len;
4525c0a1 3753 total_packet_count = DIV_ROUND_UP(td_len,
f18f8ed2
SS
3754 GET_MAX_PACKET(
3755 usb_endpoint_maxp(&urb->ep->desc)));
48df4a6f
SS
3756 /* A zero-length transfer still involves at least one packet. */
3757 if (total_packet_count == 0)
3758 total_packet_count++;
5cd43e33
SS
3759 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3760 total_packet_count);
b61d378f
SS
3761 residue = xhci_get_last_burst_packet_count(xhci,
3762 urb->dev, urb, total_packet_count);
04e51901
AX
3763
3764 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3765
3766 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3767 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3768 if (ret < 0) {
3769 if (i == 0)
3770 return ret;
3771 goto cleanup;
3772 }
04e51901 3773
04e51901 3774 td = urb_priv->td[i];
04e51901 3775 for (j = 0; j < trbs_per_td; j++) {
79b8094f 3776 int frame_id = 0;
04e51901 3777 u32 remainder = 0;
760973d2 3778 field = 0;
04e51901
AX
3779
3780 if (first_trb) {
760973d2
SS
3781 field = TRB_TBC(burst_count) |
3782 TRB_TLBPC(residue);
04e51901
AX
3783 /* Queue the isoc TRB */
3784 field |= TRB_TYPE(TRB_ISOC);
79b8094f
LB
3785
3786 /* Calculate Frame ID and SIA fields */
3787 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3788 HCC_CFC(xhci->hcc_params)) {
3789 frame_id = xhci_get_isoc_frame_id(xhci,
3790 urb,
3791 i);
3792 if (frame_id >= 0)
3793 field |= TRB_FRAME_ID(frame_id);
3794 else
3795 field |= TRB_SIA;
3796 } else
3797 field |= TRB_SIA;
3798
50f7b52a
AX
3799 if (i == 0) {
3800 if (start_cycle == 0)
3801 field |= 0x1;
3802 } else
04e51901
AX
3803 field |= ep_ring->cycle_state;
3804 first_trb = false;
3805 } else {
3806 /* Queue other normal TRBs */
3807 field |= TRB_TYPE(TRB_NORMAL);
3808 field |= ep_ring->cycle_state;
3809 }
3810
af8b9e63
SS
3811 /* Only set interrupt on short packet for IN EPs */
3812 if (usb_urb_dir_in(urb))
3813 field |= TRB_ISP;
3814
04e51901
AX
3815 /* Chain all the TRBs together; clear the chain bit in
3816 * the last TRB to indicate it's the last TRB in the
3817 * chain.
3818 */
3819 if (j < trbs_per_td - 1) {
3820 field |= TRB_CHAIN;
47cbf692 3821 more_trbs_coming = true;
04e51901
AX
3822 } else {
3823 td->last_trb = ep_ring->enqueue;
3824 field |= TRB_IOC;
80fab3b2
SS
3825 if (xhci->hci_version == 0x100 &&
3826 !(xhci->quirks &
3827 XHCI_AVOID_BEI)) {
ad106f29
AX
3828 /* Set BEI bit except for the last td */
3829 if (i < num_tds - 1)
3830 field |= TRB_BEI;
3831 }
47cbf692 3832 more_trbs_coming = false;
04e51901
AX
3833 }
3834
3835 /* Calculate TRB length */
3836 trb_buff_len = TRB_MAX_BUFF_SIZE -
3837 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3838 if (trb_buff_len > td_remain_len)
3839 trb_buff_len = td_remain_len;
3840
4da6e6f2 3841 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
3842 remainder = xhci_td_remainder(xhci, running_total,
3843 trb_buff_len, td_len,
3844 urb, trbs_per_td - j - 1);
3845
04e51901 3846 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3847 TRB_TD_SIZE(remainder) |
04e51901 3848 TRB_INTR_TARGET(0);
4da6e6f2 3849
3b72fca0 3850 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3851 lower_32_bits(addr),
3852 upper_32_bits(addr),
3853 length_field,
af8b9e63 3854 field);
04e51901
AX
3855 running_total += trb_buff_len;
3856
3857 addr += trb_buff_len;
3858 td_remain_len -= trb_buff_len;
3859 }
3860
3861 /* Check TD length */
3862 if (running_total != td_len) {
3863 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3864 ret = -EINVAL;
3865 goto cleanup;
04e51901
AX
3866 }
3867 }
3868
79b8094f
LB
3869 /* store the next frame id */
3870 if (HCC_CFC(xhci->hcc_params))
3871 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3872
c41136b0
AX
3873 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3874 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3875 usb_amd_quirk_pll_disable();
3876 }
3877 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3878
e1eab2e0
AX
3879 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3880 start_cycle, start_trb);
04e51901 3881 return 0;
522989a2
SS
3882cleanup:
3883 /* Clean up a partially enqueued isoc transfer. */
3884
3885 for (i--; i >= 0; i--)
585df1d9 3886 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3887
3888 /* Use the first TD as a temporary variable to turn the TDs we've queued
3889 * into No-ops with a software-owned cycle bit. That way the hardware
3890 * won't accidentally start executing bogus TDs when we partially
3891 * overwrite them. td->first_trb and td->start_seg are already set.
3892 */
3893 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3894 /* Every TRB except the first & last will have its cycle bit flipped. */
3895 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3896
3897 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3898 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3899 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3900 ep_ring->cycle_state = start_cycle;
b008df60 3901 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3902 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3903 return ret;
04e51901
AX
3904}
3905
3906/*
3907 * Check transfer ring to guarantee there is enough room for the urb.
3908 * Update ISO URB start_frame and interval.
79b8094f
LB
3909 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3910 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3911 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3912 */
3913int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3914 struct urb *urb, int slot_id, unsigned int ep_index)
3915{
3916 struct xhci_virt_device *xdev;
3917 struct xhci_ring *ep_ring;
3918 struct xhci_ep_ctx *ep_ctx;
3919 int start_frame;
3920 int xhci_interval;
3921 int ep_interval;
3922 int num_tds, num_trbs, i;
3923 int ret;
79b8094f
LB
3924 struct xhci_virt_ep *xep;
3925 int ist;
04e51901
AX
3926
3927 xdev = xhci->devs[slot_id];
79b8094f 3928 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3929 ep_ring = xdev->eps[ep_index].ring;
3930 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3931
3932 num_trbs = 0;
3933 num_tds = urb->number_of_packets;
3934 for (i = 0; i < num_tds; i++)
3935 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3936
3937 /* Check the ring to guarantee there is enough room for the whole urb.
3938 * Do not insert any td of the urb to the ring if the check failed.
3939 */
28ccd296 3940 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3941 num_trbs, mem_flags);
04e51901
AX
3942 if (ret)
3943 return ret;
3944
79b8094f
LB
3945 /*
3946 * Check interval value. This should be done before we start to
3947 * calculate the start frame value.
3948 */
28ccd296 3949 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3950 ep_interval = urb->interval;
3951 /* Convert to microframes */
3952 if (urb->dev->speed == USB_SPEED_LOW ||
3953 urb->dev->speed == USB_SPEED_FULL)
3954 ep_interval *= 8;
3955 /* FIXME change this to a warning and a suggestion to use the new API
3956 * to set the polling interval (once the API is added).
3957 */
3958 if (xhci_interval != ep_interval) {
0730d52a
DK
3959 dev_dbg_ratelimited(&urb->dev->dev,
3960 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3961 ep_interval, ep_interval == 1 ? "" : "s",
3962 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3963 urb->interval = xhci_interval;
3964 /* Convert back to frames for LS/FS devices */
3965 if (urb->dev->speed == USB_SPEED_LOW ||
3966 urb->dev->speed == USB_SPEED_FULL)
3967 urb->interval /= 8;
3968 }
79b8094f
LB
3969
3970 /* Calculate the start frame and put it in urb->start_frame. */
42df7215
LB
3971 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3972 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
3973 EP_STATE_RUNNING) {
3974 urb->start_frame = xep->next_frame_id;
3975 goto skip_start_over;
3976 }
79b8094f
LB
3977 }
3978
3979 start_frame = readl(&xhci->run_regs->microframe_index);
3980 start_frame &= 0x3fff;
3981 /*
3982 * Round up to the next frame and consider the time before trb really
3983 * gets scheduled by hardare.
3984 */
3985 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3986 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3987 ist <<= 3;
3988 start_frame += ist + XHCI_CFC_DELAY;
3989 start_frame = roundup(start_frame, 8);
3990
3991 /*
3992 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3993 * is greate than 8 microframes.
3994 */
3995 if (urb->dev->speed == USB_SPEED_LOW ||
3996 urb->dev->speed == USB_SPEED_FULL) {
3997 start_frame = roundup(start_frame, urb->interval << 3);
3998 urb->start_frame = start_frame >> 3;
3999 } else {
4000 start_frame = roundup(start_frame, urb->interval);
4001 urb->start_frame = start_frame;
4002 }
4003
4004skip_start_over:
b008df60
AX
4005 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4006
3fc8206d 4007 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
4008}
4009
d0e96f5a
SS
4010/**** Command Ring Operations ****/
4011
913a8a34
SS
4012/* Generic function for queueing a command TRB on the command ring.
4013 * Check to make sure there's room on the command ring for one command TRB.
4014 * Also check that there's room reserved for commands that must not fail.
4015 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4016 * then only check for the number of reserved spots.
4017 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4018 * because the command event handler may want to resubmit a failed command.
4019 */
ddba5cd0
MN
4020static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4021 u32 field1, u32 field2,
4022 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 4023{
913a8a34 4024 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 4025 int ret;
ad6b1d91
RQ
4026
4027 if (xhci->xhc_state) {
4028 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 4029 return -ESHUTDOWN;
ad6b1d91 4030 }
d1dc908a 4031
913a8a34
SS
4032 if (!command_must_succeed)
4033 reserved_trbs++;
4034
d1dc908a 4035 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 4036 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
4037 if (ret < 0) {
4038 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
4039 if (command_must_succeed)
4040 xhci_err(xhci, "ERR: Reserved TRB counting for "
4041 "unfailable commands failed.\n");
d1dc908a 4042 return ret;
7f84eef0 4043 }
c9aa1a2d
MN
4044
4045 cmd->command_trb = xhci->cmd_ring->enqueue;
4046 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
ddba5cd0 4047
c311e391
MN
4048 /* if there are no other commands queued we start the timeout timer */
4049 if (xhci->cmd_list.next == &cmd->cmd_list &&
4050 !timer_pending(&xhci->cmd_timer)) {
4051 xhci->current_cmd = cmd;
4052 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
4053 }
4054
3b72fca0
AX
4055 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4056 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
4057 return 0;
4058}
4059
3ffbba95 4060/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
4061int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4062 u32 trb_type, u32 slot_id)
3ffbba95 4063{
ddba5cd0 4064 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 4065 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
4066}
4067
4068/* Queue an address device command TRB */
ddba5cd0
MN
4069int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4070 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 4071{
ddba5cd0 4072 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4073 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
4074 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4075 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
4076}
4077
ddba5cd0 4078int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
4079 u32 field1, u32 field2, u32 field3, u32 field4)
4080{
ddba5cd0 4081 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
4082}
4083
2a8f82c4 4084/* Queue a reset device command TRB */
ddba5cd0
MN
4085int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4086 u32 slot_id)
2a8f82c4 4087{
ddba5cd0 4088 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 4089 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 4090 false);
3ffbba95 4091}
f94e0186
SS
4092
4093/* Queue a configure endpoint command TRB */
ddba5cd0
MN
4094int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4095 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 4096 u32 slot_id, bool command_must_succeed)
f94e0186 4097{
ddba5cd0 4098 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4099 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
4100 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4101 command_must_succeed);
f94e0186 4102}
ae636747 4103
f2217e8e 4104/* Queue an evaluate context command TRB */
ddba5cd0
MN
4105int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4106 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 4107{
ddba5cd0 4108 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 4109 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4110 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4111 command_must_succeed);
f2217e8e
SS
4112}
4113
be88fe4f
AX
4114/*
4115 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4116 * activity on an endpoint that is about to be suspended.
4117 */
ddba5cd0
MN
4118int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4119 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
4120{
4121 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4122 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4123 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4124 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 4125
ddba5cd0 4126 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 4127 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4128}
4129
d3a43e66
HG
4130/* Set Transfer Ring Dequeue Pointer command */
4131void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4132 unsigned int slot_id, unsigned int ep_index,
4133 unsigned int stream_id,
4134 struct xhci_dequeue_state *deq_state)
ae636747
SS
4135{
4136 dma_addr_t addr;
4137 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4138 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 4139 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 4140 u32 trb_sct = 0;
ae636747 4141 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 4142 struct xhci_virt_ep *ep;
1e3452e3
HG
4143 struct xhci_command *cmd;
4144 int ret;
ae636747 4145
d3a43e66
HG
4146 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4147 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4148 deq_state->new_deq_seg,
4149 (unsigned long long)deq_state->new_deq_seg->dma,
4150 deq_state->new_deq_ptr,
4151 (unsigned long long)xhci_trb_virt_to_dma(
4152 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4153 deq_state->new_cycle_state);
4154
4155 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4156 deq_state->new_deq_ptr);
c92bcfa7 4157 if (addr == 0) {
ae636747 4158 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 4159 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
4160 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4161 return;
c92bcfa7 4162 }
bf161e85
SS
4163 ep = &xhci->devs[slot_id]->eps[ep_index];
4164 if ((ep->ep_state & SET_DEQ_PENDING)) {
4165 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4166 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 4167 return;
bf161e85 4168 }
1e3452e3
HG
4169
4170 /* This function gets called from contexts where it cannot sleep */
4171 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4172 if (!cmd) {
4173 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
d3a43e66 4174 return;
1e3452e3
HG
4175 }
4176
d3a43e66
HG
4177 ep->queued_deq_seg = deq_state->new_deq_seg;
4178 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
4179 if (stream_id)
4180 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 4181 ret = queue_command(xhci, cmd,
d3a43e66
HG
4182 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4183 upper_32_bits(addr), trb_stream_id,
4184 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
4185 if (ret < 0) {
4186 xhci_free_command(xhci, cmd);
d3a43e66 4187 return;
1e3452e3
HG
4188 }
4189
d3a43e66
HG
4190 /* Stop the TD queueing code from ringing the doorbell until
4191 * this command completes. The HC won't set the dequeue pointer
4192 * if the ring is running, and ringing the doorbell starts the
4193 * ring running.
4194 */
4195 ep->ep_state |= SET_DEQ_PENDING;
ae636747 4196}
a1587d97 4197
ddba5cd0
MN
4198int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4199 int slot_id, unsigned int ep_index)
a1587d97
SS
4200{
4201 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4202 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4203 u32 type = TRB_TYPE(TRB_RESET_EP);
4204
ddba5cd0
MN
4205 return queue_command(xhci, cmd, 0, 0, 0,
4206 trb_slot_id | trb_ep_index | type, false);
a1587d97 4207}
This page took 0.788268 seconds and 5 git commands to generate.