geneve_core: identify as driver library in modules description
[deliverable/linux.git] / drivers / usb / musb / musb_dsps.c
CommitLineData
9ecb8875
AKG
1/*
2 * Texas Instruments DSPS platforms "glue layer"
3 *
4 * Copyright (C) 2012, by Texas Instruments
5 *
6 * Based on the am35x "glue layer" code.
7 *
8 * This file is part of the Inventra Controller Driver for Linux.
9 *
10 * The Inventra Controller Driver for Linux is free software; you
11 * can redistribute it and/or modify it under the terms of the GNU
12 * General Public License version 2 as published by the Free Software
13 * Foundation.
14 *
15 * The Inventra Controller Driver for Linux is distributed in
16 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
17 * without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 * License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with The Inventra Controller Driver for Linux ; if not,
23 * write to the Free Software Foundation, Inc., 59 Temple Place,
24 * Suite 330, Boston, MA 02111-1307 USA
25 *
26 * musb_dsps.c will be a common file for all the TI DSPS platforms
27 * such as dm64x, dm36x, dm35x, da8x, am35x and ti81x.
28 * For now only ti81x is using this and in future davinci.c, am35x.c
29 * da8xx.c would be merged to this file after testing.
30 */
31
9ecb8875 32#include <linux/io.h>
ded017ee 33#include <linux/err.h>
9ecb8875
AKG
34#include <linux/platform_device.h>
35#include <linux/dma-mapping.h>
36#include <linux/pm_runtime.h>
37#include <linux/module.h>
d7078df6 38#include <linux/usb/usb_phy_generic.h>
e8c4a7ac 39#include <linux/platform_data/usb-omap.h>
0f53e481 40#include <linux/sizes.h>
9ecb8875
AKG
41
42#include <linux/of.h>
43#include <linux/of_device.h>
44#include <linux/of_address.h>
97238b35 45#include <linux/of_irq.h>
c031a7d4 46#include <linux/usb/of.h>
9ecb8875 47
40f099e3
MP
48#include <linux/debugfs.h>
49
9ecb8875
AKG
50#include "musb_core.h"
51
65145677 52static const struct of_device_id musb_dsps_of_match[];
65145677 53
9ecb8875
AKG
54/**
55 * avoid using musb_readx()/musb_writex() as glue layer should not be
56 * dependent on musb core layer symbols.
57 */
58static inline u8 dsps_readb(const void __iomem *addr, unsigned offset)
fc7af215
LW
59{
60 return __raw_readb(addr + offset);
61}
9ecb8875
AKG
62
63static inline u32 dsps_readl(const void __iomem *addr, unsigned offset)
fc7af215
LW
64{
65 return __raw_readl(addr + offset);
66}
9ecb8875
AKG
67
68static inline void dsps_writeb(void __iomem *addr, unsigned offset, u8 data)
fc7af215
LW
69{
70 __raw_writeb(data, addr + offset);
71}
9ecb8875
AKG
72
73static inline void dsps_writel(void __iomem *addr, unsigned offset, u32 data)
fc7af215
LW
74{
75 __raw_writel(data, addr + offset);
76}
9ecb8875
AKG
77
78/**
79 * DSPS musb wrapper register offset.
80 * FIXME: This should be expanded to have all the wrapper registers from TI DSPS
81 * musb ips.
82 */
83struct dsps_musb_wrapper {
84 u16 revision;
85 u16 control;
86 u16 status;
9ecb8875
AKG
87 u16 epintr_set;
88 u16 epintr_clear;
89 u16 epintr_status;
90 u16 coreintr_set;
91 u16 coreintr_clear;
92 u16 coreintr_status;
93 u16 phy_utmi;
94 u16 mode;
b991f9b7
DM
95 u16 tx_mode;
96 u16 rx_mode;
9ecb8875
AKG
97
98 /* bit positions for control */
99 unsigned reset:5;
100
101 /* bit positions for interrupt */
102 unsigned usb_shift:5;
103 u32 usb_mask;
104 u32 usb_bitmap;
105 unsigned drvvbus:5;
106
107 unsigned txep_shift:5;
108 u32 txep_mask;
109 u32 txep_bitmap;
110
111 unsigned rxep_shift:5;
112 u32 rxep_mask;
113 u32 rxep_bitmap;
114
115 /* bit positions for phy_utmi */
116 unsigned otg_disable:5;
117
118 /* bit positions for mode */
119 unsigned iddig:5;
943c1397 120 unsigned iddig_mux:5;
9ecb8875 121 /* miscellaneous stuff */
9e204d88 122 unsigned poll_timeout;
9ecb8875
AKG
123};
124
869c5978
DM
125/*
126 * register shadow for suspend
127 */
128struct dsps_context {
129 u32 control;
130 u32 epintr;
131 u32 coreintr;
132 u32 phy_utmi;
133 u32 mode;
134 u32 tx_mode;
135 u32 rx_mode;
136};
137
9ecb8875
AKG
138/**
139 * DSPS glue structure.
140 */
141struct dsps_glue {
142 struct device *dev;
97238b35 143 struct platform_device *musb; /* child musb pdev */
9ecb8875 144 const struct dsps_musb_wrapper *wrp; /* wrapper register offsets */
97238b35
SAS
145 struct timer_list timer; /* otg_workaround timer */
146 unsigned long last_timer; /* last timer data for each instance */
371254ce 147 bool sw_babble_enabled;
869c5978
DM
148
149 struct dsps_context context;
40f099e3
MP
150 struct debugfs_regset32 regset;
151 struct dentry *dbgfs_root;
152};
153
154static const struct debugfs_reg32 dsps_musb_regs[] = {
155 { "revision", 0x00 },
156 { "control", 0x14 },
157 { "status", 0x18 },
158 { "eoi", 0x24 },
159 { "intr0_stat", 0x30 },
160 { "intr1_stat", 0x34 },
161 { "intr0_set", 0x38 },
162 { "intr1_set", 0x3c },
163 { "txmode", 0x70 },
164 { "rxmode", 0x74 },
165 { "autoreq", 0xd0 },
166 { "srpfixtime", 0xd4 },
167 { "tdown", 0xd8 },
168 { "phy_utmi", 0xe0 },
169 { "mode", 0xe8 },
9ecb8875
AKG
170};
171
807d0d2b
SAS
172static void dsps_musb_try_idle(struct musb *musb, unsigned long timeout)
173{
174 struct device *dev = musb->controller;
175 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
176
177 if (timeout == 0)
178 timeout = jiffies + msecs_to_jiffies(3);
179
180 /* Never idle if active, or when VBUS timeout is not set as host */
181 if (musb->is_active || (musb->a_wait_bcon == 0 &&
e47d9254 182 musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)) {
807d0d2b 183 dev_dbg(musb->controller, "%s active, deleting timer\n",
e47d9254 184 usb_otg_state_string(musb->xceiv->otg->state));
807d0d2b
SAS
185 del_timer(&glue->timer);
186 glue->last_timer = jiffies;
187 return;
188 }
24616eb6 189 if (musb->port_mode != MUSB_PORT_MODE_DUAL_ROLE)
807d0d2b
SAS
190 return;
191
192 if (!musb->g.dev.driver)
193 return;
194
195 if (time_after(glue->last_timer, timeout) &&
196 timer_pending(&glue->timer)) {
197 dev_dbg(musb->controller,
198 "Longer idle timer already pending, ignoring...\n");
199 return;
200 }
201 glue->last_timer = timeout;
202
203 dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
e47d9254 204 usb_otg_state_string(musb->xceiv->otg->state),
807d0d2b
SAS
205 jiffies_to_msecs(timeout - jiffies));
206 mod_timer(&glue->timer, timeout);
207}
208
9ecb8875
AKG
209/**
210 * dsps_musb_enable - enable interrupts
211 */
212static void dsps_musb_enable(struct musb *musb)
213{
214 struct device *dev = musb->controller;
215 struct platform_device *pdev = to_platform_device(dev->parent);
216 struct dsps_glue *glue = platform_get_drvdata(pdev);
217 const struct dsps_musb_wrapper *wrp = glue->wrp;
218 void __iomem *reg_base = musb->ctrl_base;
219 u32 epmask, coremask;
220
221 /* Workaround: setup IRQs through both register sets. */
222 epmask = ((musb->epmask & wrp->txep_mask) << wrp->txep_shift) |
223 ((musb->epmask & wrp->rxep_mask) << wrp->rxep_shift);
224 coremask = (wrp->usb_bitmap & ~MUSB_INTR_SOF);
225
226 dsps_writel(reg_base, wrp->epintr_set, epmask);
227 dsps_writel(reg_base, wrp->coreintr_set, coremask);
ad78c918
FB
228 /* start polling for ID change. */
229 mod_timer(&glue->timer, jiffies + msecs_to_jiffies(wrp->poll_timeout));
8b9fcce2 230 dsps_musb_try_idle(musb, 0);
9ecb8875
AKG
231}
232
233/**
234 * dsps_musb_disable - disable HDRC and flush interrupts
235 */
236static void dsps_musb_disable(struct musb *musb)
237{
238 struct device *dev = musb->controller;
239 struct platform_device *pdev = to_platform_device(dev->parent);
240 struct dsps_glue *glue = platform_get_drvdata(pdev);
241 const struct dsps_musb_wrapper *wrp = glue->wrp;
242 void __iomem *reg_base = musb->ctrl_base;
243
244 dsps_writel(reg_base, wrp->coreintr_clear, wrp->usb_bitmap);
245 dsps_writel(reg_base, wrp->epintr_clear,
246 wrp->txep_bitmap | wrp->rxep_bitmap);
247 dsps_writeb(musb->mregs, MUSB_DEVCTL, 0);
9ecb8875
AKG
248}
249
250static void otg_timer(unsigned long _musb)
251{
252 struct musb *musb = (void *)_musb;
253 void __iomem *mregs = musb->mregs;
254 struct device *dev = musb->controller;
db4a9320 255 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
9ecb8875
AKG
256 const struct dsps_musb_wrapper *wrp = glue->wrp;
257 u8 devctl;
258 unsigned long flags;
0f901c98 259 int skip_session = 0;
9ecb8875
AKG
260
261 /*
262 * We poll because DSPS IP's won't expose several OTG-critical
263 * status change events (from the transceiver) otherwise.
264 */
265 devctl = dsps_readb(mregs, MUSB_DEVCTL);
266 dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
e47d9254 267 usb_otg_state_string(musb->xceiv->otg->state));
9ecb8875
AKG
268
269 spin_lock_irqsave(&musb->lock, flags);
e47d9254 270 switch (musb->xceiv->otg->state) {
9ecb8875 271 case OTG_STATE_A_WAIT_BCON:
0f901c98
SAS
272 dsps_writeb(musb->mregs, MUSB_DEVCTL, 0);
273 skip_session = 1;
274 /* fall */
9ecb8875 275
0f901c98
SAS
276 case OTG_STATE_A_IDLE:
277 case OTG_STATE_B_IDLE:
9ecb8875 278 if (devctl & MUSB_DEVCTL_BDEVICE) {
e47d9254 279 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
9ecb8875
AKG
280 MUSB_DEV_MODE(musb);
281 } else {
e47d9254 282 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
9ecb8875
AKG
283 MUSB_HST_MODE(musb);
284 }
0f901c98
SAS
285 if (!(devctl & MUSB_DEVCTL_SESSION) && !skip_session)
286 dsps_writeb(mregs, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
9e204d88
FB
287 mod_timer(&glue->timer, jiffies +
288 msecs_to_jiffies(wrp->poll_timeout));
9ecb8875
AKG
289 break;
290 case OTG_STATE_A_WAIT_VFALL:
e47d9254 291 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
9ecb8875
AKG
292 dsps_writel(musb->ctrl_base, wrp->coreintr_set,
293 MUSB_INTR_VBUSERROR << wrp->usb_shift);
294 break;
9ecb8875
AKG
295 default:
296 break;
297 }
298 spin_unlock_irqrestore(&musb->lock, flags);
299}
300
9ecb8875
AKG
301static irqreturn_t dsps_interrupt(int irq, void *hci)
302{
303 struct musb *musb = hci;
304 void __iomem *reg_base = musb->ctrl_base;
305 struct device *dev = musb->controller;
db4a9320 306 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
9ecb8875
AKG
307 const struct dsps_musb_wrapper *wrp = glue->wrp;
308 unsigned long flags;
309 irqreturn_t ret = IRQ_NONE;
310 u32 epintr, usbintr;
311
312 spin_lock_irqsave(&musb->lock, flags);
313
314 /* Get endpoint interrupts */
315 epintr = dsps_readl(reg_base, wrp->epintr_status);
316 musb->int_rx = (epintr & wrp->rxep_bitmap) >> wrp->rxep_shift;
317 musb->int_tx = (epintr & wrp->txep_bitmap) >> wrp->txep_shift;
318
319 if (epintr)
320 dsps_writel(reg_base, wrp->epintr_status, epintr);
321
322 /* Get usb core interrupts */
323 usbintr = dsps_readl(reg_base, wrp->coreintr_status);
324 if (!usbintr && !epintr)
9be73bae 325 goto out;
9ecb8875
AKG
326
327 musb->int_usb = (usbintr & wrp->usb_bitmap) >> wrp->usb_shift;
328 if (usbintr)
329 dsps_writel(reg_base, wrp->coreintr_status, usbintr);
330
331 dev_dbg(musb->controller, "usbintr (%x) epintr(%x)\n",
332 usbintr, epintr);
1d57de30 333
9ecb8875
AKG
334 if (usbintr & ((1 << wrp->drvvbus) << wrp->usb_shift)) {
335 int drvvbus = dsps_readl(reg_base, wrp->status);
336 void __iomem *mregs = musb->mregs;
337 u8 devctl = dsps_readb(mregs, MUSB_DEVCTL);
338 int err;
339
032ec49f 340 err = musb->int_usb & MUSB_INTR_VBUSERROR;
9ecb8875
AKG
341 if (err) {
342 /*
343 * The Mentor core doesn't debounce VBUS as needed
344 * to cope with device connect current spikes. This
345 * means it's not uncommon for bus-powered devices
346 * to get VBUS errors during enumeration.
347 *
348 * This is a workaround, but newer RTL from Mentor
349 * seems to allow a better one: "re"-starting sessions
350 * without waiting for VBUS to stop registering in
351 * devctl.
352 */
353 musb->int_usb &= ~MUSB_INTR_VBUSERROR;
e47d9254 354 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
9e204d88
FB
355 mod_timer(&glue->timer, jiffies +
356 msecs_to_jiffies(wrp->poll_timeout));
9ecb8875 357 WARNING("VBUS error workaround (delay coming)\n");
032ec49f 358 } else if (drvvbus) {
9ecb8875
AKG
359 MUSB_HST_MODE(musb);
360 musb->xceiv->otg->default_a = 1;
e47d9254 361 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
97238b35 362 del_timer(&glue->timer);
9ecb8875
AKG
363 } else {
364 musb->is_active = 0;
365 MUSB_DEV_MODE(musb);
366 musb->xceiv->otg->default_a = 0;
e47d9254 367 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
9ecb8875
AKG
368 }
369
370 /* NOTE: this must complete power-on within 100 ms. */
371 dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
372 drvvbus ? "on" : "off",
e47d9254 373 usb_otg_state_string(musb->xceiv->otg->state),
9ecb8875
AKG
374 err ? " ERROR" : "",
375 devctl);
376 ret = IRQ_HANDLED;
377 }
378
379 if (musb->int_tx || musb->int_rx || musb->int_usb)
380 ret |= musb_interrupt(musb);
381
5ace3d00 382 /* Poll for ID change in OTG port mode */
e47d9254 383 if (musb->xceiv->otg->state == OTG_STATE_B_IDLE &&
5ace3d00 384 musb->port_mode == MUSB_PORT_MODE_DUAL_ROLE)
9e204d88
FB
385 mod_timer(&glue->timer, jiffies +
386 msecs_to_jiffies(wrp->poll_timeout));
9be73bae 387out:
9ecb8875
AKG
388 spin_unlock_irqrestore(&musb->lock, flags);
389
390 return ret;
391}
392
40f099e3
MP
393static int dsps_musb_dbg_init(struct musb *musb, struct dsps_glue *glue)
394{
395 struct dentry *root;
396 struct dentry *file;
397 char buf[128];
398
399 sprintf(buf, "%s.dsps", dev_name(musb->controller));
400 root = debugfs_create_dir(buf, NULL);
401 if (!root)
402 return -ENOMEM;
403 glue->dbgfs_root = root;
404
405 glue->regset.regs = dsps_musb_regs;
406 glue->regset.nregs = ARRAY_SIZE(dsps_musb_regs);
407 glue->regset.base = musb->ctrl_base;
408
409 file = debugfs_create_regset32("regdump", S_IRUGO, root, &glue->regset);
410 if (!file) {
411 debugfs_remove_recursive(root);
412 return -ENOMEM;
413 }
414 return 0;
415}
416
9ecb8875
AKG
417static int dsps_musb_init(struct musb *musb)
418{
419 struct device *dev = musb->controller;
db4a9320 420 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
97238b35 421 struct platform_device *parent = to_platform_device(dev->parent);
9ecb8875 422 const struct dsps_musb_wrapper *wrp = glue->wrp;
97238b35
SAS
423 void __iomem *reg_base;
424 struct resource *r;
9ecb8875 425 u32 rev, val;
40f099e3 426 int ret;
9ecb8875 427
97238b35 428 r = platform_get_resource_byname(parent, IORESOURCE_MEM, "control");
97238b35 429 reg_base = devm_ioremap_resource(dev, r);
51ef74f6
JL
430 if (IS_ERR(reg_base))
431 return PTR_ERR(reg_base);
97238b35 432 musb->ctrl_base = reg_base;
9ecb8875 433
d7554226 434 /* NOP driver needs change if supporting dual instance */
983f3cab 435 musb->xceiv = devm_usb_get_phy_by_phandle(dev->parent, "phys", 0);
97238b35
SAS
436 if (IS_ERR(musb->xceiv))
437 return PTR_ERR(musb->xceiv);
9ecb8875 438
bb90600d
TL
439 musb->phy = devm_phy_get(dev->parent, "usb2-phy");
440
9ecb8875
AKG
441 /* Returns zero if e.g. not clocked */
442 rev = dsps_readl(reg_base, wrp->revision);
97238b35
SAS
443 if (!rev)
444 return -ENODEV;
9ecb8875 445
7557a57f 446 usb_phy_init(musb->xceiv);
bb90600d
TL
447 if (IS_ERR(musb->phy)) {
448 musb->phy = NULL;
449 } else {
450 ret = phy_init(musb->phy);
451 if (ret < 0)
452 return ret;
453 ret = phy_power_on(musb->phy);
454 if (ret) {
455 phy_exit(musb->phy);
456 return ret;
457 }
458 }
459
97238b35 460 setup_timer(&glue->timer, otg_timer, (unsigned long) musb);
9ecb8875
AKG
461
462 /* Reset the musb */
463 dsps_writel(reg_base, wrp->control, (1 << wrp->reset));
464
9ecb8875
AKG
465 musb->isr = dsps_interrupt;
466
467 /* reset the otgdisable bit, needed for host mode to work */
468 val = dsps_readl(reg_base, wrp->phy_utmi);
469 val &= ~(1 << wrp->otg_disable);
470 dsps_writel(musb->ctrl_base, wrp->phy_utmi, val);
471
371254ce
GC
472 /*
473 * Check whether the dsps version has babble control enabled.
474 * In latest silicon revision the babble control logic is enabled.
475 * If MUSB_BABBLE_CTL returns 0x4 then we have the babble control
476 * logic enabled.
477 */
478 val = dsps_readb(musb->mregs, MUSB_BABBLE_CTL);
f860f0b1 479 if (val & MUSB_BABBLE_RCV_DISABLE) {
371254ce
GC
480 glue->sw_babble_enabled = true;
481 val |= MUSB_BABBLE_SW_SESSION_CTRL;
482 dsps_writeb(musb->mregs, MUSB_BABBLE_CTL, val);
483 }
484
40f099e3
MP
485 ret = dsps_musb_dbg_init(musb, glue);
486 if (ret)
487 return ret;
488
9ecb8875 489 return 0;
9ecb8875
AKG
490}
491
492static int dsps_musb_exit(struct musb *musb)
493{
494 struct device *dev = musb->controller;
db4a9320 495 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
9ecb8875 496
97238b35 497 del_timer_sync(&glue->timer);
7557a57f 498 usb_phy_shutdown(musb->xceiv);
bb90600d
TL
499 phy_power_off(musb->phy);
500 phy_exit(musb->phy);
0fca91b8
DM
501 debugfs_remove_recursive(glue->dbgfs_root);
502
9ecb8875
AKG
503 return 0;
504}
505
943c1397
FB
506static int dsps_musb_set_mode(struct musb *musb, u8 mode)
507{
508 struct device *dev = musb->controller;
509 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
510 const struct dsps_musb_wrapper *wrp = glue->wrp;
511 void __iomem *ctrl_base = musb->ctrl_base;
943c1397
FB
512 u32 reg;
513
80356913 514 reg = dsps_readl(ctrl_base, wrp->mode);
943c1397
FB
515
516 switch (mode) {
517 case MUSB_HOST:
518 reg &= ~(1 << wrp->iddig);
519
520 /*
521 * if we're setting mode to host-only or device-only, we're
522 * going to ignore whatever the PHY sends us and just force
523 * ID pin status by SW
524 */
525 reg |= (1 << wrp->iddig_mux);
526
80356913 527 dsps_writel(ctrl_base, wrp->mode, reg);
943c1397
FB
528 dsps_writel(ctrl_base, wrp->phy_utmi, 0x02);
529 break;
530 case MUSB_PERIPHERAL:
531 reg |= (1 << wrp->iddig);
532
533 /*
534 * if we're setting mode to host-only or device-only, we're
535 * going to ignore whatever the PHY sends us and just force
536 * ID pin status by SW
537 */
538 reg |= (1 << wrp->iddig_mux);
539
80356913 540 dsps_writel(ctrl_base, wrp->mode, reg);
943c1397
FB
541 break;
542 case MUSB_OTG:
80356913 543 dsps_writel(ctrl_base, wrp->phy_utmi, 0x02);
943c1397
FB
544 break;
545 default:
546 dev_err(glue->dev, "unsupported mode %d\n", mode);
547 return -EINVAL;
548 }
549
550 return 0;
551}
552
3709ffca 553static bool dsps_sw_babble_control(struct musb *musb)
371254ce
GC
554{
555 u8 babble_ctl;
556 bool session_restart = false;
557
558 babble_ctl = dsps_readb(musb->mregs, MUSB_BABBLE_CTL);
559 dev_dbg(musb->controller, "babble: MUSB_BABBLE_CTL value %x\n",
560 babble_ctl);
561 /*
562 * check line monitor flag to check whether babble is
563 * due to noise
564 */
565 dev_dbg(musb->controller, "STUCK_J is %s\n",
566 babble_ctl & MUSB_BABBLE_STUCK_J ? "set" : "reset");
567
568 if (babble_ctl & MUSB_BABBLE_STUCK_J) {
569 int timeout = 10;
570
571 /*
572 * babble is due to noise, then set transmit idle (d7 bit)
573 * to resume normal operation
574 */
575 babble_ctl = dsps_readb(musb->mregs, MUSB_BABBLE_CTL);
576 babble_ctl |= MUSB_BABBLE_FORCE_TXIDLE;
577 dsps_writeb(musb->mregs, MUSB_BABBLE_CTL, babble_ctl);
578
579 /* wait till line monitor flag cleared */
580 dev_dbg(musb->controller, "Set TXIDLE, wait J to clear\n");
581 do {
582 babble_ctl = dsps_readb(musb->mregs, MUSB_BABBLE_CTL);
583 udelay(1);
584 } while ((babble_ctl & MUSB_BABBLE_STUCK_J) && timeout--);
585
586 /* check whether stuck_at_j bit cleared */
587 if (babble_ctl & MUSB_BABBLE_STUCK_J) {
588 /*
589 * real babble condition has occurred
590 * restart the controller to start the
591 * session again
592 */
593 dev_dbg(musb->controller, "J not cleared, misc (%x)\n",
594 babble_ctl);
595 session_restart = true;
596 }
597 } else {
598 session_restart = true;
599 }
600
601 return session_restart;
602}
603
b28a6432 604static int dsps_musb_recover(struct musb *musb)
1d57de30
DM
605{
606 struct device *dev = musb->controller;
607 struct dsps_glue *glue = dev_get_drvdata(dev->parent);
011d0dd5 608 int session_restart = 0;
1d57de30 609
371254ce 610 if (glue->sw_babble_enabled)
3709ffca 611 session_restart = dsps_sw_babble_control(musb);
011d0dd5 612 else
371254ce 613 session_restart = 1;
1d57de30 614
d0cddae7 615 return session_restart ? 0 : -EPIPE;
1d57de30
DM
616}
617
3e457371
TL
618/* Similar to am35x, dm81xx support only 32-bit read operation */
619static void dsps_read_fifo32(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
620{
621 void __iomem *fifo = hw_ep->fifo;
622
623 if (len >= 4) {
d30323f8 624 ioread32_rep(fifo, dst, len >> 2);
3e457371
TL
625 dst += len & ~0x03;
626 len &= 0x03;
627 }
628
629 /* Read any remaining 1 to 3 bytes */
630 if (len > 0) {
631 u32 val = musb_readl(fifo, 0);
632 memcpy(dst, &val, len);
633 }
634}
635
9ecb8875 636static struct musb_platform_ops dsps_ops = {
d026e9c7 637 .quirks = MUSB_INDEXED_EP,
9ecb8875
AKG
638 .init = dsps_musb_init,
639 .exit = dsps_musb_exit,
640
641 .enable = dsps_musb_enable,
642 .disable = dsps_musb_disable,
643
644 .try_idle = dsps_musb_try_idle,
943c1397 645 .set_mode = dsps_musb_set_mode,
b28a6432 646 .recover = dsps_musb_recover,
9ecb8875
AKG
647};
648
649static u64 musb_dmamask = DMA_BIT_MASK(32);
650
97238b35 651static int get_int_prop(struct device_node *dn, const char *s)
9ecb8875 652{
97238b35
SAS
653 int ret;
654 u32 val;
655
656 ret = of_property_read_u32(dn, s, &val);
657 if (ret)
658 return 0;
659 return val;
660}
661
c031a7d4
SAS
662static int get_musb_port_mode(struct device *dev)
663{
664 enum usb_dr_mode mode;
665
666 mode = of_usb_get_dr_mode(dev->of_node);
667 switch (mode) {
668 case USB_DR_MODE_HOST:
669 return MUSB_PORT_MODE_HOST;
670
671 case USB_DR_MODE_PERIPHERAL:
672 return MUSB_PORT_MODE_GADGET;
673
674 case USB_DR_MODE_UNKNOWN:
675 case USB_DR_MODE_OTG:
676 default:
677 return MUSB_PORT_MODE_DUAL_ROLE;
2b84f92b 678 }
c031a7d4
SAS
679}
680
97238b35
SAS
681static int dsps_create_musb_pdev(struct dsps_glue *glue,
682 struct platform_device *parent)
683{
684 struct musb_hdrc_platform_data pdata;
9ecb8875 685 struct resource resources[2];
c031a7d4 686 struct resource *res;
97238b35
SAS
687 struct device *dev = &parent->dev;
688 struct musb_hdrc_config *config;
689 struct platform_device *musb;
690 struct device_node *dn = parent->dev.of_node;
606bf4d5 691 int ret, val;
9ecb8875 692
97238b35 693 memset(resources, 0, sizeof(resources));
c031a7d4
SAS
694 res = platform_get_resource_byname(parent, IORESOURCE_MEM, "mc");
695 if (!res) {
97238b35 696 dev_err(dev, "failed to get memory.\n");
c031a7d4 697 return -EINVAL;
9ecb8875 698 }
c031a7d4 699 resources[0] = *res;
97238b35 700
c031a7d4
SAS
701 res = platform_get_resource_byname(parent, IORESOURCE_IRQ, "mc");
702 if (!res) {
97238b35 703 dev_err(dev, "failed to get irq.\n");
c031a7d4 704 return -EINVAL;
9ecb8875 705 }
c031a7d4 706 resources[1] = *res;
9ecb8875
AKG
707
708 /* allocate the child platform device */
2f771164 709 musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
9ecb8875
AKG
710 if (!musb) {
711 dev_err(dev, "failed to allocate musb device\n");
97238b35 712 return -ENOMEM;
9ecb8875
AKG
713 }
714
715 musb->dev.parent = dev;
716 musb->dev.dma_mask = &musb_dmamask;
717 musb->dev.coherent_dma_mask = musb_dmamask;
718
97238b35 719 glue->musb = musb;
9ecb8875 720
97238b35
SAS
721 ret = platform_device_add_resources(musb, resources,
722 ARRAY_SIZE(resources));
9ecb8875
AKG
723 if (ret) {
724 dev_err(dev, "failed to add resources\n");
97238b35 725 goto err;
9ecb8875
AKG
726 }
727
97238b35
SAS
728 config = devm_kzalloc(&parent->dev, sizeof(*config), GFP_KERNEL);
729 if (!config) {
97238b35
SAS
730 ret = -ENOMEM;
731 goto err;
65145677 732 }
97238b35
SAS
733 pdata.config = config;
734 pdata.platform_ops = &dsps_ops;
65145677 735
c031a7d4
SAS
736 config->num_eps = get_int_prop(dn, "mentor,num-eps");
737 config->ram_bits = get_int_prop(dn, "mentor,ram-bits");
869c5978 738 config->host_port_deassert_reset_at_resume = 1;
c031a7d4
SAS
739 pdata.mode = get_musb_port_mode(dev);
740 /* DT keeps this entry in mA, musb expects it as per USB spec */
741 pdata.power = get_int_prop(dn, "mentor,power") / 2;
606bf4d5
TL
742
743 ret = of_property_read_u32(dn, "mentor,multipoint", &val);
744 if (!ret && val)
745 config->multipoint = true;
65145677 746
97238b35 747 ret = platform_device_add_data(musb, &pdata, sizeof(pdata));
9ecb8875
AKG
748 if (ret) {
749 dev_err(dev, "failed to add platform_data\n");
97238b35 750 goto err;
9ecb8875
AKG
751 }
752
753 ret = platform_device_add(musb);
754 if (ret) {
755 dev_err(dev, "failed to register musb device\n");
97238b35 756 goto err;
9ecb8875 757 }
9ecb8875
AKG
758 return 0;
759
97238b35 760err:
9ecb8875 761 platform_device_put(musb);
9ecb8875
AKG
762 return ret;
763}
764
41ac7b3a 765static int dsps_probe(struct platform_device *pdev)
9ecb8875 766{
65145677
AKG
767 const struct of_device_id *match;
768 const struct dsps_musb_wrapper *wrp;
9ecb8875 769 struct dsps_glue *glue;
97238b35 770 int ret;
9ecb8875 771
4fc4b274
SAS
772 if (!strcmp(pdev->name, "musb-hdrc"))
773 return -ENODEV;
774
cc506036 775 match = of_match_node(musb_dsps_of_match, pdev->dev.of_node);
65145677
AKG
776 if (!match) {
777 dev_err(&pdev->dev, "fail to get matching of_match struct\n");
97238b35 778 return -EINVAL;
65145677
AKG
779 }
780 wrp = match->data;
9ecb8875 781
3e457371
TL
782 if (of_device_is_compatible(pdev->dev.of_node, "ti,musb-dm816"))
783 dsps_ops.read_fifo = dsps_read_fifo32;
784
9ecb8875 785 /* allocate glue */
de9db572 786 glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
0816ea2f 787 if (!glue)
97238b35 788 return -ENOMEM;
9ecb8875
AKG
789
790 glue->dev = &pdev->dev;
97238b35 791 glue->wrp = wrp;
9ecb8875 792
9ecb8875 793 platform_set_drvdata(pdev, glue);
9ecb8875
AKG
794 pm_runtime_enable(&pdev->dev);
795
796 ret = pm_runtime_get_sync(&pdev->dev);
797 if (ret < 0) {
798 dev_err(&pdev->dev, "pm_runtime_get_sync FAILED");
0e38c4ed
AKG
799 goto err2;
800 }
801
97238b35
SAS
802 ret = dsps_create_musb_pdev(glue, pdev);
803 if (ret)
804 goto err3;
9ecb8875
AKG
805
806 return 0;
807
808err3:
0e38c4ed 809 pm_runtime_put(&pdev->dev);
9ecb8875 810err2:
0e38c4ed 811 pm_runtime_disable(&pdev->dev);
9ecb8875
AKG
812 return ret;
813}
97238b35 814
fb4e98ab 815static int dsps_remove(struct platform_device *pdev)
9ecb8875
AKG
816{
817 struct dsps_glue *glue = platform_get_drvdata(pdev);
818
97238b35 819 platform_device_unregister(glue->musb);
9ecb8875
AKG
820
821 /* disable usbss clocks */
822 pm_runtime_put(&pdev->dev);
823 pm_runtime_disable(&pdev->dev);
40f099e3 824
9ecb8875
AKG
825 return 0;
826}
827
fa7b4ca5 828static const struct dsps_musb_wrapper am33xx_driver_data = {
9ecb8875
AKG
829 .revision = 0x00,
830 .control = 0x14,
831 .status = 0x18,
9ecb8875
AKG
832 .epintr_set = 0x38,
833 .epintr_clear = 0x40,
834 .epintr_status = 0x30,
835 .coreintr_set = 0x3c,
836 .coreintr_clear = 0x44,
837 .coreintr_status = 0x34,
838 .phy_utmi = 0xe0,
839 .mode = 0xe8,
b991f9b7
DM
840 .tx_mode = 0x70,
841 .rx_mode = 0x74,
9ecb8875
AKG
842 .reset = 0,
843 .otg_disable = 21,
844 .iddig = 8,
943c1397 845 .iddig_mux = 7,
9ecb8875
AKG
846 .usb_shift = 0,
847 .usb_mask = 0x1ff,
848 .usb_bitmap = (0x1ff << 0),
849 .drvvbus = 8,
850 .txep_shift = 0,
851 .txep_mask = 0xffff,
852 .txep_bitmap = (0xffff << 0),
853 .rxep_shift = 16,
854 .rxep_mask = 0xfffe,
855 .rxep_bitmap = (0xfffe << 16),
9e204d88 856 .poll_timeout = 2000, /* ms */
9ecb8875
AKG
857};
858
2f82686e 859static const struct of_device_id musb_dsps_of_match[] = {
65145677 860 { .compatible = "ti,musb-am33xx",
3e457371
TL
861 .data = &am33xx_driver_data, },
862 { .compatible = "ti,musb-dm816",
863 .data = &am33xx_driver_data, },
9ecb8875
AKG
864 { },
865};
866MODULE_DEVICE_TABLE(of, musb_dsps_of_match);
867
5b783983 868#ifdef CONFIG_PM_SLEEP
869c5978
DM
869static int dsps_suspend(struct device *dev)
870{
871 struct dsps_glue *glue = dev_get_drvdata(dev);
872 const struct dsps_musb_wrapper *wrp = glue->wrp;
873 struct musb *musb = platform_get_drvdata(glue->musb);
f042e9cb 874 void __iomem *mbase;
869c5978 875
468bcc2a 876 del_timer_sync(&glue->timer);
f042e9cb
SAS
877
878 if (!musb)
879 /* This can happen if the musb device is in -EPROBE_DEFER */
880 return 0;
881
882 mbase = musb->ctrl_base;
869c5978
DM
883 glue->context.control = dsps_readl(mbase, wrp->control);
884 glue->context.epintr = dsps_readl(mbase, wrp->epintr_set);
885 glue->context.coreintr = dsps_readl(mbase, wrp->coreintr_set);
886 glue->context.phy_utmi = dsps_readl(mbase, wrp->phy_utmi);
887 glue->context.mode = dsps_readl(mbase, wrp->mode);
888 glue->context.tx_mode = dsps_readl(mbase, wrp->tx_mode);
889 glue->context.rx_mode = dsps_readl(mbase, wrp->rx_mode);
890
891 return 0;
892}
893
894static int dsps_resume(struct device *dev)
895{
896 struct dsps_glue *glue = dev_get_drvdata(dev);
897 const struct dsps_musb_wrapper *wrp = glue->wrp;
898 struct musb *musb = platform_get_drvdata(glue->musb);
f042e9cb
SAS
899 void __iomem *mbase;
900
901 if (!musb)
902 return 0;
869c5978 903
f042e9cb 904 mbase = musb->ctrl_base;
869c5978
DM
905 dsps_writel(mbase, wrp->control, glue->context.control);
906 dsps_writel(mbase, wrp->epintr_set, glue->context.epintr);
907 dsps_writel(mbase, wrp->coreintr_set, glue->context.coreintr);
908 dsps_writel(mbase, wrp->phy_utmi, glue->context.phy_utmi);
909 dsps_writel(mbase, wrp->mode, glue->context.mode);
910 dsps_writel(mbase, wrp->tx_mode, glue->context.tx_mode);
911 dsps_writel(mbase, wrp->rx_mode, glue->context.rx_mode);
e47d9254 912 if (musb->xceiv->otg->state == OTG_STATE_B_IDLE &&
53185b3a 913 musb->port_mode == MUSB_PORT_MODE_DUAL_ROLE)
9e204d88
FB
914 mod_timer(&glue->timer, jiffies +
915 msecs_to_jiffies(wrp->poll_timeout));
869c5978
DM
916
917 return 0;
918}
919#endif
920
921static SIMPLE_DEV_PM_OPS(dsps_pm_ops, dsps_suspend, dsps_resume);
922
9ecb8875
AKG
923static struct platform_driver dsps_usbss_driver = {
924 .probe = dsps_probe,
7690417d 925 .remove = dsps_remove,
9ecb8875
AKG
926 .driver = {
927 .name = "musb-dsps",
869c5978 928 .pm = &dsps_pm_ops,
b432cb83 929 .of_match_table = musb_dsps_of_match,
9ecb8875 930 },
9ecb8875
AKG
931};
932
933MODULE_DESCRIPTION("TI DSPS MUSB Glue Layer");
934MODULE_AUTHOR("Ravi B <ravibabu@ti.com>");
935MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
936MODULE_LICENSE("GPL v2");
937
97238b35 938module_platform_driver(dsps_usbss_driver);
This page took 0.237285 seconds and 5 git commands to generate.