vt8623fb: Pass par->state.vgabase to vga_*() calls.
[deliverable/linux.git] / drivers / video / arkfb.c
CommitLineData
681e1473
OZ
1/*
2 * linux/drivers/video/arkfb.c -- Frame buffer device driver for ARK 2000PV
3 * with ICS 5342 dac (it is easy to add support for different dacs).
4 *
5 * Copyright (c) 2007 Ondrej Zajicek <santiago@crfreenet.org>
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
8 * License. See the file COPYING in the main directory of this archive for
9 * more details.
10 *
11 * Code is based on s3fb
12 */
13
681e1473
OZ
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/errno.h>
17#include <linux/string.h>
18#include <linux/mm.h>
19#include <linux/tty.h>
20#include <linux/slab.h>
21#include <linux/delay.h>
22#include <linux/fb.h>
23#include <linux/svga.h>
24#include <linux/init.h>
25#include <linux/pci.h>
ac751efa 26#include <linux/console.h> /* Why should fb driver call console functions? because console_lock() */
681e1473
OZ
27#include <video/vga.h>
28
29#ifdef CONFIG_MTRR
30#include <asm/mtrr.h>
31#endif
32
33struct arkfb_info {
34 int mclk_freq;
35 int mtrr_reg;
36
37 struct dac_info *dac;
38 struct vgastate state;
39 struct mutex open_lock;
40 unsigned int ref_count;
41 u32 pseudo_palette[16];
42};
43
44
45/* ------------------------------------------------------------------------- */
46
47
48static const struct svga_fb_format arkfb_formats[] = {
49 { 0, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
50 FB_TYPE_TEXT, FB_AUX_TEXT_SVGA_STEP4, FB_VISUAL_PSEUDOCOLOR, 8, 8},
51 { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
52 FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 16},
53 { 4, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 1,
54 FB_TYPE_INTERLEAVED_PLANES, 1, FB_VISUAL_PSEUDOCOLOR, 8, 16},
55 { 8, {0, 6, 0}, {0, 6, 0}, {0, 6, 0}, {0, 0, 0}, 0,
56 FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_PSEUDOCOLOR, 8, 8},
57 {16, {10, 5, 0}, {5, 5, 0}, {0, 5, 0}, {0, 0, 0}, 0,
58 FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
59 {16, {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0}, 0,
60 FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 4, 4},
61 {24, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
62 FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 8, 8},
63 {32, {16, 8, 0}, {8, 8, 0}, {0, 8, 0}, {0, 0, 0}, 0,
64 FB_TYPE_PACKED_PIXELS, 0, FB_VISUAL_TRUECOLOR, 2, 2},
65 SVGA_FORMAT_END
66};
67
68
69/* CRT timing register sets */
70
71static const struct vga_regset ark_h_total_regs[] = {{0x00, 0, 7}, {0x41, 7, 7}, VGA_REGSET_END};
72static const struct vga_regset ark_h_display_regs[] = {{0x01, 0, 7}, {0x41, 6, 6}, VGA_REGSET_END};
73static const struct vga_regset ark_h_blank_start_regs[] = {{0x02, 0, 7}, {0x41, 5, 5}, VGA_REGSET_END};
74static const struct vga_regset ark_h_blank_end_regs[] = {{0x03, 0, 4}, {0x05, 7, 7 }, VGA_REGSET_END};
75static const struct vga_regset ark_h_sync_start_regs[] = {{0x04, 0, 7}, {0x41, 4, 4}, VGA_REGSET_END};
76static const struct vga_regset ark_h_sync_end_regs[] = {{0x05, 0, 4}, VGA_REGSET_END};
77
78static const struct vga_regset ark_v_total_regs[] = {{0x06, 0, 7}, {0x07, 0, 0}, {0x07, 5, 5}, {0x40, 7, 7}, VGA_REGSET_END};
79static const struct vga_regset ark_v_display_regs[] = {{0x12, 0, 7}, {0x07, 1, 1}, {0x07, 6, 6}, {0x40, 6, 6}, VGA_REGSET_END};
80static const struct vga_regset ark_v_blank_start_regs[] = {{0x15, 0, 7}, {0x07, 3, 3}, {0x09, 5, 5}, {0x40, 5, 5}, VGA_REGSET_END};
81// const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 6}, VGA_REGSET_END};
82static const struct vga_regset ark_v_blank_end_regs[] = {{0x16, 0, 7}, VGA_REGSET_END};
83static const struct vga_regset ark_v_sync_start_regs[] = {{0x10, 0, 7}, {0x07, 2, 2}, {0x07, 7, 7}, {0x40, 4, 4}, VGA_REGSET_END};
84static const struct vga_regset ark_v_sync_end_regs[] = {{0x11, 0, 3}, VGA_REGSET_END};
85
86static const struct vga_regset ark_line_compare_regs[] = {{0x18, 0, 7}, {0x07, 4, 4}, {0x09, 6, 6}, VGA_REGSET_END};
87static const struct vga_regset ark_start_address_regs[] = {{0x0d, 0, 7}, {0x0c, 0, 7}, {0x40, 0, 2}, VGA_REGSET_END};
88static const struct vga_regset ark_offset_regs[] = {{0x13, 0, 7}, {0x41, 3, 3}, VGA_REGSET_END};
89
90static const struct svga_timing_regs ark_timing_regs = {
91 ark_h_total_regs, ark_h_display_regs, ark_h_blank_start_regs,
92 ark_h_blank_end_regs, ark_h_sync_start_regs, ark_h_sync_end_regs,
93 ark_v_total_regs, ark_v_display_regs, ark_v_blank_start_regs,
94 ark_v_blank_end_regs, ark_v_sync_start_regs, ark_v_sync_end_regs,
95};
96
97
98/* ------------------------------------------------------------------------- */
99
100
101/* Module parameters */
102
1abf9172 103static char *mode_option __devinitdata = "640x480-8@60";
681e1473
OZ
104
105#ifdef CONFIG_MTRR
106static int mtrr = 1;
107#endif
108
109MODULE_AUTHOR("(c) 2007 Ondrej Zajicek <santiago@crfreenet.org>");
110MODULE_LICENSE("GPL");
111MODULE_DESCRIPTION("fbdev driver for ARK 2000PV");
112
1abf9172
KH
113module_param(mode_option, charp, 0444);
114MODULE_PARM_DESC(mode_option, "Default video mode ('640x480-8@60', etc)");
115module_param_named(mode, mode_option, charp, 0444);
116MODULE_PARM_DESC(mode, "Default video mode ('640x480-8@60', etc) (deprecated)");
681e1473
OZ
117
118#ifdef CONFIG_MTRR
119module_param(mtrr, int, 0444);
120MODULE_PARM_DESC(mtrr, "Enable write-combining with MTRR (1=enable, 0=disable, default=1)");
121#endif
122
123static int threshold = 4;
124
125module_param(threshold, int, 0644);
126MODULE_PARM_DESC(threshold, "FIFO threshold");
127
128
129/* ------------------------------------------------------------------------- */
130
131
132static void arkfb_settile(struct fb_info *info, struct fb_tilemap *map)
133{
134 const u8 *font = map->data;
135 u8 __iomem *fb = (u8 __iomem *)info->screen_base;
136 int i, c;
137
138 if ((map->width != 8) || (map->height != 16) ||
139 (map->depth != 1) || (map->length != 256)) {
140 printk(KERN_ERR "fb%d: unsupported font parameters: width %d, "
141 "height %d, depth %d, length %d\n", info->node,
142 map->width, map->height, map->depth, map->length);
143 return;
144 }
145
146 fb += 2;
147 for (c = 0; c < map->length; c++) {
148 for (i = 0; i < map->height; i++) {
149 fb_writeb(font[i], &fb[i * 4]);
150 fb_writeb(font[i], &fb[i * 4 + (128 * 8)]);
151 }
152 fb += 128;
153
154 if ((c % 8) == 7)
155 fb += 128*8;
156
157 font += map->height;
158 }
159}
160
55db0923
DM
161static void arkfb_tilecursor(struct fb_info *info, struct fb_tilecursor *cursor)
162{
163 struct arkfb_info *par = info->par;
164
165 svga_tilecursor(par->state.vgabase, info, cursor);
166}
167
681e1473
OZ
168static struct fb_tile_ops arkfb_tile_ops = {
169 .fb_settile = arkfb_settile,
170 .fb_tilecopy = svga_tilecopy,
171 .fb_tilefill = svga_tilefill,
172 .fb_tileblit = svga_tileblit,
55db0923 173 .fb_tilecursor = arkfb_tilecursor,
681e1473
OZ
174 .fb_get_tilemax = svga_get_tilemax,
175};
176
177
178/* ------------------------------------------------------------------------- */
179
180
181/* image data is MSB-first, fb structure is MSB-first too */
182static inline u32 expand_color(u32 c)
183{
184 return ((c & 1) | ((c & 2) << 7) | ((c & 4) << 14) | ((c & 8) << 21)) * 0xFF;
185}
186
187/* arkfb_iplan_imageblit silently assumes that almost everything is 8-pixel aligned */
188static void arkfb_iplan_imageblit(struct fb_info *info, const struct fb_image *image)
189{
190 u32 fg = expand_color(image->fg_color);
191 u32 bg = expand_color(image->bg_color);
192 const u8 *src1, *src;
193 u8 __iomem *dst1;
194 u32 __iomem *dst;
195 u32 val;
196 int x, y;
197
198 src1 = image->data;
199 dst1 = info->screen_base + (image->dy * info->fix.line_length)
200 + ((image->dx / 8) * 4);
201
202 for (y = 0; y < image->height; y++) {
203 src = src1;
204 dst = (u32 __iomem *) dst1;
205 for (x = 0; x < image->width; x += 8) {
206 val = *(src++) * 0x01010101;
207 val = (val & fg) | (~val & bg);
208 fb_writel(val, dst++);
209 }
210 src1 += image->width / 8;
211 dst1 += info->fix.line_length;
212 }
213
214}
215
216/* arkfb_iplan_fillrect silently assumes that almost everything is 8-pixel aligned */
217static void arkfb_iplan_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
218{
219 u32 fg = expand_color(rect->color);
220 u8 __iomem *dst1;
221 u32 __iomem *dst;
222 int x, y;
223
224 dst1 = info->screen_base + (rect->dy * info->fix.line_length)
225 + ((rect->dx / 8) * 4);
226
227 for (y = 0; y < rect->height; y++) {
228 dst = (u32 __iomem *) dst1;
229 for (x = 0; x < rect->width; x += 8) {
230 fb_writel(fg, dst++);
231 }
232 dst1 += info->fix.line_length;
233 }
234
235}
236
237
238/* image data is MSB-first, fb structure is high-nibble-in-low-byte-first */
239static inline u32 expand_pixel(u32 c)
240{
241 return (((c & 1) << 24) | ((c & 2) << 27) | ((c & 4) << 14) | ((c & 8) << 17) |
242 ((c & 16) << 4) | ((c & 32) << 7) | ((c & 64) >> 6) | ((c & 128) >> 3)) * 0xF;
243}
244
245/* arkfb_cfb4_imageblit silently assumes that almost everything is 8-pixel aligned */
246static void arkfb_cfb4_imageblit(struct fb_info *info, const struct fb_image *image)
247{
248 u32 fg = image->fg_color * 0x11111111;
249 u32 bg = image->bg_color * 0x11111111;
250 const u8 *src1, *src;
251 u8 __iomem *dst1;
252 u32 __iomem *dst;
253 u32 val;
254 int x, y;
255
256 src1 = image->data;
257 dst1 = info->screen_base + (image->dy * info->fix.line_length)
258 + ((image->dx / 8) * 4);
259
260 for (y = 0; y < image->height; y++) {
261 src = src1;
262 dst = (u32 __iomem *) dst1;
263 for (x = 0; x < image->width; x += 8) {
264 val = expand_pixel(*(src++));
265 val = (val & fg) | (~val & bg);
266 fb_writel(val, dst++);
267 }
268 src1 += image->width / 8;
269 dst1 += info->fix.line_length;
270 }
271
272}
273
274static void arkfb_imageblit(struct fb_info *info, const struct fb_image *image)
275{
276 if ((info->var.bits_per_pixel == 4) && (image->depth == 1)
277 && ((image->width % 8) == 0) && ((image->dx % 8) == 0)) {
278 if (info->fix.type == FB_TYPE_INTERLEAVED_PLANES)
279 arkfb_iplan_imageblit(info, image);
280 else
281 arkfb_cfb4_imageblit(info, image);
282 } else
283 cfb_imageblit(info, image);
284}
285
286static void arkfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
287{
288 if ((info->var.bits_per_pixel == 4)
289 && ((rect->width % 8) == 0) && ((rect->dx % 8) == 0)
290 && (info->fix.type == FB_TYPE_INTERLEAVED_PLANES))
291 arkfb_iplan_fillrect(info, rect);
292 else
293 cfb_fillrect(info, rect);
294}
295
296
297/* ------------------------------------------------------------------------- */
298
299
300enum
301{
302 DAC_PSEUDO8_8,
303 DAC_RGB1555_8,
304 DAC_RGB0565_8,
305 DAC_RGB0888_8,
306 DAC_RGB8888_8,
307 DAC_PSEUDO8_16,
308 DAC_RGB1555_16,
309 DAC_RGB0565_16,
310 DAC_RGB0888_16,
311 DAC_RGB8888_16,
312 DAC_MAX
313};
314
315struct dac_ops {
316 int (*dac_get_mode)(struct dac_info *info);
317 int (*dac_set_mode)(struct dac_info *info, int mode);
318 int (*dac_get_freq)(struct dac_info *info, int channel);
319 int (*dac_set_freq)(struct dac_info *info, int channel, u32 freq);
320 void (*dac_release)(struct dac_info *info);
321};
322
323typedef void (*dac_read_regs_t)(void *data, u8 *code, int count);
324typedef void (*dac_write_regs_t)(void *data, u8 *code, int count);
325
326struct dac_info
327{
328 struct dac_ops *dacops;
329 dac_read_regs_t dac_read_regs;
330 dac_write_regs_t dac_write_regs;
331 void *data;
332};
333
334
335static inline u8 dac_read_reg(struct dac_info *info, u8 reg)
336{
337 u8 code[2] = {reg, 0};
338 info->dac_read_regs(info->data, code, 1);
339 return code[1];
340}
341
342static inline void dac_read_regs(struct dac_info *info, u8 *code, int count)
343{
344 info->dac_read_regs(info->data, code, count);
345}
346
347static inline void dac_write_reg(struct dac_info *info, u8 reg, u8 val)
348{
349 u8 code[2] = {reg, val};
350 info->dac_write_regs(info->data, code, 1);
351}
352
353static inline void dac_write_regs(struct dac_info *info, u8 *code, int count)
354{
355 info->dac_write_regs(info->data, code, count);
356}
357
358static inline int dac_set_mode(struct dac_info *info, int mode)
359{
360 return info->dacops->dac_set_mode(info, mode);
361}
362
363static inline int dac_set_freq(struct dac_info *info, int channel, u32 freq)
364{
365 return info->dacops->dac_set_freq(info, channel, freq);
366}
367
368static inline void dac_release(struct dac_info *info)
369{
370 info->dacops->dac_release(info);
371}
372
373
374/* ------------------------------------------------------------------------- */
375
376
377/* ICS5342 DAC */
378
379struct ics5342_info
380{
381 struct dac_info dac;
382 u8 mode;
383};
384
385#define DAC_PAR(info) ((struct ics5342_info *) info)
386
387/* LSB is set to distinguish unused slots */
388static const u8 ics5342_mode_table[DAC_MAX] = {
389 [DAC_PSEUDO8_8] = 0x01, [DAC_RGB1555_8] = 0x21, [DAC_RGB0565_8] = 0x61,
390 [DAC_RGB0888_8] = 0x41, [DAC_PSEUDO8_16] = 0x11, [DAC_RGB1555_16] = 0x31,
391 [DAC_RGB0565_16] = 0x51, [DAC_RGB0888_16] = 0x91, [DAC_RGB8888_16] = 0x71
392};
393
394static int ics5342_set_mode(struct dac_info *info, int mode)
395{
396 u8 code;
397
398 if (mode >= DAC_MAX)
399 return -EINVAL;
400
401 code = ics5342_mode_table[mode];
402
403 if (! code)
404 return -EINVAL;
405
406 dac_write_reg(info, 6, code & 0xF0);
407 DAC_PAR(info)->mode = mode;
408
409 return 0;
410}
411
412static const struct svga_pll ics5342_pll = {3, 129, 3, 33, 0, 3,
413 60000, 250000, 14318};
414
415/* pd4 - allow only posdivider 4 (r=2) */
416static const struct svga_pll ics5342_pll_pd4 = {3, 129, 3, 33, 2, 2,
417 60000, 335000, 14318};
418
419/* 270 MHz should be upper bound for VCO clock according to specs,
420 but that is too restrictive in pd4 case */
421
422static int ics5342_set_freq(struct dac_info *info, int channel, u32 freq)
423{
424 u16 m, n, r;
425
426 /* only postdivider 4 (r=2) is valid in mode DAC_PSEUDO8_16 */
427 int rv = svga_compute_pll((DAC_PAR(info)->mode == DAC_PSEUDO8_16)
428 ? &ics5342_pll_pd4 : &ics5342_pll,
429 freq, &m, &n, &r, 0);
430
431 if (rv < 0) {
432 return -EINVAL;
433 } else {
434 u8 code[6] = {4, 3, 5, m-2, 5, (n-2) | (r << 5)};
435 dac_write_regs(info, code, 3);
436 return 0;
437 }
438}
439
440static void ics5342_release(struct dac_info *info)
441{
442 ics5342_set_mode(info, DAC_PSEUDO8_8);
443 kfree(info);
444}
445
446static struct dac_ops ics5342_ops = {
447 .dac_set_mode = ics5342_set_mode,
448 .dac_set_freq = ics5342_set_freq,
449 .dac_release = ics5342_release
450};
451
452
453static struct dac_info * ics5342_init(dac_read_regs_t drr, dac_write_regs_t dwr, void *data)
454{
455 struct dac_info *info = kzalloc(sizeof(struct ics5342_info), GFP_KERNEL);
456
457 if (! info)
458 return NULL;
459
460 info->dacops = &ics5342_ops;
461 info->dac_read_regs = drr;
462 info->dac_write_regs = dwr;
463 info->data = data;
464 DAC_PAR(info)->mode = DAC_PSEUDO8_8; /* estimation */
465 return info;
466}
467
468
469/* ------------------------------------------------------------------------- */
470
471
472static unsigned short dac_regs[4] = {0x3c8, 0x3c9, 0x3c6, 0x3c7};
473
474static void ark_dac_read_regs(void *data, u8 *code, int count)
475{
c5e04633
DM
476 struct fb_info *info = data;
477 struct arkfb_info *par;
478 u8 regval;
681e1473 479
c5e04633
DM
480 par = info->par;
481 regval = vga_rseq(par->state.vgabase, 0x1C);
681e1473
OZ
482 while (count != 0)
483 {
c5e04633
DM
484 vga_wseq(par->state.vgabase, 0x1C, regval | (code[0] & 4 ? 0x80 : 0));
485 code[1] = vga_r(par->state.vgabase, dac_regs[code[0] & 3]);
681e1473
OZ
486 count--;
487 code += 2;
488 }
489
c5e04633 490 vga_wseq(par->state.vgabase, 0x1C, regval);
681e1473
OZ
491}
492
493static void ark_dac_write_regs(void *data, u8 *code, int count)
494{
c5e04633
DM
495 struct fb_info *info = data;
496 struct arkfb_info *par;
497 u8 regval;
681e1473 498
c5e04633
DM
499 par = info->par;
500 regval = vga_rseq(par->state.vgabase, 0x1C);
681e1473
OZ
501 while (count != 0)
502 {
c5e04633
DM
503 vga_wseq(par->state.vgabase, 0x1C, regval | (code[0] & 4 ? 0x80 : 0));
504 vga_w(par->state.vgabase, dac_regs[code[0] & 3], code[1]);
681e1473
OZ
505 count--;
506 code += 2;
507 }
508
c5e04633 509 vga_wseq(par->state.vgabase, 0x1C, regval);
681e1473
OZ
510}
511
512
513static void ark_set_pixclock(struct fb_info *info, u32 pixclock)
514{
515 struct arkfb_info *par = info->par;
516 u8 regval;
517
518 int rv = dac_set_freq(par->dac, 0, 1000000000 / pixclock);
519 if (rv < 0) {
520 printk(KERN_ERR "fb%d: cannot set requested pixclock, keeping old value\n", info->node);
521 return;
522 }
523
524 /* Set VGA misc register */
c5e04633
DM
525 regval = vga_r(par->state.vgabase, VGA_MIS_R);
526 vga_w(par->state.vgabase, VGA_MIS_W, regval | VGA_MIS_ENB_PLL_LOAD);
681e1473
OZ
527}
528
529
530/* Open framebuffer */
531
532static int arkfb_open(struct fb_info *info, int user)
533{
534 struct arkfb_info *par = info->par;
535
536 mutex_lock(&(par->open_lock));
537 if (par->ref_count == 0) {
538 memset(&(par->state), 0, sizeof(struct vgastate));
539 par->state.flags = VGA_SAVE_MODE | VGA_SAVE_FONTS | VGA_SAVE_CMAP;
540 par->state.num_crtc = 0x60;
541 par->state.num_seq = 0x30;
542 save_vga(&(par->state));
543 }
544
545 par->ref_count++;
546 mutex_unlock(&(par->open_lock));
547
548 return 0;
549}
550
551/* Close framebuffer */
552
553static int arkfb_release(struct fb_info *info, int user)
554{
555 struct arkfb_info *par = info->par;
556
557 mutex_lock(&(par->open_lock));
558 if (par->ref_count == 0) {
559 mutex_unlock(&(par->open_lock));
560 return -EINVAL;
561 }
562
563 if (par->ref_count == 1) {
564 restore_vga(&(par->state));
565 dac_set_mode(par->dac, DAC_PSEUDO8_8);
566 }
567
568 par->ref_count--;
569 mutex_unlock(&(par->open_lock));
570
571 return 0;
572}
573
574/* Validate passed in var */
575
576static int arkfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
577{
578 int rv, mem, step;
579
580 /* Find appropriate format */
581 rv = svga_match_format (arkfb_formats, var, NULL);
582 if (rv < 0)
583 {
584 printk(KERN_ERR "fb%d: unsupported mode requested\n", info->node);
585 return rv;
586 }
587
588 /* Do not allow to have real resoulution larger than virtual */
589 if (var->xres > var->xres_virtual)
590 var->xres_virtual = var->xres;
591
592 if (var->yres > var->yres_virtual)
593 var->yres_virtual = var->yres;
594
595 /* Round up xres_virtual to have proper alignment of lines */
596 step = arkfb_formats[rv].xresstep - 1;
597 var->xres_virtual = (var->xres_virtual+step) & ~step;
598
599
600 /* Check whether have enough memory */
601 mem = ((var->bits_per_pixel * var->xres_virtual) >> 3) * var->yres_virtual;
602 if (mem > info->screen_size)
603 {
604 printk(KERN_ERR "fb%d: not enough framebuffer memory (%d kB requested , %d kB available)\n", info->node, mem >> 10, (unsigned int) (info->screen_size >> 10));
605 return -EINVAL;
606 }
607
608 rv = svga_check_timings (&ark_timing_regs, var, info->node);
609 if (rv < 0)
610 {
611 printk(KERN_ERR "fb%d: invalid timings requested\n", info->node);
612 return rv;
613 }
614
615 /* Interlaced mode is broken */
616 if (var->vmode & FB_VMODE_INTERLACED)
617 return -EINVAL;
618
619 return 0;
620}
621
622/* Set video mode from par */
623
624static int arkfb_set_par(struct fb_info *info)
625{
626 struct arkfb_info *par = info->par;
627 u32 value, mode, hmul, hdiv, offset_value, screen_size;
628 u32 bpp = info->var.bits_per_pixel;
629 u8 regval;
630
631 if (bpp != 0) {
632 info->fix.ypanstep = 1;
633 info->fix.line_length = (info->var.xres_virtual * bpp) / 8;
634
635 info->flags &= ~FBINFO_MISC_TILEBLITTING;
636 info->tileops = NULL;
637
638 /* in 4bpp supports 8p wide tiles only, any tiles otherwise */
639 info->pixmap.blit_x = (bpp == 4) ? (1 << (8 - 1)) : (~(u32)0);
640 info->pixmap.blit_y = ~(u32)0;
641
642 offset_value = (info->var.xres_virtual * bpp) / 64;
643 screen_size = info->var.yres_virtual * info->fix.line_length;
644 } else {
645 info->fix.ypanstep = 16;
646 info->fix.line_length = 0;
647
648 info->flags |= FBINFO_MISC_TILEBLITTING;
649 info->tileops = &arkfb_tile_ops;
650
651 /* supports 8x16 tiles only */
652 info->pixmap.blit_x = 1 << (8 - 1);
653 info->pixmap.blit_y = 1 << (16 - 1);
654
655 offset_value = info->var.xres_virtual / 16;
656 screen_size = (info->var.xres_virtual * info->var.yres_virtual) / 64;
657 }
658
659 info->var.xoffset = 0;
660 info->var.yoffset = 0;
661 info->var.activate = FB_ACTIVATE_NOW;
662
663 /* Unlock registers */
ea770789 664 svga_wcrt_mask(par->state.vgabase, 0x11, 0x00, 0x80);
681e1473
OZ
665
666 /* Blank screen and turn off sync */
d907ec04 667 svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
ea770789 668 svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
681e1473
OZ
669
670 /* Set default values */
e2fade2c 671 svga_set_default_gfx_regs(par->state.vgabase);
f51a14dd 672 svga_set_default_atc_regs(par->state.vgabase);
a4ade839 673 svga_set_default_seq_regs(par->state.vgabase);
1d28fcad 674 svga_set_default_crt_regs(par->state.vgabase);
21da386d
DM
675 svga_wcrt_multi(par->state.vgabase, ark_line_compare_regs, 0xFFFFFFFF);
676 svga_wcrt_multi(par->state.vgabase, ark_start_address_regs, 0);
681e1473
OZ
677
678 /* ARK specific initialization */
d907ec04
DM
679 svga_wseq_mask(par->state.vgabase, 0x10, 0x1F, 0x1F); /* enable linear framebuffer and full memory access */
680 svga_wseq_mask(par->state.vgabase, 0x12, 0x03, 0x03); /* 4 MB linear framebuffer size */
681e1473 681
c5e04633
DM
682 vga_wseq(par->state.vgabase, 0x13, info->fix.smem_start >> 16);
683 vga_wseq(par->state.vgabase, 0x14, info->fix.smem_start >> 24);
684 vga_wseq(par->state.vgabase, 0x15, 0);
685 vga_wseq(par->state.vgabase, 0x16, 0);
681e1473
OZ
686
687 /* Set the FIFO threshold register */
688 /* It is fascinating way to store 5-bit value in 8-bit register */
689 regval = 0x10 | ((threshold & 0x0E) >> 1) | (threshold & 0x01) << 7 | (threshold & 0x10) << 1;
c5e04633 690 vga_wseq(par->state.vgabase, 0x18, regval);
681e1473
OZ
691
692 /* Set the offset register */
693 pr_debug("fb%d: offset register : %d\n", info->node, offset_value);
21da386d 694 svga_wcrt_multi(par->state.vgabase, ark_offset_regs, offset_value);
681e1473
OZ
695
696 /* fix for hi-res textmode */
ea770789 697 svga_wcrt_mask(par->state.vgabase, 0x40, 0x08, 0x08);
681e1473
OZ
698
699 if (info->var.vmode & FB_VMODE_DOUBLE)
ea770789 700 svga_wcrt_mask(par->state.vgabase, 0x09, 0x80, 0x80);
681e1473 701 else
ea770789 702 svga_wcrt_mask(par->state.vgabase, 0x09, 0x00, 0x80);
681e1473
OZ
703
704 if (info->var.vmode & FB_VMODE_INTERLACED)
ea770789 705 svga_wcrt_mask(par->state.vgabase, 0x44, 0x04, 0x04);
681e1473 706 else
ea770789 707 svga_wcrt_mask(par->state.vgabase, 0x44, 0x00, 0x04);
681e1473
OZ
708
709 hmul = 1;
710 hdiv = 1;
711 mode = svga_match_format(arkfb_formats, &(info->var), &(info->fix));
712
713 /* Set mode-specific register values */
714 switch (mode) {
715 case 0:
716 pr_debug("fb%d: text mode\n", info->node);
9c96394b 717 svga_set_textmode_vga_regs(par->state.vgabase);
681e1473 718
c5e04633 719 vga_wseq(par->state.vgabase, 0x11, 0x10); /* basic VGA mode */
ea770789 720 svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
681e1473
OZ
721 dac_set_mode(par->dac, DAC_PSEUDO8_8);
722
723 break;
724 case 1:
725 pr_debug("fb%d: 4 bit pseudocolor\n", info->node);
c5e04633 726 vga_wgfx(par->state.vgabase, VGA_GFX_MODE, 0x40);
681e1473 727
c5e04633 728 vga_wseq(par->state.vgabase, 0x11, 0x10); /* basic VGA mode */
ea770789 729 svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
681e1473
OZ
730 dac_set_mode(par->dac, DAC_PSEUDO8_8);
731 break;
732 case 2:
733 pr_debug("fb%d: 4 bit pseudocolor, planar\n", info->node);
734
c5e04633 735 vga_wseq(par->state.vgabase, 0x11, 0x10); /* basic VGA mode */
ea770789 736 svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
681e1473
OZ
737 dac_set_mode(par->dac, DAC_PSEUDO8_8);
738 break;
739 case 3:
740 pr_debug("fb%d: 8 bit pseudocolor\n", info->node);
741
c5e04633 742 vga_wseq(par->state.vgabase, 0x11, 0x16); /* 8bpp accel mode */
681e1473
OZ
743
744 if (info->var.pixclock > 20000) {
745 pr_debug("fb%d: not using multiplex\n", info->node);
ea770789 746 svga_wcrt_mask(par->state.vgabase, 0x46, 0x00, 0x04); /* 8bit pixel path */
681e1473
OZ
747 dac_set_mode(par->dac, DAC_PSEUDO8_8);
748 } else {
749 pr_debug("fb%d: using multiplex\n", info->node);
ea770789 750 svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
681e1473
OZ
751 dac_set_mode(par->dac, DAC_PSEUDO8_16);
752 hdiv = 2;
753 }
754 break;
755 case 4:
756 pr_debug("fb%d: 5/5/5 truecolor\n", info->node);
757
c5e04633 758 vga_wseq(par->state.vgabase, 0x11, 0x1A); /* 16bpp accel mode */
ea770789 759 svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
681e1473
OZ
760 dac_set_mode(par->dac, DAC_RGB1555_16);
761 break;
762 case 5:
763 pr_debug("fb%d: 5/6/5 truecolor\n", info->node);
764
c5e04633 765 vga_wseq(par->state.vgabase, 0x11, 0x1A); /* 16bpp accel mode */
ea770789 766 svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
681e1473
OZ
767 dac_set_mode(par->dac, DAC_RGB0565_16);
768 break;
769 case 6:
770 pr_debug("fb%d: 8/8/8 truecolor\n", info->node);
771
c5e04633 772 vga_wseq(par->state.vgabase, 0x11, 0x16); /* 8bpp accel mode ??? */
ea770789 773 svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
681e1473
OZ
774 dac_set_mode(par->dac, DAC_RGB0888_16);
775 hmul = 3;
776 hdiv = 2;
777 break;
778 case 7:
779 pr_debug("fb%d: 8/8/8/8 truecolor\n", info->node);
780
c5e04633 781 vga_wseq(par->state.vgabase, 0x11, 0x1E); /* 32bpp accel mode */
ea770789 782 svga_wcrt_mask(par->state.vgabase, 0x46, 0x04, 0x04); /* 16bit pixel path */
681e1473
OZ
783 dac_set_mode(par->dac, DAC_RGB8888_16);
784 hmul = 2;
785 break;
786 default:
787 printk(KERN_ERR "fb%d: unsupported mode - bug\n", info->node);
788 return -EINVAL;
789 }
790
791 ark_set_pixclock(info, (hdiv * info->var.pixclock) / hmul);
38d2620e 792 svga_set_timings(par->state.vgabase, &ark_timing_regs, &(info->var), hmul, hdiv,
681e1473
OZ
793 (info->var.vmode & FB_VMODE_DOUBLE) ? 2 : 1,
794 (info->var.vmode & FB_VMODE_INTERLACED) ? 2 : 1,
795 hmul, info->node);
796
797 /* Set interlaced mode start/end register */
798 value = info->var.xres + info->var.left_margin + info->var.right_margin + info->var.hsync_len;
799 value = ((value * hmul / hdiv) / 8) - 5;
c5e04633 800 vga_wcrt(par->state.vgabase, 0x42, (value + 1) / 2);
681e1473
OZ
801
802 memset_io(info->screen_base, 0x00, screen_size);
803 /* Device and screen back on */
ea770789 804 svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
d907ec04 805 svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
681e1473
OZ
806
807 return 0;
808}
809
810/* Set a colour register */
811
812static int arkfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
813 u_int transp, struct fb_info *fb)
814{
815 switch (fb->var.bits_per_pixel) {
816 case 0:
817 case 4:
818 if (regno >= 16)
819 return -EINVAL;
820
821 if ((fb->var.bits_per_pixel == 4) &&
822 (fb->var.nonstd == 0)) {
823 outb(0xF0, VGA_PEL_MSK);
824 outb(regno*16, VGA_PEL_IW);
825 } else {
826 outb(0x0F, VGA_PEL_MSK);
827 outb(regno, VGA_PEL_IW);
828 }
829 outb(red >> 10, VGA_PEL_D);
830 outb(green >> 10, VGA_PEL_D);
831 outb(blue >> 10, VGA_PEL_D);
832 break;
833 case 8:
834 if (regno >= 256)
835 return -EINVAL;
836
837 outb(0xFF, VGA_PEL_MSK);
838 outb(regno, VGA_PEL_IW);
839 outb(red >> 10, VGA_PEL_D);
840 outb(green >> 10, VGA_PEL_D);
841 outb(blue >> 10, VGA_PEL_D);
842 break;
843 case 16:
844 if (regno >= 16)
845 return 0;
846
847 if (fb->var.green.length == 5)
848 ((u32*)fb->pseudo_palette)[regno] = ((red & 0xF800) >> 1) |
849 ((green & 0xF800) >> 6) | ((blue & 0xF800) >> 11);
850 else if (fb->var.green.length == 6)
851 ((u32*)fb->pseudo_palette)[regno] = (red & 0xF800) |
852 ((green & 0xFC00) >> 5) | ((blue & 0xF800) >> 11);
853 else
854 return -EINVAL;
855 break;
856 case 24:
857 case 32:
858 if (regno >= 16)
859 return 0;
860
861 ((u32*)fb->pseudo_palette)[regno] = ((red & 0xFF00) << 8) |
862 (green & 0xFF00) | ((blue & 0xFF00) >> 8);
863 break;
864 default:
865 return -EINVAL;
866 }
867
868 return 0;
869}
870
871/* Set the display blanking state */
872
873static int arkfb_blank(int blank_mode, struct fb_info *info)
874{
d907ec04
DM
875 struct arkfb_info *par = info->par;
876
681e1473
OZ
877 switch (blank_mode) {
878 case FB_BLANK_UNBLANK:
879 pr_debug("fb%d: unblank\n", info->node);
d907ec04 880 svga_wseq_mask(par->state.vgabase, 0x01, 0x00, 0x20);
ea770789 881 svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
681e1473
OZ
882 break;
883 case FB_BLANK_NORMAL:
884 pr_debug("fb%d: blank\n", info->node);
d907ec04 885 svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
ea770789 886 svga_wcrt_mask(par->state.vgabase, 0x17, 0x80, 0x80);
681e1473
OZ
887 break;
888 case FB_BLANK_POWERDOWN:
889 case FB_BLANK_HSYNC_SUSPEND:
890 case FB_BLANK_VSYNC_SUSPEND:
891 pr_debug("fb%d: sync down\n", info->node);
d907ec04 892 svga_wseq_mask(par->state.vgabase, 0x01, 0x20, 0x20);
ea770789 893 svga_wcrt_mask(par->state.vgabase, 0x17, 0x00, 0x80);
681e1473
OZ
894 break;
895 }
896 return 0;
897}
898
899
900/* Pan the display */
901
902static int arkfb_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
903{
21da386d 904 struct arkfb_info *par = info->par;
681e1473
OZ
905 unsigned int offset;
906
907 /* Calculate the offset */
908 if (var->bits_per_pixel == 0) {
909 offset = (var->yoffset / 16) * (var->xres_virtual / 2) + (var->xoffset / 2);
910 offset = offset >> 2;
911 } else {
912 offset = (var->yoffset * info->fix.line_length) +
913 (var->xoffset * var->bits_per_pixel / 8);
914 offset = offset >> ((var->bits_per_pixel == 4) ? 2 : 3);
915 }
916
917 /* Set the offset */
21da386d 918 svga_wcrt_multi(par->state.vgabase, ark_start_address_regs, offset);
681e1473
OZ
919
920 return 0;
921}
922
923
924/* ------------------------------------------------------------------------- */
925
926
927/* Frame buffer operations */
928
929static struct fb_ops arkfb_ops = {
930 .owner = THIS_MODULE,
931 .fb_open = arkfb_open,
932 .fb_release = arkfb_release,
933 .fb_check_var = arkfb_check_var,
934 .fb_set_par = arkfb_set_par,
935 .fb_setcolreg = arkfb_setcolreg,
936 .fb_blank = arkfb_blank,
937 .fb_pan_display = arkfb_pan_display,
938 .fb_fillrect = arkfb_fillrect,
939 .fb_copyarea = cfb_copyarea,
940 .fb_imageblit = arkfb_imageblit,
5a87ede9 941 .fb_get_caps = svga_get_caps,
681e1473
OZ
942};
943
944
945/* ------------------------------------------------------------------------- */
946
947
948/* PCI probe */
949static int __devinit ark_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
950{
951 struct fb_info *info;
952 struct arkfb_info *par;
953 int rc;
954 u8 regval;
955
956 /* Ignore secondary VGA device because there is no VGA arbitration */
957 if (! svga_primary_device(dev)) {
958 dev_info(&(dev->dev), "ignoring secondary device\n");
959 return -ENODEV;
960 }
961
962 /* Allocate and fill driver data structure */
20e061fb 963 info = framebuffer_alloc(sizeof(struct arkfb_info), &(dev->dev));
681e1473
OZ
964 if (! info) {
965 dev_err(&(dev->dev), "cannot allocate memory\n");
966 return -ENOMEM;
967 }
968
969 par = info->par;
970 mutex_init(&par->open_lock);
971
972 info->flags = FBINFO_PARTIAL_PAN_OK | FBINFO_HWACCEL_YPAN;
973 info->fbops = &arkfb_ops;
974
975 /* Prepare PCI device */
976 rc = pci_enable_device(dev);
977 if (rc < 0) {
594a8819 978 dev_err(info->device, "cannot enable PCI device\n");
681e1473
OZ
979 goto err_enable_device;
980 }
981
982 rc = pci_request_regions(dev, "arkfb");
983 if (rc < 0) {
594a8819 984 dev_err(info->device, "cannot reserve framebuffer region\n");
681e1473
OZ
985 goto err_request_regions;
986 }
987
988 par->dac = ics5342_init(ark_dac_read_regs, ark_dac_write_regs, info);
989 if (! par->dac) {
990 rc = -ENOMEM;
594a8819 991 dev_err(info->device, "RAMDAC initialization failed\n");
681e1473
OZ
992 goto err_dac;
993 }
994
995 info->fix.smem_start = pci_resource_start(dev, 0);
996 info->fix.smem_len = pci_resource_len(dev, 0);
997
998 /* Map physical IO memory address into kernel space */
999 info->screen_base = pci_iomap(dev, 0, 0);
1000 if (! info->screen_base) {
1001 rc = -ENOMEM;
594a8819 1002 dev_err(info->device, "iomap for framebuffer failed\n");
681e1473
OZ
1003 goto err_iomap;
1004 }
1005
1006 /* FIXME get memsize */
c5e04633 1007 regval = vga_rseq(par->state.vgabase, 0x10);
681e1473
OZ
1008 info->screen_size = (1 << (regval >> 6)) << 20;
1009 info->fix.smem_len = info->screen_size;
1010
1011 strcpy(info->fix.id, "ARK 2000PV");
1012 info->fix.mmio_start = 0;
1013 info->fix.mmio_len = 0;
1014 info->fix.type = FB_TYPE_PACKED_PIXELS;
1015 info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
1016 info->fix.ypanstep = 0;
1017 info->fix.accel = FB_ACCEL_NONE;
1018 info->pseudo_palette = (void*) (par->pseudo_palette);
1019
1020 /* Prepare startup mode */
1abf9172 1021 rc = fb_find_mode(&(info->var), info, mode_option, NULL, 0, NULL, 8);
681e1473
OZ
1022 if (! ((rc == 1) || (rc == 2))) {
1023 rc = -EINVAL;
594a8819 1024 dev_err(info->device, "mode %s not found\n", mode_option);
681e1473
OZ
1025 goto err_find_mode;
1026 }
1027
1028 rc = fb_alloc_cmap(&info->cmap, 256, 0);
1029 if (rc < 0) {
594a8819 1030 dev_err(info->device, "cannot allocate colormap\n");
681e1473
OZ
1031 goto err_alloc_cmap;
1032 }
1033
1034 rc = register_framebuffer(info);
1035 if (rc < 0) {
594a8819 1036 dev_err(info->device, "cannot register framebugger\n");
681e1473
OZ
1037 goto err_reg_fb;
1038 }
1039
1040 printk(KERN_INFO "fb%d: %s on %s, %d MB RAM\n", info->node, info->fix.id,
1041 pci_name(dev), info->fix.smem_len >> 20);
1042
1043 /* Record a reference to the driver data */
1044 pci_set_drvdata(dev, info);
1045
1046#ifdef CONFIG_MTRR
1047 if (mtrr) {
1048 par->mtrr_reg = -1;
1049 par->mtrr_reg = mtrr_add(info->fix.smem_start, info->fix.smem_len, MTRR_TYPE_WRCOMB, 1);
1050 }
1051#endif
1052
1053 return 0;
1054
1055 /* Error handling */
1056err_reg_fb:
1057 fb_dealloc_cmap(&info->cmap);
1058err_alloc_cmap:
1059err_find_mode:
1060 pci_iounmap(dev, info->screen_base);
1061err_iomap:
1062 dac_release(par->dac);
1063err_dac:
1064 pci_release_regions(dev);
1065err_request_regions:
1066/* pci_disable_device(dev); */
1067err_enable_device:
1068 framebuffer_release(info);
1069 return rc;
1070}
1071
1072/* PCI remove */
1073
1074static void __devexit ark_pci_remove(struct pci_dev *dev)
1075{
1076 struct fb_info *info = pci_get_drvdata(dev);
681e1473
OZ
1077
1078 if (info) {
38d473f9
OZ
1079 struct arkfb_info *par = info->par;
1080
681e1473
OZ
1081#ifdef CONFIG_MTRR
1082 if (par->mtrr_reg >= 0) {
1083 mtrr_del(par->mtrr_reg, 0, 0);
1084 par->mtrr_reg = -1;
1085 }
1086#endif
1087
1088 dac_release(par->dac);
1089 unregister_framebuffer(info);
1090 fb_dealloc_cmap(&info->cmap);
1091
1092 pci_iounmap(dev, info->screen_base);
1093 pci_release_regions(dev);
1094/* pci_disable_device(dev); */
1095
1096 pci_set_drvdata(dev, NULL);
1097 framebuffer_release(info);
1098 }
1099}
1100
1101
1102#ifdef CONFIG_PM
1103/* PCI suspend */
1104
1105static int ark_pci_suspend (struct pci_dev* dev, pm_message_t state)
1106{
1107 struct fb_info *info = pci_get_drvdata(dev);
1108 struct arkfb_info *par = info->par;
1109
594a8819 1110 dev_info(info->device, "suspend\n");
681e1473 1111
ac751efa 1112 console_lock();
681e1473
OZ
1113 mutex_lock(&(par->open_lock));
1114
1115 if ((state.event == PM_EVENT_FREEZE) || (par->ref_count == 0)) {
1116 mutex_unlock(&(par->open_lock));
ac751efa 1117 console_unlock();
681e1473
OZ
1118 return 0;
1119 }
1120
1121 fb_set_suspend(info, 1);
1122
1123 pci_save_state(dev);
1124 pci_disable_device(dev);
1125 pci_set_power_state(dev, pci_choose_state(dev, state));
1126
1127 mutex_unlock(&(par->open_lock));
ac751efa 1128 console_unlock();
681e1473
OZ
1129
1130 return 0;
1131}
1132
1133
1134/* PCI resume */
1135
1136static int ark_pci_resume (struct pci_dev* dev)
1137{
1138 struct fb_info *info = pci_get_drvdata(dev);
1139 struct arkfb_info *par = info->par;
1140
594a8819 1141 dev_info(info->device, "resume\n");
681e1473 1142
ac751efa 1143 console_lock();
681e1473
OZ
1144 mutex_lock(&(par->open_lock));
1145
950d442a
JL
1146 if (par->ref_count == 0)
1147 goto fail;
681e1473
OZ
1148
1149 pci_set_power_state(dev, PCI_D0);
1150 pci_restore_state(dev);
1151
1152 if (pci_enable_device(dev))
1153 goto fail;
1154
1155 pci_set_master(dev);
1156
1157 arkfb_set_par(info);
1158 fb_set_suspend(info, 0);
1159
681e1473 1160fail:
950d442a 1161 mutex_unlock(&(par->open_lock));
ac751efa 1162 console_unlock();
681e1473
OZ
1163 return 0;
1164}
1165#else
1166#define ark_pci_suspend NULL
1167#define ark_pci_resume NULL
1168#endif /* CONFIG_PM */
1169
1170/* List of boards that we are trying to support */
1171
1172static struct pci_device_id ark_devices[] __devinitdata = {
1173 {PCI_DEVICE(0xEDD8, 0xA099)},
1174 {0, 0, 0, 0, 0, 0, 0}
1175};
1176
1177
1178MODULE_DEVICE_TABLE(pci, ark_devices);
1179
1180static struct pci_driver arkfb_pci_driver = {
1181 .name = "arkfb",
1182 .id_table = ark_devices,
1183 .probe = ark_pci_probe,
1184 .remove = __devexit_p(ark_pci_remove),
1185 .suspend = ark_pci_suspend,
1186 .resume = ark_pci_resume,
1187};
1188
1189/* Cleanup */
1190
1191static void __exit arkfb_cleanup(void)
1192{
1193 pr_debug("arkfb: cleaning up\n");
1194 pci_unregister_driver(&arkfb_pci_driver);
1195}
1196
1197/* Driver Initialisation */
1198
1199static int __init arkfb_init(void)
1200{
1201
1202#ifndef MODULE
1203 char *option = NULL;
1204
1205 if (fb_get_options("arkfb", &option))
1206 return -ENODEV;
1207
1208 if (option && *option)
1abf9172 1209 mode_option = option;
681e1473
OZ
1210#endif
1211
1212 pr_debug("arkfb: initializing\n");
1213 return pci_register_driver(&arkfb_pci_driver);
1214}
1215
1216module_init(arkfb_init);
1217module_exit(arkfb_cleanup);
This page took 0.433145 seconds and 5 git commands to generate.