OMAP: DSS2: use __exit for selected panel drivers
[deliverable/linux.git] / drivers / video / omap2 / dss / dss.c
CommitLineData
559d6701
TV
1/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
27#include <linux/err.h>
28#include <linux/delay.h>
559d6701
TV
29#include <linux/seq_file.h>
30#include <linux/clk.h>
31
a0b38cc4 32#include <video/omapdss.h>
8b9cb3a8 33#include <plat/clock.h>
559d6701 34#include "dss.h"
6ec549e5 35#include "dss_features.h"
559d6701 36
559d6701
TV
37#define DSS_SZ_REGS SZ_512
38
39struct dss_reg {
40 u16 idx;
41};
42
43#define DSS_REG(idx) ((const struct dss_reg) { idx })
44
45#define DSS_REVISION DSS_REG(0x0000)
46#define DSS_SYSCONFIG DSS_REG(0x0010)
47#define DSS_SYSSTATUS DSS_REG(0x0014)
48#define DSS_IRQSTATUS DSS_REG(0x0018)
49#define DSS_CONTROL DSS_REG(0x0040)
50#define DSS_SDI_CONTROL DSS_REG(0x0044)
51#define DSS_PLL_CONTROL DSS_REG(0x0048)
52#define DSS_SDI_STATUS DSS_REG(0x005C)
53
54#define REG_GET(idx, start, end) \
55 FLD_GET(dss_read_reg(idx), start, end)
56
57#define REG_FLD_MOD(idx, val, start, end) \
58 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
59
60static struct {
96c401bc 61 struct platform_device *pdev;
559d6701 62 void __iomem *base;
8b9cb3a8 63 int ctx_id;
559d6701
TV
64
65 struct clk *dpll4_m4_ck;
8b9cb3a8 66 struct clk *dss_ick;
c7642f67
AT
67 struct clk *dss_fck;
68 struct clk *dss_sys_clk;
69 struct clk *dss_tv_fck;
70 struct clk *dss_video_fck;
8b9cb3a8 71 unsigned num_clks_enabled;
559d6701
TV
72
73 unsigned long cache_req_pck;
74 unsigned long cache_prate;
75 struct dss_clock_info cache_dss_cinfo;
76 struct dispc_clock_info cache_dispc_cinfo;
77
2f18c4d8
TV
78 enum dss_clk_source dsi_clk_source;
79 enum dss_clk_source dispc_clk_source;
ea75159e 80 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
2f18c4d8 81
559d6701
TV
82 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
83} dss;
84
235e7dba
TA
85static const char * const dss_generic_clk_source_names[] = {
86 [DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
87 [DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
88 [DSS_CLK_SRC_FCK] = "DSS_FCK",
067a57e4
AT
89};
90
8b9cb3a8
SG
91static void dss_clk_enable_all_no_ctx(void);
92static void dss_clk_disable_all_no_ctx(void);
93static void dss_clk_enable_no_ctx(enum dss_clock clks);
94static void dss_clk_disable_no_ctx(enum dss_clock clks);
95
559d6701
TV
96static int _omap_dss_wait_reset(void);
97
98static inline void dss_write_reg(const struct dss_reg idx, u32 val)
99{
100 __raw_writel(val, dss.base + idx.idx);
101}
102
103static inline u32 dss_read_reg(const struct dss_reg idx)
104{
105 return __raw_readl(dss.base + idx.idx);
106}
107
108#define SR(reg) \
109 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
110#define RR(reg) \
111 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
112
113void dss_save_context(void)
114{
115 if (cpu_is_omap24xx())
116 return;
117
118 SR(SYSCONFIG);
119 SR(CONTROL);
120
6ec549e5
TV
121 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
122 OMAP_DISPLAY_TYPE_SDI) {
123 SR(SDI_CONTROL);
124 SR(PLL_CONTROL);
125 }
559d6701
TV
126}
127
128void dss_restore_context(void)
129{
130 if (_omap_dss_wait_reset())
131 DSSERR("DSS not coming out of reset after sleep\n");
132
133 RR(SYSCONFIG);
134 RR(CONTROL);
135
6ec549e5
TV
136 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
137 OMAP_DISPLAY_TYPE_SDI) {
138 RR(SDI_CONTROL);
139 RR(PLL_CONTROL);
140 }
559d6701
TV
141}
142
143#undef SR
144#undef RR
145
146void dss_sdi_init(u8 datapairs)
147{
148 u32 l;
149
150 BUG_ON(datapairs > 3 || datapairs < 1);
151
152 l = dss_read_reg(DSS_SDI_CONTROL);
153 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
154 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
155 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
156 dss_write_reg(DSS_SDI_CONTROL, l);
157
158 l = dss_read_reg(DSS_PLL_CONTROL);
159 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
160 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
161 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
162 dss_write_reg(DSS_PLL_CONTROL, l);
163}
164
165int dss_sdi_enable(void)
166{
167 unsigned long timeout;
168
169 dispc_pck_free_enable(1);
170
171 /* Reset SDI PLL */
172 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
173 udelay(1); /* wait 2x PCLK */
174
175 /* Lock SDI PLL */
176 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
177
178 /* Waiting for PLL lock request to complete */
179 timeout = jiffies + msecs_to_jiffies(500);
180 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
181 if (time_after_eq(jiffies, timeout)) {
182 DSSERR("PLL lock request timed out\n");
183 goto err1;
184 }
185 }
186
187 /* Clearing PLL_GO bit */
188 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
189
190 /* Waiting for PLL to lock */
191 timeout = jiffies + msecs_to_jiffies(500);
192 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
193 if (time_after_eq(jiffies, timeout)) {
194 DSSERR("PLL lock timed out\n");
195 goto err1;
196 }
197 }
198
199 dispc_lcd_enable_signal(1);
200
201 /* Waiting for SDI reset to complete */
202 timeout = jiffies + msecs_to_jiffies(500);
203 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
204 if (time_after_eq(jiffies, timeout)) {
205 DSSERR("SDI reset timed out\n");
206 goto err2;
207 }
208 }
209
210 return 0;
211
212 err2:
213 dispc_lcd_enable_signal(0);
214 err1:
215 /* Reset SDI PLL */
216 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
217
218 dispc_pck_free_enable(0);
219
220 return -ETIMEDOUT;
221}
222
223void dss_sdi_disable(void)
224{
225 dispc_lcd_enable_signal(0);
226
227 dispc_pck_free_enable(0);
228
229 /* Reset SDI PLL */
230 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
231}
232
067a57e4
AT
233const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src)
234{
235e7dba 235 return dss_generic_clk_source_names[clk_src];
067a57e4
AT
236}
237
559d6701
TV
238void dss_dump_clocks(struct seq_file *s)
239{
240 unsigned long dpll4_ck_rate;
241 unsigned long dpll4_m4_ck_rate;
0acf659f
TV
242 const char *fclk_name, *fclk_real_name;
243 unsigned long fclk_rate;
559d6701 244
6af9cd14 245 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701 246
559d6701
TV
247 seq_printf(s, "- DSS -\n");
248
0acf659f
TV
249 fclk_name = dss_get_generic_clk_source_name(DSS_CLK_SRC_FCK);
250 fclk_real_name = dss_feat_get_clk_source_name(DSS_CLK_SRC_FCK);
251 fclk_rate = dss_clk_get_rate(DSS_CLK_FCK);
559d6701 252
0acf659f
TV
253 if (dss.dpll4_m4_ck) {
254 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
255 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
256
257 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
258
2de11086 259 if (cpu_is_omap3630() || cpu_is_omap44xx())
0acf659f
TV
260 seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
261 fclk_name, fclk_real_name,
262 dpll4_ck_rate,
263 dpll4_ck_rate / dpll4_m4_ck_rate,
264 fclk_rate);
265 else
266 seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
267 fclk_name, fclk_real_name,
268 dpll4_ck_rate,
269 dpll4_ck_rate / dpll4_m4_ck_rate,
270 fclk_rate);
271 } else {
272 seq_printf(s, "%s (%s) = %lu\n",
273 fclk_name, fclk_real_name,
274 fclk_rate);
275 }
559d6701 276
6af9cd14 277 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
278}
279
280void dss_dump_regs(struct seq_file *s)
281{
282#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
283
6af9cd14 284 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
285
286 DUMPREG(DSS_REVISION);
287 DUMPREG(DSS_SYSCONFIG);
288 DUMPREG(DSS_SYSSTATUS);
289 DUMPREG(DSS_IRQSTATUS);
290 DUMPREG(DSS_CONTROL);
6ec549e5
TV
291
292 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
293 OMAP_DISPLAY_TYPE_SDI) {
294 DUMPREG(DSS_SDI_CONTROL);
295 DUMPREG(DSS_PLL_CONTROL);
296 DUMPREG(DSS_SDI_STATUS);
297 }
559d6701 298
6af9cd14 299 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
559d6701
TV
300#undef DUMPREG
301}
302
2f18c4d8
TV
303void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
304{
305 int b;
ea75159e 306 u8 start, end;
2f18c4d8 307
66534e8e
TA
308 switch (clk_src) {
309 case DSS_CLK_SRC_FCK:
310 b = 0;
311 break;
312 case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
313 b = 1;
1bb47835 314 dsi_wait_pll_hsdiv_dispc_active();
66534e8e
TA
315 break;
316 default:
317 BUG();
318 }
e406f907 319
ea75159e
TA
320 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
321
322 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
2f18c4d8
TV
323
324 dss.dispc_clk_source = clk_src;
325}
326
327void dss_select_dsi_clk_source(enum dss_clk_source clk_src)
559d6701 328{
2f18c4d8
TV
329 int b;
330
66534e8e
TA
331 switch (clk_src) {
332 case DSS_CLK_SRC_FCK:
333 b = 0;
334 break;
335 case DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
336 b = 1;
1bb47835 337 dsi_wait_pll_hsdiv_dsi_active();
66534e8e
TA
338 break;
339 default:
340 BUG();
341 }
e406f907 342
2f18c4d8
TV
343 REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
344
345 dss.dsi_clk_source = clk_src;
559d6701
TV
346}
347
ea75159e
TA
348void dss_select_lcd_clk_source(enum omap_channel channel,
349 enum dss_clk_source clk_src)
350{
351 int b, ix, pos;
352
353 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
354 return;
355
356 switch (clk_src) {
357 case DSS_CLK_SRC_FCK:
358 b = 0;
359 break;
360 case DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
361 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
362 b = 1;
363 dsi_wait_pll_hsdiv_dispc_active();
364 break;
365 default:
366 BUG();
367 }
368
369 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
370 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
371
372 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
373 dss.lcd_clk_source[ix] = clk_src;
374}
375
2f18c4d8 376enum dss_clk_source dss_get_dispc_clk_source(void)
559d6701 377{
2f18c4d8 378 return dss.dispc_clk_source;
559d6701
TV
379}
380
2f18c4d8 381enum dss_clk_source dss_get_dsi_clk_source(void)
559d6701 382{
2f18c4d8 383 return dss.dsi_clk_source;
559d6701
TV
384}
385
ea75159e
TA
386enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
387{
89976f29
AT
388 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
389 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
390 return dss.lcd_clk_source[ix];
391 } else {
392 /* LCD_CLK source is the same as DISPC_FCLK source for
393 * OMAP2 and OMAP3 */
394 return dss.dispc_clk_source;
395 }
ea75159e
TA
396}
397
559d6701
TV
398/* calculate clock rates using dividers in cinfo */
399int dss_calc_clock_rates(struct dss_clock_info *cinfo)
400{
0acf659f
TV
401 if (dss.dpll4_m4_ck) {
402 unsigned long prate;
2de11086 403 u16 fck_div_max = 16;
559d6701 404
2de11086
MR
405 if (cpu_is_omap3630() || cpu_is_omap44xx())
406 fck_div_max = 32;
407
408 if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
0acf659f 409 return -EINVAL;
559d6701 410
0acf659f 411 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
559d6701 412
0acf659f
TV
413 cinfo->fck = prate / cinfo->fck_div;
414 } else {
415 if (cinfo->fck_div != 0)
416 return -EINVAL;
417 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
418 }
559d6701
TV
419
420 return 0;
421}
422
423int dss_set_clock_div(struct dss_clock_info *cinfo)
424{
0acf659f
TV
425 if (dss.dpll4_m4_ck) {
426 unsigned long prate;
427 int r;
559d6701 428
559d6701
TV
429 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
430 DSSDBG("dpll4_m4 = %ld\n", prate);
431
432 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
433 if (r)
434 return r;
0acf659f
TV
435 } else {
436 if (cinfo->fck_div != 0)
437 return -EINVAL;
559d6701
TV
438 }
439
440 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
441
442 return 0;
443}
444
445int dss_get_clock_div(struct dss_clock_info *cinfo)
446{
6af9cd14 447 cinfo->fck = dss_clk_get_rate(DSS_CLK_FCK);
559d6701 448
0acf659f 449 if (dss.dpll4_m4_ck) {
559d6701 450 unsigned long prate;
0acf659f 451
559d6701 452 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
0acf659f 453
2de11086 454 if (cpu_is_omap3630() || cpu_is_omap44xx())
ac01bb7e
K
455 cinfo->fck_div = prate / (cinfo->fck);
456 else
457 cinfo->fck_div = prate / (cinfo->fck / 2);
559d6701
TV
458 } else {
459 cinfo->fck_div = 0;
460 }
461
462 return 0;
463}
464
465unsigned long dss_get_dpll4_rate(void)
466{
0acf659f 467 if (dss.dpll4_m4_ck)
559d6701
TV
468 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
469 else
470 return 0;
471}
472
473int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
474 struct dss_clock_info *dss_cinfo,
475 struct dispc_clock_info *dispc_cinfo)
476{
477 unsigned long prate;
478 struct dss_clock_info best_dss;
479 struct dispc_clock_info best_dispc;
480
819d807c 481 unsigned long fck, max_dss_fck;
559d6701 482
2de11086 483 u16 fck_div, fck_div_max = 16;
559d6701
TV
484
485 int match = 0;
486 int min_fck_per_pck;
487
488 prate = dss_get_dpll4_rate();
489
31ef8237 490 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
819d807c 491
6af9cd14 492 fck = dss_clk_get_rate(DSS_CLK_FCK);
559d6701
TV
493 if (req_pck == dss.cache_req_pck &&
494 ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
495 dss.cache_dss_cinfo.fck == fck)) {
496 DSSDBG("dispc clock info found from cache.\n");
497 *dss_cinfo = dss.cache_dss_cinfo;
498 *dispc_cinfo = dss.cache_dispc_cinfo;
499 return 0;
500 }
501
502 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
503
504 if (min_fck_per_pck &&
819d807c 505 req_pck * min_fck_per_pck > max_dss_fck) {
559d6701
TV
506 DSSERR("Requested pixel clock not possible with the current "
507 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
508 "the constraint off.\n");
509 min_fck_per_pck = 0;
510 }
511
512retry:
513 memset(&best_dss, 0, sizeof(best_dss));
514 memset(&best_dispc, 0, sizeof(best_dispc));
515
2de11086 516 if (dss.dpll4_m4_ck == NULL) {
559d6701
TV
517 struct dispc_clock_info cur_dispc;
518 /* XXX can we change the clock on omap2? */
6af9cd14 519 fck = dss_clk_get_rate(DSS_CLK_FCK);
559d6701
TV
520 fck_div = 1;
521
522 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
523 match = 1;
524
525 best_dss.fck = fck;
526 best_dss.fck_div = fck_div;
527
528 best_dispc = cur_dispc;
529
530 goto found;
2de11086
MR
531 } else {
532 if (cpu_is_omap3630() || cpu_is_omap44xx())
533 fck_div_max = 32;
534
535 for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
559d6701
TV
536 struct dispc_clock_info cur_dispc;
537
2de11086 538 if (fck_div_max == 32)
ac01bb7e
K
539 fck = prate / fck_div;
540 else
541 fck = prate / fck_div * 2;
559d6701 542
819d807c 543 if (fck > max_dss_fck)
559d6701
TV
544 continue;
545
546 if (min_fck_per_pck &&
547 fck < req_pck * min_fck_per_pck)
548 continue;
549
550 match = 1;
551
552 dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
553
554 if (abs(cur_dispc.pck - req_pck) <
555 abs(best_dispc.pck - req_pck)) {
556
557 best_dss.fck = fck;
558 best_dss.fck_div = fck_div;
559
560 best_dispc = cur_dispc;
561
562 if (cur_dispc.pck == req_pck)
563 goto found;
564 }
565 }
559d6701
TV
566 }
567
568found:
569 if (!match) {
570 if (min_fck_per_pck) {
571 DSSERR("Could not find suitable clock settings.\n"
572 "Turning FCK/PCK constraint off and"
573 "trying again.\n");
574 min_fck_per_pck = 0;
575 goto retry;
576 }
577
578 DSSERR("Could not find suitable clock settings.\n");
579
580 return -EINVAL;
581 }
582
583 if (dss_cinfo)
584 *dss_cinfo = best_dss;
585 if (dispc_cinfo)
586 *dispc_cinfo = best_dispc;
587
588 dss.cache_req_pck = req_pck;
589 dss.cache_prate = prate;
590 dss.cache_dss_cinfo = best_dss;
591 dss.cache_dispc_cinfo = best_dispc;
592
593 return 0;
594}
595
559d6701
TV
596static int _omap_dss_wait_reset(void)
597{
24be78b3 598 int t = 0;
559d6701
TV
599
600 while (REG_GET(DSS_SYSSTATUS, 0, 0) == 0) {
24be78b3 601 if (++t > 1000) {
559d6701
TV
602 DSSERR("soft reset failed\n");
603 return -ENODEV;
604 }
24be78b3 605 udelay(1);
559d6701
TV
606 }
607
608 return 0;
609}
610
611static int _omap_dss_reset(void)
612{
613 /* Soft reset */
614 REG_FLD_MOD(DSS_SYSCONFIG, 1, 1, 1);
615 return _omap_dss_wait_reset();
616}
617
618void dss_set_venc_output(enum omap_dss_venc_type type)
619{
620 int l = 0;
621
622 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
623 l = 0;
624 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
625 l = 1;
626 else
627 BUG();
628
629 /* venc out selection. 0 = comp, 1 = svideo */
630 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
631}
632
633void dss_set_dac_pwrdn_bgz(bool enable)
634{
635 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
636}
637
7ed024aa
M
638void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
639{
640 REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
641}
642
42c9dee8 643static int dss_init(void)
559d6701
TV
644{
645 int r;
646 u32 rev;
ea9da36a 647 struct resource *dss_mem;
0acf659f 648 struct clk *dpll4_m4_ck;
559d6701 649
ea9da36a
SG
650 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
651 if (!dss_mem) {
652 DSSERR("can't get IORESOURCE_MEM DSS\n");
653 r = -EINVAL;
654 goto fail0;
655 }
656 dss.base = ioremap(dss_mem->start, resource_size(dss_mem));
559d6701
TV
657 if (!dss.base) {
658 DSSERR("can't ioremap DSS\n");
659 r = -ENOMEM;
660 goto fail0;
661 }
662
42c9dee8
TV
663 /* disable LCD and DIGIT output. This seems to fix the synclost
664 * problem that we get, if the bootloader starts the DSS and
665 * the kernel resets it */
666 omap_writel(omap_readl(0x48050440) & ~0x3, 0x48050440);
667
f1aafdcd 668#ifdef CONFIG_OMAP2_DSS_SLEEP_BEFORE_RESET
42c9dee8
TV
669 /* We need to wait here a bit, otherwise we sometimes start to
670 * get synclost errors, and after that only power cycle will
671 * restore DSS functionality. I have no idea why this happens.
672 * And we have to wait _before_ resetting the DSS, but after
673 * enabling clocks.
f1aafdcd
TV
674 *
675 * This bug was at least present on OMAP3430. It's unknown
676 * if it happens on OMAP2 or OMAP3630.
42c9dee8
TV
677 */
678 msleep(50);
f1aafdcd 679#endif
42c9dee8
TV
680
681 _omap_dss_reset();
559d6701
TV
682
683 /* autoidle */
684 REG_FLD_MOD(DSS_SYSCONFIG, 1, 0, 0);
685
686 /* Select DPLL */
687 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
688
689#ifdef CONFIG_OMAP2_DSS_VENC
690 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
691 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
692 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
693#endif
559d6701 694 if (cpu_is_omap34xx()) {
0acf659f
TV
695 dpll4_m4_ck = clk_get(NULL, "dpll4_m4_ck");
696 if (IS_ERR(dpll4_m4_ck)) {
559d6701 697 DSSERR("Failed to get dpll4_m4_ck\n");
0acf659f 698 r = PTR_ERR(dpll4_m4_ck);
affe360d 699 goto fail1;
559d6701 700 }
2de11086
MR
701 } else if (cpu_is_omap44xx()) {
702 dpll4_m4_ck = clk_get(NULL, "dpll_per_m5x2_ck");
703 if (IS_ERR(dpll4_m4_ck)) {
704 DSSERR("Failed to get dpll4_m4_ck\n");
705 r = PTR_ERR(dpll4_m4_ck);
706 goto fail1;
707 }
0acf659f
TV
708 } else { /* omap24xx */
709 dpll4_m4_ck = NULL;
559d6701
TV
710 }
711
0acf659f
TV
712 dss.dpll4_m4_ck = dpll4_m4_ck;
713
88134fa1
AT
714 dss.dsi_clk_source = DSS_CLK_SRC_FCK;
715 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
ea75159e
TA
716 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
717 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
ce619e1f 718
559d6701
TV
719 dss_save_context();
720
721 rev = dss_read_reg(DSS_REVISION);
722 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
723 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
724
725 return 0;
726
559d6701
TV
727fail1:
728 iounmap(dss.base);
729fail0:
730 return r;
731}
732
96c401bc 733static void dss_exit(void)
559d6701 734{
0acf659f 735 if (dss.dpll4_m4_ck)
559d6701
TV
736 clk_put(dss.dpll4_m4_ck);
737
559d6701
TV
738 iounmap(dss.base);
739}
740
8b9cb3a8
SG
741/* CONTEXT */
742static int dss_get_ctx_id(void)
743{
744 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
745 int r;
746
747 if (!pdata->board_data->get_last_off_on_transaction_id)
748 return 0;
749 r = pdata->board_data->get_last_off_on_transaction_id(&dss.pdev->dev);
750 if (r < 0) {
751 dev_err(&dss.pdev->dev, "getting transaction ID failed, "
752 "will force context restore\n");
753 r = -1;
754 }
755 return r;
756}
757
758int dss_need_ctx_restore(void)
759{
760 int id = dss_get_ctx_id();
761
762 if (id < 0 || id != dss.ctx_id) {
763 DSSDBG("ctx id %d -> id %d\n",
764 dss.ctx_id, id);
765 dss.ctx_id = id;
766 return 1;
767 } else {
768 return 0;
769 }
770}
771
772static void save_all_ctx(void)
773{
774 DSSDBG("save context\n");
775
6af9cd14 776 dss_clk_enable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
8b9cb3a8
SG
777
778 dss_save_context();
779 dispc_save_context();
780#ifdef CONFIG_OMAP2_DSS_DSI
781 dsi_save_context();
782#endif
783
6af9cd14 784 dss_clk_disable_no_ctx(DSS_CLK_ICK | DSS_CLK_FCK);
8b9cb3a8
SG
785}
786
787static void restore_all_ctx(void)
788{
789 DSSDBG("restore context\n");
790
791 dss_clk_enable_all_no_ctx();
792
793 dss_restore_context();
794 dispc_restore_context();
795#ifdef CONFIG_OMAP2_DSS_DSI
796 dsi_restore_context();
797#endif
798
799 dss_clk_disable_all_no_ctx();
800}
801
802static int dss_get_clock(struct clk **clock, const char *clk_name)
803{
804 struct clk *clk;
805
806 clk = clk_get(&dss.pdev->dev, clk_name);
807
808 if (IS_ERR(clk)) {
809 DSSERR("can't get clock %s", clk_name);
810 return PTR_ERR(clk);
811 }
812
813 *clock = clk;
814
815 DSSDBG("clk %s, rate %ld\n", clk_name, clk_get_rate(clk));
816
817 return 0;
818}
819
820static int dss_get_clocks(void)
821{
822 int r;
a1a0dcca 823 struct omap_display_platform_data *pdata = dss.pdev->dev.platform_data;
8b9cb3a8
SG
824
825 dss.dss_ick = NULL;
c7642f67
AT
826 dss.dss_fck = NULL;
827 dss.dss_sys_clk = NULL;
828 dss.dss_tv_fck = NULL;
829 dss.dss_video_fck = NULL;
8b9cb3a8
SG
830
831 r = dss_get_clock(&dss.dss_ick, "ick");
832 if (r)
833 goto err;
834
c7642f67 835 r = dss_get_clock(&dss.dss_fck, "fck");
8b9cb3a8
SG
836 if (r)
837 goto err;
838
a1a0dcca
SS
839 if (!pdata->opt_clock_available) {
840 r = -ENODEV;
8b9cb3a8 841 goto err;
a1a0dcca 842 }
8b9cb3a8 843
a1a0dcca
SS
844 if (pdata->opt_clock_available("sys_clk")) {
845 r = dss_get_clock(&dss.dss_sys_clk, "sys_clk");
846 if (r)
847 goto err;
848 }
8b9cb3a8 849
a1a0dcca
SS
850 if (pdata->opt_clock_available("tv_clk")) {
851 r = dss_get_clock(&dss.dss_tv_fck, "tv_clk");
852 if (r)
853 goto err;
854 }
855
856 if (pdata->opt_clock_available("video_clk")) {
857 r = dss_get_clock(&dss.dss_video_fck, "video_clk");
858 if (r)
859 goto err;
860 }
8b9cb3a8
SG
861
862 return 0;
863
864err:
865 if (dss.dss_ick)
866 clk_put(dss.dss_ick);
c7642f67
AT
867 if (dss.dss_fck)
868 clk_put(dss.dss_fck);
869 if (dss.dss_sys_clk)
870 clk_put(dss.dss_sys_clk);
871 if (dss.dss_tv_fck)
872 clk_put(dss.dss_tv_fck);
873 if (dss.dss_video_fck)
874 clk_put(dss.dss_video_fck);
8b9cb3a8
SG
875
876 return r;
877}
878
879static void dss_put_clocks(void)
880{
c7642f67
AT
881 if (dss.dss_video_fck)
882 clk_put(dss.dss_video_fck);
a1a0dcca
SS
883 if (dss.dss_tv_fck)
884 clk_put(dss.dss_tv_fck);
885 if (dss.dss_sys_clk)
886 clk_put(dss.dss_sys_clk);
c7642f67 887 clk_put(dss.dss_fck);
8b9cb3a8
SG
888 clk_put(dss.dss_ick);
889}
890
891unsigned long dss_clk_get_rate(enum dss_clock clk)
892{
893 switch (clk) {
894 case DSS_CLK_ICK:
895 return clk_get_rate(dss.dss_ick);
6af9cd14 896 case DSS_CLK_FCK:
c7642f67 897 return clk_get_rate(dss.dss_fck);
6af9cd14 898 case DSS_CLK_SYSCK:
c7642f67 899 return clk_get_rate(dss.dss_sys_clk);
6af9cd14 900 case DSS_CLK_TVFCK:
c7642f67 901 return clk_get_rate(dss.dss_tv_fck);
6af9cd14 902 case DSS_CLK_VIDFCK:
c7642f67 903 return clk_get_rate(dss.dss_video_fck);
8b9cb3a8
SG
904 }
905
906 BUG();
907 return 0;
908}
909
910static unsigned count_clk_bits(enum dss_clock clks)
911{
912 unsigned num_clks = 0;
913
914 if (clks & DSS_CLK_ICK)
915 ++num_clks;
6af9cd14 916 if (clks & DSS_CLK_FCK)
8b9cb3a8 917 ++num_clks;
6af9cd14 918 if (clks & DSS_CLK_SYSCK)
8b9cb3a8 919 ++num_clks;
6af9cd14 920 if (clks & DSS_CLK_TVFCK)
8b9cb3a8 921 ++num_clks;
6af9cd14 922 if (clks & DSS_CLK_VIDFCK)
8b9cb3a8
SG
923 ++num_clks;
924
925 return num_clks;
926}
927
928static void dss_clk_enable_no_ctx(enum dss_clock clks)
929{
930 unsigned num_clks = count_clk_bits(clks);
931
932 if (clks & DSS_CLK_ICK)
933 clk_enable(dss.dss_ick);
6af9cd14 934 if (clks & DSS_CLK_FCK)
c7642f67 935 clk_enable(dss.dss_fck);
a1a0dcca 936 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
c7642f67 937 clk_enable(dss.dss_sys_clk);
a1a0dcca 938 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
c7642f67 939 clk_enable(dss.dss_tv_fck);
a1a0dcca 940 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
c7642f67 941 clk_enable(dss.dss_video_fck);
8b9cb3a8
SG
942
943 dss.num_clks_enabled += num_clks;
944}
945
946void dss_clk_enable(enum dss_clock clks)
947{
948 bool check_ctx = dss.num_clks_enabled == 0;
949
950 dss_clk_enable_no_ctx(clks);
951
85604b0a
TV
952 /*
953 * HACK: On omap4 the registers may not be accessible right after
954 * enabling the clocks. At some point this will be handled by
955 * pm_runtime, but for the time begin this should make things work.
956 */
957 if (cpu_is_omap44xx() && check_ctx)
958 udelay(10);
959
8b9cb3a8
SG
960 if (check_ctx && cpu_is_omap34xx() && dss_need_ctx_restore())
961 restore_all_ctx();
962}
963
964static void dss_clk_disable_no_ctx(enum dss_clock clks)
965{
966 unsigned num_clks = count_clk_bits(clks);
967
968 if (clks & DSS_CLK_ICK)
969 clk_disable(dss.dss_ick);
6af9cd14 970 if (clks & DSS_CLK_FCK)
c7642f67 971 clk_disable(dss.dss_fck);
a1a0dcca 972 if ((clks & DSS_CLK_SYSCK) && dss.dss_sys_clk)
c7642f67 973 clk_disable(dss.dss_sys_clk);
a1a0dcca 974 if ((clks & DSS_CLK_TVFCK) && dss.dss_tv_fck)
c7642f67 975 clk_disable(dss.dss_tv_fck);
a1a0dcca 976 if ((clks & DSS_CLK_VIDFCK) && dss.dss_video_fck)
c7642f67 977 clk_disable(dss.dss_video_fck);
8b9cb3a8
SG
978
979 dss.num_clks_enabled -= num_clks;
980}
981
982void dss_clk_disable(enum dss_clock clks)
983{
984 if (cpu_is_omap34xx()) {
985 unsigned num_clks = count_clk_bits(clks);
986
987 BUG_ON(dss.num_clks_enabled < num_clks);
988
989 if (dss.num_clks_enabled == num_clks)
990 save_all_ctx();
991 }
992
993 dss_clk_disable_no_ctx(clks);
994}
995
996static void dss_clk_enable_all_no_ctx(void)
997{
998 enum dss_clock clks;
999
6af9cd14 1000 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
8b9cb3a8 1001 if (cpu_is_omap34xx())
6af9cd14 1002 clks |= DSS_CLK_VIDFCK;
8b9cb3a8
SG
1003 dss_clk_enable_no_ctx(clks);
1004}
1005
1006static void dss_clk_disable_all_no_ctx(void)
1007{
1008 enum dss_clock clks;
1009
6af9cd14 1010 clks = DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_SYSCK | DSS_CLK_TVFCK;
8b9cb3a8 1011 if (cpu_is_omap34xx())
6af9cd14 1012 clks |= DSS_CLK_VIDFCK;
8b9cb3a8
SG
1013 dss_clk_disable_no_ctx(clks);
1014}
1015
1016#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
1017/* CLOCKS */
1018static void core_dump_clocks(struct seq_file *s)
1019{
1020 int i;
1021 struct clk *clocks[5] = {
1022 dss.dss_ick,
c7642f67
AT
1023 dss.dss_fck,
1024 dss.dss_sys_clk,
1025 dss.dss_tv_fck,
1026 dss.dss_video_fck
8b9cb3a8
SG
1027 };
1028
1029 seq_printf(s, "- CORE -\n");
1030
1031 seq_printf(s, "internal clk count\t\t%u\n", dss.num_clks_enabled);
1032
1033 for (i = 0; i < 5; i++) {
1034 if (!clocks[i])
1035 continue;
1036 seq_printf(s, "%-15s\t%lu\t%d\n",
1037 clocks[i]->name,
1038 clk_get_rate(clocks[i]),
1039 clocks[i]->usecount);
1040 }
1041}
1042#endif /* defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT) */
1043
1044/* DEBUGFS */
1045#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
1046void dss_debug_dump_clocks(struct seq_file *s)
1047{
1048 core_dump_clocks(s);
1049 dss_dump_clocks(s);
1050 dispc_dump_clocks(s);
1051#ifdef CONFIG_OMAP2_DSS_DSI
1052 dsi_dump_clocks(s);
1053#endif
1054}
1055#endif
1056
1057
96c401bc
SG
1058/* DSS HW IP initialisation */
1059static int omap_dsshw_probe(struct platform_device *pdev)
1060{
1061 int r;
96c401bc
SG
1062
1063 dss.pdev = pdev;
1064
8b9cb3a8
SG
1065 r = dss_get_clocks();
1066 if (r)
1067 goto err_clocks;
1068
1069 dss_clk_enable_all_no_ctx();
1070
1071 dss.ctx_id = dss_get_ctx_id();
1072 DSSDBG("initial ctx id %u\n", dss.ctx_id);
1073
42c9dee8 1074 r = dss_init();
96c401bc
SG
1075 if (r) {
1076 DSSERR("Failed to initialize DSS\n");
1077 goto err_dss;
1078 }
1079
587b5e82
TV
1080 r = dpi_init();
1081 if (r) {
1082 DSSERR("Failed to initialize DPI\n");
1083 goto err_dpi;
1084 }
1085
1086 r = sdi_init();
1087 if (r) {
1088 DSSERR("Failed to initialize SDI\n");
1089 goto err_sdi;
1090 }
1091
8b9cb3a8
SG
1092 dss_clk_disable_all_no_ctx();
1093 return 0;
587b5e82
TV
1094err_sdi:
1095 dpi_exit();
1096err_dpi:
1097 dss_exit();
8b9cb3a8
SG
1098err_dss:
1099 dss_clk_disable_all_no_ctx();
1100 dss_put_clocks();
1101err_clocks:
96c401bc
SG
1102 return r;
1103}
1104
1105static int omap_dsshw_remove(struct platform_device *pdev)
1106{
8b9cb3a8 1107
96c401bc
SG
1108 dss_exit();
1109
8b9cb3a8
SG
1110 /*
1111 * As part of hwmod changes, DSS is not the only controller of dss
1112 * clocks; hwmod framework itself will also enable clocks during hwmod
1113 * init for dss, and autoidle is set in h/w for DSS. Hence, there's no
1114 * need to disable clocks if their usecounts > 1.
1115 */
1116 WARN_ON(dss.num_clks_enabled > 0);
1117
1118 dss_put_clocks();
96c401bc
SG
1119 return 0;
1120}
1121
1122static struct platform_driver omap_dsshw_driver = {
1123 .probe = omap_dsshw_probe,
1124 .remove = omap_dsshw_remove,
1125 .driver = {
1126 .name = "omapdss_dss",
1127 .owner = THIS_MODULE,
1128 },
1129};
1130
1131int dss_init_platform_driver(void)
1132{
1133 return platform_driver_register(&omap_dsshw_driver);
1134}
1135
1136void dss_uninit_platform_driver(void)
1137{
1138 return platform_driver_unregister(&omap_dsshw_driver);
1139}
This page took 0.164205 seconds and 5 git commands to generate.