perf, x86: Implement IBS initialization
[deliverable/linux.git] / drivers / watchdog / hpwdt.c
CommitLineData
7f4da474
TM
1/*
2 * HP WatchDog Driver
3 * based on
4 *
5 * SoftDog 0.05: A Software Watchdog Device
6 *
7 * (c) Copyright 2007 Hewlett-Packard Development Company, L.P.
8 * Thomas Mingarelli <thomas.mingarelli@hp.com>
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * version 2 as published by the Free Software Foundation
13 *
14 */
15
16#include <linux/device.h>
17#include <linux/fs.h>
18#include <linux/init.h>
7f4da474 19#include <linux/io.h>
a52e6d18 20#include <linux/bitops.h>
7f4da474
TM
21#include <linux/kernel.h>
22#include <linux/miscdevice.h>
7f4da474 23#include <linux/module.h>
7f4da474 24#include <linux/moduleparam.h>
7f4da474
TM
25#include <linux/pci.h>
26#include <linux/pci_ids.h>
7f4da474
TM
27#include <linux/types.h>
28#include <linux/uaccess.h>
29#include <linux/watchdog.h>
86ded1f3 30#ifdef CONFIG_HPWDT_NMI_DECODING
7f4da474 31#include <linux/dmi.h>
a52e6d18 32#include <linux/spinlock.h>
923410d0 33#include <linux/nmi.h>
34#include <linux/kdebug.h>
35#include <linux/notifier.h>
06026413 36#include <asm/cacheflush.h>
86ded1f3 37#endif /* CONFIG_HPWDT_NMI_DECODING */
7f4da474 38
5efc7a62 39#define HPWDT_VERSION "1.3.0"
e802e32d 40#define SECS_TO_TICKS(secs) ((secs) * 1000 / 128)
6f681c2e 41#define TICKS_TO_SECS(ticks) ((ticks) * 128 / 1000)
42#define HPWDT_MAX_TIMER TICKS_TO_SECS(65535)
923410d0 43#define DEFAULT_MARGIN 30
44
45static unsigned int soft_margin = DEFAULT_MARGIN; /* in seconds */
46static unsigned int reload; /* the computed soft_margin */
47static int nowayout = WATCHDOG_NOWAYOUT;
48static char expect_release;
49static unsigned long hpwdt_is_open;
50
51static void __iomem *pci_mem_addr; /* the PCI-memory address */
52static unsigned long __iomem *hpwdt_timer_reg;
53static unsigned long __iomem *hpwdt_timer_con;
54
4562f539 55static DEFINE_PCI_DEVICE_TABLE(hpwdt_devices) = {
36e3ff44 56 { PCI_DEVICE(PCI_VENDOR_ID_COMPAQ, 0xB203) }, /* iLO2 */
57 { PCI_DEVICE(PCI_VENDOR_ID_HP, 0x3306) }, /* iLO3 */
923410d0 58 {0}, /* terminate list */
59};
60MODULE_DEVICE_TABLE(pci, hpwdt_devices);
61
86ded1f3 62#ifdef CONFIG_HPWDT_NMI_DECODING
7f4da474
TM
63#define PCI_BIOS32_SD_VALUE 0x5F32335F /* "_32_" */
64#define CRU_BIOS_SIGNATURE_VALUE 0x55524324
65#define PCI_BIOS32_PARAGRAPH_LEN 16
66#define PCI_ROM_BASE1 0x000F0000
67#define ROM_SIZE 0x10000
68
69struct bios32_service_dir {
70 u32 signature;
71 u32 entry_point;
72 u8 revision;
73 u8 length;
74 u8 checksum;
75 u8 reserved[5];
76};
77
7f4da474
TM
78/* type 212 */
79struct smbios_cru64_info {
80 u8 type;
81 u8 byte_length;
82 u16 handle;
83 u32 signature;
84 u64 physical_address;
85 u32 double_length;
86 u32 double_offset;
87};
88#define SMBIOS_CRU64_INFORMATION 212
89
5efc7a62
TM
90/* type 219 */
91struct smbios_proliant_info {
92 u8 type;
93 u8 byte_length;
94 u16 handle;
95 u32 power_features;
96 u32 omega_features;
97 u32 reserved;
98 u32 misc_features;
99};
100#define SMBIOS_ICRU_INFORMATION 219
101
102
7f4da474
TM
103struct cmn_registers {
104 union {
105 struct {
106 u8 ral;
107 u8 rah;
108 u16 rea2;
109 };
110 u32 reax;
111 } u1;
112 union {
113 struct {
114 u8 rbl;
115 u8 rbh;
116 u8 reb2l;
117 u8 reb2h;
118 };
119 u32 rebx;
120 } u2;
121 union {
122 struct {
123 u8 rcl;
124 u8 rch;
125 u16 rec2;
126 };
127 u32 recx;
128 } u3;
129 union {
130 struct {
131 u8 rdl;
132 u8 rdh;
133 u16 red2;
134 };
135 u32 redx;
136 } u4;
137
138 u32 resi;
139 u32 redi;
140 u16 rds;
141 u16 res;
142 u32 reflags;
143} __attribute__((packed));
144
34572b29 145static unsigned int hpwdt_nmi_decoding;
923410d0 146static unsigned int allow_kdump;
44df7535 147static unsigned int priority; /* hpwdt at end of die_notify list */
5efc7a62 148static unsigned int is_icru;
7f4da474 149static DEFINE_SPINLOCK(rom_lock);
7f4da474 150static void *cru_rom_addr;
7f4da474
TM
151static struct cmn_registers cmn_regs;
152
143a2e54
WVS
153extern asmlinkage void asminline_call(struct cmn_registers *pi86Regs,
154 unsigned long *pRomEntry);
1f6ef234 155
6b7f3d53 156#ifdef CONFIG_X86_32
7f4da474
TM
157/* --32 Bit Bios------------------------------------------------------------ */
158
159#define HPWDT_ARCH 32
160
1f6ef234
LT
161asm(".text \n\t"
162 ".align 4 \n"
163 "asminline_call: \n\t"
164 "pushl %ebp \n\t"
165 "movl %esp, %ebp \n\t"
166 "pusha \n\t"
167 "pushf \n\t"
168 "push %es \n\t"
169 "push %ds \n\t"
170 "pop %es \n\t"
171 "movl 8(%ebp),%eax \n\t"
172 "movl 4(%eax),%ebx \n\t"
173 "movl 8(%eax),%ecx \n\t"
174 "movl 12(%eax),%edx \n\t"
175 "movl 16(%eax),%esi \n\t"
176 "movl 20(%eax),%edi \n\t"
177 "movl (%eax),%eax \n\t"
178 "push %cs \n\t"
179 "call *12(%ebp) \n\t"
180 "pushf \n\t"
181 "pushl %eax \n\t"
182 "movl 8(%ebp),%eax \n\t"
183 "movl %ebx,4(%eax) \n\t"
184 "movl %ecx,8(%eax) \n\t"
185 "movl %edx,12(%eax) \n\t"
186 "movl %esi,16(%eax) \n\t"
187 "movl %edi,20(%eax) \n\t"
188 "movw %ds,24(%eax) \n\t"
189 "movw %es,26(%eax) \n\t"
190 "popl %ebx \n\t"
191 "movl %ebx,(%eax) \n\t"
192 "popl %ebx \n\t"
193 "movl %ebx,28(%eax) \n\t"
194 "pop %es \n\t"
195 "popf \n\t"
196 "popa \n\t"
197 "leave \n\t"
198 "ret \n\t"
199 ".previous");
200
7f4da474
TM
201
202/*
203 * cru_detect
204 *
205 * Routine Description:
206 * This function uses the 32-bit BIOS Service Directory record to
207 * search for a $CRU record.
208 *
209 * Return Value:
210 * 0 : SUCCESS
211 * <0 : FAILURE
212 */
213static int __devinit cru_detect(unsigned long map_entry,
214 unsigned long map_offset)
215{
216 void *bios32_map;
217 unsigned long *bios32_entrypoint;
218 unsigned long cru_physical_address;
219 unsigned long cru_length;
220 unsigned long physical_bios_base = 0;
221 unsigned long physical_bios_offset = 0;
222 int retval = -ENODEV;
223
224 bios32_map = ioremap(map_entry, (2 * PAGE_SIZE));
225
226 if (bios32_map == NULL)
227 return -ENODEV;
228
229 bios32_entrypoint = bios32_map + map_offset;
230
231 cmn_regs.u1.reax = CRU_BIOS_SIGNATURE_VALUE;
232
233 asminline_call(&cmn_regs, bios32_entrypoint);
234
235 if (cmn_regs.u1.ral != 0) {
236 printk(KERN_WARNING
ab4ba3cd
TM
237 "hpwdt: Call succeeded but with an error: 0x%x\n",
238 cmn_regs.u1.ral);
7f4da474
TM
239 } else {
240 physical_bios_base = cmn_regs.u2.rebx;
241 physical_bios_offset = cmn_regs.u4.redx;
242 cru_length = cmn_regs.u3.recx;
243 cru_physical_address =
ab4ba3cd 244 physical_bios_base + physical_bios_offset;
7f4da474
TM
245
246 /* If the values look OK, then map it in. */
247 if ((physical_bios_base + physical_bios_offset)) {
248 cru_rom_addr =
ab4ba3cd 249 ioremap(cru_physical_address, cru_length);
7f4da474
TM
250 if (cru_rom_addr)
251 retval = 0;
252 }
253
254 printk(KERN_DEBUG "hpwdt: CRU Base Address: 0x%lx\n",
255 physical_bios_base);
256 printk(KERN_DEBUG "hpwdt: CRU Offset Address: 0x%lx\n",
257 physical_bios_offset);
258 printk(KERN_DEBUG "hpwdt: CRU Length: 0x%lx\n",
259 cru_length);
adb23631
KV
260 printk(KERN_DEBUG "hpwdt: CRU Mapped Address: %p\n",
261 &cru_rom_addr);
7f4da474
TM
262 }
263 iounmap(bios32_map);
264 return retval;
265}
266
30ec910e
RD
267/*
268 * bios_checksum
269 */
270static int __devinit bios_checksum(const char __iomem *ptr, int len)
271{
272 char sum = 0;
273 int i;
274
275 /*
276 * calculate checksum of size bytes. This should add up
277 * to zero if we have a valid header.
278 */
279 for (i = 0; i < len; i++)
280 sum += ptr[i];
281
282 return ((sum == 0) && (len > 0));
283}
284
7f4da474
TM
285/*
286 * bios32_present
287 *
288 * Routine Description:
289 * This function finds the 32-bit BIOS Service Directory
290 *
291 * Return Value:
292 * 0 : SUCCESS
293 * <0 : FAILURE
294 */
295static int __devinit bios32_present(const char __iomem *p)
296{
297 struct bios32_service_dir *bios_32_ptr;
298 int length;
299 unsigned long map_entry, map_offset;
300
301 bios_32_ptr = (struct bios32_service_dir *) p;
302
303 /*
304 * Search for signature by checking equal to the swizzled value
305 * instead of calling another routine to perform a strcmp.
306 */
307 if (bios_32_ptr->signature == PCI_BIOS32_SD_VALUE) {
308 length = bios_32_ptr->length * PCI_BIOS32_PARAGRAPH_LEN;
309 if (bios_checksum(p, length)) {
310 /*
311 * According to the spec, we're looking for the
312 * first 4KB-aligned address below the entrypoint
313 * listed in the header. The Service Directory code
314 * is guaranteed to occupy no more than 2 4KB pages.
315 */
316 map_entry = bios_32_ptr->entry_point & ~(PAGE_SIZE - 1);
317 map_offset = bios_32_ptr->entry_point - map_entry;
318
319 return cru_detect(map_entry, map_offset);
320 }
321 }
322 return -ENODEV;
323}
324
325static int __devinit detect_cru_service(void)
326{
327 char __iomem *p, *q;
328 int rc = -1;
329
330 /*
331 * Search from 0x0f0000 through 0x0fffff, inclusive.
332 */
333 p = ioremap(PCI_ROM_BASE1, ROM_SIZE);
334 if (p == NULL)
335 return -ENOMEM;
336
337 for (q = p; q < p + ROM_SIZE; q += 16) {
338 rc = bios32_present(q);
339 if (!rc)
340 break;
341 }
342 iounmap(p);
343 return rc;
344}
6b7f3d53 345/* ------------------------------------------------------------------------- */
346#endif /* CONFIG_X86_32 */
347#ifdef CONFIG_X86_64
7f4da474
TM
348/* --64 Bit Bios------------------------------------------------------------ */
349
350#define HPWDT_ARCH 64
351
1f6ef234
LT
352asm(".text \n\t"
353 ".align 4 \n"
354 "asminline_call: \n\t"
355 "pushq %rbp \n\t"
356 "movq %rsp, %rbp \n\t"
357 "pushq %rax \n\t"
358 "pushq %rbx \n\t"
359 "pushq %rdx \n\t"
360 "pushq %r12 \n\t"
361 "pushq %r9 \n\t"
362 "movq %rsi, %r12 \n\t"
363 "movq %rdi, %r9 \n\t"
364 "movl 4(%r9),%ebx \n\t"
365 "movl 8(%r9),%ecx \n\t"
366 "movl 12(%r9),%edx \n\t"
367 "movl 16(%r9),%esi \n\t"
368 "movl 20(%r9),%edi \n\t"
369 "movl (%r9),%eax \n\t"
370 "call *%r12 \n\t"
371 "pushfq \n\t"
372 "popq %r12 \n\t"
1f6ef234
LT
373 "movl %eax, (%r9) \n\t"
374 "movl %ebx, 4(%r9) \n\t"
375 "movl %ecx, 8(%r9) \n\t"
376 "movl %edx, 12(%r9) \n\t"
377 "movl %esi, 16(%r9) \n\t"
378 "movl %edi, 20(%r9) \n\t"
379 "movq %r12, %rax \n\t"
380 "movl %eax, 28(%r9) \n\t"
381 "popq %r9 \n\t"
382 "popq %r12 \n\t"
383 "popq %rdx \n\t"
384 "popq %rbx \n\t"
385 "popq %rax \n\t"
386 "leave \n\t"
387 "ret \n\t"
388 ".previous");
7f4da474
TM
389
390/*
391 * dmi_find_cru
392 *
393 * Routine Description:
30ec910e 394 * This function checks whether or not a SMBIOS/DMI record is
7f4da474 395 * the 64bit CRU info or not
7f4da474 396 */
e7a19c56 397static void __devinit dmi_find_cru(const struct dmi_header *dm, void *dummy)
7f4da474
TM
398{
399 struct smbios_cru64_info *smbios_cru64_ptr;
400 unsigned long cru_physical_address;
401
402 if (dm->type == SMBIOS_CRU64_INFORMATION) {
403 smbios_cru64_ptr = (struct smbios_cru64_info *) dm;
404 if (smbios_cru64_ptr->signature == CRU_BIOS_SIGNATURE_VALUE) {
405 cru_physical_address =
ab4ba3cd
TM
406 smbios_cru64_ptr->physical_address +
407 smbios_cru64_ptr->double_offset;
7f4da474 408 cru_rom_addr = ioremap(cru_physical_address,
ab4ba3cd 409 smbios_cru64_ptr->double_length);
06026413
BW
410 set_memory_x((unsigned long)cru_rom_addr & PAGE_MASK,
411 smbios_cru64_ptr->double_length >> PAGE_SHIFT);
7f4da474
TM
412 }
413 }
414}
415
7f4da474
TM
416static int __devinit detect_cru_service(void)
417{
418 cru_rom_addr = NULL;
419
e7a19c56 420 dmi_walk(dmi_find_cru, NULL);
7f4da474
TM
421
422 /* if cru_rom_addr has been set then we found a CRU service */
ab4ba3cd 423 return ((cru_rom_addr != NULL) ? 0 : -ENODEV);
7f4da474 424}
7f4da474 425/* ------------------------------------------------------------------------- */
6b7f3d53 426#endif /* CONFIG_X86_64 */
86ded1f3 427#endif /* CONFIG_HPWDT_NMI_DECODING */
7f4da474 428
7f4da474
TM
429/*
430 * Watchdog operations
431 */
432static void hpwdt_start(void)
433{
e802e32d 434 reload = SECS_TO_TICKS(soft_margin);
7f4da474
TM
435 iowrite16(reload, hpwdt_timer_reg);
436 iowrite16(0x85, hpwdt_timer_con);
437}
438
439static void hpwdt_stop(void)
440{
441 unsigned long data;
442
443 data = ioread16(hpwdt_timer_con);
444 data &= 0xFE;
445 iowrite16(data, hpwdt_timer_con);
446}
447
448static void hpwdt_ping(void)
449{
450 iowrite16(reload, hpwdt_timer_reg);
451}
452
453static int hpwdt_change_timer(int new_margin)
454{
6f681c2e 455 if (new_margin < 1 || new_margin > HPWDT_MAX_TIMER) {
7f4da474
TM
456 printk(KERN_WARNING
457 "hpwdt: New value passed in is invalid: %d seconds.\n",
458 new_margin);
459 return -EINVAL;
460 }
461
462 soft_margin = new_margin;
463 printk(KERN_DEBUG
464 "hpwdt: New timer passed in is %d seconds.\n",
465 new_margin);
e802e32d 466 reload = SECS_TO_TICKS(soft_margin);
7f4da474
TM
467
468 return 0;
469}
470
aae67f36 471static int hpwdt_time_left(void)
472{
473 return TICKS_TO_SECS(ioread16(hpwdt_timer_reg));
474}
475
86ded1f3 476#ifdef CONFIG_HPWDT_NMI_DECODING
ab4ba3cd
TM
477/*
478 * NMI Handler
479 */
9c48f1c6 480static int hpwdt_pretimeout(unsigned int ulReason, struct pt_regs *regs)
ab4ba3cd
TM
481{
482 unsigned long rom_pl;
483 static int die_nmi_called;
484
34572b29 485 if (!hpwdt_nmi_decoding)
243066ba 486 goto out;
487
488 spin_lock_irqsave(&rom_lock, rom_pl);
5efc7a62 489 if (!die_nmi_called && !is_icru)
243066ba 490 asminline_call(&cmn_regs, cru_rom_addr);
491 die_nmi_called = 1;
492 spin_unlock_irqrestore(&rom_lock, rom_pl);
dbc018ec
NC
493
494 if (allow_kdump)
495 hpwdt_stop();
496
5efc7a62
TM
497 if (!is_icru) {
498 if (cmn_regs.u1.ral == 0) {
dbc018ec 499 panic("An NMI occurred, "
5efc7a62
TM
500 "but unable to determine source.\n");
501 }
ab4ba3cd 502 }
5efc7a62
TM
503 panic("An NMI occurred, please see the Integrated "
504 "Management Log for details.\n");
505
243066ba 506out:
9c48f1c6 507 return NMI_DONE;
ab4ba3cd 508}
86ded1f3 509#endif /* CONFIG_HPWDT_NMI_DECODING */
ab4ba3cd 510
7f4da474
TM
511/*
512 * /dev/watchdog handling
513 */
514static int hpwdt_open(struct inode *inode, struct file *file)
515{
516 /* /dev/watchdog can only be opened once */
517 if (test_and_set_bit(0, &hpwdt_is_open))
518 return -EBUSY;
519
520 /* Start the watchdog */
521 hpwdt_start();
522 hpwdt_ping();
523
524 return nonseekable_open(inode, file);
525}
526
527static int hpwdt_release(struct inode *inode, struct file *file)
528{
529 /* Stop the watchdog */
530 if (expect_release == 42) {
531 hpwdt_stop();
532 } else {
533 printk(KERN_CRIT
534 "hpwdt: Unexpected close, not stopping watchdog!\n");
535 hpwdt_ping();
536 }
537
538 expect_release = 0;
539
540 /* /dev/watchdog is being closed, make sure it can be re-opened */
541 clear_bit(0, &hpwdt_is_open);
542
543 return 0;
544}
545
546static ssize_t hpwdt_write(struct file *file, const char __user *data,
547 size_t len, loff_t *ppos)
548{
549 /* See if we got the magic character 'V' and reload the timer */
550 if (len) {
551 if (!nowayout) {
552 size_t i;
553
554 /* note: just in case someone wrote the magic character
555 * five months ago... */
556 expect_release = 0;
557
558 /* scan to see whether or not we got the magic char. */
559 for (i = 0; i != len; i++) {
560 char c;
7944d3a5 561 if (get_user(c, data + i))
7f4da474
TM
562 return -EFAULT;
563 if (c == 'V')
564 expect_release = 42;
565 }
566 }
567
568 /* someone wrote to us, we should reload the timer */
569 hpwdt_ping();
570 }
571
572 return len;
573}
574
42747d71 575static const struct watchdog_info ident = {
7f4da474
TM
576 .options = WDIOF_SETTIMEOUT |
577 WDIOF_KEEPALIVEPING |
578 WDIOF_MAGICCLOSE,
36e3ff44 579 .identity = "HP iLO2+ HW Watchdog Timer",
7f4da474
TM
580};
581
582static long hpwdt_ioctl(struct file *file, unsigned int cmd,
583 unsigned long arg)
584{
585 void __user *argp = (void __user *)arg;
586 int __user *p = argp;
587 int new_margin;
588 int ret = -ENOTTY;
589
590 switch (cmd) {
591 case WDIOC_GETSUPPORT:
592 ret = 0;
593 if (copy_to_user(argp, &ident, sizeof(ident)))
594 ret = -EFAULT;
595 break;
596
597 case WDIOC_GETSTATUS:
598 case WDIOC_GETBOOTSTATUS:
599 ret = put_user(0, p);
600 break;
601
602 case WDIOC_KEEPALIVE:
603 hpwdt_ping();
604 ret = 0;
605 break;
606
607 case WDIOC_SETTIMEOUT:
608 ret = get_user(new_margin, p);
609 if (ret)
610 break;
611
612 ret = hpwdt_change_timer(new_margin);
613 if (ret)
614 break;
615
616 hpwdt_ping();
617 /* Fall */
618 case WDIOC_GETTIMEOUT:
619 ret = put_user(soft_margin, p);
620 break;
aae67f36 621
622 case WDIOC_GETTIMELEFT:
623 ret = put_user(hpwdt_time_left(), p);
624 break;
7f4da474
TM
625 }
626 return ret;
627}
628
629/*
630 * Kernel interfaces
631 */
d5c26a59 632static const struct file_operations hpwdt_fops = {
7f4da474
TM
633 .owner = THIS_MODULE,
634 .llseek = no_llseek,
635 .write = hpwdt_write,
636 .unlocked_ioctl = hpwdt_ioctl,
637 .open = hpwdt_open,
638 .release = hpwdt_release,
639};
640
641static struct miscdevice hpwdt_miscdev = {
642 .minor = WATCHDOG_MINOR,
643 .name = "watchdog",
644 .fops = &hpwdt_fops,
645};
646
7f4da474
TM
647/*
648 * Init & Exit
649 */
650
86ded1f3 651#ifdef CONFIG_HPWDT_NMI_DECODING
4a7863cc 652#ifdef CONFIG_X86_LOCAL_APIC
34572b29 653static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
47bece87
TM
654{
655 /*
656 * If nmi_watchdog is turned off then we can turn on
34572b29 657 * our nmi decoding capability.
47bece87 658 */
072b198a 659 hpwdt_nmi_decoding = 1;
47bece87
TM
660}
661#else
34572b29 662static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
47bece87 663{
34572b29 664 dev_warn(&dev->dev, "NMI decoding is disabled. "
47bece87
TM
665 "Your kernel does not support a NMI Watchdog.\n");
666}
4a7863cc 667#endif /* CONFIG_X86_LOCAL_APIC */
2ec7ed67 668
5efc7a62
TM
669/*
670 * dmi_find_icru
671 *
672 * Routine Description:
673 * This function checks whether or not we are on an iCRU-based server.
674 * This check is independent of architecture and needs to be made for
675 * any ProLiant system.
676 */
677static void __devinit dmi_find_icru(const struct dmi_header *dm, void *dummy)
678{
679 struct smbios_proliant_info *smbios_proliant_ptr;
680
681 if (dm->type == SMBIOS_ICRU_INFORMATION) {
682 smbios_proliant_ptr = (struct smbios_proliant_info *) dm;
683 if (smbios_proliant_ptr->misc_features & 0x01)
684 is_icru = 1;
685 }
686}
687
2ec7ed67 688static int __devinit hpwdt_init_nmi_decoding(struct pci_dev *dev)
689{
690 int retval;
691
692 /*
5efc7a62
TM
693 * On typical CRU-based systems we need to map that service in
694 * the BIOS. For 32 bit Operating Systems we need to go through
695 * the 32 Bit BIOS Service Directory. For 64 bit Operating
696 * Systems we get that service through SMBIOS.
697 *
698 * On systems that support the new iCRU service all we need to
699 * do is call dmi_walk to get the supported flag value and skip
700 * the old cru detect code.
2ec7ed67 701 */
5efc7a62
TM
702 dmi_walk(dmi_find_icru, NULL);
703 if (!is_icru) {
704
705 /*
706 * We need to map the ROM to get the CRU service.
707 * For 32 bit Operating Systems we need to go through the 32 Bit
708 * BIOS Service Directory
709 * For 64 bit Operating Systems we get that service through SMBIOS.
710 */
711 retval = detect_cru_service();
712 if (retval < 0) {
713 dev_warn(&dev->dev,
714 "Unable to detect the %d Bit CRU Service.\n",
715 HPWDT_ARCH);
716 return retval;
717 }
2ec7ed67 718
5efc7a62
TM
719 /*
720 * We know this is the only CRU call we need to make so lets keep as
721 * few instructions as possible once the NMI comes in.
722 */
723 cmn_regs.u1.rah = 0x0D;
724 cmn_regs.u1.ral = 0x02;
725 }
2ec7ed67 726
727 /*
728 * If the priority is set to 1, then we will be put first on the
729 * die notify list to handle a critical NMI. The default is to
730 * be last so other users of the NMI signal can function.
731 */
9c48f1c6
DZ
732 retval = register_nmi_handler(NMI_UNKNOWN, hpwdt_pretimeout,
733 (priority) ? NMI_FLAG_FIRST : 0,
734 "hpwdt");
2ec7ed67 735 if (retval != 0) {
736 dev_warn(&dev->dev,
737 "Unable to register a die notifier (err=%d).\n",
738 retval);
739 if (cru_rom_addr)
740 iounmap(cru_rom_addr);
741 }
742
743 dev_info(&dev->dev,
744 "HP Watchdog Timer Driver: NMI decoding initialized"
745 ", allow kernel dump: %s (default = 0/OFF)"
746 ", priority: %s (default = 0/LAST).\n",
747 (allow_kdump == 0) ? "OFF" : "ON",
748 (priority == 0) ? "LAST" : "FIRST");
749 return 0;
750}
751
b77b7088 752static void hpwdt_exit_nmi_decoding(void)
2ec7ed67 753{
9c48f1c6 754 unregister_nmi_handler(NMI_UNKNOWN, "hpwdt");
2ec7ed67 755 if (cru_rom_addr)
756 iounmap(cru_rom_addr);
757}
86ded1f3 758#else /* !CONFIG_HPWDT_NMI_DECODING */
759static void __devinit hpwdt_check_nmi_decoding(struct pci_dev *dev)
760{
761}
762
763static int __devinit hpwdt_init_nmi_decoding(struct pci_dev *dev)
764{
765 return 0;
766}
767
b77b7088 768static void hpwdt_exit_nmi_decoding(void)
86ded1f3 769{
770}
771#endif /* CONFIG_HPWDT_NMI_DECODING */
47bece87 772
7f4da474 773static int __devinit hpwdt_init_one(struct pci_dev *dev,
ab4ba3cd 774 const struct pci_device_id *ent)
7f4da474
TM
775{
776 int retval;
777
47bece87 778 /*
34572b29 779 * Check if we can do NMI decoding or not
47bece87 780 */
34572b29 781 hpwdt_check_nmi_decoding(dev);
47bece87 782
7f4da474 783 /*
36e3ff44 784 * First let's find out if we are on an iLO2+ server. We will
7f4da474 785 * not run on a legacy ASM box.
ab4ba3cd 786 * So we only support the G5 ProLiant servers and higher.
7f4da474
TM
787 */
788 if (dev->subsystem_vendor != PCI_VENDOR_ID_HP) {
789 dev_warn(&dev->dev,
36e3ff44 790 "This server does not have an iLO2+ ASIC.\n");
7f4da474
TM
791 return -ENODEV;
792 }
793
794 if (pci_enable_device(dev)) {
795 dev_warn(&dev->dev,
796 "Not possible to enable PCI Device: 0x%x:0x%x.\n",
797 ent->vendor, ent->device);
798 return -ENODEV;
799 }
800
801 pci_mem_addr = pci_iomap(dev, 1, 0x80);
802 if (!pci_mem_addr) {
803 dev_warn(&dev->dev,
36e3ff44 804 "Unable to detect the iLO2+ server memory.\n");
7f4da474
TM
805 retval = -ENOMEM;
806 goto error_pci_iomap;
807 }
808 hpwdt_timer_reg = pci_mem_addr + 0x70;
809 hpwdt_timer_con = pci_mem_addr + 0x72;
810
811 /* Make sure that we have a valid soft_margin */
812 if (hpwdt_change_timer(soft_margin))
813 hpwdt_change_timer(DEFAULT_MARGIN);
814
2ec7ed67 815 /* Initialize NMI Decoding functionality */
816 retval = hpwdt_init_nmi_decoding(dev);
817 if (retval != 0)
818 goto error_init_nmi_decoding;
7f4da474
TM
819
820 retval = misc_register(&hpwdt_miscdev);
821 if (retval < 0) {
822 dev_warn(&dev->dev,
823 "Unable to register miscdev on minor=%d (err=%d).\n",
824 WATCHDOG_MINOR, retval);
825 goto error_misc_register;
826 }
827
2ec7ed67 828 dev_info(&dev->dev, "HP Watchdog Timer Driver: %s"
829 ", timer margin: %d seconds (nowayout=%d).\n",
830 HPWDT_VERSION, soft_margin, nowayout);
7f4da474
TM
831 return 0;
832
833error_misc_register:
2ec7ed67 834 hpwdt_exit_nmi_decoding();
835error_init_nmi_decoding:
7f4da474
TM
836 pci_iounmap(dev, pci_mem_addr);
837error_pci_iomap:
838 pci_disable_device(dev);
839 return retval;
840}
841
842static void __devexit hpwdt_exit(struct pci_dev *dev)
843{
844 if (!nowayout)
845 hpwdt_stop();
846
847 misc_deregister(&hpwdt_miscdev);
2ec7ed67 848 hpwdt_exit_nmi_decoding();
7f4da474
TM
849 pci_iounmap(dev, pci_mem_addr);
850 pci_disable_device(dev);
851}
852
853static struct pci_driver hpwdt_driver = {
854 .name = "hpwdt",
855 .id_table = hpwdt_devices,
856 .probe = hpwdt_init_one,
857 .remove = __devexit_p(hpwdt_exit),
858};
859
860static void __exit hpwdt_cleanup(void)
861{
862 pci_unregister_driver(&hpwdt_driver);
863}
864
865static int __init hpwdt_init(void)
866{
867 return pci_register_driver(&hpwdt_driver);
868}
869
870MODULE_AUTHOR("Tom Mingarelli");
871MODULE_DESCRIPTION("hp watchdog driver");
872MODULE_LICENSE("GPL");
d8100c3a 873MODULE_VERSION(HPWDT_VERSION);
7f4da474
TM
874MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
875
876module_param(soft_margin, int, 0);
877MODULE_PARM_DESC(soft_margin, "Watchdog timeout in seconds");
878
879module_param(nowayout, int, 0);
880MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
881 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
882
86ded1f3 883#ifdef CONFIG_HPWDT_NMI_DECODING
550d299e 884module_param(allow_kdump, int, 0);
885MODULE_PARM_DESC(allow_kdump, "Start a kernel dump after NMI occurs");
886
44df7535
TM
887module_param(priority, int, 0);
888MODULE_PARM_DESC(priority, "The hpwdt driver handles NMIs first or last"
889 " (default = 0/Last)\n");
86ded1f3 890#endif /* !CONFIG_HPWDT_NMI_DECODING */
44df7535 891
7f4da474
TM
892module_init(hpwdt_init);
893module_exit(hpwdt_cleanup);
This page took 0.34602 seconds and 5 git commands to generate.