thermal: Convert to devm_ioremap_resource()
[deliverable/linux.git] / drivers / watchdog / jz4740_wdt.c
CommitLineData
f865c352
PC
1/*
2 * Copyright (C) 2010, Paul Cercueil <paul@crapouillou.net>
3 * JZ4740 Watchdog driver
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * You should have received a copy of the GNU General Public License along
11 * with this program; if not, write to the Free Software Foundation, Inc.,
12 * 675 Mass Ave, Cambridge, MA 02139, USA.
13 *
14 */
15
16#include <linux/module.h>
17#include <linux/moduleparam.h>
18#include <linux/types.h>
19#include <linux/kernel.h>
f865c352
PC
20#include <linux/miscdevice.h>
21#include <linux/watchdog.h>
22#include <linux/init.h>
f865c352 23#include <linux/platform_device.h>
f865c352
PC
24#include <linux/io.h>
25#include <linux/device.h>
26#include <linux/clk.h>
27#include <linux/slab.h>
85f6df14 28#include <linux/err.h>
f865c352
PC
29
30#include <asm/mach-jz4740/timer.h>
31
32#define JZ_REG_WDT_TIMER_DATA 0x0
33#define JZ_REG_WDT_COUNTER_ENABLE 0x4
34#define JZ_REG_WDT_TIMER_COUNTER 0x8
35#define JZ_REG_WDT_TIMER_CONTROL 0xC
36
37#define JZ_WDT_CLOCK_PCLK 0x1
38#define JZ_WDT_CLOCK_RTC 0x2
39#define JZ_WDT_CLOCK_EXT 0x4
40
f865c352
PC
41#define JZ_WDT_CLOCK_DIV_SHIFT 3
42
43#define JZ_WDT_CLOCK_DIV_1 (0 << JZ_WDT_CLOCK_DIV_SHIFT)
44#define JZ_WDT_CLOCK_DIV_4 (1 << JZ_WDT_CLOCK_DIV_SHIFT)
45#define JZ_WDT_CLOCK_DIV_16 (2 << JZ_WDT_CLOCK_DIV_SHIFT)
46#define JZ_WDT_CLOCK_DIV_64 (3 << JZ_WDT_CLOCK_DIV_SHIFT)
47#define JZ_WDT_CLOCK_DIV_256 (4 << JZ_WDT_CLOCK_DIV_SHIFT)
48#define JZ_WDT_CLOCK_DIV_1024 (5 << JZ_WDT_CLOCK_DIV_SHIFT)
49
50#define DEFAULT_HEARTBEAT 5
51#define MAX_HEARTBEAT 2048
52
85f6df14
AL
53static bool nowayout = WATCHDOG_NOWAYOUT;
54module_param(nowayout, bool, 0);
55MODULE_PARM_DESC(nowayout,
56 "Watchdog cannot be stopped once started (default="
57 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
f865c352 58
85f6df14
AL
59static unsigned int heartbeat = DEFAULT_HEARTBEAT;
60module_param(heartbeat, uint, 0);
61MODULE_PARM_DESC(heartbeat,
62 "Watchdog heartbeat period in seconds from 1 to "
63 __MODULE_STRING(MAX_HEARTBEAT) ", default "
64 __MODULE_STRING(DEFAULT_HEARTBEAT));
f865c352 65
85f6df14
AL
66struct jz4740_wdt_drvdata {
67 struct watchdog_device wdt;
68 void __iomem *base;
69 struct clk *rtc_clk;
70};
f865c352 71
85f6df14 72static int jz4740_wdt_ping(struct watchdog_device *wdt_dev)
f865c352 73{
85f6df14
AL
74 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
75
76 writew(0x0, drvdata->base + JZ_REG_WDT_TIMER_COUNTER);
77 return 0;
f865c352
PC
78}
79
85f6df14
AL
80static int jz4740_wdt_set_timeout(struct watchdog_device *wdt_dev,
81 unsigned int new_timeout)
f865c352 82{
85f6df14 83 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
f865c352
PC
84 unsigned int rtc_clk_rate;
85 unsigned int timeout_value;
86 unsigned short clock_div = JZ_WDT_CLOCK_DIV_1;
87
85f6df14 88 rtc_clk_rate = clk_get_rate(drvdata->rtc_clk);
f865c352 89
85f6df14 90 timeout_value = rtc_clk_rate * new_timeout;
f865c352
PC
91 while (timeout_value > 0xffff) {
92 if (clock_div == JZ_WDT_CLOCK_DIV_1024) {
93 /* Requested timeout too high;
94 * use highest possible value. */
95 timeout_value = 0xffff;
96 break;
97 }
98 timeout_value >>= 2;
99 clock_div += (1 << JZ_WDT_CLOCK_DIV_SHIFT);
100 }
101
85f6df14
AL
102 writeb(0x0, drvdata->base + JZ_REG_WDT_COUNTER_ENABLE);
103 writew(clock_div, drvdata->base + JZ_REG_WDT_TIMER_CONTROL);
f865c352 104
85f6df14
AL
105 writew((u16)timeout_value, drvdata->base + JZ_REG_WDT_TIMER_DATA);
106 writew(0x0, drvdata->base + JZ_REG_WDT_TIMER_COUNTER);
f865c352 107 writew(clock_div | JZ_WDT_CLOCK_RTC,
85f6df14 108 drvdata->base + JZ_REG_WDT_TIMER_CONTROL);
f865c352 109
85f6df14 110 writeb(0x1, drvdata->base + JZ_REG_WDT_COUNTER_ENABLE);
f865c352 111
0197c1c4 112 wdt_dev->timeout = new_timeout;
85f6df14 113 return 0;
f865c352
PC
114}
115
85f6df14 116static int jz4740_wdt_start(struct watchdog_device *wdt_dev)
f865c352 117{
85f6df14
AL
118 jz4740_timer_enable_watchdog();
119 jz4740_wdt_set_timeout(wdt_dev, wdt_dev->timeout);
f865c352 120
85f6df14 121 return 0;
f865c352
PC
122}
123
85f6df14 124static int jz4740_wdt_stop(struct watchdog_device *wdt_dev)
f865c352 125{
85f6df14 126 struct jz4740_wdt_drvdata *drvdata = watchdog_get_drvdata(wdt_dev);
742e4b63 127
85f6df14
AL
128 jz4740_timer_disable_watchdog();
129 writeb(0x0, drvdata->base + JZ_REG_WDT_COUNTER_ENABLE);
f865c352 130
85f6df14 131 return 0;
f865c352
PC
132}
133
85f6df14
AL
134static const struct watchdog_info jz4740_wdt_info = {
135 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
f865c352
PC
136 .identity = "jz4740 Watchdog",
137};
138
85f6df14 139static const struct watchdog_ops jz4740_wdt_ops = {
f865c352 140 .owner = THIS_MODULE,
85f6df14
AL
141 .start = jz4740_wdt_start,
142 .stop = jz4740_wdt_stop,
143 .ping = jz4740_wdt_ping,
144 .set_timeout = jz4740_wdt_set_timeout,
f865c352
PC
145};
146
2d991a16 147static int jz4740_wdt_probe(struct platform_device *pdev)
f865c352 148{
85f6df14
AL
149 struct jz4740_wdt_drvdata *drvdata;
150 struct watchdog_device *jz4740_wdt;
151 struct resource *res;
152 int ret;
153
154 drvdata = devm_kzalloc(&pdev->dev, sizeof(struct jz4740_wdt_drvdata),
155 GFP_KERNEL);
156 if (!drvdata) {
157 dev_err(&pdev->dev, "Unable to alloacate watchdog device\n");
158 return -ENOMEM;
f865c352
PC
159 }
160
85f6df14
AL
161 if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
162 heartbeat = DEFAULT_HEARTBEAT;
f865c352 163
85f6df14
AL
164 jz4740_wdt = &drvdata->wdt;
165 jz4740_wdt->info = &jz4740_wdt_info;
166 jz4740_wdt->ops = &jz4740_wdt_ops;
167 jz4740_wdt->timeout = heartbeat;
168 jz4740_wdt->min_timeout = 1;
169 jz4740_wdt->max_timeout = MAX_HEARTBEAT;
170 watchdog_set_nowayout(jz4740_wdt, nowayout);
171 watchdog_set_drvdata(jz4740_wdt, drvdata);
172
173 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
174 drvdata->base = devm_request_and_ioremap(&pdev->dev, res);
175 if (drvdata->base == NULL) {
f865c352 176 ret = -EBUSY;
85f6df14 177 goto err_out;
f865c352
PC
178 }
179
85f6df14
AL
180 drvdata->rtc_clk = clk_get(NULL, "rtc");
181 if (IS_ERR(drvdata->rtc_clk)) {
182 dev_err(&pdev->dev, "cannot find RTC clock\n");
183 ret = PTR_ERR(drvdata->rtc_clk);
184 goto err_out;
f865c352
PC
185 }
186
85f6df14
AL
187 ret = watchdog_register_device(&drvdata->wdt);
188 if (ret < 0)
f865c352 189 goto err_disable_clk;
f865c352 190
85f6df14 191 platform_set_drvdata(pdev, drvdata);
f865c352
PC
192 return 0;
193
194err_disable_clk:
85f6df14
AL
195 clk_put(drvdata->rtc_clk);
196err_out:
f865c352
PC
197 return ret;
198}
199
4b12b896 200static int jz4740_wdt_remove(struct platform_device *pdev)
f865c352 201{
85f6df14 202 struct jz4740_wdt_drvdata *drvdata = platform_get_drvdata(pdev);
f865c352 203
85f6df14
AL
204 jz4740_wdt_stop(&drvdata->wdt);
205 watchdog_unregister_device(&drvdata->wdt);
206 clk_put(drvdata->rtc_clk);
f865c352
PC
207
208 return 0;
209}
210
f865c352
PC
211static struct platform_driver jz4740_wdt_driver = {
212 .probe = jz4740_wdt_probe,
82268714 213 .remove = jz4740_wdt_remove,
f865c352
PC
214 .driver = {
215 .name = "jz4740-wdt",
216 .owner = THIS_MODULE,
217 },
218};
219
b8ec6118 220module_platform_driver(jz4740_wdt_driver);
f865c352
PC
221
222MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
223MODULE_DESCRIPTION("jz4740 Watchdog Driver");
f865c352
PC
224MODULE_LICENSE("GPL");
225MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
226MODULE_ALIAS("platform:jz4740-wdt");
This page took 0.146231 seconds and 5 git commands to generate.