*** empty log message ***
[deliverable/binutils-gdb.git] / gas / ChangeLog
CommitLineData
f0927246
NC
12006-08-05 Pedro Alves <pedro_alves@portugalmail.pt>
2
3 * config/tc-arm.c: Move "dwarf2dbg.h" inclusion out of OBJ_ELF
4 only block.
5 (pe_directive_secrel) [TE_PE]: New function.
6 (md_pseudo_table) [!OBJ_ELF]: Handle 2byte, 4byte, 8byte, file,
7 loc, loc_mark_labels.
8 [TE_PE]: Handle secrel32.
9 (output_relax_insn): Remove OBJ_ELF around dwarf2_emit_insn
10 call.
11 (output_inst): Remove OBJ_ELF around dwarf2_emit_insn call.
12 (arm_frob_label): Remove OBJ_ELF around dwarf2_emit_label call.
13 (md_section_align): Only round section sizes here for AOUT
14 targets.
15 (tc_arm_regname_to_dw2regnum): Move out for OBJ_ELF only block.
16 (tc_pe_dwarf2_emit_offset): New function.
17 (md_apply_fix) [TE_PE]: Handle BFD_RELOC_32_SECREL.
18 (cons_fix_new_arm): Handle O_secrel.
19 * config/tc-arm.h : Move DWARF2_LINE_MIN_INSN_LENGTH,
20 DWARF2_DEFAULT_RETURN_COLUMN and DWARF2_CIE_DATA_ALIGNMENT out
21 of OBJ_ELF only block.
22 [TE_PE]: Define O_secrel, TC_DWARF2_EMIT_OFFSET, and declare
23 tc_pe_dwarf2_emit_offset.
24
55e6e397
RS
252006-08-04 Richard Sandiford <richard@codesourcery.com>
26
27 * config/tc-sh.c (apply_full_field_fix): New function.
28 (md_apply_fix): Use it instead of md_number_to_chars. Do not fill
29 in fx_addnumber for BFD_RELOC_32_PLT_PCREL.
30 (tc_gen_reloc): Use fx_addnumber rather than 0 as the default case.
31 * config/tc-sh.h (TARGET_FORMAT): Override for TE_VXWORKS.
32
9cd19b17
NC
332006-08-03 Nick Clifton <nickc@redhat.com>
34
35 PR gas/2991
36 * config.in: Regenerate.
37
97f87066
JM
382006-08-03 Joseph Myers <joseph@codesourcery.com>
39
40 * config/tc-arm.c (parse_operands): Handle invalid register name
41 for OP_RIWR_RIWC.
42
41adaa5c
JM
432006-08-03 Joseph Myers <joseph@codesourcery.com>
44
45 * config/tc-arm.c (enum operand_parse_code): Add OP_RIWC_RIWG.
46 (parse_operands): Handle it.
47 (insns): Use it for tmcr and tmrc.
48
9d7cbccd
NC
492006-08-02 Petr Salinger <Petr.Salinger@seznam.cz>
50
51 PR binutils/2983
52 * config/tc-i386.c (md_parse_option): Treat any target starting
53 with elf64_x86_64 as a viable target for the -64 switch.
54 (i386_target_format): For 64-bit ELF flavoured output use
55 ELF_TARGET_FORMAT64.
56 * config/tc-i386.h (ELF_TARGET_FORMAT64): Define.
57
c973bc5c
NC
582006-08-02 Nick Clifton <nickc@redhat.com>
59
60 PR gas/2991
61 * acinclude.m4 (BFD_BINARY_FOPEN): Import this function from
62 bfd/aclocal.m4.
63 * configure.in: Run BFD_BINARY_FOPEN.
64 * configure: Regenerate.
65 * as.h: Look at USE_BINARY_FOPEN to decide which fopen-*.h header
66 file to include.
67
cfde7f70
L
682006-08-01 H.J. Lu <hongjiu.lu@intel.com>
69
70 * config/tc-i386.c (md_assemble): Don't update
71 cpu_arch_isa_flags.
72
b4c71f56
TS
732006-08-01 Thiemo Seufer <ths@mips.com>
74
75 * config/tc-mips.c (md_section_align): Check ELF-ness at runtime.
76
54f4ddb3
TS
772006-08-01 Thiemo Seufer <ths@mips.com>
78
79 * config/tc-mips.c (macro_build_lui): Fix comment formatting.
80 (md_apply_fix): Likewise. Unify handling of BFD_RELOC_RVA,
81 BFD_RELOC_32 and BFD_RELOC_16.
82 (s_align, s_cpload, s_cplocal, s_cprestore, s_mips_stab,
83 md_convert_frag, md_obj_end): Fix comment formatting.
84
d103cf61
TS
852006-07-31 Thiemo Seufer <ths@mips.com>
86
87 * config/tc-mips.c (md_apply_fix, tc_gen_reloc): Remove special
88 handling for BFD_RELOC_MIPS16_JMP.
89
601e61cd
NC
902006-07-24 Andreas Schwab <schwab@suse.de>
91
92 PR/2756
93 * read.c (read_a_source_file): Ignore unknown text after line
94 comment character. Fix misleading comment.
95
b45619c0
NC
962006-07-24 Ralk Wildenhues <Ralf.Wildenhues@gmx.de>
97
98 * doc/all.texi, doc/as.texinfo, doc/c-arc.texi, doc/c-arm.texi,
99 doc/c-avr.texi, doc/c-bfin.texi, doc/c-i386.texi,
100 doc/c-i960.texi, doc/c-m32r.texi, doc/c-m68k.texi,
101 doc/c-mmix.texi, doc/c-pdp11.texi, doc/c-ppc.texi,
102 doc/c-tic54x.texi, doc/c-v850.texi, doc/c-xtensa.texi,
103 doc/c-z80.texi, doc/internals.texi: Fix some typos.
104
784906c5
NC
1052006-07-21 Nick Clifton <nickc@redhat.com>
106
107 * config/tc-sh.c (md_longopts): Add -EL and -EB for use by the
108 linker testsuite.
109
d5f010e9
TS
1102006-07-20 Thiemo Seufer <ths@mips.com>
111 Nigel Stephens <nigel@mips.com>
112
113 * config/tc-mips.c (md_parse_option): Don't infer optimisation
114 options from debug options.
115
35d3d567
TS
1162006-07-20 Thiemo Seufer <ths@mips.com>
117
118 * config/tc-mips.c (mips_fix_adjustable): Handle BFD_RELOC_MIPS16_JMP.
119 (tc_gen_reloc): Handle mips16 jumps to section symbol offsets.
120
401a54cf
PB
1212006-07-19 Paul Brook <paul@codesourcery.com>
122
123 * config/tc-arm.c (insns): Fix rbit Arm opcode.
124
16805f35
PB
1252006-07-18 Paul Brook <paul@codesourcery.com>
126
127 * tc-arm.c (do_t_add_sub): Use addw/subw when source is PC.
128 (md_convert_frag): Use correct reloc for add_pc. Use
129 BFD_RELOC_ARM_T32_ADD_IMM for normal add/sum.
130 (md_apply_fix): Handle BFD_RELOC_ARM_T32_ADD_IMM.
131 (arm_force_relocation): Handle BFD_RELOC_ARM_T32_ADD_IMM.
132
d9e05e4e
AM
1332006-07-17 Mat Hostetter <mat@lcs.mit.edu>
134
135 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
136 when file and line unknown.
137
f43abd2b
TS
1382006-07-17 Thiemo Seufer <ths@mips.com>
139
140 * read.c (s_struct): Use IS_ELF.
141 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
142 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
143 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
144 s_mips_mask): Likewise.
145
a2902af6
TS
1462006-07-16 Thiemo Seufer <ths@mips.com>
147 David Ung <davidu@mips.com>
148
149 * read.c (s_struct): Handle ELF section changing.
150 * config/tc-mips.c (s_align): Leave enabling auto-align to the
151 generic code.
152 (s_change_sec): Try section changing only if we output ELF.
153
d32cad65
L
1542006-07-15 H.J. Lu <hongjiu.lu@intel.com>
155
156 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
157 CpuAmdFam10.
158 (smallest_imm_type): Remove Cpu086.
159 (i386_target_format): Likewise.
160
161 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
162 Update CpuXXX.
163
050dfa73
MM
1642006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
165 Michael Meissner <michael.meissner@amd.com>
166
167 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
168 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
169 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
170 architecture.
171 (i386_align_code): Ditto.
172 (md_assemble_code): Add support for insertq/extrq instructions,
173 swapping as needed for intel syntax.
174 (swap_imm_operands): New function to swap immediate operands.
175 (swap_operands): Deal with 4 operand instructions.
176 (build_modrm_byte): Add support for insertq instruction.
177
6b2de085
L
1782006-07-13 H.J. Lu <hongjiu.lu@intel.com>
179
180 * config/tc-i386.h (Size64): Fix a typo in comment.
181
01eaea5a
NC
1822006-07-12 Nick Clifton <nickc@redhat.com>
183
184 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
7cfe9437 185 fixup_segment() to repeat a range check on a value that has
01eaea5a
NC
186 already been checked here.
187
1e85aad8
JW
1882006-07-07 James E Wilson <wilson@specifix.com>
189
190 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
191
1370e33d
NC
1922006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
193 Nick Clifton <nickc@redhat.com>
194
195 PR binutils/2877
196 * doc/as.texi: Fix spelling typo: branchs => branches.
197 * doc/c-m68hc11.texi: Likewise.
198 * config/tc-m68hc11.c: Likewise.
199 Support old spelling of command line switch for backwards
200 compatibility.
201
5f0fe04b
TS
2022006-07-04 Thiemo Seufer <ths@mips.com>
203 David Ung <davidu@mips.com>
204
205 * config/tc-mips.c (s_is_linkonce): New function.
206 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
207 weak, external, and linkonce symbols.
208 (pic_need_relax): Use s_is_linkonce.
209
85234291
L
2102006-06-24 H.J. Lu <hongjiu.lu@intel.com>
211
212 * doc/as.texinfo (Org): Remove space.
213 (P2align): Add "@var{abs-expr},".
214
ccc9c027
L
2152006-06-23 H.J. Lu <hongjiu.lu@intel.com>
216
217 * config/tc-i386.c (cpu_arch_tune_set): New.
218 (cpu_arch_isa): Likewise.
219 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
220 nops with short or long nop sequences based on -march=/.arch
221 and -mtune=.
222 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
223 set cpu_arch_tune and cpu_arch_tune_flags.
224 (md_parse_option): For -march=, set cpu_arch_isa and set
225 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
226 0. Set cpu_arch_tune_set to 1 for -mtune=.
227 (i386_target_format): Don't set cpu_arch_tune.
228
d4dc2f22
TS
2292006-06-23 Nigel Stephens <nigel@mips.com>
230
231 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
232 generated .sbss.* and .gnu.linkonce.sb.*.
233
a8dbcb85
TS
2342006-06-23 Thiemo Seufer <ths@mips.com>
235 David Ung <davidu@mips.com>
236
237 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
238 label_list.
239 * config/tc-mips.c (label_list): Define per-segment label_list.
240 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
241 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
242 mips_from_file_after_relocs, mips_define_label): Use per-segment
243 label_list.
244
3994f87e
TS
2452006-06-22 Thiemo Seufer <ths@mips.com>
246
247 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
248 (append_insn): Use it.
249 (md_apply_fix): Whitespace formatting.
250 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
251 mips16_extended_frag): Remove register specifier.
252 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
253 constants.
254
fa073d69
MS
2552006-06-21 Mark Shinwell <shinwell@codesourcery.com>
256
257 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
258 a directive saving VFP registers for ARMv6 or later.
259 (s_arm_unwind_save): Add parameter arch_v6 and call
260 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
261 appropriate.
262 (md_pseudo_table): Add entry for new "vsave" directive.
263 * doc/c-arm.texi: Correct error in example for "save"
264 directive (fstmdf -> fstmdx). Also document "vsave" directive.
265
8e77b565 2662006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
026dcbd7
DC
267 Anatoly Sokolov <aesok@post.ru>
268
269 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
270 and atmega644p devices. Rename atmega164/atmega324 devices to
271 atmega164p/atmega324p.
272 * doc/c-avr.texi: Document new mcu and arch options.
273
8b1ad454
NC
2742006-06-17 Nick Clifton <nickc@redhat.com>
275
276 * config/tc-arm.c (enum parse_operand_result): Move outside of
277 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
278
9103f4f4
L
2792006-06-16 H.J. Lu <hongjiu.lu@intel.com>
280
281 * config/tc-i386.h (processor_type): New.
282 (arch_entry): Add type.
283
284 * config/tc-i386.c (cpu_arch_tune): New.
285 (cpu_arch_tune_flags): Likewise.
286 (cpu_arch_isa_flags): Likewise.
287 (cpu_arch): Updated.
288 (set_cpu_arch): Also update cpu_arch_isa_flags.
289 (md_assemble): Update cpu_arch_isa_flags.
290 (OPTION_MARCH): New.
291 (OPTION_MTUNE): Likewise.
292 (md_longopts): Add -march= and -mtune=.
293 (md_parse_option): Support -march= and -mtune=.
294 (md_show_usage): Add -march=CPU/-mtune=CPU.
295 (i386_target_format): Also update cpu_arch_isa_flags,
296 cpu_arch_tune and cpu_arch_tune_flags.
297
298 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
299
300 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
301
4962c51a
MS
3022006-06-15 Mark Shinwell <shinwell@codesourcery.com>
303
304 * config/tc-arm.c (enum parse_operand_result): New.
305 (struct group_reloc_table_entry): New.
306 (enum group_reloc_type): New.
307 (group_reloc_table): New array.
308 (find_group_reloc_table_entry): New function.
309 (parse_shifter_operand_group_reloc): New function.
310 (parse_address_main): New function, incorporating code
311 from the old parse_address function. To be used via...
312 (parse_address): wrapper for parse_address_main; and
313 (parse_address_group_reloc): new function, likewise.
314 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
315 OP_ADDRGLDRS, OP_ADDRGLDC.
316 (parse_operands): Support for these new operand codes.
317 New macro po_misc_or_fail_no_backtrack.
318 (encode_arm_cp_address): Preserve group relocations.
319 (insns): Modify to use the above operand codes where group
320 relocations are permitted.
321 (md_apply_fix): Handle the group relocations
322 ALU_PC_G0_NC through LDC_SB_G2.
323 (tc_gen_reloc): Likewise.
324 (arm_force_relocation): Leave group relocations for the linker.
325 (arm_fix_adjustable): Likewise.
326
cd2f129f
JB
3272006-06-15 Julian Brown <julian@codesourcery.com>
328
329 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
330 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
331 relocs properly.
332
46e883c5
L
3332006-06-12 H.J. Lu <hongjiu.lu@intel.com>
334
335 * config/tc-i386.c (process_suffix): Don't add rex64 for
336 "xchg %rax,%rax".
337
1787fe5b
TS
3382006-06-09 Thiemo Seufer <ths@mips.com>
339
340 * config/tc-mips.c (mips_ip): Maintain argument count.
341
96f989c2
AM
3422006-06-09 Alan Modra <amodra@bigpond.net.au>
343
344 * config/tc-iq2000.c: Include sb.h.
345
7c752c2a
TS
3462006-06-08 Nigel Stephens <nigel@mips.com>
347
348 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
349 aliases for better compatibility with SGI tools.
350
03bf704f
AM
3512006-06-08 Alan Modra <amodra@bigpond.net.au>
352
353 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
354 * Makefile.am (GASLIBS): Expand @BFDLIB@.
355 (BFDVER_H): Delete.
356 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
357 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
358 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
359 Run "make dep-am".
360 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
361 * Makefile.in: Regenerate.
362 * doc/Makefile.in: Regenerate.
363 * configure: Regenerate.
364
6648b7cf
JM
3652006-06-07 Joseph S. Myers <joseph@codesourcery.com>
366
367 * po/Make-in (pdf, ps): New dummy targets.
368
037e8744
JB
3692006-06-07 Julian Brown <julian@codesourcery.com>
370
371 * config/tc-arm.c (stdarg.h): include.
372 (arm_it): Add uncond_value field. Add isvec and issingle to operand
373 array.
374 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
375 REG_TYPE_NSDQ (single, double or quad vector reg).
376 (reg_expected_msgs): Update.
377 (BAD_FPU): Add macro for unsupported FPU instruction error.
378 (parse_neon_type): Support 'd' as an alias for .f64.
379 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
380 sets of registers.
381 (parse_vfp_reg_list): Don't update first arg on error.
382 (parse_neon_mov): Support extra syntax for VFP moves.
383 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
384 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
385 (parse_operands): Support isvec, issingle operands fields, new parse
386 codes above.
387 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
388 msr variants.
389 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
390 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
391 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
392 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
393 shapes.
394 (neon_shape): Redefine in terms of above.
395 (neon_shape_class): New enumeration, table of shape classes.
396 (neon_shape_el): New enumeration. One element of a shape.
397 (neon_shape_el_size): Register widths of above, where appropriate.
398 (neon_shape_info): New struct. Info for shape table.
399 (neon_shape_tab): New array.
400 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
401 (neon_check_shape): Rewrite as...
402 (neon_select_shape): New function to classify instruction shapes,
403 driven by new table neon_shape_tab array.
404 (neon_quad): New function. Return 1 if shape should set Q flag in
405 instructions (or equivalent), 0 otherwise.
406 (type_chk_of_el_type): Support F64.
407 (el_type_of_type_chk): Likewise.
408 (neon_check_type): Add support for VFP type checking (VFP data
409 elements fill their containing registers).
410 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
411 in thumb mode for VFP instructions.
412 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
413 and encode the current instruction as if it were that opcode.
414 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
415 arguments, call function in PFN.
416 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
417 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
418 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
419 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
420 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
421 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
422 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
423 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
424 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
425 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
426 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
427 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
428 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
429 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
430 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
431 neon_quad.
432 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
433 between VFP and Neon turns out to belong to Neon. Perform
434 architecture check and fill in condition field if appropriate.
435 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
436 (do_neon_cvt): Add support for VFP variants of instructions.
437 (neon_cvt_flavour): Extend to cover VFP conversions.
438 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
439 vmov variants.
440 (do_neon_ldr_str): Handle single-precision VFP load/store.
441 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
442 NS_NULL not NS_IGNORE.
443 (opcode_tag): Add OT_csuffixF for operands which either take a
444 conditional suffix, or have 0xF in the condition field.
445 (md_assemble): Add support for OT_csuffixF.
446 (NCE): Replace macro with...
447 (NCE_tag, NCE, NCEF): New macros.
448 (nCE): Replace macro with...
449 (nCE_tag, nCE, nCEF): New macros.
450 (insns): Add support for VFP insns or VFP versions of insns msr,
451 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
452 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
453 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
454 VFP/Neon insns together.
455
ebd1c875
AM
4562006-06-07 Alan Modra <amodra@bigpond.net.au>
457 Ladislav Michl <ladis@linux-mips.org>
458
459 * app.c: Don't include headers already included by as.h.
460 * as.c: Likewise.
461 * atof-generic.c: Likewise.
462 * cgen.c: Likewise.
463 * dwarf2dbg.c: Likewise.
464 * expr.c: Likewise.
465 * input-file.c: Likewise.
466 * input-scrub.c: Likewise.
467 * macro.c: Likewise.
468 * output-file.c: Likewise.
469 * read.c: Likewise.
470 * sb.c: Likewise.
471 * config/bfin-lex.l: Likewise.
472 * config/obj-coff.h: Likewise.
473 * config/obj-elf.h: Likewise.
474 * config/obj-som.h: Likewise.
475 * config/tc-arc.c: Likewise.
476 * config/tc-arm.c: Likewise.
477 * config/tc-avr.c: Likewise.
478 * config/tc-bfin.c: Likewise.
479 * config/tc-cris.c: Likewise.
480 * config/tc-d10v.c: Likewise.
481 * config/tc-d30v.c: Likewise.
482 * config/tc-dlx.h: Likewise.
483 * config/tc-fr30.c: Likewise.
484 * config/tc-frv.c: Likewise.
485 * config/tc-h8300.c: Likewise.
486 * config/tc-hppa.c: Likewise.
487 * config/tc-i370.c: Likewise.
488 * config/tc-i860.c: Likewise.
489 * config/tc-i960.c: Likewise.
490 * config/tc-ip2k.c: Likewise.
491 * config/tc-iq2000.c: Likewise.
492 * config/tc-m32c.c: Likewise.
493 * config/tc-m32r.c: Likewise.
494 * config/tc-maxq.c: Likewise.
495 * config/tc-mcore.c: Likewise.
496 * config/tc-mips.c: Likewise.
497 * config/tc-mmix.c: Likewise.
498 * config/tc-mn10200.c: Likewise.
499 * config/tc-mn10300.c: Likewise.
500 * config/tc-msp430.c: Likewise.
501 * config/tc-mt.c: Likewise.
502 * config/tc-ns32k.c: Likewise.
503 * config/tc-openrisc.c: Likewise.
504 * config/tc-ppc.c: Likewise.
505 * config/tc-s390.c: Likewise.
506 * config/tc-sh.c: Likewise.
507 * config/tc-sh64.c: Likewise.
508 * config/tc-sparc.c: Likewise.
509 * config/tc-tic30.c: Likewise.
510 * config/tc-tic4x.c: Likewise.
511 * config/tc-tic54x.c: Likewise.
512 * config/tc-v850.c: Likewise.
513 * config/tc-vax.c: Likewise.
514 * config/tc-xc16x.c: Likewise.
515 * config/tc-xstormy16.c: Likewise.
516 * config/tc-xtensa.c: Likewise.
517 * config/tc-z80.c: Likewise.
518 * config/tc-z8k.c: Likewise.
519 * macro.h: Don't include sb.h or ansidecl.h.
520 * sb.h: Don't include stdio.h or ansidecl.h.
521 * cond.c: Include sb.h.
522 * itbl-lex.l: Include as.h instead of other system headers.
523 * itbl-parse.y: Likewise.
524 * itbl-ops.c: Similarly.
525 * itbl-ops.h: Don't include as.h or ansidecl.h.
526 * config/bfin-defs.h: Don't include bfd.h or as.h.
527 * config/bfin-parse.y: Include as.h instead of other system headers.
528
9622b051
AM
5292006-06-06 Ben Elliston <bje@au.ibm.com>
530 Anton Blanchard <anton@samba.org>
531
532 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
533 (md_show_usage): Document it.
534 (ppc_setup_opcodes): Test power6 opcode flag bits.
535 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
536
65263ce3
TS
5372006-06-06 Thiemo Seufer <ths@mips.com>
538 Chao-ying Fu <fu@mips.com>
539
540 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
541 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
542 (macro_build): Update comment.
543 (mips_ip): Allow DSP64 instructions for MIPS64R2.
544 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
545 CPU_HAS_MDMX.
546 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
547 MIPS_CPU_ASE_MDMX flags for sb1.
548
a9e24354
TS
5492006-06-05 Thiemo Seufer <ths@mips.com>
550
551 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
552 appropriate.
553 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
554 (mips_ip): Make overflowed/underflowed constant arguments in DSP
555 and MT instructions a fatal error. Use INSERT_OPERAND where
556 appropriate. Improve warnings for break and wait code overflows.
557 Use symbolic constant of OP_MASK_COPZ.
558 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
559
4cfe2c59
DJ
5602006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
561
562 * po/Make-in (top_builddir): Define.
563
e10fad12
JM
5642006-06-02 Joseph S. Myers <joseph@codesourcery.com>
565
566 * doc/Makefile.am (TEXI2DVI): Define.
567 * doc/Makefile.in: Regenerate.
568 * doc/c-arc.texi: Fix typo.
569
12e64c2c
AM
5702006-06-01 Alan Modra <amodra@bigpond.net.au>
571
572 * config/obj-ieee.c: Delete.
573 * config/obj-ieee.h: Delete.
574 * Makefile.am (OBJ_FORMATS): Remove ieee.
575 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
576 (obj-ieee.o): Remove rule.
577 * Makefile.in: Regenerate.
578 * configure.in (atof): Remove tahoe.
579 (OBJ_MAYBE_IEEE): Don't define.
580 * configure: Regenerate.
581 * config.in: Regenerate.
582 * doc/Makefile.in: Regenerate.
583 * po/POTFILES.in: Regenerate.
584
20e95c23
DJ
5852006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
586
587 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
588 and LIBINTL_DEP everywhere.
589 (INTLLIBS): Remove.
590 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
591 * acinclude.m4: Include new gettext macros.
592 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
593 Remove local code for po/Makefile.
594 * Makefile.in, configure, doc/Makefile.in: Regenerated.
595
eebf07fb
NC
5962006-05-30 Nick Clifton <nickc@redhat.com>
597
598 * po/es.po: Updated Spanish translation.
599
b6aee19e
DC
6002006-05-06 Denis Chertykov <denisc@overta.ru>
601
602 * doc/c-avr.texi: New file.
603 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
604 * doc/all.texi: Set AVR
605 * doc/as.texinfo: Include c-avr.texi
606
f8fdc850
JZ
6072006-05-28 Jie Zhang <jie.zhang@analog.com>
608
609 * config/bfin-parse.y (check_macfunc): Loose the condition of
610 calling check_multiply_halfregs ().
611
a3205465
JZ
6122006-05-25 Jie Zhang <jie.zhang@analog.com>
613
614 * config/bfin-parse.y (asm_1): Better check and deal with
615 vector and scalar Multiply 16-Bit Operands instructions.
616
9b52905e
NC
6172006-05-24 Nick Clifton <nickc@redhat.com>
618
619 * config/tc-hppa.c: Convert to ISO C90 format.
620 * config/tc-hppa.h: Likewise.
621
6222006-05-24 Carlos O'Donell <carlos@systemhalted.org>
623 Randolph Chung <randolph@tausq.org>
624
625 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
626 is_tls_ieoff, is_tls_leoff): Define.
627 (fix_new_hppa): Handle TLS.
628 (cons_fix_new_hppa): Likewise.
629 (pa_ip): Likewise.
630 (md_apply_fix): Handle TLS relocs.
631 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
632
28c9d252
NC
6332006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
634
635 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
636
ad3fea08
TS
6372006-05-23 Thiemo Seufer <ths@mips.com>
638 David Ung <davidu@mips.com>
639 Nigel Stephens <nigel@mips.com>
640
641 [ gas/ChangeLog ]
642 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
643 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
644 ISA_HAS_MXHC1): New macros.
645 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
646 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
647 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
648 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
649 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
650 (mips_after_parse_args): Change default handling of float register
651 size to account for 32bit code with 64bit FP. Better sanity checking
652 of ISA/ASE/ABI option combinations.
653 (s_mipsset): Support switching of GPR and FPR sizes via
654 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
655 options.
656 (mips_elf_final_processing): We should record the use of 64bit FP
657 registers in 32bit code but we don't, because ELF header flags are
658 a scarce ressource.
659 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
660 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
661 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
662 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
663 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
664 missing -march options. Document .set arch=CPU. Move .set smartmips
665 to ASE page. Use @code for .set FOO examples.
666
8b64503a
JZ
6672006-05-23 Jie Zhang <jie.zhang@analog.com>
668
669 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
670 if needed.
671
403022e0
JZ
6722006-05-23 Jie Zhang <jie.zhang@analog.com>
673
674 * config/bfin-defs.h (bfin_equals): Remove declaration.
675 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
676 * config/tc-bfin.c (bfin_name_is_register): Remove.
677 (bfin_equals): Remove.
678 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
679 (bfin_name_is_register): Remove declaration.
680
7455baf8
TS
6812006-05-19 Thiemo Seufer <ths@mips.com>
682 Nigel Stephens <nigel@mips.com>
683
684 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
685 (mips_oddfpreg_ok): New function.
686 (mips_ip): Use it.
687
707bfff6
TS
6882006-05-19 Thiemo Seufer <ths@mips.com>
689 David Ung <davidu@mips.com>
690
691 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
692 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
693 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
694 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
695 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
696 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
697 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
698 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
699 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
700 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
701 reg_names_o32, reg_names_n32n64): Define register classes.
702 (reg_lookup): New function, use register classes.
703 (md_begin): Reserve register names in the symbol table. Simplify
704 OBJ_ELF defines.
705 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
706 Use reg_lookup.
707 (mips16_ip): Use reg_lookup.
708 (tc_get_register): Likewise.
709 (tc_mips_regname_to_dw2regnum): New function.
710
1df69f4f
TS
7112006-05-19 Thiemo Seufer <ths@mips.com>
712
713 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
714 Un-constify string argument.
715 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
716 Likewise.
717 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
718 Likewise.
719 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
720 Likewise.
721 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
722 Likewise.
723 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
724 Likewise.
725 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
726 Likewise.
727
377260ba
NS
7282006-05-19 Nathan Sidwell <nathan@codesourcery.com>
729
730 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
731 cfloat/m68881 to correct architecture before using it.
732
cce7653b
NC
7332006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
734
735 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
736 constant values.
737
b0796911
PB
7382006-05-15 Paul Brook <paul@codesourcery.com>
739
740 * config/tc-arm.c (arm_adjust_symtab): Use
741 bfd_is_arm_special_symbol_name.
742
64b607e6
BW
7432006-05-15 Bob Wilson <bob.wilson@acm.org>
744
745 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
746 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
747 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
748 Handle errors from calls to xtensa_opcode_is_* functions.
749
9b3f89ee
TS
7502006-05-14 Thiemo Seufer <ths@mips.com>
751
752 * config/tc-mips.c (macro_build): Test for currently active
753 mips16 option.
754 (mips16_ip): Reject invalid opcodes.
755
370b66a1
CD
7562006-05-11 Carlos O'Donell <carlos@codesourcery.com>
757
758 * doc/as.texinfo: Rename "Index" to "AS Index",
759 and "ABORT" to "ABORT (COFF)".
760
b6895b4f
PB
7612006-05-11 Paul Brook <paul@codesourcery.com>
762
763 * config/tc-arm.c (parse_half): New function.
764 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
765 (parse_operands): Ditto.
766 (do_mov16): Reject invalid relocations.
767 (do_t_mov16): Ditto. Use Thumb reloc numbers.
768 (insns): Replace Iffff with HALF.
769 (md_apply_fix): Add MOVW and MOVT relocs.
770 (tc_gen_reloc): Ditto.
771 * doc/c-arm.texi: Document relocation operators
772
e28387c3
PB
7732006-05-11 Paul Brook <paul@codesourcery.com>
774
775 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
776
89ee2ebe
TS
7772006-05-11 Thiemo Seufer <ths@mips.com>
778
779 * config/tc-mips.c (append_insn): Don't check the range of j or
780 jal addresses.
781
53baae48
NC
7822006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
783
784 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
785 relocs against external symbols for WinCE targets.
786 (md_apply_fix): Likewise.
787
4e2a74a8
TS
7882006-05-09 David Ung <davidu@mips.com>
789
790 * config/tc-mips.c (append_insn): Only warn about an out-of-range
791 j or jal address.
792
337ff0a5
NC
7932006-05-09 Nick Clifton <nickc@redhat.com>
794
795 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
796 against symbols which are not going to be placed into the symbol
797 table.
798
8c9f705e
BE
7992006-05-09 Ben Elliston <bje@au.ibm.com>
800
801 * expr.c (operand): Remove `if (0 && ..)' statement and
802 subsequently unused target_op label. Collapse `if (1 || ..)'
803 statement.
804 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
805 separately above the switch.
806
2fd0d2ac
NC
8072006-05-08 Nick Clifton <nickc@redhat.com>
808
809 PR gas/2623
810 * config/tc-msp430.c (line_separator_character): Define as |.
811
e16bfa71
TS
8122006-05-08 Thiemo Seufer <ths@mips.com>
813 Nigel Stephens <nigel@mips.com>
814 David Ung <davidu@mips.com>
815
816 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
817 (mips_opts): Likewise.
818 (file_ase_smartmips): New variable.
819 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
820 (macro_build): Handle SmartMIPS instructions.
821 (mips_ip): Likewise.
822 (md_longopts): Add argument handling for smartmips.
823 (md_parse_options, mips_after_parse_args): Likewise.
824 (s_mipsset): Add .set smartmips support.
825 (md_show_usage): Document -msmartmips/-mno-smartmips.
826 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
827 .set smartmips.
828 * doc/c-mips.texi: Likewise.
829
32638454
AM
8302006-05-08 Alan Modra <amodra@bigpond.net.au>
831
832 * write.c (relax_segment): Add pass count arg. Don't error on
833 negative org/space on first two passes.
834 (relax_seg_info): New struct.
835 (relax_seg, write_object_file): Adjust.
836 * write.h (relax_segment): Update prototype.
837
b7fc2769
JB
8382006-05-05 Julian Brown <julian@codesourcery.com>
839
840 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
841 checking.
842 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
843 architecture version checks.
844 (insns): Allow overlapping instructions to be used in VFP mode.
845
7f841127
L
8462006-05-05 H.J. Lu <hongjiu.lu@intel.com>
847
848 PR gas/2598
849 * config/obj-elf.c (obj_elf_change_section): Allow user
850 specified SHF_ALPHA_GPREL.
851
73160847
NC
8522006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
853
854 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
855 for PMEM related expressions.
856
56487c55
NC
8572006-05-05 Nick Clifton <nickc@redhat.com>
858
859 PR gas/2582
860 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
861 insertion of a directory separator character into a string at a
862 given offset. Uses heuristics to decide when to use a backslash
863 character rather than a forward-slash character.
864 (dwarf2_directive_loc): Use the macro.
865 (out_debug_info): Likewise.
866
d43b4baf
TS
8672006-05-05 Thiemo Seufer <ths@mips.com>
868 David Ung <davidu@mips.com>
869
870 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
871 instruction.
872 (macro): Add new case M_CACHE_AB.
873
088fa78e
KH
8742006-05-04 Kazu Hirata <kazu@codesourcery.com>
875
876 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
877 (opcode_lookup): Issue a warning for opcode with
878 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
879 identical to OT_cinfix3.
880 (TxC3w, TC3w, tC3w): New.
881 (insns): Use tC3w and TC3w for comparison instructions with
882 's' suffix.
883
c9049d30
AM
8842006-05-04 Alan Modra <amodra@bigpond.net.au>
885
886 * subsegs.h (struct frchain): Delete frch_seg.
887 (frchain_root): Delete.
888 (seg_info): Define as macro.
889 * subsegs.c (frchain_root): Delete.
890 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
891 (subsegs_begin, subseg_change): Adjust for above.
892 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
893 rather than to one big list.
894 (subseg_get): Don't special case abs, und sections.
895 (subseg_new, subseg_force_new): Don't set frchainP here.
896 (seg_info): Delete.
897 (subsegs_print_statistics): Adjust frag chain control list traversal.
898 * debug.c (dmp_frags): Likewise.
899 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
900 at frchain_root. Make use of known frchain ordering.
901 (last_frag_for_seg): Likewise.
902 (get_frag_fix): Likewise. Add seg param.
903 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
904 * write.c (chain_frchains_together_1): Adjust for struct frchain.
905 (SUB_SEGMENT_ALIGN): Likewise.
906 (subsegs_finish): Adjust frchain list traversal.
907 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
908 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
909 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
910 (xtensa_fix_b_j_loop_end_frags): Likewise.
911 (xtensa_fix_close_loop_end_frags): Likewise.
912 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
913 (retrieve_segment_info): Delete frch_seg initialisation.
914
f592407e
AM
9152006-05-03 Alan Modra <amodra@bigpond.net.au>
916
917 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
918 * config/obj-elf.h (obj_sec_set_private_data): Delete.
919 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
920 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
921
df7849c5
JM
9222006-05-02 Joseph Myers <joseph@codesourcery.com>
923
924 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
925 here.
926 (md_apply_fix3): Multiply offset by 4 here for
927 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
928
2d545b82
L
9292006-05-02 H.J. Lu <hongjiu.lu@intel.com>
930 Jan Beulich <jbeulich@novell.com>
931
932 * config/tc-i386.c (output_invalid_buf): Change size for
933 unsigned char.
934 * config/tc-tic30.c (output_invalid_buf): Likewise.
935
936 * config/tc-i386.c (output_invalid): Cast none-ascii char to
937 unsigned char.
938 * config/tc-tic30.c (output_invalid): Likewise.
939
38fc1cb1
DJ
9402006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
941
942 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
943 (TEXI2POD): Use AM_MAKEINFOFLAGS.
944 (asconfig.texi): Don't set top_srcdir.
945 * doc/as.texinfo: Don't use top_srcdir.
946 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
947
2d545b82
L
9482006-05-02 H.J. Lu <hongjiu.lu@intel.com>
949
950 * config/tc-i386.c (output_invalid_buf): Change size to 16.
951 * config/tc-tic30.c (output_invalid_buf): Likewise.
952
953 * config/tc-i386.c (output_invalid): Use snprintf instead of
954 sprintf.
955 * config/tc-ia64.c (declare_register_set): Likewise.
956 (emit_one_bundle): Likewise.
957 (check_dependencies): Likewise.
958 * config/tc-tic30.c (output_invalid): Likewise.
959
a8bc6c78
PB
9602006-05-02 Paul Brook <paul@codesourcery.com>
961
962 * config/tc-arm.c (arm_optimize_expr): New function.
963 * config/tc-arm.h (md_optimize_expr): Define
964 (arm_optimize_expr): Add prototype.
965 (TC_FORCE_RELOCATION_SUB_SAME): Define.
966
58633d9a
BE
9672006-05-02 Ben Elliston <bje@au.ibm.com>
968
22772e33
BE
969 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
970 field unsigned.
971
58633d9a
BE
972 * sb.h (sb_list_vector): Move to sb.c.
973 * sb.c (free_list): Use type of sb_list_vector directly.
974 (sb_build): Fix off-by-one error in assertion about `size'.
975
89cdfe57
BE
9762006-05-01 Ben Elliston <bje@au.ibm.com>
977
978 * listing.c (listing_listing): Remove useless loop.
979 * macro.c (macro_expand): Remove is_positional local variable.
980 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
981 and simplify surrounding expressions, where possible.
982 (assign_symbol): Likewise.
983 (s_weakref): Likewise.
984 * symbols.c (colon): Likewise.
985
c35da140
AM
9862006-05-01 James Lemke <jwlemke@wasabisystems.com>
987
988 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
989
9bcd4f99
TS
9902006-04-30 Thiemo Seufer <ths@mips.com>
991 David Ung <davidu@mips.com>
992
993 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
994 (mips_immed): New table that records various handling of udi
995 instruction patterns.
996 (mips_ip): Adds udi handling.
997
001ae1a4
AM
9982006-04-28 Alan Modra <amodra@bigpond.net.au>
999
1000 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
1001 of list rather than beginning.
1002
136da414
JB
10032006-04-26 Julian Brown <julian@codesourcery.com>
1004
1005 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
1006 (is_quarter_float): Rename from above. Simplify slightly.
1007 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
1008 number.
1009 (parse_neon_mov): Parse floating-point constants.
1010 (neon_qfloat_bits): Fix encoding.
1011 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
1012 preference to integer encoding when using the F32 type.
1013
dcbf9037
JB
10142006-04-26 Julian Brown <julian@codesourcery.com>
1015
1016 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
1017 zero-initialising structures containing it will lead to invalid types).
1018 (arm_it): Add vectype to each operand.
1019 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
1020 defined field.
1021 (neon_typed_alias): New structure. Extra information for typed
1022 register aliases.
1023 (reg_entry): Add neon type info field.
1024 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
1025 Break out alternative syntax for coprocessor registers, etc. into...
1026 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
1027 out from arm_reg_parse.
1028 (parse_neon_type): Move. Return SUCCESS/FAIL.
1029 (first_error): New function. Call to ensure first error which occurs is
1030 reported.
1031 (parse_neon_operand_type): Parse exactly one type.
1032 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
1033 (parse_typed_reg_or_scalar): New function. Handle core of both
1034 arm_typed_reg_parse and parse_scalar.
1035 (arm_typed_reg_parse): Parse a register with an optional type.
1036 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
1037 result.
1038 (parse_scalar): Parse a Neon scalar with optional type.
1039 (parse_reg_list): Use first_error.
1040 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
1041 (neon_alias_types_same): New function. Return true if two (alias) types
1042 are the same.
1043 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
1044 of elements.
1045 (insert_reg_alias): Return new reg_entry not void.
1046 (insert_neon_reg_alias): New function. Insert type/index information as
1047 well as register for alias.
1048 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
1049 make typed register aliases accordingly.
1050 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
1051 of line.
1052 (s_unreq): Delete type information if present.
1053 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
1054 (s_arm_unwind_save_mmxwcg): Likewise.
1055 (s_arm_unwind_movsp): Likewise.
1056 (s_arm_unwind_setfp): Likewise.
1057 (parse_shift): Likewise.
1058 (parse_shifter_operand): Likewise.
1059 (parse_address): Likewise.
1060 (parse_tb): Likewise.
1061 (tc_arm_regname_to_dw2regnum): Likewise.
1062 (md_pseudo_table): Add dn, qn.
1063 (parse_neon_mov): Handle typed operands.
1064 (parse_operands): Likewise.
1065 (neon_type_mask): Add N_SIZ.
1066 (N_ALLMODS): New macro.
1067 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
1068 (el_type_of_type_chk): Add some safeguards.
1069 (modify_types_allowed): Fix logic bug.
1070 (neon_check_type): Handle operands with types.
1071 (neon_three_same): Remove redundant optional arg handling.
1072 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
1073 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
1074 (do_neon_step): Adjust accordingly.
1075 (neon_cmode_for_logic_imm): Use first_error.
1076 (do_neon_bitfield): Call neon_check_type.
1077 (neon_dyadic): Rename to...
1078 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
1079 to allow modification of type of the destination.
1080 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1081 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
1082 (do_neon_compare): Make destination be an untyped bitfield.
1083 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
1084 (neon_mul_mac): Return early in case of errors.
1085 (neon_move_immediate): Use first_error.
1086 (neon_mac_reg_scalar_long): Fix type to include scalar.
1087 (do_neon_dup): Likewise.
1088 (do_neon_mov): Likewise (in several places).
1089 (do_neon_tbl_tbx): Fix type.
1090 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
1091 (do_neon_ld_dup): Exit early in case of errors and/or use
1092 first_error.
1093 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
1094 Handle .dn/.qn directives.
1095 (REGDEF): Add zero for reg_entry neon field.
1096
5287ad62
JB
10972006-04-26 Julian Brown <julian@codesourcery.com>
1098
1099 * config/tc-arm.c (limits.h): Include.
1100 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
1101 (fpu_vfp_v3_or_neon_ext): Declare constants.
1102 (neon_el_type): New enumeration of types for Neon vector elements.
1103 (neon_type_el): New struct. Define type and size of a vector element.
1104 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
1105 instruction.
1106 (neon_type): Define struct. The type of an instruction.
1107 (arm_it): Add 'vectype' for the current instruction.
1108 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
1109 (vfp_sp_reg_pos): Rename to...
1110 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
1111 tags.
1112 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
1113 (Neon D or Q register).
1114 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
1115 register.
1116 (GE_OPT_PREFIX_BIG): Define constant, for use in...
1117 (my_get_expression): Allow above constant as argument to accept
1118 64-bit constants with optional prefix.
1119 (arm_reg_parse): Add extra argument to return the specific type of
1120 register in when either a D or Q register (REG_TYPE_NDQ) is
1121 requested. Can be NULL.
1122 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
1123 (parse_reg_list): Update for new arm_reg_parse args.
1124 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
1125 (parse_neon_el_struct_list): New function. Parse element/structure
1126 register lists for VLD<n>/VST<n> instructions.
1127 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
1128 (s_arm_unwind_save_mmxwr): Likewise.
1129 (s_arm_unwind_save_mmxwcg): Likewise.
1130 (s_arm_unwind_movsp): Likewise.
1131 (s_arm_unwind_setfp): Likewise.
1132 (parse_big_immediate): New function. Parse an immediate, which may be
1133 64 bits wide. Put results in inst.operands[i].
1134 (parse_shift): Update for new arm_reg_parse args.
1135 (parse_address): Likewise. Add parsing of alignment specifiers.
1136 (parse_neon_mov): Parse the operands of a VMOV instruction.
1137 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1138 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1139 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1140 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1141 (parse_operands): Handle new codes above.
1142 (encode_arm_vfp_sp_reg): Rename to...
1143 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1144 selected VFP version only supports D0-D15.
1145 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1146 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1147 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1148 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1149 encode_arm_vfp_reg name, and allow 32 D regs.
1150 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1151 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1152 regs.
1153 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1154 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1155 constant-load and conversion insns introduced with VFPv3.
1156 (neon_tab_entry): New struct.
1157 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1158 those which are the targets of pseudo-instructions.
1159 (neon_opc): Enumerate opcodes, use as indices into...
1160 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1161 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1162 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1163 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1164 neon_enc_tab.
1165 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1166 Neon instructions.
1167 (neon_type_mask): New. Compact type representation for type checking.
1168 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1169 permitted type combinations.
1170 (N_IGNORE_TYPE): New macro.
1171 (neon_check_shape): New function. Check an instruction shape for
1172 multiple alternatives. Return the specific shape for the current
1173 instruction.
1174 (neon_modify_type_size): New function. Modify a vector type and size,
1175 depending on the bit mask in argument 1.
1176 (neon_type_promote): New function. Convert a given "key" type (of an
1177 operand) into the correct type for a different operand, based on a bit
1178 mask.
1179 (type_chk_of_el_type): New function. Convert a type and size into the
1180 compact representation used for type checking.
1181 (el_type_of_type_ckh): New function. Reverse of above (only when a
1182 single bit is set in the bit mask).
1183 (modify_types_allowed): New function. Alter a mask of allowed types
1184 based on a bit mask of modifications.
1185 (neon_check_type): New function. Check the type of the current
1186 instruction against the variable argument list. The "key" type of the
1187 instruction is returned.
1188 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1189 a Neon data-processing instruction depending on whether we're in ARM
1190 mode or Thumb-2 mode.
1191 (neon_logbits): New function.
1192 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1193 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1194 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1195 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1196 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1197 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1198 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1199 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1200 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1201 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1202 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1203 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1204 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1205 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1206 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1207 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1208 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1209 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1210 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1211 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1212 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1213 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1214 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1215 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1216 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1217 helpers.
1218 (parse_neon_type): New function. Parse Neon type specifier.
1219 (opcode_lookup): Allow parsing of Neon type specifiers.
1220 (REGNUM2, REGSETH, REGSET2): New macros.
1221 (reg_names): Add new VFPv3 and Neon registers.
1222 (NUF, nUF, NCE, nCE): New macros for opcode table.
1223 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1224 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1225 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1226 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1227 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1228 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1229 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1230 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1231 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1232 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1233 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1234 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1235 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1236 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1237 fto[us][lh][sd].
1238 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1239 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1240 (arm_option_cpu_value): Add vfp3 and neon.
1241 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1242 VFPv1 attribute.
1243
1946c96e
BW
12442006-04-25 Bob Wilson <bob.wilson@acm.org>
1245
1246 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1247 syntax instead of hardcoded opcodes with ".w18" suffixes.
1248 (wide_branch_opcode): New.
1249 (build_transition): Use it to check for wide branch opcodes with
1250 either ".w18" or ".w15" suffixes.
1251
5033a645
BW
12522006-04-25 Bob Wilson <bob.wilson@acm.org>
1253
1254 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1255 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1256 frag's is_literal flag.
1257
395fa56f
BW
12582006-04-25 Bob Wilson <bob.wilson@acm.org>
1259
1260 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1261
708587a4
KH
12622006-04-23 Kazu Hirata <kazu@codesourcery.com>
1263
1264 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1265 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1266 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1267 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1268 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1269
8463be01
PB
12702005-04-20 Paul Brook <paul@codesourcery.com>
1271
1272 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1273 all targets.
1274 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1275
f26a5955
AM
12762006-04-19 Alan Modra <amodra@bigpond.net.au>
1277
1278 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1279 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1280 Make some cpus unsupported on ELF. Run "make dep-am".
1281 * Makefile.in: Regenerate.
1282
241a6c40
AM
12832006-04-19 Alan Modra <amodra@bigpond.net.au>
1284
1285 * configure.in (--enable-targets): Indent help message.
1286 * configure: Regenerate.
1287
bb8f5920
L
12882006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1289
1290 PR gas/2533
1291 * config/tc-i386.c (i386_immediate): Check illegal immediate
1292 register operand.
1293
23d9d9de
AM
12942006-04-18 Alan Modra <amodra@bigpond.net.au>
1295
64e74474
AM
1296 * config/tc-i386.c: Formatting.
1297 (output_disp, output_imm): ISO C90 params.
1298
6cbe03fb
AM
1299 * frags.c (frag_offset_fixed_p): Constify args.
1300 * frags.h (frag_offset_fixed_p): Ditto.
1301
23d9d9de
AM
1302 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1303 (COFF_MAGIC): Delete.
a37d486e
AM
1304
1305 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1306
e7403566
DJ
13072006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1308
1309 * po/POTFILES.in: Regenerated.
1310
58ab4f3d
MM
13112006-04-16 Mark Mitchell <mark@codesourcery.com>
1312
1313 * doc/as.texinfo: Mention that some .type syntaxes are not
1314 supported on all architectures.
1315
482fd9f9
BW
13162006-04-14 Sterling Augustine <sterling@tensilica.com>
1317
1318 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1319 instructions when such transformations have been disabled.
1320
05d58145
BW
13212006-04-10 Sterling Augustine <sterling@tensilica.com>
1322
1323 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1324 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1325 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1326 decoding the loop instructions. Remove current_offset variable.
1327 (xtensa_fix_short_loop_frags): Likewise.
1328 (min_bytes_to_other_loop_end): Remove current_offset argument.
1329
9e75b3fa
AM
13302006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1331
a37d486e 1332 * config/tc-z80.c (z80_optimize_expr): Removed.
9e75b3fa
AM
1333 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1334
d727e8c2
NC
13352006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1336
1337 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1338 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1339 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1340 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1341 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1342 at90can64, at90usb646, at90usb647, at90usb1286 and
1343 at90usb1287.
1344 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1345
d252fdde
PB
13462006-04-07 Paul Brook <paul@codesourcery.com>
1347
1348 * config/tc-arm.c (parse_operands): Set default error message.
1349
ab1eb5fe
PB
13502006-04-07 Paul Brook <paul@codesourcery.com>
1351
1352 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1353
7ae2971b
PB
13542006-04-07 Paul Brook <paul@codesourcery.com>
1355
1356 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1357
53365c0d
PB
13582006-04-07 Paul Brook <paul@codesourcery.com>
1359
1360 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1361 (move_or_literal_pool): Handle Thumb-2 instructions.
1362 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1363
45aa61fe
AM
13642006-04-07 Alan Modra <amodra@bigpond.net.au>
1365
1366 PR 2512.
1367 * config/tc-i386.c (match_template): Move 64-bit operand tests
1368 inside loop.
1369
108a6f8e
CD
13702006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1371
1372 * po/Make-in: Add install-html target.
1373 * Makefile.am: Add install-html and install-html-recursive targets.
1374 * Makefile.in: Regenerate.
1375 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1376 * configure: Regenerate.
1377 * doc/Makefile.am: Add install-html and install-html-am targets.
1378 * doc/Makefile.in: Regenerate.
1379
ec651a3b
AM
13802006-04-06 Alan Modra <amodra@bigpond.net.au>
1381
1382 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1383 second scan.
1384
910600e9
RS
13852006-04-05 Richard Sandiford <richard@codesourcery.com>
1386 Daniel Jacobowitz <dan@codesourcery.com>
1387
1388 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1389 (GOTT_BASE, GOTT_INDEX): New.
1390 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1391 GOTT_INDEX when generating VxWorks PIC.
1392 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1393 use the generic *-*-vxworks* stanza instead.
1394
99630778
AM
13952006-04-04 Alan Modra <amodra@bigpond.net.au>
1396
1397 PR 997
1398 * frags.c (frag_offset_fixed_p): New function.
1399 * frags.h (frag_offset_fixed_p): Declare.
1400 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1401 (resolve_expression): Likewise.
1402
a02728c8
BW
14032006-04-03 Sterling Augustine <sterling@tensilica.com>
1404
1405 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1406 of the same length but different numbers of slots.
1407
9dfde49d
AS
14082006-03-30 Andreas Schwab <schwab@suse.de>
1409
1410 * configure.in: Fix help string for --enable-targets option.
1411 * configure: Regenerate.
1412
2da12c60
NS
14132006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1414
6d89cc8f
NS
1415 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1416 (m68k_ip): ... here. Use for all chips. Protect against buffer
1417 overrun and avoid excessive copying.
1418
2da12c60
NS
1419 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1420 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1421 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1422 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1423 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1424 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1425 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1426 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1427 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1428 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1429 (struct m68k_cpu): Change chip field to control_regs.
1430 (current_chip): Remove.
1431 (control_regs): New.
1432 (m68k_archs, m68k_extensions): Adjust.
1433 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1434 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1435 (find_cf_chip): Reimplement for new organization of cpu table.
1436 (select_control_regs): Remove.
1437 (mri_chip): Adjust.
1438 (struct save_opts): Save control regs, not chip.
1439 (s_save, s_restore): Adjust.
1440 (m68k_lookup_cpu): Give deprecated warning when necessary.
1441 (m68k_init_arch): Adjust.
1442 (md_show_usage): Adjust for new cpu table organization.
1443
1ac4baed
BS
14442006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1445
1446 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1447 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1448 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1449 "elf/bfin.h".
1450 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1451 (any_gotrel): New rule.
1452 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1453 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1454 "elf/bfin.h".
1455 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1456 (bfin_pic_ptr): New function.
1457 (md_pseudo_table): Add it for ".picptr".
1458 (OPTION_FDPIC): New macro.
1459 (md_longopts): Add -mfdpic.
1460 (md_parse_option): Handle it.
1461 (md_begin): Set BFD flags.
1462 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1463 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1464 us for GOT relocs.
1465 * Makefile.am (bfin-parse.o): Update dependencies.
1466 (DEPTC_bfin_elf): Likewise.
1467 * Makefile.in: Regenerate.
1468
a9d34880
RS
14692006-03-25 Richard Sandiford <richard@codesourcery.com>
1470
1471 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1472 mcfemac instead of mcfmac.
1473
9ca26584
AJ
14742006-03-23 Michael Matz <matz@suse.de>
1475
1476 * config/tc-i386.c (type_names): Correct placement of 'static'.
1477 (reloc): Map some more relocs to their 64 bit counterpart when
1478 size is 8.
1479 (output_insn): Work around breakage if DEBUG386 is defined.
1480 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1481 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1482 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1483 different from i386.
1484 (output_imm): Ditto.
1485 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1486 Imm64.
1487 (md_convert_frag): Jumps can now be larger than 2GB away, error
1488 out in that case.
1489 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1490 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1491
0a44bf69
RS
14922006-03-22 Richard Sandiford <richard@codesourcery.com>
1493 Daniel Jacobowitz <dan@codesourcery.com>
1494 Phil Edwards <phil@codesourcery.com>
1495 Zack Weinberg <zack@codesourcery.com>
1496 Mark Mitchell <mark@codesourcery.com>
1497 Nathan Sidwell <nathan@codesourcery.com>
1498
1499 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1500 (md_begin): Complain about -G being used for PIC. Don't change
1501 the text, data and bss alignments on VxWorks.
1502 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1503 generating VxWorks PIC.
1504 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1505 (macro): Likewise, but do not treat la $25 specially for
1506 VxWorks PIC, and do not handle jal.
1507 (OPTION_MVXWORKS_PIC): New macro.
1508 (md_longopts): Add -mvxworks-pic.
1509 (md_parse_option): Don't complain about using PIC and -G together here.
1510 Handle OPTION_MVXWORKS_PIC.
1511 (md_estimate_size_before_relax): Always use the first relaxation
1512 sequence on VxWorks.
1513 * config/tc-mips.h (VXWORKS_PIC): New.
1514
080eb7fe
PB
15152006-03-21 Paul Brook <paul@codesourcery.com>
1516
1517 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1518
03aaa593
BW
15192006-03-21 Sterling Augustine <sterling@tensilica.com>
1520
1521 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1522 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1523 (get_loop_align_size): New.
1524 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1525 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1526 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1527 (get_noop_aligned_address): Use get_loop_align_size.
1528 (get_aligned_diff): Likewise.
1529
3e94bf1a
PB
15302006-03-21 Paul Brook <paul@codesourcery.com>
1531
1532 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1533
dfa9f0d5
PB
15342006-03-20 Paul Brook <paul@codesourcery.com>
1535
1536 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1537 (do_t_branch): Encode branches inside IT blocks as unconditional.
1538 (do_t_cps): New function.
1539 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1540 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1541 (opcode_lookup): Allow conditional suffixes on all instructions in
1542 Thumb mode.
1543 (md_assemble): Advance condexec state before checking for errors.
1544 (insns): Use do_t_cps.
1545
6e1cb1a6
PB
15462006-03-20 Paul Brook <paul@codesourcery.com>
1547
1548 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1549 outputting the insn.
1550
0a966e2d
JBG
15512006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1552
1553 * config/tc-vax.c: Update copyright year.
1554 * config/tc-vax.h: Likewise.
1555
a49fcc17
JBG
15562006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1557
1558 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1559 make it static.
1560 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1561
f5208ef2
PB
15622006-03-17 Paul Brook <paul@codesourcery.com>
1563
1564 * config/tc-arm.c (insns): Add ldm and stm.
1565
cb4c78d6
BE
15662006-03-17 Ben Elliston <bje@au.ibm.com>
1567
1568 PR gas/2446
1569 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1570
c16d2bf0
PB
15712006-03-16 Paul Brook <paul@codesourcery.com>
1572
1573 * config/tc-arm.c (insns): Add "svc".
1574
80ca4e2c
BW
15752006-03-13 Bob Wilson <bob.wilson@acm.org>
1576
1577 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1578 flag and avoid double underscore prefixes.
1579
3a4a14e9
PB
15802006-03-10 Paul Brook <paul@codesourcery.com>
1581
1582 * config/tc-arm.c (md_begin): Handle EABIv5.
1583 (arm_eabis): Add EF_ARM_EABI_VER5.
1584 * doc/c-arm.texi: Document -meabi=5.
1585
518051dc
BE
15862006-03-10 Ben Elliston <bje@au.ibm.com>
1587
1588 * app.c (do_scrub_chars): Simplify string handling.
1589
00a97672
RS
15902006-03-07 Richard Sandiford <richard@codesourcery.com>
1591 Daniel Jacobowitz <dan@codesourcery.com>
1592 Zack Weinberg <zack@codesourcery.com>
1593 Nathan Sidwell <nathan@codesourcery.com>
1594 Paul Brook <paul@codesourcery.com>
1595 Ricardo Anguiano <anguiano@codesourcery.com>
1596 Phil Edwards <phil@codesourcery.com>
1597
1598 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1599 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1600 R_ARM_ABS12 reloc.
1601 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1602 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1603 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1604
b29757dc
BW
16052006-03-06 Bob Wilson <bob.wilson@acm.org>
1606
1607 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1608 even when using the text-section-literals option.
1609
0b2e31dc
NS
16102006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1611
1612 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1613 and cf.
1614 (m68k_ip): <case 'J'> Check we have some control regs.
1615 (md_parse_option): Allow raw arch switch.
1616 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1617 whether 68881 or cfloat was meant by -mfloat.
1618 (md_show_usage): Adjust extension display.
1619 (m68k_elf_final_processing): Adjust.
1620
df406460
NC
16212006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1622
1623 * config/tc-avr.c (avr_mod_hash_value): New function.
1624 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1625 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1626 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1627 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1628 of (int).
1629 (tc_gen_reloc): Handle substractions of symbols, if possible do
1630 fixups, abort otherwise.
1631 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1632 tc_fix_adjustable): Define.
1633
53022e4a
JW
16342006-03-02 James E Wilson <wilson@specifix.com>
1635
1636 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1637 change the template, then clear md.slot[curr].end_of_insn_group.
1638
9f6f925e
JB
16392006-02-28 Jan Beulich <jbeulich@novell.com>
1640
1641 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1642
0e31b3e1
JB
16432006-02-28 Jan Beulich <jbeulich@novell.com>
1644
1645 PR/1070
1646 * macro.c (getstring): Don't treat parentheses special anymore.
1647 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1648 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1649 characters.
1650
10cd14b4
AM
16512006-02-28 Mat <mat@csail.mit.edu>
1652
1653 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1654
63752a75
JJ
16552006-02-27 Jakub Jelinek <jakub@redhat.com>
1656
1657 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1658 field.
1659 (CFI_signal_frame): Define.
1660 (cfi_pseudo_table): Add .cfi_signal_frame.
1661 (dot_cfi): Handle CFI_signal_frame.
1662 (output_cie): Handle cie->signal_frame.
1663 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1664 different. Copy signal_frame from FDE to newly created CIE.
1665 * doc/as.texinfo: Document .cfi_signal_frame.
1666
f7d9e5c3
CD
16672006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1668
1669 * doc/Makefile.am: Add html target.
1670 * doc/Makefile.in: Regenerate.
1671 * po/Make-in: Add html target.
1672
331d2d0d
L
16732006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1674
8502d882 1675 * config/tc-i386.c (output_insn): Support Intel Merom New
331d2d0d
L
1676 Instructions.
1677
8502d882 1678 * config/tc-i386.h (CpuMNI): New.
331d2d0d
L
1679 (CpuUnknownFlags): Add CpuMNI.
1680
10156f83
DM
16812006-02-24 David S. Miller <davem@sunset.davemloft.net>
1682
1683 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1684 (hpriv_reg_table): New table for hyperprivileged registers.
1685 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1686 register encoding.
1687
6772dd07
DD
16882006-02-24 DJ Delorie <dj@redhat.com>
1689
1690 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1691 (tc_gen_reloc): Don't define.
1692 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1693 (OPTION_LINKRELAX): New.
1694 (md_longopts): Add it.
1695 (m32c_relax): New.
1696 (md_parse_options): Set it.
1697 (md_assemble): Emit relaxation relocs as needed.
1698 (md_convert_frag): Emit relaxation relocs as needed.
1699 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1700 (m32c_apply_fix): New.
1701 (tc_gen_reloc): New.
1702 (m32c_force_relocation): Force out jump relocs when relaxing.
1703 (m32c_fix_adjustable): Return false if relaxing.
1704
62b3e311
PB
17052006-02-24 Paul Brook <paul@codesourcery.com>
1706
1707 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1708 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1709 (struct asm_barrier_opt): Define.
1710 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1711 (parse_psr): Accept V7M psr names.
1712 (parse_barrier): New function.
1713 (enum operand_parse_code): Add OP_oBARRIER.
1714 (parse_operands): Implement OP_oBARRIER.
1715 (do_barrier): New function.
1716 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1717 (do_t_cpsi): Add V7M restrictions.
1718 (do_t_mrs, do_t_msr): Validate V7M variants.
1719 (md_assemble): Check for NULL variants.
1720 (v7m_psrs, barrier_opt_names): New tables.
1721 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1722 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1723 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1724 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1725 (struct cpu_arch_ver_table): Define.
1726 (cpu_arch_ver): New.
1727 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1728 Tag_CPU_arch_profile.
1729 * doc/c-arm.texi: Document new cpu and arch options.
1730
59cf82fe
L
17312006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1732
1733 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1734
19a7219f
L
17352006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1736
1737 * config/tc-ia64.c: Update copyright years.
1738
7f3dfb9c
L
17392006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1740
1741 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1742 SDM 2.2.
1743
f40d1643
PB
17442005-02-22 Paul Brook <paul@codesourcery.com>
1745
1746 * config/tc-arm.c (do_pld): Remove incorrect write to
1747 inst.instruction.
1748 (encode_thumb32_addr_mode): Use correct operand.
1749
216d22bc
PB
17502006-02-21 Paul Brook <paul@codesourcery.com>
1751
1752 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1753
d70c5fc7
NC
17542006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1755 Anil Paranjape <anilp1@kpitcummins.com>
1756 Shilin Shakti <shilins@kpitcummins.com>
1757
1758 * Makefile.am: Add xc16x related entry.
1759 * Makefile.in: Regenerate.
1760 * configure.in: Added xc16x related entry.
1761 * configure: Regenerate.
1762 * config/tc-xc16x.h: New file
1763 * config/tc-xc16x.c: New file
1764 * doc/c-xc16x.texi: New file for xc16x
1765 * doc/all.texi: Entry for xc16x
1766 * doc/Makefile.texi: Added c-xc16x.texi
1767 * NEWS: Announce the support for the new target.
1768
aaa2ab3d
NH
17692006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1770
1771 * configure.tgt: set emulation for mips-*-netbsd*
1772
82de001f
JJ
17732006-02-14 Jakub Jelinek <jakub@redhat.com>
1774
1775 * config.in: Rebuilt.
1776
431ad2d0
BW
17772006-02-13 Bob Wilson <bob.wilson@acm.org>
1778
1779 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1780 from 1, not 0, in error messages.
1781 (md_assemble): Simplify special-case check for ENTRY instructions.
1782 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1783 operand in error message.
1784
94089a50
JM
17852006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1786
1787 * configure.tgt (arm-*-linux-gnueabi*): Change to
1788 arm-*-linux-*eabi*.
1789
52de4c06
NC
17902006-02-10 Nick Clifton <nickc@redhat.com>
1791
70e45ad9
NC
1792 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1793 32-bit value is propagated into the upper bits of a 64-bit long.
1794
52de4c06
NC
1795 * config/tc-arc.c (init_opcode_tables): Fix cast.
1796 (arc_extoper, md_operand): Likewise.
1797
21af2bbd
BW
17982006-02-09 David Heine <dlheine@tensilica.com>
1799
1800 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1801 each relaxation step.
1802
75a706fc
L
18032006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1804
1805 * configure.in (CHECK_DECLS): Add vsnprintf.
1806 * configure: Regenerate.
1807 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1808 include/declare here, but...
1809 * as.h: Move code detecting VARARGS idiom to the top.
1810 (errno.h, stdarg.h, varargs.h, va_list): ...here.
1811 (vsnprintf): Declare if not already declared.
1812
0d474464
L
18132006-02-08 H.J. Lu <hongjiu.lu@intel.com>
1814
1815 * as.c (close_output_file): New.
1816 (main): Register close_output_file with xatexit before
1817 dump_statistics. Don't call output_file_close.
1818
266abb8f
NS
18192006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1820
1821 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
1822 mcf5329_control_regs): New.
1823 (not_current_architecture, selected_arch, selected_cpu): New.
1824 (m68k_archs, m68k_extensions): New.
1825 (archs): Renamed to ...
1826 (m68k_cpus): ... here. Adjust.
1827 (n_arches): Remove.
1828 (md_pseudo_table): Add arch and cpu directives.
1829 (find_cf_chip, m68k_ip): Adjust table scanning.
1830 (no_68851, no_68881): Remove.
1831 (md_assemble): Lazily initialize.
1832 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
1833 (md_init_after_args): Move functionality to m68k_init_arch.
1834 (mri_chip): Adjust table scanning.
1835 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
1836 options with saner parsing.
1837 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
1838 m68k_init_arch): New.
1839 (s_m68k_cpu, s_m68k_arch): New.
1840 (md_show_usage): Adjust.
1841 (m68k_elf_final_processing): Set CF EF flags.
1842 * config/tc-m68k.h (m68k_init_after_args): Remove.
1843 (tc_init_after_args): Remove.
1844 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
1845 (M68k-Directives): Document .arch and .cpu directives.
1846
134dcee5
AM
18472006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
1848
1849 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
1850 synonyms for equ and defl.
1851 (z80_cons_fix_new): New function.
1852 (emit_byte): Disallow relative jumps to absolute locations.
1853 (emit_data): Only handle defb, prototype changed, because defb is
1854 now handled as pseudo-op rather than an instruction.
1855 (instab): Entries for defb,defw,db,dw moved from here...
1856 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
1857 Add entries for def24,def32,d24,d32.
1858 (md_assemble): Improved error handling.
1859 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
1860 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
1861 (z80_cons_fix_new): Declare.
1862 * doc/c-z80.texi (defb, db): Mention warning on overflow.
1863 (def24,d24,def32,d32): New pseudo-ops.
1864
a9931606
PB
18652006-02-02 Paul Brook <paul@codesourcery.com>
1866
1867 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
1868
ef8d22e6
PB
18692005-02-02 Paul Brook <paul@codesourcery.com>
1870
1871 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
1872 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
1873 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
1874 T2_OPCODE_RSB): Define.
1875 (thumb32_negate_data_op): New function.
1876 (md_apply_fix): Use it.
1877
e7da6241
BW
18782006-01-31 Bob Wilson <bob.wilson@acm.org>
1879
1880 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
1881 fields.
1882 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
1883 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
1884 subtracted symbols.
1885 (relaxation_requirements): Add pfinish_frag argument and use it to
1886 replace setting tinsn->record_fix fields.
1887 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
1888 and vinsn_to_insnbuf. Remove references to record_fix and
1889 slot_sub_symbols fields.
1890 (xtensa_mark_narrow_branches): Delete unused code.
1891 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
1892 a symbol.
1893 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
1894 record_fix fields.
1895 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
1896 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
1897 of the record_fix field. Simplify error messages for unexpected
1898 symbolic operands.
1899 (set_expr_symbol_offset_diff): Delete.
1900
79134647
PB
19012006-01-31 Paul Brook <paul@codesourcery.com>
1902
1903 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
1904
e74cfd16
PB
19052006-01-31 Paul Brook <paul@codesourcery.com>
1906 Richard Earnshaw <rearnsha@arm.com>
1907
1908 * config/tc-arm.c: Use arm_feature_set.
1909 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
1910 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
1911 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
1912 New variables.
1913 (insns): Use them.
1914 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
1915 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
1916 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
1917 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
1918 feature flags.
1919 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
1920 (arm_opts): Move old cpu/arch options from here...
1921 (arm_legacy_opts): ... to here.
1922 (md_parse_option): Search arm_legacy_opts.
1923 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
1924 (arm_float_abis, arm_eabis): Make const.
1925
d47d412e
BW
19262006-01-25 Bob Wilson <bob.wilson@acm.org>
1927
1928 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
1929
b14273fe
JZ
19302006-01-21 Jie Zhang <jie.zhang@analog.com>
1931
1932 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
1933 in load immediate intruction.
1934
39cd1c76
JZ
19352006-01-21 Jie Zhang <jie.zhang@analog.com>
1936
1937 * config/bfin-parse.y (value_match): Use correct conversion
1938 specifications in template string for __FILE__ and __LINE__.
1939 (binary): Ditto.
1940 (unary): Ditto.
1941
67a4f2b7
AO
19422006-01-18 Alexandre Oliva <aoliva@redhat.com>
1943
1944 Introduce TLS descriptors for i386 and x86_64.
1945 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
1946 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
1947 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
1948 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
1949 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
1950 displacement bits.
1951 (build_modrm_byte): Set up zero modrm for TLS desc calls.
1952 (lex_got): Handle @tlsdesc and @tlscall.
1953 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
1954
8ad7c533
NC
19552006-01-11 Nick Clifton <nickc@redhat.com>
1956
1957 Fixes for building on 64-bit hosts:
1958 * config/tc-avr.c (mod_index): New union to allow conversion
1959 between pointers and integers.
1960 (md_begin, avr_ldi_expression): Use it.
1961 * config/tc-i370.c (md_assemble): Add cast for argument to print
1962 statement.
1963 * config/tc-tic54x.c (subsym_substitute): Likewise.
1964 * config/tc-mn10200.c (md_assemble): Use a union to convert the
1965 opindex field of fr_cgen structure into a pointer so that it can
1966 be stored in a frag.
1967 * config/tc-mn10300.c (md_assemble): Likewise.
1968 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
1969 types.
1970 * config/tc-v850.c: Replace uses of (int) casts with correct
1971 types.
1972
4dcb3903
L
19732006-01-09 H.J. Lu <hongjiu.lu@intel.com>
1974
1975 PR gas/2117
1976 * symbols.c (snapshot_symbol): Don't change a defined symbol.
1977
e0f6ea40
HPN
19782006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
1979
1980 PR gas/2101
1981 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
1982 a local-label reference.
1983
e88d958a 1984For older changes see ChangeLog-2005
08d56133
NC
1985\f
1986Local Variables:
1987mode: change-log
1988left-margin: 8
1989fill-column: 74
1990version-control: never
1991End:
This page took 0.503673 seconds and 4 git commands to generate.