Port gas/config/* to str_htab.
[deliverable/binutils-gdb.git] / gas / config / tc-alpha.c
CommitLineData
252b5132 1/* tc-alpha.c - Processor-specific code for the DEC Alpha AXP CPU.
b3adc24a 2 Copyright (C) 1989-2020 Free Software Foundation, Inc.
252b5132
RH
3 Contributed by Carnegie Mellon University, 1993.
4 Written by Alessandro Forin, based on earlier gas-1.38 target CPU files.
5 Modified by Ken Raeburn for gas-2.x and ECOFF support.
6 Modified by Richard Henderson for ELF support.
9de8d8f1 7 Modified by Klaus K"ampf for EVAX (OpenVMS/Alpha) support.
252b5132
RH
8
9 This file is part of GAS, the GNU Assembler.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
ec2655a6 13 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
23 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
24 02110-1301, USA. */
252b5132 25
ea1562b3
NC
26/* Mach Operating System
27 Copyright (c) 1993 Carnegie Mellon University
28 All Rights Reserved.
29
30 Permission to use, copy, modify and distribute this software and its
31 documentation is hereby granted, provided that both the copyright
32 notice and this permission notice appear in all copies of the
33 software, derivative works or modified versions, and any portions
34 thereof, and that both notices appear in supporting documentation.
35
36 CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS
37 CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
38 ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
39
40 Carnegie Mellon requests users of this software to return to
41
42 Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU
43 School of Computer Science
44 Carnegie Mellon University
45 Pittsburgh PA 15213-3890
46
47 any improvements or extensions that they make and grant Carnegie the
48 rights to redistribute these changes. */
252b5132
RH
49
50#include "as.h"
51#include "subsegs.h"
52#include "ecoff.h"
53
54#include "opcode/alpha.h"
55
56#ifdef OBJ_ELF
57#include "elf/alpha.h"
58#endif
59
198f1251
TG
60#ifdef OBJ_EVAX
61#include "vms.h"
d8703844 62#include "vms/egps.h"
198f1251
TG
63#endif
64
65#include "dwarf2dbg.h"
ea1562b3 66#include "dw2gencfi.h"
3882b010 67#include "safe-ctype.h"
252b5132 68\f
11f45fb5 69/* Local types. */
252b5132 70
ea1562b3
NC
71#define TOKENIZE_ERROR -1
72#define TOKENIZE_ERROR_REPORT -2
73#define MAX_INSN_FIXUPS 2
74#define MAX_INSN_ARGS 5
252b5132 75
21d799b5
NC
76/* Used since new relocation types are introduced in this
77 file (DUMMY_RELOC_LITUSE_*) */
78typedef int extended_bfd_reloc_code_real_type;
79
11f45fb5
NC
80struct alpha_fixup
81{
252b5132 82 expressionS exp;
21d799b5
NC
83 /* bfd_reloc_code_real_type reloc; */
84 extended_bfd_reloc_code_real_type reloc;
198f1251 85#ifdef OBJ_EVAX
51794af8
TG
86 /* The symbol of the item in the linkage section. */
87 symbolS *xtrasym;
88
89 /* The symbol of the procedure descriptor. */
90 symbolS *procsym;
198f1251 91#endif
252b5132
RH
92};
93
11f45fb5
NC
94struct alpha_insn
95{
252b5132
RH
96 unsigned insn;
97 int nfixups;
98 struct alpha_fixup fixups[MAX_INSN_FIXUPS];
19f78583 99 long sequence;
252b5132
RH
100};
101
11f45fb5
NC
102enum alpha_macro_arg
103 {
104 MACRO_EOA = 1,
105 MACRO_IR,
106 MACRO_PIR,
107 MACRO_OPIR,
108 MACRO_CPIR,
109 MACRO_FPR,
198f1251 110 MACRO_EXP
11f45fb5 111 };
252b5132 112
11f45fb5
NC
113struct alpha_macro
114{
252b5132 115 const char *name;
ea1562b3
NC
116 void (*emit) (const expressionS *, int, const void *);
117 const void * arg;
252b5132
RH
118 enum alpha_macro_arg argsets[16];
119};
120
1dab94dd 121/* Extra expression types. */
252b5132 122
ea1562b3
NC
123#define O_pregister O_md1 /* O_register, in parentheses. */
124#define O_cpregister O_md2 /* + a leading comma. */
252b5132 125
3765b1be 126/* The alpha_reloc_op table below depends on the ordering of these. */
04fe8f58
RH
127#define O_literal O_md3 /* !literal relocation. */
128#define O_lituse_addr O_md4 /* !lituse_addr relocation. */
129#define O_lituse_base O_md5 /* !lituse_base relocation. */
130#define O_lituse_bytoff O_md6 /* !lituse_bytoff relocation. */
131#define O_lituse_jsr O_md7 /* !lituse_jsr relocation. */
132#define O_lituse_tlsgd O_md8 /* !lituse_tlsgd relocation. */
133#define O_lituse_tlsldm O_md9 /* !lituse_tlsldm relocation. */
134#define O_lituse_jsrdirect O_md10 /* !lituse_jsrdirect relocation. */
135#define O_gpdisp O_md11 /* !gpdisp relocation. */
136#define O_gprelhigh O_md12 /* !gprelhigh relocation. */
137#define O_gprellow O_md13 /* !gprellow relocation. */
138#define O_gprel O_md14 /* !gprel relocation. */
139#define O_samegp O_md15 /* !samegp relocation. */
140#define O_tlsgd O_md16 /* !tlsgd relocation. */
141#define O_tlsldm O_md17 /* !tlsldm relocation. */
142#define O_gotdtprel O_md18 /* !gotdtprel relocation. */
143#define O_dtprelhi O_md19 /* !dtprelhi relocation. */
144#define O_dtprello O_md20 /* !dtprello relocation. */
145#define O_dtprel O_md21 /* !dtprel relocation. */
146#define O_gottprel O_md22 /* !gottprel relocation. */
147#define O_tprelhi O_md23 /* !tprelhi relocation. */
148#define O_tprello O_md24 /* !tprello relocation. */
149#define O_tprel O_md25 /* !tprel relocation. */
19f78583
RH
150
151#define DUMMY_RELOC_LITUSE_ADDR (BFD_RELOC_UNUSED + 1)
152#define DUMMY_RELOC_LITUSE_BASE (BFD_RELOC_UNUSED + 2)
153#define DUMMY_RELOC_LITUSE_BYTOFF (BFD_RELOC_UNUSED + 3)
154#define DUMMY_RELOC_LITUSE_JSR (BFD_RELOC_UNUSED + 4)
3765b1be
RH
155#define DUMMY_RELOC_LITUSE_TLSGD (BFD_RELOC_UNUSED + 5)
156#define DUMMY_RELOC_LITUSE_TLSLDM (BFD_RELOC_UNUSED + 6)
04fe8f58 157#define DUMMY_RELOC_LITUSE_JSRDIRECT (BFD_RELOC_UNUSED + 7)
19f78583 158
3765b1be 159#define USER_RELOC_P(R) ((R) >= O_literal && (R) <= O_tprel)
43b4c25e 160
11f45fb5 161/* Macros for extracting the type and number of encoded register tokens. */
252b5132
RH
162
163#define is_ir_num(x) (((x) & 32) == 0)
164#define is_fpr_num(x) (((x) & 32) != 0)
165#define regno(x) ((x) & 31)
166
11f45fb5 167/* Something odd inherited from the old assembler. */
252b5132
RH
168
169#define note_gpreg(R) (alpha_gprmask |= (1 << (R)))
170#define note_fpreg(R) (alpha_fprmask |= (1 << (R)))
171
172/* Predicates for 16- and 32-bit ranges */
173/* XXX: The non-shift version appears to trigger a compiler bug when
174 cross-assembling from x86 w/ gcc 2.7.2. */
175
176#if 1
177#define range_signed_16(x) \
bc805888 178 (((offsetT) (x) >> 15) == 0 || ((offsetT) (x) >> 15) == -1)
252b5132 179#define range_signed_32(x) \
bc805888 180 (((offsetT) (x) >> 31) == 0 || ((offsetT) (x) >> 31) == -1)
252b5132 181#else
32ff5c2e
KH
182#define range_signed_16(x) ((offsetT) (x) >= -(offsetT) 0x8000 && \
183 (offsetT) (x) <= (offsetT) 0x7FFF)
184#define range_signed_32(x) ((offsetT) (x) >= -(offsetT) 0x80000000 && \
185 (offsetT) (x) <= (offsetT) 0x7FFFFFFF)
252b5132
RH
186#endif
187
188/* Macros for sign extending from 16- and 32-bits. */
189/* XXX: The cast macros will work on all the systems that I care about,
190 but really a predicate should be found to use the non-cast forms. */
191
192#if 1
bc805888
KH
193#define sign_extend_16(x) ((short) (x))
194#define sign_extend_32(x) ((int) (x))
252b5132 195#else
bc805888
KH
196#define sign_extend_16(x) ((offsetT) (((x) & 0xFFFF) ^ 0x8000) - 0x8000)
197#define sign_extend_32(x) ((offsetT) (((x) & 0xFFFFFFFF) \
252b5132
RH
198 ^ 0x80000000) - 0x80000000)
199#endif
200
11f45fb5 201/* Macros to build tokens. */
252b5132 202
32ff5c2e 203#define set_tok_reg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
204 (t).X_op = O_register, \
205 (t).X_add_number = (r))
32ff5c2e 206#define set_tok_preg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
207 (t).X_op = O_pregister, \
208 (t).X_add_number = (r))
32ff5c2e 209#define set_tok_cpreg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
210 (t).X_op = O_cpregister, \
211 (t).X_add_number = (r))
32ff5c2e 212#define set_tok_freg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132 213 (t).X_op = O_register, \
66498417 214 (t).X_add_number = (r) + 32)
32ff5c2e 215#define set_tok_sym(t, s, a) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
216 (t).X_op = O_symbol, \
217 (t).X_add_symbol = (s), \
218 (t).X_add_number = (a))
32ff5c2e 219#define set_tok_const(t, n) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
220 (t).X_op = O_constant, \
221 (t).X_add_number = (n))
252b5132 222\f
252b5132
RH
223/* Generic assembler global variables which must be defined by all
224 targets. */
225
226/* Characters which always start a comment. */
227const char comment_chars[] = "#";
228
229/* Characters which start a comment at the beginning of a line. */
230const char line_comment_chars[] = "#";
231
232/* Characters which may be used to separate multiple commands on a
233 single line. */
234const char line_separator_chars[] = ";";
235
236/* Characters which are used to indicate an exponent in a floating
237 point number. */
238const char EXP_CHARS[] = "eE";
239
240/* Characters which mean that a number is a floating point constant,
241 as in 0d1.0. */
252b5132 242/* XXX: Do all of these really get used on the alpha?? */
ae2689b0 243const char FLT_CHARS[] = "rRsSfFdDxXpP";
252b5132
RH
244
245#ifdef OBJ_EVAX
246const char *md_shortopts = "Fm:g+1h:HG:";
247#else
248const char *md_shortopts = "Fm:gG:";
249#endif
250
11f45fb5
NC
251struct option md_longopts[] =
252 {
252b5132 253#define OPTION_32ADDR (OPTION_MD_BASE)
11f45fb5 254 { "32addr", no_argument, NULL, OPTION_32ADDR },
66498417 255#define OPTION_RELAX (OPTION_32ADDR + 1)
11f45fb5 256 { "relax", no_argument, NULL, OPTION_RELAX },
252b5132 257#ifdef OBJ_ELF
66498417
KH
258#define OPTION_MDEBUG (OPTION_RELAX + 1)
259#define OPTION_NO_MDEBUG (OPTION_MDEBUG + 1)
11f45fb5
NC
260 { "mdebug", no_argument, NULL, OPTION_MDEBUG },
261 { "no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG },
198f1251
TG
262#endif
263#ifdef OBJ_EVAX
264#define OPTION_REPLACE (OPTION_RELAX + 1)
265#define OPTION_NOREPLACE (OPTION_REPLACE+1)
266 { "replace", no_argument, NULL, OPTION_REPLACE },
3739860c 267 { "noreplace", no_argument, NULL, OPTION_NOREPLACE },
252b5132 268#endif
11f45fb5
NC
269 { NULL, no_argument, NULL, 0 }
270 };
252b5132 271
bc805888 272size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
273\f
274#ifdef OBJ_EVAX
275#define AXP_REG_R0 0
276#define AXP_REG_R16 16
277#define AXP_REG_R17 17
278#undef AXP_REG_T9
279#define AXP_REG_T9 22
280#undef AXP_REG_T10
281#define AXP_REG_T10 23
282#undef AXP_REG_T11
283#define AXP_REG_T11 24
284#undef AXP_REG_T12
285#define AXP_REG_T12 25
286#define AXP_REG_AI 25
287#undef AXP_REG_FP
288#define AXP_REG_FP 29
289
290#undef AXP_REG_GP
291#define AXP_REG_GP AXP_REG_PV
198f1251 292
252b5132
RH
293#endif /* OBJ_EVAX */
294
11f45fb5 295/* The cpu for which we are generating code. */
252b5132
RH
296static unsigned alpha_target = AXP_OPCODE_BASE;
297static const char *alpha_target_name = "<all>";
298
11f45fb5 299/* The hash table of instruction opcodes. */
629310ab 300static htab_t alpha_opcode_hash;
252b5132 301
11f45fb5 302/* The hash table of macro opcodes. */
629310ab 303static htab_t alpha_macro_hash;
252b5132
RH
304
305#ifdef OBJ_ECOFF
11f45fb5 306/* The $gp relocation symbol. */
252b5132
RH
307static symbolS *alpha_gp_symbol;
308
309/* XXX: what is this, and why is it exported? */
310valueT alpha_gp_value;
311#endif
312
11f45fb5 313/* The current $gp register. */
252b5132
RH
314static int alpha_gp_register = AXP_REG_GP;
315
11f45fb5 316/* A table of the register symbols. */
252b5132
RH
317static symbolS *alpha_register_table[64];
318
11f45fb5 319/* Constant sections, or sections of constants. */
252b5132
RH
320#ifdef OBJ_ECOFF
321static segT alpha_lita_section;
252b5132
RH
322#endif
323#ifdef OBJ_EVAX
198f1251 324segT alpha_link_section;
252b5132 325#endif
198f1251 326#ifndef OBJ_EVAX
252b5132 327static segT alpha_lit8_section;
198f1251 328#endif
252b5132 329
1dab94dd 330/* Symbols referring to said sections. */
252b5132
RH
331#ifdef OBJ_ECOFF
332static symbolS *alpha_lita_symbol;
252b5132
RH
333#endif
334#ifdef OBJ_EVAX
335static symbolS *alpha_link_symbol;
252b5132 336#endif
198f1251 337#ifndef OBJ_EVAX
252b5132 338static symbolS *alpha_lit8_symbol;
198f1251 339#endif
252b5132 340
11f45fb5 341/* Literal for .litX+0x8000 within .lita. */
252b5132 342#ifdef OBJ_ECOFF
252b5132
RH
343static offsetT alpha_lit8_literal;
344#endif
345
11f45fb5 346/* Is the assembler not allowed to use $at? */
252b5132
RH
347static int alpha_noat_on = 0;
348
11f45fb5 349/* Are macros enabled? */
252b5132
RH
350static int alpha_macros_on = 1;
351
11f45fb5 352/* Are floats disabled? */
252b5132
RH
353static int alpha_nofloats_on = 0;
354
11f45fb5 355/* Are addresses 32 bit? */
252b5132
RH
356static int alpha_addr32_on = 0;
357
358/* Symbol labelling the current insn. When the Alpha gas sees
359 foo:
360 .quad 0
361 and the section happens to not be on an eight byte boundary, it
362 will align both the symbol and the .quad to an eight byte boundary. */
363static symbolS *alpha_insn_label;
eb979bfb 364#if defined(OBJ_ELF) || defined (OBJ_EVAX)
198f1251 365static symbolS *alpha_prologue_label;
d9319cec 366#endif
198f1251
TG
367
368#ifdef OBJ_EVAX
369/* Symbol associate with the current jsr instruction. */
370static symbolS *alpha_linkage_symbol;
371#endif
252b5132
RH
372
373/* Whether we should automatically align data generation pseudo-ops.
374 .align 0 will turn this off. */
375static int alpha_auto_align_on = 1;
376
377/* The known current alignment of the current section. */
378static int alpha_current_align;
379
380/* These are exported to ECOFF code. */
381unsigned long alpha_gprmask, alpha_fprmask;
382
383/* Whether the debugging option was seen. */
384static int alpha_debug;
385
386#ifdef OBJ_ELF
387/* Whether we are emitting an mdebug section. */
a8316fe2 388int alpha_flag_mdebug = -1;
252b5132
RH
389#endif
390
198f1251
TG
391#ifdef OBJ_EVAX
392/* Whether to perform the VMS procedure call optimization. */
393int alpha_flag_replace = 1;
394#endif
395
252b5132
RH
396/* Don't fully resolve relocations, allowing code movement in the linker. */
397static int alpha_flag_relax;
398
399/* What value to give to bfd_set_gp_size. */
400static int g_switch_value = 8;
401
402#ifdef OBJ_EVAX
403/* Collect information about current procedure here. */
198f1251 404struct alpha_evax_procs
ea1562b3
NC
405{
406 symbolS *symbol; /* Proc pdesc symbol. */
252b5132 407 int pdsckind;
ea1562b3
NC
408 int framereg; /* Register for frame pointer. */
409 int framesize; /* Size of frame. */
252b5132
RH
410 int rsa_offset;
411 int ra_save;
412 int fp_save;
413 long imask;
414 long fmask;
415 int type;
416 int prologue;
198f1251
TG
417 symbolS *handler;
418 int handler_data;
419};
420
51794af8 421/* Linked list of .linkage fixups. */
198f1251
TG
422struct alpha_linkage_fixups *alpha_linkage_fixup_root;
423static struct alpha_linkage_fixups *alpha_linkage_fixup_tail;
424
51794af8 425/* Current procedure descriptor. */
198f1251 426static struct alpha_evax_procs *alpha_evax_proc;
4b1c4d2b 427static struct alpha_evax_procs alpha_evax_proc_data;
252b5132
RH
428
429static int alpha_flag_hash_long_names = 0; /* -+ */
430static int alpha_flag_show_after_trunc = 0; /* -H */
431
432/* If the -+ switch is given, then a hash is appended to any name that is
11f45fb5 433 longer than 64 characters, else longer symbol names are truncated. */
252b5132 434
43b4c25e
MM
435#endif
436\f
437#ifdef RELOC_OP_P
438/* A table to map the spelling of a relocation operand into an appropriate
439 bfd_reloc_code_real_type type. The table is assumed to be ordered such
440 that op-O_literal indexes into it. */
441
442#define ALPHA_RELOC_TABLE(op) \
19f78583 443(&alpha_reloc_op[ ((!USER_RELOC_P (op)) \
43b4c25e 444 ? (abort (), 0) \
19f78583 445 : (int) (op) - (int) O_literal) ])
43b4c25e 446
ec8fcf4a
RH
447#define DEF(NAME, RELOC, REQ, ALLOW) \
448 { #NAME, sizeof(#NAME)-1, O_##NAME, RELOC, REQ, ALLOW}
43b4c25e 449
11f45fb5
NC
450static const struct alpha_reloc_op_tag
451{
ea1562b3
NC
452 const char *name; /* String to lookup. */
453 size_t length; /* Size of the string. */
454 operatorT op; /* Which operator to use. */
21d799b5 455 extended_bfd_reloc_code_real_type reloc;
ea1562b3
NC
456 unsigned int require_seq : 1; /* Require a sequence number. */
457 unsigned int allow_seq : 1; /* Allow a sequence number. */
11f45fb5
NC
458}
459alpha_reloc_op[] =
460{
ea1562b3
NC
461 DEF (literal, BFD_RELOC_ALPHA_ELF_LITERAL, 0, 1),
462 DEF (lituse_addr, DUMMY_RELOC_LITUSE_ADDR, 1, 1),
463 DEF (lituse_base, DUMMY_RELOC_LITUSE_BASE, 1, 1),
464 DEF (lituse_bytoff, DUMMY_RELOC_LITUSE_BYTOFF, 1, 1),
465 DEF (lituse_jsr, DUMMY_RELOC_LITUSE_JSR, 1, 1),
466 DEF (lituse_tlsgd, DUMMY_RELOC_LITUSE_TLSGD, 1, 1),
467 DEF (lituse_tlsldm, DUMMY_RELOC_LITUSE_TLSLDM, 1, 1),
04fe8f58 468 DEF (lituse_jsrdirect, DUMMY_RELOC_LITUSE_JSRDIRECT, 1, 1),
ea1562b3
NC
469 DEF (gpdisp, BFD_RELOC_ALPHA_GPDISP, 1, 1),
470 DEF (gprelhigh, BFD_RELOC_ALPHA_GPREL_HI16, 0, 0),
471 DEF (gprellow, BFD_RELOC_ALPHA_GPREL_LO16, 0, 0),
472 DEF (gprel, BFD_RELOC_GPREL16, 0, 0),
473 DEF (samegp, BFD_RELOC_ALPHA_BRSGP, 0, 0),
474 DEF (tlsgd, BFD_RELOC_ALPHA_TLSGD, 0, 1),
475 DEF (tlsldm, BFD_RELOC_ALPHA_TLSLDM, 0, 1),
476 DEF (gotdtprel, BFD_RELOC_ALPHA_GOTDTPREL16, 0, 0),
477 DEF (dtprelhi, BFD_RELOC_ALPHA_DTPREL_HI16, 0, 0),
478 DEF (dtprello, BFD_RELOC_ALPHA_DTPREL_LO16, 0, 0),
479 DEF (dtprel, BFD_RELOC_ALPHA_DTPREL16, 0, 0),
480 DEF (gottprel, BFD_RELOC_ALPHA_GOTTPREL16, 0, 0),
481 DEF (tprelhi, BFD_RELOC_ALPHA_TPREL_HI16, 0, 0),
482 DEF (tprello, BFD_RELOC_ALPHA_TPREL_LO16, 0, 0),
483 DEF (tprel, BFD_RELOC_ALPHA_TPREL16, 0, 0),
43b4c25e
MM
484};
485
19f78583
RH
486#undef DEF
487
43b4c25e 488static const int alpha_num_reloc_op
bc805888 489 = sizeof (alpha_reloc_op) / sizeof (*alpha_reloc_op);
19f78583 490#endif /* RELOC_OP_P */
43b4c25e 491
ea1562b3 492/* Maximum # digits needed to hold the largest sequence #. */
43b4c25e
MM
493#define ALPHA_RELOC_DIGITS 25
494
2d2255b5 495/* Structure to hold explicit sequence information. */
19f78583 496struct alpha_reloc_tag
43b4c25e 497{
ea1562b3 498 fixS *master; /* The literal reloc. */
198f1251 499#ifdef OBJ_EVAX
51794af8
TG
500 struct symbol *sym; /* Linkage section item symbol. */
501 struct symbol *psym; /* Pdesc symbol. */
198f1251 502#endif
ea1562b3
NC
503 fixS *slaves; /* Head of linked list of lituses. */
504 segT segment; /* Segment relocs are in or undefined_section. */
505 long sequence; /* Sequence #. */
506 unsigned n_master; /* # of literals. */
507 unsigned n_slaves; /* # of lituses. */
508 unsigned saw_tlsgd : 1; /* True if ... */
3765b1be
RH
509 unsigned saw_tlsldm : 1;
510 unsigned saw_lu_tlsgd : 1;
511 unsigned saw_lu_tlsldm : 1;
ea1562b3
NC
512 unsigned multi_section_p : 1; /* True if more than one section was used. */
513 char string[1]; /* Printable form of sequence to hash with. */
43b4c25e
MM
514};
515
ea1562b3 516/* Hash table to link up literals with the appropriate lituse. */
629310ab 517static htab_t alpha_literal_hash;
19f78583
RH
518
519/* Sequence numbers for internal use by macros. */
520static long next_sequence_num = -1;
252b5132
RH
521\f
522/* A table of CPU names and opcode sets. */
523
11f45fb5
NC
524static const struct cpu_type
525{
252b5132
RH
526 const char *name;
527 unsigned flags;
11f45fb5
NC
528}
529cpu_types[] =
530{
252b5132 531 /* Ad hoc convention: cpu number gets palcode, process code doesn't.
1dab94dd 532 This supports usage under DU 4.0b that does ".arch ev4", and
252b5132
RH
533 usage in MILO that does -m21064. Probably something more
534 specific like -m21064-pal should be used, but oh well. */
535
536 { "21064", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
537 { "21064a", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
538 { "21066", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
539 { "21068", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
540 { "21164", AXP_OPCODE_BASE|AXP_OPCODE_EV5 },
541 { "21164a", AXP_OPCODE_BASE|AXP_OPCODE_EV5|AXP_OPCODE_BWX },
542 { "21164pc", (AXP_OPCODE_BASE|AXP_OPCODE_EV5|AXP_OPCODE_BWX
543 |AXP_OPCODE_MAX) },
544 { "21264", (AXP_OPCODE_BASE|AXP_OPCODE_EV6|AXP_OPCODE_BWX
545 |AXP_OPCODE_MAX|AXP_OPCODE_CIX) },
dbac4f5b
RH
546 { "21264a", (AXP_OPCODE_BASE|AXP_OPCODE_EV6|AXP_OPCODE_BWX
547 |AXP_OPCODE_MAX|AXP_OPCODE_CIX) },
548 { "21264b", (AXP_OPCODE_BASE|AXP_OPCODE_EV6|AXP_OPCODE_BWX
549 |AXP_OPCODE_MAX|AXP_OPCODE_CIX) },
252b5132
RH
550
551 { "ev4", AXP_OPCODE_BASE },
552 { "ev45", AXP_OPCODE_BASE },
553 { "lca45", AXP_OPCODE_BASE },
554 { "ev5", AXP_OPCODE_BASE },
555 { "ev56", AXP_OPCODE_BASE|AXP_OPCODE_BWX },
556 { "pca56", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX },
557 { "ev6", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX|AXP_OPCODE_CIX },
dbac4f5b
RH
558 { "ev67", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX|AXP_OPCODE_CIX },
559 { "ev68", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX|AXP_OPCODE_CIX },
252b5132
RH
560
561 { "all", AXP_OPCODE_BASE },
446a06c9 562 { 0, 0 }
252b5132
RH
563};
564
ea1562b3
NC
565/* Some instruction sets indexed by lg(size). */
566static const char * const sextX_op[] = { "sextb", "sextw", "sextl", NULL };
567static const char * const insXl_op[] = { "insbl", "inswl", "insll", "insql" };
568static const char * const insXh_op[] = { NULL, "inswh", "inslh", "insqh" };
569static const char * const extXl_op[] = { "extbl", "extwl", "extll", "extql" };
570static const char * const extXh_op[] = { NULL, "extwh", "extlh", "extqh" };
571static const char * const mskXl_op[] = { "mskbl", "mskwl", "mskll", "mskql" };
572static const char * const mskXh_op[] = { NULL, "mskwh", "msklh", "mskqh" };
573static const char * const stX_op[] = { "stb", "stw", "stl", "stq" };
574static const char * const ldXu_op[] = { "ldbu", "ldwu", NULL, NULL };
252b5132 575
21d799b5 576static void assemble_insn (const struct alpha_opcode *, const expressionS *, int, struct alpha_insn *, extended_bfd_reloc_code_real_type);
ea1562b3
NC
577static void emit_insn (struct alpha_insn *);
578static void assemble_tokens (const char *, const expressionS *, int, int);
198f1251 579#ifdef OBJ_EVAX
6d4af3c2 580static const char *s_alpha_section_name (void);
8aacb050 581static symbolS *add_to_link_pool (symbolS *, offsetT);
198f1251 582#endif
ea1562b3
NC
583\f
584static struct alpha_reloc_tag *
585get_alpha_reloc_tag (long sequence)
11f45fb5 586{
ea1562b3
NC
587 char buffer[ALPHA_RELOC_DIGITS];
588 struct alpha_reloc_tag *info;
252b5132 589
ea1562b3 590 sprintf (buffer, "!%ld", sequence);
252b5132 591
629310ab 592 info = (struct alpha_reloc_tag *) str_hash_find (alpha_literal_hash, buffer);
ea1562b3
NC
593 if (! info)
594 {
595 size_t len = strlen (buffer);
252b5132 596
21d799b5
NC
597 info = (struct alpha_reloc_tag *)
598 xcalloc (sizeof (struct alpha_reloc_tag) + len, 1);
252b5132 599
ea1562b3
NC
600 info->segment = now_seg;
601 info->sequence = sequence;
602 strcpy (info->string, buffer);
629310ab 603 str_hash_insert (alpha_literal_hash, info->string, (void *) info);
198f1251
TG
604#ifdef OBJ_EVAX
605 info->sym = 0;
606 info->psym = 0;
607#endif
ea1562b3 608 }
252b5132 609
ea1562b3
NC
610 return info;
611}
252b5132 612
198f1251
TG
613#ifndef OBJ_EVAX
614
ea1562b3
NC
615static void
616alpha_adjust_relocs (bfd *abfd ATTRIBUTE_UNUSED,
617 asection *sec,
618 void * ptr ATTRIBUTE_UNUSED)
619{
620 segment_info_type *seginfo = seg_info (sec);
621 fixS **prevP;
622 fixS *fixp;
623 fixS *next;
624 fixS *slave;
252b5132 625
ea1562b3
NC
626 /* If seginfo is NULL, we did not create this section; don't do
627 anything with it. By using a pointer to a pointer, we can update
628 the links in place. */
629 if (seginfo == NULL)
630 return;
252b5132 631
ea1562b3
NC
632 /* If there are no relocations, skip the section. */
633 if (! seginfo->fix_root)
634 return;
252b5132 635
ea1562b3
NC
636 /* First rebuild the fixup chain without the explicit lituse and
637 gpdisp_lo16 relocs. */
638 prevP = &seginfo->fix_root;
639 for (fixp = seginfo->fix_root; fixp; fixp = next)
640 {
641 next = fixp->fx_next;
642 fixp->fx_next = (fixS *) 0;
252b5132 643
ea1562b3
NC
644 switch (fixp->fx_r_type)
645 {
646 case BFD_RELOC_ALPHA_LITUSE:
647 if (fixp->tc_fix_data.info->n_master == 0)
648 as_bad_where (fixp->fx_file, fixp->fx_line,
649 _("No !literal!%ld was found"),
650 fixp->tc_fix_data.info->sequence);
651#ifdef RELOC_OP_P
652 if (fixp->fx_offset == LITUSE_ALPHA_TLSGD)
653 {
654 if (! fixp->tc_fix_data.info->saw_tlsgd)
655 as_bad_where (fixp->fx_file, fixp->fx_line,
656 _("No !tlsgd!%ld was found"),
657 fixp->tc_fix_data.info->sequence);
658 }
659 else if (fixp->fx_offset == LITUSE_ALPHA_TLSLDM)
660 {
661 if (! fixp->tc_fix_data.info->saw_tlsldm)
662 as_bad_where (fixp->fx_file, fixp->fx_line,
663 _("No !tlsldm!%ld was found"),
664 fixp->tc_fix_data.info->sequence);
665 }
666#endif
667 break;
252b5132 668
ea1562b3
NC
669 case BFD_RELOC_ALPHA_GPDISP_LO16:
670 if (fixp->tc_fix_data.info->n_master == 0)
671 as_bad_where (fixp->fx_file, fixp->fx_line,
672 _("No ldah !gpdisp!%ld was found"),
673 fixp->tc_fix_data.info->sequence);
674 break;
252b5132 675
ea1562b3
NC
676 case BFD_RELOC_ALPHA_ELF_LITERAL:
677 if (fixp->tc_fix_data.info
678 && (fixp->tc_fix_data.info->saw_tlsgd
679 || fixp->tc_fix_data.info->saw_tlsldm))
680 break;
681 /* FALLTHRU */
252b5132 682
ea1562b3
NC
683 default:
684 *prevP = fixp;
685 prevP = &fixp->fx_next;
686 break;
252b5132 687 }
252b5132
RH
688 }
689
ea1562b3
NC
690 /* Go back and re-chain dependent relocations. They are currently
691 linked through the next_reloc field in reverse order, so as we
692 go through the next_reloc chain, we effectively reverse the chain
693 once again.
252b5132 694
ea1562b3
NC
695 Except if there is more than one !literal for a given sequence
696 number. In that case, the programmer and/or compiler is not sure
697 how control flows from literal to lituse, and we can't be sure to
698 get the relaxation correct.
252b5132 699
ea1562b3
NC
700 ??? Well, actually we could, if there are enough lituses such that
701 we can make each literal have at least one of each lituse type
702 present. Not implemented.
252b5132 703
ea1562b3 704 Also suppress the optimization if the !literals/!lituses are spread
33eaf5de 705 in different segments. This can happen with "interesting" uses of
ea1562b3 706 inline assembly; examples are present in the Linux kernel semaphores. */
11f45fb5 707
ea1562b3 708 for (fixp = seginfo->fix_root; fixp; fixp = next)
252b5132 709 {
ea1562b3
NC
710 next = fixp->fx_next;
711 switch (fixp->fx_r_type)
712 {
713 case BFD_RELOC_ALPHA_TLSGD:
714 case BFD_RELOC_ALPHA_TLSLDM:
715 if (!fixp->tc_fix_data.info)
716 break;
717 if (fixp->tc_fix_data.info->n_master == 0)
718 break;
719 else if (fixp->tc_fix_data.info->n_master > 1)
720 {
721 as_bad_where (fixp->fx_file, fixp->fx_line,
722 _("too many !literal!%ld for %s"),
723 fixp->tc_fix_data.info->sequence,
724 (fixp->fx_r_type == BFD_RELOC_ALPHA_TLSGD
725 ? "!tlsgd" : "!tlsldm"));
726 break;
727 }
252b5132 728
ea1562b3
NC
729 fixp->tc_fix_data.info->master->fx_next = fixp->fx_next;
730 fixp->fx_next = fixp->tc_fix_data.info->master;
731 fixp = fixp->fx_next;
732 /* Fall through. */
252b5132 733
ea1562b3
NC
734 case BFD_RELOC_ALPHA_ELF_LITERAL:
735 if (fixp->tc_fix_data.info
736 && fixp->tc_fix_data.info->n_master == 1
737 && ! fixp->tc_fix_data.info->multi_section_p)
738 {
739 for (slave = fixp->tc_fix_data.info->slaves;
740 slave != (fixS *) 0;
741 slave = slave->tc_fix_data.next_reloc)
742 {
743 slave->fx_next = fixp->fx_next;
744 fixp->fx_next = slave;
745 }
746 }
747 break;
252b5132 748
ea1562b3
NC
749 case BFD_RELOC_ALPHA_GPDISP_HI16:
750 if (fixp->tc_fix_data.info->n_slaves == 0)
751 as_bad_where (fixp->fx_file, fixp->fx_line,
752 _("No lda !gpdisp!%ld was found"),
753 fixp->tc_fix_data.info->sequence);
754 else
755 {
756 slave = fixp->tc_fix_data.info->slaves;
757 slave->fx_next = next;
758 fixp->fx_next = slave;
759 }
760 break;
252b5132 761
ea1562b3
NC
762 default:
763 break;
764 }
252b5132 765 }
252b5132
RH
766}
767
ea1562b3
NC
768/* Before the relocations are written, reorder them, so that user
769 supplied !lituse relocations follow the appropriate !literal
770 relocations, and similarly for !gpdisp relocations. */
252b5132
RH
771
772void
ea1562b3 773alpha_before_fix (void)
252b5132 774{
ea1562b3
NC
775 if (alpha_literal_hash)
776 bfd_map_over_sections (stdoutput, alpha_adjust_relocs, NULL);
252b5132 777}
198f1251
TG
778
779#endif
ea1562b3
NC
780\f
781#ifdef DEBUG_ALPHA
782static void
783debug_exp (expressionS tok[], int ntok)
252b5132 784{
ea1562b3 785 int i;
252b5132 786
ea1562b3
NC
787 fprintf (stderr, "debug_exp: %d tokens", ntok);
788 for (i = 0; i < ntok; i++)
252b5132 789 {
ea1562b3
NC
790 expressionS *t = &tok[i];
791 const char *name;
252b5132 792
ea1562b3
NC
793 switch (t->X_op)
794 {
795 default: name = "unknown"; break;
796 case O_illegal: name = "O_illegal"; break;
797 case O_absent: name = "O_absent"; break;
798 case O_constant: name = "O_constant"; break;
799 case O_symbol: name = "O_symbol"; break;
800 case O_symbol_rva: name = "O_symbol_rva"; break;
801 case O_register: name = "O_register"; break;
802 case O_big: name = "O_big"; break;
803 case O_uminus: name = "O_uminus"; break;
804 case O_bit_not: name = "O_bit_not"; break;
805 case O_logical_not: name = "O_logical_not"; break;
806 case O_multiply: name = "O_multiply"; break;
807 case O_divide: name = "O_divide"; break;
808 case O_modulus: name = "O_modulus"; break;
809 case O_left_shift: name = "O_left_shift"; break;
810 case O_right_shift: name = "O_right_shift"; break;
811 case O_bit_inclusive_or: name = "O_bit_inclusive_or"; break;
812 case O_bit_or_not: name = "O_bit_or_not"; break;
813 case O_bit_exclusive_or: name = "O_bit_exclusive_or"; break;
814 case O_bit_and: name = "O_bit_and"; break;
815 case O_add: name = "O_add"; break;
816 case O_subtract: name = "O_subtract"; break;
817 case O_eq: name = "O_eq"; break;
818 case O_ne: name = "O_ne"; break;
819 case O_lt: name = "O_lt"; break;
820 case O_le: name = "O_le"; break;
821 case O_ge: name = "O_ge"; break;
822 case O_gt: name = "O_gt"; break;
823 case O_logical_and: name = "O_logical_and"; break;
824 case O_logical_or: name = "O_logical_or"; break;
825 case O_index: name = "O_index"; break;
826 case O_pregister: name = "O_pregister"; break;
827 case O_cpregister: name = "O_cpregister"; break;
828 case O_literal: name = "O_literal"; break;
829 case O_lituse_addr: name = "O_lituse_addr"; break;
830 case O_lituse_base: name = "O_lituse_base"; break;
831 case O_lituse_bytoff: name = "O_lituse_bytoff"; break;
832 case O_lituse_jsr: name = "O_lituse_jsr"; break;
833 case O_lituse_tlsgd: name = "O_lituse_tlsgd"; break;
834 case O_lituse_tlsldm: name = "O_lituse_tlsldm"; break;
04fe8f58 835 case O_lituse_jsrdirect: name = "O_lituse_jsrdirect"; break;
ea1562b3
NC
836 case O_gpdisp: name = "O_gpdisp"; break;
837 case O_gprelhigh: name = "O_gprelhigh"; break;
838 case O_gprellow: name = "O_gprellow"; break;
839 case O_gprel: name = "O_gprel"; break;
840 case O_samegp: name = "O_samegp"; break;
841 case O_tlsgd: name = "O_tlsgd"; break;
842 case O_tlsldm: name = "O_tlsldm"; break;
843 case O_gotdtprel: name = "O_gotdtprel"; break;
844 case O_dtprelhi: name = "O_dtprelhi"; break;
845 case O_dtprello: name = "O_dtprello"; break;
846 case O_dtprel: name = "O_dtprel"; break;
847 case O_gottprel: name = "O_gottprel"; break;
848 case O_tprelhi: name = "O_tprelhi"; break;
849 case O_tprello: name = "O_tprello"; break;
850 case O_tprel: name = "O_tprel"; break;
851 }
252b5132 852
ea1562b3
NC
853 fprintf (stderr, ", %s(%s, %s, %d)", name,
854 (t->X_add_symbol) ? S_GET_NAME (t->X_add_symbol) : "--",
855 (t->X_op_symbol) ? S_GET_NAME (t->X_op_symbol) : "--",
856 (int) t->X_add_number);
252b5132 857 }
ea1562b3
NC
858 fprintf (stderr, "\n");
859 fflush (stderr);
252b5132 860}
ea1562b3 861#endif
252b5132 862
ea1562b3 863/* Parse the arguments to an opcode. */
252b5132 864
ea1562b3
NC
865static int
866tokenize_arguments (char *str,
867 expressionS tok[],
868 int ntok)
252b5132 869{
ea1562b3
NC
870 expressionS *end_tok = tok + ntok;
871 char *old_input_line_pointer;
872 int saw_comma = 0, saw_arg = 0;
873#ifdef DEBUG_ALPHA
874 expressionS *orig_tok = tok;
875#endif
876#ifdef RELOC_OP_P
877 char *p;
878 const struct alpha_reloc_op_tag *r;
879 int c, i;
880 size_t len;
881 int reloc_found_p = 0;
882#endif
252b5132 883
ea1562b3 884 memset (tok, 0, sizeof (*tok) * ntok);
252b5132 885
ea1562b3
NC
886 /* Save and restore input_line_pointer around this function. */
887 old_input_line_pointer = input_line_pointer;
888 input_line_pointer = str;
252b5132 889
ea1562b3
NC
890#ifdef RELOC_OP_P
891 /* ??? Wrest control of ! away from the regular expression parser. */
892 is_end_of_line[(unsigned char) '!'] = 1;
893#endif
252b5132 894
ea1562b3
NC
895 while (tok < end_tok && *input_line_pointer)
896 {
897 SKIP_WHITESPACE ();
898 switch (*input_line_pointer)
899 {
900 case '\0':
901 goto fini;
902
903#ifdef RELOC_OP_P
904 case '!':
905 /* A relocation operand can be placed after the normal operand on an
906 assembly language statement, and has the following form:
907 !relocation_type!sequence_number. */
908 if (reloc_found_p)
252b5132 909 {
ea1562b3
NC
910 /* Only support one relocation op per insn. */
911 as_bad (_("More than one relocation op per insn"));
912 goto err_report;
252b5132 913 }
252b5132 914
ea1562b3
NC
915 if (!saw_arg)
916 goto err;
252b5132 917
ea1562b3
NC
918 ++input_line_pointer;
919 SKIP_WHITESPACE ();
d02603dc 920 c = get_symbol_name (&p);
252b5132 921
ea1562b3
NC
922 /* Parse !relocation_type. */
923 len = input_line_pointer - p;
924 if (len == 0)
925 {
926 as_bad (_("No relocation operand"));
927 goto err_report;
928 }
252b5132 929
ea1562b3
NC
930 r = &alpha_reloc_op[0];
931 for (i = alpha_num_reloc_op - 1; i >= 0; i--, r++)
932 if (len == r->length && memcmp (p, r->name, len) == 0)
933 break;
934 if (i < 0)
935 {
936 as_bad (_("Unknown relocation operand: !%s"), p);
937 goto err_report;
938 }
252b5132 939
ea1562b3 940 *input_line_pointer = c;
d02603dc 941 SKIP_WHITESPACE_AFTER_NAME ();
ea1562b3
NC
942 if (*input_line_pointer != '!')
943 {
944 if (r->require_seq)
945 {
946 as_bad (_("no sequence number after !%s"), p);
947 goto err_report;
948 }
252b5132 949
ea1562b3
NC
950 tok->X_add_number = 0;
951 }
952 else
953 {
954 if (! r->allow_seq)
955 {
956 as_bad (_("!%s does not use a sequence number"), p);
957 goto err_report;
958 }
252b5132 959
ea1562b3 960 input_line_pointer++;
252b5132 961
ea1562b3
NC
962 /* Parse !sequence_number. */
963 expression (tok);
964 if (tok->X_op != O_constant || tok->X_add_number <= 0)
965 {
966 as_bad (_("Bad sequence number: !%s!%s"),
967 r->name, input_line_pointer);
968 goto err_report;
969 }
970 }
252b5132 971
ea1562b3
NC
972 tok->X_op = r->op;
973 reloc_found_p = 1;
974 ++tok;
975 break;
976#endif /* RELOC_OP_P */
252b5132 977
ea1562b3
NC
978 case ',':
979 ++input_line_pointer;
980 if (saw_comma || !saw_arg)
981 goto err;
982 saw_comma = 1;
983 break;
252b5132 984
ea1562b3
NC
985 case '(':
986 {
987 char *hold = input_line_pointer++;
252b5132 988
ea1562b3
NC
989 /* First try for parenthesized register ... */
990 expression (tok);
991 if (*input_line_pointer == ')' && tok->X_op == O_register)
992 {
993 tok->X_op = (saw_comma ? O_cpregister : O_pregister);
994 saw_comma = 0;
995 saw_arg = 1;
996 ++input_line_pointer;
997 ++tok;
998 break;
999 }
252b5132 1000
ea1562b3
NC
1001 /* ... then fall through to plain expression. */
1002 input_line_pointer = hold;
1003 }
1a0670f3 1004 /* Fall through. */
252b5132 1005
ea1562b3
NC
1006 default:
1007 if (saw_arg && !saw_comma)
1008 goto err;
252b5132 1009
ea1562b3
NC
1010 expression (tok);
1011 if (tok->X_op == O_illegal || tok->X_op == O_absent)
1012 goto err;
252b5132 1013
ea1562b3
NC
1014 saw_comma = 0;
1015 saw_arg = 1;
1016 ++tok;
1017 break;
1018 }
1019 }
252b5132 1020
dc1e8a47 1021 fini:
ea1562b3
NC
1022 if (saw_comma)
1023 goto err;
1024 input_line_pointer = old_input_line_pointer;
252b5132 1025
ea1562b3
NC
1026#ifdef DEBUG_ALPHA
1027 debug_exp (orig_tok, ntok - (end_tok - tok));
252b5132 1028#endif
ea1562b3
NC
1029#ifdef RELOC_OP_P
1030 is_end_of_line[(unsigned char) '!'] = 0;
252b5132 1031#endif
252b5132 1032
ea1562b3 1033 return ntok - (end_tok - tok);
00f7efb6 1034
dc1e8a47 1035 err:
ea1562b3
NC
1036#ifdef RELOC_OP_P
1037 is_end_of_line[(unsigned char) '!'] = 0;
543833df 1038#endif
ea1562b3
NC
1039 input_line_pointer = old_input_line_pointer;
1040 return TOKENIZE_ERROR;
543833df 1041
ea1562b3 1042#ifdef RELOC_OP_P
dc1e8a47 1043 err_report:
ea1562b3 1044 is_end_of_line[(unsigned char) '!'] = 0;
252b5132 1045#endif
ea1562b3
NC
1046 input_line_pointer = old_input_line_pointer;
1047 return TOKENIZE_ERROR_REPORT;
1048}
252b5132 1049
ea1562b3
NC
1050/* Search forward through all variants of an opcode looking for a
1051 syntax match. */
252b5132 1052
ea1562b3
NC
1053static const struct alpha_opcode *
1054find_opcode_match (const struct alpha_opcode *first_opcode,
1055 const expressionS *tok,
1056 int *pntok,
1057 int *pcpumatch)
1058{
1059 const struct alpha_opcode *opcode = first_opcode;
1060 int ntok = *pntok;
1061 int got_cpu_match = 0;
252b5132 1062
ea1562b3 1063 do
252b5132 1064 {
ea1562b3
NC
1065 const unsigned char *opidx;
1066 int tokidx = 0;
252b5132 1067
ea1562b3
NC
1068 /* Don't match opcodes that don't exist on this architecture. */
1069 if (!(opcode->flags & alpha_target))
1070 goto match_failed;
252b5132 1071
ea1562b3 1072 got_cpu_match = 1;
252b5132 1073
ea1562b3 1074 for (opidx = opcode->operands; *opidx; ++opidx)
252b5132 1075 {
ea1562b3 1076 const struct alpha_operand *operand = &alpha_operands[*opidx];
252b5132 1077
ea1562b3
NC
1078 /* Only take input from real operands. */
1079 if (operand->flags & AXP_OPERAND_FAKE)
1080 continue;
252b5132 1081
ea1562b3
NC
1082 /* When we expect input, make sure we have it. */
1083 if (tokidx >= ntok)
252b5132 1084 {
ea1562b3
NC
1085 if ((operand->flags & AXP_OPERAND_OPTIONAL_MASK) == 0)
1086 goto match_failed;
1087 continue;
252b5132 1088 }
252b5132 1089
ea1562b3
NC
1090 /* Match operand type with expression type. */
1091 switch (operand->flags & AXP_OPERAND_TYPECHECK_MASK)
252b5132 1092 {
ea1562b3
NC
1093 case AXP_OPERAND_IR:
1094 if (tok[tokidx].X_op != O_register
1095 || !is_ir_num (tok[tokidx].X_add_number))
1096 goto match_failed;
1097 break;
1098 case AXP_OPERAND_FPR:
1099 if (tok[tokidx].X_op != O_register
1100 || !is_fpr_num (tok[tokidx].X_add_number))
1101 goto match_failed;
1102 break;
1103 case AXP_OPERAND_IR | AXP_OPERAND_PARENS:
1104 if (tok[tokidx].X_op != O_pregister
1105 || !is_ir_num (tok[tokidx].X_add_number))
1106 goto match_failed;
1107 break;
1108 case AXP_OPERAND_IR | AXP_OPERAND_PARENS | AXP_OPERAND_COMMA:
1109 if (tok[tokidx].X_op != O_cpregister
1110 || !is_ir_num (tok[tokidx].X_add_number))
1111 goto match_failed;
1112 break;
252b5132 1113
ea1562b3
NC
1114 case AXP_OPERAND_RELATIVE:
1115 case AXP_OPERAND_SIGNED:
1116 case AXP_OPERAND_UNSIGNED:
1117 switch (tok[tokidx].X_op)
1118 {
1119 case O_illegal:
1120 case O_absent:
1121 case O_register:
1122 case O_pregister:
1123 case O_cpregister:
1124 goto match_failed;
252b5132 1125
ea1562b3
NC
1126 default:
1127 break;
1128 }
1129 break;
1130
1131 default:
1132 /* Everything else should have been fake. */
1133 abort ();
1134 }
1135 ++tokidx;
252b5132 1136 }
ea1562b3
NC
1137
1138 /* Possible match -- did we use all of our input? */
1139 if (tokidx == ntok)
1140 {
1141 *pntok = ntok;
1142 return opcode;
1143 }
1144
1145 match_failed:;
252b5132 1146 }
ea1562b3
NC
1147 while (++opcode - alpha_opcodes < (int) alpha_num_opcodes
1148 && !strcmp (opcode->name, first_opcode->name));
252b5132 1149
ea1562b3
NC
1150 if (*pcpumatch)
1151 *pcpumatch = got_cpu_match;
252b5132 1152
ea1562b3 1153 return NULL;
252b5132 1154}
252b5132 1155
ea1562b3
NC
1156/* Given an opcode name and a pre-tokenized set of arguments, assemble
1157 the insn, but do not emit it.
252b5132 1158
ea1562b3
NC
1159 Note that this implies no macros allowed, since we can't store more
1160 than one insn in an insn structure. */
1161
1162static void
1163assemble_tokens_to_insn (const char *opname,
1164 const expressionS *tok,
1165 int ntok,
1166 struct alpha_insn *insn)
252b5132 1167{
ea1562b3
NC
1168 const struct alpha_opcode *opcode;
1169
1170 /* Search opcodes. */
629310ab 1171 opcode = (const struct alpha_opcode *) str_hash_find (alpha_opcode_hash, opname);
ea1562b3
NC
1172 if (opcode)
1173 {
1174 int cpumatch;
1175 opcode = find_opcode_match (opcode, tok, &ntok, &cpumatch);
1176 if (opcode)
1177 {
1178 assemble_insn (opcode, tok, ntok, insn, BFD_RELOC_UNUSED);
1179 return;
1180 }
1181 else if (cpumatch)
1182 as_bad (_("inappropriate arguments for opcode `%s'"), opname);
1183 else
1184 as_bad (_("opcode `%s' not supported for target %s"), opname,
1185 alpha_target_name);
1186 }
1187 else
1188 as_bad (_("unknown opcode `%s'"), opname);
252b5132
RH
1189}
1190
ea1562b3
NC
1191/* Build a BFD section with its flags set appropriately for the .lita,
1192 .lit8, or .lit4 sections. */
252b5132 1193
ea1562b3
NC
1194static void
1195create_literal_section (const char *name,
1196 segT *secp,
1197 symbolS **symp)
252b5132 1198{
ea1562b3
NC
1199 segT current_section = now_seg;
1200 int current_subsec = now_subseg;
1201 segT new_sec;
252b5132 1202
ea1562b3
NC
1203 *secp = new_sec = subseg_new (name, 0);
1204 subseg_set (current_section, current_subsec);
fd361982
AM
1205 bfd_set_section_alignment (new_sec, 4);
1206 bfd_set_section_flags (new_sec, (SEC_RELOC | SEC_ALLOC | SEC_LOAD
1207 | SEC_READONLY | SEC_DATA));
a161fe53 1208
ea1562b3 1209 S_CLEAR_EXTERNAL (*symp = section_symbol (new_sec));
252b5132
RH
1210}
1211
ea1562b3 1212/* Load a (partial) expression into a target register.
252b5132 1213
ea1562b3
NC
1214 If poffset is not null, after the call it will either contain
1215 O_constant 0, or a 16-bit offset appropriate for any MEM format
1216 instruction. In addition, pbasereg will be modified to point to
1217 the base register to use in that MEM format instruction.
252b5132 1218
ea1562b3
NC
1219 In any case, *pbasereg should contain a base register to add to the
1220 expression. This will normally be either AXP_REG_ZERO or
1221 alpha_gp_register. Symbol addresses will always be loaded via $gp,
1222 so "foo($0)" is interpreted as adding the address of foo to $0;
1223 i.e. "ldq $targ, LIT($gp); addq $targ, $0, $targ". Odd, perhaps,
1224 but this is what OSF/1 does.
252b5132 1225
ea1562b3
NC
1226 If explicit relocations of the form !literal!<number> are allowed,
1227 and used, then explicit_reloc with be an expression pointer.
252b5132 1228
ea1562b3
NC
1229 Finally, the return value is nonzero if the calling macro may emit
1230 a LITUSE reloc if otherwise appropriate; the return value is the
1231 sequence number to use. */
252b5132 1232
ea1562b3
NC
1233static long
1234load_expression (int targreg,
1235 const expressionS *exp,
1236 int *pbasereg,
198f1251
TG
1237 expressionS *poffset,
1238 const char *opname)
ea1562b3
NC
1239{
1240 long emit_lituse = 0;
1241 offsetT addend = exp->X_add_number;
1242 int basereg = *pbasereg;
1243 struct alpha_insn insn;
1244 expressionS newtok[3];
3765b1be 1245
ea1562b3
NC
1246 switch (exp->X_op)
1247 {
1248 case O_symbol:
66ba4c77 1249 {
ea1562b3
NC
1250#ifdef OBJ_ECOFF
1251 offsetT lit;
66ba4c77 1252
ea1562b3
NC
1253 /* Attempt to reduce .lit load by splitting the offset from
1254 its symbol when possible, but don't create a situation in
1255 which we'd fail. */
1256 if (!range_signed_32 (addend) &&
1257 (alpha_noat_on || targreg == AXP_REG_AT))
66ba4c77 1258 {
ea1562b3
NC
1259 lit = add_to_literal_pool (exp->X_add_symbol, addend,
1260 alpha_lita_section, 8);
1261 addend = 0;
66ba4c77 1262 }
ea1562b3
NC
1263 else
1264 lit = add_to_literal_pool (exp->X_add_symbol, 0,
1265 alpha_lita_section, 8);
252b5132 1266
ea1562b3
NC
1267 if (lit >= 0x8000)
1268 as_fatal (_("overflow in literal (.lita) table"));
252b5132 1269
ea1562b3 1270 /* Emit "ldq r, lit(gp)". */
252b5132 1271
ea1562b3
NC
1272 if (basereg != alpha_gp_register && targreg == basereg)
1273 {
1274 if (alpha_noat_on)
1275 as_bad (_("macro requires $at register while noat in effect"));
1276 if (targreg == AXP_REG_AT)
1277 as_bad (_("macro requires $at while $at in use"));
252b5132 1278
ea1562b3
NC
1279 set_tok_reg (newtok[0], AXP_REG_AT);
1280 }
1281 else
1282 set_tok_reg (newtok[0], targreg);
252b5132 1283
ea1562b3
NC
1284 set_tok_sym (newtok[1], alpha_lita_symbol, lit);
1285 set_tok_preg (newtok[2], alpha_gp_register);
252b5132 1286
ea1562b3 1287 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
252b5132 1288
9c2799c2 1289 gas_assert (insn.nfixups == 1);
ea1562b3
NC
1290 insn.fixups[0].reloc = BFD_RELOC_ALPHA_LITERAL;
1291 insn.sequence = emit_lituse = next_sequence_num--;
1292#endif /* OBJ_ECOFF */
252b5132 1293#ifdef OBJ_ELF
ea1562b3 1294 /* Emit "ldq r, gotoff(gp)". */
252b5132 1295
ea1562b3
NC
1296 if (basereg != alpha_gp_register && targreg == basereg)
1297 {
1298 if (alpha_noat_on)
1299 as_bad (_("macro requires $at register while noat in effect"));
1300 if (targreg == AXP_REG_AT)
1301 as_bad (_("macro requires $at while $at in use"));
252b5132 1302
ea1562b3
NC
1303 set_tok_reg (newtok[0], AXP_REG_AT);
1304 }
1305 else
1306 set_tok_reg (newtok[0], targreg);
252b5132 1307
ea1562b3
NC
1308 /* XXX: Disable this .got minimizing optimization so that we can get
1309 better instruction offset knowledge in the compiler. This happens
1310 very infrequently anyway. */
1311 if (1
1312 || (!range_signed_32 (addend)
1313 && (alpha_noat_on || targreg == AXP_REG_AT)))
1314 {
1315 newtok[1] = *exp;
1316 addend = 0;
1317 }
1318 else
1319 set_tok_sym (newtok[1], exp->X_add_symbol, 0);
252b5132 1320
ea1562b3 1321 set_tok_preg (newtok[2], alpha_gp_register);
252b5132 1322
ea1562b3 1323 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
252b5132 1324
9c2799c2 1325 gas_assert (insn.nfixups == 1);
ea1562b3
NC
1326 insn.fixups[0].reloc = BFD_RELOC_ALPHA_ELF_LITERAL;
1327 insn.sequence = emit_lituse = next_sequence_num--;
1328#endif /* OBJ_ELF */
1329#ifdef OBJ_EVAX
ea1562b3 1330 /* Find symbol or symbol pointer in link section. */
252b5132 1331
198f1251 1332 if (exp->X_add_symbol == alpha_evax_proc->symbol)
ea1562b3 1333 {
51794af8
TG
1334 /* Linkage-relative expression. */
1335 set_tok_reg (newtok[0], targreg);
1336
ea1562b3
NC
1337 if (range_signed_16 (addend))
1338 {
ea1562b3 1339 set_tok_const (newtok[1], addend);
ea1562b3
NC
1340 addend = 0;
1341 }
1342 else
1343 {
ea1562b3 1344 set_tok_const (newtok[1], 0);
ea1562b3 1345 }
51794af8
TG
1346 set_tok_preg (newtok[2], basereg);
1347 assemble_tokens_to_insn ("lda", newtok, 3, &insn);
ea1562b3
NC
1348 }
1349 else
1350 {
198f1251
TG
1351 const char *symname = S_GET_NAME (exp->X_add_symbol);
1352 const char *ptr1, *ptr2;
1353 int symlen = strlen (symname);
1354
1355 if ((symlen > 4 &&
1356 strcmp (ptr2 = &symname [symlen - 4], "..lk") == 0))
ea1562b3 1357 {
51794af8
TG
1358 /* Access to an item whose address is stored in the linkage
1359 section. Just read the address. */
198f1251
TG
1360 set_tok_reg (newtok[0], targreg);
1361
1362 newtok[1] = *exp;
1363 newtok[1].X_op = O_subtract;
1364 newtok[1].X_op_symbol = alpha_evax_proc->symbol;
1365
1366 set_tok_preg (newtok[2], basereg);
1367 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
1368 alpha_linkage_symbol = exp->X_add_symbol;
1369
1370 if (poffset)
1371 set_tok_const (*poffset, 0);
1372
1373 if (alpha_flag_replace && targreg == 26)
1374 {
51794af8 1375 /* Add a NOP fixup for 'ldX $26,YYY..NAME..lk'. */
198f1251
TG
1376 char *ensymname;
1377 symbolS *ensym;
198f1251 1378
51794af8 1379 /* Build the entry name as 'NAME..en'. */
198f1251
TG
1380 ptr1 = strstr (symname, "..") + 2;
1381 if (ptr1 > ptr2)
1382 ptr1 = symname;
add39d23 1383 ensymname = XNEWVEC (char, ptr2 - ptr1 + 5);
198f1251
TG
1384 memcpy (ensymname, ptr1, ptr2 - ptr1);
1385 memcpy (ensymname + (ptr2 - ptr1), "..en", 5);
1386
9c2799c2 1387 gas_assert (insn.nfixups + 1 <= MAX_INSN_FIXUPS);
198f1251
TG
1388 insn.fixups[insn.nfixups].reloc = BFD_RELOC_ALPHA_NOP;
1389 ensym = symbol_find_or_make (ensymname);
39a0d071 1390 free (ensymname);
f8e24652 1391 symbol_mark_used (ensym);
198f1251
TG
1392 /* The fixup must be the same as the BFD_RELOC_ALPHA_BOH
1393 case in emit_jsrjmp. See B.4.5.2 of the OpenVMS Linker
1394 Utility Manual. */
1395 insn.fixups[insn.nfixups].exp.X_op = O_symbol;
1396 insn.fixups[insn.nfixups].exp.X_add_symbol = ensym;
1397 insn.fixups[insn.nfixups].exp.X_add_number = 0;
1398 insn.fixups[insn.nfixups].xtrasym = alpha_linkage_symbol;
1399 insn.fixups[insn.nfixups].procsym = alpha_evax_proc->symbol;
1400 insn.nfixups++;
1401
1402 /* ??? Force bsym to be instantiated now, as it will be
1403 too late to do so in tc_gen_reloc. */
87975d2a 1404 symbol_get_bfdsym (exp->X_add_symbol);
198f1251
TG
1405 }
1406 else if (alpha_flag_replace && targreg == 27)
1407 {
51794af8 1408 /* Add a lda fixup for 'ldX $27,YYY.NAME..lk+8'. */
198f1251
TG
1409 char *psymname;
1410 symbolS *psym;
1411
51794af8 1412 /* Extract NAME. */
198f1251
TG
1413 ptr1 = strstr (symname, "..") + 2;
1414 if (ptr1 > ptr2)
1415 ptr1 = symname;
29a2809e 1416 psymname = xmemdup0 (ptr1, ptr2 - ptr1);
51794af8 1417
9c2799c2 1418 gas_assert (insn.nfixups + 1 <= MAX_INSN_FIXUPS);
198f1251
TG
1419 insn.fixups[insn.nfixups].reloc = BFD_RELOC_ALPHA_LDA;
1420 psym = symbol_find_or_make (psymname);
39a0d071 1421 free (psymname);
f8e24652 1422 symbol_mark_used (psym);
198f1251
TG
1423 insn.fixups[insn.nfixups].exp.X_op = O_subtract;
1424 insn.fixups[insn.nfixups].exp.X_add_symbol = psym;
1425 insn.fixups[insn.nfixups].exp.X_op_symbol = alpha_evax_proc->symbol;
1426 insn.fixups[insn.nfixups].exp.X_add_number = 0;
1427 insn.fixups[insn.nfixups].xtrasym = alpha_linkage_symbol;
1428 insn.fixups[insn.nfixups].procsym = alpha_evax_proc->symbol;
1429 insn.nfixups++;
1430 }
1431
51794af8 1432 emit_insn (&insn);
198f1251 1433 return 0;
ea1562b3
NC
1434 }
1435 else
198f1251 1436 {
51794af8
TG
1437 /* Not in the linkage section. Put the value into the linkage
1438 section. */
198f1251 1439 symbolS *linkexp;
252b5132 1440
198f1251
TG
1441 if (!range_signed_32 (addend))
1442 addend = sign_extend_32 (addend);
8aacb050 1443 linkexp = add_to_link_pool (exp->X_add_symbol, 0);
198f1251
TG
1444 set_tok_reg (newtok[0], targreg);
1445 set_tok_sym (newtok[1], linkexp, 0);
1446 set_tok_preg (newtok[2], basereg);
1447 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
1448 }
ea1562b3
NC
1449 }
1450#endif /* OBJ_EVAX */
252b5132 1451
ea1562b3 1452 emit_insn (&insn);
19f78583 1453
ea1562b3
NC
1454#ifndef OBJ_EVAX
1455 if (basereg != alpha_gp_register && basereg != AXP_REG_ZERO)
1456 {
1457 /* Emit "addq r, base, r". */
19f78583 1458
ea1562b3
NC
1459 set_tok_reg (newtok[1], basereg);
1460 set_tok_reg (newtok[2], targreg);
1461 assemble_tokens ("addq", newtok, 3, 0);
1462 }
1463#endif
1464 basereg = targreg;
1465 }
1466 break;
19f78583 1467
ea1562b3
NC
1468 case O_constant:
1469 break;
19f78583 1470
ea1562b3
NC
1471 case O_subtract:
1472 /* Assume that this difference expression will be resolved to an
1473 absolute value and that that value will fit in 16 bits. */
19f78583 1474
ea1562b3
NC
1475 set_tok_reg (newtok[0], targreg);
1476 newtok[1] = *exp;
1477 set_tok_preg (newtok[2], basereg);
198f1251 1478 assemble_tokens (opname, newtok, 3, 0);
43b4c25e 1479
ea1562b3
NC
1480 if (poffset)
1481 set_tok_const (*poffset, 0);
1482 return 0;
43b4c25e 1483
ea1562b3
NC
1484 case O_big:
1485 if (exp->X_add_number > 0)
1486 as_bad (_("bignum invalid; zero assumed"));
1487 else
1488 as_bad (_("floating point number invalid; zero assumed"));
1489 addend = 0;
1490 break;
43b4c25e 1491
ea1562b3
NC
1492 default:
1493 as_bad (_("can't handle expression"));
1494 addend = 0;
1495 break;
1496 }
43b4c25e 1497
ea1562b3 1498 if (!range_signed_32 (addend))
43b4c25e 1499 {
198f1251
TG
1500#ifdef OBJ_EVAX
1501 symbolS *litexp;
1502#else
ea1562b3
NC
1503 offsetT lit;
1504 long seq_num = next_sequence_num--;
198f1251 1505#endif
43b4c25e 1506
ea1562b3
NC
1507 /* For 64-bit addends, just put it in the literal pool. */
1508#ifdef OBJ_EVAX
1509 /* Emit "ldq targreg, lit(basereg)". */
8aacb050 1510 litexp = add_to_link_pool (section_symbol (absolute_section), addend);
ea1562b3 1511 set_tok_reg (newtok[0], targreg);
198f1251 1512 set_tok_sym (newtok[1], litexp, 0);
ea1562b3
NC
1513 set_tok_preg (newtok[2], alpha_gp_register);
1514 assemble_tokens ("ldq", newtok, 3, 0);
1515#else
1516
1517 if (alpha_lit8_section == NULL)
43b4c25e 1518 {
ea1562b3
NC
1519 create_literal_section (".lit8",
1520 &alpha_lit8_section,
1521 &alpha_lit8_symbol);
1522
1523#ifdef OBJ_ECOFF
1524 alpha_lit8_literal = add_to_literal_pool (alpha_lit8_symbol, 0x8000,
1525 alpha_lita_section, 8);
1526 if (alpha_lit8_literal >= 0x8000)
1527 as_fatal (_("overflow in literal (.lita) table"));
11f45fb5 1528#endif
ea1562b3 1529 }
43b4c25e 1530
ea1562b3
NC
1531 lit = add_to_literal_pool (NULL, addend, alpha_lit8_section, 8) - 0x8000;
1532 if (lit >= 0x8000)
1533 as_fatal (_("overflow in literal (.lit8) table"));
19f78583 1534
ea1562b3 1535 /* Emit "lda litreg, .lit8+0x8000". */
3765b1be 1536
ea1562b3
NC
1537 if (targreg == basereg)
1538 {
1539 if (alpha_noat_on)
1540 as_bad (_("macro requires $at register while noat in effect"));
1541 if (targreg == AXP_REG_AT)
1542 as_bad (_("macro requires $at while $at in use"));
1543
1544 set_tok_reg (newtok[0], AXP_REG_AT);
43b4c25e 1545 }
ea1562b3
NC
1546 else
1547 set_tok_reg (newtok[0], targreg);
1548#ifdef OBJ_ECOFF
1549 set_tok_sym (newtok[1], alpha_lita_symbol, alpha_lit8_literal);
1550#endif
1551#ifdef OBJ_ELF
1552 set_tok_sym (newtok[1], alpha_lit8_symbol, 0x8000);
1553#endif
1554 set_tok_preg (newtok[2], alpha_gp_register);
43b4c25e 1555
ea1562b3 1556 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
19f78583 1557
9c2799c2 1558 gas_assert (insn.nfixups == 1);
ea1562b3
NC
1559#ifdef OBJ_ECOFF
1560 insn.fixups[0].reloc = BFD_RELOC_ALPHA_LITERAL;
1561#endif
1562#ifdef OBJ_ELF
1563 insn.fixups[0].reloc = BFD_RELOC_ALPHA_ELF_LITERAL;
1564#endif
1565 insn.sequence = seq_num;
19f78583 1566
ea1562b3 1567 emit_insn (&insn);
19f78583 1568
ea1562b3 1569 /* Emit "ldq litreg, lit(litreg)". */
19f78583 1570
ea1562b3
NC
1571 set_tok_const (newtok[1], lit);
1572 set_tok_preg (newtok[2], newtok[0].X_add_number);
1573
1574 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
1575
9c2799c2 1576 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
1577 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
1578 insn.fixups[insn.nfixups].exp.X_op = O_absent;
1579 insn.nfixups++;
1580 insn.sequence = seq_num;
1581 emit_lituse = 0;
1582
1583 emit_insn (&insn);
1584
1585 /* Emit "addq litreg, base, target". */
1586
1587 if (basereg != AXP_REG_ZERO)
1588 {
1589 set_tok_reg (newtok[1], basereg);
1590 set_tok_reg (newtok[2], targreg);
1591 assemble_tokens ("addq", newtok, 3, 0);
1592 }
1593#endif /* !OBJ_EVAX */
1594
1595 if (poffset)
1596 set_tok_const (*poffset, 0);
1597 *pbasereg = targreg;
1598 }
1599 else
43b4c25e 1600 {
ea1562b3
NC
1601 offsetT low, high, extra, tmp;
1602
1603 /* For 32-bit operands, break up the addend. */
1604
1605 low = sign_extend_16 (addend);
1606 tmp = addend - low;
1607 high = sign_extend_16 (tmp >> 16);
1608
1609 if (tmp - (high << 16))
43b4c25e 1610 {
ea1562b3
NC
1611 extra = 0x4000;
1612 tmp -= 0x40000000;
1613 high = sign_extend_16 (tmp >> 16);
1614 }
1615 else
1616 extra = 0;
3765b1be 1617
ea1562b3
NC
1618 set_tok_reg (newtok[0], targreg);
1619 set_tok_preg (newtok[2], basereg);
3765b1be 1620
ea1562b3
NC
1621 if (extra)
1622 {
1623 /* Emit "ldah r, extra(r). */
1624 set_tok_const (newtok[1], extra);
1625 assemble_tokens ("ldah", newtok, 3, 0);
1626 set_tok_preg (newtok[2], basereg = targreg);
1627 }
43b4c25e 1628
ea1562b3
NC
1629 if (high)
1630 {
1631 /* Emit "ldah r, high(r). */
1632 set_tok_const (newtok[1], high);
1633 assemble_tokens ("ldah", newtok, 3, 0);
1634 basereg = targreg;
1635 set_tok_preg (newtok[2], basereg);
1636 }
19f78583 1637
ea1562b3
NC
1638 if ((low && !poffset) || (!poffset && basereg != targreg))
1639 {
1640 /* Emit "lda r, low(base)". */
1641 set_tok_const (newtok[1], low);
1642 assemble_tokens ("lda", newtok, 3, 0);
1643 basereg = targreg;
1644 low = 0;
43b4c25e 1645 }
ea1562b3
NC
1646
1647 if (poffset)
1648 set_tok_const (*poffset, low);
1649 *pbasereg = basereg;
43b4c25e 1650 }
ea1562b3
NC
1651
1652 return emit_lituse;
43b4c25e 1653}
43b4c25e 1654
ea1562b3
NC
1655/* The lda macro differs from the lda instruction in that it handles
1656 most simple expressions, particularly symbol address loads and
1657 large constants. */
11f45fb5 1658
ea1562b3
NC
1659static void
1660emit_lda (const expressionS *tok,
1661 int ntok,
1662 const void * unused ATTRIBUTE_UNUSED)
1663{
1664 int basereg;
43b4c25e 1665
ea1562b3
NC
1666 if (ntok == 2)
1667 basereg = (tok[1].X_op == O_constant ? AXP_REG_ZERO : alpha_gp_register);
1668 else
1669 basereg = tok[2].X_add_number;
1670
198f1251 1671 (void) load_expression (tok[0].X_add_number, &tok[1], &basereg, NULL, "lda");
43b4c25e 1672}
43b4c25e 1673
ea1562b3
NC
1674/* The ldah macro differs from the ldah instruction in that it has $31
1675 as an implied base register. */
252b5132 1676
ea1562b3
NC
1677static void
1678emit_ldah (const expressionS *tok,
1679 int ntok ATTRIBUTE_UNUSED,
1680 const void * unused ATTRIBUTE_UNUSED)
252b5132 1681{
ea1562b3 1682 expressionS newtok[3];
252b5132 1683
ea1562b3
NC
1684 newtok[0] = tok[0];
1685 newtok[1] = tok[1];
1686 set_tok_preg (newtok[2], AXP_REG_ZERO);
252b5132 1687
ea1562b3
NC
1688 assemble_tokens ("ldah", newtok, 3, 0);
1689}
19f78583 1690
ea1562b3
NC
1691/* Called internally to handle all alignment needs. This takes care
1692 of eliding calls to frag_align if'n the cached current alignment
1693 says we've already got it, as well as taking care of the auto-align
1694 feature wrt labels. */
252b5132 1695
ea1562b3
NC
1696static void
1697alpha_align (int n,
1698 char *pfill,
1699 symbolS *label,
1700 int force ATTRIBUTE_UNUSED)
1701{
1702 if (alpha_current_align >= n)
1703 return;
43b4c25e 1704
ea1562b3
NC
1705 if (pfill == NULL)
1706 {
1707 if (subseg_text_p (now_seg))
1708 frag_align_code (n, 0);
1709 else
1710 frag_align (n, 0, 0);
1711 }
1712 else
1713 frag_align (n, *pfill, 0);
43b4c25e 1714
ea1562b3 1715 alpha_current_align = n;
43b4c25e 1716
ea1562b3
NC
1717 if (label != NULL && S_GET_SEGMENT (label) == now_seg)
1718 {
1719 symbol_set_frag (label, frag_now);
1720 S_SET_VALUE (label, (valueT) frag_now_fix ());
1721 }
43b4c25e 1722
ea1562b3 1723 record_alignment (now_seg, n);
43b4c25e 1724
ea1562b3
NC
1725 /* ??? If alpha_flag_relax && force && elf, record the requested alignment
1726 in a reloc for the linker to see. */
1727}
19f78583 1728
ea1562b3 1729/* Actually output an instruction with its fixup. */
19f78583 1730
ea1562b3
NC
1731static void
1732emit_insn (struct alpha_insn *insn)
1733{
1734 char *f;
1735 int i;
43b4c25e 1736
ea1562b3
NC
1737 /* Take care of alignment duties. */
1738 if (alpha_auto_align_on && alpha_current_align < 2)
1739 alpha_align (2, (char *) NULL, alpha_insn_label, 0);
1740 if (alpha_current_align > 2)
1741 alpha_current_align = 2;
1742 alpha_insn_label = NULL;
43b4c25e 1743
ea1562b3
NC
1744 /* Write out the instruction. */
1745 f = frag_more (4);
1746 md_number_to_chars (f, insn->insn, 4);
43b4c25e 1747
ea1562b3
NC
1748#ifdef OBJ_ELF
1749 dwarf2_emit_insn (4);
1750#endif
252b5132 1751
ea1562b3
NC
1752 /* Apply the fixups in order. */
1753 for (i = 0; i < insn->nfixups; ++i)
1754 {
1755 const struct alpha_operand *operand = (const struct alpha_operand *) 0;
1756 struct alpha_fixup *fixup = &insn->fixups[i];
1757 struct alpha_reloc_tag *info = NULL;
1758 int size, pcrel;
1759 fixS *fixP;
252b5132 1760
ea1562b3
NC
1761 /* Some fixups are only used internally and so have no howto. */
1762 if ((int) fixup->reloc < 0)
1763 {
1764 operand = &alpha_operands[-(int) fixup->reloc];
1765 size = 4;
1766 pcrel = ((operand->flags & AXP_OPERAND_RELATIVE) != 0);
1767 }
1768 else if (fixup->reloc > BFD_RELOC_UNUSED
1769 || fixup->reloc == BFD_RELOC_ALPHA_GPDISP_HI16
1770 || fixup->reloc == BFD_RELOC_ALPHA_GPDISP_LO16)
1771 {
1772 size = 2;
1773 pcrel = 0;
1774 }
1775 else
1776 {
21d799b5
NC
1777 reloc_howto_type *reloc_howto =
1778 bfd_reloc_type_lookup (stdoutput,
1779 (bfd_reloc_code_real_type) fixup->reloc);
9c2799c2 1780 gas_assert (reloc_howto);
252b5132 1781
ea1562b3 1782 size = bfd_get_reloc_size (reloc_howto);
252b5132 1783
198f1251
TG
1784 switch (fixup->reloc)
1785 {
1786#ifdef OBJ_EVAX
1787 case BFD_RELOC_ALPHA_NOP:
1788 case BFD_RELOC_ALPHA_BSR:
1789 case BFD_RELOC_ALPHA_LDA:
1790 case BFD_RELOC_ALPHA_BOH:
1791 break;
1792#endif
1793 default:
9c2799c2 1794 gas_assert (size >= 1 && size <= 4);
198f1251 1795 }
3739860c 1796
ea1562b3
NC
1797 pcrel = reloc_howto->pc_relative;
1798 }
43b4c25e 1799
ea1562b3 1800 fixP = fix_new_exp (frag_now, f - frag_now->fr_literal, size,
21d799b5 1801 &fixup->exp, pcrel, (bfd_reloc_code_real_type) fixup->reloc);
252b5132 1802
ea1562b3
NC
1803 /* Turn off complaints that the addend is too large for some fixups,
1804 and copy in the sequence number for the explicit relocations. */
1805 switch (fixup->reloc)
1806 {
1807 case BFD_RELOC_ALPHA_HINT:
1808 case BFD_RELOC_GPREL32:
1809 case BFD_RELOC_GPREL16:
1810 case BFD_RELOC_ALPHA_GPREL_HI16:
1811 case BFD_RELOC_ALPHA_GPREL_LO16:
1812 case BFD_RELOC_ALPHA_GOTDTPREL16:
1813 case BFD_RELOC_ALPHA_DTPREL_HI16:
1814 case BFD_RELOC_ALPHA_DTPREL_LO16:
1815 case BFD_RELOC_ALPHA_DTPREL16:
1816 case BFD_RELOC_ALPHA_GOTTPREL16:
1817 case BFD_RELOC_ALPHA_TPREL_HI16:
1818 case BFD_RELOC_ALPHA_TPREL_LO16:
1819 case BFD_RELOC_ALPHA_TPREL16:
1820 fixP->fx_no_overflow = 1;
252b5132 1821 break;
252b5132 1822
ea1562b3
NC
1823 case BFD_RELOC_ALPHA_GPDISP_HI16:
1824 fixP->fx_no_overflow = 1;
1825 fixP->fx_addsy = section_symbol (now_seg);
1826 fixP->fx_offset = 0;
43b4c25e 1827
ea1562b3
NC
1828 info = get_alpha_reloc_tag (insn->sequence);
1829 if (++info->n_master > 1)
1830 as_bad (_("too many ldah insns for !gpdisp!%ld"), insn->sequence);
1831 if (info->segment != now_seg)
1832 as_bad (_("both insns for !gpdisp!%ld must be in the same section"),
1833 insn->sequence);
1834 fixP->tc_fix_data.info = info;
1835 break;
43b4c25e 1836
ea1562b3
NC
1837 case BFD_RELOC_ALPHA_GPDISP_LO16:
1838 fixP->fx_no_overflow = 1;
252b5132 1839
ea1562b3
NC
1840 info = get_alpha_reloc_tag (insn->sequence);
1841 if (++info->n_slaves > 1)
1842 as_bad (_("too many lda insns for !gpdisp!%ld"), insn->sequence);
1843 if (info->segment != now_seg)
1844 as_bad (_("both insns for !gpdisp!%ld must be in the same section"),
1845 insn->sequence);
1846 fixP->tc_fix_data.info = info;
1847 info->slaves = fixP;
1848 break;
1849
1850 case BFD_RELOC_ALPHA_LITERAL:
1851 case BFD_RELOC_ALPHA_ELF_LITERAL:
1852 fixP->fx_no_overflow = 1;
1853
1854 if (insn->sequence == 0)
1855 break;
1856 info = get_alpha_reloc_tag (insn->sequence);
1857 info->master = fixP;
1858 info->n_master++;
1859 if (info->segment != now_seg)
1860 info->multi_section_p = 1;
1861 fixP->tc_fix_data.info = info;
1862 break;
43b4c25e 1863
19f78583 1864#ifdef RELOC_OP_P
ea1562b3
NC
1865 case DUMMY_RELOC_LITUSE_ADDR:
1866 fixP->fx_offset = LITUSE_ALPHA_ADDR;
1867 goto do_lituse;
1868 case DUMMY_RELOC_LITUSE_BASE:
1869 fixP->fx_offset = LITUSE_ALPHA_BASE;
1870 goto do_lituse;
1871 case DUMMY_RELOC_LITUSE_BYTOFF:
1872 fixP->fx_offset = LITUSE_ALPHA_BYTOFF;
1873 goto do_lituse;
1874 case DUMMY_RELOC_LITUSE_JSR:
1875 fixP->fx_offset = LITUSE_ALPHA_JSR;
1876 goto do_lituse;
1877 case DUMMY_RELOC_LITUSE_TLSGD:
1878 fixP->fx_offset = LITUSE_ALPHA_TLSGD;
1879 goto do_lituse;
1880 case DUMMY_RELOC_LITUSE_TLSLDM:
1881 fixP->fx_offset = LITUSE_ALPHA_TLSLDM;
1882 goto do_lituse;
04fe8f58
RH
1883 case DUMMY_RELOC_LITUSE_JSRDIRECT:
1884 fixP->fx_offset = LITUSE_ALPHA_JSRDIRECT;
1885 goto do_lituse;
ea1562b3
NC
1886 do_lituse:
1887 fixP->fx_addsy = section_symbol (now_seg);
1888 fixP->fx_r_type = BFD_RELOC_ALPHA_LITUSE;
1889
1890 info = get_alpha_reloc_tag (insn->sequence);
1891 if (fixup->reloc == DUMMY_RELOC_LITUSE_TLSGD)
1892 info->saw_lu_tlsgd = 1;
1893 else if (fixup->reloc == DUMMY_RELOC_LITUSE_TLSLDM)
1894 info->saw_lu_tlsldm = 1;
1895 if (++info->n_slaves > 1)
1896 {
1897 if (info->saw_lu_tlsgd)
1898 as_bad (_("too many lituse insns for !lituse_tlsgd!%ld"),
1899 insn->sequence);
1900 else if (info->saw_lu_tlsldm)
1901 as_bad (_("too many lituse insns for !lituse_tlsldm!%ld"),
1902 insn->sequence);
1903 }
1904 fixP->tc_fix_data.info = info;
1905 fixP->tc_fix_data.next_reloc = info->slaves;
1906 info->slaves = fixP;
1907 if (info->segment != now_seg)
1908 info->multi_section_p = 1;
1909 break;
1910
1911 case BFD_RELOC_ALPHA_TLSGD:
1912 fixP->fx_no_overflow = 1;
1913
1914 if (insn->sequence == 0)
1915 break;
1916 info = get_alpha_reloc_tag (insn->sequence);
1917 if (info->saw_tlsgd)
1918 as_bad (_("duplicate !tlsgd!%ld"), insn->sequence);
1919 else if (info->saw_tlsldm)
1920 as_bad (_("sequence number in use for !tlsldm!%ld"),
1921 insn->sequence);
1922 else
1923 info->saw_tlsgd = 1;
1924 fixP->tc_fix_data.info = info;
1925 break;
1926
1927 case BFD_RELOC_ALPHA_TLSLDM:
1928 fixP->fx_no_overflow = 1;
1929
1930 if (insn->sequence == 0)
1931 break;
1932 info = get_alpha_reloc_tag (insn->sequence);
1933 if (info->saw_tlsldm)
1934 as_bad (_("duplicate !tlsldm!%ld"), insn->sequence);
1935 else if (info->saw_tlsgd)
1936 as_bad (_("sequence number in use for !tlsgd!%ld"),
1937 insn->sequence);
1938 else
1939 info->saw_tlsldm = 1;
1940 fixP->tc_fix_data.info = info;
1941 break;
19f78583 1942#endif
198f1251
TG
1943#ifdef OBJ_EVAX
1944 case BFD_RELOC_ALPHA_NOP:
1945 case BFD_RELOC_ALPHA_LDA:
1946 case BFD_RELOC_ALPHA_BSR:
1947 case BFD_RELOC_ALPHA_BOH:
1948 info = get_alpha_reloc_tag (next_sequence_num--);
1949 fixP->tc_fix_data.info = info;
1950 fixP->tc_fix_data.info->sym = fixup->xtrasym;
1951 fixP->tc_fix_data.info->psym = fixup->procsym;
1952 break;
1953#endif
1954
ea1562b3
NC
1955 default:
1956 if ((int) fixup->reloc < 0)
1957 {
1958 if (operand->flags & AXP_OPERAND_NOOVERFLOW)
1959 fixP->fx_no_overflow = 1;
1960 }
1961 break;
1962 }
1963 }
252b5132
RH
1964}
1965
ea1562b3 1966/* Insert an operand value into an instruction. */
252b5132 1967
ea1562b3
NC
1968static unsigned
1969insert_operand (unsigned insn,
1970 const struct alpha_operand *operand,
1971 offsetT val,
3b4dbbbf 1972 const char *file,
ea1562b3 1973 unsigned line)
252b5132 1974{
ea1562b3 1975 if (operand->bits != 32 && !(operand->flags & AXP_OPERAND_NOOVERFLOW))
252b5132 1976 {
ea1562b3 1977 offsetT min, max;
252b5132 1978
ea1562b3 1979 if (operand->flags & AXP_OPERAND_SIGNED)
252b5132 1980 {
ea1562b3
NC
1981 max = (1 << (operand->bits - 1)) - 1;
1982 min = -(1 << (operand->bits - 1));
1983 }
1984 else
1985 {
1986 max = (1 << operand->bits) - 1;
1987 min = 0;
1988 }
252b5132 1989
ea1562b3 1990 if (val < min || val > max)
a06413e3 1991 as_bad_value_out_of_range (_("operand"), val, min, max, file, line);
ea1562b3 1992 }
252b5132 1993
ea1562b3
NC
1994 if (operand->insert)
1995 {
1996 const char *errmsg = NULL;
252b5132
RH
1997
1998 insn = (*operand->insert) (insn, val, &errmsg);
1999 if (errmsg)
20203fb9 2000 as_warn ("%s", errmsg);
252b5132
RH
2001 }
2002 else
2003 insn |= ((val & ((1 << operand->bits) - 1)) << operand->shift);
2004
2005 return insn;
2006}
2007
11f45fb5
NC
2008/* Turn an opcode description and a set of arguments into
2009 an instruction and a fixup. */
252b5132
RH
2010
2011static void
ea1562b3
NC
2012assemble_insn (const struct alpha_opcode *opcode,
2013 const expressionS *tok,
2014 int ntok,
2015 struct alpha_insn *insn,
21d799b5 2016 extended_bfd_reloc_code_real_type reloc)
252b5132 2017{
19f78583
RH
2018 const struct alpha_operand *reloc_operand = NULL;
2019 const expressionS *reloc_exp = NULL;
252b5132
RH
2020 const unsigned char *argidx;
2021 unsigned image;
2022 int tokidx = 0;
2023
2024 memset (insn, 0, sizeof (*insn));
2025 image = opcode->opcode;
2026
2027 for (argidx = opcode->operands; *argidx; ++argidx)
2028 {
2029 const struct alpha_operand *operand = &alpha_operands[*argidx];
32ff5c2e 2030 const expressionS *t = (const expressionS *) 0;
252b5132
RH
2031
2032 if (operand->flags & AXP_OPERAND_FAKE)
2033 {
ea1562b3 2034 /* Fake operands take no value and generate no fixup. */
32ff5c2e 2035 image = insert_operand (image, operand, 0, NULL, 0);
252b5132
RH
2036 continue;
2037 }
2038
2039 if (tokidx >= ntok)
2040 {
2041 switch (operand->flags & AXP_OPERAND_OPTIONAL_MASK)
2042 {
2043 case AXP_OPERAND_DEFAULT_FIRST:
2044 t = &tok[0];
2045 break;
2046 case AXP_OPERAND_DEFAULT_SECOND:
2047 t = &tok[1];
2048 break;
2049 case AXP_OPERAND_DEFAULT_ZERO:
2050 {
446a06c9 2051 static expressionS zero_exp;
252b5132 2052 t = &zero_exp;
446a06c9
MM
2053 zero_exp.X_op = O_constant;
2054 zero_exp.X_unsigned = 1;
252b5132
RH
2055 }
2056 break;
2057 default:
bc805888 2058 abort ();
252b5132
RH
2059 }
2060 }
2061 else
2062 t = &tok[tokidx++];
2063
2064 switch (t->X_op)
2065 {
2066 case O_register:
2067 case O_pregister:
2068 case O_cpregister:
32ff5c2e
KH
2069 image = insert_operand (image, operand, regno (t->X_add_number),
2070 NULL, 0);
252b5132
RH
2071 break;
2072
2073 case O_constant:
32ff5c2e 2074 image = insert_operand (image, operand, t->X_add_number, NULL, 0);
9c2799c2 2075 gas_assert (reloc_operand == NULL);
19f78583
RH
2076 reloc_operand = operand;
2077 reloc_exp = t;
252b5132
RH
2078 break;
2079
2080 default:
19f78583
RH
2081 /* This is only 0 for fields that should contain registers,
2082 which means this pattern shouldn't have matched. */
2083 if (operand->default_reloc == 0)
2084 abort ();
252b5132 2085
19f78583 2086 /* There is one special case for which an insn receives two
cc8a6dd0 2087 relocations, and thus the user-supplied reloc does not
19f78583
RH
2088 override the operand reloc. */
2089 if (operand->default_reloc == BFD_RELOC_ALPHA_HINT)
2090 {
2091 struct alpha_fixup *fixup;
252b5132 2092
19f78583
RH
2093 if (insn->nfixups >= MAX_INSN_FIXUPS)
2094 as_fatal (_("too many fixups"));
252b5132 2095
19f78583
RH
2096 fixup = &insn->fixups[insn->nfixups++];
2097 fixup->exp = *t;
2098 fixup->reloc = BFD_RELOC_ALPHA_HINT;
2099 }
2100 else
2101 {
2102 if (reloc == BFD_RELOC_UNUSED)
2103 reloc = operand->default_reloc;
2104
9c2799c2 2105 gas_assert (reloc_operand == NULL);
19f78583
RH
2106 reloc_operand = operand;
2107 reloc_exp = t;
2108 }
252b5132
RH
2109 break;
2110 }
2111 }
2112
19f78583
RH
2113 if (reloc != BFD_RELOC_UNUSED)
2114 {
2115 struct alpha_fixup *fixup;
2116
2117 if (insn->nfixups >= MAX_INSN_FIXUPS)
2118 as_fatal (_("too many fixups"));
2119
2120 /* ??? My but this is hacky. But the OSF/1 assembler uses the same
2121 relocation tag for both ldah and lda with gpdisp. Choose the
2122 correct internal relocation based on the opcode. */
2123 if (reloc == BFD_RELOC_ALPHA_GPDISP)
2124 {
2125 if (strcmp (opcode->name, "ldah") == 0)
2126 reloc = BFD_RELOC_ALPHA_GPDISP_HI16;
2127 else if (strcmp (opcode->name, "lda") == 0)
2128 reloc = BFD_RELOC_ALPHA_GPDISP_LO16;
2129 else
2130 as_bad (_("invalid relocation for instruction"));
2131 }
2132
2133 /* If this is a real relocation (as opposed to a lituse hint), then
198f1251 2134 the relocation width should match the operand width.
3739860c 2135 Take care of -MDISP in operand table. */
198f1251 2136 else if (reloc < BFD_RELOC_UNUSED && reloc > 0)
19f78583
RH
2137 {
2138 reloc_howto_type *reloc_howto
21d799b5
NC
2139 = bfd_reloc_type_lookup (stdoutput,
2140 (bfd_reloc_code_real_type) reloc);
ee21dcab
AM
2141 if (reloc_operand == NULL
2142 || reloc_howto->bitsize != reloc_operand->bits)
19f78583
RH
2143 {
2144 as_bad (_("invalid relocation for field"));
2145 return;
2146 }
2147 }
2148
2149 fixup = &insn->fixups[insn->nfixups++];
2150 if (reloc_exp)
2151 fixup->exp = *reloc_exp;
2152 else
2153 fixup->exp.X_op = O_absent;
2154 fixup->reloc = reloc;
2155 }
2156
252b5132
RH
2157 insn->insn = image;
2158}
2159
ea1562b3
NC
2160/* Handle all "simple" integer register loads -- ldq, ldq_l, ldq_u,
2161 etc. They differ from the real instructions in that they do simple
2162 expressions like the lda macro. */
252b5132
RH
2163
2164static void
ea1562b3
NC
2165emit_ir_load (const expressionS *tok,
2166 int ntok,
2167 const void * opname)
252b5132 2168{
ea1562b3
NC
2169 int basereg;
2170 long lituse;
2171 expressionS newtok[3];
2172 struct alpha_insn insn;
198f1251
TG
2173 const char *symname
2174 = tok[1].X_add_symbol ? S_GET_NAME (tok[1].X_add_symbol): "";
2175 int symlen = strlen (symname);
252b5132 2176
ea1562b3
NC
2177 if (ntok == 2)
2178 basereg = (tok[1].X_op == O_constant ? AXP_REG_ZERO : alpha_gp_register);
2179 else
2180 basereg = tok[2].X_add_number;
252b5132 2181
198f1251 2182 lituse = load_expression (tok[0].X_add_number, &tok[1],
21d799b5 2183 &basereg, &newtok[1], (const char *) opname);
252b5132 2184
198f1251
TG
2185 if (basereg == alpha_gp_register &&
2186 (symlen > 4 && strcmp (&symname [symlen - 4], "..lk") == 0))
2187 return;
3739860c 2188
ea1562b3
NC
2189 newtok[0] = tok[0];
2190 set_tok_preg (newtok[2], basereg);
4dc7ead9 2191
ea1562b3
NC
2192 assemble_tokens_to_insn ((const char *) opname, newtok, 3, &insn);
2193
2194 if (lituse)
252b5132 2195 {
9c2799c2 2196 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2197 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2198 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2199 insn.nfixups++;
2200 insn.sequence = lituse;
2201 }
252b5132 2202
ea1562b3
NC
2203 emit_insn (&insn);
2204}
252b5132 2205
ea1562b3
NC
2206/* Handle fp register loads, and both integer and fp register stores.
2207 Again, we handle simple expressions. */
43b4c25e 2208
ea1562b3
NC
2209static void
2210emit_loadstore (const expressionS *tok,
2211 int ntok,
2212 const void * opname)
2213{
2214 int basereg;
2215 long lituse;
2216 expressionS newtok[3];
2217 struct alpha_insn insn;
252b5132 2218
ea1562b3
NC
2219 if (ntok == 2)
2220 basereg = (tok[1].X_op == O_constant ? AXP_REG_ZERO : alpha_gp_register);
2221 else
2222 basereg = tok[2].X_add_number;
252b5132 2223
ea1562b3
NC
2224 if (tok[1].X_op != O_constant || !range_signed_16 (tok[1].X_add_number))
2225 {
2226 if (alpha_noat_on)
2227 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2228
3739860c 2229 lituse = load_expression (AXP_REG_AT, &tok[1],
21d799b5 2230 &basereg, &newtok[1], (const char *) opname);
ea1562b3
NC
2231 }
2232 else
2233 {
2234 newtok[1] = tok[1];
2235 lituse = 0;
2236 }
43b4c25e 2237
ea1562b3
NC
2238 newtok[0] = tok[0];
2239 set_tok_preg (newtok[2], basereg);
43b4c25e 2240
ea1562b3 2241 assemble_tokens_to_insn ((const char *) opname, newtok, 3, &insn);
43b4c25e 2242
ea1562b3
NC
2243 if (lituse)
2244 {
9c2799c2 2245 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2246 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2247 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2248 insn.nfixups++;
2249 insn.sequence = lituse;
2250 }
43b4c25e 2251
ea1562b3
NC
2252 emit_insn (&insn);
2253}
43b4c25e 2254
ea1562b3 2255/* Load a half-word or byte as an unsigned value. */
43b4c25e 2256
ea1562b3
NC
2257static void
2258emit_ldXu (const expressionS *tok,
2259 int ntok,
2260 const void * vlgsize)
2261{
2262 if (alpha_target & AXP_OPCODE_BWX)
2263 emit_ir_load (tok, ntok, ldXu_op[(long) vlgsize]);
2264 else
2265 {
2266 expressionS newtok[3];
2267 struct alpha_insn insn;
2268 int basereg;
2269 long lituse;
19f78583 2270
ea1562b3
NC
2271 if (alpha_noat_on)
2272 as_bad (_("macro requires $at register while noat in effect"));
43b4c25e 2273
ea1562b3
NC
2274 if (ntok == 2)
2275 basereg = (tok[1].X_op == O_constant
2276 ? AXP_REG_ZERO : alpha_gp_register);
2277 else
2278 basereg = tok[2].X_add_number;
3765b1be 2279
ea1562b3 2280 /* Emit "lda $at, exp". */
198f1251 2281 lituse = load_expression (AXP_REG_AT, &tok[1], &basereg, NULL, "lda");
3765b1be 2282
ea1562b3
NC
2283 /* Emit "ldq_u targ, 0($at)". */
2284 newtok[0] = tok[0];
2285 set_tok_const (newtok[1], 0);
2286 set_tok_preg (newtok[2], basereg);
2287 assemble_tokens_to_insn ("ldq_u", newtok, 3, &insn);
3765b1be 2288
ea1562b3
NC
2289 if (lituse)
2290 {
9c2799c2 2291 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2292 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2293 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2294 insn.nfixups++;
2295 insn.sequence = lituse;
252b5132 2296 }
252b5132 2297
ea1562b3 2298 emit_insn (&insn);
252b5132 2299
ea1562b3
NC
2300 /* Emit "extXl targ, $at, targ". */
2301 set_tok_reg (newtok[1], basereg);
2302 newtok[2] = newtok[0];
2303 assemble_tokens_to_insn (extXl_op[(long) vlgsize], newtok, 3, &insn);
252b5132 2304
ea1562b3 2305 if (lituse)
252b5132 2306 {
9c2799c2 2307 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2308 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BYTOFF;
2309 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2310 insn.nfixups++;
2311 insn.sequence = lituse;
252b5132 2312 }
ea1562b3
NC
2313
2314 emit_insn (&insn);
252b5132 2315 }
252b5132
RH
2316}
2317
ea1562b3 2318/* Load a half-word or byte as a signed value. */
252b5132
RH
2319
2320static void
ea1562b3
NC
2321emit_ldX (const expressionS *tok,
2322 int ntok,
2323 const void * vlgsize)
252b5132 2324{
ea1562b3
NC
2325 emit_ldXu (tok, ntok, vlgsize);
2326 assemble_tokens (sextX_op[(long) vlgsize], tok, 1, 1);
2327}
252b5132 2328
ea1562b3
NC
2329/* Load an integral value from an unaligned address as an unsigned
2330 value. */
252b5132
RH
2331
2332static void
ea1562b3
NC
2333emit_uldXu (const expressionS *tok,
2334 int ntok,
2335 const void * vlgsize)
252b5132 2336{
ea1562b3 2337 long lgsize = (long) vlgsize;
252b5132 2338 expressionS newtok[3];
252b5132 2339
ea1562b3
NC
2340 if (alpha_noat_on)
2341 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2342
ea1562b3
NC
2343 /* Emit "lda $at, exp". */
2344 memcpy (newtok, tok, sizeof (expressionS) * ntok);
2345 newtok[0].X_add_number = AXP_REG_AT;
2346 assemble_tokens ("lda", newtok, ntok, 1);
2347
2348 /* Emit "ldq_u $t9, 0($at)". */
2349 set_tok_reg (newtok[0], AXP_REG_T9);
252b5132 2350 set_tok_const (newtok[1], 0);
ea1562b3
NC
2351 set_tok_preg (newtok[2], AXP_REG_AT);
2352 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2353
ea1562b3
NC
2354 /* Emit "ldq_u $t10, size-1($at)". */
2355 set_tok_reg (newtok[0], AXP_REG_T10);
2356 set_tok_const (newtok[1], (1 << lgsize) - 1);
2357 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2358
ea1562b3
NC
2359 /* Emit "extXl $t9, $at, $t9". */
2360 set_tok_reg (newtok[0], AXP_REG_T9);
2361 set_tok_reg (newtok[1], AXP_REG_AT);
2362 set_tok_reg (newtok[2], AXP_REG_T9);
2363 assemble_tokens (extXl_op[lgsize], newtok, 3, 1);
252b5132 2364
ea1562b3
NC
2365 /* Emit "extXh $t10, $at, $t10". */
2366 set_tok_reg (newtok[0], AXP_REG_T10);
2367 set_tok_reg (newtok[2], AXP_REG_T10);
2368 assemble_tokens (extXh_op[lgsize], newtok, 3, 1);
252b5132 2369
ea1562b3
NC
2370 /* Emit "or $t9, $t10, targ". */
2371 set_tok_reg (newtok[0], AXP_REG_T9);
2372 set_tok_reg (newtok[1], AXP_REG_T10);
2373 newtok[2] = tok[0];
2374 assemble_tokens ("or", newtok, 3, 1);
2375}
252b5132 2376
ea1562b3
NC
2377/* Load an integral value from an unaligned address as a signed value.
2378 Note that quads should get funneled to the unsigned load since we
2379 don't have to do the sign extension. */
252b5132 2380
ea1562b3
NC
2381static void
2382emit_uldX (const expressionS *tok,
2383 int ntok,
2384 const void * vlgsize)
2385{
2386 emit_uldXu (tok, ntok, vlgsize);
2387 assemble_tokens (sextX_op[(long) vlgsize], tok, 1, 1);
2388}
252b5132 2389
ea1562b3 2390/* Implement the ldil macro. */
252b5132 2391
ea1562b3
NC
2392static void
2393emit_ldil (const expressionS *tok,
2394 int ntok,
2395 const void * unused ATTRIBUTE_UNUSED)
2396{
2397 expressionS newtok[2];
252b5132 2398
ea1562b3
NC
2399 memcpy (newtok, tok, sizeof (newtok));
2400 newtok[1].X_add_number = sign_extend_32 (tok[1].X_add_number);
252b5132 2401
ea1562b3 2402 assemble_tokens ("lda", newtok, ntok, 1);
252b5132
RH
2403}
2404
ea1562b3 2405/* Store a half-word or byte. */
252b5132 2406
ea1562b3
NC
2407static void
2408emit_stX (const expressionS *tok,
2409 int ntok,
2410 const void * vlgsize)
252b5132 2411{
ea1562b3 2412 int lgsize = (int) (long) vlgsize;
252b5132 2413
ea1562b3
NC
2414 if (alpha_target & AXP_OPCODE_BWX)
2415 emit_loadstore (tok, ntok, stX_op[lgsize]);
2416 else
2417 {
2418 expressionS newtok[3];
2419 struct alpha_insn insn;
2420 int basereg;
2421 long lituse;
252b5132 2422
ea1562b3
NC
2423 if (alpha_noat_on)
2424 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2425
ea1562b3
NC
2426 if (ntok == 2)
2427 basereg = (tok[1].X_op == O_constant
2428 ? AXP_REG_ZERO : alpha_gp_register);
2429 else
2430 basereg = tok[2].X_add_number;
252b5132 2431
ea1562b3 2432 /* Emit "lda $at, exp". */
198f1251 2433 lituse = load_expression (AXP_REG_AT, &tok[1], &basereg, NULL, "lda");
252b5132 2434
ea1562b3
NC
2435 /* Emit "ldq_u $t9, 0($at)". */
2436 set_tok_reg (newtok[0], AXP_REG_T9);
2437 set_tok_const (newtok[1], 0);
2438 set_tok_preg (newtok[2], basereg);
2439 assemble_tokens_to_insn ("ldq_u", newtok, 3, &insn);
252b5132 2440
ea1562b3
NC
2441 if (lituse)
2442 {
9c2799c2 2443 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2444 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2445 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2446 insn.nfixups++;
2447 insn.sequence = lituse;
2448 }
252b5132 2449
ea1562b3 2450 emit_insn (&insn);
252b5132 2451
ea1562b3
NC
2452 /* Emit "insXl src, $at, $t10". */
2453 newtok[0] = tok[0];
2454 set_tok_reg (newtok[1], basereg);
2455 set_tok_reg (newtok[2], AXP_REG_T10);
2456 assemble_tokens_to_insn (insXl_op[lgsize], newtok, 3, &insn);
252b5132 2457
ea1562b3
NC
2458 if (lituse)
2459 {
9c2799c2 2460 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2461 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BYTOFF;
2462 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2463 insn.nfixups++;
2464 insn.sequence = lituse;
2465 }
252b5132 2466
ea1562b3 2467 emit_insn (&insn);
252b5132 2468
ea1562b3
NC
2469 /* Emit "mskXl $t9, $at, $t9". */
2470 set_tok_reg (newtok[0], AXP_REG_T9);
2471 newtok[2] = newtok[0];
2472 assemble_tokens_to_insn (mskXl_op[lgsize], newtok, 3, &insn);
43b4c25e 2473
ea1562b3
NC
2474 if (lituse)
2475 {
9c2799c2 2476 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2477 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BYTOFF;
2478 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2479 insn.nfixups++;
2480 insn.sequence = lituse;
2481 }
252b5132 2482
ea1562b3 2483 emit_insn (&insn);
252b5132 2484
ea1562b3
NC
2485 /* Emit "or $t9, $t10, $t9". */
2486 set_tok_reg (newtok[1], AXP_REG_T10);
2487 assemble_tokens ("or", newtok, 3, 1);
252b5132 2488
ea1562b3
NC
2489 /* Emit "stq_u $t9, 0($at). */
2490 set_tok_const(newtok[1], 0);
2491 set_tok_preg (newtok[2], AXP_REG_AT);
2492 assemble_tokens_to_insn ("stq_u", newtok, 3, &insn);
252b5132 2493
ea1562b3
NC
2494 if (lituse)
2495 {
9c2799c2 2496 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2497 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2498 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2499 insn.nfixups++;
2500 insn.sequence = lituse;
2501 }
252b5132 2502
ea1562b3
NC
2503 emit_insn (&insn);
2504 }
2505}
252b5132 2506
ea1562b3 2507/* Store an integer to an unaligned address. */
252b5132 2508
ea1562b3
NC
2509static void
2510emit_ustX (const expressionS *tok,
2511 int ntok,
2512 const void * vlgsize)
2513{
2514 int lgsize = (int) (long) vlgsize;
2515 expressionS newtok[3];
252b5132 2516
ea1562b3
NC
2517 /* Emit "lda $at, exp". */
2518 memcpy (newtok, tok, sizeof (expressionS) * ntok);
2519 newtok[0].X_add_number = AXP_REG_AT;
2520 assemble_tokens ("lda", newtok, ntok, 1);
252b5132 2521
ea1562b3
NC
2522 /* Emit "ldq_u $9, 0($at)". */
2523 set_tok_reg (newtok[0], AXP_REG_T9);
2524 set_tok_const (newtok[1], 0);
2525 set_tok_preg (newtok[2], AXP_REG_AT);
2526 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2527
ea1562b3
NC
2528 /* Emit "ldq_u $10, size-1($at)". */
2529 set_tok_reg (newtok[0], AXP_REG_T10);
2530 set_tok_const (newtok[1], (1 << lgsize) - 1);
2531 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2532
ea1562b3
NC
2533 /* Emit "insXl src, $at, $t11". */
2534 newtok[0] = tok[0];
2535 set_tok_reg (newtok[1], AXP_REG_AT);
2536 set_tok_reg (newtok[2], AXP_REG_T11);
2537 assemble_tokens (insXl_op[lgsize], newtok, 3, 1);
252b5132 2538
ea1562b3
NC
2539 /* Emit "insXh src, $at, $t12". */
2540 set_tok_reg (newtok[2], AXP_REG_T12);
2541 assemble_tokens (insXh_op[lgsize], newtok, 3, 1);
252b5132 2542
ea1562b3
NC
2543 /* Emit "mskXl $t9, $at, $t9". */
2544 set_tok_reg (newtok[0], AXP_REG_T9);
2545 newtok[2] = newtok[0];
2546 assemble_tokens (mskXl_op[lgsize], newtok, 3, 1);
252b5132 2547
ea1562b3
NC
2548 /* Emit "mskXh $t10, $at, $t10". */
2549 set_tok_reg (newtok[0], AXP_REG_T10);
2550 newtok[2] = newtok[0];
2551 assemble_tokens (mskXh_op[lgsize], newtok, 3, 1);
252b5132 2552
ea1562b3
NC
2553 /* Emit "or $t9, $t11, $t9". */
2554 set_tok_reg (newtok[0], AXP_REG_T9);
2555 set_tok_reg (newtok[1], AXP_REG_T11);
2556 newtok[2] = newtok[0];
2557 assemble_tokens ("or", newtok, 3, 1);
252b5132 2558
ea1562b3
NC
2559 /* Emit "or $t10, $t12, $t10". */
2560 set_tok_reg (newtok[0], AXP_REG_T10);
2561 set_tok_reg (newtok[1], AXP_REG_T12);
2562 newtok[2] = newtok[0];
2563 assemble_tokens ("or", newtok, 3, 1);
252b5132 2564
ea1562b3
NC
2565 /* Emit "stq_u $t10, size-1($at)". */
2566 set_tok_reg (newtok[0], AXP_REG_T10);
2567 set_tok_const (newtok[1], (1 << lgsize) - 1);
af1c1010
NC
2568 set_tok_preg (newtok[2], AXP_REG_AT);
2569 assemble_tokens ("stq_u", newtok, 3, 1);
2570
2571 /* Emit "stq_u $t9, 0($at)". */
2572 set_tok_reg (newtok[0], AXP_REG_T9);
2573 set_tok_const (newtok[1], 0);
ea1562b3
NC
2574 assemble_tokens ("stq_u", newtok, 3, 1);
2575}
252b5132 2576
ea1562b3
NC
2577/* Sign extend a half-word or byte. The 32-bit sign extend is
2578 implemented as "addl $31, $r, $t" in the opcode table. */
252b5132 2579
ea1562b3
NC
2580static void
2581emit_sextX (const expressionS *tok,
2582 int ntok,
2583 const void * vlgsize)
2584{
2585 long lgsize = (long) vlgsize;
252b5132 2586
ea1562b3
NC
2587 if (alpha_target & AXP_OPCODE_BWX)
2588 assemble_tokens (sextX_op[lgsize], tok, ntok, 0);
2589 else
2590 {
2591 int bitshift = 64 - 8 * (1 << lgsize);
2592 expressionS newtok[3];
252b5132 2593
ea1562b3
NC
2594 /* Emit "sll src,bits,dst". */
2595 newtok[0] = tok[0];
2596 set_tok_const (newtok[1], bitshift);
2597 newtok[2] = tok[ntok - 1];
2598 assemble_tokens ("sll", newtok, 3, 1);
252b5132 2599
ea1562b3
NC
2600 /* Emit "sra dst,bits,dst". */
2601 newtok[0] = newtok[2];
2602 assemble_tokens ("sra", newtok, 3, 1);
252b5132 2603 }
ea1562b3 2604}
252b5132 2605
ea1562b3 2606/* Implement the division and modulus macros. */
252b5132
RH
2607
2608#ifdef OBJ_EVAX
252b5132 2609
ea1562b3
NC
2610/* Make register usage like in normal procedure call.
2611 Don't clobber PV and RA. */
252b5132 2612
ea1562b3
NC
2613static void
2614emit_division (const expressionS *tok,
2615 int ntok,
2616 const void * symname)
2617{
2618 /* DIVISION and MODULUS. Yech.
252b5132 2619
ea1562b3
NC
2620 Convert
2621 OP x,y,result
2622 to
2623 mov x,R16 # if x != R16
2624 mov y,R17 # if y != R17
2625 lda AT,__OP
2626 jsr AT,(AT),0
2627 mov R0,result
252b5132 2628
ea1562b3
NC
2629 with appropriate optimizations if R0,R16,R17 are the registers
2630 specified by the compiler. */
252b5132 2631
ea1562b3
NC
2632 int xr, yr, rr;
2633 symbolS *sym;
2634 expressionS newtok[3];
252b5132 2635
ea1562b3
NC
2636 xr = regno (tok[0].X_add_number);
2637 yr = regno (tok[1].X_add_number);
252b5132 2638
ea1562b3
NC
2639 if (ntok < 3)
2640 rr = xr;
2641 else
2642 rr = regno (tok[2].X_add_number);
252b5132 2643
ea1562b3
NC
2644 /* Move the operands into the right place. */
2645 if (yr == AXP_REG_R16 && xr == AXP_REG_R17)
2646 {
2647 /* They are in exactly the wrong order -- swap through AT. */
2648 if (alpha_noat_on)
2649 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2650
ea1562b3
NC
2651 set_tok_reg (newtok[0], AXP_REG_R16);
2652 set_tok_reg (newtok[1], AXP_REG_AT);
2653 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2654
ea1562b3
NC
2655 set_tok_reg (newtok[0], AXP_REG_R17);
2656 set_tok_reg (newtok[1], AXP_REG_R16);
2657 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2658
ea1562b3
NC
2659 set_tok_reg (newtok[0], AXP_REG_AT);
2660 set_tok_reg (newtok[1], AXP_REG_R17);
2661 assemble_tokens ("mov", newtok, 2, 1);
252b5132
RH
2662 }
2663 else
2664 {
ea1562b3 2665 if (yr == AXP_REG_R16)
252b5132 2666 {
ea1562b3
NC
2667 set_tok_reg (newtok[0], AXP_REG_R16);
2668 set_tok_reg (newtok[1], AXP_REG_R17);
2669 assemble_tokens ("mov", newtok, 2, 1);
252b5132
RH
2670 }
2671
ea1562b3 2672 if (xr != AXP_REG_R16)
252b5132 2673 {
ea1562b3
NC
2674 set_tok_reg (newtok[0], xr);
2675 set_tok_reg (newtok[1], AXP_REG_R16);
2676 assemble_tokens ("mov", newtok, 2, 1);
252b5132
RH
2677 }
2678
ea1562b3 2679 if (yr != AXP_REG_R16 && yr != AXP_REG_R17)
252b5132 2680 {
ea1562b3
NC
2681 set_tok_reg (newtok[0], yr);
2682 set_tok_reg (newtok[1], AXP_REG_R17);
2683 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2684 }
252b5132
RH
2685 }
2686
ea1562b3 2687 sym = symbol_find_or_make ((const char *) symname);
252b5132 2688
ea1562b3
NC
2689 set_tok_reg (newtok[0], AXP_REG_AT);
2690 set_tok_sym (newtok[1], sym, 0);
2691 assemble_tokens ("lda", newtok, 2, 1);
252b5132 2692
ea1562b3
NC
2693 /* Call the division routine. */
2694 set_tok_reg (newtok[0], AXP_REG_AT);
2695 set_tok_cpreg (newtok[1], AXP_REG_AT);
2696 set_tok_const (newtok[2], 0);
2697 assemble_tokens ("jsr", newtok, 3, 1);
252b5132 2698
ea1562b3
NC
2699 /* Move the result to the right place. */
2700 if (rr != AXP_REG_R0)
2701 {
2702 set_tok_reg (newtok[0], AXP_REG_R0);
2703 set_tok_reg (newtok[1], rr);
2704 assemble_tokens ("mov", newtok, 2, 1);
2705 }
252b5132
RH
2706}
2707
ea1562b3 2708#else /* !OBJ_EVAX */
252b5132
RH
2709
2710static void
ea1562b3
NC
2711emit_division (const expressionS *tok,
2712 int ntok,
2713 const void * symname)
252b5132 2714{
ea1562b3
NC
2715 /* DIVISION and MODULUS. Yech.
2716 Convert
2717 OP x,y,result
2718 to
2719 lda pv,__OP
2720 mov x,t10
2721 mov y,t11
2722 jsr t9,(pv),__OP
2723 mov t12,result
252b5132 2724
ea1562b3
NC
2725 with appropriate optimizations if t10,t11,t12 are the registers
2726 specified by the compiler. */
252b5132 2727
ea1562b3
NC
2728 int xr, yr, rr;
2729 symbolS *sym;
252b5132 2730 expressionS newtok[3];
252b5132 2731
ea1562b3
NC
2732 xr = regno (tok[0].X_add_number);
2733 yr = regno (tok[1].X_add_number);
252b5132 2734
ea1562b3
NC
2735 if (ntok < 3)
2736 rr = xr;
2737 else
2738 rr = regno (tok[2].X_add_number);
252b5132 2739
ea1562b3 2740 sym = symbol_find_or_make ((const char *) symname);
252b5132 2741
ea1562b3
NC
2742 /* Move the operands into the right place. */
2743 if (yr == AXP_REG_T10 && xr == AXP_REG_T11)
252b5132 2744 {
ea1562b3
NC
2745 /* They are in exactly the wrong order -- swap through AT. */
2746 if (alpha_noat_on)
2747 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2748
ea1562b3
NC
2749 set_tok_reg (newtok[0], AXP_REG_T10);
2750 set_tok_reg (newtok[1], AXP_REG_AT);
2751 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2752
ea1562b3
NC
2753 set_tok_reg (newtok[0], AXP_REG_T11);
2754 set_tok_reg (newtok[1], AXP_REG_T10);
2755 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2756
ea1562b3
NC
2757 set_tok_reg (newtok[0], AXP_REG_AT);
2758 set_tok_reg (newtok[1], AXP_REG_T11);
2759 assemble_tokens ("mov", newtok, 2, 1);
2760 }
2761 else
2762 {
2763 if (yr == AXP_REG_T10)
2764 {
2765 set_tok_reg (newtok[0], AXP_REG_T10);
2766 set_tok_reg (newtok[1], AXP_REG_T11);
2767 assemble_tokens ("mov", newtok, 2, 1);
2768 }
2769
2770 if (xr != AXP_REG_T10)
2771 {
2772 set_tok_reg (newtok[0], xr);
2773 set_tok_reg (newtok[1], AXP_REG_T10);
2774 assemble_tokens ("mov", newtok, 2, 1);
2775 }
2776
2777 if (yr != AXP_REG_T10 && yr != AXP_REG_T11)
2778 {
2779 set_tok_reg (newtok[0], yr);
2780 set_tok_reg (newtok[1], AXP_REG_T11);
2781 assemble_tokens ("mov", newtok, 2, 1);
2782 }
2783 }
2784
2785 /* Call the division routine. */
2786 set_tok_reg (newtok[0], AXP_REG_T9);
2787 set_tok_sym (newtok[1], sym, 0);
2788 assemble_tokens ("jsr", newtok, 2, 1);
2789
2790 /* Reload the GP register. */
2791#ifdef OBJ_AOUT
2792FIXME
2793#endif
2794#if defined(OBJ_ECOFF) || defined(OBJ_ELF)
2795 set_tok_reg (newtok[0], alpha_gp_register);
2796 set_tok_const (newtok[1], 0);
2797 set_tok_preg (newtok[2], AXP_REG_T9);
2798 assemble_tokens ("ldgp", newtok, 3, 1);
2799#endif
2800
2801 /* Move the result to the right place. */
2802 if (rr != AXP_REG_T12)
2803 {
2804 set_tok_reg (newtok[0], AXP_REG_T12);
2805 set_tok_reg (newtok[1], rr);
2806 assemble_tokens ("mov", newtok, 2, 1);
2807 }
2808}
2809
2810#endif /* !OBJ_EVAX */
2811
2812/* The jsr and jmp macros differ from their instruction counterparts
2813 in that they can load the target address and default most
2814 everything. */
2815
2816static void
2817emit_jsrjmp (const expressionS *tok,
2818 int ntok,
2819 const void * vopname)
252b5132 2820{
ea1562b3 2821 const char *opname = (const char *) vopname;
252b5132 2822 struct alpha_insn insn;
ea1562b3
NC
2823 expressionS newtok[3];
2824 int r, tokidx = 0;
2825 long lituse = 0;
252b5132 2826
ea1562b3
NC
2827 if (tokidx < ntok && tok[tokidx].X_op == O_register)
2828 r = regno (tok[tokidx++].X_add_number);
252b5132 2829 else
ea1562b3 2830 r = strcmp (opname, "jmp") == 0 ? AXP_REG_ZERO : AXP_REG_RA;
252b5132 2831
ea1562b3 2832 set_tok_reg (newtok[0], r);
252b5132 2833
ea1562b3
NC
2834 if (tokidx < ntok &&
2835 (tok[tokidx].X_op == O_pregister || tok[tokidx].X_op == O_cpregister))
2836 r = regno (tok[tokidx++].X_add_number);
2837#ifdef OBJ_EVAX
2838 /* Keep register if jsr $n.<sym>. */
2839#else
252b5132
RH
2840 else
2841 {
ea1562b3 2842 int basereg = alpha_gp_register;
198f1251
TG
2843 lituse = load_expression (r = AXP_REG_PV, &tok[tokidx],
2844 &basereg, NULL, opname);
252b5132 2845 }
ea1562b3 2846#endif
252b5132 2847
ea1562b3 2848 set_tok_cpreg (newtok[1], r);
252b5132 2849
198f1251 2850#ifndef OBJ_EVAX
ea1562b3
NC
2851 if (tokidx < ntok)
2852 newtok[2] = tok[tokidx];
2853 else
2854#endif
2855 set_tok_const (newtok[2], 0);
2856
2857 assemble_tokens_to_insn (opname, newtok, 3, &insn);
252b5132
RH
2858
2859 if (lituse)
2860 {
9c2799c2 2861 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3 2862 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_JSR;
19f78583 2863 insn.fixups[insn.nfixups].exp.X_op = O_absent;
252b5132 2864 insn.nfixups++;
19f78583 2865 insn.sequence = lituse;
252b5132
RH
2866 }
2867
198f1251
TG
2868#ifdef OBJ_EVAX
2869 if (alpha_flag_replace
2870 && r == AXP_REG_RA
2871 && tok[tokidx].X_add_symbol
2872 && alpha_linkage_symbol)
2873 {
51794af8 2874 /* Create a BOH reloc for 'jsr $27,NAME'. */
198f1251
TG
2875 const char *symname = S_GET_NAME (tok[tokidx].X_add_symbol);
2876 int symlen = strlen (symname);
2877 char *ensymname;
2878
51794af8 2879 /* Build the entry name as 'NAME..en'. */
add39d23 2880 ensymname = XNEWVEC (char, symlen + 5);
198f1251
TG
2881 memcpy (ensymname, symname, symlen);
2882 memcpy (ensymname + symlen, "..en", 5);
2883
9c2799c2 2884 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
198f1251
TG
2885 if (insn.nfixups > 0)
2886 {
2887 memmove (&insn.fixups[1], &insn.fixups[0],
2888 sizeof(struct alpha_fixup) * insn.nfixups);
2889 }
2890
2891 /* The fixup must be the same as the BFD_RELOC_ALPHA_NOP
2892 case in load_expression. See B.4.5.2 of the OpenVMS
2893 Linker Utility Manual. */
2894 insn.fixups[0].reloc = BFD_RELOC_ALPHA_BOH;
2895 insn.fixups[0].exp.X_op = O_symbol;
2896 insn.fixups[0].exp.X_add_symbol = symbol_find_or_make (ensymname);
2897 insn.fixups[0].exp.X_add_number = 0;
2898 insn.fixups[0].xtrasym = alpha_linkage_symbol;
2899 insn.fixups[0].procsym = alpha_evax_proc->symbol;
2900 insn.nfixups++;
2901 alpha_linkage_symbol = 0;
39a0d071 2902 free (ensymname);
198f1251
TG
2903 }
2904#endif
2905
252b5132
RH
2906 emit_insn (&insn);
2907}
2908
ea1562b3
NC
2909/* The ret and jcr instructions differ from their instruction
2910 counterparts in that everything can be defaulted. */
252b5132
RH
2911
2912static void
ea1562b3
NC
2913emit_retjcr (const expressionS *tok,
2914 int ntok,
2915 const void * vopname)
252b5132 2916{
ea1562b3
NC
2917 const char *opname = (const char *) vopname;
2918 expressionS newtok[3];
2919 int r, tokidx = 0;
252b5132 2920
ea1562b3
NC
2921 if (tokidx < ntok && tok[tokidx].X_op == O_register)
2922 r = regno (tok[tokidx++].X_add_number);
2923 else
2924 r = AXP_REG_ZERO;
252b5132 2925
ea1562b3 2926 set_tok_reg (newtok[0], r);
19f78583 2927
ea1562b3
NC
2928 if (tokidx < ntok &&
2929 (tok[tokidx].X_op == O_pregister || tok[tokidx].X_op == O_cpregister))
2930 r = regno (tok[tokidx++].X_add_number);
2931 else
2932 r = AXP_REG_RA;
19f78583 2933
ea1562b3 2934 set_tok_cpreg (newtok[1], r);
252b5132 2935
ea1562b3
NC
2936 if (tokidx < ntok)
2937 newtok[2] = tok[tokidx];
2938 else
2939 set_tok_const (newtok[2], strcmp (opname, "ret") == 0);
252b5132 2940
ea1562b3 2941 assemble_tokens (opname, newtok, 3, 0);
252b5132
RH
2942}
2943
ea1562b3 2944/* Implement the ldgp macro. */
252b5132
RH
2945
2946static void
87975d2a 2947emit_ldgp (const expressionS *tok ATTRIBUTE_UNUSED,
ea1562b3
NC
2948 int ntok ATTRIBUTE_UNUSED,
2949 const void * unused ATTRIBUTE_UNUSED)
252b5132 2950{
ea1562b3
NC
2951#ifdef OBJ_AOUT
2952FIXME
2953#endif
2954#if defined(OBJ_ECOFF) || defined(OBJ_ELF)
2955 /* from "ldgp r1,n(r2)", generate "ldah r1,X(R2); lda r1,Y(r1)"
2956 with appropriate constants and relocations. */
2957 struct alpha_insn insn;
252b5132 2958 expressionS newtok[3];
ea1562b3 2959 expressionS addend;
252b5132 2960
ea1562b3
NC
2961#ifdef OBJ_ECOFF
2962 if (regno (tok[2].X_add_number) == AXP_REG_PV)
2963 ecoff_set_gp_prolog_size (0);
2964#endif
252b5132 2965
ea1562b3
NC
2966 newtok[0] = tok[0];
2967 set_tok_const (newtok[1], 0);
2968 newtok[2] = tok[2];
252b5132 2969
ea1562b3 2970 assemble_tokens_to_insn ("ldah", newtok, 3, &insn);
252b5132 2971
ea1562b3 2972 addend = tok[1];
252b5132 2973
ea1562b3
NC
2974#ifdef OBJ_ECOFF
2975 if (addend.X_op != O_constant)
2976 as_bad (_("can not resolve expression"));
2977 addend.X_op = O_symbol;
2978 addend.X_add_symbol = alpha_gp_symbol;
2979#endif
252b5132 2980
ea1562b3
NC
2981 insn.nfixups = 1;
2982 insn.fixups[0].exp = addend;
2983 insn.fixups[0].reloc = BFD_RELOC_ALPHA_GPDISP_HI16;
2984 insn.sequence = next_sequence_num;
252b5132 2985
ea1562b3 2986 emit_insn (&insn);
252b5132 2987
ea1562b3 2988 set_tok_preg (newtok[2], tok[0].X_add_number);
252b5132 2989
ea1562b3 2990 assemble_tokens_to_insn ("lda", newtok, 3, &insn);
252b5132 2991
ea1562b3
NC
2992#ifdef OBJ_ECOFF
2993 addend.X_add_number += 4;
2994#endif
252b5132 2995
ea1562b3
NC
2996 insn.nfixups = 1;
2997 insn.fixups[0].exp = addend;
2998 insn.fixups[0].reloc = BFD_RELOC_ALPHA_GPDISP_LO16;
2999 insn.sequence = next_sequence_num--;
252b5132 3000
ea1562b3 3001 emit_insn (&insn);
87975d2a 3002#endif /* OBJ_ECOFF || OBJ_ELF */
252b5132
RH
3003}
3004
ea1562b3 3005/* The macro table. */
252b5132 3006
ea1562b3 3007static const struct alpha_macro alpha_macros[] =
252b5132 3008{
ea1562b3
NC
3009/* Load/Store macros. */
3010 { "lda", emit_lda, NULL,
3011 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3012 { "ldah", emit_ldah, NULL,
3013 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
252b5132 3014
ea1562b3
NC
3015 { "ldl", emit_ir_load, "ldl",
3016 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3017 { "ldl_l", emit_ir_load, "ldl_l",
3018 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3019 { "ldq", emit_ir_load, "ldq",
3020 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3021 { "ldq_l", emit_ir_load, "ldq_l",
3022 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3023 { "ldq_u", emit_ir_load, "ldq_u",
3024 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3025 { "ldf", emit_loadstore, "ldf",
3026 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3027 { "ldg", emit_loadstore, "ldg",
3028 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3029 { "lds", emit_loadstore, "lds",
3030 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3031 { "ldt", emit_loadstore, "ldt",
3032 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3033
ea1562b3
NC
3034 { "ldb", emit_ldX, (void *) 0,
3035 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3036 { "ldbu", emit_ldXu, (void *) 0,
3037 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3038 { "ldw", emit_ldX, (void *) 1,
3039 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3040 { "ldwu", emit_ldXu, (void *) 1,
3041 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3042
ea1562b3
NC
3043 { "uldw", emit_uldX, (void *) 1,
3044 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3045 { "uldwu", emit_uldXu, (void *) 1,
3046 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3047 { "uldl", emit_uldX, (void *) 2,
3048 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3049 { "uldlu", emit_uldXu, (void *) 2,
3050 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3051 { "uldq", emit_uldXu, (void *) 3,
3052 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3053
ea1562b3
NC
3054 { "ldgp", emit_ldgp, NULL,
3055 { MACRO_IR, MACRO_EXP, MACRO_PIR, MACRO_EOA } },
252b5132 3056
ea1562b3
NC
3057 { "ldi", emit_lda, NULL,
3058 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
3059 { "ldil", emit_ldil, NULL,
3060 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
3061 { "ldiq", emit_lda, NULL,
3062 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
252b5132 3063
ea1562b3
NC
3064 { "stl", emit_loadstore, "stl",
3065 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3066 { "stl_c", emit_loadstore, "stl_c",
3067 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3068 { "stq", emit_loadstore, "stq",
3069 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3070 { "stq_c", emit_loadstore, "stq_c",
3071 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3072 { "stq_u", emit_loadstore, "stq_u",
3073 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3074 { "stf", emit_loadstore, "stf",
3075 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3076 { "stg", emit_loadstore, "stg",
3077 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3078 { "sts", emit_loadstore, "sts",
3079 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3080 { "stt", emit_loadstore, "stt",
3081 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3082
ea1562b3
NC
3083 { "stb", emit_stX, (void *) 0,
3084 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3085 { "stw", emit_stX, (void *) 1,
3086 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3087 { "ustw", emit_ustX, (void *) 1,
3088 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3089 { "ustl", emit_ustX, (void *) 2,
3090 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3091 { "ustq", emit_ustX, (void *) 3,
3092 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3093
ea1562b3 3094/* Arithmetic macros. */
19f78583 3095
ea1562b3
NC
3096 { "sextb", emit_sextX, (void *) 0,
3097 { MACRO_IR, MACRO_IR, MACRO_EOA,
3098 MACRO_IR, MACRO_EOA,
3099 /* MACRO_EXP, MACRO_IR, MACRO_EOA */ } },
3100 { "sextw", emit_sextX, (void *) 1,
3101 { MACRO_IR, MACRO_IR, MACRO_EOA,
3102 MACRO_IR, MACRO_EOA,
3103 /* MACRO_EXP, MACRO_IR, MACRO_EOA */ } },
252b5132 3104
ea1562b3
NC
3105 { "divl", emit_division, "__divl",
3106 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3107 MACRO_IR, MACRO_IR, MACRO_EOA,
3108 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3109 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3110 { "divlu", emit_division, "__divlu",
3111 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3112 MACRO_IR, MACRO_IR, MACRO_EOA,
3113 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3114 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3115 { "divq", emit_division, "__divq",
3116 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3117 MACRO_IR, MACRO_IR, MACRO_EOA,
3118 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3119 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3120 { "divqu", emit_division, "__divqu",
3121 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3122 MACRO_IR, MACRO_IR, MACRO_EOA,
3123 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3124 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3125 { "reml", emit_division, "__reml",
3126 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3127 MACRO_IR, MACRO_IR, MACRO_EOA,
3128 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3129 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3130 { "remlu", emit_division, "__remlu",
3131 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3132 MACRO_IR, MACRO_IR, MACRO_EOA,
3133 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3134 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3135 { "remq", emit_division, "__remq",
3136 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3137 MACRO_IR, MACRO_IR, MACRO_EOA,
3138 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3139 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3140 { "remqu", emit_division, "__remqu",
3141 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3142 MACRO_IR, MACRO_IR, MACRO_EOA,
3143 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3144 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
252b5132 3145
ea1562b3
NC
3146 { "jsr", emit_jsrjmp, "jsr",
3147 { MACRO_PIR, MACRO_EXP, MACRO_EOA,
3148 MACRO_PIR, MACRO_EOA,
3149 MACRO_IR, MACRO_EXP, MACRO_EOA,
3150 MACRO_EXP, MACRO_EOA } },
3151 { "jmp", emit_jsrjmp, "jmp",
3152 { MACRO_PIR, MACRO_EXP, MACRO_EOA,
3153 MACRO_PIR, MACRO_EOA,
3154 MACRO_IR, MACRO_EXP, MACRO_EOA,
3155 MACRO_EXP, MACRO_EOA } },
3156 { "ret", emit_retjcr, "ret",
3157 { MACRO_IR, MACRO_EXP, MACRO_EOA,
3158 MACRO_IR, MACRO_EOA,
3159 MACRO_PIR, MACRO_EXP, MACRO_EOA,
3160 MACRO_PIR, MACRO_EOA,
3161 MACRO_EXP, MACRO_EOA,
3162 MACRO_EOA } },
3163 { "jcr", emit_retjcr, "jcr",
3164 { MACRO_IR, MACRO_EXP, MACRO_EOA,
3165 MACRO_IR, MACRO_EOA,
3166 MACRO_PIR, MACRO_EXP, MACRO_EOA,
3167 MACRO_PIR, MACRO_EOA,
3168 MACRO_EXP, MACRO_EOA,
3169 MACRO_EOA } },
3170 { "jsr_coroutine", emit_retjcr, "jcr",
3171 { MACRO_IR, MACRO_EXP, MACRO_EOA,
3172 MACRO_IR, MACRO_EOA,
3173 MACRO_PIR, MACRO_EXP, MACRO_EOA,
3174 MACRO_PIR, MACRO_EOA,
3175 MACRO_EXP, MACRO_EOA,
3176 MACRO_EOA } },
3177};
252b5132 3178
ea1562b3
NC
3179static const unsigned int alpha_num_macros
3180 = sizeof (alpha_macros) / sizeof (*alpha_macros);
19f78583 3181
ea1562b3
NC
3182/* Search forward through all variants of a macro looking for a syntax
3183 match. */
19f78583 3184
ea1562b3
NC
3185static const struct alpha_macro *
3186find_macro_match (const struct alpha_macro *first_macro,
3187 const expressionS *tok,
3188 int *pntok)
252b5132 3189
ea1562b3
NC
3190{
3191 const struct alpha_macro *macro = first_macro;
3192 int ntok = *pntok;
252b5132 3193
ea1562b3
NC
3194 do
3195 {
3196 const enum alpha_macro_arg *arg = macro->argsets;
3197 int tokidx = 0;
19f78583 3198
ea1562b3 3199 while (*arg)
19f78583 3200 {
ea1562b3
NC
3201 switch (*arg)
3202 {
3203 case MACRO_EOA:
3204 if (tokidx == ntok)
3205 return macro;
3206 else
3207 tokidx = 0;
3208 break;
252b5132 3209
ea1562b3
NC
3210 /* Index register. */
3211 case MACRO_IR:
3212 if (tokidx >= ntok || tok[tokidx].X_op != O_register
3213 || !is_ir_num (tok[tokidx].X_add_number))
3214 goto match_failed;
3215 ++tokidx;
3216 break;
19f78583 3217
ea1562b3
NC
3218 /* Parenthesized index register. */
3219 case MACRO_PIR:
3220 if (tokidx >= ntok || tok[tokidx].X_op != O_pregister
3221 || !is_ir_num (tok[tokidx].X_add_number))
3222 goto match_failed;
3223 ++tokidx;
3224 break;
19f78583 3225
ea1562b3
NC
3226 /* Optional parenthesized index register. */
3227 case MACRO_OPIR:
3228 if (tokidx < ntok && tok[tokidx].X_op == O_pregister
3229 && is_ir_num (tok[tokidx].X_add_number))
3230 ++tokidx;
3231 break;
252b5132 3232
ea1562b3
NC
3233 /* Leading comma with a parenthesized index register. */
3234 case MACRO_CPIR:
3235 if (tokidx >= ntok || tok[tokidx].X_op != O_cpregister
3236 || !is_ir_num (tok[tokidx].X_add_number))
3237 goto match_failed;
3238 ++tokidx;
3239 break;
252b5132 3240
ea1562b3
NC
3241 /* Floating point register. */
3242 case MACRO_FPR:
3243 if (tokidx >= ntok || tok[tokidx].X_op != O_register
3244 || !is_fpr_num (tok[tokidx].X_add_number))
3245 goto match_failed;
3246 ++tokidx;
3247 break;
252b5132 3248
ea1562b3
NC
3249 /* Normal expression. */
3250 case MACRO_EXP:
3251 if (tokidx >= ntok)
3252 goto match_failed;
3253 switch (tok[tokidx].X_op)
3254 {
3255 case O_illegal:
3256 case O_absent:
3257 case O_register:
3258 case O_pregister:
3259 case O_cpregister:
3260 case O_literal:
3261 case O_lituse_base:
3262 case O_lituse_bytoff:
3263 case O_lituse_jsr:
3264 case O_gpdisp:
3265 case O_gprelhigh:
3266 case O_gprellow:
3267 case O_gprel:
3268 case O_samegp:
3269 goto match_failed;
252b5132 3270
ea1562b3
NC
3271 default:
3272 break;
3273 }
3274 ++tokidx;
3275 break;
19f78583 3276
ea1562b3
NC
3277 match_failed:
3278 while (*arg != MACRO_EOA)
3279 ++arg;
3280 tokidx = 0;
3281 break;
3282 }
3283 ++arg;
19f78583 3284 }
252b5132 3285 }
ea1562b3
NC
3286 while (++macro - alpha_macros < (int) alpha_num_macros
3287 && !strcmp (macro->name, first_macro->name));
3288
3289 return NULL;
252b5132
RH
3290}
3291
ea1562b3
NC
3292/* Given an opcode name and a pre-tokenized set of arguments, take the
3293 opcode all the way through emission. */
252b5132
RH
3294
3295static void
ea1562b3
NC
3296assemble_tokens (const char *opname,
3297 const expressionS *tok,
3298 int ntok,
3299 int local_macros_on)
252b5132 3300{
ea1562b3
NC
3301 int found_something = 0;
3302 const struct alpha_opcode *opcode;
3303 const struct alpha_macro *macro;
3304 int cpumatch = 1;
21d799b5 3305 extended_bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED;
252b5132 3306
ea1562b3
NC
3307#ifdef RELOC_OP_P
3308 /* If a user-specified relocation is present, this is not a macro. */
3309 if (ntok && USER_RELOC_P (tok[ntok - 1].X_op))
3310 {
3311 reloc = ALPHA_RELOC_TABLE (tok[ntok - 1].X_op)->reloc;
3312 ntok--;
3313 }
3314 else
3315#endif
3316 if (local_macros_on)
3317 {
3318 macro = ((const struct alpha_macro *)
629310ab 3319 str_hash_find (alpha_macro_hash, opname));
ea1562b3
NC
3320 if (macro)
3321 {
3322 found_something = 1;
3323 macro = find_macro_match (macro, tok, &ntok);
3324 if (macro)
3325 {
3326 (*macro->emit) (tok, ntok, macro->arg);
3327 return;
3328 }
3329 }
3330 }
252b5132 3331
ea1562b3 3332 /* Search opcodes. */
629310ab 3333 opcode = (const struct alpha_opcode *) str_hash_find (alpha_opcode_hash, opname);
ea1562b3
NC
3334 if (opcode)
3335 {
3336 found_something = 1;
3337 opcode = find_opcode_match (opcode, tok, &ntok, &cpumatch);
3338 if (opcode)
3339 {
3340 struct alpha_insn insn;
3341 assemble_insn (opcode, tok, ntok, &insn, reloc);
252b5132 3342
ea1562b3
NC
3343 /* Copy the sequence number for the reloc from the reloc token. */
3344 if (reloc != BFD_RELOC_UNUSED)
3345 insn.sequence = tok[ntok].X_add_number;
252b5132 3346
ea1562b3
NC
3347 emit_insn (&insn);
3348 return;
3349 }
3350 }
252b5132 3351
ea1562b3
NC
3352 if (found_something)
3353 {
3354 if (cpumatch)
3355 as_bad (_("inappropriate arguments for opcode `%s'"), opname);
3356 else
3357 as_bad (_("opcode `%s' not supported for target %s"), opname,
3358 alpha_target_name);
3359 }
3360 else
3361 as_bad (_("unknown opcode `%s'"), opname);
3362}
3363\f
3364#ifdef OBJ_EVAX
252b5132 3365
576d3307 3366/* Add sym+addend to link pool.
33eaf5de 3367 Return offset from current procedure value (pv) to entry in link pool.
252b5132 3368
ea1562b3 3369 Add new fixup only if offset isn't 16bit. */
252b5132 3370
198f1251 3371static symbolS *
8aacb050 3372add_to_link_pool (symbolS *sym, offsetT addend)
ea1562b3 3373{
8aacb050 3374 symbolS *basesym;
ea1562b3
NC
3375 segT current_section = now_seg;
3376 int current_subsec = now_subseg;
ea1562b3
NC
3377 char *p;
3378 segment_info_type *seginfo = seg_info (alpha_link_section);
3379 fixS *fixp;
198f1251
TG
3380 symbolS *linksym, *expsym;
3381 expressionS e;
3739860c 3382
8aacb050
TG
3383 basesym = alpha_evax_proc->symbol;
3384
ea1562b3
NC
3385 /* @@ This assumes all entries in a given section will be of the same
3386 size... Probably correct, but unwise to rely on. */
3387 /* This must always be called with the same subsegment. */
252b5132 3388
ea1562b3
NC
3389 if (seginfo->frchainP)
3390 for (fixp = seginfo->frchainP->fix_root;
3391 fixp != (fixS *) NULL;
198f1251 3392 fixp = fixp->fx_next)
ea1562b3 3393 {
198f1251
TG
3394 if (fixp->fx_addsy == sym
3395 && fixp->fx_offset == (valueT)addend
3396 && fixp->tc_fix_data.info
3397 && fixp->tc_fix_data.info->sym
8d1015a8
AM
3398 && symbol_symbolS (fixp->tc_fix_data.info->sym)
3399 && (symbol_get_value_expression (fixp->tc_fix_data.info->sym)
3400 ->X_op_symbol == basesym))
198f1251 3401 return fixp->tc_fix_data.info->sym;
ea1562b3 3402 }
252b5132 3403
8aacb050 3404 /* Not found, add a new entry. */
ea1562b3 3405 subseg_set (alpha_link_section, 0);
198f1251
TG
3406 linksym = symbol_new
3407 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
ea1562b3
NC
3408 p = frag_more (8);
3409 memset (p, 0, 8);
252b5132 3410
0189c2eb 3411 /* Create a symbol for 'basesym - linksym' (offset of the added entry). */
198f1251
TG
3412 e.X_op = O_subtract;
3413 e.X_add_symbol = linksym;
3414 e.X_op_symbol = basesym;
3415 e.X_add_number = 0;
3416 expsym = make_expr_symbol (&e);
3417
0189c2eb 3418 /* Create a fixup for the entry. */
198f1251 3419 fixp = fix_new
576d3307 3420 (frag_now, p - frag_now->fr_literal, 8, sym, addend, 0, BFD_RELOC_64);
198f1251
TG
3421 fixp->tc_fix_data.info = get_alpha_reloc_tag (next_sequence_num--);
3422 fixp->tc_fix_data.info->sym = expsym;
252b5132 3423
ea1562b3 3424 subseg_set (current_section, current_subsec);
0189c2eb
TG
3425
3426 /* Return the symbol. */
198f1251 3427 return expsym;
ea1562b3 3428}
ea1562b3
NC
3429#endif /* OBJ_EVAX */
3430\f
3431/* Assembler directives. */
252b5132 3432
ea1562b3
NC
3433/* Handle the .text pseudo-op. This is like the usual one, but it
3434 clears alpha_insn_label and restores auto alignment. */
252b5132 3435
ea1562b3
NC
3436static void
3437s_alpha_text (int i)
ea1562b3
NC
3438{
3439#ifdef OBJ_ELF
3440 obj_elf_text (i);
3441#else
3442 s_text (i);
198f1251
TG
3443#endif
3444#ifdef OBJ_EVAX
3445 {
3446 symbolS * symbolP;
3447
3448 symbolP = symbol_find (".text");
3449 if (symbolP == NULL)
3450 {
3451 symbolP = symbol_make (".text");
3452 S_SET_SEGMENT (symbolP, text_section);
3453 symbol_table_insert (symbolP);
3454 }
3455 }
ea1562b3
NC
3456#endif
3457 alpha_insn_label = NULL;
3458 alpha_auto_align_on = 1;
3459 alpha_current_align = 0;
252b5132
RH
3460}
3461
ea1562b3
NC
3462/* Handle the .data pseudo-op. This is like the usual one, but it
3463 clears alpha_insn_label and restores auto alignment. */
252b5132
RH
3464
3465static void
ea1562b3 3466s_alpha_data (int i)
252b5132 3467{
ea1562b3
NC
3468#ifdef OBJ_ELF
3469 obj_elf_data (i);
3470#else
3471 s_data (i);
3472#endif
3473 alpha_insn_label = NULL;
3474 alpha_auto_align_on = 1;
3475 alpha_current_align = 0;
252b5132
RH
3476}
3477
ea1562b3 3478#if defined (OBJ_ECOFF) || defined (OBJ_EVAX)
252b5132 3479
198f1251 3480/* Handle the OSF/1 and openVMS .comm pseudo quirks. */
252b5132
RH
3481
3482static void
ea1562b3 3483s_alpha_comm (int ignore ATTRIBUTE_UNUSED)
252b5132 3484{
ea1562b3
NC
3485 char *name;
3486 char c;
3487 char *p;
d9319cec 3488 offsetT size;
ea1562b3 3489 symbolS *symbolP;
d9319cec
NC
3490#ifdef OBJ_EVAX
3491 offsetT temp;
198f1251 3492 int log_align = 0;
d9319cec 3493#endif
252b5132 3494
d02603dc 3495 c = get_symbol_name (&name);
252b5132 3496
ea1562b3
NC
3497 /* Just after name is now '\0'. */
3498 p = input_line_pointer;
3499 *p = c;
252b5132 3500
d02603dc 3501 SKIP_WHITESPACE_AFTER_NAME ();
252b5132 3502
ea1562b3
NC
3503 /* Alpha OSF/1 compiler doesn't provide the comma, gcc does. */
3504 if (*input_line_pointer == ',')
252b5132 3505 {
ea1562b3
NC
3506 input_line_pointer++;
3507 SKIP_WHITESPACE ();
3508 }
198f1251 3509 if ((size = get_absolute_expression ()) < 0)
ea1562b3 3510 {
198f1251 3511 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) size);
ea1562b3
NC
3512 ignore_rest_of_line ();
3513 return;
3514 }
252b5132 3515
ea1562b3
NC
3516 *p = 0;
3517 symbolP = symbol_find_or_make (name);
ea1562b3 3518 *p = c;
252b5132 3519
ea1562b3
NC
3520 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
3521 {
3522 as_bad (_("Ignoring attempt to re-define symbol"));
3523 ignore_rest_of_line ();
3524 return;
3525 }
3526
3527#ifdef OBJ_EVAX
198f1251
TG
3528 if (*input_line_pointer != ',')
3529 temp = 8; /* Default alignment. */
3530 else
ea1562b3 3531 {
198f1251
TG
3532 input_line_pointer++;
3533 SKIP_WHITESPACE ();
3534 temp = get_absolute_expression ();
ea1562b3 3535 }
198f1251
TG
3536
3537 /* ??? Unlike on OSF/1, the alignment factor is not in log units. */
3538 while ((temp >>= 1) != 0)
3539 ++log_align;
3540
3541 if (*input_line_pointer == ',')
ea1562b3 3542 {
198f1251
TG
3543 /* Extended form of the directive
3544
3545 .comm symbol, size, alignment, section
3546
3547 where the "common" semantics is transferred to the section.
3548 The symbol is effectively an alias for the section name. */
3549
3550 segT sec;
6d4af3c2 3551 const char *sec_name;
198f1251
TG
3552 symbolS *sec_symbol;
3553 segT current_seg = now_seg;
3554 subsegT current_subseg = now_subseg;
3555 int cur_size;
3739860c 3556
198f1251
TG
3557 input_line_pointer++;
3558 SKIP_WHITESPACE ();
3559 sec_name = s_alpha_section_name ();
3560 sec_symbol = symbol_find_or_make (sec_name);
3561 sec = subseg_new (sec_name, 0);
3562 S_SET_SEGMENT (sec_symbol, sec);
3563 symbol_get_bfdsym (sec_symbol)->flags |= BSF_SECTION_SYM;
d8703844
TG
3564 bfd_vms_set_section_flags (stdoutput, sec, 0,
3565 EGPS__V_OVR | EGPS__V_GBL | EGPS__V_NOMOD);
198f1251
TG
3566 record_alignment (sec, log_align);
3567
3568 /* Reuse stab_string_size to store the size of the section. */
3569 cur_size = seg_info (sec)->stabu.stab_string_size;
3570 if ((int) size > cur_size)
3571 {
3572 char *pfrag
3573 = frag_var (rs_fill, 1, 1, (relax_substateT)0, NULL,
3574 (valueT)size - (valueT)cur_size, NULL);
3575 *pfrag = 0;
3576 seg_info (sec)->stabu.stab_string_size = (int)size;
3577 }
3578
3579 S_SET_SEGMENT (symbolP, sec);
3580
3581 subseg_set (current_seg, current_subseg);
3582 }
3583 else
3584 {
3585 /* Regular form of the directive
3586
3587 .comm symbol, size, alignment
3588
3589 where the "common" semantics in on the symbol.
3590 These symbols are assembled in the .bss section. */
3591
3592 char *pfrag;
3593 segT current_seg = now_seg;
3594 subsegT current_subseg = now_subseg;
3595
3596 subseg_set (bss_section, 1);
3597 frag_align (log_align, 0, 0);
3598 record_alignment (bss_section, log_align);
3599
f8e24652 3600 symbol_set_frag (symbolP, frag_now);
198f1251
TG
3601 pfrag = frag_var (rs_org, 1, 1, (relax_substateT)0, symbolP,
3602 size, NULL);
3603 *pfrag = 0;
3604
3605 S_SET_SEGMENT (symbolP, bss_section);
3606
3607 subseg_set (current_seg, current_subseg);
252b5132 3608 }
ea1562b3 3609#endif
3739860c 3610
198f1251
TG
3611 if (S_GET_VALUE (symbolP))
3612 {
3613 if (S_GET_VALUE (symbolP) != (valueT) size)
20203fb9 3614 as_bad (_("Length of .comm \"%s\" is already %ld. Not changed to %ld."),
198f1251
TG
3615 S_GET_NAME (symbolP),
3616 (long) S_GET_VALUE (symbolP),
3617 (long) size);
3618 }
252b5132
RH
3619 else
3620 {
198f1251
TG
3621#ifndef OBJ_EVAX
3622 S_SET_VALUE (symbolP, (valueT) size);
ea1562b3
NC
3623#endif
3624 S_SET_EXTERNAL (symbolP);
3625 }
3739860c 3626
198f1251 3627#ifndef OBJ_EVAX
8d1015a8 3628 know (symbol_get_frag (symbolP) == &zero_address_frag);
ea1562b3 3629#endif
ea1562b3
NC
3630 demand_empty_rest_of_line ();
3631}
252b5132 3632
ea1562b3 3633#endif /* ! OBJ_ELF */
252b5132 3634
ea1562b3 3635#ifdef OBJ_ECOFF
252b5132 3636
ea1562b3
NC
3637/* Handle the .rdata pseudo-op. This is like the usual one, but it
3638 clears alpha_insn_label and restores auto alignment. */
3639
3640static void
3641s_alpha_rdata (int ignore ATTRIBUTE_UNUSED)
3642{
87975d2a 3643 get_absolute_expression ();
ea1562b3
NC
3644 subseg_new (".rdata", 0);
3645 demand_empty_rest_of_line ();
3646 alpha_insn_label = NULL;
3647 alpha_auto_align_on = 1;
3648 alpha_current_align = 0;
252b5132
RH
3649}
3650
ea1562b3
NC
3651#endif
3652
3653#ifdef OBJ_ECOFF
3654
3655/* Handle the .sdata pseudo-op. This is like the usual one, but it
3656 clears alpha_insn_label and restores auto alignment. */
252b5132
RH
3657
3658static void
ea1562b3 3659s_alpha_sdata (int ignore ATTRIBUTE_UNUSED)
252b5132 3660{
87975d2a 3661 get_absolute_expression ();
ea1562b3
NC
3662 subseg_new (".sdata", 0);
3663 demand_empty_rest_of_line ();
3664 alpha_insn_label = NULL;
3665 alpha_auto_align_on = 1;
3666 alpha_current_align = 0;
3667}
3668#endif
252b5132 3669
ea1562b3
NC
3670#ifdef OBJ_ELF
3671struct alpha_elf_frame_data
3672{
3673 symbolS *func_sym;
3674 symbolS *func_end_sym;
3675 symbolS *prologue_sym;
3676 unsigned int mask;
3677 unsigned int fmask;
3678 int fp_regno;
3679 int ra_regno;
3680 offsetT frame_size;
3681 offsetT mask_offset;
3682 offsetT fmask_offset;
252b5132 3683
ea1562b3
NC
3684 struct alpha_elf_frame_data *next;
3685};
252b5132 3686
ea1562b3
NC
3687static struct alpha_elf_frame_data *all_frame_data;
3688static struct alpha_elf_frame_data **plast_frame_data = &all_frame_data;
3689static struct alpha_elf_frame_data *cur_frame_data;
252b5132 3690
2f0c68f2
CM
3691extern int all_cfi_sections;
3692
ea1562b3
NC
3693/* Handle the .section pseudo-op. This is like the usual one, but it
3694 clears alpha_insn_label and restores auto alignment. */
252b5132 3695
ea1562b3
NC
3696static void
3697s_alpha_section (int ignore ATTRIBUTE_UNUSED)
3698{
3699 obj_elf_section (ignore);
252b5132 3700
ea1562b3
NC
3701 alpha_insn_label = NULL;
3702 alpha_auto_align_on = 1;
3703 alpha_current_align = 0;
3704}
252b5132 3705
ea1562b3
NC
3706static void
3707s_alpha_ent (int dummy ATTRIBUTE_UNUSED)
3708{
3709 if (ECOFF_DEBUGGING)
3710 ecoff_directive_ent (0);
252b5132
RH
3711 else
3712 {
ea1562b3 3713 char *name, name_end;
d02603dc
NC
3714
3715 name_end = get_symbol_name (&name);
2f0c68f2
CM
3716 /* CFI_EMIT_eh_frame is the default. */
3717 all_cfi_sections = CFI_EMIT_eh_frame;
252b5132 3718
ea1562b3 3719 if (! is_name_beginner (*name))
252b5132 3720 {
ea1562b3 3721 as_warn (_(".ent directive has no name"));
d02603dc 3722 (void) restore_line_pointer (name_end);
252b5132 3723 }
ea1562b3 3724 else
252b5132 3725 {
ea1562b3 3726 symbolS *sym;
252b5132 3727
ea1562b3
NC
3728 if (cur_frame_data)
3729 as_warn (_("nested .ent directives"));
252b5132 3730
ea1562b3
NC
3731 sym = symbol_find_or_make (name);
3732 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
252b5132 3733
add39d23 3734 cur_frame_data = XCNEW (struct alpha_elf_frame_data);
ea1562b3 3735 cur_frame_data->func_sym = sym;
252b5132 3736
ea1562b3
NC
3737 /* Provide sensible defaults. */
3738 cur_frame_data->fp_regno = 30; /* sp */
3739 cur_frame_data->ra_regno = 26; /* ra */
252b5132 3740
ea1562b3
NC
3741 *plast_frame_data = cur_frame_data;
3742 plast_frame_data = &cur_frame_data->next;
3743
3744 /* The .ent directive is sometimes followed by a number. Not sure
3745 what it really means, but ignore it. */
3746 *input_line_pointer = name_end;
d02603dc 3747 SKIP_WHITESPACE_AFTER_NAME ();
ea1562b3
NC
3748 if (*input_line_pointer == ',')
3749 {
3750 input_line_pointer++;
3751 SKIP_WHITESPACE ();
3752 }
3753 if (ISDIGIT (*input_line_pointer) || *input_line_pointer == '-')
3754 (void) get_absolute_expression ();
3755 }
3756 demand_empty_rest_of_line ();
3757 }
3758}
252b5132
RH
3759
3760static void
ea1562b3 3761s_alpha_end (int dummy ATTRIBUTE_UNUSED)
252b5132 3762{
ea1562b3
NC
3763 if (ECOFF_DEBUGGING)
3764 ecoff_directive_end (0);
252b5132 3765 else
ea1562b3
NC
3766 {
3767 char *name, name_end;
d02603dc
NC
3768
3769 name_end = get_symbol_name (&name);
252b5132 3770
ea1562b3
NC
3771 if (! is_name_beginner (*name))
3772 {
3773 as_warn (_(".end directive has no name"));
ea1562b3
NC
3774 }
3775 else
3776 {
3777 symbolS *sym;
252b5132 3778
ea1562b3
NC
3779 sym = symbol_find (name);
3780 if (!cur_frame_data)
3781 as_warn (_(".end directive without matching .ent"));
3782 else if (sym != cur_frame_data->func_sym)
3783 as_warn (_(".end directive names different symbol than .ent"));
252b5132 3784
ea1562b3
NC
3785 /* Create an expression to calculate the size of the function. */
3786 if (sym && cur_frame_data)
3787 {
3788 OBJ_SYMFIELD_TYPE *obj = symbol_get_obj (sym);
add39d23 3789 expressionS *exp = XNEW (expressionS);
252b5132 3790
ea1562b3
NC
3791 obj->size = exp;
3792 exp->X_op = O_subtract;
3793 exp->X_add_symbol = symbol_temp_new_now ();
3794 exp->X_op_symbol = sym;
3795 exp->X_add_number = 0;
252b5132 3796
ea1562b3
NC
3797 cur_frame_data->func_end_sym = exp->X_add_symbol;
3798 }
252b5132 3799
ea1562b3 3800 cur_frame_data = NULL;
ea1562b3 3801 }
d02603dc
NC
3802
3803 (void) restore_line_pointer (name_end);
ea1562b3
NC
3804 demand_empty_rest_of_line ();
3805 }
252b5132
RH
3806}
3807
252b5132 3808static void
ea1562b3 3809s_alpha_mask (int fp)
252b5132 3810{
ea1562b3
NC
3811 if (ECOFF_DEBUGGING)
3812 {
3813 if (fp)
3814 ecoff_directive_fmask (0);
3815 else
3816 ecoff_directive_mask (0);
3817 }
252b5132 3818 else
ea1562b3
NC
3819 {
3820 long val;
3821 offsetT offset;
252b5132 3822
ea1562b3
NC
3823 if (!cur_frame_data)
3824 {
3825 if (fp)
3826 as_warn (_(".fmask outside of .ent"));
3827 else
3828 as_warn (_(".mask outside of .ent"));
3829 discard_rest_of_line ();
3830 return;
3831 }
252b5132 3832
ea1562b3
NC
3833 if (get_absolute_expression_and_terminator (&val) != ',')
3834 {
3835 if (fp)
3836 as_warn (_("bad .fmask directive"));
3837 else
3838 as_warn (_("bad .mask directive"));
3839 --input_line_pointer;
3840 discard_rest_of_line ();
3841 return;
3842 }
252b5132 3843
ea1562b3
NC
3844 offset = get_absolute_expression ();
3845 demand_empty_rest_of_line ();
252b5132 3846
ea1562b3
NC
3847 if (fp)
3848 {
3849 cur_frame_data->fmask = val;
3850 cur_frame_data->fmask_offset = offset;
3851 }
3852 else
3853 {
3854 cur_frame_data->mask = val;
3855 cur_frame_data->mask_offset = offset;
3856 }
3857 }
252b5132 3858}
252b5132
RH
3859
3860static void
ea1562b3 3861s_alpha_frame (int dummy ATTRIBUTE_UNUSED)
252b5132 3862{
ea1562b3
NC
3863 if (ECOFF_DEBUGGING)
3864 ecoff_directive_frame (0);
3865 else
3866 {
3867 long val;
252b5132 3868
ea1562b3
NC
3869 if (!cur_frame_data)
3870 {
3871 as_warn (_(".frame outside of .ent"));
3872 discard_rest_of_line ();
3873 return;
3874 }
252b5132 3875
ea1562b3 3876 cur_frame_data->fp_regno = tc_get_register (1);
252b5132 3877
ea1562b3
NC
3878 SKIP_WHITESPACE ();
3879 if (*input_line_pointer++ != ','
3880 || get_absolute_expression_and_terminator (&val) != ',')
3881 {
3882 as_warn (_("bad .frame directive"));
3883 --input_line_pointer;
3884 discard_rest_of_line ();
3885 return;
3886 }
3887 cur_frame_data->frame_size = val;
252b5132 3888
ea1562b3
NC
3889 cur_frame_data->ra_regno = tc_get_register (0);
3890
3891 /* Next comes the "offset of saved $a0 from $sp". In gcc terms
3892 this is current_function_pretend_args_size. There's no place
3893 to put this value, so ignore it. */
3894 s_ignore (42);
3895 }
3896}
252b5132
RH
3897
3898static void
ea1562b3 3899s_alpha_prologue (int ignore ATTRIBUTE_UNUSED)
252b5132 3900{
ea1562b3
NC
3901 symbolS *sym;
3902 int arg;
252b5132 3903
ea1562b3
NC
3904 arg = get_absolute_expression ();
3905 demand_empty_rest_of_line ();
198f1251
TG
3906 alpha_prologue_label = symbol_new
3907 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
252b5132 3908
ea1562b3
NC
3909 if (ECOFF_DEBUGGING)
3910 sym = ecoff_get_cur_proc_sym ();
3911 else
3912 sym = cur_frame_data ? cur_frame_data->func_sym : NULL;
252b5132 3913
ea1562b3 3914 if (sym == NULL)
252b5132 3915 {
ea1562b3 3916 as_bad (_(".prologue directive without a preceding .ent directive"));
252b5132
RH
3917 return;
3918 }
3919
ea1562b3 3920 switch (arg)
252b5132 3921 {
ea1562b3
NC
3922 case 0: /* No PV required. */
3923 S_SET_OTHER (sym, STO_ALPHA_NOPV
3924 | (S_GET_OTHER (sym) & ~STO_ALPHA_STD_GPLOAD));
3925 break;
3926 case 1: /* Std GP load. */
3927 S_SET_OTHER (sym, STO_ALPHA_STD_GPLOAD
3928 | (S_GET_OTHER (sym) & ~STO_ALPHA_STD_GPLOAD));
3929 break;
3930 case 2: /* Non-std use of PV. */
3931 break;
252b5132 3932
ea1562b3
NC
3933 default:
3934 as_bad (_("Invalid argument %d to .prologue."), arg);
3935 break;
252b5132
RH
3936 }
3937
ea1562b3
NC
3938 if (cur_frame_data)
3939 cur_frame_data->prologue_sym = symbol_temp_new_now ();
252b5132
RH
3940}
3941
ea1562b3 3942static char *first_file_directive;
252b5132
RH
3943
3944static void
ea1562b3 3945s_alpha_file (int ignore ATTRIBUTE_UNUSED)
252b5132 3946{
ea1562b3
NC
3947 /* Save the first .file directive we see, so that we can change our
3948 minds about whether ecoff debugging should or shouldn't be enabled. */
3949 if (alpha_flag_mdebug < 0 && ! first_file_directive)
3950 {
3951 char *start = input_line_pointer;
3952 size_t len;
252b5132 3953
ea1562b3 3954 discard_rest_of_line ();
252b5132 3955
ea1562b3 3956 len = input_line_pointer - start;
29a2809e 3957 first_file_directive = xmemdup0 (start, len);
252b5132 3958
ea1562b3
NC
3959 input_line_pointer = start;
3960 }
252b5132 3961
ea1562b3
NC
3962 if (ECOFF_DEBUGGING)
3963 ecoff_directive_file (0);
3964 else
3965 dwarf2_directive_file (0);
3966}
252b5132
RH
3967
3968static void
ea1562b3 3969s_alpha_loc (int ignore ATTRIBUTE_UNUSED)
252b5132 3970{
ea1562b3
NC
3971 if (ECOFF_DEBUGGING)
3972 ecoff_directive_loc (0);
3973 else
3974 dwarf2_directive_loc (0);
252b5132 3975}
252b5132 3976
ea1562b3
NC
3977static void
3978s_alpha_stab (int n)
f37f01cf 3979{
ea1562b3
NC
3980 /* If we've been undecided about mdebug, make up our minds in favour. */
3981 if (alpha_flag_mdebug < 0)
3982 {
3983 segT sec = subseg_new (".mdebug", 0);
fd361982
AM
3984 bfd_set_section_flags (sec, SEC_HAS_CONTENTS | SEC_READONLY);
3985 bfd_set_section_alignment (sec, 3);
f37f01cf 3986
ea1562b3 3987 ecoff_read_begin_hook ();
f37f01cf 3988
ea1562b3
NC
3989 if (first_file_directive)
3990 {
3991 char *save_ilp = input_line_pointer;
3992 input_line_pointer = first_file_directive;
3993 ecoff_directive_file (0);
3994 input_line_pointer = save_ilp;
3995 free (first_file_directive);
3996 }
252b5132 3997
ea1562b3
NC
3998 alpha_flag_mdebug = 1;
3999 }
4000 s_stab (n);
4001}
252b5132
RH
4002
4003static void
ea1562b3 4004s_alpha_coff_wrapper (int which)
252b5132 4005{
5a49b8ac 4006 static void (* const fns[]) (int) = {
ea1562b3
NC
4007 ecoff_directive_begin,
4008 ecoff_directive_bend,
4009 ecoff_directive_def,
4010 ecoff_directive_dim,
4011 ecoff_directive_endef,
4012 ecoff_directive_scl,
4013 ecoff_directive_tag,
4014 ecoff_directive_val,
4015 };
252b5132 4016
9c2799c2 4017 gas_assert (which >= 0 && which < (int) (sizeof (fns)/sizeof (*fns)));
252b5132 4018
252b5132 4019 if (ECOFF_DEBUGGING)
ea1562b3 4020 (*fns[which]) (0);
252b5132
RH
4021 else
4022 {
ea1562b3
NC
4023 as_bad (_("ECOFF debugging is disabled."));
4024 ignore_rest_of_line ();
4025 }
4026}
252b5132 4027
ea1562b3
NC
4028/* Called at the end of assembly. Here we emit unwind info for frames
4029 unless the compiler has done it for us. */
252b5132 4030
ea1562b3
NC
4031void
4032alpha_elf_md_end (void)
4033{
4034 struct alpha_elf_frame_data *p;
f37f01cf 4035
ea1562b3
NC
4036 if (cur_frame_data)
4037 as_warn (_(".ent directive without matching .end"));
f37f01cf 4038
ea1562b3
NC
4039 /* If someone has generated the unwind info themselves, great. */
4040 if (bfd_get_section_by_name (stdoutput, ".eh_frame") != NULL)
4041 return;
f37f01cf 4042
af385746
RH
4043 /* ??? In theory we could look for functions for which we have
4044 generated unwind info via CFI directives, and those we have not.
4045 Those we have not could still get their unwind info from here.
4046 For now, do nothing if we've seen any CFI directives. Note that
4047 the above test will not trigger, as we've not emitted data yet. */
4048 if (all_fde_data != NULL)
4049 return;
4050
ea1562b3
NC
4051 /* Generate .eh_frame data for the unwind directives specified. */
4052 for (p = all_frame_data; p ; p = p->next)
4053 if (p->prologue_sym)
4054 {
4055 /* Create a temporary symbol at the same location as our
4056 function symbol. This prevents problems with globals. */
4057 cfi_new_fde (symbol_temp_new (S_GET_SEGMENT (p->func_sym),
4058 S_GET_VALUE (p->func_sym),
4059 symbol_get_frag (p->func_sym)));
252b5132 4060
2f0c68f2 4061 cfi_set_sections ();
ea1562b3
NC
4062 cfi_set_return_column (p->ra_regno);
4063 cfi_add_CFA_def_cfa_register (30);
4064 if (p->fp_regno != 30 || p->mask || p->fmask || p->frame_size)
4065 {
4066 unsigned int mask;
4067 offsetT offset;
252b5132 4068
ea1562b3 4069 cfi_add_advance_loc (p->prologue_sym);
252b5132 4070
ea1562b3
NC
4071 if (p->fp_regno != 30)
4072 if (p->frame_size != 0)
4073 cfi_add_CFA_def_cfa (p->fp_regno, p->frame_size);
4074 else
4075 cfi_add_CFA_def_cfa_register (p->fp_regno);
4076 else if (p->frame_size != 0)
4077 cfi_add_CFA_def_cfa_offset (p->frame_size);
252b5132 4078
ea1562b3
NC
4079 mask = p->mask;
4080 offset = p->mask_offset;
252b5132 4081
ea1562b3
NC
4082 /* Recall that $26 is special-cased and stored first. */
4083 if ((mask >> 26) & 1)
4084 {
4085 cfi_add_CFA_offset (26, offset);
4086 offset += 8;
4087 mask &= ~(1 << 26);
4088 }
4089 while (mask)
4090 {
4091 unsigned int i;
4092 i = mask & -mask;
4093 mask ^= i;
4094 i = ffs (i) - 1;
f37f01cf 4095
ea1562b3
NC
4096 cfi_add_CFA_offset (i, offset);
4097 offset += 8;
4098 }
f37f01cf 4099
ea1562b3
NC
4100 mask = p->fmask;
4101 offset = p->fmask_offset;
4102 while (mask)
4103 {
4104 unsigned int i;
4105 i = mask & -mask;
4106 mask ^= i;
4107 i = ffs (i) - 1;
252b5132 4108
ea1562b3
NC
4109 cfi_add_CFA_offset (i + 32, offset);
4110 offset += 8;
4111 }
4112 }
252b5132 4113
ea1562b3
NC
4114 cfi_end_fde (p->func_end_sym);
4115 }
252b5132
RH
4116}
4117
4118static void
ea1562b3 4119s_alpha_usepv (int unused ATTRIBUTE_UNUSED)
252b5132 4120{
ea1562b3
NC
4121 char *name, name_end;
4122 char *which, which_end;
4123 symbolS *sym;
4124 int other;
f37f01cf 4125
d02603dc 4126 name_end = get_symbol_name (&name);
f37f01cf 4127
ea1562b3
NC
4128 if (! is_name_beginner (*name))
4129 {
4130 as_bad (_(".usepv directive has no name"));
d02603dc 4131 (void) restore_line_pointer (name_end);
ea1562b3
NC
4132 ignore_rest_of_line ();
4133 return;
4134 }
f37f01cf 4135
ea1562b3 4136 sym = symbol_find_or_make (name);
d02603dc
NC
4137 name_end = restore_line_pointer (name_end);
4138 if (! is_end_of_line[(unsigned char) name_end])
4139 input_line_pointer++;
f37f01cf 4140
ea1562b3
NC
4141 if (name_end != ',')
4142 {
4143 as_bad (_(".usepv directive has no type"));
4144 ignore_rest_of_line ();
4145 return;
f37f01cf 4146 }
252b5132 4147
ea1562b3 4148 SKIP_WHITESPACE ();
d02603dc
NC
4149
4150 which_end = get_symbol_name (&which);
ea1562b3
NC
4151
4152 if (strcmp (which, "no") == 0)
4153 other = STO_ALPHA_NOPV;
4154 else if (strcmp (which, "std") == 0)
4155 other = STO_ALPHA_STD_GPLOAD;
252b5132 4156 else
f37f01cf 4157 {
ea1562b3
NC
4158 as_bad (_("unknown argument for .usepv"));
4159 other = 0;
4160 }
f37f01cf 4161
d02603dc 4162 (void) restore_line_pointer (which_end);
ea1562b3 4163 demand_empty_rest_of_line ();
f37f01cf 4164
ea1562b3
NC
4165 S_SET_OTHER (sym, other | (S_GET_OTHER (sym) & ~STO_ALPHA_STD_GPLOAD));
4166}
4167#endif /* OBJ_ELF */
f37f01cf 4168
ea1562b3 4169/* Standard calling conventions leaves the CFA at $30 on entry. */
f37f01cf 4170
ea1562b3
NC
4171void
4172alpha_cfi_frame_initial_instructions (void)
4173{
4174 cfi_add_CFA_def_cfa_register (30);
252b5132
RH
4175}
4176
ea1562b3
NC
4177#ifdef OBJ_EVAX
4178
198f1251 4179/* Get name of section. */
6d4af3c2 4180static const char *
198f1251
TG
4181s_alpha_section_name (void)
4182{
4183 char *name;
4184
4185 SKIP_WHITESPACE ();
4186 if (*input_line_pointer == '"')
4187 {
4188 int dummy;
4189
4190 name = demand_copy_C_string (&dummy);
4191 if (name == NULL)
4192 {
4193 ignore_rest_of_line ();
4194 return NULL;
4195 }
4196 }
4197 else
4198 {
4199 char *end = input_line_pointer;
4200
4201 while (0 == strchr ("\n\t,; ", *end))
4202 end++;
4203 if (end == input_line_pointer)
4204 {
4205 as_warn (_("missing name"));
4206 ignore_rest_of_line ();
4207 return NULL;
4208 }
4209
29a2809e 4210 name = xmemdup0 (input_line_pointer, end - input_line_pointer);
198f1251
TG
4211 input_line_pointer = end;
4212 }
4213 SKIP_WHITESPACE ();
4214 return name;
4215}
4216
d8703844
TG
4217/* Put clear/set flags in one flagword. The LSBs are flags to be set,
4218 the MSBs are the flags to be cleared. */
4219
4220#define EGPS__V_NO_SHIFT 16
4221#define EGPS__V_MASK 0xffff
4222
4223/* Parse one VMS section flag. */
4224
198f1251
TG
4225static flagword
4226s_alpha_section_word (char *str, size_t len)
4227{
4228 int no = 0;
4229 flagword flag = 0;
4230
4231 if (len == 5 && strncmp (str, "NO", 2) == 0)
4232 {
4233 no = 1;
4234 str += 2;
3739860c 4235 len -= 2;
198f1251
TG
4236 }
4237
4238 if (len == 3)
4239 {
4240 if (strncmp (str, "PIC", 3) == 0)
d8703844 4241 flag = EGPS__V_PIC;
198f1251 4242 else if (strncmp (str, "LIB", 3) == 0)
d8703844 4243 flag = EGPS__V_LIB;
198f1251 4244 else if (strncmp (str, "OVR", 3) == 0)
d8703844 4245 flag = EGPS__V_OVR;
198f1251 4246 else if (strncmp (str, "REL", 3) == 0)
d8703844 4247 flag = EGPS__V_REL;
198f1251 4248 else if (strncmp (str, "GBL", 3) == 0)
d8703844 4249 flag = EGPS__V_GBL;
198f1251 4250 else if (strncmp (str, "SHR", 3) == 0)
d8703844 4251 flag = EGPS__V_SHR;
198f1251 4252 else if (strncmp (str, "EXE", 3) == 0)
d8703844 4253 flag = EGPS__V_EXE;
198f1251 4254 else if (strncmp (str, "WRT", 3) == 0)
d8703844 4255 flag = EGPS__V_WRT;
198f1251 4256 else if (strncmp (str, "VEC", 3) == 0)
d8703844 4257 flag = EGPS__V_VEC;
198f1251
TG
4258 else if (strncmp (str, "MOD", 3) == 0)
4259 {
d8703844 4260 flag = no ? EGPS__V_NOMOD : EGPS__V_NOMOD << EGPS__V_NO_SHIFT;
198f1251
TG
4261 no = 0;
4262 }
4263 else if (strncmp (str, "COM", 3) == 0)
d8703844 4264 flag = EGPS__V_COM;
198f1251
TG
4265 }
4266
4267 if (flag == 0)
4268 {
4269 char c = str[len];
4270 str[len] = 0;
4271 as_warn (_("unknown section attribute %s"), str);
4272 str[len] = c;
4273 return 0;
4274 }
4275
4276 if (no)
d8703844 4277 return flag << EGPS__V_NO_SHIFT;
198f1251
TG
4278 else
4279 return flag;
4280}
4281
ea1562b3
NC
4282/* Handle the section specific pseudo-op. */
4283
198f1251
TG
4284#define EVAX_SECTION_COUNT 5
4285
6d4af3c2 4286static const char *section_name[EVAX_SECTION_COUNT + 1] =
198f1251
TG
4287 { "NULL", ".rdata", ".comm", ".link", ".ctors", ".dtors" };
4288
252b5132 4289static void
ea1562b3 4290s_alpha_section (int secid)
252b5132 4291{
6d4af3c2
AM
4292 const char *name;
4293 char *beg;
198f1251
TG
4294 segT sec;
4295 flagword vms_flags = 0;
4296 symbolS *symbol;
252b5132 4297
198f1251 4298 if (secid == 0)
81283cde 4299 {
198f1251
TG
4300 name = s_alpha_section_name ();
4301 if (name == NULL)
4302 return;
4303 sec = subseg_new (name, 0);
4304 if (*input_line_pointer == ',')
4305 {
4306 /* Skip the comma. */
4307 ++input_line_pointer;
4308 SKIP_WHITESPACE ();
4309
4310 do
4311 {
4312 char c;
4313
4314 SKIP_WHITESPACE ();
d02603dc 4315 c = get_symbol_name (&beg);
198f1251
TG
4316 *input_line_pointer = c;
4317
4318 vms_flags |= s_alpha_section_word (beg, input_line_pointer - beg);
4319
d02603dc 4320 SKIP_WHITESPACE_AFTER_NAME ();
198f1251
TG
4321 }
4322 while (*input_line_pointer++ == ',');
d02603dc 4323
198f1251
TG
4324 --input_line_pointer;
4325 }
4326
4327 symbol = symbol_find_or_make (name);
4328 S_SET_SEGMENT (symbol, sec);
4329 symbol_get_bfdsym (symbol)->flags |= BSF_SECTION_SYM;
d8703844
TG
4330 bfd_vms_set_section_flags
4331 (stdoutput, sec,
4332 (vms_flags >> EGPS__V_NO_SHIFT) & EGPS__V_MASK,
4333 vms_flags & EGPS__V_MASK);
81283cde 4334 }
198f1251
TG
4335 else
4336 {
87975d2a 4337 get_absolute_expression ();
198f1251
TG
4338 subseg_new (section_name[secid], 0);
4339 }
4340
4341 demand_empty_rest_of_line ();
4342 alpha_insn_label = NULL;
4343 alpha_auto_align_on = 1;
4344 alpha_current_align = 0;
4345}
4346
4347static void
4348s_alpha_literals (int ignore ATTRIBUTE_UNUSED)
4349{
4350 subseg_new (".literals", 0);
ea1562b3
NC
4351 demand_empty_rest_of_line ();
4352 alpha_insn_label = NULL;
4353 alpha_auto_align_on = 1;
4354 alpha_current_align = 0;
252b5132
RH
4355}
4356
ea1562b3 4357/* Parse .ent directives. */
a8316fe2 4358
4dc7ead9 4359static void
ea1562b3 4360s_alpha_ent (int ignore ATTRIBUTE_UNUSED)
4dc7ead9 4361{
ea1562b3
NC
4362 symbolS *symbol;
4363 expressionS symexpr;
a8316fe2 4364
4b1c4d2b
TG
4365 if (alpha_evax_proc != NULL)
4366 as_bad (_("previous .ent not closed by a .end"));
4367
4368 alpha_evax_proc = &alpha_evax_proc_data;
198f1251
TG
4369
4370 alpha_evax_proc->pdsckind = 0;
4371 alpha_evax_proc->framereg = -1;
4372 alpha_evax_proc->framesize = 0;
4373 alpha_evax_proc->rsa_offset = 0;
4374 alpha_evax_proc->ra_save = AXP_REG_RA;
4375 alpha_evax_proc->fp_save = -1;
4376 alpha_evax_proc->imask = 0;
4377 alpha_evax_proc->fmask = 0;
4378 alpha_evax_proc->prologue = 0;
4379 alpha_evax_proc->type = 0;
4380 alpha_evax_proc->handler = 0;
4381 alpha_evax_proc->handler_data = 0;
a8316fe2 4382
ea1562b3 4383 expression (&symexpr);
a8316fe2 4384
ea1562b3
NC
4385 if (symexpr.X_op != O_symbol)
4386 {
4387 as_fatal (_(".ent directive has no symbol"));
4388 demand_empty_rest_of_line ();
4389 return;
a8316fe2
RH
4390 }
4391
ea1562b3
NC
4392 symbol = make_expr_symbol (&symexpr);
4393 symbol_get_bfdsym (symbol)->flags |= BSF_FUNCTION;
198f1251
TG
4394 alpha_evax_proc->symbol = symbol;
4395
ea1562b3 4396 demand_empty_rest_of_line ();
4dc7ead9
RH
4397}
4398
198f1251
TG
4399static void
4400s_alpha_handler (int is_data)
4401{
4402 if (is_data)
4403 alpha_evax_proc->handler_data = get_absolute_expression ();
4404 else
4405 {
4406 char *name, name_end;
d02603dc
NC
4407
4408 name_end = get_symbol_name (&name);
198f1251
TG
4409
4410 if (! is_name_beginner (*name))
4411 {
4412 as_warn (_(".handler directive has no name"));
198f1251
TG
4413 }
4414 else
4415 {
4416 symbolS *sym;
4417
4418 sym = symbol_find_or_make (name);
4419 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
4420 alpha_evax_proc->handler = sym;
198f1251 4421 }
d02603dc
NC
4422
4423 (void) restore_line_pointer (name_end);
4424 }
4425
198f1251
TG
4426 demand_empty_rest_of_line ();
4427}
4428
ea1562b3
NC
4429/* Parse .frame <framreg>,<framesize>,RA,<rsa_offset> directives. */
4430
a8316fe2 4431static void
ea1562b3 4432s_alpha_frame (int ignore ATTRIBUTE_UNUSED)
a8316fe2 4433{
ea1562b3 4434 long val;
467b607e 4435 int ra;
a8316fe2 4436
198f1251 4437 alpha_evax_proc->framereg = tc_get_register (1);
a8316fe2 4438
ea1562b3
NC
4439 SKIP_WHITESPACE ();
4440 if (*input_line_pointer++ != ','
4441 || get_absolute_expression_and_terminator (&val) != ',')
4442 {
4443 as_warn (_("Bad .frame directive 1./2. param"));
4444 --input_line_pointer;
4445 demand_empty_rest_of_line ();
4446 return;
4447 }
a8316fe2 4448
198f1251 4449 alpha_evax_proc->framesize = val;
ea1562b3 4450
467b607e
TG
4451 ra = tc_get_register (1);
4452 if (ra != AXP_REG_RA)
4453 as_warn (_("Bad RA (%d) register for .frame"), ra);
4454
ea1562b3
NC
4455 SKIP_WHITESPACE ();
4456 if (*input_line_pointer++ != ',')
4457 {
4458 as_warn (_("Bad .frame directive 3./4. param"));
4459 --input_line_pointer;
4460 demand_empty_rest_of_line ();
4461 return;
a8316fe2 4462 }
198f1251
TG
4463 alpha_evax_proc->rsa_offset = get_absolute_expression ();
4464}
4465
51794af8
TG
4466/* Parse .prologue. */
4467
198f1251
TG
4468static void
4469s_alpha_prologue (int ignore ATTRIBUTE_UNUSED)
4470{
198f1251
TG
4471 demand_empty_rest_of_line ();
4472 alpha_prologue_label = symbol_new
4473 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
a8316fe2
RH
4474}
4475
467b607e 4476/* Parse .pdesc <entry_name>,{null|stack|reg}
51794af8
TG
4477 Insert a procedure descriptor. */
4478
252b5132 4479static void
ea1562b3 4480s_alpha_pdesc (int ignore ATTRIBUTE_UNUSED)
252b5132 4481{
ea1562b3
NC
4482 char *name;
4483 char name_end;
ed9e98c2 4484 char *p;
ea1562b3
NC
4485 expressionS exp;
4486 symbolS *entry_sym;
198f1251 4487 const char *entry_sym_name;
4b1c4d2b
TG
4488 const char *pdesc_sym_name;
4489 fixS *fixp;
4490 size_t len;
252b5132 4491
ea1562b3
NC
4492 if (now_seg != alpha_link_section)
4493 {
4494 as_bad (_(".pdesc directive not in link (.link) section"));
ea1562b3
NC
4495 return;
4496 }
252b5132 4497
198f1251
TG
4498 expression (&exp);
4499 if (exp.X_op != O_symbol)
252b5132 4500 {
4b1c4d2b 4501 as_bad (_(".pdesc directive has no entry symbol"));
ea1562b3 4502 return;
252b5132 4503 }
3739860c 4504
198f1251 4505 entry_sym = make_expr_symbol (&exp);
4b1c4d2b 4506 entry_sym_name = S_GET_NAME (entry_sym);
3739860c 4507
8aacb050 4508 /* Strip "..en". */
198f1251 4509 len = strlen (entry_sym_name);
4b1c4d2b 4510 if (len < 4 || strcmp (entry_sym_name + len - 4, "..en") != 0)
ea1562b3 4511 {
4b1c4d2b
TG
4512 as_bad (_(".pdesc has a bad entry symbol"));
4513 return;
4514 }
4515 len -= 4;
4516 pdesc_sym_name = S_GET_NAME (alpha_evax_proc->symbol);
4517
4518 if (!alpha_evax_proc
4519 || !S_IS_DEFINED (alpha_evax_proc->symbol)
4520 || strlen (pdesc_sym_name) != len
4521 || memcmp (entry_sym_name, pdesc_sym_name, len) != 0)
4522 {
4523 as_fatal (_(".pdesc doesn't match with last .ent"));
ea1562b3
NC
4524 return;
4525 }
f37f01cf 4526
8aacb050 4527 /* Define pdesc symbol. */
4b1c4d2b 4528 symbol_set_value_now (alpha_evax_proc->symbol);
3739860c 4529
198f1251
TG
4530 /* Save bfd symbol of proc entry in function symbol. */
4531 ((struct evax_private_udata_struct *)
4532 symbol_get_bfdsym (alpha_evax_proc->symbol)->udata.p)->enbsym
4533 = symbol_get_bfdsym (entry_sym);
3739860c 4534
ea1562b3
NC
4535 SKIP_WHITESPACE ();
4536 if (*input_line_pointer++ != ',')
4537 {
4538 as_warn (_("No comma after .pdesc <entryname>"));
4539 demand_empty_rest_of_line ();
4540 return;
4541 }
f37f01cf 4542
ea1562b3 4543 SKIP_WHITESPACE ();
d02603dc 4544 name_end = get_symbol_name (&name);
f37f01cf 4545
ea1562b3 4546 if (strncmp (name, "stack", 5) == 0)
198f1251 4547 alpha_evax_proc->pdsckind = PDSC_S_K_KIND_FP_STACK;
f37f01cf 4548
ea1562b3 4549 else if (strncmp (name, "reg", 3) == 0)
198f1251 4550 alpha_evax_proc->pdsckind = PDSC_S_K_KIND_FP_REGISTER;
f37f01cf 4551
ea1562b3 4552 else if (strncmp (name, "null", 4) == 0)
198f1251 4553 alpha_evax_proc->pdsckind = PDSC_S_K_KIND_NULL;
f37f01cf 4554
ea1562b3
NC
4555 else
4556 {
d02603dc 4557 (void) restore_line_pointer (name_end);
ea1562b3
NC
4558 as_fatal (_("unknown procedure kind"));
4559 demand_empty_rest_of_line ();
4560 return;
4561 }
f37f01cf 4562
d02603dc 4563 (void) restore_line_pointer (name_end);
ea1562b3 4564 demand_empty_rest_of_line ();
f37f01cf 4565
ea1562b3
NC
4566#ifdef md_flush_pending_output
4567 md_flush_pending_output ();
4568#endif
252b5132
RH
4569
4570 frag_align (3, 0, 0);
4571 p = frag_more (16);
4572 fixp = fix_new (frag_now, p - frag_now->fr_literal, 8, 0, 0, 0, 0);
4573 fixp->fx_done = 1;
252b5132 4574
198f1251
TG
4575 *p = alpha_evax_proc->pdsckind
4576 | ((alpha_evax_proc->framereg == 29) ? PDSC_S_M_BASE_REG_IS_FP : 0)
4577 | ((alpha_evax_proc->handler) ? PDSC_S_M_HANDLER_VALID : 0)
4578 | ((alpha_evax_proc->handler_data) ? PDSC_S_M_HANDLER_DATA_VALID : 0);
66498417 4579 *(p + 1) = PDSC_S_M_NATIVE | PDSC_S_M_NO_JACKET;
252b5132 4580
198f1251 4581 switch (alpha_evax_proc->pdsckind)
252b5132 4582 {
1aad8cf8 4583 case PDSC_S_K_KIND_NULL:
66498417
KH
4584 *(p + 2) = 0;
4585 *(p + 3) = 0;
1aad8cf8
KH
4586 break;
4587 case PDSC_S_K_KIND_FP_REGISTER:
198f1251
TG
4588 *(p + 2) = alpha_evax_proc->fp_save;
4589 *(p + 3) = alpha_evax_proc->ra_save;
1aad8cf8
KH
4590 break;
4591 case PDSC_S_K_KIND_FP_STACK:
198f1251 4592 md_number_to_chars (p + 2, (valueT) alpha_evax_proc->rsa_offset, 2);
1aad8cf8
KH
4593 break;
4594 default: /* impossible */
4595 break;
252b5132
RH
4596 }
4597
66498417 4598 *(p + 4) = 0;
198f1251 4599 *(p + 5) = alpha_evax_proc->type & 0x0f;
252b5132
RH
4600
4601 /* Signature offset. */
66498417 4602 md_number_to_chars (p + 6, (valueT) 0, 2);
252b5132 4603
af24f60c
TG
4604 fix_new_exp (frag_now, p - frag_now->fr_literal + 8,
4605 8, &exp, 0, BFD_RELOC_64);
252b5132 4606
198f1251 4607 if (alpha_evax_proc->pdsckind == PDSC_S_K_KIND_NULL)
252b5132
RH
4608 return;
4609
252b5132 4610 /* pdesc+16: Size. */
af24f60c 4611 p = frag_more (6);
198f1251 4612 md_number_to_chars (p, (valueT) alpha_evax_proc->framesize, 4);
66498417 4613 md_number_to_chars (p + 4, (valueT) 0, 2);
252b5132
RH
4614
4615 /* Entry length. */
198f1251
TG
4616 exp.X_op = O_subtract;
4617 exp.X_add_symbol = alpha_prologue_label;
4618 exp.X_op_symbol = entry_sym;
4619 emit_expr (&exp, 2);
252b5132 4620
198f1251 4621 if (alpha_evax_proc->pdsckind == PDSC_S_K_KIND_FP_REGISTER)
252b5132
RH
4622 return;
4623
252b5132 4624 /* pdesc+24: register masks. */
af24f60c 4625 p = frag_more (8);
198f1251
TG
4626 md_number_to_chars (p, alpha_evax_proc->imask, 4);
4627 md_number_to_chars (p + 4, alpha_evax_proc->fmask, 4);
4628
4629 if (alpha_evax_proc->handler)
4630 {
4631 p = frag_more (8);
4632 fixp = fix_new (frag_now, p - frag_now->fr_literal, 8,
4633 alpha_evax_proc->handler, 0, 0, BFD_RELOC_64);
4634 }
4635
4636 if (alpha_evax_proc->handler_data)
4637 {
198f1251 4638 p = frag_more (8);
198f1251
TG
4639 md_number_to_chars (p, alpha_evax_proc->handler_data, 8);
4640 }
252b5132
RH
4641}
4642
252b5132
RH
4643/* Support for crash debug on vms. */
4644
4645static void
ea1562b3 4646s_alpha_name (int ignore ATTRIBUTE_UNUSED)
252b5132 4647{
ea1562b3 4648 char *p;
252b5132 4649 expressionS exp;
252b5132
RH
4650
4651 if (now_seg != alpha_link_section)
4652 {
4653 as_bad (_(".name directive not in link (.link) section"));
4654 demand_empty_rest_of_line ();
4655 return;
4656 }
4657
4658 expression (&exp);
4659 if (exp.X_op != O_symbol)
4660 {
4661 as_warn (_(".name directive has no symbol"));
4662 demand_empty_rest_of_line ();
4663 return;
4664 }
4665
4666 demand_empty_rest_of_line ();
4667
4668#ifdef md_flush_pending_output
4669 md_flush_pending_output ();
4670#endif
4671
4672 frag_align (3, 0, 0);
4673 p = frag_more (8);
252b5132 4674
66498417 4675 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &exp, 0, BFD_RELOC_64);
252b5132
RH
4676}
4677
51794af8
TG
4678/* Parse .linkage <symbol>.
4679 Create a linkage pair relocation. */
4680
252b5132 4681static void
ea1562b3 4682s_alpha_linkage (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4683{
4684 expressionS exp;
4685 char *p;
198f1251 4686 fixS *fixp;
252b5132
RH
4687
4688#ifdef md_flush_pending_output
4689 md_flush_pending_output ();
4690#endif
4691
4692 expression (&exp);
4693 if (exp.X_op != O_symbol)
4694 {
4695 as_fatal (_("No symbol after .linkage"));
4696 }
4697 else
4698 {
198f1251 4699 struct alpha_linkage_fixups *linkage_fixup;
3739860c 4700
252b5132
RH
4701 p = frag_more (LKP_S_K_SIZE);
4702 memset (p, 0, LKP_S_K_SIZE);
198f1251 4703 fixp = fix_new_exp
0ac5db19 4704 (frag_now, p - frag_now->fr_literal, LKP_S_K_SIZE, &exp, 0,
198f1251
TG
4705 BFD_RELOC_ALPHA_LINKAGE);
4706
0ac5db19
TG
4707 if (alpha_insn_label == NULL)
4708 alpha_insn_label = symbol_new
4709 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
4710
4711 /* Create a linkage element. */
add39d23 4712 linkage_fixup = XNEW (struct alpha_linkage_fixups);
198f1251 4713 linkage_fixup->fixp = fixp;
0ac5db19 4714 linkage_fixup->next = NULL;
198f1251
TG
4715 linkage_fixup->label = alpha_insn_label;
4716
0ac5db19
TG
4717 /* Append it to the list. */
4718 if (alpha_linkage_fixup_root == NULL)
4719 alpha_linkage_fixup_root = linkage_fixup;
198f1251 4720 else
0ac5db19
TG
4721 alpha_linkage_fixup_tail->next = linkage_fixup;
4722 alpha_linkage_fixup_tail = linkage_fixup;
252b5132
RH
4723 }
4724 demand_empty_rest_of_line ();
252b5132
RH
4725}
4726
51794af8
TG
4727/* Parse .code_address <symbol>.
4728 Create a code address relocation. */
4729
252b5132 4730static void
ea1562b3 4731s_alpha_code_address (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4732{
4733 expressionS exp;
4734 char *p;
4735
4736#ifdef md_flush_pending_output
4737 md_flush_pending_output ();
4738#endif
4739
4740 expression (&exp);
4741 if (exp.X_op != O_symbol)
ea1562b3 4742 as_fatal (_("No symbol after .code_address"));
252b5132
RH
4743 else
4744 {
4745 p = frag_more (8);
4746 memset (p, 0, 8);
4747 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &exp, 0,\
4748 BFD_RELOC_ALPHA_CODEADDR);
4749 }
4750 demand_empty_rest_of_line ();
252b5132
RH
4751}
4752
252b5132 4753static void
ea1562b3 4754s_alpha_fp_save (int ignore ATTRIBUTE_UNUSED)
252b5132 4755{
198f1251 4756 alpha_evax_proc->fp_save = tc_get_register (1);
252b5132
RH
4757
4758 demand_empty_rest_of_line ();
252b5132
RH
4759}
4760
252b5132 4761static void
ea1562b3 4762s_alpha_mask (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4763{
4764 long val;
4765
4766 if (get_absolute_expression_and_terminator (&val) != ',')
4767 {
4768 as_warn (_("Bad .mask directive"));
4769 --input_line_pointer;
4770 }
4771 else
4772 {
198f1251 4773 alpha_evax_proc->imask = val;
32ff5c2e 4774 (void) get_absolute_expression ();
252b5132
RH
4775 }
4776 demand_empty_rest_of_line ();
252b5132
RH
4777}
4778
252b5132 4779static void
ea1562b3 4780s_alpha_fmask (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4781{
4782 long val;
4783
4784 if (get_absolute_expression_and_terminator (&val) != ',')
4785 {
4786 as_warn (_("Bad .fmask directive"));
4787 --input_line_pointer;
4788 }
4789 else
4790 {
198f1251 4791 alpha_evax_proc->fmask = val;
252b5132
RH
4792 (void) get_absolute_expression ();
4793 }
4794 demand_empty_rest_of_line ();
252b5132
RH
4795}
4796
4797static void
ea1562b3 4798s_alpha_end (int ignore ATTRIBUTE_UNUSED)
252b5132 4799{
d02603dc 4800 char *name;
252b5132
RH
4801 char c;
4802
d02603dc
NC
4803 c = get_symbol_name (&name);
4804 (void) restore_line_pointer (c);
252b5132 4805 demand_empty_rest_of_line ();
8aacb050 4806 alpha_evax_proc = NULL;
252b5132
RH
4807}
4808
252b5132 4809static void
ea1562b3 4810s_alpha_file (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4811{
4812 symbolS *s;
4813 int length;
4814 static char case_hack[32];
4815
252b5132 4816 sprintf (case_hack, "<CASE:%01d%01d>",
9de8d8f1 4817 alpha_flag_hash_long_names, alpha_flag_show_after_trunc);
252b5132
RH
4818
4819 s = symbol_find_or_make (case_hack);
9de8d8f1 4820 symbol_get_bfdsym (s)->flags |= BSF_FILE;
252b5132
RH
4821
4822 get_absolute_expression ();
4823 s = symbol_find_or_make (demand_copy_string (&length));
9de8d8f1 4824 symbol_get_bfdsym (s)->flags |= BSF_FILE;
252b5132 4825 demand_empty_rest_of_line ();
252b5132
RH
4826}
4827#endif /* OBJ_EVAX */
4828
4829/* Handle the .gprel32 pseudo op. */
4830
4831static void
ea1562b3 4832s_alpha_gprel32 (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4833{
4834 expressionS e;
4835 char *p;
4836
4837 SKIP_WHITESPACE ();
4838 expression (&e);
4839
4840#ifdef OBJ_ELF
4841 switch (e.X_op)
4842 {
4843 case O_constant:
32ff5c2e 4844 e.X_add_symbol = section_symbol (absolute_section);
252b5132
RH
4845 e.X_op = O_symbol;
4846 /* FALLTHRU */
4847 case O_symbol:
4848 break;
4849 default:
bc805888 4850 abort ();
252b5132
RH
4851 }
4852#else
4853#ifdef OBJ_ECOFF
4854 switch (e.X_op)
4855 {
4856 case O_constant:
4857 e.X_add_symbol = section_symbol (absolute_section);
4858 /* fall through */
4859 case O_symbol:
4860 e.X_op = O_subtract;
4861 e.X_op_symbol = alpha_gp_symbol;
4862 break;
4863 default:
4864 abort ();
4865 }
4866#endif
4867#endif
4868
4869 if (alpha_auto_align_on && alpha_current_align < 2)
4870 alpha_align (2, (char *) NULL, alpha_insn_label, 0);
4871 if (alpha_current_align > 2)
4872 alpha_current_align = 2;
4873 alpha_insn_label = NULL;
4874
4875 p = frag_more (4);
4876 memset (p, 0, 4);
66498417 4877 fix_new_exp (frag_now, p - frag_now->fr_literal, 4,
252b5132
RH
4878 &e, 0, BFD_RELOC_GPREL32);
4879}
4880
4881/* Handle floating point allocation pseudo-ops. This is like the
33eaf5de 4882 generic version, but it makes sure the current label, if any, is
252b5132
RH
4883 correctly aligned. */
4884
4885static void
ea1562b3 4886s_alpha_float_cons (int type)
252b5132
RH
4887{
4888 int log_size;
4889
4890 switch (type)
4891 {
4892 default:
4893 case 'f':
4894 case 'F':
4895 log_size = 2;
4896 break;
4897
4898 case 'd':
4899 case 'D':
4900 case 'G':
4901 log_size = 3;
4902 break;
4903
4904 case 'x':
4905 case 'X':
4906 case 'p':
4907 case 'P':
4908 log_size = 4;
4909 break;
4910 }
4911
4912 if (alpha_auto_align_on && alpha_current_align < log_size)
4913 alpha_align (log_size, (char *) NULL, alpha_insn_label, 0);
4914 if (alpha_current_align > log_size)
4915 alpha_current_align = log_size;
4916 alpha_insn_label = NULL;
4917
4918 float_cons (type);
4919}
4920
4921/* Handle the .proc pseudo op. We don't really do much with it except
4922 parse it. */
4923
4924static void
ea1562b3 4925s_alpha_proc (int is_static ATTRIBUTE_UNUSED)
252b5132
RH
4926{
4927 char *name;
4928 char c;
4929 char *p;
4930 symbolS *symbolP;
4931 int temp;
4932
ea1562b3 4933 /* Takes ".proc name,nargs". */
252b5132 4934 SKIP_WHITESPACE ();
d02603dc 4935 c = get_symbol_name (&name);
252b5132
RH
4936 p = input_line_pointer;
4937 symbolP = symbol_find_or_make (name);
4938 *p = c;
d02603dc 4939 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
4940 if (*input_line_pointer != ',')
4941 {
4942 *p = 0;
4943 as_warn (_("Expected comma after name \"%s\""), name);
4944 *p = c;
4945 temp = 0;
4946 ignore_rest_of_line ();
4947 }
4948 else
4949 {
4950 input_line_pointer++;
4951 temp = get_absolute_expression ();
4952 }
7dcc9865 4953 /* *symbol_get_obj (symbolP) = (signed char) temp; */
87975d2a 4954 (void) symbolP;
252b5132
RH
4955 as_warn (_("unhandled: .proc %s,%d"), name, temp);
4956 demand_empty_rest_of_line ();
4957}
4958
4959/* Handle the .set pseudo op. This is used to turn on and off most of
4960 the assembler features. */
4961
4962static void
ea1562b3 4963s_alpha_set (int x ATTRIBUTE_UNUSED)
252b5132
RH
4964{
4965 char *name, ch, *s;
4966 int yesno = 1;
4967
4968 SKIP_WHITESPACE ();
252b5132 4969
d02603dc 4970 ch = get_symbol_name (&name);
252b5132
RH
4971 s = name;
4972 if (s[0] == 'n' && s[1] == 'o')
4973 {
4974 yesno = 0;
4975 s += 2;
4976 }
4977 if (!strcmp ("reorder", s))
4978 /* ignore */ ;
4979 else if (!strcmp ("at", s))
4980 alpha_noat_on = !yesno;
4981 else if (!strcmp ("macro", s))
4982 alpha_macros_on = yesno;
4983 else if (!strcmp ("move", s))
4984 /* ignore */ ;
4985 else if (!strcmp ("volatile", s))
4986 /* ignore */ ;
4987 else
4988 as_warn (_("Tried to .set unrecognized mode `%s'"), name);
4989
d02603dc 4990 (void) restore_line_pointer (ch);
252b5132
RH
4991 demand_empty_rest_of_line ();
4992}
4993
4994/* Handle the .base pseudo op. This changes the assembler's notion of
4995 the $gp register. */
4996
4997static void
ea1562b3 4998s_alpha_base (int ignore ATTRIBUTE_UNUSED)
252b5132 4999{
252b5132 5000 SKIP_WHITESPACE ();
ea1562b3 5001
252b5132 5002 if (*input_line_pointer == '$')
ea1562b3
NC
5003 {
5004 /* $rNN form. */
252b5132
RH
5005 input_line_pointer++;
5006 if (*input_line_pointer == 'r')
5007 input_line_pointer++;
5008 }
5009
5010 alpha_gp_register = get_absolute_expression ();
5011 if (alpha_gp_register < 0 || alpha_gp_register > 31)
5012 {
5013 alpha_gp_register = AXP_REG_GP;
5014 as_warn (_("Bad base register, using $%d."), alpha_gp_register);
5015 }
5016
5017 demand_empty_rest_of_line ();
5018}
5019
5020/* Handle the .align pseudo-op. This aligns to a power of two. It
5021 also adjusts any current instruction label. We treat this the same
5022 way the MIPS port does: .align 0 turns off auto alignment. */
5023
5024static void
ea1562b3 5025s_alpha_align (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5026{
5027 int align;
5028 char fill, *pfill;
198f1251 5029 long max_alignment = 16;
252b5132
RH
5030
5031 align = get_absolute_expression ();
5032 if (align > max_alignment)
5033 {
5034 align = max_alignment;
5035 as_bad (_("Alignment too large: %d. assumed"), align);
5036 }
5037 else if (align < 0)
5038 {
5039 as_warn (_("Alignment negative: 0 assumed"));
5040 align = 0;
5041 }
5042
5043 if (*input_line_pointer == ',')
5044 {
5045 input_line_pointer++;
5046 fill = get_absolute_expression ();
5047 pfill = &fill;
5048 }
5049 else
5050 pfill = NULL;
5051
5052 if (align != 0)
5053 {
5054 alpha_auto_align_on = 1;
af3ecb4a 5055 alpha_align (align, pfill, NULL, 1);
252b5132
RH
5056 }
5057 else
5058 {
5059 alpha_auto_align_on = 0;
5060 }
af3ecb4a 5061 alpha_insn_label = NULL;
252b5132
RH
5062
5063 demand_empty_rest_of_line ();
5064}
5065
5066/* Hook the normal string processor to reset known alignment. */
5067
5068static void
ea1562b3 5069s_alpha_stringer (int terminate)
252b5132
RH
5070{
5071 alpha_current_align = 0;
5072 alpha_insn_label = NULL;
38a57ae7 5073 stringer (8 + terminate);
252b5132
RH
5074}
5075
5076/* Hook the normal space processing to reset known alignment. */
5077
5078static void
ea1562b3 5079s_alpha_space (int ignore)
252b5132
RH
5080{
5081 alpha_current_align = 0;
5082 alpha_insn_label = NULL;
5083 s_space (ignore);
5084}
5085
5086/* Hook into cons for auto-alignment. */
5087
5088void
ea1562b3 5089alpha_cons_align (int size)
252b5132
RH
5090{
5091 int log_size;
5092
5093 log_size = 0;
5094 while ((size >>= 1) != 0)
5095 ++log_size;
5096
5097 if (alpha_auto_align_on && alpha_current_align < log_size)
5098 alpha_align (log_size, (char *) NULL, alpha_insn_label, 0);
5099 if (alpha_current_align > log_size)
5100 alpha_current_align = log_size;
5101 alpha_insn_label = NULL;
5102}
5103
5104/* Here come the .uword, .ulong, and .uquad explicitly unaligned
5105 pseudos. We just turn off auto-alignment and call down to cons. */
5106
5107static void
ea1562b3 5108s_alpha_ucons (int bytes)
252b5132
RH
5109{
5110 int hold = alpha_auto_align_on;
5111 alpha_auto_align_on = 0;
5112 cons (bytes);
5113 alpha_auto_align_on = hold;
5114}
5115
5116/* Switch the working cpu type. */
5117
5118static void
ea1562b3 5119s_alpha_arch (int ignored ATTRIBUTE_UNUSED)
252b5132
RH
5120{
5121 char *name, ch;
5122 const struct cpu_type *p;
5123
5124 SKIP_WHITESPACE ();
d02603dc
NC
5125
5126 ch = get_symbol_name (&name);
252b5132
RH
5127
5128 for (p = cpu_types; p->name; ++p)
32ff5c2e 5129 if (strcmp (name, p->name) == 0)
252b5132 5130 {
1aad8cf8 5131 alpha_target_name = p->name, alpha_target = p->flags;
252b5132
RH
5132 goto found;
5133 }
20203fb9 5134 as_warn (_("Unknown CPU identifier `%s'"), name);
252b5132 5135
dc1e8a47 5136 found:
d02603dc 5137 (void) restore_line_pointer (ch);
252b5132
RH
5138 demand_empty_rest_of_line ();
5139}
252b5132 5140\f
252b5132
RH
5141#ifdef DEBUG1
5142/* print token expression with alpha specific extension. */
5143
5144static void
ea1562b3 5145alpha_print_token (FILE *f, const expressionS *exp)
252b5132
RH
5146{
5147 switch (exp->X_op)
5148 {
1aad8cf8
KH
5149 case O_cpregister:
5150 putc (',', f);
5151 /* FALLTHRU */
5152 case O_pregister:
5153 putc ('(', f);
5154 {
5155 expressionS nexp = *exp;
5156 nexp.X_op = O_register;
198f1251 5157 print_expr_1 (f, &nexp);
1aad8cf8
KH
5158 }
5159 putc (')', f);
5160 break;
5161 default:
198f1251 5162 print_expr_1 (f, exp);
1aad8cf8 5163 break;
252b5132 5164 }
252b5132
RH
5165}
5166#endif
5167\f
5168/* The target specific pseudo-ops which we support. */
5169
ea1562b3
NC
5170const pseudo_typeS md_pseudo_table[] =
5171{
252b5132 5172#ifdef OBJ_ECOFF
ea1562b3 5173 {"comm", s_alpha_comm, 0}, /* OSF1 compiler does this. */
252b5132
RH
5174 {"rdata", s_alpha_rdata, 0},
5175#endif
5176 {"text", s_alpha_text, 0},
5177 {"data", s_alpha_data, 0},
5178#ifdef OBJ_ECOFF
5179 {"sdata", s_alpha_sdata, 0},
5180#endif
5181#ifdef OBJ_ELF
5182 {"section", s_alpha_section, 0},
5183 {"section.s", s_alpha_section, 0},
5184 {"sect", s_alpha_section, 0},
5185 {"sect.s", s_alpha_section, 0},
5186#endif
5187#ifdef OBJ_EVAX
198f1251
TG
5188 {"section", s_alpha_section, 0},
5189 {"literals", s_alpha_literals, 0},
5190 {"pdesc", s_alpha_pdesc, 0},
5191 {"name", s_alpha_name, 0},
5192 {"linkage", s_alpha_linkage, 0},
5193 {"code_address", s_alpha_code_address, 0},
5194 {"ent", s_alpha_ent, 0},
5195 {"frame", s_alpha_frame, 0},
5196 {"fp_save", s_alpha_fp_save, 0},
5197 {"mask", s_alpha_mask, 0},
5198 {"fmask", s_alpha_fmask, 0},
5199 {"end", s_alpha_end, 0},
5200 {"file", s_alpha_file, 0},
5201 {"rdata", s_alpha_section, 1},
5202 {"comm", s_alpha_comm, 0},
5203 {"link", s_alpha_section, 3},
5204 {"ctors", s_alpha_section, 4},
5205 {"dtors", s_alpha_section, 5},
5206 {"handler", s_alpha_handler, 0},
5207 {"handler_data", s_alpha_handler, 1},
252b5132
RH
5208#endif
5209#ifdef OBJ_ELF
5210 /* Frame related pseudos. */
5211 {"ent", s_alpha_ent, 0},
5212 {"end", s_alpha_end, 0},
5213 {"mask", s_alpha_mask, 0},
5214 {"fmask", s_alpha_mask, 1},
5215 {"frame", s_alpha_frame, 0},
5216 {"prologue", s_alpha_prologue, 0},
4dc7ead9
RH
5217 {"file", s_alpha_file, 5},
5218 {"loc", s_alpha_loc, 9},
a8316fe2
RH
5219 {"stabs", s_alpha_stab, 's'},
5220 {"stabn", s_alpha_stab, 'n'},
f4b97536 5221 {"usepv", s_alpha_usepv, 0},
252b5132
RH
5222 /* COFF debugging related pseudos. */
5223 {"begin", s_alpha_coff_wrapper, 0},
5224 {"bend", s_alpha_coff_wrapper, 1},
5225 {"def", s_alpha_coff_wrapper, 2},
5226 {"dim", s_alpha_coff_wrapper, 3},
5227 {"endef", s_alpha_coff_wrapper, 4},
4dc7ead9
RH
5228 {"scl", s_alpha_coff_wrapper, 5},
5229 {"tag", s_alpha_coff_wrapper, 6},
5230 {"val", s_alpha_coff_wrapper, 7},
198f1251
TG
5231#else
5232#ifdef OBJ_EVAX
5233 {"prologue", s_alpha_prologue, 0},
252b5132
RH
5234#else
5235 {"prologue", s_ignore, 0},
198f1251 5236#endif
252b5132
RH
5237#endif
5238 {"gprel32", s_alpha_gprel32, 0},
5239 {"t_floating", s_alpha_float_cons, 'd'},
5240 {"s_floating", s_alpha_float_cons, 'f'},
5241 {"f_floating", s_alpha_float_cons, 'F'},
5242 {"g_floating", s_alpha_float_cons, 'G'},
5243 {"d_floating", s_alpha_float_cons, 'D'},
5244
5245 {"proc", s_alpha_proc, 0},
5246 {"aproc", s_alpha_proc, 1},
5247 {"set", s_alpha_set, 0},
5248 {"reguse", s_ignore, 0},
5249 {"livereg", s_ignore, 0},
5250 {"base", s_alpha_base, 0}, /*??*/
5251 {"option", s_ignore, 0},
5252 {"aent", s_ignore, 0},
5253 {"ugen", s_ignore, 0},
5254 {"eflag", s_ignore, 0},
5255
5256 {"align", s_alpha_align, 0},
5257 {"double", s_alpha_float_cons, 'd'},
5258 {"float", s_alpha_float_cons, 'f'},
5259 {"single", s_alpha_float_cons, 'f'},
5260 {"ascii", s_alpha_stringer, 0},
5261 {"asciz", s_alpha_stringer, 1},
5262 {"string", s_alpha_stringer, 1},
5263 {"space", s_alpha_space, 0},
5264 {"skip", s_alpha_space, 0},
5265 {"zero", s_alpha_space, 0},
5266
5267/* Unaligned data pseudos. */
5268 {"uword", s_alpha_ucons, 2},
5269 {"ulong", s_alpha_ucons, 4},
5270 {"uquad", s_alpha_ucons, 8},
5271
5272#ifdef OBJ_ELF
5273/* Dwarf wants these versions of unaligned. */
5274 {"2byte", s_alpha_ucons, 2},
5275 {"4byte", s_alpha_ucons, 4},
5276 {"8byte", s_alpha_ucons, 8},
5277#endif
5278
5279/* We don't do any optimizing, so we can safely ignore these. */
5280 {"noalias", s_ignore, 0},
5281 {"alias", s_ignore, 0},
5282
5283 {"arch", s_alpha_arch, 0},
5284
5285 {NULL, 0, 0},
5286};
252b5132 5287\f
ea1562b3 5288#ifdef OBJ_ECOFF
252b5132 5289
ea1562b3
NC
5290/* @@@ GP selection voodoo. All of this seems overly complicated and
5291 unnecessary; which is the primary reason it's for ECOFF only. */
ea1562b3
NC
5292
5293static inline void
5294maybe_set_gp (asection *sec)
252b5132 5295{
ea1562b3
NC
5296 bfd_vma vma;
5297
5298 if (!sec)
5299 return;
fd361982 5300 vma = bfd_section_vma (sec);
ea1562b3
NC
5301 if (vma && vma < alpha_gp_value)
5302 alpha_gp_value = vma;
5303}
5304
5305static void
5306select_gp_value (void)
5307{
9c2799c2 5308 gas_assert (alpha_gp_value == 0);
ea1562b3
NC
5309
5310 /* Get minus-one in whatever width... */
5311 alpha_gp_value = 0;
5312 alpha_gp_value--;
5313
5314 /* Select the smallest VMA of these existing sections. */
5315 maybe_set_gp (alpha_lita_section);
5316
5317/* @@ Will a simple 0x8000 work here? If not, why not? */
5318#define GP_ADJUSTMENT (0x8000 - 0x10)
5319
5320 alpha_gp_value += GP_ADJUSTMENT;
5321
5322 S_SET_VALUE (alpha_gp_symbol, alpha_gp_value);
5323
5324#ifdef DEBUG1
5325 printf (_("Chose GP value of %lx\n"), alpha_gp_value);
5326#endif
5327}
5328#endif /* OBJ_ECOFF */
5329
5330#ifdef OBJ_ELF
5331/* Map 's' to SHF_ALPHA_GPREL. */
5332
01e1a5bc 5333bfd_vma
6d4af3c2 5334alpha_elf_section_letter (int letter, const char **ptr_msg)
ea1562b3
NC
5335{
5336 if (letter == 's')
5337 return SHF_ALPHA_GPREL;
5338
8f3bae45 5339 *ptr_msg = _("bad .section directive: want a,s,w,x,M,S,G,T in string");
ea1562b3
NC
5340 return -1;
5341}
5342
5343/* Map SHF_ALPHA_GPREL to SEC_SMALL_DATA. */
5344
5345flagword
01e1a5bc 5346alpha_elf_section_flags (flagword flags, bfd_vma attr, int type ATTRIBUTE_UNUSED)
ea1562b3
NC
5347{
5348 if (attr & SHF_ALPHA_GPREL)
5349 flags |= SEC_SMALL_DATA;
5350 return flags;
5351}
5352#endif /* OBJ_ELF */
5353
5354/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
5355 of an rs_align_code fragment. */
5356
5357void
5358alpha_handle_align (fragS *fragp)
5359{
d9235011
TS
5360 static unsigned char const unop[4] = { 0x00, 0x00, 0xfe, 0x2f };
5361 static unsigned char const nopunop[8] =
ea1562b3
NC
5362 {
5363 0x1f, 0x04, 0xff, 0x47,
5364 0x00, 0x00, 0xfe, 0x2f
5365 };
5366
5367 int bytes, fix;
5368 char *p;
5369
5370 if (fragp->fr_type != rs_align_code)
5371 return;
5372
5373 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
5374 p = fragp->fr_literal + fragp->fr_fix;
5375 fix = 0;
5376
5377 if (bytes & 3)
5378 {
5379 fix = bytes & 3;
5380 memset (p, 0, fix);
5381 p += fix;
5382 bytes -= fix;
5383 }
5384
5385 if (bytes & 4)
5386 {
5387 memcpy (p, unop, 4);
5388 p += 4;
5389 bytes -= 4;
5390 fix += 4;
5391 }
5392
5393 memcpy (p, nopunop, 8);
5394
5395 fragp->fr_fix += fix;
5396 fragp->fr_var = 8;
5397}
5398\f
5399/* Public interface functions. */
5400
5401/* This function is called once, at assembler startup time. It sets
5402 up all the tables, etc. that the MD part of the assembler will
5403 need, that can be determined before arguments are parsed. */
5404
5405void
5406md_begin (void)
5407{
5408 unsigned int i;
5409
5410 /* Verify that X_op field is wide enough. */
5411 {
5412 expressionS e;
5413
5414 e.X_op = O_max;
9c2799c2 5415 gas_assert (e.X_op == O_max);
ea1562b3
NC
5416 }
5417
5418 /* Create the opcode hash table. */
629310ab 5419 alpha_opcode_hash = str_htab_create ();
ea1562b3
NC
5420
5421 for (i = 0; i < alpha_num_opcodes;)
5422 {
629310ab 5423 const char *name, *slash;
ea1562b3
NC
5424
5425 name = alpha_opcodes[i].name;
629310ab 5426 str_hash_insert (alpha_opcode_hash, name, (void *) &alpha_opcodes[i]);
ea1562b3
NC
5427
5428 /* Some opcodes include modifiers of various sorts with a "/mod"
5429 syntax, like the architecture manual suggests. However, for
5430 use with gcc at least, we also need access to those same opcodes
5431 without the "/". */
5432
5433 if ((slash = strchr (name, '/')) != NULL)
5434 {
add39d23 5435 char *p = XNEWVEC (char, strlen (name));
ea1562b3
NC
5436
5437 memcpy (p, name, slash - name);
5438 strcpy (p + (slash - name), slash + 1);
5439
629310ab 5440 (void) str_hash_insert (alpha_opcode_hash, p, (void *) &alpha_opcodes[i]);
ea1562b3
NC
5441 /* Ignore failures -- the opcode table does duplicate some
5442 variants in different forms, like "hw_stq" and "hw_st/q". */
5443 }
5444
5445 while (++i < alpha_num_opcodes
5446 && (alpha_opcodes[i].name == name
5447 || !strcmp (alpha_opcodes[i].name, name)))
5448 continue;
5449 }
5450
5451 /* Create the macro hash table. */
629310ab 5452 alpha_macro_hash = str_htab_create ();
ea1562b3
NC
5453
5454 for (i = 0; i < alpha_num_macros;)
5455 {
629310ab 5456 const char *name;
ea1562b3
NC
5457
5458 name = alpha_macros[i].name;
629310ab 5459 str_hash_insert (alpha_macro_hash, name, (void *) &alpha_macros[i]);
ea1562b3
NC
5460
5461 while (++i < alpha_num_macros
5462 && (alpha_macros[i].name == name
5463 || !strcmp (alpha_macros[i].name, name)))
5464 continue;
5465 }
5466
5467 /* Construct symbols for each of the registers. */
5468 for (i = 0; i < 32; ++i)
5469 {
5470 char name[4];
5471
5472 sprintf (name, "$%d", i);
5473 alpha_register_table[i] = symbol_create (name, reg_section, i,
5474 &zero_address_frag);
5475 }
5476
5477 for (; i < 64; ++i)
5478 {
5479 char name[5];
5480
5481 sprintf (name, "$f%d", i - 32);
5482 alpha_register_table[i] = symbol_create (name, reg_section, i,
5483 &zero_address_frag);
5484 }
5485
5486 /* Create the special symbols and sections we'll be using. */
5487
5488 /* So .sbss will get used for tiny objects. */
5489 bfd_set_gp_size (stdoutput, g_switch_value);
5490
5491#ifdef OBJ_ECOFF
5492 create_literal_section (".lita", &alpha_lita_section, &alpha_lita_symbol);
5493
5494 /* For handling the GP, create a symbol that won't be output in the
5495 symbol table. We'll edit it out of relocs later. */
5496 alpha_gp_symbol = symbol_create ("<GP value>", alpha_lita_section, 0x8000,
5497 &zero_address_frag);
5498#endif
5499
5500#ifdef OBJ_EVAX
5501 create_literal_section (".link", &alpha_link_section, &alpha_link_symbol);
5502#endif
5503
5504#ifdef OBJ_ELF
5505 if (ECOFF_DEBUGGING)
5506 {
5507 segT sec = subseg_new (".mdebug", (subsegT) 0);
fd361982
AM
5508 bfd_set_section_flags (sec, SEC_HAS_CONTENTS | SEC_READONLY);
5509 bfd_set_section_alignment (sec, 3);
ea1562b3
NC
5510 }
5511#endif
5512
5513 /* Create literal lookup hash table. */
629310ab 5514 alpha_literal_hash = str_htab_create ();
ea1562b3
NC
5515
5516 subseg_set (text_section, 0);
5517}
5518
5519/* The public interface to the instruction assembler. */
5520
5521void
5522md_assemble (char *str)
5523{
5524 /* Current maximum is 13. */
5525 char opname[32];
5526 expressionS tok[MAX_INSN_ARGS];
5527 int ntok, trunclen;
5528 size_t opnamelen;
5529
5530 /* Split off the opcode. */
5531 opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_/46819");
5532 trunclen = (opnamelen < sizeof (opname) - 1
5533 ? opnamelen
5534 : sizeof (opname) - 1);
5535 memcpy (opname, str, trunclen);
5536 opname[trunclen] = '\0';
5537
5538 /* Tokenize the rest of the line. */
5539 if ((ntok = tokenize_arguments (str + opnamelen, tok, MAX_INSN_ARGS)) < 0)
5540 {
5541 if (ntok != TOKENIZE_ERROR_REPORT)
5542 as_bad (_("syntax error"));
5543
5544 return;
5545 }
5546
5547 /* Finish it off. */
5548 assemble_tokens (opname, tok, ntok, alpha_macros_on);
5549}
5550
5551/* Round up a section's size to the appropriate boundary. */
5552
5553valueT
5554md_section_align (segT seg, valueT size)
5555{
fd361982 5556 int align = bfd_section_alignment (seg);
ea1562b3
NC
5557 valueT mask = ((valueT) 1 << align) - 1;
5558
5559 return (size + mask) & ~mask;
5560}
5561
5562/* Turn a string in input_line_pointer into a floating point constant
5563 of type TYPE, and store the appropriate bytes in *LITP. The number
5564 of LITTLENUMS emitted is stored in *SIZEP. An error message is
5565 returned, or NULL on OK. */
5566
6d4af3c2 5567const char *
ea1562b3
NC
5568md_atof (int type, char *litP, int *sizeP)
5569{
6d4af3c2 5570 extern const char *vax_md_atof (int, char *, int *);
ea1562b3
NC
5571
5572 switch (type)
5573 {
5574 /* VAX floats. */
5575 case 'G':
499ac353 5576 /* vax_md_atof() doesn't like "G" for some reason. */
ea1562b3 5577 type = 'g';
1a0670f3 5578 /* Fall through. */
ea1562b3
NC
5579 case 'F':
5580 case 'D':
5581 return vax_md_atof (type, litP, sizeP);
5582
ea1562b3 5583 default:
499ac353 5584 return ieee_md_atof (type, litP, sizeP, FALSE);
ea1562b3 5585 }
ea1562b3
NC
5586}
5587
5588/* Take care of the target-specific command-line options. */
5589
5590int
17b9d67d 5591md_parse_option (int c, const char *arg)
ea1562b3
NC
5592{
5593 switch (c)
5594 {
5595 case 'F':
5596 alpha_nofloats_on = 1;
5597 break;
5598
5599 case OPTION_32ADDR:
5600 alpha_addr32_on = 1;
5601 break;
5602
5603 case 'g':
5604 alpha_debug = 1;
5605 break;
5606
5607 case 'G':
5608 g_switch_value = atoi (arg);
5609 break;
5610
5611 case 'm':
5612 {
5613 const struct cpu_type *p;
5614
5615 for (p = cpu_types; p->name; ++p)
5616 if (strcmp (arg, p->name) == 0)
5617 {
5618 alpha_target_name = p->name, alpha_target = p->flags;
5619 goto found;
5620 }
5621 as_warn (_("Unknown CPU identifier `%s'"), arg);
5622 found:;
5623 }
5624 break;
5625
5626#ifdef OBJ_EVAX
5627 case '+': /* For g++. Hash any name > 63 chars long. */
5628 alpha_flag_hash_long_names = 1;
5629 break;
5630
5631 case 'H': /* Show new symbol after hash truncation. */
5632 alpha_flag_show_after_trunc = 1;
5633 break;
5634
5635 case 'h': /* For gnu-c/vax compatibility. */
5636 break;
198f1251
TG
5637
5638 case OPTION_REPLACE:
5639 alpha_flag_replace = 1;
5640 break;
5641
5642 case OPTION_NOREPLACE:
5643 alpha_flag_replace = 0;
5644 break;
ea1562b3
NC
5645#endif
5646
5647 case OPTION_RELAX:
5648 alpha_flag_relax = 1;
5649 break;
5650
5651#ifdef OBJ_ELF
5652 case OPTION_MDEBUG:
5653 alpha_flag_mdebug = 1;
5654 break;
5655 case OPTION_NO_MDEBUG:
5656 alpha_flag_mdebug = 0;
5657 break;
5658#endif
5659
5660 default:
5661 return 0;
5662 }
5663
5664 return 1;
5665}
5666
5667/* Print a description of the command-line options that we accept. */
5668
5669void
5670md_show_usage (FILE *stream)
5671{
5672 fputs (_("\
5673Alpha options:\n\
5674-32addr treat addresses as 32-bit values\n\
5675-F lack floating point instructions support\n\
5676-mev4 | -mev45 | -mev5 | -mev56 | -mpca56 | -mev6 | -mev67 | -mev68 | -mall\n\
5677 specify variant of Alpha architecture\n\
5678-m21064 | -m21066 | -m21164 | -m21164a | -m21164pc | -m21264 | -m21264a | -m21264b\n\
5679 these variants include PALcode opcodes\n"),
5680 stream);
5681#ifdef OBJ_EVAX
5682 fputs (_("\
5683VMS options:\n\
198f1251
TG
5684-+ encode (don't truncate) names longer than 64 characters\n\
5685-H show new symbol after hash truncation\n\
5686-replace/-noreplace enable or disable the optimization of procedure calls\n"),
ea1562b3
NC
5687 stream);
5688#endif
5689}
5690
5691/* Decide from what point a pc-relative relocation is relative to,
5692 relative to the pc-relative fixup. Er, relatively speaking. */
5693
5694long
5695md_pcrel_from (fixS *fixP)
5696{
5697 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
5698
5699 switch (fixP->fx_r_type)
5700 {
5701 case BFD_RELOC_23_PCREL_S2:
5702 case BFD_RELOC_ALPHA_HINT:
5703 case BFD_RELOC_ALPHA_BRSGP:
5704 return addr + 4;
5705 default:
5706 return addr;
5707 }
5708}
5709
5710/* Attempt to simplify or even eliminate a fixup. The return value is
5711 ignored; perhaps it was once meaningful, but now it is historical.
5712 To indicate that a fixup has been eliminated, set fixP->fx_done.
5713
5714 For ELF, here it is that we transform the GPDISP_HI16 reloc we used
5715 internally into the GPDISP reloc used externally. We had to do
5716 this so that we'd have the GPDISP_LO16 reloc as a tag to compute
5717 the distance to the "lda" instruction for setting the addend to
5718 GPDISP. */
5719
5720void
55cf6793 5721md_apply_fix (fixS *fixP, valueT * valP, segT seg)
ea1562b3
NC
5722{
5723 char * const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
5724 valueT value = * valP;
5725 unsigned image, size;
5726
5727 switch (fixP->fx_r_type)
5728 {
5729 /* The GPDISP relocations are processed internally with a symbol
5730 referring to the current function's section; we need to drop
5731 in a value which, when added to the address of the start of
5732 the function, gives the desired GP. */
5733 case BFD_RELOC_ALPHA_GPDISP_HI16:
5734 {
5735 fixS *next = fixP->fx_next;
5736
5737 /* With user-specified !gpdisp relocations, we can be missing
5738 the matching LO16 reloc. We will have already issued an
5739 error message. */
5740 if (next)
5741 fixP->fx_offset = (next->fx_frag->fr_address + next->fx_where
5742 - fixP->fx_frag->fr_address - fixP->fx_where);
5743
5744 value = (value - sign_extend_16 (value)) >> 16;
5745 }
5746#ifdef OBJ_ELF
5747 fixP->fx_r_type = BFD_RELOC_ALPHA_GPDISP;
5748#endif
5749 goto do_reloc_gp;
5750
5751 case BFD_RELOC_ALPHA_GPDISP_LO16:
5752 value = sign_extend_16 (value);
5753 fixP->fx_offset = 0;
5754#ifdef OBJ_ELF
5755 fixP->fx_done = 1;
5756#endif
5757
5758 do_reloc_gp:
5759 fixP->fx_addsy = section_symbol (seg);
5760 md_number_to_chars (fixpos, value, 2);
5761 break;
5762
e1748c54
AM
5763 case BFD_RELOC_8:
5764 if (fixP->fx_pcrel)
5765 fixP->fx_r_type = BFD_RELOC_8_PCREL;
5766 size = 1;
5767 goto do_reloc_xx;
5768
ea1562b3
NC
5769 case BFD_RELOC_16:
5770 if (fixP->fx_pcrel)
5771 fixP->fx_r_type = BFD_RELOC_16_PCREL;
5772 size = 2;
5773 goto do_reloc_xx;
5774
5775 case BFD_RELOC_32:
5776 if (fixP->fx_pcrel)
5777 fixP->fx_r_type = BFD_RELOC_32_PCREL;
5778 size = 4;
5779 goto do_reloc_xx;
5780
5781 case BFD_RELOC_64:
5782 if (fixP->fx_pcrel)
5783 fixP->fx_r_type = BFD_RELOC_64_PCREL;
5784 size = 8;
5785
5786 do_reloc_xx:
5787 if (fixP->fx_pcrel == 0 && fixP->fx_addsy == 0)
5788 {
5789 md_number_to_chars (fixpos, value, size);
5790 goto done;
5791 }
5792 return;
5793
5794#ifdef OBJ_ECOFF
5795 case BFD_RELOC_GPREL32:
9c2799c2 5796 gas_assert (fixP->fx_subsy == alpha_gp_symbol);
ea1562b3
NC
5797 fixP->fx_subsy = 0;
5798 /* FIXME: inherited this obliviousness of `value' -- why? */
5799 md_number_to_chars (fixpos, -alpha_gp_value, 4);
5800 break;
5801#else
5802 case BFD_RELOC_GPREL32:
5803#endif
5804 case BFD_RELOC_GPREL16:
5805 case BFD_RELOC_ALPHA_GPREL_HI16:
5806 case BFD_RELOC_ALPHA_GPREL_LO16:
5807 return;
5808
5809 case BFD_RELOC_23_PCREL_S2:
5810 if (fixP->fx_pcrel == 0 && fixP->fx_addsy == 0)
5811 {
5812 image = bfd_getl32 (fixpos);
5813 image = (image & ~0x1FFFFF) | ((value >> 2) & 0x1FFFFF);
5814 goto write_done;
5815 }
5816 return;
5817
5818 case BFD_RELOC_ALPHA_HINT:
5819 if (fixP->fx_pcrel == 0 && fixP->fx_addsy == 0)
5820 {
5821 image = bfd_getl32 (fixpos);
5822 image = (image & ~0x3FFF) | ((value >> 2) & 0x3FFF);
5823 goto write_done;
5824 }
5825 return;
5826
5827#ifdef OBJ_ELF
5828 case BFD_RELOC_ALPHA_BRSGP:
5829 return;
5830
5831 case BFD_RELOC_ALPHA_TLSGD:
5832 case BFD_RELOC_ALPHA_TLSLDM:
5833 case BFD_RELOC_ALPHA_GOTDTPREL16:
5834 case BFD_RELOC_ALPHA_DTPREL_HI16:
5835 case BFD_RELOC_ALPHA_DTPREL_LO16:
5836 case BFD_RELOC_ALPHA_DTPREL16:
5837 case BFD_RELOC_ALPHA_GOTTPREL16:
5838 case BFD_RELOC_ALPHA_TPREL_HI16:
5839 case BFD_RELOC_ALPHA_TPREL_LO16:
5840 case BFD_RELOC_ALPHA_TPREL16:
5841 if (fixP->fx_addsy)
5842 S_SET_THREAD_LOCAL (fixP->fx_addsy);
5843 return;
5844#endif
5845
5846#ifdef OBJ_ECOFF
5847 case BFD_RELOC_ALPHA_LITERAL:
5848 md_number_to_chars (fixpos, value, 2);
5849 return;
5850#endif
5851 case BFD_RELOC_ALPHA_ELF_LITERAL:
5852 case BFD_RELOC_ALPHA_LITUSE:
5853 case BFD_RELOC_ALPHA_LINKAGE:
5854 case BFD_RELOC_ALPHA_CODEADDR:
5855 return;
5856
198f1251
TG
5857#ifdef OBJ_EVAX
5858 case BFD_RELOC_ALPHA_NOP:
5859 value -= (8 + 4); /* PC-relative, base is jsr+4. */
5860
5861 /* From B.4.5.2 of the OpenVMS Linker Utility Manual:
5862 "Finally, the ETIR$C_STC_BSR command passes the same address
5863 as ETIR$C_STC_NOP (so that they will fail or succeed together),
5864 and the same test is done again." */
5865 if (S_GET_SEGMENT (fixP->fx_addsy) == undefined_section)
5866 {
5867 fixP->fx_addnumber = -value;
5868 return;
5869 }
5870
3ca4a8ec 5871 if (value + (1u << 22) >= (1u << 23))
198f1251
TG
5872 goto done;
5873 else
5874 {
5875 /* Change to a nop. */
5876 image = 0x47FF041F;
5877 goto write_done;
5878 }
5879
5880 case BFD_RELOC_ALPHA_LDA:
5881 /* fixup_segment sets fixP->fx_addsy to NULL when it can pre-compute
5882 the value for an O_subtract. */
5883 if (fixP->fx_addsy
5884 && S_GET_SEGMENT (fixP->fx_addsy) == undefined_section)
5885 {
5886 fixP->fx_addnumber = symbol_get_bfdsym (fixP->fx_subsy)->value;
5887 return;
5888 }
5889
3ca4a8ec 5890 if (value + (1u << 15) >= (1u << 16))
198f1251
TG
5891 goto done;
5892 else
5893 {
5894 /* Change to an lda. */
5895 image = 0x237B0000 | (value & 0xFFFF);
5896 goto write_done;
5897 }
5898
5899 case BFD_RELOC_ALPHA_BSR:
5900 case BFD_RELOC_ALPHA_BOH:
5901 value -= 4; /* PC-relative, base is jsr+4. */
5902
5903 /* See comment in the BFD_RELOC_ALPHA_NOP case above. */
5904 if (S_GET_SEGMENT (fixP->fx_addsy) == undefined_section)
5905 {
5906 fixP->fx_addnumber = -value;
5907 return;
5908 }
5909
3ca4a8ec 5910 if (value + (1u << 22) >= (1u << 23))
198f1251
TG
5911 {
5912 /* Out of range. */
5913 if (fixP->fx_r_type == BFD_RELOC_ALPHA_BOH)
5914 {
5915 /* Add a hint. */
5916 image = bfd_getl32(fixpos);
5917 image = (image & ~0x3FFF) | ((value >> 2) & 0x3FFF);
5918 goto write_done;
5919 }
5920 goto done;
5921 }
5922 else
5923 {
5924 /* Change to a branch. */
5925 image = 0xD3400000 | ((value >> 2) & 0x1FFFFF);
5926 goto write_done;
5927 }
5928#endif
5929
ea1562b3
NC
5930 case BFD_RELOC_VTABLE_INHERIT:
5931 case BFD_RELOC_VTABLE_ENTRY:
5932 return;
5933
5934 default:
5935 {
5936 const struct alpha_operand *operand;
5937
5938 if ((int) fixP->fx_r_type >= 0)
5939 as_fatal (_("unhandled relocation type %s"),
5940 bfd_get_reloc_code_name (fixP->fx_r_type));
5941
9c2799c2 5942 gas_assert (-(int) fixP->fx_r_type < (int) alpha_num_operands);
ea1562b3
NC
5943 operand = &alpha_operands[-(int) fixP->fx_r_type];
5944
5945 /* The rest of these fixups only exist internally during symbol
5946 resolution and have no representation in the object file.
5947 Therefore they must be completely resolved as constants. */
5948
5949 if (fixP->fx_addsy != 0
5950 && S_GET_SEGMENT (fixP->fx_addsy) != absolute_section)
5951 as_bad_where (fixP->fx_file, fixP->fx_line,
5952 _("non-absolute expression in constant field"));
5953
5954 image = bfd_getl32 (fixpos);
5955 image = insert_operand (image, operand, (offsetT) value,
5956 fixP->fx_file, fixP->fx_line);
5957 }
5958 goto write_done;
5959 }
5960
5961 if (fixP->fx_addsy != 0 || fixP->fx_pcrel != 0)
5962 return;
5963 else
5964 {
5965 as_warn_where (fixP->fx_file, fixP->fx_line,
5966 _("type %d reloc done?\n"), (int) fixP->fx_r_type);
5967 goto done;
5968 }
5969
dc1e8a47 5970 write_done:
ea1562b3
NC
5971 md_number_to_chars (fixpos, image, 4);
5972
dc1e8a47 5973 done:
ea1562b3
NC
5974 fixP->fx_done = 1;
5975}
5976
5977/* Look for a register name in the given symbol. */
5978
5979symbolS *
5980md_undefined_symbol (char *name)
5981{
5982 if (*name == '$')
5983 {
5984 int is_float = 0, num;
5985
5986 switch (*++name)
5987 {
5988 case 'f':
5989 if (name[1] == 'p' && name[2] == '\0')
5990 return alpha_register_table[AXP_REG_FP];
5991 is_float = 32;
5992 /* Fall through. */
5993
5994 case 'r':
5995 if (!ISDIGIT (*++name))
5996 break;
5997 /* Fall through. */
5998
5999 case '0': case '1': case '2': case '3': case '4':
6000 case '5': case '6': case '7': case '8': case '9':
6001 if (name[1] == '\0')
6002 num = name[0] - '0';
6003 else if (name[0] != '0' && ISDIGIT (name[1]) && name[2] == '\0')
6004 {
6005 num = (name[0] - '0') * 10 + name[1] - '0';
6006 if (num >= 32)
6007 break;
6008 }
6009 else
6010 break;
6011
6012 if (!alpha_noat_on && (num + is_float) == AXP_REG_AT)
6013 as_warn (_("Used $at without \".set noat\""));
6014 return alpha_register_table[num + is_float];
6015
6016 case 'a':
6017 if (name[1] == 't' && name[2] == '\0')
6018 {
6019 if (!alpha_noat_on)
6020 as_warn (_("Used $at without \".set noat\""));
6021 return alpha_register_table[AXP_REG_AT];
6022 }
6023 break;
6024
6025 case 'g':
6026 if (name[1] == 'p' && name[2] == '\0')
6027 return alpha_register_table[alpha_gp_register];
6028 break;
6029
6030 case 's':
6031 if (name[1] == 'p' && name[2] == '\0')
6032 return alpha_register_table[AXP_REG_SP];
6033 break;
6034 }
6035 }
6036 return NULL;
6037}
6038
6039#ifdef OBJ_ECOFF
6040/* @@@ Magic ECOFF bits. */
6041
6042void
6043alpha_frob_ecoff_data (void)
6044{
6045 select_gp_value ();
6046 /* $zero and $f31 are read-only. */
6047 alpha_gprmask &= ~1;
6048 alpha_fprmask &= ~1;
6049}
6050#endif
6051
6052/* Hook to remember a recently defined label so that the auto-align
6053 code can adjust the symbol after we know what alignment will be
6054 required. */
6055
6056void
6057alpha_define_label (symbolS *sym)
6058{
6059 alpha_insn_label = sym;
07a53e5c
RH
6060#ifdef OBJ_ELF
6061 dwarf2_emit_label (sym);
6062#endif
ea1562b3
NC
6063}
6064
6065/* Return true if we must always emit a reloc for a type and false if
6066 there is some hope of resolving it at assembly time. */
6067
6068int
6069alpha_force_relocation (fixS *f)
6070{
6071 if (alpha_flag_relax)
6072 return 1;
6073
6074 switch (f->fx_r_type)
6075 {
6076 case BFD_RELOC_ALPHA_GPDISP_HI16:
6077 case BFD_RELOC_ALPHA_GPDISP_LO16:
6078 case BFD_RELOC_ALPHA_GPDISP:
6079 case BFD_RELOC_ALPHA_LITERAL:
6080 case BFD_RELOC_ALPHA_ELF_LITERAL:
6081 case BFD_RELOC_ALPHA_LITUSE:
6082 case BFD_RELOC_GPREL16:
6083 case BFD_RELOC_GPREL32:
6084 case BFD_RELOC_ALPHA_GPREL_HI16:
6085 case BFD_RELOC_ALPHA_GPREL_LO16:
6086 case BFD_RELOC_ALPHA_LINKAGE:
6087 case BFD_RELOC_ALPHA_CODEADDR:
6088 case BFD_RELOC_ALPHA_BRSGP:
6089 case BFD_RELOC_ALPHA_TLSGD:
6090 case BFD_RELOC_ALPHA_TLSLDM:
6091 case BFD_RELOC_ALPHA_GOTDTPREL16:
6092 case BFD_RELOC_ALPHA_DTPREL_HI16:
6093 case BFD_RELOC_ALPHA_DTPREL_LO16:
6094 case BFD_RELOC_ALPHA_DTPREL16:
6095 case BFD_RELOC_ALPHA_GOTTPREL16:
6096 case BFD_RELOC_ALPHA_TPREL_HI16:
6097 case BFD_RELOC_ALPHA_TPREL_LO16:
6098 case BFD_RELOC_ALPHA_TPREL16:
198f1251
TG
6099#ifdef OBJ_EVAX
6100 case BFD_RELOC_ALPHA_NOP:
6101 case BFD_RELOC_ALPHA_BSR:
6102 case BFD_RELOC_ALPHA_LDA:
6103 case BFD_RELOC_ALPHA_BOH:
6104#endif
ea1562b3 6105 return 1;
252b5132 6106
ea1562b3
NC
6107 default:
6108 break;
6109 }
252b5132 6110
ea1562b3 6111 return generic_force_reloc (f);
252b5132
RH
6112}
6113
ea1562b3 6114/* Return true if we can partially resolve a relocation now. */
252b5132 6115
ea1562b3
NC
6116int
6117alpha_fix_adjustable (fixS *f)
252b5132 6118{
ea1562b3
NC
6119 /* Are there any relocation types for which we must generate a
6120 reloc but we can adjust the values contained within it? */
6121 switch (f->fx_r_type)
6122 {
6123 case BFD_RELOC_ALPHA_GPDISP_HI16:
6124 case BFD_RELOC_ALPHA_GPDISP_LO16:
6125 case BFD_RELOC_ALPHA_GPDISP:
6126 return 0;
252b5132 6127
ea1562b3
NC
6128 case BFD_RELOC_ALPHA_LITERAL:
6129 case BFD_RELOC_ALPHA_ELF_LITERAL:
6130 case BFD_RELOC_ALPHA_LITUSE:
6131 case BFD_RELOC_ALPHA_LINKAGE:
6132 case BFD_RELOC_ALPHA_CODEADDR:
6133 return 1;
252b5132 6134
ea1562b3
NC
6135 case BFD_RELOC_VTABLE_ENTRY:
6136 case BFD_RELOC_VTABLE_INHERIT:
6137 return 0;
252b5132 6138
ea1562b3
NC
6139 case BFD_RELOC_GPREL16:
6140 case BFD_RELOC_GPREL32:
6141 case BFD_RELOC_ALPHA_GPREL_HI16:
6142 case BFD_RELOC_ALPHA_GPREL_LO16:
6143 case BFD_RELOC_23_PCREL_S2:
198f1251 6144 case BFD_RELOC_16:
ea1562b3
NC
6145 case BFD_RELOC_32:
6146 case BFD_RELOC_64:
6147 case BFD_RELOC_ALPHA_HINT:
6148 return 1;
252b5132 6149
ea1562b3
NC
6150 case BFD_RELOC_ALPHA_TLSGD:
6151 case BFD_RELOC_ALPHA_TLSLDM:
6152 case BFD_RELOC_ALPHA_GOTDTPREL16:
6153 case BFD_RELOC_ALPHA_DTPREL_HI16:
6154 case BFD_RELOC_ALPHA_DTPREL_LO16:
6155 case BFD_RELOC_ALPHA_DTPREL16:
6156 case BFD_RELOC_ALPHA_GOTTPREL16:
6157 case BFD_RELOC_ALPHA_TPREL_HI16:
6158 case BFD_RELOC_ALPHA_TPREL_LO16:
6159 case BFD_RELOC_ALPHA_TPREL16:
6160 /* ??? No idea why we can't return a reference to .tbss+10, but
6161 we're preventing this in the other assemblers. Follow for now. */
6162 return 0;
252b5132 6163
ea1562b3
NC
6164#ifdef OBJ_ELF
6165 case BFD_RELOC_ALPHA_BRSGP:
6166 /* If we have a BRSGP reloc to a local symbol, adjust it to BRADDR and
6167 let it get resolved at assembly time. */
6168 {
6169 symbolS *sym = f->fx_addsy;
6170 const char *name;
6171 int offset = 0;
252b5132 6172
ea1562b3
NC
6173 if (generic_force_reloc (f))
6174 return 0;
252b5132 6175
ea1562b3
NC
6176 switch (S_GET_OTHER (sym) & STO_ALPHA_STD_GPLOAD)
6177 {
6178 case STO_ALPHA_NOPV:
6179 break;
6180 case STO_ALPHA_STD_GPLOAD:
6181 offset = 8;
6182 break;
6183 default:
6184 if (S_IS_LOCAL (sym))
6185 name = "<local>";
6186 else
6187 name = S_GET_NAME (sym);
6188 as_bad_where (f->fx_file, f->fx_line,
6189 _("!samegp reloc against symbol without .prologue: %s"),
6190 name);
6191 break;
6192 }
6193 f->fx_r_type = BFD_RELOC_23_PCREL_S2;
6194 f->fx_offset += offset;
6195 return 1;
6196 }
252b5132 6197#endif
198f1251
TG
6198#ifdef OBJ_EVAX
6199 case BFD_RELOC_ALPHA_NOP:
6200 case BFD_RELOC_ALPHA_BSR:
6201 case BFD_RELOC_ALPHA_LDA:
6202 case BFD_RELOC_ALPHA_BOH:
6203 return 1;
6204#endif
d61a78a7 6205
ea1562b3
NC
6206 default:
6207 return 1;
6208 }
d61a78a7
RH
6209}
6210
ea1562b3
NC
6211/* Generate the BFD reloc to be stuck in the object file from the
6212 fixup used internally in the assembler. */
d61a78a7 6213
ea1562b3
NC
6214arelent *
6215tc_gen_reloc (asection *sec ATTRIBUTE_UNUSED,
6216 fixS *fixp)
d61a78a7 6217{
ea1562b3 6218 arelent *reloc;
d61a78a7 6219
add39d23
TS
6220 reloc = XNEW (arelent);
6221 reloc->sym_ptr_ptr = XNEW (asymbol *);
ea1562b3
NC
6222 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
6223 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
252b5132 6224
ea1562b3
NC
6225 /* Make sure none of our internal relocations make it this far.
6226 They'd better have been fully resolved by this point. */
9c2799c2 6227 gas_assert ((int) fixp->fx_r_type > 0);
252b5132 6228
ea1562b3
NC
6229 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
6230 if (reloc->howto == NULL)
252b5132 6231 {
ea1562b3
NC
6232 as_bad_where (fixp->fx_file, fixp->fx_line,
6233 _("cannot represent `%s' relocation in object file"),
6234 bfd_get_reloc_code_name (fixp->fx_r_type));
6235 return NULL;
252b5132 6236 }
252b5132 6237
ea1562b3
NC
6238 if (!fixp->fx_pcrel != !reloc->howto->pc_relative)
6239 as_fatal (_("internal error? cannot generate `%s' relocation"),
6240 bfd_get_reloc_code_name (fixp->fx_r_type));
252b5132 6241
9c2799c2 6242 gas_assert (!fixp->fx_pcrel == !reloc->howto->pc_relative);
ea1562b3 6243
bc1bc43f
RH
6244 reloc->addend = fixp->fx_offset;
6245
ea1562b3 6246#ifdef OBJ_ECOFF
bc1bc43f
RH
6247 /* Fake out bfd_perform_relocation. sigh. */
6248 /* ??? Better would be to use the special_function hook. */
ea1562b3 6249 if (fixp->fx_r_type == BFD_RELOC_ALPHA_LITERAL)
ea1562b3 6250 reloc->addend = -alpha_gp_value;
ea1562b3 6251#endif
252b5132 6252
198f1251
TG
6253#ifdef OBJ_EVAX
6254 switch (fixp->fx_r_type)
6255 {
6256 struct evax_private_udata_struct *udata;
6257 const char *pname;
6258 int pname_len;
6259
6260 case BFD_RELOC_ALPHA_LINKAGE:
51794af8 6261 /* Copy the linkage index. */
198f1251
TG
6262 reloc->addend = fixp->fx_addnumber;
6263 break;
6264
6265 case BFD_RELOC_ALPHA_NOP:
6266 case BFD_RELOC_ALPHA_BSR:
6267 case BFD_RELOC_ALPHA_LDA:
6268 case BFD_RELOC_ALPHA_BOH:
6269 pname = symbol_get_bfdsym (fixp->fx_addsy)->name;
6270
6271 /* We need the non-suffixed name of the procedure. Beware that
6272 the main symbol might be equated so look it up and take its name. */
6273 pname_len = strlen (pname);
6274 if (pname_len > 4 && strcmp (pname + pname_len - 4, "..en") == 0)
6275 {
6276 symbolS *sym;
29a2809e 6277 char *my_pname = xmemdup0 (pname, pname_len - 4);
198f1251 6278 sym = symbol_find (my_pname);
39a0d071 6279 free (my_pname);
198f1251
TG
6280 if (sym == NULL)
6281 abort ();
e1f4d6bd 6282
198f1251
TG
6283 while (symbol_equated_reloc_p (sym))
6284 {
6285 symbolS *n = symbol_get_value_expression (sym)->X_add_symbol;
6286
6287 /* We must avoid looping, as that can occur with a badly
6288 written program. */
6289 if (n == sym)
6290 break;
6291 sym = n;
6292 }
6293 pname = symbol_get_bfdsym (sym)->name;
6294 }
6295
add39d23 6296 udata = XNEW (struct evax_private_udata_struct);
198f1251
TG
6297 udata->enbsym = symbol_get_bfdsym (fixp->fx_addsy);
6298 udata->bsym = symbol_get_bfdsym (fixp->tc_fix_data.info->psym);
6299 udata->origname = (char *)pname;
6300 udata->lkindex = ((struct evax_private_udata_struct *)
6301 symbol_get_bfdsym (fixp->tc_fix_data.info->sym)->udata.p)->lkindex;
6302 reloc->sym_ptr_ptr = (void *)udata;
6303 reloc->addend = fixp->fx_addnumber;
6304
6305 default:
6306 break;
6307 }
6308#endif
6309
ea1562b3 6310 return reloc;
252b5132
RH
6311}
6312
ea1562b3
NC
6313/* Parse a register name off of the input_line and return a register
6314 number. Gets md_undefined_symbol above to do the register name
6315 matching for us.
0a9ef439 6316
ea1562b3 6317 Only called as a part of processing the ECOFF .frame directive. */
0a9ef439 6318
ea1562b3
NC
6319int
6320tc_get_register (int frame ATTRIBUTE_UNUSED)
6321{
6322 int framereg = AXP_REG_SP;
0a9ef439 6323
ea1562b3
NC
6324 SKIP_WHITESPACE ();
6325 if (*input_line_pointer == '$')
0a9ef439 6326 {
d02603dc
NC
6327 char *s;
6328 char c = get_symbol_name (&s);
ea1562b3 6329 symbolS *sym = md_undefined_symbol (s);
0a9ef439 6330
ea1562b3
NC
6331 *strchr (s, '\0') = c;
6332 if (sym && (framereg = S_GET_VALUE (sym)) <= 31)
6333 goto found;
0a9ef439 6334 }
ea1562b3 6335 as_warn (_("frame reg expected, using $%d."), framereg);
0a9ef439 6336
dc1e8a47 6337 found:
ea1562b3
NC
6338 note_gpreg (framereg);
6339 return framereg;
6340}
0a9ef439 6341
ea1562b3
NC
6342/* This is called before the symbol table is processed. In order to
6343 work with gcc when using mips-tfile, we must keep all local labels.
6344 However, in other cases, we want to discard them. If we were
6345 called with -g, but we didn't see any debugging information, it may
6346 mean that gcc is smuggling debugging information through to
6347 mips-tfile, in which case we must generate all local labels. */
6348
6349#ifdef OBJ_ECOFF
6350
6351void
6352alpha_frob_file_before_adjust (void)
6353{
6354 if (alpha_debug != 0
6355 && ! ecoff_debugging_seen)
6356 flag_keep_locals = 1;
0a9ef439
RH
6357}
6358
ea1562b3
NC
6359#endif /* OBJ_ECOFF */
6360
252b5132
RH
6361/* The Alpha has support for some VAX floating point types, as well as for
6362 IEEE floating point. We consider IEEE to be the primary floating point
6363 format, and sneak in the VAX floating point support here. */
252b5132 6364#include "config/atof-vax.c"
This page took 1.604283 seconds and 4 git commands to generate.