New 2016 binutils ChangeLog files
[deliverable/binutils-gdb.git] / gas / config / tc-alpha.c
CommitLineData
252b5132 1/* tc-alpha.c - Processor-specific code for the DEC Alpha AXP CPU.
b90efa5b 2 Copyright (C) 1989-2015 Free Software Foundation, Inc.
252b5132
RH
3 Contributed by Carnegie Mellon University, 1993.
4 Written by Alessandro Forin, based on earlier gas-1.38 target CPU files.
5 Modified by Ken Raeburn for gas-2.x and ECOFF support.
6 Modified by Richard Henderson for ELF support.
9de8d8f1 7 Modified by Klaus K"ampf for EVAX (OpenVMS/Alpha) support.
252b5132
RH
8
9 This file is part of GAS, the GNU Assembler.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
ec2655a6 13 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
23 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
24 02110-1301, USA. */
252b5132 25
ea1562b3
NC
26/* Mach Operating System
27 Copyright (c) 1993 Carnegie Mellon University
28 All Rights Reserved.
29
30 Permission to use, copy, modify and distribute this software and its
31 documentation is hereby granted, provided that both the copyright
32 notice and this permission notice appear in all copies of the
33 software, derivative works or modified versions, and any portions
34 thereof, and that both notices appear in supporting documentation.
35
36 CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS
37 CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
38 ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
39
40 Carnegie Mellon requests users of this software to return to
41
42 Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU
43 School of Computer Science
44 Carnegie Mellon University
45 Pittsburgh PA 15213-3890
46
47 any improvements or extensions that they make and grant Carnegie the
48 rights to redistribute these changes. */
252b5132
RH
49
50#include "as.h"
51#include "subsegs.h"
43b4c25e 52#include "struc-symbol.h"
252b5132
RH
53#include "ecoff.h"
54
55#include "opcode/alpha.h"
56
57#ifdef OBJ_ELF
58#include "elf/alpha.h"
59#endif
60
198f1251
TG
61#ifdef OBJ_EVAX
62#include "vms.h"
d8703844 63#include "vms/egps.h"
198f1251
TG
64#endif
65
66#include "dwarf2dbg.h"
ea1562b3 67#include "dw2gencfi.h"
3882b010 68#include "safe-ctype.h"
252b5132 69\f
11f45fb5 70/* Local types. */
252b5132 71
ea1562b3
NC
72#define TOKENIZE_ERROR -1
73#define TOKENIZE_ERROR_REPORT -2
74#define MAX_INSN_FIXUPS 2
75#define MAX_INSN_ARGS 5
252b5132 76
21d799b5
NC
77/* Used since new relocation types are introduced in this
78 file (DUMMY_RELOC_LITUSE_*) */
79typedef int extended_bfd_reloc_code_real_type;
80
11f45fb5
NC
81struct alpha_fixup
82{
252b5132 83 expressionS exp;
21d799b5
NC
84 /* bfd_reloc_code_real_type reloc; */
85 extended_bfd_reloc_code_real_type reloc;
198f1251 86#ifdef OBJ_EVAX
51794af8
TG
87 /* The symbol of the item in the linkage section. */
88 symbolS *xtrasym;
89
90 /* The symbol of the procedure descriptor. */
91 symbolS *procsym;
198f1251 92#endif
252b5132
RH
93};
94
11f45fb5
NC
95struct alpha_insn
96{
252b5132
RH
97 unsigned insn;
98 int nfixups;
99 struct alpha_fixup fixups[MAX_INSN_FIXUPS];
19f78583 100 long sequence;
252b5132
RH
101};
102
11f45fb5
NC
103enum alpha_macro_arg
104 {
105 MACRO_EOA = 1,
106 MACRO_IR,
107 MACRO_PIR,
108 MACRO_OPIR,
109 MACRO_CPIR,
110 MACRO_FPR,
198f1251 111 MACRO_EXP
11f45fb5 112 };
252b5132 113
11f45fb5
NC
114struct alpha_macro
115{
252b5132 116 const char *name;
ea1562b3
NC
117 void (*emit) (const expressionS *, int, const void *);
118 const void * arg;
252b5132
RH
119 enum alpha_macro_arg argsets[16];
120};
121
1dab94dd 122/* Extra expression types. */
252b5132 123
ea1562b3
NC
124#define O_pregister O_md1 /* O_register, in parentheses. */
125#define O_cpregister O_md2 /* + a leading comma. */
252b5132 126
3765b1be 127/* The alpha_reloc_op table below depends on the ordering of these. */
04fe8f58
RH
128#define O_literal O_md3 /* !literal relocation. */
129#define O_lituse_addr O_md4 /* !lituse_addr relocation. */
130#define O_lituse_base O_md5 /* !lituse_base relocation. */
131#define O_lituse_bytoff O_md6 /* !lituse_bytoff relocation. */
132#define O_lituse_jsr O_md7 /* !lituse_jsr relocation. */
133#define O_lituse_tlsgd O_md8 /* !lituse_tlsgd relocation. */
134#define O_lituse_tlsldm O_md9 /* !lituse_tlsldm relocation. */
135#define O_lituse_jsrdirect O_md10 /* !lituse_jsrdirect relocation. */
136#define O_gpdisp O_md11 /* !gpdisp relocation. */
137#define O_gprelhigh O_md12 /* !gprelhigh relocation. */
138#define O_gprellow O_md13 /* !gprellow relocation. */
139#define O_gprel O_md14 /* !gprel relocation. */
140#define O_samegp O_md15 /* !samegp relocation. */
141#define O_tlsgd O_md16 /* !tlsgd relocation. */
142#define O_tlsldm O_md17 /* !tlsldm relocation. */
143#define O_gotdtprel O_md18 /* !gotdtprel relocation. */
144#define O_dtprelhi O_md19 /* !dtprelhi relocation. */
145#define O_dtprello O_md20 /* !dtprello relocation. */
146#define O_dtprel O_md21 /* !dtprel relocation. */
147#define O_gottprel O_md22 /* !gottprel relocation. */
148#define O_tprelhi O_md23 /* !tprelhi relocation. */
149#define O_tprello O_md24 /* !tprello relocation. */
150#define O_tprel O_md25 /* !tprel relocation. */
19f78583
RH
151
152#define DUMMY_RELOC_LITUSE_ADDR (BFD_RELOC_UNUSED + 1)
153#define DUMMY_RELOC_LITUSE_BASE (BFD_RELOC_UNUSED + 2)
154#define DUMMY_RELOC_LITUSE_BYTOFF (BFD_RELOC_UNUSED + 3)
155#define DUMMY_RELOC_LITUSE_JSR (BFD_RELOC_UNUSED + 4)
3765b1be
RH
156#define DUMMY_RELOC_LITUSE_TLSGD (BFD_RELOC_UNUSED + 5)
157#define DUMMY_RELOC_LITUSE_TLSLDM (BFD_RELOC_UNUSED + 6)
04fe8f58 158#define DUMMY_RELOC_LITUSE_JSRDIRECT (BFD_RELOC_UNUSED + 7)
19f78583 159
3765b1be 160#define USER_RELOC_P(R) ((R) >= O_literal && (R) <= O_tprel)
43b4c25e 161
11f45fb5 162/* Macros for extracting the type and number of encoded register tokens. */
252b5132
RH
163
164#define is_ir_num(x) (((x) & 32) == 0)
165#define is_fpr_num(x) (((x) & 32) != 0)
166#define regno(x) ((x) & 31)
167
11f45fb5 168/* Something odd inherited from the old assembler. */
252b5132
RH
169
170#define note_gpreg(R) (alpha_gprmask |= (1 << (R)))
171#define note_fpreg(R) (alpha_fprmask |= (1 << (R)))
172
173/* Predicates for 16- and 32-bit ranges */
174/* XXX: The non-shift version appears to trigger a compiler bug when
175 cross-assembling from x86 w/ gcc 2.7.2. */
176
177#if 1
178#define range_signed_16(x) \
bc805888 179 (((offsetT) (x) >> 15) == 0 || ((offsetT) (x) >> 15) == -1)
252b5132 180#define range_signed_32(x) \
bc805888 181 (((offsetT) (x) >> 31) == 0 || ((offsetT) (x) >> 31) == -1)
252b5132 182#else
32ff5c2e
KH
183#define range_signed_16(x) ((offsetT) (x) >= -(offsetT) 0x8000 && \
184 (offsetT) (x) <= (offsetT) 0x7FFF)
185#define range_signed_32(x) ((offsetT) (x) >= -(offsetT) 0x80000000 && \
186 (offsetT) (x) <= (offsetT) 0x7FFFFFFF)
252b5132
RH
187#endif
188
189/* Macros for sign extending from 16- and 32-bits. */
190/* XXX: The cast macros will work on all the systems that I care about,
191 but really a predicate should be found to use the non-cast forms. */
192
193#if 1
bc805888
KH
194#define sign_extend_16(x) ((short) (x))
195#define sign_extend_32(x) ((int) (x))
252b5132 196#else
bc805888
KH
197#define sign_extend_16(x) ((offsetT) (((x) & 0xFFFF) ^ 0x8000) - 0x8000)
198#define sign_extend_32(x) ((offsetT) (((x) & 0xFFFFFFFF) \
252b5132
RH
199 ^ 0x80000000) - 0x80000000)
200#endif
201
11f45fb5 202/* Macros to build tokens. */
252b5132 203
32ff5c2e 204#define set_tok_reg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
205 (t).X_op = O_register, \
206 (t).X_add_number = (r))
32ff5c2e 207#define set_tok_preg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
208 (t).X_op = O_pregister, \
209 (t).X_add_number = (r))
32ff5c2e 210#define set_tok_cpreg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
211 (t).X_op = O_cpregister, \
212 (t).X_add_number = (r))
32ff5c2e 213#define set_tok_freg(t, r) (memset (&(t), 0, sizeof (t)), \
252b5132 214 (t).X_op = O_register, \
66498417 215 (t).X_add_number = (r) + 32)
32ff5c2e 216#define set_tok_sym(t, s, a) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
217 (t).X_op = O_symbol, \
218 (t).X_add_symbol = (s), \
219 (t).X_add_number = (a))
32ff5c2e 220#define set_tok_const(t, n) (memset (&(t), 0, sizeof (t)), \
252b5132
RH
221 (t).X_op = O_constant, \
222 (t).X_add_number = (n))
252b5132 223\f
252b5132
RH
224/* Generic assembler global variables which must be defined by all
225 targets. */
226
227/* Characters which always start a comment. */
228const char comment_chars[] = "#";
229
230/* Characters which start a comment at the beginning of a line. */
231const char line_comment_chars[] = "#";
232
233/* Characters which may be used to separate multiple commands on a
234 single line. */
235const char line_separator_chars[] = ";";
236
237/* Characters which are used to indicate an exponent in a floating
238 point number. */
239const char EXP_CHARS[] = "eE";
240
241/* Characters which mean that a number is a floating point constant,
242 as in 0d1.0. */
252b5132
RH
243/* XXX: Do all of these really get used on the alpha?? */
244char FLT_CHARS[] = "rRsSfFdDxXpP";
252b5132
RH
245
246#ifdef OBJ_EVAX
247const char *md_shortopts = "Fm:g+1h:HG:";
248#else
249const char *md_shortopts = "Fm:gG:";
250#endif
251
11f45fb5
NC
252struct option md_longopts[] =
253 {
252b5132 254#define OPTION_32ADDR (OPTION_MD_BASE)
11f45fb5 255 { "32addr", no_argument, NULL, OPTION_32ADDR },
66498417 256#define OPTION_RELAX (OPTION_32ADDR + 1)
11f45fb5 257 { "relax", no_argument, NULL, OPTION_RELAX },
252b5132 258#ifdef OBJ_ELF
66498417
KH
259#define OPTION_MDEBUG (OPTION_RELAX + 1)
260#define OPTION_NO_MDEBUG (OPTION_MDEBUG + 1)
11f45fb5
NC
261 { "mdebug", no_argument, NULL, OPTION_MDEBUG },
262 { "no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG },
198f1251
TG
263#endif
264#ifdef OBJ_EVAX
265#define OPTION_REPLACE (OPTION_RELAX + 1)
266#define OPTION_NOREPLACE (OPTION_REPLACE+1)
267 { "replace", no_argument, NULL, OPTION_REPLACE },
3739860c 268 { "noreplace", no_argument, NULL, OPTION_NOREPLACE },
252b5132 269#endif
11f45fb5
NC
270 { NULL, no_argument, NULL, 0 }
271 };
252b5132 272
bc805888 273size_t md_longopts_size = sizeof (md_longopts);
252b5132
RH
274\f
275#ifdef OBJ_EVAX
276#define AXP_REG_R0 0
277#define AXP_REG_R16 16
278#define AXP_REG_R17 17
279#undef AXP_REG_T9
280#define AXP_REG_T9 22
281#undef AXP_REG_T10
282#define AXP_REG_T10 23
283#undef AXP_REG_T11
284#define AXP_REG_T11 24
285#undef AXP_REG_T12
286#define AXP_REG_T12 25
287#define AXP_REG_AI 25
288#undef AXP_REG_FP
289#define AXP_REG_FP 29
290
291#undef AXP_REG_GP
292#define AXP_REG_GP AXP_REG_PV
198f1251 293
252b5132
RH
294#endif /* OBJ_EVAX */
295
11f45fb5 296/* The cpu for which we are generating code. */
252b5132
RH
297static unsigned alpha_target = AXP_OPCODE_BASE;
298static const char *alpha_target_name = "<all>";
299
11f45fb5 300/* The hash table of instruction opcodes. */
252b5132
RH
301static struct hash_control *alpha_opcode_hash;
302
11f45fb5 303/* The hash table of macro opcodes. */
252b5132
RH
304static struct hash_control *alpha_macro_hash;
305
306#ifdef OBJ_ECOFF
11f45fb5 307/* The $gp relocation symbol. */
252b5132
RH
308static symbolS *alpha_gp_symbol;
309
310/* XXX: what is this, and why is it exported? */
311valueT alpha_gp_value;
312#endif
313
11f45fb5 314/* The current $gp register. */
252b5132
RH
315static int alpha_gp_register = AXP_REG_GP;
316
11f45fb5 317/* A table of the register symbols. */
252b5132
RH
318static symbolS *alpha_register_table[64];
319
11f45fb5 320/* Constant sections, or sections of constants. */
252b5132
RH
321#ifdef OBJ_ECOFF
322static segT alpha_lita_section;
252b5132
RH
323#endif
324#ifdef OBJ_EVAX
198f1251 325segT alpha_link_section;
252b5132 326#endif
198f1251 327#ifndef OBJ_EVAX
252b5132 328static segT alpha_lit8_section;
198f1251 329#endif
252b5132 330
1dab94dd 331/* Symbols referring to said sections. */
252b5132
RH
332#ifdef OBJ_ECOFF
333static symbolS *alpha_lita_symbol;
252b5132
RH
334#endif
335#ifdef OBJ_EVAX
336static symbolS *alpha_link_symbol;
252b5132 337#endif
198f1251 338#ifndef OBJ_EVAX
252b5132 339static symbolS *alpha_lit8_symbol;
198f1251 340#endif
252b5132 341
11f45fb5 342/* Literal for .litX+0x8000 within .lita. */
252b5132 343#ifdef OBJ_ECOFF
252b5132
RH
344static offsetT alpha_lit8_literal;
345#endif
346
11f45fb5 347/* Is the assembler not allowed to use $at? */
252b5132
RH
348static int alpha_noat_on = 0;
349
11f45fb5 350/* Are macros enabled? */
252b5132
RH
351static int alpha_macros_on = 1;
352
11f45fb5 353/* Are floats disabled? */
252b5132
RH
354static int alpha_nofloats_on = 0;
355
11f45fb5 356/* Are addresses 32 bit? */
252b5132
RH
357static int alpha_addr32_on = 0;
358
359/* Symbol labelling the current insn. When the Alpha gas sees
360 foo:
361 .quad 0
362 and the section happens to not be on an eight byte boundary, it
363 will align both the symbol and the .quad to an eight byte boundary. */
364static symbolS *alpha_insn_label;
eb979bfb 365#if defined(OBJ_ELF) || defined (OBJ_EVAX)
198f1251 366static symbolS *alpha_prologue_label;
d9319cec 367#endif
198f1251
TG
368
369#ifdef OBJ_EVAX
370/* Symbol associate with the current jsr instruction. */
371static symbolS *alpha_linkage_symbol;
372#endif
252b5132
RH
373
374/* Whether we should automatically align data generation pseudo-ops.
375 .align 0 will turn this off. */
376static int alpha_auto_align_on = 1;
377
378/* The known current alignment of the current section. */
379static int alpha_current_align;
380
381/* These are exported to ECOFF code. */
382unsigned long alpha_gprmask, alpha_fprmask;
383
384/* Whether the debugging option was seen. */
385static int alpha_debug;
386
387#ifdef OBJ_ELF
388/* Whether we are emitting an mdebug section. */
a8316fe2 389int alpha_flag_mdebug = -1;
252b5132
RH
390#endif
391
198f1251
TG
392#ifdef OBJ_EVAX
393/* Whether to perform the VMS procedure call optimization. */
394int alpha_flag_replace = 1;
395#endif
396
252b5132
RH
397/* Don't fully resolve relocations, allowing code movement in the linker. */
398static int alpha_flag_relax;
399
400/* What value to give to bfd_set_gp_size. */
401static int g_switch_value = 8;
402
403#ifdef OBJ_EVAX
404/* Collect information about current procedure here. */
198f1251 405struct alpha_evax_procs
ea1562b3
NC
406{
407 symbolS *symbol; /* Proc pdesc symbol. */
252b5132 408 int pdsckind;
ea1562b3
NC
409 int framereg; /* Register for frame pointer. */
410 int framesize; /* Size of frame. */
252b5132
RH
411 int rsa_offset;
412 int ra_save;
413 int fp_save;
414 long imask;
415 long fmask;
416 int type;
417 int prologue;
198f1251
TG
418 symbolS *handler;
419 int handler_data;
420};
421
51794af8 422/* Linked list of .linkage fixups. */
198f1251
TG
423struct alpha_linkage_fixups *alpha_linkage_fixup_root;
424static struct alpha_linkage_fixups *alpha_linkage_fixup_tail;
425
51794af8 426/* Current procedure descriptor. */
198f1251 427static struct alpha_evax_procs *alpha_evax_proc;
4b1c4d2b 428static struct alpha_evax_procs alpha_evax_proc_data;
252b5132
RH
429
430static int alpha_flag_hash_long_names = 0; /* -+ */
431static int alpha_flag_show_after_trunc = 0; /* -H */
432
433/* If the -+ switch is given, then a hash is appended to any name that is
11f45fb5 434 longer than 64 characters, else longer symbol names are truncated. */
252b5132 435
43b4c25e
MM
436#endif
437\f
438#ifdef RELOC_OP_P
439/* A table to map the spelling of a relocation operand into an appropriate
440 bfd_reloc_code_real_type type. The table is assumed to be ordered such
441 that op-O_literal indexes into it. */
442
443#define ALPHA_RELOC_TABLE(op) \
19f78583 444(&alpha_reloc_op[ ((!USER_RELOC_P (op)) \
43b4c25e 445 ? (abort (), 0) \
19f78583 446 : (int) (op) - (int) O_literal) ])
43b4c25e 447
ec8fcf4a
RH
448#define DEF(NAME, RELOC, REQ, ALLOW) \
449 { #NAME, sizeof(#NAME)-1, O_##NAME, RELOC, REQ, ALLOW}
43b4c25e 450
11f45fb5
NC
451static const struct alpha_reloc_op_tag
452{
ea1562b3
NC
453 const char *name; /* String to lookup. */
454 size_t length; /* Size of the string. */
455 operatorT op; /* Which operator to use. */
21d799b5 456 extended_bfd_reloc_code_real_type reloc;
ea1562b3
NC
457 unsigned int require_seq : 1; /* Require a sequence number. */
458 unsigned int allow_seq : 1; /* Allow a sequence number. */
11f45fb5
NC
459}
460alpha_reloc_op[] =
461{
ea1562b3
NC
462 DEF (literal, BFD_RELOC_ALPHA_ELF_LITERAL, 0, 1),
463 DEF (lituse_addr, DUMMY_RELOC_LITUSE_ADDR, 1, 1),
464 DEF (lituse_base, DUMMY_RELOC_LITUSE_BASE, 1, 1),
465 DEF (lituse_bytoff, DUMMY_RELOC_LITUSE_BYTOFF, 1, 1),
466 DEF (lituse_jsr, DUMMY_RELOC_LITUSE_JSR, 1, 1),
467 DEF (lituse_tlsgd, DUMMY_RELOC_LITUSE_TLSGD, 1, 1),
468 DEF (lituse_tlsldm, DUMMY_RELOC_LITUSE_TLSLDM, 1, 1),
04fe8f58 469 DEF (lituse_jsrdirect, DUMMY_RELOC_LITUSE_JSRDIRECT, 1, 1),
ea1562b3
NC
470 DEF (gpdisp, BFD_RELOC_ALPHA_GPDISP, 1, 1),
471 DEF (gprelhigh, BFD_RELOC_ALPHA_GPREL_HI16, 0, 0),
472 DEF (gprellow, BFD_RELOC_ALPHA_GPREL_LO16, 0, 0),
473 DEF (gprel, BFD_RELOC_GPREL16, 0, 0),
474 DEF (samegp, BFD_RELOC_ALPHA_BRSGP, 0, 0),
475 DEF (tlsgd, BFD_RELOC_ALPHA_TLSGD, 0, 1),
476 DEF (tlsldm, BFD_RELOC_ALPHA_TLSLDM, 0, 1),
477 DEF (gotdtprel, BFD_RELOC_ALPHA_GOTDTPREL16, 0, 0),
478 DEF (dtprelhi, BFD_RELOC_ALPHA_DTPREL_HI16, 0, 0),
479 DEF (dtprello, BFD_RELOC_ALPHA_DTPREL_LO16, 0, 0),
480 DEF (dtprel, BFD_RELOC_ALPHA_DTPREL16, 0, 0),
481 DEF (gottprel, BFD_RELOC_ALPHA_GOTTPREL16, 0, 0),
482 DEF (tprelhi, BFD_RELOC_ALPHA_TPREL_HI16, 0, 0),
483 DEF (tprello, BFD_RELOC_ALPHA_TPREL_LO16, 0, 0),
484 DEF (tprel, BFD_RELOC_ALPHA_TPREL16, 0, 0),
43b4c25e
MM
485};
486
19f78583
RH
487#undef DEF
488
43b4c25e 489static const int alpha_num_reloc_op
bc805888 490 = sizeof (alpha_reloc_op) / sizeof (*alpha_reloc_op);
19f78583 491#endif /* RELOC_OP_P */
43b4c25e 492
ea1562b3 493/* Maximum # digits needed to hold the largest sequence #. */
43b4c25e
MM
494#define ALPHA_RELOC_DIGITS 25
495
2d2255b5 496/* Structure to hold explicit sequence information. */
19f78583 497struct alpha_reloc_tag
43b4c25e 498{
ea1562b3 499 fixS *master; /* The literal reloc. */
198f1251 500#ifdef OBJ_EVAX
51794af8
TG
501 struct symbol *sym; /* Linkage section item symbol. */
502 struct symbol *psym; /* Pdesc symbol. */
198f1251 503#endif
ea1562b3
NC
504 fixS *slaves; /* Head of linked list of lituses. */
505 segT segment; /* Segment relocs are in or undefined_section. */
506 long sequence; /* Sequence #. */
507 unsigned n_master; /* # of literals. */
508 unsigned n_slaves; /* # of lituses. */
509 unsigned saw_tlsgd : 1; /* True if ... */
3765b1be
RH
510 unsigned saw_tlsldm : 1;
511 unsigned saw_lu_tlsgd : 1;
512 unsigned saw_lu_tlsldm : 1;
ea1562b3
NC
513 unsigned multi_section_p : 1; /* True if more than one section was used. */
514 char string[1]; /* Printable form of sequence to hash with. */
43b4c25e
MM
515};
516
ea1562b3 517/* Hash table to link up literals with the appropriate lituse. */
43b4c25e 518static struct hash_control *alpha_literal_hash;
19f78583
RH
519
520/* Sequence numbers for internal use by macros. */
521static long next_sequence_num = -1;
252b5132
RH
522\f
523/* A table of CPU names and opcode sets. */
524
11f45fb5
NC
525static const struct cpu_type
526{
252b5132
RH
527 const char *name;
528 unsigned flags;
11f45fb5
NC
529}
530cpu_types[] =
531{
252b5132 532 /* Ad hoc convention: cpu number gets palcode, process code doesn't.
1dab94dd 533 This supports usage under DU 4.0b that does ".arch ev4", and
252b5132
RH
534 usage in MILO that does -m21064. Probably something more
535 specific like -m21064-pal should be used, but oh well. */
536
537 { "21064", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
538 { "21064a", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
539 { "21066", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
540 { "21068", AXP_OPCODE_BASE|AXP_OPCODE_EV4 },
541 { "21164", AXP_OPCODE_BASE|AXP_OPCODE_EV5 },
542 { "21164a", AXP_OPCODE_BASE|AXP_OPCODE_EV5|AXP_OPCODE_BWX },
543 { "21164pc", (AXP_OPCODE_BASE|AXP_OPCODE_EV5|AXP_OPCODE_BWX
544 |AXP_OPCODE_MAX) },
545 { "21264", (AXP_OPCODE_BASE|AXP_OPCODE_EV6|AXP_OPCODE_BWX
546 |AXP_OPCODE_MAX|AXP_OPCODE_CIX) },
dbac4f5b
RH
547 { "21264a", (AXP_OPCODE_BASE|AXP_OPCODE_EV6|AXP_OPCODE_BWX
548 |AXP_OPCODE_MAX|AXP_OPCODE_CIX) },
549 { "21264b", (AXP_OPCODE_BASE|AXP_OPCODE_EV6|AXP_OPCODE_BWX
550 |AXP_OPCODE_MAX|AXP_OPCODE_CIX) },
252b5132
RH
551
552 { "ev4", AXP_OPCODE_BASE },
553 { "ev45", AXP_OPCODE_BASE },
554 { "lca45", AXP_OPCODE_BASE },
555 { "ev5", AXP_OPCODE_BASE },
556 { "ev56", AXP_OPCODE_BASE|AXP_OPCODE_BWX },
557 { "pca56", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX },
558 { "ev6", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX|AXP_OPCODE_CIX },
dbac4f5b
RH
559 { "ev67", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX|AXP_OPCODE_CIX },
560 { "ev68", AXP_OPCODE_BASE|AXP_OPCODE_BWX|AXP_OPCODE_MAX|AXP_OPCODE_CIX },
252b5132
RH
561
562 { "all", AXP_OPCODE_BASE },
446a06c9 563 { 0, 0 }
252b5132
RH
564};
565
ea1562b3
NC
566/* Some instruction sets indexed by lg(size). */
567static const char * const sextX_op[] = { "sextb", "sextw", "sextl", NULL };
568static const char * const insXl_op[] = { "insbl", "inswl", "insll", "insql" };
569static const char * const insXh_op[] = { NULL, "inswh", "inslh", "insqh" };
570static const char * const extXl_op[] = { "extbl", "extwl", "extll", "extql" };
571static const char * const extXh_op[] = { NULL, "extwh", "extlh", "extqh" };
572static const char * const mskXl_op[] = { "mskbl", "mskwl", "mskll", "mskql" };
573static const char * const mskXh_op[] = { NULL, "mskwh", "msklh", "mskqh" };
574static const char * const stX_op[] = { "stb", "stw", "stl", "stq" };
575static const char * const ldXu_op[] = { "ldbu", "ldwu", NULL, NULL };
252b5132 576
21d799b5 577static void assemble_insn (const struct alpha_opcode *, const expressionS *, int, struct alpha_insn *, extended_bfd_reloc_code_real_type);
ea1562b3
NC
578static void emit_insn (struct alpha_insn *);
579static void assemble_tokens (const char *, const expressionS *, int, int);
198f1251
TG
580#ifdef OBJ_EVAX
581static char *s_alpha_section_name (void);
8aacb050 582static symbolS *add_to_link_pool (symbolS *, offsetT);
198f1251 583#endif
ea1562b3
NC
584\f
585static struct alpha_reloc_tag *
586get_alpha_reloc_tag (long sequence)
11f45fb5 587{
ea1562b3
NC
588 char buffer[ALPHA_RELOC_DIGITS];
589 struct alpha_reloc_tag *info;
252b5132 590
ea1562b3 591 sprintf (buffer, "!%ld", sequence);
252b5132 592
ea1562b3
NC
593 info = (struct alpha_reloc_tag *) hash_find (alpha_literal_hash, buffer);
594 if (! info)
595 {
596 size_t len = strlen (buffer);
597 const char *errmsg;
252b5132 598
21d799b5
NC
599 info = (struct alpha_reloc_tag *)
600 xcalloc (sizeof (struct alpha_reloc_tag) + len, 1);
252b5132 601
ea1562b3
NC
602 info->segment = now_seg;
603 info->sequence = sequence;
604 strcpy (info->string, buffer);
605 errmsg = hash_insert (alpha_literal_hash, info->string, (void *) info);
606 if (errmsg)
20203fb9 607 as_fatal ("%s", errmsg);
198f1251
TG
608#ifdef OBJ_EVAX
609 info->sym = 0;
610 info->psym = 0;
611#endif
ea1562b3 612 }
252b5132 613
ea1562b3
NC
614 return info;
615}
252b5132 616
198f1251
TG
617#ifndef OBJ_EVAX
618
ea1562b3
NC
619static void
620alpha_adjust_relocs (bfd *abfd ATTRIBUTE_UNUSED,
621 asection *sec,
622 void * ptr ATTRIBUTE_UNUSED)
623{
624 segment_info_type *seginfo = seg_info (sec);
625 fixS **prevP;
626 fixS *fixp;
627 fixS *next;
628 fixS *slave;
252b5132 629
ea1562b3
NC
630 /* If seginfo is NULL, we did not create this section; don't do
631 anything with it. By using a pointer to a pointer, we can update
632 the links in place. */
633 if (seginfo == NULL)
634 return;
252b5132 635
ea1562b3
NC
636 /* If there are no relocations, skip the section. */
637 if (! seginfo->fix_root)
638 return;
252b5132 639
ea1562b3
NC
640 /* First rebuild the fixup chain without the explicit lituse and
641 gpdisp_lo16 relocs. */
642 prevP = &seginfo->fix_root;
643 for (fixp = seginfo->fix_root; fixp; fixp = next)
644 {
645 next = fixp->fx_next;
646 fixp->fx_next = (fixS *) 0;
252b5132 647
ea1562b3
NC
648 switch (fixp->fx_r_type)
649 {
650 case BFD_RELOC_ALPHA_LITUSE:
651 if (fixp->tc_fix_data.info->n_master == 0)
652 as_bad_where (fixp->fx_file, fixp->fx_line,
653 _("No !literal!%ld was found"),
654 fixp->tc_fix_data.info->sequence);
655#ifdef RELOC_OP_P
656 if (fixp->fx_offset == LITUSE_ALPHA_TLSGD)
657 {
658 if (! fixp->tc_fix_data.info->saw_tlsgd)
659 as_bad_where (fixp->fx_file, fixp->fx_line,
660 _("No !tlsgd!%ld was found"),
661 fixp->tc_fix_data.info->sequence);
662 }
663 else if (fixp->fx_offset == LITUSE_ALPHA_TLSLDM)
664 {
665 if (! fixp->tc_fix_data.info->saw_tlsldm)
666 as_bad_where (fixp->fx_file, fixp->fx_line,
667 _("No !tlsldm!%ld was found"),
668 fixp->tc_fix_data.info->sequence);
669 }
670#endif
671 break;
252b5132 672
ea1562b3
NC
673 case BFD_RELOC_ALPHA_GPDISP_LO16:
674 if (fixp->tc_fix_data.info->n_master == 0)
675 as_bad_where (fixp->fx_file, fixp->fx_line,
676 _("No ldah !gpdisp!%ld was found"),
677 fixp->tc_fix_data.info->sequence);
678 break;
252b5132 679
ea1562b3
NC
680 case BFD_RELOC_ALPHA_ELF_LITERAL:
681 if (fixp->tc_fix_data.info
682 && (fixp->tc_fix_data.info->saw_tlsgd
683 || fixp->tc_fix_data.info->saw_tlsldm))
684 break;
685 /* FALLTHRU */
252b5132 686
ea1562b3
NC
687 default:
688 *prevP = fixp;
689 prevP = &fixp->fx_next;
690 break;
252b5132 691 }
252b5132
RH
692 }
693
ea1562b3
NC
694 /* Go back and re-chain dependent relocations. They are currently
695 linked through the next_reloc field in reverse order, so as we
696 go through the next_reloc chain, we effectively reverse the chain
697 once again.
252b5132 698
ea1562b3
NC
699 Except if there is more than one !literal for a given sequence
700 number. In that case, the programmer and/or compiler is not sure
701 how control flows from literal to lituse, and we can't be sure to
702 get the relaxation correct.
252b5132 703
ea1562b3
NC
704 ??? Well, actually we could, if there are enough lituses such that
705 we can make each literal have at least one of each lituse type
706 present. Not implemented.
252b5132 707
ea1562b3
NC
708 Also suppress the optimization if the !literals/!lituses are spread
709 in different segments. This can happen with "intersting" uses of
710 inline assembly; examples are present in the Linux kernel semaphores. */
11f45fb5 711
ea1562b3 712 for (fixp = seginfo->fix_root; fixp; fixp = next)
252b5132 713 {
ea1562b3
NC
714 next = fixp->fx_next;
715 switch (fixp->fx_r_type)
716 {
717 case BFD_RELOC_ALPHA_TLSGD:
718 case BFD_RELOC_ALPHA_TLSLDM:
719 if (!fixp->tc_fix_data.info)
720 break;
721 if (fixp->tc_fix_data.info->n_master == 0)
722 break;
723 else if (fixp->tc_fix_data.info->n_master > 1)
724 {
725 as_bad_where (fixp->fx_file, fixp->fx_line,
726 _("too many !literal!%ld for %s"),
727 fixp->tc_fix_data.info->sequence,
728 (fixp->fx_r_type == BFD_RELOC_ALPHA_TLSGD
729 ? "!tlsgd" : "!tlsldm"));
730 break;
731 }
252b5132 732
ea1562b3
NC
733 fixp->tc_fix_data.info->master->fx_next = fixp->fx_next;
734 fixp->fx_next = fixp->tc_fix_data.info->master;
735 fixp = fixp->fx_next;
736 /* Fall through. */
252b5132 737
ea1562b3
NC
738 case BFD_RELOC_ALPHA_ELF_LITERAL:
739 if (fixp->tc_fix_data.info
740 && fixp->tc_fix_data.info->n_master == 1
741 && ! fixp->tc_fix_data.info->multi_section_p)
742 {
743 for (slave = fixp->tc_fix_data.info->slaves;
744 slave != (fixS *) 0;
745 slave = slave->tc_fix_data.next_reloc)
746 {
747 slave->fx_next = fixp->fx_next;
748 fixp->fx_next = slave;
749 }
750 }
751 break;
252b5132 752
ea1562b3
NC
753 case BFD_RELOC_ALPHA_GPDISP_HI16:
754 if (fixp->tc_fix_data.info->n_slaves == 0)
755 as_bad_where (fixp->fx_file, fixp->fx_line,
756 _("No lda !gpdisp!%ld was found"),
757 fixp->tc_fix_data.info->sequence);
758 else
759 {
760 slave = fixp->tc_fix_data.info->slaves;
761 slave->fx_next = next;
762 fixp->fx_next = slave;
763 }
764 break;
252b5132 765
ea1562b3
NC
766 default:
767 break;
768 }
252b5132 769 }
252b5132
RH
770}
771
ea1562b3
NC
772/* Before the relocations are written, reorder them, so that user
773 supplied !lituse relocations follow the appropriate !literal
774 relocations, and similarly for !gpdisp relocations. */
252b5132
RH
775
776void
ea1562b3 777alpha_before_fix (void)
252b5132 778{
ea1562b3
NC
779 if (alpha_literal_hash)
780 bfd_map_over_sections (stdoutput, alpha_adjust_relocs, NULL);
252b5132 781}
198f1251
TG
782
783#endif
ea1562b3
NC
784\f
785#ifdef DEBUG_ALPHA
786static void
787debug_exp (expressionS tok[], int ntok)
252b5132 788{
ea1562b3 789 int i;
252b5132 790
ea1562b3
NC
791 fprintf (stderr, "debug_exp: %d tokens", ntok);
792 for (i = 0; i < ntok; i++)
252b5132 793 {
ea1562b3
NC
794 expressionS *t = &tok[i];
795 const char *name;
252b5132 796
ea1562b3
NC
797 switch (t->X_op)
798 {
799 default: name = "unknown"; break;
800 case O_illegal: name = "O_illegal"; break;
801 case O_absent: name = "O_absent"; break;
802 case O_constant: name = "O_constant"; break;
803 case O_symbol: name = "O_symbol"; break;
804 case O_symbol_rva: name = "O_symbol_rva"; break;
805 case O_register: name = "O_register"; break;
806 case O_big: name = "O_big"; break;
807 case O_uminus: name = "O_uminus"; break;
808 case O_bit_not: name = "O_bit_not"; break;
809 case O_logical_not: name = "O_logical_not"; break;
810 case O_multiply: name = "O_multiply"; break;
811 case O_divide: name = "O_divide"; break;
812 case O_modulus: name = "O_modulus"; break;
813 case O_left_shift: name = "O_left_shift"; break;
814 case O_right_shift: name = "O_right_shift"; break;
815 case O_bit_inclusive_or: name = "O_bit_inclusive_or"; break;
816 case O_bit_or_not: name = "O_bit_or_not"; break;
817 case O_bit_exclusive_or: name = "O_bit_exclusive_or"; break;
818 case O_bit_and: name = "O_bit_and"; break;
819 case O_add: name = "O_add"; break;
820 case O_subtract: name = "O_subtract"; break;
821 case O_eq: name = "O_eq"; break;
822 case O_ne: name = "O_ne"; break;
823 case O_lt: name = "O_lt"; break;
824 case O_le: name = "O_le"; break;
825 case O_ge: name = "O_ge"; break;
826 case O_gt: name = "O_gt"; break;
827 case O_logical_and: name = "O_logical_and"; break;
828 case O_logical_or: name = "O_logical_or"; break;
829 case O_index: name = "O_index"; break;
830 case O_pregister: name = "O_pregister"; break;
831 case O_cpregister: name = "O_cpregister"; break;
832 case O_literal: name = "O_literal"; break;
833 case O_lituse_addr: name = "O_lituse_addr"; break;
834 case O_lituse_base: name = "O_lituse_base"; break;
835 case O_lituse_bytoff: name = "O_lituse_bytoff"; break;
836 case O_lituse_jsr: name = "O_lituse_jsr"; break;
837 case O_lituse_tlsgd: name = "O_lituse_tlsgd"; break;
838 case O_lituse_tlsldm: name = "O_lituse_tlsldm"; break;
04fe8f58 839 case O_lituse_jsrdirect: name = "O_lituse_jsrdirect"; break;
ea1562b3
NC
840 case O_gpdisp: name = "O_gpdisp"; break;
841 case O_gprelhigh: name = "O_gprelhigh"; break;
842 case O_gprellow: name = "O_gprellow"; break;
843 case O_gprel: name = "O_gprel"; break;
844 case O_samegp: name = "O_samegp"; break;
845 case O_tlsgd: name = "O_tlsgd"; break;
846 case O_tlsldm: name = "O_tlsldm"; break;
847 case O_gotdtprel: name = "O_gotdtprel"; break;
848 case O_dtprelhi: name = "O_dtprelhi"; break;
849 case O_dtprello: name = "O_dtprello"; break;
850 case O_dtprel: name = "O_dtprel"; break;
851 case O_gottprel: name = "O_gottprel"; break;
852 case O_tprelhi: name = "O_tprelhi"; break;
853 case O_tprello: name = "O_tprello"; break;
854 case O_tprel: name = "O_tprel"; break;
855 }
252b5132 856
ea1562b3
NC
857 fprintf (stderr, ", %s(%s, %s, %d)", name,
858 (t->X_add_symbol) ? S_GET_NAME (t->X_add_symbol) : "--",
859 (t->X_op_symbol) ? S_GET_NAME (t->X_op_symbol) : "--",
860 (int) t->X_add_number);
252b5132 861 }
ea1562b3
NC
862 fprintf (stderr, "\n");
863 fflush (stderr);
252b5132 864}
ea1562b3 865#endif
252b5132 866
ea1562b3 867/* Parse the arguments to an opcode. */
252b5132 868
ea1562b3
NC
869static int
870tokenize_arguments (char *str,
871 expressionS tok[],
872 int ntok)
252b5132 873{
ea1562b3
NC
874 expressionS *end_tok = tok + ntok;
875 char *old_input_line_pointer;
876 int saw_comma = 0, saw_arg = 0;
877#ifdef DEBUG_ALPHA
878 expressionS *orig_tok = tok;
879#endif
880#ifdef RELOC_OP_P
881 char *p;
882 const struct alpha_reloc_op_tag *r;
883 int c, i;
884 size_t len;
885 int reloc_found_p = 0;
886#endif
252b5132 887
ea1562b3 888 memset (tok, 0, sizeof (*tok) * ntok);
252b5132 889
ea1562b3
NC
890 /* Save and restore input_line_pointer around this function. */
891 old_input_line_pointer = input_line_pointer;
892 input_line_pointer = str;
252b5132 893
ea1562b3
NC
894#ifdef RELOC_OP_P
895 /* ??? Wrest control of ! away from the regular expression parser. */
896 is_end_of_line[(unsigned char) '!'] = 1;
897#endif
252b5132 898
ea1562b3
NC
899 while (tok < end_tok && *input_line_pointer)
900 {
901 SKIP_WHITESPACE ();
902 switch (*input_line_pointer)
903 {
904 case '\0':
905 goto fini;
906
907#ifdef RELOC_OP_P
908 case '!':
909 /* A relocation operand can be placed after the normal operand on an
910 assembly language statement, and has the following form:
911 !relocation_type!sequence_number. */
912 if (reloc_found_p)
252b5132 913 {
ea1562b3
NC
914 /* Only support one relocation op per insn. */
915 as_bad (_("More than one relocation op per insn"));
916 goto err_report;
252b5132 917 }
252b5132 918
ea1562b3
NC
919 if (!saw_arg)
920 goto err;
252b5132 921
ea1562b3
NC
922 ++input_line_pointer;
923 SKIP_WHITESPACE ();
d02603dc 924 c = get_symbol_name (&p);
252b5132 925
ea1562b3
NC
926 /* Parse !relocation_type. */
927 len = input_line_pointer - p;
928 if (len == 0)
929 {
930 as_bad (_("No relocation operand"));
931 goto err_report;
932 }
252b5132 933
ea1562b3
NC
934 r = &alpha_reloc_op[0];
935 for (i = alpha_num_reloc_op - 1; i >= 0; i--, r++)
936 if (len == r->length && memcmp (p, r->name, len) == 0)
937 break;
938 if (i < 0)
939 {
940 as_bad (_("Unknown relocation operand: !%s"), p);
941 goto err_report;
942 }
252b5132 943
ea1562b3 944 *input_line_pointer = c;
d02603dc 945 SKIP_WHITESPACE_AFTER_NAME ();
ea1562b3
NC
946 if (*input_line_pointer != '!')
947 {
948 if (r->require_seq)
949 {
950 as_bad (_("no sequence number after !%s"), p);
951 goto err_report;
952 }
252b5132 953
ea1562b3
NC
954 tok->X_add_number = 0;
955 }
956 else
957 {
958 if (! r->allow_seq)
959 {
960 as_bad (_("!%s does not use a sequence number"), p);
961 goto err_report;
962 }
252b5132 963
ea1562b3 964 input_line_pointer++;
252b5132 965
ea1562b3
NC
966 /* Parse !sequence_number. */
967 expression (tok);
968 if (tok->X_op != O_constant || tok->X_add_number <= 0)
969 {
970 as_bad (_("Bad sequence number: !%s!%s"),
971 r->name, input_line_pointer);
972 goto err_report;
973 }
974 }
252b5132 975
ea1562b3
NC
976 tok->X_op = r->op;
977 reloc_found_p = 1;
978 ++tok;
979 break;
980#endif /* RELOC_OP_P */
252b5132 981
ea1562b3
NC
982 case ',':
983 ++input_line_pointer;
984 if (saw_comma || !saw_arg)
985 goto err;
986 saw_comma = 1;
987 break;
252b5132 988
ea1562b3
NC
989 case '(':
990 {
991 char *hold = input_line_pointer++;
252b5132 992
ea1562b3
NC
993 /* First try for parenthesized register ... */
994 expression (tok);
995 if (*input_line_pointer == ')' && tok->X_op == O_register)
996 {
997 tok->X_op = (saw_comma ? O_cpregister : O_pregister);
998 saw_comma = 0;
999 saw_arg = 1;
1000 ++input_line_pointer;
1001 ++tok;
1002 break;
1003 }
252b5132 1004
ea1562b3
NC
1005 /* ... then fall through to plain expression. */
1006 input_line_pointer = hold;
1007 }
252b5132 1008
ea1562b3
NC
1009 default:
1010 if (saw_arg && !saw_comma)
1011 goto err;
252b5132 1012
ea1562b3
NC
1013 expression (tok);
1014 if (tok->X_op == O_illegal || tok->X_op == O_absent)
1015 goto err;
252b5132 1016
ea1562b3
NC
1017 saw_comma = 0;
1018 saw_arg = 1;
1019 ++tok;
1020 break;
1021 }
1022 }
252b5132 1023
ea1562b3
NC
1024fini:
1025 if (saw_comma)
1026 goto err;
1027 input_line_pointer = old_input_line_pointer;
252b5132 1028
ea1562b3
NC
1029#ifdef DEBUG_ALPHA
1030 debug_exp (orig_tok, ntok - (end_tok - tok));
252b5132 1031#endif
ea1562b3
NC
1032#ifdef RELOC_OP_P
1033 is_end_of_line[(unsigned char) '!'] = 0;
252b5132 1034#endif
252b5132 1035
ea1562b3 1036 return ntok - (end_tok - tok);
00f7efb6 1037
ea1562b3
NC
1038err:
1039#ifdef RELOC_OP_P
1040 is_end_of_line[(unsigned char) '!'] = 0;
543833df 1041#endif
ea1562b3
NC
1042 input_line_pointer = old_input_line_pointer;
1043 return TOKENIZE_ERROR;
543833df 1044
ea1562b3
NC
1045#ifdef RELOC_OP_P
1046err_report:
1047 is_end_of_line[(unsigned char) '!'] = 0;
252b5132 1048#endif
ea1562b3
NC
1049 input_line_pointer = old_input_line_pointer;
1050 return TOKENIZE_ERROR_REPORT;
1051}
252b5132 1052
ea1562b3
NC
1053/* Search forward through all variants of an opcode looking for a
1054 syntax match. */
252b5132 1055
ea1562b3
NC
1056static const struct alpha_opcode *
1057find_opcode_match (const struct alpha_opcode *first_opcode,
1058 const expressionS *tok,
1059 int *pntok,
1060 int *pcpumatch)
1061{
1062 const struct alpha_opcode *opcode = first_opcode;
1063 int ntok = *pntok;
1064 int got_cpu_match = 0;
252b5132 1065
ea1562b3 1066 do
252b5132 1067 {
ea1562b3
NC
1068 const unsigned char *opidx;
1069 int tokidx = 0;
252b5132 1070
ea1562b3
NC
1071 /* Don't match opcodes that don't exist on this architecture. */
1072 if (!(opcode->flags & alpha_target))
1073 goto match_failed;
252b5132 1074
ea1562b3 1075 got_cpu_match = 1;
252b5132 1076
ea1562b3 1077 for (opidx = opcode->operands; *opidx; ++opidx)
252b5132 1078 {
ea1562b3 1079 const struct alpha_operand *operand = &alpha_operands[*opidx];
252b5132 1080
ea1562b3
NC
1081 /* Only take input from real operands. */
1082 if (operand->flags & AXP_OPERAND_FAKE)
1083 continue;
252b5132 1084
ea1562b3
NC
1085 /* When we expect input, make sure we have it. */
1086 if (tokidx >= ntok)
252b5132 1087 {
ea1562b3
NC
1088 if ((operand->flags & AXP_OPERAND_OPTIONAL_MASK) == 0)
1089 goto match_failed;
1090 continue;
252b5132 1091 }
252b5132 1092
ea1562b3
NC
1093 /* Match operand type with expression type. */
1094 switch (operand->flags & AXP_OPERAND_TYPECHECK_MASK)
252b5132 1095 {
ea1562b3
NC
1096 case AXP_OPERAND_IR:
1097 if (tok[tokidx].X_op != O_register
1098 || !is_ir_num (tok[tokidx].X_add_number))
1099 goto match_failed;
1100 break;
1101 case AXP_OPERAND_FPR:
1102 if (tok[tokidx].X_op != O_register
1103 || !is_fpr_num (tok[tokidx].X_add_number))
1104 goto match_failed;
1105 break;
1106 case AXP_OPERAND_IR | AXP_OPERAND_PARENS:
1107 if (tok[tokidx].X_op != O_pregister
1108 || !is_ir_num (tok[tokidx].X_add_number))
1109 goto match_failed;
1110 break;
1111 case AXP_OPERAND_IR | AXP_OPERAND_PARENS | AXP_OPERAND_COMMA:
1112 if (tok[tokidx].X_op != O_cpregister
1113 || !is_ir_num (tok[tokidx].X_add_number))
1114 goto match_failed;
1115 break;
252b5132 1116
ea1562b3
NC
1117 case AXP_OPERAND_RELATIVE:
1118 case AXP_OPERAND_SIGNED:
1119 case AXP_OPERAND_UNSIGNED:
1120 switch (tok[tokidx].X_op)
1121 {
1122 case O_illegal:
1123 case O_absent:
1124 case O_register:
1125 case O_pregister:
1126 case O_cpregister:
1127 goto match_failed;
252b5132 1128
ea1562b3
NC
1129 default:
1130 break;
1131 }
1132 break;
1133
1134 default:
1135 /* Everything else should have been fake. */
1136 abort ();
1137 }
1138 ++tokidx;
252b5132 1139 }
ea1562b3
NC
1140
1141 /* Possible match -- did we use all of our input? */
1142 if (tokidx == ntok)
1143 {
1144 *pntok = ntok;
1145 return opcode;
1146 }
1147
1148 match_failed:;
252b5132 1149 }
ea1562b3
NC
1150 while (++opcode - alpha_opcodes < (int) alpha_num_opcodes
1151 && !strcmp (opcode->name, first_opcode->name));
252b5132 1152
ea1562b3
NC
1153 if (*pcpumatch)
1154 *pcpumatch = got_cpu_match;
252b5132 1155
ea1562b3 1156 return NULL;
252b5132 1157}
252b5132 1158
ea1562b3
NC
1159/* Given an opcode name and a pre-tokenized set of arguments, assemble
1160 the insn, but do not emit it.
252b5132 1161
ea1562b3
NC
1162 Note that this implies no macros allowed, since we can't store more
1163 than one insn in an insn structure. */
1164
1165static void
1166assemble_tokens_to_insn (const char *opname,
1167 const expressionS *tok,
1168 int ntok,
1169 struct alpha_insn *insn)
252b5132 1170{
ea1562b3
NC
1171 const struct alpha_opcode *opcode;
1172
1173 /* Search opcodes. */
1174 opcode = (const struct alpha_opcode *) hash_find (alpha_opcode_hash, opname);
1175 if (opcode)
1176 {
1177 int cpumatch;
1178 opcode = find_opcode_match (opcode, tok, &ntok, &cpumatch);
1179 if (opcode)
1180 {
1181 assemble_insn (opcode, tok, ntok, insn, BFD_RELOC_UNUSED);
1182 return;
1183 }
1184 else if (cpumatch)
1185 as_bad (_("inappropriate arguments for opcode `%s'"), opname);
1186 else
1187 as_bad (_("opcode `%s' not supported for target %s"), opname,
1188 alpha_target_name);
1189 }
1190 else
1191 as_bad (_("unknown opcode `%s'"), opname);
252b5132
RH
1192}
1193
ea1562b3
NC
1194/* Build a BFD section with its flags set appropriately for the .lita,
1195 .lit8, or .lit4 sections. */
252b5132 1196
ea1562b3
NC
1197static void
1198create_literal_section (const char *name,
1199 segT *secp,
1200 symbolS **symp)
252b5132 1201{
ea1562b3
NC
1202 segT current_section = now_seg;
1203 int current_subsec = now_subseg;
1204 segT new_sec;
252b5132 1205
ea1562b3
NC
1206 *secp = new_sec = subseg_new (name, 0);
1207 subseg_set (current_section, current_subsec);
1208 bfd_set_section_alignment (stdoutput, new_sec, 4);
1209 bfd_set_section_flags (stdoutput, new_sec,
1210 SEC_RELOC | SEC_ALLOC | SEC_LOAD | SEC_READONLY
1211 | SEC_DATA);
a161fe53 1212
ea1562b3 1213 S_CLEAR_EXTERNAL (*symp = section_symbol (new_sec));
252b5132
RH
1214}
1215
ea1562b3 1216/* Load a (partial) expression into a target register.
252b5132 1217
ea1562b3
NC
1218 If poffset is not null, after the call it will either contain
1219 O_constant 0, or a 16-bit offset appropriate for any MEM format
1220 instruction. In addition, pbasereg will be modified to point to
1221 the base register to use in that MEM format instruction.
252b5132 1222
ea1562b3
NC
1223 In any case, *pbasereg should contain a base register to add to the
1224 expression. This will normally be either AXP_REG_ZERO or
1225 alpha_gp_register. Symbol addresses will always be loaded via $gp,
1226 so "foo($0)" is interpreted as adding the address of foo to $0;
1227 i.e. "ldq $targ, LIT($gp); addq $targ, $0, $targ". Odd, perhaps,
1228 but this is what OSF/1 does.
252b5132 1229
ea1562b3
NC
1230 If explicit relocations of the form !literal!<number> are allowed,
1231 and used, then explicit_reloc with be an expression pointer.
252b5132 1232
ea1562b3
NC
1233 Finally, the return value is nonzero if the calling macro may emit
1234 a LITUSE reloc if otherwise appropriate; the return value is the
1235 sequence number to use. */
252b5132 1236
ea1562b3
NC
1237static long
1238load_expression (int targreg,
1239 const expressionS *exp,
1240 int *pbasereg,
198f1251
TG
1241 expressionS *poffset,
1242 const char *opname)
ea1562b3
NC
1243{
1244 long emit_lituse = 0;
1245 offsetT addend = exp->X_add_number;
1246 int basereg = *pbasereg;
1247 struct alpha_insn insn;
1248 expressionS newtok[3];
3765b1be 1249
ea1562b3
NC
1250 switch (exp->X_op)
1251 {
1252 case O_symbol:
66ba4c77 1253 {
ea1562b3
NC
1254#ifdef OBJ_ECOFF
1255 offsetT lit;
66ba4c77 1256
ea1562b3
NC
1257 /* Attempt to reduce .lit load by splitting the offset from
1258 its symbol when possible, but don't create a situation in
1259 which we'd fail. */
1260 if (!range_signed_32 (addend) &&
1261 (alpha_noat_on || targreg == AXP_REG_AT))
66ba4c77 1262 {
ea1562b3
NC
1263 lit = add_to_literal_pool (exp->X_add_symbol, addend,
1264 alpha_lita_section, 8);
1265 addend = 0;
66ba4c77 1266 }
ea1562b3
NC
1267 else
1268 lit = add_to_literal_pool (exp->X_add_symbol, 0,
1269 alpha_lita_section, 8);
252b5132 1270
ea1562b3
NC
1271 if (lit >= 0x8000)
1272 as_fatal (_("overflow in literal (.lita) table"));
252b5132 1273
ea1562b3 1274 /* Emit "ldq r, lit(gp)". */
252b5132 1275
ea1562b3
NC
1276 if (basereg != alpha_gp_register && targreg == basereg)
1277 {
1278 if (alpha_noat_on)
1279 as_bad (_("macro requires $at register while noat in effect"));
1280 if (targreg == AXP_REG_AT)
1281 as_bad (_("macro requires $at while $at in use"));
252b5132 1282
ea1562b3
NC
1283 set_tok_reg (newtok[0], AXP_REG_AT);
1284 }
1285 else
1286 set_tok_reg (newtok[0], targreg);
252b5132 1287
ea1562b3
NC
1288 set_tok_sym (newtok[1], alpha_lita_symbol, lit);
1289 set_tok_preg (newtok[2], alpha_gp_register);
252b5132 1290
ea1562b3 1291 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
252b5132 1292
9c2799c2 1293 gas_assert (insn.nfixups == 1);
ea1562b3
NC
1294 insn.fixups[0].reloc = BFD_RELOC_ALPHA_LITERAL;
1295 insn.sequence = emit_lituse = next_sequence_num--;
1296#endif /* OBJ_ECOFF */
252b5132 1297#ifdef OBJ_ELF
ea1562b3 1298 /* Emit "ldq r, gotoff(gp)". */
252b5132 1299
ea1562b3
NC
1300 if (basereg != alpha_gp_register && targreg == basereg)
1301 {
1302 if (alpha_noat_on)
1303 as_bad (_("macro requires $at register while noat in effect"));
1304 if (targreg == AXP_REG_AT)
1305 as_bad (_("macro requires $at while $at in use"));
252b5132 1306
ea1562b3
NC
1307 set_tok_reg (newtok[0], AXP_REG_AT);
1308 }
1309 else
1310 set_tok_reg (newtok[0], targreg);
252b5132 1311
ea1562b3
NC
1312 /* XXX: Disable this .got minimizing optimization so that we can get
1313 better instruction offset knowledge in the compiler. This happens
1314 very infrequently anyway. */
1315 if (1
1316 || (!range_signed_32 (addend)
1317 && (alpha_noat_on || targreg == AXP_REG_AT)))
1318 {
1319 newtok[1] = *exp;
1320 addend = 0;
1321 }
1322 else
1323 set_tok_sym (newtok[1], exp->X_add_symbol, 0);
252b5132 1324
ea1562b3 1325 set_tok_preg (newtok[2], alpha_gp_register);
252b5132 1326
ea1562b3 1327 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
252b5132 1328
9c2799c2 1329 gas_assert (insn.nfixups == 1);
ea1562b3
NC
1330 insn.fixups[0].reloc = BFD_RELOC_ALPHA_ELF_LITERAL;
1331 insn.sequence = emit_lituse = next_sequence_num--;
1332#endif /* OBJ_ELF */
1333#ifdef OBJ_EVAX
ea1562b3 1334 /* Find symbol or symbol pointer in link section. */
252b5132 1335
198f1251 1336 if (exp->X_add_symbol == alpha_evax_proc->symbol)
ea1562b3 1337 {
51794af8
TG
1338 /* Linkage-relative expression. */
1339 set_tok_reg (newtok[0], targreg);
1340
ea1562b3
NC
1341 if (range_signed_16 (addend))
1342 {
ea1562b3 1343 set_tok_const (newtok[1], addend);
ea1562b3
NC
1344 addend = 0;
1345 }
1346 else
1347 {
ea1562b3 1348 set_tok_const (newtok[1], 0);
ea1562b3 1349 }
51794af8
TG
1350 set_tok_preg (newtok[2], basereg);
1351 assemble_tokens_to_insn ("lda", newtok, 3, &insn);
ea1562b3
NC
1352 }
1353 else
1354 {
198f1251
TG
1355 const char *symname = S_GET_NAME (exp->X_add_symbol);
1356 const char *ptr1, *ptr2;
1357 int symlen = strlen (symname);
1358
1359 if ((symlen > 4 &&
1360 strcmp (ptr2 = &symname [symlen - 4], "..lk") == 0))
ea1562b3 1361 {
51794af8
TG
1362 /* Access to an item whose address is stored in the linkage
1363 section. Just read the address. */
198f1251
TG
1364 set_tok_reg (newtok[0], targreg);
1365
1366 newtok[1] = *exp;
1367 newtok[1].X_op = O_subtract;
1368 newtok[1].X_op_symbol = alpha_evax_proc->symbol;
1369
1370 set_tok_preg (newtok[2], basereg);
1371 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
1372 alpha_linkage_symbol = exp->X_add_symbol;
1373
1374 if (poffset)
1375 set_tok_const (*poffset, 0);
1376
1377 if (alpha_flag_replace && targreg == 26)
1378 {
51794af8 1379 /* Add a NOP fixup for 'ldX $26,YYY..NAME..lk'. */
198f1251
TG
1380 char *ensymname;
1381 symbolS *ensym;
198f1251 1382
51794af8 1383 /* Build the entry name as 'NAME..en'. */
198f1251
TG
1384 ptr1 = strstr (symname, "..") + 2;
1385 if (ptr1 > ptr2)
1386 ptr1 = symname;
e1f4d6bd 1387 ensymname = (char *) alloca (ptr2 - ptr1 + 5);
198f1251
TG
1388 memcpy (ensymname, ptr1, ptr2 - ptr1);
1389 memcpy (ensymname + (ptr2 - ptr1), "..en", 5);
1390
9c2799c2 1391 gas_assert (insn.nfixups + 1 <= MAX_INSN_FIXUPS);
198f1251
TG
1392 insn.fixups[insn.nfixups].reloc = BFD_RELOC_ALPHA_NOP;
1393 ensym = symbol_find_or_make (ensymname);
f8e24652 1394 symbol_mark_used (ensym);
198f1251
TG
1395 /* The fixup must be the same as the BFD_RELOC_ALPHA_BOH
1396 case in emit_jsrjmp. See B.4.5.2 of the OpenVMS Linker
1397 Utility Manual. */
1398 insn.fixups[insn.nfixups].exp.X_op = O_symbol;
1399 insn.fixups[insn.nfixups].exp.X_add_symbol = ensym;
1400 insn.fixups[insn.nfixups].exp.X_add_number = 0;
1401 insn.fixups[insn.nfixups].xtrasym = alpha_linkage_symbol;
1402 insn.fixups[insn.nfixups].procsym = alpha_evax_proc->symbol;
1403 insn.nfixups++;
1404
1405 /* ??? Force bsym to be instantiated now, as it will be
1406 too late to do so in tc_gen_reloc. */
87975d2a 1407 symbol_get_bfdsym (exp->X_add_symbol);
198f1251
TG
1408 }
1409 else if (alpha_flag_replace && targreg == 27)
1410 {
51794af8 1411 /* Add a lda fixup for 'ldX $27,YYY.NAME..lk+8'. */
198f1251
TG
1412 char *psymname;
1413 symbolS *psym;
1414
51794af8 1415 /* Extract NAME. */
198f1251
TG
1416 ptr1 = strstr (symname, "..") + 2;
1417 if (ptr1 > ptr2)
1418 ptr1 = symname;
e1f4d6bd 1419 psymname = (char *) alloca (ptr2 - ptr1 + 1);
198f1251
TG
1420 memcpy (psymname, ptr1, ptr2 - ptr1);
1421 psymname [ptr2 - ptr1] = 0;
51794af8 1422
9c2799c2 1423 gas_assert (insn.nfixups + 1 <= MAX_INSN_FIXUPS);
198f1251
TG
1424 insn.fixups[insn.nfixups].reloc = BFD_RELOC_ALPHA_LDA;
1425 psym = symbol_find_or_make (psymname);
f8e24652 1426 symbol_mark_used (psym);
198f1251
TG
1427 insn.fixups[insn.nfixups].exp.X_op = O_subtract;
1428 insn.fixups[insn.nfixups].exp.X_add_symbol = psym;
1429 insn.fixups[insn.nfixups].exp.X_op_symbol = alpha_evax_proc->symbol;
1430 insn.fixups[insn.nfixups].exp.X_add_number = 0;
1431 insn.fixups[insn.nfixups].xtrasym = alpha_linkage_symbol;
1432 insn.fixups[insn.nfixups].procsym = alpha_evax_proc->symbol;
1433 insn.nfixups++;
1434 }
1435
51794af8 1436 emit_insn (&insn);
198f1251 1437 return 0;
ea1562b3
NC
1438 }
1439 else
198f1251 1440 {
51794af8
TG
1441 /* Not in the linkage section. Put the value into the linkage
1442 section. */
198f1251 1443 symbolS *linkexp;
252b5132 1444
198f1251
TG
1445 if (!range_signed_32 (addend))
1446 addend = sign_extend_32 (addend);
8aacb050 1447 linkexp = add_to_link_pool (exp->X_add_symbol, 0);
198f1251
TG
1448 set_tok_reg (newtok[0], targreg);
1449 set_tok_sym (newtok[1], linkexp, 0);
1450 set_tok_preg (newtok[2], basereg);
1451 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
1452 }
ea1562b3
NC
1453 }
1454#endif /* OBJ_EVAX */
252b5132 1455
ea1562b3 1456 emit_insn (&insn);
19f78583 1457
ea1562b3
NC
1458#ifndef OBJ_EVAX
1459 if (basereg != alpha_gp_register && basereg != AXP_REG_ZERO)
1460 {
1461 /* Emit "addq r, base, r". */
19f78583 1462
ea1562b3
NC
1463 set_tok_reg (newtok[1], basereg);
1464 set_tok_reg (newtok[2], targreg);
1465 assemble_tokens ("addq", newtok, 3, 0);
1466 }
1467#endif
1468 basereg = targreg;
1469 }
1470 break;
19f78583 1471
ea1562b3
NC
1472 case O_constant:
1473 break;
19f78583 1474
ea1562b3
NC
1475 case O_subtract:
1476 /* Assume that this difference expression will be resolved to an
1477 absolute value and that that value will fit in 16 bits. */
19f78583 1478
ea1562b3
NC
1479 set_tok_reg (newtok[0], targreg);
1480 newtok[1] = *exp;
1481 set_tok_preg (newtok[2], basereg);
198f1251 1482 assemble_tokens (opname, newtok, 3, 0);
43b4c25e 1483
ea1562b3
NC
1484 if (poffset)
1485 set_tok_const (*poffset, 0);
1486 return 0;
43b4c25e 1487
ea1562b3
NC
1488 case O_big:
1489 if (exp->X_add_number > 0)
1490 as_bad (_("bignum invalid; zero assumed"));
1491 else
1492 as_bad (_("floating point number invalid; zero assumed"));
1493 addend = 0;
1494 break;
43b4c25e 1495
ea1562b3
NC
1496 default:
1497 as_bad (_("can't handle expression"));
1498 addend = 0;
1499 break;
1500 }
43b4c25e 1501
ea1562b3 1502 if (!range_signed_32 (addend))
43b4c25e 1503 {
198f1251
TG
1504#ifdef OBJ_EVAX
1505 symbolS *litexp;
1506#else
ea1562b3
NC
1507 offsetT lit;
1508 long seq_num = next_sequence_num--;
198f1251 1509#endif
43b4c25e 1510
ea1562b3
NC
1511 /* For 64-bit addends, just put it in the literal pool. */
1512#ifdef OBJ_EVAX
1513 /* Emit "ldq targreg, lit(basereg)". */
8aacb050 1514 litexp = add_to_link_pool (section_symbol (absolute_section), addend);
ea1562b3 1515 set_tok_reg (newtok[0], targreg);
198f1251 1516 set_tok_sym (newtok[1], litexp, 0);
ea1562b3
NC
1517 set_tok_preg (newtok[2], alpha_gp_register);
1518 assemble_tokens ("ldq", newtok, 3, 0);
1519#else
1520
1521 if (alpha_lit8_section == NULL)
43b4c25e 1522 {
ea1562b3
NC
1523 create_literal_section (".lit8",
1524 &alpha_lit8_section,
1525 &alpha_lit8_symbol);
1526
1527#ifdef OBJ_ECOFF
1528 alpha_lit8_literal = add_to_literal_pool (alpha_lit8_symbol, 0x8000,
1529 alpha_lita_section, 8);
1530 if (alpha_lit8_literal >= 0x8000)
1531 as_fatal (_("overflow in literal (.lita) table"));
11f45fb5 1532#endif
ea1562b3 1533 }
43b4c25e 1534
ea1562b3
NC
1535 lit = add_to_literal_pool (NULL, addend, alpha_lit8_section, 8) - 0x8000;
1536 if (lit >= 0x8000)
1537 as_fatal (_("overflow in literal (.lit8) table"));
19f78583 1538
ea1562b3 1539 /* Emit "lda litreg, .lit8+0x8000". */
3765b1be 1540
ea1562b3
NC
1541 if (targreg == basereg)
1542 {
1543 if (alpha_noat_on)
1544 as_bad (_("macro requires $at register while noat in effect"));
1545 if (targreg == AXP_REG_AT)
1546 as_bad (_("macro requires $at while $at in use"));
1547
1548 set_tok_reg (newtok[0], AXP_REG_AT);
43b4c25e 1549 }
ea1562b3
NC
1550 else
1551 set_tok_reg (newtok[0], targreg);
1552#ifdef OBJ_ECOFF
1553 set_tok_sym (newtok[1], alpha_lita_symbol, alpha_lit8_literal);
1554#endif
1555#ifdef OBJ_ELF
1556 set_tok_sym (newtok[1], alpha_lit8_symbol, 0x8000);
1557#endif
1558 set_tok_preg (newtok[2], alpha_gp_register);
43b4c25e 1559
ea1562b3 1560 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
19f78583 1561
9c2799c2 1562 gas_assert (insn.nfixups == 1);
ea1562b3
NC
1563#ifdef OBJ_ECOFF
1564 insn.fixups[0].reloc = BFD_RELOC_ALPHA_LITERAL;
1565#endif
1566#ifdef OBJ_ELF
1567 insn.fixups[0].reloc = BFD_RELOC_ALPHA_ELF_LITERAL;
1568#endif
1569 insn.sequence = seq_num;
19f78583 1570
ea1562b3 1571 emit_insn (&insn);
19f78583 1572
ea1562b3 1573 /* Emit "ldq litreg, lit(litreg)". */
19f78583 1574
ea1562b3
NC
1575 set_tok_const (newtok[1], lit);
1576 set_tok_preg (newtok[2], newtok[0].X_add_number);
1577
1578 assemble_tokens_to_insn ("ldq", newtok, 3, &insn);
1579
9c2799c2 1580 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
1581 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
1582 insn.fixups[insn.nfixups].exp.X_op = O_absent;
1583 insn.nfixups++;
1584 insn.sequence = seq_num;
1585 emit_lituse = 0;
1586
1587 emit_insn (&insn);
1588
1589 /* Emit "addq litreg, base, target". */
1590
1591 if (basereg != AXP_REG_ZERO)
1592 {
1593 set_tok_reg (newtok[1], basereg);
1594 set_tok_reg (newtok[2], targreg);
1595 assemble_tokens ("addq", newtok, 3, 0);
1596 }
1597#endif /* !OBJ_EVAX */
1598
1599 if (poffset)
1600 set_tok_const (*poffset, 0);
1601 *pbasereg = targreg;
1602 }
1603 else
43b4c25e 1604 {
ea1562b3
NC
1605 offsetT low, high, extra, tmp;
1606
1607 /* For 32-bit operands, break up the addend. */
1608
1609 low = sign_extend_16 (addend);
1610 tmp = addend - low;
1611 high = sign_extend_16 (tmp >> 16);
1612
1613 if (tmp - (high << 16))
43b4c25e 1614 {
ea1562b3
NC
1615 extra = 0x4000;
1616 tmp -= 0x40000000;
1617 high = sign_extend_16 (tmp >> 16);
1618 }
1619 else
1620 extra = 0;
3765b1be 1621
ea1562b3
NC
1622 set_tok_reg (newtok[0], targreg);
1623 set_tok_preg (newtok[2], basereg);
3765b1be 1624
ea1562b3
NC
1625 if (extra)
1626 {
1627 /* Emit "ldah r, extra(r). */
1628 set_tok_const (newtok[1], extra);
1629 assemble_tokens ("ldah", newtok, 3, 0);
1630 set_tok_preg (newtok[2], basereg = targreg);
1631 }
43b4c25e 1632
ea1562b3
NC
1633 if (high)
1634 {
1635 /* Emit "ldah r, high(r). */
1636 set_tok_const (newtok[1], high);
1637 assemble_tokens ("ldah", newtok, 3, 0);
1638 basereg = targreg;
1639 set_tok_preg (newtok[2], basereg);
1640 }
19f78583 1641
ea1562b3
NC
1642 if ((low && !poffset) || (!poffset && basereg != targreg))
1643 {
1644 /* Emit "lda r, low(base)". */
1645 set_tok_const (newtok[1], low);
1646 assemble_tokens ("lda", newtok, 3, 0);
1647 basereg = targreg;
1648 low = 0;
43b4c25e 1649 }
ea1562b3
NC
1650
1651 if (poffset)
1652 set_tok_const (*poffset, low);
1653 *pbasereg = basereg;
43b4c25e 1654 }
ea1562b3
NC
1655
1656 return emit_lituse;
43b4c25e 1657}
43b4c25e 1658
ea1562b3
NC
1659/* The lda macro differs from the lda instruction in that it handles
1660 most simple expressions, particularly symbol address loads and
1661 large constants. */
11f45fb5 1662
ea1562b3
NC
1663static void
1664emit_lda (const expressionS *tok,
1665 int ntok,
1666 const void * unused ATTRIBUTE_UNUSED)
1667{
1668 int basereg;
43b4c25e 1669
ea1562b3
NC
1670 if (ntok == 2)
1671 basereg = (tok[1].X_op == O_constant ? AXP_REG_ZERO : alpha_gp_register);
1672 else
1673 basereg = tok[2].X_add_number;
1674
198f1251 1675 (void) load_expression (tok[0].X_add_number, &tok[1], &basereg, NULL, "lda");
43b4c25e 1676}
43b4c25e 1677
ea1562b3
NC
1678/* The ldah macro differs from the ldah instruction in that it has $31
1679 as an implied base register. */
252b5132 1680
ea1562b3
NC
1681static void
1682emit_ldah (const expressionS *tok,
1683 int ntok ATTRIBUTE_UNUSED,
1684 const void * unused ATTRIBUTE_UNUSED)
252b5132 1685{
ea1562b3 1686 expressionS newtok[3];
252b5132 1687
ea1562b3
NC
1688 newtok[0] = tok[0];
1689 newtok[1] = tok[1];
1690 set_tok_preg (newtok[2], AXP_REG_ZERO);
252b5132 1691
ea1562b3
NC
1692 assemble_tokens ("ldah", newtok, 3, 0);
1693}
19f78583 1694
ea1562b3
NC
1695/* Called internally to handle all alignment needs. This takes care
1696 of eliding calls to frag_align if'n the cached current alignment
1697 says we've already got it, as well as taking care of the auto-align
1698 feature wrt labels. */
252b5132 1699
ea1562b3
NC
1700static void
1701alpha_align (int n,
1702 char *pfill,
1703 symbolS *label,
1704 int force ATTRIBUTE_UNUSED)
1705{
1706 if (alpha_current_align >= n)
1707 return;
43b4c25e 1708
ea1562b3
NC
1709 if (pfill == NULL)
1710 {
1711 if (subseg_text_p (now_seg))
1712 frag_align_code (n, 0);
1713 else
1714 frag_align (n, 0, 0);
1715 }
1716 else
1717 frag_align (n, *pfill, 0);
43b4c25e 1718
ea1562b3 1719 alpha_current_align = n;
43b4c25e 1720
ea1562b3
NC
1721 if (label != NULL && S_GET_SEGMENT (label) == now_seg)
1722 {
1723 symbol_set_frag (label, frag_now);
1724 S_SET_VALUE (label, (valueT) frag_now_fix ());
1725 }
43b4c25e 1726
ea1562b3 1727 record_alignment (now_seg, n);
43b4c25e 1728
ea1562b3
NC
1729 /* ??? If alpha_flag_relax && force && elf, record the requested alignment
1730 in a reloc for the linker to see. */
1731}
19f78583 1732
ea1562b3 1733/* Actually output an instruction with its fixup. */
19f78583 1734
ea1562b3
NC
1735static void
1736emit_insn (struct alpha_insn *insn)
1737{
1738 char *f;
1739 int i;
43b4c25e 1740
ea1562b3
NC
1741 /* Take care of alignment duties. */
1742 if (alpha_auto_align_on && alpha_current_align < 2)
1743 alpha_align (2, (char *) NULL, alpha_insn_label, 0);
1744 if (alpha_current_align > 2)
1745 alpha_current_align = 2;
1746 alpha_insn_label = NULL;
43b4c25e 1747
ea1562b3
NC
1748 /* Write out the instruction. */
1749 f = frag_more (4);
1750 md_number_to_chars (f, insn->insn, 4);
43b4c25e 1751
ea1562b3
NC
1752#ifdef OBJ_ELF
1753 dwarf2_emit_insn (4);
1754#endif
252b5132 1755
ea1562b3
NC
1756 /* Apply the fixups in order. */
1757 for (i = 0; i < insn->nfixups; ++i)
1758 {
1759 const struct alpha_operand *operand = (const struct alpha_operand *) 0;
1760 struct alpha_fixup *fixup = &insn->fixups[i];
1761 struct alpha_reloc_tag *info = NULL;
1762 int size, pcrel;
1763 fixS *fixP;
252b5132 1764
ea1562b3
NC
1765 /* Some fixups are only used internally and so have no howto. */
1766 if ((int) fixup->reloc < 0)
1767 {
1768 operand = &alpha_operands[-(int) fixup->reloc];
1769 size = 4;
1770 pcrel = ((operand->flags & AXP_OPERAND_RELATIVE) != 0);
1771 }
1772 else if (fixup->reloc > BFD_RELOC_UNUSED
1773 || fixup->reloc == BFD_RELOC_ALPHA_GPDISP_HI16
1774 || fixup->reloc == BFD_RELOC_ALPHA_GPDISP_LO16)
1775 {
1776 size = 2;
1777 pcrel = 0;
1778 }
1779 else
1780 {
21d799b5
NC
1781 reloc_howto_type *reloc_howto =
1782 bfd_reloc_type_lookup (stdoutput,
1783 (bfd_reloc_code_real_type) fixup->reloc);
9c2799c2 1784 gas_assert (reloc_howto);
252b5132 1785
ea1562b3 1786 size = bfd_get_reloc_size (reloc_howto);
252b5132 1787
198f1251
TG
1788 switch (fixup->reloc)
1789 {
1790#ifdef OBJ_EVAX
1791 case BFD_RELOC_ALPHA_NOP:
1792 case BFD_RELOC_ALPHA_BSR:
1793 case BFD_RELOC_ALPHA_LDA:
1794 case BFD_RELOC_ALPHA_BOH:
1795 break;
1796#endif
1797 default:
9c2799c2 1798 gas_assert (size >= 1 && size <= 4);
198f1251 1799 }
3739860c 1800
ea1562b3
NC
1801 pcrel = reloc_howto->pc_relative;
1802 }
43b4c25e 1803
ea1562b3 1804 fixP = fix_new_exp (frag_now, f - frag_now->fr_literal, size,
21d799b5 1805 &fixup->exp, pcrel, (bfd_reloc_code_real_type) fixup->reloc);
252b5132 1806
ea1562b3
NC
1807 /* Turn off complaints that the addend is too large for some fixups,
1808 and copy in the sequence number for the explicit relocations. */
1809 switch (fixup->reloc)
1810 {
1811 case BFD_RELOC_ALPHA_HINT:
1812 case BFD_RELOC_GPREL32:
1813 case BFD_RELOC_GPREL16:
1814 case BFD_RELOC_ALPHA_GPREL_HI16:
1815 case BFD_RELOC_ALPHA_GPREL_LO16:
1816 case BFD_RELOC_ALPHA_GOTDTPREL16:
1817 case BFD_RELOC_ALPHA_DTPREL_HI16:
1818 case BFD_RELOC_ALPHA_DTPREL_LO16:
1819 case BFD_RELOC_ALPHA_DTPREL16:
1820 case BFD_RELOC_ALPHA_GOTTPREL16:
1821 case BFD_RELOC_ALPHA_TPREL_HI16:
1822 case BFD_RELOC_ALPHA_TPREL_LO16:
1823 case BFD_RELOC_ALPHA_TPREL16:
1824 fixP->fx_no_overflow = 1;
252b5132 1825 break;
252b5132 1826
ea1562b3
NC
1827 case BFD_RELOC_ALPHA_GPDISP_HI16:
1828 fixP->fx_no_overflow = 1;
1829 fixP->fx_addsy = section_symbol (now_seg);
1830 fixP->fx_offset = 0;
43b4c25e 1831
ea1562b3
NC
1832 info = get_alpha_reloc_tag (insn->sequence);
1833 if (++info->n_master > 1)
1834 as_bad (_("too many ldah insns for !gpdisp!%ld"), insn->sequence);
1835 if (info->segment != now_seg)
1836 as_bad (_("both insns for !gpdisp!%ld must be in the same section"),
1837 insn->sequence);
1838 fixP->tc_fix_data.info = info;
1839 break;
43b4c25e 1840
ea1562b3
NC
1841 case BFD_RELOC_ALPHA_GPDISP_LO16:
1842 fixP->fx_no_overflow = 1;
252b5132 1843
ea1562b3
NC
1844 info = get_alpha_reloc_tag (insn->sequence);
1845 if (++info->n_slaves > 1)
1846 as_bad (_("too many lda insns for !gpdisp!%ld"), insn->sequence);
1847 if (info->segment != now_seg)
1848 as_bad (_("both insns for !gpdisp!%ld must be in the same section"),
1849 insn->sequence);
1850 fixP->tc_fix_data.info = info;
1851 info->slaves = fixP;
1852 break;
1853
1854 case BFD_RELOC_ALPHA_LITERAL:
1855 case BFD_RELOC_ALPHA_ELF_LITERAL:
1856 fixP->fx_no_overflow = 1;
1857
1858 if (insn->sequence == 0)
1859 break;
1860 info = get_alpha_reloc_tag (insn->sequence);
1861 info->master = fixP;
1862 info->n_master++;
1863 if (info->segment != now_seg)
1864 info->multi_section_p = 1;
1865 fixP->tc_fix_data.info = info;
1866 break;
43b4c25e 1867
19f78583 1868#ifdef RELOC_OP_P
ea1562b3
NC
1869 case DUMMY_RELOC_LITUSE_ADDR:
1870 fixP->fx_offset = LITUSE_ALPHA_ADDR;
1871 goto do_lituse;
1872 case DUMMY_RELOC_LITUSE_BASE:
1873 fixP->fx_offset = LITUSE_ALPHA_BASE;
1874 goto do_lituse;
1875 case DUMMY_RELOC_LITUSE_BYTOFF:
1876 fixP->fx_offset = LITUSE_ALPHA_BYTOFF;
1877 goto do_lituse;
1878 case DUMMY_RELOC_LITUSE_JSR:
1879 fixP->fx_offset = LITUSE_ALPHA_JSR;
1880 goto do_lituse;
1881 case DUMMY_RELOC_LITUSE_TLSGD:
1882 fixP->fx_offset = LITUSE_ALPHA_TLSGD;
1883 goto do_lituse;
1884 case DUMMY_RELOC_LITUSE_TLSLDM:
1885 fixP->fx_offset = LITUSE_ALPHA_TLSLDM;
1886 goto do_lituse;
04fe8f58
RH
1887 case DUMMY_RELOC_LITUSE_JSRDIRECT:
1888 fixP->fx_offset = LITUSE_ALPHA_JSRDIRECT;
1889 goto do_lituse;
ea1562b3
NC
1890 do_lituse:
1891 fixP->fx_addsy = section_symbol (now_seg);
1892 fixP->fx_r_type = BFD_RELOC_ALPHA_LITUSE;
1893
1894 info = get_alpha_reloc_tag (insn->sequence);
1895 if (fixup->reloc == DUMMY_RELOC_LITUSE_TLSGD)
1896 info->saw_lu_tlsgd = 1;
1897 else if (fixup->reloc == DUMMY_RELOC_LITUSE_TLSLDM)
1898 info->saw_lu_tlsldm = 1;
1899 if (++info->n_slaves > 1)
1900 {
1901 if (info->saw_lu_tlsgd)
1902 as_bad (_("too many lituse insns for !lituse_tlsgd!%ld"),
1903 insn->sequence);
1904 else if (info->saw_lu_tlsldm)
1905 as_bad (_("too many lituse insns for !lituse_tlsldm!%ld"),
1906 insn->sequence);
1907 }
1908 fixP->tc_fix_data.info = info;
1909 fixP->tc_fix_data.next_reloc = info->slaves;
1910 info->slaves = fixP;
1911 if (info->segment != now_seg)
1912 info->multi_section_p = 1;
1913 break;
1914
1915 case BFD_RELOC_ALPHA_TLSGD:
1916 fixP->fx_no_overflow = 1;
1917
1918 if (insn->sequence == 0)
1919 break;
1920 info = get_alpha_reloc_tag (insn->sequence);
1921 if (info->saw_tlsgd)
1922 as_bad (_("duplicate !tlsgd!%ld"), insn->sequence);
1923 else if (info->saw_tlsldm)
1924 as_bad (_("sequence number in use for !tlsldm!%ld"),
1925 insn->sequence);
1926 else
1927 info->saw_tlsgd = 1;
1928 fixP->tc_fix_data.info = info;
1929 break;
1930
1931 case BFD_RELOC_ALPHA_TLSLDM:
1932 fixP->fx_no_overflow = 1;
1933
1934 if (insn->sequence == 0)
1935 break;
1936 info = get_alpha_reloc_tag (insn->sequence);
1937 if (info->saw_tlsldm)
1938 as_bad (_("duplicate !tlsldm!%ld"), insn->sequence);
1939 else if (info->saw_tlsgd)
1940 as_bad (_("sequence number in use for !tlsgd!%ld"),
1941 insn->sequence);
1942 else
1943 info->saw_tlsldm = 1;
1944 fixP->tc_fix_data.info = info;
1945 break;
19f78583 1946#endif
198f1251
TG
1947#ifdef OBJ_EVAX
1948 case BFD_RELOC_ALPHA_NOP:
1949 case BFD_RELOC_ALPHA_LDA:
1950 case BFD_RELOC_ALPHA_BSR:
1951 case BFD_RELOC_ALPHA_BOH:
1952 info = get_alpha_reloc_tag (next_sequence_num--);
1953 fixP->tc_fix_data.info = info;
1954 fixP->tc_fix_data.info->sym = fixup->xtrasym;
1955 fixP->tc_fix_data.info->psym = fixup->procsym;
1956 break;
1957#endif
1958
ea1562b3
NC
1959 default:
1960 if ((int) fixup->reloc < 0)
1961 {
1962 if (operand->flags & AXP_OPERAND_NOOVERFLOW)
1963 fixP->fx_no_overflow = 1;
1964 }
1965 break;
1966 }
1967 }
252b5132
RH
1968}
1969
ea1562b3 1970/* Insert an operand value into an instruction. */
252b5132 1971
ea1562b3
NC
1972static unsigned
1973insert_operand (unsigned insn,
1974 const struct alpha_operand *operand,
1975 offsetT val,
1976 char *file,
1977 unsigned line)
252b5132 1978{
ea1562b3 1979 if (operand->bits != 32 && !(operand->flags & AXP_OPERAND_NOOVERFLOW))
252b5132 1980 {
ea1562b3 1981 offsetT min, max;
252b5132 1982
ea1562b3 1983 if (operand->flags & AXP_OPERAND_SIGNED)
252b5132 1984 {
ea1562b3
NC
1985 max = (1 << (operand->bits - 1)) - 1;
1986 min = -(1 << (operand->bits - 1));
1987 }
1988 else
1989 {
1990 max = (1 << operand->bits) - 1;
1991 min = 0;
1992 }
252b5132 1993
ea1562b3 1994 if (val < min || val > max)
a06413e3 1995 as_bad_value_out_of_range (_("operand"), val, min, max, file, line);
ea1562b3 1996 }
252b5132 1997
ea1562b3
NC
1998 if (operand->insert)
1999 {
2000 const char *errmsg = NULL;
252b5132
RH
2001
2002 insn = (*operand->insert) (insn, val, &errmsg);
2003 if (errmsg)
20203fb9 2004 as_warn ("%s", errmsg);
252b5132
RH
2005 }
2006 else
2007 insn |= ((val & ((1 << operand->bits) - 1)) << operand->shift);
2008
2009 return insn;
2010}
2011
11f45fb5
NC
2012/* Turn an opcode description and a set of arguments into
2013 an instruction and a fixup. */
252b5132
RH
2014
2015static void
ea1562b3
NC
2016assemble_insn (const struct alpha_opcode *opcode,
2017 const expressionS *tok,
2018 int ntok,
2019 struct alpha_insn *insn,
21d799b5 2020 extended_bfd_reloc_code_real_type reloc)
252b5132 2021{
19f78583
RH
2022 const struct alpha_operand *reloc_operand = NULL;
2023 const expressionS *reloc_exp = NULL;
252b5132
RH
2024 const unsigned char *argidx;
2025 unsigned image;
2026 int tokidx = 0;
2027
2028 memset (insn, 0, sizeof (*insn));
2029 image = opcode->opcode;
2030
2031 for (argidx = opcode->operands; *argidx; ++argidx)
2032 {
2033 const struct alpha_operand *operand = &alpha_operands[*argidx];
32ff5c2e 2034 const expressionS *t = (const expressionS *) 0;
252b5132
RH
2035
2036 if (operand->flags & AXP_OPERAND_FAKE)
2037 {
ea1562b3 2038 /* Fake operands take no value and generate no fixup. */
32ff5c2e 2039 image = insert_operand (image, operand, 0, NULL, 0);
252b5132
RH
2040 continue;
2041 }
2042
2043 if (tokidx >= ntok)
2044 {
2045 switch (operand->flags & AXP_OPERAND_OPTIONAL_MASK)
2046 {
2047 case AXP_OPERAND_DEFAULT_FIRST:
2048 t = &tok[0];
2049 break;
2050 case AXP_OPERAND_DEFAULT_SECOND:
2051 t = &tok[1];
2052 break;
2053 case AXP_OPERAND_DEFAULT_ZERO:
2054 {
446a06c9 2055 static expressionS zero_exp;
252b5132 2056 t = &zero_exp;
446a06c9
MM
2057 zero_exp.X_op = O_constant;
2058 zero_exp.X_unsigned = 1;
252b5132
RH
2059 }
2060 break;
2061 default:
bc805888 2062 abort ();
252b5132
RH
2063 }
2064 }
2065 else
2066 t = &tok[tokidx++];
2067
2068 switch (t->X_op)
2069 {
2070 case O_register:
2071 case O_pregister:
2072 case O_cpregister:
32ff5c2e
KH
2073 image = insert_operand (image, operand, regno (t->X_add_number),
2074 NULL, 0);
252b5132
RH
2075 break;
2076
2077 case O_constant:
32ff5c2e 2078 image = insert_operand (image, operand, t->X_add_number, NULL, 0);
9c2799c2 2079 gas_assert (reloc_operand == NULL);
19f78583
RH
2080 reloc_operand = operand;
2081 reloc_exp = t;
252b5132
RH
2082 break;
2083
2084 default:
19f78583
RH
2085 /* This is only 0 for fields that should contain registers,
2086 which means this pattern shouldn't have matched. */
2087 if (operand->default_reloc == 0)
2088 abort ();
252b5132 2089
19f78583 2090 /* There is one special case for which an insn receives two
cc8a6dd0 2091 relocations, and thus the user-supplied reloc does not
19f78583
RH
2092 override the operand reloc. */
2093 if (operand->default_reloc == BFD_RELOC_ALPHA_HINT)
2094 {
2095 struct alpha_fixup *fixup;
252b5132 2096
19f78583
RH
2097 if (insn->nfixups >= MAX_INSN_FIXUPS)
2098 as_fatal (_("too many fixups"));
252b5132 2099
19f78583
RH
2100 fixup = &insn->fixups[insn->nfixups++];
2101 fixup->exp = *t;
2102 fixup->reloc = BFD_RELOC_ALPHA_HINT;
2103 }
2104 else
2105 {
2106 if (reloc == BFD_RELOC_UNUSED)
2107 reloc = operand->default_reloc;
2108
9c2799c2 2109 gas_assert (reloc_operand == NULL);
19f78583
RH
2110 reloc_operand = operand;
2111 reloc_exp = t;
2112 }
252b5132
RH
2113 break;
2114 }
2115 }
2116
19f78583
RH
2117 if (reloc != BFD_RELOC_UNUSED)
2118 {
2119 struct alpha_fixup *fixup;
2120
2121 if (insn->nfixups >= MAX_INSN_FIXUPS)
2122 as_fatal (_("too many fixups"));
2123
2124 /* ??? My but this is hacky. But the OSF/1 assembler uses the same
2125 relocation tag for both ldah and lda with gpdisp. Choose the
2126 correct internal relocation based on the opcode. */
2127 if (reloc == BFD_RELOC_ALPHA_GPDISP)
2128 {
2129 if (strcmp (opcode->name, "ldah") == 0)
2130 reloc = BFD_RELOC_ALPHA_GPDISP_HI16;
2131 else if (strcmp (opcode->name, "lda") == 0)
2132 reloc = BFD_RELOC_ALPHA_GPDISP_LO16;
2133 else
2134 as_bad (_("invalid relocation for instruction"));
2135 }
2136
2137 /* If this is a real relocation (as opposed to a lituse hint), then
198f1251 2138 the relocation width should match the operand width.
3739860c 2139 Take care of -MDISP in operand table. */
198f1251 2140 else if (reloc < BFD_RELOC_UNUSED && reloc > 0)
19f78583
RH
2141 {
2142 reloc_howto_type *reloc_howto
21d799b5
NC
2143 = bfd_reloc_type_lookup (stdoutput,
2144 (bfd_reloc_code_real_type) reloc);
ee21dcab
AM
2145 if (reloc_operand == NULL
2146 || reloc_howto->bitsize != reloc_operand->bits)
19f78583
RH
2147 {
2148 as_bad (_("invalid relocation for field"));
2149 return;
2150 }
2151 }
2152
2153 fixup = &insn->fixups[insn->nfixups++];
2154 if (reloc_exp)
2155 fixup->exp = *reloc_exp;
2156 else
2157 fixup->exp.X_op = O_absent;
2158 fixup->reloc = reloc;
2159 }
2160
252b5132
RH
2161 insn->insn = image;
2162}
2163
ea1562b3
NC
2164/* Handle all "simple" integer register loads -- ldq, ldq_l, ldq_u,
2165 etc. They differ from the real instructions in that they do simple
2166 expressions like the lda macro. */
252b5132
RH
2167
2168static void
ea1562b3
NC
2169emit_ir_load (const expressionS *tok,
2170 int ntok,
2171 const void * opname)
252b5132 2172{
ea1562b3
NC
2173 int basereg;
2174 long lituse;
2175 expressionS newtok[3];
2176 struct alpha_insn insn;
198f1251
TG
2177 const char *symname
2178 = tok[1].X_add_symbol ? S_GET_NAME (tok[1].X_add_symbol): "";
2179 int symlen = strlen (symname);
252b5132 2180
ea1562b3
NC
2181 if (ntok == 2)
2182 basereg = (tok[1].X_op == O_constant ? AXP_REG_ZERO : alpha_gp_register);
2183 else
2184 basereg = tok[2].X_add_number;
252b5132 2185
198f1251 2186 lituse = load_expression (tok[0].X_add_number, &tok[1],
21d799b5 2187 &basereg, &newtok[1], (const char *) opname);
252b5132 2188
198f1251
TG
2189 if (basereg == alpha_gp_register &&
2190 (symlen > 4 && strcmp (&symname [symlen - 4], "..lk") == 0))
2191 return;
3739860c 2192
ea1562b3
NC
2193 newtok[0] = tok[0];
2194 set_tok_preg (newtok[2], basereg);
4dc7ead9 2195
ea1562b3
NC
2196 assemble_tokens_to_insn ((const char *) opname, newtok, 3, &insn);
2197
2198 if (lituse)
252b5132 2199 {
9c2799c2 2200 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2201 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2202 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2203 insn.nfixups++;
2204 insn.sequence = lituse;
2205 }
252b5132 2206
ea1562b3
NC
2207 emit_insn (&insn);
2208}
252b5132 2209
ea1562b3
NC
2210/* Handle fp register loads, and both integer and fp register stores.
2211 Again, we handle simple expressions. */
43b4c25e 2212
ea1562b3
NC
2213static void
2214emit_loadstore (const expressionS *tok,
2215 int ntok,
2216 const void * opname)
2217{
2218 int basereg;
2219 long lituse;
2220 expressionS newtok[3];
2221 struct alpha_insn insn;
252b5132 2222
ea1562b3
NC
2223 if (ntok == 2)
2224 basereg = (tok[1].X_op == O_constant ? AXP_REG_ZERO : alpha_gp_register);
2225 else
2226 basereg = tok[2].X_add_number;
252b5132 2227
ea1562b3
NC
2228 if (tok[1].X_op != O_constant || !range_signed_16 (tok[1].X_add_number))
2229 {
2230 if (alpha_noat_on)
2231 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2232
3739860c 2233 lituse = load_expression (AXP_REG_AT, &tok[1],
21d799b5 2234 &basereg, &newtok[1], (const char *) opname);
ea1562b3
NC
2235 }
2236 else
2237 {
2238 newtok[1] = tok[1];
2239 lituse = 0;
2240 }
43b4c25e 2241
ea1562b3
NC
2242 newtok[0] = tok[0];
2243 set_tok_preg (newtok[2], basereg);
43b4c25e 2244
ea1562b3 2245 assemble_tokens_to_insn ((const char *) opname, newtok, 3, &insn);
43b4c25e 2246
ea1562b3
NC
2247 if (lituse)
2248 {
9c2799c2 2249 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2250 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2251 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2252 insn.nfixups++;
2253 insn.sequence = lituse;
2254 }
43b4c25e 2255
ea1562b3
NC
2256 emit_insn (&insn);
2257}
43b4c25e 2258
ea1562b3 2259/* Load a half-word or byte as an unsigned value. */
43b4c25e 2260
ea1562b3
NC
2261static void
2262emit_ldXu (const expressionS *tok,
2263 int ntok,
2264 const void * vlgsize)
2265{
2266 if (alpha_target & AXP_OPCODE_BWX)
2267 emit_ir_load (tok, ntok, ldXu_op[(long) vlgsize]);
2268 else
2269 {
2270 expressionS newtok[3];
2271 struct alpha_insn insn;
2272 int basereg;
2273 long lituse;
19f78583 2274
ea1562b3
NC
2275 if (alpha_noat_on)
2276 as_bad (_("macro requires $at register while noat in effect"));
43b4c25e 2277
ea1562b3
NC
2278 if (ntok == 2)
2279 basereg = (tok[1].X_op == O_constant
2280 ? AXP_REG_ZERO : alpha_gp_register);
2281 else
2282 basereg = tok[2].X_add_number;
3765b1be 2283
ea1562b3 2284 /* Emit "lda $at, exp". */
198f1251 2285 lituse = load_expression (AXP_REG_AT, &tok[1], &basereg, NULL, "lda");
3765b1be 2286
ea1562b3
NC
2287 /* Emit "ldq_u targ, 0($at)". */
2288 newtok[0] = tok[0];
2289 set_tok_const (newtok[1], 0);
2290 set_tok_preg (newtok[2], basereg);
2291 assemble_tokens_to_insn ("ldq_u", newtok, 3, &insn);
3765b1be 2292
ea1562b3
NC
2293 if (lituse)
2294 {
9c2799c2 2295 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2296 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2297 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2298 insn.nfixups++;
2299 insn.sequence = lituse;
252b5132 2300 }
252b5132 2301
ea1562b3 2302 emit_insn (&insn);
252b5132 2303
ea1562b3
NC
2304 /* Emit "extXl targ, $at, targ". */
2305 set_tok_reg (newtok[1], basereg);
2306 newtok[2] = newtok[0];
2307 assemble_tokens_to_insn (extXl_op[(long) vlgsize], newtok, 3, &insn);
252b5132 2308
ea1562b3 2309 if (lituse)
252b5132 2310 {
9c2799c2 2311 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2312 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BYTOFF;
2313 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2314 insn.nfixups++;
2315 insn.sequence = lituse;
252b5132 2316 }
ea1562b3
NC
2317
2318 emit_insn (&insn);
252b5132 2319 }
252b5132
RH
2320}
2321
ea1562b3 2322/* Load a half-word or byte as a signed value. */
252b5132
RH
2323
2324static void
ea1562b3
NC
2325emit_ldX (const expressionS *tok,
2326 int ntok,
2327 const void * vlgsize)
252b5132 2328{
ea1562b3
NC
2329 emit_ldXu (tok, ntok, vlgsize);
2330 assemble_tokens (sextX_op[(long) vlgsize], tok, 1, 1);
2331}
252b5132 2332
ea1562b3
NC
2333/* Load an integral value from an unaligned address as an unsigned
2334 value. */
252b5132
RH
2335
2336static void
ea1562b3
NC
2337emit_uldXu (const expressionS *tok,
2338 int ntok,
2339 const void * vlgsize)
252b5132 2340{
ea1562b3 2341 long lgsize = (long) vlgsize;
252b5132 2342 expressionS newtok[3];
252b5132 2343
ea1562b3
NC
2344 if (alpha_noat_on)
2345 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2346
ea1562b3
NC
2347 /* Emit "lda $at, exp". */
2348 memcpy (newtok, tok, sizeof (expressionS) * ntok);
2349 newtok[0].X_add_number = AXP_REG_AT;
2350 assemble_tokens ("lda", newtok, ntok, 1);
2351
2352 /* Emit "ldq_u $t9, 0($at)". */
2353 set_tok_reg (newtok[0], AXP_REG_T9);
252b5132 2354 set_tok_const (newtok[1], 0);
ea1562b3
NC
2355 set_tok_preg (newtok[2], AXP_REG_AT);
2356 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2357
ea1562b3
NC
2358 /* Emit "ldq_u $t10, size-1($at)". */
2359 set_tok_reg (newtok[0], AXP_REG_T10);
2360 set_tok_const (newtok[1], (1 << lgsize) - 1);
2361 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2362
ea1562b3
NC
2363 /* Emit "extXl $t9, $at, $t9". */
2364 set_tok_reg (newtok[0], AXP_REG_T9);
2365 set_tok_reg (newtok[1], AXP_REG_AT);
2366 set_tok_reg (newtok[2], AXP_REG_T9);
2367 assemble_tokens (extXl_op[lgsize], newtok, 3, 1);
252b5132 2368
ea1562b3
NC
2369 /* Emit "extXh $t10, $at, $t10". */
2370 set_tok_reg (newtok[0], AXP_REG_T10);
2371 set_tok_reg (newtok[2], AXP_REG_T10);
2372 assemble_tokens (extXh_op[lgsize], newtok, 3, 1);
252b5132 2373
ea1562b3
NC
2374 /* Emit "or $t9, $t10, targ". */
2375 set_tok_reg (newtok[0], AXP_REG_T9);
2376 set_tok_reg (newtok[1], AXP_REG_T10);
2377 newtok[2] = tok[0];
2378 assemble_tokens ("or", newtok, 3, 1);
2379}
252b5132 2380
ea1562b3
NC
2381/* Load an integral value from an unaligned address as a signed value.
2382 Note that quads should get funneled to the unsigned load since we
2383 don't have to do the sign extension. */
252b5132 2384
ea1562b3
NC
2385static void
2386emit_uldX (const expressionS *tok,
2387 int ntok,
2388 const void * vlgsize)
2389{
2390 emit_uldXu (tok, ntok, vlgsize);
2391 assemble_tokens (sextX_op[(long) vlgsize], tok, 1, 1);
2392}
252b5132 2393
ea1562b3 2394/* Implement the ldil macro. */
252b5132 2395
ea1562b3
NC
2396static void
2397emit_ldil (const expressionS *tok,
2398 int ntok,
2399 const void * unused ATTRIBUTE_UNUSED)
2400{
2401 expressionS newtok[2];
252b5132 2402
ea1562b3
NC
2403 memcpy (newtok, tok, sizeof (newtok));
2404 newtok[1].X_add_number = sign_extend_32 (tok[1].X_add_number);
252b5132 2405
ea1562b3 2406 assemble_tokens ("lda", newtok, ntok, 1);
252b5132
RH
2407}
2408
ea1562b3 2409/* Store a half-word or byte. */
252b5132 2410
ea1562b3
NC
2411static void
2412emit_stX (const expressionS *tok,
2413 int ntok,
2414 const void * vlgsize)
252b5132 2415{
ea1562b3 2416 int lgsize = (int) (long) vlgsize;
252b5132 2417
ea1562b3
NC
2418 if (alpha_target & AXP_OPCODE_BWX)
2419 emit_loadstore (tok, ntok, stX_op[lgsize]);
2420 else
2421 {
2422 expressionS newtok[3];
2423 struct alpha_insn insn;
2424 int basereg;
2425 long lituse;
252b5132 2426
ea1562b3
NC
2427 if (alpha_noat_on)
2428 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2429
ea1562b3
NC
2430 if (ntok == 2)
2431 basereg = (tok[1].X_op == O_constant
2432 ? AXP_REG_ZERO : alpha_gp_register);
2433 else
2434 basereg = tok[2].X_add_number;
252b5132 2435
ea1562b3 2436 /* Emit "lda $at, exp". */
198f1251 2437 lituse = load_expression (AXP_REG_AT, &tok[1], &basereg, NULL, "lda");
252b5132 2438
ea1562b3
NC
2439 /* Emit "ldq_u $t9, 0($at)". */
2440 set_tok_reg (newtok[0], AXP_REG_T9);
2441 set_tok_const (newtok[1], 0);
2442 set_tok_preg (newtok[2], basereg);
2443 assemble_tokens_to_insn ("ldq_u", newtok, 3, &insn);
252b5132 2444
ea1562b3
NC
2445 if (lituse)
2446 {
9c2799c2 2447 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2448 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2449 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2450 insn.nfixups++;
2451 insn.sequence = lituse;
2452 }
252b5132 2453
ea1562b3 2454 emit_insn (&insn);
252b5132 2455
ea1562b3
NC
2456 /* Emit "insXl src, $at, $t10". */
2457 newtok[0] = tok[0];
2458 set_tok_reg (newtok[1], basereg);
2459 set_tok_reg (newtok[2], AXP_REG_T10);
2460 assemble_tokens_to_insn (insXl_op[lgsize], newtok, 3, &insn);
252b5132 2461
ea1562b3
NC
2462 if (lituse)
2463 {
9c2799c2 2464 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2465 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BYTOFF;
2466 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2467 insn.nfixups++;
2468 insn.sequence = lituse;
2469 }
252b5132 2470
ea1562b3 2471 emit_insn (&insn);
252b5132 2472
ea1562b3
NC
2473 /* Emit "mskXl $t9, $at, $t9". */
2474 set_tok_reg (newtok[0], AXP_REG_T9);
2475 newtok[2] = newtok[0];
2476 assemble_tokens_to_insn (mskXl_op[lgsize], newtok, 3, &insn);
43b4c25e 2477
ea1562b3
NC
2478 if (lituse)
2479 {
9c2799c2 2480 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2481 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BYTOFF;
2482 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2483 insn.nfixups++;
2484 insn.sequence = lituse;
2485 }
252b5132 2486
ea1562b3 2487 emit_insn (&insn);
252b5132 2488
ea1562b3
NC
2489 /* Emit "or $t9, $t10, $t9". */
2490 set_tok_reg (newtok[1], AXP_REG_T10);
2491 assemble_tokens ("or", newtok, 3, 1);
252b5132 2492
ea1562b3
NC
2493 /* Emit "stq_u $t9, 0($at). */
2494 set_tok_const(newtok[1], 0);
2495 set_tok_preg (newtok[2], AXP_REG_AT);
2496 assemble_tokens_to_insn ("stq_u", newtok, 3, &insn);
252b5132 2497
ea1562b3
NC
2498 if (lituse)
2499 {
9c2799c2 2500 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3
NC
2501 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_BASE;
2502 insn.fixups[insn.nfixups].exp.X_op = O_absent;
2503 insn.nfixups++;
2504 insn.sequence = lituse;
2505 }
252b5132 2506
ea1562b3
NC
2507 emit_insn (&insn);
2508 }
2509}
252b5132 2510
ea1562b3 2511/* Store an integer to an unaligned address. */
252b5132 2512
ea1562b3
NC
2513static void
2514emit_ustX (const expressionS *tok,
2515 int ntok,
2516 const void * vlgsize)
2517{
2518 int lgsize = (int) (long) vlgsize;
2519 expressionS newtok[3];
252b5132 2520
ea1562b3
NC
2521 /* Emit "lda $at, exp". */
2522 memcpy (newtok, tok, sizeof (expressionS) * ntok);
2523 newtok[0].X_add_number = AXP_REG_AT;
2524 assemble_tokens ("lda", newtok, ntok, 1);
252b5132 2525
ea1562b3
NC
2526 /* Emit "ldq_u $9, 0($at)". */
2527 set_tok_reg (newtok[0], AXP_REG_T9);
2528 set_tok_const (newtok[1], 0);
2529 set_tok_preg (newtok[2], AXP_REG_AT);
2530 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2531
ea1562b3
NC
2532 /* Emit "ldq_u $10, size-1($at)". */
2533 set_tok_reg (newtok[0], AXP_REG_T10);
2534 set_tok_const (newtok[1], (1 << lgsize) - 1);
2535 assemble_tokens ("ldq_u", newtok, 3, 1);
252b5132 2536
ea1562b3
NC
2537 /* Emit "insXl src, $at, $t11". */
2538 newtok[0] = tok[0];
2539 set_tok_reg (newtok[1], AXP_REG_AT);
2540 set_tok_reg (newtok[2], AXP_REG_T11);
2541 assemble_tokens (insXl_op[lgsize], newtok, 3, 1);
252b5132 2542
ea1562b3
NC
2543 /* Emit "insXh src, $at, $t12". */
2544 set_tok_reg (newtok[2], AXP_REG_T12);
2545 assemble_tokens (insXh_op[lgsize], newtok, 3, 1);
252b5132 2546
ea1562b3
NC
2547 /* Emit "mskXl $t9, $at, $t9". */
2548 set_tok_reg (newtok[0], AXP_REG_T9);
2549 newtok[2] = newtok[0];
2550 assemble_tokens (mskXl_op[lgsize], newtok, 3, 1);
252b5132 2551
ea1562b3
NC
2552 /* Emit "mskXh $t10, $at, $t10". */
2553 set_tok_reg (newtok[0], AXP_REG_T10);
2554 newtok[2] = newtok[0];
2555 assemble_tokens (mskXh_op[lgsize], newtok, 3, 1);
252b5132 2556
ea1562b3
NC
2557 /* Emit "or $t9, $t11, $t9". */
2558 set_tok_reg (newtok[0], AXP_REG_T9);
2559 set_tok_reg (newtok[1], AXP_REG_T11);
2560 newtok[2] = newtok[0];
2561 assemble_tokens ("or", newtok, 3, 1);
252b5132 2562
ea1562b3
NC
2563 /* Emit "or $t10, $t12, $t10". */
2564 set_tok_reg (newtok[0], AXP_REG_T10);
2565 set_tok_reg (newtok[1], AXP_REG_T12);
2566 newtok[2] = newtok[0];
2567 assemble_tokens ("or", newtok, 3, 1);
252b5132 2568
ea1562b3
NC
2569 /* Emit "stq_u $t10, size-1($at)". */
2570 set_tok_reg (newtok[0], AXP_REG_T10);
2571 set_tok_const (newtok[1], (1 << lgsize) - 1);
af1c1010
NC
2572 set_tok_preg (newtok[2], AXP_REG_AT);
2573 assemble_tokens ("stq_u", newtok, 3, 1);
2574
2575 /* Emit "stq_u $t9, 0($at)". */
2576 set_tok_reg (newtok[0], AXP_REG_T9);
2577 set_tok_const (newtok[1], 0);
ea1562b3
NC
2578 assemble_tokens ("stq_u", newtok, 3, 1);
2579}
252b5132 2580
ea1562b3
NC
2581/* Sign extend a half-word or byte. The 32-bit sign extend is
2582 implemented as "addl $31, $r, $t" in the opcode table. */
252b5132 2583
ea1562b3
NC
2584static void
2585emit_sextX (const expressionS *tok,
2586 int ntok,
2587 const void * vlgsize)
2588{
2589 long lgsize = (long) vlgsize;
252b5132 2590
ea1562b3
NC
2591 if (alpha_target & AXP_OPCODE_BWX)
2592 assemble_tokens (sextX_op[lgsize], tok, ntok, 0);
2593 else
2594 {
2595 int bitshift = 64 - 8 * (1 << lgsize);
2596 expressionS newtok[3];
252b5132 2597
ea1562b3
NC
2598 /* Emit "sll src,bits,dst". */
2599 newtok[0] = tok[0];
2600 set_tok_const (newtok[1], bitshift);
2601 newtok[2] = tok[ntok - 1];
2602 assemble_tokens ("sll", newtok, 3, 1);
252b5132 2603
ea1562b3
NC
2604 /* Emit "sra dst,bits,dst". */
2605 newtok[0] = newtok[2];
2606 assemble_tokens ("sra", newtok, 3, 1);
252b5132 2607 }
ea1562b3 2608}
252b5132 2609
ea1562b3 2610/* Implement the division and modulus macros. */
252b5132
RH
2611
2612#ifdef OBJ_EVAX
252b5132 2613
ea1562b3
NC
2614/* Make register usage like in normal procedure call.
2615 Don't clobber PV and RA. */
252b5132 2616
ea1562b3
NC
2617static void
2618emit_division (const expressionS *tok,
2619 int ntok,
2620 const void * symname)
2621{
2622 /* DIVISION and MODULUS. Yech.
252b5132 2623
ea1562b3
NC
2624 Convert
2625 OP x,y,result
2626 to
2627 mov x,R16 # if x != R16
2628 mov y,R17 # if y != R17
2629 lda AT,__OP
2630 jsr AT,(AT),0
2631 mov R0,result
252b5132 2632
ea1562b3
NC
2633 with appropriate optimizations if R0,R16,R17 are the registers
2634 specified by the compiler. */
252b5132 2635
ea1562b3
NC
2636 int xr, yr, rr;
2637 symbolS *sym;
2638 expressionS newtok[3];
252b5132 2639
ea1562b3
NC
2640 xr = regno (tok[0].X_add_number);
2641 yr = regno (tok[1].X_add_number);
252b5132 2642
ea1562b3
NC
2643 if (ntok < 3)
2644 rr = xr;
2645 else
2646 rr = regno (tok[2].X_add_number);
252b5132 2647
ea1562b3
NC
2648 /* Move the operands into the right place. */
2649 if (yr == AXP_REG_R16 && xr == AXP_REG_R17)
2650 {
2651 /* They are in exactly the wrong order -- swap through AT. */
2652 if (alpha_noat_on)
2653 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2654
ea1562b3
NC
2655 set_tok_reg (newtok[0], AXP_REG_R16);
2656 set_tok_reg (newtok[1], AXP_REG_AT);
2657 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2658
ea1562b3
NC
2659 set_tok_reg (newtok[0], AXP_REG_R17);
2660 set_tok_reg (newtok[1], AXP_REG_R16);
2661 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2662
ea1562b3
NC
2663 set_tok_reg (newtok[0], AXP_REG_AT);
2664 set_tok_reg (newtok[1], AXP_REG_R17);
2665 assemble_tokens ("mov", newtok, 2, 1);
252b5132
RH
2666 }
2667 else
2668 {
ea1562b3 2669 if (yr == AXP_REG_R16)
252b5132 2670 {
ea1562b3
NC
2671 set_tok_reg (newtok[0], AXP_REG_R16);
2672 set_tok_reg (newtok[1], AXP_REG_R17);
2673 assemble_tokens ("mov", newtok, 2, 1);
252b5132
RH
2674 }
2675
ea1562b3 2676 if (xr != AXP_REG_R16)
252b5132 2677 {
ea1562b3
NC
2678 set_tok_reg (newtok[0], xr);
2679 set_tok_reg (newtok[1], AXP_REG_R16);
2680 assemble_tokens ("mov", newtok, 2, 1);
252b5132
RH
2681 }
2682
ea1562b3 2683 if (yr != AXP_REG_R16 && yr != AXP_REG_R17)
252b5132 2684 {
ea1562b3
NC
2685 set_tok_reg (newtok[0], yr);
2686 set_tok_reg (newtok[1], AXP_REG_R17);
2687 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2688 }
252b5132
RH
2689 }
2690
ea1562b3 2691 sym = symbol_find_or_make ((const char *) symname);
252b5132 2692
ea1562b3
NC
2693 set_tok_reg (newtok[0], AXP_REG_AT);
2694 set_tok_sym (newtok[1], sym, 0);
2695 assemble_tokens ("lda", newtok, 2, 1);
252b5132 2696
ea1562b3
NC
2697 /* Call the division routine. */
2698 set_tok_reg (newtok[0], AXP_REG_AT);
2699 set_tok_cpreg (newtok[1], AXP_REG_AT);
2700 set_tok_const (newtok[2], 0);
2701 assemble_tokens ("jsr", newtok, 3, 1);
252b5132 2702
ea1562b3
NC
2703 /* Move the result to the right place. */
2704 if (rr != AXP_REG_R0)
2705 {
2706 set_tok_reg (newtok[0], AXP_REG_R0);
2707 set_tok_reg (newtok[1], rr);
2708 assemble_tokens ("mov", newtok, 2, 1);
2709 }
252b5132
RH
2710}
2711
ea1562b3 2712#else /* !OBJ_EVAX */
252b5132
RH
2713
2714static void
ea1562b3
NC
2715emit_division (const expressionS *tok,
2716 int ntok,
2717 const void * symname)
252b5132 2718{
ea1562b3
NC
2719 /* DIVISION and MODULUS. Yech.
2720 Convert
2721 OP x,y,result
2722 to
2723 lda pv,__OP
2724 mov x,t10
2725 mov y,t11
2726 jsr t9,(pv),__OP
2727 mov t12,result
252b5132 2728
ea1562b3
NC
2729 with appropriate optimizations if t10,t11,t12 are the registers
2730 specified by the compiler. */
252b5132 2731
ea1562b3
NC
2732 int xr, yr, rr;
2733 symbolS *sym;
252b5132 2734 expressionS newtok[3];
252b5132 2735
ea1562b3
NC
2736 xr = regno (tok[0].X_add_number);
2737 yr = regno (tok[1].X_add_number);
252b5132 2738
ea1562b3
NC
2739 if (ntok < 3)
2740 rr = xr;
2741 else
2742 rr = regno (tok[2].X_add_number);
252b5132 2743
ea1562b3 2744 sym = symbol_find_or_make ((const char *) symname);
252b5132 2745
ea1562b3
NC
2746 /* Move the operands into the right place. */
2747 if (yr == AXP_REG_T10 && xr == AXP_REG_T11)
252b5132 2748 {
ea1562b3
NC
2749 /* They are in exactly the wrong order -- swap through AT. */
2750 if (alpha_noat_on)
2751 as_bad (_("macro requires $at register while noat in effect"));
252b5132 2752
ea1562b3
NC
2753 set_tok_reg (newtok[0], AXP_REG_T10);
2754 set_tok_reg (newtok[1], AXP_REG_AT);
2755 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2756
ea1562b3
NC
2757 set_tok_reg (newtok[0], AXP_REG_T11);
2758 set_tok_reg (newtok[1], AXP_REG_T10);
2759 assemble_tokens ("mov", newtok, 2, 1);
252b5132 2760
ea1562b3
NC
2761 set_tok_reg (newtok[0], AXP_REG_AT);
2762 set_tok_reg (newtok[1], AXP_REG_T11);
2763 assemble_tokens ("mov", newtok, 2, 1);
2764 }
2765 else
2766 {
2767 if (yr == AXP_REG_T10)
2768 {
2769 set_tok_reg (newtok[0], AXP_REG_T10);
2770 set_tok_reg (newtok[1], AXP_REG_T11);
2771 assemble_tokens ("mov", newtok, 2, 1);
2772 }
2773
2774 if (xr != AXP_REG_T10)
2775 {
2776 set_tok_reg (newtok[0], xr);
2777 set_tok_reg (newtok[1], AXP_REG_T10);
2778 assemble_tokens ("mov", newtok, 2, 1);
2779 }
2780
2781 if (yr != AXP_REG_T10 && yr != AXP_REG_T11)
2782 {
2783 set_tok_reg (newtok[0], yr);
2784 set_tok_reg (newtok[1], AXP_REG_T11);
2785 assemble_tokens ("mov", newtok, 2, 1);
2786 }
2787 }
2788
2789 /* Call the division routine. */
2790 set_tok_reg (newtok[0], AXP_REG_T9);
2791 set_tok_sym (newtok[1], sym, 0);
2792 assemble_tokens ("jsr", newtok, 2, 1);
2793
2794 /* Reload the GP register. */
2795#ifdef OBJ_AOUT
2796FIXME
2797#endif
2798#if defined(OBJ_ECOFF) || defined(OBJ_ELF)
2799 set_tok_reg (newtok[0], alpha_gp_register);
2800 set_tok_const (newtok[1], 0);
2801 set_tok_preg (newtok[2], AXP_REG_T9);
2802 assemble_tokens ("ldgp", newtok, 3, 1);
2803#endif
2804
2805 /* Move the result to the right place. */
2806 if (rr != AXP_REG_T12)
2807 {
2808 set_tok_reg (newtok[0], AXP_REG_T12);
2809 set_tok_reg (newtok[1], rr);
2810 assemble_tokens ("mov", newtok, 2, 1);
2811 }
2812}
2813
2814#endif /* !OBJ_EVAX */
2815
2816/* The jsr and jmp macros differ from their instruction counterparts
2817 in that they can load the target address and default most
2818 everything. */
2819
2820static void
2821emit_jsrjmp (const expressionS *tok,
2822 int ntok,
2823 const void * vopname)
252b5132 2824{
ea1562b3 2825 const char *opname = (const char *) vopname;
252b5132 2826 struct alpha_insn insn;
ea1562b3
NC
2827 expressionS newtok[3];
2828 int r, tokidx = 0;
2829 long lituse = 0;
252b5132 2830
ea1562b3
NC
2831 if (tokidx < ntok && tok[tokidx].X_op == O_register)
2832 r = regno (tok[tokidx++].X_add_number);
252b5132 2833 else
ea1562b3 2834 r = strcmp (opname, "jmp") == 0 ? AXP_REG_ZERO : AXP_REG_RA;
252b5132 2835
ea1562b3 2836 set_tok_reg (newtok[0], r);
252b5132 2837
ea1562b3
NC
2838 if (tokidx < ntok &&
2839 (tok[tokidx].X_op == O_pregister || tok[tokidx].X_op == O_cpregister))
2840 r = regno (tok[tokidx++].X_add_number);
2841#ifdef OBJ_EVAX
2842 /* Keep register if jsr $n.<sym>. */
2843#else
252b5132
RH
2844 else
2845 {
ea1562b3 2846 int basereg = alpha_gp_register;
198f1251
TG
2847 lituse = load_expression (r = AXP_REG_PV, &tok[tokidx],
2848 &basereg, NULL, opname);
252b5132 2849 }
ea1562b3 2850#endif
252b5132 2851
ea1562b3 2852 set_tok_cpreg (newtok[1], r);
252b5132 2853
198f1251 2854#ifndef OBJ_EVAX
ea1562b3
NC
2855 if (tokidx < ntok)
2856 newtok[2] = tok[tokidx];
2857 else
2858#endif
2859 set_tok_const (newtok[2], 0);
2860
2861 assemble_tokens_to_insn (opname, newtok, 3, &insn);
252b5132
RH
2862
2863 if (lituse)
2864 {
9c2799c2 2865 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
ea1562b3 2866 insn.fixups[insn.nfixups].reloc = DUMMY_RELOC_LITUSE_JSR;
19f78583 2867 insn.fixups[insn.nfixups].exp.X_op = O_absent;
252b5132 2868 insn.nfixups++;
19f78583 2869 insn.sequence = lituse;
252b5132
RH
2870 }
2871
198f1251
TG
2872#ifdef OBJ_EVAX
2873 if (alpha_flag_replace
2874 && r == AXP_REG_RA
2875 && tok[tokidx].X_add_symbol
2876 && alpha_linkage_symbol)
2877 {
51794af8 2878 /* Create a BOH reloc for 'jsr $27,NAME'. */
198f1251
TG
2879 const char *symname = S_GET_NAME (tok[tokidx].X_add_symbol);
2880 int symlen = strlen (symname);
2881 char *ensymname;
2882
51794af8 2883 /* Build the entry name as 'NAME..en'. */
e1f4d6bd 2884 ensymname = (char *) alloca (symlen + 5);
198f1251
TG
2885 memcpy (ensymname, symname, symlen);
2886 memcpy (ensymname + symlen, "..en", 5);
2887
9c2799c2 2888 gas_assert (insn.nfixups < MAX_INSN_FIXUPS);
198f1251
TG
2889 if (insn.nfixups > 0)
2890 {
2891 memmove (&insn.fixups[1], &insn.fixups[0],
2892 sizeof(struct alpha_fixup) * insn.nfixups);
2893 }
2894
2895 /* The fixup must be the same as the BFD_RELOC_ALPHA_NOP
2896 case in load_expression. See B.4.5.2 of the OpenVMS
2897 Linker Utility Manual. */
2898 insn.fixups[0].reloc = BFD_RELOC_ALPHA_BOH;
2899 insn.fixups[0].exp.X_op = O_symbol;
2900 insn.fixups[0].exp.X_add_symbol = symbol_find_or_make (ensymname);
2901 insn.fixups[0].exp.X_add_number = 0;
2902 insn.fixups[0].xtrasym = alpha_linkage_symbol;
2903 insn.fixups[0].procsym = alpha_evax_proc->symbol;
2904 insn.nfixups++;
2905 alpha_linkage_symbol = 0;
2906 }
2907#endif
2908
252b5132
RH
2909 emit_insn (&insn);
2910}
2911
ea1562b3
NC
2912/* The ret and jcr instructions differ from their instruction
2913 counterparts in that everything can be defaulted. */
252b5132
RH
2914
2915static void
ea1562b3
NC
2916emit_retjcr (const expressionS *tok,
2917 int ntok,
2918 const void * vopname)
252b5132 2919{
ea1562b3
NC
2920 const char *opname = (const char *) vopname;
2921 expressionS newtok[3];
2922 int r, tokidx = 0;
252b5132 2923
ea1562b3
NC
2924 if (tokidx < ntok && tok[tokidx].X_op == O_register)
2925 r = regno (tok[tokidx++].X_add_number);
2926 else
2927 r = AXP_REG_ZERO;
252b5132 2928
ea1562b3 2929 set_tok_reg (newtok[0], r);
19f78583 2930
ea1562b3
NC
2931 if (tokidx < ntok &&
2932 (tok[tokidx].X_op == O_pregister || tok[tokidx].X_op == O_cpregister))
2933 r = regno (tok[tokidx++].X_add_number);
2934 else
2935 r = AXP_REG_RA;
19f78583 2936
ea1562b3 2937 set_tok_cpreg (newtok[1], r);
252b5132 2938
ea1562b3
NC
2939 if (tokidx < ntok)
2940 newtok[2] = tok[tokidx];
2941 else
2942 set_tok_const (newtok[2], strcmp (opname, "ret") == 0);
252b5132 2943
ea1562b3 2944 assemble_tokens (opname, newtok, 3, 0);
252b5132
RH
2945}
2946
ea1562b3 2947/* Implement the ldgp macro. */
252b5132
RH
2948
2949static void
87975d2a 2950emit_ldgp (const expressionS *tok ATTRIBUTE_UNUSED,
ea1562b3
NC
2951 int ntok ATTRIBUTE_UNUSED,
2952 const void * unused ATTRIBUTE_UNUSED)
252b5132 2953{
ea1562b3
NC
2954#ifdef OBJ_AOUT
2955FIXME
2956#endif
2957#if defined(OBJ_ECOFF) || defined(OBJ_ELF)
2958 /* from "ldgp r1,n(r2)", generate "ldah r1,X(R2); lda r1,Y(r1)"
2959 with appropriate constants and relocations. */
2960 struct alpha_insn insn;
252b5132 2961 expressionS newtok[3];
ea1562b3 2962 expressionS addend;
252b5132 2963
ea1562b3
NC
2964#ifdef OBJ_ECOFF
2965 if (regno (tok[2].X_add_number) == AXP_REG_PV)
2966 ecoff_set_gp_prolog_size (0);
2967#endif
252b5132 2968
ea1562b3
NC
2969 newtok[0] = tok[0];
2970 set_tok_const (newtok[1], 0);
2971 newtok[2] = tok[2];
252b5132 2972
ea1562b3 2973 assemble_tokens_to_insn ("ldah", newtok, 3, &insn);
252b5132 2974
ea1562b3 2975 addend = tok[1];
252b5132 2976
ea1562b3
NC
2977#ifdef OBJ_ECOFF
2978 if (addend.X_op != O_constant)
2979 as_bad (_("can not resolve expression"));
2980 addend.X_op = O_symbol;
2981 addend.X_add_symbol = alpha_gp_symbol;
2982#endif
252b5132 2983
ea1562b3
NC
2984 insn.nfixups = 1;
2985 insn.fixups[0].exp = addend;
2986 insn.fixups[0].reloc = BFD_RELOC_ALPHA_GPDISP_HI16;
2987 insn.sequence = next_sequence_num;
252b5132 2988
ea1562b3 2989 emit_insn (&insn);
252b5132 2990
ea1562b3 2991 set_tok_preg (newtok[2], tok[0].X_add_number);
252b5132 2992
ea1562b3 2993 assemble_tokens_to_insn ("lda", newtok, 3, &insn);
252b5132 2994
ea1562b3
NC
2995#ifdef OBJ_ECOFF
2996 addend.X_add_number += 4;
2997#endif
252b5132 2998
ea1562b3
NC
2999 insn.nfixups = 1;
3000 insn.fixups[0].exp = addend;
3001 insn.fixups[0].reloc = BFD_RELOC_ALPHA_GPDISP_LO16;
3002 insn.sequence = next_sequence_num--;
252b5132 3003
ea1562b3 3004 emit_insn (&insn);
87975d2a 3005#endif /* OBJ_ECOFF || OBJ_ELF */
252b5132
RH
3006}
3007
ea1562b3 3008/* The macro table. */
252b5132 3009
ea1562b3 3010static const struct alpha_macro alpha_macros[] =
252b5132 3011{
ea1562b3
NC
3012/* Load/Store macros. */
3013 { "lda", emit_lda, NULL,
3014 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3015 { "ldah", emit_ldah, NULL,
3016 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
252b5132 3017
ea1562b3
NC
3018 { "ldl", emit_ir_load, "ldl",
3019 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3020 { "ldl_l", emit_ir_load, "ldl_l",
3021 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3022 { "ldq", emit_ir_load, "ldq",
3023 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3024 { "ldq_l", emit_ir_load, "ldq_l",
3025 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3026 { "ldq_u", emit_ir_load, "ldq_u",
3027 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3028 { "ldf", emit_loadstore, "ldf",
3029 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3030 { "ldg", emit_loadstore, "ldg",
3031 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3032 { "lds", emit_loadstore, "lds",
3033 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3034 { "ldt", emit_loadstore, "ldt",
3035 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3036
ea1562b3
NC
3037 { "ldb", emit_ldX, (void *) 0,
3038 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3039 { "ldbu", emit_ldXu, (void *) 0,
3040 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3041 { "ldw", emit_ldX, (void *) 1,
3042 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3043 { "ldwu", emit_ldXu, (void *) 1,
3044 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3045
ea1562b3
NC
3046 { "uldw", emit_uldX, (void *) 1,
3047 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3048 { "uldwu", emit_uldXu, (void *) 1,
3049 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3050 { "uldl", emit_uldX, (void *) 2,
3051 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3052 { "uldlu", emit_uldXu, (void *) 2,
3053 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3054 { "uldq", emit_uldXu, (void *) 3,
3055 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3056
ea1562b3
NC
3057 { "ldgp", emit_ldgp, NULL,
3058 { MACRO_IR, MACRO_EXP, MACRO_PIR, MACRO_EOA } },
252b5132 3059
ea1562b3
NC
3060 { "ldi", emit_lda, NULL,
3061 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
3062 { "ldil", emit_ldil, NULL,
3063 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
3064 { "ldiq", emit_lda, NULL,
3065 { MACRO_IR, MACRO_EXP, MACRO_EOA } },
252b5132 3066
ea1562b3
NC
3067 { "stl", emit_loadstore, "stl",
3068 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3069 { "stl_c", emit_loadstore, "stl_c",
3070 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3071 { "stq", emit_loadstore, "stq",
3072 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3073 { "stq_c", emit_loadstore, "stq_c",
3074 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3075 { "stq_u", emit_loadstore, "stq_u",
3076 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3077 { "stf", emit_loadstore, "stf",
3078 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3079 { "stg", emit_loadstore, "stg",
3080 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3081 { "sts", emit_loadstore, "sts",
3082 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3083 { "stt", emit_loadstore, "stt",
3084 { MACRO_FPR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3085
ea1562b3
NC
3086 { "stb", emit_stX, (void *) 0,
3087 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3088 { "stw", emit_stX, (void *) 1,
3089 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3090 { "ustw", emit_ustX, (void *) 1,
3091 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3092 { "ustl", emit_ustX, (void *) 2,
3093 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
3094 { "ustq", emit_ustX, (void *) 3,
3095 { MACRO_IR, MACRO_EXP, MACRO_OPIR, MACRO_EOA } },
252b5132 3096
ea1562b3 3097/* Arithmetic macros. */
19f78583 3098
ea1562b3
NC
3099 { "sextb", emit_sextX, (void *) 0,
3100 { MACRO_IR, MACRO_IR, MACRO_EOA,
3101 MACRO_IR, MACRO_EOA,
3102 /* MACRO_EXP, MACRO_IR, MACRO_EOA */ } },
3103 { "sextw", emit_sextX, (void *) 1,
3104 { MACRO_IR, MACRO_IR, MACRO_EOA,
3105 MACRO_IR, MACRO_EOA,
3106 /* MACRO_EXP, MACRO_IR, MACRO_EOA */ } },
252b5132 3107
ea1562b3
NC
3108 { "divl", emit_division, "__divl",
3109 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3110 MACRO_IR, MACRO_IR, MACRO_EOA,
3111 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3112 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3113 { "divlu", emit_division, "__divlu",
3114 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3115 MACRO_IR, MACRO_IR, MACRO_EOA,
3116 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3117 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3118 { "divq", emit_division, "__divq",
3119 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3120 MACRO_IR, MACRO_IR, MACRO_EOA,
3121 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3122 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3123 { "divqu", emit_division, "__divqu",
3124 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3125 MACRO_IR, MACRO_IR, MACRO_EOA,
3126 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3127 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3128 { "reml", emit_division, "__reml",
3129 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3130 MACRO_IR, MACRO_IR, MACRO_EOA,
3131 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3132 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3133 { "remlu", emit_division, "__remlu",
3134 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3135 MACRO_IR, MACRO_IR, MACRO_EOA,
3136 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3137 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3138 { "remq", emit_division, "__remq",
3139 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3140 MACRO_IR, MACRO_IR, MACRO_EOA,
3141 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3142 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
3143 { "remqu", emit_division, "__remqu",
3144 { MACRO_IR, MACRO_IR, MACRO_IR, MACRO_EOA,
3145 MACRO_IR, MACRO_IR, MACRO_EOA,
3146 /* MACRO_IR, MACRO_EXP, MACRO_IR, MACRO_EOA,
3147 MACRO_IR, MACRO_EXP, MACRO_EOA */ } },
252b5132 3148
ea1562b3
NC
3149 { "jsr", emit_jsrjmp, "jsr",
3150 { MACRO_PIR, MACRO_EXP, MACRO_EOA,
3151 MACRO_PIR, MACRO_EOA,
3152 MACRO_IR, MACRO_EXP, MACRO_EOA,
3153 MACRO_EXP, MACRO_EOA } },
3154 { "jmp", emit_jsrjmp, "jmp",
3155 { MACRO_PIR, MACRO_EXP, MACRO_EOA,
3156 MACRO_PIR, MACRO_EOA,
3157 MACRO_IR, MACRO_EXP, MACRO_EOA,
3158 MACRO_EXP, MACRO_EOA } },
3159 { "ret", emit_retjcr, "ret",
3160 { MACRO_IR, MACRO_EXP, MACRO_EOA,
3161 MACRO_IR, MACRO_EOA,
3162 MACRO_PIR, MACRO_EXP, MACRO_EOA,
3163 MACRO_PIR, MACRO_EOA,
3164 MACRO_EXP, MACRO_EOA,
3165 MACRO_EOA } },
3166 { "jcr", emit_retjcr, "jcr",
3167 { MACRO_IR, MACRO_EXP, MACRO_EOA,
3168 MACRO_IR, MACRO_EOA,
3169 MACRO_PIR, MACRO_EXP, MACRO_EOA,
3170 MACRO_PIR, MACRO_EOA,
3171 MACRO_EXP, MACRO_EOA,
3172 MACRO_EOA } },
3173 { "jsr_coroutine", emit_retjcr, "jcr",
3174 { MACRO_IR, MACRO_EXP, MACRO_EOA,
3175 MACRO_IR, MACRO_EOA,
3176 MACRO_PIR, MACRO_EXP, MACRO_EOA,
3177 MACRO_PIR, MACRO_EOA,
3178 MACRO_EXP, MACRO_EOA,
3179 MACRO_EOA } },
3180};
252b5132 3181
ea1562b3
NC
3182static const unsigned int alpha_num_macros
3183 = sizeof (alpha_macros) / sizeof (*alpha_macros);
19f78583 3184
ea1562b3
NC
3185/* Search forward through all variants of a macro looking for a syntax
3186 match. */
19f78583 3187
ea1562b3
NC
3188static const struct alpha_macro *
3189find_macro_match (const struct alpha_macro *first_macro,
3190 const expressionS *tok,
3191 int *pntok)
252b5132 3192
ea1562b3
NC
3193{
3194 const struct alpha_macro *macro = first_macro;
3195 int ntok = *pntok;
252b5132 3196
ea1562b3
NC
3197 do
3198 {
3199 const enum alpha_macro_arg *arg = macro->argsets;
3200 int tokidx = 0;
19f78583 3201
ea1562b3 3202 while (*arg)
19f78583 3203 {
ea1562b3
NC
3204 switch (*arg)
3205 {
3206 case MACRO_EOA:
3207 if (tokidx == ntok)
3208 return macro;
3209 else
3210 tokidx = 0;
3211 break;
252b5132 3212
ea1562b3
NC
3213 /* Index register. */
3214 case MACRO_IR:
3215 if (tokidx >= ntok || tok[tokidx].X_op != O_register
3216 || !is_ir_num (tok[tokidx].X_add_number))
3217 goto match_failed;
3218 ++tokidx;
3219 break;
19f78583 3220
ea1562b3
NC
3221 /* Parenthesized index register. */
3222 case MACRO_PIR:
3223 if (tokidx >= ntok || tok[tokidx].X_op != O_pregister
3224 || !is_ir_num (tok[tokidx].X_add_number))
3225 goto match_failed;
3226 ++tokidx;
3227 break;
19f78583 3228
ea1562b3
NC
3229 /* Optional parenthesized index register. */
3230 case MACRO_OPIR:
3231 if (tokidx < ntok && tok[tokidx].X_op == O_pregister
3232 && is_ir_num (tok[tokidx].X_add_number))
3233 ++tokidx;
3234 break;
252b5132 3235
ea1562b3
NC
3236 /* Leading comma with a parenthesized index register. */
3237 case MACRO_CPIR:
3238 if (tokidx >= ntok || tok[tokidx].X_op != O_cpregister
3239 || !is_ir_num (tok[tokidx].X_add_number))
3240 goto match_failed;
3241 ++tokidx;
3242 break;
252b5132 3243
ea1562b3
NC
3244 /* Floating point register. */
3245 case MACRO_FPR:
3246 if (tokidx >= ntok || tok[tokidx].X_op != O_register
3247 || !is_fpr_num (tok[tokidx].X_add_number))
3248 goto match_failed;
3249 ++tokidx;
3250 break;
252b5132 3251
ea1562b3
NC
3252 /* Normal expression. */
3253 case MACRO_EXP:
3254 if (tokidx >= ntok)
3255 goto match_failed;
3256 switch (tok[tokidx].X_op)
3257 {
3258 case O_illegal:
3259 case O_absent:
3260 case O_register:
3261 case O_pregister:
3262 case O_cpregister:
3263 case O_literal:
3264 case O_lituse_base:
3265 case O_lituse_bytoff:
3266 case O_lituse_jsr:
3267 case O_gpdisp:
3268 case O_gprelhigh:
3269 case O_gprellow:
3270 case O_gprel:
3271 case O_samegp:
3272 goto match_failed;
252b5132 3273
ea1562b3
NC
3274 default:
3275 break;
3276 }
3277 ++tokidx;
3278 break;
19f78583 3279
ea1562b3
NC
3280 match_failed:
3281 while (*arg != MACRO_EOA)
3282 ++arg;
3283 tokidx = 0;
3284 break;
3285 }
3286 ++arg;
19f78583 3287 }
252b5132 3288 }
ea1562b3
NC
3289 while (++macro - alpha_macros < (int) alpha_num_macros
3290 && !strcmp (macro->name, first_macro->name));
3291
3292 return NULL;
252b5132
RH
3293}
3294
ea1562b3
NC
3295/* Given an opcode name and a pre-tokenized set of arguments, take the
3296 opcode all the way through emission. */
252b5132
RH
3297
3298static void
ea1562b3
NC
3299assemble_tokens (const char *opname,
3300 const expressionS *tok,
3301 int ntok,
3302 int local_macros_on)
252b5132 3303{
ea1562b3
NC
3304 int found_something = 0;
3305 const struct alpha_opcode *opcode;
3306 const struct alpha_macro *macro;
3307 int cpumatch = 1;
21d799b5 3308 extended_bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED;
252b5132 3309
ea1562b3
NC
3310#ifdef RELOC_OP_P
3311 /* If a user-specified relocation is present, this is not a macro. */
3312 if (ntok && USER_RELOC_P (tok[ntok - 1].X_op))
3313 {
3314 reloc = ALPHA_RELOC_TABLE (tok[ntok - 1].X_op)->reloc;
3315 ntok--;
3316 }
3317 else
3318#endif
3319 if (local_macros_on)
3320 {
3321 macro = ((const struct alpha_macro *)
3322 hash_find (alpha_macro_hash, opname));
3323 if (macro)
3324 {
3325 found_something = 1;
3326 macro = find_macro_match (macro, tok, &ntok);
3327 if (macro)
3328 {
3329 (*macro->emit) (tok, ntok, macro->arg);
3330 return;
3331 }
3332 }
3333 }
252b5132 3334
ea1562b3
NC
3335 /* Search opcodes. */
3336 opcode = (const struct alpha_opcode *) hash_find (alpha_opcode_hash, opname);
3337 if (opcode)
3338 {
3339 found_something = 1;
3340 opcode = find_opcode_match (opcode, tok, &ntok, &cpumatch);
3341 if (opcode)
3342 {
3343 struct alpha_insn insn;
3344 assemble_insn (opcode, tok, ntok, &insn, reloc);
252b5132 3345
ea1562b3
NC
3346 /* Copy the sequence number for the reloc from the reloc token. */
3347 if (reloc != BFD_RELOC_UNUSED)
3348 insn.sequence = tok[ntok].X_add_number;
252b5132 3349
ea1562b3
NC
3350 emit_insn (&insn);
3351 return;
3352 }
3353 }
252b5132 3354
ea1562b3
NC
3355 if (found_something)
3356 {
3357 if (cpumatch)
3358 as_bad (_("inappropriate arguments for opcode `%s'"), opname);
3359 else
3360 as_bad (_("opcode `%s' not supported for target %s"), opname,
3361 alpha_target_name);
3362 }
3363 else
3364 as_bad (_("unknown opcode `%s'"), opname);
3365}
3366\f
3367#ifdef OBJ_EVAX
252b5132 3368
576d3307 3369/* Add sym+addend to link pool.
8aacb050 3370 Return offset from curent procedure value (pv) to entry in link pool.
252b5132 3371
ea1562b3 3372 Add new fixup only if offset isn't 16bit. */
252b5132 3373
198f1251 3374static symbolS *
8aacb050 3375add_to_link_pool (symbolS *sym, offsetT addend)
ea1562b3 3376{
8aacb050 3377 symbolS *basesym;
ea1562b3
NC
3378 segT current_section = now_seg;
3379 int current_subsec = now_subseg;
ea1562b3
NC
3380 char *p;
3381 segment_info_type *seginfo = seg_info (alpha_link_section);
3382 fixS *fixp;
198f1251
TG
3383 symbolS *linksym, *expsym;
3384 expressionS e;
3739860c 3385
8aacb050
TG
3386 basesym = alpha_evax_proc->symbol;
3387
ea1562b3
NC
3388 /* @@ This assumes all entries in a given section will be of the same
3389 size... Probably correct, but unwise to rely on. */
3390 /* This must always be called with the same subsegment. */
252b5132 3391
ea1562b3
NC
3392 if (seginfo->frchainP)
3393 for (fixp = seginfo->frchainP->fix_root;
3394 fixp != (fixS *) NULL;
198f1251 3395 fixp = fixp->fx_next)
ea1562b3 3396 {
198f1251
TG
3397 if (fixp->fx_addsy == sym
3398 && fixp->fx_offset == (valueT)addend
3399 && fixp->tc_fix_data.info
3400 && fixp->tc_fix_data.info->sym
3401 && fixp->tc_fix_data.info->sym->sy_value.X_op_symbol == basesym)
3402 return fixp->tc_fix_data.info->sym;
ea1562b3 3403 }
252b5132 3404
8aacb050 3405 /* Not found, add a new entry. */
ea1562b3 3406 subseg_set (alpha_link_section, 0);
198f1251
TG
3407 linksym = symbol_new
3408 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
ea1562b3
NC
3409 p = frag_more (8);
3410 memset (p, 0, 8);
252b5132 3411
0189c2eb 3412 /* Create a symbol for 'basesym - linksym' (offset of the added entry). */
198f1251
TG
3413 e.X_op = O_subtract;
3414 e.X_add_symbol = linksym;
3415 e.X_op_symbol = basesym;
3416 e.X_add_number = 0;
3417 expsym = make_expr_symbol (&e);
3418
0189c2eb 3419 /* Create a fixup for the entry. */
198f1251 3420 fixp = fix_new
576d3307 3421 (frag_now, p - frag_now->fr_literal, 8, sym, addend, 0, BFD_RELOC_64);
198f1251
TG
3422 fixp->tc_fix_data.info = get_alpha_reloc_tag (next_sequence_num--);
3423 fixp->tc_fix_data.info->sym = expsym;
252b5132 3424
ea1562b3 3425 subseg_set (current_section, current_subsec);
0189c2eb
TG
3426
3427 /* Return the symbol. */
198f1251 3428 return expsym;
ea1562b3 3429}
ea1562b3
NC
3430#endif /* OBJ_EVAX */
3431\f
3432/* Assembler directives. */
252b5132 3433
ea1562b3
NC
3434/* Handle the .text pseudo-op. This is like the usual one, but it
3435 clears alpha_insn_label and restores auto alignment. */
252b5132 3436
ea1562b3
NC
3437static void
3438s_alpha_text (int i)
ea1562b3
NC
3439{
3440#ifdef OBJ_ELF
3441 obj_elf_text (i);
3442#else
3443 s_text (i);
198f1251
TG
3444#endif
3445#ifdef OBJ_EVAX
3446 {
3447 symbolS * symbolP;
3448
3449 symbolP = symbol_find (".text");
3450 if (symbolP == NULL)
3451 {
3452 symbolP = symbol_make (".text");
3453 S_SET_SEGMENT (symbolP, text_section);
3454 symbol_table_insert (symbolP);
3455 }
3456 }
ea1562b3
NC
3457#endif
3458 alpha_insn_label = NULL;
3459 alpha_auto_align_on = 1;
3460 alpha_current_align = 0;
252b5132
RH
3461}
3462
ea1562b3
NC
3463/* Handle the .data pseudo-op. This is like the usual one, but it
3464 clears alpha_insn_label and restores auto alignment. */
252b5132
RH
3465
3466static void
ea1562b3 3467s_alpha_data (int i)
252b5132 3468{
ea1562b3
NC
3469#ifdef OBJ_ELF
3470 obj_elf_data (i);
3471#else
3472 s_data (i);
3473#endif
3474 alpha_insn_label = NULL;
3475 alpha_auto_align_on = 1;
3476 alpha_current_align = 0;
252b5132
RH
3477}
3478
ea1562b3 3479#if defined (OBJ_ECOFF) || defined (OBJ_EVAX)
252b5132 3480
198f1251 3481/* Handle the OSF/1 and openVMS .comm pseudo quirks. */
252b5132
RH
3482
3483static void
ea1562b3 3484s_alpha_comm (int ignore ATTRIBUTE_UNUSED)
252b5132 3485{
ea1562b3
NC
3486 char *name;
3487 char c;
3488 char *p;
d9319cec 3489 offsetT size;
ea1562b3 3490 symbolS *symbolP;
d9319cec
NC
3491#ifdef OBJ_EVAX
3492 offsetT temp;
198f1251 3493 int log_align = 0;
d9319cec 3494#endif
252b5132 3495
d02603dc 3496 c = get_symbol_name (&name);
252b5132 3497
ea1562b3
NC
3498 /* Just after name is now '\0'. */
3499 p = input_line_pointer;
3500 *p = c;
252b5132 3501
d02603dc 3502 SKIP_WHITESPACE_AFTER_NAME ();
252b5132 3503
ea1562b3
NC
3504 /* Alpha OSF/1 compiler doesn't provide the comma, gcc does. */
3505 if (*input_line_pointer == ',')
252b5132 3506 {
ea1562b3
NC
3507 input_line_pointer++;
3508 SKIP_WHITESPACE ();
3509 }
198f1251 3510 if ((size = get_absolute_expression ()) < 0)
ea1562b3 3511 {
198f1251 3512 as_warn (_(".COMMon length (%ld.) <0! Ignored."), (long) size);
ea1562b3
NC
3513 ignore_rest_of_line ();
3514 return;
3515 }
252b5132 3516
ea1562b3
NC
3517 *p = 0;
3518 symbolP = symbol_find_or_make (name);
ea1562b3 3519 *p = c;
252b5132 3520
ea1562b3
NC
3521 if (S_IS_DEFINED (symbolP) && ! S_IS_COMMON (symbolP))
3522 {
3523 as_bad (_("Ignoring attempt to re-define symbol"));
3524 ignore_rest_of_line ();
3525 return;
3526 }
3527
3528#ifdef OBJ_EVAX
198f1251
TG
3529 if (*input_line_pointer != ',')
3530 temp = 8; /* Default alignment. */
3531 else
ea1562b3 3532 {
198f1251
TG
3533 input_line_pointer++;
3534 SKIP_WHITESPACE ();
3535 temp = get_absolute_expression ();
ea1562b3 3536 }
198f1251
TG
3537
3538 /* ??? Unlike on OSF/1, the alignment factor is not in log units. */
3539 while ((temp >>= 1) != 0)
3540 ++log_align;
3541
3542 if (*input_line_pointer == ',')
ea1562b3 3543 {
198f1251
TG
3544 /* Extended form of the directive
3545
3546 .comm symbol, size, alignment, section
3547
3548 where the "common" semantics is transferred to the section.
3549 The symbol is effectively an alias for the section name. */
3550
3551 segT sec;
3552 char *sec_name;
3553 symbolS *sec_symbol;
3554 segT current_seg = now_seg;
3555 subsegT current_subseg = now_subseg;
3556 int cur_size;
3739860c 3557
198f1251
TG
3558 input_line_pointer++;
3559 SKIP_WHITESPACE ();
3560 sec_name = s_alpha_section_name ();
3561 sec_symbol = symbol_find_or_make (sec_name);
3562 sec = subseg_new (sec_name, 0);
3563 S_SET_SEGMENT (sec_symbol, sec);
3564 symbol_get_bfdsym (sec_symbol)->flags |= BSF_SECTION_SYM;
d8703844
TG
3565 bfd_vms_set_section_flags (stdoutput, sec, 0,
3566 EGPS__V_OVR | EGPS__V_GBL | EGPS__V_NOMOD);
198f1251
TG
3567 record_alignment (sec, log_align);
3568
3569 /* Reuse stab_string_size to store the size of the section. */
3570 cur_size = seg_info (sec)->stabu.stab_string_size;
3571 if ((int) size > cur_size)
3572 {
3573 char *pfrag
3574 = frag_var (rs_fill, 1, 1, (relax_substateT)0, NULL,
3575 (valueT)size - (valueT)cur_size, NULL);
3576 *pfrag = 0;
3577 seg_info (sec)->stabu.stab_string_size = (int)size;
3578 }
3579
3580 S_SET_SEGMENT (symbolP, sec);
3581
3582 subseg_set (current_seg, current_subseg);
3583 }
3584 else
3585 {
3586 /* Regular form of the directive
3587
3588 .comm symbol, size, alignment
3589
3590 where the "common" semantics in on the symbol.
3591 These symbols are assembled in the .bss section. */
3592
3593 char *pfrag;
3594 segT current_seg = now_seg;
3595 subsegT current_subseg = now_subseg;
3596
3597 subseg_set (bss_section, 1);
3598 frag_align (log_align, 0, 0);
3599 record_alignment (bss_section, log_align);
3600
f8e24652 3601 symbol_set_frag (symbolP, frag_now);
198f1251
TG
3602 pfrag = frag_var (rs_org, 1, 1, (relax_substateT)0, symbolP,
3603 size, NULL);
3604 *pfrag = 0;
3605
3606 S_SET_SEGMENT (symbolP, bss_section);
3607
3608 subseg_set (current_seg, current_subseg);
252b5132 3609 }
ea1562b3 3610#endif
3739860c 3611
198f1251
TG
3612 if (S_GET_VALUE (symbolP))
3613 {
3614 if (S_GET_VALUE (symbolP) != (valueT) size)
20203fb9 3615 as_bad (_("Length of .comm \"%s\" is already %ld. Not changed to %ld."),
198f1251
TG
3616 S_GET_NAME (symbolP),
3617 (long) S_GET_VALUE (symbolP),
3618 (long) size);
3619 }
252b5132
RH
3620 else
3621 {
198f1251
TG
3622#ifndef OBJ_EVAX
3623 S_SET_VALUE (symbolP, (valueT) size);
ea1562b3
NC
3624#endif
3625 S_SET_EXTERNAL (symbolP);
3626 }
3739860c 3627
198f1251
TG
3628#ifndef OBJ_EVAX
3629 know (symbolP->sy_frag == &zero_address_frag);
ea1562b3 3630#endif
ea1562b3
NC
3631 demand_empty_rest_of_line ();
3632}
252b5132 3633
ea1562b3 3634#endif /* ! OBJ_ELF */
252b5132 3635
ea1562b3 3636#ifdef OBJ_ECOFF
252b5132 3637
ea1562b3
NC
3638/* Handle the .rdata pseudo-op. This is like the usual one, but it
3639 clears alpha_insn_label and restores auto alignment. */
3640
3641static void
3642s_alpha_rdata (int ignore ATTRIBUTE_UNUSED)
3643{
87975d2a 3644 get_absolute_expression ();
ea1562b3
NC
3645 subseg_new (".rdata", 0);
3646 demand_empty_rest_of_line ();
3647 alpha_insn_label = NULL;
3648 alpha_auto_align_on = 1;
3649 alpha_current_align = 0;
252b5132
RH
3650}
3651
ea1562b3
NC
3652#endif
3653
3654#ifdef OBJ_ECOFF
3655
3656/* Handle the .sdata pseudo-op. This is like the usual one, but it
3657 clears alpha_insn_label and restores auto alignment. */
252b5132
RH
3658
3659static void
ea1562b3 3660s_alpha_sdata (int ignore ATTRIBUTE_UNUSED)
252b5132 3661{
87975d2a 3662 get_absolute_expression ();
ea1562b3
NC
3663 subseg_new (".sdata", 0);
3664 demand_empty_rest_of_line ();
3665 alpha_insn_label = NULL;
3666 alpha_auto_align_on = 1;
3667 alpha_current_align = 0;
3668}
3669#endif
252b5132 3670
ea1562b3
NC
3671#ifdef OBJ_ELF
3672struct alpha_elf_frame_data
3673{
3674 symbolS *func_sym;
3675 symbolS *func_end_sym;
3676 symbolS *prologue_sym;
3677 unsigned int mask;
3678 unsigned int fmask;
3679 int fp_regno;
3680 int ra_regno;
3681 offsetT frame_size;
3682 offsetT mask_offset;
3683 offsetT fmask_offset;
252b5132 3684
ea1562b3
NC
3685 struct alpha_elf_frame_data *next;
3686};
252b5132 3687
ea1562b3
NC
3688static struct alpha_elf_frame_data *all_frame_data;
3689static struct alpha_elf_frame_data **plast_frame_data = &all_frame_data;
3690static struct alpha_elf_frame_data *cur_frame_data;
252b5132 3691
2f0c68f2
CM
3692extern int all_cfi_sections;
3693
ea1562b3
NC
3694/* Handle the .section pseudo-op. This is like the usual one, but it
3695 clears alpha_insn_label and restores auto alignment. */
252b5132 3696
ea1562b3
NC
3697static void
3698s_alpha_section (int ignore ATTRIBUTE_UNUSED)
3699{
3700 obj_elf_section (ignore);
252b5132 3701
ea1562b3
NC
3702 alpha_insn_label = NULL;
3703 alpha_auto_align_on = 1;
3704 alpha_current_align = 0;
3705}
252b5132 3706
ea1562b3
NC
3707static void
3708s_alpha_ent (int dummy ATTRIBUTE_UNUSED)
3709{
3710 if (ECOFF_DEBUGGING)
3711 ecoff_directive_ent (0);
252b5132
RH
3712 else
3713 {
ea1562b3 3714 char *name, name_end;
d02603dc
NC
3715
3716 name_end = get_symbol_name (&name);
2f0c68f2
CM
3717 /* CFI_EMIT_eh_frame is the default. */
3718 all_cfi_sections = CFI_EMIT_eh_frame;
252b5132 3719
ea1562b3 3720 if (! is_name_beginner (*name))
252b5132 3721 {
ea1562b3 3722 as_warn (_(".ent directive has no name"));
d02603dc 3723 (void) restore_line_pointer (name_end);
252b5132 3724 }
ea1562b3 3725 else
252b5132 3726 {
ea1562b3 3727 symbolS *sym;
252b5132 3728
ea1562b3
NC
3729 if (cur_frame_data)
3730 as_warn (_("nested .ent directives"));
252b5132 3731
ea1562b3
NC
3732 sym = symbol_find_or_make (name);
3733 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
252b5132 3734
21d799b5
NC
3735 cur_frame_data = (struct alpha_elf_frame_data *)
3736 calloc (1, sizeof (*cur_frame_data));
ea1562b3 3737 cur_frame_data->func_sym = sym;
252b5132 3738
ea1562b3
NC
3739 /* Provide sensible defaults. */
3740 cur_frame_data->fp_regno = 30; /* sp */
3741 cur_frame_data->ra_regno = 26; /* ra */
252b5132 3742
ea1562b3
NC
3743 *plast_frame_data = cur_frame_data;
3744 plast_frame_data = &cur_frame_data->next;
3745
3746 /* The .ent directive is sometimes followed by a number. Not sure
3747 what it really means, but ignore it. */
3748 *input_line_pointer = name_end;
d02603dc 3749 SKIP_WHITESPACE_AFTER_NAME ();
ea1562b3
NC
3750 if (*input_line_pointer == ',')
3751 {
3752 input_line_pointer++;
3753 SKIP_WHITESPACE ();
3754 }
3755 if (ISDIGIT (*input_line_pointer) || *input_line_pointer == '-')
3756 (void) get_absolute_expression ();
3757 }
3758 demand_empty_rest_of_line ();
3759 }
3760}
252b5132
RH
3761
3762static void
ea1562b3 3763s_alpha_end (int dummy ATTRIBUTE_UNUSED)
252b5132 3764{
ea1562b3
NC
3765 if (ECOFF_DEBUGGING)
3766 ecoff_directive_end (0);
252b5132 3767 else
ea1562b3
NC
3768 {
3769 char *name, name_end;
d02603dc
NC
3770
3771 name_end = get_symbol_name (&name);
252b5132 3772
ea1562b3
NC
3773 if (! is_name_beginner (*name))
3774 {
3775 as_warn (_(".end directive has no name"));
ea1562b3
NC
3776 }
3777 else
3778 {
3779 symbolS *sym;
252b5132 3780
ea1562b3
NC
3781 sym = symbol_find (name);
3782 if (!cur_frame_data)
3783 as_warn (_(".end directive without matching .ent"));
3784 else if (sym != cur_frame_data->func_sym)
3785 as_warn (_(".end directive names different symbol than .ent"));
252b5132 3786
ea1562b3
NC
3787 /* Create an expression to calculate the size of the function. */
3788 if (sym && cur_frame_data)
3789 {
3790 OBJ_SYMFIELD_TYPE *obj = symbol_get_obj (sym);
21d799b5 3791 expressionS *exp = (expressionS *) xmalloc (sizeof (expressionS));
252b5132 3792
ea1562b3
NC
3793 obj->size = exp;
3794 exp->X_op = O_subtract;
3795 exp->X_add_symbol = symbol_temp_new_now ();
3796 exp->X_op_symbol = sym;
3797 exp->X_add_number = 0;
252b5132 3798
ea1562b3
NC
3799 cur_frame_data->func_end_sym = exp->X_add_symbol;
3800 }
252b5132 3801
ea1562b3 3802 cur_frame_data = NULL;
ea1562b3 3803 }
d02603dc
NC
3804
3805 (void) restore_line_pointer (name_end);
ea1562b3
NC
3806 demand_empty_rest_of_line ();
3807 }
252b5132
RH
3808}
3809
252b5132 3810static void
ea1562b3 3811s_alpha_mask (int fp)
252b5132 3812{
ea1562b3
NC
3813 if (ECOFF_DEBUGGING)
3814 {
3815 if (fp)
3816 ecoff_directive_fmask (0);
3817 else
3818 ecoff_directive_mask (0);
3819 }
252b5132 3820 else
ea1562b3
NC
3821 {
3822 long val;
3823 offsetT offset;
252b5132 3824
ea1562b3
NC
3825 if (!cur_frame_data)
3826 {
3827 if (fp)
3828 as_warn (_(".fmask outside of .ent"));
3829 else
3830 as_warn (_(".mask outside of .ent"));
3831 discard_rest_of_line ();
3832 return;
3833 }
252b5132 3834
ea1562b3
NC
3835 if (get_absolute_expression_and_terminator (&val) != ',')
3836 {
3837 if (fp)
3838 as_warn (_("bad .fmask directive"));
3839 else
3840 as_warn (_("bad .mask directive"));
3841 --input_line_pointer;
3842 discard_rest_of_line ();
3843 return;
3844 }
252b5132 3845
ea1562b3
NC
3846 offset = get_absolute_expression ();
3847 demand_empty_rest_of_line ();
252b5132 3848
ea1562b3
NC
3849 if (fp)
3850 {
3851 cur_frame_data->fmask = val;
3852 cur_frame_data->fmask_offset = offset;
3853 }
3854 else
3855 {
3856 cur_frame_data->mask = val;
3857 cur_frame_data->mask_offset = offset;
3858 }
3859 }
252b5132 3860}
252b5132
RH
3861
3862static void
ea1562b3 3863s_alpha_frame (int dummy ATTRIBUTE_UNUSED)
252b5132 3864{
ea1562b3
NC
3865 if (ECOFF_DEBUGGING)
3866 ecoff_directive_frame (0);
3867 else
3868 {
3869 long val;
252b5132 3870
ea1562b3
NC
3871 if (!cur_frame_data)
3872 {
3873 as_warn (_(".frame outside of .ent"));
3874 discard_rest_of_line ();
3875 return;
3876 }
252b5132 3877
ea1562b3 3878 cur_frame_data->fp_regno = tc_get_register (1);
252b5132 3879
ea1562b3
NC
3880 SKIP_WHITESPACE ();
3881 if (*input_line_pointer++ != ','
3882 || get_absolute_expression_and_terminator (&val) != ',')
3883 {
3884 as_warn (_("bad .frame directive"));
3885 --input_line_pointer;
3886 discard_rest_of_line ();
3887 return;
3888 }
3889 cur_frame_data->frame_size = val;
252b5132 3890
ea1562b3
NC
3891 cur_frame_data->ra_regno = tc_get_register (0);
3892
3893 /* Next comes the "offset of saved $a0 from $sp". In gcc terms
3894 this is current_function_pretend_args_size. There's no place
3895 to put this value, so ignore it. */
3896 s_ignore (42);
3897 }
3898}
252b5132
RH
3899
3900static void
ea1562b3 3901s_alpha_prologue (int ignore ATTRIBUTE_UNUSED)
252b5132 3902{
ea1562b3
NC
3903 symbolS *sym;
3904 int arg;
252b5132 3905
ea1562b3
NC
3906 arg = get_absolute_expression ();
3907 demand_empty_rest_of_line ();
198f1251
TG
3908 alpha_prologue_label = symbol_new
3909 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
252b5132 3910
ea1562b3
NC
3911 if (ECOFF_DEBUGGING)
3912 sym = ecoff_get_cur_proc_sym ();
3913 else
3914 sym = cur_frame_data ? cur_frame_data->func_sym : NULL;
252b5132 3915
ea1562b3 3916 if (sym == NULL)
252b5132 3917 {
ea1562b3 3918 as_bad (_(".prologue directive without a preceding .ent directive"));
252b5132
RH
3919 return;
3920 }
3921
ea1562b3 3922 switch (arg)
252b5132 3923 {
ea1562b3
NC
3924 case 0: /* No PV required. */
3925 S_SET_OTHER (sym, STO_ALPHA_NOPV
3926 | (S_GET_OTHER (sym) & ~STO_ALPHA_STD_GPLOAD));
3927 break;
3928 case 1: /* Std GP load. */
3929 S_SET_OTHER (sym, STO_ALPHA_STD_GPLOAD
3930 | (S_GET_OTHER (sym) & ~STO_ALPHA_STD_GPLOAD));
3931 break;
3932 case 2: /* Non-std use of PV. */
3933 break;
252b5132 3934
ea1562b3
NC
3935 default:
3936 as_bad (_("Invalid argument %d to .prologue."), arg);
3937 break;
252b5132
RH
3938 }
3939
ea1562b3
NC
3940 if (cur_frame_data)
3941 cur_frame_data->prologue_sym = symbol_temp_new_now ();
252b5132
RH
3942}
3943
ea1562b3 3944static char *first_file_directive;
252b5132
RH
3945
3946static void
ea1562b3 3947s_alpha_file (int ignore ATTRIBUTE_UNUSED)
252b5132 3948{
ea1562b3
NC
3949 /* Save the first .file directive we see, so that we can change our
3950 minds about whether ecoff debugging should or shouldn't be enabled. */
3951 if (alpha_flag_mdebug < 0 && ! first_file_directive)
3952 {
3953 char *start = input_line_pointer;
3954 size_t len;
252b5132 3955
ea1562b3 3956 discard_rest_of_line ();
252b5132 3957
ea1562b3 3958 len = input_line_pointer - start;
21d799b5 3959 first_file_directive = (char *) xmalloc (len + 1);
ea1562b3
NC
3960 memcpy (first_file_directive, start, len);
3961 first_file_directive[len] = '\0';
252b5132 3962
ea1562b3
NC
3963 input_line_pointer = start;
3964 }
252b5132 3965
ea1562b3
NC
3966 if (ECOFF_DEBUGGING)
3967 ecoff_directive_file (0);
3968 else
3969 dwarf2_directive_file (0);
3970}
252b5132
RH
3971
3972static void
ea1562b3 3973s_alpha_loc (int ignore ATTRIBUTE_UNUSED)
252b5132 3974{
ea1562b3
NC
3975 if (ECOFF_DEBUGGING)
3976 ecoff_directive_loc (0);
3977 else
3978 dwarf2_directive_loc (0);
252b5132 3979}
252b5132 3980
ea1562b3
NC
3981static void
3982s_alpha_stab (int n)
f37f01cf 3983{
ea1562b3
NC
3984 /* If we've been undecided about mdebug, make up our minds in favour. */
3985 if (alpha_flag_mdebug < 0)
3986 {
3987 segT sec = subseg_new (".mdebug", 0);
3988 bfd_set_section_flags (stdoutput, sec, SEC_HAS_CONTENTS | SEC_READONLY);
3989 bfd_set_section_alignment (stdoutput, sec, 3);
f37f01cf 3990
ea1562b3 3991 ecoff_read_begin_hook ();
f37f01cf 3992
ea1562b3
NC
3993 if (first_file_directive)
3994 {
3995 char *save_ilp = input_line_pointer;
3996 input_line_pointer = first_file_directive;
3997 ecoff_directive_file (0);
3998 input_line_pointer = save_ilp;
3999 free (first_file_directive);
4000 }
252b5132 4001
ea1562b3
NC
4002 alpha_flag_mdebug = 1;
4003 }
4004 s_stab (n);
4005}
252b5132
RH
4006
4007static void
ea1562b3 4008s_alpha_coff_wrapper (int which)
252b5132 4009{
5a49b8ac 4010 static void (* const fns[]) (int) = {
ea1562b3
NC
4011 ecoff_directive_begin,
4012 ecoff_directive_bend,
4013 ecoff_directive_def,
4014 ecoff_directive_dim,
4015 ecoff_directive_endef,
4016 ecoff_directive_scl,
4017 ecoff_directive_tag,
4018 ecoff_directive_val,
4019 };
252b5132 4020
9c2799c2 4021 gas_assert (which >= 0 && which < (int) (sizeof (fns)/sizeof (*fns)));
252b5132 4022
252b5132 4023 if (ECOFF_DEBUGGING)
ea1562b3 4024 (*fns[which]) (0);
252b5132
RH
4025 else
4026 {
ea1562b3
NC
4027 as_bad (_("ECOFF debugging is disabled."));
4028 ignore_rest_of_line ();
4029 }
4030}
252b5132 4031
ea1562b3
NC
4032/* Called at the end of assembly. Here we emit unwind info for frames
4033 unless the compiler has done it for us. */
252b5132 4034
ea1562b3
NC
4035void
4036alpha_elf_md_end (void)
4037{
4038 struct alpha_elf_frame_data *p;
f37f01cf 4039
ea1562b3
NC
4040 if (cur_frame_data)
4041 as_warn (_(".ent directive without matching .end"));
f37f01cf 4042
ea1562b3
NC
4043 /* If someone has generated the unwind info themselves, great. */
4044 if (bfd_get_section_by_name (stdoutput, ".eh_frame") != NULL)
4045 return;
f37f01cf 4046
af385746
RH
4047 /* ??? In theory we could look for functions for which we have
4048 generated unwind info via CFI directives, and those we have not.
4049 Those we have not could still get their unwind info from here.
4050 For now, do nothing if we've seen any CFI directives. Note that
4051 the above test will not trigger, as we've not emitted data yet. */
4052 if (all_fde_data != NULL)
4053 return;
4054
ea1562b3
NC
4055 /* Generate .eh_frame data for the unwind directives specified. */
4056 for (p = all_frame_data; p ; p = p->next)
4057 if (p->prologue_sym)
4058 {
4059 /* Create a temporary symbol at the same location as our
4060 function symbol. This prevents problems with globals. */
4061 cfi_new_fde (symbol_temp_new (S_GET_SEGMENT (p->func_sym),
4062 S_GET_VALUE (p->func_sym),
4063 symbol_get_frag (p->func_sym)));
252b5132 4064
2f0c68f2 4065 cfi_set_sections ();
ea1562b3
NC
4066 cfi_set_return_column (p->ra_regno);
4067 cfi_add_CFA_def_cfa_register (30);
4068 if (p->fp_regno != 30 || p->mask || p->fmask || p->frame_size)
4069 {
4070 unsigned int mask;
4071 offsetT offset;
252b5132 4072
ea1562b3 4073 cfi_add_advance_loc (p->prologue_sym);
252b5132 4074
ea1562b3
NC
4075 if (p->fp_regno != 30)
4076 if (p->frame_size != 0)
4077 cfi_add_CFA_def_cfa (p->fp_regno, p->frame_size);
4078 else
4079 cfi_add_CFA_def_cfa_register (p->fp_regno);
4080 else if (p->frame_size != 0)
4081 cfi_add_CFA_def_cfa_offset (p->frame_size);
252b5132 4082
ea1562b3
NC
4083 mask = p->mask;
4084 offset = p->mask_offset;
252b5132 4085
ea1562b3
NC
4086 /* Recall that $26 is special-cased and stored first. */
4087 if ((mask >> 26) & 1)
4088 {
4089 cfi_add_CFA_offset (26, offset);
4090 offset += 8;
4091 mask &= ~(1 << 26);
4092 }
4093 while (mask)
4094 {
4095 unsigned int i;
4096 i = mask & -mask;
4097 mask ^= i;
4098 i = ffs (i) - 1;
f37f01cf 4099
ea1562b3
NC
4100 cfi_add_CFA_offset (i, offset);
4101 offset += 8;
4102 }
f37f01cf 4103
ea1562b3
NC
4104 mask = p->fmask;
4105 offset = p->fmask_offset;
4106 while (mask)
4107 {
4108 unsigned int i;
4109 i = mask & -mask;
4110 mask ^= i;
4111 i = ffs (i) - 1;
252b5132 4112
ea1562b3
NC
4113 cfi_add_CFA_offset (i + 32, offset);
4114 offset += 8;
4115 }
4116 }
252b5132 4117
ea1562b3
NC
4118 cfi_end_fde (p->func_end_sym);
4119 }
252b5132
RH
4120}
4121
4122static void
ea1562b3 4123s_alpha_usepv (int unused ATTRIBUTE_UNUSED)
252b5132 4124{
ea1562b3
NC
4125 char *name, name_end;
4126 char *which, which_end;
4127 symbolS *sym;
4128 int other;
f37f01cf 4129
d02603dc 4130 name_end = get_symbol_name (&name);
f37f01cf 4131
ea1562b3
NC
4132 if (! is_name_beginner (*name))
4133 {
4134 as_bad (_(".usepv directive has no name"));
d02603dc 4135 (void) restore_line_pointer (name_end);
ea1562b3
NC
4136 ignore_rest_of_line ();
4137 return;
4138 }
f37f01cf 4139
ea1562b3 4140 sym = symbol_find_or_make (name);
d02603dc
NC
4141 name_end = restore_line_pointer (name_end);
4142 if (! is_end_of_line[(unsigned char) name_end])
4143 input_line_pointer++;
f37f01cf 4144
ea1562b3
NC
4145 if (name_end != ',')
4146 {
4147 as_bad (_(".usepv directive has no type"));
4148 ignore_rest_of_line ();
4149 return;
f37f01cf 4150 }
252b5132 4151
ea1562b3 4152 SKIP_WHITESPACE ();
d02603dc
NC
4153
4154 which_end = get_symbol_name (&which);
ea1562b3
NC
4155
4156 if (strcmp (which, "no") == 0)
4157 other = STO_ALPHA_NOPV;
4158 else if (strcmp (which, "std") == 0)
4159 other = STO_ALPHA_STD_GPLOAD;
252b5132 4160 else
f37f01cf 4161 {
ea1562b3
NC
4162 as_bad (_("unknown argument for .usepv"));
4163 other = 0;
4164 }
f37f01cf 4165
d02603dc 4166 (void) restore_line_pointer (which_end);
ea1562b3 4167 demand_empty_rest_of_line ();
f37f01cf 4168
ea1562b3
NC
4169 S_SET_OTHER (sym, other | (S_GET_OTHER (sym) & ~STO_ALPHA_STD_GPLOAD));
4170}
4171#endif /* OBJ_ELF */
f37f01cf 4172
ea1562b3 4173/* Standard calling conventions leaves the CFA at $30 on entry. */
f37f01cf 4174
ea1562b3
NC
4175void
4176alpha_cfi_frame_initial_instructions (void)
4177{
4178 cfi_add_CFA_def_cfa_register (30);
252b5132
RH
4179}
4180
ea1562b3
NC
4181#ifdef OBJ_EVAX
4182
198f1251
TG
4183/* Get name of section. */
4184static char *
4185s_alpha_section_name (void)
4186{
4187 char *name;
4188
4189 SKIP_WHITESPACE ();
4190 if (*input_line_pointer == '"')
4191 {
4192 int dummy;
4193
4194 name = demand_copy_C_string (&dummy);
4195 if (name == NULL)
4196 {
4197 ignore_rest_of_line ();
4198 return NULL;
4199 }
4200 }
4201 else
4202 {
4203 char *end = input_line_pointer;
4204
4205 while (0 == strchr ("\n\t,; ", *end))
4206 end++;
4207 if (end == input_line_pointer)
4208 {
4209 as_warn (_("missing name"));
4210 ignore_rest_of_line ();
4211 return NULL;
4212 }
4213
4214 name = xmalloc (end - input_line_pointer + 1);
4215 memcpy (name, input_line_pointer, end - input_line_pointer);
4216 name[end - input_line_pointer] = '\0';
4217 input_line_pointer = end;
4218 }
4219 SKIP_WHITESPACE ();
4220 return name;
4221}
4222
d8703844
TG
4223/* Put clear/set flags in one flagword. The LSBs are flags to be set,
4224 the MSBs are the flags to be cleared. */
4225
4226#define EGPS__V_NO_SHIFT 16
4227#define EGPS__V_MASK 0xffff
4228
4229/* Parse one VMS section flag. */
4230
198f1251
TG
4231static flagword
4232s_alpha_section_word (char *str, size_t len)
4233{
4234 int no = 0;
4235 flagword flag = 0;
4236
4237 if (len == 5 && strncmp (str, "NO", 2) == 0)
4238 {
4239 no = 1;
4240 str += 2;
3739860c 4241 len -= 2;
198f1251
TG
4242 }
4243
4244 if (len == 3)
4245 {
4246 if (strncmp (str, "PIC", 3) == 0)
d8703844 4247 flag = EGPS__V_PIC;
198f1251 4248 else if (strncmp (str, "LIB", 3) == 0)
d8703844 4249 flag = EGPS__V_LIB;
198f1251 4250 else if (strncmp (str, "OVR", 3) == 0)
d8703844 4251 flag = EGPS__V_OVR;
198f1251 4252 else if (strncmp (str, "REL", 3) == 0)
d8703844 4253 flag = EGPS__V_REL;
198f1251 4254 else if (strncmp (str, "GBL", 3) == 0)
d8703844 4255 flag = EGPS__V_GBL;
198f1251 4256 else if (strncmp (str, "SHR", 3) == 0)
d8703844 4257 flag = EGPS__V_SHR;
198f1251 4258 else if (strncmp (str, "EXE", 3) == 0)
d8703844 4259 flag = EGPS__V_EXE;
198f1251 4260 else if (strncmp (str, "WRT", 3) == 0)
d8703844 4261 flag = EGPS__V_WRT;
198f1251 4262 else if (strncmp (str, "VEC", 3) == 0)
d8703844 4263 flag = EGPS__V_VEC;
198f1251
TG
4264 else if (strncmp (str, "MOD", 3) == 0)
4265 {
d8703844 4266 flag = no ? EGPS__V_NOMOD : EGPS__V_NOMOD << EGPS__V_NO_SHIFT;
198f1251
TG
4267 no = 0;
4268 }
4269 else if (strncmp (str, "COM", 3) == 0)
d8703844 4270 flag = EGPS__V_COM;
198f1251
TG
4271 }
4272
4273 if (flag == 0)
4274 {
4275 char c = str[len];
4276 str[len] = 0;
4277 as_warn (_("unknown section attribute %s"), str);
4278 str[len] = c;
4279 return 0;
4280 }
4281
4282 if (no)
d8703844 4283 return flag << EGPS__V_NO_SHIFT;
198f1251
TG
4284 else
4285 return flag;
4286}
4287
ea1562b3
NC
4288/* Handle the section specific pseudo-op. */
4289
198f1251
TG
4290#define EVAX_SECTION_COUNT 5
4291
4292static char *section_name[EVAX_SECTION_COUNT + 1] =
4293 { "NULL", ".rdata", ".comm", ".link", ".ctors", ".dtors" };
4294
252b5132 4295static void
ea1562b3 4296s_alpha_section (int secid)
252b5132 4297{
198f1251
TG
4298 char *name, *beg;
4299 segT sec;
4300 flagword vms_flags = 0;
4301 symbolS *symbol;
252b5132 4302
198f1251 4303 if (secid == 0)
81283cde 4304 {
198f1251
TG
4305 name = s_alpha_section_name ();
4306 if (name == NULL)
4307 return;
4308 sec = subseg_new (name, 0);
4309 if (*input_line_pointer == ',')
4310 {
4311 /* Skip the comma. */
4312 ++input_line_pointer;
4313 SKIP_WHITESPACE ();
4314
4315 do
4316 {
4317 char c;
4318
4319 SKIP_WHITESPACE ();
d02603dc 4320 c = get_symbol_name (&beg);
198f1251
TG
4321 *input_line_pointer = c;
4322
4323 vms_flags |= s_alpha_section_word (beg, input_line_pointer - beg);
4324
d02603dc 4325 SKIP_WHITESPACE_AFTER_NAME ();
198f1251
TG
4326 }
4327 while (*input_line_pointer++ == ',');
d02603dc 4328
198f1251
TG
4329 --input_line_pointer;
4330 }
4331
4332 symbol = symbol_find_or_make (name);
4333 S_SET_SEGMENT (symbol, sec);
4334 symbol_get_bfdsym (symbol)->flags |= BSF_SECTION_SYM;
d8703844
TG
4335 bfd_vms_set_section_flags
4336 (stdoutput, sec,
4337 (vms_flags >> EGPS__V_NO_SHIFT) & EGPS__V_MASK,
4338 vms_flags & EGPS__V_MASK);
81283cde 4339 }
198f1251
TG
4340 else
4341 {
87975d2a 4342 get_absolute_expression ();
198f1251
TG
4343 subseg_new (section_name[secid], 0);
4344 }
4345
4346 demand_empty_rest_of_line ();
4347 alpha_insn_label = NULL;
4348 alpha_auto_align_on = 1;
4349 alpha_current_align = 0;
4350}
4351
4352static void
4353s_alpha_literals (int ignore ATTRIBUTE_UNUSED)
4354{
4355 subseg_new (".literals", 0);
ea1562b3
NC
4356 demand_empty_rest_of_line ();
4357 alpha_insn_label = NULL;
4358 alpha_auto_align_on = 1;
4359 alpha_current_align = 0;
252b5132
RH
4360}
4361
ea1562b3 4362/* Parse .ent directives. */
a8316fe2 4363
4dc7ead9 4364static void
ea1562b3 4365s_alpha_ent (int ignore ATTRIBUTE_UNUSED)
4dc7ead9 4366{
ea1562b3
NC
4367 symbolS *symbol;
4368 expressionS symexpr;
a8316fe2 4369
4b1c4d2b
TG
4370 if (alpha_evax_proc != NULL)
4371 as_bad (_("previous .ent not closed by a .end"));
4372
4373 alpha_evax_proc = &alpha_evax_proc_data;
198f1251
TG
4374
4375 alpha_evax_proc->pdsckind = 0;
4376 alpha_evax_proc->framereg = -1;
4377 alpha_evax_proc->framesize = 0;
4378 alpha_evax_proc->rsa_offset = 0;
4379 alpha_evax_proc->ra_save = AXP_REG_RA;
4380 alpha_evax_proc->fp_save = -1;
4381 alpha_evax_proc->imask = 0;
4382 alpha_evax_proc->fmask = 0;
4383 alpha_evax_proc->prologue = 0;
4384 alpha_evax_proc->type = 0;
4385 alpha_evax_proc->handler = 0;
4386 alpha_evax_proc->handler_data = 0;
a8316fe2 4387
ea1562b3 4388 expression (&symexpr);
a8316fe2 4389
ea1562b3
NC
4390 if (symexpr.X_op != O_symbol)
4391 {
4392 as_fatal (_(".ent directive has no symbol"));
4393 demand_empty_rest_of_line ();
4394 return;
a8316fe2
RH
4395 }
4396
ea1562b3
NC
4397 symbol = make_expr_symbol (&symexpr);
4398 symbol_get_bfdsym (symbol)->flags |= BSF_FUNCTION;
198f1251
TG
4399 alpha_evax_proc->symbol = symbol;
4400
ea1562b3 4401 demand_empty_rest_of_line ();
4dc7ead9
RH
4402}
4403
198f1251
TG
4404static void
4405s_alpha_handler (int is_data)
4406{
4407 if (is_data)
4408 alpha_evax_proc->handler_data = get_absolute_expression ();
4409 else
4410 {
4411 char *name, name_end;
d02603dc
NC
4412
4413 name_end = get_symbol_name (&name);
198f1251
TG
4414
4415 if (! is_name_beginner (*name))
4416 {
4417 as_warn (_(".handler directive has no name"));
198f1251
TG
4418 }
4419 else
4420 {
4421 symbolS *sym;
4422
4423 sym = symbol_find_or_make (name);
4424 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
4425 alpha_evax_proc->handler = sym;
198f1251 4426 }
d02603dc
NC
4427
4428 (void) restore_line_pointer (name_end);
4429 }
4430
198f1251
TG
4431 demand_empty_rest_of_line ();
4432}
4433
ea1562b3
NC
4434/* Parse .frame <framreg>,<framesize>,RA,<rsa_offset> directives. */
4435
a8316fe2 4436static void
ea1562b3 4437s_alpha_frame (int ignore ATTRIBUTE_UNUSED)
a8316fe2 4438{
ea1562b3 4439 long val;
467b607e 4440 int ra;
a8316fe2 4441
198f1251 4442 alpha_evax_proc->framereg = tc_get_register (1);
a8316fe2 4443
ea1562b3
NC
4444 SKIP_WHITESPACE ();
4445 if (*input_line_pointer++ != ','
4446 || get_absolute_expression_and_terminator (&val) != ',')
4447 {
4448 as_warn (_("Bad .frame directive 1./2. param"));
4449 --input_line_pointer;
4450 demand_empty_rest_of_line ();
4451 return;
4452 }
a8316fe2 4453
198f1251 4454 alpha_evax_proc->framesize = val;
ea1562b3 4455
467b607e
TG
4456 ra = tc_get_register (1);
4457 if (ra != AXP_REG_RA)
4458 as_warn (_("Bad RA (%d) register for .frame"), ra);
4459
ea1562b3
NC
4460 SKIP_WHITESPACE ();
4461 if (*input_line_pointer++ != ',')
4462 {
4463 as_warn (_("Bad .frame directive 3./4. param"));
4464 --input_line_pointer;
4465 demand_empty_rest_of_line ();
4466 return;
a8316fe2 4467 }
198f1251
TG
4468 alpha_evax_proc->rsa_offset = get_absolute_expression ();
4469}
4470
51794af8
TG
4471/* Parse .prologue. */
4472
198f1251
TG
4473static void
4474s_alpha_prologue (int ignore ATTRIBUTE_UNUSED)
4475{
198f1251
TG
4476 demand_empty_rest_of_line ();
4477 alpha_prologue_label = symbol_new
4478 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
a8316fe2
RH
4479}
4480
467b607e 4481/* Parse .pdesc <entry_name>,{null|stack|reg}
51794af8
TG
4482 Insert a procedure descriptor. */
4483
252b5132 4484static void
ea1562b3 4485s_alpha_pdesc (int ignore ATTRIBUTE_UNUSED)
252b5132 4486{
ea1562b3
NC
4487 char *name;
4488 char name_end;
ed9e98c2 4489 char *p;
ea1562b3
NC
4490 expressionS exp;
4491 symbolS *entry_sym;
198f1251 4492 const char *entry_sym_name;
4b1c4d2b
TG
4493 const char *pdesc_sym_name;
4494 fixS *fixp;
4495 size_t len;
252b5132 4496
ea1562b3
NC
4497 if (now_seg != alpha_link_section)
4498 {
4499 as_bad (_(".pdesc directive not in link (.link) section"));
ea1562b3
NC
4500 return;
4501 }
252b5132 4502
198f1251
TG
4503 expression (&exp);
4504 if (exp.X_op != O_symbol)
252b5132 4505 {
4b1c4d2b 4506 as_bad (_(".pdesc directive has no entry symbol"));
ea1562b3 4507 return;
252b5132 4508 }
3739860c 4509
198f1251 4510 entry_sym = make_expr_symbol (&exp);
4b1c4d2b 4511 entry_sym_name = S_GET_NAME (entry_sym);
3739860c 4512
8aacb050 4513 /* Strip "..en". */
198f1251 4514 len = strlen (entry_sym_name);
4b1c4d2b 4515 if (len < 4 || strcmp (entry_sym_name + len - 4, "..en") != 0)
ea1562b3 4516 {
4b1c4d2b
TG
4517 as_bad (_(".pdesc has a bad entry symbol"));
4518 return;
4519 }
4520 len -= 4;
4521 pdesc_sym_name = S_GET_NAME (alpha_evax_proc->symbol);
4522
4523 if (!alpha_evax_proc
4524 || !S_IS_DEFINED (alpha_evax_proc->symbol)
4525 || strlen (pdesc_sym_name) != len
4526 || memcmp (entry_sym_name, pdesc_sym_name, len) != 0)
4527 {
4528 as_fatal (_(".pdesc doesn't match with last .ent"));
ea1562b3
NC
4529 return;
4530 }
f37f01cf 4531
8aacb050 4532 /* Define pdesc symbol. */
4b1c4d2b 4533 symbol_set_value_now (alpha_evax_proc->symbol);
3739860c 4534
198f1251
TG
4535 /* Save bfd symbol of proc entry in function symbol. */
4536 ((struct evax_private_udata_struct *)
4537 symbol_get_bfdsym (alpha_evax_proc->symbol)->udata.p)->enbsym
4538 = symbol_get_bfdsym (entry_sym);
3739860c 4539
ea1562b3
NC
4540 SKIP_WHITESPACE ();
4541 if (*input_line_pointer++ != ',')
4542 {
4543 as_warn (_("No comma after .pdesc <entryname>"));
4544 demand_empty_rest_of_line ();
4545 return;
4546 }
f37f01cf 4547
ea1562b3 4548 SKIP_WHITESPACE ();
d02603dc 4549 name_end = get_symbol_name (&name);
f37f01cf 4550
ea1562b3 4551 if (strncmp (name, "stack", 5) == 0)
198f1251 4552 alpha_evax_proc->pdsckind = PDSC_S_K_KIND_FP_STACK;
f37f01cf 4553
ea1562b3 4554 else if (strncmp (name, "reg", 3) == 0)
198f1251 4555 alpha_evax_proc->pdsckind = PDSC_S_K_KIND_FP_REGISTER;
f37f01cf 4556
ea1562b3 4557 else if (strncmp (name, "null", 4) == 0)
198f1251 4558 alpha_evax_proc->pdsckind = PDSC_S_K_KIND_NULL;
f37f01cf 4559
ea1562b3
NC
4560 else
4561 {
d02603dc 4562 (void) restore_line_pointer (name_end);
ea1562b3
NC
4563 as_fatal (_("unknown procedure kind"));
4564 demand_empty_rest_of_line ();
4565 return;
4566 }
f37f01cf 4567
d02603dc 4568 (void) restore_line_pointer (name_end);
ea1562b3 4569 demand_empty_rest_of_line ();
f37f01cf 4570
ea1562b3
NC
4571#ifdef md_flush_pending_output
4572 md_flush_pending_output ();
4573#endif
252b5132
RH
4574
4575 frag_align (3, 0, 0);
4576 p = frag_more (16);
4577 fixp = fix_new (frag_now, p - frag_now->fr_literal, 8, 0, 0, 0, 0);
4578 fixp->fx_done = 1;
252b5132 4579
198f1251
TG
4580 *p = alpha_evax_proc->pdsckind
4581 | ((alpha_evax_proc->framereg == 29) ? PDSC_S_M_BASE_REG_IS_FP : 0)
4582 | ((alpha_evax_proc->handler) ? PDSC_S_M_HANDLER_VALID : 0)
4583 | ((alpha_evax_proc->handler_data) ? PDSC_S_M_HANDLER_DATA_VALID : 0);
66498417 4584 *(p + 1) = PDSC_S_M_NATIVE | PDSC_S_M_NO_JACKET;
252b5132 4585
198f1251 4586 switch (alpha_evax_proc->pdsckind)
252b5132 4587 {
1aad8cf8 4588 case PDSC_S_K_KIND_NULL:
66498417
KH
4589 *(p + 2) = 0;
4590 *(p + 3) = 0;
1aad8cf8
KH
4591 break;
4592 case PDSC_S_K_KIND_FP_REGISTER:
198f1251
TG
4593 *(p + 2) = alpha_evax_proc->fp_save;
4594 *(p + 3) = alpha_evax_proc->ra_save;
1aad8cf8
KH
4595 break;
4596 case PDSC_S_K_KIND_FP_STACK:
198f1251 4597 md_number_to_chars (p + 2, (valueT) alpha_evax_proc->rsa_offset, 2);
1aad8cf8
KH
4598 break;
4599 default: /* impossible */
4600 break;
252b5132
RH
4601 }
4602
66498417 4603 *(p + 4) = 0;
198f1251 4604 *(p + 5) = alpha_evax_proc->type & 0x0f;
252b5132
RH
4605
4606 /* Signature offset. */
66498417 4607 md_number_to_chars (p + 6, (valueT) 0, 2);
252b5132 4608
af24f60c
TG
4609 fix_new_exp (frag_now, p - frag_now->fr_literal + 8,
4610 8, &exp, 0, BFD_RELOC_64);
252b5132 4611
198f1251 4612 if (alpha_evax_proc->pdsckind == PDSC_S_K_KIND_NULL)
252b5132
RH
4613 return;
4614
252b5132 4615 /* pdesc+16: Size. */
af24f60c 4616 p = frag_more (6);
198f1251 4617 md_number_to_chars (p, (valueT) alpha_evax_proc->framesize, 4);
66498417 4618 md_number_to_chars (p + 4, (valueT) 0, 2);
252b5132
RH
4619
4620 /* Entry length. */
198f1251
TG
4621 exp.X_op = O_subtract;
4622 exp.X_add_symbol = alpha_prologue_label;
4623 exp.X_op_symbol = entry_sym;
4624 emit_expr (&exp, 2);
252b5132 4625
198f1251 4626 if (alpha_evax_proc->pdsckind == PDSC_S_K_KIND_FP_REGISTER)
252b5132
RH
4627 return;
4628
252b5132 4629 /* pdesc+24: register masks. */
af24f60c 4630 p = frag_more (8);
198f1251
TG
4631 md_number_to_chars (p, alpha_evax_proc->imask, 4);
4632 md_number_to_chars (p + 4, alpha_evax_proc->fmask, 4);
4633
4634 if (alpha_evax_proc->handler)
4635 {
4636 p = frag_more (8);
4637 fixp = fix_new (frag_now, p - frag_now->fr_literal, 8,
4638 alpha_evax_proc->handler, 0, 0, BFD_RELOC_64);
4639 }
4640
4641 if (alpha_evax_proc->handler_data)
4642 {
198f1251 4643 p = frag_more (8);
198f1251
TG
4644 md_number_to_chars (p, alpha_evax_proc->handler_data, 8);
4645 }
252b5132
RH
4646}
4647
252b5132
RH
4648/* Support for crash debug on vms. */
4649
4650static void
ea1562b3 4651s_alpha_name (int ignore ATTRIBUTE_UNUSED)
252b5132 4652{
ea1562b3 4653 char *p;
252b5132 4654 expressionS exp;
252b5132
RH
4655
4656 if (now_seg != alpha_link_section)
4657 {
4658 as_bad (_(".name directive not in link (.link) section"));
4659 demand_empty_rest_of_line ();
4660 return;
4661 }
4662
4663 expression (&exp);
4664 if (exp.X_op != O_symbol)
4665 {
4666 as_warn (_(".name directive has no symbol"));
4667 demand_empty_rest_of_line ();
4668 return;
4669 }
4670
4671 demand_empty_rest_of_line ();
4672
4673#ifdef md_flush_pending_output
4674 md_flush_pending_output ();
4675#endif
4676
4677 frag_align (3, 0, 0);
4678 p = frag_more (8);
252b5132 4679
66498417 4680 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &exp, 0, BFD_RELOC_64);
252b5132
RH
4681}
4682
51794af8
TG
4683/* Parse .linkage <symbol>.
4684 Create a linkage pair relocation. */
4685
252b5132 4686static void
ea1562b3 4687s_alpha_linkage (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4688{
4689 expressionS exp;
4690 char *p;
198f1251 4691 fixS *fixp;
252b5132
RH
4692
4693#ifdef md_flush_pending_output
4694 md_flush_pending_output ();
4695#endif
4696
4697 expression (&exp);
4698 if (exp.X_op != O_symbol)
4699 {
4700 as_fatal (_("No symbol after .linkage"));
4701 }
4702 else
4703 {
198f1251 4704 struct alpha_linkage_fixups *linkage_fixup;
3739860c 4705
252b5132
RH
4706 p = frag_more (LKP_S_K_SIZE);
4707 memset (p, 0, LKP_S_K_SIZE);
198f1251 4708 fixp = fix_new_exp
0ac5db19 4709 (frag_now, p - frag_now->fr_literal, LKP_S_K_SIZE, &exp, 0,
198f1251
TG
4710 BFD_RELOC_ALPHA_LINKAGE);
4711
0ac5db19
TG
4712 if (alpha_insn_label == NULL)
4713 alpha_insn_label = symbol_new
4714 (FAKE_LABEL_NAME, now_seg, (valueT) frag_now_fix (), frag_now);
4715
4716 /* Create a linkage element. */
198f1251
TG
4717 linkage_fixup = (struct alpha_linkage_fixups *)
4718 xmalloc (sizeof (struct alpha_linkage_fixups));
198f1251 4719 linkage_fixup->fixp = fixp;
0ac5db19 4720 linkage_fixup->next = NULL;
198f1251
TG
4721 linkage_fixup->label = alpha_insn_label;
4722
0ac5db19
TG
4723 /* Append it to the list. */
4724 if (alpha_linkage_fixup_root == NULL)
4725 alpha_linkage_fixup_root = linkage_fixup;
198f1251 4726 else
0ac5db19
TG
4727 alpha_linkage_fixup_tail->next = linkage_fixup;
4728 alpha_linkage_fixup_tail = linkage_fixup;
252b5132
RH
4729 }
4730 demand_empty_rest_of_line ();
252b5132
RH
4731}
4732
51794af8
TG
4733/* Parse .code_address <symbol>.
4734 Create a code address relocation. */
4735
252b5132 4736static void
ea1562b3 4737s_alpha_code_address (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4738{
4739 expressionS exp;
4740 char *p;
4741
4742#ifdef md_flush_pending_output
4743 md_flush_pending_output ();
4744#endif
4745
4746 expression (&exp);
4747 if (exp.X_op != O_symbol)
ea1562b3 4748 as_fatal (_("No symbol after .code_address"));
252b5132
RH
4749 else
4750 {
4751 p = frag_more (8);
4752 memset (p, 0, 8);
4753 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &exp, 0,\
4754 BFD_RELOC_ALPHA_CODEADDR);
4755 }
4756 demand_empty_rest_of_line ();
252b5132
RH
4757}
4758
252b5132 4759static void
ea1562b3 4760s_alpha_fp_save (int ignore ATTRIBUTE_UNUSED)
252b5132 4761{
198f1251 4762 alpha_evax_proc->fp_save = tc_get_register (1);
252b5132
RH
4763
4764 demand_empty_rest_of_line ();
252b5132
RH
4765}
4766
252b5132 4767static void
ea1562b3 4768s_alpha_mask (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4769{
4770 long val;
4771
4772 if (get_absolute_expression_and_terminator (&val) != ',')
4773 {
4774 as_warn (_("Bad .mask directive"));
4775 --input_line_pointer;
4776 }
4777 else
4778 {
198f1251 4779 alpha_evax_proc->imask = val;
32ff5c2e 4780 (void) get_absolute_expression ();
252b5132
RH
4781 }
4782 demand_empty_rest_of_line ();
252b5132
RH
4783}
4784
252b5132 4785static void
ea1562b3 4786s_alpha_fmask (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4787{
4788 long val;
4789
4790 if (get_absolute_expression_and_terminator (&val) != ',')
4791 {
4792 as_warn (_("Bad .fmask directive"));
4793 --input_line_pointer;
4794 }
4795 else
4796 {
198f1251 4797 alpha_evax_proc->fmask = val;
252b5132
RH
4798 (void) get_absolute_expression ();
4799 }
4800 demand_empty_rest_of_line ();
252b5132
RH
4801}
4802
4803static void
ea1562b3 4804s_alpha_end (int ignore ATTRIBUTE_UNUSED)
252b5132 4805{
d02603dc 4806 char *name;
252b5132
RH
4807 char c;
4808
d02603dc
NC
4809 c = get_symbol_name (&name);
4810 (void) restore_line_pointer (c);
252b5132 4811 demand_empty_rest_of_line ();
8aacb050 4812 alpha_evax_proc = NULL;
252b5132
RH
4813}
4814
252b5132 4815static void
ea1562b3 4816s_alpha_file (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4817{
4818 symbolS *s;
4819 int length;
4820 static char case_hack[32];
4821
252b5132 4822 sprintf (case_hack, "<CASE:%01d%01d>",
9de8d8f1 4823 alpha_flag_hash_long_names, alpha_flag_show_after_trunc);
252b5132
RH
4824
4825 s = symbol_find_or_make (case_hack);
9de8d8f1 4826 symbol_get_bfdsym (s)->flags |= BSF_FILE;
252b5132
RH
4827
4828 get_absolute_expression ();
4829 s = symbol_find_or_make (demand_copy_string (&length));
9de8d8f1 4830 symbol_get_bfdsym (s)->flags |= BSF_FILE;
252b5132 4831 demand_empty_rest_of_line ();
252b5132
RH
4832}
4833#endif /* OBJ_EVAX */
4834
4835/* Handle the .gprel32 pseudo op. */
4836
4837static void
ea1562b3 4838s_alpha_gprel32 (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
4839{
4840 expressionS e;
4841 char *p;
4842
4843 SKIP_WHITESPACE ();
4844 expression (&e);
4845
4846#ifdef OBJ_ELF
4847 switch (e.X_op)
4848 {
4849 case O_constant:
32ff5c2e 4850 e.X_add_symbol = section_symbol (absolute_section);
252b5132
RH
4851 e.X_op = O_symbol;
4852 /* FALLTHRU */
4853 case O_symbol:
4854 break;
4855 default:
bc805888 4856 abort ();
252b5132
RH
4857 }
4858#else
4859#ifdef OBJ_ECOFF
4860 switch (e.X_op)
4861 {
4862 case O_constant:
4863 e.X_add_symbol = section_symbol (absolute_section);
4864 /* fall through */
4865 case O_symbol:
4866 e.X_op = O_subtract;
4867 e.X_op_symbol = alpha_gp_symbol;
4868 break;
4869 default:
4870 abort ();
4871 }
4872#endif
4873#endif
4874
4875 if (alpha_auto_align_on && alpha_current_align < 2)
4876 alpha_align (2, (char *) NULL, alpha_insn_label, 0);
4877 if (alpha_current_align > 2)
4878 alpha_current_align = 2;
4879 alpha_insn_label = NULL;
4880
4881 p = frag_more (4);
4882 memset (p, 0, 4);
66498417 4883 fix_new_exp (frag_now, p - frag_now->fr_literal, 4,
252b5132
RH
4884 &e, 0, BFD_RELOC_GPREL32);
4885}
4886
4887/* Handle floating point allocation pseudo-ops. This is like the
4888 generic vresion, but it makes sure the current label, if any, is
4889 correctly aligned. */
4890
4891static void
ea1562b3 4892s_alpha_float_cons (int type)
252b5132
RH
4893{
4894 int log_size;
4895
4896 switch (type)
4897 {
4898 default:
4899 case 'f':
4900 case 'F':
4901 log_size = 2;
4902 break;
4903
4904 case 'd':
4905 case 'D':
4906 case 'G':
4907 log_size = 3;
4908 break;
4909
4910 case 'x':
4911 case 'X':
4912 case 'p':
4913 case 'P':
4914 log_size = 4;
4915 break;
4916 }
4917
4918 if (alpha_auto_align_on && alpha_current_align < log_size)
4919 alpha_align (log_size, (char *) NULL, alpha_insn_label, 0);
4920 if (alpha_current_align > log_size)
4921 alpha_current_align = log_size;
4922 alpha_insn_label = NULL;
4923
4924 float_cons (type);
4925}
4926
4927/* Handle the .proc pseudo op. We don't really do much with it except
4928 parse it. */
4929
4930static void
ea1562b3 4931s_alpha_proc (int is_static ATTRIBUTE_UNUSED)
252b5132
RH
4932{
4933 char *name;
4934 char c;
4935 char *p;
4936 symbolS *symbolP;
4937 int temp;
4938
ea1562b3 4939 /* Takes ".proc name,nargs". */
252b5132 4940 SKIP_WHITESPACE ();
d02603dc 4941 c = get_symbol_name (&name);
252b5132
RH
4942 p = input_line_pointer;
4943 symbolP = symbol_find_or_make (name);
4944 *p = c;
d02603dc 4945 SKIP_WHITESPACE_AFTER_NAME ();
252b5132
RH
4946 if (*input_line_pointer != ',')
4947 {
4948 *p = 0;
4949 as_warn (_("Expected comma after name \"%s\""), name);
4950 *p = c;
4951 temp = 0;
4952 ignore_rest_of_line ();
4953 }
4954 else
4955 {
4956 input_line_pointer++;
4957 temp = get_absolute_expression ();
4958 }
7dcc9865 4959 /* *symbol_get_obj (symbolP) = (signed char) temp; */
87975d2a 4960 (void) symbolP;
252b5132
RH
4961 as_warn (_("unhandled: .proc %s,%d"), name, temp);
4962 demand_empty_rest_of_line ();
4963}
4964
4965/* Handle the .set pseudo op. This is used to turn on and off most of
4966 the assembler features. */
4967
4968static void
ea1562b3 4969s_alpha_set (int x ATTRIBUTE_UNUSED)
252b5132
RH
4970{
4971 char *name, ch, *s;
4972 int yesno = 1;
4973
4974 SKIP_WHITESPACE ();
252b5132 4975
d02603dc 4976 ch = get_symbol_name (&name);
252b5132
RH
4977 s = name;
4978 if (s[0] == 'n' && s[1] == 'o')
4979 {
4980 yesno = 0;
4981 s += 2;
4982 }
4983 if (!strcmp ("reorder", s))
4984 /* ignore */ ;
4985 else if (!strcmp ("at", s))
4986 alpha_noat_on = !yesno;
4987 else if (!strcmp ("macro", s))
4988 alpha_macros_on = yesno;
4989 else if (!strcmp ("move", s))
4990 /* ignore */ ;
4991 else if (!strcmp ("volatile", s))
4992 /* ignore */ ;
4993 else
4994 as_warn (_("Tried to .set unrecognized mode `%s'"), name);
4995
d02603dc 4996 (void) restore_line_pointer (ch);
252b5132
RH
4997 demand_empty_rest_of_line ();
4998}
4999
5000/* Handle the .base pseudo op. This changes the assembler's notion of
5001 the $gp register. */
5002
5003static void
ea1562b3 5004s_alpha_base (int ignore ATTRIBUTE_UNUSED)
252b5132 5005{
252b5132 5006 SKIP_WHITESPACE ();
ea1562b3 5007
252b5132 5008 if (*input_line_pointer == '$')
ea1562b3
NC
5009 {
5010 /* $rNN form. */
252b5132
RH
5011 input_line_pointer++;
5012 if (*input_line_pointer == 'r')
5013 input_line_pointer++;
5014 }
5015
5016 alpha_gp_register = get_absolute_expression ();
5017 if (alpha_gp_register < 0 || alpha_gp_register > 31)
5018 {
5019 alpha_gp_register = AXP_REG_GP;
5020 as_warn (_("Bad base register, using $%d."), alpha_gp_register);
5021 }
5022
5023 demand_empty_rest_of_line ();
5024}
5025
5026/* Handle the .align pseudo-op. This aligns to a power of two. It
5027 also adjusts any current instruction label. We treat this the same
5028 way the MIPS port does: .align 0 turns off auto alignment. */
5029
5030static void
ea1562b3 5031s_alpha_align (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
5032{
5033 int align;
5034 char fill, *pfill;
198f1251 5035 long max_alignment = 16;
252b5132
RH
5036
5037 align = get_absolute_expression ();
5038 if (align > max_alignment)
5039 {
5040 align = max_alignment;
5041 as_bad (_("Alignment too large: %d. assumed"), align);
5042 }
5043 else if (align < 0)
5044 {
5045 as_warn (_("Alignment negative: 0 assumed"));
5046 align = 0;
5047 }
5048
5049 if (*input_line_pointer == ',')
5050 {
5051 input_line_pointer++;
5052 fill = get_absolute_expression ();
5053 pfill = &fill;
5054 }
5055 else
5056 pfill = NULL;
5057
5058 if (align != 0)
5059 {
5060 alpha_auto_align_on = 1;
af3ecb4a 5061 alpha_align (align, pfill, NULL, 1);
252b5132
RH
5062 }
5063 else
5064 {
5065 alpha_auto_align_on = 0;
5066 }
af3ecb4a 5067 alpha_insn_label = NULL;
252b5132
RH
5068
5069 demand_empty_rest_of_line ();
5070}
5071
5072/* Hook the normal string processor to reset known alignment. */
5073
5074static void
ea1562b3 5075s_alpha_stringer (int terminate)
252b5132
RH
5076{
5077 alpha_current_align = 0;
5078 alpha_insn_label = NULL;
38a57ae7 5079 stringer (8 + terminate);
252b5132
RH
5080}
5081
5082/* Hook the normal space processing to reset known alignment. */
5083
5084static void
ea1562b3 5085s_alpha_space (int ignore)
252b5132
RH
5086{
5087 alpha_current_align = 0;
5088 alpha_insn_label = NULL;
5089 s_space (ignore);
5090}
5091
5092/* Hook into cons for auto-alignment. */
5093
5094void
ea1562b3 5095alpha_cons_align (int size)
252b5132
RH
5096{
5097 int log_size;
5098
5099 log_size = 0;
5100 while ((size >>= 1) != 0)
5101 ++log_size;
5102
5103 if (alpha_auto_align_on && alpha_current_align < log_size)
5104 alpha_align (log_size, (char *) NULL, alpha_insn_label, 0);
5105 if (alpha_current_align > log_size)
5106 alpha_current_align = log_size;
5107 alpha_insn_label = NULL;
5108}
5109
5110/* Here come the .uword, .ulong, and .uquad explicitly unaligned
5111 pseudos. We just turn off auto-alignment and call down to cons. */
5112
5113static void
ea1562b3 5114s_alpha_ucons (int bytes)
252b5132
RH
5115{
5116 int hold = alpha_auto_align_on;
5117 alpha_auto_align_on = 0;
5118 cons (bytes);
5119 alpha_auto_align_on = hold;
5120}
5121
5122/* Switch the working cpu type. */
5123
5124static void
ea1562b3 5125s_alpha_arch (int ignored ATTRIBUTE_UNUSED)
252b5132
RH
5126{
5127 char *name, ch;
5128 const struct cpu_type *p;
5129
5130 SKIP_WHITESPACE ();
d02603dc
NC
5131
5132 ch = get_symbol_name (&name);
252b5132
RH
5133
5134 for (p = cpu_types; p->name; ++p)
32ff5c2e 5135 if (strcmp (name, p->name) == 0)
252b5132 5136 {
1aad8cf8 5137 alpha_target_name = p->name, alpha_target = p->flags;
252b5132
RH
5138 goto found;
5139 }
20203fb9 5140 as_warn (_("Unknown CPU identifier `%s'"), name);
252b5132
RH
5141
5142found:
d02603dc 5143 (void) restore_line_pointer (ch);
252b5132
RH
5144 demand_empty_rest_of_line ();
5145}
252b5132 5146\f
252b5132
RH
5147#ifdef DEBUG1
5148/* print token expression with alpha specific extension. */
5149
5150static void
ea1562b3 5151alpha_print_token (FILE *f, const expressionS *exp)
252b5132
RH
5152{
5153 switch (exp->X_op)
5154 {
1aad8cf8
KH
5155 case O_cpregister:
5156 putc (',', f);
5157 /* FALLTHRU */
5158 case O_pregister:
5159 putc ('(', f);
5160 {
5161 expressionS nexp = *exp;
5162 nexp.X_op = O_register;
198f1251 5163 print_expr_1 (f, &nexp);
1aad8cf8
KH
5164 }
5165 putc (')', f);
5166 break;
5167 default:
198f1251 5168 print_expr_1 (f, exp);
1aad8cf8 5169 break;
252b5132 5170 }
252b5132
RH
5171}
5172#endif
5173\f
5174/* The target specific pseudo-ops which we support. */
5175
ea1562b3
NC
5176const pseudo_typeS md_pseudo_table[] =
5177{
252b5132 5178#ifdef OBJ_ECOFF
ea1562b3 5179 {"comm", s_alpha_comm, 0}, /* OSF1 compiler does this. */
252b5132
RH
5180 {"rdata", s_alpha_rdata, 0},
5181#endif
5182 {"text", s_alpha_text, 0},
5183 {"data", s_alpha_data, 0},
5184#ifdef OBJ_ECOFF
5185 {"sdata", s_alpha_sdata, 0},
5186#endif
5187#ifdef OBJ_ELF
5188 {"section", s_alpha_section, 0},
5189 {"section.s", s_alpha_section, 0},
5190 {"sect", s_alpha_section, 0},
5191 {"sect.s", s_alpha_section, 0},
5192#endif
5193#ifdef OBJ_EVAX
198f1251
TG
5194 {"section", s_alpha_section, 0},
5195 {"literals", s_alpha_literals, 0},
5196 {"pdesc", s_alpha_pdesc, 0},
5197 {"name", s_alpha_name, 0},
5198 {"linkage", s_alpha_linkage, 0},
5199 {"code_address", s_alpha_code_address, 0},
5200 {"ent", s_alpha_ent, 0},
5201 {"frame", s_alpha_frame, 0},
5202 {"fp_save", s_alpha_fp_save, 0},
5203 {"mask", s_alpha_mask, 0},
5204 {"fmask", s_alpha_fmask, 0},
5205 {"end", s_alpha_end, 0},
5206 {"file", s_alpha_file, 0},
5207 {"rdata", s_alpha_section, 1},
5208 {"comm", s_alpha_comm, 0},
5209 {"link", s_alpha_section, 3},
5210 {"ctors", s_alpha_section, 4},
5211 {"dtors", s_alpha_section, 5},
5212 {"handler", s_alpha_handler, 0},
5213 {"handler_data", s_alpha_handler, 1},
252b5132
RH
5214#endif
5215#ifdef OBJ_ELF
5216 /* Frame related pseudos. */
5217 {"ent", s_alpha_ent, 0},
5218 {"end", s_alpha_end, 0},
5219 {"mask", s_alpha_mask, 0},
5220 {"fmask", s_alpha_mask, 1},
5221 {"frame", s_alpha_frame, 0},
5222 {"prologue", s_alpha_prologue, 0},
4dc7ead9
RH
5223 {"file", s_alpha_file, 5},
5224 {"loc", s_alpha_loc, 9},
a8316fe2
RH
5225 {"stabs", s_alpha_stab, 's'},
5226 {"stabn", s_alpha_stab, 'n'},
f4b97536 5227 {"usepv", s_alpha_usepv, 0},
252b5132
RH
5228 /* COFF debugging related pseudos. */
5229 {"begin", s_alpha_coff_wrapper, 0},
5230 {"bend", s_alpha_coff_wrapper, 1},
5231 {"def", s_alpha_coff_wrapper, 2},
5232 {"dim", s_alpha_coff_wrapper, 3},
5233 {"endef", s_alpha_coff_wrapper, 4},
4dc7ead9
RH
5234 {"scl", s_alpha_coff_wrapper, 5},
5235 {"tag", s_alpha_coff_wrapper, 6},
5236 {"val", s_alpha_coff_wrapper, 7},
198f1251
TG
5237#else
5238#ifdef OBJ_EVAX
5239 {"prologue", s_alpha_prologue, 0},
252b5132
RH
5240#else
5241 {"prologue", s_ignore, 0},
198f1251 5242#endif
252b5132
RH
5243#endif
5244 {"gprel32", s_alpha_gprel32, 0},
5245 {"t_floating", s_alpha_float_cons, 'd'},
5246 {"s_floating", s_alpha_float_cons, 'f'},
5247 {"f_floating", s_alpha_float_cons, 'F'},
5248 {"g_floating", s_alpha_float_cons, 'G'},
5249 {"d_floating", s_alpha_float_cons, 'D'},
5250
5251 {"proc", s_alpha_proc, 0},
5252 {"aproc", s_alpha_proc, 1},
5253 {"set", s_alpha_set, 0},
5254 {"reguse", s_ignore, 0},
5255 {"livereg", s_ignore, 0},
5256 {"base", s_alpha_base, 0}, /*??*/
5257 {"option", s_ignore, 0},
5258 {"aent", s_ignore, 0},
5259 {"ugen", s_ignore, 0},
5260 {"eflag", s_ignore, 0},
5261
5262 {"align", s_alpha_align, 0},
5263 {"double", s_alpha_float_cons, 'd'},
5264 {"float", s_alpha_float_cons, 'f'},
5265 {"single", s_alpha_float_cons, 'f'},
5266 {"ascii", s_alpha_stringer, 0},
5267 {"asciz", s_alpha_stringer, 1},
5268 {"string", s_alpha_stringer, 1},
5269 {"space", s_alpha_space, 0},
5270 {"skip", s_alpha_space, 0},
5271 {"zero", s_alpha_space, 0},
5272
5273/* Unaligned data pseudos. */
5274 {"uword", s_alpha_ucons, 2},
5275 {"ulong", s_alpha_ucons, 4},
5276 {"uquad", s_alpha_ucons, 8},
5277
5278#ifdef OBJ_ELF
5279/* Dwarf wants these versions of unaligned. */
5280 {"2byte", s_alpha_ucons, 2},
5281 {"4byte", s_alpha_ucons, 4},
5282 {"8byte", s_alpha_ucons, 8},
5283#endif
5284
5285/* We don't do any optimizing, so we can safely ignore these. */
5286 {"noalias", s_ignore, 0},
5287 {"alias", s_ignore, 0},
5288
5289 {"arch", s_alpha_arch, 0},
5290
5291 {NULL, 0, 0},
5292};
252b5132 5293\f
ea1562b3 5294#ifdef OBJ_ECOFF
252b5132 5295
ea1562b3
NC
5296/* @@@ GP selection voodoo. All of this seems overly complicated and
5297 unnecessary; which is the primary reason it's for ECOFF only. */
ea1562b3
NC
5298
5299static inline void
5300maybe_set_gp (asection *sec)
252b5132 5301{
ea1562b3
NC
5302 bfd_vma vma;
5303
5304 if (!sec)
5305 return;
a0f49396 5306 vma = bfd_get_section_vma (sec->owner, sec);
ea1562b3
NC
5307 if (vma && vma < alpha_gp_value)
5308 alpha_gp_value = vma;
5309}
5310
5311static void
5312select_gp_value (void)
5313{
9c2799c2 5314 gas_assert (alpha_gp_value == 0);
ea1562b3
NC
5315
5316 /* Get minus-one in whatever width... */
5317 alpha_gp_value = 0;
5318 alpha_gp_value--;
5319
5320 /* Select the smallest VMA of these existing sections. */
5321 maybe_set_gp (alpha_lita_section);
5322
5323/* @@ Will a simple 0x8000 work here? If not, why not? */
5324#define GP_ADJUSTMENT (0x8000 - 0x10)
5325
5326 alpha_gp_value += GP_ADJUSTMENT;
5327
5328 S_SET_VALUE (alpha_gp_symbol, alpha_gp_value);
5329
5330#ifdef DEBUG1
5331 printf (_("Chose GP value of %lx\n"), alpha_gp_value);
5332#endif
5333}
5334#endif /* OBJ_ECOFF */
5335
5336#ifdef OBJ_ELF
5337/* Map 's' to SHF_ALPHA_GPREL. */
5338
01e1a5bc 5339bfd_vma
ea1562b3
NC
5340alpha_elf_section_letter (int letter, char **ptr_msg)
5341{
5342 if (letter == 's')
5343 return SHF_ALPHA_GPREL;
5344
8f3bae45 5345 *ptr_msg = _("bad .section directive: want a,s,w,x,M,S,G,T in string");
ea1562b3
NC
5346 return -1;
5347}
5348
5349/* Map SHF_ALPHA_GPREL to SEC_SMALL_DATA. */
5350
5351flagword
01e1a5bc 5352alpha_elf_section_flags (flagword flags, bfd_vma attr, int type ATTRIBUTE_UNUSED)
ea1562b3
NC
5353{
5354 if (attr & SHF_ALPHA_GPREL)
5355 flags |= SEC_SMALL_DATA;
5356 return flags;
5357}
5358#endif /* OBJ_ELF */
5359
5360/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
5361 of an rs_align_code fragment. */
5362
5363void
5364alpha_handle_align (fragS *fragp)
5365{
5366 static char const unop[4] = { 0x00, 0x00, 0xfe, 0x2f };
5367 static char const nopunop[8] =
5368 {
5369 0x1f, 0x04, 0xff, 0x47,
5370 0x00, 0x00, 0xfe, 0x2f
5371 };
5372
5373 int bytes, fix;
5374 char *p;
5375
5376 if (fragp->fr_type != rs_align_code)
5377 return;
5378
5379 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
5380 p = fragp->fr_literal + fragp->fr_fix;
5381 fix = 0;
5382
5383 if (bytes & 3)
5384 {
5385 fix = bytes & 3;
5386 memset (p, 0, fix);
5387 p += fix;
5388 bytes -= fix;
5389 }
5390
5391 if (bytes & 4)
5392 {
5393 memcpy (p, unop, 4);
5394 p += 4;
5395 bytes -= 4;
5396 fix += 4;
5397 }
5398
5399 memcpy (p, nopunop, 8);
5400
5401 fragp->fr_fix += fix;
5402 fragp->fr_var = 8;
5403}
5404\f
5405/* Public interface functions. */
5406
5407/* This function is called once, at assembler startup time. It sets
5408 up all the tables, etc. that the MD part of the assembler will
5409 need, that can be determined before arguments are parsed. */
5410
5411void
5412md_begin (void)
5413{
5414 unsigned int i;
5415
5416 /* Verify that X_op field is wide enough. */
5417 {
5418 expressionS e;
5419
5420 e.X_op = O_max;
9c2799c2 5421 gas_assert (e.X_op == O_max);
ea1562b3
NC
5422 }
5423
5424 /* Create the opcode hash table. */
5425 alpha_opcode_hash = hash_new ();
5426
5427 for (i = 0; i < alpha_num_opcodes;)
5428 {
5429 const char *name, *retval, *slash;
5430
5431 name = alpha_opcodes[i].name;
5432 retval = hash_insert (alpha_opcode_hash, name, (void *) &alpha_opcodes[i]);
5433 if (retval)
5434 as_fatal (_("internal error: can't hash opcode `%s': %s"),
5435 name, retval);
5436
5437 /* Some opcodes include modifiers of various sorts with a "/mod"
5438 syntax, like the architecture manual suggests. However, for
5439 use with gcc at least, we also need access to those same opcodes
5440 without the "/". */
5441
5442 if ((slash = strchr (name, '/')) != NULL)
5443 {
21d799b5 5444 char *p = (char *) xmalloc (strlen (name));
ea1562b3
NC
5445
5446 memcpy (p, name, slash - name);
5447 strcpy (p + (slash - name), slash + 1);
5448
5449 (void) hash_insert (alpha_opcode_hash, p, (void *) &alpha_opcodes[i]);
5450 /* Ignore failures -- the opcode table does duplicate some
5451 variants in different forms, like "hw_stq" and "hw_st/q". */
5452 }
5453
5454 while (++i < alpha_num_opcodes
5455 && (alpha_opcodes[i].name == name
5456 || !strcmp (alpha_opcodes[i].name, name)))
5457 continue;
5458 }
5459
5460 /* Create the macro hash table. */
5461 alpha_macro_hash = hash_new ();
5462
5463 for (i = 0; i < alpha_num_macros;)
5464 {
5465 const char *name, *retval;
5466
5467 name = alpha_macros[i].name;
5468 retval = hash_insert (alpha_macro_hash, name, (void *) &alpha_macros[i]);
5469 if (retval)
5470 as_fatal (_("internal error: can't hash macro `%s': %s"),
5471 name, retval);
5472
5473 while (++i < alpha_num_macros
5474 && (alpha_macros[i].name == name
5475 || !strcmp (alpha_macros[i].name, name)))
5476 continue;
5477 }
5478
5479 /* Construct symbols for each of the registers. */
5480 for (i = 0; i < 32; ++i)
5481 {
5482 char name[4];
5483
5484 sprintf (name, "$%d", i);
5485 alpha_register_table[i] = symbol_create (name, reg_section, i,
5486 &zero_address_frag);
5487 }
5488
5489 for (; i < 64; ++i)
5490 {
5491 char name[5];
5492
5493 sprintf (name, "$f%d", i - 32);
5494 alpha_register_table[i] = symbol_create (name, reg_section, i,
5495 &zero_address_frag);
5496 }
5497
5498 /* Create the special symbols and sections we'll be using. */
5499
5500 /* So .sbss will get used for tiny objects. */
5501 bfd_set_gp_size (stdoutput, g_switch_value);
5502
5503#ifdef OBJ_ECOFF
5504 create_literal_section (".lita", &alpha_lita_section, &alpha_lita_symbol);
5505
5506 /* For handling the GP, create a symbol that won't be output in the
5507 symbol table. We'll edit it out of relocs later. */
5508 alpha_gp_symbol = symbol_create ("<GP value>", alpha_lita_section, 0x8000,
5509 &zero_address_frag);
5510#endif
5511
5512#ifdef OBJ_EVAX
5513 create_literal_section (".link", &alpha_link_section, &alpha_link_symbol);
5514#endif
5515
5516#ifdef OBJ_ELF
5517 if (ECOFF_DEBUGGING)
5518 {
5519 segT sec = subseg_new (".mdebug", (subsegT) 0);
5520 bfd_set_section_flags (stdoutput, sec, SEC_HAS_CONTENTS | SEC_READONLY);
5521 bfd_set_section_alignment (stdoutput, sec, 3);
5522 }
5523#endif
5524
5525 /* Create literal lookup hash table. */
5526 alpha_literal_hash = hash_new ();
5527
5528 subseg_set (text_section, 0);
5529}
5530
5531/* The public interface to the instruction assembler. */
5532
5533void
5534md_assemble (char *str)
5535{
5536 /* Current maximum is 13. */
5537 char opname[32];
5538 expressionS tok[MAX_INSN_ARGS];
5539 int ntok, trunclen;
5540 size_t opnamelen;
5541
5542 /* Split off the opcode. */
5543 opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_/46819");
5544 trunclen = (opnamelen < sizeof (opname) - 1
5545 ? opnamelen
5546 : sizeof (opname) - 1);
5547 memcpy (opname, str, trunclen);
5548 opname[trunclen] = '\0';
5549
5550 /* Tokenize the rest of the line. */
5551 if ((ntok = tokenize_arguments (str + opnamelen, tok, MAX_INSN_ARGS)) < 0)
5552 {
5553 if (ntok != TOKENIZE_ERROR_REPORT)
5554 as_bad (_("syntax error"));
5555
5556 return;
5557 }
5558
5559 /* Finish it off. */
5560 assemble_tokens (opname, tok, ntok, alpha_macros_on);
5561}
5562
5563/* Round up a section's size to the appropriate boundary. */
5564
5565valueT
5566md_section_align (segT seg, valueT size)
5567{
5568 int align = bfd_get_section_alignment (stdoutput, seg);
5569 valueT mask = ((valueT) 1 << align) - 1;
5570
5571 return (size + mask) & ~mask;
5572}
5573
5574/* Turn a string in input_line_pointer into a floating point constant
5575 of type TYPE, and store the appropriate bytes in *LITP. The number
5576 of LITTLENUMS emitted is stored in *SIZEP. An error message is
5577 returned, or NULL on OK. */
5578
ea1562b3
NC
5579char *
5580md_atof (int type, char *litP, int *sizeP)
5581{
499ac353 5582 extern char *vax_md_atof (int, char *, int *);
ea1562b3
NC
5583
5584 switch (type)
5585 {
5586 /* VAX floats. */
5587 case 'G':
499ac353 5588 /* vax_md_atof() doesn't like "G" for some reason. */
ea1562b3
NC
5589 type = 'g';
5590 case 'F':
5591 case 'D':
5592 return vax_md_atof (type, litP, sizeP);
5593
ea1562b3 5594 default:
499ac353 5595 return ieee_md_atof (type, litP, sizeP, FALSE);
ea1562b3 5596 }
ea1562b3
NC
5597}
5598
5599/* Take care of the target-specific command-line options. */
5600
5601int
5602md_parse_option (int c, char *arg)
5603{
5604 switch (c)
5605 {
5606 case 'F':
5607 alpha_nofloats_on = 1;
5608 break;
5609
5610 case OPTION_32ADDR:
5611 alpha_addr32_on = 1;
5612 break;
5613
5614 case 'g':
5615 alpha_debug = 1;
5616 break;
5617
5618 case 'G':
5619 g_switch_value = atoi (arg);
5620 break;
5621
5622 case 'm':
5623 {
5624 const struct cpu_type *p;
5625
5626 for (p = cpu_types; p->name; ++p)
5627 if (strcmp (arg, p->name) == 0)
5628 {
5629 alpha_target_name = p->name, alpha_target = p->flags;
5630 goto found;
5631 }
5632 as_warn (_("Unknown CPU identifier `%s'"), arg);
5633 found:;
5634 }
5635 break;
5636
5637#ifdef OBJ_EVAX
5638 case '+': /* For g++. Hash any name > 63 chars long. */
5639 alpha_flag_hash_long_names = 1;
5640 break;
5641
5642 case 'H': /* Show new symbol after hash truncation. */
5643 alpha_flag_show_after_trunc = 1;
5644 break;
5645
5646 case 'h': /* For gnu-c/vax compatibility. */
5647 break;
198f1251
TG
5648
5649 case OPTION_REPLACE:
5650 alpha_flag_replace = 1;
5651 break;
5652
5653 case OPTION_NOREPLACE:
5654 alpha_flag_replace = 0;
5655 break;
ea1562b3
NC
5656#endif
5657
5658 case OPTION_RELAX:
5659 alpha_flag_relax = 1;
5660 break;
5661
5662#ifdef OBJ_ELF
5663 case OPTION_MDEBUG:
5664 alpha_flag_mdebug = 1;
5665 break;
5666 case OPTION_NO_MDEBUG:
5667 alpha_flag_mdebug = 0;
5668 break;
5669#endif
5670
5671 default:
5672 return 0;
5673 }
5674
5675 return 1;
5676}
5677
5678/* Print a description of the command-line options that we accept. */
5679
5680void
5681md_show_usage (FILE *stream)
5682{
5683 fputs (_("\
5684Alpha options:\n\
5685-32addr treat addresses as 32-bit values\n\
5686-F lack floating point instructions support\n\
5687-mev4 | -mev45 | -mev5 | -mev56 | -mpca56 | -mev6 | -mev67 | -mev68 | -mall\n\
5688 specify variant of Alpha architecture\n\
5689-m21064 | -m21066 | -m21164 | -m21164a | -m21164pc | -m21264 | -m21264a | -m21264b\n\
5690 these variants include PALcode opcodes\n"),
5691 stream);
5692#ifdef OBJ_EVAX
5693 fputs (_("\
5694VMS options:\n\
198f1251
TG
5695-+ encode (don't truncate) names longer than 64 characters\n\
5696-H show new symbol after hash truncation\n\
5697-replace/-noreplace enable or disable the optimization of procedure calls\n"),
ea1562b3
NC
5698 stream);
5699#endif
5700}
5701
5702/* Decide from what point a pc-relative relocation is relative to,
5703 relative to the pc-relative fixup. Er, relatively speaking. */
5704
5705long
5706md_pcrel_from (fixS *fixP)
5707{
5708 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
5709
5710 switch (fixP->fx_r_type)
5711 {
5712 case BFD_RELOC_23_PCREL_S2:
5713 case BFD_RELOC_ALPHA_HINT:
5714 case BFD_RELOC_ALPHA_BRSGP:
5715 return addr + 4;
5716 default:
5717 return addr;
5718 }
5719}
5720
5721/* Attempt to simplify or even eliminate a fixup. The return value is
5722 ignored; perhaps it was once meaningful, but now it is historical.
5723 To indicate that a fixup has been eliminated, set fixP->fx_done.
5724
5725 For ELF, here it is that we transform the GPDISP_HI16 reloc we used
5726 internally into the GPDISP reloc used externally. We had to do
5727 this so that we'd have the GPDISP_LO16 reloc as a tag to compute
5728 the distance to the "lda" instruction for setting the addend to
5729 GPDISP. */
5730
5731void
55cf6793 5732md_apply_fix (fixS *fixP, valueT * valP, segT seg)
ea1562b3
NC
5733{
5734 char * const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
5735 valueT value = * valP;
5736 unsigned image, size;
5737
5738 switch (fixP->fx_r_type)
5739 {
5740 /* The GPDISP relocations are processed internally with a symbol
5741 referring to the current function's section; we need to drop
5742 in a value which, when added to the address of the start of
5743 the function, gives the desired GP. */
5744 case BFD_RELOC_ALPHA_GPDISP_HI16:
5745 {
5746 fixS *next = fixP->fx_next;
5747
5748 /* With user-specified !gpdisp relocations, we can be missing
5749 the matching LO16 reloc. We will have already issued an
5750 error message. */
5751 if (next)
5752 fixP->fx_offset = (next->fx_frag->fr_address + next->fx_where
5753 - fixP->fx_frag->fr_address - fixP->fx_where);
5754
5755 value = (value - sign_extend_16 (value)) >> 16;
5756 }
5757#ifdef OBJ_ELF
5758 fixP->fx_r_type = BFD_RELOC_ALPHA_GPDISP;
5759#endif
5760 goto do_reloc_gp;
5761
5762 case BFD_RELOC_ALPHA_GPDISP_LO16:
5763 value = sign_extend_16 (value);
5764 fixP->fx_offset = 0;
5765#ifdef OBJ_ELF
5766 fixP->fx_done = 1;
5767#endif
5768
5769 do_reloc_gp:
5770 fixP->fx_addsy = section_symbol (seg);
5771 md_number_to_chars (fixpos, value, 2);
5772 break;
5773
5774 case BFD_RELOC_16:
5775 if (fixP->fx_pcrel)
5776 fixP->fx_r_type = BFD_RELOC_16_PCREL;
5777 size = 2;
5778 goto do_reloc_xx;
5779
5780 case BFD_RELOC_32:
5781 if (fixP->fx_pcrel)
5782 fixP->fx_r_type = BFD_RELOC_32_PCREL;
5783 size = 4;
5784 goto do_reloc_xx;
5785
5786 case BFD_RELOC_64:
5787 if (fixP->fx_pcrel)
5788 fixP->fx_r_type = BFD_RELOC_64_PCREL;
5789 size = 8;
5790
5791 do_reloc_xx:
5792 if (fixP->fx_pcrel == 0 && fixP->fx_addsy == 0)
5793 {
5794 md_number_to_chars (fixpos, value, size);
5795 goto done;
5796 }
5797 return;
5798
5799#ifdef OBJ_ECOFF
5800 case BFD_RELOC_GPREL32:
9c2799c2 5801 gas_assert (fixP->fx_subsy == alpha_gp_symbol);
ea1562b3
NC
5802 fixP->fx_subsy = 0;
5803 /* FIXME: inherited this obliviousness of `value' -- why? */
5804 md_number_to_chars (fixpos, -alpha_gp_value, 4);
5805 break;
5806#else
5807 case BFD_RELOC_GPREL32:
5808#endif
5809 case BFD_RELOC_GPREL16:
5810 case BFD_RELOC_ALPHA_GPREL_HI16:
5811 case BFD_RELOC_ALPHA_GPREL_LO16:
5812 return;
5813
5814 case BFD_RELOC_23_PCREL_S2:
5815 if (fixP->fx_pcrel == 0 && fixP->fx_addsy == 0)
5816 {
5817 image = bfd_getl32 (fixpos);
5818 image = (image & ~0x1FFFFF) | ((value >> 2) & 0x1FFFFF);
5819 goto write_done;
5820 }
5821 return;
5822
5823 case BFD_RELOC_ALPHA_HINT:
5824 if (fixP->fx_pcrel == 0 && fixP->fx_addsy == 0)
5825 {
5826 image = bfd_getl32 (fixpos);
5827 image = (image & ~0x3FFF) | ((value >> 2) & 0x3FFF);
5828 goto write_done;
5829 }
5830 return;
5831
5832#ifdef OBJ_ELF
5833 case BFD_RELOC_ALPHA_BRSGP:
5834 return;
5835
5836 case BFD_RELOC_ALPHA_TLSGD:
5837 case BFD_RELOC_ALPHA_TLSLDM:
5838 case BFD_RELOC_ALPHA_GOTDTPREL16:
5839 case BFD_RELOC_ALPHA_DTPREL_HI16:
5840 case BFD_RELOC_ALPHA_DTPREL_LO16:
5841 case BFD_RELOC_ALPHA_DTPREL16:
5842 case BFD_RELOC_ALPHA_GOTTPREL16:
5843 case BFD_RELOC_ALPHA_TPREL_HI16:
5844 case BFD_RELOC_ALPHA_TPREL_LO16:
5845 case BFD_RELOC_ALPHA_TPREL16:
5846 if (fixP->fx_addsy)
5847 S_SET_THREAD_LOCAL (fixP->fx_addsy);
5848 return;
5849#endif
5850
5851#ifdef OBJ_ECOFF
5852 case BFD_RELOC_ALPHA_LITERAL:
5853 md_number_to_chars (fixpos, value, 2);
5854 return;
5855#endif
5856 case BFD_RELOC_ALPHA_ELF_LITERAL:
5857 case BFD_RELOC_ALPHA_LITUSE:
5858 case BFD_RELOC_ALPHA_LINKAGE:
5859 case BFD_RELOC_ALPHA_CODEADDR:
5860 return;
5861
198f1251
TG
5862#ifdef OBJ_EVAX
5863 case BFD_RELOC_ALPHA_NOP:
5864 value -= (8 + 4); /* PC-relative, base is jsr+4. */
5865
5866 /* From B.4.5.2 of the OpenVMS Linker Utility Manual:
5867 "Finally, the ETIR$C_STC_BSR command passes the same address
5868 as ETIR$C_STC_NOP (so that they will fail or succeed together),
5869 and the same test is done again." */
5870 if (S_GET_SEGMENT (fixP->fx_addsy) == undefined_section)
5871 {
5872 fixP->fx_addnumber = -value;
5873 return;
5874 }
5875
5876 if ((abs (value) >> 2) & ~0xfffff)
5877 goto done;
5878 else
5879 {
5880 /* Change to a nop. */
5881 image = 0x47FF041F;
5882 goto write_done;
5883 }
5884
5885 case BFD_RELOC_ALPHA_LDA:
5886 /* fixup_segment sets fixP->fx_addsy to NULL when it can pre-compute
5887 the value for an O_subtract. */
5888 if (fixP->fx_addsy
5889 && S_GET_SEGMENT (fixP->fx_addsy) == undefined_section)
5890 {
5891 fixP->fx_addnumber = symbol_get_bfdsym (fixP->fx_subsy)->value;
5892 return;
5893 }
5894
5895 if ((abs (value)) & ~0x7fff)
5896 goto done;
5897 else
5898 {
5899 /* Change to an lda. */
5900 image = 0x237B0000 | (value & 0xFFFF);
5901 goto write_done;
5902 }
5903
5904 case BFD_RELOC_ALPHA_BSR:
5905 case BFD_RELOC_ALPHA_BOH:
5906 value -= 4; /* PC-relative, base is jsr+4. */
5907
5908 /* See comment in the BFD_RELOC_ALPHA_NOP case above. */
5909 if (S_GET_SEGMENT (fixP->fx_addsy) == undefined_section)
5910 {
5911 fixP->fx_addnumber = -value;
5912 return;
5913 }
5914
5915 if ((abs (value) >> 2) & ~0xfffff)
5916 {
5917 /* Out of range. */
5918 if (fixP->fx_r_type == BFD_RELOC_ALPHA_BOH)
5919 {
5920 /* Add a hint. */
5921 image = bfd_getl32(fixpos);
5922 image = (image & ~0x3FFF) | ((value >> 2) & 0x3FFF);
5923 goto write_done;
5924 }
5925 goto done;
5926 }
5927 else
5928 {
5929 /* Change to a branch. */
5930 image = 0xD3400000 | ((value >> 2) & 0x1FFFFF);
5931 goto write_done;
5932 }
5933#endif
5934
ea1562b3
NC
5935 case BFD_RELOC_VTABLE_INHERIT:
5936 case BFD_RELOC_VTABLE_ENTRY:
5937 return;
5938
5939 default:
5940 {
5941 const struct alpha_operand *operand;
5942
5943 if ((int) fixP->fx_r_type >= 0)
5944 as_fatal (_("unhandled relocation type %s"),
5945 bfd_get_reloc_code_name (fixP->fx_r_type));
5946
9c2799c2 5947 gas_assert (-(int) fixP->fx_r_type < (int) alpha_num_operands);
ea1562b3
NC
5948 operand = &alpha_operands[-(int) fixP->fx_r_type];
5949
5950 /* The rest of these fixups only exist internally during symbol
5951 resolution and have no representation in the object file.
5952 Therefore they must be completely resolved as constants. */
5953
5954 if (fixP->fx_addsy != 0
5955 && S_GET_SEGMENT (fixP->fx_addsy) != absolute_section)
5956 as_bad_where (fixP->fx_file, fixP->fx_line,
5957 _("non-absolute expression in constant field"));
5958
5959 image = bfd_getl32 (fixpos);
5960 image = insert_operand (image, operand, (offsetT) value,
5961 fixP->fx_file, fixP->fx_line);
5962 }
5963 goto write_done;
5964 }
5965
5966 if (fixP->fx_addsy != 0 || fixP->fx_pcrel != 0)
5967 return;
5968 else
5969 {
5970 as_warn_where (fixP->fx_file, fixP->fx_line,
5971 _("type %d reloc done?\n"), (int) fixP->fx_r_type);
5972 goto done;
5973 }
5974
5975write_done:
5976 md_number_to_chars (fixpos, image, 4);
5977
5978done:
5979 fixP->fx_done = 1;
5980}
5981
5982/* Look for a register name in the given symbol. */
5983
5984symbolS *
5985md_undefined_symbol (char *name)
5986{
5987 if (*name == '$')
5988 {
5989 int is_float = 0, num;
5990
5991 switch (*++name)
5992 {
5993 case 'f':
5994 if (name[1] == 'p' && name[2] == '\0')
5995 return alpha_register_table[AXP_REG_FP];
5996 is_float = 32;
5997 /* Fall through. */
5998
5999 case 'r':
6000 if (!ISDIGIT (*++name))
6001 break;
6002 /* Fall through. */
6003
6004 case '0': case '1': case '2': case '3': case '4':
6005 case '5': case '6': case '7': case '8': case '9':
6006 if (name[1] == '\0')
6007 num = name[0] - '0';
6008 else if (name[0] != '0' && ISDIGIT (name[1]) && name[2] == '\0')
6009 {
6010 num = (name[0] - '0') * 10 + name[1] - '0';
6011 if (num >= 32)
6012 break;
6013 }
6014 else
6015 break;
6016
6017 if (!alpha_noat_on && (num + is_float) == AXP_REG_AT)
6018 as_warn (_("Used $at without \".set noat\""));
6019 return alpha_register_table[num + is_float];
6020
6021 case 'a':
6022 if (name[1] == 't' && name[2] == '\0')
6023 {
6024 if (!alpha_noat_on)
6025 as_warn (_("Used $at without \".set noat\""));
6026 return alpha_register_table[AXP_REG_AT];
6027 }
6028 break;
6029
6030 case 'g':
6031 if (name[1] == 'p' && name[2] == '\0')
6032 return alpha_register_table[alpha_gp_register];
6033 break;
6034
6035 case 's':
6036 if (name[1] == 'p' && name[2] == '\0')
6037 return alpha_register_table[AXP_REG_SP];
6038 break;
6039 }
6040 }
6041 return NULL;
6042}
6043
6044#ifdef OBJ_ECOFF
6045/* @@@ Magic ECOFF bits. */
6046
6047void
6048alpha_frob_ecoff_data (void)
6049{
6050 select_gp_value ();
6051 /* $zero and $f31 are read-only. */
6052 alpha_gprmask &= ~1;
6053 alpha_fprmask &= ~1;
6054}
6055#endif
6056
6057/* Hook to remember a recently defined label so that the auto-align
6058 code can adjust the symbol after we know what alignment will be
6059 required. */
6060
6061void
6062alpha_define_label (symbolS *sym)
6063{
6064 alpha_insn_label = sym;
07a53e5c
RH
6065#ifdef OBJ_ELF
6066 dwarf2_emit_label (sym);
6067#endif
ea1562b3
NC
6068}
6069
6070/* Return true if we must always emit a reloc for a type and false if
6071 there is some hope of resolving it at assembly time. */
6072
6073int
6074alpha_force_relocation (fixS *f)
6075{
6076 if (alpha_flag_relax)
6077 return 1;
6078
6079 switch (f->fx_r_type)
6080 {
6081 case BFD_RELOC_ALPHA_GPDISP_HI16:
6082 case BFD_RELOC_ALPHA_GPDISP_LO16:
6083 case BFD_RELOC_ALPHA_GPDISP:
6084 case BFD_RELOC_ALPHA_LITERAL:
6085 case BFD_RELOC_ALPHA_ELF_LITERAL:
6086 case BFD_RELOC_ALPHA_LITUSE:
6087 case BFD_RELOC_GPREL16:
6088 case BFD_RELOC_GPREL32:
6089 case BFD_RELOC_ALPHA_GPREL_HI16:
6090 case BFD_RELOC_ALPHA_GPREL_LO16:
6091 case BFD_RELOC_ALPHA_LINKAGE:
6092 case BFD_RELOC_ALPHA_CODEADDR:
6093 case BFD_RELOC_ALPHA_BRSGP:
6094 case BFD_RELOC_ALPHA_TLSGD:
6095 case BFD_RELOC_ALPHA_TLSLDM:
6096 case BFD_RELOC_ALPHA_GOTDTPREL16:
6097 case BFD_RELOC_ALPHA_DTPREL_HI16:
6098 case BFD_RELOC_ALPHA_DTPREL_LO16:
6099 case BFD_RELOC_ALPHA_DTPREL16:
6100 case BFD_RELOC_ALPHA_GOTTPREL16:
6101 case BFD_RELOC_ALPHA_TPREL_HI16:
6102 case BFD_RELOC_ALPHA_TPREL_LO16:
6103 case BFD_RELOC_ALPHA_TPREL16:
198f1251
TG
6104#ifdef OBJ_EVAX
6105 case BFD_RELOC_ALPHA_NOP:
6106 case BFD_RELOC_ALPHA_BSR:
6107 case BFD_RELOC_ALPHA_LDA:
6108 case BFD_RELOC_ALPHA_BOH:
6109#endif
ea1562b3 6110 return 1;
252b5132 6111
ea1562b3
NC
6112 default:
6113 break;
6114 }
252b5132 6115
ea1562b3 6116 return generic_force_reloc (f);
252b5132
RH
6117}
6118
ea1562b3 6119/* Return true if we can partially resolve a relocation now. */
252b5132 6120
ea1562b3
NC
6121int
6122alpha_fix_adjustable (fixS *f)
252b5132 6123{
ea1562b3
NC
6124 /* Are there any relocation types for which we must generate a
6125 reloc but we can adjust the values contained within it? */
6126 switch (f->fx_r_type)
6127 {
6128 case BFD_RELOC_ALPHA_GPDISP_HI16:
6129 case BFD_RELOC_ALPHA_GPDISP_LO16:
6130 case BFD_RELOC_ALPHA_GPDISP:
6131 return 0;
252b5132 6132
ea1562b3
NC
6133 case BFD_RELOC_ALPHA_LITERAL:
6134 case BFD_RELOC_ALPHA_ELF_LITERAL:
6135 case BFD_RELOC_ALPHA_LITUSE:
6136 case BFD_RELOC_ALPHA_LINKAGE:
6137 case BFD_RELOC_ALPHA_CODEADDR:
6138 return 1;
252b5132 6139
ea1562b3
NC
6140 case BFD_RELOC_VTABLE_ENTRY:
6141 case BFD_RELOC_VTABLE_INHERIT:
6142 return 0;
252b5132 6143
ea1562b3
NC
6144 case BFD_RELOC_GPREL16:
6145 case BFD_RELOC_GPREL32:
6146 case BFD_RELOC_ALPHA_GPREL_HI16:
6147 case BFD_RELOC_ALPHA_GPREL_LO16:
6148 case BFD_RELOC_23_PCREL_S2:
198f1251 6149 case BFD_RELOC_16:
ea1562b3
NC
6150 case BFD_RELOC_32:
6151 case BFD_RELOC_64:
6152 case BFD_RELOC_ALPHA_HINT:
6153 return 1;
252b5132 6154
ea1562b3
NC
6155 case BFD_RELOC_ALPHA_TLSGD:
6156 case BFD_RELOC_ALPHA_TLSLDM:
6157 case BFD_RELOC_ALPHA_GOTDTPREL16:
6158 case BFD_RELOC_ALPHA_DTPREL_HI16:
6159 case BFD_RELOC_ALPHA_DTPREL_LO16:
6160 case BFD_RELOC_ALPHA_DTPREL16:
6161 case BFD_RELOC_ALPHA_GOTTPREL16:
6162 case BFD_RELOC_ALPHA_TPREL_HI16:
6163 case BFD_RELOC_ALPHA_TPREL_LO16:
6164 case BFD_RELOC_ALPHA_TPREL16:
6165 /* ??? No idea why we can't return a reference to .tbss+10, but
6166 we're preventing this in the other assemblers. Follow for now. */
6167 return 0;
252b5132 6168
ea1562b3
NC
6169#ifdef OBJ_ELF
6170 case BFD_RELOC_ALPHA_BRSGP:
6171 /* If we have a BRSGP reloc to a local symbol, adjust it to BRADDR and
6172 let it get resolved at assembly time. */
6173 {
6174 symbolS *sym = f->fx_addsy;
6175 const char *name;
6176 int offset = 0;
252b5132 6177
ea1562b3
NC
6178 if (generic_force_reloc (f))
6179 return 0;
252b5132 6180
ea1562b3
NC
6181 switch (S_GET_OTHER (sym) & STO_ALPHA_STD_GPLOAD)
6182 {
6183 case STO_ALPHA_NOPV:
6184 break;
6185 case STO_ALPHA_STD_GPLOAD:
6186 offset = 8;
6187 break;
6188 default:
6189 if (S_IS_LOCAL (sym))
6190 name = "<local>";
6191 else
6192 name = S_GET_NAME (sym);
6193 as_bad_where (f->fx_file, f->fx_line,
6194 _("!samegp reloc against symbol without .prologue: %s"),
6195 name);
6196 break;
6197 }
6198 f->fx_r_type = BFD_RELOC_23_PCREL_S2;
6199 f->fx_offset += offset;
6200 return 1;
6201 }
252b5132 6202#endif
198f1251
TG
6203#ifdef OBJ_EVAX
6204 case BFD_RELOC_ALPHA_NOP:
6205 case BFD_RELOC_ALPHA_BSR:
6206 case BFD_RELOC_ALPHA_LDA:
6207 case BFD_RELOC_ALPHA_BOH:
6208 return 1;
6209#endif
d61a78a7 6210
ea1562b3
NC
6211 default:
6212 return 1;
6213 }
d61a78a7
RH
6214}
6215
ea1562b3
NC
6216/* Generate the BFD reloc to be stuck in the object file from the
6217 fixup used internally in the assembler. */
d61a78a7 6218
ea1562b3
NC
6219arelent *
6220tc_gen_reloc (asection *sec ATTRIBUTE_UNUSED,
6221 fixS *fixp)
d61a78a7 6222{
ea1562b3 6223 arelent *reloc;
d61a78a7 6224
21d799b5
NC
6225 reloc = (arelent *) xmalloc (sizeof (* reloc));
6226 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
ea1562b3
NC
6227 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
6228 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
252b5132 6229
ea1562b3
NC
6230 /* Make sure none of our internal relocations make it this far.
6231 They'd better have been fully resolved by this point. */
9c2799c2 6232 gas_assert ((int) fixp->fx_r_type > 0);
252b5132 6233
ea1562b3
NC
6234 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
6235 if (reloc->howto == NULL)
252b5132 6236 {
ea1562b3
NC
6237 as_bad_where (fixp->fx_file, fixp->fx_line,
6238 _("cannot represent `%s' relocation in object file"),
6239 bfd_get_reloc_code_name (fixp->fx_r_type));
6240 return NULL;
252b5132 6241 }
252b5132 6242
ea1562b3
NC
6243 if (!fixp->fx_pcrel != !reloc->howto->pc_relative)
6244 as_fatal (_("internal error? cannot generate `%s' relocation"),
6245 bfd_get_reloc_code_name (fixp->fx_r_type));
252b5132 6246
9c2799c2 6247 gas_assert (!fixp->fx_pcrel == !reloc->howto->pc_relative);
ea1562b3 6248
bc1bc43f
RH
6249 reloc->addend = fixp->fx_offset;
6250
ea1562b3 6251#ifdef OBJ_ECOFF
bc1bc43f
RH
6252 /* Fake out bfd_perform_relocation. sigh. */
6253 /* ??? Better would be to use the special_function hook. */
ea1562b3 6254 if (fixp->fx_r_type == BFD_RELOC_ALPHA_LITERAL)
ea1562b3 6255 reloc->addend = -alpha_gp_value;
ea1562b3 6256#endif
252b5132 6257
198f1251
TG
6258#ifdef OBJ_EVAX
6259 switch (fixp->fx_r_type)
6260 {
6261 struct evax_private_udata_struct *udata;
6262 const char *pname;
6263 int pname_len;
6264
6265 case BFD_RELOC_ALPHA_LINKAGE:
51794af8 6266 /* Copy the linkage index. */
198f1251
TG
6267 reloc->addend = fixp->fx_addnumber;
6268 break;
6269
6270 case BFD_RELOC_ALPHA_NOP:
6271 case BFD_RELOC_ALPHA_BSR:
6272 case BFD_RELOC_ALPHA_LDA:
6273 case BFD_RELOC_ALPHA_BOH:
6274 pname = symbol_get_bfdsym (fixp->fx_addsy)->name;
6275
6276 /* We need the non-suffixed name of the procedure. Beware that
6277 the main symbol might be equated so look it up and take its name. */
6278 pname_len = strlen (pname);
6279 if (pname_len > 4 && strcmp (pname + pname_len - 4, "..en") == 0)
6280 {
6281 symbolS *sym;
e1f4d6bd
TG
6282 char *my_pname = (char *) alloca (pname_len - 4 + 1);
6283
6284 memcpy (my_pname, pname, pname_len - 4);
198f1251
TG
6285 my_pname [pname_len - 4] = 0;
6286 sym = symbol_find (my_pname);
6287 if (sym == NULL)
6288 abort ();
e1f4d6bd 6289
198f1251
TG
6290 while (symbol_equated_reloc_p (sym))
6291 {
6292 symbolS *n = symbol_get_value_expression (sym)->X_add_symbol;
6293
6294 /* We must avoid looping, as that can occur with a badly
6295 written program. */
6296 if (n == sym)
6297 break;
6298 sym = n;
6299 }
6300 pname = symbol_get_bfdsym (sym)->name;
6301 }
6302
6303 udata = (struct evax_private_udata_struct *)
6304 xmalloc (sizeof (struct evax_private_udata_struct));
6305 udata->enbsym = symbol_get_bfdsym (fixp->fx_addsy);
6306 udata->bsym = symbol_get_bfdsym (fixp->tc_fix_data.info->psym);
6307 udata->origname = (char *)pname;
6308 udata->lkindex = ((struct evax_private_udata_struct *)
6309 symbol_get_bfdsym (fixp->tc_fix_data.info->sym)->udata.p)->lkindex;
6310 reloc->sym_ptr_ptr = (void *)udata;
6311 reloc->addend = fixp->fx_addnumber;
6312
6313 default:
6314 break;
6315 }
6316#endif
6317
ea1562b3 6318 return reloc;
252b5132
RH
6319}
6320
ea1562b3
NC
6321/* Parse a register name off of the input_line and return a register
6322 number. Gets md_undefined_symbol above to do the register name
6323 matching for us.
0a9ef439 6324
ea1562b3 6325 Only called as a part of processing the ECOFF .frame directive. */
0a9ef439 6326
ea1562b3
NC
6327int
6328tc_get_register (int frame ATTRIBUTE_UNUSED)
6329{
6330 int framereg = AXP_REG_SP;
0a9ef439 6331
ea1562b3
NC
6332 SKIP_WHITESPACE ();
6333 if (*input_line_pointer == '$')
0a9ef439 6334 {
d02603dc
NC
6335 char *s;
6336 char c = get_symbol_name (&s);
ea1562b3 6337 symbolS *sym = md_undefined_symbol (s);
0a9ef439 6338
ea1562b3
NC
6339 *strchr (s, '\0') = c;
6340 if (sym && (framereg = S_GET_VALUE (sym)) <= 31)
6341 goto found;
0a9ef439 6342 }
ea1562b3 6343 as_warn (_("frame reg expected, using $%d."), framereg);
0a9ef439 6344
ea1562b3
NC
6345found:
6346 note_gpreg (framereg);
6347 return framereg;
6348}
0a9ef439 6349
ea1562b3
NC
6350/* This is called before the symbol table is processed. In order to
6351 work with gcc when using mips-tfile, we must keep all local labels.
6352 However, in other cases, we want to discard them. If we were
6353 called with -g, but we didn't see any debugging information, it may
6354 mean that gcc is smuggling debugging information through to
6355 mips-tfile, in which case we must generate all local labels. */
6356
6357#ifdef OBJ_ECOFF
6358
6359void
6360alpha_frob_file_before_adjust (void)
6361{
6362 if (alpha_debug != 0
6363 && ! ecoff_debugging_seen)
6364 flag_keep_locals = 1;
0a9ef439
RH
6365}
6366
ea1562b3
NC
6367#endif /* OBJ_ECOFF */
6368
252b5132
RH
6369/* The Alpha has support for some VAX floating point types, as well as for
6370 IEEE floating point. We consider IEEE to be the primary floating point
6371 format, and sneak in the VAX floating point support here. */
252b5132 6372#include "config/atof-vax.c"
This page took 1.08575 seconds and 4 git commands to generate.