Commit | Line | Data |
---|---|---|
b99bd4ef | 1 | /* tc-arm.c -- Assemble for the ARM |
f17c130b AM |
2 | Copyright 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003, |
3 | 2004, 2005 | |
b99bd4ef NC |
4 | Free Software Foundation, Inc. |
5 | Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org) | |
6 | Modified by David Taylor (dtaylor@armltd.co.uk) | |
22d9c8c5 | 7 | Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com) |
34920d91 NC |
8 | Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com) |
9 | Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com) | |
b99bd4ef NC |
10 | |
11 | This file is part of GAS, the GNU Assembler. | |
12 | ||
13 | GAS is free software; you can redistribute it and/or modify | |
14 | it under the terms of the GNU General Public License as published by | |
15 | the Free Software Foundation; either version 2, or (at your option) | |
16 | any later version. | |
17 | ||
18 | GAS is distributed in the hope that it will be useful, | |
19 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
c19d1205 | 20 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
b99bd4ef NC |
21 | GNU General Public License for more details. |
22 | ||
23 | You should have received a copy of the GNU General Public License | |
24 | along with GAS; see the file COPYING. If not, write to the Free | |
699d2810 NC |
25 | Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA |
26 | 02110-1301, USA. */ | |
b99bd4ef | 27 | |
b99bd4ef | 28 | #include <string.h> |
c19d1205 | 29 | #define NO_RELOC 0 |
b99bd4ef | 30 | #include "as.h" |
3882b010 | 31 | #include "safe-ctype.h" |
b99bd4ef NC |
32 | |
33 | /* Need TARGET_CPU. */ | |
34 | #include "config.h" | |
35 | #include "subsegs.h" | |
36 | #include "obstack.h" | |
37 | #include "symbols.h" | |
38 | #include "listing.h" | |
39 | ||
f263249b RE |
40 | #include "opcode/arm.h" |
41 | ||
b99bd4ef NC |
42 | #ifdef OBJ_ELF |
43 | #include "elf/arm.h" | |
44 | #include "dwarf2dbg.h" | |
a394c00f | 45 | #include "dw2gencfi.h" |
b99bd4ef NC |
46 | #endif |
47 | ||
7ed4c4c5 | 48 | /* XXX Set this to 1 after the next binutils release. */ |
03b1477f RE |
49 | #define WARN_DEPRECATED 0 |
50 | ||
7ed4c4c5 NC |
51 | #ifdef OBJ_ELF |
52 | /* Must be at least the size of the largest unwind opcode (currently two). */ | |
53 | #define ARM_OPCODE_CHUNK_SIZE 8 | |
54 | ||
55 | /* This structure holds the unwinding state. */ | |
56 | ||
57 | static struct | |
58 | { | |
c19d1205 ZW |
59 | symbolS * proc_start; |
60 | symbolS * table_entry; | |
61 | symbolS * personality_routine; | |
62 | int personality_index; | |
7ed4c4c5 | 63 | /* The segment containing the function. */ |
c19d1205 ZW |
64 | segT saved_seg; |
65 | subsegT saved_subseg; | |
7ed4c4c5 NC |
66 | /* Opcodes generated from this function. */ |
67 | unsigned char * opcodes; | |
c19d1205 ZW |
68 | int opcode_count; |
69 | int opcode_alloc; | |
7ed4c4c5 | 70 | /* The number of bytes pushed to the stack. */ |
c19d1205 | 71 | offsetT frame_size; |
7ed4c4c5 NC |
72 | /* We don't add stack adjustment opcodes immediately so that we can merge |
73 | multiple adjustments. We can also omit the final adjustment | |
74 | when using a frame pointer. */ | |
c19d1205 | 75 | offsetT pending_offset; |
7ed4c4c5 | 76 | /* These two fields are set by both unwind_movsp and unwind_setfp. They |
c19d1205 ZW |
77 | hold the reg+offset to use when restoring sp from a frame pointer. */ |
78 | offsetT fp_offset; | |
79 | int fp_reg; | |
7ed4c4c5 | 80 | /* Nonzero if an unwind_setfp directive has been seen. */ |
c19d1205 | 81 | unsigned fp_used:1; |
7ed4c4c5 | 82 | /* Nonzero if the last opcode restores sp from fp_reg. */ |
c19d1205 | 83 | unsigned sp_restored:1; |
7ed4c4c5 NC |
84 | } unwind; |
85 | ||
84798bd6 JB |
86 | /* Bit N indicates that an R_ARM_NONE relocation has been output for |
87 | __aeabi_unwind_cpp_prN already if set. This enables dependencies to be | |
88 | emitted only once per section, to save unnecessary bloat. */ | |
89 | static unsigned int marked_pr_dependency = 0; | |
90 | ||
7ed4c4c5 NC |
91 | #endif /* OBJ_ELF */ |
92 | ||
33a392fb PB |
93 | enum arm_float_abi |
94 | { | |
95 | ARM_FLOAT_ABI_HARD, | |
96 | ARM_FLOAT_ABI_SOFTFP, | |
97 | ARM_FLOAT_ABI_SOFT | |
98 | }; | |
99 | ||
c19d1205 | 100 | /* Types of processor to assemble for. */ |
b99bd4ef NC |
101 | #ifndef CPU_DEFAULT |
102 | #if defined __XSCALE__ | |
e74cfd16 | 103 | #define CPU_DEFAULT ARM_ARCH_XSCALE |
b99bd4ef NC |
104 | #else |
105 | #if defined __thumb__ | |
e74cfd16 | 106 | #define CPU_DEFAULT ARM_ARCH_V5T |
b99bd4ef NC |
107 | #endif |
108 | #endif | |
109 | #endif | |
110 | ||
111 | #ifndef FPU_DEFAULT | |
c820d418 MM |
112 | # ifdef TE_LINUX |
113 | # define FPU_DEFAULT FPU_ARCH_FPA | |
114 | # elif defined (TE_NetBSD) | |
115 | # ifdef OBJ_ELF | |
116 | # define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */ | |
117 | # else | |
118 | /* Legacy a.out format. */ | |
119 | # define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */ | |
120 | # endif | |
4e7fd91e PB |
121 | # elif defined (TE_VXWORKS) |
122 | # define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */ | |
c820d418 MM |
123 | # else |
124 | /* For backwards compatibility, default to FPA. */ | |
125 | # define FPU_DEFAULT FPU_ARCH_FPA | |
126 | # endif | |
127 | #endif /* ifndef FPU_DEFAULT */ | |
b99bd4ef | 128 | |
c19d1205 | 129 | #define streq(a, b) (strcmp (a, b) == 0) |
b99bd4ef | 130 | |
e74cfd16 PB |
131 | static arm_feature_set cpu_variant; |
132 | static arm_feature_set arm_arch_used; | |
133 | static arm_feature_set thumb_arch_used; | |
b99bd4ef | 134 | |
b99bd4ef | 135 | /* Flags stored in private area of BFD structure. */ |
c19d1205 ZW |
136 | static int uses_apcs_26 = FALSE; |
137 | static int atpcs = FALSE; | |
b34976b6 AM |
138 | static int support_interwork = FALSE; |
139 | static int uses_apcs_float = FALSE; | |
c19d1205 | 140 | static int pic_code = FALSE; |
03b1477f RE |
141 | |
142 | /* Variables that we set while parsing command-line options. Once all | |
143 | options have been read we re-process these values to set the real | |
144 | assembly flags. */ | |
e74cfd16 PB |
145 | static const arm_feature_set *legacy_cpu = NULL; |
146 | static const arm_feature_set *legacy_fpu = NULL; | |
147 | ||
148 | static const arm_feature_set *mcpu_cpu_opt = NULL; | |
149 | static const arm_feature_set *mcpu_fpu_opt = NULL; | |
150 | static const arm_feature_set *march_cpu_opt = NULL; | |
151 | static const arm_feature_set *march_fpu_opt = NULL; | |
152 | static const arm_feature_set *mfpu_opt = NULL; | |
153 | ||
154 | /* Constants for known architecture features. */ | |
155 | static const arm_feature_set fpu_default = FPU_DEFAULT; | |
156 | static const arm_feature_set fpu_arch_vfp_v1 = FPU_ARCH_VFP_V1; | |
157 | static const arm_feature_set fpu_arch_vfp_v2 = FPU_ARCH_VFP_V2; | |
158 | static const arm_feature_set fpu_arch_fpa = FPU_ARCH_FPA; | |
159 | static const arm_feature_set fpu_any_hard = FPU_ANY_HARD; | |
160 | static const arm_feature_set fpu_arch_maverick = FPU_ARCH_MAVERICK; | |
161 | static const arm_feature_set fpu_endian_pure = FPU_ARCH_ENDIAN_PURE; | |
162 | ||
163 | #ifdef CPU_DEFAULT | |
164 | static const arm_feature_set cpu_default = CPU_DEFAULT; | |
165 | #endif | |
166 | ||
167 | static const arm_feature_set arm_ext_v1 = ARM_FEATURE (ARM_EXT_V1, 0); | |
168 | static const arm_feature_set arm_ext_v2 = ARM_FEATURE (ARM_EXT_V1, 0); | |
169 | static const arm_feature_set arm_ext_v2s = ARM_FEATURE (ARM_EXT_V2S, 0); | |
170 | static const arm_feature_set arm_ext_v3 = ARM_FEATURE (ARM_EXT_V3, 0); | |
171 | static const arm_feature_set arm_ext_v3m = ARM_FEATURE (ARM_EXT_V3M, 0); | |
172 | static const arm_feature_set arm_ext_v4 = ARM_FEATURE (ARM_EXT_V4, 0); | |
173 | static const arm_feature_set arm_ext_v4t = ARM_FEATURE (ARM_EXT_V4T, 0); | |
174 | static const arm_feature_set arm_ext_v5 = ARM_FEATURE (ARM_EXT_V5, 0); | |
175 | static const arm_feature_set arm_ext_v4t_5 = | |
176 | ARM_FEATURE (ARM_EXT_V4T | ARM_EXT_V5, 0); | |
177 | static const arm_feature_set arm_ext_v5t = ARM_FEATURE (ARM_EXT_V5T, 0); | |
178 | static const arm_feature_set arm_ext_v5e = ARM_FEATURE (ARM_EXT_V5E, 0); | |
179 | static const arm_feature_set arm_ext_v5exp = ARM_FEATURE (ARM_EXT_V5ExP, 0); | |
180 | static const arm_feature_set arm_ext_v5j = ARM_FEATURE (ARM_EXT_V5J, 0); | |
181 | static const arm_feature_set arm_ext_v6 = ARM_FEATURE (ARM_EXT_V6, 0); | |
182 | static const arm_feature_set arm_ext_v6k = ARM_FEATURE (ARM_EXT_V6K, 0); | |
183 | static const arm_feature_set arm_ext_v6z = ARM_FEATURE (ARM_EXT_V6Z, 0); | |
184 | static const arm_feature_set arm_ext_v6t2 = ARM_FEATURE (ARM_EXT_V6T2, 0); | |
62b3e311 PB |
185 | static const arm_feature_set arm_ext_v6_notm = ARM_FEATURE (ARM_EXT_V6_NOTM, 0); |
186 | static const arm_feature_set arm_ext_div = ARM_FEATURE (ARM_EXT_DIV, 0); | |
187 | static const arm_feature_set arm_ext_v7 = ARM_FEATURE (ARM_EXT_V7, 0); | |
188 | static const arm_feature_set arm_ext_v7a = ARM_FEATURE (ARM_EXT_V7A, 0); | |
189 | static const arm_feature_set arm_ext_v7r = ARM_FEATURE (ARM_EXT_V7R, 0); | |
190 | static const arm_feature_set arm_ext_v7m = ARM_FEATURE (ARM_EXT_V7M, 0); | |
e74cfd16 PB |
191 | |
192 | static const arm_feature_set arm_arch_any = ARM_ANY; | |
193 | static const arm_feature_set arm_arch_full = ARM_FEATURE (-1, -1); | |
194 | static const arm_feature_set arm_arch_t2 = ARM_ARCH_THUMB2; | |
195 | static const arm_feature_set arm_arch_none = ARM_ARCH_NONE; | |
196 | ||
197 | static const arm_feature_set arm_cext_iwmmxt = | |
198 | ARM_FEATURE (0, ARM_CEXT_IWMMXT); | |
199 | static const arm_feature_set arm_cext_xscale = | |
200 | ARM_FEATURE (0, ARM_CEXT_XSCALE); | |
201 | static const arm_feature_set arm_cext_maverick = | |
202 | ARM_FEATURE (0, ARM_CEXT_MAVERICK); | |
203 | static const arm_feature_set fpu_fpa_ext_v1 = ARM_FEATURE (0, FPU_FPA_EXT_V1); | |
204 | static const arm_feature_set fpu_fpa_ext_v2 = ARM_FEATURE (0, FPU_FPA_EXT_V2); | |
205 | static const arm_feature_set fpu_vfp_ext_v1xd = | |
206 | ARM_FEATURE (0, FPU_VFP_EXT_V1xD); | |
207 | static const arm_feature_set fpu_vfp_ext_v1 = ARM_FEATURE (0, FPU_VFP_EXT_V1); | |
208 | static const arm_feature_set fpu_vfp_ext_v2 = ARM_FEATURE (0, FPU_VFP_EXT_V2); | |
209 | ||
33a392fb | 210 | static int mfloat_abi_opt = -1; |
e74cfd16 PB |
211 | /* Record user cpu selection for object attributes. */ |
212 | static arm_feature_set selected_cpu = ARM_ARCH_NONE; | |
ee065d83 PB |
213 | /* Must be long enough to hold any of the names in arm_cpus. */ |
214 | static char selected_cpu_name[16]; | |
7cc69913 | 215 | #ifdef OBJ_ELF |
deeaaff8 DJ |
216 | # ifdef EABI_DEFAULT |
217 | static int meabi_flags = EABI_DEFAULT; | |
218 | # else | |
d507cf36 | 219 | static int meabi_flags = EF_ARM_EABI_UNKNOWN; |
deeaaff8 | 220 | # endif |
7cc69913 | 221 | #endif |
b99bd4ef | 222 | |
b99bd4ef | 223 | #ifdef OBJ_ELF |
c19d1205 | 224 | /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */ |
b99bd4ef NC |
225 | symbolS * GOT_symbol; |
226 | #endif | |
227 | ||
b99bd4ef NC |
228 | /* 0: assemble for ARM, |
229 | 1: assemble for Thumb, | |
230 | 2: assemble for Thumb even though target CPU does not support thumb | |
231 | instructions. */ | |
232 | static int thumb_mode = 0; | |
233 | ||
c19d1205 ZW |
234 | /* If unified_syntax is true, we are processing the new unified |
235 | ARM/Thumb syntax. Important differences from the old ARM mode: | |
236 | ||
237 | - Immediate operands do not require a # prefix. | |
238 | - Conditional affixes always appear at the end of the | |
239 | instruction. (For backward compatibility, those instructions | |
240 | that formerly had them in the middle, continue to accept them | |
241 | there.) | |
242 | - The IT instruction may appear, and if it does is validated | |
243 | against subsequent conditional affixes. It does not generate | |
244 | machine code. | |
245 | ||
246 | Important differences from the old Thumb mode: | |
247 | ||
248 | - Immediate operands do not require a # prefix. | |
249 | - Most of the V6T2 instructions are only available in unified mode. | |
250 | - The .N and .W suffixes are recognized and honored (it is an error | |
251 | if they cannot be honored). | |
252 | - All instructions set the flags if and only if they have an 's' affix. | |
253 | - Conditional affixes may be used. They are validated against | |
254 | preceding IT instructions. Unlike ARM mode, you cannot use a | |
255 | conditional affix except in the scope of an IT instruction. */ | |
256 | ||
257 | static bfd_boolean unified_syntax = FALSE; | |
b99bd4ef NC |
258 | |
259 | struct arm_it | |
260 | { | |
c19d1205 | 261 | const char * error; |
b99bd4ef | 262 | unsigned long instruction; |
c19d1205 ZW |
263 | int size; |
264 | int size_req; | |
265 | int cond; | |
0110f2b8 PB |
266 | /* Set to the opcode if the instruction needs relaxation. |
267 | Zero if the instruction is not relaxed. */ | |
268 | unsigned long relax; | |
b99bd4ef NC |
269 | struct |
270 | { | |
271 | bfd_reloc_code_real_type type; | |
c19d1205 ZW |
272 | expressionS exp; |
273 | int pc_rel; | |
b99bd4ef | 274 | } reloc; |
b99bd4ef | 275 | |
c19d1205 ZW |
276 | struct |
277 | { | |
278 | unsigned reg; | |
ca3f61f7 NC |
279 | signed int imm; |
280 | unsigned present : 1; /* Operand present. */ | |
281 | unsigned isreg : 1; /* Operand was a register. */ | |
282 | unsigned immisreg : 1; /* .imm field is a second register. */ | |
283 | unsigned hasreloc : 1; /* Operand has relocation suffix. */ | |
284 | unsigned writeback : 1; /* Operand has trailing ! */ | |
285 | unsigned preind : 1; /* Preindexed address. */ | |
286 | unsigned postind : 1; /* Postindexed address. */ | |
287 | unsigned negative : 1; /* Index register was negated. */ | |
288 | unsigned shifted : 1; /* Shift applied to operation. */ | |
289 | unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */ | |
c19d1205 | 290 | } operands[6]; |
b99bd4ef NC |
291 | }; |
292 | ||
c19d1205 | 293 | static struct arm_it inst; |
b99bd4ef NC |
294 | |
295 | #define NUM_FLOAT_VALS 8 | |
296 | ||
05d2d07e | 297 | const char * fp_const[] = |
b99bd4ef NC |
298 | { |
299 | "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0 | |
300 | }; | |
301 | ||
c19d1205 | 302 | /* Number of littlenums required to hold an extended precision number. */ |
b99bd4ef NC |
303 | #define MAX_LITTLENUMS 6 |
304 | ||
305 | LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS]; | |
306 | ||
307 | #define FAIL (-1) | |
308 | #define SUCCESS (0) | |
309 | ||
310 | #define SUFF_S 1 | |
311 | #define SUFF_D 2 | |
312 | #define SUFF_E 3 | |
313 | #define SUFF_P 4 | |
314 | ||
c19d1205 ZW |
315 | #define CP_T_X 0x00008000 |
316 | #define CP_T_Y 0x00400000 | |
b99bd4ef | 317 | |
c19d1205 ZW |
318 | #define CONDS_BIT 0x00100000 |
319 | #define LOAD_BIT 0x00100000 | |
b99bd4ef NC |
320 | |
321 | #define DOUBLE_LOAD_FLAG 0x00000001 | |
322 | ||
323 | struct asm_cond | |
324 | { | |
c19d1205 | 325 | const char * template; |
b99bd4ef NC |
326 | unsigned long value; |
327 | }; | |
328 | ||
c19d1205 | 329 | #define COND_ALWAYS 0xE |
b99bd4ef | 330 | |
b99bd4ef NC |
331 | struct asm_psr |
332 | { | |
b34976b6 | 333 | const char *template; |
b99bd4ef NC |
334 | unsigned long field; |
335 | }; | |
336 | ||
62b3e311 PB |
337 | struct asm_barrier_opt |
338 | { | |
339 | const char *template; | |
340 | unsigned long value; | |
341 | }; | |
342 | ||
2d2255b5 | 343 | /* The bit that distinguishes CPSR and SPSR. */ |
b99bd4ef NC |
344 | #define SPSR_BIT (1 << 22) |
345 | ||
c19d1205 ZW |
346 | /* The individual PSR flag bits. */ |
347 | #define PSR_c (1 << 16) | |
348 | #define PSR_x (1 << 17) | |
349 | #define PSR_s (1 << 18) | |
350 | #define PSR_f (1 << 19) | |
b99bd4ef | 351 | |
c19d1205 | 352 | struct reloc_entry |
bfae80f2 | 353 | { |
c19d1205 ZW |
354 | char *name; |
355 | bfd_reloc_code_real_type reloc; | |
bfae80f2 RE |
356 | }; |
357 | ||
358 | enum vfp_sp_reg_pos | |
359 | { | |
360 | VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn | |
361 | }; | |
362 | ||
363 | enum vfp_ldstm_type | |
364 | { | |
365 | VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX | |
366 | }; | |
367 | ||
c19d1205 ZW |
368 | /* ARM register categories. This includes coprocessor numbers and various |
369 | architecture extensions' registers. */ | |
370 | enum arm_reg_type | |
bfae80f2 | 371 | { |
c19d1205 ZW |
372 | REG_TYPE_RN, |
373 | REG_TYPE_CP, | |
374 | REG_TYPE_CN, | |
375 | REG_TYPE_FN, | |
376 | REG_TYPE_VFS, | |
377 | REG_TYPE_VFD, | |
378 | REG_TYPE_VFC, | |
379 | REG_TYPE_MVF, | |
380 | REG_TYPE_MVD, | |
381 | REG_TYPE_MVFX, | |
382 | REG_TYPE_MVDX, | |
383 | REG_TYPE_MVAX, | |
384 | REG_TYPE_DSPSC, | |
385 | REG_TYPE_MMXWR, | |
386 | REG_TYPE_MMXWC, | |
387 | REG_TYPE_MMXWCG, | |
388 | REG_TYPE_XSCALE, | |
bfae80f2 RE |
389 | }; |
390 | ||
6c43fab6 RE |
391 | /* Structure for a hash table entry for a register. */ |
392 | struct reg_entry | |
393 | { | |
c19d1205 ZW |
394 | const char *name; |
395 | unsigned char number; | |
396 | unsigned char type; | |
397 | unsigned char builtin; | |
6c43fab6 RE |
398 | }; |
399 | ||
c19d1205 ZW |
400 | /* Diagnostics used when we don't get a register of the expected type. */ |
401 | const char *const reg_expected_msgs[] = | |
402 | { | |
403 | N_("ARM register expected"), | |
404 | N_("bad or missing co-processor number"), | |
405 | N_("co-processor register expected"), | |
406 | N_("FPA register expected"), | |
407 | N_("VFP single precision register expected"), | |
408 | N_("VFP double precision register expected"), | |
409 | N_("VFP system register expected"), | |
410 | N_("Maverick MVF register expected"), | |
411 | N_("Maverick MVD register expected"), | |
412 | N_("Maverick MVFX register expected"), | |
413 | N_("Maverick MVDX register expected"), | |
414 | N_("Maverick MVAX register expected"), | |
415 | N_("Maverick DSPSC register expected"), | |
416 | N_("iWMMXt data register expected"), | |
417 | N_("iWMMXt control register expected"), | |
418 | N_("iWMMXt scalar register expected"), | |
419 | N_("XScale accumulator register expected"), | |
6c43fab6 RE |
420 | }; |
421 | ||
c19d1205 ZW |
422 | /* Some well known registers that we refer to directly elsewhere. */ |
423 | #define REG_SP 13 | |
424 | #define REG_LR 14 | |
425 | #define REG_PC 15 | |
404ff6b5 | 426 | |
b99bd4ef NC |
427 | /* ARM instructions take 4bytes in the object file, Thumb instructions |
428 | take 2: */ | |
c19d1205 | 429 | #define INSN_SIZE 4 |
b99bd4ef NC |
430 | |
431 | struct asm_opcode | |
432 | { | |
433 | /* Basic string to match. */ | |
c19d1205 ZW |
434 | const char *template; |
435 | ||
436 | /* Parameters to instruction. */ | |
437 | unsigned char operands[8]; | |
438 | ||
439 | /* Conditional tag - see opcode_lookup. */ | |
440 | unsigned int tag : 4; | |
b99bd4ef NC |
441 | |
442 | /* Basic instruction code. */ | |
c19d1205 | 443 | unsigned int avalue : 28; |
b99bd4ef | 444 | |
c19d1205 ZW |
445 | /* Thumb-format instruction code. */ |
446 | unsigned int tvalue; | |
b99bd4ef | 447 | |
90e4755a | 448 | /* Which architecture variant provides this instruction. */ |
e74cfd16 PB |
449 | const arm_feature_set *avariant; |
450 | const arm_feature_set *tvariant; | |
c19d1205 ZW |
451 | |
452 | /* Function to call to encode instruction in ARM format. */ | |
453 | void (* aencode) (void); | |
b99bd4ef | 454 | |
c19d1205 ZW |
455 | /* Function to call to encode instruction in Thumb format. */ |
456 | void (* tencode) (void); | |
b99bd4ef NC |
457 | }; |
458 | ||
a737bd4d NC |
459 | /* Defines for various bits that we will want to toggle. */ |
460 | #define INST_IMMEDIATE 0x02000000 | |
461 | #define OFFSET_REG 0x02000000 | |
c19d1205 | 462 | #define HWOFFSET_IMM 0x00400000 |
a737bd4d NC |
463 | #define SHIFT_BY_REG 0x00000010 |
464 | #define PRE_INDEX 0x01000000 | |
465 | #define INDEX_UP 0x00800000 | |
466 | #define WRITE_BACK 0x00200000 | |
467 | #define LDM_TYPE_2_OR_3 0x00400000 | |
90e4755a | 468 | |
a737bd4d NC |
469 | #define LITERAL_MASK 0xf000f000 |
470 | #define OPCODE_MASK 0xfe1fffff | |
471 | #define V4_STR_BIT 0x00000020 | |
90e4755a | 472 | |
a737bd4d | 473 | #define DATA_OP_SHIFT 21 |
90e4755a | 474 | |
ef8d22e6 PB |
475 | #define T2_OPCODE_MASK 0xfe1fffff |
476 | #define T2_DATA_OP_SHIFT 21 | |
477 | ||
a737bd4d NC |
478 | /* Codes to distinguish the arithmetic instructions. */ |
479 | #define OPCODE_AND 0 | |
480 | #define OPCODE_EOR 1 | |
481 | #define OPCODE_SUB 2 | |
482 | #define OPCODE_RSB 3 | |
483 | #define OPCODE_ADD 4 | |
484 | #define OPCODE_ADC 5 | |
485 | #define OPCODE_SBC 6 | |
486 | #define OPCODE_RSC 7 | |
487 | #define OPCODE_TST 8 | |
488 | #define OPCODE_TEQ 9 | |
489 | #define OPCODE_CMP 10 | |
490 | #define OPCODE_CMN 11 | |
491 | #define OPCODE_ORR 12 | |
492 | #define OPCODE_MOV 13 | |
493 | #define OPCODE_BIC 14 | |
494 | #define OPCODE_MVN 15 | |
90e4755a | 495 | |
ef8d22e6 PB |
496 | #define T2_OPCODE_AND 0 |
497 | #define T2_OPCODE_BIC 1 | |
498 | #define T2_OPCODE_ORR 2 | |
499 | #define T2_OPCODE_ORN 3 | |
500 | #define T2_OPCODE_EOR 4 | |
501 | #define T2_OPCODE_ADD 8 | |
502 | #define T2_OPCODE_ADC 10 | |
503 | #define T2_OPCODE_SBC 11 | |
504 | #define T2_OPCODE_SUB 13 | |
505 | #define T2_OPCODE_RSB 14 | |
506 | ||
a737bd4d NC |
507 | #define T_OPCODE_MUL 0x4340 |
508 | #define T_OPCODE_TST 0x4200 | |
509 | #define T_OPCODE_CMN 0x42c0 | |
510 | #define T_OPCODE_NEG 0x4240 | |
511 | #define T_OPCODE_MVN 0x43c0 | |
90e4755a | 512 | |
a737bd4d NC |
513 | #define T_OPCODE_ADD_R3 0x1800 |
514 | #define T_OPCODE_SUB_R3 0x1a00 | |
515 | #define T_OPCODE_ADD_HI 0x4400 | |
516 | #define T_OPCODE_ADD_ST 0xb000 | |
517 | #define T_OPCODE_SUB_ST 0xb080 | |
518 | #define T_OPCODE_ADD_SP 0xa800 | |
519 | #define T_OPCODE_ADD_PC 0xa000 | |
520 | #define T_OPCODE_ADD_I8 0x3000 | |
521 | #define T_OPCODE_SUB_I8 0x3800 | |
522 | #define T_OPCODE_ADD_I3 0x1c00 | |
523 | #define T_OPCODE_SUB_I3 0x1e00 | |
b99bd4ef | 524 | |
a737bd4d NC |
525 | #define T_OPCODE_ASR_R 0x4100 |
526 | #define T_OPCODE_LSL_R 0x4080 | |
c19d1205 ZW |
527 | #define T_OPCODE_LSR_R 0x40c0 |
528 | #define T_OPCODE_ROR_R 0x41c0 | |
a737bd4d NC |
529 | #define T_OPCODE_ASR_I 0x1000 |
530 | #define T_OPCODE_LSL_I 0x0000 | |
531 | #define T_OPCODE_LSR_I 0x0800 | |
b99bd4ef | 532 | |
a737bd4d NC |
533 | #define T_OPCODE_MOV_I8 0x2000 |
534 | #define T_OPCODE_CMP_I8 0x2800 | |
535 | #define T_OPCODE_CMP_LR 0x4280 | |
536 | #define T_OPCODE_MOV_HR 0x4600 | |
537 | #define T_OPCODE_CMP_HR 0x4500 | |
b99bd4ef | 538 | |
a737bd4d NC |
539 | #define T_OPCODE_LDR_PC 0x4800 |
540 | #define T_OPCODE_LDR_SP 0x9800 | |
541 | #define T_OPCODE_STR_SP 0x9000 | |
542 | #define T_OPCODE_LDR_IW 0x6800 | |
543 | #define T_OPCODE_STR_IW 0x6000 | |
544 | #define T_OPCODE_LDR_IH 0x8800 | |
545 | #define T_OPCODE_STR_IH 0x8000 | |
546 | #define T_OPCODE_LDR_IB 0x7800 | |
547 | #define T_OPCODE_STR_IB 0x7000 | |
548 | #define T_OPCODE_LDR_RW 0x5800 | |
549 | #define T_OPCODE_STR_RW 0x5000 | |
550 | #define T_OPCODE_LDR_RH 0x5a00 | |
551 | #define T_OPCODE_STR_RH 0x5200 | |
552 | #define T_OPCODE_LDR_RB 0x5c00 | |
553 | #define T_OPCODE_STR_RB 0x5400 | |
c9b604bd | 554 | |
a737bd4d NC |
555 | #define T_OPCODE_PUSH 0xb400 |
556 | #define T_OPCODE_POP 0xbc00 | |
b99bd4ef | 557 | |
2fc8bdac | 558 | #define T_OPCODE_BRANCH 0xe000 |
b99bd4ef | 559 | |
a737bd4d | 560 | #define THUMB_SIZE 2 /* Size of thumb instruction. */ |
a737bd4d | 561 | #define THUMB_PP_PC_LR 0x0100 |
c19d1205 ZW |
562 | #define THUMB_LOAD_BIT 0x0800 |
563 | ||
564 | #define BAD_ARGS _("bad arguments to instruction") | |
565 | #define BAD_PC _("r15 not allowed here") | |
566 | #define BAD_COND _("instruction cannot be conditional") | |
567 | #define BAD_OVERLAP _("registers may not be the same") | |
568 | #define BAD_HIREG _("lo register required") | |
569 | #define BAD_THUMB32 _("instruction not supported in Thumb16 mode") | |
01cfc07f | 570 | #define BAD_ADDR_MODE _("instruction does not accept this addressing mode"); |
c19d1205 ZW |
571 | |
572 | static struct hash_control *arm_ops_hsh; | |
573 | static struct hash_control *arm_cond_hsh; | |
574 | static struct hash_control *arm_shift_hsh; | |
575 | static struct hash_control *arm_psr_hsh; | |
62b3e311 | 576 | static struct hash_control *arm_v7m_psr_hsh; |
c19d1205 ZW |
577 | static struct hash_control *arm_reg_hsh; |
578 | static struct hash_control *arm_reloc_hsh; | |
62b3e311 | 579 | static struct hash_control *arm_barrier_opt_hsh; |
b99bd4ef | 580 | |
b99bd4ef NC |
581 | /* Stuff needed to resolve the label ambiguity |
582 | As: | |
583 | ... | |
584 | label: <insn> | |
585 | may differ from: | |
586 | ... | |
587 | label: | |
c19d1205 | 588 | <insn> |
b99bd4ef NC |
589 | */ |
590 | ||
591 | symbolS * last_label_seen; | |
b34976b6 | 592 | static int label_is_thumb_function_name = FALSE; |
a737bd4d | 593 | \f |
3d0c9500 NC |
594 | /* Literal pool structure. Held on a per-section |
595 | and per-sub-section basis. */ | |
a737bd4d | 596 | |
c19d1205 | 597 | #define MAX_LITERAL_POOL_SIZE 1024 |
3d0c9500 | 598 | typedef struct literal_pool |
b99bd4ef | 599 | { |
c19d1205 ZW |
600 | expressionS literals [MAX_LITERAL_POOL_SIZE]; |
601 | unsigned int next_free_entry; | |
602 | unsigned int id; | |
603 | symbolS * symbol; | |
604 | segT section; | |
605 | subsegT sub_section; | |
61b5f74b | 606 | struct literal_pool * next; |
3d0c9500 | 607 | } literal_pool; |
b99bd4ef | 608 | |
3d0c9500 NC |
609 | /* Pointer to a linked list of literal pools. */ |
610 | literal_pool * list_of_pools = NULL; | |
e27ec89e PB |
611 | |
612 | /* State variables for IT block handling. */ | |
613 | static bfd_boolean current_it_mask = 0; | |
614 | static int current_cc; | |
615 | ||
c19d1205 ZW |
616 | \f |
617 | /* Pure syntax. */ | |
b99bd4ef | 618 | |
c19d1205 ZW |
619 | /* This array holds the chars that always start a comment. If the |
620 | pre-processor is disabled, these aren't very useful. */ | |
621 | const char comment_chars[] = "@"; | |
3d0c9500 | 622 | |
c19d1205 ZW |
623 | /* This array holds the chars that only start a comment at the beginning of |
624 | a line. If the line seems to have the form '# 123 filename' | |
625 | .line and .file directives will appear in the pre-processed output. */ | |
626 | /* Note that input_file.c hand checks for '#' at the beginning of the | |
627 | first line of the input file. This is because the compiler outputs | |
628 | #NO_APP at the beginning of its output. */ | |
629 | /* Also note that comments like this one will always work. */ | |
630 | const char line_comment_chars[] = "#"; | |
3d0c9500 | 631 | |
c19d1205 | 632 | const char line_separator_chars[] = ";"; |
b99bd4ef | 633 | |
c19d1205 ZW |
634 | /* Chars that can be used to separate mant |
635 | from exp in floating point numbers. */ | |
636 | const char EXP_CHARS[] = "eE"; | |
3d0c9500 | 637 | |
c19d1205 ZW |
638 | /* Chars that mean this number is a floating point constant. */ |
639 | /* As in 0f12.456 */ | |
640 | /* or 0d1.2345e12 */ | |
b99bd4ef | 641 | |
c19d1205 | 642 | const char FLT_CHARS[] = "rRsSfFdDxXeEpP"; |
3d0c9500 | 643 | |
c19d1205 ZW |
644 | /* Prefix characters that indicate the start of an immediate |
645 | value. */ | |
646 | #define is_immediate_prefix(C) ((C) == '#' || (C) == '$') | |
3d0c9500 | 647 | |
c19d1205 ZW |
648 | /* Separator character handling. */ |
649 | ||
650 | #define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0) | |
651 | ||
652 | static inline int | |
653 | skip_past_char (char ** str, char c) | |
654 | { | |
655 | if (**str == c) | |
656 | { | |
657 | (*str)++; | |
658 | return SUCCESS; | |
3d0c9500 | 659 | } |
c19d1205 ZW |
660 | else |
661 | return FAIL; | |
662 | } | |
663 | #define skip_past_comma(str) skip_past_char (str, ',') | |
3d0c9500 | 664 | |
c19d1205 ZW |
665 | /* Arithmetic expressions (possibly involving symbols). */ |
666 | ||
667 | /* Return TRUE if anything in the expression is a bignum. */ | |
668 | ||
669 | static int | |
670 | walk_no_bignums (symbolS * sp) | |
671 | { | |
672 | if (symbol_get_value_expression (sp)->X_op == O_big) | |
673 | return 1; | |
674 | ||
675 | if (symbol_get_value_expression (sp)->X_add_symbol) | |
3d0c9500 | 676 | { |
c19d1205 ZW |
677 | return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol) |
678 | || (symbol_get_value_expression (sp)->X_op_symbol | |
679 | && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol))); | |
3d0c9500 NC |
680 | } |
681 | ||
c19d1205 | 682 | return 0; |
3d0c9500 NC |
683 | } |
684 | ||
c19d1205 ZW |
685 | static int in_my_get_expression = 0; |
686 | ||
687 | /* Third argument to my_get_expression. */ | |
688 | #define GE_NO_PREFIX 0 | |
689 | #define GE_IMM_PREFIX 1 | |
690 | #define GE_OPT_PREFIX 2 | |
a737bd4d | 691 | |
b99bd4ef | 692 | static int |
c19d1205 | 693 | my_get_expression (expressionS * ep, char ** str, int prefix_mode) |
b99bd4ef | 694 | { |
c19d1205 ZW |
695 | char * save_in; |
696 | segT seg; | |
b99bd4ef | 697 | |
c19d1205 ZW |
698 | /* In unified syntax, all prefixes are optional. */ |
699 | if (unified_syntax) | |
700 | prefix_mode = GE_OPT_PREFIX; | |
b99bd4ef | 701 | |
c19d1205 | 702 | switch (prefix_mode) |
b99bd4ef | 703 | { |
c19d1205 ZW |
704 | case GE_NO_PREFIX: break; |
705 | case GE_IMM_PREFIX: | |
706 | if (!is_immediate_prefix (**str)) | |
707 | { | |
708 | inst.error = _("immediate expression requires a # prefix"); | |
709 | return FAIL; | |
710 | } | |
711 | (*str)++; | |
712 | break; | |
713 | case GE_OPT_PREFIX: | |
714 | if (is_immediate_prefix (**str)) | |
715 | (*str)++; | |
716 | break; | |
717 | default: abort (); | |
718 | } | |
b99bd4ef | 719 | |
c19d1205 | 720 | memset (ep, 0, sizeof (expressionS)); |
b99bd4ef | 721 | |
c19d1205 ZW |
722 | save_in = input_line_pointer; |
723 | input_line_pointer = *str; | |
724 | in_my_get_expression = 1; | |
725 | seg = expression (ep); | |
726 | in_my_get_expression = 0; | |
727 | ||
728 | if (ep->X_op == O_illegal) | |
b99bd4ef | 729 | { |
c19d1205 ZW |
730 | /* We found a bad expression in md_operand(). */ |
731 | *str = input_line_pointer; | |
732 | input_line_pointer = save_in; | |
733 | if (inst.error == NULL) | |
734 | inst.error = _("bad expression"); | |
735 | return 1; | |
736 | } | |
b99bd4ef | 737 | |
c19d1205 ZW |
738 | #ifdef OBJ_AOUT |
739 | if (seg != absolute_section | |
740 | && seg != text_section | |
741 | && seg != data_section | |
742 | && seg != bss_section | |
743 | && seg != undefined_section) | |
744 | { | |
745 | inst.error = _("bad segment"); | |
746 | *str = input_line_pointer; | |
747 | input_line_pointer = save_in; | |
748 | return 1; | |
b99bd4ef | 749 | } |
c19d1205 | 750 | #endif |
b99bd4ef | 751 | |
c19d1205 ZW |
752 | /* Get rid of any bignums now, so that we don't generate an error for which |
753 | we can't establish a line number later on. Big numbers are never valid | |
754 | in instructions, which is where this routine is always called. */ | |
755 | if (ep->X_op == O_big | |
756 | || (ep->X_add_symbol | |
757 | && (walk_no_bignums (ep->X_add_symbol) | |
758 | || (ep->X_op_symbol | |
759 | && walk_no_bignums (ep->X_op_symbol))))) | |
760 | { | |
761 | inst.error = _("invalid constant"); | |
762 | *str = input_line_pointer; | |
763 | input_line_pointer = save_in; | |
764 | return 1; | |
765 | } | |
b99bd4ef | 766 | |
c19d1205 ZW |
767 | *str = input_line_pointer; |
768 | input_line_pointer = save_in; | |
769 | return 0; | |
b99bd4ef NC |
770 | } |
771 | ||
c19d1205 ZW |
772 | /* Turn a string in input_line_pointer into a floating point constant |
773 | of type TYPE, and store the appropriate bytes in *LITP. The number | |
774 | of LITTLENUMS emitted is stored in *SIZEP. An error message is | |
775 | returned, or NULL on OK. | |
b99bd4ef | 776 | |
c19d1205 ZW |
777 | Note that fp constants aren't represent in the normal way on the ARM. |
778 | In big endian mode, things are as expected. However, in little endian | |
779 | mode fp constants are big-endian word-wise, and little-endian byte-wise | |
780 | within the words. For example, (double) 1.1 in big endian mode is | |
781 | the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is | |
782 | the byte sequence 99 99 f1 3f 9a 99 99 99. | |
b99bd4ef | 783 | |
c19d1205 | 784 | ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */ |
b99bd4ef | 785 | |
c19d1205 ZW |
786 | char * |
787 | md_atof (int type, char * litP, int * sizeP) | |
788 | { | |
789 | int prec; | |
790 | LITTLENUM_TYPE words[MAX_LITTLENUMS]; | |
791 | char *t; | |
792 | int i; | |
b99bd4ef | 793 | |
c19d1205 ZW |
794 | switch (type) |
795 | { | |
796 | case 'f': | |
797 | case 'F': | |
798 | case 's': | |
799 | case 'S': | |
800 | prec = 2; | |
801 | break; | |
b99bd4ef | 802 | |
c19d1205 ZW |
803 | case 'd': |
804 | case 'D': | |
805 | case 'r': | |
806 | case 'R': | |
807 | prec = 4; | |
808 | break; | |
b99bd4ef | 809 | |
c19d1205 ZW |
810 | case 'x': |
811 | case 'X': | |
812 | prec = 6; | |
813 | break; | |
b99bd4ef | 814 | |
c19d1205 ZW |
815 | case 'p': |
816 | case 'P': | |
817 | prec = 6; | |
818 | break; | |
a737bd4d | 819 | |
c19d1205 ZW |
820 | default: |
821 | *sizeP = 0; | |
822 | return _("bad call to MD_ATOF()"); | |
823 | } | |
b99bd4ef | 824 | |
c19d1205 ZW |
825 | t = atof_ieee (input_line_pointer, type, words); |
826 | if (t) | |
827 | input_line_pointer = t; | |
828 | *sizeP = prec * 2; | |
b99bd4ef | 829 | |
c19d1205 ZW |
830 | if (target_big_endian) |
831 | { | |
832 | for (i = 0; i < prec; i++) | |
833 | { | |
834 | md_number_to_chars (litP, (valueT) words[i], 2); | |
835 | litP += 2; | |
836 | } | |
837 | } | |
838 | else | |
839 | { | |
e74cfd16 | 840 | if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure)) |
c19d1205 ZW |
841 | for (i = prec - 1; i >= 0; i--) |
842 | { | |
843 | md_number_to_chars (litP, (valueT) words[i], 2); | |
844 | litP += 2; | |
845 | } | |
846 | else | |
847 | /* For a 4 byte float the order of elements in `words' is 1 0. | |
848 | For an 8 byte float the order is 1 0 3 2. */ | |
849 | for (i = 0; i < prec; i += 2) | |
850 | { | |
851 | md_number_to_chars (litP, (valueT) words[i + 1], 2); | |
852 | md_number_to_chars (litP + 2, (valueT) words[i], 2); | |
853 | litP += 4; | |
854 | } | |
855 | } | |
b99bd4ef | 856 | |
c19d1205 ZW |
857 | return 0; |
858 | } | |
b99bd4ef | 859 | |
c19d1205 ZW |
860 | /* We handle all bad expressions here, so that we can report the faulty |
861 | instruction in the error message. */ | |
862 | void | |
863 | md_operand (expressionS * expr) | |
864 | { | |
865 | if (in_my_get_expression) | |
866 | expr->X_op = O_illegal; | |
b99bd4ef NC |
867 | } |
868 | ||
c19d1205 | 869 | /* Immediate values. */ |
b99bd4ef | 870 | |
c19d1205 ZW |
871 | /* Generic immediate-value read function for use in directives. |
872 | Accepts anything that 'expression' can fold to a constant. | |
873 | *val receives the number. */ | |
874 | #ifdef OBJ_ELF | |
875 | static int | |
876 | immediate_for_directive (int *val) | |
b99bd4ef | 877 | { |
c19d1205 ZW |
878 | expressionS exp; |
879 | exp.X_op = O_illegal; | |
b99bd4ef | 880 | |
c19d1205 ZW |
881 | if (is_immediate_prefix (*input_line_pointer)) |
882 | { | |
883 | input_line_pointer++; | |
884 | expression (&exp); | |
885 | } | |
b99bd4ef | 886 | |
c19d1205 ZW |
887 | if (exp.X_op != O_constant) |
888 | { | |
889 | as_bad (_("expected #constant")); | |
890 | ignore_rest_of_line (); | |
891 | return FAIL; | |
892 | } | |
893 | *val = exp.X_add_number; | |
894 | return SUCCESS; | |
b99bd4ef | 895 | } |
c19d1205 | 896 | #endif |
b99bd4ef | 897 | |
c19d1205 | 898 | /* Register parsing. */ |
b99bd4ef | 899 | |
c19d1205 ZW |
900 | /* Generic register parser. CCP points to what should be the |
901 | beginning of a register name. If it is indeed a valid register | |
902 | name, advance CCP over it and return the reg_entry structure; | |
903 | otherwise return NULL. Does not issue diagnostics. */ | |
904 | ||
905 | static struct reg_entry * | |
906 | arm_reg_parse_multi (char **ccp) | |
b99bd4ef | 907 | { |
c19d1205 ZW |
908 | char *start = *ccp; |
909 | char *p; | |
910 | struct reg_entry *reg; | |
b99bd4ef | 911 | |
c19d1205 ZW |
912 | #ifdef REGISTER_PREFIX |
913 | if (*start != REGISTER_PREFIX) | |
01cfc07f | 914 | return NULL; |
c19d1205 ZW |
915 | start++; |
916 | #endif | |
917 | #ifdef OPTIONAL_REGISTER_PREFIX | |
918 | if (*start == OPTIONAL_REGISTER_PREFIX) | |
919 | start++; | |
920 | #endif | |
b99bd4ef | 921 | |
c19d1205 ZW |
922 | p = start; |
923 | if (!ISALPHA (*p) || !is_name_beginner (*p)) | |
924 | return NULL; | |
b99bd4ef | 925 | |
c19d1205 ZW |
926 | do |
927 | p++; | |
928 | while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_'); | |
929 | ||
930 | reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start); | |
931 | ||
932 | if (!reg) | |
933 | return NULL; | |
934 | ||
935 | *ccp = p; | |
936 | return reg; | |
b99bd4ef NC |
937 | } |
938 | ||
c19d1205 | 939 | /* As above, but the register must be of type TYPE, and the return |
01cfc07f | 940 | value is the register number or FAIL. */ |
c19d1205 | 941 | |
b99bd4ef | 942 | static int |
c19d1205 | 943 | arm_reg_parse (char **ccp, enum arm_reg_type type) |
b99bd4ef | 944 | { |
c19d1205 ZW |
945 | char *start = *ccp; |
946 | struct reg_entry *reg = arm_reg_parse_multi (ccp); | |
b99bd4ef | 947 | |
c19d1205 ZW |
948 | if (reg && reg->type == type) |
949 | return reg->number; | |
6057a28f | 950 | |
c19d1205 ZW |
951 | /* Alternative syntaxes are accepted for a few register classes. */ |
952 | switch (type) | |
953 | { | |
954 | case REG_TYPE_MVF: | |
955 | case REG_TYPE_MVD: | |
956 | case REG_TYPE_MVFX: | |
957 | case REG_TYPE_MVDX: | |
958 | /* Generic coprocessor register names are allowed for these. */ | |
79134647 | 959 | if (reg && reg->type == REG_TYPE_CN) |
c19d1205 ZW |
960 | return reg->number; |
961 | break; | |
69b97547 | 962 | |
c19d1205 ZW |
963 | case REG_TYPE_CP: |
964 | /* For backward compatibility, a bare number is valid here. */ | |
965 | { | |
966 | unsigned long processor = strtoul (start, ccp, 10); | |
967 | if (*ccp != start && processor <= 15) | |
968 | return processor; | |
969 | } | |
6057a28f | 970 | |
c19d1205 ZW |
971 | case REG_TYPE_MMXWC: |
972 | /* WC includes WCG. ??? I'm not sure this is true for all | |
973 | instructions that take WC registers. */ | |
79134647 | 974 | if (reg && reg->type == REG_TYPE_MMXWCG) |
c19d1205 | 975 | return reg->number; |
6057a28f | 976 | break; |
c19d1205 | 977 | |
6057a28f | 978 | default: |
c19d1205 | 979 | break; |
6057a28f NC |
980 | } |
981 | ||
c19d1205 ZW |
982 | *ccp = start; |
983 | return FAIL; | |
984 | } | |
69b97547 | 985 | |
c19d1205 ZW |
986 | /* Parse an ARM register list. Returns the bitmask, or FAIL. */ |
987 | static long | |
988 | parse_reg_list (char ** strp) | |
989 | { | |
990 | char * str = * strp; | |
991 | long range = 0; | |
992 | int another_range; | |
a737bd4d | 993 | |
c19d1205 ZW |
994 | /* We come back here if we get ranges concatenated by '+' or '|'. */ |
995 | do | |
6057a28f | 996 | { |
c19d1205 | 997 | another_range = 0; |
a737bd4d | 998 | |
c19d1205 ZW |
999 | if (*str == '{') |
1000 | { | |
1001 | int in_range = 0; | |
1002 | int cur_reg = -1; | |
a737bd4d | 1003 | |
c19d1205 ZW |
1004 | str++; |
1005 | do | |
1006 | { | |
1007 | int reg; | |
6057a28f | 1008 | |
c19d1205 ZW |
1009 | if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL) |
1010 | { | |
1011 | inst.error = _(reg_expected_msgs[REG_TYPE_RN]); | |
1012 | return FAIL; | |
1013 | } | |
a737bd4d | 1014 | |
c19d1205 ZW |
1015 | if (in_range) |
1016 | { | |
1017 | int i; | |
a737bd4d | 1018 | |
c19d1205 ZW |
1019 | if (reg <= cur_reg) |
1020 | { | |
1021 | inst.error = _("bad range in register list"); | |
1022 | return FAIL; | |
1023 | } | |
40a18ebd | 1024 | |
c19d1205 ZW |
1025 | for (i = cur_reg + 1; i < reg; i++) |
1026 | { | |
1027 | if (range & (1 << i)) | |
1028 | as_tsktsk | |
1029 | (_("Warning: duplicated register (r%d) in register list"), | |
1030 | i); | |
1031 | else | |
1032 | range |= 1 << i; | |
1033 | } | |
1034 | in_range = 0; | |
1035 | } | |
a737bd4d | 1036 | |
c19d1205 ZW |
1037 | if (range & (1 << reg)) |
1038 | as_tsktsk (_("Warning: duplicated register (r%d) in register list"), | |
1039 | reg); | |
1040 | else if (reg <= cur_reg) | |
1041 | as_tsktsk (_("Warning: register range not in ascending order")); | |
a737bd4d | 1042 | |
c19d1205 ZW |
1043 | range |= 1 << reg; |
1044 | cur_reg = reg; | |
1045 | } | |
1046 | while (skip_past_comma (&str) != FAIL | |
1047 | || (in_range = 1, *str++ == '-')); | |
1048 | str--; | |
a737bd4d | 1049 | |
c19d1205 ZW |
1050 | if (*str++ != '}') |
1051 | { | |
1052 | inst.error = _("missing `}'"); | |
1053 | return FAIL; | |
1054 | } | |
1055 | } | |
1056 | else | |
1057 | { | |
1058 | expressionS expr; | |
40a18ebd | 1059 | |
c19d1205 ZW |
1060 | if (my_get_expression (&expr, &str, GE_NO_PREFIX)) |
1061 | return FAIL; | |
40a18ebd | 1062 | |
c19d1205 ZW |
1063 | if (expr.X_op == O_constant) |
1064 | { | |
1065 | if (expr.X_add_number | |
1066 | != (expr.X_add_number & 0x0000ffff)) | |
1067 | { | |
1068 | inst.error = _("invalid register mask"); | |
1069 | return FAIL; | |
1070 | } | |
a737bd4d | 1071 | |
c19d1205 ZW |
1072 | if ((range & expr.X_add_number) != 0) |
1073 | { | |
1074 | int regno = range & expr.X_add_number; | |
a737bd4d | 1075 | |
c19d1205 ZW |
1076 | regno &= -regno; |
1077 | regno = (1 << regno) - 1; | |
1078 | as_tsktsk | |
1079 | (_("Warning: duplicated register (r%d) in register list"), | |
1080 | regno); | |
1081 | } | |
a737bd4d | 1082 | |
c19d1205 ZW |
1083 | range |= expr.X_add_number; |
1084 | } | |
1085 | else | |
1086 | { | |
1087 | if (inst.reloc.type != 0) | |
1088 | { | |
1089 | inst.error = _("expression too complex"); | |
1090 | return FAIL; | |
1091 | } | |
a737bd4d | 1092 | |
c19d1205 ZW |
1093 | memcpy (&inst.reloc.exp, &expr, sizeof (expressionS)); |
1094 | inst.reloc.type = BFD_RELOC_ARM_MULTI; | |
1095 | inst.reloc.pc_rel = 0; | |
1096 | } | |
1097 | } | |
a737bd4d | 1098 | |
c19d1205 ZW |
1099 | if (*str == '|' || *str == '+') |
1100 | { | |
1101 | str++; | |
1102 | another_range = 1; | |
1103 | } | |
a737bd4d | 1104 | } |
c19d1205 | 1105 | while (another_range); |
a737bd4d | 1106 | |
c19d1205 ZW |
1107 | *strp = str; |
1108 | return range; | |
a737bd4d NC |
1109 | } |
1110 | ||
c19d1205 ZW |
1111 | /* Parse a VFP register list. If the string is invalid return FAIL. |
1112 | Otherwise return the number of registers, and set PBASE to the first | |
1113 | register. Double precision registers are matched if DP is nonzero. */ | |
6057a28f | 1114 | |
c19d1205 | 1115 | static int |
ca3f61f7 | 1116 | parse_vfp_reg_list (char **str, unsigned int *pbase, int dp) |
6057a28f | 1117 | { |
c19d1205 ZW |
1118 | int base_reg; |
1119 | int new_base; | |
1120 | int regtype; | |
1121 | int max_regs; | |
1122 | int count = 0; | |
1123 | int warned = 0; | |
1124 | unsigned long mask = 0; | |
a737bd4d | 1125 | int i; |
6057a28f | 1126 | |
c19d1205 ZW |
1127 | if (**str != '{') |
1128 | return FAIL; | |
6057a28f | 1129 | |
c19d1205 | 1130 | (*str)++; |
6057a28f | 1131 | |
c19d1205 | 1132 | if (dp) |
a737bd4d | 1133 | { |
c19d1205 ZW |
1134 | regtype = REG_TYPE_VFD; |
1135 | max_regs = 16; | |
1136 | } | |
1137 | else | |
1138 | { | |
1139 | regtype = REG_TYPE_VFS; | |
1140 | max_regs = 32; | |
1141 | } | |
6057a28f | 1142 | |
c19d1205 | 1143 | base_reg = max_regs; |
a737bd4d | 1144 | |
c19d1205 ZW |
1145 | do |
1146 | { | |
1147 | new_base = arm_reg_parse (str, regtype); | |
1148 | if (new_base == FAIL) | |
a737bd4d | 1149 | { |
c19d1205 ZW |
1150 | inst.error = gettext (reg_expected_msgs[regtype]); |
1151 | return FAIL; | |
1152 | } | |
a737bd4d | 1153 | |
c19d1205 ZW |
1154 | if (new_base < base_reg) |
1155 | base_reg = new_base; | |
a737bd4d | 1156 | |
c19d1205 ZW |
1157 | if (mask & (1 << new_base)) |
1158 | { | |
1159 | inst.error = _("invalid register list"); | |
1160 | return FAIL; | |
a737bd4d | 1161 | } |
a737bd4d | 1162 | |
c19d1205 ZW |
1163 | if ((mask >> new_base) != 0 && ! warned) |
1164 | { | |
1165 | as_tsktsk (_("register list not in ascending order")); | |
1166 | warned = 1; | |
1167 | } | |
0bbf2aa4 | 1168 | |
c19d1205 ZW |
1169 | mask |= 1 << new_base; |
1170 | count++; | |
0bbf2aa4 | 1171 | |
c19d1205 ZW |
1172 | if (**str == '-') /* We have the start of a range expression */ |
1173 | { | |
1174 | int high_range; | |
0bbf2aa4 | 1175 | |
c19d1205 | 1176 | (*str)++; |
0bbf2aa4 | 1177 | |
c19d1205 ZW |
1178 | if ((high_range = arm_reg_parse (str, regtype)) == FAIL) |
1179 | { | |
1180 | inst.error = gettext (reg_expected_msgs[regtype]); | |
1181 | return FAIL; | |
1182 | } | |
0bbf2aa4 | 1183 | |
c19d1205 ZW |
1184 | if (high_range <= new_base) |
1185 | { | |
1186 | inst.error = _("register range not in ascending order"); | |
1187 | return FAIL; | |
1188 | } | |
0bbf2aa4 | 1189 | |
c19d1205 | 1190 | for (new_base++; new_base <= high_range; new_base++) |
0bbf2aa4 | 1191 | { |
c19d1205 | 1192 | if (mask & (1 << new_base)) |
0bbf2aa4 | 1193 | { |
c19d1205 ZW |
1194 | inst.error = _("invalid register list"); |
1195 | return FAIL; | |
0bbf2aa4 | 1196 | } |
c19d1205 ZW |
1197 | |
1198 | mask |= 1 << new_base; | |
1199 | count++; | |
0bbf2aa4 | 1200 | } |
0bbf2aa4 | 1201 | } |
0bbf2aa4 | 1202 | } |
c19d1205 | 1203 | while (skip_past_comma (str) != FAIL); |
0bbf2aa4 | 1204 | |
c19d1205 | 1205 | (*str)++; |
0bbf2aa4 | 1206 | |
c19d1205 ZW |
1207 | /* Sanity check -- should have raised a parse error above. */ |
1208 | if (count == 0 || count > max_regs) | |
1209 | abort (); | |
1210 | ||
1211 | *pbase = base_reg; | |
1212 | ||
1213 | /* Final test -- the registers must be consecutive. */ | |
1214 | mask >>= base_reg; | |
1215 | for (i = 0; i < count; i++) | |
1216 | { | |
1217 | if ((mask & (1u << i)) == 0) | |
1218 | { | |
1219 | inst.error = _("non-contiguous register range"); | |
1220 | return FAIL; | |
1221 | } | |
1222 | } | |
1223 | ||
1224 | return count; | |
b99bd4ef NC |
1225 | } |
1226 | ||
c19d1205 ZW |
1227 | /* Parse an explicit relocation suffix on an expression. This is |
1228 | either nothing, or a word in parentheses. Note that if !OBJ_ELF, | |
1229 | arm_reloc_hsh contains no entries, so this function can only | |
1230 | succeed if there is no () after the word. Returns -1 on error, | |
1231 | BFD_RELOC_UNUSED if there wasn't any suffix. */ | |
1232 | static int | |
1233 | parse_reloc (char **str) | |
b99bd4ef | 1234 | { |
c19d1205 ZW |
1235 | struct reloc_entry *r; |
1236 | char *p, *q; | |
b99bd4ef | 1237 | |
c19d1205 ZW |
1238 | if (**str != '(') |
1239 | return BFD_RELOC_UNUSED; | |
b99bd4ef | 1240 | |
c19d1205 ZW |
1241 | p = *str + 1; |
1242 | q = p; | |
1243 | ||
1244 | while (*q && *q != ')' && *q != ',') | |
1245 | q++; | |
1246 | if (*q != ')') | |
1247 | return -1; | |
1248 | ||
1249 | if ((r = hash_find_n (arm_reloc_hsh, p, q - p)) == NULL) | |
1250 | return -1; | |
1251 | ||
1252 | *str = q + 1; | |
1253 | return r->reloc; | |
b99bd4ef NC |
1254 | } |
1255 | ||
c19d1205 ZW |
1256 | /* Directives: register aliases. */ |
1257 | ||
b99bd4ef | 1258 | static void |
c19d1205 | 1259 | insert_reg_alias (char *str, int number, int type) |
b99bd4ef | 1260 | { |
c19d1205 ZW |
1261 | struct reg_entry *new; |
1262 | const char *name; | |
b99bd4ef | 1263 | |
c19d1205 ZW |
1264 | if ((new = hash_find (arm_reg_hsh, str)) != 0) |
1265 | { | |
1266 | if (new->builtin) | |
1267 | as_warn (_("ignoring attempt to redefine built-in register '%s'"), str); | |
b99bd4ef | 1268 | |
c19d1205 ZW |
1269 | /* Only warn about a redefinition if it's not defined as the |
1270 | same register. */ | |
1271 | else if (new->number != number || new->type != type) | |
1272 | as_warn (_("ignoring redefinition of register alias '%s'"), str); | |
69b97547 | 1273 | |
c19d1205 ZW |
1274 | return; |
1275 | } | |
b99bd4ef | 1276 | |
c19d1205 ZW |
1277 | name = xstrdup (str); |
1278 | new = xmalloc (sizeof (struct reg_entry)); | |
b99bd4ef | 1279 | |
c19d1205 ZW |
1280 | new->name = name; |
1281 | new->number = number; | |
1282 | new->type = type; | |
1283 | new->builtin = FALSE; | |
b99bd4ef | 1284 | |
c19d1205 ZW |
1285 | if (hash_insert (arm_reg_hsh, name, (PTR) new)) |
1286 | abort (); | |
1287 | } | |
b99bd4ef | 1288 | |
c19d1205 | 1289 | /* Look for the .req directive. This is of the form: |
b99bd4ef | 1290 | |
c19d1205 | 1291 | new_register_name .req existing_register_name |
b99bd4ef | 1292 | |
c19d1205 ZW |
1293 | If we find one, or if it looks sufficiently like one that we want to |
1294 | handle any error here, return non-zero. Otherwise return zero. */ | |
b99bd4ef | 1295 | |
c19d1205 ZW |
1296 | static int |
1297 | create_register_alias (char * newname, char *p) | |
1298 | { | |
1299 | struct reg_entry *old; | |
1300 | char *oldname, *nbuf; | |
1301 | size_t nlen; | |
b99bd4ef | 1302 | |
c19d1205 ZW |
1303 | /* The input scrubber ensures that whitespace after the mnemonic is |
1304 | collapsed to single spaces. */ | |
1305 | oldname = p; | |
1306 | if (strncmp (oldname, " .req ", 6) != 0) | |
1307 | return 0; | |
b99bd4ef | 1308 | |
c19d1205 ZW |
1309 | oldname += 6; |
1310 | if (*oldname == '\0') | |
1311 | return 0; | |
b99bd4ef | 1312 | |
c19d1205 ZW |
1313 | old = hash_find (arm_reg_hsh, oldname); |
1314 | if (!old) | |
b99bd4ef | 1315 | { |
c19d1205 ZW |
1316 | as_warn (_("unknown register '%s' -- .req ignored"), oldname); |
1317 | return 1; | |
b99bd4ef NC |
1318 | } |
1319 | ||
c19d1205 ZW |
1320 | /* If TC_CASE_SENSITIVE is defined, then newname already points to |
1321 | the desired alias name, and p points to its end. If not, then | |
1322 | the desired alias name is in the global original_case_string. */ | |
1323 | #ifdef TC_CASE_SENSITIVE | |
1324 | nlen = p - newname; | |
1325 | #else | |
1326 | newname = original_case_string; | |
1327 | nlen = strlen (newname); | |
1328 | #endif | |
b99bd4ef | 1329 | |
c19d1205 ZW |
1330 | nbuf = alloca (nlen + 1); |
1331 | memcpy (nbuf, newname, nlen); | |
1332 | nbuf[nlen] = '\0'; | |
b99bd4ef | 1333 | |
c19d1205 ZW |
1334 | /* Create aliases under the new name as stated; an all-lowercase |
1335 | version of the new name; and an all-uppercase version of the new | |
1336 | name. */ | |
1337 | insert_reg_alias (nbuf, old->number, old->type); | |
b99bd4ef | 1338 | |
c19d1205 ZW |
1339 | for (p = nbuf; *p; p++) |
1340 | *p = TOUPPER (*p); | |
1341 | ||
1342 | if (strncmp (nbuf, newname, nlen)) | |
1343 | insert_reg_alias (nbuf, old->number, old->type); | |
1344 | ||
1345 | for (p = nbuf; *p; p++) | |
1346 | *p = TOLOWER (*p); | |
1347 | ||
1348 | if (strncmp (nbuf, newname, nlen)) | |
1349 | insert_reg_alias (nbuf, old->number, old->type); | |
1350 | ||
1351 | return 1; | |
b99bd4ef NC |
1352 | } |
1353 | ||
c19d1205 ZW |
1354 | /* Should never be called, as .req goes between the alias and the |
1355 | register name, not at the beginning of the line. */ | |
b99bd4ef | 1356 | static void |
c19d1205 | 1357 | s_req (int a ATTRIBUTE_UNUSED) |
b99bd4ef | 1358 | { |
c19d1205 ZW |
1359 | as_bad (_("invalid syntax for .req directive")); |
1360 | } | |
b99bd4ef | 1361 | |
c19d1205 ZW |
1362 | /* The .unreq directive deletes an alias which was previously defined |
1363 | by .req. For example: | |
b99bd4ef | 1364 | |
c19d1205 ZW |
1365 | my_alias .req r11 |
1366 | .unreq my_alias */ | |
b99bd4ef NC |
1367 | |
1368 | static void | |
c19d1205 | 1369 | s_unreq (int a ATTRIBUTE_UNUSED) |
b99bd4ef | 1370 | { |
c19d1205 ZW |
1371 | char * name; |
1372 | char saved_char; | |
b99bd4ef | 1373 | |
c19d1205 ZW |
1374 | name = input_line_pointer; |
1375 | ||
1376 | while (*input_line_pointer != 0 | |
1377 | && *input_line_pointer != ' ' | |
1378 | && *input_line_pointer != '\n') | |
1379 | ++input_line_pointer; | |
1380 | ||
1381 | saved_char = *input_line_pointer; | |
1382 | *input_line_pointer = 0; | |
1383 | ||
1384 | if (!*name) | |
1385 | as_bad (_("invalid syntax for .unreq directive")); | |
1386 | else | |
1387 | { | |
1388 | struct reg_entry *reg = hash_find (arm_reg_hsh, name); | |
1389 | ||
1390 | if (!reg) | |
1391 | as_bad (_("unknown register alias '%s'"), name); | |
1392 | else if (reg->builtin) | |
1393 | as_warn (_("ignoring attempt to undefine built-in register '%s'"), | |
1394 | name); | |
1395 | else | |
1396 | { | |
1397 | hash_delete (arm_reg_hsh, name); | |
1398 | free ((char *) reg->name); | |
1399 | free (reg); | |
1400 | } | |
1401 | } | |
b99bd4ef | 1402 | |
c19d1205 | 1403 | *input_line_pointer = saved_char; |
b99bd4ef NC |
1404 | demand_empty_rest_of_line (); |
1405 | } | |
1406 | ||
c19d1205 ZW |
1407 | /* Directives: Instruction set selection. */ |
1408 | ||
1409 | #ifdef OBJ_ELF | |
1410 | /* This code is to handle mapping symbols as defined in the ARM ELF spec. | |
1411 | (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0). | |
1412 | Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag), | |
1413 | and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */ | |
1414 | ||
1415 | static enum mstate mapstate = MAP_UNDEFINED; | |
b99bd4ef NC |
1416 | |
1417 | static void | |
c19d1205 | 1418 | mapping_state (enum mstate state) |
b99bd4ef | 1419 | { |
a737bd4d | 1420 | symbolS * symbolP; |
c19d1205 ZW |
1421 | const char * symname; |
1422 | int type; | |
b99bd4ef | 1423 | |
c19d1205 ZW |
1424 | if (mapstate == state) |
1425 | /* The mapping symbol has already been emitted. | |
1426 | There is nothing else to do. */ | |
1427 | return; | |
b99bd4ef | 1428 | |
c19d1205 | 1429 | mapstate = state; |
b99bd4ef | 1430 | |
c19d1205 | 1431 | switch (state) |
b99bd4ef | 1432 | { |
c19d1205 ZW |
1433 | case MAP_DATA: |
1434 | symname = "$d"; | |
1435 | type = BSF_NO_FLAGS; | |
1436 | break; | |
1437 | case MAP_ARM: | |
1438 | symname = "$a"; | |
1439 | type = BSF_NO_FLAGS; | |
1440 | break; | |
1441 | case MAP_THUMB: | |
1442 | symname = "$t"; | |
1443 | type = BSF_NO_FLAGS; | |
1444 | break; | |
1445 | case MAP_UNDEFINED: | |
1446 | return; | |
1447 | default: | |
1448 | abort (); | |
1449 | } | |
1450 | ||
1451 | seg_info (now_seg)->tc_segment_info_data.mapstate = state; | |
1452 | ||
1453 | symbolP = symbol_new (symname, now_seg, (valueT) frag_now_fix (), frag_now); | |
1454 | symbol_table_insert (symbolP); | |
1455 | symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL; | |
1456 | ||
1457 | switch (state) | |
1458 | { | |
1459 | case MAP_ARM: | |
1460 | THUMB_SET_FUNC (symbolP, 0); | |
1461 | ARM_SET_THUMB (symbolP, 0); | |
1462 | ARM_SET_INTERWORK (symbolP, support_interwork); | |
1463 | break; | |
1464 | ||
1465 | case MAP_THUMB: | |
1466 | THUMB_SET_FUNC (symbolP, 1); | |
1467 | ARM_SET_THUMB (symbolP, 1); | |
1468 | ARM_SET_INTERWORK (symbolP, support_interwork); | |
1469 | break; | |
1470 | ||
1471 | case MAP_DATA: | |
1472 | default: | |
1473 | return; | |
1474 | } | |
1475 | } | |
1476 | #else | |
1477 | #define mapping_state(x) /* nothing */ | |
1478 | #endif | |
1479 | ||
1480 | /* Find the real, Thumb encoded start of a Thumb function. */ | |
1481 | ||
1482 | static symbolS * | |
1483 | find_real_start (symbolS * symbolP) | |
1484 | { | |
1485 | char * real_start; | |
1486 | const char * name = S_GET_NAME (symbolP); | |
1487 | symbolS * new_target; | |
1488 | ||
1489 | /* This definition must agree with the one in gcc/config/arm/thumb.c. */ | |
1490 | #define STUB_NAME ".real_start_of" | |
1491 | ||
1492 | if (name == NULL) | |
1493 | abort (); | |
1494 | ||
37f6032b ZW |
1495 | /* The compiler may generate BL instructions to local labels because |
1496 | it needs to perform a branch to a far away location. These labels | |
1497 | do not have a corresponding ".real_start_of" label. We check | |
1498 | both for S_IS_LOCAL and for a leading dot, to give a way to bypass | |
1499 | the ".real_start_of" convention for nonlocal branches. */ | |
1500 | if (S_IS_LOCAL (symbolP) || name[0] == '.') | |
c19d1205 ZW |
1501 | return symbolP; |
1502 | ||
37f6032b | 1503 | real_start = ACONCAT ((STUB_NAME, name, NULL)); |
c19d1205 ZW |
1504 | new_target = symbol_find (real_start); |
1505 | ||
1506 | if (new_target == NULL) | |
1507 | { | |
1508 | as_warn ("Failed to find real start of function: %s\n", name); | |
1509 | new_target = symbolP; | |
1510 | } | |
1511 | ||
c19d1205 ZW |
1512 | return new_target; |
1513 | } | |
1514 | ||
1515 | static void | |
1516 | opcode_select (int width) | |
1517 | { | |
1518 | switch (width) | |
1519 | { | |
1520 | case 16: | |
1521 | if (! thumb_mode) | |
1522 | { | |
e74cfd16 | 1523 | if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t)) |
c19d1205 ZW |
1524 | as_bad (_("selected processor does not support THUMB opcodes")); |
1525 | ||
1526 | thumb_mode = 1; | |
1527 | /* No need to force the alignment, since we will have been | |
1528 | coming from ARM mode, which is word-aligned. */ | |
1529 | record_alignment (now_seg, 1); | |
1530 | } | |
1531 | mapping_state (MAP_THUMB); | |
1532 | break; | |
1533 | ||
1534 | case 32: | |
1535 | if (thumb_mode) | |
1536 | { | |
e74cfd16 | 1537 | if (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1)) |
c19d1205 ZW |
1538 | as_bad (_("selected processor does not support ARM opcodes")); |
1539 | ||
1540 | thumb_mode = 0; | |
1541 | ||
1542 | if (!need_pass_2) | |
1543 | frag_align (2, 0, 0); | |
1544 | ||
1545 | record_alignment (now_seg, 1); | |
1546 | } | |
1547 | mapping_state (MAP_ARM); | |
1548 | break; | |
1549 | ||
1550 | default: | |
1551 | as_bad (_("invalid instruction size selected (%d)"), width); | |
1552 | } | |
1553 | } | |
1554 | ||
1555 | static void | |
1556 | s_arm (int ignore ATTRIBUTE_UNUSED) | |
1557 | { | |
1558 | opcode_select (32); | |
1559 | demand_empty_rest_of_line (); | |
1560 | } | |
1561 | ||
1562 | static void | |
1563 | s_thumb (int ignore ATTRIBUTE_UNUSED) | |
1564 | { | |
1565 | opcode_select (16); | |
1566 | demand_empty_rest_of_line (); | |
1567 | } | |
1568 | ||
1569 | static void | |
1570 | s_code (int unused ATTRIBUTE_UNUSED) | |
1571 | { | |
1572 | int temp; | |
1573 | ||
1574 | temp = get_absolute_expression (); | |
1575 | switch (temp) | |
1576 | { | |
1577 | case 16: | |
1578 | case 32: | |
1579 | opcode_select (temp); | |
1580 | break; | |
1581 | ||
1582 | default: | |
1583 | as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp); | |
1584 | } | |
1585 | } | |
1586 | ||
1587 | static void | |
1588 | s_force_thumb (int ignore ATTRIBUTE_UNUSED) | |
1589 | { | |
1590 | /* If we are not already in thumb mode go into it, EVEN if | |
1591 | the target processor does not support thumb instructions. | |
1592 | This is used by gcc/config/arm/lib1funcs.asm for example | |
1593 | to compile interworking support functions even if the | |
1594 | target processor should not support interworking. */ | |
1595 | if (! thumb_mode) | |
1596 | { | |
1597 | thumb_mode = 2; | |
1598 | record_alignment (now_seg, 1); | |
1599 | } | |
1600 | ||
1601 | demand_empty_rest_of_line (); | |
1602 | } | |
1603 | ||
1604 | static void | |
1605 | s_thumb_func (int ignore ATTRIBUTE_UNUSED) | |
1606 | { | |
1607 | s_thumb (0); | |
1608 | ||
1609 | /* The following label is the name/address of the start of a Thumb function. | |
1610 | We need to know this for the interworking support. */ | |
1611 | label_is_thumb_function_name = TRUE; | |
1612 | } | |
1613 | ||
1614 | /* Perform a .set directive, but also mark the alias as | |
1615 | being a thumb function. */ | |
1616 | ||
1617 | static void | |
1618 | s_thumb_set (int equiv) | |
1619 | { | |
1620 | /* XXX the following is a duplicate of the code for s_set() in read.c | |
1621 | We cannot just call that code as we need to get at the symbol that | |
1622 | is created. */ | |
1623 | char * name; | |
1624 | char delim; | |
1625 | char * end_name; | |
1626 | symbolS * symbolP; | |
1627 | ||
1628 | /* Especial apologies for the random logic: | |
1629 | This just grew, and could be parsed much more simply! | |
1630 | Dean - in haste. */ | |
1631 | name = input_line_pointer; | |
1632 | delim = get_symbol_end (); | |
1633 | end_name = input_line_pointer; | |
1634 | *end_name = delim; | |
1635 | ||
1636 | if (*input_line_pointer != ',') | |
1637 | { | |
1638 | *end_name = 0; | |
1639 | as_bad (_("expected comma after name \"%s\""), name); | |
b99bd4ef NC |
1640 | *end_name = delim; |
1641 | ignore_rest_of_line (); | |
1642 | return; | |
1643 | } | |
1644 | ||
1645 | input_line_pointer++; | |
1646 | *end_name = 0; | |
1647 | ||
1648 | if (name[0] == '.' && name[1] == '\0') | |
1649 | { | |
1650 | /* XXX - this should not happen to .thumb_set. */ | |
1651 | abort (); | |
1652 | } | |
1653 | ||
1654 | if ((symbolP = symbol_find (name)) == NULL | |
1655 | && (symbolP = md_undefined_symbol (name)) == NULL) | |
1656 | { | |
1657 | #ifndef NO_LISTING | |
1658 | /* When doing symbol listings, play games with dummy fragments living | |
1659 | outside the normal fragment chain to record the file and line info | |
c19d1205 | 1660 | for this symbol. */ |
b99bd4ef NC |
1661 | if (listing & LISTING_SYMBOLS) |
1662 | { | |
1663 | extern struct list_info_struct * listing_tail; | |
a737bd4d | 1664 | fragS * dummy_frag = xmalloc (sizeof (fragS)); |
b99bd4ef NC |
1665 | |
1666 | memset (dummy_frag, 0, sizeof (fragS)); | |
1667 | dummy_frag->fr_type = rs_fill; | |
1668 | dummy_frag->line = listing_tail; | |
1669 | symbolP = symbol_new (name, undefined_section, 0, dummy_frag); | |
1670 | dummy_frag->fr_symbol = symbolP; | |
1671 | } | |
1672 | else | |
1673 | #endif | |
1674 | symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag); | |
1675 | ||
1676 | #ifdef OBJ_COFF | |
1677 | /* "set" symbols are local unless otherwise specified. */ | |
1678 | SF_SET_LOCAL (symbolP); | |
1679 | #endif /* OBJ_COFF */ | |
1680 | } /* Make a new symbol. */ | |
1681 | ||
1682 | symbol_table_insert (symbolP); | |
1683 | ||
1684 | * end_name = delim; | |
1685 | ||
1686 | if (equiv | |
1687 | && S_IS_DEFINED (symbolP) | |
1688 | && S_GET_SEGMENT (symbolP) != reg_section) | |
1689 | as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP)); | |
1690 | ||
1691 | pseudo_set (symbolP); | |
1692 | ||
1693 | demand_empty_rest_of_line (); | |
1694 | ||
c19d1205 | 1695 | /* XXX Now we come to the Thumb specific bit of code. */ |
b99bd4ef NC |
1696 | |
1697 | THUMB_SET_FUNC (symbolP, 1); | |
1698 | ARM_SET_THUMB (symbolP, 1); | |
1699 | #if defined OBJ_ELF || defined OBJ_COFF | |
1700 | ARM_SET_INTERWORK (symbolP, support_interwork); | |
1701 | #endif | |
1702 | } | |
1703 | ||
c19d1205 | 1704 | /* Directives: Mode selection. */ |
b99bd4ef | 1705 | |
c19d1205 ZW |
1706 | /* .syntax [unified|divided] - choose the new unified syntax |
1707 | (same for Arm and Thumb encoding, modulo slight differences in what | |
1708 | can be represented) or the old divergent syntax for each mode. */ | |
b99bd4ef | 1709 | static void |
c19d1205 | 1710 | s_syntax (int unused ATTRIBUTE_UNUSED) |
b99bd4ef | 1711 | { |
c19d1205 ZW |
1712 | char *name, delim; |
1713 | ||
1714 | name = input_line_pointer; | |
1715 | delim = get_symbol_end (); | |
1716 | ||
1717 | if (!strcasecmp (name, "unified")) | |
1718 | unified_syntax = TRUE; | |
1719 | else if (!strcasecmp (name, "divided")) | |
1720 | unified_syntax = FALSE; | |
1721 | else | |
1722 | { | |
1723 | as_bad (_("unrecognized syntax mode \"%s\""), name); | |
1724 | return; | |
1725 | } | |
1726 | *input_line_pointer = delim; | |
b99bd4ef NC |
1727 | demand_empty_rest_of_line (); |
1728 | } | |
1729 | ||
c19d1205 ZW |
1730 | /* Directives: sectioning and alignment. */ |
1731 | ||
1732 | /* Same as s_align_ptwo but align 0 => align 2. */ | |
1733 | ||
b99bd4ef | 1734 | static void |
c19d1205 | 1735 | s_align (int unused ATTRIBUTE_UNUSED) |
b99bd4ef | 1736 | { |
a737bd4d | 1737 | int temp; |
c19d1205 ZW |
1738 | long temp_fill; |
1739 | long max_alignment = 15; | |
b99bd4ef NC |
1740 | |
1741 | temp = get_absolute_expression (); | |
c19d1205 ZW |
1742 | if (temp > max_alignment) |
1743 | as_bad (_("alignment too large: %d assumed"), temp = max_alignment); | |
1744 | else if (temp < 0) | |
b99bd4ef | 1745 | { |
c19d1205 ZW |
1746 | as_bad (_("alignment negative. 0 assumed.")); |
1747 | temp = 0; | |
1748 | } | |
b99bd4ef | 1749 | |
c19d1205 ZW |
1750 | if (*input_line_pointer == ',') |
1751 | { | |
1752 | input_line_pointer++; | |
1753 | temp_fill = get_absolute_expression (); | |
b99bd4ef | 1754 | } |
c19d1205 ZW |
1755 | else |
1756 | temp_fill = 0; | |
b99bd4ef | 1757 | |
c19d1205 ZW |
1758 | if (!temp) |
1759 | temp = 2; | |
b99bd4ef | 1760 | |
c19d1205 ZW |
1761 | /* Only make a frag if we HAVE to. */ |
1762 | if (temp && !need_pass_2) | |
1763 | frag_align (temp, (int) temp_fill, 0); | |
1764 | demand_empty_rest_of_line (); | |
1765 | ||
1766 | record_alignment (now_seg, temp); | |
b99bd4ef NC |
1767 | } |
1768 | ||
c19d1205 ZW |
1769 | static void |
1770 | s_bss (int ignore ATTRIBUTE_UNUSED) | |
b99bd4ef | 1771 | { |
c19d1205 ZW |
1772 | /* We don't support putting frags in the BSS segment, we fake it by |
1773 | marking in_bss, then looking at s_skip for clues. */ | |
1774 | subseg_set (bss_section, 0); | |
1775 | demand_empty_rest_of_line (); | |
1776 | mapping_state (MAP_DATA); | |
1777 | } | |
b99bd4ef | 1778 | |
c19d1205 ZW |
1779 | static void |
1780 | s_even (int ignore ATTRIBUTE_UNUSED) | |
1781 | { | |
1782 | /* Never make frag if expect extra pass. */ | |
1783 | if (!need_pass_2) | |
1784 | frag_align (1, 0, 0); | |
b99bd4ef | 1785 | |
c19d1205 | 1786 | record_alignment (now_seg, 1); |
b99bd4ef | 1787 | |
c19d1205 | 1788 | demand_empty_rest_of_line (); |
b99bd4ef NC |
1789 | } |
1790 | ||
c19d1205 | 1791 | /* Directives: Literal pools. */ |
a737bd4d | 1792 | |
c19d1205 ZW |
1793 | static literal_pool * |
1794 | find_literal_pool (void) | |
a737bd4d | 1795 | { |
c19d1205 | 1796 | literal_pool * pool; |
a737bd4d | 1797 | |
c19d1205 | 1798 | for (pool = list_of_pools; pool != NULL; pool = pool->next) |
a737bd4d | 1799 | { |
c19d1205 ZW |
1800 | if (pool->section == now_seg |
1801 | && pool->sub_section == now_subseg) | |
1802 | break; | |
a737bd4d NC |
1803 | } |
1804 | ||
c19d1205 | 1805 | return pool; |
a737bd4d NC |
1806 | } |
1807 | ||
c19d1205 ZW |
1808 | static literal_pool * |
1809 | find_or_make_literal_pool (void) | |
a737bd4d | 1810 | { |
c19d1205 ZW |
1811 | /* Next literal pool ID number. */ |
1812 | static unsigned int latest_pool_num = 1; | |
1813 | literal_pool * pool; | |
a737bd4d | 1814 | |
c19d1205 | 1815 | pool = find_literal_pool (); |
a737bd4d | 1816 | |
c19d1205 | 1817 | if (pool == NULL) |
a737bd4d | 1818 | { |
c19d1205 ZW |
1819 | /* Create a new pool. */ |
1820 | pool = xmalloc (sizeof (* pool)); | |
1821 | if (! pool) | |
1822 | return NULL; | |
a737bd4d | 1823 | |
c19d1205 ZW |
1824 | pool->next_free_entry = 0; |
1825 | pool->section = now_seg; | |
1826 | pool->sub_section = now_subseg; | |
1827 | pool->next = list_of_pools; | |
1828 | pool->symbol = NULL; | |
1829 | ||
1830 | /* Add it to the list. */ | |
1831 | list_of_pools = pool; | |
a737bd4d | 1832 | } |
a737bd4d | 1833 | |
c19d1205 ZW |
1834 | /* New pools, and emptied pools, will have a NULL symbol. */ |
1835 | if (pool->symbol == NULL) | |
a737bd4d | 1836 | { |
c19d1205 ZW |
1837 | pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section, |
1838 | (valueT) 0, &zero_address_frag); | |
1839 | pool->id = latest_pool_num ++; | |
a737bd4d NC |
1840 | } |
1841 | ||
c19d1205 ZW |
1842 | /* Done. */ |
1843 | return pool; | |
a737bd4d NC |
1844 | } |
1845 | ||
c19d1205 ZW |
1846 | /* Add the literal in the global 'inst' |
1847 | structure to the relevent literal pool. */ | |
b99bd4ef NC |
1848 | |
1849 | static int | |
c19d1205 | 1850 | add_to_lit_pool (void) |
b99bd4ef | 1851 | { |
c19d1205 ZW |
1852 | literal_pool * pool; |
1853 | unsigned int entry; | |
b99bd4ef | 1854 | |
c19d1205 ZW |
1855 | pool = find_or_make_literal_pool (); |
1856 | ||
1857 | /* Check if this literal value is already in the pool. */ | |
1858 | for (entry = 0; entry < pool->next_free_entry; entry ++) | |
b99bd4ef | 1859 | { |
c19d1205 ZW |
1860 | if ((pool->literals[entry].X_op == inst.reloc.exp.X_op) |
1861 | && (inst.reloc.exp.X_op == O_constant) | |
1862 | && (pool->literals[entry].X_add_number | |
1863 | == inst.reloc.exp.X_add_number) | |
1864 | && (pool->literals[entry].X_unsigned | |
1865 | == inst.reloc.exp.X_unsigned)) | |
1866 | break; | |
1867 | ||
1868 | if ((pool->literals[entry].X_op == inst.reloc.exp.X_op) | |
1869 | && (inst.reloc.exp.X_op == O_symbol) | |
1870 | && (pool->literals[entry].X_add_number | |
1871 | == inst.reloc.exp.X_add_number) | |
1872 | && (pool->literals[entry].X_add_symbol | |
1873 | == inst.reloc.exp.X_add_symbol) | |
1874 | && (pool->literals[entry].X_op_symbol | |
1875 | == inst.reloc.exp.X_op_symbol)) | |
1876 | break; | |
b99bd4ef NC |
1877 | } |
1878 | ||
c19d1205 ZW |
1879 | /* Do we need to create a new entry? */ |
1880 | if (entry == pool->next_free_entry) | |
1881 | { | |
1882 | if (entry >= MAX_LITERAL_POOL_SIZE) | |
1883 | { | |
1884 | inst.error = _("literal pool overflow"); | |
1885 | return FAIL; | |
1886 | } | |
1887 | ||
1888 | pool->literals[entry] = inst.reloc.exp; | |
1889 | pool->next_free_entry += 1; | |
1890 | } | |
b99bd4ef | 1891 | |
c19d1205 ZW |
1892 | inst.reloc.exp.X_op = O_symbol; |
1893 | inst.reloc.exp.X_add_number = ((int) entry) * 4; | |
1894 | inst.reloc.exp.X_add_symbol = pool->symbol; | |
b99bd4ef | 1895 | |
c19d1205 | 1896 | return SUCCESS; |
b99bd4ef NC |
1897 | } |
1898 | ||
c19d1205 ZW |
1899 | /* Can't use symbol_new here, so have to create a symbol and then at |
1900 | a later date assign it a value. Thats what these functions do. */ | |
e16bb312 | 1901 | |
c19d1205 ZW |
1902 | static void |
1903 | symbol_locate (symbolS * symbolP, | |
1904 | const char * name, /* It is copied, the caller can modify. */ | |
1905 | segT segment, /* Segment identifier (SEG_<something>). */ | |
1906 | valueT valu, /* Symbol value. */ | |
1907 | fragS * frag) /* Associated fragment. */ | |
1908 | { | |
1909 | unsigned int name_length; | |
1910 | char * preserved_copy_of_name; | |
e16bb312 | 1911 | |
c19d1205 ZW |
1912 | name_length = strlen (name) + 1; /* +1 for \0. */ |
1913 | obstack_grow (¬es, name, name_length); | |
1914 | preserved_copy_of_name = obstack_finish (¬es); | |
e16bb312 | 1915 | |
c19d1205 ZW |
1916 | #ifdef tc_canonicalize_symbol_name |
1917 | preserved_copy_of_name = | |
1918 | tc_canonicalize_symbol_name (preserved_copy_of_name); | |
1919 | #endif | |
b99bd4ef | 1920 | |
c19d1205 | 1921 | S_SET_NAME (symbolP, preserved_copy_of_name); |
b99bd4ef | 1922 | |
c19d1205 ZW |
1923 | S_SET_SEGMENT (symbolP, segment); |
1924 | S_SET_VALUE (symbolP, valu); | |
1925 | symbol_clear_list_pointers (symbolP); | |
b99bd4ef | 1926 | |
c19d1205 | 1927 | symbol_set_frag (symbolP, frag); |
b99bd4ef | 1928 | |
c19d1205 ZW |
1929 | /* Link to end of symbol chain. */ |
1930 | { | |
1931 | extern int symbol_table_frozen; | |
b99bd4ef | 1932 | |
c19d1205 ZW |
1933 | if (symbol_table_frozen) |
1934 | abort (); | |
1935 | } | |
b99bd4ef | 1936 | |
c19d1205 | 1937 | symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP); |
b99bd4ef | 1938 | |
c19d1205 | 1939 | obj_symbol_new_hook (symbolP); |
b99bd4ef | 1940 | |
c19d1205 ZW |
1941 | #ifdef tc_symbol_new_hook |
1942 | tc_symbol_new_hook (symbolP); | |
1943 | #endif | |
1944 | ||
1945 | #ifdef DEBUG_SYMS | |
1946 | verify_symbol_chain (symbol_rootP, symbol_lastP); | |
1947 | #endif /* DEBUG_SYMS */ | |
b99bd4ef NC |
1948 | } |
1949 | ||
b99bd4ef | 1950 | |
c19d1205 ZW |
1951 | static void |
1952 | s_ltorg (int ignored ATTRIBUTE_UNUSED) | |
b99bd4ef | 1953 | { |
c19d1205 ZW |
1954 | unsigned int entry; |
1955 | literal_pool * pool; | |
1956 | char sym_name[20]; | |
b99bd4ef | 1957 | |
c19d1205 ZW |
1958 | pool = find_literal_pool (); |
1959 | if (pool == NULL | |
1960 | || pool->symbol == NULL | |
1961 | || pool->next_free_entry == 0) | |
1962 | return; | |
b99bd4ef | 1963 | |
c19d1205 | 1964 | mapping_state (MAP_DATA); |
b99bd4ef | 1965 | |
c19d1205 ZW |
1966 | /* Align pool as you have word accesses. |
1967 | Only make a frag if we have to. */ | |
1968 | if (!need_pass_2) | |
1969 | frag_align (2, 0, 0); | |
b99bd4ef | 1970 | |
c19d1205 | 1971 | record_alignment (now_seg, 2); |
b99bd4ef | 1972 | |
c19d1205 | 1973 | sprintf (sym_name, "$$lit_\002%x", pool->id); |
b99bd4ef | 1974 | |
c19d1205 ZW |
1975 | symbol_locate (pool->symbol, sym_name, now_seg, |
1976 | (valueT) frag_now_fix (), frag_now); | |
1977 | symbol_table_insert (pool->symbol); | |
b99bd4ef | 1978 | |
c19d1205 | 1979 | ARM_SET_THUMB (pool->symbol, thumb_mode); |
b99bd4ef | 1980 | |
c19d1205 ZW |
1981 | #if defined OBJ_COFF || defined OBJ_ELF |
1982 | ARM_SET_INTERWORK (pool->symbol, support_interwork); | |
1983 | #endif | |
6c43fab6 | 1984 | |
c19d1205 ZW |
1985 | for (entry = 0; entry < pool->next_free_entry; entry ++) |
1986 | /* First output the expression in the instruction to the pool. */ | |
1987 | emit_expr (&(pool->literals[entry]), 4); /* .word */ | |
b99bd4ef | 1988 | |
c19d1205 ZW |
1989 | /* Mark the pool as empty. */ |
1990 | pool->next_free_entry = 0; | |
1991 | pool->symbol = NULL; | |
b99bd4ef NC |
1992 | } |
1993 | ||
c19d1205 ZW |
1994 | #ifdef OBJ_ELF |
1995 | /* Forward declarations for functions below, in the MD interface | |
1996 | section. */ | |
1997 | static void fix_new_arm (fragS *, int, short, expressionS *, int, int); | |
1998 | static valueT create_unwind_entry (int); | |
1999 | static void start_unwind_section (const segT, int); | |
2000 | static void add_unwind_opcode (valueT, int); | |
2001 | static void flush_pending_unwind (void); | |
b99bd4ef | 2002 | |
c19d1205 | 2003 | /* Directives: Data. */ |
b99bd4ef | 2004 | |
c19d1205 ZW |
2005 | static void |
2006 | s_arm_elf_cons (int nbytes) | |
2007 | { | |
2008 | expressionS exp; | |
b99bd4ef | 2009 | |
c19d1205 ZW |
2010 | #ifdef md_flush_pending_output |
2011 | md_flush_pending_output (); | |
2012 | #endif | |
b99bd4ef | 2013 | |
c19d1205 | 2014 | if (is_it_end_of_statement ()) |
b99bd4ef | 2015 | { |
c19d1205 ZW |
2016 | demand_empty_rest_of_line (); |
2017 | return; | |
b99bd4ef NC |
2018 | } |
2019 | ||
c19d1205 ZW |
2020 | #ifdef md_cons_align |
2021 | md_cons_align (nbytes); | |
2022 | #endif | |
b99bd4ef | 2023 | |
c19d1205 ZW |
2024 | mapping_state (MAP_DATA); |
2025 | do | |
b99bd4ef | 2026 | { |
c19d1205 ZW |
2027 | int reloc; |
2028 | char *base = input_line_pointer; | |
b99bd4ef | 2029 | |
c19d1205 | 2030 | expression (& exp); |
b99bd4ef | 2031 | |
c19d1205 ZW |
2032 | if (exp.X_op != O_symbol) |
2033 | emit_expr (&exp, (unsigned int) nbytes); | |
2034 | else | |
2035 | { | |
2036 | char *before_reloc = input_line_pointer; | |
2037 | reloc = parse_reloc (&input_line_pointer); | |
2038 | if (reloc == -1) | |
2039 | { | |
2040 | as_bad (_("unrecognized relocation suffix")); | |
2041 | ignore_rest_of_line (); | |
2042 | return; | |
2043 | } | |
2044 | else if (reloc == BFD_RELOC_UNUSED) | |
2045 | emit_expr (&exp, (unsigned int) nbytes); | |
2046 | else | |
2047 | { | |
2048 | reloc_howto_type *howto = bfd_reloc_type_lookup (stdoutput, reloc); | |
2049 | int size = bfd_get_reloc_size (howto); | |
b99bd4ef | 2050 | |
2fc8bdac ZW |
2051 | if (reloc == BFD_RELOC_ARM_PLT32) |
2052 | { | |
2053 | as_bad (_("(plt) is only valid on branch targets")); | |
2054 | reloc = BFD_RELOC_UNUSED; | |
2055 | size = 0; | |
2056 | } | |
2057 | ||
c19d1205 | 2058 | if (size > nbytes) |
2fc8bdac | 2059 | as_bad (_("%s relocations do not fit in %d bytes"), |
c19d1205 ZW |
2060 | howto->name, nbytes); |
2061 | else | |
2062 | { | |
2063 | /* We've parsed an expression stopping at O_symbol. | |
2064 | But there may be more expression left now that we | |
2065 | have parsed the relocation marker. Parse it again. | |
2066 | XXX Surely there is a cleaner way to do this. */ | |
2067 | char *p = input_line_pointer; | |
2068 | int offset; | |
2069 | char *save_buf = alloca (input_line_pointer - base); | |
2070 | memcpy (save_buf, base, input_line_pointer - base); | |
2071 | memmove (base + (input_line_pointer - before_reloc), | |
2072 | base, before_reloc - base); | |
2073 | ||
2074 | input_line_pointer = base + (input_line_pointer-before_reloc); | |
2075 | expression (&exp); | |
2076 | memcpy (base, save_buf, p - base); | |
2077 | ||
2078 | offset = nbytes - size; | |
2079 | p = frag_more ((int) nbytes); | |
2080 | fix_new_exp (frag_now, p - frag_now->fr_literal + offset, | |
2081 | size, &exp, 0, reloc); | |
2082 | } | |
2083 | } | |
2084 | } | |
b99bd4ef | 2085 | } |
c19d1205 | 2086 | while (*input_line_pointer++ == ','); |
b99bd4ef | 2087 | |
c19d1205 ZW |
2088 | /* Put terminator back into stream. */ |
2089 | input_line_pointer --; | |
2090 | demand_empty_rest_of_line (); | |
b99bd4ef NC |
2091 | } |
2092 | ||
b99bd4ef | 2093 | |
c19d1205 | 2094 | /* Parse a .rel31 directive. */ |
b99bd4ef | 2095 | |
c19d1205 ZW |
2096 | static void |
2097 | s_arm_rel31 (int ignored ATTRIBUTE_UNUSED) | |
2098 | { | |
2099 | expressionS exp; | |
2100 | char *p; | |
2101 | valueT highbit; | |
b99bd4ef | 2102 | |
c19d1205 ZW |
2103 | highbit = 0; |
2104 | if (*input_line_pointer == '1') | |
2105 | highbit = 0x80000000; | |
2106 | else if (*input_line_pointer != '0') | |
2107 | as_bad (_("expected 0 or 1")); | |
b99bd4ef | 2108 | |
c19d1205 ZW |
2109 | input_line_pointer++; |
2110 | if (*input_line_pointer != ',') | |
2111 | as_bad (_("missing comma")); | |
2112 | input_line_pointer++; | |
b99bd4ef | 2113 | |
c19d1205 ZW |
2114 | #ifdef md_flush_pending_output |
2115 | md_flush_pending_output (); | |
2116 | #endif | |
b99bd4ef | 2117 | |
c19d1205 ZW |
2118 | #ifdef md_cons_align |
2119 | md_cons_align (4); | |
2120 | #endif | |
b99bd4ef | 2121 | |
c19d1205 | 2122 | mapping_state (MAP_DATA); |
b99bd4ef | 2123 | |
c19d1205 | 2124 | expression (&exp); |
b99bd4ef | 2125 | |
c19d1205 ZW |
2126 | p = frag_more (4); |
2127 | md_number_to_chars (p, highbit, 4); | |
2128 | fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1, | |
2129 | BFD_RELOC_ARM_PREL31); | |
b99bd4ef | 2130 | |
c19d1205 | 2131 | demand_empty_rest_of_line (); |
b99bd4ef NC |
2132 | } |
2133 | ||
c19d1205 | 2134 | /* Directives: AEABI stack-unwind tables. */ |
b99bd4ef | 2135 | |
c19d1205 | 2136 | /* Parse an unwind_fnstart directive. Simply records the current location. */ |
b99bd4ef | 2137 | |
c19d1205 ZW |
2138 | static void |
2139 | s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED) | |
2140 | { | |
2141 | demand_empty_rest_of_line (); | |
2142 | /* Mark the start of the function. */ | |
2143 | unwind.proc_start = expr_build_dot (); | |
b99bd4ef | 2144 | |
c19d1205 ZW |
2145 | /* Reset the rest of the unwind info. */ |
2146 | unwind.opcode_count = 0; | |
2147 | unwind.table_entry = NULL; | |
2148 | unwind.personality_routine = NULL; | |
2149 | unwind.personality_index = -1; | |
2150 | unwind.frame_size = 0; | |
2151 | unwind.fp_offset = 0; | |
2152 | unwind.fp_reg = 13; | |
2153 | unwind.fp_used = 0; | |
2154 | unwind.sp_restored = 0; | |
2155 | } | |
b99bd4ef | 2156 | |
b99bd4ef | 2157 | |
c19d1205 ZW |
2158 | /* Parse a handlerdata directive. Creates the exception handling table entry |
2159 | for the function. */ | |
b99bd4ef | 2160 | |
c19d1205 ZW |
2161 | static void |
2162 | s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED) | |
2163 | { | |
2164 | demand_empty_rest_of_line (); | |
2165 | if (unwind.table_entry) | |
2166 | as_bad (_("dupicate .handlerdata directive")); | |
f02232aa | 2167 | |
c19d1205 ZW |
2168 | create_unwind_entry (1); |
2169 | } | |
a737bd4d | 2170 | |
c19d1205 | 2171 | /* Parse an unwind_fnend directive. Generates the index table entry. */ |
b99bd4ef | 2172 | |
c19d1205 ZW |
2173 | static void |
2174 | s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED) | |
2175 | { | |
2176 | long where; | |
2177 | char *ptr; | |
2178 | valueT val; | |
f02232aa | 2179 | |
c19d1205 | 2180 | demand_empty_rest_of_line (); |
f02232aa | 2181 | |
c19d1205 ZW |
2182 | /* Add eh table entry. */ |
2183 | if (unwind.table_entry == NULL) | |
2184 | val = create_unwind_entry (0); | |
2185 | else | |
2186 | val = 0; | |
f02232aa | 2187 | |
c19d1205 ZW |
2188 | /* Add index table entry. This is two words. */ |
2189 | start_unwind_section (unwind.saved_seg, 1); | |
2190 | frag_align (2, 0, 0); | |
2191 | record_alignment (now_seg, 2); | |
b99bd4ef | 2192 | |
c19d1205 ZW |
2193 | ptr = frag_more (8); |
2194 | where = frag_now_fix () - 8; | |
f02232aa | 2195 | |
c19d1205 ZW |
2196 | /* Self relative offset of the function start. */ |
2197 | fix_new (frag_now, where, 4, unwind.proc_start, 0, 1, | |
2198 | BFD_RELOC_ARM_PREL31); | |
f02232aa | 2199 | |
c19d1205 ZW |
2200 | /* Indicate dependency on EHABI-defined personality routines to the |
2201 | linker, if it hasn't been done already. */ | |
2202 | if (unwind.personality_index >= 0 && unwind.personality_index < 3 | |
2203 | && !(marked_pr_dependency & (1 << unwind.personality_index))) | |
2204 | { | |
2205 | static const char *const name[] = { | |
2206 | "__aeabi_unwind_cpp_pr0", | |
2207 | "__aeabi_unwind_cpp_pr1", | |
2208 | "__aeabi_unwind_cpp_pr2" | |
2209 | }; | |
2210 | symbolS *pr = symbol_find_or_make (name[unwind.personality_index]); | |
2211 | fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE); | |
2212 | marked_pr_dependency |= 1 << unwind.personality_index; | |
2213 | seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency | |
2214 | = marked_pr_dependency; | |
2215 | } | |
f02232aa | 2216 | |
c19d1205 ZW |
2217 | if (val) |
2218 | /* Inline exception table entry. */ | |
2219 | md_number_to_chars (ptr + 4, val, 4); | |
2220 | else | |
2221 | /* Self relative offset of the table entry. */ | |
2222 | fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1, | |
2223 | BFD_RELOC_ARM_PREL31); | |
f02232aa | 2224 | |
c19d1205 ZW |
2225 | /* Restore the original section. */ |
2226 | subseg_set (unwind.saved_seg, unwind.saved_subseg); | |
2227 | } | |
f02232aa | 2228 | |
f02232aa | 2229 | |
c19d1205 | 2230 | /* Parse an unwind_cantunwind directive. */ |
b99bd4ef | 2231 | |
c19d1205 ZW |
2232 | static void |
2233 | s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED) | |
2234 | { | |
2235 | demand_empty_rest_of_line (); | |
2236 | if (unwind.personality_routine || unwind.personality_index != -1) | |
2237 | as_bad (_("personality routine specified for cantunwind frame")); | |
b99bd4ef | 2238 | |
c19d1205 ZW |
2239 | unwind.personality_index = -2; |
2240 | } | |
b99bd4ef | 2241 | |
b99bd4ef | 2242 | |
c19d1205 | 2243 | /* Parse a personalityindex directive. */ |
b99bd4ef | 2244 | |
c19d1205 ZW |
2245 | static void |
2246 | s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED) | |
2247 | { | |
2248 | expressionS exp; | |
b99bd4ef | 2249 | |
c19d1205 ZW |
2250 | if (unwind.personality_routine || unwind.personality_index != -1) |
2251 | as_bad (_("duplicate .personalityindex directive")); | |
b99bd4ef | 2252 | |
c19d1205 | 2253 | expression (&exp); |
b99bd4ef | 2254 | |
c19d1205 ZW |
2255 | if (exp.X_op != O_constant |
2256 | || exp.X_add_number < 0 || exp.X_add_number > 15) | |
b99bd4ef | 2257 | { |
c19d1205 ZW |
2258 | as_bad (_("bad personality routine number")); |
2259 | ignore_rest_of_line (); | |
2260 | return; | |
b99bd4ef NC |
2261 | } |
2262 | ||
c19d1205 | 2263 | unwind.personality_index = exp.X_add_number; |
b99bd4ef | 2264 | |
c19d1205 ZW |
2265 | demand_empty_rest_of_line (); |
2266 | } | |
e16bb312 | 2267 | |
e16bb312 | 2268 | |
c19d1205 | 2269 | /* Parse a personality directive. */ |
e16bb312 | 2270 | |
c19d1205 ZW |
2271 | static void |
2272 | s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED) | |
2273 | { | |
2274 | char *name, *p, c; | |
a737bd4d | 2275 | |
c19d1205 ZW |
2276 | if (unwind.personality_routine || unwind.personality_index != -1) |
2277 | as_bad (_("duplicate .personality directive")); | |
a737bd4d | 2278 | |
c19d1205 ZW |
2279 | name = input_line_pointer; |
2280 | c = get_symbol_end (); | |
2281 | p = input_line_pointer; | |
2282 | unwind.personality_routine = symbol_find_or_make (name); | |
2283 | *p = c; | |
2284 | demand_empty_rest_of_line (); | |
2285 | } | |
e16bb312 | 2286 | |
e16bb312 | 2287 | |
c19d1205 | 2288 | /* Parse a directive saving core registers. */ |
e16bb312 | 2289 | |
c19d1205 ZW |
2290 | static void |
2291 | s_arm_unwind_save_core (void) | |
e16bb312 | 2292 | { |
c19d1205 ZW |
2293 | valueT op; |
2294 | long range; | |
2295 | int n; | |
e16bb312 | 2296 | |
c19d1205 ZW |
2297 | range = parse_reg_list (&input_line_pointer); |
2298 | if (range == FAIL) | |
e16bb312 | 2299 | { |
c19d1205 ZW |
2300 | as_bad (_("expected register list")); |
2301 | ignore_rest_of_line (); | |
2302 | return; | |
2303 | } | |
e16bb312 | 2304 | |
c19d1205 | 2305 | demand_empty_rest_of_line (); |
e16bb312 | 2306 | |
c19d1205 ZW |
2307 | /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...} |
2308 | into .unwind_save {..., sp...}. We aren't bothered about the value of | |
2309 | ip because it is clobbered by calls. */ | |
2310 | if (unwind.sp_restored && unwind.fp_reg == 12 | |
2311 | && (range & 0x3000) == 0x1000) | |
2312 | { | |
2313 | unwind.opcode_count--; | |
2314 | unwind.sp_restored = 0; | |
2315 | range = (range | 0x2000) & ~0x1000; | |
2316 | unwind.pending_offset = 0; | |
2317 | } | |
e16bb312 | 2318 | |
01ae4198 DJ |
2319 | /* Pop r4-r15. */ |
2320 | if (range & 0xfff0) | |
c19d1205 | 2321 | { |
01ae4198 DJ |
2322 | /* See if we can use the short opcodes. These pop a block of up to 8 |
2323 | registers starting with r4, plus maybe r14. */ | |
2324 | for (n = 0; n < 8; n++) | |
2325 | { | |
2326 | /* Break at the first non-saved register. */ | |
2327 | if ((range & (1 << (n + 4))) == 0) | |
2328 | break; | |
2329 | } | |
2330 | /* See if there are any other bits set. */ | |
2331 | if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0) | |
2332 | { | |
2333 | /* Use the long form. */ | |
2334 | op = 0x8000 | ((range >> 4) & 0xfff); | |
2335 | add_unwind_opcode (op, 2); | |
2336 | } | |
0dd132b6 | 2337 | else |
01ae4198 DJ |
2338 | { |
2339 | /* Use the short form. */ | |
2340 | if (range & 0x4000) | |
2341 | op = 0xa8; /* Pop r14. */ | |
2342 | else | |
2343 | op = 0xa0; /* Do not pop r14. */ | |
2344 | op |= (n - 1); | |
2345 | add_unwind_opcode (op, 1); | |
2346 | } | |
c19d1205 | 2347 | } |
0dd132b6 | 2348 | |
c19d1205 ZW |
2349 | /* Pop r0-r3. */ |
2350 | if (range & 0xf) | |
2351 | { | |
2352 | op = 0xb100 | (range & 0xf); | |
2353 | add_unwind_opcode (op, 2); | |
0dd132b6 NC |
2354 | } |
2355 | ||
c19d1205 ZW |
2356 | /* Record the number of bytes pushed. */ |
2357 | for (n = 0; n < 16; n++) | |
2358 | { | |
2359 | if (range & (1 << n)) | |
2360 | unwind.frame_size += 4; | |
2361 | } | |
0dd132b6 NC |
2362 | } |
2363 | ||
c19d1205 ZW |
2364 | |
2365 | /* Parse a directive saving FPA registers. */ | |
b99bd4ef NC |
2366 | |
2367 | static void | |
c19d1205 | 2368 | s_arm_unwind_save_fpa (int reg) |
b99bd4ef | 2369 | { |
c19d1205 ZW |
2370 | expressionS exp; |
2371 | int num_regs; | |
2372 | valueT op; | |
b99bd4ef | 2373 | |
c19d1205 ZW |
2374 | /* Get Number of registers to transfer. */ |
2375 | if (skip_past_comma (&input_line_pointer) != FAIL) | |
2376 | expression (&exp); | |
2377 | else | |
2378 | exp.X_op = O_illegal; | |
b99bd4ef | 2379 | |
c19d1205 | 2380 | if (exp.X_op != O_constant) |
b99bd4ef | 2381 | { |
c19d1205 ZW |
2382 | as_bad (_("expected , <constant>")); |
2383 | ignore_rest_of_line (); | |
b99bd4ef NC |
2384 | return; |
2385 | } | |
2386 | ||
c19d1205 ZW |
2387 | num_regs = exp.X_add_number; |
2388 | ||
2389 | if (num_regs < 1 || num_regs > 4) | |
b99bd4ef | 2390 | { |
c19d1205 ZW |
2391 | as_bad (_("number of registers must be in the range [1:4]")); |
2392 | ignore_rest_of_line (); | |
b99bd4ef NC |
2393 | return; |
2394 | } | |
2395 | ||
c19d1205 | 2396 | demand_empty_rest_of_line (); |
b99bd4ef | 2397 | |
c19d1205 ZW |
2398 | if (reg == 4) |
2399 | { | |
2400 | /* Short form. */ | |
2401 | op = 0xb4 | (num_regs - 1); | |
2402 | add_unwind_opcode (op, 1); | |
2403 | } | |
b99bd4ef NC |
2404 | else |
2405 | { | |
c19d1205 ZW |
2406 | /* Long form. */ |
2407 | op = 0xc800 | (reg << 4) | (num_regs - 1); | |
2408 | add_unwind_opcode (op, 2); | |
b99bd4ef | 2409 | } |
c19d1205 | 2410 | unwind.frame_size += num_regs * 12; |
b99bd4ef NC |
2411 | } |
2412 | ||
c19d1205 ZW |
2413 | |
2414 | /* Parse a directive saving VFP registers. */ | |
b99bd4ef NC |
2415 | |
2416 | static void | |
c19d1205 | 2417 | s_arm_unwind_save_vfp (void) |
b99bd4ef | 2418 | { |
c19d1205 | 2419 | int count; |
ca3f61f7 | 2420 | unsigned int reg; |
c19d1205 | 2421 | valueT op; |
b99bd4ef | 2422 | |
c19d1205 ZW |
2423 | count = parse_vfp_reg_list (&input_line_pointer, ®, 1); |
2424 | if (count == FAIL) | |
b99bd4ef | 2425 | { |
c19d1205 ZW |
2426 | as_bad (_("expected register list")); |
2427 | ignore_rest_of_line (); | |
b99bd4ef NC |
2428 | return; |
2429 | } | |
2430 | ||
c19d1205 | 2431 | demand_empty_rest_of_line (); |
b99bd4ef | 2432 | |
c19d1205 | 2433 | if (reg == 8) |
b99bd4ef | 2434 | { |
c19d1205 ZW |
2435 | /* Short form. */ |
2436 | op = 0xb8 | (count - 1); | |
2437 | add_unwind_opcode (op, 1); | |
b99bd4ef | 2438 | } |
c19d1205 | 2439 | else |
b99bd4ef | 2440 | { |
c19d1205 ZW |
2441 | /* Long form. */ |
2442 | op = 0xb300 | (reg << 4) | (count - 1); | |
2443 | add_unwind_opcode (op, 2); | |
b99bd4ef | 2444 | } |
c19d1205 ZW |
2445 | unwind.frame_size += count * 8 + 4; |
2446 | } | |
b99bd4ef | 2447 | |
b99bd4ef | 2448 | |
c19d1205 ZW |
2449 | /* Parse a directive saving iWMMXt data registers. */ |
2450 | ||
2451 | static void | |
2452 | s_arm_unwind_save_mmxwr (void) | |
2453 | { | |
2454 | int reg; | |
2455 | int hi_reg; | |
2456 | int i; | |
2457 | unsigned mask = 0; | |
2458 | valueT op; | |
b99bd4ef | 2459 | |
c19d1205 ZW |
2460 | if (*input_line_pointer == '{') |
2461 | input_line_pointer++; | |
b99bd4ef | 2462 | |
c19d1205 | 2463 | do |
b99bd4ef | 2464 | { |
c19d1205 | 2465 | reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR); |
b99bd4ef | 2466 | |
c19d1205 | 2467 | if (reg == FAIL) |
b99bd4ef | 2468 | { |
c19d1205 ZW |
2469 | as_bad (_(reg_expected_msgs[REG_TYPE_MMXWR])); |
2470 | goto error; | |
b99bd4ef NC |
2471 | } |
2472 | ||
c19d1205 ZW |
2473 | if (mask >> reg) |
2474 | as_tsktsk (_("register list not in ascending order")); | |
2475 | mask |= 1 << reg; | |
b99bd4ef | 2476 | |
c19d1205 ZW |
2477 | if (*input_line_pointer == '-') |
2478 | { | |
2479 | input_line_pointer++; | |
2480 | hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR); | |
2481 | if (hi_reg == FAIL) | |
2482 | { | |
2483 | as_bad (_(reg_expected_msgs[REG_TYPE_MMXWR])); | |
2484 | goto error; | |
2485 | } | |
2486 | else if (reg >= hi_reg) | |
2487 | { | |
2488 | as_bad (_("bad register range")); | |
2489 | goto error; | |
2490 | } | |
2491 | for (; reg < hi_reg; reg++) | |
2492 | mask |= 1 << reg; | |
2493 | } | |
2494 | } | |
2495 | while (skip_past_comma (&input_line_pointer) != FAIL); | |
b99bd4ef | 2496 | |
c19d1205 ZW |
2497 | if (*input_line_pointer == '}') |
2498 | input_line_pointer++; | |
b99bd4ef | 2499 | |
c19d1205 | 2500 | demand_empty_rest_of_line (); |
b99bd4ef | 2501 | |
c19d1205 ZW |
2502 | /* Generate any deferred opcodes becuuse we're going to be looking at |
2503 | the list. */ | |
2504 | flush_pending_unwind (); | |
b99bd4ef | 2505 | |
c19d1205 | 2506 | for (i = 0; i < 16; i++) |
b99bd4ef | 2507 | { |
c19d1205 ZW |
2508 | if (mask & (1 << i)) |
2509 | unwind.frame_size += 8; | |
b99bd4ef NC |
2510 | } |
2511 | ||
c19d1205 ZW |
2512 | /* Attempt to combine with a previous opcode. We do this because gcc |
2513 | likes to output separate unwind directives for a single block of | |
2514 | registers. */ | |
2515 | if (unwind.opcode_count > 0) | |
b99bd4ef | 2516 | { |
c19d1205 ZW |
2517 | i = unwind.opcodes[unwind.opcode_count - 1]; |
2518 | if ((i & 0xf8) == 0xc0) | |
2519 | { | |
2520 | i &= 7; | |
2521 | /* Only merge if the blocks are contiguous. */ | |
2522 | if (i < 6) | |
2523 | { | |
2524 | if ((mask & 0xfe00) == (1 << 9)) | |
2525 | { | |
2526 | mask |= ((1 << (i + 11)) - 1) & 0xfc00; | |
2527 | unwind.opcode_count--; | |
2528 | } | |
2529 | } | |
2530 | else if (i == 6 && unwind.opcode_count >= 2) | |
2531 | { | |
2532 | i = unwind.opcodes[unwind.opcode_count - 2]; | |
2533 | reg = i >> 4; | |
2534 | i &= 0xf; | |
b99bd4ef | 2535 | |
c19d1205 ZW |
2536 | op = 0xffff << (reg - 1); |
2537 | if (reg > 0 | |
2538 | || ((mask & op) == (1u << (reg - 1)))) | |
2539 | { | |
2540 | op = (1 << (reg + i + 1)) - 1; | |
2541 | op &= ~((1 << reg) - 1); | |
2542 | mask |= op; | |
2543 | unwind.opcode_count -= 2; | |
2544 | } | |
2545 | } | |
2546 | } | |
b99bd4ef NC |
2547 | } |
2548 | ||
c19d1205 ZW |
2549 | hi_reg = 15; |
2550 | /* We want to generate opcodes in the order the registers have been | |
2551 | saved, ie. descending order. */ | |
2552 | for (reg = 15; reg >= -1; reg--) | |
b99bd4ef | 2553 | { |
c19d1205 ZW |
2554 | /* Save registers in blocks. */ |
2555 | if (reg < 0 | |
2556 | || !(mask & (1 << reg))) | |
2557 | { | |
2558 | /* We found an unsaved reg. Generate opcodes to save the | |
2559 | preceeding block. */ | |
2560 | if (reg != hi_reg) | |
2561 | { | |
2562 | if (reg == 9) | |
2563 | { | |
2564 | /* Short form. */ | |
2565 | op = 0xc0 | (hi_reg - 10); | |
2566 | add_unwind_opcode (op, 1); | |
2567 | } | |
2568 | else | |
2569 | { | |
2570 | /* Long form. */ | |
2571 | op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1); | |
2572 | add_unwind_opcode (op, 2); | |
2573 | } | |
2574 | } | |
2575 | hi_reg = reg - 1; | |
2576 | } | |
b99bd4ef NC |
2577 | } |
2578 | ||
c19d1205 ZW |
2579 | return; |
2580 | error: | |
2581 | ignore_rest_of_line (); | |
b99bd4ef NC |
2582 | } |
2583 | ||
2584 | static void | |
c19d1205 | 2585 | s_arm_unwind_save_mmxwcg (void) |
b99bd4ef | 2586 | { |
c19d1205 ZW |
2587 | int reg; |
2588 | int hi_reg; | |
2589 | unsigned mask = 0; | |
2590 | valueT op; | |
b99bd4ef | 2591 | |
c19d1205 ZW |
2592 | if (*input_line_pointer == '{') |
2593 | input_line_pointer++; | |
b99bd4ef | 2594 | |
c19d1205 | 2595 | do |
b99bd4ef | 2596 | { |
c19d1205 | 2597 | reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG); |
b99bd4ef | 2598 | |
c19d1205 ZW |
2599 | if (reg == FAIL) |
2600 | { | |
2601 | as_bad (_(reg_expected_msgs[REG_TYPE_MMXWCG])); | |
2602 | goto error; | |
2603 | } | |
b99bd4ef | 2604 | |
c19d1205 ZW |
2605 | reg -= 8; |
2606 | if (mask >> reg) | |
2607 | as_tsktsk (_("register list not in ascending order")); | |
2608 | mask |= 1 << reg; | |
b99bd4ef | 2609 | |
c19d1205 ZW |
2610 | if (*input_line_pointer == '-') |
2611 | { | |
2612 | input_line_pointer++; | |
2613 | hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG); | |
2614 | if (hi_reg == FAIL) | |
2615 | { | |
2616 | as_bad (_(reg_expected_msgs[REG_TYPE_MMXWCG])); | |
2617 | goto error; | |
2618 | } | |
2619 | else if (reg >= hi_reg) | |
2620 | { | |
2621 | as_bad (_("bad register range")); | |
2622 | goto error; | |
2623 | } | |
2624 | for (; reg < hi_reg; reg++) | |
2625 | mask |= 1 << reg; | |
2626 | } | |
b99bd4ef | 2627 | } |
c19d1205 | 2628 | while (skip_past_comma (&input_line_pointer) != FAIL); |
b99bd4ef | 2629 | |
c19d1205 ZW |
2630 | if (*input_line_pointer == '}') |
2631 | input_line_pointer++; | |
b99bd4ef | 2632 | |
c19d1205 ZW |
2633 | demand_empty_rest_of_line (); |
2634 | ||
2635 | /* Generate any deferred opcodes becuuse we're going to be looking at | |
2636 | the list. */ | |
2637 | flush_pending_unwind (); | |
b99bd4ef | 2638 | |
c19d1205 | 2639 | for (reg = 0; reg < 16; reg++) |
b99bd4ef | 2640 | { |
c19d1205 ZW |
2641 | if (mask & (1 << reg)) |
2642 | unwind.frame_size += 4; | |
b99bd4ef | 2643 | } |
c19d1205 ZW |
2644 | op = 0xc700 | mask; |
2645 | add_unwind_opcode (op, 2); | |
2646 | return; | |
2647 | error: | |
2648 | ignore_rest_of_line (); | |
b99bd4ef NC |
2649 | } |
2650 | ||
c19d1205 ZW |
2651 | |
2652 | /* Parse an unwind_save directive. */ | |
2653 | ||
b99bd4ef | 2654 | static void |
c19d1205 | 2655 | s_arm_unwind_save (int ignored ATTRIBUTE_UNUSED) |
b99bd4ef | 2656 | { |
c19d1205 ZW |
2657 | char *peek; |
2658 | struct reg_entry *reg; | |
2659 | bfd_boolean had_brace = FALSE; | |
b99bd4ef | 2660 | |
c19d1205 ZW |
2661 | /* Figure out what sort of save we have. */ |
2662 | peek = input_line_pointer; | |
b99bd4ef | 2663 | |
c19d1205 | 2664 | if (*peek == '{') |
b99bd4ef | 2665 | { |
c19d1205 ZW |
2666 | had_brace = TRUE; |
2667 | peek++; | |
b99bd4ef NC |
2668 | } |
2669 | ||
c19d1205 | 2670 | reg = arm_reg_parse_multi (&peek); |
b99bd4ef | 2671 | |
c19d1205 | 2672 | if (!reg) |
b99bd4ef | 2673 | { |
c19d1205 ZW |
2674 | as_bad (_("register expected")); |
2675 | ignore_rest_of_line (); | |
b99bd4ef NC |
2676 | return; |
2677 | } | |
2678 | ||
c19d1205 | 2679 | switch (reg->type) |
b99bd4ef | 2680 | { |
c19d1205 ZW |
2681 | case REG_TYPE_FN: |
2682 | if (had_brace) | |
2683 | { | |
2684 | as_bad (_("FPA .unwind_save does not take a register list")); | |
2685 | ignore_rest_of_line (); | |
2686 | return; | |
2687 | } | |
2688 | s_arm_unwind_save_fpa (reg->number); | |
b99bd4ef | 2689 | return; |
c19d1205 ZW |
2690 | |
2691 | case REG_TYPE_RN: s_arm_unwind_save_core (); return; | |
2692 | case REG_TYPE_VFD: s_arm_unwind_save_vfp (); return; | |
2693 | case REG_TYPE_MMXWR: s_arm_unwind_save_mmxwr (); return; | |
2694 | case REG_TYPE_MMXWCG: s_arm_unwind_save_mmxwcg (); return; | |
2695 | ||
2696 | default: | |
2697 | as_bad (_(".unwind_save does not support this kind of register")); | |
2698 | ignore_rest_of_line (); | |
b99bd4ef | 2699 | } |
c19d1205 | 2700 | } |
b99bd4ef | 2701 | |
b99bd4ef | 2702 | |
c19d1205 ZW |
2703 | /* Parse an unwind_movsp directive. */ |
2704 | ||
2705 | static void | |
2706 | s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED) | |
2707 | { | |
2708 | int reg; | |
2709 | valueT op; | |
2710 | ||
2711 | reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN); | |
2712 | if (reg == FAIL) | |
b99bd4ef | 2713 | { |
c19d1205 ZW |
2714 | as_bad (_(reg_expected_msgs[REG_TYPE_RN])); |
2715 | ignore_rest_of_line (); | |
b99bd4ef NC |
2716 | return; |
2717 | } | |
c19d1205 | 2718 | demand_empty_rest_of_line (); |
b99bd4ef | 2719 | |
c19d1205 | 2720 | if (reg == REG_SP || reg == REG_PC) |
b99bd4ef | 2721 | { |
c19d1205 | 2722 | as_bad (_("SP and PC not permitted in .unwind_movsp directive")); |
b99bd4ef NC |
2723 | return; |
2724 | } | |
2725 | ||
c19d1205 ZW |
2726 | if (unwind.fp_reg != REG_SP) |
2727 | as_bad (_("unexpected .unwind_movsp directive")); | |
b99bd4ef | 2728 | |
c19d1205 ZW |
2729 | /* Generate opcode to restore the value. */ |
2730 | op = 0x90 | reg; | |
2731 | add_unwind_opcode (op, 1); | |
2732 | ||
2733 | /* Record the information for later. */ | |
2734 | unwind.fp_reg = reg; | |
2735 | unwind.fp_offset = unwind.frame_size; | |
2736 | unwind.sp_restored = 1; | |
b05fe5cf ZW |
2737 | } |
2738 | ||
c19d1205 ZW |
2739 | /* Parse an unwind_pad directive. */ |
2740 | ||
b05fe5cf | 2741 | static void |
c19d1205 | 2742 | s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED) |
b05fe5cf | 2743 | { |
c19d1205 | 2744 | int offset; |
b05fe5cf | 2745 | |
c19d1205 ZW |
2746 | if (immediate_for_directive (&offset) == FAIL) |
2747 | return; | |
b99bd4ef | 2748 | |
c19d1205 ZW |
2749 | if (offset & 3) |
2750 | { | |
2751 | as_bad (_("stack increment must be multiple of 4")); | |
2752 | ignore_rest_of_line (); | |
2753 | return; | |
2754 | } | |
b99bd4ef | 2755 | |
c19d1205 ZW |
2756 | /* Don't generate any opcodes, just record the details for later. */ |
2757 | unwind.frame_size += offset; | |
2758 | unwind.pending_offset += offset; | |
2759 | ||
2760 | demand_empty_rest_of_line (); | |
2761 | } | |
2762 | ||
2763 | /* Parse an unwind_setfp directive. */ | |
2764 | ||
2765 | static void | |
2766 | s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED) | |
b99bd4ef | 2767 | { |
c19d1205 ZW |
2768 | int sp_reg; |
2769 | int fp_reg; | |
2770 | int offset; | |
2771 | ||
2772 | fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN); | |
2773 | if (skip_past_comma (&input_line_pointer) == FAIL) | |
2774 | sp_reg = FAIL; | |
2775 | else | |
2776 | sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN); | |
b99bd4ef | 2777 | |
c19d1205 ZW |
2778 | if (fp_reg == FAIL || sp_reg == FAIL) |
2779 | { | |
2780 | as_bad (_("expected <reg>, <reg>")); | |
2781 | ignore_rest_of_line (); | |
2782 | return; | |
2783 | } | |
b99bd4ef | 2784 | |
c19d1205 ZW |
2785 | /* Optional constant. */ |
2786 | if (skip_past_comma (&input_line_pointer) != FAIL) | |
2787 | { | |
2788 | if (immediate_for_directive (&offset) == FAIL) | |
2789 | return; | |
2790 | } | |
2791 | else | |
2792 | offset = 0; | |
a737bd4d | 2793 | |
c19d1205 | 2794 | demand_empty_rest_of_line (); |
a737bd4d | 2795 | |
c19d1205 | 2796 | if (sp_reg != 13 && sp_reg != unwind.fp_reg) |
a737bd4d | 2797 | { |
c19d1205 ZW |
2798 | as_bad (_("register must be either sp or set by a previous" |
2799 | "unwind_movsp directive")); | |
2800 | return; | |
a737bd4d NC |
2801 | } |
2802 | ||
c19d1205 ZW |
2803 | /* Don't generate any opcodes, just record the information for later. */ |
2804 | unwind.fp_reg = fp_reg; | |
2805 | unwind.fp_used = 1; | |
2806 | if (sp_reg == 13) | |
2807 | unwind.fp_offset = unwind.frame_size - offset; | |
2808 | else | |
2809 | unwind.fp_offset -= offset; | |
a737bd4d NC |
2810 | } |
2811 | ||
c19d1205 ZW |
2812 | /* Parse an unwind_raw directive. */ |
2813 | ||
2814 | static void | |
2815 | s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED) | |
a737bd4d | 2816 | { |
c19d1205 ZW |
2817 | expressionS exp; |
2818 | /* This is an arbitary limit. */ | |
2819 | unsigned char op[16]; | |
2820 | int count; | |
a737bd4d | 2821 | |
c19d1205 ZW |
2822 | expression (&exp); |
2823 | if (exp.X_op == O_constant | |
2824 | && skip_past_comma (&input_line_pointer) != FAIL) | |
a737bd4d | 2825 | { |
c19d1205 ZW |
2826 | unwind.frame_size += exp.X_add_number; |
2827 | expression (&exp); | |
2828 | } | |
2829 | else | |
2830 | exp.X_op = O_illegal; | |
a737bd4d | 2831 | |
c19d1205 ZW |
2832 | if (exp.X_op != O_constant) |
2833 | { | |
2834 | as_bad (_("expected <offset>, <opcode>")); | |
2835 | ignore_rest_of_line (); | |
2836 | return; | |
2837 | } | |
a737bd4d | 2838 | |
c19d1205 | 2839 | count = 0; |
a737bd4d | 2840 | |
c19d1205 ZW |
2841 | /* Parse the opcode. */ |
2842 | for (;;) | |
2843 | { | |
2844 | if (count >= 16) | |
2845 | { | |
2846 | as_bad (_("unwind opcode too long")); | |
2847 | ignore_rest_of_line (); | |
a737bd4d | 2848 | } |
c19d1205 | 2849 | if (exp.X_op != O_constant || exp.X_add_number & ~0xff) |
a737bd4d | 2850 | { |
c19d1205 ZW |
2851 | as_bad (_("invalid unwind opcode")); |
2852 | ignore_rest_of_line (); | |
2853 | return; | |
a737bd4d | 2854 | } |
c19d1205 | 2855 | op[count++] = exp.X_add_number; |
a737bd4d | 2856 | |
c19d1205 ZW |
2857 | /* Parse the next byte. */ |
2858 | if (skip_past_comma (&input_line_pointer) == FAIL) | |
2859 | break; | |
a737bd4d | 2860 | |
c19d1205 ZW |
2861 | expression (&exp); |
2862 | } | |
b99bd4ef | 2863 | |
c19d1205 ZW |
2864 | /* Add the opcode bytes in reverse order. */ |
2865 | while (count--) | |
2866 | add_unwind_opcode (op[count], 1); | |
b99bd4ef | 2867 | |
c19d1205 | 2868 | demand_empty_rest_of_line (); |
b99bd4ef | 2869 | } |
ee065d83 PB |
2870 | |
2871 | ||
2872 | /* Parse a .eabi_attribute directive. */ | |
2873 | ||
2874 | static void | |
2875 | s_arm_eabi_attribute (int ignored ATTRIBUTE_UNUSED) | |
2876 | { | |
2877 | expressionS exp; | |
2878 | bfd_boolean is_string; | |
2879 | int tag; | |
2880 | unsigned int i = 0; | |
2881 | char *s = NULL; | |
2882 | char saved_char; | |
2883 | ||
2884 | expression (& exp); | |
2885 | if (exp.X_op != O_constant) | |
2886 | goto bad; | |
2887 | ||
2888 | tag = exp.X_add_number; | |
2889 | if (tag == 4 || tag == 5 || tag == 32 || (tag > 32 && (tag & 1) != 0)) | |
2890 | is_string = 1; | |
2891 | else | |
2892 | is_string = 0; | |
2893 | ||
2894 | if (skip_past_comma (&input_line_pointer) == FAIL) | |
2895 | goto bad; | |
2896 | if (tag == 32 || !is_string) | |
2897 | { | |
2898 | expression (& exp); | |
2899 | if (exp.X_op != O_constant) | |
2900 | { | |
2901 | as_bad (_("expected numeric constant")); | |
2902 | ignore_rest_of_line (); | |
2903 | return; | |
2904 | } | |
2905 | i = exp.X_add_number; | |
2906 | } | |
2907 | if (tag == Tag_compatibility | |
2908 | && skip_past_comma (&input_line_pointer) == FAIL) | |
2909 | { | |
2910 | as_bad (_("expected comma")); | |
2911 | ignore_rest_of_line (); | |
2912 | return; | |
2913 | } | |
2914 | if (is_string) | |
2915 | { | |
2916 | skip_whitespace(input_line_pointer); | |
2917 | if (*input_line_pointer != '"') | |
2918 | goto bad_string; | |
2919 | input_line_pointer++; | |
2920 | s = input_line_pointer; | |
2921 | while (*input_line_pointer && *input_line_pointer != '"') | |
2922 | input_line_pointer++; | |
2923 | if (*input_line_pointer != '"') | |
2924 | goto bad_string; | |
2925 | saved_char = *input_line_pointer; | |
2926 | *input_line_pointer = 0; | |
2927 | } | |
2928 | else | |
2929 | { | |
2930 | s = NULL; | |
2931 | saved_char = 0; | |
2932 | } | |
2933 | ||
2934 | if (tag == Tag_compatibility) | |
2935 | elf32_arm_add_eabi_attr_compat (stdoutput, i, s); | |
2936 | else if (is_string) | |
2937 | elf32_arm_add_eabi_attr_string (stdoutput, tag, s); | |
2938 | else | |
2939 | elf32_arm_add_eabi_attr_int (stdoutput, tag, i); | |
2940 | ||
2941 | if (s) | |
2942 | { | |
2943 | *input_line_pointer = saved_char; | |
2944 | input_line_pointer++; | |
2945 | } | |
2946 | demand_empty_rest_of_line (); | |
2947 | return; | |
2948 | bad_string: | |
2949 | as_bad (_("bad string constant")); | |
2950 | ignore_rest_of_line (); | |
2951 | return; | |
2952 | bad: | |
2953 | as_bad (_("expected <tag> , <value>")); | |
2954 | ignore_rest_of_line (); | |
2955 | } | |
2956 | ||
2957 | static void s_arm_arch (int); | |
2958 | static void s_arm_cpu (int); | |
2959 | static void s_arm_fpu (int); | |
c19d1205 | 2960 | #endif /* OBJ_ELF */ |
b99bd4ef | 2961 | |
c19d1205 ZW |
2962 | /* This table describes all the machine specific pseudo-ops the assembler |
2963 | has to support. The fields are: | |
2964 | pseudo-op name without dot | |
2965 | function to call to execute this pseudo-op | |
2966 | Integer arg to pass to the function. */ | |
b99bd4ef | 2967 | |
c19d1205 | 2968 | const pseudo_typeS md_pseudo_table[] = |
b99bd4ef | 2969 | { |
c19d1205 ZW |
2970 | /* Never called because '.req' does not start a line. */ |
2971 | { "req", s_req, 0 }, | |
2972 | { "unreq", s_unreq, 0 }, | |
2973 | { "bss", s_bss, 0 }, | |
2974 | { "align", s_align, 0 }, | |
2975 | { "arm", s_arm, 0 }, | |
2976 | { "thumb", s_thumb, 0 }, | |
2977 | { "code", s_code, 0 }, | |
2978 | { "force_thumb", s_force_thumb, 0 }, | |
2979 | { "thumb_func", s_thumb_func, 0 }, | |
2980 | { "thumb_set", s_thumb_set, 0 }, | |
2981 | { "even", s_even, 0 }, | |
2982 | { "ltorg", s_ltorg, 0 }, | |
2983 | { "pool", s_ltorg, 0 }, | |
2984 | { "syntax", s_syntax, 0 }, | |
2985 | #ifdef OBJ_ELF | |
2986 | { "word", s_arm_elf_cons, 4 }, | |
2987 | { "long", s_arm_elf_cons, 4 }, | |
2988 | { "rel31", s_arm_rel31, 0 }, | |
2989 | { "fnstart", s_arm_unwind_fnstart, 0 }, | |
2990 | { "fnend", s_arm_unwind_fnend, 0 }, | |
2991 | { "cantunwind", s_arm_unwind_cantunwind, 0 }, | |
2992 | { "personality", s_arm_unwind_personality, 0 }, | |
2993 | { "personalityindex", s_arm_unwind_personalityindex, 0 }, | |
2994 | { "handlerdata", s_arm_unwind_handlerdata, 0 }, | |
2995 | { "save", s_arm_unwind_save, 0 }, | |
2996 | { "movsp", s_arm_unwind_movsp, 0 }, | |
2997 | { "pad", s_arm_unwind_pad, 0 }, | |
2998 | { "setfp", s_arm_unwind_setfp, 0 }, | |
2999 | { "unwind_raw", s_arm_unwind_raw, 0 }, | |
ee065d83 PB |
3000 | { "cpu", s_arm_cpu, 0 }, |
3001 | { "arch", s_arm_arch, 0 }, | |
3002 | { "fpu", s_arm_fpu, 0 }, | |
3003 | { "eabi_attribute", s_arm_eabi_attribute, 0 }, | |
c19d1205 ZW |
3004 | #else |
3005 | { "word", cons, 4}, | |
3006 | #endif | |
3007 | { "extend", float_cons, 'x' }, | |
3008 | { "ldouble", float_cons, 'x' }, | |
3009 | { "packed", float_cons, 'p' }, | |
3010 | { 0, 0, 0 } | |
3011 | }; | |
3012 | \f | |
3013 | /* Parser functions used exclusively in instruction operands. */ | |
b99bd4ef | 3014 | |
c19d1205 ZW |
3015 | /* Generic immediate-value read function for use in insn parsing. |
3016 | STR points to the beginning of the immediate (the leading #); | |
3017 | VAL receives the value; if the value is outside [MIN, MAX] | |
3018 | issue an error. PREFIX_OPT is true if the immediate prefix is | |
3019 | optional. */ | |
b99bd4ef | 3020 | |
c19d1205 ZW |
3021 | static int |
3022 | parse_immediate (char **str, int *val, int min, int max, | |
3023 | bfd_boolean prefix_opt) | |
3024 | { | |
3025 | expressionS exp; | |
3026 | my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX); | |
3027 | if (exp.X_op != O_constant) | |
b99bd4ef | 3028 | { |
c19d1205 ZW |
3029 | inst.error = _("constant expression required"); |
3030 | return FAIL; | |
3031 | } | |
b99bd4ef | 3032 | |
c19d1205 ZW |
3033 | if (exp.X_add_number < min || exp.X_add_number > max) |
3034 | { | |
3035 | inst.error = _("immediate value out of range"); | |
3036 | return FAIL; | |
3037 | } | |
b99bd4ef | 3038 | |
c19d1205 ZW |
3039 | *val = exp.X_add_number; |
3040 | return SUCCESS; | |
3041 | } | |
b99bd4ef | 3042 | |
c19d1205 ZW |
3043 | /* Returns the pseudo-register number of an FPA immediate constant, |
3044 | or FAIL if there isn't a valid constant here. */ | |
b99bd4ef | 3045 | |
c19d1205 ZW |
3046 | static int |
3047 | parse_fpa_immediate (char ** str) | |
3048 | { | |
3049 | LITTLENUM_TYPE words[MAX_LITTLENUMS]; | |
3050 | char * save_in; | |
3051 | expressionS exp; | |
3052 | int i; | |
3053 | int j; | |
b99bd4ef | 3054 | |
c19d1205 ZW |
3055 | /* First try and match exact strings, this is to guarantee |
3056 | that some formats will work even for cross assembly. */ | |
b99bd4ef | 3057 | |
c19d1205 ZW |
3058 | for (i = 0; fp_const[i]; i++) |
3059 | { | |
3060 | if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0) | |
b99bd4ef | 3061 | { |
c19d1205 | 3062 | char *start = *str; |
b99bd4ef | 3063 | |
c19d1205 ZW |
3064 | *str += strlen (fp_const[i]); |
3065 | if (is_end_of_line[(unsigned char) **str]) | |
3066 | return i + 8; | |
3067 | *str = start; | |
3068 | } | |
3069 | } | |
b99bd4ef | 3070 | |
c19d1205 ZW |
3071 | /* Just because we didn't get a match doesn't mean that the constant |
3072 | isn't valid, just that it is in a format that we don't | |
3073 | automatically recognize. Try parsing it with the standard | |
3074 | expression routines. */ | |
b99bd4ef | 3075 | |
c19d1205 | 3076 | memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE)); |
b99bd4ef | 3077 | |
c19d1205 ZW |
3078 | /* Look for a raw floating point number. */ |
3079 | if ((save_in = atof_ieee (*str, 'x', words)) != NULL | |
3080 | && is_end_of_line[(unsigned char) *save_in]) | |
3081 | { | |
3082 | for (i = 0; i < NUM_FLOAT_VALS; i++) | |
3083 | { | |
3084 | for (j = 0; j < MAX_LITTLENUMS; j++) | |
b99bd4ef | 3085 | { |
c19d1205 ZW |
3086 | if (words[j] != fp_values[i][j]) |
3087 | break; | |
b99bd4ef NC |
3088 | } |
3089 | ||
c19d1205 | 3090 | if (j == MAX_LITTLENUMS) |
b99bd4ef | 3091 | { |
c19d1205 ZW |
3092 | *str = save_in; |
3093 | return i + 8; | |
b99bd4ef NC |
3094 | } |
3095 | } | |
3096 | } | |
b99bd4ef | 3097 | |
c19d1205 ZW |
3098 | /* Try and parse a more complex expression, this will probably fail |
3099 | unless the code uses a floating point prefix (eg "0f"). */ | |
3100 | save_in = input_line_pointer; | |
3101 | input_line_pointer = *str; | |
3102 | if (expression (&exp) == absolute_section | |
3103 | && exp.X_op == O_big | |
3104 | && exp.X_add_number < 0) | |
3105 | { | |
3106 | /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it. | |
3107 | Ditto for 15. */ | |
3108 | if (gen_to_words (words, 5, (long) 15) == 0) | |
3109 | { | |
3110 | for (i = 0; i < NUM_FLOAT_VALS; i++) | |
3111 | { | |
3112 | for (j = 0; j < MAX_LITTLENUMS; j++) | |
3113 | { | |
3114 | if (words[j] != fp_values[i][j]) | |
3115 | break; | |
3116 | } | |
b99bd4ef | 3117 | |
c19d1205 ZW |
3118 | if (j == MAX_LITTLENUMS) |
3119 | { | |
3120 | *str = input_line_pointer; | |
3121 | input_line_pointer = save_in; | |
3122 | return i + 8; | |
3123 | } | |
3124 | } | |
3125 | } | |
b99bd4ef NC |
3126 | } |
3127 | ||
c19d1205 ZW |
3128 | *str = input_line_pointer; |
3129 | input_line_pointer = save_in; | |
3130 | inst.error = _("invalid FPA immediate expression"); | |
3131 | return FAIL; | |
b99bd4ef NC |
3132 | } |
3133 | ||
c19d1205 ZW |
3134 | /* Shift operands. */ |
3135 | enum shift_kind | |
b99bd4ef | 3136 | { |
c19d1205 ZW |
3137 | SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX |
3138 | }; | |
b99bd4ef | 3139 | |
c19d1205 ZW |
3140 | struct asm_shift_name |
3141 | { | |
3142 | const char *name; | |
3143 | enum shift_kind kind; | |
3144 | }; | |
b99bd4ef | 3145 | |
c19d1205 ZW |
3146 | /* Third argument to parse_shift. */ |
3147 | enum parse_shift_mode | |
3148 | { | |
3149 | NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */ | |
3150 | SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */ | |
3151 | SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */ | |
3152 | SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */ | |
3153 | SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */ | |
3154 | }; | |
b99bd4ef | 3155 | |
c19d1205 ZW |
3156 | /* Parse a <shift> specifier on an ARM data processing instruction. |
3157 | This has three forms: | |
b99bd4ef | 3158 | |
c19d1205 ZW |
3159 | (LSL|LSR|ASL|ASR|ROR) Rs |
3160 | (LSL|LSR|ASL|ASR|ROR) #imm | |
3161 | RRX | |
b99bd4ef | 3162 | |
c19d1205 ZW |
3163 | Note that ASL is assimilated to LSL in the instruction encoding, and |
3164 | RRX to ROR #0 (which cannot be written as such). */ | |
b99bd4ef | 3165 | |
c19d1205 ZW |
3166 | static int |
3167 | parse_shift (char **str, int i, enum parse_shift_mode mode) | |
b99bd4ef | 3168 | { |
c19d1205 ZW |
3169 | const struct asm_shift_name *shift_name; |
3170 | enum shift_kind shift; | |
3171 | char *s = *str; | |
3172 | char *p = s; | |
3173 | int reg; | |
b99bd4ef | 3174 | |
c19d1205 ZW |
3175 | for (p = *str; ISALPHA (*p); p++) |
3176 | ; | |
b99bd4ef | 3177 | |
c19d1205 | 3178 | if (p == *str) |
b99bd4ef | 3179 | { |
c19d1205 ZW |
3180 | inst.error = _("shift expression expected"); |
3181 | return FAIL; | |
b99bd4ef NC |
3182 | } |
3183 | ||
c19d1205 ZW |
3184 | shift_name = hash_find_n (arm_shift_hsh, *str, p - *str); |
3185 | ||
3186 | if (shift_name == NULL) | |
b99bd4ef | 3187 | { |
c19d1205 ZW |
3188 | inst.error = _("shift expression expected"); |
3189 | return FAIL; | |
b99bd4ef NC |
3190 | } |
3191 | ||
c19d1205 | 3192 | shift = shift_name->kind; |
b99bd4ef | 3193 | |
c19d1205 ZW |
3194 | switch (mode) |
3195 | { | |
3196 | case NO_SHIFT_RESTRICT: | |
3197 | case SHIFT_IMMEDIATE: break; | |
b99bd4ef | 3198 | |
c19d1205 ZW |
3199 | case SHIFT_LSL_OR_ASR_IMMEDIATE: |
3200 | if (shift != SHIFT_LSL && shift != SHIFT_ASR) | |
3201 | { | |
3202 | inst.error = _("'LSL' or 'ASR' required"); | |
3203 | return FAIL; | |
3204 | } | |
3205 | break; | |
b99bd4ef | 3206 | |
c19d1205 ZW |
3207 | case SHIFT_LSL_IMMEDIATE: |
3208 | if (shift != SHIFT_LSL) | |
3209 | { | |
3210 | inst.error = _("'LSL' required"); | |
3211 | return FAIL; | |
3212 | } | |
3213 | break; | |
b99bd4ef | 3214 | |
c19d1205 ZW |
3215 | case SHIFT_ASR_IMMEDIATE: |
3216 | if (shift != SHIFT_ASR) | |
3217 | { | |
3218 | inst.error = _("'ASR' required"); | |
3219 | return FAIL; | |
3220 | } | |
3221 | break; | |
b99bd4ef | 3222 | |
c19d1205 ZW |
3223 | default: abort (); |
3224 | } | |
b99bd4ef | 3225 | |
c19d1205 ZW |
3226 | if (shift != SHIFT_RRX) |
3227 | { | |
3228 | /* Whitespace can appear here if the next thing is a bare digit. */ | |
3229 | skip_whitespace (p); | |
b99bd4ef | 3230 | |
c19d1205 ZW |
3231 | if (mode == NO_SHIFT_RESTRICT |
3232 | && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL) | |
3233 | { | |
3234 | inst.operands[i].imm = reg; | |
3235 | inst.operands[i].immisreg = 1; | |
3236 | } | |
3237 | else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX)) | |
3238 | return FAIL; | |
3239 | } | |
3240 | inst.operands[i].shift_kind = shift; | |
3241 | inst.operands[i].shifted = 1; | |
3242 | *str = p; | |
3243 | return SUCCESS; | |
b99bd4ef NC |
3244 | } |
3245 | ||
c19d1205 | 3246 | /* Parse a <shifter_operand> for an ARM data processing instruction: |
b99bd4ef | 3247 | |
c19d1205 ZW |
3248 | #<immediate> |
3249 | #<immediate>, <rotate> | |
3250 | <Rm> | |
3251 | <Rm>, <shift> | |
b99bd4ef | 3252 | |
c19d1205 ZW |
3253 | where <shift> is defined by parse_shift above, and <rotate> is a |
3254 | multiple of 2 between 0 and 30. Validation of immediate operands | |
55cf6793 | 3255 | is deferred to md_apply_fix. */ |
b99bd4ef | 3256 | |
c19d1205 ZW |
3257 | static int |
3258 | parse_shifter_operand (char **str, int i) | |
3259 | { | |
3260 | int value; | |
3261 | expressionS expr; | |
b99bd4ef | 3262 | |
c19d1205 ZW |
3263 | if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL) |
3264 | { | |
3265 | inst.operands[i].reg = value; | |
3266 | inst.operands[i].isreg = 1; | |
b99bd4ef | 3267 | |
c19d1205 ZW |
3268 | /* parse_shift will override this if appropriate */ |
3269 | inst.reloc.exp.X_op = O_constant; | |
3270 | inst.reloc.exp.X_add_number = 0; | |
b99bd4ef | 3271 | |
c19d1205 ZW |
3272 | if (skip_past_comma (str) == FAIL) |
3273 | return SUCCESS; | |
b99bd4ef | 3274 | |
c19d1205 ZW |
3275 | /* Shift operation on register. */ |
3276 | return parse_shift (str, i, NO_SHIFT_RESTRICT); | |
b99bd4ef NC |
3277 | } |
3278 | ||
c19d1205 ZW |
3279 | if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX)) |
3280 | return FAIL; | |
b99bd4ef | 3281 | |
c19d1205 | 3282 | if (skip_past_comma (str) == SUCCESS) |
b99bd4ef | 3283 | { |
c19d1205 ZW |
3284 | /* #x, y -- ie explicit rotation by Y. */ |
3285 | if (my_get_expression (&expr, str, GE_NO_PREFIX)) | |
3286 | return FAIL; | |
b99bd4ef | 3287 | |
c19d1205 ZW |
3288 | if (expr.X_op != O_constant || inst.reloc.exp.X_op != O_constant) |
3289 | { | |
3290 | inst.error = _("constant expression expected"); | |
3291 | return FAIL; | |
3292 | } | |
b99bd4ef | 3293 | |
c19d1205 ZW |
3294 | value = expr.X_add_number; |
3295 | if (value < 0 || value > 30 || value % 2 != 0) | |
3296 | { | |
3297 | inst.error = _("invalid rotation"); | |
3298 | return FAIL; | |
3299 | } | |
3300 | if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255) | |
3301 | { | |
3302 | inst.error = _("invalid constant"); | |
3303 | return FAIL; | |
3304 | } | |
09d92015 | 3305 | |
55cf6793 | 3306 | /* Convert to decoded value. md_apply_fix will put it back. */ |
c19d1205 ZW |
3307 | inst.reloc.exp.X_add_number |
3308 | = (((inst.reloc.exp.X_add_number << (32 - value)) | |
3309 | | (inst.reloc.exp.X_add_number >> value)) & 0xffffffff); | |
09d92015 MM |
3310 | } |
3311 | ||
c19d1205 ZW |
3312 | inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE; |
3313 | inst.reloc.pc_rel = 0; | |
3314 | return SUCCESS; | |
09d92015 MM |
3315 | } |
3316 | ||
c19d1205 ZW |
3317 | /* Parse all forms of an ARM address expression. Information is written |
3318 | to inst.operands[i] and/or inst.reloc. | |
09d92015 | 3319 | |
c19d1205 | 3320 | Preindexed addressing (.preind=1): |
09d92015 | 3321 | |
c19d1205 ZW |
3322 | [Rn, #offset] .reg=Rn .reloc.exp=offset |
3323 | [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1 | |
3324 | [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1 | |
3325 | .shift_kind=shift .reloc.exp=shift_imm | |
09d92015 | 3326 | |
c19d1205 | 3327 | These three may have a trailing ! which causes .writeback to be set also. |
09d92015 | 3328 | |
c19d1205 | 3329 | Postindexed addressing (.postind=1, .writeback=1): |
09d92015 | 3330 | |
c19d1205 ZW |
3331 | [Rn], #offset .reg=Rn .reloc.exp=offset |
3332 | [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1 | |
3333 | [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1 | |
3334 | .shift_kind=shift .reloc.exp=shift_imm | |
09d92015 | 3335 | |
c19d1205 | 3336 | Unindexed addressing (.preind=0, .postind=0): |
09d92015 | 3337 | |
c19d1205 | 3338 | [Rn], {option} .reg=Rn .imm=option .immisreg=0 |
09d92015 | 3339 | |
c19d1205 | 3340 | Other: |
09d92015 | 3341 | |
c19d1205 ZW |
3342 | [Rn]{!} shorthand for [Rn,#0]{!} |
3343 | =immediate .isreg=0 .reloc.exp=immediate | |
3344 | label .reg=PC .reloc.pc_rel=1 .reloc.exp=label | |
09d92015 | 3345 | |
c19d1205 ZW |
3346 | It is the caller's responsibility to check for addressing modes not |
3347 | supported by the instruction, and to set inst.reloc.type. */ | |
3348 | ||
3349 | static int | |
3350 | parse_address (char **str, int i) | |
09d92015 | 3351 | { |
c19d1205 ZW |
3352 | char *p = *str; |
3353 | int reg; | |
09d92015 | 3354 | |
c19d1205 | 3355 | if (skip_past_char (&p, '[') == FAIL) |
09d92015 | 3356 | { |
c19d1205 ZW |
3357 | if (skip_past_char (&p, '=') == FAIL) |
3358 | { | |
3359 | /* bare address - translate to PC-relative offset */ | |
3360 | inst.reloc.pc_rel = 1; | |
3361 | inst.operands[i].reg = REG_PC; | |
3362 | inst.operands[i].isreg = 1; | |
3363 | inst.operands[i].preind = 1; | |
3364 | } | |
3365 | /* else a load-constant pseudo op, no special treatment needed here */ | |
09d92015 | 3366 | |
c19d1205 ZW |
3367 | if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX)) |
3368 | return FAIL; | |
09d92015 | 3369 | |
c19d1205 ZW |
3370 | *str = p; |
3371 | return SUCCESS; | |
09d92015 MM |
3372 | } |
3373 | ||
c19d1205 | 3374 | if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL) |
09d92015 | 3375 | { |
c19d1205 ZW |
3376 | inst.error = _(reg_expected_msgs[REG_TYPE_RN]); |
3377 | return FAIL; | |
09d92015 | 3378 | } |
c19d1205 ZW |
3379 | inst.operands[i].reg = reg; |
3380 | inst.operands[i].isreg = 1; | |
09d92015 | 3381 | |
c19d1205 | 3382 | if (skip_past_comma (&p) == SUCCESS) |
09d92015 | 3383 | { |
c19d1205 | 3384 | inst.operands[i].preind = 1; |
09d92015 | 3385 | |
c19d1205 ZW |
3386 | if (*p == '+') p++; |
3387 | else if (*p == '-') p++, inst.operands[i].negative = 1; | |
3388 | ||
3389 | if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL) | |
09d92015 | 3390 | { |
c19d1205 ZW |
3391 | inst.operands[i].imm = reg; |
3392 | inst.operands[i].immisreg = 1; | |
3393 | ||
3394 | if (skip_past_comma (&p) == SUCCESS) | |
3395 | if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL) | |
3396 | return FAIL; | |
3397 | } | |
3398 | else | |
3399 | { | |
3400 | if (inst.operands[i].negative) | |
3401 | { | |
3402 | inst.operands[i].negative = 0; | |
3403 | p--; | |
3404 | } | |
3405 | if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX)) | |
3406 | return FAIL; | |
09d92015 MM |
3407 | } |
3408 | } | |
3409 | ||
c19d1205 | 3410 | if (skip_past_char (&p, ']') == FAIL) |
09d92015 | 3411 | { |
c19d1205 ZW |
3412 | inst.error = _("']' expected"); |
3413 | return FAIL; | |
09d92015 MM |
3414 | } |
3415 | ||
c19d1205 ZW |
3416 | if (skip_past_char (&p, '!') == SUCCESS) |
3417 | inst.operands[i].writeback = 1; | |
09d92015 | 3418 | |
c19d1205 | 3419 | else if (skip_past_comma (&p) == SUCCESS) |
09d92015 | 3420 | { |
c19d1205 ZW |
3421 | if (skip_past_char (&p, '{') == SUCCESS) |
3422 | { | |
3423 | /* [Rn], {expr} - unindexed, with option */ | |
3424 | if (parse_immediate (&p, &inst.operands[i].imm, | |
ca3f61f7 | 3425 | 0, 255, TRUE) == FAIL) |
c19d1205 | 3426 | return FAIL; |
09d92015 | 3427 | |
c19d1205 ZW |
3428 | if (skip_past_char (&p, '}') == FAIL) |
3429 | { | |
3430 | inst.error = _("'}' expected at end of 'option' field"); | |
3431 | return FAIL; | |
3432 | } | |
3433 | if (inst.operands[i].preind) | |
3434 | { | |
3435 | inst.error = _("cannot combine index with option"); | |
3436 | return FAIL; | |
3437 | } | |
3438 | *str = p; | |
3439 | return SUCCESS; | |
09d92015 | 3440 | } |
c19d1205 ZW |
3441 | else |
3442 | { | |
3443 | inst.operands[i].postind = 1; | |
3444 | inst.operands[i].writeback = 1; | |
09d92015 | 3445 | |
c19d1205 ZW |
3446 | if (inst.operands[i].preind) |
3447 | { | |
3448 | inst.error = _("cannot combine pre- and post-indexing"); | |
3449 | return FAIL; | |
3450 | } | |
09d92015 | 3451 | |
c19d1205 ZW |
3452 | if (*p == '+') p++; |
3453 | else if (*p == '-') p++, inst.operands[i].negative = 1; | |
a737bd4d | 3454 | |
c19d1205 ZW |
3455 | if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL) |
3456 | { | |
3457 | inst.operands[i].imm = reg; | |
3458 | inst.operands[i].immisreg = 1; | |
a737bd4d | 3459 | |
c19d1205 ZW |
3460 | if (skip_past_comma (&p) == SUCCESS) |
3461 | if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL) | |
3462 | return FAIL; | |
3463 | } | |
3464 | else | |
3465 | { | |
3466 | if (inst.operands[i].negative) | |
3467 | { | |
3468 | inst.operands[i].negative = 0; | |
3469 | p--; | |
3470 | } | |
3471 | if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX)) | |
3472 | return FAIL; | |
3473 | } | |
3474 | } | |
a737bd4d NC |
3475 | } |
3476 | ||
c19d1205 ZW |
3477 | /* If at this point neither .preind nor .postind is set, we have a |
3478 | bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */ | |
3479 | if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0) | |
3480 | { | |
3481 | inst.operands[i].preind = 1; | |
3482 | inst.reloc.exp.X_op = O_constant; | |
3483 | inst.reloc.exp.X_add_number = 0; | |
3484 | } | |
3485 | *str = p; | |
3486 | return SUCCESS; | |
a737bd4d NC |
3487 | } |
3488 | ||
c19d1205 | 3489 | /* Miscellaneous. */ |
a737bd4d | 3490 | |
c19d1205 ZW |
3491 | /* Parse a PSR flag operand. The value returned is FAIL on syntax error, |
3492 | or a bitmask suitable to be or-ed into the ARM msr instruction. */ | |
3493 | static int | |
3494 | parse_psr (char **str) | |
09d92015 | 3495 | { |
c19d1205 ZW |
3496 | char *p; |
3497 | unsigned long psr_field; | |
62b3e311 PB |
3498 | const struct asm_psr *psr; |
3499 | char *start; | |
09d92015 | 3500 | |
c19d1205 ZW |
3501 | /* CPSR's and SPSR's can now be lowercase. This is just a convenience |
3502 | feature for ease of use and backwards compatibility. */ | |
3503 | p = *str; | |
62b3e311 | 3504 | if (strncasecmp (p, "SPSR", 4) == 0) |
c19d1205 | 3505 | psr_field = SPSR_BIT; |
62b3e311 | 3506 | else if (strncasecmp (p, "CPSR", 4) == 0) |
c19d1205 ZW |
3507 | psr_field = 0; |
3508 | else | |
62b3e311 PB |
3509 | { |
3510 | start = p; | |
3511 | do | |
3512 | p++; | |
3513 | while (ISALNUM (*p) || *p == '_'); | |
3514 | ||
3515 | psr = hash_find_n (arm_v7m_psr_hsh, start, p - start); | |
3516 | if (!psr) | |
3517 | return FAIL; | |
09d92015 | 3518 | |
62b3e311 PB |
3519 | *str = p; |
3520 | return psr->field; | |
3521 | } | |
09d92015 | 3522 | |
62b3e311 | 3523 | p += 4; |
c19d1205 ZW |
3524 | if (*p == '_') |
3525 | { | |
3526 | /* A suffix follows. */ | |
c19d1205 ZW |
3527 | p++; |
3528 | start = p; | |
a737bd4d | 3529 | |
c19d1205 ZW |
3530 | do |
3531 | p++; | |
3532 | while (ISALNUM (*p) || *p == '_'); | |
a737bd4d | 3533 | |
c19d1205 ZW |
3534 | psr = hash_find_n (arm_psr_hsh, start, p - start); |
3535 | if (!psr) | |
3536 | goto error; | |
a737bd4d | 3537 | |
c19d1205 | 3538 | psr_field |= psr->field; |
a737bd4d | 3539 | } |
c19d1205 | 3540 | else |
a737bd4d | 3541 | { |
c19d1205 ZW |
3542 | if (ISALNUM (*p)) |
3543 | goto error; /* Garbage after "[CS]PSR". */ | |
3544 | ||
3545 | psr_field |= (PSR_c | PSR_f); | |
a737bd4d | 3546 | } |
c19d1205 ZW |
3547 | *str = p; |
3548 | return psr_field; | |
a737bd4d | 3549 | |
c19d1205 ZW |
3550 | error: |
3551 | inst.error = _("flag for {c}psr instruction expected"); | |
3552 | return FAIL; | |
a737bd4d NC |
3553 | } |
3554 | ||
c19d1205 ZW |
3555 | /* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a |
3556 | value suitable for splatting into the AIF field of the instruction. */ | |
a737bd4d | 3557 | |
c19d1205 ZW |
3558 | static int |
3559 | parse_cps_flags (char **str) | |
a737bd4d | 3560 | { |
c19d1205 ZW |
3561 | int val = 0; |
3562 | int saw_a_flag = 0; | |
3563 | char *s = *str; | |
a737bd4d | 3564 | |
c19d1205 ZW |
3565 | for (;;) |
3566 | switch (*s++) | |
3567 | { | |
3568 | case '\0': case ',': | |
3569 | goto done; | |
a737bd4d | 3570 | |
c19d1205 ZW |
3571 | case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break; |
3572 | case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break; | |
3573 | case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break; | |
a737bd4d | 3574 | |
c19d1205 ZW |
3575 | default: |
3576 | inst.error = _("unrecognized CPS flag"); | |
3577 | return FAIL; | |
3578 | } | |
a737bd4d | 3579 | |
c19d1205 ZW |
3580 | done: |
3581 | if (saw_a_flag == 0) | |
a737bd4d | 3582 | { |
c19d1205 ZW |
3583 | inst.error = _("missing CPS flags"); |
3584 | return FAIL; | |
a737bd4d | 3585 | } |
a737bd4d | 3586 | |
c19d1205 ZW |
3587 | *str = s - 1; |
3588 | return val; | |
a737bd4d NC |
3589 | } |
3590 | ||
c19d1205 ZW |
3591 | /* Parse an endian specifier ("BE" or "LE", case insensitive); |
3592 | returns 0 for big-endian, 1 for little-endian, FAIL for an error. */ | |
a737bd4d NC |
3593 | |
3594 | static int | |
c19d1205 | 3595 | parse_endian_specifier (char **str) |
a737bd4d | 3596 | { |
c19d1205 ZW |
3597 | int little_endian; |
3598 | char *s = *str; | |
a737bd4d | 3599 | |
c19d1205 ZW |
3600 | if (strncasecmp (s, "BE", 2)) |
3601 | little_endian = 0; | |
3602 | else if (strncasecmp (s, "LE", 2)) | |
3603 | little_endian = 1; | |
3604 | else | |
a737bd4d | 3605 | { |
c19d1205 | 3606 | inst.error = _("valid endian specifiers are be or le"); |
a737bd4d NC |
3607 | return FAIL; |
3608 | } | |
3609 | ||
c19d1205 | 3610 | if (ISALNUM (s[2]) || s[2] == '_') |
a737bd4d | 3611 | { |
c19d1205 | 3612 | inst.error = _("valid endian specifiers are be or le"); |
a737bd4d NC |
3613 | return FAIL; |
3614 | } | |
3615 | ||
c19d1205 ZW |
3616 | *str = s + 2; |
3617 | return little_endian; | |
3618 | } | |
a737bd4d | 3619 | |
c19d1205 ZW |
3620 | /* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a |
3621 | value suitable for poking into the rotate field of an sxt or sxta | |
3622 | instruction, or FAIL on error. */ | |
3623 | ||
3624 | static int | |
3625 | parse_ror (char **str) | |
3626 | { | |
3627 | int rot; | |
3628 | char *s = *str; | |
3629 | ||
3630 | if (strncasecmp (s, "ROR", 3) == 0) | |
3631 | s += 3; | |
3632 | else | |
a737bd4d | 3633 | { |
c19d1205 | 3634 | inst.error = _("missing rotation field after comma"); |
a737bd4d NC |
3635 | return FAIL; |
3636 | } | |
c19d1205 ZW |
3637 | |
3638 | if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL) | |
3639 | return FAIL; | |
3640 | ||
3641 | switch (rot) | |
a737bd4d | 3642 | { |
c19d1205 ZW |
3643 | case 0: *str = s; return 0x0; |
3644 | case 8: *str = s; return 0x1; | |
3645 | case 16: *str = s; return 0x2; | |
3646 | case 24: *str = s; return 0x3; | |
3647 | ||
3648 | default: | |
3649 | inst.error = _("rotation can only be 0, 8, 16, or 24"); | |
a737bd4d NC |
3650 | return FAIL; |
3651 | } | |
c19d1205 | 3652 | } |
a737bd4d | 3653 | |
c19d1205 ZW |
3654 | /* Parse a conditional code (from conds[] below). The value returned is in the |
3655 | range 0 .. 14, or FAIL. */ | |
3656 | static int | |
3657 | parse_cond (char **str) | |
3658 | { | |
3659 | char *p, *q; | |
3660 | const struct asm_cond *c; | |
a737bd4d | 3661 | |
c19d1205 ZW |
3662 | p = q = *str; |
3663 | while (ISALPHA (*q)) | |
3664 | q++; | |
a737bd4d | 3665 | |
c19d1205 ZW |
3666 | c = hash_find_n (arm_cond_hsh, p, q - p); |
3667 | if (!c) | |
a737bd4d | 3668 | { |
c19d1205 | 3669 | inst.error = _("condition required"); |
a737bd4d NC |
3670 | return FAIL; |
3671 | } | |
3672 | ||
c19d1205 ZW |
3673 | *str = q; |
3674 | return c->value; | |
3675 | } | |
3676 | ||
62b3e311 PB |
3677 | /* Parse an option for a barrier instruction. Returns the encoding for the |
3678 | option, or FAIL. */ | |
3679 | static int | |
3680 | parse_barrier (char **str) | |
3681 | { | |
3682 | char *p, *q; | |
3683 | const struct asm_barrier_opt *o; | |
3684 | ||
3685 | p = q = *str; | |
3686 | while (ISALPHA (*q)) | |
3687 | q++; | |
3688 | ||
3689 | o = hash_find_n (arm_barrier_opt_hsh, p, q - p); | |
3690 | if (!o) | |
3691 | return FAIL; | |
3692 | ||
3693 | *str = q; | |
3694 | return o->value; | |
3695 | } | |
3696 | ||
92e90b6e PB |
3697 | /* Parse the operands of a table branch instruction. Similar to a memory |
3698 | operand. */ | |
3699 | static int | |
3700 | parse_tb (char **str) | |
3701 | { | |
3702 | char * p = *str; | |
3703 | int reg; | |
3704 | ||
3705 | if (skip_past_char (&p, '[') == FAIL) | |
3706 | return FAIL; | |
3707 | ||
3708 | if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL) | |
3709 | { | |
3710 | inst.error = _(reg_expected_msgs[REG_TYPE_RN]); | |
3711 | return FAIL; | |
3712 | } | |
3713 | inst.operands[0].reg = reg; | |
3714 | ||
3715 | if (skip_past_comma (&p) == FAIL) | |
3716 | return FAIL; | |
3717 | ||
3718 | if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL) | |
3719 | { | |
3720 | inst.error = _(reg_expected_msgs[REG_TYPE_RN]); | |
3721 | return FAIL; | |
3722 | } | |
3723 | inst.operands[0].imm = reg; | |
3724 | ||
3725 | if (skip_past_comma (&p) == SUCCESS) | |
3726 | { | |
3727 | if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL) | |
3728 | return FAIL; | |
3729 | if (inst.reloc.exp.X_add_number != 1) | |
3730 | { | |
3731 | inst.error = _("invalid shift"); | |
3732 | return FAIL; | |
3733 | } | |
3734 | inst.operands[0].shifted = 1; | |
3735 | } | |
3736 | ||
3737 | if (skip_past_char (&p, ']') == FAIL) | |
3738 | { | |
3739 | inst.error = _("']' expected"); | |
3740 | return FAIL; | |
3741 | } | |
3742 | *str = p; | |
3743 | return SUCCESS; | |
3744 | } | |
3745 | ||
c19d1205 ZW |
3746 | /* Matcher codes for parse_operands. */ |
3747 | enum operand_parse_code | |
3748 | { | |
3749 | OP_stop, /* end of line */ | |
3750 | ||
3751 | OP_RR, /* ARM register */ | |
3752 | OP_RRnpc, /* ARM register, not r15 */ | |
3753 | OP_RRnpcb, /* ARM register, not r15, in square brackets */ | |
3754 | OP_RRw, /* ARM register, not r15, optional trailing ! */ | |
3755 | OP_RCP, /* Coprocessor number */ | |
3756 | OP_RCN, /* Coprocessor register */ | |
3757 | OP_RF, /* FPA register */ | |
3758 | OP_RVS, /* VFP single precision register */ | |
3759 | OP_RVD, /* VFP double precision register */ | |
3760 | OP_RVC, /* VFP control register */ | |
3761 | OP_RMF, /* Maverick F register */ | |
3762 | OP_RMD, /* Maverick D register */ | |
3763 | OP_RMFX, /* Maverick FX register */ | |
3764 | OP_RMDX, /* Maverick DX register */ | |
3765 | OP_RMAX, /* Maverick AX register */ | |
3766 | OP_RMDS, /* Maverick DSPSC register */ | |
3767 | OP_RIWR, /* iWMMXt wR register */ | |
3768 | OP_RIWC, /* iWMMXt wC register */ | |
3769 | OP_RIWG, /* iWMMXt wCG register */ | |
3770 | OP_RXA, /* XScale accumulator register */ | |
3771 | ||
3772 | OP_REGLST, /* ARM register list */ | |
3773 | OP_VRSLST, /* VFP single-precision register list */ | |
3774 | OP_VRDLST, /* VFP double-precision register list */ | |
3775 | ||
3776 | OP_I7, /* immediate value 0 .. 7 */ | |
3777 | OP_I15, /* 0 .. 15 */ | |
3778 | OP_I16, /* 1 .. 16 */ | |
3779 | OP_I31, /* 0 .. 31 */ | |
3780 | OP_I31w, /* 0 .. 31, optional trailing ! */ | |
3781 | OP_I32, /* 1 .. 32 */ | |
3782 | OP_I63s, /* -64 .. 63 */ | |
3783 | OP_I255, /* 0 .. 255 */ | |
3784 | OP_Iffff, /* 0 .. 65535 */ | |
3785 | ||
3786 | OP_I4b, /* immediate, prefix optional, 1 .. 4 */ | |
3787 | OP_I7b, /* 0 .. 7 */ | |
3788 | OP_I15b, /* 0 .. 15 */ | |
3789 | OP_I31b, /* 0 .. 31 */ | |
3790 | ||
3791 | OP_SH, /* shifter operand */ | |
3792 | OP_ADDR, /* Memory address expression (any mode) */ | |
3793 | OP_EXP, /* arbitrary expression */ | |
3794 | OP_EXPi, /* same, with optional immediate prefix */ | |
3795 | OP_EXPr, /* same, with optional relocation suffix */ | |
3796 | ||
3797 | OP_CPSF, /* CPS flags */ | |
3798 | OP_ENDI, /* Endianness specifier */ | |
3799 | OP_PSR, /* CPSR/SPSR mask for msr */ | |
3800 | OP_COND, /* conditional code */ | |
92e90b6e | 3801 | OP_TB, /* Table branch. */ |
c19d1205 ZW |
3802 | |
3803 | OP_RRnpc_I0, /* ARM register or literal 0 */ | |
3804 | OP_RR_EXr, /* ARM register or expression with opt. reloc suff. */ | |
3805 | OP_RR_EXi, /* ARM register or expression with imm prefix */ | |
3806 | OP_RF_IF, /* FPA register or immediate */ | |
3807 | OP_RIWR_RIWC, /* iWMMXt R or C reg */ | |
3808 | ||
3809 | /* Optional operands. */ | |
3810 | OP_oI7b, /* immediate, prefix optional, 0 .. 7 */ | |
3811 | OP_oI31b, /* 0 .. 31 */ | |
3812 | OP_oIffffb, /* 0 .. 65535 */ | |
3813 | OP_oI255c, /* curly-brace enclosed, 0 .. 255 */ | |
3814 | ||
3815 | OP_oRR, /* ARM register */ | |
3816 | OP_oRRnpc, /* ARM register, not the PC */ | |
3817 | OP_oSHll, /* LSL immediate */ | |
3818 | OP_oSHar, /* ASR immediate */ | |
3819 | OP_oSHllar, /* LSL or ASR immediate */ | |
3820 | OP_oROR, /* ROR 0/8/16/24 */ | |
62b3e311 | 3821 | OP_oBARRIER, /* Option argument for a barrier instruction. */ |
c19d1205 ZW |
3822 | |
3823 | OP_FIRST_OPTIONAL = OP_oI7b | |
3824 | }; | |
a737bd4d | 3825 | |
c19d1205 ZW |
3826 | /* Generic instruction operand parser. This does no encoding and no |
3827 | semantic validation; it merely squirrels values away in the inst | |
3828 | structure. Returns SUCCESS or FAIL depending on whether the | |
3829 | specified grammar matched. */ | |
3830 | static int | |
ca3f61f7 | 3831 | parse_operands (char *str, const unsigned char *pattern) |
c19d1205 ZW |
3832 | { |
3833 | unsigned const char *upat = pattern; | |
3834 | char *backtrack_pos = 0; | |
3835 | const char *backtrack_error = 0; | |
3836 | int i, val, backtrack_index = 0; | |
3837 | ||
3838 | #define po_char_or_fail(chr) do { \ | |
3839 | if (skip_past_char (&str, chr) == FAIL) \ | |
3840 | goto bad_args; \ | |
3841 | } while (0) | |
3842 | ||
3843 | #define po_reg_or_fail(regtype) do { \ | |
3844 | val = arm_reg_parse (&str, regtype); \ | |
3845 | if (val == FAIL) \ | |
3846 | { \ | |
3847 | inst.error = _(reg_expected_msgs[regtype]); \ | |
3848 | goto failure; \ | |
3849 | } \ | |
3850 | inst.operands[i].reg = val; \ | |
3851 | inst.operands[i].isreg = 1; \ | |
3852 | } while (0) | |
3853 | ||
3854 | #define po_reg_or_goto(regtype, label) do { \ | |
3855 | val = arm_reg_parse (&str, regtype); \ | |
3856 | if (val == FAIL) \ | |
3857 | goto label; \ | |
3858 | \ | |
3859 | inst.operands[i].reg = val; \ | |
3860 | inst.operands[i].isreg = 1; \ | |
3861 | } while (0) | |
3862 | ||
3863 | #define po_imm_or_fail(min, max, popt) do { \ | |
3864 | if (parse_immediate (&str, &val, min, max, popt) == FAIL) \ | |
3865 | goto failure; \ | |
3866 | inst.operands[i].imm = val; \ | |
3867 | } while (0) | |
3868 | ||
3869 | #define po_misc_or_fail(expr) do { \ | |
3870 | if (expr) \ | |
3871 | goto failure; \ | |
3872 | } while (0) | |
3873 | ||
3874 | skip_whitespace (str); | |
3875 | ||
3876 | for (i = 0; upat[i] != OP_stop; i++) | |
3877 | { | |
3878 | if (upat[i] >= OP_FIRST_OPTIONAL) | |
3879 | { | |
3880 | /* Remember where we are in case we need to backtrack. */ | |
3881 | assert (!backtrack_pos); | |
3882 | backtrack_pos = str; | |
3883 | backtrack_error = inst.error; | |
3884 | backtrack_index = i; | |
3885 | } | |
3886 | ||
3887 | if (i > 0) | |
3888 | po_char_or_fail (','); | |
3889 | ||
3890 | switch (upat[i]) | |
3891 | { | |
3892 | /* Registers */ | |
3893 | case OP_oRRnpc: | |
3894 | case OP_RRnpc: | |
3895 | case OP_oRR: | |
3896 | case OP_RR: po_reg_or_fail (REG_TYPE_RN); break; | |
3897 | case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break; | |
3898 | case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break; | |
3899 | case OP_RF: po_reg_or_fail (REG_TYPE_FN); break; | |
3900 | case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break; | |
3901 | case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break; | |
3902 | case OP_RVC: po_reg_or_fail (REG_TYPE_VFC); break; | |
3903 | case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break; | |
3904 | case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break; | |
3905 | case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break; | |
3906 | case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break; | |
3907 | case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break; | |
3908 | case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break; | |
3909 | case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break; | |
3910 | case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break; | |
3911 | case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break; | |
3912 | case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break; | |
3913 | ||
3914 | case OP_RRnpcb: | |
3915 | po_char_or_fail ('['); | |
3916 | po_reg_or_fail (REG_TYPE_RN); | |
3917 | po_char_or_fail (']'); | |
3918 | break; | |
a737bd4d | 3919 | |
c19d1205 ZW |
3920 | case OP_RRw: |
3921 | po_reg_or_fail (REG_TYPE_RN); | |
3922 | if (skip_past_char (&str, '!') == SUCCESS) | |
3923 | inst.operands[i].writeback = 1; | |
3924 | break; | |
3925 | ||
3926 | /* Immediates */ | |
3927 | case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break; | |
3928 | case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break; | |
3929 | case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break; | |
3930 | case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break; | |
3931 | case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break; | |
3932 | case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break; | |
3933 | case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break; | |
3934 | case OP_Iffff: po_imm_or_fail ( 0, 0xffff, FALSE); break; | |
3935 | ||
3936 | case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break; | |
3937 | case OP_oI7b: | |
3938 | case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break; | |
3939 | case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break; | |
3940 | case OP_oI31b: | |
3941 | case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break; | |
3942 | case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break; | |
3943 | ||
3944 | /* Immediate variants */ | |
3945 | case OP_oI255c: | |
3946 | po_char_or_fail ('{'); | |
3947 | po_imm_or_fail (0, 255, TRUE); | |
3948 | po_char_or_fail ('}'); | |
3949 | break; | |
3950 | ||
3951 | case OP_I31w: | |
3952 | /* The expression parser chokes on a trailing !, so we have | |
3953 | to find it first and zap it. */ | |
3954 | { | |
3955 | char *s = str; | |
3956 | while (*s && *s != ',') | |
3957 | s++; | |
3958 | if (s[-1] == '!') | |
3959 | { | |
3960 | s[-1] = '\0'; | |
3961 | inst.operands[i].writeback = 1; | |
3962 | } | |
3963 | po_imm_or_fail (0, 31, TRUE); | |
3964 | if (str == s - 1) | |
3965 | str = s; | |
3966 | } | |
3967 | break; | |
3968 | ||
3969 | /* Expressions */ | |
3970 | case OP_EXPi: EXPi: | |
3971 | po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str, | |
3972 | GE_OPT_PREFIX)); | |
3973 | break; | |
3974 | ||
3975 | case OP_EXP: | |
3976 | po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str, | |
3977 | GE_NO_PREFIX)); | |
3978 | break; | |
3979 | ||
3980 | case OP_EXPr: EXPr: | |
3981 | po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str, | |
3982 | GE_NO_PREFIX)); | |
3983 | if (inst.reloc.exp.X_op == O_symbol) | |
a737bd4d | 3984 | { |
c19d1205 ZW |
3985 | val = parse_reloc (&str); |
3986 | if (val == -1) | |
3987 | { | |
3988 | inst.error = _("unrecognized relocation suffix"); | |
3989 | goto failure; | |
3990 | } | |
3991 | else if (val != BFD_RELOC_UNUSED) | |
3992 | { | |
3993 | inst.operands[i].imm = val; | |
3994 | inst.operands[i].hasreloc = 1; | |
3995 | } | |
a737bd4d | 3996 | } |
c19d1205 | 3997 | break; |
a737bd4d | 3998 | |
c19d1205 ZW |
3999 | /* Register or expression */ |
4000 | case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break; | |
4001 | case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break; | |
a737bd4d | 4002 | |
c19d1205 ZW |
4003 | /* Register or immediate */ |
4004 | case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break; | |
4005 | I0: po_imm_or_fail (0, 0, FALSE); break; | |
a737bd4d | 4006 | |
c19d1205 ZW |
4007 | case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break; |
4008 | IF: | |
4009 | if (!is_immediate_prefix (*str)) | |
4010 | goto bad_args; | |
4011 | str++; | |
4012 | val = parse_fpa_immediate (&str); | |
4013 | if (val == FAIL) | |
4014 | goto failure; | |
4015 | /* FPA immediates are encoded as registers 8-15. | |
4016 | parse_fpa_immediate has already applied the offset. */ | |
4017 | inst.operands[i].reg = val; | |
4018 | inst.operands[i].isreg = 1; | |
4019 | break; | |
09d92015 | 4020 | |
c19d1205 ZW |
4021 | /* Two kinds of register */ |
4022 | case OP_RIWR_RIWC: | |
4023 | { | |
4024 | struct reg_entry *rege = arm_reg_parse_multi (&str); | |
4025 | if (rege->type != REG_TYPE_MMXWR | |
4026 | && rege->type != REG_TYPE_MMXWC | |
4027 | && rege->type != REG_TYPE_MMXWCG) | |
4028 | { | |
4029 | inst.error = _("iWMMXt data or control register expected"); | |
4030 | goto failure; | |
4031 | } | |
4032 | inst.operands[i].reg = rege->number; | |
4033 | inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR); | |
4034 | } | |
4035 | break; | |
09d92015 | 4036 | |
c19d1205 ZW |
4037 | /* Misc */ |
4038 | case OP_CPSF: val = parse_cps_flags (&str); break; | |
4039 | case OP_ENDI: val = parse_endian_specifier (&str); break; | |
4040 | case OP_oROR: val = parse_ror (&str); break; | |
4041 | case OP_PSR: val = parse_psr (&str); break; | |
4042 | case OP_COND: val = parse_cond (&str); break; | |
62b3e311 | 4043 | case OP_oBARRIER:val = parse_barrier (&str); break; |
c19d1205 | 4044 | |
92e90b6e PB |
4045 | case OP_TB: |
4046 | po_misc_or_fail (parse_tb (&str)); | |
4047 | break; | |
4048 | ||
c19d1205 ZW |
4049 | /* Register lists */ |
4050 | case OP_REGLST: | |
4051 | val = parse_reg_list (&str); | |
4052 | if (*str == '^') | |
4053 | { | |
4054 | inst.operands[1].writeback = 1; | |
4055 | str++; | |
4056 | } | |
4057 | break; | |
09d92015 | 4058 | |
c19d1205 ZW |
4059 | case OP_VRSLST: |
4060 | val = parse_vfp_reg_list (&str, &inst.operands[i].reg, 0); | |
4061 | break; | |
09d92015 | 4062 | |
c19d1205 ZW |
4063 | case OP_VRDLST: |
4064 | val = parse_vfp_reg_list (&str, &inst.operands[i].reg, 1); | |
4065 | break; | |
a737bd4d | 4066 | |
c19d1205 ZW |
4067 | /* Addressing modes */ |
4068 | case OP_ADDR: | |
4069 | po_misc_or_fail (parse_address (&str, i)); | |
4070 | break; | |
09d92015 | 4071 | |
c19d1205 ZW |
4072 | case OP_SH: |
4073 | po_misc_or_fail (parse_shifter_operand (&str, i)); | |
4074 | break; | |
09d92015 | 4075 | |
c19d1205 ZW |
4076 | case OP_oSHll: |
4077 | po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE)); | |
4078 | break; | |
09d92015 | 4079 | |
c19d1205 ZW |
4080 | case OP_oSHar: |
4081 | po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE)); | |
4082 | break; | |
09d92015 | 4083 | |
c19d1205 ZW |
4084 | case OP_oSHllar: |
4085 | po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE)); | |
4086 | break; | |
09d92015 | 4087 | |
c19d1205 ZW |
4088 | default: |
4089 | as_fatal ("unhandled operand code %d", upat[i]); | |
4090 | } | |
09d92015 | 4091 | |
c19d1205 ZW |
4092 | /* Various value-based sanity checks and shared operations. We |
4093 | do not signal immediate failures for the register constraints; | |
4094 | this allows a syntax error to take precedence. */ | |
4095 | switch (upat[i]) | |
4096 | { | |
4097 | case OP_oRRnpc: | |
4098 | case OP_RRnpc: | |
4099 | case OP_RRnpcb: | |
4100 | case OP_RRw: | |
4101 | case OP_RRnpc_I0: | |
4102 | if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC) | |
4103 | inst.error = BAD_PC; | |
4104 | break; | |
09d92015 | 4105 | |
c19d1205 ZW |
4106 | case OP_CPSF: |
4107 | case OP_ENDI: | |
4108 | case OP_oROR: | |
4109 | case OP_PSR: | |
4110 | case OP_COND: | |
62b3e311 | 4111 | case OP_oBARRIER: |
c19d1205 ZW |
4112 | case OP_REGLST: |
4113 | case OP_VRSLST: | |
4114 | case OP_VRDLST: | |
4115 | if (val == FAIL) | |
4116 | goto failure; | |
4117 | inst.operands[i].imm = val; | |
4118 | break; | |
a737bd4d | 4119 | |
c19d1205 ZW |
4120 | default: |
4121 | break; | |
4122 | } | |
09d92015 | 4123 | |
c19d1205 ZW |
4124 | /* If we get here, this operand was successfully parsed. */ |
4125 | inst.operands[i].present = 1; | |
4126 | continue; | |
09d92015 | 4127 | |
c19d1205 | 4128 | bad_args: |
09d92015 | 4129 | inst.error = BAD_ARGS; |
c19d1205 ZW |
4130 | |
4131 | failure: | |
4132 | if (!backtrack_pos) | |
4133 | return FAIL; | |
4134 | ||
4135 | /* Do not backtrack over a trailing optional argument that | |
4136 | absorbed some text. We will only fail again, with the | |
4137 | 'garbage following instruction' error message, which is | |
4138 | probably less helpful than the current one. */ | |
4139 | if (backtrack_index == i && backtrack_pos != str | |
4140 | && upat[i+1] == OP_stop) | |
4141 | return FAIL; | |
4142 | ||
4143 | /* Try again, skipping the optional argument at backtrack_pos. */ | |
4144 | str = backtrack_pos; | |
4145 | inst.error = backtrack_error; | |
4146 | inst.operands[backtrack_index].present = 0; | |
4147 | i = backtrack_index; | |
4148 | backtrack_pos = 0; | |
09d92015 | 4149 | } |
09d92015 | 4150 | |
c19d1205 ZW |
4151 | /* Check that we have parsed all the arguments. */ |
4152 | if (*str != '\0' && !inst.error) | |
4153 | inst.error = _("garbage following instruction"); | |
09d92015 | 4154 | |
c19d1205 | 4155 | return inst.error ? FAIL : SUCCESS; |
09d92015 MM |
4156 | } |
4157 | ||
c19d1205 ZW |
4158 | #undef po_char_or_fail |
4159 | #undef po_reg_or_fail | |
4160 | #undef po_reg_or_goto | |
4161 | #undef po_imm_or_fail | |
4162 | \f | |
4163 | /* Shorthand macro for instruction encoding functions issuing errors. */ | |
4164 | #define constraint(expr, err) do { \ | |
4165 | if (expr) \ | |
4166 | { \ | |
4167 | inst.error = err; \ | |
4168 | return; \ | |
4169 | } \ | |
4170 | } while (0) | |
4171 | ||
4172 | /* Functions for operand encoding. ARM, then Thumb. */ | |
4173 | ||
4174 | #define rotate_left(v, n) (v << n | v >> (32 - n)) | |
4175 | ||
4176 | /* If VAL can be encoded in the immediate field of an ARM instruction, | |
4177 | return the encoded form. Otherwise, return FAIL. */ | |
4178 | ||
4179 | static unsigned int | |
4180 | encode_arm_immediate (unsigned int val) | |
09d92015 | 4181 | { |
c19d1205 ZW |
4182 | unsigned int a, i; |
4183 | ||
4184 | for (i = 0; i < 32; i += 2) | |
4185 | if ((a = rotate_left (val, i)) <= 0xff) | |
4186 | return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */ | |
4187 | ||
4188 | return FAIL; | |
09d92015 MM |
4189 | } |
4190 | ||
c19d1205 ZW |
4191 | /* If VAL can be encoded in the immediate field of a Thumb32 instruction, |
4192 | return the encoded form. Otherwise, return FAIL. */ | |
4193 | static unsigned int | |
4194 | encode_thumb32_immediate (unsigned int val) | |
09d92015 | 4195 | { |
c19d1205 | 4196 | unsigned int a, i; |
09d92015 | 4197 | |
9c3c69f2 | 4198 | if (val <= 0xff) |
c19d1205 | 4199 | return val; |
a737bd4d | 4200 | |
9c3c69f2 | 4201 | for (i = 1; i <= 24; i++) |
09d92015 | 4202 | { |
9c3c69f2 PB |
4203 | a = val >> i; |
4204 | if ((val & ~(0xff << i)) == 0) | |
4205 | return ((val >> i) & 0x7f) | ((32 - i) << 7); | |
09d92015 | 4206 | } |
a737bd4d | 4207 | |
c19d1205 ZW |
4208 | a = val & 0xff; |
4209 | if (val == ((a << 16) | a)) | |
4210 | return 0x100 | a; | |
4211 | if (val == ((a << 24) | (a << 16) | (a << 8) | a)) | |
4212 | return 0x300 | a; | |
09d92015 | 4213 | |
c19d1205 ZW |
4214 | a = val & 0xff00; |
4215 | if (val == ((a << 16) | a)) | |
4216 | return 0x200 | (a >> 8); | |
a737bd4d | 4217 | |
c19d1205 | 4218 | return FAIL; |
09d92015 | 4219 | } |
c19d1205 | 4220 | /* Encode a VFP SP register number into inst.instruction. */ |
09d92015 MM |
4221 | |
4222 | static void | |
c19d1205 | 4223 | encode_arm_vfp_sp_reg (int reg, enum vfp_sp_reg_pos pos) |
09d92015 | 4224 | { |
c19d1205 | 4225 | switch (pos) |
09d92015 | 4226 | { |
c19d1205 ZW |
4227 | case VFP_REG_Sd: |
4228 | inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22); | |
4229 | break; | |
4230 | ||
4231 | case VFP_REG_Sn: | |
4232 | inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7); | |
4233 | break; | |
4234 | ||
4235 | case VFP_REG_Sm: | |
4236 | inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5); | |
4237 | break; | |
4238 | ||
4239 | default: | |
4240 | abort (); | |
09d92015 | 4241 | } |
09d92015 MM |
4242 | } |
4243 | ||
c19d1205 | 4244 | /* Encode a <shift> in an ARM-format instruction. The immediate, |
55cf6793 | 4245 | if any, is handled by md_apply_fix. */ |
09d92015 | 4246 | static void |
c19d1205 | 4247 | encode_arm_shift (int i) |
09d92015 | 4248 | { |
c19d1205 ZW |
4249 | if (inst.operands[i].shift_kind == SHIFT_RRX) |
4250 | inst.instruction |= SHIFT_ROR << 5; | |
4251 | else | |
09d92015 | 4252 | { |
c19d1205 ZW |
4253 | inst.instruction |= inst.operands[i].shift_kind << 5; |
4254 | if (inst.operands[i].immisreg) | |
4255 | { | |
4256 | inst.instruction |= SHIFT_BY_REG; | |
4257 | inst.instruction |= inst.operands[i].imm << 8; | |
4258 | } | |
4259 | else | |
4260 | inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM; | |
09d92015 | 4261 | } |
c19d1205 | 4262 | } |
09d92015 | 4263 | |
c19d1205 ZW |
4264 | static void |
4265 | encode_arm_shifter_operand (int i) | |
4266 | { | |
4267 | if (inst.operands[i].isreg) | |
09d92015 | 4268 | { |
c19d1205 ZW |
4269 | inst.instruction |= inst.operands[i].reg; |
4270 | encode_arm_shift (i); | |
09d92015 | 4271 | } |
c19d1205 ZW |
4272 | else |
4273 | inst.instruction |= INST_IMMEDIATE; | |
09d92015 MM |
4274 | } |
4275 | ||
c19d1205 | 4276 | /* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */ |
09d92015 | 4277 | static void |
c19d1205 | 4278 | encode_arm_addr_mode_common (int i, bfd_boolean is_t) |
09d92015 | 4279 | { |
c19d1205 ZW |
4280 | assert (inst.operands[i].isreg); |
4281 | inst.instruction |= inst.operands[i].reg << 16; | |
a737bd4d | 4282 | |
c19d1205 | 4283 | if (inst.operands[i].preind) |
09d92015 | 4284 | { |
c19d1205 ZW |
4285 | if (is_t) |
4286 | { | |
4287 | inst.error = _("instruction does not accept preindexed addressing"); | |
4288 | return; | |
4289 | } | |
4290 | inst.instruction |= PRE_INDEX; | |
4291 | if (inst.operands[i].writeback) | |
4292 | inst.instruction |= WRITE_BACK; | |
09d92015 | 4293 | |
c19d1205 ZW |
4294 | } |
4295 | else if (inst.operands[i].postind) | |
4296 | { | |
4297 | assert (inst.operands[i].writeback); | |
4298 | if (is_t) | |
4299 | inst.instruction |= WRITE_BACK; | |
4300 | } | |
4301 | else /* unindexed - only for coprocessor */ | |
09d92015 | 4302 | { |
c19d1205 | 4303 | inst.error = _("instruction does not accept unindexed addressing"); |
09d92015 MM |
4304 | return; |
4305 | } | |
4306 | ||
c19d1205 ZW |
4307 | if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX)) |
4308 | && (((inst.instruction & 0x000f0000) >> 16) | |
4309 | == ((inst.instruction & 0x0000f000) >> 12))) | |
4310 | as_warn ((inst.instruction & LOAD_BIT) | |
4311 | ? _("destination register same as write-back base") | |
4312 | : _("source register same as write-back base")); | |
09d92015 MM |
4313 | } |
4314 | ||
c19d1205 ZW |
4315 | /* inst.operands[i] was set up by parse_address. Encode it into an |
4316 | ARM-format mode 2 load or store instruction. If is_t is true, | |
4317 | reject forms that cannot be used with a T instruction (i.e. not | |
4318 | post-indexed). */ | |
a737bd4d | 4319 | static void |
c19d1205 | 4320 | encode_arm_addr_mode_2 (int i, bfd_boolean is_t) |
09d92015 | 4321 | { |
c19d1205 | 4322 | encode_arm_addr_mode_common (i, is_t); |
a737bd4d | 4323 | |
c19d1205 | 4324 | if (inst.operands[i].immisreg) |
09d92015 | 4325 | { |
c19d1205 ZW |
4326 | inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */ |
4327 | inst.instruction |= inst.operands[i].imm; | |
4328 | if (!inst.operands[i].negative) | |
4329 | inst.instruction |= INDEX_UP; | |
4330 | if (inst.operands[i].shifted) | |
4331 | { | |
4332 | if (inst.operands[i].shift_kind == SHIFT_RRX) | |
4333 | inst.instruction |= SHIFT_ROR << 5; | |
4334 | else | |
4335 | { | |
4336 | inst.instruction |= inst.operands[i].shift_kind << 5; | |
4337 | inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM; | |
4338 | } | |
4339 | } | |
09d92015 | 4340 | } |
c19d1205 | 4341 | else /* immediate offset in inst.reloc */ |
09d92015 | 4342 | { |
c19d1205 ZW |
4343 | if (inst.reloc.type == BFD_RELOC_UNUSED) |
4344 | inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM; | |
09d92015 | 4345 | } |
09d92015 MM |
4346 | } |
4347 | ||
c19d1205 ZW |
4348 | /* inst.operands[i] was set up by parse_address. Encode it into an |
4349 | ARM-format mode 3 load or store instruction. Reject forms that | |
4350 | cannot be used with such instructions. If is_t is true, reject | |
4351 | forms that cannot be used with a T instruction (i.e. not | |
4352 | post-indexed). */ | |
4353 | static void | |
4354 | encode_arm_addr_mode_3 (int i, bfd_boolean is_t) | |
09d92015 | 4355 | { |
c19d1205 | 4356 | if (inst.operands[i].immisreg && inst.operands[i].shifted) |
09d92015 | 4357 | { |
c19d1205 ZW |
4358 | inst.error = _("instruction does not accept scaled register index"); |
4359 | return; | |
09d92015 | 4360 | } |
a737bd4d | 4361 | |
c19d1205 | 4362 | encode_arm_addr_mode_common (i, is_t); |
a737bd4d | 4363 | |
c19d1205 ZW |
4364 | if (inst.operands[i].immisreg) |
4365 | { | |
4366 | inst.instruction |= inst.operands[i].imm; | |
4367 | if (!inst.operands[i].negative) | |
4368 | inst.instruction |= INDEX_UP; | |
4369 | } | |
4370 | else /* immediate offset in inst.reloc */ | |
4371 | { | |
4372 | inst.instruction |= HWOFFSET_IMM; | |
4373 | if (inst.reloc.type == BFD_RELOC_UNUSED) | |
4374 | inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8; | |
c19d1205 | 4375 | } |
a737bd4d NC |
4376 | } |
4377 | ||
c19d1205 ZW |
4378 | /* inst.operands[i] was set up by parse_address. Encode it into an |
4379 | ARM-format instruction. Reject all forms which cannot be encoded | |
4380 | into a coprocessor load/store instruction. If wb_ok is false, | |
4381 | reject use of writeback; if unind_ok is false, reject use of | |
4382 | unindexed addressing. If reloc_override is not 0, use it instead | |
4383 | of BFD_ARM_CP_OFF_IMM. */ | |
09d92015 | 4384 | |
c19d1205 ZW |
4385 | static int |
4386 | encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override) | |
09d92015 | 4387 | { |
c19d1205 | 4388 | inst.instruction |= inst.operands[i].reg << 16; |
a737bd4d | 4389 | |
c19d1205 | 4390 | assert (!(inst.operands[i].preind && inst.operands[i].postind)); |
09d92015 | 4391 | |
c19d1205 | 4392 | if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */ |
09d92015 | 4393 | { |
c19d1205 ZW |
4394 | assert (!inst.operands[i].writeback); |
4395 | if (!unind_ok) | |
4396 | { | |
4397 | inst.error = _("instruction does not support unindexed addressing"); | |
4398 | return FAIL; | |
4399 | } | |
4400 | inst.instruction |= inst.operands[i].imm; | |
4401 | inst.instruction |= INDEX_UP; | |
4402 | return SUCCESS; | |
09d92015 | 4403 | } |
a737bd4d | 4404 | |
c19d1205 ZW |
4405 | if (inst.operands[i].preind) |
4406 | inst.instruction |= PRE_INDEX; | |
a737bd4d | 4407 | |
c19d1205 | 4408 | if (inst.operands[i].writeback) |
09d92015 | 4409 | { |
c19d1205 ZW |
4410 | if (inst.operands[i].reg == REG_PC) |
4411 | { | |
4412 | inst.error = _("pc may not be used with write-back"); | |
4413 | return FAIL; | |
4414 | } | |
4415 | if (!wb_ok) | |
4416 | { | |
4417 | inst.error = _("instruction does not support writeback"); | |
4418 | return FAIL; | |
4419 | } | |
4420 | inst.instruction |= WRITE_BACK; | |
09d92015 | 4421 | } |
a737bd4d | 4422 | |
c19d1205 ZW |
4423 | if (reloc_override) |
4424 | inst.reloc.type = reloc_override; | |
8f06b2d8 PB |
4425 | else if (thumb_mode) |
4426 | inst.reloc.type = BFD_RELOC_ARM_T32_CP_OFF_IMM; | |
09d92015 | 4427 | else |
c19d1205 | 4428 | inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM; |
c19d1205 ZW |
4429 | return SUCCESS; |
4430 | } | |
a737bd4d | 4431 | |
c19d1205 ZW |
4432 | /* inst.reloc.exp describes an "=expr" load pseudo-operation. |
4433 | Determine whether it can be performed with a move instruction; if | |
4434 | it can, convert inst.instruction to that move instruction and | |
4435 | return 1; if it can't, convert inst.instruction to a literal-pool | |
4436 | load and return 0. If this is not a valid thing to do in the | |
4437 | current context, set inst.error and return 1. | |
a737bd4d | 4438 | |
c19d1205 ZW |
4439 | inst.operands[i] describes the destination register. */ |
4440 | ||
4441 | static int | |
4442 | move_or_literal_pool (int i, bfd_boolean thumb_p, bfd_boolean mode_3) | |
4443 | { | |
4444 | if ((inst.instruction & (thumb_p ? THUMB_LOAD_BIT : LOAD_BIT)) == 0) | |
09d92015 | 4445 | { |
c19d1205 ZW |
4446 | inst.error = _("invalid pseudo operation"); |
4447 | return 1; | |
09d92015 | 4448 | } |
c19d1205 | 4449 | if (inst.reloc.exp.X_op != O_constant && inst.reloc.exp.X_op != O_symbol) |
09d92015 MM |
4450 | { |
4451 | inst.error = _("constant expression expected"); | |
c19d1205 | 4452 | return 1; |
09d92015 | 4453 | } |
c19d1205 | 4454 | if (inst.reloc.exp.X_op == O_constant) |
09d92015 | 4455 | { |
c19d1205 ZW |
4456 | if (thumb_p) |
4457 | { | |
4458 | if ((inst.reloc.exp.X_add_number & ~0xFF) == 0) | |
4459 | { | |
4460 | /* This can be done with a mov(1) instruction. */ | |
4461 | inst.instruction = T_OPCODE_MOV_I8 | (inst.operands[i].reg << 8); | |
4462 | inst.instruction |= inst.reloc.exp.X_add_number; | |
4463 | return 1; | |
4464 | } | |
4465 | } | |
4466 | else | |
4467 | { | |
4468 | int value = encode_arm_immediate (inst.reloc.exp.X_add_number); | |
4469 | if (value != FAIL) | |
4470 | { | |
4471 | /* This can be done with a mov instruction. */ | |
4472 | inst.instruction &= LITERAL_MASK; | |
4473 | inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT); | |
4474 | inst.instruction |= value & 0xfff; | |
4475 | return 1; | |
4476 | } | |
09d92015 | 4477 | |
c19d1205 ZW |
4478 | value = encode_arm_immediate (~inst.reloc.exp.X_add_number); |
4479 | if (value != FAIL) | |
4480 | { | |
4481 | /* This can be done with a mvn instruction. */ | |
4482 | inst.instruction &= LITERAL_MASK; | |
4483 | inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT); | |
4484 | inst.instruction |= value & 0xfff; | |
4485 | return 1; | |
4486 | } | |
4487 | } | |
09d92015 MM |
4488 | } |
4489 | ||
c19d1205 ZW |
4490 | if (add_to_lit_pool () == FAIL) |
4491 | { | |
4492 | inst.error = _("literal pool insertion failed"); | |
4493 | return 1; | |
4494 | } | |
4495 | inst.operands[1].reg = REG_PC; | |
4496 | inst.operands[1].isreg = 1; | |
4497 | inst.operands[1].preind = 1; | |
4498 | inst.reloc.pc_rel = 1; | |
4499 | inst.reloc.type = (thumb_p | |
4500 | ? BFD_RELOC_ARM_THUMB_OFFSET | |
4501 | : (mode_3 | |
4502 | ? BFD_RELOC_ARM_HWLITERAL | |
4503 | : BFD_RELOC_ARM_LITERAL)); | |
4504 | return 0; | |
09d92015 MM |
4505 | } |
4506 | ||
c19d1205 ZW |
4507 | /* Functions for instruction encoding, sorted by subarchitecture. |
4508 | First some generics; their names are taken from the conventional | |
4509 | bit positions for register arguments in ARM format instructions. */ | |
09d92015 | 4510 | |
a737bd4d | 4511 | static void |
c19d1205 | 4512 | do_noargs (void) |
09d92015 | 4513 | { |
c19d1205 | 4514 | } |
a737bd4d | 4515 | |
c19d1205 ZW |
4516 | static void |
4517 | do_rd (void) | |
4518 | { | |
4519 | inst.instruction |= inst.operands[0].reg << 12; | |
4520 | } | |
a737bd4d | 4521 | |
c19d1205 ZW |
4522 | static void |
4523 | do_rd_rm (void) | |
4524 | { | |
4525 | inst.instruction |= inst.operands[0].reg << 12; | |
4526 | inst.instruction |= inst.operands[1].reg; | |
4527 | } | |
09d92015 | 4528 | |
c19d1205 ZW |
4529 | static void |
4530 | do_rd_rn (void) | |
4531 | { | |
4532 | inst.instruction |= inst.operands[0].reg << 12; | |
4533 | inst.instruction |= inst.operands[1].reg << 16; | |
4534 | } | |
a737bd4d | 4535 | |
c19d1205 ZW |
4536 | static void |
4537 | do_rn_rd (void) | |
4538 | { | |
4539 | inst.instruction |= inst.operands[0].reg << 16; | |
4540 | inst.instruction |= inst.operands[1].reg << 12; | |
4541 | } | |
09d92015 | 4542 | |
c19d1205 ZW |
4543 | static void |
4544 | do_rd_rm_rn (void) | |
4545 | { | |
9a64e435 PB |
4546 | unsigned Rn = inst.operands[2].reg; |
4547 | /* Enforce resutrictions on SWP instruction. */ | |
4548 | if ((inst.instruction & 0x0fbfffff) == 0x01000090) | |
4549 | constraint (Rn == inst.operands[0].reg || Rn == inst.operands[1].reg, | |
4550 | _("Rn must not overlap other operands")); | |
c19d1205 ZW |
4551 | inst.instruction |= inst.operands[0].reg << 12; |
4552 | inst.instruction |= inst.operands[1].reg; | |
9a64e435 | 4553 | inst.instruction |= Rn << 16; |
c19d1205 | 4554 | } |
09d92015 | 4555 | |
c19d1205 ZW |
4556 | static void |
4557 | do_rd_rn_rm (void) | |
4558 | { | |
4559 | inst.instruction |= inst.operands[0].reg << 12; | |
4560 | inst.instruction |= inst.operands[1].reg << 16; | |
4561 | inst.instruction |= inst.operands[2].reg; | |
4562 | } | |
a737bd4d | 4563 | |
c19d1205 ZW |
4564 | static void |
4565 | do_rm_rd_rn (void) | |
4566 | { | |
4567 | inst.instruction |= inst.operands[0].reg; | |
4568 | inst.instruction |= inst.operands[1].reg << 12; | |
4569 | inst.instruction |= inst.operands[2].reg << 16; | |
4570 | } | |
09d92015 | 4571 | |
c19d1205 ZW |
4572 | static void |
4573 | do_imm0 (void) | |
4574 | { | |
4575 | inst.instruction |= inst.operands[0].imm; | |
4576 | } | |
09d92015 | 4577 | |
c19d1205 ZW |
4578 | static void |
4579 | do_rd_cpaddr (void) | |
4580 | { | |
4581 | inst.instruction |= inst.operands[0].reg << 12; | |
4582 | encode_arm_cp_address (1, TRUE, TRUE, 0); | |
09d92015 | 4583 | } |
a737bd4d | 4584 | |
c19d1205 ZW |
4585 | /* ARM instructions, in alphabetical order by function name (except |
4586 | that wrapper functions appear immediately after the function they | |
4587 | wrap). */ | |
09d92015 | 4588 | |
c19d1205 ZW |
4589 | /* This is a pseudo-op of the form "adr rd, label" to be converted |
4590 | into a relative address of the form "add rd, pc, #label-.-8". */ | |
09d92015 MM |
4591 | |
4592 | static void | |
c19d1205 | 4593 | do_adr (void) |
09d92015 | 4594 | { |
c19d1205 | 4595 | inst.instruction |= (inst.operands[0].reg << 12); /* Rd */ |
a737bd4d | 4596 | |
c19d1205 ZW |
4597 | /* Frag hacking will turn this into a sub instruction if the offset turns |
4598 | out to be negative. */ | |
4599 | inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE; | |
c19d1205 | 4600 | inst.reloc.pc_rel = 1; |
2fc8bdac | 4601 | inst.reloc.exp.X_add_number -= 8; |
c19d1205 | 4602 | } |
b99bd4ef | 4603 | |
c19d1205 ZW |
4604 | /* This is a pseudo-op of the form "adrl rd, label" to be converted |
4605 | into a relative address of the form: | |
4606 | add rd, pc, #low(label-.-8)" | |
4607 | add rd, rd, #high(label-.-8)" */ | |
b99bd4ef | 4608 | |
c19d1205 ZW |
4609 | static void |
4610 | do_adrl (void) | |
4611 | { | |
4612 | inst.instruction |= (inst.operands[0].reg << 12); /* Rd */ | |
a737bd4d | 4613 | |
c19d1205 ZW |
4614 | /* Frag hacking will turn this into a sub instruction if the offset turns |
4615 | out to be negative. */ | |
4616 | inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE; | |
c19d1205 ZW |
4617 | inst.reloc.pc_rel = 1; |
4618 | inst.size = INSN_SIZE * 2; | |
2fc8bdac | 4619 | inst.reloc.exp.X_add_number -= 8; |
b99bd4ef NC |
4620 | } |
4621 | ||
b99bd4ef | 4622 | static void |
c19d1205 | 4623 | do_arit (void) |
b99bd4ef | 4624 | { |
c19d1205 ZW |
4625 | if (!inst.operands[1].present) |
4626 | inst.operands[1].reg = inst.operands[0].reg; | |
4627 | inst.instruction |= inst.operands[0].reg << 12; | |
4628 | inst.instruction |= inst.operands[1].reg << 16; | |
4629 | encode_arm_shifter_operand (2); | |
4630 | } | |
b99bd4ef | 4631 | |
62b3e311 PB |
4632 | static void |
4633 | do_barrier (void) | |
4634 | { | |
4635 | if (inst.operands[0].present) | |
4636 | { | |
4637 | constraint ((inst.instruction & 0xf0) != 0x40 | |
4638 | && inst.operands[0].imm != 0xf, | |
4639 | "bad barrier type"); | |
4640 | inst.instruction |= inst.operands[0].imm; | |
4641 | } | |
4642 | else | |
4643 | inst.instruction |= 0xf; | |
4644 | } | |
4645 | ||
c19d1205 ZW |
4646 | static void |
4647 | do_bfc (void) | |
4648 | { | |
4649 | unsigned int msb = inst.operands[1].imm + inst.operands[2].imm; | |
4650 | constraint (msb > 32, _("bit-field extends past end of register")); | |
4651 | /* The instruction encoding stores the LSB and MSB, | |
4652 | not the LSB and width. */ | |
4653 | inst.instruction |= inst.operands[0].reg << 12; | |
4654 | inst.instruction |= inst.operands[1].imm << 7; | |
4655 | inst.instruction |= (msb - 1) << 16; | |
4656 | } | |
b99bd4ef | 4657 | |
c19d1205 ZW |
4658 | static void |
4659 | do_bfi (void) | |
4660 | { | |
4661 | unsigned int msb; | |
b99bd4ef | 4662 | |
c19d1205 ZW |
4663 | /* #0 in second position is alternative syntax for bfc, which is |
4664 | the same instruction but with REG_PC in the Rm field. */ | |
4665 | if (!inst.operands[1].isreg) | |
4666 | inst.operands[1].reg = REG_PC; | |
b99bd4ef | 4667 | |
c19d1205 ZW |
4668 | msb = inst.operands[2].imm + inst.operands[3].imm; |
4669 | constraint (msb > 32, _("bit-field extends past end of register")); | |
4670 | /* The instruction encoding stores the LSB and MSB, | |
4671 | not the LSB and width. */ | |
4672 | inst.instruction |= inst.operands[0].reg << 12; | |
4673 | inst.instruction |= inst.operands[1].reg; | |
4674 | inst.instruction |= inst.operands[2].imm << 7; | |
4675 | inst.instruction |= (msb - 1) << 16; | |
b99bd4ef NC |
4676 | } |
4677 | ||
b99bd4ef | 4678 | static void |
c19d1205 | 4679 | do_bfx (void) |
b99bd4ef | 4680 | { |
c19d1205 ZW |
4681 | constraint (inst.operands[2].imm + inst.operands[3].imm > 32, |
4682 | _("bit-field extends past end of register")); | |
4683 | inst.instruction |= inst.operands[0].reg << 12; | |
4684 | inst.instruction |= inst.operands[1].reg; | |
4685 | inst.instruction |= inst.operands[2].imm << 7; | |
4686 | inst.instruction |= (inst.operands[3].imm - 1) << 16; | |
4687 | } | |
09d92015 | 4688 | |
c19d1205 ZW |
4689 | /* ARM V5 breakpoint instruction (argument parse) |
4690 | BKPT <16 bit unsigned immediate> | |
4691 | Instruction is not conditional. | |
4692 | The bit pattern given in insns[] has the COND_ALWAYS condition, | |
4693 | and it is an error if the caller tried to override that. */ | |
b99bd4ef | 4694 | |
c19d1205 ZW |
4695 | static void |
4696 | do_bkpt (void) | |
4697 | { | |
4698 | /* Top 12 of 16 bits to bits 19:8. */ | |
4699 | inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4; | |
09d92015 | 4700 | |
c19d1205 ZW |
4701 | /* Bottom 4 of 16 bits to bits 3:0. */ |
4702 | inst.instruction |= inst.operands[0].imm & 0xf; | |
4703 | } | |
09d92015 | 4704 | |
c19d1205 ZW |
4705 | static void |
4706 | encode_branch (int default_reloc) | |
4707 | { | |
4708 | if (inst.operands[0].hasreloc) | |
4709 | { | |
4710 | constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32, | |
4711 | _("the only suffix valid here is '(plt)'")); | |
4712 | inst.reloc.type = BFD_RELOC_ARM_PLT32; | |
c19d1205 | 4713 | } |
b99bd4ef | 4714 | else |
c19d1205 ZW |
4715 | { |
4716 | inst.reloc.type = default_reloc; | |
c19d1205 | 4717 | } |
2fc8bdac | 4718 | inst.reloc.pc_rel = 1; |
b99bd4ef NC |
4719 | } |
4720 | ||
b99bd4ef | 4721 | static void |
c19d1205 | 4722 | do_branch (void) |
b99bd4ef | 4723 | { |
39b41c9c PB |
4724 | #ifdef OBJ_ELF |
4725 | if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4) | |
4726 | encode_branch (BFD_RELOC_ARM_PCREL_JUMP); | |
4727 | else | |
4728 | #endif | |
4729 | encode_branch (BFD_RELOC_ARM_PCREL_BRANCH); | |
4730 | } | |
4731 | ||
4732 | static void | |
4733 | do_bl (void) | |
4734 | { | |
4735 | #ifdef OBJ_ELF | |
4736 | if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4) | |
4737 | { | |
4738 | if (inst.cond == COND_ALWAYS) | |
4739 | encode_branch (BFD_RELOC_ARM_PCREL_CALL); | |
4740 | else | |
4741 | encode_branch (BFD_RELOC_ARM_PCREL_JUMP); | |
4742 | } | |
4743 | else | |
4744 | #endif | |
4745 | encode_branch (BFD_RELOC_ARM_PCREL_BRANCH); | |
c19d1205 | 4746 | } |
b99bd4ef | 4747 | |
c19d1205 ZW |
4748 | /* ARM V5 branch-link-exchange instruction (argument parse) |
4749 | BLX <target_addr> ie BLX(1) | |
4750 | BLX{<condition>} <Rm> ie BLX(2) | |
4751 | Unfortunately, there are two different opcodes for this mnemonic. | |
4752 | So, the insns[].value is not used, and the code here zaps values | |
4753 | into inst.instruction. | |
4754 | Also, the <target_addr> can be 25 bits, hence has its own reloc. */ | |
b99bd4ef | 4755 | |
c19d1205 ZW |
4756 | static void |
4757 | do_blx (void) | |
4758 | { | |
4759 | if (inst.operands[0].isreg) | |
b99bd4ef | 4760 | { |
c19d1205 ZW |
4761 | /* Arg is a register; the opcode provided by insns[] is correct. |
4762 | It is not illegal to do "blx pc", just useless. */ | |
4763 | if (inst.operands[0].reg == REG_PC) | |
4764 | as_tsktsk (_("use of r15 in blx in ARM mode is not really useful")); | |
b99bd4ef | 4765 | |
c19d1205 ZW |
4766 | inst.instruction |= inst.operands[0].reg; |
4767 | } | |
4768 | else | |
b99bd4ef | 4769 | { |
c19d1205 ZW |
4770 | /* Arg is an address; this instruction cannot be executed |
4771 | conditionally, and the opcode must be adjusted. */ | |
4772 | constraint (inst.cond != COND_ALWAYS, BAD_COND); | |
2fc8bdac | 4773 | inst.instruction = 0xfa000000; |
39b41c9c PB |
4774 | #ifdef OBJ_ELF |
4775 | if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4) | |
4776 | encode_branch (BFD_RELOC_ARM_PCREL_CALL); | |
4777 | else | |
4778 | #endif | |
4779 | encode_branch (BFD_RELOC_ARM_PCREL_BLX); | |
b99bd4ef | 4780 | } |
c19d1205 ZW |
4781 | } |
4782 | ||
4783 | static void | |
4784 | do_bx (void) | |
4785 | { | |
4786 | if (inst.operands[0].reg == REG_PC) | |
4787 | as_tsktsk (_("use of r15 in bx in ARM mode is not really useful")); | |
b99bd4ef | 4788 | |
c19d1205 | 4789 | inst.instruction |= inst.operands[0].reg; |
09d92015 MM |
4790 | } |
4791 | ||
c19d1205 ZW |
4792 | |
4793 | /* ARM v5TEJ. Jump to Jazelle code. */ | |
a737bd4d NC |
4794 | |
4795 | static void | |
c19d1205 | 4796 | do_bxj (void) |
a737bd4d | 4797 | { |
c19d1205 ZW |
4798 | if (inst.operands[0].reg == REG_PC) |
4799 | as_tsktsk (_("use of r15 in bxj is not really useful")); | |
4800 | ||
4801 | inst.instruction |= inst.operands[0].reg; | |
a737bd4d NC |
4802 | } |
4803 | ||
c19d1205 ZW |
4804 | /* Co-processor data operation: |
4805 | CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} | |
4806 | CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */ | |
4807 | static void | |
4808 | do_cdp (void) | |
4809 | { | |
4810 | inst.instruction |= inst.operands[0].reg << 8; | |
4811 | inst.instruction |= inst.operands[1].imm << 20; | |
4812 | inst.instruction |= inst.operands[2].reg << 12; | |
4813 | inst.instruction |= inst.operands[3].reg << 16; | |
4814 | inst.instruction |= inst.operands[4].reg; | |
4815 | inst.instruction |= inst.operands[5].imm << 5; | |
4816 | } | |
a737bd4d NC |
4817 | |
4818 | static void | |
c19d1205 | 4819 | do_cmp (void) |
a737bd4d | 4820 | { |
c19d1205 ZW |
4821 | inst.instruction |= inst.operands[0].reg << 16; |
4822 | encode_arm_shifter_operand (1); | |
a737bd4d NC |
4823 | } |
4824 | ||
c19d1205 ZW |
4825 | /* Transfer between coprocessor and ARM registers. |
4826 | MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>} | |
4827 | MRC2 | |
4828 | MCR{cond} | |
4829 | MCR2 | |
4830 | ||
4831 | No special properties. */ | |
09d92015 MM |
4832 | |
4833 | static void | |
c19d1205 | 4834 | do_co_reg (void) |
09d92015 | 4835 | { |
c19d1205 ZW |
4836 | inst.instruction |= inst.operands[0].reg << 8; |
4837 | inst.instruction |= inst.operands[1].imm << 21; | |
4838 | inst.instruction |= inst.operands[2].reg << 12; | |
4839 | inst.instruction |= inst.operands[3].reg << 16; | |
4840 | inst.instruction |= inst.operands[4].reg; | |
4841 | inst.instruction |= inst.operands[5].imm << 5; | |
4842 | } | |
09d92015 | 4843 | |
c19d1205 ZW |
4844 | /* Transfer between coprocessor register and pair of ARM registers. |
4845 | MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>. | |
4846 | MCRR2 | |
4847 | MRRC{cond} | |
4848 | MRRC2 | |
b99bd4ef | 4849 | |
c19d1205 | 4850 | Two XScale instructions are special cases of these: |
09d92015 | 4851 | |
c19d1205 ZW |
4852 | MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0 |
4853 | MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0 | |
b99bd4ef | 4854 | |
c19d1205 | 4855 | Result unpredicatable if Rd or Rn is R15. */ |
a737bd4d | 4856 | |
c19d1205 ZW |
4857 | static void |
4858 | do_co_reg2c (void) | |
4859 | { | |
4860 | inst.instruction |= inst.operands[0].reg << 8; | |
4861 | inst.instruction |= inst.operands[1].imm << 4; | |
4862 | inst.instruction |= inst.operands[2].reg << 12; | |
4863 | inst.instruction |= inst.operands[3].reg << 16; | |
4864 | inst.instruction |= inst.operands[4].reg; | |
b99bd4ef NC |
4865 | } |
4866 | ||
c19d1205 ZW |
4867 | static void |
4868 | do_cpsi (void) | |
4869 | { | |
4870 | inst.instruction |= inst.operands[0].imm << 6; | |
4871 | inst.instruction |= inst.operands[1].imm; | |
4872 | } | |
b99bd4ef | 4873 | |
62b3e311 PB |
4874 | static void |
4875 | do_dbg (void) | |
4876 | { | |
4877 | inst.instruction |= inst.operands[0].imm; | |
4878 | } | |
4879 | ||
b99bd4ef | 4880 | static void |
c19d1205 | 4881 | do_it (void) |
b99bd4ef | 4882 | { |
c19d1205 ZW |
4883 | /* There is no IT instruction in ARM mode. We |
4884 | process it but do not generate code for it. */ | |
4885 | inst.size = 0; | |
09d92015 | 4886 | } |
b99bd4ef | 4887 | |
09d92015 | 4888 | static void |
c19d1205 | 4889 | do_ldmstm (void) |
ea6ef066 | 4890 | { |
c19d1205 ZW |
4891 | int base_reg = inst.operands[0].reg; |
4892 | int range = inst.operands[1].imm; | |
ea6ef066 | 4893 | |
c19d1205 ZW |
4894 | inst.instruction |= base_reg << 16; |
4895 | inst.instruction |= range; | |
ea6ef066 | 4896 | |
c19d1205 ZW |
4897 | if (inst.operands[1].writeback) |
4898 | inst.instruction |= LDM_TYPE_2_OR_3; | |
09d92015 | 4899 | |
c19d1205 | 4900 | if (inst.operands[0].writeback) |
ea6ef066 | 4901 | { |
c19d1205 ZW |
4902 | inst.instruction |= WRITE_BACK; |
4903 | /* Check for unpredictable uses of writeback. */ | |
4904 | if (inst.instruction & LOAD_BIT) | |
09d92015 | 4905 | { |
c19d1205 ZW |
4906 | /* Not allowed in LDM type 2. */ |
4907 | if ((inst.instruction & LDM_TYPE_2_OR_3) | |
4908 | && ((range & (1 << REG_PC)) == 0)) | |
4909 | as_warn (_("writeback of base register is UNPREDICTABLE")); | |
4910 | /* Only allowed if base reg not in list for other types. */ | |
4911 | else if (range & (1 << base_reg)) | |
4912 | as_warn (_("writeback of base register when in register list is UNPREDICTABLE")); | |
4913 | } | |
4914 | else /* STM. */ | |
4915 | { | |
4916 | /* Not allowed for type 2. */ | |
4917 | if (inst.instruction & LDM_TYPE_2_OR_3) | |
4918 | as_warn (_("writeback of base register is UNPREDICTABLE")); | |
4919 | /* Only allowed if base reg not in list, or first in list. */ | |
4920 | else if ((range & (1 << base_reg)) | |
4921 | && (range & ((1 << base_reg) - 1))) | |
4922 | as_warn (_("if writeback register is in list, it must be the lowest reg in the list")); | |
09d92015 | 4923 | } |
ea6ef066 | 4924 | } |
a737bd4d NC |
4925 | } |
4926 | ||
c19d1205 ZW |
4927 | /* ARMv5TE load-consecutive (argument parse) |
4928 | Mode is like LDRH. | |
4929 | ||
4930 | LDRccD R, mode | |
4931 | STRccD R, mode. */ | |
4932 | ||
a737bd4d | 4933 | static void |
c19d1205 | 4934 | do_ldrd (void) |
a737bd4d | 4935 | { |
c19d1205 ZW |
4936 | constraint (inst.operands[0].reg % 2 != 0, |
4937 | _("first destination register must be even")); | |
4938 | constraint (inst.operands[1].present | |
4939 | && inst.operands[1].reg != inst.operands[0].reg + 1, | |
4940 | _("can only load two consecutive registers")); | |
4941 | constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here")); | |
4942 | constraint (!inst.operands[2].isreg, _("'[' expected")); | |
a737bd4d | 4943 | |
c19d1205 ZW |
4944 | if (!inst.operands[1].present) |
4945 | inst.operands[1].reg = inst.operands[0].reg + 1; | |
4946 | ||
4947 | if (inst.instruction & LOAD_BIT) | |
a737bd4d | 4948 | { |
c19d1205 ZW |
4949 | /* encode_arm_addr_mode_3 will diagnose overlap between the base |
4950 | register and the first register written; we have to diagnose | |
4951 | overlap between the base and the second register written here. */ | |
ea6ef066 | 4952 | |
c19d1205 ZW |
4953 | if (inst.operands[2].reg == inst.operands[1].reg |
4954 | && (inst.operands[2].writeback || inst.operands[2].postind)) | |
4955 | as_warn (_("base register written back, and overlaps " | |
4956 | "second destination register")); | |
b05fe5cf | 4957 | |
c19d1205 ZW |
4958 | /* For an index-register load, the index register must not overlap the |
4959 | destination (even if not write-back). */ | |
4960 | else if (inst.operands[2].immisreg | |
ca3f61f7 NC |
4961 | && ((unsigned) inst.operands[2].imm == inst.operands[0].reg |
4962 | || (unsigned) inst.operands[2].imm == inst.operands[1].reg)) | |
c19d1205 | 4963 | as_warn (_("index register overlaps destination register")); |
b05fe5cf | 4964 | } |
c19d1205 ZW |
4965 | |
4966 | inst.instruction |= inst.operands[0].reg << 12; | |
4967 | encode_arm_addr_mode_3 (2, /*is_t=*/FALSE); | |
b05fe5cf ZW |
4968 | } |
4969 | ||
4970 | static void | |
c19d1205 | 4971 | do_ldrex (void) |
b05fe5cf | 4972 | { |
c19d1205 ZW |
4973 | constraint (!inst.operands[1].isreg || !inst.operands[1].preind |
4974 | || inst.operands[1].postind || inst.operands[1].writeback | |
4975 | || inst.operands[1].immisreg || inst.operands[1].shifted | |
01cfc07f NC |
4976 | || inst.operands[1].negative |
4977 | /* This can arise if the programmer has written | |
4978 | strex rN, rM, foo | |
4979 | or if they have mistakenly used a register name as the last | |
4980 | operand, eg: | |
4981 | strex rN, rM, rX | |
4982 | It is very difficult to distinguish between these two cases | |
4983 | because "rX" might actually be a label. ie the register | |
4984 | name has been occluded by a symbol of the same name. So we | |
4985 | just generate a general 'bad addressing mode' type error | |
4986 | message and leave it up to the programmer to discover the | |
4987 | true cause and fix their mistake. */ | |
4988 | || (inst.operands[1].reg == REG_PC), | |
4989 | BAD_ADDR_MODE); | |
b05fe5cf | 4990 | |
c19d1205 ZW |
4991 | constraint (inst.reloc.exp.X_op != O_constant |
4992 | || inst.reloc.exp.X_add_number != 0, | |
4993 | _("offset must be zero in ARM encoding")); | |
b05fe5cf | 4994 | |
c19d1205 ZW |
4995 | inst.instruction |= inst.operands[0].reg << 12; |
4996 | inst.instruction |= inst.operands[1].reg << 16; | |
4997 | inst.reloc.type = BFD_RELOC_UNUSED; | |
b05fe5cf ZW |
4998 | } |
4999 | ||
5000 | static void | |
c19d1205 | 5001 | do_ldrexd (void) |
b05fe5cf | 5002 | { |
c19d1205 ZW |
5003 | constraint (inst.operands[0].reg % 2 != 0, |
5004 | _("even register required")); | |
5005 | constraint (inst.operands[1].present | |
5006 | && inst.operands[1].reg != inst.operands[0].reg + 1, | |
5007 | _("can only load two consecutive registers")); | |
5008 | /* If op 1 were present and equal to PC, this function wouldn't | |
5009 | have been called in the first place. */ | |
5010 | constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here")); | |
b05fe5cf | 5011 | |
c19d1205 ZW |
5012 | inst.instruction |= inst.operands[0].reg << 12; |
5013 | inst.instruction |= inst.operands[2].reg << 16; | |
b05fe5cf ZW |
5014 | } |
5015 | ||
5016 | static void | |
c19d1205 | 5017 | do_ldst (void) |
b05fe5cf | 5018 | { |
c19d1205 ZW |
5019 | inst.instruction |= inst.operands[0].reg << 12; |
5020 | if (!inst.operands[1].isreg) | |
5021 | if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/FALSE)) | |
b05fe5cf | 5022 | return; |
c19d1205 | 5023 | encode_arm_addr_mode_2 (1, /*is_t=*/FALSE); |
b05fe5cf ZW |
5024 | } |
5025 | ||
5026 | static void | |
c19d1205 | 5027 | do_ldstt (void) |
b05fe5cf | 5028 | { |
c19d1205 ZW |
5029 | /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and |
5030 | reject [Rn,...]. */ | |
5031 | if (inst.operands[1].preind) | |
b05fe5cf | 5032 | { |
c19d1205 ZW |
5033 | constraint (inst.reloc.exp.X_op != O_constant || |
5034 | inst.reloc.exp.X_add_number != 0, | |
5035 | _("this instruction requires a post-indexed address")); | |
b05fe5cf | 5036 | |
c19d1205 ZW |
5037 | inst.operands[1].preind = 0; |
5038 | inst.operands[1].postind = 1; | |
5039 | inst.operands[1].writeback = 1; | |
b05fe5cf | 5040 | } |
c19d1205 ZW |
5041 | inst.instruction |= inst.operands[0].reg << 12; |
5042 | encode_arm_addr_mode_2 (1, /*is_t=*/TRUE); | |
5043 | } | |
b05fe5cf | 5044 | |
c19d1205 | 5045 | /* Halfword and signed-byte load/store operations. */ |
b05fe5cf | 5046 | |
c19d1205 ZW |
5047 | static void |
5048 | do_ldstv4 (void) | |
5049 | { | |
5050 | inst.instruction |= inst.operands[0].reg << 12; | |
5051 | if (!inst.operands[1].isreg) | |
5052 | if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/TRUE)) | |
b05fe5cf | 5053 | return; |
c19d1205 | 5054 | encode_arm_addr_mode_3 (1, /*is_t=*/FALSE); |
b05fe5cf ZW |
5055 | } |
5056 | ||
5057 | static void | |
c19d1205 | 5058 | do_ldsttv4 (void) |
b05fe5cf | 5059 | { |
c19d1205 ZW |
5060 | /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and |
5061 | reject [Rn,...]. */ | |
5062 | if (inst.operands[1].preind) | |
b05fe5cf | 5063 | { |
c19d1205 ZW |
5064 | constraint (inst.reloc.exp.X_op != O_constant || |
5065 | inst.reloc.exp.X_add_number != 0, | |
5066 | _("this instruction requires a post-indexed address")); | |
b05fe5cf | 5067 | |
c19d1205 ZW |
5068 | inst.operands[1].preind = 0; |
5069 | inst.operands[1].postind = 1; | |
5070 | inst.operands[1].writeback = 1; | |
b05fe5cf | 5071 | } |
c19d1205 ZW |
5072 | inst.instruction |= inst.operands[0].reg << 12; |
5073 | encode_arm_addr_mode_3 (1, /*is_t=*/TRUE); | |
5074 | } | |
b05fe5cf | 5075 | |
c19d1205 ZW |
5076 | /* Co-processor register load/store. |
5077 | Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */ | |
5078 | static void | |
5079 | do_lstc (void) | |
5080 | { | |
5081 | inst.instruction |= inst.operands[0].reg << 8; | |
5082 | inst.instruction |= inst.operands[1].reg << 12; | |
5083 | encode_arm_cp_address (2, TRUE, TRUE, 0); | |
b05fe5cf ZW |
5084 | } |
5085 | ||
b05fe5cf | 5086 | static void |
c19d1205 | 5087 | do_mlas (void) |
b05fe5cf | 5088 | { |
c19d1205 ZW |
5089 | /* This restriction does not apply to mls (nor to mla in v6, but |
5090 | that's hard to detect at present). */ | |
5091 | if (inst.operands[0].reg == inst.operands[1].reg | |
5092 | && !(inst.instruction & 0x00400000)) | |
5093 | as_tsktsk (_("rd and rm should be different in mla")); | |
b05fe5cf | 5094 | |
c19d1205 ZW |
5095 | inst.instruction |= inst.operands[0].reg << 16; |
5096 | inst.instruction |= inst.operands[1].reg; | |
5097 | inst.instruction |= inst.operands[2].reg << 8; | |
5098 | inst.instruction |= inst.operands[3].reg << 12; | |
b05fe5cf | 5099 | |
c19d1205 | 5100 | } |
b05fe5cf | 5101 | |
c19d1205 ZW |
5102 | static void |
5103 | do_mov (void) | |
5104 | { | |
5105 | inst.instruction |= inst.operands[0].reg << 12; | |
5106 | encode_arm_shifter_operand (1); | |
5107 | } | |
b05fe5cf | 5108 | |
c19d1205 ZW |
5109 | /* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */ |
5110 | static void | |
5111 | do_mov16 (void) | |
5112 | { | |
5113 | inst.instruction |= inst.operands[0].reg << 12; | |
b05fe5cf | 5114 | /* The value is in two pieces: 0:11, 16:19. */ |
c19d1205 ZW |
5115 | inst.instruction |= (inst.operands[1].imm & 0x00000fff); |
5116 | inst.instruction |= (inst.operands[1].imm & 0x0000f000) << 4; | |
b05fe5cf | 5117 | } |
b99bd4ef NC |
5118 | |
5119 | static void | |
c19d1205 | 5120 | do_mrs (void) |
b99bd4ef | 5121 | { |
c19d1205 ZW |
5122 | /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */ |
5123 | constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f)) | |
5124 | != (PSR_c|PSR_f), | |
5125 | _("'CPSR' or 'SPSR' expected")); | |
5126 | inst.instruction |= inst.operands[0].reg << 12; | |
5127 | inst.instruction |= (inst.operands[1].imm & SPSR_BIT); | |
5128 | } | |
b99bd4ef | 5129 | |
c19d1205 ZW |
5130 | /* Two possible forms: |
5131 | "{C|S}PSR_<field>, Rm", | |
5132 | "{C|S}PSR_f, #expression". */ | |
b99bd4ef | 5133 | |
c19d1205 ZW |
5134 | static void |
5135 | do_msr (void) | |
5136 | { | |
5137 | inst.instruction |= inst.operands[0].imm; | |
5138 | if (inst.operands[1].isreg) | |
5139 | inst.instruction |= inst.operands[1].reg; | |
5140 | else | |
b99bd4ef | 5141 | { |
c19d1205 ZW |
5142 | inst.instruction |= INST_IMMEDIATE; |
5143 | inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE; | |
5144 | inst.reloc.pc_rel = 0; | |
b99bd4ef | 5145 | } |
b99bd4ef NC |
5146 | } |
5147 | ||
c19d1205 ZW |
5148 | static void |
5149 | do_mul (void) | |
a737bd4d | 5150 | { |
c19d1205 ZW |
5151 | if (!inst.operands[2].present) |
5152 | inst.operands[2].reg = inst.operands[0].reg; | |
5153 | inst.instruction |= inst.operands[0].reg << 16; | |
5154 | inst.instruction |= inst.operands[1].reg; | |
5155 | inst.instruction |= inst.operands[2].reg << 8; | |
a737bd4d | 5156 | |
c19d1205 ZW |
5157 | if (inst.operands[0].reg == inst.operands[1].reg) |
5158 | as_tsktsk (_("rd and rm should be different in mul")); | |
a737bd4d NC |
5159 | } |
5160 | ||
c19d1205 ZW |
5161 | /* Long Multiply Parser |
5162 | UMULL RdLo, RdHi, Rm, Rs | |
5163 | SMULL RdLo, RdHi, Rm, Rs | |
5164 | UMLAL RdLo, RdHi, Rm, Rs | |
5165 | SMLAL RdLo, RdHi, Rm, Rs. */ | |
b99bd4ef NC |
5166 | |
5167 | static void | |
c19d1205 | 5168 | do_mull (void) |
b99bd4ef | 5169 | { |
c19d1205 ZW |
5170 | inst.instruction |= inst.operands[0].reg << 12; |
5171 | inst.instruction |= inst.operands[1].reg << 16; | |
5172 | inst.instruction |= inst.operands[2].reg; | |
5173 | inst.instruction |= inst.operands[3].reg << 8; | |
b99bd4ef | 5174 | |
c19d1205 ZW |
5175 | /* rdhi, rdlo and rm must all be different. */ |
5176 | if (inst.operands[0].reg == inst.operands[1].reg | |
5177 | || inst.operands[0].reg == inst.operands[2].reg | |
5178 | || inst.operands[1].reg == inst.operands[2].reg) | |
5179 | as_tsktsk (_("rdhi, rdlo and rm must all be different")); | |
5180 | } | |
b99bd4ef | 5181 | |
c19d1205 ZW |
5182 | static void |
5183 | do_nop (void) | |
5184 | { | |
5185 | if (inst.operands[0].present) | |
5186 | { | |
5187 | /* Architectural NOP hints are CPSR sets with no bits selected. */ | |
5188 | inst.instruction &= 0xf0000000; | |
5189 | inst.instruction |= 0x0320f000 + inst.operands[0].imm; | |
5190 | } | |
b99bd4ef NC |
5191 | } |
5192 | ||
c19d1205 ZW |
5193 | /* ARM V6 Pack Halfword Bottom Top instruction (argument parse). |
5194 | PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>} | |
5195 | Condition defaults to COND_ALWAYS. | |
5196 | Error if Rd, Rn or Rm are R15. */ | |
b99bd4ef NC |
5197 | |
5198 | static void | |
c19d1205 | 5199 | do_pkhbt (void) |
b99bd4ef | 5200 | { |
c19d1205 ZW |
5201 | inst.instruction |= inst.operands[0].reg << 12; |
5202 | inst.instruction |= inst.operands[1].reg << 16; | |
5203 | inst.instruction |= inst.operands[2].reg; | |
5204 | if (inst.operands[3].present) | |
5205 | encode_arm_shift (3); | |
5206 | } | |
b99bd4ef | 5207 | |
c19d1205 | 5208 | /* ARM V6 PKHTB (Argument Parse). */ |
b99bd4ef | 5209 | |
c19d1205 ZW |
5210 | static void |
5211 | do_pkhtb (void) | |
5212 | { | |
5213 | if (!inst.operands[3].present) | |
b99bd4ef | 5214 | { |
c19d1205 ZW |
5215 | /* If the shift specifier is omitted, turn the instruction |
5216 | into pkhbt rd, rm, rn. */ | |
5217 | inst.instruction &= 0xfff00010; | |
5218 | inst.instruction |= inst.operands[0].reg << 12; | |
5219 | inst.instruction |= inst.operands[1].reg; | |
5220 | inst.instruction |= inst.operands[2].reg << 16; | |
b99bd4ef NC |
5221 | } |
5222 | else | |
5223 | { | |
c19d1205 ZW |
5224 | inst.instruction |= inst.operands[0].reg << 12; |
5225 | inst.instruction |= inst.operands[1].reg << 16; | |
5226 | inst.instruction |= inst.operands[2].reg; | |
5227 | encode_arm_shift (3); | |
b99bd4ef NC |
5228 | } |
5229 | } | |
5230 | ||
c19d1205 ZW |
5231 | /* ARMv5TE: Preload-Cache |
5232 | ||
5233 | PLD <addr_mode> | |
5234 | ||
5235 | Syntactically, like LDR with B=1, W=0, L=1. */ | |
b99bd4ef NC |
5236 | |
5237 | static void | |
c19d1205 | 5238 | do_pld (void) |
b99bd4ef | 5239 | { |
c19d1205 ZW |
5240 | constraint (!inst.operands[0].isreg, |
5241 | _("'[' expected after PLD mnemonic")); | |
5242 | constraint (inst.operands[0].postind, | |
5243 | _("post-indexed expression used in preload instruction")); | |
5244 | constraint (inst.operands[0].writeback, | |
5245 | _("writeback used in preload instruction")); | |
5246 | constraint (!inst.operands[0].preind, | |
5247 | _("unindexed addressing used in preload instruction")); | |
c19d1205 ZW |
5248 | encode_arm_addr_mode_2 (0, /*is_t=*/FALSE); |
5249 | } | |
b99bd4ef | 5250 | |
62b3e311 PB |
5251 | /* ARMv7: PLI <addr_mode> */ |
5252 | static void | |
5253 | do_pli (void) | |
5254 | { | |
5255 | constraint (!inst.operands[0].isreg, | |
5256 | _("'[' expected after PLI mnemonic")); | |
5257 | constraint (inst.operands[0].postind, | |
5258 | _("post-indexed expression used in preload instruction")); | |
5259 | constraint (inst.operands[0].writeback, | |
5260 | _("writeback used in preload instruction")); | |
5261 | constraint (!inst.operands[0].preind, | |
5262 | _("unindexed addressing used in preload instruction")); | |
5263 | encode_arm_addr_mode_2 (0, /*is_t=*/FALSE); | |
5264 | inst.instruction &= ~PRE_INDEX; | |
5265 | } | |
5266 | ||
c19d1205 ZW |
5267 | static void |
5268 | do_push_pop (void) | |
5269 | { | |
5270 | inst.operands[1] = inst.operands[0]; | |
5271 | memset (&inst.operands[0], 0, sizeof inst.operands[0]); | |
5272 | inst.operands[0].isreg = 1; | |
5273 | inst.operands[0].writeback = 1; | |
5274 | inst.operands[0].reg = REG_SP; | |
5275 | do_ldmstm (); | |
5276 | } | |
b99bd4ef | 5277 | |
c19d1205 ZW |
5278 | /* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the |
5279 | word at the specified address and the following word | |
5280 | respectively. | |
5281 | Unconditionally executed. | |
5282 | Error if Rn is R15. */ | |
b99bd4ef | 5283 | |
c19d1205 ZW |
5284 | static void |
5285 | do_rfe (void) | |
5286 | { | |
5287 | inst.instruction |= inst.operands[0].reg << 16; | |
5288 | if (inst.operands[0].writeback) | |
5289 | inst.instruction |= WRITE_BACK; | |
5290 | } | |
b99bd4ef | 5291 | |
c19d1205 | 5292 | /* ARM V6 ssat (argument parse). */ |
b99bd4ef | 5293 | |
c19d1205 ZW |
5294 | static void |
5295 | do_ssat (void) | |
5296 | { | |
5297 | inst.instruction |= inst.operands[0].reg << 12; | |
5298 | inst.instruction |= (inst.operands[1].imm - 1) << 16; | |
5299 | inst.instruction |= inst.operands[2].reg; | |
b99bd4ef | 5300 | |
c19d1205 ZW |
5301 | if (inst.operands[3].present) |
5302 | encode_arm_shift (3); | |
b99bd4ef NC |
5303 | } |
5304 | ||
c19d1205 | 5305 | /* ARM V6 usat (argument parse). */ |
b99bd4ef NC |
5306 | |
5307 | static void | |
c19d1205 | 5308 | do_usat (void) |
b99bd4ef | 5309 | { |
c19d1205 ZW |
5310 | inst.instruction |= inst.operands[0].reg << 12; |
5311 | inst.instruction |= inst.operands[1].imm << 16; | |
5312 | inst.instruction |= inst.operands[2].reg; | |
b99bd4ef | 5313 | |
c19d1205 ZW |
5314 | if (inst.operands[3].present) |
5315 | encode_arm_shift (3); | |
b99bd4ef NC |
5316 | } |
5317 | ||
c19d1205 | 5318 | /* ARM V6 ssat16 (argument parse). */ |
09d92015 MM |
5319 | |
5320 | static void | |
c19d1205 | 5321 | do_ssat16 (void) |
09d92015 | 5322 | { |
c19d1205 ZW |
5323 | inst.instruction |= inst.operands[0].reg << 12; |
5324 | inst.instruction |= ((inst.operands[1].imm - 1) << 16); | |
5325 | inst.instruction |= inst.operands[2].reg; | |
09d92015 MM |
5326 | } |
5327 | ||
c19d1205 ZW |
5328 | static void |
5329 | do_usat16 (void) | |
a737bd4d | 5330 | { |
c19d1205 ZW |
5331 | inst.instruction |= inst.operands[0].reg << 12; |
5332 | inst.instruction |= inst.operands[1].imm << 16; | |
5333 | inst.instruction |= inst.operands[2].reg; | |
5334 | } | |
a737bd4d | 5335 | |
c19d1205 ZW |
5336 | /* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while |
5337 | preserving the other bits. | |
a737bd4d | 5338 | |
c19d1205 ZW |
5339 | setend <endian_specifier>, where <endian_specifier> is either |
5340 | BE or LE. */ | |
a737bd4d | 5341 | |
c19d1205 ZW |
5342 | static void |
5343 | do_setend (void) | |
5344 | { | |
5345 | if (inst.operands[0].imm) | |
5346 | inst.instruction |= 0x200; | |
a737bd4d NC |
5347 | } |
5348 | ||
5349 | static void | |
c19d1205 | 5350 | do_shift (void) |
a737bd4d | 5351 | { |
c19d1205 ZW |
5352 | unsigned int Rm = (inst.operands[1].present |
5353 | ? inst.operands[1].reg | |
5354 | : inst.operands[0].reg); | |
a737bd4d | 5355 | |
c19d1205 ZW |
5356 | inst.instruction |= inst.operands[0].reg << 12; |
5357 | inst.instruction |= Rm; | |
5358 | if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */ | |
a737bd4d | 5359 | { |
c19d1205 ZW |
5360 | inst.instruction |= inst.operands[2].reg << 8; |
5361 | inst.instruction |= SHIFT_BY_REG; | |
a737bd4d NC |
5362 | } |
5363 | else | |
c19d1205 | 5364 | inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM; |
a737bd4d NC |
5365 | } |
5366 | ||
09d92015 | 5367 | static void |
3eb17e6b | 5368 | do_smc (void) |
09d92015 | 5369 | { |
3eb17e6b | 5370 | inst.reloc.type = BFD_RELOC_ARM_SMC; |
c19d1205 | 5371 | inst.reloc.pc_rel = 0; |
09d92015 MM |
5372 | } |
5373 | ||
09d92015 | 5374 | static void |
c19d1205 | 5375 | do_swi (void) |
09d92015 | 5376 | { |
c19d1205 ZW |
5377 | inst.reloc.type = BFD_RELOC_ARM_SWI; |
5378 | inst.reloc.pc_rel = 0; | |
09d92015 MM |
5379 | } |
5380 | ||
c19d1205 ZW |
5381 | /* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse) |
5382 | SMLAxy{cond} Rd,Rm,Rs,Rn | |
5383 | SMLAWy{cond} Rd,Rm,Rs,Rn | |
5384 | Error if any register is R15. */ | |
e16bb312 | 5385 | |
c19d1205 ZW |
5386 | static void |
5387 | do_smla (void) | |
e16bb312 | 5388 | { |
c19d1205 ZW |
5389 | inst.instruction |= inst.operands[0].reg << 16; |
5390 | inst.instruction |= inst.operands[1].reg; | |
5391 | inst.instruction |= inst.operands[2].reg << 8; | |
5392 | inst.instruction |= inst.operands[3].reg << 12; | |
5393 | } | |
a737bd4d | 5394 | |
c19d1205 ZW |
5395 | /* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse) |
5396 | SMLALxy{cond} Rdlo,Rdhi,Rm,Rs | |
5397 | Error if any register is R15. | |
5398 | Warning if Rdlo == Rdhi. */ | |
a737bd4d | 5399 | |
c19d1205 ZW |
5400 | static void |
5401 | do_smlal (void) | |
5402 | { | |
5403 | inst.instruction |= inst.operands[0].reg << 12; | |
5404 | inst.instruction |= inst.operands[1].reg << 16; | |
5405 | inst.instruction |= inst.operands[2].reg; | |
5406 | inst.instruction |= inst.operands[3].reg << 8; | |
a737bd4d | 5407 | |
c19d1205 ZW |
5408 | if (inst.operands[0].reg == inst.operands[1].reg) |
5409 | as_tsktsk (_("rdhi and rdlo must be different")); | |
5410 | } | |
a737bd4d | 5411 | |
c19d1205 ZW |
5412 | /* ARM V5E (El Segundo) signed-multiply (argument parse) |
5413 | SMULxy{cond} Rd,Rm,Rs | |
5414 | Error if any register is R15. */ | |
a737bd4d | 5415 | |
c19d1205 ZW |
5416 | static void |
5417 | do_smul (void) | |
5418 | { | |
5419 | inst.instruction |= inst.operands[0].reg << 16; | |
5420 | inst.instruction |= inst.operands[1].reg; | |
5421 | inst.instruction |= inst.operands[2].reg << 8; | |
5422 | } | |
a737bd4d | 5423 | |
c19d1205 | 5424 | /* ARM V6 srs (argument parse). */ |
a737bd4d | 5425 | |
c19d1205 ZW |
5426 | static void |
5427 | do_srs (void) | |
5428 | { | |
5429 | inst.instruction |= inst.operands[0].imm; | |
5430 | if (inst.operands[0].writeback) | |
5431 | inst.instruction |= WRITE_BACK; | |
5432 | } | |
a737bd4d | 5433 | |
c19d1205 | 5434 | /* ARM V6 strex (argument parse). */ |
a737bd4d | 5435 | |
c19d1205 ZW |
5436 | static void |
5437 | do_strex (void) | |
5438 | { | |
5439 | constraint (!inst.operands[2].isreg || !inst.operands[2].preind | |
5440 | || inst.operands[2].postind || inst.operands[2].writeback | |
5441 | || inst.operands[2].immisreg || inst.operands[2].shifted | |
01cfc07f NC |
5442 | || inst.operands[2].negative |
5443 | /* See comment in do_ldrex(). */ | |
5444 | || (inst.operands[2].reg == REG_PC), | |
5445 | BAD_ADDR_MODE); | |
a737bd4d | 5446 | |
c19d1205 ZW |
5447 | constraint (inst.operands[0].reg == inst.operands[1].reg |
5448 | || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP); | |
a737bd4d | 5449 | |
c19d1205 ZW |
5450 | constraint (inst.reloc.exp.X_op != O_constant |
5451 | || inst.reloc.exp.X_add_number != 0, | |
5452 | _("offset must be zero in ARM encoding")); | |
a737bd4d | 5453 | |
c19d1205 ZW |
5454 | inst.instruction |= inst.operands[0].reg << 12; |
5455 | inst.instruction |= inst.operands[1].reg; | |
5456 | inst.instruction |= inst.operands[2].reg << 16; | |
5457 | inst.reloc.type = BFD_RELOC_UNUSED; | |
e16bb312 NC |
5458 | } |
5459 | ||
5460 | static void | |
c19d1205 | 5461 | do_strexd (void) |
e16bb312 | 5462 | { |
c19d1205 ZW |
5463 | constraint (inst.operands[1].reg % 2 != 0, |
5464 | _("even register required")); | |
5465 | constraint (inst.operands[2].present | |
5466 | && inst.operands[2].reg != inst.operands[1].reg + 1, | |
5467 | _("can only store two consecutive registers")); | |
5468 | /* If op 2 were present and equal to PC, this function wouldn't | |
5469 | have been called in the first place. */ | |
5470 | constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here")); | |
e16bb312 | 5471 | |
c19d1205 ZW |
5472 | constraint (inst.operands[0].reg == inst.operands[1].reg |
5473 | || inst.operands[0].reg == inst.operands[1].reg + 1 | |
5474 | || inst.operands[0].reg == inst.operands[3].reg, | |
5475 | BAD_OVERLAP); | |
e16bb312 | 5476 | |
c19d1205 ZW |
5477 | inst.instruction |= inst.operands[0].reg << 12; |
5478 | inst.instruction |= inst.operands[1].reg; | |
5479 | inst.instruction |= inst.operands[3].reg << 16; | |
e16bb312 NC |
5480 | } |
5481 | ||
c19d1205 ZW |
5482 | /* ARM V6 SXTAH extracts a 16-bit value from a register, sign |
5483 | extends it to 32-bits, and adds the result to a value in another | |
5484 | register. You can specify a rotation by 0, 8, 16, or 24 bits | |
5485 | before extracting the 16-bit value. | |
5486 | SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>} | |
5487 | Condition defaults to COND_ALWAYS. | |
5488 | Error if any register uses R15. */ | |
5489 | ||
e16bb312 | 5490 | static void |
c19d1205 | 5491 | do_sxtah (void) |
e16bb312 | 5492 | { |
c19d1205 ZW |
5493 | inst.instruction |= inst.operands[0].reg << 12; |
5494 | inst.instruction |= inst.operands[1].reg << 16; | |
5495 | inst.instruction |= inst.operands[2].reg; | |
5496 | inst.instruction |= inst.operands[3].imm << 10; | |
5497 | } | |
e16bb312 | 5498 | |
c19d1205 | 5499 | /* ARM V6 SXTH. |
e16bb312 | 5500 | |
c19d1205 ZW |
5501 | SXTH {<cond>} <Rd>, <Rm>{, <rotation>} |
5502 | Condition defaults to COND_ALWAYS. | |
5503 | Error if any register uses R15. */ | |
e16bb312 NC |
5504 | |
5505 | static void | |
c19d1205 | 5506 | do_sxth (void) |
e16bb312 | 5507 | { |
c19d1205 ZW |
5508 | inst.instruction |= inst.operands[0].reg << 12; |
5509 | inst.instruction |= inst.operands[1].reg; | |
5510 | inst.instruction |= inst.operands[2].imm << 10; | |
e16bb312 | 5511 | } |
c19d1205 ZW |
5512 | \f |
5513 | /* VFP instructions. In a logical order: SP variant first, monad | |
5514 | before dyad, arithmetic then move then load/store. */ | |
e16bb312 NC |
5515 | |
5516 | static void | |
c19d1205 | 5517 | do_vfp_sp_monadic (void) |
e16bb312 | 5518 | { |
c19d1205 ZW |
5519 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd); |
5520 | encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sm); | |
e16bb312 NC |
5521 | } |
5522 | ||
5523 | static void | |
c19d1205 | 5524 | do_vfp_sp_dyadic (void) |
e16bb312 | 5525 | { |
c19d1205 ZW |
5526 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd); |
5527 | encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sn); | |
5528 | encode_arm_vfp_sp_reg (inst.operands[2].reg, VFP_REG_Sm); | |
e16bb312 NC |
5529 | } |
5530 | ||
5531 | static void | |
c19d1205 | 5532 | do_vfp_sp_compare_z (void) |
e16bb312 | 5533 | { |
c19d1205 | 5534 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd); |
e16bb312 NC |
5535 | } |
5536 | ||
5537 | static void | |
c19d1205 | 5538 | do_vfp_dp_sp_cvt (void) |
e16bb312 | 5539 | { |
c19d1205 ZW |
5540 | inst.instruction |= inst.operands[0].reg << 12; |
5541 | encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sm); | |
e16bb312 NC |
5542 | } |
5543 | ||
5544 | static void | |
c19d1205 | 5545 | do_vfp_sp_dp_cvt (void) |
e16bb312 | 5546 | { |
c19d1205 ZW |
5547 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd); |
5548 | inst.instruction |= inst.operands[1].reg; | |
e16bb312 NC |
5549 | } |
5550 | ||
5551 | static void | |
c19d1205 | 5552 | do_vfp_reg_from_sp (void) |
e16bb312 | 5553 | { |
c19d1205 ZW |
5554 | inst.instruction |= inst.operands[0].reg << 12; |
5555 | encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sn); | |
e16bb312 NC |
5556 | } |
5557 | ||
5558 | static void | |
c19d1205 | 5559 | do_vfp_reg2_from_sp2 (void) |
e16bb312 | 5560 | { |
c19d1205 ZW |
5561 | constraint (inst.operands[2].imm != 2, |
5562 | _("only two consecutive VFP SP registers allowed here")); | |
5563 | inst.instruction |= inst.operands[0].reg << 12; | |
5564 | inst.instruction |= inst.operands[1].reg << 16; | |
5565 | encode_arm_vfp_sp_reg (inst.operands[2].reg, VFP_REG_Sm); | |
e16bb312 NC |
5566 | } |
5567 | ||
5568 | static void | |
c19d1205 | 5569 | do_vfp_sp_from_reg (void) |
e16bb312 | 5570 | { |
c19d1205 ZW |
5571 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sn); |
5572 | inst.instruction |= inst.operands[1].reg << 12; | |
e16bb312 NC |
5573 | } |
5574 | ||
5575 | static void | |
c19d1205 | 5576 | do_vfp_sp2_from_reg2 (void) |
e16bb312 | 5577 | { |
c19d1205 ZW |
5578 | constraint (inst.operands[0].imm != 2, |
5579 | _("only two consecutive VFP SP registers allowed here")); | |
5580 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sm); | |
5581 | inst.instruction |= inst.operands[1].reg << 12; | |
5582 | inst.instruction |= inst.operands[2].reg << 16; | |
e16bb312 NC |
5583 | } |
5584 | ||
5585 | static void | |
c19d1205 | 5586 | do_vfp_sp_ldst (void) |
e16bb312 | 5587 | { |
c19d1205 ZW |
5588 | encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd); |
5589 | encode_arm_cp_address (1, FALSE, TRUE, 0); | |
e16bb312 NC |
5590 | } |
5591 | ||
5592 | static void | |
c19d1205 | 5593 | do_vfp_dp_ldst (void) |
e16bb312 | 5594 | { |
c19d1205 ZW |
5595 | inst.instruction |= inst.operands[0].reg << 12; |
5596 | encode_arm_cp_address (1, FALSE, TRUE, 0); | |
e16bb312 NC |
5597 | } |
5598 | ||
c19d1205 | 5599 | |
e16bb312 | 5600 | static void |
c19d1205 | 5601 | vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type) |
e16bb312 | 5602 | { |
c19d1205 ZW |
5603 | if (inst.operands[0].writeback) |
5604 | inst.instruction |= WRITE_BACK; | |
5605 | else | |
5606 | constraint (ldstm_type != VFP_LDSTMIA, | |
5607 | _("this addressing mode requires base-register writeback")); | |
5608 | inst.instruction |= inst.operands[0].reg << 16; | |
5609 | encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sd); | |
5610 | inst.instruction |= inst.operands[1].imm; | |
e16bb312 NC |
5611 | } |
5612 | ||
5613 | static void | |
c19d1205 | 5614 | vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type) |
e16bb312 | 5615 | { |
c19d1205 | 5616 | int count; |
e16bb312 | 5617 | |
c19d1205 ZW |
5618 | if (inst.operands[0].writeback) |
5619 | inst.instruction |= WRITE_BACK; | |
5620 | else | |
5621 | constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX, | |
5622 | _("this addressing mode requires base-register writeback")); | |
e16bb312 | 5623 | |
c19d1205 ZW |
5624 | inst.instruction |= inst.operands[0].reg << 16; |
5625 | inst.instruction |= inst.operands[1].reg << 12; | |
e16bb312 | 5626 | |
c19d1205 ZW |
5627 | count = inst.operands[1].imm << 1; |
5628 | if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX) | |
5629 | count += 1; | |
e16bb312 | 5630 | |
c19d1205 | 5631 | inst.instruction |= count; |
e16bb312 NC |
5632 | } |
5633 | ||
5634 | static void | |
c19d1205 | 5635 | do_vfp_sp_ldstmia (void) |
e16bb312 | 5636 | { |
c19d1205 | 5637 | vfp_sp_ldstm (VFP_LDSTMIA); |
e16bb312 NC |
5638 | } |
5639 | ||
5640 | static void | |
c19d1205 | 5641 | do_vfp_sp_ldstmdb (void) |
e16bb312 | 5642 | { |
c19d1205 | 5643 | vfp_sp_ldstm (VFP_LDSTMDB); |
e16bb312 NC |
5644 | } |
5645 | ||
5646 | static void | |
c19d1205 | 5647 | do_vfp_dp_ldstmia (void) |
e16bb312 | 5648 | { |
c19d1205 | 5649 | vfp_dp_ldstm (VFP_LDSTMIA); |
e16bb312 NC |
5650 | } |
5651 | ||
5652 | static void | |
c19d1205 | 5653 | do_vfp_dp_ldstmdb (void) |
e16bb312 | 5654 | { |
c19d1205 | 5655 | vfp_dp_ldstm (VFP_LDSTMDB); |
e16bb312 NC |
5656 | } |
5657 | ||
5658 | static void | |
c19d1205 | 5659 | do_vfp_xp_ldstmia (void) |
e16bb312 | 5660 | { |
c19d1205 ZW |
5661 | vfp_dp_ldstm (VFP_LDSTMIAX); |
5662 | } | |
e16bb312 | 5663 | |
c19d1205 ZW |
5664 | static void |
5665 | do_vfp_xp_ldstmdb (void) | |
5666 | { | |
5667 | vfp_dp_ldstm (VFP_LDSTMDBX); | |
e16bb312 | 5668 | } |
c19d1205 ZW |
5669 | \f |
5670 | /* FPA instructions. Also in a logical order. */ | |
e16bb312 | 5671 | |
c19d1205 ZW |
5672 | static void |
5673 | do_fpa_cmp (void) | |
5674 | { | |
5675 | inst.instruction |= inst.operands[0].reg << 16; | |
5676 | inst.instruction |= inst.operands[1].reg; | |
5677 | } | |
b99bd4ef NC |
5678 | |
5679 | static void | |
c19d1205 | 5680 | do_fpa_ldmstm (void) |
b99bd4ef | 5681 | { |
c19d1205 ZW |
5682 | inst.instruction |= inst.operands[0].reg << 12; |
5683 | switch (inst.operands[1].imm) | |
5684 | { | |
5685 | case 1: inst.instruction |= CP_T_X; break; | |
5686 | case 2: inst.instruction |= CP_T_Y; break; | |
5687 | case 3: inst.instruction |= CP_T_Y | CP_T_X; break; | |
5688 | case 4: break; | |
5689 | default: abort (); | |
5690 | } | |
b99bd4ef | 5691 | |
c19d1205 ZW |
5692 | if (inst.instruction & (PRE_INDEX | INDEX_UP)) |
5693 | { | |
5694 | /* The instruction specified "ea" or "fd", so we can only accept | |
5695 | [Rn]{!}. The instruction does not really support stacking or | |
5696 | unstacking, so we have to emulate these by setting appropriate | |
5697 | bits and offsets. */ | |
5698 | constraint (inst.reloc.exp.X_op != O_constant | |
5699 | || inst.reloc.exp.X_add_number != 0, | |
5700 | _("this instruction does not support indexing")); | |
b99bd4ef | 5701 | |
c19d1205 ZW |
5702 | if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback) |
5703 | inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm; | |
b99bd4ef | 5704 | |
c19d1205 ZW |
5705 | if (!(inst.instruction & INDEX_UP)) |
5706 | inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number; | |
b99bd4ef | 5707 | |
c19d1205 ZW |
5708 | if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback) |
5709 | { | |
5710 | inst.operands[2].preind = 0; | |
5711 | inst.operands[2].postind = 1; | |
5712 | } | |
5713 | } | |
b99bd4ef | 5714 | |
c19d1205 | 5715 | encode_arm_cp_address (2, TRUE, TRUE, 0); |
b99bd4ef | 5716 | } |
c19d1205 ZW |
5717 | \f |
5718 | /* iWMMXt instructions: strictly in alphabetical order. */ | |
b99bd4ef | 5719 | |
c19d1205 ZW |
5720 | static void |
5721 | do_iwmmxt_tandorc (void) | |
5722 | { | |
5723 | constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here")); | |
5724 | } | |
b99bd4ef | 5725 | |
c19d1205 ZW |
5726 | static void |
5727 | do_iwmmxt_textrc (void) | |
5728 | { | |
5729 | inst.instruction |= inst.operands[0].reg << 12; | |
5730 | inst.instruction |= inst.operands[1].imm; | |
5731 | } | |
b99bd4ef NC |
5732 | |
5733 | static void | |
c19d1205 | 5734 | do_iwmmxt_textrm (void) |
b99bd4ef | 5735 | { |
c19d1205 ZW |
5736 | inst.instruction |= inst.operands[0].reg << 12; |
5737 | inst.instruction |= inst.operands[1].reg << 16; | |
5738 | inst.instruction |= inst.operands[2].imm; | |
5739 | } | |
b99bd4ef | 5740 | |
c19d1205 ZW |
5741 | static void |
5742 | do_iwmmxt_tinsr (void) | |
5743 | { | |
5744 | inst.instruction |= inst.operands[0].reg << 16; | |
5745 | inst.instruction |= inst.operands[1].reg << 12; | |
5746 | inst.instruction |= inst.operands[2].imm; | |
5747 | } | |
b99bd4ef | 5748 | |
c19d1205 ZW |
5749 | static void |
5750 | do_iwmmxt_tmia (void) | |
5751 | { | |
5752 | inst.instruction |= inst.operands[0].reg << 5; | |
5753 | inst.instruction |= inst.operands[1].reg; | |
5754 | inst.instruction |= inst.operands[2].reg << 12; | |
5755 | } | |
b99bd4ef | 5756 | |
c19d1205 ZW |
5757 | static void |
5758 | do_iwmmxt_waligni (void) | |
5759 | { | |
5760 | inst.instruction |= inst.operands[0].reg << 12; | |
5761 | inst.instruction |= inst.operands[1].reg << 16; | |
5762 | inst.instruction |= inst.operands[2].reg; | |
5763 | inst.instruction |= inst.operands[3].imm << 20; | |
5764 | } | |
b99bd4ef | 5765 | |
c19d1205 ZW |
5766 | static void |
5767 | do_iwmmxt_wmov (void) | |
5768 | { | |
5769 | /* WMOV rD, rN is an alias for WOR rD, rN, rN. */ | |
5770 | inst.instruction |= inst.operands[0].reg << 12; | |
5771 | inst.instruction |= inst.operands[1].reg << 16; | |
5772 | inst.instruction |= inst.operands[1].reg; | |
5773 | } | |
b99bd4ef | 5774 | |
c19d1205 ZW |
5775 | static void |
5776 | do_iwmmxt_wldstbh (void) | |
5777 | { | |
8f06b2d8 | 5778 | int reloc; |
c19d1205 ZW |
5779 | inst.instruction |= inst.operands[0].reg << 12; |
5780 | inst.reloc.exp.X_add_number *= 4; | |
8f06b2d8 PB |
5781 | if (thumb_mode) |
5782 | reloc = BFD_RELOC_ARM_T32_CP_OFF_IMM_S2; | |
5783 | else | |
5784 | reloc = BFD_RELOC_ARM_CP_OFF_IMM_S2; | |
5785 | encode_arm_cp_address (1, TRUE, FALSE, reloc); | |
b99bd4ef NC |
5786 | } |
5787 | ||
c19d1205 ZW |
5788 | static void |
5789 | do_iwmmxt_wldstw (void) | |
5790 | { | |
5791 | /* RIWR_RIWC clears .isreg for a control register. */ | |
5792 | if (!inst.operands[0].isreg) | |
5793 | { | |
5794 | constraint (inst.cond != COND_ALWAYS, BAD_COND); | |
5795 | inst.instruction |= 0xf0000000; | |
5796 | } | |
b99bd4ef | 5797 | |
c19d1205 ZW |
5798 | inst.instruction |= inst.operands[0].reg << 12; |
5799 | encode_arm_cp_address (1, TRUE, TRUE, 0); | |
5800 | } | |
b99bd4ef NC |
5801 | |
5802 | static void | |
c19d1205 | 5803 | do_iwmmxt_wldstd (void) |
b99bd4ef | 5804 | { |
c19d1205 | 5805 | inst.instruction |= inst.operands[0].reg << 12; |
f2184508 | 5806 | encode_arm_cp_address (1, TRUE, FALSE, 0); |
c19d1205 | 5807 | } |
b99bd4ef | 5808 | |
c19d1205 ZW |
5809 | static void |
5810 | do_iwmmxt_wshufh (void) | |
5811 | { | |
5812 | inst.instruction |= inst.operands[0].reg << 12; | |
5813 | inst.instruction |= inst.operands[1].reg << 16; | |
5814 | inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16); | |
5815 | inst.instruction |= (inst.operands[2].imm & 0x0f); | |
5816 | } | |
b99bd4ef | 5817 | |
c19d1205 ZW |
5818 | static void |
5819 | do_iwmmxt_wzero (void) | |
5820 | { | |
5821 | /* WZERO reg is an alias for WANDN reg, reg, reg. */ | |
5822 | inst.instruction |= inst.operands[0].reg; | |
5823 | inst.instruction |= inst.operands[0].reg << 12; | |
5824 | inst.instruction |= inst.operands[0].reg << 16; | |
5825 | } | |
5826 | \f | |
5827 | /* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register | |
5828 | operations first, then control, shift, and load/store. */ | |
b99bd4ef | 5829 | |
c19d1205 | 5830 | /* Insns like "foo X,Y,Z". */ |
b99bd4ef | 5831 | |
c19d1205 ZW |
5832 | static void |
5833 | do_mav_triple (void) | |
5834 | { | |
5835 | inst.instruction |= inst.operands[0].reg << 16; | |
5836 | inst.instruction |= inst.operands[1].reg; | |
5837 | inst.instruction |= inst.operands[2].reg << 12; | |
5838 | } | |
b99bd4ef | 5839 | |
c19d1205 ZW |
5840 | /* Insns like "foo W,X,Y,Z". |
5841 | where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */ | |
a737bd4d | 5842 | |
c19d1205 ZW |
5843 | static void |
5844 | do_mav_quad (void) | |
5845 | { | |
5846 | inst.instruction |= inst.operands[0].reg << 5; | |
5847 | inst.instruction |= inst.operands[1].reg << 12; | |
5848 | inst.instruction |= inst.operands[2].reg << 16; | |
5849 | inst.instruction |= inst.operands[3].reg; | |
a737bd4d NC |
5850 | } |
5851 | ||
c19d1205 ZW |
5852 | /* cfmvsc32<cond> DSPSC,MVDX[15:0]. */ |
5853 | static void | |
5854 | do_mav_dspsc (void) | |
a737bd4d | 5855 | { |
c19d1205 ZW |
5856 | inst.instruction |= inst.operands[1].reg << 12; |
5857 | } | |
a737bd4d | 5858 | |
c19d1205 ZW |
5859 | /* Maverick shift immediate instructions. |
5860 | cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0]. | |
5861 | cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */ | |
a737bd4d | 5862 | |
c19d1205 ZW |
5863 | static void |
5864 | do_mav_shift (void) | |
5865 | { | |
5866 | int imm = inst.operands[2].imm; | |
a737bd4d | 5867 | |
c19d1205 ZW |
5868 | inst.instruction |= inst.operands[0].reg << 12; |
5869 | inst.instruction |= inst.operands[1].reg << 16; | |
a737bd4d | 5870 | |
c19d1205 ZW |
5871 | /* Bits 0-3 of the insn should have bits 0-3 of the immediate. |
5872 | Bits 5-7 of the insn should have bits 4-6 of the immediate. | |
5873 | Bit 4 should be 0. */ | |
5874 | imm = (imm & 0xf) | ((imm & 0x70) << 1); | |
a737bd4d | 5875 | |
c19d1205 ZW |
5876 | inst.instruction |= imm; |
5877 | } | |
5878 | \f | |
5879 | /* XScale instructions. Also sorted arithmetic before move. */ | |
a737bd4d | 5880 | |
c19d1205 ZW |
5881 | /* Xscale multiply-accumulate (argument parse) |
5882 | MIAcc acc0,Rm,Rs | |
5883 | MIAPHcc acc0,Rm,Rs | |
5884 | MIAxycc acc0,Rm,Rs. */ | |
a737bd4d | 5885 | |
c19d1205 ZW |
5886 | static void |
5887 | do_xsc_mia (void) | |
5888 | { | |
5889 | inst.instruction |= inst.operands[1].reg; | |
5890 | inst.instruction |= inst.operands[2].reg << 12; | |
5891 | } | |
a737bd4d | 5892 | |
c19d1205 | 5893 | /* Xscale move-accumulator-register (argument parse) |
a737bd4d | 5894 | |
c19d1205 | 5895 | MARcc acc0,RdLo,RdHi. */ |
b99bd4ef | 5896 | |
c19d1205 ZW |
5897 | static void |
5898 | do_xsc_mar (void) | |
5899 | { | |
5900 | inst.instruction |= inst.operands[1].reg << 12; | |
5901 | inst.instruction |= inst.operands[2].reg << 16; | |
b99bd4ef NC |
5902 | } |
5903 | ||
c19d1205 | 5904 | /* Xscale move-register-accumulator (argument parse) |
b99bd4ef | 5905 | |
c19d1205 | 5906 | MRAcc RdLo,RdHi,acc0. */ |
b99bd4ef NC |
5907 | |
5908 | static void | |
c19d1205 | 5909 | do_xsc_mra (void) |
b99bd4ef | 5910 | { |
c19d1205 ZW |
5911 | constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP); |
5912 | inst.instruction |= inst.operands[0].reg << 12; | |
5913 | inst.instruction |= inst.operands[1].reg << 16; | |
5914 | } | |
5915 | \f | |
5916 | /* Encoding functions relevant only to Thumb. */ | |
b99bd4ef | 5917 | |
c19d1205 ZW |
5918 | /* inst.operands[i] is a shifted-register operand; encode |
5919 | it into inst.instruction in the format used by Thumb32. */ | |
5920 | ||
5921 | static void | |
5922 | encode_thumb32_shifted_operand (int i) | |
5923 | { | |
5924 | unsigned int value = inst.reloc.exp.X_add_number; | |
5925 | unsigned int shift = inst.operands[i].shift_kind; | |
b99bd4ef | 5926 | |
9c3c69f2 PB |
5927 | constraint (inst.operands[i].immisreg, |
5928 | _("shift by register not allowed in thumb mode")); | |
c19d1205 ZW |
5929 | inst.instruction |= inst.operands[i].reg; |
5930 | if (shift == SHIFT_RRX) | |
5931 | inst.instruction |= SHIFT_ROR << 4; | |
5932 | else | |
b99bd4ef | 5933 | { |
c19d1205 ZW |
5934 | constraint (inst.reloc.exp.X_op != O_constant, |
5935 | _("expression too complex")); | |
5936 | ||
5937 | constraint (value > 32 | |
5938 | || (value == 32 && (shift == SHIFT_LSL | |
5939 | || shift == SHIFT_ROR)), | |
5940 | _("shift expression is too large")); | |
5941 | ||
5942 | if (value == 0) | |
5943 | shift = SHIFT_LSL; | |
5944 | else if (value == 32) | |
5945 | value = 0; | |
5946 | ||
5947 | inst.instruction |= shift << 4; | |
5948 | inst.instruction |= (value & 0x1c) << 10; | |
5949 | inst.instruction |= (value & 0x03) << 6; | |
b99bd4ef | 5950 | } |
c19d1205 | 5951 | } |
b99bd4ef | 5952 | |
b99bd4ef | 5953 | |
c19d1205 ZW |
5954 | /* inst.operands[i] was set up by parse_address. Encode it into a |
5955 | Thumb32 format load or store instruction. Reject forms that cannot | |
5956 | be used with such instructions. If is_t is true, reject forms that | |
5957 | cannot be used with a T instruction; if is_d is true, reject forms | |
5958 | that cannot be used with a D instruction. */ | |
b99bd4ef | 5959 | |
c19d1205 ZW |
5960 | static void |
5961 | encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d) | |
5962 | { | |
5963 | bfd_boolean is_pc = (inst.operands[i].reg == REG_PC); | |
5964 | ||
5965 | constraint (!inst.operands[i].isreg, | |
5966 | _("Thumb does not support the ldr =N pseudo-operation")); | |
b99bd4ef | 5967 | |
c19d1205 ZW |
5968 | inst.instruction |= inst.operands[i].reg << 16; |
5969 | if (inst.operands[i].immisreg) | |
b99bd4ef | 5970 | { |
c19d1205 ZW |
5971 | constraint (is_pc, _("cannot use register index with PC-relative addressing")); |
5972 | constraint (is_t || is_d, _("cannot use register index with this instruction")); | |
5973 | constraint (inst.operands[i].negative, | |
5974 | _("Thumb does not support negative register indexing")); | |
5975 | constraint (inst.operands[i].postind, | |
5976 | _("Thumb does not support register post-indexing")); | |
5977 | constraint (inst.operands[i].writeback, | |
5978 | _("Thumb does not support register indexing with writeback")); | |
5979 | constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL, | |
5980 | _("Thumb supports only LSL in shifted register indexing")); | |
b99bd4ef | 5981 | |
f40d1643 | 5982 | inst.instruction |= inst.operands[i].imm; |
c19d1205 | 5983 | if (inst.operands[i].shifted) |
b99bd4ef | 5984 | { |
c19d1205 ZW |
5985 | constraint (inst.reloc.exp.X_op != O_constant, |
5986 | _("expression too complex")); | |
9c3c69f2 PB |
5987 | constraint (inst.reloc.exp.X_add_number < 0 |
5988 | || inst.reloc.exp.X_add_number > 3, | |
c19d1205 | 5989 | _("shift out of range")); |
9c3c69f2 | 5990 | inst.instruction |= inst.reloc.exp.X_add_number << 4; |
c19d1205 ZW |
5991 | } |
5992 | inst.reloc.type = BFD_RELOC_UNUSED; | |
5993 | } | |
5994 | else if (inst.operands[i].preind) | |
5995 | { | |
5996 | constraint (is_pc && inst.operands[i].writeback, | |
5997 | _("cannot use writeback with PC-relative addressing")); | |
f40d1643 | 5998 | constraint (is_t && inst.operands[i].writeback, |
c19d1205 ZW |
5999 | _("cannot use writeback with this instruction")); |
6000 | ||
6001 | if (is_d) | |
6002 | { | |
6003 | inst.instruction |= 0x01000000; | |
6004 | if (inst.operands[i].writeback) | |
6005 | inst.instruction |= 0x00200000; | |
b99bd4ef | 6006 | } |
c19d1205 | 6007 | else |
b99bd4ef | 6008 | { |
c19d1205 ZW |
6009 | inst.instruction |= 0x00000c00; |
6010 | if (inst.operands[i].writeback) | |
6011 | inst.instruction |= 0x00000100; | |
b99bd4ef | 6012 | } |
c19d1205 | 6013 | inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM; |
b99bd4ef | 6014 | } |
c19d1205 | 6015 | else if (inst.operands[i].postind) |
b99bd4ef | 6016 | { |
c19d1205 ZW |
6017 | assert (inst.operands[i].writeback); |
6018 | constraint (is_pc, _("cannot use post-indexing with PC-relative addressing")); | |
6019 | constraint (is_t, _("cannot use post-indexing with this instruction")); | |
6020 | ||
6021 | if (is_d) | |
6022 | inst.instruction |= 0x00200000; | |
6023 | else | |
6024 | inst.instruction |= 0x00000900; | |
6025 | inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM; | |
6026 | } | |
6027 | else /* unindexed - only for coprocessor */ | |
6028 | inst.error = _("instruction does not accept unindexed addressing"); | |
6029 | } | |
6030 | ||
6031 | /* Table of Thumb instructions which exist in both 16- and 32-bit | |
6032 | encodings (the latter only in post-V6T2 cores). The index is the | |
6033 | value used in the insns table below. When there is more than one | |
6034 | possible 16-bit encoding for the instruction, this table always | |
0110f2b8 PB |
6035 | holds variant (1). |
6036 | Also contains several pseudo-instructions used during relaxation. */ | |
c19d1205 ZW |
6037 | #define T16_32_TAB \ |
6038 | X(adc, 4140, eb400000), \ | |
6039 | X(adcs, 4140, eb500000), \ | |
6040 | X(add, 1c00, eb000000), \ | |
6041 | X(adds, 1c00, eb100000), \ | |
0110f2b8 PB |
6042 | X(addi, 0000, f1000000), \ |
6043 | X(addis, 0000, f1100000), \ | |
6044 | X(add_pc,000f, f20f0000), \ | |
6045 | X(add_sp,000d, f10d0000), \ | |
e9f89963 | 6046 | X(adr, 000f, f20f0000), \ |
c19d1205 ZW |
6047 | X(and, 4000, ea000000), \ |
6048 | X(ands, 4000, ea100000), \ | |
6049 | X(asr, 1000, fa40f000), \ | |
6050 | X(asrs, 1000, fa50f000), \ | |
0110f2b8 PB |
6051 | X(b, e000, f000b000), \ |
6052 | X(bcond, d000, f0008000), \ | |
c19d1205 ZW |
6053 | X(bic, 4380, ea200000), \ |
6054 | X(bics, 4380, ea300000), \ | |
6055 | X(cmn, 42c0, eb100f00), \ | |
6056 | X(cmp, 2800, ebb00f00), \ | |
6057 | X(cpsie, b660, f3af8400), \ | |
6058 | X(cpsid, b670, f3af8600), \ | |
6059 | X(cpy, 4600, ea4f0000), \ | |
0110f2b8 | 6060 | X(dec_sp,80dd, f1bd0d00), \ |
c19d1205 ZW |
6061 | X(eor, 4040, ea800000), \ |
6062 | X(eors, 4040, ea900000), \ | |
0110f2b8 | 6063 | X(inc_sp,00dd, f10d0d00), \ |
c19d1205 ZW |
6064 | X(ldmia, c800, e8900000), \ |
6065 | X(ldr, 6800, f8500000), \ | |
6066 | X(ldrb, 7800, f8100000), \ | |
6067 | X(ldrh, 8800, f8300000), \ | |
6068 | X(ldrsb, 5600, f9100000), \ | |
6069 | X(ldrsh, 5e00, f9300000), \ | |
0110f2b8 PB |
6070 | X(ldr_pc,4800, f85f0000), \ |
6071 | X(ldr_pc2,4800, f85f0000), \ | |
6072 | X(ldr_sp,9800, f85d0000), \ | |
c19d1205 ZW |
6073 | X(lsl, 0000, fa00f000), \ |
6074 | X(lsls, 0000, fa10f000), \ | |
6075 | X(lsr, 0800, fa20f000), \ | |
6076 | X(lsrs, 0800, fa30f000), \ | |
6077 | X(mov, 2000, ea4f0000), \ | |
6078 | X(movs, 2000, ea5f0000), \ | |
6079 | X(mul, 4340, fb00f000), \ | |
6080 | X(muls, 4340, ffffffff), /* no 32b muls */ \ | |
6081 | X(mvn, 43c0, ea6f0000), \ | |
6082 | X(mvns, 43c0, ea7f0000), \ | |
6083 | X(neg, 4240, f1c00000), /* rsb #0 */ \ | |
6084 | X(negs, 4240, f1d00000), /* rsbs #0 */ \ | |
6085 | X(orr, 4300, ea400000), \ | |
6086 | X(orrs, 4300, ea500000), \ | |
e9f89963 PB |
6087 | X(pop, bc00, e8bd0000), /* ldmia sp!,... */ \ |
6088 | X(push, b400, e92d0000), /* stmdb sp!,... */ \ | |
c19d1205 ZW |
6089 | X(rev, ba00, fa90f080), \ |
6090 | X(rev16, ba40, fa90f090), \ | |
6091 | X(revsh, bac0, fa90f0b0), \ | |
6092 | X(ror, 41c0, fa60f000), \ | |
6093 | X(rors, 41c0, fa70f000), \ | |
6094 | X(sbc, 4180, eb600000), \ | |
6095 | X(sbcs, 4180, eb700000), \ | |
6096 | X(stmia, c000, e8800000), \ | |
6097 | X(str, 6000, f8400000), \ | |
6098 | X(strb, 7000, f8000000), \ | |
6099 | X(strh, 8000, f8200000), \ | |
0110f2b8 | 6100 | X(str_sp,9000, f84d0000), \ |
c19d1205 ZW |
6101 | X(sub, 1e00, eba00000), \ |
6102 | X(subs, 1e00, ebb00000), \ | |
0110f2b8 PB |
6103 | X(subi, 8000, f1a00000), \ |
6104 | X(subis, 8000, f1b00000), \ | |
c19d1205 ZW |
6105 | X(sxtb, b240, fa4ff080), \ |
6106 | X(sxth, b200, fa0ff080), \ | |
6107 | X(tst, 4200, ea100f00), \ | |
6108 | X(uxtb, b2c0, fa5ff080), \ | |
6109 | X(uxth, b280, fa1ff080), \ | |
6110 | X(nop, bf00, f3af8000), \ | |
6111 | X(yield, bf10, f3af8001), \ | |
6112 | X(wfe, bf20, f3af8002), \ | |
6113 | X(wfi, bf30, f3af8003), \ | |
6114 | X(sev, bf40, f3af9004), /* typo, 8004? */ | |
6115 | ||
6116 | /* To catch errors in encoding functions, the codes are all offset by | |
6117 | 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined | |
6118 | as 16-bit instructions. */ | |
6119 | #define X(a,b,c) T_MNEM_##a | |
6120 | enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB }; | |
6121 | #undef X | |
6122 | ||
6123 | #define X(a,b,c) 0x##b | |
6124 | static const unsigned short thumb_op16[] = { T16_32_TAB }; | |
6125 | #define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)]) | |
6126 | #undef X | |
6127 | ||
6128 | #define X(a,b,c) 0x##c | |
6129 | static const unsigned int thumb_op32[] = { T16_32_TAB }; | |
6130 | #define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)]) | |
6131 | #define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000) | |
6132 | #undef X | |
6133 | #undef T16_32_TAB | |
6134 | ||
6135 | /* Thumb instruction encoders, in alphabetical order. */ | |
6136 | ||
92e90b6e PB |
6137 | /* ADDW or SUBW. */ |
6138 | static void | |
6139 | do_t_add_sub_w (void) | |
6140 | { | |
6141 | int Rd, Rn; | |
6142 | ||
6143 | Rd = inst.operands[0].reg; | |
6144 | Rn = inst.operands[1].reg; | |
6145 | ||
6146 | constraint (Rd == 15, _("PC not allowed as destination")); | |
6147 | inst.instruction |= (Rn << 16) | (Rd << 8); | |
6148 | inst.reloc.type = BFD_RELOC_ARM_T32_IMM12; | |
6149 | } | |
6150 | ||
c19d1205 ZW |
6151 | /* Parse an add or subtract instruction. We get here with inst.instruction |
6152 | equalling any of THUMB_OPCODE_add, adds, sub, or subs. */ | |
6153 | ||
6154 | static void | |
6155 | do_t_add_sub (void) | |
6156 | { | |
6157 | int Rd, Rs, Rn; | |
6158 | ||
6159 | Rd = inst.operands[0].reg; | |
6160 | Rs = (inst.operands[1].present | |
6161 | ? inst.operands[1].reg /* Rd, Rs, foo */ | |
6162 | : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */ | |
6163 | ||
6164 | if (unified_syntax) | |
6165 | { | |
0110f2b8 PB |
6166 | bfd_boolean flags; |
6167 | bfd_boolean narrow; | |
6168 | int opcode; | |
6169 | ||
6170 | flags = (inst.instruction == T_MNEM_adds | |
6171 | || inst.instruction == T_MNEM_subs); | |
6172 | if (flags) | |
6173 | narrow = (current_it_mask == 0); | |
6174 | else | |
6175 | narrow = (current_it_mask != 0); | |
c19d1205 | 6176 | if (!inst.operands[2].isreg) |
b99bd4ef | 6177 | { |
0110f2b8 PB |
6178 | opcode = 0; |
6179 | if (inst.size_req != 4) | |
6180 | { | |
6181 | int add; | |
6182 | ||
6183 | add = (inst.instruction == T_MNEM_add | |
6184 | || inst.instruction == T_MNEM_adds); | |
6185 | /* Attempt to use a narrow opcode, with relaxation if | |
6186 | appropriate. */ | |
6187 | if (Rd == REG_SP && Rs == REG_SP && !flags) | |
6188 | opcode = add ? T_MNEM_inc_sp : T_MNEM_dec_sp; | |
6189 | else if (Rd <= 7 && Rs == REG_SP && add && !flags) | |
6190 | opcode = T_MNEM_add_sp; | |
6191 | else if (Rd <= 7 && Rs == REG_PC && add && !flags) | |
6192 | opcode = T_MNEM_add_pc; | |
6193 | else if (Rd <= 7 && Rs <= 7 && narrow) | |
6194 | { | |
6195 | if (flags) | |
6196 | opcode = add ? T_MNEM_addis : T_MNEM_subis; | |
6197 | else | |
6198 | opcode = add ? T_MNEM_addi : T_MNEM_subi; | |
6199 | } | |
6200 | if (opcode) | |
6201 | { | |
6202 | inst.instruction = THUMB_OP16(opcode); | |
6203 | inst.instruction |= (Rd << 4) | Rs; | |
6204 | inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD; | |
6205 | if (inst.size_req != 2) | |
6206 | inst.relax = opcode; | |
6207 | } | |
6208 | else | |
6209 | constraint (inst.size_req == 2, BAD_HIREG); | |
6210 | } | |
6211 | if (inst.size_req == 4 | |
6212 | || (inst.size_req != 2 && !opcode)) | |
6213 | { | |
6214 | /* ??? Convert large immediates to addw/subw. */ | |
6215 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6216 | inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000; | |
6217 | inst.instruction |= inst.operands[0].reg << 8; | |
6218 | inst.instruction |= inst.operands[1].reg << 16; | |
6219 | inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
6220 | } | |
b99bd4ef | 6221 | } |
c19d1205 ZW |
6222 | else |
6223 | { | |
6224 | Rn = inst.operands[2].reg; | |
6225 | /* See if we can do this with a 16-bit instruction. */ | |
6226 | if (!inst.operands[2].shifted && inst.size_req != 4) | |
6227 | { | |
e27ec89e PB |
6228 | if (Rd > 7 || Rs > 7 || Rn > 7) |
6229 | narrow = FALSE; | |
6230 | ||
6231 | if (narrow) | |
c19d1205 | 6232 | { |
e27ec89e PB |
6233 | inst.instruction = ((inst.instruction == T_MNEM_adds |
6234 | || inst.instruction == T_MNEM_add) | |
c19d1205 ZW |
6235 | ? T_OPCODE_ADD_R3 |
6236 | : T_OPCODE_SUB_R3); | |
6237 | inst.instruction |= Rd | (Rs << 3) | (Rn << 6); | |
6238 | return; | |
6239 | } | |
b99bd4ef | 6240 | |
c19d1205 ZW |
6241 | if (inst.instruction == T_MNEM_add) |
6242 | { | |
6243 | if (Rd == Rs) | |
6244 | { | |
6245 | inst.instruction = T_OPCODE_ADD_HI; | |
6246 | inst.instruction |= (Rd & 8) << 4; | |
6247 | inst.instruction |= (Rd & 7); | |
6248 | inst.instruction |= Rn << 3; | |
6249 | return; | |
6250 | } | |
6251 | /* ... because addition is commutative! */ | |
6252 | else if (Rd == Rn) | |
6253 | { | |
6254 | inst.instruction = T_OPCODE_ADD_HI; | |
6255 | inst.instruction |= (Rd & 8) << 4; | |
6256 | inst.instruction |= (Rd & 7); | |
6257 | inst.instruction |= Rs << 3; | |
6258 | return; | |
6259 | } | |
6260 | } | |
6261 | } | |
6262 | /* If we get here, it can't be done in 16 bits. */ | |
6263 | constraint (inst.operands[2].shifted && inst.operands[2].immisreg, | |
6264 | _("shift must be constant")); | |
6265 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6266 | inst.instruction |= Rd << 8; | |
6267 | inst.instruction |= Rs << 16; | |
6268 | encode_thumb32_shifted_operand (2); | |
6269 | } | |
6270 | } | |
6271 | else | |
6272 | { | |
6273 | constraint (inst.instruction == T_MNEM_adds | |
6274 | || inst.instruction == T_MNEM_subs, | |
6275 | BAD_THUMB32); | |
b99bd4ef | 6276 | |
c19d1205 | 6277 | if (!inst.operands[2].isreg) /* Rd, Rs, #imm */ |
b99bd4ef | 6278 | { |
c19d1205 ZW |
6279 | constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP)) |
6280 | || (Rs > 7 && Rs != REG_SP && Rs != REG_PC), | |
6281 | BAD_HIREG); | |
6282 | ||
6283 | inst.instruction = (inst.instruction == T_MNEM_add | |
6284 | ? 0x0000 : 0x8000); | |
6285 | inst.instruction |= (Rd << 4) | Rs; | |
6286 | inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD; | |
b99bd4ef NC |
6287 | return; |
6288 | } | |
6289 | ||
c19d1205 ZW |
6290 | Rn = inst.operands[2].reg; |
6291 | constraint (inst.operands[2].shifted, _("unshifted register required")); | |
b99bd4ef | 6292 | |
c19d1205 ZW |
6293 | /* We now have Rd, Rs, and Rn set to registers. */ |
6294 | if (Rd > 7 || Rs > 7 || Rn > 7) | |
b99bd4ef | 6295 | { |
c19d1205 ZW |
6296 | /* Can't do this for SUB. */ |
6297 | constraint (inst.instruction == T_MNEM_sub, BAD_HIREG); | |
6298 | inst.instruction = T_OPCODE_ADD_HI; | |
6299 | inst.instruction |= (Rd & 8) << 4; | |
6300 | inst.instruction |= (Rd & 7); | |
6301 | if (Rs == Rd) | |
6302 | inst.instruction |= Rn << 3; | |
6303 | else if (Rn == Rd) | |
6304 | inst.instruction |= Rs << 3; | |
6305 | else | |
6306 | constraint (1, _("dest must overlap one source register")); | |
6307 | } | |
6308 | else | |
6309 | { | |
6310 | inst.instruction = (inst.instruction == T_MNEM_add | |
6311 | ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3); | |
6312 | inst.instruction |= Rd | (Rs << 3) | (Rn << 6); | |
b99bd4ef | 6313 | } |
b99bd4ef | 6314 | } |
b99bd4ef NC |
6315 | } |
6316 | ||
c19d1205 ZW |
6317 | static void |
6318 | do_t_adr (void) | |
6319 | { | |
0110f2b8 PB |
6320 | if (unified_syntax && inst.size_req == 0 && inst.operands[0].reg <= 7) |
6321 | { | |
6322 | /* Defer to section relaxation. */ | |
6323 | inst.relax = inst.instruction; | |
6324 | inst.instruction = THUMB_OP16 (inst.instruction); | |
6325 | inst.instruction |= inst.operands[0].reg << 4; | |
6326 | } | |
6327 | else if (unified_syntax && inst.size_req != 2) | |
e9f89963 | 6328 | { |
0110f2b8 | 6329 | /* Generate a 32-bit opcode. */ |
e9f89963 PB |
6330 | inst.instruction = THUMB_OP32 (inst.instruction); |
6331 | inst.instruction |= inst.operands[0].reg << 8; | |
6332 | inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12; | |
6333 | inst.reloc.pc_rel = 1; | |
6334 | } | |
6335 | else | |
6336 | { | |
0110f2b8 | 6337 | /* Generate a 16-bit opcode. */ |
e9f89963 PB |
6338 | inst.instruction = THUMB_OP16 (inst.instruction); |
6339 | inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD; | |
6340 | inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */ | |
6341 | inst.reloc.pc_rel = 1; | |
b99bd4ef | 6342 | |
e9f89963 PB |
6343 | inst.instruction |= inst.operands[0].reg << 4; |
6344 | } | |
c19d1205 | 6345 | } |
b99bd4ef | 6346 | |
c19d1205 ZW |
6347 | /* Arithmetic instructions for which there is just one 16-bit |
6348 | instruction encoding, and it allows only two low registers. | |
6349 | For maximal compatibility with ARM syntax, we allow three register | |
6350 | operands even when Thumb-32 instructions are not available, as long | |
6351 | as the first two are identical. For instance, both "sbc r0,r1" and | |
6352 | "sbc r0,r0,r1" are allowed. */ | |
b99bd4ef | 6353 | static void |
c19d1205 | 6354 | do_t_arit3 (void) |
b99bd4ef | 6355 | { |
c19d1205 | 6356 | int Rd, Rs, Rn; |
b99bd4ef | 6357 | |
c19d1205 ZW |
6358 | Rd = inst.operands[0].reg; |
6359 | Rs = (inst.operands[1].present | |
6360 | ? inst.operands[1].reg /* Rd, Rs, foo */ | |
6361 | : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */ | |
6362 | Rn = inst.operands[2].reg; | |
b99bd4ef | 6363 | |
c19d1205 | 6364 | if (unified_syntax) |
b99bd4ef | 6365 | { |
c19d1205 ZW |
6366 | if (!inst.operands[2].isreg) |
6367 | { | |
6368 | /* For an immediate, we always generate a 32-bit opcode; | |
6369 | section relaxation will shrink it later if possible. */ | |
6370 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6371 | inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000; | |
6372 | inst.instruction |= Rd << 8; | |
6373 | inst.instruction |= Rs << 16; | |
6374 | inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
6375 | } | |
6376 | else | |
6377 | { | |
e27ec89e PB |
6378 | bfd_boolean narrow; |
6379 | ||
c19d1205 | 6380 | /* See if we can do this with a 16-bit instruction. */ |
e27ec89e PB |
6381 | if (THUMB_SETS_FLAGS (inst.instruction)) |
6382 | narrow = current_it_mask == 0; | |
6383 | else | |
6384 | narrow = current_it_mask != 0; | |
6385 | ||
6386 | if (Rd > 7 || Rn > 7 || Rs > 7) | |
6387 | narrow = FALSE; | |
6388 | if (inst.operands[2].shifted) | |
6389 | narrow = FALSE; | |
6390 | if (inst.size_req == 4) | |
6391 | narrow = FALSE; | |
6392 | ||
6393 | if (narrow | |
c19d1205 ZW |
6394 | && Rd == Rs) |
6395 | { | |
6396 | inst.instruction = THUMB_OP16 (inst.instruction); | |
6397 | inst.instruction |= Rd; | |
6398 | inst.instruction |= Rn << 3; | |
6399 | return; | |
6400 | } | |
b99bd4ef | 6401 | |
c19d1205 ZW |
6402 | /* If we get here, it can't be done in 16 bits. */ |
6403 | constraint (inst.operands[2].shifted | |
6404 | && inst.operands[2].immisreg, | |
6405 | _("shift must be constant")); | |
6406 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6407 | inst.instruction |= Rd << 8; | |
6408 | inst.instruction |= Rs << 16; | |
6409 | encode_thumb32_shifted_operand (2); | |
6410 | } | |
a737bd4d | 6411 | } |
c19d1205 | 6412 | else |
b99bd4ef | 6413 | { |
c19d1205 ZW |
6414 | /* On its face this is a lie - the instruction does set the |
6415 | flags. However, the only supported mnemonic in this mode | |
6416 | says it doesn't. */ | |
6417 | constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32); | |
a737bd4d | 6418 | |
c19d1205 ZW |
6419 | constraint (!inst.operands[2].isreg || inst.operands[2].shifted, |
6420 | _("unshifted register required")); | |
6421 | constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG); | |
6422 | constraint (Rd != Rs, | |
6423 | _("dest and source1 must be the same register")); | |
a737bd4d | 6424 | |
c19d1205 ZW |
6425 | inst.instruction = THUMB_OP16 (inst.instruction); |
6426 | inst.instruction |= Rd; | |
6427 | inst.instruction |= Rn << 3; | |
b99bd4ef | 6428 | } |
a737bd4d | 6429 | } |
b99bd4ef | 6430 | |
c19d1205 ZW |
6431 | /* Similarly, but for instructions where the arithmetic operation is |
6432 | commutative, so we can allow either of them to be different from | |
6433 | the destination operand in a 16-bit instruction. For instance, all | |
6434 | three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are | |
6435 | accepted. */ | |
6436 | static void | |
6437 | do_t_arit3c (void) | |
a737bd4d | 6438 | { |
c19d1205 | 6439 | int Rd, Rs, Rn; |
b99bd4ef | 6440 | |
c19d1205 ZW |
6441 | Rd = inst.operands[0].reg; |
6442 | Rs = (inst.operands[1].present | |
6443 | ? inst.operands[1].reg /* Rd, Rs, foo */ | |
6444 | : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */ | |
6445 | Rn = inst.operands[2].reg; | |
a737bd4d | 6446 | |
c19d1205 | 6447 | if (unified_syntax) |
a737bd4d | 6448 | { |
c19d1205 | 6449 | if (!inst.operands[2].isreg) |
b99bd4ef | 6450 | { |
c19d1205 ZW |
6451 | /* For an immediate, we always generate a 32-bit opcode; |
6452 | section relaxation will shrink it later if possible. */ | |
6453 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6454 | inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000; | |
6455 | inst.instruction |= Rd << 8; | |
6456 | inst.instruction |= Rs << 16; | |
6457 | inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
b99bd4ef | 6458 | } |
c19d1205 | 6459 | else |
a737bd4d | 6460 | { |
e27ec89e PB |
6461 | bfd_boolean narrow; |
6462 | ||
c19d1205 | 6463 | /* See if we can do this with a 16-bit instruction. */ |
e27ec89e PB |
6464 | if (THUMB_SETS_FLAGS (inst.instruction)) |
6465 | narrow = current_it_mask == 0; | |
6466 | else | |
6467 | narrow = current_it_mask != 0; | |
6468 | ||
6469 | if (Rd > 7 || Rn > 7 || Rs > 7) | |
6470 | narrow = FALSE; | |
6471 | if (inst.operands[2].shifted) | |
6472 | narrow = FALSE; | |
6473 | if (inst.size_req == 4) | |
6474 | narrow = FALSE; | |
6475 | ||
6476 | if (narrow) | |
a737bd4d | 6477 | { |
c19d1205 | 6478 | if (Rd == Rs) |
a737bd4d | 6479 | { |
c19d1205 ZW |
6480 | inst.instruction = THUMB_OP16 (inst.instruction); |
6481 | inst.instruction |= Rd; | |
6482 | inst.instruction |= Rn << 3; | |
6483 | return; | |
a737bd4d | 6484 | } |
c19d1205 | 6485 | if (Rd == Rn) |
a737bd4d | 6486 | { |
c19d1205 ZW |
6487 | inst.instruction = THUMB_OP16 (inst.instruction); |
6488 | inst.instruction |= Rd; | |
6489 | inst.instruction |= Rs << 3; | |
6490 | return; | |
a737bd4d NC |
6491 | } |
6492 | } | |
c19d1205 ZW |
6493 | |
6494 | /* If we get here, it can't be done in 16 bits. */ | |
6495 | constraint (inst.operands[2].shifted | |
6496 | && inst.operands[2].immisreg, | |
6497 | _("shift must be constant")); | |
6498 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6499 | inst.instruction |= Rd << 8; | |
6500 | inst.instruction |= Rs << 16; | |
6501 | encode_thumb32_shifted_operand (2); | |
a737bd4d | 6502 | } |
b99bd4ef | 6503 | } |
c19d1205 ZW |
6504 | else |
6505 | { | |
6506 | /* On its face this is a lie - the instruction does set the | |
6507 | flags. However, the only supported mnemonic in this mode | |
6508 | says it doesn't. */ | |
6509 | constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32); | |
a737bd4d | 6510 | |
c19d1205 ZW |
6511 | constraint (!inst.operands[2].isreg || inst.operands[2].shifted, |
6512 | _("unshifted register required")); | |
6513 | constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG); | |
6514 | ||
6515 | inst.instruction = THUMB_OP16 (inst.instruction); | |
6516 | inst.instruction |= Rd; | |
6517 | ||
6518 | if (Rd == Rs) | |
6519 | inst.instruction |= Rn << 3; | |
6520 | else if (Rd == Rn) | |
6521 | inst.instruction |= Rs << 3; | |
6522 | else | |
6523 | constraint (1, _("dest must overlap one source register")); | |
6524 | } | |
a737bd4d NC |
6525 | } |
6526 | ||
62b3e311 PB |
6527 | static void |
6528 | do_t_barrier (void) | |
6529 | { | |
6530 | if (inst.operands[0].present) | |
6531 | { | |
6532 | constraint ((inst.instruction & 0xf0) != 0x40 | |
6533 | && inst.operands[0].imm != 0xf, | |
6534 | "bad barrier type"); | |
6535 | inst.instruction |= inst.operands[0].imm; | |
6536 | } | |
6537 | else | |
6538 | inst.instruction |= 0xf; | |
6539 | } | |
6540 | ||
c19d1205 ZW |
6541 | static void |
6542 | do_t_bfc (void) | |
a737bd4d | 6543 | { |
c19d1205 ZW |
6544 | unsigned int msb = inst.operands[1].imm + inst.operands[2].imm; |
6545 | constraint (msb > 32, _("bit-field extends past end of register")); | |
6546 | /* The instruction encoding stores the LSB and MSB, | |
6547 | not the LSB and width. */ | |
6548 | inst.instruction |= inst.operands[0].reg << 8; | |
6549 | inst.instruction |= (inst.operands[1].imm & 0x1c) << 10; | |
6550 | inst.instruction |= (inst.operands[1].imm & 0x03) << 6; | |
6551 | inst.instruction |= msb - 1; | |
b99bd4ef NC |
6552 | } |
6553 | ||
c19d1205 ZW |
6554 | static void |
6555 | do_t_bfi (void) | |
b99bd4ef | 6556 | { |
c19d1205 | 6557 | unsigned int msb; |
b99bd4ef | 6558 | |
c19d1205 ZW |
6559 | /* #0 in second position is alternative syntax for bfc, which is |
6560 | the same instruction but with REG_PC in the Rm field. */ | |
6561 | if (!inst.operands[1].isreg) | |
6562 | inst.operands[1].reg = REG_PC; | |
b99bd4ef | 6563 | |
c19d1205 ZW |
6564 | msb = inst.operands[2].imm + inst.operands[3].imm; |
6565 | constraint (msb > 32, _("bit-field extends past end of register")); | |
6566 | /* The instruction encoding stores the LSB and MSB, | |
6567 | not the LSB and width. */ | |
6568 | inst.instruction |= inst.operands[0].reg << 8; | |
6569 | inst.instruction |= inst.operands[1].reg << 16; | |
6570 | inst.instruction |= (inst.operands[2].imm & 0x1c) << 10; | |
6571 | inst.instruction |= (inst.operands[2].imm & 0x03) << 6; | |
6572 | inst.instruction |= msb - 1; | |
b99bd4ef NC |
6573 | } |
6574 | ||
c19d1205 ZW |
6575 | static void |
6576 | do_t_bfx (void) | |
b99bd4ef | 6577 | { |
c19d1205 ZW |
6578 | constraint (inst.operands[2].imm + inst.operands[3].imm > 32, |
6579 | _("bit-field extends past end of register")); | |
6580 | inst.instruction |= inst.operands[0].reg << 8; | |
6581 | inst.instruction |= inst.operands[1].reg << 16; | |
6582 | inst.instruction |= (inst.operands[2].imm & 0x1c) << 10; | |
6583 | inst.instruction |= (inst.operands[2].imm & 0x03) << 6; | |
6584 | inst.instruction |= inst.operands[3].imm - 1; | |
6585 | } | |
b99bd4ef | 6586 | |
c19d1205 ZW |
6587 | /* ARM V5 Thumb BLX (argument parse) |
6588 | BLX <target_addr> which is BLX(1) | |
6589 | BLX <Rm> which is BLX(2) | |
6590 | Unfortunately, there are two different opcodes for this mnemonic. | |
6591 | So, the insns[].value is not used, and the code here zaps values | |
6592 | into inst.instruction. | |
b99bd4ef | 6593 | |
c19d1205 ZW |
6594 | ??? How to take advantage of the additional two bits of displacement |
6595 | available in Thumb32 mode? Need new relocation? */ | |
b99bd4ef | 6596 | |
c19d1205 ZW |
6597 | static void |
6598 | do_t_blx (void) | |
6599 | { | |
6600 | if (inst.operands[0].isreg) | |
6601 | /* We have a register, so this is BLX(2). */ | |
6602 | inst.instruction |= inst.operands[0].reg << 3; | |
b99bd4ef NC |
6603 | else |
6604 | { | |
c19d1205 | 6605 | /* No register. This must be BLX(1). */ |
2fc8bdac | 6606 | inst.instruction = 0xf000e800; |
39b41c9c PB |
6607 | #ifdef OBJ_ELF |
6608 | if (EF_ARM_EABI_VERSION (meabi_flags) >= EF_ARM_EABI_VER4) | |
6609 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23; | |
6610 | else | |
6611 | #endif | |
6612 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BLX; | |
c19d1205 | 6613 | inst.reloc.pc_rel = 1; |
b99bd4ef NC |
6614 | } |
6615 | } | |
6616 | ||
c19d1205 ZW |
6617 | static void |
6618 | do_t_branch (void) | |
b99bd4ef | 6619 | { |
0110f2b8 PB |
6620 | int opcode; |
6621 | if (inst.cond != COND_ALWAYS) | |
6622 | opcode = T_MNEM_bcond; | |
6623 | else | |
6624 | opcode = inst.instruction; | |
6625 | ||
6626 | if (unified_syntax && inst.size_req == 4) | |
c19d1205 | 6627 | { |
0110f2b8 | 6628 | inst.instruction = THUMB_OP32(opcode); |
c19d1205 | 6629 | if (inst.cond == COND_ALWAYS) |
0110f2b8 | 6630 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH25; |
c19d1205 ZW |
6631 | else |
6632 | { | |
6633 | assert (inst.cond != 0xF); | |
0110f2b8 | 6634 | inst.instruction |= inst.cond << 22; |
c19d1205 ZW |
6635 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH20; |
6636 | } | |
6637 | } | |
b99bd4ef NC |
6638 | else |
6639 | { | |
0110f2b8 | 6640 | inst.instruction = THUMB_OP16(opcode); |
c19d1205 ZW |
6641 | if (inst.cond == COND_ALWAYS) |
6642 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH12; | |
6643 | else | |
b99bd4ef | 6644 | { |
0110f2b8 | 6645 | inst.instruction |= inst.cond << 8; |
c19d1205 | 6646 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH9; |
b99bd4ef | 6647 | } |
0110f2b8 PB |
6648 | /* Allow section relaxation. */ |
6649 | if (unified_syntax && inst.size_req != 2) | |
6650 | inst.relax = opcode; | |
b99bd4ef | 6651 | } |
c19d1205 ZW |
6652 | |
6653 | inst.reloc.pc_rel = 1; | |
b99bd4ef NC |
6654 | } |
6655 | ||
6656 | static void | |
c19d1205 | 6657 | do_t_bkpt (void) |
b99bd4ef | 6658 | { |
c19d1205 | 6659 | if (inst.operands[0].present) |
b99bd4ef | 6660 | { |
c19d1205 ZW |
6661 | constraint (inst.operands[0].imm > 255, |
6662 | _("immediate value out of range")); | |
6663 | inst.instruction |= inst.operands[0].imm; | |
b99bd4ef | 6664 | } |
b99bd4ef NC |
6665 | } |
6666 | ||
6667 | static void | |
c19d1205 | 6668 | do_t_branch23 (void) |
b99bd4ef | 6669 | { |
c19d1205 | 6670 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23; |
90e4755a RE |
6671 | inst.reloc.pc_rel = 1; |
6672 | ||
c19d1205 ZW |
6673 | /* If the destination of the branch is a defined symbol which does not have |
6674 | the THUMB_FUNC attribute, then we must be calling a function which has | |
6675 | the (interfacearm) attribute. We look for the Thumb entry point to that | |
6676 | function and change the branch to refer to that function instead. */ | |
6677 | if ( inst.reloc.exp.X_op == O_symbol | |
6678 | && inst.reloc.exp.X_add_symbol != NULL | |
6679 | && S_IS_DEFINED (inst.reloc.exp.X_add_symbol) | |
6680 | && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol)) | |
6681 | inst.reloc.exp.X_add_symbol = | |
6682 | find_real_start (inst.reloc.exp.X_add_symbol); | |
90e4755a RE |
6683 | } |
6684 | ||
6685 | static void | |
c19d1205 | 6686 | do_t_bx (void) |
90e4755a | 6687 | { |
c19d1205 ZW |
6688 | inst.instruction |= inst.operands[0].reg << 3; |
6689 | /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc | |
6690 | should cause the alignment to be checked once it is known. This is | |
6691 | because BX PC only works if the instruction is word aligned. */ | |
6692 | } | |
90e4755a | 6693 | |
c19d1205 ZW |
6694 | static void |
6695 | do_t_bxj (void) | |
6696 | { | |
6697 | if (inst.operands[0].reg == REG_PC) | |
6698 | as_tsktsk (_("use of r15 in bxj is not really useful")); | |
90e4755a | 6699 | |
c19d1205 | 6700 | inst.instruction |= inst.operands[0].reg << 16; |
90e4755a RE |
6701 | } |
6702 | ||
6703 | static void | |
c19d1205 | 6704 | do_t_clz (void) |
90e4755a | 6705 | { |
c19d1205 ZW |
6706 | inst.instruction |= inst.operands[0].reg << 8; |
6707 | inst.instruction |= inst.operands[1].reg << 16; | |
6708 | inst.instruction |= inst.operands[1].reg; | |
6709 | } | |
90e4755a | 6710 | |
c19d1205 ZW |
6711 | static void |
6712 | do_t_cpsi (void) | |
6713 | { | |
6714 | if (unified_syntax | |
62b3e311 PB |
6715 | && (inst.operands[1].present || inst.size_req == 4) |
6716 | && ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v6_notm)) | |
90e4755a | 6717 | { |
c19d1205 ZW |
6718 | unsigned int imod = (inst.instruction & 0x0030) >> 4; |
6719 | inst.instruction = 0xf3af8000; | |
6720 | inst.instruction |= imod << 9; | |
6721 | inst.instruction |= inst.operands[0].imm << 5; | |
6722 | if (inst.operands[1].present) | |
6723 | inst.instruction |= 0x100 | inst.operands[1].imm; | |
90e4755a | 6724 | } |
c19d1205 | 6725 | else |
90e4755a | 6726 | { |
62b3e311 PB |
6727 | constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1) |
6728 | && (inst.operands[0].imm & 4), | |
6729 | _("selected processor does not support 'A' form " | |
6730 | "of this instruction")); | |
6731 | constraint (inst.operands[1].present || inst.size_req == 4, | |
c19d1205 ZW |
6732 | _("Thumb does not support the 2-argument " |
6733 | "form of this instruction")); | |
6734 | inst.instruction |= inst.operands[0].imm; | |
90e4755a | 6735 | } |
90e4755a RE |
6736 | } |
6737 | ||
c19d1205 ZW |
6738 | /* THUMB CPY instruction (argument parse). */ |
6739 | ||
90e4755a | 6740 | static void |
c19d1205 | 6741 | do_t_cpy (void) |
90e4755a | 6742 | { |
c19d1205 | 6743 | if (inst.size_req == 4) |
90e4755a | 6744 | { |
c19d1205 ZW |
6745 | inst.instruction = THUMB_OP32 (T_MNEM_mov); |
6746 | inst.instruction |= inst.operands[0].reg << 8; | |
6747 | inst.instruction |= inst.operands[1].reg; | |
90e4755a | 6748 | } |
c19d1205 | 6749 | else |
90e4755a | 6750 | { |
c19d1205 ZW |
6751 | inst.instruction |= (inst.operands[0].reg & 0x8) << 4; |
6752 | inst.instruction |= (inst.operands[0].reg & 0x7); | |
6753 | inst.instruction |= inst.operands[1].reg << 3; | |
90e4755a | 6754 | } |
90e4755a RE |
6755 | } |
6756 | ||
90e4755a | 6757 | static void |
c19d1205 | 6758 | do_t_czb (void) |
90e4755a | 6759 | { |
c19d1205 ZW |
6760 | constraint (inst.operands[0].reg > 7, BAD_HIREG); |
6761 | inst.instruction |= inst.operands[0].reg; | |
6762 | inst.reloc.pc_rel = 1; | |
6763 | inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7; | |
6764 | } | |
90e4755a | 6765 | |
62b3e311 PB |
6766 | static void |
6767 | do_t_dbg (void) | |
6768 | { | |
6769 | inst.instruction |= inst.operands[0].imm; | |
6770 | } | |
6771 | ||
6772 | static void | |
6773 | do_t_div (void) | |
6774 | { | |
6775 | if (!inst.operands[1].present) | |
6776 | inst.operands[1].reg = inst.operands[0].reg; | |
6777 | inst.instruction |= inst.operands[0].reg << 8; | |
6778 | inst.instruction |= inst.operands[1].reg << 16; | |
6779 | inst.instruction |= inst.operands[2].reg; | |
6780 | } | |
6781 | ||
c19d1205 ZW |
6782 | static void |
6783 | do_t_hint (void) | |
6784 | { | |
6785 | if (unified_syntax && inst.size_req == 4) | |
6786 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6787 | else | |
6788 | inst.instruction = THUMB_OP16 (inst.instruction); | |
6789 | } | |
90e4755a | 6790 | |
c19d1205 ZW |
6791 | static void |
6792 | do_t_it (void) | |
6793 | { | |
6794 | unsigned int cond = inst.operands[0].imm; | |
e27ec89e PB |
6795 | |
6796 | current_it_mask = (inst.instruction & 0xf) | 0x10; | |
6797 | current_cc = cond; | |
6798 | ||
6799 | /* If the condition is a negative condition, invert the mask. */ | |
c19d1205 | 6800 | if ((cond & 0x1) == 0x0) |
90e4755a | 6801 | { |
c19d1205 | 6802 | unsigned int mask = inst.instruction & 0x000f; |
90e4755a | 6803 | |
c19d1205 ZW |
6804 | if ((mask & 0x7) == 0) |
6805 | /* no conversion needed */; | |
6806 | else if ((mask & 0x3) == 0) | |
e27ec89e PB |
6807 | mask ^= 0x8; |
6808 | else if ((mask & 0x1) == 0) | |
6809 | mask ^= 0xC; | |
c19d1205 | 6810 | else |
e27ec89e | 6811 | mask ^= 0xE; |
90e4755a | 6812 | |
e27ec89e PB |
6813 | inst.instruction &= 0xfff0; |
6814 | inst.instruction |= mask; | |
c19d1205 | 6815 | } |
90e4755a | 6816 | |
c19d1205 ZW |
6817 | inst.instruction |= cond << 4; |
6818 | } | |
90e4755a | 6819 | |
c19d1205 ZW |
6820 | static void |
6821 | do_t_ldmstm (void) | |
6822 | { | |
6823 | /* This really doesn't seem worth it. */ | |
6824 | constraint (inst.reloc.type != BFD_RELOC_UNUSED, | |
6825 | _("expression too complex")); | |
6826 | constraint (inst.operands[1].writeback, | |
6827 | _("Thumb load/store multiple does not support {reglist}^")); | |
90e4755a | 6828 | |
c19d1205 ZW |
6829 | if (unified_syntax) |
6830 | { | |
6831 | /* See if we can use a 16-bit instruction. */ | |
6832 | if (inst.instruction < 0xffff /* not ldmdb/stmdb */ | |
6833 | && inst.size_req != 4 | |
6834 | && inst.operands[0].reg <= 7 | |
6835 | && !(inst.operands[1].imm & ~0xff) | |
6836 | && (inst.instruction == T_MNEM_stmia | |
6837 | ? inst.operands[0].writeback | |
6838 | : (inst.operands[0].writeback | |
6839 | == !(inst.operands[1].imm & (1 << inst.operands[0].reg))))) | |
90e4755a | 6840 | { |
c19d1205 ZW |
6841 | if (inst.instruction == T_MNEM_stmia |
6842 | && (inst.operands[1].imm & (1 << inst.operands[0].reg)) | |
6843 | && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1))) | |
6844 | as_warn (_("value stored for r%d is UNPREDICTABLE"), | |
6845 | inst.operands[0].reg); | |
90e4755a | 6846 | |
c19d1205 ZW |
6847 | inst.instruction = THUMB_OP16 (inst.instruction); |
6848 | inst.instruction |= inst.operands[0].reg << 8; | |
6849 | inst.instruction |= inst.operands[1].imm; | |
6850 | } | |
6851 | else | |
6852 | { | |
6853 | if (inst.operands[1].imm & (1 << 13)) | |
6854 | as_warn (_("SP should not be in register list")); | |
6855 | if (inst.instruction == T_MNEM_stmia) | |
90e4755a | 6856 | { |
c19d1205 ZW |
6857 | if (inst.operands[1].imm & (1 << 15)) |
6858 | as_warn (_("PC should not be in register list")); | |
6859 | if (inst.operands[1].imm & (1 << inst.operands[0].reg)) | |
6860 | as_warn (_("value stored for r%d is UNPREDICTABLE"), | |
6861 | inst.operands[0].reg); | |
90e4755a RE |
6862 | } |
6863 | else | |
6864 | { | |
c19d1205 ZW |
6865 | if (inst.operands[1].imm & (1 << 14) |
6866 | && inst.operands[1].imm & (1 << 15)) | |
6867 | as_warn (_("LR and PC should not both be in register list")); | |
6868 | if ((inst.operands[1].imm & (1 << inst.operands[0].reg)) | |
6869 | && inst.operands[0].writeback) | |
6870 | as_warn (_("base register should not be in register list " | |
6871 | "when written back")); | |
90e4755a | 6872 | } |
c19d1205 ZW |
6873 | if (inst.instruction < 0xffff) |
6874 | inst.instruction = THUMB_OP32 (inst.instruction); | |
6875 | inst.instruction |= inst.operands[0].reg << 16; | |
6876 | inst.instruction |= inst.operands[1].imm; | |
6877 | if (inst.operands[0].writeback) | |
6878 | inst.instruction |= WRITE_BACK; | |
90e4755a RE |
6879 | } |
6880 | } | |
c19d1205 | 6881 | else |
90e4755a | 6882 | { |
c19d1205 ZW |
6883 | constraint (inst.operands[0].reg > 7 |
6884 | || (inst.operands[1].imm & ~0xff), BAD_HIREG); | |
6885 | if (inst.instruction == T_MNEM_stmia) | |
f03698e6 | 6886 | { |
c19d1205 ZW |
6887 | if (!inst.operands[0].writeback) |
6888 | as_warn (_("this instruction will write back the base register")); | |
6889 | if ((inst.operands[1].imm & (1 << inst.operands[0].reg)) | |
6890 | && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1))) | |
6891 | as_warn (_("value stored for r%d is UNPREDICTABLE"), | |
6892 | inst.operands[0].reg); | |
f03698e6 | 6893 | } |
c19d1205 | 6894 | else |
90e4755a | 6895 | { |
c19d1205 ZW |
6896 | if (!inst.operands[0].writeback |
6897 | && !(inst.operands[1].imm & (1 << inst.operands[0].reg))) | |
6898 | as_warn (_("this instruction will write back the base register")); | |
6899 | else if (inst.operands[0].writeback | |
6900 | && (inst.operands[1].imm & (1 << inst.operands[0].reg))) | |
6901 | as_warn (_("this instruction will not write back the base register")); | |
90e4755a RE |
6902 | } |
6903 | ||
c19d1205 ZW |
6904 | inst.instruction = THUMB_OP16 (inst.instruction); |
6905 | inst.instruction |= inst.operands[0].reg << 8; | |
6906 | inst.instruction |= inst.operands[1].imm; | |
6907 | } | |
6908 | } | |
e28cd48c | 6909 | |
c19d1205 ZW |
6910 | static void |
6911 | do_t_ldrex (void) | |
6912 | { | |
6913 | constraint (!inst.operands[1].isreg || !inst.operands[1].preind | |
6914 | || inst.operands[1].postind || inst.operands[1].writeback | |
6915 | || inst.operands[1].immisreg || inst.operands[1].shifted | |
6916 | || inst.operands[1].negative, | |
01cfc07f | 6917 | BAD_ADDR_MODE); |
e28cd48c | 6918 | |
c19d1205 ZW |
6919 | inst.instruction |= inst.operands[0].reg << 12; |
6920 | inst.instruction |= inst.operands[1].reg << 16; | |
6921 | inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8; | |
6922 | } | |
e28cd48c | 6923 | |
c19d1205 ZW |
6924 | static void |
6925 | do_t_ldrexd (void) | |
6926 | { | |
6927 | if (!inst.operands[1].present) | |
1cac9012 | 6928 | { |
c19d1205 ZW |
6929 | constraint (inst.operands[0].reg == REG_LR, |
6930 | _("r14 not allowed as first register " | |
6931 | "when second register is omitted")); | |
6932 | inst.operands[1].reg = inst.operands[0].reg + 1; | |
b99bd4ef | 6933 | } |
c19d1205 ZW |
6934 | constraint (inst.operands[0].reg == inst.operands[1].reg, |
6935 | BAD_OVERLAP); | |
b99bd4ef | 6936 | |
c19d1205 ZW |
6937 | inst.instruction |= inst.operands[0].reg << 12; |
6938 | inst.instruction |= inst.operands[1].reg << 8; | |
6939 | inst.instruction |= inst.operands[2].reg << 16; | |
b99bd4ef NC |
6940 | } |
6941 | ||
6942 | static void | |
c19d1205 | 6943 | do_t_ldst (void) |
b99bd4ef | 6944 | { |
0110f2b8 PB |
6945 | unsigned long opcode; |
6946 | int Rn; | |
6947 | ||
6948 | opcode = inst.instruction; | |
c19d1205 | 6949 | if (unified_syntax) |
b99bd4ef | 6950 | { |
0110f2b8 PB |
6951 | if (inst.operands[1].isreg |
6952 | && !inst.operands[1].writeback | |
c19d1205 ZW |
6953 | && !inst.operands[1].shifted && !inst.operands[1].postind |
6954 | && !inst.operands[1].negative && inst.operands[0].reg <= 7 | |
0110f2b8 PB |
6955 | && opcode <= 0xffff |
6956 | && inst.size_req != 4) | |
c19d1205 | 6957 | { |
0110f2b8 PB |
6958 | /* Insn may have a 16-bit form. */ |
6959 | Rn = inst.operands[1].reg; | |
6960 | if (inst.operands[1].immisreg) | |
6961 | { | |
6962 | inst.instruction = THUMB_OP16 (opcode); | |
6963 | /* [Rn, Ri] */ | |
6964 | if (Rn <= 7 && inst.operands[1].imm <= 7) | |
6965 | goto op16; | |
6966 | } | |
6967 | else if ((Rn <= 7 && opcode != T_MNEM_ldrsh | |
6968 | && opcode != T_MNEM_ldrsb) | |
6969 | || ((Rn == REG_PC || Rn == REG_SP) && opcode == T_MNEM_ldr) | |
6970 | || (Rn == REG_SP && opcode == T_MNEM_str)) | |
6971 | { | |
6972 | /* [Rn, #const] */ | |
6973 | if (Rn > 7) | |
6974 | { | |
6975 | if (Rn == REG_PC) | |
6976 | { | |
6977 | if (inst.reloc.pc_rel) | |
6978 | opcode = T_MNEM_ldr_pc2; | |
6979 | else | |
6980 | opcode = T_MNEM_ldr_pc; | |
6981 | } | |
6982 | else | |
6983 | { | |
6984 | if (opcode == T_MNEM_ldr) | |
6985 | opcode = T_MNEM_ldr_sp; | |
6986 | else | |
6987 | opcode = T_MNEM_str_sp; | |
6988 | } | |
6989 | inst.instruction = inst.operands[0].reg << 8; | |
6990 | } | |
6991 | else | |
6992 | { | |
6993 | inst.instruction = inst.operands[0].reg; | |
6994 | inst.instruction |= inst.operands[1].reg << 3; | |
6995 | } | |
6996 | inst.instruction |= THUMB_OP16 (opcode); | |
6997 | if (inst.size_req == 2) | |
6998 | inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET; | |
6999 | else | |
7000 | inst.relax = opcode; | |
7001 | return; | |
7002 | } | |
c19d1205 | 7003 | } |
0110f2b8 PB |
7004 | /* Definitely a 32-bit variant. */ |
7005 | inst.instruction = THUMB_OP32 (opcode); | |
c19d1205 ZW |
7006 | inst.instruction |= inst.operands[0].reg << 12; |
7007 | encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE); | |
b99bd4ef NC |
7008 | return; |
7009 | } | |
7010 | ||
c19d1205 ZW |
7011 | constraint (inst.operands[0].reg > 7, BAD_HIREG); |
7012 | ||
7013 | if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb) | |
b99bd4ef | 7014 | { |
c19d1205 ZW |
7015 | /* Only [Rn,Rm] is acceptable. */ |
7016 | constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG); | |
7017 | constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg | |
7018 | || inst.operands[1].postind || inst.operands[1].shifted | |
7019 | || inst.operands[1].negative, | |
7020 | _("Thumb does not support this addressing mode")); | |
7021 | inst.instruction = THUMB_OP16 (inst.instruction); | |
7022 | goto op16; | |
b99bd4ef | 7023 | } |
c19d1205 ZW |
7024 | |
7025 | inst.instruction = THUMB_OP16 (inst.instruction); | |
7026 | if (!inst.operands[1].isreg) | |
7027 | if (move_or_literal_pool (0, /*thumb_p=*/TRUE, /*mode_3=*/FALSE)) | |
7028 | return; | |
b99bd4ef | 7029 | |
c19d1205 ZW |
7030 | constraint (!inst.operands[1].preind |
7031 | || inst.operands[1].shifted | |
7032 | || inst.operands[1].writeback, | |
7033 | _("Thumb does not support this addressing mode")); | |
7034 | if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP) | |
90e4755a | 7035 | { |
c19d1205 ZW |
7036 | constraint (inst.instruction & 0x0600, |
7037 | _("byte or halfword not valid for base register")); | |
7038 | constraint (inst.operands[1].reg == REG_PC | |
7039 | && !(inst.instruction & THUMB_LOAD_BIT), | |
7040 | _("r15 based store not allowed")); | |
7041 | constraint (inst.operands[1].immisreg, | |
7042 | _("invalid base register for register offset")); | |
b99bd4ef | 7043 | |
c19d1205 ZW |
7044 | if (inst.operands[1].reg == REG_PC) |
7045 | inst.instruction = T_OPCODE_LDR_PC; | |
7046 | else if (inst.instruction & THUMB_LOAD_BIT) | |
7047 | inst.instruction = T_OPCODE_LDR_SP; | |
7048 | else | |
7049 | inst.instruction = T_OPCODE_STR_SP; | |
b99bd4ef | 7050 | |
c19d1205 ZW |
7051 | inst.instruction |= inst.operands[0].reg << 8; |
7052 | inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET; | |
7053 | return; | |
7054 | } | |
90e4755a | 7055 | |
c19d1205 ZW |
7056 | constraint (inst.operands[1].reg > 7, BAD_HIREG); |
7057 | if (!inst.operands[1].immisreg) | |
7058 | { | |
7059 | /* Immediate offset. */ | |
7060 | inst.instruction |= inst.operands[0].reg; | |
7061 | inst.instruction |= inst.operands[1].reg << 3; | |
7062 | inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET; | |
7063 | return; | |
7064 | } | |
90e4755a | 7065 | |
c19d1205 ZW |
7066 | /* Register offset. */ |
7067 | constraint (inst.operands[1].imm > 7, BAD_HIREG); | |
7068 | constraint (inst.operands[1].negative, | |
7069 | _("Thumb does not support this addressing mode")); | |
90e4755a | 7070 | |
c19d1205 ZW |
7071 | op16: |
7072 | switch (inst.instruction) | |
7073 | { | |
7074 | case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break; | |
7075 | case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break; | |
7076 | case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break; | |
7077 | case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break; | |
7078 | case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break; | |
7079 | case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break; | |
7080 | case 0x5600 /* ldrsb */: | |
7081 | case 0x5e00 /* ldrsh */: break; | |
7082 | default: abort (); | |
7083 | } | |
90e4755a | 7084 | |
c19d1205 ZW |
7085 | inst.instruction |= inst.operands[0].reg; |
7086 | inst.instruction |= inst.operands[1].reg << 3; | |
7087 | inst.instruction |= inst.operands[1].imm << 6; | |
7088 | } | |
90e4755a | 7089 | |
c19d1205 ZW |
7090 | static void |
7091 | do_t_ldstd (void) | |
7092 | { | |
7093 | if (!inst.operands[1].present) | |
b99bd4ef | 7094 | { |
c19d1205 ZW |
7095 | inst.operands[1].reg = inst.operands[0].reg + 1; |
7096 | constraint (inst.operands[0].reg == REG_LR, | |
7097 | _("r14 not allowed here")); | |
b99bd4ef | 7098 | } |
c19d1205 ZW |
7099 | inst.instruction |= inst.operands[0].reg << 12; |
7100 | inst.instruction |= inst.operands[1].reg << 8; | |
7101 | encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE); | |
7102 | ||
b99bd4ef NC |
7103 | } |
7104 | ||
c19d1205 ZW |
7105 | static void |
7106 | do_t_ldstt (void) | |
7107 | { | |
7108 | inst.instruction |= inst.operands[0].reg << 12; | |
7109 | encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE); | |
7110 | } | |
a737bd4d | 7111 | |
b99bd4ef | 7112 | static void |
c19d1205 | 7113 | do_t_mla (void) |
b99bd4ef | 7114 | { |
c19d1205 ZW |
7115 | inst.instruction |= inst.operands[0].reg << 8; |
7116 | inst.instruction |= inst.operands[1].reg << 16; | |
7117 | inst.instruction |= inst.operands[2].reg; | |
7118 | inst.instruction |= inst.operands[3].reg << 12; | |
7119 | } | |
b99bd4ef | 7120 | |
c19d1205 ZW |
7121 | static void |
7122 | do_t_mlal (void) | |
7123 | { | |
7124 | inst.instruction |= inst.operands[0].reg << 12; | |
7125 | inst.instruction |= inst.operands[1].reg << 8; | |
7126 | inst.instruction |= inst.operands[2].reg << 16; | |
7127 | inst.instruction |= inst.operands[3].reg; | |
7128 | } | |
b99bd4ef | 7129 | |
c19d1205 ZW |
7130 | static void |
7131 | do_t_mov_cmp (void) | |
7132 | { | |
7133 | if (unified_syntax) | |
b99bd4ef | 7134 | { |
c19d1205 ZW |
7135 | int r0off = (inst.instruction == T_MNEM_mov |
7136 | || inst.instruction == T_MNEM_movs) ? 8 : 16; | |
0110f2b8 | 7137 | unsigned long opcode; |
3d388997 PB |
7138 | bfd_boolean narrow; |
7139 | bfd_boolean low_regs; | |
7140 | ||
7141 | low_regs = (inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7); | |
0110f2b8 | 7142 | opcode = inst.instruction; |
3d388997 | 7143 | if (current_it_mask) |
0110f2b8 | 7144 | narrow = opcode != T_MNEM_movs; |
3d388997 | 7145 | else |
0110f2b8 | 7146 | narrow = opcode != T_MNEM_movs || low_regs; |
3d388997 PB |
7147 | if (inst.size_req == 4 |
7148 | || inst.operands[1].shifted) | |
7149 | narrow = FALSE; | |
7150 | ||
c19d1205 ZW |
7151 | if (!inst.operands[1].isreg) |
7152 | { | |
0110f2b8 PB |
7153 | /* Immediate operand. */ |
7154 | if (current_it_mask == 0 && opcode == T_MNEM_mov) | |
7155 | narrow = 0; | |
7156 | if (low_regs && narrow) | |
7157 | { | |
7158 | inst.instruction = THUMB_OP16 (opcode); | |
7159 | inst.instruction |= inst.operands[0].reg << 8; | |
7160 | if (inst.size_req == 2) | |
7161 | inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM; | |
7162 | else | |
7163 | inst.relax = opcode; | |
7164 | } | |
7165 | else | |
7166 | { | |
7167 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7168 | inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000; | |
7169 | inst.instruction |= inst.operands[0].reg << r0off; | |
7170 | inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
7171 | } | |
c19d1205 | 7172 | } |
3d388997 | 7173 | else if (!narrow) |
c19d1205 ZW |
7174 | { |
7175 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7176 | inst.instruction |= inst.operands[0].reg << r0off; | |
7177 | encode_thumb32_shifted_operand (1); | |
7178 | } | |
7179 | else | |
7180 | switch (inst.instruction) | |
7181 | { | |
7182 | case T_MNEM_mov: | |
7183 | inst.instruction = T_OPCODE_MOV_HR; | |
7184 | inst.instruction |= (inst.operands[0].reg & 0x8) << 4; | |
7185 | inst.instruction |= (inst.operands[0].reg & 0x7); | |
7186 | inst.instruction |= inst.operands[1].reg << 3; | |
7187 | break; | |
b99bd4ef | 7188 | |
c19d1205 ZW |
7189 | case T_MNEM_movs: |
7190 | /* We know we have low registers at this point. | |
7191 | Generate ADD Rd, Rs, #0. */ | |
7192 | inst.instruction = T_OPCODE_ADD_I3; | |
7193 | inst.instruction |= inst.operands[0].reg; | |
7194 | inst.instruction |= inst.operands[1].reg << 3; | |
7195 | break; | |
7196 | ||
7197 | case T_MNEM_cmp: | |
3d388997 | 7198 | if (low_regs) |
c19d1205 ZW |
7199 | { |
7200 | inst.instruction = T_OPCODE_CMP_LR; | |
7201 | inst.instruction |= inst.operands[0].reg; | |
7202 | inst.instruction |= inst.operands[1].reg << 3; | |
7203 | } | |
7204 | else | |
7205 | { | |
7206 | inst.instruction = T_OPCODE_CMP_HR; | |
7207 | inst.instruction |= (inst.operands[0].reg & 0x8) << 4; | |
7208 | inst.instruction |= (inst.operands[0].reg & 0x7); | |
7209 | inst.instruction |= inst.operands[1].reg << 3; | |
7210 | } | |
7211 | break; | |
7212 | } | |
b99bd4ef NC |
7213 | return; |
7214 | } | |
7215 | ||
c19d1205 ZW |
7216 | inst.instruction = THUMB_OP16 (inst.instruction); |
7217 | if (inst.operands[1].isreg) | |
b99bd4ef | 7218 | { |
c19d1205 | 7219 | if (inst.operands[0].reg < 8 && inst.operands[1].reg < 8) |
b99bd4ef | 7220 | { |
c19d1205 ZW |
7221 | /* A move of two lowregs is encoded as ADD Rd, Rs, #0 |
7222 | since a MOV instruction produces unpredictable results. */ | |
7223 | if (inst.instruction == T_OPCODE_MOV_I8) | |
7224 | inst.instruction = T_OPCODE_ADD_I3; | |
b99bd4ef | 7225 | else |
c19d1205 | 7226 | inst.instruction = T_OPCODE_CMP_LR; |
b99bd4ef | 7227 | |
c19d1205 ZW |
7228 | inst.instruction |= inst.operands[0].reg; |
7229 | inst.instruction |= inst.operands[1].reg << 3; | |
b99bd4ef NC |
7230 | } |
7231 | else | |
7232 | { | |
c19d1205 ZW |
7233 | if (inst.instruction == T_OPCODE_MOV_I8) |
7234 | inst.instruction = T_OPCODE_MOV_HR; | |
7235 | else | |
7236 | inst.instruction = T_OPCODE_CMP_HR; | |
7237 | do_t_cpy (); | |
b99bd4ef NC |
7238 | } |
7239 | } | |
c19d1205 | 7240 | else |
b99bd4ef | 7241 | { |
c19d1205 ZW |
7242 | constraint (inst.operands[0].reg > 7, |
7243 | _("only lo regs allowed with immediate")); | |
7244 | inst.instruction |= inst.operands[0].reg << 8; | |
7245 | inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM; | |
7246 | } | |
7247 | } | |
b99bd4ef | 7248 | |
c19d1205 ZW |
7249 | static void |
7250 | do_t_mov16 (void) | |
7251 | { | |
7252 | inst.instruction |= inst.operands[0].reg << 8; | |
7253 | inst.instruction |= (inst.operands[1].imm & 0xf000) << 4; | |
7254 | inst.instruction |= (inst.operands[1].imm & 0x0800) << 15; | |
7255 | inst.instruction |= (inst.operands[1].imm & 0x0700) << 4; | |
7256 | inst.instruction |= (inst.operands[1].imm & 0x00ff); | |
7257 | } | |
b99bd4ef | 7258 | |
c19d1205 ZW |
7259 | static void |
7260 | do_t_mvn_tst (void) | |
7261 | { | |
7262 | if (unified_syntax) | |
7263 | { | |
7264 | int r0off = (inst.instruction == T_MNEM_mvn | |
7265 | || inst.instruction == T_MNEM_mvns) ? 8 : 16; | |
3d388997 PB |
7266 | bfd_boolean narrow; |
7267 | ||
7268 | if (inst.size_req == 4 | |
7269 | || inst.instruction > 0xffff | |
7270 | || inst.operands[1].shifted | |
7271 | || inst.operands[0].reg > 7 || inst.operands[1].reg > 7) | |
7272 | narrow = FALSE; | |
7273 | else if (inst.instruction == T_MNEM_cmn) | |
7274 | narrow = TRUE; | |
7275 | else if (THUMB_SETS_FLAGS (inst.instruction)) | |
7276 | narrow = (current_it_mask == 0); | |
7277 | else | |
7278 | narrow = (current_it_mask != 0); | |
7279 | ||
c19d1205 | 7280 | if (!inst.operands[1].isreg) |
b99bd4ef | 7281 | { |
c19d1205 ZW |
7282 | /* For an immediate, we always generate a 32-bit opcode; |
7283 | section relaxation will shrink it later if possible. */ | |
7284 | if (inst.instruction < 0xffff) | |
7285 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7286 | inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000; | |
7287 | inst.instruction |= inst.operands[0].reg << r0off; | |
7288 | inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
b99bd4ef | 7289 | } |
c19d1205 | 7290 | else |
b99bd4ef | 7291 | { |
c19d1205 | 7292 | /* See if we can do this with a 16-bit instruction. */ |
3d388997 | 7293 | if (narrow) |
b99bd4ef | 7294 | { |
c19d1205 ZW |
7295 | inst.instruction = THUMB_OP16 (inst.instruction); |
7296 | inst.instruction |= inst.operands[0].reg; | |
7297 | inst.instruction |= inst.operands[1].reg << 3; | |
b99bd4ef | 7298 | } |
c19d1205 | 7299 | else |
b99bd4ef | 7300 | { |
c19d1205 ZW |
7301 | constraint (inst.operands[1].shifted |
7302 | && inst.operands[1].immisreg, | |
7303 | _("shift must be constant")); | |
7304 | if (inst.instruction < 0xffff) | |
7305 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7306 | inst.instruction |= inst.operands[0].reg << r0off; | |
7307 | encode_thumb32_shifted_operand (1); | |
b99bd4ef | 7308 | } |
b99bd4ef NC |
7309 | } |
7310 | } | |
7311 | else | |
7312 | { | |
c19d1205 ZW |
7313 | constraint (inst.instruction > 0xffff |
7314 | || inst.instruction == T_MNEM_mvns, BAD_THUMB32); | |
7315 | constraint (!inst.operands[1].isreg || inst.operands[1].shifted, | |
7316 | _("unshifted register required")); | |
7317 | constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7, | |
7318 | BAD_HIREG); | |
b99bd4ef | 7319 | |
c19d1205 ZW |
7320 | inst.instruction = THUMB_OP16 (inst.instruction); |
7321 | inst.instruction |= inst.operands[0].reg; | |
7322 | inst.instruction |= inst.operands[1].reg << 3; | |
b99bd4ef | 7323 | } |
b99bd4ef NC |
7324 | } |
7325 | ||
b05fe5cf | 7326 | static void |
c19d1205 | 7327 | do_t_mrs (void) |
b05fe5cf | 7328 | { |
62b3e311 PB |
7329 | int flags; |
7330 | flags = inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f|SPSR_BIT); | |
7331 | if (flags == 0) | |
7332 | { | |
7333 | constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7m), | |
7334 | _("selected processor does not support " | |
7335 | "requested special purpose register")); | |
7336 | } | |
7337 | else | |
7338 | { | |
7339 | constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1), | |
7340 | _("selected processor does not support " | |
7341 | "requested special purpose register %x")); | |
7342 | /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */ | |
7343 | constraint ((flags & ~SPSR_BIT) != (PSR_c|PSR_f), | |
7344 | _("'CPSR' or 'SPSR' expected")); | |
7345 | } | |
7346 | ||
c19d1205 | 7347 | inst.instruction |= inst.operands[0].reg << 8; |
62b3e311 PB |
7348 | inst.instruction |= (flags & SPSR_BIT) >> 2; |
7349 | inst.instruction |= inst.operands[1].imm & 0xff; | |
c19d1205 | 7350 | } |
b05fe5cf | 7351 | |
c19d1205 ZW |
7352 | static void |
7353 | do_t_msr (void) | |
7354 | { | |
62b3e311 PB |
7355 | int flags; |
7356 | ||
c19d1205 ZW |
7357 | constraint (!inst.operands[1].isreg, |
7358 | _("Thumb encoding does not support an immediate here")); | |
62b3e311 PB |
7359 | flags = inst.operands[0].imm; |
7360 | if (flags & ~0xff) | |
7361 | { | |
7362 | constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v1), | |
7363 | _("selected processor does not support " | |
7364 | "requested special purpose register")); | |
7365 | } | |
7366 | else | |
7367 | { | |
7368 | constraint (!ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v7m), | |
7369 | _("selected processor does not support " | |
7370 | "requested special purpose register")); | |
7371 | flags |= PSR_f; | |
7372 | } | |
7373 | inst.instruction |= (flags & SPSR_BIT) >> 2; | |
7374 | inst.instruction |= (flags & ~SPSR_BIT) >> 8; | |
7375 | inst.instruction |= (flags & 0xff); | |
c19d1205 ZW |
7376 | inst.instruction |= inst.operands[1].reg << 16; |
7377 | } | |
b05fe5cf | 7378 | |
c19d1205 ZW |
7379 | static void |
7380 | do_t_mul (void) | |
7381 | { | |
7382 | if (!inst.operands[2].present) | |
7383 | inst.operands[2].reg = inst.operands[0].reg; | |
b05fe5cf | 7384 | |
c19d1205 ZW |
7385 | /* There is no 32-bit MULS and no 16-bit MUL. */ |
7386 | if (unified_syntax && inst.instruction == T_MNEM_mul) | |
b05fe5cf | 7387 | { |
c19d1205 ZW |
7388 | inst.instruction = THUMB_OP32 (inst.instruction); |
7389 | inst.instruction |= inst.operands[0].reg << 8; | |
7390 | inst.instruction |= inst.operands[1].reg << 16; | |
7391 | inst.instruction |= inst.operands[2].reg << 0; | |
b05fe5cf | 7392 | } |
c19d1205 | 7393 | else |
b05fe5cf | 7394 | { |
c19d1205 ZW |
7395 | constraint (!unified_syntax |
7396 | && inst.instruction == T_MNEM_muls, BAD_THUMB32); | |
7397 | constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7, | |
7398 | BAD_HIREG); | |
b05fe5cf | 7399 | |
c19d1205 ZW |
7400 | inst.instruction = THUMB_OP16 (inst.instruction); |
7401 | inst.instruction |= inst.operands[0].reg; | |
b05fe5cf | 7402 | |
c19d1205 ZW |
7403 | if (inst.operands[0].reg == inst.operands[1].reg) |
7404 | inst.instruction |= inst.operands[2].reg << 3; | |
7405 | else if (inst.operands[0].reg == inst.operands[2].reg) | |
7406 | inst.instruction |= inst.operands[1].reg << 3; | |
7407 | else | |
7408 | constraint (1, _("dest must overlap one source register")); | |
7409 | } | |
7410 | } | |
b05fe5cf | 7411 | |
c19d1205 ZW |
7412 | static void |
7413 | do_t_mull (void) | |
7414 | { | |
7415 | inst.instruction |= inst.operands[0].reg << 12; | |
7416 | inst.instruction |= inst.operands[1].reg << 8; | |
7417 | inst.instruction |= inst.operands[2].reg << 16; | |
7418 | inst.instruction |= inst.operands[3].reg; | |
b05fe5cf | 7419 | |
c19d1205 ZW |
7420 | if (inst.operands[0].reg == inst.operands[1].reg) |
7421 | as_tsktsk (_("rdhi and rdlo must be different")); | |
7422 | } | |
b05fe5cf | 7423 | |
c19d1205 ZW |
7424 | static void |
7425 | do_t_nop (void) | |
7426 | { | |
7427 | if (unified_syntax) | |
7428 | { | |
7429 | if (inst.size_req == 4 || inst.operands[0].imm > 15) | |
b05fe5cf | 7430 | { |
c19d1205 ZW |
7431 | inst.instruction = THUMB_OP32 (inst.instruction); |
7432 | inst.instruction |= inst.operands[0].imm; | |
7433 | } | |
7434 | else | |
7435 | { | |
7436 | inst.instruction = THUMB_OP16 (inst.instruction); | |
7437 | inst.instruction |= inst.operands[0].imm << 4; | |
7438 | } | |
7439 | } | |
7440 | else | |
7441 | { | |
7442 | constraint (inst.operands[0].present, | |
7443 | _("Thumb does not support NOP with hints")); | |
7444 | inst.instruction = 0x46c0; | |
7445 | } | |
7446 | } | |
b05fe5cf | 7447 | |
c19d1205 ZW |
7448 | static void |
7449 | do_t_neg (void) | |
7450 | { | |
7451 | if (unified_syntax) | |
7452 | { | |
3d388997 PB |
7453 | bfd_boolean narrow; |
7454 | ||
7455 | if (THUMB_SETS_FLAGS (inst.instruction)) | |
7456 | narrow = (current_it_mask == 0); | |
7457 | else | |
7458 | narrow = (current_it_mask != 0); | |
7459 | if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7) | |
7460 | narrow = FALSE; | |
7461 | if (inst.size_req == 4) | |
7462 | narrow = FALSE; | |
7463 | ||
7464 | if (!narrow) | |
c19d1205 ZW |
7465 | { |
7466 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7467 | inst.instruction |= inst.operands[0].reg << 8; | |
7468 | inst.instruction |= inst.operands[1].reg << 16; | |
b05fe5cf ZW |
7469 | } |
7470 | else | |
7471 | { | |
c19d1205 ZW |
7472 | inst.instruction = THUMB_OP16 (inst.instruction); |
7473 | inst.instruction |= inst.operands[0].reg; | |
7474 | inst.instruction |= inst.operands[1].reg << 3; | |
b05fe5cf ZW |
7475 | } |
7476 | } | |
7477 | else | |
7478 | { | |
c19d1205 ZW |
7479 | constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7, |
7480 | BAD_HIREG); | |
7481 | constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32); | |
7482 | ||
7483 | inst.instruction = THUMB_OP16 (inst.instruction); | |
7484 | inst.instruction |= inst.operands[0].reg; | |
7485 | inst.instruction |= inst.operands[1].reg << 3; | |
7486 | } | |
7487 | } | |
7488 | ||
7489 | static void | |
7490 | do_t_pkhbt (void) | |
7491 | { | |
7492 | inst.instruction |= inst.operands[0].reg << 8; | |
7493 | inst.instruction |= inst.operands[1].reg << 16; | |
7494 | inst.instruction |= inst.operands[2].reg; | |
7495 | if (inst.operands[3].present) | |
7496 | { | |
7497 | unsigned int val = inst.reloc.exp.X_add_number; | |
7498 | constraint (inst.reloc.exp.X_op != O_constant, | |
7499 | _("expression too complex")); | |
7500 | inst.instruction |= (val & 0x1c) << 10; | |
7501 | inst.instruction |= (val & 0x03) << 6; | |
b05fe5cf | 7502 | } |
c19d1205 | 7503 | } |
b05fe5cf | 7504 | |
c19d1205 ZW |
7505 | static void |
7506 | do_t_pkhtb (void) | |
7507 | { | |
7508 | if (!inst.operands[3].present) | |
7509 | inst.instruction &= ~0x00000020; | |
7510 | do_t_pkhbt (); | |
b05fe5cf ZW |
7511 | } |
7512 | ||
c19d1205 ZW |
7513 | static void |
7514 | do_t_pld (void) | |
7515 | { | |
7516 | encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE); | |
7517 | } | |
b05fe5cf | 7518 | |
c19d1205 ZW |
7519 | static void |
7520 | do_t_push_pop (void) | |
b99bd4ef | 7521 | { |
e9f89963 PB |
7522 | unsigned mask; |
7523 | ||
c19d1205 ZW |
7524 | constraint (inst.operands[0].writeback, |
7525 | _("push/pop do not support {reglist}^")); | |
7526 | constraint (inst.reloc.type != BFD_RELOC_UNUSED, | |
7527 | _("expression too complex")); | |
b99bd4ef | 7528 | |
e9f89963 PB |
7529 | mask = inst.operands[0].imm; |
7530 | if ((mask & ~0xff) == 0) | |
c19d1205 ZW |
7531 | inst.instruction = THUMB_OP16 (inst.instruction); |
7532 | else if ((inst.instruction == T_MNEM_push | |
e9f89963 | 7533 | && (mask & ~0xff) == 1 << REG_LR) |
c19d1205 | 7534 | || (inst.instruction == T_MNEM_pop |
e9f89963 | 7535 | && (mask & ~0xff) == 1 << REG_PC)) |
b99bd4ef | 7536 | { |
c19d1205 ZW |
7537 | inst.instruction = THUMB_OP16 (inst.instruction); |
7538 | inst.instruction |= THUMB_PP_PC_LR; | |
e9f89963 | 7539 | mask &= 0xff; |
c19d1205 ZW |
7540 | } |
7541 | else if (unified_syntax) | |
7542 | { | |
e9f89963 PB |
7543 | if (mask & (1 << 13)) |
7544 | inst.error = _("SP not allowed in register list"); | |
c19d1205 | 7545 | if (inst.instruction == T_MNEM_push) |
b99bd4ef | 7546 | { |
e9f89963 PB |
7547 | if (mask & (1 << 15)) |
7548 | inst.error = _("PC not allowed in register list"); | |
c19d1205 ZW |
7549 | } |
7550 | else | |
7551 | { | |
e9f89963 PB |
7552 | if (mask & (1 << 14) |
7553 | && mask & (1 << 15)) | |
7554 | inst.error = _("LR and PC should not both be in register list"); | |
c19d1205 | 7555 | } |
e9f89963 PB |
7556 | if ((mask & (mask - 1)) == 0) |
7557 | { | |
7558 | /* Single register push/pop implemented as str/ldr. */ | |
7559 | if (inst.instruction == T_MNEM_push) | |
7560 | inst.instruction = 0xf84d0d04; /* str reg, [sp, #-4]! */ | |
7561 | else | |
7562 | inst.instruction = 0xf85d0b04; /* ldr reg, [sp], #4 */ | |
7563 | mask = ffs(mask) - 1; | |
7564 | mask <<= 12; | |
7565 | } | |
7566 | else | |
7567 | inst.instruction = THUMB_OP32 (inst.instruction); | |
c19d1205 ZW |
7568 | } |
7569 | else | |
7570 | { | |
7571 | inst.error = _("invalid register list to push/pop instruction"); | |
7572 | return; | |
7573 | } | |
b99bd4ef | 7574 | |
e9f89963 | 7575 | inst.instruction |= mask; |
c19d1205 | 7576 | } |
b99bd4ef | 7577 | |
c19d1205 ZW |
7578 | static void |
7579 | do_t_rbit (void) | |
7580 | { | |
7581 | inst.instruction |= inst.operands[0].reg << 8; | |
7582 | inst.instruction |= inst.operands[1].reg << 16; | |
7583 | } | |
b99bd4ef | 7584 | |
c19d1205 ZW |
7585 | static void |
7586 | do_t_rev (void) | |
7587 | { | |
7588 | if (inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7 | |
7589 | && inst.size_req != 4) | |
7590 | { | |
7591 | inst.instruction = THUMB_OP16 (inst.instruction); | |
7592 | inst.instruction |= inst.operands[0].reg; | |
7593 | inst.instruction |= inst.operands[1].reg << 3; | |
7594 | } | |
7595 | else if (unified_syntax) | |
7596 | { | |
7597 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7598 | inst.instruction |= inst.operands[0].reg << 8; | |
7599 | inst.instruction |= inst.operands[1].reg << 16; | |
7600 | inst.instruction |= inst.operands[1].reg; | |
7601 | } | |
7602 | else | |
7603 | inst.error = BAD_HIREG; | |
7604 | } | |
b99bd4ef | 7605 | |
c19d1205 ZW |
7606 | static void |
7607 | do_t_rsb (void) | |
7608 | { | |
7609 | int Rd, Rs; | |
b99bd4ef | 7610 | |
c19d1205 ZW |
7611 | Rd = inst.operands[0].reg; |
7612 | Rs = (inst.operands[1].present | |
7613 | ? inst.operands[1].reg /* Rd, Rs, foo */ | |
7614 | : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */ | |
b99bd4ef | 7615 | |
c19d1205 ZW |
7616 | inst.instruction |= Rd << 8; |
7617 | inst.instruction |= Rs << 16; | |
7618 | if (!inst.operands[2].isreg) | |
7619 | { | |
7620 | inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000; | |
7621 | inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
7622 | } | |
7623 | else | |
7624 | encode_thumb32_shifted_operand (2); | |
7625 | } | |
b99bd4ef | 7626 | |
c19d1205 ZW |
7627 | static void |
7628 | do_t_setend (void) | |
7629 | { | |
7630 | if (inst.operands[0].imm) | |
7631 | inst.instruction |= 0x8; | |
7632 | } | |
b99bd4ef | 7633 | |
c19d1205 ZW |
7634 | static void |
7635 | do_t_shift (void) | |
7636 | { | |
7637 | if (!inst.operands[1].present) | |
7638 | inst.operands[1].reg = inst.operands[0].reg; | |
7639 | ||
7640 | if (unified_syntax) | |
7641 | { | |
3d388997 PB |
7642 | bfd_boolean narrow; |
7643 | int shift_kind; | |
7644 | ||
7645 | switch (inst.instruction) | |
7646 | { | |
7647 | case T_MNEM_asr: | |
7648 | case T_MNEM_asrs: shift_kind = SHIFT_ASR; break; | |
7649 | case T_MNEM_lsl: | |
7650 | case T_MNEM_lsls: shift_kind = SHIFT_LSL; break; | |
7651 | case T_MNEM_lsr: | |
7652 | case T_MNEM_lsrs: shift_kind = SHIFT_LSR; break; | |
7653 | case T_MNEM_ror: | |
7654 | case T_MNEM_rors: shift_kind = SHIFT_ROR; break; | |
7655 | default: abort (); | |
7656 | } | |
7657 | ||
7658 | if (THUMB_SETS_FLAGS (inst.instruction)) | |
7659 | narrow = (current_it_mask == 0); | |
7660 | else | |
7661 | narrow = (current_it_mask != 0); | |
7662 | if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7) | |
7663 | narrow = FALSE; | |
7664 | if (!inst.operands[2].isreg && shift_kind == SHIFT_ROR) | |
7665 | narrow = FALSE; | |
7666 | if (inst.operands[2].isreg | |
7667 | && (inst.operands[1].reg != inst.operands[0].reg | |
7668 | || inst.operands[2].reg > 7)) | |
7669 | narrow = FALSE; | |
7670 | if (inst.size_req == 4) | |
7671 | narrow = FALSE; | |
7672 | ||
7673 | if (!narrow) | |
c19d1205 ZW |
7674 | { |
7675 | if (inst.operands[2].isreg) | |
b99bd4ef | 7676 | { |
c19d1205 ZW |
7677 | inst.instruction = THUMB_OP32 (inst.instruction); |
7678 | inst.instruction |= inst.operands[0].reg << 8; | |
7679 | inst.instruction |= inst.operands[1].reg << 16; | |
7680 | inst.instruction |= inst.operands[2].reg; | |
7681 | } | |
7682 | else | |
7683 | { | |
7684 | inst.operands[1].shifted = 1; | |
3d388997 | 7685 | inst.operands[1].shift_kind = shift_kind; |
c19d1205 ZW |
7686 | inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction) |
7687 | ? T_MNEM_movs : T_MNEM_mov); | |
7688 | inst.instruction |= inst.operands[0].reg << 8; | |
7689 | encode_thumb32_shifted_operand (1); | |
7690 | /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */ | |
7691 | inst.reloc.type = BFD_RELOC_UNUSED; | |
b99bd4ef NC |
7692 | } |
7693 | } | |
7694 | else | |
7695 | { | |
c19d1205 | 7696 | if (inst.operands[2].isreg) |
b99bd4ef | 7697 | { |
3d388997 | 7698 | switch (shift_kind) |
b99bd4ef | 7699 | { |
3d388997 PB |
7700 | case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_R; break; |
7701 | case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_R; break; | |
7702 | case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_R; break; | |
7703 | case SHIFT_ROR: inst.instruction = T_OPCODE_ROR_R; break; | |
c19d1205 | 7704 | default: abort (); |
b99bd4ef | 7705 | } |
c19d1205 ZW |
7706 | |
7707 | inst.instruction |= inst.operands[0].reg; | |
7708 | inst.instruction |= inst.operands[2].reg << 3; | |
b99bd4ef NC |
7709 | } |
7710 | else | |
7711 | { | |
3d388997 | 7712 | switch (shift_kind) |
b99bd4ef | 7713 | { |
3d388997 PB |
7714 | case SHIFT_ASR: inst.instruction = T_OPCODE_ASR_I; break; |
7715 | case SHIFT_LSL: inst.instruction = T_OPCODE_LSL_I; break; | |
7716 | case SHIFT_LSR: inst.instruction = T_OPCODE_LSR_I; break; | |
c19d1205 | 7717 | default: abort (); |
b99bd4ef | 7718 | } |
c19d1205 ZW |
7719 | inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT; |
7720 | inst.instruction |= inst.operands[0].reg; | |
7721 | inst.instruction |= inst.operands[1].reg << 3; | |
b99bd4ef NC |
7722 | } |
7723 | } | |
c19d1205 ZW |
7724 | } |
7725 | else | |
7726 | { | |
7727 | constraint (inst.operands[0].reg > 7 | |
7728 | || inst.operands[1].reg > 7, BAD_HIREG); | |
7729 | constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32); | |
b99bd4ef | 7730 | |
c19d1205 ZW |
7731 | if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */ |
7732 | { | |
7733 | constraint (inst.operands[2].reg > 7, BAD_HIREG); | |
7734 | constraint (inst.operands[0].reg != inst.operands[1].reg, | |
7735 | _("source1 and dest must be same register")); | |
b99bd4ef | 7736 | |
c19d1205 ZW |
7737 | switch (inst.instruction) |
7738 | { | |
7739 | case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break; | |
7740 | case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break; | |
7741 | case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break; | |
7742 | case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break; | |
7743 | default: abort (); | |
7744 | } | |
7745 | ||
7746 | inst.instruction |= inst.operands[0].reg; | |
7747 | inst.instruction |= inst.operands[2].reg << 3; | |
7748 | } | |
7749 | else | |
b99bd4ef | 7750 | { |
c19d1205 ZW |
7751 | switch (inst.instruction) |
7752 | { | |
7753 | case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break; | |
7754 | case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break; | |
7755 | case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break; | |
7756 | case T_MNEM_ror: inst.error = _("ror #imm not supported"); return; | |
7757 | default: abort (); | |
7758 | } | |
7759 | inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT; | |
7760 | inst.instruction |= inst.operands[0].reg; | |
7761 | inst.instruction |= inst.operands[1].reg << 3; | |
b99bd4ef NC |
7762 | } |
7763 | } | |
b99bd4ef NC |
7764 | } |
7765 | ||
7766 | static void | |
c19d1205 | 7767 | do_t_simd (void) |
b99bd4ef | 7768 | { |
c19d1205 ZW |
7769 | inst.instruction |= inst.operands[0].reg << 8; |
7770 | inst.instruction |= inst.operands[1].reg << 16; | |
7771 | inst.instruction |= inst.operands[2].reg; | |
7772 | } | |
b99bd4ef | 7773 | |
c19d1205 | 7774 | static void |
3eb17e6b | 7775 | do_t_smc (void) |
c19d1205 ZW |
7776 | { |
7777 | unsigned int value = inst.reloc.exp.X_add_number; | |
7778 | constraint (inst.reloc.exp.X_op != O_constant, | |
7779 | _("expression too complex")); | |
7780 | inst.reloc.type = BFD_RELOC_UNUSED; | |
7781 | inst.instruction |= (value & 0xf000) >> 12; | |
7782 | inst.instruction |= (value & 0x0ff0); | |
7783 | inst.instruction |= (value & 0x000f) << 16; | |
7784 | } | |
b99bd4ef | 7785 | |
c19d1205 ZW |
7786 | static void |
7787 | do_t_ssat (void) | |
7788 | { | |
7789 | inst.instruction |= inst.operands[0].reg << 8; | |
7790 | inst.instruction |= inst.operands[1].imm - 1; | |
7791 | inst.instruction |= inst.operands[2].reg << 16; | |
b99bd4ef | 7792 | |
c19d1205 | 7793 | if (inst.operands[3].present) |
b99bd4ef | 7794 | { |
c19d1205 ZW |
7795 | constraint (inst.reloc.exp.X_op != O_constant, |
7796 | _("expression too complex")); | |
b99bd4ef | 7797 | |
c19d1205 | 7798 | if (inst.reloc.exp.X_add_number != 0) |
6189168b | 7799 | { |
c19d1205 ZW |
7800 | if (inst.operands[3].shift_kind == SHIFT_ASR) |
7801 | inst.instruction |= 0x00200000; /* sh bit */ | |
7802 | inst.instruction |= (inst.reloc.exp.X_add_number & 0x1c) << 10; | |
7803 | inst.instruction |= (inst.reloc.exp.X_add_number & 0x03) << 6; | |
6189168b | 7804 | } |
c19d1205 | 7805 | inst.reloc.type = BFD_RELOC_UNUSED; |
6189168b | 7806 | } |
b99bd4ef NC |
7807 | } |
7808 | ||
0dd132b6 | 7809 | static void |
c19d1205 | 7810 | do_t_ssat16 (void) |
0dd132b6 | 7811 | { |
c19d1205 ZW |
7812 | inst.instruction |= inst.operands[0].reg << 8; |
7813 | inst.instruction |= inst.operands[1].imm - 1; | |
7814 | inst.instruction |= inst.operands[2].reg << 16; | |
7815 | } | |
0dd132b6 | 7816 | |
c19d1205 ZW |
7817 | static void |
7818 | do_t_strex (void) | |
7819 | { | |
7820 | constraint (!inst.operands[2].isreg || !inst.operands[2].preind | |
7821 | || inst.operands[2].postind || inst.operands[2].writeback | |
7822 | || inst.operands[2].immisreg || inst.operands[2].shifted | |
7823 | || inst.operands[2].negative, | |
01cfc07f | 7824 | BAD_ADDR_MODE); |
0dd132b6 | 7825 | |
c19d1205 ZW |
7826 | inst.instruction |= inst.operands[0].reg << 8; |
7827 | inst.instruction |= inst.operands[1].reg << 12; | |
7828 | inst.instruction |= inst.operands[2].reg << 16; | |
7829 | inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8; | |
0dd132b6 NC |
7830 | } |
7831 | ||
b99bd4ef | 7832 | static void |
c19d1205 | 7833 | do_t_strexd (void) |
b99bd4ef | 7834 | { |
c19d1205 ZW |
7835 | if (!inst.operands[2].present) |
7836 | inst.operands[2].reg = inst.operands[1].reg + 1; | |
b99bd4ef | 7837 | |
c19d1205 ZW |
7838 | constraint (inst.operands[0].reg == inst.operands[1].reg |
7839 | || inst.operands[0].reg == inst.operands[2].reg | |
7840 | || inst.operands[0].reg == inst.operands[3].reg | |
7841 | || inst.operands[1].reg == inst.operands[2].reg, | |
7842 | BAD_OVERLAP); | |
b99bd4ef | 7843 | |
c19d1205 ZW |
7844 | inst.instruction |= inst.operands[0].reg; |
7845 | inst.instruction |= inst.operands[1].reg << 12; | |
7846 | inst.instruction |= inst.operands[2].reg << 8; | |
7847 | inst.instruction |= inst.operands[3].reg << 16; | |
b99bd4ef NC |
7848 | } |
7849 | ||
7850 | static void | |
c19d1205 | 7851 | do_t_sxtah (void) |
b99bd4ef | 7852 | { |
c19d1205 ZW |
7853 | inst.instruction |= inst.operands[0].reg << 8; |
7854 | inst.instruction |= inst.operands[1].reg << 16; | |
7855 | inst.instruction |= inst.operands[2].reg; | |
7856 | inst.instruction |= inst.operands[3].imm << 4; | |
7857 | } | |
b99bd4ef | 7858 | |
c19d1205 ZW |
7859 | static void |
7860 | do_t_sxth (void) | |
7861 | { | |
7862 | if (inst.instruction <= 0xffff && inst.size_req != 4 | |
7863 | && inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7 | |
7864 | && (!inst.operands[2].present || inst.operands[2].imm == 0)) | |
b99bd4ef | 7865 | { |
c19d1205 ZW |
7866 | inst.instruction = THUMB_OP16 (inst.instruction); |
7867 | inst.instruction |= inst.operands[0].reg; | |
7868 | inst.instruction |= inst.operands[1].reg << 3; | |
b99bd4ef | 7869 | } |
c19d1205 | 7870 | else if (unified_syntax) |
b99bd4ef | 7871 | { |
c19d1205 ZW |
7872 | if (inst.instruction <= 0xffff) |
7873 | inst.instruction = THUMB_OP32 (inst.instruction); | |
7874 | inst.instruction |= inst.operands[0].reg << 8; | |
7875 | inst.instruction |= inst.operands[1].reg; | |
7876 | inst.instruction |= inst.operands[2].imm << 4; | |
b99bd4ef | 7877 | } |
c19d1205 | 7878 | else |
b99bd4ef | 7879 | { |
c19d1205 ZW |
7880 | constraint (inst.operands[2].present && inst.operands[2].imm != 0, |
7881 | _("Thumb encoding does not support rotation")); | |
7882 | constraint (1, BAD_HIREG); | |
b99bd4ef | 7883 | } |
c19d1205 | 7884 | } |
b99bd4ef | 7885 | |
c19d1205 ZW |
7886 | static void |
7887 | do_t_swi (void) | |
7888 | { | |
7889 | inst.reloc.type = BFD_RELOC_ARM_SWI; | |
7890 | } | |
b99bd4ef | 7891 | |
92e90b6e PB |
7892 | static void |
7893 | do_t_tb (void) | |
7894 | { | |
7895 | int half; | |
7896 | ||
7897 | half = (inst.instruction & 0x10) != 0; | |
7898 | constraint (inst.operands[0].imm == 15, | |
7899 | _("PC is not a valid index register")); | |
7900 | constraint (!half && inst.operands[0].shifted, | |
7901 | _("instruction does not allow shifted index")); | |
7902 | constraint (half && !inst.operands[0].shifted, | |
7903 | _("instruction requires shifted index")); | |
7904 | inst.instruction |= (inst.operands[0].reg << 16) | inst.operands[0].imm; | |
7905 | } | |
7906 | ||
c19d1205 ZW |
7907 | static void |
7908 | do_t_usat (void) | |
7909 | { | |
7910 | inst.instruction |= inst.operands[0].reg << 8; | |
7911 | inst.instruction |= inst.operands[1].imm; | |
7912 | inst.instruction |= inst.operands[2].reg << 16; | |
b99bd4ef | 7913 | |
c19d1205 | 7914 | if (inst.operands[3].present) |
b99bd4ef | 7915 | { |
c19d1205 ZW |
7916 | constraint (inst.reloc.exp.X_op != O_constant, |
7917 | _("expression too complex")); | |
7918 | if (inst.reloc.exp.X_add_number != 0) | |
7919 | { | |
7920 | if (inst.operands[3].shift_kind == SHIFT_ASR) | |
7921 | inst.instruction |= 0x00200000; /* sh bit */ | |
b99bd4ef | 7922 | |
c19d1205 ZW |
7923 | inst.instruction |= (inst.reloc.exp.X_add_number & 0x1c) << 10; |
7924 | inst.instruction |= (inst.reloc.exp.X_add_number & 0x03) << 6; | |
7925 | } | |
7926 | inst.reloc.type = BFD_RELOC_UNUSED; | |
b99bd4ef | 7927 | } |
b99bd4ef NC |
7928 | } |
7929 | ||
7930 | static void | |
c19d1205 | 7931 | do_t_usat16 (void) |
b99bd4ef | 7932 | { |
c19d1205 ZW |
7933 | inst.instruction |= inst.operands[0].reg << 8; |
7934 | inst.instruction |= inst.operands[1].imm; | |
7935 | inst.instruction |= inst.operands[2].reg << 16; | |
b99bd4ef | 7936 | } |
c19d1205 ZW |
7937 | \f |
7938 | /* Overall per-instruction processing. */ | |
7939 | ||
7940 | /* We need to be able to fix up arbitrary expressions in some statements. | |
7941 | This is so that we can handle symbols that are an arbitrary distance from | |
7942 | the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask), | |
7943 | which returns part of an address in a form which will be valid for | |
7944 | a data instruction. We do this by pushing the expression into a symbol | |
7945 | in the expr_section, and creating a fix for that. */ | |
b99bd4ef NC |
7946 | |
7947 | static void | |
c19d1205 ZW |
7948 | fix_new_arm (fragS * frag, |
7949 | int where, | |
7950 | short int size, | |
7951 | expressionS * exp, | |
7952 | int pc_rel, | |
7953 | int reloc) | |
b99bd4ef | 7954 | { |
c19d1205 | 7955 | fixS * new_fix; |
b99bd4ef | 7956 | |
c19d1205 | 7957 | switch (exp->X_op) |
b99bd4ef | 7958 | { |
c19d1205 ZW |
7959 | case O_constant: |
7960 | case O_symbol: | |
7961 | case O_add: | |
7962 | case O_subtract: | |
7963 | new_fix = fix_new_exp (frag, where, size, exp, pc_rel, reloc); | |
7964 | break; | |
b99bd4ef | 7965 | |
c19d1205 ZW |
7966 | default: |
7967 | new_fix = fix_new (frag, where, size, make_expr_symbol (exp), 0, | |
7968 | pc_rel, reloc); | |
7969 | break; | |
b99bd4ef NC |
7970 | } |
7971 | ||
c19d1205 ZW |
7972 | /* Mark whether the fix is to a THUMB instruction, or an ARM |
7973 | instruction. */ | |
adbaf948 | 7974 | new_fix->tc_fix_data = thumb_mode; |
b99bd4ef NC |
7975 | } |
7976 | ||
0110f2b8 PB |
7977 | /* Create a frg for an instruction requiring relaxation. */ |
7978 | static void | |
7979 | output_relax_insn (void) | |
7980 | { | |
7981 | char * to; | |
7982 | symbolS *sym; | |
7983 | int offset; | |
7984 | ||
7985 | switch (inst.reloc.exp.X_op) | |
7986 | { | |
7987 | case O_symbol: | |
7988 | sym = inst.reloc.exp.X_add_symbol; | |
7989 | offset = inst.reloc.exp.X_add_number; | |
7990 | break; | |
7991 | case O_constant: | |
7992 | sym = NULL; | |
7993 | offset = inst.reloc.exp.X_add_number; | |
7994 | break; | |
7995 | default: | |
7996 | sym = make_expr_symbol (&inst.reloc.exp); | |
7997 | offset = 0; | |
7998 | break; | |
7999 | } | |
8000 | to = frag_var (rs_machine_dependent, INSN_SIZE, THUMB_SIZE, | |
8001 | inst.relax, sym, offset, NULL/*offset, opcode*/); | |
8002 | md_number_to_chars (to, inst.instruction, THUMB_SIZE); | |
8003 | ||
8004 | #ifdef OBJ_ELF | |
8005 | dwarf2_emit_insn (INSN_SIZE); | |
8006 | #endif | |
8007 | } | |
8008 | ||
8009 | /* Write a 32-bit thumb instruction to buf. */ | |
8010 | static void | |
8011 | put_thumb32_insn (char * buf, unsigned long insn) | |
8012 | { | |
8013 | md_number_to_chars (buf, insn >> 16, THUMB_SIZE); | |
8014 | md_number_to_chars (buf + THUMB_SIZE, insn, THUMB_SIZE); | |
8015 | } | |
8016 | ||
b99bd4ef | 8017 | static void |
c19d1205 | 8018 | output_inst (const char * str) |
b99bd4ef | 8019 | { |
c19d1205 | 8020 | char * to = NULL; |
b99bd4ef | 8021 | |
c19d1205 | 8022 | if (inst.error) |
b99bd4ef | 8023 | { |
c19d1205 | 8024 | as_bad ("%s -- `%s'", inst.error, str); |
b99bd4ef NC |
8025 | return; |
8026 | } | |
0110f2b8 PB |
8027 | if (inst.relax) { |
8028 | output_relax_insn(); | |
8029 | return; | |
8030 | } | |
c19d1205 ZW |
8031 | if (inst.size == 0) |
8032 | return; | |
b99bd4ef | 8033 | |
c19d1205 ZW |
8034 | to = frag_more (inst.size); |
8035 | ||
8036 | if (thumb_mode && (inst.size > THUMB_SIZE)) | |
b99bd4ef | 8037 | { |
c19d1205 | 8038 | assert (inst.size == (2 * THUMB_SIZE)); |
0110f2b8 | 8039 | put_thumb32_insn (to, inst.instruction); |
b99bd4ef | 8040 | } |
c19d1205 | 8041 | else if (inst.size > INSN_SIZE) |
b99bd4ef | 8042 | { |
c19d1205 ZW |
8043 | assert (inst.size == (2 * INSN_SIZE)); |
8044 | md_number_to_chars (to, inst.instruction, INSN_SIZE); | |
8045 | md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE); | |
b99bd4ef | 8046 | } |
c19d1205 ZW |
8047 | else |
8048 | md_number_to_chars (to, inst.instruction, inst.size); | |
b99bd4ef | 8049 | |
c19d1205 ZW |
8050 | if (inst.reloc.type != BFD_RELOC_UNUSED) |
8051 | fix_new_arm (frag_now, to - frag_now->fr_literal, | |
8052 | inst.size, & inst.reloc.exp, inst.reloc.pc_rel, | |
8053 | inst.reloc.type); | |
b99bd4ef | 8054 | |
c19d1205 ZW |
8055 | #ifdef OBJ_ELF |
8056 | dwarf2_emit_insn (inst.size); | |
8057 | #endif | |
8058 | } | |
b99bd4ef | 8059 | |
c19d1205 ZW |
8060 | /* Tag values used in struct asm_opcode's tag field. */ |
8061 | enum opcode_tag | |
8062 | { | |
8063 | OT_unconditional, /* Instruction cannot be conditionalized. | |
8064 | The ARM condition field is still 0xE. */ | |
8065 | OT_unconditionalF, /* Instruction cannot be conditionalized | |
8066 | and carries 0xF in its ARM condition field. */ | |
8067 | OT_csuffix, /* Instruction takes a conditional suffix. */ | |
8068 | OT_cinfix3, /* Instruction takes a conditional infix, | |
8069 | beginning at character index 3. (In | |
8070 | unified mode, it becomes a suffix.) */ | |
e3cb604e PB |
8071 | OT_cinfix3_legacy, /* Legacy instruction takes a conditional infix at |
8072 | character index 3, even in unified mode. Used for | |
8073 | legacy instructions where suffix and infix forms | |
8074 | may be ambiguous. */ | |
c19d1205 | 8075 | OT_csuf_or_in3, /* Instruction takes either a conditional |
e3cb604e | 8076 | suffix or an infix at character index 3. */ |
c19d1205 ZW |
8077 | OT_odd_infix_unc, /* This is the unconditional variant of an |
8078 | instruction that takes a conditional infix | |
8079 | at an unusual position. In unified mode, | |
8080 | this variant will accept a suffix. */ | |
8081 | OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0 | |
8082 | are the conditional variants of instructions that | |
8083 | take conditional infixes in unusual positions. | |
8084 | The infix appears at character index | |
8085 | (tag - OT_odd_infix_0). These are not accepted | |
8086 | in unified mode. */ | |
8087 | }; | |
b99bd4ef | 8088 | |
c19d1205 ZW |
8089 | /* Subroutine of md_assemble, responsible for looking up the primary |
8090 | opcode from the mnemonic the user wrote. STR points to the | |
8091 | beginning of the mnemonic. | |
8092 | ||
8093 | This is not simply a hash table lookup, because of conditional | |
8094 | variants. Most instructions have conditional variants, which are | |
8095 | expressed with a _conditional affix_ to the mnemonic. If we were | |
8096 | to encode each conditional variant as a literal string in the opcode | |
8097 | table, it would have approximately 20,000 entries. | |
8098 | ||
8099 | Most mnemonics take this affix as a suffix, and in unified syntax, | |
8100 | 'most' is upgraded to 'all'. However, in the divided syntax, some | |
8101 | instructions take the affix as an infix, notably the s-variants of | |
8102 | the arithmetic instructions. Of those instructions, all but six | |
8103 | have the infix appear after the third character of the mnemonic. | |
8104 | ||
8105 | Accordingly, the algorithm for looking up primary opcodes given | |
8106 | an identifier is: | |
8107 | ||
8108 | 1. Look up the identifier in the opcode table. | |
8109 | If we find a match, go to step U. | |
8110 | ||
8111 | 2. Look up the last two characters of the identifier in the | |
8112 | conditions table. If we find a match, look up the first N-2 | |
8113 | characters of the identifier in the opcode table. If we | |
8114 | find a match, go to step CE. | |
8115 | ||
8116 | 3. Look up the fourth and fifth characters of the identifier in | |
8117 | the conditions table. If we find a match, extract those | |
8118 | characters from the identifier, and look up the remaining | |
8119 | characters in the opcode table. If we find a match, go | |
8120 | to step CM. | |
8121 | ||
8122 | 4. Fail. | |
8123 | ||
8124 | U. Examine the tag field of the opcode structure, in case this is | |
8125 | one of the six instructions with its conditional infix in an | |
8126 | unusual place. If it is, the tag tells us where to find the | |
8127 | infix; look it up in the conditions table and set inst.cond | |
8128 | accordingly. Otherwise, this is an unconditional instruction. | |
8129 | Again set inst.cond accordingly. Return the opcode structure. | |
8130 | ||
8131 | CE. Examine the tag field to make sure this is an instruction that | |
8132 | should receive a conditional suffix. If it is not, fail. | |
8133 | Otherwise, set inst.cond from the suffix we already looked up, | |
8134 | and return the opcode structure. | |
8135 | ||
8136 | CM. Examine the tag field to make sure this is an instruction that | |
8137 | should receive a conditional infix after the third character. | |
8138 | If it is not, fail. Otherwise, undo the edits to the current | |
8139 | line of input and proceed as for case CE. */ | |
8140 | ||
8141 | static const struct asm_opcode * | |
8142 | opcode_lookup (char **str) | |
8143 | { | |
8144 | char *end, *base; | |
8145 | char *affix; | |
8146 | const struct asm_opcode *opcode; | |
8147 | const struct asm_cond *cond; | |
e3cb604e | 8148 | char save[2]; |
c19d1205 ZW |
8149 | |
8150 | /* Scan up to the end of the mnemonic, which must end in white space, | |
8151 | '.' (in unified mode only), or end of string. */ | |
8152 | for (base = end = *str; *end != '\0'; end++) | |
8153 | if (*end == ' ' || (unified_syntax && *end == '.')) | |
8154 | break; | |
b99bd4ef | 8155 | |
c19d1205 ZW |
8156 | if (end == base) |
8157 | return 0; | |
b99bd4ef | 8158 | |
c19d1205 ZW |
8159 | /* Handle a possible width suffix. */ |
8160 | if (end[0] == '.') | |
b99bd4ef | 8161 | { |
c19d1205 ZW |
8162 | if (end[1] == 'w' && (end[2] == ' ' || end[2] == '\0')) |
8163 | inst.size_req = 4; | |
8164 | else if (end[1] == 'n' && (end[2] == ' ' || end[2] == '\0')) | |
8165 | inst.size_req = 2; | |
8166 | else | |
8167 | return 0; | |
b99bd4ef | 8168 | |
c19d1205 | 8169 | *str = end + 2; |
b99bd4ef | 8170 | } |
c19d1205 ZW |
8171 | else |
8172 | *str = end; | |
b99bd4ef | 8173 | |
c19d1205 ZW |
8174 | /* Look for unaffixed or special-case affixed mnemonic. */ |
8175 | opcode = hash_find_n (arm_ops_hsh, base, end - base); | |
8176 | if (opcode) | |
b99bd4ef | 8177 | { |
c19d1205 ZW |
8178 | /* step U */ |
8179 | if (opcode->tag < OT_odd_infix_0) | |
b99bd4ef | 8180 | { |
c19d1205 ZW |
8181 | inst.cond = COND_ALWAYS; |
8182 | return opcode; | |
b99bd4ef | 8183 | } |
b99bd4ef | 8184 | |
c19d1205 ZW |
8185 | if (unified_syntax) |
8186 | as_warn (_("conditional infixes are deprecated in unified syntax")); | |
8187 | affix = base + (opcode->tag - OT_odd_infix_0); | |
8188 | cond = hash_find_n (arm_cond_hsh, affix, 2); | |
8189 | assert (cond); | |
b99bd4ef | 8190 | |
c19d1205 ZW |
8191 | inst.cond = cond->value; |
8192 | return opcode; | |
8193 | } | |
b99bd4ef | 8194 | |
c19d1205 ZW |
8195 | /* Cannot have a conditional suffix on a mnemonic of less than two |
8196 | characters. */ | |
8197 | if (end - base < 3) | |
8198 | return 0; | |
b99bd4ef | 8199 | |
c19d1205 ZW |
8200 | /* Look for suffixed mnemonic. */ |
8201 | affix = end - 2; | |
8202 | cond = hash_find_n (arm_cond_hsh, affix, 2); | |
8203 | opcode = hash_find_n (arm_ops_hsh, base, affix - base); | |
8204 | if (opcode && cond) | |
8205 | { | |
8206 | /* step CE */ | |
8207 | switch (opcode->tag) | |
8208 | { | |
e3cb604e PB |
8209 | case OT_cinfix3_legacy: |
8210 | /* Ignore conditional suffixes matched on infix only mnemonics. */ | |
8211 | break; | |
8212 | ||
c19d1205 ZW |
8213 | case OT_cinfix3: |
8214 | case OT_odd_infix_unc: | |
8215 | if (!unified_syntax) | |
e3cb604e | 8216 | return 0; |
c19d1205 ZW |
8217 | /* else fall through */ |
8218 | ||
8219 | case OT_csuffix: | |
8220 | case OT_csuf_or_in3: | |
8221 | inst.cond = cond->value; | |
8222 | return opcode; | |
8223 | ||
8224 | case OT_unconditional: | |
8225 | case OT_unconditionalF: | |
8226 | /* delayed diagnostic */ | |
8227 | inst.error = BAD_COND; | |
8228 | inst.cond = COND_ALWAYS; | |
8229 | return opcode; | |
b99bd4ef | 8230 | |
c19d1205 ZW |
8231 | default: |
8232 | return 0; | |
8233 | } | |
8234 | } | |
b99bd4ef | 8235 | |
c19d1205 ZW |
8236 | /* Cannot have a usual-position infix on a mnemonic of less than |
8237 | six characters (five would be a suffix). */ | |
8238 | if (end - base < 6) | |
8239 | return 0; | |
b99bd4ef | 8240 | |
c19d1205 ZW |
8241 | /* Look for infixed mnemonic in the usual position. */ |
8242 | affix = base + 3; | |
8243 | cond = hash_find_n (arm_cond_hsh, affix, 2); | |
e3cb604e PB |
8244 | if (!cond) |
8245 | return 0; | |
8246 | ||
8247 | memcpy (save, affix, 2); | |
8248 | memmove (affix, affix + 2, (end - affix) - 2); | |
8249 | opcode = hash_find_n (arm_ops_hsh, base, (end - base) - 2); | |
8250 | memmove (affix + 2, affix, (end - affix) - 2); | |
8251 | memcpy (affix, save, 2); | |
8252 | ||
8253 | if (opcode && (opcode->tag == OT_cinfix3 || opcode->tag == OT_csuf_or_in3 | |
8254 | || opcode->tag == OT_cinfix3_legacy)) | |
b99bd4ef | 8255 | { |
c19d1205 | 8256 | /* step CM */ |
e3cb604e | 8257 | if (unified_syntax && opcode->tag == OT_cinfix3) |
c19d1205 ZW |
8258 | as_warn (_("conditional infixes are deprecated in unified syntax")); |
8259 | ||
8260 | inst.cond = cond->value; | |
8261 | return opcode; | |
b99bd4ef NC |
8262 | } |
8263 | ||
c19d1205 | 8264 | return 0; |
b99bd4ef NC |
8265 | } |
8266 | ||
c19d1205 ZW |
8267 | void |
8268 | md_assemble (char *str) | |
b99bd4ef | 8269 | { |
c19d1205 ZW |
8270 | char *p = str; |
8271 | const struct asm_opcode * opcode; | |
b99bd4ef | 8272 | |
c19d1205 ZW |
8273 | /* Align the previous label if needed. */ |
8274 | if (last_label_seen != NULL) | |
b99bd4ef | 8275 | { |
c19d1205 ZW |
8276 | symbol_set_frag (last_label_seen, frag_now); |
8277 | S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ()); | |
8278 | S_SET_SEGMENT (last_label_seen, now_seg); | |
b99bd4ef NC |
8279 | } |
8280 | ||
c19d1205 ZW |
8281 | memset (&inst, '\0', sizeof (inst)); |
8282 | inst.reloc.type = BFD_RELOC_UNUSED; | |
b99bd4ef | 8283 | |
c19d1205 ZW |
8284 | opcode = opcode_lookup (&p); |
8285 | if (!opcode) | |
b99bd4ef | 8286 | { |
c19d1205 ZW |
8287 | /* It wasn't an instruction, but it might be a register alias of |
8288 | the form alias .req reg. */ | |
8289 | if (!create_register_alias (str, p)) | |
8290 | as_bad (_("bad instruction `%s'"), str); | |
b99bd4ef | 8291 | |
b99bd4ef NC |
8292 | return; |
8293 | } | |
8294 | ||
c19d1205 | 8295 | if (thumb_mode) |
b99bd4ef | 8296 | { |
e74cfd16 | 8297 | arm_feature_set variant; |
8f06b2d8 PB |
8298 | |
8299 | variant = cpu_variant; | |
8300 | /* Only allow coprocessor instructions on Thumb-2 capable devices. */ | |
e74cfd16 PB |
8301 | if (!ARM_CPU_HAS_FEATURE (variant, arm_arch_t2)) |
8302 | ARM_CLEAR_FEATURE (variant, variant, fpu_any_hard); | |
c19d1205 | 8303 | /* Check that this instruction is supported for this CPU. */ |
62b3e311 PB |
8304 | if (!opcode->tvariant |
8305 | || (thumb_mode == 1 | |
8306 | && !ARM_CPU_HAS_FEATURE (variant, *opcode->tvariant))) | |
b99bd4ef | 8307 | { |
c19d1205 | 8308 | as_bad (_("selected processor does not support `%s'"), str); |
b99bd4ef NC |
8309 | return; |
8310 | } | |
c19d1205 ZW |
8311 | if (inst.cond != COND_ALWAYS && !unified_syntax |
8312 | && opcode->tencode != do_t_branch) | |
b99bd4ef | 8313 | { |
c19d1205 | 8314 | as_bad (_("Thumb does not support conditional execution")); |
b99bd4ef NC |
8315 | return; |
8316 | } | |
8317 | ||
e27ec89e PB |
8318 | /* Check conditional suffixes. */ |
8319 | if (current_it_mask) | |
8320 | { | |
8321 | int cond; | |
8322 | cond = current_cc ^ ((current_it_mask >> 4) & 1) ^ 1; | |
8323 | if (cond != inst.cond) | |
8324 | { | |
8325 | as_bad (_("incorrect condition in IT block")); | |
8326 | return; | |
8327 | } | |
8328 | current_it_mask <<= 1; | |
8329 | current_it_mask &= 0x1f; | |
8330 | } | |
8331 | else if (inst.cond != COND_ALWAYS && opcode->tencode != do_t_branch) | |
8332 | { | |
8333 | as_bad (_("thumb conditional instrunction not in IT block")); | |
8334 | return; | |
8335 | } | |
8336 | ||
c19d1205 ZW |
8337 | mapping_state (MAP_THUMB); |
8338 | inst.instruction = opcode->tvalue; | |
8339 | ||
8340 | if (!parse_operands (p, opcode->operands)) | |
8341 | opcode->tencode (); | |
8342 | ||
e27ec89e PB |
8343 | /* Clear current_it_mask at the end of an IT block. */ |
8344 | if (current_it_mask == 0x10) | |
8345 | current_it_mask = 0; | |
8346 | ||
0110f2b8 | 8347 | if (!(inst.error || inst.relax)) |
b99bd4ef | 8348 | { |
c19d1205 ZW |
8349 | assert (inst.instruction < 0xe800 || inst.instruction > 0xffff); |
8350 | inst.size = (inst.instruction > 0xffff ? 4 : 2); | |
8351 | if (inst.size_req && inst.size_req != inst.size) | |
b99bd4ef | 8352 | { |
c19d1205 | 8353 | as_bad (_("cannot honor width suffix -- `%s'"), str); |
b99bd4ef NC |
8354 | return; |
8355 | } | |
8356 | } | |
e74cfd16 PB |
8357 | ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, |
8358 | *opcode->tvariant); | |
ee065d83 | 8359 | /* Many Thumb-2 instructions also have Thumb-1 variants, so explicitly |
e74cfd16 | 8360 | set those bits when Thumb-2 32-bit instuctions are seen. ie. |
ee065d83 PB |
8361 | anything other than bl/blx. |
8362 | This is overly pessimistic for relaxable instructions. */ | |
8363 | if ((inst.size == 4 && (inst.instruction & 0xf800e800) != 0xf000e800) | |
8364 | || inst.relax) | |
e74cfd16 PB |
8365 | ARM_MERGE_FEATURE_SETS (thumb_arch_used, thumb_arch_used, |
8366 | arm_ext_v6t2); | |
c19d1205 ZW |
8367 | } |
8368 | else | |
8369 | { | |
8370 | /* Check that this instruction is supported for this CPU. */ | |
62b3e311 PB |
8371 | if (!opcode->avariant || |
8372 | !ARM_CPU_HAS_FEATURE (cpu_variant, *opcode->avariant)) | |
b99bd4ef | 8373 | { |
c19d1205 ZW |
8374 | as_bad (_("selected processor does not support `%s'"), str); |
8375 | return; | |
b99bd4ef | 8376 | } |
c19d1205 | 8377 | if (inst.size_req) |
b99bd4ef | 8378 | { |
c19d1205 ZW |
8379 | as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str); |
8380 | return; | |
b99bd4ef NC |
8381 | } |
8382 | ||
c19d1205 ZW |
8383 | mapping_state (MAP_ARM); |
8384 | inst.instruction = opcode->avalue; | |
8385 | if (opcode->tag == OT_unconditionalF) | |
8386 | inst.instruction |= 0xF << 28; | |
8387 | else | |
8388 | inst.instruction |= inst.cond << 28; | |
8389 | inst.size = INSN_SIZE; | |
8390 | if (!parse_operands (p, opcode->operands)) | |
8391 | opcode->aencode (); | |
ee065d83 PB |
8392 | /* Arm mode bx is marked as both v4T and v5 because it's still required |
8393 | on a hypothetical non-thumb v5 core. */ | |
e74cfd16 PB |
8394 | if (ARM_CPU_HAS_FEATURE (*opcode->avariant, arm_ext_v4t) |
8395 | || ARM_CPU_HAS_FEATURE (*opcode->avariant, arm_ext_v5)) | |
8396 | ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, arm_ext_v4t); | |
ee065d83 | 8397 | else |
e74cfd16 PB |
8398 | ARM_MERGE_FEATURE_SETS (arm_arch_used, arm_arch_used, |
8399 | *opcode->avariant); | |
b99bd4ef | 8400 | } |
c19d1205 ZW |
8401 | output_inst (str); |
8402 | } | |
b99bd4ef | 8403 | |
c19d1205 ZW |
8404 | /* Various frobbings of labels and their addresses. */ |
8405 | ||
8406 | void | |
8407 | arm_start_line_hook (void) | |
8408 | { | |
8409 | last_label_seen = NULL; | |
b99bd4ef NC |
8410 | } |
8411 | ||
c19d1205 ZW |
8412 | void |
8413 | arm_frob_label (symbolS * sym) | |
b99bd4ef | 8414 | { |
c19d1205 | 8415 | last_label_seen = sym; |
b99bd4ef | 8416 | |
c19d1205 | 8417 | ARM_SET_THUMB (sym, thumb_mode); |
b99bd4ef | 8418 | |
c19d1205 ZW |
8419 | #if defined OBJ_COFF || defined OBJ_ELF |
8420 | ARM_SET_INTERWORK (sym, support_interwork); | |
8421 | #endif | |
b99bd4ef | 8422 | |
c19d1205 ZW |
8423 | /* Note - do not allow local symbols (.Lxxx) to be labeled |
8424 | as Thumb functions. This is because these labels, whilst | |
8425 | they exist inside Thumb code, are not the entry points for | |
8426 | possible ARM->Thumb calls. Also, these labels can be used | |
8427 | as part of a computed goto or switch statement. eg gcc | |
8428 | can generate code that looks like this: | |
b99bd4ef | 8429 | |
c19d1205 ZW |
8430 | ldr r2, [pc, .Laaa] |
8431 | lsl r3, r3, #2 | |
8432 | ldr r2, [r3, r2] | |
8433 | mov pc, r2 | |
b99bd4ef | 8434 | |
c19d1205 ZW |
8435 | .Lbbb: .word .Lxxx |
8436 | .Lccc: .word .Lyyy | |
8437 | ..etc... | |
8438 | .Laaa: .word Lbbb | |
b99bd4ef | 8439 | |
c19d1205 ZW |
8440 | The first instruction loads the address of the jump table. |
8441 | The second instruction converts a table index into a byte offset. | |
8442 | The third instruction gets the jump address out of the table. | |
8443 | The fourth instruction performs the jump. | |
b99bd4ef | 8444 | |
c19d1205 ZW |
8445 | If the address stored at .Laaa is that of a symbol which has the |
8446 | Thumb_Func bit set, then the linker will arrange for this address | |
8447 | to have the bottom bit set, which in turn would mean that the | |
8448 | address computation performed by the third instruction would end | |
8449 | up with the bottom bit set. Since the ARM is capable of unaligned | |
8450 | word loads, the instruction would then load the incorrect address | |
8451 | out of the jump table, and chaos would ensue. */ | |
8452 | if (label_is_thumb_function_name | |
8453 | && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L') | |
8454 | && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0) | |
b99bd4ef | 8455 | { |
c19d1205 ZW |
8456 | /* When the address of a Thumb function is taken the bottom |
8457 | bit of that address should be set. This will allow | |
8458 | interworking between Arm and Thumb functions to work | |
8459 | correctly. */ | |
b99bd4ef | 8460 | |
c19d1205 | 8461 | THUMB_SET_FUNC (sym, 1); |
b99bd4ef | 8462 | |
c19d1205 | 8463 | label_is_thumb_function_name = FALSE; |
b99bd4ef | 8464 | } |
07a53e5c RH |
8465 | |
8466 | #ifdef OBJ_ELF | |
8467 | dwarf2_emit_label (sym); | |
8468 | #endif | |
b99bd4ef NC |
8469 | } |
8470 | ||
c19d1205 ZW |
8471 | int |
8472 | arm_data_in_code (void) | |
b99bd4ef | 8473 | { |
c19d1205 | 8474 | if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5)) |
b99bd4ef | 8475 | { |
c19d1205 ZW |
8476 | *input_line_pointer = '/'; |
8477 | input_line_pointer += 5; | |
8478 | *input_line_pointer = 0; | |
8479 | return 1; | |
b99bd4ef NC |
8480 | } |
8481 | ||
c19d1205 | 8482 | return 0; |
b99bd4ef NC |
8483 | } |
8484 | ||
c19d1205 ZW |
8485 | char * |
8486 | arm_canonicalize_symbol_name (char * name) | |
b99bd4ef | 8487 | { |
c19d1205 | 8488 | int len; |
b99bd4ef | 8489 | |
c19d1205 ZW |
8490 | if (thumb_mode && (len = strlen (name)) > 5 |
8491 | && streq (name + len - 5, "/data")) | |
8492 | *(name + len - 5) = 0; | |
b99bd4ef | 8493 | |
c19d1205 | 8494 | return name; |
b99bd4ef | 8495 | } |
c19d1205 ZW |
8496 | \f |
8497 | /* Table of all register names defined by default. The user can | |
8498 | define additional names with .req. Note that all register names | |
8499 | should appear in both upper and lowercase variants. Some registers | |
8500 | also have mixed-case names. */ | |
b99bd4ef | 8501 | |
c19d1205 ZW |
8502 | #define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE } |
8503 | #define REGNUM(p,n,t) REGDEF(p##n, n, t) | |
8504 | #define REGSET(p,t) \ | |
8505 | REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \ | |
8506 | REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \ | |
8507 | REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \ | |
8508 | REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t) | |
7ed4c4c5 | 8509 | |
c19d1205 | 8510 | static const struct reg_entry reg_names[] = |
7ed4c4c5 | 8511 | { |
c19d1205 ZW |
8512 | /* ARM integer registers. */ |
8513 | REGSET(r, RN), REGSET(R, RN), | |
7ed4c4c5 | 8514 | |
c19d1205 ZW |
8515 | /* ATPCS synonyms. */ |
8516 | REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN), | |
8517 | REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN), | |
8518 | REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN), | |
7ed4c4c5 | 8519 | |
c19d1205 ZW |
8520 | REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN), |
8521 | REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN), | |
8522 | REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN), | |
7ed4c4c5 | 8523 | |
c19d1205 ZW |
8524 | /* Well-known aliases. */ |
8525 | REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN), | |
8526 | REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN), | |
8527 | ||
8528 | REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN), | |
8529 | REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN), | |
8530 | ||
8531 | /* Coprocessor numbers. */ | |
8532 | REGSET(p, CP), REGSET(P, CP), | |
8533 | ||
8534 | /* Coprocessor register numbers. The "cr" variants are for backward | |
8535 | compatibility. */ | |
8536 | REGSET(c, CN), REGSET(C, CN), | |
8537 | REGSET(cr, CN), REGSET(CR, CN), | |
8538 | ||
8539 | /* FPA registers. */ | |
8540 | REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN), | |
8541 | REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN), | |
8542 | ||
8543 | REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN), | |
8544 | REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN), | |
8545 | ||
8546 | /* VFP SP registers. */ | |
8547 | REGSET(s,VFS), | |
8548 | REGNUM(s,16,VFS), REGNUM(s,17,VFS), REGNUM(s,18,VFS), REGNUM(s,19,VFS), | |
8549 | REGNUM(s,20,VFS), REGNUM(s,21,VFS), REGNUM(s,22,VFS), REGNUM(s,23,VFS), | |
8550 | REGNUM(s,24,VFS), REGNUM(s,25,VFS), REGNUM(s,26,VFS), REGNUM(s,27,VFS), | |
8551 | REGNUM(s,28,VFS), REGNUM(s,29,VFS), REGNUM(s,30,VFS), REGNUM(s,31,VFS), | |
8552 | ||
8553 | REGSET(S,VFS), | |
8554 | REGNUM(S,16,VFS), REGNUM(S,17,VFS), REGNUM(S,18,VFS), REGNUM(S,19,VFS), | |
8555 | REGNUM(S,20,VFS), REGNUM(S,21,VFS), REGNUM(S,22,VFS), REGNUM(S,23,VFS), | |
8556 | REGNUM(S,24,VFS), REGNUM(S,25,VFS), REGNUM(S,26,VFS), REGNUM(S,27,VFS), | |
8557 | REGNUM(S,28,VFS), REGNUM(S,29,VFS), REGNUM(S,30,VFS), REGNUM(S,31,VFS), | |
8558 | ||
8559 | /* VFP DP Registers. */ | |
8560 | REGSET(d,VFD), REGSET(D,VFS), | |
8561 | ||
8562 | /* VFP control registers. */ | |
8563 | REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC), | |
8564 | REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC), | |
8565 | ||
8566 | /* Maverick DSP coprocessor registers. */ | |
8567 | REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX), | |
8568 | REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX), | |
8569 | ||
8570 | REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX), | |
8571 | REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX), | |
8572 | REGDEF(dspsc,0,DSPSC), | |
8573 | ||
8574 | REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX), | |
8575 | REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX), | |
8576 | REGDEF(DSPSC,0,DSPSC), | |
8577 | ||
8578 | /* iWMMXt data registers - p0, c0-15. */ | |
8579 | REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR), | |
8580 | ||
8581 | /* iWMMXt control registers - p1, c0-3. */ | |
8582 | REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC), | |
8583 | REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC), | |
8584 | REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC), | |
8585 | REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC), | |
8586 | ||
8587 | /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */ | |
8588 | REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG), | |
8589 | REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG), | |
8590 | REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG), | |
8591 | REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG), | |
8592 | ||
8593 | /* XScale accumulator registers. */ | |
8594 | REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE), | |
8595 | }; | |
8596 | #undef REGDEF | |
8597 | #undef REGNUM | |
8598 | #undef REGSET | |
7ed4c4c5 | 8599 | |
c19d1205 ZW |
8600 | /* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled |
8601 | within psr_required_here. */ | |
8602 | static const struct asm_psr psrs[] = | |
8603 | { | |
8604 | /* Backward compatibility notation. Note that "all" is no longer | |
8605 | truly all possible PSR bits. */ | |
8606 | {"all", PSR_c | PSR_f}, | |
8607 | {"flg", PSR_f}, | |
8608 | {"ctl", PSR_c}, | |
8609 | ||
8610 | /* Individual flags. */ | |
8611 | {"f", PSR_f}, | |
8612 | {"c", PSR_c}, | |
8613 | {"x", PSR_x}, | |
8614 | {"s", PSR_s}, | |
8615 | /* Combinations of flags. */ | |
8616 | {"fs", PSR_f | PSR_s}, | |
8617 | {"fx", PSR_f | PSR_x}, | |
8618 | {"fc", PSR_f | PSR_c}, | |
8619 | {"sf", PSR_s | PSR_f}, | |
8620 | {"sx", PSR_s | PSR_x}, | |
8621 | {"sc", PSR_s | PSR_c}, | |
8622 | {"xf", PSR_x | PSR_f}, | |
8623 | {"xs", PSR_x | PSR_s}, | |
8624 | {"xc", PSR_x | PSR_c}, | |
8625 | {"cf", PSR_c | PSR_f}, | |
8626 | {"cs", PSR_c | PSR_s}, | |
8627 | {"cx", PSR_c | PSR_x}, | |
8628 | {"fsx", PSR_f | PSR_s | PSR_x}, | |
8629 | {"fsc", PSR_f | PSR_s | PSR_c}, | |
8630 | {"fxs", PSR_f | PSR_x | PSR_s}, | |
8631 | {"fxc", PSR_f | PSR_x | PSR_c}, | |
8632 | {"fcs", PSR_f | PSR_c | PSR_s}, | |
8633 | {"fcx", PSR_f | PSR_c | PSR_x}, | |
8634 | {"sfx", PSR_s | PSR_f | PSR_x}, | |
8635 | {"sfc", PSR_s | PSR_f | PSR_c}, | |
8636 | {"sxf", PSR_s | PSR_x | PSR_f}, | |
8637 | {"sxc", PSR_s | PSR_x | PSR_c}, | |
8638 | {"scf", PSR_s | PSR_c | PSR_f}, | |
8639 | {"scx", PSR_s | PSR_c | PSR_x}, | |
8640 | {"xfs", PSR_x | PSR_f | PSR_s}, | |
8641 | {"xfc", PSR_x | PSR_f | PSR_c}, | |
8642 | {"xsf", PSR_x | PSR_s | PSR_f}, | |
8643 | {"xsc", PSR_x | PSR_s | PSR_c}, | |
8644 | {"xcf", PSR_x | PSR_c | PSR_f}, | |
8645 | {"xcs", PSR_x | PSR_c | PSR_s}, | |
8646 | {"cfs", PSR_c | PSR_f | PSR_s}, | |
8647 | {"cfx", PSR_c | PSR_f | PSR_x}, | |
8648 | {"csf", PSR_c | PSR_s | PSR_f}, | |
8649 | {"csx", PSR_c | PSR_s | PSR_x}, | |
8650 | {"cxf", PSR_c | PSR_x | PSR_f}, | |
8651 | {"cxs", PSR_c | PSR_x | PSR_s}, | |
8652 | {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c}, | |
8653 | {"fscx", PSR_f | PSR_s | PSR_c | PSR_x}, | |
8654 | {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c}, | |
8655 | {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s}, | |
8656 | {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x}, | |
8657 | {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s}, | |
8658 | {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c}, | |
8659 | {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x}, | |
8660 | {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c}, | |
8661 | {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f}, | |
8662 | {"scfx", PSR_s | PSR_c | PSR_f | PSR_x}, | |
8663 | {"scxf", PSR_s | PSR_c | PSR_x | PSR_f}, | |
8664 | {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c}, | |
8665 | {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s}, | |
8666 | {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c}, | |
8667 | {"xscf", PSR_x | PSR_s | PSR_c | PSR_f}, | |
8668 | {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s}, | |
8669 | {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f}, | |
8670 | {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x}, | |
8671 | {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s}, | |
8672 | {"csfx", PSR_c | PSR_s | PSR_f | PSR_x}, | |
8673 | {"csxf", PSR_c | PSR_s | PSR_x | PSR_f}, | |
8674 | {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s}, | |
8675 | {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f}, | |
8676 | }; | |
8677 | ||
62b3e311 PB |
8678 | /* Table of V7M psr names. */ |
8679 | static const struct asm_psr v7m_psrs[] = | |
8680 | { | |
8681 | {"apsr", 0 }, | |
8682 | {"iapsr", 1 }, | |
8683 | {"eapsr", 2 }, | |
8684 | {"psr", 3 }, | |
8685 | {"ipsr", 5 }, | |
8686 | {"epsr", 6 }, | |
8687 | {"iepsr", 7 }, | |
8688 | {"msp", 8 }, | |
8689 | {"psp", 9 }, | |
8690 | {"primask", 16}, | |
8691 | {"basepri", 17}, | |
8692 | {"basepri_max", 18}, | |
8693 | {"faultmask", 19}, | |
8694 | {"control", 20} | |
8695 | }; | |
8696 | ||
c19d1205 ZW |
8697 | /* Table of all shift-in-operand names. */ |
8698 | static const struct asm_shift_name shift_names [] = | |
b99bd4ef | 8699 | { |
c19d1205 ZW |
8700 | { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL }, |
8701 | { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL }, | |
8702 | { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR }, | |
8703 | { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR }, | |
8704 | { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR }, | |
8705 | { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX } | |
8706 | }; | |
b99bd4ef | 8707 | |
c19d1205 ZW |
8708 | /* Table of all explicit relocation names. */ |
8709 | #ifdef OBJ_ELF | |
8710 | static struct reloc_entry reloc_names[] = | |
8711 | { | |
8712 | { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 }, | |
8713 | { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF }, | |
8714 | { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 }, | |
8715 | { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 }, | |
8716 | { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 }, | |
8717 | { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 }, | |
8718 | { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32}, | |
8719 | { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32}, | |
8720 | { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32}, | |
8721 | { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32}, | |
8722 | { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32} | |
8723 | }; | |
8724 | #endif | |
b99bd4ef | 8725 | |
c19d1205 ZW |
8726 | /* Table of all conditional affixes. 0xF is not defined as a condition code. */ |
8727 | static const struct asm_cond conds[] = | |
8728 | { | |
8729 | {"eq", 0x0}, | |
8730 | {"ne", 0x1}, | |
8731 | {"cs", 0x2}, {"hs", 0x2}, | |
8732 | {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3}, | |
8733 | {"mi", 0x4}, | |
8734 | {"pl", 0x5}, | |
8735 | {"vs", 0x6}, | |
8736 | {"vc", 0x7}, | |
8737 | {"hi", 0x8}, | |
8738 | {"ls", 0x9}, | |
8739 | {"ge", 0xa}, | |
8740 | {"lt", 0xb}, | |
8741 | {"gt", 0xc}, | |
8742 | {"le", 0xd}, | |
8743 | {"al", 0xe} | |
8744 | }; | |
bfae80f2 | 8745 | |
62b3e311 PB |
8746 | static struct asm_barrier_opt barrier_opt_names[] = |
8747 | { | |
8748 | { "sy", 0xf }, | |
8749 | { "un", 0x7 }, | |
8750 | { "st", 0xe }, | |
8751 | { "unst", 0x6 } | |
8752 | }; | |
8753 | ||
c19d1205 ZW |
8754 | /* Table of ARM-format instructions. */ |
8755 | ||
8756 | /* Macros for gluing together operand strings. N.B. In all cases | |
8757 | other than OPS0, the trailing OP_stop comes from default | |
8758 | zero-initialization of the unspecified elements of the array. */ | |
8759 | #define OPS0() { OP_stop, } | |
8760 | #define OPS1(a) { OP_##a, } | |
8761 | #define OPS2(a,b) { OP_##a,OP_##b, } | |
8762 | #define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, } | |
8763 | #define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, } | |
8764 | #define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, } | |
8765 | #define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, } | |
8766 | ||
8767 | /* These macros abstract out the exact format of the mnemonic table and | |
8768 | save some repeated characters. */ | |
8769 | ||
8770 | /* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */ | |
8771 | #define TxCE(mnem, op, top, nops, ops, ae, te) \ | |
8772 | { #mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \ | |
1887dd22 | 8773 | THUMB_VARIANT, do_##ae, do_##te } |
c19d1205 ZW |
8774 | |
8775 | /* Two variants of the above - TCE for a numeric Thumb opcode, tCE for | |
8776 | a T_MNEM_xyz enumerator. */ | |
8777 | #define TCE(mnem, aop, top, nops, ops, ae, te) \ | |
8778 | TxCE(mnem, aop, 0x##top, nops, ops, ae, te) | |
8779 | #define tCE(mnem, aop, top, nops, ops, ae, te) \ | |
8780 | TxCE(mnem, aop, T_MNEM_##top, nops, ops, ae, te) | |
8781 | ||
8782 | /* Second most common sort of mnemonic: has a Thumb variant, takes a conditional | |
8783 | infix after the third character. */ | |
8784 | #define TxC3(mnem, op, top, nops, ops, ae, te) \ | |
8785 | { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \ | |
1887dd22 | 8786 | THUMB_VARIANT, do_##ae, do_##te } |
c19d1205 ZW |
8787 | #define TC3(mnem, aop, top, nops, ops, ae, te) \ |
8788 | TxC3(mnem, aop, 0x##top, nops, ops, ae, te) | |
8789 | #define tC3(mnem, aop, top, nops, ops, ae, te) \ | |
8790 | TxC3(mnem, aop, T_MNEM_##top, nops, ops, ae, te) | |
8791 | ||
8792 | /* Mnemonic with a conditional infix in an unusual place. Each and every variant has to | |
8793 | appear in the condition table. */ | |
8794 | #define TxCM_(m1, m2, m3, op, top, nops, ops, ae, te) \ | |
8795 | { #m1 #m2 #m3, OPS##nops ops, sizeof(#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof(#m1) - 1, \ | |
1887dd22 | 8796 | 0x##op, top, ARM_VARIANT, THUMB_VARIANT, do_##ae, do_##te } |
c19d1205 ZW |
8797 | |
8798 | #define TxCM(m1, m2, op, top, nops, ops, ae, te) \ | |
8799 | TxCM_(m1, , m2, op, top, nops, ops, ae, te), \ | |
8800 | TxCM_(m1, eq, m2, op, top, nops, ops, ae, te), \ | |
8801 | TxCM_(m1, ne, m2, op, top, nops, ops, ae, te), \ | |
8802 | TxCM_(m1, cs, m2, op, top, nops, ops, ae, te), \ | |
8803 | TxCM_(m1, hs, m2, op, top, nops, ops, ae, te), \ | |
8804 | TxCM_(m1, cc, m2, op, top, nops, ops, ae, te), \ | |
8805 | TxCM_(m1, ul, m2, op, top, nops, ops, ae, te), \ | |
8806 | TxCM_(m1, lo, m2, op, top, nops, ops, ae, te), \ | |
8807 | TxCM_(m1, mi, m2, op, top, nops, ops, ae, te), \ | |
8808 | TxCM_(m1, pl, m2, op, top, nops, ops, ae, te), \ | |
8809 | TxCM_(m1, vs, m2, op, top, nops, ops, ae, te), \ | |
8810 | TxCM_(m1, vc, m2, op, top, nops, ops, ae, te), \ | |
8811 | TxCM_(m1, hi, m2, op, top, nops, ops, ae, te), \ | |
8812 | TxCM_(m1, ls, m2, op, top, nops, ops, ae, te), \ | |
8813 | TxCM_(m1, ge, m2, op, top, nops, ops, ae, te), \ | |
8814 | TxCM_(m1, lt, m2, op, top, nops, ops, ae, te), \ | |
8815 | TxCM_(m1, gt, m2, op, top, nops, ops, ae, te), \ | |
8816 | TxCM_(m1, le, m2, op, top, nops, ops, ae, te), \ | |
8817 | TxCM_(m1, al, m2, op, top, nops, ops, ae, te) | |
8818 | ||
8819 | #define TCM(m1,m2, aop, top, nops, ops, ae, te) \ | |
8820 | TxCM(m1,m2, aop, 0x##top, nops, ops, ae, te) | |
8821 | #define tCM(m1,m2, aop, top, nops, ops, ae, te) \ | |
8822 | TxCM(m1,m2, aop, T_MNEM_##top, nops, ops, ae, te) | |
8823 | ||
8824 | /* Mnemonic that cannot be conditionalized. The ARM condition-code | |
8825 | field is still 0xE. */ | |
8826 | #define TUE(mnem, op, top, nops, ops, ae, te) \ | |
8827 | { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \ | |
1887dd22 | 8828 | THUMB_VARIANT, do_##ae, do_##te } |
c19d1205 ZW |
8829 | |
8830 | /* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM | |
8831 | condition code field. */ | |
8832 | #define TUF(mnem, op, top, nops, ops, ae, te) \ | |
8833 | { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \ | |
1887dd22 | 8834 | THUMB_VARIANT, do_##ae, do_##te } |
c19d1205 ZW |
8835 | |
8836 | /* ARM-only variants of all the above. */ | |
6a86118a NC |
8837 | #define CE(mnem, op, nops, ops, ae) \ |
8838 | { #mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL } | |
8839 | ||
8840 | #define C3(mnem, op, nops, ops, ae) \ | |
8841 | { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL } | |
8842 | ||
e3cb604e PB |
8843 | /* Legacy mnemonics that always have conditional infix after the third |
8844 | character. */ | |
8845 | #define CL(mnem, op, nops, ops, ae) \ | |
8846 | { #mnem, OPS##nops ops, OT_cinfix3_legacy, \ | |
8847 | 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL } | |
8848 | ||
8f06b2d8 PB |
8849 | /* Coprocessor instructions. Isomorphic between Arm and Thumb-2. */ |
8850 | #define cCE(mnem, op, nops, ops, ae) \ | |
8851 | { #mnem, OPS##nops ops, OT_csuffix, 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae } | |
8852 | ||
e3cb604e PB |
8853 | /* Legacy coprocessor instructions where conditional infix and conditional |
8854 | suffix are ambiguous. For consistency this includes all FPA instructions, | |
8855 | not just the potentially ambiguous ones. */ | |
8856 | #define cCL(mnem, op, nops, ops, ae) \ | |
8857 | { #mnem, OPS##nops ops, OT_cinfix3_legacy, \ | |
8858 | 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae } | |
8859 | ||
8860 | /* Coprocessor, takes either a suffix or a position-3 infix | |
8861 | (for an FPA corner case). */ | |
8862 | #define C3E(mnem, op, nops, ops, ae) \ | |
8863 | { #mnem, OPS##nops ops, OT_csuf_or_in3, \ | |
8864 | 0x##op, 0xe##op, ARM_VARIANT, ARM_VARIANT, do_##ae, do_##ae } | |
8f06b2d8 | 8865 | |
6a86118a NC |
8866 | #define xCM_(m1, m2, m3, op, nops, ops, ae) \ |
8867 | { #m1 #m2 #m3, OPS##nops ops, \ | |
8868 | sizeof(#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof(#m1) - 1, \ | |
8869 | 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL } | |
8870 | ||
8871 | #define CM(m1, m2, op, nops, ops, ae) \ | |
8872 | xCM_(m1, , m2, op, nops, ops, ae), \ | |
8873 | xCM_(m1, eq, m2, op, nops, ops, ae), \ | |
8874 | xCM_(m1, ne, m2, op, nops, ops, ae), \ | |
8875 | xCM_(m1, cs, m2, op, nops, ops, ae), \ | |
8876 | xCM_(m1, hs, m2, op, nops, ops, ae), \ | |
8877 | xCM_(m1, cc, m2, op, nops, ops, ae), \ | |
8878 | xCM_(m1, ul, m2, op, nops, ops, ae), \ | |
8879 | xCM_(m1, lo, m2, op, nops, ops, ae), \ | |
8880 | xCM_(m1, mi, m2, op, nops, ops, ae), \ | |
8881 | xCM_(m1, pl, m2, op, nops, ops, ae), \ | |
8882 | xCM_(m1, vs, m2, op, nops, ops, ae), \ | |
8883 | xCM_(m1, vc, m2, op, nops, ops, ae), \ | |
8884 | xCM_(m1, hi, m2, op, nops, ops, ae), \ | |
8885 | xCM_(m1, ls, m2, op, nops, ops, ae), \ | |
8886 | xCM_(m1, ge, m2, op, nops, ops, ae), \ | |
8887 | xCM_(m1, lt, m2, op, nops, ops, ae), \ | |
8888 | xCM_(m1, gt, m2, op, nops, ops, ae), \ | |
8889 | xCM_(m1, le, m2, op, nops, ops, ae), \ | |
8890 | xCM_(m1, al, m2, op, nops, ops, ae) | |
8891 | ||
8892 | #define UE(mnem, op, nops, ops, ae) \ | |
8893 | { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL } | |
8894 | ||
8895 | #define UF(mnem, op, nops, ops, ae) \ | |
8896 | { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL } | |
8897 | ||
c19d1205 ZW |
8898 | #define do_0 0 |
8899 | ||
8900 | /* Thumb-only, unconditional. */ | |
8901 | #define UT(mnem, op, nops, ops, te) TUE(mnem, 0, op, nops, ops, 0, te) | |
8902 | ||
c19d1205 | 8903 | static const struct asm_opcode insns[] = |
bfae80f2 | 8904 | { |
e74cfd16 PB |
8905 | #define ARM_VARIANT &arm_ext_v1 /* Core ARM Instructions. */ |
8906 | #define THUMB_VARIANT &arm_ext_v4t | |
c19d1205 ZW |
8907 | tCE(and, 0000000, and, 3, (RR, oRR, SH), arit, t_arit3c), |
8908 | tC3(ands, 0100000, ands, 3, (RR, oRR, SH), arit, t_arit3c), | |
8909 | tCE(eor, 0200000, eor, 3, (RR, oRR, SH), arit, t_arit3c), | |
8910 | tC3(eors, 0300000, eors, 3, (RR, oRR, SH), arit, t_arit3c), | |
8911 | tCE(sub, 0400000, sub, 3, (RR, oRR, SH), arit, t_add_sub), | |
8912 | tC3(subs, 0500000, subs, 3, (RR, oRR, SH), arit, t_add_sub), | |
8913 | tCE(add, 0800000, add, 3, (RR, oRR, SH), arit, t_add_sub), | |
8914 | tC3(adds, 0900000, adds, 3, (RR, oRR, SH), arit, t_add_sub), | |
8915 | tCE(adc, 0a00000, adc, 3, (RR, oRR, SH), arit, t_arit3c), | |
8916 | tC3(adcs, 0b00000, adcs, 3, (RR, oRR, SH), arit, t_arit3c), | |
8917 | tCE(sbc, 0c00000, sbc, 3, (RR, oRR, SH), arit, t_arit3), | |
8918 | tC3(sbcs, 0d00000, sbcs, 3, (RR, oRR, SH), arit, t_arit3), | |
8919 | tCE(orr, 1800000, orr, 3, (RR, oRR, SH), arit, t_arit3c), | |
8920 | tC3(orrs, 1900000, orrs, 3, (RR, oRR, SH), arit, t_arit3c), | |
8921 | tCE(bic, 1c00000, bic, 3, (RR, oRR, SH), arit, t_arit3), | |
8922 | tC3(bics, 1d00000, bics, 3, (RR, oRR, SH), arit, t_arit3), | |
8923 | ||
8924 | /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism | |
8925 | for setting PSR flag bits. They are obsolete in V6 and do not | |
8926 | have Thumb equivalents. */ | |
8927 | tCE(tst, 1100000, tst, 2, (RR, SH), cmp, t_mvn_tst), | |
8928 | tC3(tsts, 1100000, tst, 2, (RR, SH), cmp, t_mvn_tst), | |
e3cb604e | 8929 | CL(tstp, 110f000, 2, (RR, SH), cmp), |
c19d1205 ZW |
8930 | tCE(cmp, 1500000, cmp, 2, (RR, SH), cmp, t_mov_cmp), |
8931 | tC3(cmps, 1500000, cmp, 2, (RR, SH), cmp, t_mov_cmp), | |
e3cb604e | 8932 | CL(cmpp, 150f000, 2, (RR, SH), cmp), |
c19d1205 ZW |
8933 | tCE(cmn, 1700000, cmn, 2, (RR, SH), cmp, t_mvn_tst), |
8934 | tC3(cmns, 1700000, cmn, 2, (RR, SH), cmp, t_mvn_tst), | |
e3cb604e | 8935 | CL(cmnp, 170f000, 2, (RR, SH), cmp), |
c19d1205 ZW |
8936 | |
8937 | tCE(mov, 1a00000, mov, 2, (RR, SH), mov, t_mov_cmp), | |
8938 | tC3(movs, 1b00000, movs, 2, (RR, SH), mov, t_mov_cmp), | |
8939 | tCE(mvn, 1e00000, mvn, 2, (RR, SH), mov, t_mvn_tst), | |
8940 | tC3(mvns, 1f00000, mvns, 2, (RR, SH), mov, t_mvn_tst), | |
8941 | ||
8942 | tCE(ldr, 4100000, ldr, 2, (RR, ADDR), ldst, t_ldst), | |
8943 | tC3(ldrb, 4500000, ldrb, 2, (RR, ADDR), ldst, t_ldst), | |
8944 | tCE(str, 4000000, str, 2, (RR, ADDR), ldst, t_ldst), | |
8945 | tC3(strb, 4400000, strb, 2, (RR, ADDR), ldst, t_ldst), | |
8946 | ||
8947 | tC3(stmia, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm), | |
8948 | tC3(stmea, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm), | |
8949 | tC3(ldmia, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm), | |
8950 | tC3(ldmfd, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm), | |
8951 | ||
8952 | TCE(swi, f000000, df00, 1, (EXPi), swi, t_swi), | |
c16d2bf0 | 8953 | TCE(svc, f000000, df00, 1, (EXPi), swi, t_swi), |
0110f2b8 | 8954 | tCE(b, a000000, b, 1, (EXPr), branch, t_branch), |
39b41c9c | 8955 | TCE(bl, b000000, f000f800, 1, (EXPr), bl, t_branch23), |
bfae80f2 | 8956 | |
c19d1205 | 8957 | /* Pseudo ops. */ |
e9f89963 | 8958 | tCE(adr, 28f0000, adr, 2, (RR, EXP), adr, t_adr), |
2fc8bdac ZW |
8959 | C3(adrl, 28f0000, 2, (RR, EXP), adrl), |
8960 | tCE(nop, 1a00000, nop, 1, (oI255c), nop, t_nop), | |
c19d1205 ZW |
8961 | |
8962 | /* Thumb-compatibility pseudo ops. */ | |
8963 | tCE(lsl, 1a00000, lsl, 3, (RR, oRR, SH), shift, t_shift), | |
8964 | tC3(lsls, 1b00000, lsls, 3, (RR, oRR, SH), shift, t_shift), | |
8965 | tCE(lsr, 1a00020, lsr, 3, (RR, oRR, SH), shift, t_shift), | |
8966 | tC3(lsrs, 1b00020, lsrs, 3, (RR, oRR, SH), shift, t_shift), | |
8967 | tCE(asr, 1a00040, asr, 3, (RR, oRR, SH), shift, t_shift), | |
2fc8bdac | 8968 | tC3(asrs, 1b00040, asrs, 3, (RR, oRR, SH), shift, t_shift), |
c19d1205 ZW |
8969 | tCE(ror, 1a00060, ror, 3, (RR, oRR, SH), shift, t_shift), |
8970 | tC3(rors, 1b00060, rors, 3, (RR, oRR, SH), shift, t_shift), | |
8971 | tCE(neg, 2600000, neg, 2, (RR, RR), rd_rn, t_neg), | |
8972 | tC3(negs, 2700000, negs, 2, (RR, RR), rd_rn, t_neg), | |
8973 | tCE(push, 92d0000, push, 1, (REGLST), push_pop, t_push_pop), | |
8974 | tCE(pop, 8bd0000, pop, 1, (REGLST), push_pop, t_push_pop), | |
8975 | ||
8976 | #undef THUMB_VARIANT | |
e74cfd16 | 8977 | #define THUMB_VARIANT &arm_ext_v6 |
2fc8bdac | 8978 | TCE(cpy, 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy), |
c19d1205 ZW |
8979 | |
8980 | /* V1 instructions with no Thumb analogue prior to V6T2. */ | |
8981 | #undef THUMB_VARIANT | |
e74cfd16 | 8982 | #define THUMB_VARIANT &arm_ext_v6t2 |
c19d1205 ZW |
8983 | TCE(rsb, 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb), |
8984 | TC3(rsbs, 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb), | |
8985 | TCE(teq, 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst), | |
8986 | TC3(teqs, 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst), | |
e3cb604e | 8987 | CL(teqp, 130f000, 2, (RR, SH), cmp), |
c19d1205 ZW |
8988 | |
8989 | TC3(ldrt, 4300000, f8500e00, 2, (RR, ADDR), ldstt, t_ldstt), | |
8990 | TC3(ldrbt, 4700000, f8300e00, 2, (RR, ADDR), ldstt, t_ldstt), | |
8991 | TC3(strt, 4200000, f8400e00, 2, (RR, ADDR), ldstt, t_ldstt), | |
8992 | TC3(strbt, 4600000, f8200e00, 2, (RR, ADDR), ldstt, t_ldstt), | |
8993 | ||
9c3c69f2 PB |
8994 | TC3(stmdb, 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm), |
8995 | TC3(stmfd, 9000000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm), | |
c19d1205 | 8996 | |
9c3c69f2 PB |
8997 | TC3(ldmdb, 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm), |
8998 | TC3(ldmea, 9100000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm), | |
c19d1205 ZW |
8999 | |
9000 | /* V1 instructions with no Thumb analogue at all. */ | |
9001 | CE(rsc, 0e00000, 3, (RR, oRR, SH), arit), | |
9002 | C3(rscs, 0f00000, 3, (RR, oRR, SH), arit), | |
9003 | ||
9004 | C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm), | |
9005 | C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm), | |
9006 | C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm), | |
9007 | C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm), | |
9008 | C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm), | |
9009 | C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm), | |
9010 | C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm), | |
9011 | C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm), | |
9012 | ||
9013 | #undef ARM_VARIANT | |
e74cfd16 | 9014 | #define ARM_VARIANT &arm_ext_v2 /* ARM 2 - multiplies. */ |
c19d1205 | 9015 | #undef THUMB_VARIANT |
e74cfd16 | 9016 | #define THUMB_VARIANT &arm_ext_v4t |
c19d1205 ZW |
9017 | tCE(mul, 0000090, mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul), |
9018 | tC3(muls, 0100090, muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul), | |
9019 | ||
9020 | #undef THUMB_VARIANT | |
e74cfd16 | 9021 | #define THUMB_VARIANT &arm_ext_v6t2 |
c19d1205 ZW |
9022 | TCE(mla, 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla), |
9023 | C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas), | |
9024 | ||
9025 | /* Generic coprocessor instructions. */ | |
9026 | TCE(cdp, e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp), | |
9027 | TCE(ldc, c100000, ec100000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9028 | TC3(ldcl, c500000, ec500000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9029 | TCE(stc, c000000, ec000000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9030 | TC3(stcl, c400000, ec400000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9031 | TCE(mcr, e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg), | |
9032 | TCE(mrc, e100010, ee100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg), | |
9033 | ||
9034 | #undef ARM_VARIANT | |
e74cfd16 | 9035 | #define ARM_VARIANT &arm_ext_v2s /* ARM 3 - swp instructions. */ |
c19d1205 ZW |
9036 | CE(swp, 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn), |
9037 | C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn), | |
9038 | ||
9039 | #undef ARM_VARIANT | |
e74cfd16 | 9040 | #define ARM_VARIANT &arm_ext_v3 /* ARM 6 Status register instructions. */ |
c19d1205 ZW |
9041 | TCE(mrs, 10f0000, f3ef8000, 2, (RR, PSR), mrs, t_mrs), |
9042 | TCE(msr, 120f000, f3808000, 2, (PSR, RR_EXi), msr, t_msr), | |
9043 | ||
9044 | #undef ARM_VARIANT | |
e74cfd16 | 9045 | #define ARM_VARIANT &arm_ext_v3m /* ARM 7M long multiplies. */ |
c19d1205 ZW |
9046 | TCE(smull, 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull), |
9047 | CM(smull,s, 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull), | |
9048 | TCE(umull, 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull), | |
9049 | CM(umull,s, 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull), | |
9050 | TCE(smlal, 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull), | |
9051 | CM(smlal,s, 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull), | |
9052 | TCE(umlal, 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull), | |
9053 | CM(umlal,s, 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull), | |
9054 | ||
9055 | #undef ARM_VARIANT | |
e74cfd16 | 9056 | #define ARM_VARIANT &arm_ext_v4 /* ARM Architecture 4. */ |
c19d1205 | 9057 | #undef THUMB_VARIANT |
e74cfd16 | 9058 | #define THUMB_VARIANT &arm_ext_v4t |
c19d1205 ZW |
9059 | tC3(ldrh, 01000b0, ldrh, 2, (RR, ADDR), ldstv4, t_ldst), |
9060 | tC3(strh, 00000b0, strh, 2, (RR, ADDR), ldstv4, t_ldst), | |
9061 | tC3(ldrsh, 01000f0, ldrsh, 2, (RR, ADDR), ldstv4, t_ldst), | |
9062 | tC3(ldrsb, 01000d0, ldrsb, 2, (RR, ADDR), ldstv4, t_ldst), | |
9063 | tCM(ld,sh, 01000f0, ldrsh, 2, (RR, ADDR), ldstv4, t_ldst), | |
9064 | tCM(ld,sb, 01000d0, ldrsb, 2, (RR, ADDR), ldstv4, t_ldst), | |
9065 | ||
9066 | #undef ARM_VARIANT | |
e74cfd16 | 9067 | #define ARM_VARIANT &arm_ext_v4t_5 |
c19d1205 ZW |
9068 | /* ARM Architecture 4T. */ |
9069 | /* Note: bx (and blx) are required on V5, even if the processor does | |
9070 | not support Thumb. */ | |
9071 | TCE(bx, 12fff10, 4700, 1, (RR), bx, t_bx), | |
9072 | ||
9073 | #undef ARM_VARIANT | |
e74cfd16 | 9074 | #define ARM_VARIANT &arm_ext_v5 /* ARM Architecture 5T. */ |
c19d1205 | 9075 | #undef THUMB_VARIANT |
e74cfd16 | 9076 | #define THUMB_VARIANT &arm_ext_v5t |
c19d1205 ZW |
9077 | /* Note: blx has 2 variants; the .value coded here is for |
9078 | BLX(2). Only this variant has conditional execution. */ | |
9079 | TCE(blx, 12fff30, 4780, 1, (RR_EXr), blx, t_blx), | |
9080 | TUE(bkpt, 1200070, be00, 1, (oIffffb), bkpt, t_bkpt), | |
9081 | ||
9082 | #undef THUMB_VARIANT | |
e74cfd16 | 9083 | #define THUMB_VARIANT &arm_ext_v6t2 |
c19d1205 ZW |
9084 | TCE(clz, 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz), |
9085 | TUF(ldc2, c100000, fc100000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9086 | TUF(ldc2l, c500000, fc500000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9087 | TUF(stc2, c000000, fc000000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9088 | TUF(stc2l, c400000, fc400000, 3, (RCP, RCN, ADDR), lstc, lstc), | |
9089 | TUF(cdp2, e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp), | |
9090 | TUF(mcr2, e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg), | |
9091 | TUF(mrc2, e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg), | |
9092 | ||
9093 | #undef ARM_VARIANT | |
e74cfd16 | 9094 | #define ARM_VARIANT &arm_ext_v5exp /* ARM Architecture 5TExP. */ |
c19d1205 ZW |
9095 | TCE(smlabb, 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla), |
9096 | TCE(smlatb, 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla), | |
9097 | TCE(smlabt, 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla), | |
9098 | TCE(smlatt, 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla), | |
9099 | ||
9100 | TCE(smlawb, 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla), | |
9101 | TCE(smlawt, 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla), | |
9102 | ||
9103 | TCE(smlalbb, 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal), | |
9104 | TCE(smlaltb, 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal), | |
9105 | TCE(smlalbt, 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal), | |
9106 | TCE(smlaltt, 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal), | |
9107 | ||
9108 | TCE(smulbb, 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9109 | TCE(smultb, 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9110 | TCE(smulbt, 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9111 | TCE(smultt, 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9112 | ||
9113 | TCE(smulwb, 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9114 | TCE(smulwt, 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9115 | ||
9116 | TCE(qadd, 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn), | |
9117 | TCE(qdadd, 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn), | |
9118 | TCE(qsub, 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn), | |
9119 | TCE(qdsub, 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn), | |
9120 | ||
9121 | #undef ARM_VARIANT | |
e74cfd16 | 9122 | #define ARM_VARIANT &arm_ext_v5e /* ARM Architecture 5TE. */ |
c19d1205 ZW |
9123 | TUF(pld, 450f000, f810f000, 1, (ADDR), pld, t_pld), |
9124 | TC3(ldrd, 00000d0, e9500000, 3, (RRnpc, oRRnpc, ADDR), ldrd, t_ldstd), | |
9125 | TC3(strd, 00000f0, e9400000, 3, (RRnpc, oRRnpc, ADDR), ldrd, t_ldstd), | |
9126 | ||
9127 | TCE(mcrr, c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c), | |
9128 | TCE(mrrc, c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c), | |
9129 | ||
9130 | #undef ARM_VARIANT | |
e74cfd16 | 9131 | #define ARM_VARIANT &arm_ext_v5j /* ARM Architecture 5TEJ. */ |
c19d1205 ZW |
9132 | TCE(bxj, 12fff20, f3c08f00, 1, (RR), bxj, t_bxj), |
9133 | ||
9134 | #undef ARM_VARIANT | |
e74cfd16 | 9135 | #define ARM_VARIANT &arm_ext_v6 /* ARM V6. */ |
c19d1205 | 9136 | #undef THUMB_VARIANT |
e74cfd16 | 9137 | #define THUMB_VARIANT &arm_ext_v6 |
c19d1205 ZW |
9138 | TUF(cpsie, 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi), |
9139 | TUF(cpsid, 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi), | |
9140 | tCE(rev, 6bf0f30, rev, 2, (RRnpc, RRnpc), rd_rm, t_rev), | |
9141 | tCE(rev16, 6bf0fb0, rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev), | |
9142 | tCE(revsh, 6ff0fb0, revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev), | |
9143 | tCE(sxth, 6bf0070, sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), | |
9144 | tCE(uxth, 6ff0070, uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), | |
9145 | tCE(sxtb, 6af0070, sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), | |
9146 | tCE(uxtb, 6ef0070, uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), | |
9147 | TUF(setend, 1010000, b650, 1, (ENDI), setend, t_setend), | |
9148 | ||
9149 | #undef THUMB_VARIANT | |
e74cfd16 | 9150 | #define THUMB_VARIANT &arm_ext_v6t2 |
c19d1205 ZW |
9151 | TCE(ldrex, 1900f9f, e8500f00, 2, (RRnpc, ADDR), ldrex, t_ldrex), |
9152 | TUF(mcrr2, c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c), | |
9153 | TUF(mrrc2, c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c), | |
62b3e311 PB |
9154 | |
9155 | TCE(ssat, 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat), | |
9156 | TCE(usat, 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat), | |
9157 | ||
9158 | /* ARM V6 not included in V7M (eg. integer SIMD). */ | |
9159 | #undef THUMB_VARIANT | |
9160 | #define THUMB_VARIANT &arm_ext_v6_notm | |
9161 | TUF(cps, 1020000, f3af8100, 1, (I31b), imm0, imm0), | |
c19d1205 ZW |
9162 | TCE(pkhbt, 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt), |
9163 | TCE(pkhtb, 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb), | |
9164 | TCE(qadd16, 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9165 | TCE(qadd8, 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9166 | TCE(qaddsubx, 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9167 | TCE(qsub16, 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9168 | TCE(qsub8, 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9169 | TCE(qsubaddx, 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9170 | TCE(sadd16, 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9171 | TCE(sadd8, 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9172 | TCE(saddsubx, 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9173 | TCE(shadd16, 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9174 | TCE(shadd8, 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9175 | TCE(shaddsubx, 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9176 | TCE(shsub16, 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9177 | TCE(shsub8, 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9178 | TCE(shsubaddx, 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9179 | TCE(ssub16, 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9180 | TCE(ssub8, 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9181 | TCE(ssubaddx, 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9182 | TCE(uadd16, 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9183 | TCE(uadd8, 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9184 | TCE(uaddsubx, 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9185 | TCE(uhadd16, 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9186 | TCE(uhadd8, 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9187 | TCE(uhaddsubx, 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9188 | TCE(uhsub16, 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9189 | TCE(uhsub8, 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9190 | TCE(uhsubaddx, 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9191 | TCE(uqadd16, 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9192 | TCE(uqadd8, 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9193 | TCE(uqaddsubx, 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9194 | TCE(uqsub16, 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9195 | TCE(uqsub8, 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9196 | TCE(uqsubaddx, 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9197 | TCE(usub16, 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9198 | TCE(usub8, 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9199 | TCE(usubaddx, 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), | |
9200 | TUF(rfeia, 8900a00, e990c000, 1, (RRw), rfe, rfe), | |
9201 | UF(rfeib, 9900a00, 1, (RRw), rfe), | |
9202 | UF(rfeda, 8100a00, 1, (RRw), rfe), | |
9203 | TUF(rfedb, 9100a00, e810c000, 1, (RRw), rfe, rfe), | |
9204 | TUF(rfefd, 8900a00, e990c000, 1, (RRw), rfe, rfe), | |
9205 | UF(rfefa, 9900a00, 1, (RRw), rfe), | |
9206 | UF(rfeea, 8100a00, 1, (RRw), rfe), | |
9207 | TUF(rfeed, 9100a00, e810c000, 1, (RRw), rfe, rfe), | |
9208 | TCE(sxtah, 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), | |
9209 | TCE(sxtab16, 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), | |
9210 | TCE(sxtab, 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), | |
9211 | TCE(sxtb16, 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), | |
9212 | TCE(uxtah, 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), | |
9213 | TCE(uxtab16, 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), | |
9214 | TCE(uxtab, 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah), | |
9215 | TCE(uxtb16, 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth), | |
f1022c90 | 9216 | TCE(sel, 6800fb0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd), |
c19d1205 ZW |
9217 | TCE(smlad, 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), |
9218 | TCE(smladx, 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9219 | TCE(smlald, 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal), | |
9220 | TCE(smlaldx, 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal), | |
9221 | TCE(smlsd, 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9222 | TCE(smlsdx, 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9223 | TCE(smlsld, 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal), | |
9224 | TCE(smlsldx, 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal), | |
9225 | TCE(smmla, 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9226 | TCE(smmlar, 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9227 | TCE(smmls, 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9228 | TCE(smmlsr, 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
9229 | TCE(smmul, 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9230 | TCE(smmulr, 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9231 | TCE(smuad, 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9232 | TCE(smuadx, 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9233 | TCE(smusd, 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9234 | TCE(smusdx, 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9235 | TUF(srsia, 8cd0500, e980c000, 1, (I31w), srs, srs), | |
9236 | UF(srsib, 9cd0500, 1, (I31w), srs), | |
9237 | UF(srsda, 84d0500, 1, (I31w), srs), | |
9238 | TUF(srsdb, 94d0500, e800c000, 1, (I31w), srs, srs), | |
c19d1205 ZW |
9239 | TCE(ssat16, 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16), |
9240 | TCE(strex, 1800f90, e8400000, 3, (RRnpc, RRnpc, ADDR), strex, t_strex), | |
9241 | TCE(umaal, 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal), | |
9242 | TCE(usad8, 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd), | |
9243 | TCE(usada8, 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla), | |
c19d1205 ZW |
9244 | TCE(usat16, 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16), |
9245 | ||
9246 | #undef ARM_VARIANT | |
e74cfd16 | 9247 | #define ARM_VARIANT &arm_ext_v6k |
c19d1205 | 9248 | #undef THUMB_VARIANT |
e74cfd16 | 9249 | #define THUMB_VARIANT &arm_ext_v6k |
c19d1205 ZW |
9250 | tCE(yield, 320f001, yield, 0, (), noargs, t_hint), |
9251 | tCE(wfe, 320f002, wfe, 0, (), noargs, t_hint), | |
9252 | tCE(wfi, 320f003, wfi, 0, (), noargs, t_hint), | |
9253 | tCE(sev, 320f004, sev, 0, (), noargs, t_hint), | |
9254 | ||
ebdca51a PB |
9255 | #undef THUMB_VARIANT |
9256 | #define THUMB_VARIANT &arm_ext_v6_notm | |
9257 | TCE(ldrexd, 1b00f9f, e8d0007f, 3, (RRnpc, oRRnpc, RRnpcb), ldrexd, t_ldrexd), | |
9258 | TCE(strexd, 1a00f90, e8c00070, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb), strexd, t_strexd), | |
9259 | ||
c19d1205 | 9260 | #undef THUMB_VARIANT |
e74cfd16 | 9261 | #define THUMB_VARIANT &arm_ext_v6t2 |
c19d1205 ZW |
9262 | TCE(ldrexb, 1d00f9f, e8d00f4f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn), |
9263 | TCE(ldrexh, 1f00f9f, e8d00f5f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn), | |
c19d1205 ZW |
9264 | TCE(strexb, 1c00f90, e8c00f40, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn), |
9265 | TCE(strexh, 1e00f90, e8c00f50, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn), | |
c19d1205 ZW |
9266 | TUF(clrex, 57ff01f, f3bf8f2f, 0, (), noargs, noargs), |
9267 | ||
9268 | #undef ARM_VARIANT | |
e74cfd16 | 9269 | #define ARM_VARIANT &arm_ext_v6z |
3eb17e6b | 9270 | TCE(smc, 1600070, f7f08000, 1, (EXPi), smc, t_smc), |
c19d1205 ZW |
9271 | |
9272 | #undef ARM_VARIANT | |
e74cfd16 | 9273 | #define ARM_VARIANT &arm_ext_v6t2 |
c19d1205 ZW |
9274 | TCE(bfc, 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc), |
9275 | TCE(bfi, 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi), | |
9276 | TCE(sbfx, 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx), | |
9277 | TCE(ubfx, 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx), | |
9278 | ||
9279 | TCE(mls, 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla), | |
9280 | TCE(movw, 3000000, f2400000, 2, (RRnpc, Iffff), mov16, t_mov16), | |
9281 | TCE(movt, 3400000, f2c00000, 2, (RRnpc, Iffff), mov16, t_mov16), | |
9282 | TCE(rbit, 3ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit), | |
9283 | ||
9284 | TC3(ldrht, 03000b0, f8300e00, 2, (RR, ADDR), ldsttv4, t_ldstt), | |
9285 | TC3(ldrsht, 03000f0, f9300e00, 2, (RR, ADDR), ldsttv4, t_ldstt), | |
9286 | TC3(ldrsbt, 03000d0, f9100e00, 2, (RR, ADDR), ldsttv4, t_ldstt), | |
9287 | TC3(strht, 02000b0, f8200e00, 2, (RR, ADDR), ldsttv4, t_ldstt), | |
9288 | ||
9289 | UT(cbnz, b900, 2, (RR, EXP), t_czb), | |
9290 | UT(cbz, b100, 2, (RR, EXP), t_czb), | |
9291 | /* ARM does not really have an IT instruction. */ | |
9292 | TUE(it, 0, bf08, 1, (COND), it, t_it), | |
9293 | TUE(itt, 0, bf0c, 1, (COND), it, t_it), | |
9294 | TUE(ite, 0, bf04, 1, (COND), it, t_it), | |
9295 | TUE(ittt, 0, bf0e, 1, (COND), it, t_it), | |
9296 | TUE(itet, 0, bf06, 1, (COND), it, t_it), | |
9297 | TUE(itte, 0, bf0a, 1, (COND), it, t_it), | |
9298 | TUE(itee, 0, bf02, 1, (COND), it, t_it), | |
9299 | TUE(itttt, 0, bf0f, 1, (COND), it, t_it), | |
9300 | TUE(itett, 0, bf07, 1, (COND), it, t_it), | |
9301 | TUE(ittet, 0, bf0b, 1, (COND), it, t_it), | |
9302 | TUE(iteet, 0, bf03, 1, (COND), it, t_it), | |
9303 | TUE(ittte, 0, bf0d, 1, (COND), it, t_it), | |
9304 | TUE(itete, 0, bf05, 1, (COND), it, t_it), | |
9305 | TUE(ittee, 0, bf09, 1, (COND), it, t_it), | |
9306 | TUE(iteee, 0, bf01, 1, (COND), it, t_it), | |
9307 | ||
92e90b6e PB |
9308 | /* Thumb2 only instructions. */ |
9309 | #undef ARM_VARIANT | |
e74cfd16 | 9310 | #define ARM_VARIANT NULL |
92e90b6e PB |
9311 | |
9312 | TCE(addw, 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w), | |
9313 | TCE(subw, 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w), | |
9314 | TCE(tbb, 0, e8d0f000, 1, (TB), 0, t_tb), | |
9315 | TCE(tbh, 0, e8d0f010, 1, (TB), 0, t_tb), | |
9316 | ||
62b3e311 PB |
9317 | /* Thumb-2 hardware division instructions (R and M profiles only). */ |
9318 | #undef THUMB_VARIANT | |
9319 | #define THUMB_VARIANT &arm_ext_div | |
9320 | TCE(sdiv, 0, fb90f0f0, 3, (RR, oRR, RR), 0, t_div), | |
9321 | TCE(udiv, 0, fbb0f0f0, 3, (RR, oRR, RR), 0, t_div), | |
9322 | ||
9323 | /* ARM V7 instructions. */ | |
9324 | #undef ARM_VARIANT | |
9325 | #define ARM_VARIANT &arm_ext_v7 | |
9326 | #undef THUMB_VARIANT | |
9327 | #define THUMB_VARIANT &arm_ext_v7 | |
9328 | TUF(pli, 450f000, f910f000, 1, (ADDR), pli, t_pld), | |
9329 | TCE(dbg, 320f0f0, f3af80f0, 1, (I15), dbg, t_dbg), | |
9330 | TUF(dmb, 57ff050, f3bf8f50, 1, (oBARRIER), barrier, t_barrier), | |
9331 | TUF(dsb, 57ff040, f3bf8f40, 1, (oBARRIER), barrier, t_barrier), | |
9332 | TUF(isb, 57ff060, f3bf8f60, 1, (oBARRIER), barrier, t_barrier), | |
9333 | ||
c19d1205 | 9334 | #undef ARM_VARIANT |
e74cfd16 | 9335 | #define ARM_VARIANT &fpu_fpa_ext_v1 /* Core FPA instruction set (V1). */ |
8f06b2d8 PB |
9336 | cCE(wfs, e200110, 1, (RR), rd), |
9337 | cCE(rfs, e300110, 1, (RR), rd), | |
9338 | cCE(wfc, e400110, 1, (RR), rd), | |
9339 | cCE(rfc, e500110, 1, (RR), rd), | |
9340 | ||
e3cb604e PB |
9341 | cCL(ldfs, c100100, 2, (RF, ADDR), rd_cpaddr), |
9342 | cCL(ldfd, c108100, 2, (RF, ADDR), rd_cpaddr), | |
9343 | cCL(ldfe, c500100, 2, (RF, ADDR), rd_cpaddr), | |
9344 | cCL(ldfp, c508100, 2, (RF, ADDR), rd_cpaddr), | |
9345 | ||
9346 | cCL(stfs, c000100, 2, (RF, ADDR), rd_cpaddr), | |
9347 | cCL(stfd, c008100, 2, (RF, ADDR), rd_cpaddr), | |
9348 | cCL(stfe, c400100, 2, (RF, ADDR), rd_cpaddr), | |
9349 | cCL(stfp, c408100, 2, (RF, ADDR), rd_cpaddr), | |
9350 | ||
9351 | cCL(mvfs, e008100, 2, (RF, RF_IF), rd_rm), | |
9352 | cCL(mvfsp, e008120, 2, (RF, RF_IF), rd_rm), | |
9353 | cCL(mvfsm, e008140, 2, (RF, RF_IF), rd_rm), | |
9354 | cCL(mvfsz, e008160, 2, (RF, RF_IF), rd_rm), | |
9355 | cCL(mvfd, e008180, 2, (RF, RF_IF), rd_rm), | |
9356 | cCL(mvfdp, e0081a0, 2, (RF, RF_IF), rd_rm), | |
9357 | cCL(mvfdm, e0081c0, 2, (RF, RF_IF), rd_rm), | |
9358 | cCL(mvfdz, e0081e0, 2, (RF, RF_IF), rd_rm), | |
9359 | cCL(mvfe, e088100, 2, (RF, RF_IF), rd_rm), | |
9360 | cCL(mvfep, e088120, 2, (RF, RF_IF), rd_rm), | |
9361 | cCL(mvfem, e088140, 2, (RF, RF_IF), rd_rm), | |
9362 | cCL(mvfez, e088160, 2, (RF, RF_IF), rd_rm), | |
9363 | ||
9364 | cCL(mnfs, e108100, 2, (RF, RF_IF), rd_rm), | |
9365 | cCL(mnfsp, e108120, 2, (RF, RF_IF), rd_rm), | |
9366 | cCL(mnfsm, e108140, 2, (RF, RF_IF), rd_rm), | |
9367 | cCL(mnfsz, e108160, 2, (RF, RF_IF), rd_rm), | |
9368 | cCL(mnfd, e108180, 2, (RF, RF_IF), rd_rm), | |
9369 | cCL(mnfdp, e1081a0, 2, (RF, RF_IF), rd_rm), | |
9370 | cCL(mnfdm, e1081c0, 2, (RF, RF_IF), rd_rm), | |
9371 | cCL(mnfdz, e1081e0, 2, (RF, RF_IF), rd_rm), | |
9372 | cCL(mnfe, e188100, 2, (RF, RF_IF), rd_rm), | |
9373 | cCL(mnfep, e188120, 2, (RF, RF_IF), rd_rm), | |
9374 | cCL(mnfem, e188140, 2, (RF, RF_IF), rd_rm), | |
9375 | cCL(mnfez, e188160, 2, (RF, RF_IF), rd_rm), | |
9376 | ||
9377 | cCL(abss, e208100, 2, (RF, RF_IF), rd_rm), | |
9378 | cCL(abssp, e208120, 2, (RF, RF_IF), rd_rm), | |
9379 | cCL(abssm, e208140, 2, (RF, RF_IF), rd_rm), | |
9380 | cCL(abssz, e208160, 2, (RF, RF_IF), rd_rm), | |
9381 | cCL(absd, e208180, 2, (RF, RF_IF), rd_rm), | |
9382 | cCL(absdp, e2081a0, 2, (RF, RF_IF), rd_rm), | |
9383 | cCL(absdm, e2081c0, 2, (RF, RF_IF), rd_rm), | |
9384 | cCL(absdz, e2081e0, 2, (RF, RF_IF), rd_rm), | |
9385 | cCL(abse, e288100, 2, (RF, RF_IF), rd_rm), | |
9386 | cCL(absep, e288120, 2, (RF, RF_IF), rd_rm), | |
9387 | cCL(absem, e288140, 2, (RF, RF_IF), rd_rm), | |
9388 | cCL(absez, e288160, 2, (RF, RF_IF), rd_rm), | |
9389 | ||
9390 | cCL(rnds, e308100, 2, (RF, RF_IF), rd_rm), | |
9391 | cCL(rndsp, e308120, 2, (RF, RF_IF), rd_rm), | |
9392 | cCL(rndsm, e308140, 2, (RF, RF_IF), rd_rm), | |
9393 | cCL(rndsz, e308160, 2, (RF, RF_IF), rd_rm), | |
9394 | cCL(rndd, e308180, 2, (RF, RF_IF), rd_rm), | |
9395 | cCL(rnddp, e3081a0, 2, (RF, RF_IF), rd_rm), | |
9396 | cCL(rnddm, e3081c0, 2, (RF, RF_IF), rd_rm), | |
9397 | cCL(rnddz, e3081e0, 2, (RF, RF_IF), rd_rm), | |
9398 | cCL(rnde, e388100, 2, (RF, RF_IF), rd_rm), | |
9399 | cCL(rndep, e388120, 2, (RF, RF_IF), rd_rm), | |
9400 | cCL(rndem, e388140, 2, (RF, RF_IF), rd_rm), | |
9401 | cCL(rndez, e388160, 2, (RF, RF_IF), rd_rm), | |
9402 | ||
9403 | cCL(sqts, e408100, 2, (RF, RF_IF), rd_rm), | |
9404 | cCL(sqtsp, e408120, 2, (RF, RF_IF), rd_rm), | |
9405 | cCL(sqtsm, e408140, 2, (RF, RF_IF), rd_rm), | |
9406 | cCL(sqtsz, e408160, 2, (RF, RF_IF), rd_rm), | |
9407 | cCL(sqtd, e408180, 2, (RF, RF_IF), rd_rm), | |
9408 | cCL(sqtdp, e4081a0, 2, (RF, RF_IF), rd_rm), | |
9409 | cCL(sqtdm, e4081c0, 2, (RF, RF_IF), rd_rm), | |
9410 | cCL(sqtdz, e4081e0, 2, (RF, RF_IF), rd_rm), | |
9411 | cCL(sqte, e488100, 2, (RF, RF_IF), rd_rm), | |
9412 | cCL(sqtep, e488120, 2, (RF, RF_IF), rd_rm), | |
9413 | cCL(sqtem, e488140, 2, (RF, RF_IF), rd_rm), | |
9414 | cCL(sqtez, e488160, 2, (RF, RF_IF), rd_rm), | |
9415 | ||
9416 | cCL(logs, e508100, 2, (RF, RF_IF), rd_rm), | |
9417 | cCL(logsp, e508120, 2, (RF, RF_IF), rd_rm), | |
9418 | cCL(logsm, e508140, 2, (RF, RF_IF), rd_rm), | |
9419 | cCL(logsz, e508160, 2, (RF, RF_IF), rd_rm), | |
9420 | cCL(logd, e508180, 2, (RF, RF_IF), rd_rm), | |
9421 | cCL(logdp, e5081a0, 2, (RF, RF_IF), rd_rm), | |
9422 | cCL(logdm, e5081c0, 2, (RF, RF_IF), rd_rm), | |
9423 | cCL(logdz, e5081e0, 2, (RF, RF_IF), rd_rm), | |
9424 | cCL(loge, e588100, 2, (RF, RF_IF), rd_rm), | |
9425 | cCL(logep, e588120, 2, (RF, RF_IF), rd_rm), | |
9426 | cCL(logem, e588140, 2, (RF, RF_IF), rd_rm), | |
9427 | cCL(logez, e588160, 2, (RF, RF_IF), rd_rm), | |
9428 | ||
9429 | cCL(lgns, e608100, 2, (RF, RF_IF), rd_rm), | |
9430 | cCL(lgnsp, e608120, 2, (RF, RF_IF), rd_rm), | |
9431 | cCL(lgnsm, e608140, 2, (RF, RF_IF), rd_rm), | |
9432 | cCL(lgnsz, e608160, 2, (RF, RF_IF), rd_rm), | |
9433 | cCL(lgnd, e608180, 2, (RF, RF_IF), rd_rm), | |
9434 | cCL(lgndp, e6081a0, 2, (RF, RF_IF), rd_rm), | |
9435 | cCL(lgndm, e6081c0, 2, (RF, RF_IF), rd_rm), | |
9436 | cCL(lgndz, e6081e0, 2, (RF, RF_IF), rd_rm), | |
9437 | cCL(lgne, e688100, 2, (RF, RF_IF), rd_rm), | |
9438 | cCL(lgnep, e688120, 2, (RF, RF_IF), rd_rm), | |
9439 | cCL(lgnem, e688140, 2, (RF, RF_IF), rd_rm), | |
9440 | cCL(lgnez, e688160, 2, (RF, RF_IF), rd_rm), | |
9441 | ||
9442 | cCL(exps, e708100, 2, (RF, RF_IF), rd_rm), | |
9443 | cCL(expsp, e708120, 2, (RF, RF_IF), rd_rm), | |
9444 | cCL(expsm, e708140, 2, (RF, RF_IF), rd_rm), | |
9445 | cCL(expsz, e708160, 2, (RF, RF_IF), rd_rm), | |
9446 | cCL(expd, e708180, 2, (RF, RF_IF), rd_rm), | |
9447 | cCL(expdp, e7081a0, 2, (RF, RF_IF), rd_rm), | |
9448 | cCL(expdm, e7081c0, 2, (RF, RF_IF), rd_rm), | |
9449 | cCL(expdz, e7081e0, 2, (RF, RF_IF), rd_rm), | |
9450 | cCL(expe, e788100, 2, (RF, RF_IF), rd_rm), | |
9451 | cCL(expep, e788120, 2, (RF, RF_IF), rd_rm), | |
9452 | cCL(expem, e788140, 2, (RF, RF_IF), rd_rm), | |
9453 | cCL(expdz, e788160, 2, (RF, RF_IF), rd_rm), | |
9454 | ||
9455 | cCL(sins, e808100, 2, (RF, RF_IF), rd_rm), | |
9456 | cCL(sinsp, e808120, 2, (RF, RF_IF), rd_rm), | |
9457 | cCL(sinsm, e808140, 2, (RF, RF_IF), rd_rm), | |
9458 | cCL(sinsz, e808160, 2, (RF, RF_IF), rd_rm), | |
9459 | cCL(sind, e808180, 2, (RF, RF_IF), rd_rm), | |
9460 | cCL(sindp, e8081a0, 2, (RF, RF_IF), rd_rm), | |
9461 | cCL(sindm, e8081c0, 2, (RF, RF_IF), rd_rm), | |
9462 | cCL(sindz, e8081e0, 2, (RF, RF_IF), rd_rm), | |
9463 | cCL(sine, e888100, 2, (RF, RF_IF), rd_rm), | |
9464 | cCL(sinep, e888120, 2, (RF, RF_IF), rd_rm), | |
9465 | cCL(sinem, e888140, 2, (RF, RF_IF), rd_rm), | |
9466 | cCL(sinez, e888160, 2, (RF, RF_IF), rd_rm), | |
9467 | ||
9468 | cCL(coss, e908100, 2, (RF, RF_IF), rd_rm), | |
9469 | cCL(cossp, e908120, 2, (RF, RF_IF), rd_rm), | |
9470 | cCL(cossm, e908140, 2, (RF, RF_IF), rd_rm), | |
9471 | cCL(cossz, e908160, 2, (RF, RF_IF), rd_rm), | |
9472 | cCL(cosd, e908180, 2, (RF, RF_IF), rd_rm), | |
9473 | cCL(cosdp, e9081a0, 2, (RF, RF_IF), rd_rm), | |
9474 | cCL(cosdm, e9081c0, 2, (RF, RF_IF), rd_rm), | |
9475 | cCL(cosdz, e9081e0, 2, (RF, RF_IF), rd_rm), | |
9476 | cCL(cose, e988100, 2, (RF, RF_IF), rd_rm), | |
9477 | cCL(cosep, e988120, 2, (RF, RF_IF), rd_rm), | |
9478 | cCL(cosem, e988140, 2, (RF, RF_IF), rd_rm), | |
9479 | cCL(cosez, e988160, 2, (RF, RF_IF), rd_rm), | |
9480 | ||
9481 | cCL(tans, ea08100, 2, (RF, RF_IF), rd_rm), | |
9482 | cCL(tansp, ea08120, 2, (RF, RF_IF), rd_rm), | |
9483 | cCL(tansm, ea08140, 2, (RF, RF_IF), rd_rm), | |
9484 | cCL(tansz, ea08160, 2, (RF, RF_IF), rd_rm), | |
9485 | cCL(tand, ea08180, 2, (RF, RF_IF), rd_rm), | |
9486 | cCL(tandp, ea081a0, 2, (RF, RF_IF), rd_rm), | |
9487 | cCL(tandm, ea081c0, 2, (RF, RF_IF), rd_rm), | |
9488 | cCL(tandz, ea081e0, 2, (RF, RF_IF), rd_rm), | |
9489 | cCL(tane, ea88100, 2, (RF, RF_IF), rd_rm), | |
9490 | cCL(tanep, ea88120, 2, (RF, RF_IF), rd_rm), | |
9491 | cCL(tanem, ea88140, 2, (RF, RF_IF), rd_rm), | |
9492 | cCL(tanez, ea88160, 2, (RF, RF_IF), rd_rm), | |
9493 | ||
9494 | cCL(asns, eb08100, 2, (RF, RF_IF), rd_rm), | |
9495 | cCL(asnsp, eb08120, 2, (RF, RF_IF), rd_rm), | |
9496 | cCL(asnsm, eb08140, 2, (RF, RF_IF), rd_rm), | |
9497 | cCL(asnsz, eb08160, 2, (RF, RF_IF), rd_rm), | |
9498 | cCL(asnd, eb08180, 2, (RF, RF_IF), rd_rm), | |
9499 | cCL(asndp, eb081a0, 2, (RF, RF_IF), rd_rm), | |
9500 | cCL(asndm, eb081c0, 2, (RF, RF_IF), rd_rm), | |
9501 | cCL(asndz, eb081e0, 2, (RF, RF_IF), rd_rm), | |
9502 | cCL(asne, eb88100, 2, (RF, RF_IF), rd_rm), | |
9503 | cCL(asnep, eb88120, 2, (RF, RF_IF), rd_rm), | |
9504 | cCL(asnem, eb88140, 2, (RF, RF_IF), rd_rm), | |
9505 | cCL(asnez, eb88160, 2, (RF, RF_IF), rd_rm), | |
9506 | ||
9507 | cCL(acss, ec08100, 2, (RF, RF_IF), rd_rm), | |
9508 | cCL(acssp, ec08120, 2, (RF, RF_IF), rd_rm), | |
9509 | cCL(acssm, ec08140, 2, (RF, RF_IF), rd_rm), | |
9510 | cCL(acssz, ec08160, 2, (RF, RF_IF), rd_rm), | |
9511 | cCL(acsd, ec08180, 2, (RF, RF_IF), rd_rm), | |
9512 | cCL(acsdp, ec081a0, 2, (RF, RF_IF), rd_rm), | |
9513 | cCL(acsdm, ec081c0, 2, (RF, RF_IF), rd_rm), | |
9514 | cCL(acsdz, ec081e0, 2, (RF, RF_IF), rd_rm), | |
9515 | cCL(acse, ec88100, 2, (RF, RF_IF), rd_rm), | |
9516 | cCL(acsep, ec88120, 2, (RF, RF_IF), rd_rm), | |
9517 | cCL(acsem, ec88140, 2, (RF, RF_IF), rd_rm), | |
9518 | cCL(acsez, ec88160, 2, (RF, RF_IF), rd_rm), | |
9519 | ||
9520 | cCL(atns, ed08100, 2, (RF, RF_IF), rd_rm), | |
9521 | cCL(atnsp, ed08120, 2, (RF, RF_IF), rd_rm), | |
9522 | cCL(atnsm, ed08140, 2, (RF, RF_IF), rd_rm), | |
9523 | cCL(atnsz, ed08160, 2, (RF, RF_IF), rd_rm), | |
9524 | cCL(atnd, ed08180, 2, (RF, RF_IF), rd_rm), | |
9525 | cCL(atndp, ed081a0, 2, (RF, RF_IF), rd_rm), | |
9526 | cCL(atndm, ed081c0, 2, (RF, RF_IF), rd_rm), | |
9527 | cCL(atndz, ed081e0, 2, (RF, RF_IF), rd_rm), | |
9528 | cCL(atne, ed88100, 2, (RF, RF_IF), rd_rm), | |
9529 | cCL(atnep, ed88120, 2, (RF, RF_IF), rd_rm), | |
9530 | cCL(atnem, ed88140, 2, (RF, RF_IF), rd_rm), | |
9531 | cCL(atnez, ed88160, 2, (RF, RF_IF), rd_rm), | |
9532 | ||
9533 | cCL(urds, ee08100, 2, (RF, RF_IF), rd_rm), | |
9534 | cCL(urdsp, ee08120, 2, (RF, RF_IF), rd_rm), | |
9535 | cCL(urdsm, ee08140, 2, (RF, RF_IF), rd_rm), | |
9536 | cCL(urdsz, ee08160, 2, (RF, RF_IF), rd_rm), | |
9537 | cCL(urdd, ee08180, 2, (RF, RF_IF), rd_rm), | |
9538 | cCL(urddp, ee081a0, 2, (RF, RF_IF), rd_rm), | |
9539 | cCL(urddm, ee081c0, 2, (RF, RF_IF), rd_rm), | |
9540 | cCL(urddz, ee081e0, 2, (RF, RF_IF), rd_rm), | |
9541 | cCL(urde, ee88100, 2, (RF, RF_IF), rd_rm), | |
9542 | cCL(urdep, ee88120, 2, (RF, RF_IF), rd_rm), | |
9543 | cCL(urdem, ee88140, 2, (RF, RF_IF), rd_rm), | |
9544 | cCL(urdez, ee88160, 2, (RF, RF_IF), rd_rm), | |
9545 | ||
9546 | cCL(nrms, ef08100, 2, (RF, RF_IF), rd_rm), | |
9547 | cCL(nrmsp, ef08120, 2, (RF, RF_IF), rd_rm), | |
9548 | cCL(nrmsm, ef08140, 2, (RF, RF_IF), rd_rm), | |
9549 | cCL(nrmsz, ef08160, 2, (RF, RF_IF), rd_rm), | |
9550 | cCL(nrmd, ef08180, 2, (RF, RF_IF), rd_rm), | |
9551 | cCL(nrmdp, ef081a0, 2, (RF, RF_IF), rd_rm), | |
9552 | cCL(nrmdm, ef081c0, 2, (RF, RF_IF), rd_rm), | |
9553 | cCL(nrmdz, ef081e0, 2, (RF, RF_IF), rd_rm), | |
9554 | cCL(nrme, ef88100, 2, (RF, RF_IF), rd_rm), | |
9555 | cCL(nrmep, ef88120, 2, (RF, RF_IF), rd_rm), | |
9556 | cCL(nrmem, ef88140, 2, (RF, RF_IF), rd_rm), | |
9557 | cCL(nrmez, ef88160, 2, (RF, RF_IF), rd_rm), | |
9558 | ||
9559 | cCL(adfs, e000100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9560 | cCL(adfsp, e000120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9561 | cCL(adfsm, e000140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9562 | cCL(adfsz, e000160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9563 | cCL(adfd, e000180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9564 | cCL(adfdp, e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9565 | cCL(adfdm, e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9566 | cCL(adfdz, e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9567 | cCL(adfe, e080100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9568 | cCL(adfep, e080120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9569 | cCL(adfem, e080140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9570 | cCL(adfez, e080160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9571 | ||
9572 | cCL(sufs, e200100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9573 | cCL(sufsp, e200120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9574 | cCL(sufsm, e200140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9575 | cCL(sufsz, e200160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9576 | cCL(sufd, e200180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9577 | cCL(sufdp, e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9578 | cCL(sufdm, e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9579 | cCL(sufdz, e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9580 | cCL(sufe, e280100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9581 | cCL(sufep, e280120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9582 | cCL(sufem, e280140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9583 | cCL(sufez, e280160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9584 | ||
9585 | cCL(rsfs, e300100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9586 | cCL(rsfsp, e300120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9587 | cCL(rsfsm, e300140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9588 | cCL(rsfsz, e300160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9589 | cCL(rsfd, e300180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9590 | cCL(rsfdp, e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9591 | cCL(rsfdm, e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9592 | cCL(rsfdz, e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9593 | cCL(rsfe, e380100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9594 | cCL(rsfep, e380120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9595 | cCL(rsfem, e380140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9596 | cCL(rsfez, e380160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9597 | ||
9598 | cCL(mufs, e100100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9599 | cCL(mufsp, e100120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9600 | cCL(mufsm, e100140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9601 | cCL(mufsz, e100160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9602 | cCL(mufd, e100180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9603 | cCL(mufdp, e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9604 | cCL(mufdm, e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9605 | cCL(mufdz, e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9606 | cCL(mufe, e180100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9607 | cCL(mufep, e180120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9608 | cCL(mufem, e180140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9609 | cCL(mufez, e180160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9610 | ||
9611 | cCL(dvfs, e400100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9612 | cCL(dvfsp, e400120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9613 | cCL(dvfsm, e400140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9614 | cCL(dvfsz, e400160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9615 | cCL(dvfd, e400180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9616 | cCL(dvfdp, e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9617 | cCL(dvfdm, e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9618 | cCL(dvfdz, e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9619 | cCL(dvfe, e480100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9620 | cCL(dvfep, e480120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9621 | cCL(dvfem, e480140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9622 | cCL(dvfez, e480160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9623 | ||
9624 | cCL(rdfs, e500100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9625 | cCL(rdfsp, e500120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9626 | cCL(rdfsm, e500140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9627 | cCL(rdfsz, e500160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9628 | cCL(rdfd, e500180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9629 | cCL(rdfdp, e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9630 | cCL(rdfdm, e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9631 | cCL(rdfdz, e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9632 | cCL(rdfe, e580100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9633 | cCL(rdfep, e580120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9634 | cCL(rdfem, e580140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9635 | cCL(rdfez, e580160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9636 | ||
9637 | cCL(pows, e600100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9638 | cCL(powsp, e600120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9639 | cCL(powsm, e600140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9640 | cCL(powsz, e600160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9641 | cCL(powd, e600180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9642 | cCL(powdp, e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9643 | cCL(powdm, e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9644 | cCL(powdz, e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9645 | cCL(powe, e680100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9646 | cCL(powep, e680120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9647 | cCL(powem, e680140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9648 | cCL(powez, e680160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9649 | ||
9650 | cCL(rpws, e700100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9651 | cCL(rpwsp, e700120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9652 | cCL(rpwsm, e700140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9653 | cCL(rpwsz, e700160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9654 | cCL(rpwd, e700180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9655 | cCL(rpwdp, e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9656 | cCL(rpwdm, e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9657 | cCL(rpwdz, e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9658 | cCL(rpwe, e780100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9659 | cCL(rpwep, e780120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9660 | cCL(rpwem, e780140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9661 | cCL(rpwez, e780160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9662 | ||
9663 | cCL(rmfs, e800100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9664 | cCL(rmfsp, e800120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9665 | cCL(rmfsm, e800140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9666 | cCL(rmfsz, e800160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9667 | cCL(rmfd, e800180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9668 | cCL(rmfdp, e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9669 | cCL(rmfdm, e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9670 | cCL(rmfdz, e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9671 | cCL(rmfe, e880100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9672 | cCL(rmfep, e880120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9673 | cCL(rmfem, e880140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9674 | cCL(rmfez, e880160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9675 | ||
9676 | cCL(fmls, e900100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9677 | cCL(fmlsp, e900120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9678 | cCL(fmlsm, e900140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9679 | cCL(fmlsz, e900160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9680 | cCL(fmld, e900180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9681 | cCL(fmldp, e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9682 | cCL(fmldm, e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9683 | cCL(fmldz, e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9684 | cCL(fmle, e980100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9685 | cCL(fmlep, e980120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9686 | cCL(fmlem, e980140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9687 | cCL(fmlez, e980160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9688 | ||
9689 | cCL(fdvs, ea00100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9690 | cCL(fdvsp, ea00120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9691 | cCL(fdvsm, ea00140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9692 | cCL(fdvsz, ea00160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9693 | cCL(fdvd, ea00180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9694 | cCL(fdvdp, ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9695 | cCL(fdvdm, ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9696 | cCL(fdvdz, ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9697 | cCL(fdve, ea80100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9698 | cCL(fdvep, ea80120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9699 | cCL(fdvem, ea80140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9700 | cCL(fdvez, ea80160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9701 | ||
9702 | cCL(frds, eb00100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9703 | cCL(frdsp, eb00120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9704 | cCL(frdsm, eb00140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9705 | cCL(frdsz, eb00160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9706 | cCL(frdd, eb00180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9707 | cCL(frddp, eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9708 | cCL(frddm, eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9709 | cCL(frddz, eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9710 | cCL(frde, eb80100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9711 | cCL(frdep, eb80120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9712 | cCL(frdem, eb80140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9713 | cCL(frdez, eb80160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9714 | ||
9715 | cCL(pols, ec00100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9716 | cCL(polsp, ec00120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9717 | cCL(polsm, ec00140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9718 | cCL(polsz, ec00160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9719 | cCL(pold, ec00180, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9720 | cCL(poldp, ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9721 | cCL(poldm, ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9722 | cCL(poldz, ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9723 | cCL(pole, ec80100, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9724 | cCL(polep, ec80120, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9725 | cCL(polem, ec80140, 3, (RF, RF, RF_IF), rd_rn_rm), | |
9726 | cCL(polez, ec80160, 3, (RF, RF, RF_IF), rd_rn_rm), | |
8f06b2d8 PB |
9727 | |
9728 | cCE(cmf, e90f110, 2, (RF, RF_IF), fpa_cmp), | |
c19d1205 | 9729 | C3E(cmfe, ed0f110, 2, (RF, RF_IF), fpa_cmp), |
8f06b2d8 | 9730 | cCE(cnf, eb0f110, 2, (RF, RF_IF), fpa_cmp), |
c19d1205 ZW |
9731 | C3E(cnfe, ef0f110, 2, (RF, RF_IF), fpa_cmp), |
9732 | ||
e3cb604e PB |
9733 | cCL(flts, e000110, 2, (RF, RR), rn_rd), |
9734 | cCL(fltsp, e000130, 2, (RF, RR), rn_rd), | |
9735 | cCL(fltsm, e000150, 2, (RF, RR), rn_rd), | |
9736 | cCL(fltsz, e000170, 2, (RF, RR), rn_rd), | |
9737 | cCL(fltd, e000190, 2, (RF, RR), rn_rd), | |
9738 | cCL(fltdp, e0001b0, 2, (RF, RR), rn_rd), | |
9739 | cCL(fltdm, e0001d0, 2, (RF, RR), rn_rd), | |
9740 | cCL(fltdz, e0001f0, 2, (RF, RR), rn_rd), | |
9741 | cCL(flte, e080110, 2, (RF, RR), rn_rd), | |
9742 | cCL(fltep, e080130, 2, (RF, RR), rn_rd), | |
9743 | cCL(fltem, e080150, 2, (RF, RR), rn_rd), | |
9744 | cCL(fltez, e080170, 2, (RF, RR), rn_rd), | |
b99bd4ef | 9745 | |
c19d1205 ZW |
9746 | /* The implementation of the FIX instruction is broken on some |
9747 | assemblers, in that it accepts a precision specifier as well as a | |
9748 | rounding specifier, despite the fact that this is meaningless. | |
9749 | To be more compatible, we accept it as well, though of course it | |
9750 | does not set any bits. */ | |
8f06b2d8 | 9751 | cCE(fix, e100110, 2, (RR, RF), rd_rm), |
e3cb604e PB |
9752 | cCL(fixp, e100130, 2, (RR, RF), rd_rm), |
9753 | cCL(fixm, e100150, 2, (RR, RF), rd_rm), | |
9754 | cCL(fixz, e100170, 2, (RR, RF), rd_rm), | |
9755 | cCL(fixsp, e100130, 2, (RR, RF), rd_rm), | |
9756 | cCL(fixsm, e100150, 2, (RR, RF), rd_rm), | |
9757 | cCL(fixsz, e100170, 2, (RR, RF), rd_rm), | |
9758 | cCL(fixdp, e100130, 2, (RR, RF), rd_rm), | |
9759 | cCL(fixdm, e100150, 2, (RR, RF), rd_rm), | |
9760 | cCL(fixdz, e100170, 2, (RR, RF), rd_rm), | |
9761 | cCL(fixep, e100130, 2, (RR, RF), rd_rm), | |
9762 | cCL(fixem, e100150, 2, (RR, RF), rd_rm), | |
9763 | cCL(fixez, e100170, 2, (RR, RF), rd_rm), | |
bfae80f2 | 9764 | |
c19d1205 ZW |
9765 | /* Instructions that were new with the real FPA, call them V2. */ |
9766 | #undef ARM_VARIANT | |
e74cfd16 | 9767 | #define ARM_VARIANT &fpu_fpa_ext_v2 |
8f06b2d8 | 9768 | cCE(lfm, c100200, 3, (RF, I4b, ADDR), fpa_ldmstm), |
e3cb604e PB |
9769 | cCL(lfmfd, c900200, 3, (RF, I4b, ADDR), fpa_ldmstm), |
9770 | cCL(lfmea, d100200, 3, (RF, I4b, ADDR), fpa_ldmstm), | |
8f06b2d8 | 9771 | cCE(sfm, c000200, 3, (RF, I4b, ADDR), fpa_ldmstm), |
e3cb604e PB |
9772 | cCL(sfmfd, d000200, 3, (RF, I4b, ADDR), fpa_ldmstm), |
9773 | cCL(sfmea, c800200, 3, (RF, I4b, ADDR), fpa_ldmstm), | |
c19d1205 ZW |
9774 | |
9775 | #undef ARM_VARIANT | |
e74cfd16 | 9776 | #define ARM_VARIANT &fpu_vfp_ext_v1xd /* VFP V1xD (single precision). */ |
c19d1205 | 9777 | /* Moves and type conversions. */ |
8f06b2d8 PB |
9778 | cCE(fcpys, eb00a40, 2, (RVS, RVS), vfp_sp_monadic), |
9779 | cCE(fmrs, e100a10, 2, (RR, RVS), vfp_reg_from_sp), | |
9780 | cCE(fmsr, e000a10, 2, (RVS, RR), vfp_sp_from_reg), | |
9781 | cCE(fmstat, ef1fa10, 0, (), noargs), | |
9782 | cCE(fsitos, eb80ac0, 2, (RVS, RVS), vfp_sp_monadic), | |
9783 | cCE(fuitos, eb80a40, 2, (RVS, RVS), vfp_sp_monadic), | |
9784 | cCE(ftosis, ebd0a40, 2, (RVS, RVS), vfp_sp_monadic), | |
9785 | cCE(ftosizs, ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic), | |
9786 | cCE(ftouis, ebc0a40, 2, (RVS, RVS), vfp_sp_monadic), | |
9787 | cCE(ftouizs, ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic), | |
9788 | cCE(fmrx, ef00a10, 2, (RR, RVC), rd_rn), | |
9789 | cCE(fmxr, ee00a10, 2, (RVC, RR), rn_rd), | |
c19d1205 ZW |
9790 | |
9791 | /* Memory operations. */ | |
8f06b2d8 PB |
9792 | cCE(flds, d100a00, 2, (RVS, ADDR), vfp_sp_ldst), |
9793 | cCE(fsts, d000a00, 2, (RVS, ADDR), vfp_sp_ldst), | |
9794 | cCE(fldmias, c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia), | |
9795 | cCE(fldmfds, c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia), | |
9796 | cCE(fldmdbs, d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb), | |
9797 | cCE(fldmeas, d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb), | |
9798 | cCE(fldmiax, c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia), | |
9799 | cCE(fldmfdx, c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia), | |
9800 | cCE(fldmdbx, d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb), | |
9801 | cCE(fldmeax, d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb), | |
9802 | cCE(fstmias, c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia), | |
9803 | cCE(fstmeas, c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia), | |
9804 | cCE(fstmdbs, d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb), | |
9805 | cCE(fstmfds, d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb), | |
9806 | cCE(fstmiax, c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia), | |
9807 | cCE(fstmeax, c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia), | |
9808 | cCE(fstmdbx, d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb), | |
9809 | cCE(fstmfdx, d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb), | |
bfae80f2 | 9810 | |
c19d1205 | 9811 | /* Monadic operations. */ |
8f06b2d8 PB |
9812 | cCE(fabss, eb00ac0, 2, (RVS, RVS), vfp_sp_monadic), |
9813 | cCE(fnegs, eb10a40, 2, (RVS, RVS), vfp_sp_monadic), | |
9814 | cCE(fsqrts, eb10ac0, 2, (RVS, RVS), vfp_sp_monadic), | |
c19d1205 ZW |
9815 | |
9816 | /* Dyadic operations. */ | |
8f06b2d8 PB |
9817 | cCE(fadds, e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic), |
9818 | cCE(fsubs, e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9819 | cCE(fmuls, e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9820 | cCE(fdivs, e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9821 | cCE(fmacs, e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9822 | cCE(fmscs, e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9823 | cCE(fnmuls, e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9824 | cCE(fnmacs, e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
9825 | cCE(fnmscs, e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic), | |
b99bd4ef | 9826 | |
c19d1205 | 9827 | /* Comparisons. */ |
8f06b2d8 PB |
9828 | cCE(fcmps, eb40a40, 2, (RVS, RVS), vfp_sp_monadic), |
9829 | cCE(fcmpzs, eb50a40, 1, (RVS), vfp_sp_compare_z), | |
9830 | cCE(fcmpes, eb40ac0, 2, (RVS, RVS), vfp_sp_monadic), | |
9831 | cCE(fcmpezs, eb50ac0, 1, (RVS), vfp_sp_compare_z), | |
b99bd4ef | 9832 | |
c19d1205 | 9833 | #undef ARM_VARIANT |
e74cfd16 | 9834 | #define ARM_VARIANT &fpu_vfp_ext_v1 /* VFP V1 (Double precision). */ |
c19d1205 | 9835 | /* Moves and type conversions. */ |
8f06b2d8 PB |
9836 | cCE(fcpyd, eb00b40, 2, (RVD, RVD), rd_rm), |
9837 | cCE(fcvtds, eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt), | |
9838 | cCE(fcvtsd, eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt), | |
9839 | cCE(fmdhr, e200b10, 2, (RVD, RR), rn_rd), | |
9840 | cCE(fmdlr, e000b10, 2, (RVD, RR), rn_rd), | |
9841 | cCE(fmrdh, e300b10, 2, (RR, RVD), rd_rn), | |
9842 | cCE(fmrdl, e100b10, 2, (RR, RVD), rd_rn), | |
9843 | cCE(fsitod, eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt), | |
9844 | cCE(fuitod, eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt), | |
9845 | cCE(ftosid, ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt), | |
9846 | cCE(ftosizd, ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt), | |
9847 | cCE(ftouid, ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt), | |
9848 | cCE(ftouizd, ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt), | |
c19d1205 ZW |
9849 | |
9850 | /* Memory operations. */ | |
8f06b2d8 PB |
9851 | cCE(fldd, d100b00, 2, (RVD, ADDR), vfp_dp_ldst), |
9852 | cCE(fstd, d000b00, 2, (RVD, ADDR), vfp_dp_ldst), | |
9853 | cCE(fldmiad, c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia), | |
9854 | cCE(fldmfdd, c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia), | |
9855 | cCE(fldmdbd, d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb), | |
9856 | cCE(fldmead, d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb), | |
9857 | cCE(fstmiad, c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia), | |
9858 | cCE(fstmead, c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia), | |
9859 | cCE(fstmdbd, d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb), | |
9860 | cCE(fstmfdd, d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb), | |
b99bd4ef | 9861 | |
c19d1205 | 9862 | /* Monadic operations. */ |
8f06b2d8 PB |
9863 | cCE(fabsd, eb00bc0, 2, (RVD, RVD), rd_rm), |
9864 | cCE(fnegd, eb10b40, 2, (RVD, RVD), rd_rm), | |
9865 | cCE(fsqrtd, eb10bc0, 2, (RVD, RVD), rd_rm), | |
c19d1205 ZW |
9866 | |
9867 | /* Dyadic operations. */ | |
8f06b2d8 PB |
9868 | cCE(faddd, e300b00, 3, (RVD, RVD, RVD), rd_rn_rm), |
9869 | cCE(fsubd, e300b40, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9870 | cCE(fmuld, e200b00, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9871 | cCE(fdivd, e800b00, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9872 | cCE(fmacd, e000b00, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9873 | cCE(fmscd, e100b00, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9874 | cCE(fnmuld, e200b40, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9875 | cCE(fnmacd, e000b40, 3, (RVD, RVD, RVD), rd_rn_rm), | |
9876 | cCE(fnmscd, e100b40, 3, (RVD, RVD, RVD), rd_rn_rm), | |
b99bd4ef | 9877 | |
c19d1205 | 9878 | /* Comparisons. */ |
8f06b2d8 PB |
9879 | cCE(fcmpd, eb40b40, 2, (RVD, RVD), rd_rm), |
9880 | cCE(fcmpzd, eb50b40, 1, (RVD), rd), | |
9881 | cCE(fcmped, eb40bc0, 2, (RVD, RVD), rd_rm), | |
9882 | cCE(fcmpezd, eb50bc0, 1, (RVD), rd), | |
c19d1205 ZW |
9883 | |
9884 | #undef ARM_VARIANT | |
e74cfd16 | 9885 | #define ARM_VARIANT &fpu_vfp_ext_v2 |
8f06b2d8 PB |
9886 | cCE(fmsrr, c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2), |
9887 | cCE(fmrrs, c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2), | |
9888 | cCE(fmdrr, c400b10, 3, (RVD, RR, RR), rm_rd_rn), | |
9889 | cCE(fmrrd, c500b10, 3, (RR, RR, RVD), rd_rn_rm), | |
c19d1205 ZW |
9890 | |
9891 | #undef ARM_VARIANT | |
e74cfd16 | 9892 | #define ARM_VARIANT &arm_cext_xscale /* Intel XScale extensions. */ |
8f06b2d8 PB |
9893 | cCE(mia, e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia), |
9894 | cCE(miaph, e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia), | |
9895 | cCE(miabb, e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia), | |
9896 | cCE(miabt, e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia), | |
9897 | cCE(miatb, e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia), | |
9898 | cCE(miatt, e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia), | |
9899 | cCE(mar, c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar), | |
9900 | cCE(mra, c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra), | |
c19d1205 ZW |
9901 | |
9902 | #undef ARM_VARIANT | |
e74cfd16 | 9903 | #define ARM_VARIANT &arm_cext_iwmmxt /* Intel Wireless MMX technology. */ |
8f06b2d8 PB |
9904 | cCE(tandcb, e13f130, 1, (RR), iwmmxt_tandorc), |
9905 | cCE(tandch, e53f130, 1, (RR), iwmmxt_tandorc), | |
9906 | cCE(tandcw, e93f130, 1, (RR), iwmmxt_tandorc), | |
9907 | cCE(tbcstb, e400010, 2, (RIWR, RR), rn_rd), | |
9908 | cCE(tbcsth, e400050, 2, (RIWR, RR), rn_rd), | |
9909 | cCE(tbcstw, e400090, 2, (RIWR, RR), rn_rd), | |
9910 | cCE(textrcb, e130170, 2, (RR, I7), iwmmxt_textrc), | |
9911 | cCE(textrch, e530170, 2, (RR, I7), iwmmxt_textrc), | |
9912 | cCE(textrcw, e930170, 2, (RR, I7), iwmmxt_textrc), | |
9913 | cCE(textrmub, e100070, 3, (RR, RIWR, I7), iwmmxt_textrm), | |
9914 | cCE(textrmuh, e500070, 3, (RR, RIWR, I7), iwmmxt_textrm), | |
9915 | cCE(textrmuw, e900070, 3, (RR, RIWR, I7), iwmmxt_textrm), | |
9916 | cCE(textrmsb, e100078, 3, (RR, RIWR, I7), iwmmxt_textrm), | |
9917 | cCE(textrmsh, e500078, 3, (RR, RIWR, I7), iwmmxt_textrm), | |
9918 | cCE(textrmsw, e900078, 3, (RR, RIWR, I7), iwmmxt_textrm), | |
9919 | cCE(tinsrb, e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr), | |
9920 | cCE(tinsrh, e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr), | |
9921 | cCE(tinsrw, e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr), | |
9922 | cCE(tmcr, e000110, 2, (RIWC, RR), rn_rd), | |
9923 | cCE(tmcrr, c400000, 3, (RIWR, RR, RR), rm_rd_rn), | |
9924 | cCE(tmia, e200010, 3, (RIWR, RR, RR), iwmmxt_tmia), | |
9925 | cCE(tmiaph, e280010, 3, (RIWR, RR, RR), iwmmxt_tmia), | |
9926 | cCE(tmiabb, e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia), | |
9927 | cCE(tmiabt, e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia), | |
9928 | cCE(tmiatb, e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia), | |
9929 | cCE(tmiatt, e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia), | |
9930 | cCE(tmovmskb, e100030, 2, (RR, RIWR), rd_rn), | |
9931 | cCE(tmovmskh, e500030, 2, (RR, RIWR), rd_rn), | |
9932 | cCE(tmovmskw, e900030, 2, (RR, RIWR), rd_rn), | |
9933 | cCE(tmrc, e100110, 2, (RR, RIWC), rd_rn), | |
9934 | cCE(tmrrc, c500000, 3, (RR, RR, RIWR), rd_rn_rm), | |
9935 | cCE(torcb, e13f150, 1, (RR), iwmmxt_tandorc), | |
9936 | cCE(torch, e53f150, 1, (RR), iwmmxt_tandorc), | |
9937 | cCE(torcw, e93f150, 1, (RR), iwmmxt_tandorc), | |
9938 | cCE(waccb, e0001c0, 2, (RIWR, RIWR), rd_rn), | |
9939 | cCE(wacch, e4001c0, 2, (RIWR, RIWR), rd_rn), | |
9940 | cCE(waccw, e8001c0, 2, (RIWR, RIWR), rd_rn), | |
9941 | cCE(waddbss, e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9942 | cCE(waddb, e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9943 | cCE(waddbus, e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9944 | cCE(waddhss, e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9945 | cCE(waddh, e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9946 | cCE(waddhus, e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9947 | cCE(waddwss, eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9948 | cCE(waddw, e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9949 | cCE(waddwus, e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9950 | cCE(waligni, e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni), | |
9951 | cCE(walignr0, e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9952 | cCE(walignr1, e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9953 | cCE(walignr2, ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9954 | cCE(walignr3, eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9955 | cCE(wand, e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9956 | cCE(wandn, e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9957 | cCE(wavg2b, e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9958 | cCE(wavg2br, e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9959 | cCE(wavg2h, ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9960 | cCE(wavg2hr, ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9961 | cCE(wcmpeqb, e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9962 | cCE(wcmpeqh, e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9963 | cCE(wcmpeqw, e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9964 | cCE(wcmpgtub, e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9965 | cCE(wcmpgtuh, e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9966 | cCE(wcmpgtuw, e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9967 | cCE(wcmpgtsb, e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9968 | cCE(wcmpgtsh, e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9969 | cCE(wcmpgtsw, eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9970 | cCE(wldrb, c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh), | |
9971 | cCE(wldrh, c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh), | |
9972 | cCE(wldrw, c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw), | |
9973 | cCE(wldrd, c500100, 2, (RIWR, ADDR), iwmmxt_wldstd), | |
9974 | cCE(wmacs, e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9975 | cCE(wmacsz, e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9976 | cCE(wmacu, e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9977 | cCE(wmacuz, e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9978 | cCE(wmadds, ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9979 | cCE(wmaddu, e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9980 | cCE(wmaxsb, e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9981 | cCE(wmaxsh, e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9982 | cCE(wmaxsw, ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9983 | cCE(wmaxub, e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9984 | cCE(wmaxuh, e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9985 | cCE(wmaxuw, e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9986 | cCE(wminsb, e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9987 | cCE(wminsh, e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9988 | cCE(wminsw, eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9989 | cCE(wminub, e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9990 | cCE(wminuh, e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9991 | cCE(wminuw, e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9992 | cCE(wmov, e000000, 2, (RIWR, RIWR), iwmmxt_wmov), | |
9993 | cCE(wmulsm, e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9994 | cCE(wmulsl, e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9995 | cCE(wmulum, e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9996 | cCE(wmulul, e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9997 | cCE(wor, e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9998 | cCE(wpackhss, e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
9999 | cCE(wpackhus, e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10000 | cCE(wpackwss, eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10001 | cCE(wpackwus, e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10002 | cCE(wpackdss, ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10003 | cCE(wpackdus, ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10004 | cCE(wrorh, e700040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10005 | cCE(wrorhg, e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10006 | cCE(wrorw, eb00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10007 | cCE(wrorwg, eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10008 | cCE(wrord, ef00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10009 | cCE(wrordg, ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10010 | cCE(wsadb, e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10011 | cCE(wsadbz, e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10012 | cCE(wsadh, e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10013 | cCE(wsadhz, e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10014 | cCE(wshufh, e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh), | |
10015 | cCE(wsllh, e500040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10016 | cCE(wsllhg, e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10017 | cCE(wsllw, e900040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10018 | cCE(wsllwg, e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10019 | cCE(wslld, ed00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10020 | cCE(wslldg, ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10021 | cCE(wsrah, e400040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10022 | cCE(wsrahg, e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10023 | cCE(wsraw, e800040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10024 | cCE(wsrawg, e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10025 | cCE(wsrad, ec00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10026 | cCE(wsradg, ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10027 | cCE(wsrlh, e600040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10028 | cCE(wsrlhg, e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10029 | cCE(wsrlw, ea00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10030 | cCE(wsrlwg, ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10031 | cCE(wsrld, ee00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10032 | cCE(wsrldg, ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm), | |
10033 | cCE(wstrb, c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh), | |
10034 | cCE(wstrh, c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh), | |
10035 | cCE(wstrw, c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw), | |
10036 | cCE(wstrd, c400100, 2, (RIWR, ADDR), iwmmxt_wldstd), | |
10037 | cCE(wsubbss, e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10038 | cCE(wsubb, e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10039 | cCE(wsubbus, e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10040 | cCE(wsubhss, e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10041 | cCE(wsubh, e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10042 | cCE(wsubhus, e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10043 | cCE(wsubwss, eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10044 | cCE(wsubw, e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10045 | cCE(wsubwus, e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10046 | cCE(wunpckehub,e0000c0, 2, (RIWR, RIWR), rd_rn), | |
10047 | cCE(wunpckehuh,e4000c0, 2, (RIWR, RIWR), rd_rn), | |
10048 | cCE(wunpckehuw,e8000c0, 2, (RIWR, RIWR), rd_rn), | |
10049 | cCE(wunpckehsb,e2000c0, 2, (RIWR, RIWR), rd_rn), | |
10050 | cCE(wunpckehsh,e6000c0, 2, (RIWR, RIWR), rd_rn), | |
10051 | cCE(wunpckehsw,ea000c0, 2, (RIWR, RIWR), rd_rn), | |
10052 | cCE(wunpckihb, e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10053 | cCE(wunpckihh, e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10054 | cCE(wunpckihw, e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10055 | cCE(wunpckelub,e0000e0, 2, (RIWR, RIWR), rd_rn), | |
10056 | cCE(wunpckeluh,e4000e0, 2, (RIWR, RIWR), rd_rn), | |
10057 | cCE(wunpckeluw,e8000e0, 2, (RIWR, RIWR), rd_rn), | |
10058 | cCE(wunpckelsb,e2000e0, 2, (RIWR, RIWR), rd_rn), | |
10059 | cCE(wunpckelsh,e6000e0, 2, (RIWR, RIWR), rd_rn), | |
10060 | cCE(wunpckelsw,ea000e0, 2, (RIWR, RIWR), rd_rn), | |
10061 | cCE(wunpckilb, e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10062 | cCE(wunpckilh, e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10063 | cCE(wunpckilw, e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10064 | cCE(wxor, e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm), | |
10065 | cCE(wzero, e300000, 1, (RIWR), iwmmxt_wzero), | |
c19d1205 ZW |
10066 | |
10067 | #undef ARM_VARIANT | |
e74cfd16 | 10068 | #define ARM_VARIANT &arm_cext_maverick /* Cirrus Maverick instructions. */ |
8f06b2d8 PB |
10069 | cCE(cfldrs, c100400, 2, (RMF, ADDR), rd_cpaddr), |
10070 | cCE(cfldrd, c500400, 2, (RMD, ADDR), rd_cpaddr), | |
10071 | cCE(cfldr32, c100500, 2, (RMFX, ADDR), rd_cpaddr), | |
10072 | cCE(cfldr64, c500500, 2, (RMDX, ADDR), rd_cpaddr), | |
10073 | cCE(cfstrs, c000400, 2, (RMF, ADDR), rd_cpaddr), | |
10074 | cCE(cfstrd, c400400, 2, (RMD, ADDR), rd_cpaddr), | |
10075 | cCE(cfstr32, c000500, 2, (RMFX, ADDR), rd_cpaddr), | |
10076 | cCE(cfstr64, c400500, 2, (RMDX, ADDR), rd_cpaddr), | |
10077 | cCE(cfmvsr, e000450, 2, (RMF, RR), rn_rd), | |
10078 | cCE(cfmvrs, e100450, 2, (RR, RMF), rd_rn), | |
10079 | cCE(cfmvdlr, e000410, 2, (RMD, RR), rn_rd), | |
10080 | cCE(cfmvrdl, e100410, 2, (RR, RMD), rd_rn), | |
10081 | cCE(cfmvdhr, e000430, 2, (RMD, RR), rn_rd), | |
10082 | cCE(cfmvrdh, e100430, 2, (RR, RMD), rd_rn), | |
10083 | cCE(cfmv64lr, e000510, 2, (RMDX, RR), rn_rd), | |
10084 | cCE(cfmvr64l, e100510, 2, (RR, RMDX), rd_rn), | |
10085 | cCE(cfmv64hr, e000530, 2, (RMDX, RR), rn_rd), | |
10086 | cCE(cfmvr64h, e100530, 2, (RR, RMDX), rd_rn), | |
10087 | cCE(cfmval32, e200440, 2, (RMAX, RMFX), rd_rn), | |
10088 | cCE(cfmv32al, e100440, 2, (RMFX, RMAX), rd_rn), | |
10089 | cCE(cfmvam32, e200460, 2, (RMAX, RMFX), rd_rn), | |
10090 | cCE(cfmv32am, e100460, 2, (RMFX, RMAX), rd_rn), | |
10091 | cCE(cfmvah32, e200480, 2, (RMAX, RMFX), rd_rn), | |
10092 | cCE(cfmv32ah, e100480, 2, (RMFX, RMAX), rd_rn), | |
10093 | cCE(cfmva32, e2004a0, 2, (RMAX, RMFX), rd_rn), | |
10094 | cCE(cfmv32a, e1004a0, 2, (RMFX, RMAX), rd_rn), | |
10095 | cCE(cfmva64, e2004c0, 2, (RMAX, RMDX), rd_rn), | |
10096 | cCE(cfmv64a, e1004c0, 2, (RMDX, RMAX), rd_rn), | |
10097 | cCE(cfmvsc32, e2004e0, 2, (RMDS, RMDX), mav_dspsc), | |
10098 | cCE(cfmv32sc, e1004e0, 2, (RMDX, RMDS), rd), | |
10099 | cCE(cfcpys, e000400, 2, (RMF, RMF), rd_rn), | |
10100 | cCE(cfcpyd, e000420, 2, (RMD, RMD), rd_rn), | |
10101 | cCE(cfcvtsd, e000460, 2, (RMD, RMF), rd_rn), | |
10102 | cCE(cfcvtds, e000440, 2, (RMF, RMD), rd_rn), | |
10103 | cCE(cfcvt32s, e000480, 2, (RMF, RMFX), rd_rn), | |
10104 | cCE(cfcvt32d, e0004a0, 2, (RMD, RMFX), rd_rn), | |
10105 | cCE(cfcvt64s, e0004c0, 2, (RMF, RMDX), rd_rn), | |
10106 | cCE(cfcvt64d, e0004e0, 2, (RMD, RMDX), rd_rn), | |
10107 | cCE(cfcvts32, e100580, 2, (RMFX, RMF), rd_rn), | |
10108 | cCE(cfcvtd32, e1005a0, 2, (RMFX, RMD), rd_rn), | |
10109 | cCE(cftruncs32,e1005c0, 2, (RMFX, RMF), rd_rn), | |
10110 | cCE(cftruncd32,e1005e0, 2, (RMFX, RMD), rd_rn), | |
10111 | cCE(cfrshl32, e000550, 3, (RMFX, RMFX, RR), mav_triple), | |
10112 | cCE(cfrshl64, e000570, 3, (RMDX, RMDX, RR), mav_triple), | |
10113 | cCE(cfsh32, e000500, 3, (RMFX, RMFX, I63s), mav_shift), | |
10114 | cCE(cfsh64, e200500, 3, (RMDX, RMDX, I63s), mav_shift), | |
10115 | cCE(cfcmps, e100490, 3, (RR, RMF, RMF), rd_rn_rm), | |
10116 | cCE(cfcmpd, e1004b0, 3, (RR, RMD, RMD), rd_rn_rm), | |
10117 | cCE(cfcmp32, e100590, 3, (RR, RMFX, RMFX), rd_rn_rm), | |
10118 | cCE(cfcmp64, e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm), | |
10119 | cCE(cfabss, e300400, 2, (RMF, RMF), rd_rn), | |
10120 | cCE(cfabsd, e300420, 2, (RMD, RMD), rd_rn), | |
10121 | cCE(cfnegs, e300440, 2, (RMF, RMF), rd_rn), | |
10122 | cCE(cfnegd, e300460, 2, (RMD, RMD), rd_rn), | |
10123 | cCE(cfadds, e300480, 3, (RMF, RMF, RMF), rd_rn_rm), | |
10124 | cCE(cfaddd, e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm), | |
10125 | cCE(cfsubs, e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm), | |
10126 | cCE(cfsubd, e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm), | |
10127 | cCE(cfmuls, e100400, 3, (RMF, RMF, RMF), rd_rn_rm), | |
10128 | cCE(cfmuld, e100420, 3, (RMD, RMD, RMD), rd_rn_rm), | |
10129 | cCE(cfabs32, e300500, 2, (RMFX, RMFX), rd_rn), | |
10130 | cCE(cfabs64, e300520, 2, (RMDX, RMDX), rd_rn), | |
10131 | cCE(cfneg32, e300540, 2, (RMFX, RMFX), rd_rn), | |
10132 | cCE(cfneg64, e300560, 2, (RMDX, RMDX), rd_rn), | |
10133 | cCE(cfadd32, e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm), | |
10134 | cCE(cfadd64, e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm), | |
10135 | cCE(cfsub32, e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm), | |
10136 | cCE(cfsub64, e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm), | |
10137 | cCE(cfmul32, e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm), | |
10138 | cCE(cfmul64, e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm), | |
10139 | cCE(cfmac32, e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm), | |
10140 | cCE(cfmsc32, e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm), | |
10141 | cCE(cfmadd32, e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad), | |
10142 | cCE(cfmsub32, e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad), | |
10143 | cCE(cfmadda32, e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad), | |
10144 | cCE(cfmsuba32, e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad), | |
c19d1205 ZW |
10145 | }; |
10146 | #undef ARM_VARIANT | |
10147 | #undef THUMB_VARIANT | |
10148 | #undef TCE | |
10149 | #undef TCM | |
10150 | #undef TUE | |
10151 | #undef TUF | |
10152 | #undef TCC | |
8f06b2d8 | 10153 | #undef cCE |
e3cb604e PB |
10154 | #undef cCL |
10155 | #undef C3E | |
c19d1205 ZW |
10156 | #undef CE |
10157 | #undef CM | |
10158 | #undef UE | |
10159 | #undef UF | |
10160 | #undef UT | |
10161 | #undef OPS0 | |
10162 | #undef OPS1 | |
10163 | #undef OPS2 | |
10164 | #undef OPS3 | |
10165 | #undef OPS4 | |
10166 | #undef OPS5 | |
10167 | #undef OPS6 | |
10168 | #undef do_0 | |
10169 | \f | |
10170 | /* MD interface: bits in the object file. */ | |
bfae80f2 | 10171 | |
c19d1205 ZW |
10172 | /* Turn an integer of n bytes (in val) into a stream of bytes appropriate |
10173 | for use in the a.out file, and stores them in the array pointed to by buf. | |
10174 | This knows about the endian-ness of the target machine and does | |
10175 | THE RIGHT THING, whatever it is. Possible values for n are 1 (byte) | |
10176 | 2 (short) and 4 (long) Floating numbers are put out as a series of | |
10177 | LITTLENUMS (shorts, here at least). */ | |
b99bd4ef | 10178 | |
c19d1205 ZW |
10179 | void |
10180 | md_number_to_chars (char * buf, valueT val, int n) | |
10181 | { | |
10182 | if (target_big_endian) | |
10183 | number_to_chars_bigendian (buf, val, n); | |
10184 | else | |
10185 | number_to_chars_littleendian (buf, val, n); | |
bfae80f2 RE |
10186 | } |
10187 | ||
c19d1205 ZW |
10188 | static valueT |
10189 | md_chars_to_number (char * buf, int n) | |
bfae80f2 | 10190 | { |
c19d1205 ZW |
10191 | valueT result = 0; |
10192 | unsigned char * where = (unsigned char *) buf; | |
bfae80f2 | 10193 | |
c19d1205 | 10194 | if (target_big_endian) |
b99bd4ef | 10195 | { |
c19d1205 ZW |
10196 | while (n--) |
10197 | { | |
10198 | result <<= 8; | |
10199 | result |= (*where++ & 255); | |
10200 | } | |
b99bd4ef | 10201 | } |
c19d1205 | 10202 | else |
b99bd4ef | 10203 | { |
c19d1205 ZW |
10204 | while (n--) |
10205 | { | |
10206 | result <<= 8; | |
10207 | result |= (where[n] & 255); | |
10208 | } | |
bfae80f2 | 10209 | } |
b99bd4ef | 10210 | |
c19d1205 | 10211 | return result; |
bfae80f2 | 10212 | } |
b99bd4ef | 10213 | |
c19d1205 | 10214 | /* MD interface: Sections. */ |
b99bd4ef | 10215 | |
0110f2b8 PB |
10216 | /* Estimate the size of a frag before relaxing. Assume everything fits in |
10217 | 2 bytes. */ | |
10218 | ||
c19d1205 | 10219 | int |
0110f2b8 | 10220 | md_estimate_size_before_relax (fragS * fragp, |
c19d1205 ZW |
10221 | segT segtype ATTRIBUTE_UNUSED) |
10222 | { | |
0110f2b8 PB |
10223 | fragp->fr_var = 2; |
10224 | return 2; | |
10225 | } | |
10226 | ||
10227 | /* Convert a machine dependent frag. */ | |
10228 | ||
10229 | void | |
10230 | md_convert_frag (bfd *abfd, segT asec ATTRIBUTE_UNUSED, fragS *fragp) | |
10231 | { | |
10232 | unsigned long insn; | |
10233 | unsigned long old_op; | |
10234 | char *buf; | |
10235 | expressionS exp; | |
10236 | fixS *fixp; | |
10237 | int reloc_type; | |
10238 | int pc_rel; | |
10239 | int opcode; | |
10240 | ||
10241 | buf = fragp->fr_literal + fragp->fr_fix; | |
10242 | ||
10243 | old_op = bfd_get_16(abfd, buf); | |
10244 | if (fragp->fr_symbol) { | |
10245 | exp.X_op = O_symbol; | |
10246 | exp.X_add_symbol = fragp->fr_symbol; | |
10247 | } else { | |
10248 | exp.X_op = O_constant; | |
10249 | } | |
10250 | exp.X_add_number = fragp->fr_offset; | |
10251 | opcode = fragp->fr_subtype; | |
10252 | switch (opcode) | |
10253 | { | |
10254 | case T_MNEM_ldr_pc: | |
10255 | case T_MNEM_ldr_pc2: | |
10256 | case T_MNEM_ldr_sp: | |
10257 | case T_MNEM_str_sp: | |
10258 | case T_MNEM_ldr: | |
10259 | case T_MNEM_ldrb: | |
10260 | case T_MNEM_ldrh: | |
10261 | case T_MNEM_str: | |
10262 | case T_MNEM_strb: | |
10263 | case T_MNEM_strh: | |
10264 | if (fragp->fr_var == 4) | |
10265 | { | |
10266 | insn = THUMB_OP32(opcode); | |
10267 | if ((old_op >> 12) == 4 || (old_op >> 12) == 9) | |
10268 | { | |
10269 | insn |= (old_op & 0x700) << 4; | |
10270 | } | |
10271 | else | |
10272 | { | |
10273 | insn |= (old_op & 7) << 12; | |
10274 | insn |= (old_op & 0x38) << 13; | |
10275 | } | |
10276 | insn |= 0x00000c00; | |
10277 | put_thumb32_insn (buf, insn); | |
10278 | reloc_type = BFD_RELOC_ARM_T32_OFFSET_IMM; | |
10279 | } | |
10280 | else | |
10281 | { | |
10282 | reloc_type = BFD_RELOC_ARM_THUMB_OFFSET; | |
10283 | } | |
10284 | pc_rel = (opcode == T_MNEM_ldr_pc2); | |
10285 | break; | |
10286 | case T_MNEM_adr: | |
10287 | if (fragp->fr_var == 4) | |
10288 | { | |
10289 | insn = THUMB_OP32 (opcode); | |
10290 | insn |= (old_op & 0xf0) << 4; | |
10291 | put_thumb32_insn (buf, insn); | |
10292 | reloc_type = BFD_RELOC_ARM_T32_ADD_PC12; | |
10293 | } | |
10294 | else | |
10295 | { | |
10296 | reloc_type = BFD_RELOC_ARM_THUMB_ADD; | |
10297 | exp.X_add_number -= 4; | |
10298 | } | |
10299 | pc_rel = 1; | |
10300 | break; | |
10301 | case T_MNEM_mov: | |
10302 | case T_MNEM_movs: | |
10303 | case T_MNEM_cmp: | |
10304 | case T_MNEM_cmn: | |
10305 | if (fragp->fr_var == 4) | |
10306 | { | |
10307 | int r0off = (opcode == T_MNEM_mov | |
10308 | || opcode == T_MNEM_movs) ? 0 : 8; | |
10309 | insn = THUMB_OP32 (opcode); | |
10310 | insn = (insn & 0xe1ffffff) | 0x10000000; | |
10311 | insn |= (old_op & 0x700) << r0off; | |
10312 | put_thumb32_insn (buf, insn); | |
10313 | reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
10314 | } | |
10315 | else | |
10316 | { | |
10317 | reloc_type = BFD_RELOC_ARM_THUMB_IMM; | |
10318 | } | |
10319 | pc_rel = 0; | |
10320 | break; | |
10321 | case T_MNEM_b: | |
10322 | if (fragp->fr_var == 4) | |
10323 | { | |
10324 | insn = THUMB_OP32(opcode); | |
10325 | put_thumb32_insn (buf, insn); | |
10326 | reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH25; | |
10327 | } | |
10328 | else | |
10329 | reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH12; | |
10330 | pc_rel = 1; | |
10331 | break; | |
10332 | case T_MNEM_bcond: | |
10333 | if (fragp->fr_var == 4) | |
10334 | { | |
10335 | insn = THUMB_OP32(opcode); | |
10336 | insn |= (old_op & 0xf00) << 14; | |
10337 | put_thumb32_insn (buf, insn); | |
10338 | reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH20; | |
10339 | } | |
10340 | else | |
10341 | reloc_type = BFD_RELOC_THUMB_PCREL_BRANCH9; | |
10342 | pc_rel = 1; | |
10343 | break; | |
10344 | case T_MNEM_add_sp: | |
10345 | case T_MNEM_add_pc: | |
10346 | case T_MNEM_inc_sp: | |
10347 | case T_MNEM_dec_sp: | |
10348 | if (fragp->fr_var == 4) | |
10349 | { | |
10350 | /* ??? Choose between add and addw. */ | |
10351 | insn = THUMB_OP32 (opcode); | |
10352 | insn |= (old_op & 0xf0) << 4; | |
10353 | put_thumb32_insn (buf, insn); | |
10354 | reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
10355 | } | |
10356 | else | |
10357 | reloc_type = BFD_RELOC_ARM_THUMB_ADD; | |
10358 | pc_rel = 0; | |
10359 | break; | |
10360 | ||
10361 | case T_MNEM_addi: | |
10362 | case T_MNEM_addis: | |
10363 | case T_MNEM_subi: | |
10364 | case T_MNEM_subis: | |
10365 | if (fragp->fr_var == 4) | |
10366 | { | |
10367 | insn = THUMB_OP32 (opcode); | |
10368 | insn |= (old_op & 0xf0) << 4; | |
10369 | insn |= (old_op & 0xf) << 16; | |
10370 | put_thumb32_insn (buf, insn); | |
10371 | reloc_type = BFD_RELOC_ARM_T32_IMMEDIATE; | |
10372 | } | |
10373 | else | |
10374 | reloc_type = BFD_RELOC_ARM_THUMB_ADD; | |
10375 | pc_rel = 0; | |
10376 | break; | |
10377 | default: | |
10378 | abort(); | |
10379 | } | |
10380 | fixp = fix_new_exp (fragp, fragp->fr_fix, fragp->fr_var, &exp, pc_rel, | |
10381 | reloc_type); | |
10382 | fixp->fx_file = fragp->fr_file; | |
10383 | fixp->fx_line = fragp->fr_line; | |
10384 | fragp->fr_fix += fragp->fr_var; | |
10385 | } | |
10386 | ||
10387 | /* Return the size of a relaxable immediate operand instruction. | |
10388 | SHIFT and SIZE specify the form of the allowable immediate. */ | |
10389 | static int | |
10390 | relax_immediate (fragS *fragp, int size, int shift) | |
10391 | { | |
10392 | offsetT offset; | |
10393 | offsetT mask; | |
10394 | offsetT low; | |
10395 | ||
10396 | /* ??? Should be able to do better than this. */ | |
10397 | if (fragp->fr_symbol) | |
10398 | return 4; | |
10399 | ||
10400 | low = (1 << shift) - 1; | |
10401 | mask = (1 << (shift + size)) - (1 << shift); | |
10402 | offset = fragp->fr_offset; | |
10403 | /* Force misaligned offsets to 32-bit variant. */ | |
10404 | if (offset & low) | |
10405 | return -4; | |
10406 | if (offset & ~mask) | |
10407 | return 4; | |
10408 | return 2; | |
10409 | } | |
10410 | ||
10411 | /* Return the size of a relaxable adr pseudo-instruction or PC-relative | |
10412 | load. */ | |
10413 | static int | |
10414 | relax_adr (fragS *fragp, asection *sec) | |
10415 | { | |
10416 | addressT addr; | |
10417 | offsetT val; | |
10418 | ||
10419 | /* Assume worst case for symbols not known to be in the same section. */ | |
10420 | if (!S_IS_DEFINED(fragp->fr_symbol) | |
10421 | || sec != S_GET_SEGMENT (fragp->fr_symbol)) | |
10422 | return 4; | |
10423 | ||
10424 | val = S_GET_VALUE(fragp->fr_symbol) + fragp->fr_offset; | |
10425 | addr = fragp->fr_address + fragp->fr_fix; | |
10426 | addr = (addr + 4) & ~3; | |
10427 | /* Fix the insn as the 4-byte version if the target address is not | |
10428 | sufficiently aligned. This is prevents an infinite loop when two | |
10429 | instructions have contradictory range/alignment requirements. */ | |
10430 | if (val & 3) | |
10431 | return -4; | |
10432 | val -= addr; | |
10433 | if (val < 0 || val > 1020) | |
10434 | return 4; | |
10435 | return 2; | |
10436 | } | |
10437 | ||
10438 | /* Return the size of a relaxable add/sub immediate instruction. */ | |
10439 | static int | |
10440 | relax_addsub (fragS *fragp, asection *sec) | |
10441 | { | |
10442 | char *buf; | |
10443 | int op; | |
10444 | ||
10445 | buf = fragp->fr_literal + fragp->fr_fix; | |
10446 | op = bfd_get_16(sec->owner, buf); | |
10447 | if ((op & 0xf) == ((op >> 4) & 0xf)) | |
10448 | return relax_immediate (fragp, 8, 0); | |
10449 | else | |
10450 | return relax_immediate (fragp, 3, 0); | |
10451 | } | |
10452 | ||
10453 | ||
10454 | /* Return the size of a relaxable branch instruction. BITS is the | |
10455 | size of the offset field in the narrow instruction. */ | |
10456 | ||
10457 | static int | |
10458 | relax_branch (fragS *fragp, asection *sec, int bits) | |
10459 | { | |
10460 | addressT addr; | |
10461 | offsetT val; | |
10462 | offsetT limit; | |
10463 | ||
10464 | /* Assume worst case for symbols not known to be in the same section. */ | |
10465 | if (!S_IS_DEFINED(fragp->fr_symbol) | |
10466 | || sec != S_GET_SEGMENT (fragp->fr_symbol)) | |
10467 | return 4; | |
10468 | ||
10469 | val = S_GET_VALUE(fragp->fr_symbol) + fragp->fr_offset; | |
10470 | addr = fragp->fr_address + fragp->fr_fix + 4; | |
10471 | val -= addr; | |
10472 | ||
10473 | /* Offset is a signed value *2 */ | |
10474 | limit = 1 << bits; | |
10475 | if (val >= limit || val < -limit) | |
10476 | return 4; | |
10477 | return 2; | |
10478 | } | |
10479 | ||
10480 | ||
10481 | /* Relax a machine dependent frag. This returns the amount by which | |
10482 | the current size of the frag should change. */ | |
10483 | ||
10484 | int | |
10485 | arm_relax_frag (asection *sec, fragS *fragp, long stretch ATTRIBUTE_UNUSED) | |
10486 | { | |
10487 | int oldsize; | |
10488 | int newsize; | |
10489 | ||
10490 | oldsize = fragp->fr_var; | |
10491 | switch (fragp->fr_subtype) | |
10492 | { | |
10493 | case T_MNEM_ldr_pc2: | |
10494 | newsize = relax_adr(fragp, sec); | |
10495 | break; | |
10496 | case T_MNEM_ldr_pc: | |
10497 | case T_MNEM_ldr_sp: | |
10498 | case T_MNEM_str_sp: | |
10499 | newsize = relax_immediate(fragp, 8, 2); | |
10500 | break; | |
10501 | case T_MNEM_ldr: | |
10502 | case T_MNEM_str: | |
10503 | newsize = relax_immediate(fragp, 5, 2); | |
10504 | break; | |
10505 | case T_MNEM_ldrh: | |
10506 | case T_MNEM_strh: | |
10507 | newsize = relax_immediate(fragp, 5, 1); | |
10508 | break; | |
10509 | case T_MNEM_ldrb: | |
10510 | case T_MNEM_strb: | |
10511 | newsize = relax_immediate(fragp, 5, 0); | |
10512 | break; | |
10513 | case T_MNEM_adr: | |
10514 | newsize = relax_adr(fragp, sec); | |
10515 | break; | |
10516 | case T_MNEM_mov: | |
10517 | case T_MNEM_movs: | |
10518 | case T_MNEM_cmp: | |
10519 | case T_MNEM_cmn: | |
10520 | newsize = relax_immediate(fragp, 8, 0); | |
10521 | break; | |
10522 | case T_MNEM_b: | |
10523 | newsize = relax_branch(fragp, sec, 11); | |
10524 | break; | |
10525 | case T_MNEM_bcond: | |
10526 | newsize = relax_branch(fragp, sec, 8); | |
10527 | break; | |
10528 | case T_MNEM_add_sp: | |
10529 | case T_MNEM_add_pc: | |
10530 | newsize = relax_immediate (fragp, 8, 2); | |
10531 | break; | |
10532 | case T_MNEM_inc_sp: | |
10533 | case T_MNEM_dec_sp: | |
10534 | newsize = relax_immediate (fragp, 7, 2); | |
10535 | break; | |
10536 | case T_MNEM_addi: | |
10537 | case T_MNEM_addis: | |
10538 | case T_MNEM_subi: | |
10539 | case T_MNEM_subis: | |
10540 | newsize = relax_addsub (fragp, sec); | |
10541 | break; | |
10542 | default: | |
10543 | abort(); | |
10544 | } | |
10545 | if (newsize < 0) | |
10546 | { | |
10547 | fragp->fr_var = -newsize; | |
10548 | md_convert_frag (sec->owner, sec, fragp); | |
10549 | frag_wane(fragp); | |
10550 | return -(newsize + oldsize); | |
10551 | } | |
10552 | fragp->fr_var = newsize; | |
10553 | return newsize - oldsize; | |
c19d1205 | 10554 | } |
b99bd4ef | 10555 | |
c19d1205 | 10556 | /* Round up a section size to the appropriate boundary. */ |
b99bd4ef | 10557 | |
c19d1205 ZW |
10558 | valueT |
10559 | md_section_align (segT segment ATTRIBUTE_UNUSED, | |
10560 | valueT size) | |
10561 | { | |
10562 | #ifdef OBJ_ELF | |
10563 | return size; | |
10564 | #else | |
10565 | /* Round all sects to multiple of 4. */ | |
10566 | return (size + 3) & ~3; | |
10567 | #endif | |
bfae80f2 | 10568 | } |
b99bd4ef | 10569 | |
c19d1205 ZW |
10570 | /* This is called from HANDLE_ALIGN in write.c. Fill in the contents |
10571 | of an rs_align_code fragment. */ | |
10572 | ||
10573 | void | |
10574 | arm_handle_align (fragS * fragP) | |
bfae80f2 | 10575 | { |
c19d1205 ZW |
10576 | static char const arm_noop[4] = { 0x00, 0x00, 0xa0, 0xe1 }; |
10577 | static char const thumb_noop[2] = { 0xc0, 0x46 }; | |
10578 | static char const arm_bigend_noop[4] = { 0xe1, 0xa0, 0x00, 0x00 }; | |
10579 | static char const thumb_bigend_noop[2] = { 0x46, 0xc0 }; | |
10580 | ||
10581 | int bytes, fix, noop_size; | |
10582 | char * p; | |
10583 | const char * noop; | |
bfae80f2 | 10584 | |
c19d1205 | 10585 | if (fragP->fr_type != rs_align_code) |
bfae80f2 RE |
10586 | return; |
10587 | ||
c19d1205 ZW |
10588 | bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix; |
10589 | p = fragP->fr_literal + fragP->fr_fix; | |
10590 | fix = 0; | |
bfae80f2 | 10591 | |
c19d1205 ZW |
10592 | if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE) |
10593 | bytes &= MAX_MEM_FOR_RS_ALIGN_CODE; | |
bfae80f2 | 10594 | |
c19d1205 | 10595 | if (fragP->tc_frag_data) |
a737bd4d | 10596 | { |
c19d1205 ZW |
10597 | if (target_big_endian) |
10598 | noop = thumb_bigend_noop; | |
10599 | else | |
10600 | noop = thumb_noop; | |
10601 | noop_size = sizeof (thumb_noop); | |
7ed4c4c5 NC |
10602 | } |
10603 | else | |
10604 | { | |
c19d1205 ZW |
10605 | if (target_big_endian) |
10606 | noop = arm_bigend_noop; | |
10607 | else | |
10608 | noop = arm_noop; | |
10609 | noop_size = sizeof (arm_noop); | |
7ed4c4c5 | 10610 | } |
a737bd4d | 10611 | |
c19d1205 | 10612 | if (bytes & (noop_size - 1)) |
7ed4c4c5 | 10613 | { |
c19d1205 ZW |
10614 | fix = bytes & (noop_size - 1); |
10615 | memset (p, 0, fix); | |
10616 | p += fix; | |
10617 | bytes -= fix; | |
a737bd4d | 10618 | } |
a737bd4d | 10619 | |
c19d1205 | 10620 | while (bytes >= noop_size) |
a737bd4d | 10621 | { |
c19d1205 ZW |
10622 | memcpy (p, noop, noop_size); |
10623 | p += noop_size; | |
10624 | bytes -= noop_size; | |
10625 | fix += noop_size; | |
a737bd4d NC |
10626 | } |
10627 | ||
c19d1205 ZW |
10628 | fragP->fr_fix += fix; |
10629 | fragP->fr_var = noop_size; | |
a737bd4d NC |
10630 | } |
10631 | ||
c19d1205 ZW |
10632 | /* Called from md_do_align. Used to create an alignment |
10633 | frag in a code section. */ | |
10634 | ||
10635 | void | |
10636 | arm_frag_align_code (int n, int max) | |
bfae80f2 | 10637 | { |
c19d1205 | 10638 | char * p; |
7ed4c4c5 | 10639 | |
c19d1205 ZW |
10640 | /* We assume that there will never be a requirement |
10641 | to support alignments greater than 32 bytes. */ | |
10642 | if (max > MAX_MEM_FOR_RS_ALIGN_CODE) | |
10643 | as_fatal (_("alignments greater than 32 bytes not supported in .text sections.")); | |
bfae80f2 | 10644 | |
c19d1205 ZW |
10645 | p = frag_var (rs_align_code, |
10646 | MAX_MEM_FOR_RS_ALIGN_CODE, | |
10647 | 1, | |
10648 | (relax_substateT) max, | |
10649 | (symbolS *) NULL, | |
10650 | (offsetT) n, | |
10651 | (char *) NULL); | |
10652 | *p = 0; | |
10653 | } | |
bfae80f2 | 10654 | |
c19d1205 | 10655 | /* Perform target specific initialisation of a frag. */ |
bfae80f2 | 10656 | |
c19d1205 ZW |
10657 | void |
10658 | arm_init_frag (fragS * fragP) | |
10659 | { | |
10660 | /* Record whether this frag is in an ARM or a THUMB area. */ | |
10661 | fragP->tc_frag_data = thumb_mode; | |
bfae80f2 RE |
10662 | } |
10663 | ||
c19d1205 ZW |
10664 | #ifdef OBJ_ELF |
10665 | /* When we change sections we need to issue a new mapping symbol. */ | |
10666 | ||
10667 | void | |
10668 | arm_elf_change_section (void) | |
bfae80f2 | 10669 | { |
c19d1205 ZW |
10670 | flagword flags; |
10671 | segment_info_type *seginfo; | |
bfae80f2 | 10672 | |
c19d1205 ZW |
10673 | /* Link an unlinked unwind index table section to the .text section. */ |
10674 | if (elf_section_type (now_seg) == SHT_ARM_EXIDX | |
10675 | && elf_linked_to_section (now_seg) == NULL) | |
10676 | elf_linked_to_section (now_seg) = text_section; | |
10677 | ||
10678 | if (!SEG_NORMAL (now_seg)) | |
bfae80f2 RE |
10679 | return; |
10680 | ||
c19d1205 ZW |
10681 | flags = bfd_get_section_flags (stdoutput, now_seg); |
10682 | ||
10683 | /* We can ignore sections that only contain debug info. */ | |
10684 | if ((flags & SEC_ALLOC) == 0) | |
10685 | return; | |
bfae80f2 | 10686 | |
c19d1205 ZW |
10687 | seginfo = seg_info (now_seg); |
10688 | mapstate = seginfo->tc_segment_info_data.mapstate; | |
10689 | marked_pr_dependency = seginfo->tc_segment_info_data.marked_pr_dependency; | |
bfae80f2 RE |
10690 | } |
10691 | ||
c19d1205 ZW |
10692 | int |
10693 | arm_elf_section_type (const char * str, size_t len) | |
e45d0630 | 10694 | { |
c19d1205 ZW |
10695 | if (len == 5 && strncmp (str, "exidx", 5) == 0) |
10696 | return SHT_ARM_EXIDX; | |
e45d0630 | 10697 | |
c19d1205 ZW |
10698 | return -1; |
10699 | } | |
10700 | \f | |
10701 | /* Code to deal with unwinding tables. */ | |
e45d0630 | 10702 | |
c19d1205 | 10703 | static void add_unwind_adjustsp (offsetT); |
e45d0630 | 10704 | |
c19d1205 | 10705 | /* Cenerate and deferred unwind frame offset. */ |
e45d0630 | 10706 | |
bfae80f2 | 10707 | static void |
c19d1205 | 10708 | flush_pending_unwind (void) |
bfae80f2 | 10709 | { |
c19d1205 | 10710 | offsetT offset; |
bfae80f2 | 10711 | |
c19d1205 ZW |
10712 | offset = unwind.pending_offset; |
10713 | unwind.pending_offset = 0; | |
10714 | if (offset != 0) | |
10715 | add_unwind_adjustsp (offset); | |
bfae80f2 RE |
10716 | } |
10717 | ||
c19d1205 ZW |
10718 | /* Add an opcode to this list for this function. Two-byte opcodes should |
10719 | be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse | |
10720 | order. */ | |
10721 | ||
bfae80f2 | 10722 | static void |
c19d1205 | 10723 | add_unwind_opcode (valueT op, int length) |
bfae80f2 | 10724 | { |
c19d1205 ZW |
10725 | /* Add any deferred stack adjustment. */ |
10726 | if (unwind.pending_offset) | |
10727 | flush_pending_unwind (); | |
bfae80f2 | 10728 | |
c19d1205 | 10729 | unwind.sp_restored = 0; |
bfae80f2 | 10730 | |
c19d1205 | 10731 | if (unwind.opcode_count + length > unwind.opcode_alloc) |
bfae80f2 | 10732 | { |
c19d1205 ZW |
10733 | unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE; |
10734 | if (unwind.opcodes) | |
10735 | unwind.opcodes = xrealloc (unwind.opcodes, | |
10736 | unwind.opcode_alloc); | |
10737 | else | |
10738 | unwind.opcodes = xmalloc (unwind.opcode_alloc); | |
bfae80f2 | 10739 | } |
c19d1205 | 10740 | while (length > 0) |
bfae80f2 | 10741 | { |
c19d1205 ZW |
10742 | length--; |
10743 | unwind.opcodes[unwind.opcode_count] = op & 0xff; | |
10744 | op >>= 8; | |
10745 | unwind.opcode_count++; | |
bfae80f2 | 10746 | } |
bfae80f2 RE |
10747 | } |
10748 | ||
c19d1205 ZW |
10749 | /* Add unwind opcodes to adjust the stack pointer. */ |
10750 | ||
bfae80f2 | 10751 | static void |
c19d1205 | 10752 | add_unwind_adjustsp (offsetT offset) |
bfae80f2 | 10753 | { |
c19d1205 | 10754 | valueT op; |
bfae80f2 | 10755 | |
c19d1205 | 10756 | if (offset > 0x200) |
bfae80f2 | 10757 | { |
c19d1205 ZW |
10758 | /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */ |
10759 | char bytes[5]; | |
10760 | int n; | |
10761 | valueT o; | |
bfae80f2 | 10762 | |
c19d1205 ZW |
10763 | /* Long form: 0xb2, uleb128. */ |
10764 | /* This might not fit in a word so add the individual bytes, | |
10765 | remembering the list is built in reverse order. */ | |
10766 | o = (valueT) ((offset - 0x204) >> 2); | |
10767 | if (o == 0) | |
10768 | add_unwind_opcode (0, 1); | |
bfae80f2 | 10769 | |
c19d1205 ZW |
10770 | /* Calculate the uleb128 encoding of the offset. */ |
10771 | n = 0; | |
10772 | while (o) | |
10773 | { | |
10774 | bytes[n] = o & 0x7f; | |
10775 | o >>= 7; | |
10776 | if (o) | |
10777 | bytes[n] |= 0x80; | |
10778 | n++; | |
10779 | } | |
10780 | /* Add the insn. */ | |
10781 | for (; n; n--) | |
10782 | add_unwind_opcode (bytes[n - 1], 1); | |
10783 | add_unwind_opcode (0xb2, 1); | |
10784 | } | |
10785 | else if (offset > 0x100) | |
bfae80f2 | 10786 | { |
c19d1205 ZW |
10787 | /* Two short opcodes. */ |
10788 | add_unwind_opcode (0x3f, 1); | |
10789 | op = (offset - 0x104) >> 2; | |
10790 | add_unwind_opcode (op, 1); | |
bfae80f2 | 10791 | } |
c19d1205 ZW |
10792 | else if (offset > 0) |
10793 | { | |
10794 | /* Short opcode. */ | |
10795 | op = (offset - 4) >> 2; | |
10796 | add_unwind_opcode (op, 1); | |
10797 | } | |
10798 | else if (offset < 0) | |
bfae80f2 | 10799 | { |
c19d1205 ZW |
10800 | offset = -offset; |
10801 | while (offset > 0x100) | |
bfae80f2 | 10802 | { |
c19d1205 ZW |
10803 | add_unwind_opcode (0x7f, 1); |
10804 | offset -= 0x100; | |
bfae80f2 | 10805 | } |
c19d1205 ZW |
10806 | op = ((offset - 4) >> 2) | 0x40; |
10807 | add_unwind_opcode (op, 1); | |
bfae80f2 | 10808 | } |
bfae80f2 RE |
10809 | } |
10810 | ||
c19d1205 ZW |
10811 | /* Finish the list of unwind opcodes for this function. */ |
10812 | static void | |
10813 | finish_unwind_opcodes (void) | |
bfae80f2 | 10814 | { |
c19d1205 | 10815 | valueT op; |
bfae80f2 | 10816 | |
c19d1205 | 10817 | if (unwind.fp_used) |
bfae80f2 | 10818 | { |
c19d1205 ZW |
10819 | /* Adjust sp as neccessary. */ |
10820 | unwind.pending_offset += unwind.fp_offset - unwind.frame_size; | |
10821 | flush_pending_unwind (); | |
bfae80f2 | 10822 | |
c19d1205 ZW |
10823 | /* After restoring sp from the frame pointer. */ |
10824 | op = 0x90 | unwind.fp_reg; | |
10825 | add_unwind_opcode (op, 1); | |
10826 | } | |
10827 | else | |
10828 | flush_pending_unwind (); | |
bfae80f2 RE |
10829 | } |
10830 | ||
bfae80f2 | 10831 | |
c19d1205 ZW |
10832 | /* Start an exception table entry. If idx is nonzero this is an index table |
10833 | entry. */ | |
bfae80f2 RE |
10834 | |
10835 | static void | |
c19d1205 | 10836 | start_unwind_section (const segT text_seg, int idx) |
bfae80f2 | 10837 | { |
c19d1205 ZW |
10838 | const char * text_name; |
10839 | const char * prefix; | |
10840 | const char * prefix_once; | |
10841 | const char * group_name; | |
10842 | size_t prefix_len; | |
10843 | size_t text_len; | |
10844 | char * sec_name; | |
10845 | size_t sec_name_len; | |
10846 | int type; | |
10847 | int flags; | |
10848 | int linkonce; | |
bfae80f2 | 10849 | |
c19d1205 | 10850 | if (idx) |
bfae80f2 | 10851 | { |
c19d1205 ZW |
10852 | prefix = ELF_STRING_ARM_unwind; |
10853 | prefix_once = ELF_STRING_ARM_unwind_once; | |
10854 | type = SHT_ARM_EXIDX; | |
bfae80f2 | 10855 | } |
c19d1205 | 10856 | else |
bfae80f2 | 10857 | { |
c19d1205 ZW |
10858 | prefix = ELF_STRING_ARM_unwind_info; |
10859 | prefix_once = ELF_STRING_ARM_unwind_info_once; | |
10860 | type = SHT_PROGBITS; | |
bfae80f2 RE |
10861 | } |
10862 | ||
c19d1205 ZW |
10863 | text_name = segment_name (text_seg); |
10864 | if (streq (text_name, ".text")) | |
10865 | text_name = ""; | |
10866 | ||
10867 | if (strncmp (text_name, ".gnu.linkonce.t.", | |
10868 | strlen (".gnu.linkonce.t.")) == 0) | |
bfae80f2 | 10869 | { |
c19d1205 ZW |
10870 | prefix = prefix_once; |
10871 | text_name += strlen (".gnu.linkonce.t."); | |
bfae80f2 RE |
10872 | } |
10873 | ||
c19d1205 ZW |
10874 | prefix_len = strlen (prefix); |
10875 | text_len = strlen (text_name); | |
10876 | sec_name_len = prefix_len + text_len; | |
10877 | sec_name = xmalloc (sec_name_len + 1); | |
10878 | memcpy (sec_name, prefix, prefix_len); | |
10879 | memcpy (sec_name + prefix_len, text_name, text_len); | |
10880 | sec_name[prefix_len + text_len] = '\0'; | |
bfae80f2 | 10881 | |
c19d1205 ZW |
10882 | flags = SHF_ALLOC; |
10883 | linkonce = 0; | |
10884 | group_name = 0; | |
bfae80f2 | 10885 | |
c19d1205 ZW |
10886 | /* Handle COMDAT group. */ |
10887 | if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0) | |
bfae80f2 | 10888 | { |
c19d1205 ZW |
10889 | group_name = elf_group_name (text_seg); |
10890 | if (group_name == NULL) | |
10891 | { | |
10892 | as_bad ("Group section `%s' has no group signature", | |
10893 | segment_name (text_seg)); | |
10894 | ignore_rest_of_line (); | |
10895 | return; | |
10896 | } | |
10897 | flags |= SHF_GROUP; | |
10898 | linkonce = 1; | |
bfae80f2 RE |
10899 | } |
10900 | ||
c19d1205 | 10901 | obj_elf_change_section (sec_name, type, flags, 0, group_name, linkonce, 0); |
bfae80f2 | 10902 | |
c19d1205 ZW |
10903 | /* Set the setion link for index tables. */ |
10904 | if (idx) | |
10905 | elf_linked_to_section (now_seg) = text_seg; | |
bfae80f2 RE |
10906 | } |
10907 | ||
bfae80f2 | 10908 | |
c19d1205 ZW |
10909 | /* Start an unwind table entry. HAVE_DATA is nonzero if we have additional |
10910 | personality routine data. Returns zero, or the index table value for | |
10911 | and inline entry. */ | |
10912 | ||
10913 | static valueT | |
10914 | create_unwind_entry (int have_data) | |
bfae80f2 | 10915 | { |
c19d1205 ZW |
10916 | int size; |
10917 | addressT where; | |
10918 | char *ptr; | |
10919 | /* The current word of data. */ | |
10920 | valueT data; | |
10921 | /* The number of bytes left in this word. */ | |
10922 | int n; | |
bfae80f2 | 10923 | |
c19d1205 | 10924 | finish_unwind_opcodes (); |
bfae80f2 | 10925 | |
c19d1205 ZW |
10926 | /* Remember the current text section. */ |
10927 | unwind.saved_seg = now_seg; | |
10928 | unwind.saved_subseg = now_subseg; | |
bfae80f2 | 10929 | |
c19d1205 | 10930 | start_unwind_section (now_seg, 0); |
bfae80f2 | 10931 | |
c19d1205 | 10932 | if (unwind.personality_routine == NULL) |
bfae80f2 | 10933 | { |
c19d1205 ZW |
10934 | if (unwind.personality_index == -2) |
10935 | { | |
10936 | if (have_data) | |
10937 | as_bad (_("handerdata in cantunwind frame")); | |
10938 | return 1; /* EXIDX_CANTUNWIND. */ | |
10939 | } | |
bfae80f2 | 10940 | |
c19d1205 ZW |
10941 | /* Use a default personality routine if none is specified. */ |
10942 | if (unwind.personality_index == -1) | |
10943 | { | |
10944 | if (unwind.opcode_count > 3) | |
10945 | unwind.personality_index = 1; | |
10946 | else | |
10947 | unwind.personality_index = 0; | |
10948 | } | |
bfae80f2 | 10949 | |
c19d1205 ZW |
10950 | /* Space for the personality routine entry. */ |
10951 | if (unwind.personality_index == 0) | |
10952 | { | |
10953 | if (unwind.opcode_count > 3) | |
10954 | as_bad (_("too many unwind opcodes for personality routine 0")); | |
bfae80f2 | 10955 | |
c19d1205 ZW |
10956 | if (!have_data) |
10957 | { | |
10958 | /* All the data is inline in the index table. */ | |
10959 | data = 0x80; | |
10960 | n = 3; | |
10961 | while (unwind.opcode_count > 0) | |
10962 | { | |
10963 | unwind.opcode_count--; | |
10964 | data = (data << 8) | unwind.opcodes[unwind.opcode_count]; | |
10965 | n--; | |
10966 | } | |
bfae80f2 | 10967 | |
c19d1205 ZW |
10968 | /* Pad with "finish" opcodes. */ |
10969 | while (n--) | |
10970 | data = (data << 8) | 0xb0; | |
bfae80f2 | 10971 | |
c19d1205 ZW |
10972 | return data; |
10973 | } | |
10974 | size = 0; | |
10975 | } | |
10976 | else | |
10977 | /* We get two opcodes "free" in the first word. */ | |
10978 | size = unwind.opcode_count - 2; | |
10979 | } | |
10980 | else | |
10981 | /* An extra byte is required for the opcode count. */ | |
10982 | size = unwind.opcode_count + 1; | |
bfae80f2 | 10983 | |
c19d1205 ZW |
10984 | size = (size + 3) >> 2; |
10985 | if (size > 0xff) | |
10986 | as_bad (_("too many unwind opcodes")); | |
bfae80f2 | 10987 | |
c19d1205 ZW |
10988 | frag_align (2, 0, 0); |
10989 | record_alignment (now_seg, 2); | |
10990 | unwind.table_entry = expr_build_dot (); | |
10991 | ||
10992 | /* Allocate the table entry. */ | |
10993 | ptr = frag_more ((size << 2) + 4); | |
10994 | where = frag_now_fix () - ((size << 2) + 4); | |
bfae80f2 | 10995 | |
c19d1205 | 10996 | switch (unwind.personality_index) |
bfae80f2 | 10997 | { |
c19d1205 ZW |
10998 | case -1: |
10999 | /* ??? Should this be a PLT generating relocation? */ | |
11000 | /* Custom personality routine. */ | |
11001 | fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1, | |
11002 | BFD_RELOC_ARM_PREL31); | |
bfae80f2 | 11003 | |
c19d1205 ZW |
11004 | where += 4; |
11005 | ptr += 4; | |
bfae80f2 | 11006 | |
c19d1205 ZW |
11007 | /* Set the first byte to the number of additional words. */ |
11008 | data = size - 1; | |
11009 | n = 3; | |
11010 | break; | |
bfae80f2 | 11011 | |
c19d1205 ZW |
11012 | /* ABI defined personality routines. */ |
11013 | case 0: | |
11014 | /* Three opcodes bytes are packed into the first word. */ | |
11015 | data = 0x80; | |
11016 | n = 3; | |
11017 | break; | |
bfae80f2 | 11018 | |
c19d1205 ZW |
11019 | case 1: |
11020 | case 2: | |
11021 | /* The size and first two opcode bytes go in the first word. */ | |
11022 | data = ((0x80 + unwind.personality_index) << 8) | size; | |
11023 | n = 2; | |
11024 | break; | |
bfae80f2 | 11025 | |
c19d1205 ZW |
11026 | default: |
11027 | /* Should never happen. */ | |
11028 | abort (); | |
11029 | } | |
bfae80f2 | 11030 | |
c19d1205 ZW |
11031 | /* Pack the opcodes into words (MSB first), reversing the list at the same |
11032 | time. */ | |
11033 | while (unwind.opcode_count > 0) | |
11034 | { | |
11035 | if (n == 0) | |
11036 | { | |
11037 | md_number_to_chars (ptr, data, 4); | |
11038 | ptr += 4; | |
11039 | n = 4; | |
11040 | data = 0; | |
11041 | } | |
11042 | unwind.opcode_count--; | |
11043 | n--; | |
11044 | data = (data << 8) | unwind.opcodes[unwind.opcode_count]; | |
11045 | } | |
11046 | ||
11047 | /* Finish off the last word. */ | |
11048 | if (n < 4) | |
11049 | { | |
11050 | /* Pad with "finish" opcodes. */ | |
11051 | while (n--) | |
11052 | data = (data << 8) | 0xb0; | |
11053 | ||
11054 | md_number_to_chars (ptr, data, 4); | |
11055 | } | |
11056 | ||
11057 | if (!have_data) | |
11058 | { | |
11059 | /* Add an empty descriptor if there is no user-specified data. */ | |
11060 | ptr = frag_more (4); | |
11061 | md_number_to_chars (ptr, 0, 4); | |
11062 | } | |
11063 | ||
11064 | return 0; | |
bfae80f2 RE |
11065 | } |
11066 | ||
c19d1205 ZW |
11067 | /* Convert REGNAME to a DWARF-2 register number. */ |
11068 | ||
11069 | int | |
11070 | tc_arm_regname_to_dw2regnum (const char *regname) | |
bfae80f2 | 11071 | { |
c19d1205 ZW |
11072 | int reg = arm_reg_parse ((char **) ®name, REG_TYPE_RN); |
11073 | ||
11074 | if (reg == FAIL) | |
11075 | return -1; | |
11076 | ||
11077 | return reg; | |
bfae80f2 RE |
11078 | } |
11079 | ||
c19d1205 ZW |
11080 | /* Initialize the DWARF-2 unwind information for this procedure. */ |
11081 | ||
11082 | void | |
11083 | tc_arm_frame_initial_instructions (void) | |
bfae80f2 | 11084 | { |
c19d1205 | 11085 | cfi_add_CFA_def_cfa (REG_SP, 0); |
bfae80f2 | 11086 | } |
c19d1205 | 11087 | #endif /* OBJ_ELF */ |
bfae80f2 | 11088 | |
bfae80f2 | 11089 | |
c19d1205 | 11090 | /* MD interface: Symbol and relocation handling. */ |
bfae80f2 | 11091 | |
2fc8bdac ZW |
11092 | /* Return the address within the segment that a PC-relative fixup is |
11093 | relative to. For ARM, PC-relative fixups applied to instructions | |
11094 | are generally relative to the location of the fixup plus 8 bytes. | |
11095 | Thumb branches are offset by 4, and Thumb loads relative to PC | |
11096 | require special handling. */ | |
bfae80f2 | 11097 | |
c19d1205 | 11098 | long |
2fc8bdac | 11099 | md_pcrel_from_section (fixS * fixP, segT seg) |
bfae80f2 | 11100 | { |
2fc8bdac ZW |
11101 | offsetT base = fixP->fx_where + fixP->fx_frag->fr_address; |
11102 | ||
11103 | /* If this is pc-relative and we are going to emit a relocation | |
11104 | then we just want to put out any pipeline compensation that the linker | |
11105 | will need. Otherwise we want to use the calculated base. */ | |
11106 | if (fixP->fx_pcrel | |
11107 | && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg) | |
11108 | || arm_force_relocation (fixP))) | |
11109 | base = 0; | |
bfae80f2 | 11110 | |
c19d1205 | 11111 | switch (fixP->fx_r_type) |
bfae80f2 | 11112 | { |
2fc8bdac ZW |
11113 | /* PC relative addressing on the Thumb is slightly odd as the |
11114 | bottom two bits of the PC are forced to zero for the | |
11115 | calculation. This happens *after* application of the | |
11116 | pipeline offset. However, Thumb adrl already adjusts for | |
11117 | this, so we need not do it again. */ | |
c19d1205 | 11118 | case BFD_RELOC_ARM_THUMB_ADD: |
2fc8bdac | 11119 | return base & ~3; |
c19d1205 ZW |
11120 | |
11121 | case BFD_RELOC_ARM_THUMB_OFFSET: | |
11122 | case BFD_RELOC_ARM_T32_OFFSET_IMM: | |
e9f89963 | 11123 | case BFD_RELOC_ARM_T32_ADD_PC12: |
8f06b2d8 | 11124 | case BFD_RELOC_ARM_T32_CP_OFF_IMM: |
2fc8bdac | 11125 | return (base + 4) & ~3; |
c19d1205 | 11126 | |
2fc8bdac ZW |
11127 | /* Thumb branches are simply offset by +4. */ |
11128 | case BFD_RELOC_THUMB_PCREL_BRANCH7: | |
11129 | case BFD_RELOC_THUMB_PCREL_BRANCH9: | |
11130 | case BFD_RELOC_THUMB_PCREL_BRANCH12: | |
11131 | case BFD_RELOC_THUMB_PCREL_BRANCH20: | |
11132 | case BFD_RELOC_THUMB_PCREL_BRANCH23: | |
11133 | case BFD_RELOC_THUMB_PCREL_BRANCH25: | |
11134 | case BFD_RELOC_THUMB_PCREL_BLX: | |
11135 | return base + 4; | |
bfae80f2 | 11136 | |
2fc8bdac ZW |
11137 | /* ARM mode branches are offset by +8. However, the Windows CE |
11138 | loader expects the relocation not to take this into account. */ | |
11139 | case BFD_RELOC_ARM_PCREL_BRANCH: | |
39b41c9c PB |
11140 | case BFD_RELOC_ARM_PCREL_CALL: |
11141 | case BFD_RELOC_ARM_PCREL_JUMP: | |
2fc8bdac ZW |
11142 | case BFD_RELOC_ARM_PCREL_BLX: |
11143 | case BFD_RELOC_ARM_PLT32: | |
c19d1205 | 11144 | #ifdef TE_WINCE |
2fc8bdac | 11145 | return base; |
c19d1205 | 11146 | #else |
2fc8bdac | 11147 | return base + 8; |
c19d1205 | 11148 | #endif |
2fc8bdac ZW |
11149 | |
11150 | /* ARM mode loads relative to PC are also offset by +8. Unlike | |
11151 | branches, the Windows CE loader *does* expect the relocation | |
11152 | to take this into account. */ | |
11153 | case BFD_RELOC_ARM_OFFSET_IMM: | |
11154 | case BFD_RELOC_ARM_OFFSET_IMM8: | |
11155 | case BFD_RELOC_ARM_HWLITERAL: | |
11156 | case BFD_RELOC_ARM_LITERAL: | |
11157 | case BFD_RELOC_ARM_CP_OFF_IMM: | |
11158 | return base + 8; | |
11159 | ||
11160 | ||
11161 | /* Other PC-relative relocations are un-offset. */ | |
11162 | default: | |
11163 | return base; | |
11164 | } | |
bfae80f2 RE |
11165 | } |
11166 | ||
c19d1205 ZW |
11167 | /* Under ELF we need to default _GLOBAL_OFFSET_TABLE. |
11168 | Otherwise we have no need to default values of symbols. */ | |
11169 | ||
11170 | symbolS * | |
11171 | md_undefined_symbol (char * name ATTRIBUTE_UNUSED) | |
bfae80f2 | 11172 | { |
c19d1205 ZW |
11173 | #ifdef OBJ_ELF |
11174 | if (name[0] == '_' && name[1] == 'G' | |
11175 | && streq (name, GLOBAL_OFFSET_TABLE_NAME)) | |
11176 | { | |
11177 | if (!GOT_symbol) | |
11178 | { | |
11179 | if (symbol_find (name)) | |
11180 | as_bad ("GOT already in the symbol table"); | |
bfae80f2 | 11181 | |
c19d1205 ZW |
11182 | GOT_symbol = symbol_new (name, undefined_section, |
11183 | (valueT) 0, & zero_address_frag); | |
11184 | } | |
bfae80f2 | 11185 | |
c19d1205 | 11186 | return GOT_symbol; |
bfae80f2 | 11187 | } |
c19d1205 | 11188 | #endif |
bfae80f2 | 11189 | |
c19d1205 | 11190 | return 0; |
bfae80f2 RE |
11191 | } |
11192 | ||
55cf6793 | 11193 | /* Subroutine of md_apply_fix. Check to see if an immediate can be |
c19d1205 ZW |
11194 | computed as two separate immediate values, added together. We |
11195 | already know that this value cannot be computed by just one ARM | |
11196 | instruction. */ | |
11197 | ||
11198 | static unsigned int | |
11199 | validate_immediate_twopart (unsigned int val, | |
11200 | unsigned int * highpart) | |
bfae80f2 | 11201 | { |
c19d1205 ZW |
11202 | unsigned int a; |
11203 | unsigned int i; | |
bfae80f2 | 11204 | |
c19d1205 ZW |
11205 | for (i = 0; i < 32; i += 2) |
11206 | if (((a = rotate_left (val, i)) & 0xff) != 0) | |
11207 | { | |
11208 | if (a & 0xff00) | |
11209 | { | |
11210 | if (a & ~ 0xffff) | |
11211 | continue; | |
11212 | * highpart = (a >> 8) | ((i + 24) << 7); | |
11213 | } | |
11214 | else if (a & 0xff0000) | |
11215 | { | |
11216 | if (a & 0xff000000) | |
11217 | continue; | |
11218 | * highpart = (a >> 16) | ((i + 16) << 7); | |
11219 | } | |
11220 | else | |
11221 | { | |
11222 | assert (a & 0xff000000); | |
11223 | * highpart = (a >> 24) | ((i + 8) << 7); | |
11224 | } | |
bfae80f2 | 11225 | |
c19d1205 ZW |
11226 | return (a & 0xff) | (i << 7); |
11227 | } | |
bfae80f2 | 11228 | |
c19d1205 | 11229 | return FAIL; |
bfae80f2 RE |
11230 | } |
11231 | ||
c19d1205 ZW |
11232 | static int |
11233 | validate_offset_imm (unsigned int val, int hwse) | |
11234 | { | |
11235 | if ((hwse && val > 255) || val > 4095) | |
11236 | return FAIL; | |
11237 | return val; | |
11238 | } | |
bfae80f2 | 11239 | |
55cf6793 | 11240 | /* Subroutine of md_apply_fix. Do those data_ops which can take a |
c19d1205 ZW |
11241 | negative immediate constant by altering the instruction. A bit of |
11242 | a hack really. | |
11243 | MOV <-> MVN | |
11244 | AND <-> BIC | |
11245 | ADC <-> SBC | |
11246 | by inverting the second operand, and | |
11247 | ADD <-> SUB | |
11248 | CMP <-> CMN | |
11249 | by negating the second operand. */ | |
bfae80f2 | 11250 | |
c19d1205 ZW |
11251 | static int |
11252 | negate_data_op (unsigned long * instruction, | |
11253 | unsigned long value) | |
bfae80f2 | 11254 | { |
c19d1205 ZW |
11255 | int op, new_inst; |
11256 | unsigned long negated, inverted; | |
bfae80f2 | 11257 | |
c19d1205 ZW |
11258 | negated = encode_arm_immediate (-value); |
11259 | inverted = encode_arm_immediate (~value); | |
bfae80f2 | 11260 | |
c19d1205 ZW |
11261 | op = (*instruction >> DATA_OP_SHIFT) & 0xf; |
11262 | switch (op) | |
bfae80f2 | 11263 | { |
c19d1205 ZW |
11264 | /* First negates. */ |
11265 | case OPCODE_SUB: /* ADD <-> SUB */ | |
11266 | new_inst = OPCODE_ADD; | |
11267 | value = negated; | |
11268 | break; | |
bfae80f2 | 11269 | |
c19d1205 ZW |
11270 | case OPCODE_ADD: |
11271 | new_inst = OPCODE_SUB; | |
11272 | value = negated; | |
11273 | break; | |
bfae80f2 | 11274 | |
c19d1205 ZW |
11275 | case OPCODE_CMP: /* CMP <-> CMN */ |
11276 | new_inst = OPCODE_CMN; | |
11277 | value = negated; | |
11278 | break; | |
bfae80f2 | 11279 | |
c19d1205 ZW |
11280 | case OPCODE_CMN: |
11281 | new_inst = OPCODE_CMP; | |
11282 | value = negated; | |
11283 | break; | |
bfae80f2 | 11284 | |
c19d1205 ZW |
11285 | /* Now Inverted ops. */ |
11286 | case OPCODE_MOV: /* MOV <-> MVN */ | |
11287 | new_inst = OPCODE_MVN; | |
11288 | value = inverted; | |
11289 | break; | |
bfae80f2 | 11290 | |
c19d1205 ZW |
11291 | case OPCODE_MVN: |
11292 | new_inst = OPCODE_MOV; | |
11293 | value = inverted; | |
11294 | break; | |
bfae80f2 | 11295 | |
c19d1205 ZW |
11296 | case OPCODE_AND: /* AND <-> BIC */ |
11297 | new_inst = OPCODE_BIC; | |
11298 | value = inverted; | |
11299 | break; | |
bfae80f2 | 11300 | |
c19d1205 ZW |
11301 | case OPCODE_BIC: |
11302 | new_inst = OPCODE_AND; | |
11303 | value = inverted; | |
11304 | break; | |
bfae80f2 | 11305 | |
c19d1205 ZW |
11306 | case OPCODE_ADC: /* ADC <-> SBC */ |
11307 | new_inst = OPCODE_SBC; | |
11308 | value = inverted; | |
11309 | break; | |
bfae80f2 | 11310 | |
c19d1205 ZW |
11311 | case OPCODE_SBC: |
11312 | new_inst = OPCODE_ADC; | |
11313 | value = inverted; | |
11314 | break; | |
bfae80f2 | 11315 | |
c19d1205 ZW |
11316 | /* We cannot do anything. */ |
11317 | default: | |
11318 | return FAIL; | |
b99bd4ef NC |
11319 | } |
11320 | ||
c19d1205 ZW |
11321 | if (value == (unsigned) FAIL) |
11322 | return FAIL; | |
11323 | ||
11324 | *instruction &= OPCODE_MASK; | |
11325 | *instruction |= new_inst << DATA_OP_SHIFT; | |
11326 | return value; | |
b99bd4ef NC |
11327 | } |
11328 | ||
ef8d22e6 PB |
11329 | /* Like negate_data_op, but for Thumb-2. */ |
11330 | ||
11331 | static unsigned int | |
11332 | thumb32_negate_data_op (offsetT *instruction, offsetT value) | |
11333 | { | |
11334 | int op, new_inst; | |
11335 | int rd; | |
11336 | offsetT negated, inverted; | |
11337 | ||
11338 | negated = encode_thumb32_immediate (-value); | |
11339 | inverted = encode_thumb32_immediate (~value); | |
11340 | ||
11341 | rd = (*instruction >> 8) & 0xf; | |
11342 | op = (*instruction >> T2_DATA_OP_SHIFT) & 0xf; | |
11343 | switch (op) | |
11344 | { | |
11345 | /* ADD <-> SUB. Includes CMP <-> CMN. */ | |
11346 | case T2_OPCODE_SUB: | |
11347 | new_inst = T2_OPCODE_ADD; | |
11348 | value = negated; | |
11349 | break; | |
11350 | ||
11351 | case T2_OPCODE_ADD: | |
11352 | new_inst = T2_OPCODE_SUB; | |
11353 | value = negated; | |
11354 | break; | |
11355 | ||
11356 | /* ORR <-> ORN. Includes MOV <-> MVN. */ | |
11357 | case T2_OPCODE_ORR: | |
11358 | new_inst = T2_OPCODE_ORN; | |
11359 | value = inverted; | |
11360 | break; | |
11361 | ||
11362 | case T2_OPCODE_ORN: | |
11363 | new_inst = T2_OPCODE_ORR; | |
11364 | value = inverted; | |
11365 | break; | |
11366 | ||
11367 | /* AND <-> BIC. TST has no inverted equivalent. */ | |
11368 | case T2_OPCODE_AND: | |
11369 | new_inst = T2_OPCODE_BIC; | |
11370 | if (rd == 15) | |
11371 | value = FAIL; | |
11372 | else | |
11373 | value = inverted; | |
11374 | break; | |
11375 | ||
11376 | case T2_OPCODE_BIC: | |
11377 | new_inst = T2_OPCODE_AND; | |
11378 | value = inverted; | |
11379 | break; | |
11380 | ||
11381 | /* ADC <-> SBC */ | |
11382 | case T2_OPCODE_ADC: | |
11383 | new_inst = T2_OPCODE_SBC; | |
11384 | value = inverted; | |
11385 | break; | |
11386 | ||
11387 | case T2_OPCODE_SBC: | |
11388 | new_inst = T2_OPCODE_ADC; | |
11389 | value = inverted; | |
11390 | break; | |
11391 | ||
11392 | /* We cannot do anything. */ | |
11393 | default: | |
11394 | return FAIL; | |
11395 | } | |
11396 | ||
11397 | if (value == FAIL) | |
11398 | return FAIL; | |
11399 | ||
11400 | *instruction &= T2_OPCODE_MASK; | |
11401 | *instruction |= new_inst << T2_DATA_OP_SHIFT; | |
11402 | return value; | |
11403 | } | |
11404 | ||
8f06b2d8 PB |
11405 | /* Read a 32-bit thumb instruction from buf. */ |
11406 | static unsigned long | |
11407 | get_thumb32_insn (char * buf) | |
11408 | { | |
11409 | unsigned long insn; | |
11410 | insn = md_chars_to_number (buf, THUMB_SIZE) << 16; | |
11411 | insn |= md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE); | |
11412 | ||
11413 | return insn; | |
11414 | } | |
11415 | ||
c19d1205 | 11416 | void |
55cf6793 | 11417 | md_apply_fix (fixS * fixP, |
c19d1205 ZW |
11418 | valueT * valP, |
11419 | segT seg) | |
11420 | { | |
11421 | offsetT value = * valP; | |
11422 | offsetT newval; | |
11423 | unsigned int newimm; | |
11424 | unsigned long temp; | |
11425 | int sign; | |
11426 | char * buf = fixP->fx_where + fixP->fx_frag->fr_literal; | |
b99bd4ef | 11427 | |
c19d1205 | 11428 | assert (fixP->fx_r_type <= BFD_RELOC_UNUSED); |
b99bd4ef | 11429 | |
c19d1205 ZW |
11430 | /* Note whether this will delete the relocation. */ |
11431 | if (fixP->fx_addsy == 0 && !fixP->fx_pcrel) | |
11432 | fixP->fx_done = 1; | |
b99bd4ef | 11433 | |
adbaf948 ZW |
11434 | /* On a 64-bit host, silently truncate 'value' to 32 bits for |
11435 | consistency with the behavior on 32-bit hosts. Remember value | |
11436 | for emit_reloc. */ | |
11437 | value &= 0xffffffff; | |
11438 | value ^= 0x80000000; | |
11439 | value -= 0x80000000; | |
11440 | ||
11441 | *valP = value; | |
c19d1205 | 11442 | fixP->fx_addnumber = value; |
b99bd4ef | 11443 | |
adbaf948 ZW |
11444 | /* Same treatment for fixP->fx_offset. */ |
11445 | fixP->fx_offset &= 0xffffffff; | |
11446 | fixP->fx_offset ^= 0x80000000; | |
11447 | fixP->fx_offset -= 0x80000000; | |
11448 | ||
c19d1205 | 11449 | switch (fixP->fx_r_type) |
b99bd4ef | 11450 | { |
c19d1205 ZW |
11451 | case BFD_RELOC_NONE: |
11452 | /* This will need to go in the object file. */ | |
11453 | fixP->fx_done = 0; | |
11454 | break; | |
b99bd4ef | 11455 | |
c19d1205 ZW |
11456 | case BFD_RELOC_ARM_IMMEDIATE: |
11457 | /* We claim that this fixup has been processed here, | |
11458 | even if in fact we generate an error because we do | |
11459 | not have a reloc for it, so tc_gen_reloc will reject it. */ | |
11460 | fixP->fx_done = 1; | |
b99bd4ef | 11461 | |
c19d1205 ZW |
11462 | if (fixP->fx_addsy |
11463 | && ! S_IS_DEFINED (fixP->fx_addsy)) | |
b99bd4ef | 11464 | { |
c19d1205 ZW |
11465 | as_bad_where (fixP->fx_file, fixP->fx_line, |
11466 | _("undefined symbol %s used as an immediate value"), | |
11467 | S_GET_NAME (fixP->fx_addsy)); | |
11468 | break; | |
b99bd4ef NC |
11469 | } |
11470 | ||
c19d1205 ZW |
11471 | newimm = encode_arm_immediate (value); |
11472 | temp = md_chars_to_number (buf, INSN_SIZE); | |
11473 | ||
11474 | /* If the instruction will fail, see if we can fix things up by | |
11475 | changing the opcode. */ | |
11476 | if (newimm == (unsigned int) FAIL | |
11477 | && (newimm = negate_data_op (&temp, value)) == (unsigned int) FAIL) | |
b99bd4ef | 11478 | { |
c19d1205 ZW |
11479 | as_bad_where (fixP->fx_file, fixP->fx_line, |
11480 | _("invalid constant (%lx) after fixup"), | |
11481 | (unsigned long) value); | |
11482 | break; | |
b99bd4ef | 11483 | } |
b99bd4ef | 11484 | |
c19d1205 ZW |
11485 | newimm |= (temp & 0xfffff000); |
11486 | md_number_to_chars (buf, (valueT) newimm, INSN_SIZE); | |
11487 | break; | |
b99bd4ef | 11488 | |
c19d1205 ZW |
11489 | case BFD_RELOC_ARM_ADRL_IMMEDIATE: |
11490 | { | |
11491 | unsigned int highpart = 0; | |
11492 | unsigned int newinsn = 0xe1a00000; /* nop. */ | |
b99bd4ef | 11493 | |
c19d1205 ZW |
11494 | newimm = encode_arm_immediate (value); |
11495 | temp = md_chars_to_number (buf, INSN_SIZE); | |
b99bd4ef | 11496 | |
c19d1205 ZW |
11497 | /* If the instruction will fail, see if we can fix things up by |
11498 | changing the opcode. */ | |
11499 | if (newimm == (unsigned int) FAIL | |
11500 | && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL) | |
11501 | { | |
11502 | /* No ? OK - try using two ADD instructions to generate | |
11503 | the value. */ | |
11504 | newimm = validate_immediate_twopart (value, & highpart); | |
b99bd4ef | 11505 | |
c19d1205 ZW |
11506 | /* Yes - then make sure that the second instruction is |
11507 | also an add. */ | |
11508 | if (newimm != (unsigned int) FAIL) | |
11509 | newinsn = temp; | |
11510 | /* Still No ? Try using a negated value. */ | |
11511 | else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL) | |
11512 | temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT; | |
11513 | /* Otherwise - give up. */ | |
11514 | else | |
11515 | { | |
11516 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11517 | _("unable to compute ADRL instructions for PC offset of 0x%lx"), | |
11518 | (long) value); | |
11519 | break; | |
11520 | } | |
b99bd4ef | 11521 | |
c19d1205 ZW |
11522 | /* Replace the first operand in the 2nd instruction (which |
11523 | is the PC) with the destination register. We have | |
11524 | already added in the PC in the first instruction and we | |
11525 | do not want to do it again. */ | |
11526 | newinsn &= ~ 0xf0000; | |
11527 | newinsn |= ((newinsn & 0x0f000) << 4); | |
11528 | } | |
b99bd4ef | 11529 | |
c19d1205 ZW |
11530 | newimm |= (temp & 0xfffff000); |
11531 | md_number_to_chars (buf, (valueT) newimm, INSN_SIZE); | |
b99bd4ef | 11532 | |
c19d1205 ZW |
11533 | highpart |= (newinsn & 0xfffff000); |
11534 | md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE); | |
11535 | } | |
11536 | break; | |
b99bd4ef | 11537 | |
c19d1205 | 11538 | case BFD_RELOC_ARM_OFFSET_IMM: |
00a97672 RS |
11539 | if (!fixP->fx_done && seg->use_rela_p) |
11540 | value = 0; | |
11541 | ||
c19d1205 ZW |
11542 | case BFD_RELOC_ARM_LITERAL: |
11543 | sign = value >= 0; | |
b99bd4ef | 11544 | |
c19d1205 ZW |
11545 | if (value < 0) |
11546 | value = - value; | |
b99bd4ef | 11547 | |
c19d1205 | 11548 | if (validate_offset_imm (value, 0) == FAIL) |
f03698e6 | 11549 | { |
c19d1205 ZW |
11550 | if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL) |
11551 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11552 | _("invalid literal constant: pool needs to be closer")); | |
11553 | else | |
11554 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11555 | _("bad immediate value for offset (%ld)"), | |
11556 | (long) value); | |
11557 | break; | |
f03698e6 RE |
11558 | } |
11559 | ||
c19d1205 ZW |
11560 | newval = md_chars_to_number (buf, INSN_SIZE); |
11561 | newval &= 0xff7ff000; | |
11562 | newval |= value | (sign ? INDEX_UP : 0); | |
11563 | md_number_to_chars (buf, newval, INSN_SIZE); | |
11564 | break; | |
b99bd4ef | 11565 | |
c19d1205 ZW |
11566 | case BFD_RELOC_ARM_OFFSET_IMM8: |
11567 | case BFD_RELOC_ARM_HWLITERAL: | |
11568 | sign = value >= 0; | |
b99bd4ef | 11569 | |
c19d1205 ZW |
11570 | if (value < 0) |
11571 | value = - value; | |
b99bd4ef | 11572 | |
c19d1205 | 11573 | if (validate_offset_imm (value, 1) == FAIL) |
b99bd4ef | 11574 | { |
c19d1205 ZW |
11575 | if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL) |
11576 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11577 | _("invalid literal constant: pool needs to be closer")); | |
11578 | else | |
11579 | as_bad (_("bad immediate value for half-word offset (%ld)"), | |
11580 | (long) value); | |
11581 | break; | |
b99bd4ef NC |
11582 | } |
11583 | ||
c19d1205 ZW |
11584 | newval = md_chars_to_number (buf, INSN_SIZE); |
11585 | newval &= 0xff7ff0f0; | |
11586 | newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0); | |
11587 | md_number_to_chars (buf, newval, INSN_SIZE); | |
11588 | break; | |
b99bd4ef | 11589 | |
c19d1205 ZW |
11590 | case BFD_RELOC_ARM_T32_OFFSET_U8: |
11591 | if (value < 0 || value > 1020 || value % 4 != 0) | |
11592 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11593 | _("bad immediate value for offset (%ld)"), (long) value); | |
11594 | value /= 4; | |
b99bd4ef | 11595 | |
c19d1205 | 11596 | newval = md_chars_to_number (buf+2, THUMB_SIZE); |
c19d1205 ZW |
11597 | newval |= value; |
11598 | md_number_to_chars (buf+2, newval, THUMB_SIZE); | |
11599 | break; | |
b99bd4ef | 11600 | |
c19d1205 ZW |
11601 | case BFD_RELOC_ARM_T32_OFFSET_IMM: |
11602 | /* This is a complicated relocation used for all varieties of Thumb32 | |
11603 | load/store instruction with immediate offset: | |
11604 | ||
11605 | 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit, | |
11606 | *4, optional writeback(W) | |
11607 | (doubleword load/store) | |
11608 | ||
11609 | 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel | |
11610 | 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit | |
11611 | 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction) | |
11612 | 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit | |
11613 | 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit | |
11614 | ||
11615 | Uppercase letters indicate bits that are already encoded at | |
11616 | this point. Lowercase letters are our problem. For the | |
11617 | second block of instructions, the secondary opcode nybble | |
11618 | (bits 8..11) is present, and bit 23 is zero, even if this is | |
11619 | a PC-relative operation. */ | |
11620 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
11621 | newval <<= 16; | |
11622 | newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE); | |
b99bd4ef | 11623 | |
c19d1205 | 11624 | if ((newval & 0xf0000000) == 0xe0000000) |
b99bd4ef | 11625 | { |
c19d1205 ZW |
11626 | /* Doubleword load/store: 8-bit offset, scaled by 4. */ |
11627 | if (value >= 0) | |
11628 | newval |= (1 << 23); | |
11629 | else | |
11630 | value = -value; | |
11631 | if (value % 4 != 0) | |
11632 | { | |
11633 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11634 | _("offset not a multiple of 4")); | |
11635 | break; | |
11636 | } | |
11637 | value /= 4; | |
216d22bc | 11638 | if (value > 0xff) |
c19d1205 ZW |
11639 | { |
11640 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11641 | _("offset out of range")); | |
11642 | break; | |
11643 | } | |
11644 | newval &= ~0xff; | |
b99bd4ef | 11645 | } |
c19d1205 | 11646 | else if ((newval & 0x000f0000) == 0x000f0000) |
b99bd4ef | 11647 | { |
c19d1205 ZW |
11648 | /* PC-relative, 12-bit offset. */ |
11649 | if (value >= 0) | |
11650 | newval |= (1 << 23); | |
11651 | else | |
11652 | value = -value; | |
216d22bc | 11653 | if (value > 0xfff) |
c19d1205 ZW |
11654 | { |
11655 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11656 | _("offset out of range")); | |
11657 | break; | |
11658 | } | |
11659 | newval &= ~0xfff; | |
b99bd4ef | 11660 | } |
c19d1205 | 11661 | else if ((newval & 0x00000100) == 0x00000100) |
b99bd4ef | 11662 | { |
c19d1205 ZW |
11663 | /* Writeback: 8-bit, +/- offset. */ |
11664 | if (value >= 0) | |
11665 | newval |= (1 << 9); | |
11666 | else | |
11667 | value = -value; | |
216d22bc | 11668 | if (value > 0xff) |
c19d1205 ZW |
11669 | { |
11670 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11671 | _("offset out of range")); | |
11672 | break; | |
11673 | } | |
11674 | newval &= ~0xff; | |
b99bd4ef | 11675 | } |
c19d1205 | 11676 | else if ((newval & 0x00000f00) == 0x00000e00) |
b99bd4ef | 11677 | { |
c19d1205 | 11678 | /* T-instruction: positive 8-bit offset. */ |
216d22bc | 11679 | if (value < 0 || value > 0xff) |
b99bd4ef | 11680 | { |
c19d1205 ZW |
11681 | as_bad_where (fixP->fx_file, fixP->fx_line, |
11682 | _("offset out of range")); | |
11683 | break; | |
b99bd4ef | 11684 | } |
c19d1205 ZW |
11685 | newval &= ~0xff; |
11686 | newval |= value; | |
b99bd4ef NC |
11687 | } |
11688 | else | |
b99bd4ef | 11689 | { |
c19d1205 ZW |
11690 | /* Positive 12-bit or negative 8-bit offset. */ |
11691 | int limit; | |
11692 | if (value >= 0) | |
b99bd4ef | 11693 | { |
c19d1205 ZW |
11694 | newval |= (1 << 23); |
11695 | limit = 0xfff; | |
11696 | } | |
11697 | else | |
11698 | { | |
11699 | value = -value; | |
11700 | limit = 0xff; | |
11701 | } | |
11702 | if (value > limit) | |
11703 | { | |
11704 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11705 | _("offset out of range")); | |
11706 | break; | |
b99bd4ef | 11707 | } |
c19d1205 | 11708 | newval &= ~limit; |
b99bd4ef | 11709 | } |
b99bd4ef | 11710 | |
c19d1205 ZW |
11711 | newval |= value; |
11712 | md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE); | |
11713 | md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE); | |
11714 | break; | |
404ff6b5 | 11715 | |
c19d1205 ZW |
11716 | case BFD_RELOC_ARM_SHIFT_IMM: |
11717 | newval = md_chars_to_number (buf, INSN_SIZE); | |
11718 | if (((unsigned long) value) > 32 | |
11719 | || (value == 32 | |
11720 | && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60))) | |
11721 | { | |
11722 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11723 | _("shift expression is too large")); | |
11724 | break; | |
11725 | } | |
404ff6b5 | 11726 | |
c19d1205 ZW |
11727 | if (value == 0) |
11728 | /* Shifts of zero must be done as lsl. */ | |
11729 | newval &= ~0x60; | |
11730 | else if (value == 32) | |
11731 | value = 0; | |
11732 | newval &= 0xfffff07f; | |
11733 | newval |= (value & 0x1f) << 7; | |
11734 | md_number_to_chars (buf, newval, INSN_SIZE); | |
11735 | break; | |
404ff6b5 | 11736 | |
c19d1205 | 11737 | case BFD_RELOC_ARM_T32_IMMEDIATE: |
92e90b6e | 11738 | case BFD_RELOC_ARM_T32_IMM12: |
e9f89963 | 11739 | case BFD_RELOC_ARM_T32_ADD_PC12: |
c19d1205 ZW |
11740 | /* We claim that this fixup has been processed here, |
11741 | even if in fact we generate an error because we do | |
11742 | not have a reloc for it, so tc_gen_reloc will reject it. */ | |
11743 | fixP->fx_done = 1; | |
404ff6b5 | 11744 | |
c19d1205 ZW |
11745 | if (fixP->fx_addsy |
11746 | && ! S_IS_DEFINED (fixP->fx_addsy)) | |
11747 | { | |
11748 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11749 | _("undefined symbol %s used as an immediate value"), | |
11750 | S_GET_NAME (fixP->fx_addsy)); | |
11751 | break; | |
11752 | } | |
404ff6b5 | 11753 | |
c19d1205 ZW |
11754 | newval = md_chars_to_number (buf, THUMB_SIZE); |
11755 | newval <<= 16; | |
11756 | newval |= md_chars_to_number (buf+2, THUMB_SIZE); | |
404ff6b5 | 11757 | |
e9f89963 PB |
11758 | /* FUTURE: Implement analogue of negate_data_op for T32. */ |
11759 | if (fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE) | |
ef8d22e6 PB |
11760 | { |
11761 | newimm = encode_thumb32_immediate (value); | |
11762 | if (newimm == (unsigned int) FAIL) | |
11763 | newimm = thumb32_negate_data_op (&newval, value); | |
11764 | } | |
e9f89963 | 11765 | else |
92e90b6e | 11766 | { |
e9f89963 PB |
11767 | /* 12 bit immediate for addw/subw. */ |
11768 | if (value < 0) | |
11769 | { | |
11770 | value = -value; | |
11771 | newval ^= 0x00a00000; | |
11772 | } | |
92e90b6e PB |
11773 | if (value > 0xfff) |
11774 | newimm = (unsigned int) FAIL; | |
11775 | else | |
11776 | newimm = value; | |
11777 | } | |
cc8a6dd0 | 11778 | |
c19d1205 | 11779 | if (newimm == (unsigned int)FAIL) |
3631a3c8 | 11780 | { |
c19d1205 ZW |
11781 | as_bad_where (fixP->fx_file, fixP->fx_line, |
11782 | _("invalid constant (%lx) after fixup"), | |
11783 | (unsigned long) value); | |
11784 | break; | |
3631a3c8 NC |
11785 | } |
11786 | ||
c19d1205 ZW |
11787 | newval |= (newimm & 0x800) << 15; |
11788 | newval |= (newimm & 0x700) << 4; | |
11789 | newval |= (newimm & 0x0ff); | |
cc8a6dd0 | 11790 | |
c19d1205 ZW |
11791 | md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE); |
11792 | md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE); | |
11793 | break; | |
a737bd4d | 11794 | |
3eb17e6b | 11795 | case BFD_RELOC_ARM_SMC: |
c19d1205 ZW |
11796 | if (((unsigned long) value) > 0xffff) |
11797 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
3eb17e6b | 11798 | _("invalid smc expression")); |
2fc8bdac | 11799 | newval = md_chars_to_number (buf, INSN_SIZE); |
c19d1205 ZW |
11800 | newval |= (value & 0xf) | ((value & 0xfff0) << 4); |
11801 | md_number_to_chars (buf, newval, INSN_SIZE); | |
11802 | break; | |
a737bd4d | 11803 | |
c19d1205 | 11804 | case BFD_RELOC_ARM_SWI: |
adbaf948 | 11805 | if (fixP->tc_fix_data != 0) |
c19d1205 ZW |
11806 | { |
11807 | if (((unsigned long) value) > 0xff) | |
11808 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11809 | _("invalid swi expression")); | |
2fc8bdac | 11810 | newval = md_chars_to_number (buf, THUMB_SIZE); |
c19d1205 ZW |
11811 | newval |= value; |
11812 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
11813 | } | |
11814 | else | |
11815 | { | |
11816 | if (((unsigned long) value) > 0x00ffffff) | |
11817 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11818 | _("invalid swi expression")); | |
2fc8bdac | 11819 | newval = md_chars_to_number (buf, INSN_SIZE); |
c19d1205 ZW |
11820 | newval |= value; |
11821 | md_number_to_chars (buf, newval, INSN_SIZE); | |
11822 | } | |
11823 | break; | |
a737bd4d | 11824 | |
c19d1205 ZW |
11825 | case BFD_RELOC_ARM_MULTI: |
11826 | if (((unsigned long) value) > 0xffff) | |
11827 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11828 | _("invalid expression in load/store multiple")); | |
11829 | newval = value | md_chars_to_number (buf, INSN_SIZE); | |
11830 | md_number_to_chars (buf, newval, INSN_SIZE); | |
11831 | break; | |
a737bd4d | 11832 | |
c19d1205 | 11833 | #ifdef OBJ_ELF |
39b41c9c PB |
11834 | case BFD_RELOC_ARM_PCREL_CALL: |
11835 | newval = md_chars_to_number (buf, INSN_SIZE); | |
11836 | if ((newval & 0xf0000000) == 0xf0000000) | |
11837 | temp = 1; | |
11838 | else | |
11839 | temp = 3; | |
11840 | goto arm_branch_common; | |
11841 | ||
11842 | case BFD_RELOC_ARM_PCREL_JUMP: | |
2fc8bdac | 11843 | case BFD_RELOC_ARM_PLT32: |
c19d1205 | 11844 | #endif |
39b41c9c PB |
11845 | case BFD_RELOC_ARM_PCREL_BRANCH: |
11846 | temp = 3; | |
11847 | goto arm_branch_common; | |
a737bd4d | 11848 | |
39b41c9c PB |
11849 | case BFD_RELOC_ARM_PCREL_BLX: |
11850 | temp = 1; | |
11851 | arm_branch_common: | |
c19d1205 | 11852 | /* We are going to store value (shifted right by two) in the |
39b41c9c PB |
11853 | instruction, in a 24 bit, signed field. Bits 26 through 32 either |
11854 | all clear or all set and bit 0 must be clear. For B/BL bit 1 must | |
11855 | also be be clear. */ | |
11856 | if (value & temp) | |
c19d1205 | 11857 | as_bad_where (fixP->fx_file, fixP->fx_line, |
2fc8bdac ZW |
11858 | _("misaligned branch destination")); |
11859 | if ((value & (offsetT)0xfe000000) != (offsetT)0 | |
11860 | && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000) | |
11861 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11862 | _("branch out of range")); | |
a737bd4d | 11863 | |
2fc8bdac | 11864 | if (fixP->fx_done || !seg->use_rela_p) |
c19d1205 | 11865 | { |
2fc8bdac ZW |
11866 | newval = md_chars_to_number (buf, INSN_SIZE); |
11867 | newval |= (value >> 2) & 0x00ffffff; | |
11868 | md_number_to_chars (buf, newval, INSN_SIZE); | |
c19d1205 | 11869 | } |
c19d1205 | 11870 | break; |
a737bd4d | 11871 | |
c19d1205 | 11872 | case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CZB */ |
2fc8bdac ZW |
11873 | /* CZB can only branch forward. */ |
11874 | if (value & ~0x7e) | |
11875 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11876 | _("branch out of range")); | |
a737bd4d | 11877 | |
2fc8bdac ZW |
11878 | if (fixP->fx_done || !seg->use_rela_p) |
11879 | { | |
11880 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
c19d1205 | 11881 | newval |= ((value & 0x2e) << 2) | ((value & 0x40) << 3); |
2fc8bdac ZW |
11882 | md_number_to_chars (buf, newval, THUMB_SIZE); |
11883 | } | |
c19d1205 | 11884 | break; |
a737bd4d | 11885 | |
c19d1205 | 11886 | case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */ |
2fc8bdac ZW |
11887 | if ((value & ~0xff) && ((value & ~0xff) != ~0xff)) |
11888 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11889 | _("branch out of range")); | |
a737bd4d | 11890 | |
2fc8bdac ZW |
11891 | if (fixP->fx_done || !seg->use_rela_p) |
11892 | { | |
11893 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
11894 | newval |= (value & 0x1ff) >> 1; | |
11895 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
11896 | } | |
c19d1205 | 11897 | break; |
a737bd4d | 11898 | |
c19d1205 | 11899 | case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */ |
2fc8bdac ZW |
11900 | if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff)) |
11901 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11902 | _("branch out of range")); | |
a737bd4d | 11903 | |
2fc8bdac ZW |
11904 | if (fixP->fx_done || !seg->use_rela_p) |
11905 | { | |
11906 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
11907 | newval |= (value & 0xfff) >> 1; | |
11908 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
11909 | } | |
c19d1205 | 11910 | break; |
a737bd4d | 11911 | |
c19d1205 | 11912 | case BFD_RELOC_THUMB_PCREL_BRANCH20: |
2fc8bdac ZW |
11913 | if ((value & ~0x1fffff) && ((value & ~0x1fffff) != ~0x1fffff)) |
11914 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11915 | _("conditional branch out of range")); | |
404ff6b5 | 11916 | |
2fc8bdac ZW |
11917 | if (fixP->fx_done || !seg->use_rela_p) |
11918 | { | |
11919 | offsetT newval2; | |
11920 | addressT S, J1, J2, lo, hi; | |
404ff6b5 | 11921 | |
2fc8bdac ZW |
11922 | S = (value & 0x00100000) >> 20; |
11923 | J2 = (value & 0x00080000) >> 19; | |
11924 | J1 = (value & 0x00040000) >> 18; | |
11925 | hi = (value & 0x0003f000) >> 12; | |
11926 | lo = (value & 0x00000ffe) >> 1; | |
6c43fab6 | 11927 | |
2fc8bdac ZW |
11928 | newval = md_chars_to_number (buf, THUMB_SIZE); |
11929 | newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE); | |
11930 | newval |= (S << 10) | hi; | |
11931 | newval2 |= (J1 << 13) | (J2 << 11) | lo; | |
11932 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
11933 | md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE); | |
11934 | } | |
c19d1205 | 11935 | break; |
6c43fab6 | 11936 | |
c19d1205 ZW |
11937 | case BFD_RELOC_THUMB_PCREL_BLX: |
11938 | case BFD_RELOC_THUMB_PCREL_BRANCH23: | |
2fc8bdac ZW |
11939 | if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff)) |
11940 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11941 | _("branch out of range")); | |
404ff6b5 | 11942 | |
2fc8bdac ZW |
11943 | if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX) |
11944 | /* For a BLX instruction, make sure that the relocation is rounded up | |
11945 | to a word boundary. This follows the semantics of the instruction | |
11946 | which specifies that bit 1 of the target address will come from bit | |
11947 | 1 of the base address. */ | |
11948 | value = (value + 1) & ~ 1; | |
404ff6b5 | 11949 | |
2fc8bdac | 11950 | if (fixP->fx_done || !seg->use_rela_p) |
c19d1205 | 11951 | { |
2fc8bdac ZW |
11952 | offsetT newval2; |
11953 | ||
11954 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
11955 | newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE); | |
11956 | newval |= (value & 0x7fffff) >> 12; | |
11957 | newval2 |= (value & 0xfff) >> 1; | |
11958 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
11959 | md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE); | |
c19d1205 | 11960 | } |
c19d1205 | 11961 | break; |
404ff6b5 | 11962 | |
c19d1205 | 11963 | case BFD_RELOC_THUMB_PCREL_BRANCH25: |
2fc8bdac ZW |
11964 | if ((value & ~0x1ffffff) && ((value & ~0x1ffffff) != ~0x1ffffff)) |
11965 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
11966 | _("branch out of range")); | |
6c43fab6 | 11967 | |
2fc8bdac ZW |
11968 | if (fixP->fx_done || !seg->use_rela_p) |
11969 | { | |
11970 | offsetT newval2; | |
11971 | addressT S, I1, I2, lo, hi; | |
6c43fab6 | 11972 | |
2fc8bdac ZW |
11973 | S = (value & 0x01000000) >> 24; |
11974 | I1 = (value & 0x00800000) >> 23; | |
11975 | I2 = (value & 0x00400000) >> 22; | |
11976 | hi = (value & 0x003ff000) >> 12; | |
11977 | lo = (value & 0x00000ffe) >> 1; | |
6c43fab6 | 11978 | |
2fc8bdac ZW |
11979 | I1 = !(I1 ^ S); |
11980 | I2 = !(I2 ^ S); | |
a737bd4d | 11981 | |
2fc8bdac ZW |
11982 | newval = md_chars_to_number (buf, THUMB_SIZE); |
11983 | newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE); | |
11984 | newval |= (S << 10) | hi; | |
11985 | newval2 |= (I1 << 13) | (I2 << 11) | lo; | |
11986 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
11987 | md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE); | |
11988 | } | |
11989 | break; | |
a737bd4d | 11990 | |
2fc8bdac ZW |
11991 | case BFD_RELOC_8: |
11992 | if (fixP->fx_done || !seg->use_rela_p) | |
11993 | md_number_to_chars (buf, value, 1); | |
c19d1205 | 11994 | break; |
a737bd4d | 11995 | |
c19d1205 | 11996 | case BFD_RELOC_16: |
2fc8bdac | 11997 | if (fixP->fx_done || !seg->use_rela_p) |
c19d1205 | 11998 | md_number_to_chars (buf, value, 2); |
c19d1205 | 11999 | break; |
a737bd4d | 12000 | |
c19d1205 ZW |
12001 | #ifdef OBJ_ELF |
12002 | case BFD_RELOC_ARM_TLS_GD32: | |
12003 | case BFD_RELOC_ARM_TLS_LE32: | |
12004 | case BFD_RELOC_ARM_TLS_IE32: | |
12005 | case BFD_RELOC_ARM_TLS_LDM32: | |
12006 | case BFD_RELOC_ARM_TLS_LDO32: | |
12007 | S_SET_THREAD_LOCAL (fixP->fx_addsy); | |
12008 | /* fall through */ | |
6c43fab6 | 12009 | |
c19d1205 ZW |
12010 | case BFD_RELOC_ARM_GOT32: |
12011 | case BFD_RELOC_ARM_GOTOFF: | |
12012 | case BFD_RELOC_ARM_TARGET2: | |
2fc8bdac ZW |
12013 | if (fixP->fx_done || !seg->use_rela_p) |
12014 | md_number_to_chars (buf, 0, 4); | |
c19d1205 ZW |
12015 | break; |
12016 | #endif | |
6c43fab6 | 12017 | |
c19d1205 ZW |
12018 | case BFD_RELOC_RVA: |
12019 | case BFD_RELOC_32: | |
12020 | case BFD_RELOC_ARM_TARGET1: | |
12021 | case BFD_RELOC_ARM_ROSEGREL32: | |
12022 | case BFD_RELOC_ARM_SBREL32: | |
12023 | case BFD_RELOC_32_PCREL: | |
2fc8bdac | 12024 | if (fixP->fx_done || !seg->use_rela_p) |
c19d1205 | 12025 | md_number_to_chars (buf, value, 4); |
c19d1205 | 12026 | break; |
6c43fab6 | 12027 | |
c19d1205 ZW |
12028 | #ifdef OBJ_ELF |
12029 | case BFD_RELOC_ARM_PREL31: | |
2fc8bdac | 12030 | if (fixP->fx_done || !seg->use_rela_p) |
c19d1205 ZW |
12031 | { |
12032 | newval = md_chars_to_number (buf, 4) & 0x80000000; | |
12033 | if ((value ^ (value >> 1)) & 0x40000000) | |
12034 | { | |
12035 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12036 | _("rel31 relocation overflow")); | |
12037 | } | |
12038 | newval |= value & 0x7fffffff; | |
12039 | md_number_to_chars (buf, newval, 4); | |
12040 | } | |
12041 | break; | |
c19d1205 | 12042 | #endif |
a737bd4d | 12043 | |
c19d1205 | 12044 | case BFD_RELOC_ARM_CP_OFF_IMM: |
8f06b2d8 | 12045 | case BFD_RELOC_ARM_T32_CP_OFF_IMM: |
c19d1205 ZW |
12046 | if (value < -1023 || value > 1023 || (value & 3)) |
12047 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12048 | _("co-processor offset out of range")); | |
12049 | cp_off_common: | |
12050 | sign = value >= 0; | |
12051 | if (value < 0) | |
12052 | value = -value; | |
8f06b2d8 PB |
12053 | if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM |
12054 | || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2) | |
12055 | newval = md_chars_to_number (buf, INSN_SIZE); | |
12056 | else | |
12057 | newval = get_thumb32_insn (buf); | |
12058 | newval &= 0xff7fff00; | |
c19d1205 ZW |
12059 | newval |= (value >> 2) | (sign ? INDEX_UP : 0); |
12060 | if (value == 0) | |
12061 | newval &= ~WRITE_BACK; | |
8f06b2d8 PB |
12062 | if (fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM |
12063 | || fixP->fx_r_type == BFD_RELOC_ARM_CP_OFF_IMM_S2) | |
12064 | md_number_to_chars (buf, newval, INSN_SIZE); | |
12065 | else | |
12066 | put_thumb32_insn (buf, newval); | |
c19d1205 | 12067 | break; |
a737bd4d | 12068 | |
c19d1205 | 12069 | case BFD_RELOC_ARM_CP_OFF_IMM_S2: |
8f06b2d8 | 12070 | case BFD_RELOC_ARM_T32_CP_OFF_IMM_S2: |
c19d1205 ZW |
12071 | if (value < -255 || value > 255) |
12072 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12073 | _("co-processor offset out of range")); | |
12074 | goto cp_off_common; | |
6c43fab6 | 12075 | |
c19d1205 ZW |
12076 | case BFD_RELOC_ARM_THUMB_OFFSET: |
12077 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
12078 | /* Exactly what ranges, and where the offset is inserted depends | |
12079 | on the type of instruction, we can establish this from the | |
12080 | top 4 bits. */ | |
12081 | switch (newval >> 12) | |
12082 | { | |
12083 | case 4: /* PC load. */ | |
12084 | /* Thumb PC loads are somewhat odd, bit 1 of the PC is | |
12085 | forced to zero for these loads; md_pcrel_from has already | |
12086 | compensated for this. */ | |
12087 | if (value & 3) | |
12088 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12089 | _("invalid offset, target not word aligned (0x%08lX)"), | |
0359e808 NC |
12090 | (((unsigned long) fixP->fx_frag->fr_address |
12091 | + (unsigned long) fixP->fx_where) & ~3) | |
12092 | + (unsigned long) value); | |
a737bd4d | 12093 | |
c19d1205 ZW |
12094 | if (value & ~0x3fc) |
12095 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12096 | _("invalid offset, value too big (0x%08lX)"), | |
12097 | (long) value); | |
a737bd4d | 12098 | |
c19d1205 ZW |
12099 | newval |= value >> 2; |
12100 | break; | |
a737bd4d | 12101 | |
c19d1205 ZW |
12102 | case 9: /* SP load/store. */ |
12103 | if (value & ~0x3fc) | |
12104 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12105 | _("invalid offset, value too big (0x%08lX)"), | |
12106 | (long) value); | |
12107 | newval |= value >> 2; | |
12108 | break; | |
6c43fab6 | 12109 | |
c19d1205 ZW |
12110 | case 6: /* Word load/store. */ |
12111 | if (value & ~0x7c) | |
12112 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12113 | _("invalid offset, value too big (0x%08lX)"), | |
12114 | (long) value); | |
12115 | newval |= value << 4; /* 6 - 2. */ | |
12116 | break; | |
a737bd4d | 12117 | |
c19d1205 ZW |
12118 | case 7: /* Byte load/store. */ |
12119 | if (value & ~0x1f) | |
12120 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12121 | _("invalid offset, value too big (0x%08lX)"), | |
12122 | (long) value); | |
12123 | newval |= value << 6; | |
12124 | break; | |
a737bd4d | 12125 | |
c19d1205 ZW |
12126 | case 8: /* Halfword load/store. */ |
12127 | if (value & ~0x3e) | |
12128 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12129 | _("invalid offset, value too big (0x%08lX)"), | |
12130 | (long) value); | |
12131 | newval |= value << 5; /* 6 - 1. */ | |
12132 | break; | |
a737bd4d | 12133 | |
c19d1205 ZW |
12134 | default: |
12135 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12136 | "Unable to process relocation for thumb opcode: %lx", | |
12137 | (unsigned long) newval); | |
12138 | break; | |
12139 | } | |
12140 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
12141 | break; | |
a737bd4d | 12142 | |
c19d1205 ZW |
12143 | case BFD_RELOC_ARM_THUMB_ADD: |
12144 | /* This is a complicated relocation, since we use it for all of | |
12145 | the following immediate relocations: | |
a737bd4d | 12146 | |
c19d1205 ZW |
12147 | 3bit ADD/SUB |
12148 | 8bit ADD/SUB | |
12149 | 9bit ADD/SUB SP word-aligned | |
12150 | 10bit ADD PC/SP word-aligned | |
a737bd4d | 12151 | |
c19d1205 ZW |
12152 | The type of instruction being processed is encoded in the |
12153 | instruction field: | |
a737bd4d | 12154 | |
c19d1205 ZW |
12155 | 0x8000 SUB |
12156 | 0x00F0 Rd | |
12157 | 0x000F Rs | |
12158 | */ | |
12159 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
12160 | { | |
12161 | int rd = (newval >> 4) & 0xf; | |
12162 | int rs = newval & 0xf; | |
12163 | int subtract = !!(newval & 0x8000); | |
a737bd4d | 12164 | |
c19d1205 ZW |
12165 | /* Check for HI regs, only very restricted cases allowed: |
12166 | Adjusting SP, and using PC or SP to get an address. */ | |
12167 | if ((rd > 7 && (rd != REG_SP || rs != REG_SP)) | |
12168 | || (rs > 7 && rs != REG_SP && rs != REG_PC)) | |
12169 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12170 | _("invalid Hi register with immediate")); | |
a737bd4d | 12171 | |
c19d1205 ZW |
12172 | /* If value is negative, choose the opposite instruction. */ |
12173 | if (value < 0) | |
12174 | { | |
12175 | value = -value; | |
12176 | subtract = !subtract; | |
12177 | if (value < 0) | |
12178 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12179 | _("immediate value out of range")); | |
12180 | } | |
a737bd4d | 12181 | |
c19d1205 ZW |
12182 | if (rd == REG_SP) |
12183 | { | |
12184 | if (value & ~0x1fc) | |
12185 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12186 | _("invalid immediate for stack address calculation")); | |
12187 | newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST; | |
12188 | newval |= value >> 2; | |
12189 | } | |
12190 | else if (rs == REG_PC || rs == REG_SP) | |
12191 | { | |
12192 | if (subtract || value & ~0x3fc) | |
12193 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12194 | _("invalid immediate for address calculation (value = 0x%08lX)"), | |
12195 | (unsigned long) value); | |
12196 | newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP); | |
12197 | newval |= rd << 8; | |
12198 | newval |= value >> 2; | |
12199 | } | |
12200 | else if (rs == rd) | |
12201 | { | |
12202 | if (value & ~0xff) | |
12203 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12204 | _("immediate value out of range")); | |
12205 | newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8; | |
12206 | newval |= (rd << 8) | value; | |
12207 | } | |
12208 | else | |
12209 | { | |
12210 | if (value & ~0x7) | |
12211 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12212 | _("immediate value out of range")); | |
12213 | newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3; | |
12214 | newval |= rd | (rs << 3) | (value << 6); | |
12215 | } | |
12216 | } | |
12217 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
12218 | break; | |
a737bd4d | 12219 | |
c19d1205 ZW |
12220 | case BFD_RELOC_ARM_THUMB_IMM: |
12221 | newval = md_chars_to_number (buf, THUMB_SIZE); | |
12222 | if (value < 0 || value > 255) | |
12223 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12224 | _("invalid immediate: %ld is too large"), | |
12225 | (long) value); | |
12226 | newval |= value; | |
12227 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
12228 | break; | |
a737bd4d | 12229 | |
c19d1205 ZW |
12230 | case BFD_RELOC_ARM_THUMB_SHIFT: |
12231 | /* 5bit shift value (0..32). LSL cannot take 32. */ | |
12232 | newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f; | |
12233 | temp = newval & 0xf800; | |
12234 | if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I)) | |
12235 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12236 | _("invalid shift value: %ld"), (long) value); | |
12237 | /* Shifts of zero must be encoded as LSL. */ | |
12238 | if (value == 0) | |
12239 | newval = (newval & 0x003f) | T_OPCODE_LSL_I; | |
12240 | /* Shifts of 32 are encoded as zero. */ | |
12241 | else if (value == 32) | |
12242 | value = 0; | |
12243 | newval |= value << 6; | |
12244 | md_number_to_chars (buf, newval, THUMB_SIZE); | |
12245 | break; | |
a737bd4d | 12246 | |
c19d1205 ZW |
12247 | case BFD_RELOC_VTABLE_INHERIT: |
12248 | case BFD_RELOC_VTABLE_ENTRY: | |
12249 | fixP->fx_done = 0; | |
12250 | return; | |
6c43fab6 | 12251 | |
c19d1205 ZW |
12252 | case BFD_RELOC_UNUSED: |
12253 | default: | |
12254 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
12255 | _("bad relocation fixup type (%d)"), fixP->fx_r_type); | |
12256 | } | |
6c43fab6 RE |
12257 | } |
12258 | ||
c19d1205 ZW |
12259 | /* Translate internal representation of relocation info to BFD target |
12260 | format. */ | |
a737bd4d | 12261 | |
c19d1205 | 12262 | arelent * |
00a97672 | 12263 | tc_gen_reloc (asection *section, fixS *fixp) |
a737bd4d | 12264 | { |
c19d1205 ZW |
12265 | arelent * reloc; |
12266 | bfd_reloc_code_real_type code; | |
a737bd4d | 12267 | |
c19d1205 | 12268 | reloc = xmalloc (sizeof (arelent)); |
a737bd4d | 12269 | |
c19d1205 ZW |
12270 | reloc->sym_ptr_ptr = xmalloc (sizeof (asymbol *)); |
12271 | *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy); | |
12272 | reloc->address = fixp->fx_frag->fr_address + fixp->fx_where; | |
a737bd4d | 12273 | |
2fc8bdac | 12274 | if (fixp->fx_pcrel) |
00a97672 RS |
12275 | { |
12276 | if (section->use_rela_p) | |
12277 | fixp->fx_offset -= md_pcrel_from_section (fixp, section); | |
12278 | else | |
12279 | fixp->fx_offset = reloc->address; | |
12280 | } | |
c19d1205 | 12281 | reloc->addend = fixp->fx_offset; |
a737bd4d | 12282 | |
c19d1205 | 12283 | switch (fixp->fx_r_type) |
a737bd4d | 12284 | { |
c19d1205 ZW |
12285 | case BFD_RELOC_8: |
12286 | if (fixp->fx_pcrel) | |
12287 | { | |
12288 | code = BFD_RELOC_8_PCREL; | |
12289 | break; | |
12290 | } | |
a737bd4d | 12291 | |
c19d1205 ZW |
12292 | case BFD_RELOC_16: |
12293 | if (fixp->fx_pcrel) | |
12294 | { | |
12295 | code = BFD_RELOC_16_PCREL; | |
12296 | break; | |
12297 | } | |
6c43fab6 | 12298 | |
c19d1205 ZW |
12299 | case BFD_RELOC_32: |
12300 | if (fixp->fx_pcrel) | |
12301 | { | |
12302 | code = BFD_RELOC_32_PCREL; | |
12303 | break; | |
12304 | } | |
a737bd4d | 12305 | |
c19d1205 ZW |
12306 | case BFD_RELOC_NONE: |
12307 | case BFD_RELOC_ARM_PCREL_BRANCH: | |
12308 | case BFD_RELOC_ARM_PCREL_BLX: | |
12309 | case BFD_RELOC_RVA: | |
12310 | case BFD_RELOC_THUMB_PCREL_BRANCH7: | |
12311 | case BFD_RELOC_THUMB_PCREL_BRANCH9: | |
12312 | case BFD_RELOC_THUMB_PCREL_BRANCH12: | |
12313 | case BFD_RELOC_THUMB_PCREL_BRANCH20: | |
12314 | case BFD_RELOC_THUMB_PCREL_BRANCH23: | |
12315 | case BFD_RELOC_THUMB_PCREL_BRANCH25: | |
12316 | case BFD_RELOC_THUMB_PCREL_BLX: | |
12317 | case BFD_RELOC_VTABLE_ENTRY: | |
12318 | case BFD_RELOC_VTABLE_INHERIT: | |
12319 | code = fixp->fx_r_type; | |
12320 | break; | |
a737bd4d | 12321 | |
c19d1205 ZW |
12322 | case BFD_RELOC_ARM_LITERAL: |
12323 | case BFD_RELOC_ARM_HWLITERAL: | |
12324 | /* If this is called then the a literal has | |
12325 | been referenced across a section boundary. */ | |
12326 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
12327 | _("literal referenced across section boundary")); | |
12328 | return NULL; | |
a737bd4d | 12329 | |
c19d1205 ZW |
12330 | #ifdef OBJ_ELF |
12331 | case BFD_RELOC_ARM_GOT32: | |
12332 | case BFD_RELOC_ARM_GOTOFF: | |
12333 | case BFD_RELOC_ARM_PLT32: | |
12334 | case BFD_RELOC_ARM_TARGET1: | |
12335 | case BFD_RELOC_ARM_ROSEGREL32: | |
12336 | case BFD_RELOC_ARM_SBREL32: | |
12337 | case BFD_RELOC_ARM_PREL31: | |
12338 | case BFD_RELOC_ARM_TARGET2: | |
12339 | case BFD_RELOC_ARM_TLS_LE32: | |
12340 | case BFD_RELOC_ARM_TLS_LDO32: | |
39b41c9c PB |
12341 | case BFD_RELOC_ARM_PCREL_CALL: |
12342 | case BFD_RELOC_ARM_PCREL_JUMP: | |
c19d1205 ZW |
12343 | code = fixp->fx_r_type; |
12344 | break; | |
a737bd4d | 12345 | |
c19d1205 ZW |
12346 | case BFD_RELOC_ARM_TLS_GD32: |
12347 | case BFD_RELOC_ARM_TLS_IE32: | |
12348 | case BFD_RELOC_ARM_TLS_LDM32: | |
12349 | /* BFD will include the symbol's address in the addend. | |
12350 | But we don't want that, so subtract it out again here. */ | |
12351 | if (!S_IS_COMMON (fixp->fx_addsy)) | |
12352 | reloc->addend -= (*reloc->sym_ptr_ptr)->value; | |
12353 | code = fixp->fx_r_type; | |
12354 | break; | |
12355 | #endif | |
a737bd4d | 12356 | |
c19d1205 ZW |
12357 | case BFD_RELOC_ARM_IMMEDIATE: |
12358 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
12359 | _("internal relocation (type: IMMEDIATE) not fixed up")); | |
12360 | return NULL; | |
a737bd4d | 12361 | |
c19d1205 ZW |
12362 | case BFD_RELOC_ARM_ADRL_IMMEDIATE: |
12363 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
12364 | _("ADRL used for a symbol not defined in the same file")); | |
12365 | return NULL; | |
a737bd4d | 12366 | |
c19d1205 | 12367 | case BFD_RELOC_ARM_OFFSET_IMM: |
00a97672 RS |
12368 | if (section->use_rela_p) |
12369 | { | |
12370 | code = fixp->fx_r_type; | |
12371 | break; | |
12372 | } | |
12373 | ||
c19d1205 ZW |
12374 | if (fixp->fx_addsy != NULL |
12375 | && !S_IS_DEFINED (fixp->fx_addsy) | |
12376 | && S_IS_LOCAL (fixp->fx_addsy)) | |
a737bd4d | 12377 | { |
c19d1205 ZW |
12378 | as_bad_where (fixp->fx_file, fixp->fx_line, |
12379 | _("undefined local label `%s'"), | |
12380 | S_GET_NAME (fixp->fx_addsy)); | |
12381 | return NULL; | |
a737bd4d NC |
12382 | } |
12383 | ||
c19d1205 ZW |
12384 | as_bad_where (fixp->fx_file, fixp->fx_line, |
12385 | _("internal_relocation (type: OFFSET_IMM) not fixed up")); | |
12386 | return NULL; | |
a737bd4d | 12387 | |
c19d1205 ZW |
12388 | default: |
12389 | { | |
12390 | char * type; | |
6c43fab6 | 12391 | |
c19d1205 ZW |
12392 | switch (fixp->fx_r_type) |
12393 | { | |
12394 | case BFD_RELOC_NONE: type = "NONE"; break; | |
12395 | case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break; | |
12396 | case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break; | |
3eb17e6b | 12397 | case BFD_RELOC_ARM_SMC: type = "SMC"; break; |
c19d1205 ZW |
12398 | case BFD_RELOC_ARM_SWI: type = "SWI"; break; |
12399 | case BFD_RELOC_ARM_MULTI: type = "MULTI"; break; | |
12400 | case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break; | |
8f06b2d8 | 12401 | case BFD_RELOC_ARM_T32_CP_OFF_IMM: type = "T32_CP_OFF_IMM"; break; |
c19d1205 ZW |
12402 | case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break; |
12403 | case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break; | |
12404 | case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break; | |
12405 | case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break; | |
12406 | default: type = _("<unknown>"); break; | |
12407 | } | |
12408 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
12409 | _("cannot represent %s relocation in this object file format"), | |
12410 | type); | |
12411 | return NULL; | |
12412 | } | |
a737bd4d | 12413 | } |
6c43fab6 | 12414 | |
c19d1205 ZW |
12415 | #ifdef OBJ_ELF |
12416 | if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32) | |
12417 | && GOT_symbol | |
12418 | && fixp->fx_addsy == GOT_symbol) | |
12419 | { | |
12420 | code = BFD_RELOC_ARM_GOTPC; | |
12421 | reloc->addend = fixp->fx_offset = reloc->address; | |
12422 | } | |
12423 | #endif | |
6c43fab6 | 12424 | |
c19d1205 | 12425 | reloc->howto = bfd_reloc_type_lookup (stdoutput, code); |
6c43fab6 | 12426 | |
c19d1205 ZW |
12427 | if (reloc->howto == NULL) |
12428 | { | |
12429 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
12430 | _("cannot represent %s relocation in this object file format"), | |
12431 | bfd_get_reloc_code_name (code)); | |
12432 | return NULL; | |
12433 | } | |
6c43fab6 | 12434 | |
c19d1205 ZW |
12435 | /* HACK: Since arm ELF uses Rel instead of Rela, encode the |
12436 | vtable entry to be used in the relocation's section offset. */ | |
12437 | if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
12438 | reloc->address = fixp->fx_offset; | |
6c43fab6 | 12439 | |
c19d1205 | 12440 | return reloc; |
6c43fab6 RE |
12441 | } |
12442 | ||
c19d1205 | 12443 | /* This fix_new is called by cons via TC_CONS_FIX_NEW. */ |
6c43fab6 | 12444 | |
c19d1205 ZW |
12445 | void |
12446 | cons_fix_new_arm (fragS * frag, | |
12447 | int where, | |
12448 | int size, | |
12449 | expressionS * exp) | |
6c43fab6 | 12450 | { |
c19d1205 ZW |
12451 | bfd_reloc_code_real_type type; |
12452 | int pcrel = 0; | |
6c43fab6 | 12453 | |
c19d1205 ZW |
12454 | /* Pick a reloc. |
12455 | FIXME: @@ Should look at CPU word size. */ | |
12456 | switch (size) | |
12457 | { | |
12458 | case 1: | |
12459 | type = BFD_RELOC_8; | |
12460 | break; | |
12461 | case 2: | |
12462 | type = BFD_RELOC_16; | |
12463 | break; | |
12464 | case 4: | |
12465 | default: | |
12466 | type = BFD_RELOC_32; | |
12467 | break; | |
12468 | case 8: | |
12469 | type = BFD_RELOC_64; | |
12470 | break; | |
12471 | } | |
6c43fab6 | 12472 | |
c19d1205 ZW |
12473 | fix_new_exp (frag, where, (int) size, exp, pcrel, type); |
12474 | } | |
6c43fab6 | 12475 | |
c19d1205 ZW |
12476 | #if defined OBJ_COFF || defined OBJ_ELF |
12477 | void | |
12478 | arm_validate_fix (fixS * fixP) | |
6c43fab6 | 12479 | { |
c19d1205 ZW |
12480 | /* If the destination of the branch is a defined symbol which does not have |
12481 | the THUMB_FUNC attribute, then we must be calling a function which has | |
12482 | the (interfacearm) attribute. We look for the Thumb entry point to that | |
12483 | function and change the branch to refer to that function instead. */ | |
12484 | if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23 | |
12485 | && fixP->fx_addsy != NULL | |
12486 | && S_IS_DEFINED (fixP->fx_addsy) | |
12487 | && ! THUMB_IS_FUNC (fixP->fx_addsy)) | |
6c43fab6 | 12488 | { |
c19d1205 | 12489 | fixP->fx_addsy = find_real_start (fixP->fx_addsy); |
6c43fab6 | 12490 | } |
c19d1205 ZW |
12491 | } |
12492 | #endif | |
6c43fab6 | 12493 | |
c19d1205 ZW |
12494 | int |
12495 | arm_force_relocation (struct fix * fixp) | |
12496 | { | |
12497 | #if defined (OBJ_COFF) && defined (TE_PE) | |
12498 | if (fixp->fx_r_type == BFD_RELOC_RVA) | |
12499 | return 1; | |
12500 | #endif | |
6c43fab6 | 12501 | |
c19d1205 ZW |
12502 | /* Resolve these relocations even if the symbol is extern or weak. */ |
12503 | if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE | |
12504 | || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM | |
0110f2b8 PB |
12505 | || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE |
12506 | || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE | |
12507 | || fixp->fx_r_type == BFD_RELOC_ARM_T32_IMM12 | |
12508 | || fixp->fx_r_type == BFD_RELOC_ARM_T32_ADD_PC12) | |
c19d1205 | 12509 | return 0; |
a737bd4d | 12510 | |
c19d1205 | 12511 | return generic_force_reloc (fixp); |
404ff6b5 AH |
12512 | } |
12513 | ||
c19d1205 ZW |
12514 | #ifdef OBJ_COFF |
12515 | /* This is a little hack to help the gas/arm/adrl.s test. It prevents | |
12516 | local labels from being added to the output symbol table when they | |
12517 | are used with the ADRL pseudo op. The ADRL relocation should always | |
12518 | be resolved before the binbary is emitted, so it is safe to say that | |
12519 | it is adjustable. */ | |
404ff6b5 | 12520 | |
c19d1205 ZW |
12521 | bfd_boolean |
12522 | arm_fix_adjustable (fixS * fixP) | |
404ff6b5 | 12523 | { |
c19d1205 ZW |
12524 | if (fixP->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE) |
12525 | return 1; | |
12526 | return 0; | |
404ff6b5 | 12527 | } |
c19d1205 | 12528 | #endif |
404ff6b5 | 12529 | |
c19d1205 ZW |
12530 | #ifdef OBJ_ELF |
12531 | /* Relocations against Thumb function names must be left unadjusted, | |
12532 | so that the linker can use this information to correctly set the | |
12533 | bottom bit of their addresses. The MIPS version of this function | |
12534 | also prevents relocations that are mips-16 specific, but I do not | |
12535 | know why it does this. | |
404ff6b5 | 12536 | |
c19d1205 ZW |
12537 | FIXME: |
12538 | There is one other problem that ought to be addressed here, but | |
12539 | which currently is not: Taking the address of a label (rather | |
12540 | than a function) and then later jumping to that address. Such | |
12541 | addresses also ought to have their bottom bit set (assuming that | |
12542 | they reside in Thumb code), but at the moment they will not. */ | |
404ff6b5 | 12543 | |
c19d1205 ZW |
12544 | bfd_boolean |
12545 | arm_fix_adjustable (fixS * fixP) | |
404ff6b5 | 12546 | { |
c19d1205 ZW |
12547 | if (fixP->fx_addsy == NULL) |
12548 | return 1; | |
404ff6b5 | 12549 | |
c19d1205 ZW |
12550 | if (THUMB_IS_FUNC (fixP->fx_addsy) |
12551 | && fixP->fx_subsy == NULL) | |
12552 | return 0; | |
a737bd4d | 12553 | |
c19d1205 ZW |
12554 | /* We need the symbol name for the VTABLE entries. */ |
12555 | if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT | |
12556 | || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
12557 | return 0; | |
404ff6b5 | 12558 | |
c19d1205 ZW |
12559 | /* Don't allow symbols to be discarded on GOT related relocs. */ |
12560 | if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32 | |
12561 | || fixP->fx_r_type == BFD_RELOC_ARM_GOT32 | |
12562 | || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF | |
12563 | || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32 | |
12564 | || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32 | |
12565 | || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32 | |
12566 | || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32 | |
12567 | || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32 | |
12568 | || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2) | |
12569 | return 0; | |
a737bd4d | 12570 | |
c19d1205 | 12571 | return 1; |
a737bd4d | 12572 | } |
404ff6b5 | 12573 | |
c19d1205 ZW |
12574 | const char * |
12575 | elf32_arm_target_format (void) | |
404ff6b5 | 12576 | { |
c19d1205 ZW |
12577 | #ifdef TE_SYMBIAN |
12578 | return (target_big_endian | |
12579 | ? "elf32-bigarm-symbian" | |
12580 | : "elf32-littlearm-symbian"); | |
12581 | #elif defined (TE_VXWORKS) | |
12582 | return (target_big_endian | |
12583 | ? "elf32-bigarm-vxworks" | |
12584 | : "elf32-littlearm-vxworks"); | |
12585 | #else | |
12586 | if (target_big_endian) | |
12587 | return "elf32-bigarm"; | |
12588 | else | |
12589 | return "elf32-littlearm"; | |
12590 | #endif | |
404ff6b5 AH |
12591 | } |
12592 | ||
c19d1205 ZW |
12593 | void |
12594 | armelf_frob_symbol (symbolS * symp, | |
12595 | int * puntp) | |
404ff6b5 | 12596 | { |
c19d1205 ZW |
12597 | elf_frob_symbol (symp, puntp); |
12598 | } | |
12599 | #endif | |
404ff6b5 | 12600 | |
c19d1205 | 12601 | /* MD interface: Finalization. */ |
a737bd4d | 12602 | |
c19d1205 ZW |
12603 | /* A good place to do this, although this was probably not intended |
12604 | for this kind of use. We need to dump the literal pool before | |
12605 | references are made to a null symbol pointer. */ | |
a737bd4d | 12606 | |
c19d1205 ZW |
12607 | void |
12608 | arm_cleanup (void) | |
12609 | { | |
12610 | literal_pool * pool; | |
a737bd4d | 12611 | |
c19d1205 ZW |
12612 | for (pool = list_of_pools; pool; pool = pool->next) |
12613 | { | |
12614 | /* Put it at the end of the relevent section. */ | |
12615 | subseg_set (pool->section, pool->sub_section); | |
12616 | #ifdef OBJ_ELF | |
12617 | arm_elf_change_section (); | |
12618 | #endif | |
12619 | s_ltorg (0); | |
12620 | } | |
404ff6b5 AH |
12621 | } |
12622 | ||
c19d1205 ZW |
12623 | /* Adjust the symbol table. This marks Thumb symbols as distinct from |
12624 | ARM ones. */ | |
404ff6b5 | 12625 | |
c19d1205 ZW |
12626 | void |
12627 | arm_adjust_symtab (void) | |
404ff6b5 | 12628 | { |
c19d1205 ZW |
12629 | #ifdef OBJ_COFF |
12630 | symbolS * sym; | |
404ff6b5 | 12631 | |
c19d1205 ZW |
12632 | for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym)) |
12633 | { | |
12634 | if (ARM_IS_THUMB (sym)) | |
12635 | { | |
12636 | if (THUMB_IS_FUNC (sym)) | |
12637 | { | |
12638 | /* Mark the symbol as a Thumb function. */ | |
12639 | if ( S_GET_STORAGE_CLASS (sym) == C_STAT | |
12640 | || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */ | |
12641 | S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC); | |
404ff6b5 | 12642 | |
c19d1205 ZW |
12643 | else if (S_GET_STORAGE_CLASS (sym) == C_EXT) |
12644 | S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC); | |
12645 | else | |
12646 | as_bad (_("%s: unexpected function type: %d"), | |
12647 | S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym)); | |
12648 | } | |
12649 | else switch (S_GET_STORAGE_CLASS (sym)) | |
12650 | { | |
12651 | case C_EXT: | |
12652 | S_SET_STORAGE_CLASS (sym, C_THUMBEXT); | |
12653 | break; | |
12654 | case C_STAT: | |
12655 | S_SET_STORAGE_CLASS (sym, C_THUMBSTAT); | |
12656 | break; | |
12657 | case C_LABEL: | |
12658 | S_SET_STORAGE_CLASS (sym, C_THUMBLABEL); | |
12659 | break; | |
12660 | default: | |
12661 | /* Do nothing. */ | |
12662 | break; | |
12663 | } | |
12664 | } | |
a737bd4d | 12665 | |
c19d1205 ZW |
12666 | if (ARM_IS_INTERWORK (sym)) |
12667 | coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF; | |
404ff6b5 | 12668 | } |
c19d1205 ZW |
12669 | #endif |
12670 | #ifdef OBJ_ELF | |
12671 | symbolS * sym; | |
12672 | char bind; | |
404ff6b5 | 12673 | |
c19d1205 | 12674 | for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym)) |
404ff6b5 | 12675 | { |
c19d1205 ZW |
12676 | if (ARM_IS_THUMB (sym)) |
12677 | { | |
12678 | elf_symbol_type * elf_sym; | |
404ff6b5 | 12679 | |
c19d1205 ZW |
12680 | elf_sym = elf_symbol (symbol_get_bfdsym (sym)); |
12681 | bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info); | |
404ff6b5 | 12682 | |
c19d1205 ZW |
12683 | if (! bfd_is_arm_mapping_symbol_name (elf_sym->symbol.name)) |
12684 | { | |
12685 | /* If it's a .thumb_func, declare it as so, | |
12686 | otherwise tag label as .code 16. */ | |
12687 | if (THUMB_IS_FUNC (sym)) | |
12688 | elf_sym->internal_elf_sym.st_info = | |
12689 | ELF_ST_INFO (bind, STT_ARM_TFUNC); | |
12690 | else | |
12691 | elf_sym->internal_elf_sym.st_info = | |
12692 | ELF_ST_INFO (bind, STT_ARM_16BIT); | |
12693 | } | |
12694 | } | |
12695 | } | |
12696 | #endif | |
404ff6b5 AH |
12697 | } |
12698 | ||
c19d1205 | 12699 | /* MD interface: Initialization. */ |
404ff6b5 | 12700 | |
a737bd4d | 12701 | static void |
c19d1205 | 12702 | set_constant_flonums (void) |
a737bd4d | 12703 | { |
c19d1205 | 12704 | int i; |
404ff6b5 | 12705 | |
c19d1205 ZW |
12706 | for (i = 0; i < NUM_FLOAT_VALS; i++) |
12707 | if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL) | |
12708 | abort (); | |
a737bd4d | 12709 | } |
404ff6b5 | 12710 | |
c19d1205 ZW |
12711 | void |
12712 | md_begin (void) | |
a737bd4d | 12713 | { |
c19d1205 ZW |
12714 | unsigned mach; |
12715 | unsigned int i; | |
404ff6b5 | 12716 | |
c19d1205 ZW |
12717 | if ( (arm_ops_hsh = hash_new ()) == NULL |
12718 | || (arm_cond_hsh = hash_new ()) == NULL | |
12719 | || (arm_shift_hsh = hash_new ()) == NULL | |
12720 | || (arm_psr_hsh = hash_new ()) == NULL | |
62b3e311 | 12721 | || (arm_v7m_psr_hsh = hash_new ()) == NULL |
c19d1205 | 12722 | || (arm_reg_hsh = hash_new ()) == NULL |
62b3e311 PB |
12723 | || (arm_reloc_hsh = hash_new ()) == NULL |
12724 | || (arm_barrier_opt_hsh = hash_new ()) == NULL) | |
c19d1205 ZW |
12725 | as_fatal (_("virtual memory exhausted")); |
12726 | ||
12727 | for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++) | |
12728 | hash_insert (arm_ops_hsh, insns[i].template, (PTR) (insns + i)); | |
12729 | for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++) | |
12730 | hash_insert (arm_cond_hsh, conds[i].template, (PTR) (conds + i)); | |
12731 | for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++) | |
12732 | hash_insert (arm_shift_hsh, shift_names[i].name, (PTR) (shift_names + i)); | |
12733 | for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++) | |
12734 | hash_insert (arm_psr_hsh, psrs[i].template, (PTR) (psrs + i)); | |
62b3e311 PB |
12735 | for (i = 0; i < sizeof (v7m_psrs) / sizeof (struct asm_psr); i++) |
12736 | hash_insert (arm_v7m_psr_hsh, v7m_psrs[i].template, (PTR) (v7m_psrs + i)); | |
c19d1205 ZW |
12737 | for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++) |
12738 | hash_insert (arm_reg_hsh, reg_names[i].name, (PTR) (reg_names + i)); | |
62b3e311 PB |
12739 | for (i = 0; |
12740 | i < sizeof (barrier_opt_names) / sizeof (struct asm_barrier_opt); | |
12741 | i++) | |
12742 | hash_insert (arm_barrier_opt_hsh, barrier_opt_names[i].template, | |
12743 | (PTR) (barrier_opt_names + i)); | |
c19d1205 ZW |
12744 | #ifdef OBJ_ELF |
12745 | for (i = 0; i < sizeof (reloc_names) / sizeof (struct reloc_entry); i++) | |
12746 | hash_insert (arm_reloc_hsh, reloc_names[i].name, (PTR) (reloc_names + i)); | |
12747 | #endif | |
12748 | ||
12749 | set_constant_flonums (); | |
404ff6b5 | 12750 | |
c19d1205 ZW |
12751 | /* Set the cpu variant based on the command-line options. We prefer |
12752 | -mcpu= over -march= if both are set (as for GCC); and we prefer | |
12753 | -mfpu= over any other way of setting the floating point unit. | |
12754 | Use of legacy options with new options are faulted. */ | |
e74cfd16 | 12755 | if (legacy_cpu) |
404ff6b5 | 12756 | { |
e74cfd16 | 12757 | if (mcpu_cpu_opt || march_cpu_opt) |
c19d1205 ZW |
12758 | as_bad (_("use of old and new-style options to set CPU type")); |
12759 | ||
12760 | mcpu_cpu_opt = legacy_cpu; | |
404ff6b5 | 12761 | } |
e74cfd16 | 12762 | else if (!mcpu_cpu_opt) |
c19d1205 | 12763 | mcpu_cpu_opt = march_cpu_opt; |
404ff6b5 | 12764 | |
e74cfd16 | 12765 | if (legacy_fpu) |
c19d1205 | 12766 | { |
e74cfd16 | 12767 | if (mfpu_opt) |
c19d1205 | 12768 | as_bad (_("use of old and new-style options to set FPU type")); |
03b1477f RE |
12769 | |
12770 | mfpu_opt = legacy_fpu; | |
12771 | } | |
e74cfd16 | 12772 | else if (!mfpu_opt) |
03b1477f | 12773 | { |
c19d1205 | 12774 | #if !(defined (TE_LINUX) || defined (TE_NetBSD) || defined (TE_VXWORKS)) |
39c2da32 RE |
12775 | /* Some environments specify a default FPU. If they don't, infer it |
12776 | from the processor. */ | |
e74cfd16 | 12777 | if (mcpu_fpu_opt) |
03b1477f RE |
12778 | mfpu_opt = mcpu_fpu_opt; |
12779 | else | |
12780 | mfpu_opt = march_fpu_opt; | |
39c2da32 | 12781 | #else |
e74cfd16 | 12782 | mfpu_opt = &fpu_default; |
39c2da32 | 12783 | #endif |
03b1477f RE |
12784 | } |
12785 | ||
e74cfd16 | 12786 | if (!mfpu_opt) |
03b1477f | 12787 | { |
e74cfd16 PB |
12788 | if (!mcpu_cpu_opt) |
12789 | mfpu_opt = &fpu_default; | |
12790 | else if (ARM_CPU_HAS_FEATURE (*mcpu_fpu_opt, arm_ext_v5)) | |
12791 | mfpu_opt = &fpu_arch_vfp_v2; | |
03b1477f | 12792 | else |
e74cfd16 | 12793 | mfpu_opt = &fpu_arch_fpa; |
03b1477f RE |
12794 | } |
12795 | ||
ee065d83 | 12796 | #ifdef CPU_DEFAULT |
e74cfd16 | 12797 | if (!mcpu_cpu_opt) |
ee065d83 | 12798 | { |
e74cfd16 PB |
12799 | mcpu_cpu_opt = &cpu_default; |
12800 | selected_cpu = cpu_default; | |
ee065d83 | 12801 | } |
e74cfd16 PB |
12802 | #else |
12803 | if (mcpu_cpu_opt) | |
12804 | selected_cpu = *mcpu_cpu_opt; | |
ee065d83 | 12805 | else |
e74cfd16 | 12806 | mcpu_cpu_opt = &arm_arch_any; |
ee065d83 | 12807 | #endif |
03b1477f | 12808 | |
e74cfd16 | 12809 | ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt); |
03b1477f | 12810 | |
e74cfd16 | 12811 | arm_arch_used = thumb_arch_used = arm_arch_none; |
ee065d83 | 12812 | |
f17c130b | 12813 | #if defined OBJ_COFF || defined OBJ_ELF |
b99bd4ef | 12814 | { |
7cc69913 NC |
12815 | unsigned int flags = 0; |
12816 | ||
12817 | #if defined OBJ_ELF | |
12818 | flags = meabi_flags; | |
d507cf36 PB |
12819 | |
12820 | switch (meabi_flags) | |
33a392fb | 12821 | { |
d507cf36 | 12822 | case EF_ARM_EABI_UNKNOWN: |
7cc69913 | 12823 | #endif |
d507cf36 PB |
12824 | /* Set the flags in the private structure. */ |
12825 | if (uses_apcs_26) flags |= F_APCS26; | |
12826 | if (support_interwork) flags |= F_INTERWORK; | |
12827 | if (uses_apcs_float) flags |= F_APCS_FLOAT; | |
c19d1205 | 12828 | if (pic_code) flags |= F_PIC; |
e74cfd16 | 12829 | if (!ARM_CPU_HAS_FEATURE (cpu_variant, fpu_any_hard)) |
7cc69913 NC |
12830 | flags |= F_SOFT_FLOAT; |
12831 | ||
d507cf36 PB |
12832 | switch (mfloat_abi_opt) |
12833 | { | |
12834 | case ARM_FLOAT_ABI_SOFT: | |
12835 | case ARM_FLOAT_ABI_SOFTFP: | |
12836 | flags |= F_SOFT_FLOAT; | |
12837 | break; | |
33a392fb | 12838 | |
d507cf36 PB |
12839 | case ARM_FLOAT_ABI_HARD: |
12840 | if (flags & F_SOFT_FLOAT) | |
12841 | as_bad (_("hard-float conflicts with specified fpu")); | |
12842 | break; | |
12843 | } | |
03b1477f | 12844 | |
e74cfd16 PB |
12845 | /* Using pure-endian doubles (even if soft-float). */ |
12846 | if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_endian_pure)) | |
7cc69913 | 12847 | flags |= F_VFP_FLOAT; |
f17c130b | 12848 | |
fde78edd | 12849 | #if defined OBJ_ELF |
e74cfd16 | 12850 | if (ARM_CPU_HAS_FEATURE (cpu_variant, fpu_arch_maverick)) |
d507cf36 | 12851 | flags |= EF_ARM_MAVERICK_FLOAT; |
d507cf36 PB |
12852 | break; |
12853 | ||
8cb51566 | 12854 | case EF_ARM_EABI_VER4: |
3a4a14e9 | 12855 | case EF_ARM_EABI_VER5: |
c19d1205 | 12856 | /* No additional flags to set. */ |
d507cf36 PB |
12857 | break; |
12858 | ||
12859 | default: | |
12860 | abort (); | |
12861 | } | |
7cc69913 | 12862 | #endif |
b99bd4ef NC |
12863 | bfd_set_private_flags (stdoutput, flags); |
12864 | ||
12865 | /* We have run out flags in the COFF header to encode the | |
12866 | status of ATPCS support, so instead we create a dummy, | |
c19d1205 | 12867 | empty, debug section called .arm.atpcs. */ |
b99bd4ef NC |
12868 | if (atpcs) |
12869 | { | |
12870 | asection * sec; | |
12871 | ||
12872 | sec = bfd_make_section (stdoutput, ".arm.atpcs"); | |
12873 | ||
12874 | if (sec != NULL) | |
12875 | { | |
12876 | bfd_set_section_flags | |
12877 | (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */); | |
12878 | bfd_set_section_size (stdoutput, sec, 0); | |
12879 | bfd_set_section_contents (stdoutput, sec, NULL, 0, 0); | |
12880 | } | |
12881 | } | |
7cc69913 | 12882 | } |
f17c130b | 12883 | #endif |
b99bd4ef NC |
12884 | |
12885 | /* Record the CPU type as well. */ | |
e74cfd16 | 12886 | if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_iwmmxt)) |
e16bb312 | 12887 | mach = bfd_mach_arm_iWMMXt; |
e74cfd16 | 12888 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_xscale)) |
b99bd4ef | 12889 | mach = bfd_mach_arm_XScale; |
e74cfd16 | 12890 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_cext_maverick)) |
fde78edd | 12891 | mach = bfd_mach_arm_ep9312; |
e74cfd16 | 12892 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5e)) |
b99bd4ef | 12893 | mach = bfd_mach_arm_5TE; |
e74cfd16 | 12894 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v5)) |
b99bd4ef | 12895 | { |
e74cfd16 | 12896 | if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t)) |
b99bd4ef NC |
12897 | mach = bfd_mach_arm_5T; |
12898 | else | |
12899 | mach = bfd_mach_arm_5; | |
12900 | } | |
e74cfd16 | 12901 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4)) |
b99bd4ef | 12902 | { |
e74cfd16 | 12903 | if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v4t)) |
b99bd4ef NC |
12904 | mach = bfd_mach_arm_4T; |
12905 | else | |
12906 | mach = bfd_mach_arm_4; | |
12907 | } | |
e74cfd16 | 12908 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3m)) |
b99bd4ef | 12909 | mach = bfd_mach_arm_3M; |
e74cfd16 PB |
12910 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v3)) |
12911 | mach = bfd_mach_arm_3; | |
12912 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2s)) | |
12913 | mach = bfd_mach_arm_2a; | |
12914 | else if (ARM_CPU_HAS_FEATURE (cpu_variant, arm_ext_v2)) | |
12915 | mach = bfd_mach_arm_2; | |
12916 | else | |
12917 | mach = bfd_mach_arm_unknown; | |
b99bd4ef NC |
12918 | |
12919 | bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach); | |
12920 | } | |
12921 | ||
c19d1205 | 12922 | /* Command line processing. */ |
b99bd4ef | 12923 | |
c19d1205 ZW |
12924 | /* md_parse_option |
12925 | Invocation line includes a switch not recognized by the base assembler. | |
12926 | See if it's a processor-specific option. | |
b99bd4ef | 12927 | |
c19d1205 ZW |
12928 | This routine is somewhat complicated by the need for backwards |
12929 | compatibility (since older releases of gcc can't be changed). | |
12930 | The new options try to make the interface as compatible as | |
12931 | possible with GCC. | |
b99bd4ef | 12932 | |
c19d1205 | 12933 | New options (supported) are: |
b99bd4ef | 12934 | |
c19d1205 ZW |
12935 | -mcpu=<cpu name> Assemble for selected processor |
12936 | -march=<architecture name> Assemble for selected architecture | |
12937 | -mfpu=<fpu architecture> Assemble for selected FPU. | |
12938 | -EB/-mbig-endian Big-endian | |
12939 | -EL/-mlittle-endian Little-endian | |
12940 | -k Generate PIC code | |
12941 | -mthumb Start in Thumb mode | |
12942 | -mthumb-interwork Code supports ARM/Thumb interworking | |
b99bd4ef | 12943 | |
c19d1205 | 12944 | For now we will also provide support for: |
b99bd4ef | 12945 | |
c19d1205 ZW |
12946 | -mapcs-32 32-bit Program counter |
12947 | -mapcs-26 26-bit Program counter | |
12948 | -macps-float Floats passed in FP registers | |
12949 | -mapcs-reentrant Reentrant code | |
12950 | -matpcs | |
12951 | (sometime these will probably be replaced with -mapcs=<list of options> | |
12952 | and -matpcs=<list of options>) | |
b99bd4ef | 12953 | |
c19d1205 ZW |
12954 | The remaining options are only supported for back-wards compatibility. |
12955 | Cpu variants, the arm part is optional: | |
12956 | -m[arm]1 Currently not supported. | |
12957 | -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor | |
12958 | -m[arm]3 Arm 3 processor | |
12959 | -m[arm]6[xx], Arm 6 processors | |
12960 | -m[arm]7[xx][t][[d]m] Arm 7 processors | |
12961 | -m[arm]8[10] Arm 8 processors | |
12962 | -m[arm]9[20][tdmi] Arm 9 processors | |
12963 | -mstrongarm[110[0]] StrongARM processors | |
12964 | -mxscale XScale processors | |
12965 | -m[arm]v[2345[t[e]]] Arm architectures | |
12966 | -mall All (except the ARM1) | |
12967 | FP variants: | |
12968 | -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions | |
12969 | -mfpe-old (No float load/store multiples) | |
12970 | -mvfpxd VFP Single precision | |
12971 | -mvfp All VFP | |
12972 | -mno-fpu Disable all floating point instructions | |
b99bd4ef | 12973 | |
c19d1205 ZW |
12974 | The following CPU names are recognized: |
12975 | arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620, | |
12976 | arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700, | |
12977 | arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c, | |
12978 | arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9, | |
12979 | arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e, | |
12980 | arm10t arm10e, arm1020t, arm1020e, arm10200e, | |
12981 | strongarm, strongarm110, strongarm1100, strongarm1110, xscale. | |
b99bd4ef | 12982 | |
c19d1205 | 12983 | */ |
b99bd4ef | 12984 | |
c19d1205 | 12985 | const char * md_shortopts = "m:k"; |
b99bd4ef | 12986 | |
c19d1205 ZW |
12987 | #ifdef ARM_BI_ENDIAN |
12988 | #define OPTION_EB (OPTION_MD_BASE + 0) | |
12989 | #define OPTION_EL (OPTION_MD_BASE + 1) | |
b99bd4ef | 12990 | #else |
c19d1205 ZW |
12991 | #if TARGET_BYTES_BIG_ENDIAN |
12992 | #define OPTION_EB (OPTION_MD_BASE + 0) | |
b99bd4ef | 12993 | #else |
c19d1205 ZW |
12994 | #define OPTION_EL (OPTION_MD_BASE + 1) |
12995 | #endif | |
b99bd4ef | 12996 | #endif |
b99bd4ef | 12997 | |
c19d1205 | 12998 | struct option md_longopts[] = |
b99bd4ef | 12999 | { |
c19d1205 ZW |
13000 | #ifdef OPTION_EB |
13001 | {"EB", no_argument, NULL, OPTION_EB}, | |
13002 | #endif | |
13003 | #ifdef OPTION_EL | |
13004 | {"EL", no_argument, NULL, OPTION_EL}, | |
b99bd4ef | 13005 | #endif |
c19d1205 ZW |
13006 | {NULL, no_argument, NULL, 0} |
13007 | }; | |
b99bd4ef | 13008 | |
c19d1205 | 13009 | size_t md_longopts_size = sizeof (md_longopts); |
b99bd4ef | 13010 | |
c19d1205 | 13011 | struct arm_option_table |
b99bd4ef | 13012 | { |
c19d1205 ZW |
13013 | char *option; /* Option name to match. */ |
13014 | char *help; /* Help information. */ | |
13015 | int *var; /* Variable to change. */ | |
13016 | int value; /* What to change it to. */ | |
13017 | char *deprecated; /* If non-null, print this message. */ | |
13018 | }; | |
b99bd4ef | 13019 | |
c19d1205 ZW |
13020 | struct arm_option_table arm_opts[] = |
13021 | { | |
13022 | {"k", N_("generate PIC code"), &pic_code, 1, NULL}, | |
13023 | {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL}, | |
13024 | {"mthumb-interwork", N_("support ARM/Thumb interworking"), | |
13025 | &support_interwork, 1, NULL}, | |
13026 | {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL}, | |
13027 | {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL}, | |
13028 | {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float, | |
13029 | 1, NULL}, | |
13030 | {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL}, | |
13031 | {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL}, | |
13032 | {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL}, | |
13033 | {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0, | |
13034 | NULL}, | |
b99bd4ef | 13035 | |
c19d1205 ZW |
13036 | /* These are recognized by the assembler, but have no affect on code. */ |
13037 | {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL}, | |
13038 | {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL}, | |
e74cfd16 PB |
13039 | {NULL, NULL, NULL, 0, NULL} |
13040 | }; | |
13041 | ||
13042 | struct arm_legacy_option_table | |
13043 | { | |
13044 | char *option; /* Option name to match. */ | |
13045 | const arm_feature_set **var; /* Variable to change. */ | |
13046 | const arm_feature_set value; /* What to change it to. */ | |
13047 | char *deprecated; /* If non-null, print this message. */ | |
13048 | }; | |
b99bd4ef | 13049 | |
e74cfd16 PB |
13050 | const struct arm_legacy_option_table arm_legacy_opts[] = |
13051 | { | |
c19d1205 ZW |
13052 | /* DON'T add any new processors to this list -- we want the whole list |
13053 | to go away... Add them to the processors table instead. */ | |
e74cfd16 PB |
13054 | {"marm1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")}, |
13055 | {"m1", &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")}, | |
13056 | {"marm2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")}, | |
13057 | {"m2", &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")}, | |
13058 | {"marm250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")}, | |
13059 | {"m250", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")}, | |
13060 | {"marm3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")}, | |
13061 | {"m3", &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")}, | |
13062 | {"marm6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")}, | |
13063 | {"m6", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")}, | |
13064 | {"marm600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")}, | |
13065 | {"m600", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")}, | |
13066 | {"marm610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")}, | |
13067 | {"m610", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")}, | |
13068 | {"marm620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")}, | |
13069 | {"m620", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")}, | |
13070 | {"marm7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")}, | |
13071 | {"m7", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")}, | |
13072 | {"marm70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")}, | |
13073 | {"m70", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")}, | |
13074 | {"marm700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")}, | |
13075 | {"m700", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")}, | |
13076 | {"marm700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")}, | |
13077 | {"m700i", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")}, | |
13078 | {"marm710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")}, | |
13079 | {"m710", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")}, | |
13080 | {"marm710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")}, | |
13081 | {"m710c", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")}, | |
13082 | {"marm720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")}, | |
13083 | {"m720", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")}, | |
13084 | {"marm7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")}, | |
13085 | {"m7d", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")}, | |
13086 | {"marm7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")}, | |
13087 | {"m7di", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")}, | |
13088 | {"marm7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")}, | |
13089 | {"m7m", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")}, | |
13090 | {"marm7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")}, | |
13091 | {"m7dm", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")}, | |
13092 | {"marm7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")}, | |
13093 | {"m7dmi", &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")}, | |
13094 | {"marm7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")}, | |
13095 | {"m7100", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")}, | |
13096 | {"marm7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")}, | |
13097 | {"m7500", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")}, | |
13098 | {"marm7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")}, | |
13099 | {"m7500fe", &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")}, | |
13100 | {"marm7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")}, | |
13101 | {"m7t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")}, | |
13102 | {"marm7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")}, | |
13103 | {"m7tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")}, | |
13104 | {"marm710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")}, | |
13105 | {"m710t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")}, | |
13106 | {"marm720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")}, | |
13107 | {"m720t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")}, | |
13108 | {"marm740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")}, | |
13109 | {"m740t", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")}, | |
13110 | {"marm8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")}, | |
13111 | {"m8", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")}, | |
13112 | {"marm810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")}, | |
13113 | {"m810", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")}, | |
13114 | {"marm9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")}, | |
13115 | {"m9", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")}, | |
13116 | {"marm9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")}, | |
13117 | {"m9tdmi", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")}, | |
13118 | {"marm920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")}, | |
13119 | {"m920", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")}, | |
13120 | {"marm940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")}, | |
13121 | {"m940", &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")}, | |
13122 | {"mstrongarm", &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")}, | |
13123 | {"mstrongarm110", &legacy_cpu, ARM_ARCH_V4, | |
c19d1205 | 13124 | N_("use -mcpu=strongarm110")}, |
e74cfd16 | 13125 | {"mstrongarm1100", &legacy_cpu, ARM_ARCH_V4, |
c19d1205 | 13126 | N_("use -mcpu=strongarm1100")}, |
e74cfd16 | 13127 | {"mstrongarm1110", &legacy_cpu, ARM_ARCH_V4, |
c19d1205 | 13128 | N_("use -mcpu=strongarm1110")}, |
e74cfd16 PB |
13129 | {"mxscale", &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")}, |
13130 | {"miwmmxt", &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")}, | |
13131 | {"mall", &legacy_cpu, ARM_ANY, N_("use -mcpu=all")}, | |
7ed4c4c5 | 13132 | |
c19d1205 | 13133 | /* Architecture variants -- don't add any more to this list either. */ |
e74cfd16 PB |
13134 | {"mv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")}, |
13135 | {"marmv2", &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")}, | |
13136 | {"mv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")}, | |
13137 | {"marmv2a", &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")}, | |
13138 | {"mv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")}, | |
13139 | {"marmv3", &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")}, | |
13140 | {"mv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")}, | |
13141 | {"marmv3m", &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")}, | |
13142 | {"mv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")}, | |
13143 | {"marmv4", &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")}, | |
13144 | {"mv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")}, | |
13145 | {"marmv4t", &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")}, | |
13146 | {"mv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")}, | |
13147 | {"marmv5", &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")}, | |
13148 | {"mv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")}, | |
13149 | {"marmv5t", &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")}, | |
13150 | {"mv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")}, | |
13151 | {"marmv5e", &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")}, | |
7ed4c4c5 | 13152 | |
c19d1205 | 13153 | /* Floating point variants -- don't add any more to this list either. */ |
e74cfd16 PB |
13154 | {"mfpe-old", &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")}, |
13155 | {"mfpa10", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")}, | |
13156 | {"mfpa11", &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")}, | |
13157 | {"mno-fpu", &legacy_fpu, ARM_ARCH_NONE, | |
c19d1205 | 13158 | N_("use either -mfpu=softfpa or -mfpu=softvfp")}, |
7ed4c4c5 | 13159 | |
e74cfd16 | 13160 | {NULL, NULL, ARM_ARCH_NONE, NULL} |
c19d1205 | 13161 | }; |
7ed4c4c5 | 13162 | |
c19d1205 | 13163 | struct arm_cpu_option_table |
7ed4c4c5 | 13164 | { |
c19d1205 | 13165 | char *name; |
e74cfd16 | 13166 | const arm_feature_set value; |
c19d1205 ZW |
13167 | /* For some CPUs we assume an FPU unless the user explicitly sets |
13168 | -mfpu=... */ | |
e74cfd16 | 13169 | const arm_feature_set default_fpu; |
ee065d83 PB |
13170 | /* The canonical name of the CPU, or NULL to use NAME converted to upper |
13171 | case. */ | |
13172 | const char *canonical_name; | |
c19d1205 | 13173 | }; |
7ed4c4c5 | 13174 | |
c19d1205 ZW |
13175 | /* This list should, at a minimum, contain all the cpu names |
13176 | recognized by GCC. */ | |
e74cfd16 | 13177 | static const struct arm_cpu_option_table arm_cpus[] = |
c19d1205 | 13178 | { |
ee065d83 PB |
13179 | {"all", ARM_ANY, FPU_ARCH_FPA, NULL}, |
13180 | {"arm1", ARM_ARCH_V1, FPU_ARCH_FPA, NULL}, | |
13181 | {"arm2", ARM_ARCH_V2, FPU_ARCH_FPA, NULL}, | |
13182 | {"arm250", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL}, | |
13183 | {"arm3", ARM_ARCH_V2S, FPU_ARCH_FPA, NULL}, | |
13184 | {"arm6", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13185 | {"arm60", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13186 | {"arm600", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13187 | {"arm610", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13188 | {"arm620", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13189 | {"arm7", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13190 | {"arm7m", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL}, | |
13191 | {"arm7d", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13192 | {"arm7dm", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL}, | |
13193 | {"arm7di", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13194 | {"arm7dmi", ARM_ARCH_V3M, FPU_ARCH_FPA, NULL}, | |
13195 | {"arm70", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13196 | {"arm700", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13197 | {"arm700i", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13198 | {"arm710", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13199 | {"arm710t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13200 | {"arm720", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13201 | {"arm720t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13202 | {"arm740t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13203 | {"arm710c", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13204 | {"arm7100", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13205 | {"arm7500", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13206 | {"arm7500fe", ARM_ARCH_V3, FPU_ARCH_FPA, NULL}, | |
13207 | {"arm7t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13208 | {"arm7tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13209 | {"arm7tdmi-s", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13210 | {"arm8", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13211 | {"arm810", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13212 | {"strongarm", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13213 | {"strongarm1", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13214 | {"strongarm110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13215 | {"strongarm1100", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13216 | {"strongarm1110", ARM_ARCH_V4, FPU_ARCH_FPA, NULL}, | |
13217 | {"arm9", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13218 | {"arm920", ARM_ARCH_V4T, FPU_ARCH_FPA, "ARM920T"}, | |
13219 | {"arm920t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13220 | {"arm922t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13221 | {"arm940t", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
13222 | {"arm9tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA, NULL}, | |
c19d1205 ZW |
13223 | /* For V5 or later processors we default to using VFP; but the user |
13224 | should really set the FPU type explicitly. */ | |
ee065d83 PB |
13225 | {"arm9e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL}, |
13226 | {"arm9e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13227 | {"arm926ej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"}, | |
13228 | {"arm926ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM926EJ-S"}, | |
13229 | {"arm926ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL}, | |
13230 | {"arm946e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL}, | |
13231 | {"arm946e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM946E-S"}, | |
13232 | {"arm946e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13233 | {"arm966e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2, NULL}, | |
13234 | {"arm966e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM966E-S"}, | |
13235 | {"arm966e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13236 | {"arm968e-s", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13237 | {"arm10t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL}, | |
13238 | {"arm10tdmi", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL}, | |
13239 | {"arm10e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13240 | {"arm1020", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, "ARM1020E"}, | |
13241 | {"arm1020t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1, NULL}, | |
13242 | {"arm1020e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13243 | {"arm1022e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2, NULL}, | |
13244 | {"arm1026ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, "ARM1026EJ-S"}, | |
13245 | {"arm1026ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2, NULL}, | |
13246 | {"arm1136js", ARM_ARCH_V6, FPU_NONE, "ARM1136J-S"}, | |
13247 | {"arm1136j-s", ARM_ARCH_V6, FPU_NONE, NULL}, | |
13248 | {"arm1136jfs", ARM_ARCH_V6, FPU_ARCH_VFP_V2, "ARM1136JF-S"}, | |
13249 | {"arm1136jf-s", ARM_ARCH_V6, FPU_ARCH_VFP_V2, NULL}, | |
13250 | {"mpcore", ARM_ARCH_V6K, FPU_ARCH_VFP_V2, NULL}, | |
13251 | {"mpcorenovfp", ARM_ARCH_V6K, FPU_NONE, NULL}, | |
13252 | {"arm1156t2-s", ARM_ARCH_V6T2, FPU_NONE, NULL}, | |
13253 | {"arm1156t2f-s", ARM_ARCH_V6T2, FPU_ARCH_VFP_V2, NULL}, | |
13254 | {"arm1176jz-s", ARM_ARCH_V6ZK, FPU_NONE, NULL}, | |
13255 | {"arm1176jzf-s", ARM_ARCH_V6ZK, FPU_ARCH_VFP_V2, NULL}, | |
62b3e311 PB |
13256 | {"cortex-a8", ARM_ARCH_V7A, FPU_ARCH_VFP_V2, NULL}, |
13257 | {"cortex-r4", ARM_ARCH_V7R, FPU_NONE, NULL}, | |
13258 | {"cortex-m3", ARM_ARCH_V7M, FPU_NONE, NULL}, | |
c19d1205 | 13259 | /* ??? XSCALE is really an architecture. */ |
ee065d83 | 13260 | {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL}, |
c19d1205 | 13261 | /* ??? iwmmxt is not a processor. */ |
ee065d83 PB |
13262 | {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP_V2, NULL}, |
13263 | {"i80200", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2, NULL}, | |
c19d1205 | 13264 | /* Maverick */ |
e74cfd16 PB |
13265 | {"ep9312", ARM_FEATURE(ARM_AEXT_V4T, ARM_CEXT_MAVERICK), FPU_ARCH_MAVERICK, "ARM920T"}, |
13266 | {NULL, ARM_ARCH_NONE, ARM_ARCH_NONE, NULL} | |
c19d1205 | 13267 | }; |
7ed4c4c5 | 13268 | |
c19d1205 | 13269 | struct arm_arch_option_table |
7ed4c4c5 | 13270 | { |
c19d1205 | 13271 | char *name; |
e74cfd16 PB |
13272 | const arm_feature_set value; |
13273 | const arm_feature_set default_fpu; | |
c19d1205 | 13274 | }; |
7ed4c4c5 | 13275 | |
c19d1205 ZW |
13276 | /* This list should, at a minimum, contain all the architecture names |
13277 | recognized by GCC. */ | |
e74cfd16 | 13278 | static const struct arm_arch_option_table arm_archs[] = |
c19d1205 ZW |
13279 | { |
13280 | {"all", ARM_ANY, FPU_ARCH_FPA}, | |
13281 | {"armv1", ARM_ARCH_V1, FPU_ARCH_FPA}, | |
13282 | {"armv2", ARM_ARCH_V2, FPU_ARCH_FPA}, | |
13283 | {"armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA}, | |
13284 | {"armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA}, | |
13285 | {"armv3", ARM_ARCH_V3, FPU_ARCH_FPA}, | |
13286 | {"armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA}, | |
13287 | {"armv4", ARM_ARCH_V4, FPU_ARCH_FPA}, | |
13288 | {"armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA}, | |
13289 | {"armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA}, | |
13290 | {"armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA}, | |
13291 | {"armv5", ARM_ARCH_V5, FPU_ARCH_VFP}, | |
13292 | {"armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP}, | |
13293 | {"armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP}, | |
13294 | {"armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP}, | |
13295 | {"armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP}, | |
13296 | {"armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP}, | |
13297 | {"armv6", ARM_ARCH_V6, FPU_ARCH_VFP}, | |
13298 | {"armv6j", ARM_ARCH_V6, FPU_ARCH_VFP}, | |
13299 | {"armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP}, | |
13300 | {"armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP}, | |
13301 | {"armv6zk", ARM_ARCH_V6ZK, FPU_ARCH_VFP}, | |
13302 | {"armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP}, | |
13303 | {"armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP}, | |
13304 | {"armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP}, | |
13305 | {"armv6zkt2", ARM_ARCH_V6ZKT2, FPU_ARCH_VFP}, | |
62b3e311 PB |
13306 | {"armv7", ARM_ARCH_V7, FPU_ARCH_VFP}, |
13307 | {"armv7a", ARM_ARCH_V7A, FPU_ARCH_VFP}, | |
13308 | {"armv7r", ARM_ARCH_V7R, FPU_ARCH_VFP}, | |
13309 | {"armv7m", ARM_ARCH_V7M, FPU_ARCH_VFP}, | |
c19d1205 ZW |
13310 | {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP}, |
13311 | {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP}, | |
e74cfd16 | 13312 | {NULL, ARM_ARCH_NONE, ARM_ARCH_NONE} |
c19d1205 | 13313 | }; |
7ed4c4c5 | 13314 | |
c19d1205 | 13315 | /* ISA extensions in the co-processor space. */ |
e74cfd16 | 13316 | struct arm_option_cpu_value_table |
c19d1205 ZW |
13317 | { |
13318 | char *name; | |
e74cfd16 | 13319 | const arm_feature_set value; |
c19d1205 | 13320 | }; |
7ed4c4c5 | 13321 | |
e74cfd16 | 13322 | static const struct arm_option_cpu_value_table arm_extensions[] = |
c19d1205 | 13323 | { |
e74cfd16 PB |
13324 | {"maverick", ARM_FEATURE (0, ARM_CEXT_MAVERICK)}, |
13325 | {"xscale", ARM_FEATURE (0, ARM_CEXT_XSCALE)}, | |
13326 | {"iwmmxt", ARM_FEATURE (0, ARM_CEXT_IWMMXT)}, | |
13327 | {NULL, ARM_ARCH_NONE} | |
c19d1205 | 13328 | }; |
7ed4c4c5 | 13329 | |
c19d1205 ZW |
13330 | /* This list should, at a minimum, contain all the fpu names |
13331 | recognized by GCC. */ | |
e74cfd16 | 13332 | static const struct arm_option_cpu_value_table arm_fpus[] = |
c19d1205 ZW |
13333 | { |
13334 | {"softfpa", FPU_NONE}, | |
13335 | {"fpe", FPU_ARCH_FPE}, | |
13336 | {"fpe2", FPU_ARCH_FPE}, | |
13337 | {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */ | |
13338 | {"fpa", FPU_ARCH_FPA}, | |
13339 | {"fpa10", FPU_ARCH_FPA}, | |
13340 | {"fpa11", FPU_ARCH_FPA}, | |
13341 | {"arm7500fe", FPU_ARCH_FPA}, | |
13342 | {"softvfp", FPU_ARCH_VFP}, | |
13343 | {"softvfp+vfp", FPU_ARCH_VFP_V2}, | |
13344 | {"vfp", FPU_ARCH_VFP_V2}, | |
13345 | {"vfp9", FPU_ARCH_VFP_V2}, | |
13346 | {"vfp10", FPU_ARCH_VFP_V2}, | |
13347 | {"vfp10-r0", FPU_ARCH_VFP_V1}, | |
13348 | {"vfpxd", FPU_ARCH_VFP_V1xD}, | |
13349 | {"arm1020t", FPU_ARCH_VFP_V1}, | |
13350 | {"arm1020e", FPU_ARCH_VFP_V2}, | |
13351 | {"arm1136jfs", FPU_ARCH_VFP_V2}, | |
13352 | {"arm1136jf-s", FPU_ARCH_VFP_V2}, | |
13353 | {"maverick", FPU_ARCH_MAVERICK}, | |
e74cfd16 PB |
13354 | {NULL, ARM_ARCH_NONE} |
13355 | }; | |
13356 | ||
13357 | struct arm_option_value_table | |
13358 | { | |
13359 | char *name; | |
13360 | long value; | |
c19d1205 | 13361 | }; |
7ed4c4c5 | 13362 | |
e74cfd16 | 13363 | static const struct arm_option_value_table arm_float_abis[] = |
c19d1205 ZW |
13364 | { |
13365 | {"hard", ARM_FLOAT_ABI_HARD}, | |
13366 | {"softfp", ARM_FLOAT_ABI_SOFTFP}, | |
13367 | {"soft", ARM_FLOAT_ABI_SOFT}, | |
e74cfd16 | 13368 | {NULL, 0} |
c19d1205 | 13369 | }; |
7ed4c4c5 | 13370 | |
c19d1205 | 13371 | #ifdef OBJ_ELF |
3a4a14e9 | 13372 | /* We only know how to output GNU and ver 4/5 (AAELF) formats. */ |
e74cfd16 | 13373 | static const struct arm_option_value_table arm_eabis[] = |
c19d1205 ZW |
13374 | { |
13375 | {"gnu", EF_ARM_EABI_UNKNOWN}, | |
13376 | {"4", EF_ARM_EABI_VER4}, | |
3a4a14e9 | 13377 | {"5", EF_ARM_EABI_VER5}, |
e74cfd16 | 13378 | {NULL, 0} |
c19d1205 ZW |
13379 | }; |
13380 | #endif | |
7ed4c4c5 | 13381 | |
c19d1205 ZW |
13382 | struct arm_long_option_table |
13383 | { | |
13384 | char * option; /* Substring to match. */ | |
13385 | char * help; /* Help information. */ | |
13386 | int (* func) (char * subopt); /* Function to decode sub-option. */ | |
13387 | char * deprecated; /* If non-null, print this message. */ | |
13388 | }; | |
7ed4c4c5 NC |
13389 | |
13390 | static int | |
e74cfd16 | 13391 | arm_parse_extension (char * str, const arm_feature_set **opt_p) |
7ed4c4c5 | 13392 | { |
e74cfd16 PB |
13393 | arm_feature_set *ext_set = xmalloc (sizeof (arm_feature_set)); |
13394 | ||
13395 | /* Copy the feature set, so that we can modify it. */ | |
13396 | *ext_set = **opt_p; | |
13397 | *opt_p = ext_set; | |
13398 | ||
c19d1205 | 13399 | while (str != NULL && *str != 0) |
7ed4c4c5 | 13400 | { |
e74cfd16 | 13401 | const struct arm_option_cpu_value_table * opt; |
c19d1205 ZW |
13402 | char * ext; |
13403 | int optlen; | |
7ed4c4c5 | 13404 | |
c19d1205 ZW |
13405 | if (*str != '+') |
13406 | { | |
13407 | as_bad (_("invalid architectural extension")); | |
13408 | return 0; | |
13409 | } | |
7ed4c4c5 | 13410 | |
c19d1205 ZW |
13411 | str++; |
13412 | ext = strchr (str, '+'); | |
7ed4c4c5 | 13413 | |
c19d1205 ZW |
13414 | if (ext != NULL) |
13415 | optlen = ext - str; | |
13416 | else | |
13417 | optlen = strlen (str); | |
7ed4c4c5 | 13418 | |
c19d1205 ZW |
13419 | if (optlen == 0) |
13420 | { | |
13421 | as_bad (_("missing architectural extension")); | |
13422 | return 0; | |
13423 | } | |
7ed4c4c5 | 13424 | |
c19d1205 ZW |
13425 | for (opt = arm_extensions; opt->name != NULL; opt++) |
13426 | if (strncmp (opt->name, str, optlen) == 0) | |
13427 | { | |
e74cfd16 | 13428 | ARM_MERGE_FEATURE_SETS (*ext_set, *ext_set, opt->value); |
c19d1205 ZW |
13429 | break; |
13430 | } | |
7ed4c4c5 | 13431 | |
c19d1205 ZW |
13432 | if (opt->name == NULL) |
13433 | { | |
13434 | as_bad (_("unknown architectural extnsion `%s'"), str); | |
13435 | return 0; | |
13436 | } | |
7ed4c4c5 | 13437 | |
c19d1205 ZW |
13438 | str = ext; |
13439 | }; | |
7ed4c4c5 | 13440 | |
c19d1205 ZW |
13441 | return 1; |
13442 | } | |
7ed4c4c5 | 13443 | |
c19d1205 ZW |
13444 | static int |
13445 | arm_parse_cpu (char * str) | |
7ed4c4c5 | 13446 | { |
e74cfd16 | 13447 | const struct arm_cpu_option_table * opt; |
c19d1205 ZW |
13448 | char * ext = strchr (str, '+'); |
13449 | int optlen; | |
7ed4c4c5 | 13450 | |
c19d1205 ZW |
13451 | if (ext != NULL) |
13452 | optlen = ext - str; | |
7ed4c4c5 | 13453 | else |
c19d1205 | 13454 | optlen = strlen (str); |
7ed4c4c5 | 13455 | |
c19d1205 | 13456 | if (optlen == 0) |
7ed4c4c5 | 13457 | { |
c19d1205 ZW |
13458 | as_bad (_("missing cpu name `%s'"), str); |
13459 | return 0; | |
7ed4c4c5 NC |
13460 | } |
13461 | ||
c19d1205 ZW |
13462 | for (opt = arm_cpus; opt->name != NULL; opt++) |
13463 | if (strncmp (opt->name, str, optlen) == 0) | |
13464 | { | |
e74cfd16 PB |
13465 | mcpu_cpu_opt = &opt->value; |
13466 | mcpu_fpu_opt = &opt->default_fpu; | |
ee065d83 PB |
13467 | if (opt->canonical_name) |
13468 | strcpy(selected_cpu_name, opt->canonical_name); | |
13469 | else | |
13470 | { | |
13471 | int i; | |
13472 | for (i = 0; i < optlen; i++) | |
13473 | selected_cpu_name[i] = TOUPPER (opt->name[i]); | |
13474 | selected_cpu_name[i] = 0; | |
13475 | } | |
7ed4c4c5 | 13476 | |
c19d1205 ZW |
13477 | if (ext != NULL) |
13478 | return arm_parse_extension (ext, &mcpu_cpu_opt); | |
7ed4c4c5 | 13479 | |
c19d1205 ZW |
13480 | return 1; |
13481 | } | |
7ed4c4c5 | 13482 | |
c19d1205 ZW |
13483 | as_bad (_("unknown cpu `%s'"), str); |
13484 | return 0; | |
7ed4c4c5 NC |
13485 | } |
13486 | ||
c19d1205 ZW |
13487 | static int |
13488 | arm_parse_arch (char * str) | |
7ed4c4c5 | 13489 | { |
e74cfd16 | 13490 | const struct arm_arch_option_table *opt; |
c19d1205 ZW |
13491 | char *ext = strchr (str, '+'); |
13492 | int optlen; | |
7ed4c4c5 | 13493 | |
c19d1205 ZW |
13494 | if (ext != NULL) |
13495 | optlen = ext - str; | |
7ed4c4c5 | 13496 | else |
c19d1205 | 13497 | optlen = strlen (str); |
7ed4c4c5 | 13498 | |
c19d1205 | 13499 | if (optlen == 0) |
7ed4c4c5 | 13500 | { |
c19d1205 ZW |
13501 | as_bad (_("missing architecture name `%s'"), str); |
13502 | return 0; | |
7ed4c4c5 NC |
13503 | } |
13504 | ||
c19d1205 ZW |
13505 | for (opt = arm_archs; opt->name != NULL; opt++) |
13506 | if (streq (opt->name, str)) | |
13507 | { | |
e74cfd16 PB |
13508 | march_cpu_opt = &opt->value; |
13509 | march_fpu_opt = &opt->default_fpu; | |
ee065d83 | 13510 | strcpy(selected_cpu_name, opt->name); |
7ed4c4c5 | 13511 | |
c19d1205 ZW |
13512 | if (ext != NULL) |
13513 | return arm_parse_extension (ext, &march_cpu_opt); | |
7ed4c4c5 | 13514 | |
c19d1205 ZW |
13515 | return 1; |
13516 | } | |
13517 | ||
13518 | as_bad (_("unknown architecture `%s'\n"), str); | |
13519 | return 0; | |
7ed4c4c5 | 13520 | } |
eb043451 | 13521 | |
c19d1205 ZW |
13522 | static int |
13523 | arm_parse_fpu (char * str) | |
13524 | { | |
e74cfd16 | 13525 | const struct arm_option_cpu_value_table * opt; |
b99bd4ef | 13526 | |
c19d1205 ZW |
13527 | for (opt = arm_fpus; opt->name != NULL; opt++) |
13528 | if (streq (opt->name, str)) | |
13529 | { | |
e74cfd16 | 13530 | mfpu_opt = &opt->value; |
c19d1205 ZW |
13531 | return 1; |
13532 | } | |
b99bd4ef | 13533 | |
c19d1205 ZW |
13534 | as_bad (_("unknown floating point format `%s'\n"), str); |
13535 | return 0; | |
13536 | } | |
13537 | ||
13538 | static int | |
13539 | arm_parse_float_abi (char * str) | |
b99bd4ef | 13540 | { |
e74cfd16 | 13541 | const struct arm_option_value_table * opt; |
b99bd4ef | 13542 | |
c19d1205 ZW |
13543 | for (opt = arm_float_abis; opt->name != NULL; opt++) |
13544 | if (streq (opt->name, str)) | |
13545 | { | |
13546 | mfloat_abi_opt = opt->value; | |
13547 | return 1; | |
13548 | } | |
cc8a6dd0 | 13549 | |
c19d1205 ZW |
13550 | as_bad (_("unknown floating point abi `%s'\n"), str); |
13551 | return 0; | |
13552 | } | |
b99bd4ef | 13553 | |
c19d1205 ZW |
13554 | #ifdef OBJ_ELF |
13555 | static int | |
13556 | arm_parse_eabi (char * str) | |
13557 | { | |
e74cfd16 | 13558 | const struct arm_option_value_table *opt; |
cc8a6dd0 | 13559 | |
c19d1205 ZW |
13560 | for (opt = arm_eabis; opt->name != NULL; opt++) |
13561 | if (streq (opt->name, str)) | |
13562 | { | |
13563 | meabi_flags = opt->value; | |
13564 | return 1; | |
13565 | } | |
13566 | as_bad (_("unknown EABI `%s'\n"), str); | |
13567 | return 0; | |
13568 | } | |
13569 | #endif | |
cc8a6dd0 | 13570 | |
c19d1205 ZW |
13571 | struct arm_long_option_table arm_long_opts[] = |
13572 | { | |
13573 | {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"), | |
13574 | arm_parse_cpu, NULL}, | |
13575 | {"march=", N_("<arch name>\t assemble for architecture <arch name>"), | |
13576 | arm_parse_arch, NULL}, | |
13577 | {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"), | |
13578 | arm_parse_fpu, NULL}, | |
13579 | {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"), | |
13580 | arm_parse_float_abi, NULL}, | |
13581 | #ifdef OBJ_ELF | |
13582 | {"meabi=", N_("<ver>\t assemble for eabi version <ver>"), | |
13583 | arm_parse_eabi, NULL}, | |
13584 | #endif | |
13585 | {NULL, NULL, 0, NULL} | |
13586 | }; | |
cc8a6dd0 | 13587 | |
c19d1205 ZW |
13588 | int |
13589 | md_parse_option (int c, char * arg) | |
13590 | { | |
13591 | struct arm_option_table *opt; | |
e74cfd16 | 13592 | const struct arm_legacy_option_table *fopt; |
c19d1205 | 13593 | struct arm_long_option_table *lopt; |
b99bd4ef | 13594 | |
c19d1205 | 13595 | switch (c) |
b99bd4ef | 13596 | { |
c19d1205 ZW |
13597 | #ifdef OPTION_EB |
13598 | case OPTION_EB: | |
13599 | target_big_endian = 1; | |
13600 | break; | |
13601 | #endif | |
cc8a6dd0 | 13602 | |
c19d1205 ZW |
13603 | #ifdef OPTION_EL |
13604 | case OPTION_EL: | |
13605 | target_big_endian = 0; | |
13606 | break; | |
13607 | #endif | |
b99bd4ef | 13608 | |
c19d1205 ZW |
13609 | case 'a': |
13610 | /* Listing option. Just ignore these, we don't support additional | |
13611 | ones. */ | |
13612 | return 0; | |
b99bd4ef | 13613 | |
c19d1205 ZW |
13614 | default: |
13615 | for (opt = arm_opts; opt->option != NULL; opt++) | |
13616 | { | |
13617 | if (c == opt->option[0] | |
13618 | && ((arg == NULL && opt->option[1] == 0) | |
13619 | || streq (arg, opt->option + 1))) | |
13620 | { | |
13621 | #if WARN_DEPRECATED | |
13622 | /* If the option is deprecated, tell the user. */ | |
13623 | if (opt->deprecated != NULL) | |
13624 | as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, | |
13625 | arg ? arg : "", _(opt->deprecated)); | |
13626 | #endif | |
b99bd4ef | 13627 | |
c19d1205 ZW |
13628 | if (opt->var != NULL) |
13629 | *opt->var = opt->value; | |
cc8a6dd0 | 13630 | |
c19d1205 ZW |
13631 | return 1; |
13632 | } | |
13633 | } | |
b99bd4ef | 13634 | |
e74cfd16 PB |
13635 | for (fopt = arm_legacy_opts; fopt->option != NULL; fopt++) |
13636 | { | |
13637 | if (c == fopt->option[0] | |
13638 | && ((arg == NULL && fopt->option[1] == 0) | |
13639 | || streq (arg, fopt->option + 1))) | |
13640 | { | |
13641 | #if WARN_DEPRECATED | |
13642 | /* If the option is deprecated, tell the user. */ | |
13643 | if (fopt->deprecated != NULL) | |
13644 | as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, | |
13645 | arg ? arg : "", _(fopt->deprecated)); | |
13646 | #endif | |
13647 | ||
13648 | if (fopt->var != NULL) | |
13649 | *fopt->var = &fopt->value; | |
13650 | ||
13651 | return 1; | |
13652 | } | |
13653 | } | |
13654 | ||
c19d1205 ZW |
13655 | for (lopt = arm_long_opts; lopt->option != NULL; lopt++) |
13656 | { | |
13657 | /* These options are expected to have an argument. */ | |
13658 | if (c == lopt->option[0] | |
13659 | && arg != NULL | |
13660 | && strncmp (arg, lopt->option + 1, | |
13661 | strlen (lopt->option + 1)) == 0) | |
13662 | { | |
13663 | #if WARN_DEPRECATED | |
13664 | /* If the option is deprecated, tell the user. */ | |
13665 | if (lopt->deprecated != NULL) | |
13666 | as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg, | |
13667 | _(lopt->deprecated)); | |
13668 | #endif | |
b99bd4ef | 13669 | |
c19d1205 ZW |
13670 | /* Call the sup-option parser. */ |
13671 | return lopt->func (arg + strlen (lopt->option) - 1); | |
13672 | } | |
13673 | } | |
a737bd4d | 13674 | |
c19d1205 ZW |
13675 | return 0; |
13676 | } | |
a394c00f | 13677 | |
c19d1205 ZW |
13678 | return 1; |
13679 | } | |
a394c00f | 13680 | |
c19d1205 ZW |
13681 | void |
13682 | md_show_usage (FILE * fp) | |
a394c00f | 13683 | { |
c19d1205 ZW |
13684 | struct arm_option_table *opt; |
13685 | struct arm_long_option_table *lopt; | |
a394c00f | 13686 | |
c19d1205 | 13687 | fprintf (fp, _(" ARM-specific assembler options:\n")); |
a394c00f | 13688 | |
c19d1205 ZW |
13689 | for (opt = arm_opts; opt->option != NULL; opt++) |
13690 | if (opt->help != NULL) | |
13691 | fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help)); | |
a394c00f | 13692 | |
c19d1205 ZW |
13693 | for (lopt = arm_long_opts; lopt->option != NULL; lopt++) |
13694 | if (lopt->help != NULL) | |
13695 | fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help)); | |
a394c00f | 13696 | |
c19d1205 ZW |
13697 | #ifdef OPTION_EB |
13698 | fprintf (fp, _("\ | |
13699 | -EB assemble code for a big-endian cpu\n")); | |
a394c00f NC |
13700 | #endif |
13701 | ||
c19d1205 ZW |
13702 | #ifdef OPTION_EL |
13703 | fprintf (fp, _("\ | |
13704 | -EL assemble code for a little-endian cpu\n")); | |
a737bd4d | 13705 | #endif |
c19d1205 | 13706 | } |
ee065d83 PB |
13707 | |
13708 | ||
13709 | #ifdef OBJ_ELF | |
62b3e311 PB |
13710 | typedef struct |
13711 | { | |
13712 | int val; | |
13713 | arm_feature_set flags; | |
13714 | } cpu_arch_ver_table; | |
13715 | ||
13716 | /* Mapping from CPU features to EABI CPU arch values. Table must be sorted | |
13717 | least features first. */ | |
13718 | static const cpu_arch_ver_table cpu_arch_ver[] = | |
13719 | { | |
13720 | {1, ARM_ARCH_V4}, | |
13721 | {2, ARM_ARCH_V4T}, | |
13722 | {3, ARM_ARCH_V5}, | |
13723 | {4, ARM_ARCH_V5TE}, | |
13724 | {5, ARM_ARCH_V5TEJ}, | |
13725 | {6, ARM_ARCH_V6}, | |
13726 | {7, ARM_ARCH_V6Z}, | |
13727 | {8, ARM_ARCH_V6K}, | |
13728 | {9, ARM_ARCH_V6T2}, | |
13729 | {10, ARM_ARCH_V7A}, | |
13730 | {10, ARM_ARCH_V7R}, | |
13731 | {10, ARM_ARCH_V7M}, | |
13732 | {0, ARM_ARCH_NONE} | |
13733 | }; | |
13734 | ||
ee065d83 PB |
13735 | /* Set the public EABI object attributes. */ |
13736 | static void | |
13737 | aeabi_set_public_attributes (void) | |
13738 | { | |
13739 | int arch; | |
e74cfd16 | 13740 | arm_feature_set flags; |
62b3e311 PB |
13741 | arm_feature_set tmp; |
13742 | const cpu_arch_ver_table *p; | |
ee065d83 PB |
13743 | |
13744 | /* Choose the architecture based on the capabilities of the requested cpu | |
13745 | (if any) and/or the instructions actually used. */ | |
e74cfd16 PB |
13746 | ARM_MERGE_FEATURE_SETS (flags, arm_arch_used, thumb_arch_used); |
13747 | ARM_MERGE_FEATURE_SETS (flags, flags, *mfpu_opt); | |
13748 | ARM_MERGE_FEATURE_SETS (flags, flags, selected_cpu); | |
62b3e311 PB |
13749 | |
13750 | tmp = flags; | |
13751 | arch = 0; | |
13752 | for (p = cpu_arch_ver; p->val; p++) | |
13753 | { | |
13754 | if (ARM_CPU_HAS_FEATURE (tmp, p->flags)) | |
13755 | { | |
13756 | arch = p->val; | |
13757 | ARM_CLEAR_FEATURE (tmp, tmp, p->flags); | |
13758 | } | |
13759 | } | |
ee065d83 PB |
13760 | |
13761 | /* Tag_CPU_name. */ | |
13762 | if (selected_cpu_name[0]) | |
13763 | { | |
13764 | char *p; | |
13765 | ||
13766 | p = selected_cpu_name; | |
13767 | if (strncmp(p, "armv", 4) == 0) | |
13768 | { | |
13769 | int i; | |
13770 | ||
13771 | p += 4; | |
13772 | for (i = 0; p[i]; i++) | |
13773 | p[i] = TOUPPER (p[i]); | |
13774 | } | |
13775 | elf32_arm_add_eabi_attr_string (stdoutput, 5, p); | |
13776 | } | |
13777 | /* Tag_CPU_arch. */ | |
13778 | elf32_arm_add_eabi_attr_int (stdoutput, 6, arch); | |
62b3e311 PB |
13779 | /* Tag_CPU_arch_profile. */ |
13780 | if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7a)) | |
13781 | elf32_arm_add_eabi_attr_int (stdoutput, 7, 'A'); | |
13782 | else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7r)) | |
13783 | elf32_arm_add_eabi_attr_int (stdoutput, 7, 'R'); | |
13784 | else if (ARM_CPU_HAS_FEATURE (flags, arm_ext_v7m)) | |
13785 | elf32_arm_add_eabi_attr_int (stdoutput, 7, 'M'); | |
ee065d83 | 13786 | /* Tag_ARM_ISA_use. */ |
e74cfd16 | 13787 | if (ARM_CPU_HAS_FEATURE (arm_arch_used, arm_arch_full)) |
ee065d83 PB |
13788 | elf32_arm_add_eabi_attr_int (stdoutput, 8, 1); |
13789 | /* Tag_THUMB_ISA_use. */ | |
e74cfd16 | 13790 | if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_full)) |
ee065d83 | 13791 | elf32_arm_add_eabi_attr_int (stdoutput, 9, |
e74cfd16 | 13792 | ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_arch_t2) ? 2 : 1); |
ee065d83 | 13793 | /* Tag_VFP_arch. */ |
e74cfd16 PB |
13794 | if (ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_arch_vfp_v2) |
13795 | || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_arch_vfp_v2)) | |
ee065d83 | 13796 | elf32_arm_add_eabi_attr_int (stdoutput, 10, 2); |
e74cfd16 PB |
13797 | else if (ARM_CPU_HAS_FEATURE (thumb_arch_used, fpu_arch_vfp_v1) |
13798 | || ARM_CPU_HAS_FEATURE (arm_arch_used, fpu_arch_vfp_v1)) | |
ee065d83 PB |
13799 | elf32_arm_add_eabi_attr_int (stdoutput, 10, 1); |
13800 | /* Tag_WMMX_arch. */ | |
e74cfd16 PB |
13801 | if (ARM_CPU_HAS_FEATURE (thumb_arch_used, arm_cext_iwmmxt) |
13802 | || ARM_CPU_HAS_FEATURE (arm_arch_used, arm_cext_iwmmxt)) | |
ee065d83 PB |
13803 | elf32_arm_add_eabi_attr_int (stdoutput, 11, 1); |
13804 | } | |
13805 | ||
13806 | /* Add the .ARM.attributes section. */ | |
13807 | void | |
13808 | arm_md_end (void) | |
13809 | { | |
13810 | segT s; | |
13811 | char *p; | |
13812 | addressT addr; | |
13813 | offsetT size; | |
13814 | ||
13815 | if (EF_ARM_EABI_VERSION (meabi_flags) < EF_ARM_EABI_VER4) | |
13816 | return; | |
13817 | ||
13818 | aeabi_set_public_attributes (); | |
13819 | size = elf32_arm_eabi_attr_size (stdoutput); | |
13820 | s = subseg_new (".ARM.attributes", 0); | |
13821 | bfd_set_section_flags (stdoutput, s, SEC_READONLY | SEC_DATA); | |
13822 | addr = frag_now_fix (); | |
13823 | p = frag_more (size); | |
13824 | elf32_arm_set_eabi_attr_contents (stdoutput, (bfd_byte *)p, size); | |
13825 | } | |
13826 | ||
13827 | ||
13828 | /* Parse a .cpu directive. */ | |
13829 | ||
13830 | static void | |
13831 | s_arm_cpu (int ignored ATTRIBUTE_UNUSED) | |
13832 | { | |
e74cfd16 | 13833 | const struct arm_cpu_option_table *opt; |
ee065d83 PB |
13834 | char *name; |
13835 | char saved_char; | |
13836 | ||
13837 | name = input_line_pointer; | |
13838 | while (*input_line_pointer && !ISSPACE(*input_line_pointer)) | |
13839 | input_line_pointer++; | |
13840 | saved_char = *input_line_pointer; | |
13841 | *input_line_pointer = 0; | |
13842 | ||
13843 | /* Skip the first "all" entry. */ | |
13844 | for (opt = arm_cpus + 1; opt->name != NULL; opt++) | |
13845 | if (streq (opt->name, name)) | |
13846 | { | |
e74cfd16 PB |
13847 | mcpu_cpu_opt = &opt->value; |
13848 | selected_cpu = opt->value; | |
ee065d83 PB |
13849 | if (opt->canonical_name) |
13850 | strcpy(selected_cpu_name, opt->canonical_name); | |
13851 | else | |
13852 | { | |
13853 | int i; | |
13854 | for (i = 0; opt->name[i]; i++) | |
13855 | selected_cpu_name[i] = TOUPPER (opt->name[i]); | |
13856 | selected_cpu_name[i] = 0; | |
13857 | } | |
e74cfd16 | 13858 | ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt); |
ee065d83 PB |
13859 | *input_line_pointer = saved_char; |
13860 | demand_empty_rest_of_line (); | |
13861 | return; | |
13862 | } | |
13863 | as_bad (_("unknown cpu `%s'"), name); | |
13864 | *input_line_pointer = saved_char; | |
13865 | ignore_rest_of_line (); | |
13866 | } | |
13867 | ||
13868 | ||
13869 | /* Parse a .arch directive. */ | |
13870 | ||
13871 | static void | |
13872 | s_arm_arch (int ignored ATTRIBUTE_UNUSED) | |
13873 | { | |
e74cfd16 | 13874 | const struct arm_arch_option_table *opt; |
ee065d83 PB |
13875 | char saved_char; |
13876 | char *name; | |
13877 | ||
13878 | name = input_line_pointer; | |
13879 | while (*input_line_pointer && !ISSPACE(*input_line_pointer)) | |
13880 | input_line_pointer++; | |
13881 | saved_char = *input_line_pointer; | |
13882 | *input_line_pointer = 0; | |
13883 | ||
13884 | /* Skip the first "all" entry. */ | |
13885 | for (opt = arm_archs + 1; opt->name != NULL; opt++) | |
13886 | if (streq (opt->name, name)) | |
13887 | { | |
e74cfd16 PB |
13888 | mcpu_cpu_opt = &opt->value; |
13889 | selected_cpu = opt->value; | |
ee065d83 | 13890 | strcpy(selected_cpu_name, opt->name); |
e74cfd16 | 13891 | ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt); |
ee065d83 PB |
13892 | *input_line_pointer = saved_char; |
13893 | demand_empty_rest_of_line (); | |
13894 | return; | |
13895 | } | |
13896 | ||
13897 | as_bad (_("unknown architecture `%s'\n"), name); | |
13898 | *input_line_pointer = saved_char; | |
13899 | ignore_rest_of_line (); | |
13900 | } | |
13901 | ||
13902 | ||
13903 | /* Parse a .fpu directive. */ | |
13904 | ||
13905 | static void | |
13906 | s_arm_fpu (int ignored ATTRIBUTE_UNUSED) | |
13907 | { | |
e74cfd16 | 13908 | const struct arm_option_cpu_value_table *opt; |
ee065d83 PB |
13909 | char saved_char; |
13910 | char *name; | |
13911 | ||
13912 | name = input_line_pointer; | |
13913 | while (*input_line_pointer && !ISSPACE(*input_line_pointer)) | |
13914 | input_line_pointer++; | |
13915 | saved_char = *input_line_pointer; | |
13916 | *input_line_pointer = 0; | |
13917 | ||
13918 | for (opt = arm_fpus; opt->name != NULL; opt++) | |
13919 | if (streq (opt->name, name)) | |
13920 | { | |
e74cfd16 PB |
13921 | mfpu_opt = &opt->value; |
13922 | ARM_MERGE_FEATURE_SETS (cpu_variant, *mcpu_cpu_opt, *mfpu_opt); | |
ee065d83 PB |
13923 | *input_line_pointer = saved_char; |
13924 | demand_empty_rest_of_line (); | |
13925 | return; | |
13926 | } | |
13927 | ||
13928 | as_bad (_("unknown floating point format `%s'\n"), name); | |
13929 | *input_line_pointer = saved_char; | |
13930 | ignore_rest_of_line (); | |
13931 | } | |
13932 | #endif /* OBJ_ELF */ | |
13933 |