config/tc-arm.c (do_iwmmxt_wldstd): Correct the offset range for WLDRD/WSTRD
[deliverable/binutils-gdb.git] / gas / config / tc-arm.c
CommitLineData
b99bd4ef 1/* tc-arm.c -- Assemble for the ARM
f17c130b
AM
2 Copyright 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003,
3 2004, 2005
b99bd4ef
NC
4 Free Software Foundation, Inc.
5 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
6 Modified by David Taylor (dtaylor@armltd.co.uk)
22d9c8c5 7 Cirrus coprocessor mods by Aldy Hernandez (aldyh@redhat.com)
34920d91
NC
8 Cirrus coprocessor fixes by Petko Manolov (petkan@nucleusys.com)
9 Cirrus coprocessor fixes by Vladimir Ivanov (vladitx@nucleusys.com)
b99bd4ef
NC
10
11 This file is part of GAS, the GNU Assembler.
12
13 GAS is free software; you can redistribute it and/or modify
14 it under the terms of the GNU General Public License as published by
15 the Free Software Foundation; either version 2, or (at your option)
16 any later version.
17
18 GAS is distributed in the hope that it will be useful,
19 but WITHOUT ANY WARRANTY; without even the implied warranty of
c19d1205 20 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
b99bd4ef
NC
21 GNU General Public License for more details.
22
23 You should have received a copy of the GNU General Public License
24 along with GAS; see the file COPYING. If not, write to the Free
699d2810
NC
25 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
26 02110-1301, USA. */
b99bd4ef 27
b99bd4ef 28#include <string.h>
c19d1205 29#define NO_RELOC 0
b99bd4ef 30#include "as.h"
3882b010 31#include "safe-ctype.h"
b99bd4ef
NC
32
33/* Need TARGET_CPU. */
34#include "config.h"
35#include "subsegs.h"
36#include "obstack.h"
37#include "symbols.h"
38#include "listing.h"
39
f263249b
RE
40#include "opcode/arm.h"
41
b99bd4ef
NC
42#ifdef OBJ_ELF
43#include "elf/arm.h"
44#include "dwarf2dbg.h"
a394c00f 45#include "dw2gencfi.h"
b99bd4ef
NC
46#endif
47
7ed4c4c5 48/* XXX Set this to 1 after the next binutils release. */
03b1477f
RE
49#define WARN_DEPRECATED 0
50
7ed4c4c5
NC
51#ifdef OBJ_ELF
52/* Must be at least the size of the largest unwind opcode (currently two). */
53#define ARM_OPCODE_CHUNK_SIZE 8
54
55/* This structure holds the unwinding state. */
56
57static struct
58{
c19d1205
ZW
59 symbolS * proc_start;
60 symbolS * table_entry;
61 symbolS * personality_routine;
62 int personality_index;
7ed4c4c5 63 /* The segment containing the function. */
c19d1205
ZW
64 segT saved_seg;
65 subsegT saved_subseg;
7ed4c4c5
NC
66 /* Opcodes generated from this function. */
67 unsigned char * opcodes;
c19d1205
ZW
68 int opcode_count;
69 int opcode_alloc;
7ed4c4c5 70 /* The number of bytes pushed to the stack. */
c19d1205 71 offsetT frame_size;
7ed4c4c5
NC
72 /* We don't add stack adjustment opcodes immediately so that we can merge
73 multiple adjustments. We can also omit the final adjustment
74 when using a frame pointer. */
c19d1205 75 offsetT pending_offset;
7ed4c4c5 76 /* These two fields are set by both unwind_movsp and unwind_setfp. They
c19d1205
ZW
77 hold the reg+offset to use when restoring sp from a frame pointer. */
78 offsetT fp_offset;
79 int fp_reg;
7ed4c4c5 80 /* Nonzero if an unwind_setfp directive has been seen. */
c19d1205 81 unsigned fp_used:1;
7ed4c4c5 82 /* Nonzero if the last opcode restores sp from fp_reg. */
c19d1205 83 unsigned sp_restored:1;
7ed4c4c5
NC
84} unwind;
85
84798bd6
JB
86/* Bit N indicates that an R_ARM_NONE relocation has been output for
87 __aeabi_unwind_cpp_prN already if set. This enables dependencies to be
88 emitted only once per section, to save unnecessary bloat. */
89static unsigned int marked_pr_dependency = 0;
90
7ed4c4c5
NC
91#endif /* OBJ_ELF */
92
33a392fb
PB
93enum arm_float_abi
94{
95 ARM_FLOAT_ABI_HARD,
96 ARM_FLOAT_ABI_SOFTFP,
97 ARM_FLOAT_ABI_SOFT
98};
99
c19d1205 100/* Types of processor to assemble for. */
b89dddec
RE
101#define ARM_1 ARM_ARCH_V1
102#define ARM_2 ARM_ARCH_V2
103#define ARM_3 ARM_ARCH_V2S
104#define ARM_250 ARM_ARCH_V2S
105#define ARM_6 ARM_ARCH_V3
106#define ARM_7 ARM_ARCH_V3
107#define ARM_8 ARM_ARCH_V4
108#define ARM_9 ARM_ARCH_V4T
109#define ARM_STRONG ARM_ARCH_V4
c19d1205 110#define ARM_CPU_MASK 0x0000000f /* XXX? */
b99bd4ef
NC
111
112#ifndef CPU_DEFAULT
113#if defined __XSCALE__
b89dddec 114#define CPU_DEFAULT (ARM_ARCH_XSCALE)
b99bd4ef
NC
115#else
116#if defined __thumb__
c19d1205 117#define CPU_DEFAULT (ARM_ARCH_V5T)
b99bd4ef 118#else
c19d1205 119#define CPU_DEFAULT ARM_ANY
b99bd4ef
NC
120#endif
121#endif
122#endif
123
124#ifndef FPU_DEFAULT
c820d418
MM
125# ifdef TE_LINUX
126# define FPU_DEFAULT FPU_ARCH_FPA
127# elif defined (TE_NetBSD)
128# ifdef OBJ_ELF
129# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, but VFP order. */
130# else
131 /* Legacy a.out format. */
132# define FPU_DEFAULT FPU_ARCH_FPA /* Soft-float, but FPA order. */
133# endif
4e7fd91e
PB
134# elif defined (TE_VXWORKS)
135# define FPU_DEFAULT FPU_ARCH_VFP /* Soft-float, VFP order. */
c820d418
MM
136# else
137 /* For backwards compatibility, default to FPA. */
138# define FPU_DEFAULT FPU_ARCH_FPA
139# endif
140#endif /* ifndef FPU_DEFAULT */
b99bd4ef 141
c19d1205 142#define streq(a, b) (strcmp (a, b) == 0)
b99bd4ef 143
03b1477f 144static unsigned long cpu_variant;
b99bd4ef 145
b99bd4ef 146/* Flags stored in private area of BFD structure. */
c19d1205
ZW
147static int uses_apcs_26 = FALSE;
148static int atpcs = FALSE;
b34976b6
AM
149static int support_interwork = FALSE;
150static int uses_apcs_float = FALSE;
c19d1205 151static int pic_code = FALSE;
03b1477f
RE
152
153/* Variables that we set while parsing command-line options. Once all
154 options have been read we re-process these values to set the real
155 assembly flags. */
156static int legacy_cpu = -1;
157static int legacy_fpu = -1;
158
159static int mcpu_cpu_opt = -1;
160static int mcpu_fpu_opt = -1;
161static int march_cpu_opt = -1;
162static int march_fpu_opt = -1;
163static int mfpu_opt = -1;
33a392fb 164static int mfloat_abi_opt = -1;
7cc69913 165#ifdef OBJ_ELF
deeaaff8
DJ
166# ifdef EABI_DEFAULT
167static int meabi_flags = EABI_DEFAULT;
168# else
d507cf36 169static int meabi_flags = EF_ARM_EABI_UNKNOWN;
deeaaff8 170# endif
7cc69913 171#endif
b99bd4ef 172
b99bd4ef 173#ifdef OBJ_ELF
c19d1205 174/* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
b99bd4ef
NC
175symbolS * GOT_symbol;
176#endif
177
178/* Size of relocation record. */
05d2d07e 179const int md_reloc_size = 8;
b99bd4ef
NC
180
181/* 0: assemble for ARM,
182 1: assemble for Thumb,
183 2: assemble for Thumb even though target CPU does not support thumb
184 instructions. */
185static int thumb_mode = 0;
186
c19d1205
ZW
187/* If unified_syntax is true, we are processing the new unified
188 ARM/Thumb syntax. Important differences from the old ARM mode:
189
190 - Immediate operands do not require a # prefix.
191 - Conditional affixes always appear at the end of the
192 instruction. (For backward compatibility, those instructions
193 that formerly had them in the middle, continue to accept them
194 there.)
195 - The IT instruction may appear, and if it does is validated
196 against subsequent conditional affixes. It does not generate
197 machine code.
198
199 Important differences from the old Thumb mode:
200
201 - Immediate operands do not require a # prefix.
202 - Most of the V6T2 instructions are only available in unified mode.
203 - The .N and .W suffixes are recognized and honored (it is an error
204 if they cannot be honored).
205 - All instructions set the flags if and only if they have an 's' affix.
206 - Conditional affixes may be used. They are validated against
207 preceding IT instructions. Unlike ARM mode, you cannot use a
208 conditional affix except in the scope of an IT instruction. */
209
210static bfd_boolean unified_syntax = FALSE;
b99bd4ef
NC
211
212struct arm_it
213{
c19d1205 214 const char * error;
b99bd4ef 215 unsigned long instruction;
c19d1205
ZW
216 int size;
217 int size_req;
218 int cond;
b99bd4ef
NC
219 struct
220 {
221 bfd_reloc_code_real_type type;
c19d1205
ZW
222 expressionS exp;
223 int pc_rel;
b99bd4ef 224 } reloc;
b99bd4ef 225
c19d1205
ZW
226 struct
227 {
228 unsigned reg;
ca3f61f7
NC
229 signed int imm;
230 unsigned present : 1; /* Operand present. */
231 unsigned isreg : 1; /* Operand was a register. */
232 unsigned immisreg : 1; /* .imm field is a second register. */
233 unsigned hasreloc : 1; /* Operand has relocation suffix. */
234 unsigned writeback : 1; /* Operand has trailing ! */
235 unsigned preind : 1; /* Preindexed address. */
236 unsigned postind : 1; /* Postindexed address. */
237 unsigned negative : 1; /* Index register was negated. */
238 unsigned shifted : 1; /* Shift applied to operation. */
239 unsigned shift_kind : 3; /* Shift operation (enum shift_kind). */
c19d1205 240 } operands[6];
b99bd4ef
NC
241};
242
c19d1205 243static struct arm_it inst;
b99bd4ef
NC
244
245#define NUM_FLOAT_VALS 8
246
05d2d07e 247const char * fp_const[] =
b99bd4ef
NC
248{
249 "0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0", 0
250};
251
c19d1205 252/* Number of littlenums required to hold an extended precision number. */
b99bd4ef
NC
253#define MAX_LITTLENUMS 6
254
255LITTLENUM_TYPE fp_values[NUM_FLOAT_VALS][MAX_LITTLENUMS];
256
257#define FAIL (-1)
258#define SUCCESS (0)
259
260#define SUFF_S 1
261#define SUFF_D 2
262#define SUFF_E 3
263#define SUFF_P 4
264
c19d1205
ZW
265#define CP_T_X 0x00008000
266#define CP_T_Y 0x00400000
b99bd4ef 267
c19d1205
ZW
268#define CONDS_BIT 0x00100000
269#define LOAD_BIT 0x00100000
b99bd4ef
NC
270
271#define DOUBLE_LOAD_FLAG 0x00000001
272
273struct asm_cond
274{
c19d1205 275 const char * template;
b99bd4ef
NC
276 unsigned long value;
277};
278
c19d1205 279#define COND_ALWAYS 0xE
b99bd4ef 280
b99bd4ef
NC
281struct asm_psr
282{
b34976b6 283 const char *template;
b99bd4ef
NC
284 unsigned long field;
285};
286
2d2255b5 287/* The bit that distinguishes CPSR and SPSR. */
b99bd4ef
NC
288#define SPSR_BIT (1 << 22)
289
c19d1205
ZW
290/* The individual PSR flag bits. */
291#define PSR_c (1 << 16)
292#define PSR_x (1 << 17)
293#define PSR_s (1 << 18)
294#define PSR_f (1 << 19)
b99bd4ef 295
c19d1205 296struct reloc_entry
bfae80f2 297{
c19d1205
ZW
298 char *name;
299 bfd_reloc_code_real_type reloc;
bfae80f2
RE
300};
301
302enum vfp_sp_reg_pos
303{
304 VFP_REG_Sd, VFP_REG_Sm, VFP_REG_Sn
305};
306
307enum vfp_ldstm_type
308{
309 VFP_LDSTMIA, VFP_LDSTMDB, VFP_LDSTMIAX, VFP_LDSTMDBX
310};
311
c19d1205
ZW
312/* ARM register categories. This includes coprocessor numbers and various
313 architecture extensions' registers. */
314enum arm_reg_type
bfae80f2 315{
c19d1205
ZW
316 REG_TYPE_RN,
317 REG_TYPE_CP,
318 REG_TYPE_CN,
319 REG_TYPE_FN,
320 REG_TYPE_VFS,
321 REG_TYPE_VFD,
322 REG_TYPE_VFC,
323 REG_TYPE_MVF,
324 REG_TYPE_MVD,
325 REG_TYPE_MVFX,
326 REG_TYPE_MVDX,
327 REG_TYPE_MVAX,
328 REG_TYPE_DSPSC,
329 REG_TYPE_MMXWR,
330 REG_TYPE_MMXWC,
331 REG_TYPE_MMXWCG,
332 REG_TYPE_XSCALE,
bfae80f2
RE
333};
334
6c43fab6
RE
335/* Structure for a hash table entry for a register. */
336struct reg_entry
337{
c19d1205
ZW
338 const char *name;
339 unsigned char number;
340 unsigned char type;
341 unsigned char builtin;
6c43fab6
RE
342};
343
c19d1205
ZW
344/* Diagnostics used when we don't get a register of the expected type. */
345const char *const reg_expected_msgs[] =
346{
347 N_("ARM register expected"),
348 N_("bad or missing co-processor number"),
349 N_("co-processor register expected"),
350 N_("FPA register expected"),
351 N_("VFP single precision register expected"),
352 N_("VFP double precision register expected"),
353 N_("VFP system register expected"),
354 N_("Maverick MVF register expected"),
355 N_("Maverick MVD register expected"),
356 N_("Maverick MVFX register expected"),
357 N_("Maverick MVDX register expected"),
358 N_("Maverick MVAX register expected"),
359 N_("Maverick DSPSC register expected"),
360 N_("iWMMXt data register expected"),
361 N_("iWMMXt control register expected"),
362 N_("iWMMXt scalar register expected"),
363 N_("XScale accumulator register expected"),
6c43fab6
RE
364};
365
c19d1205
ZW
366/* Some well known registers that we refer to directly elsewhere. */
367#define REG_SP 13
368#define REG_LR 14
369#define REG_PC 15
404ff6b5 370
b99bd4ef
NC
371/* ARM instructions take 4bytes in the object file, Thumb instructions
372 take 2: */
c19d1205 373#define INSN_SIZE 4
b99bd4ef
NC
374
375struct asm_opcode
376{
377 /* Basic string to match. */
c19d1205
ZW
378 const char *template;
379
380 /* Parameters to instruction. */
381 unsigned char operands[8];
382
383 /* Conditional tag - see opcode_lookup. */
384 unsigned int tag : 4;
b99bd4ef
NC
385
386 /* Basic instruction code. */
c19d1205 387 unsigned int avalue : 28;
b99bd4ef 388
c19d1205
ZW
389 /* Thumb-format instruction code. */
390 unsigned int tvalue;
b99bd4ef 391
90e4755a 392 /* Which architecture variant provides this instruction. */
c19d1205
ZW
393 unsigned long avariant;
394 unsigned long tvariant;
395
396 /* Function to call to encode instruction in ARM format. */
397 void (* aencode) (void);
b99bd4ef 398
c19d1205
ZW
399 /* Function to call to encode instruction in Thumb format. */
400 void (* tencode) (void);
b99bd4ef
NC
401};
402
a737bd4d
NC
403/* Defines for various bits that we will want to toggle. */
404#define INST_IMMEDIATE 0x02000000
405#define OFFSET_REG 0x02000000
c19d1205 406#define HWOFFSET_IMM 0x00400000
a737bd4d
NC
407#define SHIFT_BY_REG 0x00000010
408#define PRE_INDEX 0x01000000
409#define INDEX_UP 0x00800000
410#define WRITE_BACK 0x00200000
411#define LDM_TYPE_2_OR_3 0x00400000
90e4755a 412
a737bd4d
NC
413#define LITERAL_MASK 0xf000f000
414#define OPCODE_MASK 0xfe1fffff
415#define V4_STR_BIT 0x00000020
90e4755a 416
a737bd4d 417#define DATA_OP_SHIFT 21
90e4755a 418
a737bd4d
NC
419/* Codes to distinguish the arithmetic instructions. */
420#define OPCODE_AND 0
421#define OPCODE_EOR 1
422#define OPCODE_SUB 2
423#define OPCODE_RSB 3
424#define OPCODE_ADD 4
425#define OPCODE_ADC 5
426#define OPCODE_SBC 6
427#define OPCODE_RSC 7
428#define OPCODE_TST 8
429#define OPCODE_TEQ 9
430#define OPCODE_CMP 10
431#define OPCODE_CMN 11
432#define OPCODE_ORR 12
433#define OPCODE_MOV 13
434#define OPCODE_BIC 14
435#define OPCODE_MVN 15
90e4755a 436
a737bd4d
NC
437#define T_OPCODE_MUL 0x4340
438#define T_OPCODE_TST 0x4200
439#define T_OPCODE_CMN 0x42c0
440#define T_OPCODE_NEG 0x4240
441#define T_OPCODE_MVN 0x43c0
90e4755a 442
a737bd4d
NC
443#define T_OPCODE_ADD_R3 0x1800
444#define T_OPCODE_SUB_R3 0x1a00
445#define T_OPCODE_ADD_HI 0x4400
446#define T_OPCODE_ADD_ST 0xb000
447#define T_OPCODE_SUB_ST 0xb080
448#define T_OPCODE_ADD_SP 0xa800
449#define T_OPCODE_ADD_PC 0xa000
450#define T_OPCODE_ADD_I8 0x3000
451#define T_OPCODE_SUB_I8 0x3800
452#define T_OPCODE_ADD_I3 0x1c00
453#define T_OPCODE_SUB_I3 0x1e00
b99bd4ef 454
a737bd4d
NC
455#define T_OPCODE_ASR_R 0x4100
456#define T_OPCODE_LSL_R 0x4080
c19d1205
ZW
457#define T_OPCODE_LSR_R 0x40c0
458#define T_OPCODE_ROR_R 0x41c0
a737bd4d
NC
459#define T_OPCODE_ASR_I 0x1000
460#define T_OPCODE_LSL_I 0x0000
461#define T_OPCODE_LSR_I 0x0800
b99bd4ef 462
a737bd4d
NC
463#define T_OPCODE_MOV_I8 0x2000
464#define T_OPCODE_CMP_I8 0x2800
465#define T_OPCODE_CMP_LR 0x4280
466#define T_OPCODE_MOV_HR 0x4600
467#define T_OPCODE_CMP_HR 0x4500
b99bd4ef 468
a737bd4d
NC
469#define T_OPCODE_LDR_PC 0x4800
470#define T_OPCODE_LDR_SP 0x9800
471#define T_OPCODE_STR_SP 0x9000
472#define T_OPCODE_LDR_IW 0x6800
473#define T_OPCODE_STR_IW 0x6000
474#define T_OPCODE_LDR_IH 0x8800
475#define T_OPCODE_STR_IH 0x8000
476#define T_OPCODE_LDR_IB 0x7800
477#define T_OPCODE_STR_IB 0x7000
478#define T_OPCODE_LDR_RW 0x5800
479#define T_OPCODE_STR_RW 0x5000
480#define T_OPCODE_LDR_RH 0x5a00
481#define T_OPCODE_STR_RH 0x5200
482#define T_OPCODE_LDR_RB 0x5c00
483#define T_OPCODE_STR_RB 0x5400
c9b604bd 484
a737bd4d
NC
485#define T_OPCODE_PUSH 0xb400
486#define T_OPCODE_POP 0xbc00
b99bd4ef 487
2fc8bdac 488#define T_OPCODE_BRANCH 0xe000
b99bd4ef 489
a737bd4d 490#define THUMB_SIZE 2 /* Size of thumb instruction. */
a737bd4d 491#define THUMB_PP_PC_LR 0x0100
c19d1205
ZW
492#define THUMB_LOAD_BIT 0x0800
493
494#define BAD_ARGS _("bad arguments to instruction")
495#define BAD_PC _("r15 not allowed here")
496#define BAD_COND _("instruction cannot be conditional")
497#define BAD_OVERLAP _("registers may not be the same")
498#define BAD_HIREG _("lo register required")
499#define BAD_THUMB32 _("instruction not supported in Thumb16 mode")
500
501static struct hash_control *arm_ops_hsh;
502static struct hash_control *arm_cond_hsh;
503static struct hash_control *arm_shift_hsh;
504static struct hash_control *arm_psr_hsh;
505static struct hash_control *arm_reg_hsh;
506static struct hash_control *arm_reloc_hsh;
b99bd4ef 507
b99bd4ef
NC
508/* Stuff needed to resolve the label ambiguity
509 As:
510 ...
511 label: <insn>
512 may differ from:
513 ...
514 label:
c19d1205 515 <insn>
b99bd4ef
NC
516*/
517
518symbolS * last_label_seen;
b34976b6 519static int label_is_thumb_function_name = FALSE;
a737bd4d 520\f
3d0c9500
NC
521/* Literal pool structure. Held on a per-section
522 and per-sub-section basis. */
a737bd4d 523
c19d1205 524#define MAX_LITERAL_POOL_SIZE 1024
3d0c9500 525typedef struct literal_pool
b99bd4ef 526{
c19d1205
ZW
527 expressionS literals [MAX_LITERAL_POOL_SIZE];
528 unsigned int next_free_entry;
529 unsigned int id;
530 symbolS * symbol;
531 segT section;
532 subsegT sub_section;
61b5f74b 533 struct literal_pool * next;
3d0c9500 534} literal_pool;
b99bd4ef 535
3d0c9500
NC
536/* Pointer to a linked list of literal pools. */
537literal_pool * list_of_pools = NULL;
c19d1205
ZW
538\f
539/* Pure syntax. */
b99bd4ef 540
c19d1205
ZW
541/* This array holds the chars that always start a comment. If the
542 pre-processor is disabled, these aren't very useful. */
543const char comment_chars[] = "@";
3d0c9500 544
c19d1205
ZW
545/* This array holds the chars that only start a comment at the beginning of
546 a line. If the line seems to have the form '# 123 filename'
547 .line and .file directives will appear in the pre-processed output. */
548/* Note that input_file.c hand checks for '#' at the beginning of the
549 first line of the input file. This is because the compiler outputs
550 #NO_APP at the beginning of its output. */
551/* Also note that comments like this one will always work. */
552const char line_comment_chars[] = "#";
3d0c9500 553
c19d1205 554const char line_separator_chars[] = ";";
b99bd4ef 555
c19d1205
ZW
556/* Chars that can be used to separate mant
557 from exp in floating point numbers. */
558const char EXP_CHARS[] = "eE";
3d0c9500 559
c19d1205
ZW
560/* Chars that mean this number is a floating point constant. */
561/* As in 0f12.456 */
562/* or 0d1.2345e12 */
b99bd4ef 563
c19d1205 564const char FLT_CHARS[] = "rRsSfFdDxXeEpP";
3d0c9500 565
c19d1205
ZW
566/* Prefix characters that indicate the start of an immediate
567 value. */
568#define is_immediate_prefix(C) ((C) == '#' || (C) == '$')
3d0c9500 569
c19d1205
ZW
570/* Separator character handling. */
571
572#define skip_whitespace(str) do { if (*(str) == ' ') ++(str); } while (0)
573
574static inline int
575skip_past_char (char ** str, char c)
576{
577 if (**str == c)
578 {
579 (*str)++;
580 return SUCCESS;
3d0c9500 581 }
c19d1205
ZW
582 else
583 return FAIL;
584}
585#define skip_past_comma(str) skip_past_char (str, ',')
3d0c9500 586
c19d1205
ZW
587/* Arithmetic expressions (possibly involving symbols). */
588
589/* Return TRUE if anything in the expression is a bignum. */
590
591static int
592walk_no_bignums (symbolS * sp)
593{
594 if (symbol_get_value_expression (sp)->X_op == O_big)
595 return 1;
596
597 if (symbol_get_value_expression (sp)->X_add_symbol)
3d0c9500 598 {
c19d1205
ZW
599 return (walk_no_bignums (symbol_get_value_expression (sp)->X_add_symbol)
600 || (symbol_get_value_expression (sp)->X_op_symbol
601 && walk_no_bignums (symbol_get_value_expression (sp)->X_op_symbol)));
3d0c9500
NC
602 }
603
c19d1205 604 return 0;
3d0c9500
NC
605}
606
c19d1205
ZW
607static int in_my_get_expression = 0;
608
609/* Third argument to my_get_expression. */
610#define GE_NO_PREFIX 0
611#define GE_IMM_PREFIX 1
612#define GE_OPT_PREFIX 2
a737bd4d 613
b99bd4ef 614static int
c19d1205 615my_get_expression (expressionS * ep, char ** str, int prefix_mode)
b99bd4ef 616{
c19d1205
ZW
617 char * save_in;
618 segT seg;
b99bd4ef 619
c19d1205
ZW
620 /* In unified syntax, all prefixes are optional. */
621 if (unified_syntax)
622 prefix_mode = GE_OPT_PREFIX;
b99bd4ef 623
c19d1205 624 switch (prefix_mode)
b99bd4ef 625 {
c19d1205
ZW
626 case GE_NO_PREFIX: break;
627 case GE_IMM_PREFIX:
628 if (!is_immediate_prefix (**str))
629 {
630 inst.error = _("immediate expression requires a # prefix");
631 return FAIL;
632 }
633 (*str)++;
634 break;
635 case GE_OPT_PREFIX:
636 if (is_immediate_prefix (**str))
637 (*str)++;
638 break;
639 default: abort ();
640 }
b99bd4ef 641
c19d1205 642 memset (ep, 0, sizeof (expressionS));
b99bd4ef 643
c19d1205
ZW
644 save_in = input_line_pointer;
645 input_line_pointer = *str;
646 in_my_get_expression = 1;
647 seg = expression (ep);
648 in_my_get_expression = 0;
649
650 if (ep->X_op == O_illegal)
b99bd4ef 651 {
c19d1205
ZW
652 /* We found a bad expression in md_operand(). */
653 *str = input_line_pointer;
654 input_line_pointer = save_in;
655 if (inst.error == NULL)
656 inst.error = _("bad expression");
657 return 1;
658 }
b99bd4ef 659
c19d1205
ZW
660#ifdef OBJ_AOUT
661 if (seg != absolute_section
662 && seg != text_section
663 && seg != data_section
664 && seg != bss_section
665 && seg != undefined_section)
666 {
667 inst.error = _("bad segment");
668 *str = input_line_pointer;
669 input_line_pointer = save_in;
670 return 1;
b99bd4ef 671 }
c19d1205 672#endif
b99bd4ef 673
c19d1205
ZW
674 /* Get rid of any bignums now, so that we don't generate an error for which
675 we can't establish a line number later on. Big numbers are never valid
676 in instructions, which is where this routine is always called. */
677 if (ep->X_op == O_big
678 || (ep->X_add_symbol
679 && (walk_no_bignums (ep->X_add_symbol)
680 || (ep->X_op_symbol
681 && walk_no_bignums (ep->X_op_symbol)))))
682 {
683 inst.error = _("invalid constant");
684 *str = input_line_pointer;
685 input_line_pointer = save_in;
686 return 1;
687 }
b99bd4ef 688
c19d1205
ZW
689 *str = input_line_pointer;
690 input_line_pointer = save_in;
691 return 0;
b99bd4ef
NC
692}
693
c19d1205
ZW
694/* Turn a string in input_line_pointer into a floating point constant
695 of type TYPE, and store the appropriate bytes in *LITP. The number
696 of LITTLENUMS emitted is stored in *SIZEP. An error message is
697 returned, or NULL on OK.
b99bd4ef 698
c19d1205
ZW
699 Note that fp constants aren't represent in the normal way on the ARM.
700 In big endian mode, things are as expected. However, in little endian
701 mode fp constants are big-endian word-wise, and little-endian byte-wise
702 within the words. For example, (double) 1.1 in big endian mode is
703 the byte sequence 3f f1 99 99 99 99 99 9a, and in little endian mode is
704 the byte sequence 99 99 f1 3f 9a 99 99 99.
b99bd4ef 705
c19d1205 706 ??? The format of 12 byte floats is uncertain according to gcc's arm.h. */
b99bd4ef 707
c19d1205
ZW
708char *
709md_atof (int type, char * litP, int * sizeP)
710{
711 int prec;
712 LITTLENUM_TYPE words[MAX_LITTLENUMS];
713 char *t;
714 int i;
b99bd4ef 715
c19d1205
ZW
716 switch (type)
717 {
718 case 'f':
719 case 'F':
720 case 's':
721 case 'S':
722 prec = 2;
723 break;
b99bd4ef 724
c19d1205
ZW
725 case 'd':
726 case 'D':
727 case 'r':
728 case 'R':
729 prec = 4;
730 break;
b99bd4ef 731
c19d1205
ZW
732 case 'x':
733 case 'X':
734 prec = 6;
735 break;
b99bd4ef 736
c19d1205
ZW
737 case 'p':
738 case 'P':
739 prec = 6;
740 break;
a737bd4d 741
c19d1205
ZW
742 default:
743 *sizeP = 0;
744 return _("bad call to MD_ATOF()");
745 }
b99bd4ef 746
c19d1205
ZW
747 t = atof_ieee (input_line_pointer, type, words);
748 if (t)
749 input_line_pointer = t;
750 *sizeP = prec * 2;
b99bd4ef 751
c19d1205
ZW
752 if (target_big_endian)
753 {
754 for (i = 0; i < prec; i++)
755 {
756 md_number_to_chars (litP, (valueT) words[i], 2);
757 litP += 2;
758 }
759 }
760 else
761 {
762 if (cpu_variant & FPU_ARCH_VFP)
763 for (i = prec - 1; i >= 0; i--)
764 {
765 md_number_to_chars (litP, (valueT) words[i], 2);
766 litP += 2;
767 }
768 else
769 /* For a 4 byte float the order of elements in `words' is 1 0.
770 For an 8 byte float the order is 1 0 3 2. */
771 for (i = 0; i < prec; i += 2)
772 {
773 md_number_to_chars (litP, (valueT) words[i + 1], 2);
774 md_number_to_chars (litP + 2, (valueT) words[i], 2);
775 litP += 4;
776 }
777 }
b99bd4ef 778
c19d1205
ZW
779 return 0;
780}
b99bd4ef 781
c19d1205
ZW
782/* We handle all bad expressions here, so that we can report the faulty
783 instruction in the error message. */
784void
785md_operand (expressionS * expr)
786{
787 if (in_my_get_expression)
788 expr->X_op = O_illegal;
b99bd4ef
NC
789}
790
c19d1205 791/* Immediate values. */
b99bd4ef 792
c19d1205
ZW
793/* Generic immediate-value read function for use in directives.
794 Accepts anything that 'expression' can fold to a constant.
795 *val receives the number. */
796#ifdef OBJ_ELF
797static int
798immediate_for_directive (int *val)
b99bd4ef 799{
c19d1205
ZW
800 expressionS exp;
801 exp.X_op = O_illegal;
b99bd4ef 802
c19d1205
ZW
803 if (is_immediate_prefix (*input_line_pointer))
804 {
805 input_line_pointer++;
806 expression (&exp);
807 }
b99bd4ef 808
c19d1205
ZW
809 if (exp.X_op != O_constant)
810 {
811 as_bad (_("expected #constant"));
812 ignore_rest_of_line ();
813 return FAIL;
814 }
815 *val = exp.X_add_number;
816 return SUCCESS;
b99bd4ef 817}
c19d1205 818#endif
b99bd4ef 819
c19d1205 820/* Register parsing. */
b99bd4ef 821
c19d1205
ZW
822/* Generic register parser. CCP points to what should be the
823 beginning of a register name. If it is indeed a valid register
824 name, advance CCP over it and return the reg_entry structure;
825 otherwise return NULL. Does not issue diagnostics. */
826
827static struct reg_entry *
828arm_reg_parse_multi (char **ccp)
b99bd4ef 829{
c19d1205
ZW
830 char *start = *ccp;
831 char *p;
832 struct reg_entry *reg;
b99bd4ef 833
c19d1205
ZW
834#ifdef REGISTER_PREFIX
835 if (*start != REGISTER_PREFIX)
836 return FAIL;
837 start++;
838#endif
839#ifdef OPTIONAL_REGISTER_PREFIX
840 if (*start == OPTIONAL_REGISTER_PREFIX)
841 start++;
842#endif
b99bd4ef 843
c19d1205
ZW
844 p = start;
845 if (!ISALPHA (*p) || !is_name_beginner (*p))
846 return NULL;
b99bd4ef 847
c19d1205
ZW
848 do
849 p++;
850 while (ISALPHA (*p) || ISDIGIT (*p) || *p == '_');
851
852 reg = (struct reg_entry *) hash_find_n (arm_reg_hsh, start, p - start);
853
854 if (!reg)
855 return NULL;
856
857 *ccp = p;
858 return reg;
b99bd4ef
NC
859}
860
c19d1205
ZW
861/* As above, but the register must be of type TYPE, and the return
862 value is the register number or NULL. */
863
b99bd4ef 864static int
c19d1205 865arm_reg_parse (char **ccp, enum arm_reg_type type)
b99bd4ef 866{
c19d1205
ZW
867 char *start = *ccp;
868 struct reg_entry *reg = arm_reg_parse_multi (ccp);
b99bd4ef 869
c19d1205
ZW
870 if (reg && reg->type == type)
871 return reg->number;
6057a28f 872
c19d1205
ZW
873 /* Alternative syntaxes are accepted for a few register classes. */
874 switch (type)
875 {
876 case REG_TYPE_MVF:
877 case REG_TYPE_MVD:
878 case REG_TYPE_MVFX:
879 case REG_TYPE_MVDX:
880 /* Generic coprocessor register names are allowed for these. */
881 if (reg->type == REG_TYPE_CN)
882 return reg->number;
883 break;
69b97547 884
c19d1205
ZW
885 case REG_TYPE_CP:
886 /* For backward compatibility, a bare number is valid here. */
887 {
888 unsigned long processor = strtoul (start, ccp, 10);
889 if (*ccp != start && processor <= 15)
890 return processor;
891 }
6057a28f 892
c19d1205
ZW
893 case REG_TYPE_MMXWC:
894 /* WC includes WCG. ??? I'm not sure this is true for all
895 instructions that take WC registers. */
896 if (reg->type == REG_TYPE_MMXWCG)
897 return reg->number;
6057a28f 898 break;
c19d1205 899
6057a28f 900 default:
c19d1205 901 break;
6057a28f
NC
902 }
903
c19d1205
ZW
904 *ccp = start;
905 return FAIL;
906}
69b97547 907
c19d1205
ZW
908/* Parse an ARM register list. Returns the bitmask, or FAIL. */
909static long
910parse_reg_list (char ** strp)
911{
912 char * str = * strp;
913 long range = 0;
914 int another_range;
a737bd4d 915
c19d1205
ZW
916 /* We come back here if we get ranges concatenated by '+' or '|'. */
917 do
6057a28f 918 {
c19d1205 919 another_range = 0;
a737bd4d 920
c19d1205
ZW
921 if (*str == '{')
922 {
923 int in_range = 0;
924 int cur_reg = -1;
a737bd4d 925
c19d1205
ZW
926 str++;
927 do
928 {
929 int reg;
6057a28f 930
c19d1205
ZW
931 if ((reg = arm_reg_parse (&str, REG_TYPE_RN)) == FAIL)
932 {
933 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
934 return FAIL;
935 }
a737bd4d 936
c19d1205
ZW
937 if (in_range)
938 {
939 int i;
a737bd4d 940
c19d1205
ZW
941 if (reg <= cur_reg)
942 {
943 inst.error = _("bad range in register list");
944 return FAIL;
945 }
40a18ebd 946
c19d1205
ZW
947 for (i = cur_reg + 1; i < reg; i++)
948 {
949 if (range & (1 << i))
950 as_tsktsk
951 (_("Warning: duplicated register (r%d) in register list"),
952 i);
953 else
954 range |= 1 << i;
955 }
956 in_range = 0;
957 }
a737bd4d 958
c19d1205
ZW
959 if (range & (1 << reg))
960 as_tsktsk (_("Warning: duplicated register (r%d) in register list"),
961 reg);
962 else if (reg <= cur_reg)
963 as_tsktsk (_("Warning: register range not in ascending order"));
a737bd4d 964
c19d1205
ZW
965 range |= 1 << reg;
966 cur_reg = reg;
967 }
968 while (skip_past_comma (&str) != FAIL
969 || (in_range = 1, *str++ == '-'));
970 str--;
a737bd4d 971
c19d1205
ZW
972 if (*str++ != '}')
973 {
974 inst.error = _("missing `}'");
975 return FAIL;
976 }
977 }
978 else
979 {
980 expressionS expr;
40a18ebd 981
c19d1205
ZW
982 if (my_get_expression (&expr, &str, GE_NO_PREFIX))
983 return FAIL;
40a18ebd 984
c19d1205
ZW
985 if (expr.X_op == O_constant)
986 {
987 if (expr.X_add_number
988 != (expr.X_add_number & 0x0000ffff))
989 {
990 inst.error = _("invalid register mask");
991 return FAIL;
992 }
a737bd4d 993
c19d1205
ZW
994 if ((range & expr.X_add_number) != 0)
995 {
996 int regno = range & expr.X_add_number;
a737bd4d 997
c19d1205
ZW
998 regno &= -regno;
999 regno = (1 << regno) - 1;
1000 as_tsktsk
1001 (_("Warning: duplicated register (r%d) in register list"),
1002 regno);
1003 }
a737bd4d 1004
c19d1205
ZW
1005 range |= expr.X_add_number;
1006 }
1007 else
1008 {
1009 if (inst.reloc.type != 0)
1010 {
1011 inst.error = _("expression too complex");
1012 return FAIL;
1013 }
a737bd4d 1014
c19d1205
ZW
1015 memcpy (&inst.reloc.exp, &expr, sizeof (expressionS));
1016 inst.reloc.type = BFD_RELOC_ARM_MULTI;
1017 inst.reloc.pc_rel = 0;
1018 }
1019 }
a737bd4d 1020
c19d1205
ZW
1021 if (*str == '|' || *str == '+')
1022 {
1023 str++;
1024 another_range = 1;
1025 }
a737bd4d 1026 }
c19d1205 1027 while (another_range);
a737bd4d 1028
c19d1205
ZW
1029 *strp = str;
1030 return range;
a737bd4d
NC
1031}
1032
c19d1205
ZW
1033/* Parse a VFP register list. If the string is invalid return FAIL.
1034 Otherwise return the number of registers, and set PBASE to the first
1035 register. Double precision registers are matched if DP is nonzero. */
6057a28f 1036
c19d1205 1037static int
ca3f61f7 1038parse_vfp_reg_list (char **str, unsigned int *pbase, int dp)
6057a28f 1039{
c19d1205
ZW
1040 int base_reg;
1041 int new_base;
1042 int regtype;
1043 int max_regs;
1044 int count = 0;
1045 int warned = 0;
1046 unsigned long mask = 0;
a737bd4d 1047 int i;
6057a28f 1048
c19d1205
ZW
1049 if (**str != '{')
1050 return FAIL;
6057a28f 1051
c19d1205 1052 (*str)++;
6057a28f 1053
c19d1205 1054 if (dp)
a737bd4d 1055 {
c19d1205
ZW
1056 regtype = REG_TYPE_VFD;
1057 max_regs = 16;
1058 }
1059 else
1060 {
1061 regtype = REG_TYPE_VFS;
1062 max_regs = 32;
1063 }
6057a28f 1064
c19d1205 1065 base_reg = max_regs;
a737bd4d 1066
c19d1205
ZW
1067 do
1068 {
1069 new_base = arm_reg_parse (str, regtype);
1070 if (new_base == FAIL)
a737bd4d 1071 {
c19d1205
ZW
1072 inst.error = gettext (reg_expected_msgs[regtype]);
1073 return FAIL;
1074 }
a737bd4d 1075
c19d1205
ZW
1076 if (new_base < base_reg)
1077 base_reg = new_base;
a737bd4d 1078
c19d1205
ZW
1079 if (mask & (1 << new_base))
1080 {
1081 inst.error = _("invalid register list");
1082 return FAIL;
a737bd4d 1083 }
a737bd4d 1084
c19d1205
ZW
1085 if ((mask >> new_base) != 0 && ! warned)
1086 {
1087 as_tsktsk (_("register list not in ascending order"));
1088 warned = 1;
1089 }
0bbf2aa4 1090
c19d1205
ZW
1091 mask |= 1 << new_base;
1092 count++;
0bbf2aa4 1093
c19d1205
ZW
1094 if (**str == '-') /* We have the start of a range expression */
1095 {
1096 int high_range;
0bbf2aa4 1097
c19d1205 1098 (*str)++;
0bbf2aa4 1099
c19d1205
ZW
1100 if ((high_range = arm_reg_parse (str, regtype)) == FAIL)
1101 {
1102 inst.error = gettext (reg_expected_msgs[regtype]);
1103 return FAIL;
1104 }
0bbf2aa4 1105
c19d1205
ZW
1106 if (high_range <= new_base)
1107 {
1108 inst.error = _("register range not in ascending order");
1109 return FAIL;
1110 }
0bbf2aa4 1111
c19d1205 1112 for (new_base++; new_base <= high_range; new_base++)
0bbf2aa4 1113 {
c19d1205 1114 if (mask & (1 << new_base))
0bbf2aa4 1115 {
c19d1205
ZW
1116 inst.error = _("invalid register list");
1117 return FAIL;
0bbf2aa4 1118 }
c19d1205
ZW
1119
1120 mask |= 1 << new_base;
1121 count++;
0bbf2aa4 1122 }
0bbf2aa4 1123 }
0bbf2aa4 1124 }
c19d1205 1125 while (skip_past_comma (str) != FAIL);
0bbf2aa4 1126
c19d1205 1127 (*str)++;
0bbf2aa4 1128
c19d1205
ZW
1129 /* Sanity check -- should have raised a parse error above. */
1130 if (count == 0 || count > max_regs)
1131 abort ();
1132
1133 *pbase = base_reg;
1134
1135 /* Final test -- the registers must be consecutive. */
1136 mask >>= base_reg;
1137 for (i = 0; i < count; i++)
1138 {
1139 if ((mask & (1u << i)) == 0)
1140 {
1141 inst.error = _("non-contiguous register range");
1142 return FAIL;
1143 }
1144 }
1145
1146 return count;
b99bd4ef
NC
1147}
1148
c19d1205
ZW
1149/* Parse an explicit relocation suffix on an expression. This is
1150 either nothing, or a word in parentheses. Note that if !OBJ_ELF,
1151 arm_reloc_hsh contains no entries, so this function can only
1152 succeed if there is no () after the word. Returns -1 on error,
1153 BFD_RELOC_UNUSED if there wasn't any suffix. */
1154static int
1155parse_reloc (char **str)
b99bd4ef 1156{
c19d1205
ZW
1157 struct reloc_entry *r;
1158 char *p, *q;
b99bd4ef 1159
c19d1205
ZW
1160 if (**str != '(')
1161 return BFD_RELOC_UNUSED;
b99bd4ef 1162
c19d1205
ZW
1163 p = *str + 1;
1164 q = p;
1165
1166 while (*q && *q != ')' && *q != ',')
1167 q++;
1168 if (*q != ')')
1169 return -1;
1170
1171 if ((r = hash_find_n (arm_reloc_hsh, p, q - p)) == NULL)
1172 return -1;
1173
1174 *str = q + 1;
1175 return r->reloc;
b99bd4ef
NC
1176}
1177
c19d1205
ZW
1178/* Directives: register aliases. */
1179
b99bd4ef 1180static void
c19d1205 1181insert_reg_alias (char *str, int number, int type)
b99bd4ef 1182{
c19d1205
ZW
1183 struct reg_entry *new;
1184 const char *name;
b99bd4ef 1185
c19d1205
ZW
1186 if ((new = hash_find (arm_reg_hsh, str)) != 0)
1187 {
1188 if (new->builtin)
1189 as_warn (_("ignoring attempt to redefine built-in register '%s'"), str);
b99bd4ef 1190
c19d1205
ZW
1191 /* Only warn about a redefinition if it's not defined as the
1192 same register. */
1193 else if (new->number != number || new->type != type)
1194 as_warn (_("ignoring redefinition of register alias '%s'"), str);
69b97547 1195
c19d1205
ZW
1196 return;
1197 }
b99bd4ef 1198
c19d1205
ZW
1199 name = xstrdup (str);
1200 new = xmalloc (sizeof (struct reg_entry));
b99bd4ef 1201
c19d1205
ZW
1202 new->name = name;
1203 new->number = number;
1204 new->type = type;
1205 new->builtin = FALSE;
b99bd4ef 1206
c19d1205
ZW
1207 if (hash_insert (arm_reg_hsh, name, (PTR) new))
1208 abort ();
1209}
b99bd4ef 1210
c19d1205 1211/* Look for the .req directive. This is of the form:
b99bd4ef 1212
c19d1205 1213 new_register_name .req existing_register_name
b99bd4ef 1214
c19d1205
ZW
1215 If we find one, or if it looks sufficiently like one that we want to
1216 handle any error here, return non-zero. Otherwise return zero. */
b99bd4ef 1217
c19d1205
ZW
1218static int
1219create_register_alias (char * newname, char *p)
1220{
1221 struct reg_entry *old;
1222 char *oldname, *nbuf;
1223 size_t nlen;
b99bd4ef 1224
c19d1205
ZW
1225 /* The input scrubber ensures that whitespace after the mnemonic is
1226 collapsed to single spaces. */
1227 oldname = p;
1228 if (strncmp (oldname, " .req ", 6) != 0)
1229 return 0;
b99bd4ef 1230
c19d1205
ZW
1231 oldname += 6;
1232 if (*oldname == '\0')
1233 return 0;
b99bd4ef 1234
c19d1205
ZW
1235 old = hash_find (arm_reg_hsh, oldname);
1236 if (!old)
b99bd4ef 1237 {
c19d1205
ZW
1238 as_warn (_("unknown register '%s' -- .req ignored"), oldname);
1239 return 1;
b99bd4ef
NC
1240 }
1241
c19d1205
ZW
1242 /* If TC_CASE_SENSITIVE is defined, then newname already points to
1243 the desired alias name, and p points to its end. If not, then
1244 the desired alias name is in the global original_case_string. */
1245#ifdef TC_CASE_SENSITIVE
1246 nlen = p - newname;
1247#else
1248 newname = original_case_string;
1249 nlen = strlen (newname);
1250#endif
b99bd4ef 1251
c19d1205
ZW
1252 nbuf = alloca (nlen + 1);
1253 memcpy (nbuf, newname, nlen);
1254 nbuf[nlen] = '\0';
b99bd4ef 1255
c19d1205
ZW
1256 /* Create aliases under the new name as stated; an all-lowercase
1257 version of the new name; and an all-uppercase version of the new
1258 name. */
1259 insert_reg_alias (nbuf, old->number, old->type);
b99bd4ef 1260
c19d1205
ZW
1261 for (p = nbuf; *p; p++)
1262 *p = TOUPPER (*p);
1263
1264 if (strncmp (nbuf, newname, nlen))
1265 insert_reg_alias (nbuf, old->number, old->type);
1266
1267 for (p = nbuf; *p; p++)
1268 *p = TOLOWER (*p);
1269
1270 if (strncmp (nbuf, newname, nlen))
1271 insert_reg_alias (nbuf, old->number, old->type);
1272
1273 return 1;
b99bd4ef
NC
1274}
1275
c19d1205
ZW
1276/* Should never be called, as .req goes between the alias and the
1277 register name, not at the beginning of the line. */
b99bd4ef 1278static void
c19d1205 1279s_req (int a ATTRIBUTE_UNUSED)
b99bd4ef 1280{
c19d1205
ZW
1281 as_bad (_("invalid syntax for .req directive"));
1282}
b99bd4ef 1283
c19d1205
ZW
1284/* The .unreq directive deletes an alias which was previously defined
1285 by .req. For example:
b99bd4ef 1286
c19d1205
ZW
1287 my_alias .req r11
1288 .unreq my_alias */
b99bd4ef
NC
1289
1290static void
c19d1205 1291s_unreq (int a ATTRIBUTE_UNUSED)
b99bd4ef 1292{
c19d1205
ZW
1293 char * name;
1294 char saved_char;
b99bd4ef 1295
c19d1205
ZW
1296 name = input_line_pointer;
1297
1298 while (*input_line_pointer != 0
1299 && *input_line_pointer != ' '
1300 && *input_line_pointer != '\n')
1301 ++input_line_pointer;
1302
1303 saved_char = *input_line_pointer;
1304 *input_line_pointer = 0;
1305
1306 if (!*name)
1307 as_bad (_("invalid syntax for .unreq directive"));
1308 else
1309 {
1310 struct reg_entry *reg = hash_find (arm_reg_hsh, name);
1311
1312 if (!reg)
1313 as_bad (_("unknown register alias '%s'"), name);
1314 else if (reg->builtin)
1315 as_warn (_("ignoring attempt to undefine built-in register '%s'"),
1316 name);
1317 else
1318 {
1319 hash_delete (arm_reg_hsh, name);
1320 free ((char *) reg->name);
1321 free (reg);
1322 }
1323 }
b99bd4ef 1324
c19d1205 1325 *input_line_pointer = saved_char;
b99bd4ef
NC
1326 demand_empty_rest_of_line ();
1327}
1328
c19d1205
ZW
1329/* Directives: Instruction set selection. */
1330
1331#ifdef OBJ_ELF
1332/* This code is to handle mapping symbols as defined in the ARM ELF spec.
1333 (See "Mapping symbols", section 4.5.5, ARM AAELF version 1.0).
1334 Note that previously, $a and $t has type STT_FUNC (BSF_OBJECT flag),
1335 and $d has type STT_OBJECT (BSF_OBJECT flag). Now all three are untyped. */
1336
1337static enum mstate mapstate = MAP_UNDEFINED;
b99bd4ef
NC
1338
1339static void
c19d1205 1340mapping_state (enum mstate state)
b99bd4ef 1341{
a737bd4d 1342 symbolS * symbolP;
c19d1205
ZW
1343 const char * symname;
1344 int type;
b99bd4ef 1345
c19d1205
ZW
1346 if (mapstate == state)
1347 /* The mapping symbol has already been emitted.
1348 There is nothing else to do. */
1349 return;
b99bd4ef 1350
c19d1205 1351 mapstate = state;
b99bd4ef 1352
c19d1205 1353 switch (state)
b99bd4ef 1354 {
c19d1205
ZW
1355 case MAP_DATA:
1356 symname = "$d";
1357 type = BSF_NO_FLAGS;
1358 break;
1359 case MAP_ARM:
1360 symname = "$a";
1361 type = BSF_NO_FLAGS;
1362 break;
1363 case MAP_THUMB:
1364 symname = "$t";
1365 type = BSF_NO_FLAGS;
1366 break;
1367 case MAP_UNDEFINED:
1368 return;
1369 default:
1370 abort ();
1371 }
1372
1373 seg_info (now_seg)->tc_segment_info_data.mapstate = state;
1374
1375 symbolP = symbol_new (symname, now_seg, (valueT) frag_now_fix (), frag_now);
1376 symbol_table_insert (symbolP);
1377 symbol_get_bfdsym (symbolP)->flags |= type | BSF_LOCAL;
1378
1379 switch (state)
1380 {
1381 case MAP_ARM:
1382 THUMB_SET_FUNC (symbolP, 0);
1383 ARM_SET_THUMB (symbolP, 0);
1384 ARM_SET_INTERWORK (symbolP, support_interwork);
1385 break;
1386
1387 case MAP_THUMB:
1388 THUMB_SET_FUNC (symbolP, 1);
1389 ARM_SET_THUMB (symbolP, 1);
1390 ARM_SET_INTERWORK (symbolP, support_interwork);
1391 break;
1392
1393 case MAP_DATA:
1394 default:
1395 return;
1396 }
1397}
1398#else
1399#define mapping_state(x) /* nothing */
1400#endif
1401
1402/* Find the real, Thumb encoded start of a Thumb function. */
1403
1404static symbolS *
1405find_real_start (symbolS * symbolP)
1406{
1407 char * real_start;
1408 const char * name = S_GET_NAME (symbolP);
1409 symbolS * new_target;
1410
1411 /* This definition must agree with the one in gcc/config/arm/thumb.c. */
1412#define STUB_NAME ".real_start_of"
1413
1414 if (name == NULL)
1415 abort ();
1416
37f6032b
ZW
1417 /* The compiler may generate BL instructions to local labels because
1418 it needs to perform a branch to a far away location. These labels
1419 do not have a corresponding ".real_start_of" label. We check
1420 both for S_IS_LOCAL and for a leading dot, to give a way to bypass
1421 the ".real_start_of" convention for nonlocal branches. */
1422 if (S_IS_LOCAL (symbolP) || name[0] == '.')
c19d1205
ZW
1423 return symbolP;
1424
37f6032b 1425 real_start = ACONCAT ((STUB_NAME, name, NULL));
c19d1205
ZW
1426 new_target = symbol_find (real_start);
1427
1428 if (new_target == NULL)
1429 {
1430 as_warn ("Failed to find real start of function: %s\n", name);
1431 new_target = symbolP;
1432 }
1433
c19d1205
ZW
1434 return new_target;
1435}
1436
1437static void
1438opcode_select (int width)
1439{
1440 switch (width)
1441 {
1442 case 16:
1443 if (! thumb_mode)
1444 {
1445 if (! (cpu_variant & ARM_EXT_V4T))
1446 as_bad (_("selected processor does not support THUMB opcodes"));
1447
1448 thumb_mode = 1;
1449 /* No need to force the alignment, since we will have been
1450 coming from ARM mode, which is word-aligned. */
1451 record_alignment (now_seg, 1);
1452 }
1453 mapping_state (MAP_THUMB);
1454 break;
1455
1456 case 32:
1457 if (thumb_mode)
1458 {
1459 if ((cpu_variant & ARM_ALL) == ARM_EXT_V4T)
1460 as_bad (_("selected processor does not support ARM opcodes"));
1461
1462 thumb_mode = 0;
1463
1464 if (!need_pass_2)
1465 frag_align (2, 0, 0);
1466
1467 record_alignment (now_seg, 1);
1468 }
1469 mapping_state (MAP_ARM);
1470 break;
1471
1472 default:
1473 as_bad (_("invalid instruction size selected (%d)"), width);
1474 }
1475}
1476
1477static void
1478s_arm (int ignore ATTRIBUTE_UNUSED)
1479{
1480 opcode_select (32);
1481 demand_empty_rest_of_line ();
1482}
1483
1484static void
1485s_thumb (int ignore ATTRIBUTE_UNUSED)
1486{
1487 opcode_select (16);
1488 demand_empty_rest_of_line ();
1489}
1490
1491static void
1492s_code (int unused ATTRIBUTE_UNUSED)
1493{
1494 int temp;
1495
1496 temp = get_absolute_expression ();
1497 switch (temp)
1498 {
1499 case 16:
1500 case 32:
1501 opcode_select (temp);
1502 break;
1503
1504 default:
1505 as_bad (_("invalid operand to .code directive (%d) (expecting 16 or 32)"), temp);
1506 }
1507}
1508
1509static void
1510s_force_thumb (int ignore ATTRIBUTE_UNUSED)
1511{
1512 /* If we are not already in thumb mode go into it, EVEN if
1513 the target processor does not support thumb instructions.
1514 This is used by gcc/config/arm/lib1funcs.asm for example
1515 to compile interworking support functions even if the
1516 target processor should not support interworking. */
1517 if (! thumb_mode)
1518 {
1519 thumb_mode = 2;
1520 record_alignment (now_seg, 1);
1521 }
1522
1523 demand_empty_rest_of_line ();
1524}
1525
1526static void
1527s_thumb_func (int ignore ATTRIBUTE_UNUSED)
1528{
1529 s_thumb (0);
1530
1531 /* The following label is the name/address of the start of a Thumb function.
1532 We need to know this for the interworking support. */
1533 label_is_thumb_function_name = TRUE;
1534}
1535
1536/* Perform a .set directive, but also mark the alias as
1537 being a thumb function. */
1538
1539static void
1540s_thumb_set (int equiv)
1541{
1542 /* XXX the following is a duplicate of the code for s_set() in read.c
1543 We cannot just call that code as we need to get at the symbol that
1544 is created. */
1545 char * name;
1546 char delim;
1547 char * end_name;
1548 symbolS * symbolP;
1549
1550 /* Especial apologies for the random logic:
1551 This just grew, and could be parsed much more simply!
1552 Dean - in haste. */
1553 name = input_line_pointer;
1554 delim = get_symbol_end ();
1555 end_name = input_line_pointer;
1556 *end_name = delim;
1557
1558 if (*input_line_pointer != ',')
1559 {
1560 *end_name = 0;
1561 as_bad (_("expected comma after name \"%s\""), name);
b99bd4ef
NC
1562 *end_name = delim;
1563 ignore_rest_of_line ();
1564 return;
1565 }
1566
1567 input_line_pointer++;
1568 *end_name = 0;
1569
1570 if (name[0] == '.' && name[1] == '\0')
1571 {
1572 /* XXX - this should not happen to .thumb_set. */
1573 abort ();
1574 }
1575
1576 if ((symbolP = symbol_find (name)) == NULL
1577 && (symbolP = md_undefined_symbol (name)) == NULL)
1578 {
1579#ifndef NO_LISTING
1580 /* When doing symbol listings, play games with dummy fragments living
1581 outside the normal fragment chain to record the file and line info
c19d1205 1582 for this symbol. */
b99bd4ef
NC
1583 if (listing & LISTING_SYMBOLS)
1584 {
1585 extern struct list_info_struct * listing_tail;
a737bd4d 1586 fragS * dummy_frag = xmalloc (sizeof (fragS));
b99bd4ef
NC
1587
1588 memset (dummy_frag, 0, sizeof (fragS));
1589 dummy_frag->fr_type = rs_fill;
1590 dummy_frag->line = listing_tail;
1591 symbolP = symbol_new (name, undefined_section, 0, dummy_frag);
1592 dummy_frag->fr_symbol = symbolP;
1593 }
1594 else
1595#endif
1596 symbolP = symbol_new (name, undefined_section, 0, &zero_address_frag);
1597
1598#ifdef OBJ_COFF
1599 /* "set" symbols are local unless otherwise specified. */
1600 SF_SET_LOCAL (symbolP);
1601#endif /* OBJ_COFF */
1602 } /* Make a new symbol. */
1603
1604 symbol_table_insert (symbolP);
1605
1606 * end_name = delim;
1607
1608 if (equiv
1609 && S_IS_DEFINED (symbolP)
1610 && S_GET_SEGMENT (symbolP) != reg_section)
1611 as_bad (_("symbol `%s' already defined"), S_GET_NAME (symbolP));
1612
1613 pseudo_set (symbolP);
1614
1615 demand_empty_rest_of_line ();
1616
c19d1205 1617 /* XXX Now we come to the Thumb specific bit of code. */
b99bd4ef
NC
1618
1619 THUMB_SET_FUNC (symbolP, 1);
1620 ARM_SET_THUMB (symbolP, 1);
1621#if defined OBJ_ELF || defined OBJ_COFF
1622 ARM_SET_INTERWORK (symbolP, support_interwork);
1623#endif
1624}
1625
c19d1205 1626/* Directives: Mode selection. */
b99bd4ef 1627
c19d1205
ZW
1628/* .syntax [unified|divided] - choose the new unified syntax
1629 (same for Arm and Thumb encoding, modulo slight differences in what
1630 can be represented) or the old divergent syntax for each mode. */
b99bd4ef 1631static void
c19d1205 1632s_syntax (int unused ATTRIBUTE_UNUSED)
b99bd4ef 1633{
c19d1205
ZW
1634 char *name, delim;
1635
1636 name = input_line_pointer;
1637 delim = get_symbol_end ();
1638
1639 if (!strcasecmp (name, "unified"))
1640 unified_syntax = TRUE;
1641 else if (!strcasecmp (name, "divided"))
1642 unified_syntax = FALSE;
1643 else
1644 {
1645 as_bad (_("unrecognized syntax mode \"%s\""), name);
1646 return;
1647 }
1648 *input_line_pointer = delim;
b99bd4ef
NC
1649 demand_empty_rest_of_line ();
1650}
1651
c19d1205
ZW
1652/* Directives: sectioning and alignment. */
1653
1654/* Same as s_align_ptwo but align 0 => align 2. */
1655
b99bd4ef 1656static void
c19d1205 1657s_align (int unused ATTRIBUTE_UNUSED)
b99bd4ef 1658{
a737bd4d 1659 int temp;
c19d1205
ZW
1660 long temp_fill;
1661 long max_alignment = 15;
b99bd4ef
NC
1662
1663 temp = get_absolute_expression ();
c19d1205
ZW
1664 if (temp > max_alignment)
1665 as_bad (_("alignment too large: %d assumed"), temp = max_alignment);
1666 else if (temp < 0)
b99bd4ef 1667 {
c19d1205
ZW
1668 as_bad (_("alignment negative. 0 assumed."));
1669 temp = 0;
1670 }
b99bd4ef 1671
c19d1205
ZW
1672 if (*input_line_pointer == ',')
1673 {
1674 input_line_pointer++;
1675 temp_fill = get_absolute_expression ();
b99bd4ef 1676 }
c19d1205
ZW
1677 else
1678 temp_fill = 0;
b99bd4ef 1679
c19d1205
ZW
1680 if (!temp)
1681 temp = 2;
b99bd4ef 1682
c19d1205
ZW
1683 /* Only make a frag if we HAVE to. */
1684 if (temp && !need_pass_2)
1685 frag_align (temp, (int) temp_fill, 0);
1686 demand_empty_rest_of_line ();
1687
1688 record_alignment (now_seg, temp);
b99bd4ef
NC
1689}
1690
c19d1205
ZW
1691static void
1692s_bss (int ignore ATTRIBUTE_UNUSED)
b99bd4ef 1693{
c19d1205
ZW
1694 /* We don't support putting frags in the BSS segment, we fake it by
1695 marking in_bss, then looking at s_skip for clues. */
1696 subseg_set (bss_section, 0);
1697 demand_empty_rest_of_line ();
1698 mapping_state (MAP_DATA);
1699}
b99bd4ef 1700
c19d1205
ZW
1701static void
1702s_even (int ignore ATTRIBUTE_UNUSED)
1703{
1704 /* Never make frag if expect extra pass. */
1705 if (!need_pass_2)
1706 frag_align (1, 0, 0);
b99bd4ef 1707
c19d1205 1708 record_alignment (now_seg, 1);
b99bd4ef 1709
c19d1205 1710 demand_empty_rest_of_line ();
b99bd4ef
NC
1711}
1712
c19d1205 1713/* Directives: Literal pools. */
a737bd4d 1714
c19d1205
ZW
1715static literal_pool *
1716find_literal_pool (void)
a737bd4d 1717{
c19d1205 1718 literal_pool * pool;
a737bd4d 1719
c19d1205 1720 for (pool = list_of_pools; pool != NULL; pool = pool->next)
a737bd4d 1721 {
c19d1205
ZW
1722 if (pool->section == now_seg
1723 && pool->sub_section == now_subseg)
1724 break;
a737bd4d
NC
1725 }
1726
c19d1205 1727 return pool;
a737bd4d
NC
1728}
1729
c19d1205
ZW
1730static literal_pool *
1731find_or_make_literal_pool (void)
a737bd4d 1732{
c19d1205
ZW
1733 /* Next literal pool ID number. */
1734 static unsigned int latest_pool_num = 1;
1735 literal_pool * pool;
a737bd4d 1736
c19d1205 1737 pool = find_literal_pool ();
a737bd4d 1738
c19d1205 1739 if (pool == NULL)
a737bd4d 1740 {
c19d1205
ZW
1741 /* Create a new pool. */
1742 pool = xmalloc (sizeof (* pool));
1743 if (! pool)
1744 return NULL;
a737bd4d 1745
c19d1205
ZW
1746 pool->next_free_entry = 0;
1747 pool->section = now_seg;
1748 pool->sub_section = now_subseg;
1749 pool->next = list_of_pools;
1750 pool->symbol = NULL;
1751
1752 /* Add it to the list. */
1753 list_of_pools = pool;
a737bd4d 1754 }
a737bd4d 1755
c19d1205
ZW
1756 /* New pools, and emptied pools, will have a NULL symbol. */
1757 if (pool->symbol == NULL)
a737bd4d 1758 {
c19d1205
ZW
1759 pool->symbol = symbol_create (FAKE_LABEL_NAME, undefined_section,
1760 (valueT) 0, &zero_address_frag);
1761 pool->id = latest_pool_num ++;
a737bd4d
NC
1762 }
1763
c19d1205
ZW
1764 /* Done. */
1765 return pool;
a737bd4d
NC
1766}
1767
c19d1205
ZW
1768/* Add the literal in the global 'inst'
1769 structure to the relevent literal pool. */
b99bd4ef
NC
1770
1771static int
c19d1205 1772add_to_lit_pool (void)
b99bd4ef 1773{
c19d1205
ZW
1774 literal_pool * pool;
1775 unsigned int entry;
b99bd4ef 1776
c19d1205
ZW
1777 pool = find_or_make_literal_pool ();
1778
1779 /* Check if this literal value is already in the pool. */
1780 for (entry = 0; entry < pool->next_free_entry; entry ++)
b99bd4ef 1781 {
c19d1205
ZW
1782 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
1783 && (inst.reloc.exp.X_op == O_constant)
1784 && (pool->literals[entry].X_add_number
1785 == inst.reloc.exp.X_add_number)
1786 && (pool->literals[entry].X_unsigned
1787 == inst.reloc.exp.X_unsigned))
1788 break;
1789
1790 if ((pool->literals[entry].X_op == inst.reloc.exp.X_op)
1791 && (inst.reloc.exp.X_op == O_symbol)
1792 && (pool->literals[entry].X_add_number
1793 == inst.reloc.exp.X_add_number)
1794 && (pool->literals[entry].X_add_symbol
1795 == inst.reloc.exp.X_add_symbol)
1796 && (pool->literals[entry].X_op_symbol
1797 == inst.reloc.exp.X_op_symbol))
1798 break;
b99bd4ef
NC
1799 }
1800
c19d1205
ZW
1801 /* Do we need to create a new entry? */
1802 if (entry == pool->next_free_entry)
1803 {
1804 if (entry >= MAX_LITERAL_POOL_SIZE)
1805 {
1806 inst.error = _("literal pool overflow");
1807 return FAIL;
1808 }
1809
1810 pool->literals[entry] = inst.reloc.exp;
1811 pool->next_free_entry += 1;
1812 }
b99bd4ef 1813
c19d1205
ZW
1814 inst.reloc.exp.X_op = O_symbol;
1815 inst.reloc.exp.X_add_number = ((int) entry) * 4;
1816 inst.reloc.exp.X_add_symbol = pool->symbol;
b99bd4ef 1817
c19d1205 1818 return SUCCESS;
b99bd4ef
NC
1819}
1820
c19d1205
ZW
1821/* Can't use symbol_new here, so have to create a symbol and then at
1822 a later date assign it a value. Thats what these functions do. */
e16bb312 1823
c19d1205
ZW
1824static void
1825symbol_locate (symbolS * symbolP,
1826 const char * name, /* It is copied, the caller can modify. */
1827 segT segment, /* Segment identifier (SEG_<something>). */
1828 valueT valu, /* Symbol value. */
1829 fragS * frag) /* Associated fragment. */
1830{
1831 unsigned int name_length;
1832 char * preserved_copy_of_name;
e16bb312 1833
c19d1205
ZW
1834 name_length = strlen (name) + 1; /* +1 for \0. */
1835 obstack_grow (&notes, name, name_length);
1836 preserved_copy_of_name = obstack_finish (&notes);
e16bb312 1837
c19d1205
ZW
1838#ifdef tc_canonicalize_symbol_name
1839 preserved_copy_of_name =
1840 tc_canonicalize_symbol_name (preserved_copy_of_name);
1841#endif
b99bd4ef 1842
c19d1205 1843 S_SET_NAME (symbolP, preserved_copy_of_name);
b99bd4ef 1844
c19d1205
ZW
1845 S_SET_SEGMENT (symbolP, segment);
1846 S_SET_VALUE (symbolP, valu);
1847 symbol_clear_list_pointers (symbolP);
b99bd4ef 1848
c19d1205 1849 symbol_set_frag (symbolP, frag);
b99bd4ef 1850
c19d1205
ZW
1851 /* Link to end of symbol chain. */
1852 {
1853 extern int symbol_table_frozen;
b99bd4ef 1854
c19d1205
ZW
1855 if (symbol_table_frozen)
1856 abort ();
1857 }
b99bd4ef 1858
c19d1205 1859 symbol_append (symbolP, symbol_lastP, & symbol_rootP, & symbol_lastP);
b99bd4ef 1860
c19d1205 1861 obj_symbol_new_hook (symbolP);
b99bd4ef 1862
c19d1205
ZW
1863#ifdef tc_symbol_new_hook
1864 tc_symbol_new_hook (symbolP);
1865#endif
1866
1867#ifdef DEBUG_SYMS
1868 verify_symbol_chain (symbol_rootP, symbol_lastP);
1869#endif /* DEBUG_SYMS */
b99bd4ef
NC
1870}
1871
b99bd4ef 1872
c19d1205
ZW
1873static void
1874s_ltorg (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 1875{
c19d1205
ZW
1876 unsigned int entry;
1877 literal_pool * pool;
1878 char sym_name[20];
b99bd4ef 1879
c19d1205
ZW
1880 pool = find_literal_pool ();
1881 if (pool == NULL
1882 || pool->symbol == NULL
1883 || pool->next_free_entry == 0)
1884 return;
b99bd4ef 1885
c19d1205 1886 mapping_state (MAP_DATA);
b99bd4ef 1887
c19d1205
ZW
1888 /* Align pool as you have word accesses.
1889 Only make a frag if we have to. */
1890 if (!need_pass_2)
1891 frag_align (2, 0, 0);
b99bd4ef 1892
c19d1205 1893 record_alignment (now_seg, 2);
b99bd4ef 1894
c19d1205 1895 sprintf (sym_name, "$$lit_\002%x", pool->id);
b99bd4ef 1896
c19d1205
ZW
1897 symbol_locate (pool->symbol, sym_name, now_seg,
1898 (valueT) frag_now_fix (), frag_now);
1899 symbol_table_insert (pool->symbol);
b99bd4ef 1900
c19d1205 1901 ARM_SET_THUMB (pool->symbol, thumb_mode);
b99bd4ef 1902
c19d1205
ZW
1903#if defined OBJ_COFF || defined OBJ_ELF
1904 ARM_SET_INTERWORK (pool->symbol, support_interwork);
1905#endif
6c43fab6 1906
c19d1205
ZW
1907 for (entry = 0; entry < pool->next_free_entry; entry ++)
1908 /* First output the expression in the instruction to the pool. */
1909 emit_expr (&(pool->literals[entry]), 4); /* .word */
b99bd4ef 1910
c19d1205
ZW
1911 /* Mark the pool as empty. */
1912 pool->next_free_entry = 0;
1913 pool->symbol = NULL;
b99bd4ef
NC
1914}
1915
c19d1205
ZW
1916#ifdef OBJ_ELF
1917/* Forward declarations for functions below, in the MD interface
1918 section. */
1919static void fix_new_arm (fragS *, int, short, expressionS *, int, int);
1920static valueT create_unwind_entry (int);
1921static void start_unwind_section (const segT, int);
1922static void add_unwind_opcode (valueT, int);
1923static void flush_pending_unwind (void);
b99bd4ef 1924
c19d1205 1925/* Directives: Data. */
b99bd4ef 1926
c19d1205
ZW
1927static void
1928s_arm_elf_cons (int nbytes)
1929{
1930 expressionS exp;
b99bd4ef 1931
c19d1205
ZW
1932#ifdef md_flush_pending_output
1933 md_flush_pending_output ();
1934#endif
b99bd4ef 1935
c19d1205 1936 if (is_it_end_of_statement ())
b99bd4ef 1937 {
c19d1205
ZW
1938 demand_empty_rest_of_line ();
1939 return;
b99bd4ef
NC
1940 }
1941
c19d1205
ZW
1942#ifdef md_cons_align
1943 md_cons_align (nbytes);
1944#endif
b99bd4ef 1945
c19d1205
ZW
1946 mapping_state (MAP_DATA);
1947 do
b99bd4ef 1948 {
c19d1205
ZW
1949 int reloc;
1950 char *base = input_line_pointer;
b99bd4ef 1951
c19d1205 1952 expression (& exp);
b99bd4ef 1953
c19d1205
ZW
1954 if (exp.X_op != O_symbol)
1955 emit_expr (&exp, (unsigned int) nbytes);
1956 else
1957 {
1958 char *before_reloc = input_line_pointer;
1959 reloc = parse_reloc (&input_line_pointer);
1960 if (reloc == -1)
1961 {
1962 as_bad (_("unrecognized relocation suffix"));
1963 ignore_rest_of_line ();
1964 return;
1965 }
1966 else if (reloc == BFD_RELOC_UNUSED)
1967 emit_expr (&exp, (unsigned int) nbytes);
1968 else
1969 {
1970 reloc_howto_type *howto = bfd_reloc_type_lookup (stdoutput, reloc);
1971 int size = bfd_get_reloc_size (howto);
b99bd4ef 1972
2fc8bdac
ZW
1973 if (reloc == BFD_RELOC_ARM_PLT32)
1974 {
1975 as_bad (_("(plt) is only valid on branch targets"));
1976 reloc = BFD_RELOC_UNUSED;
1977 size = 0;
1978 }
1979
c19d1205 1980 if (size > nbytes)
2fc8bdac 1981 as_bad (_("%s relocations do not fit in %d bytes"),
c19d1205
ZW
1982 howto->name, nbytes);
1983 else
1984 {
1985 /* We've parsed an expression stopping at O_symbol.
1986 But there may be more expression left now that we
1987 have parsed the relocation marker. Parse it again.
1988 XXX Surely there is a cleaner way to do this. */
1989 char *p = input_line_pointer;
1990 int offset;
1991 char *save_buf = alloca (input_line_pointer - base);
1992 memcpy (save_buf, base, input_line_pointer - base);
1993 memmove (base + (input_line_pointer - before_reloc),
1994 base, before_reloc - base);
1995
1996 input_line_pointer = base + (input_line_pointer-before_reloc);
1997 expression (&exp);
1998 memcpy (base, save_buf, p - base);
1999
2000 offset = nbytes - size;
2001 p = frag_more ((int) nbytes);
2002 fix_new_exp (frag_now, p - frag_now->fr_literal + offset,
2003 size, &exp, 0, reloc);
2004 }
2005 }
2006 }
b99bd4ef 2007 }
c19d1205 2008 while (*input_line_pointer++ == ',');
b99bd4ef 2009
c19d1205
ZW
2010 /* Put terminator back into stream. */
2011 input_line_pointer --;
2012 demand_empty_rest_of_line ();
b99bd4ef
NC
2013}
2014
b99bd4ef 2015
c19d1205 2016/* Parse a .rel31 directive. */
b99bd4ef 2017
c19d1205
ZW
2018static void
2019s_arm_rel31 (int ignored ATTRIBUTE_UNUSED)
2020{
2021 expressionS exp;
2022 char *p;
2023 valueT highbit;
b99bd4ef 2024
c19d1205
ZW
2025 highbit = 0;
2026 if (*input_line_pointer == '1')
2027 highbit = 0x80000000;
2028 else if (*input_line_pointer != '0')
2029 as_bad (_("expected 0 or 1"));
b99bd4ef 2030
c19d1205
ZW
2031 input_line_pointer++;
2032 if (*input_line_pointer != ',')
2033 as_bad (_("missing comma"));
2034 input_line_pointer++;
b99bd4ef 2035
c19d1205
ZW
2036#ifdef md_flush_pending_output
2037 md_flush_pending_output ();
2038#endif
b99bd4ef 2039
c19d1205
ZW
2040#ifdef md_cons_align
2041 md_cons_align (4);
2042#endif
b99bd4ef 2043
c19d1205 2044 mapping_state (MAP_DATA);
b99bd4ef 2045
c19d1205 2046 expression (&exp);
b99bd4ef 2047
c19d1205
ZW
2048 p = frag_more (4);
2049 md_number_to_chars (p, highbit, 4);
2050 fix_new_arm (frag_now, p - frag_now->fr_literal, 4, &exp, 1,
2051 BFD_RELOC_ARM_PREL31);
b99bd4ef 2052
c19d1205 2053 demand_empty_rest_of_line ();
b99bd4ef
NC
2054}
2055
c19d1205 2056/* Directives: AEABI stack-unwind tables. */
b99bd4ef 2057
c19d1205 2058/* Parse an unwind_fnstart directive. Simply records the current location. */
b99bd4ef 2059
c19d1205
ZW
2060static void
2061s_arm_unwind_fnstart (int ignored ATTRIBUTE_UNUSED)
2062{
2063 demand_empty_rest_of_line ();
2064 /* Mark the start of the function. */
2065 unwind.proc_start = expr_build_dot ();
b99bd4ef 2066
c19d1205
ZW
2067 /* Reset the rest of the unwind info. */
2068 unwind.opcode_count = 0;
2069 unwind.table_entry = NULL;
2070 unwind.personality_routine = NULL;
2071 unwind.personality_index = -1;
2072 unwind.frame_size = 0;
2073 unwind.fp_offset = 0;
2074 unwind.fp_reg = 13;
2075 unwind.fp_used = 0;
2076 unwind.sp_restored = 0;
2077}
b99bd4ef 2078
b99bd4ef 2079
c19d1205
ZW
2080/* Parse a handlerdata directive. Creates the exception handling table entry
2081 for the function. */
b99bd4ef 2082
c19d1205
ZW
2083static void
2084s_arm_unwind_handlerdata (int ignored ATTRIBUTE_UNUSED)
2085{
2086 demand_empty_rest_of_line ();
2087 if (unwind.table_entry)
2088 as_bad (_("dupicate .handlerdata directive"));
f02232aa 2089
c19d1205
ZW
2090 create_unwind_entry (1);
2091}
a737bd4d 2092
c19d1205 2093/* Parse an unwind_fnend directive. Generates the index table entry. */
b99bd4ef 2094
c19d1205
ZW
2095static void
2096s_arm_unwind_fnend (int ignored ATTRIBUTE_UNUSED)
2097{
2098 long where;
2099 char *ptr;
2100 valueT val;
f02232aa 2101
c19d1205 2102 demand_empty_rest_of_line ();
f02232aa 2103
c19d1205
ZW
2104 /* Add eh table entry. */
2105 if (unwind.table_entry == NULL)
2106 val = create_unwind_entry (0);
2107 else
2108 val = 0;
f02232aa 2109
c19d1205
ZW
2110 /* Add index table entry. This is two words. */
2111 start_unwind_section (unwind.saved_seg, 1);
2112 frag_align (2, 0, 0);
2113 record_alignment (now_seg, 2);
b99bd4ef 2114
c19d1205
ZW
2115 ptr = frag_more (8);
2116 where = frag_now_fix () - 8;
f02232aa 2117
c19d1205
ZW
2118 /* Self relative offset of the function start. */
2119 fix_new (frag_now, where, 4, unwind.proc_start, 0, 1,
2120 BFD_RELOC_ARM_PREL31);
f02232aa 2121
c19d1205
ZW
2122 /* Indicate dependency on EHABI-defined personality routines to the
2123 linker, if it hasn't been done already. */
2124 if (unwind.personality_index >= 0 && unwind.personality_index < 3
2125 && !(marked_pr_dependency & (1 << unwind.personality_index)))
2126 {
2127 static const char *const name[] = {
2128 "__aeabi_unwind_cpp_pr0",
2129 "__aeabi_unwind_cpp_pr1",
2130 "__aeabi_unwind_cpp_pr2"
2131 };
2132 symbolS *pr = symbol_find_or_make (name[unwind.personality_index]);
2133 fix_new (frag_now, where, 0, pr, 0, 1, BFD_RELOC_NONE);
2134 marked_pr_dependency |= 1 << unwind.personality_index;
2135 seg_info (now_seg)->tc_segment_info_data.marked_pr_dependency
2136 = marked_pr_dependency;
2137 }
f02232aa 2138
c19d1205
ZW
2139 if (val)
2140 /* Inline exception table entry. */
2141 md_number_to_chars (ptr + 4, val, 4);
2142 else
2143 /* Self relative offset of the table entry. */
2144 fix_new (frag_now, where + 4, 4, unwind.table_entry, 0, 1,
2145 BFD_RELOC_ARM_PREL31);
f02232aa 2146
c19d1205
ZW
2147 /* Restore the original section. */
2148 subseg_set (unwind.saved_seg, unwind.saved_subseg);
2149}
f02232aa 2150
f02232aa 2151
c19d1205 2152/* Parse an unwind_cantunwind directive. */
b99bd4ef 2153
c19d1205
ZW
2154static void
2155s_arm_unwind_cantunwind (int ignored ATTRIBUTE_UNUSED)
2156{
2157 demand_empty_rest_of_line ();
2158 if (unwind.personality_routine || unwind.personality_index != -1)
2159 as_bad (_("personality routine specified for cantunwind frame"));
b99bd4ef 2160
c19d1205
ZW
2161 unwind.personality_index = -2;
2162}
b99bd4ef 2163
b99bd4ef 2164
c19d1205 2165/* Parse a personalityindex directive. */
b99bd4ef 2166
c19d1205
ZW
2167static void
2168s_arm_unwind_personalityindex (int ignored ATTRIBUTE_UNUSED)
2169{
2170 expressionS exp;
b99bd4ef 2171
c19d1205
ZW
2172 if (unwind.personality_routine || unwind.personality_index != -1)
2173 as_bad (_("duplicate .personalityindex directive"));
b99bd4ef 2174
c19d1205 2175 expression (&exp);
b99bd4ef 2176
c19d1205
ZW
2177 if (exp.X_op != O_constant
2178 || exp.X_add_number < 0 || exp.X_add_number > 15)
b99bd4ef 2179 {
c19d1205
ZW
2180 as_bad (_("bad personality routine number"));
2181 ignore_rest_of_line ();
2182 return;
b99bd4ef
NC
2183 }
2184
c19d1205 2185 unwind.personality_index = exp.X_add_number;
b99bd4ef 2186
c19d1205
ZW
2187 demand_empty_rest_of_line ();
2188}
e16bb312 2189
e16bb312 2190
c19d1205 2191/* Parse a personality directive. */
e16bb312 2192
c19d1205
ZW
2193static void
2194s_arm_unwind_personality (int ignored ATTRIBUTE_UNUSED)
2195{
2196 char *name, *p, c;
a737bd4d 2197
c19d1205
ZW
2198 if (unwind.personality_routine || unwind.personality_index != -1)
2199 as_bad (_("duplicate .personality directive"));
a737bd4d 2200
c19d1205
ZW
2201 name = input_line_pointer;
2202 c = get_symbol_end ();
2203 p = input_line_pointer;
2204 unwind.personality_routine = symbol_find_or_make (name);
2205 *p = c;
2206 demand_empty_rest_of_line ();
2207}
e16bb312 2208
e16bb312 2209
c19d1205 2210/* Parse a directive saving core registers. */
e16bb312 2211
c19d1205
ZW
2212static void
2213s_arm_unwind_save_core (void)
e16bb312 2214{
c19d1205
ZW
2215 valueT op;
2216 long range;
2217 int n;
e16bb312 2218
c19d1205
ZW
2219 range = parse_reg_list (&input_line_pointer);
2220 if (range == FAIL)
e16bb312 2221 {
c19d1205
ZW
2222 as_bad (_("expected register list"));
2223 ignore_rest_of_line ();
2224 return;
2225 }
e16bb312 2226
c19d1205 2227 demand_empty_rest_of_line ();
e16bb312 2228
c19d1205
ZW
2229 /* Turn .unwind_movsp ip followed by .unwind_save {..., ip, ...}
2230 into .unwind_save {..., sp...}. We aren't bothered about the value of
2231 ip because it is clobbered by calls. */
2232 if (unwind.sp_restored && unwind.fp_reg == 12
2233 && (range & 0x3000) == 0x1000)
2234 {
2235 unwind.opcode_count--;
2236 unwind.sp_restored = 0;
2237 range = (range | 0x2000) & ~0x1000;
2238 unwind.pending_offset = 0;
2239 }
e16bb312 2240
c19d1205
ZW
2241 /* See if we can use the short opcodes. These pop a block of upto 8
2242 registers starting with r4, plus maybe r14. */
2243 for (n = 0; n < 8; n++)
2244 {
2245 /* Break at the first non-saved register. */
2246 if ((range & (1 << (n + 4))) == 0)
2247 break;
e16bb312 2248 }
c19d1205
ZW
2249 /* See if there are any other bits set. */
2250 if (n == 0 || (range & (0xfff0 << n) & 0xbff0) != 0)
e16bb312 2251 {
c19d1205
ZW
2252 /* Use the long form. */
2253 op = 0x8000 | ((range >> 4) & 0xfff);
2254 add_unwind_opcode (op, 2);
e16bb312 2255 }
c19d1205 2256 else
0dd132b6 2257 {
c19d1205
ZW
2258 /* Use the short form. */
2259 if (range & 0x4000)
2260 op = 0xa8; /* Pop r14. */
0dd132b6 2261 else
c19d1205
ZW
2262 op = 0xa0; /* Do not pop r14. */
2263 op |= (n - 1);
2264 add_unwind_opcode (op, 1);
2265 }
0dd132b6 2266
c19d1205
ZW
2267 /* Pop r0-r3. */
2268 if (range & 0xf)
2269 {
2270 op = 0xb100 | (range & 0xf);
2271 add_unwind_opcode (op, 2);
0dd132b6
NC
2272 }
2273
c19d1205
ZW
2274 /* Record the number of bytes pushed. */
2275 for (n = 0; n < 16; n++)
2276 {
2277 if (range & (1 << n))
2278 unwind.frame_size += 4;
2279 }
0dd132b6
NC
2280}
2281
c19d1205
ZW
2282
2283/* Parse a directive saving FPA registers. */
b99bd4ef
NC
2284
2285static void
c19d1205 2286s_arm_unwind_save_fpa (int reg)
b99bd4ef 2287{
c19d1205
ZW
2288 expressionS exp;
2289 int num_regs;
2290 valueT op;
b99bd4ef 2291
c19d1205
ZW
2292 /* Get Number of registers to transfer. */
2293 if (skip_past_comma (&input_line_pointer) != FAIL)
2294 expression (&exp);
2295 else
2296 exp.X_op = O_illegal;
b99bd4ef 2297
c19d1205 2298 if (exp.X_op != O_constant)
b99bd4ef 2299 {
c19d1205
ZW
2300 as_bad (_("expected , <constant>"));
2301 ignore_rest_of_line ();
b99bd4ef
NC
2302 return;
2303 }
2304
c19d1205
ZW
2305 num_regs = exp.X_add_number;
2306
2307 if (num_regs < 1 || num_regs > 4)
b99bd4ef 2308 {
c19d1205
ZW
2309 as_bad (_("number of registers must be in the range [1:4]"));
2310 ignore_rest_of_line ();
b99bd4ef
NC
2311 return;
2312 }
2313
c19d1205 2314 demand_empty_rest_of_line ();
b99bd4ef 2315
c19d1205
ZW
2316 if (reg == 4)
2317 {
2318 /* Short form. */
2319 op = 0xb4 | (num_regs - 1);
2320 add_unwind_opcode (op, 1);
2321 }
b99bd4ef
NC
2322 else
2323 {
c19d1205
ZW
2324 /* Long form. */
2325 op = 0xc800 | (reg << 4) | (num_regs - 1);
2326 add_unwind_opcode (op, 2);
b99bd4ef 2327 }
c19d1205 2328 unwind.frame_size += num_regs * 12;
b99bd4ef
NC
2329}
2330
c19d1205
ZW
2331
2332/* Parse a directive saving VFP registers. */
b99bd4ef
NC
2333
2334static void
c19d1205 2335s_arm_unwind_save_vfp (void)
b99bd4ef 2336{
c19d1205 2337 int count;
ca3f61f7 2338 unsigned int reg;
c19d1205 2339 valueT op;
b99bd4ef 2340
c19d1205
ZW
2341 count = parse_vfp_reg_list (&input_line_pointer, &reg, 1);
2342 if (count == FAIL)
b99bd4ef 2343 {
c19d1205
ZW
2344 as_bad (_("expected register list"));
2345 ignore_rest_of_line ();
b99bd4ef
NC
2346 return;
2347 }
2348
c19d1205 2349 demand_empty_rest_of_line ();
b99bd4ef 2350
c19d1205 2351 if (reg == 8)
b99bd4ef 2352 {
c19d1205
ZW
2353 /* Short form. */
2354 op = 0xb8 | (count - 1);
2355 add_unwind_opcode (op, 1);
b99bd4ef 2356 }
c19d1205 2357 else
b99bd4ef 2358 {
c19d1205
ZW
2359 /* Long form. */
2360 op = 0xb300 | (reg << 4) | (count - 1);
2361 add_unwind_opcode (op, 2);
b99bd4ef 2362 }
c19d1205
ZW
2363 unwind.frame_size += count * 8 + 4;
2364}
b99bd4ef 2365
b99bd4ef 2366
c19d1205
ZW
2367/* Parse a directive saving iWMMXt data registers. */
2368
2369static void
2370s_arm_unwind_save_mmxwr (void)
2371{
2372 int reg;
2373 int hi_reg;
2374 int i;
2375 unsigned mask = 0;
2376 valueT op;
b99bd4ef 2377
c19d1205
ZW
2378 if (*input_line_pointer == '{')
2379 input_line_pointer++;
b99bd4ef 2380
c19d1205 2381 do
b99bd4ef 2382 {
c19d1205 2383 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
b99bd4ef 2384
c19d1205 2385 if (reg == FAIL)
b99bd4ef 2386 {
c19d1205
ZW
2387 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWR]));
2388 goto error;
b99bd4ef
NC
2389 }
2390
c19d1205
ZW
2391 if (mask >> reg)
2392 as_tsktsk (_("register list not in ascending order"));
2393 mask |= 1 << reg;
b99bd4ef 2394
c19d1205
ZW
2395 if (*input_line_pointer == '-')
2396 {
2397 input_line_pointer++;
2398 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWR);
2399 if (hi_reg == FAIL)
2400 {
2401 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWR]));
2402 goto error;
2403 }
2404 else if (reg >= hi_reg)
2405 {
2406 as_bad (_("bad register range"));
2407 goto error;
2408 }
2409 for (; reg < hi_reg; reg++)
2410 mask |= 1 << reg;
2411 }
2412 }
2413 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 2414
c19d1205
ZW
2415 if (*input_line_pointer == '}')
2416 input_line_pointer++;
b99bd4ef 2417
c19d1205 2418 demand_empty_rest_of_line ();
b99bd4ef 2419
c19d1205
ZW
2420 /* Generate any deferred opcodes becuuse we're going to be looking at
2421 the list. */
2422 flush_pending_unwind ();
b99bd4ef 2423
c19d1205 2424 for (i = 0; i < 16; i++)
b99bd4ef 2425 {
c19d1205
ZW
2426 if (mask & (1 << i))
2427 unwind.frame_size += 8;
b99bd4ef
NC
2428 }
2429
c19d1205
ZW
2430 /* Attempt to combine with a previous opcode. We do this because gcc
2431 likes to output separate unwind directives for a single block of
2432 registers. */
2433 if (unwind.opcode_count > 0)
b99bd4ef 2434 {
c19d1205
ZW
2435 i = unwind.opcodes[unwind.opcode_count - 1];
2436 if ((i & 0xf8) == 0xc0)
2437 {
2438 i &= 7;
2439 /* Only merge if the blocks are contiguous. */
2440 if (i < 6)
2441 {
2442 if ((mask & 0xfe00) == (1 << 9))
2443 {
2444 mask |= ((1 << (i + 11)) - 1) & 0xfc00;
2445 unwind.opcode_count--;
2446 }
2447 }
2448 else if (i == 6 && unwind.opcode_count >= 2)
2449 {
2450 i = unwind.opcodes[unwind.opcode_count - 2];
2451 reg = i >> 4;
2452 i &= 0xf;
b99bd4ef 2453
c19d1205
ZW
2454 op = 0xffff << (reg - 1);
2455 if (reg > 0
2456 || ((mask & op) == (1u << (reg - 1))))
2457 {
2458 op = (1 << (reg + i + 1)) - 1;
2459 op &= ~((1 << reg) - 1);
2460 mask |= op;
2461 unwind.opcode_count -= 2;
2462 }
2463 }
2464 }
b99bd4ef
NC
2465 }
2466
c19d1205
ZW
2467 hi_reg = 15;
2468 /* We want to generate opcodes in the order the registers have been
2469 saved, ie. descending order. */
2470 for (reg = 15; reg >= -1; reg--)
b99bd4ef 2471 {
c19d1205
ZW
2472 /* Save registers in blocks. */
2473 if (reg < 0
2474 || !(mask & (1 << reg)))
2475 {
2476 /* We found an unsaved reg. Generate opcodes to save the
2477 preceeding block. */
2478 if (reg != hi_reg)
2479 {
2480 if (reg == 9)
2481 {
2482 /* Short form. */
2483 op = 0xc0 | (hi_reg - 10);
2484 add_unwind_opcode (op, 1);
2485 }
2486 else
2487 {
2488 /* Long form. */
2489 op = 0xc600 | ((reg + 1) << 4) | ((hi_reg - reg) - 1);
2490 add_unwind_opcode (op, 2);
2491 }
2492 }
2493 hi_reg = reg - 1;
2494 }
b99bd4ef
NC
2495 }
2496
c19d1205
ZW
2497 return;
2498error:
2499 ignore_rest_of_line ();
b99bd4ef
NC
2500}
2501
2502static void
c19d1205 2503s_arm_unwind_save_mmxwcg (void)
b99bd4ef 2504{
c19d1205
ZW
2505 int reg;
2506 int hi_reg;
2507 unsigned mask = 0;
2508 valueT op;
b99bd4ef 2509
c19d1205
ZW
2510 if (*input_line_pointer == '{')
2511 input_line_pointer++;
b99bd4ef 2512
c19d1205 2513 do
b99bd4ef 2514 {
c19d1205 2515 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
b99bd4ef 2516
c19d1205
ZW
2517 if (reg == FAIL)
2518 {
2519 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWCG]));
2520 goto error;
2521 }
b99bd4ef 2522
c19d1205
ZW
2523 reg -= 8;
2524 if (mask >> reg)
2525 as_tsktsk (_("register list not in ascending order"));
2526 mask |= 1 << reg;
b99bd4ef 2527
c19d1205
ZW
2528 if (*input_line_pointer == '-')
2529 {
2530 input_line_pointer++;
2531 hi_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_MMXWCG);
2532 if (hi_reg == FAIL)
2533 {
2534 as_bad (_(reg_expected_msgs[REG_TYPE_MMXWCG]));
2535 goto error;
2536 }
2537 else if (reg >= hi_reg)
2538 {
2539 as_bad (_("bad register range"));
2540 goto error;
2541 }
2542 for (; reg < hi_reg; reg++)
2543 mask |= 1 << reg;
2544 }
b99bd4ef 2545 }
c19d1205 2546 while (skip_past_comma (&input_line_pointer) != FAIL);
b99bd4ef 2547
c19d1205
ZW
2548 if (*input_line_pointer == '}')
2549 input_line_pointer++;
b99bd4ef 2550
c19d1205
ZW
2551 demand_empty_rest_of_line ();
2552
2553 /* Generate any deferred opcodes becuuse we're going to be looking at
2554 the list. */
2555 flush_pending_unwind ();
b99bd4ef 2556
c19d1205 2557 for (reg = 0; reg < 16; reg++)
b99bd4ef 2558 {
c19d1205
ZW
2559 if (mask & (1 << reg))
2560 unwind.frame_size += 4;
b99bd4ef 2561 }
c19d1205
ZW
2562 op = 0xc700 | mask;
2563 add_unwind_opcode (op, 2);
2564 return;
2565error:
2566 ignore_rest_of_line ();
b99bd4ef
NC
2567}
2568
c19d1205
ZW
2569
2570/* Parse an unwind_save directive. */
2571
b99bd4ef 2572static void
c19d1205 2573s_arm_unwind_save (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 2574{
c19d1205
ZW
2575 char *peek;
2576 struct reg_entry *reg;
2577 bfd_boolean had_brace = FALSE;
b99bd4ef 2578
c19d1205
ZW
2579 /* Figure out what sort of save we have. */
2580 peek = input_line_pointer;
b99bd4ef 2581
c19d1205 2582 if (*peek == '{')
b99bd4ef 2583 {
c19d1205
ZW
2584 had_brace = TRUE;
2585 peek++;
b99bd4ef
NC
2586 }
2587
c19d1205 2588 reg = arm_reg_parse_multi (&peek);
b99bd4ef 2589
c19d1205 2590 if (!reg)
b99bd4ef 2591 {
c19d1205
ZW
2592 as_bad (_("register expected"));
2593 ignore_rest_of_line ();
b99bd4ef
NC
2594 return;
2595 }
2596
c19d1205 2597 switch (reg->type)
b99bd4ef 2598 {
c19d1205
ZW
2599 case REG_TYPE_FN:
2600 if (had_brace)
2601 {
2602 as_bad (_("FPA .unwind_save does not take a register list"));
2603 ignore_rest_of_line ();
2604 return;
2605 }
2606 s_arm_unwind_save_fpa (reg->number);
b99bd4ef 2607 return;
c19d1205
ZW
2608
2609 case REG_TYPE_RN: s_arm_unwind_save_core (); return;
2610 case REG_TYPE_VFD: s_arm_unwind_save_vfp (); return;
2611 case REG_TYPE_MMXWR: s_arm_unwind_save_mmxwr (); return;
2612 case REG_TYPE_MMXWCG: s_arm_unwind_save_mmxwcg (); return;
2613
2614 default:
2615 as_bad (_(".unwind_save does not support this kind of register"));
2616 ignore_rest_of_line ();
b99bd4ef 2617 }
c19d1205 2618}
b99bd4ef 2619
b99bd4ef 2620
c19d1205
ZW
2621/* Parse an unwind_movsp directive. */
2622
2623static void
2624s_arm_unwind_movsp (int ignored ATTRIBUTE_UNUSED)
2625{
2626 int reg;
2627 valueT op;
2628
2629 reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
2630 if (reg == FAIL)
b99bd4ef 2631 {
c19d1205
ZW
2632 as_bad (_(reg_expected_msgs[REG_TYPE_RN]));
2633 ignore_rest_of_line ();
b99bd4ef
NC
2634 return;
2635 }
c19d1205 2636 demand_empty_rest_of_line ();
b99bd4ef 2637
c19d1205 2638 if (reg == REG_SP || reg == REG_PC)
b99bd4ef 2639 {
c19d1205 2640 as_bad (_("SP and PC not permitted in .unwind_movsp directive"));
b99bd4ef
NC
2641 return;
2642 }
2643
c19d1205
ZW
2644 if (unwind.fp_reg != REG_SP)
2645 as_bad (_("unexpected .unwind_movsp directive"));
b99bd4ef 2646
c19d1205
ZW
2647 /* Generate opcode to restore the value. */
2648 op = 0x90 | reg;
2649 add_unwind_opcode (op, 1);
2650
2651 /* Record the information for later. */
2652 unwind.fp_reg = reg;
2653 unwind.fp_offset = unwind.frame_size;
2654 unwind.sp_restored = 1;
b05fe5cf
ZW
2655}
2656
c19d1205
ZW
2657/* Parse an unwind_pad directive. */
2658
b05fe5cf 2659static void
c19d1205 2660s_arm_unwind_pad (int ignored ATTRIBUTE_UNUSED)
b05fe5cf 2661{
c19d1205 2662 int offset;
b05fe5cf 2663
c19d1205
ZW
2664 if (immediate_for_directive (&offset) == FAIL)
2665 return;
b99bd4ef 2666
c19d1205
ZW
2667 if (offset & 3)
2668 {
2669 as_bad (_("stack increment must be multiple of 4"));
2670 ignore_rest_of_line ();
2671 return;
2672 }
b99bd4ef 2673
c19d1205
ZW
2674 /* Don't generate any opcodes, just record the details for later. */
2675 unwind.frame_size += offset;
2676 unwind.pending_offset += offset;
2677
2678 demand_empty_rest_of_line ();
2679}
2680
2681/* Parse an unwind_setfp directive. */
2682
2683static void
2684s_arm_unwind_setfp (int ignored ATTRIBUTE_UNUSED)
b99bd4ef 2685{
c19d1205
ZW
2686 int sp_reg;
2687 int fp_reg;
2688 int offset;
2689
2690 fp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
2691 if (skip_past_comma (&input_line_pointer) == FAIL)
2692 sp_reg = FAIL;
2693 else
2694 sp_reg = arm_reg_parse (&input_line_pointer, REG_TYPE_RN);
b99bd4ef 2695
c19d1205
ZW
2696 if (fp_reg == FAIL || sp_reg == FAIL)
2697 {
2698 as_bad (_("expected <reg>, <reg>"));
2699 ignore_rest_of_line ();
2700 return;
2701 }
b99bd4ef 2702
c19d1205
ZW
2703 /* Optional constant. */
2704 if (skip_past_comma (&input_line_pointer) != FAIL)
2705 {
2706 if (immediate_for_directive (&offset) == FAIL)
2707 return;
2708 }
2709 else
2710 offset = 0;
a737bd4d 2711
c19d1205 2712 demand_empty_rest_of_line ();
a737bd4d 2713
c19d1205 2714 if (sp_reg != 13 && sp_reg != unwind.fp_reg)
a737bd4d 2715 {
c19d1205
ZW
2716 as_bad (_("register must be either sp or set by a previous"
2717 "unwind_movsp directive"));
2718 return;
a737bd4d
NC
2719 }
2720
c19d1205
ZW
2721 /* Don't generate any opcodes, just record the information for later. */
2722 unwind.fp_reg = fp_reg;
2723 unwind.fp_used = 1;
2724 if (sp_reg == 13)
2725 unwind.fp_offset = unwind.frame_size - offset;
2726 else
2727 unwind.fp_offset -= offset;
a737bd4d
NC
2728}
2729
c19d1205
ZW
2730/* Parse an unwind_raw directive. */
2731
2732static void
2733s_arm_unwind_raw (int ignored ATTRIBUTE_UNUSED)
a737bd4d 2734{
c19d1205
ZW
2735 expressionS exp;
2736 /* This is an arbitary limit. */
2737 unsigned char op[16];
2738 int count;
a737bd4d 2739
c19d1205
ZW
2740 expression (&exp);
2741 if (exp.X_op == O_constant
2742 && skip_past_comma (&input_line_pointer) != FAIL)
a737bd4d 2743 {
c19d1205
ZW
2744 unwind.frame_size += exp.X_add_number;
2745 expression (&exp);
2746 }
2747 else
2748 exp.X_op = O_illegal;
a737bd4d 2749
c19d1205
ZW
2750 if (exp.X_op != O_constant)
2751 {
2752 as_bad (_("expected <offset>, <opcode>"));
2753 ignore_rest_of_line ();
2754 return;
2755 }
a737bd4d 2756
c19d1205 2757 count = 0;
a737bd4d 2758
c19d1205
ZW
2759 /* Parse the opcode. */
2760 for (;;)
2761 {
2762 if (count >= 16)
2763 {
2764 as_bad (_("unwind opcode too long"));
2765 ignore_rest_of_line ();
a737bd4d 2766 }
c19d1205 2767 if (exp.X_op != O_constant || exp.X_add_number & ~0xff)
a737bd4d 2768 {
c19d1205
ZW
2769 as_bad (_("invalid unwind opcode"));
2770 ignore_rest_of_line ();
2771 return;
a737bd4d 2772 }
c19d1205 2773 op[count++] = exp.X_add_number;
a737bd4d 2774
c19d1205
ZW
2775 /* Parse the next byte. */
2776 if (skip_past_comma (&input_line_pointer) == FAIL)
2777 break;
a737bd4d 2778
c19d1205
ZW
2779 expression (&exp);
2780 }
b99bd4ef 2781
c19d1205
ZW
2782 /* Add the opcode bytes in reverse order. */
2783 while (count--)
2784 add_unwind_opcode (op[count], 1);
b99bd4ef 2785
c19d1205 2786 demand_empty_rest_of_line ();
b99bd4ef 2787}
c19d1205 2788#endif /* OBJ_ELF */
b99bd4ef 2789
c19d1205
ZW
2790/* This table describes all the machine specific pseudo-ops the assembler
2791 has to support. The fields are:
2792 pseudo-op name without dot
2793 function to call to execute this pseudo-op
2794 Integer arg to pass to the function. */
b99bd4ef 2795
c19d1205 2796const pseudo_typeS md_pseudo_table[] =
b99bd4ef 2797{
c19d1205
ZW
2798 /* Never called because '.req' does not start a line. */
2799 { "req", s_req, 0 },
2800 { "unreq", s_unreq, 0 },
2801 { "bss", s_bss, 0 },
2802 { "align", s_align, 0 },
2803 { "arm", s_arm, 0 },
2804 { "thumb", s_thumb, 0 },
2805 { "code", s_code, 0 },
2806 { "force_thumb", s_force_thumb, 0 },
2807 { "thumb_func", s_thumb_func, 0 },
2808 { "thumb_set", s_thumb_set, 0 },
2809 { "even", s_even, 0 },
2810 { "ltorg", s_ltorg, 0 },
2811 { "pool", s_ltorg, 0 },
2812 { "syntax", s_syntax, 0 },
2813#ifdef OBJ_ELF
2814 { "word", s_arm_elf_cons, 4 },
2815 { "long", s_arm_elf_cons, 4 },
2816 { "rel31", s_arm_rel31, 0 },
2817 { "fnstart", s_arm_unwind_fnstart, 0 },
2818 { "fnend", s_arm_unwind_fnend, 0 },
2819 { "cantunwind", s_arm_unwind_cantunwind, 0 },
2820 { "personality", s_arm_unwind_personality, 0 },
2821 { "personalityindex", s_arm_unwind_personalityindex, 0 },
2822 { "handlerdata", s_arm_unwind_handlerdata, 0 },
2823 { "save", s_arm_unwind_save, 0 },
2824 { "movsp", s_arm_unwind_movsp, 0 },
2825 { "pad", s_arm_unwind_pad, 0 },
2826 { "setfp", s_arm_unwind_setfp, 0 },
2827 { "unwind_raw", s_arm_unwind_raw, 0 },
2828#else
2829 { "word", cons, 4},
2830#endif
2831 { "extend", float_cons, 'x' },
2832 { "ldouble", float_cons, 'x' },
2833 { "packed", float_cons, 'p' },
2834 { 0, 0, 0 }
2835};
2836\f
2837/* Parser functions used exclusively in instruction operands. */
b99bd4ef 2838
c19d1205
ZW
2839/* Generic immediate-value read function for use in insn parsing.
2840 STR points to the beginning of the immediate (the leading #);
2841 VAL receives the value; if the value is outside [MIN, MAX]
2842 issue an error. PREFIX_OPT is true if the immediate prefix is
2843 optional. */
b99bd4ef 2844
c19d1205
ZW
2845static int
2846parse_immediate (char **str, int *val, int min, int max,
2847 bfd_boolean prefix_opt)
2848{
2849 expressionS exp;
2850 my_get_expression (&exp, str, prefix_opt ? GE_OPT_PREFIX : GE_IMM_PREFIX);
2851 if (exp.X_op != O_constant)
b99bd4ef 2852 {
c19d1205
ZW
2853 inst.error = _("constant expression required");
2854 return FAIL;
2855 }
b99bd4ef 2856
c19d1205
ZW
2857 if (exp.X_add_number < min || exp.X_add_number > max)
2858 {
2859 inst.error = _("immediate value out of range");
2860 return FAIL;
2861 }
b99bd4ef 2862
c19d1205
ZW
2863 *val = exp.X_add_number;
2864 return SUCCESS;
2865}
b99bd4ef 2866
c19d1205
ZW
2867/* Returns the pseudo-register number of an FPA immediate constant,
2868 or FAIL if there isn't a valid constant here. */
b99bd4ef 2869
c19d1205
ZW
2870static int
2871parse_fpa_immediate (char ** str)
2872{
2873 LITTLENUM_TYPE words[MAX_LITTLENUMS];
2874 char * save_in;
2875 expressionS exp;
2876 int i;
2877 int j;
b99bd4ef 2878
c19d1205
ZW
2879 /* First try and match exact strings, this is to guarantee
2880 that some formats will work even for cross assembly. */
b99bd4ef 2881
c19d1205
ZW
2882 for (i = 0; fp_const[i]; i++)
2883 {
2884 if (strncmp (*str, fp_const[i], strlen (fp_const[i])) == 0)
b99bd4ef 2885 {
c19d1205 2886 char *start = *str;
b99bd4ef 2887
c19d1205
ZW
2888 *str += strlen (fp_const[i]);
2889 if (is_end_of_line[(unsigned char) **str])
2890 return i + 8;
2891 *str = start;
2892 }
2893 }
b99bd4ef 2894
c19d1205
ZW
2895 /* Just because we didn't get a match doesn't mean that the constant
2896 isn't valid, just that it is in a format that we don't
2897 automatically recognize. Try parsing it with the standard
2898 expression routines. */
b99bd4ef 2899
c19d1205 2900 memset (words, 0, MAX_LITTLENUMS * sizeof (LITTLENUM_TYPE));
b99bd4ef 2901
c19d1205
ZW
2902 /* Look for a raw floating point number. */
2903 if ((save_in = atof_ieee (*str, 'x', words)) != NULL
2904 && is_end_of_line[(unsigned char) *save_in])
2905 {
2906 for (i = 0; i < NUM_FLOAT_VALS; i++)
2907 {
2908 for (j = 0; j < MAX_LITTLENUMS; j++)
b99bd4ef 2909 {
c19d1205
ZW
2910 if (words[j] != fp_values[i][j])
2911 break;
b99bd4ef
NC
2912 }
2913
c19d1205 2914 if (j == MAX_LITTLENUMS)
b99bd4ef 2915 {
c19d1205
ZW
2916 *str = save_in;
2917 return i + 8;
b99bd4ef
NC
2918 }
2919 }
2920 }
b99bd4ef 2921
c19d1205
ZW
2922 /* Try and parse a more complex expression, this will probably fail
2923 unless the code uses a floating point prefix (eg "0f"). */
2924 save_in = input_line_pointer;
2925 input_line_pointer = *str;
2926 if (expression (&exp) == absolute_section
2927 && exp.X_op == O_big
2928 && exp.X_add_number < 0)
2929 {
2930 /* FIXME: 5 = X_PRECISION, should be #define'd where we can use it.
2931 Ditto for 15. */
2932 if (gen_to_words (words, 5, (long) 15) == 0)
2933 {
2934 for (i = 0; i < NUM_FLOAT_VALS; i++)
2935 {
2936 for (j = 0; j < MAX_LITTLENUMS; j++)
2937 {
2938 if (words[j] != fp_values[i][j])
2939 break;
2940 }
b99bd4ef 2941
c19d1205
ZW
2942 if (j == MAX_LITTLENUMS)
2943 {
2944 *str = input_line_pointer;
2945 input_line_pointer = save_in;
2946 return i + 8;
2947 }
2948 }
2949 }
b99bd4ef
NC
2950 }
2951
c19d1205
ZW
2952 *str = input_line_pointer;
2953 input_line_pointer = save_in;
2954 inst.error = _("invalid FPA immediate expression");
2955 return FAIL;
b99bd4ef
NC
2956}
2957
c19d1205
ZW
2958/* Shift operands. */
2959enum shift_kind
b99bd4ef 2960{
c19d1205
ZW
2961 SHIFT_LSL, SHIFT_LSR, SHIFT_ASR, SHIFT_ROR, SHIFT_RRX
2962};
b99bd4ef 2963
c19d1205
ZW
2964struct asm_shift_name
2965{
2966 const char *name;
2967 enum shift_kind kind;
2968};
b99bd4ef 2969
c19d1205
ZW
2970/* Third argument to parse_shift. */
2971enum parse_shift_mode
2972{
2973 NO_SHIFT_RESTRICT, /* Any kind of shift is accepted. */
2974 SHIFT_IMMEDIATE, /* Shift operand must be an immediate. */
2975 SHIFT_LSL_OR_ASR_IMMEDIATE, /* Shift must be LSL or ASR immediate. */
2976 SHIFT_ASR_IMMEDIATE, /* Shift must be ASR immediate. */
2977 SHIFT_LSL_IMMEDIATE, /* Shift must be LSL immediate. */
2978};
b99bd4ef 2979
c19d1205
ZW
2980/* Parse a <shift> specifier on an ARM data processing instruction.
2981 This has three forms:
b99bd4ef 2982
c19d1205
ZW
2983 (LSL|LSR|ASL|ASR|ROR) Rs
2984 (LSL|LSR|ASL|ASR|ROR) #imm
2985 RRX
b99bd4ef 2986
c19d1205
ZW
2987 Note that ASL is assimilated to LSL in the instruction encoding, and
2988 RRX to ROR #0 (which cannot be written as such). */
b99bd4ef 2989
c19d1205
ZW
2990static int
2991parse_shift (char **str, int i, enum parse_shift_mode mode)
b99bd4ef 2992{
c19d1205
ZW
2993 const struct asm_shift_name *shift_name;
2994 enum shift_kind shift;
2995 char *s = *str;
2996 char *p = s;
2997 int reg;
b99bd4ef 2998
c19d1205
ZW
2999 for (p = *str; ISALPHA (*p); p++)
3000 ;
b99bd4ef 3001
c19d1205 3002 if (p == *str)
b99bd4ef 3003 {
c19d1205
ZW
3004 inst.error = _("shift expression expected");
3005 return FAIL;
b99bd4ef
NC
3006 }
3007
c19d1205
ZW
3008 shift_name = hash_find_n (arm_shift_hsh, *str, p - *str);
3009
3010 if (shift_name == NULL)
b99bd4ef 3011 {
c19d1205
ZW
3012 inst.error = _("shift expression expected");
3013 return FAIL;
b99bd4ef
NC
3014 }
3015
c19d1205 3016 shift = shift_name->kind;
b99bd4ef 3017
c19d1205
ZW
3018 switch (mode)
3019 {
3020 case NO_SHIFT_RESTRICT:
3021 case SHIFT_IMMEDIATE: break;
b99bd4ef 3022
c19d1205
ZW
3023 case SHIFT_LSL_OR_ASR_IMMEDIATE:
3024 if (shift != SHIFT_LSL && shift != SHIFT_ASR)
3025 {
3026 inst.error = _("'LSL' or 'ASR' required");
3027 return FAIL;
3028 }
3029 break;
b99bd4ef 3030
c19d1205
ZW
3031 case SHIFT_LSL_IMMEDIATE:
3032 if (shift != SHIFT_LSL)
3033 {
3034 inst.error = _("'LSL' required");
3035 return FAIL;
3036 }
3037 break;
b99bd4ef 3038
c19d1205
ZW
3039 case SHIFT_ASR_IMMEDIATE:
3040 if (shift != SHIFT_ASR)
3041 {
3042 inst.error = _("'ASR' required");
3043 return FAIL;
3044 }
3045 break;
b99bd4ef 3046
c19d1205
ZW
3047 default: abort ();
3048 }
b99bd4ef 3049
c19d1205
ZW
3050 if (shift != SHIFT_RRX)
3051 {
3052 /* Whitespace can appear here if the next thing is a bare digit. */
3053 skip_whitespace (p);
b99bd4ef 3054
c19d1205
ZW
3055 if (mode == NO_SHIFT_RESTRICT
3056 && (reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
3057 {
3058 inst.operands[i].imm = reg;
3059 inst.operands[i].immisreg = 1;
3060 }
3061 else if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
3062 return FAIL;
3063 }
3064 inst.operands[i].shift_kind = shift;
3065 inst.operands[i].shifted = 1;
3066 *str = p;
3067 return SUCCESS;
b99bd4ef
NC
3068}
3069
c19d1205 3070/* Parse a <shifter_operand> for an ARM data processing instruction:
b99bd4ef 3071
c19d1205
ZW
3072 #<immediate>
3073 #<immediate>, <rotate>
3074 <Rm>
3075 <Rm>, <shift>
b99bd4ef 3076
c19d1205
ZW
3077 where <shift> is defined by parse_shift above, and <rotate> is a
3078 multiple of 2 between 0 and 30. Validation of immediate operands
55cf6793 3079 is deferred to md_apply_fix. */
b99bd4ef 3080
c19d1205
ZW
3081static int
3082parse_shifter_operand (char **str, int i)
3083{
3084 int value;
3085 expressionS expr;
b99bd4ef 3086
c19d1205
ZW
3087 if ((value = arm_reg_parse (str, REG_TYPE_RN)) != FAIL)
3088 {
3089 inst.operands[i].reg = value;
3090 inst.operands[i].isreg = 1;
b99bd4ef 3091
c19d1205
ZW
3092 /* parse_shift will override this if appropriate */
3093 inst.reloc.exp.X_op = O_constant;
3094 inst.reloc.exp.X_add_number = 0;
b99bd4ef 3095
c19d1205
ZW
3096 if (skip_past_comma (str) == FAIL)
3097 return SUCCESS;
b99bd4ef 3098
c19d1205
ZW
3099 /* Shift operation on register. */
3100 return parse_shift (str, i, NO_SHIFT_RESTRICT);
b99bd4ef
NC
3101 }
3102
c19d1205
ZW
3103 if (my_get_expression (&inst.reloc.exp, str, GE_IMM_PREFIX))
3104 return FAIL;
b99bd4ef 3105
c19d1205 3106 if (skip_past_comma (str) == SUCCESS)
b99bd4ef 3107 {
c19d1205
ZW
3108 /* #x, y -- ie explicit rotation by Y. */
3109 if (my_get_expression (&expr, str, GE_NO_PREFIX))
3110 return FAIL;
b99bd4ef 3111
c19d1205
ZW
3112 if (expr.X_op != O_constant || inst.reloc.exp.X_op != O_constant)
3113 {
3114 inst.error = _("constant expression expected");
3115 return FAIL;
3116 }
b99bd4ef 3117
c19d1205
ZW
3118 value = expr.X_add_number;
3119 if (value < 0 || value > 30 || value % 2 != 0)
3120 {
3121 inst.error = _("invalid rotation");
3122 return FAIL;
3123 }
3124 if (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 255)
3125 {
3126 inst.error = _("invalid constant");
3127 return FAIL;
3128 }
09d92015 3129
55cf6793 3130 /* Convert to decoded value. md_apply_fix will put it back. */
c19d1205
ZW
3131 inst.reloc.exp.X_add_number
3132 = (((inst.reloc.exp.X_add_number << (32 - value))
3133 | (inst.reloc.exp.X_add_number >> value)) & 0xffffffff);
09d92015
MM
3134 }
3135
c19d1205
ZW
3136 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
3137 inst.reloc.pc_rel = 0;
3138 return SUCCESS;
09d92015
MM
3139}
3140
c19d1205
ZW
3141/* Parse all forms of an ARM address expression. Information is written
3142 to inst.operands[i] and/or inst.reloc.
09d92015 3143
c19d1205 3144 Preindexed addressing (.preind=1):
09d92015 3145
c19d1205
ZW
3146 [Rn, #offset] .reg=Rn .reloc.exp=offset
3147 [Rn, +/-Rm] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
3148 [Rn, +/-Rm, shift] .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
3149 .shift_kind=shift .reloc.exp=shift_imm
09d92015 3150
c19d1205 3151 These three may have a trailing ! which causes .writeback to be set also.
09d92015 3152
c19d1205 3153 Postindexed addressing (.postind=1, .writeback=1):
09d92015 3154
c19d1205
ZW
3155 [Rn], #offset .reg=Rn .reloc.exp=offset
3156 [Rn], +/-Rm .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
3157 [Rn], +/-Rm, shift .reg=Rn .imm=Rm .immisreg=1 .negative=0/1
3158 .shift_kind=shift .reloc.exp=shift_imm
09d92015 3159
c19d1205 3160 Unindexed addressing (.preind=0, .postind=0):
09d92015 3161
c19d1205 3162 [Rn], {option} .reg=Rn .imm=option .immisreg=0
09d92015 3163
c19d1205 3164 Other:
09d92015 3165
c19d1205
ZW
3166 [Rn]{!} shorthand for [Rn,#0]{!}
3167 =immediate .isreg=0 .reloc.exp=immediate
3168 label .reg=PC .reloc.pc_rel=1 .reloc.exp=label
09d92015 3169
c19d1205
ZW
3170 It is the caller's responsibility to check for addressing modes not
3171 supported by the instruction, and to set inst.reloc.type. */
3172
3173static int
3174parse_address (char **str, int i)
09d92015 3175{
c19d1205
ZW
3176 char *p = *str;
3177 int reg;
09d92015 3178
c19d1205 3179 if (skip_past_char (&p, '[') == FAIL)
09d92015 3180 {
c19d1205
ZW
3181 if (skip_past_char (&p, '=') == FAIL)
3182 {
3183 /* bare address - translate to PC-relative offset */
3184 inst.reloc.pc_rel = 1;
3185 inst.operands[i].reg = REG_PC;
3186 inst.operands[i].isreg = 1;
3187 inst.operands[i].preind = 1;
3188 }
3189 /* else a load-constant pseudo op, no special treatment needed here */
09d92015 3190
c19d1205
ZW
3191 if (my_get_expression (&inst.reloc.exp, &p, GE_NO_PREFIX))
3192 return FAIL;
09d92015 3193
c19d1205
ZW
3194 *str = p;
3195 return SUCCESS;
09d92015
MM
3196 }
3197
c19d1205 3198 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
09d92015 3199 {
c19d1205
ZW
3200 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
3201 return FAIL;
09d92015 3202 }
c19d1205
ZW
3203 inst.operands[i].reg = reg;
3204 inst.operands[i].isreg = 1;
09d92015 3205
c19d1205 3206 if (skip_past_comma (&p) == SUCCESS)
09d92015 3207 {
c19d1205 3208 inst.operands[i].preind = 1;
09d92015 3209
c19d1205
ZW
3210 if (*p == '+') p++;
3211 else if (*p == '-') p++, inst.operands[i].negative = 1;
3212
3213 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
09d92015 3214 {
c19d1205
ZW
3215 inst.operands[i].imm = reg;
3216 inst.operands[i].immisreg = 1;
3217
3218 if (skip_past_comma (&p) == SUCCESS)
3219 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
3220 return FAIL;
3221 }
3222 else
3223 {
3224 if (inst.operands[i].negative)
3225 {
3226 inst.operands[i].negative = 0;
3227 p--;
3228 }
3229 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
3230 return FAIL;
09d92015
MM
3231 }
3232 }
3233
c19d1205 3234 if (skip_past_char (&p, ']') == FAIL)
09d92015 3235 {
c19d1205
ZW
3236 inst.error = _("']' expected");
3237 return FAIL;
09d92015
MM
3238 }
3239
c19d1205
ZW
3240 if (skip_past_char (&p, '!') == SUCCESS)
3241 inst.operands[i].writeback = 1;
09d92015 3242
c19d1205 3243 else if (skip_past_comma (&p) == SUCCESS)
09d92015 3244 {
c19d1205
ZW
3245 if (skip_past_char (&p, '{') == SUCCESS)
3246 {
3247 /* [Rn], {expr} - unindexed, with option */
3248 if (parse_immediate (&p, &inst.operands[i].imm,
ca3f61f7 3249 0, 255, TRUE) == FAIL)
c19d1205 3250 return FAIL;
09d92015 3251
c19d1205
ZW
3252 if (skip_past_char (&p, '}') == FAIL)
3253 {
3254 inst.error = _("'}' expected at end of 'option' field");
3255 return FAIL;
3256 }
3257 if (inst.operands[i].preind)
3258 {
3259 inst.error = _("cannot combine index with option");
3260 return FAIL;
3261 }
3262 *str = p;
3263 return SUCCESS;
09d92015 3264 }
c19d1205
ZW
3265 else
3266 {
3267 inst.operands[i].postind = 1;
3268 inst.operands[i].writeback = 1;
09d92015 3269
c19d1205
ZW
3270 if (inst.operands[i].preind)
3271 {
3272 inst.error = _("cannot combine pre- and post-indexing");
3273 return FAIL;
3274 }
09d92015 3275
c19d1205
ZW
3276 if (*p == '+') p++;
3277 else if (*p == '-') p++, inst.operands[i].negative = 1;
a737bd4d 3278
c19d1205
ZW
3279 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) != FAIL)
3280 {
3281 inst.operands[i].imm = reg;
3282 inst.operands[i].immisreg = 1;
a737bd4d 3283
c19d1205
ZW
3284 if (skip_past_comma (&p) == SUCCESS)
3285 if (parse_shift (&p, i, SHIFT_IMMEDIATE) == FAIL)
3286 return FAIL;
3287 }
3288 else
3289 {
3290 if (inst.operands[i].negative)
3291 {
3292 inst.operands[i].negative = 0;
3293 p--;
3294 }
3295 if (my_get_expression (&inst.reloc.exp, &p, GE_IMM_PREFIX))
3296 return FAIL;
3297 }
3298 }
a737bd4d
NC
3299 }
3300
c19d1205
ZW
3301 /* If at this point neither .preind nor .postind is set, we have a
3302 bare [Rn]{!}, which is shorthand for [Rn,#0]{!}. */
3303 if (inst.operands[i].preind == 0 && inst.operands[i].postind == 0)
3304 {
3305 inst.operands[i].preind = 1;
3306 inst.reloc.exp.X_op = O_constant;
3307 inst.reloc.exp.X_add_number = 0;
3308 }
3309 *str = p;
3310 return SUCCESS;
a737bd4d
NC
3311}
3312
c19d1205 3313/* Miscellaneous. */
a737bd4d 3314
c19d1205
ZW
3315/* Parse a PSR flag operand. The value returned is FAIL on syntax error,
3316 or a bitmask suitable to be or-ed into the ARM msr instruction. */
3317static int
3318parse_psr (char **str)
09d92015 3319{
c19d1205
ZW
3320 char *p;
3321 unsigned long psr_field;
09d92015 3322
c19d1205
ZW
3323 /* CPSR's and SPSR's can now be lowercase. This is just a convenience
3324 feature for ease of use and backwards compatibility. */
3325 p = *str;
3326 if (*p == 's' || *p == 'S')
3327 psr_field = SPSR_BIT;
3328 else if (*p == 'c' || *p == 'C')
3329 psr_field = 0;
3330 else
3331 goto error;
09d92015 3332
c19d1205
ZW
3333 p++;
3334 if (strncasecmp (p, "PSR", 3) != 0)
3335 goto error;
3336 p += 3;
09d92015 3337
c19d1205
ZW
3338 if (*p == '_')
3339 {
3340 /* A suffix follows. */
3341 const struct asm_psr *psr;
3342 char *start;
a737bd4d 3343
c19d1205
ZW
3344 p++;
3345 start = p;
a737bd4d 3346
c19d1205
ZW
3347 do
3348 p++;
3349 while (ISALNUM (*p) || *p == '_');
a737bd4d 3350
c19d1205
ZW
3351 psr = hash_find_n (arm_psr_hsh, start, p - start);
3352 if (!psr)
3353 goto error;
a737bd4d 3354
c19d1205 3355 psr_field |= psr->field;
a737bd4d 3356 }
c19d1205 3357 else
a737bd4d 3358 {
c19d1205
ZW
3359 if (ISALNUM (*p))
3360 goto error; /* Garbage after "[CS]PSR". */
3361
3362 psr_field |= (PSR_c | PSR_f);
a737bd4d 3363 }
c19d1205
ZW
3364 *str = p;
3365 return psr_field;
a737bd4d 3366
c19d1205
ZW
3367 error:
3368 inst.error = _("flag for {c}psr instruction expected");
3369 return FAIL;
a737bd4d
NC
3370}
3371
c19d1205
ZW
3372/* Parse the flags argument to CPSI[ED]. Returns FAIL on error, or a
3373 value suitable for splatting into the AIF field of the instruction. */
a737bd4d 3374
c19d1205
ZW
3375static int
3376parse_cps_flags (char **str)
a737bd4d 3377{
c19d1205
ZW
3378 int val = 0;
3379 int saw_a_flag = 0;
3380 char *s = *str;
a737bd4d 3381
c19d1205
ZW
3382 for (;;)
3383 switch (*s++)
3384 {
3385 case '\0': case ',':
3386 goto done;
a737bd4d 3387
c19d1205
ZW
3388 case 'a': case 'A': saw_a_flag = 1; val |= 0x4; break;
3389 case 'i': case 'I': saw_a_flag = 1; val |= 0x2; break;
3390 case 'f': case 'F': saw_a_flag = 1; val |= 0x1; break;
a737bd4d 3391
c19d1205
ZW
3392 default:
3393 inst.error = _("unrecognized CPS flag");
3394 return FAIL;
3395 }
a737bd4d 3396
c19d1205
ZW
3397 done:
3398 if (saw_a_flag == 0)
a737bd4d 3399 {
c19d1205
ZW
3400 inst.error = _("missing CPS flags");
3401 return FAIL;
a737bd4d 3402 }
a737bd4d 3403
c19d1205
ZW
3404 *str = s - 1;
3405 return val;
a737bd4d
NC
3406}
3407
c19d1205
ZW
3408/* Parse an endian specifier ("BE" or "LE", case insensitive);
3409 returns 0 for big-endian, 1 for little-endian, FAIL for an error. */
a737bd4d
NC
3410
3411static int
c19d1205 3412parse_endian_specifier (char **str)
a737bd4d 3413{
c19d1205
ZW
3414 int little_endian;
3415 char *s = *str;
a737bd4d 3416
c19d1205
ZW
3417 if (strncasecmp (s, "BE", 2))
3418 little_endian = 0;
3419 else if (strncasecmp (s, "LE", 2))
3420 little_endian = 1;
3421 else
a737bd4d 3422 {
c19d1205 3423 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
3424 return FAIL;
3425 }
3426
c19d1205 3427 if (ISALNUM (s[2]) || s[2] == '_')
a737bd4d 3428 {
c19d1205 3429 inst.error = _("valid endian specifiers are be or le");
a737bd4d
NC
3430 return FAIL;
3431 }
3432
c19d1205
ZW
3433 *str = s + 2;
3434 return little_endian;
3435}
a737bd4d 3436
c19d1205
ZW
3437/* Parse a rotation specifier: ROR #0, #8, #16, #24. *val receives a
3438 value suitable for poking into the rotate field of an sxt or sxta
3439 instruction, or FAIL on error. */
3440
3441static int
3442parse_ror (char **str)
3443{
3444 int rot;
3445 char *s = *str;
3446
3447 if (strncasecmp (s, "ROR", 3) == 0)
3448 s += 3;
3449 else
a737bd4d 3450 {
c19d1205 3451 inst.error = _("missing rotation field after comma");
a737bd4d
NC
3452 return FAIL;
3453 }
c19d1205
ZW
3454
3455 if (parse_immediate (&s, &rot, 0, 24, FALSE) == FAIL)
3456 return FAIL;
3457
3458 switch (rot)
a737bd4d 3459 {
c19d1205
ZW
3460 case 0: *str = s; return 0x0;
3461 case 8: *str = s; return 0x1;
3462 case 16: *str = s; return 0x2;
3463 case 24: *str = s; return 0x3;
3464
3465 default:
3466 inst.error = _("rotation can only be 0, 8, 16, or 24");
a737bd4d
NC
3467 return FAIL;
3468 }
c19d1205 3469}
a737bd4d 3470
c19d1205
ZW
3471/* Parse a conditional code (from conds[] below). The value returned is in the
3472 range 0 .. 14, or FAIL. */
3473static int
3474parse_cond (char **str)
3475{
3476 char *p, *q;
3477 const struct asm_cond *c;
a737bd4d 3478
c19d1205
ZW
3479 p = q = *str;
3480 while (ISALPHA (*q))
3481 q++;
a737bd4d 3482
c19d1205
ZW
3483 c = hash_find_n (arm_cond_hsh, p, q - p);
3484 if (!c)
a737bd4d 3485 {
c19d1205 3486 inst.error = _("condition required");
a737bd4d
NC
3487 return FAIL;
3488 }
3489
c19d1205
ZW
3490 *str = q;
3491 return c->value;
3492}
3493
92e90b6e
PB
3494/* Parse the operands of a table branch instruction. Similar to a memory
3495 operand. */
3496static int
3497parse_tb (char **str)
3498{
3499 char * p = *str;
3500 int reg;
3501
3502 if (skip_past_char (&p, '[') == FAIL)
3503 return FAIL;
3504
3505 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
3506 {
3507 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
3508 return FAIL;
3509 }
3510 inst.operands[0].reg = reg;
3511
3512 if (skip_past_comma (&p) == FAIL)
3513 return FAIL;
3514
3515 if ((reg = arm_reg_parse (&p, REG_TYPE_RN)) == FAIL)
3516 {
3517 inst.error = _(reg_expected_msgs[REG_TYPE_RN]);
3518 return FAIL;
3519 }
3520 inst.operands[0].imm = reg;
3521
3522 if (skip_past_comma (&p) == SUCCESS)
3523 {
3524 if (parse_shift (&p, 0, SHIFT_LSL_IMMEDIATE) == FAIL)
3525 return FAIL;
3526 if (inst.reloc.exp.X_add_number != 1)
3527 {
3528 inst.error = _("invalid shift");
3529 return FAIL;
3530 }
3531 inst.operands[0].shifted = 1;
3532 }
3533
3534 if (skip_past_char (&p, ']') == FAIL)
3535 {
3536 inst.error = _("']' expected");
3537 return FAIL;
3538 }
3539 *str = p;
3540 return SUCCESS;
3541}
3542
c19d1205
ZW
3543/* Matcher codes for parse_operands. */
3544enum operand_parse_code
3545{
3546 OP_stop, /* end of line */
3547
3548 OP_RR, /* ARM register */
3549 OP_RRnpc, /* ARM register, not r15 */
3550 OP_RRnpcb, /* ARM register, not r15, in square brackets */
3551 OP_RRw, /* ARM register, not r15, optional trailing ! */
3552 OP_RCP, /* Coprocessor number */
3553 OP_RCN, /* Coprocessor register */
3554 OP_RF, /* FPA register */
3555 OP_RVS, /* VFP single precision register */
3556 OP_RVD, /* VFP double precision register */
3557 OP_RVC, /* VFP control register */
3558 OP_RMF, /* Maverick F register */
3559 OP_RMD, /* Maverick D register */
3560 OP_RMFX, /* Maverick FX register */
3561 OP_RMDX, /* Maverick DX register */
3562 OP_RMAX, /* Maverick AX register */
3563 OP_RMDS, /* Maverick DSPSC register */
3564 OP_RIWR, /* iWMMXt wR register */
3565 OP_RIWC, /* iWMMXt wC register */
3566 OP_RIWG, /* iWMMXt wCG register */
3567 OP_RXA, /* XScale accumulator register */
3568
3569 OP_REGLST, /* ARM register list */
3570 OP_VRSLST, /* VFP single-precision register list */
3571 OP_VRDLST, /* VFP double-precision register list */
3572
3573 OP_I7, /* immediate value 0 .. 7 */
3574 OP_I15, /* 0 .. 15 */
3575 OP_I16, /* 1 .. 16 */
3576 OP_I31, /* 0 .. 31 */
3577 OP_I31w, /* 0 .. 31, optional trailing ! */
3578 OP_I32, /* 1 .. 32 */
3579 OP_I63s, /* -64 .. 63 */
3580 OP_I255, /* 0 .. 255 */
3581 OP_Iffff, /* 0 .. 65535 */
3582
3583 OP_I4b, /* immediate, prefix optional, 1 .. 4 */
3584 OP_I7b, /* 0 .. 7 */
3585 OP_I15b, /* 0 .. 15 */
3586 OP_I31b, /* 0 .. 31 */
3587
3588 OP_SH, /* shifter operand */
3589 OP_ADDR, /* Memory address expression (any mode) */
3590 OP_EXP, /* arbitrary expression */
3591 OP_EXPi, /* same, with optional immediate prefix */
3592 OP_EXPr, /* same, with optional relocation suffix */
3593
3594 OP_CPSF, /* CPS flags */
3595 OP_ENDI, /* Endianness specifier */
3596 OP_PSR, /* CPSR/SPSR mask for msr */
3597 OP_COND, /* conditional code */
92e90b6e 3598 OP_TB, /* Table branch. */
c19d1205
ZW
3599
3600 OP_RRnpc_I0, /* ARM register or literal 0 */
3601 OP_RR_EXr, /* ARM register or expression with opt. reloc suff. */
3602 OP_RR_EXi, /* ARM register or expression with imm prefix */
3603 OP_RF_IF, /* FPA register or immediate */
3604 OP_RIWR_RIWC, /* iWMMXt R or C reg */
3605
3606 /* Optional operands. */
3607 OP_oI7b, /* immediate, prefix optional, 0 .. 7 */
3608 OP_oI31b, /* 0 .. 31 */
3609 OP_oIffffb, /* 0 .. 65535 */
3610 OP_oI255c, /* curly-brace enclosed, 0 .. 255 */
3611
3612 OP_oRR, /* ARM register */
3613 OP_oRRnpc, /* ARM register, not the PC */
3614 OP_oSHll, /* LSL immediate */
3615 OP_oSHar, /* ASR immediate */
3616 OP_oSHllar, /* LSL or ASR immediate */
3617 OP_oROR, /* ROR 0/8/16/24 */
3618
3619 OP_FIRST_OPTIONAL = OP_oI7b
3620};
a737bd4d 3621
c19d1205
ZW
3622/* Generic instruction operand parser. This does no encoding and no
3623 semantic validation; it merely squirrels values away in the inst
3624 structure. Returns SUCCESS or FAIL depending on whether the
3625 specified grammar matched. */
3626static int
ca3f61f7 3627parse_operands (char *str, const unsigned char *pattern)
c19d1205
ZW
3628{
3629 unsigned const char *upat = pattern;
3630 char *backtrack_pos = 0;
3631 const char *backtrack_error = 0;
3632 int i, val, backtrack_index = 0;
3633
3634#define po_char_or_fail(chr) do { \
3635 if (skip_past_char (&str, chr) == FAIL) \
3636 goto bad_args; \
3637} while (0)
3638
3639#define po_reg_or_fail(regtype) do { \
3640 val = arm_reg_parse (&str, regtype); \
3641 if (val == FAIL) \
3642 { \
3643 inst.error = _(reg_expected_msgs[regtype]); \
3644 goto failure; \
3645 } \
3646 inst.operands[i].reg = val; \
3647 inst.operands[i].isreg = 1; \
3648} while (0)
3649
3650#define po_reg_or_goto(regtype, label) do { \
3651 val = arm_reg_parse (&str, regtype); \
3652 if (val == FAIL) \
3653 goto label; \
3654 \
3655 inst.operands[i].reg = val; \
3656 inst.operands[i].isreg = 1; \
3657} while (0)
3658
3659#define po_imm_or_fail(min, max, popt) do { \
3660 if (parse_immediate (&str, &val, min, max, popt) == FAIL) \
3661 goto failure; \
3662 inst.operands[i].imm = val; \
3663} while (0)
3664
3665#define po_misc_or_fail(expr) do { \
3666 if (expr) \
3667 goto failure; \
3668} while (0)
3669
3670 skip_whitespace (str);
3671
3672 for (i = 0; upat[i] != OP_stop; i++)
3673 {
3674 if (upat[i] >= OP_FIRST_OPTIONAL)
3675 {
3676 /* Remember where we are in case we need to backtrack. */
3677 assert (!backtrack_pos);
3678 backtrack_pos = str;
3679 backtrack_error = inst.error;
3680 backtrack_index = i;
3681 }
3682
3683 if (i > 0)
3684 po_char_or_fail (',');
3685
3686 switch (upat[i])
3687 {
3688 /* Registers */
3689 case OP_oRRnpc:
3690 case OP_RRnpc:
3691 case OP_oRR:
3692 case OP_RR: po_reg_or_fail (REG_TYPE_RN); break;
3693 case OP_RCP: po_reg_or_fail (REG_TYPE_CP); break;
3694 case OP_RCN: po_reg_or_fail (REG_TYPE_CN); break;
3695 case OP_RF: po_reg_or_fail (REG_TYPE_FN); break;
3696 case OP_RVS: po_reg_or_fail (REG_TYPE_VFS); break;
3697 case OP_RVD: po_reg_or_fail (REG_TYPE_VFD); break;
3698 case OP_RVC: po_reg_or_fail (REG_TYPE_VFC); break;
3699 case OP_RMF: po_reg_or_fail (REG_TYPE_MVF); break;
3700 case OP_RMD: po_reg_or_fail (REG_TYPE_MVD); break;
3701 case OP_RMFX: po_reg_or_fail (REG_TYPE_MVFX); break;
3702 case OP_RMDX: po_reg_or_fail (REG_TYPE_MVDX); break;
3703 case OP_RMAX: po_reg_or_fail (REG_TYPE_MVAX); break;
3704 case OP_RMDS: po_reg_or_fail (REG_TYPE_DSPSC); break;
3705 case OP_RIWR: po_reg_or_fail (REG_TYPE_MMXWR); break;
3706 case OP_RIWC: po_reg_or_fail (REG_TYPE_MMXWC); break;
3707 case OP_RIWG: po_reg_or_fail (REG_TYPE_MMXWCG); break;
3708 case OP_RXA: po_reg_or_fail (REG_TYPE_XSCALE); break;
3709
3710 case OP_RRnpcb:
3711 po_char_or_fail ('[');
3712 po_reg_or_fail (REG_TYPE_RN);
3713 po_char_or_fail (']');
3714 break;
a737bd4d 3715
c19d1205
ZW
3716 case OP_RRw:
3717 po_reg_or_fail (REG_TYPE_RN);
3718 if (skip_past_char (&str, '!') == SUCCESS)
3719 inst.operands[i].writeback = 1;
3720 break;
3721
3722 /* Immediates */
3723 case OP_I7: po_imm_or_fail ( 0, 7, FALSE); break;
3724 case OP_I15: po_imm_or_fail ( 0, 15, FALSE); break;
3725 case OP_I16: po_imm_or_fail ( 1, 16, FALSE); break;
3726 case OP_I31: po_imm_or_fail ( 0, 31, FALSE); break;
3727 case OP_I32: po_imm_or_fail ( 1, 32, FALSE); break;
3728 case OP_I63s: po_imm_or_fail (-64, 63, FALSE); break;
3729 case OP_I255: po_imm_or_fail ( 0, 255, FALSE); break;
3730 case OP_Iffff: po_imm_or_fail ( 0, 0xffff, FALSE); break;
3731
3732 case OP_I4b: po_imm_or_fail ( 1, 4, TRUE); break;
3733 case OP_oI7b:
3734 case OP_I7b: po_imm_or_fail ( 0, 7, TRUE); break;
3735 case OP_I15b: po_imm_or_fail ( 0, 15, TRUE); break;
3736 case OP_oI31b:
3737 case OP_I31b: po_imm_or_fail ( 0, 31, TRUE); break;
3738 case OP_oIffffb: po_imm_or_fail ( 0, 0xffff, TRUE); break;
3739
3740 /* Immediate variants */
3741 case OP_oI255c:
3742 po_char_or_fail ('{');
3743 po_imm_or_fail (0, 255, TRUE);
3744 po_char_or_fail ('}');
3745 break;
3746
3747 case OP_I31w:
3748 /* The expression parser chokes on a trailing !, so we have
3749 to find it first and zap it. */
3750 {
3751 char *s = str;
3752 while (*s && *s != ',')
3753 s++;
3754 if (s[-1] == '!')
3755 {
3756 s[-1] = '\0';
3757 inst.operands[i].writeback = 1;
3758 }
3759 po_imm_or_fail (0, 31, TRUE);
3760 if (str == s - 1)
3761 str = s;
3762 }
3763 break;
3764
3765 /* Expressions */
3766 case OP_EXPi: EXPi:
3767 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
3768 GE_OPT_PREFIX));
3769 break;
3770
3771 case OP_EXP:
3772 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
3773 GE_NO_PREFIX));
3774 break;
3775
3776 case OP_EXPr: EXPr:
3777 po_misc_or_fail (my_get_expression (&inst.reloc.exp, &str,
3778 GE_NO_PREFIX));
3779 if (inst.reloc.exp.X_op == O_symbol)
a737bd4d 3780 {
c19d1205
ZW
3781 val = parse_reloc (&str);
3782 if (val == -1)
3783 {
3784 inst.error = _("unrecognized relocation suffix");
3785 goto failure;
3786 }
3787 else if (val != BFD_RELOC_UNUSED)
3788 {
3789 inst.operands[i].imm = val;
3790 inst.operands[i].hasreloc = 1;
3791 }
a737bd4d 3792 }
c19d1205 3793 break;
a737bd4d 3794
c19d1205
ZW
3795 /* Register or expression */
3796 case OP_RR_EXr: po_reg_or_goto (REG_TYPE_RN, EXPr); break;
3797 case OP_RR_EXi: po_reg_or_goto (REG_TYPE_RN, EXPi); break;
a737bd4d 3798
c19d1205
ZW
3799 /* Register or immediate */
3800 case OP_RRnpc_I0: po_reg_or_goto (REG_TYPE_RN, I0); break;
3801 I0: po_imm_or_fail (0, 0, FALSE); break;
a737bd4d 3802
c19d1205
ZW
3803 case OP_RF_IF: po_reg_or_goto (REG_TYPE_FN, IF); break;
3804 IF:
3805 if (!is_immediate_prefix (*str))
3806 goto bad_args;
3807 str++;
3808 val = parse_fpa_immediate (&str);
3809 if (val == FAIL)
3810 goto failure;
3811 /* FPA immediates are encoded as registers 8-15.
3812 parse_fpa_immediate has already applied the offset. */
3813 inst.operands[i].reg = val;
3814 inst.operands[i].isreg = 1;
3815 break;
09d92015 3816
c19d1205
ZW
3817 /* Two kinds of register */
3818 case OP_RIWR_RIWC:
3819 {
3820 struct reg_entry *rege = arm_reg_parse_multi (&str);
3821 if (rege->type != REG_TYPE_MMXWR
3822 && rege->type != REG_TYPE_MMXWC
3823 && rege->type != REG_TYPE_MMXWCG)
3824 {
3825 inst.error = _("iWMMXt data or control register expected");
3826 goto failure;
3827 }
3828 inst.operands[i].reg = rege->number;
3829 inst.operands[i].isreg = (rege->type == REG_TYPE_MMXWR);
3830 }
3831 break;
09d92015 3832
c19d1205
ZW
3833 /* Misc */
3834 case OP_CPSF: val = parse_cps_flags (&str); break;
3835 case OP_ENDI: val = parse_endian_specifier (&str); break;
3836 case OP_oROR: val = parse_ror (&str); break;
3837 case OP_PSR: val = parse_psr (&str); break;
3838 case OP_COND: val = parse_cond (&str); break;
3839
92e90b6e
PB
3840 case OP_TB:
3841 po_misc_or_fail (parse_tb (&str));
3842 break;
3843
c19d1205
ZW
3844 /* Register lists */
3845 case OP_REGLST:
3846 val = parse_reg_list (&str);
3847 if (*str == '^')
3848 {
3849 inst.operands[1].writeback = 1;
3850 str++;
3851 }
3852 break;
09d92015 3853
c19d1205
ZW
3854 case OP_VRSLST:
3855 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, 0);
3856 break;
09d92015 3857
c19d1205
ZW
3858 case OP_VRDLST:
3859 val = parse_vfp_reg_list (&str, &inst.operands[i].reg, 1);
3860 break;
a737bd4d 3861
c19d1205
ZW
3862 /* Addressing modes */
3863 case OP_ADDR:
3864 po_misc_or_fail (parse_address (&str, i));
3865 break;
09d92015 3866
c19d1205
ZW
3867 case OP_SH:
3868 po_misc_or_fail (parse_shifter_operand (&str, i));
3869 break;
09d92015 3870
c19d1205
ZW
3871 case OP_oSHll:
3872 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_IMMEDIATE));
3873 break;
09d92015 3874
c19d1205
ZW
3875 case OP_oSHar:
3876 po_misc_or_fail (parse_shift (&str, i, SHIFT_ASR_IMMEDIATE));
3877 break;
09d92015 3878
c19d1205
ZW
3879 case OP_oSHllar:
3880 po_misc_or_fail (parse_shift (&str, i, SHIFT_LSL_OR_ASR_IMMEDIATE));
3881 break;
09d92015 3882
c19d1205
ZW
3883 default:
3884 as_fatal ("unhandled operand code %d", upat[i]);
3885 }
09d92015 3886
c19d1205
ZW
3887 /* Various value-based sanity checks and shared operations. We
3888 do not signal immediate failures for the register constraints;
3889 this allows a syntax error to take precedence. */
3890 switch (upat[i])
3891 {
3892 case OP_oRRnpc:
3893 case OP_RRnpc:
3894 case OP_RRnpcb:
3895 case OP_RRw:
3896 case OP_RRnpc_I0:
3897 if (inst.operands[i].isreg && inst.operands[i].reg == REG_PC)
3898 inst.error = BAD_PC;
3899 break;
09d92015 3900
c19d1205
ZW
3901 case OP_CPSF:
3902 case OP_ENDI:
3903 case OP_oROR:
3904 case OP_PSR:
3905 case OP_COND:
3906 case OP_REGLST:
3907 case OP_VRSLST:
3908 case OP_VRDLST:
3909 if (val == FAIL)
3910 goto failure;
3911 inst.operands[i].imm = val;
3912 break;
a737bd4d 3913
c19d1205
ZW
3914 default:
3915 break;
3916 }
09d92015 3917
c19d1205
ZW
3918 /* If we get here, this operand was successfully parsed. */
3919 inst.operands[i].present = 1;
3920 continue;
09d92015 3921
c19d1205 3922 bad_args:
09d92015 3923 inst.error = BAD_ARGS;
c19d1205
ZW
3924
3925 failure:
3926 if (!backtrack_pos)
3927 return FAIL;
3928
3929 /* Do not backtrack over a trailing optional argument that
3930 absorbed some text. We will only fail again, with the
3931 'garbage following instruction' error message, which is
3932 probably less helpful than the current one. */
3933 if (backtrack_index == i && backtrack_pos != str
3934 && upat[i+1] == OP_stop)
3935 return FAIL;
3936
3937 /* Try again, skipping the optional argument at backtrack_pos. */
3938 str = backtrack_pos;
3939 inst.error = backtrack_error;
3940 inst.operands[backtrack_index].present = 0;
3941 i = backtrack_index;
3942 backtrack_pos = 0;
09d92015 3943 }
09d92015 3944
c19d1205
ZW
3945 /* Check that we have parsed all the arguments. */
3946 if (*str != '\0' && !inst.error)
3947 inst.error = _("garbage following instruction");
09d92015 3948
c19d1205 3949 return inst.error ? FAIL : SUCCESS;
09d92015
MM
3950}
3951
c19d1205
ZW
3952#undef po_char_or_fail
3953#undef po_reg_or_fail
3954#undef po_reg_or_goto
3955#undef po_imm_or_fail
3956\f
3957/* Shorthand macro for instruction encoding functions issuing errors. */
3958#define constraint(expr, err) do { \
3959 if (expr) \
3960 { \
3961 inst.error = err; \
3962 return; \
3963 } \
3964} while (0)
3965
3966/* Functions for operand encoding. ARM, then Thumb. */
3967
3968#define rotate_left(v, n) (v << n | v >> (32 - n))
3969
3970/* If VAL can be encoded in the immediate field of an ARM instruction,
3971 return the encoded form. Otherwise, return FAIL. */
3972
3973static unsigned int
3974encode_arm_immediate (unsigned int val)
09d92015 3975{
c19d1205
ZW
3976 unsigned int a, i;
3977
3978 for (i = 0; i < 32; i += 2)
3979 if ((a = rotate_left (val, i)) <= 0xff)
3980 return a | (i << 7); /* 12-bit pack: [shift-cnt,const]. */
3981
3982 return FAIL;
09d92015
MM
3983}
3984
c19d1205
ZW
3985/* If VAL can be encoded in the immediate field of a Thumb32 instruction,
3986 return the encoded form. Otherwise, return FAIL. */
3987static unsigned int
3988encode_thumb32_immediate (unsigned int val)
09d92015 3989{
c19d1205 3990 unsigned int a, i;
09d92015 3991
c19d1205
ZW
3992 if (val <= 255)
3993 return val;
a737bd4d 3994
c19d1205 3995 for (i = 0; i < 32; i++)
09d92015 3996 {
c19d1205
ZW
3997 a = rotate_left (val, i);
3998 if (a >= 128 && a <= 255)
3999 return (a & 0x7f) | (i << 7);
09d92015 4000 }
a737bd4d 4001
c19d1205
ZW
4002 a = val & 0xff;
4003 if (val == ((a << 16) | a))
4004 return 0x100 | a;
4005 if (val == ((a << 24) | (a << 16) | (a << 8) | a))
4006 return 0x300 | a;
09d92015 4007
c19d1205
ZW
4008 a = val & 0xff00;
4009 if (val == ((a << 16) | a))
4010 return 0x200 | (a >> 8);
a737bd4d 4011
c19d1205 4012 return FAIL;
09d92015 4013}
c19d1205 4014/* Encode a VFP SP register number into inst.instruction. */
09d92015
MM
4015
4016static void
c19d1205 4017encode_arm_vfp_sp_reg (int reg, enum vfp_sp_reg_pos pos)
09d92015 4018{
c19d1205 4019 switch (pos)
09d92015 4020 {
c19d1205
ZW
4021 case VFP_REG_Sd:
4022 inst.instruction |= ((reg >> 1) << 12) | ((reg & 1) << 22);
4023 break;
4024
4025 case VFP_REG_Sn:
4026 inst.instruction |= ((reg >> 1) << 16) | ((reg & 1) << 7);
4027 break;
4028
4029 case VFP_REG_Sm:
4030 inst.instruction |= ((reg >> 1) << 0) | ((reg & 1) << 5);
4031 break;
4032
4033 default:
4034 abort ();
09d92015 4035 }
09d92015
MM
4036}
4037
c19d1205 4038/* Encode a <shift> in an ARM-format instruction. The immediate,
55cf6793 4039 if any, is handled by md_apply_fix. */
09d92015 4040static void
c19d1205 4041encode_arm_shift (int i)
09d92015 4042{
c19d1205
ZW
4043 if (inst.operands[i].shift_kind == SHIFT_RRX)
4044 inst.instruction |= SHIFT_ROR << 5;
4045 else
09d92015 4046 {
c19d1205
ZW
4047 inst.instruction |= inst.operands[i].shift_kind << 5;
4048 if (inst.operands[i].immisreg)
4049 {
4050 inst.instruction |= SHIFT_BY_REG;
4051 inst.instruction |= inst.operands[i].imm << 8;
4052 }
4053 else
4054 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
09d92015 4055 }
c19d1205 4056}
09d92015 4057
c19d1205
ZW
4058static void
4059encode_arm_shifter_operand (int i)
4060{
4061 if (inst.operands[i].isreg)
09d92015 4062 {
c19d1205
ZW
4063 inst.instruction |= inst.operands[i].reg;
4064 encode_arm_shift (i);
09d92015 4065 }
c19d1205
ZW
4066 else
4067 inst.instruction |= INST_IMMEDIATE;
09d92015
MM
4068}
4069
c19d1205 4070/* Subroutine of encode_arm_addr_mode_2 and encode_arm_addr_mode_3. */
09d92015 4071static void
c19d1205 4072encode_arm_addr_mode_common (int i, bfd_boolean is_t)
09d92015 4073{
c19d1205
ZW
4074 assert (inst.operands[i].isreg);
4075 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 4076
c19d1205 4077 if (inst.operands[i].preind)
09d92015 4078 {
c19d1205
ZW
4079 if (is_t)
4080 {
4081 inst.error = _("instruction does not accept preindexed addressing");
4082 return;
4083 }
4084 inst.instruction |= PRE_INDEX;
4085 if (inst.operands[i].writeback)
4086 inst.instruction |= WRITE_BACK;
09d92015 4087
c19d1205
ZW
4088 }
4089 else if (inst.operands[i].postind)
4090 {
4091 assert (inst.operands[i].writeback);
4092 if (is_t)
4093 inst.instruction |= WRITE_BACK;
4094 }
4095 else /* unindexed - only for coprocessor */
09d92015 4096 {
c19d1205 4097 inst.error = _("instruction does not accept unindexed addressing");
09d92015
MM
4098 return;
4099 }
4100
c19d1205
ZW
4101 if (((inst.instruction & WRITE_BACK) || !(inst.instruction & PRE_INDEX))
4102 && (((inst.instruction & 0x000f0000) >> 16)
4103 == ((inst.instruction & 0x0000f000) >> 12)))
4104 as_warn ((inst.instruction & LOAD_BIT)
4105 ? _("destination register same as write-back base")
4106 : _("source register same as write-back base"));
09d92015
MM
4107}
4108
c19d1205
ZW
4109/* inst.operands[i] was set up by parse_address. Encode it into an
4110 ARM-format mode 2 load or store instruction. If is_t is true,
4111 reject forms that cannot be used with a T instruction (i.e. not
4112 post-indexed). */
a737bd4d 4113static void
c19d1205 4114encode_arm_addr_mode_2 (int i, bfd_boolean is_t)
09d92015 4115{
c19d1205 4116 encode_arm_addr_mode_common (i, is_t);
a737bd4d 4117
c19d1205 4118 if (inst.operands[i].immisreg)
09d92015 4119 {
c19d1205
ZW
4120 inst.instruction |= INST_IMMEDIATE; /* yes, this is backwards */
4121 inst.instruction |= inst.operands[i].imm;
4122 if (!inst.operands[i].negative)
4123 inst.instruction |= INDEX_UP;
4124 if (inst.operands[i].shifted)
4125 {
4126 if (inst.operands[i].shift_kind == SHIFT_RRX)
4127 inst.instruction |= SHIFT_ROR << 5;
4128 else
4129 {
4130 inst.instruction |= inst.operands[i].shift_kind << 5;
4131 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
4132 }
4133 }
09d92015 4134 }
c19d1205 4135 else /* immediate offset in inst.reloc */
09d92015 4136 {
c19d1205
ZW
4137 if (inst.reloc.type == BFD_RELOC_UNUSED)
4138 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM;
09d92015 4139 }
09d92015
MM
4140}
4141
c19d1205
ZW
4142/* inst.operands[i] was set up by parse_address. Encode it into an
4143 ARM-format mode 3 load or store instruction. Reject forms that
4144 cannot be used with such instructions. If is_t is true, reject
4145 forms that cannot be used with a T instruction (i.e. not
4146 post-indexed). */
4147static void
4148encode_arm_addr_mode_3 (int i, bfd_boolean is_t)
09d92015 4149{
c19d1205 4150 if (inst.operands[i].immisreg && inst.operands[i].shifted)
09d92015 4151 {
c19d1205
ZW
4152 inst.error = _("instruction does not accept scaled register index");
4153 return;
09d92015 4154 }
a737bd4d 4155
c19d1205 4156 encode_arm_addr_mode_common (i, is_t);
a737bd4d 4157
c19d1205
ZW
4158 if (inst.operands[i].immisreg)
4159 {
4160 inst.instruction |= inst.operands[i].imm;
4161 if (!inst.operands[i].negative)
4162 inst.instruction |= INDEX_UP;
4163 }
4164 else /* immediate offset in inst.reloc */
4165 {
4166 inst.instruction |= HWOFFSET_IMM;
4167 if (inst.reloc.type == BFD_RELOC_UNUSED)
4168 inst.reloc.type = BFD_RELOC_ARM_OFFSET_IMM8;
c19d1205 4169 }
a737bd4d
NC
4170}
4171
c19d1205
ZW
4172/* inst.operands[i] was set up by parse_address. Encode it into an
4173 ARM-format instruction. Reject all forms which cannot be encoded
4174 into a coprocessor load/store instruction. If wb_ok is false,
4175 reject use of writeback; if unind_ok is false, reject use of
4176 unindexed addressing. If reloc_override is not 0, use it instead
4177 of BFD_ARM_CP_OFF_IMM. */
09d92015 4178
c19d1205
ZW
4179static int
4180encode_arm_cp_address (int i, int wb_ok, int unind_ok, int reloc_override)
09d92015 4181{
c19d1205 4182 inst.instruction |= inst.operands[i].reg << 16;
a737bd4d 4183
c19d1205 4184 assert (!(inst.operands[i].preind && inst.operands[i].postind));
09d92015 4185
c19d1205 4186 if (!inst.operands[i].preind && !inst.operands[i].postind) /* unindexed */
09d92015 4187 {
c19d1205
ZW
4188 assert (!inst.operands[i].writeback);
4189 if (!unind_ok)
4190 {
4191 inst.error = _("instruction does not support unindexed addressing");
4192 return FAIL;
4193 }
4194 inst.instruction |= inst.operands[i].imm;
4195 inst.instruction |= INDEX_UP;
4196 return SUCCESS;
09d92015 4197 }
a737bd4d 4198
c19d1205
ZW
4199 if (inst.operands[i].preind)
4200 inst.instruction |= PRE_INDEX;
a737bd4d 4201
c19d1205 4202 if (inst.operands[i].writeback)
09d92015 4203 {
c19d1205
ZW
4204 if (inst.operands[i].reg == REG_PC)
4205 {
4206 inst.error = _("pc may not be used with write-back");
4207 return FAIL;
4208 }
4209 if (!wb_ok)
4210 {
4211 inst.error = _("instruction does not support writeback");
4212 return FAIL;
4213 }
4214 inst.instruction |= WRITE_BACK;
09d92015 4215 }
a737bd4d 4216
c19d1205
ZW
4217 if (reloc_override)
4218 inst.reloc.type = reloc_override;
09d92015 4219 else
c19d1205 4220 inst.reloc.type = BFD_RELOC_ARM_CP_OFF_IMM;
c19d1205
ZW
4221 return SUCCESS;
4222}
a737bd4d 4223
c19d1205
ZW
4224/* inst.reloc.exp describes an "=expr" load pseudo-operation.
4225 Determine whether it can be performed with a move instruction; if
4226 it can, convert inst.instruction to that move instruction and
4227 return 1; if it can't, convert inst.instruction to a literal-pool
4228 load and return 0. If this is not a valid thing to do in the
4229 current context, set inst.error and return 1.
a737bd4d 4230
c19d1205
ZW
4231 inst.operands[i] describes the destination register. */
4232
4233static int
4234move_or_literal_pool (int i, bfd_boolean thumb_p, bfd_boolean mode_3)
4235{
4236 if ((inst.instruction & (thumb_p ? THUMB_LOAD_BIT : LOAD_BIT)) == 0)
09d92015 4237 {
c19d1205
ZW
4238 inst.error = _("invalid pseudo operation");
4239 return 1;
09d92015 4240 }
c19d1205 4241 if (inst.reloc.exp.X_op != O_constant && inst.reloc.exp.X_op != O_symbol)
09d92015
MM
4242 {
4243 inst.error = _("constant expression expected");
c19d1205 4244 return 1;
09d92015 4245 }
c19d1205 4246 if (inst.reloc.exp.X_op == O_constant)
09d92015 4247 {
c19d1205
ZW
4248 if (thumb_p)
4249 {
4250 if ((inst.reloc.exp.X_add_number & ~0xFF) == 0)
4251 {
4252 /* This can be done with a mov(1) instruction. */
4253 inst.instruction = T_OPCODE_MOV_I8 | (inst.operands[i].reg << 8);
4254 inst.instruction |= inst.reloc.exp.X_add_number;
4255 return 1;
4256 }
4257 }
4258 else
4259 {
4260 int value = encode_arm_immediate (inst.reloc.exp.X_add_number);
4261 if (value != FAIL)
4262 {
4263 /* This can be done with a mov instruction. */
4264 inst.instruction &= LITERAL_MASK;
4265 inst.instruction |= INST_IMMEDIATE | (OPCODE_MOV << DATA_OP_SHIFT);
4266 inst.instruction |= value & 0xfff;
4267 return 1;
4268 }
09d92015 4269
c19d1205
ZW
4270 value = encode_arm_immediate (~inst.reloc.exp.X_add_number);
4271 if (value != FAIL)
4272 {
4273 /* This can be done with a mvn instruction. */
4274 inst.instruction &= LITERAL_MASK;
4275 inst.instruction |= INST_IMMEDIATE | (OPCODE_MVN << DATA_OP_SHIFT);
4276 inst.instruction |= value & 0xfff;
4277 return 1;
4278 }
4279 }
09d92015
MM
4280 }
4281
c19d1205
ZW
4282 if (add_to_lit_pool () == FAIL)
4283 {
4284 inst.error = _("literal pool insertion failed");
4285 return 1;
4286 }
4287 inst.operands[1].reg = REG_PC;
4288 inst.operands[1].isreg = 1;
4289 inst.operands[1].preind = 1;
4290 inst.reloc.pc_rel = 1;
4291 inst.reloc.type = (thumb_p
4292 ? BFD_RELOC_ARM_THUMB_OFFSET
4293 : (mode_3
4294 ? BFD_RELOC_ARM_HWLITERAL
4295 : BFD_RELOC_ARM_LITERAL));
4296 return 0;
09d92015
MM
4297}
4298
c19d1205
ZW
4299/* Functions for instruction encoding, sorted by subarchitecture.
4300 First some generics; their names are taken from the conventional
4301 bit positions for register arguments in ARM format instructions. */
09d92015 4302
a737bd4d 4303static void
c19d1205 4304do_noargs (void)
09d92015 4305{
c19d1205 4306}
a737bd4d 4307
c19d1205
ZW
4308static void
4309do_rd (void)
4310{
4311 inst.instruction |= inst.operands[0].reg << 12;
4312}
a737bd4d 4313
c19d1205
ZW
4314static void
4315do_rd_rm (void)
4316{
4317 inst.instruction |= inst.operands[0].reg << 12;
4318 inst.instruction |= inst.operands[1].reg;
4319}
09d92015 4320
c19d1205
ZW
4321static void
4322do_rd_rn (void)
4323{
4324 inst.instruction |= inst.operands[0].reg << 12;
4325 inst.instruction |= inst.operands[1].reg << 16;
4326}
a737bd4d 4327
c19d1205
ZW
4328static void
4329do_rn_rd (void)
4330{
4331 inst.instruction |= inst.operands[0].reg << 16;
4332 inst.instruction |= inst.operands[1].reg << 12;
4333}
09d92015 4334
c19d1205
ZW
4335static void
4336do_rd_rm_rn (void)
4337{
4338 inst.instruction |= inst.operands[0].reg << 12;
4339 inst.instruction |= inst.operands[1].reg;
4340 inst.instruction |= inst.operands[2].reg << 16;
4341}
09d92015 4342
c19d1205
ZW
4343static void
4344do_rd_rn_rm (void)
4345{
4346 inst.instruction |= inst.operands[0].reg << 12;
4347 inst.instruction |= inst.operands[1].reg << 16;
4348 inst.instruction |= inst.operands[2].reg;
4349}
a737bd4d 4350
c19d1205
ZW
4351static void
4352do_rm_rd_rn (void)
4353{
4354 inst.instruction |= inst.operands[0].reg;
4355 inst.instruction |= inst.operands[1].reg << 12;
4356 inst.instruction |= inst.operands[2].reg << 16;
4357}
09d92015 4358
c19d1205
ZW
4359static void
4360do_imm0 (void)
4361{
4362 inst.instruction |= inst.operands[0].imm;
4363}
09d92015 4364
c19d1205
ZW
4365static void
4366do_rd_cpaddr (void)
4367{
4368 inst.instruction |= inst.operands[0].reg << 12;
4369 encode_arm_cp_address (1, TRUE, TRUE, 0);
09d92015 4370}
a737bd4d 4371
c19d1205
ZW
4372/* ARM instructions, in alphabetical order by function name (except
4373 that wrapper functions appear immediately after the function they
4374 wrap). */
09d92015 4375
c19d1205
ZW
4376/* This is a pseudo-op of the form "adr rd, label" to be converted
4377 into a relative address of the form "add rd, pc, #label-.-8". */
09d92015
MM
4378
4379static void
c19d1205 4380do_adr (void)
09d92015 4381{
c19d1205 4382 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 4383
c19d1205
ZW
4384 /* Frag hacking will turn this into a sub instruction if the offset turns
4385 out to be negative. */
4386 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
c19d1205 4387 inst.reloc.pc_rel = 1;
2fc8bdac 4388 inst.reloc.exp.X_add_number -= 8;
c19d1205 4389}
b99bd4ef 4390
c19d1205
ZW
4391/* This is a pseudo-op of the form "adrl rd, label" to be converted
4392 into a relative address of the form:
4393 add rd, pc, #low(label-.-8)"
4394 add rd, rd, #high(label-.-8)" */
b99bd4ef 4395
c19d1205
ZW
4396static void
4397do_adrl (void)
4398{
4399 inst.instruction |= (inst.operands[0].reg << 12); /* Rd */
a737bd4d 4400
c19d1205
ZW
4401 /* Frag hacking will turn this into a sub instruction if the offset turns
4402 out to be negative. */
4403 inst.reloc.type = BFD_RELOC_ARM_ADRL_IMMEDIATE;
c19d1205
ZW
4404 inst.reloc.pc_rel = 1;
4405 inst.size = INSN_SIZE * 2;
2fc8bdac 4406 inst.reloc.exp.X_add_number -= 8;
b99bd4ef
NC
4407}
4408
b99bd4ef 4409static void
c19d1205 4410do_arit (void)
b99bd4ef 4411{
c19d1205
ZW
4412 if (!inst.operands[1].present)
4413 inst.operands[1].reg = inst.operands[0].reg;
4414 inst.instruction |= inst.operands[0].reg << 12;
4415 inst.instruction |= inst.operands[1].reg << 16;
4416 encode_arm_shifter_operand (2);
4417}
b99bd4ef 4418
c19d1205
ZW
4419static void
4420do_bfc (void)
4421{
4422 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
4423 constraint (msb > 32, _("bit-field extends past end of register"));
4424 /* The instruction encoding stores the LSB and MSB,
4425 not the LSB and width. */
4426 inst.instruction |= inst.operands[0].reg << 12;
4427 inst.instruction |= inst.operands[1].imm << 7;
4428 inst.instruction |= (msb - 1) << 16;
4429}
b99bd4ef 4430
c19d1205
ZW
4431static void
4432do_bfi (void)
4433{
4434 unsigned int msb;
b99bd4ef 4435
c19d1205
ZW
4436 /* #0 in second position is alternative syntax for bfc, which is
4437 the same instruction but with REG_PC in the Rm field. */
4438 if (!inst.operands[1].isreg)
4439 inst.operands[1].reg = REG_PC;
b99bd4ef 4440
c19d1205
ZW
4441 msb = inst.operands[2].imm + inst.operands[3].imm;
4442 constraint (msb > 32, _("bit-field extends past end of register"));
4443 /* The instruction encoding stores the LSB and MSB,
4444 not the LSB and width. */
4445 inst.instruction |= inst.operands[0].reg << 12;
4446 inst.instruction |= inst.operands[1].reg;
4447 inst.instruction |= inst.operands[2].imm << 7;
4448 inst.instruction |= (msb - 1) << 16;
b99bd4ef
NC
4449}
4450
b99bd4ef 4451static void
c19d1205 4452do_bfx (void)
b99bd4ef 4453{
c19d1205
ZW
4454 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
4455 _("bit-field extends past end of register"));
4456 inst.instruction |= inst.operands[0].reg << 12;
4457 inst.instruction |= inst.operands[1].reg;
4458 inst.instruction |= inst.operands[2].imm << 7;
4459 inst.instruction |= (inst.operands[3].imm - 1) << 16;
4460}
09d92015 4461
c19d1205
ZW
4462/* ARM V5 breakpoint instruction (argument parse)
4463 BKPT <16 bit unsigned immediate>
4464 Instruction is not conditional.
4465 The bit pattern given in insns[] has the COND_ALWAYS condition,
4466 and it is an error if the caller tried to override that. */
b99bd4ef 4467
c19d1205
ZW
4468static void
4469do_bkpt (void)
4470{
4471 /* Top 12 of 16 bits to bits 19:8. */
4472 inst.instruction |= (inst.operands[0].imm & 0xfff0) << 4;
09d92015 4473
c19d1205
ZW
4474 /* Bottom 4 of 16 bits to bits 3:0. */
4475 inst.instruction |= inst.operands[0].imm & 0xf;
4476}
09d92015 4477
c19d1205
ZW
4478static void
4479encode_branch (int default_reloc)
4480{
4481 if (inst.operands[0].hasreloc)
4482 {
4483 constraint (inst.operands[0].imm != BFD_RELOC_ARM_PLT32,
4484 _("the only suffix valid here is '(plt)'"));
4485 inst.reloc.type = BFD_RELOC_ARM_PLT32;
c19d1205 4486 }
b99bd4ef 4487 else
c19d1205
ZW
4488 {
4489 inst.reloc.type = default_reloc;
c19d1205 4490 }
2fc8bdac 4491 inst.reloc.pc_rel = 1;
b99bd4ef
NC
4492}
4493
b99bd4ef 4494static void
c19d1205 4495do_branch (void)
b99bd4ef 4496{
c19d1205
ZW
4497 encode_branch (BFD_RELOC_ARM_PCREL_BRANCH);
4498}
b99bd4ef 4499
c19d1205
ZW
4500/* ARM V5 branch-link-exchange instruction (argument parse)
4501 BLX <target_addr> ie BLX(1)
4502 BLX{<condition>} <Rm> ie BLX(2)
4503 Unfortunately, there are two different opcodes for this mnemonic.
4504 So, the insns[].value is not used, and the code here zaps values
4505 into inst.instruction.
4506 Also, the <target_addr> can be 25 bits, hence has its own reloc. */
b99bd4ef 4507
c19d1205
ZW
4508static void
4509do_blx (void)
4510{
4511 if (inst.operands[0].isreg)
b99bd4ef 4512 {
c19d1205
ZW
4513 /* Arg is a register; the opcode provided by insns[] is correct.
4514 It is not illegal to do "blx pc", just useless. */
4515 if (inst.operands[0].reg == REG_PC)
4516 as_tsktsk (_("use of r15 in blx in ARM mode is not really useful"));
b99bd4ef 4517
c19d1205
ZW
4518 inst.instruction |= inst.operands[0].reg;
4519 }
4520 else
b99bd4ef 4521 {
c19d1205
ZW
4522 /* Arg is an address; this instruction cannot be executed
4523 conditionally, and the opcode must be adjusted. */
4524 constraint (inst.cond != COND_ALWAYS, BAD_COND);
2fc8bdac 4525 inst.instruction = 0xfa000000;
c19d1205 4526 encode_branch (BFD_RELOC_ARM_PCREL_BLX);
b99bd4ef 4527 }
c19d1205
ZW
4528}
4529
4530static void
4531do_bx (void)
4532{
4533 if (inst.operands[0].reg == REG_PC)
4534 as_tsktsk (_("use of r15 in bx in ARM mode is not really useful"));
b99bd4ef 4535
c19d1205 4536 inst.instruction |= inst.operands[0].reg;
09d92015
MM
4537}
4538
c19d1205
ZW
4539
4540/* ARM v5TEJ. Jump to Jazelle code. */
a737bd4d
NC
4541
4542static void
c19d1205 4543do_bxj (void)
a737bd4d 4544{
c19d1205
ZW
4545 if (inst.operands[0].reg == REG_PC)
4546 as_tsktsk (_("use of r15 in bxj is not really useful"));
4547
4548 inst.instruction |= inst.operands[0].reg;
a737bd4d
NC
4549}
4550
c19d1205
ZW
4551/* Co-processor data operation:
4552 CDP{cond} <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>}
4553 CDP2 <coproc>, <opcode_1>, <CRd>, <CRn>, <CRm>{, <opcode_2>} */
4554static void
4555do_cdp (void)
4556{
4557 inst.instruction |= inst.operands[0].reg << 8;
4558 inst.instruction |= inst.operands[1].imm << 20;
4559 inst.instruction |= inst.operands[2].reg << 12;
4560 inst.instruction |= inst.operands[3].reg << 16;
4561 inst.instruction |= inst.operands[4].reg;
4562 inst.instruction |= inst.operands[5].imm << 5;
4563}
a737bd4d
NC
4564
4565static void
c19d1205 4566do_cmp (void)
a737bd4d 4567{
c19d1205
ZW
4568 inst.instruction |= inst.operands[0].reg << 16;
4569 encode_arm_shifter_operand (1);
a737bd4d
NC
4570}
4571
c19d1205
ZW
4572/* Transfer between coprocessor and ARM registers.
4573 MRC{cond} <coproc>, <opcode_1>, <Rd>, <CRn>, <CRm>{, <opcode_2>}
4574 MRC2
4575 MCR{cond}
4576 MCR2
4577
4578 No special properties. */
09d92015
MM
4579
4580static void
c19d1205 4581do_co_reg (void)
09d92015 4582{
c19d1205
ZW
4583 inst.instruction |= inst.operands[0].reg << 8;
4584 inst.instruction |= inst.operands[1].imm << 21;
4585 inst.instruction |= inst.operands[2].reg << 12;
4586 inst.instruction |= inst.operands[3].reg << 16;
4587 inst.instruction |= inst.operands[4].reg;
4588 inst.instruction |= inst.operands[5].imm << 5;
4589}
09d92015 4590
c19d1205
ZW
4591/* Transfer between coprocessor register and pair of ARM registers.
4592 MCRR{cond} <coproc>, <opcode>, <Rd>, <Rn>, <CRm>.
4593 MCRR2
4594 MRRC{cond}
4595 MRRC2
b99bd4ef 4596
c19d1205 4597 Two XScale instructions are special cases of these:
09d92015 4598
c19d1205
ZW
4599 MAR{cond} acc0, <RdLo>, <RdHi> == MCRR{cond} p0, #0, <RdLo>, <RdHi>, c0
4600 MRA{cond} acc0, <RdLo>, <RdHi> == MRRC{cond} p0, #0, <RdLo>, <RdHi>, c0
b99bd4ef 4601
c19d1205 4602 Result unpredicatable if Rd or Rn is R15. */
a737bd4d 4603
c19d1205
ZW
4604static void
4605do_co_reg2c (void)
4606{
4607 inst.instruction |= inst.operands[0].reg << 8;
4608 inst.instruction |= inst.operands[1].imm << 4;
4609 inst.instruction |= inst.operands[2].reg << 12;
4610 inst.instruction |= inst.operands[3].reg << 16;
4611 inst.instruction |= inst.operands[4].reg;
b99bd4ef
NC
4612}
4613
c19d1205
ZW
4614static void
4615do_cpsi (void)
4616{
4617 inst.instruction |= inst.operands[0].imm << 6;
4618 inst.instruction |= inst.operands[1].imm;
4619}
b99bd4ef
NC
4620
4621static void
c19d1205 4622do_it (void)
b99bd4ef 4623{
c19d1205
ZW
4624 /* There is no IT instruction in ARM mode. We
4625 process it but do not generate code for it. */
4626 inst.size = 0;
09d92015 4627}
b99bd4ef 4628
09d92015 4629static void
c19d1205 4630do_ldmstm (void)
ea6ef066 4631{
c19d1205
ZW
4632 int base_reg = inst.operands[0].reg;
4633 int range = inst.operands[1].imm;
ea6ef066 4634
c19d1205
ZW
4635 inst.instruction |= base_reg << 16;
4636 inst.instruction |= range;
ea6ef066 4637
c19d1205
ZW
4638 if (inst.operands[1].writeback)
4639 inst.instruction |= LDM_TYPE_2_OR_3;
09d92015 4640
c19d1205 4641 if (inst.operands[0].writeback)
ea6ef066 4642 {
c19d1205
ZW
4643 inst.instruction |= WRITE_BACK;
4644 /* Check for unpredictable uses of writeback. */
4645 if (inst.instruction & LOAD_BIT)
09d92015 4646 {
c19d1205
ZW
4647 /* Not allowed in LDM type 2. */
4648 if ((inst.instruction & LDM_TYPE_2_OR_3)
4649 && ((range & (1 << REG_PC)) == 0))
4650 as_warn (_("writeback of base register is UNPREDICTABLE"));
4651 /* Only allowed if base reg not in list for other types. */
4652 else if (range & (1 << base_reg))
4653 as_warn (_("writeback of base register when in register list is UNPREDICTABLE"));
4654 }
4655 else /* STM. */
4656 {
4657 /* Not allowed for type 2. */
4658 if (inst.instruction & LDM_TYPE_2_OR_3)
4659 as_warn (_("writeback of base register is UNPREDICTABLE"));
4660 /* Only allowed if base reg not in list, or first in list. */
4661 else if ((range & (1 << base_reg))
4662 && (range & ((1 << base_reg) - 1)))
4663 as_warn (_("if writeback register is in list, it must be the lowest reg in the list"));
09d92015 4664 }
ea6ef066 4665 }
a737bd4d
NC
4666}
4667
c19d1205
ZW
4668/* ARMv5TE load-consecutive (argument parse)
4669 Mode is like LDRH.
4670
4671 LDRccD R, mode
4672 STRccD R, mode. */
4673
a737bd4d 4674static void
c19d1205 4675do_ldrd (void)
a737bd4d 4676{
c19d1205
ZW
4677 constraint (inst.operands[0].reg % 2 != 0,
4678 _("first destination register must be even"));
4679 constraint (inst.operands[1].present
4680 && inst.operands[1].reg != inst.operands[0].reg + 1,
4681 _("can only load two consecutive registers"));
4682 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
4683 constraint (!inst.operands[2].isreg, _("'[' expected"));
a737bd4d 4684
c19d1205
ZW
4685 if (!inst.operands[1].present)
4686 inst.operands[1].reg = inst.operands[0].reg + 1;
4687
4688 if (inst.instruction & LOAD_BIT)
a737bd4d 4689 {
c19d1205
ZW
4690 /* encode_arm_addr_mode_3 will diagnose overlap between the base
4691 register and the first register written; we have to diagnose
4692 overlap between the base and the second register written here. */
ea6ef066 4693
c19d1205
ZW
4694 if (inst.operands[2].reg == inst.operands[1].reg
4695 && (inst.operands[2].writeback || inst.operands[2].postind))
4696 as_warn (_("base register written back, and overlaps "
4697 "second destination register"));
b05fe5cf 4698
c19d1205
ZW
4699 /* For an index-register load, the index register must not overlap the
4700 destination (even if not write-back). */
4701 else if (inst.operands[2].immisreg
ca3f61f7
NC
4702 && ((unsigned) inst.operands[2].imm == inst.operands[0].reg
4703 || (unsigned) inst.operands[2].imm == inst.operands[1].reg))
c19d1205 4704 as_warn (_("index register overlaps destination register"));
b05fe5cf 4705 }
c19d1205
ZW
4706
4707 inst.instruction |= inst.operands[0].reg << 12;
4708 encode_arm_addr_mode_3 (2, /*is_t=*/FALSE);
b05fe5cf
ZW
4709}
4710
4711static void
c19d1205 4712do_ldrex (void)
b05fe5cf 4713{
c19d1205
ZW
4714 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
4715 || inst.operands[1].postind || inst.operands[1].writeback
4716 || inst.operands[1].immisreg || inst.operands[1].shifted
4717 || inst.operands[1].negative,
4718 _("instruction does not accept this addressing mode"));
b05fe5cf 4719
c19d1205 4720 constraint (inst.operands[1].reg == REG_PC, BAD_PC);
b05fe5cf 4721
c19d1205
ZW
4722 constraint (inst.reloc.exp.X_op != O_constant
4723 || inst.reloc.exp.X_add_number != 0,
4724 _("offset must be zero in ARM encoding"));
b05fe5cf 4725
c19d1205
ZW
4726 inst.instruction |= inst.operands[0].reg << 12;
4727 inst.instruction |= inst.operands[1].reg << 16;
4728 inst.reloc.type = BFD_RELOC_UNUSED;
b05fe5cf
ZW
4729}
4730
4731static void
c19d1205 4732do_ldrexd (void)
b05fe5cf 4733{
c19d1205
ZW
4734 constraint (inst.operands[0].reg % 2 != 0,
4735 _("even register required"));
4736 constraint (inst.operands[1].present
4737 && inst.operands[1].reg != inst.operands[0].reg + 1,
4738 _("can only load two consecutive registers"));
4739 /* If op 1 were present and equal to PC, this function wouldn't
4740 have been called in the first place. */
4741 constraint (inst.operands[0].reg == REG_LR, _("r14 not allowed here"));
b05fe5cf 4742
c19d1205
ZW
4743 inst.instruction |= inst.operands[0].reg << 12;
4744 inst.instruction |= inst.operands[2].reg << 16;
b05fe5cf
ZW
4745}
4746
4747static void
c19d1205 4748do_ldst (void)
b05fe5cf 4749{
c19d1205
ZW
4750 inst.instruction |= inst.operands[0].reg << 12;
4751 if (!inst.operands[1].isreg)
4752 if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/FALSE))
b05fe5cf 4753 return;
c19d1205 4754 encode_arm_addr_mode_2 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
4755}
4756
4757static void
c19d1205 4758do_ldstt (void)
b05fe5cf 4759{
c19d1205
ZW
4760 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
4761 reject [Rn,...]. */
4762 if (inst.operands[1].preind)
b05fe5cf 4763 {
c19d1205
ZW
4764 constraint (inst.reloc.exp.X_op != O_constant ||
4765 inst.reloc.exp.X_add_number != 0,
4766 _("this instruction requires a post-indexed address"));
b05fe5cf 4767
c19d1205
ZW
4768 inst.operands[1].preind = 0;
4769 inst.operands[1].postind = 1;
4770 inst.operands[1].writeback = 1;
b05fe5cf 4771 }
c19d1205
ZW
4772 inst.instruction |= inst.operands[0].reg << 12;
4773 encode_arm_addr_mode_2 (1, /*is_t=*/TRUE);
4774}
b05fe5cf 4775
c19d1205 4776/* Halfword and signed-byte load/store operations. */
b05fe5cf 4777
c19d1205
ZW
4778static void
4779do_ldstv4 (void)
4780{
4781 inst.instruction |= inst.operands[0].reg << 12;
4782 if (!inst.operands[1].isreg)
4783 if (move_or_literal_pool (0, /*thumb_p=*/FALSE, /*mode_3=*/TRUE))
b05fe5cf 4784 return;
c19d1205 4785 encode_arm_addr_mode_3 (1, /*is_t=*/FALSE);
b05fe5cf
ZW
4786}
4787
4788static void
c19d1205 4789do_ldsttv4 (void)
b05fe5cf 4790{
c19d1205
ZW
4791 /* ldrt/strt always use post-indexed addressing. Turn [Rn] into [Rn]! and
4792 reject [Rn,...]. */
4793 if (inst.operands[1].preind)
b05fe5cf 4794 {
c19d1205
ZW
4795 constraint (inst.reloc.exp.X_op != O_constant ||
4796 inst.reloc.exp.X_add_number != 0,
4797 _("this instruction requires a post-indexed address"));
b05fe5cf 4798
c19d1205
ZW
4799 inst.operands[1].preind = 0;
4800 inst.operands[1].postind = 1;
4801 inst.operands[1].writeback = 1;
b05fe5cf 4802 }
c19d1205
ZW
4803 inst.instruction |= inst.operands[0].reg << 12;
4804 encode_arm_addr_mode_3 (1, /*is_t=*/TRUE);
4805}
b05fe5cf 4806
c19d1205
ZW
4807/* Co-processor register load/store.
4808 Format: <LDC|STC>{cond}[L] CP#,CRd,<address> */
4809static void
4810do_lstc (void)
4811{
4812 inst.instruction |= inst.operands[0].reg << 8;
4813 inst.instruction |= inst.operands[1].reg << 12;
4814 encode_arm_cp_address (2, TRUE, TRUE, 0);
b05fe5cf
ZW
4815}
4816
b05fe5cf 4817static void
c19d1205 4818do_mlas (void)
b05fe5cf 4819{
c19d1205
ZW
4820 /* This restriction does not apply to mls (nor to mla in v6, but
4821 that's hard to detect at present). */
4822 if (inst.operands[0].reg == inst.operands[1].reg
4823 && !(inst.instruction & 0x00400000))
4824 as_tsktsk (_("rd and rm should be different in mla"));
b05fe5cf 4825
c19d1205
ZW
4826 inst.instruction |= inst.operands[0].reg << 16;
4827 inst.instruction |= inst.operands[1].reg;
4828 inst.instruction |= inst.operands[2].reg << 8;
4829 inst.instruction |= inst.operands[3].reg << 12;
b05fe5cf 4830
c19d1205 4831}
b05fe5cf 4832
c19d1205
ZW
4833static void
4834do_mov (void)
4835{
4836 inst.instruction |= inst.operands[0].reg << 12;
4837 encode_arm_shifter_operand (1);
4838}
b05fe5cf 4839
c19d1205
ZW
4840/* ARM V6T2 16-bit immediate register load: MOV[WT]{cond} Rd, #<imm16>. */
4841static void
4842do_mov16 (void)
4843{
4844 inst.instruction |= inst.operands[0].reg << 12;
b05fe5cf 4845 /* The value is in two pieces: 0:11, 16:19. */
c19d1205
ZW
4846 inst.instruction |= (inst.operands[1].imm & 0x00000fff);
4847 inst.instruction |= (inst.operands[1].imm & 0x0000f000) << 4;
b05fe5cf 4848}
b99bd4ef
NC
4849
4850static void
c19d1205 4851do_mrs (void)
b99bd4ef 4852{
c19d1205
ZW
4853 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
4854 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
4855 != (PSR_c|PSR_f),
4856 _("'CPSR' or 'SPSR' expected"));
4857 inst.instruction |= inst.operands[0].reg << 12;
4858 inst.instruction |= (inst.operands[1].imm & SPSR_BIT);
4859}
b99bd4ef 4860
c19d1205
ZW
4861/* Two possible forms:
4862 "{C|S}PSR_<field>, Rm",
4863 "{C|S}PSR_f, #expression". */
b99bd4ef 4864
c19d1205
ZW
4865static void
4866do_msr (void)
4867{
4868 inst.instruction |= inst.operands[0].imm;
4869 if (inst.operands[1].isreg)
4870 inst.instruction |= inst.operands[1].reg;
4871 else
b99bd4ef 4872 {
c19d1205
ZW
4873 inst.instruction |= INST_IMMEDIATE;
4874 inst.reloc.type = BFD_RELOC_ARM_IMMEDIATE;
4875 inst.reloc.pc_rel = 0;
b99bd4ef 4876 }
b99bd4ef
NC
4877}
4878
c19d1205
ZW
4879static void
4880do_mul (void)
a737bd4d 4881{
c19d1205
ZW
4882 if (!inst.operands[2].present)
4883 inst.operands[2].reg = inst.operands[0].reg;
4884 inst.instruction |= inst.operands[0].reg << 16;
4885 inst.instruction |= inst.operands[1].reg;
4886 inst.instruction |= inst.operands[2].reg << 8;
a737bd4d 4887
c19d1205
ZW
4888 if (inst.operands[0].reg == inst.operands[1].reg)
4889 as_tsktsk (_("rd and rm should be different in mul"));
a737bd4d
NC
4890}
4891
c19d1205
ZW
4892/* Long Multiply Parser
4893 UMULL RdLo, RdHi, Rm, Rs
4894 SMULL RdLo, RdHi, Rm, Rs
4895 UMLAL RdLo, RdHi, Rm, Rs
4896 SMLAL RdLo, RdHi, Rm, Rs. */
b99bd4ef
NC
4897
4898static void
c19d1205 4899do_mull (void)
b99bd4ef 4900{
c19d1205
ZW
4901 inst.instruction |= inst.operands[0].reg << 12;
4902 inst.instruction |= inst.operands[1].reg << 16;
4903 inst.instruction |= inst.operands[2].reg;
4904 inst.instruction |= inst.operands[3].reg << 8;
b99bd4ef 4905
c19d1205
ZW
4906 /* rdhi, rdlo and rm must all be different. */
4907 if (inst.operands[0].reg == inst.operands[1].reg
4908 || inst.operands[0].reg == inst.operands[2].reg
4909 || inst.operands[1].reg == inst.operands[2].reg)
4910 as_tsktsk (_("rdhi, rdlo and rm must all be different"));
4911}
b99bd4ef 4912
c19d1205
ZW
4913static void
4914do_nop (void)
4915{
4916 if (inst.operands[0].present)
4917 {
4918 /* Architectural NOP hints are CPSR sets with no bits selected. */
4919 inst.instruction &= 0xf0000000;
4920 inst.instruction |= 0x0320f000 + inst.operands[0].imm;
4921 }
b99bd4ef
NC
4922}
4923
c19d1205
ZW
4924/* ARM V6 Pack Halfword Bottom Top instruction (argument parse).
4925 PKHBT {<cond>} <Rd>, <Rn>, <Rm> {, LSL #<shift_imm>}
4926 Condition defaults to COND_ALWAYS.
4927 Error if Rd, Rn or Rm are R15. */
b99bd4ef
NC
4928
4929static void
c19d1205 4930do_pkhbt (void)
b99bd4ef 4931{
c19d1205
ZW
4932 inst.instruction |= inst.operands[0].reg << 12;
4933 inst.instruction |= inst.operands[1].reg << 16;
4934 inst.instruction |= inst.operands[2].reg;
4935 if (inst.operands[3].present)
4936 encode_arm_shift (3);
4937}
b99bd4ef 4938
c19d1205 4939/* ARM V6 PKHTB (Argument Parse). */
b99bd4ef 4940
c19d1205
ZW
4941static void
4942do_pkhtb (void)
4943{
4944 if (!inst.operands[3].present)
b99bd4ef 4945 {
c19d1205
ZW
4946 /* If the shift specifier is omitted, turn the instruction
4947 into pkhbt rd, rm, rn. */
4948 inst.instruction &= 0xfff00010;
4949 inst.instruction |= inst.operands[0].reg << 12;
4950 inst.instruction |= inst.operands[1].reg;
4951 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
4952 }
4953 else
4954 {
c19d1205
ZW
4955 inst.instruction |= inst.operands[0].reg << 12;
4956 inst.instruction |= inst.operands[1].reg << 16;
4957 inst.instruction |= inst.operands[2].reg;
4958 encode_arm_shift (3);
b99bd4ef
NC
4959 }
4960}
4961
c19d1205
ZW
4962/* ARMv5TE: Preload-Cache
4963
4964 PLD <addr_mode>
4965
4966 Syntactically, like LDR with B=1, W=0, L=1. */
b99bd4ef
NC
4967
4968static void
c19d1205 4969do_pld (void)
b99bd4ef 4970{
c19d1205
ZW
4971 constraint (!inst.operands[0].isreg,
4972 _("'[' expected after PLD mnemonic"));
4973 constraint (inst.operands[0].postind,
4974 _("post-indexed expression used in preload instruction"));
4975 constraint (inst.operands[0].writeback,
4976 _("writeback used in preload instruction"));
4977 constraint (!inst.operands[0].preind,
4978 _("unindexed addressing used in preload instruction"));
4979 inst.instruction |= inst.operands[0].reg;
4980 encode_arm_addr_mode_2 (0, /*is_t=*/FALSE);
4981}
b99bd4ef 4982
c19d1205
ZW
4983static void
4984do_push_pop (void)
4985{
4986 inst.operands[1] = inst.operands[0];
4987 memset (&inst.operands[0], 0, sizeof inst.operands[0]);
4988 inst.operands[0].isreg = 1;
4989 inst.operands[0].writeback = 1;
4990 inst.operands[0].reg = REG_SP;
4991 do_ldmstm ();
4992}
b99bd4ef 4993
c19d1205
ZW
4994/* ARM V6 RFE (Return from Exception) loads the PC and CPSR from the
4995 word at the specified address and the following word
4996 respectively.
4997 Unconditionally executed.
4998 Error if Rn is R15. */
b99bd4ef 4999
c19d1205
ZW
5000static void
5001do_rfe (void)
5002{
5003 inst.instruction |= inst.operands[0].reg << 16;
5004 if (inst.operands[0].writeback)
5005 inst.instruction |= WRITE_BACK;
5006}
b99bd4ef 5007
c19d1205 5008/* ARM V6 ssat (argument parse). */
b99bd4ef 5009
c19d1205
ZW
5010static void
5011do_ssat (void)
5012{
5013 inst.instruction |= inst.operands[0].reg << 12;
5014 inst.instruction |= (inst.operands[1].imm - 1) << 16;
5015 inst.instruction |= inst.operands[2].reg;
b99bd4ef 5016
c19d1205
ZW
5017 if (inst.operands[3].present)
5018 encode_arm_shift (3);
b99bd4ef
NC
5019}
5020
c19d1205 5021/* ARM V6 usat (argument parse). */
b99bd4ef
NC
5022
5023static void
c19d1205 5024do_usat (void)
b99bd4ef 5025{
c19d1205
ZW
5026 inst.instruction |= inst.operands[0].reg << 12;
5027 inst.instruction |= inst.operands[1].imm << 16;
5028 inst.instruction |= inst.operands[2].reg;
b99bd4ef 5029
c19d1205
ZW
5030 if (inst.operands[3].present)
5031 encode_arm_shift (3);
b99bd4ef
NC
5032}
5033
c19d1205 5034/* ARM V6 ssat16 (argument parse). */
09d92015
MM
5035
5036static void
c19d1205 5037do_ssat16 (void)
09d92015 5038{
c19d1205
ZW
5039 inst.instruction |= inst.operands[0].reg << 12;
5040 inst.instruction |= ((inst.operands[1].imm - 1) << 16);
5041 inst.instruction |= inst.operands[2].reg;
09d92015
MM
5042}
5043
c19d1205
ZW
5044static void
5045do_usat16 (void)
a737bd4d 5046{
c19d1205
ZW
5047 inst.instruction |= inst.operands[0].reg << 12;
5048 inst.instruction |= inst.operands[1].imm << 16;
5049 inst.instruction |= inst.operands[2].reg;
5050}
a737bd4d 5051
c19d1205
ZW
5052/* ARM V6 SETEND (argument parse). Sets the E bit in the CPSR while
5053 preserving the other bits.
a737bd4d 5054
c19d1205
ZW
5055 setend <endian_specifier>, where <endian_specifier> is either
5056 BE or LE. */
a737bd4d 5057
c19d1205
ZW
5058static void
5059do_setend (void)
5060{
5061 if (inst.operands[0].imm)
5062 inst.instruction |= 0x200;
a737bd4d
NC
5063}
5064
5065static void
c19d1205 5066do_shift (void)
a737bd4d 5067{
c19d1205
ZW
5068 unsigned int Rm = (inst.operands[1].present
5069 ? inst.operands[1].reg
5070 : inst.operands[0].reg);
a737bd4d 5071
c19d1205
ZW
5072 inst.instruction |= inst.operands[0].reg << 12;
5073 inst.instruction |= Rm;
5074 if (inst.operands[2].isreg) /* Rd, {Rm,} Rs */
a737bd4d 5075 {
c19d1205
ZW
5076 constraint (inst.operands[0].reg != Rm,
5077 _("source1 and dest must be same register"));
5078 inst.instruction |= inst.operands[2].reg << 8;
5079 inst.instruction |= SHIFT_BY_REG;
a737bd4d
NC
5080 }
5081 else
c19d1205 5082 inst.reloc.type = BFD_RELOC_ARM_SHIFT_IMM;
a737bd4d
NC
5083}
5084
09d92015 5085static void
c19d1205 5086do_smi (void)
09d92015 5087{
c19d1205
ZW
5088 inst.reloc.type = BFD_RELOC_ARM_SMI;
5089 inst.reloc.pc_rel = 0;
09d92015
MM
5090}
5091
09d92015 5092static void
c19d1205 5093do_swi (void)
09d92015 5094{
c19d1205
ZW
5095 inst.reloc.type = BFD_RELOC_ARM_SWI;
5096 inst.reloc.pc_rel = 0;
09d92015
MM
5097}
5098
c19d1205
ZW
5099/* ARM V5E (El Segundo) signed-multiply-accumulate (argument parse)
5100 SMLAxy{cond} Rd,Rm,Rs,Rn
5101 SMLAWy{cond} Rd,Rm,Rs,Rn
5102 Error if any register is R15. */
e16bb312 5103
c19d1205
ZW
5104static void
5105do_smla (void)
e16bb312 5106{
c19d1205
ZW
5107 inst.instruction |= inst.operands[0].reg << 16;
5108 inst.instruction |= inst.operands[1].reg;
5109 inst.instruction |= inst.operands[2].reg << 8;
5110 inst.instruction |= inst.operands[3].reg << 12;
5111}
a737bd4d 5112
c19d1205
ZW
5113/* ARM V5E (El Segundo) signed-multiply-accumulate-long (argument parse)
5114 SMLALxy{cond} Rdlo,Rdhi,Rm,Rs
5115 Error if any register is R15.
5116 Warning if Rdlo == Rdhi. */
a737bd4d 5117
c19d1205
ZW
5118static void
5119do_smlal (void)
5120{
5121 inst.instruction |= inst.operands[0].reg << 12;
5122 inst.instruction |= inst.operands[1].reg << 16;
5123 inst.instruction |= inst.operands[2].reg;
5124 inst.instruction |= inst.operands[3].reg << 8;
a737bd4d 5125
c19d1205
ZW
5126 if (inst.operands[0].reg == inst.operands[1].reg)
5127 as_tsktsk (_("rdhi and rdlo must be different"));
5128}
a737bd4d 5129
c19d1205
ZW
5130/* ARM V5E (El Segundo) signed-multiply (argument parse)
5131 SMULxy{cond} Rd,Rm,Rs
5132 Error if any register is R15. */
a737bd4d 5133
c19d1205
ZW
5134static void
5135do_smul (void)
5136{
5137 inst.instruction |= inst.operands[0].reg << 16;
5138 inst.instruction |= inst.operands[1].reg;
5139 inst.instruction |= inst.operands[2].reg << 8;
5140}
a737bd4d 5141
c19d1205 5142/* ARM V6 srs (argument parse). */
a737bd4d 5143
c19d1205
ZW
5144static void
5145do_srs (void)
5146{
5147 inst.instruction |= inst.operands[0].imm;
5148 if (inst.operands[0].writeback)
5149 inst.instruction |= WRITE_BACK;
5150}
a737bd4d 5151
c19d1205 5152/* ARM V6 strex (argument parse). */
a737bd4d 5153
c19d1205
ZW
5154static void
5155do_strex (void)
5156{
5157 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
5158 || inst.operands[2].postind || inst.operands[2].writeback
5159 || inst.operands[2].immisreg || inst.operands[2].shifted
5160 || inst.operands[2].negative,
5161 _("instruction does not accept this addressing mode"));
e16bb312 5162
c19d1205 5163 constraint (inst.operands[2].reg == REG_PC, BAD_PC);
a737bd4d 5164
c19d1205
ZW
5165 constraint (inst.operands[0].reg == inst.operands[1].reg
5166 || inst.operands[0].reg == inst.operands[2].reg, BAD_OVERLAP);
a737bd4d 5167
c19d1205
ZW
5168 constraint (inst.reloc.exp.X_op != O_constant
5169 || inst.reloc.exp.X_add_number != 0,
5170 _("offset must be zero in ARM encoding"));
a737bd4d 5171
c19d1205
ZW
5172 inst.instruction |= inst.operands[0].reg << 12;
5173 inst.instruction |= inst.operands[1].reg;
5174 inst.instruction |= inst.operands[2].reg << 16;
5175 inst.reloc.type = BFD_RELOC_UNUSED;
e16bb312
NC
5176}
5177
5178static void
c19d1205 5179do_strexd (void)
e16bb312 5180{
c19d1205
ZW
5181 constraint (inst.operands[1].reg % 2 != 0,
5182 _("even register required"));
5183 constraint (inst.operands[2].present
5184 && inst.operands[2].reg != inst.operands[1].reg + 1,
5185 _("can only store two consecutive registers"));
5186 /* If op 2 were present and equal to PC, this function wouldn't
5187 have been called in the first place. */
5188 constraint (inst.operands[1].reg == REG_LR, _("r14 not allowed here"));
e16bb312 5189
c19d1205
ZW
5190 constraint (inst.operands[0].reg == inst.operands[1].reg
5191 || inst.operands[0].reg == inst.operands[1].reg + 1
5192 || inst.operands[0].reg == inst.operands[3].reg,
5193 BAD_OVERLAP);
e16bb312 5194
c19d1205
ZW
5195 inst.instruction |= inst.operands[0].reg << 12;
5196 inst.instruction |= inst.operands[1].reg;
5197 inst.instruction |= inst.operands[3].reg << 16;
e16bb312
NC
5198}
5199
c19d1205
ZW
5200/* ARM V6 SXTAH extracts a 16-bit value from a register, sign
5201 extends it to 32-bits, and adds the result to a value in another
5202 register. You can specify a rotation by 0, 8, 16, or 24 bits
5203 before extracting the 16-bit value.
5204 SXTAH{<cond>} <Rd>, <Rn>, <Rm>{, <rotation>}
5205 Condition defaults to COND_ALWAYS.
5206 Error if any register uses R15. */
5207
e16bb312 5208static void
c19d1205 5209do_sxtah (void)
e16bb312 5210{
c19d1205
ZW
5211 inst.instruction |= inst.operands[0].reg << 12;
5212 inst.instruction |= inst.operands[1].reg << 16;
5213 inst.instruction |= inst.operands[2].reg;
5214 inst.instruction |= inst.operands[3].imm << 10;
5215}
e16bb312 5216
c19d1205 5217/* ARM V6 SXTH.
e16bb312 5218
c19d1205
ZW
5219 SXTH {<cond>} <Rd>, <Rm>{, <rotation>}
5220 Condition defaults to COND_ALWAYS.
5221 Error if any register uses R15. */
e16bb312
NC
5222
5223static void
c19d1205 5224do_sxth (void)
e16bb312 5225{
c19d1205
ZW
5226 inst.instruction |= inst.operands[0].reg << 12;
5227 inst.instruction |= inst.operands[1].reg;
5228 inst.instruction |= inst.operands[2].imm << 10;
e16bb312 5229}
c19d1205
ZW
5230\f
5231/* VFP instructions. In a logical order: SP variant first, monad
5232 before dyad, arithmetic then move then load/store. */
e16bb312
NC
5233
5234static void
c19d1205 5235do_vfp_sp_monadic (void)
e16bb312 5236{
c19d1205
ZW
5237 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd);
5238 encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
5239}
5240
5241static void
c19d1205 5242do_vfp_sp_dyadic (void)
e16bb312 5243{
c19d1205
ZW
5244 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd);
5245 encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sn);
5246 encode_arm_vfp_sp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
5247}
5248
5249static void
c19d1205 5250do_vfp_sp_compare_z (void)
e16bb312 5251{
c19d1205 5252 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd);
e16bb312
NC
5253}
5254
5255static void
c19d1205 5256do_vfp_dp_sp_cvt (void)
e16bb312 5257{
c19d1205
ZW
5258 inst.instruction |= inst.operands[0].reg << 12;
5259 encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sm);
e16bb312
NC
5260}
5261
5262static void
c19d1205 5263do_vfp_sp_dp_cvt (void)
e16bb312 5264{
c19d1205
ZW
5265 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd);
5266 inst.instruction |= inst.operands[1].reg;
e16bb312
NC
5267}
5268
5269static void
c19d1205 5270do_vfp_reg_from_sp (void)
e16bb312 5271{
c19d1205
ZW
5272 inst.instruction |= inst.operands[0].reg << 12;
5273 encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sn);
e16bb312
NC
5274}
5275
5276static void
c19d1205 5277do_vfp_reg2_from_sp2 (void)
e16bb312 5278{
c19d1205
ZW
5279 constraint (inst.operands[2].imm != 2,
5280 _("only two consecutive VFP SP registers allowed here"));
5281 inst.instruction |= inst.operands[0].reg << 12;
5282 inst.instruction |= inst.operands[1].reg << 16;
5283 encode_arm_vfp_sp_reg (inst.operands[2].reg, VFP_REG_Sm);
e16bb312
NC
5284}
5285
5286static void
c19d1205 5287do_vfp_sp_from_reg (void)
e16bb312 5288{
c19d1205
ZW
5289 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sn);
5290 inst.instruction |= inst.operands[1].reg << 12;
e16bb312
NC
5291}
5292
5293static void
c19d1205 5294do_vfp_sp2_from_reg2 (void)
e16bb312 5295{
c19d1205
ZW
5296 constraint (inst.operands[0].imm != 2,
5297 _("only two consecutive VFP SP registers allowed here"));
5298 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sm);
5299 inst.instruction |= inst.operands[1].reg << 12;
5300 inst.instruction |= inst.operands[2].reg << 16;
e16bb312
NC
5301}
5302
5303static void
c19d1205 5304do_vfp_sp_ldst (void)
e16bb312 5305{
c19d1205
ZW
5306 encode_arm_vfp_sp_reg (inst.operands[0].reg, VFP_REG_Sd);
5307 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
5308}
5309
5310static void
c19d1205 5311do_vfp_dp_ldst (void)
e16bb312 5312{
c19d1205
ZW
5313 inst.instruction |= inst.operands[0].reg << 12;
5314 encode_arm_cp_address (1, FALSE, TRUE, 0);
e16bb312
NC
5315}
5316
c19d1205 5317
e16bb312 5318static void
c19d1205 5319vfp_sp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 5320{
c19d1205
ZW
5321 if (inst.operands[0].writeback)
5322 inst.instruction |= WRITE_BACK;
5323 else
5324 constraint (ldstm_type != VFP_LDSTMIA,
5325 _("this addressing mode requires base-register writeback"));
5326 inst.instruction |= inst.operands[0].reg << 16;
5327 encode_arm_vfp_sp_reg (inst.operands[1].reg, VFP_REG_Sd);
5328 inst.instruction |= inst.operands[1].imm;
e16bb312
NC
5329}
5330
5331static void
c19d1205 5332vfp_dp_ldstm (enum vfp_ldstm_type ldstm_type)
e16bb312 5333{
c19d1205 5334 int count;
e16bb312 5335
c19d1205
ZW
5336 if (inst.operands[0].writeback)
5337 inst.instruction |= WRITE_BACK;
5338 else
5339 constraint (ldstm_type != VFP_LDSTMIA && ldstm_type != VFP_LDSTMIAX,
5340 _("this addressing mode requires base-register writeback"));
e16bb312 5341
c19d1205
ZW
5342 inst.instruction |= inst.operands[0].reg << 16;
5343 inst.instruction |= inst.operands[1].reg << 12;
e16bb312 5344
c19d1205
ZW
5345 count = inst.operands[1].imm << 1;
5346 if (ldstm_type == VFP_LDSTMIAX || ldstm_type == VFP_LDSTMDBX)
5347 count += 1;
e16bb312 5348
c19d1205 5349 inst.instruction |= count;
e16bb312
NC
5350}
5351
5352static void
c19d1205 5353do_vfp_sp_ldstmia (void)
e16bb312 5354{
c19d1205 5355 vfp_sp_ldstm (VFP_LDSTMIA);
e16bb312
NC
5356}
5357
5358static void
c19d1205 5359do_vfp_sp_ldstmdb (void)
e16bb312 5360{
c19d1205 5361 vfp_sp_ldstm (VFP_LDSTMDB);
e16bb312
NC
5362}
5363
5364static void
c19d1205 5365do_vfp_dp_ldstmia (void)
e16bb312 5366{
c19d1205 5367 vfp_dp_ldstm (VFP_LDSTMIA);
e16bb312
NC
5368}
5369
5370static void
c19d1205 5371do_vfp_dp_ldstmdb (void)
e16bb312 5372{
c19d1205 5373 vfp_dp_ldstm (VFP_LDSTMDB);
e16bb312
NC
5374}
5375
5376static void
c19d1205 5377do_vfp_xp_ldstmia (void)
e16bb312 5378{
c19d1205
ZW
5379 vfp_dp_ldstm (VFP_LDSTMIAX);
5380}
e16bb312 5381
c19d1205
ZW
5382static void
5383do_vfp_xp_ldstmdb (void)
5384{
5385 vfp_dp_ldstm (VFP_LDSTMDBX);
e16bb312 5386}
c19d1205
ZW
5387\f
5388/* FPA instructions. Also in a logical order. */
e16bb312 5389
c19d1205
ZW
5390static void
5391do_fpa_cmp (void)
5392{
5393 inst.instruction |= inst.operands[0].reg << 16;
5394 inst.instruction |= inst.operands[1].reg;
5395}
b99bd4ef
NC
5396
5397static void
c19d1205 5398do_fpa_ldmstm (void)
b99bd4ef 5399{
c19d1205
ZW
5400 inst.instruction |= inst.operands[0].reg << 12;
5401 switch (inst.operands[1].imm)
5402 {
5403 case 1: inst.instruction |= CP_T_X; break;
5404 case 2: inst.instruction |= CP_T_Y; break;
5405 case 3: inst.instruction |= CP_T_Y | CP_T_X; break;
5406 case 4: break;
5407 default: abort ();
5408 }
b99bd4ef 5409
c19d1205
ZW
5410 if (inst.instruction & (PRE_INDEX | INDEX_UP))
5411 {
5412 /* The instruction specified "ea" or "fd", so we can only accept
5413 [Rn]{!}. The instruction does not really support stacking or
5414 unstacking, so we have to emulate these by setting appropriate
5415 bits and offsets. */
5416 constraint (inst.reloc.exp.X_op != O_constant
5417 || inst.reloc.exp.X_add_number != 0,
5418 _("this instruction does not support indexing"));
b99bd4ef 5419
c19d1205
ZW
5420 if ((inst.instruction & PRE_INDEX) || inst.operands[2].writeback)
5421 inst.reloc.exp.X_add_number = 12 * inst.operands[1].imm;
b99bd4ef 5422
c19d1205
ZW
5423 if (!(inst.instruction & INDEX_UP))
5424 inst.reloc.exp.X_add_number = -inst.reloc.exp.X_add_number;
b99bd4ef 5425
c19d1205
ZW
5426 if (!(inst.instruction & PRE_INDEX) && inst.operands[2].writeback)
5427 {
5428 inst.operands[2].preind = 0;
5429 inst.operands[2].postind = 1;
5430 }
5431 }
b99bd4ef 5432
c19d1205 5433 encode_arm_cp_address (2, TRUE, TRUE, 0);
b99bd4ef 5434}
c19d1205
ZW
5435\f
5436/* iWMMXt instructions: strictly in alphabetical order. */
b99bd4ef 5437
c19d1205
ZW
5438static void
5439do_iwmmxt_tandorc (void)
5440{
5441 constraint (inst.operands[0].reg != REG_PC, _("only r15 allowed here"));
5442}
b99bd4ef 5443
c19d1205
ZW
5444static void
5445do_iwmmxt_textrc (void)
5446{
5447 inst.instruction |= inst.operands[0].reg << 12;
5448 inst.instruction |= inst.operands[1].imm;
5449}
b99bd4ef
NC
5450
5451static void
c19d1205 5452do_iwmmxt_textrm (void)
b99bd4ef 5453{
c19d1205
ZW
5454 inst.instruction |= inst.operands[0].reg << 12;
5455 inst.instruction |= inst.operands[1].reg << 16;
5456 inst.instruction |= inst.operands[2].imm;
5457}
b99bd4ef 5458
c19d1205
ZW
5459static void
5460do_iwmmxt_tinsr (void)
5461{
5462 inst.instruction |= inst.operands[0].reg << 16;
5463 inst.instruction |= inst.operands[1].reg << 12;
5464 inst.instruction |= inst.operands[2].imm;
5465}
b99bd4ef 5466
c19d1205
ZW
5467static void
5468do_iwmmxt_tmia (void)
5469{
5470 inst.instruction |= inst.operands[0].reg << 5;
5471 inst.instruction |= inst.operands[1].reg;
5472 inst.instruction |= inst.operands[2].reg << 12;
5473}
b99bd4ef 5474
c19d1205
ZW
5475static void
5476do_iwmmxt_waligni (void)
5477{
5478 inst.instruction |= inst.operands[0].reg << 12;
5479 inst.instruction |= inst.operands[1].reg << 16;
5480 inst.instruction |= inst.operands[2].reg;
5481 inst.instruction |= inst.operands[3].imm << 20;
5482}
b99bd4ef 5483
c19d1205
ZW
5484static void
5485do_iwmmxt_wmov (void)
5486{
5487 /* WMOV rD, rN is an alias for WOR rD, rN, rN. */
5488 inst.instruction |= inst.operands[0].reg << 12;
5489 inst.instruction |= inst.operands[1].reg << 16;
5490 inst.instruction |= inst.operands[1].reg;
5491}
b99bd4ef 5492
c19d1205
ZW
5493static void
5494do_iwmmxt_wldstbh (void)
5495{
5496 inst.instruction |= inst.operands[0].reg << 12;
5497 inst.reloc.exp.X_add_number *= 4;
5498 encode_arm_cp_address (1, TRUE, FALSE, BFD_RELOC_ARM_CP_OFF_IMM_S2);
b99bd4ef
NC
5499}
5500
c19d1205
ZW
5501static void
5502do_iwmmxt_wldstw (void)
5503{
5504 /* RIWR_RIWC clears .isreg for a control register. */
5505 if (!inst.operands[0].isreg)
5506 {
5507 constraint (inst.cond != COND_ALWAYS, BAD_COND);
5508 inst.instruction |= 0xf0000000;
5509 }
b99bd4ef 5510
c19d1205
ZW
5511 inst.instruction |= inst.operands[0].reg << 12;
5512 encode_arm_cp_address (1, TRUE, TRUE, 0);
5513}
b99bd4ef
NC
5514
5515static void
c19d1205 5516do_iwmmxt_wldstd (void)
b99bd4ef 5517{
c19d1205 5518 inst.instruction |= inst.operands[0].reg << 12;
f2184508 5519 encode_arm_cp_address (1, TRUE, FALSE, 0);
c19d1205 5520}
b99bd4ef 5521
c19d1205
ZW
5522static void
5523do_iwmmxt_wshufh (void)
5524{
5525 inst.instruction |= inst.operands[0].reg << 12;
5526 inst.instruction |= inst.operands[1].reg << 16;
5527 inst.instruction |= ((inst.operands[2].imm & 0xf0) << 16);
5528 inst.instruction |= (inst.operands[2].imm & 0x0f);
5529}
b99bd4ef 5530
c19d1205
ZW
5531static void
5532do_iwmmxt_wzero (void)
5533{
5534 /* WZERO reg is an alias for WANDN reg, reg, reg. */
5535 inst.instruction |= inst.operands[0].reg;
5536 inst.instruction |= inst.operands[0].reg << 12;
5537 inst.instruction |= inst.operands[0].reg << 16;
5538}
5539\f
5540/* Cirrus Maverick instructions. Simple 2-, 3-, and 4-register
5541 operations first, then control, shift, and load/store. */
b99bd4ef 5542
c19d1205 5543/* Insns like "foo X,Y,Z". */
b99bd4ef 5544
c19d1205
ZW
5545static void
5546do_mav_triple (void)
5547{
5548 inst.instruction |= inst.operands[0].reg << 16;
5549 inst.instruction |= inst.operands[1].reg;
5550 inst.instruction |= inst.operands[2].reg << 12;
5551}
b99bd4ef 5552
c19d1205
ZW
5553/* Insns like "foo W,X,Y,Z".
5554 where W=MVAX[0:3] and X,Y,Z=MVFX[0:15]. */
a737bd4d 5555
c19d1205
ZW
5556static void
5557do_mav_quad (void)
5558{
5559 inst.instruction |= inst.operands[0].reg << 5;
5560 inst.instruction |= inst.operands[1].reg << 12;
5561 inst.instruction |= inst.operands[2].reg << 16;
5562 inst.instruction |= inst.operands[3].reg;
a737bd4d
NC
5563}
5564
c19d1205
ZW
5565/* cfmvsc32<cond> DSPSC,MVDX[15:0]. */
5566static void
5567do_mav_dspsc (void)
a737bd4d 5568{
c19d1205
ZW
5569 inst.instruction |= inst.operands[1].reg << 12;
5570}
a737bd4d 5571
c19d1205
ZW
5572/* Maverick shift immediate instructions.
5573 cfsh32<cond> MVFX[15:0],MVFX[15:0],Shift[6:0].
5574 cfsh64<cond> MVDX[15:0],MVDX[15:0],Shift[6:0]. */
a737bd4d 5575
c19d1205
ZW
5576static void
5577do_mav_shift (void)
5578{
5579 int imm = inst.operands[2].imm;
a737bd4d 5580
c19d1205
ZW
5581 inst.instruction |= inst.operands[0].reg << 12;
5582 inst.instruction |= inst.operands[1].reg << 16;
a737bd4d 5583
c19d1205
ZW
5584 /* Bits 0-3 of the insn should have bits 0-3 of the immediate.
5585 Bits 5-7 of the insn should have bits 4-6 of the immediate.
5586 Bit 4 should be 0. */
5587 imm = (imm & 0xf) | ((imm & 0x70) << 1);
a737bd4d 5588
c19d1205
ZW
5589 inst.instruction |= imm;
5590}
5591\f
5592/* XScale instructions. Also sorted arithmetic before move. */
a737bd4d 5593
c19d1205
ZW
5594/* Xscale multiply-accumulate (argument parse)
5595 MIAcc acc0,Rm,Rs
5596 MIAPHcc acc0,Rm,Rs
5597 MIAxycc acc0,Rm,Rs. */
a737bd4d 5598
c19d1205
ZW
5599static void
5600do_xsc_mia (void)
5601{
5602 inst.instruction |= inst.operands[1].reg;
5603 inst.instruction |= inst.operands[2].reg << 12;
5604}
a737bd4d 5605
c19d1205 5606/* Xscale move-accumulator-register (argument parse)
a737bd4d 5607
c19d1205 5608 MARcc acc0,RdLo,RdHi. */
b99bd4ef 5609
c19d1205
ZW
5610static void
5611do_xsc_mar (void)
5612{
5613 inst.instruction |= inst.operands[1].reg << 12;
5614 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
5615}
5616
c19d1205 5617/* Xscale move-register-accumulator (argument parse)
b99bd4ef 5618
c19d1205 5619 MRAcc RdLo,RdHi,acc0. */
b99bd4ef
NC
5620
5621static void
c19d1205 5622do_xsc_mra (void)
b99bd4ef 5623{
c19d1205
ZW
5624 constraint (inst.operands[0].reg == inst.operands[1].reg, BAD_OVERLAP);
5625 inst.instruction |= inst.operands[0].reg << 12;
5626 inst.instruction |= inst.operands[1].reg << 16;
5627}
5628\f
5629/* Encoding functions relevant only to Thumb. */
b99bd4ef 5630
c19d1205
ZW
5631/* inst.operands[i] is a shifted-register operand; encode
5632 it into inst.instruction in the format used by Thumb32. */
5633
5634static void
5635encode_thumb32_shifted_operand (int i)
5636{
5637 unsigned int value = inst.reloc.exp.X_add_number;
5638 unsigned int shift = inst.operands[i].shift_kind;
b99bd4ef 5639
c19d1205
ZW
5640 inst.instruction |= inst.operands[i].reg;
5641 if (shift == SHIFT_RRX)
5642 inst.instruction |= SHIFT_ROR << 4;
5643 else
b99bd4ef 5644 {
c19d1205
ZW
5645 constraint (inst.reloc.exp.X_op != O_constant,
5646 _("expression too complex"));
5647
5648 constraint (value > 32
5649 || (value == 32 && (shift == SHIFT_LSL
5650 || shift == SHIFT_ROR)),
5651 _("shift expression is too large"));
5652
5653 if (value == 0)
5654 shift = SHIFT_LSL;
5655 else if (value == 32)
5656 value = 0;
5657
5658 inst.instruction |= shift << 4;
5659 inst.instruction |= (value & 0x1c) << 10;
5660 inst.instruction |= (value & 0x03) << 6;
b99bd4ef 5661 }
c19d1205 5662}
b99bd4ef 5663
b99bd4ef 5664
c19d1205
ZW
5665/* inst.operands[i] was set up by parse_address. Encode it into a
5666 Thumb32 format load or store instruction. Reject forms that cannot
5667 be used with such instructions. If is_t is true, reject forms that
5668 cannot be used with a T instruction; if is_d is true, reject forms
5669 that cannot be used with a D instruction. */
b99bd4ef 5670
c19d1205
ZW
5671static void
5672encode_thumb32_addr_mode (int i, bfd_boolean is_t, bfd_boolean is_d)
5673{
5674 bfd_boolean is_pc = (inst.operands[i].reg == REG_PC);
5675
5676 constraint (!inst.operands[i].isreg,
5677 _("Thumb does not support the ldr =N pseudo-operation"));
b99bd4ef 5678
c19d1205
ZW
5679 inst.instruction |= inst.operands[i].reg << 16;
5680 if (inst.operands[i].immisreg)
b99bd4ef 5681 {
c19d1205
ZW
5682 constraint (is_pc, _("cannot use register index with PC-relative addressing"));
5683 constraint (is_t || is_d, _("cannot use register index with this instruction"));
5684 constraint (inst.operands[i].negative,
5685 _("Thumb does not support negative register indexing"));
5686 constraint (inst.operands[i].postind,
5687 _("Thumb does not support register post-indexing"));
5688 constraint (inst.operands[i].writeback,
5689 _("Thumb does not support register indexing with writeback"));
5690 constraint (inst.operands[i].shifted && inst.operands[i].shift_kind != SHIFT_LSL,
5691 _("Thumb supports only LSL in shifted register indexing"));
b99bd4ef 5692
c19d1205
ZW
5693 inst.instruction |= inst.operands[1].imm;
5694 if (inst.operands[i].shifted)
b99bd4ef 5695 {
c19d1205
ZW
5696 constraint (inst.reloc.exp.X_op != O_constant,
5697 _("expression too complex"));
5698 constraint (inst.reloc.exp.X_add_number < 0 || inst.reloc.exp.X_add_number > 3,
5699 _("shift out of range"));
5700 inst.instruction |= inst.reloc.exp.X_op << 4;
5701 }
5702 inst.reloc.type = BFD_RELOC_UNUSED;
5703 }
5704 else if (inst.operands[i].preind)
5705 {
5706 constraint (is_pc && inst.operands[i].writeback,
5707 _("cannot use writeback with PC-relative addressing"));
5708 constraint (is_t && inst.operands[1].writeback,
5709 _("cannot use writeback with this instruction"));
5710
5711 if (is_d)
5712 {
5713 inst.instruction |= 0x01000000;
5714 if (inst.operands[i].writeback)
5715 inst.instruction |= 0x00200000;
b99bd4ef 5716 }
c19d1205 5717 else
b99bd4ef 5718 {
c19d1205
ZW
5719 inst.instruction |= 0x00000c00;
5720 if (inst.operands[i].writeback)
5721 inst.instruction |= 0x00000100;
b99bd4ef 5722 }
c19d1205 5723 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
b99bd4ef 5724 }
c19d1205 5725 else if (inst.operands[i].postind)
b99bd4ef 5726 {
c19d1205
ZW
5727 assert (inst.operands[i].writeback);
5728 constraint (is_pc, _("cannot use post-indexing with PC-relative addressing"));
5729 constraint (is_t, _("cannot use post-indexing with this instruction"));
5730
5731 if (is_d)
5732 inst.instruction |= 0x00200000;
5733 else
5734 inst.instruction |= 0x00000900;
5735 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_IMM;
5736 }
5737 else /* unindexed - only for coprocessor */
5738 inst.error = _("instruction does not accept unindexed addressing");
5739}
5740
5741/* Table of Thumb instructions which exist in both 16- and 32-bit
5742 encodings (the latter only in post-V6T2 cores). The index is the
5743 value used in the insns table below. When there is more than one
5744 possible 16-bit encoding for the instruction, this table always
5745 holds variant (1). */
5746#define T16_32_TAB \
5747 X(adc, 4140, eb400000), \
5748 X(adcs, 4140, eb500000), \
5749 X(add, 1c00, eb000000), \
5750 X(adds, 1c00, eb100000), \
e9f89963 5751 X(adr, 000f, f20f0000), \
c19d1205
ZW
5752 X(and, 4000, ea000000), \
5753 X(ands, 4000, ea100000), \
5754 X(asr, 1000, fa40f000), \
5755 X(asrs, 1000, fa50f000), \
5756 X(bic, 4380, ea200000), \
5757 X(bics, 4380, ea300000), \
5758 X(cmn, 42c0, eb100f00), \
5759 X(cmp, 2800, ebb00f00), \
5760 X(cpsie, b660, f3af8400), \
5761 X(cpsid, b670, f3af8600), \
5762 X(cpy, 4600, ea4f0000), \
5763 X(eor, 4040, ea800000), \
5764 X(eors, 4040, ea900000), \
5765 X(ldmia, c800, e8900000), \
5766 X(ldr, 6800, f8500000), \
5767 X(ldrb, 7800, f8100000), \
5768 X(ldrh, 8800, f8300000), \
5769 X(ldrsb, 5600, f9100000), \
5770 X(ldrsh, 5e00, f9300000), \
5771 X(lsl, 0000, fa00f000), \
5772 X(lsls, 0000, fa10f000), \
5773 X(lsr, 0800, fa20f000), \
5774 X(lsrs, 0800, fa30f000), \
5775 X(mov, 2000, ea4f0000), \
5776 X(movs, 2000, ea5f0000), \
5777 X(mul, 4340, fb00f000), \
5778 X(muls, 4340, ffffffff), /* no 32b muls */ \
5779 X(mvn, 43c0, ea6f0000), \
5780 X(mvns, 43c0, ea7f0000), \
5781 X(neg, 4240, f1c00000), /* rsb #0 */ \
5782 X(negs, 4240, f1d00000), /* rsbs #0 */ \
5783 X(orr, 4300, ea400000), \
5784 X(orrs, 4300, ea500000), \
e9f89963
PB
5785 X(pop, bc00, e8bd0000), /* ldmia sp!,... */ \
5786 X(push, b400, e92d0000), /* stmdb sp!,... */ \
c19d1205
ZW
5787 X(rev, ba00, fa90f080), \
5788 X(rev16, ba40, fa90f090), \
5789 X(revsh, bac0, fa90f0b0), \
5790 X(ror, 41c0, fa60f000), \
5791 X(rors, 41c0, fa70f000), \
5792 X(sbc, 4180, eb600000), \
5793 X(sbcs, 4180, eb700000), \
5794 X(stmia, c000, e8800000), \
5795 X(str, 6000, f8400000), \
5796 X(strb, 7000, f8000000), \
5797 X(strh, 8000, f8200000), \
5798 X(sub, 1e00, eba00000), \
5799 X(subs, 1e00, ebb00000), \
5800 X(sxtb, b240, fa4ff080), \
5801 X(sxth, b200, fa0ff080), \
5802 X(tst, 4200, ea100f00), \
5803 X(uxtb, b2c0, fa5ff080), \
5804 X(uxth, b280, fa1ff080), \
5805 X(nop, bf00, f3af8000), \
5806 X(yield, bf10, f3af8001), \
5807 X(wfe, bf20, f3af8002), \
5808 X(wfi, bf30, f3af8003), \
5809 X(sev, bf40, f3af9004), /* typo, 8004? */
5810
5811/* To catch errors in encoding functions, the codes are all offset by
5812 0xF800, putting them in one of the 32-bit prefix ranges, ergo undefined
5813 as 16-bit instructions. */
5814#define X(a,b,c) T_MNEM_##a
5815enum t16_32_codes { T16_32_OFFSET = 0xF7FF, T16_32_TAB };
5816#undef X
5817
5818#define X(a,b,c) 0x##b
5819static const unsigned short thumb_op16[] = { T16_32_TAB };
5820#define THUMB_OP16(n) (thumb_op16[(n) - (T16_32_OFFSET + 1)])
5821#undef X
5822
5823#define X(a,b,c) 0x##c
5824static const unsigned int thumb_op32[] = { T16_32_TAB };
5825#define THUMB_OP32(n) (thumb_op32[(n) - (T16_32_OFFSET + 1)])
5826#define THUMB_SETS_FLAGS(n) (THUMB_OP32 (n) & 0x00100000)
5827#undef X
5828#undef T16_32_TAB
5829
5830/* Thumb instruction encoders, in alphabetical order. */
5831
92e90b6e
PB
5832/* ADDW or SUBW. */
5833static void
5834do_t_add_sub_w (void)
5835{
5836 int Rd, Rn;
5837
5838 Rd = inst.operands[0].reg;
5839 Rn = inst.operands[1].reg;
5840
5841 constraint (Rd == 15, _("PC not allowed as destination"));
5842 inst.instruction |= (Rn << 16) | (Rd << 8);
5843 inst.reloc.type = BFD_RELOC_ARM_T32_IMM12;
5844}
5845
c19d1205
ZW
5846/* Parse an add or subtract instruction. We get here with inst.instruction
5847 equalling any of THUMB_OPCODE_add, adds, sub, or subs. */
5848
5849static void
5850do_t_add_sub (void)
5851{
5852 int Rd, Rs, Rn;
5853
5854 Rd = inst.operands[0].reg;
5855 Rs = (inst.operands[1].present
5856 ? inst.operands[1].reg /* Rd, Rs, foo */
5857 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
5858
5859 if (unified_syntax)
5860 {
5861 if (!inst.operands[2].isreg)
b99bd4ef 5862 {
c19d1205
ZW
5863 /* For an immediate, we always generate a 32-bit opcode;
5864 section relaxation will shrink it later if possible. */
5865 inst.instruction = THUMB_OP32 (inst.instruction);
5866 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
5867 inst.instruction |= inst.operands[0].reg << 8;
5868 inst.instruction |= inst.operands[1].reg << 16;
5869 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 5870 }
c19d1205
ZW
5871 else
5872 {
5873 Rn = inst.operands[2].reg;
5874 /* See if we can do this with a 16-bit instruction. */
5875 if (!inst.operands[2].shifted && inst.size_req != 4)
5876 {
5877 if (Rd <= 7 && Rn <= 7 && Rn <= 7
5878 && (inst.instruction == T_MNEM_adds
5879 || inst.instruction == T_MNEM_subs))
5880 {
5881 inst.instruction = (inst.instruction == T_MNEM_adds
5882 ? T_OPCODE_ADD_R3
5883 : T_OPCODE_SUB_R3);
5884 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
5885 return;
5886 }
b99bd4ef 5887
c19d1205
ZW
5888 if (inst.instruction == T_MNEM_add)
5889 {
5890 if (Rd == Rs)
5891 {
5892 inst.instruction = T_OPCODE_ADD_HI;
5893 inst.instruction |= (Rd & 8) << 4;
5894 inst.instruction |= (Rd & 7);
5895 inst.instruction |= Rn << 3;
5896 return;
5897 }
5898 /* ... because addition is commutative! */
5899 else if (Rd == Rn)
5900 {
5901 inst.instruction = T_OPCODE_ADD_HI;
5902 inst.instruction |= (Rd & 8) << 4;
5903 inst.instruction |= (Rd & 7);
5904 inst.instruction |= Rs << 3;
5905 return;
5906 }
5907 }
5908 }
5909 /* If we get here, it can't be done in 16 bits. */
5910 constraint (inst.operands[2].shifted && inst.operands[2].immisreg,
5911 _("shift must be constant"));
5912 inst.instruction = THUMB_OP32 (inst.instruction);
5913 inst.instruction |= Rd << 8;
5914 inst.instruction |= Rs << 16;
5915 encode_thumb32_shifted_operand (2);
5916 }
5917 }
5918 else
5919 {
5920 constraint (inst.instruction == T_MNEM_adds
5921 || inst.instruction == T_MNEM_subs,
5922 BAD_THUMB32);
b99bd4ef 5923
c19d1205 5924 if (!inst.operands[2].isreg) /* Rd, Rs, #imm */
b99bd4ef 5925 {
c19d1205
ZW
5926 constraint ((Rd > 7 && (Rd != REG_SP || Rs != REG_SP))
5927 || (Rs > 7 && Rs != REG_SP && Rs != REG_PC),
5928 BAD_HIREG);
5929
5930 inst.instruction = (inst.instruction == T_MNEM_add
5931 ? 0x0000 : 0x8000);
5932 inst.instruction |= (Rd << 4) | Rs;
5933 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
b99bd4ef
NC
5934 return;
5935 }
5936
c19d1205
ZW
5937 Rn = inst.operands[2].reg;
5938 constraint (inst.operands[2].shifted, _("unshifted register required"));
b99bd4ef 5939
c19d1205
ZW
5940 /* We now have Rd, Rs, and Rn set to registers. */
5941 if (Rd > 7 || Rs > 7 || Rn > 7)
b99bd4ef 5942 {
c19d1205
ZW
5943 /* Can't do this for SUB. */
5944 constraint (inst.instruction == T_MNEM_sub, BAD_HIREG);
5945 inst.instruction = T_OPCODE_ADD_HI;
5946 inst.instruction |= (Rd & 8) << 4;
5947 inst.instruction |= (Rd & 7);
5948 if (Rs == Rd)
5949 inst.instruction |= Rn << 3;
5950 else if (Rn == Rd)
5951 inst.instruction |= Rs << 3;
5952 else
5953 constraint (1, _("dest must overlap one source register"));
5954 }
5955 else
5956 {
5957 inst.instruction = (inst.instruction == T_MNEM_add
5958 ? T_OPCODE_ADD_R3 : T_OPCODE_SUB_R3);
5959 inst.instruction |= Rd | (Rs << 3) | (Rn << 6);
b99bd4ef 5960 }
b99bd4ef 5961 }
b99bd4ef
NC
5962}
5963
c19d1205
ZW
5964static void
5965do_t_adr (void)
5966{
e9f89963
PB
5967 if (unified_syntax && inst.size_req != 2)
5968 {
5969 /* Always generate a 32-bit opcode;
5970 section relaxation will shrink it later if possible. */
5971 inst.instruction = THUMB_OP32 (inst.instruction);
5972 inst.instruction |= inst.operands[0].reg << 8;
5973 inst.reloc.type = BFD_RELOC_ARM_T32_ADD_PC12;
5974 inst.reloc.pc_rel = 1;
5975 }
5976 else
5977 {
5978 inst.instruction = THUMB_OP16 (inst.instruction);
5979 inst.reloc.type = BFD_RELOC_ARM_THUMB_ADD;
5980 inst.reloc.exp.X_add_number -= 4; /* PC relative adjust. */
5981 inst.reloc.pc_rel = 1;
b99bd4ef 5982
e9f89963
PB
5983 inst.instruction |= inst.operands[0].reg << 4;
5984 }
c19d1205 5985}
b99bd4ef 5986
c19d1205
ZW
5987/* Arithmetic instructions for which there is just one 16-bit
5988 instruction encoding, and it allows only two low registers.
5989 For maximal compatibility with ARM syntax, we allow three register
5990 operands even when Thumb-32 instructions are not available, as long
5991 as the first two are identical. For instance, both "sbc r0,r1" and
5992 "sbc r0,r0,r1" are allowed. */
b99bd4ef 5993static void
c19d1205 5994do_t_arit3 (void)
b99bd4ef 5995{
c19d1205 5996 int Rd, Rs, Rn;
b99bd4ef 5997
c19d1205
ZW
5998 Rd = inst.operands[0].reg;
5999 Rs = (inst.operands[1].present
6000 ? inst.operands[1].reg /* Rd, Rs, foo */
6001 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
6002 Rn = inst.operands[2].reg;
b99bd4ef 6003
c19d1205 6004 if (unified_syntax)
b99bd4ef 6005 {
c19d1205
ZW
6006 if (!inst.operands[2].isreg)
6007 {
6008 /* For an immediate, we always generate a 32-bit opcode;
6009 section relaxation will shrink it later if possible. */
6010 inst.instruction = THUMB_OP32 (inst.instruction);
6011 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
6012 inst.instruction |= Rd << 8;
6013 inst.instruction |= Rs << 16;
6014 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
6015 }
6016 else
6017 {
6018 /* See if we can do this with a 16-bit instruction. */
6019 if (THUMB_SETS_FLAGS (inst.instruction)
6020 && !inst.operands[2].shifted
6021 && inst.size_req != 4
6022 && Rd == Rs)
6023 {
6024 inst.instruction = THUMB_OP16 (inst.instruction);
6025 inst.instruction |= Rd;
6026 inst.instruction |= Rn << 3;
6027 return;
6028 }
b99bd4ef 6029
c19d1205
ZW
6030 /* If we get here, it can't be done in 16 bits. */
6031 constraint (inst.operands[2].shifted
6032 && inst.operands[2].immisreg,
6033 _("shift must be constant"));
6034 inst.instruction = THUMB_OP32 (inst.instruction);
6035 inst.instruction |= Rd << 8;
6036 inst.instruction |= Rs << 16;
6037 encode_thumb32_shifted_operand (2);
6038 }
a737bd4d 6039 }
c19d1205 6040 else
b99bd4ef 6041 {
c19d1205
ZW
6042 /* On its face this is a lie - the instruction does set the
6043 flags. However, the only supported mnemonic in this mode
6044 says it doesn't. */
6045 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 6046
c19d1205
ZW
6047 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
6048 _("unshifted register required"));
6049 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
6050 constraint (Rd != Rs,
6051 _("dest and source1 must be the same register"));
a737bd4d 6052
c19d1205
ZW
6053 inst.instruction = THUMB_OP16 (inst.instruction);
6054 inst.instruction |= Rd;
6055 inst.instruction |= Rn << 3;
b99bd4ef 6056 }
a737bd4d 6057}
b99bd4ef 6058
c19d1205
ZW
6059/* Similarly, but for instructions where the arithmetic operation is
6060 commutative, so we can allow either of them to be different from
6061 the destination operand in a 16-bit instruction. For instance, all
6062 three of "adc r0,r1", "adc r0,r0,r1", and "adc r0,r1,r0" are
6063 accepted. */
6064static void
6065do_t_arit3c (void)
a737bd4d 6066{
c19d1205 6067 int Rd, Rs, Rn;
b99bd4ef 6068
c19d1205
ZW
6069 Rd = inst.operands[0].reg;
6070 Rs = (inst.operands[1].present
6071 ? inst.operands[1].reg /* Rd, Rs, foo */
6072 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
6073 Rn = inst.operands[2].reg;
a737bd4d 6074
c19d1205 6075 if (unified_syntax)
a737bd4d 6076 {
c19d1205 6077 if (!inst.operands[2].isreg)
b99bd4ef 6078 {
c19d1205
ZW
6079 /* For an immediate, we always generate a 32-bit opcode;
6080 section relaxation will shrink it later if possible. */
6081 inst.instruction = THUMB_OP32 (inst.instruction);
6082 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
6083 inst.instruction |= Rd << 8;
6084 inst.instruction |= Rs << 16;
6085 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 6086 }
c19d1205 6087 else
a737bd4d 6088 {
c19d1205
ZW
6089 /* See if we can do this with a 16-bit instruction. */
6090 if (THUMB_SETS_FLAGS (inst.instruction)
6091 && !inst.operands[2].shifted
6092 && inst.size_req != 4)
a737bd4d 6093 {
c19d1205 6094 if (Rd == Rs)
a737bd4d 6095 {
c19d1205
ZW
6096 inst.instruction = THUMB_OP16 (inst.instruction);
6097 inst.instruction |= Rd;
6098 inst.instruction |= Rn << 3;
6099 return;
a737bd4d 6100 }
c19d1205 6101 if (Rd == Rn)
a737bd4d 6102 {
c19d1205
ZW
6103 inst.instruction = THUMB_OP16 (inst.instruction);
6104 inst.instruction |= Rd;
6105 inst.instruction |= Rs << 3;
6106 return;
a737bd4d
NC
6107 }
6108 }
c19d1205
ZW
6109
6110 /* If we get here, it can't be done in 16 bits. */
6111 constraint (inst.operands[2].shifted
6112 && inst.operands[2].immisreg,
6113 _("shift must be constant"));
6114 inst.instruction = THUMB_OP32 (inst.instruction);
6115 inst.instruction |= Rd << 8;
6116 inst.instruction |= Rs << 16;
6117 encode_thumb32_shifted_operand (2);
a737bd4d 6118 }
b99bd4ef 6119 }
c19d1205
ZW
6120 else
6121 {
6122 /* On its face this is a lie - the instruction does set the
6123 flags. However, the only supported mnemonic in this mode
6124 says it doesn't. */
6125 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
a737bd4d 6126
c19d1205
ZW
6127 constraint (!inst.operands[2].isreg || inst.operands[2].shifted,
6128 _("unshifted register required"));
6129 constraint (Rd > 7 || Rs > 7 || Rn > 7, BAD_HIREG);
6130
6131 inst.instruction = THUMB_OP16 (inst.instruction);
6132 inst.instruction |= Rd;
6133
6134 if (Rd == Rs)
6135 inst.instruction |= Rn << 3;
6136 else if (Rd == Rn)
6137 inst.instruction |= Rs << 3;
6138 else
6139 constraint (1, _("dest must overlap one source register"));
6140 }
a737bd4d
NC
6141}
6142
c19d1205
ZW
6143static void
6144do_t_bfc (void)
a737bd4d 6145{
c19d1205
ZW
6146 unsigned int msb = inst.operands[1].imm + inst.operands[2].imm;
6147 constraint (msb > 32, _("bit-field extends past end of register"));
6148 /* The instruction encoding stores the LSB and MSB,
6149 not the LSB and width. */
6150 inst.instruction |= inst.operands[0].reg << 8;
6151 inst.instruction |= (inst.operands[1].imm & 0x1c) << 10;
6152 inst.instruction |= (inst.operands[1].imm & 0x03) << 6;
6153 inst.instruction |= msb - 1;
b99bd4ef
NC
6154}
6155
c19d1205
ZW
6156static void
6157do_t_bfi (void)
b99bd4ef 6158{
c19d1205 6159 unsigned int msb;
b99bd4ef 6160
c19d1205
ZW
6161 /* #0 in second position is alternative syntax for bfc, which is
6162 the same instruction but with REG_PC in the Rm field. */
6163 if (!inst.operands[1].isreg)
6164 inst.operands[1].reg = REG_PC;
b99bd4ef 6165
c19d1205
ZW
6166 msb = inst.operands[2].imm + inst.operands[3].imm;
6167 constraint (msb > 32, _("bit-field extends past end of register"));
6168 /* The instruction encoding stores the LSB and MSB,
6169 not the LSB and width. */
6170 inst.instruction |= inst.operands[0].reg << 8;
6171 inst.instruction |= inst.operands[1].reg << 16;
6172 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
6173 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
6174 inst.instruction |= msb - 1;
b99bd4ef
NC
6175}
6176
c19d1205
ZW
6177static void
6178do_t_bfx (void)
b99bd4ef 6179{
c19d1205
ZW
6180 constraint (inst.operands[2].imm + inst.operands[3].imm > 32,
6181 _("bit-field extends past end of register"));
6182 inst.instruction |= inst.operands[0].reg << 8;
6183 inst.instruction |= inst.operands[1].reg << 16;
6184 inst.instruction |= (inst.operands[2].imm & 0x1c) << 10;
6185 inst.instruction |= (inst.operands[2].imm & 0x03) << 6;
6186 inst.instruction |= inst.operands[3].imm - 1;
6187}
b99bd4ef 6188
c19d1205
ZW
6189/* ARM V5 Thumb BLX (argument parse)
6190 BLX <target_addr> which is BLX(1)
6191 BLX <Rm> which is BLX(2)
6192 Unfortunately, there are two different opcodes for this mnemonic.
6193 So, the insns[].value is not used, and the code here zaps values
6194 into inst.instruction.
b99bd4ef 6195
c19d1205
ZW
6196 ??? How to take advantage of the additional two bits of displacement
6197 available in Thumb32 mode? Need new relocation? */
b99bd4ef 6198
c19d1205
ZW
6199static void
6200do_t_blx (void)
6201{
6202 if (inst.operands[0].isreg)
6203 /* We have a register, so this is BLX(2). */
6204 inst.instruction |= inst.operands[0].reg << 3;
b99bd4ef
NC
6205 else
6206 {
c19d1205 6207 /* No register. This must be BLX(1). */
2fc8bdac 6208 inst.instruction = 0xf000e800;
c19d1205
ZW
6209 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BLX;
6210 inst.reloc.pc_rel = 1;
b99bd4ef
NC
6211 }
6212}
6213
c19d1205
ZW
6214static void
6215do_t_branch (void)
b99bd4ef 6216{
c19d1205
ZW
6217 if (unified_syntax && inst.size_req != 2)
6218 {
6219 if (inst.cond == COND_ALWAYS)
6220 {
2fc8bdac 6221 inst.instruction = 0xf000b000;
c19d1205
ZW
6222 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH25;
6223 }
6224 else
6225 {
6226 assert (inst.cond != 0xF);
2fc8bdac 6227 inst.instruction = (inst.cond << 22) | 0xf0008000;
c19d1205
ZW
6228 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH20;
6229 }
6230 }
b99bd4ef
NC
6231 else
6232 {
c19d1205
ZW
6233 if (inst.cond == COND_ALWAYS)
6234 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH12;
6235 else
b99bd4ef 6236 {
2fc8bdac 6237 inst.instruction = 0xd000 | (inst.cond << 8);
c19d1205 6238 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH9;
b99bd4ef 6239 }
b99bd4ef 6240 }
c19d1205
ZW
6241
6242 inst.reloc.pc_rel = 1;
b99bd4ef
NC
6243}
6244
6245static void
c19d1205 6246do_t_bkpt (void)
b99bd4ef 6247{
c19d1205 6248 if (inst.operands[0].present)
b99bd4ef 6249 {
c19d1205
ZW
6250 constraint (inst.operands[0].imm > 255,
6251 _("immediate value out of range"));
6252 inst.instruction |= inst.operands[0].imm;
b99bd4ef 6253 }
b99bd4ef
NC
6254}
6255
6256static void
c19d1205 6257do_t_branch23 (void)
b99bd4ef 6258{
c19d1205 6259 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH23;
90e4755a
RE
6260 inst.reloc.pc_rel = 1;
6261
c19d1205
ZW
6262 /* If the destination of the branch is a defined symbol which does not have
6263 the THUMB_FUNC attribute, then we must be calling a function which has
6264 the (interfacearm) attribute. We look for the Thumb entry point to that
6265 function and change the branch to refer to that function instead. */
6266 if ( inst.reloc.exp.X_op == O_symbol
6267 && inst.reloc.exp.X_add_symbol != NULL
6268 && S_IS_DEFINED (inst.reloc.exp.X_add_symbol)
6269 && ! THUMB_IS_FUNC (inst.reloc.exp.X_add_symbol))
6270 inst.reloc.exp.X_add_symbol =
6271 find_real_start (inst.reloc.exp.X_add_symbol);
90e4755a
RE
6272}
6273
6274static void
c19d1205 6275do_t_bx (void)
90e4755a 6276{
c19d1205
ZW
6277 inst.instruction |= inst.operands[0].reg << 3;
6278 /* ??? FIXME: Should add a hacky reloc here if reg is REG_PC. The reloc
6279 should cause the alignment to be checked once it is known. This is
6280 because BX PC only works if the instruction is word aligned. */
6281}
90e4755a 6282
c19d1205
ZW
6283static void
6284do_t_bxj (void)
6285{
6286 if (inst.operands[0].reg == REG_PC)
6287 as_tsktsk (_("use of r15 in bxj is not really useful"));
90e4755a 6288
c19d1205 6289 inst.instruction |= inst.operands[0].reg << 16;
90e4755a
RE
6290}
6291
6292static void
c19d1205 6293do_t_clz (void)
90e4755a 6294{
c19d1205
ZW
6295 inst.instruction |= inst.operands[0].reg << 8;
6296 inst.instruction |= inst.operands[1].reg << 16;
6297 inst.instruction |= inst.operands[1].reg;
6298}
90e4755a 6299
c19d1205
ZW
6300static void
6301do_t_cpsi (void)
6302{
6303 if (unified_syntax
6304 && (inst.operands[1].present || inst.size_req == 4))
90e4755a 6305 {
c19d1205
ZW
6306 unsigned int imod = (inst.instruction & 0x0030) >> 4;
6307 inst.instruction = 0xf3af8000;
6308 inst.instruction |= imod << 9;
6309 inst.instruction |= inst.operands[0].imm << 5;
6310 if (inst.operands[1].present)
6311 inst.instruction |= 0x100 | inst.operands[1].imm;
90e4755a 6312 }
c19d1205 6313 else
90e4755a 6314 {
c19d1205
ZW
6315 constraint (inst.operands[1].present,
6316 _("Thumb does not support the 2-argument "
6317 "form of this instruction"));
6318 inst.instruction |= inst.operands[0].imm;
90e4755a 6319 }
90e4755a
RE
6320}
6321
c19d1205
ZW
6322/* THUMB CPY instruction (argument parse). */
6323
90e4755a 6324static void
c19d1205 6325do_t_cpy (void)
90e4755a 6326{
c19d1205 6327 if (inst.size_req == 4)
90e4755a 6328 {
c19d1205
ZW
6329 inst.instruction = THUMB_OP32 (T_MNEM_mov);
6330 inst.instruction |= inst.operands[0].reg << 8;
6331 inst.instruction |= inst.operands[1].reg;
90e4755a 6332 }
c19d1205 6333 else
90e4755a 6334 {
c19d1205
ZW
6335 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
6336 inst.instruction |= (inst.operands[0].reg & 0x7);
6337 inst.instruction |= inst.operands[1].reg << 3;
90e4755a 6338 }
90e4755a
RE
6339}
6340
90e4755a 6341static void
c19d1205 6342do_t_czb (void)
90e4755a 6343{
c19d1205
ZW
6344 constraint (inst.operands[0].reg > 7, BAD_HIREG);
6345 inst.instruction |= inst.operands[0].reg;
6346 inst.reloc.pc_rel = 1;
6347 inst.reloc.type = BFD_RELOC_THUMB_PCREL_BRANCH7;
6348}
90e4755a 6349
c19d1205
ZW
6350static void
6351do_t_hint (void)
6352{
6353 if (unified_syntax && inst.size_req == 4)
6354 inst.instruction = THUMB_OP32 (inst.instruction);
6355 else
6356 inst.instruction = THUMB_OP16 (inst.instruction);
6357}
90e4755a 6358
c19d1205
ZW
6359static void
6360do_t_it (void)
6361{
6362 unsigned int cond = inst.operands[0].imm;
6363 if ((cond & 0x1) == 0x0)
90e4755a 6364 {
c19d1205
ZW
6365 unsigned int mask = inst.instruction & 0x000f;
6366 inst.instruction &= 0xfff0;
90e4755a 6367
c19d1205
ZW
6368 if ((mask & 0x7) == 0)
6369 /* no conversion needed */;
6370 else if ((mask & 0x3) == 0)
6371 mask = (~(mask & 0x8) & 0x8) | 0x4;
6372 else if ((mask & 1) == 0)
6373 mask = (~(mask & 0xC) & 0xC) | 0x2;
6374 else
6375 mask = (~(mask & 0xE) & 0xE) | 0x1;
90e4755a 6376
c19d1205
ZW
6377 inst.instruction |= (mask & 0xF);
6378 }
90e4755a 6379
c19d1205
ZW
6380 inst.instruction |= cond << 4;
6381}
90e4755a 6382
c19d1205
ZW
6383static void
6384do_t_ldmstm (void)
6385{
6386 /* This really doesn't seem worth it. */
6387 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
6388 _("expression too complex"));
6389 constraint (inst.operands[1].writeback,
6390 _("Thumb load/store multiple does not support {reglist}^"));
90e4755a 6391
c19d1205
ZW
6392 if (unified_syntax)
6393 {
6394 /* See if we can use a 16-bit instruction. */
6395 if (inst.instruction < 0xffff /* not ldmdb/stmdb */
6396 && inst.size_req != 4
6397 && inst.operands[0].reg <= 7
6398 && !(inst.operands[1].imm & ~0xff)
6399 && (inst.instruction == T_MNEM_stmia
6400 ? inst.operands[0].writeback
6401 : (inst.operands[0].writeback
6402 == !(inst.operands[1].imm & (1 << inst.operands[0].reg)))))
90e4755a 6403 {
c19d1205
ZW
6404 if (inst.instruction == T_MNEM_stmia
6405 && (inst.operands[1].imm & (1 << inst.operands[0].reg))
6406 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
6407 as_warn (_("value stored for r%d is UNPREDICTABLE"),
6408 inst.operands[0].reg);
90e4755a 6409
c19d1205
ZW
6410 inst.instruction = THUMB_OP16 (inst.instruction);
6411 inst.instruction |= inst.operands[0].reg << 8;
6412 inst.instruction |= inst.operands[1].imm;
6413 }
6414 else
6415 {
6416 if (inst.operands[1].imm & (1 << 13))
6417 as_warn (_("SP should not be in register list"));
6418 if (inst.instruction == T_MNEM_stmia)
90e4755a 6419 {
c19d1205
ZW
6420 if (inst.operands[1].imm & (1 << 15))
6421 as_warn (_("PC should not be in register list"));
6422 if (inst.operands[1].imm & (1 << inst.operands[0].reg))
6423 as_warn (_("value stored for r%d is UNPREDICTABLE"),
6424 inst.operands[0].reg);
90e4755a
RE
6425 }
6426 else
6427 {
c19d1205
ZW
6428 if (inst.operands[1].imm & (1 << 14)
6429 && inst.operands[1].imm & (1 << 15))
6430 as_warn (_("LR and PC should not both be in register list"));
6431 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
6432 && inst.operands[0].writeback)
6433 as_warn (_("base register should not be in register list "
6434 "when written back"));
90e4755a 6435 }
c19d1205
ZW
6436 if (inst.instruction < 0xffff)
6437 inst.instruction = THUMB_OP32 (inst.instruction);
6438 inst.instruction |= inst.operands[0].reg << 16;
6439 inst.instruction |= inst.operands[1].imm;
6440 if (inst.operands[0].writeback)
6441 inst.instruction |= WRITE_BACK;
90e4755a
RE
6442 }
6443 }
c19d1205 6444 else
90e4755a 6445 {
c19d1205
ZW
6446 constraint (inst.operands[0].reg > 7
6447 || (inst.operands[1].imm & ~0xff), BAD_HIREG);
6448 if (inst.instruction == T_MNEM_stmia)
f03698e6 6449 {
c19d1205
ZW
6450 if (!inst.operands[0].writeback)
6451 as_warn (_("this instruction will write back the base register"));
6452 if ((inst.operands[1].imm & (1 << inst.operands[0].reg))
6453 && (inst.operands[1].imm & ((1 << inst.operands[0].reg) - 1)))
6454 as_warn (_("value stored for r%d is UNPREDICTABLE"),
6455 inst.operands[0].reg);
f03698e6 6456 }
c19d1205 6457 else
90e4755a 6458 {
c19d1205
ZW
6459 if (!inst.operands[0].writeback
6460 && !(inst.operands[1].imm & (1 << inst.operands[0].reg)))
6461 as_warn (_("this instruction will write back the base register"));
6462 else if (inst.operands[0].writeback
6463 && (inst.operands[1].imm & (1 << inst.operands[0].reg)))
6464 as_warn (_("this instruction will not write back the base register"));
90e4755a
RE
6465 }
6466
c19d1205
ZW
6467 inst.instruction = THUMB_OP16 (inst.instruction);
6468 inst.instruction |= inst.operands[0].reg << 8;
6469 inst.instruction |= inst.operands[1].imm;
6470 }
6471}
e28cd48c 6472
c19d1205
ZW
6473static void
6474do_t_ldrex (void)
6475{
6476 constraint (!inst.operands[1].isreg || !inst.operands[1].preind
6477 || inst.operands[1].postind || inst.operands[1].writeback
6478 || inst.operands[1].immisreg || inst.operands[1].shifted
6479 || inst.operands[1].negative,
6480 _("instruction does not accept this addressing mode"));
e28cd48c 6481
c19d1205
ZW
6482 inst.instruction |= inst.operands[0].reg << 12;
6483 inst.instruction |= inst.operands[1].reg << 16;
6484 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
6485}
e28cd48c 6486
c19d1205
ZW
6487static void
6488do_t_ldrexd (void)
6489{
6490 if (!inst.operands[1].present)
1cac9012 6491 {
c19d1205
ZW
6492 constraint (inst.operands[0].reg == REG_LR,
6493 _("r14 not allowed as first register "
6494 "when second register is omitted"));
6495 inst.operands[1].reg = inst.operands[0].reg + 1;
b99bd4ef 6496 }
c19d1205
ZW
6497 constraint (inst.operands[0].reg == inst.operands[1].reg,
6498 BAD_OVERLAP);
b99bd4ef 6499
c19d1205
ZW
6500 inst.instruction |= inst.operands[0].reg << 12;
6501 inst.instruction |= inst.operands[1].reg << 8;
6502 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef
NC
6503}
6504
6505static void
c19d1205 6506do_t_ldst (void)
b99bd4ef 6507{
c19d1205 6508 if (unified_syntax)
b99bd4ef 6509 {
c19d1205
ZW
6510 /* Generation of 16-bit instructions for anything other than
6511 Rd, [Rn, Ri] is deferred to section relaxation time. */
6512 if (inst.operands[1].isreg && inst.operands[1].immisreg
6513 && !inst.operands[1].shifted && !inst.operands[1].postind
6514 && !inst.operands[1].negative && inst.operands[0].reg <= 7
6515 && inst.operands[1].reg <= 7 && inst.operands[1].imm <= 7
6516 && inst.instruction <= 0xffff)
6517 {
6518 inst.instruction = THUMB_OP16 (inst.instruction);
6519 goto op16;
6520 }
6521
6522 inst.instruction = THUMB_OP32 (inst.instruction);
6523 inst.instruction |= inst.operands[0].reg << 12;
6524 encode_thumb32_addr_mode (1, /*is_t=*/FALSE, /*is_d=*/FALSE);
b99bd4ef
NC
6525 return;
6526 }
6527
c19d1205
ZW
6528 constraint (inst.operands[0].reg > 7, BAD_HIREG);
6529
6530 if (inst.instruction == T_MNEM_ldrsh || inst.instruction == T_MNEM_ldrsb)
b99bd4ef 6531 {
c19d1205
ZW
6532 /* Only [Rn,Rm] is acceptable. */
6533 constraint (inst.operands[1].reg > 7 || inst.operands[1].imm > 7, BAD_HIREG);
6534 constraint (!inst.operands[1].isreg || !inst.operands[1].immisreg
6535 || inst.operands[1].postind || inst.operands[1].shifted
6536 || inst.operands[1].negative,
6537 _("Thumb does not support this addressing mode"));
6538 inst.instruction = THUMB_OP16 (inst.instruction);
6539 goto op16;
b99bd4ef 6540 }
c19d1205
ZW
6541
6542 inst.instruction = THUMB_OP16 (inst.instruction);
6543 if (!inst.operands[1].isreg)
6544 if (move_or_literal_pool (0, /*thumb_p=*/TRUE, /*mode_3=*/FALSE))
6545 return;
b99bd4ef 6546
c19d1205
ZW
6547 constraint (!inst.operands[1].preind
6548 || inst.operands[1].shifted
6549 || inst.operands[1].writeback,
6550 _("Thumb does not support this addressing mode"));
6551 if (inst.operands[1].reg == REG_PC || inst.operands[1].reg == REG_SP)
90e4755a 6552 {
c19d1205
ZW
6553 constraint (inst.instruction & 0x0600,
6554 _("byte or halfword not valid for base register"));
6555 constraint (inst.operands[1].reg == REG_PC
6556 && !(inst.instruction & THUMB_LOAD_BIT),
6557 _("r15 based store not allowed"));
6558 constraint (inst.operands[1].immisreg,
6559 _("invalid base register for register offset"));
b99bd4ef 6560
c19d1205
ZW
6561 if (inst.operands[1].reg == REG_PC)
6562 inst.instruction = T_OPCODE_LDR_PC;
6563 else if (inst.instruction & THUMB_LOAD_BIT)
6564 inst.instruction = T_OPCODE_LDR_SP;
6565 else
6566 inst.instruction = T_OPCODE_STR_SP;
b99bd4ef 6567
c19d1205
ZW
6568 inst.instruction |= inst.operands[0].reg << 8;
6569 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
6570 return;
6571 }
90e4755a 6572
c19d1205
ZW
6573 constraint (inst.operands[1].reg > 7, BAD_HIREG);
6574 if (!inst.operands[1].immisreg)
6575 {
6576 /* Immediate offset. */
6577 inst.instruction |= inst.operands[0].reg;
6578 inst.instruction |= inst.operands[1].reg << 3;
6579 inst.reloc.type = BFD_RELOC_ARM_THUMB_OFFSET;
6580 return;
6581 }
90e4755a 6582
c19d1205
ZW
6583 /* Register offset. */
6584 constraint (inst.operands[1].imm > 7, BAD_HIREG);
6585 constraint (inst.operands[1].negative,
6586 _("Thumb does not support this addressing mode"));
90e4755a 6587
c19d1205
ZW
6588 op16:
6589 switch (inst.instruction)
6590 {
6591 case T_OPCODE_STR_IW: inst.instruction = T_OPCODE_STR_RW; break;
6592 case T_OPCODE_STR_IH: inst.instruction = T_OPCODE_STR_RH; break;
6593 case T_OPCODE_STR_IB: inst.instruction = T_OPCODE_STR_RB; break;
6594 case T_OPCODE_LDR_IW: inst.instruction = T_OPCODE_LDR_RW; break;
6595 case T_OPCODE_LDR_IH: inst.instruction = T_OPCODE_LDR_RH; break;
6596 case T_OPCODE_LDR_IB: inst.instruction = T_OPCODE_LDR_RB; break;
6597 case 0x5600 /* ldrsb */:
6598 case 0x5e00 /* ldrsh */: break;
6599 default: abort ();
6600 }
90e4755a 6601
c19d1205
ZW
6602 inst.instruction |= inst.operands[0].reg;
6603 inst.instruction |= inst.operands[1].reg << 3;
6604 inst.instruction |= inst.operands[1].imm << 6;
6605}
90e4755a 6606
c19d1205
ZW
6607static void
6608do_t_ldstd (void)
6609{
6610 if (!inst.operands[1].present)
b99bd4ef 6611 {
c19d1205
ZW
6612 inst.operands[1].reg = inst.operands[0].reg + 1;
6613 constraint (inst.operands[0].reg == REG_LR,
6614 _("r14 not allowed here"));
b99bd4ef 6615 }
c19d1205
ZW
6616 inst.instruction |= inst.operands[0].reg << 12;
6617 inst.instruction |= inst.operands[1].reg << 8;
6618 encode_thumb32_addr_mode (2, /*is_t=*/FALSE, /*is_d=*/TRUE);
6619
b99bd4ef
NC
6620}
6621
c19d1205
ZW
6622static void
6623do_t_ldstt (void)
6624{
6625 inst.instruction |= inst.operands[0].reg << 12;
6626 encode_thumb32_addr_mode (1, /*is_t=*/TRUE, /*is_d=*/FALSE);
6627}
a737bd4d 6628
b99bd4ef 6629static void
c19d1205 6630do_t_mla (void)
b99bd4ef 6631{
c19d1205
ZW
6632 inst.instruction |= inst.operands[0].reg << 8;
6633 inst.instruction |= inst.operands[1].reg << 16;
6634 inst.instruction |= inst.operands[2].reg;
6635 inst.instruction |= inst.operands[3].reg << 12;
6636}
b99bd4ef 6637
c19d1205
ZW
6638static void
6639do_t_mlal (void)
6640{
6641 inst.instruction |= inst.operands[0].reg << 12;
6642 inst.instruction |= inst.operands[1].reg << 8;
6643 inst.instruction |= inst.operands[2].reg << 16;
6644 inst.instruction |= inst.operands[3].reg;
6645}
b99bd4ef 6646
c19d1205
ZW
6647static void
6648do_t_mov_cmp (void)
6649{
6650 if (unified_syntax)
b99bd4ef 6651 {
c19d1205
ZW
6652 int r0off = (inst.instruction == T_MNEM_mov
6653 || inst.instruction == T_MNEM_movs) ? 8 : 16;
6654 if (!inst.operands[1].isreg)
6655 {
6656 /* For an immediate, we always generate a 32-bit opcode;
6657 section relaxation will shrink it later if possible. */
6658 inst.instruction = THUMB_OP32 (inst.instruction);
6659 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
6660 inst.instruction |= inst.operands[0].reg << r0off;
6661 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
6662 }
6663 else if (inst.size_req == 4
6664 || inst.operands[1].shifted
6665 || (inst.instruction == T_MNEM_movs
6666 && (inst.operands[0].reg > 7 || inst.operands[1].reg > 7)))
6667 {
6668 inst.instruction = THUMB_OP32 (inst.instruction);
6669 inst.instruction |= inst.operands[0].reg << r0off;
6670 encode_thumb32_shifted_operand (1);
6671 }
6672 else
6673 switch (inst.instruction)
6674 {
6675 case T_MNEM_mov:
6676 inst.instruction = T_OPCODE_MOV_HR;
6677 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
6678 inst.instruction |= (inst.operands[0].reg & 0x7);
6679 inst.instruction |= inst.operands[1].reg << 3;
6680 break;
b99bd4ef 6681
c19d1205
ZW
6682 case T_MNEM_movs:
6683 /* We know we have low registers at this point.
6684 Generate ADD Rd, Rs, #0. */
6685 inst.instruction = T_OPCODE_ADD_I3;
6686 inst.instruction |= inst.operands[0].reg;
6687 inst.instruction |= inst.operands[1].reg << 3;
6688 break;
6689
6690 case T_MNEM_cmp:
6691 if (inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7)
6692 {
6693 inst.instruction = T_OPCODE_CMP_LR;
6694 inst.instruction |= inst.operands[0].reg;
6695 inst.instruction |= inst.operands[1].reg << 3;
6696 }
6697 else
6698 {
6699 inst.instruction = T_OPCODE_CMP_HR;
6700 inst.instruction |= (inst.operands[0].reg & 0x8) << 4;
6701 inst.instruction |= (inst.operands[0].reg & 0x7);
6702 inst.instruction |= inst.operands[1].reg << 3;
6703 }
6704 break;
6705 }
b99bd4ef
NC
6706 return;
6707 }
6708
c19d1205
ZW
6709 inst.instruction = THUMB_OP16 (inst.instruction);
6710 if (inst.operands[1].isreg)
b99bd4ef 6711 {
c19d1205 6712 if (inst.operands[0].reg < 8 && inst.operands[1].reg < 8)
b99bd4ef 6713 {
c19d1205
ZW
6714 /* A move of two lowregs is encoded as ADD Rd, Rs, #0
6715 since a MOV instruction produces unpredictable results. */
6716 if (inst.instruction == T_OPCODE_MOV_I8)
6717 inst.instruction = T_OPCODE_ADD_I3;
b99bd4ef 6718 else
c19d1205 6719 inst.instruction = T_OPCODE_CMP_LR;
b99bd4ef 6720
c19d1205
ZW
6721 inst.instruction |= inst.operands[0].reg;
6722 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
6723 }
6724 else
6725 {
c19d1205
ZW
6726 if (inst.instruction == T_OPCODE_MOV_I8)
6727 inst.instruction = T_OPCODE_MOV_HR;
6728 else
6729 inst.instruction = T_OPCODE_CMP_HR;
6730 do_t_cpy ();
b99bd4ef
NC
6731 }
6732 }
c19d1205 6733 else
b99bd4ef 6734 {
c19d1205
ZW
6735 constraint (inst.operands[0].reg > 7,
6736 _("only lo regs allowed with immediate"));
6737 inst.instruction |= inst.operands[0].reg << 8;
6738 inst.reloc.type = BFD_RELOC_ARM_THUMB_IMM;
6739 }
6740}
b99bd4ef 6741
c19d1205
ZW
6742static void
6743do_t_mov16 (void)
6744{
6745 inst.instruction |= inst.operands[0].reg << 8;
6746 inst.instruction |= (inst.operands[1].imm & 0xf000) << 4;
6747 inst.instruction |= (inst.operands[1].imm & 0x0800) << 15;
6748 inst.instruction |= (inst.operands[1].imm & 0x0700) << 4;
6749 inst.instruction |= (inst.operands[1].imm & 0x00ff);
6750}
b99bd4ef 6751
c19d1205
ZW
6752static void
6753do_t_mvn_tst (void)
6754{
6755 if (unified_syntax)
6756 {
6757 int r0off = (inst.instruction == T_MNEM_mvn
6758 || inst.instruction == T_MNEM_mvns) ? 8 : 16;
6759 if (!inst.operands[1].isreg)
b99bd4ef 6760 {
c19d1205
ZW
6761 /* For an immediate, we always generate a 32-bit opcode;
6762 section relaxation will shrink it later if possible. */
6763 if (inst.instruction < 0xffff)
6764 inst.instruction = THUMB_OP32 (inst.instruction);
6765 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
6766 inst.instruction |= inst.operands[0].reg << r0off;
6767 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
b99bd4ef 6768 }
c19d1205 6769 else
b99bd4ef 6770 {
c19d1205
ZW
6771 /* See if we can do this with a 16-bit instruction. */
6772 if (inst.instruction < 0xffff
6773 && THUMB_SETS_FLAGS (inst.instruction)
6774 && !inst.operands[1].shifted
6775 && inst.operands[0].reg <= 7
6776 && inst.operands[1].reg <= 7
6777 && inst.size_req != 4)
b99bd4ef 6778 {
c19d1205
ZW
6779 inst.instruction = THUMB_OP16 (inst.instruction);
6780 inst.instruction |= inst.operands[0].reg;
6781 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef 6782 }
c19d1205 6783 else
b99bd4ef 6784 {
c19d1205
ZW
6785 constraint (inst.operands[1].shifted
6786 && inst.operands[1].immisreg,
6787 _("shift must be constant"));
6788 if (inst.instruction < 0xffff)
6789 inst.instruction = THUMB_OP32 (inst.instruction);
6790 inst.instruction |= inst.operands[0].reg << r0off;
6791 encode_thumb32_shifted_operand (1);
b99bd4ef 6792 }
b99bd4ef
NC
6793 }
6794 }
6795 else
6796 {
c19d1205
ZW
6797 constraint (inst.instruction > 0xffff
6798 || inst.instruction == T_MNEM_mvns, BAD_THUMB32);
6799 constraint (!inst.operands[1].isreg || inst.operands[1].shifted,
6800 _("unshifted register required"));
6801 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
6802 BAD_HIREG);
b99bd4ef 6803
c19d1205
ZW
6804 inst.instruction = THUMB_OP16 (inst.instruction);
6805 inst.instruction |= inst.operands[0].reg;
6806 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef 6807 }
b99bd4ef
NC
6808}
6809
b05fe5cf 6810static void
c19d1205 6811do_t_mrs (void)
b05fe5cf 6812{
c19d1205
ZW
6813 /* mrs only accepts CPSR/SPSR/CPSR_all/SPSR_all. */
6814 constraint ((inst.operands[1].imm & (PSR_c|PSR_x|PSR_s|PSR_f))
6815 != (PSR_c|PSR_f),
6816 _("'CPSR' or 'SPSR' expected"));
6817 inst.instruction |= inst.operands[0].reg << 8;
6818 inst.instruction |= (inst.operands[1].imm & SPSR_BIT) >> 2;
6819}
b05fe5cf 6820
c19d1205
ZW
6821static void
6822do_t_msr (void)
6823{
6824 constraint (!inst.operands[1].isreg,
6825 _("Thumb encoding does not support an immediate here"));
6826 inst.instruction |= (inst.operands[0].imm & SPSR_BIT) >> 2;
6827 inst.instruction |= (inst.operands[0].imm & ~SPSR_BIT) >> 8;
6828 inst.instruction |= inst.operands[1].reg << 16;
6829}
b05fe5cf 6830
c19d1205
ZW
6831static void
6832do_t_mul (void)
6833{
6834 if (!inst.operands[2].present)
6835 inst.operands[2].reg = inst.operands[0].reg;
b05fe5cf 6836
c19d1205
ZW
6837 /* There is no 32-bit MULS and no 16-bit MUL. */
6838 if (unified_syntax && inst.instruction == T_MNEM_mul)
b05fe5cf 6839 {
c19d1205
ZW
6840 inst.instruction = THUMB_OP32 (inst.instruction);
6841 inst.instruction |= inst.operands[0].reg << 8;
6842 inst.instruction |= inst.operands[1].reg << 16;
6843 inst.instruction |= inst.operands[2].reg << 0;
b05fe5cf 6844 }
c19d1205 6845 else
b05fe5cf 6846 {
c19d1205
ZW
6847 constraint (!unified_syntax
6848 && inst.instruction == T_MNEM_muls, BAD_THUMB32);
6849 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
6850 BAD_HIREG);
b05fe5cf 6851
c19d1205
ZW
6852 inst.instruction = THUMB_OP16 (inst.instruction);
6853 inst.instruction |= inst.operands[0].reg;
b05fe5cf 6854
c19d1205
ZW
6855 if (inst.operands[0].reg == inst.operands[1].reg)
6856 inst.instruction |= inst.operands[2].reg << 3;
6857 else if (inst.operands[0].reg == inst.operands[2].reg)
6858 inst.instruction |= inst.operands[1].reg << 3;
6859 else
6860 constraint (1, _("dest must overlap one source register"));
6861 }
6862}
b05fe5cf 6863
c19d1205
ZW
6864static void
6865do_t_mull (void)
6866{
6867 inst.instruction |= inst.operands[0].reg << 12;
6868 inst.instruction |= inst.operands[1].reg << 8;
6869 inst.instruction |= inst.operands[2].reg << 16;
6870 inst.instruction |= inst.operands[3].reg;
b05fe5cf 6871
c19d1205
ZW
6872 if (inst.operands[0].reg == inst.operands[1].reg)
6873 as_tsktsk (_("rdhi and rdlo must be different"));
6874}
b05fe5cf 6875
c19d1205
ZW
6876static void
6877do_t_nop (void)
6878{
6879 if (unified_syntax)
6880 {
6881 if (inst.size_req == 4 || inst.operands[0].imm > 15)
b05fe5cf 6882 {
c19d1205
ZW
6883 inst.instruction = THUMB_OP32 (inst.instruction);
6884 inst.instruction |= inst.operands[0].imm;
6885 }
6886 else
6887 {
6888 inst.instruction = THUMB_OP16 (inst.instruction);
6889 inst.instruction |= inst.operands[0].imm << 4;
6890 }
6891 }
6892 else
6893 {
6894 constraint (inst.operands[0].present,
6895 _("Thumb does not support NOP with hints"));
6896 inst.instruction = 0x46c0;
6897 }
6898}
b05fe5cf 6899
c19d1205
ZW
6900static void
6901do_t_neg (void)
6902{
6903 if (unified_syntax)
6904 {
6905 if (inst.operands[0].reg > 7 || inst.operands[1].reg > 7
6906 || !THUMB_SETS_FLAGS (inst.instruction)
6907 || inst.size_req == 4)
6908 {
6909 inst.instruction = THUMB_OP32 (inst.instruction);
6910 inst.instruction |= inst.operands[0].reg << 8;
6911 inst.instruction |= inst.operands[1].reg << 16;
b05fe5cf
ZW
6912 }
6913 else
6914 {
c19d1205
ZW
6915 inst.instruction = THUMB_OP16 (inst.instruction);
6916 inst.instruction |= inst.operands[0].reg;
6917 inst.instruction |= inst.operands[1].reg << 3;
b05fe5cf
ZW
6918 }
6919 }
6920 else
6921 {
c19d1205
ZW
6922 constraint (inst.operands[0].reg > 7 || inst.operands[1].reg > 7,
6923 BAD_HIREG);
6924 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
6925
6926 inst.instruction = THUMB_OP16 (inst.instruction);
6927 inst.instruction |= inst.operands[0].reg;
6928 inst.instruction |= inst.operands[1].reg << 3;
6929 }
6930}
6931
6932static void
6933do_t_pkhbt (void)
6934{
6935 inst.instruction |= inst.operands[0].reg << 8;
6936 inst.instruction |= inst.operands[1].reg << 16;
6937 inst.instruction |= inst.operands[2].reg;
6938 if (inst.operands[3].present)
6939 {
6940 unsigned int val = inst.reloc.exp.X_add_number;
6941 constraint (inst.reloc.exp.X_op != O_constant,
6942 _("expression too complex"));
6943 inst.instruction |= (val & 0x1c) << 10;
6944 inst.instruction |= (val & 0x03) << 6;
b05fe5cf 6945 }
c19d1205 6946}
b05fe5cf 6947
c19d1205
ZW
6948static void
6949do_t_pkhtb (void)
6950{
6951 if (!inst.operands[3].present)
6952 inst.instruction &= ~0x00000020;
6953 do_t_pkhbt ();
b05fe5cf
ZW
6954}
6955
c19d1205
ZW
6956static void
6957do_t_pld (void)
6958{
6959 encode_thumb32_addr_mode (0, /*is_t=*/FALSE, /*is_d=*/FALSE);
6960}
b05fe5cf 6961
c19d1205
ZW
6962static void
6963do_t_push_pop (void)
b99bd4ef 6964{
e9f89963
PB
6965 unsigned mask;
6966
c19d1205
ZW
6967 constraint (inst.operands[0].writeback,
6968 _("push/pop do not support {reglist}^"));
6969 constraint (inst.reloc.type != BFD_RELOC_UNUSED,
6970 _("expression too complex"));
b99bd4ef 6971
e9f89963
PB
6972 mask = inst.operands[0].imm;
6973 if ((mask & ~0xff) == 0)
c19d1205
ZW
6974 inst.instruction = THUMB_OP16 (inst.instruction);
6975 else if ((inst.instruction == T_MNEM_push
e9f89963 6976 && (mask & ~0xff) == 1 << REG_LR)
c19d1205 6977 || (inst.instruction == T_MNEM_pop
e9f89963 6978 && (mask & ~0xff) == 1 << REG_PC))
b99bd4ef 6979 {
c19d1205
ZW
6980 inst.instruction = THUMB_OP16 (inst.instruction);
6981 inst.instruction |= THUMB_PP_PC_LR;
e9f89963 6982 mask &= 0xff;
c19d1205
ZW
6983 }
6984 else if (unified_syntax)
6985 {
e9f89963
PB
6986 if (mask & (1 << 13))
6987 inst.error = _("SP not allowed in register list");
c19d1205 6988 if (inst.instruction == T_MNEM_push)
b99bd4ef 6989 {
e9f89963
PB
6990 if (mask & (1 << 15))
6991 inst.error = _("PC not allowed in register list");
c19d1205
ZW
6992 }
6993 else
6994 {
e9f89963
PB
6995 if (mask & (1 << 14)
6996 && mask & (1 << 15))
6997 inst.error = _("LR and PC should not both be in register list");
c19d1205 6998 }
e9f89963
PB
6999 if ((mask & (mask - 1)) == 0)
7000 {
7001 /* Single register push/pop implemented as str/ldr. */
7002 if (inst.instruction == T_MNEM_push)
7003 inst.instruction = 0xf84d0d04; /* str reg, [sp, #-4]! */
7004 else
7005 inst.instruction = 0xf85d0b04; /* ldr reg, [sp], #4 */
7006 mask = ffs(mask) - 1;
7007 mask <<= 12;
7008 }
7009 else
7010 inst.instruction = THUMB_OP32 (inst.instruction);
c19d1205
ZW
7011 }
7012 else
7013 {
7014 inst.error = _("invalid register list to push/pop instruction");
7015 return;
7016 }
b99bd4ef 7017
e9f89963 7018 inst.instruction |= mask;
c19d1205 7019}
b99bd4ef 7020
c19d1205
ZW
7021static void
7022do_t_rbit (void)
7023{
7024 inst.instruction |= inst.operands[0].reg << 8;
7025 inst.instruction |= inst.operands[1].reg << 16;
7026}
b99bd4ef 7027
c19d1205
ZW
7028static void
7029do_t_rev (void)
7030{
7031 if (inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7
7032 && inst.size_req != 4)
7033 {
7034 inst.instruction = THUMB_OP16 (inst.instruction);
7035 inst.instruction |= inst.operands[0].reg;
7036 inst.instruction |= inst.operands[1].reg << 3;
7037 }
7038 else if (unified_syntax)
7039 {
7040 inst.instruction = THUMB_OP32 (inst.instruction);
7041 inst.instruction |= inst.operands[0].reg << 8;
7042 inst.instruction |= inst.operands[1].reg << 16;
7043 inst.instruction |= inst.operands[1].reg;
7044 }
7045 else
7046 inst.error = BAD_HIREG;
7047}
b99bd4ef 7048
c19d1205
ZW
7049static void
7050do_t_rsb (void)
7051{
7052 int Rd, Rs;
b99bd4ef 7053
c19d1205
ZW
7054 Rd = inst.operands[0].reg;
7055 Rs = (inst.operands[1].present
7056 ? inst.operands[1].reg /* Rd, Rs, foo */
7057 : inst.operands[0].reg); /* Rd, foo -> Rd, Rd, foo */
b99bd4ef 7058
c19d1205
ZW
7059 inst.instruction |= Rd << 8;
7060 inst.instruction |= Rs << 16;
7061 if (!inst.operands[2].isreg)
7062 {
7063 inst.instruction = (inst.instruction & 0xe1ffffff) | 0x10000000;
7064 inst.reloc.type = BFD_RELOC_ARM_T32_IMMEDIATE;
7065 }
7066 else
7067 encode_thumb32_shifted_operand (2);
7068}
b99bd4ef 7069
c19d1205
ZW
7070static void
7071do_t_setend (void)
7072{
7073 if (inst.operands[0].imm)
7074 inst.instruction |= 0x8;
7075}
b99bd4ef 7076
c19d1205
ZW
7077static void
7078do_t_shift (void)
7079{
7080 if (!inst.operands[1].present)
7081 inst.operands[1].reg = inst.operands[0].reg;
7082
7083 if (unified_syntax)
7084 {
7085 if (inst.operands[0].reg > 7
7086 || inst.operands[1].reg > 7
7087 || !THUMB_SETS_FLAGS (inst.instruction)
7088 || (!inst.operands[2].isreg && inst.instruction == T_MNEM_rors)
7089 || (inst.operands[2].isreg && inst.operands[1].reg != inst.operands[0].reg)
7090 || inst.size_req == 4)
7091 {
7092 if (inst.operands[2].isreg)
b99bd4ef 7093 {
c19d1205
ZW
7094 inst.instruction = THUMB_OP32 (inst.instruction);
7095 inst.instruction |= inst.operands[0].reg << 8;
7096 inst.instruction |= inst.operands[1].reg << 16;
7097 inst.instruction |= inst.operands[2].reg;
7098 }
7099 else
7100 {
7101 inst.operands[1].shifted = 1;
7102 switch (inst.instruction)
7103 {
7104 case T_MNEM_asr:
7105 case T_MNEM_asrs: inst.operands[1].shift_kind = SHIFT_ASR; break;
7106 case T_MNEM_lsl:
7107 case T_MNEM_lsls: inst.operands[1].shift_kind = SHIFT_LSL; break;
7108 case T_MNEM_lsr:
7109 case T_MNEM_lsrs: inst.operands[1].shift_kind = SHIFT_LSR; break;
7110 case T_MNEM_ror:
7111 case T_MNEM_rors: inst.operands[1].shift_kind = SHIFT_ROR; break;
7112 default: abort ();
7113 }
7114
7115 inst.instruction = THUMB_OP32 (THUMB_SETS_FLAGS (inst.instruction)
7116 ? T_MNEM_movs : T_MNEM_mov);
7117 inst.instruction |= inst.operands[0].reg << 8;
7118 encode_thumb32_shifted_operand (1);
7119 /* Prevent the incorrect generation of an ARM_IMMEDIATE fixup. */
7120 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef
NC
7121 }
7122 }
7123 else
7124 {
c19d1205 7125 if (inst.operands[2].isreg)
b99bd4ef 7126 {
c19d1205 7127 switch (inst.instruction)
b99bd4ef 7128 {
c19d1205
ZW
7129 case T_MNEM_asrs: inst.instruction = T_OPCODE_ASR_R; break;
7130 case T_MNEM_lsls: inst.instruction = T_OPCODE_LSL_R; break;
7131 case T_MNEM_lsrs: inst.instruction = T_OPCODE_LSR_R; break;
7132 case T_MNEM_rors: inst.instruction = T_OPCODE_ROR_R; break;
7133 default: abort ();
b99bd4ef 7134 }
c19d1205
ZW
7135
7136 inst.instruction |= inst.operands[0].reg;
7137 inst.instruction |= inst.operands[2].reg << 3;
b99bd4ef
NC
7138 }
7139 else
7140 {
c19d1205 7141 switch (inst.instruction)
b99bd4ef 7142 {
c19d1205
ZW
7143 case T_MNEM_asrs: inst.instruction = T_OPCODE_ASR_I; break;
7144 case T_MNEM_lsls: inst.instruction = T_OPCODE_LSL_I; break;
7145 case T_MNEM_lsrs: inst.instruction = T_OPCODE_LSR_I; break;
7146 default: abort ();
b99bd4ef 7147 }
c19d1205
ZW
7148 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
7149 inst.instruction |= inst.operands[0].reg;
7150 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
7151 }
7152 }
c19d1205
ZW
7153 }
7154 else
7155 {
7156 constraint (inst.operands[0].reg > 7
7157 || inst.operands[1].reg > 7, BAD_HIREG);
7158 constraint (THUMB_SETS_FLAGS (inst.instruction), BAD_THUMB32);
b99bd4ef 7159
c19d1205
ZW
7160 if (inst.operands[2].isreg) /* Rd, {Rs,} Rn */
7161 {
7162 constraint (inst.operands[2].reg > 7, BAD_HIREG);
7163 constraint (inst.operands[0].reg != inst.operands[1].reg,
7164 _("source1 and dest must be same register"));
b99bd4ef 7165
c19d1205
ZW
7166 switch (inst.instruction)
7167 {
7168 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_R; break;
7169 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_R; break;
7170 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_R; break;
7171 case T_MNEM_ror: inst.instruction = T_OPCODE_ROR_R; break;
7172 default: abort ();
7173 }
7174
7175 inst.instruction |= inst.operands[0].reg;
7176 inst.instruction |= inst.operands[2].reg << 3;
7177 }
7178 else
b99bd4ef 7179 {
c19d1205
ZW
7180 switch (inst.instruction)
7181 {
7182 case T_MNEM_asr: inst.instruction = T_OPCODE_ASR_I; break;
7183 case T_MNEM_lsl: inst.instruction = T_OPCODE_LSL_I; break;
7184 case T_MNEM_lsr: inst.instruction = T_OPCODE_LSR_I; break;
7185 case T_MNEM_ror: inst.error = _("ror #imm not supported"); return;
7186 default: abort ();
7187 }
7188 inst.reloc.type = BFD_RELOC_ARM_THUMB_SHIFT;
7189 inst.instruction |= inst.operands[0].reg;
7190 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef
NC
7191 }
7192 }
b99bd4ef
NC
7193}
7194
7195static void
c19d1205 7196do_t_simd (void)
b99bd4ef 7197{
c19d1205
ZW
7198 inst.instruction |= inst.operands[0].reg << 8;
7199 inst.instruction |= inst.operands[1].reg << 16;
7200 inst.instruction |= inst.operands[2].reg;
7201}
b99bd4ef 7202
c19d1205
ZW
7203static void
7204do_t_smi (void)
7205{
7206 unsigned int value = inst.reloc.exp.X_add_number;
7207 constraint (inst.reloc.exp.X_op != O_constant,
7208 _("expression too complex"));
7209 inst.reloc.type = BFD_RELOC_UNUSED;
7210 inst.instruction |= (value & 0xf000) >> 12;
7211 inst.instruction |= (value & 0x0ff0);
7212 inst.instruction |= (value & 0x000f) << 16;
7213}
b99bd4ef 7214
c19d1205
ZW
7215static void
7216do_t_ssat (void)
7217{
7218 inst.instruction |= inst.operands[0].reg << 8;
7219 inst.instruction |= inst.operands[1].imm - 1;
7220 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef 7221
c19d1205 7222 if (inst.operands[3].present)
b99bd4ef 7223 {
c19d1205
ZW
7224 constraint (inst.reloc.exp.X_op != O_constant,
7225 _("expression too complex"));
b99bd4ef 7226
c19d1205 7227 if (inst.reloc.exp.X_add_number != 0)
6189168b 7228 {
c19d1205
ZW
7229 if (inst.operands[3].shift_kind == SHIFT_ASR)
7230 inst.instruction |= 0x00200000; /* sh bit */
7231 inst.instruction |= (inst.reloc.exp.X_add_number & 0x1c) << 10;
7232 inst.instruction |= (inst.reloc.exp.X_add_number & 0x03) << 6;
6189168b 7233 }
c19d1205 7234 inst.reloc.type = BFD_RELOC_UNUSED;
6189168b 7235 }
b99bd4ef
NC
7236}
7237
0dd132b6 7238static void
c19d1205 7239do_t_ssat16 (void)
0dd132b6 7240{
c19d1205
ZW
7241 inst.instruction |= inst.operands[0].reg << 8;
7242 inst.instruction |= inst.operands[1].imm - 1;
7243 inst.instruction |= inst.operands[2].reg << 16;
7244}
0dd132b6 7245
c19d1205
ZW
7246static void
7247do_t_strex (void)
7248{
7249 constraint (!inst.operands[2].isreg || !inst.operands[2].preind
7250 || inst.operands[2].postind || inst.operands[2].writeback
7251 || inst.operands[2].immisreg || inst.operands[2].shifted
7252 || inst.operands[2].negative,
7253 _("instruction does not accept this addressing mode"));
0dd132b6 7254
c19d1205
ZW
7255 inst.instruction |= inst.operands[0].reg << 8;
7256 inst.instruction |= inst.operands[1].reg << 12;
7257 inst.instruction |= inst.operands[2].reg << 16;
7258 inst.reloc.type = BFD_RELOC_ARM_T32_OFFSET_U8;
0dd132b6
NC
7259}
7260
b99bd4ef 7261static void
c19d1205 7262do_t_strexd (void)
b99bd4ef 7263{
c19d1205
ZW
7264 if (!inst.operands[2].present)
7265 inst.operands[2].reg = inst.operands[1].reg + 1;
b99bd4ef 7266
c19d1205
ZW
7267 constraint (inst.operands[0].reg == inst.operands[1].reg
7268 || inst.operands[0].reg == inst.operands[2].reg
7269 || inst.operands[0].reg == inst.operands[3].reg
7270 || inst.operands[1].reg == inst.operands[2].reg,
7271 BAD_OVERLAP);
b99bd4ef 7272
c19d1205
ZW
7273 inst.instruction |= inst.operands[0].reg;
7274 inst.instruction |= inst.operands[1].reg << 12;
7275 inst.instruction |= inst.operands[2].reg << 8;
7276 inst.instruction |= inst.operands[3].reg << 16;
b99bd4ef
NC
7277}
7278
7279static void
c19d1205 7280do_t_sxtah (void)
b99bd4ef 7281{
c19d1205
ZW
7282 inst.instruction |= inst.operands[0].reg << 8;
7283 inst.instruction |= inst.operands[1].reg << 16;
7284 inst.instruction |= inst.operands[2].reg;
7285 inst.instruction |= inst.operands[3].imm << 4;
7286}
b99bd4ef 7287
c19d1205
ZW
7288static void
7289do_t_sxth (void)
7290{
7291 if (inst.instruction <= 0xffff && inst.size_req != 4
7292 && inst.operands[0].reg <= 7 && inst.operands[1].reg <= 7
7293 && (!inst.operands[2].present || inst.operands[2].imm == 0))
b99bd4ef 7294 {
c19d1205
ZW
7295 inst.instruction = THUMB_OP16 (inst.instruction);
7296 inst.instruction |= inst.operands[0].reg;
7297 inst.instruction |= inst.operands[1].reg << 3;
b99bd4ef 7298 }
c19d1205 7299 else if (unified_syntax)
b99bd4ef 7300 {
c19d1205
ZW
7301 if (inst.instruction <= 0xffff)
7302 inst.instruction = THUMB_OP32 (inst.instruction);
7303 inst.instruction |= inst.operands[0].reg << 8;
7304 inst.instruction |= inst.operands[1].reg;
7305 inst.instruction |= inst.operands[2].imm << 4;
b99bd4ef 7306 }
c19d1205 7307 else
b99bd4ef 7308 {
c19d1205
ZW
7309 constraint (inst.operands[2].present && inst.operands[2].imm != 0,
7310 _("Thumb encoding does not support rotation"));
7311 constraint (1, BAD_HIREG);
b99bd4ef 7312 }
c19d1205 7313}
b99bd4ef 7314
c19d1205
ZW
7315static void
7316do_t_swi (void)
7317{
7318 inst.reloc.type = BFD_RELOC_ARM_SWI;
7319}
b99bd4ef 7320
92e90b6e
PB
7321static void
7322do_t_tb (void)
7323{
7324 int half;
7325
7326 half = (inst.instruction & 0x10) != 0;
7327 constraint (inst.operands[0].imm == 15,
7328 _("PC is not a valid index register"));
7329 constraint (!half && inst.operands[0].shifted,
7330 _("instruction does not allow shifted index"));
7331 constraint (half && !inst.operands[0].shifted,
7332 _("instruction requires shifted index"));
7333 inst.instruction |= (inst.operands[0].reg << 16) | inst.operands[0].imm;
7334}
7335
c19d1205
ZW
7336static void
7337do_t_usat (void)
7338{
7339 inst.instruction |= inst.operands[0].reg << 8;
7340 inst.instruction |= inst.operands[1].imm;
7341 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef 7342
c19d1205 7343 if (inst.operands[3].present)
b99bd4ef 7344 {
c19d1205
ZW
7345 constraint (inst.reloc.exp.X_op != O_constant,
7346 _("expression too complex"));
7347 if (inst.reloc.exp.X_add_number != 0)
7348 {
7349 if (inst.operands[3].shift_kind == SHIFT_ASR)
7350 inst.instruction |= 0x00200000; /* sh bit */
b99bd4ef 7351
c19d1205
ZW
7352 inst.instruction |= (inst.reloc.exp.X_add_number & 0x1c) << 10;
7353 inst.instruction |= (inst.reloc.exp.X_add_number & 0x03) << 6;
7354 }
7355 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 7356 }
b99bd4ef
NC
7357}
7358
7359static void
c19d1205 7360do_t_usat16 (void)
b99bd4ef 7361{
c19d1205
ZW
7362 inst.instruction |= inst.operands[0].reg << 8;
7363 inst.instruction |= inst.operands[1].imm;
7364 inst.instruction |= inst.operands[2].reg << 16;
b99bd4ef 7365}
c19d1205
ZW
7366\f
7367/* Overall per-instruction processing. */
7368
7369/* We need to be able to fix up arbitrary expressions in some statements.
7370 This is so that we can handle symbols that are an arbitrary distance from
7371 the pc. The most common cases are of the form ((+/-sym -/+ . - 8) & mask),
7372 which returns part of an address in a form which will be valid for
7373 a data instruction. We do this by pushing the expression into a symbol
7374 in the expr_section, and creating a fix for that. */
b99bd4ef
NC
7375
7376static void
c19d1205
ZW
7377fix_new_arm (fragS * frag,
7378 int where,
7379 short int size,
7380 expressionS * exp,
7381 int pc_rel,
7382 int reloc)
b99bd4ef 7383{
c19d1205 7384 fixS * new_fix;
b99bd4ef 7385
c19d1205 7386 switch (exp->X_op)
b99bd4ef 7387 {
c19d1205
ZW
7388 case O_constant:
7389 case O_symbol:
7390 case O_add:
7391 case O_subtract:
7392 new_fix = fix_new_exp (frag, where, size, exp, pc_rel, reloc);
7393 break;
b99bd4ef 7394
c19d1205
ZW
7395 default:
7396 new_fix = fix_new (frag, where, size, make_expr_symbol (exp), 0,
7397 pc_rel, reloc);
7398 break;
b99bd4ef
NC
7399 }
7400
c19d1205
ZW
7401 /* Mark whether the fix is to a THUMB instruction, or an ARM
7402 instruction. */
adbaf948 7403 new_fix->tc_fix_data = thumb_mode;
b99bd4ef
NC
7404}
7405
7406static void
c19d1205 7407output_inst (const char * str)
b99bd4ef 7408{
c19d1205 7409 char * to = NULL;
b99bd4ef 7410
c19d1205 7411 if (inst.error)
b99bd4ef 7412 {
c19d1205 7413 as_bad ("%s -- `%s'", inst.error, str);
b99bd4ef
NC
7414 return;
7415 }
c19d1205
ZW
7416 if (inst.size == 0)
7417 return;
b99bd4ef 7418
c19d1205
ZW
7419 to = frag_more (inst.size);
7420
7421 if (thumb_mode && (inst.size > THUMB_SIZE))
b99bd4ef 7422 {
c19d1205
ZW
7423 assert (inst.size == (2 * THUMB_SIZE));
7424 md_number_to_chars (to, inst.instruction >> 16, THUMB_SIZE);
7425 md_number_to_chars (to + THUMB_SIZE, inst.instruction, THUMB_SIZE);
b99bd4ef 7426 }
c19d1205 7427 else if (inst.size > INSN_SIZE)
b99bd4ef 7428 {
c19d1205
ZW
7429 assert (inst.size == (2 * INSN_SIZE));
7430 md_number_to_chars (to, inst.instruction, INSN_SIZE);
7431 md_number_to_chars (to + INSN_SIZE, inst.instruction, INSN_SIZE);
b99bd4ef 7432 }
c19d1205
ZW
7433 else
7434 md_number_to_chars (to, inst.instruction, inst.size);
b99bd4ef 7435
c19d1205
ZW
7436 if (inst.reloc.type != BFD_RELOC_UNUSED)
7437 fix_new_arm (frag_now, to - frag_now->fr_literal,
7438 inst.size, & inst.reloc.exp, inst.reloc.pc_rel,
7439 inst.reloc.type);
b99bd4ef 7440
c19d1205
ZW
7441#ifdef OBJ_ELF
7442 dwarf2_emit_insn (inst.size);
7443#endif
7444}
b99bd4ef 7445
c19d1205
ZW
7446/* Tag values used in struct asm_opcode's tag field. */
7447enum opcode_tag
7448{
7449 OT_unconditional, /* Instruction cannot be conditionalized.
7450 The ARM condition field is still 0xE. */
7451 OT_unconditionalF, /* Instruction cannot be conditionalized
7452 and carries 0xF in its ARM condition field. */
7453 OT_csuffix, /* Instruction takes a conditional suffix. */
7454 OT_cinfix3, /* Instruction takes a conditional infix,
7455 beginning at character index 3. (In
7456 unified mode, it becomes a suffix.) */
7457 OT_csuf_or_in3, /* Instruction takes either a conditional
7458 suffix or an infix at character index 3.
7459 (In unified mode, a suffix only. */
7460 OT_odd_infix_unc, /* This is the unconditional variant of an
7461 instruction that takes a conditional infix
7462 at an unusual position. In unified mode,
7463 this variant will accept a suffix. */
7464 OT_odd_infix_0 /* Values greater than or equal to OT_odd_infix_0
7465 are the conditional variants of instructions that
7466 take conditional infixes in unusual positions.
7467 The infix appears at character index
7468 (tag - OT_odd_infix_0). These are not accepted
7469 in unified mode. */
7470};
b99bd4ef 7471
c19d1205
ZW
7472/* Subroutine of md_assemble, responsible for looking up the primary
7473 opcode from the mnemonic the user wrote. STR points to the
7474 beginning of the mnemonic.
7475
7476 This is not simply a hash table lookup, because of conditional
7477 variants. Most instructions have conditional variants, which are
7478 expressed with a _conditional affix_ to the mnemonic. If we were
7479 to encode each conditional variant as a literal string in the opcode
7480 table, it would have approximately 20,000 entries.
7481
7482 Most mnemonics take this affix as a suffix, and in unified syntax,
7483 'most' is upgraded to 'all'. However, in the divided syntax, some
7484 instructions take the affix as an infix, notably the s-variants of
7485 the arithmetic instructions. Of those instructions, all but six
7486 have the infix appear after the third character of the mnemonic.
7487
7488 Accordingly, the algorithm for looking up primary opcodes given
7489 an identifier is:
7490
7491 1. Look up the identifier in the opcode table.
7492 If we find a match, go to step U.
7493
7494 2. Look up the last two characters of the identifier in the
7495 conditions table. If we find a match, look up the first N-2
7496 characters of the identifier in the opcode table. If we
7497 find a match, go to step CE.
7498
7499 3. Look up the fourth and fifth characters of the identifier in
7500 the conditions table. If we find a match, extract those
7501 characters from the identifier, and look up the remaining
7502 characters in the opcode table. If we find a match, go
7503 to step CM.
7504
7505 4. Fail.
7506
7507 U. Examine the tag field of the opcode structure, in case this is
7508 one of the six instructions with its conditional infix in an
7509 unusual place. If it is, the tag tells us where to find the
7510 infix; look it up in the conditions table and set inst.cond
7511 accordingly. Otherwise, this is an unconditional instruction.
7512 Again set inst.cond accordingly. Return the opcode structure.
7513
7514 CE. Examine the tag field to make sure this is an instruction that
7515 should receive a conditional suffix. If it is not, fail.
7516 Otherwise, set inst.cond from the suffix we already looked up,
7517 and return the opcode structure.
7518
7519 CM. Examine the tag field to make sure this is an instruction that
7520 should receive a conditional infix after the third character.
7521 If it is not, fail. Otherwise, undo the edits to the current
7522 line of input and proceed as for case CE. */
7523
7524static const struct asm_opcode *
7525opcode_lookup (char **str)
7526{
7527 char *end, *base;
7528 char *affix;
7529 const struct asm_opcode *opcode;
7530 const struct asm_cond *cond;
7531
7532 /* Scan up to the end of the mnemonic, which must end in white space,
7533 '.' (in unified mode only), or end of string. */
7534 for (base = end = *str; *end != '\0'; end++)
7535 if (*end == ' ' || (unified_syntax && *end == '.'))
7536 break;
b99bd4ef 7537
c19d1205
ZW
7538 if (end == base)
7539 return 0;
b99bd4ef 7540
c19d1205
ZW
7541 /* Handle a possible width suffix. */
7542 if (end[0] == '.')
b99bd4ef 7543 {
c19d1205
ZW
7544 if (end[1] == 'w' && (end[2] == ' ' || end[2] == '\0'))
7545 inst.size_req = 4;
7546 else if (end[1] == 'n' && (end[2] == ' ' || end[2] == '\0'))
7547 inst.size_req = 2;
7548 else
7549 return 0;
b99bd4ef 7550
c19d1205 7551 *str = end + 2;
b99bd4ef 7552 }
c19d1205
ZW
7553 else
7554 *str = end;
b99bd4ef 7555
c19d1205
ZW
7556 /* Look for unaffixed or special-case affixed mnemonic. */
7557 opcode = hash_find_n (arm_ops_hsh, base, end - base);
7558 if (opcode)
b99bd4ef 7559 {
c19d1205
ZW
7560 /* step U */
7561 if (opcode->tag < OT_odd_infix_0)
b99bd4ef 7562 {
c19d1205
ZW
7563 inst.cond = COND_ALWAYS;
7564 return opcode;
b99bd4ef 7565 }
b99bd4ef 7566
c19d1205
ZW
7567 if (unified_syntax)
7568 as_warn (_("conditional infixes are deprecated in unified syntax"));
7569 affix = base + (opcode->tag - OT_odd_infix_0);
7570 cond = hash_find_n (arm_cond_hsh, affix, 2);
7571 assert (cond);
b99bd4ef 7572
c19d1205
ZW
7573 inst.cond = cond->value;
7574 return opcode;
7575 }
b99bd4ef 7576
c19d1205
ZW
7577 /* Cannot have a conditional suffix on a mnemonic of less than two
7578 characters. */
7579 if (end - base < 3)
7580 return 0;
b99bd4ef 7581
c19d1205
ZW
7582 /* Look for suffixed mnemonic. */
7583 affix = end - 2;
7584 cond = hash_find_n (arm_cond_hsh, affix, 2);
7585 opcode = hash_find_n (arm_ops_hsh, base, affix - base);
7586 if (opcode && cond)
7587 {
7588 /* step CE */
7589 switch (opcode->tag)
7590 {
7591 case OT_cinfix3:
7592 case OT_odd_infix_unc:
7593 if (!unified_syntax)
7594 return 0;
7595 /* else fall through */
7596
7597 case OT_csuffix:
7598 case OT_csuf_or_in3:
7599 inst.cond = cond->value;
7600 return opcode;
7601
7602 case OT_unconditional:
7603 case OT_unconditionalF:
7604 /* delayed diagnostic */
7605 inst.error = BAD_COND;
7606 inst.cond = COND_ALWAYS;
7607 return opcode;
b99bd4ef 7608
c19d1205
ZW
7609 default:
7610 return 0;
7611 }
7612 }
b99bd4ef 7613
c19d1205
ZW
7614 /* Cannot have a usual-position infix on a mnemonic of less than
7615 six characters (five would be a suffix). */
7616 if (end - base < 6)
7617 return 0;
b99bd4ef 7618
c19d1205
ZW
7619 /* Look for infixed mnemonic in the usual position. */
7620 affix = base + 3;
7621 cond = hash_find_n (arm_cond_hsh, affix, 2);
7622 if (cond)
b99bd4ef 7623 {
c19d1205
ZW
7624 char save[2];
7625 memcpy (save, affix, 2);
7626 memmove (affix, affix + 2, (end - affix) - 2);
7627 opcode = hash_find_n (arm_ops_hsh, base, (end - base) - 2);
7628 memmove (affix + 2, affix, (end - affix) - 2);
7629 memcpy (affix, save, 2);
b99bd4ef 7630 }
c19d1205 7631 if (opcode && (opcode->tag == OT_cinfix3 || opcode->tag == OT_csuf_or_in3))
b99bd4ef 7632 {
c19d1205
ZW
7633 /* step CM */
7634 if (unified_syntax)
7635 as_warn (_("conditional infixes are deprecated in unified syntax"));
7636
7637 inst.cond = cond->value;
7638 return opcode;
b99bd4ef
NC
7639 }
7640
c19d1205 7641 return 0;
b99bd4ef
NC
7642}
7643
c19d1205
ZW
7644void
7645md_assemble (char *str)
b99bd4ef 7646{
c19d1205
ZW
7647 char *p = str;
7648 const struct asm_opcode * opcode;
b99bd4ef 7649
c19d1205
ZW
7650 /* Align the previous label if needed. */
7651 if (last_label_seen != NULL)
b99bd4ef 7652 {
c19d1205
ZW
7653 symbol_set_frag (last_label_seen, frag_now);
7654 S_SET_VALUE (last_label_seen, (valueT) frag_now_fix ());
7655 S_SET_SEGMENT (last_label_seen, now_seg);
b99bd4ef
NC
7656 }
7657
c19d1205
ZW
7658 memset (&inst, '\0', sizeof (inst));
7659 inst.reloc.type = BFD_RELOC_UNUSED;
b99bd4ef 7660
c19d1205
ZW
7661 opcode = opcode_lookup (&p);
7662 if (!opcode)
b99bd4ef 7663 {
c19d1205
ZW
7664 /* It wasn't an instruction, but it might be a register alias of
7665 the form alias .req reg. */
7666 if (!create_register_alias (str, p))
7667 as_bad (_("bad instruction `%s'"), str);
b99bd4ef 7668
b99bd4ef
NC
7669 return;
7670 }
7671
c19d1205 7672 if (thumb_mode)
b99bd4ef 7673 {
c19d1205
ZW
7674 /* Check that this instruction is supported for this CPU. */
7675 if (thumb_mode == 1 && (opcode->tvariant & cpu_variant) == 0)
b99bd4ef 7676 {
c19d1205 7677 as_bad (_("selected processor does not support `%s'"), str);
b99bd4ef
NC
7678 return;
7679 }
c19d1205
ZW
7680 if (inst.cond != COND_ALWAYS && !unified_syntax
7681 && opcode->tencode != do_t_branch)
b99bd4ef 7682 {
c19d1205 7683 as_bad (_("Thumb does not support conditional execution"));
b99bd4ef
NC
7684 return;
7685 }
7686
c19d1205
ZW
7687 mapping_state (MAP_THUMB);
7688 inst.instruction = opcode->tvalue;
7689
7690 if (!parse_operands (p, opcode->operands))
7691 opcode->tencode ();
7692
7693 if (!inst.error)
b99bd4ef 7694 {
c19d1205
ZW
7695 assert (inst.instruction < 0xe800 || inst.instruction > 0xffff);
7696 inst.size = (inst.instruction > 0xffff ? 4 : 2);
7697 if (inst.size_req && inst.size_req != inst.size)
b99bd4ef 7698 {
c19d1205 7699 as_bad (_("cannot honor width suffix -- `%s'"), str);
b99bd4ef
NC
7700 return;
7701 }
7702 }
c19d1205
ZW
7703 }
7704 else
7705 {
7706 /* Check that this instruction is supported for this CPU. */
7707 if ((opcode->avariant & cpu_variant) == 0)
b99bd4ef 7708 {
c19d1205
ZW
7709 as_bad (_("selected processor does not support `%s'"), str);
7710 return;
b99bd4ef 7711 }
c19d1205 7712 if (inst.size_req)
b99bd4ef 7713 {
c19d1205
ZW
7714 as_bad (_("width suffixes are invalid in ARM mode -- `%s'"), str);
7715 return;
b99bd4ef
NC
7716 }
7717
c19d1205
ZW
7718 mapping_state (MAP_ARM);
7719 inst.instruction = opcode->avalue;
7720 if (opcode->tag == OT_unconditionalF)
7721 inst.instruction |= 0xF << 28;
7722 else
7723 inst.instruction |= inst.cond << 28;
7724 inst.size = INSN_SIZE;
7725 if (!parse_operands (p, opcode->operands))
7726 opcode->aencode ();
b99bd4ef 7727 }
c19d1205
ZW
7728 output_inst (str);
7729}
b99bd4ef 7730
c19d1205
ZW
7731/* Various frobbings of labels and their addresses. */
7732
7733void
7734arm_start_line_hook (void)
7735{
7736 last_label_seen = NULL;
b99bd4ef
NC
7737}
7738
c19d1205
ZW
7739void
7740arm_frob_label (symbolS * sym)
b99bd4ef 7741{
c19d1205 7742 last_label_seen = sym;
b99bd4ef 7743
c19d1205 7744 ARM_SET_THUMB (sym, thumb_mode);
b99bd4ef 7745
c19d1205
ZW
7746#if defined OBJ_COFF || defined OBJ_ELF
7747 ARM_SET_INTERWORK (sym, support_interwork);
7748#endif
b99bd4ef 7749
c19d1205
ZW
7750 /* Note - do not allow local symbols (.Lxxx) to be labeled
7751 as Thumb functions. This is because these labels, whilst
7752 they exist inside Thumb code, are not the entry points for
7753 possible ARM->Thumb calls. Also, these labels can be used
7754 as part of a computed goto or switch statement. eg gcc
7755 can generate code that looks like this:
b99bd4ef 7756
c19d1205
ZW
7757 ldr r2, [pc, .Laaa]
7758 lsl r3, r3, #2
7759 ldr r2, [r3, r2]
7760 mov pc, r2
b99bd4ef 7761
c19d1205
ZW
7762 .Lbbb: .word .Lxxx
7763 .Lccc: .word .Lyyy
7764 ..etc...
7765 .Laaa: .word Lbbb
b99bd4ef 7766
c19d1205
ZW
7767 The first instruction loads the address of the jump table.
7768 The second instruction converts a table index into a byte offset.
7769 The third instruction gets the jump address out of the table.
7770 The fourth instruction performs the jump.
b99bd4ef 7771
c19d1205
ZW
7772 If the address stored at .Laaa is that of a symbol which has the
7773 Thumb_Func bit set, then the linker will arrange for this address
7774 to have the bottom bit set, which in turn would mean that the
7775 address computation performed by the third instruction would end
7776 up with the bottom bit set. Since the ARM is capable of unaligned
7777 word loads, the instruction would then load the incorrect address
7778 out of the jump table, and chaos would ensue. */
7779 if (label_is_thumb_function_name
7780 && (S_GET_NAME (sym)[0] != '.' || S_GET_NAME (sym)[1] != 'L')
7781 && (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
b99bd4ef 7782 {
c19d1205
ZW
7783 /* When the address of a Thumb function is taken the bottom
7784 bit of that address should be set. This will allow
7785 interworking between Arm and Thumb functions to work
7786 correctly. */
b99bd4ef 7787
c19d1205 7788 THUMB_SET_FUNC (sym, 1);
b99bd4ef 7789
c19d1205 7790 label_is_thumb_function_name = FALSE;
b99bd4ef 7791 }
b99bd4ef
NC
7792}
7793
c19d1205
ZW
7794int
7795arm_data_in_code (void)
b99bd4ef 7796{
c19d1205 7797 if (thumb_mode && ! strncmp (input_line_pointer + 1, "data:", 5))
b99bd4ef 7798 {
c19d1205
ZW
7799 *input_line_pointer = '/';
7800 input_line_pointer += 5;
7801 *input_line_pointer = 0;
7802 return 1;
b99bd4ef
NC
7803 }
7804
c19d1205 7805 return 0;
b99bd4ef
NC
7806}
7807
c19d1205
ZW
7808char *
7809arm_canonicalize_symbol_name (char * name)
b99bd4ef 7810{
c19d1205 7811 int len;
b99bd4ef 7812
c19d1205
ZW
7813 if (thumb_mode && (len = strlen (name)) > 5
7814 && streq (name + len - 5, "/data"))
7815 *(name + len - 5) = 0;
b99bd4ef 7816
c19d1205 7817 return name;
b99bd4ef 7818}
c19d1205
ZW
7819\f
7820/* Table of all register names defined by default. The user can
7821 define additional names with .req. Note that all register names
7822 should appear in both upper and lowercase variants. Some registers
7823 also have mixed-case names. */
b99bd4ef 7824
c19d1205
ZW
7825#define REGDEF(s,n,t) { #s, n, REG_TYPE_##t, TRUE }
7826#define REGNUM(p,n,t) REGDEF(p##n, n, t)
7827#define REGSET(p,t) \
7828 REGNUM(p, 0,t), REGNUM(p, 1,t), REGNUM(p, 2,t), REGNUM(p, 3,t), \
7829 REGNUM(p, 4,t), REGNUM(p, 5,t), REGNUM(p, 6,t), REGNUM(p, 7,t), \
7830 REGNUM(p, 8,t), REGNUM(p, 9,t), REGNUM(p,10,t), REGNUM(p,11,t), \
7831 REGNUM(p,12,t), REGNUM(p,13,t), REGNUM(p,14,t), REGNUM(p,15,t)
7ed4c4c5 7832
c19d1205 7833static const struct reg_entry reg_names[] =
7ed4c4c5 7834{
c19d1205
ZW
7835 /* ARM integer registers. */
7836 REGSET(r, RN), REGSET(R, RN),
7ed4c4c5 7837
c19d1205
ZW
7838 /* ATPCS synonyms. */
7839 REGDEF(a1,0,RN), REGDEF(a2,1,RN), REGDEF(a3, 2,RN), REGDEF(a4, 3,RN),
7840 REGDEF(v1,4,RN), REGDEF(v2,5,RN), REGDEF(v3, 6,RN), REGDEF(v4, 7,RN),
7841 REGDEF(v5,8,RN), REGDEF(v6,9,RN), REGDEF(v7,10,RN), REGDEF(v8,11,RN),
7ed4c4c5 7842
c19d1205
ZW
7843 REGDEF(A1,0,RN), REGDEF(A2,1,RN), REGDEF(A3, 2,RN), REGDEF(A4, 3,RN),
7844 REGDEF(V1,4,RN), REGDEF(V2,5,RN), REGDEF(V3, 6,RN), REGDEF(V4, 7,RN),
7845 REGDEF(V5,8,RN), REGDEF(V6,9,RN), REGDEF(V7,10,RN), REGDEF(V8,11,RN),
7ed4c4c5 7846
c19d1205
ZW
7847 /* Well-known aliases. */
7848 REGDEF(wr, 7,RN), REGDEF(sb, 9,RN), REGDEF(sl,10,RN), REGDEF(fp,11,RN),
7849 REGDEF(ip,12,RN), REGDEF(sp,13,RN), REGDEF(lr,14,RN), REGDEF(pc,15,RN),
7850
7851 REGDEF(WR, 7,RN), REGDEF(SB, 9,RN), REGDEF(SL,10,RN), REGDEF(FP,11,RN),
7852 REGDEF(IP,12,RN), REGDEF(SP,13,RN), REGDEF(LR,14,RN), REGDEF(PC,15,RN),
7853
7854 /* Coprocessor numbers. */
7855 REGSET(p, CP), REGSET(P, CP),
7856
7857 /* Coprocessor register numbers. The "cr" variants are for backward
7858 compatibility. */
7859 REGSET(c, CN), REGSET(C, CN),
7860 REGSET(cr, CN), REGSET(CR, CN),
7861
7862 /* FPA registers. */
7863 REGNUM(f,0,FN), REGNUM(f,1,FN), REGNUM(f,2,FN), REGNUM(f,3,FN),
7864 REGNUM(f,4,FN), REGNUM(f,5,FN), REGNUM(f,6,FN), REGNUM(f,7, FN),
7865
7866 REGNUM(F,0,FN), REGNUM(F,1,FN), REGNUM(F,2,FN), REGNUM(F,3,FN),
7867 REGNUM(F,4,FN), REGNUM(F,5,FN), REGNUM(F,6,FN), REGNUM(F,7, FN),
7868
7869 /* VFP SP registers. */
7870 REGSET(s,VFS),
7871 REGNUM(s,16,VFS), REGNUM(s,17,VFS), REGNUM(s,18,VFS), REGNUM(s,19,VFS),
7872 REGNUM(s,20,VFS), REGNUM(s,21,VFS), REGNUM(s,22,VFS), REGNUM(s,23,VFS),
7873 REGNUM(s,24,VFS), REGNUM(s,25,VFS), REGNUM(s,26,VFS), REGNUM(s,27,VFS),
7874 REGNUM(s,28,VFS), REGNUM(s,29,VFS), REGNUM(s,30,VFS), REGNUM(s,31,VFS),
7875
7876 REGSET(S,VFS),
7877 REGNUM(S,16,VFS), REGNUM(S,17,VFS), REGNUM(S,18,VFS), REGNUM(S,19,VFS),
7878 REGNUM(S,20,VFS), REGNUM(S,21,VFS), REGNUM(S,22,VFS), REGNUM(S,23,VFS),
7879 REGNUM(S,24,VFS), REGNUM(S,25,VFS), REGNUM(S,26,VFS), REGNUM(S,27,VFS),
7880 REGNUM(S,28,VFS), REGNUM(S,29,VFS), REGNUM(S,30,VFS), REGNUM(S,31,VFS),
7881
7882 /* VFP DP Registers. */
7883 REGSET(d,VFD), REGSET(D,VFS),
7884
7885 /* VFP control registers. */
7886 REGDEF(fpsid,0,VFC), REGDEF(fpscr,1,VFC), REGDEF(fpexc,8,VFC),
7887 REGDEF(FPSID,0,VFC), REGDEF(FPSCR,1,VFC), REGDEF(FPEXC,8,VFC),
7888
7889 /* Maverick DSP coprocessor registers. */
7890 REGSET(mvf,MVF), REGSET(mvd,MVD), REGSET(mvfx,MVFX), REGSET(mvdx,MVDX),
7891 REGSET(MVF,MVF), REGSET(MVD,MVD), REGSET(MVFX,MVFX), REGSET(MVDX,MVDX),
7892
7893 REGNUM(mvax,0,MVAX), REGNUM(mvax,1,MVAX),
7894 REGNUM(mvax,2,MVAX), REGNUM(mvax,3,MVAX),
7895 REGDEF(dspsc,0,DSPSC),
7896
7897 REGNUM(MVAX,0,MVAX), REGNUM(MVAX,1,MVAX),
7898 REGNUM(MVAX,2,MVAX), REGNUM(MVAX,3,MVAX),
7899 REGDEF(DSPSC,0,DSPSC),
7900
7901 /* iWMMXt data registers - p0, c0-15. */
7902 REGSET(wr,MMXWR), REGSET(wR,MMXWR), REGSET(WR, MMXWR),
7903
7904 /* iWMMXt control registers - p1, c0-3. */
7905 REGDEF(wcid, 0,MMXWC), REGDEF(wCID, 0,MMXWC), REGDEF(WCID, 0,MMXWC),
7906 REGDEF(wcon, 1,MMXWC), REGDEF(wCon, 1,MMXWC), REGDEF(WCON, 1,MMXWC),
7907 REGDEF(wcssf, 2,MMXWC), REGDEF(wCSSF, 2,MMXWC), REGDEF(WCSSF, 2,MMXWC),
7908 REGDEF(wcasf, 3,MMXWC), REGDEF(wCASF, 3,MMXWC), REGDEF(WCASF, 3,MMXWC),
7909
7910 /* iWMMXt scalar (constant/offset) registers - p1, c8-11. */
7911 REGDEF(wcgr0, 8,MMXWCG), REGDEF(wCGR0, 8,MMXWCG), REGDEF(WCGR0, 8,MMXWCG),
7912 REGDEF(wcgr1, 9,MMXWCG), REGDEF(wCGR1, 9,MMXWCG), REGDEF(WCGR1, 9,MMXWCG),
7913 REGDEF(wcgr2,10,MMXWCG), REGDEF(wCGR2,10,MMXWCG), REGDEF(WCGR2,10,MMXWCG),
7914 REGDEF(wcgr3,11,MMXWCG), REGDEF(wCGR3,11,MMXWCG), REGDEF(WCGR3,11,MMXWCG),
7915
7916 /* XScale accumulator registers. */
7917 REGNUM(acc,0,XSCALE), REGNUM(ACC,0,XSCALE),
7918};
7919#undef REGDEF
7920#undef REGNUM
7921#undef REGSET
7ed4c4c5 7922
c19d1205
ZW
7923/* Table of all PSR suffixes. Bare "CPSR" and "SPSR" are handled
7924 within psr_required_here. */
7925static const struct asm_psr psrs[] =
7926{
7927 /* Backward compatibility notation. Note that "all" is no longer
7928 truly all possible PSR bits. */
7929 {"all", PSR_c | PSR_f},
7930 {"flg", PSR_f},
7931 {"ctl", PSR_c},
7932
7933 /* Individual flags. */
7934 {"f", PSR_f},
7935 {"c", PSR_c},
7936 {"x", PSR_x},
7937 {"s", PSR_s},
7938 /* Combinations of flags. */
7939 {"fs", PSR_f | PSR_s},
7940 {"fx", PSR_f | PSR_x},
7941 {"fc", PSR_f | PSR_c},
7942 {"sf", PSR_s | PSR_f},
7943 {"sx", PSR_s | PSR_x},
7944 {"sc", PSR_s | PSR_c},
7945 {"xf", PSR_x | PSR_f},
7946 {"xs", PSR_x | PSR_s},
7947 {"xc", PSR_x | PSR_c},
7948 {"cf", PSR_c | PSR_f},
7949 {"cs", PSR_c | PSR_s},
7950 {"cx", PSR_c | PSR_x},
7951 {"fsx", PSR_f | PSR_s | PSR_x},
7952 {"fsc", PSR_f | PSR_s | PSR_c},
7953 {"fxs", PSR_f | PSR_x | PSR_s},
7954 {"fxc", PSR_f | PSR_x | PSR_c},
7955 {"fcs", PSR_f | PSR_c | PSR_s},
7956 {"fcx", PSR_f | PSR_c | PSR_x},
7957 {"sfx", PSR_s | PSR_f | PSR_x},
7958 {"sfc", PSR_s | PSR_f | PSR_c},
7959 {"sxf", PSR_s | PSR_x | PSR_f},
7960 {"sxc", PSR_s | PSR_x | PSR_c},
7961 {"scf", PSR_s | PSR_c | PSR_f},
7962 {"scx", PSR_s | PSR_c | PSR_x},
7963 {"xfs", PSR_x | PSR_f | PSR_s},
7964 {"xfc", PSR_x | PSR_f | PSR_c},
7965 {"xsf", PSR_x | PSR_s | PSR_f},
7966 {"xsc", PSR_x | PSR_s | PSR_c},
7967 {"xcf", PSR_x | PSR_c | PSR_f},
7968 {"xcs", PSR_x | PSR_c | PSR_s},
7969 {"cfs", PSR_c | PSR_f | PSR_s},
7970 {"cfx", PSR_c | PSR_f | PSR_x},
7971 {"csf", PSR_c | PSR_s | PSR_f},
7972 {"csx", PSR_c | PSR_s | PSR_x},
7973 {"cxf", PSR_c | PSR_x | PSR_f},
7974 {"cxs", PSR_c | PSR_x | PSR_s},
7975 {"fsxc", PSR_f | PSR_s | PSR_x | PSR_c},
7976 {"fscx", PSR_f | PSR_s | PSR_c | PSR_x},
7977 {"fxsc", PSR_f | PSR_x | PSR_s | PSR_c},
7978 {"fxcs", PSR_f | PSR_x | PSR_c | PSR_s},
7979 {"fcsx", PSR_f | PSR_c | PSR_s | PSR_x},
7980 {"fcxs", PSR_f | PSR_c | PSR_x | PSR_s},
7981 {"sfxc", PSR_s | PSR_f | PSR_x | PSR_c},
7982 {"sfcx", PSR_s | PSR_f | PSR_c | PSR_x},
7983 {"sxfc", PSR_s | PSR_x | PSR_f | PSR_c},
7984 {"sxcf", PSR_s | PSR_x | PSR_c | PSR_f},
7985 {"scfx", PSR_s | PSR_c | PSR_f | PSR_x},
7986 {"scxf", PSR_s | PSR_c | PSR_x | PSR_f},
7987 {"xfsc", PSR_x | PSR_f | PSR_s | PSR_c},
7988 {"xfcs", PSR_x | PSR_f | PSR_c | PSR_s},
7989 {"xsfc", PSR_x | PSR_s | PSR_f | PSR_c},
7990 {"xscf", PSR_x | PSR_s | PSR_c | PSR_f},
7991 {"xcfs", PSR_x | PSR_c | PSR_f | PSR_s},
7992 {"xcsf", PSR_x | PSR_c | PSR_s | PSR_f},
7993 {"cfsx", PSR_c | PSR_f | PSR_s | PSR_x},
7994 {"cfxs", PSR_c | PSR_f | PSR_x | PSR_s},
7995 {"csfx", PSR_c | PSR_s | PSR_f | PSR_x},
7996 {"csxf", PSR_c | PSR_s | PSR_x | PSR_f},
7997 {"cxfs", PSR_c | PSR_x | PSR_f | PSR_s},
7998 {"cxsf", PSR_c | PSR_x | PSR_s | PSR_f},
7999};
8000
8001/* Table of all shift-in-operand names. */
8002static const struct asm_shift_name shift_names [] =
b99bd4ef 8003{
c19d1205
ZW
8004 { "asl", SHIFT_LSL }, { "ASL", SHIFT_LSL },
8005 { "lsl", SHIFT_LSL }, { "LSL", SHIFT_LSL },
8006 { "lsr", SHIFT_LSR }, { "LSR", SHIFT_LSR },
8007 { "asr", SHIFT_ASR }, { "ASR", SHIFT_ASR },
8008 { "ror", SHIFT_ROR }, { "ROR", SHIFT_ROR },
8009 { "rrx", SHIFT_RRX }, { "RRX", SHIFT_RRX }
8010};
b99bd4ef 8011
c19d1205
ZW
8012/* Table of all explicit relocation names. */
8013#ifdef OBJ_ELF
8014static struct reloc_entry reloc_names[] =
8015{
8016 { "got", BFD_RELOC_ARM_GOT32 }, { "GOT", BFD_RELOC_ARM_GOT32 },
8017 { "gotoff", BFD_RELOC_ARM_GOTOFF }, { "GOTOFF", BFD_RELOC_ARM_GOTOFF },
8018 { "plt", BFD_RELOC_ARM_PLT32 }, { "PLT", BFD_RELOC_ARM_PLT32 },
8019 { "target1", BFD_RELOC_ARM_TARGET1 }, { "TARGET1", BFD_RELOC_ARM_TARGET1 },
8020 { "target2", BFD_RELOC_ARM_TARGET2 }, { "TARGET2", BFD_RELOC_ARM_TARGET2 },
8021 { "sbrel", BFD_RELOC_ARM_SBREL32 }, { "SBREL", BFD_RELOC_ARM_SBREL32 },
8022 { "tlsgd", BFD_RELOC_ARM_TLS_GD32}, { "TLSGD", BFD_RELOC_ARM_TLS_GD32},
8023 { "tlsldm", BFD_RELOC_ARM_TLS_LDM32}, { "TLSLDM", BFD_RELOC_ARM_TLS_LDM32},
8024 { "tlsldo", BFD_RELOC_ARM_TLS_LDO32}, { "TLSLDO", BFD_RELOC_ARM_TLS_LDO32},
8025 { "gottpoff",BFD_RELOC_ARM_TLS_IE32}, { "GOTTPOFF",BFD_RELOC_ARM_TLS_IE32},
8026 { "tpoff", BFD_RELOC_ARM_TLS_LE32}, { "TPOFF", BFD_RELOC_ARM_TLS_LE32}
8027};
8028#endif
b99bd4ef 8029
c19d1205
ZW
8030/* Table of all conditional affixes. 0xF is not defined as a condition code. */
8031static const struct asm_cond conds[] =
8032{
8033 {"eq", 0x0},
8034 {"ne", 0x1},
8035 {"cs", 0x2}, {"hs", 0x2},
8036 {"cc", 0x3}, {"ul", 0x3}, {"lo", 0x3},
8037 {"mi", 0x4},
8038 {"pl", 0x5},
8039 {"vs", 0x6},
8040 {"vc", 0x7},
8041 {"hi", 0x8},
8042 {"ls", 0x9},
8043 {"ge", 0xa},
8044 {"lt", 0xb},
8045 {"gt", 0xc},
8046 {"le", 0xd},
8047 {"al", 0xe}
8048};
bfae80f2 8049
c19d1205
ZW
8050/* Table of ARM-format instructions. */
8051
8052/* Macros for gluing together operand strings. N.B. In all cases
8053 other than OPS0, the trailing OP_stop comes from default
8054 zero-initialization of the unspecified elements of the array. */
8055#define OPS0() { OP_stop, }
8056#define OPS1(a) { OP_##a, }
8057#define OPS2(a,b) { OP_##a,OP_##b, }
8058#define OPS3(a,b,c) { OP_##a,OP_##b,OP_##c, }
8059#define OPS4(a,b,c,d) { OP_##a,OP_##b,OP_##c,OP_##d, }
8060#define OPS5(a,b,c,d,e) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e, }
8061#define OPS6(a,b,c,d,e,f) { OP_##a,OP_##b,OP_##c,OP_##d,OP_##e,OP_##f, }
8062
8063/* These macros abstract out the exact format of the mnemonic table and
8064 save some repeated characters. */
8065
8066/* The normal sort of mnemonic; has a Thumb variant; takes a conditional suffix. */
8067#define TxCE(mnem, op, top, nops, ops, ae, te) \
8068 { #mnem, OPS##nops ops, OT_csuffix, 0x##op, top, ARM_VARIANT, \
1887dd22 8069 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
8070
8071/* Two variants of the above - TCE for a numeric Thumb opcode, tCE for
8072 a T_MNEM_xyz enumerator. */
8073#define TCE(mnem, aop, top, nops, ops, ae, te) \
8074 TxCE(mnem, aop, 0x##top, nops, ops, ae, te)
8075#define tCE(mnem, aop, top, nops, ops, ae, te) \
8076 TxCE(mnem, aop, T_MNEM_##top, nops, ops, ae, te)
8077
8078/* Second most common sort of mnemonic: has a Thumb variant, takes a conditional
8079 infix after the third character. */
8080#define TxC3(mnem, op, top, nops, ops, ae, te) \
8081 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, top, ARM_VARIANT, \
1887dd22 8082 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
8083#define TC3(mnem, aop, top, nops, ops, ae, te) \
8084 TxC3(mnem, aop, 0x##top, nops, ops, ae, te)
8085#define tC3(mnem, aop, top, nops, ops, ae, te) \
8086 TxC3(mnem, aop, T_MNEM_##top, nops, ops, ae, te)
8087
8088/* Mnemonic with a conditional infix in an unusual place. Each and every variant has to
8089 appear in the condition table. */
8090#define TxCM_(m1, m2, m3, op, top, nops, ops, ae, te) \
8091 { #m1 #m2 #m3, OPS##nops ops, sizeof(#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof(#m1) - 1, \
1887dd22 8092 0x##op, top, ARM_VARIANT, THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
8093
8094#define TxCM(m1, m2, op, top, nops, ops, ae, te) \
8095 TxCM_(m1, , m2, op, top, nops, ops, ae, te), \
8096 TxCM_(m1, eq, m2, op, top, nops, ops, ae, te), \
8097 TxCM_(m1, ne, m2, op, top, nops, ops, ae, te), \
8098 TxCM_(m1, cs, m2, op, top, nops, ops, ae, te), \
8099 TxCM_(m1, hs, m2, op, top, nops, ops, ae, te), \
8100 TxCM_(m1, cc, m2, op, top, nops, ops, ae, te), \
8101 TxCM_(m1, ul, m2, op, top, nops, ops, ae, te), \
8102 TxCM_(m1, lo, m2, op, top, nops, ops, ae, te), \
8103 TxCM_(m1, mi, m2, op, top, nops, ops, ae, te), \
8104 TxCM_(m1, pl, m2, op, top, nops, ops, ae, te), \
8105 TxCM_(m1, vs, m2, op, top, nops, ops, ae, te), \
8106 TxCM_(m1, vc, m2, op, top, nops, ops, ae, te), \
8107 TxCM_(m1, hi, m2, op, top, nops, ops, ae, te), \
8108 TxCM_(m1, ls, m2, op, top, nops, ops, ae, te), \
8109 TxCM_(m1, ge, m2, op, top, nops, ops, ae, te), \
8110 TxCM_(m1, lt, m2, op, top, nops, ops, ae, te), \
8111 TxCM_(m1, gt, m2, op, top, nops, ops, ae, te), \
8112 TxCM_(m1, le, m2, op, top, nops, ops, ae, te), \
8113 TxCM_(m1, al, m2, op, top, nops, ops, ae, te)
8114
8115#define TCM(m1,m2, aop, top, nops, ops, ae, te) \
8116 TxCM(m1,m2, aop, 0x##top, nops, ops, ae, te)
8117#define tCM(m1,m2, aop, top, nops, ops, ae, te) \
8118 TxCM(m1,m2, aop, T_MNEM_##top, nops, ops, ae, te)
8119
8120/* Mnemonic that cannot be conditionalized. The ARM condition-code
8121 field is still 0xE. */
8122#define TUE(mnem, op, top, nops, ops, ae, te) \
8123 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 8124 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
8125
8126/* Mnemonic that cannot be conditionalized, and bears 0xF in its ARM
8127 condition code field. */
8128#define TUF(mnem, op, top, nops, ops, ae, te) \
8129 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0x##top, ARM_VARIANT, \
1887dd22 8130 THUMB_VARIANT, do_##ae, do_##te }
c19d1205
ZW
8131
8132/* ARM-only variants of all the above. */
6a86118a
NC
8133#define CE(mnem, op, nops, ops, ae) \
8134 { #mnem, OPS##nops ops, OT_csuffix, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
8135
8136#define C3(mnem, op, nops, ops, ae) \
8137 { #mnem, OPS##nops ops, OT_cinfix3, 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
8138
8139#define xCM_(m1, m2, m3, op, nops, ops, ae) \
8140 { #m1 #m2 #m3, OPS##nops ops, \
8141 sizeof(#m2) == 1 ? OT_odd_infix_unc : OT_odd_infix_0 + sizeof(#m1) - 1, \
8142 0x##op, 0x0, ARM_VARIANT, 0, do_##ae, NULL }
8143
8144#define CM(m1, m2, op, nops, ops, ae) \
8145 xCM_(m1, , m2, op, nops, ops, ae), \
8146 xCM_(m1, eq, m2, op, nops, ops, ae), \
8147 xCM_(m1, ne, m2, op, nops, ops, ae), \
8148 xCM_(m1, cs, m2, op, nops, ops, ae), \
8149 xCM_(m1, hs, m2, op, nops, ops, ae), \
8150 xCM_(m1, cc, m2, op, nops, ops, ae), \
8151 xCM_(m1, ul, m2, op, nops, ops, ae), \
8152 xCM_(m1, lo, m2, op, nops, ops, ae), \
8153 xCM_(m1, mi, m2, op, nops, ops, ae), \
8154 xCM_(m1, pl, m2, op, nops, ops, ae), \
8155 xCM_(m1, vs, m2, op, nops, ops, ae), \
8156 xCM_(m1, vc, m2, op, nops, ops, ae), \
8157 xCM_(m1, hi, m2, op, nops, ops, ae), \
8158 xCM_(m1, ls, m2, op, nops, ops, ae), \
8159 xCM_(m1, ge, m2, op, nops, ops, ae), \
8160 xCM_(m1, lt, m2, op, nops, ops, ae), \
8161 xCM_(m1, gt, m2, op, nops, ops, ae), \
8162 xCM_(m1, le, m2, op, nops, ops, ae), \
8163 xCM_(m1, al, m2, op, nops, ops, ae)
8164
8165#define UE(mnem, op, nops, ops, ae) \
8166 { #mnem, OPS##nops ops, OT_unconditional, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
8167
8168#define UF(mnem, op, nops, ops, ae) \
8169 { #mnem, OPS##nops ops, OT_unconditionalF, 0x##op, 0, ARM_VARIANT, 0, do_##ae, NULL }
8170
c19d1205
ZW
8171#define do_0 0
8172
8173/* Thumb-only, unconditional. */
8174#define UT(mnem, op, nops, ops, te) TUE(mnem, 0, op, nops, ops, 0, te)
8175
8176/* ARM-only, takes either a suffix or a position-3 infix
8177 (for an FPA corner case). */
8178#define C3E(mnem, op, nops, ops, ae) \
8179 { #mnem, OPS##nops ops, OT_csuf_or_in3, 0x##op, 0, ARM_VARIANT, 0, do_##ae, 0 }
bfae80f2 8180
c19d1205 8181static const struct asm_opcode insns[] =
bfae80f2 8182{
c19d1205
ZW
8183#define ARM_VARIANT ARM_EXT_V1 /* Core ARM Instructions. */
8184#define THUMB_VARIANT ARM_EXT_V4T
8185 tCE(and, 0000000, and, 3, (RR, oRR, SH), arit, t_arit3c),
8186 tC3(ands, 0100000, ands, 3, (RR, oRR, SH), arit, t_arit3c),
8187 tCE(eor, 0200000, eor, 3, (RR, oRR, SH), arit, t_arit3c),
8188 tC3(eors, 0300000, eors, 3, (RR, oRR, SH), arit, t_arit3c),
8189 tCE(sub, 0400000, sub, 3, (RR, oRR, SH), arit, t_add_sub),
8190 tC3(subs, 0500000, subs, 3, (RR, oRR, SH), arit, t_add_sub),
8191 tCE(add, 0800000, add, 3, (RR, oRR, SH), arit, t_add_sub),
8192 tC3(adds, 0900000, adds, 3, (RR, oRR, SH), arit, t_add_sub),
8193 tCE(adc, 0a00000, adc, 3, (RR, oRR, SH), arit, t_arit3c),
8194 tC3(adcs, 0b00000, adcs, 3, (RR, oRR, SH), arit, t_arit3c),
8195 tCE(sbc, 0c00000, sbc, 3, (RR, oRR, SH), arit, t_arit3),
8196 tC3(sbcs, 0d00000, sbcs, 3, (RR, oRR, SH), arit, t_arit3),
8197 tCE(orr, 1800000, orr, 3, (RR, oRR, SH), arit, t_arit3c),
8198 tC3(orrs, 1900000, orrs, 3, (RR, oRR, SH), arit, t_arit3c),
8199 tCE(bic, 1c00000, bic, 3, (RR, oRR, SH), arit, t_arit3),
8200 tC3(bics, 1d00000, bics, 3, (RR, oRR, SH), arit, t_arit3),
8201
8202 /* The p-variants of tst/cmp/cmn/teq (below) are the pre-V6 mechanism
8203 for setting PSR flag bits. They are obsolete in V6 and do not
8204 have Thumb equivalents. */
8205 tCE(tst, 1100000, tst, 2, (RR, SH), cmp, t_mvn_tst),
8206 tC3(tsts, 1100000, tst, 2, (RR, SH), cmp, t_mvn_tst),
8207 C3(tstp, 110f000, 2, (RR, SH), cmp),
8208 tCE(cmp, 1500000, cmp, 2, (RR, SH), cmp, t_mov_cmp),
8209 tC3(cmps, 1500000, cmp, 2, (RR, SH), cmp, t_mov_cmp),
8210 C3(cmpp, 150f000, 2, (RR, SH), cmp),
8211 tCE(cmn, 1700000, cmn, 2, (RR, SH), cmp, t_mvn_tst),
8212 tC3(cmns, 1700000, cmn, 2, (RR, SH), cmp, t_mvn_tst),
8213 C3(cmnp, 170f000, 2, (RR, SH), cmp),
8214
8215 tCE(mov, 1a00000, mov, 2, (RR, SH), mov, t_mov_cmp),
8216 tC3(movs, 1b00000, movs, 2, (RR, SH), mov, t_mov_cmp),
8217 tCE(mvn, 1e00000, mvn, 2, (RR, SH), mov, t_mvn_tst),
8218 tC3(mvns, 1f00000, mvns, 2, (RR, SH), mov, t_mvn_tst),
8219
8220 tCE(ldr, 4100000, ldr, 2, (RR, ADDR), ldst, t_ldst),
8221 tC3(ldrb, 4500000, ldrb, 2, (RR, ADDR), ldst, t_ldst),
8222 tCE(str, 4000000, str, 2, (RR, ADDR), ldst, t_ldst),
8223 tC3(strb, 4400000, strb, 2, (RR, ADDR), ldst, t_ldst),
8224
8225 tC3(stmia, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
8226 tC3(stmea, 8800000, stmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
8227 tC3(ldmia, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
8228 tC3(ldmfd, 8900000, ldmia, 2, (RRw, REGLST), ldmstm, t_ldmstm),
8229
8230 TCE(swi, f000000, df00, 1, (EXPi), swi, t_swi),
2fc8bdac
ZW
8231 TCE(b, a000000, e000, 1, (EXPr), branch, t_branch),
8232 TCE(bl, b000000, f000f800, 1, (EXPr), branch, t_branch23),
bfae80f2 8233
c19d1205 8234 /* Pseudo ops. */
e9f89963 8235 tCE(adr, 28f0000, adr, 2, (RR, EXP), adr, t_adr),
2fc8bdac
ZW
8236 C3(adrl, 28f0000, 2, (RR, EXP), adrl),
8237 tCE(nop, 1a00000, nop, 1, (oI255c), nop, t_nop),
c19d1205
ZW
8238
8239 /* Thumb-compatibility pseudo ops. */
8240 tCE(lsl, 1a00000, lsl, 3, (RR, oRR, SH), shift, t_shift),
8241 tC3(lsls, 1b00000, lsls, 3, (RR, oRR, SH), shift, t_shift),
8242 tCE(lsr, 1a00020, lsr, 3, (RR, oRR, SH), shift, t_shift),
8243 tC3(lsrs, 1b00020, lsrs, 3, (RR, oRR, SH), shift, t_shift),
8244 tCE(asr, 1a00040, asr, 3, (RR, oRR, SH), shift, t_shift),
2fc8bdac 8245 tC3(asrs, 1b00040, asrs, 3, (RR, oRR, SH), shift, t_shift),
c19d1205
ZW
8246 tCE(ror, 1a00060, ror, 3, (RR, oRR, SH), shift, t_shift),
8247 tC3(rors, 1b00060, rors, 3, (RR, oRR, SH), shift, t_shift),
8248 tCE(neg, 2600000, neg, 2, (RR, RR), rd_rn, t_neg),
8249 tC3(negs, 2700000, negs, 2, (RR, RR), rd_rn, t_neg),
8250 tCE(push, 92d0000, push, 1, (REGLST), push_pop, t_push_pop),
8251 tCE(pop, 8bd0000, pop, 1, (REGLST), push_pop, t_push_pop),
8252
8253#undef THUMB_VARIANT
8254#define THUMB_VARIANT ARM_EXT_V6
2fc8bdac 8255 TCE(cpy, 1a00000, 4600, 2, (RR, RR), rd_rm, t_cpy),
c19d1205
ZW
8256
8257 /* V1 instructions with no Thumb analogue prior to V6T2. */
8258#undef THUMB_VARIANT
8259#define THUMB_VARIANT ARM_EXT_V6T2
8260 TCE(rsb, 0600000, ebc00000, 3, (RR, oRR, SH), arit, t_rsb),
8261 TC3(rsbs, 0700000, ebd00000, 3, (RR, oRR, SH), arit, t_rsb),
8262 TCE(teq, 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
8263 TC3(teqs, 1300000, ea900f00, 2, (RR, SH), cmp, t_mvn_tst),
8264 C3(teqp, 130f000, 2, (RR, SH), cmp),
8265
8266 TC3(ldrt, 4300000, f8500e00, 2, (RR, ADDR), ldstt, t_ldstt),
8267 TC3(ldrbt, 4700000, f8300e00, 2, (RR, ADDR), ldstt, t_ldstt),
8268 TC3(strt, 4200000, f8400e00, 2, (RR, ADDR), ldstt, t_ldstt),
8269 TC3(strbt, 4600000, f8200e00, 2, (RR, ADDR), ldstt, t_ldstt),
8270
8271 TC3(stmdb, 9000000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
2fc8bdac 8272 TC3(stmfd, 9000000, e9100000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
c19d1205
ZW
8273
8274 TC3(ldmdb, 9100000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
8275 TC3(ldmea, 9100000, e9000000, 2, (RRw, REGLST), ldmstm, t_ldmstm),
8276
8277 /* V1 instructions with no Thumb analogue at all. */
8278 CE(rsc, 0e00000, 3, (RR, oRR, SH), arit),
8279 C3(rscs, 0f00000, 3, (RR, oRR, SH), arit),
8280
8281 C3(stmib, 9800000, 2, (RRw, REGLST), ldmstm),
8282 C3(stmfa, 9800000, 2, (RRw, REGLST), ldmstm),
8283 C3(stmda, 8000000, 2, (RRw, REGLST), ldmstm),
8284 C3(stmed, 8000000, 2, (RRw, REGLST), ldmstm),
8285 C3(ldmib, 9900000, 2, (RRw, REGLST), ldmstm),
8286 C3(ldmed, 9900000, 2, (RRw, REGLST), ldmstm),
8287 C3(ldmda, 8100000, 2, (RRw, REGLST), ldmstm),
8288 C3(ldmfa, 8100000, 2, (RRw, REGLST), ldmstm),
8289
8290#undef ARM_VARIANT
8291#define ARM_VARIANT ARM_EXT_V2 /* ARM 2 - multiplies. */
8292#undef THUMB_VARIANT
8293#define THUMB_VARIANT ARM_EXT_V4T
8294 tCE(mul, 0000090, mul, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
8295 tC3(muls, 0100090, muls, 3, (RRnpc, RRnpc, oRR), mul, t_mul),
8296
8297#undef THUMB_VARIANT
8298#define THUMB_VARIANT ARM_EXT_V6T2
8299 TCE(mla, 0200090, fb000000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
8300 C3(mlas, 0300090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas),
8301
8302 /* Generic coprocessor instructions. */
8303 TCE(cdp, e000000, ee000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
8304 TCE(ldc, c100000, ec100000, 3, (RCP, RCN, ADDR), lstc, lstc),
8305 TC3(ldcl, c500000, ec500000, 3, (RCP, RCN, ADDR), lstc, lstc),
8306 TCE(stc, c000000, ec000000, 3, (RCP, RCN, ADDR), lstc, lstc),
8307 TC3(stcl, c400000, ec400000, 3, (RCP, RCN, ADDR), lstc, lstc),
8308 TCE(mcr, e000010, ee000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
8309 TCE(mrc, e100010, ee100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
8310
8311#undef ARM_VARIANT
8312#define ARM_VARIANT ARM_EXT_V2S /* ARM 3 - swp instructions. */
8313 CE(swp, 1000090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
8314 C3(swpb, 1400090, 3, (RRnpc, RRnpc, RRnpcb), rd_rm_rn),
8315
8316#undef ARM_VARIANT
8317#define ARM_VARIANT ARM_EXT_V3 /* ARM 6 Status register instructions. */
8318 TCE(mrs, 10f0000, f3ef8000, 2, (RR, PSR), mrs, t_mrs),
8319 TCE(msr, 120f000, f3808000, 2, (PSR, RR_EXi), msr, t_msr),
8320
8321#undef ARM_VARIANT
8322#define ARM_VARIANT ARM_EXT_V3M /* ARM 7M long multiplies. */
8323 TCE(smull, 0c00090, fb800000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
8324 CM(smull,s, 0d00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
8325 TCE(umull, 0800090, fba00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
8326 CM(umull,s, 0900090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
8327 TCE(smlal, 0e00090, fbc00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
8328 CM(smlal,s, 0f00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
8329 TCE(umlal, 0a00090, fbe00000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull, t_mull),
8330 CM(umlal,s, 0b00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mull),
8331
8332#undef ARM_VARIANT
8333#define ARM_VARIANT ARM_EXT_V4 /* ARM Architecture 4. */
8334#undef THUMB_VARIANT
8335#define THUMB_VARIANT ARM_EXT_V4T
8336 tC3(ldrh, 01000b0, ldrh, 2, (RR, ADDR), ldstv4, t_ldst),
8337 tC3(strh, 00000b0, strh, 2, (RR, ADDR), ldstv4, t_ldst),
8338 tC3(ldrsh, 01000f0, ldrsh, 2, (RR, ADDR), ldstv4, t_ldst),
8339 tC3(ldrsb, 01000d0, ldrsb, 2, (RR, ADDR), ldstv4, t_ldst),
8340 tCM(ld,sh, 01000f0, ldrsh, 2, (RR, ADDR), ldstv4, t_ldst),
8341 tCM(ld,sb, 01000d0, ldrsb, 2, (RR, ADDR), ldstv4, t_ldst),
8342
8343#undef ARM_VARIANT
8344#define ARM_VARIANT ARM_EXT_V4T|ARM_EXT_V5
8345 /* ARM Architecture 4T. */
8346 /* Note: bx (and blx) are required on V5, even if the processor does
8347 not support Thumb. */
8348 TCE(bx, 12fff10, 4700, 1, (RR), bx, t_bx),
8349
8350#undef ARM_VARIANT
8351#define ARM_VARIANT ARM_EXT_V5 /* ARM Architecture 5T. */
8352#undef THUMB_VARIANT
8353#define THUMB_VARIANT ARM_EXT_V5T
8354 /* Note: blx has 2 variants; the .value coded here is for
8355 BLX(2). Only this variant has conditional execution. */
8356 TCE(blx, 12fff30, 4780, 1, (RR_EXr), blx, t_blx),
8357 TUE(bkpt, 1200070, be00, 1, (oIffffb), bkpt, t_bkpt),
8358
8359#undef THUMB_VARIANT
8360#define THUMB_VARIANT ARM_EXT_V6T2
8361 TCE(clz, 16f0f10, fab0f080, 2, (RRnpc, RRnpc), rd_rm, t_clz),
8362 TUF(ldc2, c100000, fc100000, 3, (RCP, RCN, ADDR), lstc, lstc),
8363 TUF(ldc2l, c500000, fc500000, 3, (RCP, RCN, ADDR), lstc, lstc),
8364 TUF(stc2, c000000, fc000000, 3, (RCP, RCN, ADDR), lstc, lstc),
8365 TUF(stc2l, c400000, fc400000, 3, (RCP, RCN, ADDR), lstc, lstc),
8366 TUF(cdp2, e000000, fe000000, 6, (RCP, I15b, RCN, RCN, RCN, oI7b), cdp, cdp),
8367 TUF(mcr2, e000010, fe000010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
8368 TUF(mrc2, e100010, fe100010, 6, (RCP, I7b, RR, RCN, RCN, oI7b), co_reg, co_reg),
8369
8370#undef ARM_VARIANT
8371#define ARM_VARIANT ARM_EXT_V5ExP /* ARM Architecture 5TExP. */
8372 TCE(smlabb, 1000080, fb100000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
8373 TCE(smlatb, 10000a0, fb100020, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
8374 TCE(smlabt, 10000c0, fb100010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
8375 TCE(smlatt, 10000e0, fb100030, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
8376
8377 TCE(smlawb, 1200080, fb300000, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
8378 TCE(smlawt, 12000c0, fb300010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smla, t_mla),
8379
8380 TCE(smlalbb, 1400080, fbc00080, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
8381 TCE(smlaltb, 14000a0, fbc000a0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
8382 TCE(smlalbt, 14000c0, fbc00090, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
8383 TCE(smlaltt, 14000e0, fbc000b0, 4, (RRnpc, RRnpc, RRnpc, RRnpc), smlal, t_mlal),
8384
8385 TCE(smulbb, 1600080, fb10f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8386 TCE(smultb, 16000a0, fb10f020, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8387 TCE(smulbt, 16000c0, fb10f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8388 TCE(smultt, 16000e0, fb10f030, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8389
8390 TCE(smulwb, 12000a0, fb30f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8391 TCE(smulwt, 12000e0, fb30f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8392
8393 TCE(qadd, 1000050, fa80f080, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
8394 TCE(qdadd, 1400050, fa80f090, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
8395 TCE(qsub, 1200050, fa80f0a0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
8396 TCE(qdsub, 1600050, fa80f0b0, 3, (RRnpc, RRnpc, RRnpc), rd_rm_rn, rd_rm_rn),
8397
8398#undef ARM_VARIANT
8399#define ARM_VARIANT ARM_EXT_V5E /* ARM Architecture 5TE. */
8400 TUF(pld, 450f000, f810f000, 1, (ADDR), pld, t_pld),
8401 TC3(ldrd, 00000d0, e9500000, 3, (RRnpc, oRRnpc, ADDR), ldrd, t_ldstd),
8402 TC3(strd, 00000f0, e9400000, 3, (RRnpc, oRRnpc, ADDR), ldrd, t_ldstd),
8403
8404 TCE(mcrr, c400000, ec400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
8405 TCE(mrrc, c500000, ec500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
8406
8407#undef ARM_VARIANT
8408#define ARM_VARIANT ARM_EXT_V5J /* ARM Architecture 5TEJ. */
8409 TCE(bxj, 12fff20, f3c08f00, 1, (RR), bxj, t_bxj),
8410
8411#undef ARM_VARIANT
8412#define ARM_VARIANT ARM_EXT_V6 /* ARM V6. */
8413#undef THUMB_VARIANT
8414#define THUMB_VARIANT ARM_EXT_V6
8415 TUF(cpsie, 1080000, b660, 2, (CPSF, oI31b), cpsi, t_cpsi),
8416 TUF(cpsid, 10c0000, b670, 2, (CPSF, oI31b), cpsi, t_cpsi),
8417 tCE(rev, 6bf0f30, rev, 2, (RRnpc, RRnpc), rd_rm, t_rev),
8418 tCE(rev16, 6bf0fb0, rev16, 2, (RRnpc, RRnpc), rd_rm, t_rev),
8419 tCE(revsh, 6ff0fb0, revsh, 2, (RRnpc, RRnpc), rd_rm, t_rev),
8420 tCE(sxth, 6bf0070, sxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
8421 tCE(uxth, 6ff0070, uxth, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
8422 tCE(sxtb, 6af0070, sxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
8423 tCE(uxtb, 6ef0070, uxtb, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
8424 TUF(setend, 1010000, b650, 1, (ENDI), setend, t_setend),
8425
8426#undef THUMB_VARIANT
8427#define THUMB_VARIANT ARM_EXT_V6T2
8428 TUF(cps, 1020000, f3af8100, 1, (I31b), imm0, imm0),
8429 TCE(ldrex, 1900f9f, e8500f00, 2, (RRnpc, ADDR), ldrex, t_ldrex),
8430 TUF(mcrr2, c400000, fc400000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
8431 TUF(mrrc2, c500000, fc500000, 5, (RCP, I15b, RRnpc, RRnpc, RCN), co_reg2c, co_reg2c),
8432 TCE(pkhbt, 6800010, eac00000, 4, (RRnpc, RRnpc, RRnpc, oSHll), pkhbt, t_pkhbt),
8433 TCE(pkhtb, 6800050, eac00020, 4, (RRnpc, RRnpc, RRnpc, oSHar), pkhtb, t_pkhtb),
8434 TCE(qadd16, 6200f10, fa90f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8435 TCE(qadd8, 6200f90, fa80f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8436 TCE(qaddsubx, 6200f30, faa0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8437 TCE(qsub16, 6200f70, fad0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8438 TCE(qsub8, 6200ff0, fac0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8439 TCE(qsubaddx, 6200f50, fae0f010, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8440 TCE(sadd16, 6100f10, fa90f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8441 TCE(sadd8, 6100f90, fa80f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8442 TCE(saddsubx, 6100f30, faa0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8443 TCE(shadd16, 6300f10, fa90f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8444 TCE(shadd8, 6300f90, fa80f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8445 TCE(shaddsubx, 6300f30, faa0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8446 TCE(shsub16, 6300f70, fad0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8447 TCE(shsub8, 6300ff0, fac0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8448 TCE(shsubaddx, 6300f50, fae0f020, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8449 TCE(ssub16, 6100f70, fad0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8450 TCE(ssub8, 6100ff0, fac0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8451 TCE(ssubaddx, 6100f50, fae0f000, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8452 TCE(uadd16, 6500f10, fa90f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8453 TCE(uadd8, 6500f90, fa80f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8454 TCE(uaddsubx, 6500f30, faa0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8455 TCE(uhadd16, 6700f10, fa90f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8456 TCE(uhadd8, 6700f90, fa80f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8457 TCE(uhaddsubx, 6700f30, faa0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8458 TCE(uhsub16, 6700f70, fad0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8459 TCE(uhsub8, 6700ff0, fac0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8460 TCE(uhsubaddx, 6700f50, fae0f060, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8461 TCE(uqadd16, 6600f10, fa90f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8462 TCE(uqadd8, 6600f90, fa80f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8463 TCE(uqaddsubx, 6600f30, faa0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8464 TCE(uqsub16, 6600f70, fad0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8465 TCE(uqsub8, 6600ff0, fac0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8466 TCE(uqsubaddx, 6600f50, fae0f050, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8467 TCE(usub16, 6500f70, fad0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8468 TCE(usub8, 6500ff0, fac0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8469 TCE(usubaddx, 6500f50, fae0f040, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8470 TUF(rfeia, 8900a00, e990c000, 1, (RRw), rfe, rfe),
8471 UF(rfeib, 9900a00, 1, (RRw), rfe),
8472 UF(rfeda, 8100a00, 1, (RRw), rfe),
8473 TUF(rfedb, 9100a00, e810c000, 1, (RRw), rfe, rfe),
8474 TUF(rfefd, 8900a00, e990c000, 1, (RRw), rfe, rfe),
8475 UF(rfefa, 9900a00, 1, (RRw), rfe),
8476 UF(rfeea, 8100a00, 1, (RRw), rfe),
8477 TUF(rfeed, 9100a00, e810c000, 1, (RRw), rfe, rfe),
8478 TCE(sxtah, 6b00070, fa00f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
8479 TCE(sxtab16, 6800070, fa20f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
8480 TCE(sxtab, 6a00070, fa40f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
8481 TCE(sxtb16, 68f0070, fa2ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
8482 TCE(uxtah, 6f00070, fa10f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
8483 TCE(uxtab16, 6c00070, fa30f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
8484 TCE(uxtab, 6e00070, fa50f080, 4, (RRnpc, RRnpc, RRnpc, oROR), sxtah, t_sxtah),
8485 TCE(uxtb16, 6cf0070, fa3ff080, 3, (RRnpc, RRnpc, oROR), sxth, t_sxth),
8486 TCE(sel, 68000b0, faa0f080, 3, (RRnpc, RRnpc, RRnpc), rd_rn_rm, t_simd),
8487 TCE(smlad, 7000010, fb200000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8488 TCE(smladx, 7000030, fb200010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8489 TCE(smlald, 7400010, fbc000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
8490 TCE(smlaldx, 7400030, fbc000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
8491 TCE(smlsd, 7000050, fb400000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8492 TCE(smlsdx, 7000070, fb400010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8493 TCE(smlsld, 7400050, fbd000c0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
8494 TCE(smlsldx, 7400070, fbd000d0, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal,t_mlal),
8495 TCE(smmla, 7500010, fb500000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8496 TCE(smmlar, 7500030, fb500010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8497 TCE(smmls, 75000d0, fb600000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8498 TCE(smmlsr, 75000f0, fb600010, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8499 TCE(smmul, 750f010, fb50f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8500 TCE(smmulr, 750f030, fb50f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8501 TCE(smuad, 700f010, fb20f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8502 TCE(smuadx, 700f030, fb20f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8503 TCE(smusd, 700f050, fb40f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8504 TCE(smusdx, 700f070, fb40f010, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8505 TUF(srsia, 8cd0500, e980c000, 1, (I31w), srs, srs),
8506 UF(srsib, 9cd0500, 1, (I31w), srs),
8507 UF(srsda, 84d0500, 1, (I31w), srs),
8508 TUF(srsdb, 94d0500, e800c000, 1, (I31w), srs, srs),
8509 TCE(ssat, 6a00010, f3000000, 4, (RRnpc, I32, RRnpc, oSHllar),ssat, t_ssat),
8510 TCE(ssat16, 6a00f30, f3200000, 3, (RRnpc, I16, RRnpc), ssat16, t_ssat16),
8511 TCE(strex, 1800f90, e8400000, 3, (RRnpc, RRnpc, ADDR), strex, t_strex),
8512 TCE(umaal, 0400090, fbe00060, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smlal, t_mlal),
8513 TCE(usad8, 780f010, fb70f000, 3, (RRnpc, RRnpc, RRnpc), smul, t_simd),
8514 TCE(usada8, 7800010, fb700000, 4, (RRnpc, RRnpc, RRnpc, RRnpc),smla, t_mla),
8515 TCE(usat, 6e00010, f3800000, 4, (RRnpc, I31, RRnpc, oSHllar),usat, t_usat),
8516 TCE(usat16, 6e00f30, f3a00000, 3, (RRnpc, I15, RRnpc), usat16, t_usat16),
8517
8518#undef ARM_VARIANT
8519#define ARM_VARIANT ARM_EXT_V6K
8520#undef THUMB_VARIANT
8521#define THUMB_VARIANT ARM_EXT_V6K
8522 tCE(yield, 320f001, yield, 0, (), noargs, t_hint),
8523 tCE(wfe, 320f002, wfe, 0, (), noargs, t_hint),
8524 tCE(wfi, 320f003, wfi, 0, (), noargs, t_hint),
8525 tCE(sev, 320f004, sev, 0, (), noargs, t_hint),
8526
8527#undef THUMB_VARIANT
8528#define THUMB_VARIANT ARM_EXT_V6T2
8529 TCE(ldrexb, 1d00f9f, e8d00f4f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
8530 TCE(ldrexh, 1f00f9f, e8d00f5f, 2, (RRnpc, RRnpcb), rd_rn, rd_rn),
8531 TCE(ldrexd, 1b00f9f, e8d0007f, 3, (RRnpc, oRRnpc, RRnpcb), ldrexd, t_ldrexd),
8532 TCE(strexb, 1c00f90, e8c00f40, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn),
8533 TCE(strexh, 1e00f90, e8c00f50, 3, (RRnpc, RRnpc, ADDR), strex, rm_rd_rn),
8534 TCE(strexd, 1a00f90, e8c00070, 4, (RRnpc, RRnpc, oRRnpc, RRnpcb), strexd, t_strexd),
8535 TUF(clrex, 57ff01f, f3bf8f2f, 0, (), noargs, noargs),
8536
8537#undef ARM_VARIANT
8538#define ARM_VARIANT ARM_EXT_V6Z
8539 TCE(smi, 1600070, f7f08000, 1, (EXPi), smi, t_smi),
8540
8541#undef ARM_VARIANT
8542#define ARM_VARIANT ARM_EXT_V6T2
8543 TCE(bfc, 7c0001f, f36f0000, 3, (RRnpc, I31, I32), bfc, t_bfc),
8544 TCE(bfi, 7c00010, f3600000, 4, (RRnpc, RRnpc_I0, I31, I32), bfi, t_bfi),
8545 TCE(sbfx, 7a00050, f3400000, 4, (RR, RR, I31, I32), bfx, t_bfx),
8546 TCE(ubfx, 7e00050, f3c00000, 4, (RR, RR, I31, I32), bfx, t_bfx),
8547
8548 TCE(mls, 0600090, fb000010, 4, (RRnpc, RRnpc, RRnpc, RRnpc), mlas, t_mla),
8549 TCE(movw, 3000000, f2400000, 2, (RRnpc, Iffff), mov16, t_mov16),
8550 TCE(movt, 3400000, f2c00000, 2, (RRnpc, Iffff), mov16, t_mov16),
8551 TCE(rbit, 3ff0f30, fa90f0a0, 2, (RR, RR), rd_rm, t_rbit),
8552
8553 TC3(ldrht, 03000b0, f8300e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
8554 TC3(ldrsht, 03000f0, f9300e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
8555 TC3(ldrsbt, 03000d0, f9100e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
8556 TC3(strht, 02000b0, f8200e00, 2, (RR, ADDR), ldsttv4, t_ldstt),
8557
8558 UT(cbnz, b900, 2, (RR, EXP), t_czb),
8559 UT(cbz, b100, 2, (RR, EXP), t_czb),
8560 /* ARM does not really have an IT instruction. */
8561 TUE(it, 0, bf08, 1, (COND), it, t_it),
8562 TUE(itt, 0, bf0c, 1, (COND), it, t_it),
8563 TUE(ite, 0, bf04, 1, (COND), it, t_it),
8564 TUE(ittt, 0, bf0e, 1, (COND), it, t_it),
8565 TUE(itet, 0, bf06, 1, (COND), it, t_it),
8566 TUE(itte, 0, bf0a, 1, (COND), it, t_it),
8567 TUE(itee, 0, bf02, 1, (COND), it, t_it),
8568 TUE(itttt, 0, bf0f, 1, (COND), it, t_it),
8569 TUE(itett, 0, bf07, 1, (COND), it, t_it),
8570 TUE(ittet, 0, bf0b, 1, (COND), it, t_it),
8571 TUE(iteet, 0, bf03, 1, (COND), it, t_it),
8572 TUE(ittte, 0, bf0d, 1, (COND), it, t_it),
8573 TUE(itete, 0, bf05, 1, (COND), it, t_it),
8574 TUE(ittee, 0, bf09, 1, (COND), it, t_it),
8575 TUE(iteee, 0, bf01, 1, (COND), it, t_it),
8576
92e90b6e
PB
8577 /* Thumb2 only instructions. */
8578#undef ARM_VARIANT
8579#define ARM_VARIANT 0
8580
8581 TCE(addw, 0, f2000000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
8582 TCE(subw, 0, f2a00000, 3, (RR, RR, EXPi), 0, t_add_sub_w),
8583 TCE(tbb, 0, e8d0f000, 1, (TB), 0, t_tb),
8584 TCE(tbh, 0, e8d0f010, 1, (TB), 0, t_tb),
8585
c19d1205
ZW
8586#undef ARM_VARIANT
8587#define ARM_VARIANT FPU_FPA_EXT_V1 /* Core FPA instruction set (V1). */
8588 CE(wfs, e200110, 1, (RR), rd),
8589 CE(rfs, e300110, 1, (RR), rd),
8590 CE(wfc, e400110, 1, (RR), rd),
8591 CE(rfc, e500110, 1, (RR), rd),
8592
8593 C3(ldfs, c100100, 2, (RF, ADDR), rd_cpaddr),
8594 C3(ldfd, c108100, 2, (RF, ADDR), rd_cpaddr),
8595 C3(ldfe, c500100, 2, (RF, ADDR), rd_cpaddr),
8596 C3(ldfp, c508100, 2, (RF, ADDR), rd_cpaddr),
8597
8598 C3(stfs, c000100, 2, (RF, ADDR), rd_cpaddr),
8599 C3(stfd, c008100, 2, (RF, ADDR), rd_cpaddr),
8600 C3(stfe, c400100, 2, (RF, ADDR), rd_cpaddr),
8601 C3(stfp, c408100, 2, (RF, ADDR), rd_cpaddr),
8602
8603 C3(mvfs, e008100, 2, (RF, RF_IF), rd_rm),
8604 C3(mvfsp, e008120, 2, (RF, RF_IF), rd_rm),
8605 C3(mvfsm, e008140, 2, (RF, RF_IF), rd_rm),
8606 C3(mvfsz, e008160, 2, (RF, RF_IF), rd_rm),
8607 C3(mvfd, e008180, 2, (RF, RF_IF), rd_rm),
8608 C3(mvfdp, e0081a0, 2, (RF, RF_IF), rd_rm),
8609 C3(mvfdm, e0081c0, 2, (RF, RF_IF), rd_rm),
8610 C3(mvfdz, e0081e0, 2, (RF, RF_IF), rd_rm),
8611 C3(mvfe, e088100, 2, (RF, RF_IF), rd_rm),
8612 C3(mvfep, e088120, 2, (RF, RF_IF), rd_rm),
8613 C3(mvfem, e088140, 2, (RF, RF_IF), rd_rm),
8614 C3(mvfez, e088160, 2, (RF, RF_IF), rd_rm),
8615
8616 C3(mnfs, e108100, 2, (RF, RF_IF), rd_rm),
8617 C3(mnfsp, e108120, 2, (RF, RF_IF), rd_rm),
8618 C3(mnfsm, e108140, 2, (RF, RF_IF), rd_rm),
8619 C3(mnfsz, e108160, 2, (RF, RF_IF), rd_rm),
8620 C3(mnfd, e108180, 2, (RF, RF_IF), rd_rm),
8621 C3(mnfdp, e1081a0, 2, (RF, RF_IF), rd_rm),
8622 C3(mnfdm, e1081c0, 2, (RF, RF_IF), rd_rm),
8623 C3(mnfdz, e1081e0, 2, (RF, RF_IF), rd_rm),
8624 C3(mnfe, e188100, 2, (RF, RF_IF), rd_rm),
8625 C3(mnfep, e188120, 2, (RF, RF_IF), rd_rm),
8626 C3(mnfem, e188140, 2, (RF, RF_IF), rd_rm),
8627 C3(mnfez, e188160, 2, (RF, RF_IF), rd_rm),
8628
8629 C3(abss, e208100, 2, (RF, RF_IF), rd_rm),
8630 C3(abssp, e208120, 2, (RF, RF_IF), rd_rm),
8631 C3(abssm, e208140, 2, (RF, RF_IF), rd_rm),
8632 C3(abssz, e208160, 2, (RF, RF_IF), rd_rm),
8633 C3(absd, e208180, 2, (RF, RF_IF), rd_rm),
8634 C3(absdp, e2081a0, 2, (RF, RF_IF), rd_rm),
8635 C3(absdm, e2081c0, 2, (RF, RF_IF), rd_rm),
8636 C3(absdz, e2081e0, 2, (RF, RF_IF), rd_rm),
8637 C3(abse, e288100, 2, (RF, RF_IF), rd_rm),
8638 C3(absep, e288120, 2, (RF, RF_IF), rd_rm),
8639 C3(absem, e288140, 2, (RF, RF_IF), rd_rm),
8640 C3(absez, e288160, 2, (RF, RF_IF), rd_rm),
8641
8642 C3(rnds, e308100, 2, (RF, RF_IF), rd_rm),
8643 C3(rndsp, e308120, 2, (RF, RF_IF), rd_rm),
8644 C3(rndsm, e308140, 2, (RF, RF_IF), rd_rm),
8645 C3(rndsz, e308160, 2, (RF, RF_IF), rd_rm),
8646 C3(rndd, e308180, 2, (RF, RF_IF), rd_rm),
8647 C3(rnddp, e3081a0, 2, (RF, RF_IF), rd_rm),
8648 C3(rnddm, e3081c0, 2, (RF, RF_IF), rd_rm),
8649 C3(rnddz, e3081e0, 2, (RF, RF_IF), rd_rm),
8650 C3(rnde, e388100, 2, (RF, RF_IF), rd_rm),
8651 C3(rndep, e388120, 2, (RF, RF_IF), rd_rm),
8652 C3(rndem, e388140, 2, (RF, RF_IF), rd_rm),
8653 C3(rndez, e388160, 2, (RF, RF_IF), rd_rm),
8654
8655 C3(sqts, e408100, 2, (RF, RF_IF), rd_rm),
8656 C3(sqtsp, e408120, 2, (RF, RF_IF), rd_rm),
8657 C3(sqtsm, e408140, 2, (RF, RF_IF), rd_rm),
8658 C3(sqtsz, e408160, 2, (RF, RF_IF), rd_rm),
8659 C3(sqtd, e408180, 2, (RF, RF_IF), rd_rm),
8660 C3(sqtdp, e4081a0, 2, (RF, RF_IF), rd_rm),
8661 C3(sqtdm, e4081c0, 2, (RF, RF_IF), rd_rm),
8662 C3(sqtdz, e4081e0, 2, (RF, RF_IF), rd_rm),
8663 C3(sqte, e488100, 2, (RF, RF_IF), rd_rm),
8664 C3(sqtep, e488120, 2, (RF, RF_IF), rd_rm),
8665 C3(sqtem, e488140, 2, (RF, RF_IF), rd_rm),
8666 C3(sqtez, e488160, 2, (RF, RF_IF), rd_rm),
8667
8668 C3(logs, e508100, 2, (RF, RF_IF), rd_rm),
8669 C3(logsp, e508120, 2, (RF, RF_IF), rd_rm),
8670 C3(logsm, e508140, 2, (RF, RF_IF), rd_rm),
8671 C3(logsz, e508160, 2, (RF, RF_IF), rd_rm),
8672 C3(logd, e508180, 2, (RF, RF_IF), rd_rm),
8673 C3(logdp, e5081a0, 2, (RF, RF_IF), rd_rm),
8674 C3(logdm, e5081c0, 2, (RF, RF_IF), rd_rm),
8675 C3(logdz, e5081e0, 2, (RF, RF_IF), rd_rm),
8676 C3(loge, e588100, 2, (RF, RF_IF), rd_rm),
8677 C3(logep, e588120, 2, (RF, RF_IF), rd_rm),
8678 C3(logem, e588140, 2, (RF, RF_IF), rd_rm),
8679 C3(logez, e588160, 2, (RF, RF_IF), rd_rm),
8680
8681 C3(lgns, e608100, 2, (RF, RF_IF), rd_rm),
8682 C3(lgnsp, e608120, 2, (RF, RF_IF), rd_rm),
8683 C3(lgnsm, e608140, 2, (RF, RF_IF), rd_rm),
8684 C3(lgnsz, e608160, 2, (RF, RF_IF), rd_rm),
8685 C3(lgnd, e608180, 2, (RF, RF_IF), rd_rm),
8686 C3(lgndp, e6081a0, 2, (RF, RF_IF), rd_rm),
8687 C3(lgndm, e6081c0, 2, (RF, RF_IF), rd_rm),
8688 C3(lgndz, e6081e0, 2, (RF, RF_IF), rd_rm),
8689 C3(lgne, e688100, 2, (RF, RF_IF), rd_rm),
8690 C3(lgnep, e688120, 2, (RF, RF_IF), rd_rm),
8691 C3(lgnem, e688140, 2, (RF, RF_IF), rd_rm),
8692 C3(lgnez, e688160, 2, (RF, RF_IF), rd_rm),
8693
8694 C3(exps, e708100, 2, (RF, RF_IF), rd_rm),
8695 C3(expsp, e708120, 2, (RF, RF_IF), rd_rm),
8696 C3(expsm, e708140, 2, (RF, RF_IF), rd_rm),
8697 C3(expsz, e708160, 2, (RF, RF_IF), rd_rm),
8698 C3(expd, e708180, 2, (RF, RF_IF), rd_rm),
8699 C3(expdp, e7081a0, 2, (RF, RF_IF), rd_rm),
8700 C3(expdm, e7081c0, 2, (RF, RF_IF), rd_rm),
8701 C3(expdz, e7081e0, 2, (RF, RF_IF), rd_rm),
8702 C3(expe, e788100, 2, (RF, RF_IF), rd_rm),
8703 C3(expep, e788120, 2, (RF, RF_IF), rd_rm),
8704 C3(expem, e788140, 2, (RF, RF_IF), rd_rm),
8705 C3(expdz, e788160, 2, (RF, RF_IF), rd_rm),
8706
8707 C3(sins, e808100, 2, (RF, RF_IF), rd_rm),
8708 C3(sinsp, e808120, 2, (RF, RF_IF), rd_rm),
8709 C3(sinsm, e808140, 2, (RF, RF_IF), rd_rm),
8710 C3(sinsz, e808160, 2, (RF, RF_IF), rd_rm),
8711 C3(sind, e808180, 2, (RF, RF_IF), rd_rm),
8712 C3(sindp, e8081a0, 2, (RF, RF_IF), rd_rm),
8713 C3(sindm, e8081c0, 2, (RF, RF_IF), rd_rm),
8714 C3(sindz, e8081e0, 2, (RF, RF_IF), rd_rm),
8715 C3(sine, e888100, 2, (RF, RF_IF), rd_rm),
8716 C3(sinep, e888120, 2, (RF, RF_IF), rd_rm),
8717 C3(sinem, e888140, 2, (RF, RF_IF), rd_rm),
8718 C3(sinez, e888160, 2, (RF, RF_IF), rd_rm),
8719
8720 C3(coss, e908100, 2, (RF, RF_IF), rd_rm),
8721 C3(cossp, e908120, 2, (RF, RF_IF), rd_rm),
8722 C3(cossm, e908140, 2, (RF, RF_IF), rd_rm),
8723 C3(cossz, e908160, 2, (RF, RF_IF), rd_rm),
8724 C3(cosd, e908180, 2, (RF, RF_IF), rd_rm),
8725 C3(cosdp, e9081a0, 2, (RF, RF_IF), rd_rm),
8726 C3(cosdm, e9081c0, 2, (RF, RF_IF), rd_rm),
8727 C3(cosdz, e9081e0, 2, (RF, RF_IF), rd_rm),
8728 C3(cose, e988100, 2, (RF, RF_IF), rd_rm),
8729 C3(cosep, e988120, 2, (RF, RF_IF), rd_rm),
8730 C3(cosem, e988140, 2, (RF, RF_IF), rd_rm),
8731 C3(cosez, e988160, 2, (RF, RF_IF), rd_rm),
8732
8733 C3(tans, ea08100, 2, (RF, RF_IF), rd_rm),
8734 C3(tansp, ea08120, 2, (RF, RF_IF), rd_rm),
8735 C3(tansm, ea08140, 2, (RF, RF_IF), rd_rm),
8736 C3(tansz, ea08160, 2, (RF, RF_IF), rd_rm),
8737 C3(tand, ea08180, 2, (RF, RF_IF), rd_rm),
8738 C3(tandp, ea081a0, 2, (RF, RF_IF), rd_rm),
8739 C3(tandm, ea081c0, 2, (RF, RF_IF), rd_rm),
8740 C3(tandz, ea081e0, 2, (RF, RF_IF), rd_rm),
8741 C3(tane, ea88100, 2, (RF, RF_IF), rd_rm),
8742 C3(tanep, ea88120, 2, (RF, RF_IF), rd_rm),
8743 C3(tanem, ea88140, 2, (RF, RF_IF), rd_rm),
8744 C3(tanez, ea88160, 2, (RF, RF_IF), rd_rm),
8745
8746 C3(asns, eb08100, 2, (RF, RF_IF), rd_rm),
8747 C3(asnsp, eb08120, 2, (RF, RF_IF), rd_rm),
8748 C3(asnsm, eb08140, 2, (RF, RF_IF), rd_rm),
8749 C3(asnsz, eb08160, 2, (RF, RF_IF), rd_rm),
8750 C3(asnd, eb08180, 2, (RF, RF_IF), rd_rm),
8751 C3(asndp, eb081a0, 2, (RF, RF_IF), rd_rm),
8752 C3(asndm, eb081c0, 2, (RF, RF_IF), rd_rm),
8753 C3(asndz, eb081e0, 2, (RF, RF_IF), rd_rm),
8754 C3(asne, eb88100, 2, (RF, RF_IF), rd_rm),
8755 C3(asnep, eb88120, 2, (RF, RF_IF), rd_rm),
8756 C3(asnem, eb88140, 2, (RF, RF_IF), rd_rm),
8757 C3(asnez, eb88160, 2, (RF, RF_IF), rd_rm),
8758
8759 C3(acss, ec08100, 2, (RF, RF_IF), rd_rm),
8760 C3(acssp, ec08120, 2, (RF, RF_IF), rd_rm),
8761 C3(acssm, ec08140, 2, (RF, RF_IF), rd_rm),
8762 C3(acssz, ec08160, 2, (RF, RF_IF), rd_rm),
8763 C3(acsd, ec08180, 2, (RF, RF_IF), rd_rm),
8764 C3(acsdp, ec081a0, 2, (RF, RF_IF), rd_rm),
8765 C3(acsdm, ec081c0, 2, (RF, RF_IF), rd_rm),
8766 C3(acsdz, ec081e0, 2, (RF, RF_IF), rd_rm),
8767 C3(acse, ec88100, 2, (RF, RF_IF), rd_rm),
8768 C3(acsep, ec88120, 2, (RF, RF_IF), rd_rm),
8769 C3(acsem, ec88140, 2, (RF, RF_IF), rd_rm),
8770 C3(acsez, ec88160, 2, (RF, RF_IF), rd_rm),
8771
8772 C3(atns, ed08100, 2, (RF, RF_IF), rd_rm),
8773 C3(atnsp, ed08120, 2, (RF, RF_IF), rd_rm),
8774 C3(atnsm, ed08140, 2, (RF, RF_IF), rd_rm),
8775 C3(atnsz, ed08160, 2, (RF, RF_IF), rd_rm),
8776 C3(atnd, ed08180, 2, (RF, RF_IF), rd_rm),
8777 C3(atndp, ed081a0, 2, (RF, RF_IF), rd_rm),
8778 C3(atndm, ed081c0, 2, (RF, RF_IF), rd_rm),
8779 C3(atndz, ed081e0, 2, (RF, RF_IF), rd_rm),
8780 C3(atne, ed88100, 2, (RF, RF_IF), rd_rm),
8781 C3(atnep, ed88120, 2, (RF, RF_IF), rd_rm),
8782 C3(atnem, ed88140, 2, (RF, RF_IF), rd_rm),
8783 C3(atnez, ed88160, 2, (RF, RF_IF), rd_rm),
8784
8785 C3(urds, ee08100, 2, (RF, RF_IF), rd_rm),
8786 C3(urdsp, ee08120, 2, (RF, RF_IF), rd_rm),
8787 C3(urdsm, ee08140, 2, (RF, RF_IF), rd_rm),
8788 C3(urdsz, ee08160, 2, (RF, RF_IF), rd_rm),
8789 C3(urdd, ee08180, 2, (RF, RF_IF), rd_rm),
8790 C3(urddp, ee081a0, 2, (RF, RF_IF), rd_rm),
8791 C3(urddm, ee081c0, 2, (RF, RF_IF), rd_rm),
8792 C3(urddz, ee081e0, 2, (RF, RF_IF), rd_rm),
8793 C3(urde, ee88100, 2, (RF, RF_IF), rd_rm),
8794 C3(urdep, ee88120, 2, (RF, RF_IF), rd_rm),
8795 C3(urdem, ee88140, 2, (RF, RF_IF), rd_rm),
8796 C3(urdez, ee88160, 2, (RF, RF_IF), rd_rm),
8797
8798 C3(nrms, ef08100, 2, (RF, RF_IF), rd_rm),
8799 C3(nrmsp, ef08120, 2, (RF, RF_IF), rd_rm),
8800 C3(nrmsm, ef08140, 2, (RF, RF_IF), rd_rm),
8801 C3(nrmsz, ef08160, 2, (RF, RF_IF), rd_rm),
8802 C3(nrmd, ef08180, 2, (RF, RF_IF), rd_rm),
8803 C3(nrmdp, ef081a0, 2, (RF, RF_IF), rd_rm),
8804 C3(nrmdm, ef081c0, 2, (RF, RF_IF), rd_rm),
8805 C3(nrmdz, ef081e0, 2, (RF, RF_IF), rd_rm),
8806 C3(nrme, ef88100, 2, (RF, RF_IF), rd_rm),
8807 C3(nrmep, ef88120, 2, (RF, RF_IF), rd_rm),
8808 C3(nrmem, ef88140, 2, (RF, RF_IF), rd_rm),
8809 C3(nrmez, ef88160, 2, (RF, RF_IF), rd_rm),
8810
8811 C3(adfs, e000100, 3, (RF, RF, RF_IF), rd_rn_rm),
8812 C3(adfsp, e000120, 3, (RF, RF, RF_IF), rd_rn_rm),
8813 C3(adfsm, e000140, 3, (RF, RF, RF_IF), rd_rn_rm),
8814 C3(adfsz, e000160, 3, (RF, RF, RF_IF), rd_rn_rm),
8815 C3(adfd, e000180, 3, (RF, RF, RF_IF), rd_rn_rm),
8816 C3(adfdp, e0001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8817 C3(adfdm, e0001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8818 C3(adfdz, e0001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8819 C3(adfe, e080100, 3, (RF, RF, RF_IF), rd_rn_rm),
8820 C3(adfep, e080120, 3, (RF, RF, RF_IF), rd_rn_rm),
8821 C3(adfem, e080140, 3, (RF, RF, RF_IF), rd_rn_rm),
8822 C3(adfez, e080160, 3, (RF, RF, RF_IF), rd_rn_rm),
8823
8824 C3(sufs, e200100, 3, (RF, RF, RF_IF), rd_rn_rm),
8825 C3(sufsp, e200120, 3, (RF, RF, RF_IF), rd_rn_rm),
8826 C3(sufsm, e200140, 3, (RF, RF, RF_IF), rd_rn_rm),
8827 C3(sufsz, e200160, 3, (RF, RF, RF_IF), rd_rn_rm),
8828 C3(sufd, e200180, 3, (RF, RF, RF_IF), rd_rn_rm),
8829 C3(sufdp, e2001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8830 C3(sufdm, e2001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8831 C3(sufdz, e2001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8832 C3(sufe, e280100, 3, (RF, RF, RF_IF), rd_rn_rm),
8833 C3(sufep, e280120, 3, (RF, RF, RF_IF), rd_rn_rm),
8834 C3(sufem, e280140, 3, (RF, RF, RF_IF), rd_rn_rm),
8835 C3(sufez, e280160, 3, (RF, RF, RF_IF), rd_rn_rm),
8836
8837 C3(rsfs, e300100, 3, (RF, RF, RF_IF), rd_rn_rm),
8838 C3(rsfsp, e300120, 3, (RF, RF, RF_IF), rd_rn_rm),
8839 C3(rsfsm, e300140, 3, (RF, RF, RF_IF), rd_rn_rm),
8840 C3(rsfsz, e300160, 3, (RF, RF, RF_IF), rd_rn_rm),
8841 C3(rsfd, e300180, 3, (RF, RF, RF_IF), rd_rn_rm),
8842 C3(rsfdp, e3001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8843 C3(rsfdm, e3001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8844 C3(rsfdz, e3001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8845 C3(rsfe, e380100, 3, (RF, RF, RF_IF), rd_rn_rm),
8846 C3(rsfep, e380120, 3, (RF, RF, RF_IF), rd_rn_rm),
8847 C3(rsfem, e380140, 3, (RF, RF, RF_IF), rd_rn_rm),
8848 C3(rsfez, e380160, 3, (RF, RF, RF_IF), rd_rn_rm),
8849
8850 C3(mufs, e100100, 3, (RF, RF, RF_IF), rd_rn_rm),
8851 C3(mufsp, e100120, 3, (RF, RF, RF_IF), rd_rn_rm),
8852 C3(mufsm, e100140, 3, (RF, RF, RF_IF), rd_rn_rm),
8853 C3(mufsz, e100160, 3, (RF, RF, RF_IF), rd_rn_rm),
8854 C3(mufd, e100180, 3, (RF, RF, RF_IF), rd_rn_rm),
8855 C3(mufdp, e1001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8856 C3(mufdm, e1001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8857 C3(mufdz, e1001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8858 C3(mufe, e180100, 3, (RF, RF, RF_IF), rd_rn_rm),
8859 C3(mufep, e180120, 3, (RF, RF, RF_IF), rd_rn_rm),
8860 C3(mufem, e180140, 3, (RF, RF, RF_IF), rd_rn_rm),
8861 C3(mufez, e180160, 3, (RF, RF, RF_IF), rd_rn_rm),
8862
8863 C3(dvfs, e400100, 3, (RF, RF, RF_IF), rd_rn_rm),
8864 C3(dvfsp, e400120, 3, (RF, RF, RF_IF), rd_rn_rm),
8865 C3(dvfsm, e400140, 3, (RF, RF, RF_IF), rd_rn_rm),
8866 C3(dvfsz, e400160, 3, (RF, RF, RF_IF), rd_rn_rm),
8867 C3(dvfd, e400180, 3, (RF, RF, RF_IF), rd_rn_rm),
8868 C3(dvfdp, e4001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8869 C3(dvfdm, e4001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8870 C3(dvfdz, e4001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8871 C3(dvfe, e480100, 3, (RF, RF, RF_IF), rd_rn_rm),
8872 C3(dvfep, e480120, 3, (RF, RF, RF_IF), rd_rn_rm),
8873 C3(dvfem, e480140, 3, (RF, RF, RF_IF), rd_rn_rm),
8874 C3(dvfez, e480160, 3, (RF, RF, RF_IF), rd_rn_rm),
8875
8876 C3(rdfs, e500100, 3, (RF, RF, RF_IF), rd_rn_rm),
8877 C3(rdfsp, e500120, 3, (RF, RF, RF_IF), rd_rn_rm),
8878 C3(rdfsm, e500140, 3, (RF, RF, RF_IF), rd_rn_rm),
8879 C3(rdfsz, e500160, 3, (RF, RF, RF_IF), rd_rn_rm),
8880 C3(rdfd, e500180, 3, (RF, RF, RF_IF), rd_rn_rm),
8881 C3(rdfdp, e5001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8882 C3(rdfdm, e5001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8883 C3(rdfdz, e5001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8884 C3(rdfe, e580100, 3, (RF, RF, RF_IF), rd_rn_rm),
8885 C3(rdfep, e580120, 3, (RF, RF, RF_IF), rd_rn_rm),
8886 C3(rdfem, e580140, 3, (RF, RF, RF_IF), rd_rn_rm),
8887 C3(rdfez, e580160, 3, (RF, RF, RF_IF), rd_rn_rm),
8888
8889 C3(pows, e600100, 3, (RF, RF, RF_IF), rd_rn_rm),
8890 C3(powsp, e600120, 3, (RF, RF, RF_IF), rd_rn_rm),
8891 C3(powsm, e600140, 3, (RF, RF, RF_IF), rd_rn_rm),
8892 C3(powsz, e600160, 3, (RF, RF, RF_IF), rd_rn_rm),
8893 C3(powd, e600180, 3, (RF, RF, RF_IF), rd_rn_rm),
8894 C3(powdp, e6001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8895 C3(powdm, e6001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8896 C3(powdz, e6001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8897 C3(powe, e680100, 3, (RF, RF, RF_IF), rd_rn_rm),
8898 C3(powep, e680120, 3, (RF, RF, RF_IF), rd_rn_rm),
8899 C3(powem, e680140, 3, (RF, RF, RF_IF), rd_rn_rm),
8900 C3(powez, e680160, 3, (RF, RF, RF_IF), rd_rn_rm),
8901
8902 C3(rpws, e700100, 3, (RF, RF, RF_IF), rd_rn_rm),
8903 C3(rpwsp, e700120, 3, (RF, RF, RF_IF), rd_rn_rm),
8904 C3(rpwsm, e700140, 3, (RF, RF, RF_IF), rd_rn_rm),
8905 C3(rpwsz, e700160, 3, (RF, RF, RF_IF), rd_rn_rm),
8906 C3(rpwd, e700180, 3, (RF, RF, RF_IF), rd_rn_rm),
8907 C3(rpwdp, e7001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8908 C3(rpwdm, e7001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8909 C3(rpwdz, e7001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8910 C3(rpwe, e780100, 3, (RF, RF, RF_IF), rd_rn_rm),
8911 C3(rpwep, e780120, 3, (RF, RF, RF_IF), rd_rn_rm),
8912 C3(rpwem, e780140, 3, (RF, RF, RF_IF), rd_rn_rm),
8913 C3(rpwez, e780160, 3, (RF, RF, RF_IF), rd_rn_rm),
8914
8915 C3(rmfs, e800100, 3, (RF, RF, RF_IF), rd_rn_rm),
8916 C3(rmfsp, e800120, 3, (RF, RF, RF_IF), rd_rn_rm),
8917 C3(rmfsm, e800140, 3, (RF, RF, RF_IF), rd_rn_rm),
8918 C3(rmfsz, e800160, 3, (RF, RF, RF_IF), rd_rn_rm),
8919 C3(rmfd, e800180, 3, (RF, RF, RF_IF), rd_rn_rm),
8920 C3(rmfdp, e8001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8921 C3(rmfdm, e8001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8922 C3(rmfdz, e8001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8923 C3(rmfe, e880100, 3, (RF, RF, RF_IF), rd_rn_rm),
8924 C3(rmfep, e880120, 3, (RF, RF, RF_IF), rd_rn_rm),
8925 C3(rmfem, e880140, 3, (RF, RF, RF_IF), rd_rn_rm),
8926 C3(rmfez, e880160, 3, (RF, RF, RF_IF), rd_rn_rm),
8927
8928 C3(fmls, e900100, 3, (RF, RF, RF_IF), rd_rn_rm),
8929 C3(fmlsp, e900120, 3, (RF, RF, RF_IF), rd_rn_rm),
8930 C3(fmlsm, e900140, 3, (RF, RF, RF_IF), rd_rn_rm),
8931 C3(fmlsz, e900160, 3, (RF, RF, RF_IF), rd_rn_rm),
8932 C3(fmld, e900180, 3, (RF, RF, RF_IF), rd_rn_rm),
8933 C3(fmldp, e9001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8934 C3(fmldm, e9001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8935 C3(fmldz, e9001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8936 C3(fmle, e980100, 3, (RF, RF, RF_IF), rd_rn_rm),
8937 C3(fmlep, e980120, 3, (RF, RF, RF_IF), rd_rn_rm),
8938 C3(fmlem, e980140, 3, (RF, RF, RF_IF), rd_rn_rm),
8939 C3(fmlez, e980160, 3, (RF, RF, RF_IF), rd_rn_rm),
8940
8941 C3(fdvs, ea00100, 3, (RF, RF, RF_IF), rd_rn_rm),
8942 C3(fdvsp, ea00120, 3, (RF, RF, RF_IF), rd_rn_rm),
8943 C3(fdvsm, ea00140, 3, (RF, RF, RF_IF), rd_rn_rm),
8944 C3(fdvsz, ea00160, 3, (RF, RF, RF_IF), rd_rn_rm),
8945 C3(fdvd, ea00180, 3, (RF, RF, RF_IF), rd_rn_rm),
8946 C3(fdvdp, ea001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8947 C3(fdvdm, ea001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8948 C3(fdvdz, ea001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8949 C3(fdve, ea80100, 3, (RF, RF, RF_IF), rd_rn_rm),
8950 C3(fdvep, ea80120, 3, (RF, RF, RF_IF), rd_rn_rm),
8951 C3(fdvem, ea80140, 3, (RF, RF, RF_IF), rd_rn_rm),
8952 C3(fdvez, ea80160, 3, (RF, RF, RF_IF), rd_rn_rm),
8953
8954 C3(frds, eb00100, 3, (RF, RF, RF_IF), rd_rn_rm),
8955 C3(frdsp, eb00120, 3, (RF, RF, RF_IF), rd_rn_rm),
8956 C3(frdsm, eb00140, 3, (RF, RF, RF_IF), rd_rn_rm),
8957 C3(frdsz, eb00160, 3, (RF, RF, RF_IF), rd_rn_rm),
8958 C3(frdd, eb00180, 3, (RF, RF, RF_IF), rd_rn_rm),
8959 C3(frddp, eb001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8960 C3(frddm, eb001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8961 C3(frddz, eb001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8962 C3(frde, eb80100, 3, (RF, RF, RF_IF), rd_rn_rm),
8963 C3(frdep, eb80120, 3, (RF, RF, RF_IF), rd_rn_rm),
8964 C3(frdem, eb80140, 3, (RF, RF, RF_IF), rd_rn_rm),
8965 C3(frdez, eb80160, 3, (RF, RF, RF_IF), rd_rn_rm),
8966
8967 C3(pols, ec00100, 3, (RF, RF, RF_IF), rd_rn_rm),
8968 C3(polsp, ec00120, 3, (RF, RF, RF_IF), rd_rn_rm),
8969 C3(polsm, ec00140, 3, (RF, RF, RF_IF), rd_rn_rm),
8970 C3(polsz, ec00160, 3, (RF, RF, RF_IF), rd_rn_rm),
8971 C3(pold, ec00180, 3, (RF, RF, RF_IF), rd_rn_rm),
8972 C3(poldp, ec001a0, 3, (RF, RF, RF_IF), rd_rn_rm),
8973 C3(poldm, ec001c0, 3, (RF, RF, RF_IF), rd_rn_rm),
8974 C3(poldz, ec001e0, 3, (RF, RF, RF_IF), rd_rn_rm),
8975 C3(pole, ec80100, 3, (RF, RF, RF_IF), rd_rn_rm),
8976 C3(polep, ec80120, 3, (RF, RF, RF_IF), rd_rn_rm),
8977 C3(polem, ec80140, 3, (RF, RF, RF_IF), rd_rn_rm),
8978 C3(polez, ec80160, 3, (RF, RF, RF_IF), rd_rn_rm),
8979
8980 CE(cmf, e90f110, 2, (RF, RF_IF), fpa_cmp),
8981 C3E(cmfe, ed0f110, 2, (RF, RF_IF), fpa_cmp),
8982 CE(cnf, eb0f110, 2, (RF, RF_IF), fpa_cmp),
8983 C3E(cnfe, ef0f110, 2, (RF, RF_IF), fpa_cmp),
8984
8985 C3(flts, e000110, 2, (RF, RR), rn_rd),
8986 C3(fltsp, e000130, 2, (RF, RR), rn_rd),
8987 C3(fltsm, e000150, 2, (RF, RR), rn_rd),
8988 C3(fltsz, e000170, 2, (RF, RR), rn_rd),
8989 C3(fltd, e000190, 2, (RF, RR), rn_rd),
8990 C3(fltdp, e0001b0, 2, (RF, RR), rn_rd),
8991 C3(fltdm, e0001d0, 2, (RF, RR), rn_rd),
8992 C3(fltdz, e0001f0, 2, (RF, RR), rn_rd),
8993 C3(flte, e080110, 2, (RF, RR), rn_rd),
8994 C3(fltep, e080130, 2, (RF, RR), rn_rd),
8995 C3(fltem, e080150, 2, (RF, RR), rn_rd),
8996 C3(fltez, e080170, 2, (RF, RR), rn_rd),
b99bd4ef 8997
c19d1205
ZW
8998 /* The implementation of the FIX instruction is broken on some
8999 assemblers, in that it accepts a precision specifier as well as a
9000 rounding specifier, despite the fact that this is meaningless.
9001 To be more compatible, we accept it as well, though of course it
9002 does not set any bits. */
9003 CE(fix, e100110, 2, (RR, RF), rd_rm),
9004 C3(fixp, e100130, 2, (RR, RF), rd_rm),
9005 C3(fixm, e100150, 2, (RR, RF), rd_rm),
9006 C3(fixz, e100170, 2, (RR, RF), rd_rm),
9007 C3(fixsp, e100130, 2, (RR, RF), rd_rm),
9008 C3(fixsm, e100150, 2, (RR, RF), rd_rm),
9009 C3(fixsz, e100170, 2, (RR, RF), rd_rm),
9010 C3(fixdp, e100130, 2, (RR, RF), rd_rm),
9011 C3(fixdm, e100150, 2, (RR, RF), rd_rm),
9012 C3(fixdz, e100170, 2, (RR, RF), rd_rm),
9013 C3(fixep, e100130, 2, (RR, RF), rd_rm),
9014 C3(fixem, e100150, 2, (RR, RF), rd_rm),
9015 C3(fixez, e100170, 2, (RR, RF), rd_rm),
bfae80f2 9016
c19d1205
ZW
9017 /* Instructions that were new with the real FPA, call them V2. */
9018#undef ARM_VARIANT
9019#define ARM_VARIANT FPU_FPA_EXT_V2
9020 CE(lfm, c100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
9021 C3(lfmfd, c900200, 3, (RF, I4b, ADDR), fpa_ldmstm),
9022 C3(lfmea, d100200, 3, (RF, I4b, ADDR), fpa_ldmstm),
9023 CE(sfm, c000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
9024 C3(sfmfd, d000200, 3, (RF, I4b, ADDR), fpa_ldmstm),
9025 C3(sfmea, c800200, 3, (RF, I4b, ADDR), fpa_ldmstm),
9026
9027#undef ARM_VARIANT
9028#define ARM_VARIANT FPU_VFP_EXT_V1xD /* VFP V1xD (single precision). */
9029 /* Moves and type conversions. */
9030 CE(fcpys, eb00a40, 2, (RVS, RVS), vfp_sp_monadic),
9031 CE(fmrs, e100a10, 2, (RR, RVS), vfp_reg_from_sp),
9032 CE(fmsr, e000a10, 2, (RVS, RR), vfp_sp_from_reg),
9033 CE(fmstat, ef1fa10, 0, (), noargs),
9034 CE(fsitos, eb80ac0, 2, (RVS, RVS), vfp_sp_monadic),
9035 CE(fuitos, eb80a40, 2, (RVS, RVS), vfp_sp_monadic),
9036 CE(ftosis, ebd0a40, 2, (RVS, RVS), vfp_sp_monadic),
9037 CE(ftosizs, ebd0ac0, 2, (RVS, RVS), vfp_sp_monadic),
9038 CE(ftouis, ebc0a40, 2, (RVS, RVS), vfp_sp_monadic),
9039 CE(ftouizs, ebc0ac0, 2, (RVS, RVS), vfp_sp_monadic),
9040 CE(fmrx, ef00a10, 2, (RR, RVC), rd_rn),
9041 CE(fmxr, ee00a10, 2, (RVC, RR), rn_rd),
9042
9043 /* Memory operations. */
9044 CE(flds, d100a00, 2, (RVS, ADDR), vfp_sp_ldst),
9045 CE(fsts, d000a00, 2, (RVS, ADDR), vfp_sp_ldst),
9046 CE(fldmias, c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
9047 CE(fldmfds, c900a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
9048 CE(fldmdbs, d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
9049 CE(fldmeas, d300a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
9050 CE(fldmiax, c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
9051 CE(fldmfdx, c900b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
9052 CE(fldmdbx, d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
9053 CE(fldmeax, d300b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
9054 CE(fstmias, c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
9055 CE(fstmeas, c800a00, 2, (RRw, VRSLST), vfp_sp_ldstmia),
9056 CE(fstmdbs, d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
9057 CE(fstmfds, d200a00, 2, (RRw, VRSLST), vfp_sp_ldstmdb),
9058 CE(fstmiax, c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
9059 CE(fstmeax, c800b00, 2, (RRw, VRDLST), vfp_xp_ldstmia),
9060 CE(fstmdbx, d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
9061 CE(fstmfdx, d200b00, 2, (RRw, VRDLST), vfp_xp_ldstmdb),
bfae80f2 9062
c19d1205
ZW
9063 /* Monadic operations. */
9064 CE(fabss, eb00ac0, 2, (RVS, RVS), vfp_sp_monadic),
9065 CE(fnegs, eb10a40, 2, (RVS, RVS), vfp_sp_monadic),
9066 CE(fsqrts, eb10ac0, 2, (RVS, RVS), vfp_sp_monadic),
9067
9068 /* Dyadic operations. */
9069 CE(fadds, e300a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9070 CE(fsubs, e300a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9071 CE(fmuls, e200a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9072 CE(fdivs, e800a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9073 CE(fmacs, e000a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9074 CE(fmscs, e100a00, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9075 CE(fnmuls, e200a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9076 CE(fnmacs, e000a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
9077 CE(fnmscs, e100a40, 3, (RVS, RVS, RVS), vfp_sp_dyadic),
b99bd4ef 9078
c19d1205
ZW
9079 /* Comparisons. */
9080 CE(fcmps, eb40a40, 2, (RVS, RVS), vfp_sp_monadic),
9081 CE(fcmpzs, eb50a40, 1, (RVS), vfp_sp_compare_z),
9082 CE(fcmpes, eb40ac0, 2, (RVS, RVS), vfp_sp_monadic),
9083 CE(fcmpezs, eb50ac0, 1, (RVS), vfp_sp_compare_z),
b99bd4ef 9084
c19d1205
ZW
9085#undef ARM_VARIANT
9086#define ARM_VARIANT FPU_VFP_EXT_V1 /* VFP V1 (Double precision). */
9087 /* Moves and type conversions. */
9088 CE(fcpyd, eb00b40, 2, (RVD, RVD), rd_rm),
9089 CE(fcvtds, eb70ac0, 2, (RVD, RVS), vfp_dp_sp_cvt),
9090 CE(fcvtsd, eb70bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
9091 CE(fmdhr, e200b10, 2, (RVD, RR), rn_rd),
9092 CE(fmdlr, e000b10, 2, (RVD, RR), rn_rd),
9093 CE(fmrdh, e300b10, 2, (RR, RVD), rd_rn),
9094 CE(fmrdl, e100b10, 2, (RR, RVD), rd_rn),
9095 CE(fsitod, eb80bc0, 2, (RVD, RVS), vfp_dp_sp_cvt),
9096 CE(fuitod, eb80b40, 2, (RVD, RVS), vfp_dp_sp_cvt),
9097 CE(ftosid, ebd0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
9098 CE(ftosizd, ebd0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
9099 CE(ftouid, ebc0b40, 2, (RVS, RVD), vfp_sp_dp_cvt),
9100 CE(ftouizd, ebc0bc0, 2, (RVS, RVD), vfp_sp_dp_cvt),
9101
9102 /* Memory operations. */
9103 CE(fldd, d100b00, 2, (RVD, ADDR), vfp_dp_ldst),
9104 CE(fstd, d000b00, 2, (RVD, ADDR), vfp_dp_ldst),
9105 CE(fldmiad, c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
9106 CE(fldmfdd, c900b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
9107 CE(fldmdbd, d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
9108 CE(fldmead, d300b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
9109 CE(fstmiad, c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
9110 CE(fstmead, c800b00, 2, (RRw, VRDLST), vfp_dp_ldstmia),
9111 CE(fstmdbd, d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
9112 CE(fstmfdd, d200b00, 2, (RRw, VRDLST), vfp_dp_ldstmdb),
b99bd4ef 9113
c19d1205
ZW
9114 /* Monadic operations. */
9115 CE(fabsd, eb00bc0, 2, (RVD, RVD), rd_rm),
9116 CE(fnegd, eb10b40, 2, (RVD, RVD), rd_rm),
9117 CE(fsqrtd, eb10bc0, 2, (RVD, RVD), rd_rm),
9118
9119 /* Dyadic operations. */
9120 CE(faddd, e300b00, 3, (RVD, RVD, RVD), rd_rn_rm),
9121 CE(fsubd, e300b40, 3, (RVD, RVD, RVD), rd_rn_rm),
9122 CE(fmuld, e200b00, 3, (RVD, RVD, RVD), rd_rn_rm),
9123 CE(fdivd, e800b00, 3, (RVD, RVD, RVD), rd_rn_rm),
9124 CE(fmacd, e000b00, 3, (RVD, RVD, RVD), rd_rn_rm),
9125 CE(fmscd, e100b00, 3, (RVD, RVD, RVD), rd_rn_rm),
9126 CE(fnmuld, e200b40, 3, (RVD, RVD, RVD), rd_rn_rm),
9127 CE(fnmacd, e000b40, 3, (RVD, RVD, RVD), rd_rn_rm),
9128 CE(fnmscd, e100b40, 3, (RVD, RVD, RVD), rd_rn_rm),
b99bd4ef 9129
c19d1205
ZW
9130 /* Comparisons. */
9131 CE(fcmpd, eb40b40, 2, (RVD, RVD), rd_rm),
9132 CE(fcmpzd, eb50b40, 1, (RVD), rd),
9133 CE(fcmped, eb40bc0, 2, (RVD, RVD), rd_rm),
9134 CE(fcmpezd, eb50bc0, 1, (RVD), rd),
9135
9136#undef ARM_VARIANT
9137#define ARM_VARIANT FPU_VFP_EXT_V2
9138 CE(fmsrr, c400a10, 3, (VRSLST, RR, RR), vfp_sp2_from_reg2),
9139 CE(fmrrs, c500a10, 3, (RR, RR, VRSLST), vfp_reg2_from_sp2),
9140 CE(fmdrr, c400b10, 3, (RVD, RR, RR), rm_rd_rn),
9141 CE(fmrrd, c500b10, 3, (RR, RR, RVD), rd_rn_rm),
9142
9143#undef ARM_VARIANT
9144#define ARM_VARIANT ARM_CEXT_XSCALE /* Intel XScale extensions. */
9145 CE(mia, e200010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
9146 CE(miaph, e280010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
9147 CE(miabb, e2c0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
9148 CE(miabt, e2d0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
9149 CE(miatb, e2e0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
9150 CE(miatt, e2f0010, 3, (RXA, RRnpc, RRnpc), xsc_mia),
9151 CE(mar, c400000, 3, (RXA, RRnpc, RRnpc), xsc_mar),
9152 CE(mra, c500000, 3, (RRnpc, RRnpc, RXA), xsc_mra),
9153
9154#undef ARM_VARIANT
9155#define ARM_VARIANT ARM_CEXT_IWMMXT /* Intel Wireless MMX technology. */
9156 CE(tandcb, e13f130, 1, (RR), iwmmxt_tandorc),
9157 CE(tandch, e53f130, 1, (RR), iwmmxt_tandorc),
9158 CE(tandcw, e93f130, 1, (RR), iwmmxt_tandorc),
9159 CE(tbcstb, e400010, 2, (RIWR, RR), rn_rd),
9160 CE(tbcsth, e400050, 2, (RIWR, RR), rn_rd),
9161 CE(tbcstw, e400090, 2, (RIWR, RR), rn_rd),
9162 CE(textrcb, e130170, 2, (RR, I7), iwmmxt_textrc),
9163 CE(textrch, e530170, 2, (RR, I7), iwmmxt_textrc),
9164 CE(textrcw, e930170, 2, (RR, I7), iwmmxt_textrc),
9165 CE(textrmub, e100070, 3, (RR, RIWR, I7), iwmmxt_textrm),
9166 CE(textrmuh, e500070, 3, (RR, RIWR, I7), iwmmxt_textrm),
9167 CE(textrmuw, e900070, 3, (RR, RIWR, I7), iwmmxt_textrm),
9168 CE(textrmsb, e100078, 3, (RR, RIWR, I7), iwmmxt_textrm),
9169 CE(textrmsh, e500078, 3, (RR, RIWR, I7), iwmmxt_textrm),
9170 CE(textrmsw, e900078, 3, (RR, RIWR, I7), iwmmxt_textrm),
9171 CE(tinsrb, e600010, 3, (RIWR, RR, I7), iwmmxt_tinsr),
9172 CE(tinsrh, e600050, 3, (RIWR, RR, I7), iwmmxt_tinsr),
9173 CE(tinsrw, e600090, 3, (RIWR, RR, I7), iwmmxt_tinsr),
9174 CE(tmcr, e000110, 2, (RIWC, RR), rn_rd),
9175 CE(tmcrr, c400000, 3, (RIWR, RR, RR), rm_rd_rn),
9176 CE(tmia, e200010, 3, (RIWR, RR, RR), iwmmxt_tmia),
9177 CE(tmiaph, e280010, 3, (RIWR, RR, RR), iwmmxt_tmia),
9178 CE(tmiabb, e2c0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
9179 CE(tmiabt, e2d0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
9180 CE(tmiatb, e2e0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
9181 CE(tmiatt, e2f0010, 3, (RIWR, RR, RR), iwmmxt_tmia),
9182 CE(tmovmskb, e100030, 2, (RR, RIWR), rd_rn),
9183 CE(tmovmskh, e500030, 2, (RR, RIWR), rd_rn),
9184 CE(tmovmskw, e900030, 2, (RR, RIWR), rd_rn),
9185 CE(tmrc, e100110, 2, (RR, RIWC), rd_rn),
9186 CE(tmrrc, c500000, 3, (RR, RR, RIWR), rd_rn_rm),
9187 CE(torcb, e13f150, 1, (RR), iwmmxt_tandorc),
9188 CE(torch, e53f150, 1, (RR), iwmmxt_tandorc),
9189 CE(torcw, e93f150, 1, (RR), iwmmxt_tandorc),
9190 CE(waccb, e0001c0, 2, (RIWR, RIWR), rd_rn),
9191 CE(wacch, e4001c0, 2, (RIWR, RIWR), rd_rn),
9192 CE(waccw, e8001c0, 2, (RIWR, RIWR), rd_rn),
9193 CE(waddbss, e300180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9194 CE(waddb, e000180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9195 CE(waddbus, e100180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9196 CE(waddhss, e700180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9197 CE(waddh, e400180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9198 CE(waddhus, e500180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9199 CE(waddwss, eb00180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9200 CE(waddw, e800180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9201 CE(waddwus, e900180, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9202 CE(waligni, e000020, 4, (RIWR, RIWR, RIWR, I7), iwmmxt_waligni),
9203 CE(walignr0, e800020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9204 CE(walignr1, e900020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9205 CE(walignr2, ea00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9206 CE(walignr3, eb00020, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9207 CE(wand, e200000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9208 CE(wandn, e300000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9209 CE(wavg2b, e800000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9210 CE(wavg2br, e900000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9211 CE(wavg2h, ec00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9212 CE(wavg2hr, ed00000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9213 CE(wcmpeqb, e000060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9214 CE(wcmpeqh, e400060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9215 CE(wcmpeqw, e800060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9216 CE(wcmpgtub, e100060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9217 CE(wcmpgtuh, e500060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9218 CE(wcmpgtuw, e900060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9219 CE(wcmpgtsb, e300060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9220 CE(wcmpgtsh, e700060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9221 CE(wcmpgtsw, eb00060, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9222 CE(wldrb, c100000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
9223 CE(wldrh, c500000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
9224 CE(wldrw, c100100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
9225 CE(wldrd, c500100, 2, (RIWR, ADDR), iwmmxt_wldstd),
9226 CE(wmacs, e600100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9227 CE(wmacsz, e700100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9228 CE(wmacu, e400100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9229 CE(wmacuz, e500100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9230 CE(wmadds, ea00100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9231 CE(wmaddu, e800100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9232 CE(wmaxsb, e200160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9233 CE(wmaxsh, e600160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9234 CE(wmaxsw, ea00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9235 CE(wmaxub, e000160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9236 CE(wmaxuh, e400160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9237 CE(wmaxuw, e800160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9238 CE(wminsb, e300160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9239 CE(wminsh, e700160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9240 CE(wminsw, eb00160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9241 CE(wminub, e100160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9242 CE(wminuh, e500160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9243 CE(wminuw, e900160, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9244 CE(wmov, e000000, 2, (RIWR, RIWR), iwmmxt_wmov),
9245 CE(wmulsm, e300100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9246 CE(wmulsl, e200100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9247 CE(wmulum, e100100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9248 CE(wmulul, e000100, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9249 CE(wor, e000000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9250 CE(wpackhss, e700080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9251 CE(wpackhus, e500080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9252 CE(wpackwss, eb00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9253 CE(wpackwus, e900080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9254 CE(wpackdss, ef00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9255 CE(wpackdus, ed00080, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9256 CE(wrorh, e700040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9257 CE(wrorhg, e700148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9258 CE(wrorw, eb00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9259 CE(wrorwg, eb00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9260 CE(wrord, ef00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9261 CE(wrordg, ef00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9262 CE(wsadb, e000120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9263 CE(wsadbz, e100120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9264 CE(wsadh, e400120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9265 CE(wsadhz, e500120, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9266 CE(wshufh, e0001e0, 3, (RIWR, RIWR, I255), iwmmxt_wshufh),
9267 CE(wsllh, e500040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9268 CE(wsllhg, e500148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9269 CE(wsllw, e900040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9270 CE(wsllwg, e900148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9271 CE(wslld, ed00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9272 CE(wslldg, ed00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9273 CE(wsrah, e400040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9274 CE(wsrahg, e400148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9275 CE(wsraw, e800040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9276 CE(wsrawg, e800148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9277 CE(wsrad, ec00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9278 CE(wsradg, ec00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9279 CE(wsrlh, e600040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9280 CE(wsrlhg, e600148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9281 CE(wsrlw, ea00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9282 CE(wsrlwg, ea00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9283 CE(wsrld, ee00040, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9284 CE(wsrldg, ee00148, 3, (RIWR, RIWR, RIWG), rd_rn_rm),
9285 CE(wstrb, c000000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
9286 CE(wstrh, c400000, 2, (RIWR, ADDR), iwmmxt_wldstbh),
9287 CE(wstrw, c000100, 2, (RIWR_RIWC, ADDR), iwmmxt_wldstw),
9288 CE(wstrd, c400100, 2, (RIWR, ADDR), iwmmxt_wldstd),
9289 CE(wsubbss, e3001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9290 CE(wsubb, e0001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9291 CE(wsubbus, e1001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9292 CE(wsubhss, e7001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9293 CE(wsubh, e4001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9294 CE(wsubhus, e5001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9295 CE(wsubwss, eb001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9296 CE(wsubw, e8001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9297 CE(wsubwus, e9001a0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9298 CE(wunpckehub,e0000c0, 2, (RIWR, RIWR), rd_rn),
9299 CE(wunpckehuh,e4000c0, 2, (RIWR, RIWR), rd_rn),
9300 CE(wunpckehuw,e8000c0, 2, (RIWR, RIWR), rd_rn),
9301 CE(wunpckehsb,e2000c0, 2, (RIWR, RIWR), rd_rn),
9302 CE(wunpckehsh,e6000c0, 2, (RIWR, RIWR), rd_rn),
9303 CE(wunpckehsw,ea000c0, 2, (RIWR, RIWR), rd_rn),
9304 CE(wunpckihb, e1000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9305 CE(wunpckihh, e5000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9306 CE(wunpckihw, e9000c0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9307 CE(wunpckelub,e0000e0, 2, (RIWR, RIWR), rd_rn),
9308 CE(wunpckeluh,e4000e0, 2, (RIWR, RIWR), rd_rn),
9309 CE(wunpckeluw,e8000e0, 2, (RIWR, RIWR), rd_rn),
9310 CE(wunpckelsb,e2000e0, 2, (RIWR, RIWR), rd_rn),
9311 CE(wunpckelsh,e6000e0, 2, (RIWR, RIWR), rd_rn),
9312 CE(wunpckelsw,ea000e0, 2, (RIWR, RIWR), rd_rn),
9313 CE(wunpckilb, e1000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9314 CE(wunpckilh, e5000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9315 CE(wunpckilw, e9000e0, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9316 CE(wxor, e100000, 3, (RIWR, RIWR, RIWR), rd_rn_rm),
9317 CE(wzero, e300000, 1, (RIWR), iwmmxt_wzero),
9318
9319#undef ARM_VARIANT
9320#define ARM_VARIANT ARM_CEXT_MAVERICK /* Cirrus Maverick instructions. */
9321 CE(cfldrs, c100400, 2, (RMF, ADDR), rd_cpaddr),
9322 CE(cfldrd, c500400, 2, (RMD, ADDR), rd_cpaddr),
9323 CE(cfldr32, c100500, 2, (RMFX, ADDR), rd_cpaddr),
9324 CE(cfldr64, c500500, 2, (RMDX, ADDR), rd_cpaddr),
9325 CE(cfstrs, c000400, 2, (RMF, ADDR), rd_cpaddr),
9326 CE(cfstrd, c400400, 2, (RMD, ADDR), rd_cpaddr),
9327 CE(cfstr32, c000500, 2, (RMFX, ADDR), rd_cpaddr),
9328 CE(cfstr64, c400500, 2, (RMDX, ADDR), rd_cpaddr),
9329 CE(cfmvsr, e000450, 2, (RMF, RR), rn_rd),
9330 CE(cfmvrs, e100450, 2, (RR, RMF), rd_rn),
9331 CE(cfmvdlr, e000410, 2, (RMD, RR), rn_rd),
9332 CE(cfmvrdl, e100410, 2, (RR, RMD), rd_rn),
9333 CE(cfmvdhr, e000430, 2, (RMD, RR), rn_rd),
9334 CE(cfmvrdh, e100430, 2, (RR, RMD), rd_rn),
9335 CE(cfmv64lr, e000510, 2, (RMDX, RR), rn_rd),
9336 CE(cfmvr64l, e100510, 2, (RR, RMDX), rd_rn),
9337 CE(cfmv64hr, e000530, 2, (RMDX, RR), rn_rd),
9338 CE(cfmvr64h, e100530, 2, (RR, RMDX), rd_rn),
9339 CE(cfmval32, e200440, 2, (RMAX, RMFX), rd_rn),
9340 CE(cfmv32al, e100440, 2, (RMFX, RMAX), rd_rn),
9341 CE(cfmvam32, e200460, 2, (RMAX, RMFX), rd_rn),
9342 CE(cfmv32am, e100460, 2, (RMFX, RMAX), rd_rn),
9343 CE(cfmvah32, e200480, 2, (RMAX, RMFX), rd_rn),
9344 CE(cfmv32ah, e100480, 2, (RMFX, RMAX), rd_rn),
9345 CE(cfmva32, e2004a0, 2, (RMAX, RMFX), rd_rn),
9346 CE(cfmv32a, e1004a0, 2, (RMFX, RMAX), rd_rn),
9347 CE(cfmva64, e2004c0, 2, (RMAX, RMDX), rd_rn),
9348 CE(cfmv64a, e1004c0, 2, (RMDX, RMAX), rd_rn),
9349 CE(cfmvsc32, e2004e0, 2, (RMDS, RMDX), mav_dspsc),
9350 CE(cfmv32sc, e1004e0, 2, (RMDX, RMDS), rd),
9351 CE(cfcpys, e000400, 2, (RMF, RMF), rd_rn),
9352 CE(cfcpyd, e000420, 2, (RMD, RMD), rd_rn),
9353 CE(cfcvtsd, e000460, 2, (RMD, RMF), rd_rn),
9354 CE(cfcvtds, e000440, 2, (RMF, RMD), rd_rn),
9355 CE(cfcvt32s, e000480, 2, (RMF, RMFX), rd_rn),
9356 CE(cfcvt32d, e0004a0, 2, (RMD, RMFX), rd_rn),
9357 CE(cfcvt64s, e0004c0, 2, (RMF, RMDX), rd_rn),
9358 CE(cfcvt64d, e0004e0, 2, (RMD, RMDX), rd_rn),
9359 CE(cfcvts32, e100580, 2, (RMFX, RMF), rd_rn),
9360 CE(cfcvtd32, e1005a0, 2, (RMFX, RMD), rd_rn),
9361 CE(cftruncs32,e1005c0, 2, (RMFX, RMF), rd_rn),
9362 CE(cftruncd32,e1005e0, 2, (RMFX, RMD), rd_rn),
9363 CE(cfrshl32, e000550, 3, (RMFX, RMFX, RR), mav_triple),
9364 CE(cfrshl64, e000570, 3, (RMDX, RMDX, RR), mav_triple),
9365 CE(cfsh32, e000500, 3, (RMFX, RMFX, I63s), mav_shift),
9366 CE(cfsh64, e200500, 3, (RMDX, RMDX, I63s), mav_shift),
9367 CE(cfcmps, e100490, 3, (RR, RMF, RMF), rd_rn_rm),
9368 CE(cfcmpd, e1004b0, 3, (RR, RMD, RMD), rd_rn_rm),
9369 CE(cfcmp32, e100590, 3, (RR, RMFX, RMFX), rd_rn_rm),
9370 CE(cfcmp64, e1005b0, 3, (RR, RMDX, RMDX), rd_rn_rm),
9371 CE(cfabss, e300400, 2, (RMF, RMF), rd_rn),
9372 CE(cfabsd, e300420, 2, (RMD, RMD), rd_rn),
9373 CE(cfnegs, e300440, 2, (RMF, RMF), rd_rn),
9374 CE(cfnegd, e300460, 2, (RMD, RMD), rd_rn),
9375 CE(cfadds, e300480, 3, (RMF, RMF, RMF), rd_rn_rm),
9376 CE(cfaddd, e3004a0, 3, (RMD, RMD, RMD), rd_rn_rm),
9377 CE(cfsubs, e3004c0, 3, (RMF, RMF, RMF), rd_rn_rm),
9378 CE(cfsubd, e3004e0, 3, (RMD, RMD, RMD), rd_rn_rm),
9379 CE(cfmuls, e100400, 3, (RMF, RMF, RMF), rd_rn_rm),
9380 CE(cfmuld, e100420, 3, (RMD, RMD, RMD), rd_rn_rm),
9381 CE(cfabs32, e300500, 2, (RMFX, RMFX), rd_rn),
9382 CE(cfabs64, e300520, 2, (RMDX, RMDX), rd_rn),
9383 CE(cfneg32, e300540, 2, (RMFX, RMFX), rd_rn),
9384 CE(cfneg64, e300560, 2, (RMDX, RMDX), rd_rn),
9385 CE(cfadd32, e300580, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
9386 CE(cfadd64, e3005a0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
9387 CE(cfsub32, e3005c0, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
9388 CE(cfsub64, e3005e0, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
9389 CE(cfmul32, e100500, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
9390 CE(cfmul64, e100520, 3, (RMDX, RMDX, RMDX), rd_rn_rm),
9391 CE(cfmac32, e100540, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
9392 CE(cfmsc32, e100560, 3, (RMFX, RMFX, RMFX), rd_rn_rm),
9393 CE(cfmadd32, e000600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
9394 CE(cfmsub32, e100600, 4, (RMAX, RMFX, RMFX, RMFX), mav_quad),
9395 CE(cfmadda32, e200600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
9396 CE(cfmsuba32, e300600, 4, (RMAX, RMAX, RMFX, RMFX), mav_quad),
9397};
9398#undef ARM_VARIANT
9399#undef THUMB_VARIANT
9400#undef TCE
9401#undef TCM
9402#undef TUE
9403#undef TUF
9404#undef TCC
9405#undef CE
9406#undef CM
9407#undef UE
9408#undef UF
9409#undef UT
9410#undef OPS0
9411#undef OPS1
9412#undef OPS2
9413#undef OPS3
9414#undef OPS4
9415#undef OPS5
9416#undef OPS6
9417#undef do_0
9418\f
9419/* MD interface: bits in the object file. */
bfae80f2 9420
c19d1205
ZW
9421/* Turn an integer of n bytes (in val) into a stream of bytes appropriate
9422 for use in the a.out file, and stores them in the array pointed to by buf.
9423 This knows about the endian-ness of the target machine and does
9424 THE RIGHT THING, whatever it is. Possible values for n are 1 (byte)
9425 2 (short) and 4 (long) Floating numbers are put out as a series of
9426 LITTLENUMS (shorts, here at least). */
b99bd4ef 9427
c19d1205
ZW
9428void
9429md_number_to_chars (char * buf, valueT val, int n)
9430{
9431 if (target_big_endian)
9432 number_to_chars_bigendian (buf, val, n);
9433 else
9434 number_to_chars_littleendian (buf, val, n);
bfae80f2
RE
9435}
9436
c19d1205
ZW
9437static valueT
9438md_chars_to_number (char * buf, int n)
bfae80f2 9439{
c19d1205
ZW
9440 valueT result = 0;
9441 unsigned char * where = (unsigned char *) buf;
bfae80f2 9442
c19d1205 9443 if (target_big_endian)
b99bd4ef 9444 {
c19d1205
ZW
9445 while (n--)
9446 {
9447 result <<= 8;
9448 result |= (*where++ & 255);
9449 }
b99bd4ef 9450 }
c19d1205 9451 else
b99bd4ef 9452 {
c19d1205
ZW
9453 while (n--)
9454 {
9455 result <<= 8;
9456 result |= (where[n] & 255);
9457 }
bfae80f2 9458 }
b99bd4ef 9459
c19d1205 9460 return result;
bfae80f2 9461}
b99bd4ef 9462
c19d1205 9463/* MD interface: Sections. */
b99bd4ef 9464
c19d1205
ZW
9465int
9466md_estimate_size_before_relax (fragS * fragP ATTRIBUTE_UNUSED,
9467 segT segtype ATTRIBUTE_UNUSED)
9468{
9469 as_fatal (_("md_estimate_size_before_relax\n"));
9470 return 1;
9471}
b99bd4ef 9472
c19d1205 9473/* Round up a section size to the appropriate boundary. */
b99bd4ef 9474
c19d1205
ZW
9475valueT
9476md_section_align (segT segment ATTRIBUTE_UNUSED,
9477 valueT size)
9478{
9479#ifdef OBJ_ELF
9480 return size;
9481#else
9482 /* Round all sects to multiple of 4. */
9483 return (size + 3) & ~3;
9484#endif
bfae80f2 9485}
b99bd4ef 9486
c19d1205
ZW
9487/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
9488 of an rs_align_code fragment. */
9489
9490void
9491arm_handle_align (fragS * fragP)
bfae80f2 9492{
c19d1205
ZW
9493 static char const arm_noop[4] = { 0x00, 0x00, 0xa0, 0xe1 };
9494 static char const thumb_noop[2] = { 0xc0, 0x46 };
9495 static char const arm_bigend_noop[4] = { 0xe1, 0xa0, 0x00, 0x00 };
9496 static char const thumb_bigend_noop[2] = { 0x46, 0xc0 };
9497
9498 int bytes, fix, noop_size;
9499 char * p;
9500 const char * noop;
bfae80f2 9501
c19d1205 9502 if (fragP->fr_type != rs_align_code)
bfae80f2
RE
9503 return;
9504
c19d1205
ZW
9505 bytes = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
9506 p = fragP->fr_literal + fragP->fr_fix;
9507 fix = 0;
bfae80f2 9508
c19d1205
ZW
9509 if (bytes > MAX_MEM_FOR_RS_ALIGN_CODE)
9510 bytes &= MAX_MEM_FOR_RS_ALIGN_CODE;
bfae80f2 9511
c19d1205 9512 if (fragP->tc_frag_data)
a737bd4d 9513 {
c19d1205
ZW
9514 if (target_big_endian)
9515 noop = thumb_bigend_noop;
9516 else
9517 noop = thumb_noop;
9518 noop_size = sizeof (thumb_noop);
7ed4c4c5
NC
9519 }
9520 else
9521 {
c19d1205
ZW
9522 if (target_big_endian)
9523 noop = arm_bigend_noop;
9524 else
9525 noop = arm_noop;
9526 noop_size = sizeof (arm_noop);
7ed4c4c5 9527 }
a737bd4d 9528
c19d1205 9529 if (bytes & (noop_size - 1))
7ed4c4c5 9530 {
c19d1205
ZW
9531 fix = bytes & (noop_size - 1);
9532 memset (p, 0, fix);
9533 p += fix;
9534 bytes -= fix;
a737bd4d 9535 }
a737bd4d 9536
c19d1205 9537 while (bytes >= noop_size)
a737bd4d 9538 {
c19d1205
ZW
9539 memcpy (p, noop, noop_size);
9540 p += noop_size;
9541 bytes -= noop_size;
9542 fix += noop_size;
a737bd4d
NC
9543 }
9544
c19d1205
ZW
9545 fragP->fr_fix += fix;
9546 fragP->fr_var = noop_size;
a737bd4d
NC
9547}
9548
c19d1205
ZW
9549/* Called from md_do_align. Used to create an alignment
9550 frag in a code section. */
9551
9552void
9553arm_frag_align_code (int n, int max)
bfae80f2 9554{
c19d1205 9555 char * p;
7ed4c4c5 9556
c19d1205
ZW
9557 /* We assume that there will never be a requirement
9558 to support alignments greater than 32 bytes. */
9559 if (max > MAX_MEM_FOR_RS_ALIGN_CODE)
9560 as_fatal (_("alignments greater than 32 bytes not supported in .text sections."));
bfae80f2 9561
c19d1205
ZW
9562 p = frag_var (rs_align_code,
9563 MAX_MEM_FOR_RS_ALIGN_CODE,
9564 1,
9565 (relax_substateT) max,
9566 (symbolS *) NULL,
9567 (offsetT) n,
9568 (char *) NULL);
9569 *p = 0;
9570}
bfae80f2 9571
c19d1205 9572/* Perform target specific initialisation of a frag. */
bfae80f2 9573
c19d1205
ZW
9574void
9575arm_init_frag (fragS * fragP)
9576{
9577 /* Record whether this frag is in an ARM or a THUMB area. */
9578 fragP->tc_frag_data = thumb_mode;
bfae80f2
RE
9579}
9580
c19d1205
ZW
9581#ifdef OBJ_ELF
9582/* When we change sections we need to issue a new mapping symbol. */
9583
9584void
9585arm_elf_change_section (void)
bfae80f2 9586{
c19d1205
ZW
9587 flagword flags;
9588 segment_info_type *seginfo;
bfae80f2 9589
c19d1205
ZW
9590 /* Link an unlinked unwind index table section to the .text section. */
9591 if (elf_section_type (now_seg) == SHT_ARM_EXIDX
9592 && elf_linked_to_section (now_seg) == NULL)
9593 elf_linked_to_section (now_seg) = text_section;
9594
9595 if (!SEG_NORMAL (now_seg))
bfae80f2
RE
9596 return;
9597
c19d1205
ZW
9598 flags = bfd_get_section_flags (stdoutput, now_seg);
9599
9600 /* We can ignore sections that only contain debug info. */
9601 if ((flags & SEC_ALLOC) == 0)
9602 return;
bfae80f2 9603
c19d1205
ZW
9604 seginfo = seg_info (now_seg);
9605 mapstate = seginfo->tc_segment_info_data.mapstate;
9606 marked_pr_dependency = seginfo->tc_segment_info_data.marked_pr_dependency;
bfae80f2
RE
9607}
9608
c19d1205
ZW
9609int
9610arm_elf_section_type (const char * str, size_t len)
e45d0630 9611{
c19d1205
ZW
9612 if (len == 5 && strncmp (str, "exidx", 5) == 0)
9613 return SHT_ARM_EXIDX;
e45d0630 9614
c19d1205
ZW
9615 return -1;
9616}
9617\f
9618/* Code to deal with unwinding tables. */
e45d0630 9619
c19d1205 9620static void add_unwind_adjustsp (offsetT);
e45d0630 9621
c19d1205 9622/* Cenerate and deferred unwind frame offset. */
e45d0630 9623
bfae80f2 9624static void
c19d1205 9625flush_pending_unwind (void)
bfae80f2 9626{
c19d1205 9627 offsetT offset;
bfae80f2 9628
c19d1205
ZW
9629 offset = unwind.pending_offset;
9630 unwind.pending_offset = 0;
9631 if (offset != 0)
9632 add_unwind_adjustsp (offset);
bfae80f2
RE
9633}
9634
c19d1205
ZW
9635/* Add an opcode to this list for this function. Two-byte opcodes should
9636 be passed as op[0] << 8 | op[1]. The list of opcodes is built in reverse
9637 order. */
9638
bfae80f2 9639static void
c19d1205 9640add_unwind_opcode (valueT op, int length)
bfae80f2 9641{
c19d1205
ZW
9642 /* Add any deferred stack adjustment. */
9643 if (unwind.pending_offset)
9644 flush_pending_unwind ();
bfae80f2 9645
c19d1205 9646 unwind.sp_restored = 0;
bfae80f2 9647
c19d1205 9648 if (unwind.opcode_count + length > unwind.opcode_alloc)
bfae80f2 9649 {
c19d1205
ZW
9650 unwind.opcode_alloc += ARM_OPCODE_CHUNK_SIZE;
9651 if (unwind.opcodes)
9652 unwind.opcodes = xrealloc (unwind.opcodes,
9653 unwind.opcode_alloc);
9654 else
9655 unwind.opcodes = xmalloc (unwind.opcode_alloc);
bfae80f2 9656 }
c19d1205 9657 while (length > 0)
bfae80f2 9658 {
c19d1205
ZW
9659 length--;
9660 unwind.opcodes[unwind.opcode_count] = op & 0xff;
9661 op >>= 8;
9662 unwind.opcode_count++;
bfae80f2 9663 }
bfae80f2
RE
9664}
9665
c19d1205
ZW
9666/* Add unwind opcodes to adjust the stack pointer. */
9667
bfae80f2 9668static void
c19d1205 9669add_unwind_adjustsp (offsetT offset)
bfae80f2 9670{
c19d1205 9671 valueT op;
bfae80f2 9672
c19d1205 9673 if (offset > 0x200)
bfae80f2 9674 {
c19d1205
ZW
9675 /* We need at most 5 bytes to hold a 32-bit value in a uleb128. */
9676 char bytes[5];
9677 int n;
9678 valueT o;
bfae80f2 9679
c19d1205
ZW
9680 /* Long form: 0xb2, uleb128. */
9681 /* This might not fit in a word so add the individual bytes,
9682 remembering the list is built in reverse order. */
9683 o = (valueT) ((offset - 0x204) >> 2);
9684 if (o == 0)
9685 add_unwind_opcode (0, 1);
bfae80f2 9686
c19d1205
ZW
9687 /* Calculate the uleb128 encoding of the offset. */
9688 n = 0;
9689 while (o)
9690 {
9691 bytes[n] = o & 0x7f;
9692 o >>= 7;
9693 if (o)
9694 bytes[n] |= 0x80;
9695 n++;
9696 }
9697 /* Add the insn. */
9698 for (; n; n--)
9699 add_unwind_opcode (bytes[n - 1], 1);
9700 add_unwind_opcode (0xb2, 1);
9701 }
9702 else if (offset > 0x100)
bfae80f2 9703 {
c19d1205
ZW
9704 /* Two short opcodes. */
9705 add_unwind_opcode (0x3f, 1);
9706 op = (offset - 0x104) >> 2;
9707 add_unwind_opcode (op, 1);
bfae80f2 9708 }
c19d1205
ZW
9709 else if (offset > 0)
9710 {
9711 /* Short opcode. */
9712 op = (offset - 4) >> 2;
9713 add_unwind_opcode (op, 1);
9714 }
9715 else if (offset < 0)
bfae80f2 9716 {
c19d1205
ZW
9717 offset = -offset;
9718 while (offset > 0x100)
bfae80f2 9719 {
c19d1205
ZW
9720 add_unwind_opcode (0x7f, 1);
9721 offset -= 0x100;
bfae80f2 9722 }
c19d1205
ZW
9723 op = ((offset - 4) >> 2) | 0x40;
9724 add_unwind_opcode (op, 1);
bfae80f2 9725 }
bfae80f2
RE
9726}
9727
c19d1205
ZW
9728/* Finish the list of unwind opcodes for this function. */
9729static void
9730finish_unwind_opcodes (void)
bfae80f2 9731{
c19d1205 9732 valueT op;
bfae80f2 9733
c19d1205 9734 if (unwind.fp_used)
bfae80f2 9735 {
c19d1205
ZW
9736 /* Adjust sp as neccessary. */
9737 unwind.pending_offset += unwind.fp_offset - unwind.frame_size;
9738 flush_pending_unwind ();
bfae80f2 9739
c19d1205
ZW
9740 /* After restoring sp from the frame pointer. */
9741 op = 0x90 | unwind.fp_reg;
9742 add_unwind_opcode (op, 1);
9743 }
9744 else
9745 flush_pending_unwind ();
bfae80f2
RE
9746}
9747
bfae80f2 9748
c19d1205
ZW
9749/* Start an exception table entry. If idx is nonzero this is an index table
9750 entry. */
bfae80f2
RE
9751
9752static void
c19d1205 9753start_unwind_section (const segT text_seg, int idx)
bfae80f2 9754{
c19d1205
ZW
9755 const char * text_name;
9756 const char * prefix;
9757 const char * prefix_once;
9758 const char * group_name;
9759 size_t prefix_len;
9760 size_t text_len;
9761 char * sec_name;
9762 size_t sec_name_len;
9763 int type;
9764 int flags;
9765 int linkonce;
bfae80f2 9766
c19d1205 9767 if (idx)
bfae80f2 9768 {
c19d1205
ZW
9769 prefix = ELF_STRING_ARM_unwind;
9770 prefix_once = ELF_STRING_ARM_unwind_once;
9771 type = SHT_ARM_EXIDX;
bfae80f2 9772 }
c19d1205 9773 else
bfae80f2 9774 {
c19d1205
ZW
9775 prefix = ELF_STRING_ARM_unwind_info;
9776 prefix_once = ELF_STRING_ARM_unwind_info_once;
9777 type = SHT_PROGBITS;
bfae80f2
RE
9778 }
9779
c19d1205
ZW
9780 text_name = segment_name (text_seg);
9781 if (streq (text_name, ".text"))
9782 text_name = "";
9783
9784 if (strncmp (text_name, ".gnu.linkonce.t.",
9785 strlen (".gnu.linkonce.t.")) == 0)
bfae80f2 9786 {
c19d1205
ZW
9787 prefix = prefix_once;
9788 text_name += strlen (".gnu.linkonce.t.");
bfae80f2
RE
9789 }
9790
c19d1205
ZW
9791 prefix_len = strlen (prefix);
9792 text_len = strlen (text_name);
9793 sec_name_len = prefix_len + text_len;
9794 sec_name = xmalloc (sec_name_len + 1);
9795 memcpy (sec_name, prefix, prefix_len);
9796 memcpy (sec_name + prefix_len, text_name, text_len);
9797 sec_name[prefix_len + text_len] = '\0';
bfae80f2 9798
c19d1205
ZW
9799 flags = SHF_ALLOC;
9800 linkonce = 0;
9801 group_name = 0;
bfae80f2 9802
c19d1205
ZW
9803 /* Handle COMDAT group. */
9804 if (prefix != prefix_once && (text_seg->flags & SEC_LINK_ONCE) != 0)
bfae80f2 9805 {
c19d1205
ZW
9806 group_name = elf_group_name (text_seg);
9807 if (group_name == NULL)
9808 {
9809 as_bad ("Group section `%s' has no group signature",
9810 segment_name (text_seg));
9811 ignore_rest_of_line ();
9812 return;
9813 }
9814 flags |= SHF_GROUP;
9815 linkonce = 1;
bfae80f2
RE
9816 }
9817
c19d1205 9818 obj_elf_change_section (sec_name, type, flags, 0, group_name, linkonce, 0);
bfae80f2 9819
c19d1205
ZW
9820 /* Set the setion link for index tables. */
9821 if (idx)
9822 elf_linked_to_section (now_seg) = text_seg;
bfae80f2
RE
9823}
9824
bfae80f2 9825
c19d1205
ZW
9826/* Start an unwind table entry. HAVE_DATA is nonzero if we have additional
9827 personality routine data. Returns zero, or the index table value for
9828 and inline entry. */
9829
9830static valueT
9831create_unwind_entry (int have_data)
bfae80f2 9832{
c19d1205
ZW
9833 int size;
9834 addressT where;
9835 char *ptr;
9836 /* The current word of data. */
9837 valueT data;
9838 /* The number of bytes left in this word. */
9839 int n;
bfae80f2 9840
c19d1205 9841 finish_unwind_opcodes ();
bfae80f2 9842
c19d1205
ZW
9843 /* Remember the current text section. */
9844 unwind.saved_seg = now_seg;
9845 unwind.saved_subseg = now_subseg;
bfae80f2 9846
c19d1205 9847 start_unwind_section (now_seg, 0);
bfae80f2 9848
c19d1205 9849 if (unwind.personality_routine == NULL)
bfae80f2 9850 {
c19d1205
ZW
9851 if (unwind.personality_index == -2)
9852 {
9853 if (have_data)
9854 as_bad (_("handerdata in cantunwind frame"));
9855 return 1; /* EXIDX_CANTUNWIND. */
9856 }
bfae80f2 9857
c19d1205
ZW
9858 /* Use a default personality routine if none is specified. */
9859 if (unwind.personality_index == -1)
9860 {
9861 if (unwind.opcode_count > 3)
9862 unwind.personality_index = 1;
9863 else
9864 unwind.personality_index = 0;
9865 }
bfae80f2 9866
c19d1205
ZW
9867 /* Space for the personality routine entry. */
9868 if (unwind.personality_index == 0)
9869 {
9870 if (unwind.opcode_count > 3)
9871 as_bad (_("too many unwind opcodes for personality routine 0"));
bfae80f2 9872
c19d1205
ZW
9873 if (!have_data)
9874 {
9875 /* All the data is inline in the index table. */
9876 data = 0x80;
9877 n = 3;
9878 while (unwind.opcode_count > 0)
9879 {
9880 unwind.opcode_count--;
9881 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
9882 n--;
9883 }
bfae80f2 9884
c19d1205
ZW
9885 /* Pad with "finish" opcodes. */
9886 while (n--)
9887 data = (data << 8) | 0xb0;
bfae80f2 9888
c19d1205
ZW
9889 return data;
9890 }
9891 size = 0;
9892 }
9893 else
9894 /* We get two opcodes "free" in the first word. */
9895 size = unwind.opcode_count - 2;
9896 }
9897 else
9898 /* An extra byte is required for the opcode count. */
9899 size = unwind.opcode_count + 1;
bfae80f2 9900
c19d1205
ZW
9901 size = (size + 3) >> 2;
9902 if (size > 0xff)
9903 as_bad (_("too many unwind opcodes"));
bfae80f2 9904
c19d1205
ZW
9905 frag_align (2, 0, 0);
9906 record_alignment (now_seg, 2);
9907 unwind.table_entry = expr_build_dot ();
9908
9909 /* Allocate the table entry. */
9910 ptr = frag_more ((size << 2) + 4);
9911 where = frag_now_fix () - ((size << 2) + 4);
bfae80f2 9912
c19d1205 9913 switch (unwind.personality_index)
bfae80f2 9914 {
c19d1205
ZW
9915 case -1:
9916 /* ??? Should this be a PLT generating relocation? */
9917 /* Custom personality routine. */
9918 fix_new (frag_now, where, 4, unwind.personality_routine, 0, 1,
9919 BFD_RELOC_ARM_PREL31);
bfae80f2 9920
c19d1205
ZW
9921 where += 4;
9922 ptr += 4;
bfae80f2 9923
c19d1205
ZW
9924 /* Set the first byte to the number of additional words. */
9925 data = size - 1;
9926 n = 3;
9927 break;
bfae80f2 9928
c19d1205
ZW
9929 /* ABI defined personality routines. */
9930 case 0:
9931 /* Three opcodes bytes are packed into the first word. */
9932 data = 0x80;
9933 n = 3;
9934 break;
bfae80f2 9935
c19d1205
ZW
9936 case 1:
9937 case 2:
9938 /* The size and first two opcode bytes go in the first word. */
9939 data = ((0x80 + unwind.personality_index) << 8) | size;
9940 n = 2;
9941 break;
bfae80f2 9942
c19d1205
ZW
9943 default:
9944 /* Should never happen. */
9945 abort ();
9946 }
bfae80f2 9947
c19d1205
ZW
9948 /* Pack the opcodes into words (MSB first), reversing the list at the same
9949 time. */
9950 while (unwind.opcode_count > 0)
9951 {
9952 if (n == 0)
9953 {
9954 md_number_to_chars (ptr, data, 4);
9955 ptr += 4;
9956 n = 4;
9957 data = 0;
9958 }
9959 unwind.opcode_count--;
9960 n--;
9961 data = (data << 8) | unwind.opcodes[unwind.opcode_count];
9962 }
9963
9964 /* Finish off the last word. */
9965 if (n < 4)
9966 {
9967 /* Pad with "finish" opcodes. */
9968 while (n--)
9969 data = (data << 8) | 0xb0;
9970
9971 md_number_to_chars (ptr, data, 4);
9972 }
9973
9974 if (!have_data)
9975 {
9976 /* Add an empty descriptor if there is no user-specified data. */
9977 ptr = frag_more (4);
9978 md_number_to_chars (ptr, 0, 4);
9979 }
9980
9981 return 0;
bfae80f2
RE
9982}
9983
c19d1205
ZW
9984/* Convert REGNAME to a DWARF-2 register number. */
9985
9986int
9987tc_arm_regname_to_dw2regnum (const char *regname)
bfae80f2 9988{
c19d1205
ZW
9989 int reg = arm_reg_parse ((char **) &regname, REG_TYPE_RN);
9990
9991 if (reg == FAIL)
9992 return -1;
9993
9994 return reg;
bfae80f2
RE
9995}
9996
c19d1205
ZW
9997/* Initialize the DWARF-2 unwind information for this procedure. */
9998
9999void
10000tc_arm_frame_initial_instructions (void)
bfae80f2 10001{
c19d1205 10002 cfi_add_CFA_def_cfa (REG_SP, 0);
bfae80f2 10003}
c19d1205 10004#endif /* OBJ_ELF */
bfae80f2 10005
bfae80f2 10006
c19d1205 10007/* MD interface: Symbol and relocation handling. */
bfae80f2 10008
2fc8bdac
ZW
10009/* Return the address within the segment that a PC-relative fixup is
10010 relative to. For ARM, PC-relative fixups applied to instructions
10011 are generally relative to the location of the fixup plus 8 bytes.
10012 Thumb branches are offset by 4, and Thumb loads relative to PC
10013 require special handling. */
bfae80f2 10014
c19d1205 10015long
2fc8bdac 10016md_pcrel_from_section (fixS * fixP, segT seg)
bfae80f2 10017{
2fc8bdac
ZW
10018 offsetT base = fixP->fx_where + fixP->fx_frag->fr_address;
10019
10020 /* If this is pc-relative and we are going to emit a relocation
10021 then we just want to put out any pipeline compensation that the linker
10022 will need. Otherwise we want to use the calculated base. */
10023 if (fixP->fx_pcrel
10024 && ((fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != seg)
10025 || arm_force_relocation (fixP)))
10026 base = 0;
bfae80f2 10027
c19d1205 10028 switch (fixP->fx_r_type)
bfae80f2 10029 {
2fc8bdac
ZW
10030 /* PC relative addressing on the Thumb is slightly odd as the
10031 bottom two bits of the PC are forced to zero for the
10032 calculation. This happens *after* application of the
10033 pipeline offset. However, Thumb adrl already adjusts for
10034 this, so we need not do it again. */
c19d1205 10035 case BFD_RELOC_ARM_THUMB_ADD:
2fc8bdac 10036 return base & ~3;
c19d1205
ZW
10037
10038 case BFD_RELOC_ARM_THUMB_OFFSET:
10039 case BFD_RELOC_ARM_T32_OFFSET_IMM:
e9f89963 10040 case BFD_RELOC_ARM_T32_ADD_PC12:
2fc8bdac 10041 return (base + 4) & ~3;
c19d1205 10042
2fc8bdac
ZW
10043 /* Thumb branches are simply offset by +4. */
10044 case BFD_RELOC_THUMB_PCREL_BRANCH7:
10045 case BFD_RELOC_THUMB_PCREL_BRANCH9:
10046 case BFD_RELOC_THUMB_PCREL_BRANCH12:
10047 case BFD_RELOC_THUMB_PCREL_BRANCH20:
10048 case BFD_RELOC_THUMB_PCREL_BRANCH23:
10049 case BFD_RELOC_THUMB_PCREL_BRANCH25:
10050 case BFD_RELOC_THUMB_PCREL_BLX:
10051 return base + 4;
bfae80f2 10052
2fc8bdac
ZW
10053 /* ARM mode branches are offset by +8. However, the Windows CE
10054 loader expects the relocation not to take this into account. */
10055 case BFD_RELOC_ARM_PCREL_BRANCH:
10056 case BFD_RELOC_ARM_PCREL_BLX:
10057 case BFD_RELOC_ARM_PLT32:
c19d1205 10058#ifdef TE_WINCE
2fc8bdac 10059 return base;
c19d1205 10060#else
2fc8bdac 10061 return base + 8;
c19d1205 10062#endif
2fc8bdac
ZW
10063
10064 /* ARM mode loads relative to PC are also offset by +8. Unlike
10065 branches, the Windows CE loader *does* expect the relocation
10066 to take this into account. */
10067 case BFD_RELOC_ARM_OFFSET_IMM:
10068 case BFD_RELOC_ARM_OFFSET_IMM8:
10069 case BFD_RELOC_ARM_HWLITERAL:
10070 case BFD_RELOC_ARM_LITERAL:
10071 case BFD_RELOC_ARM_CP_OFF_IMM:
10072 return base + 8;
10073
10074
10075 /* Other PC-relative relocations are un-offset. */
10076 default:
10077 return base;
10078 }
bfae80f2
RE
10079}
10080
c19d1205
ZW
10081/* Under ELF we need to default _GLOBAL_OFFSET_TABLE.
10082 Otherwise we have no need to default values of symbols. */
10083
10084symbolS *
10085md_undefined_symbol (char * name ATTRIBUTE_UNUSED)
bfae80f2 10086{
c19d1205
ZW
10087#ifdef OBJ_ELF
10088 if (name[0] == '_' && name[1] == 'G'
10089 && streq (name, GLOBAL_OFFSET_TABLE_NAME))
10090 {
10091 if (!GOT_symbol)
10092 {
10093 if (symbol_find (name))
10094 as_bad ("GOT already in the symbol table");
bfae80f2 10095
c19d1205
ZW
10096 GOT_symbol = symbol_new (name, undefined_section,
10097 (valueT) 0, & zero_address_frag);
10098 }
bfae80f2 10099
c19d1205 10100 return GOT_symbol;
bfae80f2 10101 }
c19d1205 10102#endif
bfae80f2 10103
c19d1205 10104 return 0;
bfae80f2
RE
10105}
10106
55cf6793 10107/* Subroutine of md_apply_fix. Check to see if an immediate can be
c19d1205
ZW
10108 computed as two separate immediate values, added together. We
10109 already know that this value cannot be computed by just one ARM
10110 instruction. */
10111
10112static unsigned int
10113validate_immediate_twopart (unsigned int val,
10114 unsigned int * highpart)
bfae80f2 10115{
c19d1205
ZW
10116 unsigned int a;
10117 unsigned int i;
bfae80f2 10118
c19d1205
ZW
10119 for (i = 0; i < 32; i += 2)
10120 if (((a = rotate_left (val, i)) & 0xff) != 0)
10121 {
10122 if (a & 0xff00)
10123 {
10124 if (a & ~ 0xffff)
10125 continue;
10126 * highpart = (a >> 8) | ((i + 24) << 7);
10127 }
10128 else if (a & 0xff0000)
10129 {
10130 if (a & 0xff000000)
10131 continue;
10132 * highpart = (a >> 16) | ((i + 16) << 7);
10133 }
10134 else
10135 {
10136 assert (a & 0xff000000);
10137 * highpart = (a >> 24) | ((i + 8) << 7);
10138 }
bfae80f2 10139
c19d1205
ZW
10140 return (a & 0xff) | (i << 7);
10141 }
bfae80f2 10142
c19d1205 10143 return FAIL;
bfae80f2
RE
10144}
10145
c19d1205
ZW
10146static int
10147validate_offset_imm (unsigned int val, int hwse)
10148{
10149 if ((hwse && val > 255) || val > 4095)
10150 return FAIL;
10151 return val;
10152}
bfae80f2 10153
55cf6793 10154/* Subroutine of md_apply_fix. Do those data_ops which can take a
c19d1205
ZW
10155 negative immediate constant by altering the instruction. A bit of
10156 a hack really.
10157 MOV <-> MVN
10158 AND <-> BIC
10159 ADC <-> SBC
10160 by inverting the second operand, and
10161 ADD <-> SUB
10162 CMP <-> CMN
10163 by negating the second operand. */
bfae80f2 10164
c19d1205
ZW
10165static int
10166negate_data_op (unsigned long * instruction,
10167 unsigned long value)
bfae80f2 10168{
c19d1205
ZW
10169 int op, new_inst;
10170 unsigned long negated, inverted;
bfae80f2 10171
c19d1205
ZW
10172 negated = encode_arm_immediate (-value);
10173 inverted = encode_arm_immediate (~value);
bfae80f2 10174
c19d1205
ZW
10175 op = (*instruction >> DATA_OP_SHIFT) & 0xf;
10176 switch (op)
bfae80f2 10177 {
c19d1205
ZW
10178 /* First negates. */
10179 case OPCODE_SUB: /* ADD <-> SUB */
10180 new_inst = OPCODE_ADD;
10181 value = negated;
10182 break;
bfae80f2 10183
c19d1205
ZW
10184 case OPCODE_ADD:
10185 new_inst = OPCODE_SUB;
10186 value = negated;
10187 break;
bfae80f2 10188
c19d1205
ZW
10189 case OPCODE_CMP: /* CMP <-> CMN */
10190 new_inst = OPCODE_CMN;
10191 value = negated;
10192 break;
bfae80f2 10193
c19d1205
ZW
10194 case OPCODE_CMN:
10195 new_inst = OPCODE_CMP;
10196 value = negated;
10197 break;
bfae80f2 10198
c19d1205
ZW
10199 /* Now Inverted ops. */
10200 case OPCODE_MOV: /* MOV <-> MVN */
10201 new_inst = OPCODE_MVN;
10202 value = inverted;
10203 break;
bfae80f2 10204
c19d1205
ZW
10205 case OPCODE_MVN:
10206 new_inst = OPCODE_MOV;
10207 value = inverted;
10208 break;
bfae80f2 10209
c19d1205
ZW
10210 case OPCODE_AND: /* AND <-> BIC */
10211 new_inst = OPCODE_BIC;
10212 value = inverted;
10213 break;
bfae80f2 10214
c19d1205
ZW
10215 case OPCODE_BIC:
10216 new_inst = OPCODE_AND;
10217 value = inverted;
10218 break;
bfae80f2 10219
c19d1205
ZW
10220 case OPCODE_ADC: /* ADC <-> SBC */
10221 new_inst = OPCODE_SBC;
10222 value = inverted;
10223 break;
bfae80f2 10224
c19d1205
ZW
10225 case OPCODE_SBC:
10226 new_inst = OPCODE_ADC;
10227 value = inverted;
10228 break;
bfae80f2 10229
c19d1205
ZW
10230 /* We cannot do anything. */
10231 default:
10232 return FAIL;
b99bd4ef
NC
10233 }
10234
c19d1205
ZW
10235 if (value == (unsigned) FAIL)
10236 return FAIL;
10237
10238 *instruction &= OPCODE_MASK;
10239 *instruction |= new_inst << DATA_OP_SHIFT;
10240 return value;
b99bd4ef
NC
10241}
10242
c19d1205 10243void
55cf6793 10244md_apply_fix (fixS * fixP,
c19d1205
ZW
10245 valueT * valP,
10246 segT seg)
10247{
10248 offsetT value = * valP;
10249 offsetT newval;
10250 unsigned int newimm;
10251 unsigned long temp;
10252 int sign;
10253 char * buf = fixP->fx_where + fixP->fx_frag->fr_literal;
b99bd4ef 10254
c19d1205 10255 assert (fixP->fx_r_type <= BFD_RELOC_UNUSED);
b99bd4ef 10256
c19d1205
ZW
10257 /* Note whether this will delete the relocation. */
10258 if (fixP->fx_addsy == 0 && !fixP->fx_pcrel)
10259 fixP->fx_done = 1;
b99bd4ef 10260
adbaf948
ZW
10261 /* On a 64-bit host, silently truncate 'value' to 32 bits for
10262 consistency with the behavior on 32-bit hosts. Remember value
10263 for emit_reloc. */
10264 value &= 0xffffffff;
10265 value ^= 0x80000000;
10266 value -= 0x80000000;
10267
10268 *valP = value;
c19d1205 10269 fixP->fx_addnumber = value;
b99bd4ef 10270
adbaf948
ZW
10271 /* Same treatment for fixP->fx_offset. */
10272 fixP->fx_offset &= 0xffffffff;
10273 fixP->fx_offset ^= 0x80000000;
10274 fixP->fx_offset -= 0x80000000;
10275
c19d1205 10276 switch (fixP->fx_r_type)
b99bd4ef 10277 {
c19d1205
ZW
10278 case BFD_RELOC_NONE:
10279 /* This will need to go in the object file. */
10280 fixP->fx_done = 0;
10281 break;
b99bd4ef 10282
c19d1205
ZW
10283 case BFD_RELOC_ARM_IMMEDIATE:
10284 /* We claim that this fixup has been processed here,
10285 even if in fact we generate an error because we do
10286 not have a reloc for it, so tc_gen_reloc will reject it. */
10287 fixP->fx_done = 1;
b99bd4ef 10288
c19d1205
ZW
10289 if (fixP->fx_addsy
10290 && ! S_IS_DEFINED (fixP->fx_addsy))
b99bd4ef 10291 {
c19d1205
ZW
10292 as_bad_where (fixP->fx_file, fixP->fx_line,
10293 _("undefined symbol %s used as an immediate value"),
10294 S_GET_NAME (fixP->fx_addsy));
10295 break;
b99bd4ef
NC
10296 }
10297
c19d1205
ZW
10298 newimm = encode_arm_immediate (value);
10299 temp = md_chars_to_number (buf, INSN_SIZE);
10300
10301 /* If the instruction will fail, see if we can fix things up by
10302 changing the opcode. */
10303 if (newimm == (unsigned int) FAIL
10304 && (newimm = negate_data_op (&temp, value)) == (unsigned int) FAIL)
b99bd4ef 10305 {
c19d1205
ZW
10306 as_bad_where (fixP->fx_file, fixP->fx_line,
10307 _("invalid constant (%lx) after fixup"),
10308 (unsigned long) value);
10309 break;
b99bd4ef 10310 }
b99bd4ef 10311
c19d1205
ZW
10312 newimm |= (temp & 0xfffff000);
10313 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
10314 break;
b99bd4ef 10315
c19d1205
ZW
10316 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
10317 {
10318 unsigned int highpart = 0;
10319 unsigned int newinsn = 0xe1a00000; /* nop. */
b99bd4ef 10320
c19d1205
ZW
10321 newimm = encode_arm_immediate (value);
10322 temp = md_chars_to_number (buf, INSN_SIZE);
b99bd4ef 10323
c19d1205
ZW
10324 /* If the instruction will fail, see if we can fix things up by
10325 changing the opcode. */
10326 if (newimm == (unsigned int) FAIL
10327 && (newimm = negate_data_op (& temp, value)) == (unsigned int) FAIL)
10328 {
10329 /* No ? OK - try using two ADD instructions to generate
10330 the value. */
10331 newimm = validate_immediate_twopart (value, & highpart);
b99bd4ef 10332
c19d1205
ZW
10333 /* Yes - then make sure that the second instruction is
10334 also an add. */
10335 if (newimm != (unsigned int) FAIL)
10336 newinsn = temp;
10337 /* Still No ? Try using a negated value. */
10338 else if ((newimm = validate_immediate_twopart (- value, & highpart)) != (unsigned int) FAIL)
10339 temp = newinsn = (temp & OPCODE_MASK) | OPCODE_SUB << DATA_OP_SHIFT;
10340 /* Otherwise - give up. */
10341 else
10342 {
10343 as_bad_where (fixP->fx_file, fixP->fx_line,
10344 _("unable to compute ADRL instructions for PC offset of 0x%lx"),
10345 (long) value);
10346 break;
10347 }
b99bd4ef 10348
c19d1205
ZW
10349 /* Replace the first operand in the 2nd instruction (which
10350 is the PC) with the destination register. We have
10351 already added in the PC in the first instruction and we
10352 do not want to do it again. */
10353 newinsn &= ~ 0xf0000;
10354 newinsn |= ((newinsn & 0x0f000) << 4);
10355 }
b99bd4ef 10356
c19d1205
ZW
10357 newimm |= (temp & 0xfffff000);
10358 md_number_to_chars (buf, (valueT) newimm, INSN_SIZE);
b99bd4ef 10359
c19d1205
ZW
10360 highpart |= (newinsn & 0xfffff000);
10361 md_number_to_chars (buf + INSN_SIZE, (valueT) highpart, INSN_SIZE);
10362 }
10363 break;
b99bd4ef 10364
c19d1205
ZW
10365 case BFD_RELOC_ARM_OFFSET_IMM:
10366 case BFD_RELOC_ARM_LITERAL:
10367 sign = value >= 0;
b99bd4ef 10368
c19d1205
ZW
10369 if (value < 0)
10370 value = - value;
b99bd4ef 10371
c19d1205 10372 if (validate_offset_imm (value, 0) == FAIL)
f03698e6 10373 {
c19d1205
ZW
10374 if (fixP->fx_r_type == BFD_RELOC_ARM_LITERAL)
10375 as_bad_where (fixP->fx_file, fixP->fx_line,
10376 _("invalid literal constant: pool needs to be closer"));
10377 else
10378 as_bad_where (fixP->fx_file, fixP->fx_line,
10379 _("bad immediate value for offset (%ld)"),
10380 (long) value);
10381 break;
f03698e6
RE
10382 }
10383
c19d1205
ZW
10384 newval = md_chars_to_number (buf, INSN_SIZE);
10385 newval &= 0xff7ff000;
10386 newval |= value | (sign ? INDEX_UP : 0);
10387 md_number_to_chars (buf, newval, INSN_SIZE);
10388 break;
b99bd4ef 10389
c19d1205
ZW
10390 case BFD_RELOC_ARM_OFFSET_IMM8:
10391 case BFD_RELOC_ARM_HWLITERAL:
10392 sign = value >= 0;
b99bd4ef 10393
c19d1205
ZW
10394 if (value < 0)
10395 value = - value;
b99bd4ef 10396
c19d1205 10397 if (validate_offset_imm (value, 1) == FAIL)
b99bd4ef 10398 {
c19d1205
ZW
10399 if (fixP->fx_r_type == BFD_RELOC_ARM_HWLITERAL)
10400 as_bad_where (fixP->fx_file, fixP->fx_line,
10401 _("invalid literal constant: pool needs to be closer"));
10402 else
10403 as_bad (_("bad immediate value for half-word offset (%ld)"),
10404 (long) value);
10405 break;
b99bd4ef
NC
10406 }
10407
c19d1205
ZW
10408 newval = md_chars_to_number (buf, INSN_SIZE);
10409 newval &= 0xff7ff0f0;
10410 newval |= ((value >> 4) << 8) | (value & 0xf) | (sign ? INDEX_UP : 0);
10411 md_number_to_chars (buf, newval, INSN_SIZE);
10412 break;
b99bd4ef 10413
c19d1205
ZW
10414 case BFD_RELOC_ARM_T32_OFFSET_U8:
10415 if (value < 0 || value > 1020 || value % 4 != 0)
10416 as_bad_where (fixP->fx_file, fixP->fx_line,
10417 _("bad immediate value for offset (%ld)"), (long) value);
10418 value /= 4;
b99bd4ef 10419
c19d1205 10420 newval = md_chars_to_number (buf+2, THUMB_SIZE);
c19d1205
ZW
10421 newval |= value;
10422 md_number_to_chars (buf+2, newval, THUMB_SIZE);
10423 break;
b99bd4ef 10424
c19d1205
ZW
10425 case BFD_RELOC_ARM_T32_OFFSET_IMM:
10426 /* This is a complicated relocation used for all varieties of Thumb32
10427 load/store instruction with immediate offset:
10428
10429 1110 100P u1WL NNNN XXXX YYYY iiii iiii - +/-(U) pre/post(P) 8-bit,
10430 *4, optional writeback(W)
10431 (doubleword load/store)
10432
10433 1111 100S uTTL 1111 XXXX iiii iiii iiii - +/-(U) 12-bit PC-rel
10434 1111 100S 0TTL NNNN XXXX 1Pu1 iiii iiii - +/-(U) pre/post(P) 8-bit
10435 1111 100S 0TTL NNNN XXXX 1110 iiii iiii - positive 8-bit (T instruction)
10436 1111 100S 1TTL NNNN XXXX iiii iiii iiii - positive 12-bit
10437 1111 100S 0TTL NNNN XXXX 1100 iiii iiii - negative 8-bit
10438
10439 Uppercase letters indicate bits that are already encoded at
10440 this point. Lowercase letters are our problem. For the
10441 second block of instructions, the secondary opcode nybble
10442 (bits 8..11) is present, and bit 23 is zero, even if this is
10443 a PC-relative operation. */
10444 newval = md_chars_to_number (buf, THUMB_SIZE);
10445 newval <<= 16;
10446 newval |= md_chars_to_number (buf+THUMB_SIZE, THUMB_SIZE);
b99bd4ef 10447
c19d1205 10448 if ((newval & 0xf0000000) == 0xe0000000)
b99bd4ef 10449 {
c19d1205
ZW
10450 /* Doubleword load/store: 8-bit offset, scaled by 4. */
10451 if (value >= 0)
10452 newval |= (1 << 23);
10453 else
10454 value = -value;
10455 if (value % 4 != 0)
10456 {
10457 as_bad_where (fixP->fx_file, fixP->fx_line,
10458 _("offset not a multiple of 4"));
10459 break;
10460 }
10461 value /= 4;
10462 if (value >= 0xff)
10463 {
10464 as_bad_where (fixP->fx_file, fixP->fx_line,
10465 _("offset out of range"));
10466 break;
10467 }
10468 newval &= ~0xff;
b99bd4ef 10469 }
c19d1205 10470 else if ((newval & 0x000f0000) == 0x000f0000)
b99bd4ef 10471 {
c19d1205
ZW
10472 /* PC-relative, 12-bit offset. */
10473 if (value >= 0)
10474 newval |= (1 << 23);
10475 else
10476 value = -value;
10477 if (value >= 0xfff)
10478 {
10479 as_bad_where (fixP->fx_file, fixP->fx_line,
10480 _("offset out of range"));
10481 break;
10482 }
10483 newval &= ~0xfff;
b99bd4ef 10484 }
c19d1205 10485 else if ((newval & 0x00000100) == 0x00000100)
b99bd4ef 10486 {
c19d1205
ZW
10487 /* Writeback: 8-bit, +/- offset. */
10488 if (value >= 0)
10489 newval |= (1 << 9);
10490 else
10491 value = -value;
10492 if (value >= 0xff)
10493 {
10494 as_bad_where (fixP->fx_file, fixP->fx_line,
10495 _("offset out of range"));
10496 break;
10497 }
10498 newval &= ~0xff;
b99bd4ef 10499 }
c19d1205 10500 else if ((newval & 0x00000f00) == 0x00000e00)
b99bd4ef 10501 {
c19d1205
ZW
10502 /* T-instruction: positive 8-bit offset. */
10503 if (value < 0 || value >= 0xff)
b99bd4ef 10504 {
c19d1205
ZW
10505 as_bad_where (fixP->fx_file, fixP->fx_line,
10506 _("offset out of range"));
10507 break;
b99bd4ef 10508 }
c19d1205
ZW
10509 newval &= ~0xff;
10510 newval |= value;
b99bd4ef
NC
10511 }
10512 else
b99bd4ef 10513 {
c19d1205
ZW
10514 /* Positive 12-bit or negative 8-bit offset. */
10515 int limit;
10516 if (value >= 0)
b99bd4ef 10517 {
c19d1205
ZW
10518 newval |= (1 << 23);
10519 limit = 0xfff;
10520 }
10521 else
10522 {
10523 value = -value;
10524 limit = 0xff;
10525 }
10526 if (value > limit)
10527 {
10528 as_bad_where (fixP->fx_file, fixP->fx_line,
10529 _("offset out of range"));
10530 break;
b99bd4ef 10531 }
c19d1205 10532 newval &= ~limit;
b99bd4ef 10533 }
b99bd4ef 10534
c19d1205
ZW
10535 newval |= value;
10536 md_number_to_chars (buf, (newval >> 16) & 0xffff, THUMB_SIZE);
10537 md_number_to_chars (buf + THUMB_SIZE, newval & 0xffff, THUMB_SIZE);
10538 break;
404ff6b5 10539
c19d1205
ZW
10540 case BFD_RELOC_ARM_SHIFT_IMM:
10541 newval = md_chars_to_number (buf, INSN_SIZE);
10542 if (((unsigned long) value) > 32
10543 || (value == 32
10544 && (((newval & 0x60) == 0) || (newval & 0x60) == 0x60)))
10545 {
10546 as_bad_where (fixP->fx_file, fixP->fx_line,
10547 _("shift expression is too large"));
10548 break;
10549 }
404ff6b5 10550
c19d1205
ZW
10551 if (value == 0)
10552 /* Shifts of zero must be done as lsl. */
10553 newval &= ~0x60;
10554 else if (value == 32)
10555 value = 0;
10556 newval &= 0xfffff07f;
10557 newval |= (value & 0x1f) << 7;
10558 md_number_to_chars (buf, newval, INSN_SIZE);
10559 break;
404ff6b5 10560
c19d1205 10561 case BFD_RELOC_ARM_T32_IMMEDIATE:
92e90b6e 10562 case BFD_RELOC_ARM_T32_IMM12:
e9f89963 10563 case BFD_RELOC_ARM_T32_ADD_PC12:
c19d1205
ZW
10564 /* We claim that this fixup has been processed here,
10565 even if in fact we generate an error because we do
10566 not have a reloc for it, so tc_gen_reloc will reject it. */
10567 fixP->fx_done = 1;
404ff6b5 10568
c19d1205
ZW
10569 if (fixP->fx_addsy
10570 && ! S_IS_DEFINED (fixP->fx_addsy))
10571 {
10572 as_bad_where (fixP->fx_file, fixP->fx_line,
10573 _("undefined symbol %s used as an immediate value"),
10574 S_GET_NAME (fixP->fx_addsy));
10575 break;
10576 }
404ff6b5 10577
c19d1205
ZW
10578 newval = md_chars_to_number (buf, THUMB_SIZE);
10579 newval <<= 16;
10580 newval |= md_chars_to_number (buf+2, THUMB_SIZE);
404ff6b5 10581
e9f89963
PB
10582 /* FUTURE: Implement analogue of negate_data_op for T32. */
10583 if (fixP->fx_r_type == BFD_RELOC_ARM_T32_IMMEDIATE)
10584 newimm = encode_thumb32_immediate (value);
10585 else
92e90b6e 10586 {
e9f89963
PB
10587 /* 12 bit immediate for addw/subw. */
10588 if (value < 0)
10589 {
10590 value = -value;
10591 newval ^= 0x00a00000;
10592 }
92e90b6e
PB
10593 if (value > 0xfff)
10594 newimm = (unsigned int) FAIL;
10595 else
10596 newimm = value;
10597 }
cc8a6dd0 10598
c19d1205 10599 if (newimm == (unsigned int)FAIL)
3631a3c8 10600 {
c19d1205
ZW
10601 as_bad_where (fixP->fx_file, fixP->fx_line,
10602 _("invalid constant (%lx) after fixup"),
10603 (unsigned long) value);
10604 break;
3631a3c8
NC
10605 }
10606
c19d1205
ZW
10607 newval |= (newimm & 0x800) << 15;
10608 newval |= (newimm & 0x700) << 4;
10609 newval |= (newimm & 0x0ff);
cc8a6dd0 10610
c19d1205
ZW
10611 md_number_to_chars (buf, (valueT) ((newval >> 16) & 0xffff), THUMB_SIZE);
10612 md_number_to_chars (buf+2, (valueT) (newval & 0xffff), THUMB_SIZE);
10613 break;
a737bd4d 10614
c19d1205
ZW
10615 case BFD_RELOC_ARM_SMI:
10616 if (((unsigned long) value) > 0xffff)
10617 as_bad_where (fixP->fx_file, fixP->fx_line,
10618 _("invalid smi expression"));
2fc8bdac 10619 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
10620 newval |= (value & 0xf) | ((value & 0xfff0) << 4);
10621 md_number_to_chars (buf, newval, INSN_SIZE);
10622 break;
a737bd4d 10623
c19d1205 10624 case BFD_RELOC_ARM_SWI:
adbaf948 10625 if (fixP->tc_fix_data != 0)
c19d1205
ZW
10626 {
10627 if (((unsigned long) value) > 0xff)
10628 as_bad_where (fixP->fx_file, fixP->fx_line,
10629 _("invalid swi expression"));
2fc8bdac 10630 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205
ZW
10631 newval |= value;
10632 md_number_to_chars (buf, newval, THUMB_SIZE);
10633 }
10634 else
10635 {
10636 if (((unsigned long) value) > 0x00ffffff)
10637 as_bad_where (fixP->fx_file, fixP->fx_line,
10638 _("invalid swi expression"));
2fc8bdac 10639 newval = md_chars_to_number (buf, INSN_SIZE);
c19d1205
ZW
10640 newval |= value;
10641 md_number_to_chars (buf, newval, INSN_SIZE);
10642 }
10643 break;
a737bd4d 10644
c19d1205
ZW
10645 case BFD_RELOC_ARM_MULTI:
10646 if (((unsigned long) value) > 0xffff)
10647 as_bad_where (fixP->fx_file, fixP->fx_line,
10648 _("invalid expression in load/store multiple"));
10649 newval = value | md_chars_to_number (buf, INSN_SIZE);
10650 md_number_to_chars (buf, newval, INSN_SIZE);
10651 break;
a737bd4d 10652
c19d1205 10653 case BFD_RELOC_ARM_PCREL_BRANCH:
c19d1205 10654#ifdef OBJ_ELF
2fc8bdac 10655 case BFD_RELOC_ARM_PLT32:
c19d1205 10656#endif
a737bd4d 10657
c19d1205 10658 /* We are going to store value (shifted right by two) in the
2fc8bdac
ZW
10659 instruction, in a 24 bit, signed field. Bits 0 and 1 must be
10660 clear, and bits 26 through 32 either all clear or all set. */
10661 if (value & 0x00000003)
c19d1205 10662 as_bad_where (fixP->fx_file, fixP->fx_line,
2fc8bdac
ZW
10663 _("misaligned branch destination"));
10664 if ((value & (offsetT)0xfe000000) != (offsetT)0
10665 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
10666 as_bad_where (fixP->fx_file, fixP->fx_line,
10667 _("branch out of range"));
a737bd4d 10668
2fc8bdac 10669 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 10670 {
2fc8bdac
ZW
10671 newval = md_chars_to_number (buf, INSN_SIZE);
10672 newval |= (value >> 2) & 0x00ffffff;
10673 md_number_to_chars (buf, newval, INSN_SIZE);
c19d1205 10674 }
c19d1205 10675 break;
a737bd4d 10676
c19d1205 10677 case BFD_RELOC_ARM_PCREL_BLX:
2fc8bdac
ZW
10678 /* BLX allows bit 1 to be set in the branch destination, since
10679 it targets a Thumb instruction which is only required to be
10680 aligned modulo 2. Other constraints are as for B/BL. */
10681 if (value & 0x00000001)
10682 as_bad_where (fixP->fx_file, fixP->fx_line,
10683 _("misaligned BLX destination"));
10684 if ((value & (offsetT)0xfe000000) != (offsetT)0
10685 && (value & (offsetT)0xfe000000) != (offsetT)0xfe000000)
10686 as_bad_where (fixP->fx_file, fixP->fx_line,
10687 _("branch out of range"));
a737bd4d 10688
2fc8bdac
ZW
10689 if (fixP->fx_done || !seg->use_rela_p)
10690 {
10691 offsetT hbit;
10692 hbit = (value >> 1) & 1;
10693 value = (value >> 2) & 0x00ffffff;
a737bd4d 10694
2fc8bdac
ZW
10695 newval = md_chars_to_number (buf, INSN_SIZE);
10696 newval |= value | hbit << 24;
10697 md_number_to_chars (buf, newval, INSN_SIZE);
10698 }
c19d1205 10699 break;
a737bd4d 10700
c19d1205 10701 case BFD_RELOC_THUMB_PCREL_BRANCH7: /* CZB */
2fc8bdac
ZW
10702 /* CZB can only branch forward. */
10703 if (value & ~0x7e)
10704 as_bad_where (fixP->fx_file, fixP->fx_line,
10705 _("branch out of range"));
a737bd4d 10706
2fc8bdac
ZW
10707 if (fixP->fx_done || !seg->use_rela_p)
10708 {
10709 newval = md_chars_to_number (buf, THUMB_SIZE);
c19d1205 10710 newval |= ((value & 0x2e) << 2) | ((value & 0x40) << 3);
2fc8bdac
ZW
10711 md_number_to_chars (buf, newval, THUMB_SIZE);
10712 }
c19d1205 10713 break;
a737bd4d 10714
c19d1205 10715 case BFD_RELOC_THUMB_PCREL_BRANCH9: /* Conditional branch. */
2fc8bdac
ZW
10716 if ((value & ~0xff) && ((value & ~0xff) != ~0xff))
10717 as_bad_where (fixP->fx_file, fixP->fx_line,
10718 _("branch out of range"));
a737bd4d 10719
2fc8bdac
ZW
10720 if (fixP->fx_done || !seg->use_rela_p)
10721 {
10722 newval = md_chars_to_number (buf, THUMB_SIZE);
10723 newval |= (value & 0x1ff) >> 1;
10724 md_number_to_chars (buf, newval, THUMB_SIZE);
10725 }
c19d1205 10726 break;
a737bd4d 10727
c19d1205 10728 case BFD_RELOC_THUMB_PCREL_BRANCH12: /* Unconditional branch. */
2fc8bdac
ZW
10729 if ((value & ~0x7ff) && ((value & ~0x7ff) != ~0x7ff))
10730 as_bad_where (fixP->fx_file, fixP->fx_line,
10731 _("branch out of range"));
a737bd4d 10732
2fc8bdac
ZW
10733 if (fixP->fx_done || !seg->use_rela_p)
10734 {
10735 newval = md_chars_to_number (buf, THUMB_SIZE);
10736 newval |= (value & 0xfff) >> 1;
10737 md_number_to_chars (buf, newval, THUMB_SIZE);
10738 }
c19d1205 10739 break;
a737bd4d 10740
c19d1205 10741 case BFD_RELOC_THUMB_PCREL_BRANCH20:
2fc8bdac
ZW
10742 if ((value & ~0x1fffff) && ((value & ~0x1fffff) != ~0x1fffff))
10743 as_bad_where (fixP->fx_file, fixP->fx_line,
10744 _("conditional branch out of range"));
404ff6b5 10745
2fc8bdac
ZW
10746 if (fixP->fx_done || !seg->use_rela_p)
10747 {
10748 offsetT newval2;
10749 addressT S, J1, J2, lo, hi;
404ff6b5 10750
2fc8bdac
ZW
10751 S = (value & 0x00100000) >> 20;
10752 J2 = (value & 0x00080000) >> 19;
10753 J1 = (value & 0x00040000) >> 18;
10754 hi = (value & 0x0003f000) >> 12;
10755 lo = (value & 0x00000ffe) >> 1;
6c43fab6 10756
2fc8bdac
ZW
10757 newval = md_chars_to_number (buf, THUMB_SIZE);
10758 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
10759 newval |= (S << 10) | hi;
10760 newval2 |= (J1 << 13) | (J2 << 11) | lo;
10761 md_number_to_chars (buf, newval, THUMB_SIZE);
10762 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
10763 }
c19d1205 10764 break;
6c43fab6 10765
c19d1205
ZW
10766 case BFD_RELOC_THUMB_PCREL_BLX:
10767 case BFD_RELOC_THUMB_PCREL_BRANCH23:
2fc8bdac
ZW
10768 if ((value & ~0x3fffff) && ((value & ~0x3fffff) != ~0x3fffff))
10769 as_bad_where (fixP->fx_file, fixP->fx_line,
10770 _("branch out of range"));
404ff6b5 10771
2fc8bdac
ZW
10772 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BLX)
10773 /* For a BLX instruction, make sure that the relocation is rounded up
10774 to a word boundary. This follows the semantics of the instruction
10775 which specifies that bit 1 of the target address will come from bit
10776 1 of the base address. */
10777 value = (value + 1) & ~ 1;
404ff6b5 10778
2fc8bdac 10779 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 10780 {
2fc8bdac
ZW
10781 offsetT newval2;
10782
10783 newval = md_chars_to_number (buf, THUMB_SIZE);
10784 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
10785 newval |= (value & 0x7fffff) >> 12;
10786 newval2 |= (value & 0xfff) >> 1;
10787 md_number_to_chars (buf, newval, THUMB_SIZE);
10788 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
c19d1205 10789 }
c19d1205 10790 break;
404ff6b5 10791
c19d1205 10792 case BFD_RELOC_THUMB_PCREL_BRANCH25:
2fc8bdac
ZW
10793 if ((value & ~0x1ffffff) && ((value & ~0x1ffffff) != ~0x1ffffff))
10794 as_bad_where (fixP->fx_file, fixP->fx_line,
10795 _("branch out of range"));
6c43fab6 10796
2fc8bdac
ZW
10797 if (fixP->fx_done || !seg->use_rela_p)
10798 {
10799 offsetT newval2;
10800 addressT S, I1, I2, lo, hi;
6c43fab6 10801
2fc8bdac
ZW
10802 S = (value & 0x01000000) >> 24;
10803 I1 = (value & 0x00800000) >> 23;
10804 I2 = (value & 0x00400000) >> 22;
10805 hi = (value & 0x003ff000) >> 12;
10806 lo = (value & 0x00000ffe) >> 1;
6c43fab6 10807
2fc8bdac
ZW
10808 I1 = !(I1 ^ S);
10809 I2 = !(I2 ^ S);
a737bd4d 10810
2fc8bdac
ZW
10811 newval = md_chars_to_number (buf, THUMB_SIZE);
10812 newval2 = md_chars_to_number (buf + THUMB_SIZE, THUMB_SIZE);
10813 newval |= (S << 10) | hi;
10814 newval2 |= (I1 << 13) | (I2 << 11) | lo;
10815 md_number_to_chars (buf, newval, THUMB_SIZE);
10816 md_number_to_chars (buf + THUMB_SIZE, newval2, THUMB_SIZE);
10817 }
10818 break;
a737bd4d 10819
2fc8bdac
ZW
10820 case BFD_RELOC_8:
10821 if (fixP->fx_done || !seg->use_rela_p)
10822 md_number_to_chars (buf, value, 1);
c19d1205 10823 break;
a737bd4d 10824
c19d1205 10825 case BFD_RELOC_16:
2fc8bdac 10826 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 10827 md_number_to_chars (buf, value, 2);
c19d1205 10828 break;
a737bd4d 10829
c19d1205
ZW
10830#ifdef OBJ_ELF
10831 case BFD_RELOC_ARM_TLS_GD32:
10832 case BFD_RELOC_ARM_TLS_LE32:
10833 case BFD_RELOC_ARM_TLS_IE32:
10834 case BFD_RELOC_ARM_TLS_LDM32:
10835 case BFD_RELOC_ARM_TLS_LDO32:
10836 S_SET_THREAD_LOCAL (fixP->fx_addsy);
10837 /* fall through */
6c43fab6 10838
c19d1205
ZW
10839 case BFD_RELOC_ARM_GOT32:
10840 case BFD_RELOC_ARM_GOTOFF:
10841 case BFD_RELOC_ARM_TARGET2:
2fc8bdac
ZW
10842 if (fixP->fx_done || !seg->use_rela_p)
10843 md_number_to_chars (buf, 0, 4);
c19d1205
ZW
10844 break;
10845#endif
6c43fab6 10846
c19d1205
ZW
10847 case BFD_RELOC_RVA:
10848 case BFD_RELOC_32:
10849 case BFD_RELOC_ARM_TARGET1:
10850 case BFD_RELOC_ARM_ROSEGREL32:
10851 case BFD_RELOC_ARM_SBREL32:
10852 case BFD_RELOC_32_PCREL:
2fc8bdac 10853 if (fixP->fx_done || !seg->use_rela_p)
c19d1205 10854 md_number_to_chars (buf, value, 4);
c19d1205 10855 break;
6c43fab6 10856
c19d1205
ZW
10857#ifdef OBJ_ELF
10858 case BFD_RELOC_ARM_PREL31:
2fc8bdac 10859 if (fixP->fx_done || !seg->use_rela_p)
c19d1205
ZW
10860 {
10861 newval = md_chars_to_number (buf, 4) & 0x80000000;
10862 if ((value ^ (value >> 1)) & 0x40000000)
10863 {
10864 as_bad_where (fixP->fx_file, fixP->fx_line,
10865 _("rel31 relocation overflow"));
10866 }
10867 newval |= value & 0x7fffffff;
10868 md_number_to_chars (buf, newval, 4);
10869 }
10870 break;
c19d1205 10871#endif
a737bd4d 10872
c19d1205
ZW
10873 case BFD_RELOC_ARM_CP_OFF_IMM:
10874 if (value < -1023 || value > 1023 || (value & 3))
10875 as_bad_where (fixP->fx_file, fixP->fx_line,
10876 _("co-processor offset out of range"));
10877 cp_off_common:
10878 sign = value >= 0;
10879 if (value < 0)
10880 value = -value;
10881 newval = md_chars_to_number (buf, INSN_SIZE) & 0xff7fff00;
10882 newval |= (value >> 2) | (sign ? INDEX_UP : 0);
10883 if (value == 0)
10884 newval &= ~WRITE_BACK;
10885 md_number_to_chars (buf, newval, INSN_SIZE);
10886 break;
a737bd4d 10887
c19d1205
ZW
10888 case BFD_RELOC_ARM_CP_OFF_IMM_S2:
10889 if (value < -255 || value > 255)
10890 as_bad_where (fixP->fx_file, fixP->fx_line,
10891 _("co-processor offset out of range"));
10892 goto cp_off_common;
6c43fab6 10893
c19d1205
ZW
10894 case BFD_RELOC_ARM_THUMB_OFFSET:
10895 newval = md_chars_to_number (buf, THUMB_SIZE);
10896 /* Exactly what ranges, and where the offset is inserted depends
10897 on the type of instruction, we can establish this from the
10898 top 4 bits. */
10899 switch (newval >> 12)
10900 {
10901 case 4: /* PC load. */
10902 /* Thumb PC loads are somewhat odd, bit 1 of the PC is
10903 forced to zero for these loads; md_pcrel_from has already
10904 compensated for this. */
10905 if (value & 3)
10906 as_bad_where (fixP->fx_file, fixP->fx_line,
10907 _("invalid offset, target not word aligned (0x%08lX)"),
10908 (((unsigned int) fixP->fx_frag->fr_address
10909 + (unsigned int) fixP->fx_where) & ~3) + value);
a737bd4d 10910
c19d1205
ZW
10911 if (value & ~0x3fc)
10912 as_bad_where (fixP->fx_file, fixP->fx_line,
10913 _("invalid offset, value too big (0x%08lX)"),
10914 (long) value);
a737bd4d 10915
c19d1205
ZW
10916 newval |= value >> 2;
10917 break;
a737bd4d 10918
c19d1205
ZW
10919 case 9: /* SP load/store. */
10920 if (value & ~0x3fc)
10921 as_bad_where (fixP->fx_file, fixP->fx_line,
10922 _("invalid offset, value too big (0x%08lX)"),
10923 (long) value);
10924 newval |= value >> 2;
10925 break;
6c43fab6 10926
c19d1205
ZW
10927 case 6: /* Word load/store. */
10928 if (value & ~0x7c)
10929 as_bad_where (fixP->fx_file, fixP->fx_line,
10930 _("invalid offset, value too big (0x%08lX)"),
10931 (long) value);
10932 newval |= value << 4; /* 6 - 2. */
10933 break;
a737bd4d 10934
c19d1205
ZW
10935 case 7: /* Byte load/store. */
10936 if (value & ~0x1f)
10937 as_bad_where (fixP->fx_file, fixP->fx_line,
10938 _("invalid offset, value too big (0x%08lX)"),
10939 (long) value);
10940 newval |= value << 6;
10941 break;
a737bd4d 10942
c19d1205
ZW
10943 case 8: /* Halfword load/store. */
10944 if (value & ~0x3e)
10945 as_bad_where (fixP->fx_file, fixP->fx_line,
10946 _("invalid offset, value too big (0x%08lX)"),
10947 (long) value);
10948 newval |= value << 5; /* 6 - 1. */
10949 break;
a737bd4d 10950
c19d1205
ZW
10951 default:
10952 as_bad_where (fixP->fx_file, fixP->fx_line,
10953 "Unable to process relocation for thumb opcode: %lx",
10954 (unsigned long) newval);
10955 break;
10956 }
10957 md_number_to_chars (buf, newval, THUMB_SIZE);
10958 break;
a737bd4d 10959
c19d1205
ZW
10960 case BFD_RELOC_ARM_THUMB_ADD:
10961 /* This is a complicated relocation, since we use it for all of
10962 the following immediate relocations:
a737bd4d 10963
c19d1205
ZW
10964 3bit ADD/SUB
10965 8bit ADD/SUB
10966 9bit ADD/SUB SP word-aligned
10967 10bit ADD PC/SP word-aligned
a737bd4d 10968
c19d1205
ZW
10969 The type of instruction being processed is encoded in the
10970 instruction field:
a737bd4d 10971
c19d1205
ZW
10972 0x8000 SUB
10973 0x00F0 Rd
10974 0x000F Rs
10975 */
10976 newval = md_chars_to_number (buf, THUMB_SIZE);
10977 {
10978 int rd = (newval >> 4) & 0xf;
10979 int rs = newval & 0xf;
10980 int subtract = !!(newval & 0x8000);
a737bd4d 10981
c19d1205
ZW
10982 /* Check for HI regs, only very restricted cases allowed:
10983 Adjusting SP, and using PC or SP to get an address. */
10984 if ((rd > 7 && (rd != REG_SP || rs != REG_SP))
10985 || (rs > 7 && rs != REG_SP && rs != REG_PC))
10986 as_bad_where (fixP->fx_file, fixP->fx_line,
10987 _("invalid Hi register with immediate"));
a737bd4d 10988
c19d1205
ZW
10989 /* If value is negative, choose the opposite instruction. */
10990 if (value < 0)
10991 {
10992 value = -value;
10993 subtract = !subtract;
10994 if (value < 0)
10995 as_bad_where (fixP->fx_file, fixP->fx_line,
10996 _("immediate value out of range"));
10997 }
a737bd4d 10998
c19d1205
ZW
10999 if (rd == REG_SP)
11000 {
11001 if (value & ~0x1fc)
11002 as_bad_where (fixP->fx_file, fixP->fx_line,
11003 _("invalid immediate for stack address calculation"));
11004 newval = subtract ? T_OPCODE_SUB_ST : T_OPCODE_ADD_ST;
11005 newval |= value >> 2;
11006 }
11007 else if (rs == REG_PC || rs == REG_SP)
11008 {
11009 if (subtract || value & ~0x3fc)
11010 as_bad_where (fixP->fx_file, fixP->fx_line,
11011 _("invalid immediate for address calculation (value = 0x%08lX)"),
11012 (unsigned long) value);
11013 newval = (rs == REG_PC ? T_OPCODE_ADD_PC : T_OPCODE_ADD_SP);
11014 newval |= rd << 8;
11015 newval |= value >> 2;
11016 }
11017 else if (rs == rd)
11018 {
11019 if (value & ~0xff)
11020 as_bad_where (fixP->fx_file, fixP->fx_line,
11021 _("immediate value out of range"));
11022 newval = subtract ? T_OPCODE_SUB_I8 : T_OPCODE_ADD_I8;
11023 newval |= (rd << 8) | value;
11024 }
11025 else
11026 {
11027 if (value & ~0x7)
11028 as_bad_where (fixP->fx_file, fixP->fx_line,
11029 _("immediate value out of range"));
11030 newval = subtract ? T_OPCODE_SUB_I3 : T_OPCODE_ADD_I3;
11031 newval |= rd | (rs << 3) | (value << 6);
11032 }
11033 }
11034 md_number_to_chars (buf, newval, THUMB_SIZE);
11035 break;
a737bd4d 11036
c19d1205
ZW
11037 case BFD_RELOC_ARM_THUMB_IMM:
11038 newval = md_chars_to_number (buf, THUMB_SIZE);
11039 if (value < 0 || value > 255)
11040 as_bad_where (fixP->fx_file, fixP->fx_line,
11041 _("invalid immediate: %ld is too large"),
11042 (long) value);
11043 newval |= value;
11044 md_number_to_chars (buf, newval, THUMB_SIZE);
11045 break;
a737bd4d 11046
c19d1205
ZW
11047 case BFD_RELOC_ARM_THUMB_SHIFT:
11048 /* 5bit shift value (0..32). LSL cannot take 32. */
11049 newval = md_chars_to_number (buf, THUMB_SIZE) & 0xf83f;
11050 temp = newval & 0xf800;
11051 if (value < 0 || value > 32 || (value == 32 && temp == T_OPCODE_LSL_I))
11052 as_bad_where (fixP->fx_file, fixP->fx_line,
11053 _("invalid shift value: %ld"), (long) value);
11054 /* Shifts of zero must be encoded as LSL. */
11055 if (value == 0)
11056 newval = (newval & 0x003f) | T_OPCODE_LSL_I;
11057 /* Shifts of 32 are encoded as zero. */
11058 else if (value == 32)
11059 value = 0;
11060 newval |= value << 6;
11061 md_number_to_chars (buf, newval, THUMB_SIZE);
11062 break;
a737bd4d 11063
c19d1205
ZW
11064 case BFD_RELOC_VTABLE_INHERIT:
11065 case BFD_RELOC_VTABLE_ENTRY:
11066 fixP->fx_done = 0;
11067 return;
6c43fab6 11068
c19d1205
ZW
11069 case BFD_RELOC_UNUSED:
11070 default:
11071 as_bad_where (fixP->fx_file, fixP->fx_line,
11072 _("bad relocation fixup type (%d)"), fixP->fx_r_type);
11073 }
6c43fab6
RE
11074}
11075
c19d1205
ZW
11076/* Translate internal representation of relocation info to BFD target
11077 format. */
a737bd4d 11078
c19d1205
ZW
11079arelent *
11080tc_gen_reloc (asection * section ATTRIBUTE_UNUSED,
11081 fixS * fixp)
a737bd4d 11082{
c19d1205
ZW
11083 arelent * reloc;
11084 bfd_reloc_code_real_type code;
a737bd4d 11085
c19d1205 11086 reloc = xmalloc (sizeof (arelent));
a737bd4d 11087
c19d1205
ZW
11088 reloc->sym_ptr_ptr = xmalloc (sizeof (asymbol *));
11089 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
11090 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
a737bd4d 11091
2fc8bdac
ZW
11092 if (fixp->fx_pcrel)
11093 fixp->fx_offset = reloc->address;
c19d1205 11094 reloc->addend = fixp->fx_offset;
a737bd4d 11095
c19d1205 11096 switch (fixp->fx_r_type)
a737bd4d 11097 {
c19d1205
ZW
11098 case BFD_RELOC_8:
11099 if (fixp->fx_pcrel)
11100 {
11101 code = BFD_RELOC_8_PCREL;
11102 break;
11103 }
a737bd4d 11104
c19d1205
ZW
11105 case BFD_RELOC_16:
11106 if (fixp->fx_pcrel)
11107 {
11108 code = BFD_RELOC_16_PCREL;
11109 break;
11110 }
6c43fab6 11111
c19d1205
ZW
11112 case BFD_RELOC_32:
11113 if (fixp->fx_pcrel)
11114 {
11115 code = BFD_RELOC_32_PCREL;
11116 break;
11117 }
a737bd4d 11118
c19d1205
ZW
11119 case BFD_RELOC_NONE:
11120 case BFD_RELOC_ARM_PCREL_BRANCH:
11121 case BFD_RELOC_ARM_PCREL_BLX:
11122 case BFD_RELOC_RVA:
11123 case BFD_RELOC_THUMB_PCREL_BRANCH7:
11124 case BFD_RELOC_THUMB_PCREL_BRANCH9:
11125 case BFD_RELOC_THUMB_PCREL_BRANCH12:
11126 case BFD_RELOC_THUMB_PCREL_BRANCH20:
11127 case BFD_RELOC_THUMB_PCREL_BRANCH23:
11128 case BFD_RELOC_THUMB_PCREL_BRANCH25:
11129 case BFD_RELOC_THUMB_PCREL_BLX:
11130 case BFD_RELOC_VTABLE_ENTRY:
11131 case BFD_RELOC_VTABLE_INHERIT:
11132 code = fixp->fx_r_type;
11133 break;
a737bd4d 11134
c19d1205
ZW
11135 case BFD_RELOC_ARM_LITERAL:
11136 case BFD_RELOC_ARM_HWLITERAL:
11137 /* If this is called then the a literal has
11138 been referenced across a section boundary. */
11139 as_bad_where (fixp->fx_file, fixp->fx_line,
11140 _("literal referenced across section boundary"));
11141 return NULL;
a737bd4d 11142
c19d1205
ZW
11143#ifdef OBJ_ELF
11144 case BFD_RELOC_ARM_GOT32:
11145 case BFD_RELOC_ARM_GOTOFF:
11146 case BFD_RELOC_ARM_PLT32:
11147 case BFD_RELOC_ARM_TARGET1:
11148 case BFD_RELOC_ARM_ROSEGREL32:
11149 case BFD_RELOC_ARM_SBREL32:
11150 case BFD_RELOC_ARM_PREL31:
11151 case BFD_RELOC_ARM_TARGET2:
11152 case BFD_RELOC_ARM_TLS_LE32:
11153 case BFD_RELOC_ARM_TLS_LDO32:
11154 code = fixp->fx_r_type;
11155 break;
a737bd4d 11156
c19d1205
ZW
11157 case BFD_RELOC_ARM_TLS_GD32:
11158 case BFD_RELOC_ARM_TLS_IE32:
11159 case BFD_RELOC_ARM_TLS_LDM32:
11160 /* BFD will include the symbol's address in the addend.
11161 But we don't want that, so subtract it out again here. */
11162 if (!S_IS_COMMON (fixp->fx_addsy))
11163 reloc->addend -= (*reloc->sym_ptr_ptr)->value;
11164 code = fixp->fx_r_type;
11165 break;
11166#endif
a737bd4d 11167
c19d1205
ZW
11168 case BFD_RELOC_ARM_IMMEDIATE:
11169 as_bad_where (fixp->fx_file, fixp->fx_line,
11170 _("internal relocation (type: IMMEDIATE) not fixed up"));
11171 return NULL;
a737bd4d 11172
c19d1205
ZW
11173 case BFD_RELOC_ARM_ADRL_IMMEDIATE:
11174 as_bad_where (fixp->fx_file, fixp->fx_line,
11175 _("ADRL used for a symbol not defined in the same file"));
11176 return NULL;
a737bd4d 11177
c19d1205
ZW
11178 case BFD_RELOC_ARM_OFFSET_IMM:
11179 if (fixp->fx_addsy != NULL
11180 && !S_IS_DEFINED (fixp->fx_addsy)
11181 && S_IS_LOCAL (fixp->fx_addsy))
a737bd4d 11182 {
c19d1205
ZW
11183 as_bad_where (fixp->fx_file, fixp->fx_line,
11184 _("undefined local label `%s'"),
11185 S_GET_NAME (fixp->fx_addsy));
11186 return NULL;
a737bd4d
NC
11187 }
11188
c19d1205
ZW
11189 as_bad_where (fixp->fx_file, fixp->fx_line,
11190 _("internal_relocation (type: OFFSET_IMM) not fixed up"));
11191 return NULL;
a737bd4d 11192
c19d1205
ZW
11193 default:
11194 {
11195 char * type;
6c43fab6 11196
c19d1205
ZW
11197 switch (fixp->fx_r_type)
11198 {
11199 case BFD_RELOC_NONE: type = "NONE"; break;
11200 case BFD_RELOC_ARM_OFFSET_IMM8: type = "OFFSET_IMM8"; break;
11201 case BFD_RELOC_ARM_SHIFT_IMM: type = "SHIFT_IMM"; break;
11202 case BFD_RELOC_ARM_SMI: type = "SMI"; break;
11203 case BFD_RELOC_ARM_SWI: type = "SWI"; break;
11204 case BFD_RELOC_ARM_MULTI: type = "MULTI"; break;
11205 case BFD_RELOC_ARM_CP_OFF_IMM: type = "CP_OFF_IMM"; break;
11206 case BFD_RELOC_ARM_THUMB_ADD: type = "THUMB_ADD"; break;
11207 case BFD_RELOC_ARM_THUMB_SHIFT: type = "THUMB_SHIFT"; break;
11208 case BFD_RELOC_ARM_THUMB_IMM: type = "THUMB_IMM"; break;
11209 case BFD_RELOC_ARM_THUMB_OFFSET: type = "THUMB_OFFSET"; break;
11210 default: type = _("<unknown>"); break;
11211 }
11212 as_bad_where (fixp->fx_file, fixp->fx_line,
11213 _("cannot represent %s relocation in this object file format"),
11214 type);
11215 return NULL;
11216 }
a737bd4d 11217 }
6c43fab6 11218
c19d1205
ZW
11219#ifdef OBJ_ELF
11220 if ((code == BFD_RELOC_32_PCREL || code == BFD_RELOC_32)
11221 && GOT_symbol
11222 && fixp->fx_addsy == GOT_symbol)
11223 {
11224 code = BFD_RELOC_ARM_GOTPC;
11225 reloc->addend = fixp->fx_offset = reloc->address;
11226 }
11227#endif
6c43fab6 11228
c19d1205 11229 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
6c43fab6 11230
c19d1205
ZW
11231 if (reloc->howto == NULL)
11232 {
11233 as_bad_where (fixp->fx_file, fixp->fx_line,
11234 _("cannot represent %s relocation in this object file format"),
11235 bfd_get_reloc_code_name (code));
11236 return NULL;
11237 }
6c43fab6 11238
c19d1205
ZW
11239 /* HACK: Since arm ELF uses Rel instead of Rela, encode the
11240 vtable entry to be used in the relocation's section offset. */
11241 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
11242 reloc->address = fixp->fx_offset;
6c43fab6 11243
c19d1205 11244 return reloc;
6c43fab6
RE
11245}
11246
c19d1205 11247/* This fix_new is called by cons via TC_CONS_FIX_NEW. */
6c43fab6 11248
c19d1205
ZW
11249void
11250cons_fix_new_arm (fragS * frag,
11251 int where,
11252 int size,
11253 expressionS * exp)
6c43fab6 11254{
c19d1205
ZW
11255 bfd_reloc_code_real_type type;
11256 int pcrel = 0;
6c43fab6 11257
c19d1205
ZW
11258 /* Pick a reloc.
11259 FIXME: @@ Should look at CPU word size. */
11260 switch (size)
11261 {
11262 case 1:
11263 type = BFD_RELOC_8;
11264 break;
11265 case 2:
11266 type = BFD_RELOC_16;
11267 break;
11268 case 4:
11269 default:
11270 type = BFD_RELOC_32;
11271 break;
11272 case 8:
11273 type = BFD_RELOC_64;
11274 break;
11275 }
6c43fab6 11276
c19d1205
ZW
11277 fix_new_exp (frag, where, (int) size, exp, pcrel, type);
11278}
6c43fab6 11279
c19d1205
ZW
11280#if defined OBJ_COFF || defined OBJ_ELF
11281void
11282arm_validate_fix (fixS * fixP)
6c43fab6 11283{
c19d1205
ZW
11284 /* If the destination of the branch is a defined symbol which does not have
11285 the THUMB_FUNC attribute, then we must be calling a function which has
11286 the (interfacearm) attribute. We look for the Thumb entry point to that
11287 function and change the branch to refer to that function instead. */
11288 if (fixP->fx_r_type == BFD_RELOC_THUMB_PCREL_BRANCH23
11289 && fixP->fx_addsy != NULL
11290 && S_IS_DEFINED (fixP->fx_addsy)
11291 && ! THUMB_IS_FUNC (fixP->fx_addsy))
6c43fab6 11292 {
c19d1205 11293 fixP->fx_addsy = find_real_start (fixP->fx_addsy);
6c43fab6 11294 }
c19d1205
ZW
11295}
11296#endif
6c43fab6 11297
c19d1205
ZW
11298int
11299arm_force_relocation (struct fix * fixp)
11300{
11301#if defined (OBJ_COFF) && defined (TE_PE)
11302 if (fixp->fx_r_type == BFD_RELOC_RVA)
11303 return 1;
11304#endif
6c43fab6 11305
c19d1205
ZW
11306 /* Resolve these relocations even if the symbol is extern or weak. */
11307 if (fixp->fx_r_type == BFD_RELOC_ARM_IMMEDIATE
11308 || fixp->fx_r_type == BFD_RELOC_ARM_OFFSET_IMM
11309 || fixp->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE)
11310 return 0;
a737bd4d 11311
c19d1205 11312 return generic_force_reloc (fixp);
404ff6b5
AH
11313}
11314
c19d1205
ZW
11315#ifdef OBJ_COFF
11316/* This is a little hack to help the gas/arm/adrl.s test. It prevents
11317 local labels from being added to the output symbol table when they
11318 are used with the ADRL pseudo op. The ADRL relocation should always
11319 be resolved before the binbary is emitted, so it is safe to say that
11320 it is adjustable. */
404ff6b5 11321
c19d1205
ZW
11322bfd_boolean
11323arm_fix_adjustable (fixS * fixP)
404ff6b5 11324{
c19d1205
ZW
11325 if (fixP->fx_r_type == BFD_RELOC_ARM_ADRL_IMMEDIATE)
11326 return 1;
11327 return 0;
404ff6b5 11328}
c19d1205 11329#endif
404ff6b5 11330
c19d1205
ZW
11331#ifdef OBJ_ELF
11332/* Relocations against Thumb function names must be left unadjusted,
11333 so that the linker can use this information to correctly set the
11334 bottom bit of their addresses. The MIPS version of this function
11335 also prevents relocations that are mips-16 specific, but I do not
11336 know why it does this.
404ff6b5 11337
c19d1205
ZW
11338 FIXME:
11339 There is one other problem that ought to be addressed here, but
11340 which currently is not: Taking the address of a label (rather
11341 than a function) and then later jumping to that address. Such
11342 addresses also ought to have their bottom bit set (assuming that
11343 they reside in Thumb code), but at the moment they will not. */
404ff6b5 11344
c19d1205
ZW
11345bfd_boolean
11346arm_fix_adjustable (fixS * fixP)
404ff6b5 11347{
c19d1205
ZW
11348 if (fixP->fx_addsy == NULL)
11349 return 1;
404ff6b5 11350
c19d1205
ZW
11351 if (THUMB_IS_FUNC (fixP->fx_addsy)
11352 && fixP->fx_subsy == NULL)
11353 return 0;
a737bd4d 11354
c19d1205
ZW
11355 /* We need the symbol name for the VTABLE entries. */
11356 if ( fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
11357 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
11358 return 0;
404ff6b5 11359
c19d1205
ZW
11360 /* Don't allow symbols to be discarded on GOT related relocs. */
11361 if (fixP->fx_r_type == BFD_RELOC_ARM_PLT32
11362 || fixP->fx_r_type == BFD_RELOC_ARM_GOT32
11363 || fixP->fx_r_type == BFD_RELOC_ARM_GOTOFF
11364 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_GD32
11365 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LE32
11366 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_IE32
11367 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDM32
11368 || fixP->fx_r_type == BFD_RELOC_ARM_TLS_LDO32
11369 || fixP->fx_r_type == BFD_RELOC_ARM_TARGET2)
11370 return 0;
a737bd4d 11371
c19d1205 11372 return 1;
a737bd4d 11373}
404ff6b5 11374
c19d1205
ZW
11375const char *
11376elf32_arm_target_format (void)
404ff6b5 11377{
c19d1205
ZW
11378#ifdef TE_SYMBIAN
11379 return (target_big_endian
11380 ? "elf32-bigarm-symbian"
11381 : "elf32-littlearm-symbian");
11382#elif defined (TE_VXWORKS)
11383 return (target_big_endian
11384 ? "elf32-bigarm-vxworks"
11385 : "elf32-littlearm-vxworks");
11386#else
11387 if (target_big_endian)
11388 return "elf32-bigarm";
11389 else
11390 return "elf32-littlearm";
11391#endif
404ff6b5
AH
11392}
11393
c19d1205
ZW
11394void
11395armelf_frob_symbol (symbolS * symp,
11396 int * puntp)
404ff6b5 11397{
c19d1205
ZW
11398 elf_frob_symbol (symp, puntp);
11399}
11400#endif
404ff6b5 11401
c19d1205 11402/* MD interface: Finalization. */
a737bd4d 11403
c19d1205
ZW
11404/* A good place to do this, although this was probably not intended
11405 for this kind of use. We need to dump the literal pool before
11406 references are made to a null symbol pointer. */
a737bd4d 11407
c19d1205
ZW
11408void
11409arm_cleanup (void)
11410{
11411 literal_pool * pool;
a737bd4d 11412
c19d1205
ZW
11413 for (pool = list_of_pools; pool; pool = pool->next)
11414 {
11415 /* Put it at the end of the relevent section. */
11416 subseg_set (pool->section, pool->sub_section);
11417#ifdef OBJ_ELF
11418 arm_elf_change_section ();
11419#endif
11420 s_ltorg (0);
11421 }
404ff6b5
AH
11422}
11423
c19d1205
ZW
11424/* Adjust the symbol table. This marks Thumb symbols as distinct from
11425 ARM ones. */
404ff6b5 11426
c19d1205
ZW
11427void
11428arm_adjust_symtab (void)
404ff6b5 11429{
c19d1205
ZW
11430#ifdef OBJ_COFF
11431 symbolS * sym;
404ff6b5 11432
c19d1205
ZW
11433 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
11434 {
11435 if (ARM_IS_THUMB (sym))
11436 {
11437 if (THUMB_IS_FUNC (sym))
11438 {
11439 /* Mark the symbol as a Thumb function. */
11440 if ( S_GET_STORAGE_CLASS (sym) == C_STAT
11441 || S_GET_STORAGE_CLASS (sym) == C_LABEL) /* This can happen! */
11442 S_SET_STORAGE_CLASS (sym, C_THUMBSTATFUNC);
404ff6b5 11443
c19d1205
ZW
11444 else if (S_GET_STORAGE_CLASS (sym) == C_EXT)
11445 S_SET_STORAGE_CLASS (sym, C_THUMBEXTFUNC);
11446 else
11447 as_bad (_("%s: unexpected function type: %d"),
11448 S_GET_NAME (sym), S_GET_STORAGE_CLASS (sym));
11449 }
11450 else switch (S_GET_STORAGE_CLASS (sym))
11451 {
11452 case C_EXT:
11453 S_SET_STORAGE_CLASS (sym, C_THUMBEXT);
11454 break;
11455 case C_STAT:
11456 S_SET_STORAGE_CLASS (sym, C_THUMBSTAT);
11457 break;
11458 case C_LABEL:
11459 S_SET_STORAGE_CLASS (sym, C_THUMBLABEL);
11460 break;
11461 default:
11462 /* Do nothing. */
11463 break;
11464 }
11465 }
a737bd4d 11466
c19d1205
ZW
11467 if (ARM_IS_INTERWORK (sym))
11468 coffsymbol (symbol_get_bfdsym (sym))->native->u.syment.n_flags = 0xFF;
404ff6b5 11469 }
c19d1205
ZW
11470#endif
11471#ifdef OBJ_ELF
11472 symbolS * sym;
11473 char bind;
404ff6b5 11474
c19d1205 11475 for (sym = symbol_rootP; sym != NULL; sym = symbol_next (sym))
404ff6b5 11476 {
c19d1205
ZW
11477 if (ARM_IS_THUMB (sym))
11478 {
11479 elf_symbol_type * elf_sym;
404ff6b5 11480
c19d1205
ZW
11481 elf_sym = elf_symbol (symbol_get_bfdsym (sym));
11482 bind = ELF_ST_BIND (elf_sym->internal_elf_sym.st_info);
404ff6b5 11483
c19d1205
ZW
11484 if (! bfd_is_arm_mapping_symbol_name (elf_sym->symbol.name))
11485 {
11486 /* If it's a .thumb_func, declare it as so,
11487 otherwise tag label as .code 16. */
11488 if (THUMB_IS_FUNC (sym))
11489 elf_sym->internal_elf_sym.st_info =
11490 ELF_ST_INFO (bind, STT_ARM_TFUNC);
11491 else
11492 elf_sym->internal_elf_sym.st_info =
11493 ELF_ST_INFO (bind, STT_ARM_16BIT);
11494 }
11495 }
11496 }
11497#endif
404ff6b5
AH
11498}
11499
c19d1205 11500/* MD interface: Initialization. */
404ff6b5 11501
a737bd4d 11502static void
c19d1205 11503set_constant_flonums (void)
a737bd4d 11504{
c19d1205 11505 int i;
404ff6b5 11506
c19d1205
ZW
11507 for (i = 0; i < NUM_FLOAT_VALS; i++)
11508 if (atof_ieee ((char *) fp_const[i], 'x', fp_values[i]) == NULL)
11509 abort ();
a737bd4d 11510}
404ff6b5 11511
c19d1205
ZW
11512void
11513md_begin (void)
a737bd4d 11514{
c19d1205
ZW
11515 unsigned mach;
11516 unsigned int i;
404ff6b5 11517
c19d1205
ZW
11518 if ( (arm_ops_hsh = hash_new ()) == NULL
11519 || (arm_cond_hsh = hash_new ()) == NULL
11520 || (arm_shift_hsh = hash_new ()) == NULL
11521 || (arm_psr_hsh = hash_new ()) == NULL
11522 || (arm_reg_hsh = hash_new ()) == NULL
11523 || (arm_reloc_hsh = hash_new ()) == NULL)
11524 as_fatal (_("virtual memory exhausted"));
11525
11526 for (i = 0; i < sizeof (insns) / sizeof (struct asm_opcode); i++)
11527 hash_insert (arm_ops_hsh, insns[i].template, (PTR) (insns + i));
11528 for (i = 0; i < sizeof (conds) / sizeof (struct asm_cond); i++)
11529 hash_insert (arm_cond_hsh, conds[i].template, (PTR) (conds + i));
11530 for (i = 0; i < sizeof (shift_names) / sizeof (struct asm_shift_name); i++)
11531 hash_insert (arm_shift_hsh, shift_names[i].name, (PTR) (shift_names + i));
11532 for (i = 0; i < sizeof (psrs) / sizeof (struct asm_psr); i++)
11533 hash_insert (arm_psr_hsh, psrs[i].template, (PTR) (psrs + i));
11534 for (i = 0; i < sizeof (reg_names) / sizeof (struct reg_entry); i++)
11535 hash_insert (arm_reg_hsh, reg_names[i].name, (PTR) (reg_names + i));
11536#ifdef OBJ_ELF
11537 for (i = 0; i < sizeof (reloc_names) / sizeof (struct reloc_entry); i++)
11538 hash_insert (arm_reloc_hsh, reloc_names[i].name, (PTR) (reloc_names + i));
11539#endif
11540
11541 set_constant_flonums ();
404ff6b5 11542
c19d1205
ZW
11543 /* Set the cpu variant based on the command-line options. We prefer
11544 -mcpu= over -march= if both are set (as for GCC); and we prefer
11545 -mfpu= over any other way of setting the floating point unit.
11546 Use of legacy options with new options are faulted. */
11547 if (legacy_cpu != -1)
404ff6b5 11548 {
c19d1205
ZW
11549 if (mcpu_cpu_opt != -1 || march_cpu_opt != -1)
11550 as_bad (_("use of old and new-style options to set CPU type"));
11551
11552 mcpu_cpu_opt = legacy_cpu;
404ff6b5 11553 }
c19d1205
ZW
11554 else if (mcpu_cpu_opt == -1)
11555 mcpu_cpu_opt = march_cpu_opt;
404ff6b5 11556
c19d1205
ZW
11557 if (legacy_fpu != -1)
11558 {
11559 if (mfpu_opt != -1)
11560 as_bad (_("use of old and new-style options to set FPU type"));
03b1477f
RE
11561
11562 mfpu_opt = legacy_fpu;
11563 }
11564 else if (mfpu_opt == -1)
11565 {
c19d1205 11566#if !(defined (TE_LINUX) || defined (TE_NetBSD) || defined (TE_VXWORKS))
39c2da32
RE
11567 /* Some environments specify a default FPU. If they don't, infer it
11568 from the processor. */
03b1477f
RE
11569 if (mcpu_fpu_opt != -1)
11570 mfpu_opt = mcpu_fpu_opt;
11571 else
11572 mfpu_opt = march_fpu_opt;
39c2da32
RE
11573#else
11574 mfpu_opt = FPU_DEFAULT;
11575#endif
03b1477f
RE
11576 }
11577
11578 if (mfpu_opt == -1)
11579 {
11580 if (mcpu_cpu_opt == -1)
11581 mfpu_opt = FPU_DEFAULT;
11582 else if (mcpu_cpu_opt & ARM_EXT_V5)
11583 mfpu_opt = FPU_ARCH_VFP_V2;
11584 else
11585 mfpu_opt = FPU_ARCH_FPA;
11586 }
11587
11588 if (mcpu_cpu_opt == -1)
11589 mcpu_cpu_opt = CPU_DEFAULT;
11590
11591 cpu_variant = mcpu_cpu_opt | mfpu_opt;
11592
f17c130b 11593#if defined OBJ_COFF || defined OBJ_ELF
b99bd4ef 11594 {
7cc69913
NC
11595 unsigned int flags = 0;
11596
11597#if defined OBJ_ELF
11598 flags = meabi_flags;
d507cf36
PB
11599
11600 switch (meabi_flags)
33a392fb 11601 {
d507cf36 11602 case EF_ARM_EABI_UNKNOWN:
7cc69913 11603#endif
d507cf36
PB
11604 /* Set the flags in the private structure. */
11605 if (uses_apcs_26) flags |= F_APCS26;
11606 if (support_interwork) flags |= F_INTERWORK;
11607 if (uses_apcs_float) flags |= F_APCS_FLOAT;
c19d1205 11608 if (pic_code) flags |= F_PIC;
d507cf36
PB
11609 if ((cpu_variant & FPU_ANY) == FPU_NONE
11610 || (cpu_variant & FPU_ANY) == FPU_ARCH_VFP) /* VFP layout only. */
7cc69913
NC
11611 flags |= F_SOFT_FLOAT;
11612
d507cf36
PB
11613 switch (mfloat_abi_opt)
11614 {
11615 case ARM_FLOAT_ABI_SOFT:
11616 case ARM_FLOAT_ABI_SOFTFP:
11617 flags |= F_SOFT_FLOAT;
11618 break;
33a392fb 11619
d507cf36
PB
11620 case ARM_FLOAT_ABI_HARD:
11621 if (flags & F_SOFT_FLOAT)
11622 as_bad (_("hard-float conflicts with specified fpu"));
11623 break;
11624 }
03b1477f 11625
c19d1205 11626 /* Using VFP conventions (even if soft-float). */
7cc69913
NC
11627 if (cpu_variant & FPU_VFP_EXT_NONE)
11628 flags |= F_VFP_FLOAT;
f17c130b 11629
fde78edd 11630#if defined OBJ_ELF
d507cf36
PB
11631 if (cpu_variant & FPU_ARCH_MAVERICK)
11632 flags |= EF_ARM_MAVERICK_FLOAT;
d507cf36
PB
11633 break;
11634
8cb51566 11635 case EF_ARM_EABI_VER4:
c19d1205 11636 /* No additional flags to set. */
d507cf36
PB
11637 break;
11638
11639 default:
11640 abort ();
11641 }
7cc69913 11642#endif
b99bd4ef
NC
11643 bfd_set_private_flags (stdoutput, flags);
11644
11645 /* We have run out flags in the COFF header to encode the
11646 status of ATPCS support, so instead we create a dummy,
c19d1205 11647 empty, debug section called .arm.atpcs. */
b99bd4ef
NC
11648 if (atpcs)
11649 {
11650 asection * sec;
11651
11652 sec = bfd_make_section (stdoutput, ".arm.atpcs");
11653
11654 if (sec != NULL)
11655 {
11656 bfd_set_section_flags
11657 (stdoutput, sec, SEC_READONLY | SEC_DEBUGGING /* | SEC_HAS_CONTENTS */);
11658 bfd_set_section_size (stdoutput, sec, 0);
11659 bfd_set_section_contents (stdoutput, sec, NULL, 0, 0);
11660 }
11661 }
7cc69913 11662 }
f17c130b 11663#endif
b99bd4ef
NC
11664
11665 /* Record the CPU type as well. */
11666 switch (cpu_variant & ARM_CPU_MASK)
11667 {
11668 case ARM_2:
11669 mach = bfd_mach_arm_2;
11670 break;
11671
c19d1205 11672 case ARM_3: /* Also ARM_250. */
b99bd4ef
NC
11673 mach = bfd_mach_arm_2a;
11674 break;
11675
c19d1205 11676 case ARM_6: /* Also ARM_7. */
b89dddec
RE
11677 mach = bfd_mach_arm_3;
11678 break;
11679
b99bd4ef 11680 default:
5a6c6817 11681 mach = bfd_mach_arm_unknown;
b99bd4ef 11682 break;
b99bd4ef
NC
11683 }
11684
11685 /* Catch special cases. */
e16bb312
NC
11686 if (cpu_variant & ARM_CEXT_IWMMXT)
11687 mach = bfd_mach_arm_iWMMXt;
11688 else if (cpu_variant & ARM_CEXT_XSCALE)
b99bd4ef 11689 mach = bfd_mach_arm_XScale;
fde78edd
NC
11690 else if (cpu_variant & ARM_CEXT_MAVERICK)
11691 mach = bfd_mach_arm_ep9312;
b99bd4ef
NC
11692 else if (cpu_variant & ARM_EXT_V5E)
11693 mach = bfd_mach_arm_5TE;
11694 else if (cpu_variant & ARM_EXT_V5)
11695 {
b89dddec 11696 if (cpu_variant & ARM_EXT_V4T)
b99bd4ef
NC
11697 mach = bfd_mach_arm_5T;
11698 else
11699 mach = bfd_mach_arm_5;
11700 }
b89dddec 11701 else if (cpu_variant & ARM_EXT_V4)
b99bd4ef 11702 {
b89dddec 11703 if (cpu_variant & ARM_EXT_V4T)
b99bd4ef
NC
11704 mach = bfd_mach_arm_4T;
11705 else
11706 mach = bfd_mach_arm_4;
11707 }
b89dddec 11708 else if (cpu_variant & ARM_EXT_V3M)
b99bd4ef
NC
11709 mach = bfd_mach_arm_3M;
11710
11711 bfd_set_arch_mach (stdoutput, TARGET_ARCH, mach);
11712}
11713
c19d1205 11714/* Command line processing. */
b99bd4ef 11715
c19d1205
ZW
11716/* md_parse_option
11717 Invocation line includes a switch not recognized by the base assembler.
11718 See if it's a processor-specific option.
b99bd4ef 11719
c19d1205
ZW
11720 This routine is somewhat complicated by the need for backwards
11721 compatibility (since older releases of gcc can't be changed).
11722 The new options try to make the interface as compatible as
11723 possible with GCC.
b99bd4ef 11724
c19d1205 11725 New options (supported) are:
b99bd4ef 11726
c19d1205
ZW
11727 -mcpu=<cpu name> Assemble for selected processor
11728 -march=<architecture name> Assemble for selected architecture
11729 -mfpu=<fpu architecture> Assemble for selected FPU.
11730 -EB/-mbig-endian Big-endian
11731 -EL/-mlittle-endian Little-endian
11732 -k Generate PIC code
11733 -mthumb Start in Thumb mode
11734 -mthumb-interwork Code supports ARM/Thumb interworking
b99bd4ef 11735
c19d1205 11736 For now we will also provide support for:
b99bd4ef 11737
c19d1205
ZW
11738 -mapcs-32 32-bit Program counter
11739 -mapcs-26 26-bit Program counter
11740 -macps-float Floats passed in FP registers
11741 -mapcs-reentrant Reentrant code
11742 -matpcs
11743 (sometime these will probably be replaced with -mapcs=<list of options>
11744 and -matpcs=<list of options>)
b99bd4ef 11745
c19d1205
ZW
11746 The remaining options are only supported for back-wards compatibility.
11747 Cpu variants, the arm part is optional:
11748 -m[arm]1 Currently not supported.
11749 -m[arm]2, -m[arm]250 Arm 2 and Arm 250 processor
11750 -m[arm]3 Arm 3 processor
11751 -m[arm]6[xx], Arm 6 processors
11752 -m[arm]7[xx][t][[d]m] Arm 7 processors
11753 -m[arm]8[10] Arm 8 processors
11754 -m[arm]9[20][tdmi] Arm 9 processors
11755 -mstrongarm[110[0]] StrongARM processors
11756 -mxscale XScale processors
11757 -m[arm]v[2345[t[e]]] Arm architectures
11758 -mall All (except the ARM1)
11759 FP variants:
11760 -mfpa10, -mfpa11 FPA10 and 11 co-processor instructions
11761 -mfpe-old (No float load/store multiples)
11762 -mvfpxd VFP Single precision
11763 -mvfp All VFP
11764 -mno-fpu Disable all floating point instructions
b99bd4ef 11765
c19d1205
ZW
11766 The following CPU names are recognized:
11767 arm1, arm2, arm250, arm3, arm6, arm600, arm610, arm620,
11768 arm7, arm7m, arm7d, arm7dm, arm7di, arm7dmi, arm70, arm700,
11769 arm700i, arm710 arm710t, arm720, arm720t, arm740t, arm710c,
11770 arm7100, arm7500, arm7500fe, arm7tdmi, arm8, arm810, arm9,
11771 arm920, arm920t, arm940t, arm946, arm966, arm9tdmi, arm9e,
11772 arm10t arm10e, arm1020t, arm1020e, arm10200e,
11773 strongarm, strongarm110, strongarm1100, strongarm1110, xscale.
b99bd4ef 11774
c19d1205 11775 */
b99bd4ef 11776
c19d1205 11777const char * md_shortopts = "m:k";
b99bd4ef 11778
c19d1205
ZW
11779#ifdef ARM_BI_ENDIAN
11780#define OPTION_EB (OPTION_MD_BASE + 0)
11781#define OPTION_EL (OPTION_MD_BASE + 1)
b99bd4ef 11782#else
c19d1205
ZW
11783#if TARGET_BYTES_BIG_ENDIAN
11784#define OPTION_EB (OPTION_MD_BASE + 0)
b99bd4ef 11785#else
c19d1205
ZW
11786#define OPTION_EL (OPTION_MD_BASE + 1)
11787#endif
b99bd4ef 11788#endif
b99bd4ef 11789
c19d1205 11790struct option md_longopts[] =
b99bd4ef 11791{
c19d1205
ZW
11792#ifdef OPTION_EB
11793 {"EB", no_argument, NULL, OPTION_EB},
11794#endif
11795#ifdef OPTION_EL
11796 {"EL", no_argument, NULL, OPTION_EL},
b99bd4ef 11797#endif
c19d1205
ZW
11798 {NULL, no_argument, NULL, 0}
11799};
b99bd4ef 11800
c19d1205 11801size_t md_longopts_size = sizeof (md_longopts);
b99bd4ef 11802
c19d1205 11803struct arm_option_table
b99bd4ef 11804{
c19d1205
ZW
11805 char *option; /* Option name to match. */
11806 char *help; /* Help information. */
11807 int *var; /* Variable to change. */
11808 int value; /* What to change it to. */
11809 char *deprecated; /* If non-null, print this message. */
11810};
b99bd4ef 11811
c19d1205
ZW
11812struct arm_option_table arm_opts[] =
11813{
11814 {"k", N_("generate PIC code"), &pic_code, 1, NULL},
11815 {"mthumb", N_("assemble Thumb code"), &thumb_mode, 1, NULL},
11816 {"mthumb-interwork", N_("support ARM/Thumb interworking"),
11817 &support_interwork, 1, NULL},
11818 {"mapcs-32", N_("code uses 32-bit program counter"), &uses_apcs_26, 0, NULL},
11819 {"mapcs-26", N_("code uses 26-bit program counter"), &uses_apcs_26, 1, NULL},
11820 {"mapcs-float", N_("floating point args are in fp regs"), &uses_apcs_float,
11821 1, NULL},
11822 {"mapcs-reentrant", N_("re-entrant code"), &pic_code, 1, NULL},
11823 {"matpcs", N_("code is ATPCS conformant"), &atpcs, 1, NULL},
11824 {"mbig-endian", N_("assemble for big-endian"), &target_big_endian, 1, NULL},
11825 {"mlittle-endian", N_("assemble for little-endian"), &target_big_endian, 0,
11826 NULL},
b99bd4ef 11827
c19d1205
ZW
11828 /* These are recognized by the assembler, but have no affect on code. */
11829 {"mapcs-frame", N_("use frame pointer"), NULL, 0, NULL},
11830 {"mapcs-stack-check", N_("use stack size checking"), NULL, 0, NULL},
b99bd4ef 11831
c19d1205
ZW
11832 /* DON'T add any new processors to this list -- we want the whole list
11833 to go away... Add them to the processors table instead. */
11834 {"marm1", NULL, &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
11835 {"m1", NULL, &legacy_cpu, ARM_ARCH_V1, N_("use -mcpu=arm1")},
11836 {"marm2", NULL, &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
11837 {"m2", NULL, &legacy_cpu, ARM_ARCH_V2, N_("use -mcpu=arm2")},
11838 {"marm250", NULL, &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
11839 {"m250", NULL, &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm250")},
11840 {"marm3", NULL, &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
11841 {"m3", NULL, &legacy_cpu, ARM_ARCH_V2S, N_("use -mcpu=arm3")},
11842 {"marm6", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
11843 {"m6", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm6")},
11844 {"marm600", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
11845 {"m600", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm600")},
11846 {"marm610", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
11847 {"m610", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm610")},
11848 {"marm620", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
11849 {"m620", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm620")},
11850 {"marm7", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
11851 {"m7", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7")},
11852 {"marm70", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
11853 {"m70", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm70")},
11854 {"marm700", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
11855 {"m700", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700")},
11856 {"marm700i", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
11857 {"m700i", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm700i")},
11858 {"marm710", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
11859 {"m710", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710")},
11860 {"marm710c", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
11861 {"m710c", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm710c")},
11862 {"marm720", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
11863 {"m720", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm720")},
11864 {"marm7d", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
11865 {"m7d", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7d")},
11866 {"marm7di", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
11867 {"m7di", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7di")},
11868 {"marm7m", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
11869 {"m7m", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7m")},
11870 {"marm7dm", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
11871 {"m7dm", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dm")},
11872 {"marm7dmi", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
11873 {"m7dmi", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -mcpu=arm7dmi")},
11874 {"marm7100", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
11875 {"m7100", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7100")},
11876 {"marm7500", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
11877 {"m7500", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500")},
11878 {"marm7500fe", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
11879 {"m7500fe", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -mcpu=arm7500fe")},
11880 {"marm7t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
11881 {"m7t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
11882 {"marm7tdmi", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
11883 {"m7tdmi", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm7tdmi")},
11884 {"marm710t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
11885 {"m710t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm710t")},
11886 {"marm720t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
11887 {"m720t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm720t")},
11888 {"marm740t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
11889 {"m740t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm740t")},
11890 {"marm8", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
11891 {"m8", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm8")},
11892 {"marm810", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
11893 {"m810", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=arm810")},
11894 {"marm9", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
11895 {"m9", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9")},
11896 {"marm9tdmi", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
11897 {"m9tdmi", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm9tdmi")},
11898 {"marm920", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
11899 {"m920", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm920")},
11900 {"marm940", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
11901 {"m940", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -mcpu=arm940")},
11902 {"mstrongarm", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -mcpu=strongarm")},
11903 {"mstrongarm110", NULL, &legacy_cpu, ARM_ARCH_V4,
11904 N_("use -mcpu=strongarm110")},
11905 {"mstrongarm1100", NULL, &legacy_cpu, ARM_ARCH_V4,
11906 N_("use -mcpu=strongarm1100")},
11907 {"mstrongarm1110", NULL, &legacy_cpu, ARM_ARCH_V4,
11908 N_("use -mcpu=strongarm1110")},
11909 {"mxscale", NULL, &legacy_cpu, ARM_ARCH_XSCALE, N_("use -mcpu=xscale")},
11910 {"miwmmxt", NULL, &legacy_cpu, ARM_ARCH_IWMMXT, N_("use -mcpu=iwmmxt")},
11911 {"mall", NULL, &legacy_cpu, ARM_ANY, N_("use -mcpu=all")},
7ed4c4c5 11912
c19d1205
ZW
11913 /* Architecture variants -- don't add any more to this list either. */
11914 {"mv2", NULL, &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
11915 {"marmv2", NULL, &legacy_cpu, ARM_ARCH_V2, N_("use -march=armv2")},
11916 {"mv2a", NULL, &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
11917 {"marmv2a", NULL, &legacy_cpu, ARM_ARCH_V2S, N_("use -march=armv2a")},
11918 {"mv3", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
11919 {"marmv3", NULL, &legacy_cpu, ARM_ARCH_V3, N_("use -march=armv3")},
11920 {"mv3m", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
11921 {"marmv3m", NULL, &legacy_cpu, ARM_ARCH_V3M, N_("use -march=armv3m")},
11922 {"mv4", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
11923 {"marmv4", NULL, &legacy_cpu, ARM_ARCH_V4, N_("use -march=armv4")},
11924 {"mv4t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
11925 {"marmv4t", NULL, &legacy_cpu, ARM_ARCH_V4T, N_("use -march=armv4t")},
11926 {"mv5", NULL, &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
11927 {"marmv5", NULL, &legacy_cpu, ARM_ARCH_V5, N_("use -march=armv5")},
11928 {"mv5t", NULL, &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
11929 {"marmv5t", NULL, &legacy_cpu, ARM_ARCH_V5T, N_("use -march=armv5t")},
11930 {"mv5e", NULL, &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
11931 {"marmv5e", NULL, &legacy_cpu, ARM_ARCH_V5TE, N_("use -march=armv5te")},
7ed4c4c5 11932
c19d1205
ZW
11933 /* Floating point variants -- don't add any more to this list either. */
11934 {"mfpe-old", NULL, &legacy_fpu, FPU_ARCH_FPE, N_("use -mfpu=fpe")},
11935 {"mfpa10", NULL, &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa10")},
11936 {"mfpa11", NULL, &legacy_fpu, FPU_ARCH_FPA, N_("use -mfpu=fpa11")},
11937 {"mno-fpu", NULL, &legacy_fpu, 0,
11938 N_("use either -mfpu=softfpa or -mfpu=softvfp")},
7ed4c4c5 11939
c19d1205
ZW
11940 {NULL, NULL, NULL, 0, NULL}
11941};
7ed4c4c5 11942
c19d1205 11943struct arm_cpu_option_table
7ed4c4c5 11944{
c19d1205
ZW
11945 char *name;
11946 int value;
11947 /* For some CPUs we assume an FPU unless the user explicitly sets
11948 -mfpu=... */
11949 int default_fpu;
11950};
7ed4c4c5 11951
c19d1205
ZW
11952/* This list should, at a minimum, contain all the cpu names
11953 recognized by GCC. */
11954static struct arm_cpu_option_table arm_cpus[] =
11955{
11956 {"all", ARM_ANY, FPU_ARCH_FPA},
11957 {"arm1", ARM_ARCH_V1, FPU_ARCH_FPA},
11958 {"arm2", ARM_ARCH_V2, FPU_ARCH_FPA},
11959 {"arm250", ARM_ARCH_V2S, FPU_ARCH_FPA},
11960 {"arm3", ARM_ARCH_V2S, FPU_ARCH_FPA},
11961 {"arm6", ARM_ARCH_V3, FPU_ARCH_FPA},
11962 {"arm60", ARM_ARCH_V3, FPU_ARCH_FPA},
11963 {"arm600", ARM_ARCH_V3, FPU_ARCH_FPA},
11964 {"arm610", ARM_ARCH_V3, FPU_ARCH_FPA},
11965 {"arm620", ARM_ARCH_V3, FPU_ARCH_FPA},
11966 {"arm7", ARM_ARCH_V3, FPU_ARCH_FPA},
11967 {"arm7m", ARM_ARCH_V3M, FPU_ARCH_FPA},
11968 {"arm7d", ARM_ARCH_V3, FPU_ARCH_FPA},
11969 {"arm7dm", ARM_ARCH_V3M, FPU_ARCH_FPA},
11970 {"arm7di", ARM_ARCH_V3, FPU_ARCH_FPA},
11971 {"arm7dmi", ARM_ARCH_V3M, FPU_ARCH_FPA},
11972 {"arm70", ARM_ARCH_V3, FPU_ARCH_FPA},
11973 {"arm700", ARM_ARCH_V3, FPU_ARCH_FPA},
11974 {"arm700i", ARM_ARCH_V3, FPU_ARCH_FPA},
11975 {"arm710", ARM_ARCH_V3, FPU_ARCH_FPA},
11976 {"arm710t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11977 {"arm720", ARM_ARCH_V3, FPU_ARCH_FPA},
11978 {"arm720t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11979 {"arm740t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11980 {"arm710c", ARM_ARCH_V3, FPU_ARCH_FPA},
11981 {"arm7100", ARM_ARCH_V3, FPU_ARCH_FPA},
11982 {"arm7500", ARM_ARCH_V3, FPU_ARCH_FPA},
11983 {"arm7500fe", ARM_ARCH_V3, FPU_ARCH_FPA},
11984 {"arm7t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11985 {"arm7tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA},
11986 {"arm7tdmi-s", ARM_ARCH_V4T, FPU_ARCH_FPA},
11987 {"arm8", ARM_ARCH_V4, FPU_ARCH_FPA},
11988 {"arm810", ARM_ARCH_V4, FPU_ARCH_FPA},
11989 {"strongarm", ARM_ARCH_V4, FPU_ARCH_FPA},
11990 {"strongarm1", ARM_ARCH_V4, FPU_ARCH_FPA},
11991 {"strongarm110", ARM_ARCH_V4, FPU_ARCH_FPA},
11992 {"strongarm1100", ARM_ARCH_V4, FPU_ARCH_FPA},
11993 {"strongarm1110", ARM_ARCH_V4, FPU_ARCH_FPA},
11994 {"arm9", ARM_ARCH_V4T, FPU_ARCH_FPA},
11995 {"arm920", ARM_ARCH_V4T, FPU_ARCH_FPA},
11996 {"arm920t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11997 {"arm922t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11998 {"arm940t", ARM_ARCH_V4T, FPU_ARCH_FPA},
11999 {"arm9tdmi", ARM_ARCH_V4T, FPU_ARCH_FPA},
12000 /* For V5 or later processors we default to using VFP; but the user
12001 should really set the FPU type explicitly. */
12002 {"arm9e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2},
12003 {"arm9e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2},
12004 {"arm926ej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2},
12005 {"arm926ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2},
12006 {"arm926ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2},
12007 {"arm946e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2},
12008 {"arm946e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2},
12009 {"arm966e-r0", ARM_ARCH_V5TExP, FPU_ARCH_VFP_V2},
12010 {"arm966e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2},
12011 {"arm10t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1},
12012 {"arm10e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2},
12013 {"arm1020", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2},
12014 {"arm1020t", ARM_ARCH_V5T, FPU_ARCH_VFP_V1},
12015 {"arm1020e", ARM_ARCH_V5TE, FPU_ARCH_VFP_V2},
12016 {"arm1026ejs", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2},
12017 {"arm1026ej-s", ARM_ARCH_V5TEJ, FPU_ARCH_VFP_V2},
12018 {"arm1136js", ARM_ARCH_V6, FPU_NONE},
12019 {"arm1136j-s", ARM_ARCH_V6, FPU_NONE},
12020 {"arm1136jfs", ARM_ARCH_V6, FPU_ARCH_VFP_V2},
12021 {"arm1136jf-s", ARM_ARCH_V6, FPU_ARCH_VFP_V2},
12022 {"mpcore", ARM_ARCH_V6K, FPU_ARCH_VFP_V2},
12023 {"mpcorenovfp", ARM_ARCH_V6K, FPU_NONE},
12024 {"arm1176jz-s", ARM_ARCH_V6ZK, FPU_NONE},
12025 {"arm1176jzf-s", ARM_ARCH_V6ZK, FPU_ARCH_VFP_V2},
12026 /* ??? XSCALE is really an architecture. */
12027 {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2},
12028 /* ??? iwmmxt is not a processor. */
12029 {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP_V2},
12030 {"i80200", ARM_ARCH_XSCALE, FPU_ARCH_VFP_V2},
12031 /* Maverick */
12032 {"ep9312", ARM_ARCH_V4T | ARM_CEXT_MAVERICK, FPU_ARCH_MAVERICK},
12033 {NULL, 0, 0}
12034};
7ed4c4c5 12035
c19d1205 12036struct arm_arch_option_table
7ed4c4c5 12037{
c19d1205
ZW
12038 char *name;
12039 int value;
12040 int default_fpu;
12041};
7ed4c4c5 12042
c19d1205
ZW
12043/* This list should, at a minimum, contain all the architecture names
12044 recognized by GCC. */
12045static struct arm_arch_option_table arm_archs[] =
12046{
12047 {"all", ARM_ANY, FPU_ARCH_FPA},
12048 {"armv1", ARM_ARCH_V1, FPU_ARCH_FPA},
12049 {"armv2", ARM_ARCH_V2, FPU_ARCH_FPA},
12050 {"armv2a", ARM_ARCH_V2S, FPU_ARCH_FPA},
12051 {"armv2s", ARM_ARCH_V2S, FPU_ARCH_FPA},
12052 {"armv3", ARM_ARCH_V3, FPU_ARCH_FPA},
12053 {"armv3m", ARM_ARCH_V3M, FPU_ARCH_FPA},
12054 {"armv4", ARM_ARCH_V4, FPU_ARCH_FPA},
12055 {"armv4xm", ARM_ARCH_V4xM, FPU_ARCH_FPA},
12056 {"armv4t", ARM_ARCH_V4T, FPU_ARCH_FPA},
12057 {"armv4txm", ARM_ARCH_V4TxM, FPU_ARCH_FPA},
12058 {"armv5", ARM_ARCH_V5, FPU_ARCH_VFP},
12059 {"armv5t", ARM_ARCH_V5T, FPU_ARCH_VFP},
12060 {"armv5txm", ARM_ARCH_V5TxM, FPU_ARCH_VFP},
12061 {"armv5te", ARM_ARCH_V5TE, FPU_ARCH_VFP},
12062 {"armv5texp", ARM_ARCH_V5TExP, FPU_ARCH_VFP},
12063 {"armv5tej", ARM_ARCH_V5TEJ, FPU_ARCH_VFP},
12064 {"armv6", ARM_ARCH_V6, FPU_ARCH_VFP},
12065 {"armv6j", ARM_ARCH_V6, FPU_ARCH_VFP},
12066 {"armv6k", ARM_ARCH_V6K, FPU_ARCH_VFP},
12067 {"armv6z", ARM_ARCH_V6Z, FPU_ARCH_VFP},
12068 {"armv6zk", ARM_ARCH_V6ZK, FPU_ARCH_VFP},
12069 {"armv6t2", ARM_ARCH_V6T2, FPU_ARCH_VFP},
12070 {"armv6kt2", ARM_ARCH_V6KT2, FPU_ARCH_VFP},
12071 {"armv6zt2", ARM_ARCH_V6ZT2, FPU_ARCH_VFP},
12072 {"armv6zkt2", ARM_ARCH_V6ZKT2, FPU_ARCH_VFP},
12073 {"xscale", ARM_ARCH_XSCALE, FPU_ARCH_VFP},
12074 {"iwmmxt", ARM_ARCH_IWMMXT, FPU_ARCH_VFP},
12075 {NULL, 0, 0}
12076};
7ed4c4c5 12077
c19d1205
ZW
12078/* ISA extensions in the co-processor space. */
12079struct arm_option_value_table
12080{
12081 char *name;
12082 int value;
12083};
7ed4c4c5 12084
c19d1205
ZW
12085static struct arm_option_value_table arm_extensions[] =
12086{
12087 {"maverick", ARM_CEXT_MAVERICK},
12088 {"xscale", ARM_CEXT_XSCALE},
12089 {"iwmmxt", ARM_CEXT_IWMMXT},
12090 {NULL, 0}
12091};
7ed4c4c5 12092
c19d1205
ZW
12093/* This list should, at a minimum, contain all the fpu names
12094 recognized by GCC. */
12095static struct arm_option_value_table arm_fpus[] =
12096{
12097 {"softfpa", FPU_NONE},
12098 {"fpe", FPU_ARCH_FPE},
12099 {"fpe2", FPU_ARCH_FPE},
12100 {"fpe3", FPU_ARCH_FPA}, /* Third release supports LFM/SFM. */
12101 {"fpa", FPU_ARCH_FPA},
12102 {"fpa10", FPU_ARCH_FPA},
12103 {"fpa11", FPU_ARCH_FPA},
12104 {"arm7500fe", FPU_ARCH_FPA},
12105 {"softvfp", FPU_ARCH_VFP},
12106 {"softvfp+vfp", FPU_ARCH_VFP_V2},
12107 {"vfp", FPU_ARCH_VFP_V2},
12108 {"vfp9", FPU_ARCH_VFP_V2},
12109 {"vfp10", FPU_ARCH_VFP_V2},
12110 {"vfp10-r0", FPU_ARCH_VFP_V1},
12111 {"vfpxd", FPU_ARCH_VFP_V1xD},
12112 {"arm1020t", FPU_ARCH_VFP_V1},
12113 {"arm1020e", FPU_ARCH_VFP_V2},
12114 {"arm1136jfs", FPU_ARCH_VFP_V2},
12115 {"arm1136jf-s", FPU_ARCH_VFP_V2},
12116 {"maverick", FPU_ARCH_MAVERICK},
12117 {NULL, 0}
12118};
7ed4c4c5 12119
c19d1205
ZW
12120static struct arm_option_value_table arm_float_abis[] =
12121{
12122 {"hard", ARM_FLOAT_ABI_HARD},
12123 {"softfp", ARM_FLOAT_ABI_SOFTFP},
12124 {"soft", ARM_FLOAT_ABI_SOFT},
12125 {NULL, 0}
12126};
7ed4c4c5 12127
c19d1205
ZW
12128#ifdef OBJ_ELF
12129/* We only know how to output GNU and ver 4 (AAELF) formats. */
12130static struct arm_option_value_table arm_eabis[] =
12131{
12132 {"gnu", EF_ARM_EABI_UNKNOWN},
12133 {"4", EF_ARM_EABI_VER4},
12134 {NULL, 0}
12135};
12136#endif
7ed4c4c5 12137
c19d1205
ZW
12138struct arm_long_option_table
12139{
12140 char * option; /* Substring to match. */
12141 char * help; /* Help information. */
12142 int (* func) (char * subopt); /* Function to decode sub-option. */
12143 char * deprecated; /* If non-null, print this message. */
12144};
7ed4c4c5
NC
12145
12146static int
c19d1205 12147arm_parse_extension (char * str, int * opt_p)
7ed4c4c5 12148{
c19d1205 12149 while (str != NULL && *str != 0)
7ed4c4c5 12150 {
c19d1205
ZW
12151 struct arm_option_value_table * opt;
12152 char * ext;
12153 int optlen;
7ed4c4c5 12154
c19d1205
ZW
12155 if (*str != '+')
12156 {
12157 as_bad (_("invalid architectural extension"));
12158 return 0;
12159 }
7ed4c4c5 12160
c19d1205
ZW
12161 str++;
12162 ext = strchr (str, '+');
7ed4c4c5 12163
c19d1205
ZW
12164 if (ext != NULL)
12165 optlen = ext - str;
12166 else
12167 optlen = strlen (str);
7ed4c4c5 12168
c19d1205
ZW
12169 if (optlen == 0)
12170 {
12171 as_bad (_("missing architectural extension"));
12172 return 0;
12173 }
7ed4c4c5 12174
c19d1205
ZW
12175 for (opt = arm_extensions; opt->name != NULL; opt++)
12176 if (strncmp (opt->name, str, optlen) == 0)
12177 {
12178 *opt_p |= opt->value;
12179 break;
12180 }
7ed4c4c5 12181
c19d1205
ZW
12182 if (opt->name == NULL)
12183 {
12184 as_bad (_("unknown architectural extnsion `%s'"), str);
12185 return 0;
12186 }
7ed4c4c5 12187
c19d1205
ZW
12188 str = ext;
12189 };
7ed4c4c5 12190
c19d1205
ZW
12191 return 1;
12192}
7ed4c4c5 12193
c19d1205
ZW
12194static int
12195arm_parse_cpu (char * str)
7ed4c4c5 12196{
c19d1205
ZW
12197 struct arm_cpu_option_table * opt;
12198 char * ext = strchr (str, '+');
12199 int optlen;
7ed4c4c5 12200
c19d1205
ZW
12201 if (ext != NULL)
12202 optlen = ext - str;
7ed4c4c5 12203 else
c19d1205 12204 optlen = strlen (str);
7ed4c4c5 12205
c19d1205 12206 if (optlen == 0)
7ed4c4c5 12207 {
c19d1205
ZW
12208 as_bad (_("missing cpu name `%s'"), str);
12209 return 0;
7ed4c4c5
NC
12210 }
12211
c19d1205
ZW
12212 for (opt = arm_cpus; opt->name != NULL; opt++)
12213 if (strncmp (opt->name, str, optlen) == 0)
12214 {
12215 mcpu_cpu_opt = opt->value;
12216 mcpu_fpu_opt = opt->default_fpu;
7ed4c4c5 12217
c19d1205
ZW
12218 if (ext != NULL)
12219 return arm_parse_extension (ext, &mcpu_cpu_opt);
7ed4c4c5 12220
c19d1205
ZW
12221 return 1;
12222 }
7ed4c4c5 12223
c19d1205
ZW
12224 as_bad (_("unknown cpu `%s'"), str);
12225 return 0;
7ed4c4c5
NC
12226}
12227
c19d1205
ZW
12228static int
12229arm_parse_arch (char * str)
7ed4c4c5 12230{
c19d1205
ZW
12231 struct arm_arch_option_table *opt;
12232 char *ext = strchr (str, '+');
12233 int optlen;
7ed4c4c5 12234
c19d1205
ZW
12235 if (ext != NULL)
12236 optlen = ext - str;
7ed4c4c5 12237 else
c19d1205 12238 optlen = strlen (str);
7ed4c4c5 12239
c19d1205 12240 if (optlen == 0)
7ed4c4c5 12241 {
c19d1205
ZW
12242 as_bad (_("missing architecture name `%s'"), str);
12243 return 0;
7ed4c4c5
NC
12244 }
12245
7ed4c4c5 12246
c19d1205
ZW
12247 for (opt = arm_archs; opt->name != NULL; opt++)
12248 if (streq (opt->name, str))
12249 {
12250 march_cpu_opt = opt->value;
12251 march_fpu_opt = opt->default_fpu;
7ed4c4c5 12252
c19d1205
ZW
12253 if (ext != NULL)
12254 return arm_parse_extension (ext, &march_cpu_opt);
7ed4c4c5 12255
c19d1205
ZW
12256 return 1;
12257 }
12258
12259 as_bad (_("unknown architecture `%s'\n"), str);
12260 return 0;
7ed4c4c5 12261}
eb043451 12262
c19d1205
ZW
12263static int
12264arm_parse_fpu (char * str)
12265{
12266 struct arm_option_value_table * opt;
b99bd4ef 12267
c19d1205
ZW
12268 for (opt = arm_fpus; opt->name != NULL; opt++)
12269 if (streq (opt->name, str))
12270 {
12271 mfpu_opt = opt->value;
12272 return 1;
12273 }
b99bd4ef 12274
c19d1205
ZW
12275 as_bad (_("unknown floating point format `%s'\n"), str);
12276 return 0;
12277}
12278
12279static int
12280arm_parse_float_abi (char * str)
b99bd4ef 12281{
c19d1205 12282 struct arm_option_value_table * opt;
b99bd4ef 12283
c19d1205
ZW
12284 for (opt = arm_float_abis; opt->name != NULL; opt++)
12285 if (streq (opt->name, str))
12286 {
12287 mfloat_abi_opt = opt->value;
12288 return 1;
12289 }
cc8a6dd0 12290
c19d1205
ZW
12291 as_bad (_("unknown floating point abi `%s'\n"), str);
12292 return 0;
12293}
b99bd4ef 12294
c19d1205
ZW
12295#ifdef OBJ_ELF
12296static int
12297arm_parse_eabi (char * str)
12298{
12299 struct arm_option_value_table *opt;
cc8a6dd0 12300
c19d1205
ZW
12301 for (opt = arm_eabis; opt->name != NULL; opt++)
12302 if (streq (opt->name, str))
12303 {
12304 meabi_flags = opt->value;
12305 return 1;
12306 }
12307 as_bad (_("unknown EABI `%s'\n"), str);
12308 return 0;
12309}
12310#endif
cc8a6dd0 12311
c19d1205
ZW
12312struct arm_long_option_table arm_long_opts[] =
12313{
12314 {"mcpu=", N_("<cpu name>\t assemble for CPU <cpu name>"),
12315 arm_parse_cpu, NULL},
12316 {"march=", N_("<arch name>\t assemble for architecture <arch name>"),
12317 arm_parse_arch, NULL},
12318 {"mfpu=", N_("<fpu name>\t assemble for FPU architecture <fpu name>"),
12319 arm_parse_fpu, NULL},
12320 {"mfloat-abi=", N_("<abi>\t assemble for floating point ABI <abi>"),
12321 arm_parse_float_abi, NULL},
12322#ifdef OBJ_ELF
12323 {"meabi=", N_("<ver>\t assemble for eabi version <ver>"),
12324 arm_parse_eabi, NULL},
12325#endif
12326 {NULL, NULL, 0, NULL}
12327};
cc8a6dd0 12328
c19d1205
ZW
12329int
12330md_parse_option (int c, char * arg)
12331{
12332 struct arm_option_table *opt;
12333 struct arm_long_option_table *lopt;
b99bd4ef 12334
c19d1205 12335 switch (c)
b99bd4ef 12336 {
c19d1205
ZW
12337#ifdef OPTION_EB
12338 case OPTION_EB:
12339 target_big_endian = 1;
12340 break;
12341#endif
cc8a6dd0 12342
c19d1205
ZW
12343#ifdef OPTION_EL
12344 case OPTION_EL:
12345 target_big_endian = 0;
12346 break;
12347#endif
b99bd4ef 12348
c19d1205
ZW
12349 case 'a':
12350 /* Listing option. Just ignore these, we don't support additional
12351 ones. */
12352 return 0;
b99bd4ef 12353
c19d1205
ZW
12354 default:
12355 for (opt = arm_opts; opt->option != NULL; opt++)
12356 {
12357 if (c == opt->option[0]
12358 && ((arg == NULL && opt->option[1] == 0)
12359 || streq (arg, opt->option + 1)))
12360 {
12361#if WARN_DEPRECATED
12362 /* If the option is deprecated, tell the user. */
12363 if (opt->deprecated != NULL)
12364 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c,
12365 arg ? arg : "", _(opt->deprecated));
12366#endif
b99bd4ef 12367
c19d1205
ZW
12368 if (opt->var != NULL)
12369 *opt->var = opt->value;
cc8a6dd0 12370
c19d1205
ZW
12371 return 1;
12372 }
12373 }
b99bd4ef 12374
c19d1205
ZW
12375 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
12376 {
12377 /* These options are expected to have an argument. */
12378 if (c == lopt->option[0]
12379 && arg != NULL
12380 && strncmp (arg, lopt->option + 1,
12381 strlen (lopt->option + 1)) == 0)
12382 {
12383#if WARN_DEPRECATED
12384 /* If the option is deprecated, tell the user. */
12385 if (lopt->deprecated != NULL)
12386 as_tsktsk (_("option `-%c%s' is deprecated: %s"), c, arg,
12387 _(lopt->deprecated));
12388#endif
b99bd4ef 12389
c19d1205
ZW
12390 /* Call the sup-option parser. */
12391 return lopt->func (arg + strlen (lopt->option) - 1);
12392 }
12393 }
a737bd4d 12394
c19d1205
ZW
12395 return 0;
12396 }
a394c00f 12397
c19d1205
ZW
12398 return 1;
12399}
a394c00f 12400
c19d1205
ZW
12401void
12402md_show_usage (FILE * fp)
a394c00f 12403{
c19d1205
ZW
12404 struct arm_option_table *opt;
12405 struct arm_long_option_table *lopt;
a394c00f 12406
c19d1205 12407 fprintf (fp, _(" ARM-specific assembler options:\n"));
a394c00f 12408
c19d1205
ZW
12409 for (opt = arm_opts; opt->option != NULL; opt++)
12410 if (opt->help != NULL)
12411 fprintf (fp, " -%-23s%s\n", opt->option, _(opt->help));
a394c00f 12412
c19d1205
ZW
12413 for (lopt = arm_long_opts; lopt->option != NULL; lopt++)
12414 if (lopt->help != NULL)
12415 fprintf (fp, " -%s%s\n", lopt->option, _(lopt->help));
a394c00f 12416
c19d1205
ZW
12417#ifdef OPTION_EB
12418 fprintf (fp, _("\
12419 -EB assemble code for a big-endian cpu\n"));
a394c00f
NC
12420#endif
12421
c19d1205
ZW
12422#ifdef OPTION_EL
12423 fprintf (fp, _("\
12424 -EL assemble code for a little-endian cpu\n"));
a737bd4d 12425#endif
c19d1205 12426}
This page took 1.041901 seconds and 4 git commands to generate.