Add support for the MIPS P5600 family of CPUs.
[deliverable/binutils-gdb.git] / gas / config / tc-d10v.c
CommitLineData
252b5132 1/* tc-d10v.c -- Assembler code for the Mitsubishi D10V
4b95cf5c 2 Copyright (C) 1996-2014 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to
4b4da160
NC
18 the Free Software Foundation, 51 Franklin Street - Fifth Floor,
19 Boston, MA 02110-1301, USA. */
252b5132 20
252b5132 21#include "as.h"
3882b010 22#include "safe-ctype.h"
e0c6ed95 23#include "subsegs.h"
252b5132
RH
24#include "opcode/d10v.h"
25#include "elf/ppc.h"
800f6ec8 26#include "dwarf2dbg.h"
252b5132 27
ea1562b3
NC
28const char comment_chars[] = ";";
29const char line_comment_chars[] = "#";
252b5132 30const char line_separator_chars[] = "";
ea1562b3
NC
31const char *md_shortopts = "O";
32const char EXP_CHARS[] = "eE";
33const char FLT_CHARS[] = "dD";
252b5132
RH
34
35int Optimizing = 0;
36
37#define AT_WORD_P(X) ((X)->X_op == O_right_shift \
38 && (X)->X_op_symbol != NULL \
a77f5182
ILT
39 && symbol_constant_p ((X)->X_op_symbol) \
40 && S_GET_VALUE ((X)->X_op_symbol) == AT_WORD_RIGHT_SHIFT)
252b5132
RH
41#define AT_WORD_RIGHT_SHIFT 2
42
e0c6ed95 43/* Fixups. */
ea1562b3
NC
44#define MAX_INSN_FIXUPS 5
45
252b5132
RH
46struct d10v_fixup
47{
48 expressionS exp;
49 int operand;
50 int pcrel;
51 int size;
52 bfd_reloc_code_real_type reloc;
53};
54
55typedef struct _fixups
56{
57 int fc;
58 struct d10v_fixup fix[MAX_INSN_FIXUPS];
59 struct _fixups *next;
60} Fixups;
61
62static Fixups FixUps[2];
63static Fixups *fixups;
64
0f94f4c8
NC
65static int do_not_ignore_hash = 0;
66
0a44c2b1 67typedef int packing_type;
e0c6ed95
AM
68#define PACK_UNSPEC (0) /* Packing order not specified. */
69#define PACK_PARALLEL (1) /* "||" */
70#define PACK_LEFT_RIGHT (2) /* "->" */
71#define PACK_RIGHT_LEFT (3) /* "<-" */
72static packing_type etype = PACK_UNSPEC; /* Used by d10v_cleanup. */
0a44c2b1 73
b34976b6 74/* TRUE if instruction swapping warnings should be inhibited.
bfb32b52 75 --nowarnswap. */
b34976b6 76static bfd_boolean flag_warn_suppress_instructionswap;
bccba5f0 77
b34976b6 78/* TRUE if instruction packing should be performed when --gstabs is specified.
bccba5f0 79 --gstabs-packing, --no-gstabs-packing. */
b34976b6 80static bfd_boolean flag_allow_gstabs_packing = 1;
252b5132 81
e0c6ed95 82/* Local functions. */
ea1562b3
NC
83
84enum options
85{
86 OPTION_NOWARNSWAP = OPTION_MD_BASE,
87 OPTION_GSTABSPACKING,
88 OPTION_NOGSTABSPACKING
89};
252b5132
RH
90
91struct option md_longopts[] =
92{
252b5132 93 {"nowarnswap", no_argument, NULL, OPTION_NOWARNSWAP},
bccba5f0
NC
94 {"gstabspacking", no_argument, NULL, OPTION_GSTABSPACKING},
95 {"gstabs-packing", no_argument, NULL, OPTION_GSTABSPACKING},
bccba5f0
NC
96 {"nogstabspacking", no_argument, NULL, OPTION_NOGSTABSPACKING},
97 {"no-gstabs-packing", no_argument, NULL, OPTION_NOGSTABSPACKING},
252b5132
RH
98 {NULL, no_argument, NULL, 0}
99};
ab3e48dc
KH
100
101size_t md_longopts_size = sizeof (md_longopts);
252b5132 102
252b5132
RH
103/* Opcode hash table. */
104static struct hash_control *d10v_hash;
105
e0c6ed95
AM
106/* Do a binary search of the d10v_predefined_registers array to see if
107 NAME is a valid regiter name. Return the register number from the
108 array on success, or -1 on failure. */
252b5132
RH
109
110static int
ea1562b3 111reg_name_search (char *name)
252b5132
RH
112{
113 int middle, low, high;
114 int cmp;
115
116 low = 0;
e0c6ed95 117 high = d10v_reg_name_cnt () - 1;
252b5132
RH
118
119 do
120 {
121 middle = (low + high) / 2;
122 cmp = strcasecmp (name, d10v_predefined_registers[middle].name);
123 if (cmp < 0)
124 high = middle - 1;
125 else if (cmp > 0)
126 low = middle + 1;
e0c6ed95
AM
127 else
128 return d10v_predefined_registers[middle].value;
252b5132
RH
129 }
130 while (low <= high);
131 return -1;
132}
133
e0c6ed95
AM
134/* Check the string at input_line_pointer
135 to see if it is a valid register name. */
252b5132
RH
136
137static int
ea1562b3 138register_name (expressionS *expressionP)
252b5132
RH
139{
140 int reg_number;
141 char c, *p = input_line_pointer;
e0c6ed95
AM
142
143 while (*p
144 && *p != '\n' && *p != '\r' && *p != ',' && *p != ' ' && *p != ')')
252b5132
RH
145 p++;
146
147 c = *p;
148 if (c)
149 *p++ = 0;
150
e0c6ed95 151 /* Look to see if it's in the register table. */
252b5132 152 reg_number = reg_name_search (input_line_pointer);
e0c6ed95 153 if (reg_number >= 0)
252b5132
RH
154 {
155 expressionP->X_op = O_register;
e0c6ed95
AM
156 /* Temporarily store a pointer to the string here. */
157 expressionP->X_op_symbol = (symbolS *) input_line_pointer;
252b5132
RH
158 expressionP->X_add_number = reg_number;
159 input_line_pointer = p;
160 return 1;
161 }
162 if (c)
e0c6ed95 163 *(p - 1) = c;
252b5132
RH
164 return 0;
165}
166
252b5132 167static int
ea1562b3 168check_range (unsigned long num, int bits, int flags)
252b5132 169{
bccba5f0 170 long min, max;
e0c6ed95 171 int retval = 0;
252b5132 172
e0c6ed95 173 /* Don't bother checking 16-bit values. */
252b5132
RH
174 if (bits == 16)
175 return 0;
176
177 if (flags & OPERAND_SHIFT)
178 {
e0c6ed95
AM
179 /* All special shift operands are unsigned and <= 16.
180 We allow 0 for now. */
181 if (num > 16)
252b5132
RH
182 return 1;
183 else
184 return 0;
185 }
186
187 if (flags & OPERAND_SIGNED)
188 {
e0c6ed95 189 /* Signed 3-bit integers are restricted to the (-2, 3) range. */
c43185de
DN
190 if (flags & RESTRICTED_NUM3)
191 {
192 if ((long) num < -2 || (long) num > 3)
193 retval = 1;
194 }
195 else
196 {
e0c6ed95
AM
197 max = (1 << (bits - 1)) - 1;
198 min = - (1 << (bits - 1));
c43185de
DN
199 if (((long) num > max) || ((long) num < min))
200 retval = 1;
201 }
252b5132
RH
202 }
203 else
204 {
205 max = (1 << bits) - 1;
206 min = 0;
bccba5f0 207 if (((long) num > max) || ((long) num < min))
252b5132
RH
208 retval = 1;
209 }
210 return retval;
211}
212
252b5132 213void
ea1562b3 214md_show_usage (FILE *stream)
252b5132 215{
e0c6ed95 216 fprintf (stream, _("D10V options:\n\
bccba5f0
NC
217-O Optimize. Will do some operations in parallel.\n\
218--gstabs-packing Pack adjacent short instructions together even\n\
219 when --gstabs is specified. On by default.\n\
220--no-gstabs-packing If --gstabs is specified, do not pack adjacent\n\
221 instructions together.\n"));
e0c6ed95 222}
252b5132
RH
223
224int
ea1562b3 225md_parse_option (int c, char *arg ATTRIBUTE_UNUSED)
252b5132
RH
226{
227 switch (c)
228 {
229 case 'O':
e0c6ed95 230 /* Optimize. Will attempt to parallelize operations. */
252b5132
RH
231 Optimizing = 1;
232 break;
233 case OPTION_NOWARNSWAP:
234 flag_warn_suppress_instructionswap = 1;
235 break;
bccba5f0
NC
236 case OPTION_GSTABSPACKING:
237 flag_allow_gstabs_packing = 1;
238 break;
239 case OPTION_NOGSTABSPACKING:
240 flag_allow_gstabs_packing = 0;
241 break;
252b5132
RH
242 default:
243 return 0;
244 }
245 return 1;
246}
247
248symbolS *
ea1562b3 249md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
252b5132
RH
250{
251 return 0;
252}
253
252b5132 254char *
ea1562b3 255md_atof (int type, char *litP, int *sizeP)
252b5132 256{
499ac353 257 return ieee_md_atof (type, litP, sizeP, TRUE);
252b5132
RH
258}
259
260void
ea1562b3
NC
261md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED,
262 asection *sec ATTRIBUTE_UNUSED,
263 fragS *fragP ATTRIBUTE_UNUSED)
252b5132
RH
264{
265 abort ();
266}
267
268valueT
ea1562b3 269md_section_align (asection *seg, valueT addr)
252b5132
RH
270{
271 int align = bfd_get_section_alignment (stdoutput, seg);
272 return ((addr + (1 << align) - 1) & (-1 << align));
273}
274
252b5132 275void
ea1562b3 276md_begin (void)
252b5132
RH
277{
278 char *prev_name = "";
279 struct d10v_opcode *opcode;
e0c6ed95 280 d10v_hash = hash_new ();
252b5132
RH
281
282 /* Insert unique names into hash table. The D10v instruction set
283 has many identical opcode names that have different opcodes based
284 on the operands. This hash table then provides a quick index to
285 the first opcode with a particular name in the opcode table. */
286
e0c6ed95 287 for (opcode = (struct d10v_opcode *) d10v_opcodes; opcode->name; opcode++)
252b5132
RH
288 {
289 if (strcmp (prev_name, opcode->name))
290 {
e0c6ed95 291 prev_name = (char *) opcode->name;
252b5132
RH
292 hash_insert (d10v_hash, opcode->name, (char *) opcode);
293 }
294 }
295
296 fixups = &FixUps[0];
297 FixUps[0].next = &FixUps[1];
298 FixUps[1].next = &FixUps[0];
299}
300
e0c6ed95
AM
301/* Remove the postincrement or postdecrement operator ( '+' or '-' )
302 from an expression. */
252b5132 303
e0c6ed95 304static int
ea1562b3 305postfix (char *p)
252b5132 306{
e0c6ed95 307 while (*p != '-' && *p != '+')
252b5132 308 {
e0c6ed95 309 if (*p == 0 || *p == '\n' || *p == '\r')
252b5132
RH
310 break;
311 p++;
312 }
313
e0c6ed95 314 if (*p == '-')
252b5132
RH
315 {
316 *p = ' ';
ea1562b3 317 return -1;
252b5132 318 }
e0c6ed95 319 if (*p == '+')
252b5132
RH
320 {
321 *p = ' ';
ea1562b3 322 return 1;
252b5132
RH
323 }
324
ea1562b3 325 return 0;
252b5132
RH
326}
327
e0c6ed95 328static bfd_reloc_code_real_type
ea1562b3 329get_reloc (struct d10v_operand *op)
252b5132
RH
330{
331 int bits = op->bits;
332
e0c6ed95 333 if (bits <= 4)
ea1562b3 334 return 0;
e0c6ed95
AM
335
336 if (op->flags & OPERAND_ADDR)
252b5132
RH
337 {
338 if (bits == 8)
ea1562b3 339 return BFD_RELOC_D10V_10_PCREL_R;
252b5132 340 else
ea1562b3 341 return BFD_RELOC_D10V_18_PCREL;
252b5132
RH
342 }
343
ea1562b3 344 return BFD_RELOC_16;
252b5132
RH
345}
346
e0c6ed95 347/* Parse a string of operands. Return an array of expressions. */
252b5132
RH
348
349static int
ea1562b3 350get_operands (expressionS exp[])
252b5132
RH
351{
352 char *p = input_line_pointer;
353 int numops = 0;
354 int post = 0;
0f94f4c8 355 int uses_at = 0;
e0c6ed95
AM
356
357 while (*p)
252b5132 358 {
e0c6ed95 359 while (*p == ' ' || *p == '\t' || *p == ',')
252b5132 360 p++;
e0c6ed95 361 if (*p == 0 || *p == '\n' || *p == '\r')
252b5132 362 break;
e0c6ed95
AM
363
364 if (*p == '@')
252b5132 365 {
0f94f4c8 366 uses_at = 1;
e0c6ed95 367
252b5132
RH
368 p++;
369 exp[numops].X_op = O_absent;
e0c6ed95 370 if (*p == '(')
252b5132
RH
371 {
372 p++;
373 exp[numops].X_add_number = OPERAND_ATPAR;
374 }
e0c6ed95 375 else if (*p == '-')
252b5132
RH
376 {
377 p++;
378 exp[numops].X_add_number = OPERAND_ATMINUS;
379 }
380 else
381 {
382 exp[numops].X_add_number = OPERAND_ATSIGN;
3543a2f1
AO
383 if (*p == '+')
384 {
8c0392a9
AO
385 numops++;
386 exp[numops].X_op = O_absent;
387 exp[numops].X_add_number = OPERAND_PLUS;
388 p++;
3543a2f1 389 }
252b5132
RH
390 post = postfix (p);
391 }
392 numops++;
393 continue;
394 }
395
e0c6ed95 396 if (*p == ')')
252b5132 397 {
e0c6ed95 398 /* Just skip the trailing paren. */
252b5132
RH
399 p++;
400 continue;
401 }
402
403 input_line_pointer = p;
404
e0c6ed95 405 /* Check to see if it might be a register name. */
252b5132
RH
406 if (!register_name (&exp[numops]))
407 {
e0c6ed95 408 /* Parse as an expression. */
0f94f4c8
NC
409 if (uses_at)
410 {
411 /* Any expression that involves the indirect addressing
412 cannot also involve immediate addressing. Therefore
413 the use of the hash character is illegal. */
414 int save = do_not_ignore_hash;
415 do_not_ignore_hash = 1;
e0c6ed95 416
0f94f4c8 417 expression (&exp[numops]);
e0c6ed95 418
0f94f4c8
NC
419 do_not_ignore_hash = save;
420 }
421 else
422 expression (&exp[numops]);
252b5132
RH
423 }
424
425 if (strncasecmp (input_line_pointer, "@word", 5) == 0)
426 {
427 input_line_pointer += 5;
428 if (exp[numops].X_op == O_register)
429 {
e0c6ed95 430 /* If it looked like a register name but was followed by
252b5132 431 "@word" then it was really a symbol, so change it to
e0c6ed95 432 one. */
252b5132 433 exp[numops].X_op = O_symbol;
e0c6ed95
AM
434 exp[numops].X_add_symbol =
435 symbol_find_or_make ((char *) exp[numops].X_op_symbol);
252b5132
RH
436 }
437
e0c6ed95 438 /* Check for identifier@word+constant. */
252b5132 439 if (*input_line_pointer == '-' || *input_line_pointer == '+')
e0c6ed95 440 {
e0c6ed95
AM
441 expressionS new_exp;
442 expression (&new_exp);
443 exp[numops].X_add_number = new_exp.X_add_number;
444 }
252b5132 445
e0c6ed95 446 /* Convert expr into a right shift by AT_WORD_RIGHT_SHIFT. */
252b5132
RH
447 {
448 expressionS new_exp;
449 memset (&new_exp, 0, sizeof new_exp);
450 new_exp.X_add_number = AT_WORD_RIGHT_SHIFT;
451 new_exp.X_op = O_constant;
452 new_exp.X_unsigned = 1;
453 exp[numops].X_op_symbol = make_expr_symbol (&new_exp);
454 exp[numops].X_op = O_right_shift;
455 }
456
457 know (AT_WORD_P (&exp[numops]));
458 }
e0c6ed95
AM
459
460 if (exp[numops].X_op == O_illegal)
252b5132 461 as_bad (_("illegal operand"));
e0c6ed95 462 else if (exp[numops].X_op == O_absent)
252b5132
RH
463 as_bad (_("missing operand"));
464
465 numops++;
466 p = input_line_pointer;
467 }
468
e0c6ed95 469 switch (post)
252b5132 470 {
e0c6ed95 471 case -1: /* Postdecrement mode. */
252b5132
RH
472 exp[numops].X_op = O_absent;
473 exp[numops++].X_add_number = OPERAND_MINUS;
474 break;
e0c6ed95 475 case 1: /* Postincrement mode. */
252b5132
RH
476 exp[numops].X_op = O_absent;
477 exp[numops++].X_add_number = OPERAND_PLUS;
478 break;
479 }
480
481 exp[numops].X_op = 0;
ea1562b3 482 return numops;
252b5132
RH
483}
484
485static unsigned long
ea1562b3
NC
486d10v_insert_operand (unsigned long insn,
487 int op_type,
488 offsetT value,
489 int left,
490 fixS *fix)
252b5132
RH
491{
492 int shift, bits;
493
494 shift = d10v_operands[op_type].shift;
495 if (left)
496 shift += 15;
497
498 bits = d10v_operands[op_type].bits;
499
e0c6ed95 500 /* Truncate to the proper number of bits. */
252b5132 501 if (check_range (value, bits, d10v_operands[op_type].flags))
ab3e48dc 502 as_bad_where (fix->fx_file, fix->fx_line,
fbdbf472 503 _("operand out of range: %ld"), (long) value);
252b5132
RH
504
505 value &= 0x7FFFFFFF >> (31 - bits);
506 insn |= (value << shift);
507
508 return insn;
509}
510
e0c6ed95
AM
511/* Take a pointer to the opcode entry in the opcode table and the
512 array of operand expressions. Return the instruction. */
252b5132
RH
513
514static unsigned long
ea1562b3
NC
515build_insn (struct d10v_opcode *opcode,
516 expressionS *opers,
517 unsigned long insn)
252b5132
RH
518{
519 int i, bits, shift, flags, format;
520 unsigned long number;
e0c6ed95
AM
521
522 /* The insn argument is only used for the DIVS kludge. */
252b5132
RH
523 if (insn)
524 format = LONG_R;
525 else
526 {
527 insn = opcode->opcode;
528 format = opcode->format;
529 }
e0c6ed95
AM
530
531 for (i = 0; opcode->operands[i]; i++)
252b5132
RH
532 {
533 flags = d10v_operands[opcode->operands[i]].flags;
534 bits = d10v_operands[opcode->operands[i]].bits;
535 shift = d10v_operands[opcode->operands[i]].shift;
536 number = opers[i].X_add_number;
537
e0c6ed95 538 if (flags & OPERAND_REG)
252b5132
RH
539 {
540 number &= REGISTER_MASK;
541 if (format == LONG_L)
542 shift += 15;
543 }
544
e0c6ed95 545 if (opers[i].X_op != O_register && opers[i].X_op != O_constant)
252b5132 546 {
e0c6ed95 547 /* Now create a fixup. */
252b5132
RH
548
549 if (fixups->fc >= MAX_INSN_FIXUPS)
550 as_fatal (_("too many fixups"));
551
552 if (AT_WORD_P (&opers[i]))
553 {
2d2255b5 554 /* Recognize XXX>>1+N aka XXX@word+N as special (AT_WORD). */
252b5132
RH
555 fixups->fix[fixups->fc].reloc = BFD_RELOC_D10V_18;
556 opers[i].X_op = O_symbol;
e0c6ed95 557 opers[i].X_op_symbol = NULL; /* Should free it. */
252b5132
RH
558 /* number is left shifted by AT_WORD_RIGHT_SHIFT so
559 that, it is aligned with the symbol's value. Later,
560 BFD_RELOC_D10V_18 will right shift (symbol_value +
e0c6ed95 561 X_add_number). */
252b5132
RH
562 number <<= AT_WORD_RIGHT_SHIFT;
563 opers[i].X_add_number = number;
564 }
565 else
8ade06a8
TR
566 {
567 fixups->fix[fixups->fc].reloc =
568 get_reloc ((struct d10v_operand *) &d10v_operands[opcode->operands[i]]);
569
c03099e6 570 /* Check that an immediate was passed to ops that expect one. */
b34976b6 571 if ((flags & OPERAND_NUM)
8ade06a8
TR
572 && (fixups->fix[fixups->fc].reloc == 0))
573 as_bad (_("operand is not an immediate"));
574 }
252b5132 575
e0c6ed95 576 if (fixups->fix[fixups->fc].reloc == BFD_RELOC_16 ||
252b5132 577 fixups->fix[fixups->fc].reloc == BFD_RELOC_D10V_18)
e0c6ed95 578 fixups->fix[fixups->fc].size = 2;
252b5132
RH
579 else
580 fixups->fix[fixups->fc].size = 4;
e0c6ed95 581
252b5132
RH
582 fixups->fix[fixups->fc].exp = opers[i];
583 fixups->fix[fixups->fc].operand = opcode->operands[i];
e0c6ed95 584 fixups->fix[fixups->fc].pcrel =
b34976b6 585 (flags & OPERAND_ADDR) ? TRUE : FALSE;
252b5132
RH
586 (fixups->fc)++;
587 }
b34976b6 588
e0c6ed95 589 /* Truncate to the proper number of bits. */
252b5132 590 if ((opers[i].X_op == O_constant) && check_range (number, bits, flags))
fbdbf472 591 as_bad (_("operand out of range: %lu"), number);
252b5132
RH
592 number &= 0x7FFFFFFF >> (31 - bits);
593 insn = insn | (number << shift);
594 }
595
b34976b6
AM
596 /* kludge: for DIVS, we need to put the operands in twice on the second
597 pass, format is changed to LONG_R to force the second set of operands
fbdbf472 598 to not be shifted over 15. */
e0c6ed95 599 if ((opcode->opcode == OPCODE_DIVS) && (format == LONG_L))
252b5132 600 insn = build_insn (opcode, opers, insn);
e0c6ed95 601
252b5132
RH
602 return insn;
603}
604
e0c6ed95
AM
605/* Write out a long form instruction. */
606
252b5132 607static void
ea1562b3 608write_long (unsigned long insn, Fixups *fx)
252b5132
RH
609{
610 int i, where;
e0c6ed95 611 char *f = frag_more (4);
252b5132 612
800f6ec8 613 dwarf2_emit_insn (4);
252b5132
RH
614 insn |= FM11;
615 number_to_chars_bigendian (f, insn, 4);
616
e0c6ed95 617 for (i = 0; i < fx->fc; i++)
252b5132
RH
618 {
619 if (fx->fix[i].reloc)
e0c6ed95
AM
620 {
621 where = f - frag_now->fr_literal;
252b5132
RH
622 if (fx->fix[i].size == 2)
623 where += 2;
624
625 if (fx->fix[i].reloc == BFD_RELOC_D10V_18)
e0c6ed95 626 fx->fix[i].operand |= 4096;
252b5132
RH
627
628 fix_new_exp (frag_now,
629 where,
630 fx->fix[i].size,
631 &(fx->fix[i].exp),
632 fx->fix[i].pcrel,
633 fx->fix[i].operand|2048);
634 }
635 }
636 fx->fc = 0;
637}
638
e0c6ed95 639/* Write out a short form instruction by itself. */
252b5132 640
252b5132 641static void
ea1562b3
NC
642write_1_short (struct d10v_opcode *opcode,
643 unsigned long insn,
644 Fixups *fx)
252b5132 645{
e0c6ed95 646 char *f = frag_more (4);
252b5132
RH
647 int i, where;
648
800f6ec8 649 dwarf2_emit_insn (4);
252b5132
RH
650 if (opcode->exec_type & PARONLY)
651 as_fatal (_("Instruction must be executed in parallel with another instruction."));
652
b34976b6
AM
653 /* The other container needs to be NOP.
654 According to 4.3.1: for FM=00, sub-instructions performed only by IU
fbdbf472 655 cannot be encoded in L-container. */
252b5132 656 if (opcode->unit == IU)
e0c6ed95 657 insn |= FM00 | (NOP << 15); /* Right container. */
252b5132 658 else
e0c6ed95 659 insn = FM00 | (insn << 15) | NOP; /* Left container. */
252b5132
RH
660
661 number_to_chars_bigendian (f, insn, 4);
e0c6ed95 662 for (i = 0; i < fx->fc; i++)
252b5132
RH
663 {
664 if (fx->fix[i].reloc)
e0c6ed95
AM
665 {
666 where = f - frag_now->fr_literal;
252b5132
RH
667 if (fx->fix[i].size == 2)
668 where += 2;
669
670 if (fx->fix[i].reloc == BFD_RELOC_D10V_18)
e0c6ed95 671 fx->fix[i].operand |= 4096;
252b5132 672
e0c6ed95
AM
673 /* If it's an R reloc, we may have to switch it to L. */
674 if ((fx->fix[i].reloc == BFD_RELOC_D10V_10_PCREL_R)
675 && (opcode->unit != IU))
252b5132
RH
676 fx->fix[i].operand |= 1024;
677
678 fix_new_exp (frag_now,
e0c6ed95 679 where,
252b5132
RH
680 fx->fix[i].size,
681 &(fx->fix[i].exp),
682 fx->fix[i].pcrel,
683 fx->fix[i].operand|2048);
684 }
685 }
686 fx->fc = 0;
687}
688
ea1562b3
NC
689/* Determine if there are any resource conflicts among two manually
690 parallelized instructions. Some of this was lifted from parallel_ok. */
0a44c2b1 691
ea1562b3
NC
692static void
693check_resource_conflict (struct d10v_opcode *op1,
694 unsigned long insn1,
695 struct d10v_opcode *op2,
696 unsigned long insn2)
252b5132 697{
ea1562b3
NC
698 int i, j, flags, mask, shift, regno;
699 unsigned long ins, mod[2];
700 struct d10v_opcode *op;
252b5132 701
ea1562b3
NC
702 if ((op1->exec_type & SEQ)
703 || ! ((op1->exec_type & PAR) || (op1->exec_type & PARONLY)))
704 {
705 as_warn (_("packing conflict: %s must dispatch sequentially"),
706 op1->name);
707 return;
708 }
252b5132 709
ea1562b3
NC
710 if ((op2->exec_type & SEQ)
711 || ! ((op2->exec_type & PAR) || (op2->exec_type & PARONLY)))
712 {
713 as_warn (_("packing conflict: %s must dispatch sequentially"),
714 op2->name);
715 return;
716 }
252b5132 717
ea1562b3
NC
718 /* See if both instructions write to the same resource.
719
720 The idea here is to create two sets of bitmasks (mod and used) which
721 indicate which registers are modified or used by each instruction.
722 The operation can only be done in parallel if neither instruction
723 modifies the same register. Accesses to control registers and memory
724 are treated as accesses to a single register. So if both instructions
725 write memory or if the first instruction writes memory and the second
726 reads, then they cannot be done in parallel. We treat reads to the PSW
727 (which includes C, F0, and F1) in isolation. So simultaneously writing
728 C and F0 in two different sub-instructions is permitted. */
729
730 /* The bitmasks (mod and used) look like this (bit 31 = MSB).
731 r0-r15 0-15
732 a0-a1 16-17
733 cr (not psw) 18
734 psw(other) 19
735 mem 20
736 psw(C flag) 21
737 psw(F0 flag) 22 */
738
739 for (j = 0; j < 2; j++)
252b5132 740 {
ea1562b3 741 if (j == 0)
252b5132 742 {
ea1562b3
NC
743 op = op1;
744 ins = insn1;
252b5132 745 }
252b5132 746 else
252b5132 747 {
ea1562b3
NC
748 op = op2;
749 ins = insn2;
252b5132 750 }
ea1562b3
NC
751 mod[j] = 0;
752 if (op->exec_type & BRANCH_LINK)
753 mod[j] |= 1 << 13;
0a44c2b1 754
ea1562b3 755 for (i = 0; op->operands[i]; i++)
252b5132 756 {
ea1562b3
NC
757 flags = d10v_operands[op->operands[i]].flags;
758 shift = d10v_operands[op->operands[i]].shift;
759 mask = 0x7FFFFFFF >> (31 - d10v_operands[op->operands[i]].bits);
760 if (flags & OPERAND_REG)
761 {
762 regno = (ins >> shift) & mask;
763 if (flags & (OPERAND_ACC0 | OPERAND_ACC1))
764 regno += 16;
765 else if (flags & OPERAND_CONTROL) /* mvtc or mvfc */
766 {
767 if (regno == 0)
768 regno = 19;
769 else
770 regno = 18;
771 }
772 else if (flags & OPERAND_FFLAG)
773 regno = 22;
774 else if (flags & OPERAND_CFLAG)
775 regno = 21;
0a44c2b1 776
ea1562b3
NC
777 if (flags & OPERAND_DEST
778 /* Auto inc/dec also modifies the register. */
779 || (op->operands[i + 1] != 0
780 && (d10v_operands[op->operands[i + 1]].flags
781 & (OPERAND_PLUS | OPERAND_MINUS)) != 0))
782 {
783 mod[j] |= 1 << regno;
784 if (flags & OPERAND_EVEN)
785 mod[j] |= 1 << (regno + 1);
786 }
787 }
788 else if (flags & OPERAND_ATMINUS)
789 {
790 /* SP implicitly used/modified. */
791 mod[j] |= 1 << 15;
792 }
252b5132 793 }
0a44c2b1 794
ea1562b3
NC
795 if (op->exec_type & WMEM)
796 mod[j] |= 1 << 20;
797 else if (op->exec_type & WF0)
798 mod[j] |= 1 << 22;
799 else if (op->exec_type & WCAR)
800 mod[j] |= 1 << 21;
252b5132
RH
801 }
802
ea1562b3
NC
803 if ((mod[0] & mod[1]) == 0)
804 return;
805 else
252b5132 806 {
ea1562b3
NC
807 unsigned long x;
808 x = mod[0] & mod[1];
252b5132 809
ea1562b3
NC
810 for (j = 0; j <= 15; j++)
811 if (x & (1 << j))
812 as_warn (_("resource conflict (R%d)"), j);
813 for (j = 16; j <= 17; j++)
814 if (x & (1 << j))
815 as_warn (_("resource conflict (A%d)"), j - 16);
816 if (x & (1 << 19))
817 as_warn (_("resource conflict (PSW)"));
818 if (x & (1 << 21))
819 as_warn (_("resource conflict (C flag)"));
820 if (x & (1 << 22))
821 as_warn (_("resource conflict (F flag)"));
252b5132 822 }
252b5132
RH
823}
824
e0c6ed95
AM
825/* Check 2 instructions and determine if they can be safely
826 executed in parallel. Return 1 if they can be. */
252b5132 827
252b5132 828static int
ea1562b3
NC
829parallel_ok (struct d10v_opcode *op1,
830 unsigned long insn1,
831 struct d10v_opcode *op2,
832 unsigned long insn2,
833 packing_type exec_type)
252b5132
RH
834{
835 int i, j, flags, mask, shift, regno;
836 unsigned long ins, mod[2], used[2];
837 struct d10v_opcode *op;
838
839 if ((op1->exec_type & SEQ) != 0 || (op2->exec_type & SEQ) != 0
840 || (op1->exec_type & PAR) == 0 || (op2->exec_type & PAR) == 0
841 || (op1->unit == BOTH) || (op2->unit == BOTH)
842 || (op1->unit == IU && op2->unit == IU)
843 || (op1->unit == MU && op2->unit == MU))
844 return 0;
845
8ade06a8
TR
846 /* If this is auto parallelization, and the first instruction is a
847 branch or should not be packed, then don't parallelize. */
0a44c2b1 848 if (exec_type == PACK_UNSPEC
8ade06a8 849 && (op1->exec_type & (ALONE | BRANCH)))
252b5132
RH
850 return 0;
851
852 /* The idea here is to create two sets of bitmasks (mod and used)
853 which indicate which registers are modified or used by each
854 instruction. The operation can only be done in parallel if
855 instruction 1 and instruction 2 modify different registers, and
856 the first instruction does not modify registers that the second
857 is using (The second instruction can modify registers that the
858 first is using as they are only written back after the first
859 instruction has completed). Accesses to control registers, PSW,
860 and memory are treated as accesses to a single register. So if
861 both instructions write memory or if the first instruction writes
862 memory and the second reads, then they cannot be done in
863 parallel. Likewise, if the first instruction mucks with the psw
864 and the second reads the PSW (which includes C, F0, and F1), then
e0c6ed95 865 they cannot operate safely in parallel. */
252b5132 866
b34976b6
AM
867 /* The bitmasks (mod and used) look like this (bit 31 = MSB).
868 r0-r15 0-15
fbdbf472
TR
869 a0-a1 16-17
870 cr (not psw) 18
871 psw 19
872 mem 20 */
252b5132 873
e0c6ed95 874 for (j = 0; j < 2; j++)
252b5132
RH
875 {
876 if (j == 0)
877 {
878 op = op1;
879 ins = insn1;
880 }
881 else
882 {
883 op = op2;
884 ins = insn2;
885 }
886 mod[j] = used[j] = 0;
887 if (op->exec_type & BRANCH_LINK)
888 mod[j] |= 1 << 13;
889
890 for (i = 0; op->operands[i]; i++)
891 {
892 flags = d10v_operands[op->operands[i]].flags;
893 shift = d10v_operands[op->operands[i]].shift;
894 mask = 0x7FFFFFFF >> (31 - d10v_operands[op->operands[i]].bits);
895 if (flags & OPERAND_REG)
896 {
897 regno = (ins >> shift) & mask;
e0c6ed95 898 if (flags & (OPERAND_ACC0 | OPERAND_ACC1))
252b5132 899 regno += 16;
e0c6ed95
AM
900 else if (flags & OPERAND_CONTROL) /* mvtc or mvfc. */
901 {
252b5132
RH
902 if (regno == 0)
903 regno = 19;
904 else
e0c6ed95 905 regno = 18;
252b5132 906 }
e0c6ed95 907 else if (flags & (OPERAND_FFLAG | OPERAND_CFLAG))
252b5132 908 regno = 19;
e0c6ed95
AM
909
910 if (flags & OPERAND_DEST)
252b5132
RH
911 {
912 mod[j] |= 1 << regno;
913 if (flags & OPERAND_EVEN)
914 mod[j] |= 1 << (regno + 1);
915 }
916 else
917 {
e0c6ed95 918 used[j] |= 1 << regno;
252b5132
RH
919 if (flags & OPERAND_EVEN)
920 used[j] |= 1 << (regno + 1);
921
922 /* Auto inc/dec also modifies the register. */
e0c6ed95
AM
923 if (op->operands[i + 1] != 0
924 && (d10v_operands[op->operands[i + 1]].flags
252b5132
RH
925 & (OPERAND_PLUS | OPERAND_MINUS)) != 0)
926 mod[j] |= 1 << regno;
927 }
928 }
929 else if (flags & OPERAND_ATMINUS)
930 {
e0c6ed95 931 /* SP implicitly used/modified. */
252b5132
RH
932 mod[j] |= 1 << 15;
933 used[j] |= 1 << 15;
934 }
935 }
936 if (op->exec_type & RMEM)
937 used[j] |= 1 << 20;
938 else if (op->exec_type & WMEM)
939 mod[j] |= 1 << 20;
940 else if (op->exec_type & RF0)
941 used[j] |= 1 << 19;
942 else if (op->exec_type & WF0)
943 mod[j] |= 1 << 19;
944 else if (op->exec_type & WCAR)
945 mod[j] |= 1 << 19;
946 }
947 if ((mod[0] & mod[1]) == 0 && (mod[0] & used[1]) == 0)
948 return 1;
949 return 0;
950}
951
ea1562b3
NC
952/* Expects two short instructions.
953 If possible, writes out both as a single packed instruction.
954 Otherwise, writes out the first one, packed with a NOP.
955 Returns number of instructions not written out. */
fbdbf472 956
ea1562b3
NC
957static int
958write_2_short (struct d10v_opcode *opcode1,
959 unsigned long insn1,
960 struct d10v_opcode *opcode2,
961 unsigned long insn2,
962 packing_type exec_type,
963 Fixups *fx)
964{
965 unsigned long insn;
966 char *f;
967 int i, j, where;
8ade06a8 968
ea1562b3
NC
969 if ((exec_type != PACK_PARALLEL)
970 && ((opcode1->exec_type & PARONLY) || (opcode2->exec_type & PARONLY)))
971 as_fatal (_("Instruction must be executed in parallel"));
fbdbf472 972
ea1562b3
NC
973 if ((opcode1->format & LONG_OPCODE) || (opcode2->format & LONG_OPCODE))
974 as_fatal (_("Long instructions may not be combined."));
fbdbf472 975
ea1562b3 976 switch (exec_type)
fbdbf472 977 {
ea1562b3
NC
978 case PACK_UNSPEC: /* Order not specified. */
979 if (opcode1->exec_type & ALONE)
fbdbf472 980 {
ea1562b3
NC
981 /* Case of a short branch on a separate GAS line. Pack with NOP. */
982 write_1_short (opcode1, insn1, fx->next);
983 return 1;
fbdbf472 984 }
ea1562b3
NC
985 if (Optimizing
986 && parallel_ok (opcode1, insn1, opcode2, insn2, exec_type))
fbdbf472 987 {
ea1562b3
NC
988 /* Parallel. */
989 if (opcode1->unit == IU)
990 insn = FM00 | (insn2 << 15) | insn1;
991 else if (opcode2->unit == MU)
992 insn = FM00 | (insn2 << 15) | insn1;
993 else
994 insn = FM00 | (insn1 << 15) | insn2;
fbdbf472 995 }
ea1562b3
NC
996 else if (opcode1->unit == IU)
997 /* Reverse sequential with IU opcode1 on right and done first. */
998 insn = FM10 | (insn2 << 15) | insn1;
252b5132 999 else
ea1562b3
NC
1000 /* Sequential with non-IU opcode1 on left and done first. */
1001 insn = FM01 | (insn1 << 15) | insn2;
1002 break;
1003
1004 case PACK_PARALLEL:
1005 if (opcode1->exec_type & SEQ || opcode2->exec_type & SEQ)
1006 as_fatal
1007 (_("One of these instructions may not be executed in parallel."));
1008 if (opcode1->unit == IU)
252b5132 1009 {
ea1562b3
NC
1010 if (opcode2->unit == IU)
1011 as_fatal (_("Two IU instructions may not be executed in parallel"));
1012 if (!flag_warn_suppress_instructionswap)
1013 as_warn (_("Swapping instruction order"));
1014 insn = FM00 | (insn2 << 15) | insn1;
252b5132 1015 }
ea1562b3 1016 else if (opcode2->unit == MU)
252b5132 1017 {
ea1562b3
NC
1018 if (opcode1->unit == MU)
1019 as_fatal (_("Two MU instructions may not be executed in parallel"));
1020 if (!flag_warn_suppress_instructionswap)
1021 as_warn (_("Swapping instruction order"));
1022 insn = FM00 | (insn2 << 15) | insn1;
252b5132 1023 }
ea1562b3
NC
1024 else
1025 insn = FM00 | (insn1 << 15) | insn2;
1026 check_resource_conflict (opcode1, insn1, opcode2, insn2);
1027 break;
252b5132 1028
ea1562b3
NC
1029 case PACK_LEFT_RIGHT:
1030 if (opcode1->unit != IU)
1031 insn = FM01 | (insn1 << 15) | insn2;
1032 else if (opcode2->unit == MU || opcode2->unit == EITHER)
252b5132 1033 {
ea1562b3
NC
1034 if (!flag_warn_suppress_instructionswap)
1035 as_warn (_("Swapping instruction order"));
1036 insn = FM10 | (insn2 << 15) | insn1;
252b5132 1037 }
ea1562b3
NC
1038 else
1039 as_fatal (_("IU instruction may not be in the left container"));
1040 if (opcode1->exec_type & ALONE)
1041 as_warn (_("Instruction in R container is squashed by flow control instruction in L container."));
1042 break;
e0c6ed95 1043
ea1562b3
NC
1044 case PACK_RIGHT_LEFT:
1045 if (opcode2->unit != MU)
1046 insn = FM10 | (insn1 << 15) | insn2;
1047 else if (opcode1->unit == IU || opcode1->unit == EITHER)
1048 {
1049 if (!flag_warn_suppress_instructionswap)
1050 as_warn (_("Swapping instruction order"));
1051 insn = FM01 | (insn2 << 15) | insn1;
1052 }
1053 else
1054 as_fatal (_("MU instruction may not be in the right container"));
1055 if (opcode2->exec_type & ALONE)
1056 as_warn (_("Instruction in R container is squashed by flow control instruction in L container."));
1057 break;
252b5132 1058
ea1562b3
NC
1059 default:
1060 as_fatal (_("unknown execution type passed to write_2_short()"));
1061 }
252b5132 1062
ea1562b3 1063 f = frag_more (4);
800f6ec8 1064 dwarf2_emit_insn (4);
ea1562b3 1065 number_to_chars_bigendian (f, insn, 4);
252b5132 1066
ea1562b3
NC
1067 /* Process fixup chains. fx refers to insn2 when j == 0, and to
1068 insn1 when j == 1. Yes, it's reversed. */
252b5132 1069
ea1562b3 1070 for (j = 0; j < 2; j++)
252b5132 1071 {
ea1562b3
NC
1072 for (i = 0; i < fx->fc; i++)
1073 {
1074 if (fx->fix[i].reloc)
1075 {
1076 where = f - frag_now->fr_literal;
1077 if (fx->fix[i].size == 2)
1078 where += 2;
e0c6ed95 1079
ea1562b3
NC
1080 if (fx->fix[i].reloc == BFD_RELOC_D10V_10_PCREL_R
1081 /* A BFD_RELOC_D10V_10_PCREL_R relocation applied to
1082 the instruction in the L container has to be
1083 adjusted to BDF_RELOC_D10V_10_PCREL_L. When
1084 j==0, we're processing insn2's operands, so we
1085 want to mark the operand if insn2 is *not* in the
1086 R container. When j==1, we're processing insn1's
1087 operands, so we want to mark the operand if insn2
1088 *is* in the R container. Note that, if two
1089 instructions are identical, we're never going to
1090 swap them, so the test is safe. */
1091 && j == ((insn & 0x7fff) == insn2))
1092 fx->fix[i].operand |= 1024;
252b5132 1093
ea1562b3
NC
1094 if (fx->fix[i].reloc == BFD_RELOC_D10V_18)
1095 fx->fix[i].operand |= 4096;
252b5132 1096
ea1562b3
NC
1097 fix_new_exp (frag_now,
1098 where,
1099 fx->fix[i].size,
1100 &(fx->fix[i].exp),
1101 fx->fix[i].pcrel,
1102 fx->fix[i].operand|2048);
1103 }
1104 }
1105 fx->fc = 0;
1106 fx = fx->next;
1107 }
1108 return 0;
252b5132
RH
1109}
1110
ea1562b3
NC
1111/* This is the main entry point for the machine-dependent assembler.
1112 str points to a machine-dependent instruction. This function is
1113 supposed to emit the frags/bytes it assembles to. For the D10V, it
1114 mostly handles the special VLIW parsing and packing and leaves the
1115 difficult stuff to do_assemble(). */
1116
1117static unsigned long prev_insn;
1118static struct d10v_opcode *prev_opcode = 0;
1119static subsegT prev_subseg;
5bb3703f 1120static segT prev_seg = 0;
ea1562b3 1121
fbdbf472 1122/* Find the symbol which has the same name as the register in exp. */
e0c6ed95 1123
252b5132 1124static symbolS *
ea1562b3 1125find_symbol_matching_register (expressionS *exp)
252b5132
RH
1126{
1127 int i;
e0c6ed95 1128
252b5132
RH
1129 if (exp->X_op != O_register)
1130 return NULL;
e0c6ed95 1131
252b5132
RH
1132 /* Find the name of the register. */
1133 for (i = d10v_reg_name_cnt (); i--;)
e0c6ed95 1134 if (d10v_predefined_registers[i].value == exp->X_add_number)
252b5132
RH
1135 break;
1136
1137 if (i < 0)
1138 abort ();
1139
1140 /* Now see if a symbol has been defined with the same name. */
e0c6ed95 1141 return symbol_find (d10v_predefined_registers[i].name);
252b5132
RH
1142}
1143
e0c6ed95
AM
1144/* Get a pointer to an entry in the opcode table.
1145 The function must look at all opcodes with the same name and use
1146 the operands to choose the correct opcode. */
252b5132
RH
1147
1148static struct d10v_opcode *
ea1562b3 1149find_opcode (struct d10v_opcode *opcode, expressionS myops[])
252b5132 1150{
bccba5f0 1151 int i, match;
252b5132
RH
1152 struct d10v_opcode *next_opcode;
1153
e0c6ed95 1154 /* Get all the operands and save them as expressions. */
252b5132
RH
1155 get_operands (myops);
1156
e0c6ed95
AM
1157 /* Now see if the operand is a fake. If so, find the correct size
1158 instruction, if possible. */
252b5132
RH
1159 if (opcode->format == OPCODE_FAKE)
1160 {
1161 int opnum = opcode->operands[0];
1162 int flags;
e0c6ed95 1163
252b5132
RH
1164 if (myops[opnum].X_op == O_register)
1165 {
1166 myops[opnum].X_op = O_symbol;
e0c6ed95
AM
1167 myops[opnum].X_add_symbol =
1168 symbol_find_or_make ((char *) myops[opnum].X_op_symbol);
252b5132
RH
1169 myops[opnum].X_add_number = 0;
1170 myops[opnum].X_op_symbol = NULL;
1171 }
1172
e0c6ed95 1173 next_opcode = opcode + 1;
252b5132
RH
1174
1175 /* If the first operand is supposed to be a register, make sure
1176 we got a valid one. */
1177 flags = d10v_operands[next_opcode->operands[0]].flags;
1178 if (flags & OPERAND_REG)
1179 {
1180 int X_op = myops[0].X_op;
1181 int num = myops[0].X_add_number;
1182
1183 if (X_op != O_register
1184 || (num & ~flags
1185 & (OPERAND_GPR | OPERAND_ACC0 | OPERAND_ACC1
55aa1bc4
AO
1186 | OPERAND_FFLAG | OPERAND_CFLAG | OPERAND_CONTROL))
1187 || ((flags & OPERAND_SP) && ! (num & OPERAND_SP)))
252b5132
RH
1188 {
1189 as_bad (_("bad opcode or operands"));
1190 return 0;
1191 }
1192 }
1193
e0c6ed95
AM
1194 if (myops[opnum].X_op == O_constant
1195 || (myops[opnum].X_op == O_symbol
1196 && S_IS_DEFINED (myops[opnum].X_add_symbol)
1197 && (S_GET_SEGMENT (myops[opnum].X_add_symbol) == now_seg)))
252b5132 1198 {
e0c6ed95 1199 for (i = 0; opcode->operands[i + 1]; i++)
252b5132
RH
1200 {
1201 int bits = d10v_operands[next_opcode->operands[opnum]].bits;
91d6fa6a
NC
1202
1203 flags = d10v_operands[next_opcode->operands[opnum]].flags;
1204
252b5132
RH
1205 if (flags & OPERAND_ADDR)
1206 bits += 2;
e0c6ed95 1207
252b5132
RH
1208 if (myops[opnum].X_op == O_constant)
1209 {
1210 if (!check_range (myops[opnum].X_add_number, bits, flags))
fbdbf472 1211 break;
252b5132
RH
1212 }
1213 else
1214 {
e0c6ed95
AM
1215 fragS *sym_frag;
1216 fragS *f;
3db10f32
NC
1217 unsigned long current_position;
1218 unsigned long symbol_position;
1219 unsigned long value;
b34976b6 1220 bfd_boolean found_symbol;
e0c6ed95 1221
3db10f32
NC
1222 /* Calculate the address of the current instruction
1223 and the address of the symbol. Do this by summing
1224 the offsets of previous frags until we reach the
1225 frag containing the symbol, and the current frag. */
1226 sym_frag = symbol_get_frag (myops[opnum].X_add_symbol);
b34976b6 1227 found_symbol = FALSE;
3db10f32 1228
e0c6ed95
AM
1229 current_position =
1230 obstack_next_free (&frchain_now->frch_obstack)
1231 - frag_now->fr_literal;
3db10f32 1232 symbol_position = S_GET_VALUE (myops[opnum].X_add_symbol);
e0c6ed95 1233
3db10f32
NC
1234 for (f = frchain_now->frch_root; f; f = f->fr_next)
1235 {
1236 current_position += f->fr_fix + f->fr_offset;
e0c6ed95 1237
3db10f32 1238 if (f == sym_frag)
b34976b6 1239 found_symbol = TRUE;
e0c6ed95 1240
3db10f32
NC
1241 if (! found_symbol)
1242 symbol_position += f->fr_fix + f->fr_offset;
1243 }
252b5132 1244
3db10f32 1245 value = symbol_position;
e0c6ed95 1246
252b5132 1247 if (flags & OPERAND_ADDR)
3db10f32 1248 value -= current_position;
e0c6ed95 1249
252b5132
RH
1250 if (AT_WORD_P (&myops[opnum]))
1251 {
1252 if (bits > 4)
1253 {
1254 bits += 2;
1255 if (!check_range (value, bits, flags))
fbdbf472 1256 break;
252b5132
RH
1257 }
1258 }
1259 else if (!check_range (value, bits, flags))
fbdbf472 1260 break;
252b5132
RH
1261 }
1262 next_opcode++;
1263 }
fbdbf472
TR
1264
1265 if (opcode->operands [i + 1] == 0)
1266 as_fatal (_("value out of range"));
1267 else
1268 opcode = next_opcode;
252b5132
RH
1269 }
1270 else
ea1562b3
NC
1271 /* Not a constant, so use a long instruction. */
1272 opcode += 2;
252b5132 1273 }
fbdbf472
TR
1274
1275 match = 0;
b34976b6 1276
fbdbf472
TR
1277 /* Now search the opcode table table for one with operands
1278 that matches what we've got. */
1279 while (!match)
252b5132 1280 {
fbdbf472
TR
1281 match = 1;
1282 for (i = 0; opcode->operands[i]; i++)
252b5132 1283 {
fbdbf472
TR
1284 int flags = d10v_operands[opcode->operands[i]].flags;
1285 int X_op = myops[i].X_op;
1286 int num = myops[i].X_add_number;
1287
1288 if (X_op == 0)
252b5132 1289 {
fbdbf472
TR
1290 match = 0;
1291 break;
1292 }
252b5132 1293
fbdbf472
TR
1294 if (flags & OPERAND_REG)
1295 {
1296 if ((X_op != O_register)
1297 || (num & ~flags
1298 & (OPERAND_GPR | OPERAND_ACC0 | OPERAND_ACC1
1299 | OPERAND_FFLAG | OPERAND_CFLAG
1300 | OPERAND_CONTROL))
1301 || ((flags & OPERAND_SP) && ! (num & OPERAND_SP)))
252b5132
RH
1302 {
1303 match = 0;
1304 break;
1305 }
fbdbf472 1306 }
e0c6ed95 1307
fbdbf472
TR
1308 if (((flags & OPERAND_MINUS) && ((X_op != O_absent) || (num != OPERAND_MINUS))) ||
1309 ((flags & OPERAND_PLUS) && ((X_op != O_absent) || (num != OPERAND_PLUS))) ||
1310 ((flags & OPERAND_ATMINUS) && ((X_op != O_absent) || (num != OPERAND_ATMINUS))) ||
1311 ((flags & OPERAND_ATPAR) && ((X_op != O_absent) || (num != OPERAND_ATPAR))) ||
1312 ((flags & OPERAND_ATSIGN) && ((X_op != O_absent) || ((num != OPERAND_ATSIGN) && (num != OPERAND_ATPAR)))))
1313 {
1314 match = 0;
1315 break;
1316 }
e0c6ed95 1317
2d2255b5 1318 /* Unfortunately, for the indirect operand in instructions such
b34976b6
AM
1319 as ``ldb r1, @(c,r14)'' this function can be passed
1320 X_op == O_register (because 'c' is a valid register name).
1321 However we cannot just ignore the case when X_op == O_register
1322 but flags & OPERAND_REG is null, so we check to see if a symbol
1323 of the same name as the register exists. If the symbol does
1324 exist, then the parser was unable to distinguish the two cases
fbdbf472 1325 and we fix things here. (Ref: PR14826) */
e0c6ed95 1326
fbdbf472
TR
1327 if (!(flags & OPERAND_REG) && (X_op == O_register))
1328 {
1329 symbolS * sym;
b34976b6 1330
fbdbf472 1331 sym = find_symbol_matching_register (& myops[i]);
e0c6ed95 1332
fbdbf472
TR
1333 if (sym != NULL)
1334 {
1335 myops[i].X_op = X_op = O_symbol;
1336 myops[i].X_add_symbol = sym;
252b5132 1337 }
fbdbf472
TR
1338 else
1339 as_bad
1340 (_("illegal operand - register name found where none expected"));
252b5132 1341 }
fbdbf472 1342 }
e0c6ed95 1343
fbdbf472 1344 /* We're only done if the operands matched so far AND there
252b5132 1345 are no more to check. */
fbdbf472
TR
1346 if (match && myops[i].X_op == 0)
1347 break;
1348 else
1349 match = 0;
252b5132 1350
fbdbf472 1351 next_opcode = opcode + 1;
e0c6ed95 1352
fbdbf472
TR
1353 if (next_opcode->opcode == 0)
1354 break;
e0c6ed95 1355
fbdbf472
TR
1356 if (strcmp (next_opcode->name, opcode->name))
1357 break;
e0c6ed95 1358
fbdbf472 1359 opcode = next_opcode;
252b5132
RH
1360 }
1361
e0c6ed95 1362 if (!match)
252b5132
RH
1363 {
1364 as_bad (_("bad opcode or operands"));
ea1562b3 1365 return 0;
252b5132
RH
1366 }
1367
e0c6ed95
AM
1368 /* Check that all registers that are required to be even are.
1369 Also, if any operands were marked as registers, but were really symbols,
1370 fix that here. */
1371 for (i = 0; opcode->operands[i]; i++)
252b5132
RH
1372 {
1373 if ((d10v_operands[opcode->operands[i]].flags & OPERAND_EVEN) &&
e0c6ed95 1374 (myops[i].X_add_number & 1))
252b5132 1375 as_fatal (_("Register number must be EVEN"));
461448d8
AO
1376 if ((d10v_operands[opcode->operands[i]].flags & OPERAND_NOSP)
1377 && (myops[i].X_add_number & OPERAND_SP))
1378 as_bad (_("Unsupported use of sp"));
252b5132
RH
1379 if (myops[i].X_op == O_register)
1380 {
e0c6ed95 1381 if (!(d10v_operands[opcode->operands[i]].flags & OPERAND_REG))
252b5132
RH
1382 {
1383 myops[i].X_op = O_symbol;
e0c6ed95
AM
1384 myops[i].X_add_symbol =
1385 symbol_find_or_make ((char *) myops[i].X_op_symbol);
252b5132
RH
1386 myops[i].X_add_number = 0;
1387 myops[i].X_op_symbol = NULL;
1388 }
1389 }
fbdbf472
TR
1390 if ((d10v_operands[opcode->operands[i]].flags & OPERAND_CONTROL)
1391 && (myops[i].X_add_number == OPERAND_CONTROL + 4
1392 || myops[i].X_add_number == OPERAND_CONTROL + 5
1393 || myops[i].X_add_number == OPERAND_CONTROL + 6
1394 || myops[i].X_add_number == OPERAND_CONTROL + 12
1395 || myops[i].X_add_number == OPERAND_CONTROL + 13
1396 || myops[i].X_add_number == OPERAND_CONTROL + 15))
1397 as_warn (_("cr%ld is a reserved control register"),
1398 myops[i].X_add_number - OPERAND_CONTROL);
252b5132
RH
1399 }
1400 return opcode;
1401}
1402
ea1562b3
NC
1403/* Assemble a single instruction.
1404 Return an opcode, or -1 (an invalid opcode) on error. */
1405
1406static unsigned long
1407do_assemble (char *str, struct d10v_opcode **opcode)
1408{
1409 unsigned char *op_start, *op_end;
1410 char *save;
1411 char name[20];
1412 int nlen = 0;
1413 expressionS myops[6];
ea1562b3
NC
1414
1415 /* Drop leading whitespace. */
1416 while (*str == ' ')
1417 str++;
1418
1419 /* Find the opcode end. */
1420 for (op_start = op_end = (unsigned char *) str;
4ad7ac30 1421 *op_end && !is_end_of_line[*op_end] && *op_end != ' ';
ea1562b3
NC
1422 op_end++)
1423 {
1424 name[nlen] = TOLOWER (op_start[nlen]);
1425 nlen++;
4ad7ac30
AM
1426 if (nlen == sizeof (name) - 1)
1427 break;
ea1562b3
NC
1428 }
1429 name[nlen] = 0;
1430
1431 if (nlen == 0)
1432 return -1;
1433
1434 /* Find the first opcode with the proper name. */
1435 *opcode = (struct d10v_opcode *) hash_find (d10v_hash, name);
1436 if (*opcode == NULL)
c5d07591 1437 return -1;
ea1562b3
NC
1438
1439 save = input_line_pointer;
1440 input_line_pointer = (char *) op_end;
1441 *opcode = find_opcode (*opcode, myops);
1442 if (*opcode == 0)
1443 return -1;
1444 input_line_pointer = save;
1445
c5d07591 1446 return build_insn ((*opcode), myops, 0);
ea1562b3
NC
1447}
1448
e0c6ed95
AM
1449/* If while processing a fixup, a reloc really needs to be created.
1450 Then it is done here. */
1451
252b5132 1452arelent *
ea1562b3 1453tc_gen_reloc (asection *seg ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
1454{
1455 arelent *reloc;
ea1562b3
NC
1456 reloc = xmalloc (sizeof (arelent));
1457 reloc->sym_ptr_ptr = xmalloc (sizeof (asymbol *));
310b5aa2 1458 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
1459 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
1460 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
1461 if (reloc->howto == (reloc_howto_type *) NULL)
1462 {
1463 as_bad_where (fixp->fx_file, fixp->fx_line,
e0c6ed95
AM
1464 _("reloc %d not supported by object file format"),
1465 (int) fixp->fx_r_type);
252b5132
RH
1466 return NULL;
1467 }
1468
a161fe53 1469 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
252b5132 1470 reloc->address = fixp->fx_offset;
cc8a6dd0 1471
a161fe53 1472 reloc->addend = 0;
cc8a6dd0 1473
252b5132
RH
1474 return reloc;
1475}
1476
1477int
ea1562b3
NC
1478md_estimate_size_before_relax (fragS *fragp ATTRIBUTE_UNUSED,
1479 asection *seg ATTRIBUTE_UNUSED)
252b5132
RH
1480{
1481 abort ();
1482 return 0;
e0c6ed95 1483}
252b5132
RH
1484
1485long
ea1562b3 1486md_pcrel_from_section (fixS *fixp, segT sec)
252b5132 1487{
e0c6ed95
AM
1488 if (fixp->fx_addsy != (symbolS *) NULL
1489 && (!S_IS_DEFINED (fixp->fx_addsy)
1490 || (S_GET_SEGMENT (fixp->fx_addsy) != sec)))
252b5132
RH
1491 return 0;
1492 return fixp->fx_frag->fr_address + fixp->fx_where;
1493}
1494
94f592af 1495void
55cf6793 1496md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132
RH
1497{
1498 char *where;
1499 unsigned long insn;
a161fe53 1500 long value = *valP;
252b5132 1501 int op_type;
e0c6ed95 1502 int left = 0;
252b5132 1503
94f592af
NC
1504 if (fixP->fx_addsy == (symbolS *) NULL)
1505 fixP->fx_done = 1;
1506
a161fe53
AM
1507 /* We don't actually support subtracting a symbol. */
1508 if (fixP->fx_subsy != (symbolS *) NULL)
1509 as_bad_where (fixP->fx_file, fixP->fx_line, _("expression too complex"));
252b5132 1510
94f592af 1511 op_type = fixP->fx_r_type;
252b5132
RH
1512 if (op_type & 2048)
1513 {
1514 op_type -= 2048;
1515 if (op_type & 1024)
1516 {
1517 op_type -= 1024;
94f592af 1518 fixP->fx_r_type = BFD_RELOC_D10V_10_PCREL_L;
252b5132
RH
1519 left = 1;
1520 }
1521 else if (op_type & 4096)
1522 {
1523 op_type -= 4096;
94f592af 1524 fixP->fx_r_type = BFD_RELOC_D10V_18;
252b5132
RH
1525 }
1526 else
94f592af 1527 fixP->fx_r_type =
e0c6ed95 1528 get_reloc ((struct d10v_operand *) &d10v_operands[op_type]);
252b5132
RH
1529 }
1530
1531 /* Fetch the instruction, insert the fully resolved operand
1532 value, and stuff the instruction back again. */
94f592af 1533 where = fixP->fx_frag->fr_literal + fixP->fx_where;
252b5132
RH
1534 insn = bfd_getb32 ((unsigned char *) where);
1535
94f592af 1536 switch (fixP->fx_r_type)
252b5132
RH
1537 {
1538 case BFD_RELOC_D10V_10_PCREL_L:
1539 case BFD_RELOC_D10V_10_PCREL_R:
1540 case BFD_RELOC_D10V_18_PCREL:
fbdbf472
TR
1541 /* If the fix is relative to a global symbol, not a section
1542 symbol, then ignore the offset.
1543 XXX - Do we have to worry about branches to a symbol + offset ? */
1544 if (fixP->fx_addsy != NULL
e97b3f28 1545 && S_IS_EXTERNAL (fixP->fx_addsy) )
8ade06a8
TR
1546 {
1547 segT fseg = S_GET_SEGMENT (fixP->fx_addsy);
1548 segment_info_type *segf = seg_info(fseg);
fbdbf472
TR
1549
1550 if ( segf && segf->sym != fixP->fx_addsy)
1551 value = 0;
8ade06a8 1552 }
fbdbf472 1553 /* Drop through. */
252b5132 1554 case BFD_RELOC_D10V_18:
e0c6ed95 1555 /* Instruction addresses are always right-shifted by 2. */
252b5132 1556 value >>= AT_WORD_RIGHT_SHIFT;
94f592af 1557 if (fixP->fx_size == 2)
252b5132
RH
1558 bfd_putb16 ((bfd_vma) value, (unsigned char *) where);
1559 else
1560 {
1561 struct d10v_opcode *rep, *repi;
1562
1563 rep = (struct d10v_opcode *) hash_find (d10v_hash, "rep");
1564 repi = (struct d10v_opcode *) hash_find (d10v_hash, "repi");
1565 if ((insn & FM11) == FM11
b34976b6 1566 && ((repi != NULL
fbdbf472 1567 && (insn & repi->mask) == (unsigned) repi->opcode)
b34976b6 1568 || (rep != NULL
fbdbf472 1569 && (insn & rep->mask) == (unsigned) rep->opcode))
252b5132
RH
1570 && value < 4)
1571 as_fatal
1572 (_("line %d: rep or repi must include at least 4 instructions"),
94f592af 1573 fixP->fx_line);
e0c6ed95 1574 insn =
94f592af 1575 d10v_insert_operand (insn, op_type, (offsetT) value, left, fixP);
e0c6ed95 1576 bfd_putb32 ((bfd_vma) insn, (unsigned char *) where);
252b5132
RH
1577 }
1578 break;
1579 case BFD_RELOC_32:
1580 bfd_putb32 ((bfd_vma) value, (unsigned char *) where);
1581 break;
1582 case BFD_RELOC_16:
1583 bfd_putb16 ((bfd_vma) value, (unsigned char *) where);
1584 break;
1585
1586 case BFD_RELOC_VTABLE_INHERIT:
1587 case BFD_RELOC_VTABLE_ENTRY:
94f592af
NC
1588 fixP->fx_done = 0;
1589 return;
252b5132
RH
1590
1591 default:
e0c6ed95 1592 as_fatal (_("line %d: unknown relocation type: 0x%x"),
94f592af 1593 fixP->fx_line, fixP->fx_r_type);
252b5132 1594 }
252b5132
RH
1595}
1596
bccba5f0
NC
1597/* d10v_cleanup() is called after the assembler has finished parsing
1598 the input file, when a label is read from the input file, or when a
1599 stab directive is output. Because the D10V assembler sometimes
e0c6ed95
AM
1600 saves short instructions to see if it can package them with the
1601 next instruction, there may be a short instruction that still needs
1602 to be written.
1603
0a44c2b1
DL
1604 NOTE: accesses a global, etype.
1605 NOTE: invoked by various macros such as md_cleanup: see. */
e0c6ed95 1606
252b5132 1607int
ea1562b3 1608d10v_cleanup (void)
252b5132
RH
1609{
1610 segT seg;
1611 subsegT subseg;
1612
bccba5f0
NC
1613 /* If cleanup was invoked because the assembler encountered, e.g., a
1614 user label, we write out the pending instruction, if any. If it
1615 was invoked because the assembler is outputting a piece of line
1616 debugging information, though, we write out the pending
1617 instruction only if the --no-gstabs-packing command line switch
1618 has been specified. */
1619 if (prev_opcode
1620 && etype == PACK_UNSPEC
1621 && (! outputting_stabs_line_debug || ! flag_allow_gstabs_packing))
252b5132
RH
1622 {
1623 seg = now_seg;
1624 subseg = now_subseg;
bccba5f0 1625
252b5132
RH
1626 if (prev_seg)
1627 subseg_set (prev_seg, prev_subseg);
bccba5f0 1628
252b5132
RH
1629 write_1_short (prev_opcode, prev_insn, fixups->next);
1630 subseg_set (seg, subseg);
1631 prev_opcode = NULL;
1632 }
1633 return 1;
1634}
1635
800f6ec8
AM
1636void
1637d10v_frob_label (symbolS *lab)
1638{
1639 d10v_cleanup ();
1640 symbol_set_frag (lab, frag_now);
1641 S_SET_VALUE (lab, (valueT) frag_now_fix ());
1642 dwarf2_emit_label (lab);
1643}
1644
fbdbf472
TR
1645/* Like normal .word, except support @word.
1646 Clobbers input_line_pointer, checks end-of-line. */
e0c6ed95 1647
252b5132 1648static void
ea1562b3 1649d10v_dot_word (int dummy ATTRIBUTE_UNUSED)
252b5132
RH
1650{
1651 expressionS exp;
252b5132 1652 char *p;
252b5132
RH
1653
1654 if (is_it_end_of_statement ())
1655 {
1656 demand_empty_rest_of_line ();
1657 return;
1658 }
1659
1660 do
1661 {
1662 expression (&exp);
1663 if (!strncasecmp (input_line_pointer, "@word", 5))
1664 {
1665 exp.X_add_number = 0;
1666 input_line_pointer += 5;
e0c6ed95 1667
252b5132 1668 p = frag_more (2);
e0c6ed95 1669 fix_new_exp (frag_now, p - frag_now->fr_literal, 2,
252b5132
RH
1670 &exp, 0, BFD_RELOC_D10V_18);
1671 }
1672 else
1673 emit_expr (&exp, 2);
1674 }
1675 while (*input_line_pointer++ == ',');
1676
e0c6ed95 1677 input_line_pointer--; /* Put terminator back into stream. */
252b5132
RH
1678 demand_empty_rest_of_line ();
1679}
1680
e0c6ed95
AM
1681/* Mitsubishi asked that we support some old syntax that apparently
1682 had immediate operands starting with '#'. This is in some of their
1683 sample code but is not documented (although it appears in some
1684 examples in their assembler manual). For now, we'll solve this
1685 compatibility problem by simply ignoring any '#' at the beginning
1686 of an operand. */
252b5132 1687
fbdbf472
TR
1688/* Operands that begin with '#' should fall through to here.
1689 From expr.c. */
252b5132 1690
e0c6ed95 1691void
ea1562b3 1692md_operand (expressionS *expressionP)
252b5132 1693{
0f94f4c8 1694 if (*input_line_pointer == '#' && ! do_not_ignore_hash)
252b5132
RH
1695 {
1696 input_line_pointer++;
1697 expression (expressionP);
1698 }
1699}
1700
b34976b6 1701bfd_boolean
ea1562b3 1702d10v_fix_adjustable (fixS *fixP)
252b5132 1703{
e0c6ed95 1704 /* We need the symbol name for the VTABLE entries. */
252b5132
RH
1705 if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
1706 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
1707 return 0;
1708
1709 return 1;
1710}
ea1562b3
NC
1711
1712/* The target specific pseudo-ops which we support. */
1713const pseudo_typeS md_pseudo_table[] =
1714{
1715 { "word", d10v_dot_word, 2 },
1716 { NULL, NULL, 0 }
1717};
1718
1719void
1720md_assemble (char *str)
1721{
1722 /* etype is saved extype. For multi-line instructions. */
1723 packing_type extype = PACK_UNSPEC; /* Parallel, etc. */
1724 struct d10v_opcode *opcode;
1725 unsigned long insn;
1726 char *str2;
1727
1728 if (etype == PACK_UNSPEC)
1729 {
1730 /* Look for the special multiple instruction separators. */
1731 str2 = strstr (str, "||");
1732 if (str2)
1733 extype = PACK_PARALLEL;
1734 else
1735 {
1736 str2 = strstr (str, "->");
1737 if (str2)
1738 extype = PACK_LEFT_RIGHT;
1739 else
1740 {
1741 str2 = strstr (str, "<-");
1742 if (str2)
1743 extype = PACK_RIGHT_LEFT;
1744 }
1745 }
1746
1747 /* str2 points to the separator, if there is one. */
1748 if (str2)
1749 {
1750 *str2 = 0;
1751
1752 /* If two instructions are present and we already have one saved,
1753 then first write out the saved one. */
1754 d10v_cleanup ();
1755
1756 /* Assemble first instruction and save it. */
1757 prev_insn = do_assemble (str, &prev_opcode);
1758 prev_seg = now_seg;
1759 prev_subseg = now_subseg;
1760 if (prev_insn == (unsigned long) -1)
c5d07591 1761 as_fatal (_("can't find previous opcode "));
ea1562b3
NC
1762 fixups = fixups->next;
1763 str = str2 + 2;
1764 }
1765 }
1766
1767 insn = do_assemble (str, &opcode);
1768 if (insn == (unsigned long) -1)
1769 {
1770 if (extype != PACK_UNSPEC)
c5d07591
NC
1771 etype = extype;
1772 else
1773 as_bad (_("could not assemble: %s"), str);
1774 return;
ea1562b3
NC
1775 }
1776
1777 if (etype != PACK_UNSPEC)
1778 {
1779 extype = etype;
1780 etype = PACK_UNSPEC;
1781 }
1782
1783 /* If this is a long instruction, write it and any previous short
1784 instruction. */
1785 if (opcode->format & LONG_OPCODE)
1786 {
1787 if (extype != PACK_UNSPEC)
1788 as_fatal (_("Unable to mix instructions as specified"));
1789 d10v_cleanup ();
1790 write_long (insn, fixups);
1791 prev_opcode = NULL;
1792 return;
1793 }
1794
1795 if (prev_opcode
1796 && prev_seg
1797 && ((prev_seg != now_seg) || (prev_subseg != now_subseg)))
1798 d10v_cleanup ();
1799
1800 if (prev_opcode
1801 && (0 == write_2_short (prev_opcode, prev_insn, opcode, insn, extype,
1802 fixups)))
1803 {
1804 /* No instructions saved. */
1805 prev_opcode = NULL;
1806 }
1807 else
1808 {
1809 if (extype != PACK_UNSPEC)
1810 as_fatal (_("Unable to mix instructions as specified"));
1811 /* Save last instruction so it may be packed on next pass. */
1812 prev_opcode = opcode;
1813 prev_insn = insn;
1814 prev_seg = now_seg;
1815 prev_subseg = now_subseg;
1816 fixups = fixups->next;
1817 }
1818}
1819
This page took 1.132683 seconds and 4 git commands to generate.