x86: drop further pointless/bogus DefaultSize
[deliverable/binutils-gdb.git] / gas / config / tc-i386.c
CommitLineData
b534c6d3 1/* tc-i386.c -- Assemble code for the Intel 80386
b3adc24a 2 Copyright (C) 1989-2020 Free Software Foundation, Inc.
252b5132
RH
3
4 This file is part of GAS, the GNU Assembler.
5
6 GAS is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
ec2655a6 8 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
9 any later version.
10
11 GAS is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
252b5132 20
47926f60
KH
21/* Intel 80386 machine specific gas.
22 Written by Eliot Dresselhaus (eliot@mgm.mit.edu).
3e73aa7c 23 x86_64 support by Jan Hubicka (jh@suse.cz)
0f10071e 24 VIA PadLock support by Michal Ludvig (mludvig@suse.cz)
47926f60
KH
25 Bugs & suggestions are completely welcome. This is free software.
26 Please help us make it better. */
252b5132 27
252b5132 28#include "as.h"
3882b010 29#include "safe-ctype.h"
252b5132 30#include "subsegs.h"
316e2c05 31#include "dwarf2dbg.h"
54cfded0 32#include "dw2gencfi.h"
d2b2c203 33#include "elf/x86-64.h"
40fb9820 34#include "opcodes/i386-init.h"
252b5132 35
41fd2579
L
36#ifdef HAVE_LIMITS_H
37#include <limits.h>
38#else
39#ifdef HAVE_SYS_PARAM_H
40#include <sys/param.h>
41#endif
42#ifndef INT_MAX
43#define INT_MAX (int) (((unsigned) (-1)) >> 1)
44#endif
45#endif
46
252b5132
RH
47#ifndef REGISTER_WARNINGS
48#define REGISTER_WARNINGS 1
49#endif
50
c3332e24 51#ifndef INFER_ADDR_PREFIX
eecb386c 52#define INFER_ADDR_PREFIX 1
c3332e24
AM
53#endif
54
29b0f896
AM
55#ifndef DEFAULT_ARCH
56#define DEFAULT_ARCH "i386"
246fcdee 57#endif
252b5132 58
edde18a5
AM
59#ifndef INLINE
60#if __GNUC__ >= 2
61#define INLINE __inline__
62#else
63#define INLINE
64#endif
65#endif
66
6305a203
L
67/* Prefixes will be emitted in the order defined below.
68 WAIT_PREFIX must be the first prefix since FWAIT is really is an
69 instruction, and so must come before any prefixes.
70 The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
42164a71 71 REP_PREFIX/HLE_PREFIX, LOCK_PREFIX. */
6305a203
L
72#define WAIT_PREFIX 0
73#define SEG_PREFIX 1
74#define ADDR_PREFIX 2
75#define DATA_PREFIX 3
c32fa91d 76#define REP_PREFIX 4
42164a71 77#define HLE_PREFIX REP_PREFIX
7e8b059b 78#define BND_PREFIX REP_PREFIX
c32fa91d 79#define LOCK_PREFIX 5
4e9ac44a
L
80#define REX_PREFIX 6 /* must come last. */
81#define MAX_PREFIXES 7 /* max prefixes per opcode */
6305a203
L
82
83/* we define the syntax here (modulo base,index,scale syntax) */
84#define REGISTER_PREFIX '%'
85#define IMMEDIATE_PREFIX '$'
86#define ABSOLUTE_PREFIX '*'
87
88/* these are the instruction mnemonic suffixes in AT&T syntax or
89 memory operand size in Intel syntax. */
90#define WORD_MNEM_SUFFIX 'w'
91#define BYTE_MNEM_SUFFIX 'b'
92#define SHORT_MNEM_SUFFIX 's'
93#define LONG_MNEM_SUFFIX 'l'
94#define QWORD_MNEM_SUFFIX 'q'
6305a203
L
95/* Intel Syntax. Use a non-ascii letter since since it never appears
96 in instructions. */
97#define LONG_DOUBLE_MNEM_SUFFIX '\1'
98
99#define END_OF_INSN '\0'
100
79dec6b7
JB
101/* This matches the C -> StaticRounding alias in the opcode table. */
102#define commutative staticrounding
103
6305a203
L
104/*
105 'templates' is for grouping together 'template' structures for opcodes
106 of the same name. This is only used for storing the insns in the grand
107 ole hash table of insns.
108 The templates themselves start at START and range up to (but not including)
109 END.
110 */
111typedef struct
112{
d3ce72d0
NC
113 const insn_template *start;
114 const insn_template *end;
6305a203
L
115}
116templates;
117
118/* 386 operand encoding bytes: see 386 book for details of this. */
119typedef struct
120{
121 unsigned int regmem; /* codes register or memory operand */
122 unsigned int reg; /* codes register operand (or extended opcode) */
123 unsigned int mode; /* how to interpret regmem & reg */
124}
125modrm_byte;
126
127/* x86-64 extension prefix. */
128typedef int rex_byte;
129
6305a203
L
130/* 386 opcode byte to code indirect addressing. */
131typedef struct
132{
133 unsigned base;
134 unsigned index;
135 unsigned scale;
136}
137sib_byte;
138
6305a203
L
139/* x86 arch names, types and features */
140typedef struct
141{
142 const char *name; /* arch name */
8a2c8fef 143 unsigned int len; /* arch string length */
6305a203
L
144 enum processor_type type; /* arch type */
145 i386_cpu_flags flags; /* cpu feature flags */
8a2c8fef 146 unsigned int skip; /* show_arch should skip this. */
6305a203
L
147}
148arch_entry;
149
293f5f65
L
150/* Used to turn off indicated flags. */
151typedef struct
152{
153 const char *name; /* arch name */
154 unsigned int len; /* arch string length */
155 i386_cpu_flags flags; /* cpu feature flags */
156}
157noarch_entry;
158
78f12dd3 159static void update_code_flag (int, int);
e3bb37b5
L
160static void set_code_flag (int);
161static void set_16bit_gcc_code_flag (int);
162static void set_intel_syntax (int);
1efbbeb4 163static void set_intel_mnemonic (int);
db51cc60 164static void set_allow_index_reg (int);
7bab8ab5 165static void set_check (int);
e3bb37b5 166static void set_cpu_arch (int);
6482c264 167#ifdef TE_PE
e3bb37b5 168static void pe_directive_secrel (int);
6482c264 169#endif
e3bb37b5
L
170static void signed_cons (int);
171static char *output_invalid (int c);
ee86248c
JB
172static int i386_finalize_immediate (segT, expressionS *, i386_operand_type,
173 const char *);
174static int i386_finalize_displacement (segT, expressionS *, i386_operand_type,
175 const char *);
a7619375 176static int i386_att_operand (char *);
e3bb37b5 177static int i386_intel_operand (char *, int);
ee86248c
JB
178static int i386_intel_simplify (expressionS *);
179static int i386_intel_parse_name (const char *, expressionS *);
e3bb37b5
L
180static const reg_entry *parse_register (char *, char **);
181static char *parse_insn (char *, char *);
182static char *parse_operands (char *, const char *);
183static void swap_operands (void);
4d456e3d 184static void swap_2_operands (int, int);
48bcea9f 185static enum flag_code i386_addressing_mode (void);
e3bb37b5
L
186static void optimize_imm (void);
187static void optimize_disp (void);
83b16ac6 188static const insn_template *match_template (char);
e3bb37b5
L
189static int check_string (void);
190static int process_suffix (void);
191static int check_byte_reg (void);
192static int check_long_reg (void);
193static int check_qword_reg (void);
194static int check_word_reg (void);
195static int finalize_imm (void);
196static int process_operands (void);
197static const seg_entry *build_modrm_byte (void);
198static void output_insn (void);
199static void output_imm (fragS *, offsetT);
200static void output_disp (fragS *, offsetT);
29b0f896 201#ifndef I386COFF
e3bb37b5 202static void s_bss (int);
252b5132 203#endif
17d4e2a2
L
204#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
205static void handle_large_common (int small ATTRIBUTE_UNUSED);
b4a3a7b4
L
206
207/* GNU_PROPERTY_X86_ISA_1_USED. */
208static unsigned int x86_isa_1_used;
209/* GNU_PROPERTY_X86_FEATURE_2_USED. */
210static unsigned int x86_feature_2_used;
211/* Generate x86 used ISA and feature properties. */
212static unsigned int x86_used_note = DEFAULT_X86_USED_NOTE;
17d4e2a2 213#endif
252b5132 214
a847613f 215static const char *default_arch = DEFAULT_ARCH;
3e73aa7c 216
43234a1e
L
217/* This struct describes rounding control and SAE in the instruction. */
218struct RC_Operation
219{
220 enum rc_type
221 {
222 rne = 0,
223 rd,
224 ru,
225 rz,
226 saeonly
227 } type;
228 int operand;
229};
230
231static struct RC_Operation rc_op;
232
233/* The struct describes masking, applied to OPERAND in the instruction.
234 MASK is a pointer to the corresponding mask register. ZEROING tells
235 whether merging or zeroing mask is used. */
236struct Mask_Operation
237{
238 const reg_entry *mask;
239 unsigned int zeroing;
240 /* The operand where this operation is associated. */
241 int operand;
242};
243
244static struct Mask_Operation mask_op;
245
246/* The struct describes broadcasting, applied to OPERAND. FACTOR is
247 broadcast factor. */
248struct Broadcast_Operation
249{
8e6e0792 250 /* Type of broadcast: {1to2}, {1to4}, {1to8}, or {1to16}. */
43234a1e
L
251 int type;
252
253 /* Index of broadcasted operand. */
254 int operand;
4a1b91ea
L
255
256 /* Number of bytes to broadcast. */
257 int bytes;
43234a1e
L
258};
259
260static struct Broadcast_Operation broadcast_op;
261
c0f3af97
L
262/* VEX prefix. */
263typedef struct
264{
43234a1e
L
265 /* VEX prefix is either 2 byte or 3 byte. EVEX is 4 byte. */
266 unsigned char bytes[4];
c0f3af97
L
267 unsigned int length;
268 /* Destination or source register specifier. */
269 const reg_entry *register_specifier;
270} vex_prefix;
271
252b5132 272/* 'md_assemble ()' gathers together information and puts it into a
47926f60 273 i386_insn. */
252b5132 274
520dc8e8
AM
275union i386_op
276 {
277 expressionS *disps;
278 expressionS *imms;
279 const reg_entry *regs;
280 };
281
a65babc9
L
282enum i386_error
283 {
86e026a4 284 operand_size_mismatch,
a65babc9
L
285 operand_type_mismatch,
286 register_type_mismatch,
287 number_of_operands_mismatch,
288 invalid_instruction_suffix,
289 bad_imm4,
a65babc9
L
290 unsupported_with_intel_mnemonic,
291 unsupported_syntax,
6c30d220
L
292 unsupported,
293 invalid_vsib_address,
7bab8ab5 294 invalid_vector_register_set,
43234a1e
L
295 unsupported_vector_index_register,
296 unsupported_broadcast,
43234a1e
L
297 broadcast_needed,
298 unsupported_masking,
299 mask_not_on_destination,
300 no_default_mask,
301 unsupported_rc_sae,
302 rc_sae_operand_not_last_imm,
303 invalid_register_operand,
a65babc9
L
304 };
305
252b5132
RH
306struct _i386_insn
307 {
47926f60 308 /* TM holds the template for the insn were currently assembling. */
d3ce72d0 309 insn_template tm;
252b5132 310
7d5e4556
L
311 /* SUFFIX holds the instruction size suffix for byte, word, dword
312 or qword, if given. */
252b5132
RH
313 char suffix;
314
47926f60 315 /* OPERANDS gives the number of given operands. */
252b5132
RH
316 unsigned int operands;
317
318 /* REG_OPERANDS, DISP_OPERANDS, MEM_OPERANDS, IMM_OPERANDS give the number
319 of given register, displacement, memory operands and immediate
47926f60 320 operands. */
252b5132
RH
321 unsigned int reg_operands, disp_operands, mem_operands, imm_operands;
322
323 /* TYPES [i] is the type (see above #defines) which tells us how to
520dc8e8 324 use OP[i] for the corresponding operand. */
40fb9820 325 i386_operand_type types[MAX_OPERANDS];
252b5132 326
520dc8e8
AM
327 /* Displacement expression, immediate expression, or register for each
328 operand. */
329 union i386_op op[MAX_OPERANDS];
252b5132 330
3e73aa7c
JH
331 /* Flags for operands. */
332 unsigned int flags[MAX_OPERANDS];
333#define Operand_PCrel 1
c48dadc9 334#define Operand_Mem 2
3e73aa7c 335
252b5132 336 /* Relocation type for operand */
f86103b7 337 enum bfd_reloc_code_real reloc[MAX_OPERANDS];
252b5132 338
252b5132
RH
339 /* BASE_REG, INDEX_REG, and LOG2_SCALE_FACTOR are used to encode
340 the base index byte below. */
341 const reg_entry *base_reg;
342 const reg_entry *index_reg;
343 unsigned int log2_scale_factor;
344
345 /* SEG gives the seg_entries of this insn. They are zero unless
47926f60 346 explicit segment overrides are given. */
ce8a8b2f 347 const seg_entry *seg[2];
252b5132 348
8325cc63
JB
349 /* Copied first memory operand string, for re-checking. */
350 char *memop1_string;
351
252b5132
RH
352 /* PREFIX holds all the given prefix opcodes (usually null).
353 PREFIXES is the number of prefix opcodes. */
354 unsigned int prefixes;
355 unsigned char prefix[MAX_PREFIXES];
356
6f2f06be
JB
357 /* The operand to a branch insn indicates an absolute branch. */
358 bfd_boolean jumpabsolute;
359
b4a3a7b4
L
360 /* Has MMX register operands. */
361 bfd_boolean has_regmmx;
362
363 /* Has XMM register operands. */
364 bfd_boolean has_regxmm;
365
366 /* Has YMM register operands. */
367 bfd_boolean has_regymm;
368
369 /* Has ZMM register operands. */
370 bfd_boolean has_regzmm;
371
e379e5f3
L
372 /* Has GOTPC or TLS relocation. */
373 bfd_boolean has_gotpc_tls_reloc;
374
252b5132 375 /* RM and SIB are the modrm byte and the sib byte where the
c1e679ec 376 addressing modes of this insn are encoded. */
252b5132 377 modrm_byte rm;
3e73aa7c 378 rex_byte rex;
43234a1e 379 rex_byte vrex;
252b5132 380 sib_byte sib;
c0f3af97 381 vex_prefix vex;
b6169b20 382
43234a1e
L
383 /* Masking attributes. */
384 struct Mask_Operation *mask;
385
386 /* Rounding control and SAE attributes. */
387 struct RC_Operation *rounding;
388
389 /* Broadcasting attributes. */
390 struct Broadcast_Operation *broadcast;
391
392 /* Compressed disp8*N attribute. */
393 unsigned int memshift;
394
86fa6981
L
395 /* Prefer load or store in encoding. */
396 enum
397 {
398 dir_encoding_default = 0,
399 dir_encoding_load,
64c49ab3
JB
400 dir_encoding_store,
401 dir_encoding_swap
86fa6981 402 } dir_encoding;
891edac4 403
a501d77e
L
404 /* Prefer 8bit or 32bit displacement in encoding. */
405 enum
406 {
407 disp_encoding_default = 0,
408 disp_encoding_8bit,
409 disp_encoding_32bit
410 } disp_encoding;
f8a5c266 411
6b6b6807
L
412 /* Prefer the REX byte in encoding. */
413 bfd_boolean rex_encoding;
414
b6f8c7c4
L
415 /* Disable instruction size optimization. */
416 bfd_boolean no_optimize;
417
86fa6981
L
418 /* How to encode vector instructions. */
419 enum
420 {
421 vex_encoding_default = 0,
42e04b36 422 vex_encoding_vex,
86fa6981
L
423 vex_encoding_vex3,
424 vex_encoding_evex
425 } vec_encoding;
426
d5de92cf
L
427 /* REP prefix. */
428 const char *rep_prefix;
429
165de32a
L
430 /* HLE prefix. */
431 const char *hle_prefix;
42164a71 432
7e8b059b
L
433 /* Have BND prefix. */
434 const char *bnd_prefix;
435
04ef582a
L
436 /* Have NOTRACK prefix. */
437 const char *notrack_prefix;
438
891edac4 439 /* Error message. */
a65babc9 440 enum i386_error error;
252b5132
RH
441 };
442
443typedef struct _i386_insn i386_insn;
444
43234a1e
L
445/* Link RC type with corresponding string, that'll be looked for in
446 asm. */
447struct RC_name
448{
449 enum rc_type type;
450 const char *name;
451 unsigned int len;
452};
453
454static const struct RC_name RC_NamesTable[] =
455{
456 { rne, STRING_COMMA_LEN ("rn-sae") },
457 { rd, STRING_COMMA_LEN ("rd-sae") },
458 { ru, STRING_COMMA_LEN ("ru-sae") },
459 { rz, STRING_COMMA_LEN ("rz-sae") },
460 { saeonly, STRING_COMMA_LEN ("sae") },
461};
462
252b5132
RH
463/* List of chars besides those in app.c:symbol_chars that can start an
464 operand. Used to prevent the scrubber eating vital white-space. */
86fa6981 465const char extra_symbol_chars[] = "*%-([{}"
252b5132 466#ifdef LEX_AT
32137342
NC
467 "@"
468#endif
469#ifdef LEX_QM
470 "?"
252b5132 471#endif
32137342 472 ;
252b5132 473
29b0f896
AM
474#if (defined (TE_I386AIX) \
475 || ((defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) \
3896cfd5 476 && !defined (TE_GNU) \
29b0f896 477 && !defined (TE_LINUX) \
8d63c93e 478 && !defined (TE_NACL) \
29b0f896 479 && !defined (TE_FreeBSD) \
5b806d27 480 && !defined (TE_DragonFly) \
29b0f896 481 && !defined (TE_NetBSD)))
252b5132 482/* This array holds the chars that always start a comment. If the
b3b91714
AM
483 pre-processor is disabled, these aren't very useful. The option
484 --divide will remove '/' from this list. */
485const char *i386_comment_chars = "#/";
486#define SVR4_COMMENT_CHARS 1
252b5132 487#define PREFIX_SEPARATOR '\\'
252b5132 488
b3b91714
AM
489#else
490const char *i386_comment_chars = "#";
491#define PREFIX_SEPARATOR '/'
492#endif
493
252b5132
RH
494/* This array holds the chars that only start a comment at the beginning of
495 a line. If the line seems to have the form '# 123 filename'
ce8a8b2f
AM
496 .line and .file directives will appear in the pre-processed output.
497 Note that input_file.c hand checks for '#' at the beginning of the
252b5132 498 first line of the input file. This is because the compiler outputs
ce8a8b2f
AM
499 #NO_APP at the beginning of its output.
500 Also note that comments started like this one will always work if
252b5132 501 '/' isn't otherwise defined. */
b3b91714 502const char line_comment_chars[] = "#/";
252b5132 503
63a0b638 504const char line_separator_chars[] = ";";
252b5132 505
ce8a8b2f
AM
506/* Chars that can be used to separate mant from exp in floating point
507 nums. */
252b5132
RH
508const char EXP_CHARS[] = "eE";
509
ce8a8b2f
AM
510/* Chars that mean this number is a floating point constant
511 As in 0f12.456
512 or 0d1.2345e12. */
252b5132
RH
513const char FLT_CHARS[] = "fFdDxX";
514
ce8a8b2f 515/* Tables for lexical analysis. */
252b5132
RH
516static char mnemonic_chars[256];
517static char register_chars[256];
518static char operand_chars[256];
519static char identifier_chars[256];
520static char digit_chars[256];
521
ce8a8b2f 522/* Lexical macros. */
252b5132
RH
523#define is_mnemonic_char(x) (mnemonic_chars[(unsigned char) x])
524#define is_operand_char(x) (operand_chars[(unsigned char) x])
525#define is_register_char(x) (register_chars[(unsigned char) x])
526#define is_space_char(x) ((x) == ' ')
527#define is_identifier_char(x) (identifier_chars[(unsigned char) x])
528#define is_digit_char(x) (digit_chars[(unsigned char) x])
529
0234cb7c 530/* All non-digit non-letter characters that may occur in an operand. */
252b5132
RH
531static char operand_special_chars[] = "%$-+(,)*._~/<>|&^!:[@]";
532
533/* md_assemble() always leaves the strings it's passed unaltered. To
534 effect this we maintain a stack of saved characters that we've smashed
535 with '\0's (indicating end of strings for various sub-fields of the
47926f60 536 assembler instruction). */
252b5132 537static char save_stack[32];
ce8a8b2f 538static char *save_stack_p;
252b5132
RH
539#define END_STRING_AND_SAVE(s) \
540 do { *save_stack_p++ = *(s); *(s) = '\0'; } while (0)
541#define RESTORE_END_STRING(s) \
542 do { *(s) = *--save_stack_p; } while (0)
543
47926f60 544/* The instruction we're assembling. */
252b5132
RH
545static i386_insn i;
546
547/* Possible templates for current insn. */
548static const templates *current_templates;
549
31b2323c
L
550/* Per instruction expressionS buffers: max displacements & immediates. */
551static expressionS disp_expressions[MAX_MEMORY_OPERANDS];
552static expressionS im_expressions[MAX_IMMEDIATE_OPERANDS];
252b5132 553
47926f60 554/* Current operand we are working on. */
ee86248c 555static int this_operand = -1;
252b5132 556
3e73aa7c
JH
557/* We support four different modes. FLAG_CODE variable is used to distinguish
558 these. */
559
560enum flag_code {
561 CODE_32BIT,
562 CODE_16BIT,
563 CODE_64BIT };
564
565static enum flag_code flag_code;
4fa24527 566static unsigned int object_64bit;
862be3fb 567static unsigned int disallow_64bit_reloc;
3e73aa7c 568static int use_rela_relocations = 0;
e379e5f3
L
569/* __tls_get_addr/___tls_get_addr symbol for TLS. */
570static const char *tls_get_addr;
3e73aa7c 571
7af8ed2d
NC
572#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
573 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
574 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
575
351f65ca
L
576/* The ELF ABI to use. */
577enum x86_elf_abi
578{
579 I386_ABI,
7f56bc95
L
580 X86_64_ABI,
581 X86_64_X32_ABI
351f65ca
L
582};
583
584static enum x86_elf_abi x86_elf_abi = I386_ABI;
7af8ed2d 585#endif
351f65ca 586
167ad85b
TG
587#if defined (TE_PE) || defined (TE_PEP)
588/* Use big object file format. */
589static int use_big_obj = 0;
590#endif
591
8dcea932
L
592#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
593/* 1 if generating code for a shared library. */
594static int shared = 0;
595#endif
596
47926f60
KH
597/* 1 for intel syntax,
598 0 if att syntax. */
599static int intel_syntax = 0;
252b5132 600
e89c5eaa
L
601/* 1 for Intel64 ISA,
602 0 if AMD64 ISA. */
603static int intel64;
604
1efbbeb4
L
605/* 1 for intel mnemonic,
606 0 if att mnemonic. */
607static int intel_mnemonic = !SYSV386_COMPAT;
608
a60de03c
JB
609/* 1 if pseudo registers are permitted. */
610static int allow_pseudo_reg = 0;
611
47926f60
KH
612/* 1 if register prefix % not required. */
613static int allow_naked_reg = 0;
252b5132 614
33eaf5de 615/* 1 if the assembler should add BND prefix for all control-transferring
7e8b059b
L
616 instructions supporting it, even if this prefix wasn't specified
617 explicitly. */
618static int add_bnd_prefix = 0;
619
ba104c83 620/* 1 if pseudo index register, eiz/riz, is allowed . */
db51cc60
L
621static int allow_index_reg = 0;
622
d022bddd
IT
623/* 1 if the assembler should ignore LOCK prefix, even if it was
624 specified explicitly. */
625static int omit_lock_prefix = 0;
626
e4e00185
AS
627/* 1 if the assembler should encode lfence, mfence, and sfence as
628 "lock addl $0, (%{re}sp)". */
629static int avoid_fence = 0;
630
e379e5f3
L
631/* Type of the previous instruction. */
632static struct
633 {
634 segT seg;
635 const char *file;
636 const char *name;
637 unsigned int line;
638 enum last_insn_kind
639 {
640 last_insn_other = 0,
641 last_insn_directive,
642 last_insn_prefix
643 } kind;
644 } last_insn;
645
0cb4071e
L
646/* 1 if the assembler should generate relax relocations. */
647
648static int generate_relax_relocations
649 = DEFAULT_GENERATE_X86_RELAX_RELOCATIONS;
650
7bab8ab5 651static enum check_kind
daf50ae7 652 {
7bab8ab5
JB
653 check_none = 0,
654 check_warning,
655 check_error
daf50ae7 656 }
7bab8ab5 657sse_check, operand_check = check_warning;
daf50ae7 658
e379e5f3
L
659/* Non-zero if branches should be aligned within power of 2 boundary. */
660static int align_branch_power = 0;
661
662/* Types of branches to align. */
663enum align_branch_kind
664 {
665 align_branch_none = 0,
666 align_branch_jcc = 1,
667 align_branch_fused = 2,
668 align_branch_jmp = 3,
669 align_branch_call = 4,
670 align_branch_indirect = 5,
671 align_branch_ret = 6
672 };
673
674/* Type bits of branches to align. */
675enum align_branch_bit
676 {
677 align_branch_jcc_bit = 1 << align_branch_jcc,
678 align_branch_fused_bit = 1 << align_branch_fused,
679 align_branch_jmp_bit = 1 << align_branch_jmp,
680 align_branch_call_bit = 1 << align_branch_call,
681 align_branch_indirect_bit = 1 << align_branch_indirect,
682 align_branch_ret_bit = 1 << align_branch_ret
683 };
684
685static unsigned int align_branch = (align_branch_jcc_bit
686 | align_branch_fused_bit
687 | align_branch_jmp_bit);
688
689/* The maximum padding size for fused jcc. CMP like instruction can
690 be 9 bytes and jcc can be 6 bytes. Leave room just in case for
691 prefixes. */
692#define MAX_FUSED_JCC_PADDING_SIZE 20
693
694/* The maximum number of prefixes added for an instruction. */
695static unsigned int align_branch_prefix_size = 5;
696
b6f8c7c4
L
697/* Optimization:
698 1. Clear the REX_W bit with register operand if possible.
699 2. Above plus use 128bit vector instruction to clear the full vector
700 register.
701 */
702static int optimize = 0;
703
704/* Optimization:
705 1. Clear the REX_W bit with register operand if possible.
706 2. Above plus use 128bit vector instruction to clear the full vector
707 register.
708 3. Above plus optimize "test{q,l,w} $imm8,%r{64,32,16}" to
709 "testb $imm7,%r8".
710 */
711static int optimize_for_space = 0;
712
2ca3ace5
L
713/* Register prefix used for error message. */
714static const char *register_prefix = "%";
715
47926f60
KH
716/* Used in 16 bit gcc mode to add an l suffix to call, ret, enter,
717 leave, push, and pop instructions so that gcc has the same stack
718 frame as in 32 bit mode. */
719static char stackop_size = '\0';
eecb386c 720
12b55ccc
L
721/* Non-zero to optimize code alignment. */
722int optimize_align_code = 1;
723
47926f60
KH
724/* Non-zero to quieten some warnings. */
725static int quiet_warnings = 0;
a38cf1db 726
47926f60
KH
727/* CPU name. */
728static const char *cpu_arch_name = NULL;
6305a203 729static char *cpu_sub_arch_name = NULL;
a38cf1db 730
47926f60 731/* CPU feature flags. */
40fb9820
L
732static i386_cpu_flags cpu_arch_flags = CPU_UNKNOWN_FLAGS;
733
ccc9c027
L
734/* If we have selected a cpu we are generating instructions for. */
735static int cpu_arch_tune_set = 0;
736
9103f4f4 737/* Cpu we are generating instructions for. */
fbf3f584 738enum processor_type cpu_arch_tune = PROCESSOR_UNKNOWN;
9103f4f4
L
739
740/* CPU feature flags of cpu we are generating instructions for. */
40fb9820 741static i386_cpu_flags cpu_arch_tune_flags;
9103f4f4 742
ccc9c027 743/* CPU instruction set architecture used. */
fbf3f584 744enum processor_type cpu_arch_isa = PROCESSOR_UNKNOWN;
ccc9c027 745
9103f4f4 746/* CPU feature flags of instruction set architecture used. */
fbf3f584 747i386_cpu_flags cpu_arch_isa_flags;
9103f4f4 748
fddf5b5b
AM
749/* If set, conditional jumps are not automatically promoted to handle
750 larger than a byte offset. */
751static unsigned int no_cond_jump_promotion = 0;
752
c0f3af97
L
753/* Encode SSE instructions with VEX prefix. */
754static unsigned int sse2avx;
755
539f890d
L
756/* Encode scalar AVX instructions with specific vector length. */
757static enum
758 {
759 vex128 = 0,
760 vex256
761 } avxscalar;
762
03751133
L
763/* Encode VEX WIG instructions with specific vex.w. */
764static enum
765 {
766 vexw0 = 0,
767 vexw1
768 } vexwig;
769
43234a1e
L
770/* Encode scalar EVEX LIG instructions with specific vector length. */
771static enum
772 {
773 evexl128 = 0,
774 evexl256,
775 evexl512
776 } evexlig;
777
778/* Encode EVEX WIG instructions with specific evex.w. */
779static enum
780 {
781 evexw0 = 0,
782 evexw1
783 } evexwig;
784
d3d3c6db
IT
785/* Value to encode in EVEX RC bits, for SAE-only instructions. */
786static enum rc_type evexrcig = rne;
787
29b0f896 788/* Pre-defined "_GLOBAL_OFFSET_TABLE_". */
87c245cc 789static symbolS *GOT_symbol;
29b0f896 790
a4447b93
RH
791/* The dwarf2 return column, adjusted for 32 or 64 bit. */
792unsigned int x86_dwarf2_return_column;
793
794/* The dwarf2 data alignment, adjusted for 32 or 64 bit. */
795int x86_cie_data_alignment;
796
252b5132 797/* Interface to relax_segment.
fddf5b5b
AM
798 There are 3 major relax states for 386 jump insns because the
799 different types of jumps add different sizes to frags when we're
e379e5f3
L
800 figuring out what sort of jump to choose to reach a given label.
801
802 BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING are used to align
803 branches which are handled by md_estimate_size_before_relax() and
804 i386_generic_table_relax_frag(). */
252b5132 805
47926f60 806/* Types. */
93c2a809
AM
807#define UNCOND_JUMP 0
808#define COND_JUMP 1
809#define COND_JUMP86 2
e379e5f3
L
810#define BRANCH_PADDING 3
811#define BRANCH_PREFIX 4
812#define FUSED_JCC_PADDING 5
fddf5b5b 813
47926f60 814/* Sizes. */
252b5132
RH
815#define CODE16 1
816#define SMALL 0
29b0f896 817#define SMALL16 (SMALL | CODE16)
252b5132 818#define BIG 2
29b0f896 819#define BIG16 (BIG | CODE16)
252b5132
RH
820
821#ifndef INLINE
822#ifdef __GNUC__
823#define INLINE __inline__
824#else
825#define INLINE
826#endif
827#endif
828
fddf5b5b
AM
829#define ENCODE_RELAX_STATE(type, size) \
830 ((relax_substateT) (((type) << 2) | (size)))
831#define TYPE_FROM_RELAX_STATE(s) \
832 ((s) >> 2)
833#define DISP_SIZE_FROM_RELAX_STATE(s) \
834 ((((s) & 3) == BIG ? 4 : (((s) & 3) == BIG16 ? 2 : 1)))
252b5132
RH
835
836/* This table is used by relax_frag to promote short jumps to long
837 ones where necessary. SMALL (short) jumps may be promoted to BIG
838 (32 bit long) ones, and SMALL16 jumps to BIG16 (16 bit long). We
839 don't allow a short jump in a 32 bit code segment to be promoted to
840 a 16 bit offset jump because it's slower (requires data size
841 prefix), and doesn't work, unless the destination is in the bottom
842 64k of the code segment (The top 16 bits of eip are zeroed). */
843
844const relax_typeS md_relax_table[] =
845{
24eab124
AM
846 /* The fields are:
847 1) most positive reach of this state,
848 2) most negative reach of this state,
93c2a809 849 3) how many bytes this mode will have in the variable part of the frag
ce8a8b2f 850 4) which index into the table to try if we can't fit into this one. */
252b5132 851
fddf5b5b 852 /* UNCOND_JUMP states. */
93c2a809
AM
853 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG)},
854 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16)},
855 /* dword jmp adds 4 bytes to frag:
856 0 extra opcode bytes, 4 displacement bytes. */
252b5132 857 {0, 0, 4, 0},
93c2a809
AM
858 /* word jmp adds 2 byte2 to frag:
859 0 extra opcode bytes, 2 displacement bytes. */
252b5132
RH
860 {0, 0, 2, 0},
861
93c2a809
AM
862 /* COND_JUMP states. */
863 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG)},
864 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP, BIG16)},
865 /* dword conditionals adds 5 bytes to frag:
866 1 extra opcode byte, 4 displacement bytes. */
867 {0, 0, 5, 0},
fddf5b5b 868 /* word conditionals add 3 bytes to frag:
93c2a809
AM
869 1 extra opcode byte, 2 displacement bytes. */
870 {0, 0, 3, 0},
871
872 /* COND_JUMP86 states. */
873 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG)},
874 {127 + 1, -128 + 1, 1, ENCODE_RELAX_STATE (COND_JUMP86, BIG16)},
875 /* dword conditionals adds 5 bytes to frag:
876 1 extra opcode byte, 4 displacement bytes. */
877 {0, 0, 5, 0},
878 /* word conditionals add 4 bytes to frag:
879 1 displacement byte and a 3 byte long branch insn. */
880 {0, 0, 4, 0}
252b5132
RH
881};
882
9103f4f4
L
883static const arch_entry cpu_arch[] =
884{
89507696
JB
885 /* Do not replace the first two entries - i386_target_format()
886 relies on them being there in this order. */
8a2c8fef 887 { STRING_COMMA_LEN ("generic32"), PROCESSOR_GENERIC32,
293f5f65 888 CPU_GENERIC32_FLAGS, 0 },
8a2c8fef 889 { STRING_COMMA_LEN ("generic64"), PROCESSOR_GENERIC64,
293f5f65 890 CPU_GENERIC64_FLAGS, 0 },
8a2c8fef 891 { STRING_COMMA_LEN ("i8086"), PROCESSOR_UNKNOWN,
293f5f65 892 CPU_NONE_FLAGS, 0 },
8a2c8fef 893 { STRING_COMMA_LEN ("i186"), PROCESSOR_UNKNOWN,
293f5f65 894 CPU_I186_FLAGS, 0 },
8a2c8fef 895 { STRING_COMMA_LEN ("i286"), PROCESSOR_UNKNOWN,
293f5f65 896 CPU_I286_FLAGS, 0 },
8a2c8fef 897 { STRING_COMMA_LEN ("i386"), PROCESSOR_I386,
293f5f65 898 CPU_I386_FLAGS, 0 },
8a2c8fef 899 { STRING_COMMA_LEN ("i486"), PROCESSOR_I486,
293f5f65 900 CPU_I486_FLAGS, 0 },
8a2c8fef 901 { STRING_COMMA_LEN ("i586"), PROCESSOR_PENTIUM,
293f5f65 902 CPU_I586_FLAGS, 0 },
8a2c8fef 903 { STRING_COMMA_LEN ("i686"), PROCESSOR_PENTIUMPRO,
293f5f65 904 CPU_I686_FLAGS, 0 },
8a2c8fef 905 { STRING_COMMA_LEN ("pentium"), PROCESSOR_PENTIUM,
293f5f65 906 CPU_I586_FLAGS, 0 },
8a2c8fef 907 { STRING_COMMA_LEN ("pentiumpro"), PROCESSOR_PENTIUMPRO,
293f5f65 908 CPU_PENTIUMPRO_FLAGS, 0 },
8a2c8fef 909 { STRING_COMMA_LEN ("pentiumii"), PROCESSOR_PENTIUMPRO,
293f5f65 910 CPU_P2_FLAGS, 0 },
8a2c8fef 911 { STRING_COMMA_LEN ("pentiumiii"),PROCESSOR_PENTIUMPRO,
293f5f65 912 CPU_P3_FLAGS, 0 },
8a2c8fef 913 { STRING_COMMA_LEN ("pentium4"), PROCESSOR_PENTIUM4,
293f5f65 914 CPU_P4_FLAGS, 0 },
8a2c8fef 915 { STRING_COMMA_LEN ("prescott"), PROCESSOR_NOCONA,
293f5f65 916 CPU_CORE_FLAGS, 0 },
8a2c8fef 917 { STRING_COMMA_LEN ("nocona"), PROCESSOR_NOCONA,
293f5f65 918 CPU_NOCONA_FLAGS, 0 },
8a2c8fef 919 { STRING_COMMA_LEN ("yonah"), PROCESSOR_CORE,
293f5f65 920 CPU_CORE_FLAGS, 1 },
8a2c8fef 921 { STRING_COMMA_LEN ("core"), PROCESSOR_CORE,
293f5f65 922 CPU_CORE_FLAGS, 0 },
8a2c8fef 923 { STRING_COMMA_LEN ("merom"), PROCESSOR_CORE2,
293f5f65 924 CPU_CORE2_FLAGS, 1 },
8a2c8fef 925 { STRING_COMMA_LEN ("core2"), PROCESSOR_CORE2,
293f5f65 926 CPU_CORE2_FLAGS, 0 },
8a2c8fef 927 { STRING_COMMA_LEN ("corei7"), PROCESSOR_COREI7,
293f5f65 928 CPU_COREI7_FLAGS, 0 },
8a2c8fef 929 { STRING_COMMA_LEN ("l1om"), PROCESSOR_L1OM,
293f5f65 930 CPU_L1OM_FLAGS, 0 },
7a9068fe 931 { STRING_COMMA_LEN ("k1om"), PROCESSOR_K1OM,
293f5f65 932 CPU_K1OM_FLAGS, 0 },
81486035 933 { STRING_COMMA_LEN ("iamcu"), PROCESSOR_IAMCU,
293f5f65 934 CPU_IAMCU_FLAGS, 0 },
8a2c8fef 935 { STRING_COMMA_LEN ("k6"), PROCESSOR_K6,
293f5f65 936 CPU_K6_FLAGS, 0 },
8a2c8fef 937 { STRING_COMMA_LEN ("k6_2"), PROCESSOR_K6,
293f5f65 938 CPU_K6_2_FLAGS, 0 },
8a2c8fef 939 { STRING_COMMA_LEN ("athlon"), PROCESSOR_ATHLON,
293f5f65 940 CPU_ATHLON_FLAGS, 0 },
8a2c8fef 941 { STRING_COMMA_LEN ("sledgehammer"), PROCESSOR_K8,
293f5f65 942 CPU_K8_FLAGS, 1 },
8a2c8fef 943 { STRING_COMMA_LEN ("opteron"), PROCESSOR_K8,
293f5f65 944 CPU_K8_FLAGS, 0 },
8a2c8fef 945 { STRING_COMMA_LEN ("k8"), PROCESSOR_K8,
293f5f65 946 CPU_K8_FLAGS, 0 },
8a2c8fef 947 { STRING_COMMA_LEN ("amdfam10"), PROCESSOR_AMDFAM10,
293f5f65 948 CPU_AMDFAM10_FLAGS, 0 },
8aedb9fe 949 { STRING_COMMA_LEN ("bdver1"), PROCESSOR_BD,
293f5f65 950 CPU_BDVER1_FLAGS, 0 },
8aedb9fe 951 { STRING_COMMA_LEN ("bdver2"), PROCESSOR_BD,
293f5f65 952 CPU_BDVER2_FLAGS, 0 },
5e5c50d3 953 { STRING_COMMA_LEN ("bdver3"), PROCESSOR_BD,
293f5f65 954 CPU_BDVER3_FLAGS, 0 },
c7b0bd56 955 { STRING_COMMA_LEN ("bdver4"), PROCESSOR_BD,
293f5f65 956 CPU_BDVER4_FLAGS, 0 },
029f3522 957 { STRING_COMMA_LEN ("znver1"), PROCESSOR_ZNVER,
293f5f65 958 CPU_ZNVER1_FLAGS, 0 },
a9660a6f
AP
959 { STRING_COMMA_LEN ("znver2"), PROCESSOR_ZNVER,
960 CPU_ZNVER2_FLAGS, 0 },
7b458c12 961 { STRING_COMMA_LEN ("btver1"), PROCESSOR_BT,
293f5f65 962 CPU_BTVER1_FLAGS, 0 },
7b458c12 963 { STRING_COMMA_LEN ("btver2"), PROCESSOR_BT,
293f5f65 964 CPU_BTVER2_FLAGS, 0 },
8a2c8fef 965 { STRING_COMMA_LEN (".8087"), PROCESSOR_UNKNOWN,
293f5f65 966 CPU_8087_FLAGS, 0 },
8a2c8fef 967 { STRING_COMMA_LEN (".287"), PROCESSOR_UNKNOWN,
293f5f65 968 CPU_287_FLAGS, 0 },
8a2c8fef 969 { STRING_COMMA_LEN (".387"), PROCESSOR_UNKNOWN,
293f5f65 970 CPU_387_FLAGS, 0 },
1848e567
L
971 { STRING_COMMA_LEN (".687"), PROCESSOR_UNKNOWN,
972 CPU_687_FLAGS, 0 },
d871f3f4
L
973 { STRING_COMMA_LEN (".cmov"), PROCESSOR_UNKNOWN,
974 CPU_CMOV_FLAGS, 0 },
975 { STRING_COMMA_LEN (".fxsr"), PROCESSOR_UNKNOWN,
976 CPU_FXSR_FLAGS, 0 },
8a2c8fef 977 { STRING_COMMA_LEN (".mmx"), PROCESSOR_UNKNOWN,
293f5f65 978 CPU_MMX_FLAGS, 0 },
8a2c8fef 979 { STRING_COMMA_LEN (".sse"), PROCESSOR_UNKNOWN,
293f5f65 980 CPU_SSE_FLAGS, 0 },
8a2c8fef 981 { STRING_COMMA_LEN (".sse2"), PROCESSOR_UNKNOWN,
293f5f65 982 CPU_SSE2_FLAGS, 0 },
8a2c8fef 983 { STRING_COMMA_LEN (".sse3"), PROCESSOR_UNKNOWN,
293f5f65 984 CPU_SSE3_FLAGS, 0 },
8a2c8fef 985 { STRING_COMMA_LEN (".ssse3"), PROCESSOR_UNKNOWN,
293f5f65 986 CPU_SSSE3_FLAGS, 0 },
8a2c8fef 987 { STRING_COMMA_LEN (".sse4.1"), PROCESSOR_UNKNOWN,
293f5f65 988 CPU_SSE4_1_FLAGS, 0 },
8a2c8fef 989 { STRING_COMMA_LEN (".sse4.2"), PROCESSOR_UNKNOWN,
293f5f65 990 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 991 { STRING_COMMA_LEN (".sse4"), PROCESSOR_UNKNOWN,
293f5f65 992 CPU_SSE4_2_FLAGS, 0 },
8a2c8fef 993 { STRING_COMMA_LEN (".avx"), PROCESSOR_UNKNOWN,
293f5f65 994 CPU_AVX_FLAGS, 0 },
6c30d220 995 { STRING_COMMA_LEN (".avx2"), PROCESSOR_UNKNOWN,
293f5f65 996 CPU_AVX2_FLAGS, 0 },
43234a1e 997 { STRING_COMMA_LEN (".avx512f"), PROCESSOR_UNKNOWN,
293f5f65 998 CPU_AVX512F_FLAGS, 0 },
43234a1e 999 { STRING_COMMA_LEN (".avx512cd"), PROCESSOR_UNKNOWN,
293f5f65 1000 CPU_AVX512CD_FLAGS, 0 },
43234a1e 1001 { STRING_COMMA_LEN (".avx512er"), PROCESSOR_UNKNOWN,
293f5f65 1002 CPU_AVX512ER_FLAGS, 0 },
43234a1e 1003 { STRING_COMMA_LEN (".avx512pf"), PROCESSOR_UNKNOWN,
293f5f65 1004 CPU_AVX512PF_FLAGS, 0 },
1dfc6506 1005 { STRING_COMMA_LEN (".avx512dq"), PROCESSOR_UNKNOWN,
293f5f65 1006 CPU_AVX512DQ_FLAGS, 0 },
1dfc6506 1007 { STRING_COMMA_LEN (".avx512bw"), PROCESSOR_UNKNOWN,
293f5f65 1008 CPU_AVX512BW_FLAGS, 0 },
1dfc6506 1009 { STRING_COMMA_LEN (".avx512vl"), PROCESSOR_UNKNOWN,
293f5f65 1010 CPU_AVX512VL_FLAGS, 0 },
8a2c8fef 1011 { STRING_COMMA_LEN (".vmx"), PROCESSOR_UNKNOWN,
293f5f65 1012 CPU_VMX_FLAGS, 0 },
8729a6f6 1013 { STRING_COMMA_LEN (".vmfunc"), PROCESSOR_UNKNOWN,
293f5f65 1014 CPU_VMFUNC_FLAGS, 0 },
8a2c8fef 1015 { STRING_COMMA_LEN (".smx"), PROCESSOR_UNKNOWN,
293f5f65 1016 CPU_SMX_FLAGS, 0 },
8a2c8fef 1017 { STRING_COMMA_LEN (".xsave"), PROCESSOR_UNKNOWN,
293f5f65 1018 CPU_XSAVE_FLAGS, 0 },
c7b8aa3a 1019 { STRING_COMMA_LEN (".xsaveopt"), PROCESSOR_UNKNOWN,
293f5f65 1020 CPU_XSAVEOPT_FLAGS, 0 },
1dfc6506 1021 { STRING_COMMA_LEN (".xsavec"), PROCESSOR_UNKNOWN,
293f5f65 1022 CPU_XSAVEC_FLAGS, 0 },
1dfc6506 1023 { STRING_COMMA_LEN (".xsaves"), PROCESSOR_UNKNOWN,
293f5f65 1024 CPU_XSAVES_FLAGS, 0 },
8a2c8fef 1025 { STRING_COMMA_LEN (".aes"), PROCESSOR_UNKNOWN,
293f5f65 1026 CPU_AES_FLAGS, 0 },
8a2c8fef 1027 { STRING_COMMA_LEN (".pclmul"), PROCESSOR_UNKNOWN,
293f5f65 1028 CPU_PCLMUL_FLAGS, 0 },
8a2c8fef 1029 { STRING_COMMA_LEN (".clmul"), PROCESSOR_UNKNOWN,
293f5f65 1030 CPU_PCLMUL_FLAGS, 1 },
c7b8aa3a 1031 { STRING_COMMA_LEN (".fsgsbase"), PROCESSOR_UNKNOWN,
293f5f65 1032 CPU_FSGSBASE_FLAGS, 0 },
c7b8aa3a 1033 { STRING_COMMA_LEN (".rdrnd"), PROCESSOR_UNKNOWN,
293f5f65 1034 CPU_RDRND_FLAGS, 0 },
c7b8aa3a 1035 { STRING_COMMA_LEN (".f16c"), PROCESSOR_UNKNOWN,
293f5f65 1036 CPU_F16C_FLAGS, 0 },
6c30d220 1037 { STRING_COMMA_LEN (".bmi2"), PROCESSOR_UNKNOWN,
293f5f65 1038 CPU_BMI2_FLAGS, 0 },
8a2c8fef 1039 { STRING_COMMA_LEN (".fma"), PROCESSOR_UNKNOWN,
293f5f65 1040 CPU_FMA_FLAGS, 0 },
8a2c8fef 1041 { STRING_COMMA_LEN (".fma4"), PROCESSOR_UNKNOWN,
293f5f65 1042 CPU_FMA4_FLAGS, 0 },
8a2c8fef 1043 { STRING_COMMA_LEN (".xop"), PROCESSOR_UNKNOWN,
293f5f65 1044 CPU_XOP_FLAGS, 0 },
8a2c8fef 1045 { STRING_COMMA_LEN (".lwp"), PROCESSOR_UNKNOWN,
293f5f65 1046 CPU_LWP_FLAGS, 0 },
8a2c8fef 1047 { STRING_COMMA_LEN (".movbe"), PROCESSOR_UNKNOWN,
293f5f65 1048 CPU_MOVBE_FLAGS, 0 },
60aa667e 1049 { STRING_COMMA_LEN (".cx16"), PROCESSOR_UNKNOWN,
293f5f65 1050 CPU_CX16_FLAGS, 0 },
8a2c8fef 1051 { STRING_COMMA_LEN (".ept"), PROCESSOR_UNKNOWN,
293f5f65 1052 CPU_EPT_FLAGS, 0 },
6c30d220 1053 { STRING_COMMA_LEN (".lzcnt"), PROCESSOR_UNKNOWN,
293f5f65 1054 CPU_LZCNT_FLAGS, 0 },
42164a71 1055 { STRING_COMMA_LEN (".hle"), PROCESSOR_UNKNOWN,
293f5f65 1056 CPU_HLE_FLAGS, 0 },
42164a71 1057 { STRING_COMMA_LEN (".rtm"), PROCESSOR_UNKNOWN,
293f5f65 1058 CPU_RTM_FLAGS, 0 },
6c30d220 1059 { STRING_COMMA_LEN (".invpcid"), PROCESSOR_UNKNOWN,
293f5f65 1060 CPU_INVPCID_FLAGS, 0 },
8a2c8fef 1061 { STRING_COMMA_LEN (".clflush"), PROCESSOR_UNKNOWN,
293f5f65 1062 CPU_CLFLUSH_FLAGS, 0 },
22109423 1063 { STRING_COMMA_LEN (".nop"), PROCESSOR_UNKNOWN,
293f5f65 1064 CPU_NOP_FLAGS, 0 },
8a2c8fef 1065 { STRING_COMMA_LEN (".syscall"), PROCESSOR_UNKNOWN,
293f5f65 1066 CPU_SYSCALL_FLAGS, 0 },
8a2c8fef 1067 { STRING_COMMA_LEN (".rdtscp"), PROCESSOR_UNKNOWN,
293f5f65 1068 CPU_RDTSCP_FLAGS, 0 },
8a2c8fef 1069 { STRING_COMMA_LEN (".3dnow"), PROCESSOR_UNKNOWN,
293f5f65 1070 CPU_3DNOW_FLAGS, 0 },
8a2c8fef 1071 { STRING_COMMA_LEN (".3dnowa"), PROCESSOR_UNKNOWN,
293f5f65 1072 CPU_3DNOWA_FLAGS, 0 },
8a2c8fef 1073 { STRING_COMMA_LEN (".padlock"), PROCESSOR_UNKNOWN,
293f5f65 1074 CPU_PADLOCK_FLAGS, 0 },
8a2c8fef 1075 { STRING_COMMA_LEN (".pacifica"), PROCESSOR_UNKNOWN,
293f5f65 1076 CPU_SVME_FLAGS, 1 },
8a2c8fef 1077 { STRING_COMMA_LEN (".svme"), PROCESSOR_UNKNOWN,
293f5f65 1078 CPU_SVME_FLAGS, 0 },
8a2c8fef 1079 { STRING_COMMA_LEN (".sse4a"), PROCESSOR_UNKNOWN,
293f5f65 1080 CPU_SSE4A_FLAGS, 0 },
8a2c8fef 1081 { STRING_COMMA_LEN (".abm"), PROCESSOR_UNKNOWN,
293f5f65 1082 CPU_ABM_FLAGS, 0 },
87973e9f 1083 { STRING_COMMA_LEN (".bmi"), PROCESSOR_UNKNOWN,
293f5f65 1084 CPU_BMI_FLAGS, 0 },
2a2a0f38 1085 { STRING_COMMA_LEN (".tbm"), PROCESSOR_UNKNOWN,
293f5f65 1086 CPU_TBM_FLAGS, 0 },
e2e1fcde 1087 { STRING_COMMA_LEN (".adx"), PROCESSOR_UNKNOWN,
293f5f65 1088 CPU_ADX_FLAGS, 0 },
e2e1fcde 1089 { STRING_COMMA_LEN (".rdseed"), PROCESSOR_UNKNOWN,
293f5f65 1090 CPU_RDSEED_FLAGS, 0 },
e2e1fcde 1091 { STRING_COMMA_LEN (".prfchw"), PROCESSOR_UNKNOWN,
293f5f65 1092 CPU_PRFCHW_FLAGS, 0 },
5c111e37 1093 { STRING_COMMA_LEN (".smap"), PROCESSOR_UNKNOWN,
293f5f65 1094 CPU_SMAP_FLAGS, 0 },
7e8b059b 1095 { STRING_COMMA_LEN (".mpx"), PROCESSOR_UNKNOWN,
293f5f65 1096 CPU_MPX_FLAGS, 0 },
a0046408 1097 { STRING_COMMA_LEN (".sha"), PROCESSOR_UNKNOWN,
293f5f65 1098 CPU_SHA_FLAGS, 0 },
963f3586 1099 { STRING_COMMA_LEN (".clflushopt"), PROCESSOR_UNKNOWN,
293f5f65 1100 CPU_CLFLUSHOPT_FLAGS, 0 },
dcf893b5 1101 { STRING_COMMA_LEN (".prefetchwt1"), PROCESSOR_UNKNOWN,
293f5f65 1102 CPU_PREFETCHWT1_FLAGS, 0 },
2cf200a4 1103 { STRING_COMMA_LEN (".se1"), PROCESSOR_UNKNOWN,
293f5f65 1104 CPU_SE1_FLAGS, 0 },
c5e7287a 1105 { STRING_COMMA_LEN (".clwb"), PROCESSOR_UNKNOWN,
293f5f65 1106 CPU_CLWB_FLAGS, 0 },
2cc1b5aa 1107 { STRING_COMMA_LEN (".avx512ifma"), PROCESSOR_UNKNOWN,
293f5f65 1108 CPU_AVX512IFMA_FLAGS, 0 },
14f195c9 1109 { STRING_COMMA_LEN (".avx512vbmi"), PROCESSOR_UNKNOWN,
293f5f65 1110 CPU_AVX512VBMI_FLAGS, 0 },
920d2ddc
IT
1111 { STRING_COMMA_LEN (".avx512_4fmaps"), PROCESSOR_UNKNOWN,
1112 CPU_AVX512_4FMAPS_FLAGS, 0 },
47acf0bd
IT
1113 { STRING_COMMA_LEN (".avx512_4vnniw"), PROCESSOR_UNKNOWN,
1114 CPU_AVX512_4VNNIW_FLAGS, 0 },
620214f7
IT
1115 { STRING_COMMA_LEN (".avx512_vpopcntdq"), PROCESSOR_UNKNOWN,
1116 CPU_AVX512_VPOPCNTDQ_FLAGS, 0 },
53467f57
IT
1117 { STRING_COMMA_LEN (".avx512_vbmi2"), PROCESSOR_UNKNOWN,
1118 CPU_AVX512_VBMI2_FLAGS, 0 },
8cfcb765
IT
1119 { STRING_COMMA_LEN (".avx512_vnni"), PROCESSOR_UNKNOWN,
1120 CPU_AVX512_VNNI_FLAGS, 0 },
ee6872be
IT
1121 { STRING_COMMA_LEN (".avx512_bitalg"), PROCESSOR_UNKNOWN,
1122 CPU_AVX512_BITALG_FLAGS, 0 },
029f3522 1123 { STRING_COMMA_LEN (".clzero"), PROCESSOR_UNKNOWN,
293f5f65 1124 CPU_CLZERO_FLAGS, 0 },
9916071f 1125 { STRING_COMMA_LEN (".mwaitx"), PROCESSOR_UNKNOWN,
293f5f65 1126 CPU_MWAITX_FLAGS, 0 },
8eab4136 1127 { STRING_COMMA_LEN (".ospke"), PROCESSOR_UNKNOWN,
293f5f65 1128 CPU_OSPKE_FLAGS, 0 },
8bc52696 1129 { STRING_COMMA_LEN (".rdpid"), PROCESSOR_UNKNOWN,
293f5f65 1130 CPU_RDPID_FLAGS, 0 },
6b40c462
L
1131 { STRING_COMMA_LEN (".ptwrite"), PROCESSOR_UNKNOWN,
1132 CPU_PTWRITE_FLAGS, 0 },
d777820b
IT
1133 { STRING_COMMA_LEN (".ibt"), PROCESSOR_UNKNOWN,
1134 CPU_IBT_FLAGS, 0 },
1135 { STRING_COMMA_LEN (".shstk"), PROCESSOR_UNKNOWN,
1136 CPU_SHSTK_FLAGS, 0 },
48521003
IT
1137 { STRING_COMMA_LEN (".gfni"), PROCESSOR_UNKNOWN,
1138 CPU_GFNI_FLAGS, 0 },
8dcf1fad
IT
1139 { STRING_COMMA_LEN (".vaes"), PROCESSOR_UNKNOWN,
1140 CPU_VAES_FLAGS, 0 },
ff1982d5
IT
1141 { STRING_COMMA_LEN (".vpclmulqdq"), PROCESSOR_UNKNOWN,
1142 CPU_VPCLMULQDQ_FLAGS, 0 },
3233d7d0
IT
1143 { STRING_COMMA_LEN (".wbnoinvd"), PROCESSOR_UNKNOWN,
1144 CPU_WBNOINVD_FLAGS, 0 },
be3a8dca
IT
1145 { STRING_COMMA_LEN (".pconfig"), PROCESSOR_UNKNOWN,
1146 CPU_PCONFIG_FLAGS, 0 },
de89d0a3
IT
1147 { STRING_COMMA_LEN (".waitpkg"), PROCESSOR_UNKNOWN,
1148 CPU_WAITPKG_FLAGS, 0 },
c48935d7
IT
1149 { STRING_COMMA_LEN (".cldemote"), PROCESSOR_UNKNOWN,
1150 CPU_CLDEMOTE_FLAGS, 0 },
c0a30a9f
L
1151 { STRING_COMMA_LEN (".movdiri"), PROCESSOR_UNKNOWN,
1152 CPU_MOVDIRI_FLAGS, 0 },
1153 { STRING_COMMA_LEN (".movdir64b"), PROCESSOR_UNKNOWN,
1154 CPU_MOVDIR64B_FLAGS, 0 },
d6aab7a1
XG
1155 { STRING_COMMA_LEN (".avx512_bf16"), PROCESSOR_UNKNOWN,
1156 CPU_AVX512_BF16_FLAGS, 0 },
9186c494
L
1157 { STRING_COMMA_LEN (".avx512_vp2intersect"), PROCESSOR_UNKNOWN,
1158 CPU_AVX512_VP2INTERSECT_FLAGS, 0 },
dd455cf5
L
1159 { STRING_COMMA_LEN (".enqcmd"), PROCESSOR_UNKNOWN,
1160 CPU_ENQCMD_FLAGS, 0 },
142861df
JB
1161 { STRING_COMMA_LEN (".rdpru"), PROCESSOR_UNKNOWN,
1162 CPU_RDPRU_FLAGS, 0 },
1163 { STRING_COMMA_LEN (".mcommit"), PROCESSOR_UNKNOWN,
1164 CPU_MCOMMIT_FLAGS, 0 },
293f5f65
L
1165};
1166
1167static const noarch_entry cpu_noarch[] =
1168{
1169 { STRING_COMMA_LEN ("no87"), CPU_ANY_X87_FLAGS },
1848e567
L
1170 { STRING_COMMA_LEN ("no287"), CPU_ANY_287_FLAGS },
1171 { STRING_COMMA_LEN ("no387"), CPU_ANY_387_FLAGS },
1172 { STRING_COMMA_LEN ("no687"), CPU_ANY_687_FLAGS },
d871f3f4
L
1173 { STRING_COMMA_LEN ("nocmov"), CPU_ANY_CMOV_FLAGS },
1174 { STRING_COMMA_LEN ("nofxsr"), CPU_ANY_FXSR_FLAGS },
293f5f65
L
1175 { STRING_COMMA_LEN ("nommx"), CPU_ANY_MMX_FLAGS },
1176 { STRING_COMMA_LEN ("nosse"), CPU_ANY_SSE_FLAGS },
1848e567
L
1177 { STRING_COMMA_LEN ("nosse2"), CPU_ANY_SSE2_FLAGS },
1178 { STRING_COMMA_LEN ("nosse3"), CPU_ANY_SSE3_FLAGS },
1179 { STRING_COMMA_LEN ("nossse3"), CPU_ANY_SSSE3_FLAGS },
1180 { STRING_COMMA_LEN ("nosse4.1"), CPU_ANY_SSE4_1_FLAGS },
1181 { STRING_COMMA_LEN ("nosse4.2"), CPU_ANY_SSE4_2_FLAGS },
1182 { STRING_COMMA_LEN ("nosse4"), CPU_ANY_SSE4_1_FLAGS },
293f5f65 1183 { STRING_COMMA_LEN ("noavx"), CPU_ANY_AVX_FLAGS },
1848e567 1184 { STRING_COMMA_LEN ("noavx2"), CPU_ANY_AVX2_FLAGS },
144b71e2
L
1185 { STRING_COMMA_LEN ("noavx512f"), CPU_ANY_AVX512F_FLAGS },
1186 { STRING_COMMA_LEN ("noavx512cd"), CPU_ANY_AVX512CD_FLAGS },
1187 { STRING_COMMA_LEN ("noavx512er"), CPU_ANY_AVX512ER_FLAGS },
1188 { STRING_COMMA_LEN ("noavx512pf"), CPU_ANY_AVX512PF_FLAGS },
1189 { STRING_COMMA_LEN ("noavx512dq"), CPU_ANY_AVX512DQ_FLAGS },
1190 { STRING_COMMA_LEN ("noavx512bw"), CPU_ANY_AVX512BW_FLAGS },
1191 { STRING_COMMA_LEN ("noavx512vl"), CPU_ANY_AVX512VL_FLAGS },
1192 { STRING_COMMA_LEN ("noavx512ifma"), CPU_ANY_AVX512IFMA_FLAGS },
1193 { STRING_COMMA_LEN ("noavx512vbmi"), CPU_ANY_AVX512VBMI_FLAGS },
920d2ddc 1194 { STRING_COMMA_LEN ("noavx512_4fmaps"), CPU_ANY_AVX512_4FMAPS_FLAGS },
47acf0bd 1195 { STRING_COMMA_LEN ("noavx512_4vnniw"), CPU_ANY_AVX512_4VNNIW_FLAGS },
620214f7 1196 { STRING_COMMA_LEN ("noavx512_vpopcntdq"), CPU_ANY_AVX512_VPOPCNTDQ_FLAGS },
53467f57 1197 { STRING_COMMA_LEN ("noavx512_vbmi2"), CPU_ANY_AVX512_VBMI2_FLAGS },
8cfcb765 1198 { STRING_COMMA_LEN ("noavx512_vnni"), CPU_ANY_AVX512_VNNI_FLAGS },
ee6872be 1199 { STRING_COMMA_LEN ("noavx512_bitalg"), CPU_ANY_AVX512_BITALG_FLAGS },
d777820b
IT
1200 { STRING_COMMA_LEN ("noibt"), CPU_ANY_IBT_FLAGS },
1201 { STRING_COMMA_LEN ("noshstk"), CPU_ANY_SHSTK_FLAGS },
c0a30a9f
L
1202 { STRING_COMMA_LEN ("nomovdiri"), CPU_ANY_MOVDIRI_FLAGS },
1203 { STRING_COMMA_LEN ("nomovdir64b"), CPU_ANY_MOVDIR64B_FLAGS },
d6aab7a1 1204 { STRING_COMMA_LEN ("noavx512_bf16"), CPU_ANY_AVX512_BF16_FLAGS },
9186c494 1205 { STRING_COMMA_LEN ("noavx512_vp2intersect"), CPU_ANY_SHSTK_FLAGS },
dd455cf5 1206 { STRING_COMMA_LEN ("noenqcmd"), CPU_ANY_ENQCMD_FLAGS },
e413e4e9
AM
1207};
1208
704209c0 1209#ifdef I386COFF
a6c24e68
NC
1210/* Like s_lcomm_internal in gas/read.c but the alignment string
1211 is allowed to be optional. */
1212
1213static symbolS *
1214pe_lcomm_internal (int needs_align, symbolS *symbolP, addressT size)
1215{
1216 addressT align = 0;
1217
1218 SKIP_WHITESPACE ();
1219
7ab9ffdd 1220 if (needs_align
a6c24e68
NC
1221 && *input_line_pointer == ',')
1222 {
1223 align = parse_align (needs_align - 1);
7ab9ffdd 1224
a6c24e68
NC
1225 if (align == (addressT) -1)
1226 return NULL;
1227 }
1228 else
1229 {
1230 if (size >= 8)
1231 align = 3;
1232 else if (size >= 4)
1233 align = 2;
1234 else if (size >= 2)
1235 align = 1;
1236 else
1237 align = 0;
1238 }
1239
1240 bss_alloc (symbolP, size, align);
1241 return symbolP;
1242}
1243
704209c0 1244static void
a6c24e68
NC
1245pe_lcomm (int needs_align)
1246{
1247 s_comm_internal (needs_align * 2, pe_lcomm_internal);
1248}
704209c0 1249#endif
a6c24e68 1250
29b0f896
AM
1251const pseudo_typeS md_pseudo_table[] =
1252{
1253#if !defined(OBJ_AOUT) && !defined(USE_ALIGN_PTWO)
1254 {"align", s_align_bytes, 0},
1255#else
1256 {"align", s_align_ptwo, 0},
1257#endif
1258 {"arch", set_cpu_arch, 0},
1259#ifndef I386COFF
1260 {"bss", s_bss, 0},
a6c24e68
NC
1261#else
1262 {"lcomm", pe_lcomm, 1},
29b0f896
AM
1263#endif
1264 {"ffloat", float_cons, 'f'},
1265 {"dfloat", float_cons, 'd'},
1266 {"tfloat", float_cons, 'x'},
1267 {"value", cons, 2},
d182319b 1268 {"slong", signed_cons, 4},
29b0f896
AM
1269 {"noopt", s_ignore, 0},
1270 {"optim", s_ignore, 0},
1271 {"code16gcc", set_16bit_gcc_code_flag, CODE_16BIT},
1272 {"code16", set_code_flag, CODE_16BIT},
1273 {"code32", set_code_flag, CODE_32BIT},
da5f19a2 1274#ifdef BFD64
29b0f896 1275 {"code64", set_code_flag, CODE_64BIT},
da5f19a2 1276#endif
29b0f896
AM
1277 {"intel_syntax", set_intel_syntax, 1},
1278 {"att_syntax", set_intel_syntax, 0},
1efbbeb4
L
1279 {"intel_mnemonic", set_intel_mnemonic, 1},
1280 {"att_mnemonic", set_intel_mnemonic, 0},
db51cc60
L
1281 {"allow_index_reg", set_allow_index_reg, 1},
1282 {"disallow_index_reg", set_allow_index_reg, 0},
7bab8ab5
JB
1283 {"sse_check", set_check, 0},
1284 {"operand_check", set_check, 1},
3b22753a
L
1285#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
1286 {"largecomm", handle_large_common, 0},
07a53e5c 1287#else
68d20676 1288 {"file", dwarf2_directive_file, 0},
07a53e5c
RH
1289 {"loc", dwarf2_directive_loc, 0},
1290 {"loc_mark_labels", dwarf2_directive_loc_mark_labels, 0},
3b22753a 1291#endif
6482c264
NC
1292#ifdef TE_PE
1293 {"secrel32", pe_directive_secrel, 0},
1294#endif
29b0f896
AM
1295 {0, 0, 0}
1296};
1297
1298/* For interface with expression (). */
1299extern char *input_line_pointer;
1300
1301/* Hash table for instruction mnemonic lookup. */
1302static struct hash_control *op_hash;
1303
1304/* Hash table for register lookup. */
1305static struct hash_control *reg_hash;
1306\f
ce8a8b2f
AM
1307 /* Various efficient no-op patterns for aligning code labels.
1308 Note: Don't try to assemble the instructions in the comments.
1309 0L and 0w are not legal. */
62a02d25
L
1310static const unsigned char f32_1[] =
1311 {0x90}; /* nop */
1312static const unsigned char f32_2[] =
1313 {0x66,0x90}; /* xchg %ax,%ax */
1314static const unsigned char f32_3[] =
1315 {0x8d,0x76,0x00}; /* leal 0(%esi),%esi */
1316static const unsigned char f32_4[] =
1317 {0x8d,0x74,0x26,0x00}; /* leal 0(%esi,1),%esi */
62a02d25
L
1318static const unsigned char f32_6[] =
1319 {0x8d,0xb6,0x00,0x00,0x00,0x00}; /* leal 0L(%esi),%esi */
1320static const unsigned char f32_7[] =
1321 {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00}; /* leal 0L(%esi,1),%esi */
62a02d25 1322static const unsigned char f16_3[] =
3ae729d5 1323 {0x8d,0x74,0x00}; /* lea 0(%si),%si */
62a02d25 1324static const unsigned char f16_4[] =
3ae729d5
L
1325 {0x8d,0xb4,0x00,0x00}; /* lea 0W(%si),%si */
1326static const unsigned char jump_disp8[] =
1327 {0xeb}; /* jmp disp8 */
1328static const unsigned char jump32_disp32[] =
1329 {0xe9}; /* jmp disp32 */
1330static const unsigned char jump16_disp32[] =
1331 {0x66,0xe9}; /* jmp disp32 */
62a02d25
L
1332/* 32-bit NOPs patterns. */
1333static const unsigned char *const f32_patt[] = {
3ae729d5 1334 f32_1, f32_2, f32_3, f32_4, NULL, f32_6, f32_7
62a02d25
L
1335};
1336/* 16-bit NOPs patterns. */
1337static const unsigned char *const f16_patt[] = {
3ae729d5 1338 f32_1, f32_2, f16_3, f16_4
62a02d25
L
1339};
1340/* nopl (%[re]ax) */
1341static const unsigned char alt_3[] =
1342 {0x0f,0x1f,0x00};
1343/* nopl 0(%[re]ax) */
1344static const unsigned char alt_4[] =
1345 {0x0f,0x1f,0x40,0x00};
1346/* nopl 0(%[re]ax,%[re]ax,1) */
1347static const unsigned char alt_5[] =
1348 {0x0f,0x1f,0x44,0x00,0x00};
1349/* nopw 0(%[re]ax,%[re]ax,1) */
1350static const unsigned char alt_6[] =
1351 {0x66,0x0f,0x1f,0x44,0x00,0x00};
1352/* nopl 0L(%[re]ax) */
1353static const unsigned char alt_7[] =
1354 {0x0f,0x1f,0x80,0x00,0x00,0x00,0x00};
1355/* nopl 0L(%[re]ax,%[re]ax,1) */
1356static const unsigned char alt_8[] =
1357 {0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1358/* nopw 0L(%[re]ax,%[re]ax,1) */
1359static const unsigned char alt_9[] =
1360 {0x66,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
1361/* nopw %cs:0L(%[re]ax,%[re]ax,1) */
1362static const unsigned char alt_10[] =
1363 {0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
3ae729d5
L
1364/* data16 nopw %cs:0L(%eax,%eax,1) */
1365static const unsigned char alt_11[] =
1366 {0x66,0x66,0x2e,0x0f,0x1f,0x84,0x00,0x00,0x00,0x00,0x00};
62a02d25
L
1367/* 32-bit and 64-bit NOPs patterns. */
1368static const unsigned char *const alt_patt[] = {
1369 f32_1, f32_2, alt_3, alt_4, alt_5, alt_6, alt_7, alt_8,
3ae729d5 1370 alt_9, alt_10, alt_11
62a02d25
L
1371};
1372
1373/* Genenerate COUNT bytes of NOPs to WHERE from PATT with the maximum
1374 size of a single NOP instruction MAX_SINGLE_NOP_SIZE. */
1375
1376static void
1377i386_output_nops (char *where, const unsigned char *const *patt,
1378 int count, int max_single_nop_size)
1379
1380{
3ae729d5
L
1381 /* Place the longer NOP first. */
1382 int last;
1383 int offset;
3076e594
NC
1384 const unsigned char *nops;
1385
1386 if (max_single_nop_size < 1)
1387 {
1388 as_fatal (_("i386_output_nops called to generate nops of at most %d bytes!"),
1389 max_single_nop_size);
1390 return;
1391 }
1392
1393 nops = patt[max_single_nop_size - 1];
3ae729d5
L
1394
1395 /* Use the smaller one if the requsted one isn't available. */
1396 if (nops == NULL)
62a02d25 1397 {
3ae729d5
L
1398 max_single_nop_size--;
1399 nops = patt[max_single_nop_size - 1];
62a02d25
L
1400 }
1401
3ae729d5
L
1402 last = count % max_single_nop_size;
1403
1404 count -= last;
1405 for (offset = 0; offset < count; offset += max_single_nop_size)
1406 memcpy (where + offset, nops, max_single_nop_size);
1407
1408 if (last)
1409 {
1410 nops = patt[last - 1];
1411 if (nops == NULL)
1412 {
1413 /* Use the smaller one plus one-byte NOP if the needed one
1414 isn't available. */
1415 last--;
1416 nops = patt[last - 1];
1417 memcpy (where + offset, nops, last);
1418 where[offset + last] = *patt[0];
1419 }
1420 else
1421 memcpy (where + offset, nops, last);
1422 }
62a02d25
L
1423}
1424
3ae729d5
L
1425static INLINE int
1426fits_in_imm7 (offsetT num)
1427{
1428 return (num & 0x7f) == num;
1429}
1430
1431static INLINE int
1432fits_in_imm31 (offsetT num)
1433{
1434 return (num & 0x7fffffff) == num;
1435}
62a02d25
L
1436
1437/* Genenerate COUNT bytes of NOPs to WHERE with the maximum size of a
1438 single NOP instruction LIMIT. */
1439
1440void
3ae729d5 1441i386_generate_nops (fragS *fragP, char *where, offsetT count, int limit)
62a02d25 1442{
3ae729d5 1443 const unsigned char *const *patt = NULL;
62a02d25 1444 int max_single_nop_size;
3ae729d5
L
1445 /* Maximum number of NOPs before switching to jump over NOPs. */
1446 int max_number_of_nops;
62a02d25 1447
3ae729d5 1448 switch (fragP->fr_type)
62a02d25 1449 {
3ae729d5
L
1450 case rs_fill_nop:
1451 case rs_align_code:
1452 break;
e379e5f3
L
1453 case rs_machine_dependent:
1454 /* Allow NOP padding for jumps and calls. */
1455 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
1456 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
1457 break;
1458 /* Fall through. */
3ae729d5 1459 default:
62a02d25
L
1460 return;
1461 }
1462
ccc9c027
L
1463 /* We need to decide which NOP sequence to use for 32bit and
1464 64bit. When -mtune= is used:
4eed87de 1465
76bc74dc
L
1466 1. For PROCESSOR_I386, PROCESSOR_I486, PROCESSOR_PENTIUM and
1467 PROCESSOR_GENERIC32, f32_patt will be used.
80b8656c
L
1468 2. For the rest, alt_patt will be used.
1469
1470 When -mtune= isn't used, alt_patt will be used if
22109423 1471 cpu_arch_isa_flags has CpuNop. Otherwise, f32_patt will
76bc74dc 1472 be used.
ccc9c027
L
1473
1474 When -march= or .arch is used, we can't use anything beyond
1475 cpu_arch_isa_flags. */
1476
1477 if (flag_code == CODE_16BIT)
1478 {
3ae729d5
L
1479 patt = f16_patt;
1480 max_single_nop_size = sizeof (f16_patt) / sizeof (f16_patt[0]);
1481 /* Limit number of NOPs to 2 in 16-bit mode. */
1482 max_number_of_nops = 2;
252b5132 1483 }
33fef721 1484 else
ccc9c027 1485 {
fbf3f584 1486 if (fragP->tc_frag_data.isa == PROCESSOR_UNKNOWN)
ccc9c027
L
1487 {
1488 /* PROCESSOR_UNKNOWN means that all ISAs may be used. */
1489 switch (cpu_arch_tune)
1490 {
1491 case PROCESSOR_UNKNOWN:
1492 /* We use cpu_arch_isa_flags to check if we SHOULD
22109423
L
1493 optimize with nops. */
1494 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1495 patt = alt_patt;
ccc9c027
L
1496 else
1497 patt = f32_patt;
1498 break;
ccc9c027
L
1499 case PROCESSOR_PENTIUM4:
1500 case PROCESSOR_NOCONA:
ef05d495 1501 case PROCESSOR_CORE:
76bc74dc 1502 case PROCESSOR_CORE2:
bd5295b2 1503 case PROCESSOR_COREI7:
3632d14b 1504 case PROCESSOR_L1OM:
7a9068fe 1505 case PROCESSOR_K1OM:
76bc74dc 1506 case PROCESSOR_GENERIC64:
ccc9c027
L
1507 case PROCESSOR_K6:
1508 case PROCESSOR_ATHLON:
1509 case PROCESSOR_K8:
4eed87de 1510 case PROCESSOR_AMDFAM10:
8aedb9fe 1511 case PROCESSOR_BD:
029f3522 1512 case PROCESSOR_ZNVER:
7b458c12 1513 case PROCESSOR_BT:
80b8656c 1514 patt = alt_patt;
ccc9c027 1515 break;
76bc74dc 1516 case PROCESSOR_I386:
ccc9c027
L
1517 case PROCESSOR_I486:
1518 case PROCESSOR_PENTIUM:
2dde1948 1519 case PROCESSOR_PENTIUMPRO:
81486035 1520 case PROCESSOR_IAMCU:
ccc9c027
L
1521 case PROCESSOR_GENERIC32:
1522 patt = f32_patt;
1523 break;
4eed87de 1524 }
ccc9c027
L
1525 }
1526 else
1527 {
fbf3f584 1528 switch (fragP->tc_frag_data.tune)
ccc9c027
L
1529 {
1530 case PROCESSOR_UNKNOWN:
e6a14101 1531 /* When cpu_arch_isa is set, cpu_arch_tune shouldn't be
ccc9c027
L
1532 PROCESSOR_UNKNOWN. */
1533 abort ();
1534 break;
1535
76bc74dc 1536 case PROCESSOR_I386:
ccc9c027
L
1537 case PROCESSOR_I486:
1538 case PROCESSOR_PENTIUM:
81486035 1539 case PROCESSOR_IAMCU:
ccc9c027
L
1540 case PROCESSOR_K6:
1541 case PROCESSOR_ATHLON:
1542 case PROCESSOR_K8:
4eed87de 1543 case PROCESSOR_AMDFAM10:
8aedb9fe 1544 case PROCESSOR_BD:
029f3522 1545 case PROCESSOR_ZNVER:
7b458c12 1546 case PROCESSOR_BT:
ccc9c027
L
1547 case PROCESSOR_GENERIC32:
1548 /* We use cpu_arch_isa_flags to check if we CAN optimize
22109423
L
1549 with nops. */
1550 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1551 patt = alt_patt;
ccc9c027
L
1552 else
1553 patt = f32_patt;
1554 break;
76bc74dc
L
1555 case PROCESSOR_PENTIUMPRO:
1556 case PROCESSOR_PENTIUM4:
1557 case PROCESSOR_NOCONA:
1558 case PROCESSOR_CORE:
ef05d495 1559 case PROCESSOR_CORE2:
bd5295b2 1560 case PROCESSOR_COREI7:
3632d14b 1561 case PROCESSOR_L1OM:
7a9068fe 1562 case PROCESSOR_K1OM:
22109423 1563 if (fragP->tc_frag_data.isa_flags.bitfield.cpunop)
80b8656c 1564 patt = alt_patt;
ccc9c027
L
1565 else
1566 patt = f32_patt;
1567 break;
1568 case PROCESSOR_GENERIC64:
80b8656c 1569 patt = alt_patt;
ccc9c027 1570 break;
4eed87de 1571 }
ccc9c027
L
1572 }
1573
76bc74dc
L
1574 if (patt == f32_patt)
1575 {
3ae729d5
L
1576 max_single_nop_size = sizeof (f32_patt) / sizeof (f32_patt[0]);
1577 /* Limit number of NOPs to 2 for older processors. */
1578 max_number_of_nops = 2;
76bc74dc
L
1579 }
1580 else
1581 {
3ae729d5
L
1582 max_single_nop_size = sizeof (alt_patt) / sizeof (alt_patt[0]);
1583 /* Limit number of NOPs to 7 for newer processors. */
1584 max_number_of_nops = 7;
1585 }
1586 }
1587
1588 if (limit == 0)
1589 limit = max_single_nop_size;
1590
1591 if (fragP->fr_type == rs_fill_nop)
1592 {
1593 /* Output NOPs for .nop directive. */
1594 if (limit > max_single_nop_size)
1595 {
1596 as_bad_where (fragP->fr_file, fragP->fr_line,
1597 _("invalid single nop size: %d "
1598 "(expect within [0, %d])"),
1599 limit, max_single_nop_size);
1600 return;
1601 }
1602 }
e379e5f3 1603 else if (fragP->fr_type != rs_machine_dependent)
3ae729d5
L
1604 fragP->fr_var = count;
1605
1606 if ((count / max_single_nop_size) > max_number_of_nops)
1607 {
1608 /* Generate jump over NOPs. */
1609 offsetT disp = count - 2;
1610 if (fits_in_imm7 (disp))
1611 {
1612 /* Use "jmp disp8" if possible. */
1613 count = disp;
1614 where[0] = jump_disp8[0];
1615 where[1] = count;
1616 where += 2;
1617 }
1618 else
1619 {
1620 unsigned int size_of_jump;
1621
1622 if (flag_code == CODE_16BIT)
1623 {
1624 where[0] = jump16_disp32[0];
1625 where[1] = jump16_disp32[1];
1626 size_of_jump = 2;
1627 }
1628 else
1629 {
1630 where[0] = jump32_disp32[0];
1631 size_of_jump = 1;
1632 }
1633
1634 count -= size_of_jump + 4;
1635 if (!fits_in_imm31 (count))
1636 {
1637 as_bad_where (fragP->fr_file, fragP->fr_line,
1638 _("jump over nop padding out of range"));
1639 return;
1640 }
1641
1642 md_number_to_chars (where + size_of_jump, count, 4);
1643 where += size_of_jump + 4;
76bc74dc 1644 }
ccc9c027 1645 }
3ae729d5
L
1646
1647 /* Generate multiple NOPs. */
1648 i386_output_nops (where, patt, count, limit);
252b5132
RH
1649}
1650
c6fb90c8 1651static INLINE int
0dfbf9d7 1652operand_type_all_zero (const union i386_operand_type *x)
40fb9820 1653{
0dfbf9d7 1654 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1655 {
1656 case 3:
0dfbf9d7 1657 if (x->array[2])
c6fb90c8 1658 return 0;
1a0670f3 1659 /* Fall through. */
c6fb90c8 1660 case 2:
0dfbf9d7 1661 if (x->array[1])
c6fb90c8 1662 return 0;
1a0670f3 1663 /* Fall through. */
c6fb90c8 1664 case 1:
0dfbf9d7 1665 return !x->array[0];
c6fb90c8
L
1666 default:
1667 abort ();
1668 }
40fb9820
L
1669}
1670
c6fb90c8 1671static INLINE void
0dfbf9d7 1672operand_type_set (union i386_operand_type *x, unsigned int v)
40fb9820 1673{
0dfbf9d7 1674 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1675 {
1676 case 3:
0dfbf9d7 1677 x->array[2] = v;
1a0670f3 1678 /* Fall through. */
c6fb90c8 1679 case 2:
0dfbf9d7 1680 x->array[1] = v;
1a0670f3 1681 /* Fall through. */
c6fb90c8 1682 case 1:
0dfbf9d7 1683 x->array[0] = v;
1a0670f3 1684 /* Fall through. */
c6fb90c8
L
1685 break;
1686 default:
1687 abort ();
1688 }
bab6aec1
JB
1689
1690 x->bitfield.class = ClassNone;
75e5731b 1691 x->bitfield.instance = InstanceNone;
c6fb90c8 1692}
40fb9820 1693
c6fb90c8 1694static INLINE int
0dfbf9d7
L
1695operand_type_equal (const union i386_operand_type *x,
1696 const union i386_operand_type *y)
c6fb90c8 1697{
0dfbf9d7 1698 switch (ARRAY_SIZE(x->array))
c6fb90c8
L
1699 {
1700 case 3:
0dfbf9d7 1701 if (x->array[2] != y->array[2])
c6fb90c8 1702 return 0;
1a0670f3 1703 /* Fall through. */
c6fb90c8 1704 case 2:
0dfbf9d7 1705 if (x->array[1] != y->array[1])
c6fb90c8 1706 return 0;
1a0670f3 1707 /* Fall through. */
c6fb90c8 1708 case 1:
0dfbf9d7 1709 return x->array[0] == y->array[0];
c6fb90c8
L
1710 break;
1711 default:
1712 abort ();
1713 }
1714}
40fb9820 1715
0dfbf9d7
L
1716static INLINE int
1717cpu_flags_all_zero (const union i386_cpu_flags *x)
1718{
1719 switch (ARRAY_SIZE(x->array))
1720 {
53467f57
IT
1721 case 4:
1722 if (x->array[3])
1723 return 0;
1724 /* Fall through. */
0dfbf9d7
L
1725 case 3:
1726 if (x->array[2])
1727 return 0;
1a0670f3 1728 /* Fall through. */
0dfbf9d7
L
1729 case 2:
1730 if (x->array[1])
1731 return 0;
1a0670f3 1732 /* Fall through. */
0dfbf9d7
L
1733 case 1:
1734 return !x->array[0];
1735 default:
1736 abort ();
1737 }
1738}
1739
0dfbf9d7
L
1740static INLINE int
1741cpu_flags_equal (const union i386_cpu_flags *x,
1742 const union i386_cpu_flags *y)
1743{
1744 switch (ARRAY_SIZE(x->array))
1745 {
53467f57
IT
1746 case 4:
1747 if (x->array[3] != y->array[3])
1748 return 0;
1749 /* Fall through. */
0dfbf9d7
L
1750 case 3:
1751 if (x->array[2] != y->array[2])
1752 return 0;
1a0670f3 1753 /* Fall through. */
0dfbf9d7
L
1754 case 2:
1755 if (x->array[1] != y->array[1])
1756 return 0;
1a0670f3 1757 /* Fall through. */
0dfbf9d7
L
1758 case 1:
1759 return x->array[0] == y->array[0];
1760 break;
1761 default:
1762 abort ();
1763 }
1764}
c6fb90c8
L
1765
1766static INLINE int
1767cpu_flags_check_cpu64 (i386_cpu_flags f)
1768{
1769 return !((flag_code == CODE_64BIT && f.bitfield.cpuno64)
1770 || (flag_code != CODE_64BIT && f.bitfield.cpu64));
40fb9820
L
1771}
1772
c6fb90c8
L
1773static INLINE i386_cpu_flags
1774cpu_flags_and (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1775{
c6fb90c8
L
1776 switch (ARRAY_SIZE (x.array))
1777 {
53467f57
IT
1778 case 4:
1779 x.array [3] &= y.array [3];
1780 /* Fall through. */
c6fb90c8
L
1781 case 3:
1782 x.array [2] &= y.array [2];
1a0670f3 1783 /* Fall through. */
c6fb90c8
L
1784 case 2:
1785 x.array [1] &= y.array [1];
1a0670f3 1786 /* Fall through. */
c6fb90c8
L
1787 case 1:
1788 x.array [0] &= y.array [0];
1789 break;
1790 default:
1791 abort ();
1792 }
1793 return x;
1794}
40fb9820 1795
c6fb90c8
L
1796static INLINE i386_cpu_flags
1797cpu_flags_or (i386_cpu_flags x, i386_cpu_flags y)
40fb9820 1798{
c6fb90c8 1799 switch (ARRAY_SIZE (x.array))
40fb9820 1800 {
53467f57
IT
1801 case 4:
1802 x.array [3] |= y.array [3];
1803 /* Fall through. */
c6fb90c8
L
1804 case 3:
1805 x.array [2] |= y.array [2];
1a0670f3 1806 /* Fall through. */
c6fb90c8
L
1807 case 2:
1808 x.array [1] |= y.array [1];
1a0670f3 1809 /* Fall through. */
c6fb90c8
L
1810 case 1:
1811 x.array [0] |= y.array [0];
40fb9820
L
1812 break;
1813 default:
1814 abort ();
1815 }
40fb9820
L
1816 return x;
1817}
1818
309d3373
JB
1819static INLINE i386_cpu_flags
1820cpu_flags_and_not (i386_cpu_flags x, i386_cpu_flags y)
1821{
1822 switch (ARRAY_SIZE (x.array))
1823 {
53467f57
IT
1824 case 4:
1825 x.array [3] &= ~y.array [3];
1826 /* Fall through. */
309d3373
JB
1827 case 3:
1828 x.array [2] &= ~y.array [2];
1a0670f3 1829 /* Fall through. */
309d3373
JB
1830 case 2:
1831 x.array [1] &= ~y.array [1];
1a0670f3 1832 /* Fall through. */
309d3373
JB
1833 case 1:
1834 x.array [0] &= ~y.array [0];
1835 break;
1836 default:
1837 abort ();
1838 }
1839 return x;
1840}
1841
c0f3af97
L
1842#define CPU_FLAGS_ARCH_MATCH 0x1
1843#define CPU_FLAGS_64BIT_MATCH 0x2
1844
c0f3af97 1845#define CPU_FLAGS_PERFECT_MATCH \
db12e14e 1846 (CPU_FLAGS_ARCH_MATCH | CPU_FLAGS_64BIT_MATCH)
c0f3af97
L
1847
1848/* Return CPU flags match bits. */
3629bb00 1849
40fb9820 1850static int
d3ce72d0 1851cpu_flags_match (const insn_template *t)
40fb9820 1852{
c0f3af97
L
1853 i386_cpu_flags x = t->cpu_flags;
1854 int match = cpu_flags_check_cpu64 (x) ? CPU_FLAGS_64BIT_MATCH : 0;
40fb9820
L
1855
1856 x.bitfield.cpu64 = 0;
1857 x.bitfield.cpuno64 = 0;
1858
0dfbf9d7 1859 if (cpu_flags_all_zero (&x))
c0f3af97
L
1860 {
1861 /* This instruction is available on all archs. */
db12e14e 1862 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1863 }
3629bb00
L
1864 else
1865 {
c0f3af97 1866 /* This instruction is available only on some archs. */
3629bb00
L
1867 i386_cpu_flags cpu = cpu_arch_flags;
1868
ab592e75
JB
1869 /* AVX512VL is no standalone feature - match it and then strip it. */
1870 if (x.bitfield.cpuavx512vl && !cpu.bitfield.cpuavx512vl)
1871 return match;
1872 x.bitfield.cpuavx512vl = 0;
1873
3629bb00 1874 cpu = cpu_flags_and (x, cpu);
c0f3af97
L
1875 if (!cpu_flags_all_zero (&cpu))
1876 {
a5ff0eb2
L
1877 if (x.bitfield.cpuavx)
1878 {
929f69fa 1879 /* We need to check a few extra flags with AVX. */
b9d49817
JB
1880 if (cpu.bitfield.cpuavx
1881 && (!t->opcode_modifier.sse2avx || sse2avx)
1882 && (!x.bitfield.cpuaes || cpu.bitfield.cpuaes)
929f69fa 1883 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
b9d49817
JB
1884 && (!x.bitfield.cpupclmul || cpu.bitfield.cpupclmul))
1885 match |= CPU_FLAGS_ARCH_MATCH;
a5ff0eb2 1886 }
929f69fa
JB
1887 else if (x.bitfield.cpuavx512f)
1888 {
1889 /* We need to check a few extra flags with AVX512F. */
1890 if (cpu.bitfield.cpuavx512f
1891 && (!x.bitfield.cpugfni || cpu.bitfield.cpugfni)
1892 && (!x.bitfield.cpuvaes || cpu.bitfield.cpuvaes)
1893 && (!x.bitfield.cpuvpclmulqdq || cpu.bitfield.cpuvpclmulqdq))
1894 match |= CPU_FLAGS_ARCH_MATCH;
1895 }
a5ff0eb2 1896 else
db12e14e 1897 match |= CPU_FLAGS_ARCH_MATCH;
c0f3af97 1898 }
3629bb00 1899 }
c0f3af97 1900 return match;
40fb9820
L
1901}
1902
c6fb90c8
L
1903static INLINE i386_operand_type
1904operand_type_and (i386_operand_type x, i386_operand_type y)
40fb9820 1905{
bab6aec1
JB
1906 if (x.bitfield.class != y.bitfield.class)
1907 x.bitfield.class = ClassNone;
75e5731b
JB
1908 if (x.bitfield.instance != y.bitfield.instance)
1909 x.bitfield.instance = InstanceNone;
bab6aec1 1910
c6fb90c8
L
1911 switch (ARRAY_SIZE (x.array))
1912 {
1913 case 3:
1914 x.array [2] &= y.array [2];
1a0670f3 1915 /* Fall through. */
c6fb90c8
L
1916 case 2:
1917 x.array [1] &= y.array [1];
1a0670f3 1918 /* Fall through. */
c6fb90c8
L
1919 case 1:
1920 x.array [0] &= y.array [0];
1921 break;
1922 default:
1923 abort ();
1924 }
1925 return x;
40fb9820
L
1926}
1927
73053c1f
JB
1928static INLINE i386_operand_type
1929operand_type_and_not (i386_operand_type x, i386_operand_type y)
1930{
bab6aec1 1931 gas_assert (y.bitfield.class == ClassNone);
75e5731b 1932 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 1933
73053c1f
JB
1934 switch (ARRAY_SIZE (x.array))
1935 {
1936 case 3:
1937 x.array [2] &= ~y.array [2];
1938 /* Fall through. */
1939 case 2:
1940 x.array [1] &= ~y.array [1];
1941 /* Fall through. */
1942 case 1:
1943 x.array [0] &= ~y.array [0];
1944 break;
1945 default:
1946 abort ();
1947 }
1948 return x;
1949}
1950
c6fb90c8
L
1951static INLINE i386_operand_type
1952operand_type_or (i386_operand_type x, i386_operand_type y)
40fb9820 1953{
bab6aec1
JB
1954 gas_assert (x.bitfield.class == ClassNone ||
1955 y.bitfield.class == ClassNone ||
1956 x.bitfield.class == y.bitfield.class);
75e5731b
JB
1957 gas_assert (x.bitfield.instance == InstanceNone ||
1958 y.bitfield.instance == InstanceNone ||
1959 x.bitfield.instance == y.bitfield.instance);
bab6aec1 1960
c6fb90c8 1961 switch (ARRAY_SIZE (x.array))
40fb9820 1962 {
c6fb90c8
L
1963 case 3:
1964 x.array [2] |= y.array [2];
1a0670f3 1965 /* Fall through. */
c6fb90c8
L
1966 case 2:
1967 x.array [1] |= y.array [1];
1a0670f3 1968 /* Fall through. */
c6fb90c8
L
1969 case 1:
1970 x.array [0] |= y.array [0];
40fb9820
L
1971 break;
1972 default:
1973 abort ();
1974 }
c6fb90c8
L
1975 return x;
1976}
40fb9820 1977
c6fb90c8
L
1978static INLINE i386_operand_type
1979operand_type_xor (i386_operand_type x, i386_operand_type y)
1980{
bab6aec1 1981 gas_assert (y.bitfield.class == ClassNone);
75e5731b 1982 gas_assert (y.bitfield.instance == InstanceNone);
bab6aec1 1983
c6fb90c8
L
1984 switch (ARRAY_SIZE (x.array))
1985 {
1986 case 3:
1987 x.array [2] ^= y.array [2];
1a0670f3 1988 /* Fall through. */
c6fb90c8
L
1989 case 2:
1990 x.array [1] ^= y.array [1];
1a0670f3 1991 /* Fall through. */
c6fb90c8
L
1992 case 1:
1993 x.array [0] ^= y.array [0];
1994 break;
1995 default:
1996 abort ();
1997 }
40fb9820
L
1998 return x;
1999}
2000
40fb9820
L
2001static const i386_operand_type disp16 = OPERAND_TYPE_DISP16;
2002static const i386_operand_type disp32 = OPERAND_TYPE_DISP32;
2003static const i386_operand_type disp32s = OPERAND_TYPE_DISP32S;
2004static const i386_operand_type disp16_32 = OPERAND_TYPE_DISP16_32;
bab6aec1
JB
2005static const i386_operand_type anydisp = OPERAND_TYPE_ANYDISP;
2006static const i386_operand_type anyimm = OPERAND_TYPE_ANYIMM;
40fb9820 2007static const i386_operand_type regxmm = OPERAND_TYPE_REGXMM;
43234a1e 2008static const i386_operand_type regmask = OPERAND_TYPE_REGMASK;
40fb9820
L
2009static const i386_operand_type imm8 = OPERAND_TYPE_IMM8;
2010static const i386_operand_type imm8s = OPERAND_TYPE_IMM8S;
2011static const i386_operand_type imm16 = OPERAND_TYPE_IMM16;
2012static const i386_operand_type imm32 = OPERAND_TYPE_IMM32;
2013static const i386_operand_type imm32s = OPERAND_TYPE_IMM32S;
2014static const i386_operand_type imm64 = OPERAND_TYPE_IMM64;
2015static const i386_operand_type imm16_32 = OPERAND_TYPE_IMM16_32;
2016static const i386_operand_type imm16_32s = OPERAND_TYPE_IMM16_32S;
2017static const i386_operand_type imm16_32_32s = OPERAND_TYPE_IMM16_32_32S;
2018
2019enum operand_type
2020{
2021 reg,
40fb9820
L
2022 imm,
2023 disp,
2024 anymem
2025};
2026
c6fb90c8 2027static INLINE int
40fb9820
L
2028operand_type_check (i386_operand_type t, enum operand_type c)
2029{
2030 switch (c)
2031 {
2032 case reg:
bab6aec1 2033 return t.bitfield.class == Reg;
40fb9820 2034
40fb9820
L
2035 case imm:
2036 return (t.bitfield.imm8
2037 || t.bitfield.imm8s
2038 || t.bitfield.imm16
2039 || t.bitfield.imm32
2040 || t.bitfield.imm32s
2041 || t.bitfield.imm64);
2042
2043 case disp:
2044 return (t.bitfield.disp8
2045 || t.bitfield.disp16
2046 || t.bitfield.disp32
2047 || t.bitfield.disp32s
2048 || t.bitfield.disp64);
2049
2050 case anymem:
2051 return (t.bitfield.disp8
2052 || t.bitfield.disp16
2053 || t.bitfield.disp32
2054 || t.bitfield.disp32s
2055 || t.bitfield.disp64
2056 || t.bitfield.baseindex);
2057
2058 default:
2059 abort ();
2060 }
2cfe26b6
AM
2061
2062 return 0;
40fb9820
L
2063}
2064
7a54636a
L
2065/* Return 1 if there is no conflict in 8bit/16bit/32bit/64bit/80bit size
2066 between operand GIVEN and opeand WANTED for instruction template T. */
5c07affc
L
2067
2068static INLINE int
7a54636a
L
2069match_operand_size (const insn_template *t, unsigned int wanted,
2070 unsigned int given)
5c07affc 2071{
3ac21baa
JB
2072 return !((i.types[given].bitfield.byte
2073 && !t->operand_types[wanted].bitfield.byte)
2074 || (i.types[given].bitfield.word
2075 && !t->operand_types[wanted].bitfield.word)
2076 || (i.types[given].bitfield.dword
2077 && !t->operand_types[wanted].bitfield.dword)
2078 || (i.types[given].bitfield.qword
2079 && !t->operand_types[wanted].bitfield.qword)
2080 || (i.types[given].bitfield.tbyte
2081 && !t->operand_types[wanted].bitfield.tbyte));
5c07affc
L
2082}
2083
dd40ce22
L
2084/* Return 1 if there is no conflict in SIMD register between operand
2085 GIVEN and opeand WANTED for instruction template T. */
1b54b8d7
JB
2086
2087static INLINE int
dd40ce22
L
2088match_simd_size (const insn_template *t, unsigned int wanted,
2089 unsigned int given)
1b54b8d7 2090{
3ac21baa
JB
2091 return !((i.types[given].bitfield.xmmword
2092 && !t->operand_types[wanted].bitfield.xmmword)
2093 || (i.types[given].bitfield.ymmword
2094 && !t->operand_types[wanted].bitfield.ymmword)
2095 || (i.types[given].bitfield.zmmword
2096 && !t->operand_types[wanted].bitfield.zmmword));
1b54b8d7
JB
2097}
2098
7a54636a
L
2099/* Return 1 if there is no conflict in any size between operand GIVEN
2100 and opeand WANTED for instruction template T. */
5c07affc
L
2101
2102static INLINE int
dd40ce22
L
2103match_mem_size (const insn_template *t, unsigned int wanted,
2104 unsigned int given)
5c07affc 2105{
7a54636a 2106 return (match_operand_size (t, wanted, given)
3ac21baa 2107 && !((i.types[given].bitfield.unspecified
af508cb9 2108 && !i.broadcast
3ac21baa
JB
2109 && !t->operand_types[wanted].bitfield.unspecified)
2110 || (i.types[given].bitfield.fword
2111 && !t->operand_types[wanted].bitfield.fword)
1b54b8d7
JB
2112 /* For scalar opcode templates to allow register and memory
2113 operands at the same time, some special casing is needed
d6793fa1
JB
2114 here. Also for v{,p}broadcast*, {,v}pmov{s,z}*, and
2115 down-conversion vpmov*. */
3528c362 2116 || ((t->operand_types[wanted].bitfield.class == RegSIMD
1b54b8d7 2117 && !t->opcode_modifier.broadcast
3ac21baa
JB
2118 && (t->operand_types[wanted].bitfield.byte
2119 || t->operand_types[wanted].bitfield.word
2120 || t->operand_types[wanted].bitfield.dword
2121 || t->operand_types[wanted].bitfield.qword))
2122 ? (i.types[given].bitfield.xmmword
2123 || i.types[given].bitfield.ymmword
2124 || i.types[given].bitfield.zmmword)
2125 : !match_simd_size(t, wanted, given))));
5c07affc
L
2126}
2127
3ac21baa
JB
2128/* Return value has MATCH_STRAIGHT set if there is no size conflict on any
2129 operands for instruction template T, and it has MATCH_REVERSE set if there
2130 is no size conflict on any operands for the template with operands reversed
2131 (and the template allows for reversing in the first place). */
5c07affc 2132
3ac21baa
JB
2133#define MATCH_STRAIGHT 1
2134#define MATCH_REVERSE 2
2135
2136static INLINE unsigned int
d3ce72d0 2137operand_size_match (const insn_template *t)
5c07affc 2138{
3ac21baa 2139 unsigned int j, match = MATCH_STRAIGHT;
5c07affc 2140
0cfa3eb3 2141 /* Don't check non-absolute jump instructions. */
5c07affc 2142 if (t->opcode_modifier.jump
0cfa3eb3 2143 && t->opcode_modifier.jump != JUMP_ABSOLUTE)
5c07affc
L
2144 return match;
2145
2146 /* Check memory and accumulator operand size. */
2147 for (j = 0; j < i.operands; j++)
2148 {
3528c362
JB
2149 if (i.types[j].bitfield.class != Reg
2150 && i.types[j].bitfield.class != RegSIMD
601e8564 2151 && t->opcode_modifier.anysize)
5c07affc
L
2152 continue;
2153
bab6aec1 2154 if (t->operand_types[j].bitfield.class == Reg
7a54636a 2155 && !match_operand_size (t, j, j))
5c07affc
L
2156 {
2157 match = 0;
2158 break;
2159 }
2160
3528c362 2161 if (t->operand_types[j].bitfield.class == RegSIMD
3ac21baa 2162 && !match_simd_size (t, j, j))
1b54b8d7
JB
2163 {
2164 match = 0;
2165 break;
2166 }
2167
75e5731b 2168 if (t->operand_types[j].bitfield.instance == Accum
7a54636a 2169 && (!match_operand_size (t, j, j) || !match_simd_size (t, j, j)))
1b54b8d7
JB
2170 {
2171 match = 0;
2172 break;
2173 }
2174
c48dadc9 2175 if ((i.flags[j] & Operand_Mem) && !match_mem_size (t, j, j))
5c07affc
L
2176 {
2177 match = 0;
2178 break;
2179 }
2180 }
2181
3ac21baa 2182 if (!t->opcode_modifier.d)
891edac4
L
2183 {
2184mismatch:
3ac21baa
JB
2185 if (!match)
2186 i.error = operand_size_mismatch;
2187 return match;
891edac4 2188 }
5c07affc
L
2189
2190 /* Check reverse. */
f5eb1d70 2191 gas_assert (i.operands >= 2 && i.operands <= 3);
5c07affc 2192
f5eb1d70 2193 for (j = 0; j < i.operands; j++)
5c07affc 2194 {
f5eb1d70
JB
2195 unsigned int given = i.operands - j - 1;
2196
bab6aec1 2197 if (t->operand_types[j].bitfield.class == Reg
f5eb1d70 2198 && !match_operand_size (t, j, given))
891edac4 2199 goto mismatch;
5c07affc 2200
3528c362 2201 if (t->operand_types[j].bitfield.class == RegSIMD
f5eb1d70 2202 && !match_simd_size (t, j, given))
dbbc8b7e
JB
2203 goto mismatch;
2204
75e5731b 2205 if (t->operand_types[j].bitfield.instance == Accum
f5eb1d70
JB
2206 && (!match_operand_size (t, j, given)
2207 || !match_simd_size (t, j, given)))
dbbc8b7e
JB
2208 goto mismatch;
2209
f5eb1d70 2210 if ((i.flags[given] & Operand_Mem) && !match_mem_size (t, j, given))
891edac4 2211 goto mismatch;
5c07affc
L
2212 }
2213
3ac21baa 2214 return match | MATCH_REVERSE;
5c07affc
L
2215}
2216
c6fb90c8 2217static INLINE int
40fb9820
L
2218operand_type_match (i386_operand_type overlap,
2219 i386_operand_type given)
2220{
2221 i386_operand_type temp = overlap;
2222
7d5e4556 2223 temp.bitfield.unspecified = 0;
5c07affc
L
2224 temp.bitfield.byte = 0;
2225 temp.bitfield.word = 0;
2226 temp.bitfield.dword = 0;
2227 temp.bitfield.fword = 0;
2228 temp.bitfield.qword = 0;
2229 temp.bitfield.tbyte = 0;
2230 temp.bitfield.xmmword = 0;
c0f3af97 2231 temp.bitfield.ymmword = 0;
43234a1e 2232 temp.bitfield.zmmword = 0;
0dfbf9d7 2233 if (operand_type_all_zero (&temp))
891edac4 2234 goto mismatch;
40fb9820 2235
6f2f06be 2236 if (given.bitfield.baseindex == overlap.bitfield.baseindex)
891edac4
L
2237 return 1;
2238
2239mismatch:
a65babc9 2240 i.error = operand_type_mismatch;
891edac4 2241 return 0;
40fb9820
L
2242}
2243
7d5e4556 2244/* If given types g0 and g1 are registers they must be of the same type
10c17abd
JB
2245 unless the expected operand type register overlap is null.
2246 Memory operand size of certain SIMD instructions is also being checked
2247 here. */
40fb9820 2248
c6fb90c8 2249static INLINE int
dc821c5f 2250operand_type_register_match (i386_operand_type g0,
40fb9820 2251 i386_operand_type t0,
40fb9820
L
2252 i386_operand_type g1,
2253 i386_operand_type t1)
2254{
bab6aec1 2255 if (g0.bitfield.class != Reg
3528c362 2256 && g0.bitfield.class != RegSIMD
10c17abd
JB
2257 && (!operand_type_check (g0, anymem)
2258 || g0.bitfield.unspecified
3528c362 2259 || t0.bitfield.class != RegSIMD))
40fb9820
L
2260 return 1;
2261
bab6aec1 2262 if (g1.bitfield.class != Reg
3528c362 2263 && g1.bitfield.class != RegSIMD
10c17abd
JB
2264 && (!operand_type_check (g1, anymem)
2265 || g1.bitfield.unspecified
3528c362 2266 || t1.bitfield.class != RegSIMD))
40fb9820
L
2267 return 1;
2268
dc821c5f
JB
2269 if (g0.bitfield.byte == g1.bitfield.byte
2270 && g0.bitfield.word == g1.bitfield.word
2271 && g0.bitfield.dword == g1.bitfield.dword
10c17abd
JB
2272 && g0.bitfield.qword == g1.bitfield.qword
2273 && g0.bitfield.xmmword == g1.bitfield.xmmword
2274 && g0.bitfield.ymmword == g1.bitfield.ymmword
2275 && g0.bitfield.zmmword == g1.bitfield.zmmword)
40fb9820
L
2276 return 1;
2277
dc821c5f
JB
2278 if (!(t0.bitfield.byte & t1.bitfield.byte)
2279 && !(t0.bitfield.word & t1.bitfield.word)
2280 && !(t0.bitfield.dword & t1.bitfield.dword)
10c17abd
JB
2281 && !(t0.bitfield.qword & t1.bitfield.qword)
2282 && !(t0.bitfield.xmmword & t1.bitfield.xmmword)
2283 && !(t0.bitfield.ymmword & t1.bitfield.ymmword)
2284 && !(t0.bitfield.zmmword & t1.bitfield.zmmword))
891edac4
L
2285 return 1;
2286
a65babc9 2287 i.error = register_type_mismatch;
891edac4
L
2288
2289 return 0;
40fb9820
L
2290}
2291
4c692bc7
JB
2292static INLINE unsigned int
2293register_number (const reg_entry *r)
2294{
2295 unsigned int nr = r->reg_num;
2296
2297 if (r->reg_flags & RegRex)
2298 nr += 8;
2299
200cbe0f
L
2300 if (r->reg_flags & RegVRex)
2301 nr += 16;
2302
4c692bc7
JB
2303 return nr;
2304}
2305
252b5132 2306static INLINE unsigned int
40fb9820 2307mode_from_disp_size (i386_operand_type t)
252b5132 2308{
b5014f7a 2309 if (t.bitfield.disp8)
40fb9820
L
2310 return 1;
2311 else if (t.bitfield.disp16
2312 || t.bitfield.disp32
2313 || t.bitfield.disp32s)
2314 return 2;
2315 else
2316 return 0;
252b5132
RH
2317}
2318
2319static INLINE int
65879393 2320fits_in_signed_byte (addressT num)
252b5132 2321{
65879393 2322 return num + 0x80 <= 0xff;
47926f60 2323}
252b5132
RH
2324
2325static INLINE int
65879393 2326fits_in_unsigned_byte (addressT num)
252b5132 2327{
65879393 2328 return num <= 0xff;
47926f60 2329}
252b5132
RH
2330
2331static INLINE int
65879393 2332fits_in_unsigned_word (addressT num)
252b5132 2333{
65879393 2334 return num <= 0xffff;
47926f60 2335}
252b5132
RH
2336
2337static INLINE int
65879393 2338fits_in_signed_word (addressT num)
252b5132 2339{
65879393 2340 return num + 0x8000 <= 0xffff;
47926f60 2341}
2a962e6d 2342
3e73aa7c 2343static INLINE int
65879393 2344fits_in_signed_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2345{
2346#ifndef BFD64
2347 return 1;
2348#else
65879393 2349 return num + 0x80000000 <= 0xffffffff;
3e73aa7c
JH
2350#endif
2351} /* fits_in_signed_long() */
2a962e6d 2352
3e73aa7c 2353static INLINE int
65879393 2354fits_in_unsigned_long (addressT num ATTRIBUTE_UNUSED)
3e73aa7c
JH
2355{
2356#ifndef BFD64
2357 return 1;
2358#else
65879393 2359 return num <= 0xffffffff;
3e73aa7c
JH
2360#endif
2361} /* fits_in_unsigned_long() */
252b5132 2362
43234a1e 2363static INLINE int
b5014f7a 2364fits_in_disp8 (offsetT num)
43234a1e
L
2365{
2366 int shift = i.memshift;
2367 unsigned int mask;
2368
2369 if (shift == -1)
2370 abort ();
2371
2372 mask = (1 << shift) - 1;
2373
2374 /* Return 0 if NUM isn't properly aligned. */
2375 if ((num & mask))
2376 return 0;
2377
2378 /* Check if NUM will fit in 8bit after shift. */
2379 return fits_in_signed_byte (num >> shift);
2380}
2381
a683cc34
SP
2382static INLINE int
2383fits_in_imm4 (offsetT num)
2384{
2385 return (num & 0xf) == num;
2386}
2387
40fb9820 2388static i386_operand_type
e3bb37b5 2389smallest_imm_type (offsetT num)
252b5132 2390{
40fb9820 2391 i386_operand_type t;
7ab9ffdd 2392
0dfbf9d7 2393 operand_type_set (&t, 0);
40fb9820
L
2394 t.bitfield.imm64 = 1;
2395
2396 if (cpu_arch_tune != PROCESSOR_I486 && num == 1)
e413e4e9
AM
2397 {
2398 /* This code is disabled on the 486 because all the Imm1 forms
2399 in the opcode table are slower on the i486. They're the
2400 versions with the implicitly specified single-position
2401 displacement, which has another syntax if you really want to
2402 use that form. */
40fb9820
L
2403 t.bitfield.imm1 = 1;
2404 t.bitfield.imm8 = 1;
2405 t.bitfield.imm8s = 1;
2406 t.bitfield.imm16 = 1;
2407 t.bitfield.imm32 = 1;
2408 t.bitfield.imm32s = 1;
2409 }
2410 else if (fits_in_signed_byte (num))
2411 {
2412 t.bitfield.imm8 = 1;
2413 t.bitfield.imm8s = 1;
2414 t.bitfield.imm16 = 1;
2415 t.bitfield.imm32 = 1;
2416 t.bitfield.imm32s = 1;
2417 }
2418 else if (fits_in_unsigned_byte (num))
2419 {
2420 t.bitfield.imm8 = 1;
2421 t.bitfield.imm16 = 1;
2422 t.bitfield.imm32 = 1;
2423 t.bitfield.imm32s = 1;
2424 }
2425 else if (fits_in_signed_word (num) || fits_in_unsigned_word (num))
2426 {
2427 t.bitfield.imm16 = 1;
2428 t.bitfield.imm32 = 1;
2429 t.bitfield.imm32s = 1;
2430 }
2431 else if (fits_in_signed_long (num))
2432 {
2433 t.bitfield.imm32 = 1;
2434 t.bitfield.imm32s = 1;
2435 }
2436 else if (fits_in_unsigned_long (num))
2437 t.bitfield.imm32 = 1;
2438
2439 return t;
47926f60 2440}
252b5132 2441
847f7ad4 2442static offsetT
e3bb37b5 2443offset_in_range (offsetT val, int size)
847f7ad4 2444{
508866be 2445 addressT mask;
ba2adb93 2446
847f7ad4
AM
2447 switch (size)
2448 {
508866be
L
2449 case 1: mask = ((addressT) 1 << 8) - 1; break;
2450 case 2: mask = ((addressT) 1 << 16) - 1; break;
3b0ec529 2451 case 4: mask = ((addressT) 2 << 31) - 1; break;
3e73aa7c
JH
2452#ifdef BFD64
2453 case 8: mask = ((addressT) 2 << 63) - 1; break;
2454#endif
47926f60 2455 default: abort ();
847f7ad4
AM
2456 }
2457
9de868bf
L
2458#ifdef BFD64
2459 /* If BFD64, sign extend val for 32bit address mode. */
2460 if (flag_code != CODE_64BIT
2461 || i.prefix[ADDR_PREFIX])
3e73aa7c
JH
2462 if ((val & ~(((addressT) 2 << 31) - 1)) == 0)
2463 val = (val ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
fa289fb8 2464#endif
ba2adb93 2465
47926f60 2466 if ((val & ~mask) != 0 && (val & ~mask) != ~mask)
847f7ad4
AM
2467 {
2468 char buf1[40], buf2[40];
2469
2470 sprint_value (buf1, val);
2471 sprint_value (buf2, val & mask);
2472 as_warn (_("%s shortened to %s"), buf1, buf2);
2473 }
2474 return val & mask;
2475}
2476
c32fa91d
L
2477enum PREFIX_GROUP
2478{
2479 PREFIX_EXIST = 0,
2480 PREFIX_LOCK,
2481 PREFIX_REP,
04ef582a 2482 PREFIX_DS,
c32fa91d
L
2483 PREFIX_OTHER
2484};
2485
2486/* Returns
2487 a. PREFIX_EXIST if attempting to add a prefix where one from the
2488 same class already exists.
2489 b. PREFIX_LOCK if lock prefix is added.
2490 c. PREFIX_REP if rep/repne prefix is added.
04ef582a
L
2491 d. PREFIX_DS if ds prefix is added.
2492 e. PREFIX_OTHER if other prefix is added.
c32fa91d
L
2493 */
2494
2495static enum PREFIX_GROUP
e3bb37b5 2496add_prefix (unsigned int prefix)
252b5132 2497{
c32fa91d 2498 enum PREFIX_GROUP ret = PREFIX_OTHER;
b1905489 2499 unsigned int q;
252b5132 2500
29b0f896
AM
2501 if (prefix >= REX_OPCODE && prefix < REX_OPCODE + 16
2502 && flag_code == CODE_64BIT)
b1905489 2503 {
161a04f6 2504 if ((i.prefix[REX_PREFIX] & prefix & REX_W)
44846f29
JB
2505 || (i.prefix[REX_PREFIX] & prefix & REX_R)
2506 || (i.prefix[REX_PREFIX] & prefix & REX_X)
2507 || (i.prefix[REX_PREFIX] & prefix & REX_B))
c32fa91d 2508 ret = PREFIX_EXIST;
b1905489
JB
2509 q = REX_PREFIX;
2510 }
3e73aa7c 2511 else
b1905489
JB
2512 {
2513 switch (prefix)
2514 {
2515 default:
2516 abort ();
2517
b1905489 2518 case DS_PREFIX_OPCODE:
04ef582a
L
2519 ret = PREFIX_DS;
2520 /* Fall through. */
2521 case CS_PREFIX_OPCODE:
b1905489
JB
2522 case ES_PREFIX_OPCODE:
2523 case FS_PREFIX_OPCODE:
2524 case GS_PREFIX_OPCODE:
2525 case SS_PREFIX_OPCODE:
2526 q = SEG_PREFIX;
2527 break;
2528
2529 case REPNE_PREFIX_OPCODE:
2530 case REPE_PREFIX_OPCODE:
c32fa91d
L
2531 q = REP_PREFIX;
2532 ret = PREFIX_REP;
2533 break;
2534
b1905489 2535 case LOCK_PREFIX_OPCODE:
c32fa91d
L
2536 q = LOCK_PREFIX;
2537 ret = PREFIX_LOCK;
b1905489
JB
2538 break;
2539
2540 case FWAIT_OPCODE:
2541 q = WAIT_PREFIX;
2542 break;
2543
2544 case ADDR_PREFIX_OPCODE:
2545 q = ADDR_PREFIX;
2546 break;
2547
2548 case DATA_PREFIX_OPCODE:
2549 q = DATA_PREFIX;
2550 break;
2551 }
2552 if (i.prefix[q] != 0)
c32fa91d 2553 ret = PREFIX_EXIST;
b1905489 2554 }
252b5132 2555
b1905489 2556 if (ret)
252b5132 2557 {
b1905489
JB
2558 if (!i.prefix[q])
2559 ++i.prefixes;
2560 i.prefix[q] |= prefix;
252b5132 2561 }
b1905489
JB
2562 else
2563 as_bad (_("same type of prefix used twice"));
252b5132 2564
252b5132
RH
2565 return ret;
2566}
2567
2568static void
78f12dd3 2569update_code_flag (int value, int check)
eecb386c 2570{
78f12dd3
L
2571 PRINTF_LIKE ((*as_error));
2572
1e9cc1c2 2573 flag_code = (enum flag_code) value;
40fb9820
L
2574 if (flag_code == CODE_64BIT)
2575 {
2576 cpu_arch_flags.bitfield.cpu64 = 1;
2577 cpu_arch_flags.bitfield.cpuno64 = 0;
40fb9820
L
2578 }
2579 else
2580 {
2581 cpu_arch_flags.bitfield.cpu64 = 0;
2582 cpu_arch_flags.bitfield.cpuno64 = 1;
40fb9820
L
2583 }
2584 if (value == CODE_64BIT && !cpu_arch_flags.bitfield.cpulm )
3e73aa7c 2585 {
78f12dd3
L
2586 if (check)
2587 as_error = as_fatal;
2588 else
2589 as_error = as_bad;
2590 (*as_error) (_("64bit mode not supported on `%s'."),
2591 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2592 }
40fb9820 2593 if (value == CODE_32BIT && !cpu_arch_flags.bitfield.cpui386)
3e73aa7c 2594 {
78f12dd3
L
2595 if (check)
2596 as_error = as_fatal;
2597 else
2598 as_error = as_bad;
2599 (*as_error) (_("32bit mode not supported on `%s'."),
2600 cpu_arch_name ? cpu_arch_name : default_arch);
3e73aa7c 2601 }
eecb386c
AM
2602 stackop_size = '\0';
2603}
2604
78f12dd3
L
2605static void
2606set_code_flag (int value)
2607{
2608 update_code_flag (value, 0);
2609}
2610
eecb386c 2611static void
e3bb37b5 2612set_16bit_gcc_code_flag (int new_code_flag)
252b5132 2613{
1e9cc1c2 2614 flag_code = (enum flag_code) new_code_flag;
40fb9820
L
2615 if (flag_code != CODE_16BIT)
2616 abort ();
2617 cpu_arch_flags.bitfield.cpu64 = 0;
2618 cpu_arch_flags.bitfield.cpuno64 = 1;
9306ca4a 2619 stackop_size = LONG_MNEM_SUFFIX;
252b5132
RH
2620}
2621
2622static void
e3bb37b5 2623set_intel_syntax (int syntax_flag)
252b5132
RH
2624{
2625 /* Find out if register prefixing is specified. */
2626 int ask_naked_reg = 0;
2627
2628 SKIP_WHITESPACE ();
29b0f896 2629 if (!is_end_of_line[(unsigned char) *input_line_pointer])
252b5132 2630 {
d02603dc
NC
2631 char *string;
2632 int e = get_symbol_name (&string);
252b5132 2633
47926f60 2634 if (strcmp (string, "prefix") == 0)
252b5132 2635 ask_naked_reg = 1;
47926f60 2636 else if (strcmp (string, "noprefix") == 0)
252b5132
RH
2637 ask_naked_reg = -1;
2638 else
d0b47220 2639 as_bad (_("bad argument to syntax directive."));
d02603dc 2640 (void) restore_line_pointer (e);
252b5132
RH
2641 }
2642 demand_empty_rest_of_line ();
c3332e24 2643
252b5132
RH
2644 intel_syntax = syntax_flag;
2645
2646 if (ask_naked_reg == 0)
f86103b7
AM
2647 allow_naked_reg = (intel_syntax
2648 && (bfd_get_symbol_leading_char (stdoutput) != '\0'));
252b5132
RH
2649 else
2650 allow_naked_reg = (ask_naked_reg < 0);
9306ca4a 2651
ee86248c 2652 expr_set_rank (O_full_ptr, syntax_flag ? 10 : 0);
7ab9ffdd 2653
e4a3b5a4 2654 identifier_chars['%'] = intel_syntax && allow_naked_reg ? '%' : 0;
9306ca4a 2655 identifier_chars['$'] = intel_syntax ? '$' : 0;
e4a3b5a4 2656 register_prefix = allow_naked_reg ? "" : "%";
252b5132
RH
2657}
2658
1efbbeb4
L
2659static void
2660set_intel_mnemonic (int mnemonic_flag)
2661{
e1d4d893 2662 intel_mnemonic = mnemonic_flag;
1efbbeb4
L
2663}
2664
db51cc60
L
2665static void
2666set_allow_index_reg (int flag)
2667{
2668 allow_index_reg = flag;
2669}
2670
cb19c032 2671static void
7bab8ab5 2672set_check (int what)
cb19c032 2673{
7bab8ab5
JB
2674 enum check_kind *kind;
2675 const char *str;
2676
2677 if (what)
2678 {
2679 kind = &operand_check;
2680 str = "operand";
2681 }
2682 else
2683 {
2684 kind = &sse_check;
2685 str = "sse";
2686 }
2687
cb19c032
L
2688 SKIP_WHITESPACE ();
2689
2690 if (!is_end_of_line[(unsigned char) *input_line_pointer])
2691 {
d02603dc
NC
2692 char *string;
2693 int e = get_symbol_name (&string);
cb19c032
L
2694
2695 if (strcmp (string, "none") == 0)
7bab8ab5 2696 *kind = check_none;
cb19c032 2697 else if (strcmp (string, "warning") == 0)
7bab8ab5 2698 *kind = check_warning;
cb19c032 2699 else if (strcmp (string, "error") == 0)
7bab8ab5 2700 *kind = check_error;
cb19c032 2701 else
7bab8ab5 2702 as_bad (_("bad argument to %s_check directive."), str);
d02603dc 2703 (void) restore_line_pointer (e);
cb19c032
L
2704 }
2705 else
7bab8ab5 2706 as_bad (_("missing argument for %s_check directive"), str);
cb19c032
L
2707
2708 demand_empty_rest_of_line ();
2709}
2710
8a9036a4
L
2711static void
2712check_cpu_arch_compatible (const char *name ATTRIBUTE_UNUSED,
1e9cc1c2 2713 i386_cpu_flags new_flag ATTRIBUTE_UNUSED)
8a9036a4
L
2714{
2715#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
2716 static const char *arch;
2717
2718 /* Intel LIOM is only supported on ELF. */
2719 if (!IS_ELF)
2720 return;
2721
2722 if (!arch)
2723 {
2724 /* Use cpu_arch_name if it is set in md_parse_option. Otherwise
2725 use default_arch. */
2726 arch = cpu_arch_name;
2727 if (!arch)
2728 arch = default_arch;
2729 }
2730
81486035
L
2731 /* If we are targeting Intel MCU, we must enable it. */
2732 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_IAMCU
2733 || new_flag.bitfield.cpuiamcu)
2734 return;
2735
3632d14b 2736 /* If we are targeting Intel L1OM, we must enable it. */
8a9036a4 2737 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_L1OM
1e9cc1c2 2738 || new_flag.bitfield.cpul1om)
8a9036a4 2739 return;
76ba9986 2740
7a9068fe
L
2741 /* If we are targeting Intel K1OM, we must enable it. */
2742 if (get_elf_backend_data (stdoutput)->elf_machine_code != EM_K1OM
2743 || new_flag.bitfield.cpuk1om)
2744 return;
2745
8a9036a4
L
2746 as_bad (_("`%s' is not supported on `%s'"), name, arch);
2747#endif
2748}
2749
e413e4e9 2750static void
e3bb37b5 2751set_cpu_arch (int dummy ATTRIBUTE_UNUSED)
e413e4e9 2752{
47926f60 2753 SKIP_WHITESPACE ();
e413e4e9 2754
29b0f896 2755 if (!is_end_of_line[(unsigned char) *input_line_pointer])
e413e4e9 2756 {
d02603dc
NC
2757 char *string;
2758 int e = get_symbol_name (&string);
91d6fa6a 2759 unsigned int j;
40fb9820 2760 i386_cpu_flags flags;
e413e4e9 2761
91d6fa6a 2762 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
e413e4e9 2763 {
91d6fa6a 2764 if (strcmp (string, cpu_arch[j].name) == 0)
e413e4e9 2765 {
91d6fa6a 2766 check_cpu_arch_compatible (string, cpu_arch[j].flags);
8a9036a4 2767
5c6af06e
JB
2768 if (*string != '.')
2769 {
91d6fa6a 2770 cpu_arch_name = cpu_arch[j].name;
5c6af06e 2771 cpu_sub_arch_name = NULL;
91d6fa6a 2772 cpu_arch_flags = cpu_arch[j].flags;
40fb9820
L
2773 if (flag_code == CODE_64BIT)
2774 {
2775 cpu_arch_flags.bitfield.cpu64 = 1;
2776 cpu_arch_flags.bitfield.cpuno64 = 0;
2777 }
2778 else
2779 {
2780 cpu_arch_flags.bitfield.cpu64 = 0;
2781 cpu_arch_flags.bitfield.cpuno64 = 1;
2782 }
91d6fa6a
NC
2783 cpu_arch_isa = cpu_arch[j].type;
2784 cpu_arch_isa_flags = cpu_arch[j].flags;
ccc9c027
L
2785 if (!cpu_arch_tune_set)
2786 {
2787 cpu_arch_tune = cpu_arch_isa;
2788 cpu_arch_tune_flags = cpu_arch_isa_flags;
2789 }
5c6af06e
JB
2790 break;
2791 }
40fb9820 2792
293f5f65
L
2793 flags = cpu_flags_or (cpu_arch_flags,
2794 cpu_arch[j].flags);
81486035 2795
5b64d091 2796 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
5c6af06e 2797 {
6305a203
L
2798 if (cpu_sub_arch_name)
2799 {
2800 char *name = cpu_sub_arch_name;
2801 cpu_sub_arch_name = concat (name,
91d6fa6a 2802 cpu_arch[j].name,
1bf57e9f 2803 (const char *) NULL);
6305a203
L
2804 free (name);
2805 }
2806 else
91d6fa6a 2807 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
40fb9820 2808 cpu_arch_flags = flags;
a586129e 2809 cpu_arch_isa_flags = flags;
5c6af06e 2810 }
0089dace
L
2811 else
2812 cpu_arch_isa_flags
2813 = cpu_flags_or (cpu_arch_isa_flags,
2814 cpu_arch[j].flags);
d02603dc 2815 (void) restore_line_pointer (e);
5c6af06e
JB
2816 demand_empty_rest_of_line ();
2817 return;
e413e4e9
AM
2818 }
2819 }
293f5f65
L
2820
2821 if (*string == '.' && j >= ARRAY_SIZE (cpu_arch))
2822 {
33eaf5de 2823 /* Disable an ISA extension. */
293f5f65
L
2824 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
2825 if (strcmp (string + 1, cpu_noarch [j].name) == 0)
2826 {
2827 flags = cpu_flags_and_not (cpu_arch_flags,
2828 cpu_noarch[j].flags);
2829 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
2830 {
2831 if (cpu_sub_arch_name)
2832 {
2833 char *name = cpu_sub_arch_name;
2834 cpu_sub_arch_name = concat (name, string,
2835 (const char *) NULL);
2836 free (name);
2837 }
2838 else
2839 cpu_sub_arch_name = xstrdup (string);
2840 cpu_arch_flags = flags;
2841 cpu_arch_isa_flags = flags;
2842 }
2843 (void) restore_line_pointer (e);
2844 demand_empty_rest_of_line ();
2845 return;
2846 }
2847
2848 j = ARRAY_SIZE (cpu_arch);
2849 }
2850
91d6fa6a 2851 if (j >= ARRAY_SIZE (cpu_arch))
e413e4e9
AM
2852 as_bad (_("no such architecture: `%s'"), string);
2853
2854 *input_line_pointer = e;
2855 }
2856 else
2857 as_bad (_("missing cpu architecture"));
2858
fddf5b5b
AM
2859 no_cond_jump_promotion = 0;
2860 if (*input_line_pointer == ','
29b0f896 2861 && !is_end_of_line[(unsigned char) input_line_pointer[1]])
fddf5b5b 2862 {
d02603dc
NC
2863 char *string;
2864 char e;
2865
2866 ++input_line_pointer;
2867 e = get_symbol_name (&string);
fddf5b5b
AM
2868
2869 if (strcmp (string, "nojumps") == 0)
2870 no_cond_jump_promotion = 1;
2871 else if (strcmp (string, "jumps") == 0)
2872 ;
2873 else
2874 as_bad (_("no such architecture modifier: `%s'"), string);
2875
d02603dc 2876 (void) restore_line_pointer (e);
fddf5b5b
AM
2877 }
2878
e413e4e9
AM
2879 demand_empty_rest_of_line ();
2880}
2881
8a9036a4
L
2882enum bfd_architecture
2883i386_arch (void)
2884{
3632d14b 2885 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4
L
2886 {
2887 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2888 || flag_code != CODE_64BIT)
2889 as_fatal (_("Intel L1OM is 64bit ELF only"));
2890 return bfd_arch_l1om;
2891 }
7a9068fe
L
2892 else if (cpu_arch_isa == PROCESSOR_K1OM)
2893 {
2894 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2895 || flag_code != CODE_64BIT)
2896 as_fatal (_("Intel K1OM is 64bit ELF only"));
2897 return bfd_arch_k1om;
2898 }
81486035
L
2899 else if (cpu_arch_isa == PROCESSOR_IAMCU)
2900 {
2901 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2902 || flag_code == CODE_64BIT)
2903 as_fatal (_("Intel MCU is 32bit ELF only"));
2904 return bfd_arch_iamcu;
2905 }
8a9036a4
L
2906 else
2907 return bfd_arch_i386;
2908}
2909
b9d79e03 2910unsigned long
7016a5d5 2911i386_mach (void)
b9d79e03 2912{
351f65ca 2913 if (!strncmp (default_arch, "x86_64", 6))
8a9036a4 2914 {
3632d14b 2915 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 2916 {
351f65ca
L
2917 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2918 || default_arch[6] != '\0')
8a9036a4
L
2919 as_fatal (_("Intel L1OM is 64bit ELF only"));
2920 return bfd_mach_l1om;
2921 }
7a9068fe
L
2922 else if (cpu_arch_isa == PROCESSOR_K1OM)
2923 {
2924 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
2925 || default_arch[6] != '\0')
2926 as_fatal (_("Intel K1OM is 64bit ELF only"));
2927 return bfd_mach_k1om;
2928 }
351f65ca 2929 else if (default_arch[6] == '\0')
8a9036a4 2930 return bfd_mach_x86_64;
351f65ca
L
2931 else
2932 return bfd_mach_x64_32;
8a9036a4 2933 }
5197d474
L
2934 else if (!strcmp (default_arch, "i386")
2935 || !strcmp (default_arch, "iamcu"))
81486035
L
2936 {
2937 if (cpu_arch_isa == PROCESSOR_IAMCU)
2938 {
2939 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
2940 as_fatal (_("Intel MCU is 32bit ELF only"));
2941 return bfd_mach_i386_iamcu;
2942 }
2943 else
2944 return bfd_mach_i386_i386;
2945 }
b9d79e03 2946 else
2b5d6a91 2947 as_fatal (_("unknown architecture"));
b9d79e03 2948}
b9d79e03 2949\f
252b5132 2950void
7016a5d5 2951md_begin (void)
252b5132
RH
2952{
2953 const char *hash_err;
2954
86fa6981
L
2955 /* Support pseudo prefixes like {disp32}. */
2956 lex_type ['{'] = LEX_BEGIN_NAME;
2957
47926f60 2958 /* Initialize op_hash hash table. */
252b5132
RH
2959 op_hash = hash_new ();
2960
2961 {
d3ce72d0 2962 const insn_template *optab;
29b0f896 2963 templates *core_optab;
252b5132 2964
47926f60
KH
2965 /* Setup for loop. */
2966 optab = i386_optab;
add39d23 2967 core_optab = XNEW (templates);
252b5132
RH
2968 core_optab->start = optab;
2969
2970 while (1)
2971 {
2972 ++optab;
2973 if (optab->name == NULL
2974 || strcmp (optab->name, (optab - 1)->name) != 0)
2975 {
2976 /* different name --> ship out current template list;
47926f60 2977 add to hash table; & begin anew. */
252b5132
RH
2978 core_optab->end = optab;
2979 hash_err = hash_insert (op_hash,
2980 (optab - 1)->name,
5a49b8ac 2981 (void *) core_optab);
252b5132
RH
2982 if (hash_err)
2983 {
b37df7c4 2984 as_fatal (_("can't hash %s: %s"),
252b5132
RH
2985 (optab - 1)->name,
2986 hash_err);
2987 }
2988 if (optab->name == NULL)
2989 break;
add39d23 2990 core_optab = XNEW (templates);
252b5132
RH
2991 core_optab->start = optab;
2992 }
2993 }
2994 }
2995
47926f60 2996 /* Initialize reg_hash hash table. */
252b5132
RH
2997 reg_hash = hash_new ();
2998 {
29b0f896 2999 const reg_entry *regtab;
c3fe08fa 3000 unsigned int regtab_size = i386_regtab_size;
252b5132 3001
c3fe08fa 3002 for (regtab = i386_regtab; regtab_size--; regtab++)
252b5132 3003 {
5a49b8ac 3004 hash_err = hash_insert (reg_hash, regtab->reg_name, (void *) regtab);
252b5132 3005 if (hash_err)
b37df7c4 3006 as_fatal (_("can't hash %s: %s"),
3e73aa7c
JH
3007 regtab->reg_name,
3008 hash_err);
252b5132
RH
3009 }
3010 }
3011
47926f60 3012 /* Fill in lexical tables: mnemonic_chars, operand_chars. */
252b5132 3013 {
29b0f896
AM
3014 int c;
3015 char *p;
252b5132
RH
3016
3017 for (c = 0; c < 256; c++)
3018 {
3882b010 3019 if (ISDIGIT (c))
252b5132
RH
3020 {
3021 digit_chars[c] = c;
3022 mnemonic_chars[c] = c;
3023 register_chars[c] = c;
3024 operand_chars[c] = c;
3025 }
3882b010 3026 else if (ISLOWER (c))
252b5132
RH
3027 {
3028 mnemonic_chars[c] = c;
3029 register_chars[c] = c;
3030 operand_chars[c] = c;
3031 }
3882b010 3032 else if (ISUPPER (c))
252b5132 3033 {
3882b010 3034 mnemonic_chars[c] = TOLOWER (c);
252b5132
RH
3035 register_chars[c] = mnemonic_chars[c];
3036 operand_chars[c] = c;
3037 }
43234a1e 3038 else if (c == '{' || c == '}')
86fa6981
L
3039 {
3040 mnemonic_chars[c] = c;
3041 operand_chars[c] = c;
3042 }
252b5132 3043
3882b010 3044 if (ISALPHA (c) || ISDIGIT (c))
252b5132
RH
3045 identifier_chars[c] = c;
3046 else if (c >= 128)
3047 {
3048 identifier_chars[c] = c;
3049 operand_chars[c] = c;
3050 }
3051 }
3052
3053#ifdef LEX_AT
3054 identifier_chars['@'] = '@';
32137342
NC
3055#endif
3056#ifdef LEX_QM
3057 identifier_chars['?'] = '?';
3058 operand_chars['?'] = '?';
252b5132 3059#endif
252b5132 3060 digit_chars['-'] = '-';
c0f3af97 3061 mnemonic_chars['_'] = '_';
791fe849 3062 mnemonic_chars['-'] = '-';
0003779b 3063 mnemonic_chars['.'] = '.';
252b5132
RH
3064 identifier_chars['_'] = '_';
3065 identifier_chars['.'] = '.';
3066
3067 for (p = operand_special_chars; *p != '\0'; p++)
3068 operand_chars[(unsigned char) *p] = *p;
3069 }
3070
a4447b93
RH
3071 if (flag_code == CODE_64BIT)
3072 {
ca19b261
KT
3073#if defined (OBJ_COFF) && defined (TE_PE)
3074 x86_dwarf2_return_column = (OUTPUT_FLAVOR == bfd_target_coff_flavour
3075 ? 32 : 16);
3076#else
a4447b93 3077 x86_dwarf2_return_column = 16;
ca19b261 3078#endif
61ff971f 3079 x86_cie_data_alignment = -8;
a4447b93
RH
3080 }
3081 else
3082 {
3083 x86_dwarf2_return_column = 8;
3084 x86_cie_data_alignment = -4;
3085 }
e379e5f3
L
3086
3087 /* NB: FUSED_JCC_PADDING frag must have sufficient room so that it
3088 can be turned into BRANCH_PREFIX frag. */
3089 if (align_branch_prefix_size > MAX_FUSED_JCC_PADDING_SIZE)
3090 abort ();
252b5132
RH
3091}
3092
3093void
e3bb37b5 3094i386_print_statistics (FILE *file)
252b5132
RH
3095{
3096 hash_print_statistics (file, "i386 opcode", op_hash);
3097 hash_print_statistics (file, "i386 register", reg_hash);
3098}
3099\f
252b5132
RH
3100#ifdef DEBUG386
3101
ce8a8b2f 3102/* Debugging routines for md_assemble. */
d3ce72d0 3103static void pte (insn_template *);
40fb9820 3104static void pt (i386_operand_type);
e3bb37b5
L
3105static void pe (expressionS *);
3106static void ps (symbolS *);
252b5132
RH
3107
3108static void
2c703856 3109pi (const char *line, i386_insn *x)
252b5132 3110{
09137c09 3111 unsigned int j;
252b5132
RH
3112
3113 fprintf (stdout, "%s: template ", line);
3114 pte (&x->tm);
09f131f2
JH
3115 fprintf (stdout, " address: base %s index %s scale %x\n",
3116 x->base_reg ? x->base_reg->reg_name : "none",
3117 x->index_reg ? x->index_reg->reg_name : "none",
3118 x->log2_scale_factor);
3119 fprintf (stdout, " modrm: mode %x reg %x reg/mem %x\n",
252b5132 3120 x->rm.mode, x->rm.reg, x->rm.regmem);
09f131f2
JH
3121 fprintf (stdout, " sib: base %x index %x scale %x\n",
3122 x->sib.base, x->sib.index, x->sib.scale);
3123 fprintf (stdout, " rex: 64bit %x extX %x extY %x extZ %x\n",
161a04f6
L
3124 (x->rex & REX_W) != 0,
3125 (x->rex & REX_R) != 0,
3126 (x->rex & REX_X) != 0,
3127 (x->rex & REX_B) != 0);
09137c09 3128 for (j = 0; j < x->operands; j++)
252b5132 3129 {
09137c09
SP
3130 fprintf (stdout, " #%d: ", j + 1);
3131 pt (x->types[j]);
252b5132 3132 fprintf (stdout, "\n");
bab6aec1 3133 if (x->types[j].bitfield.class == Reg
3528c362
JB
3134 || x->types[j].bitfield.class == RegMMX
3135 || x->types[j].bitfield.class == RegSIMD
00cee14f 3136 || x->types[j].bitfield.class == SReg
4a5c67ed
JB
3137 || x->types[j].bitfield.class == RegCR
3138 || x->types[j].bitfield.class == RegDR
3139 || x->types[j].bitfield.class == RegTR)
09137c09
SP
3140 fprintf (stdout, "%s\n", x->op[j].regs->reg_name);
3141 if (operand_type_check (x->types[j], imm))
3142 pe (x->op[j].imms);
3143 if (operand_type_check (x->types[j], disp))
3144 pe (x->op[j].disps);
252b5132
RH
3145 }
3146}
3147
3148static void
d3ce72d0 3149pte (insn_template *t)
252b5132 3150{
09137c09 3151 unsigned int j;
252b5132 3152 fprintf (stdout, " %d operands ", t->operands);
47926f60 3153 fprintf (stdout, "opcode %x ", t->base_opcode);
252b5132
RH
3154 if (t->extension_opcode != None)
3155 fprintf (stdout, "ext %x ", t->extension_opcode);
40fb9820 3156 if (t->opcode_modifier.d)
252b5132 3157 fprintf (stdout, "D");
40fb9820 3158 if (t->opcode_modifier.w)
252b5132
RH
3159 fprintf (stdout, "W");
3160 fprintf (stdout, "\n");
09137c09 3161 for (j = 0; j < t->operands; j++)
252b5132 3162 {
09137c09
SP
3163 fprintf (stdout, " #%d type ", j + 1);
3164 pt (t->operand_types[j]);
252b5132
RH
3165 fprintf (stdout, "\n");
3166 }
3167}
3168
3169static void
e3bb37b5 3170pe (expressionS *e)
252b5132 3171{
24eab124 3172 fprintf (stdout, " operation %d\n", e->X_op);
b77ad1d4
AM
3173 fprintf (stdout, " add_number %ld (%lx)\n",
3174 (long) e->X_add_number, (long) e->X_add_number);
252b5132
RH
3175 if (e->X_add_symbol)
3176 {
3177 fprintf (stdout, " add_symbol ");
3178 ps (e->X_add_symbol);
3179 fprintf (stdout, "\n");
3180 }
3181 if (e->X_op_symbol)
3182 {
3183 fprintf (stdout, " op_symbol ");
3184 ps (e->X_op_symbol);
3185 fprintf (stdout, "\n");
3186 }
3187}
3188
3189static void
e3bb37b5 3190ps (symbolS *s)
252b5132
RH
3191{
3192 fprintf (stdout, "%s type %s%s",
3193 S_GET_NAME (s),
3194 S_IS_EXTERNAL (s) ? "EXTERNAL " : "",
3195 segment_name (S_GET_SEGMENT (s)));
3196}
3197
7b81dfbb 3198static struct type_name
252b5132 3199 {
40fb9820
L
3200 i386_operand_type mask;
3201 const char *name;
252b5132 3202 }
7b81dfbb 3203const type_names[] =
252b5132 3204{
40fb9820
L
3205 { OPERAND_TYPE_REG8, "r8" },
3206 { OPERAND_TYPE_REG16, "r16" },
3207 { OPERAND_TYPE_REG32, "r32" },
3208 { OPERAND_TYPE_REG64, "r64" },
2c703856
JB
3209 { OPERAND_TYPE_ACC8, "acc8" },
3210 { OPERAND_TYPE_ACC16, "acc16" },
3211 { OPERAND_TYPE_ACC32, "acc32" },
3212 { OPERAND_TYPE_ACC64, "acc64" },
40fb9820
L
3213 { OPERAND_TYPE_IMM8, "i8" },
3214 { OPERAND_TYPE_IMM8, "i8s" },
3215 { OPERAND_TYPE_IMM16, "i16" },
3216 { OPERAND_TYPE_IMM32, "i32" },
3217 { OPERAND_TYPE_IMM32S, "i32s" },
3218 { OPERAND_TYPE_IMM64, "i64" },
3219 { OPERAND_TYPE_IMM1, "i1" },
3220 { OPERAND_TYPE_BASEINDEX, "BaseIndex" },
3221 { OPERAND_TYPE_DISP8, "d8" },
3222 { OPERAND_TYPE_DISP16, "d16" },
3223 { OPERAND_TYPE_DISP32, "d32" },
3224 { OPERAND_TYPE_DISP32S, "d32s" },
3225 { OPERAND_TYPE_DISP64, "d64" },
3226 { OPERAND_TYPE_INOUTPORTREG, "InOutPortReg" },
3227 { OPERAND_TYPE_SHIFTCOUNT, "ShiftCount" },
3228 { OPERAND_TYPE_CONTROL, "control reg" },
3229 { OPERAND_TYPE_TEST, "test reg" },
3230 { OPERAND_TYPE_DEBUG, "debug reg" },
3231 { OPERAND_TYPE_FLOATREG, "FReg" },
3232 { OPERAND_TYPE_FLOATACC, "FAcc" },
21df382b 3233 { OPERAND_TYPE_SREG, "SReg" },
40fb9820
L
3234 { OPERAND_TYPE_REGMMX, "rMMX" },
3235 { OPERAND_TYPE_REGXMM, "rXMM" },
0349dc08 3236 { OPERAND_TYPE_REGYMM, "rYMM" },
43234a1e
L
3237 { OPERAND_TYPE_REGZMM, "rZMM" },
3238 { OPERAND_TYPE_REGMASK, "Mask reg" },
252b5132
RH
3239};
3240
3241static void
40fb9820 3242pt (i386_operand_type t)
252b5132 3243{
40fb9820 3244 unsigned int j;
c6fb90c8 3245 i386_operand_type a;
252b5132 3246
40fb9820 3247 for (j = 0; j < ARRAY_SIZE (type_names); j++)
c6fb90c8
L
3248 {
3249 a = operand_type_and (t, type_names[j].mask);
2c703856 3250 if (operand_type_equal (&a, &type_names[j].mask))
c6fb90c8
L
3251 fprintf (stdout, "%s, ", type_names[j].name);
3252 }
252b5132
RH
3253 fflush (stdout);
3254}
3255
3256#endif /* DEBUG386 */
3257\f
252b5132 3258static bfd_reloc_code_real_type
3956db08 3259reloc (unsigned int size,
64e74474
AM
3260 int pcrel,
3261 int sign,
3262 bfd_reloc_code_real_type other)
252b5132 3263{
47926f60 3264 if (other != NO_RELOC)
3956db08 3265 {
91d6fa6a 3266 reloc_howto_type *rel;
3956db08
JB
3267
3268 if (size == 8)
3269 switch (other)
3270 {
64e74474
AM
3271 case BFD_RELOC_X86_64_GOT32:
3272 return BFD_RELOC_X86_64_GOT64;
3273 break;
553d1284
L
3274 case BFD_RELOC_X86_64_GOTPLT64:
3275 return BFD_RELOC_X86_64_GOTPLT64;
3276 break;
64e74474
AM
3277 case BFD_RELOC_X86_64_PLTOFF64:
3278 return BFD_RELOC_X86_64_PLTOFF64;
3279 break;
3280 case BFD_RELOC_X86_64_GOTPC32:
3281 other = BFD_RELOC_X86_64_GOTPC64;
3282 break;
3283 case BFD_RELOC_X86_64_GOTPCREL:
3284 other = BFD_RELOC_X86_64_GOTPCREL64;
3285 break;
3286 case BFD_RELOC_X86_64_TPOFF32:
3287 other = BFD_RELOC_X86_64_TPOFF64;
3288 break;
3289 case BFD_RELOC_X86_64_DTPOFF32:
3290 other = BFD_RELOC_X86_64_DTPOFF64;
3291 break;
3292 default:
3293 break;
3956db08 3294 }
e05278af 3295
8ce3d284 3296#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
3297 if (other == BFD_RELOC_SIZE32)
3298 {
3299 if (size == 8)
1ab668bf 3300 other = BFD_RELOC_SIZE64;
8fd4256d 3301 if (pcrel)
1ab668bf
AM
3302 {
3303 as_bad (_("there are no pc-relative size relocations"));
3304 return NO_RELOC;
3305 }
8fd4256d 3306 }
8ce3d284 3307#endif
8fd4256d 3308
e05278af 3309 /* Sign-checking 4-byte relocations in 16-/32-bit code is pointless. */
f2d8a97c 3310 if (size == 4 && (flag_code != CODE_64BIT || disallow_64bit_reloc))
e05278af
JB
3311 sign = -1;
3312
91d6fa6a
NC
3313 rel = bfd_reloc_type_lookup (stdoutput, other);
3314 if (!rel)
3956db08 3315 as_bad (_("unknown relocation (%u)"), other);
91d6fa6a 3316 else if (size != bfd_get_reloc_size (rel))
3956db08 3317 as_bad (_("%u-byte relocation cannot be applied to %u-byte field"),
91d6fa6a 3318 bfd_get_reloc_size (rel),
3956db08 3319 size);
91d6fa6a 3320 else if (pcrel && !rel->pc_relative)
3956db08 3321 as_bad (_("non-pc-relative relocation for pc-relative field"));
91d6fa6a 3322 else if ((rel->complain_on_overflow == complain_overflow_signed
3956db08 3323 && !sign)
91d6fa6a 3324 || (rel->complain_on_overflow == complain_overflow_unsigned
64e74474 3325 && sign > 0))
3956db08
JB
3326 as_bad (_("relocated field and relocation type differ in signedness"));
3327 else
3328 return other;
3329 return NO_RELOC;
3330 }
252b5132
RH
3331
3332 if (pcrel)
3333 {
3e73aa7c 3334 if (!sign)
3956db08 3335 as_bad (_("there are no unsigned pc-relative relocations"));
252b5132
RH
3336 switch (size)
3337 {
3338 case 1: return BFD_RELOC_8_PCREL;
3339 case 2: return BFD_RELOC_16_PCREL;
d258b828 3340 case 4: return BFD_RELOC_32_PCREL;
d6ab8113 3341 case 8: return BFD_RELOC_64_PCREL;
252b5132 3342 }
3956db08 3343 as_bad (_("cannot do %u byte pc-relative relocation"), size);
252b5132
RH
3344 }
3345 else
3346 {
3956db08 3347 if (sign > 0)
e5cb08ac 3348 switch (size)
3e73aa7c
JH
3349 {
3350 case 4: return BFD_RELOC_X86_64_32S;
3351 }
3352 else
3353 switch (size)
3354 {
3355 case 1: return BFD_RELOC_8;
3356 case 2: return BFD_RELOC_16;
3357 case 4: return BFD_RELOC_32;
3358 case 8: return BFD_RELOC_64;
3359 }
3956db08
JB
3360 as_bad (_("cannot do %s %u byte relocation"),
3361 sign > 0 ? "signed" : "unsigned", size);
252b5132
RH
3362 }
3363
0cc9e1d3 3364 return NO_RELOC;
252b5132
RH
3365}
3366
47926f60
KH
3367/* Here we decide which fixups can be adjusted to make them relative to
3368 the beginning of the section instead of the symbol. Basically we need
3369 to make sure that the dynamic relocations are done correctly, so in
3370 some cases we force the original symbol to be used. */
3371
252b5132 3372int
e3bb37b5 3373tc_i386_fix_adjustable (fixS *fixP ATTRIBUTE_UNUSED)
252b5132 3374{
6d249963 3375#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 3376 if (!IS_ELF)
31312f95
AM
3377 return 1;
3378
a161fe53
AM
3379 /* Don't adjust pc-relative references to merge sections in 64-bit
3380 mode. */
3381 if (use_rela_relocations
3382 && (S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_MERGE) != 0
3383 && fixP->fx_pcrel)
252b5132 3384 return 0;
31312f95 3385
8d01d9a9
AJ
3386 /* The x86_64 GOTPCREL are represented as 32bit PCrel relocations
3387 and changed later by validate_fix. */
3388 if (GOT_symbol && fixP->fx_subsy == GOT_symbol
3389 && fixP->fx_r_type == BFD_RELOC_32_PCREL)
3390 return 0;
3391
8fd4256d
L
3392 /* Adjust_reloc_syms doesn't know about the GOT. Need to keep symbol
3393 for size relocations. */
3394 if (fixP->fx_r_type == BFD_RELOC_SIZE32
3395 || fixP->fx_r_type == BFD_RELOC_SIZE64
3396 || fixP->fx_r_type == BFD_RELOC_386_GOTOFF
252b5132
RH
3397 || fixP->fx_r_type == BFD_RELOC_386_PLT32
3398 || fixP->fx_r_type == BFD_RELOC_386_GOT32
02a86693 3399 || fixP->fx_r_type == BFD_RELOC_386_GOT32X
13ae64f3
JJ
3400 || fixP->fx_r_type == BFD_RELOC_386_TLS_GD
3401 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDM
3402 || fixP->fx_r_type == BFD_RELOC_386_TLS_LDO_32
3403 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE_32
37e55690
JJ
3404 || fixP->fx_r_type == BFD_RELOC_386_TLS_IE
3405 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTIE
13ae64f3
JJ
3406 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE_32
3407 || fixP->fx_r_type == BFD_RELOC_386_TLS_LE
67a4f2b7
AO
3408 || fixP->fx_r_type == BFD_RELOC_386_TLS_GOTDESC
3409 || fixP->fx_r_type == BFD_RELOC_386_TLS_DESC_CALL
3e73aa7c
JH
3410 || fixP->fx_r_type == BFD_RELOC_X86_64_PLT32
3411 || fixP->fx_r_type == BFD_RELOC_X86_64_GOT32
80b3ee89 3412 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCREL
56ceb5b5
L
3413 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPCRELX
3414 || fixP->fx_r_type == BFD_RELOC_X86_64_REX_GOTPCRELX
bffbf940
JJ
3415 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSGD
3416 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSLD
3417 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF32
d6ab8113 3418 || fixP->fx_r_type == BFD_RELOC_X86_64_DTPOFF64
bffbf940
JJ
3419 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTTPOFF
3420 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF32
d6ab8113
JB
3421 || fixP->fx_r_type == BFD_RELOC_X86_64_TPOFF64
3422 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTOFF64
67a4f2b7
AO
3423 || fixP->fx_r_type == BFD_RELOC_X86_64_GOTPC32_TLSDESC
3424 || fixP->fx_r_type == BFD_RELOC_X86_64_TLSDESC_CALL
252b5132
RH
3425 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3426 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3427 return 0;
31312f95 3428#endif
252b5132
RH
3429 return 1;
3430}
252b5132 3431
b4cac588 3432static int
e3bb37b5 3433intel_float_operand (const char *mnemonic)
252b5132 3434{
9306ca4a
JB
3435 /* Note that the value returned is meaningful only for opcodes with (memory)
3436 operands, hence the code here is free to improperly handle opcodes that
3437 have no operands (for better performance and smaller code). */
3438
3439 if (mnemonic[0] != 'f')
3440 return 0; /* non-math */
3441
3442 switch (mnemonic[1])
3443 {
3444 /* fclex, fdecstp, fdisi, femms, feni, fincstp, finit, fsetpm, and
3445 the fs segment override prefix not currently handled because no
3446 call path can make opcodes without operands get here */
3447 case 'i':
3448 return 2 /* integer op */;
3449 case 'l':
3450 if (mnemonic[2] == 'd' && (mnemonic[3] == 'c' || mnemonic[3] == 'e'))
3451 return 3; /* fldcw/fldenv */
3452 break;
3453 case 'n':
3454 if (mnemonic[2] != 'o' /* fnop */)
3455 return 3; /* non-waiting control op */
3456 break;
3457 case 'r':
3458 if (mnemonic[2] == 's')
3459 return 3; /* frstor/frstpm */
3460 break;
3461 case 's':
3462 if (mnemonic[2] == 'a')
3463 return 3; /* fsave */
3464 if (mnemonic[2] == 't')
3465 {
3466 switch (mnemonic[3])
3467 {
3468 case 'c': /* fstcw */
3469 case 'd': /* fstdw */
3470 case 'e': /* fstenv */
3471 case 's': /* fsts[gw] */
3472 return 3;
3473 }
3474 }
3475 break;
3476 case 'x':
3477 if (mnemonic[2] == 'r' || mnemonic[2] == 's')
3478 return 0; /* fxsave/fxrstor are not really math ops */
3479 break;
3480 }
252b5132 3481
9306ca4a 3482 return 1;
252b5132
RH
3483}
3484
c0f3af97
L
3485/* Build the VEX prefix. */
3486
3487static void
d3ce72d0 3488build_vex_prefix (const insn_template *t)
c0f3af97
L
3489{
3490 unsigned int register_specifier;
3491 unsigned int implied_prefix;
3492 unsigned int vector_length;
03751133 3493 unsigned int w;
c0f3af97
L
3494
3495 /* Check register specifier. */
3496 if (i.vex.register_specifier)
43234a1e
L
3497 {
3498 register_specifier =
3499 ~register_number (i.vex.register_specifier) & 0xf;
3500 gas_assert ((i.vex.register_specifier->reg_flags & RegVRex) == 0);
3501 }
c0f3af97
L
3502 else
3503 register_specifier = 0xf;
3504
79f0fa25
L
3505 /* Use 2-byte VEX prefix by swapping destination and source operand
3506 if there are more than 1 register operand. */
3507 if (i.reg_operands > 1
3508 && i.vec_encoding != vex_encoding_vex3
86fa6981 3509 && i.dir_encoding == dir_encoding_default
fa99fab2 3510 && i.operands == i.reg_operands
dbbc8b7e 3511 && operand_type_equal (&i.types[0], &i.types[i.operands - 1])
7f399153 3512 && i.tm.opcode_modifier.vexopcode == VEX0F
dbbc8b7e 3513 && (i.tm.opcode_modifier.load || i.tm.opcode_modifier.d)
fa99fab2
L
3514 && i.rex == REX_B)
3515 {
3516 unsigned int xchg = i.operands - 1;
3517 union i386_op temp_op;
3518 i386_operand_type temp_type;
3519
3520 temp_type = i.types[xchg];
3521 i.types[xchg] = i.types[0];
3522 i.types[0] = temp_type;
3523 temp_op = i.op[xchg];
3524 i.op[xchg] = i.op[0];
3525 i.op[0] = temp_op;
3526
9c2799c2 3527 gas_assert (i.rm.mode == 3);
fa99fab2
L
3528
3529 i.rex = REX_R;
3530 xchg = i.rm.regmem;
3531 i.rm.regmem = i.rm.reg;
3532 i.rm.reg = xchg;
3533
dbbc8b7e
JB
3534 if (i.tm.opcode_modifier.d)
3535 i.tm.base_opcode ^= (i.tm.base_opcode & 0xee) != 0x6e
3536 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
3537 else /* Use the next insn. */
3538 i.tm = t[1];
fa99fab2
L
3539 }
3540
79dec6b7
JB
3541 /* Use 2-byte VEX prefix by swapping commutative source operands if there
3542 are no memory operands and at least 3 register ones. */
3543 if (i.reg_operands >= 3
3544 && i.vec_encoding != vex_encoding_vex3
3545 && i.reg_operands == i.operands - i.imm_operands
3546 && i.tm.opcode_modifier.vex
3547 && i.tm.opcode_modifier.commutative
3548 && (i.tm.opcode_modifier.sse2avx || optimize > 1)
3549 && i.rex == REX_B
3550 && i.vex.register_specifier
3551 && !(i.vex.register_specifier->reg_flags & RegRex))
3552 {
3553 unsigned int xchg = i.operands - i.reg_operands;
3554 union i386_op temp_op;
3555 i386_operand_type temp_type;
3556
3557 gas_assert (i.tm.opcode_modifier.vexopcode == VEX0F);
3558 gas_assert (!i.tm.opcode_modifier.sae);
3559 gas_assert (operand_type_equal (&i.types[i.operands - 2],
3560 &i.types[i.operands - 3]));
3561 gas_assert (i.rm.mode == 3);
3562
3563 temp_type = i.types[xchg];
3564 i.types[xchg] = i.types[xchg + 1];
3565 i.types[xchg + 1] = temp_type;
3566 temp_op = i.op[xchg];
3567 i.op[xchg] = i.op[xchg + 1];
3568 i.op[xchg + 1] = temp_op;
3569
3570 i.rex = 0;
3571 xchg = i.rm.regmem | 8;
3572 i.rm.regmem = ~register_specifier & 0xf;
3573 gas_assert (!(i.rm.regmem & 8));
3574 i.vex.register_specifier += xchg - i.rm.regmem;
3575 register_specifier = ~xchg & 0xf;
3576 }
3577
539f890d
L
3578 if (i.tm.opcode_modifier.vex == VEXScalar)
3579 vector_length = avxscalar;
10c17abd
JB
3580 else if (i.tm.opcode_modifier.vex == VEX256)
3581 vector_length = 1;
539f890d 3582 else
10c17abd 3583 {
56522fc5 3584 unsigned int op;
10c17abd 3585
c7213af9
L
3586 /* Determine vector length from the last multi-length vector
3587 operand. */
10c17abd 3588 vector_length = 0;
56522fc5 3589 for (op = t->operands; op--;)
10c17abd
JB
3590 if (t->operand_types[op].bitfield.xmmword
3591 && t->operand_types[op].bitfield.ymmword
3592 && i.types[op].bitfield.ymmword)
3593 {
3594 vector_length = 1;
3595 break;
3596 }
3597 }
c0f3af97
L
3598
3599 switch ((i.tm.base_opcode >> 8) & 0xff)
3600 {
3601 case 0:
3602 implied_prefix = 0;
3603 break;
3604 case DATA_PREFIX_OPCODE:
3605 implied_prefix = 1;
3606 break;
3607 case REPE_PREFIX_OPCODE:
3608 implied_prefix = 2;
3609 break;
3610 case REPNE_PREFIX_OPCODE:
3611 implied_prefix = 3;
3612 break;
3613 default:
3614 abort ();
3615 }
3616
03751133
L
3617 /* Check the REX.W bit and VEXW. */
3618 if (i.tm.opcode_modifier.vexw == VEXWIG)
3619 w = (vexwig == vexw1 || (i.rex & REX_W)) ? 1 : 0;
3620 else if (i.tm.opcode_modifier.vexw)
3621 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3622 else
931d03b7 3623 w = (flag_code == CODE_64BIT ? i.rex & REX_W : vexwig == vexw1) ? 1 : 0;
03751133 3624
c0f3af97 3625 /* Use 2-byte VEX prefix if possible. */
03751133
L
3626 if (w == 0
3627 && i.vec_encoding != vex_encoding_vex3
86fa6981 3628 && i.tm.opcode_modifier.vexopcode == VEX0F
c0f3af97
L
3629 && (i.rex & (REX_W | REX_X | REX_B)) == 0)
3630 {
3631 /* 2-byte VEX prefix. */
3632 unsigned int r;
3633
3634 i.vex.length = 2;
3635 i.vex.bytes[0] = 0xc5;
3636
3637 /* Check the REX.R bit. */
3638 r = (i.rex & REX_R) ? 0 : 1;
3639 i.vex.bytes[1] = (r << 7
3640 | register_specifier << 3
3641 | vector_length << 2
3642 | implied_prefix);
3643 }
3644 else
3645 {
3646 /* 3-byte VEX prefix. */
03751133 3647 unsigned int m;
c0f3af97 3648
f88c9eb0 3649 i.vex.length = 3;
f88c9eb0 3650
7f399153 3651 switch (i.tm.opcode_modifier.vexopcode)
5dd85c99 3652 {
7f399153
L
3653 case VEX0F:
3654 m = 0x1;
80de6e00 3655 i.vex.bytes[0] = 0xc4;
7f399153
L
3656 break;
3657 case VEX0F38:
3658 m = 0x2;
80de6e00 3659 i.vex.bytes[0] = 0xc4;
7f399153
L
3660 break;
3661 case VEX0F3A:
3662 m = 0x3;
80de6e00 3663 i.vex.bytes[0] = 0xc4;
7f399153
L
3664 break;
3665 case XOP08:
5dd85c99
SP
3666 m = 0x8;
3667 i.vex.bytes[0] = 0x8f;
7f399153
L
3668 break;
3669 case XOP09:
f88c9eb0
SP
3670 m = 0x9;
3671 i.vex.bytes[0] = 0x8f;
7f399153
L
3672 break;
3673 case XOP0A:
f88c9eb0
SP
3674 m = 0xa;
3675 i.vex.bytes[0] = 0x8f;
7f399153
L
3676 break;
3677 default:
3678 abort ();
f88c9eb0 3679 }
c0f3af97 3680
c0f3af97
L
3681 /* The high 3 bits of the second VEX byte are 1's compliment
3682 of RXB bits from REX. */
3683 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3684
c0f3af97
L
3685 i.vex.bytes[2] = (w << 7
3686 | register_specifier << 3
3687 | vector_length << 2
3688 | implied_prefix);
3689 }
3690}
3691
e771e7c9
JB
3692static INLINE bfd_boolean
3693is_evex_encoding (const insn_template *t)
3694{
7091c612 3695 return t->opcode_modifier.evex || t->opcode_modifier.disp8memshift
e771e7c9 3696 || t->opcode_modifier.broadcast || t->opcode_modifier.masking
a80195f1 3697 || t->opcode_modifier.sae;
e771e7c9
JB
3698}
3699
7a8655d2
JB
3700static INLINE bfd_boolean
3701is_any_vex_encoding (const insn_template *t)
3702{
3703 return t->opcode_modifier.vex || t->opcode_modifier.vexopcode
3704 || is_evex_encoding (t);
3705}
3706
43234a1e
L
3707/* Build the EVEX prefix. */
3708
3709static void
3710build_evex_prefix (void)
3711{
3712 unsigned int register_specifier;
3713 unsigned int implied_prefix;
3714 unsigned int m, w;
3715 rex_byte vrex_used = 0;
3716
3717 /* Check register specifier. */
3718 if (i.vex.register_specifier)
3719 {
3720 gas_assert ((i.vrex & REX_X) == 0);
3721
3722 register_specifier = i.vex.register_specifier->reg_num;
3723 if ((i.vex.register_specifier->reg_flags & RegRex))
3724 register_specifier += 8;
3725 /* The upper 16 registers are encoded in the fourth byte of the
3726 EVEX prefix. */
3727 if (!(i.vex.register_specifier->reg_flags & RegVRex))
3728 i.vex.bytes[3] = 0x8;
3729 register_specifier = ~register_specifier & 0xf;
3730 }
3731 else
3732 {
3733 register_specifier = 0xf;
3734
3735 /* Encode upper 16 vector index register in the fourth byte of
3736 the EVEX prefix. */
3737 if (!(i.vrex & REX_X))
3738 i.vex.bytes[3] = 0x8;
3739 else
3740 vrex_used |= REX_X;
3741 }
3742
3743 switch ((i.tm.base_opcode >> 8) & 0xff)
3744 {
3745 case 0:
3746 implied_prefix = 0;
3747 break;
3748 case DATA_PREFIX_OPCODE:
3749 implied_prefix = 1;
3750 break;
3751 case REPE_PREFIX_OPCODE:
3752 implied_prefix = 2;
3753 break;
3754 case REPNE_PREFIX_OPCODE:
3755 implied_prefix = 3;
3756 break;
3757 default:
3758 abort ();
3759 }
3760
3761 /* 4 byte EVEX prefix. */
3762 i.vex.length = 4;
3763 i.vex.bytes[0] = 0x62;
3764
3765 /* mmmm bits. */
3766 switch (i.tm.opcode_modifier.vexopcode)
3767 {
3768 case VEX0F:
3769 m = 1;
3770 break;
3771 case VEX0F38:
3772 m = 2;
3773 break;
3774 case VEX0F3A:
3775 m = 3;
3776 break;
3777 default:
3778 abort ();
3779 break;
3780 }
3781
3782 /* The high 3 bits of the second EVEX byte are 1's compliment of RXB
3783 bits from REX. */
3784 i.vex.bytes[1] = (~i.rex & 0x7) << 5 | m;
3785
3786 /* The fifth bit of the second EVEX byte is 1's compliment of the
3787 REX_R bit in VREX. */
3788 if (!(i.vrex & REX_R))
3789 i.vex.bytes[1] |= 0x10;
3790 else
3791 vrex_used |= REX_R;
3792
3793 if ((i.reg_operands + i.imm_operands) == i.operands)
3794 {
3795 /* When all operands are registers, the REX_X bit in REX is not
3796 used. We reuse it to encode the upper 16 registers, which is
3797 indicated by the REX_B bit in VREX. The REX_X bit is encoded
3798 as 1's compliment. */
3799 if ((i.vrex & REX_B))
3800 {
3801 vrex_used |= REX_B;
3802 i.vex.bytes[1] &= ~0x40;
3803 }
3804 }
3805
3806 /* EVEX instructions shouldn't need the REX prefix. */
3807 i.vrex &= ~vrex_used;
3808 gas_assert (i.vrex == 0);
3809
6865c043
L
3810 /* Check the REX.W bit and VEXW. */
3811 if (i.tm.opcode_modifier.vexw == VEXWIG)
3812 w = (evexwig == evexw1 || (i.rex & REX_W)) ? 1 : 0;
3813 else if (i.tm.opcode_modifier.vexw)
3814 w = i.tm.opcode_modifier.vexw == VEXW1 ? 1 : 0;
3815 else
931d03b7 3816 w = (flag_code == CODE_64BIT ? i.rex & REX_W : evexwig == evexw1) ? 1 : 0;
43234a1e
L
3817
3818 /* Encode the U bit. */
3819 implied_prefix |= 0x4;
3820
3821 /* The third byte of the EVEX prefix. */
3822 i.vex.bytes[2] = (w << 7 | register_specifier << 3 | implied_prefix);
3823
3824 /* The fourth byte of the EVEX prefix. */
3825 /* The zeroing-masking bit. */
3826 if (i.mask && i.mask->zeroing)
3827 i.vex.bytes[3] |= 0x80;
3828
3829 /* Don't always set the broadcast bit if there is no RC. */
3830 if (!i.rounding)
3831 {
3832 /* Encode the vector length. */
3833 unsigned int vec_length;
3834
e771e7c9
JB
3835 if (!i.tm.opcode_modifier.evex
3836 || i.tm.opcode_modifier.evex == EVEXDYN)
3837 {
56522fc5 3838 unsigned int op;
e771e7c9 3839
c7213af9
L
3840 /* Determine vector length from the last multi-length vector
3841 operand. */
e771e7c9 3842 vec_length = 0;
56522fc5 3843 for (op = i.operands; op--;)
e771e7c9
JB
3844 if (i.tm.operand_types[op].bitfield.xmmword
3845 + i.tm.operand_types[op].bitfield.ymmword
3846 + i.tm.operand_types[op].bitfield.zmmword > 1)
3847 {
3848 if (i.types[op].bitfield.zmmword)
c7213af9
L
3849 {
3850 i.tm.opcode_modifier.evex = EVEX512;
3851 break;
3852 }
e771e7c9 3853 else if (i.types[op].bitfield.ymmword)
c7213af9
L
3854 {
3855 i.tm.opcode_modifier.evex = EVEX256;
3856 break;
3857 }
e771e7c9 3858 else if (i.types[op].bitfield.xmmword)
c7213af9
L
3859 {
3860 i.tm.opcode_modifier.evex = EVEX128;
3861 break;
3862 }
625cbd7a
JB
3863 else if (i.broadcast && (int) op == i.broadcast->operand)
3864 {
4a1b91ea 3865 switch (i.broadcast->bytes)
625cbd7a
JB
3866 {
3867 case 64:
3868 i.tm.opcode_modifier.evex = EVEX512;
3869 break;
3870 case 32:
3871 i.tm.opcode_modifier.evex = EVEX256;
3872 break;
3873 case 16:
3874 i.tm.opcode_modifier.evex = EVEX128;
3875 break;
3876 default:
c7213af9 3877 abort ();
625cbd7a 3878 }
c7213af9 3879 break;
625cbd7a 3880 }
e771e7c9 3881 }
c7213af9 3882
56522fc5 3883 if (op >= MAX_OPERANDS)
c7213af9 3884 abort ();
e771e7c9
JB
3885 }
3886
43234a1e
L
3887 switch (i.tm.opcode_modifier.evex)
3888 {
3889 case EVEXLIG: /* LL' is ignored */
3890 vec_length = evexlig << 5;
3891 break;
3892 case EVEX128:
3893 vec_length = 0 << 5;
3894 break;
3895 case EVEX256:
3896 vec_length = 1 << 5;
3897 break;
3898 case EVEX512:
3899 vec_length = 2 << 5;
3900 break;
3901 default:
3902 abort ();
3903 break;
3904 }
3905 i.vex.bytes[3] |= vec_length;
3906 /* Encode the broadcast bit. */
3907 if (i.broadcast)
3908 i.vex.bytes[3] |= 0x10;
3909 }
3910 else
3911 {
3912 if (i.rounding->type != saeonly)
3913 i.vex.bytes[3] |= 0x10 | (i.rounding->type << 5);
3914 else
d3d3c6db 3915 i.vex.bytes[3] |= 0x10 | (evexrcig << 5);
43234a1e
L
3916 }
3917
3918 if (i.mask && i.mask->mask)
3919 i.vex.bytes[3] |= i.mask->mask->reg_num;
3920}
3921
65da13b5
L
3922static void
3923process_immext (void)
3924{
3925 expressionS *exp;
3926
c0f3af97 3927 /* These AMD 3DNow! and SSE2 instructions have an opcode suffix
65da13b5
L
3928 which is coded in the same place as an 8-bit immediate field
3929 would be. Here we fake an 8-bit immediate operand from the
3930 opcode suffix stored in tm.extension_opcode.
3931
c1e679ec 3932 AVX instructions also use this encoding, for some of
c0f3af97 3933 3 argument instructions. */
65da13b5 3934
43234a1e 3935 gas_assert (i.imm_operands <= 1
7ab9ffdd 3936 && (i.operands <= 2
7a8655d2 3937 || (is_any_vex_encoding (&i.tm)
7ab9ffdd 3938 && i.operands <= 4)));
65da13b5
L
3939
3940 exp = &im_expressions[i.imm_operands++];
3941 i.op[i.operands].imms = exp;
3942 i.types[i.operands] = imm8;
3943 i.operands++;
3944 exp->X_op = O_constant;
3945 exp->X_add_number = i.tm.extension_opcode;
3946 i.tm.extension_opcode = None;
3947}
3948
42164a71
L
3949
3950static int
3951check_hle (void)
3952{
3953 switch (i.tm.opcode_modifier.hleprefixok)
3954 {
3955 default:
3956 abort ();
82c2def5 3957 case HLEPrefixNone:
165de32a
L
3958 as_bad (_("invalid instruction `%s' after `%s'"),
3959 i.tm.name, i.hle_prefix);
42164a71 3960 return 0;
82c2def5 3961 case HLEPrefixLock:
42164a71
L
3962 if (i.prefix[LOCK_PREFIX])
3963 return 1;
165de32a 3964 as_bad (_("missing `lock' with `%s'"), i.hle_prefix);
42164a71 3965 return 0;
82c2def5 3966 case HLEPrefixAny:
42164a71 3967 return 1;
82c2def5 3968 case HLEPrefixRelease:
42164a71
L
3969 if (i.prefix[HLE_PREFIX] != XRELEASE_PREFIX_OPCODE)
3970 {
3971 as_bad (_("instruction `%s' after `xacquire' not allowed"),
3972 i.tm.name);
3973 return 0;
3974 }
8dc0818e 3975 if (i.mem_operands == 0 || !(i.flags[i.operands - 1] & Operand_Mem))
42164a71
L
3976 {
3977 as_bad (_("memory destination needed for instruction `%s'"
3978 " after `xrelease'"), i.tm.name);
3979 return 0;
3980 }
3981 return 1;
3982 }
3983}
3984
b6f8c7c4
L
3985/* Try the shortest encoding by shortening operand size. */
3986
3987static void
3988optimize_encoding (void)
3989{
a0a1771e 3990 unsigned int j;
b6f8c7c4
L
3991
3992 if (optimize_for_space
72aea328 3993 && !is_any_vex_encoding (&i.tm)
b6f8c7c4
L
3994 && i.reg_operands == 1
3995 && i.imm_operands == 1
3996 && !i.types[1].bitfield.byte
3997 && i.op[0].imms->X_op == O_constant
3998 && fits_in_imm7 (i.op[0].imms->X_add_number)
72aea328 3999 && (i.tm.base_opcode == 0xa8
b6f8c7c4
L
4000 || (i.tm.base_opcode == 0xf6
4001 && i.tm.extension_opcode == 0x0)))
4002 {
4003 /* Optimize: -Os:
4004 test $imm7, %r64/%r32/%r16 -> test $imm7, %r8
4005 */
4006 unsigned int base_regnum = i.op[1].regs->reg_num;
4007 if (flag_code == CODE_64BIT || base_regnum < 4)
4008 {
4009 i.types[1].bitfield.byte = 1;
4010 /* Ignore the suffix. */
4011 i.suffix = 0;
7697afb6
JB
4012 /* Convert to byte registers. */
4013 if (i.types[1].bitfield.word)
4014 j = 16;
4015 else if (i.types[1].bitfield.dword)
4016 j = 32;
4017 else
4018 j = 48;
4019 if (!(i.op[1].regs->reg_flags & RegRex) && base_regnum < 4)
4020 j += 8;
4021 i.op[1].regs -= j;
b6f8c7c4
L
4022 }
4023 }
4024 else if (flag_code == CODE_64BIT
72aea328 4025 && !is_any_vex_encoding (&i.tm)
d3d50934
L
4026 && ((i.types[1].bitfield.qword
4027 && i.reg_operands == 1
b6f8c7c4
L
4028 && i.imm_operands == 1
4029 && i.op[0].imms->X_op == O_constant
507916b8 4030 && ((i.tm.base_opcode == 0xb8
b6f8c7c4
L
4031 && i.tm.extension_opcode == None
4032 && fits_in_unsigned_long (i.op[0].imms->X_add_number))
4033 || (fits_in_imm31 (i.op[0].imms->X_add_number)
72aea328
JB
4034 && ((i.tm.base_opcode == 0x24
4035 || i.tm.base_opcode == 0xa8)
b6f8c7c4
L
4036 || (i.tm.base_opcode == 0x80
4037 && i.tm.extension_opcode == 0x4)
4038 || ((i.tm.base_opcode == 0xf6
507916b8 4039 || (i.tm.base_opcode | 1) == 0xc7)
b8364fa7
JB
4040 && i.tm.extension_opcode == 0x0)))
4041 || (fits_in_imm7 (i.op[0].imms->X_add_number)
4042 && i.tm.base_opcode == 0x83
4043 && i.tm.extension_opcode == 0x4)))
d3d50934
L
4044 || (i.types[0].bitfield.qword
4045 && ((i.reg_operands == 2
4046 && i.op[0].regs == i.op[1].regs
72aea328
JB
4047 && (i.tm.base_opcode == 0x30
4048 || i.tm.base_opcode == 0x28))
d3d50934
L
4049 || (i.reg_operands == 1
4050 && i.operands == 1
72aea328 4051 && i.tm.base_opcode == 0x30)))))
b6f8c7c4
L
4052 {
4053 /* Optimize: -O:
4054 andq $imm31, %r64 -> andl $imm31, %r32
b8364fa7 4055 andq $imm7, %r64 -> andl $imm7, %r32
b6f8c7c4
L
4056 testq $imm31, %r64 -> testl $imm31, %r32
4057 xorq %r64, %r64 -> xorl %r32, %r32
4058 subq %r64, %r64 -> subl %r32, %r32
4059 movq $imm31, %r64 -> movl $imm31, %r32
4060 movq $imm32, %r64 -> movl $imm32, %r32
4061 */
4062 i.tm.opcode_modifier.norex64 = 1;
507916b8 4063 if (i.tm.base_opcode == 0xb8 || (i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4064 {
4065 /* Handle
4066 movq $imm31, %r64 -> movl $imm31, %r32
4067 movq $imm32, %r64 -> movl $imm32, %r32
4068 */
4069 i.tm.operand_types[0].bitfield.imm32 = 1;
4070 i.tm.operand_types[0].bitfield.imm32s = 0;
4071 i.tm.operand_types[0].bitfield.imm64 = 0;
4072 i.types[0].bitfield.imm32 = 1;
4073 i.types[0].bitfield.imm32s = 0;
4074 i.types[0].bitfield.imm64 = 0;
4075 i.types[1].bitfield.dword = 1;
4076 i.types[1].bitfield.qword = 0;
507916b8 4077 if ((i.tm.base_opcode | 1) == 0xc7)
b6f8c7c4
L
4078 {
4079 /* Handle
4080 movq $imm31, %r64 -> movl $imm31, %r32
4081 */
507916b8 4082 i.tm.base_opcode = 0xb8;
b6f8c7c4 4083 i.tm.extension_opcode = None;
507916b8 4084 i.tm.opcode_modifier.w = 0;
b6f8c7c4
L
4085 i.tm.opcode_modifier.shortform = 1;
4086 i.tm.opcode_modifier.modrm = 0;
4087 }
4088 }
4089 }
5641ec01
JB
4090 else if (optimize > 1
4091 && !optimize_for_space
72aea328 4092 && !is_any_vex_encoding (&i.tm)
5641ec01
JB
4093 && i.reg_operands == 2
4094 && i.op[0].regs == i.op[1].regs
4095 && ((i.tm.base_opcode & ~(Opcode_D | 1)) == 0x8
4096 || (i.tm.base_opcode & ~(Opcode_D | 1)) == 0x20)
4097 && (flag_code != CODE_64BIT || !i.types[0].bitfield.dword))
4098 {
4099 /* Optimize: -O2:
4100 andb %rN, %rN -> testb %rN, %rN
4101 andw %rN, %rN -> testw %rN, %rN
4102 andq %rN, %rN -> testq %rN, %rN
4103 orb %rN, %rN -> testb %rN, %rN
4104 orw %rN, %rN -> testw %rN, %rN
4105 orq %rN, %rN -> testq %rN, %rN
4106
4107 and outside of 64-bit mode
4108
4109 andl %rN, %rN -> testl %rN, %rN
4110 orl %rN, %rN -> testl %rN, %rN
4111 */
4112 i.tm.base_opcode = 0x84 | (i.tm.base_opcode & 1);
4113 }
99112332 4114 else if (i.reg_operands == 3
b6f8c7c4
L
4115 && i.op[0].regs == i.op[1].regs
4116 && !i.types[2].bitfield.xmmword
4117 && (i.tm.opcode_modifier.vex
7a69eac3 4118 || ((!i.mask || i.mask->zeroing)
b6f8c7c4 4119 && !i.rounding
e771e7c9 4120 && is_evex_encoding (&i.tm)
80c34c38 4121 && (i.vec_encoding != vex_encoding_evex
dd22218c 4122 || cpu_arch_isa_flags.bitfield.cpuavx512vl
80c34c38 4123 || i.tm.cpu_flags.bitfield.cpuavx512vl
7091c612 4124 || (i.tm.operand_types[2].bitfield.zmmword
dd22218c 4125 && i.types[2].bitfield.ymmword))))
b6f8c7c4
L
4126 && ((i.tm.base_opcode == 0x55
4127 || i.tm.base_opcode == 0x6655
4128 || i.tm.base_opcode == 0x66df
4129 || i.tm.base_opcode == 0x57
4130 || i.tm.base_opcode == 0x6657
8305403a
L
4131 || i.tm.base_opcode == 0x66ef
4132 || i.tm.base_opcode == 0x66f8
4133 || i.tm.base_opcode == 0x66f9
4134 || i.tm.base_opcode == 0x66fa
1424ad86
JB
4135 || i.tm.base_opcode == 0x66fb
4136 || i.tm.base_opcode == 0x42
4137 || i.tm.base_opcode == 0x6642
4138 || i.tm.base_opcode == 0x47
4139 || i.tm.base_opcode == 0x6647)
b6f8c7c4
L
4140 && i.tm.extension_opcode == None))
4141 {
99112332 4142 /* Optimize: -O1:
8305403a
L
4143 VOP, one of vandnps, vandnpd, vxorps, vxorpd, vpsubb, vpsubd,
4144 vpsubq and vpsubw:
b6f8c7c4
L
4145 EVEX VOP %zmmM, %zmmM, %zmmN
4146 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4147 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4148 EVEX VOP %ymmM, %ymmM, %ymmN
4149 -> VEX VOP %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4150 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4151 VEX VOP %ymmM, %ymmM, %ymmN
4152 -> VEX VOP %xmmM, %xmmM, %xmmN
4153 VOP, one of vpandn and vpxor:
4154 VEX VOP %ymmM, %ymmM, %ymmN
4155 -> VEX VOP %xmmM, %xmmM, %xmmN
4156 VOP, one of vpandnd and vpandnq:
4157 EVEX VOP %zmmM, %zmmM, %zmmN
4158 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4159 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4160 EVEX VOP %ymmM, %ymmM, %ymmN
4161 -> VEX vpandn %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4162 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4163 VOP, one of vpxord and vpxorq:
4164 EVEX VOP %zmmM, %zmmM, %zmmN
4165 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4166 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
b6f8c7c4
L
4167 EVEX VOP %ymmM, %ymmM, %ymmN
4168 -> VEX vpxor %xmmM, %xmmM, %xmmN (M and N < 16)
99112332 4169 -> EVEX VOP %xmmM, %xmmM, %xmmN (M || N >= 16) (-O2)
1424ad86
JB
4170 VOP, one of kxord and kxorq:
4171 VEX VOP %kM, %kM, %kN
4172 -> VEX kxorw %kM, %kM, %kN
4173 VOP, one of kandnd and kandnq:
4174 VEX VOP %kM, %kM, %kN
4175 -> VEX kandnw %kM, %kM, %kN
b6f8c7c4 4176 */
e771e7c9 4177 if (is_evex_encoding (&i.tm))
b6f8c7c4 4178 {
7b1d7ca1 4179 if (i.vec_encoding != vex_encoding_evex)
b6f8c7c4
L
4180 {
4181 i.tm.opcode_modifier.vex = VEX128;
4182 i.tm.opcode_modifier.vexw = VEXW0;
4183 i.tm.opcode_modifier.evex = 0;
4184 }
7b1d7ca1 4185 else if (optimize > 1)
dd22218c
L
4186 i.tm.opcode_modifier.evex = EVEX128;
4187 else
4188 return;
b6f8c7c4 4189 }
f74a6307 4190 else if (i.tm.operand_types[0].bitfield.class == RegMask)
1424ad86
JB
4191 {
4192 i.tm.base_opcode &= 0xff;
4193 i.tm.opcode_modifier.vexw = VEXW0;
4194 }
b6f8c7c4
L
4195 else
4196 i.tm.opcode_modifier.vex = VEX128;
4197
4198 if (i.tm.opcode_modifier.vex)
4199 for (j = 0; j < 3; j++)
4200 {
4201 i.types[j].bitfield.xmmword = 1;
4202 i.types[j].bitfield.ymmword = 0;
4203 }
4204 }
392a5972 4205 else if (i.vec_encoding != vex_encoding_evex
97ed31ae 4206 && !i.types[0].bitfield.zmmword
392a5972 4207 && !i.types[1].bitfield.zmmword
97ed31ae 4208 && !i.mask
a0a1771e 4209 && !i.broadcast
97ed31ae 4210 && is_evex_encoding (&i.tm)
392a5972
L
4211 && ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0x666f
4212 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf36f
a0a1771e
JB
4213 || (i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f
4214 || (i.tm.base_opcode & ~4) == 0x66db
4215 || (i.tm.base_opcode & ~4) == 0x66eb)
97ed31ae
L
4216 && i.tm.extension_opcode == None)
4217 {
4218 /* Optimize: -O1:
4219 VOP, one of vmovdqa32, vmovdqa64, vmovdqu8, vmovdqu16,
4220 vmovdqu32 and vmovdqu64:
4221 EVEX VOP %xmmM, %xmmN
4222 -> VEX vmovdqa|vmovdqu %xmmM, %xmmN (M and N < 16)
4223 EVEX VOP %ymmM, %ymmN
4224 -> VEX vmovdqa|vmovdqu %ymmM, %ymmN (M and N < 16)
4225 EVEX VOP %xmmM, mem
4226 -> VEX vmovdqa|vmovdqu %xmmM, mem (M < 16)
4227 EVEX VOP %ymmM, mem
4228 -> VEX vmovdqa|vmovdqu %ymmM, mem (M < 16)
4229 EVEX VOP mem, %xmmN
4230 -> VEX mvmovdqa|vmovdquem, %xmmN (N < 16)
4231 EVEX VOP mem, %ymmN
4232 -> VEX vmovdqa|vmovdqu mem, %ymmN (N < 16)
a0a1771e
JB
4233 VOP, one of vpand, vpandn, vpor, vpxor:
4234 EVEX VOP{d,q} %xmmL, %xmmM, %xmmN
4235 -> VEX VOP %xmmL, %xmmM, %xmmN (L, M, and N < 16)
4236 EVEX VOP{d,q} %ymmL, %ymmM, %ymmN
4237 -> VEX VOP %ymmL, %ymmM, %ymmN (L, M, and N < 16)
4238 EVEX VOP{d,q} mem, %xmmM, %xmmN
4239 -> VEX VOP mem, %xmmM, %xmmN (M and N < 16)
4240 EVEX VOP{d,q} mem, %ymmM, %ymmN
4241 -> VEX VOP mem, %ymmM, %ymmN (M and N < 16)
97ed31ae 4242 */
a0a1771e 4243 for (j = 0; j < i.operands; j++)
392a5972
L
4244 if (operand_type_check (i.types[j], disp)
4245 && i.op[j].disps->X_op == O_constant)
4246 {
4247 /* Since the VEX prefix has 2 or 3 bytes, the EVEX prefix
4248 has 4 bytes, EVEX Disp8 has 1 byte and VEX Disp32 has 4
4249 bytes, we choose EVEX Disp8 over VEX Disp32. */
4250 int evex_disp8, vex_disp8;
4251 unsigned int memshift = i.memshift;
4252 offsetT n = i.op[j].disps->X_add_number;
4253
4254 evex_disp8 = fits_in_disp8 (n);
4255 i.memshift = 0;
4256 vex_disp8 = fits_in_disp8 (n);
4257 if (evex_disp8 != vex_disp8)
4258 {
4259 i.memshift = memshift;
4260 return;
4261 }
4262
4263 i.types[j].bitfield.disp8 = vex_disp8;
4264 break;
4265 }
4266 if ((i.tm.base_opcode & ~Opcode_SIMD_IntD) == 0xf26f)
4267 i.tm.base_opcode ^= 0xf36f ^ 0xf26f;
97ed31ae
L
4268 i.tm.opcode_modifier.vex
4269 = i.types[0].bitfield.ymmword ? VEX256 : VEX128;
4270 i.tm.opcode_modifier.vexw = VEXW0;
79dec6b7
JB
4271 /* VPAND, VPOR, and VPXOR are commutative. */
4272 if (i.reg_operands == 3 && i.tm.base_opcode != 0x66df)
4273 i.tm.opcode_modifier.commutative = 1;
97ed31ae
L
4274 i.tm.opcode_modifier.evex = 0;
4275 i.tm.opcode_modifier.masking = 0;
a0a1771e 4276 i.tm.opcode_modifier.broadcast = 0;
97ed31ae
L
4277 i.tm.opcode_modifier.disp8memshift = 0;
4278 i.memshift = 0;
a0a1771e
JB
4279 if (j < i.operands)
4280 i.types[j].bitfield.disp8
4281 = fits_in_disp8 (i.op[j].disps->X_add_number);
97ed31ae 4282 }
b6f8c7c4
L
4283}
4284
252b5132
RH
4285/* This is the guts of the machine-dependent assembler. LINE points to a
4286 machine dependent instruction. This function is supposed to emit
4287 the frags/bytes it assembles to. */
4288
4289void
65da13b5 4290md_assemble (char *line)
252b5132 4291{
40fb9820 4292 unsigned int j;
83b16ac6 4293 char mnemonic[MAX_MNEM_SIZE], mnem_suffix;
d3ce72d0 4294 const insn_template *t;
252b5132 4295
47926f60 4296 /* Initialize globals. */
252b5132
RH
4297 memset (&i, '\0', sizeof (i));
4298 for (j = 0; j < MAX_OPERANDS; j++)
1ae12ab7 4299 i.reloc[j] = NO_RELOC;
252b5132
RH
4300 memset (disp_expressions, '\0', sizeof (disp_expressions));
4301 memset (im_expressions, '\0', sizeof (im_expressions));
ce8a8b2f 4302 save_stack_p = save_stack;
252b5132
RH
4303
4304 /* First parse an instruction mnemonic & call i386_operand for the operands.
4305 We assume that the scrubber has arranged it so that line[0] is the valid
47926f60 4306 start of a (possibly prefixed) mnemonic. */
252b5132 4307
29b0f896
AM
4308 line = parse_insn (line, mnemonic);
4309 if (line == NULL)
4310 return;
83b16ac6 4311 mnem_suffix = i.suffix;
252b5132 4312
29b0f896 4313 line = parse_operands (line, mnemonic);
ee86248c 4314 this_operand = -1;
8325cc63
JB
4315 xfree (i.memop1_string);
4316 i.memop1_string = NULL;
29b0f896
AM
4317 if (line == NULL)
4318 return;
252b5132 4319
29b0f896
AM
4320 /* Now we've parsed the mnemonic into a set of templates, and have the
4321 operands at hand. */
4322
4323 /* All intel opcodes have reversed operands except for "bound" and
4324 "enter". We also don't reverse intersegment "jmp" and "call"
4325 instructions with 2 immediate operands so that the immediate segment
050dfa73 4326 precedes the offset, as it does when in AT&T mode. */
4d456e3d
L
4327 if (intel_syntax
4328 && i.operands > 1
29b0f896 4329 && (strcmp (mnemonic, "bound") != 0)
30123838 4330 && (strcmp (mnemonic, "invlpga") != 0)
40fb9820
L
4331 && !(operand_type_check (i.types[0], imm)
4332 && operand_type_check (i.types[1], imm)))
29b0f896
AM
4333 swap_operands ();
4334
ec56d5c0
JB
4335 /* The order of the immediates should be reversed
4336 for 2 immediates extrq and insertq instructions */
4337 if (i.imm_operands == 2
4338 && (strcmp (mnemonic, "extrq") == 0
4339 || strcmp (mnemonic, "insertq") == 0))
4340 swap_2_operands (0, 1);
4341
29b0f896
AM
4342 if (i.imm_operands)
4343 optimize_imm ();
4344
b300c311
L
4345 /* Don't optimize displacement for movabs since it only takes 64bit
4346 displacement. */
4347 if (i.disp_operands
a501d77e 4348 && i.disp_encoding != disp_encoding_32bit
862be3fb
L
4349 && (flag_code != CODE_64BIT
4350 || strcmp (mnemonic, "movabs") != 0))
4351 optimize_disp ();
29b0f896
AM
4352
4353 /* Next, we find a template that matches the given insn,
4354 making sure the overlap of the given operands types is consistent
4355 with the template operand types. */
252b5132 4356
83b16ac6 4357 if (!(t = match_template (mnem_suffix)))
29b0f896 4358 return;
252b5132 4359
7bab8ab5 4360 if (sse_check != check_none
81f8a913 4361 && !i.tm.opcode_modifier.noavx
6e3e5c9e 4362 && !i.tm.cpu_flags.bitfield.cpuavx
569d50f1 4363 && !i.tm.cpu_flags.bitfield.cpuavx512f
daf50ae7
L
4364 && (i.tm.cpu_flags.bitfield.cpusse
4365 || i.tm.cpu_flags.bitfield.cpusse2
4366 || i.tm.cpu_flags.bitfield.cpusse3
4367 || i.tm.cpu_flags.bitfield.cpussse3
4368 || i.tm.cpu_flags.bitfield.cpusse4_1
6e3e5c9e 4369 || i.tm.cpu_flags.bitfield.cpusse4_2
569d50f1 4370 || i.tm.cpu_flags.bitfield.cpusse4a
6e3e5c9e
JB
4371 || i.tm.cpu_flags.bitfield.cpupclmul
4372 || i.tm.cpu_flags.bitfield.cpuaes
569d50f1 4373 || i.tm.cpu_flags.bitfield.cpusha
6e3e5c9e 4374 || i.tm.cpu_flags.bitfield.cpugfni))
daf50ae7 4375 {
7bab8ab5 4376 (sse_check == check_warning
daf50ae7
L
4377 ? as_warn
4378 : as_bad) (_("SSE instruction `%s' is used"), i.tm.name);
4379 }
4380
321fd21e
L
4381 /* Zap movzx and movsx suffix. The suffix has been set from
4382 "word ptr" or "byte ptr" on the source operand in Intel syntax
4383 or extracted from mnemonic in AT&T syntax. But we'll use
4384 the destination register to choose the suffix for encoding. */
4385 if ((i.tm.base_opcode & ~9) == 0x0fb6)
cd61ebfe 4386 {
321fd21e
L
4387 /* In Intel syntax, there must be a suffix. In AT&T syntax, if
4388 there is no suffix, the default will be byte extension. */
4389 if (i.reg_operands != 2
4390 && !i.suffix
7ab9ffdd 4391 && intel_syntax)
321fd21e
L
4392 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
4393
4394 i.suffix = 0;
cd61ebfe 4395 }
24eab124 4396
40fb9820 4397 if (i.tm.opcode_modifier.fwait)
29b0f896
AM
4398 if (!add_prefix (FWAIT_OPCODE))
4399 return;
252b5132 4400
d5de92cf
L
4401 /* Check if REP prefix is OK. */
4402 if (i.rep_prefix && !i.tm.opcode_modifier.repprefixok)
4403 {
4404 as_bad (_("invalid instruction `%s' after `%s'"),
4405 i.tm.name, i.rep_prefix);
4406 return;
4407 }
4408
c1ba0266
L
4409 /* Check for lock without a lockable instruction. Destination operand
4410 must be memory unless it is xchg (0x86). */
c32fa91d
L
4411 if (i.prefix[LOCK_PREFIX]
4412 && (!i.tm.opcode_modifier.islockable
c1ba0266
L
4413 || i.mem_operands == 0
4414 || (i.tm.base_opcode != 0x86
8dc0818e 4415 && !(i.flags[i.operands - 1] & Operand_Mem))))
c32fa91d
L
4416 {
4417 as_bad (_("expecting lockable instruction after `lock'"));
4418 return;
4419 }
4420
7a8655d2
JB
4421 /* Check for data size prefix on VEX/XOP/EVEX encoded insns. */
4422 if (i.prefix[DATA_PREFIX] && is_any_vex_encoding (&i.tm))
4423 {
4424 as_bad (_("data size prefix invalid with `%s'"), i.tm.name);
4425 return;
4426 }
4427
42164a71 4428 /* Check if HLE prefix is OK. */
165de32a 4429 if (i.hle_prefix && !check_hle ())
42164a71
L
4430 return;
4431
7e8b059b
L
4432 /* Check BND prefix. */
4433 if (i.bnd_prefix && !i.tm.opcode_modifier.bndprefixok)
4434 as_bad (_("expecting valid branch instruction after `bnd'"));
4435
04ef582a 4436 /* Check NOTRACK prefix. */
9fef80d6
L
4437 if (i.notrack_prefix && !i.tm.opcode_modifier.notrackprefixok)
4438 as_bad (_("expecting indirect branch instruction after `notrack'"));
04ef582a 4439
327e8c42
JB
4440 if (i.tm.cpu_flags.bitfield.cpumpx)
4441 {
4442 if (flag_code == CODE_64BIT && i.prefix[ADDR_PREFIX])
4443 as_bad (_("32-bit address isn't allowed in 64-bit MPX instructions."));
4444 else if (flag_code != CODE_16BIT
4445 ? i.prefix[ADDR_PREFIX]
4446 : i.mem_operands && !i.prefix[ADDR_PREFIX])
4447 as_bad (_("16-bit address isn't allowed in MPX instructions"));
4448 }
7e8b059b
L
4449
4450 /* Insert BND prefix. */
76d3a78a
JB
4451 if (add_bnd_prefix && i.tm.opcode_modifier.bndprefixok)
4452 {
4453 if (!i.prefix[BND_PREFIX])
4454 add_prefix (BND_PREFIX_OPCODE);
4455 else if (i.prefix[BND_PREFIX] != BND_PREFIX_OPCODE)
4456 {
4457 as_warn (_("replacing `rep'/`repe' prefix by `bnd'"));
4458 i.prefix[BND_PREFIX] = BND_PREFIX_OPCODE;
4459 }
4460 }
7e8b059b 4461
29b0f896 4462 /* Check string instruction segment overrides. */
51c8edf6 4463 if (i.tm.opcode_modifier.isstring >= IS_STRING_ES_OP0)
29b0f896 4464 {
51c8edf6 4465 gas_assert (i.mem_operands);
29b0f896 4466 if (!check_string ())
5dd0794d 4467 return;
fc0763e6 4468 i.disp_operands = 0;
29b0f896 4469 }
5dd0794d 4470
b6f8c7c4
L
4471 if (optimize && !i.no_optimize && i.tm.opcode_modifier.optimize)
4472 optimize_encoding ();
4473
29b0f896
AM
4474 if (!process_suffix ())
4475 return;
e413e4e9 4476
bc0844ae
L
4477 /* Update operand types. */
4478 for (j = 0; j < i.operands; j++)
4479 i.types[j] = operand_type_and (i.types[j], i.tm.operand_types[j]);
4480
29b0f896
AM
4481 /* Make still unresolved immediate matches conform to size of immediate
4482 given in i.suffix. */
4483 if (!finalize_imm ())
4484 return;
252b5132 4485
40fb9820 4486 if (i.types[0].bitfield.imm1)
29b0f896 4487 i.imm_operands = 0; /* kludge for shift insns. */
252b5132 4488
9afe6eb8
L
4489 /* We only need to check those implicit registers for instructions
4490 with 3 operands or less. */
4491 if (i.operands <= 3)
4492 for (j = 0; j < i.operands; j++)
75e5731b
JB
4493 if (i.types[j].bitfield.instance != InstanceNone
4494 && !i.types[j].bitfield.xmmword)
9afe6eb8 4495 i.reg_operands--;
40fb9820 4496
c0f3af97
L
4497 /* ImmExt should be processed after SSE2AVX. */
4498 if (!i.tm.opcode_modifier.sse2avx
4499 && i.tm.opcode_modifier.immext)
65da13b5 4500 process_immext ();
252b5132 4501
29b0f896
AM
4502 /* For insns with operands there are more diddles to do to the opcode. */
4503 if (i.operands)
4504 {
4505 if (!process_operands ())
4506 return;
4507 }
40fb9820 4508 else if (!quiet_warnings && i.tm.opcode_modifier.ugh)
29b0f896
AM
4509 {
4510 /* UnixWare fsub no args is alias for fsubp, fadd -> faddp, etc. */
4511 as_warn (_("translating to `%sp'"), i.tm.name);
4512 }
252b5132 4513
7a8655d2 4514 if (is_any_vex_encoding (&i.tm))
9e5e5283 4515 {
c1dc7af5 4516 if (!cpu_arch_flags.bitfield.cpui286)
9e5e5283 4517 {
c1dc7af5 4518 as_bad (_("instruction `%s' isn't supported outside of protected mode."),
9e5e5283
L
4519 i.tm.name);
4520 return;
4521 }
c0f3af97 4522
9e5e5283
L
4523 if (i.tm.opcode_modifier.vex)
4524 build_vex_prefix (t);
4525 else
4526 build_evex_prefix ();
4527 }
43234a1e 4528
5dd85c99
SP
4529 /* Handle conversion of 'int $3' --> special int3 insn. XOP or FMA4
4530 instructions may define INT_OPCODE as well, so avoid this corner
4531 case for those instructions that use MODRM. */
4532 if (i.tm.base_opcode == INT_OPCODE
a6461c02
SP
4533 && !i.tm.opcode_modifier.modrm
4534 && i.op[0].imms->X_add_number == 3)
29b0f896
AM
4535 {
4536 i.tm.base_opcode = INT3_OPCODE;
4537 i.imm_operands = 0;
4538 }
252b5132 4539
0cfa3eb3
JB
4540 if ((i.tm.opcode_modifier.jump == JUMP
4541 || i.tm.opcode_modifier.jump == JUMP_BYTE
4542 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896
AM
4543 && i.op[0].disps->X_op == O_constant)
4544 {
4545 /* Convert "jmp constant" (and "call constant") to a jump (call) to
4546 the absolute address given by the constant. Since ix86 jumps and
4547 calls are pc relative, we need to generate a reloc. */
4548 i.op[0].disps->X_add_symbol = &abs_symbol;
4549 i.op[0].disps->X_op = O_symbol;
4550 }
252b5132 4551
40fb9820 4552 if (i.tm.opcode_modifier.rex64)
161a04f6 4553 i.rex |= REX_W;
252b5132 4554
29b0f896
AM
4555 /* For 8 bit registers we need an empty rex prefix. Also if the
4556 instruction already has a prefix, we need to convert old
4557 registers to new ones. */
773f551c 4558
bab6aec1 4559 if ((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte
29b0f896 4560 && (i.op[0].regs->reg_flags & RegRex64) != 0)
bab6aec1 4561 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte
29b0f896 4562 && (i.op[1].regs->reg_flags & RegRex64) != 0)
bab6aec1
JB
4563 || (((i.types[0].bitfield.class == Reg && i.types[0].bitfield.byte)
4564 || (i.types[1].bitfield.class == Reg && i.types[1].bitfield.byte))
29b0f896
AM
4565 && i.rex != 0))
4566 {
4567 int x;
726c5dcd 4568
29b0f896
AM
4569 i.rex |= REX_OPCODE;
4570 for (x = 0; x < 2; x++)
4571 {
4572 /* Look for 8 bit operand that uses old registers. */
bab6aec1 4573 if (i.types[x].bitfield.class == Reg && i.types[x].bitfield.byte
29b0f896 4574 && (i.op[x].regs->reg_flags & RegRex64) == 0)
773f551c 4575 {
3f93af61 4576 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
29b0f896
AM
4577 /* In case it is "hi" register, give up. */
4578 if (i.op[x].regs->reg_num > 3)
a540244d 4579 as_bad (_("can't encode register '%s%s' in an "
4eed87de 4580 "instruction requiring REX prefix."),
a540244d 4581 register_prefix, i.op[x].regs->reg_name);
773f551c 4582
29b0f896
AM
4583 /* Otherwise it is equivalent to the extended register.
4584 Since the encoding doesn't change this is merely
4585 cosmetic cleanup for debug output. */
4586
4587 i.op[x].regs = i.op[x].regs + 8;
773f551c 4588 }
29b0f896
AM
4589 }
4590 }
773f551c 4591
6b6b6807
L
4592 if (i.rex == 0 && i.rex_encoding)
4593 {
4594 /* Check if we can add a REX_OPCODE byte. Look for 8 bit operand
3f93af61 4595 that uses legacy register. If it is "hi" register, don't add
6b6b6807
L
4596 the REX_OPCODE byte. */
4597 int x;
4598 for (x = 0; x < 2; x++)
bab6aec1 4599 if (i.types[x].bitfield.class == Reg
6b6b6807
L
4600 && i.types[x].bitfield.byte
4601 && (i.op[x].regs->reg_flags & RegRex64) == 0
4602 && i.op[x].regs->reg_num > 3)
4603 {
3f93af61 4604 gas_assert (!(i.op[x].regs->reg_flags & RegRex));
6b6b6807
L
4605 i.rex_encoding = FALSE;
4606 break;
4607 }
4608
4609 if (i.rex_encoding)
4610 i.rex = REX_OPCODE;
4611 }
4612
7ab9ffdd 4613 if (i.rex != 0)
29b0f896
AM
4614 add_prefix (REX_OPCODE | i.rex);
4615
4616 /* We are ready to output the insn. */
4617 output_insn ();
e379e5f3
L
4618
4619 last_insn.seg = now_seg;
4620
4621 if (i.tm.opcode_modifier.isprefix)
4622 {
4623 last_insn.kind = last_insn_prefix;
4624 last_insn.name = i.tm.name;
4625 last_insn.file = as_where (&last_insn.line);
4626 }
4627 else
4628 last_insn.kind = last_insn_other;
29b0f896
AM
4629}
4630
4631static char *
e3bb37b5 4632parse_insn (char *line, char *mnemonic)
29b0f896
AM
4633{
4634 char *l = line;
4635 char *token_start = l;
4636 char *mnem_p;
5c6af06e 4637 int supported;
d3ce72d0 4638 const insn_template *t;
b6169b20 4639 char *dot_p = NULL;
29b0f896 4640
29b0f896
AM
4641 while (1)
4642 {
4643 mnem_p = mnemonic;
4644 while ((*mnem_p = mnemonic_chars[(unsigned char) *l]) != 0)
4645 {
b6169b20
L
4646 if (*mnem_p == '.')
4647 dot_p = mnem_p;
29b0f896
AM
4648 mnem_p++;
4649 if (mnem_p >= mnemonic + MAX_MNEM_SIZE)
45288df1 4650 {
29b0f896
AM
4651 as_bad (_("no such instruction: `%s'"), token_start);
4652 return NULL;
4653 }
4654 l++;
4655 }
4656 if (!is_space_char (*l)
4657 && *l != END_OF_INSN
e44823cf
JB
4658 && (intel_syntax
4659 || (*l != PREFIX_SEPARATOR
4660 && *l != ',')))
29b0f896
AM
4661 {
4662 as_bad (_("invalid character %s in mnemonic"),
4663 output_invalid (*l));
4664 return NULL;
4665 }
4666 if (token_start == l)
4667 {
e44823cf 4668 if (!intel_syntax && *l == PREFIX_SEPARATOR)
29b0f896
AM
4669 as_bad (_("expecting prefix; got nothing"));
4670 else
4671 as_bad (_("expecting mnemonic; got nothing"));
4672 return NULL;
4673 }
45288df1 4674
29b0f896 4675 /* Look up instruction (or prefix) via hash table. */
d3ce72d0 4676 current_templates = (const templates *) hash_find (op_hash, mnemonic);
47926f60 4677
29b0f896
AM
4678 if (*l != END_OF_INSN
4679 && (!is_space_char (*l) || l[1] != END_OF_INSN)
4680 && current_templates
40fb9820 4681 && current_templates->start->opcode_modifier.isprefix)
29b0f896 4682 {
c6fb90c8 4683 if (!cpu_flags_check_cpu64 (current_templates->start->cpu_flags))
2dd88dca
JB
4684 {
4685 as_bad ((flag_code != CODE_64BIT
4686 ? _("`%s' is only supported in 64-bit mode")
4687 : _("`%s' is not supported in 64-bit mode")),
4688 current_templates->start->name);
4689 return NULL;
4690 }
29b0f896
AM
4691 /* If we are in 16-bit mode, do not allow addr16 or data16.
4692 Similarly, in 32-bit mode, do not allow addr32 or data32. */
673fe0f0
JB
4693 if ((current_templates->start->opcode_modifier.size == SIZE16
4694 || current_templates->start->opcode_modifier.size == SIZE32)
29b0f896 4695 && flag_code != CODE_64BIT
673fe0f0 4696 && ((current_templates->start->opcode_modifier.size == SIZE32)
29b0f896
AM
4697 ^ (flag_code == CODE_16BIT)))
4698 {
4699 as_bad (_("redundant %s prefix"),
4700 current_templates->start->name);
4701 return NULL;
45288df1 4702 }
86fa6981 4703 if (current_templates->start->opcode_length == 0)
29b0f896 4704 {
86fa6981
L
4705 /* Handle pseudo prefixes. */
4706 switch (current_templates->start->base_opcode)
4707 {
4708 case 0x0:
4709 /* {disp8} */
4710 i.disp_encoding = disp_encoding_8bit;
4711 break;
4712 case 0x1:
4713 /* {disp32} */
4714 i.disp_encoding = disp_encoding_32bit;
4715 break;
4716 case 0x2:
4717 /* {load} */
4718 i.dir_encoding = dir_encoding_load;
4719 break;
4720 case 0x3:
4721 /* {store} */
4722 i.dir_encoding = dir_encoding_store;
4723 break;
4724 case 0x4:
42e04b36
L
4725 /* {vex} */
4726 i.vec_encoding = vex_encoding_vex;
86fa6981
L
4727 break;
4728 case 0x5:
4729 /* {vex3} */
4730 i.vec_encoding = vex_encoding_vex3;
4731 break;
4732 case 0x6:
4733 /* {evex} */
4734 i.vec_encoding = vex_encoding_evex;
4735 break;
6b6b6807
L
4736 case 0x7:
4737 /* {rex} */
4738 i.rex_encoding = TRUE;
4739 break;
b6f8c7c4
L
4740 case 0x8:
4741 /* {nooptimize} */
4742 i.no_optimize = TRUE;
4743 break;
86fa6981
L
4744 default:
4745 abort ();
4746 }
4747 }
4748 else
4749 {
4750 /* Add prefix, checking for repeated prefixes. */
4e9ac44a 4751 switch (add_prefix (current_templates->start->base_opcode))
86fa6981 4752 {
4e9ac44a
L
4753 case PREFIX_EXIST:
4754 return NULL;
4755 case PREFIX_DS:
d777820b 4756 if (current_templates->start->cpu_flags.bitfield.cpuibt)
4e9ac44a
L
4757 i.notrack_prefix = current_templates->start->name;
4758 break;
4759 case PREFIX_REP:
4760 if (current_templates->start->cpu_flags.bitfield.cpuhle)
4761 i.hle_prefix = current_templates->start->name;
4762 else if (current_templates->start->cpu_flags.bitfield.cpumpx)
4763 i.bnd_prefix = current_templates->start->name;
4764 else
4765 i.rep_prefix = current_templates->start->name;
4766 break;
4767 default:
4768 break;
86fa6981 4769 }
29b0f896
AM
4770 }
4771 /* Skip past PREFIX_SEPARATOR and reset token_start. */
4772 token_start = ++l;
4773 }
4774 else
4775 break;
4776 }
45288df1 4777
30a55f88 4778 if (!current_templates)
b6169b20 4779 {
07d5e953
JB
4780 /* Deprecated functionality (new code should use pseudo-prefixes instead):
4781 Check if we should swap operand or force 32bit displacement in
f8a5c266 4782 encoding. */
30a55f88 4783 if (mnem_p - 2 == dot_p && dot_p[1] == 's')
64c49ab3 4784 i.dir_encoding = dir_encoding_swap;
8d63c93e 4785 else if (mnem_p - 3 == dot_p
a501d77e
L
4786 && dot_p[1] == 'd'
4787 && dot_p[2] == '8')
4788 i.disp_encoding = disp_encoding_8bit;
8d63c93e 4789 else if (mnem_p - 4 == dot_p
f8a5c266
L
4790 && dot_p[1] == 'd'
4791 && dot_p[2] == '3'
4792 && dot_p[3] == '2')
a501d77e 4793 i.disp_encoding = disp_encoding_32bit;
30a55f88
L
4794 else
4795 goto check_suffix;
4796 mnem_p = dot_p;
4797 *dot_p = '\0';
d3ce72d0 4798 current_templates = (const templates *) hash_find (op_hash, mnemonic);
b6169b20
L
4799 }
4800
29b0f896
AM
4801 if (!current_templates)
4802 {
b6169b20 4803check_suffix:
1c529385 4804 if (mnem_p > mnemonic)
29b0f896 4805 {
1c529385
LH
4806 /* See if we can get a match by trimming off a suffix. */
4807 switch (mnem_p[-1])
29b0f896 4808 {
1c529385
LH
4809 case WORD_MNEM_SUFFIX:
4810 if (intel_syntax && (intel_float_operand (mnemonic) & 2))
29b0f896
AM
4811 i.suffix = SHORT_MNEM_SUFFIX;
4812 else
1c529385
LH
4813 /* Fall through. */
4814 case BYTE_MNEM_SUFFIX:
4815 case QWORD_MNEM_SUFFIX:
4816 i.suffix = mnem_p[-1];
29b0f896 4817 mnem_p[-1] = '\0';
d3ce72d0 4818 current_templates = (const templates *) hash_find (op_hash,
1c529385
LH
4819 mnemonic);
4820 break;
4821 case SHORT_MNEM_SUFFIX:
4822 case LONG_MNEM_SUFFIX:
4823 if (!intel_syntax)
4824 {
4825 i.suffix = mnem_p[-1];
4826 mnem_p[-1] = '\0';
4827 current_templates = (const templates *) hash_find (op_hash,
4828 mnemonic);
4829 }
4830 break;
4831
4832 /* Intel Syntax. */
4833 case 'd':
4834 if (intel_syntax)
4835 {
4836 if (intel_float_operand (mnemonic) == 1)
4837 i.suffix = SHORT_MNEM_SUFFIX;
4838 else
4839 i.suffix = LONG_MNEM_SUFFIX;
4840 mnem_p[-1] = '\0';
4841 current_templates = (const templates *) hash_find (op_hash,
4842 mnemonic);
4843 }
4844 break;
29b0f896 4845 }
29b0f896 4846 }
1c529385 4847
29b0f896
AM
4848 if (!current_templates)
4849 {
4850 as_bad (_("no such instruction: `%s'"), token_start);
4851 return NULL;
4852 }
4853 }
252b5132 4854
0cfa3eb3
JB
4855 if (current_templates->start->opcode_modifier.jump == JUMP
4856 || current_templates->start->opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
4857 {
4858 /* Check for a branch hint. We allow ",pt" and ",pn" for
4859 predict taken and predict not taken respectively.
4860 I'm not sure that branch hints actually do anything on loop
4861 and jcxz insns (JumpByte) for current Pentium4 chips. They
4862 may work in the future and it doesn't hurt to accept them
4863 now. */
4864 if (l[0] == ',' && l[1] == 'p')
4865 {
4866 if (l[2] == 't')
4867 {
4868 if (!add_prefix (DS_PREFIX_OPCODE))
4869 return NULL;
4870 l += 3;
4871 }
4872 else if (l[2] == 'n')
4873 {
4874 if (!add_prefix (CS_PREFIX_OPCODE))
4875 return NULL;
4876 l += 3;
4877 }
4878 }
4879 }
4880 /* Any other comma loses. */
4881 if (*l == ',')
4882 {
4883 as_bad (_("invalid character %s in mnemonic"),
4884 output_invalid (*l));
4885 return NULL;
4886 }
252b5132 4887
29b0f896 4888 /* Check if instruction is supported on specified architecture. */
5c6af06e
JB
4889 supported = 0;
4890 for (t = current_templates->start; t < current_templates->end; ++t)
4891 {
c0f3af97
L
4892 supported |= cpu_flags_match (t);
4893 if (supported == CPU_FLAGS_PERFECT_MATCH)
548d0ee6
JB
4894 {
4895 if (!cpu_arch_flags.bitfield.cpui386 && (flag_code != CODE_16BIT))
4896 as_warn (_("use .code16 to ensure correct addressing mode"));
3629bb00 4897
548d0ee6
JB
4898 return l;
4899 }
29b0f896 4900 }
3629bb00 4901
548d0ee6
JB
4902 if (!(supported & CPU_FLAGS_64BIT_MATCH))
4903 as_bad (flag_code == CODE_64BIT
4904 ? _("`%s' is not supported in 64-bit mode")
4905 : _("`%s' is only supported in 64-bit mode"),
4906 current_templates->start->name);
4907 else
4908 as_bad (_("`%s' is not supported on `%s%s'"),
4909 current_templates->start->name,
4910 cpu_arch_name ? cpu_arch_name : default_arch,
4911 cpu_sub_arch_name ? cpu_sub_arch_name : "");
252b5132 4912
548d0ee6 4913 return NULL;
29b0f896 4914}
252b5132 4915
29b0f896 4916static char *
e3bb37b5 4917parse_operands (char *l, const char *mnemonic)
29b0f896
AM
4918{
4919 char *token_start;
3138f287 4920
29b0f896
AM
4921 /* 1 if operand is pending after ','. */
4922 unsigned int expecting_operand = 0;
252b5132 4923
29b0f896
AM
4924 /* Non-zero if operand parens not balanced. */
4925 unsigned int paren_not_balanced;
4926
4927 while (*l != END_OF_INSN)
4928 {
4929 /* Skip optional white space before operand. */
4930 if (is_space_char (*l))
4931 ++l;
d02603dc 4932 if (!is_operand_char (*l) && *l != END_OF_INSN && *l != '"')
29b0f896
AM
4933 {
4934 as_bad (_("invalid character %s before operand %d"),
4935 output_invalid (*l),
4936 i.operands + 1);
4937 return NULL;
4938 }
d02603dc 4939 token_start = l; /* After white space. */
29b0f896
AM
4940 paren_not_balanced = 0;
4941 while (paren_not_balanced || *l != ',')
4942 {
4943 if (*l == END_OF_INSN)
4944 {
4945 if (paren_not_balanced)
4946 {
4947 if (!intel_syntax)
4948 as_bad (_("unbalanced parenthesis in operand %d."),
4949 i.operands + 1);
4950 else
4951 as_bad (_("unbalanced brackets in operand %d."),
4952 i.operands + 1);
4953 return NULL;
4954 }
4955 else
4956 break; /* we are done */
4957 }
d02603dc 4958 else if (!is_operand_char (*l) && !is_space_char (*l) && *l != '"')
29b0f896
AM
4959 {
4960 as_bad (_("invalid character %s in operand %d"),
4961 output_invalid (*l),
4962 i.operands + 1);
4963 return NULL;
4964 }
4965 if (!intel_syntax)
4966 {
4967 if (*l == '(')
4968 ++paren_not_balanced;
4969 if (*l == ')')
4970 --paren_not_balanced;
4971 }
4972 else
4973 {
4974 if (*l == '[')
4975 ++paren_not_balanced;
4976 if (*l == ']')
4977 --paren_not_balanced;
4978 }
4979 l++;
4980 }
4981 if (l != token_start)
4982 { /* Yes, we've read in another operand. */
4983 unsigned int operand_ok;
4984 this_operand = i.operands++;
4985 if (i.operands > MAX_OPERANDS)
4986 {
4987 as_bad (_("spurious operands; (%d operands/instruction max)"),
4988 MAX_OPERANDS);
4989 return NULL;
4990 }
9d46ce34 4991 i.types[this_operand].bitfield.unspecified = 1;
29b0f896
AM
4992 /* Now parse operand adding info to 'i' as we go along. */
4993 END_STRING_AND_SAVE (l);
4994
1286ab78
L
4995 if (i.mem_operands > 1)
4996 {
4997 as_bad (_("too many memory references for `%s'"),
4998 mnemonic);
4999 return 0;
5000 }
5001
29b0f896
AM
5002 if (intel_syntax)
5003 operand_ok =
5004 i386_intel_operand (token_start,
5005 intel_float_operand (mnemonic));
5006 else
a7619375 5007 operand_ok = i386_att_operand (token_start);
29b0f896
AM
5008
5009 RESTORE_END_STRING (l);
5010 if (!operand_ok)
5011 return NULL;
5012 }
5013 else
5014 {
5015 if (expecting_operand)
5016 {
5017 expecting_operand_after_comma:
5018 as_bad (_("expecting operand after ','; got nothing"));
5019 return NULL;
5020 }
5021 if (*l == ',')
5022 {
5023 as_bad (_("expecting operand before ','; got nothing"));
5024 return NULL;
5025 }
5026 }
7f3f1ea2 5027
29b0f896
AM
5028 /* Now *l must be either ',' or END_OF_INSN. */
5029 if (*l == ',')
5030 {
5031 if (*++l == END_OF_INSN)
5032 {
5033 /* Just skip it, if it's \n complain. */
5034 goto expecting_operand_after_comma;
5035 }
5036 expecting_operand = 1;
5037 }
5038 }
5039 return l;
5040}
7f3f1ea2 5041
050dfa73 5042static void
4d456e3d 5043swap_2_operands (int xchg1, int xchg2)
050dfa73
MM
5044{
5045 union i386_op temp_op;
40fb9820 5046 i386_operand_type temp_type;
c48dadc9 5047 unsigned int temp_flags;
050dfa73 5048 enum bfd_reloc_code_real temp_reloc;
4eed87de 5049
050dfa73
MM
5050 temp_type = i.types[xchg2];
5051 i.types[xchg2] = i.types[xchg1];
5052 i.types[xchg1] = temp_type;
c48dadc9
JB
5053
5054 temp_flags = i.flags[xchg2];
5055 i.flags[xchg2] = i.flags[xchg1];
5056 i.flags[xchg1] = temp_flags;
5057
050dfa73
MM
5058 temp_op = i.op[xchg2];
5059 i.op[xchg2] = i.op[xchg1];
5060 i.op[xchg1] = temp_op;
c48dadc9 5061
050dfa73
MM
5062 temp_reloc = i.reloc[xchg2];
5063 i.reloc[xchg2] = i.reloc[xchg1];
5064 i.reloc[xchg1] = temp_reloc;
43234a1e
L
5065
5066 if (i.mask)
5067 {
5068 if (i.mask->operand == xchg1)
5069 i.mask->operand = xchg2;
5070 else if (i.mask->operand == xchg2)
5071 i.mask->operand = xchg1;
5072 }
5073 if (i.broadcast)
5074 {
5075 if (i.broadcast->operand == xchg1)
5076 i.broadcast->operand = xchg2;
5077 else if (i.broadcast->operand == xchg2)
5078 i.broadcast->operand = xchg1;
5079 }
5080 if (i.rounding)
5081 {
5082 if (i.rounding->operand == xchg1)
5083 i.rounding->operand = xchg2;
5084 else if (i.rounding->operand == xchg2)
5085 i.rounding->operand = xchg1;
5086 }
050dfa73
MM
5087}
5088
29b0f896 5089static void
e3bb37b5 5090swap_operands (void)
29b0f896 5091{
b7c61d9a 5092 switch (i.operands)
050dfa73 5093 {
c0f3af97 5094 case 5:
b7c61d9a 5095 case 4:
4d456e3d 5096 swap_2_operands (1, i.operands - 2);
1a0670f3 5097 /* Fall through. */
b7c61d9a
L
5098 case 3:
5099 case 2:
4d456e3d 5100 swap_2_operands (0, i.operands - 1);
b7c61d9a
L
5101 break;
5102 default:
5103 abort ();
29b0f896 5104 }
29b0f896
AM
5105
5106 if (i.mem_operands == 2)
5107 {
5108 const seg_entry *temp_seg;
5109 temp_seg = i.seg[0];
5110 i.seg[0] = i.seg[1];
5111 i.seg[1] = temp_seg;
5112 }
5113}
252b5132 5114
29b0f896
AM
5115/* Try to ensure constant immediates are represented in the smallest
5116 opcode possible. */
5117static void
e3bb37b5 5118optimize_imm (void)
29b0f896
AM
5119{
5120 char guess_suffix = 0;
5121 int op;
252b5132 5122
29b0f896
AM
5123 if (i.suffix)
5124 guess_suffix = i.suffix;
5125 else if (i.reg_operands)
5126 {
5127 /* Figure out a suffix from the last register operand specified.
75e5731b
JB
5128 We can't do this properly yet, i.e. excluding special register
5129 instances, but the following works for instructions with
5130 immediates. In any case, we can't set i.suffix yet. */
29b0f896 5131 for (op = i.operands; --op >= 0;)
bab6aec1
JB
5132 if (i.types[op].bitfield.class != Reg)
5133 continue;
5134 else if (i.types[op].bitfield.byte)
7ab9ffdd 5135 {
40fb9820
L
5136 guess_suffix = BYTE_MNEM_SUFFIX;
5137 break;
5138 }
bab6aec1 5139 else if (i.types[op].bitfield.word)
252b5132 5140 {
40fb9820
L
5141 guess_suffix = WORD_MNEM_SUFFIX;
5142 break;
5143 }
bab6aec1 5144 else if (i.types[op].bitfield.dword)
40fb9820
L
5145 {
5146 guess_suffix = LONG_MNEM_SUFFIX;
5147 break;
5148 }
bab6aec1 5149 else if (i.types[op].bitfield.qword)
40fb9820
L
5150 {
5151 guess_suffix = QWORD_MNEM_SUFFIX;
29b0f896 5152 break;
252b5132 5153 }
29b0f896
AM
5154 }
5155 else if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
5156 guess_suffix = WORD_MNEM_SUFFIX;
5157
5158 for (op = i.operands; --op >= 0;)
40fb9820 5159 if (operand_type_check (i.types[op], imm))
29b0f896
AM
5160 {
5161 switch (i.op[op].imms->X_op)
252b5132 5162 {
29b0f896
AM
5163 case O_constant:
5164 /* If a suffix is given, this operand may be shortened. */
5165 switch (guess_suffix)
252b5132 5166 {
29b0f896 5167 case LONG_MNEM_SUFFIX:
40fb9820
L
5168 i.types[op].bitfield.imm32 = 1;
5169 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5170 break;
5171 case WORD_MNEM_SUFFIX:
40fb9820
L
5172 i.types[op].bitfield.imm16 = 1;
5173 i.types[op].bitfield.imm32 = 1;
5174 i.types[op].bitfield.imm32s = 1;
5175 i.types[op].bitfield.imm64 = 1;
29b0f896
AM
5176 break;
5177 case BYTE_MNEM_SUFFIX:
40fb9820
L
5178 i.types[op].bitfield.imm8 = 1;
5179 i.types[op].bitfield.imm8s = 1;
5180 i.types[op].bitfield.imm16 = 1;
5181 i.types[op].bitfield.imm32 = 1;
5182 i.types[op].bitfield.imm32s = 1;
5183 i.types[op].bitfield.imm64 = 1;
29b0f896 5184 break;
252b5132 5185 }
252b5132 5186
29b0f896
AM
5187 /* If this operand is at most 16 bits, convert it
5188 to a signed 16 bit number before trying to see
5189 whether it will fit in an even smaller size.
5190 This allows a 16-bit operand such as $0xffe0 to
5191 be recognised as within Imm8S range. */
40fb9820 5192 if ((i.types[op].bitfield.imm16)
29b0f896 5193 && (i.op[op].imms->X_add_number & ~(offsetT) 0xffff) == 0)
252b5132 5194 {
29b0f896
AM
5195 i.op[op].imms->X_add_number =
5196 (((i.op[op].imms->X_add_number & 0xffff) ^ 0x8000) - 0x8000);
5197 }
a28def75
L
5198#ifdef BFD64
5199 /* Store 32-bit immediate in 64-bit for 64-bit BFD. */
40fb9820 5200 if ((i.types[op].bitfield.imm32)
29b0f896
AM
5201 && ((i.op[op].imms->X_add_number & ~(((offsetT) 2 << 31) - 1))
5202 == 0))
5203 {
5204 i.op[op].imms->X_add_number = ((i.op[op].imms->X_add_number
5205 ^ ((offsetT) 1 << 31))
5206 - ((offsetT) 1 << 31));
5207 }
a28def75 5208#endif
40fb9820 5209 i.types[op]
c6fb90c8
L
5210 = operand_type_or (i.types[op],
5211 smallest_imm_type (i.op[op].imms->X_add_number));
252b5132 5212
29b0f896
AM
5213 /* We must avoid matching of Imm32 templates when 64bit
5214 only immediate is available. */
5215 if (guess_suffix == QWORD_MNEM_SUFFIX)
40fb9820 5216 i.types[op].bitfield.imm32 = 0;
29b0f896 5217 break;
252b5132 5218
29b0f896
AM
5219 case O_absent:
5220 case O_register:
5221 abort ();
5222
5223 /* Symbols and expressions. */
5224 default:
9cd96992
JB
5225 /* Convert symbolic operand to proper sizes for matching, but don't
5226 prevent matching a set of insns that only supports sizes other
5227 than those matching the insn suffix. */
5228 {
40fb9820 5229 i386_operand_type mask, allowed;
d3ce72d0 5230 const insn_template *t;
9cd96992 5231
0dfbf9d7
L
5232 operand_type_set (&mask, 0);
5233 operand_type_set (&allowed, 0);
40fb9820 5234
4eed87de
AM
5235 for (t = current_templates->start;
5236 t < current_templates->end;
5237 ++t)
bab6aec1
JB
5238 {
5239 allowed = operand_type_or (allowed, t->operand_types[op]);
5240 allowed = operand_type_and (allowed, anyimm);
5241 }
9cd96992
JB
5242 switch (guess_suffix)
5243 {
5244 case QWORD_MNEM_SUFFIX:
40fb9820
L
5245 mask.bitfield.imm64 = 1;
5246 mask.bitfield.imm32s = 1;
9cd96992
JB
5247 break;
5248 case LONG_MNEM_SUFFIX:
40fb9820 5249 mask.bitfield.imm32 = 1;
9cd96992
JB
5250 break;
5251 case WORD_MNEM_SUFFIX:
40fb9820 5252 mask.bitfield.imm16 = 1;
9cd96992
JB
5253 break;
5254 case BYTE_MNEM_SUFFIX:
40fb9820 5255 mask.bitfield.imm8 = 1;
9cd96992
JB
5256 break;
5257 default:
9cd96992
JB
5258 break;
5259 }
c6fb90c8 5260 allowed = operand_type_and (mask, allowed);
0dfbf9d7 5261 if (!operand_type_all_zero (&allowed))
c6fb90c8 5262 i.types[op] = operand_type_and (i.types[op], mask);
9cd96992 5263 }
29b0f896 5264 break;
252b5132 5265 }
29b0f896
AM
5266 }
5267}
47926f60 5268
29b0f896
AM
5269/* Try to use the smallest displacement type too. */
5270static void
e3bb37b5 5271optimize_disp (void)
29b0f896
AM
5272{
5273 int op;
3e73aa7c 5274
29b0f896 5275 for (op = i.operands; --op >= 0;)
40fb9820 5276 if (operand_type_check (i.types[op], disp))
252b5132 5277 {
b300c311 5278 if (i.op[op].disps->X_op == O_constant)
252b5132 5279 {
91d6fa6a 5280 offsetT op_disp = i.op[op].disps->X_add_number;
29b0f896 5281
40fb9820 5282 if (i.types[op].bitfield.disp16
91d6fa6a 5283 && (op_disp & ~(offsetT) 0xffff) == 0)
b300c311
L
5284 {
5285 /* If this operand is at most 16 bits, convert
5286 to a signed 16 bit number and don't use 64bit
5287 displacement. */
91d6fa6a 5288 op_disp = (((op_disp & 0xffff) ^ 0x8000) - 0x8000);
40fb9820 5289 i.types[op].bitfield.disp64 = 0;
b300c311 5290 }
a28def75
L
5291#ifdef BFD64
5292 /* Optimize 64-bit displacement to 32-bit for 64-bit BFD. */
40fb9820 5293 if (i.types[op].bitfield.disp32
91d6fa6a 5294 && (op_disp & ~(((offsetT) 2 << 31) - 1)) == 0)
b300c311
L
5295 {
5296 /* If this operand is at most 32 bits, convert
5297 to a signed 32 bit number and don't use 64bit
5298 displacement. */
91d6fa6a
NC
5299 op_disp &= (((offsetT) 2 << 31) - 1);
5300 op_disp = (op_disp ^ ((offsetT) 1 << 31)) - ((addressT) 1 << 31);
40fb9820 5301 i.types[op].bitfield.disp64 = 0;
b300c311 5302 }
a28def75 5303#endif
91d6fa6a 5304 if (!op_disp && i.types[op].bitfield.baseindex)
b300c311 5305 {
40fb9820
L
5306 i.types[op].bitfield.disp8 = 0;
5307 i.types[op].bitfield.disp16 = 0;
5308 i.types[op].bitfield.disp32 = 0;
5309 i.types[op].bitfield.disp32s = 0;
5310 i.types[op].bitfield.disp64 = 0;
b300c311
L
5311 i.op[op].disps = 0;
5312 i.disp_operands--;
5313 }
5314 else if (flag_code == CODE_64BIT)
5315 {
91d6fa6a 5316 if (fits_in_signed_long (op_disp))
28a9d8f5 5317 {
40fb9820
L
5318 i.types[op].bitfield.disp64 = 0;
5319 i.types[op].bitfield.disp32s = 1;
28a9d8f5 5320 }
0e1147d9 5321 if (i.prefix[ADDR_PREFIX]
91d6fa6a 5322 && fits_in_unsigned_long (op_disp))
40fb9820 5323 i.types[op].bitfield.disp32 = 1;
b300c311 5324 }
40fb9820
L
5325 if ((i.types[op].bitfield.disp32
5326 || i.types[op].bitfield.disp32s
5327 || i.types[op].bitfield.disp16)
b5014f7a 5328 && fits_in_disp8 (op_disp))
40fb9820 5329 i.types[op].bitfield.disp8 = 1;
252b5132 5330 }
67a4f2b7
AO
5331 else if (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
5332 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL)
5333 {
5334 fix_new_exp (frag_now, frag_more (0) - frag_now->fr_literal, 0,
5335 i.op[op].disps, 0, i.reloc[op]);
40fb9820
L
5336 i.types[op].bitfield.disp8 = 0;
5337 i.types[op].bitfield.disp16 = 0;
5338 i.types[op].bitfield.disp32 = 0;
5339 i.types[op].bitfield.disp32s = 0;
5340 i.types[op].bitfield.disp64 = 0;
67a4f2b7
AO
5341 }
5342 else
b300c311 5343 /* We only support 64bit displacement on constants. */
40fb9820 5344 i.types[op].bitfield.disp64 = 0;
252b5132 5345 }
29b0f896
AM
5346}
5347
4a1b91ea
L
5348/* Return 1 if there is a match in broadcast bytes between operand
5349 GIVEN and instruction template T. */
5350
5351static INLINE int
5352match_broadcast_size (const insn_template *t, unsigned int given)
5353{
5354 return ((t->opcode_modifier.broadcast == BYTE_BROADCAST
5355 && i.types[given].bitfield.byte)
5356 || (t->opcode_modifier.broadcast == WORD_BROADCAST
5357 && i.types[given].bitfield.word)
5358 || (t->opcode_modifier.broadcast == DWORD_BROADCAST
5359 && i.types[given].bitfield.dword)
5360 || (t->opcode_modifier.broadcast == QWORD_BROADCAST
5361 && i.types[given].bitfield.qword));
5362}
5363
6c30d220
L
5364/* Check if operands are valid for the instruction. */
5365
5366static int
5367check_VecOperands (const insn_template *t)
5368{
43234a1e 5369 unsigned int op;
e2195274
JB
5370 i386_cpu_flags cpu;
5371 static const i386_cpu_flags avx512 = CPU_ANY_AVX512F_FLAGS;
5372
5373 /* Templates allowing for ZMMword as well as YMMword and/or XMMword for
5374 any one operand are implicity requiring AVX512VL support if the actual
5375 operand size is YMMword or XMMword. Since this function runs after
5376 template matching, there's no need to check for YMMword/XMMword in
5377 the template. */
5378 cpu = cpu_flags_and (t->cpu_flags, avx512);
5379 if (!cpu_flags_all_zero (&cpu)
5380 && !t->cpu_flags.bitfield.cpuavx512vl
5381 && !cpu_arch_flags.bitfield.cpuavx512vl)
5382 {
5383 for (op = 0; op < t->operands; ++op)
5384 {
5385 if (t->operand_types[op].bitfield.zmmword
5386 && (i.types[op].bitfield.ymmword
5387 || i.types[op].bitfield.xmmword))
5388 {
5389 i.error = unsupported;
5390 return 1;
5391 }
5392 }
5393 }
43234a1e 5394
6c30d220
L
5395 /* Without VSIB byte, we can't have a vector register for index. */
5396 if (!t->opcode_modifier.vecsib
5397 && i.index_reg
1b54b8d7
JB
5398 && (i.index_reg->reg_type.bitfield.xmmword
5399 || i.index_reg->reg_type.bitfield.ymmword
5400 || i.index_reg->reg_type.bitfield.zmmword))
6c30d220
L
5401 {
5402 i.error = unsupported_vector_index_register;
5403 return 1;
5404 }
5405
ad8ecc81
MZ
5406 /* Check if default mask is allowed. */
5407 if (t->opcode_modifier.nodefmask
5408 && (!i.mask || i.mask->mask->reg_num == 0))
5409 {
5410 i.error = no_default_mask;
5411 return 1;
5412 }
5413
7bab8ab5
JB
5414 /* For VSIB byte, we need a vector register for index, and all vector
5415 registers must be distinct. */
5416 if (t->opcode_modifier.vecsib)
5417 {
5418 if (!i.index_reg
6c30d220 5419 || !((t->opcode_modifier.vecsib == VecSIB128
1b54b8d7 5420 && i.index_reg->reg_type.bitfield.xmmword)
6c30d220 5421 || (t->opcode_modifier.vecsib == VecSIB256
1b54b8d7 5422 && i.index_reg->reg_type.bitfield.ymmword)
43234a1e 5423 || (t->opcode_modifier.vecsib == VecSIB512
1b54b8d7 5424 && i.index_reg->reg_type.bitfield.zmmword)))
7bab8ab5
JB
5425 {
5426 i.error = invalid_vsib_address;
5427 return 1;
5428 }
5429
43234a1e
L
5430 gas_assert (i.reg_operands == 2 || i.mask);
5431 if (i.reg_operands == 2 && !i.mask)
5432 {
3528c362 5433 gas_assert (i.types[0].bitfield.class == RegSIMD);
1b54b8d7
JB
5434 gas_assert (i.types[0].bitfield.xmmword
5435 || i.types[0].bitfield.ymmword);
3528c362 5436 gas_assert (i.types[2].bitfield.class == RegSIMD);
1b54b8d7
JB
5437 gas_assert (i.types[2].bitfield.xmmword
5438 || i.types[2].bitfield.ymmword);
43234a1e
L
5439 if (operand_check == check_none)
5440 return 0;
5441 if (register_number (i.op[0].regs)
5442 != register_number (i.index_reg)
5443 && register_number (i.op[2].regs)
5444 != register_number (i.index_reg)
5445 && register_number (i.op[0].regs)
5446 != register_number (i.op[2].regs))
5447 return 0;
5448 if (operand_check == check_error)
5449 {
5450 i.error = invalid_vector_register_set;
5451 return 1;
5452 }
5453 as_warn (_("mask, index, and destination registers should be distinct"));
5454 }
8444f82a
MZ
5455 else if (i.reg_operands == 1 && i.mask)
5456 {
3528c362 5457 if (i.types[1].bitfield.class == RegSIMD
1b54b8d7
JB
5458 && (i.types[1].bitfield.xmmword
5459 || i.types[1].bitfield.ymmword
5460 || i.types[1].bitfield.zmmword)
8444f82a
MZ
5461 && (register_number (i.op[1].regs)
5462 == register_number (i.index_reg)))
5463 {
5464 if (operand_check == check_error)
5465 {
5466 i.error = invalid_vector_register_set;
5467 return 1;
5468 }
5469 if (operand_check != check_none)
5470 as_warn (_("index and destination registers should be distinct"));
5471 }
5472 }
43234a1e 5473 }
7bab8ab5 5474
43234a1e
L
5475 /* Check if broadcast is supported by the instruction and is applied
5476 to the memory operand. */
5477 if (i.broadcast)
5478 {
8e6e0792 5479 i386_operand_type type, overlap;
43234a1e
L
5480
5481 /* Check if specified broadcast is supported in this instruction,
4a1b91ea 5482 and its broadcast bytes match the memory operand. */
32546502 5483 op = i.broadcast->operand;
8e6e0792 5484 if (!t->opcode_modifier.broadcast
c48dadc9 5485 || !(i.flags[op] & Operand_Mem)
c39e5b26 5486 || (!i.types[op].bitfield.unspecified
4a1b91ea 5487 && !match_broadcast_size (t, op)))
43234a1e
L
5488 {
5489 bad_broadcast:
5490 i.error = unsupported_broadcast;
5491 return 1;
5492 }
8e6e0792 5493
4a1b91ea
L
5494 i.broadcast->bytes = ((1 << (t->opcode_modifier.broadcast - 1))
5495 * i.broadcast->type);
8e6e0792 5496 operand_type_set (&type, 0);
4a1b91ea 5497 switch (i.broadcast->bytes)
8e6e0792 5498 {
4a1b91ea
L
5499 case 2:
5500 type.bitfield.word = 1;
5501 break;
5502 case 4:
5503 type.bitfield.dword = 1;
5504 break;
8e6e0792
JB
5505 case 8:
5506 type.bitfield.qword = 1;
5507 break;
5508 case 16:
5509 type.bitfield.xmmword = 1;
5510 break;
5511 case 32:
5512 type.bitfield.ymmword = 1;
5513 break;
5514 case 64:
5515 type.bitfield.zmmword = 1;
5516 break;
5517 default:
5518 goto bad_broadcast;
5519 }
5520
5521 overlap = operand_type_and (type, t->operand_types[op]);
5522 if (operand_type_all_zero (&overlap))
5523 goto bad_broadcast;
5524
5525 if (t->opcode_modifier.checkregsize)
5526 {
5527 unsigned int j;
5528
e2195274 5529 type.bitfield.baseindex = 1;
8e6e0792
JB
5530 for (j = 0; j < i.operands; ++j)
5531 {
5532 if (j != op
5533 && !operand_type_register_match(i.types[j],
5534 t->operand_types[j],
5535 type,
5536 t->operand_types[op]))
5537 goto bad_broadcast;
5538 }
5539 }
43234a1e
L
5540 }
5541 /* If broadcast is supported in this instruction, we need to check if
5542 operand of one-element size isn't specified without broadcast. */
5543 else if (t->opcode_modifier.broadcast && i.mem_operands)
5544 {
5545 /* Find memory operand. */
5546 for (op = 0; op < i.operands; op++)
8dc0818e 5547 if (i.flags[op] & Operand_Mem)
43234a1e
L
5548 break;
5549 gas_assert (op < i.operands);
5550 /* Check size of the memory operand. */
4a1b91ea 5551 if (match_broadcast_size (t, op))
43234a1e
L
5552 {
5553 i.error = broadcast_needed;
5554 return 1;
5555 }
5556 }
c39e5b26
JB
5557 else
5558 op = MAX_OPERANDS - 1; /* Avoid uninitialized variable warning. */
43234a1e
L
5559
5560 /* Check if requested masking is supported. */
ae2387fe 5561 if (i.mask)
43234a1e 5562 {
ae2387fe
JB
5563 switch (t->opcode_modifier.masking)
5564 {
5565 case BOTH_MASKING:
5566 break;
5567 case MERGING_MASKING:
5568 if (i.mask->zeroing)
5569 {
5570 case 0:
5571 i.error = unsupported_masking;
5572 return 1;
5573 }
5574 break;
5575 case DYNAMIC_MASKING:
5576 /* Memory destinations allow only merging masking. */
5577 if (i.mask->zeroing && i.mem_operands)
5578 {
5579 /* Find memory operand. */
5580 for (op = 0; op < i.operands; op++)
c48dadc9 5581 if (i.flags[op] & Operand_Mem)
ae2387fe
JB
5582 break;
5583 gas_assert (op < i.operands);
5584 if (op == i.operands - 1)
5585 {
5586 i.error = unsupported_masking;
5587 return 1;
5588 }
5589 }
5590 break;
5591 default:
5592 abort ();
5593 }
43234a1e
L
5594 }
5595
5596 /* Check if masking is applied to dest operand. */
5597 if (i.mask && (i.mask->operand != (int) (i.operands - 1)))
5598 {
5599 i.error = mask_not_on_destination;
5600 return 1;
5601 }
5602
43234a1e
L
5603 /* Check RC/SAE. */
5604 if (i.rounding)
5605 {
a80195f1
JB
5606 if (!t->opcode_modifier.sae
5607 || (i.rounding->type != saeonly && !t->opcode_modifier.staticrounding))
43234a1e
L
5608 {
5609 i.error = unsupported_rc_sae;
5610 return 1;
5611 }
5612 /* If the instruction has several immediate operands and one of
5613 them is rounding, the rounding operand should be the last
5614 immediate operand. */
5615 if (i.imm_operands > 1
5616 && i.rounding->operand != (int) (i.imm_operands - 1))
7bab8ab5 5617 {
43234a1e 5618 i.error = rc_sae_operand_not_last_imm;
7bab8ab5
JB
5619 return 1;
5620 }
6c30d220
L
5621 }
5622
43234a1e 5623 /* Check vector Disp8 operand. */
b5014f7a
JB
5624 if (t->opcode_modifier.disp8memshift
5625 && i.disp_encoding != disp_encoding_32bit)
43234a1e
L
5626 {
5627 if (i.broadcast)
4a1b91ea 5628 i.memshift = t->opcode_modifier.broadcast - 1;
7091c612 5629 else if (t->opcode_modifier.disp8memshift != DISP8_SHIFT_VL)
43234a1e 5630 i.memshift = t->opcode_modifier.disp8memshift;
7091c612
JB
5631 else
5632 {
5633 const i386_operand_type *type = NULL;
5634
5635 i.memshift = 0;
5636 for (op = 0; op < i.operands; op++)
8dc0818e 5637 if (i.flags[op] & Operand_Mem)
7091c612 5638 {
4174bfff
JB
5639 if (t->opcode_modifier.evex == EVEXLIG)
5640 i.memshift = 2 + (i.suffix == QWORD_MNEM_SUFFIX);
5641 else if (t->operand_types[op].bitfield.xmmword
5642 + t->operand_types[op].bitfield.ymmword
5643 + t->operand_types[op].bitfield.zmmword <= 1)
7091c612
JB
5644 type = &t->operand_types[op];
5645 else if (!i.types[op].bitfield.unspecified)
5646 type = &i.types[op];
5647 }
3528c362 5648 else if (i.types[op].bitfield.class == RegSIMD
4174bfff 5649 && t->opcode_modifier.evex != EVEXLIG)
7091c612
JB
5650 {
5651 if (i.types[op].bitfield.zmmword)
5652 i.memshift = 6;
5653 else if (i.types[op].bitfield.ymmword && i.memshift < 5)
5654 i.memshift = 5;
5655 else if (i.types[op].bitfield.xmmword && i.memshift < 4)
5656 i.memshift = 4;
5657 }
5658
5659 if (type)
5660 {
5661 if (type->bitfield.zmmword)
5662 i.memshift = 6;
5663 else if (type->bitfield.ymmword)
5664 i.memshift = 5;
5665 else if (type->bitfield.xmmword)
5666 i.memshift = 4;
5667 }
5668
5669 /* For the check in fits_in_disp8(). */
5670 if (i.memshift == 0)
5671 i.memshift = -1;
5672 }
43234a1e
L
5673
5674 for (op = 0; op < i.operands; op++)
5675 if (operand_type_check (i.types[op], disp)
5676 && i.op[op].disps->X_op == O_constant)
5677 {
b5014f7a 5678 if (fits_in_disp8 (i.op[op].disps->X_add_number))
43234a1e 5679 {
b5014f7a
JB
5680 i.types[op].bitfield.disp8 = 1;
5681 return 0;
43234a1e 5682 }
b5014f7a 5683 i.types[op].bitfield.disp8 = 0;
43234a1e
L
5684 }
5685 }
b5014f7a
JB
5686
5687 i.memshift = 0;
43234a1e 5688
6c30d220
L
5689 return 0;
5690}
5691
43f3e2ee 5692/* Check if operands are valid for the instruction. Update VEX
a683cc34
SP
5693 operand types. */
5694
5695static int
5696VEX_check_operands (const insn_template *t)
5697{
86fa6981 5698 if (i.vec_encoding == vex_encoding_evex)
43234a1e 5699 {
86fa6981 5700 /* This instruction must be encoded with EVEX prefix. */
e771e7c9 5701 if (!is_evex_encoding (t))
86fa6981
L
5702 {
5703 i.error = unsupported;
5704 return 1;
5705 }
5706 return 0;
43234a1e
L
5707 }
5708
a683cc34 5709 if (!t->opcode_modifier.vex)
86fa6981
L
5710 {
5711 /* This instruction template doesn't have VEX prefix. */
5712 if (i.vec_encoding != vex_encoding_default)
5713 {
5714 i.error = unsupported;
5715 return 1;
5716 }
5717 return 0;
5718 }
a683cc34 5719
9d3bf266
JB
5720 /* Check the special Imm4 cases; must be the first operand. */
5721 if (t->cpu_flags.bitfield.cpuxop && t->operands == 5)
a683cc34
SP
5722 {
5723 if (i.op[0].imms->X_op != O_constant
5724 || !fits_in_imm4 (i.op[0].imms->X_add_number))
891edac4 5725 {
a65babc9 5726 i.error = bad_imm4;
891edac4
L
5727 return 1;
5728 }
a683cc34 5729
9d3bf266
JB
5730 /* Turn off Imm<N> so that update_imm won't complain. */
5731 operand_type_set (&i.types[0], 0);
a683cc34
SP
5732 }
5733
5734 return 0;
5735}
5736
d3ce72d0 5737static const insn_template *
83b16ac6 5738match_template (char mnem_suffix)
29b0f896
AM
5739{
5740 /* Points to template once we've found it. */
d3ce72d0 5741 const insn_template *t;
40fb9820 5742 i386_operand_type overlap0, overlap1, overlap2, overlap3;
c0f3af97 5743 i386_operand_type overlap4;
29b0f896 5744 unsigned int found_reverse_match;
dc2be329 5745 i386_opcode_modifier suffix_check;
40fb9820 5746 i386_operand_type operand_types [MAX_OPERANDS];
539e75ad 5747 int addr_prefix_disp;
45a4bb20 5748 unsigned int j, size_match, check_register;
5614d22c 5749 enum i386_error specific_error = 0;
29b0f896 5750
c0f3af97
L
5751#if MAX_OPERANDS != 5
5752# error "MAX_OPERANDS must be 5."
f48ff2ae
L
5753#endif
5754
29b0f896 5755 found_reverse_match = 0;
539e75ad 5756 addr_prefix_disp = -1;
40fb9820 5757
dc2be329 5758 /* Prepare for mnemonic suffix check. */
40fb9820 5759 memset (&suffix_check, 0, sizeof (suffix_check));
dc2be329
L
5760 switch (mnem_suffix)
5761 {
5762 case BYTE_MNEM_SUFFIX:
5763 suffix_check.no_bsuf = 1;
5764 break;
5765 case WORD_MNEM_SUFFIX:
5766 suffix_check.no_wsuf = 1;
5767 break;
5768 case SHORT_MNEM_SUFFIX:
5769 suffix_check.no_ssuf = 1;
5770 break;
5771 case LONG_MNEM_SUFFIX:
5772 suffix_check.no_lsuf = 1;
5773 break;
5774 case QWORD_MNEM_SUFFIX:
5775 suffix_check.no_qsuf = 1;
5776 break;
5777 default:
5778 /* NB: In Intel syntax, normally we can check for memory operand
5779 size when there is no mnemonic suffix. But jmp and call have
5780 2 different encodings with Dword memory operand size, one with
5781 No_ldSuf and the other without. i.suffix is set to
5782 LONG_DOUBLE_MNEM_SUFFIX to skip the one with No_ldSuf. */
5783 if (i.suffix == LONG_DOUBLE_MNEM_SUFFIX)
5784 suffix_check.no_ldsuf = 1;
83b16ac6
JB
5785 }
5786
01559ecc
L
5787 /* Must have right number of operands. */
5788 i.error = number_of_operands_mismatch;
5789
45aa61fe 5790 for (t = current_templates->start; t < current_templates->end; t++)
29b0f896 5791 {
539e75ad 5792 addr_prefix_disp = -1;
dbbc8b7e 5793 found_reverse_match = 0;
539e75ad 5794
29b0f896
AM
5795 if (i.operands != t->operands)
5796 continue;
5797
50aecf8c 5798 /* Check processor support. */
a65babc9 5799 i.error = unsupported;
45a4bb20 5800 if (cpu_flags_match (t) != CPU_FLAGS_PERFECT_MATCH)
50aecf8c
L
5801 continue;
5802
e1d4d893 5803 /* Check AT&T mnemonic. */
a65babc9 5804 i.error = unsupported_with_intel_mnemonic;
e1d4d893 5805 if (intel_mnemonic && t->opcode_modifier.attmnemonic)
1efbbeb4
L
5806 continue;
5807
e92bae62 5808 /* Check AT&T/Intel syntax and Intel64/AMD64 ISA. */
a65babc9 5809 i.error = unsupported_syntax;
5c07affc 5810 if ((intel_syntax && t->opcode_modifier.attsyntax)
e92bae62
L
5811 || (!intel_syntax && t->opcode_modifier.intelsyntax)
5812 || (intel64 && t->opcode_modifier.amd64)
5813 || (!intel64 && t->opcode_modifier.intel64))
1efbbeb4
L
5814 continue;
5815
dc2be329 5816 /* Check the suffix. */
a65babc9 5817 i.error = invalid_instruction_suffix;
dc2be329
L
5818 if ((t->opcode_modifier.no_bsuf && suffix_check.no_bsuf)
5819 || (t->opcode_modifier.no_wsuf && suffix_check.no_wsuf)
5820 || (t->opcode_modifier.no_lsuf && suffix_check.no_lsuf)
5821 || (t->opcode_modifier.no_ssuf && suffix_check.no_ssuf)
5822 || (t->opcode_modifier.no_qsuf && suffix_check.no_qsuf)
5823 || (t->opcode_modifier.no_ldsuf && suffix_check.no_ldsuf))
83b16ac6 5824 continue;
29b0f896 5825
3ac21baa
JB
5826 size_match = operand_size_match (t);
5827 if (!size_match)
7d5e4556 5828 continue;
539e75ad 5829
6f2f06be
JB
5830 /* This is intentionally not
5831
0cfa3eb3 5832 if (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE))
6f2f06be
JB
5833
5834 as the case of a missing * on the operand is accepted (perhaps with
5835 a warning, issued further down). */
0cfa3eb3 5836 if (i.jumpabsolute && t->opcode_modifier.jump != JUMP_ABSOLUTE)
6f2f06be
JB
5837 {
5838 i.error = operand_type_mismatch;
5839 continue;
5840 }
5841
5c07affc
L
5842 for (j = 0; j < MAX_OPERANDS; j++)
5843 operand_types[j] = t->operand_types[j];
5844
45aa61fe
AM
5845 /* In general, don't allow 64-bit operands in 32-bit mode. */
5846 if (i.suffix == QWORD_MNEM_SUFFIX
5847 && flag_code != CODE_64BIT
5848 && (intel_syntax
40fb9820 5849 ? (!t->opcode_modifier.ignoresize
625cbd7a 5850 && !t->opcode_modifier.broadcast
45aa61fe
AM
5851 && !intel_float_operand (t->name))
5852 : intel_float_operand (t->name) != 2)
3528c362
JB
5853 && ((operand_types[0].bitfield.class != RegMMX
5854 && operand_types[0].bitfield.class != RegSIMD)
5855 || (operand_types[t->operands > 1].bitfield.class != RegMMX
5856 && operand_types[t->operands > 1].bitfield.class != RegSIMD))
45aa61fe
AM
5857 && (t->base_opcode != 0x0fc7
5858 || t->extension_opcode != 1 /* cmpxchg8b */))
5859 continue;
5860
192dc9c6
JB
5861 /* In general, don't allow 32-bit operands on pre-386. */
5862 else if (i.suffix == LONG_MNEM_SUFFIX
5863 && !cpu_arch_flags.bitfield.cpui386
5864 && (intel_syntax
5865 ? (!t->opcode_modifier.ignoresize
5866 && !intel_float_operand (t->name))
5867 : intel_float_operand (t->name) != 2)
3528c362
JB
5868 && ((operand_types[0].bitfield.class != RegMMX
5869 && operand_types[0].bitfield.class != RegSIMD)
5870 || (operand_types[t->operands > 1].bitfield.class != RegMMX
5871 && operand_types[t->operands > 1].bitfield.class
5872 != RegSIMD)))
192dc9c6
JB
5873 continue;
5874
29b0f896 5875 /* Do not verify operands when there are none. */
50aecf8c 5876 else
29b0f896 5877 {
c6fb90c8 5878 if (!t->operands)
2dbab7d5
L
5879 /* We've found a match; break out of loop. */
5880 break;
29b0f896 5881 }
252b5132 5882
48bcea9f
JB
5883 if (!t->opcode_modifier.jump
5884 || t->opcode_modifier.jump == JUMP_ABSOLUTE)
5885 {
5886 /* There should be only one Disp operand. */
5887 for (j = 0; j < MAX_OPERANDS; j++)
5888 if (operand_type_check (operand_types[j], disp))
539e75ad 5889 break;
48bcea9f
JB
5890 if (j < MAX_OPERANDS)
5891 {
5892 bfd_boolean override = (i.prefix[ADDR_PREFIX] != 0);
5893
5894 addr_prefix_disp = j;
5895
5896 /* Address size prefix will turn Disp64/Disp32S/Disp32/Disp16
5897 operand into Disp32/Disp32/Disp16/Disp32 operand. */
5898 switch (flag_code)
40fb9820 5899 {
48bcea9f
JB
5900 case CODE_16BIT:
5901 override = !override;
5902 /* Fall through. */
5903 case CODE_32BIT:
5904 if (operand_types[j].bitfield.disp32
5905 && operand_types[j].bitfield.disp16)
40fb9820 5906 {
48bcea9f
JB
5907 operand_types[j].bitfield.disp16 = override;
5908 operand_types[j].bitfield.disp32 = !override;
40fb9820 5909 }
48bcea9f
JB
5910 operand_types[j].bitfield.disp32s = 0;
5911 operand_types[j].bitfield.disp64 = 0;
5912 break;
5913
5914 case CODE_64BIT:
5915 if (operand_types[j].bitfield.disp32s
5916 || operand_types[j].bitfield.disp64)
40fb9820 5917 {
48bcea9f
JB
5918 operand_types[j].bitfield.disp64 &= !override;
5919 operand_types[j].bitfield.disp32s &= !override;
5920 operand_types[j].bitfield.disp32 = override;
40fb9820 5921 }
48bcea9f
JB
5922 operand_types[j].bitfield.disp16 = 0;
5923 break;
40fb9820 5924 }
539e75ad 5925 }
48bcea9f 5926 }
539e75ad 5927
02a86693
L
5928 /* Force 0x8b encoding for "mov foo@GOT, %eax". */
5929 if (i.reloc[0] == BFD_RELOC_386_GOT32 && t->base_opcode == 0xa0)
5930 continue;
5931
56ffb741 5932 /* We check register size if needed. */
e2195274
JB
5933 if (t->opcode_modifier.checkregsize)
5934 {
5935 check_register = (1 << t->operands) - 1;
5936 if (i.broadcast)
5937 check_register &= ~(1 << i.broadcast->operand);
5938 }
5939 else
5940 check_register = 0;
5941
c6fb90c8 5942 overlap0 = operand_type_and (i.types[0], operand_types[0]);
29b0f896
AM
5943 switch (t->operands)
5944 {
5945 case 1:
40fb9820 5946 if (!operand_type_match (overlap0, i.types[0]))
29b0f896
AM
5947 continue;
5948 break;
5949 case 2:
33eaf5de 5950 /* xchg %eax, %eax is a special case. It is an alias for nop
8b38ad71
L
5951 only in 32bit mode and we can use opcode 0x90. In 64bit
5952 mode, we can't use 0x90 for xchg %eax, %eax since it should
5953 zero-extend %eax to %rax. */
5954 if (flag_code == CODE_64BIT
5955 && t->base_opcode == 0x90
75e5731b
JB
5956 && i.types[0].bitfield.instance == Accum
5957 && i.types[0].bitfield.dword
5958 && i.types[1].bitfield.instance == Accum
5959 && i.types[1].bitfield.dword)
8b38ad71 5960 continue;
1212781b
JB
5961 /* xrelease mov %eax, <disp> is another special case. It must not
5962 match the accumulator-only encoding of mov. */
5963 if (flag_code != CODE_64BIT
5964 && i.hle_prefix
5965 && t->base_opcode == 0xa0
75e5731b 5966 && i.types[0].bitfield.instance == Accum
8dc0818e 5967 && (i.flags[1] & Operand_Mem))
1212781b 5968 continue;
f5eb1d70
JB
5969 /* Fall through. */
5970
5971 case 3:
3ac21baa
JB
5972 if (!(size_match & MATCH_STRAIGHT))
5973 goto check_reverse;
64c49ab3
JB
5974 /* Reverse direction of operands if swapping is possible in the first
5975 place (operands need to be symmetric) and
5976 - the load form is requested, and the template is a store form,
5977 - the store form is requested, and the template is a load form,
5978 - the non-default (swapped) form is requested. */
5979 overlap1 = operand_type_and (operand_types[0], operand_types[1]);
f5eb1d70 5980 if (t->opcode_modifier.d && i.reg_operands == i.operands
64c49ab3
JB
5981 && !operand_type_all_zero (&overlap1))
5982 switch (i.dir_encoding)
5983 {
5984 case dir_encoding_load:
5985 if (operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 5986 || t->opcode_modifier.regmem)
64c49ab3
JB
5987 goto check_reverse;
5988 break;
5989
5990 case dir_encoding_store:
5991 if (!operand_type_check (operand_types[i.operands - 1], anymem)
dfd69174 5992 && !t->opcode_modifier.regmem)
64c49ab3
JB
5993 goto check_reverse;
5994 break;
5995
5996 case dir_encoding_swap:
5997 goto check_reverse;
5998
5999 case dir_encoding_default:
6000 break;
6001 }
86fa6981 6002 /* If we want store form, we skip the current load. */
64c49ab3
JB
6003 if ((i.dir_encoding == dir_encoding_store
6004 || i.dir_encoding == dir_encoding_swap)
86fa6981
L
6005 && i.mem_operands == 0
6006 && t->opcode_modifier.load)
fa99fab2 6007 continue;
1a0670f3 6008 /* Fall through. */
f48ff2ae 6009 case 4:
c0f3af97 6010 case 5:
c6fb90c8 6011 overlap1 = operand_type_and (i.types[1], operand_types[1]);
40fb9820
L
6012 if (!operand_type_match (overlap0, i.types[0])
6013 || !operand_type_match (overlap1, i.types[1])
e2195274 6014 || ((check_register & 3) == 3
dc821c5f 6015 && !operand_type_register_match (i.types[0],
40fb9820 6016 operand_types[0],
dc821c5f 6017 i.types[1],
40fb9820 6018 operand_types[1])))
29b0f896
AM
6019 {
6020 /* Check if other direction is valid ... */
38e314eb 6021 if (!t->opcode_modifier.d)
29b0f896
AM
6022 continue;
6023
b6169b20 6024check_reverse:
3ac21baa
JB
6025 if (!(size_match & MATCH_REVERSE))
6026 continue;
29b0f896 6027 /* Try reversing direction of operands. */
f5eb1d70
JB
6028 overlap0 = operand_type_and (i.types[0], operand_types[i.operands - 1]);
6029 overlap1 = operand_type_and (i.types[i.operands - 1], operand_types[0]);
40fb9820 6030 if (!operand_type_match (overlap0, i.types[0])
f5eb1d70 6031 || !operand_type_match (overlap1, i.types[i.operands - 1])
45664ddb 6032 || (check_register
dc821c5f 6033 && !operand_type_register_match (i.types[0],
f5eb1d70
JB
6034 operand_types[i.operands - 1],
6035 i.types[i.operands - 1],
45664ddb 6036 operand_types[0])))
29b0f896
AM
6037 {
6038 /* Does not match either direction. */
6039 continue;
6040 }
38e314eb 6041 /* found_reverse_match holds which of D or FloatR
29b0f896 6042 we've found. */
38e314eb
JB
6043 if (!t->opcode_modifier.d)
6044 found_reverse_match = 0;
6045 else if (operand_types[0].bitfield.tbyte)
8a2ed489 6046 found_reverse_match = Opcode_FloatD;
dbbc8b7e 6047 else if (operand_types[0].bitfield.xmmword
f5eb1d70 6048 || operand_types[i.operands - 1].bitfield.xmmword
3528c362
JB
6049 || operand_types[0].bitfield.class == RegMMX
6050 || operand_types[i.operands - 1].bitfield.class == RegMMX
dbbc8b7e
JB
6051 || is_any_vex_encoding(t))
6052 found_reverse_match = (t->base_opcode & 0xee) != 0x6e
6053 ? Opcode_SIMD_FloatD : Opcode_SIMD_IntD;
8a2ed489 6054 else
38e314eb 6055 found_reverse_match = Opcode_D;
40fb9820 6056 if (t->opcode_modifier.floatr)
8a2ed489 6057 found_reverse_match |= Opcode_FloatR;
29b0f896 6058 }
f48ff2ae 6059 else
29b0f896 6060 {
f48ff2ae 6061 /* Found a forward 2 operand match here. */
d1cbb4db
L
6062 switch (t->operands)
6063 {
c0f3af97
L
6064 case 5:
6065 overlap4 = operand_type_and (i.types[4],
6066 operand_types[4]);
1a0670f3 6067 /* Fall through. */
d1cbb4db 6068 case 4:
c6fb90c8
L
6069 overlap3 = operand_type_and (i.types[3],
6070 operand_types[3]);
1a0670f3 6071 /* Fall through. */
d1cbb4db 6072 case 3:
c6fb90c8
L
6073 overlap2 = operand_type_and (i.types[2],
6074 operand_types[2]);
d1cbb4db
L
6075 break;
6076 }
29b0f896 6077
f48ff2ae
L
6078 switch (t->operands)
6079 {
c0f3af97
L
6080 case 5:
6081 if (!operand_type_match (overlap4, i.types[4])
dc821c5f 6082 || !operand_type_register_match (i.types[3],
c0f3af97 6083 operand_types[3],
c0f3af97
L
6084 i.types[4],
6085 operand_types[4]))
6086 continue;
1a0670f3 6087 /* Fall through. */
f48ff2ae 6088 case 4:
40fb9820 6089 if (!operand_type_match (overlap3, i.types[3])
e2195274
JB
6090 || ((check_register & 0xa) == 0xa
6091 && !operand_type_register_match (i.types[1],
f7768225
JB
6092 operand_types[1],
6093 i.types[3],
e2195274
JB
6094 operand_types[3]))
6095 || ((check_register & 0xc) == 0xc
6096 && !operand_type_register_match (i.types[2],
6097 operand_types[2],
6098 i.types[3],
6099 operand_types[3])))
f48ff2ae 6100 continue;
1a0670f3 6101 /* Fall through. */
f48ff2ae
L
6102 case 3:
6103 /* Here we make use of the fact that there are no
23e42951 6104 reverse match 3 operand instructions. */
40fb9820 6105 if (!operand_type_match (overlap2, i.types[2])
e2195274
JB
6106 || ((check_register & 5) == 5
6107 && !operand_type_register_match (i.types[0],
23e42951
JB
6108 operand_types[0],
6109 i.types[2],
e2195274
JB
6110 operand_types[2]))
6111 || ((check_register & 6) == 6
6112 && !operand_type_register_match (i.types[1],
6113 operand_types[1],
6114 i.types[2],
6115 operand_types[2])))
f48ff2ae
L
6116 continue;
6117 break;
6118 }
29b0f896 6119 }
f48ff2ae 6120 /* Found either forward/reverse 2, 3 or 4 operand match here:
29b0f896
AM
6121 slip through to break. */
6122 }
c0f3af97 6123
5614d22c
JB
6124 /* Check if vector and VEX operands are valid. */
6125 if (check_VecOperands (t) || VEX_check_operands (t))
6126 {
6127 specific_error = i.error;
6128 continue;
6129 }
a683cc34 6130
29b0f896
AM
6131 /* We've found a match; break out of loop. */
6132 break;
6133 }
6134
6135 if (t == current_templates->end)
6136 {
6137 /* We found no match. */
a65babc9 6138 const char *err_msg;
5614d22c 6139 switch (specific_error ? specific_error : i.error)
a65babc9
L
6140 {
6141 default:
6142 abort ();
86e026a4 6143 case operand_size_mismatch:
a65babc9
L
6144 err_msg = _("operand size mismatch");
6145 break;
6146 case operand_type_mismatch:
6147 err_msg = _("operand type mismatch");
6148 break;
6149 case register_type_mismatch:
6150 err_msg = _("register type mismatch");
6151 break;
6152 case number_of_operands_mismatch:
6153 err_msg = _("number of operands mismatch");
6154 break;
6155 case invalid_instruction_suffix:
6156 err_msg = _("invalid instruction suffix");
6157 break;
6158 case bad_imm4:
4a2608e3 6159 err_msg = _("constant doesn't fit in 4 bits");
a65babc9 6160 break;
a65babc9
L
6161 case unsupported_with_intel_mnemonic:
6162 err_msg = _("unsupported with Intel mnemonic");
6163 break;
6164 case unsupported_syntax:
6165 err_msg = _("unsupported syntax");
6166 break;
6167 case unsupported:
35262a23 6168 as_bad (_("unsupported instruction `%s'"),
10efe3f6
L
6169 current_templates->start->name);
6170 return NULL;
6c30d220
L
6171 case invalid_vsib_address:
6172 err_msg = _("invalid VSIB address");
6173 break;
7bab8ab5
JB
6174 case invalid_vector_register_set:
6175 err_msg = _("mask, index, and destination registers must be distinct");
6176 break;
6c30d220
L
6177 case unsupported_vector_index_register:
6178 err_msg = _("unsupported vector index register");
6179 break;
43234a1e
L
6180 case unsupported_broadcast:
6181 err_msg = _("unsupported broadcast");
6182 break;
43234a1e
L
6183 case broadcast_needed:
6184 err_msg = _("broadcast is needed for operand of such type");
6185 break;
6186 case unsupported_masking:
6187 err_msg = _("unsupported masking");
6188 break;
6189 case mask_not_on_destination:
6190 err_msg = _("mask not on destination operand");
6191 break;
6192 case no_default_mask:
6193 err_msg = _("default mask isn't allowed");
6194 break;
6195 case unsupported_rc_sae:
6196 err_msg = _("unsupported static rounding/sae");
6197 break;
6198 case rc_sae_operand_not_last_imm:
6199 if (intel_syntax)
6200 err_msg = _("RC/SAE operand must precede immediate operands");
6201 else
6202 err_msg = _("RC/SAE operand must follow immediate operands");
6203 break;
6204 case invalid_register_operand:
6205 err_msg = _("invalid register operand");
6206 break;
a65babc9
L
6207 }
6208 as_bad (_("%s for `%s'"), err_msg,
891edac4 6209 current_templates->start->name);
fa99fab2 6210 return NULL;
29b0f896 6211 }
252b5132 6212
29b0f896
AM
6213 if (!quiet_warnings)
6214 {
6215 if (!intel_syntax
0cfa3eb3 6216 && (i.jumpabsolute != (t->opcode_modifier.jump == JUMP_ABSOLUTE)))
6f2f06be 6217 as_warn (_("indirect %s without `*'"), t->name);
29b0f896 6218
40fb9820
L
6219 if (t->opcode_modifier.isprefix
6220 && t->opcode_modifier.ignoresize)
29b0f896
AM
6221 {
6222 /* Warn them that a data or address size prefix doesn't
6223 affect assembly of the next line of code. */
6224 as_warn (_("stand-alone `%s' prefix"), t->name);
6225 }
6226 }
6227
6228 /* Copy the template we found. */
6229 i.tm = *t;
539e75ad
L
6230
6231 if (addr_prefix_disp != -1)
6232 i.tm.operand_types[addr_prefix_disp]
6233 = operand_types[addr_prefix_disp];
6234
29b0f896
AM
6235 if (found_reverse_match)
6236 {
dfd69174
JB
6237 /* If we found a reverse match we must alter the opcode direction
6238 bit and clear/flip the regmem modifier one. found_reverse_match
6239 holds bits to change (different for int & float insns). */
29b0f896
AM
6240
6241 i.tm.base_opcode ^= found_reverse_match;
6242
f5eb1d70
JB
6243 i.tm.operand_types[0] = operand_types[i.operands - 1];
6244 i.tm.operand_types[i.operands - 1] = operand_types[0];
dfd69174
JB
6245
6246 /* Certain SIMD insns have their load forms specified in the opcode
6247 table, and hence we need to _set_ RegMem instead of clearing it.
6248 We need to avoid setting the bit though on insns like KMOVW. */
6249 i.tm.opcode_modifier.regmem
6250 = i.tm.opcode_modifier.modrm && i.tm.opcode_modifier.d
6251 && i.tm.operands > 2U - i.tm.opcode_modifier.sse2avx
6252 && !i.tm.opcode_modifier.regmem;
29b0f896
AM
6253 }
6254
fa99fab2 6255 return t;
29b0f896
AM
6256}
6257
6258static int
e3bb37b5 6259check_string (void)
29b0f896 6260{
51c8edf6
JB
6261 unsigned int es_op = i.tm.opcode_modifier.isstring - IS_STRING_ES_OP0;
6262 unsigned int op = i.tm.operand_types[0].bitfield.baseindex ? es_op : 0;
8dc0818e 6263
51c8edf6 6264 if (i.seg[op] != NULL && i.seg[op] != &es)
29b0f896 6265 {
51c8edf6
JB
6266 as_bad (_("`%s' operand %u must use `%ses' segment"),
6267 i.tm.name,
6268 intel_syntax ? i.tm.operands - es_op : es_op + 1,
6269 register_prefix);
6270 return 0;
29b0f896 6271 }
51c8edf6
JB
6272
6273 /* There's only ever one segment override allowed per instruction.
6274 This instruction possibly has a legal segment override on the
6275 second operand, so copy the segment to where non-string
6276 instructions store it, allowing common code. */
6277 i.seg[op] = i.seg[1];
6278
29b0f896
AM
6279 return 1;
6280}
6281
6282static int
543613e9 6283process_suffix (void)
29b0f896
AM
6284{
6285 /* If matched instruction specifies an explicit instruction mnemonic
6286 suffix, use it. */
673fe0f0 6287 if (i.tm.opcode_modifier.size == SIZE16)
40fb9820 6288 i.suffix = WORD_MNEM_SUFFIX;
673fe0f0 6289 else if (i.tm.opcode_modifier.size == SIZE32)
40fb9820 6290 i.suffix = LONG_MNEM_SUFFIX;
673fe0f0 6291 else if (i.tm.opcode_modifier.size == SIZE64)
40fb9820 6292 i.suffix = QWORD_MNEM_SUFFIX;
13e600d0
JB
6293 else if (i.reg_operands
6294 && (i.operands > 1 || i.types[0].bitfield.class == Reg))
29b0f896
AM
6295 {
6296 /* If there's no instruction mnemonic suffix we try to invent one
13e600d0 6297 based on GPR operands. */
29b0f896
AM
6298 if (!i.suffix)
6299 {
6300 /* We take i.suffix from the last register operand specified,
6301 Destination register type is more significant than source
381d071f
L
6302 register type. crc32 in SSE4.2 prefers source register
6303 type. */
1a035124 6304 unsigned int op = i.tm.base_opcode != 0xf20f38f0 ? i.operands : 1;
20592a94 6305
1a035124
JB
6306 while (op--)
6307 if (i.tm.operand_types[op].bitfield.instance == InstanceNone
6308 || i.tm.operand_types[op].bitfield.instance == Accum)
6309 {
6310 if (i.types[op].bitfield.class != Reg)
6311 continue;
6312 if (i.types[op].bitfield.byte)
6313 i.suffix = BYTE_MNEM_SUFFIX;
6314 else if (i.types[op].bitfield.word)
6315 i.suffix = WORD_MNEM_SUFFIX;
6316 else if (i.types[op].bitfield.dword)
6317 i.suffix = LONG_MNEM_SUFFIX;
6318 else if (i.types[op].bitfield.qword)
6319 i.suffix = QWORD_MNEM_SUFFIX;
6320 else
6321 continue;
6322 break;
6323 }
29b0f896
AM
6324 }
6325 else if (i.suffix == BYTE_MNEM_SUFFIX)
6326 {
2eb952a4
L
6327 if (intel_syntax
6328 && i.tm.opcode_modifier.ignoresize
6329 && i.tm.opcode_modifier.no_bsuf)
6330 i.suffix = 0;
6331 else if (!check_byte_reg ())
29b0f896
AM
6332 return 0;
6333 }
6334 else if (i.suffix == LONG_MNEM_SUFFIX)
6335 {
2eb952a4
L
6336 if (intel_syntax
6337 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6338 && i.tm.opcode_modifier.no_lsuf
6339 && !i.tm.opcode_modifier.todword
6340 && !i.tm.opcode_modifier.toqword)
2eb952a4
L
6341 i.suffix = 0;
6342 else if (!check_long_reg ())
29b0f896
AM
6343 return 0;
6344 }
6345 else if (i.suffix == QWORD_MNEM_SUFFIX)
6346 {
955e1e6a
L
6347 if (intel_syntax
6348 && i.tm.opcode_modifier.ignoresize
9f123b91
JB
6349 && i.tm.opcode_modifier.no_qsuf
6350 && !i.tm.opcode_modifier.todword
6351 && !i.tm.opcode_modifier.toqword)
955e1e6a
L
6352 i.suffix = 0;
6353 else if (!check_qword_reg ())
29b0f896
AM
6354 return 0;
6355 }
6356 else if (i.suffix == WORD_MNEM_SUFFIX)
6357 {
2eb952a4
L
6358 if (intel_syntax
6359 && i.tm.opcode_modifier.ignoresize
6360 && i.tm.opcode_modifier.no_wsuf)
6361 i.suffix = 0;
6362 else if (!check_word_reg ())
29b0f896
AM
6363 return 0;
6364 }
40fb9820 6365 else if (intel_syntax && i.tm.opcode_modifier.ignoresize)
29b0f896
AM
6366 /* Do nothing if the instruction is going to ignore the prefix. */
6367 ;
6368 else
6369 abort ();
6370 }
62b3f548 6371 else if (i.tm.opcode_modifier.defaultsize && !i.suffix)
29b0f896 6372 {
13e600d0
JB
6373 i.suffix = stackop_size;
6374 if (stackop_size == LONG_MNEM_SUFFIX)
06f74c5c
L
6375 {
6376 /* stackop_size is set to LONG_MNEM_SUFFIX for the
6377 .code16gcc directive to support 16-bit mode with
6378 32-bit address. For IRET without a suffix, generate
6379 16-bit IRET (opcode 0xcf) to return from an interrupt
6380 handler. */
13e600d0
JB
6381 if (i.tm.base_opcode == 0xcf)
6382 {
6383 i.suffix = WORD_MNEM_SUFFIX;
6384 as_warn (_("generating 16-bit `iret' for .code16gcc directive"));
6385 }
6386 /* Warn about changed behavior for segment register push/pop. */
6387 else if ((i.tm.base_opcode | 1) == 0x07)
6388 as_warn (_("generating 32-bit `%s', unlike earlier gas versions"),
6389 i.tm.name);
06f74c5c 6390 }
29b0f896 6391 }
c006a730 6392 else if (!i.suffix
0cfa3eb3
JB
6393 && (i.tm.opcode_modifier.jump == JUMP_ABSOLUTE
6394 || i.tm.opcode_modifier.jump == JUMP_BYTE
6395 || i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT
64e74474
AM
6396 || (i.tm.base_opcode == 0x0f01 /* [ls][gi]dt */
6397 && i.tm.extension_opcode <= 3)))
9306ca4a
JB
6398 {
6399 switch (flag_code)
6400 {
6401 case CODE_64BIT:
40fb9820 6402 if (!i.tm.opcode_modifier.no_qsuf)
9306ca4a
JB
6403 {
6404 i.suffix = QWORD_MNEM_SUFFIX;
6405 break;
6406 }
1a0670f3 6407 /* Fall through. */
9306ca4a 6408 case CODE_32BIT:
40fb9820 6409 if (!i.tm.opcode_modifier.no_lsuf)
9306ca4a
JB
6410 i.suffix = LONG_MNEM_SUFFIX;
6411 break;
6412 case CODE_16BIT:
40fb9820 6413 if (!i.tm.opcode_modifier.no_wsuf)
9306ca4a
JB
6414 i.suffix = WORD_MNEM_SUFFIX;
6415 break;
6416 }
6417 }
252b5132 6418
c006a730
JB
6419 if (!i.suffix
6420 && !i.tm.opcode_modifier.defaultsize
62b3f548
JB
6421 && !i.tm.opcode_modifier.ignoresize
6422 /* Accept FLDENV et al without suffix. */
6423 && (i.tm.opcode_modifier.no_ssuf || i.tm.opcode_modifier.floatmf))
29b0f896 6424 {
c006a730
JB
6425 unsigned int suffixes;
6426
6427 suffixes = !i.tm.opcode_modifier.no_bsuf;
6428 if (!i.tm.opcode_modifier.no_wsuf)
6429 suffixes |= 1 << 1;
6430 if (!i.tm.opcode_modifier.no_lsuf)
6431 suffixes |= 1 << 2;
6432 if (!i.tm.opcode_modifier.no_ldsuf)
6433 suffixes |= 1 << 3;
6434 if (!i.tm.opcode_modifier.no_ssuf)
6435 suffixes |= 1 << 4;
6436 if (flag_code == CODE_64BIT && !i.tm.opcode_modifier.no_qsuf)
6437 suffixes |= 1 << 5;
6438
6439 /* Are multiple suffixes allowed? */
6440 if (suffixes & (suffixes - 1))
9306ca4a 6441 {
c006a730 6442 if (intel_syntax)
9306ca4a 6443 {
c006a730 6444 as_bad (_("ambiguous operand size for `%s'"), i.tm.name);
9306ca4a
JB
6445 return 0;
6446 }
c006a730 6447 if (operand_check == check_error)
9306ca4a 6448 {
c006a730
JB
6449 as_bad (_("no instruction mnemonic suffix given and "
6450 "no register operands; can't size `%s'"), i.tm.name);
9306ca4a
JB
6451 return 0;
6452 }
c006a730
JB
6453 if (operand_check == check_warning)
6454 as_warn (_("no instruction mnemonic suffix given and "
6455 "no register operands; using default for `%s'"),
6456 i.tm.name);
6457
6458 if (i.tm.opcode_modifier.floatmf)
6459 i.suffix = SHORT_MNEM_SUFFIX;
6460 else if (flag_code == CODE_16BIT)
6461 i.suffix = WORD_MNEM_SUFFIX;
1a035124 6462 else if (!i.tm.opcode_modifier.no_lsuf)
c006a730 6463 i.suffix = LONG_MNEM_SUFFIX;
1a035124
JB
6464 else
6465 i.suffix = QWORD_MNEM_SUFFIX;
9306ca4a 6466 }
29b0f896 6467 }
252b5132 6468
d2224064
JB
6469 /* Change the opcode based on the operand size given by i.suffix. */
6470 switch (i.suffix)
29b0f896 6471 {
d2224064
JB
6472 /* Size floating point instruction. */
6473 case LONG_MNEM_SUFFIX:
6474 if (i.tm.opcode_modifier.floatmf)
6475 {
6476 i.tm.base_opcode ^= 4;
6477 break;
6478 }
6479 /* fall through */
6480 case WORD_MNEM_SUFFIX:
6481 case QWORD_MNEM_SUFFIX:
29b0f896 6482 /* It's not a byte, select word/dword operation. */
40fb9820 6483 if (i.tm.opcode_modifier.w)
29b0f896 6484 {
40fb9820 6485 if (i.tm.opcode_modifier.shortform)
29b0f896
AM
6486 i.tm.base_opcode |= 8;
6487 else
6488 i.tm.base_opcode |= 1;
6489 }
d2224064
JB
6490 /* fall through */
6491 case SHORT_MNEM_SUFFIX:
29b0f896
AM
6492 /* Now select between word & dword operations via the operand
6493 size prefix, except for instructions that will ignore this
6494 prefix anyway. */
75c0a438 6495 if (i.reg_operands > 0
bab6aec1 6496 && i.types[0].bitfield.class == Reg
75c0a438 6497 && i.tm.opcode_modifier.addrprefixopreg
474da251 6498 && (i.tm.operand_types[0].bitfield.instance == Accum
75c0a438 6499 || i.operands == 1))
cb712a9e 6500 {
ca61edf2
L
6501 /* The address size override prefix changes the size of the
6502 first operand. */
40fb9820 6503 if ((flag_code == CODE_32BIT
75c0a438 6504 && i.op[0].regs->reg_type.bitfield.word)
40fb9820 6505 || (flag_code != CODE_32BIT
75c0a438 6506 && i.op[0].regs->reg_type.bitfield.dword))
cb712a9e
L
6507 if (!add_prefix (ADDR_PREFIX_OPCODE))
6508 return 0;
6509 }
6510 else if (i.suffix != QWORD_MNEM_SUFFIX
40fb9820
L
6511 && !i.tm.opcode_modifier.ignoresize
6512 && !i.tm.opcode_modifier.floatmf
a38d7118 6513 && !is_any_vex_encoding (&i.tm)
cb712a9e
L
6514 && ((i.suffix == LONG_MNEM_SUFFIX) == (flag_code == CODE_16BIT)
6515 || (flag_code == CODE_64BIT
0cfa3eb3 6516 && i.tm.opcode_modifier.jump == JUMP_BYTE)))
24eab124
AM
6517 {
6518 unsigned int prefix = DATA_PREFIX_OPCODE;
543613e9 6519
0cfa3eb3 6520 if (i.tm.opcode_modifier.jump == JUMP_BYTE) /* jcxz, loop */
29b0f896 6521 prefix = ADDR_PREFIX_OPCODE;
252b5132 6522
29b0f896
AM
6523 if (!add_prefix (prefix))
6524 return 0;
24eab124 6525 }
252b5132 6526
29b0f896
AM
6527 /* Set mode64 for an operand. */
6528 if (i.suffix == QWORD_MNEM_SUFFIX
9146926a 6529 && flag_code == CODE_64BIT
d2224064 6530 && !i.tm.opcode_modifier.norex64
46e883c5 6531 /* Special case for xchg %rax,%rax. It is NOP and doesn't
d2224064
JB
6532 need rex64. */
6533 && ! (i.operands == 2
6534 && i.tm.base_opcode == 0x90
6535 && i.tm.extension_opcode == None
75e5731b
JB
6536 && i.types[0].bitfield.instance == Accum
6537 && i.types[0].bitfield.qword
6538 && i.types[1].bitfield.instance == Accum
6539 && i.types[1].bitfield.qword))
d2224064 6540 i.rex |= REX_W;
3e73aa7c 6541
d2224064 6542 break;
29b0f896 6543 }
7ecd2f8b 6544
c0a30a9f
L
6545 if (i.reg_operands != 0
6546 && i.operands > 1
6547 && i.tm.opcode_modifier.addrprefixopreg
474da251 6548 && i.tm.operand_types[0].bitfield.instance != Accum)
c0a30a9f
L
6549 {
6550 /* Check invalid register operand when the address size override
6551 prefix changes the size of register operands. */
6552 unsigned int op;
6553 enum { need_word, need_dword, need_qword } need;
6554
6555 if (flag_code == CODE_32BIT)
6556 need = i.prefix[ADDR_PREFIX] ? need_word : need_dword;
6557 else
6558 {
6559 if (i.prefix[ADDR_PREFIX])
6560 need = need_dword;
6561 else
6562 need = flag_code == CODE_64BIT ? need_qword : need_word;
6563 }
6564
6565 for (op = 0; op < i.operands; op++)
bab6aec1 6566 if (i.types[op].bitfield.class == Reg
c0a30a9f
L
6567 && ((need == need_word
6568 && !i.op[op].regs->reg_type.bitfield.word)
6569 || (need == need_dword
6570 && !i.op[op].regs->reg_type.bitfield.dword)
6571 || (need == need_qword
6572 && !i.op[op].regs->reg_type.bitfield.qword)))
6573 {
6574 as_bad (_("invalid register operand size for `%s'"),
6575 i.tm.name);
6576 return 0;
6577 }
6578 }
6579
29b0f896
AM
6580 return 1;
6581}
3e73aa7c 6582
29b0f896 6583static int
543613e9 6584check_byte_reg (void)
29b0f896
AM
6585{
6586 int op;
543613e9 6587
29b0f896
AM
6588 for (op = i.operands; --op >= 0;)
6589 {
dc821c5f 6590 /* Skip non-register operands. */
bab6aec1 6591 if (i.types[op].bitfield.class != Reg)
dc821c5f
JB
6592 continue;
6593
29b0f896
AM
6594 /* If this is an eight bit register, it's OK. If it's the 16 or
6595 32 bit version of an eight bit register, we will just use the
6596 low portion, and that's OK too. */
dc821c5f 6597 if (i.types[op].bitfield.byte)
29b0f896
AM
6598 continue;
6599
5a819eb9 6600 /* I/O port address operands are OK too. */
75e5731b
JB
6601 if (i.tm.operand_types[op].bitfield.instance == RegD
6602 && i.tm.operand_types[op].bitfield.word)
5a819eb9
JB
6603 continue;
6604
9344ff29
L
6605 /* crc32 doesn't generate this warning. */
6606 if (i.tm.base_opcode == 0xf20f38f0)
6607 continue;
6608
dc821c5f
JB
6609 if ((i.types[op].bitfield.word
6610 || i.types[op].bitfield.dword
6611 || i.types[op].bitfield.qword)
5a819eb9
JB
6612 && i.op[op].regs->reg_num < 4
6613 /* Prohibit these changes in 64bit mode, since the lowering
6614 would be more complicated. */
6615 && flag_code != CODE_64BIT)
29b0f896 6616 {
29b0f896 6617#if REGISTER_WARNINGS
5a819eb9 6618 if (!quiet_warnings)
a540244d
L
6619 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6620 register_prefix,
dc821c5f 6621 (i.op[op].regs + (i.types[op].bitfield.word
29b0f896
AM
6622 ? REGNAM_AL - REGNAM_AX
6623 : REGNAM_AL - REGNAM_EAX))->reg_name,
a540244d 6624 register_prefix,
29b0f896
AM
6625 i.op[op].regs->reg_name,
6626 i.suffix);
6627#endif
6628 continue;
6629 }
6630 /* Any other register is bad. */
bab6aec1 6631 if (i.types[op].bitfield.class == Reg
3528c362
JB
6632 || i.types[op].bitfield.class == RegMMX
6633 || i.types[op].bitfield.class == RegSIMD
00cee14f 6634 || i.types[op].bitfield.class == SReg
4a5c67ed
JB
6635 || i.types[op].bitfield.class == RegCR
6636 || i.types[op].bitfield.class == RegDR
6637 || i.types[op].bitfield.class == RegTR)
29b0f896 6638 {
a540244d
L
6639 as_bad (_("`%s%s' not allowed with `%s%c'"),
6640 register_prefix,
29b0f896
AM
6641 i.op[op].regs->reg_name,
6642 i.tm.name,
6643 i.suffix);
6644 return 0;
6645 }
6646 }
6647 return 1;
6648}
6649
6650static int
e3bb37b5 6651check_long_reg (void)
29b0f896
AM
6652{
6653 int op;
6654
6655 for (op = i.operands; --op >= 0;)
dc821c5f 6656 /* Skip non-register operands. */
bab6aec1 6657 if (i.types[op].bitfield.class != Reg)
dc821c5f 6658 continue;
29b0f896
AM
6659 /* Reject eight bit registers, except where the template requires
6660 them. (eg. movzb) */
dc821c5f 6661 else if (i.types[op].bitfield.byte
bab6aec1 6662 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6663 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
6664 && (i.tm.operand_types[op].bitfield.word
6665 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6666 {
a540244d
L
6667 as_bad (_("`%s%s' not allowed with `%s%c'"),
6668 register_prefix,
29b0f896
AM
6669 i.op[op].regs->reg_name,
6670 i.tm.name,
6671 i.suffix);
6672 return 0;
6673 }
be4c5e58
L
6674 /* Error if the e prefix on a general reg is missing. */
6675 else if (i.types[op].bitfield.word
bab6aec1 6676 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6677 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6678 && i.tm.operand_types[op].bitfield.dword)
29b0f896 6679 {
be4c5e58
L
6680 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
6681 register_prefix, i.op[op].regs->reg_name,
6682 i.suffix);
6683 return 0;
252b5132 6684 }
e4630f71 6685 /* Warn if the r prefix on a general reg is present. */
dc821c5f 6686 else if (i.types[op].bitfield.qword
bab6aec1 6687 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6688 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6689 && i.tm.operand_types[op].bitfield.dword)
252b5132 6690 {
34828aad 6691 if (intel_syntax
bc31405e
L
6692 && (i.tm.opcode_modifier.toqword
6693 /* Also convert to QWORD for MOVSXD. */
6694 || i.tm.base_opcode == 0x63)
3528c362 6695 && i.types[0].bitfield.class != RegSIMD)
34828aad 6696 {
ca61edf2 6697 /* Convert to QWORD. We want REX byte. */
34828aad
L
6698 i.suffix = QWORD_MNEM_SUFFIX;
6699 }
6700 else
6701 {
2b5d6a91 6702 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6703 register_prefix, i.op[op].regs->reg_name,
6704 i.suffix);
6705 return 0;
6706 }
29b0f896
AM
6707 }
6708 return 1;
6709}
252b5132 6710
29b0f896 6711static int
e3bb37b5 6712check_qword_reg (void)
29b0f896
AM
6713{
6714 int op;
252b5132 6715
29b0f896 6716 for (op = i.operands; --op >= 0; )
dc821c5f 6717 /* Skip non-register operands. */
bab6aec1 6718 if (i.types[op].bitfield.class != Reg)
dc821c5f 6719 continue;
29b0f896
AM
6720 /* Reject eight bit registers, except where the template requires
6721 them. (eg. movzb) */
dc821c5f 6722 else if (i.types[op].bitfield.byte
bab6aec1 6723 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6724 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
6725 && (i.tm.operand_types[op].bitfield.word
6726 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6727 {
a540244d
L
6728 as_bad (_("`%s%s' not allowed with `%s%c'"),
6729 register_prefix,
29b0f896
AM
6730 i.op[op].regs->reg_name,
6731 i.tm.name,
6732 i.suffix);
6733 return 0;
6734 }
e4630f71 6735 /* Warn if the r prefix on a general reg is missing. */
dc821c5f
JB
6736 else if ((i.types[op].bitfield.word
6737 || i.types[op].bitfield.dword)
bab6aec1 6738 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6739 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6740 && i.tm.operand_types[op].bitfield.qword)
29b0f896
AM
6741 {
6742 /* Prohibit these changes in the 64bit mode, since the
6743 lowering is more complicated. */
34828aad 6744 if (intel_syntax
ca61edf2 6745 && i.tm.opcode_modifier.todword
3528c362 6746 && i.types[0].bitfield.class != RegSIMD)
34828aad 6747 {
ca61edf2 6748 /* Convert to DWORD. We don't want REX byte. */
34828aad
L
6749 i.suffix = LONG_MNEM_SUFFIX;
6750 }
6751 else
6752 {
2b5d6a91 6753 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
34828aad
L
6754 register_prefix, i.op[op].regs->reg_name,
6755 i.suffix);
6756 return 0;
6757 }
252b5132 6758 }
29b0f896
AM
6759 return 1;
6760}
252b5132 6761
29b0f896 6762static int
e3bb37b5 6763check_word_reg (void)
29b0f896
AM
6764{
6765 int op;
6766 for (op = i.operands; --op >= 0;)
dc821c5f 6767 /* Skip non-register operands. */
bab6aec1 6768 if (i.types[op].bitfield.class != Reg)
dc821c5f 6769 continue;
29b0f896
AM
6770 /* Reject eight bit registers, except where the template requires
6771 them. (eg. movzb) */
dc821c5f 6772 else if (i.types[op].bitfield.byte
bab6aec1 6773 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6774 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f
JB
6775 && (i.tm.operand_types[op].bitfield.word
6776 || i.tm.operand_types[op].bitfield.dword))
29b0f896 6777 {
a540244d
L
6778 as_bad (_("`%s%s' not allowed with `%s%c'"),
6779 register_prefix,
29b0f896
AM
6780 i.op[op].regs->reg_name,
6781 i.tm.name,
6782 i.suffix);
6783 return 0;
6784 }
e4630f71 6785 /* Warn if the e or r prefix on a general reg is present. */
29b0f896 6786 else if ((!quiet_warnings || flag_code == CODE_64BIT)
dc821c5f
JB
6787 && (i.types[op].bitfield.dword
6788 || i.types[op].bitfield.qword)
bab6aec1 6789 && (i.tm.operand_types[op].bitfield.class == Reg
75e5731b 6790 || i.tm.operand_types[op].bitfield.instance == Accum)
dc821c5f 6791 && i.tm.operand_types[op].bitfield.word)
252b5132 6792 {
29b0f896
AM
6793 /* Prohibit these changes in the 64bit mode, since the
6794 lowering is more complicated. */
6795 if (flag_code == CODE_64BIT)
252b5132 6796 {
2b5d6a91 6797 as_bad (_("incorrect register `%s%s' used with `%c' suffix"),
2ca3ace5 6798 register_prefix, i.op[op].regs->reg_name,
29b0f896
AM
6799 i.suffix);
6800 return 0;
252b5132 6801 }
29b0f896 6802#if REGISTER_WARNINGS
cecf1424
JB
6803 as_warn (_("using `%s%s' instead of `%s%s' due to `%c' suffix"),
6804 register_prefix,
6805 (i.op[op].regs + REGNAM_AX - REGNAM_EAX)->reg_name,
6806 register_prefix, i.op[op].regs->reg_name, i.suffix);
29b0f896
AM
6807#endif
6808 }
6809 return 1;
6810}
252b5132 6811
29b0f896 6812static int
40fb9820 6813update_imm (unsigned int j)
29b0f896 6814{
bc0844ae 6815 i386_operand_type overlap = i.types[j];
40fb9820
L
6816 if ((overlap.bitfield.imm8
6817 || overlap.bitfield.imm8s
6818 || overlap.bitfield.imm16
6819 || overlap.bitfield.imm32
6820 || overlap.bitfield.imm32s
6821 || overlap.bitfield.imm64)
0dfbf9d7
L
6822 && !operand_type_equal (&overlap, &imm8)
6823 && !operand_type_equal (&overlap, &imm8s)
6824 && !operand_type_equal (&overlap, &imm16)
6825 && !operand_type_equal (&overlap, &imm32)
6826 && !operand_type_equal (&overlap, &imm32s)
6827 && !operand_type_equal (&overlap, &imm64))
29b0f896
AM
6828 {
6829 if (i.suffix)
6830 {
40fb9820
L
6831 i386_operand_type temp;
6832
0dfbf9d7 6833 operand_type_set (&temp, 0);
7ab9ffdd 6834 if (i.suffix == BYTE_MNEM_SUFFIX)
40fb9820
L
6835 {
6836 temp.bitfield.imm8 = overlap.bitfield.imm8;
6837 temp.bitfield.imm8s = overlap.bitfield.imm8s;
6838 }
6839 else if (i.suffix == WORD_MNEM_SUFFIX)
6840 temp.bitfield.imm16 = overlap.bitfield.imm16;
6841 else if (i.suffix == QWORD_MNEM_SUFFIX)
6842 {
6843 temp.bitfield.imm64 = overlap.bitfield.imm64;
6844 temp.bitfield.imm32s = overlap.bitfield.imm32s;
6845 }
6846 else
6847 temp.bitfield.imm32 = overlap.bitfield.imm32;
6848 overlap = temp;
29b0f896 6849 }
0dfbf9d7
L
6850 else if (operand_type_equal (&overlap, &imm16_32_32s)
6851 || operand_type_equal (&overlap, &imm16_32)
6852 || operand_type_equal (&overlap, &imm16_32s))
29b0f896 6853 {
40fb9820 6854 if ((flag_code == CODE_16BIT) ^ (i.prefix[DATA_PREFIX] != 0))
65da13b5 6855 overlap = imm16;
40fb9820 6856 else
65da13b5 6857 overlap = imm32s;
29b0f896 6858 }
0dfbf9d7
L
6859 if (!operand_type_equal (&overlap, &imm8)
6860 && !operand_type_equal (&overlap, &imm8s)
6861 && !operand_type_equal (&overlap, &imm16)
6862 && !operand_type_equal (&overlap, &imm32)
6863 && !operand_type_equal (&overlap, &imm32s)
6864 && !operand_type_equal (&overlap, &imm64))
29b0f896 6865 {
4eed87de
AM
6866 as_bad (_("no instruction mnemonic suffix given; "
6867 "can't determine immediate size"));
29b0f896
AM
6868 return 0;
6869 }
6870 }
40fb9820 6871 i.types[j] = overlap;
29b0f896 6872
40fb9820
L
6873 return 1;
6874}
6875
6876static int
6877finalize_imm (void)
6878{
bc0844ae 6879 unsigned int j, n;
29b0f896 6880
bc0844ae
L
6881 /* Update the first 2 immediate operands. */
6882 n = i.operands > 2 ? 2 : i.operands;
6883 if (n)
6884 {
6885 for (j = 0; j < n; j++)
6886 if (update_imm (j) == 0)
6887 return 0;
40fb9820 6888
bc0844ae
L
6889 /* The 3rd operand can't be immediate operand. */
6890 gas_assert (operand_type_check (i.types[2], imm) == 0);
6891 }
29b0f896
AM
6892
6893 return 1;
6894}
6895
6896static int
e3bb37b5 6897process_operands (void)
29b0f896
AM
6898{
6899 /* Default segment register this instruction will use for memory
6900 accesses. 0 means unknown. This is only for optimizing out
6901 unnecessary segment overrides. */
6902 const seg_entry *default_seg = 0;
6903
2426c15f 6904 if (i.tm.opcode_modifier.sse2avx && i.tm.opcode_modifier.vexvvvv)
29b0f896 6905 {
91d6fa6a
NC
6906 unsigned int dupl = i.operands;
6907 unsigned int dest = dupl - 1;
9fcfb3d7
L
6908 unsigned int j;
6909
c0f3af97 6910 /* The destination must be an xmm register. */
9c2799c2 6911 gas_assert (i.reg_operands
91d6fa6a 6912 && MAX_OPERANDS > dupl
7ab9ffdd 6913 && operand_type_equal (&i.types[dest], &regxmm));
c0f3af97 6914
75e5731b 6915 if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 6916 && i.tm.operand_types[0].bitfield.xmmword)
e2ec9d29 6917 {
8cd7925b 6918 if (i.tm.opcode_modifier.vexsources == VEX3SOURCES)
c0f3af97
L
6919 {
6920 /* Keep xmm0 for instructions with VEX prefix and 3
6921 sources. */
75e5731b 6922 i.tm.operand_types[0].bitfield.instance = InstanceNone;
3528c362 6923 i.tm.operand_types[0].bitfield.class = RegSIMD;
c0f3af97
L
6924 goto duplicate;
6925 }
e2ec9d29 6926 else
c0f3af97
L
6927 {
6928 /* We remove the first xmm0 and keep the number of
6929 operands unchanged, which in fact duplicates the
6930 destination. */
6931 for (j = 1; j < i.operands; j++)
6932 {
6933 i.op[j - 1] = i.op[j];
6934 i.types[j - 1] = i.types[j];
6935 i.tm.operand_types[j - 1] = i.tm.operand_types[j];
8dc0818e 6936 i.flags[j - 1] = i.flags[j];
c0f3af97
L
6937 }
6938 }
6939 }
6940 else if (i.tm.opcode_modifier.implicit1stxmm0)
7ab9ffdd 6941 {
91d6fa6a 6942 gas_assert ((MAX_OPERANDS - 1) > dupl
8cd7925b
L
6943 && (i.tm.opcode_modifier.vexsources
6944 == VEX3SOURCES));
c0f3af97
L
6945
6946 /* Add the implicit xmm0 for instructions with VEX prefix
6947 and 3 sources. */
6948 for (j = i.operands; j > 0; j--)
6949 {
6950 i.op[j] = i.op[j - 1];
6951 i.types[j] = i.types[j - 1];
6952 i.tm.operand_types[j] = i.tm.operand_types[j - 1];
8dc0818e 6953 i.flags[j] = i.flags[j - 1];
c0f3af97
L
6954 }
6955 i.op[0].regs
6956 = (const reg_entry *) hash_find (reg_hash, "xmm0");
7ab9ffdd 6957 i.types[0] = regxmm;
c0f3af97
L
6958 i.tm.operand_types[0] = regxmm;
6959
6960 i.operands += 2;
6961 i.reg_operands += 2;
6962 i.tm.operands += 2;
6963
91d6fa6a 6964 dupl++;
c0f3af97 6965 dest++;
91d6fa6a
NC
6966 i.op[dupl] = i.op[dest];
6967 i.types[dupl] = i.types[dest];
6968 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 6969 i.flags[dupl] = i.flags[dest];
e2ec9d29 6970 }
c0f3af97
L
6971 else
6972 {
6973duplicate:
6974 i.operands++;
6975 i.reg_operands++;
6976 i.tm.operands++;
6977
91d6fa6a
NC
6978 i.op[dupl] = i.op[dest];
6979 i.types[dupl] = i.types[dest];
6980 i.tm.operand_types[dupl] = i.tm.operand_types[dest];
8dc0818e 6981 i.flags[dupl] = i.flags[dest];
c0f3af97
L
6982 }
6983
6984 if (i.tm.opcode_modifier.immext)
6985 process_immext ();
6986 }
75e5731b 6987 else if (i.tm.operand_types[0].bitfield.instance == Accum
1b54b8d7 6988 && i.tm.operand_types[0].bitfield.xmmword)
c0f3af97
L
6989 {
6990 unsigned int j;
6991
9fcfb3d7
L
6992 for (j = 1; j < i.operands; j++)
6993 {
6994 i.op[j - 1] = i.op[j];
6995 i.types[j - 1] = i.types[j];
6996
6997 /* We need to adjust fields in i.tm since they are used by
6998 build_modrm_byte. */
6999 i.tm.operand_types [j - 1] = i.tm.operand_types [j];
8dc0818e
JB
7000
7001 i.flags[j - 1] = i.flags[j];
9fcfb3d7
L
7002 }
7003
e2ec9d29
L
7004 i.operands--;
7005 i.reg_operands--;
e2ec9d29
L
7006 i.tm.operands--;
7007 }
920d2ddc
IT
7008 else if (i.tm.opcode_modifier.implicitquadgroup)
7009 {
a477a8c4
JB
7010 unsigned int regnum, first_reg_in_group, last_reg_in_group;
7011
920d2ddc 7012 /* The second operand must be {x,y,z}mmN, where N is a multiple of 4. */
3528c362 7013 gas_assert (i.operands >= 2 && i.types[1].bitfield.class == RegSIMD);
a477a8c4
JB
7014 regnum = register_number (i.op[1].regs);
7015 first_reg_in_group = regnum & ~3;
7016 last_reg_in_group = first_reg_in_group + 3;
7017 if (regnum != first_reg_in_group)
7018 as_warn (_("source register `%s%s' implicitly denotes"
7019 " `%s%.3s%u' to `%s%.3s%u' source group in `%s'"),
7020 register_prefix, i.op[1].regs->reg_name,
7021 register_prefix, i.op[1].regs->reg_name, first_reg_in_group,
7022 register_prefix, i.op[1].regs->reg_name, last_reg_in_group,
7023 i.tm.name);
7024 }
e2ec9d29
L
7025 else if (i.tm.opcode_modifier.regkludge)
7026 {
7027 /* The imul $imm, %reg instruction is converted into
7028 imul $imm, %reg, %reg, and the clr %reg instruction
7029 is converted into xor %reg, %reg. */
7030
7031 unsigned int first_reg_op;
7032
7033 if (operand_type_check (i.types[0], reg))
7034 first_reg_op = 0;
7035 else
7036 first_reg_op = 1;
7037 /* Pretend we saw the extra register operand. */
9c2799c2 7038 gas_assert (i.reg_operands == 1
7ab9ffdd 7039 && i.op[first_reg_op + 1].regs == 0);
e2ec9d29
L
7040 i.op[first_reg_op + 1].regs = i.op[first_reg_op].regs;
7041 i.types[first_reg_op + 1] = i.types[first_reg_op];
7042 i.operands++;
7043 i.reg_operands++;
29b0f896
AM
7044 }
7045
85b80b0f 7046 if (i.tm.opcode_modifier.modrm)
29b0f896
AM
7047 {
7048 /* The opcode is completed (modulo i.tm.extension_opcode which
52271982
AM
7049 must be put into the modrm byte). Now, we make the modrm and
7050 index base bytes based on all the info we've collected. */
29b0f896
AM
7051
7052 default_seg = build_modrm_byte ();
7053 }
00cee14f 7054 else if (i.types[0].bitfield.class == SReg)
85b80b0f
JB
7055 {
7056 if (flag_code != CODE_64BIT
7057 ? i.tm.base_opcode == POP_SEG_SHORT
7058 && i.op[0].regs->reg_num == 1
7059 : (i.tm.base_opcode | 1) == POP_SEG386_SHORT
7060 && i.op[0].regs->reg_num < 4)
7061 {
7062 as_bad (_("you can't `%s %s%s'"),
7063 i.tm.name, register_prefix, i.op[0].regs->reg_name);
7064 return 0;
7065 }
7066 if ( i.op[0].regs->reg_num > 3 && i.tm.opcode_length == 1 )
7067 {
7068 i.tm.base_opcode ^= POP_SEG_SHORT ^ POP_SEG386_SHORT;
7069 i.tm.opcode_length = 2;
7070 }
7071 i.tm.base_opcode |= (i.op[0].regs->reg_num << 3);
7072 }
8a2ed489 7073 else if ((i.tm.base_opcode & ~0x3) == MOV_AX_DISP32)
29b0f896
AM
7074 {
7075 default_seg = &ds;
7076 }
40fb9820 7077 else if (i.tm.opcode_modifier.isstring)
29b0f896
AM
7078 {
7079 /* For the string instructions that allow a segment override
7080 on one of their operands, the default segment is ds. */
7081 default_seg = &ds;
7082 }
85b80b0f
JB
7083 else if (i.tm.opcode_modifier.shortform)
7084 {
7085 /* The register or float register operand is in operand
7086 0 or 1. */
bab6aec1 7087 unsigned int op = i.tm.operand_types[0].bitfield.class != Reg;
85b80b0f
JB
7088
7089 /* Register goes in low 3 bits of opcode. */
7090 i.tm.base_opcode |= i.op[op].regs->reg_num;
7091 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7092 i.rex |= REX_B;
7093 if (!quiet_warnings && i.tm.opcode_modifier.ugh)
7094 {
7095 /* Warn about some common errors, but press on regardless.
7096 The first case can be generated by gcc (<= 2.8.1). */
7097 if (i.operands == 2)
7098 {
7099 /* Reversed arguments on faddp, fsubp, etc. */
7100 as_warn (_("translating to `%s %s%s,%s%s'"), i.tm.name,
7101 register_prefix, i.op[!intel_syntax].regs->reg_name,
7102 register_prefix, i.op[intel_syntax].regs->reg_name);
7103 }
7104 else
7105 {
7106 /* Extraneous `l' suffix on fp insn. */
7107 as_warn (_("translating to `%s %s%s'"), i.tm.name,
7108 register_prefix, i.op[0].regs->reg_name);
7109 }
7110 }
7111 }
29b0f896 7112
75178d9d
L
7113 if (i.tm.base_opcode == 0x8d /* lea */
7114 && i.seg[0]
7115 && !quiet_warnings)
30123838 7116 as_warn (_("segment override on `%s' is ineffectual"), i.tm.name);
52271982
AM
7117
7118 /* If a segment was explicitly specified, and the specified segment
7119 is not the default, use an opcode prefix to select it. If we
7120 never figured out what the default segment is, then default_seg
7121 will be zero at this point, and the specified segment prefix will
7122 always be used. */
29b0f896
AM
7123 if ((i.seg[0]) && (i.seg[0] != default_seg))
7124 {
7125 if (!add_prefix (i.seg[0]->seg_prefix))
7126 return 0;
7127 }
7128 return 1;
7129}
7130
7131static const seg_entry *
e3bb37b5 7132build_modrm_byte (void)
29b0f896
AM
7133{
7134 const seg_entry *default_seg = 0;
c0f3af97 7135 unsigned int source, dest;
8cd7925b 7136 int vex_3_sources;
c0f3af97 7137
8cd7925b 7138 vex_3_sources = i.tm.opcode_modifier.vexsources == VEX3SOURCES;
c0f3af97
L
7139 if (vex_3_sources)
7140 {
91d6fa6a 7141 unsigned int nds, reg_slot;
4c2c6516 7142 expressionS *exp;
c0f3af97 7143
6b8d3588 7144 dest = i.operands - 1;
c0f3af97 7145 nds = dest - 1;
922d8de8 7146
a683cc34 7147 /* There are 2 kinds of instructions:
bed3d976 7148 1. 5 operands: 4 register operands or 3 register operands
9d3bf266 7149 plus 1 memory operand plus one Imm4 operand, VexXDS, and
bed3d976 7150 VexW0 or VexW1. The destination must be either XMM, YMM or
43234a1e 7151 ZMM register.
bed3d976 7152 2. 4 operands: 4 register operands or 3 register operands
2f1bada2 7153 plus 1 memory operand, with VexXDS. */
922d8de8 7154 gas_assert ((i.reg_operands == 4
bed3d976
JB
7155 || (i.reg_operands == 3 && i.mem_operands == 1))
7156 && i.tm.opcode_modifier.vexvvvv == VEXXDS
dcd7e323 7157 && i.tm.opcode_modifier.vexw
3528c362 7158 && i.tm.operand_types[dest].bitfield.class == RegSIMD);
a683cc34 7159
48db9223
JB
7160 /* If VexW1 is set, the first non-immediate operand is the source and
7161 the second non-immediate one is encoded in the immediate operand. */
7162 if (i.tm.opcode_modifier.vexw == VEXW1)
7163 {
7164 source = i.imm_operands;
7165 reg_slot = i.imm_operands + 1;
7166 }
7167 else
7168 {
7169 source = i.imm_operands + 1;
7170 reg_slot = i.imm_operands;
7171 }
7172
a683cc34 7173 if (i.imm_operands == 0)
bed3d976
JB
7174 {
7175 /* When there is no immediate operand, generate an 8bit
7176 immediate operand to encode the first operand. */
7177 exp = &im_expressions[i.imm_operands++];
7178 i.op[i.operands].imms = exp;
7179 i.types[i.operands] = imm8;
7180 i.operands++;
7181
3528c362 7182 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
bed3d976
JB
7183 exp->X_op = O_constant;
7184 exp->X_add_number = register_number (i.op[reg_slot].regs) << 4;
43234a1e
L
7185 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
7186 }
922d8de8 7187 else
bed3d976 7188 {
9d3bf266
JB
7189 gas_assert (i.imm_operands == 1);
7190 gas_assert (fits_in_imm4 (i.op[0].imms->X_add_number));
7191 gas_assert (!i.tm.opcode_modifier.immext);
a683cc34 7192
9d3bf266
JB
7193 /* Turn on Imm8 again so that output_imm will generate it. */
7194 i.types[0].bitfield.imm8 = 1;
bed3d976 7195
3528c362 7196 gas_assert (i.tm.operand_types[reg_slot].bitfield.class == RegSIMD);
9d3bf266 7197 i.op[0].imms->X_add_number
bed3d976 7198 |= register_number (i.op[reg_slot].regs) << 4;
43234a1e 7199 gas_assert ((i.op[reg_slot].regs->reg_flags & RegVRex) == 0);
bed3d976 7200 }
a683cc34 7201
3528c362 7202 gas_assert (i.tm.operand_types[nds].bitfield.class == RegSIMD);
dae39acc 7203 i.vex.register_specifier = i.op[nds].regs;
c0f3af97
L
7204 }
7205 else
7206 source = dest = 0;
29b0f896
AM
7207
7208 /* i.reg_operands MUST be the number of real register operands;
c0f3af97
L
7209 implicit registers do not count. If there are 3 register
7210 operands, it must be a instruction with VexNDS. For a
7211 instruction with VexNDD, the destination register is encoded
7212 in VEX prefix. If there are 4 register operands, it must be
7213 a instruction with VEX prefix and 3 sources. */
7ab9ffdd
L
7214 if (i.mem_operands == 0
7215 && ((i.reg_operands == 2
2426c15f 7216 && i.tm.opcode_modifier.vexvvvv <= VEXXDS)
7ab9ffdd 7217 || (i.reg_operands == 3
2426c15f 7218 && i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd 7219 || (i.reg_operands == 4 && vex_3_sources)))
29b0f896 7220 {
cab737b9
L
7221 switch (i.operands)
7222 {
7223 case 2:
7224 source = 0;
7225 break;
7226 case 3:
c81128dc
L
7227 /* When there are 3 operands, one of them may be immediate,
7228 which may be the first or the last operand. Otherwise,
c0f3af97
L
7229 the first operand must be shift count register (cl) or it
7230 is an instruction with VexNDS. */
9c2799c2 7231 gas_assert (i.imm_operands == 1
7ab9ffdd 7232 || (i.imm_operands == 0
2426c15f 7233 && (i.tm.opcode_modifier.vexvvvv == VEXXDS
75e5731b
JB
7234 || (i.types[0].bitfield.instance == RegC
7235 && i.types[0].bitfield.byte))));
40fb9820 7236 if (operand_type_check (i.types[0], imm)
75e5731b
JB
7237 || (i.types[0].bitfield.instance == RegC
7238 && i.types[0].bitfield.byte))
40fb9820
L
7239 source = 1;
7240 else
7241 source = 0;
cab737b9
L
7242 break;
7243 case 4:
368d64cc
L
7244 /* When there are 4 operands, the first two must be 8bit
7245 immediate operands. The source operand will be the 3rd
c0f3af97
L
7246 one.
7247
7248 For instructions with VexNDS, if the first operand
7249 an imm8, the source operand is the 2nd one. If the last
7250 operand is imm8, the source operand is the first one. */
9c2799c2 7251 gas_assert ((i.imm_operands == 2
7ab9ffdd
L
7252 && i.types[0].bitfield.imm8
7253 && i.types[1].bitfield.imm8)
2426c15f 7254 || (i.tm.opcode_modifier.vexvvvv == VEXXDS
7ab9ffdd
L
7255 && i.imm_operands == 1
7256 && (i.types[0].bitfield.imm8
43234a1e
L
7257 || i.types[i.operands - 1].bitfield.imm8
7258 || i.rounding)));
9f2670f2
L
7259 if (i.imm_operands == 2)
7260 source = 2;
7261 else
c0f3af97
L
7262 {
7263 if (i.types[0].bitfield.imm8)
7264 source = 1;
7265 else
7266 source = 0;
7267 }
c0f3af97
L
7268 break;
7269 case 5:
e771e7c9 7270 if (is_evex_encoding (&i.tm))
43234a1e
L
7271 {
7272 /* For EVEX instructions, when there are 5 operands, the
7273 first one must be immediate operand. If the second one
7274 is immediate operand, the source operand is the 3th
7275 one. If the last one is immediate operand, the source
7276 operand is the 2nd one. */
7277 gas_assert (i.imm_operands == 2
7278 && i.tm.opcode_modifier.sae
7279 && operand_type_check (i.types[0], imm));
7280 if (operand_type_check (i.types[1], imm))
7281 source = 2;
7282 else if (operand_type_check (i.types[4], imm))
7283 source = 1;
7284 else
7285 abort ();
7286 }
cab737b9
L
7287 break;
7288 default:
7289 abort ();
7290 }
7291
c0f3af97
L
7292 if (!vex_3_sources)
7293 {
7294 dest = source + 1;
7295
43234a1e
L
7296 /* RC/SAE operand could be between DEST and SRC. That happens
7297 when one operand is GPR and the other one is XMM/YMM/ZMM
7298 register. */
7299 if (i.rounding && i.rounding->operand == (int) dest)
7300 dest++;
7301
2426c15f 7302 if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
c0f3af97 7303 {
43234a1e 7304 /* For instructions with VexNDS, the register-only source
c5d0745b 7305 operand must be a 32/64bit integer, XMM, YMM, ZMM, or mask
dfd69174 7306 register. It is encoded in VEX prefix. */
f12dc422
L
7307
7308 i386_operand_type op;
7309 unsigned int vvvv;
7310
7311 /* Check register-only source operand when two source
7312 operands are swapped. */
7313 if (!i.tm.operand_types[source].bitfield.baseindex
7314 && i.tm.operand_types[dest].bitfield.baseindex)
7315 {
7316 vvvv = source;
7317 source = dest;
7318 }
7319 else
7320 vvvv = dest;
7321
7322 op = i.tm.operand_types[vvvv];
c0f3af97 7323 if ((dest + 1) >= i.operands
bab6aec1 7324 || ((op.bitfield.class != Reg
dc821c5f 7325 || (!op.bitfield.dword && !op.bitfield.qword))
3528c362 7326 && op.bitfield.class != RegSIMD
43234a1e 7327 && !operand_type_equal (&op, &regmask)))
c0f3af97 7328 abort ();
f12dc422 7329 i.vex.register_specifier = i.op[vvvv].regs;
c0f3af97
L
7330 dest++;
7331 }
7332 }
29b0f896
AM
7333
7334 i.rm.mode = 3;
dfd69174
JB
7335 /* One of the register operands will be encoded in the i.rm.reg
7336 field, the other in the combined i.rm.mode and i.rm.regmem
29b0f896
AM
7337 fields. If no form of this instruction supports a memory
7338 destination operand, then we assume the source operand may
7339 sometimes be a memory operand and so we need to store the
7340 destination in the i.rm.reg field. */
dfd69174 7341 if (!i.tm.opcode_modifier.regmem
40fb9820 7342 && operand_type_check (i.tm.operand_types[dest], anymem) == 0)
29b0f896
AM
7343 {
7344 i.rm.reg = i.op[dest].regs->reg_num;
7345 i.rm.regmem = i.op[source].regs->reg_num;
3528c362
JB
7346 if (i.op[dest].regs->reg_type.bitfield.class == RegMMX
7347 || i.op[source].regs->reg_type.bitfield.class == RegMMX)
b4a3a7b4 7348 i.has_regmmx = TRUE;
3528c362
JB
7349 else if (i.op[dest].regs->reg_type.bitfield.class == RegSIMD
7350 || i.op[source].regs->reg_type.bitfield.class == RegSIMD)
b4a3a7b4
L
7351 {
7352 if (i.types[dest].bitfield.zmmword
7353 || i.types[source].bitfield.zmmword)
7354 i.has_regzmm = TRUE;
7355 else if (i.types[dest].bitfield.ymmword
7356 || i.types[source].bitfield.ymmword)
7357 i.has_regymm = TRUE;
7358 else
7359 i.has_regxmm = TRUE;
7360 }
29b0f896 7361 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7362 i.rex |= REX_R;
43234a1e
L
7363 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7364 i.vrex |= REX_R;
29b0f896 7365 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7366 i.rex |= REX_B;
43234a1e
L
7367 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7368 i.vrex |= REX_B;
29b0f896
AM
7369 }
7370 else
7371 {
7372 i.rm.reg = i.op[source].regs->reg_num;
7373 i.rm.regmem = i.op[dest].regs->reg_num;
7374 if ((i.op[dest].regs->reg_flags & RegRex) != 0)
161a04f6 7375 i.rex |= REX_B;
43234a1e
L
7376 if ((i.op[dest].regs->reg_flags & RegVRex) != 0)
7377 i.vrex |= REX_B;
29b0f896 7378 if ((i.op[source].regs->reg_flags & RegRex) != 0)
161a04f6 7379 i.rex |= REX_R;
43234a1e
L
7380 if ((i.op[source].regs->reg_flags & RegVRex) != 0)
7381 i.vrex |= REX_R;
29b0f896 7382 }
e0c7f900 7383 if (flag_code != CODE_64BIT && (i.rex & REX_R))
c4a530c5 7384 {
4a5c67ed 7385 if (i.types[!i.tm.opcode_modifier.regmem].bitfield.class != RegCR)
c4a530c5 7386 abort ();
e0c7f900 7387 i.rex &= ~REX_R;
c4a530c5
JB
7388 add_prefix (LOCK_PREFIX_OPCODE);
7389 }
29b0f896
AM
7390 }
7391 else
7392 { /* If it's not 2 reg operands... */
c0f3af97
L
7393 unsigned int mem;
7394
29b0f896
AM
7395 if (i.mem_operands)
7396 {
7397 unsigned int fake_zero_displacement = 0;
99018f42 7398 unsigned int op;
4eed87de 7399
7ab9ffdd 7400 for (op = 0; op < i.operands; op++)
8dc0818e 7401 if (i.flags[op] & Operand_Mem)
7ab9ffdd 7402 break;
7ab9ffdd 7403 gas_assert (op < i.operands);
29b0f896 7404
6c30d220
L
7405 if (i.tm.opcode_modifier.vecsib)
7406 {
e968fc9b 7407 if (i.index_reg->reg_num == RegIZ)
6c30d220
L
7408 abort ();
7409
7410 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7411 if (!i.base_reg)
7412 {
7413 i.sib.base = NO_BASE_REGISTER;
7414 i.sib.scale = i.log2_scale_factor;
7415 i.types[op].bitfield.disp8 = 0;
7416 i.types[op].bitfield.disp16 = 0;
7417 i.types[op].bitfield.disp64 = 0;
43083a50 7418 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
6c30d220
L
7419 {
7420 /* Must be 32 bit */
7421 i.types[op].bitfield.disp32 = 1;
7422 i.types[op].bitfield.disp32s = 0;
7423 }
7424 else
7425 {
7426 i.types[op].bitfield.disp32 = 0;
7427 i.types[op].bitfield.disp32s = 1;
7428 }
7429 }
7430 i.sib.index = i.index_reg->reg_num;
7431 if ((i.index_reg->reg_flags & RegRex) != 0)
7432 i.rex |= REX_X;
43234a1e
L
7433 if ((i.index_reg->reg_flags & RegVRex) != 0)
7434 i.vrex |= REX_X;
6c30d220
L
7435 }
7436
29b0f896
AM
7437 default_seg = &ds;
7438
7439 if (i.base_reg == 0)
7440 {
7441 i.rm.mode = 0;
7442 if (!i.disp_operands)
9bb129e8 7443 fake_zero_displacement = 1;
29b0f896
AM
7444 if (i.index_reg == 0)
7445 {
73053c1f
JB
7446 i386_operand_type newdisp;
7447
6c30d220 7448 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7449 /* Operand is just <disp> */
20f0a1fc 7450 if (flag_code == CODE_64BIT)
29b0f896
AM
7451 {
7452 /* 64bit mode overwrites the 32bit absolute
7453 addressing by RIP relative addressing and
7454 absolute addressing is encoded by one of the
7455 redundant SIB forms. */
7456 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7457 i.sib.base = NO_BASE_REGISTER;
7458 i.sib.index = NO_INDEX_REGISTER;
73053c1f 7459 newdisp = (!i.prefix[ADDR_PREFIX] ? disp32s : disp32);
20f0a1fc 7460 }
fc225355
L
7461 else if ((flag_code == CODE_16BIT)
7462 ^ (i.prefix[ADDR_PREFIX] != 0))
20f0a1fc
NC
7463 {
7464 i.rm.regmem = NO_BASE_REGISTER_16;
73053c1f 7465 newdisp = disp16;
20f0a1fc
NC
7466 }
7467 else
7468 {
7469 i.rm.regmem = NO_BASE_REGISTER;
73053c1f 7470 newdisp = disp32;
29b0f896 7471 }
73053c1f
JB
7472 i.types[op] = operand_type_and_not (i.types[op], anydisp);
7473 i.types[op] = operand_type_or (i.types[op], newdisp);
29b0f896 7474 }
6c30d220 7475 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7476 {
6c30d220 7477 /* !i.base_reg && i.index_reg */
e968fc9b 7478 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7479 i.sib.index = NO_INDEX_REGISTER;
7480 else
7481 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7482 i.sib.base = NO_BASE_REGISTER;
7483 i.sib.scale = i.log2_scale_factor;
7484 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
40fb9820
L
7485 i.types[op].bitfield.disp8 = 0;
7486 i.types[op].bitfield.disp16 = 0;
7487 i.types[op].bitfield.disp64 = 0;
43083a50 7488 if (flag_code != CODE_64BIT || i.prefix[ADDR_PREFIX])
40fb9820
L
7489 {
7490 /* Must be 32 bit */
7491 i.types[op].bitfield.disp32 = 1;
7492 i.types[op].bitfield.disp32s = 0;
7493 }
29b0f896 7494 else
40fb9820
L
7495 {
7496 i.types[op].bitfield.disp32 = 0;
7497 i.types[op].bitfield.disp32s = 1;
7498 }
29b0f896 7499 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7500 i.rex |= REX_X;
29b0f896
AM
7501 }
7502 }
7503 /* RIP addressing for 64bit mode. */
e968fc9b 7504 else if (i.base_reg->reg_num == RegIP)
29b0f896 7505 {
6c30d220 7506 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896 7507 i.rm.regmem = NO_BASE_REGISTER;
40fb9820
L
7508 i.types[op].bitfield.disp8 = 0;
7509 i.types[op].bitfield.disp16 = 0;
7510 i.types[op].bitfield.disp32 = 0;
7511 i.types[op].bitfield.disp32s = 1;
7512 i.types[op].bitfield.disp64 = 0;
71903a11 7513 i.flags[op] |= Operand_PCrel;
20f0a1fc
NC
7514 if (! i.disp_operands)
7515 fake_zero_displacement = 1;
29b0f896 7516 }
dc821c5f 7517 else if (i.base_reg->reg_type.bitfield.word)
29b0f896 7518 {
6c30d220 7519 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7520 switch (i.base_reg->reg_num)
7521 {
7522 case 3: /* (%bx) */
7523 if (i.index_reg == 0)
7524 i.rm.regmem = 7;
7525 else /* (%bx,%si) -> 0, or (%bx,%di) -> 1 */
7526 i.rm.regmem = i.index_reg->reg_num - 6;
7527 break;
7528 case 5: /* (%bp) */
7529 default_seg = &ss;
7530 if (i.index_reg == 0)
7531 {
7532 i.rm.regmem = 6;
40fb9820 7533 if (operand_type_check (i.types[op], disp) == 0)
29b0f896
AM
7534 {
7535 /* fake (%bp) into 0(%bp) */
b5014f7a 7536 i.types[op].bitfield.disp8 = 1;
252b5132 7537 fake_zero_displacement = 1;
29b0f896
AM
7538 }
7539 }
7540 else /* (%bp,%si) -> 2, or (%bp,%di) -> 3 */
7541 i.rm.regmem = i.index_reg->reg_num - 6 + 2;
7542 break;
7543 default: /* (%si) -> 4 or (%di) -> 5 */
7544 i.rm.regmem = i.base_reg->reg_num - 6 + 4;
7545 }
7546 i.rm.mode = mode_from_disp_size (i.types[op]);
7547 }
7548 else /* i.base_reg and 32/64 bit mode */
7549 {
7550 if (flag_code == CODE_64BIT
40fb9820
L
7551 && operand_type_check (i.types[op], disp))
7552 {
73053c1f
JB
7553 i.types[op].bitfield.disp16 = 0;
7554 i.types[op].bitfield.disp64 = 0;
40fb9820 7555 if (i.prefix[ADDR_PREFIX] == 0)
73053c1f
JB
7556 {
7557 i.types[op].bitfield.disp32 = 0;
7558 i.types[op].bitfield.disp32s = 1;
7559 }
40fb9820 7560 else
73053c1f
JB
7561 {
7562 i.types[op].bitfield.disp32 = 1;
7563 i.types[op].bitfield.disp32s = 0;
7564 }
40fb9820 7565 }
20f0a1fc 7566
6c30d220
L
7567 if (!i.tm.opcode_modifier.vecsib)
7568 i.rm.regmem = i.base_reg->reg_num;
29b0f896 7569 if ((i.base_reg->reg_flags & RegRex) != 0)
161a04f6 7570 i.rex |= REX_B;
29b0f896
AM
7571 i.sib.base = i.base_reg->reg_num;
7572 /* x86-64 ignores REX prefix bit here to avoid decoder
7573 complications. */
848930b2
JB
7574 if (!(i.base_reg->reg_flags & RegRex)
7575 && (i.base_reg->reg_num == EBP_REG_NUM
7576 || i.base_reg->reg_num == ESP_REG_NUM))
29b0f896 7577 default_seg = &ss;
848930b2 7578 if (i.base_reg->reg_num == 5 && i.disp_operands == 0)
29b0f896 7579 {
848930b2 7580 fake_zero_displacement = 1;
b5014f7a 7581 i.types[op].bitfield.disp8 = 1;
29b0f896
AM
7582 }
7583 i.sib.scale = i.log2_scale_factor;
7584 if (i.index_reg == 0)
7585 {
6c30d220 7586 gas_assert (!i.tm.opcode_modifier.vecsib);
29b0f896
AM
7587 /* <disp>(%esp) becomes two byte modrm with no index
7588 register. We've already stored the code for esp
7589 in i.rm.regmem ie. ESCAPE_TO_TWO_BYTE_ADDRESSING.
7590 Any base register besides %esp will not use the
7591 extra modrm byte. */
7592 i.sib.index = NO_INDEX_REGISTER;
29b0f896 7593 }
6c30d220 7594 else if (!i.tm.opcode_modifier.vecsib)
29b0f896 7595 {
e968fc9b 7596 if (i.index_reg->reg_num == RegIZ)
db51cc60
L
7597 i.sib.index = NO_INDEX_REGISTER;
7598 else
7599 i.sib.index = i.index_reg->reg_num;
29b0f896
AM
7600 i.rm.regmem = ESCAPE_TO_TWO_BYTE_ADDRESSING;
7601 if ((i.index_reg->reg_flags & RegRex) != 0)
161a04f6 7602 i.rex |= REX_X;
29b0f896 7603 }
67a4f2b7
AO
7604
7605 if (i.disp_operands
7606 && (i.reloc[op] == BFD_RELOC_386_TLS_DESC_CALL
7607 || i.reloc[op] == BFD_RELOC_X86_64_TLSDESC_CALL))
7608 i.rm.mode = 0;
7609 else
a501d77e
L
7610 {
7611 if (!fake_zero_displacement
7612 && !i.disp_operands
7613 && i.disp_encoding)
7614 {
7615 fake_zero_displacement = 1;
7616 if (i.disp_encoding == disp_encoding_8bit)
7617 i.types[op].bitfield.disp8 = 1;
7618 else
7619 i.types[op].bitfield.disp32 = 1;
7620 }
7621 i.rm.mode = mode_from_disp_size (i.types[op]);
7622 }
29b0f896 7623 }
252b5132 7624
29b0f896
AM
7625 if (fake_zero_displacement)
7626 {
7627 /* Fakes a zero displacement assuming that i.types[op]
7628 holds the correct displacement size. */
7629 expressionS *exp;
7630
9c2799c2 7631 gas_assert (i.op[op].disps == 0);
29b0f896
AM
7632 exp = &disp_expressions[i.disp_operands++];
7633 i.op[op].disps = exp;
7634 exp->X_op = O_constant;
7635 exp->X_add_number = 0;
7636 exp->X_add_symbol = (symbolS *) 0;
7637 exp->X_op_symbol = (symbolS *) 0;
7638 }
c0f3af97
L
7639
7640 mem = op;
29b0f896 7641 }
c0f3af97
L
7642 else
7643 mem = ~0;
252b5132 7644
8c43a48b 7645 if (i.tm.opcode_modifier.vexsources == XOP2SOURCES)
5dd85c99
SP
7646 {
7647 if (operand_type_check (i.types[0], imm))
7648 i.vex.register_specifier = NULL;
7649 else
7650 {
7651 /* VEX.vvvv encodes one of the sources when the first
7652 operand is not an immediate. */
1ef99a7b 7653 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7654 i.vex.register_specifier = i.op[0].regs;
7655 else
7656 i.vex.register_specifier = i.op[1].regs;
7657 }
7658
7659 /* Destination is a XMM register encoded in the ModRM.reg
7660 and VEX.R bit. */
7661 i.rm.reg = i.op[2].regs->reg_num;
7662 if ((i.op[2].regs->reg_flags & RegRex) != 0)
7663 i.rex |= REX_R;
7664
7665 /* ModRM.rm and VEX.B encodes the other source. */
7666 if (!i.mem_operands)
7667 {
7668 i.rm.mode = 3;
7669
1ef99a7b 7670 if (i.tm.opcode_modifier.vexw == VEXW0)
5dd85c99
SP
7671 i.rm.regmem = i.op[1].regs->reg_num;
7672 else
7673 i.rm.regmem = i.op[0].regs->reg_num;
7674
7675 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7676 i.rex |= REX_B;
7677 }
7678 }
2426c15f 7679 else if (i.tm.opcode_modifier.vexvvvv == VEXLWP)
f88c9eb0
SP
7680 {
7681 i.vex.register_specifier = i.op[2].regs;
7682 if (!i.mem_operands)
7683 {
7684 i.rm.mode = 3;
7685 i.rm.regmem = i.op[1].regs->reg_num;
7686 if ((i.op[1].regs->reg_flags & RegRex) != 0)
7687 i.rex |= REX_B;
7688 }
7689 }
29b0f896
AM
7690 /* Fill in i.rm.reg or i.rm.regmem field with register operand
7691 (if any) based on i.tm.extension_opcode. Again, we must be
7692 careful to make sure that segment/control/debug/test/MMX
7693 registers are coded into the i.rm.reg field. */
f88c9eb0 7694 else if (i.reg_operands)
29b0f896 7695 {
99018f42 7696 unsigned int op;
7ab9ffdd
L
7697 unsigned int vex_reg = ~0;
7698
7699 for (op = 0; op < i.operands; op++)
b4a3a7b4 7700 {
bab6aec1 7701 if (i.types[op].bitfield.class == Reg
f74a6307
JB
7702 || i.types[op].bitfield.class == RegBND
7703 || i.types[op].bitfield.class == RegMask
00cee14f 7704 || i.types[op].bitfield.class == SReg
4a5c67ed
JB
7705 || i.types[op].bitfield.class == RegCR
7706 || i.types[op].bitfield.class == RegDR
7707 || i.types[op].bitfield.class == RegTR)
b4a3a7b4 7708 break;
3528c362 7709 if (i.types[op].bitfield.class == RegSIMD)
b4a3a7b4
L
7710 {
7711 if (i.types[op].bitfield.zmmword)
7712 i.has_regzmm = TRUE;
7713 else if (i.types[op].bitfield.ymmword)
7714 i.has_regymm = TRUE;
7715 else
7716 i.has_regxmm = TRUE;
7717 break;
7718 }
3528c362 7719 if (i.types[op].bitfield.class == RegMMX)
b4a3a7b4
L
7720 {
7721 i.has_regmmx = TRUE;
7722 break;
7723 }
7724 }
c0209578 7725
7ab9ffdd
L
7726 if (vex_3_sources)
7727 op = dest;
2426c15f 7728 else if (i.tm.opcode_modifier.vexvvvv == VEXXDS)
7ab9ffdd
L
7729 {
7730 /* For instructions with VexNDS, the register-only
7731 source operand is encoded in VEX prefix. */
7732 gas_assert (mem != (unsigned int) ~0);
c0f3af97 7733
7ab9ffdd 7734 if (op > mem)
c0f3af97 7735 {
7ab9ffdd
L
7736 vex_reg = op++;
7737 gas_assert (op < i.operands);
c0f3af97
L
7738 }
7739 else
c0f3af97 7740 {
f12dc422
L
7741 /* Check register-only source operand when two source
7742 operands are swapped. */
7743 if (!i.tm.operand_types[op].bitfield.baseindex
7744 && i.tm.operand_types[op + 1].bitfield.baseindex)
7745 {
7746 vex_reg = op;
7747 op += 2;
7748 gas_assert (mem == (vex_reg + 1)
7749 && op < i.operands);
7750 }
7751 else
7752 {
7753 vex_reg = op + 1;
7754 gas_assert (vex_reg < i.operands);
7755 }
c0f3af97 7756 }
7ab9ffdd 7757 }
2426c15f 7758 else if (i.tm.opcode_modifier.vexvvvv == VEXNDD)
7ab9ffdd 7759 {
f12dc422 7760 /* For instructions with VexNDD, the register destination
7ab9ffdd 7761 is encoded in VEX prefix. */
f12dc422
L
7762 if (i.mem_operands == 0)
7763 {
7764 /* There is no memory operand. */
7765 gas_assert ((op + 2) == i.operands);
7766 vex_reg = op + 1;
7767 }
7768 else
8d63c93e 7769 {
ed438a93
JB
7770 /* There are only 2 non-immediate operands. */
7771 gas_assert (op < i.imm_operands + 2
7772 && i.operands == i.imm_operands + 2);
7773 vex_reg = i.imm_operands + 1;
f12dc422 7774 }
7ab9ffdd
L
7775 }
7776 else
7777 gas_assert (op < i.operands);
99018f42 7778
7ab9ffdd
L
7779 if (vex_reg != (unsigned int) ~0)
7780 {
f12dc422 7781 i386_operand_type *type = &i.tm.operand_types[vex_reg];
7ab9ffdd 7782
bab6aec1 7783 if ((type->bitfield.class != Reg
dc821c5f 7784 || (!type->bitfield.dword && !type->bitfield.qword))
3528c362 7785 && type->bitfield.class != RegSIMD
43234a1e 7786 && !operand_type_equal (type, &regmask))
7ab9ffdd 7787 abort ();
f88c9eb0 7788
7ab9ffdd
L
7789 i.vex.register_specifier = i.op[vex_reg].regs;
7790 }
7791
1b9f0c97
L
7792 /* Don't set OP operand twice. */
7793 if (vex_reg != op)
7ab9ffdd 7794 {
1b9f0c97
L
7795 /* If there is an extension opcode to put here, the
7796 register number must be put into the regmem field. */
7797 if (i.tm.extension_opcode != None)
7798 {
7799 i.rm.regmem = i.op[op].regs->reg_num;
7800 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7801 i.rex |= REX_B;
43234a1e
L
7802 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7803 i.vrex |= REX_B;
1b9f0c97
L
7804 }
7805 else
7806 {
7807 i.rm.reg = i.op[op].regs->reg_num;
7808 if ((i.op[op].regs->reg_flags & RegRex) != 0)
7809 i.rex |= REX_R;
43234a1e
L
7810 if ((i.op[op].regs->reg_flags & RegVRex) != 0)
7811 i.vrex |= REX_R;
1b9f0c97 7812 }
7ab9ffdd 7813 }
252b5132 7814
29b0f896
AM
7815 /* Now, if no memory operand has set i.rm.mode = 0, 1, 2 we
7816 must set it to 3 to indicate this is a register operand
7817 in the regmem field. */
7818 if (!i.mem_operands)
7819 i.rm.mode = 3;
7820 }
252b5132 7821
29b0f896 7822 /* Fill in i.rm.reg field with extension opcode (if any). */
c1e679ec 7823 if (i.tm.extension_opcode != None)
29b0f896
AM
7824 i.rm.reg = i.tm.extension_opcode;
7825 }
7826 return default_seg;
7827}
252b5132 7828
376cd056
JB
7829static unsigned int
7830flip_code16 (unsigned int code16)
7831{
7832 gas_assert (i.tm.operands == 1);
7833
7834 return !(i.prefix[REX_PREFIX] & REX_W)
7835 && (code16 ? i.tm.operand_types[0].bitfield.disp32
7836 || i.tm.operand_types[0].bitfield.disp32s
7837 : i.tm.operand_types[0].bitfield.disp16)
7838 ? CODE16 : 0;
7839}
7840
29b0f896 7841static void
e3bb37b5 7842output_branch (void)
29b0f896
AM
7843{
7844 char *p;
f8a5c266 7845 int size;
29b0f896
AM
7846 int code16;
7847 int prefix;
7848 relax_substateT subtype;
7849 symbolS *sym;
7850 offsetT off;
7851
f8a5c266 7852 code16 = flag_code == CODE_16BIT ? CODE16 : 0;
a501d77e 7853 size = i.disp_encoding == disp_encoding_32bit ? BIG : SMALL;
29b0f896
AM
7854
7855 prefix = 0;
7856 if (i.prefix[DATA_PREFIX] != 0)
252b5132 7857 {
29b0f896
AM
7858 prefix = 1;
7859 i.prefixes -= 1;
376cd056 7860 code16 ^= flip_code16(code16);
252b5132 7861 }
29b0f896
AM
7862 /* Pentium4 branch hints. */
7863 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7864 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
2f66722d 7865 {
29b0f896
AM
7866 prefix++;
7867 i.prefixes--;
7868 }
7869 if (i.prefix[REX_PREFIX] != 0)
7870 {
7871 prefix++;
7872 i.prefixes--;
2f66722d
AM
7873 }
7874
7e8b059b
L
7875 /* BND prefixed jump. */
7876 if (i.prefix[BND_PREFIX] != 0)
7877 {
6cb0a70e
JB
7878 prefix++;
7879 i.prefixes--;
7e8b059b
L
7880 }
7881
f2810fe0
JB
7882 if (i.prefixes != 0)
7883 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
29b0f896
AM
7884
7885 /* It's always a symbol; End frag & setup for relax.
7886 Make sure there is enough room in this frag for the largest
7887 instruction we may generate in md_convert_frag. This is 2
7888 bytes for the opcode and room for the prefix and largest
7889 displacement. */
7890 frag_grow (prefix + 2 + 4);
7891 /* Prefix and 1 opcode byte go in fr_fix. */
7892 p = frag_more (prefix + 1);
7893 if (i.prefix[DATA_PREFIX] != 0)
7894 *p++ = DATA_PREFIX_OPCODE;
7895 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE
7896 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE)
7897 *p++ = i.prefix[SEG_PREFIX];
6cb0a70e
JB
7898 if (i.prefix[BND_PREFIX] != 0)
7899 *p++ = BND_PREFIX_OPCODE;
29b0f896
AM
7900 if (i.prefix[REX_PREFIX] != 0)
7901 *p++ = i.prefix[REX_PREFIX];
7902 *p = i.tm.base_opcode;
7903
7904 if ((unsigned char) *p == JUMP_PC_RELATIVE)
f8a5c266 7905 subtype = ENCODE_RELAX_STATE (UNCOND_JUMP, size);
40fb9820 7906 else if (cpu_arch_flags.bitfield.cpui386)
f8a5c266 7907 subtype = ENCODE_RELAX_STATE (COND_JUMP, size);
29b0f896 7908 else
f8a5c266 7909 subtype = ENCODE_RELAX_STATE (COND_JUMP86, size);
29b0f896 7910 subtype |= code16;
3e73aa7c 7911
29b0f896
AM
7912 sym = i.op[0].disps->X_add_symbol;
7913 off = i.op[0].disps->X_add_number;
3e73aa7c 7914
29b0f896
AM
7915 if (i.op[0].disps->X_op != O_constant
7916 && i.op[0].disps->X_op != O_symbol)
3e73aa7c 7917 {
29b0f896
AM
7918 /* Handle complex expressions. */
7919 sym = make_expr_symbol (i.op[0].disps);
7920 off = 0;
7921 }
3e73aa7c 7922
29b0f896
AM
7923 /* 1 possible extra opcode + 4 byte displacement go in var part.
7924 Pass reloc in fr_var. */
d258b828 7925 frag_var (rs_machine_dependent, 5, i.reloc[0], subtype, sym, off, p);
29b0f896 7926}
3e73aa7c 7927
bd7ab16b
L
7928#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
7929/* Return TRUE iff PLT32 relocation should be used for branching to
7930 symbol S. */
7931
7932static bfd_boolean
7933need_plt32_p (symbolS *s)
7934{
7935 /* PLT32 relocation is ELF only. */
7936 if (!IS_ELF)
7937 return FALSE;
7938
a5def729
RO
7939#ifdef TE_SOLARIS
7940 /* Don't emit PLT32 relocation on Solaris: neither native linker nor
7941 krtld support it. */
7942 return FALSE;
7943#endif
7944
bd7ab16b
L
7945 /* Since there is no need to prepare for PLT branch on x86-64, we
7946 can generate R_X86_64_PLT32, instead of R_X86_64_PC32, which can
7947 be used as a marker for 32-bit PC-relative branches. */
7948 if (!object_64bit)
7949 return FALSE;
7950
7951 /* Weak or undefined symbol need PLT32 relocation. */
7952 if (S_IS_WEAK (s) || !S_IS_DEFINED (s))
7953 return TRUE;
7954
7955 /* Non-global symbol doesn't need PLT32 relocation. */
7956 if (! S_IS_EXTERNAL (s))
7957 return FALSE;
7958
7959 /* Other global symbols need PLT32 relocation. NB: Symbol with
7960 non-default visibilities are treated as normal global symbol
7961 so that PLT32 relocation can be used as a marker for 32-bit
7962 PC-relative branches. It is useful for linker relaxation. */
7963 return TRUE;
7964}
7965#endif
7966
29b0f896 7967static void
e3bb37b5 7968output_jump (void)
29b0f896
AM
7969{
7970 char *p;
7971 int size;
3e02c1cc 7972 fixS *fixP;
bd7ab16b 7973 bfd_reloc_code_real_type jump_reloc = i.reloc[0];
29b0f896 7974
0cfa3eb3 7975 if (i.tm.opcode_modifier.jump == JUMP_BYTE)
29b0f896
AM
7976 {
7977 /* This is a loop or jecxz type instruction. */
7978 size = 1;
7979 if (i.prefix[ADDR_PREFIX] != 0)
7980 {
7981 FRAG_APPEND_1_CHAR (ADDR_PREFIX_OPCODE);
7982 i.prefixes -= 1;
7983 }
7984 /* Pentium4 branch hints. */
7985 if (i.prefix[SEG_PREFIX] == CS_PREFIX_OPCODE /* not taken */
7986 || i.prefix[SEG_PREFIX] == DS_PREFIX_OPCODE /* taken */)
7987 {
7988 FRAG_APPEND_1_CHAR (i.prefix[SEG_PREFIX]);
7989 i.prefixes--;
3e73aa7c
JH
7990 }
7991 }
29b0f896
AM
7992 else
7993 {
7994 int code16;
3e73aa7c 7995
29b0f896
AM
7996 code16 = 0;
7997 if (flag_code == CODE_16BIT)
7998 code16 = CODE16;
3e73aa7c 7999
29b0f896
AM
8000 if (i.prefix[DATA_PREFIX] != 0)
8001 {
8002 FRAG_APPEND_1_CHAR (DATA_PREFIX_OPCODE);
8003 i.prefixes -= 1;
376cd056 8004 code16 ^= flip_code16(code16);
29b0f896 8005 }
252b5132 8006
29b0f896
AM
8007 size = 4;
8008 if (code16)
8009 size = 2;
8010 }
9fcc94b6 8011
6cb0a70e
JB
8012 /* BND prefixed jump. */
8013 if (i.prefix[BND_PREFIX] != 0)
29b0f896 8014 {
6cb0a70e 8015 FRAG_APPEND_1_CHAR (i.prefix[BND_PREFIX]);
29b0f896
AM
8016 i.prefixes -= 1;
8017 }
252b5132 8018
6cb0a70e 8019 if (i.prefix[REX_PREFIX] != 0)
7e8b059b 8020 {
6cb0a70e 8021 FRAG_APPEND_1_CHAR (i.prefix[REX_PREFIX]);
7e8b059b
L
8022 i.prefixes -= 1;
8023 }
8024
f2810fe0
JB
8025 if (i.prefixes != 0)
8026 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
e0890092 8027
42164a71
L
8028 p = frag_more (i.tm.opcode_length + size);
8029 switch (i.tm.opcode_length)
8030 {
8031 case 2:
8032 *p++ = i.tm.base_opcode >> 8;
1a0670f3 8033 /* Fall through. */
42164a71
L
8034 case 1:
8035 *p++ = i.tm.base_opcode;
8036 break;
8037 default:
8038 abort ();
8039 }
e0890092 8040
bd7ab16b
L
8041#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8042 if (size == 4
8043 && jump_reloc == NO_RELOC
8044 && need_plt32_p (i.op[0].disps->X_add_symbol))
8045 jump_reloc = BFD_RELOC_X86_64_PLT32;
8046#endif
8047
8048 jump_reloc = reloc (size, 1, 1, jump_reloc);
8049
3e02c1cc 8050 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal, size,
bd7ab16b 8051 i.op[0].disps, 1, jump_reloc);
3e02c1cc
AM
8052
8053 /* All jumps handled here are signed, but don't use a signed limit
8054 check for 32 and 16 bit jumps as we want to allow wrap around at
8055 4G and 64k respectively. */
8056 if (size == 1)
8057 fixP->fx_signed = 1;
29b0f896 8058}
e0890092 8059
29b0f896 8060static void
e3bb37b5 8061output_interseg_jump (void)
29b0f896
AM
8062{
8063 char *p;
8064 int size;
8065 int prefix;
8066 int code16;
252b5132 8067
29b0f896
AM
8068 code16 = 0;
8069 if (flag_code == CODE_16BIT)
8070 code16 = CODE16;
a217f122 8071
29b0f896
AM
8072 prefix = 0;
8073 if (i.prefix[DATA_PREFIX] != 0)
8074 {
8075 prefix = 1;
8076 i.prefixes -= 1;
8077 code16 ^= CODE16;
8078 }
6cb0a70e
JB
8079
8080 gas_assert (!i.prefix[REX_PREFIX]);
252b5132 8081
29b0f896
AM
8082 size = 4;
8083 if (code16)
8084 size = 2;
252b5132 8085
f2810fe0
JB
8086 if (i.prefixes != 0)
8087 as_warn (_("skipping prefixes on `%s'"), i.tm.name);
252b5132 8088
29b0f896
AM
8089 /* 1 opcode; 2 segment; offset */
8090 p = frag_more (prefix + 1 + 2 + size);
3e73aa7c 8091
29b0f896
AM
8092 if (i.prefix[DATA_PREFIX] != 0)
8093 *p++ = DATA_PREFIX_OPCODE;
252b5132 8094
29b0f896
AM
8095 if (i.prefix[REX_PREFIX] != 0)
8096 *p++ = i.prefix[REX_PREFIX];
252b5132 8097
29b0f896
AM
8098 *p++ = i.tm.base_opcode;
8099 if (i.op[1].imms->X_op == O_constant)
8100 {
8101 offsetT n = i.op[1].imms->X_add_number;
252b5132 8102
29b0f896
AM
8103 if (size == 2
8104 && !fits_in_unsigned_word (n)
8105 && !fits_in_signed_word (n))
8106 {
8107 as_bad (_("16-bit jump out of range"));
8108 return;
8109 }
8110 md_number_to_chars (p, n, size);
8111 }
8112 else
8113 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
d258b828 8114 i.op[1].imms, 0, reloc (size, 0, 0, i.reloc[1]));
29b0f896
AM
8115 if (i.op[0].imms->X_op != O_constant)
8116 as_bad (_("can't handle non absolute segment in `%s'"),
8117 i.tm.name);
8118 md_number_to_chars (p + size, (valueT) i.op[0].imms->X_add_number, 2);
8119}
a217f122 8120
b4a3a7b4
L
8121#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8122void
8123x86_cleanup (void)
8124{
8125 char *p;
8126 asection *seg = now_seg;
8127 subsegT subseg = now_subseg;
8128 asection *sec;
8129 unsigned int alignment, align_size_1;
8130 unsigned int isa_1_descsz, feature_2_descsz, descsz;
8131 unsigned int isa_1_descsz_raw, feature_2_descsz_raw;
8132 unsigned int padding;
8133
8134 if (!IS_ELF || !x86_used_note)
8135 return;
8136
b4a3a7b4
L
8137 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X86;
8138
8139 /* The .note.gnu.property section layout:
8140
8141 Field Length Contents
8142 ---- ---- ----
8143 n_namsz 4 4
8144 n_descsz 4 The note descriptor size
8145 n_type 4 NT_GNU_PROPERTY_TYPE_0
8146 n_name 4 "GNU"
8147 n_desc n_descsz The program property array
8148 .... .... ....
8149 */
8150
8151 /* Create the .note.gnu.property section. */
8152 sec = subseg_new (NOTE_GNU_PROPERTY_SECTION_NAME, 0);
fd361982 8153 bfd_set_section_flags (sec,
b4a3a7b4
L
8154 (SEC_ALLOC
8155 | SEC_LOAD
8156 | SEC_DATA
8157 | SEC_HAS_CONTENTS
8158 | SEC_READONLY));
8159
8160 if (get_elf_backend_data (stdoutput)->s->elfclass == ELFCLASS64)
8161 {
8162 align_size_1 = 7;
8163 alignment = 3;
8164 }
8165 else
8166 {
8167 align_size_1 = 3;
8168 alignment = 2;
8169 }
8170
fd361982 8171 bfd_set_section_alignment (sec, alignment);
b4a3a7b4
L
8172 elf_section_type (sec) = SHT_NOTE;
8173
8174 /* GNU_PROPERTY_X86_ISA_1_USED: 4-byte type + 4-byte data size
8175 + 4-byte data */
8176 isa_1_descsz_raw = 4 + 4 + 4;
8177 /* Align GNU_PROPERTY_X86_ISA_1_USED. */
8178 isa_1_descsz = (isa_1_descsz_raw + align_size_1) & ~align_size_1;
8179
8180 feature_2_descsz_raw = isa_1_descsz;
8181 /* GNU_PROPERTY_X86_FEATURE_2_USED: 4-byte type + 4-byte data size
8182 + 4-byte data */
8183 feature_2_descsz_raw += 4 + 4 + 4;
8184 /* Align GNU_PROPERTY_X86_FEATURE_2_USED. */
8185 feature_2_descsz = ((feature_2_descsz_raw + align_size_1)
8186 & ~align_size_1);
8187
8188 descsz = feature_2_descsz;
8189 /* Section size: n_namsz + n_descsz + n_type + n_name + n_descsz. */
8190 p = frag_more (4 + 4 + 4 + 4 + descsz);
8191
8192 /* Write n_namsz. */
8193 md_number_to_chars (p, (valueT) 4, 4);
8194
8195 /* Write n_descsz. */
8196 md_number_to_chars (p + 4, (valueT) descsz, 4);
8197
8198 /* Write n_type. */
8199 md_number_to_chars (p + 4 * 2, (valueT) NT_GNU_PROPERTY_TYPE_0, 4);
8200
8201 /* Write n_name. */
8202 memcpy (p + 4 * 3, "GNU", 4);
8203
8204 /* Write 4-byte type. */
8205 md_number_to_chars (p + 4 * 4,
8206 (valueT) GNU_PROPERTY_X86_ISA_1_USED, 4);
8207
8208 /* Write 4-byte data size. */
8209 md_number_to_chars (p + 4 * 5, (valueT) 4, 4);
8210
8211 /* Write 4-byte data. */
8212 md_number_to_chars (p + 4 * 6, (valueT) x86_isa_1_used, 4);
8213
8214 /* Zero out paddings. */
8215 padding = isa_1_descsz - isa_1_descsz_raw;
8216 if (padding)
8217 memset (p + 4 * 7, 0, padding);
8218
8219 /* Write 4-byte type. */
8220 md_number_to_chars (p + isa_1_descsz + 4 * 4,
8221 (valueT) GNU_PROPERTY_X86_FEATURE_2_USED, 4);
8222
8223 /* Write 4-byte data size. */
8224 md_number_to_chars (p + isa_1_descsz + 4 * 5, (valueT) 4, 4);
8225
8226 /* Write 4-byte data. */
8227 md_number_to_chars (p + isa_1_descsz + 4 * 6,
8228 (valueT) x86_feature_2_used, 4);
8229
8230 /* Zero out paddings. */
8231 padding = feature_2_descsz - feature_2_descsz_raw;
8232 if (padding)
8233 memset (p + isa_1_descsz + 4 * 7, 0, padding);
8234
8235 /* We probably can't restore the current segment, for there likely
8236 isn't one yet... */
8237 if (seg && subseg)
8238 subseg_set (seg, subseg);
8239}
8240#endif
8241
9c33702b
JB
8242static unsigned int
8243encoding_length (const fragS *start_frag, offsetT start_off,
8244 const char *frag_now_ptr)
8245{
8246 unsigned int len = 0;
8247
8248 if (start_frag != frag_now)
8249 {
8250 const fragS *fr = start_frag;
8251
8252 do {
8253 len += fr->fr_fix;
8254 fr = fr->fr_next;
8255 } while (fr && fr != frag_now);
8256 }
8257
8258 return len - start_off + (frag_now_ptr - frag_now->fr_literal);
8259}
8260
e379e5f3
L
8261/* Return 1 for test, and, cmp, add, sub, inc and dec which may
8262 be macro-fused with conditional jumps. */
8263
8264static int
8265maybe_fused_with_jcc_p (void)
8266{
8267 /* No RIP address. */
8268 if (i.base_reg && i.base_reg->reg_num == RegIP)
8269 return 0;
8270
8271 /* No VEX/EVEX encoding. */
8272 if (is_any_vex_encoding (&i.tm))
8273 return 0;
8274
8275 /* and, add, sub with destination register. */
8276 if ((i.tm.base_opcode >= 0x20 && i.tm.base_opcode <= 0x25)
8277 || i.tm.base_opcode <= 5
8278 || (i.tm.base_opcode >= 0x28 && i.tm.base_opcode <= 0x2d)
8279 || ((i.tm.base_opcode | 3) == 0x83
8280 && ((i.tm.extension_opcode | 1) == 0x5
8281 || i.tm.extension_opcode == 0x0)))
8282 return (i.types[1].bitfield.class == Reg
8283 || i.types[1].bitfield.instance == Accum);
8284
8285 /* test, cmp with any register. */
8286 if ((i.tm.base_opcode | 1) == 0x85
8287 || (i.tm.base_opcode | 1) == 0xa9
8288 || ((i.tm.base_opcode | 1) == 0xf7
8289 && i.tm.extension_opcode == 0)
8290 || (i.tm.base_opcode >= 0x38 && i.tm.base_opcode <= 0x3d)
8291 || ((i.tm.base_opcode | 3) == 0x83
8292 && (i.tm.extension_opcode == 0x7)))
8293 return (i.types[0].bitfield.class == Reg
8294 || i.types[0].bitfield.instance == Accum
8295 || i.types[1].bitfield.class == Reg
8296 || i.types[1].bitfield.instance == Accum);
8297
8298 /* inc, dec with any register. */
8299 if ((i.tm.cpu_flags.bitfield.cpuno64
8300 && (i.tm.base_opcode | 0xf) == 0x4f)
8301 || ((i.tm.base_opcode | 1) == 0xff
8302 && i.tm.extension_opcode <= 0x1))
8303 return (i.types[0].bitfield.class == Reg
8304 || i.types[0].bitfield.instance == Accum);
8305
8306 return 0;
8307}
8308
8309/* Return 1 if a FUSED_JCC_PADDING frag should be generated. */
8310
8311static int
8312add_fused_jcc_padding_frag_p (void)
8313{
8314 /* NB: Don't work with COND_JUMP86 without i386. */
8315 if (!align_branch_power
8316 || now_seg == absolute_section
8317 || !cpu_arch_flags.bitfield.cpui386
8318 || !(align_branch & align_branch_fused_bit))
8319 return 0;
8320
8321 if (maybe_fused_with_jcc_p ())
8322 {
8323 if (last_insn.kind == last_insn_other
8324 || last_insn.seg != now_seg)
8325 return 1;
8326 if (flag_debug)
8327 as_warn_where (last_insn.file, last_insn.line,
8328 _("`%s` skips -malign-branch-boundary on `%s`"),
8329 last_insn.name, i.tm.name);
8330 }
8331
8332 return 0;
8333}
8334
8335/* Return 1 if a BRANCH_PREFIX frag should be generated. */
8336
8337static int
8338add_branch_prefix_frag_p (void)
8339{
8340 /* NB: Don't work with COND_JUMP86 without i386. Don't add prefix
8341 to PadLock instructions since they include prefixes in opcode. */
8342 if (!align_branch_power
8343 || !align_branch_prefix_size
8344 || now_seg == absolute_section
8345 || i.tm.cpu_flags.bitfield.cpupadlock
8346 || !cpu_arch_flags.bitfield.cpui386)
8347 return 0;
8348
8349 /* Don't add prefix if it is a prefix or there is no operand in case
8350 that segment prefix is special. */
8351 if (!i.operands || i.tm.opcode_modifier.isprefix)
8352 return 0;
8353
8354 if (last_insn.kind == last_insn_other
8355 || last_insn.seg != now_seg)
8356 return 1;
8357
8358 if (flag_debug)
8359 as_warn_where (last_insn.file, last_insn.line,
8360 _("`%s` skips -malign-branch-boundary on `%s`"),
8361 last_insn.name, i.tm.name);
8362
8363 return 0;
8364}
8365
8366/* Return 1 if a BRANCH_PADDING frag should be generated. */
8367
8368static int
8369add_branch_padding_frag_p (enum align_branch_kind *branch_p)
8370{
8371 int add_padding;
8372
8373 /* NB: Don't work with COND_JUMP86 without i386. */
8374 if (!align_branch_power
8375 || now_seg == absolute_section
8376 || !cpu_arch_flags.bitfield.cpui386)
8377 return 0;
8378
8379 add_padding = 0;
8380
8381 /* Check for jcc and direct jmp. */
8382 if (i.tm.opcode_modifier.jump == JUMP)
8383 {
8384 if (i.tm.base_opcode == JUMP_PC_RELATIVE)
8385 {
8386 *branch_p = align_branch_jmp;
8387 add_padding = align_branch & align_branch_jmp_bit;
8388 }
8389 else
8390 {
8391 *branch_p = align_branch_jcc;
8392 if ((align_branch & align_branch_jcc_bit))
8393 add_padding = 1;
8394 }
8395 }
8396 else if (is_any_vex_encoding (&i.tm))
8397 return 0;
8398 else if ((i.tm.base_opcode | 1) == 0xc3)
8399 {
8400 /* Near ret. */
8401 *branch_p = align_branch_ret;
8402 if ((align_branch & align_branch_ret_bit))
8403 add_padding = 1;
8404 }
8405 else
8406 {
8407 /* Check for indirect jmp, direct and indirect calls. */
8408 if (i.tm.base_opcode == 0xe8)
8409 {
8410 /* Direct call. */
8411 *branch_p = align_branch_call;
8412 if ((align_branch & align_branch_call_bit))
8413 add_padding = 1;
8414 }
8415 else if (i.tm.base_opcode == 0xff
8416 && (i.tm.extension_opcode == 2
8417 || i.tm.extension_opcode == 4))
8418 {
8419 /* Indirect call and jmp. */
8420 *branch_p = align_branch_indirect;
8421 if ((align_branch & align_branch_indirect_bit))
8422 add_padding = 1;
8423 }
8424
8425 if (add_padding
8426 && i.disp_operands
8427 && tls_get_addr
8428 && (i.op[0].disps->X_op == O_symbol
8429 || (i.op[0].disps->X_op == O_subtract
8430 && i.op[0].disps->X_op_symbol == GOT_symbol)))
8431 {
8432 symbolS *s = i.op[0].disps->X_add_symbol;
8433 /* No padding to call to global or undefined tls_get_addr. */
8434 if ((S_IS_EXTERNAL (s) || !S_IS_DEFINED (s))
8435 && strcmp (S_GET_NAME (s), tls_get_addr) == 0)
8436 return 0;
8437 }
8438 }
8439
8440 if (add_padding
8441 && last_insn.kind != last_insn_other
8442 && last_insn.seg == now_seg)
8443 {
8444 if (flag_debug)
8445 as_warn_where (last_insn.file, last_insn.line,
8446 _("`%s` skips -malign-branch-boundary on `%s`"),
8447 last_insn.name, i.tm.name);
8448 return 0;
8449 }
8450
8451 return add_padding;
8452}
8453
29b0f896 8454static void
e3bb37b5 8455output_insn (void)
29b0f896 8456{
2bbd9c25
JJ
8457 fragS *insn_start_frag;
8458 offsetT insn_start_off;
e379e5f3
L
8459 fragS *fragP = NULL;
8460 enum align_branch_kind branch = align_branch_none;
2bbd9c25 8461
b4a3a7b4
L
8462#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8463 if (IS_ELF && x86_used_note)
8464 {
8465 if (i.tm.cpu_flags.bitfield.cpucmov)
8466 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_CMOV;
8467 if (i.tm.cpu_flags.bitfield.cpusse)
8468 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE;
8469 if (i.tm.cpu_flags.bitfield.cpusse2)
8470 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE2;
8471 if (i.tm.cpu_flags.bitfield.cpusse3)
8472 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE3;
8473 if (i.tm.cpu_flags.bitfield.cpussse3)
8474 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSSE3;
8475 if (i.tm.cpu_flags.bitfield.cpusse4_1)
8476 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_1;
8477 if (i.tm.cpu_flags.bitfield.cpusse4_2)
8478 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_SSE4_2;
8479 if (i.tm.cpu_flags.bitfield.cpuavx)
8480 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX;
8481 if (i.tm.cpu_flags.bitfield.cpuavx2)
8482 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX2;
8483 if (i.tm.cpu_flags.bitfield.cpufma)
8484 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_FMA;
8485 if (i.tm.cpu_flags.bitfield.cpuavx512f)
8486 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512F;
8487 if (i.tm.cpu_flags.bitfield.cpuavx512cd)
8488 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512CD;
8489 if (i.tm.cpu_flags.bitfield.cpuavx512er)
8490 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512ER;
8491 if (i.tm.cpu_flags.bitfield.cpuavx512pf)
8492 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512PF;
8493 if (i.tm.cpu_flags.bitfield.cpuavx512vl)
8494 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512VL;
8495 if (i.tm.cpu_flags.bitfield.cpuavx512dq)
8496 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512DQ;
8497 if (i.tm.cpu_flags.bitfield.cpuavx512bw)
8498 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512BW;
8499 if (i.tm.cpu_flags.bitfield.cpuavx512_4fmaps)
8500 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4FMAPS;
8501 if (i.tm.cpu_flags.bitfield.cpuavx512_4vnniw)
8502 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_4VNNIW;
8503 if (i.tm.cpu_flags.bitfield.cpuavx512_bitalg)
8504 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BITALG;
8505 if (i.tm.cpu_flags.bitfield.cpuavx512ifma)
8506 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_IFMA;
8507 if (i.tm.cpu_flags.bitfield.cpuavx512vbmi)
8508 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI;
8509 if (i.tm.cpu_flags.bitfield.cpuavx512_vbmi2)
8510 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VBMI2;
8511 if (i.tm.cpu_flags.bitfield.cpuavx512_vnni)
8512 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_VNNI;
462cac58
L
8513 if (i.tm.cpu_flags.bitfield.cpuavx512_bf16)
8514 x86_isa_1_used |= GNU_PROPERTY_X86_ISA_1_AVX512_BF16;
b4a3a7b4
L
8515
8516 if (i.tm.cpu_flags.bitfield.cpu8087
8517 || i.tm.cpu_flags.bitfield.cpu287
8518 || i.tm.cpu_flags.bitfield.cpu387
8519 || i.tm.cpu_flags.bitfield.cpu687
8520 || i.tm.cpu_flags.bitfield.cpufisttp)
8521 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_X87;
319ff62c
JB
8522 if (i.has_regmmx
8523 || i.tm.base_opcode == 0xf77 /* emms */
8524 || i.tm.base_opcode == 0xf0e /* femms */)
b4a3a7b4
L
8525 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_MMX;
8526 if (i.has_regxmm)
8527 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XMM;
8528 if (i.has_regymm)
8529 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_YMM;
8530 if (i.has_regzmm)
8531 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_ZMM;
8532 if (i.tm.cpu_flags.bitfield.cpufxsr)
8533 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_FXSR;
8534 if (i.tm.cpu_flags.bitfield.cpuxsave)
8535 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVE;
8536 if (i.tm.cpu_flags.bitfield.cpuxsaveopt)
8537 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEOPT;
8538 if (i.tm.cpu_flags.bitfield.cpuxsavec)
8539 x86_feature_2_used |= GNU_PROPERTY_X86_FEATURE_2_XSAVEC;
8540 }
8541#endif
8542
29b0f896
AM
8543 /* Tie dwarf2 debug info to the address at the start of the insn.
8544 We can't do this after the insn has been output as the current
8545 frag may have been closed off. eg. by frag_var. */
8546 dwarf2_emit_insn (0);
8547
2bbd9c25
JJ
8548 insn_start_frag = frag_now;
8549 insn_start_off = frag_now_fix ();
8550
e379e5f3
L
8551 if (add_branch_padding_frag_p (&branch))
8552 {
8553 char *p;
8554 /* Branch can be 8 bytes. Leave some room for prefixes. */
8555 unsigned int max_branch_padding_size = 14;
8556
8557 /* Align section to boundary. */
8558 record_alignment (now_seg, align_branch_power);
8559
8560 /* Make room for padding. */
8561 frag_grow (max_branch_padding_size);
8562
8563 /* Start of the padding. */
8564 p = frag_more (0);
8565
8566 fragP = frag_now;
8567
8568 frag_var (rs_machine_dependent, max_branch_padding_size, 0,
8569 ENCODE_RELAX_STATE (BRANCH_PADDING, 0),
8570 NULL, 0, p);
8571
8572 fragP->tc_frag_data.branch_type = branch;
8573 fragP->tc_frag_data.max_bytes = max_branch_padding_size;
8574 }
8575
29b0f896 8576 /* Output jumps. */
0cfa3eb3 8577 if (i.tm.opcode_modifier.jump == JUMP)
29b0f896 8578 output_branch ();
0cfa3eb3
JB
8579 else if (i.tm.opcode_modifier.jump == JUMP_BYTE
8580 || i.tm.opcode_modifier.jump == JUMP_DWORD)
29b0f896 8581 output_jump ();
0cfa3eb3 8582 else if (i.tm.opcode_modifier.jump == JUMP_INTERSEGMENT)
29b0f896
AM
8583 output_interseg_jump ();
8584 else
8585 {
8586 /* Output normal instructions here. */
8587 char *p;
8588 unsigned char *q;
47465058 8589 unsigned int j;
331d2d0d 8590 unsigned int prefix;
4dffcebc 8591
e4e00185 8592 if (avoid_fence
c3949f43
JB
8593 && (i.tm.base_opcode == 0xfaee8
8594 || i.tm.base_opcode == 0xfaef0
8595 || i.tm.base_opcode == 0xfaef8))
e4e00185
AS
8596 {
8597 /* Encode lfence, mfence, and sfence as
8598 f0 83 04 24 00 lock addl $0x0, (%{re}sp). */
8599 offsetT val = 0x240483f0ULL;
8600 p = frag_more (5);
8601 md_number_to_chars (p, val, 5);
8602 return;
8603 }
8604
d022bddd
IT
8605 /* Some processors fail on LOCK prefix. This options makes
8606 assembler ignore LOCK prefix and serves as a workaround. */
8607 if (omit_lock_prefix)
8608 {
8609 if (i.tm.base_opcode == LOCK_PREFIX_OPCODE)
8610 return;
8611 i.prefix[LOCK_PREFIX] = 0;
8612 }
8613
e379e5f3
L
8614 if (branch)
8615 /* Skip if this is a branch. */
8616 ;
8617 else if (add_fused_jcc_padding_frag_p ())
8618 {
8619 /* Make room for padding. */
8620 frag_grow (MAX_FUSED_JCC_PADDING_SIZE);
8621 p = frag_more (0);
8622
8623 fragP = frag_now;
8624
8625 frag_var (rs_machine_dependent, MAX_FUSED_JCC_PADDING_SIZE, 0,
8626 ENCODE_RELAX_STATE (FUSED_JCC_PADDING, 0),
8627 NULL, 0, p);
8628
8629 fragP->tc_frag_data.branch_type = align_branch_fused;
8630 fragP->tc_frag_data.max_bytes = MAX_FUSED_JCC_PADDING_SIZE;
8631 }
8632 else if (add_branch_prefix_frag_p ())
8633 {
8634 unsigned int max_prefix_size = align_branch_prefix_size;
8635
8636 /* Make room for padding. */
8637 frag_grow (max_prefix_size);
8638 p = frag_more (0);
8639
8640 fragP = frag_now;
8641
8642 frag_var (rs_machine_dependent, max_prefix_size, 0,
8643 ENCODE_RELAX_STATE (BRANCH_PREFIX, 0),
8644 NULL, 0, p);
8645
8646 fragP->tc_frag_data.max_bytes = max_prefix_size;
8647 }
8648
43234a1e
L
8649 /* Since the VEX/EVEX prefix contains the implicit prefix, we
8650 don't need the explicit prefix. */
8651 if (!i.tm.opcode_modifier.vex && !i.tm.opcode_modifier.evex)
bc4bd9ab 8652 {
c0f3af97 8653 switch (i.tm.opcode_length)
bc4bd9ab 8654 {
c0f3af97
L
8655 case 3:
8656 if (i.tm.base_opcode & 0xff000000)
4dffcebc 8657 {
c0f3af97 8658 prefix = (i.tm.base_opcode >> 24) & 0xff;
c3949f43
JB
8659 if (!i.tm.cpu_flags.bitfield.cpupadlock
8660 || prefix != REPE_PREFIX_OPCODE
8661 || (i.prefix[REP_PREFIX] != REPE_PREFIX_OPCODE))
8662 add_prefix (prefix);
c0f3af97
L
8663 }
8664 break;
8665 case 2:
8666 if ((i.tm.base_opcode & 0xff0000) != 0)
8667 {
8668 prefix = (i.tm.base_opcode >> 16) & 0xff;
c3949f43 8669 add_prefix (prefix);
4dffcebc 8670 }
c0f3af97
L
8671 break;
8672 case 1:
8673 break;
390c91cf
L
8674 case 0:
8675 /* Check for pseudo prefixes. */
8676 as_bad_where (insn_start_frag->fr_file,
8677 insn_start_frag->fr_line,
8678 _("pseudo prefix without instruction"));
8679 return;
c0f3af97
L
8680 default:
8681 abort ();
bc4bd9ab 8682 }
c0f3af97 8683
6d19a37a 8684#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
cf61b747
L
8685 /* For x32, add a dummy REX_OPCODE prefix for mov/add with
8686 R_X86_64_GOTTPOFF relocation so that linker can safely
14470f07
L
8687 perform IE->LE optimization. A dummy REX_OPCODE prefix
8688 is also needed for lea with R_X86_64_GOTPC32_TLSDESC
8689 relocation for GDesc -> IE/LE optimization. */
cf61b747
L
8690 if (x86_elf_abi == X86_64_X32_ABI
8691 && i.operands == 2
14470f07
L
8692 && (i.reloc[0] == BFD_RELOC_X86_64_GOTTPOFF
8693 || i.reloc[0] == BFD_RELOC_X86_64_GOTPC32_TLSDESC)
cf61b747
L
8694 && i.prefix[REX_PREFIX] == 0)
8695 add_prefix (REX_OPCODE);
6d19a37a 8696#endif
cf61b747 8697
c0f3af97
L
8698 /* The prefix bytes. */
8699 for (j = ARRAY_SIZE (i.prefix), q = i.prefix; j > 0; j--, q++)
8700 if (*q)
8701 FRAG_APPEND_1_CHAR (*q);
0f10071e 8702 }
ae5c1c7b 8703 else
c0f3af97
L
8704 {
8705 for (j = 0, q = i.prefix; j < ARRAY_SIZE (i.prefix); j++, q++)
8706 if (*q)
8707 switch (j)
8708 {
8709 case REX_PREFIX:
8710 /* REX byte is encoded in VEX prefix. */
8711 break;
8712 case SEG_PREFIX:
8713 case ADDR_PREFIX:
8714 FRAG_APPEND_1_CHAR (*q);
8715 break;
8716 default:
8717 /* There should be no other prefixes for instructions
8718 with VEX prefix. */
8719 abort ();
8720 }
8721
43234a1e
L
8722 /* For EVEX instructions i.vrex should become 0 after
8723 build_evex_prefix. For VEX instructions upper 16 registers
8724 aren't available, so VREX should be 0. */
8725 if (i.vrex)
8726 abort ();
c0f3af97
L
8727 /* Now the VEX prefix. */
8728 p = frag_more (i.vex.length);
8729 for (j = 0; j < i.vex.length; j++)
8730 p[j] = i.vex.bytes[j];
8731 }
252b5132 8732
29b0f896 8733 /* Now the opcode; be careful about word order here! */
4dffcebc 8734 if (i.tm.opcode_length == 1)
29b0f896
AM
8735 {
8736 FRAG_APPEND_1_CHAR (i.tm.base_opcode);
8737 }
8738 else
8739 {
4dffcebc 8740 switch (i.tm.opcode_length)
331d2d0d 8741 {
43234a1e
L
8742 case 4:
8743 p = frag_more (4);
8744 *p++ = (i.tm.base_opcode >> 24) & 0xff;
8745 *p++ = (i.tm.base_opcode >> 16) & 0xff;
8746 break;
4dffcebc 8747 case 3:
331d2d0d
L
8748 p = frag_more (3);
8749 *p++ = (i.tm.base_opcode >> 16) & 0xff;
4dffcebc
L
8750 break;
8751 case 2:
8752 p = frag_more (2);
8753 break;
8754 default:
8755 abort ();
8756 break;
331d2d0d 8757 }
0f10071e 8758
29b0f896
AM
8759 /* Put out high byte first: can't use md_number_to_chars! */
8760 *p++ = (i.tm.base_opcode >> 8) & 0xff;
8761 *p = i.tm.base_opcode & 0xff;
8762 }
3e73aa7c 8763
29b0f896 8764 /* Now the modrm byte and sib byte (if present). */
40fb9820 8765 if (i.tm.opcode_modifier.modrm)
29b0f896 8766 {
4a3523fa
L
8767 FRAG_APPEND_1_CHAR ((i.rm.regmem << 0
8768 | i.rm.reg << 3
8769 | i.rm.mode << 6));
29b0f896
AM
8770 /* If i.rm.regmem == ESP (4)
8771 && i.rm.mode != (Register mode)
8772 && not 16 bit
8773 ==> need second modrm byte. */
8774 if (i.rm.regmem == ESCAPE_TO_TWO_BYTE_ADDRESSING
8775 && i.rm.mode != 3
dc821c5f 8776 && !(i.base_reg && i.base_reg->reg_type.bitfield.word))
4a3523fa
L
8777 FRAG_APPEND_1_CHAR ((i.sib.base << 0
8778 | i.sib.index << 3
8779 | i.sib.scale << 6));
29b0f896 8780 }
3e73aa7c 8781
29b0f896 8782 if (i.disp_operands)
2bbd9c25 8783 output_disp (insn_start_frag, insn_start_off);
3e73aa7c 8784
29b0f896 8785 if (i.imm_operands)
2bbd9c25 8786 output_imm (insn_start_frag, insn_start_off);
9c33702b
JB
8787
8788 /*
8789 * frag_now_fix () returning plain abs_section_offset when we're in the
8790 * absolute section, and abs_section_offset not getting updated as data
8791 * gets added to the frag breaks the logic below.
8792 */
8793 if (now_seg != absolute_section)
8794 {
8795 j = encoding_length (insn_start_frag, insn_start_off, frag_more (0));
8796 if (j > 15)
8797 as_warn (_("instruction length of %u bytes exceeds the limit of 15"),
8798 j);
e379e5f3
L
8799 else if (fragP)
8800 {
8801 /* NB: Don't add prefix with GOTPC relocation since
8802 output_disp() above depends on the fixed encoding
8803 length. Can't add prefix with TLS relocation since
8804 it breaks TLS linker optimization. */
8805 unsigned int max = i.has_gotpc_tls_reloc ? 0 : 15 - j;
8806 /* Prefix count on the current instruction. */
8807 unsigned int count = i.vex.length;
8808 unsigned int k;
8809 for (k = 0; k < ARRAY_SIZE (i.prefix); k++)
8810 /* REX byte is encoded in VEX/EVEX prefix. */
8811 if (i.prefix[k] && (k != REX_PREFIX || !i.vex.length))
8812 count++;
8813
8814 /* Count prefixes for extended opcode maps. */
8815 if (!i.vex.length)
8816 switch (i.tm.opcode_length)
8817 {
8818 case 3:
8819 if (((i.tm.base_opcode >> 16) & 0xff) == 0xf)
8820 {
8821 count++;
8822 switch ((i.tm.base_opcode >> 8) & 0xff)
8823 {
8824 case 0x38:
8825 case 0x3a:
8826 count++;
8827 break;
8828 default:
8829 break;
8830 }
8831 }
8832 break;
8833 case 2:
8834 if (((i.tm.base_opcode >> 8) & 0xff) == 0xf)
8835 count++;
8836 break;
8837 case 1:
8838 break;
8839 default:
8840 abort ();
8841 }
8842
8843 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
8844 == BRANCH_PREFIX)
8845 {
8846 /* Set the maximum prefix size in BRANCH_PREFIX
8847 frag. */
8848 if (fragP->tc_frag_data.max_bytes > max)
8849 fragP->tc_frag_data.max_bytes = max;
8850 if (fragP->tc_frag_data.max_bytes > count)
8851 fragP->tc_frag_data.max_bytes -= count;
8852 else
8853 fragP->tc_frag_data.max_bytes = 0;
8854 }
8855 else
8856 {
8857 /* Remember the maximum prefix size in FUSED_JCC_PADDING
8858 frag. */
8859 unsigned int max_prefix_size;
8860 if (align_branch_prefix_size > max)
8861 max_prefix_size = max;
8862 else
8863 max_prefix_size = align_branch_prefix_size;
8864 if (max_prefix_size > count)
8865 fragP->tc_frag_data.max_prefix_length
8866 = max_prefix_size - count;
8867 }
8868
8869 /* Use existing segment prefix if possible. Use CS
8870 segment prefix in 64-bit mode. In 32-bit mode, use SS
8871 segment prefix with ESP/EBP base register and use DS
8872 segment prefix without ESP/EBP base register. */
8873 if (i.prefix[SEG_PREFIX])
8874 fragP->tc_frag_data.default_prefix = i.prefix[SEG_PREFIX];
8875 else if (flag_code == CODE_64BIT)
8876 fragP->tc_frag_data.default_prefix = CS_PREFIX_OPCODE;
8877 else if (i.base_reg
8878 && (i.base_reg->reg_num == 4
8879 || i.base_reg->reg_num == 5))
8880 fragP->tc_frag_data.default_prefix = SS_PREFIX_OPCODE;
8881 else
8882 fragP->tc_frag_data.default_prefix = DS_PREFIX_OPCODE;
8883 }
9c33702b 8884 }
29b0f896 8885 }
252b5132 8886
e379e5f3
L
8887 /* NB: Don't work with COND_JUMP86 without i386. */
8888 if (align_branch_power
8889 && now_seg != absolute_section
8890 && cpu_arch_flags.bitfield.cpui386)
8891 {
8892 /* Terminate each frag so that we can add prefix and check for
8893 fused jcc. */
8894 frag_wane (frag_now);
8895 frag_new (0);
8896 }
8897
29b0f896
AM
8898#ifdef DEBUG386
8899 if (flag_debug)
8900 {
7b81dfbb 8901 pi ("" /*line*/, &i);
29b0f896
AM
8902 }
8903#endif /* DEBUG386 */
8904}
252b5132 8905
e205caa7
L
8906/* Return the size of the displacement operand N. */
8907
8908static int
8909disp_size (unsigned int n)
8910{
8911 int size = 4;
43234a1e 8912
b5014f7a 8913 if (i.types[n].bitfield.disp64)
40fb9820
L
8914 size = 8;
8915 else if (i.types[n].bitfield.disp8)
8916 size = 1;
8917 else if (i.types[n].bitfield.disp16)
8918 size = 2;
e205caa7
L
8919 return size;
8920}
8921
8922/* Return the size of the immediate operand N. */
8923
8924static int
8925imm_size (unsigned int n)
8926{
8927 int size = 4;
40fb9820
L
8928 if (i.types[n].bitfield.imm64)
8929 size = 8;
8930 else if (i.types[n].bitfield.imm8 || i.types[n].bitfield.imm8s)
8931 size = 1;
8932 else if (i.types[n].bitfield.imm16)
8933 size = 2;
e205caa7
L
8934 return size;
8935}
8936
29b0f896 8937static void
64e74474 8938output_disp (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
8939{
8940 char *p;
8941 unsigned int n;
252b5132 8942
29b0f896
AM
8943 for (n = 0; n < i.operands; n++)
8944 {
b5014f7a 8945 if (operand_type_check (i.types[n], disp))
29b0f896
AM
8946 {
8947 if (i.op[n].disps->X_op == O_constant)
8948 {
e205caa7 8949 int size = disp_size (n);
43234a1e 8950 offsetT val = i.op[n].disps->X_add_number;
252b5132 8951
629cfaf1
JB
8952 val = offset_in_range (val >> (size == 1 ? i.memshift : 0),
8953 size);
29b0f896
AM
8954 p = frag_more (size);
8955 md_number_to_chars (p, val, size);
8956 }
8957 else
8958 {
f86103b7 8959 enum bfd_reloc_code_real reloc_type;
e205caa7 8960 int size = disp_size (n);
40fb9820 8961 int sign = i.types[n].bitfield.disp32s;
29b0f896 8962 int pcrel = (i.flags[n] & Operand_PCrel) != 0;
02a86693 8963 fixS *fixP;
29b0f896 8964
e205caa7 8965 /* We can't have 8 bit displacement here. */
9c2799c2 8966 gas_assert (!i.types[n].bitfield.disp8);
e205caa7 8967
29b0f896
AM
8968 /* The PC relative address is computed relative
8969 to the instruction boundary, so in case immediate
8970 fields follows, we need to adjust the value. */
8971 if (pcrel && i.imm_operands)
8972 {
29b0f896 8973 unsigned int n1;
e205caa7 8974 int sz = 0;
252b5132 8975
29b0f896 8976 for (n1 = 0; n1 < i.operands; n1++)
40fb9820 8977 if (operand_type_check (i.types[n1], imm))
252b5132 8978 {
e205caa7
L
8979 /* Only one immediate is allowed for PC
8980 relative address. */
9c2799c2 8981 gas_assert (sz == 0);
e205caa7
L
8982 sz = imm_size (n1);
8983 i.op[n].disps->X_add_number -= sz;
252b5132 8984 }
29b0f896 8985 /* We should find the immediate. */
9c2799c2 8986 gas_assert (sz != 0);
29b0f896 8987 }
520dc8e8 8988
29b0f896 8989 p = frag_more (size);
d258b828 8990 reloc_type = reloc (size, pcrel, sign, i.reloc[n]);
d6ab8113 8991 if (GOT_symbol
2bbd9c25 8992 && GOT_symbol == i.op[n].disps->X_add_symbol
d6ab8113 8993 && (((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
8994 || reloc_type == BFD_RELOC_X86_64_32S
8995 || (reloc_type == BFD_RELOC_64
8996 && object_64bit))
d6ab8113
JB
8997 && (i.op[n].disps->X_op == O_symbol
8998 || (i.op[n].disps->X_op == O_add
8999 && ((symbol_get_value_expression
9000 (i.op[n].disps->X_op_symbol)->X_op)
9001 == O_subtract))))
9002 || reloc_type == BFD_RELOC_32_PCREL))
2bbd9c25 9003 {
4fa24527 9004 if (!object_64bit)
7b81dfbb
AJ
9005 {
9006 reloc_type = BFD_RELOC_386_GOTPC;
e379e5f3 9007 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9008 i.op[n].imms->X_add_number +=
9009 encoding_length (insn_start_frag, insn_start_off, p);
7b81dfbb
AJ
9010 }
9011 else if (reloc_type == BFD_RELOC_64)
9012 reloc_type = BFD_RELOC_X86_64_GOTPC64;
d6ab8113 9013 else
7b81dfbb
AJ
9014 /* Don't do the adjustment for x86-64, as there
9015 the pcrel addressing is relative to the _next_
9016 insn, and that is taken care of in other code. */
d6ab8113 9017 reloc_type = BFD_RELOC_X86_64_GOTPC32;
2bbd9c25 9018 }
e379e5f3
L
9019 else if (align_branch_power)
9020 {
9021 switch (reloc_type)
9022 {
9023 case BFD_RELOC_386_TLS_GD:
9024 case BFD_RELOC_386_TLS_LDM:
9025 case BFD_RELOC_386_TLS_IE:
9026 case BFD_RELOC_386_TLS_IE_32:
9027 case BFD_RELOC_386_TLS_GOTIE:
9028 case BFD_RELOC_386_TLS_GOTDESC:
9029 case BFD_RELOC_386_TLS_DESC_CALL:
9030 case BFD_RELOC_X86_64_TLSGD:
9031 case BFD_RELOC_X86_64_TLSLD:
9032 case BFD_RELOC_X86_64_GOTTPOFF:
9033 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
9034 case BFD_RELOC_X86_64_TLSDESC_CALL:
9035 i.has_gotpc_tls_reloc = TRUE;
9036 default:
9037 break;
9038 }
9039 }
02a86693
L
9040 fixP = fix_new_exp (frag_now, p - frag_now->fr_literal,
9041 size, i.op[n].disps, pcrel,
9042 reloc_type);
9043 /* Check for "call/jmp *mem", "mov mem, %reg",
9044 "test %reg, mem" and "binop mem, %reg" where binop
9045 is one of adc, add, and, cmp, or, sbb, sub, xor
e60f4d3b
L
9046 instructions without data prefix. Always generate
9047 R_386_GOT32X for "sym*GOT" operand in 32-bit mode. */
9048 if (i.prefix[DATA_PREFIX] == 0
9049 && (generate_relax_relocations
9050 || (!object_64bit
9051 && i.rm.mode == 0
9052 && i.rm.regmem == 5))
0cb4071e
L
9053 && (i.rm.mode == 2
9054 || (i.rm.mode == 0 && i.rm.regmem == 5))
02a86693
L
9055 && ((i.operands == 1
9056 && i.tm.base_opcode == 0xff
9057 && (i.rm.reg == 2 || i.rm.reg == 4))
9058 || (i.operands == 2
9059 && (i.tm.base_opcode == 0x8b
9060 || i.tm.base_opcode == 0x85
9061 || (i.tm.base_opcode & 0xc7) == 0x03))))
9062 {
9063 if (object_64bit)
9064 {
9065 fixP->fx_tcbit = i.rex != 0;
9066 if (i.base_reg
e968fc9b 9067 && (i.base_reg->reg_num == RegIP))
02a86693
L
9068 fixP->fx_tcbit2 = 1;
9069 }
9070 else
9071 fixP->fx_tcbit2 = 1;
9072 }
29b0f896
AM
9073 }
9074 }
9075 }
9076}
252b5132 9077
29b0f896 9078static void
64e74474 9079output_imm (fragS *insn_start_frag, offsetT insn_start_off)
29b0f896
AM
9080{
9081 char *p;
9082 unsigned int n;
252b5132 9083
29b0f896
AM
9084 for (n = 0; n < i.operands; n++)
9085 {
43234a1e
L
9086 /* Skip SAE/RC Imm operand in EVEX. They are already handled. */
9087 if (i.rounding && (int) n == i.rounding->operand)
9088 continue;
9089
40fb9820 9090 if (operand_type_check (i.types[n], imm))
29b0f896
AM
9091 {
9092 if (i.op[n].imms->X_op == O_constant)
9093 {
e205caa7 9094 int size = imm_size (n);
29b0f896 9095 offsetT val;
b4cac588 9096
29b0f896
AM
9097 val = offset_in_range (i.op[n].imms->X_add_number,
9098 size);
9099 p = frag_more (size);
9100 md_number_to_chars (p, val, size);
9101 }
9102 else
9103 {
9104 /* Not absolute_section.
9105 Need a 32-bit fixup (don't support 8bit
9106 non-absolute imms). Try to support other
9107 sizes ... */
f86103b7 9108 enum bfd_reloc_code_real reloc_type;
e205caa7
L
9109 int size = imm_size (n);
9110 int sign;
29b0f896 9111
40fb9820 9112 if (i.types[n].bitfield.imm32s
a7d61044 9113 && (i.suffix == QWORD_MNEM_SUFFIX
40fb9820 9114 || (!i.suffix && i.tm.opcode_modifier.no_lsuf)))
29b0f896 9115 sign = 1;
e205caa7
L
9116 else
9117 sign = 0;
520dc8e8 9118
29b0f896 9119 p = frag_more (size);
d258b828 9120 reloc_type = reloc (size, 0, sign, i.reloc[n]);
f86103b7 9121
2bbd9c25
JJ
9122 /* This is tough to explain. We end up with this one if we
9123 * have operands that look like
9124 * "_GLOBAL_OFFSET_TABLE_+[.-.L284]". The goal here is to
9125 * obtain the absolute address of the GOT, and it is strongly
9126 * preferable from a performance point of view to avoid using
9127 * a runtime relocation for this. The actual sequence of
9128 * instructions often look something like:
9129 *
9130 * call .L66
9131 * .L66:
9132 * popl %ebx
9133 * addl $_GLOBAL_OFFSET_TABLE_+[.-.L66],%ebx
9134 *
9135 * The call and pop essentially return the absolute address
9136 * of the label .L66 and store it in %ebx. The linker itself
9137 * will ultimately change the first operand of the addl so
9138 * that %ebx points to the GOT, but to keep things simple, the
9139 * .o file must have this operand set so that it generates not
9140 * the absolute address of .L66, but the absolute address of
9141 * itself. This allows the linker itself simply treat a GOTPC
9142 * relocation as asking for a pcrel offset to the GOT to be
9143 * added in, and the addend of the relocation is stored in the
9144 * operand field for the instruction itself.
9145 *
9146 * Our job here is to fix the operand so that it would add
9147 * the correct offset so that %ebx would point to itself. The
9148 * thing that is tricky is that .-.L66 will point to the
9149 * beginning of the instruction, so we need to further modify
9150 * the operand so that it will point to itself. There are
9151 * other cases where you have something like:
9152 *
9153 * .long $_GLOBAL_OFFSET_TABLE_+[.-.L66]
9154 *
9155 * and here no correction would be required. Internally in
9156 * the assembler we treat operands of this form as not being
9157 * pcrel since the '.' is explicitly mentioned, and I wonder
9158 * whether it would simplify matters to do it this way. Who
9159 * knows. In earlier versions of the PIC patches, the
9160 * pcrel_adjust field was used to store the correction, but
9161 * since the expression is not pcrel, I felt it would be
9162 * confusing to do it this way. */
9163
d6ab8113 9164 if ((reloc_type == BFD_RELOC_32
7b81dfbb
AJ
9165 || reloc_type == BFD_RELOC_X86_64_32S
9166 || reloc_type == BFD_RELOC_64)
29b0f896
AM
9167 && GOT_symbol
9168 && GOT_symbol == i.op[n].imms->X_add_symbol
9169 && (i.op[n].imms->X_op == O_symbol
9170 || (i.op[n].imms->X_op == O_add
9171 && ((symbol_get_value_expression
9172 (i.op[n].imms->X_op_symbol)->X_op)
9173 == O_subtract))))
9174 {
4fa24527 9175 if (!object_64bit)
d6ab8113 9176 reloc_type = BFD_RELOC_386_GOTPC;
7b81dfbb 9177 else if (size == 4)
d6ab8113 9178 reloc_type = BFD_RELOC_X86_64_GOTPC32;
7b81dfbb
AJ
9179 else if (size == 8)
9180 reloc_type = BFD_RELOC_X86_64_GOTPC64;
e379e5f3 9181 i.has_gotpc_tls_reloc = TRUE;
d583596c
JB
9182 i.op[n].imms->X_add_number +=
9183 encoding_length (insn_start_frag, insn_start_off, p);
29b0f896 9184 }
29b0f896
AM
9185 fix_new_exp (frag_now, p - frag_now->fr_literal, size,
9186 i.op[n].imms, 0, reloc_type);
9187 }
9188 }
9189 }
252b5132
RH
9190}
9191\f
d182319b
JB
9192/* x86_cons_fix_new is called via the expression parsing code when a
9193 reloc is needed. We use this hook to get the correct .got reloc. */
d182319b
JB
9194static int cons_sign = -1;
9195
9196void
e3bb37b5 9197x86_cons_fix_new (fragS *frag, unsigned int off, unsigned int len,
62ebcb5c 9198 expressionS *exp, bfd_reloc_code_real_type r)
d182319b 9199{
d258b828 9200 r = reloc (len, 0, cons_sign, r);
d182319b
JB
9201
9202#ifdef TE_PE
9203 if (exp->X_op == O_secrel)
9204 {
9205 exp->X_op = O_symbol;
9206 r = BFD_RELOC_32_SECREL;
9207 }
9208#endif
9209
9210 fix_new_exp (frag, off, len, exp, 0, r);
9211}
9212
357d1bd8
L
9213/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
9214 purpose of the `.dc.a' internal pseudo-op. */
9215
9216int
9217x86_address_bytes (void)
9218{
9219 if ((stdoutput->arch_info->mach & bfd_mach_x64_32))
9220 return 4;
9221 return stdoutput->arch_info->bits_per_address / 8;
9222}
9223
d382c579
TG
9224#if !(defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) || defined (OBJ_MACH_O)) \
9225 || defined (LEX_AT)
d258b828 9226# define lex_got(reloc, adjust, types) NULL
718ddfc0 9227#else
f3c180ae
AM
9228/* Parse operands of the form
9229 <symbol>@GOTOFF+<nnn>
9230 and similar .plt or .got references.
9231
9232 If we find one, set up the correct relocation in RELOC and copy the
9233 input string, minus the `@GOTOFF' into a malloc'd buffer for
9234 parsing by the calling routine. Return this buffer, and if ADJUST
9235 is non-null set it to the length of the string we removed from the
9236 input line. Otherwise return NULL. */
9237static char *
91d6fa6a 9238lex_got (enum bfd_reloc_code_real *rel,
64e74474 9239 int *adjust,
d258b828 9240 i386_operand_type *types)
f3c180ae 9241{
7b81dfbb
AJ
9242 /* Some of the relocations depend on the size of what field is to
9243 be relocated. But in our callers i386_immediate and i386_displacement
9244 we don't yet know the operand size (this will be set by insn
9245 matching). Hence we record the word32 relocation here,
9246 and adjust the reloc according to the real size in reloc(). */
f3c180ae
AM
9247 static const struct {
9248 const char *str;
cff8d58a 9249 int len;
4fa24527 9250 const enum bfd_reloc_code_real rel[2];
40fb9820 9251 const i386_operand_type types64;
f3c180ae 9252 } gotrel[] = {
8ce3d284 9253#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
9254 { STRING_COMMA_LEN ("SIZE"), { BFD_RELOC_SIZE32,
9255 BFD_RELOC_SIZE32 },
9256 OPERAND_TYPE_IMM32_64 },
8ce3d284 9257#endif
cff8d58a
L
9258 { STRING_COMMA_LEN ("PLTOFF"), { _dummy_first_bfd_reloc_code_real,
9259 BFD_RELOC_X86_64_PLTOFF64 },
40fb9820 9260 OPERAND_TYPE_IMM64 },
cff8d58a
L
9261 { STRING_COMMA_LEN ("PLT"), { BFD_RELOC_386_PLT32,
9262 BFD_RELOC_X86_64_PLT32 },
40fb9820 9263 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9264 { STRING_COMMA_LEN ("GOTPLT"), { _dummy_first_bfd_reloc_code_real,
9265 BFD_RELOC_X86_64_GOTPLT64 },
40fb9820 9266 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9267 { STRING_COMMA_LEN ("GOTOFF"), { BFD_RELOC_386_GOTOFF,
9268 BFD_RELOC_X86_64_GOTOFF64 },
40fb9820 9269 OPERAND_TYPE_IMM64_DISP64 },
cff8d58a
L
9270 { STRING_COMMA_LEN ("GOTPCREL"), { _dummy_first_bfd_reloc_code_real,
9271 BFD_RELOC_X86_64_GOTPCREL },
40fb9820 9272 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9273 { STRING_COMMA_LEN ("TLSGD"), { BFD_RELOC_386_TLS_GD,
9274 BFD_RELOC_X86_64_TLSGD },
40fb9820 9275 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9276 { STRING_COMMA_LEN ("TLSLDM"), { BFD_RELOC_386_TLS_LDM,
9277 _dummy_first_bfd_reloc_code_real },
40fb9820 9278 OPERAND_TYPE_NONE },
cff8d58a
L
9279 { STRING_COMMA_LEN ("TLSLD"), { _dummy_first_bfd_reloc_code_real,
9280 BFD_RELOC_X86_64_TLSLD },
40fb9820 9281 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9282 { STRING_COMMA_LEN ("GOTTPOFF"), { BFD_RELOC_386_TLS_IE_32,
9283 BFD_RELOC_X86_64_GOTTPOFF },
40fb9820 9284 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9285 { STRING_COMMA_LEN ("TPOFF"), { BFD_RELOC_386_TLS_LE_32,
9286 BFD_RELOC_X86_64_TPOFF32 },
40fb9820 9287 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9288 { STRING_COMMA_LEN ("NTPOFF"), { BFD_RELOC_386_TLS_LE,
9289 _dummy_first_bfd_reloc_code_real },
40fb9820 9290 OPERAND_TYPE_NONE },
cff8d58a
L
9291 { STRING_COMMA_LEN ("DTPOFF"), { BFD_RELOC_386_TLS_LDO_32,
9292 BFD_RELOC_X86_64_DTPOFF32 },
40fb9820 9293 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
cff8d58a
L
9294 { STRING_COMMA_LEN ("GOTNTPOFF"),{ BFD_RELOC_386_TLS_GOTIE,
9295 _dummy_first_bfd_reloc_code_real },
40fb9820 9296 OPERAND_TYPE_NONE },
cff8d58a
L
9297 { STRING_COMMA_LEN ("INDNTPOFF"),{ BFD_RELOC_386_TLS_IE,
9298 _dummy_first_bfd_reloc_code_real },
40fb9820 9299 OPERAND_TYPE_NONE },
cff8d58a
L
9300 { STRING_COMMA_LEN ("GOT"), { BFD_RELOC_386_GOT32,
9301 BFD_RELOC_X86_64_GOT32 },
40fb9820 9302 OPERAND_TYPE_IMM32_32S_64_DISP32 },
cff8d58a
L
9303 { STRING_COMMA_LEN ("TLSDESC"), { BFD_RELOC_386_TLS_GOTDESC,
9304 BFD_RELOC_X86_64_GOTPC32_TLSDESC },
40fb9820 9305 OPERAND_TYPE_IMM32_32S_DISP32 },
cff8d58a
L
9306 { STRING_COMMA_LEN ("TLSCALL"), { BFD_RELOC_386_TLS_DESC_CALL,
9307 BFD_RELOC_X86_64_TLSDESC_CALL },
40fb9820 9308 OPERAND_TYPE_IMM32_32S_DISP32 },
f3c180ae
AM
9309 };
9310 char *cp;
9311 unsigned int j;
9312
d382c579 9313#if defined (OBJ_MAYBE_ELF)
718ddfc0
JB
9314 if (!IS_ELF)
9315 return NULL;
d382c579 9316#endif
718ddfc0 9317
f3c180ae 9318 for (cp = input_line_pointer; *cp != '@'; cp++)
67c11a9b 9319 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
f3c180ae
AM
9320 return NULL;
9321
47465058 9322 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
f3c180ae 9323 {
cff8d58a 9324 int len = gotrel[j].len;
28f81592 9325 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
f3c180ae 9326 {
4fa24527 9327 if (gotrel[j].rel[object_64bit] != 0)
f3c180ae 9328 {
28f81592
AM
9329 int first, second;
9330 char *tmpbuf, *past_reloc;
f3c180ae 9331
91d6fa6a 9332 *rel = gotrel[j].rel[object_64bit];
f3c180ae 9333
3956db08
JB
9334 if (types)
9335 {
9336 if (flag_code != CODE_64BIT)
40fb9820
L
9337 {
9338 types->bitfield.imm32 = 1;
9339 types->bitfield.disp32 = 1;
9340 }
3956db08
JB
9341 else
9342 *types = gotrel[j].types64;
9343 }
9344
8fd4256d 9345 if (j != 0 && GOT_symbol == NULL)
f3c180ae
AM
9346 GOT_symbol = symbol_find_or_make (GLOBAL_OFFSET_TABLE_NAME);
9347
28f81592 9348 /* The length of the first part of our input line. */
f3c180ae 9349 first = cp - input_line_pointer;
28f81592
AM
9350
9351 /* The second part goes from after the reloc token until
67c11a9b 9352 (and including) an end_of_line char or comma. */
28f81592 9353 past_reloc = cp + 1 + len;
67c11a9b
AM
9354 cp = past_reloc;
9355 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9356 ++cp;
9357 second = cp + 1 - past_reloc;
28f81592
AM
9358
9359 /* Allocate and copy string. The trailing NUL shouldn't
9360 be necessary, but be safe. */
add39d23 9361 tmpbuf = XNEWVEC (char, first + second + 2);
f3c180ae 9362 memcpy (tmpbuf, input_line_pointer, first);
0787a12d
AM
9363 if (second != 0 && *past_reloc != ' ')
9364 /* Replace the relocation token with ' ', so that
9365 errors like foo@GOTOFF1 will be detected. */
9366 tmpbuf[first++] = ' ';
af89796a
L
9367 else
9368 /* Increment length by 1 if the relocation token is
9369 removed. */
9370 len++;
9371 if (adjust)
9372 *adjust = len;
0787a12d
AM
9373 memcpy (tmpbuf + first, past_reloc, second);
9374 tmpbuf[first + second] = '\0';
f3c180ae
AM
9375 return tmpbuf;
9376 }
9377
4fa24527
JB
9378 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9379 gotrel[j].str, 1 << (5 + object_64bit));
f3c180ae
AM
9380 return NULL;
9381 }
9382 }
9383
9384 /* Might be a symbol version string. Don't as_bad here. */
9385 return NULL;
9386}
4e4f7c87 9387#endif
f3c180ae 9388
a988325c
NC
9389#ifdef TE_PE
9390#ifdef lex_got
9391#undef lex_got
9392#endif
9393/* Parse operands of the form
9394 <symbol>@SECREL32+<nnn>
9395
9396 If we find one, set up the correct relocation in RELOC and copy the
9397 input string, minus the `@SECREL32' into a malloc'd buffer for
9398 parsing by the calling routine. Return this buffer, and if ADJUST
9399 is non-null set it to the length of the string we removed from the
34bca508
L
9400 input line. Otherwise return NULL.
9401
a988325c
NC
9402 This function is copied from the ELF version above adjusted for PE targets. */
9403
9404static char *
9405lex_got (enum bfd_reloc_code_real *rel ATTRIBUTE_UNUSED,
9406 int *adjust ATTRIBUTE_UNUSED,
d258b828 9407 i386_operand_type *types)
a988325c
NC
9408{
9409 static const struct
9410 {
9411 const char *str;
9412 int len;
9413 const enum bfd_reloc_code_real rel[2];
9414 const i386_operand_type types64;
9415 }
9416 gotrel[] =
9417 {
9418 { STRING_COMMA_LEN ("SECREL32"), { BFD_RELOC_32_SECREL,
9419 BFD_RELOC_32_SECREL },
9420 OPERAND_TYPE_IMM32_32S_64_DISP32_64 },
9421 };
9422
9423 char *cp;
9424 unsigned j;
9425
9426 for (cp = input_line_pointer; *cp != '@'; cp++)
9427 if (is_end_of_line[(unsigned char) *cp] || *cp == ',')
9428 return NULL;
9429
9430 for (j = 0; j < ARRAY_SIZE (gotrel); j++)
9431 {
9432 int len = gotrel[j].len;
9433
9434 if (strncasecmp (cp + 1, gotrel[j].str, len) == 0)
9435 {
9436 if (gotrel[j].rel[object_64bit] != 0)
9437 {
9438 int first, second;
9439 char *tmpbuf, *past_reloc;
9440
9441 *rel = gotrel[j].rel[object_64bit];
9442 if (adjust)
9443 *adjust = len;
9444
9445 if (types)
9446 {
9447 if (flag_code != CODE_64BIT)
9448 {
9449 types->bitfield.imm32 = 1;
9450 types->bitfield.disp32 = 1;
9451 }
9452 else
9453 *types = gotrel[j].types64;
9454 }
9455
9456 /* The length of the first part of our input line. */
9457 first = cp - input_line_pointer;
9458
9459 /* The second part goes from after the reloc token until
9460 (and including) an end_of_line char or comma. */
9461 past_reloc = cp + 1 + len;
9462 cp = past_reloc;
9463 while (!is_end_of_line[(unsigned char) *cp] && *cp != ',')
9464 ++cp;
9465 second = cp + 1 - past_reloc;
9466
9467 /* Allocate and copy string. The trailing NUL shouldn't
9468 be necessary, but be safe. */
add39d23 9469 tmpbuf = XNEWVEC (char, first + second + 2);
a988325c
NC
9470 memcpy (tmpbuf, input_line_pointer, first);
9471 if (second != 0 && *past_reloc != ' ')
9472 /* Replace the relocation token with ' ', so that
9473 errors like foo@SECLREL321 will be detected. */
9474 tmpbuf[first++] = ' ';
9475 memcpy (tmpbuf + first, past_reloc, second);
9476 tmpbuf[first + second] = '\0';
9477 return tmpbuf;
9478 }
9479
9480 as_bad (_("@%s reloc is not supported with %d-bit output format"),
9481 gotrel[j].str, 1 << (5 + object_64bit));
9482 return NULL;
9483 }
9484 }
9485
9486 /* Might be a symbol version string. Don't as_bad here. */
9487 return NULL;
9488}
9489
9490#endif /* TE_PE */
9491
62ebcb5c 9492bfd_reloc_code_real_type
e3bb37b5 9493x86_cons (expressionS *exp, int size)
f3c180ae 9494{
62ebcb5c
AM
9495 bfd_reloc_code_real_type got_reloc = NO_RELOC;
9496
ee86248c
JB
9497 intel_syntax = -intel_syntax;
9498
3c7b9c2c 9499 exp->X_md = 0;
4fa24527 9500 if (size == 4 || (object_64bit && size == 8))
f3c180ae
AM
9501 {
9502 /* Handle @GOTOFF and the like in an expression. */
9503 char *save;
9504 char *gotfree_input_line;
4a57f2cf 9505 int adjust = 0;
f3c180ae
AM
9506
9507 save = input_line_pointer;
d258b828 9508 gotfree_input_line = lex_got (&got_reloc, &adjust, NULL);
f3c180ae
AM
9509 if (gotfree_input_line)
9510 input_line_pointer = gotfree_input_line;
9511
9512 expression (exp);
9513
9514 if (gotfree_input_line)
9515 {
9516 /* expression () has merrily parsed up to the end of line,
9517 or a comma - in the wrong buffer. Transfer how far
9518 input_line_pointer has moved to the right buffer. */
9519 input_line_pointer = (save
9520 + (input_line_pointer - gotfree_input_line)
9521 + adjust);
9522 free (gotfree_input_line);
3992d3b7
AM
9523 if (exp->X_op == O_constant
9524 || exp->X_op == O_absent
9525 || exp->X_op == O_illegal
0398aac5 9526 || exp->X_op == O_register
3992d3b7
AM
9527 || exp->X_op == O_big)
9528 {
9529 char c = *input_line_pointer;
9530 *input_line_pointer = 0;
9531 as_bad (_("missing or invalid expression `%s'"), save);
9532 *input_line_pointer = c;
9533 }
b9519cfe
L
9534 else if ((got_reloc == BFD_RELOC_386_PLT32
9535 || got_reloc == BFD_RELOC_X86_64_PLT32)
9536 && exp->X_op != O_symbol)
9537 {
9538 char c = *input_line_pointer;
9539 *input_line_pointer = 0;
9540 as_bad (_("invalid PLT expression `%s'"), save);
9541 *input_line_pointer = c;
9542 }
f3c180ae
AM
9543 }
9544 }
9545 else
9546 expression (exp);
ee86248c
JB
9547
9548 intel_syntax = -intel_syntax;
9549
9550 if (intel_syntax)
9551 i386_intel_simplify (exp);
62ebcb5c
AM
9552
9553 return got_reloc;
f3c180ae 9554}
f3c180ae 9555
9f32dd5b
L
9556static void
9557signed_cons (int size)
6482c264 9558{
d182319b
JB
9559 if (flag_code == CODE_64BIT)
9560 cons_sign = 1;
9561 cons (size);
9562 cons_sign = -1;
6482c264
NC
9563}
9564
d182319b 9565#ifdef TE_PE
6482c264 9566static void
7016a5d5 9567pe_directive_secrel (int dummy ATTRIBUTE_UNUSED)
6482c264
NC
9568{
9569 expressionS exp;
9570
9571 do
9572 {
9573 expression (&exp);
9574 if (exp.X_op == O_symbol)
9575 exp.X_op = O_secrel;
9576
9577 emit_expr (&exp, 4);
9578 }
9579 while (*input_line_pointer++ == ',');
9580
9581 input_line_pointer--;
9582 demand_empty_rest_of_line ();
9583}
6482c264
NC
9584#endif
9585
43234a1e
L
9586/* Handle Vector operations. */
9587
9588static char *
9589check_VecOperations (char *op_string, char *op_end)
9590{
9591 const reg_entry *mask;
9592 const char *saved;
9593 char *end_op;
9594
9595 while (*op_string
9596 && (op_end == NULL || op_string < op_end))
9597 {
9598 saved = op_string;
9599 if (*op_string == '{')
9600 {
9601 op_string++;
9602
9603 /* Check broadcasts. */
9604 if (strncmp (op_string, "1to", 3) == 0)
9605 {
9606 int bcst_type;
9607
9608 if (i.broadcast)
9609 goto duplicated_vec_op;
9610
9611 op_string += 3;
9612 if (*op_string == '8')
8e6e0792 9613 bcst_type = 8;
b28d1bda 9614 else if (*op_string == '4')
8e6e0792 9615 bcst_type = 4;
b28d1bda 9616 else if (*op_string == '2')
8e6e0792 9617 bcst_type = 2;
43234a1e
L
9618 else if (*op_string == '1'
9619 && *(op_string+1) == '6')
9620 {
8e6e0792 9621 bcst_type = 16;
43234a1e
L
9622 op_string++;
9623 }
9624 else
9625 {
9626 as_bad (_("Unsupported broadcast: `%s'"), saved);
9627 return NULL;
9628 }
9629 op_string++;
9630
9631 broadcast_op.type = bcst_type;
9632 broadcast_op.operand = this_operand;
1f75763a 9633 broadcast_op.bytes = 0;
43234a1e
L
9634 i.broadcast = &broadcast_op;
9635 }
9636 /* Check masking operation. */
9637 else if ((mask = parse_register (op_string, &end_op)) != NULL)
9638 {
9639 /* k0 can't be used for write mask. */
f74a6307 9640 if (mask->reg_type.bitfield.class != RegMask || !mask->reg_num)
43234a1e 9641 {
6d2cd6b2
JB
9642 as_bad (_("`%s%s' can't be used for write mask"),
9643 register_prefix, mask->reg_name);
43234a1e
L
9644 return NULL;
9645 }
9646
9647 if (!i.mask)
9648 {
9649 mask_op.mask = mask;
9650 mask_op.zeroing = 0;
9651 mask_op.operand = this_operand;
9652 i.mask = &mask_op;
9653 }
9654 else
9655 {
9656 if (i.mask->mask)
9657 goto duplicated_vec_op;
9658
9659 i.mask->mask = mask;
9660
9661 /* Only "{z}" is allowed here. No need to check
9662 zeroing mask explicitly. */
9663 if (i.mask->operand != this_operand)
9664 {
9665 as_bad (_("invalid write mask `%s'"), saved);
9666 return NULL;
9667 }
9668 }
9669
9670 op_string = end_op;
9671 }
9672 /* Check zeroing-flag for masking operation. */
9673 else if (*op_string == 'z')
9674 {
9675 if (!i.mask)
9676 {
9677 mask_op.mask = NULL;
9678 mask_op.zeroing = 1;
9679 mask_op.operand = this_operand;
9680 i.mask = &mask_op;
9681 }
9682 else
9683 {
9684 if (i.mask->zeroing)
9685 {
9686 duplicated_vec_op:
9687 as_bad (_("duplicated `%s'"), saved);
9688 return NULL;
9689 }
9690
9691 i.mask->zeroing = 1;
9692
9693 /* Only "{%k}" is allowed here. No need to check mask
9694 register explicitly. */
9695 if (i.mask->operand != this_operand)
9696 {
9697 as_bad (_("invalid zeroing-masking `%s'"),
9698 saved);
9699 return NULL;
9700 }
9701 }
9702
9703 op_string++;
9704 }
9705 else
9706 goto unknown_vec_op;
9707
9708 if (*op_string != '}')
9709 {
9710 as_bad (_("missing `}' in `%s'"), saved);
9711 return NULL;
9712 }
9713 op_string++;
0ba3a731
L
9714
9715 /* Strip whitespace since the addition of pseudo prefixes
9716 changed how the scrubber treats '{'. */
9717 if (is_space_char (*op_string))
9718 ++op_string;
9719
43234a1e
L
9720 continue;
9721 }
9722 unknown_vec_op:
9723 /* We don't know this one. */
9724 as_bad (_("unknown vector operation: `%s'"), saved);
9725 return NULL;
9726 }
9727
6d2cd6b2
JB
9728 if (i.mask && i.mask->zeroing && !i.mask->mask)
9729 {
9730 as_bad (_("zeroing-masking only allowed with write mask"));
9731 return NULL;
9732 }
9733
43234a1e
L
9734 return op_string;
9735}
9736
252b5132 9737static int
70e41ade 9738i386_immediate (char *imm_start)
252b5132
RH
9739{
9740 char *save_input_line_pointer;
f3c180ae 9741 char *gotfree_input_line;
252b5132 9742 segT exp_seg = 0;
47926f60 9743 expressionS *exp;
40fb9820
L
9744 i386_operand_type types;
9745
0dfbf9d7 9746 operand_type_set (&types, ~0);
252b5132
RH
9747
9748 if (i.imm_operands == MAX_IMMEDIATE_OPERANDS)
9749 {
31b2323c
L
9750 as_bad (_("at most %d immediate operands are allowed"),
9751 MAX_IMMEDIATE_OPERANDS);
252b5132
RH
9752 return 0;
9753 }
9754
9755 exp = &im_expressions[i.imm_operands++];
520dc8e8 9756 i.op[this_operand].imms = exp;
252b5132
RH
9757
9758 if (is_space_char (*imm_start))
9759 ++imm_start;
9760
9761 save_input_line_pointer = input_line_pointer;
9762 input_line_pointer = imm_start;
9763
d258b828 9764 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
9765 if (gotfree_input_line)
9766 input_line_pointer = gotfree_input_line;
252b5132
RH
9767
9768 exp_seg = expression (exp);
9769
83183c0c 9770 SKIP_WHITESPACE ();
43234a1e
L
9771
9772 /* Handle vector operations. */
9773 if (*input_line_pointer == '{')
9774 {
9775 input_line_pointer = check_VecOperations (input_line_pointer,
9776 NULL);
9777 if (input_line_pointer == NULL)
9778 return 0;
9779 }
9780
252b5132 9781 if (*input_line_pointer)
f3c180ae 9782 as_bad (_("junk `%s' after expression"), input_line_pointer);
252b5132
RH
9783
9784 input_line_pointer = save_input_line_pointer;
f3c180ae 9785 if (gotfree_input_line)
ee86248c
JB
9786 {
9787 free (gotfree_input_line);
9788
9789 if (exp->X_op == O_constant || exp->X_op == O_register)
9790 exp->X_op = O_illegal;
9791 }
9792
9793 return i386_finalize_immediate (exp_seg, exp, types, imm_start);
9794}
252b5132 9795
ee86248c
JB
9796static int
9797i386_finalize_immediate (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
9798 i386_operand_type types, const char *imm_start)
9799{
9800 if (exp->X_op == O_absent || exp->X_op == O_illegal || exp->X_op == O_big)
252b5132 9801 {
313c53d1
L
9802 if (imm_start)
9803 as_bad (_("missing or invalid immediate expression `%s'"),
9804 imm_start);
3992d3b7 9805 return 0;
252b5132 9806 }
3e73aa7c 9807 else if (exp->X_op == O_constant)
252b5132 9808 {
47926f60 9809 /* Size it properly later. */
40fb9820 9810 i.types[this_operand].bitfield.imm64 = 1;
13f864ae
L
9811 /* If not 64bit, sign extend val. */
9812 if (flag_code != CODE_64BIT
4eed87de
AM
9813 && (exp->X_add_number & ~(((addressT) 2 << 31) - 1)) == 0)
9814 exp->X_add_number
9815 = (exp->X_add_number ^ ((addressT) 1 << 31)) - ((addressT) 1 << 31);
252b5132 9816 }
4c63da97 9817#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
f86103b7 9818 else if (OUTPUT_FLAVOR == bfd_target_aout_flavour
31312f95 9819 && exp_seg != absolute_section
47926f60 9820 && exp_seg != text_section
24eab124
AM
9821 && exp_seg != data_section
9822 && exp_seg != bss_section
9823 && exp_seg != undefined_section
f86103b7 9824 && !bfd_is_com_section (exp_seg))
252b5132 9825 {
d0b47220 9826 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
252b5132
RH
9827 return 0;
9828 }
9829#endif
a841bdf5 9830 else if (!intel_syntax && exp_seg == reg_section)
bb8f5920 9831 {
313c53d1
L
9832 if (imm_start)
9833 as_bad (_("illegal immediate register operand %s"), imm_start);
bb8f5920
L
9834 return 0;
9835 }
252b5132
RH
9836 else
9837 {
9838 /* This is an address. The size of the address will be
24eab124 9839 determined later, depending on destination register,
3e73aa7c 9840 suffix, or the default for the section. */
40fb9820
L
9841 i.types[this_operand].bitfield.imm8 = 1;
9842 i.types[this_operand].bitfield.imm16 = 1;
9843 i.types[this_operand].bitfield.imm32 = 1;
9844 i.types[this_operand].bitfield.imm32s = 1;
9845 i.types[this_operand].bitfield.imm64 = 1;
c6fb90c8
L
9846 i.types[this_operand] = operand_type_and (i.types[this_operand],
9847 types);
252b5132
RH
9848 }
9849
9850 return 1;
9851}
9852
551c1ca1 9853static char *
e3bb37b5 9854i386_scale (char *scale)
252b5132 9855{
551c1ca1
AM
9856 offsetT val;
9857 char *save = input_line_pointer;
252b5132 9858
551c1ca1
AM
9859 input_line_pointer = scale;
9860 val = get_absolute_expression ();
9861
9862 switch (val)
252b5132 9863 {
551c1ca1 9864 case 1:
252b5132
RH
9865 i.log2_scale_factor = 0;
9866 break;
551c1ca1 9867 case 2:
252b5132
RH
9868 i.log2_scale_factor = 1;
9869 break;
551c1ca1 9870 case 4:
252b5132
RH
9871 i.log2_scale_factor = 2;
9872 break;
551c1ca1 9873 case 8:
252b5132
RH
9874 i.log2_scale_factor = 3;
9875 break;
9876 default:
a724f0f4
JB
9877 {
9878 char sep = *input_line_pointer;
9879
9880 *input_line_pointer = '\0';
9881 as_bad (_("expecting scale factor of 1, 2, 4, or 8: got `%s'"),
9882 scale);
9883 *input_line_pointer = sep;
9884 input_line_pointer = save;
9885 return NULL;
9886 }
252b5132 9887 }
29b0f896 9888 if (i.log2_scale_factor != 0 && i.index_reg == 0)
252b5132
RH
9889 {
9890 as_warn (_("scale factor of %d without an index register"),
24eab124 9891 1 << i.log2_scale_factor);
252b5132 9892 i.log2_scale_factor = 0;
252b5132 9893 }
551c1ca1
AM
9894 scale = input_line_pointer;
9895 input_line_pointer = save;
9896 return scale;
252b5132
RH
9897}
9898
252b5132 9899static int
e3bb37b5 9900i386_displacement (char *disp_start, char *disp_end)
252b5132 9901{
29b0f896 9902 expressionS *exp;
252b5132
RH
9903 segT exp_seg = 0;
9904 char *save_input_line_pointer;
f3c180ae 9905 char *gotfree_input_line;
40fb9820
L
9906 int override;
9907 i386_operand_type bigdisp, types = anydisp;
3992d3b7 9908 int ret;
252b5132 9909
31b2323c
L
9910 if (i.disp_operands == MAX_MEMORY_OPERANDS)
9911 {
9912 as_bad (_("at most %d displacement operands are allowed"),
9913 MAX_MEMORY_OPERANDS);
9914 return 0;
9915 }
9916
0dfbf9d7 9917 operand_type_set (&bigdisp, 0);
6f2f06be 9918 if (i.jumpabsolute
48bcea9f 9919 || i.types[this_operand].bitfield.baseindex
0cfa3eb3
JB
9920 || (current_templates->start->opcode_modifier.jump != JUMP
9921 && current_templates->start->opcode_modifier.jump != JUMP_DWORD))
e05278af 9922 {
48bcea9f 9923 i386_addressing_mode ();
e05278af 9924 override = (i.prefix[ADDR_PREFIX] != 0);
40fb9820
L
9925 if (flag_code == CODE_64BIT)
9926 {
9927 if (!override)
9928 {
9929 bigdisp.bitfield.disp32s = 1;
9930 bigdisp.bitfield.disp64 = 1;
9931 }
48bcea9f
JB
9932 else
9933 bigdisp.bitfield.disp32 = 1;
40fb9820
L
9934 }
9935 else if ((flag_code == CODE_16BIT) ^ override)
40fb9820 9936 bigdisp.bitfield.disp16 = 1;
48bcea9f
JB
9937 else
9938 bigdisp.bitfield.disp32 = 1;
e05278af
JB
9939 }
9940 else
9941 {
376cd056
JB
9942 /* For PC-relative branches, the width of the displacement may be
9943 dependent upon data size, but is never dependent upon address size.
9944 Also make sure to not unintentionally match against a non-PC-relative
9945 branch template. */
9946 static templates aux_templates;
9947 const insn_template *t = current_templates->start;
9948 bfd_boolean has_intel64 = FALSE;
9949
9950 aux_templates.start = t;
9951 while (++t < current_templates->end)
9952 {
9953 if (t->opcode_modifier.jump
9954 != current_templates->start->opcode_modifier.jump)
9955 break;
9956 if (t->opcode_modifier.intel64)
9957 has_intel64 = TRUE;
9958 }
9959 if (t < current_templates->end)
9960 {
9961 aux_templates.end = t;
9962 current_templates = &aux_templates;
9963 }
9964
e05278af 9965 override = (i.prefix[DATA_PREFIX] != 0);
40fb9820
L
9966 if (flag_code == CODE_64BIT)
9967 {
376cd056
JB
9968 if ((override || i.suffix == WORD_MNEM_SUFFIX)
9969 && (!intel64 || !has_intel64))
40fb9820
L
9970 bigdisp.bitfield.disp16 = 1;
9971 else
48bcea9f 9972 bigdisp.bitfield.disp32s = 1;
40fb9820
L
9973 }
9974 else
e05278af
JB
9975 {
9976 if (!override)
9977 override = (i.suffix == (flag_code != CODE_16BIT
9978 ? WORD_MNEM_SUFFIX
9979 : LONG_MNEM_SUFFIX));
40fb9820
L
9980 bigdisp.bitfield.disp32 = 1;
9981 if ((flag_code == CODE_16BIT) ^ override)
9982 {
9983 bigdisp.bitfield.disp32 = 0;
9984 bigdisp.bitfield.disp16 = 1;
9985 }
e05278af 9986 }
e05278af 9987 }
c6fb90c8
L
9988 i.types[this_operand] = operand_type_or (i.types[this_operand],
9989 bigdisp);
252b5132
RH
9990
9991 exp = &disp_expressions[i.disp_operands];
520dc8e8 9992 i.op[this_operand].disps = exp;
252b5132
RH
9993 i.disp_operands++;
9994 save_input_line_pointer = input_line_pointer;
9995 input_line_pointer = disp_start;
9996 END_STRING_AND_SAVE (disp_end);
9997
9998#ifndef GCC_ASM_O_HACK
9999#define GCC_ASM_O_HACK 0
10000#endif
10001#if GCC_ASM_O_HACK
10002 END_STRING_AND_SAVE (disp_end + 1);
40fb9820 10003 if (i.types[this_operand].bitfield.baseIndex
24eab124 10004 && displacement_string_end[-1] == '+')
252b5132
RH
10005 {
10006 /* This hack is to avoid a warning when using the "o"
24eab124
AM
10007 constraint within gcc asm statements.
10008 For instance:
10009
10010 #define _set_tssldt_desc(n,addr,limit,type) \
10011 __asm__ __volatile__ ( \
10012 "movw %w2,%0\n\t" \
10013 "movw %w1,2+%0\n\t" \
10014 "rorl $16,%1\n\t" \
10015 "movb %b1,4+%0\n\t" \
10016 "movb %4,5+%0\n\t" \
10017 "movb $0,6+%0\n\t" \
10018 "movb %h1,7+%0\n\t" \
10019 "rorl $16,%1" \
10020 : "=o"(*(n)) : "q" (addr), "ri"(limit), "i"(type))
10021
10022 This works great except that the output assembler ends
10023 up looking a bit weird if it turns out that there is
10024 no offset. You end up producing code that looks like:
10025
10026 #APP
10027 movw $235,(%eax)
10028 movw %dx,2+(%eax)
10029 rorl $16,%edx
10030 movb %dl,4+(%eax)
10031 movb $137,5+(%eax)
10032 movb $0,6+(%eax)
10033 movb %dh,7+(%eax)
10034 rorl $16,%edx
10035 #NO_APP
10036
47926f60 10037 So here we provide the missing zero. */
24eab124
AM
10038
10039 *displacement_string_end = '0';
252b5132
RH
10040 }
10041#endif
d258b828 10042 gotfree_input_line = lex_got (&i.reloc[this_operand], NULL, &types);
f3c180ae
AM
10043 if (gotfree_input_line)
10044 input_line_pointer = gotfree_input_line;
252b5132 10045
24eab124 10046 exp_seg = expression (exp);
252b5132 10047
636c26b0
AM
10048 SKIP_WHITESPACE ();
10049 if (*input_line_pointer)
10050 as_bad (_("junk `%s' after expression"), input_line_pointer);
10051#if GCC_ASM_O_HACK
10052 RESTORE_END_STRING (disp_end + 1);
10053#endif
636c26b0 10054 input_line_pointer = save_input_line_pointer;
636c26b0 10055 if (gotfree_input_line)
ee86248c
JB
10056 {
10057 free (gotfree_input_line);
10058
10059 if (exp->X_op == O_constant || exp->X_op == O_register)
10060 exp->X_op = O_illegal;
10061 }
10062
10063 ret = i386_finalize_displacement (exp_seg, exp, types, disp_start);
10064
10065 RESTORE_END_STRING (disp_end);
10066
10067 return ret;
10068}
10069
10070static int
10071i386_finalize_displacement (segT exp_seg ATTRIBUTE_UNUSED, expressionS *exp,
10072 i386_operand_type types, const char *disp_start)
10073{
10074 i386_operand_type bigdisp;
10075 int ret = 1;
636c26b0 10076
24eab124
AM
10077 /* We do this to make sure that the section symbol is in
10078 the symbol table. We will ultimately change the relocation
47926f60 10079 to be relative to the beginning of the section. */
1ae12ab7 10080 if (i.reloc[this_operand] == BFD_RELOC_386_GOTOFF
d6ab8113
JB
10081 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL
10082 || i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
24eab124 10083 {
636c26b0 10084 if (exp->X_op != O_symbol)
3992d3b7 10085 goto inv_disp;
636c26b0 10086
e5cb08ac 10087 if (S_IS_LOCAL (exp->X_add_symbol)
c64efb4b
L
10088 && S_GET_SEGMENT (exp->X_add_symbol) != undefined_section
10089 && S_GET_SEGMENT (exp->X_add_symbol) != expr_section)
24eab124 10090 section_symbol (S_GET_SEGMENT (exp->X_add_symbol));
24eab124
AM
10091 exp->X_op = O_subtract;
10092 exp->X_op_symbol = GOT_symbol;
1ae12ab7 10093 if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTPCREL)
29b0f896 10094 i.reloc[this_operand] = BFD_RELOC_32_PCREL;
d6ab8113
JB
10095 else if (i.reloc[this_operand] == BFD_RELOC_X86_64_GOTOFF64)
10096 i.reloc[this_operand] = BFD_RELOC_64;
23df1078 10097 else
29b0f896 10098 i.reloc[this_operand] = BFD_RELOC_32;
24eab124 10099 }
252b5132 10100
3992d3b7
AM
10101 else if (exp->X_op == O_absent
10102 || exp->X_op == O_illegal
ee86248c 10103 || exp->X_op == O_big)
2daf4fd8 10104 {
3992d3b7
AM
10105 inv_disp:
10106 as_bad (_("missing or invalid displacement expression `%s'"),
2daf4fd8 10107 disp_start);
3992d3b7 10108 ret = 0;
2daf4fd8
AM
10109 }
10110
0e1147d9
L
10111 else if (flag_code == CODE_64BIT
10112 && !i.prefix[ADDR_PREFIX]
10113 && exp->X_op == O_constant)
10114 {
10115 /* Since displacement is signed extended to 64bit, don't allow
10116 disp32 and turn off disp32s if they are out of range. */
10117 i.types[this_operand].bitfield.disp32 = 0;
10118 if (!fits_in_signed_long (exp->X_add_number))
10119 {
10120 i.types[this_operand].bitfield.disp32s = 0;
10121 if (i.types[this_operand].bitfield.baseindex)
10122 {
10123 as_bad (_("0x%lx out range of signed 32bit displacement"),
10124 (long) exp->X_add_number);
10125 ret = 0;
10126 }
10127 }
10128 }
10129
4c63da97 10130#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
3992d3b7
AM
10131 else if (exp->X_op != O_constant
10132 && OUTPUT_FLAVOR == bfd_target_aout_flavour
10133 && exp_seg != absolute_section
10134 && exp_seg != text_section
10135 && exp_seg != data_section
10136 && exp_seg != bss_section
10137 && exp_seg != undefined_section
10138 && !bfd_is_com_section (exp_seg))
24eab124 10139 {
d0b47220 10140 as_bad (_("unimplemented segment %s in operand"), exp_seg->name);
3992d3b7 10141 ret = 0;
24eab124 10142 }
252b5132 10143#endif
3956db08 10144
48bcea9f
JB
10145 if (current_templates->start->opcode_modifier.jump == JUMP_BYTE
10146 /* Constants get taken care of by optimize_disp(). */
10147 && exp->X_op != O_constant)
10148 i.types[this_operand].bitfield.disp8 = 1;
10149
40fb9820
L
10150 /* Check if this is a displacement only operand. */
10151 bigdisp = i.types[this_operand];
10152 bigdisp.bitfield.disp8 = 0;
10153 bigdisp.bitfield.disp16 = 0;
10154 bigdisp.bitfield.disp32 = 0;
10155 bigdisp.bitfield.disp32s = 0;
10156 bigdisp.bitfield.disp64 = 0;
0dfbf9d7 10157 if (operand_type_all_zero (&bigdisp))
c6fb90c8
L
10158 i.types[this_operand] = operand_type_and (i.types[this_operand],
10159 types);
3956db08 10160
3992d3b7 10161 return ret;
252b5132
RH
10162}
10163
2abc2bec
JB
10164/* Return the active addressing mode, taking address override and
10165 registers forming the address into consideration. Update the
10166 address override prefix if necessary. */
47926f60 10167
2abc2bec
JB
10168static enum flag_code
10169i386_addressing_mode (void)
252b5132 10170{
be05d201
L
10171 enum flag_code addr_mode;
10172
10173 if (i.prefix[ADDR_PREFIX])
10174 addr_mode = flag_code == CODE_32BIT ? CODE_16BIT : CODE_32BIT;
10175 else
10176 {
10177 addr_mode = flag_code;
10178
24eab124 10179#if INFER_ADDR_PREFIX
be05d201
L
10180 if (i.mem_operands == 0)
10181 {
10182 /* Infer address prefix from the first memory operand. */
10183 const reg_entry *addr_reg = i.base_reg;
10184
10185 if (addr_reg == NULL)
10186 addr_reg = i.index_reg;
eecb386c 10187
be05d201
L
10188 if (addr_reg)
10189 {
e968fc9b 10190 if (addr_reg->reg_type.bitfield.dword)
be05d201
L
10191 addr_mode = CODE_32BIT;
10192 else if (flag_code != CODE_64BIT
dc821c5f 10193 && addr_reg->reg_type.bitfield.word)
be05d201
L
10194 addr_mode = CODE_16BIT;
10195
10196 if (addr_mode != flag_code)
10197 {
10198 i.prefix[ADDR_PREFIX] = ADDR_PREFIX_OPCODE;
10199 i.prefixes += 1;
10200 /* Change the size of any displacement too. At most one
10201 of Disp16 or Disp32 is set.
10202 FIXME. There doesn't seem to be any real need for
10203 separate Disp16 and Disp32 flags. The same goes for
10204 Imm16 and Imm32. Removing them would probably clean
10205 up the code quite a lot. */
10206 if (flag_code != CODE_64BIT
10207 && (i.types[this_operand].bitfield.disp16
10208 || i.types[this_operand].bitfield.disp32))
10209 i.types[this_operand]
10210 = operand_type_xor (i.types[this_operand], disp16_32);
10211 }
10212 }
10213 }
24eab124 10214#endif
be05d201
L
10215 }
10216
2abc2bec
JB
10217 return addr_mode;
10218}
10219
10220/* Make sure the memory operand we've been dealt is valid.
10221 Return 1 on success, 0 on a failure. */
10222
10223static int
10224i386_index_check (const char *operand_string)
10225{
10226 const char *kind = "base/index";
10227 enum flag_code addr_mode = i386_addressing_mode ();
10228
fc0763e6 10229 if (current_templates->start->opcode_modifier.isstring
c3949f43 10230 && !current_templates->start->cpu_flags.bitfield.cpupadlock
fc0763e6
JB
10231 && (current_templates->end[-1].opcode_modifier.isstring
10232 || i.mem_operands))
10233 {
10234 /* Memory operands of string insns are special in that they only allow
10235 a single register (rDI, rSI, or rBX) as their memory address. */
be05d201
L
10236 const reg_entry *expected_reg;
10237 static const char *di_si[][2] =
10238 {
10239 { "esi", "edi" },
10240 { "si", "di" },
10241 { "rsi", "rdi" }
10242 };
10243 static const char *bx[] = { "ebx", "bx", "rbx" };
fc0763e6
JB
10244
10245 kind = "string address";
10246
8325cc63 10247 if (current_templates->start->opcode_modifier.repprefixok)
fc0763e6 10248 {
51c8edf6
JB
10249 int es_op = current_templates->end[-1].opcode_modifier.isstring
10250 - IS_STRING_ES_OP0;
10251 int op = 0;
fc0763e6 10252
51c8edf6 10253 if (!current_templates->end[-1].operand_types[0].bitfield.baseindex
fc0763e6
JB
10254 || ((!i.mem_operands != !intel_syntax)
10255 && current_templates->end[-1].operand_types[1]
10256 .bitfield.baseindex))
51c8edf6
JB
10257 op = 1;
10258 expected_reg = hash_find (reg_hash, di_si[addr_mode][op == es_op]);
fc0763e6
JB
10259 }
10260 else
be05d201 10261 expected_reg = hash_find (reg_hash, bx[addr_mode]);
fc0763e6 10262
be05d201
L
10263 if (i.base_reg != expected_reg
10264 || i.index_reg
fc0763e6 10265 || operand_type_check (i.types[this_operand], disp))
fc0763e6 10266 {
be05d201
L
10267 /* The second memory operand must have the same size as
10268 the first one. */
10269 if (i.mem_operands
10270 && i.base_reg
10271 && !((addr_mode == CODE_64BIT
dc821c5f 10272 && i.base_reg->reg_type.bitfield.qword)
be05d201 10273 || (addr_mode == CODE_32BIT
dc821c5f
JB
10274 ? i.base_reg->reg_type.bitfield.dword
10275 : i.base_reg->reg_type.bitfield.word)))
be05d201
L
10276 goto bad_address;
10277
fc0763e6
JB
10278 as_warn (_("`%s' is not valid here (expected `%c%s%s%c')"),
10279 operand_string,
10280 intel_syntax ? '[' : '(',
10281 register_prefix,
be05d201 10282 expected_reg->reg_name,
fc0763e6 10283 intel_syntax ? ']' : ')');
be05d201 10284 return 1;
fc0763e6 10285 }
be05d201
L
10286 else
10287 return 1;
10288
10289bad_address:
10290 as_bad (_("`%s' is not a valid %s expression"),
10291 operand_string, kind);
10292 return 0;
3e73aa7c
JH
10293 }
10294 else
10295 {
be05d201
L
10296 if (addr_mode != CODE_16BIT)
10297 {
10298 /* 32-bit/64-bit checks. */
10299 if ((i.base_reg
e968fc9b
JB
10300 && ((addr_mode == CODE_64BIT
10301 ? !i.base_reg->reg_type.bitfield.qword
10302 : !i.base_reg->reg_type.bitfield.dword)
10303 || (i.index_reg && i.base_reg->reg_num == RegIP)
10304 || i.base_reg->reg_num == RegIZ))
be05d201 10305 || (i.index_reg
1b54b8d7
JB
10306 && !i.index_reg->reg_type.bitfield.xmmword
10307 && !i.index_reg->reg_type.bitfield.ymmword
10308 && !i.index_reg->reg_type.bitfield.zmmword
be05d201 10309 && ((addr_mode == CODE_64BIT
e968fc9b
JB
10310 ? !i.index_reg->reg_type.bitfield.qword
10311 : !i.index_reg->reg_type.bitfield.dword)
be05d201
L
10312 || !i.index_reg->reg_type.bitfield.baseindex)))
10313 goto bad_address;
8178be5b
JB
10314
10315 /* bndmk, bndldx, and bndstx have special restrictions. */
10316 if (current_templates->start->base_opcode == 0xf30f1b
10317 || (current_templates->start->base_opcode & ~1) == 0x0f1a)
10318 {
10319 /* They cannot use RIP-relative addressing. */
e968fc9b 10320 if (i.base_reg && i.base_reg->reg_num == RegIP)
8178be5b
JB
10321 {
10322 as_bad (_("`%s' cannot be used here"), operand_string);
10323 return 0;
10324 }
10325
10326 /* bndldx and bndstx ignore their scale factor. */
10327 if (current_templates->start->base_opcode != 0xf30f1b
10328 && i.log2_scale_factor)
10329 as_warn (_("register scaling is being ignored here"));
10330 }
be05d201
L
10331 }
10332 else
3e73aa7c 10333 {
be05d201 10334 /* 16-bit checks. */
3e73aa7c 10335 if ((i.base_reg
dc821c5f 10336 && (!i.base_reg->reg_type.bitfield.word
40fb9820 10337 || !i.base_reg->reg_type.bitfield.baseindex))
3e73aa7c 10338 || (i.index_reg
dc821c5f 10339 && (!i.index_reg->reg_type.bitfield.word
40fb9820 10340 || !i.index_reg->reg_type.bitfield.baseindex
29b0f896
AM
10341 || !(i.base_reg
10342 && i.base_reg->reg_num < 6
10343 && i.index_reg->reg_num >= 6
10344 && i.log2_scale_factor == 0))))
be05d201 10345 goto bad_address;
3e73aa7c
JH
10346 }
10347 }
be05d201 10348 return 1;
24eab124 10349}
252b5132 10350
43234a1e
L
10351/* Handle vector immediates. */
10352
10353static int
10354RC_SAE_immediate (const char *imm_start)
10355{
10356 unsigned int match_found, j;
10357 const char *pstr = imm_start;
10358 expressionS *exp;
10359
10360 if (*pstr != '{')
10361 return 0;
10362
10363 pstr++;
10364 match_found = 0;
10365 for (j = 0; j < ARRAY_SIZE (RC_NamesTable); j++)
10366 {
10367 if (!strncmp (pstr, RC_NamesTable[j].name, RC_NamesTable[j].len))
10368 {
10369 if (!i.rounding)
10370 {
10371 rc_op.type = RC_NamesTable[j].type;
10372 rc_op.operand = this_operand;
10373 i.rounding = &rc_op;
10374 }
10375 else
10376 {
10377 as_bad (_("duplicated `%s'"), imm_start);
10378 return 0;
10379 }
10380 pstr += RC_NamesTable[j].len;
10381 match_found = 1;
10382 break;
10383 }
10384 }
10385 if (!match_found)
10386 return 0;
10387
10388 if (*pstr++ != '}')
10389 {
10390 as_bad (_("Missing '}': '%s'"), imm_start);
10391 return 0;
10392 }
10393 /* RC/SAE immediate string should contain nothing more. */;
10394 if (*pstr != 0)
10395 {
10396 as_bad (_("Junk after '}': '%s'"), imm_start);
10397 return 0;
10398 }
10399
10400 exp = &im_expressions[i.imm_operands++];
10401 i.op[this_operand].imms = exp;
10402
10403 exp->X_op = O_constant;
10404 exp->X_add_number = 0;
10405 exp->X_add_symbol = (symbolS *) 0;
10406 exp->X_op_symbol = (symbolS *) 0;
10407
10408 i.types[this_operand].bitfield.imm8 = 1;
10409 return 1;
10410}
10411
8325cc63
JB
10412/* Only string instructions can have a second memory operand, so
10413 reduce current_templates to just those if it contains any. */
10414static int
10415maybe_adjust_templates (void)
10416{
10417 const insn_template *t;
10418
10419 gas_assert (i.mem_operands == 1);
10420
10421 for (t = current_templates->start; t < current_templates->end; ++t)
10422 if (t->opcode_modifier.isstring)
10423 break;
10424
10425 if (t < current_templates->end)
10426 {
10427 static templates aux_templates;
10428 bfd_boolean recheck;
10429
10430 aux_templates.start = t;
10431 for (; t < current_templates->end; ++t)
10432 if (!t->opcode_modifier.isstring)
10433 break;
10434 aux_templates.end = t;
10435
10436 /* Determine whether to re-check the first memory operand. */
10437 recheck = (aux_templates.start != current_templates->start
10438 || t != current_templates->end);
10439
10440 current_templates = &aux_templates;
10441
10442 if (recheck)
10443 {
10444 i.mem_operands = 0;
10445 if (i.memop1_string != NULL
10446 && i386_index_check (i.memop1_string) == 0)
10447 return 0;
10448 i.mem_operands = 1;
10449 }
10450 }
10451
10452 return 1;
10453}
10454
fc0763e6 10455/* Parse OPERAND_STRING into the i386_insn structure I. Returns zero
47926f60 10456 on error. */
252b5132 10457
252b5132 10458static int
a7619375 10459i386_att_operand (char *operand_string)
252b5132 10460{
af6bdddf
AM
10461 const reg_entry *r;
10462 char *end_op;
24eab124 10463 char *op_string = operand_string;
252b5132 10464
24eab124 10465 if (is_space_char (*op_string))
252b5132
RH
10466 ++op_string;
10467
24eab124 10468 /* We check for an absolute prefix (differentiating,
47926f60 10469 for example, 'jmp pc_relative_label' from 'jmp *absolute_label'. */
24eab124
AM
10470 if (*op_string == ABSOLUTE_PREFIX)
10471 {
10472 ++op_string;
10473 if (is_space_char (*op_string))
10474 ++op_string;
6f2f06be 10475 i.jumpabsolute = TRUE;
24eab124 10476 }
252b5132 10477
47926f60 10478 /* Check if operand is a register. */
4d1bb795 10479 if ((r = parse_register (op_string, &end_op)) != NULL)
24eab124 10480 {
40fb9820
L
10481 i386_operand_type temp;
10482
24eab124
AM
10483 /* Check for a segment override by searching for ':' after a
10484 segment register. */
10485 op_string = end_op;
10486 if (is_space_char (*op_string))
10487 ++op_string;
00cee14f 10488 if (*op_string == ':' && r->reg_type.bitfield.class == SReg)
24eab124
AM
10489 {
10490 switch (r->reg_num)
10491 {
10492 case 0:
10493 i.seg[i.mem_operands] = &es;
10494 break;
10495 case 1:
10496 i.seg[i.mem_operands] = &cs;
10497 break;
10498 case 2:
10499 i.seg[i.mem_operands] = &ss;
10500 break;
10501 case 3:
10502 i.seg[i.mem_operands] = &ds;
10503 break;
10504 case 4:
10505 i.seg[i.mem_operands] = &fs;
10506 break;
10507 case 5:
10508 i.seg[i.mem_operands] = &gs;
10509 break;
10510 }
252b5132 10511
24eab124 10512 /* Skip the ':' and whitespace. */
252b5132
RH
10513 ++op_string;
10514 if (is_space_char (*op_string))
24eab124 10515 ++op_string;
252b5132 10516
24eab124
AM
10517 if (!is_digit_char (*op_string)
10518 && !is_identifier_char (*op_string)
10519 && *op_string != '('
10520 && *op_string != ABSOLUTE_PREFIX)
10521 {
10522 as_bad (_("bad memory operand `%s'"), op_string);
10523 return 0;
10524 }
47926f60 10525 /* Handle case of %es:*foo. */
24eab124
AM
10526 if (*op_string == ABSOLUTE_PREFIX)
10527 {
10528 ++op_string;
10529 if (is_space_char (*op_string))
10530 ++op_string;
6f2f06be 10531 i.jumpabsolute = TRUE;
24eab124
AM
10532 }
10533 goto do_memory_reference;
10534 }
43234a1e
L
10535
10536 /* Handle vector operations. */
10537 if (*op_string == '{')
10538 {
10539 op_string = check_VecOperations (op_string, NULL);
10540 if (op_string == NULL)
10541 return 0;
10542 }
10543
24eab124
AM
10544 if (*op_string)
10545 {
d0b47220 10546 as_bad (_("junk `%s' after register"), op_string);
24eab124
AM
10547 return 0;
10548 }
40fb9820
L
10549 temp = r->reg_type;
10550 temp.bitfield.baseindex = 0;
c6fb90c8
L
10551 i.types[this_operand] = operand_type_or (i.types[this_operand],
10552 temp);
7d5e4556 10553 i.types[this_operand].bitfield.unspecified = 0;
520dc8e8 10554 i.op[this_operand].regs = r;
24eab124
AM
10555 i.reg_operands++;
10556 }
af6bdddf
AM
10557 else if (*op_string == REGISTER_PREFIX)
10558 {
10559 as_bad (_("bad register name `%s'"), op_string);
10560 return 0;
10561 }
24eab124 10562 else if (*op_string == IMMEDIATE_PREFIX)
ce8a8b2f 10563 {
24eab124 10564 ++op_string;
6f2f06be 10565 if (i.jumpabsolute)
24eab124 10566 {
d0b47220 10567 as_bad (_("immediate operand illegal with absolute jump"));
24eab124
AM
10568 return 0;
10569 }
10570 if (!i386_immediate (op_string))
10571 return 0;
10572 }
43234a1e
L
10573 else if (RC_SAE_immediate (operand_string))
10574 {
10575 /* If it is a RC or SAE immediate, do nothing. */
10576 ;
10577 }
24eab124
AM
10578 else if (is_digit_char (*op_string)
10579 || is_identifier_char (*op_string)
d02603dc 10580 || *op_string == '"'
e5cb08ac 10581 || *op_string == '(')
24eab124 10582 {
47926f60 10583 /* This is a memory reference of some sort. */
af6bdddf 10584 char *base_string;
252b5132 10585
47926f60 10586 /* Start and end of displacement string expression (if found). */
eecb386c
AM
10587 char *displacement_string_start;
10588 char *displacement_string_end;
43234a1e 10589 char *vop_start;
252b5132 10590
24eab124 10591 do_memory_reference:
8325cc63
JB
10592 if (i.mem_operands == 1 && !maybe_adjust_templates ())
10593 return 0;
24eab124 10594 if ((i.mem_operands == 1
40fb9820 10595 && !current_templates->start->opcode_modifier.isstring)
24eab124
AM
10596 || i.mem_operands == 2)
10597 {
10598 as_bad (_("too many memory references for `%s'"),
10599 current_templates->start->name);
10600 return 0;
10601 }
252b5132 10602
24eab124
AM
10603 /* Check for base index form. We detect the base index form by
10604 looking for an ')' at the end of the operand, searching
10605 for the '(' matching it, and finding a REGISTER_PREFIX or ','
10606 after the '('. */
af6bdddf 10607 base_string = op_string + strlen (op_string);
c3332e24 10608
43234a1e
L
10609 /* Handle vector operations. */
10610 vop_start = strchr (op_string, '{');
10611 if (vop_start && vop_start < base_string)
10612 {
10613 if (check_VecOperations (vop_start, base_string) == NULL)
10614 return 0;
10615 base_string = vop_start;
10616 }
10617
af6bdddf
AM
10618 --base_string;
10619 if (is_space_char (*base_string))
10620 --base_string;
252b5132 10621
47926f60 10622 /* If we only have a displacement, set-up for it to be parsed later. */
af6bdddf
AM
10623 displacement_string_start = op_string;
10624 displacement_string_end = base_string + 1;
252b5132 10625
24eab124
AM
10626 if (*base_string == ')')
10627 {
af6bdddf 10628 char *temp_string;
24eab124
AM
10629 unsigned int parens_balanced = 1;
10630 /* We've already checked that the number of left & right ()'s are
47926f60 10631 equal, so this loop will not be infinite. */
24eab124
AM
10632 do
10633 {
10634 base_string--;
10635 if (*base_string == ')')
10636 parens_balanced++;
10637 if (*base_string == '(')
10638 parens_balanced--;
10639 }
10640 while (parens_balanced);
c3332e24 10641
af6bdddf 10642 temp_string = base_string;
c3332e24 10643
24eab124 10644 /* Skip past '(' and whitespace. */
252b5132
RH
10645 ++base_string;
10646 if (is_space_char (*base_string))
24eab124 10647 ++base_string;
252b5132 10648
af6bdddf 10649 if (*base_string == ','
4eed87de
AM
10650 || ((i.base_reg = parse_register (base_string, &end_op))
10651 != NULL))
252b5132 10652 {
af6bdddf 10653 displacement_string_end = temp_string;
252b5132 10654
40fb9820 10655 i.types[this_operand].bitfield.baseindex = 1;
252b5132 10656
af6bdddf 10657 if (i.base_reg)
24eab124 10658 {
24eab124
AM
10659 base_string = end_op;
10660 if (is_space_char (*base_string))
10661 ++base_string;
af6bdddf
AM
10662 }
10663
10664 /* There may be an index reg or scale factor here. */
10665 if (*base_string == ',')
10666 {
10667 ++base_string;
10668 if (is_space_char (*base_string))
10669 ++base_string;
10670
4eed87de
AM
10671 if ((i.index_reg = parse_register (base_string, &end_op))
10672 != NULL)
24eab124 10673 {
af6bdddf 10674 base_string = end_op;
24eab124
AM
10675 if (is_space_char (*base_string))
10676 ++base_string;
af6bdddf
AM
10677 if (*base_string == ',')
10678 {
10679 ++base_string;
10680 if (is_space_char (*base_string))
10681 ++base_string;
10682 }
e5cb08ac 10683 else if (*base_string != ')')
af6bdddf 10684 {
4eed87de
AM
10685 as_bad (_("expecting `,' or `)' "
10686 "after index register in `%s'"),
af6bdddf
AM
10687 operand_string);
10688 return 0;
10689 }
24eab124 10690 }
af6bdddf 10691 else if (*base_string == REGISTER_PREFIX)
24eab124 10692 {
f76bf5e0
L
10693 end_op = strchr (base_string, ',');
10694 if (end_op)
10695 *end_op = '\0';
af6bdddf 10696 as_bad (_("bad register name `%s'"), base_string);
24eab124
AM
10697 return 0;
10698 }
252b5132 10699
47926f60 10700 /* Check for scale factor. */
551c1ca1 10701 if (*base_string != ')')
af6bdddf 10702 {
551c1ca1
AM
10703 char *end_scale = i386_scale (base_string);
10704
10705 if (!end_scale)
af6bdddf 10706 return 0;
24eab124 10707
551c1ca1 10708 base_string = end_scale;
af6bdddf
AM
10709 if (is_space_char (*base_string))
10710 ++base_string;
10711 if (*base_string != ')')
10712 {
4eed87de
AM
10713 as_bad (_("expecting `)' "
10714 "after scale factor in `%s'"),
af6bdddf
AM
10715 operand_string);
10716 return 0;
10717 }
10718 }
10719 else if (!i.index_reg)
24eab124 10720 {
4eed87de
AM
10721 as_bad (_("expecting index register or scale factor "
10722 "after `,'; got '%c'"),
af6bdddf 10723 *base_string);
24eab124
AM
10724 return 0;
10725 }
10726 }
af6bdddf 10727 else if (*base_string != ')')
24eab124 10728 {
4eed87de
AM
10729 as_bad (_("expecting `,' or `)' "
10730 "after base register in `%s'"),
af6bdddf 10731 operand_string);
24eab124
AM
10732 return 0;
10733 }
c3332e24 10734 }
af6bdddf 10735 else if (*base_string == REGISTER_PREFIX)
c3332e24 10736 {
f76bf5e0
L
10737 end_op = strchr (base_string, ',');
10738 if (end_op)
10739 *end_op = '\0';
af6bdddf 10740 as_bad (_("bad register name `%s'"), base_string);
24eab124 10741 return 0;
c3332e24 10742 }
24eab124
AM
10743 }
10744
10745 /* If there's an expression beginning the operand, parse it,
10746 assuming displacement_string_start and
10747 displacement_string_end are meaningful. */
10748 if (displacement_string_start != displacement_string_end)
10749 {
10750 if (!i386_displacement (displacement_string_start,
10751 displacement_string_end))
10752 return 0;
10753 }
10754
10755 /* Special case for (%dx) while doing input/output op. */
10756 if (i.base_reg
75e5731b
JB
10757 && i.base_reg->reg_type.bitfield.instance == RegD
10758 && i.base_reg->reg_type.bitfield.word
24eab124
AM
10759 && i.index_reg == 0
10760 && i.log2_scale_factor == 0
10761 && i.seg[i.mem_operands] == 0
40fb9820 10762 && !operand_type_check (i.types[this_operand], disp))
24eab124 10763 {
2fb5be8d 10764 i.types[this_operand] = i.base_reg->reg_type;
24eab124
AM
10765 return 1;
10766 }
10767
eecb386c
AM
10768 if (i386_index_check (operand_string) == 0)
10769 return 0;
c48dadc9 10770 i.flags[this_operand] |= Operand_Mem;
8325cc63
JB
10771 if (i.mem_operands == 0)
10772 i.memop1_string = xstrdup (operand_string);
24eab124
AM
10773 i.mem_operands++;
10774 }
10775 else
ce8a8b2f
AM
10776 {
10777 /* It's not a memory operand; argh! */
24eab124
AM
10778 as_bad (_("invalid char %s beginning operand %d `%s'"),
10779 output_invalid (*op_string),
10780 this_operand + 1,
10781 op_string);
10782 return 0;
10783 }
47926f60 10784 return 1; /* Normal return. */
252b5132
RH
10785}
10786\f
fa94de6b
RM
10787/* Calculate the maximum variable size (i.e., excluding fr_fix)
10788 that an rs_machine_dependent frag may reach. */
10789
10790unsigned int
10791i386_frag_max_var (fragS *frag)
10792{
10793 /* The only relaxable frags are for jumps.
10794 Unconditional jumps can grow by 4 bytes and others by 5 bytes. */
10795 gas_assert (frag->fr_type == rs_machine_dependent);
10796 return TYPE_FROM_RELAX_STATE (frag->fr_subtype) == UNCOND_JUMP ? 4 : 5;
10797}
10798
b084df0b
L
10799#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
10800static int
8dcea932 10801elf_symbol_resolved_in_segment_p (symbolS *fr_symbol, offsetT fr_var)
b084df0b
L
10802{
10803 /* STT_GNU_IFUNC symbol must go through PLT. */
10804 if ((symbol_get_bfdsym (fr_symbol)->flags
10805 & BSF_GNU_INDIRECT_FUNCTION) != 0)
10806 return 0;
10807
10808 if (!S_IS_EXTERNAL (fr_symbol))
10809 /* Symbol may be weak or local. */
10810 return !S_IS_WEAK (fr_symbol);
10811
8dcea932
L
10812 /* Global symbols with non-default visibility can't be preempted. */
10813 if (ELF_ST_VISIBILITY (S_GET_OTHER (fr_symbol)) != STV_DEFAULT)
10814 return 1;
10815
10816 if (fr_var != NO_RELOC)
10817 switch ((enum bfd_reloc_code_real) fr_var)
10818 {
10819 case BFD_RELOC_386_PLT32:
10820 case BFD_RELOC_X86_64_PLT32:
33eaf5de 10821 /* Symbol with PLT relocation may be preempted. */
8dcea932
L
10822 return 0;
10823 default:
10824 abort ();
10825 }
10826
b084df0b
L
10827 /* Global symbols with default visibility in a shared library may be
10828 preempted by another definition. */
8dcea932 10829 return !shared;
b084df0b
L
10830}
10831#endif
10832
e379e5f3
L
10833/* Return the next non-empty frag. */
10834
10835static fragS *
10836i386_next_non_empty_frag (fragS *fragP)
10837{
10838 /* There may be a frag with a ".fill 0" when there is no room in
10839 the current frag for frag_grow in output_insn. */
10840 for (fragP = fragP->fr_next;
10841 (fragP != NULL
10842 && fragP->fr_type == rs_fill
10843 && fragP->fr_fix == 0);
10844 fragP = fragP->fr_next)
10845 ;
10846 return fragP;
10847}
10848
10849/* Return the next jcc frag after BRANCH_PADDING. */
10850
10851static fragS *
10852i386_next_jcc_frag (fragS *fragP)
10853{
10854 if (!fragP)
10855 return NULL;
10856
10857 if (fragP->fr_type == rs_machine_dependent
10858 && (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
10859 == BRANCH_PADDING))
10860 {
10861 fragP = i386_next_non_empty_frag (fragP);
10862 if (fragP->fr_type != rs_machine_dependent)
10863 return NULL;
10864 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == COND_JUMP)
10865 return fragP;
10866 }
10867
10868 return NULL;
10869}
10870
10871/* Classify BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags. */
10872
10873static void
10874i386_classify_machine_dependent_frag (fragS *fragP)
10875{
10876 fragS *cmp_fragP;
10877 fragS *pad_fragP;
10878 fragS *branch_fragP;
10879 fragS *next_fragP;
10880 unsigned int max_prefix_length;
10881
10882 if (fragP->tc_frag_data.classified)
10883 return;
10884
10885 /* First scan for BRANCH_PADDING and FUSED_JCC_PADDING. Convert
10886 FUSED_JCC_PADDING and merge BRANCH_PADDING. */
10887 for (next_fragP = fragP;
10888 next_fragP != NULL;
10889 next_fragP = next_fragP->fr_next)
10890 {
10891 next_fragP->tc_frag_data.classified = 1;
10892 if (next_fragP->fr_type == rs_machine_dependent)
10893 switch (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype))
10894 {
10895 case BRANCH_PADDING:
10896 /* The BRANCH_PADDING frag must be followed by a branch
10897 frag. */
10898 branch_fragP = i386_next_non_empty_frag (next_fragP);
10899 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
10900 break;
10901 case FUSED_JCC_PADDING:
10902 /* Check if this is a fused jcc:
10903 FUSED_JCC_PADDING
10904 CMP like instruction
10905 BRANCH_PADDING
10906 COND_JUMP
10907 */
10908 cmp_fragP = i386_next_non_empty_frag (next_fragP);
10909 pad_fragP = i386_next_non_empty_frag (cmp_fragP);
10910 branch_fragP = i386_next_jcc_frag (pad_fragP);
10911 if (branch_fragP)
10912 {
10913 /* The BRANCH_PADDING frag is merged with the
10914 FUSED_JCC_PADDING frag. */
10915 next_fragP->tc_frag_data.u.branch_fragP = branch_fragP;
10916 /* CMP like instruction size. */
10917 next_fragP->tc_frag_data.cmp_size = cmp_fragP->fr_fix;
10918 frag_wane (pad_fragP);
10919 /* Skip to branch_fragP. */
10920 next_fragP = branch_fragP;
10921 }
10922 else if (next_fragP->tc_frag_data.max_prefix_length)
10923 {
10924 /* Turn FUSED_JCC_PADDING into BRANCH_PREFIX if it isn't
10925 a fused jcc. */
10926 next_fragP->fr_subtype
10927 = ENCODE_RELAX_STATE (BRANCH_PREFIX, 0);
10928 next_fragP->tc_frag_data.max_bytes
10929 = next_fragP->tc_frag_data.max_prefix_length;
10930 /* This will be updated in the BRANCH_PREFIX scan. */
10931 next_fragP->tc_frag_data.max_prefix_length = 0;
10932 }
10933 else
10934 frag_wane (next_fragP);
10935 break;
10936 }
10937 }
10938
10939 /* Stop if there is no BRANCH_PREFIX. */
10940 if (!align_branch_prefix_size)
10941 return;
10942
10943 /* Scan for BRANCH_PREFIX. */
10944 for (; fragP != NULL; fragP = fragP->fr_next)
10945 {
10946 if (fragP->fr_type != rs_machine_dependent
10947 || (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
10948 != BRANCH_PREFIX))
10949 continue;
10950
10951 /* Count all BRANCH_PREFIX frags before BRANCH_PADDING and
10952 COND_JUMP_PREFIX. */
10953 max_prefix_length = 0;
10954 for (next_fragP = fragP;
10955 next_fragP != NULL;
10956 next_fragP = next_fragP->fr_next)
10957 {
10958 if (next_fragP->fr_type == rs_fill)
10959 /* Skip rs_fill frags. */
10960 continue;
10961 else if (next_fragP->fr_type != rs_machine_dependent)
10962 /* Stop for all other frags. */
10963 break;
10964
10965 /* rs_machine_dependent frags. */
10966 if (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
10967 == BRANCH_PREFIX)
10968 {
10969 /* Count BRANCH_PREFIX frags. */
10970 if (max_prefix_length >= MAX_FUSED_JCC_PADDING_SIZE)
10971 {
10972 max_prefix_length = MAX_FUSED_JCC_PADDING_SIZE;
10973 frag_wane (next_fragP);
10974 }
10975 else
10976 max_prefix_length
10977 += next_fragP->tc_frag_data.max_bytes;
10978 }
10979 else if ((TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
10980 == BRANCH_PADDING)
10981 || (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
10982 == FUSED_JCC_PADDING))
10983 {
10984 /* Stop at BRANCH_PADDING and FUSED_JCC_PADDING. */
10985 fragP->tc_frag_data.u.padding_fragP = next_fragP;
10986 break;
10987 }
10988 else
10989 /* Stop for other rs_machine_dependent frags. */
10990 break;
10991 }
10992
10993 fragP->tc_frag_data.max_prefix_length = max_prefix_length;
10994
10995 /* Skip to the next frag. */
10996 fragP = next_fragP;
10997 }
10998}
10999
11000/* Compute padding size for
11001
11002 FUSED_JCC_PADDING
11003 CMP like instruction
11004 BRANCH_PADDING
11005 COND_JUMP/UNCOND_JUMP
11006
11007 or
11008
11009 BRANCH_PADDING
11010 COND_JUMP/UNCOND_JUMP
11011 */
11012
11013static int
11014i386_branch_padding_size (fragS *fragP, offsetT address)
11015{
11016 unsigned int offset, size, padding_size;
11017 fragS *branch_fragP = fragP->tc_frag_data.u.branch_fragP;
11018
11019 /* The start address of the BRANCH_PADDING or FUSED_JCC_PADDING frag. */
11020 if (!address)
11021 address = fragP->fr_address;
11022 address += fragP->fr_fix;
11023
11024 /* CMP like instrunction size. */
11025 size = fragP->tc_frag_data.cmp_size;
11026
11027 /* The base size of the branch frag. */
11028 size += branch_fragP->fr_fix;
11029
11030 /* Add opcode and displacement bytes for the rs_machine_dependent
11031 branch frag. */
11032 if (branch_fragP->fr_type == rs_machine_dependent)
11033 size += md_relax_table[branch_fragP->fr_subtype].rlx_length;
11034
11035 /* Check if branch is within boundary and doesn't end at the last
11036 byte. */
11037 offset = address & ((1U << align_branch_power) - 1);
11038 if ((offset + size) >= (1U << align_branch_power))
11039 /* Padding needed to avoid crossing boundary. */
11040 padding_size = (1U << align_branch_power) - offset;
11041 else
11042 /* No padding needed. */
11043 padding_size = 0;
11044
11045 /* The return value may be saved in tc_frag_data.length which is
11046 unsigned byte. */
11047 if (!fits_in_unsigned_byte (padding_size))
11048 abort ();
11049
11050 return padding_size;
11051}
11052
11053/* i386_generic_table_relax_frag()
11054
11055 Handle BRANCH_PADDING, BRANCH_PREFIX and FUSED_JCC_PADDING frags to
11056 grow/shrink padding to align branch frags. Hand others to
11057 relax_frag(). */
11058
11059long
11060i386_generic_table_relax_frag (segT segment, fragS *fragP, long stretch)
11061{
11062 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11063 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11064 {
11065 long padding_size = i386_branch_padding_size (fragP, 0);
11066 long grow = padding_size - fragP->tc_frag_data.length;
11067
11068 /* When the BRANCH_PREFIX frag is used, the computed address
11069 must match the actual address and there should be no padding. */
11070 if (fragP->tc_frag_data.padding_address
11071 && (fragP->tc_frag_data.padding_address != fragP->fr_address
11072 || padding_size))
11073 abort ();
11074
11075 /* Update the padding size. */
11076 if (grow)
11077 fragP->tc_frag_data.length = padding_size;
11078
11079 return grow;
11080 }
11081 else if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11082 {
11083 fragS *padding_fragP, *next_fragP;
11084 long padding_size, left_size, last_size;
11085
11086 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11087 if (!padding_fragP)
11088 /* Use the padding set by the leading BRANCH_PREFIX frag. */
11089 return (fragP->tc_frag_data.length
11090 - fragP->tc_frag_data.last_length);
11091
11092 /* Compute the relative address of the padding frag in the very
11093 first time where the BRANCH_PREFIX frag sizes are zero. */
11094 if (!fragP->tc_frag_data.padding_address)
11095 fragP->tc_frag_data.padding_address
11096 = padding_fragP->fr_address - (fragP->fr_address - stretch);
11097
11098 /* First update the last length from the previous interation. */
11099 left_size = fragP->tc_frag_data.prefix_length;
11100 for (next_fragP = fragP;
11101 next_fragP != padding_fragP;
11102 next_fragP = next_fragP->fr_next)
11103 if (next_fragP->fr_type == rs_machine_dependent
11104 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11105 == BRANCH_PREFIX))
11106 {
11107 if (left_size)
11108 {
11109 int max = next_fragP->tc_frag_data.max_bytes;
11110 if (max)
11111 {
11112 int size;
11113 if (max > left_size)
11114 size = left_size;
11115 else
11116 size = max;
11117 left_size -= size;
11118 next_fragP->tc_frag_data.last_length = size;
11119 }
11120 }
11121 else
11122 next_fragP->tc_frag_data.last_length = 0;
11123 }
11124
11125 /* Check the padding size for the padding frag. */
11126 padding_size = i386_branch_padding_size
11127 (padding_fragP, (fragP->fr_address
11128 + fragP->tc_frag_data.padding_address));
11129
11130 last_size = fragP->tc_frag_data.prefix_length;
11131 /* Check if there is change from the last interation. */
11132 if (padding_size == last_size)
11133 {
11134 /* Update the expected address of the padding frag. */
11135 padding_fragP->tc_frag_data.padding_address
11136 = (fragP->fr_address + padding_size
11137 + fragP->tc_frag_data.padding_address);
11138 return 0;
11139 }
11140
11141 if (padding_size > fragP->tc_frag_data.max_prefix_length)
11142 {
11143 /* No padding if there is no sufficient room. Clear the
11144 expected address of the padding frag. */
11145 padding_fragP->tc_frag_data.padding_address = 0;
11146 padding_size = 0;
11147 }
11148 else
11149 /* Store the expected address of the padding frag. */
11150 padding_fragP->tc_frag_data.padding_address
11151 = (fragP->fr_address + padding_size
11152 + fragP->tc_frag_data.padding_address);
11153
11154 fragP->tc_frag_data.prefix_length = padding_size;
11155
11156 /* Update the length for the current interation. */
11157 left_size = padding_size;
11158 for (next_fragP = fragP;
11159 next_fragP != padding_fragP;
11160 next_fragP = next_fragP->fr_next)
11161 if (next_fragP->fr_type == rs_machine_dependent
11162 && (TYPE_FROM_RELAX_STATE (next_fragP->fr_subtype)
11163 == BRANCH_PREFIX))
11164 {
11165 if (left_size)
11166 {
11167 int max = next_fragP->tc_frag_data.max_bytes;
11168 if (max)
11169 {
11170 int size;
11171 if (max > left_size)
11172 size = left_size;
11173 else
11174 size = max;
11175 left_size -= size;
11176 next_fragP->tc_frag_data.length = size;
11177 }
11178 }
11179 else
11180 next_fragP->tc_frag_data.length = 0;
11181 }
11182
11183 return (fragP->tc_frag_data.length
11184 - fragP->tc_frag_data.last_length);
11185 }
11186 return relax_frag (segment, fragP, stretch);
11187}
11188
ee7fcc42
AM
11189/* md_estimate_size_before_relax()
11190
11191 Called just before relax() for rs_machine_dependent frags. The x86
11192 assembler uses these frags to handle variable size jump
11193 instructions.
11194
11195 Any symbol that is now undefined will not become defined.
11196 Return the correct fr_subtype in the frag.
11197 Return the initial "guess for variable size of frag" to caller.
11198 The guess is actually the growth beyond the fixed part. Whatever
11199 we do to grow the fixed or variable part contributes to our
11200 returned value. */
11201
252b5132 11202int
7016a5d5 11203md_estimate_size_before_relax (fragS *fragP, segT segment)
252b5132 11204{
e379e5f3
L
11205 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11206 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX
11207 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING)
11208 {
11209 i386_classify_machine_dependent_frag (fragP);
11210 return fragP->tc_frag_data.length;
11211 }
11212
252b5132 11213 /* We've already got fragP->fr_subtype right; all we have to do is
b98ef147
AM
11214 check for un-relaxable symbols. On an ELF system, we can't relax
11215 an externally visible symbol, because it may be overridden by a
11216 shared library. */
11217 if (S_GET_SEGMENT (fragP->fr_symbol) != segment
6d249963 11218#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11219 || (IS_ELF
8dcea932
L
11220 && !elf_symbol_resolved_in_segment_p (fragP->fr_symbol,
11221 fragP->fr_var))
fbeb56a4
DK
11222#endif
11223#if defined (OBJ_COFF) && defined (TE_PE)
7ab9ffdd 11224 || (OUTPUT_FLAVOR == bfd_target_coff_flavour
fbeb56a4 11225 && S_IS_WEAK (fragP->fr_symbol))
b98ef147
AM
11226#endif
11227 )
252b5132 11228 {
b98ef147
AM
11229 /* Symbol is undefined in this segment, or we need to keep a
11230 reloc so that weak symbols can be overridden. */
11231 int size = (fragP->fr_subtype & CODE16) ? 2 : 4;
f86103b7 11232 enum bfd_reloc_code_real reloc_type;
ee7fcc42
AM
11233 unsigned char *opcode;
11234 int old_fr_fix;
f6af82bd 11235
ee7fcc42 11236 if (fragP->fr_var != NO_RELOC)
1e9cc1c2 11237 reloc_type = (enum bfd_reloc_code_real) fragP->fr_var;
b98ef147 11238 else if (size == 2)
f6af82bd 11239 reloc_type = BFD_RELOC_16_PCREL;
bd7ab16b
L
11240#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
11241 else if (need_plt32_p (fragP->fr_symbol))
11242 reloc_type = BFD_RELOC_X86_64_PLT32;
11243#endif
f6af82bd
AM
11244 else
11245 reloc_type = BFD_RELOC_32_PCREL;
252b5132 11246
ee7fcc42
AM
11247 old_fr_fix = fragP->fr_fix;
11248 opcode = (unsigned char *) fragP->fr_opcode;
11249
fddf5b5b 11250 switch (TYPE_FROM_RELAX_STATE (fragP->fr_subtype))
252b5132 11251 {
fddf5b5b
AM
11252 case UNCOND_JUMP:
11253 /* Make jmp (0xeb) a (d)word displacement jump. */
47926f60 11254 opcode[0] = 0xe9;
252b5132 11255 fragP->fr_fix += size;
062cd5e7
AS
11256 fix_new (fragP, old_fr_fix, size,
11257 fragP->fr_symbol,
11258 fragP->fr_offset, 1,
11259 reloc_type);
252b5132
RH
11260 break;
11261
fddf5b5b 11262 case COND_JUMP86:
412167cb
AM
11263 if (size == 2
11264 && (!no_cond_jump_promotion || fragP->fr_var != NO_RELOC))
fddf5b5b
AM
11265 {
11266 /* Negate the condition, and branch past an
11267 unconditional jump. */
11268 opcode[0] ^= 1;
11269 opcode[1] = 3;
11270 /* Insert an unconditional jump. */
11271 opcode[2] = 0xe9;
11272 /* We added two extra opcode bytes, and have a two byte
11273 offset. */
11274 fragP->fr_fix += 2 + 2;
062cd5e7
AS
11275 fix_new (fragP, old_fr_fix + 2, 2,
11276 fragP->fr_symbol,
11277 fragP->fr_offset, 1,
11278 reloc_type);
fddf5b5b
AM
11279 break;
11280 }
11281 /* Fall through. */
11282
11283 case COND_JUMP:
412167cb
AM
11284 if (no_cond_jump_promotion && fragP->fr_var == NO_RELOC)
11285 {
3e02c1cc
AM
11286 fixS *fixP;
11287
412167cb 11288 fragP->fr_fix += 1;
3e02c1cc
AM
11289 fixP = fix_new (fragP, old_fr_fix, 1,
11290 fragP->fr_symbol,
11291 fragP->fr_offset, 1,
11292 BFD_RELOC_8_PCREL);
11293 fixP->fx_signed = 1;
412167cb
AM
11294 break;
11295 }
93c2a809 11296
24eab124 11297 /* This changes the byte-displacement jump 0x7N
fddf5b5b 11298 to the (d)word-displacement jump 0x0f,0x8N. */
252b5132 11299 opcode[1] = opcode[0] + 0x10;
f6af82bd 11300 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
47926f60
KH
11301 /* We've added an opcode byte. */
11302 fragP->fr_fix += 1 + size;
062cd5e7
AS
11303 fix_new (fragP, old_fr_fix + 1, size,
11304 fragP->fr_symbol,
11305 fragP->fr_offset, 1,
11306 reloc_type);
252b5132 11307 break;
fddf5b5b
AM
11308
11309 default:
11310 BAD_CASE (fragP->fr_subtype);
11311 break;
252b5132
RH
11312 }
11313 frag_wane (fragP);
ee7fcc42 11314 return fragP->fr_fix - old_fr_fix;
252b5132 11315 }
93c2a809 11316
93c2a809
AM
11317 /* Guess size depending on current relax state. Initially the relax
11318 state will correspond to a short jump and we return 1, because
11319 the variable part of the frag (the branch offset) is one byte
11320 long. However, we can relax a section more than once and in that
11321 case we must either set fr_subtype back to the unrelaxed state,
11322 or return the value for the appropriate branch. */
11323 return md_relax_table[fragP->fr_subtype].rlx_length;
ee7fcc42
AM
11324}
11325
47926f60
KH
11326/* Called after relax() is finished.
11327
11328 In: Address of frag.
11329 fr_type == rs_machine_dependent.
11330 fr_subtype is what the address relaxed to.
11331
11332 Out: Any fixSs and constants are set up.
11333 Caller will turn frag into a ".space 0". */
11334
252b5132 11335void
7016a5d5
TG
11336md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec ATTRIBUTE_UNUSED,
11337 fragS *fragP)
252b5132 11338{
29b0f896 11339 unsigned char *opcode;
252b5132 11340 unsigned char *where_to_put_displacement = NULL;
847f7ad4
AM
11341 offsetT target_address;
11342 offsetT opcode_address;
252b5132 11343 unsigned int extension = 0;
847f7ad4 11344 offsetT displacement_from_opcode_start;
252b5132 11345
e379e5f3
L
11346 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PADDING
11347 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == FUSED_JCC_PADDING
11348 || TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11349 {
11350 /* Generate nop padding. */
11351 unsigned int size = fragP->tc_frag_data.length;
11352 if (size)
11353 {
11354 if (size > fragP->tc_frag_data.max_bytes)
11355 abort ();
11356
11357 if (flag_debug)
11358 {
11359 const char *msg;
11360 const char *branch = "branch";
11361 const char *prefix = "";
11362 fragS *padding_fragP;
11363 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype)
11364 == BRANCH_PREFIX)
11365 {
11366 padding_fragP = fragP->tc_frag_data.u.padding_fragP;
11367 switch (fragP->tc_frag_data.default_prefix)
11368 {
11369 default:
11370 abort ();
11371 break;
11372 case CS_PREFIX_OPCODE:
11373 prefix = " cs";
11374 break;
11375 case DS_PREFIX_OPCODE:
11376 prefix = " ds";
11377 break;
11378 case ES_PREFIX_OPCODE:
11379 prefix = " es";
11380 break;
11381 case FS_PREFIX_OPCODE:
11382 prefix = " fs";
11383 break;
11384 case GS_PREFIX_OPCODE:
11385 prefix = " gs";
11386 break;
11387 case SS_PREFIX_OPCODE:
11388 prefix = " ss";
11389 break;
11390 }
11391 if (padding_fragP)
11392 msg = _("%s:%u: add %d%s at 0x%llx to align "
11393 "%s within %d-byte boundary\n");
11394 else
11395 msg = _("%s:%u: add additional %d%s at 0x%llx to "
11396 "align %s within %d-byte boundary\n");
11397 }
11398 else
11399 {
11400 padding_fragP = fragP;
11401 msg = _("%s:%u: add %d%s-byte nop at 0x%llx to align "
11402 "%s within %d-byte boundary\n");
11403 }
11404
11405 if (padding_fragP)
11406 switch (padding_fragP->tc_frag_data.branch_type)
11407 {
11408 case align_branch_jcc:
11409 branch = "jcc";
11410 break;
11411 case align_branch_fused:
11412 branch = "fused jcc";
11413 break;
11414 case align_branch_jmp:
11415 branch = "jmp";
11416 break;
11417 case align_branch_call:
11418 branch = "call";
11419 break;
11420 case align_branch_indirect:
11421 branch = "indiret branch";
11422 break;
11423 case align_branch_ret:
11424 branch = "ret";
11425 break;
11426 default:
11427 break;
11428 }
11429
11430 fprintf (stdout, msg,
11431 fragP->fr_file, fragP->fr_line, size, prefix,
11432 (long long) fragP->fr_address, branch,
11433 1 << align_branch_power);
11434 }
11435 if (TYPE_FROM_RELAX_STATE (fragP->fr_subtype) == BRANCH_PREFIX)
11436 memset (fragP->fr_opcode,
11437 fragP->tc_frag_data.default_prefix, size);
11438 else
11439 i386_generate_nops (fragP, (char *) fragP->fr_opcode,
11440 size, 0);
11441 fragP->fr_fix += size;
11442 }
11443 return;
11444 }
11445
252b5132
RH
11446 opcode = (unsigned char *) fragP->fr_opcode;
11447
47926f60 11448 /* Address we want to reach in file space. */
252b5132 11449 target_address = S_GET_VALUE (fragP->fr_symbol) + fragP->fr_offset;
252b5132 11450
47926f60 11451 /* Address opcode resides at in file space. */
252b5132
RH
11452 opcode_address = fragP->fr_address + fragP->fr_fix;
11453
47926f60 11454 /* Displacement from opcode start to fill into instruction. */
252b5132
RH
11455 displacement_from_opcode_start = target_address - opcode_address;
11456
fddf5b5b 11457 if ((fragP->fr_subtype & BIG) == 0)
252b5132 11458 {
47926f60
KH
11459 /* Don't have to change opcode. */
11460 extension = 1; /* 1 opcode + 1 displacement */
252b5132 11461 where_to_put_displacement = &opcode[1];
fddf5b5b
AM
11462 }
11463 else
11464 {
11465 if (no_cond_jump_promotion
11466 && TYPE_FROM_RELAX_STATE (fragP->fr_subtype) != UNCOND_JUMP)
4eed87de
AM
11467 as_warn_where (fragP->fr_file, fragP->fr_line,
11468 _("long jump required"));
252b5132 11469
fddf5b5b
AM
11470 switch (fragP->fr_subtype)
11471 {
11472 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG):
11473 extension = 4; /* 1 opcode + 4 displacement */
11474 opcode[0] = 0xe9;
11475 where_to_put_displacement = &opcode[1];
11476 break;
252b5132 11477
fddf5b5b
AM
11478 case ENCODE_RELAX_STATE (UNCOND_JUMP, BIG16):
11479 extension = 2; /* 1 opcode + 2 displacement */
11480 opcode[0] = 0xe9;
11481 where_to_put_displacement = &opcode[1];
11482 break;
252b5132 11483
fddf5b5b
AM
11484 case ENCODE_RELAX_STATE (COND_JUMP, BIG):
11485 case ENCODE_RELAX_STATE (COND_JUMP86, BIG):
11486 extension = 5; /* 2 opcode + 4 displacement */
11487 opcode[1] = opcode[0] + 0x10;
11488 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
11489 where_to_put_displacement = &opcode[2];
11490 break;
252b5132 11491
fddf5b5b
AM
11492 case ENCODE_RELAX_STATE (COND_JUMP, BIG16):
11493 extension = 3; /* 2 opcode + 2 displacement */
11494 opcode[1] = opcode[0] + 0x10;
11495 opcode[0] = TWO_BYTE_OPCODE_ESCAPE;
11496 where_to_put_displacement = &opcode[2];
11497 break;
252b5132 11498
fddf5b5b
AM
11499 case ENCODE_RELAX_STATE (COND_JUMP86, BIG16):
11500 extension = 4;
11501 opcode[0] ^= 1;
11502 opcode[1] = 3;
11503 opcode[2] = 0xe9;
11504 where_to_put_displacement = &opcode[3];
11505 break;
11506
11507 default:
11508 BAD_CASE (fragP->fr_subtype);
11509 break;
11510 }
252b5132 11511 }
fddf5b5b 11512
7b81dfbb
AJ
11513 /* If size if less then four we are sure that the operand fits,
11514 but if it's 4, then it could be that the displacement is larger
11515 then -/+ 2GB. */
11516 if (DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype) == 4
11517 && object_64bit
11518 && ((addressT) (displacement_from_opcode_start - extension
4eed87de
AM
11519 + ((addressT) 1 << 31))
11520 > (((addressT) 2 << 31) - 1)))
7b81dfbb
AJ
11521 {
11522 as_bad_where (fragP->fr_file, fragP->fr_line,
11523 _("jump target out of range"));
11524 /* Make us emit 0. */
11525 displacement_from_opcode_start = extension;
11526 }
47926f60 11527 /* Now put displacement after opcode. */
252b5132
RH
11528 md_number_to_chars ((char *) where_to_put_displacement,
11529 (valueT) (displacement_from_opcode_start - extension),
fddf5b5b 11530 DISP_SIZE_FROM_RELAX_STATE (fragP->fr_subtype));
252b5132
RH
11531 fragP->fr_fix += extension;
11532}
11533\f
7016a5d5 11534/* Apply a fixup (fixP) to segment data, once it has been determined
252b5132
RH
11535 by our caller that we have all the info we need to fix it up.
11536
7016a5d5
TG
11537 Parameter valP is the pointer to the value of the bits.
11538
252b5132
RH
11539 On the 386, immediates, displacements, and data pointers are all in
11540 the same (little-endian) format, so we don't need to care about which
11541 we are handling. */
11542
94f592af 11543void
7016a5d5 11544md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 11545{
94f592af 11546 char *p = fixP->fx_where + fixP->fx_frag->fr_literal;
c6682705 11547 valueT value = *valP;
252b5132 11548
f86103b7 11549#if !defined (TE_Mach)
93382f6d
AM
11550 if (fixP->fx_pcrel)
11551 {
11552 switch (fixP->fx_r_type)
11553 {
5865bb77
ILT
11554 default:
11555 break;
11556
d6ab8113
JB
11557 case BFD_RELOC_64:
11558 fixP->fx_r_type = BFD_RELOC_64_PCREL;
11559 break;
93382f6d 11560 case BFD_RELOC_32:
ae8887b5 11561 case BFD_RELOC_X86_64_32S:
93382f6d
AM
11562 fixP->fx_r_type = BFD_RELOC_32_PCREL;
11563 break;
11564 case BFD_RELOC_16:
11565 fixP->fx_r_type = BFD_RELOC_16_PCREL;
11566 break;
11567 case BFD_RELOC_8:
11568 fixP->fx_r_type = BFD_RELOC_8_PCREL;
11569 break;
11570 }
11571 }
252b5132 11572
a161fe53 11573 if (fixP->fx_addsy != NULL
31312f95 11574 && (fixP->fx_r_type == BFD_RELOC_32_PCREL
d6ab8113 11575 || fixP->fx_r_type == BFD_RELOC_64_PCREL
31312f95 11576 || fixP->fx_r_type == BFD_RELOC_16_PCREL
d258b828 11577 || fixP->fx_r_type == BFD_RELOC_8_PCREL)
31312f95 11578 && !use_rela_relocations)
252b5132 11579 {
31312f95
AM
11580 /* This is a hack. There should be a better way to handle this.
11581 This covers for the fact that bfd_install_relocation will
11582 subtract the current location (for partial_inplace, PC relative
11583 relocations); see more below. */
252b5132 11584#ifndef OBJ_AOUT
718ddfc0 11585 if (IS_ELF
252b5132
RH
11586#ifdef TE_PE
11587 || OUTPUT_FLAVOR == bfd_target_coff_flavour
11588#endif
11589 )
11590 value += fixP->fx_where + fixP->fx_frag->fr_address;
11591#endif
11592#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11593 if (IS_ELF)
252b5132 11594 {
6539b54b 11595 segT sym_seg = S_GET_SEGMENT (fixP->fx_addsy);
2f66722d 11596
6539b54b 11597 if ((sym_seg == seg
2f66722d 11598 || (symbol_section_p (fixP->fx_addsy)
6539b54b 11599 && sym_seg != absolute_section))
af65af87 11600 && !generic_force_reloc (fixP))
2f66722d
AM
11601 {
11602 /* Yes, we add the values in twice. This is because
6539b54b
AM
11603 bfd_install_relocation subtracts them out again. I think
11604 bfd_install_relocation is broken, but I don't dare change
2f66722d
AM
11605 it. FIXME. */
11606 value += fixP->fx_where + fixP->fx_frag->fr_address;
11607 }
252b5132
RH
11608 }
11609#endif
11610#if defined (OBJ_COFF) && defined (TE_PE)
977cdf5a
NC
11611 /* For some reason, the PE format does not store a
11612 section address offset for a PC relative symbol. */
11613 if (S_GET_SEGMENT (fixP->fx_addsy) != seg
7be1c489 11614 || S_IS_WEAK (fixP->fx_addsy))
252b5132
RH
11615 value += md_pcrel_from (fixP);
11616#endif
11617 }
fbeb56a4 11618#if defined (OBJ_COFF) && defined (TE_PE)
f01c1a09
NC
11619 if (fixP->fx_addsy != NULL
11620 && S_IS_WEAK (fixP->fx_addsy)
11621 /* PR 16858: Do not modify weak function references. */
11622 && ! fixP->fx_pcrel)
fbeb56a4 11623 {
296a8689
NC
11624#if !defined (TE_PEP)
11625 /* For x86 PE weak function symbols are neither PC-relative
11626 nor do they set S_IS_FUNCTION. So the only reliable way
11627 to detect them is to check the flags of their containing
11628 section. */
11629 if (S_GET_SEGMENT (fixP->fx_addsy) != NULL
11630 && S_GET_SEGMENT (fixP->fx_addsy)->flags & SEC_CODE)
11631 ;
11632 else
11633#endif
fbeb56a4
DK
11634 value -= S_GET_VALUE (fixP->fx_addsy);
11635 }
11636#endif
252b5132
RH
11637
11638 /* Fix a few things - the dynamic linker expects certain values here,
0234cb7c 11639 and we must not disappoint it. */
252b5132 11640#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
718ddfc0 11641 if (IS_ELF && fixP->fx_addsy)
47926f60
KH
11642 switch (fixP->fx_r_type)
11643 {
11644 case BFD_RELOC_386_PLT32:
3e73aa7c 11645 case BFD_RELOC_X86_64_PLT32:
b9519cfe
L
11646 /* Make the jump instruction point to the address of the operand.
11647 At runtime we merely add the offset to the actual PLT entry.
11648 NB: Subtract the offset size only for jump instructions. */
11649 if (fixP->fx_pcrel)
11650 value = -4;
47926f60 11651 break;
31312f95 11652
13ae64f3
JJ
11653 case BFD_RELOC_386_TLS_GD:
11654 case BFD_RELOC_386_TLS_LDM:
13ae64f3 11655 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
11656 case BFD_RELOC_386_TLS_IE:
11657 case BFD_RELOC_386_TLS_GOTIE:
67a4f2b7 11658 case BFD_RELOC_386_TLS_GOTDESC:
bffbf940
JJ
11659 case BFD_RELOC_X86_64_TLSGD:
11660 case BFD_RELOC_X86_64_TLSLD:
11661 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7 11662 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
00f7efb6
JJ
11663 value = 0; /* Fully resolved at runtime. No addend. */
11664 /* Fallthrough */
11665 case BFD_RELOC_386_TLS_LE:
11666 case BFD_RELOC_386_TLS_LDO_32:
11667 case BFD_RELOC_386_TLS_LE_32:
11668 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 11669 case BFD_RELOC_X86_64_DTPOFF64:
00f7efb6 11670 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113 11671 case BFD_RELOC_X86_64_TPOFF64:
00f7efb6
JJ
11672 S_SET_THREAD_LOCAL (fixP->fx_addsy);
11673 break;
11674
67a4f2b7
AO
11675 case BFD_RELOC_386_TLS_DESC_CALL:
11676 case BFD_RELOC_X86_64_TLSDESC_CALL:
11677 value = 0; /* Fully resolved at runtime. No addend. */
11678 S_SET_THREAD_LOCAL (fixP->fx_addsy);
11679 fixP->fx_done = 0;
11680 return;
11681
47926f60
KH
11682 case BFD_RELOC_VTABLE_INHERIT:
11683 case BFD_RELOC_VTABLE_ENTRY:
11684 fixP->fx_done = 0;
94f592af 11685 return;
47926f60
KH
11686
11687 default:
11688 break;
11689 }
11690#endif /* defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) */
c6682705 11691 *valP = value;
f86103b7 11692#endif /* !defined (TE_Mach) */
3e73aa7c 11693
3e73aa7c 11694 /* Are we finished with this relocation now? */
c6682705 11695 if (fixP->fx_addsy == NULL)
3e73aa7c 11696 fixP->fx_done = 1;
fbeb56a4
DK
11697#if defined (OBJ_COFF) && defined (TE_PE)
11698 else if (fixP->fx_addsy != NULL && S_IS_WEAK (fixP->fx_addsy))
11699 {
11700 fixP->fx_done = 0;
11701 /* Remember value for tc_gen_reloc. */
11702 fixP->fx_addnumber = value;
11703 /* Clear out the frag for now. */
11704 value = 0;
11705 }
11706#endif
3e73aa7c
JH
11707 else if (use_rela_relocations)
11708 {
11709 fixP->fx_no_overflow = 1;
062cd5e7
AS
11710 /* Remember value for tc_gen_reloc. */
11711 fixP->fx_addnumber = value;
3e73aa7c
JH
11712 value = 0;
11713 }
f86103b7 11714
94f592af 11715 md_number_to_chars (p, value, fixP->fx_size);
252b5132 11716}
252b5132 11717\f
6d4af3c2 11718const char *
499ac353 11719md_atof (int type, char *litP, int *sizeP)
252b5132 11720{
499ac353
NC
11721 /* This outputs the LITTLENUMs in REVERSE order;
11722 in accord with the bigendian 386. */
11723 return ieee_md_atof (type, litP, sizeP, FALSE);
252b5132
RH
11724}
11725\f
2d545b82 11726static char output_invalid_buf[sizeof (unsigned char) * 2 + 6];
252b5132 11727
252b5132 11728static char *
e3bb37b5 11729output_invalid (int c)
252b5132 11730{
3882b010 11731 if (ISPRINT (c))
f9f21a03
L
11732 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
11733 "'%c'", c);
252b5132 11734 else
f9f21a03 11735 snprintf (output_invalid_buf, sizeof (output_invalid_buf),
2d545b82 11736 "(0x%x)", (unsigned char) c);
252b5132
RH
11737 return output_invalid_buf;
11738}
11739
af6bdddf 11740/* REG_STRING starts *before* REGISTER_PREFIX. */
252b5132
RH
11741
11742static const reg_entry *
4d1bb795 11743parse_real_register (char *reg_string, char **end_op)
252b5132 11744{
af6bdddf
AM
11745 char *s = reg_string;
11746 char *p;
252b5132
RH
11747 char reg_name_given[MAX_REG_NAME_SIZE + 1];
11748 const reg_entry *r;
11749
11750 /* Skip possible REGISTER_PREFIX and possible whitespace. */
11751 if (*s == REGISTER_PREFIX)
11752 ++s;
11753
11754 if (is_space_char (*s))
11755 ++s;
11756
11757 p = reg_name_given;
af6bdddf 11758 while ((*p++ = register_chars[(unsigned char) *s]) != '\0')
252b5132
RH
11759 {
11760 if (p >= reg_name_given + MAX_REG_NAME_SIZE)
af6bdddf
AM
11761 return (const reg_entry *) NULL;
11762 s++;
252b5132
RH
11763 }
11764
6588847e
DN
11765 /* For naked regs, make sure that we are not dealing with an identifier.
11766 This prevents confusing an identifier like `eax_var' with register
11767 `eax'. */
11768 if (allow_naked_reg && identifier_chars[(unsigned char) *s])
11769 return (const reg_entry *) NULL;
11770
af6bdddf 11771 *end_op = s;
252b5132
RH
11772
11773 r = (const reg_entry *) hash_find (reg_hash, reg_name_given);
11774
5f47d35b 11775 /* Handle floating point regs, allowing spaces in the (i) part. */
47926f60 11776 if (r == i386_regtab /* %st is first entry of table */)
5f47d35b 11777 {
0e0eea78
JB
11778 if (!cpu_arch_flags.bitfield.cpu8087
11779 && !cpu_arch_flags.bitfield.cpu287
11780 && !cpu_arch_flags.bitfield.cpu387)
11781 return (const reg_entry *) NULL;
11782
5f47d35b
AM
11783 if (is_space_char (*s))
11784 ++s;
11785 if (*s == '(')
11786 {
af6bdddf 11787 ++s;
5f47d35b
AM
11788 if (is_space_char (*s))
11789 ++s;
11790 if (*s >= '0' && *s <= '7')
11791 {
db557034 11792 int fpr = *s - '0';
af6bdddf 11793 ++s;
5f47d35b
AM
11794 if (is_space_char (*s))
11795 ++s;
11796 if (*s == ')')
11797 {
11798 *end_op = s + 1;
1e9cc1c2 11799 r = (const reg_entry *) hash_find (reg_hash, "st(0)");
db557034
AM
11800 know (r);
11801 return r + fpr;
5f47d35b 11802 }
5f47d35b 11803 }
47926f60 11804 /* We have "%st(" then garbage. */
5f47d35b
AM
11805 return (const reg_entry *) NULL;
11806 }
11807 }
11808
a60de03c
JB
11809 if (r == NULL || allow_pseudo_reg)
11810 return r;
11811
0dfbf9d7 11812 if (operand_type_all_zero (&r->reg_type))
a60de03c
JB
11813 return (const reg_entry *) NULL;
11814
dc821c5f 11815 if ((r->reg_type.bitfield.dword
00cee14f 11816 || (r->reg_type.bitfield.class == SReg && r->reg_num > 3)
4a5c67ed
JB
11817 || r->reg_type.bitfield.class == RegCR
11818 || r->reg_type.bitfield.class == RegDR
11819 || r->reg_type.bitfield.class == RegTR)
192dc9c6
JB
11820 && !cpu_arch_flags.bitfield.cpui386)
11821 return (const reg_entry *) NULL;
11822
3528c362 11823 if (r->reg_type.bitfield.class == RegMMX && !cpu_arch_flags.bitfield.cpummx)
192dc9c6
JB
11824 return (const reg_entry *) NULL;
11825
6e041cf4
JB
11826 if (!cpu_arch_flags.bitfield.cpuavx512f)
11827 {
f74a6307
JB
11828 if (r->reg_type.bitfield.zmmword
11829 || r->reg_type.bitfield.class == RegMask)
6e041cf4 11830 return (const reg_entry *) NULL;
40f12533 11831
6e041cf4
JB
11832 if (!cpu_arch_flags.bitfield.cpuavx)
11833 {
11834 if (r->reg_type.bitfield.ymmword)
11835 return (const reg_entry *) NULL;
1848e567 11836
6e041cf4
JB
11837 if (!cpu_arch_flags.bitfield.cpusse && r->reg_type.bitfield.xmmword)
11838 return (const reg_entry *) NULL;
11839 }
11840 }
43234a1e 11841
f74a6307 11842 if (r->reg_type.bitfield.class == RegBND && !cpu_arch_flags.bitfield.cpumpx)
1adf7f56
JB
11843 return (const reg_entry *) NULL;
11844
db51cc60 11845 /* Don't allow fake index register unless allow_index_reg isn't 0. */
e968fc9b 11846 if (!allow_index_reg && r->reg_num == RegIZ)
db51cc60
L
11847 return (const reg_entry *) NULL;
11848
1d3f8286
JB
11849 /* Upper 16 vector registers are only available with VREX in 64bit
11850 mode, and require EVEX encoding. */
11851 if (r->reg_flags & RegVRex)
43234a1e 11852 {
e951d5ca 11853 if (!cpu_arch_flags.bitfield.cpuavx512f
43234a1e
L
11854 || flag_code != CODE_64BIT)
11855 return (const reg_entry *) NULL;
1d3f8286
JB
11856
11857 i.vec_encoding = vex_encoding_evex;
43234a1e
L
11858 }
11859
4787f4a5 11860 if (((r->reg_flags & (RegRex64 | RegRex)) || r->reg_type.bitfield.qword)
4a5c67ed 11861 && (!cpu_arch_flags.bitfield.cpulm || r->reg_type.bitfield.class != RegCR)
1ae00879 11862 && flag_code != CODE_64BIT)
20f0a1fc 11863 return (const reg_entry *) NULL;
1ae00879 11864
00cee14f
JB
11865 if (r->reg_type.bitfield.class == SReg && r->reg_num == RegFlat
11866 && !intel_syntax)
b7240065
JB
11867 return (const reg_entry *) NULL;
11868
252b5132
RH
11869 return r;
11870}
4d1bb795
JB
11871
11872/* REG_STRING starts *before* REGISTER_PREFIX. */
11873
11874static const reg_entry *
11875parse_register (char *reg_string, char **end_op)
11876{
11877 const reg_entry *r;
11878
11879 if (*reg_string == REGISTER_PREFIX || allow_naked_reg)
11880 r = parse_real_register (reg_string, end_op);
11881 else
11882 r = NULL;
11883 if (!r)
11884 {
11885 char *save = input_line_pointer;
11886 char c;
11887 symbolS *symbolP;
11888
11889 input_line_pointer = reg_string;
d02603dc 11890 c = get_symbol_name (&reg_string);
4d1bb795
JB
11891 symbolP = symbol_find (reg_string);
11892 if (symbolP && S_GET_SEGMENT (symbolP) == reg_section)
11893 {
11894 const expressionS *e = symbol_get_value_expression (symbolP);
11895
0398aac5 11896 know (e->X_op == O_register);
4eed87de 11897 know (e->X_add_number >= 0
c3fe08fa 11898 && (valueT) e->X_add_number < i386_regtab_size);
4d1bb795 11899 r = i386_regtab + e->X_add_number;
d3bb6b49 11900 if ((r->reg_flags & RegVRex))
86fa6981 11901 i.vec_encoding = vex_encoding_evex;
4d1bb795
JB
11902 *end_op = input_line_pointer;
11903 }
11904 *input_line_pointer = c;
11905 input_line_pointer = save;
11906 }
11907 return r;
11908}
11909
11910int
11911i386_parse_name (char *name, expressionS *e, char *nextcharP)
11912{
11913 const reg_entry *r;
11914 char *end = input_line_pointer;
11915
11916 *end = *nextcharP;
11917 r = parse_register (name, &input_line_pointer);
11918 if (r && end <= input_line_pointer)
11919 {
11920 *nextcharP = *input_line_pointer;
11921 *input_line_pointer = 0;
11922 e->X_op = O_register;
11923 e->X_add_number = r - i386_regtab;
11924 return 1;
11925 }
11926 input_line_pointer = end;
11927 *end = 0;
ee86248c 11928 return intel_syntax ? i386_intel_parse_name (name, e) : 0;
4d1bb795
JB
11929}
11930
11931void
11932md_operand (expressionS *e)
11933{
ee86248c
JB
11934 char *end;
11935 const reg_entry *r;
4d1bb795 11936
ee86248c
JB
11937 switch (*input_line_pointer)
11938 {
11939 case REGISTER_PREFIX:
11940 r = parse_real_register (input_line_pointer, &end);
4d1bb795
JB
11941 if (r)
11942 {
11943 e->X_op = O_register;
11944 e->X_add_number = r - i386_regtab;
11945 input_line_pointer = end;
11946 }
ee86248c
JB
11947 break;
11948
11949 case '[':
9c2799c2 11950 gas_assert (intel_syntax);
ee86248c
JB
11951 end = input_line_pointer++;
11952 expression (e);
11953 if (*input_line_pointer == ']')
11954 {
11955 ++input_line_pointer;
11956 e->X_op_symbol = make_expr_symbol (e);
11957 e->X_add_symbol = NULL;
11958 e->X_add_number = 0;
11959 e->X_op = O_index;
11960 }
11961 else
11962 {
11963 e->X_op = O_absent;
11964 input_line_pointer = end;
11965 }
11966 break;
4d1bb795
JB
11967 }
11968}
11969
252b5132 11970\f
4cc782b5 11971#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
b6f8c7c4 11972const char *md_shortopts = "kVQ:sqnO::";
252b5132 11973#else
b6f8c7c4 11974const char *md_shortopts = "qnO::";
252b5132 11975#endif
6e0b89ee 11976
3e73aa7c 11977#define OPTION_32 (OPTION_MD_BASE + 0)
b3b91714
AM
11978#define OPTION_64 (OPTION_MD_BASE + 1)
11979#define OPTION_DIVIDE (OPTION_MD_BASE + 2)
9103f4f4
L
11980#define OPTION_MARCH (OPTION_MD_BASE + 3)
11981#define OPTION_MTUNE (OPTION_MD_BASE + 4)
1efbbeb4
L
11982#define OPTION_MMNEMONIC (OPTION_MD_BASE + 5)
11983#define OPTION_MSYNTAX (OPTION_MD_BASE + 6)
11984#define OPTION_MINDEX_REG (OPTION_MD_BASE + 7)
11985#define OPTION_MNAKED_REG (OPTION_MD_BASE + 8)
bd5dea88 11986#define OPTION_MRELAX_RELOCATIONS (OPTION_MD_BASE + 9)
c0f3af97 11987#define OPTION_MSSE2AVX (OPTION_MD_BASE + 10)
daf50ae7 11988#define OPTION_MSSE_CHECK (OPTION_MD_BASE + 11)
7bab8ab5
JB
11989#define OPTION_MOPERAND_CHECK (OPTION_MD_BASE + 12)
11990#define OPTION_MAVXSCALAR (OPTION_MD_BASE + 13)
11991#define OPTION_X32 (OPTION_MD_BASE + 14)
7e8b059b 11992#define OPTION_MADD_BND_PREFIX (OPTION_MD_BASE + 15)
43234a1e
L
11993#define OPTION_MEVEXLIG (OPTION_MD_BASE + 16)
11994#define OPTION_MEVEXWIG (OPTION_MD_BASE + 17)
167ad85b 11995#define OPTION_MBIG_OBJ (OPTION_MD_BASE + 18)
d1982f93 11996#define OPTION_MOMIT_LOCK_PREFIX (OPTION_MD_BASE + 19)
d3d3c6db 11997#define OPTION_MEVEXRCIG (OPTION_MD_BASE + 20)
8dcea932 11998#define OPTION_MSHARED (OPTION_MD_BASE + 21)
5db04b09
L
11999#define OPTION_MAMD64 (OPTION_MD_BASE + 22)
12000#define OPTION_MINTEL64 (OPTION_MD_BASE + 23)
e4e00185 12001#define OPTION_MFENCE_AS_LOCK_ADD (OPTION_MD_BASE + 24)
b4a3a7b4 12002#define OPTION_X86_USED_NOTE (OPTION_MD_BASE + 25)
03751133 12003#define OPTION_MVEXWIG (OPTION_MD_BASE + 26)
e379e5f3
L
12004#define OPTION_MALIGN_BRANCH_BOUNDARY (OPTION_MD_BASE + 27)
12005#define OPTION_MALIGN_BRANCH_PREFIX_SIZE (OPTION_MD_BASE + 28)
12006#define OPTION_MALIGN_BRANCH (OPTION_MD_BASE + 29)
76cf450b 12007#define OPTION_MBRANCHES_WITH_32B_BOUNDARIES (OPTION_MD_BASE + 30)
b3b91714 12008
99ad8390
NC
12009struct option md_longopts[] =
12010{
3e73aa7c 12011 {"32", no_argument, NULL, OPTION_32},
321098a5 12012#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12013 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c 12014 {"64", no_argument, NULL, OPTION_64},
351f65ca
L
12015#endif
12016#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12017 {"x32", no_argument, NULL, OPTION_X32},
8dcea932 12018 {"mshared", no_argument, NULL, OPTION_MSHARED},
b4a3a7b4 12019 {"mx86-used-note", required_argument, NULL, OPTION_X86_USED_NOTE},
6e0b89ee 12020#endif
b3b91714 12021 {"divide", no_argument, NULL, OPTION_DIVIDE},
9103f4f4
L
12022 {"march", required_argument, NULL, OPTION_MARCH},
12023 {"mtune", required_argument, NULL, OPTION_MTUNE},
1efbbeb4
L
12024 {"mmnemonic", required_argument, NULL, OPTION_MMNEMONIC},
12025 {"msyntax", required_argument, NULL, OPTION_MSYNTAX},
12026 {"mindex-reg", no_argument, NULL, OPTION_MINDEX_REG},
12027 {"mnaked-reg", no_argument, NULL, OPTION_MNAKED_REG},
c0f3af97 12028 {"msse2avx", no_argument, NULL, OPTION_MSSE2AVX},
daf50ae7 12029 {"msse-check", required_argument, NULL, OPTION_MSSE_CHECK},
7bab8ab5 12030 {"moperand-check", required_argument, NULL, OPTION_MOPERAND_CHECK},
539f890d 12031 {"mavxscalar", required_argument, NULL, OPTION_MAVXSCALAR},
03751133 12032 {"mvexwig", required_argument, NULL, OPTION_MVEXWIG},
7e8b059b 12033 {"madd-bnd-prefix", no_argument, NULL, OPTION_MADD_BND_PREFIX},
43234a1e
L
12034 {"mevexlig", required_argument, NULL, OPTION_MEVEXLIG},
12035 {"mevexwig", required_argument, NULL, OPTION_MEVEXWIG},
167ad85b
TG
12036# if defined (TE_PE) || defined (TE_PEP)
12037 {"mbig-obj", no_argument, NULL, OPTION_MBIG_OBJ},
12038#endif
d1982f93 12039 {"momit-lock-prefix", required_argument, NULL, OPTION_MOMIT_LOCK_PREFIX},
e4e00185 12040 {"mfence-as-lock-add", required_argument, NULL, OPTION_MFENCE_AS_LOCK_ADD},
0cb4071e 12041 {"mrelax-relocations", required_argument, NULL, OPTION_MRELAX_RELOCATIONS},
d3d3c6db 12042 {"mevexrcig", required_argument, NULL, OPTION_MEVEXRCIG},
e379e5f3
L
12043 {"malign-branch-boundary", required_argument, NULL, OPTION_MALIGN_BRANCH_BOUNDARY},
12044 {"malign-branch-prefix-size", required_argument, NULL, OPTION_MALIGN_BRANCH_PREFIX_SIZE},
12045 {"malign-branch", required_argument, NULL, OPTION_MALIGN_BRANCH},
76cf450b 12046 {"mbranches-within-32B-boundaries", no_argument, NULL, OPTION_MBRANCHES_WITH_32B_BOUNDARIES},
5db04b09
L
12047 {"mamd64", no_argument, NULL, OPTION_MAMD64},
12048 {"mintel64", no_argument, NULL, OPTION_MINTEL64},
252b5132
RH
12049 {NULL, no_argument, NULL, 0}
12050};
12051size_t md_longopts_size = sizeof (md_longopts);
12052
12053int
17b9d67d 12054md_parse_option (int c, const char *arg)
252b5132 12055{
91d6fa6a 12056 unsigned int j;
e379e5f3 12057 char *arch, *next, *saved, *type;
9103f4f4 12058
252b5132
RH
12059 switch (c)
12060 {
12b55ccc
L
12061 case 'n':
12062 optimize_align_code = 0;
12063 break;
12064
a38cf1db
AM
12065 case 'q':
12066 quiet_warnings = 1;
252b5132
RH
12067 break;
12068
12069#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
a38cf1db
AM
12070 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
12071 should be emitted or not. FIXME: Not implemented. */
12072 case 'Q':
d4693039
JB
12073 if ((arg[0] != 'y' && arg[0] != 'n') || arg[1])
12074 return 0;
252b5132
RH
12075 break;
12076
12077 /* -V: SVR4 argument to print version ID. */
12078 case 'V':
12079 print_version_id ();
12080 break;
12081
a38cf1db
AM
12082 /* -k: Ignore for FreeBSD compatibility. */
12083 case 'k':
252b5132 12084 break;
4cc782b5
ILT
12085
12086 case 's':
12087 /* -s: On i386 Solaris, this tells the native assembler to use
29b0f896 12088 .stab instead of .stab.excl. We always use .stab anyhow. */
4cc782b5 12089 break;
8dcea932
L
12090
12091 case OPTION_MSHARED:
12092 shared = 1;
12093 break;
b4a3a7b4
L
12094
12095 case OPTION_X86_USED_NOTE:
12096 if (strcasecmp (arg, "yes") == 0)
12097 x86_used_note = 1;
12098 else if (strcasecmp (arg, "no") == 0)
12099 x86_used_note = 0;
12100 else
12101 as_fatal (_("invalid -mx86-used-note= option: `%s'"), arg);
12102 break;
12103
12104
99ad8390 12105#endif
321098a5 12106#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
d382c579 12107 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
3e73aa7c
JH
12108 case OPTION_64:
12109 {
12110 const char **list, **l;
12111
3e73aa7c
JH
12112 list = bfd_target_list ();
12113 for (l = list; *l != NULL; l++)
8620418b 12114 if (CONST_STRNEQ (*l, "elf64-x86-64")
99ad8390
NC
12115 || strcmp (*l, "coff-x86-64") == 0
12116 || strcmp (*l, "pe-x86-64") == 0
d382c579
TG
12117 || strcmp (*l, "pei-x86-64") == 0
12118 || strcmp (*l, "mach-o-x86-64") == 0)
6e0b89ee
AM
12119 {
12120 default_arch = "x86_64";
12121 break;
12122 }
3e73aa7c 12123 if (*l == NULL)
2b5d6a91 12124 as_fatal (_("no compiled in support for x86_64"));
3e73aa7c
JH
12125 free (list);
12126 }
12127 break;
12128#endif
252b5132 12129
351f65ca 12130#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
570561f7 12131 case OPTION_X32:
351f65ca
L
12132 if (IS_ELF)
12133 {
12134 const char **list, **l;
12135
12136 list = bfd_target_list ();
12137 for (l = list; *l != NULL; l++)
12138 if (CONST_STRNEQ (*l, "elf32-x86-64"))
12139 {
12140 default_arch = "x86_64:32";
12141 break;
12142 }
12143 if (*l == NULL)
2b5d6a91 12144 as_fatal (_("no compiled in support for 32bit x86_64"));
351f65ca
L
12145 free (list);
12146 }
12147 else
12148 as_fatal (_("32bit x86_64 is only supported for ELF"));
12149 break;
12150#endif
12151
6e0b89ee
AM
12152 case OPTION_32:
12153 default_arch = "i386";
12154 break;
12155
b3b91714
AM
12156 case OPTION_DIVIDE:
12157#ifdef SVR4_COMMENT_CHARS
12158 {
12159 char *n, *t;
12160 const char *s;
12161
add39d23 12162 n = XNEWVEC (char, strlen (i386_comment_chars) + 1);
b3b91714
AM
12163 t = n;
12164 for (s = i386_comment_chars; *s != '\0'; s++)
12165 if (*s != '/')
12166 *t++ = *s;
12167 *t = '\0';
12168 i386_comment_chars = n;
12169 }
12170#endif
12171 break;
12172
9103f4f4 12173 case OPTION_MARCH:
293f5f65
L
12174 saved = xstrdup (arg);
12175 arch = saved;
12176 /* Allow -march=+nosse. */
12177 if (*arch == '+')
12178 arch++;
6305a203 12179 do
9103f4f4 12180 {
6305a203 12181 if (*arch == '.')
2b5d6a91 12182 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12183 next = strchr (arch, '+');
12184 if (next)
12185 *next++ = '\0';
91d6fa6a 12186 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12187 {
91d6fa6a 12188 if (strcmp (arch, cpu_arch [j].name) == 0)
ccc9c027 12189 {
6305a203 12190 /* Processor. */
1ded5609
JB
12191 if (! cpu_arch[j].flags.bitfield.cpui386)
12192 continue;
12193
91d6fa6a 12194 cpu_arch_name = cpu_arch[j].name;
6305a203 12195 cpu_sub_arch_name = NULL;
91d6fa6a
NC
12196 cpu_arch_flags = cpu_arch[j].flags;
12197 cpu_arch_isa = cpu_arch[j].type;
12198 cpu_arch_isa_flags = cpu_arch[j].flags;
6305a203
L
12199 if (!cpu_arch_tune_set)
12200 {
12201 cpu_arch_tune = cpu_arch_isa;
12202 cpu_arch_tune_flags = cpu_arch_isa_flags;
12203 }
12204 break;
12205 }
91d6fa6a
NC
12206 else if (*cpu_arch [j].name == '.'
12207 && strcmp (arch, cpu_arch [j].name + 1) == 0)
6305a203 12208 {
33eaf5de 12209 /* ISA extension. */
6305a203 12210 i386_cpu_flags flags;
309d3373 12211
293f5f65
L
12212 flags = cpu_flags_or (cpu_arch_flags,
12213 cpu_arch[j].flags);
81486035 12214
5b64d091 12215 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
6305a203
L
12216 {
12217 if (cpu_sub_arch_name)
12218 {
12219 char *name = cpu_sub_arch_name;
12220 cpu_sub_arch_name = concat (name,
91d6fa6a 12221 cpu_arch[j].name,
1bf57e9f 12222 (const char *) NULL);
6305a203
L
12223 free (name);
12224 }
12225 else
91d6fa6a 12226 cpu_sub_arch_name = xstrdup (cpu_arch[j].name);
6305a203 12227 cpu_arch_flags = flags;
a586129e 12228 cpu_arch_isa_flags = flags;
6305a203 12229 }
0089dace
L
12230 else
12231 cpu_arch_isa_flags
12232 = cpu_flags_or (cpu_arch_isa_flags,
12233 cpu_arch[j].flags);
6305a203 12234 break;
ccc9c027 12235 }
9103f4f4 12236 }
6305a203 12237
293f5f65
L
12238 if (j >= ARRAY_SIZE (cpu_arch))
12239 {
33eaf5de 12240 /* Disable an ISA extension. */
293f5f65
L
12241 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
12242 if (strcmp (arch, cpu_noarch [j].name) == 0)
12243 {
12244 i386_cpu_flags flags;
12245
12246 flags = cpu_flags_and_not (cpu_arch_flags,
12247 cpu_noarch[j].flags);
12248 if (!cpu_flags_equal (&flags, &cpu_arch_flags))
12249 {
12250 if (cpu_sub_arch_name)
12251 {
12252 char *name = cpu_sub_arch_name;
12253 cpu_sub_arch_name = concat (arch,
12254 (const char *) NULL);
12255 free (name);
12256 }
12257 else
12258 cpu_sub_arch_name = xstrdup (arch);
12259 cpu_arch_flags = flags;
12260 cpu_arch_isa_flags = flags;
12261 }
12262 break;
12263 }
12264
12265 if (j >= ARRAY_SIZE (cpu_noarch))
12266 j = ARRAY_SIZE (cpu_arch);
12267 }
12268
91d6fa6a 12269 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 12270 as_fatal (_("invalid -march= option: `%s'"), arg);
6305a203
L
12271
12272 arch = next;
9103f4f4 12273 }
293f5f65
L
12274 while (next != NULL);
12275 free (saved);
9103f4f4
L
12276 break;
12277
12278 case OPTION_MTUNE:
12279 if (*arg == '.')
2b5d6a91 12280 as_fatal (_("invalid -mtune= option: `%s'"), arg);
91d6fa6a 12281 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
9103f4f4 12282 {
91d6fa6a 12283 if (strcmp (arg, cpu_arch [j].name) == 0)
9103f4f4 12284 {
ccc9c027 12285 cpu_arch_tune_set = 1;
91d6fa6a
NC
12286 cpu_arch_tune = cpu_arch [j].type;
12287 cpu_arch_tune_flags = cpu_arch[j].flags;
9103f4f4
L
12288 break;
12289 }
12290 }
91d6fa6a 12291 if (j >= ARRAY_SIZE (cpu_arch))
2b5d6a91 12292 as_fatal (_("invalid -mtune= option: `%s'"), arg);
9103f4f4
L
12293 break;
12294
1efbbeb4
L
12295 case OPTION_MMNEMONIC:
12296 if (strcasecmp (arg, "att") == 0)
12297 intel_mnemonic = 0;
12298 else if (strcasecmp (arg, "intel") == 0)
12299 intel_mnemonic = 1;
12300 else
2b5d6a91 12301 as_fatal (_("invalid -mmnemonic= option: `%s'"), arg);
1efbbeb4
L
12302 break;
12303
12304 case OPTION_MSYNTAX:
12305 if (strcasecmp (arg, "att") == 0)
12306 intel_syntax = 0;
12307 else if (strcasecmp (arg, "intel") == 0)
12308 intel_syntax = 1;
12309 else
2b5d6a91 12310 as_fatal (_("invalid -msyntax= option: `%s'"), arg);
1efbbeb4
L
12311 break;
12312
12313 case OPTION_MINDEX_REG:
12314 allow_index_reg = 1;
12315 break;
12316
12317 case OPTION_MNAKED_REG:
12318 allow_naked_reg = 1;
12319 break;
12320
c0f3af97
L
12321 case OPTION_MSSE2AVX:
12322 sse2avx = 1;
12323 break;
12324
daf50ae7
L
12325 case OPTION_MSSE_CHECK:
12326 if (strcasecmp (arg, "error") == 0)
7bab8ab5 12327 sse_check = check_error;
daf50ae7 12328 else if (strcasecmp (arg, "warning") == 0)
7bab8ab5 12329 sse_check = check_warning;
daf50ae7 12330 else if (strcasecmp (arg, "none") == 0)
7bab8ab5 12331 sse_check = check_none;
daf50ae7 12332 else
2b5d6a91 12333 as_fatal (_("invalid -msse-check= option: `%s'"), arg);
daf50ae7
L
12334 break;
12335
7bab8ab5
JB
12336 case OPTION_MOPERAND_CHECK:
12337 if (strcasecmp (arg, "error") == 0)
12338 operand_check = check_error;
12339 else if (strcasecmp (arg, "warning") == 0)
12340 operand_check = check_warning;
12341 else if (strcasecmp (arg, "none") == 0)
12342 operand_check = check_none;
12343 else
12344 as_fatal (_("invalid -moperand-check= option: `%s'"), arg);
12345 break;
12346
539f890d
L
12347 case OPTION_MAVXSCALAR:
12348 if (strcasecmp (arg, "128") == 0)
12349 avxscalar = vex128;
12350 else if (strcasecmp (arg, "256") == 0)
12351 avxscalar = vex256;
12352 else
2b5d6a91 12353 as_fatal (_("invalid -mavxscalar= option: `%s'"), arg);
539f890d
L
12354 break;
12355
03751133
L
12356 case OPTION_MVEXWIG:
12357 if (strcmp (arg, "0") == 0)
40c9c8de 12358 vexwig = vexw0;
03751133 12359 else if (strcmp (arg, "1") == 0)
40c9c8de 12360 vexwig = vexw1;
03751133
L
12361 else
12362 as_fatal (_("invalid -mvexwig= option: `%s'"), arg);
12363 break;
12364
7e8b059b
L
12365 case OPTION_MADD_BND_PREFIX:
12366 add_bnd_prefix = 1;
12367 break;
12368
43234a1e
L
12369 case OPTION_MEVEXLIG:
12370 if (strcmp (arg, "128") == 0)
12371 evexlig = evexl128;
12372 else if (strcmp (arg, "256") == 0)
12373 evexlig = evexl256;
12374 else if (strcmp (arg, "512") == 0)
12375 evexlig = evexl512;
12376 else
12377 as_fatal (_("invalid -mevexlig= option: `%s'"), arg);
12378 break;
12379
d3d3c6db
IT
12380 case OPTION_MEVEXRCIG:
12381 if (strcmp (arg, "rne") == 0)
12382 evexrcig = rne;
12383 else if (strcmp (arg, "rd") == 0)
12384 evexrcig = rd;
12385 else if (strcmp (arg, "ru") == 0)
12386 evexrcig = ru;
12387 else if (strcmp (arg, "rz") == 0)
12388 evexrcig = rz;
12389 else
12390 as_fatal (_("invalid -mevexrcig= option: `%s'"), arg);
12391 break;
12392
43234a1e
L
12393 case OPTION_MEVEXWIG:
12394 if (strcmp (arg, "0") == 0)
12395 evexwig = evexw0;
12396 else if (strcmp (arg, "1") == 0)
12397 evexwig = evexw1;
12398 else
12399 as_fatal (_("invalid -mevexwig= option: `%s'"), arg);
12400 break;
12401
167ad85b
TG
12402# if defined (TE_PE) || defined (TE_PEP)
12403 case OPTION_MBIG_OBJ:
12404 use_big_obj = 1;
12405 break;
12406#endif
12407
d1982f93 12408 case OPTION_MOMIT_LOCK_PREFIX:
d022bddd
IT
12409 if (strcasecmp (arg, "yes") == 0)
12410 omit_lock_prefix = 1;
12411 else if (strcasecmp (arg, "no") == 0)
12412 omit_lock_prefix = 0;
12413 else
12414 as_fatal (_("invalid -momit-lock-prefix= option: `%s'"), arg);
12415 break;
12416
e4e00185
AS
12417 case OPTION_MFENCE_AS_LOCK_ADD:
12418 if (strcasecmp (arg, "yes") == 0)
12419 avoid_fence = 1;
12420 else if (strcasecmp (arg, "no") == 0)
12421 avoid_fence = 0;
12422 else
12423 as_fatal (_("invalid -mfence-as-lock-add= option: `%s'"), arg);
12424 break;
12425
0cb4071e
L
12426 case OPTION_MRELAX_RELOCATIONS:
12427 if (strcasecmp (arg, "yes") == 0)
12428 generate_relax_relocations = 1;
12429 else if (strcasecmp (arg, "no") == 0)
12430 generate_relax_relocations = 0;
12431 else
12432 as_fatal (_("invalid -mrelax-relocations= option: `%s'"), arg);
12433 break;
12434
e379e5f3
L
12435 case OPTION_MALIGN_BRANCH_BOUNDARY:
12436 {
12437 char *end;
12438 long int align = strtoul (arg, &end, 0);
12439 if (*end == '\0')
12440 {
12441 if (align == 0)
12442 {
12443 align_branch_power = 0;
12444 break;
12445 }
12446 else if (align >= 16)
12447 {
12448 int align_power;
12449 for (align_power = 0;
12450 (align & 1) == 0;
12451 align >>= 1, align_power++)
12452 continue;
12453 /* Limit alignment power to 31. */
12454 if (align == 1 && align_power < 32)
12455 {
12456 align_branch_power = align_power;
12457 break;
12458 }
12459 }
12460 }
12461 as_fatal (_("invalid -malign-branch-boundary= value: %s"), arg);
12462 }
12463 break;
12464
12465 case OPTION_MALIGN_BRANCH_PREFIX_SIZE:
12466 {
12467 char *end;
12468 int align = strtoul (arg, &end, 0);
12469 /* Some processors only support 5 prefixes. */
12470 if (*end == '\0' && align >= 0 && align < 6)
12471 {
12472 align_branch_prefix_size = align;
12473 break;
12474 }
12475 as_fatal (_("invalid -malign-branch-prefix-size= value: %s"),
12476 arg);
12477 }
12478 break;
12479
12480 case OPTION_MALIGN_BRANCH:
12481 align_branch = 0;
12482 saved = xstrdup (arg);
12483 type = saved;
12484 do
12485 {
12486 next = strchr (type, '+');
12487 if (next)
12488 *next++ = '\0';
12489 if (strcasecmp (type, "jcc") == 0)
12490 align_branch |= align_branch_jcc_bit;
12491 else if (strcasecmp (type, "fused") == 0)
12492 align_branch |= align_branch_fused_bit;
12493 else if (strcasecmp (type, "jmp") == 0)
12494 align_branch |= align_branch_jmp_bit;
12495 else if (strcasecmp (type, "call") == 0)
12496 align_branch |= align_branch_call_bit;
12497 else if (strcasecmp (type, "ret") == 0)
12498 align_branch |= align_branch_ret_bit;
12499 else if (strcasecmp (type, "indirect") == 0)
12500 align_branch |= align_branch_indirect_bit;
12501 else
12502 as_fatal (_("invalid -malign-branch= option: `%s'"), arg);
12503 type = next;
12504 }
12505 while (next != NULL);
12506 free (saved);
12507 break;
12508
76cf450b
L
12509 case OPTION_MBRANCHES_WITH_32B_BOUNDARIES:
12510 align_branch_power = 5;
12511 align_branch_prefix_size = 5;
12512 align_branch = (align_branch_jcc_bit
12513 | align_branch_fused_bit
12514 | align_branch_jmp_bit);
12515 break;
12516
5db04b09 12517 case OPTION_MAMD64:
e89c5eaa 12518 intel64 = 0;
5db04b09
L
12519 break;
12520
12521 case OPTION_MINTEL64:
e89c5eaa 12522 intel64 = 1;
5db04b09
L
12523 break;
12524
b6f8c7c4
L
12525 case 'O':
12526 if (arg == NULL)
12527 {
12528 optimize = 1;
12529 /* Turn off -Os. */
12530 optimize_for_space = 0;
12531 }
12532 else if (*arg == 's')
12533 {
12534 optimize_for_space = 1;
12535 /* Turn on all encoding optimizations. */
41fd2579 12536 optimize = INT_MAX;
b6f8c7c4
L
12537 }
12538 else
12539 {
12540 optimize = atoi (arg);
12541 /* Turn off -Os. */
12542 optimize_for_space = 0;
12543 }
12544 break;
12545
252b5132
RH
12546 default:
12547 return 0;
12548 }
12549 return 1;
12550}
12551
8a2c8fef
L
12552#define MESSAGE_TEMPLATE \
12553" "
12554
293f5f65
L
12555static char *
12556output_message (FILE *stream, char *p, char *message, char *start,
12557 int *left_p, const char *name, int len)
12558{
12559 int size = sizeof (MESSAGE_TEMPLATE);
12560 int left = *left_p;
12561
12562 /* Reserve 2 spaces for ", " or ",\0" */
12563 left -= len + 2;
12564
12565 /* Check if there is any room. */
12566 if (left >= 0)
12567 {
12568 if (p != start)
12569 {
12570 *p++ = ',';
12571 *p++ = ' ';
12572 }
12573 p = mempcpy (p, name, len);
12574 }
12575 else
12576 {
12577 /* Output the current message now and start a new one. */
12578 *p++ = ',';
12579 *p = '\0';
12580 fprintf (stream, "%s\n", message);
12581 p = start;
12582 left = size - (start - message) - len - 2;
12583
12584 gas_assert (left >= 0);
12585
12586 p = mempcpy (p, name, len);
12587 }
12588
12589 *left_p = left;
12590 return p;
12591}
12592
8a2c8fef 12593static void
1ded5609 12594show_arch (FILE *stream, int ext, int check)
8a2c8fef
L
12595{
12596 static char message[] = MESSAGE_TEMPLATE;
12597 char *start = message + 27;
12598 char *p;
12599 int size = sizeof (MESSAGE_TEMPLATE);
12600 int left;
12601 const char *name;
12602 int len;
12603 unsigned int j;
12604
12605 p = start;
12606 left = size - (start - message);
12607 for (j = 0; j < ARRAY_SIZE (cpu_arch); j++)
12608 {
12609 /* Should it be skipped? */
12610 if (cpu_arch [j].skip)
12611 continue;
12612
12613 name = cpu_arch [j].name;
12614 len = cpu_arch [j].len;
12615 if (*name == '.')
12616 {
12617 /* It is an extension. Skip if we aren't asked to show it. */
12618 if (ext)
12619 {
12620 name++;
12621 len--;
12622 }
12623 else
12624 continue;
12625 }
12626 else if (ext)
12627 {
12628 /* It is an processor. Skip if we show only extension. */
12629 continue;
12630 }
1ded5609
JB
12631 else if (check && ! cpu_arch[j].flags.bitfield.cpui386)
12632 {
12633 /* It is an impossible processor - skip. */
12634 continue;
12635 }
8a2c8fef 12636
293f5f65 12637 p = output_message (stream, p, message, start, &left, name, len);
8a2c8fef
L
12638 }
12639
293f5f65
L
12640 /* Display disabled extensions. */
12641 if (ext)
12642 for (j = 0; j < ARRAY_SIZE (cpu_noarch); j++)
12643 {
12644 name = cpu_noarch [j].name;
12645 len = cpu_noarch [j].len;
12646 p = output_message (stream, p, message, start, &left, name,
12647 len);
12648 }
12649
8a2c8fef
L
12650 *p = '\0';
12651 fprintf (stream, "%s\n", message);
12652}
12653
252b5132 12654void
8a2c8fef 12655md_show_usage (FILE *stream)
252b5132 12656{
4cc782b5
ILT
12657#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12658 fprintf (stream, _("\
d4693039 12659 -Qy, -Qn ignored\n\
a38cf1db 12660 -V print assembler version number\n\
b3b91714
AM
12661 -k ignored\n"));
12662#endif
12663 fprintf (stream, _("\
12b55ccc 12664 -n Do not optimize code alignment\n\
b3b91714
AM
12665 -q quieten some warnings\n"));
12666#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12667 fprintf (stream, _("\
a38cf1db 12668 -s ignored\n"));
b3b91714 12669#endif
d7f449c0
L
12670#if defined BFD64 && (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
12671 || defined (TE_PE) || defined (TE_PEP))
751d281c 12672 fprintf (stream, _("\
570561f7 12673 --32/--64/--x32 generate 32bit/64bit/x32 code\n"));
751d281c 12674#endif
b3b91714
AM
12675#ifdef SVR4_COMMENT_CHARS
12676 fprintf (stream, _("\
12677 --divide do not treat `/' as a comment character\n"));
a38cf1db
AM
12678#else
12679 fprintf (stream, _("\
b3b91714 12680 --divide ignored\n"));
4cc782b5 12681#endif
9103f4f4 12682 fprintf (stream, _("\
6305a203 12683 -march=CPU[,+EXTENSION...]\n\
8a2c8fef 12684 generate code for CPU and EXTENSION, CPU is one of:\n"));
1ded5609 12685 show_arch (stream, 0, 1);
8a2c8fef
L
12686 fprintf (stream, _("\
12687 EXTENSION is combination of:\n"));
1ded5609 12688 show_arch (stream, 1, 0);
6305a203 12689 fprintf (stream, _("\
8a2c8fef 12690 -mtune=CPU optimize for CPU, CPU is one of:\n"));
1ded5609 12691 show_arch (stream, 0, 0);
ba104c83 12692 fprintf (stream, _("\
c0f3af97
L
12693 -msse2avx encode SSE instructions with VEX prefix\n"));
12694 fprintf (stream, _("\
7c5c05ef 12695 -msse-check=[none|error|warning] (default: warning)\n\
daf50ae7
L
12696 check SSE instructions\n"));
12697 fprintf (stream, _("\
7c5c05ef 12698 -moperand-check=[none|error|warning] (default: warning)\n\
7bab8ab5
JB
12699 check operand combinations for validity\n"));
12700 fprintf (stream, _("\
7c5c05ef
L
12701 -mavxscalar=[128|256] (default: 128)\n\
12702 encode scalar AVX instructions with specific vector\n\
539f890d
L
12703 length\n"));
12704 fprintf (stream, _("\
03751133
L
12705 -mvexwig=[0|1] (default: 0)\n\
12706 encode VEX instructions with specific VEX.W value\n\
12707 for VEX.W bit ignored instructions\n"));
12708 fprintf (stream, _("\
7c5c05ef
L
12709 -mevexlig=[128|256|512] (default: 128)\n\
12710 encode scalar EVEX instructions with specific vector\n\
43234a1e
L
12711 length\n"));
12712 fprintf (stream, _("\
7c5c05ef
L
12713 -mevexwig=[0|1] (default: 0)\n\
12714 encode EVEX instructions with specific EVEX.W value\n\
43234a1e
L
12715 for EVEX.W bit ignored instructions\n"));
12716 fprintf (stream, _("\
7c5c05ef 12717 -mevexrcig=[rne|rd|ru|rz] (default: rne)\n\
d3d3c6db
IT
12718 encode EVEX instructions with specific EVEX.RC value\n\
12719 for SAE-only ignored instructions\n"));
12720 fprintf (stream, _("\
7c5c05ef
L
12721 -mmnemonic=[att|intel] "));
12722 if (SYSV386_COMPAT)
12723 fprintf (stream, _("(default: att)\n"));
12724 else
12725 fprintf (stream, _("(default: intel)\n"));
12726 fprintf (stream, _("\
12727 use AT&T/Intel mnemonic\n"));
ba104c83 12728 fprintf (stream, _("\
7c5c05ef
L
12729 -msyntax=[att|intel] (default: att)\n\
12730 use AT&T/Intel syntax\n"));
ba104c83
L
12731 fprintf (stream, _("\
12732 -mindex-reg support pseudo index registers\n"));
12733 fprintf (stream, _("\
12734 -mnaked-reg don't require `%%' prefix for registers\n"));
12735 fprintf (stream, _("\
7e8b059b 12736 -madd-bnd-prefix add BND prefix for all valid branches\n"));
b4a3a7b4 12737#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8dcea932
L
12738 fprintf (stream, _("\
12739 -mshared disable branch optimization for shared code\n"));
b4a3a7b4
L
12740 fprintf (stream, _("\
12741 -mx86-used-note=[no|yes] "));
12742 if (DEFAULT_X86_USED_NOTE)
12743 fprintf (stream, _("(default: yes)\n"));
12744 else
12745 fprintf (stream, _("(default: no)\n"));
12746 fprintf (stream, _("\
12747 generate x86 used ISA and feature properties\n"));
12748#endif
12749#if defined (TE_PE) || defined (TE_PEP)
167ad85b
TG
12750 fprintf (stream, _("\
12751 -mbig-obj generate big object files\n"));
12752#endif
d022bddd 12753 fprintf (stream, _("\
7c5c05ef 12754 -momit-lock-prefix=[no|yes] (default: no)\n\
d022bddd 12755 strip all lock prefixes\n"));
5db04b09 12756 fprintf (stream, _("\
7c5c05ef 12757 -mfence-as-lock-add=[no|yes] (default: no)\n\
e4e00185
AS
12758 encode lfence, mfence and sfence as\n\
12759 lock addl $0x0, (%%{re}sp)\n"));
12760 fprintf (stream, _("\
7c5c05ef
L
12761 -mrelax-relocations=[no|yes] "));
12762 if (DEFAULT_GENERATE_X86_RELAX_RELOCATIONS)
12763 fprintf (stream, _("(default: yes)\n"));
12764 else
12765 fprintf (stream, _("(default: no)\n"));
12766 fprintf (stream, _("\
0cb4071e
L
12767 generate relax relocations\n"));
12768 fprintf (stream, _("\
e379e5f3
L
12769 -malign-branch-boundary=NUM (default: 0)\n\
12770 align branches within NUM byte boundary\n"));
12771 fprintf (stream, _("\
12772 -malign-branch=TYPE[+TYPE...] (default: jcc+fused+jmp)\n\
12773 TYPE is combination of jcc, fused, jmp, call, ret,\n\
12774 indirect\n\
12775 specify types of branches to align\n"));
12776 fprintf (stream, _("\
12777 -malign-branch-prefix-size=NUM (default: 5)\n\
12778 align branches with NUM prefixes per instruction\n"));
12779 fprintf (stream, _("\
76cf450b
L
12780 -mbranches-within-32B-boundaries\n\
12781 align branches within 32 byte boundary\n"));
12782 fprintf (stream, _("\
7c5c05ef 12783 -mamd64 accept only AMD64 ISA [default]\n"));
5db04b09
L
12784 fprintf (stream, _("\
12785 -mintel64 accept only Intel64 ISA\n"));
252b5132
RH
12786}
12787
3e73aa7c 12788#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
321098a5 12789 || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) \
e57f8c65 12790 || defined (TE_PE) || defined (TE_PEP) || defined (OBJ_MACH_O))
252b5132
RH
12791
12792/* Pick the target format to use. */
12793
47926f60 12794const char *
e3bb37b5 12795i386_target_format (void)
252b5132 12796{
351f65ca
L
12797 if (!strncmp (default_arch, "x86_64", 6))
12798 {
12799 update_code_flag (CODE_64BIT, 1);
12800 if (default_arch[6] == '\0')
7f56bc95 12801 x86_elf_abi = X86_64_ABI;
351f65ca 12802 else
7f56bc95 12803 x86_elf_abi = X86_64_X32_ABI;
351f65ca 12804 }
3e73aa7c 12805 else if (!strcmp (default_arch, "i386"))
78f12dd3 12806 update_code_flag (CODE_32BIT, 1);
5197d474
L
12807 else if (!strcmp (default_arch, "iamcu"))
12808 {
12809 update_code_flag (CODE_32BIT, 1);
12810 if (cpu_arch_isa == PROCESSOR_UNKNOWN)
12811 {
12812 static const i386_cpu_flags iamcu_flags = CPU_IAMCU_FLAGS;
12813 cpu_arch_name = "iamcu";
12814 cpu_sub_arch_name = NULL;
12815 cpu_arch_flags = iamcu_flags;
12816 cpu_arch_isa = PROCESSOR_IAMCU;
12817 cpu_arch_isa_flags = iamcu_flags;
12818 if (!cpu_arch_tune_set)
12819 {
12820 cpu_arch_tune = cpu_arch_isa;
12821 cpu_arch_tune_flags = cpu_arch_isa_flags;
12822 }
12823 }
8d471ec1 12824 else if (cpu_arch_isa != PROCESSOR_IAMCU)
5197d474
L
12825 as_fatal (_("Intel MCU doesn't support `%s' architecture"),
12826 cpu_arch_name);
12827 }
3e73aa7c 12828 else
2b5d6a91 12829 as_fatal (_("unknown architecture"));
89507696
JB
12830
12831 if (cpu_flags_all_zero (&cpu_arch_isa_flags))
12832 cpu_arch_isa_flags = cpu_arch[flag_code == CODE_64BIT].flags;
12833 if (cpu_flags_all_zero (&cpu_arch_tune_flags))
12834 cpu_arch_tune_flags = cpu_arch[flag_code == CODE_64BIT].flags;
12835
252b5132
RH
12836 switch (OUTPUT_FLAVOR)
12837 {
9384f2ff 12838#if defined (OBJ_MAYBE_AOUT) || defined (OBJ_AOUT)
4c63da97 12839 case bfd_target_aout_flavour:
47926f60 12840 return AOUT_TARGET_FORMAT;
4c63da97 12841#endif
9384f2ff
AM
12842#if defined (OBJ_MAYBE_COFF) || defined (OBJ_COFF)
12843# if defined (TE_PE) || defined (TE_PEP)
12844 case bfd_target_coff_flavour:
167ad85b
TG
12845 if (flag_code == CODE_64BIT)
12846 return use_big_obj ? "pe-bigobj-x86-64" : "pe-x86-64";
12847 else
12848 return "pe-i386";
9384f2ff 12849# elif defined (TE_GO32)
0561d57c
JK
12850 case bfd_target_coff_flavour:
12851 return "coff-go32";
9384f2ff 12852# else
252b5132
RH
12853 case bfd_target_coff_flavour:
12854 return "coff-i386";
9384f2ff 12855# endif
4c63da97 12856#endif
3e73aa7c 12857#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
252b5132 12858 case bfd_target_elf_flavour:
3e73aa7c 12859 {
351f65ca
L
12860 const char *format;
12861
12862 switch (x86_elf_abi)
4fa24527 12863 {
351f65ca
L
12864 default:
12865 format = ELF_TARGET_FORMAT;
e379e5f3
L
12866#ifndef TE_SOLARIS
12867 tls_get_addr = "___tls_get_addr";
12868#endif
351f65ca 12869 break;
7f56bc95 12870 case X86_64_ABI:
351f65ca 12871 use_rela_relocations = 1;
4fa24527 12872 object_64bit = 1;
e379e5f3
L
12873#ifndef TE_SOLARIS
12874 tls_get_addr = "__tls_get_addr";
12875#endif
351f65ca
L
12876 format = ELF_TARGET_FORMAT64;
12877 break;
7f56bc95 12878 case X86_64_X32_ABI:
4fa24527 12879 use_rela_relocations = 1;
351f65ca 12880 object_64bit = 1;
e379e5f3
L
12881#ifndef TE_SOLARIS
12882 tls_get_addr = "__tls_get_addr";
12883#endif
862be3fb 12884 disallow_64bit_reloc = 1;
351f65ca
L
12885 format = ELF_TARGET_FORMAT32;
12886 break;
4fa24527 12887 }
3632d14b 12888 if (cpu_arch_isa == PROCESSOR_L1OM)
8a9036a4 12889 {
7f56bc95 12890 if (x86_elf_abi != X86_64_ABI)
8a9036a4
L
12891 as_fatal (_("Intel L1OM is 64bit only"));
12892 return ELF_TARGET_L1OM_FORMAT;
12893 }
b49f93f6 12894 else if (cpu_arch_isa == PROCESSOR_K1OM)
7a9068fe
L
12895 {
12896 if (x86_elf_abi != X86_64_ABI)
12897 as_fatal (_("Intel K1OM is 64bit only"));
12898 return ELF_TARGET_K1OM_FORMAT;
12899 }
81486035
L
12900 else if (cpu_arch_isa == PROCESSOR_IAMCU)
12901 {
12902 if (x86_elf_abi != I386_ABI)
12903 as_fatal (_("Intel MCU is 32bit only"));
12904 return ELF_TARGET_IAMCU_FORMAT;
12905 }
8a9036a4 12906 else
351f65ca 12907 return format;
3e73aa7c 12908 }
e57f8c65
TG
12909#endif
12910#if defined (OBJ_MACH_O)
12911 case bfd_target_mach_o_flavour:
d382c579
TG
12912 if (flag_code == CODE_64BIT)
12913 {
12914 use_rela_relocations = 1;
12915 object_64bit = 1;
12916 return "mach-o-x86-64";
12917 }
12918 else
12919 return "mach-o-i386";
4c63da97 12920#endif
252b5132
RH
12921 default:
12922 abort ();
12923 return NULL;
12924 }
12925}
12926
47926f60 12927#endif /* OBJ_MAYBE_ more than one */
252b5132 12928\f
252b5132 12929symbolS *
7016a5d5 12930md_undefined_symbol (char *name)
252b5132 12931{
18dc2407
ILT
12932 if (name[0] == GLOBAL_OFFSET_TABLE_NAME[0]
12933 && name[1] == GLOBAL_OFFSET_TABLE_NAME[1]
12934 && name[2] == GLOBAL_OFFSET_TABLE_NAME[2]
12935 && strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
24eab124
AM
12936 {
12937 if (!GOT_symbol)
12938 {
12939 if (symbol_find (name))
12940 as_bad (_("GOT already in symbol table"));
12941 GOT_symbol = symbol_new (name, undefined_section,
12942 (valueT) 0, &zero_address_frag);
12943 };
12944 return GOT_symbol;
12945 }
252b5132
RH
12946 return 0;
12947}
12948
12949/* Round up a section size to the appropriate boundary. */
47926f60 12950
252b5132 12951valueT
7016a5d5 12952md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
252b5132 12953{
4c63da97
AM
12954#if (defined (OBJ_AOUT) || defined (OBJ_MAYBE_AOUT))
12955 if (OUTPUT_FLAVOR == bfd_target_aout_flavour)
12956 {
12957 /* For a.out, force the section size to be aligned. If we don't do
12958 this, BFD will align it for us, but it will not write out the
12959 final bytes of the section. This may be a bug in BFD, but it is
12960 easier to fix it here since that is how the other a.out targets
12961 work. */
12962 int align;
12963
fd361982 12964 align = bfd_section_alignment (segment);
8d3842cd 12965 size = ((size + (1 << align) - 1) & (-((valueT) 1 << align)));
4c63da97 12966 }
252b5132
RH
12967#endif
12968
12969 return size;
12970}
12971
12972/* On the i386, PC-relative offsets are relative to the start of the
12973 next instruction. That is, the address of the offset, plus its
12974 size, since the offset is always the last part of the insn. */
12975
12976long
e3bb37b5 12977md_pcrel_from (fixS *fixP)
252b5132
RH
12978{
12979 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
12980}
12981
12982#ifndef I386COFF
12983
12984static void
e3bb37b5 12985s_bss (int ignore ATTRIBUTE_UNUSED)
252b5132 12986{
29b0f896 12987 int temp;
252b5132 12988
8a75718c
JB
12989#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
12990 if (IS_ELF)
12991 obj_elf_section_change_hook ();
12992#endif
252b5132
RH
12993 temp = get_absolute_expression ();
12994 subseg_set (bss_section, (subsegT) temp);
12995 demand_empty_rest_of_line ();
12996}
12997
12998#endif
12999
e379e5f3
L
13000/* Remember constant directive. */
13001
13002void
13003i386_cons_align (int ignore ATTRIBUTE_UNUSED)
13004{
13005 if (last_insn.kind != last_insn_directive
13006 && (bfd_section_flags (now_seg) & SEC_CODE))
13007 {
13008 last_insn.seg = now_seg;
13009 last_insn.kind = last_insn_directive;
13010 last_insn.name = "constant directive";
13011 last_insn.file = as_where (&last_insn.line);
13012 }
13013}
13014
252b5132 13015void
e3bb37b5 13016i386_validate_fix (fixS *fixp)
252b5132 13017{
02a86693 13018 if (fixp->fx_subsy)
252b5132 13019 {
02a86693 13020 if (fixp->fx_subsy == GOT_symbol)
23df1078 13021 {
02a86693
L
13022 if (fixp->fx_r_type == BFD_RELOC_32_PCREL)
13023 {
13024 if (!object_64bit)
13025 abort ();
13026#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13027 if (fixp->fx_tcbit2)
56ceb5b5
L
13028 fixp->fx_r_type = (fixp->fx_tcbit
13029 ? BFD_RELOC_X86_64_REX_GOTPCRELX
13030 : BFD_RELOC_X86_64_GOTPCRELX);
02a86693
L
13031 else
13032#endif
13033 fixp->fx_r_type = BFD_RELOC_X86_64_GOTPCREL;
13034 }
d6ab8113 13035 else
02a86693
L
13036 {
13037 if (!object_64bit)
13038 fixp->fx_r_type = BFD_RELOC_386_GOTOFF;
13039 else
13040 fixp->fx_r_type = BFD_RELOC_X86_64_GOTOFF64;
13041 }
13042 fixp->fx_subsy = 0;
23df1078 13043 }
252b5132 13044 }
02a86693
L
13045#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13046 else if (!object_64bit)
13047 {
13048 if (fixp->fx_r_type == BFD_RELOC_386_GOT32
13049 && fixp->fx_tcbit2)
13050 fixp->fx_r_type = BFD_RELOC_386_GOT32X;
13051 }
13052#endif
252b5132
RH
13053}
13054
252b5132 13055arelent *
7016a5d5 13056tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
13057{
13058 arelent *rel;
13059 bfd_reloc_code_real_type code;
13060
13061 switch (fixp->fx_r_type)
13062 {
8ce3d284 13063#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
8fd4256d
L
13064 case BFD_RELOC_SIZE32:
13065 case BFD_RELOC_SIZE64:
13066 if (S_IS_DEFINED (fixp->fx_addsy)
13067 && !S_IS_EXTERNAL (fixp->fx_addsy))
13068 {
13069 /* Resolve size relocation against local symbol to size of
13070 the symbol plus addend. */
13071 valueT value = S_GET_SIZE (fixp->fx_addsy) + fixp->fx_offset;
13072 if (fixp->fx_r_type == BFD_RELOC_SIZE32
13073 && !fits_in_unsigned_long (value))
13074 as_bad_where (fixp->fx_file, fixp->fx_line,
13075 _("symbol size computation overflow"));
13076 fixp->fx_addsy = NULL;
13077 fixp->fx_subsy = NULL;
13078 md_apply_fix (fixp, (valueT *) &value, NULL);
13079 return NULL;
13080 }
8ce3d284 13081#endif
1a0670f3 13082 /* Fall through. */
8fd4256d 13083
3e73aa7c
JH
13084 case BFD_RELOC_X86_64_PLT32:
13085 case BFD_RELOC_X86_64_GOT32:
13086 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13087 case BFD_RELOC_X86_64_GOTPCRELX:
13088 case BFD_RELOC_X86_64_REX_GOTPCRELX:
252b5132
RH
13089 case BFD_RELOC_386_PLT32:
13090 case BFD_RELOC_386_GOT32:
02a86693 13091 case BFD_RELOC_386_GOT32X:
252b5132
RH
13092 case BFD_RELOC_386_GOTOFF:
13093 case BFD_RELOC_386_GOTPC:
13ae64f3
JJ
13094 case BFD_RELOC_386_TLS_GD:
13095 case BFD_RELOC_386_TLS_LDM:
13096 case BFD_RELOC_386_TLS_LDO_32:
13097 case BFD_RELOC_386_TLS_IE_32:
37e55690
JJ
13098 case BFD_RELOC_386_TLS_IE:
13099 case BFD_RELOC_386_TLS_GOTIE:
13ae64f3
JJ
13100 case BFD_RELOC_386_TLS_LE_32:
13101 case BFD_RELOC_386_TLS_LE:
67a4f2b7
AO
13102 case BFD_RELOC_386_TLS_GOTDESC:
13103 case BFD_RELOC_386_TLS_DESC_CALL:
bffbf940
JJ
13104 case BFD_RELOC_X86_64_TLSGD:
13105 case BFD_RELOC_X86_64_TLSLD:
13106 case BFD_RELOC_X86_64_DTPOFF32:
d6ab8113 13107 case BFD_RELOC_X86_64_DTPOFF64:
bffbf940
JJ
13108 case BFD_RELOC_X86_64_GOTTPOFF:
13109 case BFD_RELOC_X86_64_TPOFF32:
d6ab8113
JB
13110 case BFD_RELOC_X86_64_TPOFF64:
13111 case BFD_RELOC_X86_64_GOTOFF64:
13112 case BFD_RELOC_X86_64_GOTPC32:
7b81dfbb
AJ
13113 case BFD_RELOC_X86_64_GOT64:
13114 case BFD_RELOC_X86_64_GOTPCREL64:
13115 case BFD_RELOC_X86_64_GOTPC64:
13116 case BFD_RELOC_X86_64_GOTPLT64:
13117 case BFD_RELOC_X86_64_PLTOFF64:
67a4f2b7
AO
13118 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13119 case BFD_RELOC_X86_64_TLSDESC_CALL:
252b5132
RH
13120 case BFD_RELOC_RVA:
13121 case BFD_RELOC_VTABLE_ENTRY:
13122 case BFD_RELOC_VTABLE_INHERIT:
6482c264
NC
13123#ifdef TE_PE
13124 case BFD_RELOC_32_SECREL:
13125#endif
252b5132
RH
13126 code = fixp->fx_r_type;
13127 break;
dbbaec26
L
13128 case BFD_RELOC_X86_64_32S:
13129 if (!fixp->fx_pcrel)
13130 {
13131 /* Don't turn BFD_RELOC_X86_64_32S into BFD_RELOC_32. */
13132 code = fixp->fx_r_type;
13133 break;
13134 }
1a0670f3 13135 /* Fall through. */
252b5132 13136 default:
93382f6d 13137 if (fixp->fx_pcrel)
252b5132 13138 {
93382f6d
AM
13139 switch (fixp->fx_size)
13140 {
13141 default:
b091f402
AM
13142 as_bad_where (fixp->fx_file, fixp->fx_line,
13143 _("can not do %d byte pc-relative relocation"),
13144 fixp->fx_size);
93382f6d
AM
13145 code = BFD_RELOC_32_PCREL;
13146 break;
13147 case 1: code = BFD_RELOC_8_PCREL; break;
13148 case 2: code = BFD_RELOC_16_PCREL; break;
d258b828 13149 case 4: code = BFD_RELOC_32_PCREL; break;
d6ab8113
JB
13150#ifdef BFD64
13151 case 8: code = BFD_RELOC_64_PCREL; break;
13152#endif
93382f6d
AM
13153 }
13154 }
13155 else
13156 {
13157 switch (fixp->fx_size)
13158 {
13159 default:
b091f402
AM
13160 as_bad_where (fixp->fx_file, fixp->fx_line,
13161 _("can not do %d byte relocation"),
13162 fixp->fx_size);
93382f6d
AM
13163 code = BFD_RELOC_32;
13164 break;
13165 case 1: code = BFD_RELOC_8; break;
13166 case 2: code = BFD_RELOC_16; break;
13167 case 4: code = BFD_RELOC_32; break;
937149dd 13168#ifdef BFD64
3e73aa7c 13169 case 8: code = BFD_RELOC_64; break;
937149dd 13170#endif
93382f6d 13171 }
252b5132
RH
13172 }
13173 break;
13174 }
252b5132 13175
d182319b
JB
13176 if ((code == BFD_RELOC_32
13177 || code == BFD_RELOC_32_PCREL
13178 || code == BFD_RELOC_X86_64_32S)
252b5132
RH
13179 && GOT_symbol
13180 && fixp->fx_addsy == GOT_symbol)
3e73aa7c 13181 {
4fa24527 13182 if (!object_64bit)
d6ab8113
JB
13183 code = BFD_RELOC_386_GOTPC;
13184 else
13185 code = BFD_RELOC_X86_64_GOTPC32;
3e73aa7c 13186 }
7b81dfbb
AJ
13187 if ((code == BFD_RELOC_64 || code == BFD_RELOC_64_PCREL)
13188 && GOT_symbol
13189 && fixp->fx_addsy == GOT_symbol)
13190 {
13191 code = BFD_RELOC_X86_64_GOTPC64;
13192 }
252b5132 13193
add39d23
TS
13194 rel = XNEW (arelent);
13195 rel->sym_ptr_ptr = XNEW (asymbol *);
49309057 13196 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13197
13198 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
c87db184 13199
3e73aa7c
JH
13200 if (!use_rela_relocations)
13201 {
13202 /* HACK: Since i386 ELF uses Rel instead of Rela, encode the
13203 vtable entry to be used in the relocation's section offset. */
13204 if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
13205 rel->address = fixp->fx_offset;
fbeb56a4
DK
13206#if defined (OBJ_COFF) && defined (TE_PE)
13207 else if (fixp->fx_addsy && S_IS_WEAK (fixp->fx_addsy))
13208 rel->addend = fixp->fx_addnumber - (S_GET_VALUE (fixp->fx_addsy) * 2);
13209 else
13210#endif
c6682705 13211 rel->addend = 0;
3e73aa7c
JH
13212 }
13213 /* Use the rela in 64bit mode. */
252b5132 13214 else
3e73aa7c 13215 {
862be3fb
L
13216 if (disallow_64bit_reloc)
13217 switch (code)
13218 {
862be3fb
L
13219 case BFD_RELOC_X86_64_DTPOFF64:
13220 case BFD_RELOC_X86_64_TPOFF64:
13221 case BFD_RELOC_64_PCREL:
13222 case BFD_RELOC_X86_64_GOTOFF64:
13223 case BFD_RELOC_X86_64_GOT64:
13224 case BFD_RELOC_X86_64_GOTPCREL64:
13225 case BFD_RELOC_X86_64_GOTPC64:
13226 case BFD_RELOC_X86_64_GOTPLT64:
13227 case BFD_RELOC_X86_64_PLTOFF64:
13228 as_bad_where (fixp->fx_file, fixp->fx_line,
13229 _("cannot represent relocation type %s in x32 mode"),
13230 bfd_get_reloc_code_name (code));
13231 break;
13232 default:
13233 break;
13234 }
13235
062cd5e7
AS
13236 if (!fixp->fx_pcrel)
13237 rel->addend = fixp->fx_offset;
13238 else
13239 switch (code)
13240 {
13241 case BFD_RELOC_X86_64_PLT32:
13242 case BFD_RELOC_X86_64_GOT32:
13243 case BFD_RELOC_X86_64_GOTPCREL:
56ceb5b5
L
13244 case BFD_RELOC_X86_64_GOTPCRELX:
13245 case BFD_RELOC_X86_64_REX_GOTPCRELX:
bffbf940
JJ
13246 case BFD_RELOC_X86_64_TLSGD:
13247 case BFD_RELOC_X86_64_TLSLD:
13248 case BFD_RELOC_X86_64_GOTTPOFF:
67a4f2b7
AO
13249 case BFD_RELOC_X86_64_GOTPC32_TLSDESC:
13250 case BFD_RELOC_X86_64_TLSDESC_CALL:
062cd5e7
AS
13251 rel->addend = fixp->fx_offset - fixp->fx_size;
13252 break;
13253 default:
13254 rel->addend = (section->vma
13255 - fixp->fx_size
13256 + fixp->fx_addnumber
13257 + md_pcrel_from (fixp));
13258 break;
13259 }
3e73aa7c
JH
13260 }
13261
252b5132
RH
13262 rel->howto = bfd_reloc_type_lookup (stdoutput, code);
13263 if (rel->howto == NULL)
13264 {
13265 as_bad_where (fixp->fx_file, fixp->fx_line,
d0b47220 13266 _("cannot represent relocation type %s"),
252b5132
RH
13267 bfd_get_reloc_code_name (code));
13268 /* Set howto to a garbage value so that we can keep going. */
13269 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
9c2799c2 13270 gas_assert (rel->howto != NULL);
252b5132
RH
13271 }
13272
13273 return rel;
13274}
13275
ee86248c 13276#include "tc-i386-intel.c"
54cfded0 13277
a60de03c
JB
13278void
13279tc_x86_parse_to_dw2regnum (expressionS *exp)
54cfded0 13280{
a60de03c
JB
13281 int saved_naked_reg;
13282 char saved_register_dot;
54cfded0 13283
a60de03c
JB
13284 saved_naked_reg = allow_naked_reg;
13285 allow_naked_reg = 1;
13286 saved_register_dot = register_chars['.'];
13287 register_chars['.'] = '.';
13288 allow_pseudo_reg = 1;
13289 expression_and_evaluate (exp);
13290 allow_pseudo_reg = 0;
13291 register_chars['.'] = saved_register_dot;
13292 allow_naked_reg = saved_naked_reg;
13293
e96d56a1 13294 if (exp->X_op == O_register && exp->X_add_number >= 0)
54cfded0 13295 {
a60de03c
JB
13296 if ((addressT) exp->X_add_number < i386_regtab_size)
13297 {
13298 exp->X_op = O_constant;
13299 exp->X_add_number = i386_regtab[exp->X_add_number]
13300 .dw2_regnum[flag_code >> 1];
13301 }
13302 else
13303 exp->X_op = O_illegal;
54cfded0 13304 }
54cfded0
AM
13305}
13306
13307void
13308tc_x86_frame_initial_instructions (void)
13309{
a60de03c
JB
13310 static unsigned int sp_regno[2];
13311
13312 if (!sp_regno[flag_code >> 1])
13313 {
13314 char *saved_input = input_line_pointer;
13315 char sp[][4] = {"esp", "rsp"};
13316 expressionS exp;
a4447b93 13317
a60de03c
JB
13318 input_line_pointer = sp[flag_code >> 1];
13319 tc_x86_parse_to_dw2regnum (&exp);
9c2799c2 13320 gas_assert (exp.X_op == O_constant);
a60de03c
JB
13321 sp_regno[flag_code >> 1] = exp.X_add_number;
13322 input_line_pointer = saved_input;
13323 }
a4447b93 13324
61ff971f
L
13325 cfi_add_CFA_def_cfa (sp_regno[flag_code >> 1], -x86_cie_data_alignment);
13326 cfi_add_CFA_offset (x86_dwarf2_return_column, x86_cie_data_alignment);
54cfded0 13327}
d2b2c203 13328
d7921315
L
13329int
13330x86_dwarf2_addr_size (void)
13331{
13332#if defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)
13333 if (x86_elf_abi == X86_64_X32_ABI)
13334 return 4;
13335#endif
13336 return bfd_arch_bits_per_address (stdoutput) / 8;
13337}
13338
d2b2c203
DJ
13339int
13340i386_elf_section_type (const char *str, size_t len)
13341{
13342 if (flag_code == CODE_64BIT
13343 && len == sizeof ("unwind") - 1
13344 && strncmp (str, "unwind", 6) == 0)
13345 return SHT_X86_64_UNWIND;
13346
13347 return -1;
13348}
bb41ade5 13349
ad5fec3b
EB
13350#ifdef TE_SOLARIS
13351void
13352i386_solaris_fix_up_eh_frame (segT sec)
13353{
13354 if (flag_code == CODE_64BIT)
13355 elf_section_type (sec) = SHT_X86_64_UNWIND;
13356}
13357#endif
13358
bb41ade5
AM
13359#ifdef TE_PE
13360void
13361tc_pe_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
13362{
91d6fa6a 13363 expressionS exp;
bb41ade5 13364
91d6fa6a
NC
13365 exp.X_op = O_secrel;
13366 exp.X_add_symbol = symbol;
13367 exp.X_add_number = 0;
13368 emit_expr (&exp, size);
bb41ade5
AM
13369}
13370#endif
3b22753a
L
13371
13372#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13373/* For ELF on x86-64, add support for SHF_X86_64_LARGE. */
13374
01e1a5bc 13375bfd_vma
6d4af3c2 13376x86_64_section_letter (int letter, const char **ptr_msg)
3b22753a
L
13377{
13378 if (flag_code == CODE_64BIT)
13379 {
13380 if (letter == 'l')
13381 return SHF_X86_64_LARGE;
13382
8f3bae45 13383 *ptr_msg = _("bad .section directive: want a,l,w,x,M,S,G,T in string");
64e74474 13384 }
3b22753a 13385 else
8f3bae45 13386 *ptr_msg = _("bad .section directive: want a,w,x,M,S,G,T in string");
3b22753a
L
13387 return -1;
13388}
13389
01e1a5bc 13390bfd_vma
3b22753a
L
13391x86_64_section_word (char *str, size_t len)
13392{
8620418b 13393 if (len == 5 && flag_code == CODE_64BIT && CONST_STRNEQ (str, "large"))
3b22753a
L
13394 return SHF_X86_64_LARGE;
13395
13396 return -1;
13397}
13398
13399static void
13400handle_large_common (int small ATTRIBUTE_UNUSED)
13401{
13402 if (flag_code != CODE_64BIT)
13403 {
13404 s_comm_internal (0, elf_common_parse);
13405 as_warn (_(".largecomm supported only in 64bit mode, producing .comm"));
13406 }
13407 else
13408 {
13409 static segT lbss_section;
13410 asection *saved_com_section_ptr = elf_com_section_ptr;
13411 asection *saved_bss_section = bss_section;
13412
13413 if (lbss_section == NULL)
13414 {
13415 flagword applicable;
13416 segT seg = now_seg;
13417 subsegT subseg = now_subseg;
13418
13419 /* The .lbss section is for local .largecomm symbols. */
13420 lbss_section = subseg_new (".lbss", 0);
13421 applicable = bfd_applicable_section_flags (stdoutput);
fd361982 13422 bfd_set_section_flags (lbss_section, applicable & SEC_ALLOC);
3b22753a
L
13423 seg_info (lbss_section)->bss = 1;
13424
13425 subseg_set (seg, subseg);
13426 }
13427
13428 elf_com_section_ptr = &_bfd_elf_large_com_section;
13429 bss_section = lbss_section;
13430
13431 s_comm_internal (0, elf_common_parse);
13432
13433 elf_com_section_ptr = saved_com_section_ptr;
13434 bss_section = saved_bss_section;
13435 }
13436}
13437#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
This page took 2.423923 seconds and 4 git commands to generate.