Commit | Line | Data |
---|---|---|
252b5132 | 1 | /* tc-i386.h -- Header file for tc-i386.c |
f7e42eb4 | 2 | Copyright 1989, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, |
7be1c489 | 3 | 2001, 2002, 2003, 2004, 2005 |
f7e42eb4 | 4 | Free Software Foundation, Inc. |
252b5132 RH |
5 | |
6 | This file is part of GAS, the GNU Assembler. | |
7 | ||
8 | GAS is free software; you can redistribute it and/or modify | |
9 | it under the terms of the GNU General Public License as published by | |
10 | the Free Software Foundation; either version 2, or (at your option) | |
11 | any later version. | |
12 | ||
13 | GAS is distributed in the hope that it will be useful, | |
14 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | GNU General Public License for more details. | |
17 | ||
18 | You should have received a copy of the GNU General Public License | |
19 | along with GAS; see the file COPYING. If not, write to the Free | |
4b4da160 NC |
20 | Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA |
21 | 02110-1301, USA. */ | |
252b5132 RH |
22 | |
23 | #ifndef TC_I386 | |
24 | #define TC_I386 1 | |
25 | ||
252b5132 | 26 | struct fix; |
252b5132 RH |
27 | |
28 | #define TARGET_BYTES_BIG_ENDIAN 0 | |
29 | ||
252b5132 | 30 | #define TARGET_ARCH bfd_arch_i386 |
b9d79e03 | 31 | #define TARGET_MACH (i386_mach ()) |
b7c92712 | 32 | extern unsigned long i386_mach (void); |
252b5132 | 33 | |
cac5b87b DB |
34 | #ifdef TE_FreeBSD |
35 | #define AOUT_TARGET_FORMAT "a.out-i386-freebsd" | |
36 | #endif | |
252b5132 | 37 | #ifdef TE_NetBSD |
4c63da97 | 38 | #define AOUT_TARGET_FORMAT "a.out-i386-netbsd" |
252b5132 RH |
39 | #endif |
40 | #ifdef TE_386BSD | |
4c63da97 | 41 | #define AOUT_TARGET_FORMAT "a.out-i386-bsd" |
252b5132 RH |
42 | #endif |
43 | #ifdef TE_LINUX | |
4c63da97 | 44 | #define AOUT_TARGET_FORMAT "a.out-i386-linux" |
252b5132 RH |
45 | #endif |
46 | #ifdef TE_Mach | |
4c63da97 | 47 | #define AOUT_TARGET_FORMAT "a.out-mach3" |
252b5132 RH |
48 | #endif |
49 | #ifdef TE_DYNIX | |
4c63da97 | 50 | #define AOUT_TARGET_FORMAT "a.out-i386-dynix" |
252b5132 | 51 | #endif |
4c63da97 AM |
52 | #ifndef AOUT_TARGET_FORMAT |
53 | #define AOUT_TARGET_FORMAT "a.out-i386" | |
252b5132 | 54 | #endif |
252b5132 | 55 | |
4ada7262 DB |
56 | #ifdef TE_FreeBSD |
57 | #define ELF_TARGET_FORMAT "elf32-i386-freebsd" | |
eac338cf PB |
58 | #elif defined (TE_VXWORKS) |
59 | #define ELF_TARGET_FORMAT "elf32-i386-vxworks" | |
4ada7262 | 60 | #endif |
eac338cf | 61 | |
4ada7262 DB |
62 | #ifndef ELF_TARGET_FORMAT |
63 | #define ELF_TARGET_FORMAT "elf32-i386" | |
64 | #endif | |
65 | ||
3e73aa7c JH |
66 | #if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \ |
67 | || defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) | |
4c63da97 AM |
68 | extern const char *i386_target_format PARAMS ((void)); |
69 | #define TARGET_FORMAT i386_target_format () | |
70 | #else | |
252b5132 | 71 | #ifdef OBJ_ELF |
4ada7262 | 72 | #define TARGET_FORMAT ELF_TARGET_FORMAT |
252b5132 | 73 | #endif |
4c63da97 AM |
74 | #ifdef OBJ_AOUT |
75 | #define TARGET_FORMAT AOUT_TARGET_FORMAT | |
252b5132 RH |
76 | #endif |
77 | #endif | |
78 | ||
a847613f AM |
79 | #if (defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF)) |
80 | #define md_end i386_elf_emit_arch_note | |
81 | extern void i386_elf_emit_arch_note PARAMS ((void)); | |
82 | #endif | |
83 | ||
18e1d487 AM |
84 | #define SUB_SEGMENT_ALIGN(SEG, FRCHAIN) 0 |
85 | ||
6088b00e | 86 | #define LOCAL_LABELS_FB 1 |
252b5132 RH |
87 | |
88 | extern const char extra_symbol_chars[]; | |
89 | #define tc_symbol_chars extra_symbol_chars | |
90 | ||
b3b91714 AM |
91 | extern const char *i386_comment_chars; |
92 | #define tc_comment_chars i386_comment_chars | |
93 | ||
252b5132 RH |
94 | #define MAX_OPERANDS 3 /* max operands per insn */ |
95 | #define MAX_IMMEDIATE_OPERANDS 2/* max immediates per insn (lcall, ljmp) */ | |
96 | #define MAX_MEMORY_OPERANDS 2 /* max memory refs per insn (string ops) */ | |
97 | ||
98 | /* Prefixes will be emitted in the order defined below. | |
99 | WAIT_PREFIX must be the first prefix since FWAIT is really is an | |
4a4f25cf | 100 | instruction, and so must come before any prefixes. */ |
252b5132 RH |
101 | #define WAIT_PREFIX 0 |
102 | #define LOCKREP_PREFIX 1 | |
103 | #define ADDR_PREFIX 2 | |
104 | #define DATA_PREFIX 3 | |
105 | #define SEG_PREFIX 4 | |
3e73aa7c JH |
106 | #define REX_PREFIX 5 /* must come last. */ |
107 | #define MAX_PREFIXES 6 /* max prefixes per opcode */ | |
252b5132 RH |
108 | |
109 | /* we define the syntax here (modulo base,index,scale syntax) */ | |
110 | #define REGISTER_PREFIX '%' | |
111 | #define IMMEDIATE_PREFIX '$' | |
112 | #define ABSOLUTE_PREFIX '*' | |
113 | ||
114 | #define TWO_BYTE_OPCODE_ESCAPE 0x0f | |
115 | #define NOP_OPCODE (char) 0x90 | |
116 | ||
117 | /* register numbers */ | |
118 | #define EBP_REG_NUM 5 | |
119 | #define ESP_REG_NUM 4 | |
120 | ||
121 | /* modrm_byte.regmem for twobyte escape */ | |
122 | #define ESCAPE_TO_TWO_BYTE_ADDRESSING ESP_REG_NUM | |
123 | /* index_base_byte.index for no index register addressing */ | |
124 | #define NO_INDEX_REGISTER ESP_REG_NUM | |
125 | /* index_base_byte.base for no base register addressing */ | |
126 | #define NO_BASE_REGISTER EBP_REG_NUM | |
127 | #define NO_BASE_REGISTER_16 6 | |
128 | ||
129 | /* these are the instruction mnemonic suffixes. */ | |
252b5132 RH |
130 | #define WORD_MNEM_SUFFIX 'w' |
131 | #define BYTE_MNEM_SUFFIX 'b' | |
132 | #define SHORT_MNEM_SUFFIX 's' | |
133 | #define LONG_MNEM_SUFFIX 'l' | |
3e73aa7c | 134 | #define QWORD_MNEM_SUFFIX 'q' |
252b5132 RH |
135 | /* Intel Syntax */ |
136 | #define LONG_DOUBLE_MNEM_SUFFIX 'x' | |
252b5132 RH |
137 | |
138 | /* modrm.mode = REGMEM_FIELD_HAS_REG when a register is in there */ | |
139 | #define REGMEM_FIELD_HAS_REG 0x3/* always = 0x3 */ | |
140 | #define REGMEM_FIELD_HAS_MEM (~REGMEM_FIELD_HAS_REG) | |
141 | ||
142 | #define END_OF_INSN '\0' | |
143 | ||
252b5132 RH |
144 | typedef struct |
145 | { | |
146 | /* instruction name sans width suffix ("mov" for movl insns) */ | |
147 | char *name; | |
148 | ||
149 | /* how many operands */ | |
150 | unsigned int operands; | |
151 | ||
152 | /* base_opcode is the fundamental opcode byte without optional | |
153 | prefix(es). */ | |
154 | unsigned int base_opcode; | |
155 | ||
156 | /* extension_opcode is the 3 bit extension for group <n> insns. | |
157 | This field is also used to store the 8-bit opcode suffix for the | |
158 | AMD 3DNow! instructions. | |
159 | If this template has no extension opcode (the usual case) use None */ | |
160 | unsigned int extension_opcode; | |
4a4f25cf | 161 | #define None 0xffff /* If no extension_opcode is possible. */ |
252b5132 | 162 | |
e413e4e9 AM |
163 | /* cpu feature flags */ |
164 | unsigned int cpu_flags; | |
165 | #define Cpu086 0x1 /* Any old cpu will do, 0 does the same */ | |
166 | #define Cpu186 0x2 /* i186 or better required */ | |
167 | #define Cpu286 0x4 /* i286 or better required */ | |
168 | #define Cpu386 0x8 /* i386 or better required */ | |
169 | #define Cpu486 0x10 /* i486 or better required */ | |
170 | #define Cpu586 0x20 /* i585 or better required */ | |
171 | #define Cpu686 0x40 /* i686 or better required */ | |
6f8c0c4c JH |
172 | #define CpuP4 0x80 /* Pentium4 or better required */ |
173 | #define CpuK6 0x100 /* AMD K6 or better required*/ | |
174 | #define CpuAthlon 0x200 /* AMD Athlon or better required*/ | |
175 | #define CpuSledgehammer 0x400 /* Sledgehammer or better required */ | |
176 | #define CpuMMX 0x800 /* MMX support required */ | |
5c6af06e JB |
177 | #define CpuMMX2 0x1000 /* extended MMX support (with SSE or 3DNow!Ext) required */ |
178 | #define CpuSSE 0x2000 /* Streaming SIMD extensions required */ | |
179 | #define CpuSSE2 0x4000 /* Streaming SIMD extensions 2 required */ | |
180 | #define Cpu3dnow 0x8000 /* 3dnow! support required */ | |
181 | #define Cpu3dnowA 0x10000 /* 3dnow!Extensions support required */ | |
bf50992e L |
182 | #define CpuSSE3 0x20000 /* Streaming SIMD extensions 3 required */ |
183 | #define CpuPNI CpuSSE3 /* Prescott New Instructions required */ | |
5c6af06e | 184 | #define CpuPadLock 0x40000 /* VIA PadLock required */ |
30123838 | 185 | #define CpuSVME 0x80000 /* AMD Secure Virtual Machine Ext-s required */ |
90700ea2 | 186 | #define CpuVMX 0x100000 /* VMX Instructions required */ |
331d2d0d | 187 | #define CpuMNI 0x200000 /* Merom New Instructions required */ |
3e73aa7c JH |
188 | |
189 | /* These flags are set by gas depending on the flag_code. */ | |
190 | #define Cpu64 0x4000000 /* 64bit support required */ | |
191 | #define CpuNo64 0x8000000 /* Not supported in the 64bit mode */ | |
192 | ||
193 | /* The default value for unknown CPUs - enable all features to avoid problems. */ | |
30123838 | 194 | #define CpuUnknownFlags (Cpu086|Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686 \ |
90700ea2 | 195 | |CpuP4|CpuSledgehammer|CpuMMX|CpuMMX2|CpuSSE|CpuSSE2|CpuPNI|CpuVMX \ |
331d2d0d | 196 | |Cpu3dnow|Cpu3dnowA|CpuK6|CpuAthlon|CpuPadLock|CpuSVME|CpuMNI) |
e413e4e9 | 197 | |
252b5132 RH |
198 | /* the bits in opcode_modifier are used to generate the final opcode from |
199 | the base_opcode. These bits also are used to detect alternate forms of | |
200 | the same instruction */ | |
201 | unsigned int opcode_modifier; | |
202 | ||
203 | /* opcode_modifier bits: */ | |
204 | #define W 0x1 /* set if operands can be words or dwords | |
205 | encoded the canonical way */ | |
206 | #define D 0x2 /* D = 0 if Reg --> Regmem; | |
207 | D = 1 if Regmem --> Reg: MUST BE 0x2 */ | |
208 | #define Modrm 0x4 | |
252b5132 RH |
209 | #define FloatR 0x8 /* src/dest swap for floats: MUST BE 0x8 */ |
210 | #define ShortForm 0x10 /* register is in low 3 bits of opcode */ | |
211 | #define FloatMF 0x20 /* FP insn memory format bit, sized by 0x4 */ | |
4a4f25cf | 212 | #define Jump 0x40 /* special case for jump insns. */ |
252b5132 RH |
213 | #define JumpDword 0x80 /* call and jump */ |
214 | #define JumpByte 0x100 /* loop and jecxz */ | |
215 | #define JumpInterSegment 0x200 /* special case for intersegment leaps/calls */ | |
216 | #define FloatD 0x400 /* direction for float insns: MUST BE 0x400 */ | |
217 | #define Seg2ShortForm 0x800 /* encoding of load segment reg insns */ | |
4a4f25cf | 218 | #define Seg3ShortForm 0x1000 /* fs/gs segment register insns. */ |
252b5132 RH |
219 | #define Size16 0x2000 /* needs size prefix if in 32-bit mode */ |
220 | #define Size32 0x4000 /* needs size prefix if in 16-bit mode */ | |
3e73aa7c JH |
221 | #define Size64 0x8000 /* needs size prefix if in 16-bit mode */ |
222 | #define IgnoreSize 0x10000 /* instruction ignores operand size prefix */ | |
223 | #define DefaultSize 0x20000 /* default insn size depends on mode */ | |
224 | #define No_bSuf 0x40000 /* b suffix on instruction illegal */ | |
225 | #define No_wSuf 0x80000 /* w suffix on instruction illegal */ | |
226 | #define No_lSuf 0x100000 /* l suffix on instruction illegal */ | |
227 | #define No_sSuf 0x200000 /* s suffix on instruction illegal */ | |
228 | #define No_qSuf 0x400000 /* q suffix on instruction illegal */ | |
229 | #define No_xSuf 0x800000 /* x suffix on instruction illegal */ | |
230 | #define FWait 0x1000000 /* instruction needs FWAIT */ | |
231 | #define IsString 0x2000000 /* quick test for string instructions */ | |
232 | #define regKludge 0x4000000 /* fake an extra reg operand for clr, imul */ | |
233 | #define IsPrefix 0x8000000 /* opcode is a prefix */ | |
234 | #define ImmExt 0x10000000 /* instruction has extension in 8 bit imm */ | |
235 | #define NoRex64 0x20000000 /* instruction don't need Rex64 prefix. */ | |
236 | #define Rex64 0x40000000 /* instruction require Rex64 prefix. */ | |
237 | #define Ugh 0x80000000 /* deprecated fp insn, gets a warning */ | |
252b5132 RH |
238 | |
239 | /* operand_types[i] describes the type of operand i. This is made | |
240 | by OR'ing together all of the possible type masks. (e.g. | |
241 | 'operand_types[i] = Reg|Imm' specifies that operand i can be | |
e413e4e9 | 242 | either a register or an immediate operand. */ |
252b5132 | 243 | unsigned int operand_types[3]; |
e413e4e9 AM |
244 | |
245 | /* operand_types[i] bits */ | |
246 | /* register */ | |
247 | #define Reg8 0x1 /* 8 bit reg */ | |
248 | #define Reg16 0x2 /* 16 bit reg */ | |
249 | #define Reg32 0x4 /* 32 bit reg */ | |
3e73aa7c | 250 | #define Reg64 0x8 /* 64 bit reg */ |
e413e4e9 | 251 | /* immediate */ |
3e73aa7c JH |
252 | #define Imm8 0x10 /* 8 bit immediate */ |
253 | #define Imm8S 0x20 /* 8 bit immediate sign extended */ | |
254 | #define Imm16 0x40 /* 16 bit immediate */ | |
255 | #define Imm32 0x80 /* 32 bit immediate */ | |
256 | #define Imm32S 0x100 /* 32 bit immediate sign extended */ | |
257 | #define Imm64 0x200 /* 64 bit immediate */ | |
258 | #define Imm1 0x400 /* 1 bit immediate */ | |
e413e4e9 | 259 | /* memory */ |
3e73aa7c | 260 | #define BaseIndex 0x800 |
e413e4e9 AM |
261 | /* Disp8,16,32 are used in different ways, depending on the |
262 | instruction. For jumps, they specify the size of the PC relative | |
263 | displacement, for baseindex type instructions, they specify the | |
264 | size of the offset relative to the base register, and for memory | |
265 | offset instructions such as `mov 1234,%al' they specify the size of | |
266 | the offset relative to the segment base. */ | |
3e73aa7c JH |
267 | #define Disp8 0x1000 /* 8 bit displacement */ |
268 | #define Disp16 0x2000 /* 16 bit displacement */ | |
269 | #define Disp32 0x4000 /* 32 bit displacement */ | |
270 | #define Disp32S 0x8000 /* 32 bit signed displacement */ | |
271 | #define Disp64 0x10000 /* 64 bit displacement */ | |
e413e4e9 | 272 | /* specials */ |
3e73aa7c JH |
273 | #define InOutPortReg 0x20000 /* register to hold in/out port addr = dx */ |
274 | #define ShiftCount 0x40000 /* register to hold shift cound = cl */ | |
275 | #define Control 0x80000 /* Control register */ | |
276 | #define Debug 0x100000 /* Debug register */ | |
277 | #define Test 0x200000 /* Test register */ | |
278 | #define FloatReg 0x400000 /* Float register */ | |
279 | #define FloatAcc 0x800000 /* Float stack top %st(0) */ | |
280 | #define SReg2 0x1000000 /* 2 bit segment register */ | |
281 | #define SReg3 0x2000000 /* 3 bit segment register */ | |
282 | #define Acc 0x4000000 /* Accumulator %al or %ax or %eax */ | |
283 | #define JumpAbsolute 0x8000000 | |
284 | #define RegMMX 0x10000000 /* MMX register */ | |
285 | #define RegXMM 0x20000000 /* XMM registers in PIII */ | |
286 | #define EsSeg 0x40000000 /* String insn operand with fixed es segment */ | |
287 | ||
e413e4e9 AM |
288 | /* InvMem is for instructions with a modrm byte that only allow a |
289 | general register encoding in the i.tm.mode and i.tm.regmem fields, | |
290 | eg. control reg moves. They really ought to support a memory form, | |
291 | but don't, so we add an InvMem flag to the register operand to | |
292 | indicate that it should be encoded in the i.tm.regmem field. */ | |
3e73aa7c | 293 | #define InvMem 0x80000000 |
e413e4e9 | 294 | |
3e73aa7c JH |
295 | #define Reg (Reg8|Reg16|Reg32|Reg64) /* gen'l register */ |
296 | #define WordReg (Reg16|Reg32|Reg64) | |
e413e4e9 | 297 | #define ImplicitRegister (InOutPortReg|ShiftCount|Acc|FloatAcc) |
3e73aa7c JH |
298 | #define Imm (Imm8|Imm8S|Imm16|Imm32S|Imm32|Imm64) /* gen'l immediate */ |
299 | #define EncImm (Imm8|Imm16|Imm32|Imm32S) /* Encodable gen'l immediate */ | |
300 | #define Disp (Disp8|Disp16|Disp32|Disp32S|Disp64) /* General displacement */ | |
301 | #define AnyMem (Disp8|Disp16|Disp32|Disp32S|BaseIndex|InvMem) /* General memory */ | |
e413e4e9 AM |
302 | /* The following aliases are defined because the opcode table |
303 | carefully specifies the allowed memory types for each instruction. | |
304 | At the moment we can only tell a memory reference size by the | |
305 | instruction suffix, so there's not much point in defining Mem8, | |
306 | Mem16, Mem32 and Mem64 opcode modifiers - We might as well just use | |
307 | the suffix directly to check memory operands. */ | |
308 | #define LLongMem AnyMem /* 64 bits (or more) */ | |
309 | #define LongMem AnyMem /* 32 bit memory ref */ | |
310 | #define ShortMem AnyMem /* 16 bit memory ref */ | |
311 | #define WordMem AnyMem /* 16 or 32 bit memory ref */ | |
312 | #define ByteMem AnyMem /* 8 bit memory ref */ | |
252b5132 RH |
313 | } |
314 | template; | |
315 | ||
316 | /* | |
317 | 'templates' is for grouping together 'template' structures for opcodes | |
318 | of the same name. This is only used for storing the insns in the grand | |
319 | ole hash table of insns. | |
320 | The templates themselves start at START and range up to (but not including) | |
321 | END. | |
322 | */ | |
323 | typedef struct | |
e413e4e9 AM |
324 | { |
325 | const template *start; | |
326 | const template *end; | |
327 | } | |
328 | templates; | |
252b5132 RH |
329 | |
330 | /* these are for register name --> number & type hash lookup */ | |
331 | typedef struct | |
e413e4e9 AM |
332 | { |
333 | char *reg_name; | |
334 | unsigned int reg_type; | |
3e73aa7c JH |
335 | unsigned int reg_flags; |
336 | #define RegRex 0x1 /* Extended register. */ | |
337 | #define RegRex64 0x2 /* Extended 8 bit register. */ | |
e413e4e9 AM |
338 | unsigned int reg_num; |
339 | } | |
252b5132 RH |
340 | reg_entry; |
341 | ||
342 | typedef struct | |
e413e4e9 AM |
343 | { |
344 | char *seg_name; | |
345 | unsigned int seg_prefix; | |
346 | } | |
252b5132 RH |
347 | seg_entry; |
348 | ||
4a4f25cf | 349 | /* 386 operand encoding bytes: see 386 book for details of this. */ |
252b5132 | 350 | typedef struct |
e413e4e9 AM |
351 | { |
352 | unsigned int regmem; /* codes register or memory operand */ | |
353 | unsigned int reg; /* codes register operand (or extended opcode) */ | |
354 | unsigned int mode; /* how to interpret regmem & reg */ | |
355 | } | |
252b5132 RH |
356 | modrm_byte; |
357 | ||
3e73aa7c | 358 | /* x86-64 extension prefix. */ |
29b0f896 AM |
359 | typedef int rex_byte; |
360 | #define REX_OPCODE 0x40 | |
361 | ||
362 | /* Indicates 64 bit operand size. */ | |
363 | #define REX_MODE64 8 | |
364 | /* High extension to reg field of modrm byte. */ | |
365 | #define REX_EXTX 4 | |
366 | /* High extension to SIB index field. */ | |
367 | #define REX_EXTY 2 | |
368 | /* High extension to base field of modrm or SIB, or reg field of opcode. */ | |
369 | #define REX_EXTZ 1 | |
3e73aa7c | 370 | |
4a4f25cf | 371 | /* 386 opcode byte to code indirect addressing. */ |
252b5132 | 372 | typedef struct |
e413e4e9 AM |
373 | { |
374 | unsigned base; | |
375 | unsigned index; | |
376 | unsigned scale; | |
377 | } | |
252b5132 RH |
378 | sib_byte; |
379 | ||
e413e4e9 AM |
380 | /* x86 arch names and features */ |
381 | typedef struct | |
382 | { | |
383 | const char *name; /* arch name */ | |
384 | unsigned int flags; /* cpu feature flags */ | |
385 | } | |
386 | arch_entry; | |
387 | ||
252b5132 | 388 | /* The name of the global offset table generated by the compiler. Allow |
4a4f25cf | 389 | this to be overridden if need be. */ |
252b5132 RH |
390 | #ifndef GLOBAL_OFFSET_TABLE_NAME |
391 | #define GLOBAL_OFFSET_TABLE_NAME "_GLOBAL_OFFSET_TABLE_" | |
392 | #endif | |
393 | ||
718ddfc0 | 394 | #if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && !defined (LEX_AT) |
6088b00e AM |
395 | #define TC_PARSE_CONS_EXPRESSION(EXP, NBYTES) x86_cons (EXP, NBYTES) |
396 | extern void x86_cons PARAMS ((expressionS *, int)); | |
d182319b | 397 | #endif |
6088b00e AM |
398 | |
399 | #define TC_CONS_FIX_NEW(FRAG,OFF,LEN,EXP) x86_cons_fix_new(FRAG, OFF, LEN, EXP) | |
400 | extern void x86_cons_fix_new | |
401 | PARAMS ((fragS *, unsigned int, unsigned int, expressionS *)); | |
6088b00e AM |
402 | |
403 | #define DIFF_EXPR_OK /* foo-. gets turned into PC relative relocs */ | |
404 | ||
6088b00e AM |
405 | #define NO_RELOC BFD_RELOC_NONE |
406 | ||
252b5132 | 407 | void i386_validate_fix PARAMS ((struct fix *)); |
a161fe53 | 408 | #define TC_VALIDATE_FIX(FIX,SEGTYPE,SKIP) i386_validate_fix(FIX) |
6088b00e AM |
409 | |
410 | #define tc_fix_adjustable(X) tc_i386_fix_adjustable(X) | |
411 | extern int tc_i386_fix_adjustable PARAMS ((struct fix *)); | |
412 | ||
55cf6793 | 413 | /* Values passed to md_apply_fix don't include the symbol value. */ |
a161fe53 | 414 | #define MD_APPLY_SYM_VALUE(FIX) 0 |
3ca4bdc3 AM |
415 | |
416 | /* ELF wants external syms kept, as does PE COFF. */ | |
ae6063d4 AM |
417 | #if defined (TE_PE) && defined (STRICT_PE_FORMAT) |
418 | #define EXTERN_FORCE_RELOC \ | |
3ca4bdc3 AM |
419 | (OUTPUT_FLAVOR == bfd_target_elf_flavour \ |
420 | || OUTPUT_FLAVOR == bfd_target_coff_flavour) | |
421 | #else | |
422 | #define EXTERN_FORCE_RELOC \ | |
423 | (OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
252b5132 RH |
424 | #endif |
425 | ||
a161fe53 AM |
426 | /* This expression evaluates to true if the relocation is for a local |
427 | object for which we still want to do the relocation at runtime. | |
428 | False if we are willing to perform this relocation while building | |
429 | the .o file. GOTOFF does not need to be checked here because it is | |
430 | not pcrel. I am not sure if some of the others are ever used with | |
6088b00e AM |
431 | pcrel, but it is easier to be safe than sorry. */ |
432 | ||
a161fe53 AM |
433 | #define TC_FORCE_RELOCATION_LOCAL(FIX) \ |
434 | (!(FIX)->fx_pcrel \ | |
435 | || (FIX)->fx_plt \ | |
436 | || (FIX)->fx_r_type == BFD_RELOC_386_PLT32 \ | |
437 | || (FIX)->fx_r_type == BFD_RELOC_386_GOT32 \ | |
438 | || (FIX)->fx_r_type == BFD_RELOC_386_GOTPC \ | |
439 | || TC_FORCE_RELOCATION (FIX)) | |
6088b00e | 440 | |
4d1bb795 JB |
441 | extern int i386_parse_name (char *, expressionS *, char *); |
442 | #define md_parse_name(s, e, m, c) i386_parse_name (s, e, c) | |
252b5132 RH |
443 | |
444 | extern const struct relax_type md_relax_table[]; | |
445 | #define TC_GENERIC_RELAX_TABLE md_relax_table | |
446 | ||
12b55ccc L |
447 | extern int optimize_align_code; |
448 | ||
252b5132 | 449 | #define md_do_align(n, fill, len, max, around) \ |
12b55ccc L |
450 | if ((n) \ |
451 | && !need_pass_2 \ | |
452 | && optimize_align_code \ | |
453 | && (!(fill) \ | |
454 | || ((char)*(fill) == (char)0x90 && (len) == 1)) \ | |
b9e57a38 | 455 | && subseg_text_p (now_seg)) \ |
252b5132 | 456 | { \ |
0a9ef439 | 457 | frag_align_code ((n), (max)); \ |
252b5132 RH |
458 | goto around; \ |
459 | } | |
460 | ||
0a9ef439 RH |
461 | #define MAX_MEM_FOR_RS_ALIGN_CODE 15 |
462 | ||
252b5132 RH |
463 | extern void i386_align_code PARAMS ((fragS *, int)); |
464 | ||
465 | #define HANDLE_ALIGN(fragP) \ | |
466 | if (fragP->fr_type == rs_align_code) \ | |
467 | i386_align_code (fragP, (fragP->fr_next->fr_address \ | |
468 | - fragP->fr_address \ | |
469 | - fragP->fr_fix)); | |
470 | ||
252b5132 RH |
471 | void i386_print_statistics PARAMS ((FILE *)); |
472 | #define tc_print_statistics i386_print_statistics | |
473 | ||
474 | #define md_number_to_chars number_to_chars_littleendian | |
475 | ||
476 | #ifdef SCO_ELF | |
477 | #define tc_init_after_args() sco_id () | |
478 | extern void sco_id PARAMS ((void)); | |
479 | #endif | |
480 | ||
54cfded0 | 481 | /* We want .cfi_* pseudo-ops for generating unwind info. */ |
a4447b93 | 482 | #define TARGET_USE_CFIPOP 1 |
54cfded0 | 483 | |
a4447b93 RH |
484 | extern unsigned int x86_dwarf2_return_column; |
485 | #define DWARF2_DEFAULT_RETURN_COLUMN x86_dwarf2_return_column | |
486 | ||
487 | extern int x86_cie_data_alignment; | |
488 | #define DWARF2_CIE_DATA_ALIGNMENT x86_cie_data_alignment | |
54cfded0 AM |
489 | |
490 | #define tc_regname_to_dw2regnum tc_x86_regname_to_dw2regnum | |
a4447b93 | 491 | extern int tc_x86_regname_to_dw2regnum PARAMS ((const char *regname)); |
54cfded0 AM |
492 | |
493 | #define tc_cfi_frame_initial_instructions tc_x86_frame_initial_instructions | |
494 | extern void tc_x86_frame_initial_instructions PARAMS ((void)); | |
495 | ||
d2b2c203 DJ |
496 | #define md_elf_section_type(str,len) i386_elf_section_type (str, len) |
497 | extern int i386_elf_section_type PARAMS ((const char *, size_t len)); | |
498 | ||
3b22753a L |
499 | /* Support for SHF_X86_64_LARGE */ |
500 | extern int x86_64_section_word PARAMS ((char *, size_t)); | |
501 | extern int x86_64_section_letter PARAMS ((int letter, char **ptr_msg)); | |
502 | #define md_elf_section_letter(LETTER, PTR_MSG) x86_64_section_letter (LETTER, PTR_MSG) | |
503 | #define md_elf_section_word(STR, LEN) x86_64_section_word (STR, LEN) | |
504 | ||
bb41ade5 AM |
505 | #ifdef TE_PE |
506 | ||
507 | #define O_secrel O_md1 | |
508 | ||
509 | #define TC_DWARF2_EMIT_OFFSET tc_pe_dwarf2_emit_offset | |
510 | void tc_pe_dwarf2_emit_offset (symbolS *, unsigned int); | |
511 | ||
512 | #endif /* TE_PE */ | |
513 | ||
6088b00e | 514 | #endif /* TC_I386 */ |