* config/tc-arm.c (stdarg.h): include.
[deliverable/binutils-gdb.git] / gas / config / tc-ia64.c
CommitLineData
800eeca4 1/* tc-ia64.c -- Assembler for the HP/Intel IA-64 architecture.
19a7219f 2 Copyright 1998, 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006
d6afba4b 3 Free Software Foundation, Inc.
800eeca4
JW
4 Contributed by David Mosberger-Tang <davidm@hpl.hp.com>
5
6 This file is part of GAS, the GNU Assembler.
7
8 GAS is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2, or (at your option)
11 any later version.
12
13 GAS is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with GAS; see the file COPYING. If not, write to
4b4da160
NC
20 the Free Software Foundation, 51 Franklin Street - Fifth Floor,
21 Boston, MA 02110-1301, USA. */
800eeca4
JW
22
23/*
24 TODO:
25
26 - optional operands
27 - directives:
800eeca4
JW
28 .eb
29 .estate
30 .lb
31 .popsection
32 .previous
33 .psr
34 .pushsection
800eeca4
JW
35 - labels are wrong if automatic alignment is introduced
36 (e.g., checkout the second real10 definition in test-data.s)
37 - DV-related stuff:
542d6675
KH
38 <reg>.safe_across_calls and any other DV-related directives I don't
39 have documentation for.
40 verify mod-sched-brs reads/writes are checked/marked (and other
41 notes)
800eeca4
JW
42
43 */
44
45#include "as.h"
3882b010 46#include "safe-ctype.h"
800eeca4
JW
47#include "dwarf2dbg.h"
48#include "subsegs.h"
49
50#include "opcode/ia64.h"
51
52#include "elf/ia64.h"
53
a66d2bb7
JB
54#ifdef HAVE_LIMITS_H
55#include <limits.h>
56#endif
57
800eeca4 58#define NELEMS(a) ((int) (sizeof (a)/sizeof ((a)[0])))
5faa8e39
JW
59
60/* Some systems define MIN in, e.g., param.h. */
61#undef MIN
800eeca4
JW
62#define MIN(a,b) ((a) < (b) ? (a) : (b))
63
64#define NUM_SLOTS 4
65#define PREV_SLOT md.slot[(md.curr_slot + NUM_SLOTS - 1) % NUM_SLOTS]
66#define CURR_SLOT md.slot[md.curr_slot]
67
68#define O_pseudo_fixup (O_max + 1)
69
70enum special_section
71 {
557debba 72 /* IA-64 ABI section pseudo-ops. */
800eeca4
JW
73 SPECIAL_SECTION_BSS = 0,
74 SPECIAL_SECTION_SBSS,
75 SPECIAL_SECTION_SDATA,
76 SPECIAL_SECTION_RODATA,
77 SPECIAL_SECTION_COMMENT,
78 SPECIAL_SECTION_UNWIND,
557debba
JW
79 SPECIAL_SECTION_UNWIND_INFO,
80 /* HPUX specific section pseudo-ops. */
81 SPECIAL_SECTION_INIT_ARRAY,
82 SPECIAL_SECTION_FINI_ARRAY,
800eeca4
JW
83 };
84
85enum reloc_func
86 {
13ae64f3
JJ
87 FUNC_DTP_MODULE,
88 FUNC_DTP_RELATIVE,
800eeca4
JW
89 FUNC_FPTR_RELATIVE,
90 FUNC_GP_RELATIVE,
91 FUNC_LT_RELATIVE,
fa2c7eff 92 FUNC_LT_RELATIVE_X,
c67e42c9 93 FUNC_PC_RELATIVE,
800eeca4
JW
94 FUNC_PLT_RELATIVE,
95 FUNC_SEC_RELATIVE,
96 FUNC_SEG_RELATIVE,
13ae64f3 97 FUNC_TP_RELATIVE,
800eeca4
JW
98 FUNC_LTV_RELATIVE,
99 FUNC_LT_FPTR_RELATIVE,
13ae64f3
JJ
100 FUNC_LT_DTP_MODULE,
101 FUNC_LT_DTP_RELATIVE,
102 FUNC_LT_TP_RELATIVE,
3969b680 103 FUNC_IPLT_RELOC,
800eeca4
JW
104 };
105
106enum reg_symbol
107 {
108 REG_GR = 0,
109 REG_FR = (REG_GR + 128),
110 REG_AR = (REG_FR + 128),
111 REG_CR = (REG_AR + 128),
112 REG_P = (REG_CR + 128),
113 REG_BR = (REG_P + 64),
114 REG_IP = (REG_BR + 8),
115 REG_CFM,
116 REG_PR,
117 REG_PR_ROT,
118 REG_PSR,
119 REG_PSR_L,
120 REG_PSR_UM,
121 /* The following are pseudo-registers for use by gas only. */
122 IND_CPUID,
123 IND_DBR,
124 IND_DTR,
125 IND_ITR,
126 IND_IBR,
800eeca4
JW
127 IND_MSR,
128 IND_PKR,
129 IND_PMC,
130 IND_PMD,
131 IND_RR,
542d6675 132 /* The following pseudo-registers are used for unwind directives only: */
e0c9811a
JW
133 REG_PSP,
134 REG_PRIUNAT,
800eeca4
JW
135 REG_NUM
136 };
137
138enum dynreg_type
139 {
140 DYNREG_GR = 0, /* dynamic general purpose register */
141 DYNREG_FR, /* dynamic floating point register */
142 DYNREG_PR, /* dynamic predicate register */
143 DYNREG_NUM_TYPES
144 };
145
87f8eb97
JW
146enum operand_match_result
147 {
148 OPERAND_MATCH,
149 OPERAND_OUT_OF_RANGE,
150 OPERAND_MISMATCH
151 };
152
800eeca4
JW
153/* On the ia64, we can't know the address of a text label until the
154 instructions are packed into a bundle. To handle this, we keep
155 track of the list of labels that appear in front of each
156 instruction. */
157struct label_fix
542d6675
KH
158{
159 struct label_fix *next;
160 struct symbol *sym;
07a53e5c 161 bfd_boolean dw2_mark_labels;
542d6675 162};
800eeca4 163
549f748d 164/* This is the endianness of the current section. */
800eeca4
JW
165extern int target_big_endian;
166
549f748d
JW
167/* This is the default endianness. */
168static int default_big_endian = TARGET_BYTES_BIG_ENDIAN;
169
10a98291
L
170void (*ia64_number_to_chars) PARAMS ((char *, valueT, int));
171
172static void ia64_float_to_chars_bigendian
173 PARAMS ((char *, LITTLENUM_TYPE *, int));
174static void ia64_float_to_chars_littleendian
175 PARAMS ((char *, LITTLENUM_TYPE *, int));
176static void (*ia64_float_to_chars)
177 PARAMS ((char *, LITTLENUM_TYPE *, int));
178
35f5df7f
L
179static struct hash_control *alias_hash;
180static struct hash_control *alias_name_hash;
181static struct hash_control *secalias_hash;
182static struct hash_control *secalias_name_hash;
183
2fac3d48
JB
184/* List of chars besides those in app.c:symbol_chars that can start an
185 operand. Used to prevent the scrubber eating vital white-space. */
186const char ia64_symbol_chars[] = "@?";
187
800eeca4
JW
188/* Characters which always start a comment. */
189const char comment_chars[] = "";
190
191/* Characters which start a comment at the beginning of a line. */
192const char line_comment_chars[] = "#";
193
194/* Characters which may be used to separate multiple commands on a
195 single line. */
e4e8248d 196const char line_separator_chars[] = ";{}";
800eeca4
JW
197
198/* Characters which are used to indicate an exponent in a floating
199 point number. */
200const char EXP_CHARS[] = "eE";
201
202/* Characters which mean that a number is a floating point constant,
203 as in 0d1.0. */
204const char FLT_CHARS[] = "rRsSfFdDxXpP";
205
542d6675 206/* ia64-specific option processing: */
800eeca4 207
44f5c83a 208const char *md_shortopts = "m:N:x::";
800eeca4
JW
209
210struct option md_longopts[] =
211 {
c43c2cc5
JW
212#define OPTION_MCONSTANT_GP (OPTION_MD_BASE + 1)
213 {"mconstant-gp", no_argument, NULL, OPTION_MCONSTANT_GP},
214#define OPTION_MAUTO_PIC (OPTION_MD_BASE + 2)
215 {"mauto-pic", no_argument, NULL, OPTION_MAUTO_PIC}
800eeca4
JW
216 };
217
218size_t md_longopts_size = sizeof (md_longopts);
219
220static struct
221 {
222 struct hash_control *pseudo_hash; /* pseudo opcode hash table */
223 struct hash_control *reg_hash; /* register name hash table */
224 struct hash_control *dynreg_hash; /* dynamic register hash table */
225 struct hash_control *const_hash; /* constant hash table */
226 struct hash_control *entry_hash; /* code entry hint hash table */
227
800eeca4
JW
228 /* If X_op is != O_absent, the registername for the instruction's
229 qualifying predicate. If NULL, p0 is assumed for instructions
230 that are predicatable. */
231 expressionS qp;
232
8c2fda1d
L
233 /* Optimize for which CPU. */
234 enum
235 {
236 itanium1,
237 itanium2
238 } tune;
239
91d777ee
L
240 /* What to do when hint.b is used. */
241 enum
242 {
243 hint_b_error,
244 hint_b_warning,
245 hint_b_ok
246 } hint_b;
247
800eeca4 248 unsigned int
197865e8 249 manual_bundling : 1,
800eeca4
JW
250 debug_dv: 1,
251 detect_dv: 1,
252 explicit_mode : 1, /* which mode we're in */
253 default_explicit_mode : 1, /* which mode is the default */
254 mode_explicitly_set : 1, /* was the current mode explicitly set? */
4d5a53ff
JW
255 auto_align : 1,
256 keep_pending_output : 1;
800eeca4 257
970d6792
L
258 /* What to do when something is wrong with unwind directives. */
259 enum
260 {
261 unwind_check_warning,
262 unwind_check_error
263 } unwind_check;
264
800eeca4
JW
265 /* Each bundle consists of up to three instructions. We keep
266 track of four most recent instructions so we can correctly set
197865e8 267 the end_of_insn_group for the last instruction in a bundle. */
800eeca4
JW
268 int curr_slot;
269 int num_slots_in_use;
270 struct slot
271 {
272 unsigned int
273 end_of_insn_group : 1,
274 manual_bundling_on : 1,
196e8040
JW
275 manual_bundling_off : 1,
276 loc_directive_seen : 1;
800eeca4
JW
277 signed char user_template; /* user-selected template, if any */
278 unsigned char qp_regno; /* qualifying predicate */
279 /* This duplicates a good fraction of "struct fix" but we
280 can't use a "struct fix" instead since we can't call
281 fix_new_exp() until we know the address of the instruction. */
282 int num_fixups;
283 struct insn_fix
284 {
285 bfd_reloc_code_real_type code;
286 enum ia64_opnd opnd; /* type of operand in need of fix */
287 unsigned int is_pcrel : 1; /* is operand pc-relative? */
288 expressionS expr; /* the value to be inserted */
289 }
290 fixup[2]; /* at most two fixups per insn */
291 struct ia64_opcode *idesc;
292 struct label_fix *label_fixups;
f1bcba5b 293 struct label_fix *tag_fixups;
800eeca4
JW
294 struct unw_rec_list *unwind_record; /* Unwind directive. */
295 expressionS opnd[6];
296 char *src_file;
297 unsigned int src_line;
298 struct dwarf2_line_info debug_line;
299 }
300 slot[NUM_SLOTS];
301
302 segT last_text_seg;
303
304 struct dynreg
305 {
306 struct dynreg *next; /* next dynamic register */
307 const char *name;
308 unsigned short base; /* the base register number */
309 unsigned short num_regs; /* # of registers in this set */
310 }
311 *dynreg[DYNREG_NUM_TYPES], in, loc, out, rot;
312
313 flagword flags; /* ELF-header flags */
314
315 struct mem_offset {
316 unsigned hint:1; /* is this hint currently valid? */
317 bfd_vma offset; /* mem.offset offset */
318 bfd_vma base; /* mem.offset base */
319 } mem_offset;
320
321 int path; /* number of alt. entry points seen */
322 const char **entry_labels; /* labels of all alternate paths in
542d6675 323 the current DV-checking block. */
800eeca4 324 int maxpaths; /* size currently allocated for
542d6675 325 entry_labels */
557debba
JW
326
327 int pointer_size; /* size in bytes of a pointer */
328 int pointer_size_shift; /* shift size of a pointer for alignment */
8b84be9d
JB
329
330 symbolS *indregsym[IND_RR - IND_CPUID + 1];
800eeca4
JW
331 }
332md;
333
f6fe78d6
JW
334/* These are not const, because they are modified to MMI for non-itanium1
335 targets below. */
336/* MFI bundle of nops. */
337static unsigned char le_nop[16] =
338{
339 0x0c, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00,
340 0x00, 0x02, 0x00, 0x00, 0x00, 0x00, 0x04, 0x00
341};
342/* MFI bundle of nops with stop-bit. */
343static unsigned char le_nop_stop[16] =
344{
345 0x0d, 0x00, 0x00, 0x00, 0x01, 0x00, 0x00, 0x00,
346 0x00, 0x02, 0x00, 0x00, 0x00, 0x00, 0x04, 0x00
347};
348
542d6675 349/* application registers: */
800eeca4 350
e0c9811a
JW
351#define AR_K0 0
352#define AR_K7 7
353#define AR_RSC 16
354#define AR_BSP 17
355#define AR_BSPSTORE 18
356#define AR_RNAT 19
d8ca90b5
JB
357#define AR_FCR 21
358#define AR_EFLAG 24
359#define AR_CSD 25
360#define AR_SSD 26
361#define AR_CFLG 27
362#define AR_FSR 28
363#define AR_FIR 29
364#define AR_FDR 30
365#define AR_CCV 32
e0c9811a
JW
366#define AR_UNAT 36
367#define AR_FPSR 40
368#define AR_ITC 44
369#define AR_PFS 64
370#define AR_LC 65
d8ca90b5 371#define AR_EC 66
800eeca4
JW
372
373static const struct
374 {
375 const char *name;
8b84be9d 376 unsigned int regnum;
800eeca4
JW
377 }
378ar[] =
379 {
d8ca90b5
JB
380 {"ar.k0", AR_K0}, {"ar.k1", AR_K0 + 1},
381 {"ar.k2", AR_K0 + 2}, {"ar.k3", AR_K0 + 3},
382 {"ar.k4", AR_K0 + 4}, {"ar.k5", AR_K0 + 5},
383 {"ar.k6", AR_K0 + 6}, {"ar.k7", AR_K7},
384 {"ar.rsc", AR_RSC}, {"ar.bsp", AR_BSP},
385 {"ar.bspstore", AR_BSPSTORE}, {"ar.rnat", AR_RNAT},
386 {"ar.fcr", AR_FCR}, {"ar.eflag", AR_EFLAG},
387 {"ar.csd", AR_CSD}, {"ar.ssd", AR_SSD},
388 {"ar.cflg", AR_CFLG}, {"ar.fsr", AR_FSR},
389 {"ar.fir", AR_FIR}, {"ar.fdr", AR_FDR},
390 {"ar.ccv", AR_CCV}, {"ar.unat", AR_UNAT},
391 {"ar.fpsr", AR_FPSR}, {"ar.itc", AR_ITC},
392 {"ar.pfs", AR_PFS}, {"ar.lc", AR_LC},
393 {"ar.ec", AR_EC},
800eeca4
JW
394 };
395
d8ca90b5
JB
396/* control registers: */
397
398#define CR_DCR 0
399#define CR_ITM 1
400#define CR_IVA 2
401#define CR_PTA 8
402#define CR_GPTA 9
800eeca4
JW
403#define CR_IPSR 16
404#define CR_ISR 17
405#define CR_IIP 19
406#define CR_IFA 20
407#define CR_ITIR 21
408#define CR_IIPA 22
409#define CR_IFS 23
410#define CR_IIM 24
411#define CR_IHA 25
d8ca90b5 412#define CR_LID 64
800eeca4
JW
413#define CR_IVR 65
414#define CR_TPR 66
415#define CR_EOI 67
416#define CR_IRR0 68
417#define CR_IRR3 71
d8ca90b5
JB
418#define CR_ITV 72
419#define CR_PMV 73
420#define CR_CMCV 74
800eeca4
JW
421#define CR_LRR0 80
422#define CR_LRR1 81
423
800eeca4
JW
424static const struct
425 {
426 const char *name;
8b84be9d 427 unsigned int regnum;
800eeca4
JW
428 }
429cr[] =
430 {
d8ca90b5
JB
431 {"cr.dcr", CR_DCR},
432 {"cr.itm", CR_ITM},
433 {"cr.iva", CR_IVA},
434 {"cr.pta", CR_PTA},
435 {"cr.gpta", CR_GPTA},
436 {"cr.ipsr", CR_IPSR},
437 {"cr.isr", CR_ISR},
438 {"cr.iip", CR_IIP},
439 {"cr.ifa", CR_IFA},
440 {"cr.itir", CR_ITIR},
441 {"cr.iipa", CR_IIPA},
442 {"cr.ifs", CR_IFS},
443 {"cr.iim", CR_IIM},
444 {"cr.iha", CR_IHA},
445 {"cr.lid", CR_LID},
446 {"cr.ivr", CR_IVR},
447 {"cr.tpr", CR_TPR},
448 {"cr.eoi", CR_EOI},
449 {"cr.irr0", CR_IRR0},
450 {"cr.irr1", CR_IRR0 + 1},
451 {"cr.irr2", CR_IRR0 + 2},
452 {"cr.irr3", CR_IRR3},
453 {"cr.itv", CR_ITV},
454 {"cr.pmv", CR_PMV},
455 {"cr.cmcv", CR_CMCV},
456 {"cr.lrr0", CR_LRR0},
457 {"cr.lrr1", CR_LRR1}
800eeca4
JW
458 };
459
460#define PSR_MFL 4
461#define PSR_IC 13
462#define PSR_DFL 18
463#define PSR_CPL 32
464
465static const struct const_desc
466 {
467 const char *name;
468 valueT value;
469 }
470const_bits[] =
471 {
542d6675 472 /* PSR constant masks: */
800eeca4
JW
473
474 /* 0: reserved */
475 {"psr.be", ((valueT) 1) << 1},
476 {"psr.up", ((valueT) 1) << 2},
477 {"psr.ac", ((valueT) 1) << 3},
478 {"psr.mfl", ((valueT) 1) << 4},
479 {"psr.mfh", ((valueT) 1) << 5},
480 /* 6-12: reserved */
481 {"psr.ic", ((valueT) 1) << 13},
482 {"psr.i", ((valueT) 1) << 14},
483 {"psr.pk", ((valueT) 1) << 15},
484 /* 16: reserved */
485 {"psr.dt", ((valueT) 1) << 17},
486 {"psr.dfl", ((valueT) 1) << 18},
487 {"psr.dfh", ((valueT) 1) << 19},
488 {"psr.sp", ((valueT) 1) << 20},
489 {"psr.pp", ((valueT) 1) << 21},
490 {"psr.di", ((valueT) 1) << 22},
491 {"psr.si", ((valueT) 1) << 23},
492 {"psr.db", ((valueT) 1) << 24},
493 {"psr.lp", ((valueT) 1) << 25},
494 {"psr.tb", ((valueT) 1) << 26},
495 {"psr.rt", ((valueT) 1) << 27},
496 /* 28-31: reserved */
497 /* 32-33: cpl (current privilege level) */
498 {"psr.is", ((valueT) 1) << 34},
499 {"psr.mc", ((valueT) 1) << 35},
500 {"psr.it", ((valueT) 1) << 36},
501 {"psr.id", ((valueT) 1) << 37},
502 {"psr.da", ((valueT) 1) << 38},
503 {"psr.dd", ((valueT) 1) << 39},
504 {"psr.ss", ((valueT) 1) << 40},
505 /* 41-42: ri (restart instruction) */
506 {"psr.ed", ((valueT) 1) << 43},
507 {"psr.bn", ((valueT) 1) << 44},
508 };
509
542d6675 510/* indirect register-sets/memory: */
800eeca4
JW
511
512static const struct
513 {
514 const char *name;
8b84be9d 515 unsigned int regnum;
800eeca4
JW
516 }
517indirect_reg[] =
518 {
519 { "CPUID", IND_CPUID },
520 { "cpuid", IND_CPUID },
521 { "dbr", IND_DBR },
522 { "dtr", IND_DTR },
523 { "itr", IND_ITR },
524 { "ibr", IND_IBR },
525 { "msr", IND_MSR },
526 { "pkr", IND_PKR },
527 { "pmc", IND_PMC },
528 { "pmd", IND_PMD },
529 { "rr", IND_RR },
530 };
531
532/* Pseudo functions used to indicate relocation types (these functions
533 start with an at sign (@). */
534static struct
535 {
536 const char *name;
537 enum pseudo_type
538 {
539 PSEUDO_FUNC_NONE,
540 PSEUDO_FUNC_RELOC,
541 PSEUDO_FUNC_CONST,
e0c9811a 542 PSEUDO_FUNC_REG,
800eeca4
JW
543 PSEUDO_FUNC_FLOAT
544 }
545 type;
546 union
547 {
548 unsigned long ival;
549 symbolS *sym;
550 }
551 u;
552 }
553pseudo_func[] =
554 {
542d6675 555 /* reloc pseudo functions (these must come first!): */
13ae64f3
JJ
556 { "dtpmod", PSEUDO_FUNC_RELOC, { 0 } },
557 { "dtprel", PSEUDO_FUNC_RELOC, { 0 } },
2434f565
JW
558 { "fptr", PSEUDO_FUNC_RELOC, { 0 } },
559 { "gprel", PSEUDO_FUNC_RELOC, { 0 } },
560 { "ltoff", PSEUDO_FUNC_RELOC, { 0 } },
fa2c7eff 561 { "ltoffx", PSEUDO_FUNC_RELOC, { 0 } },
2434f565
JW
562 { "pcrel", PSEUDO_FUNC_RELOC, { 0 } },
563 { "pltoff", PSEUDO_FUNC_RELOC, { 0 } },
564 { "secrel", PSEUDO_FUNC_RELOC, { 0 } },
565 { "segrel", PSEUDO_FUNC_RELOC, { 0 } },
13ae64f3 566 { "tprel", PSEUDO_FUNC_RELOC, { 0 } },
2434f565 567 { "ltv", PSEUDO_FUNC_RELOC, { 0 } },
16a48f83
JB
568 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_FPTR_RELATIVE */
569 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_DTP_MODULE */
570 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_DTP_RELATIVE */
571 { NULL, 0, { 0 } }, /* placeholder for FUNC_LT_TP_RELATIVE */
3969b680 572 { "iplt", PSEUDO_FUNC_RELOC, { 0 } },
800eeca4 573
542d6675 574 /* mbtype4 constants: */
800eeca4
JW
575 { "alt", PSEUDO_FUNC_CONST, { 0xa } },
576 { "brcst", PSEUDO_FUNC_CONST, { 0x0 } },
577 { "mix", PSEUDO_FUNC_CONST, { 0x8 } },
578 { "rev", PSEUDO_FUNC_CONST, { 0xb } },
579 { "shuf", PSEUDO_FUNC_CONST, { 0x9 } },
580
542d6675 581 /* fclass constants: */
bf3ca999 582 { "nat", PSEUDO_FUNC_CONST, { 0x100 } },
800eeca4
JW
583 { "qnan", PSEUDO_FUNC_CONST, { 0x080 } },
584 { "snan", PSEUDO_FUNC_CONST, { 0x040 } },
585 { "pos", PSEUDO_FUNC_CONST, { 0x001 } },
586 { "neg", PSEUDO_FUNC_CONST, { 0x002 } },
587 { "zero", PSEUDO_FUNC_CONST, { 0x004 } },
588 { "unorm", PSEUDO_FUNC_CONST, { 0x008 } },
589 { "norm", PSEUDO_FUNC_CONST, { 0x010 } },
590 { "inf", PSEUDO_FUNC_CONST, { 0x020 } },
bf3ca999
TW
591
592 { "natval", PSEUDO_FUNC_CONST, { 0x100 } }, /* old usage */
e0c9811a 593
c10d9d8f
JW
594 /* hint constants: */
595 { "pause", PSEUDO_FUNC_CONST, { 0x0 } },
596
542d6675 597 /* unwind-related constants: */
041340ad
JW
598 { "svr4", PSEUDO_FUNC_CONST, { ELFOSABI_NONE } },
599 { "hpux", PSEUDO_FUNC_CONST, { ELFOSABI_HPUX } },
600 { "nt", PSEUDO_FUNC_CONST, { 2 } }, /* conflicts w/ELFOSABI_NETBSD */
601 { "linux", PSEUDO_FUNC_CONST, { ELFOSABI_LINUX } },
602 { "freebsd", PSEUDO_FUNC_CONST, { ELFOSABI_FREEBSD } },
603 { "openvms", PSEUDO_FUNC_CONST, { ELFOSABI_OPENVMS } },
604 { "nsk", PSEUDO_FUNC_CONST, { ELFOSABI_NSK } },
e0c9811a 605
542d6675 606 /* unwind-related registers: */
e0c9811a 607 { "priunat",PSEUDO_FUNC_REG, { REG_PRIUNAT } }
800eeca4
JW
608 };
609
542d6675 610/* 41-bit nop opcodes (one per unit): */
800eeca4
JW
611static const bfd_vma nop[IA64_NUM_UNITS] =
612 {
613 0x0000000000LL, /* NIL => break 0 */
614 0x0008000000LL, /* I-unit nop */
615 0x0008000000LL, /* M-unit nop */
616 0x4000000000LL, /* B-unit nop */
617 0x0008000000LL, /* F-unit nop */
5d5e6db9 618 0x0000000000LL, /* L-"unit" nop immediate */
800eeca4
JW
619 0x0008000000LL, /* X-unit nop */
620 };
621
622/* Can't be `const' as it's passed to input routines (which have the
623 habit of setting temporary sentinels. */
624static char special_section_name[][20] =
625 {
626 {".bss"}, {".sbss"}, {".sdata"}, {".rodata"}, {".comment"},
557debba
JW
627 {".IA_64.unwind"}, {".IA_64.unwind_info"},
628 {".init_array"}, {".fini_array"}
800eeca4
JW
629 };
630
631/* The best template for a particular sequence of up to three
632 instructions: */
633#define N IA64_NUM_TYPES
634static unsigned char best_template[N][N][N];
635#undef N
636
637/* Resource dependencies currently in effect */
638static struct rsrc {
639 int depind; /* dependency index */
640 const struct ia64_dependency *dependency; /* actual dependency */
641 unsigned specific:1, /* is this a specific bit/regno? */
642 link_to_qp_branch:1; /* will a branch on the same QP clear it?*/
643 int index; /* specific regno/bit within dependency */
644 int note; /* optional qualifying note (0 if none) */
645#define STATE_NONE 0
646#define STATE_STOP 1
647#define STATE_SRLZ 2
648 int insn_srlz; /* current insn serialization state */
649 int data_srlz; /* current data serialization state */
650 int qp_regno; /* qualifying predicate for this usage */
651 char *file; /* what file marked this dependency */
2434f565 652 unsigned int line; /* what line marked this dependency */
800eeca4 653 struct mem_offset mem_offset; /* optional memory offset hint */
7484b8e6 654 enum { CMP_NONE, CMP_OR, CMP_AND } cmp_type; /* OR or AND compare? */
800eeca4
JW
655 int path; /* corresponding code entry index */
656} *regdeps = NULL;
657static int regdepslen = 0;
658static int regdepstotlen = 0;
659static const char *dv_mode[] = { "RAW", "WAW", "WAR" };
660static const char *dv_sem[] = { "none", "implied", "impliedf",
139368c9 661 "data", "instr", "specific", "stop", "other" };
7484b8e6 662static const char *dv_cmp_type[] = { "none", "OR", "AND" };
800eeca4
JW
663
664/* Current state of PR mutexation */
665static struct qpmutex {
666 valueT prmask;
667 int path;
668} *qp_mutexes = NULL; /* QP mutex bitmasks */
669static int qp_mutexeslen = 0;
670static int qp_mutexestotlen = 0;
197865e8 671static valueT qp_safe_across_calls = 0;
800eeca4
JW
672
673/* Current state of PR implications */
674static struct qp_imply {
675 unsigned p1:6;
676 unsigned p2:6;
677 unsigned p2_branched:1;
678 int path;
679} *qp_implies = NULL;
680static int qp_implieslen = 0;
681static int qp_impliestotlen = 0;
682
197865e8
KH
683/* Keep track of static GR values so that indirect register usage can
684 sometimes be tracked. */
800eeca4
JW
685static struct gr {
686 unsigned known:1;
687 int path;
688 valueT value;
a66d2bb7
JB
689} gr_values[128] = {
690 {
691 1,
692#ifdef INT_MAX
693 INT_MAX,
694#else
695 (((1 << (8 * sizeof(gr_values->path) - 2)) - 1) << 1) + 1,
696#endif
697 0
698 }
699};
800eeca4 700
9545c4ce
L
701/* Remember the alignment frag. */
702static fragS *align_frag;
703
800eeca4
JW
704/* These are the routines required to output the various types of
705 unwind records. */
706
f5a30c2e
JW
707/* A slot_number is a frag address plus the slot index (0-2). We use the
708 frag address here so that if there is a section switch in the middle of
709 a function, then instructions emitted to a different section are not
710 counted. Since there may be more than one frag for a function, this
711 means we also need to keep track of which frag this address belongs to
712 so we can compute inter-frag distances. This also nicely solves the
713 problem with nops emitted for align directives, which can't easily be
714 counted, but can easily be derived from frag sizes. */
715
800eeca4
JW
716typedef struct unw_rec_list {
717 unwind_record r;
e0c9811a 718 unsigned long slot_number;
f5a30c2e 719 fragS *slot_frag;
800eeca4
JW
720 struct unw_rec_list *next;
721} unw_rec_list;
722
2434f565 723#define SLOT_NUM_NOT_SET (unsigned)-1
800eeca4 724
6290819d
NC
725/* Linked list of saved prologue counts. A very poor
726 implementation of a map from label numbers to prologue counts. */
727typedef struct label_prologue_count
728{
729 struct label_prologue_count *next;
730 unsigned long label_number;
731 unsigned int prologue_count;
732} label_prologue_count;
733
5656b6b8
JB
734typedef struct proc_pending
735{
736 symbolS *sym;
737 struct proc_pending *next;
738} proc_pending;
739
e0c9811a
JW
740static struct
741{
e0c9811a
JW
742 /* Maintain a list of unwind entries for the current function. */
743 unw_rec_list *list;
744 unw_rec_list *tail;
800eeca4 745
e0c9811a
JW
746 /* Any unwind entires that should be attached to the current slot
747 that an insn is being constructed for. */
748 unw_rec_list *current_entry;
800eeca4 749
e0c9811a 750 /* These are used to create the unwind table entry for this function. */
5656b6b8 751 proc_pending proc_pending;
e0c9811a
JW
752 symbolS *info; /* pointer to unwind info */
753 symbolS *personality_routine;
91a2ae2a
RH
754 segT saved_text_seg;
755 subsegT saved_text_subseg;
756 unsigned int force_unwind_entry : 1; /* force generation of unwind entry? */
800eeca4 757
e0c9811a 758 /* TRUE if processing unwind directives in a prologue region. */
75e09913
JB
759 unsigned int prologue : 1;
760 unsigned int prologue_mask : 4;
e4e8248d 761 unsigned int prologue_gr : 7;
75e09913
JB
762 unsigned int body : 1;
763 unsigned int insn : 1;
33d01f33 764 unsigned int prologue_count; /* number of .prologues seen so far */
6290819d
NC
765 /* Prologue counts at previous .label_state directives. */
766 struct label_prologue_count * saved_prologue_counts;
ba825241
JB
767
768 /* List of split up .save-s. */
769 unw_p_record *pending_saves;
e0c9811a 770} unwind;
800eeca4 771
9f9a069e
JW
772/* The input value is a negated offset from psp, and specifies an address
773 psp - offset. The encoded value is psp + 16 - (4 * offset). Thus we
774 must add 16 and divide by 4 to get the encoded value. */
775
776#define ENCODED_PSP_OFFSET(OFFSET) (((OFFSET) + 16) / 4)
777
800eeca4
JW
778typedef void (*vbyte_func) PARAMS ((int, char *, char *));
779
0234cb7c 780/* Forward declarations: */
800eeca4
JW
781static void set_section PARAMS ((char *name));
782static unsigned int set_regstack PARAMS ((unsigned int, unsigned int,
783 unsigned int, unsigned int));
d9201763 784static void dot_align (int);
800eeca4
JW
785static void dot_radix PARAMS ((int));
786static void dot_special_section PARAMS ((int));
787static void dot_proc PARAMS ((int));
788static void dot_fframe PARAMS ((int));
789static void dot_vframe PARAMS ((int));
150f24a2 790static void dot_vframesp PARAMS ((int));
800eeca4
JW
791static void dot_save PARAMS ((int));
792static void dot_restore PARAMS ((int));
150f24a2 793static void dot_restorereg PARAMS ((int));
800eeca4
JW
794static void dot_handlerdata PARAMS ((int));
795static void dot_unwentry PARAMS ((int));
796static void dot_altrp PARAMS ((int));
e0c9811a 797static void dot_savemem PARAMS ((int));
800eeca4
JW
798static void dot_saveg PARAMS ((int));
799static void dot_savef PARAMS ((int));
800static void dot_saveb PARAMS ((int));
801static void dot_savegf PARAMS ((int));
802static void dot_spill PARAMS ((int));
150f24a2
JW
803static void dot_spillreg PARAMS ((int));
804static void dot_spillmem PARAMS ((int));
150f24a2
JW
805static void dot_label_state PARAMS ((int));
806static void dot_copy_state PARAMS ((int));
800eeca4
JW
807static void dot_unwabi PARAMS ((int));
808static void dot_personality PARAMS ((int));
809static void dot_body PARAMS ((int));
810static void dot_prologue PARAMS ((int));
811static void dot_endp PARAMS ((int));
812static void dot_template PARAMS ((int));
813static void dot_regstk PARAMS ((int));
814static void dot_rot PARAMS ((int));
815static void dot_byteorder PARAMS ((int));
816static void dot_psr PARAMS ((int));
817static void dot_alias PARAMS ((int));
818static void dot_ln PARAMS ((int));
ef6a2b41 819static void cross_section PARAMS ((int ref, void (*cons) PARAMS((int)), int ua));
800eeca4
JW
820static void dot_xdata PARAMS ((int));
821static void stmt_float_cons PARAMS ((int));
822static void stmt_cons_ua PARAMS ((int));
823static void dot_xfloat_cons PARAMS ((int));
824static void dot_xstringer PARAMS ((int));
825static void dot_xdata_ua PARAMS ((int));
826static void dot_xfloat_cons_ua PARAMS ((int));
150f24a2 827static void print_prmask PARAMS ((valueT mask));
800eeca4
JW
828static void dot_pred_rel PARAMS ((int));
829static void dot_reg_val PARAMS ((int));
5e819f9c 830static void dot_serialize PARAMS ((int));
800eeca4
JW
831static void dot_dv_mode PARAMS ((int));
832static void dot_entry PARAMS ((int));
833static void dot_mem_offset PARAMS ((int));
e4e8248d 834static void add_unwind_entry PARAMS((unw_rec_list *, int));
8b84be9d
JB
835static symbolS *declare_register PARAMS ((const char *name, unsigned int regnum));
836static void declare_register_set PARAMS ((const char *, unsigned int, unsigned int));
800eeca4 837static unsigned int operand_width PARAMS ((enum ia64_opnd));
87f8eb97
JW
838static enum operand_match_result operand_match PARAMS ((const struct ia64_opcode *idesc,
839 int index,
840 expressionS *e));
e4e8248d 841static int parse_operand PARAMS ((expressionS *, int));
800eeca4
JW
842static struct ia64_opcode * parse_operands PARAMS ((struct ia64_opcode *));
843static void build_insn PARAMS ((struct slot *, bfd_vma *));
844static void emit_one_bundle PARAMS ((void));
845static void fix_insn PARAMS ((fixS *, const struct ia64_operand *, valueT));
197865e8 846static bfd_reloc_code_real_type ia64_gen_real_reloc_type PARAMS ((struct symbol *sym,
800eeca4
JW
847 bfd_reloc_code_real_type r_type));
848static void insn_group_break PARAMS ((int, int, int));
150f24a2
JW
849static void mark_resource PARAMS ((struct ia64_opcode *, const struct ia64_dependency *,
850 struct rsrc *, int depind, int path));
800eeca4
JW
851static void add_qp_mutex PARAMS((valueT mask));
852static void add_qp_imply PARAMS((int p1, int p2));
853static void clear_qp_branch_flag PARAMS((valueT mask));
854static void clear_qp_mutex PARAMS((valueT mask));
855static void clear_qp_implies PARAMS((valueT p1_mask, valueT p2_mask));
cb5301b6 856static int has_suffix_p PARAMS((const char *, const char *));
800eeca4
JW
857static void clear_register_values PARAMS ((void));
858static void print_dependency PARAMS ((const char *action, int depind));
150f24a2
JW
859static void instruction_serialization PARAMS ((void));
860static void data_serialization PARAMS ((void));
861static void remove_marked_resource PARAMS ((struct rsrc *));
800eeca4 862static int is_conditional_branch PARAMS ((struct ia64_opcode *));
150f24a2 863static int is_taken_branch PARAMS ((struct ia64_opcode *));
800eeca4 864static int is_interruption_or_rfi PARAMS ((struct ia64_opcode *));
150f24a2
JW
865static int depends_on PARAMS ((int, struct ia64_opcode *));
866static int specify_resource PARAMS ((const struct ia64_dependency *,
867 struct ia64_opcode *, int, struct rsrc [], int, int));
800eeca4
JW
868static int check_dv PARAMS((struct ia64_opcode *idesc));
869static void check_dependencies PARAMS((struct ia64_opcode *));
870static void mark_resources PARAMS((struct ia64_opcode *));
871static void update_dependencies PARAMS((struct ia64_opcode *));
872static void note_register_values PARAMS((struct ia64_opcode *));
150f24a2
JW
873static int qp_mutex PARAMS ((int, int, int));
874static int resources_match PARAMS ((struct rsrc *, struct ia64_opcode *, int, int, int));
875static void output_vbyte_mem PARAMS ((int, char *, char *));
876static void count_output PARAMS ((int, char *, char *));
877static void output_R1_format PARAMS ((vbyte_func, unw_record_type, int));
878static void output_R2_format PARAMS ((vbyte_func, int, int, unsigned long));
800eeca4 879static void output_R3_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
150f24a2
JW
880static void output_P1_format PARAMS ((vbyte_func, int));
881static void output_P2_format PARAMS ((vbyte_func, int, int));
882static void output_P3_format PARAMS ((vbyte_func, unw_record_type, int));
883static void output_P4_format PARAMS ((vbyte_func, unsigned char *, unsigned long));
884static void output_P5_format PARAMS ((vbyte_func, int, unsigned long));
885static void output_P6_format PARAMS ((vbyte_func, unw_record_type, int));
886static void output_P7_format PARAMS ((vbyte_func, unw_record_type, unsigned long, unsigned long));
887static void output_P8_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
888static void output_P9_format PARAMS ((vbyte_func, int, int));
889static void output_P10_format PARAMS ((vbyte_func, int, int));
890static void output_B1_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
891static void output_B2_format PARAMS ((vbyte_func, unsigned long, unsigned long));
800eeca4
JW
892static void output_B3_format PARAMS ((vbyte_func, unsigned long, unsigned long));
893static void output_B4_format PARAMS ((vbyte_func, unw_record_type, unsigned long));
150f24a2
JW
894static char format_ab_reg PARAMS ((int, int));
895static void output_X1_format PARAMS ((vbyte_func, unw_record_type, int, int, unsigned long,
896 unsigned long));
897static void output_X2_format PARAMS ((vbyte_func, int, int, int, int, int, unsigned long));
898static void output_X3_format PARAMS ((vbyte_func, unw_record_type, int, int, int, unsigned long,
899 unsigned long));
900static void output_X4_format PARAMS ((vbyte_func, int, int, int, int, int, int, unsigned long));
5738bc24 901static unw_rec_list *output_endp PARAMS ((void));
150f24a2
JW
902static unw_rec_list *output_prologue PARAMS ((void));
903static unw_rec_list *output_prologue_gr PARAMS ((unsigned int, unsigned int));
904static unw_rec_list *output_body PARAMS ((void));
905static unw_rec_list *output_mem_stack_f PARAMS ((unsigned int));
906static unw_rec_list *output_mem_stack_v PARAMS ((void));
907static unw_rec_list *output_psp_gr PARAMS ((unsigned int));
908static unw_rec_list *output_psp_sprel PARAMS ((unsigned int));
909static unw_rec_list *output_rp_when PARAMS ((void));
910static unw_rec_list *output_rp_gr PARAMS ((unsigned int));
911static unw_rec_list *output_rp_br PARAMS ((unsigned int));
912static unw_rec_list *output_rp_psprel PARAMS ((unsigned int));
913static unw_rec_list *output_rp_sprel PARAMS ((unsigned int));
914static unw_rec_list *output_pfs_when PARAMS ((void));
915static unw_rec_list *output_pfs_gr PARAMS ((unsigned int));
916static unw_rec_list *output_pfs_psprel PARAMS ((unsigned int));
917static unw_rec_list *output_pfs_sprel PARAMS ((unsigned int));
918static unw_rec_list *output_preds_when PARAMS ((void));
919static unw_rec_list *output_preds_gr PARAMS ((unsigned int));
920static unw_rec_list *output_preds_psprel PARAMS ((unsigned int));
921static unw_rec_list *output_preds_sprel PARAMS ((unsigned int));
922static unw_rec_list *output_fr_mem PARAMS ((unsigned int));
923static unw_rec_list *output_frgr_mem PARAMS ((unsigned int, unsigned int));
924static unw_rec_list *output_gr_gr PARAMS ((unsigned int, unsigned int));
925static unw_rec_list *output_gr_mem PARAMS ((unsigned int));
926static unw_rec_list *output_br_mem PARAMS ((unsigned int));
927static unw_rec_list *output_br_gr PARAMS ((unsigned int, unsigned int));
928static unw_rec_list *output_spill_base PARAMS ((unsigned int));
929static unw_rec_list *output_unat_when PARAMS ((void));
930static unw_rec_list *output_unat_gr PARAMS ((unsigned int));
931static unw_rec_list *output_unat_psprel PARAMS ((unsigned int));
932static unw_rec_list *output_unat_sprel PARAMS ((unsigned int));
933static unw_rec_list *output_lc_when PARAMS ((void));
934static unw_rec_list *output_lc_gr PARAMS ((unsigned int));
935static unw_rec_list *output_lc_psprel PARAMS ((unsigned int));
936static unw_rec_list *output_lc_sprel PARAMS ((unsigned int));
937static unw_rec_list *output_fpsr_when PARAMS ((void));
938static unw_rec_list *output_fpsr_gr PARAMS ((unsigned int));
939static unw_rec_list *output_fpsr_psprel PARAMS ((unsigned int));
940static unw_rec_list *output_fpsr_sprel PARAMS ((unsigned int));
941static unw_rec_list *output_priunat_when_gr PARAMS ((void));
942static unw_rec_list *output_priunat_when_mem PARAMS ((void));
943static unw_rec_list *output_priunat_gr PARAMS ((unsigned int));
944static unw_rec_list *output_priunat_psprel PARAMS ((unsigned int));
945static unw_rec_list *output_priunat_sprel PARAMS ((unsigned int));
946static unw_rec_list *output_bsp_when PARAMS ((void));
947static unw_rec_list *output_bsp_gr PARAMS ((unsigned int));
948static unw_rec_list *output_bsp_psprel PARAMS ((unsigned int));
949static unw_rec_list *output_bsp_sprel PARAMS ((unsigned int));
950static unw_rec_list *output_bspstore_when PARAMS ((void));
951static unw_rec_list *output_bspstore_gr PARAMS ((unsigned int));
952static unw_rec_list *output_bspstore_psprel PARAMS ((unsigned int));
953static unw_rec_list *output_bspstore_sprel PARAMS ((unsigned int));
954static unw_rec_list *output_rnat_when PARAMS ((void));
955static unw_rec_list *output_rnat_gr PARAMS ((unsigned int));
956static unw_rec_list *output_rnat_psprel PARAMS ((unsigned int));
957static unw_rec_list *output_rnat_sprel PARAMS ((unsigned int));
958static unw_rec_list *output_unwabi PARAMS ((unsigned long, unsigned long));
959static unw_rec_list *output_epilogue PARAMS ((unsigned long));
960static unw_rec_list *output_label_state PARAMS ((unsigned long));
961static unw_rec_list *output_copy_state PARAMS ((unsigned long));
e4e8248d 962static unw_rec_list *output_spill_psprel PARAMS ((unsigned int, unsigned int, unsigned int,
150f24a2 963 unsigned int));
e4e8248d 964static unw_rec_list *output_spill_sprel PARAMS ((unsigned int, unsigned int, unsigned int,
150f24a2
JW
965 unsigned int));
966static unw_rec_list *output_spill_reg PARAMS ((unsigned int, unsigned int, unsigned int,
150f24a2
JW
967 unsigned int, unsigned int));
968static void process_one_record PARAMS ((unw_rec_list *, vbyte_func));
969static void process_unw_records PARAMS ((unw_rec_list *, vbyte_func));
970static int calc_record_size PARAMS ((unw_rec_list *));
971static void set_imask PARAMS ((unw_rec_list *, unsigned long, unsigned long, unsigned int));
f5a30c2e 972static unsigned long slot_index PARAMS ((unsigned long, fragS *,
b5e0fabd
JW
973 unsigned long, fragS *,
974 int));
91a2ae2a 975static unw_rec_list *optimize_unw_records PARAMS ((unw_rec_list *));
b5e0fabd 976static void fixup_unw_records PARAMS ((unw_rec_list *, int));
e4e8248d
JB
977static int parse_predicate_and_operand PARAMS ((expressionS *, unsigned *, const char *));
978static void convert_expr_to_ab_reg PARAMS ((const expressionS *, unsigned int *, unsigned int *, const char *, int));
979static void convert_expr_to_xy_reg PARAMS ((const expressionS *, unsigned int *, unsigned int *, const char *, int));
6290819d
NC
980static unsigned int get_saved_prologue_count PARAMS ((unsigned long));
981static void save_prologue_count PARAMS ((unsigned long, unsigned int));
982static void free_saved_prologue_counts PARAMS ((void));
91a2ae2a 983
652ca075 984/* Determine if application register REGNUM resides only in the integer
800eeca4
JW
985 unit (as opposed to the memory unit). */
986static int
652ca075 987ar_is_only_in_integer_unit (int reg)
800eeca4
JW
988{
989 reg -= REG_AR;
652ca075
L
990 return reg >= 64 && reg <= 111;
991}
800eeca4 992
652ca075
L
993/* Determine if application register REGNUM resides only in the memory
994 unit (as opposed to the integer unit). */
995static int
996ar_is_only_in_memory_unit (int reg)
997{
998 reg -= REG_AR;
999 return reg >= 0 && reg <= 47;
800eeca4
JW
1000}
1001
1002/* Switch to section NAME and create section if necessary. It's
1003 rather ugly that we have to manipulate input_line_pointer but I
1004 don't see any other way to accomplish the same thing without
1005 changing obj-elf.c (which may be the Right Thing, in the end). */
1006static void
1007set_section (name)
1008 char *name;
1009{
1010 char *saved_input_line_pointer;
1011
1012 saved_input_line_pointer = input_line_pointer;
1013 input_line_pointer = name;
1014 obj_elf_section (0);
1015 input_line_pointer = saved_input_line_pointer;
1016}
1017
d61a78a7
RH
1018/* Map 's' to SHF_IA_64_SHORT. */
1019
1020int
1021ia64_elf_section_letter (letter, ptr_msg)
1022 int letter;
1023 char **ptr_msg;
1024{
1025 if (letter == 's')
1026 return SHF_IA_64_SHORT;
711ef82f
L
1027 else if (letter == 'o')
1028 return SHF_LINK_ORDER;
d61a78a7 1029
711ef82f
L
1030 *ptr_msg = _("Bad .section directive: want a,o,s,w,x,M,S,G,T in string");
1031 return -1;
d61a78a7
RH
1032}
1033
800eeca4
JW
1034/* Map SHF_IA_64_SHORT to SEC_SMALL_DATA. */
1035
1036flagword
1037ia64_elf_section_flags (flags, attr, type)
1038 flagword flags;
2434f565 1039 int attr, type ATTRIBUTE_UNUSED;
800eeca4
JW
1040{
1041 if (attr & SHF_IA_64_SHORT)
1042 flags |= SEC_SMALL_DATA;
1043 return flags;
1044}
1045
91a2ae2a
RH
1046int
1047ia64_elf_section_type (str, len)
40449e9f
KH
1048 const char *str;
1049 size_t len;
91a2ae2a 1050{
1cd8ff38 1051#define STREQ(s) ((len == sizeof (s) - 1) && (strncmp (str, s, sizeof (s) - 1) == 0))
40449e9f 1052
1cd8ff38 1053 if (STREQ (ELF_STRING_ia64_unwind_info))
91a2ae2a
RH
1054 return SHT_PROGBITS;
1055
1cd8ff38 1056 if (STREQ (ELF_STRING_ia64_unwind_info_once))
579f31ac
JJ
1057 return SHT_PROGBITS;
1058
1cd8ff38 1059 if (STREQ (ELF_STRING_ia64_unwind))
91a2ae2a
RH
1060 return SHT_IA_64_UNWIND;
1061
1cd8ff38 1062 if (STREQ (ELF_STRING_ia64_unwind_once))
579f31ac
JJ
1063 return SHT_IA_64_UNWIND;
1064
711ef82f
L
1065 if (STREQ ("unwind"))
1066 return SHT_IA_64_UNWIND;
1067
91a2ae2a 1068 return -1;
1cd8ff38 1069#undef STREQ
91a2ae2a
RH
1070}
1071
800eeca4
JW
1072static unsigned int
1073set_regstack (ins, locs, outs, rots)
1074 unsigned int ins, locs, outs, rots;
1075{
542d6675
KH
1076 /* Size of frame. */
1077 unsigned int sof;
800eeca4
JW
1078
1079 sof = ins + locs + outs;
1080 if (sof > 96)
1081 {
1082 as_bad ("Size of frame exceeds maximum of 96 registers");
1083 return 0;
1084 }
1085 if (rots > sof)
1086 {
1087 as_warn ("Size of rotating registers exceeds frame size");
1088 return 0;
1089 }
1090 md.in.base = REG_GR + 32;
1091 md.loc.base = md.in.base + ins;
1092 md.out.base = md.loc.base + locs;
1093
1094 md.in.num_regs = ins;
1095 md.loc.num_regs = locs;
1096 md.out.num_regs = outs;
1097 md.rot.num_regs = rots;
1098 return sof;
1099}
1100
1101void
1102ia64_flush_insns ()
1103{
1104 struct label_fix *lfix;
1105 segT saved_seg;
1106 subsegT saved_subseg;
b44b1b85 1107 unw_rec_list *ptr;
07a53e5c 1108 bfd_boolean mark;
800eeca4
JW
1109
1110 if (!md.last_text_seg)
1111 return;
1112
1113 saved_seg = now_seg;
1114 saved_subseg = now_subseg;
1115
1116 subseg_set (md.last_text_seg, 0);
1117
1118 while (md.num_slots_in_use > 0)
1119 emit_one_bundle (); /* force out queued instructions */
1120
1121 /* In case there are labels following the last instruction, resolve
07a53e5c
RH
1122 those now. */
1123 mark = FALSE;
800eeca4
JW
1124 for (lfix = CURR_SLOT.label_fixups; lfix; lfix = lfix->next)
1125 {
07a53e5c
RH
1126 symbol_set_value_now (lfix->sym);
1127 mark |= lfix->dw2_mark_labels;
800eeca4 1128 }
07a53e5c 1129 if (mark)
f1bcba5b 1130 {
07a53e5c
RH
1131 dwarf2_where (&CURR_SLOT.debug_line);
1132 CURR_SLOT.debug_line.flags |= DWARF2_FLAG_BASIC_BLOCK;
1133 dwarf2_gen_line_info (frag_now_fix (), &CURR_SLOT.debug_line);
f1bcba5b 1134 }
07a53e5c
RH
1135 CURR_SLOT.label_fixups = 0;
1136
1137 for (lfix = CURR_SLOT.tag_fixups; lfix; lfix = lfix->next)
1138 symbol_set_value_now (lfix->sym);
f1bcba5b 1139 CURR_SLOT.tag_fixups = 0;
800eeca4 1140
b44b1b85 1141 /* In case there are unwind directives following the last instruction,
5738bc24
JW
1142 resolve those now. We only handle prologue, body, and endp directives
1143 here. Give an error for others. */
b44b1b85
JW
1144 for (ptr = unwind.current_entry; ptr; ptr = ptr->next)
1145 {
9c59842f 1146 switch (ptr->r.type)
b44b1b85 1147 {
9c59842f
JW
1148 case prologue:
1149 case prologue_gr:
1150 case body:
1151 case endp:
b44b1b85
JW
1152 ptr->slot_number = (unsigned long) frag_more (0);
1153 ptr->slot_frag = frag_now;
9c59842f
JW
1154 break;
1155
1156 /* Allow any record which doesn't have a "t" field (i.e.,
1157 doesn't relate to a particular instruction). */
1158 case unwabi:
1159 case br_gr:
1160 case copy_state:
1161 case fr_mem:
1162 case frgr_mem:
1163 case gr_gr:
1164 case gr_mem:
1165 case label_state:
1166 case rp_br:
1167 case spill_base:
1168 case spill_mask:
1169 /* nothing */
1170 break;
1171
1172 default:
1173 as_bad (_("Unwind directive not followed by an instruction."));
1174 break;
b44b1b85 1175 }
b44b1b85
JW
1176 }
1177 unwind.current_entry = NULL;
1178
800eeca4 1179 subseg_set (saved_seg, saved_subseg);
f1bcba5b
JW
1180
1181 if (md.qp.X_op == O_register)
1182 as_bad ("qualifying predicate not followed by instruction");
800eeca4
JW
1183}
1184
d9201763
L
1185static void
1186ia64_do_align (int nbytes)
800eeca4
JW
1187{
1188 char *saved_input_line_pointer = input_line_pointer;
1189
1190 input_line_pointer = "";
1191 s_align_bytes (nbytes);
1192 input_line_pointer = saved_input_line_pointer;
1193}
1194
1195void
1196ia64_cons_align (nbytes)
1197 int nbytes;
1198{
1199 if (md.auto_align)
1200 {
1201 char *saved_input_line_pointer = input_line_pointer;
1202 input_line_pointer = "";
1203 s_align_bytes (nbytes);
1204 input_line_pointer = saved_input_line_pointer;
1205 }
1206}
1207
1208/* Output COUNT bytes to a memory location. */
2132e3a3 1209static char *vbyte_mem_ptr = NULL;
800eeca4 1210
197865e8 1211void
800eeca4
JW
1212output_vbyte_mem (count, ptr, comment)
1213 int count;
1214 char *ptr;
2434f565 1215 char *comment ATTRIBUTE_UNUSED;
800eeca4
JW
1216{
1217 int x;
1218 if (vbyte_mem_ptr == NULL)
1219 abort ();
1220
1221 if (count == 0)
1222 return;
1223 for (x = 0; x < count; x++)
1224 *(vbyte_mem_ptr++) = ptr[x];
1225}
1226
1227/* Count the number of bytes required for records. */
1228static int vbyte_count = 0;
197865e8 1229void
800eeca4
JW
1230count_output (count, ptr, comment)
1231 int count;
2434f565
JW
1232 char *ptr ATTRIBUTE_UNUSED;
1233 char *comment ATTRIBUTE_UNUSED;
800eeca4
JW
1234{
1235 vbyte_count += count;
1236}
1237
1238static void
1239output_R1_format (f, rtype, rlen)
1240 vbyte_func f;
1241 unw_record_type rtype;
1242 int rlen;
1243{
e0c9811a 1244 int r = 0;
800eeca4
JW
1245 char byte;
1246 if (rlen > 0x1f)
1247 {
1248 output_R3_format (f, rtype, rlen);
1249 return;
1250 }
197865e8 1251
e0c9811a
JW
1252 if (rtype == body)
1253 r = 1;
1254 else if (rtype != prologue)
1255 as_bad ("record type is not valid");
1256
800eeca4
JW
1257 byte = UNW_R1 | (r << 5) | (rlen & 0x1f);
1258 (*f) (1, &byte, NULL);
1259}
1260
1261static void
1262output_R2_format (f, mask, grsave, rlen)
1263 vbyte_func f;
1264 int mask, grsave;
1265 unsigned long rlen;
1266{
1267 char bytes[20];
1268 int count = 2;
1269 mask = (mask & 0x0f);
1270 grsave = (grsave & 0x7f);
1271
1272 bytes[0] = (UNW_R2 | (mask >> 1));
1273 bytes[1] = (((mask & 0x01) << 7) | grsave);
1274 count += output_leb128 (bytes + 2, rlen, 0);
1275 (*f) (count, bytes, NULL);
1276}
1277
1278static void
1279output_R3_format (f, rtype, rlen)
1280 vbyte_func f;
1281 unw_record_type rtype;
1282 unsigned long rlen;
1283{
e0c9811a 1284 int r = 0, count;
800eeca4
JW
1285 char bytes[20];
1286 if (rlen <= 0x1f)
1287 {
1288 output_R1_format (f, rtype, rlen);
1289 return;
1290 }
197865e8 1291
e0c9811a
JW
1292 if (rtype == body)
1293 r = 1;
1294 else if (rtype != prologue)
1295 as_bad ("record type is not valid");
800eeca4
JW
1296 bytes[0] = (UNW_R3 | r);
1297 count = output_leb128 (bytes + 1, rlen, 0);
1298 (*f) (count + 1, bytes, NULL);
1299}
1300
1301static void
1302output_P1_format (f, brmask)
1303 vbyte_func f;
1304 int brmask;
1305{
1306 char byte;
1307 byte = UNW_P1 | (brmask & 0x1f);
1308 (*f) (1, &byte, NULL);
1309}
1310
1311static void
1312output_P2_format (f, brmask, gr)
1313 vbyte_func f;
1314 int brmask;
1315 int gr;
1316{
1317 char bytes[2];
1318 brmask = (brmask & 0x1f);
1319 bytes[0] = UNW_P2 | (brmask >> 1);
1320 bytes[1] = (((brmask & 1) << 7) | gr);
1321 (*f) (2, bytes, NULL);
1322}
1323
1324static void
1325output_P3_format (f, rtype, reg)
1326 vbyte_func f;
1327 unw_record_type rtype;
1328 int reg;
1329{
1330 char bytes[2];
e0c9811a 1331 int r = 0;
800eeca4
JW
1332 reg = (reg & 0x7f);
1333 switch (rtype)
542d6675 1334 {
800eeca4
JW
1335 case psp_gr:
1336 r = 0;
1337 break;
1338 case rp_gr:
1339 r = 1;
1340 break;
1341 case pfs_gr:
1342 r = 2;
1343 break;
1344 case preds_gr:
1345 r = 3;
1346 break;
1347 case unat_gr:
1348 r = 4;
1349 break;
1350 case lc_gr:
1351 r = 5;
1352 break;
1353 case rp_br:
1354 r = 6;
1355 break;
1356 case rnat_gr:
1357 r = 7;
1358 break;
1359 case bsp_gr:
1360 r = 8;
1361 break;
1362 case bspstore_gr:
1363 r = 9;
1364 break;
1365 case fpsr_gr:
1366 r = 10;
1367 break;
1368 case priunat_gr:
1369 r = 11;
1370 break;
1371 default:
1372 as_bad ("Invalid record type for P3 format.");
542d6675 1373 }
800eeca4
JW
1374 bytes[0] = (UNW_P3 | (r >> 1));
1375 bytes[1] = (((r & 1) << 7) | reg);
1376 (*f) (2, bytes, NULL);
1377}
1378
800eeca4 1379static void
e0c9811a 1380output_P4_format (f, imask, imask_size)
800eeca4 1381 vbyte_func f;
e0c9811a
JW
1382 unsigned char *imask;
1383 unsigned long imask_size;
800eeca4 1384{
e0c9811a 1385 imask[0] = UNW_P4;
2132e3a3 1386 (*f) (imask_size, (char *) imask, NULL);
800eeca4
JW
1387}
1388
1389static void
1390output_P5_format (f, grmask, frmask)
1391 vbyte_func f;
1392 int grmask;
1393 unsigned long frmask;
1394{
1395 char bytes[4];
1396 grmask = (grmask & 0x0f);
1397
1398 bytes[0] = UNW_P5;
1399 bytes[1] = ((grmask << 4) | ((frmask & 0x000f0000) >> 16));
1400 bytes[2] = ((frmask & 0x0000ff00) >> 8);
1401 bytes[3] = (frmask & 0x000000ff);
1402 (*f) (4, bytes, NULL);
1403}
1404
1405static void
1406output_P6_format (f, rtype, rmask)
1407 vbyte_func f;
1408 unw_record_type rtype;
1409 int rmask;
1410{
1411 char byte;
e0c9811a 1412 int r = 0;
197865e8 1413
e0c9811a
JW
1414 if (rtype == gr_mem)
1415 r = 1;
1416 else if (rtype != fr_mem)
1417 as_bad ("Invalid record type for format P6");
800eeca4
JW
1418 byte = (UNW_P6 | (r << 4) | (rmask & 0x0f));
1419 (*f) (1, &byte, NULL);
1420}
1421
1422static void
1423output_P7_format (f, rtype, w1, w2)
1424 vbyte_func f;
1425 unw_record_type rtype;
1426 unsigned long w1;
1427 unsigned long w2;
1428{
1429 char bytes[20];
1430 int count = 1;
e0c9811a 1431 int r = 0;
800eeca4
JW
1432 count += output_leb128 (bytes + 1, w1, 0);
1433 switch (rtype)
1434 {
542d6675
KH
1435 case mem_stack_f:
1436 r = 0;
1437 count += output_leb128 (bytes + count, w2 >> 4, 0);
1438 break;
1439 case mem_stack_v:
1440 r = 1;
1441 break;
1442 case spill_base:
1443 r = 2;
1444 break;
1445 case psp_sprel:
1446 r = 3;
1447 break;
1448 case rp_when:
1449 r = 4;
1450 break;
1451 case rp_psprel:
1452 r = 5;
1453 break;
1454 case pfs_when:
1455 r = 6;
1456 break;
1457 case pfs_psprel:
1458 r = 7;
1459 break;
1460 case preds_when:
1461 r = 8;
1462 break;
1463 case preds_psprel:
1464 r = 9;
1465 break;
1466 case lc_when:
1467 r = 10;
1468 break;
1469 case lc_psprel:
1470 r = 11;
1471 break;
1472 case unat_when:
1473 r = 12;
1474 break;
1475 case unat_psprel:
1476 r = 13;
1477 break;
1478 case fpsr_when:
1479 r = 14;
1480 break;
1481 case fpsr_psprel:
1482 r = 15;
1483 break;
1484 default:
1485 break;
800eeca4
JW
1486 }
1487 bytes[0] = (UNW_P7 | r);
1488 (*f) (count, bytes, NULL);
1489}
1490
1491static void
1492output_P8_format (f, rtype, t)
1493 vbyte_func f;
1494 unw_record_type rtype;
1495 unsigned long t;
1496{
1497 char bytes[20];
e0c9811a 1498 int r = 0;
800eeca4
JW
1499 int count = 2;
1500 bytes[0] = UNW_P8;
1501 switch (rtype)
1502 {
542d6675
KH
1503 case rp_sprel:
1504 r = 1;
1505 break;
1506 case pfs_sprel:
1507 r = 2;
1508 break;
1509 case preds_sprel:
1510 r = 3;
1511 break;
1512 case lc_sprel:
1513 r = 4;
1514 break;
1515 case unat_sprel:
1516 r = 5;
1517 break;
1518 case fpsr_sprel:
1519 r = 6;
1520 break;
1521 case bsp_when:
1522 r = 7;
1523 break;
1524 case bsp_psprel:
1525 r = 8;
1526 break;
1527 case bsp_sprel:
1528 r = 9;
1529 break;
1530 case bspstore_when:
1531 r = 10;
1532 break;
1533 case bspstore_psprel:
1534 r = 11;
1535 break;
1536 case bspstore_sprel:
1537 r = 12;
1538 break;
1539 case rnat_when:
1540 r = 13;
1541 break;
1542 case rnat_psprel:
1543 r = 14;
1544 break;
1545 case rnat_sprel:
1546 r = 15;
1547 break;
1548 case priunat_when_gr:
1549 r = 16;
1550 break;
1551 case priunat_psprel:
1552 r = 17;
1553 break;
1554 case priunat_sprel:
1555 r = 18;
1556 break;
1557 case priunat_when_mem:
1558 r = 19;
1559 break;
1560 default:
1561 break;
800eeca4
JW
1562 }
1563 bytes[1] = r;
1564 count += output_leb128 (bytes + 2, t, 0);
1565 (*f) (count, bytes, NULL);
1566}
1567
1568static void
1569output_P9_format (f, grmask, gr)
1570 vbyte_func f;
1571 int grmask;
1572 int gr;
1573{
1574 char bytes[3];
1575 bytes[0] = UNW_P9;
1576 bytes[1] = (grmask & 0x0f);
1577 bytes[2] = (gr & 0x7f);
1578 (*f) (3, bytes, NULL);
1579}
1580
1581static void
1582output_P10_format (f, abi, context)
1583 vbyte_func f;
1584 int abi;
1585 int context;
1586{
1587 char bytes[3];
1588 bytes[0] = UNW_P10;
1589 bytes[1] = (abi & 0xff);
1590 bytes[2] = (context & 0xff);
1591 (*f) (3, bytes, NULL);
1592}
1593
1594static void
1595output_B1_format (f, rtype, label)
1596 vbyte_func f;
1597 unw_record_type rtype;
1598 unsigned long label;
1599{
1600 char byte;
e0c9811a 1601 int r = 0;
197865e8 1602 if (label > 0x1f)
800eeca4
JW
1603 {
1604 output_B4_format (f, rtype, label);
1605 return;
1606 }
e0c9811a
JW
1607 if (rtype == copy_state)
1608 r = 1;
1609 else if (rtype != label_state)
1610 as_bad ("Invalid record type for format B1");
800eeca4
JW
1611
1612 byte = (UNW_B1 | (r << 5) | (label & 0x1f));
1613 (*f) (1, &byte, NULL);
1614}
1615
1616static void
1617output_B2_format (f, ecount, t)
1618 vbyte_func f;
1619 unsigned long ecount;
1620 unsigned long t;
1621{
1622 char bytes[20];
1623 int count = 1;
1624 if (ecount > 0x1f)
1625 {
1626 output_B3_format (f, ecount, t);
1627 return;
1628 }
1629 bytes[0] = (UNW_B2 | (ecount & 0x1f));
1630 count += output_leb128 (bytes + 1, t, 0);
1631 (*f) (count, bytes, NULL);
1632}
1633
1634static void
1635output_B3_format (f, ecount, t)
1636 vbyte_func f;
1637 unsigned long ecount;
1638 unsigned long t;
1639{
1640 char bytes[20];
1641 int count = 1;
1642 if (ecount <= 0x1f)
1643 {
1644 output_B2_format (f, ecount, t);
1645 return;
1646 }
1647 bytes[0] = UNW_B3;
1648 count += output_leb128 (bytes + 1, t, 0);
1649 count += output_leb128 (bytes + count, ecount, 0);
1650 (*f) (count, bytes, NULL);
1651}
1652
1653static void
1654output_B4_format (f, rtype, label)
1655 vbyte_func f;
1656 unw_record_type rtype;
1657 unsigned long label;
1658{
1659 char bytes[20];
e0c9811a 1660 int r = 0;
800eeca4 1661 int count = 1;
197865e8 1662 if (label <= 0x1f)
800eeca4
JW
1663 {
1664 output_B1_format (f, rtype, label);
1665 return;
1666 }
197865e8 1667
e0c9811a
JW
1668 if (rtype == copy_state)
1669 r = 1;
1670 else if (rtype != label_state)
1671 as_bad ("Invalid record type for format B1");
800eeca4
JW
1672
1673 bytes[0] = (UNW_B4 | (r << 3));
1674 count += output_leb128 (bytes + 1, label, 0);
1675 (*f) (count, bytes, NULL);
1676}
1677
1678static char
e0c9811a 1679format_ab_reg (ab, reg)
542d6675
KH
1680 int ab;
1681 int reg;
800eeca4
JW
1682{
1683 int ret;
e0c9811a 1684 ab = (ab & 3);
800eeca4 1685 reg = (reg & 0x1f);
e0c9811a 1686 ret = (ab << 5) | reg;
800eeca4
JW
1687 return ret;
1688}
1689
1690static void
e0c9811a 1691output_X1_format (f, rtype, ab, reg, t, w1)
800eeca4
JW
1692 vbyte_func f;
1693 unw_record_type rtype;
e0c9811a 1694 int ab, reg;
800eeca4
JW
1695 unsigned long t;
1696 unsigned long w1;
1697{
1698 char bytes[20];
e0c9811a 1699 int r = 0;
800eeca4
JW
1700 int count = 2;
1701 bytes[0] = UNW_X1;
197865e8 1702
e0c9811a
JW
1703 if (rtype == spill_sprel)
1704 r = 1;
1705 else if (rtype != spill_psprel)
1706 as_bad ("Invalid record type for format X1");
1707 bytes[1] = ((r << 7) | format_ab_reg (ab, reg));
800eeca4
JW
1708 count += output_leb128 (bytes + 2, t, 0);
1709 count += output_leb128 (bytes + count, w1, 0);
1710 (*f) (count, bytes, NULL);
1711}
1712
1713static void
e0c9811a 1714output_X2_format (f, ab, reg, x, y, treg, t)
800eeca4 1715 vbyte_func f;
e0c9811a 1716 int ab, reg;
800eeca4
JW
1717 int x, y, treg;
1718 unsigned long t;
1719{
1720 char bytes[20];
800eeca4
JW
1721 int count = 3;
1722 bytes[0] = UNW_X2;
e0c9811a 1723 bytes[1] = (((x & 1) << 7) | format_ab_reg (ab, reg));
800eeca4
JW
1724 bytes[2] = (((y & 1) << 7) | (treg & 0x7f));
1725 count += output_leb128 (bytes + 3, t, 0);
1726 (*f) (count, bytes, NULL);
1727}
1728
1729static void
e0c9811a 1730output_X3_format (f, rtype, qp, ab, reg, t, w1)
800eeca4
JW
1731 vbyte_func f;
1732 unw_record_type rtype;
1733 int qp;
e0c9811a 1734 int ab, reg;
800eeca4
JW
1735 unsigned long t;
1736 unsigned long w1;
1737{
1738 char bytes[20];
e0c9811a 1739 int r = 0;
800eeca4 1740 int count = 3;
e0c9811a
JW
1741 bytes[0] = UNW_X3;
1742
1743 if (rtype == spill_sprel_p)
1744 r = 1;
1745 else if (rtype != spill_psprel_p)
1746 as_bad ("Invalid record type for format X3");
800eeca4 1747 bytes[1] = ((r << 7) | (qp & 0x3f));
e0c9811a 1748 bytes[2] = format_ab_reg (ab, reg);
800eeca4
JW
1749 count += output_leb128 (bytes + 3, t, 0);
1750 count += output_leb128 (bytes + count, w1, 0);
1751 (*f) (count, bytes, NULL);
1752}
1753
1754static void
e0c9811a 1755output_X4_format (f, qp, ab, reg, x, y, treg, t)
800eeca4
JW
1756 vbyte_func f;
1757 int qp;
e0c9811a 1758 int ab, reg;
800eeca4
JW
1759 int x, y, treg;
1760 unsigned long t;
1761{
1762 char bytes[20];
800eeca4 1763 int count = 4;
e0c9811a 1764 bytes[0] = UNW_X4;
800eeca4 1765 bytes[1] = (qp & 0x3f);
e0c9811a 1766 bytes[2] = (((x & 1) << 7) | format_ab_reg (ab, reg));
800eeca4
JW
1767 bytes[3] = (((y & 1) << 7) | (treg & 0x7f));
1768 count += output_leb128 (bytes + 4, t, 0);
1769 (*f) (count, bytes, NULL);
1770}
1771
ba825241
JB
1772/* This function checks whether there are any outstanding .save-s and
1773 discards them if so. */
1774
1775static void
1776check_pending_save (void)
1777{
1778 if (unwind.pending_saves)
1779 {
1780 unw_rec_list *cur, *prev;
1781
1782 as_warn ("Previous .save incomplete");
1783 for (cur = unwind.list, prev = NULL; cur; )
1784 if (&cur->r.record.p == unwind.pending_saves)
1785 {
1786 if (prev)
1787 prev->next = cur->next;
1788 else
1789 unwind.list = cur->next;
1790 if (cur == unwind.tail)
1791 unwind.tail = prev;
1792 if (cur == unwind.current_entry)
1793 unwind.current_entry = cur->next;
1794 /* Don't free the first discarded record, it's being used as
1795 terminator for (currently) br_gr and gr_gr processing, and
1796 also prevents leaving a dangling pointer to it in its
1797 predecessor. */
1798 cur->r.record.p.grmask = 0;
1799 cur->r.record.p.brmask = 0;
1800 cur->r.record.p.frmask = 0;
1801 prev = cur->r.record.p.next;
1802 cur->r.record.p.next = NULL;
1803 cur = prev;
1804 break;
1805 }
1806 else
1807 {
1808 prev = cur;
1809 cur = cur->next;
1810 }
1811 while (cur)
1812 {
1813 prev = cur;
1814 cur = cur->r.record.p.next;
1815 free (prev);
1816 }
1817 unwind.pending_saves = NULL;
1818 }
1819}
1820
800eeca4 1821/* This function allocates a record list structure, and initializes fields. */
542d6675 1822
800eeca4 1823static unw_rec_list *
197865e8 1824alloc_record (unw_record_type t)
800eeca4
JW
1825{
1826 unw_rec_list *ptr;
1827 ptr = xmalloc (sizeof (*ptr));
ba825241 1828 memset (ptr, 0, sizeof (*ptr));
800eeca4
JW
1829 ptr->slot_number = SLOT_NUM_NOT_SET;
1830 ptr->r.type = t;
1831 return ptr;
1832}
1833
5738bc24
JW
1834/* Dummy unwind record used for calculating the length of the last prologue or
1835 body region. */
1836
1837static unw_rec_list *
1838output_endp ()
1839{
1840 unw_rec_list *ptr = alloc_record (endp);
1841 return ptr;
1842}
1843
800eeca4
JW
1844static unw_rec_list *
1845output_prologue ()
1846{
1847 unw_rec_list *ptr = alloc_record (prologue);
e0c9811a 1848 memset (&ptr->r.record.r.mask, 0, sizeof (ptr->r.record.r.mask));
800eeca4
JW
1849 return ptr;
1850}
1851
1852static unw_rec_list *
1853output_prologue_gr (saved_mask, reg)
1854 unsigned int saved_mask;
1855 unsigned int reg;
1856{
1857 unw_rec_list *ptr = alloc_record (prologue_gr);
e0c9811a
JW
1858 memset (&ptr->r.record.r.mask, 0, sizeof (ptr->r.record.r.mask));
1859 ptr->r.record.r.grmask = saved_mask;
800eeca4
JW
1860 ptr->r.record.r.grsave = reg;
1861 return ptr;
1862}
1863
1864static unw_rec_list *
1865output_body ()
1866{
1867 unw_rec_list *ptr = alloc_record (body);
1868 return ptr;
1869}
1870
1871static unw_rec_list *
1872output_mem_stack_f (size)
1873 unsigned int size;
1874{
1875 unw_rec_list *ptr = alloc_record (mem_stack_f);
1876 ptr->r.record.p.size = size;
1877 return ptr;
1878}
1879
1880static unw_rec_list *
1881output_mem_stack_v ()
1882{
1883 unw_rec_list *ptr = alloc_record (mem_stack_v);
1884 return ptr;
1885}
1886
1887static unw_rec_list *
1888output_psp_gr (gr)
1889 unsigned int gr;
1890{
1891 unw_rec_list *ptr = alloc_record (psp_gr);
ba825241 1892 ptr->r.record.p.r.gr = gr;
800eeca4
JW
1893 return ptr;
1894}
1895
1896static unw_rec_list *
1897output_psp_sprel (offset)
1898 unsigned int offset;
1899{
1900 unw_rec_list *ptr = alloc_record (psp_sprel);
ba825241 1901 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
1902 return ptr;
1903}
1904
1905static unw_rec_list *
1906output_rp_when ()
1907{
1908 unw_rec_list *ptr = alloc_record (rp_when);
1909 return ptr;
1910}
1911
1912static unw_rec_list *
1913output_rp_gr (gr)
1914 unsigned int gr;
1915{
1916 unw_rec_list *ptr = alloc_record (rp_gr);
ba825241 1917 ptr->r.record.p.r.gr = gr;
800eeca4
JW
1918 return ptr;
1919}
1920
1921static unw_rec_list *
1922output_rp_br (br)
1923 unsigned int br;
1924{
1925 unw_rec_list *ptr = alloc_record (rp_br);
ba825241 1926 ptr->r.record.p.r.br = br;
800eeca4
JW
1927 return ptr;
1928}
1929
1930static unw_rec_list *
1931output_rp_psprel (offset)
1932 unsigned int offset;
1933{
1934 unw_rec_list *ptr = alloc_record (rp_psprel);
ba825241 1935 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
1936 return ptr;
1937}
1938
1939static unw_rec_list *
1940output_rp_sprel (offset)
1941 unsigned int offset;
1942{
1943 unw_rec_list *ptr = alloc_record (rp_sprel);
ba825241 1944 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
1945 return ptr;
1946}
1947
1948static unw_rec_list *
1949output_pfs_when ()
1950{
1951 unw_rec_list *ptr = alloc_record (pfs_when);
1952 return ptr;
1953}
1954
1955static unw_rec_list *
1956output_pfs_gr (gr)
1957 unsigned int gr;
1958{
1959 unw_rec_list *ptr = alloc_record (pfs_gr);
ba825241 1960 ptr->r.record.p.r.gr = gr;
800eeca4
JW
1961 return ptr;
1962}
1963
1964static unw_rec_list *
1965output_pfs_psprel (offset)
1966 unsigned int offset;
1967{
1968 unw_rec_list *ptr = alloc_record (pfs_psprel);
ba825241 1969 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
1970 return ptr;
1971}
1972
1973static unw_rec_list *
1974output_pfs_sprel (offset)
1975 unsigned int offset;
1976{
1977 unw_rec_list *ptr = alloc_record (pfs_sprel);
ba825241 1978 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
1979 return ptr;
1980}
1981
1982static unw_rec_list *
1983output_preds_when ()
1984{
1985 unw_rec_list *ptr = alloc_record (preds_when);
1986 return ptr;
1987}
1988
1989static unw_rec_list *
1990output_preds_gr (gr)
1991 unsigned int gr;
1992{
1993 unw_rec_list *ptr = alloc_record (preds_gr);
ba825241 1994 ptr->r.record.p.r.gr = gr;
800eeca4
JW
1995 return ptr;
1996}
1997
1998static unw_rec_list *
1999output_preds_psprel (offset)
2000 unsigned int offset;
2001{
2002 unw_rec_list *ptr = alloc_record (preds_psprel);
ba825241 2003 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2004 return ptr;
2005}
2006
2007static unw_rec_list *
2008output_preds_sprel (offset)
2009 unsigned int offset;
2010{
2011 unw_rec_list *ptr = alloc_record (preds_sprel);
ba825241 2012 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2013 return ptr;
2014}
2015
2016static unw_rec_list *
2017output_fr_mem (mask)
2018 unsigned int mask;
2019{
2020 unw_rec_list *ptr = alloc_record (fr_mem);
ba825241
JB
2021 unw_rec_list *cur = ptr;
2022
2023 ptr->r.record.p.frmask = mask;
2024 unwind.pending_saves = &ptr->r.record.p;
2025 for (;;)
2026 {
2027 unw_rec_list *prev = cur;
2028
2029 /* Clear least significant set bit. */
2030 mask &= ~(mask & (~mask + 1));
2031 if (!mask)
2032 return ptr;
2033 cur = alloc_record (fr_mem);
2034 cur->r.record.p.frmask = mask;
2035 /* Retain only least significant bit. */
2036 prev->r.record.p.frmask ^= mask;
2037 prev->r.record.p.next = cur;
2038 }
800eeca4
JW
2039}
2040
2041static unw_rec_list *
2042output_frgr_mem (gr_mask, fr_mask)
2043 unsigned int gr_mask;
2044 unsigned int fr_mask;
2045{
2046 unw_rec_list *ptr = alloc_record (frgr_mem);
ba825241
JB
2047 unw_rec_list *cur = ptr;
2048
2049 unwind.pending_saves = &cur->r.record.p;
2050 cur->r.record.p.frmask = fr_mask;
2051 while (fr_mask)
2052 {
2053 unw_rec_list *prev = cur;
2054
2055 /* Clear least significant set bit. */
2056 fr_mask &= ~(fr_mask & (~fr_mask + 1));
2057 if (!gr_mask && !fr_mask)
2058 return ptr;
2059 cur = alloc_record (frgr_mem);
2060 cur->r.record.p.frmask = fr_mask;
2061 /* Retain only least significant bit. */
2062 prev->r.record.p.frmask ^= fr_mask;
2063 prev->r.record.p.next = cur;
2064 }
2065 cur->r.record.p.grmask = gr_mask;
2066 for (;;)
2067 {
2068 unw_rec_list *prev = cur;
2069
2070 /* Clear least significant set bit. */
2071 gr_mask &= ~(gr_mask & (~gr_mask + 1));
2072 if (!gr_mask)
2073 return ptr;
2074 cur = alloc_record (frgr_mem);
2075 cur->r.record.p.grmask = gr_mask;
2076 /* Retain only least significant bit. */
2077 prev->r.record.p.grmask ^= gr_mask;
2078 prev->r.record.p.next = cur;
2079 }
800eeca4
JW
2080}
2081
2082static unw_rec_list *
2083output_gr_gr (mask, reg)
2084 unsigned int mask;
2085 unsigned int reg;
2086{
2087 unw_rec_list *ptr = alloc_record (gr_gr);
ba825241
JB
2088 unw_rec_list *cur = ptr;
2089
800eeca4 2090 ptr->r.record.p.grmask = mask;
ba825241
JB
2091 ptr->r.record.p.r.gr = reg;
2092 unwind.pending_saves = &ptr->r.record.p;
2093 for (;;)
2094 {
2095 unw_rec_list *prev = cur;
2096
2097 /* Clear least significant set bit. */
2098 mask &= ~(mask & (~mask + 1));
2099 if (!mask)
2100 return ptr;
2101 cur = alloc_record (gr_gr);
2102 cur->r.record.p.grmask = mask;
2103 /* Indicate this record shouldn't be output. */
2104 cur->r.record.p.r.gr = REG_NUM;
2105 /* Retain only least significant bit. */
2106 prev->r.record.p.grmask ^= mask;
2107 prev->r.record.p.next = cur;
2108 }
800eeca4
JW
2109}
2110
2111static unw_rec_list *
2112output_gr_mem (mask)
2113 unsigned int mask;
2114{
2115 unw_rec_list *ptr = alloc_record (gr_mem);
ba825241
JB
2116 unw_rec_list *cur = ptr;
2117
2118 ptr->r.record.p.grmask = mask;
2119 unwind.pending_saves = &ptr->r.record.p;
2120 for (;;)
2121 {
2122 unw_rec_list *prev = cur;
2123
2124 /* Clear least significant set bit. */
2125 mask &= ~(mask & (~mask + 1));
2126 if (!mask)
2127 return ptr;
2128 cur = alloc_record (gr_mem);
2129 cur->r.record.p.grmask = mask;
2130 /* Retain only least significant bit. */
2131 prev->r.record.p.grmask ^= mask;
2132 prev->r.record.p.next = cur;
2133 }
800eeca4
JW
2134}
2135
2136static unw_rec_list *
2137output_br_mem (unsigned int mask)
2138{
2139 unw_rec_list *ptr = alloc_record (br_mem);
ba825241
JB
2140 unw_rec_list *cur = ptr;
2141
800eeca4 2142 ptr->r.record.p.brmask = mask;
ba825241
JB
2143 unwind.pending_saves = &ptr->r.record.p;
2144 for (;;)
2145 {
2146 unw_rec_list *prev = cur;
2147
2148 /* Clear least significant set bit. */
2149 mask &= ~(mask & (~mask + 1));
2150 if (!mask)
2151 return ptr;
2152 cur = alloc_record (br_mem);
2153 cur->r.record.p.brmask = mask;
2154 /* Retain only least significant bit. */
2155 prev->r.record.p.brmask ^= mask;
2156 prev->r.record.p.next = cur;
2157 }
800eeca4
JW
2158}
2159
2160static unw_rec_list *
ba825241
JB
2161output_br_gr (mask, reg)
2162 unsigned int mask;
800eeca4
JW
2163 unsigned int reg;
2164{
2165 unw_rec_list *ptr = alloc_record (br_gr);
ba825241
JB
2166 unw_rec_list *cur = ptr;
2167
2168 ptr->r.record.p.brmask = mask;
2169 ptr->r.record.p.r.gr = reg;
2170 unwind.pending_saves = &ptr->r.record.p;
2171 for (;;)
2172 {
2173 unw_rec_list *prev = cur;
2174
2175 /* Clear least significant set bit. */
2176 mask &= ~(mask & (~mask + 1));
2177 if (!mask)
2178 return ptr;
2179 cur = alloc_record (br_gr);
2180 cur->r.record.p.brmask = mask;
2181 /* Indicate this record shouldn't be output. */
2182 cur->r.record.p.r.gr = REG_NUM;
2183 /* Retain only least significant bit. */
2184 prev->r.record.p.brmask ^= mask;
2185 prev->r.record.p.next = cur;
2186 }
800eeca4
JW
2187}
2188
2189static unw_rec_list *
2190output_spill_base (offset)
2191 unsigned int offset;
2192{
2193 unw_rec_list *ptr = alloc_record (spill_base);
ba825241 2194 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2195 return ptr;
2196}
2197
2198static unw_rec_list *
2199output_unat_when ()
2200{
2201 unw_rec_list *ptr = alloc_record (unat_when);
2202 return ptr;
2203}
2204
2205static unw_rec_list *
2206output_unat_gr (gr)
2207 unsigned int gr;
2208{
2209 unw_rec_list *ptr = alloc_record (unat_gr);
ba825241 2210 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2211 return ptr;
2212}
2213
2214static unw_rec_list *
2215output_unat_psprel (offset)
2216 unsigned int offset;
2217{
2218 unw_rec_list *ptr = alloc_record (unat_psprel);
ba825241 2219 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2220 return ptr;
2221}
2222
2223static unw_rec_list *
2224output_unat_sprel (offset)
2225 unsigned int offset;
2226{
2227 unw_rec_list *ptr = alloc_record (unat_sprel);
ba825241 2228 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2229 return ptr;
2230}
2231
2232static unw_rec_list *
2233output_lc_when ()
2234{
2235 unw_rec_list *ptr = alloc_record (lc_when);
2236 return ptr;
2237}
2238
2239static unw_rec_list *
2240output_lc_gr (gr)
2241 unsigned int gr;
2242{
2243 unw_rec_list *ptr = alloc_record (lc_gr);
ba825241 2244 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2245 return ptr;
2246}
2247
2248static unw_rec_list *
2249output_lc_psprel (offset)
2250 unsigned int offset;
2251{
2252 unw_rec_list *ptr = alloc_record (lc_psprel);
ba825241 2253 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2254 return ptr;
2255}
2256
2257static unw_rec_list *
2258output_lc_sprel (offset)
2259 unsigned int offset;
2260{
2261 unw_rec_list *ptr = alloc_record (lc_sprel);
ba825241 2262 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2263 return ptr;
2264}
2265
2266static unw_rec_list *
2267output_fpsr_when ()
2268{
2269 unw_rec_list *ptr = alloc_record (fpsr_when);
2270 return ptr;
2271}
2272
2273static unw_rec_list *
2274output_fpsr_gr (gr)
2275 unsigned int gr;
2276{
2277 unw_rec_list *ptr = alloc_record (fpsr_gr);
ba825241 2278 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2279 return ptr;
2280}
2281
2282static unw_rec_list *
2283output_fpsr_psprel (offset)
2284 unsigned int offset;
2285{
2286 unw_rec_list *ptr = alloc_record (fpsr_psprel);
ba825241 2287 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2288 return ptr;
2289}
2290
2291static unw_rec_list *
2292output_fpsr_sprel (offset)
2293 unsigned int offset;
2294{
2295 unw_rec_list *ptr = alloc_record (fpsr_sprel);
ba825241 2296 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2297 return ptr;
2298}
2299
2300static unw_rec_list *
2301output_priunat_when_gr ()
2302{
2303 unw_rec_list *ptr = alloc_record (priunat_when_gr);
2304 return ptr;
2305}
2306
2307static unw_rec_list *
2308output_priunat_when_mem ()
2309{
2310 unw_rec_list *ptr = alloc_record (priunat_when_mem);
2311 return ptr;
2312}
2313
2314static unw_rec_list *
2315output_priunat_gr (gr)
2316 unsigned int gr;
2317{
2318 unw_rec_list *ptr = alloc_record (priunat_gr);
ba825241 2319 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2320 return ptr;
2321}
2322
2323static unw_rec_list *
2324output_priunat_psprel (offset)
2325 unsigned int offset;
2326{
2327 unw_rec_list *ptr = alloc_record (priunat_psprel);
ba825241 2328 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2329 return ptr;
2330}
2331
2332static unw_rec_list *
2333output_priunat_sprel (offset)
2334 unsigned int offset;
2335{
2336 unw_rec_list *ptr = alloc_record (priunat_sprel);
ba825241 2337 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2338 return ptr;
2339}
2340
2341static unw_rec_list *
2342output_bsp_when ()
2343{
2344 unw_rec_list *ptr = alloc_record (bsp_when);
2345 return ptr;
2346}
2347
2348static unw_rec_list *
2349output_bsp_gr (gr)
2350 unsigned int gr;
2351{
2352 unw_rec_list *ptr = alloc_record (bsp_gr);
ba825241 2353 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2354 return ptr;
2355}
2356
2357static unw_rec_list *
2358output_bsp_psprel (offset)
2359 unsigned int offset;
2360{
2361 unw_rec_list *ptr = alloc_record (bsp_psprel);
ba825241 2362 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2363 return ptr;
2364}
2365
2366static unw_rec_list *
2367output_bsp_sprel (offset)
2368 unsigned int offset;
2369{
2370 unw_rec_list *ptr = alloc_record (bsp_sprel);
ba825241 2371 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2372 return ptr;
2373}
2374
2375static unw_rec_list *
2376output_bspstore_when ()
2377{
2378 unw_rec_list *ptr = alloc_record (bspstore_when);
2379 return ptr;
2380}
2381
2382static unw_rec_list *
2383output_bspstore_gr (gr)
2384 unsigned int gr;
2385{
2386 unw_rec_list *ptr = alloc_record (bspstore_gr);
ba825241 2387 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2388 return ptr;
2389}
2390
2391static unw_rec_list *
2392output_bspstore_psprel (offset)
2393 unsigned int offset;
2394{
2395 unw_rec_list *ptr = alloc_record (bspstore_psprel);
ba825241 2396 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2397 return ptr;
2398}
2399
2400static unw_rec_list *
2401output_bspstore_sprel (offset)
2402 unsigned int offset;
2403{
2404 unw_rec_list *ptr = alloc_record (bspstore_sprel);
ba825241 2405 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2406 return ptr;
2407}
2408
2409static unw_rec_list *
2410output_rnat_when ()
2411{
2412 unw_rec_list *ptr = alloc_record (rnat_when);
2413 return ptr;
2414}
2415
2416static unw_rec_list *
2417output_rnat_gr (gr)
2418 unsigned int gr;
2419{
2420 unw_rec_list *ptr = alloc_record (rnat_gr);
ba825241 2421 ptr->r.record.p.r.gr = gr;
800eeca4
JW
2422 return ptr;
2423}
2424
2425static unw_rec_list *
2426output_rnat_psprel (offset)
2427 unsigned int offset;
2428{
2429 unw_rec_list *ptr = alloc_record (rnat_psprel);
ba825241 2430 ptr->r.record.p.off.psp = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2431 return ptr;
2432}
2433
2434static unw_rec_list *
2435output_rnat_sprel (offset)
2436 unsigned int offset;
2437{
2438 unw_rec_list *ptr = alloc_record (rnat_sprel);
ba825241 2439 ptr->r.record.p.off.sp = offset / 4;
800eeca4
JW
2440 return ptr;
2441}
2442
2443static unw_rec_list *
e0c9811a
JW
2444output_unwabi (abi, context)
2445 unsigned long abi;
2446 unsigned long context;
800eeca4 2447{
e0c9811a
JW
2448 unw_rec_list *ptr = alloc_record (unwabi);
2449 ptr->r.record.p.abi = abi;
2450 ptr->r.record.p.context = context;
800eeca4
JW
2451 return ptr;
2452}
2453
2454static unw_rec_list *
e0c9811a 2455output_epilogue (unsigned long ecount)
800eeca4 2456{
e0c9811a
JW
2457 unw_rec_list *ptr = alloc_record (epilogue);
2458 ptr->r.record.b.ecount = ecount;
800eeca4
JW
2459 return ptr;
2460}
2461
2462static unw_rec_list *
e0c9811a 2463output_label_state (unsigned long label)
800eeca4 2464{
e0c9811a
JW
2465 unw_rec_list *ptr = alloc_record (label_state);
2466 ptr->r.record.b.label = label;
800eeca4
JW
2467 return ptr;
2468}
2469
2470static unw_rec_list *
e0c9811a
JW
2471output_copy_state (unsigned long label)
2472{
2473 unw_rec_list *ptr = alloc_record (copy_state);
2474 ptr->r.record.b.label = label;
2475 return ptr;
2476}
2477
2478static unw_rec_list *
e4e8248d 2479output_spill_psprel (ab, reg, offset, predicate)
e0c9811a 2480 unsigned int ab;
800eeca4
JW
2481 unsigned int reg;
2482 unsigned int offset;
2483 unsigned int predicate;
2484{
e4e8248d 2485 unw_rec_list *ptr = alloc_record (predicate ? spill_psprel_p : spill_psprel);
e0c9811a 2486 ptr->r.record.x.ab = ab;
800eeca4 2487 ptr->r.record.x.reg = reg;
ba825241 2488 ptr->r.record.x.where.pspoff = ENCODED_PSP_OFFSET (offset);
800eeca4
JW
2489 ptr->r.record.x.qp = predicate;
2490 return ptr;
2491}
2492
2493static unw_rec_list *
e4e8248d 2494output_spill_sprel (ab, reg, offset, predicate)
e0c9811a 2495 unsigned int ab;
800eeca4
JW
2496 unsigned int reg;
2497 unsigned int offset;
2498 unsigned int predicate;
2499{
e4e8248d 2500 unw_rec_list *ptr = alloc_record (predicate ? spill_sprel_p : spill_sprel);
e0c9811a 2501 ptr->r.record.x.ab = ab;
800eeca4 2502 ptr->r.record.x.reg = reg;
ba825241 2503 ptr->r.record.x.where.spoff = offset / 4;
800eeca4
JW
2504 ptr->r.record.x.qp = predicate;
2505 return ptr;
2506}
2507
2508static unw_rec_list *
e4e8248d 2509output_spill_reg (ab, reg, targ_reg, xy, predicate)
e0c9811a 2510 unsigned int ab;
800eeca4
JW
2511 unsigned int reg;
2512 unsigned int targ_reg;
2513 unsigned int xy;
2514 unsigned int predicate;
2515{
e4e8248d 2516 unw_rec_list *ptr = alloc_record (predicate ? spill_reg_p : spill_reg);
e0c9811a 2517 ptr->r.record.x.ab = ab;
800eeca4 2518 ptr->r.record.x.reg = reg;
ba825241 2519 ptr->r.record.x.where.reg = targ_reg;
800eeca4
JW
2520 ptr->r.record.x.xy = xy;
2521 ptr->r.record.x.qp = predicate;
2522 return ptr;
2523}
2524
197865e8 2525/* Given a unw_rec_list process the correct format with the
800eeca4 2526 specified function. */
542d6675 2527
800eeca4
JW
2528static void
2529process_one_record (ptr, f)
2530 unw_rec_list *ptr;
2531 vbyte_func f;
2532{
ba825241 2533 unsigned int fr_mask, gr_mask;
e0c9811a 2534
197865e8 2535 switch (ptr->r.type)
800eeca4 2536 {
5738bc24
JW
2537 /* This is a dummy record that takes up no space in the output. */
2538 case endp:
2539 break;
2540
542d6675
KH
2541 case gr_mem:
2542 case fr_mem:
2543 case br_mem:
2544 case frgr_mem:
2545 /* These are taken care of by prologue/prologue_gr. */
2546 break;
e0c9811a 2547
542d6675
KH
2548 case prologue_gr:
2549 case prologue:
2550 if (ptr->r.type == prologue_gr)
2551 output_R2_format (f, ptr->r.record.r.grmask,
2552 ptr->r.record.r.grsave, ptr->r.record.r.rlen);
2553 else
800eeca4 2554 output_R1_format (f, ptr->r.type, ptr->r.record.r.rlen);
542d6675
KH
2555
2556 /* Output descriptor(s) for union of register spills (if any). */
2557 gr_mask = ptr->r.record.r.mask.gr_mem;
2558 fr_mask = ptr->r.record.r.mask.fr_mem;
2559 if (fr_mask)
2560 {
2561 if ((fr_mask & ~0xfUL) == 0)
2562 output_P6_format (f, fr_mem, fr_mask);
2563 else
2564 {
2565 output_P5_format (f, gr_mask, fr_mask);
2566 gr_mask = 0;
2567 }
2568 }
2569 if (gr_mask)
2570 output_P6_format (f, gr_mem, gr_mask);
2571 if (ptr->r.record.r.mask.br_mem)
2572 output_P1_format (f, ptr->r.record.r.mask.br_mem);
2573
2574 /* output imask descriptor if necessary: */
2575 if (ptr->r.record.r.mask.i)
2576 output_P4_format (f, ptr->r.record.r.mask.i,
2577 ptr->r.record.r.imask_size);
2578 break;
2579
2580 case body:
2581 output_R1_format (f, ptr->r.type, ptr->r.record.r.rlen);
2582 break;
2583 case mem_stack_f:
2584 case mem_stack_v:
2585 output_P7_format (f, ptr->r.type, ptr->r.record.p.t,
2586 ptr->r.record.p.size);
2587 break;
2588 case psp_gr:
2589 case rp_gr:
2590 case pfs_gr:
2591 case preds_gr:
2592 case unat_gr:
2593 case lc_gr:
2594 case fpsr_gr:
2595 case priunat_gr:
2596 case bsp_gr:
2597 case bspstore_gr:
2598 case rnat_gr:
ba825241 2599 output_P3_format (f, ptr->r.type, ptr->r.record.p.r.gr);
542d6675
KH
2600 break;
2601 case rp_br:
ba825241 2602 output_P3_format (f, rp_br, ptr->r.record.p.r.br);
542d6675
KH
2603 break;
2604 case psp_sprel:
ba825241 2605 output_P7_format (f, psp_sprel, ptr->r.record.p.off.sp, 0);
542d6675
KH
2606 break;
2607 case rp_when:
2608 case pfs_when:
2609 case preds_when:
2610 case unat_when:
2611 case lc_when:
2612 case fpsr_when:
2613 output_P7_format (f, ptr->r.type, ptr->r.record.p.t, 0);
2614 break;
2615 case rp_psprel:
2616 case pfs_psprel:
2617 case preds_psprel:
2618 case unat_psprel:
2619 case lc_psprel:
2620 case fpsr_psprel:
2621 case spill_base:
ba825241 2622 output_P7_format (f, ptr->r.type, ptr->r.record.p.off.psp, 0);
542d6675
KH
2623 break;
2624 case rp_sprel:
2625 case pfs_sprel:
2626 case preds_sprel:
2627 case unat_sprel:
2628 case lc_sprel:
2629 case fpsr_sprel:
2630 case priunat_sprel:
2631 case bsp_sprel:
2632 case bspstore_sprel:
2633 case rnat_sprel:
ba825241 2634 output_P8_format (f, ptr->r.type, ptr->r.record.p.off.sp);
542d6675
KH
2635 break;
2636 case gr_gr:
ba825241
JB
2637 if (ptr->r.record.p.r.gr < REG_NUM)
2638 {
2639 const unw_rec_list *cur = ptr;
2640
2641 gr_mask = cur->r.record.p.grmask;
2642 while ((cur = cur->r.record.p.next) != NULL)
2643 gr_mask |= cur->r.record.p.grmask;
2644 output_P9_format (f, gr_mask, ptr->r.record.p.r.gr);
2645 }
542d6675
KH
2646 break;
2647 case br_gr:
ba825241
JB
2648 if (ptr->r.record.p.r.gr < REG_NUM)
2649 {
2650 const unw_rec_list *cur = ptr;
2651
2652 gr_mask = cur->r.record.p.brmask;
2653 while ((cur = cur->r.record.p.next) != NULL)
2654 gr_mask |= cur->r.record.p.brmask;
2655 output_P2_format (f, gr_mask, ptr->r.record.p.r.gr);
2656 }
542d6675
KH
2657 break;
2658 case spill_mask:
2659 as_bad ("spill_mask record unimplemented.");
2660 break;
2661 case priunat_when_gr:
2662 case priunat_when_mem:
2663 case bsp_when:
2664 case bspstore_when:
2665 case rnat_when:
2666 output_P8_format (f, ptr->r.type, ptr->r.record.p.t);
2667 break;
2668 case priunat_psprel:
2669 case bsp_psprel:
2670 case bspstore_psprel:
2671 case rnat_psprel:
ba825241 2672 output_P8_format (f, ptr->r.type, ptr->r.record.p.off.psp);
542d6675
KH
2673 break;
2674 case unwabi:
2675 output_P10_format (f, ptr->r.record.p.abi, ptr->r.record.p.context);
2676 break;
2677 case epilogue:
2678 output_B3_format (f, ptr->r.record.b.ecount, ptr->r.record.b.t);
2679 break;
2680 case label_state:
2681 case copy_state:
2682 output_B4_format (f, ptr->r.type, ptr->r.record.b.label);
2683 break;
2684 case spill_psprel:
2685 output_X1_format (f, ptr->r.type, ptr->r.record.x.ab,
2686 ptr->r.record.x.reg, ptr->r.record.x.t,
ba825241 2687 ptr->r.record.x.where.pspoff);
542d6675
KH
2688 break;
2689 case spill_sprel:
2690 output_X1_format (f, ptr->r.type, ptr->r.record.x.ab,
2691 ptr->r.record.x.reg, ptr->r.record.x.t,
ba825241 2692 ptr->r.record.x.where.spoff);
542d6675
KH
2693 break;
2694 case spill_reg:
2695 output_X2_format (f, ptr->r.record.x.ab, ptr->r.record.x.reg,
2696 ptr->r.record.x.xy >> 1, ptr->r.record.x.xy,
ba825241 2697 ptr->r.record.x.where.reg, ptr->r.record.x.t);
542d6675
KH
2698 break;
2699 case spill_psprel_p:
2700 output_X3_format (f, ptr->r.type, ptr->r.record.x.qp,
2701 ptr->r.record.x.ab, ptr->r.record.x.reg,
ba825241 2702 ptr->r.record.x.t, ptr->r.record.x.where.pspoff);
542d6675
KH
2703 break;
2704 case spill_sprel_p:
2705 output_X3_format (f, ptr->r.type, ptr->r.record.x.qp,
2706 ptr->r.record.x.ab, ptr->r.record.x.reg,
ba825241 2707 ptr->r.record.x.t, ptr->r.record.x.where.spoff);
542d6675
KH
2708 break;
2709 case spill_reg_p:
2710 output_X4_format (f, ptr->r.record.x.qp, ptr->r.record.x.ab,
2711 ptr->r.record.x.reg, ptr->r.record.x.xy >> 1,
ba825241 2712 ptr->r.record.x.xy, ptr->r.record.x.where.reg,
542d6675
KH
2713 ptr->r.record.x.t);
2714 break;
2715 default:
2716 as_bad ("record_type_not_valid");
2717 break;
800eeca4
JW
2718 }
2719}
2720
197865e8 2721/* Given a unw_rec_list list, process all the records with
800eeca4
JW
2722 the specified function. */
2723static void
2724process_unw_records (list, f)
2725 unw_rec_list *list;
2726 vbyte_func f;
2727{
2728 unw_rec_list *ptr;
2729 for (ptr = list; ptr; ptr = ptr->next)
2730 process_one_record (ptr, f);
2731}
2732
2733/* Determine the size of a record list in bytes. */
2734static int
2735calc_record_size (list)
2736 unw_rec_list *list;
2737{
2738 vbyte_count = 0;
2739 process_unw_records (list, count_output);
2740 return vbyte_count;
2741}
2742
e4e8248d
JB
2743/* Return the number of bits set in the input value.
2744 Perhaps this has a better place... */
2745#if __GNUC__ > 3 || (__GNUC__ == 3 && __GNUC_MINOR__ >= 4)
2746# define popcount __builtin_popcount
2747#else
2748static int
2749popcount (unsigned x)
2750{
2751 static const unsigned char popcnt[16] =
2752 {
2753 0, 1, 1, 2,
2754 1, 2, 2, 3,
2755 1, 2, 2, 3,
2756 2, 3, 3, 4
2757 };
2758
2759 if (x < NELEMS (popcnt))
2760 return popcnt[x];
2761 return popcnt[x % NELEMS (popcnt)] + popcount (x / NELEMS (popcnt));
2762}
2763#endif
2764
e0c9811a
JW
2765/* Update IMASK bitmask to reflect the fact that one or more registers
2766 of type TYPE are saved starting at instruction with index T. If N
2767 bits are set in REGMASK, it is assumed that instructions T through
2768 T+N-1 save these registers.
2769
2770 TYPE values:
2771 0: no save
2772 1: instruction saves next fp reg
2773 2: instruction saves next general reg
2774 3: instruction saves next branch reg */
2775static void
2776set_imask (region, regmask, t, type)
2777 unw_rec_list *region;
2778 unsigned long regmask;
2779 unsigned long t;
2780 unsigned int type;
2781{
2782 unsigned char *imask;
2783 unsigned long imask_size;
2784 unsigned int i;
2785 int pos;
2786
2787 imask = region->r.record.r.mask.i;
2788 imask_size = region->r.record.r.imask_size;
2789 if (!imask)
2790 {
542d6675 2791 imask_size = (region->r.record.r.rlen * 2 + 7) / 8 + 1;
e0c9811a
JW
2792 imask = xmalloc (imask_size);
2793 memset (imask, 0, imask_size);
2794
2795 region->r.record.r.imask_size = imask_size;
2796 region->r.record.r.mask.i = imask;
2797 }
2798
542d6675
KH
2799 i = (t / 4) + 1;
2800 pos = 2 * (3 - t % 4);
e0c9811a
JW
2801 while (regmask)
2802 {
2803 if (i >= imask_size)
2804 {
2805 as_bad ("Ignoring attempt to spill beyond end of region");
2806 return;
2807 }
2808
2809 imask[i] |= (type & 0x3) << pos;
197865e8 2810
e0c9811a
JW
2811 regmask &= (regmask - 1);
2812 pos -= 2;
2813 if (pos < 0)
2814 {
2815 pos = 0;
2816 ++i;
2817 }
2818 }
2819}
2820
f5a30c2e
JW
2821/* Return the number of instruction slots from FIRST_ADDR to SLOT_ADDR.
2822 SLOT_FRAG is the frag containing SLOT_ADDR, and FIRST_FRAG is the frag
b5e0fabd
JW
2823 containing FIRST_ADDR. If BEFORE_RELAX, then we use worst-case estimates
2824 for frag sizes. */
f5a30c2e 2825
e0c9811a 2826unsigned long
b5e0fabd 2827slot_index (slot_addr, slot_frag, first_addr, first_frag, before_relax)
f5a30c2e
JW
2828 unsigned long slot_addr;
2829 fragS *slot_frag;
2830 unsigned long first_addr;
2831 fragS *first_frag;
b5e0fabd 2832 int before_relax;
e0c9811a 2833{
f5a30c2e
JW
2834 unsigned long index = 0;
2835
2836 /* First time we are called, the initial address and frag are invalid. */
2837 if (first_addr == 0)
2838 return 0;
2839
2840 /* If the two addresses are in different frags, then we need to add in
2841 the remaining size of this frag, and then the entire size of intermediate
2842 frags. */
4dddc1d1 2843 while (slot_frag != first_frag)
f5a30c2e
JW
2844 {
2845 unsigned long start_addr = (unsigned long) &first_frag->fr_literal;
2846
b5e0fabd 2847 if (! before_relax)
73f20958 2848 {
b5e0fabd
JW
2849 /* We can get the final addresses only during and after
2850 relaxation. */
73f20958
L
2851 if (first_frag->fr_next && first_frag->fr_next->fr_address)
2852 index += 3 * ((first_frag->fr_next->fr_address
2853 - first_frag->fr_address
2854 - first_frag->fr_fix) >> 4);
2855 }
2856 else
2857 /* We don't know what the final addresses will be. We try our
2858 best to estimate. */
2859 switch (first_frag->fr_type)
2860 {
2861 default:
2862 break;
2863
2864 case rs_space:
2865 as_fatal ("only constant space allocation is supported");
2866 break;
2867
2868 case rs_align:
2869 case rs_align_code:
2870 case rs_align_test:
2871 /* Take alignment into account. Assume the worst case
2872 before relaxation. */
2873 index += 3 * ((1 << first_frag->fr_offset) >> 4);
2874 break;
2875
2876 case rs_org:
2877 if (first_frag->fr_symbol)
2878 {
2879 as_fatal ("only constant offsets are supported");
2880 break;
2881 }
2882 case rs_fill:
2883 index += 3 * (first_frag->fr_offset >> 4);
2884 break;
2885 }
2886
f5a30c2e
JW
2887 /* Add in the full size of the frag converted to instruction slots. */
2888 index += 3 * (first_frag->fr_fix >> 4);
2889 /* Subtract away the initial part before first_addr. */
2890 index -= (3 * ((first_addr >> 4) - (start_addr >> 4))
2891 + ((first_addr & 0x3) - (start_addr & 0x3)));
e0c9811a 2892
f5a30c2e
JW
2893 /* Move to the beginning of the next frag. */
2894 first_frag = first_frag->fr_next;
2895 first_addr = (unsigned long) &first_frag->fr_literal;
4dddc1d1
JW
2896
2897 /* This can happen if there is section switching in the middle of a
cb3b8d91
JW
2898 function, causing the frag chain for the function to be broken.
2899 It is too difficult to recover safely from this problem, so we just
2900 exit with an error. */
4dddc1d1 2901 if (first_frag == NULL)
cb3b8d91 2902 as_fatal ("Section switching in code is not supported.");
f5a30c2e
JW
2903 }
2904
2905 /* Add in the used part of the last frag. */
2906 index += (3 * ((slot_addr >> 4) - (first_addr >> 4))
2907 + ((slot_addr & 0x3) - (first_addr & 0x3)));
2908 return index;
2909}
4a1805b1 2910
91a2ae2a
RH
2911/* Optimize unwind record directives. */
2912
2913static unw_rec_list *
2914optimize_unw_records (list)
2915 unw_rec_list *list;
2916{
2917 if (!list)
2918 return NULL;
2919
2920 /* If the only unwind record is ".prologue" or ".prologue" followed
2921 by ".body", then we can optimize the unwind directives away. */
2922 if (list->r.type == prologue
5738bc24
JW
2923 && (list->next->r.type == endp
2924 || (list->next->r.type == body && list->next->next->r.type == endp)))
91a2ae2a
RH
2925 return NULL;
2926
2927 return list;
2928}
2929
800eeca4
JW
2930/* Given a complete record list, process any records which have
2931 unresolved fields, (ie length counts for a prologue). After
0234cb7c 2932 this has been run, all necessary information should be available
800eeca4 2933 within each record to generate an image. */
542d6675 2934
800eeca4 2935static void
b5e0fabd 2936fixup_unw_records (list, before_relax)
800eeca4 2937 unw_rec_list *list;
b5e0fabd 2938 int before_relax;
800eeca4 2939{
e0c9811a
JW
2940 unw_rec_list *ptr, *region = 0;
2941 unsigned long first_addr = 0, rlen = 0, t;
f5a30c2e 2942 fragS *first_frag = 0;
e0c9811a 2943
800eeca4
JW
2944 for (ptr = list; ptr; ptr = ptr->next)
2945 {
2946 if (ptr->slot_number == SLOT_NUM_NOT_SET)
542d6675 2947 as_bad (" Insn slot not set in unwind record.");
f5a30c2e 2948 t = slot_index (ptr->slot_number, ptr->slot_frag,
b5e0fabd 2949 first_addr, first_frag, before_relax);
800eeca4
JW
2950 switch (ptr->r.type)
2951 {
542d6675
KH
2952 case prologue:
2953 case prologue_gr:
2954 case body:
2955 {
2956 unw_rec_list *last;
5738bc24
JW
2957 int size;
2958 unsigned long last_addr = 0;
2959 fragS *last_frag = NULL;
542d6675
KH
2960
2961 first_addr = ptr->slot_number;
f5a30c2e 2962 first_frag = ptr->slot_frag;
542d6675 2963 /* Find either the next body/prologue start, or the end of
5738bc24 2964 the function, and determine the size of the region. */
542d6675
KH
2965 for (last = ptr->next; last != NULL; last = last->next)
2966 if (last->r.type == prologue || last->r.type == prologue_gr
5738bc24 2967 || last->r.type == body || last->r.type == endp)
542d6675
KH
2968 {
2969 last_addr = last->slot_number;
f5a30c2e 2970 last_frag = last->slot_frag;
542d6675
KH
2971 break;
2972 }
b5e0fabd
JW
2973 size = slot_index (last_addr, last_frag, first_addr, first_frag,
2974 before_relax);
542d6675 2975 rlen = ptr->r.record.r.rlen = size;
1e16b528
AS
2976 if (ptr->r.type == body)
2977 /* End of region. */
2978 region = 0;
2979 else
2980 region = ptr;
e0c9811a 2981 break;
542d6675
KH
2982 }
2983 case epilogue:
ed7af9f9
L
2984 if (t < rlen)
2985 ptr->r.record.b.t = rlen - 1 - t;
2986 else
2987 /* This happens when a memory-stack-less procedure uses a
2988 ".restore sp" directive at the end of a region to pop
2989 the frame state. */
2990 ptr->r.record.b.t = 0;
542d6675 2991 break;
e0c9811a 2992
542d6675
KH
2993 case mem_stack_f:
2994 case mem_stack_v:
2995 case rp_when:
2996 case pfs_when:
2997 case preds_when:
2998 case unat_when:
2999 case lc_when:
3000 case fpsr_when:
3001 case priunat_when_gr:
3002 case priunat_when_mem:
3003 case bsp_when:
3004 case bspstore_when:
3005 case rnat_when:
3006 ptr->r.record.p.t = t;
3007 break;
e0c9811a 3008
542d6675
KH
3009 case spill_reg:
3010 case spill_sprel:
3011 case spill_psprel:
3012 case spill_reg_p:
3013 case spill_sprel_p:
3014 case spill_psprel_p:
3015 ptr->r.record.x.t = t;
3016 break;
e0c9811a 3017
542d6675
KH
3018 case frgr_mem:
3019 if (!region)
3020 {
75e09913 3021 as_bad ("frgr_mem record before region record!");
542d6675
KH
3022 return;
3023 }
3024 region->r.record.r.mask.fr_mem |= ptr->r.record.p.frmask;
3025 region->r.record.r.mask.gr_mem |= ptr->r.record.p.grmask;
3026 set_imask (region, ptr->r.record.p.frmask, t, 1);
3027 set_imask (region, ptr->r.record.p.grmask, t, 2);
3028 break;
3029 case fr_mem:
3030 if (!region)
3031 {
75e09913 3032 as_bad ("fr_mem record before region record!");
542d6675
KH
3033 return;
3034 }
ba825241
JB
3035 region->r.record.r.mask.fr_mem |= ptr->r.record.p.frmask;
3036 set_imask (region, ptr->r.record.p.frmask, t, 1);
542d6675
KH
3037 break;
3038 case gr_mem:
3039 if (!region)
3040 {
75e09913 3041 as_bad ("gr_mem record before region record!");
542d6675
KH
3042 return;
3043 }
ba825241
JB
3044 region->r.record.r.mask.gr_mem |= ptr->r.record.p.grmask;
3045 set_imask (region, ptr->r.record.p.grmask, t, 2);
542d6675
KH
3046 break;
3047 case br_mem:
3048 if (!region)
3049 {
75e09913 3050 as_bad ("br_mem record before region record!");
542d6675
KH
3051 return;
3052 }
3053 region->r.record.r.mask.br_mem |= ptr->r.record.p.brmask;
3054 set_imask (region, ptr->r.record.p.brmask, t, 3);
3055 break;
e0c9811a 3056
542d6675
KH
3057 case gr_gr:
3058 if (!region)
3059 {
75e09913 3060 as_bad ("gr_gr record before region record!");
542d6675
KH
3061 return;
3062 }
3063 set_imask (region, ptr->r.record.p.grmask, t, 2);
3064 break;
3065 case br_gr:
3066 if (!region)
3067 {
75e09913 3068 as_bad ("br_gr record before region record!");
542d6675
KH
3069 return;
3070 }
3071 set_imask (region, ptr->r.record.p.brmask, t, 3);
3072 break;
e0c9811a 3073
542d6675
KH
3074 default:
3075 break;
800eeca4
JW
3076 }
3077 }
3078}
3079
b5e0fabd
JW
3080/* Estimate the size of a frag before relaxing. We only have one type of frag
3081 to handle here, which is the unwind info frag. */
3082
3083int
3084ia64_estimate_size_before_relax (fragS *frag,
3085 asection *segtype ATTRIBUTE_UNUSED)
3086{
3087 unw_rec_list *list;
3088 int len, size, pad;
3089
3090 /* ??? This code is identical to the first part of ia64_convert_frag. */
3091 list = (unw_rec_list *) frag->fr_opcode;
3092 fixup_unw_records (list, 0);
3093
3094 len = calc_record_size (list);
3095 /* pad to pointer-size boundary. */
3096 pad = len % md.pointer_size;
3097 if (pad != 0)
3098 len += md.pointer_size - pad;
f7e323d5
JB
3099 /* Add 8 for the header. */
3100 size = len + 8;
3101 /* Add a pointer for the personality offset. */
3102 if (frag->fr_offset)
3103 size += md.pointer_size;
b5e0fabd
JW
3104
3105 /* fr_var carries the max_chars that we created the fragment with.
3106 We must, of course, have allocated enough memory earlier. */
3107 assert (frag->fr_var >= size);
3108
3109 return frag->fr_fix + size;
3110}
3111
73f20958
L
3112/* This function converts a rs_machine_dependent variant frag into a
3113 normal fill frag with the unwind image from the the record list. */
3114void
3115ia64_convert_frag (fragS *frag)
557debba 3116{
73f20958
L
3117 unw_rec_list *list;
3118 int len, size, pad;
1cd8ff38 3119 valueT flag_value;
557debba 3120
b5e0fabd 3121 /* ??? This code is identical to ia64_estimate_size_before_relax. */
73f20958 3122 list = (unw_rec_list *) frag->fr_opcode;
b5e0fabd 3123 fixup_unw_records (list, 0);
1cd8ff38 3124
73f20958
L
3125 len = calc_record_size (list);
3126 /* pad to pointer-size boundary. */
3127 pad = len % md.pointer_size;
3128 if (pad != 0)
3129 len += md.pointer_size - pad;
f7e323d5
JB
3130 /* Add 8 for the header. */
3131 size = len + 8;
3132 /* Add a pointer for the personality offset. */
3133 if (frag->fr_offset)
3134 size += md.pointer_size;
73f20958
L
3135
3136 /* fr_var carries the max_chars that we created the fragment with.
3137 We must, of course, have allocated enough memory earlier. */
3138 assert (frag->fr_var >= size);
3139
3140 /* Initialize the header area. fr_offset is initialized with
3141 unwind.personality_routine. */
3142 if (frag->fr_offset)
1cd8ff38
NC
3143 {
3144 if (md.flags & EF_IA_64_ABI64)
3145 flag_value = (bfd_vma) 3 << 32;
3146 else
3147 /* 32-bit unwind info block. */
3148 flag_value = (bfd_vma) 0x1003 << 32;
3149 }
3150 else
3151 flag_value = 0;
557debba 3152
73f20958
L
3153 md_number_to_chars (frag->fr_literal,
3154 (((bfd_vma) 1 << 48) /* Version. */
3155 | flag_value /* U & E handler flags. */
3156 | (len / md.pointer_size)), /* Length. */
3157 8);
557debba 3158
73f20958
L
3159 /* Skip the header. */
3160 vbyte_mem_ptr = frag->fr_literal + 8;
3161 process_unw_records (list, output_vbyte_mem);
d6e78c11
JW
3162
3163 /* Fill the padding bytes with zeros. */
3164 if (pad != 0)
3165 md_number_to_chars (frag->fr_literal + len + 8 - md.pointer_size + pad, 0,
3166 md.pointer_size - pad);
3167
73f20958
L
3168 frag->fr_fix += size;
3169 frag->fr_type = rs_fill;
3170 frag->fr_var = 0;
3171 frag->fr_offset = 0;
800eeca4
JW
3172}
3173
e0c9811a 3174static int
e4e8248d
JB
3175parse_predicate_and_operand (e, qp, po)
3176 expressionS * e;
3177 unsigned * qp;
3178 const char * po;
3179{
3180 int sep = parse_operand (e, ',');
3181
3182 *qp = e->X_add_number - REG_P;
3183 if (e->X_op != O_register || *qp > 63)
3184 {
3185 as_bad ("First operand to .%s must be a predicate", po);
3186 *qp = 0;
3187 }
3188 else if (*qp == 0)
3189 as_warn ("Pointless use of p0 as first operand to .%s", po);
3190 if (sep == ',')
3191 sep = parse_operand (e, ',');
3192 else
3193 e->X_op = O_absent;
3194 return sep;
3195}
3196
3197static void
3198convert_expr_to_ab_reg (e, ab, regp, po, n)
3199 const expressionS *e;
e0c9811a
JW
3200 unsigned int *ab;
3201 unsigned int *regp;
e4e8248d
JB
3202 const char * po;
3203 int n;
e0c9811a 3204{
e4e8248d
JB
3205 unsigned int reg = e->X_add_number;
3206
3207 *ab = *regp = 0; /* Anything valid is good here. */
e0c9811a
JW
3208
3209 if (e->X_op != O_register)
e4e8248d 3210 reg = REG_GR; /* Anything invalid is good here. */
e0c9811a 3211
2434f565 3212 if (reg >= (REG_GR + 4) && reg <= (REG_GR + 7))
e0c9811a
JW
3213 {
3214 *ab = 0;
3215 *regp = reg - REG_GR;
3216 }
2434f565
JW
3217 else if ((reg >= (REG_FR + 2) && reg <= (REG_FR + 5))
3218 || (reg >= (REG_FR + 16) && reg <= (REG_FR + 31)))
e0c9811a
JW
3219 {
3220 *ab = 1;
3221 *regp = reg - REG_FR;
3222 }
2434f565 3223 else if (reg >= (REG_BR + 1) && reg <= (REG_BR + 5))
e0c9811a
JW
3224 {
3225 *ab = 2;
3226 *regp = reg - REG_BR;
3227 }
3228 else
3229 {
3230 *ab = 3;
3231 switch (reg)
3232 {
3233 case REG_PR: *regp = 0; break;
3234 case REG_PSP: *regp = 1; break;
3235 case REG_PRIUNAT: *regp = 2; break;
3236 case REG_BR + 0: *regp = 3; break;
3237 case REG_AR + AR_BSP: *regp = 4; break;
3238 case REG_AR + AR_BSPSTORE: *regp = 5; break;
3239 case REG_AR + AR_RNAT: *regp = 6; break;
3240 case REG_AR + AR_UNAT: *regp = 7; break;
3241 case REG_AR + AR_FPSR: *regp = 8; break;
3242 case REG_AR + AR_PFS: *regp = 9; break;
3243 case REG_AR + AR_LC: *regp = 10; break;
3244
3245 default:
e4e8248d
JB
3246 as_bad ("Operand %d to .%s must be a preserved register", n, po);
3247 break;
e0c9811a
JW
3248 }
3249 }
197865e8 3250}
e0c9811a 3251
e4e8248d
JB
3252static void
3253convert_expr_to_xy_reg (e, xy, regp, po, n)
3254 const expressionS *e;
e0c9811a
JW
3255 unsigned int *xy;
3256 unsigned int *regp;
e4e8248d
JB
3257 const char * po;
3258 int n;
e0c9811a 3259{
e4e8248d 3260 unsigned int reg = e->X_add_number;
e0c9811a 3261
e4e8248d 3262 *xy = *regp = 0; /* Anything valid is good here. */
e0c9811a 3263
e4e8248d
JB
3264 if (e->X_op != O_register)
3265 reg = REG_GR; /* Anything invalid is good here. */
e0c9811a 3266
e4e8248d 3267 if (reg >= (REG_GR + 1) && reg <= (REG_GR + 127))
e0c9811a
JW
3268 {
3269 *xy = 0;
3270 *regp = reg - REG_GR;
3271 }
e4e8248d 3272 else if (reg >= (REG_FR + 2) && reg <= (REG_FR + 127))
e0c9811a
JW
3273 {
3274 *xy = 1;
3275 *regp = reg - REG_FR;
3276 }
2434f565 3277 else if (reg >= REG_BR && reg <= (REG_BR + 7))
e0c9811a
JW
3278 {
3279 *xy = 2;
3280 *regp = reg - REG_BR;
3281 }
3282 else
e4e8248d 3283 as_bad ("Operand %d to .%s must be a writable register", n, po);
197865e8 3284}
e0c9811a 3285
d9201763
L
3286static void
3287dot_align (int arg)
3288{
3289 /* The current frag is an alignment frag. */
3290 align_frag = frag_now;
3291 s_align_bytes (arg);
3292}
3293
800eeca4
JW
3294static void
3295dot_radix (dummy)
2434f565 3296 int dummy ATTRIBUTE_UNUSED;
800eeca4 3297{
fa30c84f
JB
3298 char *radix;
3299 int ch;
800eeca4
JW
3300
3301 SKIP_WHITESPACE ();
800eeca4 3302
fa30c84f
JB
3303 if (is_it_end_of_statement ())
3304 return;
3305 radix = input_line_pointer;
3306 ch = get_symbol_end ();
3307 ia64_canonicalize_symbol_name (radix);
3308 if (strcasecmp (radix, "C"))
3309 as_bad ("Radix `%s' unsupported or invalid", radix);
3310 *input_line_pointer = ch;
3311 demand_empty_rest_of_line ();
800eeca4
JW
3312}
3313
196e8040
JW
3314/* Helper function for .loc directives. If the assembler is not generating
3315 line number info, then we need to remember which instructions have a .loc
3316 directive, and only call dwarf2_gen_line_info for those instructions. */
3317
3318static void
3319dot_loc (int x)
3320{
3321 CURR_SLOT.loc_directive_seen = 1;
3322 dwarf2_directive_loc (x);
3323}
3324
800eeca4
JW
3325/* .sbss, .bss etc. are macros that expand into ".section SECNAME". */
3326static void
3327dot_special_section (which)
3328 int which;
3329{
3330 set_section ((char *) special_section_name[which]);
3331}
3332
07450571
L
3333/* Return -1 for warning and 0 for error. */
3334
3335static int
970d6792
L
3336unwind_diagnostic (const char * region, const char *directive)
3337{
3338 if (md.unwind_check == unwind_check_warning)
07450571
L
3339 {
3340 as_warn (".%s outside of %s", directive, region);
3341 return -1;
3342 }
970d6792
L
3343 else
3344 {
3345 as_bad (".%s outside of %s", directive, region);
3346 ignore_rest_of_line ();
07450571 3347 return 0;
970d6792
L
3348 }
3349}
3350
07450571
L
3351/* Return 1 if a directive is in a procedure, -1 if a directive isn't in
3352 a procedure but the unwind directive check is set to warning, 0 if
3353 a directive isn't in a procedure and the unwind directive check is set
3354 to error. */
3355
75e09913
JB
3356static int
3357in_procedure (const char *directive)
3358{
5656b6b8 3359 if (unwind.proc_pending.sym
75e09913
JB
3360 && (!unwind.saved_text_seg || strcmp (directive, "endp") == 0))
3361 return 1;
07450571 3362 return unwind_diagnostic ("procedure", directive);
75e09913
JB
3363}
3364
07450571
L
3365/* Return 1 if a directive is in a prologue, -1 if a directive isn't in
3366 a prologue but the unwind directive check is set to warning, 0 if
3367 a directive isn't in a prologue and the unwind directive check is set
3368 to error. */
3369
75e09913
JB
3370static int
3371in_prologue (const char *directive)
3372{
07450571 3373 int in = in_procedure (directive);
ba825241
JB
3374
3375 if (in > 0 && !unwind.prologue)
3376 in = unwind_diagnostic ("prologue", directive);
3377 check_pending_save ();
3378 return in;
75e09913
JB
3379}
3380
07450571
L
3381/* Return 1 if a directive is in a body, -1 if a directive isn't in
3382 a body but the unwind directive check is set to warning, 0 if
3383 a directive isn't in a body and the unwind directive check is set
3384 to error. */
3385
75e09913
JB
3386static int
3387in_body (const char *directive)
3388{
07450571 3389 int in = in_procedure (directive);
ba825241
JB
3390
3391 if (in > 0 && !unwind.body)
3392 in = unwind_diagnostic ("body region", directive);
3393 return in;
75e09913
JB
3394}
3395
800eeca4 3396static void
e4e8248d 3397add_unwind_entry (ptr, sep)
800eeca4 3398 unw_rec_list *ptr;
e4e8248d 3399 int sep;
800eeca4 3400{
e4e8248d
JB
3401 if (ptr)
3402 {
3403 if (unwind.tail)
3404 unwind.tail->next = ptr;
3405 else
3406 unwind.list = ptr;
3407 unwind.tail = ptr;
3408
3409 /* The current entry can in fact be a chain of unwind entries. */
3410 if (unwind.current_entry == NULL)
3411 unwind.current_entry = ptr;
3412 }
800eeca4
JW
3413
3414 /* The current entry can in fact be a chain of unwind entries. */
e0c9811a
JW
3415 if (unwind.current_entry == NULL)
3416 unwind.current_entry = ptr;
e4e8248d
JB
3417
3418 if (sep == ',')
3419 {
3420 /* Parse a tag permitted for the current directive. */
3421 int ch;
3422
3423 SKIP_WHITESPACE ();
3424 ch = get_symbol_end ();
3425 /* FIXME: For now, just issue a warning that this isn't implemented. */
3426 {
3427 static int warned;
3428
3429 if (!warned)
3430 {
3431 warned = 1;
3432 as_warn ("Tags on unwind pseudo-ops aren't supported, yet");
3433 }
3434 }
3435 *input_line_pointer = ch;
3436 }
3437 if (sep != NOT_A_CHAR)
3438 demand_empty_rest_of_line ();
800eeca4
JW
3439}
3440
197865e8 3441static void
800eeca4 3442dot_fframe (dummy)
2434f565 3443 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3444{
3445 expressionS e;
e4e8248d 3446 int sep;
e0c9811a 3447
75e09913
JB
3448 if (!in_prologue ("fframe"))
3449 return;
3450
e4e8248d 3451 sep = parse_operand (&e, ',');
197865e8 3452
800eeca4 3453 if (e.X_op != O_constant)
e4e8248d
JB
3454 {
3455 as_bad ("First operand to .fframe must be a constant");
3456 e.X_add_number = 0;
3457 }
3458 add_unwind_entry (output_mem_stack_f (e.X_add_number), sep);
e0c9811a
JW
3459}
3460
197865e8 3461static void
e0c9811a 3462dot_vframe (dummy)
2434f565 3463 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
3464{
3465 expressionS e;
3466 unsigned reg;
e4e8248d 3467 int sep;
e0c9811a 3468
75e09913
JB
3469 if (!in_prologue ("vframe"))
3470 return;
3471
e4e8248d 3472 sep = parse_operand (&e, ',');
e0c9811a 3473 reg = e.X_add_number - REG_GR;
e4e8248d 3474 if (e.X_op != O_register || reg > 127)
800eeca4 3475 {
e4e8248d
JB
3476 as_bad ("First operand to .vframe must be a general register");
3477 reg = 0;
800eeca4 3478 }
e4e8248d
JB
3479 add_unwind_entry (output_mem_stack_v (), sep);
3480 if (! (unwind.prologue_mask & 2))
3481 add_unwind_entry (output_psp_gr (reg), NOT_A_CHAR);
3482 else if (reg != unwind.prologue_gr
3483 + (unsigned) popcount (unwind.prologue_mask & (-2 << 1)))
3484 as_warn ("Operand of .vframe contradicts .prologue");
800eeca4
JW
3485}
3486
197865e8 3487static void
e4e8248d
JB
3488dot_vframesp (psp)
3489 int psp;
800eeca4 3490{
e0c9811a 3491 expressionS e;
e4e8248d 3492 int sep;
e0c9811a 3493
e4e8248d
JB
3494 if (psp)
3495 as_warn (".vframepsp is meaningless, assuming .vframesp was meant");
e0c9811a 3496
e4e8248d 3497 if (!in_prologue ("vframesp"))
75e09913
JB
3498 return;
3499
e4e8248d
JB
3500 sep = parse_operand (&e, ',');
3501 if (e.X_op != O_constant)
e0c9811a 3502 {
e4e8248d
JB
3503 as_bad ("Operand to .vframesp must be a constant (sp-relative offset)");
3504 e.X_add_number = 0;
e0c9811a 3505 }
e4e8248d
JB
3506 add_unwind_entry (output_mem_stack_v (), sep);
3507 add_unwind_entry (output_psp_sprel (e.X_add_number), NOT_A_CHAR);
800eeca4
JW
3508}
3509
197865e8 3510static void
800eeca4 3511dot_save (dummy)
2434f565 3512 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
3513{
3514 expressionS e1, e2;
e4e8248d 3515 unsigned reg1, reg2;
800eeca4 3516 int sep;
800eeca4 3517
75e09913
JB
3518 if (!in_prologue ("save"))
3519 return;
3520
e4e8248d
JB
3521 sep = parse_operand (&e1, ',');
3522 if (sep == ',')
3523 sep = parse_operand (&e2, ',');
3524 else
3525 e2.X_op = O_absent;
800eeca4 3526
e0c9811a 3527 reg1 = e1.X_add_number;
800eeca4 3528 /* Make sure its a valid ar.xxx reg, OR its br0, aka 'rp'. */
e4e8248d 3529 if (e1.X_op != O_register)
800eeca4 3530 {
e4e8248d
JB
3531 as_bad ("First operand to .save not a register");
3532 reg1 = REG_PR; /* Anything valid is good here. */
3533 }
3534 reg2 = e2.X_add_number - REG_GR;
3535 if (e2.X_op != O_register || reg2 > 127)
3536 {
3537 as_bad ("Second operand to .save not a valid register");
3538 reg2 = 0;
3539 }
3540 switch (reg1)
3541 {
3542 case REG_AR + AR_BSP:
3543 add_unwind_entry (output_bsp_when (), sep);
3544 add_unwind_entry (output_bsp_gr (reg2), NOT_A_CHAR);
3545 break;
3546 case REG_AR + AR_BSPSTORE:
3547 add_unwind_entry (output_bspstore_when (), sep);
3548 add_unwind_entry (output_bspstore_gr (reg2), NOT_A_CHAR);
3549 break;
3550 case REG_AR + AR_RNAT:
3551 add_unwind_entry (output_rnat_when (), sep);
3552 add_unwind_entry (output_rnat_gr (reg2), NOT_A_CHAR);
3553 break;
3554 case REG_AR + AR_UNAT:
3555 add_unwind_entry (output_unat_when (), sep);
3556 add_unwind_entry (output_unat_gr (reg2), NOT_A_CHAR);
3557 break;
3558 case REG_AR + AR_FPSR:
3559 add_unwind_entry (output_fpsr_when (), sep);
3560 add_unwind_entry (output_fpsr_gr (reg2), NOT_A_CHAR);
3561 break;
3562 case REG_AR + AR_PFS:
3563 add_unwind_entry (output_pfs_when (), sep);
3564 if (! (unwind.prologue_mask & 4))
3565 add_unwind_entry (output_pfs_gr (reg2), NOT_A_CHAR);
3566 else if (reg2 != unwind.prologue_gr
3567 + (unsigned) popcount (unwind.prologue_mask & (-4 << 1)))
3568 as_warn ("Second operand of .save contradicts .prologue");
3569 break;
3570 case REG_AR + AR_LC:
3571 add_unwind_entry (output_lc_when (), sep);
3572 add_unwind_entry (output_lc_gr (reg2), NOT_A_CHAR);
3573 break;
3574 case REG_BR:
3575 add_unwind_entry (output_rp_when (), sep);
3576 if (! (unwind.prologue_mask & 8))
3577 add_unwind_entry (output_rp_gr (reg2), NOT_A_CHAR);
3578 else if (reg2 != unwind.prologue_gr)
3579 as_warn ("Second operand of .save contradicts .prologue");
3580 break;
3581 case REG_PR:
3582 add_unwind_entry (output_preds_when (), sep);
3583 if (! (unwind.prologue_mask & 1))
3584 add_unwind_entry (output_preds_gr (reg2), NOT_A_CHAR);
3585 else if (reg2 != unwind.prologue_gr
3586 + (unsigned) popcount (unwind.prologue_mask & (-1 << 1)))
3587 as_warn ("Second operand of .save contradicts .prologue");
3588 break;
3589 case REG_PRIUNAT:
3590 add_unwind_entry (output_priunat_when_gr (), sep);
3591 add_unwind_entry (output_priunat_gr (reg2), NOT_A_CHAR);
3592 break;
3593 default:
3594 as_bad ("First operand to .save not a valid register");
3595 add_unwind_entry (NULL, sep);
3596 break;
800eeca4 3597 }
800eeca4
JW
3598}
3599
197865e8 3600static void
800eeca4 3601dot_restore (dummy)
2434f565 3602 int dummy ATTRIBUTE_UNUSED;
800eeca4 3603{
e4e8248d 3604 expressionS e1;
33d01f33 3605 unsigned long ecount; /* # of _additional_ regions to pop */
e0c9811a
JW
3606 int sep;
3607
75e09913
JB
3608 if (!in_body ("restore"))
3609 return;
3610
e4e8248d 3611 sep = parse_operand (&e1, ',');
e0c9811a 3612 if (e1.X_op != O_register || e1.X_add_number != REG_GR + 12)
e4e8248d 3613 as_bad ("First operand to .restore must be stack pointer (sp)");
e0c9811a
JW
3614
3615 if (sep == ',')
3616 {
e4e8248d
JB
3617 expressionS e2;
3618
3619 sep = parse_operand (&e2, ',');
33d01f33 3620 if (e2.X_op != O_constant || e2.X_add_number < 0)
e0c9811a 3621 {
33d01f33 3622 as_bad ("Second operand to .restore must be a constant >= 0");
e4e8248d 3623 e2.X_add_number = 0;
e0c9811a 3624 }
33d01f33 3625 ecount = e2.X_add_number;
e0c9811a 3626 }
33d01f33
JW
3627 else
3628 ecount = unwind.prologue_count - 1;
6290819d
NC
3629
3630 if (ecount >= unwind.prologue_count)
3631 {
3632 as_bad ("Epilogue count of %lu exceeds number of nested prologues (%u)",
3633 ecount + 1, unwind.prologue_count);
e4e8248d 3634 ecount = 0;
6290819d
NC
3635 }
3636
e4e8248d 3637 add_unwind_entry (output_epilogue (ecount), sep);
33d01f33
JW
3638
3639 if (ecount < unwind.prologue_count)
3640 unwind.prologue_count -= ecount + 1;
3641 else
3642 unwind.prologue_count = 0;
e0c9811a
JW
3643}
3644
197865e8 3645static void
e4e8248d
JB
3646dot_restorereg (pred)
3647 int pred;
e0c9811a
JW
3648{
3649 unsigned int qp, ab, reg;
e4e8248d 3650 expressionS e;
e0c9811a 3651 int sep;
e4e8248d 3652 const char * const po = pred ? "restorereg.p" : "restorereg";
e0c9811a 3653
e4e8248d 3654 if (!in_procedure (po))
75e09913
JB
3655 return;
3656
e4e8248d
JB
3657 if (pred)
3658 sep = parse_predicate_and_operand (&e, &qp, po);
3659 else
e0c9811a 3660 {
e4e8248d
JB
3661 sep = parse_operand (&e, ',');
3662 qp = 0;
e0c9811a 3663 }
e4e8248d 3664 convert_expr_to_ab_reg (&e, &ab, &reg, po, 1 + pred);
e0c9811a 3665
e4e8248d 3666 add_unwind_entry (output_spill_reg (ab, reg, 0, 0, qp), sep);
800eeca4
JW
3667}
3668
2d6ed997
L
3669static char *special_linkonce_name[] =
3670 {
3671 ".gnu.linkonce.ia64unw.", ".gnu.linkonce.ia64unwi."
3672 };
3673
3674static void
da9f89d4 3675start_unwind_section (const segT text_seg, int sec_index)
2d6ed997
L
3676{
3677 /*
3678 Use a slightly ugly scheme to derive the unwind section names from
3679 the text section name:
3680
3681 text sect. unwind table sect.
3682 name: name: comments:
3683 ---------- ----------------- --------------------------------
3684 .text .IA_64.unwind
3685 .text.foo .IA_64.unwind.text.foo
3686 .foo .IA_64.unwind.foo
3687 .gnu.linkonce.t.foo
3688 .gnu.linkonce.ia64unw.foo
3689 _info .IA_64.unwind_info gas issues error message (ditto)
3690 _infoFOO .IA_64.unwind_infoFOO gas issues error message (ditto)
3691
3692 This mapping is done so that:
3693
3694 (a) An object file with unwind info only in .text will use
3695 unwind section names .IA_64.unwind and .IA_64.unwind_info.
3696 This follows the letter of the ABI and also ensures backwards
3697 compatibility with older toolchains.
3698
3699 (b) An object file with unwind info in multiple text sections
3700 will use separate unwind sections for each text section.
3701 This allows us to properly set the "sh_info" and "sh_link"
3702 fields in SHT_IA_64_UNWIND as required by the ABI and also
3703 lets GNU ld support programs with multiple segments
3704 containing unwind info (as might be the case for certain
3705 embedded applications).
3706
3707 (c) An error is issued if there would be a name clash.
3708 */
3709
3710 const char *text_name, *sec_text_name;
3711 char *sec_name;
3712 const char *prefix = special_section_name [sec_index];
3713 const char *suffix;
3714 size_t prefix_len, suffix_len, sec_name_len;
3715
3716 sec_text_name = segment_name (text_seg);
3717 text_name = sec_text_name;
3718 if (strncmp (text_name, "_info", 5) == 0)
3719 {
3720 as_bad ("Illegal section name `%s' (causes unwind section name clash)",
3721 text_name);
3722 ignore_rest_of_line ();
3723 return;
3724 }
3725 if (strcmp (text_name, ".text") == 0)
3726 text_name = "";
3727
3728 /* Build the unwind section name by appending the (possibly stripped)
3729 text section name to the unwind prefix. */
3730 suffix = text_name;
3731 if (strncmp (text_name, ".gnu.linkonce.t.",
3732 sizeof (".gnu.linkonce.t.") - 1) == 0)
3733 {
3734 prefix = special_linkonce_name [sec_index - SPECIAL_SECTION_UNWIND];
3735 suffix += sizeof (".gnu.linkonce.t.") - 1;
3736 }
3737
3738 prefix_len = strlen (prefix);
3739 suffix_len = strlen (suffix);
3740 sec_name_len = prefix_len + suffix_len;
3741 sec_name = alloca (sec_name_len + 1);
3742 memcpy (sec_name, prefix, prefix_len);
3743 memcpy (sec_name + prefix_len, suffix, suffix_len);
3744 sec_name [sec_name_len] = '\0';
3745
3746 /* Handle COMDAT group. */
6e3f953d
L
3747 if ((text_seg->flags & SEC_LINK_ONCE) != 0
3748 && (elf_section_flags (text_seg) & SHF_GROUP) != 0)
2d6ed997
L
3749 {
3750 char *section;
3751 size_t len, group_name_len;
3752 const char *group_name = elf_group_name (text_seg);
3753
3754 if (group_name == NULL)
3755 {
3756 as_bad ("Group section `%s' has no group signature",
3757 sec_text_name);
3758 ignore_rest_of_line ();
3759 return;
3760 }
3761 /* We have to construct a fake section directive. */
3762 group_name_len = strlen (group_name);
3763 len = (sec_name_len
3764 + 16 /* ,"aG",@progbits, */
3765 + group_name_len /* ,group_name */
3766 + 7); /* ,comdat */
3767
3768 section = alloca (len + 1);
3769 memcpy (section, sec_name, sec_name_len);
3770 memcpy (section + sec_name_len, ",\"aG\",@progbits,", 16);
3771 memcpy (section + sec_name_len + 16, group_name, group_name_len);
3772 memcpy (section + len - 7, ",comdat", 7);
3773 section [len] = '\0';
3774 set_section (section);
3775 }
3776 else
3777 {
3778 set_section (sec_name);
3779 bfd_set_section_flags (stdoutput, now_seg,
3780 SEC_LOAD | SEC_ALLOC | SEC_READONLY);
3781 }
38ce5b11
L
3782
3783 elf_linked_to_section (now_seg) = text_seg;
2d6ed997
L
3784}
3785
73f20958 3786static void
2d6ed997 3787generate_unwind_image (const segT text_seg)
800eeca4 3788{
73f20958
L
3789 int size, pad;
3790 unw_rec_list *list;
800eeca4 3791
c97b7ef6
JW
3792 /* Mark the end of the unwind info, so that we can compute the size of the
3793 last unwind region. */
e4e8248d 3794 add_unwind_entry (output_endp (), NOT_A_CHAR);
c97b7ef6 3795
10850f29
JW
3796 /* Force out pending instructions, to make sure all unwind records have
3797 a valid slot_number field. */
3798 ia64_flush_insns ();
3799
800eeca4 3800 /* Generate the unwind record. */
73f20958 3801 list = optimize_unw_records (unwind.list);
b5e0fabd 3802 fixup_unw_records (list, 1);
73f20958
L
3803 size = calc_record_size (list);
3804
3805 if (size > 0 || unwind.force_unwind_entry)
3806 {
3807 unwind.force_unwind_entry = 0;
3808 /* pad to pointer-size boundary. */
3809 pad = size % md.pointer_size;
3810 if (pad != 0)
3811 size += md.pointer_size - pad;
f7e323d5
JB
3812 /* Add 8 for the header. */
3813 size += 8;
3814 /* Add a pointer for the personality offset. */
3815 if (unwind.personality_routine)
3816 size += md.pointer_size;
73f20958 3817 }
6290819d 3818
800eeca4
JW
3819 /* If there are unwind records, switch sections, and output the info. */
3820 if (size != 0)
3821 {
800eeca4 3822 expressionS exp;
1cd8ff38 3823 bfd_reloc_code_real_type reloc;
91a2ae2a 3824
da9f89d4 3825 start_unwind_section (text_seg, SPECIAL_SECTION_UNWIND_INFO);
800eeca4 3826
557debba
JW
3827 /* Make sure the section has 4 byte alignment for ILP32 and
3828 8 byte alignment for LP64. */
3829 frag_align (md.pointer_size_shift, 0, 0);
3830 record_alignment (now_seg, md.pointer_size_shift);
5e7474a7 3831
800eeca4 3832 /* Set expression which points to start of unwind descriptor area. */
e0c9811a 3833 unwind.info = expr_build_dot ();
73f20958
L
3834
3835 frag_var (rs_machine_dependent, size, size, 0, 0,
652ca075
L
3836 (offsetT) (long) unwind.personality_routine,
3837 (char *) list);
91a2ae2a 3838
800eeca4 3839 /* Add the personality address to the image. */
e0c9811a 3840 if (unwind.personality_routine != 0)
542d6675 3841 {
40449e9f 3842 exp.X_op = O_symbol;
e0c9811a 3843 exp.X_add_symbol = unwind.personality_routine;
800eeca4 3844 exp.X_add_number = 0;
1cd8ff38
NC
3845
3846 if (md.flags & EF_IA_64_BE)
3847 {
3848 if (md.flags & EF_IA_64_ABI64)
3849 reloc = BFD_RELOC_IA64_LTOFF_FPTR64MSB;
3850 else
3851 reloc = BFD_RELOC_IA64_LTOFF_FPTR32MSB;
3852 }
40449e9f 3853 else
1cd8ff38
NC
3854 {
3855 if (md.flags & EF_IA_64_ABI64)
3856 reloc = BFD_RELOC_IA64_LTOFF_FPTR64LSB;
3857 else
3858 reloc = BFD_RELOC_IA64_LTOFF_FPTR32LSB;
3859 }
3860
3861 fix_new_exp (frag_now, frag_now_fix () - md.pointer_size,
40449e9f 3862 md.pointer_size, &exp, 0, reloc);
e0c9811a 3863 unwind.personality_routine = 0;
542d6675 3864 }
800eeca4
JW
3865 }
3866
6290819d 3867 free_saved_prologue_counts ();
e0c9811a 3868 unwind.list = unwind.tail = unwind.current_entry = NULL;
800eeca4
JW
3869}
3870
197865e8 3871static void
542d6675 3872dot_handlerdata (dummy)
2434f565 3873 int dummy ATTRIBUTE_UNUSED;
800eeca4 3874{
75e09913
JB
3875 if (!in_procedure ("handlerdata"))
3876 return;
91a2ae2a
RH
3877 unwind.force_unwind_entry = 1;
3878
3879 /* Remember which segment we're in so we can switch back after .endp */
3880 unwind.saved_text_seg = now_seg;
3881 unwind.saved_text_subseg = now_subseg;
3882
3883 /* Generate unwind info into unwind-info section and then leave that
3884 section as the currently active one so dataXX directives go into
3885 the language specific data area of the unwind info block. */
2d6ed997 3886 generate_unwind_image (now_seg);
e0c9811a 3887 demand_empty_rest_of_line ();
800eeca4
JW
3888}
3889
197865e8 3890static void
800eeca4 3891dot_unwentry (dummy)
2434f565 3892 int dummy ATTRIBUTE_UNUSED;
800eeca4 3893{
75e09913
JB
3894 if (!in_procedure ("unwentry"))
3895 return;
91a2ae2a 3896 unwind.force_unwind_entry = 1;
e0c9811a 3897 demand_empty_rest_of_line ();
800eeca4
JW
3898}
3899
197865e8 3900static void
800eeca4 3901dot_altrp (dummy)
2434f565 3902 int dummy ATTRIBUTE_UNUSED;
800eeca4 3903{
e0c9811a
JW
3904 expressionS e;
3905 unsigned reg;
3906
75e09913
JB
3907 if (!in_prologue ("altrp"))
3908 return;
3909
e4e8248d 3910 parse_operand (&e, 0);
e0c9811a 3911 reg = e.X_add_number - REG_BR;
e4e8248d
JB
3912 if (e.X_op != O_register || reg > 7)
3913 {
3914 as_bad ("First operand to .altrp not a valid branch register");
3915 reg = 0;
3916 }
3917 add_unwind_entry (output_rp_br (reg), 0);
800eeca4
JW
3918}
3919
197865e8 3920static void
e0c9811a
JW
3921dot_savemem (psprel)
3922 int psprel;
800eeca4
JW
3923{
3924 expressionS e1, e2;
3925 int sep;
3926 int reg1, val;
e4e8248d 3927 const char * const po = psprel ? "savepsp" : "savesp";
800eeca4 3928
e4e8248d 3929 if (!in_prologue (po))
75e09913
JB
3930 return;
3931
e4e8248d
JB
3932 sep = parse_operand (&e1, ',');
3933 if (sep == ',')
3934 sep = parse_operand (&e2, ',');
3935 else
3936 e2.X_op = O_absent;
800eeca4 3937
e0c9811a 3938 reg1 = e1.X_add_number;
800eeca4 3939 val = e2.X_add_number;
197865e8 3940
800eeca4 3941 /* Make sure its a valid ar.xxx reg, OR its br0, aka 'rp'. */
e4e8248d 3942 if (e1.X_op != O_register)
800eeca4 3943 {
e4e8248d
JB
3944 as_bad ("First operand to .%s not a register", po);
3945 reg1 = REG_PR; /* Anything valid is good here. */
3946 }
3947 if (e2.X_op != O_constant)
3948 {
3949 as_bad ("Second operand to .%s not a constant", po);
3950 val = 0;
3951 }
3952
3953 switch (reg1)
3954 {
3955 case REG_AR + AR_BSP:
3956 add_unwind_entry (output_bsp_when (), sep);
3957 add_unwind_entry ((psprel
3958 ? output_bsp_psprel
3959 : output_bsp_sprel) (val), NOT_A_CHAR);
3960 break;
3961 case REG_AR + AR_BSPSTORE:
3962 add_unwind_entry (output_bspstore_when (), sep);
3963 add_unwind_entry ((psprel
3964 ? output_bspstore_psprel
3965 : output_bspstore_sprel) (val), NOT_A_CHAR);
3966 break;
3967 case REG_AR + AR_RNAT:
3968 add_unwind_entry (output_rnat_when (), sep);
3969 add_unwind_entry ((psprel
3970 ? output_rnat_psprel
3971 : output_rnat_sprel) (val), NOT_A_CHAR);
3972 break;
3973 case REG_AR + AR_UNAT:
3974 add_unwind_entry (output_unat_when (), sep);
3975 add_unwind_entry ((psprel
3976 ? output_unat_psprel
3977 : output_unat_sprel) (val), NOT_A_CHAR);
3978 break;
3979 case REG_AR + AR_FPSR:
3980 add_unwind_entry (output_fpsr_when (), sep);
3981 add_unwind_entry ((psprel
3982 ? output_fpsr_psprel
3983 : output_fpsr_sprel) (val), NOT_A_CHAR);
3984 break;
3985 case REG_AR + AR_PFS:
3986 add_unwind_entry (output_pfs_when (), sep);
3987 add_unwind_entry ((psprel
3988 ? output_pfs_psprel
3989 : output_pfs_sprel) (val), NOT_A_CHAR);
3990 break;
3991 case REG_AR + AR_LC:
3992 add_unwind_entry (output_lc_when (), sep);
3993 add_unwind_entry ((psprel
3994 ? output_lc_psprel
3995 : output_lc_sprel) (val), NOT_A_CHAR);
3996 break;
3997 case REG_BR:
3998 add_unwind_entry (output_rp_when (), sep);
3999 add_unwind_entry ((psprel
4000 ? output_rp_psprel
4001 : output_rp_sprel) (val), NOT_A_CHAR);
4002 break;
4003 case REG_PR:
4004 add_unwind_entry (output_preds_when (), sep);
4005 add_unwind_entry ((psprel
4006 ? output_preds_psprel
4007 : output_preds_sprel) (val), NOT_A_CHAR);
4008 break;
4009 case REG_PRIUNAT:
4010 add_unwind_entry (output_priunat_when_mem (), sep);
4011 add_unwind_entry ((psprel
4012 ? output_priunat_psprel
4013 : output_priunat_sprel) (val), NOT_A_CHAR);
4014 break;
4015 default:
4016 as_bad ("First operand to .%s not a valid register", po);
4017 add_unwind_entry (NULL, sep);
4018 break;
800eeca4 4019 }
800eeca4
JW
4020}
4021
197865e8 4022static void
800eeca4 4023dot_saveg (dummy)
2434f565 4024 int dummy ATTRIBUTE_UNUSED;
800eeca4 4025{
e4e8248d
JB
4026 expressionS e;
4027 unsigned grmask;
800eeca4 4028 int sep;
75e09913
JB
4029
4030 if (!in_prologue ("save.g"))
4031 return;
4032
e4e8248d 4033 sep = parse_operand (&e, ',');
197865e8 4034
e4e8248d
JB
4035 grmask = e.X_add_number;
4036 if (e.X_op != O_constant
4037 || e.X_add_number <= 0
4038 || e.X_add_number > 0xf)
800eeca4 4039 {
e4e8248d
JB
4040 as_bad ("First operand to .save.g must be a positive 4-bit constant");
4041 grmask = 0;
4042 }
4043
4044 if (sep == ',')
4045 {
4046 unsigned reg;
4047 int n = popcount (grmask);
4048
4049 parse_operand (&e, 0);
4050 reg = e.X_add_number - REG_GR;
4051 if (e.X_op != O_register || reg > 127)
542d6675 4052 {
e4e8248d
JB
4053 as_bad ("Second operand to .save.g must be a general register");
4054 reg = 0;
4055 }
4056 else if (reg > 128U - n)
4057 {
4058 as_bad ("Second operand to .save.g must be the first of %d general registers", n);
4059 reg = 0;
800eeca4 4060 }
e4e8248d 4061 add_unwind_entry (output_gr_gr (grmask, reg), 0);
800eeca4 4062 }
e4e8248d
JB
4063 else
4064 add_unwind_entry (output_gr_mem (grmask), 0);
800eeca4
JW
4065}
4066
197865e8 4067static void
800eeca4 4068dot_savef (dummy)
2434f565 4069 int dummy ATTRIBUTE_UNUSED;
800eeca4 4070{
e4e8248d 4071 expressionS e;
75e09913
JB
4072
4073 if (!in_prologue ("save.f"))
4074 return;
4075
e4e8248d 4076 parse_operand (&e, 0);
197865e8 4077
e4e8248d
JB
4078 if (e.X_op != O_constant
4079 || e.X_add_number <= 0
4080 || e.X_add_number > 0xfffff)
4081 {
4082 as_bad ("Operand to .save.f must be a positive 20-bit constant");
4083 e.X_add_number = 0;
4084 }
4085 add_unwind_entry (output_fr_mem (e.X_add_number), 0);
800eeca4
JW
4086}
4087
197865e8 4088static void
800eeca4 4089dot_saveb (dummy)
2434f565 4090 int dummy ATTRIBUTE_UNUSED;
800eeca4 4091{
e4e8248d
JB
4092 expressionS e;
4093 unsigned brmask;
4094 int sep;
e0c9811a 4095
75e09913
JB
4096 if (!in_prologue ("save.b"))
4097 return;
4098
e4e8248d
JB
4099 sep = parse_operand (&e, ',');
4100
4101 brmask = e.X_add_number;
4102 if (e.X_op != O_constant
4103 || e.X_add_number <= 0
4104 || e.X_add_number > 0x1f)
800eeca4 4105 {
e4e8248d
JB
4106 as_bad ("First operand to .save.b must be a positive 5-bit constant");
4107 brmask = 0;
800eeca4 4108 }
e0c9811a
JW
4109
4110 if (sep == ',')
4111 {
e4e8248d
JB
4112 unsigned reg;
4113 int n = popcount (brmask);
4114
4115 parse_operand (&e, 0);
4116 reg = e.X_add_number - REG_GR;
4117 if (e.X_op != O_register || reg > 127)
e0c9811a 4118 {
e4e8248d
JB
4119 as_bad ("Second operand to .save.b must be a general register");
4120 reg = 0;
e0c9811a 4121 }
e4e8248d
JB
4122 else if (reg > 128U - n)
4123 {
4124 as_bad ("Second operand to .save.b must be the first of %d general registers", n);
4125 reg = 0;
4126 }
4127 add_unwind_entry (output_br_gr (brmask, reg), 0);
e0c9811a
JW
4128 }
4129 else
e4e8248d 4130 add_unwind_entry (output_br_mem (brmask), 0);
800eeca4
JW
4131}
4132
197865e8 4133static void
800eeca4 4134dot_savegf (dummy)
2434f565 4135 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4136{
4137 expressionS e1, e2;
75e09913
JB
4138
4139 if (!in_prologue ("save.gf"))
4140 return;
4141
e4e8248d
JB
4142 if (parse_operand (&e1, ',') == ',')
4143 parse_operand (&e2, 0);
800eeca4 4144 else
e4e8248d
JB
4145 e2.X_op = O_absent;
4146
4147 if (e1.X_op != O_constant
4148 || e1.X_add_number < 0
4149 || e1.X_add_number > 0xf)
4150 {
4151 as_bad ("First operand to .save.gf must be a non-negative 4-bit constant");
4152 e1.X_op = O_absent;
4153 e1.X_add_number = 0;
4154 }
4155 if (e2.X_op != O_constant
4156 || e2.X_add_number < 0
4157 || e2.X_add_number > 0xfffff)
800eeca4 4158 {
e4e8248d
JB
4159 as_bad ("Second operand to .save.gf must be a non-negative 20-bit constant");
4160 e2.X_op = O_absent;
4161 e2.X_add_number = 0;
800eeca4 4162 }
e4e8248d
JB
4163 if (e1.X_op == O_constant
4164 && e2.X_op == O_constant
4165 && e1.X_add_number == 0
4166 && e2.X_add_number == 0)
4167 as_bad ("Operands to .save.gf may not be both zero");
4168
4169 add_unwind_entry (output_frgr_mem (e1.X_add_number, e2.X_add_number), 0);
800eeca4
JW
4170}
4171
197865e8 4172static void
800eeca4 4173dot_spill (dummy)
2434f565 4174 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4175{
4176 expressionS e;
e0c9811a 4177
75e09913
JB
4178 if (!in_prologue ("spill"))
4179 return;
4180
e4e8248d 4181 parse_operand (&e, 0);
197865e8 4182
800eeca4 4183 if (e.X_op != O_constant)
800eeca4 4184 {
e4e8248d
JB
4185 as_bad ("Operand to .spill must be a constant");
4186 e.X_add_number = 0;
e0c9811a 4187 }
e4e8248d 4188 add_unwind_entry (output_spill_base (e.X_add_number), 0);
e0c9811a
JW
4189}
4190
4191static void
e4e8248d
JB
4192dot_spillreg (pred)
4193 int pred;
e0c9811a 4194{
2132e3a3 4195 int sep;
e4e8248d
JB
4196 unsigned int qp, ab, xy, reg, treg;
4197 expressionS e;
4198 const char * const po = pred ? "spillreg.p" : "spillreg";
e0c9811a 4199
e4e8248d 4200 if (!in_procedure (po))
75e09913
JB
4201 return;
4202
e4e8248d
JB
4203 if (pred)
4204 sep = parse_predicate_and_operand (&e, &qp, po);
e0c9811a 4205 else
e0c9811a 4206 {
e4e8248d
JB
4207 sep = parse_operand (&e, ',');
4208 qp = 0;
e0c9811a 4209 }
e4e8248d 4210 convert_expr_to_ab_reg (&e, &ab, &reg, po, 1 + pred);
e0c9811a 4211
e4e8248d
JB
4212 if (sep == ',')
4213 sep = parse_operand (&e, ',');
4214 else
4215 e.X_op = O_absent;
4216 convert_expr_to_xy_reg (&e, &xy, &treg, po, 2 + pred);
e0c9811a 4217
e4e8248d 4218 add_unwind_entry (output_spill_reg (ab, reg, treg, xy, qp), sep);
e0c9811a
JW
4219}
4220
4221static void
e4e8248d 4222dot_spillmem (psprel)
e0c9811a
JW
4223 int psprel;
4224{
e4e8248d
JB
4225 expressionS e;
4226 int pred = (psprel < 0), sep;
4227 unsigned int qp, ab, reg;
4228 const char * po;
e0c9811a 4229
e4e8248d 4230 if (pred)
e0c9811a 4231 {
e4e8248d
JB
4232 psprel = ~psprel;
4233 po = psprel ? "spillpsp.p" : "spillsp.p";
e0c9811a 4234 }
e4e8248d
JB
4235 else
4236 po = psprel ? "spillpsp" : "spillsp";
e0c9811a 4237
e4e8248d
JB
4238 if (!in_procedure (po))
4239 return;
e0c9811a 4240
e4e8248d
JB
4241 if (pred)
4242 sep = parse_predicate_and_operand (&e, &qp, po);
4243 else
e0c9811a 4244 {
e4e8248d
JB
4245 sep = parse_operand (&e, ',');
4246 qp = 0;
e0c9811a 4247 }
e4e8248d 4248 convert_expr_to_ab_reg (&e, &ab, &reg, po, 1 + pred);
e0c9811a 4249
e4e8248d
JB
4250 if (sep == ',')
4251 sep = parse_operand (&e, ',');
4252 else
4253 e.X_op = O_absent;
4254 if (e.X_op != O_constant)
e0c9811a 4255 {
e4e8248d
JB
4256 as_bad ("Operand %d to .%s must be a constant", 2 + pred, po);
4257 e.X_add_number = 0;
e0c9811a
JW
4258 }
4259
4260 if (psprel)
e4e8248d 4261 add_unwind_entry (output_spill_psprel (ab, reg, e.X_add_number, qp), sep);
e0c9811a 4262 else
e4e8248d 4263 add_unwind_entry (output_spill_sprel (ab, reg, e.X_add_number, qp), sep);
e0c9811a
JW
4264}
4265
6290819d
NC
4266static unsigned int
4267get_saved_prologue_count (lbl)
4268 unsigned long lbl;
4269{
4270 label_prologue_count *lpc = unwind.saved_prologue_counts;
4271
4272 while (lpc != NULL && lpc->label_number != lbl)
4273 lpc = lpc->next;
4274
4275 if (lpc != NULL)
4276 return lpc->prologue_count;
4277
4278 as_bad ("Missing .label_state %ld", lbl);
4279 return 1;
4280}
4281
4282static void
4283save_prologue_count (lbl, count)
4284 unsigned long lbl;
4285 unsigned int count;
4286{
4287 label_prologue_count *lpc = unwind.saved_prologue_counts;
4288
4289 while (lpc != NULL && lpc->label_number != lbl)
4290 lpc = lpc->next;
4291
4292 if (lpc != NULL)
4293 lpc->prologue_count = count;
4294 else
4295 {
40449e9f 4296 label_prologue_count *new_lpc = xmalloc (sizeof (* new_lpc));
6290819d
NC
4297
4298 new_lpc->next = unwind.saved_prologue_counts;
4299 new_lpc->label_number = lbl;
4300 new_lpc->prologue_count = count;
4301 unwind.saved_prologue_counts = new_lpc;
4302 }
4303}
4304
4305static void
4306free_saved_prologue_counts ()
4307{
40449e9f
KH
4308 label_prologue_count *lpc = unwind.saved_prologue_counts;
4309 label_prologue_count *next;
6290819d
NC
4310
4311 while (lpc != NULL)
4312 {
4313 next = lpc->next;
4314 free (lpc);
4315 lpc = next;
4316 }
4317
4318 unwind.saved_prologue_counts = NULL;
4319}
4320
e0c9811a
JW
4321static void
4322dot_label_state (dummy)
2434f565 4323 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
4324{
4325 expressionS e;
4326
75e09913
JB
4327 if (!in_body ("label_state"))
4328 return;
4329
e4e8248d
JB
4330 parse_operand (&e, 0);
4331 if (e.X_op == O_constant)
4332 save_prologue_count (e.X_add_number, unwind.prologue_count);
4333 else
e0c9811a
JW
4334 {
4335 as_bad ("Operand to .label_state must be a constant");
e4e8248d 4336 e.X_add_number = 0;
e0c9811a 4337 }
e4e8248d 4338 add_unwind_entry (output_label_state (e.X_add_number), 0);
e0c9811a
JW
4339}
4340
4341static void
4342dot_copy_state (dummy)
2434f565 4343 int dummy ATTRIBUTE_UNUSED;
e0c9811a
JW
4344{
4345 expressionS e;
4346
75e09913
JB
4347 if (!in_body ("copy_state"))
4348 return;
4349
e4e8248d
JB
4350 parse_operand (&e, 0);
4351 if (e.X_op == O_constant)
4352 unwind.prologue_count = get_saved_prologue_count (e.X_add_number);
4353 else
e0c9811a
JW
4354 {
4355 as_bad ("Operand to .copy_state must be a constant");
e4e8248d 4356 e.X_add_number = 0;
e0c9811a 4357 }
e4e8248d 4358 add_unwind_entry (output_copy_state (e.X_add_number), 0);
800eeca4
JW
4359}
4360
197865e8 4361static void
800eeca4 4362dot_unwabi (dummy)
2434f565 4363 int dummy ATTRIBUTE_UNUSED;
800eeca4 4364{
e0c9811a
JW
4365 expressionS e1, e2;
4366 unsigned char sep;
4367
e4e8248d 4368 if (!in_prologue ("unwabi"))
75e09913
JB
4369 return;
4370
e4e8248d
JB
4371 sep = parse_operand (&e1, ',');
4372 if (sep == ',')
4373 parse_operand (&e2, 0);
4374 else
4375 e2.X_op = O_absent;
e0c9811a
JW
4376
4377 if (e1.X_op != O_constant)
4378 {
4379 as_bad ("First operand to .unwabi must be a constant");
e4e8248d 4380 e1.X_add_number = 0;
e0c9811a
JW
4381 }
4382
4383 if (e2.X_op != O_constant)
4384 {
4385 as_bad ("Second operand to .unwabi must be a constant");
e4e8248d 4386 e2.X_add_number = 0;
e0c9811a
JW
4387 }
4388
e4e8248d 4389 add_unwind_entry (output_unwabi (e1.X_add_number, e2.X_add_number), 0);
800eeca4
JW
4390}
4391
197865e8 4392static void
800eeca4 4393dot_personality (dummy)
2434f565 4394 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4395{
4396 char *name, *p, c;
75e09913
JB
4397 if (!in_procedure ("personality"))
4398 return;
800eeca4
JW
4399 SKIP_WHITESPACE ();
4400 name = input_line_pointer;
4401 c = get_symbol_end ();
4402 p = input_line_pointer;
e0c9811a 4403 unwind.personality_routine = symbol_find_or_make (name);
91a2ae2a 4404 unwind.force_unwind_entry = 1;
800eeca4
JW
4405 *p = c;
4406 SKIP_WHITESPACE ();
4407 demand_empty_rest_of_line ();
4408}
4409
4410static void
4411dot_proc (dummy)
2434f565 4412 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4413{
4414 char *name, *p, c;
4415 symbolS *sym;
5656b6b8
JB
4416 proc_pending *pending, *last_pending;
4417
4418 if (unwind.proc_pending.sym)
4419 {
4420 (md.unwind_check == unwind_check_warning
4421 ? as_warn
4422 : as_bad) ("Missing .endp after previous .proc");
4423 while (unwind.proc_pending.next)
4424 {
4425 pending = unwind.proc_pending.next;
4426 unwind.proc_pending.next = pending->next;
4427 free (pending);
4428 }
4429 }
4430 last_pending = NULL;
800eeca4 4431
e0c9811a 4432 /* Parse names of main and alternate entry points and mark them as
542d6675 4433 function symbols: */
800eeca4
JW
4434 while (1)
4435 {
4436 SKIP_WHITESPACE ();
4437 name = input_line_pointer;
4438 c = get_symbol_end ();
4439 p = input_line_pointer;
75e09913
JB
4440 if (!*name)
4441 as_bad ("Empty argument of .proc");
4442 else
542d6675 4443 {
75e09913
JB
4444 sym = symbol_find_or_make (name);
4445 if (S_IS_DEFINED (sym))
4446 as_bad ("`%s' was already defined", name);
5656b6b8
JB
4447 else if (!last_pending)
4448 {
4449 unwind.proc_pending.sym = sym;
4450 last_pending = &unwind.proc_pending;
4451 }
4452 else
75e09913 4453 {
5656b6b8
JB
4454 pending = xmalloc (sizeof (*pending));
4455 pending->sym = sym;
4456 last_pending = last_pending->next = pending;
75e09913
JB
4457 }
4458 symbol_get_bfdsym (sym)->flags |= BSF_FUNCTION;
800eeca4 4459 }
800eeca4
JW
4460 *p = c;
4461 SKIP_WHITESPACE ();
4462 if (*input_line_pointer != ',')
4463 break;
4464 ++input_line_pointer;
4465 }
5656b6b8
JB
4466 if (!last_pending)
4467 {
4468 unwind.proc_pending.sym = expr_build_dot ();
4469 last_pending = &unwind.proc_pending;
4470 }
4471 last_pending->next = NULL;
800eeca4
JW
4472 demand_empty_rest_of_line ();
4473 ia64_do_align (16);
4474
75e09913 4475 unwind.prologue = 0;
33d01f33 4476 unwind.prologue_count = 0;
75e09913
JB
4477 unwind.body = 0;
4478 unwind.insn = 0;
e0c9811a
JW
4479 unwind.list = unwind.tail = unwind.current_entry = NULL;
4480 unwind.personality_routine = 0;
800eeca4
JW
4481}
4482
4483static void
4484dot_body (dummy)
2434f565 4485 int dummy ATTRIBUTE_UNUSED;
800eeca4 4486{
75e09913
JB
4487 if (!in_procedure ("body"))
4488 return;
4489 if (!unwind.prologue && !unwind.body && unwind.insn)
4490 as_warn ("Initial .body should precede any instructions");
ba825241 4491 check_pending_save ();
75e09913 4492
e0c9811a 4493 unwind.prologue = 0;
30d25259 4494 unwind.prologue_mask = 0;
75e09913 4495 unwind.body = 1;
30d25259 4496
e4e8248d 4497 add_unwind_entry (output_body (), 0);
800eeca4
JW
4498}
4499
4500static void
4501dot_prologue (dummy)
2434f565 4502 int dummy ATTRIBUTE_UNUSED;
800eeca4 4503{
e4e8248d 4504 unsigned mask = 0, grsave = 0;
e0c9811a 4505
75e09913
JB
4506 if (!in_procedure ("prologue"))
4507 return;
4508 if (unwind.prologue)
4509 {
4510 as_bad (".prologue within prologue");
4511 ignore_rest_of_line ();
4512 return;
4513 }
4514 if (!unwind.body && unwind.insn)
4515 as_warn ("Initial .prologue should precede any instructions");
4516
e0c9811a 4517 if (!is_it_end_of_statement ())
800eeca4 4518 {
e4e8248d
JB
4519 expressionS e;
4520 int n, sep = parse_operand (&e, ',');
30d25259 4521
e4e8248d
JB
4522 if (e.X_op != O_constant
4523 || e.X_add_number < 0
4524 || e.X_add_number > 0xf)
4525 as_bad ("First operand to .prologue must be a positive 4-bit constant");
4526 else if (e.X_add_number == 0)
4527 as_warn ("Pointless use of zero first operand to .prologue");
4528 else
4529 mask = e.X_add_number;
4530 n = popcount (mask);
30d25259 4531
e4e8248d
JB
4532 if (sep == ',')
4533 parse_operand (&e, 0);
800eeca4 4534 else
e4e8248d
JB
4535 e.X_op = O_absent;
4536 if (e.X_op == O_constant
4537 && e.X_add_number >= 0
4538 && e.X_add_number < 128)
4539 {
4540 if (md.unwind_check == unwind_check_error)
4541 as_warn ("Using a constant as second operand to .prologue is deprecated");
4542 grsave = e.X_add_number;
4543 }
4544 else if (e.X_op != O_register
4545 || (grsave = e.X_add_number - REG_GR) > 127)
4546 {
4547 as_bad ("Second operand to .prologue must be a general register");
4548 grsave = 0;
4549 }
4550 else if (grsave > 128U - n)
4551 {
4552 as_bad ("Second operand to .prologue must be the first of %d general registers", n);
4553 grsave = 0;
4554 }
4555
800eeca4 4556 }
e4e8248d
JB
4557
4558 if (mask)
4559 add_unwind_entry (output_prologue_gr (mask, grsave), 0);
800eeca4 4560 else
e4e8248d 4561 add_unwind_entry (output_prologue (), 0);
30d25259
RH
4562
4563 unwind.prologue = 1;
4564 unwind.prologue_mask = mask;
e4e8248d 4565 unwind.prologue_gr = grsave;
75e09913 4566 unwind.body = 0;
33d01f33 4567 ++unwind.prologue_count;
800eeca4
JW
4568}
4569
4570static void
4571dot_endp (dummy)
2434f565 4572 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4573{
4574 expressionS e;
44f5c83a 4575 int bytes_per_address;
800eeca4
JW
4576 long where;
4577 segT saved_seg;
4578 subsegT saved_subseg;
5656b6b8 4579 proc_pending *pending;
970d6792 4580 int unwind_check = md.unwind_check;
800eeca4 4581
970d6792 4582 md.unwind_check = unwind_check_error;
75e09913
JB
4583 if (!in_procedure ("endp"))
4584 return;
970d6792 4585 md.unwind_check = unwind_check;
75e09913 4586
91a2ae2a
RH
4587 if (unwind.saved_text_seg)
4588 {
4589 saved_seg = unwind.saved_text_seg;
4590 saved_subseg = unwind.saved_text_subseg;
4591 unwind.saved_text_seg = NULL;
4592 }
4593 else
4594 {
4595 saved_seg = now_seg;
4596 saved_subseg = now_subseg;
4597 }
4598
800eeca4 4599 insn_group_break (1, 0, 0);
800eeca4 4600
91a2ae2a
RH
4601 /* If there wasn't a .handlerdata, we haven't generated an image yet. */
4602 if (!unwind.info)
2d6ed997 4603 generate_unwind_image (saved_seg);
800eeca4 4604
91a2ae2a
RH
4605 if (unwind.info || unwind.force_unwind_entry)
4606 {
75e09913
JB
4607 symbolS *proc_end;
4608
91a2ae2a 4609 subseg_set (md.last_text_seg, 0);
75e09913 4610 proc_end = expr_build_dot ();
5e7474a7 4611
da9f89d4 4612 start_unwind_section (saved_seg, SPECIAL_SECTION_UNWIND);
5e7474a7 4613
557debba
JW
4614 /* Make sure that section has 4 byte alignment for ILP32 and
4615 8 byte alignment for LP64. */
4616 record_alignment (now_seg, md.pointer_size_shift);
800eeca4 4617
557debba
JW
4618 /* Need space for 3 pointers for procedure start, procedure end,
4619 and unwind info. */
6baf2b51 4620 memset (frag_more (3 * md.pointer_size), 0, 3 * md.pointer_size);
557debba 4621 where = frag_now_fix () - (3 * md.pointer_size);
91a2ae2a 4622 bytes_per_address = bfd_arch_bits_per_address (stdoutput) / 8;
800eeca4 4623
40449e9f 4624 /* Issue the values of a) Proc Begin, b) Proc End, c) Unwind Record. */
91a2ae2a
RH
4625 e.X_op = O_pseudo_fixup;
4626 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
4627 e.X_add_number = 0;
5656b6b8
JB
4628 if (!S_IS_LOCAL (unwind.proc_pending.sym)
4629 && S_IS_DEFINED (unwind.proc_pending.sym))
4630 e.X_add_symbol = symbol_temp_new (S_GET_SEGMENT (unwind.proc_pending.sym),
4631 S_GET_VALUE (unwind.proc_pending.sym),
4632 symbol_get_frag (unwind.proc_pending.sym));
4600db48 4633 else
5656b6b8 4634 e.X_add_symbol = unwind.proc_pending.sym;
91a2ae2a 4635 ia64_cons_fix_new (frag_now, where, bytes_per_address, &e);
800eeca4 4636
800eeca4
JW
4637 e.X_op = O_pseudo_fixup;
4638 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
4639 e.X_add_number = 0;
75e09913 4640 e.X_add_symbol = proc_end;
91a2ae2a
RH
4641 ia64_cons_fix_new (frag_now, where + bytes_per_address,
4642 bytes_per_address, &e);
4643
4644 if (unwind.info)
4645 {
4646 e.X_op = O_pseudo_fixup;
4647 e.X_op_symbol = pseudo_func[FUNC_SEG_RELATIVE].u.sym;
4648 e.X_add_number = 0;
4649 e.X_add_symbol = unwind.info;
4650 ia64_cons_fix_new (frag_now, where + (bytes_per_address * 2),
4651 bytes_per_address, &e);
4652 }
91a2ae2a 4653 }
800eeca4 4654 subseg_set (saved_seg, saved_subseg);
c538998c 4655
5656b6b8
JB
4656 /* Set symbol sizes. */
4657 pending = &unwind.proc_pending;
4658 if (S_GET_NAME (pending->sym))
c538998c 4659 {
5656b6b8 4660 do
75e09913 4661 {
5656b6b8
JB
4662 symbolS *sym = pending->sym;
4663
4664 if (!S_IS_DEFINED (sym))
4665 as_bad ("`%s' was not defined within procedure", S_GET_NAME (sym));
4666 else if (S_GET_SIZE (sym) == 0
4667 && symbol_get_obj (sym)->size == NULL)
75e09913 4668 {
75e09913
JB
4669 fragS *frag = symbol_get_frag (sym);
4670
5656b6b8 4671 if (frag)
c538998c 4672 {
75e09913
JB
4673 if (frag == frag_now && SEG_NORMAL (now_seg))
4674 S_SET_SIZE (sym, frag_now_fix () - S_GET_VALUE (sym));
4675 else
4676 {
4677 symbol_get_obj (sym)->size =
4678 (expressionS *) xmalloc (sizeof (expressionS));
4679 symbol_get_obj (sym)->size->X_op = O_subtract;
4680 symbol_get_obj (sym)->size->X_add_symbol
4681 = symbol_new (FAKE_LABEL_NAME, now_seg,
4682 frag_now_fix (), frag_now);
4683 symbol_get_obj (sym)->size->X_op_symbol = sym;
4684 symbol_get_obj (sym)->size->X_add_number = 0;
4685 }
c538998c
JJ
4686 }
4687 }
5656b6b8
JB
4688 } while ((pending = pending->next) != NULL);
4689 }
4690
4691 /* Parse names of main and alternate entry points. */
4692 while (1)
4693 {
4694 char *name, *p, c;
4695
4696 SKIP_WHITESPACE ();
4697 name = input_line_pointer;
4698 c = get_symbol_end ();
4699 p = input_line_pointer;
4700 if (!*name)
4701 (md.unwind_check == unwind_check_warning
4702 ? as_warn
4703 : as_bad) ("Empty argument of .endp");
4704 else
4705 {
4706 symbolS *sym = symbol_find (name);
4707
4708 for (pending = &unwind.proc_pending; pending; pending = pending->next)
4709 {
4710 if (sym == pending->sym)
4711 {
4712 pending->sym = NULL;
4713 break;
4714 }
4715 }
4716 if (!sym || !pending)
4717 as_warn ("`%s' was not specified with previous .proc", name);
c538998c
JJ
4718 }
4719 *p = c;
4720 SKIP_WHITESPACE ();
4721 if (*input_line_pointer != ',')
4722 break;
4723 ++input_line_pointer;
4724 }
4725 demand_empty_rest_of_line ();
5656b6b8
JB
4726
4727 /* Deliberately only checking for the main entry point here; the
4728 language spec even says all arguments to .endp are ignored. */
4729 if (unwind.proc_pending.sym
4730 && S_GET_NAME (unwind.proc_pending.sym)
4731 && strcmp (S_GET_NAME (unwind.proc_pending.sym), FAKE_LABEL_NAME))
4732 as_warn ("`%s' should be an operand to this .endp",
4733 S_GET_NAME (unwind.proc_pending.sym));
4734 while (unwind.proc_pending.next)
4735 {
4736 pending = unwind.proc_pending.next;
4737 unwind.proc_pending.next = pending->next;
4738 free (pending);
4739 }
4740 unwind.proc_pending.sym = unwind.info = NULL;
800eeca4
JW
4741}
4742
4743static void
4744dot_template (template)
4745 int template;
4746{
4747 CURR_SLOT.user_template = template;
4748}
4749
4750static void
4751dot_regstk (dummy)
2434f565 4752 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4753{
4754 int ins, locs, outs, rots;
4755
4756 if (is_it_end_of_statement ())
4757 ins = locs = outs = rots = 0;
4758 else
4759 {
4760 ins = get_absolute_expression ();
4761 if (*input_line_pointer++ != ',')
4762 goto err;
4763 locs = get_absolute_expression ();
4764 if (*input_line_pointer++ != ',')
4765 goto err;
4766 outs = get_absolute_expression ();
4767 if (*input_line_pointer++ != ',')
4768 goto err;
4769 rots = get_absolute_expression ();
4770 }
4771 set_regstack (ins, locs, outs, rots);
4772 return;
4773
4774 err:
4775 as_bad ("Comma expected");
4776 ignore_rest_of_line ();
4777}
4778
4779static void
4780dot_rot (type)
4781 int type;
4782{
6a2375c6
JB
4783 offsetT num_regs;
4784 valueT num_alloced = 0;
800eeca4
JW
4785 struct dynreg **drpp, *dr;
4786 int ch, base_reg = 0;
4787 char *name, *start;
4788 size_t len;
4789
4790 switch (type)
4791 {
4792 case DYNREG_GR: base_reg = REG_GR + 32; break;
4793 case DYNREG_FR: base_reg = REG_FR + 32; break;
4794 case DYNREG_PR: base_reg = REG_P + 16; break;
4795 default: break;
4796 }
4797
542d6675 4798 /* First, remove existing names from hash table. */
800eeca4
JW
4799 for (dr = md.dynreg[type]; dr && dr->num_regs; dr = dr->next)
4800 {
4801 hash_delete (md.dynreg_hash, dr->name);
20b36a95 4802 /* FIXME: Free dr->name. */
800eeca4
JW
4803 dr->num_regs = 0;
4804 }
4805
4806 drpp = &md.dynreg[type];
4807 while (1)
4808 {
4809 start = input_line_pointer;
4810 ch = get_symbol_end ();
20b36a95 4811 len = strlen (ia64_canonicalize_symbol_name (start));
800eeca4 4812 *input_line_pointer = ch;
800eeca4
JW
4813
4814 SKIP_WHITESPACE ();
4815 if (*input_line_pointer != '[')
4816 {
4817 as_bad ("Expected '['");
4818 goto err;
4819 }
4820 ++input_line_pointer; /* skip '[' */
4821
4822 num_regs = get_absolute_expression ();
4823
4824 if (*input_line_pointer++ != ']')
4825 {
4826 as_bad ("Expected ']'");
4827 goto err;
4828 }
6a2375c6
JB
4829 if (num_regs <= 0)
4830 {
4831 as_bad ("Number of elements must be positive");
4832 goto err;
4833 }
800eeca4
JW
4834 SKIP_WHITESPACE ();
4835
4836 num_alloced += num_regs;
4837 switch (type)
4838 {
4839 case DYNREG_GR:
4840 if (num_alloced > md.rot.num_regs)
4841 {
4842 as_bad ("Used more than the declared %d rotating registers",
4843 md.rot.num_regs);
4844 goto err;
4845 }
4846 break;
4847 case DYNREG_FR:
4848 if (num_alloced > 96)
4849 {
4850 as_bad ("Used more than the available 96 rotating registers");
4851 goto err;
4852 }
4853 break;
4854 case DYNREG_PR:
4855 if (num_alloced > 48)
4856 {
4857 as_bad ("Used more than the available 48 rotating registers");
4858 goto err;
4859 }
4860 break;
4861
4862 default:
4863 break;
4864 }
4865
800eeca4
JW
4866 if (!*drpp)
4867 {
4868 *drpp = obstack_alloc (&notes, sizeof (*dr));
4869 memset (*drpp, 0, sizeof (*dr));
4870 }
4871
20b36a95
JB
4872 name = obstack_alloc (&notes, len + 1);
4873 memcpy (name, start, len);
4874 name[len] = '\0';
4875
800eeca4
JW
4876 dr = *drpp;
4877 dr->name = name;
4878 dr->num_regs = num_regs;
4879 dr->base = base_reg;
4880 drpp = &dr->next;
4881 base_reg += num_regs;
4882
4883 if (hash_insert (md.dynreg_hash, name, dr))
4884 {
4885 as_bad ("Attempt to redefine register set `%s'", name);
20b36a95 4886 obstack_free (&notes, name);
800eeca4
JW
4887 goto err;
4888 }
4889
4890 if (*input_line_pointer != ',')
4891 break;
4892 ++input_line_pointer; /* skip comma */
4893 SKIP_WHITESPACE ();
4894 }
4895 demand_empty_rest_of_line ();
4896 return;
4897
4898 err:
4899 ignore_rest_of_line ();
4900}
4901
4902static void
4903dot_byteorder (byteorder)
4904 int byteorder;
4905{
10a98291
L
4906 segment_info_type *seginfo = seg_info (now_seg);
4907
4908 if (byteorder == -1)
4909 {
4910 if (seginfo->tc_segment_info_data.endian == 0)
549f748d 4911 seginfo->tc_segment_info_data.endian = default_big_endian ? 1 : 2;
10a98291
L
4912 byteorder = seginfo->tc_segment_info_data.endian == 1;
4913 }
4914 else
4915 seginfo->tc_segment_info_data.endian = byteorder ? 1 : 2;
4916
4917 if (target_big_endian != byteorder)
4918 {
4919 target_big_endian = byteorder;
4920 if (target_big_endian)
4921 {
4922 ia64_number_to_chars = number_to_chars_bigendian;
4923 ia64_float_to_chars = ia64_float_to_chars_bigendian;
4924 }
4925 else
4926 {
4927 ia64_number_to_chars = number_to_chars_littleendian;
4928 ia64_float_to_chars = ia64_float_to_chars_littleendian;
4929 }
4930 }
800eeca4
JW
4931}
4932
4933static void
4934dot_psr (dummy)
2434f565 4935 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4936{
4937 char *option;
4938 int ch;
4939
4940 while (1)
4941 {
4942 option = input_line_pointer;
4943 ch = get_symbol_end ();
4944 if (strcmp (option, "lsb") == 0)
4945 md.flags &= ~EF_IA_64_BE;
4946 else if (strcmp (option, "msb") == 0)
4947 md.flags |= EF_IA_64_BE;
4948 else if (strcmp (option, "abi32") == 0)
4949 md.flags &= ~EF_IA_64_ABI64;
4950 else if (strcmp (option, "abi64") == 0)
4951 md.flags |= EF_IA_64_ABI64;
4952 else
4953 as_bad ("Unknown psr option `%s'", option);
4954 *input_line_pointer = ch;
4955
4956 SKIP_WHITESPACE ();
4957 if (*input_line_pointer != ',')
4958 break;
4959
4960 ++input_line_pointer;
4961 SKIP_WHITESPACE ();
4962 }
4963 demand_empty_rest_of_line ();
4964}
4965
800eeca4
JW
4966static void
4967dot_ln (dummy)
2434f565 4968 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
4969{
4970 new_logical_line (0, get_absolute_expression ());
4971 demand_empty_rest_of_line ();
4972}
4973
ef6a2b41
JB
4974static void
4975cross_section (ref, cons, ua)
4976 int ref;
4977 void (*cons) PARAMS((int));
4978 int ua;
800eeca4 4979{
ef6a2b41
JB
4980 char *start, *end;
4981 int saved_auto_align;
4982 unsigned int section_count;
800eeca4
JW
4983
4984 SKIP_WHITESPACE ();
ef6a2b41
JB
4985 start = input_line_pointer;
4986 if (*start == '"')
4987 {
4988 int len;
4989 char *name;
4990
b3f19c14 4991 name = demand_copy_C_string (&len);
ef6a2b41
JB
4992 obstack_free(&notes, name);
4993 if (!name)
4994 {
4995 ignore_rest_of_line ();
4996 return;
4997 }
4998 }
b3f19c14 4999 else
800eeca4 5000 {
b3f19c14
JB
5001 char c = get_symbol_end ();
5002
5003 if (input_line_pointer == start)
5004 {
5005 as_bad ("Missing section name");
5006 ignore_rest_of_line ();
ef6a2b41 5007 return;
b3f19c14 5008 }
b3f19c14 5009 *input_line_pointer = c;
800eeca4 5010 }
ef6a2b41 5011 end = input_line_pointer;
800eeca4
JW
5012 SKIP_WHITESPACE ();
5013 if (*input_line_pointer != ',')
5014 {
5015 as_bad ("Comma expected after section name");
5016 ignore_rest_of_line ();
ef6a2b41 5017 return;
800eeca4 5018 }
ef6a2b41
JB
5019 *end = '\0';
5020 end = input_line_pointer + 1; /* skip comma */
5021 input_line_pointer = start;
5022 md.keep_pending_output = 1;
5023 section_count = bfd_count_sections(stdoutput);
5024 obj_elf_section (0);
5025 if (section_count != bfd_count_sections(stdoutput))
5026 as_warn ("Creating sections with .xdataN/.xrealN/.xstringZ is deprecated.");
5027 input_line_pointer = end;
5028 saved_auto_align = md.auto_align;
5029 if (ua)
5030 md.auto_align = 0;
5031 (*cons) (ref);
5032 if (ua)
5033 md.auto_align = saved_auto_align;
5034 obj_elf_previous (0);
5035 md.keep_pending_output = 0;
800eeca4
JW
5036}
5037
5038static void
5039dot_xdata (size)
5040 int size;
5041{
ef6a2b41 5042 cross_section (size, cons, 0);
800eeca4
JW
5043}
5044
5045/* Why doesn't float_cons() call md_cons_align() the way cons() does? */
542d6675 5046
800eeca4
JW
5047static void
5048stmt_float_cons (kind)
5049 int kind;
5050{
165a7f90 5051 size_t alignment;
800eeca4
JW
5052
5053 switch (kind)
5054 {
165a7f90
L
5055 case 'd':
5056 alignment = 8;
5057 break;
5058
5059 case 'x':
5060 case 'X':
5061 alignment = 16;
5062 break;
800eeca4
JW
5063
5064 case 'f':
5065 default:
165a7f90 5066 alignment = 4;
800eeca4
JW
5067 break;
5068 }
165a7f90 5069 ia64_do_align (alignment);
800eeca4
JW
5070 float_cons (kind);
5071}
5072
5073static void
5074stmt_cons_ua (size)
5075 int size;
5076{
5077 int saved_auto_align = md.auto_align;
5078
5079 md.auto_align = 0;
5080 cons (size);
5081 md.auto_align = saved_auto_align;
5082}
5083
5084static void
5085dot_xfloat_cons (kind)
5086 int kind;
5087{
ef6a2b41 5088 cross_section (kind, stmt_float_cons, 0);
800eeca4
JW
5089}
5090
5091static void
5092dot_xstringer (zero)
5093 int zero;
5094{
ef6a2b41 5095 cross_section (zero, stringer, 0);
800eeca4
JW
5096}
5097
5098static void
5099dot_xdata_ua (size)
5100 int size;
5101{
ef6a2b41 5102 cross_section (size, cons, 1);
800eeca4
JW
5103}
5104
5105static void
5106dot_xfloat_cons_ua (kind)
5107 int kind;
5108{
ef6a2b41 5109 cross_section (kind, float_cons, 1);
800eeca4
JW
5110}
5111
5112/* .reg.val <regname>,value */
542d6675 5113
800eeca4
JW
5114static void
5115dot_reg_val (dummy)
2434f565 5116 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
5117{
5118 expressionS reg;
5119
60d11e55 5120 expression_and_evaluate (&reg);
800eeca4
JW
5121 if (reg.X_op != O_register)
5122 {
5123 as_bad (_("Register name expected"));
5124 ignore_rest_of_line ();
5125 }
5126 else if (*input_line_pointer++ != ',')
5127 {
5128 as_bad (_("Comma expected"));
5129 ignore_rest_of_line ();
5130 }
197865e8 5131 else
800eeca4
JW
5132 {
5133 valueT value = get_absolute_expression ();
5134 int regno = reg.X_add_number;
a66d2bb7 5135 if (regno <= REG_GR || regno > REG_GR + 127)
542d6675 5136 as_warn (_("Register value annotation ignored"));
800eeca4 5137 else
542d6675
KH
5138 {
5139 gr_values[regno - REG_GR].known = 1;
5140 gr_values[regno - REG_GR].value = value;
5141 gr_values[regno - REG_GR].path = md.path;
5142 }
800eeca4
JW
5143 }
5144 demand_empty_rest_of_line ();
5145}
5146
5e819f9c
JW
5147/*
5148 .serialize.data
5149 .serialize.instruction
5150 */
5151static void
5152dot_serialize (type)
5153 int type;
5154{
5155 insn_group_break (0, 0, 0);
5156 if (type)
5157 instruction_serialization ();
5158 else
5159 data_serialization ();
5160 insn_group_break (0, 0, 0);
5161 demand_empty_rest_of_line ();
5162}
5163
197865e8 5164/* select dv checking mode
800eeca4
JW
5165 .auto
5166 .explicit
5167 .default
5168
197865e8 5169 A stop is inserted when changing modes
800eeca4 5170 */
542d6675 5171
800eeca4
JW
5172static void
5173dot_dv_mode (type)
542d6675 5174 int type;
800eeca4
JW
5175{
5176 if (md.manual_bundling)
5177 as_warn (_("Directive invalid within a bundle"));
5178
5179 if (type == 'E' || type == 'A')
5180 md.mode_explicitly_set = 0;
5181 else
5182 md.mode_explicitly_set = 1;
5183
5184 md.detect_dv = 1;
5185 switch (type)
5186 {
5187 case 'A':
5188 case 'a':
5189 if (md.explicit_mode)
542d6675 5190 insn_group_break (1, 0, 0);
800eeca4
JW
5191 md.explicit_mode = 0;
5192 break;
5193 case 'E':
5194 case 'e':
5195 if (!md.explicit_mode)
542d6675 5196 insn_group_break (1, 0, 0);
800eeca4
JW
5197 md.explicit_mode = 1;
5198 break;
5199 default:
5200 case 'd':
5201 if (md.explicit_mode != md.default_explicit_mode)
542d6675 5202 insn_group_break (1, 0, 0);
800eeca4
JW
5203 md.explicit_mode = md.default_explicit_mode;
5204 md.mode_explicitly_set = 0;
5205 break;
5206 }
5207}
5208
5209static void
5210print_prmask (mask)
542d6675 5211 valueT mask;
800eeca4
JW
5212{
5213 int regno;
5214 char *comma = "";
542d6675 5215 for (regno = 0; regno < 64; regno++)
800eeca4 5216 {
542d6675
KH
5217 if (mask & ((valueT) 1 << regno))
5218 {
5219 fprintf (stderr, "%s p%d", comma, regno);
5220 comma = ",";
5221 }
800eeca4
JW
5222 }
5223}
5224
5225/*
05ee4b0f
JB
5226 .pred.rel.clear [p1 [,p2 [,...]]] (also .pred.rel "clear" or @clear)
5227 .pred.rel.imply p1, p2 (also .pred.rel "imply" or @imply)
5228 .pred.rel.mutex p1, p2 [,...] (also .pred.rel "mutex" or @mutex)
800eeca4
JW
5229 .pred.safe_across_calls p1 [, p2 [,...]]
5230 */
542d6675 5231
800eeca4
JW
5232static void
5233dot_pred_rel (type)
542d6675 5234 int type;
800eeca4
JW
5235{
5236 valueT mask = 0;
5237 int count = 0;
5238 int p1 = -1, p2 = -1;
5239
5240 if (type == 0)
5241 {
05ee4b0f 5242 if (*input_line_pointer == '"')
542d6675
KH
5243 {
5244 int len;
5245 char *form = demand_copy_C_string (&len);
05ee4b0f 5246
542d6675
KH
5247 if (strcmp (form, "mutex") == 0)
5248 type = 'm';
5249 else if (strcmp (form, "clear") == 0)
5250 type = 'c';
5251 else if (strcmp (form, "imply") == 0)
5252 type = 'i';
05ee4b0f
JB
5253 obstack_free (&notes, form);
5254 }
5255 else if (*input_line_pointer == '@')
5256 {
5257 char *form = ++input_line_pointer;
5258 char c = get_symbol_end();
5259
5260 if (strcmp (form, "mutex") == 0)
5261 type = 'm';
5262 else if (strcmp (form, "clear") == 0)
5263 type = 'c';
5264 else if (strcmp (form, "imply") == 0)
5265 type = 'i';
5266 *input_line_pointer = c;
5267 }
5268 else
5269 {
5270 as_bad (_("Missing predicate relation type"));
5271 ignore_rest_of_line ();
5272 return;
5273 }
5274 if (type == 0)
5275 {
5276 as_bad (_("Unrecognized predicate relation type"));
5277 ignore_rest_of_line ();
5278 return;
542d6675 5279 }
800eeca4 5280 if (*input_line_pointer == ',')
542d6675 5281 ++input_line_pointer;
800eeca4
JW
5282 SKIP_WHITESPACE ();
5283 }
5284
5285 SKIP_WHITESPACE ();
5286 while (1)
5287 {
20b36a95 5288 valueT bits = 1;
800eeca4 5289 int regno;
20b36a95
JB
5290 expressionS pr, *pr1, *pr2;
5291
60d11e55 5292 expression_and_evaluate (&pr);
20b36a95
JB
5293 if (pr.X_op == O_register
5294 && pr.X_add_number >= REG_P
5295 && pr.X_add_number <= REG_P + 63)
5296 {
5297 regno = pr.X_add_number - REG_P;
5298 bits <<= regno;
5299 count++;
5300 if (p1 == -1)
5301 p1 = regno;
5302 else if (p2 == -1)
5303 p2 = regno;
5304 }
5305 else if (type != 'i'
5306 && pr.X_op == O_subtract
5307 && (pr1 = symbol_get_value_expression (pr.X_add_symbol))
5308 && pr1->X_op == O_register
5309 && pr1->X_add_number >= REG_P
5310 && pr1->X_add_number <= REG_P + 63
5311 && (pr2 = symbol_get_value_expression (pr.X_op_symbol))
5312 && pr2->X_op == O_register
5313 && pr2->X_add_number >= REG_P
5314 && pr2->X_add_number <= REG_P + 63)
5315 {
5316 /* It's a range. */
5317 int stop;
5318
5319 regno = pr1->X_add_number - REG_P;
5320 stop = pr2->X_add_number - REG_P;
5321 if (regno >= stop)
542d6675
KH
5322 {
5323 as_bad (_("Bad register range"));
5324 ignore_rest_of_line ();
5325 return;
5326 }
20b36a95
JB
5327 bits = ((bits << stop) << 1) - (bits << regno);
5328 count += stop - regno + 1;
5329 }
5330 else
5331 {
5332 as_bad (_("Predicate register expected"));
5333 ignore_rest_of_line ();
5334 return;
542d6675 5335 }
20b36a95
JB
5336 if (mask & bits)
5337 as_warn (_("Duplicate predicate register ignored"));
5338 mask |= bits;
800eeca4 5339 if (*input_line_pointer != ',')
542d6675 5340 break;
800eeca4
JW
5341 ++input_line_pointer;
5342 SKIP_WHITESPACE ();
5343 }
5344
5345 switch (type)
5346 {
5347 case 'c':
5348 if (count == 0)
542d6675 5349 mask = ~(valueT) 0;
800eeca4 5350 clear_qp_mutex (mask);
197865e8 5351 clear_qp_implies (mask, (valueT) 0);
800eeca4
JW
5352 break;
5353 case 'i':
5354 if (count != 2 || p1 == -1 || p2 == -1)
542d6675 5355 as_bad (_("Predicate source and target required"));
800eeca4 5356 else if (p1 == 0 || p2 == 0)
542d6675 5357 as_bad (_("Use of p0 is not valid in this context"));
800eeca4 5358 else
542d6675 5359 add_qp_imply (p1, p2);
800eeca4
JW
5360 break;
5361 case 'm':
5362 if (count < 2)
542d6675
KH
5363 {
5364 as_bad (_("At least two PR arguments expected"));
5365 break;
5366 }
800eeca4 5367 else if (mask & 1)
542d6675
KH
5368 {
5369 as_bad (_("Use of p0 is not valid in this context"));
5370 break;
5371 }
800eeca4
JW
5372 add_qp_mutex (mask);
5373 break;
5374 case 's':
5375 /* note that we don't override any existing relations */
5376 if (count == 0)
542d6675
KH
5377 {
5378 as_bad (_("At least one PR argument expected"));
5379 break;
5380 }
800eeca4 5381 if (md.debug_dv)
542d6675
KH
5382 {
5383 fprintf (stderr, "Safe across calls: ");
5384 print_prmask (mask);
5385 fprintf (stderr, "\n");
5386 }
800eeca4
JW
5387 qp_safe_across_calls = mask;
5388 break;
5389 }
5390 demand_empty_rest_of_line ();
5391}
5392
5393/* .entry label [, label [, ...]]
5394 Hint to DV code that the given labels are to be considered entry points.
542d6675
KH
5395 Otherwise, only global labels are considered entry points. */
5396
800eeca4
JW
5397static void
5398dot_entry (dummy)
2434f565 5399 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
5400{
5401 const char *err;
5402 char *name;
5403 int c;
5404 symbolS *symbolP;
5405
5406 do
5407 {
5408 name = input_line_pointer;
5409 c = get_symbol_end ();
5410 symbolP = symbol_find_or_make (name);
5411
5412 err = hash_insert (md.entry_hash, S_GET_NAME (symbolP), (PTR) symbolP);
5413 if (err)
542d6675
KH
5414 as_fatal (_("Inserting \"%s\" into entry hint table failed: %s"),
5415 name, err);
800eeca4
JW
5416
5417 *input_line_pointer = c;
5418 SKIP_WHITESPACE ();
5419 c = *input_line_pointer;
5420 if (c == ',')
5421 {
5422 input_line_pointer++;
5423 SKIP_WHITESPACE ();
5424 if (*input_line_pointer == '\n')
5425 c = '\n';
5426 }
5427 }
5428 while (c == ',');
5429
5430 demand_empty_rest_of_line ();
5431}
5432
197865e8 5433/* .mem.offset offset, base
542d6675
KH
5434 "base" is used to distinguish between offsets from a different base. */
5435
800eeca4
JW
5436static void
5437dot_mem_offset (dummy)
2434f565 5438 int dummy ATTRIBUTE_UNUSED;
800eeca4
JW
5439{
5440 md.mem_offset.hint = 1;
5441 md.mem_offset.offset = get_absolute_expression ();
5442 if (*input_line_pointer != ',')
5443 {
5444 as_bad (_("Comma expected"));
5445 ignore_rest_of_line ();
5446 return;
5447 }
5448 ++input_line_pointer;
5449 md.mem_offset.base = get_absolute_expression ();
5450 demand_empty_rest_of_line ();
5451}
5452
542d6675 5453/* ia64-specific pseudo-ops: */
800eeca4
JW
5454const pseudo_typeS md_pseudo_table[] =
5455 {
5456 { "radix", dot_radix, 0 },
5457 { "lcomm", s_lcomm_bytes, 1 },
196e8040 5458 { "loc", dot_loc, 0 },
800eeca4
JW
5459 { "bss", dot_special_section, SPECIAL_SECTION_BSS },
5460 { "sbss", dot_special_section, SPECIAL_SECTION_SBSS },
5461 { "sdata", dot_special_section, SPECIAL_SECTION_SDATA },
5462 { "rodata", dot_special_section, SPECIAL_SECTION_RODATA },
5463 { "comment", dot_special_section, SPECIAL_SECTION_COMMENT },
5464 { "ia_64.unwind", dot_special_section, SPECIAL_SECTION_UNWIND },
5465 { "ia_64.unwind_info", dot_special_section, SPECIAL_SECTION_UNWIND_INFO },
557debba
JW
5466 { "init_array", dot_special_section, SPECIAL_SECTION_INIT_ARRAY },
5467 { "fini_array", dot_special_section, SPECIAL_SECTION_FINI_ARRAY },
800eeca4
JW
5468 { "proc", dot_proc, 0 },
5469 { "body", dot_body, 0 },
5470 { "prologue", dot_prologue, 0 },
2434f565 5471 { "endp", dot_endp, 0 },
2434f565
JW
5472
5473 { "fframe", dot_fframe, 0 },
5474 { "vframe", dot_vframe, 0 },
5475 { "vframesp", dot_vframesp, 0 },
e4e8248d 5476 { "vframepsp", dot_vframesp, 1 },
2434f565
JW
5477 { "save", dot_save, 0 },
5478 { "restore", dot_restore, 0 },
5479 { "restorereg", dot_restorereg, 0 },
e4e8248d 5480 { "restorereg.p", dot_restorereg, 1 },
2434f565
JW
5481 { "handlerdata", dot_handlerdata, 0 },
5482 { "unwentry", dot_unwentry, 0 },
5483 { "altrp", dot_altrp, 0 },
e0c9811a
JW
5484 { "savesp", dot_savemem, 0 },
5485 { "savepsp", dot_savemem, 1 },
2434f565
JW
5486 { "save.g", dot_saveg, 0 },
5487 { "save.f", dot_savef, 0 },
5488 { "save.b", dot_saveb, 0 },
5489 { "save.gf", dot_savegf, 0 },
5490 { "spill", dot_spill, 0 },
5491 { "spillreg", dot_spillreg, 0 },
e0c9811a
JW
5492 { "spillsp", dot_spillmem, 0 },
5493 { "spillpsp", dot_spillmem, 1 },
e4e8248d
JB
5494 { "spillreg.p", dot_spillreg, 1 },
5495 { "spillsp.p", dot_spillmem, ~0 },
5496 { "spillpsp.p", dot_spillmem, ~1 },
2434f565
JW
5497 { "label_state", dot_label_state, 0 },
5498 { "copy_state", dot_copy_state, 0 },
5499 { "unwabi", dot_unwabi, 0 },
5500 { "personality", dot_personality, 0 },
800eeca4
JW
5501 { "mii", dot_template, 0x0 },
5502 { "mli", dot_template, 0x2 }, /* old format, for compatibility */
5503 { "mlx", dot_template, 0x2 },
5504 { "mmi", dot_template, 0x4 },
5505 { "mfi", dot_template, 0x6 },
5506 { "mmf", dot_template, 0x7 },
5507 { "mib", dot_template, 0x8 },
5508 { "mbb", dot_template, 0x9 },
5509 { "bbb", dot_template, 0xb },
5510 { "mmb", dot_template, 0xc },
5511 { "mfb", dot_template, 0xe },
d9201763 5512 { "align", dot_align, 0 },
800eeca4
JW
5513 { "regstk", dot_regstk, 0 },
5514 { "rotr", dot_rot, DYNREG_GR },
5515 { "rotf", dot_rot, DYNREG_FR },
5516 { "rotp", dot_rot, DYNREG_PR },
5517 { "lsb", dot_byteorder, 0 },
5518 { "msb", dot_byteorder, 1 },
5519 { "psr", dot_psr, 0 },
5520 { "alias", dot_alias, 0 },
35f5df7f 5521 { "secalias", dot_alias, 1 },
800eeca4
JW
5522 { "ln", dot_ln, 0 }, /* source line info (for debugging) */
5523
5524 { "xdata1", dot_xdata, 1 },
5525 { "xdata2", dot_xdata, 2 },
5526 { "xdata4", dot_xdata, 4 },
5527 { "xdata8", dot_xdata, 8 },
b3f19c14 5528 { "xdata16", dot_xdata, 16 },
800eeca4
JW
5529 { "xreal4", dot_xfloat_cons, 'f' },
5530 { "xreal8", dot_xfloat_cons, 'd' },
5531 { "xreal10", dot_xfloat_cons, 'x' },
165a7f90 5532 { "xreal16", dot_xfloat_cons, 'X' },
800eeca4
JW
5533 { "xstring", dot_xstringer, 0 },
5534 { "xstringz", dot_xstringer, 1 },
5535
542d6675 5536 /* unaligned versions: */
800eeca4
JW
5537 { "xdata2.ua", dot_xdata_ua, 2 },
5538 { "xdata4.ua", dot_xdata_ua, 4 },
5539 { "xdata8.ua", dot_xdata_ua, 8 },
b3f19c14 5540 { "xdata16.ua", dot_xdata_ua, 16 },
800eeca4
JW
5541 { "xreal4.ua", dot_xfloat_cons_ua, 'f' },
5542 { "xreal8.ua", dot_xfloat_cons_ua, 'd' },
5543 { "xreal10.ua", dot_xfloat_cons_ua, 'x' },
165a7f90 5544 { "xreal16.ua", dot_xfloat_cons_ua, 'X' },
800eeca4
JW
5545
5546 /* annotations/DV checking support */
5547 { "entry", dot_entry, 0 },
2434f565 5548 { "mem.offset", dot_mem_offset, 0 },
800eeca4
JW
5549 { "pred.rel", dot_pred_rel, 0 },
5550 { "pred.rel.clear", dot_pred_rel, 'c' },
5551 { "pred.rel.imply", dot_pred_rel, 'i' },
5552 { "pred.rel.mutex", dot_pred_rel, 'm' },
5553 { "pred.safe_across_calls", dot_pred_rel, 's' },
2434f565 5554 { "reg.val", dot_reg_val, 0 },
5e819f9c
JW
5555 { "serialize.data", dot_serialize, 0 },
5556 { "serialize.instruction", dot_serialize, 1 },
800eeca4
JW
5557 { "auto", dot_dv_mode, 'a' },
5558 { "explicit", dot_dv_mode, 'e' },
5559 { "default", dot_dv_mode, 'd' },
5560
87885043
JW
5561 /* ??? These are needed to make gas/testsuite/gas/elf/ehopt.s work.
5562 IA-64 aligns data allocation pseudo-ops by default, so we have to
5563 tell it that these ones are supposed to be unaligned. Long term,
5564 should rewrite so that only IA-64 specific data allocation pseudo-ops
5565 are aligned by default. */
5566 {"2byte", stmt_cons_ua, 2},
5567 {"4byte", stmt_cons_ua, 4},
5568 {"8byte", stmt_cons_ua, 8},
5569
800eeca4
JW
5570 { NULL, 0, 0 }
5571 };
5572
5573static const struct pseudo_opcode
5574 {
5575 const char *name;
5576 void (*handler) (int);
5577 int arg;
5578 }
5579pseudo_opcode[] =
5580 {
5581 /* these are more like pseudo-ops, but don't start with a dot */
5582 { "data1", cons, 1 },
5583 { "data2", cons, 2 },
5584 { "data4", cons, 4 },
5585 { "data8", cons, 8 },
3969b680 5586 { "data16", cons, 16 },
800eeca4
JW
5587 { "real4", stmt_float_cons, 'f' },
5588 { "real8", stmt_float_cons, 'd' },
5589 { "real10", stmt_float_cons, 'x' },
165a7f90 5590 { "real16", stmt_float_cons, 'X' },
800eeca4
JW
5591 { "string", stringer, 0 },
5592 { "stringz", stringer, 1 },
5593
542d6675 5594 /* unaligned versions: */
800eeca4
JW
5595 { "data2.ua", stmt_cons_ua, 2 },
5596 { "data4.ua", stmt_cons_ua, 4 },
5597 { "data8.ua", stmt_cons_ua, 8 },
3969b680 5598 { "data16.ua", stmt_cons_ua, 16 },
800eeca4
JW
5599 { "real4.ua", float_cons, 'f' },
5600 { "real8.ua", float_cons, 'd' },
5601 { "real10.ua", float_cons, 'x' },
165a7f90 5602 { "real16.ua", float_cons, 'X' },
800eeca4
JW
5603 };
5604
5605/* Declare a register by creating a symbol for it and entering it in
5606 the symbol table. */
542d6675
KH
5607
5608static symbolS *
800eeca4
JW
5609declare_register (name, regnum)
5610 const char *name;
8b84be9d 5611 unsigned int regnum;
800eeca4
JW
5612{
5613 const char *err;
5614 symbolS *sym;
5615
5e0bd176 5616 sym = symbol_create (name, reg_section, regnum, &zero_address_frag);
800eeca4
JW
5617
5618 err = hash_insert (md.reg_hash, S_GET_NAME (sym), (PTR) sym);
5619 if (err)
5620 as_fatal ("Inserting \"%s\" into register table failed: %s",
5621 name, err);
5622
5623 return sym;
5624}
5625
5626static void
5627declare_register_set (prefix, num_regs, base_regnum)
5628 const char *prefix;
8b84be9d
JB
5629 unsigned int num_regs;
5630 unsigned int base_regnum;
800eeca4
JW
5631{
5632 char name[8];
8b84be9d 5633 unsigned int i;
800eeca4
JW
5634
5635 for (i = 0; i < num_regs; ++i)
5636 {
f9f21a03 5637 snprintf (name, sizeof (name), "%s%u", prefix, i);
800eeca4
JW
5638 declare_register (name, base_regnum + i);
5639 }
5640}
5641
5642static unsigned int
5643operand_width (opnd)
5644 enum ia64_opnd opnd;
5645{
5646 const struct ia64_operand *odesc = &elf64_ia64_operands[opnd];
5647 unsigned int bits = 0;
5648 int i;
5649
5650 bits = 0;
5651 for (i = 0; i < NELEMS (odesc->field) && odesc->field[i].bits; ++i)
5652 bits += odesc->field[i].bits;
5653
5654 return bits;
5655}
5656
87f8eb97 5657static enum operand_match_result
800eeca4
JW
5658operand_match (idesc, index, e)
5659 const struct ia64_opcode *idesc;
5660 int index;
5661 expressionS *e;
5662{
5663 enum ia64_opnd opnd = idesc->operands[index];
5664 int bits, relocatable = 0;
5665 struct insn_fix *fix;
5666 bfd_signed_vma val;
5667
5668 switch (opnd)
5669 {
542d6675 5670 /* constants: */
800eeca4
JW
5671
5672 case IA64_OPND_AR_CCV:
5673 if (e->X_op == O_register && e->X_add_number == REG_AR + 32)
87f8eb97 5674 return OPERAND_MATCH;
800eeca4
JW
5675 break;
5676
c10d9d8f
JW
5677 case IA64_OPND_AR_CSD:
5678 if (e->X_op == O_register && e->X_add_number == REG_AR + 25)
5679 return OPERAND_MATCH;
5680 break;
5681
800eeca4
JW
5682 case IA64_OPND_AR_PFS:
5683 if (e->X_op == O_register && e->X_add_number == REG_AR + 64)
87f8eb97 5684 return OPERAND_MATCH;
800eeca4
JW
5685 break;
5686
5687 case IA64_OPND_GR0:
5688 if (e->X_op == O_register && e->X_add_number == REG_GR + 0)
87f8eb97 5689 return OPERAND_MATCH;
800eeca4
JW
5690 break;
5691
5692 case IA64_OPND_IP:
5693 if (e->X_op == O_register && e->X_add_number == REG_IP)
87f8eb97 5694 return OPERAND_MATCH;
800eeca4
JW
5695 break;
5696
5697 case IA64_OPND_PR:
5698 if (e->X_op == O_register && e->X_add_number == REG_PR)
87f8eb97 5699 return OPERAND_MATCH;
800eeca4
JW
5700 break;
5701
5702 case IA64_OPND_PR_ROT:
5703 if (e->X_op == O_register && e->X_add_number == REG_PR_ROT)
87f8eb97 5704 return OPERAND_MATCH;
800eeca4
JW
5705 break;
5706
5707 case IA64_OPND_PSR:
5708 if (e->X_op == O_register && e->X_add_number == REG_PSR)
87f8eb97 5709 return OPERAND_MATCH;
800eeca4
JW
5710 break;
5711
5712 case IA64_OPND_PSR_L:
5713 if (e->X_op == O_register && e->X_add_number == REG_PSR_L)
87f8eb97 5714 return OPERAND_MATCH;
800eeca4
JW
5715 break;
5716
5717 case IA64_OPND_PSR_UM:
5718 if (e->X_op == O_register && e->X_add_number == REG_PSR_UM)
87f8eb97 5719 return OPERAND_MATCH;
800eeca4
JW
5720 break;
5721
5722 case IA64_OPND_C1:
87f8eb97
JW
5723 if (e->X_op == O_constant)
5724 {
5725 if (e->X_add_number == 1)
5726 return OPERAND_MATCH;
5727 else
5728 return OPERAND_OUT_OF_RANGE;
5729 }
800eeca4
JW
5730 break;
5731
5732 case IA64_OPND_C8:
87f8eb97
JW
5733 if (e->X_op == O_constant)
5734 {
5735 if (e->X_add_number == 8)
5736 return OPERAND_MATCH;
5737 else
5738 return OPERAND_OUT_OF_RANGE;
5739 }
800eeca4
JW
5740 break;
5741
5742 case IA64_OPND_C16:
87f8eb97
JW
5743 if (e->X_op == O_constant)
5744 {
5745 if (e->X_add_number == 16)
5746 return OPERAND_MATCH;
5747 else
5748 return OPERAND_OUT_OF_RANGE;
5749 }
800eeca4
JW
5750 break;
5751
542d6675 5752 /* register operands: */
800eeca4
JW
5753
5754 case IA64_OPND_AR3:
5755 if (e->X_op == O_register && e->X_add_number >= REG_AR
5756 && e->X_add_number < REG_AR + 128)
87f8eb97 5757 return OPERAND_MATCH;
800eeca4
JW
5758 break;
5759
5760 case IA64_OPND_B1:
5761 case IA64_OPND_B2:
5762 if (e->X_op == O_register && e->X_add_number >= REG_BR
5763 && e->X_add_number < REG_BR + 8)
87f8eb97 5764 return OPERAND_MATCH;
800eeca4
JW
5765 break;
5766
5767 case IA64_OPND_CR3:
5768 if (e->X_op == O_register && e->X_add_number >= REG_CR
5769 && e->X_add_number < REG_CR + 128)
87f8eb97 5770 return OPERAND_MATCH;
800eeca4
JW
5771 break;
5772
5773 case IA64_OPND_F1:
5774 case IA64_OPND_F2:
5775 case IA64_OPND_F3:
5776 case IA64_OPND_F4:
5777 if (e->X_op == O_register && e->X_add_number >= REG_FR
5778 && e->X_add_number < REG_FR + 128)
87f8eb97 5779 return OPERAND_MATCH;
800eeca4
JW
5780 break;
5781
5782 case IA64_OPND_P1:
5783 case IA64_OPND_P2:
5784 if (e->X_op == O_register && e->X_add_number >= REG_P
5785 && e->X_add_number < REG_P + 64)
87f8eb97 5786 return OPERAND_MATCH;
800eeca4
JW
5787 break;
5788
5789 case IA64_OPND_R1:
5790 case IA64_OPND_R2:
5791 case IA64_OPND_R3:
5792 if (e->X_op == O_register && e->X_add_number >= REG_GR
5793 && e->X_add_number < REG_GR + 128)
87f8eb97 5794 return OPERAND_MATCH;
800eeca4
JW
5795 break;
5796
5797 case IA64_OPND_R3_2:
87f8eb97 5798 if (e->X_op == O_register && e->X_add_number >= REG_GR)
40449e9f 5799 {
87f8eb97
JW
5800 if (e->X_add_number < REG_GR + 4)
5801 return OPERAND_MATCH;
5802 else if (e->X_add_number < REG_GR + 128)
5803 return OPERAND_OUT_OF_RANGE;
5804 }
800eeca4
JW
5805 break;
5806
542d6675 5807 /* indirect operands: */
800eeca4
JW
5808 case IA64_OPND_CPUID_R3:
5809 case IA64_OPND_DBR_R3:
5810 case IA64_OPND_DTR_R3:
5811 case IA64_OPND_ITR_R3:
5812 case IA64_OPND_IBR_R3:
5813 case IA64_OPND_MSR_R3:
5814 case IA64_OPND_PKR_R3:
5815 case IA64_OPND_PMC_R3:
5816 case IA64_OPND_PMD_R3:
5817 case IA64_OPND_RR_R3:
5818 if (e->X_op == O_index && e->X_op_symbol
5819 && (S_GET_VALUE (e->X_op_symbol) - IND_CPUID
5820 == opnd - IA64_OPND_CPUID_R3))
87f8eb97 5821 return OPERAND_MATCH;
800eeca4
JW
5822 break;
5823
5824 case IA64_OPND_MR3:
5825 if (e->X_op == O_index && !e->X_op_symbol)
87f8eb97 5826 return OPERAND_MATCH;
800eeca4
JW
5827 break;
5828
542d6675 5829 /* immediate operands: */
800eeca4
JW
5830 case IA64_OPND_CNT2a:
5831 case IA64_OPND_LEN4:
5832 case IA64_OPND_LEN6:
5833 bits = operand_width (idesc->operands[index]);
87f8eb97
JW
5834 if (e->X_op == O_constant)
5835 {
5836 if ((bfd_vma) (e->X_add_number - 1) < ((bfd_vma) 1 << bits))
5837 return OPERAND_MATCH;
5838 else
5839 return OPERAND_OUT_OF_RANGE;
5840 }
800eeca4
JW
5841 break;
5842
5843 case IA64_OPND_CNT2b:
87f8eb97
JW
5844 if (e->X_op == O_constant)
5845 {
5846 if ((bfd_vma) (e->X_add_number - 1) < 3)
5847 return OPERAND_MATCH;
5848 else
5849 return OPERAND_OUT_OF_RANGE;
5850 }
800eeca4
JW
5851 break;
5852
5853 case IA64_OPND_CNT2c:
5854 val = e->X_add_number;
87f8eb97
JW
5855 if (e->X_op == O_constant)
5856 {
5857 if ((val == 0 || val == 7 || val == 15 || val == 16))
5858 return OPERAND_MATCH;
5859 else
5860 return OPERAND_OUT_OF_RANGE;
5861 }
800eeca4
JW
5862 break;
5863
5864 case IA64_OPND_SOR:
5865 /* SOR must be an integer multiple of 8 */
87f8eb97
JW
5866 if (e->X_op == O_constant && e->X_add_number & 0x7)
5867 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
5868 case IA64_OPND_SOF:
5869 case IA64_OPND_SOL:
87f8eb97
JW
5870 if (e->X_op == O_constant)
5871 {
5872 if ((bfd_vma) e->X_add_number <= 96)
5873 return OPERAND_MATCH;
5874 else
5875 return OPERAND_OUT_OF_RANGE;
5876 }
800eeca4
JW
5877 break;
5878
5879 case IA64_OPND_IMMU62:
5880 if (e->X_op == O_constant)
542d6675 5881 {
800eeca4 5882 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << 62))
87f8eb97
JW
5883 return OPERAND_MATCH;
5884 else
5885 return OPERAND_OUT_OF_RANGE;
542d6675 5886 }
197865e8 5887 else
542d6675
KH
5888 {
5889 /* FIXME -- need 62-bit relocation type */
5890 as_bad (_("62-bit relocation not yet implemented"));
5891 }
800eeca4
JW
5892 break;
5893
5894 case IA64_OPND_IMMU64:
5895 if (e->X_op == O_symbol || e->X_op == O_pseudo_fixup
5896 || e->X_op == O_subtract)
5897 {
5898 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
5899 fix->code = BFD_RELOC_IA64_IMM64;
5900 if (e->X_op != O_subtract)
5901 {
5902 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
5903 if (e->X_op == O_pseudo_fixup)
5904 e->X_op = O_symbol;
5905 }
5906
5907 fix->opnd = idesc->operands[index];
5908 fix->expr = *e;
5909 fix->is_pcrel = 0;
5910 ++CURR_SLOT.num_fixups;
87f8eb97 5911 return OPERAND_MATCH;
800eeca4
JW
5912 }
5913 else if (e->X_op == O_constant)
87f8eb97 5914 return OPERAND_MATCH;
800eeca4
JW
5915 break;
5916
59cf82fe
L
5917 case IA64_OPND_IMMU5b:
5918 if (e->X_op == O_constant)
5919 {
5920 val = e->X_add_number;
5921 if (val >= 32 && val <= 63)
5922 return OPERAND_MATCH;
5923 else
5924 return OPERAND_OUT_OF_RANGE;
5925 }
5926 break;
5927
800eeca4
JW
5928 case IA64_OPND_CCNT5:
5929 case IA64_OPND_CNT5:
5930 case IA64_OPND_CNT6:
5931 case IA64_OPND_CPOS6a:
5932 case IA64_OPND_CPOS6b:
5933 case IA64_OPND_CPOS6c:
5934 case IA64_OPND_IMMU2:
5935 case IA64_OPND_IMMU7a:
5936 case IA64_OPND_IMMU7b:
800eeca4
JW
5937 case IA64_OPND_IMMU21:
5938 case IA64_OPND_IMMU24:
5939 case IA64_OPND_MBTYPE4:
5940 case IA64_OPND_MHTYPE8:
5941 case IA64_OPND_POS6:
5942 bits = operand_width (idesc->operands[index]);
87f8eb97
JW
5943 if (e->X_op == O_constant)
5944 {
5945 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << bits))
5946 return OPERAND_MATCH;
5947 else
5948 return OPERAND_OUT_OF_RANGE;
5949 }
800eeca4
JW
5950 break;
5951
bf3ca999
TW
5952 case IA64_OPND_IMMU9:
5953 bits = operand_width (idesc->operands[index]);
87f8eb97 5954 if (e->X_op == O_constant)
542d6675 5955 {
87f8eb97
JW
5956 if ((bfd_vma) e->X_add_number < ((bfd_vma) 1 << bits))
5957 {
5958 int lobits = e->X_add_number & 0x3;
5959 if (((bfd_vma) e->X_add_number & 0x3C) != 0 && lobits == 0)
5960 e->X_add_number |= (bfd_vma) 0x3;
5961 return OPERAND_MATCH;
5962 }
5963 else
5964 return OPERAND_OUT_OF_RANGE;
542d6675 5965 }
bf3ca999
TW
5966 break;
5967
800eeca4
JW
5968 case IA64_OPND_IMM44:
5969 /* least 16 bits must be zero */
5970 if ((e->X_add_number & 0xffff) != 0)
87f8eb97
JW
5971 /* XXX technically, this is wrong: we should not be issuing warning
5972 messages until we're sure this instruction pattern is going to
5973 be used! */
542d6675 5974 as_warn (_("lower 16 bits of mask ignored"));
800eeca4 5975
87f8eb97 5976 if (e->X_op == O_constant)
542d6675 5977 {
87f8eb97
JW
5978 if (((e->X_add_number >= 0
5979 && (bfd_vma) e->X_add_number < ((bfd_vma) 1 << 44))
5980 || (e->X_add_number < 0
5981 && (bfd_vma) -e->X_add_number <= ((bfd_vma) 1 << 44))))
542d6675 5982 {
87f8eb97
JW
5983 /* sign-extend */
5984 if (e->X_add_number >= 0
5985 && (e->X_add_number & ((bfd_vma) 1 << 43)) != 0)
5986 {
5987 e->X_add_number |= ~(((bfd_vma) 1 << 44) - 1);
5988 }
5989 return OPERAND_MATCH;
542d6675 5990 }
87f8eb97
JW
5991 else
5992 return OPERAND_OUT_OF_RANGE;
542d6675 5993 }
800eeca4
JW
5994 break;
5995
5996 case IA64_OPND_IMM17:
5997 /* bit 0 is a don't care (pr0 is hardwired to 1) */
87f8eb97 5998 if (e->X_op == O_constant)
542d6675 5999 {
87f8eb97
JW
6000 if (((e->X_add_number >= 0
6001 && (bfd_vma) e->X_add_number < ((bfd_vma) 1 << 17))
6002 || (e->X_add_number < 0
6003 && (bfd_vma) -e->X_add_number <= ((bfd_vma) 1 << 17))))
542d6675 6004 {
87f8eb97
JW
6005 /* sign-extend */
6006 if (e->X_add_number >= 0
6007 && (e->X_add_number & ((bfd_vma) 1 << 16)) != 0)
6008 {
6009 e->X_add_number |= ~(((bfd_vma) 1 << 17) - 1);
6010 }
6011 return OPERAND_MATCH;
542d6675 6012 }
87f8eb97
JW
6013 else
6014 return OPERAND_OUT_OF_RANGE;
542d6675 6015 }
800eeca4
JW
6016 break;
6017
6018 case IA64_OPND_IMM14:
6019 case IA64_OPND_IMM22:
6020 relocatable = 1;
6021 case IA64_OPND_IMM1:
6022 case IA64_OPND_IMM8:
6023 case IA64_OPND_IMM8U4:
6024 case IA64_OPND_IMM8M1:
6025 case IA64_OPND_IMM8M1U4:
6026 case IA64_OPND_IMM8M1U8:
6027 case IA64_OPND_IMM9a:
6028 case IA64_OPND_IMM9b:
6029 bits = operand_width (idesc->operands[index]);
6030 if (relocatable && (e->X_op == O_symbol
6031 || e->X_op == O_subtract
6032 || e->X_op == O_pseudo_fixup))
6033 {
6034 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
6035
6036 if (idesc->operands[index] == IA64_OPND_IMM14)
6037 fix->code = BFD_RELOC_IA64_IMM14;
6038 else
6039 fix->code = BFD_RELOC_IA64_IMM22;
6040
6041 if (e->X_op != O_subtract)
6042 {
6043 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
6044 if (e->X_op == O_pseudo_fixup)
6045 e->X_op = O_symbol;
6046 }
6047
6048 fix->opnd = idesc->operands[index];
6049 fix->expr = *e;
6050 fix->is_pcrel = 0;
6051 ++CURR_SLOT.num_fixups;
87f8eb97 6052 return OPERAND_MATCH;
800eeca4
JW
6053 }
6054 else if (e->X_op != O_constant
6055 && ! (e->X_op == O_big && opnd == IA64_OPND_IMM8M1U8))
87f8eb97 6056 return OPERAND_MISMATCH;
800eeca4
JW
6057
6058 if (opnd == IA64_OPND_IMM8M1U4)
6059 {
6060 /* Zero is not valid for unsigned compares that take an adjusted
6061 constant immediate range. */
6062 if (e->X_add_number == 0)
87f8eb97 6063 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
6064
6065 /* Sign-extend 32-bit unsigned numbers, so that the following range
6066 checks will work. */
6067 val = e->X_add_number;
197865e8
KH
6068 if (((val & (~(bfd_vma) 0 << 32)) == 0)
6069 && ((val & ((bfd_vma) 1 << 31)) != 0))
800eeca4
JW
6070 val = ((val << 32) >> 32);
6071
6072 /* Check for 0x100000000. This is valid because
6073 0x100000000-1 is the same as ((uint32_t) -1). */
6074 if (val == ((bfd_signed_vma) 1 << 32))
87f8eb97 6075 return OPERAND_MATCH;
800eeca4
JW
6076
6077 val = val - 1;
6078 }
6079 else if (opnd == IA64_OPND_IMM8M1U8)
6080 {
6081 /* Zero is not valid for unsigned compares that take an adjusted
6082 constant immediate range. */
6083 if (e->X_add_number == 0)
87f8eb97 6084 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
6085
6086 /* Check for 0x10000000000000000. */
6087 if (e->X_op == O_big)
6088 {
6089 if (generic_bignum[0] == 0
6090 && generic_bignum[1] == 0
6091 && generic_bignum[2] == 0
6092 && generic_bignum[3] == 0
6093 && generic_bignum[4] == 1)
87f8eb97 6094 return OPERAND_MATCH;
800eeca4 6095 else
87f8eb97 6096 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
6097 }
6098 else
6099 val = e->X_add_number - 1;
6100 }
6101 else if (opnd == IA64_OPND_IMM8M1)
6102 val = e->X_add_number - 1;
6103 else if (opnd == IA64_OPND_IMM8U4)
6104 {
6105 /* Sign-extend 32-bit unsigned numbers, so that the following range
6106 checks will work. */
6107 val = e->X_add_number;
197865e8
KH
6108 if (((val & (~(bfd_vma) 0 << 32)) == 0)
6109 && ((val & ((bfd_vma) 1 << 31)) != 0))
800eeca4
JW
6110 val = ((val << 32) >> 32);
6111 }
6112 else
6113 val = e->X_add_number;
6114
2434f565
JW
6115 if ((val >= 0 && (bfd_vma) val < ((bfd_vma) 1 << (bits - 1)))
6116 || (val < 0 && (bfd_vma) -val <= ((bfd_vma) 1 << (bits - 1))))
87f8eb97
JW
6117 return OPERAND_MATCH;
6118 else
6119 return OPERAND_OUT_OF_RANGE;
800eeca4
JW
6120
6121 case IA64_OPND_INC3:
6122 /* +/- 1, 4, 8, 16 */
6123 val = e->X_add_number;
6124 if (val < 0)
6125 val = -val;
87f8eb97
JW
6126 if (e->X_op == O_constant)
6127 {
6128 if ((val == 1 || val == 4 || val == 8 || val == 16))
6129 return OPERAND_MATCH;
6130 else
6131 return OPERAND_OUT_OF_RANGE;
6132 }
800eeca4
JW
6133 break;
6134
6135 case IA64_OPND_TGT25:
6136 case IA64_OPND_TGT25b:
6137 case IA64_OPND_TGT25c:
6138 case IA64_OPND_TGT64:
6139 if (e->X_op == O_symbol)
6140 {
6141 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
6142 if (opnd == IA64_OPND_TGT25)
6143 fix->code = BFD_RELOC_IA64_PCREL21F;
6144 else if (opnd == IA64_OPND_TGT25b)
6145 fix->code = BFD_RELOC_IA64_PCREL21M;
6146 else if (opnd == IA64_OPND_TGT25c)
6147 fix->code = BFD_RELOC_IA64_PCREL21B;
542d6675 6148 else if (opnd == IA64_OPND_TGT64)
c67e42c9
RH
6149 fix->code = BFD_RELOC_IA64_PCREL60B;
6150 else
6151 abort ();
6152
800eeca4
JW
6153 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
6154 fix->opnd = idesc->operands[index];
6155 fix->expr = *e;
6156 fix->is_pcrel = 1;
6157 ++CURR_SLOT.num_fixups;
87f8eb97 6158 return OPERAND_MATCH;
800eeca4
JW
6159 }
6160 case IA64_OPND_TAG13:
6161 case IA64_OPND_TAG13b:
6162 switch (e->X_op)
6163 {
6164 case O_constant:
87f8eb97 6165 return OPERAND_MATCH;
800eeca4
JW
6166
6167 case O_symbol:
6168 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
fa1cb89c 6169 /* There are no external relocs for TAG13/TAG13b fields, so we
55cf6793 6170 create a dummy reloc. This will not live past md_apply_fix. */
fa1cb89c
JW
6171 fix->code = BFD_RELOC_UNUSED;
6172 fix->code = ia64_gen_real_reloc_type (e->X_op_symbol, fix->code);
800eeca4
JW
6173 fix->opnd = idesc->operands[index];
6174 fix->expr = *e;
6175 fix->is_pcrel = 1;
6176 ++CURR_SLOT.num_fixups;
87f8eb97 6177 return OPERAND_MATCH;
800eeca4
JW
6178
6179 default:
6180 break;
6181 }
6182 break;
6183
a823923b
RH
6184 case IA64_OPND_LDXMOV:
6185 fix = CURR_SLOT.fixup + CURR_SLOT.num_fixups;
6186 fix->code = BFD_RELOC_IA64_LDXMOV;
6187 fix->opnd = idesc->operands[index];
6188 fix->expr = *e;
6189 fix->is_pcrel = 0;
6190 ++CURR_SLOT.num_fixups;
6191 return OPERAND_MATCH;
6192
800eeca4
JW
6193 default:
6194 break;
6195 }
87f8eb97 6196 return OPERAND_MISMATCH;
800eeca4
JW
6197}
6198
6199static int
e4e8248d 6200parse_operand (e, more)
800eeca4 6201 expressionS *e;
e4e8248d 6202 int more;
800eeca4
JW
6203{
6204 int sep = '\0';
6205
6206 memset (e, 0, sizeof (*e));
6207 e->X_op = O_absent;
6208 SKIP_WHITESPACE ();
60d11e55 6209 expression_and_evaluate (e);
e4e8248d
JB
6210 sep = *input_line_pointer;
6211 if (more && (sep == ',' || sep == more))
6212 ++input_line_pointer;
800eeca4
JW
6213 return sep;
6214}
6215
6216/* Returns the next entry in the opcode table that matches the one in
6217 IDESC, and frees the entry in IDESC. If no matching entry is
197865e8 6218 found, NULL is returned instead. */
800eeca4
JW
6219
6220static struct ia64_opcode *
6221get_next_opcode (struct ia64_opcode *idesc)
6222{
6223 struct ia64_opcode *next = ia64_find_next_opcode (idesc);
6224 ia64_free_opcode (idesc);
6225 return next;
6226}
6227
6228/* Parse the operands for the opcode and find the opcode variant that
6229 matches the specified operands, or NULL if no match is possible. */
542d6675
KH
6230
6231static struct ia64_opcode *
800eeca4
JW
6232parse_operands (idesc)
6233 struct ia64_opcode *idesc;
6234{
6235 int i = 0, highest_unmatched_operand, num_operands = 0, num_outputs = 0;
87f8eb97 6236 int error_pos, out_of_range_pos, curr_out_of_range_pos, sep = 0;
4b09e828
JB
6237 int reg1, reg2;
6238 char reg_class;
800eeca4 6239 enum ia64_opnd expected_operand = IA64_OPND_NIL;
87f8eb97 6240 enum operand_match_result result;
800eeca4
JW
6241 char mnemonic[129];
6242 char *first_arg = 0, *end, *saved_input_pointer;
6243 unsigned int sof;
6244
6245 assert (strlen (idesc->name) <= 128);
6246
6247 strcpy (mnemonic, idesc->name);
60b9a617
JB
6248 if (idesc->operands[2] == IA64_OPND_SOF
6249 || idesc->operands[1] == IA64_OPND_SOF)
800eeca4
JW
6250 {
6251 /* To make the common idiom "alloc loc?=ar.pfs,0,1,0,0" work, we
6252 can't parse the first operand until we have parsed the
6253 remaining operands of the "alloc" instruction. */
6254 SKIP_WHITESPACE ();
6255 first_arg = input_line_pointer;
6256 end = strchr (input_line_pointer, '=');
6257 if (!end)
6258 {
6259 as_bad ("Expected separator `='");
6260 return 0;
6261 }
6262 input_line_pointer = end + 1;
6263 ++i;
6264 ++num_outputs;
6265 }
6266
d3156ecc 6267 for (; ; ++i)
800eeca4 6268 {
d3156ecc
JB
6269 if (i < NELEMS (CURR_SLOT.opnd))
6270 {
e4e8248d 6271 sep = parse_operand (CURR_SLOT.opnd + i, '=');
d3156ecc
JB
6272 if (CURR_SLOT.opnd[i].X_op == O_absent)
6273 break;
6274 }
6275 else
6276 {
6277 expressionS dummy;
6278
e4e8248d 6279 sep = parse_operand (&dummy, '=');
d3156ecc
JB
6280 if (dummy.X_op == O_absent)
6281 break;
6282 }
800eeca4
JW
6283
6284 ++num_operands;
6285
6286 if (sep != '=' && sep != ',')
6287 break;
6288
6289 if (sep == '=')
6290 {
6291 if (num_outputs > 0)
6292 as_bad ("Duplicate equal sign (=) in instruction");
6293 else
6294 num_outputs = i + 1;
6295 }
6296 }
6297 if (sep != '\0')
6298 {
6299 as_bad ("Illegal operand separator `%c'", sep);
6300 return 0;
6301 }
197865e8 6302
60b9a617
JB
6303 if (idesc->operands[2] == IA64_OPND_SOF
6304 || idesc->operands[1] == IA64_OPND_SOF)
800eeca4 6305 {
ef0241e7
JB
6306 /* Map alloc r1=ar.pfs,i,l,o,r to alloc r1=ar.pfs,(i+l+o),(i+l),r.
6307 Note, however, that due to that mapping operand numbers in error
6308 messages for any of the constant operands will not be correct. */
800eeca4 6309 know (strcmp (idesc->name, "alloc") == 0);
ef0241e7
JB
6310 /* The first operand hasn't been parsed/initialized, yet (but
6311 num_operands intentionally doesn't account for that). */
6312 i = num_operands > 4 ? 2 : 1;
6313#define FORCE_CONST(n) (CURR_SLOT.opnd[n].X_op == O_constant \
6314 ? CURR_SLOT.opnd[n].X_add_number \
6315 : 0)
6316 sof = set_regstack (FORCE_CONST(i),
6317 FORCE_CONST(i + 1),
6318 FORCE_CONST(i + 2),
6319 FORCE_CONST(i + 3));
6320#undef FORCE_CONST
6321
6322 /* now we can parse the first arg: */
6323 saved_input_pointer = input_line_pointer;
6324 input_line_pointer = first_arg;
6325 sep = parse_operand (CURR_SLOT.opnd + 0, '=');
6326 if (sep != '=')
6327 --num_outputs; /* force error */
6328 input_line_pointer = saved_input_pointer;
6329
6330 CURR_SLOT.opnd[i].X_add_number = sof;
6331 if (CURR_SLOT.opnd[i + 1].X_op == O_constant
6332 && CURR_SLOT.opnd[i + 2].X_op == O_constant)
6333 CURR_SLOT.opnd[i + 1].X_add_number
6334 = sof - CURR_SLOT.opnd[i + 2].X_add_number;
6335 else
6336 CURR_SLOT.opnd[i + 1].X_op = O_illegal;
6337 CURR_SLOT.opnd[i + 2] = CURR_SLOT.opnd[i + 3];
800eeca4
JW
6338 }
6339
d3156ecc 6340 highest_unmatched_operand = -4;
87f8eb97
JW
6341 curr_out_of_range_pos = -1;
6342 error_pos = 0;
800eeca4
JW
6343 for (; idesc; idesc = get_next_opcode (idesc))
6344 {
6345 if (num_outputs != idesc->num_outputs)
6346 continue; /* mismatch in # of outputs */
d3156ecc
JB
6347 if (highest_unmatched_operand < 0)
6348 highest_unmatched_operand |= 1;
6349 if (num_operands > NELEMS (idesc->operands)
6350 || (num_operands < NELEMS (idesc->operands)
6351 && idesc->operands[num_operands])
6352 || (num_operands > 0 && !idesc->operands[num_operands - 1]))
6353 continue; /* mismatch in number of arguments */
6354 if (highest_unmatched_operand < 0)
6355 highest_unmatched_operand |= 2;
800eeca4
JW
6356
6357 CURR_SLOT.num_fixups = 0;
87f8eb97
JW
6358
6359 /* Try to match all operands. If we see an out-of-range operand,
6360 then continue trying to match the rest of the operands, since if
6361 the rest match, then this idesc will give the best error message. */
6362
6363 out_of_range_pos = -1;
800eeca4 6364 for (i = 0; i < num_operands && idesc->operands[i]; ++i)
87f8eb97
JW
6365 {
6366 result = operand_match (idesc, i, CURR_SLOT.opnd + i);
6367 if (result != OPERAND_MATCH)
6368 {
6369 if (result != OPERAND_OUT_OF_RANGE)
6370 break;
6371 if (out_of_range_pos < 0)
6372 /* remember position of the first out-of-range operand: */
6373 out_of_range_pos = i;
6374 }
6375 }
800eeca4 6376
87f8eb97
JW
6377 /* If we did not match all operands, or if at least one operand was
6378 out-of-range, then this idesc does not match. Keep track of which
6379 idesc matched the most operands before failing. If we have two
6380 idescs that failed at the same position, and one had an out-of-range
6381 operand, then prefer the out-of-range operand. Thus if we have
6382 "add r0=0x1000000,r1" we get an error saying the constant is out
6383 of range instead of an error saying that the constant should have been
6384 a register. */
6385
6386 if (i != num_operands || out_of_range_pos >= 0)
800eeca4 6387 {
87f8eb97
JW
6388 if (i > highest_unmatched_operand
6389 || (i == highest_unmatched_operand
6390 && out_of_range_pos > curr_out_of_range_pos))
800eeca4
JW
6391 {
6392 highest_unmatched_operand = i;
87f8eb97
JW
6393 if (out_of_range_pos >= 0)
6394 {
6395 expected_operand = idesc->operands[out_of_range_pos];
6396 error_pos = out_of_range_pos;
6397 }
6398 else
6399 {
6400 expected_operand = idesc->operands[i];
6401 error_pos = i;
6402 }
6403 curr_out_of_range_pos = out_of_range_pos;
800eeca4
JW
6404 }
6405 continue;
6406 }
6407
800eeca4
JW
6408 break;
6409 }
6410 if (!idesc)
6411 {
6412 if (expected_operand)
6413 as_bad ("Operand %u of `%s' should be %s",
87f8eb97 6414 error_pos + 1, mnemonic,
800eeca4 6415 elf64_ia64_operands[expected_operand].desc);
d3156ecc
JB
6416 else if (highest_unmatched_operand < 0 && !(highest_unmatched_operand & 1))
6417 as_bad ("Wrong number of output operands");
6418 else if (highest_unmatched_operand < 0 && !(highest_unmatched_operand & 2))
6419 as_bad ("Wrong number of input operands");
800eeca4
JW
6420 else
6421 as_bad ("Operand mismatch");
6422 return 0;
6423 }
4b09e828
JB
6424
6425 /* Check that the instruction doesn't use
6426 - r0, f0, or f1 as output operands
6427 - the same predicate twice as output operands
6428 - r0 as address of a base update load or store
6429 - the same GR as output and address of a base update load
6430 - two even- or two odd-numbered FRs as output operands of a floating
6431 point parallel load.
6432 At most two (conflicting) output (or output-like) operands can exist,
6433 (floating point parallel loads have three outputs, but the base register,
6434 if updated, cannot conflict with the actual outputs). */
6435 reg2 = reg1 = -1;
6436 for (i = 0; i < num_operands; ++i)
6437 {
6438 int regno = 0;
6439
6440 reg_class = 0;
6441 switch (idesc->operands[i])
6442 {
6443 case IA64_OPND_R1:
6444 case IA64_OPND_R2:
6445 case IA64_OPND_R3:
6446 if (i < num_outputs)
6447 {
6448 if (CURR_SLOT.opnd[i].X_add_number == REG_GR)
6449 reg_class = 'r';
6450 else if (reg1 < 0)
6451 reg1 = CURR_SLOT.opnd[i].X_add_number;
6452 else if (reg2 < 0)
6453 reg2 = CURR_SLOT.opnd[i].X_add_number;
6454 }
6455 break;
6456 case IA64_OPND_P1:
6457 case IA64_OPND_P2:
6458 if (i < num_outputs)
6459 {
6460 if (reg1 < 0)
6461 reg1 = CURR_SLOT.opnd[i].X_add_number;
6462 else if (reg2 < 0)
6463 reg2 = CURR_SLOT.opnd[i].X_add_number;
6464 }
6465 break;
6466 case IA64_OPND_F1:
6467 case IA64_OPND_F2:
6468 case IA64_OPND_F3:
6469 case IA64_OPND_F4:
6470 if (i < num_outputs)
6471 {
6472 if (CURR_SLOT.opnd[i].X_add_number >= REG_FR
6473 && CURR_SLOT.opnd[i].X_add_number <= REG_FR + 1)
6474 {
6475 reg_class = 'f';
6476 regno = CURR_SLOT.opnd[i].X_add_number - REG_FR;
6477 }
6478 else if (reg1 < 0)
6479 reg1 = CURR_SLOT.opnd[i].X_add_number;
6480 else if (reg2 < 0)
6481 reg2 = CURR_SLOT.opnd[i].X_add_number;
6482 }
6483 break;
6484 case IA64_OPND_MR3:
6485 if (idesc->flags & IA64_OPCODE_POSTINC)
6486 {
6487 if (CURR_SLOT.opnd[i].X_add_number == REG_GR)
6488 reg_class = 'm';
6489 else if (reg1 < 0)
6490 reg1 = CURR_SLOT.opnd[i].X_add_number;
6491 else if (reg2 < 0)
6492 reg2 = CURR_SLOT.opnd[i].X_add_number;
6493 }
6494 break;
6495 default:
6496 break;
6497 }
6498 switch (reg_class)
6499 {
6500 case 0:
6501 break;
6502 default:
6503 as_warn ("Invalid use of `%c%d' as output operand", reg_class, regno);
6504 break;
6505 case 'm':
6506 as_warn ("Invalid use of `r%d' as base update address operand", regno);
6507 break;
6508 }
6509 }
6510 if (reg1 == reg2)
6511 {
6512 if (reg1 >= REG_GR && reg1 <= REG_GR + 127)
6513 {
6514 reg1 -= REG_GR;
6515 reg_class = 'r';
6516 }
6517 else if (reg1 >= REG_P && reg1 <= REG_P + 63)
6518 {
6519 reg1 -= REG_P;
6520 reg_class = 'p';
6521 }
6522 else if (reg1 >= REG_FR && reg1 <= REG_FR + 127)
6523 {
6524 reg1 -= REG_FR;
6525 reg_class = 'f';
6526 }
6527 else
6528 reg_class = 0;
6529 if (reg_class)
6530 as_warn ("Invalid duplicate use of `%c%d'", reg_class, reg1);
6531 }
6532 else if (((reg1 >= REG_FR && reg1 <= REG_FR + 31
6533 && reg2 >= REG_FR && reg2 <= REG_FR + 31)
6534 || (reg1 >= REG_FR + 32 && reg1 <= REG_FR + 127
6535 && reg2 >= REG_FR + 32 && reg2 <= REG_FR + 127))
6536 && ! ((reg1 ^ reg2) & 1))
6537 as_warn ("Invalid simultaneous use of `f%d' and `f%d'",
6538 reg1 - REG_FR, reg2 - REG_FR);
6539 else if ((reg1 >= REG_FR && reg1 <= REG_FR + 31
6540 && reg2 >= REG_FR + 32 && reg2 <= REG_FR + 127)
6541 || (reg1 >= REG_FR + 32 && reg1 <= REG_FR + 127
6542 && reg2 >= REG_FR && reg2 <= REG_FR + 31))
6543 as_warn ("Dangerous simultaneous use of `f%d' and `f%d'",
6544 reg1 - REG_FR, reg2 - REG_FR);
800eeca4
JW
6545 return idesc;
6546}
6547
6548static void
6549build_insn (slot, insnp)
6550 struct slot *slot;
6551 bfd_vma *insnp;
6552{
6553 const struct ia64_operand *odesc, *o2desc;
6554 struct ia64_opcode *idesc = slot->idesc;
2132e3a3
AM
6555 bfd_vma insn;
6556 bfd_signed_vma val;
800eeca4
JW
6557 const char *err;
6558 int i;
6559
6560 insn = idesc->opcode | slot->qp_regno;
6561
6562 for (i = 0; i < NELEMS (idesc->operands) && idesc->operands[i]; ++i)
6563 {
c67e42c9
RH
6564 if (slot->opnd[i].X_op == O_register
6565 || slot->opnd[i].X_op == O_constant
6566 || slot->opnd[i].X_op == O_index)
6567 val = slot->opnd[i].X_add_number;
6568 else if (slot->opnd[i].X_op == O_big)
800eeca4 6569 {
c67e42c9
RH
6570 /* This must be the value 0x10000000000000000. */
6571 assert (idesc->operands[i] == IA64_OPND_IMM8M1U8);
6572 val = 0;
6573 }
6574 else
6575 val = 0;
6576
6577 switch (idesc->operands[i])
6578 {
6579 case IA64_OPND_IMMU64:
800eeca4
JW
6580 *insnp++ = (val >> 22) & 0x1ffffffffffLL;
6581 insn |= (((val & 0x7f) << 13) | (((val >> 7) & 0x1ff) << 27)
6582 | (((val >> 16) & 0x1f) << 22) | (((val >> 21) & 0x1) << 21)
6583 | (((val >> 63) & 0x1) << 36));
c67e42c9
RH
6584 continue;
6585
6586 case IA64_OPND_IMMU62:
542d6675
KH
6587 val &= 0x3fffffffffffffffULL;
6588 if (val != slot->opnd[i].X_add_number)
6589 as_warn (_("Value truncated to 62 bits"));
6590 *insnp++ = (val >> 21) & 0x1ffffffffffLL;
6591 insn |= (((val & 0xfffff) << 6) | (((val >> 20) & 0x1) << 36));
c67e42c9 6592 continue;
800eeca4 6593
c67e42c9
RH
6594 case IA64_OPND_TGT64:
6595 val >>= 4;
6596 *insnp++ = ((val >> 20) & 0x7fffffffffLL) << 2;
6597 insn |= ((((val >> 59) & 0x1) << 36)
6598 | (((val >> 0) & 0xfffff) << 13));
6599 continue;
800eeca4 6600
c67e42c9
RH
6601 case IA64_OPND_AR3:
6602 val -= REG_AR;
6603 break;
6604
6605 case IA64_OPND_B1:
6606 case IA64_OPND_B2:
6607 val -= REG_BR;
6608 break;
6609
6610 case IA64_OPND_CR3:
6611 val -= REG_CR;
6612 break;
6613
6614 case IA64_OPND_F1:
6615 case IA64_OPND_F2:
6616 case IA64_OPND_F3:
6617 case IA64_OPND_F4:
6618 val -= REG_FR;
6619 break;
6620
6621 case IA64_OPND_P1:
6622 case IA64_OPND_P2:
6623 val -= REG_P;
6624 break;
6625
6626 case IA64_OPND_R1:
6627 case IA64_OPND_R2:
6628 case IA64_OPND_R3:
6629 case IA64_OPND_R3_2:
6630 case IA64_OPND_CPUID_R3:
6631 case IA64_OPND_DBR_R3:
6632 case IA64_OPND_DTR_R3:
6633 case IA64_OPND_ITR_R3:
6634 case IA64_OPND_IBR_R3:
6635 case IA64_OPND_MR3:
6636 case IA64_OPND_MSR_R3:
6637 case IA64_OPND_PKR_R3:
6638 case IA64_OPND_PMC_R3:
6639 case IA64_OPND_PMD_R3:
197865e8 6640 case IA64_OPND_RR_R3:
c67e42c9
RH
6641 val -= REG_GR;
6642 break;
6643
6644 default:
6645 break;
6646 }
6647
6648 odesc = elf64_ia64_operands + idesc->operands[i];
6649 err = (*odesc->insert) (odesc, val, &insn);
6650 if (err)
6651 as_bad_where (slot->src_file, slot->src_line,
6652 "Bad operand value: %s", err);
6653 if (idesc->flags & IA64_OPCODE_PSEUDO)
6654 {
6655 if ((idesc->flags & IA64_OPCODE_F2_EQ_F3)
6656 && odesc == elf64_ia64_operands + IA64_OPND_F3)
6657 {
6658 o2desc = elf64_ia64_operands + IA64_OPND_F2;
6659 (*o2desc->insert) (o2desc, val, &insn);
800eeca4 6660 }
c67e42c9
RH
6661 if ((idesc->flags & IA64_OPCODE_LEN_EQ_64MCNT)
6662 && (odesc == elf64_ia64_operands + IA64_OPND_CPOS6a
6663 || odesc == elf64_ia64_operands + IA64_OPND_POS6))
800eeca4 6664 {
c67e42c9
RH
6665 o2desc = elf64_ia64_operands + IA64_OPND_LEN6;
6666 (*o2desc->insert) (o2desc, 64 - val, &insn);
800eeca4
JW
6667 }
6668 }
6669 }
6670 *insnp = insn;
6671}
6672
6673static void
6674emit_one_bundle ()
6675{
f4660e2c 6676 int manual_bundling_off = 0, manual_bundling = 0;
800eeca4
JW
6677 enum ia64_unit required_unit, insn_unit = 0;
6678 enum ia64_insn_type type[3], insn_type;
6679 unsigned int template, orig_template;
542d6675 6680 bfd_vma insn[3] = { -1, -1, -1 };
800eeca4
JW
6681 struct ia64_opcode *idesc;
6682 int end_of_insn_group = 0, user_template = -1;
9b505842 6683 int n, i, j, first, curr, last_slot;
800eeca4
JW
6684 bfd_vma t0 = 0, t1 = 0;
6685 struct label_fix *lfix;
07a53e5c 6686 bfd_boolean mark_label;
800eeca4
JW
6687 struct insn_fix *ifix;
6688 char mnemonic[16];
6689 fixS *fix;
6690 char *f;
5a9ff93d 6691 int addr_mod;
800eeca4
JW
6692
6693 first = (md.curr_slot + NUM_SLOTS - md.num_slots_in_use) % NUM_SLOTS;
6694 know (first >= 0 & first < NUM_SLOTS);
6695 n = MIN (3, md.num_slots_in_use);
6696
6697 /* Determine template: user user_template if specified, best match
542d6675 6698 otherwise: */
800eeca4
JW
6699
6700 if (md.slot[first].user_template >= 0)
6701 user_template = template = md.slot[first].user_template;
6702 else
6703 {
032efc85 6704 /* Auto select appropriate template. */
800eeca4
JW
6705 memset (type, 0, sizeof (type));
6706 curr = first;
6707 for (i = 0; i < n; ++i)
6708 {
032efc85
RH
6709 if (md.slot[curr].label_fixups && i != 0)
6710 break;
800eeca4
JW
6711 type[i] = md.slot[curr].idesc->type;
6712 curr = (curr + 1) % NUM_SLOTS;
6713 }
6714 template = best_template[type[0]][type[1]][type[2]];
6715 }
6716
542d6675 6717 /* initialize instructions with appropriate nops: */
800eeca4
JW
6718 for (i = 0; i < 3; ++i)
6719 insn[i] = nop[ia64_templ_desc[template].exec_unit[i]];
6720
6721 f = frag_more (16);
6722
5a9ff93d
JW
6723 /* Check to see if this bundle is at an offset that is a multiple of 16-bytes
6724 from the start of the frag. */
6725 addr_mod = frag_now_fix () & 15;
6726 if (frag_now->has_code && frag_now->insn_addr != addr_mod)
6727 as_bad (_("instruction address is not a multiple of 16"));
6728 frag_now->insn_addr = addr_mod;
6729 frag_now->has_code = 1;
6730
542d6675 6731 /* now fill in slots with as many insns as possible: */
800eeca4
JW
6732 curr = first;
6733 idesc = md.slot[curr].idesc;
6734 end_of_insn_group = 0;
9b505842 6735 last_slot = -1;
800eeca4
JW
6736 for (i = 0; i < 3 && md.num_slots_in_use > 0; ++i)
6737 {
d6e78c11 6738 /* If we have unwind records, we may need to update some now. */
75214fb0
JB
6739 unw_rec_list *ptr = md.slot[curr].unwind_record;
6740 unw_rec_list *end_ptr = NULL;
6741
d6e78c11
JW
6742 if (ptr)
6743 {
6744 /* Find the last prologue/body record in the list for the current
6745 insn, and set the slot number for all records up to that point.
6746 This needs to be done now, because prologue/body records refer to
6747 the current point, not the point after the instruction has been
6748 issued. This matters because there may have been nops emitted
6749 meanwhile. Any non-prologue non-body record followed by a
6750 prologue/body record must also refer to the current point. */
75214fb0
JB
6751 unw_rec_list *last_ptr;
6752
6753 for (j = 1; end_ptr == NULL && j < md.num_slots_in_use; ++j)
6754 end_ptr = md.slot[(curr + j) % NUM_SLOTS].unwind_record;
6755 for (last_ptr = NULL; ptr != end_ptr; ptr = ptr->next)
d6e78c11
JW
6756 if (ptr->r.type == prologue || ptr->r.type == prologue_gr
6757 || ptr->r.type == body)
6758 last_ptr = ptr;
6759 if (last_ptr)
6760 {
6761 /* Make last_ptr point one after the last prologue/body
6762 record. */
6763 last_ptr = last_ptr->next;
6764 for (ptr = md.slot[curr].unwind_record; ptr != last_ptr;
6765 ptr = ptr->next)
6766 {
6767 ptr->slot_number = (unsigned long) f + i;
6768 ptr->slot_frag = frag_now;
6769 }
6770 /* Remove the initialized records, so that we won't accidentally
6771 update them again if we insert a nop and continue. */
6772 md.slot[curr].unwind_record = last_ptr;
6773 }
6774 }
e0c9811a 6775
f4660e2c
JB
6776 manual_bundling_off = md.slot[curr].manual_bundling_off;
6777 if (md.slot[curr].manual_bundling_on)
800eeca4 6778 {
f4660e2c
JB
6779 if (curr == first)
6780 manual_bundling = 1;
800eeca4 6781 else
f4660e2c
JB
6782 break; /* Need to start a new bundle. */
6783 }
6784
744b6414
JW
6785 /* If this instruction specifies a template, then it must be the first
6786 instruction of a bundle. */
6787 if (curr != first && md.slot[curr].user_template >= 0)
6788 break;
6789
f4660e2c
JB
6790 if (idesc->flags & IA64_OPCODE_SLOT2)
6791 {
6792 if (manual_bundling && !manual_bundling_off)
6793 {
6794 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6795 "`%s' must be last in bundle", idesc->name);
6796 if (i < 2)
6797 manual_bundling = -1; /* Suppress meaningless post-loop errors. */
6798 }
6799 i = 2;
800eeca4
JW
6800 }
6801 if (idesc->flags & IA64_OPCODE_LAST)
6802 {
2434f565
JW
6803 int required_slot;
6804 unsigned int required_template;
800eeca4
JW
6805
6806 /* If we need a stop bit after an M slot, our only choice is
6807 template 5 (M;;MI). If we need a stop bit after a B
6808 slot, our only choice is to place it at the end of the
6809 bundle, because the only available templates are MIB,
6810 MBB, BBB, MMB, and MFB. We don't handle anything other
6811 than M and B slots because these are the only kind of
6812 instructions that can have the IA64_OPCODE_LAST bit set. */
6813 required_template = template;
6814 switch (idesc->type)
6815 {
6816 case IA64_TYPE_M:
6817 required_slot = 0;
6818 required_template = 5;
6819 break;
6820
6821 case IA64_TYPE_B:
6822 required_slot = 2;
6823 break;
6824
6825 default:
6826 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6827 "Internal error: don't know how to force %s to end"
6828 "of instruction group", idesc->name);
6829 required_slot = i;
6830 break;
6831 }
f4660e2c
JB
6832 if (manual_bundling
6833 && (i > required_slot
6834 || (required_slot == 2 && !manual_bundling_off)
6835 || (user_template >= 0
6836 /* Changing from MMI to M;MI is OK. */
6837 && (template ^ required_template) > 1)))
6838 {
6839 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
6840 "`%s' must be last in instruction group",
6841 idesc->name);
6842 if (i < 2 && required_slot == 2 && !manual_bundling_off)
6843 manual_bundling = -1; /* Suppress meaningless post-loop errors. */
6844 }
800eeca4
JW
6845 if (required_slot < i)
6846 /* Can't fit this instruction. */
6847 break;
6848
6849 i = required_slot;
6850 if (required_template != template)
6851 {
6852 /* If we switch the template, we need to reset the NOPs
6853 after slot i. The slot-types of the instructions ahead
6854 of i never change, so we don't need to worry about
6855 changing NOPs in front of this slot. */
6856 for (j = i; j < 3; ++j)
6857 insn[j] = nop[ia64_templ_desc[required_template].exec_unit[j]];
53022e4a
JW
6858
6859 /* We just picked a template that includes the stop bit in the
6860 middle, so we don't need another one emitted later. */
6861 md.slot[curr].end_of_insn_group = 0;
800eeca4
JW
6862 }
6863 template = required_template;
6864 }
6865 if (curr != first && md.slot[curr].label_fixups)
6866 {
f4660e2c
JB
6867 if (manual_bundling)
6868 {
6869 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
800eeca4 6870 "Label must be first in a bundle");
f4660e2c
JB
6871 manual_bundling = -1; /* Suppress meaningless post-loop errors. */
6872 }
800eeca4
JW
6873 /* This insn must go into the first slot of a bundle. */
6874 break;
6875 }
6876
800eeca4
JW
6877 if (end_of_insn_group && md.num_slots_in_use >= 1)
6878 {
6879 /* We need an instruction group boundary in the middle of a
6880 bundle. See if we can switch to an other template with
6881 an appropriate boundary. */
6882
6883 orig_template = template;
6884 if (i == 1 && (user_template == 4
6885 || (user_template < 0
6886 && (ia64_templ_desc[template].exec_unit[0]
6887 == IA64_UNIT_M))))
6888 {
6889 template = 5;
6890 end_of_insn_group = 0;
6891 }
6892 else if (i == 2 && (user_template == 0
6893 || (user_template < 0
6894 && (ia64_templ_desc[template].exec_unit[1]
6895 == IA64_UNIT_I)))
6896 /* This test makes sure we don't switch the template if
6897 the next instruction is one that needs to be first in
6898 an instruction group. Since all those instructions are
6899 in the M group, there is no way such an instruction can
6900 fit in this bundle even if we switch the template. The
6901 reason we have to check for this is that otherwise we
6902 may end up generating "MI;;I M.." which has the deadly
6903 effect that the second M instruction is no longer the
f4660e2c 6904 first in the group! --davidm 99/12/16 */
800eeca4
JW
6905 && (idesc->flags & IA64_OPCODE_FIRST) == 0)
6906 {
6907 template = 1;
6908 end_of_insn_group = 0;
6909 }
f4660e2c
JB
6910 else if (i == 1
6911 && user_template == 0
6912 && !(idesc->flags & IA64_OPCODE_FIRST))
6913 /* Use the next slot. */
6914 continue;
800eeca4
JW
6915 else if (curr != first)
6916 /* can't fit this insn */
6917 break;
6918
6919 if (template != orig_template)
6920 /* if we switch the template, we need to reset the NOPs
6921 after slot i. The slot-types of the instructions ahead
6922 of i never change, so we don't need to worry about
6923 changing NOPs in front of this slot. */
6924 for (j = i; j < 3; ++j)
6925 insn[j] = nop[ia64_templ_desc[template].exec_unit[j]];
6926 }
6927 required_unit = ia64_templ_desc[template].exec_unit[i];
6928
c10d9d8f 6929 /* resolve dynamic opcodes such as "break", "hint", and "nop": */
800eeca4
JW
6930 if (idesc->type == IA64_TYPE_DYN)
6931 {
97762d08
JB
6932 enum ia64_opnd opnd1, opnd2;
6933
800eeca4
JW
6934 if ((strcmp (idesc->name, "nop") == 0)
6935 || (strcmp (idesc->name, "break") == 0))
6936 insn_unit = required_unit;
91d777ee
L
6937 else if (strcmp (idesc->name, "hint") == 0)
6938 {
6939 insn_unit = required_unit;
6940 if (required_unit == IA64_UNIT_B)
6941 {
6942 switch (md.hint_b)
6943 {
6944 case hint_b_ok:
6945 break;
6946 case hint_b_warning:
6947 as_warn ("hint in B unit may be treated as nop");
6948 break;
6949 case hint_b_error:
6950 /* When manual bundling is off and there is no
6951 user template, we choose a different unit so
6952 that hint won't go into the current slot. We
6953 will fill the current bundle with nops and
6954 try to put hint into the next bundle. */
6955 if (!manual_bundling && user_template < 0)
6956 insn_unit = IA64_UNIT_I;
6957 else
6958 as_bad ("hint in B unit can't be used");
6959 break;
6960 }
6961 }
6962 }
97762d08
JB
6963 else if (strcmp (idesc->name, "chk.s") == 0
6964 || strcmp (idesc->name, "mov") == 0)
800eeca4
JW
6965 {
6966 insn_unit = IA64_UNIT_M;
97762d08
JB
6967 if (required_unit == IA64_UNIT_I
6968 || (required_unit == IA64_UNIT_F && template == 6))
800eeca4
JW
6969 insn_unit = IA64_UNIT_I;
6970 }
6971 else
6972 as_fatal ("emit_one_bundle: unexpected dynamic op");
6973
f9f21a03
L
6974 snprintf (mnemonic, sizeof (mnemonic), "%s.%c",
6975 idesc->name, "?imbfxx"[insn_unit]);
97762d08
JB
6976 opnd1 = idesc->operands[0];
6977 opnd2 = idesc->operands[1];
3d56ab85 6978 ia64_free_opcode (idesc);
97762d08
JB
6979 idesc = ia64_find_opcode (mnemonic);
6980 /* moves to/from ARs have collisions */
6981 if (opnd1 == IA64_OPND_AR3 || opnd2 == IA64_OPND_AR3)
6982 {
6983 while (idesc != NULL
6984 && (idesc->operands[0] != opnd1
6985 || idesc->operands[1] != opnd2))
6986 idesc = get_next_opcode (idesc);
6987 }
97762d08 6988 md.slot[curr].idesc = idesc;
800eeca4
JW
6989 }
6990 else
6991 {
6992 insn_type = idesc->type;
6993 insn_unit = IA64_UNIT_NIL;
6994 switch (insn_type)
6995 {
6996 case IA64_TYPE_A:
6997 if (required_unit == IA64_UNIT_I || required_unit == IA64_UNIT_M)
6998 insn_unit = required_unit;
6999 break;
542d6675 7000 case IA64_TYPE_X: insn_unit = IA64_UNIT_L; break;
800eeca4
JW
7001 case IA64_TYPE_I: insn_unit = IA64_UNIT_I; break;
7002 case IA64_TYPE_M: insn_unit = IA64_UNIT_M; break;
7003 case IA64_TYPE_B: insn_unit = IA64_UNIT_B; break;
7004 case IA64_TYPE_F: insn_unit = IA64_UNIT_F; break;
7005 default: break;
7006 }
7007 }
7008
7009 if (insn_unit != required_unit)
9b505842 7010 continue; /* Try next slot. */
800eeca4 7011
07a53e5c
RH
7012 /* Now is a good time to fix up the labels for this insn. */
7013 mark_label = FALSE;
7014 for (lfix = md.slot[curr].label_fixups; lfix; lfix = lfix->next)
7015 {
7016 S_SET_VALUE (lfix->sym, frag_now_fix () - 16);
7017 symbol_set_frag (lfix->sym, frag_now);
7018 mark_label |= lfix->dw2_mark_labels;
7019 }
7020 for (lfix = md.slot[curr].tag_fixups; lfix; lfix = lfix->next)
7021 {
7022 S_SET_VALUE (lfix->sym, frag_now_fix () - 16 + i);
7023 symbol_set_frag (lfix->sym, frag_now);
7024 }
7025
7026 if (debug_type == DEBUG_DWARF2
7027 || md.slot[curr].loc_directive_seen
7028 || mark_label)
196e8040
JW
7029 {
7030 bfd_vma addr = frag_now->fr_address + frag_now_fix () - 16 + i;
800eeca4 7031
196e8040 7032 md.slot[curr].loc_directive_seen = 0;
07a53e5c
RH
7033 if (mark_label)
7034 md.slot[curr].debug_line.flags |= DWARF2_FLAG_BASIC_BLOCK;
7035
196e8040
JW
7036 dwarf2_gen_line_info (addr, &md.slot[curr].debug_line);
7037 }
800eeca4
JW
7038
7039 build_insn (md.slot + curr, insn + i);
7040
d6e78c11
JW
7041 ptr = md.slot[curr].unwind_record;
7042 if (ptr)
7043 {
7044 /* Set slot numbers for all remaining unwind records belonging to the
7045 current insn. There can not be any prologue/body unwind records
7046 here. */
d6e78c11
JW
7047 for (; ptr != end_ptr; ptr = ptr->next)
7048 {
7049 ptr->slot_number = (unsigned long) f + i;
7050 ptr->slot_frag = frag_now;
7051 }
7052 md.slot[curr].unwind_record = NULL;
7053 }
10850f29 7054
800eeca4
JW
7055 if (required_unit == IA64_UNIT_L)
7056 {
7057 know (i == 1);
7058 /* skip one slot for long/X-unit instructions */
7059 ++i;
7060 }
7061 --md.num_slots_in_use;
9b505842 7062 last_slot = i;
800eeca4 7063
800eeca4
JW
7064 for (j = 0; j < md.slot[curr].num_fixups; ++j)
7065 {
7066 ifix = md.slot[curr].fixup + j;
5a080f89 7067 fix = fix_new_exp (frag_now, frag_now_fix () - 16 + i, 8,
800eeca4
JW
7068 &ifix->expr, ifix->is_pcrel, ifix->code);
7069 fix->tc_fix_data.opnd = ifix->opnd;
7070 fix->fx_plt = (fix->fx_r_type == BFD_RELOC_IA64_PLTOFF22);
7071 fix->fx_file = md.slot[curr].src_file;
7072 fix->fx_line = md.slot[curr].src_line;
7073 }
7074
7075 end_of_insn_group = md.slot[curr].end_of_insn_group;
7076
542d6675 7077 /* clear slot: */
800eeca4
JW
7078 ia64_free_opcode (md.slot[curr].idesc);
7079 memset (md.slot + curr, 0, sizeof (md.slot[curr]));
7080 md.slot[curr].user_template = -1;
7081
7082 if (manual_bundling_off)
7083 {
7084 manual_bundling = 0;
7085 break;
7086 }
7087 curr = (curr + 1) % NUM_SLOTS;
7088 idesc = md.slot[curr].idesc;
7089 }
6abae71c
JW
7090
7091 /* A user template was specified, but the first following instruction did
7092 not fit. This can happen with or without manual bundling. */
7093 if (md.num_slots_in_use > 0 && last_slot < 0)
7094 {
7095 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
7096 "`%s' does not fit into %s template",
7097 idesc->name, ia64_templ_desc[template].name);
7098 /* Drop first insn so we don't livelock. */
7099 --md.num_slots_in_use;
7100 know (curr == first);
7101 ia64_free_opcode (md.slot[curr].idesc);
7102 memset (md.slot + curr, 0, sizeof (md.slot[curr]));
7103 md.slot[curr].user_template = -1;
7104 }
7105 else if (manual_bundling > 0)
800eeca4
JW
7106 {
7107 if (md.num_slots_in_use > 0)
ac025970 7108 {
9b505842
JB
7109 if (last_slot >= 2)
7110 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
7111 "`%s' does not fit into bundle", idesc->name);
9b505842
JB
7112 else
7113 {
7114 const char *where;
7115
7116 if (template == 2)
7117 where = "X slot";
7118 else if (last_slot == 0)
7119 where = "slots 2 or 3";
7120 else
7121 where = "slot 3";
7122 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
7123 "`%s' can't go in %s of %s template",
7124 idesc->name, where, ia64_templ_desc[template].name);
7125 }
ac025970 7126 }
800eeca4
JW
7127 else
7128 as_bad_where (md.slot[curr].src_file, md.slot[curr].src_line,
7129 "Missing '}' at end of file");
7130 }
6abae71c 7131
800eeca4
JW
7132 know (md.num_slots_in_use < NUM_SLOTS);
7133
7134 t0 = end_of_insn_group | (template << 1) | (insn[0] << 5) | (insn[1] << 46);
7135 t1 = ((insn[1] >> 18) & 0x7fffff) | (insn[2] << 23);
7136
44f5c83a
JW
7137 number_to_chars_littleendian (f + 0, t0, 8);
7138 number_to_chars_littleendian (f + 8, t1, 8);
800eeca4
JW
7139}
7140
7141int
7142md_parse_option (c, arg)
7143 int c;
7144 char *arg;
7145{
7463c317 7146
800eeca4
JW
7147 switch (c)
7148 {
c43c2cc5 7149 /* Switches from the Intel assembler. */
44f5c83a 7150 case 'm':
800eeca4
JW
7151 if (strcmp (arg, "ilp64") == 0
7152 || strcmp (arg, "lp64") == 0
7153 || strcmp (arg, "p64") == 0)
7154 {
7155 md.flags |= EF_IA_64_ABI64;
7156 }
7157 else if (strcmp (arg, "ilp32") == 0)
7158 {
7159 md.flags &= ~EF_IA_64_ABI64;
7160 }
7161 else if (strcmp (arg, "le") == 0)
7162 {
7163 md.flags &= ~EF_IA_64_BE;
549f748d 7164 default_big_endian = 0;
800eeca4
JW
7165 }
7166 else if (strcmp (arg, "be") == 0)
7167 {
7168 md.flags |= EF_IA_64_BE;
549f748d 7169 default_big_endian = 1;
800eeca4 7170 }
970d6792
L
7171 else if (strncmp (arg, "unwind-check=", 13) == 0)
7172 {
7173 arg += 13;
7174 if (strcmp (arg, "warning") == 0)
7175 md.unwind_check = unwind_check_warning;
7176 else if (strcmp (arg, "error") == 0)
7177 md.unwind_check = unwind_check_error;
7178 else
7179 return 0;
7180 }
91d777ee
L
7181 else if (strncmp (arg, "hint.b=", 7) == 0)
7182 {
7183 arg += 7;
7184 if (strcmp (arg, "ok") == 0)
7185 md.hint_b = hint_b_ok;
7186 else if (strcmp (arg, "warning") == 0)
7187 md.hint_b = hint_b_warning;
7188 else if (strcmp (arg, "error") == 0)
7189 md.hint_b = hint_b_error;
7190 else
7191 return 0;
7192 }
8c2fda1d
L
7193 else if (strncmp (arg, "tune=", 5) == 0)
7194 {
7195 arg += 5;
7196 if (strcmp (arg, "itanium1") == 0)
7197 md.tune = itanium1;
7198 else if (strcmp (arg, "itanium2") == 0)
7199 md.tune = itanium2;
7200 else
7201 return 0;
7202 }
800eeca4
JW
7203 else
7204 return 0;
7205 break;
7206
7207 case 'N':
7208 if (strcmp (arg, "so") == 0)
7209 {
542d6675 7210 /* Suppress signon message. */
800eeca4
JW
7211 }
7212 else if (strcmp (arg, "pi") == 0)
7213 {
7214 /* Reject privileged instructions. FIXME */
7215 }
7216 else if (strcmp (arg, "us") == 0)
7217 {
7218 /* Allow union of signed and unsigned range. FIXME */
7219 }
7220 else if (strcmp (arg, "close_fcalls") == 0)
7221 {
7222 /* Do not resolve global function calls. */
7223 }
7224 else
7225 return 0;
7226 break;
7227
7228 case 'C':
7229 /* temp[="prefix"] Insert temporary labels into the object file
7230 symbol table prefixed by "prefix".
7231 Default prefix is ":temp:".
7232 */
7233 break;
7234
7235 case 'a':
800eeca4
JW
7236 /* indirect=<tgt> Assume unannotated indirect branches behavior
7237 according to <tgt> --
7238 exit: branch out from the current context (default)
7239 labels: all labels in context may be branch targets
7240 */
85b40035
L
7241 if (strncmp (arg, "indirect=", 9) != 0)
7242 return 0;
800eeca4
JW
7243 break;
7244
7245 case 'x':
7246 /* -X conflicts with an ignored option, use -x instead */
7247 md.detect_dv = 1;
7248 if (!arg || strcmp (arg, "explicit") == 0)
542d6675
KH
7249 {
7250 /* set default mode to explicit */
7251 md.default_explicit_mode = 1;
7252 break;
7253 }
800eeca4 7254 else if (strcmp (arg, "auto") == 0)
542d6675
KH
7255 {
7256 md.default_explicit_mode = 0;
7257 }
f1dab70d
JB
7258 else if (strcmp (arg, "none") == 0)
7259 {
7260 md.detect_dv = 0;
7261 }
800eeca4 7262 else if (strcmp (arg, "debug") == 0)
542d6675
KH
7263 {
7264 md.debug_dv = 1;
7265 }
800eeca4 7266 else if (strcmp (arg, "debugx") == 0)
542d6675
KH
7267 {
7268 md.default_explicit_mode = 1;
7269 md.debug_dv = 1;
7270 }
f1dab70d
JB
7271 else if (strcmp (arg, "debugn") == 0)
7272 {
7273 md.debug_dv = 1;
7274 md.detect_dv = 0;
7275 }
800eeca4 7276 else
542d6675
KH
7277 {
7278 as_bad (_("Unrecognized option '-x%s'"), arg);
7279 }
800eeca4
JW
7280 break;
7281
7282 case 'S':
7283 /* nops Print nops statistics. */
7284 break;
7285
c43c2cc5
JW
7286 /* GNU specific switches for gcc. */
7287 case OPTION_MCONSTANT_GP:
7288 md.flags |= EF_IA_64_CONS_GP;
7289 break;
7290
7291 case OPTION_MAUTO_PIC:
7292 md.flags |= EF_IA_64_NOFUNCDESC_CONS_GP;
7293 break;
7294
800eeca4
JW
7295 default:
7296 return 0;
7297 }
7298
7299 return 1;
7300}
7301
7302void
7303md_show_usage (stream)
7304 FILE *stream;
7305{
542d6675 7306 fputs (_("\
800eeca4 7307IA-64 options:\n\
6290819d
NC
7308 --mconstant-gp mark output file as using the constant-GP model\n\
7309 (sets ELF header flag EF_IA_64_CONS_GP)\n\
7310 --mauto-pic mark output file as using the constant-GP model\n\
7311 without function descriptors (sets ELF header flag\n\
7312 EF_IA_64_NOFUNCDESC_CONS_GP)\n\
44f5c83a
JW
7313 -milp32|-milp64|-mlp64|-mp64 select data model (default -mlp64)\n\
7314 -mle | -mbe select little- or big-endian byte order (default -mle)\n\
8c2fda1d
L
7315 -mtune=[itanium1|itanium2]\n\
7316 tune for a specific CPU (default -mtune=itanium2)\n\
970d6792
L
7317 -munwind-check=[warning|error]\n\
7318 unwind directive check (default -munwind-check=warning)\n\
91d777ee
L
7319 -mhint.b=[ok|warning|error]\n\
7320 hint.b check (default -mhint.b=error)\n\
f1dab70d
JB
7321 -x | -xexplicit turn on dependency violation checking\n\
7322 -xauto automagically remove dependency violations (default)\n\
7323 -xnone turn off dependency violation checking\n\
7324 -xdebug debug dependency violation checker\n\
7325 -xdebugn debug dependency violation checker but turn off\n\
7326 dependency violation checking\n\
7327 -xdebugx debug dependency violation checker and turn on\n\
7328 dependency violation checking\n"),
800eeca4
JW
7329 stream);
7330}
7331
acebd4ce
AS
7332void
7333ia64_after_parse_args ()
7334{
7335 if (debug_type == DEBUG_STABS)
7336 as_fatal (_("--gstabs is not supported for ia64"));
7337}
7338
44576e1f
RH
7339/* Return true if TYPE fits in TEMPL at SLOT. */
7340
7341static int
800eeca4
JW
7342match (int templ, int type, int slot)
7343{
7344 enum ia64_unit unit;
7345 int result;
7346
7347 unit = ia64_templ_desc[templ].exec_unit[slot];
7348 switch (type)
7349 {
7350 case IA64_TYPE_DYN: result = 1; break; /* for nop and break */
7351 case IA64_TYPE_A:
7352 result = (unit == IA64_UNIT_I || unit == IA64_UNIT_M);
7353 break;
7354 case IA64_TYPE_X: result = (unit == IA64_UNIT_L); break;
7355 case IA64_TYPE_I: result = (unit == IA64_UNIT_I); break;
7356 case IA64_TYPE_M: result = (unit == IA64_UNIT_M); break;
7357 case IA64_TYPE_B: result = (unit == IA64_UNIT_B); break;
7358 case IA64_TYPE_F: result = (unit == IA64_UNIT_F); break;
7359 default: result = 0; break;
7360 }
7361 return result;
7362}
7363
7c06efaa
JW
7364/* For Itanium 1, add a bit of extra goodness if a nop of type F or B would fit
7365 in TEMPL at SLOT. For Itanium 2, add a bit of extra goodness if a nop of
7366 type M or I would fit in TEMPL at SLOT. */
44576e1f
RH
7367
7368static inline int
7369extra_goodness (int templ, int slot)
7370{
8c2fda1d
L
7371 switch (md.tune)
7372 {
7373 case itanium1:
7374 if (slot == 1 && match (templ, IA64_TYPE_F, slot))
7375 return 2;
7376 else if (slot == 2 && match (templ, IA64_TYPE_B, slot))
7377 return 1;
7378 else
7379 return 0;
7380 break;
7381 case itanium2:
7382 if (match (templ, IA64_TYPE_M, slot)
7383 || match (templ, IA64_TYPE_I, slot))
7384 /* Favor M- and I-unit NOPs. We definitely want to avoid
7385 F-unit and B-unit may cause split-issue or less-than-optimal
7386 branch-prediction. */
7387 return 2;
7388 else
7389 return 0;
7390 break;
7391 default:
7392 abort ();
7393 return 0;
7394 }
44576e1f
RH
7395}
7396
800eeca4
JW
7397/* This function is called once, at assembler startup time. It sets
7398 up all the tables, etc. that the MD part of the assembler will need
7399 that can be determined before arguments are parsed. */
7400void
7401md_begin ()
7402{
8b84be9d 7403 int i, j, k, t, goodness, best, ok;
800eeca4
JW
7404 const char *err;
7405 char name[8];
7406
7407 md.auto_align = 1;
7408 md.explicit_mode = md.default_explicit_mode;
7409
7410 bfd_set_section_alignment (stdoutput, text_section, 4);
7411
0234cb7c 7412 /* Make sure function pointers get initialized. */
10a98291 7413 target_big_endian = -1;
549f748d 7414 dot_byteorder (default_big_endian);
10a98291 7415
35f5df7f
L
7416 alias_hash = hash_new ();
7417 alias_name_hash = hash_new ();
7418 secalias_hash = hash_new ();
7419 secalias_name_hash = hash_new ();
7420
13ae64f3
JJ
7421 pseudo_func[FUNC_DTP_MODULE].u.sym =
7422 symbol_new (".<dtpmod>", undefined_section, FUNC_DTP_MODULE,
7423 &zero_address_frag);
7424
7425 pseudo_func[FUNC_DTP_RELATIVE].u.sym =
7426 symbol_new (".<dtprel>", undefined_section, FUNC_DTP_RELATIVE,
7427 &zero_address_frag);
7428
800eeca4 7429 pseudo_func[FUNC_FPTR_RELATIVE].u.sym =
542d6675
KH
7430 symbol_new (".<fptr>", undefined_section, FUNC_FPTR_RELATIVE,
7431 &zero_address_frag);
800eeca4
JW
7432
7433 pseudo_func[FUNC_GP_RELATIVE].u.sym =
542d6675
KH
7434 symbol_new (".<gprel>", undefined_section, FUNC_GP_RELATIVE,
7435 &zero_address_frag);
800eeca4
JW
7436
7437 pseudo_func[FUNC_LT_RELATIVE].u.sym =
542d6675
KH
7438 symbol_new (".<ltoff>", undefined_section, FUNC_LT_RELATIVE,
7439 &zero_address_frag);
800eeca4 7440
fa2c7eff
RH
7441 pseudo_func[FUNC_LT_RELATIVE_X].u.sym =
7442 symbol_new (".<ltoffx>", undefined_section, FUNC_LT_RELATIVE_X,
7443 &zero_address_frag);
7444
c67e42c9 7445 pseudo_func[FUNC_PC_RELATIVE].u.sym =
542d6675
KH
7446 symbol_new (".<pcrel>", undefined_section, FUNC_PC_RELATIVE,
7447 &zero_address_frag);
c67e42c9 7448
800eeca4 7449 pseudo_func[FUNC_PLT_RELATIVE].u.sym =
542d6675
KH
7450 symbol_new (".<pltoff>", undefined_section, FUNC_PLT_RELATIVE,
7451 &zero_address_frag);
800eeca4
JW
7452
7453 pseudo_func[FUNC_SEC_RELATIVE].u.sym =
542d6675
KH
7454 symbol_new (".<secrel>", undefined_section, FUNC_SEC_RELATIVE,
7455 &zero_address_frag);
800eeca4
JW
7456
7457 pseudo_func[FUNC_SEG_RELATIVE].u.sym =
542d6675
KH
7458 symbol_new (".<segrel>", undefined_section, FUNC_SEG_RELATIVE,
7459 &zero_address_frag);
800eeca4 7460
13ae64f3
JJ
7461 pseudo_func[FUNC_TP_RELATIVE].u.sym =
7462 symbol_new (".<tprel>", undefined_section, FUNC_TP_RELATIVE,
7463 &zero_address_frag);
7464
800eeca4 7465 pseudo_func[FUNC_LTV_RELATIVE].u.sym =
542d6675
KH
7466 symbol_new (".<ltv>", undefined_section, FUNC_LTV_RELATIVE,
7467 &zero_address_frag);
800eeca4
JW
7468
7469 pseudo_func[FUNC_LT_FPTR_RELATIVE].u.sym =
542d6675
KH
7470 symbol_new (".<ltoff.fptr>", undefined_section, FUNC_LT_FPTR_RELATIVE,
7471 &zero_address_frag);
800eeca4 7472
13ae64f3
JJ
7473 pseudo_func[FUNC_LT_DTP_MODULE].u.sym =
7474 symbol_new (".<ltoff.dtpmod>", undefined_section, FUNC_LT_DTP_MODULE,
7475 &zero_address_frag);
7476
7477 pseudo_func[FUNC_LT_DTP_RELATIVE].u.sym =
7478 symbol_new (".<ltoff.dptrel>", undefined_section, FUNC_LT_DTP_RELATIVE,
7479 &zero_address_frag);
7480
7481 pseudo_func[FUNC_LT_TP_RELATIVE].u.sym =
7482 symbol_new (".<ltoff.tprel>", undefined_section, FUNC_LT_TP_RELATIVE,
7483 &zero_address_frag);
7484
3969b680
RH
7485 pseudo_func[FUNC_IPLT_RELOC].u.sym =
7486 symbol_new (".<iplt>", undefined_section, FUNC_IPLT_RELOC,
7487 &zero_address_frag);
7488
f6fe78d6
JW
7489 if (md.tune != itanium1)
7490 {
7491 /* Convert MFI NOPs bundles into MMI NOPs bundles. */
7492 le_nop[0] = 0x8;
7493 le_nop_stop[0] = 0x9;
7494 }
7495
197865e8 7496 /* Compute the table of best templates. We compute goodness as a
8c2fda1d
L
7497 base 4 value, in which each match counts for 3. Match-failures
7498 result in NOPs and we use extra_goodness() to pick the execution
7499 units that are best suited for issuing the NOP. */
800eeca4
JW
7500 for (i = 0; i < IA64_NUM_TYPES; ++i)
7501 for (j = 0; j < IA64_NUM_TYPES; ++j)
7502 for (k = 0; k < IA64_NUM_TYPES; ++k)
7503 {
7504 best = 0;
7505 for (t = 0; t < NELEMS (ia64_templ_desc); ++t)
7506 {
7507 goodness = 0;
7508 if (match (t, i, 0))
7509 {
7510 if (match (t, j, 1))
7511 {
286cee81 7512 if ((t == 2 && j == IA64_TYPE_X) || match (t, k, 2))
44576e1f 7513 goodness = 3 + 3 + 3;
800eeca4 7514 else
44576e1f 7515 goodness = 3 + 3 + extra_goodness (t, 2);
800eeca4
JW
7516 }
7517 else if (match (t, j, 2))
44576e1f 7518 goodness = 3 + 3 + extra_goodness (t, 1);
800eeca4 7519 else
44576e1f
RH
7520 {
7521 goodness = 3;
7522 goodness += extra_goodness (t, 1);
7523 goodness += extra_goodness (t, 2);
7524 }
800eeca4
JW
7525 }
7526 else if (match (t, i, 1))
7527 {
286cee81 7528 if ((t == 2 && i == IA64_TYPE_X) || match (t, j, 2))
44576e1f 7529 goodness = 3 + 3;
800eeca4 7530 else
44576e1f 7531 goodness = 3 + extra_goodness (t, 2);
800eeca4
JW
7532 }
7533 else if (match (t, i, 2))
44576e1f 7534 goodness = 3 + extra_goodness (t, 1);
800eeca4
JW
7535
7536 if (goodness > best)
7537 {
7538 best = goodness;
7539 best_template[i][j][k] = t;
7540 }
7541 }
7542 }
7543
7c06efaa
JW
7544#ifdef DEBUG_TEMPLATES
7545 /* For debugging changes to the best_template calculations. We don't care
7546 about combinations with invalid instructions, so start the loops at 1. */
7547 for (i = 0; i < IA64_NUM_TYPES; ++i)
7548 for (j = 0; j < IA64_NUM_TYPES; ++j)
7549 for (k = 0; k < IA64_NUM_TYPES; ++k)
7550 {
7551 char type_letter[IA64_NUM_TYPES] = { 'n', 'a', 'i', 'm', 'b', 'f',
7552 'x', 'd' };
7553 fprintf (stderr, "%c%c%c %s\n", type_letter[i], type_letter[j],
7554 type_letter[k],
7555 ia64_templ_desc[best_template[i][j][k]].name);
7556 }
7557#endif
7558
800eeca4
JW
7559 for (i = 0; i < NUM_SLOTS; ++i)
7560 md.slot[i].user_template = -1;
7561
7562 md.pseudo_hash = hash_new ();
7563 for (i = 0; i < NELEMS (pseudo_opcode); ++i)
7564 {
7565 err = hash_insert (md.pseudo_hash, pseudo_opcode[i].name,
7566 (void *) (pseudo_opcode + i));
7567 if (err)
7568 as_fatal ("ia64.md_begin: can't hash `%s': %s",
7569 pseudo_opcode[i].name, err);
7570 }
7571
7572 md.reg_hash = hash_new ();
7573 md.dynreg_hash = hash_new ();
7574 md.const_hash = hash_new ();
7575 md.entry_hash = hash_new ();
7576
542d6675 7577 /* general registers: */
8b84be9d
JB
7578 declare_register_set ("r", 128, REG_GR);
7579 declare_register ("gp", REG_GR + 1);
7580 declare_register ("sp", REG_GR + 12);
7581 declare_register ("tp", REG_GR + 13);
7582 declare_register_set ("ret", 4, REG_GR + 8);
800eeca4 7583
542d6675 7584 /* floating point registers: */
8b84be9d
JB
7585 declare_register_set ("f", 128, REG_FR);
7586 declare_register_set ("farg", 8, REG_FR + 8);
7587 declare_register_set ("fret", 8, REG_FR + 8);
800eeca4 7588
542d6675 7589 /* branch registers: */
8b84be9d
JB
7590 declare_register_set ("b", 8, REG_BR);
7591 declare_register ("rp", REG_BR + 0);
800eeca4 7592
8b84be9d
JB
7593 /* predicate registers: */
7594 declare_register_set ("p", 64, REG_P);
7595 declare_register ("pr", REG_PR);
7596 declare_register ("pr.rot", REG_PR_ROT);
800eeca4 7597
8b84be9d
JB
7598 /* application registers: */
7599 declare_register_set ("ar", 128, REG_AR);
5e0bd176
JB
7600 for (i = 0; i < NELEMS (ar); ++i)
7601 declare_register (ar[i].name, REG_AR + ar[i].regnum);
800eeca4 7602
8b84be9d
JB
7603 /* control registers: */
7604 declare_register_set ("cr", 128, REG_CR);
5e0bd176
JB
7605 for (i = 0; i < NELEMS (cr); ++i)
7606 declare_register (cr[i].name, REG_CR + cr[i].regnum);
800eeca4 7607
8b84be9d
JB
7608 declare_register ("ip", REG_IP);
7609 declare_register ("cfm", REG_CFM);
7610 declare_register ("psr", REG_PSR);
7611 declare_register ("psr.l", REG_PSR_L);
7612 declare_register ("psr.um", REG_PSR_UM);
7613
7614 for (i = 0; i < NELEMS (indirect_reg); ++i)
7615 {
7616 unsigned int regnum = indirect_reg[i].regnum;
7617
7618 md.indregsym[regnum - IND_CPUID] = declare_register (indirect_reg[i].name, regnum);
7619 }
800eeca4 7620
542d6675 7621 /* pseudo-registers used to specify unwind info: */
e0c9811a
JW
7622 declare_register ("psp", REG_PSP);
7623
800eeca4
JW
7624 for (i = 0; i < NELEMS (const_bits); ++i)
7625 {
7626 err = hash_insert (md.const_hash, const_bits[i].name,
7627 (PTR) (const_bits + i));
7628 if (err)
7629 as_fatal ("Inserting \"%s\" into constant hash table failed: %s",
7630 name, err);
7631 }
7632
44f5c83a
JW
7633 /* Set the architecture and machine depending on defaults and command line
7634 options. */
7635 if (md.flags & EF_IA_64_ABI64)
7636 ok = bfd_set_arch_mach (stdoutput, bfd_arch_ia64, bfd_mach_ia64_elf64);
7637 else
7638 ok = bfd_set_arch_mach (stdoutput, bfd_arch_ia64, bfd_mach_ia64_elf32);
7639
7640 if (! ok)
7641 as_warn (_("Could not set architecture and machine"));
800eeca4 7642
557debba
JW
7643 /* Set the pointer size and pointer shift size depending on md.flags */
7644
7645 if (md.flags & EF_IA_64_ABI64)
7646 {
7647 md.pointer_size = 8; /* pointers are 8 bytes */
7648 md.pointer_size_shift = 3; /* alignment is 8 bytes = 2^2 */
7649 }
7650 else
7651 {
7652 md.pointer_size = 4; /* pointers are 4 bytes */
7653 md.pointer_size_shift = 2; /* alignment is 4 bytes = 2^2 */
7654 }
7655
800eeca4
JW
7656 md.mem_offset.hint = 0;
7657 md.path = 0;
7658 md.maxpaths = 0;
7659 md.entry_labels = NULL;
7660}
7661
970d6792
L
7662/* Set the default options in md. Cannot do this in md_begin because
7663 that is called after md_parse_option which is where we set the
7664 options in md based on command line options. */
44f5c83a
JW
7665
7666void
7667ia64_init (argc, argv)
2434f565
JW
7668 int argc ATTRIBUTE_UNUSED;
7669 char **argv ATTRIBUTE_UNUSED;
44f5c83a 7670{
1cd8ff38 7671 md.flags = MD_FLAGS_DEFAULT;
f1dab70d 7672 md.detect_dv = 1;
970d6792
L
7673 /* FIXME: We should change it to unwind_check_error someday. */
7674 md.unwind_check = unwind_check_warning;
91d777ee 7675 md.hint_b = hint_b_error;
8c2fda1d 7676 md.tune = itanium2;
44f5c83a
JW
7677}
7678
7679/* Return a string for the target object file format. */
7680
7681const char *
7682ia64_target_format ()
7683{
7684 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
7685 {
72a76794
JW
7686 if (md.flags & EF_IA_64_BE)
7687 {
7688 if (md.flags & EF_IA_64_ABI64)
1cd8ff38 7689#if defined(TE_AIX50)
7463c317 7690 return "elf64-ia64-aix-big";
1cd8ff38
NC
7691#elif defined(TE_HPUX)
7692 return "elf64-ia64-hpux-big";
7463c317 7693#else
72a76794 7694 return "elf64-ia64-big";
7463c317 7695#endif
72a76794 7696 else
1cd8ff38 7697#if defined(TE_AIX50)
7463c317 7698 return "elf32-ia64-aix-big";
1cd8ff38
NC
7699#elif defined(TE_HPUX)
7700 return "elf32-ia64-hpux-big";
7463c317 7701#else
72a76794 7702 return "elf32-ia64-big";
7463c317 7703#endif
72a76794 7704 }
44f5c83a 7705 else
72a76794
JW
7706 {
7707 if (md.flags & EF_IA_64_ABI64)
7463c317
TW
7708#ifdef TE_AIX50
7709 return "elf64-ia64-aix-little";
7710#else
72a76794 7711 return "elf64-ia64-little";
7463c317 7712#endif
72a76794 7713 else
7463c317
TW
7714#ifdef TE_AIX50
7715 return "elf32-ia64-aix-little";
7716#else
72a76794 7717 return "elf32-ia64-little";
7463c317 7718#endif
72a76794 7719 }
44f5c83a
JW
7720 }
7721 else
7722 return "unknown-format";
7723}
7724
800eeca4
JW
7725void
7726ia64_end_of_source ()
7727{
542d6675 7728 /* terminate insn group upon reaching end of file: */
800eeca4
JW
7729 insn_group_break (1, 0, 0);
7730
542d6675 7731 /* emits slots we haven't written yet: */
800eeca4
JW
7732 ia64_flush_insns ();
7733
7734 bfd_set_private_flags (stdoutput, md.flags);
7735
800eeca4
JW
7736 md.mem_offset.hint = 0;
7737}
7738
7739void
7740ia64_start_line ()
7741{
e4e8248d
JB
7742 static int first;
7743
7744 if (!first) {
7745 /* Make sure we don't reference input_line_pointer[-1] when that's
7746 not valid. */
7747 first = 1;
7748 return;
7749 }
7750
f1bcba5b
JW
7751 if (md.qp.X_op == O_register)
7752 as_bad ("qualifying predicate not followed by instruction");
800eeca4
JW
7753 md.qp.X_op = O_absent;
7754
7755 if (ignore_input ())
7756 return;
7757
7758 if (input_line_pointer[0] == ';' && input_line_pointer[-1] == ';')
7759 {
7760 if (md.detect_dv && !md.explicit_mode)
f1dab70d
JB
7761 {
7762 static int warned;
7763
7764 if (!warned)
7765 {
7766 warned = 1;
7767 as_warn (_("Explicit stops are ignored in auto mode"));
7768 }
7769 }
800eeca4 7770 else
542d6675 7771 insn_group_break (1, 0, 0);
800eeca4 7772 }
e4e8248d 7773 else if (input_line_pointer[-1] == '{')
800eeca4 7774 {
800eeca4
JW
7775 if (md.manual_bundling)
7776 as_warn ("Found '{' when manual bundling is already turned on");
7777 else
7778 CURR_SLOT.manual_bundling_on = 1;
7779 md.manual_bundling = 1;
7780
542d6675
KH
7781 /* Bundling is only acceptable in explicit mode
7782 or when in default automatic mode. */
800eeca4 7783 if (md.detect_dv && !md.explicit_mode)
542d6675
KH
7784 {
7785 if (!md.mode_explicitly_set
7786 && !md.default_explicit_mode)
7787 dot_dv_mode ('E');
7788 else
7789 as_warn (_("Found '{' after explicit switch to automatic mode"));
7790 }
e4e8248d
JB
7791 }
7792 else if (input_line_pointer[-1] == '}')
7793 {
800eeca4
JW
7794 if (!md.manual_bundling)
7795 as_warn ("Found '}' when manual bundling is off");
7796 else
7797 PREV_SLOT.manual_bundling_off = 1;
7798 md.manual_bundling = 0;
7799
7800 /* switch back to automatic mode, if applicable */
197865e8 7801 if (md.detect_dv
542d6675
KH
7802 && md.explicit_mode
7803 && !md.mode_explicitly_set
7804 && !md.default_explicit_mode)
7805 dot_dv_mode ('A');
e4e8248d
JB
7806 }
7807}
800eeca4 7808
e4e8248d
JB
7809/* This is a hook for ia64_frob_label, so that it can distinguish tags from
7810 labels. */
7811static int defining_tag = 0;
7812
7813int
7814ia64_unrecognized_line (ch)
7815 int ch;
7816{
7817 switch (ch)
7818 {
7819 case '(':
60d11e55 7820 expression_and_evaluate (&md.qp);
e4e8248d 7821 if (*input_line_pointer++ != ')')
800eeca4 7822 {
e4e8248d
JB
7823 as_bad ("Expected ')'");
7824 return 0;
7825 }
7826 if (md.qp.X_op != O_register)
7827 {
7828 as_bad ("Qualifying predicate expected");
7829 return 0;
7830 }
7831 if (md.qp.X_add_number < REG_P || md.qp.X_add_number >= REG_P + 64)
7832 {
7833 as_bad ("Predicate register expected");
7834 return 0;
800eeca4 7835 }
800eeca4
JW
7836 return 1;
7837
f1bcba5b
JW
7838 case '[':
7839 {
7840 char *s;
7841 char c;
7842 symbolS *tag;
4d5a53ff 7843 int temp;
f1bcba5b
JW
7844
7845 if (md.qp.X_op == O_register)
7846 {
7847 as_bad ("Tag must come before qualifying predicate.");
7848 return 0;
7849 }
4d5a53ff
JW
7850
7851 /* This implements just enough of read_a_source_file in read.c to
7852 recognize labels. */
7853 if (is_name_beginner (*input_line_pointer))
7854 {
7855 s = input_line_pointer;
7856 c = get_symbol_end ();
7857 }
7858 else if (LOCAL_LABELS_FB
3882b010 7859 && ISDIGIT (*input_line_pointer))
4d5a53ff
JW
7860 {
7861 temp = 0;
3882b010 7862 while (ISDIGIT (*input_line_pointer))
4d5a53ff
JW
7863 temp = (temp * 10) + *input_line_pointer++ - '0';
7864 fb_label_instance_inc (temp);
7865 s = fb_label_name (temp, 0);
7866 c = *input_line_pointer;
7867 }
7868 else
7869 {
7870 s = NULL;
7871 c = '\0';
7872 }
f1bcba5b
JW
7873 if (c != ':')
7874 {
7875 /* Put ':' back for error messages' sake. */
7876 *input_line_pointer++ = ':';
7877 as_bad ("Expected ':'");
7878 return 0;
7879 }
4d5a53ff 7880
f1bcba5b
JW
7881 defining_tag = 1;
7882 tag = colon (s);
7883 defining_tag = 0;
7884 /* Put ':' back for error messages' sake. */
7885 *input_line_pointer++ = ':';
7886 if (*input_line_pointer++ != ']')
7887 {
7888 as_bad ("Expected ']'");
7889 return 0;
7890 }
7891 if (! tag)
7892 {
7893 as_bad ("Tag name expected");
7894 return 0;
7895 }
7896 return 1;
7897 }
7898
800eeca4
JW
7899 default:
7900 break;
7901 }
542d6675
KH
7902
7903 /* Not a valid line. */
7904 return 0;
800eeca4
JW
7905}
7906
7907void
7908ia64_frob_label (sym)
7909 struct symbol *sym;
7910{
7911 struct label_fix *fix;
7912
f1bcba5b
JW
7913 /* Tags need special handling since they are not bundle breaks like
7914 labels. */
7915 if (defining_tag)
7916 {
7917 fix = obstack_alloc (&notes, sizeof (*fix));
7918 fix->sym = sym;
7919 fix->next = CURR_SLOT.tag_fixups;
07a53e5c 7920 fix->dw2_mark_labels = FALSE;
f1bcba5b
JW
7921 CURR_SLOT.tag_fixups = fix;
7922
7923 return;
7924 }
7925
800eeca4
JW
7926 if (bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE)
7927 {
7928 md.last_text_seg = now_seg;
7929 fix = obstack_alloc (&notes, sizeof (*fix));
7930 fix->sym = sym;
7931 fix->next = CURR_SLOT.label_fixups;
07a53e5c 7932 fix->dw2_mark_labels = dwarf2_loc_mark_labels;
800eeca4
JW
7933 CURR_SLOT.label_fixups = fix;
7934
542d6675 7935 /* Keep track of how many code entry points we've seen. */
800eeca4 7936 if (md.path == md.maxpaths)
542d6675
KH
7937 {
7938 md.maxpaths += 20;
7939 md.entry_labels = (const char **)
7940 xrealloc ((void *) md.entry_labels,
7941 md.maxpaths * sizeof (char *));
7942 }
800eeca4
JW
7943 md.entry_labels[md.path++] = S_GET_NAME (sym);
7944 }
7945}
7946
936cf02e
JW
7947#ifdef TE_HPUX
7948/* The HP-UX linker will give unresolved symbol errors for symbols
7949 that are declared but unused. This routine removes declared,
7950 unused symbols from an object. */
7951int
7952ia64_frob_symbol (sym)
7953 struct symbol *sym;
7954{
7955 if ((S_GET_SEGMENT (sym) == &bfd_und_section && ! symbol_used_p (sym) &&
7956 ELF_ST_VISIBILITY (S_GET_OTHER (sym)) == STV_DEFAULT)
7957 || (S_GET_SEGMENT (sym) == &bfd_abs_section
7958 && ! S_IS_EXTERNAL (sym)))
7959 return 1;
7960 return 0;
7961}
7962#endif
7963
800eeca4
JW
7964void
7965ia64_flush_pending_output ()
7966{
4d5a53ff
JW
7967 if (!md.keep_pending_output
7968 && bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE)
800eeca4
JW
7969 {
7970 /* ??? This causes many unnecessary stop bits to be emitted.
7971 Unfortunately, it isn't clear if it is safe to remove this. */
7972 insn_group_break (1, 0, 0);
7973 ia64_flush_insns ();
7974 }
7975}
7976
7977/* Do ia64-specific expression optimization. All that's done here is
7978 to transform index expressions that are either due to the indexing
7979 of rotating registers or due to the indexing of indirect register
7980 sets. */
7981int
7982ia64_optimize_expr (l, op, r)
7983 expressionS *l;
7984 operatorT op;
7985 expressionS *r;
7986{
6a2375c6
JB
7987 if (op != O_index)
7988 return 0;
7989 resolve_expression (l);
7990 if (l->X_op == O_register)
800eeca4 7991 {
6a2375c6
JB
7992 unsigned num_regs = l->X_add_number >> 16;
7993
7994 resolve_expression (r);
7995 if (num_regs)
800eeca4 7996 {
6a2375c6
JB
7997 /* Left side is a .rotX-allocated register. */
7998 if (r->X_op != O_constant)
800eeca4 7999 {
6a2375c6
JB
8000 as_bad ("Rotating register index must be a non-negative constant");
8001 r->X_add_number = 0;
8002 }
8003 else if ((valueT) r->X_add_number >= num_regs)
8004 {
8005 as_bad ("Index out of range 0..%u", num_regs - 1);
800eeca4
JW
8006 r->X_add_number = 0;
8007 }
8008 l->X_add_number = (l->X_add_number & 0xffff) + r->X_add_number;
8009 return 1;
8010 }
6a2375c6 8011 else if (l->X_add_number >= IND_CPUID && l->X_add_number <= IND_RR)
800eeca4 8012 {
6a2375c6
JB
8013 if (r->X_op != O_register
8014 || r->X_add_number < REG_GR
8015 || r->X_add_number > REG_GR + 127)
800eeca4 8016 {
6a2375c6
JB
8017 as_bad ("Indirect register index must be a general register");
8018 r->X_add_number = REG_GR;
800eeca4
JW
8019 }
8020 l->X_op = O_index;
8b84be9d 8021 l->X_op_symbol = md.indregsym[l->X_add_number - IND_CPUID];
800eeca4
JW
8022 l->X_add_number = r->X_add_number;
8023 return 1;
8024 }
8025 }
6a2375c6
JB
8026 as_bad ("Index can only be applied to rotating or indirect registers");
8027 /* Fall back to some register use of which has as little as possible
8028 side effects, to minimize subsequent error messages. */
8029 l->X_op = O_register;
8030 l->X_add_number = REG_GR + 3;
8031 return 1;
800eeca4
JW
8032}
8033
8034int
16a48f83 8035ia64_parse_name (name, e, nextcharP)
800eeca4
JW
8036 char *name;
8037 expressionS *e;
16a48f83 8038 char *nextcharP;
800eeca4
JW
8039{
8040 struct const_desc *cdesc;
8041 struct dynreg *dr = 0;
16a48f83 8042 unsigned int idx;
800eeca4
JW
8043 struct symbol *sym;
8044 char *end;
8045
16a48f83
JB
8046 if (*name == '@')
8047 {
8048 enum pseudo_type pseudo_type = PSEUDO_FUNC_NONE;
8049
8050 /* Find what relocation pseudo-function we're dealing with. */
8051 for (idx = 0; idx < NELEMS (pseudo_func); ++idx)
8052 if (pseudo_func[idx].name
8053 && pseudo_func[idx].name[0] == name[1]
8054 && strcmp (pseudo_func[idx].name + 1, name + 2) == 0)
8055 {
8056 pseudo_type = pseudo_func[idx].type;
8057 break;
8058 }
8059 switch (pseudo_type)
8060 {
8061 case PSEUDO_FUNC_RELOC:
8062 end = input_line_pointer;
8063 if (*nextcharP != '(')
8064 {
8065 as_bad ("Expected '('");
2f6d622e 8066 break;
16a48f83
JB
8067 }
8068 /* Skip '('. */
8069 ++input_line_pointer;
8070 expression (e);
8071 if (*input_line_pointer != ')')
8072 {
8073 as_bad ("Missing ')'");
8074 goto done;
8075 }
8076 /* Skip ')'. */
8077 ++input_line_pointer;
8078 if (e->X_op != O_symbol)
8079 {
8080 if (e->X_op != O_pseudo_fixup)
8081 {
8082 as_bad ("Not a symbolic expression");
8083 goto done;
8084 }
8085 if (idx != FUNC_LT_RELATIVE)
8086 {
8087 as_bad ("Illegal combination of relocation functions");
8088 goto done;
8089 }
8090 switch (S_GET_VALUE (e->X_op_symbol))
8091 {
8092 case FUNC_FPTR_RELATIVE:
8093 idx = FUNC_LT_FPTR_RELATIVE; break;
8094 case FUNC_DTP_MODULE:
8095 idx = FUNC_LT_DTP_MODULE; break;
8096 case FUNC_DTP_RELATIVE:
8097 idx = FUNC_LT_DTP_RELATIVE; break;
8098 case FUNC_TP_RELATIVE:
8099 idx = FUNC_LT_TP_RELATIVE; break;
8100 default:
8101 as_bad ("Illegal combination of relocation functions");
8102 goto done;
8103 }
8104 }
8105 /* Make sure gas doesn't get rid of local symbols that are used
8106 in relocs. */
8107 e->X_op = O_pseudo_fixup;
8108 e->X_op_symbol = pseudo_func[idx].u.sym;
2f6d622e
JB
8109 done:
8110 *nextcharP = *input_line_pointer;
16a48f83
JB
8111 break;
8112
8113 case PSEUDO_FUNC_CONST:
8114 e->X_op = O_constant;
8115 e->X_add_number = pseudo_func[idx].u.ival;
8116 break;
8117
8118 case PSEUDO_FUNC_REG:
8119 e->X_op = O_register;
8120 e->X_add_number = pseudo_func[idx].u.ival;
8121 break;
8122
8123 default:
8124 return 0;
8125 }
16a48f83
JB
8126 return 1;
8127 }
8128
542d6675 8129 /* first see if NAME is a known register name: */
800eeca4
JW
8130 sym = hash_find (md.reg_hash, name);
8131 if (sym)
8132 {
8133 e->X_op = O_register;
8134 e->X_add_number = S_GET_VALUE (sym);
8135 return 1;
8136 }
8137
8138 cdesc = hash_find (md.const_hash, name);
8139 if (cdesc)
8140 {
8141 e->X_op = O_constant;
8142 e->X_add_number = cdesc->value;
8143 return 1;
8144 }
8145
542d6675 8146 /* check for inN, locN, or outN: */
26b810ce 8147 idx = 0;
800eeca4
JW
8148 switch (name[0])
8149 {
8150 case 'i':
3882b010 8151 if (name[1] == 'n' && ISDIGIT (name[2]))
800eeca4
JW
8152 {
8153 dr = &md.in;
26b810ce 8154 idx = 2;
800eeca4
JW
8155 }
8156 break;
8157
8158 case 'l':
3882b010 8159 if (name[1] == 'o' && name[2] == 'c' && ISDIGIT (name[3]))
800eeca4
JW
8160 {
8161 dr = &md.loc;
26b810ce 8162 idx = 3;
800eeca4
JW
8163 }
8164 break;
8165
8166 case 'o':
3882b010 8167 if (name[1] == 'u' && name[2] == 't' && ISDIGIT (name[3]))
800eeca4
JW
8168 {
8169 dr = &md.out;
26b810ce 8170 idx = 3;
800eeca4
JW
8171 }
8172 break;
8173
8174 default:
8175 break;
8176 }
8177
26b810ce
JB
8178 /* Ignore register numbers with leading zeroes, except zero itself. */
8179 if (dr && (name[idx] != '0' || name[idx + 1] == '\0'))
800eeca4 8180 {
26b810ce
JB
8181 unsigned long regnum;
8182
542d6675 8183 /* The name is inN, locN, or outN; parse the register number. */
26b810ce
JB
8184 regnum = strtoul (name + idx, &end, 10);
8185 if (end > name + idx && *end == '\0' && regnum < 96)
800eeca4 8186 {
26b810ce 8187 if (regnum >= dr->num_regs)
800eeca4
JW
8188 {
8189 if (!dr->num_regs)
8190 as_bad ("No current frame");
8191 else
542d6675
KH
8192 as_bad ("Register number out of range 0..%u",
8193 dr->num_regs - 1);
800eeca4
JW
8194 regnum = 0;
8195 }
8196 e->X_op = O_register;
8197 e->X_add_number = dr->base + regnum;
8198 return 1;
8199 }
8200 }
8201
20b36a95
JB
8202 end = alloca (strlen (name) + 1);
8203 strcpy (end, name);
8204 name = ia64_canonicalize_symbol_name (end);
800eeca4
JW
8205 if ((dr = hash_find (md.dynreg_hash, name)))
8206 {
8207 /* We've got ourselves the name of a rotating register set.
542d6675
KH
8208 Store the base register number in the low 16 bits of
8209 X_add_number and the size of the register set in the top 16
8210 bits. */
800eeca4
JW
8211 e->X_op = O_register;
8212 e->X_add_number = dr->base | (dr->num_regs << 16);
8213 return 1;
8214 }
8215 return 0;
8216}
8217
8218/* Remove the '#' suffix that indicates a symbol as opposed to a register. */
8219
8220char *
8221ia64_canonicalize_symbol_name (name)
8222 char *name;
8223{
20b36a95
JB
8224 size_t len = strlen (name), full = len;
8225
8226 while (len > 0 && name[len - 1] == '#')
8227 --len;
8228 if (len <= 0)
8229 {
8230 if (full > 0)
8231 as_bad ("Standalone `#' is illegal");
20b36a95
JB
8232 }
8233 else if (len < full - 1)
8234 as_warn ("Redundant `#' suffix operators");
8235 name[len] = '\0';
800eeca4
JW
8236 return name;
8237}
8238
3e37788f
JW
8239/* Return true if idesc is a conditional branch instruction. This excludes
8240 the modulo scheduled branches, and br.ia. Mod-sched branches are excluded
8241 because they always read/write resources regardless of the value of the
8242 qualifying predicate. br.ia must always use p0, and hence is always
8243 taken. Thus this function returns true for branches which can fall
8244 through, and which use no resources if they do fall through. */
1deb8127 8245
800eeca4
JW
8246static int
8247is_conditional_branch (idesc)
542d6675 8248 struct ia64_opcode *idesc;
800eeca4 8249{
1deb8127 8250 /* br is a conditional branch. Everything that starts with br. except
3e37788f
JW
8251 br.ia, br.c{loop,top,exit}, and br.w{top,exit} is a conditional branch.
8252 Everything that starts with brl is a conditional branch. */
1deb8127
JW
8253 return (idesc->name[0] == 'b' && idesc->name[1] == 'r'
8254 && (idesc->name[2] == '\0'
3e37788f
JW
8255 || (idesc->name[2] == '.' && idesc->name[3] != 'i'
8256 && idesc->name[3] != 'c' && idesc->name[3] != 'w')
8257 || idesc->name[2] == 'l'
8258 /* br.cond, br.call, br.clr */
8259 || (idesc->name[2] == '.' && idesc->name[3] == 'c'
8260 && (idesc->name[4] == 'a' || idesc->name[4] == 'o'
8261 || (idesc->name[4] == 'l' && idesc->name[5] == 'r')))));
800eeca4
JW
8262}
8263
8264/* Return whether the given opcode is a taken branch. If there's any doubt,
542d6675
KH
8265 returns zero. */
8266
800eeca4
JW
8267static int
8268is_taken_branch (idesc)
542d6675 8269 struct ia64_opcode *idesc;
800eeca4
JW
8270{
8271 return ((is_conditional_branch (idesc) && CURR_SLOT.qp_regno == 0)
542d6675 8272 || strncmp (idesc->name, "br.ia", 5) == 0);
800eeca4
JW
8273}
8274
8275/* Return whether the given opcode is an interruption or rfi. If there's any
542d6675
KH
8276 doubt, returns zero. */
8277
800eeca4
JW
8278static int
8279is_interruption_or_rfi (idesc)
542d6675 8280 struct ia64_opcode *idesc;
800eeca4
JW
8281{
8282 if (strcmp (idesc->name, "rfi") == 0)
8283 return 1;
8284 return 0;
8285}
8286
8287/* Returns the index of the given dependency in the opcode's list of chks, or
8288 -1 if there is no dependency. */
542d6675 8289
800eeca4
JW
8290static int
8291depends_on (depind, idesc)
542d6675
KH
8292 int depind;
8293 struct ia64_opcode *idesc;
800eeca4
JW
8294{
8295 int i;
8296 const struct ia64_opcode_dependency *dep = idesc->dependencies;
542d6675 8297 for (i = 0; i < dep->nchks; i++)
800eeca4 8298 {
542d6675
KH
8299 if (depind == DEP (dep->chks[i]))
8300 return i;
800eeca4
JW
8301 }
8302 return -1;
8303}
8304
8305/* Determine a set of specific resources used for a particular resource
8306 class. Returns the number of specific resources identified For those
8307 cases which are not determinable statically, the resource returned is
197865e8 8308 marked nonspecific.
800eeca4
JW
8309
8310 Meanings of value in 'NOTE':
8311 1) only read/write when the register number is explicitly encoded in the
8312 insn.
8313 2) only read CFM when accessing a rotating GR, FR, or PR. mov pr only
197865e8 8314 accesses CFM when qualifying predicate is in the rotating region.
800eeca4
JW
8315 3) general register value is used to specify an indirect register; not
8316 determinable statically.
8317 4) only read the given resource when bits 7:0 of the indirect index
8318 register value does not match the register number of the resource; not
8319 determinable statically.
8320 5) all rules are implementation specific.
8321 6) only when both the index specified by the reader and the index specified
8322 by the writer have the same value in bits 63:61; not determinable
197865e8 8323 statically.
800eeca4 8324 7) only access the specified resource when the corresponding mask bit is
197865e8 8325 set
800eeca4
JW
8326 8) PSR.dfh is only read when these insns reference FR32-127. PSR.dfl is
8327 only read when these insns reference FR2-31
8328 9) PSR.mfl is only written when these insns write FR2-31. PSR.mfh is only
8329 written when these insns write FR32-127
8330 10) The PSR.bn bit is only accessed when one of GR16-31 is specified in the
8331 instruction
8332 11) The target predicates are written independently of PR[qp], but source
8333 registers are only read if PR[qp] is true. Since the state of PR[qp]
8334 cannot statically be determined, all source registers are marked used.
8335 12) This insn only reads the specified predicate register when that
8336 register is the PR[qp].
8337 13) This reference to ld-c only applies to teh GR whose value is loaded
197865e8 8338 with data returned from memory, not the post-incremented address register.
800eeca4
JW
8339 14) The RSE resource includes the implementation-specific RSE internal
8340 state resources. At least one (and possibly more) of these resources are
8341 read by each instruction listed in IC:rse-readers. At least one (and
8342 possibly more) of these resources are written by each insn listed in
197865e8 8343 IC:rse-writers.
800eeca4 8344 15+16) Represents reserved instructions, which the assembler does not
197865e8 8345 generate.
7f3dfb9c
L
8346 17) CR[TPR] has a RAW dependency only between mov-to-CR-TPR and
8347 mov-to-PSR-l or ssm instructions that set PSR.i, PSR.pp or PSR.up.
800eeca4
JW
8348
8349 Memory resources (i.e. locations in memory) are *not* marked or tracked by
8350 this code; there are no dependency violations based on memory access.
800eeca4
JW
8351*/
8352
8353#define MAX_SPECS 256
8354#define DV_CHK 1
8355#define DV_REG 0
8356
8357static int
8358specify_resource (dep, idesc, type, specs, note, path)
542d6675
KH
8359 const struct ia64_dependency *dep;
8360 struct ia64_opcode *idesc;
8361 int type; /* is this a DV chk or a DV reg? */
8362 struct rsrc specs[MAX_SPECS]; /* returned specific resources */
8363 int note; /* resource note for this insn's usage */
8364 int path; /* which execution path to examine */
800eeca4
JW
8365{
8366 int count = 0;
8367 int i;
8368 int rsrc_write = 0;
8369 struct rsrc tmpl;
197865e8 8370
800eeca4
JW
8371 if (dep->mode == IA64_DV_WAW
8372 || (dep->mode == IA64_DV_RAW && type == DV_REG)
8373 || (dep->mode == IA64_DV_WAR && type == DV_CHK))
8374 rsrc_write = 1;
8375
8376 /* template for any resources we identify */
8377 tmpl.dependency = dep;
8378 tmpl.note = note;
8379 tmpl.insn_srlz = tmpl.data_srlz = 0;
8380 tmpl.qp_regno = CURR_SLOT.qp_regno;
8381 tmpl.link_to_qp_branch = 1;
8382 tmpl.mem_offset.hint = 0;
1f8b1395
AS
8383 tmpl.mem_offset.offset = 0;
8384 tmpl.mem_offset.base = 0;
800eeca4 8385 tmpl.specific = 1;
a66d2bb7 8386 tmpl.index = -1;
7484b8e6 8387 tmpl.cmp_type = CMP_NONE;
1f8b1395
AS
8388 tmpl.depind = 0;
8389 tmpl.file = NULL;
8390 tmpl.line = 0;
8391 tmpl.path = 0;
800eeca4
JW
8392
8393#define UNHANDLED \
8394as_warn (_("Unhandled dependency %s for %s (%s), note %d"), \
8395dep->name, idesc->name, (rsrc_write?"write":"read"), note)
8396#define KNOWN(REG) (gr_values[REG].known && gr_values[REG].path >= path)
8397
8398 /* we don't need to track these */
8399 if (dep->semantics == IA64_DVS_NONE)
8400 return 0;
8401
8402 switch (dep->specifier)
8403 {
8404 case IA64_RS_AR_K:
8405 if (note == 1)
542d6675
KH
8406 {
8407 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8408 {
8409 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8410 if (regno >= 0 && regno <= 7)
8411 {
8412 specs[count] = tmpl;
8413 specs[count++].index = regno;
8414 }
8415 }
8416 }
800eeca4 8417 else if (note == 0)
542d6675
KH
8418 {
8419 for (i = 0; i < 8; i++)
8420 {
8421 specs[count] = tmpl;
8422 specs[count++].index = i;
8423 }
8424 }
800eeca4 8425 else
542d6675
KH
8426 {
8427 UNHANDLED;
8428 }
800eeca4
JW
8429 break;
8430
8431 case IA64_RS_AR_UNAT:
8432 /* This is a mov =AR or mov AR= instruction. */
8433 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8434 {
8435 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8436 if (regno == AR_UNAT)
8437 {
8438 specs[count++] = tmpl;
8439 }
8440 }
8441 else
8442 {
8443 /* This is a spill/fill, or other instruction that modifies the
8444 unat register. */
8445
8446 /* Unless we can determine the specific bits used, mark the whole
8447 thing; bits 8:3 of the memory address indicate the bit used in
8448 UNAT. The .mem.offset hint may be used to eliminate a small
8449 subset of conflicts. */
8450 specs[count] = tmpl;
8451 if (md.mem_offset.hint)
8452 {
542d6675
KH
8453 if (md.debug_dv)
8454 fprintf (stderr, " Using hint for spill/fill\n");
8455 /* The index isn't actually used, just set it to something
8456 approximating the bit index. */
800eeca4
JW
8457 specs[count].index = (md.mem_offset.offset >> 3) & 0x3F;
8458 specs[count].mem_offset.hint = 1;
8459 specs[count].mem_offset.offset = md.mem_offset.offset;
8460 specs[count++].mem_offset.base = md.mem_offset.base;
8461 }
8462 else
8463 {
8464 specs[count++].specific = 0;
8465 }
8466 }
8467 break;
8468
8469 case IA64_RS_AR:
8470 if (note == 1)
542d6675
KH
8471 {
8472 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8473 {
8474 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8475 if ((regno >= 8 && regno <= 15)
8476 || (regno >= 20 && regno <= 23)
8477 || (regno >= 31 && regno <= 39)
8478 || (regno >= 41 && regno <= 47)
8479 || (regno >= 67 && regno <= 111))
8480 {
8481 specs[count] = tmpl;
8482 specs[count++].index = regno;
8483 }
8484 }
8485 }
800eeca4 8486 else
542d6675
KH
8487 {
8488 UNHANDLED;
8489 }
800eeca4
JW
8490 break;
8491
8492 case IA64_RS_ARb:
8493 if (note == 1)
542d6675
KH
8494 {
8495 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
8496 {
8497 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
8498 if ((regno >= 48 && regno <= 63)
8499 || (regno >= 112 && regno <= 127))
8500 {
8501 specs[count] = tmpl;
8502 specs[count++].index = regno;
8503 }
8504 }
8505 }
800eeca4 8506 else if (note == 0)
542d6675
KH
8507 {
8508 for (i = 48; i < 64; i++)
8509 {
8510 specs[count] = tmpl;
8511 specs[count++].index = i;
8512 }
8513 for (i = 112; i < 128; i++)
8514 {
8515 specs[count] = tmpl;
8516 specs[count++].index = i;
8517 }
8518 }
197865e8 8519 else
542d6675
KH
8520 {
8521 UNHANDLED;
8522 }
800eeca4
JW
8523 break;
8524
8525 case IA64_RS_BR:
8526 if (note != 1)
542d6675
KH
8527 {
8528 UNHANDLED;
8529 }
800eeca4 8530 else
542d6675
KH
8531 {
8532 if (rsrc_write)
8533 {
8534 for (i = 0; i < idesc->num_outputs; i++)
8535 if (idesc->operands[i] == IA64_OPND_B1
8536 || idesc->operands[i] == IA64_OPND_B2)
8537 {
8538 specs[count] = tmpl;
8539 specs[count++].index =
8540 CURR_SLOT.opnd[i].X_add_number - REG_BR;
8541 }
8542 }
8543 else
8544 {
40449e9f 8545 for (i = idesc->num_outputs; i < NELEMS (idesc->operands); i++)
542d6675
KH
8546 if (idesc->operands[i] == IA64_OPND_B1
8547 || idesc->operands[i] == IA64_OPND_B2)
8548 {
8549 specs[count] = tmpl;
8550 specs[count++].index =
8551 CURR_SLOT.opnd[i].X_add_number - REG_BR;
8552 }
8553 }
8554 }
800eeca4
JW
8555 break;
8556
8557 case IA64_RS_CPUID: /* four or more registers */
8558 if (note == 3)
542d6675
KH
8559 {
8560 if (idesc->operands[!rsrc_write] == IA64_OPND_CPUID_R3)
8561 {
8562 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8563 if (regno >= 0 && regno < NELEMS (gr_values)
8564 && KNOWN (regno))
8565 {
8566 specs[count] = tmpl;
8567 specs[count++].index = gr_values[regno].value & 0xFF;
8568 }
8569 else
8570 {
8571 specs[count] = tmpl;
8572 specs[count++].specific = 0;
8573 }
8574 }
8575 }
800eeca4 8576 else
542d6675
KH
8577 {
8578 UNHANDLED;
8579 }
800eeca4
JW
8580 break;
8581
8582 case IA64_RS_DBR: /* four or more registers */
8583 if (note == 3)
542d6675
KH
8584 {
8585 if (idesc->operands[!rsrc_write] == IA64_OPND_DBR_R3)
8586 {
8587 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8588 if (regno >= 0 && regno < NELEMS (gr_values)
8589 && KNOWN (regno))
8590 {
8591 specs[count] = tmpl;
8592 specs[count++].index = gr_values[regno].value & 0xFF;
8593 }
8594 else
8595 {
8596 specs[count] = tmpl;
8597 specs[count++].specific = 0;
8598 }
8599 }
8600 }
800eeca4 8601 else if (note == 0 && !rsrc_write)
542d6675
KH
8602 {
8603 specs[count] = tmpl;
8604 specs[count++].specific = 0;
8605 }
800eeca4 8606 else
542d6675
KH
8607 {
8608 UNHANDLED;
8609 }
800eeca4
JW
8610 break;
8611
8612 case IA64_RS_IBR: /* four or more registers */
8613 if (note == 3)
542d6675
KH
8614 {
8615 if (idesc->operands[!rsrc_write] == IA64_OPND_IBR_R3)
8616 {
8617 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8618 if (regno >= 0 && regno < NELEMS (gr_values)
8619 && KNOWN (regno))
8620 {
8621 specs[count] = tmpl;
8622 specs[count++].index = gr_values[regno].value & 0xFF;
8623 }
8624 else
8625 {
8626 specs[count] = tmpl;
8627 specs[count++].specific = 0;
8628 }
8629 }
8630 }
800eeca4 8631 else
542d6675
KH
8632 {
8633 UNHANDLED;
8634 }
800eeca4
JW
8635 break;
8636
8637 case IA64_RS_MSR:
8638 if (note == 5)
8639 {
8640 /* These are implementation specific. Force all references to
8641 conflict with all other references. */
8642 specs[count] = tmpl;
8643 specs[count++].specific = 0;
8644 }
8645 else
8646 {
8647 UNHANDLED;
8648 }
8649 break;
8650
8651 case IA64_RS_PKR: /* 16 or more registers */
8652 if (note == 3 || note == 4)
542d6675
KH
8653 {
8654 if (idesc->operands[!rsrc_write] == IA64_OPND_PKR_R3)
8655 {
8656 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8657 if (regno >= 0 && regno < NELEMS (gr_values)
8658 && KNOWN (regno))
8659 {
8660 if (note == 3)
8661 {
8662 specs[count] = tmpl;
8663 specs[count++].index = gr_values[regno].value & 0xFF;
8664 }
8665 else
8666 for (i = 0; i < NELEMS (gr_values); i++)
8667 {
8668 /* Uses all registers *except* the one in R3. */
2434f565 8669 if ((unsigned)i != (gr_values[regno].value & 0xFF))
542d6675
KH
8670 {
8671 specs[count] = tmpl;
8672 specs[count++].index = i;
8673 }
8674 }
8675 }
8676 else
8677 {
8678 specs[count] = tmpl;
8679 specs[count++].specific = 0;
8680 }
8681 }
8682 }
8683 else if (note == 0)
8684 {
8685 /* probe et al. */
8686 specs[count] = tmpl;
8687 specs[count++].specific = 0;
8688 }
8689 break;
8690
8691 case IA64_RS_PMC: /* four or more registers */
8692 if (note == 3)
8693 {
8694 if (idesc->operands[!rsrc_write] == IA64_OPND_PMC_R3
8695 || (!rsrc_write && idesc->operands[1] == IA64_OPND_PMD_R3))
8696
8697 {
8698 int index = ((idesc->operands[1] == IA64_OPND_R3 && !rsrc_write)
8699 ? 1 : !rsrc_write);
8700 int regno = CURR_SLOT.opnd[index].X_add_number - REG_GR;
8701 if (regno >= 0 && regno < NELEMS (gr_values)
8702 && KNOWN (regno))
8703 {
8704 specs[count] = tmpl;
8705 specs[count++].index = gr_values[regno].value & 0xFF;
8706 }
8707 else
8708 {
8709 specs[count] = tmpl;
8710 specs[count++].specific = 0;
8711 }
8712 }
8713 }
8714 else
8715 {
8716 UNHANDLED;
8717 }
800eeca4
JW
8718 break;
8719
8720 case IA64_RS_PMD: /* four or more registers */
8721 if (note == 3)
542d6675
KH
8722 {
8723 if (idesc->operands[!rsrc_write] == IA64_OPND_PMD_R3)
8724 {
8725 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8726 if (regno >= 0 && regno < NELEMS (gr_values)
8727 && KNOWN (regno))
8728 {
8729 specs[count] = tmpl;
8730 specs[count++].index = gr_values[regno].value & 0xFF;
8731 }
8732 else
8733 {
8734 specs[count] = tmpl;
8735 specs[count++].specific = 0;
8736 }
8737 }
8738 }
800eeca4 8739 else
542d6675
KH
8740 {
8741 UNHANDLED;
8742 }
800eeca4
JW
8743 break;
8744
8745 case IA64_RS_RR: /* eight registers */
8746 if (note == 6)
542d6675
KH
8747 {
8748 if (idesc->operands[!rsrc_write] == IA64_OPND_RR_R3)
8749 {
8750 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_GR;
8751 if (regno >= 0 && regno < NELEMS (gr_values)
8752 && KNOWN (regno))
8753 {
8754 specs[count] = tmpl;
8755 specs[count++].index = (gr_values[regno].value >> 61) & 0x7;
8756 }
8757 else
8758 {
8759 specs[count] = tmpl;
8760 specs[count++].specific = 0;
8761 }
8762 }
8763 }
800eeca4 8764 else if (note == 0 && !rsrc_write)
542d6675
KH
8765 {
8766 specs[count] = tmpl;
8767 specs[count++].specific = 0;
8768 }
197865e8 8769 else
542d6675
KH
8770 {
8771 UNHANDLED;
8772 }
800eeca4
JW
8773 break;
8774
8775 case IA64_RS_CR_IRR:
197865e8 8776 if (note == 0)
542d6675
KH
8777 {
8778 /* handle mov-from-CR-IVR; it's a read that writes CR[IRR] */
8779 int regno = CURR_SLOT.opnd[1].X_add_number - REG_CR;
8780 if (rsrc_write
8781 && idesc->operands[1] == IA64_OPND_CR3
8782 && regno == CR_IVR)
8783 {
8784 for (i = 0; i < 4; i++)
8785 {
8786 specs[count] = tmpl;
8787 specs[count++].index = CR_IRR0 + i;
8788 }
8789 }
8790 }
800eeca4 8791 else if (note == 1)
542d6675
KH
8792 {
8793 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8794 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3
8795 && regno >= CR_IRR0
8796 && regno <= CR_IRR3)
8797 {
8798 specs[count] = tmpl;
8799 specs[count++].index = regno;
8800 }
8801 }
800eeca4 8802 else
542d6675
KH
8803 {
8804 UNHANDLED;
8805 }
800eeca4
JW
8806 break;
8807
8808 case IA64_RS_CR_LRR:
8809 if (note != 1)
542d6675
KH
8810 {
8811 UNHANDLED;
8812 }
197865e8 8813 else
542d6675
KH
8814 {
8815 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8816 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3
8817 && (regno == CR_LRR0 || regno == CR_LRR1))
8818 {
8819 specs[count] = tmpl;
8820 specs[count++].index = regno;
8821 }
8822 }
800eeca4
JW
8823 break;
8824
8825 case IA64_RS_CR:
8826 if (note == 1)
542d6675
KH
8827 {
8828 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3)
8829 {
8830 specs[count] = tmpl;
8831 specs[count++].index =
8832 CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
8833 }
8834 }
800eeca4 8835 else
542d6675
KH
8836 {
8837 UNHANDLED;
8838 }
800eeca4
JW
8839 break;
8840
8841 case IA64_RS_FR:
8842 case IA64_RS_FRb:
8843 if (note != 1)
542d6675
KH
8844 {
8845 UNHANDLED;
8846 }
800eeca4 8847 else if (rsrc_write)
542d6675
KH
8848 {
8849 if (dep->specifier == IA64_RS_FRb
8850 && idesc->operands[0] == IA64_OPND_F1)
8851 {
8852 specs[count] = tmpl;
8853 specs[count++].index = CURR_SLOT.opnd[0].X_add_number - REG_FR;
8854 }
8855 }
800eeca4 8856 else
542d6675
KH
8857 {
8858 for (i = idesc->num_outputs; i < NELEMS (idesc->operands); i++)
8859 {
8860 if (idesc->operands[i] == IA64_OPND_F2
8861 || idesc->operands[i] == IA64_OPND_F3
8862 || idesc->operands[i] == IA64_OPND_F4)
8863 {
8864 specs[count] = tmpl;
8865 specs[count++].index =
8866 CURR_SLOT.opnd[i].X_add_number - REG_FR;
8867 }
8868 }
8869 }
800eeca4
JW
8870 break;
8871
8872 case IA64_RS_GR:
8873 if (note == 13)
542d6675
KH
8874 {
8875 /* This reference applies only to the GR whose value is loaded with
8876 data returned from memory. */
8877 specs[count] = tmpl;
8878 specs[count++].index = CURR_SLOT.opnd[0].X_add_number - REG_GR;
8879 }
800eeca4 8880 else if (note == 1)
542d6675
KH
8881 {
8882 if (rsrc_write)
8883 {
8884 for (i = 0; i < idesc->num_outputs; i++)
50b81f19
JW
8885 if (idesc->operands[i] == IA64_OPND_R1
8886 || idesc->operands[i] == IA64_OPND_R2
8887 || idesc->operands[i] == IA64_OPND_R3)
8888 {
8889 specs[count] = tmpl;
197865e8 8890 specs[count++].index =
50b81f19
JW
8891 CURR_SLOT.opnd[i].X_add_number - REG_GR;
8892 }
8893 if (idesc->flags & IA64_OPCODE_POSTINC)
8894 for (i = 0; i < NELEMS (idesc->operands); i++)
8895 if (idesc->operands[i] == IA64_OPND_MR3)
8896 {
8897 specs[count] = tmpl;
8898 specs[count++].index =
8899 CURR_SLOT.opnd[i].X_add_number - REG_GR;
8900 }
542d6675
KH
8901 }
8902 else
8903 {
8904 /* Look for anything that reads a GR. */
8905 for (i = 0; i < NELEMS (idesc->operands); i++)
8906 {
8907 if (idesc->operands[i] == IA64_OPND_MR3
8908 || idesc->operands[i] == IA64_OPND_CPUID_R3
8909 || idesc->operands[i] == IA64_OPND_DBR_R3
8910 || idesc->operands[i] == IA64_OPND_IBR_R3
800eeca4 8911 || idesc->operands[i] == IA64_OPND_MSR_R3
542d6675
KH
8912 || idesc->operands[i] == IA64_OPND_PKR_R3
8913 || idesc->operands[i] == IA64_OPND_PMC_R3
8914 || idesc->operands[i] == IA64_OPND_PMD_R3
8915 || idesc->operands[i] == IA64_OPND_RR_R3
8916 || ((i >= idesc->num_outputs)
8917 && (idesc->operands[i] == IA64_OPND_R1
8918 || idesc->operands[i] == IA64_OPND_R2
8919 || idesc->operands[i] == IA64_OPND_R3
50b81f19
JW
8920 /* addl source register. */
8921 || idesc->operands[i] == IA64_OPND_R3_2)))
542d6675
KH
8922 {
8923 specs[count] = tmpl;
8924 specs[count++].index =
8925 CURR_SLOT.opnd[i].X_add_number - REG_GR;
8926 }
8927 }
8928 }
8929 }
197865e8 8930 else
542d6675
KH
8931 {
8932 UNHANDLED;
8933 }
800eeca4
JW
8934 break;
8935
139368c9
JW
8936 /* This is the same as IA64_RS_PRr, except that the register range is
8937 from 1 - 15, and there are no rotating register reads/writes here. */
800eeca4
JW
8938 case IA64_RS_PR:
8939 if (note == 0)
542d6675 8940 {
139368c9 8941 for (i = 1; i < 16; i++)
542d6675 8942 {
139368c9
JW
8943 specs[count] = tmpl;
8944 specs[count++].index = i;
8945 }
8946 }
8947 else if (note == 7)
8948 {
8949 valueT mask = 0;
8950 /* Mark only those registers indicated by the mask. */
8951 if (rsrc_write)
8952 {
8953 mask = CURR_SLOT.opnd[2].X_add_number;
8954 for (i = 1; i < 16; i++)
8955 if (mask & ((valueT) 1 << i))
8956 {
8957 specs[count] = tmpl;
8958 specs[count++].index = i;
8959 }
8960 }
8961 else
8962 {
8963 UNHANDLED;
8964 }
8965 }
8966 else if (note == 11) /* note 11 implies note 1 as well */
8967 {
8968 if (rsrc_write)
8969 {
8970 for (i = 0; i < idesc->num_outputs; i++)
8971 {
8972 if (idesc->operands[i] == IA64_OPND_P1
8973 || idesc->operands[i] == IA64_OPND_P2)
8974 {
8975 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
8976 if (regno >= 1 && regno < 16)
8977 {
8978 specs[count] = tmpl;
8979 specs[count++].index = regno;
8980 }
8981 }
8982 }
8983 }
8984 else
8985 {
8986 UNHANDLED;
8987 }
8988 }
8989 else if (note == 12)
8990 {
8991 if (CURR_SLOT.qp_regno >= 1 && CURR_SLOT.qp_regno < 16)
8992 {
8993 specs[count] = tmpl;
8994 specs[count++].index = CURR_SLOT.qp_regno;
8995 }
8996 }
8997 else if (note == 1)
8998 {
8999 if (rsrc_write)
9000 {
9001 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
9002 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
07726851
KH
9003 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
9004 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
139368c9
JW
9005
9006 if ((idesc->operands[0] == IA64_OPND_P1
9007 || idesc->operands[0] == IA64_OPND_P2)
9008 && p1 >= 1 && p1 < 16)
542d6675
KH
9009 {
9010 specs[count] = tmpl;
139368c9
JW
9011 specs[count].cmp_type =
9012 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
9013 specs[count++].index = p1;
9014 }
9015 if ((idesc->operands[1] == IA64_OPND_P1
9016 || idesc->operands[1] == IA64_OPND_P2)
9017 && p2 >= 1 && p2 < 16)
9018 {
9019 specs[count] = tmpl;
9020 specs[count].cmp_type =
9021 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
9022 specs[count++].index = p2;
542d6675
KH
9023 }
9024 }
9025 else
9026 {
139368c9 9027 if (CURR_SLOT.qp_regno >= 1 && CURR_SLOT.qp_regno < 16)
542d6675
KH
9028 {
9029 specs[count] = tmpl;
139368c9
JW
9030 specs[count++].index = CURR_SLOT.qp_regno;
9031 }
9032 if (idesc->operands[1] == IA64_OPND_PR)
9033 {
9034 for (i = 1; i < 16; i++)
9035 {
9036 specs[count] = tmpl;
9037 specs[count++].index = i;
9038 }
542d6675
KH
9039 }
9040 }
9041 }
139368c9
JW
9042 else
9043 {
9044 UNHANDLED;
9045 }
9046 break;
9047
9048 /* This is the general case for PRs. IA64_RS_PR and IA64_RS_PR63 are
9049 simplified cases of this. */
9050 case IA64_RS_PRr:
9051 if (note == 0)
9052 {
9053 for (i = 16; i < 63; i++)
9054 {
9055 specs[count] = tmpl;
9056 specs[count++].index = i;
9057 }
9058 }
800eeca4 9059 else if (note == 7)
542d6675
KH
9060 {
9061 valueT mask = 0;
9062 /* Mark only those registers indicated by the mask. */
9063 if (rsrc_write
9064 && idesc->operands[0] == IA64_OPND_PR)
9065 {
9066 mask = CURR_SLOT.opnd[2].X_add_number;
40449e9f 9067 if (mask & ((valueT) 1 << 16))
139368c9
JW
9068 for (i = 16; i < 63; i++)
9069 {
9070 specs[count] = tmpl;
9071 specs[count++].index = i;
9072 }
542d6675
KH
9073 }
9074 else if (rsrc_write
9075 && idesc->operands[0] == IA64_OPND_PR_ROT)
9076 {
9077 for (i = 16; i < 63; i++)
9078 {
9079 specs[count] = tmpl;
9080 specs[count++].index = i;
9081 }
9082 }
9083 else
9084 {
9085 UNHANDLED;
9086 }
9087 }
800eeca4 9088 else if (note == 11) /* note 11 implies note 1 as well */
542d6675
KH
9089 {
9090 if (rsrc_write)
9091 {
9092 for (i = 0; i < idesc->num_outputs; i++)
9093 {
9094 if (idesc->operands[i] == IA64_OPND_P1
9095 || idesc->operands[i] == IA64_OPND_P2)
9096 {
9097 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
139368c9 9098 if (regno >= 16 && regno < 63)
542d6675
KH
9099 {
9100 specs[count] = tmpl;
9101 specs[count++].index = regno;
9102 }
9103 }
9104 }
9105 }
9106 else
9107 {
9108 UNHANDLED;
9109 }
9110 }
800eeca4 9111 else if (note == 12)
542d6675 9112 {
139368c9 9113 if (CURR_SLOT.qp_regno >= 16 && CURR_SLOT.qp_regno < 63)
542d6675
KH
9114 {
9115 specs[count] = tmpl;
9116 specs[count++].index = CURR_SLOT.qp_regno;
9117 }
9118 }
800eeca4 9119 else if (note == 1)
542d6675
KH
9120 {
9121 if (rsrc_write)
9122 {
9123 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
9124 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
07726851
KH
9125 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
9126 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
7484b8e6 9127
542d6675
KH
9128 if ((idesc->operands[0] == IA64_OPND_P1
9129 || idesc->operands[0] == IA64_OPND_P2)
139368c9 9130 && p1 >= 16 && p1 < 63)
542d6675
KH
9131 {
9132 specs[count] = tmpl;
4a4f25cf 9133 specs[count].cmp_type =
7484b8e6 9134 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
542d6675
KH
9135 specs[count++].index = p1;
9136 }
9137 if ((idesc->operands[1] == IA64_OPND_P1
9138 || idesc->operands[1] == IA64_OPND_P2)
139368c9 9139 && p2 >= 16 && p2 < 63)
542d6675
KH
9140 {
9141 specs[count] = tmpl;
4a4f25cf 9142 specs[count].cmp_type =
7484b8e6 9143 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
542d6675
KH
9144 specs[count++].index = p2;
9145 }
9146 }
9147 else
9148 {
139368c9 9149 if (CURR_SLOT.qp_regno >= 16 && CURR_SLOT.qp_regno < 63)
542d6675
KH
9150 {
9151 specs[count] = tmpl;
9152 specs[count++].index = CURR_SLOT.qp_regno;
9153 }
9154 if (idesc->operands[1] == IA64_OPND_PR)
9155 {
139368c9 9156 for (i = 16; i < 63; i++)
542d6675
KH
9157 {
9158 specs[count] = tmpl;
9159 specs[count++].index = i;
9160 }
9161 }
9162 }
9163 }
197865e8 9164 else
542d6675
KH
9165 {
9166 UNHANDLED;
9167 }
800eeca4
JW
9168 break;
9169
9170 case IA64_RS_PSR:
197865e8 9171 /* Verify that the instruction is using the PSR bit indicated in
542d6675 9172 dep->regindex. */
800eeca4 9173 if (note == 0)
542d6675
KH
9174 {
9175 if (idesc->operands[!rsrc_write] == IA64_OPND_PSR_UM)
9176 {
9177 if (dep->regindex < 6)
9178 {
9179 specs[count++] = tmpl;
9180 }
9181 }
9182 else if (idesc->operands[!rsrc_write] == IA64_OPND_PSR)
9183 {
9184 if (dep->regindex < 32
9185 || dep->regindex == 35
9186 || dep->regindex == 36
9187 || (!rsrc_write && dep->regindex == PSR_CPL))
9188 {
9189 specs[count++] = tmpl;
9190 }
9191 }
9192 else if (idesc->operands[!rsrc_write] == IA64_OPND_PSR_L)
9193 {
9194 if (dep->regindex < 32
9195 || dep->regindex == 35
9196 || dep->regindex == 36
9197 || (rsrc_write && dep->regindex == PSR_CPL))
9198 {
9199 specs[count++] = tmpl;
9200 }
9201 }
9202 else
9203 {
9204 /* Several PSR bits have very specific dependencies. */
9205 switch (dep->regindex)
9206 {
9207 default:
9208 specs[count++] = tmpl;
9209 break;
9210 case PSR_IC:
9211 if (rsrc_write)
9212 {
9213 specs[count++] = tmpl;
9214 }
9215 else
9216 {
9217 /* Only certain CR accesses use PSR.ic */
9218 if (idesc->operands[0] == IA64_OPND_CR3
9219 || idesc->operands[1] == IA64_OPND_CR3)
9220 {
9221 int index =
9222 ((idesc->operands[0] == IA64_OPND_CR3)
9223 ? 0 : 1);
9224 int regno =
9225 CURR_SLOT.opnd[index].X_add_number - REG_CR;
9226
9227 switch (regno)
9228 {
9229 default:
9230 break;
9231 case CR_ITIR:
9232 case CR_IFS:
9233 case CR_IIM:
9234 case CR_IIP:
9235 case CR_IPSR:
9236 case CR_ISR:
9237 case CR_IFA:
9238 case CR_IHA:
9239 case CR_IIPA:
9240 specs[count++] = tmpl;
9241 break;
9242 }
9243 }
9244 }
9245 break;
9246 case PSR_CPL:
9247 if (rsrc_write)
9248 {
9249 specs[count++] = tmpl;
9250 }
9251 else
9252 {
9253 /* Only some AR accesses use cpl */
9254 if (idesc->operands[0] == IA64_OPND_AR3
9255 || idesc->operands[1] == IA64_OPND_AR3)
9256 {
9257 int index =
9258 ((idesc->operands[0] == IA64_OPND_AR3)
9259 ? 0 : 1);
9260 int regno =
9261 CURR_SLOT.opnd[index].X_add_number - REG_AR;
9262
9263 if (regno == AR_ITC
9264 || (index == 0
9265 && (regno == AR_ITC
9266 || regno == AR_RSC
9267 || (regno >= AR_K0
9268 && regno <= AR_K7))))
9269 {
9270 specs[count++] = tmpl;
9271 }
9272 }
9273 else
9274 {
9275 specs[count++] = tmpl;
9276 }
9277 break;
9278 }
9279 }
9280 }
9281 }
800eeca4 9282 else if (note == 7)
542d6675
KH
9283 {
9284 valueT mask = 0;
9285 if (idesc->operands[0] == IA64_OPND_IMMU24)
9286 {
9287 mask = CURR_SLOT.opnd[0].X_add_number;
9288 }
9289 else
9290 {
9291 UNHANDLED;
9292 }
9293 if (mask & ((valueT) 1 << dep->regindex))
9294 {
9295 specs[count++] = tmpl;
9296 }
9297 }
800eeca4 9298 else if (note == 8)
542d6675
KH
9299 {
9300 int min = dep->regindex == PSR_DFL ? 2 : 32;
9301 int max = dep->regindex == PSR_DFL ? 31 : 127;
9302 /* dfh is read on FR32-127; dfl is read on FR2-31 */
9303 for (i = 0; i < NELEMS (idesc->operands); i++)
9304 {
9305 if (idesc->operands[i] == IA64_OPND_F1
9306 || idesc->operands[i] == IA64_OPND_F2
9307 || idesc->operands[i] == IA64_OPND_F3
9308 || idesc->operands[i] == IA64_OPND_F4)
9309 {
9310 int reg = CURR_SLOT.opnd[i].X_add_number - REG_FR;
9311 if (reg >= min && reg <= max)
9312 {
9313 specs[count++] = tmpl;
9314 }
9315 }
9316 }
9317 }
800eeca4 9318 else if (note == 9)
542d6675
KH
9319 {
9320 int min = dep->regindex == PSR_MFL ? 2 : 32;
9321 int max = dep->regindex == PSR_MFL ? 31 : 127;
9322 /* mfh is read on writes to FR32-127; mfl is read on writes to
9323 FR2-31 */
9324 for (i = 0; i < idesc->num_outputs; i++)
9325 {
9326 if (idesc->operands[i] == IA64_OPND_F1)
9327 {
9328 int reg = CURR_SLOT.opnd[i].X_add_number - REG_FR;
9329 if (reg >= min && reg <= max)
9330 {
9331 specs[count++] = tmpl;
9332 }
9333 }
9334 }
9335 }
800eeca4 9336 else if (note == 10)
542d6675
KH
9337 {
9338 for (i = 0; i < NELEMS (idesc->operands); i++)
9339 {
9340 if (idesc->operands[i] == IA64_OPND_R1
9341 || idesc->operands[i] == IA64_OPND_R2
9342 || idesc->operands[i] == IA64_OPND_R3)
9343 {
9344 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9345 if (regno >= 16 && regno <= 31)
9346 {
9347 specs[count++] = tmpl;
9348 }
9349 }
9350 }
9351 }
800eeca4 9352 else
542d6675
KH
9353 {
9354 UNHANDLED;
9355 }
800eeca4
JW
9356 break;
9357
9358 case IA64_RS_AR_FPSR:
9359 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3)
542d6675
KH
9360 {
9361 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
9362 if (regno == AR_FPSR)
9363 {
9364 specs[count++] = tmpl;
9365 }
9366 }
800eeca4 9367 else
542d6675
KH
9368 {
9369 specs[count++] = tmpl;
9370 }
800eeca4
JW
9371 break;
9372
197865e8 9373 case IA64_RS_ARX:
800eeca4
JW
9374 /* Handle all AR[REG] resources */
9375 if (note == 0 || note == 1)
542d6675
KH
9376 {
9377 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_AR;
9378 if (idesc->operands[!rsrc_write] == IA64_OPND_AR3
9379 && regno == dep->regindex)
9380 {
9381 specs[count++] = tmpl;
9382 }
9383 /* other AR[REG] resources may be affected by AR accesses */
9384 else if (idesc->operands[0] == IA64_OPND_AR3)
9385 {
9386 /* AR[] writes */
9387 regno = CURR_SLOT.opnd[0].X_add_number - REG_AR;
9388 switch (dep->regindex)
9389 {
9390 default:
9391 break;
9392 case AR_BSP:
9393 case AR_RNAT:
9394 if (regno == AR_BSPSTORE)
9395 {
9396 specs[count++] = tmpl;
9397 }
9398 case AR_RSC:
9399 if (!rsrc_write &&
9400 (regno == AR_BSPSTORE
9401 || regno == AR_RNAT))
9402 {
9403 specs[count++] = tmpl;
9404 }
9405 break;
9406 }
9407 }
9408 else if (idesc->operands[1] == IA64_OPND_AR3)
9409 {
9410 /* AR[] reads */
9411 regno = CURR_SLOT.opnd[1].X_add_number - REG_AR;
9412 switch (dep->regindex)
9413 {
9414 default:
9415 break;
9416 case AR_RSC:
9417 if (regno == AR_BSPSTORE || regno == AR_RNAT)
9418 {
9419 specs[count++] = tmpl;
9420 }
9421 break;
9422 }
9423 }
9424 else
9425 {
9426 specs[count++] = tmpl;
9427 }
9428 }
800eeca4 9429 else
542d6675
KH
9430 {
9431 UNHANDLED;
9432 }
800eeca4
JW
9433 break;
9434
9435 case IA64_RS_CRX:
7f3dfb9c
L
9436 /* Handle all CR[REG] resources.
9437 ??? FIXME: The rule 17 isn't really handled correctly. */
9438 if (note == 0 || note == 1 || note == 17)
542d6675
KH
9439 {
9440 if (idesc->operands[!rsrc_write] == IA64_OPND_CR3)
9441 {
9442 int regno = CURR_SLOT.opnd[!rsrc_write].X_add_number - REG_CR;
9443 if (regno == dep->regindex)
9444 {
9445 specs[count++] = tmpl;
9446 }
9447 else if (!rsrc_write)
9448 {
9449 /* Reads from CR[IVR] affect other resources. */
9450 if (regno == CR_IVR)
9451 {
9452 if ((dep->regindex >= CR_IRR0
9453 && dep->regindex <= CR_IRR3)
9454 || dep->regindex == CR_TPR)
9455 {
9456 specs[count++] = tmpl;
9457 }
9458 }
9459 }
9460 }
9461 else
9462 {
9463 specs[count++] = tmpl;
9464 }
9465 }
800eeca4 9466 else
542d6675
KH
9467 {
9468 UNHANDLED;
9469 }
800eeca4
JW
9470 break;
9471
9472 case IA64_RS_INSERVICE:
9473 /* look for write of EOI (67) or read of IVR (65) */
9474 if ((idesc->operands[0] == IA64_OPND_CR3
542d6675
KH
9475 && CURR_SLOT.opnd[0].X_add_number - REG_CR == CR_EOI)
9476 || (idesc->operands[1] == IA64_OPND_CR3
9477 && CURR_SLOT.opnd[1].X_add_number - REG_CR == CR_IVR))
9478 {
9479 specs[count++] = tmpl;
9480 }
800eeca4
JW
9481 break;
9482
9483 case IA64_RS_GR0:
9484 if (note == 1)
542d6675
KH
9485 {
9486 specs[count++] = tmpl;
9487 }
800eeca4 9488 else
542d6675
KH
9489 {
9490 UNHANDLED;
9491 }
800eeca4
JW
9492 break;
9493
9494 case IA64_RS_CFM:
9495 if (note != 2)
542d6675
KH
9496 {
9497 specs[count++] = tmpl;
9498 }
800eeca4 9499 else
542d6675
KH
9500 {
9501 /* Check if any of the registers accessed are in the rotating region.
9502 mov to/from pr accesses CFM only when qp_regno is in the rotating
9503 region */
9504 for (i = 0; i < NELEMS (idesc->operands); i++)
9505 {
9506 if (idesc->operands[i] == IA64_OPND_R1
9507 || idesc->operands[i] == IA64_OPND_R2
9508 || idesc->operands[i] == IA64_OPND_R3)
9509 {
9510 int num = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9511 /* Assumes that md.rot.num_regs is always valid */
9512 if (md.rot.num_regs > 0
9513 && num > 31
9514 && num < 31 + md.rot.num_regs)
9515 {
9516 specs[count] = tmpl;
9517 specs[count++].specific = 0;
9518 }
9519 }
9520 else if (idesc->operands[i] == IA64_OPND_F1
9521 || idesc->operands[i] == IA64_OPND_F2
9522 || idesc->operands[i] == IA64_OPND_F3
9523 || idesc->operands[i] == IA64_OPND_F4)
9524 {
9525 int num = CURR_SLOT.opnd[i].X_add_number - REG_FR;
9526 if (num > 31)
9527 {
9528 specs[count] = tmpl;
9529 specs[count++].specific = 0;
9530 }
9531 }
9532 else if (idesc->operands[i] == IA64_OPND_P1
9533 || idesc->operands[i] == IA64_OPND_P2)
9534 {
9535 int num = CURR_SLOT.opnd[i].X_add_number - REG_P;
9536 if (num > 15)
9537 {
9538 specs[count] = tmpl;
9539 specs[count++].specific = 0;
9540 }
9541 }
9542 }
9543 if (CURR_SLOT.qp_regno > 15)
9544 {
9545 specs[count] = tmpl;
9546 specs[count++].specific = 0;
9547 }
9548 }
800eeca4
JW
9549 break;
9550
139368c9
JW
9551 /* This is the same as IA64_RS_PRr, except simplified to account for
9552 the fact that there is only one register. */
800eeca4
JW
9553 case IA64_RS_PR63:
9554 if (note == 0)
542d6675
KH
9555 {
9556 specs[count++] = tmpl;
9557 }
139368c9 9558 else if (note == 7)
40449e9f
KH
9559 {
9560 valueT mask = 0;
9561 if (idesc->operands[2] == IA64_OPND_IMM17)
9562 mask = CURR_SLOT.opnd[2].X_add_number;
9563 if (mask & ((valueT) 1 << 63))
139368c9 9564 specs[count++] = tmpl;
40449e9f 9565 }
800eeca4 9566 else if (note == 11)
542d6675
KH
9567 {
9568 if ((idesc->operands[0] == IA64_OPND_P1
9569 && CURR_SLOT.opnd[0].X_add_number - REG_P == 63)
9570 || (idesc->operands[1] == IA64_OPND_P2
9571 && CURR_SLOT.opnd[1].X_add_number - REG_P == 63))
9572 {
9573 specs[count++] = tmpl;
9574 }
9575 }
800eeca4 9576 else if (note == 12)
542d6675
KH
9577 {
9578 if (CURR_SLOT.qp_regno == 63)
9579 {
9580 specs[count++] = tmpl;
9581 }
9582 }
800eeca4 9583 else if (note == 1)
542d6675
KH
9584 {
9585 if (rsrc_write)
9586 {
40449e9f
KH
9587 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
9588 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
07726851
KH
9589 int or_andcm = strstr (idesc->name, "or.andcm") != NULL;
9590 int and_orcm = strstr (idesc->name, "and.orcm") != NULL;
7484b8e6 9591
4a4f25cf 9592 if (p1 == 63
7484b8e6
TW
9593 && (idesc->operands[0] == IA64_OPND_P1
9594 || idesc->operands[0] == IA64_OPND_P2))
9595 {
40449e9f 9596 specs[count] = tmpl;
4a4f25cf 9597 specs[count++].cmp_type =
7484b8e6
TW
9598 (or_andcm ? CMP_OR : (and_orcm ? CMP_AND : CMP_NONE));
9599 }
9600 if (p2 == 63
9601 && (idesc->operands[1] == IA64_OPND_P1
9602 || idesc->operands[1] == IA64_OPND_P2))
9603 {
40449e9f 9604 specs[count] = tmpl;
4a4f25cf 9605 specs[count++].cmp_type =
7484b8e6
TW
9606 (or_andcm ? CMP_AND : (and_orcm ? CMP_OR : CMP_NONE));
9607 }
542d6675
KH
9608 }
9609 else
9610 {
9611 if (CURR_SLOT.qp_regno == 63)
9612 {
9613 specs[count++] = tmpl;
9614 }
9615 }
9616 }
800eeca4 9617 else
542d6675
KH
9618 {
9619 UNHANDLED;
9620 }
800eeca4
JW
9621 break;
9622
9623 case IA64_RS_RSE:
9624 /* FIXME we can identify some individual RSE written resources, but RSE
542d6675
KH
9625 read resources have not yet been completely identified, so for now
9626 treat RSE as a single resource */
800eeca4 9627 if (strncmp (idesc->name, "mov", 3) == 0)
542d6675
KH
9628 {
9629 if (rsrc_write)
9630 {
9631 if (idesc->operands[0] == IA64_OPND_AR3
9632 && CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_BSPSTORE)
9633 {
a66d2bb7 9634 specs[count++] = tmpl;
542d6675
KH
9635 }
9636 }
9637 else
9638 {
9639 if (idesc->operands[0] == IA64_OPND_AR3)
9640 {
9641 if (CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_BSPSTORE
9642 || CURR_SLOT.opnd[0].X_add_number - REG_AR == AR_RNAT)
9643 {
9644 specs[count++] = tmpl;
9645 }
9646 }
9647 else if (idesc->operands[1] == IA64_OPND_AR3)
9648 {
9649 if (CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_BSP
9650 || CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_BSPSTORE
9651 || CURR_SLOT.opnd[1].X_add_number - REG_AR == AR_RNAT)
9652 {
9653 specs[count++] = tmpl;
9654 }
9655 }
9656 }
9657 }
197865e8 9658 else
542d6675
KH
9659 {
9660 specs[count++] = tmpl;
9661 }
800eeca4
JW
9662 break;
9663
9664 case IA64_RS_ANY:
9665 /* FIXME -- do any of these need to be non-specific? */
9666 specs[count++] = tmpl;
9667 break;
9668
9669 default:
9670 as_bad (_("Unrecognized dependency specifier %d\n"), dep->specifier);
9671 break;
9672 }
9673
9674 return count;
9675}
9676
9677/* Clear branch flags on marked resources. This breaks the link between the
542d6675
KH
9678 QP of the marking instruction and a subsequent branch on the same QP. */
9679
800eeca4
JW
9680static void
9681clear_qp_branch_flag (mask)
542d6675 9682 valueT mask;
800eeca4
JW
9683{
9684 int i;
542d6675 9685 for (i = 0; i < regdepslen; i++)
800eeca4 9686 {
197865e8 9687 valueT bit = ((valueT) 1 << regdeps[i].qp_regno);
800eeca4 9688 if ((bit & mask) != 0)
542d6675
KH
9689 {
9690 regdeps[i].link_to_qp_branch = 0;
9691 }
800eeca4
JW
9692 }
9693}
9694
5e2f6673
L
9695/* MASK contains 2 and only 2 PRs which are mutually exclusive. Remove
9696 any mutexes which contain one of the PRs and create new ones when
9697 needed. */
9698
9699static int
9700update_qp_mutex (valueT mask)
9701{
9702 int i;
9703 int add = 0;
9704
9705 i = 0;
9706 while (i < qp_mutexeslen)
9707 {
9708 if ((qp_mutexes[i].prmask & mask) != 0)
9709 {
9710 /* If it destroys and creates the same mutex, do nothing. */
9711 if (qp_mutexes[i].prmask == mask
9712 && qp_mutexes[i].path == md.path)
9713 {
9714 i++;
9715 add = -1;
9716 }
9717 else
9718 {
9719 int keep = 0;
9720
9721 if (md.debug_dv)
9722 {
9723 fprintf (stderr, " Clearing mutex relation");
9724 print_prmask (qp_mutexes[i].prmask);
9725 fprintf (stderr, "\n");
9726 }
9727
9728 /* Deal with the old mutex with more than 3+ PRs only if
9729 the new mutex on the same execution path with it.
9730
9731 FIXME: The 3+ mutex support is incomplete.
9732 dot_pred_rel () may be a better place to fix it. */
9733 if (qp_mutexes[i].path == md.path)
9734 {
9735 /* If it is a proper subset of the mutex, create a
9736 new mutex. */
9737 if (add == 0
9738 && (qp_mutexes[i].prmask & mask) == mask)
9739 add = 1;
9740
9741 qp_mutexes[i].prmask &= ~mask;
9742 if (qp_mutexes[i].prmask & (qp_mutexes[i].prmask - 1))
9743 {
9744 /* Modify the mutex if there are more than one
9745 PR left. */
9746 keep = 1;
9747 i++;
9748 }
9749 }
9750
9751 if (keep == 0)
9752 /* Remove the mutex. */
9753 qp_mutexes[i] = qp_mutexes[--qp_mutexeslen];
9754 }
9755 }
9756 else
9757 ++i;
9758 }
9759
9760 if (add == 1)
9761 add_qp_mutex (mask);
9762
9763 return add;
9764}
9765
197865e8 9766/* Remove any mutexes which contain any of the PRs indicated in the mask.
800eeca4 9767
542d6675
KH
9768 Any changes to a PR clears the mutex relations which include that PR. */
9769
800eeca4
JW
9770static void
9771clear_qp_mutex (mask)
542d6675 9772 valueT mask;
800eeca4
JW
9773{
9774 int i;
9775
9776 i = 0;
9777 while (i < qp_mutexeslen)
9778 {
9779 if ((qp_mutexes[i].prmask & mask) != 0)
542d6675
KH
9780 {
9781 if (md.debug_dv)
9782 {
9783 fprintf (stderr, " Clearing mutex relation");
9784 print_prmask (qp_mutexes[i].prmask);
9785 fprintf (stderr, "\n");
9786 }
9787 qp_mutexes[i] = qp_mutexes[--qp_mutexeslen];
9788 }
800eeca4 9789 else
542d6675 9790 ++i;
800eeca4
JW
9791 }
9792}
9793
9794/* Clear implies relations which contain PRs in the given masks.
9795 P1_MASK indicates the source of the implies relation, while P2_MASK
542d6675
KH
9796 indicates the implied PR. */
9797
800eeca4
JW
9798static void
9799clear_qp_implies (p1_mask, p2_mask)
542d6675
KH
9800 valueT p1_mask;
9801 valueT p2_mask;
800eeca4
JW
9802{
9803 int i;
9804
9805 i = 0;
9806 while (i < qp_implieslen)
9807 {
197865e8 9808 if ((((valueT) 1 << qp_implies[i].p1) & p1_mask) != 0
542d6675
KH
9809 || (((valueT) 1 << qp_implies[i].p2) & p2_mask) != 0)
9810 {
9811 if (md.debug_dv)
9812 fprintf (stderr, "Clearing implied relation PR%d->PR%d\n",
9813 qp_implies[i].p1, qp_implies[i].p2);
9814 qp_implies[i] = qp_implies[--qp_implieslen];
9815 }
197865e8 9816 else
542d6675 9817 ++i;
800eeca4
JW
9818 }
9819}
9820
542d6675
KH
9821/* Add the PRs specified to the list of implied relations. */
9822
800eeca4
JW
9823static void
9824add_qp_imply (p1, p2)
542d6675 9825 int p1, p2;
800eeca4
JW
9826{
9827 valueT mask;
9828 valueT bit;
9829 int i;
9830
542d6675 9831 /* p0 is not meaningful here. */
800eeca4
JW
9832 if (p1 == 0 || p2 == 0)
9833 abort ();
9834
9835 if (p1 == p2)
9836 return;
9837
542d6675
KH
9838 /* If it exists already, ignore it. */
9839 for (i = 0; i < qp_implieslen; i++)
800eeca4 9840 {
197865e8 9841 if (qp_implies[i].p1 == p1
542d6675
KH
9842 && qp_implies[i].p2 == p2
9843 && qp_implies[i].path == md.path
9844 && !qp_implies[i].p2_branched)
9845 return;
800eeca4
JW
9846 }
9847
9848 if (qp_implieslen == qp_impliestotlen)
9849 {
9850 qp_impliestotlen += 20;
9851 qp_implies = (struct qp_imply *)
542d6675
KH
9852 xrealloc ((void *) qp_implies,
9853 qp_impliestotlen * sizeof (struct qp_imply));
800eeca4
JW
9854 }
9855 if (md.debug_dv)
9856 fprintf (stderr, " Registering PR%d implies PR%d\n", p1, p2);
9857 qp_implies[qp_implieslen].p1 = p1;
9858 qp_implies[qp_implieslen].p2 = p2;
9859 qp_implies[qp_implieslen].path = md.path;
9860 qp_implies[qp_implieslen++].p2_branched = 0;
9861
9862 /* Add in the implied transitive relations; for everything that p2 implies,
9863 make p1 imply that, too; for everything that implies p1, make it imply p2
197865e8 9864 as well. */
542d6675 9865 for (i = 0; i < qp_implieslen; i++)
800eeca4
JW
9866 {
9867 if (qp_implies[i].p1 == p2)
542d6675 9868 add_qp_imply (p1, qp_implies[i].p2);
800eeca4 9869 if (qp_implies[i].p2 == p1)
542d6675 9870 add_qp_imply (qp_implies[i].p1, p2);
800eeca4
JW
9871 }
9872 /* Add in mutex relations implied by this implies relation; for each mutex
197865e8
KH
9873 relation containing p2, duplicate it and replace p2 with p1. */
9874 bit = (valueT) 1 << p1;
9875 mask = (valueT) 1 << p2;
542d6675 9876 for (i = 0; i < qp_mutexeslen; i++)
800eeca4
JW
9877 {
9878 if (qp_mutexes[i].prmask & mask)
542d6675 9879 add_qp_mutex ((qp_mutexes[i].prmask & ~mask) | bit);
800eeca4
JW
9880 }
9881}
9882
800eeca4
JW
9883/* Add the PRs specified in the mask to the mutex list; this means that only
9884 one of the PRs can be true at any time. PR0 should never be included in
9885 the mask. */
542d6675 9886
800eeca4
JW
9887static void
9888add_qp_mutex (mask)
542d6675 9889 valueT mask;
800eeca4
JW
9890{
9891 if (mask & 0x1)
9892 abort ();
9893
9894 if (qp_mutexeslen == qp_mutexestotlen)
9895 {
9896 qp_mutexestotlen += 20;
9897 qp_mutexes = (struct qpmutex *)
542d6675
KH
9898 xrealloc ((void *) qp_mutexes,
9899 qp_mutexestotlen * sizeof (struct qpmutex));
800eeca4
JW
9900 }
9901 if (md.debug_dv)
9902 {
9903 fprintf (stderr, " Registering mutex on");
9904 print_prmask (mask);
9905 fprintf (stderr, "\n");
9906 }
9907 qp_mutexes[qp_mutexeslen].path = md.path;
9908 qp_mutexes[qp_mutexeslen++].prmask = mask;
9909}
9910
cb5301b6
RH
9911static int
9912has_suffix_p (name, suffix)
40449e9f
KH
9913 const char *name;
9914 const char *suffix;
cb5301b6
RH
9915{
9916 size_t namelen = strlen (name);
9917 size_t sufflen = strlen (suffix);
9918
9919 if (namelen <= sufflen)
9920 return 0;
9921 return strcmp (name + namelen - sufflen, suffix) == 0;
9922}
9923
800eeca4
JW
9924static void
9925clear_register_values ()
9926{
9927 int i;
9928 if (md.debug_dv)
9929 fprintf (stderr, " Clearing register values\n");
542d6675 9930 for (i = 1; i < NELEMS (gr_values); i++)
800eeca4
JW
9931 gr_values[i].known = 0;
9932}
9933
9934/* Keep track of register values/changes which affect DV tracking.
9935
9936 optimization note: should add a flag to classes of insns where otherwise we
542d6675 9937 have to examine a group of strings to identify them. */
800eeca4 9938
800eeca4
JW
9939static void
9940note_register_values (idesc)
542d6675 9941 struct ia64_opcode *idesc;
800eeca4
JW
9942{
9943 valueT qp_changemask = 0;
9944 int i;
9945
542d6675
KH
9946 /* Invalidate values for registers being written to. */
9947 for (i = 0; i < idesc->num_outputs; i++)
800eeca4 9948 {
197865e8 9949 if (idesc->operands[i] == IA64_OPND_R1
542d6675
KH
9950 || idesc->operands[i] == IA64_OPND_R2
9951 || idesc->operands[i] == IA64_OPND_R3)
9952 {
9953 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9954 if (regno > 0 && regno < NELEMS (gr_values))
9955 gr_values[regno].known = 0;
9956 }
50b81f19
JW
9957 else if (idesc->operands[i] == IA64_OPND_R3_2)
9958 {
9959 int regno = CURR_SLOT.opnd[i].X_add_number - REG_GR;
9960 if (regno > 0 && regno < 4)
9961 gr_values[regno].known = 0;
9962 }
197865e8 9963 else if (idesc->operands[i] == IA64_OPND_P1
542d6675
KH
9964 || idesc->operands[i] == IA64_OPND_P2)
9965 {
9966 int regno = CURR_SLOT.opnd[i].X_add_number - REG_P;
9967 qp_changemask |= (valueT) 1 << regno;
9968 }
800eeca4 9969 else if (idesc->operands[i] == IA64_OPND_PR)
542d6675
KH
9970 {
9971 if (idesc->operands[2] & (valueT) 0x10000)
9972 qp_changemask = ~(valueT) 0x1FFFF | idesc->operands[2];
9973 else
9974 qp_changemask = idesc->operands[2];
9975 break;
9976 }
800eeca4 9977 else if (idesc->operands[i] == IA64_OPND_PR_ROT)
542d6675
KH
9978 {
9979 if (idesc->operands[1] & ((valueT) 1 << 43))
6344efa4 9980 qp_changemask = -((valueT) 1 << 44) | idesc->operands[1];
542d6675
KH
9981 else
9982 qp_changemask = idesc->operands[1];
9983 qp_changemask &= ~(valueT) 0xFFFF;
9984 break;
9985 }
9986 }
9987
9988 /* Always clear qp branch flags on any PR change. */
9989 /* FIXME there may be exceptions for certain compares. */
800eeca4
JW
9990 clear_qp_branch_flag (qp_changemask);
9991
542d6675 9992 /* Invalidate rotating registers on insns which affect RRBs in CFM. */
800eeca4
JW
9993 if (idesc->flags & IA64_OPCODE_MOD_RRBS)
9994 {
197865e8 9995 qp_changemask |= ~(valueT) 0xFFFF;
800eeca4 9996 if (strcmp (idesc->name, "clrrrb.pr") != 0)
542d6675
KH
9997 {
9998 for (i = 32; i < 32 + md.rot.num_regs; i++)
9999 gr_values[i].known = 0;
10000 }
800eeca4
JW
10001 clear_qp_mutex (qp_changemask);
10002 clear_qp_implies (qp_changemask, qp_changemask);
10003 }
542d6675
KH
10004 /* After a call, all register values are undefined, except those marked
10005 as "safe". */
800eeca4 10006 else if (strncmp (idesc->name, "br.call", 6) == 0
542d6675 10007 || strncmp (idesc->name, "brl.call", 7) == 0)
800eeca4 10008 {
56d27c17 10009 /* FIXME keep GR values which are marked as "safe_across_calls" */
800eeca4
JW
10010 clear_register_values ();
10011 clear_qp_mutex (~qp_safe_across_calls);
10012 clear_qp_implies (~qp_safe_across_calls, ~qp_safe_across_calls);
10013 clear_qp_branch_flag (~qp_safe_across_calls);
10014 }
e9718fe1 10015 else if (is_interruption_or_rfi (idesc)
542d6675 10016 || is_taken_branch (idesc))
e9718fe1
TW
10017 {
10018 clear_register_values ();
197865e8
KH
10019 clear_qp_mutex (~(valueT) 0);
10020 clear_qp_implies (~(valueT) 0, ~(valueT) 0);
e9718fe1 10021 }
542d6675 10022 /* Look for mutex and implies relations. */
197865e8 10023 else if ((idesc->operands[0] == IA64_OPND_P1
542d6675
KH
10024 || idesc->operands[0] == IA64_OPND_P2)
10025 && (idesc->operands[1] == IA64_OPND_P1
10026 || idesc->operands[1] == IA64_OPND_P2))
800eeca4
JW
10027 {
10028 int p1 = CURR_SLOT.opnd[0].X_add_number - REG_P;
197865e8 10029 int p2 = CURR_SLOT.opnd[1].X_add_number - REG_P;
5e2f6673
L
10030 valueT p1mask = (p1 != 0) ? (valueT) 1 << p1 : 0;
10031 valueT p2mask = (p2 != 0) ? (valueT) 1 << p2 : 0;
800eeca4 10032
5e2f6673
L
10033 /* If both PRs are PR0, we can't really do anything. */
10034 if (p1 == 0 && p2 == 0)
542d6675
KH
10035 {
10036 if (md.debug_dv)
10037 fprintf (stderr, " Ignoring PRs due to inclusion of p0\n");
10038 }
800eeca4 10039 /* In general, clear mutexes and implies which include P1 or P2,
542d6675 10040 with the following exceptions. */
cb5301b6
RH
10041 else if (has_suffix_p (idesc->name, ".or.andcm")
10042 || has_suffix_p (idesc->name, ".and.orcm"))
542d6675 10043 {
542d6675
KH
10044 clear_qp_implies (p2mask, p1mask);
10045 }
cb5301b6
RH
10046 else if (has_suffix_p (idesc->name, ".andcm")
10047 || has_suffix_p (idesc->name, ".and"))
542d6675
KH
10048 {
10049 clear_qp_implies (0, p1mask | p2mask);
10050 }
cb5301b6
RH
10051 else if (has_suffix_p (idesc->name, ".orcm")
10052 || has_suffix_p (idesc->name, ".or"))
542d6675
KH
10053 {
10054 clear_qp_mutex (p1mask | p2mask);
10055 clear_qp_implies (p1mask | p2mask, 0);
10056 }
800eeca4 10057 else
542d6675 10058 {
5e2f6673
L
10059 int added = 0;
10060
542d6675 10061 clear_qp_implies (p1mask | p2mask, p1mask | p2mask);
5e2f6673
L
10062
10063 /* If one of the PRs is PR0, we call clear_qp_mutex. */
10064 if (p1 == 0 || p2 == 0)
10065 clear_qp_mutex (p1mask | p2mask);
10066 else
10067 added = update_qp_mutex (p1mask | p2mask);
10068
10069 if (CURR_SLOT.qp_regno == 0
10070 || has_suffix_p (idesc->name, ".unc"))
542d6675 10071 {
5e2f6673
L
10072 if (added == 0 && p1 && p2)
10073 add_qp_mutex (p1mask | p2mask);
542d6675
KH
10074 if (CURR_SLOT.qp_regno != 0)
10075 {
5e2f6673
L
10076 if (p1)
10077 add_qp_imply (p1, CURR_SLOT.qp_regno);
10078 if (p2)
10079 add_qp_imply (p2, CURR_SLOT.qp_regno);
542d6675
KH
10080 }
10081 }
542d6675
KH
10082 }
10083 }
10084 /* Look for mov imm insns into GRs. */
800eeca4 10085 else if (idesc->operands[0] == IA64_OPND_R1
542d6675
KH
10086 && (idesc->operands[1] == IA64_OPND_IMM22
10087 || idesc->operands[1] == IA64_OPND_IMMU64)
a66d2bb7 10088 && CURR_SLOT.opnd[1].X_op == O_constant
542d6675
KH
10089 && (strcmp (idesc->name, "mov") == 0
10090 || strcmp (idesc->name, "movl") == 0))
800eeca4
JW
10091 {
10092 int regno = CURR_SLOT.opnd[0].X_add_number - REG_GR;
542d6675
KH
10093 if (regno > 0 && regno < NELEMS (gr_values))
10094 {
10095 gr_values[regno].known = 1;
10096 gr_values[regno].value = CURR_SLOT.opnd[1].X_add_number;
10097 gr_values[regno].path = md.path;
10098 if (md.debug_dv)
2434f565
JW
10099 {
10100 fprintf (stderr, " Know gr%d = ", regno);
10101 fprintf_vma (stderr, gr_values[regno].value);
10102 fputs ("\n", stderr);
10103 }
542d6675 10104 }
800eeca4 10105 }
a66d2bb7
JB
10106 /* Look for dep.z imm insns. */
10107 else if (idesc->operands[0] == IA64_OPND_R1
10108 && idesc->operands[1] == IA64_OPND_IMM8
10109 && strcmp (idesc->name, "dep.z") == 0)
10110 {
10111 int regno = CURR_SLOT.opnd[0].X_add_number - REG_GR;
10112 if (regno > 0 && regno < NELEMS (gr_values))
10113 {
10114 valueT value = CURR_SLOT.opnd[1].X_add_number;
10115
10116 if (CURR_SLOT.opnd[3].X_add_number < 64)
10117 value &= ((valueT)1 << CURR_SLOT.opnd[3].X_add_number) - 1;
10118 value <<= CURR_SLOT.opnd[2].X_add_number;
10119 gr_values[regno].known = 1;
10120 gr_values[regno].value = value;
10121 gr_values[regno].path = md.path;
10122 if (md.debug_dv)
10123 {
10124 fprintf (stderr, " Know gr%d = ", regno);
10125 fprintf_vma (stderr, gr_values[regno].value);
10126 fputs ("\n", stderr);
10127 }
10128 }
10129 }
197865e8 10130 else
800eeca4
JW
10131 {
10132 clear_qp_mutex (qp_changemask);
10133 clear_qp_implies (qp_changemask, qp_changemask);
10134 }
10135}
10136
542d6675
KH
10137/* Return whether the given predicate registers are currently mutex. */
10138
800eeca4
JW
10139static int
10140qp_mutex (p1, p2, path)
542d6675
KH
10141 int p1;
10142 int p2;
10143 int path;
800eeca4
JW
10144{
10145 int i;
10146 valueT mask;
10147
10148 if (p1 != p2)
10149 {
542d6675
KH
10150 mask = ((valueT) 1 << p1) | (valueT) 1 << p2;
10151 for (i = 0; i < qp_mutexeslen; i++)
10152 {
10153 if (qp_mutexes[i].path >= path
10154 && (qp_mutexes[i].prmask & mask) == mask)
10155 return 1;
10156 }
800eeca4
JW
10157 }
10158 return 0;
10159}
10160
10161/* Return whether the given resource is in the given insn's list of chks
10162 Return 1 if the conflict is absolutely determined, 2 if it's a potential
542d6675
KH
10163 conflict. */
10164
800eeca4
JW
10165static int
10166resources_match (rs, idesc, note, qp_regno, path)
542d6675
KH
10167 struct rsrc *rs;
10168 struct ia64_opcode *idesc;
10169 int note;
10170 int qp_regno;
10171 int path;
800eeca4
JW
10172{
10173 struct rsrc specs[MAX_SPECS];
10174 int count;
10175
10176 /* If the marked resource's qp_regno and the given qp_regno are mutex,
10177 we don't need to check. One exception is note 11, which indicates that
10178 target predicates are written regardless of PR[qp]. */
197865e8 10179 if (qp_mutex (rs->qp_regno, qp_regno, path)
800eeca4
JW
10180 && note != 11)
10181 return 0;
10182
10183 count = specify_resource (rs->dependency, idesc, DV_CHK, specs, note, path);
10184 while (count-- > 0)
10185 {
10186 /* UNAT checking is a bit more specific than other resources */
10187 if (rs->dependency->specifier == IA64_RS_AR_UNAT
542d6675
KH
10188 && specs[count].mem_offset.hint
10189 && rs->mem_offset.hint)
10190 {
10191 if (rs->mem_offset.base == specs[count].mem_offset.base)
10192 {
10193 if (((rs->mem_offset.offset >> 3) & 0x3F) ==
10194 ((specs[count].mem_offset.offset >> 3) & 0x3F))
10195 return 1;
10196 else
10197 continue;
10198 }
10199 }
800eeca4 10200
7484b8e6 10201 /* Skip apparent PR write conflicts where both writes are an AND or both
4a4f25cf 10202 writes are an OR. */
7484b8e6 10203 if (rs->dependency->specifier == IA64_RS_PR
afa680f8 10204 || rs->dependency->specifier == IA64_RS_PRr
7484b8e6
TW
10205 || rs->dependency->specifier == IA64_RS_PR63)
10206 {
10207 if (specs[count].cmp_type != CMP_NONE
10208 && specs[count].cmp_type == rs->cmp_type)
10209 {
10210 if (md.debug_dv)
10211 fprintf (stderr, " %s on parallel compare allowed (PR%d)\n",
10212 dv_mode[rs->dependency->mode],
afa680f8 10213 rs->dependency->specifier != IA64_RS_PR63 ?
7484b8e6
TW
10214 specs[count].index : 63);
10215 continue;
10216 }
10217 if (md.debug_dv)
4a4f25cf 10218 fprintf (stderr,
7484b8e6
TW
10219 " %s on parallel compare conflict %s vs %s on PR%d\n",
10220 dv_mode[rs->dependency->mode],
4a4f25cf 10221 dv_cmp_type[rs->cmp_type],
7484b8e6 10222 dv_cmp_type[specs[count].cmp_type],
afa680f8 10223 rs->dependency->specifier != IA64_RS_PR63 ?
7484b8e6 10224 specs[count].index : 63);
4a4f25cf 10225
7484b8e6
TW
10226 }
10227
800eeca4 10228 /* If either resource is not specific, conservatively assume a conflict
197865e8 10229 */
800eeca4 10230 if (!specs[count].specific || !rs->specific)
542d6675 10231 return 2;
800eeca4 10232 else if (specs[count].index == rs->index)
542d6675 10233 return 1;
800eeca4 10234 }
800eeca4
JW
10235
10236 return 0;
10237}
10238
10239/* Indicate an instruction group break; if INSERT_STOP is non-zero, then
10240 insert a stop to create the break. Update all resource dependencies
10241 appropriately. If QP_REGNO is non-zero, only apply the break to resources
10242 which use the same QP_REGNO and have the link_to_qp_branch flag set.
10243 If SAVE_CURRENT is non-zero, don't affect resources marked by the current
542d6675 10244 instruction. */
800eeca4
JW
10245
10246static void
10247insn_group_break (insert_stop, qp_regno, save_current)
542d6675
KH
10248 int insert_stop;
10249 int qp_regno;
10250 int save_current;
800eeca4
JW
10251{
10252 int i;
10253
10254 if (insert_stop && md.num_slots_in_use > 0)
10255 PREV_SLOT.end_of_insn_group = 1;
10256
10257 if (md.debug_dv)
10258 {
197865e8 10259 fprintf (stderr, " Insn group break%s",
542d6675 10260 (insert_stop ? " (w/stop)" : ""));
800eeca4 10261 if (qp_regno != 0)
542d6675 10262 fprintf (stderr, " effective for QP=%d", qp_regno);
800eeca4
JW
10263 fprintf (stderr, "\n");
10264 }
10265
10266 i = 0;
10267 while (i < regdepslen)
10268 {
10269 const struct ia64_dependency *dep = regdeps[i].dependency;
10270
10271 if (qp_regno != 0
542d6675
KH
10272 && regdeps[i].qp_regno != qp_regno)
10273 {
10274 ++i;
10275 continue;
10276 }
800eeca4
JW
10277
10278 if (save_current
542d6675
KH
10279 && CURR_SLOT.src_file == regdeps[i].file
10280 && CURR_SLOT.src_line == regdeps[i].line)
10281 {
10282 ++i;
10283 continue;
10284 }
800eeca4
JW
10285
10286 /* clear dependencies which are automatically cleared by a stop, or
542d6675 10287 those that have reached the appropriate state of insn serialization */
800eeca4 10288 if (dep->semantics == IA64_DVS_IMPLIED
542d6675
KH
10289 || dep->semantics == IA64_DVS_IMPLIEDF
10290 || regdeps[i].insn_srlz == STATE_SRLZ)
10291 {
10292 print_dependency ("Removing", i);
10293 regdeps[i] = regdeps[--regdepslen];
10294 }
800eeca4 10295 else
542d6675
KH
10296 {
10297 if (dep->semantics == IA64_DVS_DATA
10298 || dep->semantics == IA64_DVS_INSTR
800eeca4 10299 || dep->semantics == IA64_DVS_SPECIFIC)
542d6675
KH
10300 {
10301 if (regdeps[i].insn_srlz == STATE_NONE)
10302 regdeps[i].insn_srlz = STATE_STOP;
10303 if (regdeps[i].data_srlz == STATE_NONE)
10304 regdeps[i].data_srlz = STATE_STOP;
10305 }
10306 ++i;
10307 }
800eeca4
JW
10308 }
10309}
10310
542d6675
KH
10311/* Add the given resource usage spec to the list of active dependencies. */
10312
197865e8 10313static void
800eeca4 10314mark_resource (idesc, dep, spec, depind, path)
2434f565
JW
10315 struct ia64_opcode *idesc ATTRIBUTE_UNUSED;
10316 const struct ia64_dependency *dep ATTRIBUTE_UNUSED;
542d6675
KH
10317 struct rsrc *spec;
10318 int depind;
10319 int path;
800eeca4
JW
10320{
10321 if (regdepslen == regdepstotlen)
10322 {
10323 regdepstotlen += 20;
10324 regdeps = (struct rsrc *)
542d6675 10325 xrealloc ((void *) regdeps,
bc805888 10326 regdepstotlen * sizeof (struct rsrc));
800eeca4
JW
10327 }
10328
10329 regdeps[regdepslen] = *spec;
10330 regdeps[regdepslen].depind = depind;
10331 regdeps[regdepslen].path = path;
10332 regdeps[regdepslen].file = CURR_SLOT.src_file;
10333 regdeps[regdepslen].line = CURR_SLOT.src_line;
10334
10335 print_dependency ("Adding", regdepslen);
10336
10337 ++regdepslen;
10338}
10339
10340static void
10341print_dependency (action, depind)
542d6675
KH
10342 const char *action;
10343 int depind;
800eeca4
JW
10344{
10345 if (md.debug_dv)
10346 {
197865e8 10347 fprintf (stderr, " %s %s '%s'",
542d6675
KH
10348 action, dv_mode[(regdeps[depind].dependency)->mode],
10349 (regdeps[depind].dependency)->name);
a66d2bb7 10350 if (regdeps[depind].specific && regdeps[depind].index >= 0)
542d6675 10351 fprintf (stderr, " (%d)", regdeps[depind].index);
800eeca4 10352 if (regdeps[depind].mem_offset.hint)
2434f565
JW
10353 {
10354 fputs (" ", stderr);
10355 fprintf_vma (stderr, regdeps[depind].mem_offset.base);
10356 fputs ("+", stderr);
10357 fprintf_vma (stderr, regdeps[depind].mem_offset.offset);
10358 }
800eeca4
JW
10359 fprintf (stderr, "\n");
10360 }
10361}
10362
10363static void
10364instruction_serialization ()
10365{
10366 int i;
10367 if (md.debug_dv)
10368 fprintf (stderr, " Instruction serialization\n");
542d6675 10369 for (i = 0; i < regdepslen; i++)
800eeca4
JW
10370 if (regdeps[i].insn_srlz == STATE_STOP)
10371 regdeps[i].insn_srlz = STATE_SRLZ;
10372}
10373
10374static void
10375data_serialization ()
10376{
10377 int i = 0;
10378 if (md.debug_dv)
10379 fprintf (stderr, " Data serialization\n");
10380 while (i < regdepslen)
10381 {
10382 if (regdeps[i].data_srlz == STATE_STOP
542d6675
KH
10383 /* Note: as of 991210, all "other" dependencies are cleared by a
10384 data serialization. This might change with new tables */
10385 || (regdeps[i].dependency)->semantics == IA64_DVS_OTHER)
10386 {
10387 print_dependency ("Removing", i);
10388 regdeps[i] = regdeps[--regdepslen];
10389 }
800eeca4 10390 else
542d6675 10391 ++i;
800eeca4
JW
10392 }
10393}
10394
542d6675
KH
10395/* Insert stops and serializations as needed to avoid DVs. */
10396
800eeca4
JW
10397static void
10398remove_marked_resource (rs)
542d6675 10399 struct rsrc *rs;
800eeca4
JW
10400{
10401 switch (rs->dependency->semantics)
10402 {
10403 case IA64_DVS_SPECIFIC:
10404 if (md.debug_dv)
10405 fprintf (stderr, "Implementation-specific, assume worst case...\n");
197865e8 10406 /* ...fall through... */
800eeca4
JW
10407 case IA64_DVS_INSTR:
10408 if (md.debug_dv)
542d6675 10409 fprintf (stderr, "Inserting instr serialization\n");
800eeca4 10410 if (rs->insn_srlz < STATE_STOP)
542d6675 10411 insn_group_break (1, 0, 0);
800eeca4 10412 if (rs->insn_srlz < STATE_SRLZ)
542d6675 10413 {
888a75be 10414 struct slot oldslot = CURR_SLOT;
542d6675 10415 /* Manually jam a srlz.i insn into the stream */
888a75be 10416 memset (&CURR_SLOT, 0, sizeof (CURR_SLOT));
744b6414 10417 CURR_SLOT.user_template = -1;
542d6675
KH
10418 CURR_SLOT.idesc = ia64_find_opcode ("srlz.i");
10419 instruction_serialization ();
10420 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
10421 if (++md.num_slots_in_use >= NUM_SLOTS)
10422 emit_one_bundle ();
888a75be 10423 CURR_SLOT = oldslot;
542d6675 10424 }
800eeca4
JW
10425 insn_group_break (1, 0, 0);
10426 break;
10427 case IA64_DVS_OTHER: /* as of rev2 (991220) of the DV tables, all
542d6675
KH
10428 "other" types of DV are eliminated
10429 by a data serialization */
800eeca4
JW
10430 case IA64_DVS_DATA:
10431 if (md.debug_dv)
542d6675 10432 fprintf (stderr, "Inserting data serialization\n");
800eeca4 10433 if (rs->data_srlz < STATE_STOP)
542d6675 10434 insn_group_break (1, 0, 0);
800eeca4 10435 {
888a75be 10436 struct slot oldslot = CURR_SLOT;
542d6675 10437 /* Manually jam a srlz.d insn into the stream */
888a75be 10438 memset (&CURR_SLOT, 0, sizeof (CURR_SLOT));
744b6414 10439 CURR_SLOT.user_template = -1;
542d6675
KH
10440 CURR_SLOT.idesc = ia64_find_opcode ("srlz.d");
10441 data_serialization ();
10442 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
10443 if (++md.num_slots_in_use >= NUM_SLOTS)
10444 emit_one_bundle ();
888a75be 10445 CURR_SLOT = oldslot;
800eeca4
JW
10446 }
10447 break;
10448 case IA64_DVS_IMPLIED:
10449 case IA64_DVS_IMPLIEDF:
10450 if (md.debug_dv)
542d6675 10451 fprintf (stderr, "Inserting stop\n");
800eeca4
JW
10452 insn_group_break (1, 0, 0);
10453 break;
10454 default:
10455 break;
10456 }
10457}
10458
10459/* Check the resources used by the given opcode against the current dependency
197865e8 10460 list.
800eeca4
JW
10461
10462 The check is run once for each execution path encountered. In this case,
10463 a unique execution path is the sequence of instructions following a code
10464 entry point, e.g. the following has three execution paths, one starting
10465 at L0, one at L1, and one at L2.
197865e8 10466
800eeca4
JW
10467 L0: nop
10468 L1: add
10469 L2: add
197865e8 10470 br.ret
800eeca4 10471*/
542d6675 10472
800eeca4
JW
10473static void
10474check_dependencies (idesc)
542d6675 10475 struct ia64_opcode *idesc;
800eeca4
JW
10476{
10477 const struct ia64_opcode_dependency *opdeps = idesc->dependencies;
10478 int path;
10479 int i;
10480
10481 /* Note that the number of marked resources may change within the
197865e8 10482 loop if in auto mode. */
800eeca4
JW
10483 i = 0;
10484 while (i < regdepslen)
10485 {
10486 struct rsrc *rs = &regdeps[i];
10487 const struct ia64_dependency *dep = rs->dependency;
10488 int chkind;
10489 int note;
10490 int start_over = 0;
10491
10492 if (dep->semantics == IA64_DVS_NONE
542d6675
KH
10493 || (chkind = depends_on (rs->depind, idesc)) == -1)
10494 {
10495 ++i;
10496 continue;
10497 }
10498
10499 note = NOTE (opdeps->chks[chkind]);
10500
10501 /* Check this resource against each execution path seen thus far. */
10502 for (path = 0; path <= md.path; path++)
10503 {
10504 int matchtype;
10505
10506 /* If the dependency wasn't on the path being checked, ignore it. */
10507 if (rs->path < path)
10508 continue;
10509
10510 /* If the QP for this insn implies a QP which has branched, don't
10511 bother checking. Ed. NOTE: I don't think this check is terribly
10512 useful; what's the point of generating code which will only be
10513 reached if its QP is zero?
10514 This code was specifically inserted to handle the following code,
10515 based on notes from Intel's DV checking code, where p1 implies p2.
10516
10517 mov r4 = 2
10518 (p2) br.cond L
10519 (p1) mov r4 = 7
10520 */
10521 if (CURR_SLOT.qp_regno != 0)
10522 {
10523 int skip = 0;
10524 int implies;
10525 for (implies = 0; implies < qp_implieslen; implies++)
10526 {
10527 if (qp_implies[implies].path >= path
10528 && qp_implies[implies].p1 == CURR_SLOT.qp_regno
10529 && qp_implies[implies].p2_branched)
10530 {
10531 skip = 1;
10532 break;
10533 }
10534 }
10535 if (skip)
10536 continue;
10537 }
10538
10539 if ((matchtype = resources_match (rs, idesc, note,
10540 CURR_SLOT.qp_regno, path)) != 0)
10541 {
10542 char msg[1024];
10543 char pathmsg[256] = "";
10544 char indexmsg[256] = "";
10545 int certain = (matchtype == 1 && CURR_SLOT.qp_regno == 0);
10546
10547 if (path != 0)
f9f21a03
L
10548 snprintf (pathmsg, sizeof (pathmsg),
10549 " when entry is at label '%s'",
542d6675 10550 md.entry_labels[path - 1]);
a66d2bb7 10551 if (matchtype == 1 && rs->index >= 0)
f9f21a03
L
10552 snprintf (indexmsg, sizeof (indexmsg),
10553 ", specific resource number is %d",
542d6675 10554 rs->index);
f9f21a03
L
10555 snprintf (msg, sizeof (msg),
10556 "Use of '%s' %s %s dependency '%s' (%s)%s%s",
542d6675
KH
10557 idesc->name,
10558 (certain ? "violates" : "may violate"),
10559 dv_mode[dep->mode], dep->name,
10560 dv_sem[dep->semantics],
10561 pathmsg, indexmsg);
10562
10563 if (md.explicit_mode)
10564 {
10565 as_warn ("%s", msg);
10566 if (path < md.path)
10567 as_warn (_("Only the first path encountering the conflict "
10568 "is reported"));
10569 as_warn_where (rs->file, rs->line,
10570 _("This is the location of the "
10571 "conflicting usage"));
10572 /* Don't bother checking other paths, to avoid duplicating
10573 the same warning */
10574 break;
10575 }
10576 else
10577 {
10578 if (md.debug_dv)
10579 fprintf (stderr, "%s @ %s:%d\n", msg, rs->file, rs->line);
10580
10581 remove_marked_resource (rs);
10582
10583 /* since the set of dependencies has changed, start over */
10584 /* FIXME -- since we're removing dvs as we go, we
10585 probably don't really need to start over... */
10586 start_over = 1;
10587 break;
10588 }
10589 }
10590 }
800eeca4 10591 if (start_over)
542d6675 10592 i = 0;
800eeca4 10593 else
542d6675 10594 ++i;
800eeca4
JW
10595 }
10596}
10597
542d6675
KH
10598/* Register new dependencies based on the given opcode. */
10599
800eeca4
JW
10600static void
10601mark_resources (idesc)
542d6675 10602 struct ia64_opcode *idesc;
800eeca4
JW
10603{
10604 int i;
10605 const struct ia64_opcode_dependency *opdeps = idesc->dependencies;
10606 int add_only_qp_reads = 0;
10607
10608 /* A conditional branch only uses its resources if it is taken; if it is
10609 taken, we stop following that path. The other branch types effectively
10610 *always* write their resources. If it's not taken, register only QP
197865e8 10611 reads. */
800eeca4
JW
10612 if (is_conditional_branch (idesc) || is_interruption_or_rfi (idesc))
10613 {
10614 add_only_qp_reads = 1;
10615 }
10616
10617 if (md.debug_dv)
10618 fprintf (stderr, "Registering '%s' resource usage\n", idesc->name);
10619
542d6675 10620 for (i = 0; i < opdeps->nregs; i++)
800eeca4
JW
10621 {
10622 const struct ia64_dependency *dep;
10623 struct rsrc specs[MAX_SPECS];
10624 int note;
10625 int path;
10626 int count;
197865e8 10627
800eeca4 10628 dep = ia64_find_dependency (opdeps->regs[i]);
542d6675 10629 note = NOTE (opdeps->regs[i]);
800eeca4
JW
10630
10631 if (add_only_qp_reads
542d6675
KH
10632 && !(dep->mode == IA64_DV_WAR
10633 && (dep->specifier == IA64_RS_PR
139368c9 10634 || dep->specifier == IA64_RS_PRr
542d6675
KH
10635 || dep->specifier == IA64_RS_PR63)))
10636 continue;
800eeca4
JW
10637
10638 count = specify_resource (dep, idesc, DV_REG, specs, note, md.path);
10639
800eeca4 10640 while (count-- > 0)
542d6675
KH
10641 {
10642 mark_resource (idesc, dep, &specs[count],
10643 DEP (opdeps->regs[i]), md.path);
10644 }
800eeca4
JW
10645
10646 /* The execution path may affect register values, which may in turn
542d6675 10647 affect which indirect-access resources are accessed. */
800eeca4 10648 switch (dep->specifier)
542d6675
KH
10649 {
10650 default:
10651 break;
10652 case IA64_RS_CPUID:
10653 case IA64_RS_DBR:
10654 case IA64_RS_IBR:
800eeca4 10655 case IA64_RS_MSR:
542d6675
KH
10656 case IA64_RS_PKR:
10657 case IA64_RS_PMC:
10658 case IA64_RS_PMD:
10659 case IA64_RS_RR:
10660 for (path = 0; path < md.path; path++)
10661 {
10662 count = specify_resource (dep, idesc, DV_REG, specs, note, path);
10663 while (count-- > 0)
10664 mark_resource (idesc, dep, &specs[count],
10665 DEP (opdeps->regs[i]), path);
10666 }
10667 break;
10668 }
10669 }
10670}
10671
10672/* Remove dependencies when they no longer apply. */
10673
800eeca4
JW
10674static void
10675update_dependencies (idesc)
542d6675 10676 struct ia64_opcode *idesc;
800eeca4
JW
10677{
10678 int i;
10679
10680 if (strcmp (idesc->name, "srlz.i") == 0)
10681 {
10682 instruction_serialization ();
10683 }
10684 else if (strcmp (idesc->name, "srlz.d") == 0)
10685 {
10686 data_serialization ();
10687 }
10688 else if (is_interruption_or_rfi (idesc)
542d6675 10689 || is_taken_branch (idesc))
800eeca4 10690 {
542d6675
KH
10691 /* Although technically the taken branch doesn't clear dependencies
10692 which require a srlz.[id], we don't follow the branch; the next
10693 instruction is assumed to start with a clean slate. */
800eeca4 10694 regdepslen = 0;
800eeca4
JW
10695 md.path = 0;
10696 }
10697 else if (is_conditional_branch (idesc)
542d6675 10698 && CURR_SLOT.qp_regno != 0)
800eeca4
JW
10699 {
10700 int is_call = strstr (idesc->name, ".call") != NULL;
10701
542d6675
KH
10702 for (i = 0; i < qp_implieslen; i++)
10703 {
10704 /* If the conditional branch's predicate is implied by the predicate
10705 in an existing dependency, remove that dependency. */
10706 if (qp_implies[i].p2 == CURR_SLOT.qp_regno)
10707 {
10708 int depind = 0;
10709 /* Note that this implied predicate takes a branch so that if
10710 a later insn generates a DV but its predicate implies this
10711 one, we can avoid the false DV warning. */
10712 qp_implies[i].p2_branched = 1;
10713 while (depind < regdepslen)
10714 {
10715 if (regdeps[depind].qp_regno == qp_implies[i].p1)
10716 {
10717 print_dependency ("Removing", depind);
10718 regdeps[depind] = regdeps[--regdepslen];
10719 }
10720 else
10721 ++depind;
10722 }
10723 }
10724 }
800eeca4 10725 /* Any marked resources which have this same predicate should be
542d6675
KH
10726 cleared, provided that the QP hasn't been modified between the
10727 marking instruction and the branch. */
800eeca4 10728 if (is_call)
542d6675
KH
10729 {
10730 insn_group_break (0, CURR_SLOT.qp_regno, 1);
10731 }
800eeca4 10732 else
542d6675
KH
10733 {
10734 i = 0;
10735 while (i < regdepslen)
10736 {
10737 if (regdeps[i].qp_regno == CURR_SLOT.qp_regno
10738 && regdeps[i].link_to_qp_branch
10739 && (regdeps[i].file != CURR_SLOT.src_file
10740 || regdeps[i].line != CURR_SLOT.src_line))
10741 {
10742 /* Treat like a taken branch */
10743 print_dependency ("Removing", i);
10744 regdeps[i] = regdeps[--regdepslen];
10745 }
10746 else
10747 ++i;
10748 }
10749 }
800eeca4
JW
10750 }
10751}
10752
10753/* Examine the current instruction for dependency violations. */
542d6675 10754
800eeca4
JW
10755static int
10756check_dv (idesc)
542d6675 10757 struct ia64_opcode *idesc;
800eeca4
JW
10758{
10759 if (md.debug_dv)
10760 {
197865e8 10761 fprintf (stderr, "Checking %s for violations (line %d, %d/%d)\n",
542d6675
KH
10762 idesc->name, CURR_SLOT.src_line,
10763 idesc->dependencies->nchks,
10764 idesc->dependencies->nregs);
800eeca4
JW
10765 }
10766
197865e8 10767 /* Look through the list of currently marked resources; if the current
800eeca4 10768 instruction has the dependency in its chks list which uses that resource,
542d6675 10769 check against the specific resources used. */
800eeca4
JW
10770 check_dependencies (idesc);
10771
542d6675
KH
10772 /* Look up the instruction's regdeps (RAW writes, WAW writes, and WAR reads),
10773 then add them to the list of marked resources. */
800eeca4
JW
10774 mark_resources (idesc);
10775
10776 /* There are several types of dependency semantics, and each has its own
197865e8
KH
10777 requirements for being cleared
10778
800eeca4
JW
10779 Instruction serialization (insns separated by interruption, rfi, or
10780 writer + srlz.i + reader, all in separate groups) clears DVS_INSTR.
10781
10782 Data serialization (instruction serialization, or writer + srlz.d +
10783 reader, where writer and srlz.d are in separate groups) clears
10784 DVS_DATA. (This also clears DVS_OTHER, but that is not guaranteed to
10785 always be the case).
10786
10787 Instruction group break (groups separated by stop, taken branch,
10788 interruption or rfi) clears DVS_IMPLIED and DVS_IMPLIEDF.
10789 */
10790 update_dependencies (idesc);
10791
10792 /* Sometimes, knowing a register value allows us to avoid giving a false DV
197865e8 10793 warning. Keep track of as many as possible that are useful. */
800eeca4
JW
10794 note_register_values (idesc);
10795
197865e8 10796 /* We don't need or want this anymore. */
800eeca4
JW
10797 md.mem_offset.hint = 0;
10798
10799 return 0;
10800}
10801
10802/* Translate one line of assembly. Pseudo ops and labels do not show
10803 here. */
10804void
10805md_assemble (str)
10806 char *str;
10807{
10808 char *saved_input_line_pointer, *mnemonic;
10809 const struct pseudo_opcode *pdesc;
10810 struct ia64_opcode *idesc;
10811 unsigned char qp_regno;
10812 unsigned int flags;
10813 int ch;
10814
10815 saved_input_line_pointer = input_line_pointer;
10816 input_line_pointer = str;
10817
542d6675 10818 /* extract the opcode (mnemonic): */
800eeca4
JW
10819
10820 mnemonic = input_line_pointer;
10821 ch = get_symbol_end ();
10822 pdesc = (struct pseudo_opcode *) hash_find (md.pseudo_hash, mnemonic);
10823 if (pdesc)
10824 {
10825 *input_line_pointer = ch;
10826 (*pdesc->handler) (pdesc->arg);
10827 goto done;
10828 }
10829
542d6675 10830 /* Find the instruction descriptor matching the arguments. */
800eeca4
JW
10831
10832 idesc = ia64_find_opcode (mnemonic);
10833 *input_line_pointer = ch;
10834 if (!idesc)
10835 {
10836 as_bad ("Unknown opcode `%s'", mnemonic);
10837 goto done;
10838 }
10839
10840 idesc = parse_operands (idesc);
10841 if (!idesc)
10842 goto done;
10843
542d6675 10844 /* Handle the dynamic ops we can handle now: */
800eeca4
JW
10845 if (idesc->type == IA64_TYPE_DYN)
10846 {
10847 if (strcmp (idesc->name, "add") == 0)
10848 {
10849 if (CURR_SLOT.opnd[2].X_op == O_register
10850 && CURR_SLOT.opnd[2].X_add_number < 4)
10851 mnemonic = "addl";
10852 else
10853 mnemonic = "adds";
3d56ab85 10854 ia64_free_opcode (idesc);
800eeca4 10855 idesc = ia64_find_opcode (mnemonic);
800eeca4
JW
10856 }
10857 else if (strcmp (idesc->name, "mov") == 0)
10858 {
10859 enum ia64_opnd opnd1, opnd2;
10860 int rop;
10861
10862 opnd1 = idesc->operands[0];
10863 opnd2 = idesc->operands[1];
10864 if (opnd1 == IA64_OPND_AR3)
10865 rop = 0;
10866 else if (opnd2 == IA64_OPND_AR3)
10867 rop = 1;
10868 else
10869 abort ();
652ca075
L
10870 if (CURR_SLOT.opnd[rop].X_op == O_register)
10871 {
10872 if (ar_is_only_in_integer_unit (CURR_SLOT.opnd[rop].X_add_number))
10873 mnemonic = "mov.i";
97762d08 10874 else if (ar_is_only_in_memory_unit (CURR_SLOT.opnd[rop].X_add_number))
652ca075 10875 mnemonic = "mov.m";
97762d08
JB
10876 else
10877 rop = -1;
652ca075 10878 }
800eeca4 10879 else
652ca075 10880 abort ();
97762d08
JB
10881 if (rop >= 0)
10882 {
10883 ia64_free_opcode (idesc);
10884 idesc = ia64_find_opcode (mnemonic);
10885 while (idesc != NULL
10886 && (idesc->operands[0] != opnd1
10887 || idesc->operands[1] != opnd2))
10888 idesc = get_next_opcode (idesc);
10889 }
800eeca4
JW
10890 }
10891 }
652ca075
L
10892 else if (strcmp (idesc->name, "mov.i") == 0
10893 || strcmp (idesc->name, "mov.m") == 0)
10894 {
10895 enum ia64_opnd opnd1, opnd2;
10896 int rop;
10897
10898 opnd1 = idesc->operands[0];
10899 opnd2 = idesc->operands[1];
10900 if (opnd1 == IA64_OPND_AR3)
10901 rop = 0;
10902 else if (opnd2 == IA64_OPND_AR3)
10903 rop = 1;
10904 else
10905 abort ();
10906 if (CURR_SLOT.opnd[rop].X_op == O_register)
10907 {
10908 char unit = 'a';
10909 if (ar_is_only_in_integer_unit (CURR_SLOT.opnd[rop].X_add_number))
10910 unit = 'i';
10911 else if (ar_is_only_in_memory_unit (CURR_SLOT.opnd[rop].X_add_number))
10912 unit = 'm';
10913 if (unit != 'a' && unit != idesc->name [4])
80b8152b 10914 as_bad ("AR %d can only be accessed by %c-unit",
652ca075
L
10915 (int) (CURR_SLOT.opnd[rop].X_add_number - REG_AR),
10916 TOUPPER (unit));
10917 }
10918 }
91d777ee
L
10919 else if (strcmp (idesc->name, "hint.b") == 0)
10920 {
10921 switch (md.hint_b)
10922 {
10923 case hint_b_ok:
10924 break;
10925 case hint_b_warning:
10926 as_warn ("hint.b may be treated as nop");
10927 break;
10928 case hint_b_error:
10929 as_bad ("hint.b shouldn't be used");
10930 break;
10931 }
10932 }
800eeca4
JW
10933
10934 qp_regno = 0;
10935 if (md.qp.X_op == O_register)
f1bcba5b
JW
10936 {
10937 qp_regno = md.qp.X_add_number - REG_P;
10938 md.qp.X_op = O_absent;
10939 }
800eeca4
JW
10940
10941 flags = idesc->flags;
10942
10943 if ((flags & IA64_OPCODE_FIRST) != 0)
9545c4ce
L
10944 {
10945 /* The alignment frag has to end with a stop bit only if the
10946 next instruction after the alignment directive has to be
10947 the first instruction in an instruction group. */
10948 if (align_frag)
10949 {
10950 while (align_frag->fr_type != rs_align_code)
10951 {
10952 align_frag = align_frag->fr_next;
bae25f19
L
10953 if (!align_frag)
10954 break;
9545c4ce 10955 }
bae25f19
L
10956 /* align_frag can be NULL if there are directives in
10957 between. */
10958 if (align_frag && align_frag->fr_next == frag_now)
9545c4ce
L
10959 align_frag->tc_frag_data = 1;
10960 }
10961
10962 insn_group_break (1, 0, 0);
10963 }
10964 align_frag = NULL;
800eeca4
JW
10965
10966 if ((flags & IA64_OPCODE_NO_PRED) != 0 && qp_regno != 0)
10967 {
10968 as_bad ("`%s' cannot be predicated", idesc->name);
10969 goto done;
10970 }
10971
542d6675 10972 /* Build the instruction. */
800eeca4
JW
10973 CURR_SLOT.qp_regno = qp_regno;
10974 CURR_SLOT.idesc = idesc;
10975 as_where (&CURR_SLOT.src_file, &CURR_SLOT.src_line);
4dc7ead9 10976 dwarf2_where (&CURR_SLOT.debug_line);
800eeca4 10977
ba825241 10978 /* Add unwind entries, if there are any. */
e0c9811a 10979 if (unwind.current_entry)
800eeca4 10980 {
e0c9811a
JW
10981 CURR_SLOT.unwind_record = unwind.current_entry;
10982 unwind.current_entry = NULL;
800eeca4 10983 }
ba825241
JB
10984 if (unwind.pending_saves)
10985 {
10986 if (unwind.pending_saves->next)
10987 {
10988 /* Attach the next pending save to the next slot so that its
10989 slot number will get set correctly. */
10990 add_unwind_entry (unwind.pending_saves->next, NOT_A_CHAR);
10991 unwind.pending_saves = &unwind.pending_saves->next->r.record.p;
10992 }
10993 else
10994 unwind.pending_saves = NULL;
10995 }
5656b6b8 10996 if (unwind.proc_pending.sym && S_IS_DEFINED (unwind.proc_pending.sym))
75e09913 10997 unwind.insn = 1;
800eeca4 10998
542d6675 10999 /* Check for dependency violations. */
800eeca4 11000 if (md.detect_dv)
542d6675 11001 check_dv (idesc);
800eeca4
JW
11002
11003 md.curr_slot = (md.curr_slot + 1) % NUM_SLOTS;
11004 if (++md.num_slots_in_use >= NUM_SLOTS)
11005 emit_one_bundle ();
11006
11007 if ((flags & IA64_OPCODE_LAST) != 0)
11008 insn_group_break (1, 0, 0);
11009
11010 md.last_text_seg = now_seg;
11011
11012 done:
11013 input_line_pointer = saved_input_line_pointer;
11014}
11015
11016/* Called when symbol NAME cannot be found in the symbol table.
11017 Should be used for dynamic valued symbols only. */
542d6675
KH
11018
11019symbolS *
800eeca4 11020md_undefined_symbol (name)
2434f565 11021 char *name ATTRIBUTE_UNUSED;
800eeca4
JW
11022{
11023 return 0;
11024}
11025
11026/* Called for any expression that can not be recognized. When the
11027 function is called, `input_line_pointer' will point to the start of
11028 the expression. */
542d6675 11029
800eeca4
JW
11030void
11031md_operand (e)
11032 expressionS *e;
11033{
800eeca4
JW
11034 switch (*input_line_pointer)
11035 {
800eeca4
JW
11036 case '[':
11037 ++input_line_pointer;
60d11e55 11038 expression_and_evaluate (e);
800eeca4
JW
11039 if (*input_line_pointer != ']')
11040 {
16a48f83 11041 as_bad ("Closing bracket missing");
800eeca4
JW
11042 goto err;
11043 }
11044 else
11045 {
6a2375c6
JB
11046 if (e->X_op != O_register
11047 || e->X_add_number < REG_GR
11048 || e->X_add_number > REG_GR + 127)
11049 {
11050 as_bad ("Index must be a general register");
11051 e->X_add_number = REG_GR;
11052 }
800eeca4
JW
11053
11054 ++input_line_pointer;
11055 e->X_op = O_index;
11056 }
11057 break;
11058
11059 default:
11060 break;
11061 }
11062 return;
11063
11064 err:
11065 ignore_rest_of_line ();
11066}
11067
11068/* Return 1 if it's OK to adjust a reloc by replacing the symbol with
11069 a section symbol plus some offset. For relocs involving @fptr(),
11070 directives we don't want such adjustments since we need to have the
11071 original symbol's name in the reloc. */
11072int
11073ia64_fix_adjustable (fix)
11074 fixS *fix;
11075{
11076 /* Prevent all adjustments to global symbols */
e97b3f28 11077 if (S_IS_EXTERNAL (fix->fx_addsy) || S_IS_WEAK (fix->fx_addsy))
800eeca4
JW
11078 return 0;
11079
11080 switch (fix->fx_r_type)
11081 {
11082 case BFD_RELOC_IA64_FPTR64I:
11083 case BFD_RELOC_IA64_FPTR32MSB:
11084 case BFD_RELOC_IA64_FPTR32LSB:
11085 case BFD_RELOC_IA64_FPTR64MSB:
11086 case BFD_RELOC_IA64_FPTR64LSB:
11087 case BFD_RELOC_IA64_LTOFF_FPTR22:
11088 case BFD_RELOC_IA64_LTOFF_FPTR64I:
11089 return 0;
11090 default:
11091 break;
11092 }
11093
11094 return 1;
11095}
11096
11097int
11098ia64_force_relocation (fix)
11099 fixS *fix;
11100{
11101 switch (fix->fx_r_type)
11102 {
11103 case BFD_RELOC_IA64_FPTR64I:
11104 case BFD_RELOC_IA64_FPTR32MSB:
11105 case BFD_RELOC_IA64_FPTR32LSB:
11106 case BFD_RELOC_IA64_FPTR64MSB:
11107 case BFD_RELOC_IA64_FPTR64LSB:
11108
11109 case BFD_RELOC_IA64_LTOFF22:
11110 case BFD_RELOC_IA64_LTOFF64I:
11111 case BFD_RELOC_IA64_LTOFF_FPTR22:
11112 case BFD_RELOC_IA64_LTOFF_FPTR64I:
11113 case BFD_RELOC_IA64_PLTOFF22:
11114 case BFD_RELOC_IA64_PLTOFF64I:
11115 case BFD_RELOC_IA64_PLTOFF64MSB:
11116 case BFD_RELOC_IA64_PLTOFF64LSB:
fa2c7eff
RH
11117
11118 case BFD_RELOC_IA64_LTOFF22X:
11119 case BFD_RELOC_IA64_LDXMOV:
800eeca4
JW
11120 return 1;
11121
11122 default:
a161fe53 11123 break;
800eeca4 11124 }
a161fe53 11125
ae6063d4 11126 return generic_force_reloc (fix);
800eeca4
JW
11127}
11128
11129/* Decide from what point a pc-relative relocation is relative to,
11130 relative to the pc-relative fixup. Er, relatively speaking. */
11131long
11132ia64_pcrel_from_section (fix, sec)
11133 fixS *fix;
11134 segT sec;
11135{
11136 unsigned long off = fix->fx_frag->fr_address + fix->fx_where;
197865e8 11137
800eeca4
JW
11138 if (bfd_get_section_flags (stdoutput, sec) & SEC_CODE)
11139 off &= ~0xfUL;
11140
11141 return off;
11142}
11143
6174d9c8
RH
11144
11145/* Used to emit section-relative relocs for the dwarf2 debug data. */
11146void
11147ia64_dwarf2_emit_offset (symbolS *symbol, unsigned int size)
11148{
11149 expressionS expr;
11150
11151 expr.X_op = O_pseudo_fixup;
11152 expr.X_op_symbol = pseudo_func[FUNC_SEC_RELATIVE].u.sym;
11153 expr.X_add_number = 0;
11154 expr.X_add_symbol = symbol;
11155 emit_expr (&expr, size);
11156}
11157
800eeca4
JW
11158/* This is called whenever some data item (not an instruction) needs a
11159 fixup. We pick the right reloc code depending on the byteorder
11160 currently in effect. */
11161void
11162ia64_cons_fix_new (f, where, nbytes, exp)
11163 fragS *f;
11164 int where;
11165 int nbytes;
11166 expressionS *exp;
11167{
11168 bfd_reloc_code_real_type code;
11169 fixS *fix;
11170
11171 switch (nbytes)
11172 {
11173 /* There are no reloc for 8 and 16 bit quantities, but we allow
11174 them here since they will work fine as long as the expression
11175 is fully defined at the end of the pass over the source file. */
11176 case 1: code = BFD_RELOC_8; break;
11177 case 2: code = BFD_RELOC_16; break;
11178 case 4:
11179 if (target_big_endian)
11180 code = BFD_RELOC_IA64_DIR32MSB;
11181 else
11182 code = BFD_RELOC_IA64_DIR32LSB;
11183 break;
11184
11185 case 8:
40449e9f 11186 /* In 32-bit mode, data8 could mean function descriptors too. */
5f44c186 11187 if (exp->X_op == O_pseudo_fixup
40449e9f
KH
11188 && exp->X_op_symbol
11189 && S_GET_VALUE (exp->X_op_symbol) == FUNC_IPLT_RELOC
11190 && !(md.flags & EF_IA_64_ABI64))
11191 {
11192 if (target_big_endian)
11193 code = BFD_RELOC_IA64_IPLTMSB;
11194 else
11195 code = BFD_RELOC_IA64_IPLTLSB;
11196 exp->X_op = O_symbol;
11197 break;
11198 }
11199 else
11200 {
11201 if (target_big_endian)
11202 code = BFD_RELOC_IA64_DIR64MSB;
11203 else
11204 code = BFD_RELOC_IA64_DIR64LSB;
11205 break;
11206 }
800eeca4 11207
3969b680
RH
11208 case 16:
11209 if (exp->X_op == O_pseudo_fixup
11210 && exp->X_op_symbol
11211 && S_GET_VALUE (exp->X_op_symbol) == FUNC_IPLT_RELOC)
11212 {
11213 if (target_big_endian)
11214 code = BFD_RELOC_IA64_IPLTMSB;
11215 else
11216 code = BFD_RELOC_IA64_IPLTLSB;
3969b680
RH
11217 exp->X_op = O_symbol;
11218 break;
11219 }
11220 /* FALLTHRU */
11221
800eeca4
JW
11222 default:
11223 as_bad ("Unsupported fixup size %d", nbytes);
11224 ignore_rest_of_line ();
11225 return;
11226 }
6174d9c8 11227
800eeca4
JW
11228 if (exp->X_op == O_pseudo_fixup)
11229 {
800eeca4
JW
11230 exp->X_op = O_symbol;
11231 code = ia64_gen_real_reloc_type (exp->X_op_symbol, code);
6174d9c8 11232 /* ??? If code unchanged, unsupported. */
800eeca4 11233 }
3969b680 11234
800eeca4
JW
11235 fix = fix_new_exp (f, where, nbytes, exp, 0, code);
11236 /* We need to store the byte order in effect in case we're going
11237 to fix an 8 or 16 bit relocation (for which there no real
55cf6793 11238 relocs available). See md_apply_fix(). */
800eeca4
JW
11239 fix->tc_fix_data.bigendian = target_big_endian;
11240}
11241
11242/* Return the actual relocation we wish to associate with the pseudo
11243 reloc described by SYM and R_TYPE. SYM should be one of the
197865e8 11244 symbols in the pseudo_func array, or NULL. */
800eeca4
JW
11245
11246static bfd_reloc_code_real_type
11247ia64_gen_real_reloc_type (sym, r_type)
11248 struct symbol *sym;
11249 bfd_reloc_code_real_type r_type;
11250{
11251 bfd_reloc_code_real_type new = 0;
0ca3e455 11252 const char *type = NULL, *suffix = "";
800eeca4
JW
11253
11254 if (sym == NULL)
11255 {
11256 return r_type;
11257 }
11258
11259 switch (S_GET_VALUE (sym))
11260 {
11261 case FUNC_FPTR_RELATIVE:
11262 switch (r_type)
11263 {
11264 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_FPTR64I; break;
11265 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_FPTR32MSB; break;
11266 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_FPTR32LSB; break;
11267 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_FPTR64MSB; break;
11268 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_FPTR64LSB; break;
0ca3e455 11269 default: type = "FPTR"; break;
800eeca4
JW
11270 }
11271 break;
11272
11273 case FUNC_GP_RELATIVE:
11274 switch (r_type)
11275 {
11276 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_GPREL22; break;
11277 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_GPREL64I; break;
11278 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_GPREL32MSB; break;
11279 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_GPREL32LSB; break;
11280 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_GPREL64MSB; break;
11281 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_GPREL64LSB; break;
0ca3e455 11282 default: type = "GPREL"; break;
800eeca4
JW
11283 }
11284 break;
11285
11286 case FUNC_LT_RELATIVE:
11287 switch (r_type)
11288 {
11289 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_LTOFF22; break;
11290 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_LTOFF64I; break;
0ca3e455 11291 default: type = "LTOFF"; break;
800eeca4
JW
11292 }
11293 break;
11294
fa2c7eff
RH
11295 case FUNC_LT_RELATIVE_X:
11296 switch (r_type)
11297 {
11298 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_LTOFF22X; break;
0ca3e455 11299 default: type = "LTOFF"; suffix = "X"; break;
fa2c7eff
RH
11300 }
11301 break;
11302
c67e42c9
RH
11303 case FUNC_PC_RELATIVE:
11304 switch (r_type)
11305 {
11306 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_PCREL22; break;
11307 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_PCREL64I; break;
11308 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_PCREL32MSB; break;
11309 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_PCREL32LSB; break;
11310 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_PCREL64MSB; break;
11311 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_PCREL64LSB; break;
0ca3e455 11312 default: type = "PCREL"; break;
c67e42c9
RH
11313 }
11314 break;
11315
800eeca4
JW
11316 case FUNC_PLT_RELATIVE:
11317 switch (r_type)
11318 {
11319 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_PLTOFF22; break;
11320 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_PLTOFF64I; break;
11321 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_PLTOFF64MSB;break;
11322 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_PLTOFF64LSB;break;
0ca3e455 11323 default: type = "PLTOFF"; break;
800eeca4
JW
11324 }
11325 break;
11326
11327 case FUNC_SEC_RELATIVE:
11328 switch (r_type)
11329 {
11330 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_SECREL32MSB;break;
11331 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_SECREL32LSB;break;
11332 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_SECREL64MSB;break;
11333 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_SECREL64LSB;break;
0ca3e455 11334 default: type = "SECREL"; break;
800eeca4
JW
11335 }
11336 break;
11337
11338 case FUNC_SEG_RELATIVE:
11339 switch (r_type)
11340 {
11341 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_SEGREL32MSB;break;
11342 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_SEGREL32LSB;break;
11343 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_SEGREL64MSB;break;
11344 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_SEGREL64LSB;break;
0ca3e455 11345 default: type = "SEGREL"; break;
800eeca4
JW
11346 }
11347 break;
11348
11349 case FUNC_LTV_RELATIVE:
11350 switch (r_type)
11351 {
11352 case BFD_RELOC_IA64_DIR32MSB: new = BFD_RELOC_IA64_LTV32MSB; break;
11353 case BFD_RELOC_IA64_DIR32LSB: new = BFD_RELOC_IA64_LTV32LSB; break;
11354 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_LTV64MSB; break;
11355 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_LTV64LSB; break;
0ca3e455 11356 default: type = "LTV"; break;
800eeca4
JW
11357 }
11358 break;
11359
11360 case FUNC_LT_FPTR_RELATIVE:
11361 switch (r_type)
11362 {
11363 case BFD_RELOC_IA64_IMM22:
11364 new = BFD_RELOC_IA64_LTOFF_FPTR22; break;
11365 case BFD_RELOC_IA64_IMM64:
11366 new = BFD_RELOC_IA64_LTOFF_FPTR64I; break;
0ca3e455
JB
11367 case BFD_RELOC_IA64_DIR32MSB:
11368 new = BFD_RELOC_IA64_LTOFF_FPTR32MSB; break;
11369 case BFD_RELOC_IA64_DIR32LSB:
11370 new = BFD_RELOC_IA64_LTOFF_FPTR32LSB; break;
11371 case BFD_RELOC_IA64_DIR64MSB:
11372 new = BFD_RELOC_IA64_LTOFF_FPTR64MSB; break;
11373 case BFD_RELOC_IA64_DIR64LSB:
11374 new = BFD_RELOC_IA64_LTOFF_FPTR64LSB; break;
800eeca4 11375 default:
0ca3e455 11376 type = "LTOFF_FPTR"; break;
800eeca4
JW
11377 }
11378 break;
3969b680 11379
13ae64f3
JJ
11380 case FUNC_TP_RELATIVE:
11381 switch (r_type)
11382 {
0ca3e455
JB
11383 case BFD_RELOC_IA64_IMM14: new = BFD_RELOC_IA64_TPREL14; break;
11384 case BFD_RELOC_IA64_IMM22: new = BFD_RELOC_IA64_TPREL22; break;
11385 case BFD_RELOC_IA64_IMM64: new = BFD_RELOC_IA64_TPREL64I; break;
11386 case BFD_RELOC_IA64_DIR64MSB: new = BFD_RELOC_IA64_TPREL64MSB; break;
11387 case BFD_RELOC_IA64_DIR64LSB: new = BFD_RELOC_IA64_TPREL64LSB; break;
11388 default: type = "TPREL"; break;
13ae64f3
JJ
11389 }
11390 break;
11391
11392 case FUNC_LT_TP_RELATIVE:
11393 switch (r_type)
11394 {
11395 case BFD_RELOC_IA64_IMM22:
11396 new = BFD_RELOC_IA64_LTOFF_TPREL22; break;
11397 default:
0ca3e455
JB
11398 type = "LTOFF_TPREL"; break;
11399 }
11400 break;
11401
11402 case FUNC_DTP_MODULE:
11403 switch (r_type)
11404 {
11405 case BFD_RELOC_IA64_DIR64MSB:
11406 new = BFD_RELOC_IA64_DTPMOD64MSB; break;
11407 case BFD_RELOC_IA64_DIR64LSB:
11408 new = BFD_RELOC_IA64_DTPMOD64LSB; break;
11409 default:
11410 type = "DTPMOD"; break;
13ae64f3
JJ
11411 }
11412 break;
11413
11414 case FUNC_LT_DTP_MODULE:
11415 switch (r_type)
11416 {
11417 case BFD_RELOC_IA64_IMM22:
11418 new = BFD_RELOC_IA64_LTOFF_DTPMOD22; break;
11419 default:
0ca3e455 11420 type = "LTOFF_DTPMOD"; break;
13ae64f3
JJ
11421 }
11422 break;
11423
11424 case FUNC_DTP_RELATIVE:
11425 switch (r_type)
11426 {
0ca3e455
JB
11427 case BFD_RELOC_IA64_DIR32MSB:
11428 new = BFD_RELOC_IA64_DTPREL32MSB; break;
11429 case BFD_RELOC_IA64_DIR32LSB:
11430 new = BFD_RELOC_IA64_DTPREL32LSB; break;
6174d9c8
RH
11431 case BFD_RELOC_IA64_DIR64MSB:
11432 new = BFD_RELOC_IA64_DTPREL64MSB; break;
11433 case BFD_RELOC_IA64_DIR64LSB:
11434 new = BFD_RELOC_IA64_DTPREL64LSB; break;
13ae64f3
JJ
11435 case BFD_RELOC_IA64_IMM14:
11436 new = BFD_RELOC_IA64_DTPREL14; break;
11437 case BFD_RELOC_IA64_IMM22:
11438 new = BFD_RELOC_IA64_DTPREL22; break;
11439 case BFD_RELOC_IA64_IMM64:
11440 new = BFD_RELOC_IA64_DTPREL64I; break;
11441 default:
0ca3e455 11442 type = "DTPREL"; break;
13ae64f3
JJ
11443 }
11444 break;
11445
11446 case FUNC_LT_DTP_RELATIVE:
11447 switch (r_type)
11448 {
11449 case BFD_RELOC_IA64_IMM22:
11450 new = BFD_RELOC_IA64_LTOFF_DTPREL22; break;
11451 default:
0ca3e455 11452 type = "LTOFF_DTPREL"; break;
13ae64f3
JJ
11453 }
11454 break;
11455
40449e9f 11456 case FUNC_IPLT_RELOC:
0ca3e455
JB
11457 switch (r_type)
11458 {
11459 case BFD_RELOC_IA64_IPLTMSB: return r_type;
11460 case BFD_RELOC_IA64_IPLTLSB: return r_type;
11461 default: type = "IPLT"; break;
11462 }
40449e9f 11463 break;
1cd8ff38 11464
800eeca4
JW
11465 default:
11466 abort ();
11467 }
6174d9c8 11468
800eeca4
JW
11469 if (new)
11470 return new;
11471 else
0ca3e455
JB
11472 {
11473 int width;
11474
11475 if (!type)
11476 abort ();
11477 switch (r_type)
11478 {
11479 case BFD_RELOC_IA64_DIR32MSB: width = 32; suffix = "MSB"; break;
11480 case BFD_RELOC_IA64_DIR32LSB: width = 32; suffix = "LSB"; break;
11481 case BFD_RELOC_IA64_DIR64MSB: width = 64; suffix = "MSB"; break;
11482 case BFD_RELOC_IA64_DIR64LSB: width = 64; suffix = "LSB"; break;
30ad6cb9 11483 case BFD_RELOC_UNUSED: width = 13; break;
0ca3e455
JB
11484 case BFD_RELOC_IA64_IMM14: width = 14; break;
11485 case BFD_RELOC_IA64_IMM22: width = 22; break;
11486 case BFD_RELOC_IA64_IMM64: width = 64; suffix = "I"; break;
11487 default: abort ();
11488 }
11489
11490 /* This should be an error, but since previously there wasn't any
11491 diagnostic here, dont't make it fail because of this for now. */
11492 as_warn ("Cannot express %s%d%s relocation", type, width, suffix);
11493 return r_type;
11494 }
800eeca4
JW
11495}
11496
11497/* Here is where generate the appropriate reloc for pseudo relocation
11498 functions. */
11499void
11500ia64_validate_fix (fix)
11501 fixS *fix;
11502{
11503 switch (fix->fx_r_type)
11504 {
11505 case BFD_RELOC_IA64_FPTR64I:
11506 case BFD_RELOC_IA64_FPTR32MSB:
11507 case BFD_RELOC_IA64_FPTR64LSB:
11508 case BFD_RELOC_IA64_LTOFF_FPTR22:
11509 case BFD_RELOC_IA64_LTOFF_FPTR64I:
11510 if (fix->fx_offset != 0)
11511 as_bad_where (fix->fx_file, fix->fx_line,
11512 "No addend allowed in @fptr() relocation");
11513 break;
11514 default:
11515 break;
11516 }
800eeca4
JW
11517}
11518
11519static void
11520fix_insn (fix, odesc, value)
11521 fixS *fix;
11522 const struct ia64_operand *odesc;
11523 valueT value;
11524{
11525 bfd_vma insn[3], t0, t1, control_bits;
11526 const char *err;
11527 char *fixpos;
11528 long slot;
11529
11530 slot = fix->fx_where & 0x3;
11531 fixpos = fix->fx_frag->fr_literal + (fix->fx_where - slot);
11532
c67e42c9 11533 /* Bundles are always in little-endian byte order */
800eeca4
JW
11534 t0 = bfd_getl64 (fixpos);
11535 t1 = bfd_getl64 (fixpos + 8);
11536 control_bits = t0 & 0x1f;
11537 insn[0] = (t0 >> 5) & 0x1ffffffffffLL;
11538 insn[1] = ((t0 >> 46) & 0x3ffff) | ((t1 & 0x7fffff) << 18);
11539 insn[2] = (t1 >> 23) & 0x1ffffffffffLL;
11540
c67e42c9
RH
11541 err = NULL;
11542 if (odesc - elf64_ia64_operands == IA64_OPND_IMMU64)
800eeca4 11543 {
c67e42c9
RH
11544 insn[1] = (value >> 22) & 0x1ffffffffffLL;
11545 insn[2] |= (((value & 0x7f) << 13)
11546 | (((value >> 7) & 0x1ff) << 27)
11547 | (((value >> 16) & 0x1f) << 22)
11548 | (((value >> 21) & 0x1) << 21)
11549 | (((value >> 63) & 0x1) << 36));
800eeca4 11550 }
c67e42c9
RH
11551 else if (odesc - elf64_ia64_operands == IA64_OPND_IMMU62)
11552 {
11553 if (value & ~0x3fffffffffffffffULL)
11554 err = "integer operand out of range";
11555 insn[1] = (value >> 21) & 0x1ffffffffffLL;
11556 insn[2] |= (((value & 0xfffff) << 6) | (((value >> 20) & 0x1) << 36));
11557 }
11558 else if (odesc - elf64_ia64_operands == IA64_OPND_TGT64)
11559 {
11560 value >>= 4;
11561 insn[1] = ((value >> 20) & 0x7fffffffffLL) << 2;
11562 insn[2] |= ((((value >> 59) & 0x1) << 36)
11563 | (((value >> 0) & 0xfffff) << 13));
11564 }
11565 else
11566 err = (*odesc->insert) (odesc, value, insn + slot);
11567
11568 if (err)
11569 as_bad_where (fix->fx_file, fix->fx_line, err);
800eeca4
JW
11570
11571 t0 = control_bits | (insn[0] << 5) | (insn[1] << 46);
11572 t1 = ((insn[1] >> 18) & 0x7fffff) | (insn[2] << 23);
44f5c83a
JW
11573 number_to_chars_littleendian (fixpos + 0, t0, 8);
11574 number_to_chars_littleendian (fixpos + 8, t1, 8);
800eeca4
JW
11575}
11576
11577/* Attempt to simplify or even eliminate a fixup. The return value is
11578 ignored; perhaps it was once meaningful, but now it is historical.
11579 To indicate that a fixup has been eliminated, set FIXP->FX_DONE.
11580
11581 If fixp->fx_addsy is non-NULL, we'll have to generate a reloc entry
197865e8 11582 (if possible). */
94f592af
NC
11583
11584void
55cf6793 11585md_apply_fix (fix, valP, seg)
800eeca4 11586 fixS *fix;
40449e9f 11587 valueT *valP;
2434f565 11588 segT seg ATTRIBUTE_UNUSED;
800eeca4
JW
11589{
11590 char *fixpos;
40449e9f 11591 valueT value = *valP;
800eeca4
JW
11592
11593 fixpos = fix->fx_frag->fr_literal + fix->fx_where;
11594
11595 if (fix->fx_pcrel)
11596 {
7b347e43
JB
11597 switch (fix->fx_r_type)
11598 {
11599 case BFD_RELOC_IA64_PCREL21B: break;
11600 case BFD_RELOC_IA64_PCREL21BI: break;
11601 case BFD_RELOC_IA64_PCREL21F: break;
11602 case BFD_RELOC_IA64_PCREL21M: break;
11603 case BFD_RELOC_IA64_PCREL60B: break;
11604 case BFD_RELOC_IA64_PCREL22: break;
11605 case BFD_RELOC_IA64_PCREL64I: break;
11606 case BFD_RELOC_IA64_PCREL32MSB: break;
11607 case BFD_RELOC_IA64_PCREL32LSB: break;
11608 case BFD_RELOC_IA64_PCREL64MSB: break;
11609 case BFD_RELOC_IA64_PCREL64LSB: break;
11610 default:
11611 fix->fx_r_type = ia64_gen_real_reloc_type (pseudo_func[FUNC_PC_RELATIVE].u.sym,
11612 fix->fx_r_type);
11613 break;
11614 }
800eeca4
JW
11615 }
11616 if (fix->fx_addsy)
11617 {
00f7efb6 11618 switch (fix->fx_r_type)
800eeca4 11619 {
00f7efb6 11620 case BFD_RELOC_UNUSED:
fa1cb89c
JW
11621 /* This must be a TAG13 or TAG13b operand. There are no external
11622 relocs defined for them, so we must give an error. */
800eeca4
JW
11623 as_bad_where (fix->fx_file, fix->fx_line,
11624 "%s must have a constant value",
11625 elf64_ia64_operands[fix->tc_fix_data.opnd].desc);
fa1cb89c 11626 fix->fx_done = 1;
94f592af 11627 return;
00f7efb6
JJ
11628
11629 case BFD_RELOC_IA64_TPREL14:
11630 case BFD_RELOC_IA64_TPREL22:
11631 case BFD_RELOC_IA64_TPREL64I:
11632 case BFD_RELOC_IA64_LTOFF_TPREL22:
11633 case BFD_RELOC_IA64_LTOFF_DTPMOD22:
11634 case BFD_RELOC_IA64_DTPREL14:
11635 case BFD_RELOC_IA64_DTPREL22:
11636 case BFD_RELOC_IA64_DTPREL64I:
11637 case BFD_RELOC_IA64_LTOFF_DTPREL22:
11638 S_SET_THREAD_LOCAL (fix->fx_addsy);
11639 break;
7925dd68
JJ
11640
11641 default:
11642 break;
800eeca4 11643 }
800eeca4
JW
11644 }
11645 else if (fix->tc_fix_data.opnd == IA64_OPND_NIL)
11646 {
11647 if (fix->tc_fix_data.bigendian)
11648 number_to_chars_bigendian (fixpos, value, fix->fx_size);
11649 else
11650 number_to_chars_littleendian (fixpos, value, fix->fx_size);
11651 fix->fx_done = 1;
800eeca4
JW
11652 }
11653 else
11654 {
11655 fix_insn (fix, elf64_ia64_operands + fix->tc_fix_data.opnd, value);
11656 fix->fx_done = 1;
800eeca4 11657 }
800eeca4
JW
11658}
11659
11660/* Generate the BFD reloc to be stuck in the object file from the
11661 fixup used internally in the assembler. */
542d6675
KH
11662
11663arelent *
800eeca4 11664tc_gen_reloc (sec, fixp)
2434f565 11665 asection *sec ATTRIBUTE_UNUSED;
800eeca4
JW
11666 fixS *fixp;
11667{
11668 arelent *reloc;
11669
11670 reloc = xmalloc (sizeof (*reloc));
11671 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
11672 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
11673 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
11674 reloc->addend = fixp->fx_offset;
11675 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
11676
11677 if (!reloc->howto)
11678 {
11679 as_bad_where (fixp->fx_file, fixp->fx_line,
11680 "Cannot represent %s relocation in object file",
11681 bfd_get_reloc_code_name (fixp->fx_r_type));
11682 }
11683 return reloc;
11684}
11685
11686/* Turn a string in input_line_pointer into a floating point constant
bc0d738a
NC
11687 of type TYPE, and store the appropriate bytes in *LIT. The number
11688 of LITTLENUMS emitted is stored in *SIZE. An error message is
800eeca4
JW
11689 returned, or NULL on OK. */
11690
11691#define MAX_LITTLENUMS 5
11692
542d6675 11693char *
800eeca4
JW
11694md_atof (type, lit, size)
11695 int type;
11696 char *lit;
11697 int *size;
11698{
11699 LITTLENUM_TYPE words[MAX_LITTLENUMS];
800eeca4
JW
11700 char *t;
11701 int prec;
11702
11703 switch (type)
11704 {
11705 /* IEEE floats */
11706 case 'f':
11707 case 'F':
11708 case 's':
11709 case 'S':
11710 prec = 2;
11711 break;
11712
11713 case 'd':
11714 case 'D':
11715 case 'r':
11716 case 'R':
11717 prec = 4;
11718 break;
11719
11720 case 'x':
11721 case 'X':
11722 case 'p':
11723 case 'P':
11724 prec = 5;
11725 break;
11726
11727 default:
11728 *size = 0;
11729 return "Bad call to MD_ATOF()";
11730 }
11731 t = atof_ieee (input_line_pointer, type, words);
11732 if (t)
11733 input_line_pointer = t;
800eeca4 11734
10a98291
L
11735 (*ia64_float_to_chars) (lit, words, prec);
11736
165a7f90
L
11737 if (type == 'X')
11738 {
11739 /* It is 10 byte floating point with 6 byte padding. */
10a98291 11740 memset (&lit [10], 0, 6);
165a7f90
L
11741 *size = 8 * sizeof (LITTLENUM_TYPE);
11742 }
10a98291
L
11743 else
11744 *size = prec * sizeof (LITTLENUM_TYPE);
11745
800eeca4
JW
11746 return 0;
11747}
11748
800eeca4
JW
11749/* Handle ia64 specific semantics of the align directive. */
11750
0a9ef439 11751void
800eeca4 11752ia64_md_do_align (n, fill, len, max)
91a2ae2a
RH
11753 int n ATTRIBUTE_UNUSED;
11754 const char *fill ATTRIBUTE_UNUSED;
2434f565 11755 int len ATTRIBUTE_UNUSED;
91a2ae2a 11756 int max ATTRIBUTE_UNUSED;
800eeca4 11757{
0a9ef439 11758 if (subseg_text_p (now_seg))
800eeca4 11759 ia64_flush_insns ();
0a9ef439 11760}
800eeca4 11761
0a9ef439
RH
11762/* This is called from HANDLE_ALIGN in write.c. Fill in the contents
11763 of an rs_align_code fragment. */
800eeca4 11764
0a9ef439
RH
11765void
11766ia64_handle_align (fragp)
11767 fragS *fragp;
11768{
0a9ef439
RH
11769 int bytes;
11770 char *p;
9545c4ce 11771 const unsigned char *nop;
0a9ef439
RH
11772
11773 if (fragp->fr_type != rs_align_code)
11774 return;
11775
9545c4ce
L
11776 /* Check if this frag has to end with a stop bit. */
11777 nop = fragp->tc_frag_data ? le_nop_stop : le_nop;
11778
0a9ef439
RH
11779 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
11780 p = fragp->fr_literal + fragp->fr_fix;
11781
d9201763
L
11782 /* If no paddings are needed, we check if we need a stop bit. */
11783 if (!bytes && fragp->tc_frag_data)
11784 {
11785 if (fragp->fr_fix < 16)
bae25f19
L
11786#if 1
11787 /* FIXME: It won't work with
11788 .align 16
11789 alloc r32=ar.pfs,1,2,4,0
11790 */
11791 ;
11792#else
d9201763
L
11793 as_bad_where (fragp->fr_file, fragp->fr_line,
11794 _("Can't add stop bit to mark end of instruction group"));
bae25f19 11795#endif
d9201763
L
11796 else
11797 /* Bundles are always in little-endian byte order. Make sure
11798 the previous bundle has the stop bit. */
11799 *(p - 16) |= 1;
11800 }
11801
0a9ef439
RH
11802 /* Make sure we are on a 16-byte boundary, in case someone has been
11803 putting data into a text section. */
11804 if (bytes & 15)
11805 {
11806 int fix = bytes & 15;
11807 memset (p, 0, fix);
11808 p += fix;
11809 bytes -= fix;
11810 fragp->fr_fix += fix;
800eeca4
JW
11811 }
11812
012a452b 11813 /* Instruction bundles are always little-endian. */
9545c4ce 11814 memcpy (p, nop, 16);
0a9ef439 11815 fragp->fr_var = 16;
800eeca4 11816}
10a98291
L
11817
11818static void
11819ia64_float_to_chars_bigendian (char *lit, LITTLENUM_TYPE *words,
11820 int prec)
11821{
11822 while (prec--)
11823 {
11824 number_to_chars_bigendian (lit, (long) (*words++),
11825 sizeof (LITTLENUM_TYPE));
11826 lit += sizeof (LITTLENUM_TYPE);
11827 }
11828}
11829
11830static void
11831ia64_float_to_chars_littleendian (char *lit, LITTLENUM_TYPE *words,
11832 int prec)
11833{
11834 while (prec--)
11835 {
11836 number_to_chars_littleendian (lit, (long) (words[prec]),
11837 sizeof (LITTLENUM_TYPE));
11838 lit += sizeof (LITTLENUM_TYPE);
11839 }
11840}
11841
11842void
11843ia64_elf_section_change_hook (void)
11844{
38ce5b11
L
11845 if (elf_section_type (now_seg) == SHT_IA_64_UNWIND
11846 && elf_linked_to_section (now_seg) == NULL)
11847 elf_linked_to_section (now_seg) = text_section;
10a98291
L
11848 dot_byteorder (-1);
11849}
a645d1eb
L
11850
11851/* Check if a label should be made global. */
11852void
11853ia64_check_label (symbolS *label)
11854{
11855 if (*input_line_pointer == ':')
11856 {
11857 S_SET_EXTERNAL (label);
11858 input_line_pointer++;
11859 }
11860}
35f5df7f
L
11861
11862/* Used to remember where .alias and .secalias directives are seen. We
11863 will rename symbol and section names when we are about to output
11864 the relocatable file. */
11865struct alias
11866{
11867 char *file; /* The file where the directive is seen. */
11868 unsigned int line; /* The line number the directive is at. */
708587a4 11869 const char *name; /* The original name of the symbol. */
35f5df7f
L
11870};
11871
11872/* Called for .alias and .secalias directives. If SECTION is 1, it is
11873 .secalias. Otherwise, it is .alias. */
11874static void
11875dot_alias (int section)
11876{
11877 char *name, *alias;
11878 char delim;
11879 char *end_name;
11880 int len;
11881 const char *error_string;
11882 struct alias *h;
11883 const char *a;
11884 struct hash_control *ahash, *nhash;
11885 const char *kind;
11886
11887 name = input_line_pointer;
11888 delim = get_symbol_end ();
11889 end_name = input_line_pointer;
11890 *end_name = delim;
11891
11892 if (name == end_name)
11893 {
11894 as_bad (_("expected symbol name"));
e4e8248d 11895 ignore_rest_of_line ();
35f5df7f
L
11896 return;
11897 }
11898
11899 SKIP_WHITESPACE ();
11900
11901 if (*input_line_pointer != ',')
11902 {
11903 *end_name = 0;
11904 as_bad (_("expected comma after \"%s\""), name);
11905 *end_name = delim;
11906 ignore_rest_of_line ();
11907 return;
11908 }
11909
11910 input_line_pointer++;
11911 *end_name = 0;
20b36a95 11912 ia64_canonicalize_symbol_name (name);
35f5df7f
L
11913
11914 /* We call demand_copy_C_string to check if alias string is valid.
11915 There should be a closing `"' and no `\0' in the string. */
11916 alias = demand_copy_C_string (&len);
11917 if (alias == NULL)
11918 {
11919 ignore_rest_of_line ();
11920 return;
11921 }
11922
11923 /* Make a copy of name string. */
11924 len = strlen (name) + 1;
11925 obstack_grow (&notes, name, len);
11926 name = obstack_finish (&notes);
11927
11928 if (section)
11929 {
11930 kind = "section";
11931 ahash = secalias_hash;
11932 nhash = secalias_name_hash;
11933 }
11934 else
11935 {
11936 kind = "symbol";
11937 ahash = alias_hash;
11938 nhash = alias_name_hash;
11939 }
11940
11941 /* Check if alias has been used before. */
11942 h = (struct alias *) hash_find (ahash, alias);
11943 if (h)
11944 {
11945 if (strcmp (h->name, name))
11946 as_bad (_("`%s' is already the alias of %s `%s'"),
11947 alias, kind, h->name);
11948 goto out;
11949 }
11950
11951 /* Check if name already has an alias. */
11952 a = (const char *) hash_find (nhash, name);
11953 if (a)
11954 {
11955 if (strcmp (a, alias))
11956 as_bad (_("%s `%s' already has an alias `%s'"), kind, name, a);
11957 goto out;
11958 }
11959
11960 h = (struct alias *) xmalloc (sizeof (struct alias));
11961 as_where (&h->file, &h->line);
11962 h->name = name;
11963
11964 error_string = hash_jam (ahash, alias, (PTR) h);
11965 if (error_string)
11966 {
11967 as_fatal (_("inserting \"%s\" into %s alias hash table failed: %s"),
11968 alias, kind, error_string);
11969 goto out;
11970 }
11971
11972 error_string = hash_jam (nhash, name, (PTR) alias);
11973 if (error_string)
11974 {
11975 as_fatal (_("inserting \"%s\" into %s name hash table failed: %s"),
11976 alias, kind, error_string);
11977out:
11978 obstack_free (&notes, name);
11979 obstack_free (&notes, alias);
11980 }
11981
11982 demand_empty_rest_of_line ();
11983}
11984
11985/* It renames the original symbol name to its alias. */
11986static void
11987do_alias (const char *alias, PTR value)
11988{
11989 struct alias *h = (struct alias *) value;
11990 symbolS *sym = symbol_find (h->name);
11991
11992 if (sym == NULL)
11993 as_warn_where (h->file, h->line,
11994 _("symbol `%s' aliased to `%s' is not used"),
11995 h->name, alias);
11996 else
11997 S_SET_NAME (sym, (char *) alias);
11998}
11999
12000/* Called from write_object_file. */
12001void
12002ia64_adjust_symtab (void)
12003{
12004 hash_traverse (alias_hash, do_alias);
12005}
12006
12007/* It renames the original section name to its alias. */
12008static void
12009do_secalias (const char *alias, PTR value)
12010{
12011 struct alias *h = (struct alias *) value;
12012 segT sec = bfd_get_section_by_name (stdoutput, h->name);
12013
12014 if (sec == NULL)
12015 as_warn_where (h->file, h->line,
12016 _("section `%s' aliased to `%s' is not used"),
12017 h->name, alias);
12018 else
12019 sec->name = alias;
12020}
12021
12022/* Called from write_object_file. */
12023void
12024ia64_frob_file (void)
12025{
12026 hash_traverse (secalias_hash, do_secalias);
12027}
This page took 1.009287 seconds and 4 git commands to generate.