* configure.in: Rewrite check for GNU regex and the
[deliverable/binutils-gdb.git] / gas / config / tc-mips.c
CommitLineData
252b5132 1/* tc-mips.c -- assemble code for a MIPS chip.
98d3f06f 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002
82efde3a 3 Free Software Foundation, Inc.
252b5132
RH
4 Contributed by the OSF and Ralph Campbell.
5 Written by Keith Knowles and Ralph Campbell, working independently.
6 Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus
7 Support.
8
9 This file is part of GAS.
10
11 GAS is free software; you can redistribute it and/or modify
12 it under the terms of the GNU General Public License as published by
13 the Free Software Foundation; either version 2, or (at your option)
14 any later version.
15
16 GAS is distributed in the hope that it will be useful,
17 but WITHOUT ANY WARRANTY; without even the implied warranty of
18 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 GNU General Public License for more details.
20
21 You should have received a copy of the GNU General Public License
22 along with GAS; see the file COPYING. If not, write to the Free
23 Software Foundation, 59 Temple Place - Suite 330, Boston, MA
24 02111-1307, USA. */
25
26#include "as.h"
27#include "config.h"
28#include "subsegs.h"
3882b010 29#include "safe-ctype.h"
252b5132
RH
30
31#ifdef USE_STDARG
32#include <stdarg.h>
33#endif
34#ifdef USE_VARARGS
35#include <varargs.h>
36#endif
37
38#include "opcode/mips.h"
39#include "itbl-ops.h"
c5dd6aab 40#include "dwarf2dbg.h"
252b5132
RH
41
42#ifdef DEBUG
43#define DBG(x) printf x
44#else
45#define DBG(x)
46#endif
47
48#ifdef OBJ_MAYBE_ELF
49/* Clean up namespace so we can include obj-elf.h too. */
50static int mips_output_flavor PARAMS ((void));
51static int mips_output_flavor () { return OUTPUT_FLAVOR; }
52#undef OBJ_PROCESS_STAB
53#undef OUTPUT_FLAVOR
54#undef S_GET_ALIGN
55#undef S_GET_SIZE
56#undef S_SET_ALIGN
57#undef S_SET_SIZE
252b5132
RH
58#undef obj_frob_file
59#undef obj_frob_file_after_relocs
60#undef obj_frob_symbol
61#undef obj_pop_insert
62#undef obj_sec_sym_ok_for_reloc
63#undef OBJ_COPY_SYMBOL_ATTRIBUTES
64
65#include "obj-elf.h"
66/* Fix any of them that we actually care about. */
67#undef OUTPUT_FLAVOR
68#define OUTPUT_FLAVOR mips_output_flavor()
69#endif
70
71#if defined (OBJ_ELF)
72#include "elf/mips.h"
73#endif
74
75#ifndef ECOFF_DEBUGGING
76#define NO_ECOFF_DEBUGGING
77#define ECOFF_DEBUGGING 0
78#endif
79
ecb4347a
DJ
80int mips_flag_mdebug = -1;
81
252b5132
RH
82#include "ecoff.h"
83
84#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
85static char *mips_regmask_frag;
86#endif
87
85b51719 88#define ZERO 0
252b5132
RH
89#define AT 1
90#define TREG 24
91#define PIC_CALL_REG 25
92#define KT0 26
93#define KT1 27
94#define GP 28
95#define SP 29
96#define FP 30
97#define RA 31
98
99#define ILLEGAL_REG (32)
100
101/* Allow override of standard little-endian ECOFF format. */
102
103#ifndef ECOFF_LITTLE_FORMAT
104#define ECOFF_LITTLE_FORMAT "ecoff-littlemips"
105#endif
106
107extern int target_big_endian;
108
252b5132
RH
109/* The name of the readonly data section. */
110#define RDATA_SECTION_NAME (OUTPUT_FLAVOR == bfd_target_aout_flavour \
111 ? ".data" \
112 : OUTPUT_FLAVOR == bfd_target_ecoff_flavour \
113 ? ".rdata" \
056350c6
NC
114 : OUTPUT_FLAVOR == bfd_target_coff_flavour \
115 ? ".rdata" \
252b5132
RH
116 : OUTPUT_FLAVOR == bfd_target_elf_flavour \
117 ? ".rodata" \
118 : (abort (), ""))
119
a325df1d
TS
120/* The ABI to use. */
121enum mips_abi_level
122{
123 NO_ABI = 0,
124 O32_ABI,
125 O64_ABI,
126 N32_ABI,
127 N64_ABI,
128 EABI_ABI
129};
130
131/* MIPS ABI we are using for this output file. */
316f5878 132static enum mips_abi_level mips_abi = NO_ABI;
a325df1d 133
252b5132
RH
134/* This is the set of options which may be modified by the .set
135 pseudo-op. We use a struct so that .set push and .set pop are more
136 reliable. */
137
e972090a
NC
138struct mips_set_options
139{
252b5132
RH
140 /* MIPS ISA (Instruction Set Architecture) level. This is set to -1
141 if it has not been initialized. Changed by `.set mipsN', and the
142 -mipsN command line option, and the default CPU. */
143 int isa;
1f25f5d3
CD
144 /* Enabled Application Specific Extensions (ASEs). These are set to -1
145 if they have not been initialized. Changed by `.set <asename>', by
146 command line options, and based on the default architecture. */
147 int ase_mips3d;
deec1734 148 int ase_mdmx;
252b5132
RH
149 /* Whether we are assembling for the mips16 processor. 0 if we are
150 not, 1 if we are, and -1 if the value has not been initialized.
151 Changed by `.set mips16' and `.set nomips16', and the -mips16 and
152 -nomips16 command line options, and the default CPU. */
153 int mips16;
154 /* Non-zero if we should not reorder instructions. Changed by `.set
155 reorder' and `.set noreorder'. */
156 int noreorder;
157 /* Non-zero if we should not permit the $at ($1) register to be used
158 in instructions. Changed by `.set at' and `.set noat'. */
159 int noat;
160 /* Non-zero if we should warn when a macro instruction expands into
161 more than one machine instruction. Changed by `.set nomacro' and
162 `.set macro'. */
163 int warn_about_macros;
164 /* Non-zero if we should not move instructions. Changed by `.set
165 move', `.set volatile', `.set nomove', and `.set novolatile'. */
166 int nomove;
167 /* Non-zero if we should not optimize branches by moving the target
168 of the branch into the delay slot. Actually, we don't perform
169 this optimization anyhow. Changed by `.set bopt' and `.set
170 nobopt'. */
171 int nobopt;
172 /* Non-zero if we should not autoextend mips16 instructions.
173 Changed by `.set autoextend' and `.set noautoextend'. */
174 int noautoextend;
a325df1d
TS
175 /* Restrict general purpose registers and floating point registers
176 to 32 bit. This is initially determined when -mgp32 or -mfp32
177 is passed but can changed if the assembler code uses .set mipsN. */
178 int gp32;
179 int fp32;
252b5132
RH
180};
181
a325df1d 182/* True if -mgp32 was passed. */
a8e8e863 183static int file_mips_gp32 = -1;
a325df1d
TS
184
185/* True if -mfp32 was passed. */
a8e8e863 186static int file_mips_fp32 = -1;
a325df1d 187
252b5132 188/* This is the struct we use to hold the current set of options. Note
a4672219 189 that we must set the isa field to ISA_UNKNOWN and the ASE fields to
e7af610e 190 -1 to indicate that they have not been initialized. */
252b5132 191
e972090a
NC
192static struct mips_set_options mips_opts =
193{
316f5878 194 ISA_UNKNOWN, -1, -1, -1, 0, 0, 0, 0, 0, 0, 0, 0
e7af610e 195};
252b5132
RH
196
197/* These variables are filled in with the masks of registers used.
198 The object format code reads them and puts them in the appropriate
199 place. */
200unsigned long mips_gprmask;
201unsigned long mips_cprmask[4];
202
203/* MIPS ISA we are using for this output file. */
e7af610e 204static int file_mips_isa = ISA_UNKNOWN;
252b5132 205
a4672219
TS
206/* True if -mips16 was passed or implied by arguments passed on the
207 command line (e.g., by -march). */
208static int file_ase_mips16;
209
1f25f5d3
CD
210/* True if -mips3d was passed or implied by arguments passed on the
211 command line (e.g., by -march). */
212static int file_ase_mips3d;
213
deec1734
CD
214/* True if -mdmx was passed or implied by arguments passed on the
215 command line (e.g., by -march). */
216static int file_ase_mdmx;
217
ec68c924
EC
218/* The argument of the -march= flag. The architecture we are assembling. */
219static int mips_arch = CPU_UNKNOWN;
316f5878
RS
220static const char *mips_arch_string;
221static const struct mips_cpu_info *mips_arch_info;
ec68c924
EC
222
223/* The argument of the -mtune= flag. The architecture for which we
224 are optimizing. */
225static int mips_tune = CPU_UNKNOWN;
316f5878
RS
226static const char *mips_tune_string;
227static const struct mips_cpu_info *mips_tune_info;
ec68c924 228
316f5878 229/* True when generating 32-bit code for a 64-bit processor. */
252b5132
RH
230static int mips_32bitmode = 0;
231
9ce8a5dd
GRK
232/* Some ISA's have delay slots for instructions which read or write
233 from a coprocessor (eg. mips1-mips3); some don't (eg mips4).
bdaaa2e1 234 Return true if instructions marked INSN_LOAD_COPROC_DELAY,
9ce8a5dd
GRK
235 INSN_COPROC_MOVE_DELAY, or INSN_WRITE_COND_CODE actually have a
236 delay slot in this ISA. The uses of this macro assume that any
237 ISA that has delay slots for one of these, has them for all. They
238 also assume that ISAs which don't have delays for these insns, don't
bdaaa2e1 239 have delays for the INSN_LOAD_MEMORY_DELAY instructions either. */
9ce8a5dd 240#define ISA_HAS_COPROC_DELAYS(ISA) ( \
e7af610e
NC
241 (ISA) == ISA_MIPS1 \
242 || (ISA) == ISA_MIPS2 \
243 || (ISA) == ISA_MIPS3 \
9ce8a5dd
GRK
244 )
245
316f5878
RS
246/* True if the given ABI requires 32-bit registers. */
247#define ABI_NEEDS_32BIT_REGS(ABI) ((ABI) == O32_ABI)
248
249/* Likewise 64-bit registers. */
250#define ABI_NEEDS_64BIT_REGS(ABI) \
251 ((ABI) == N32_ABI \
252 || (ABI) == N64_ABI \
253 || (ABI) == O64_ABI)
254
bdaaa2e1 255/* Return true if ISA supports 64 bit gp register instructions. */
9ce8a5dd 256#define ISA_HAS_64BIT_REGS(ISA) ( \
e7af610e
NC
257 (ISA) == ISA_MIPS3 \
258 || (ISA) == ISA_MIPS4 \
84ea6cf2 259 || (ISA) == ISA_MIPS5 \
d1cf510e 260 || (ISA) == ISA_MIPS64 \
9ce8a5dd
GRK
261 )
262
af7ee8bf
CD
263/* Return true if ISA supports 64-bit right rotate (dror et al.)
264 instructions. */
265#define ISA_HAS_DROR(ISA) ( \
266 0 \
267 )
268
269/* Return true if ISA supports 32-bit right rotate (ror et al.)
270 instructions. */
271#define ISA_HAS_ROR(ISA) ( \
272 (ISA) == ISA_MIPS32R2 \
273 )
274
e013f690 275#define HAVE_32BIT_GPRS \
316f5878 276 (mips_opts.gp32 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
ca4e0257 277
e013f690 278#define HAVE_32BIT_FPRS \
316f5878 279 (mips_opts.fp32 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
ca4e0257
RS
280
281#define HAVE_64BIT_GPRS (! HAVE_32BIT_GPRS)
282#define HAVE_64BIT_FPRS (! HAVE_32BIT_FPRS)
283
316f5878 284#define HAVE_NEWABI (mips_abi == N32_ABI || mips_abi == N64_ABI)
e013f690 285
316f5878 286#define HAVE_64BIT_OBJECTS (mips_abi == N64_ABI)
e013f690
TS
287
288/* We can only have 64bit addresses if the object file format
289 supports it. */
afdbd6d0
CD
290#define HAVE_32BIT_ADDRESSES \
291 (HAVE_32BIT_GPRS \
292 || ((bfd_arch_bits_per_address (stdoutput) == 32 \
293 || ! HAVE_64BIT_OBJECTS) \
294 && mips_pic != EMBEDDED_PIC))
e013f690
TS
295
296#define HAVE_64BIT_ADDRESSES (! HAVE_32BIT_ADDRESSES)
ca4e0257 297
a4672219 298/* Return true if the given CPU supports the MIPS16 ASE. */
3396de36
TS
299#define CPU_HAS_MIPS16(cpu) \
300 (strncmp (TARGET_CPU, "mips16", sizeof ("mips16") - 1) == 0 \
301 || strncmp (TARGET_CANONICAL, "mips-lsi-elf", sizeof ("mips-lsi-elf") - 1) == 0)
a4672219 302
1f25f5d3
CD
303/* Return true if the given CPU supports the MIPS3D ASE. */
304#define CPU_HAS_MIPS3D(cpu) ((cpu) == CPU_SB1 \
305 )
306
deec1734 307/* Return true if the given CPU supports the MDMX ASE. */
b34976b6 308#define CPU_HAS_MDMX(cpu) (FALSE \
deec1734
CD
309 )
310
60b63b72
RS
311/* True if CPU has a dror instruction. */
312#define CPU_HAS_DROR(CPU) ((CPU) == CPU_VR5400 || (CPU) == CPU_VR5500)
313
314/* True if CPU has a ror instruction. */
315#define CPU_HAS_ROR(CPU) CPU_HAS_DROR (CPU)
316
bdaaa2e1 317/* Whether the processor uses hardware interlocks to protect
252b5132 318 reads from the HI and LO registers, and thus does not
ec68c924 319 require nops to be inserted. */
252b5132 320
ec68c924 321#define hilo_interlocks (mips_arch == CPU_R4010 \
60b63b72 322 || mips_arch == CPU_VR5500 \
0a758a12 323 || mips_arch == CPU_SB1 \
252b5132
RH
324 )
325
326/* Whether the processor uses hardware interlocks to protect reads
327 from the GPRs, and thus does not require nops to be inserted. */
328#define gpr_interlocks \
e7af610e 329 (mips_opts.isa != ISA_MIPS1 \
60b63b72
RS
330 || mips_arch == CPU_VR5400 \
331 || mips_arch == CPU_VR5500 \
ec68c924 332 || mips_arch == CPU_R3900)
252b5132
RH
333
334/* As with other "interlocks" this is used by hardware that has FP
335 (co-processor) interlocks. */
bdaaa2e1 336/* Itbl support may require additional care here. */
ec68c924 337#define cop_interlocks (mips_arch == CPU_R4300 \
60b63b72
RS
338 || mips_arch == CPU_VR5400 \
339 || mips_arch == CPU_VR5500 \
0a758a12 340 || mips_arch == CPU_SB1 \
252b5132
RH
341 )
342
6b76fefe
CM
343/* Is this a mfhi or mflo instruction? */
344#define MF_HILO_INSN(PINFO) \
345 ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO))
346
252b5132
RH
347/* MIPS PIC level. */
348
a161fe53 349enum mips_pic_level mips_pic;
252b5132 350
39c0a331
L
351/* Warn about all NOPS that the assembler generates. */
352static int warn_nops = 0;
353
c9914766 354/* 1 if we should generate 32 bit offsets from the $gp register in
252b5132 355 SVR4_PIC mode. Currently has no meaning in other modes. */
c9914766 356static int mips_big_got = 0;
252b5132
RH
357
358/* 1 if trap instructions should used for overflow rather than break
359 instructions. */
c9914766 360static int mips_trap = 0;
252b5132 361
119d663a 362/* 1 if double width floating point constants should not be constructed
b6ff326e 363 by assembling two single width halves into two single width floating
119d663a
NC
364 point registers which just happen to alias the double width destination
365 register. On some architectures this aliasing can be disabled by a bit
d547a75e 366 in the status register, and the setting of this bit cannot be determined
119d663a
NC
367 automatically at assemble time. */
368static int mips_disable_float_construction;
369
252b5132
RH
370/* Non-zero if any .set noreorder directives were used. */
371
372static int mips_any_noreorder;
373
6b76fefe
CM
374/* Non-zero if nops should be inserted when the register referenced in
375 an mfhi/mflo instruction is read in the next two instructions. */
376static int mips_7000_hilo_fix;
377
252b5132 378/* The size of the small data section. */
156c2f8b 379static unsigned int g_switch_value = 8;
252b5132
RH
380/* Whether the -G option was used. */
381static int g_switch_seen = 0;
382
383#define N_RMASK 0xc4
384#define N_VFP 0xd4
385
386/* If we can determine in advance that GP optimization won't be
387 possible, we can skip the relaxation stuff that tries to produce
388 GP-relative references. This makes delay slot optimization work
389 better.
390
391 This function can only provide a guess, but it seems to work for
fba2b7f9
GK
392 gcc output. It needs to guess right for gcc, otherwise gcc
393 will put what it thinks is a GP-relative instruction in a branch
394 delay slot.
252b5132
RH
395
396 I don't know if a fix is needed for the SVR4_PIC mode. I've only
397 fixed it for the non-PIC mode. KR 95/04/07 */
398static int nopic_need_relax PARAMS ((symbolS *, int));
399
400/* handle of the OPCODE hash table */
401static struct hash_control *op_hash = NULL;
402
403/* The opcode hash table we use for the mips16. */
404static struct hash_control *mips16_op_hash = NULL;
405
406/* This array holds the chars that always start a comment. If the
407 pre-processor is disabled, these aren't very useful */
408const char comment_chars[] = "#";
409
410/* This array holds the chars that only start a comment at the beginning of
411 a line. If the line seems to have the form '# 123 filename'
412 .line and .file directives will appear in the pre-processed output */
413/* Note that input_file.c hand checks for '#' at the beginning of the
414 first line of the input file. This is because the compiler outputs
bdaaa2e1 415 #NO_APP at the beginning of its output. */
252b5132
RH
416/* Also note that C style comments are always supported. */
417const char line_comment_chars[] = "#";
418
bdaaa2e1 419/* This array holds machine specific line separator characters. */
63a0b638 420const char line_separator_chars[] = ";";
252b5132
RH
421
422/* Chars that can be used to separate mant from exp in floating point nums */
423const char EXP_CHARS[] = "eE";
424
425/* Chars that mean this number is a floating point constant */
426/* As in 0f12.456 */
427/* or 0d1.2345e12 */
428const char FLT_CHARS[] = "rRsSfFdDxXpP";
429
430/* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
431 changed in read.c . Ideally it shouldn't have to know about it at all,
432 but nothing is ideal around here.
433 */
434
435static char *insn_error;
436
437static int auto_align = 1;
438
439/* When outputting SVR4 PIC code, the assembler needs to know the
440 offset in the stack frame from which to restore the $gp register.
441 This is set by the .cprestore pseudo-op, and saved in this
442 variable. */
443static offsetT mips_cprestore_offset = -1;
444
6478892d
TS
445/* Similiar for NewABI PIC code, where $gp is callee-saved. NewABI has some
446 more optimizations, it can use a register value instead of a memory-saved
956cd1d6 447 offset and even an other register than $gp as global pointer. */
6478892d
TS
448static offsetT mips_cpreturn_offset = -1;
449static int mips_cpreturn_register = -1;
450static int mips_gp_register = GP;
def2e0dd 451static int mips_gprel_offset = 0;
6478892d 452
7a621144
DJ
453/* Whether mips_cprestore_offset has been set in the current function
454 (or whether it has already been warned about, if not). */
455static int mips_cprestore_valid = 0;
456
252b5132
RH
457/* This is the register which holds the stack frame, as set by the
458 .frame pseudo-op. This is needed to implement .cprestore. */
459static int mips_frame_reg = SP;
460
7a621144
DJ
461/* Whether mips_frame_reg has been set in the current function
462 (or whether it has already been warned about, if not). */
463static int mips_frame_reg_valid = 0;
464
252b5132
RH
465/* To output NOP instructions correctly, we need to keep information
466 about the previous two instructions. */
467
468/* Whether we are optimizing. The default value of 2 means to remove
469 unneeded NOPs and swap branch instructions when possible. A value
470 of 1 means to not swap branches. A value of 0 means to always
471 insert NOPs. */
472static int mips_optimize = 2;
473
474/* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is
475 equivalent to seeing no -g option at all. */
476static int mips_debug = 0;
477
478/* The previous instruction. */
479static struct mips_cl_insn prev_insn;
480
481/* The instruction before prev_insn. */
482static struct mips_cl_insn prev_prev_insn;
483
484/* If we don't want information for prev_insn or prev_prev_insn, we
485 point the insn_mo field at this dummy integer. */
43841e91 486static const struct mips_opcode dummy_opcode = { NULL, NULL, 0, 0, 0, 0 };
252b5132
RH
487
488/* Non-zero if prev_insn is valid. */
489static int prev_insn_valid;
490
491/* The frag for the previous instruction. */
492static struct frag *prev_insn_frag;
493
494/* The offset into prev_insn_frag for the previous instruction. */
495static long prev_insn_where;
496
497/* The reloc type for the previous instruction, if any. */
f6688943 498static bfd_reloc_code_real_type prev_insn_reloc_type[3];
252b5132
RH
499
500/* The reloc for the previous instruction, if any. */
f6688943 501static fixS *prev_insn_fixp[3];
252b5132
RH
502
503/* Non-zero if the previous instruction was in a delay slot. */
504static int prev_insn_is_delay_slot;
505
506/* Non-zero if the previous instruction was in a .set noreorder. */
507static int prev_insn_unreordered;
508
509/* Non-zero if the previous instruction uses an extend opcode (if
510 mips16). */
511static int prev_insn_extended;
512
513/* Non-zero if the previous previous instruction was in a .set
514 noreorder. */
515static int prev_prev_insn_unreordered;
516
517/* If this is set, it points to a frag holding nop instructions which
518 were inserted before the start of a noreorder section. If those
519 nops turn out to be unnecessary, the size of the frag can be
520 decreased. */
521static fragS *prev_nop_frag;
522
523/* The number of nop instructions we created in prev_nop_frag. */
524static int prev_nop_frag_holds;
525
526/* The number of nop instructions that we know we need in
bdaaa2e1 527 prev_nop_frag. */
252b5132
RH
528static int prev_nop_frag_required;
529
530/* The number of instructions we've seen since prev_nop_frag. */
531static int prev_nop_frag_since;
532
533/* For ECOFF and ELF, relocations against symbols are done in two
534 parts, with a HI relocation and a LO relocation. Each relocation
535 has only 16 bits of space to store an addend. This means that in
536 order for the linker to handle carries correctly, it must be able
537 to locate both the HI and the LO relocation. This means that the
538 relocations must appear in order in the relocation table.
539
540 In order to implement this, we keep track of each unmatched HI
541 relocation. We then sort them so that they immediately precede the
bdaaa2e1 542 corresponding LO relocation. */
252b5132 543
e972090a
NC
544struct mips_hi_fixup
545{
252b5132
RH
546 /* Next HI fixup. */
547 struct mips_hi_fixup *next;
548 /* This fixup. */
549 fixS *fixp;
550 /* The section this fixup is in. */
551 segT seg;
552};
553
554/* The list of unmatched HI relocs. */
555
556static struct mips_hi_fixup *mips_hi_fixup_list;
557
558/* Map normal MIPS register numbers to mips16 register numbers. */
559
560#define X ILLEGAL_REG
e972090a
NC
561static const int mips32_to_16_reg_map[] =
562{
252b5132
RH
563 X, X, 2, 3, 4, 5, 6, 7,
564 X, X, X, X, X, X, X, X,
565 0, 1, X, X, X, X, X, X,
566 X, X, X, X, X, X, X, X
567};
568#undef X
569
570/* Map mips16 register numbers to normal MIPS register numbers. */
571
e972090a
NC
572static const unsigned int mips16_to_32_reg_map[] =
573{
252b5132
RH
574 16, 17, 2, 3, 4, 5, 6, 7
575};
60b63b72
RS
576
577static int mips_fix_4122_bugs;
4a6a3df4
AO
578
579/* We don't relax branches by default, since this causes us to expand
580 `la .l2 - .l1' if there's a branch between .l1 and .l2, because we
581 fail to compute the offset before expanding the macro to the most
582 efficient expansion. */
583
584static int mips_relax_branch;
252b5132
RH
585\f
586/* Since the MIPS does not have multiple forms of PC relative
587 instructions, we do not have to do relaxing as is done on other
588 platforms. However, we do have to handle GP relative addressing
589 correctly, which turns out to be a similar problem.
590
591 Every macro that refers to a symbol can occur in (at least) two
592 forms, one with GP relative addressing and one without. For
593 example, loading a global variable into a register generally uses
594 a macro instruction like this:
595 lw $4,i
596 If i can be addressed off the GP register (this is true if it is in
597 the .sbss or .sdata section, or if it is known to be smaller than
598 the -G argument) this will generate the following instruction:
599 lw $4,i($gp)
600 This instruction will use a GPREL reloc. If i can not be addressed
601 off the GP register, the following instruction sequence will be used:
602 lui $at,i
603 lw $4,i($at)
604 In this case the first instruction will have a HI16 reloc, and the
605 second reloc will have a LO16 reloc. Both relocs will be against
606 the symbol i.
607
608 The issue here is that we may not know whether i is GP addressable
609 until after we see the instruction that uses it. Therefore, we
610 want to be able to choose the final instruction sequence only at
611 the end of the assembly. This is similar to the way other
612 platforms choose the size of a PC relative instruction only at the
613 end of assembly.
614
615 When generating position independent code we do not use GP
616 addressing in quite the same way, but the issue still arises as
617 external symbols and local symbols must be handled differently.
618
619 We handle these issues by actually generating both possible
620 instruction sequences. The longer one is put in a frag_var with
621 type rs_machine_dependent. We encode what to do with the frag in
622 the subtype field. We encode (1) the number of existing bytes to
623 replace, (2) the number of new bytes to use, (3) the offset from
624 the start of the existing bytes to the first reloc we must generate
625 (that is, the offset is applied from the start of the existing
626 bytes after they are replaced by the new bytes, if any), (4) the
627 offset from the start of the existing bytes to the second reloc,
628 (5) whether a third reloc is needed (the third reloc is always four
629 bytes after the second reloc), and (6) whether to warn if this
630 variant is used (this is sometimes needed if .set nomacro or .set
631 noat is in effect). All these numbers are reasonably small.
632
633 Generating two instruction sequences must be handled carefully to
634 ensure that delay slots are handled correctly. Fortunately, there
635 are a limited number of cases. When the second instruction
636 sequence is generated, append_insn is directed to maintain the
637 existing delay slot information, so it continues to apply to any
638 code after the second instruction sequence. This means that the
639 second instruction sequence must not impose any requirements not
640 required by the first instruction sequence.
641
642 These variant frags are then handled in functions called by the
643 machine independent code. md_estimate_size_before_relax returns
644 the final size of the frag. md_convert_frag sets up the final form
645 of the frag. tc_gen_reloc adjust the first reloc and adds a second
646 one if needed. */
647#define RELAX_ENCODE(old, new, reloc1, reloc2, reloc3, warn) \
648 ((relax_substateT) \
649 (((old) << 23) \
650 | ((new) << 16) \
651 | (((reloc1) + 64) << 9) \
652 | (((reloc2) + 64) << 2) \
653 | ((reloc3) ? (1 << 1) : 0) \
654 | ((warn) ? 1 : 0)))
655#define RELAX_OLD(i) (((i) >> 23) & 0x7f)
656#define RELAX_NEW(i) (((i) >> 16) & 0x7f)
9a41af64
TS
657#define RELAX_RELOC1(i) ((valueT) (((i) >> 9) & 0x7f) - 64)
658#define RELAX_RELOC2(i) ((valueT) (((i) >> 2) & 0x7f) - 64)
252b5132
RH
659#define RELAX_RELOC3(i) (((i) >> 1) & 1)
660#define RELAX_WARN(i) ((i) & 1)
661
4a6a3df4
AO
662/* Branch without likely bit. If label is out of range, we turn:
663
664 beq reg1, reg2, label
665 delay slot
666
667 into
668
669 bne reg1, reg2, 0f
670 nop
671 j label
672 0: delay slot
673
674 with the following opcode replacements:
675
676 beq <-> bne
677 blez <-> bgtz
678 bltz <-> bgez
679 bc1f <-> bc1t
680
681 bltzal <-> bgezal (with jal label instead of j label)
682
683 Even though keeping the delay slot instruction in the delay slot of
684 the branch would be more efficient, it would be very tricky to do
685 correctly, because we'd have to introduce a variable frag *after*
686 the delay slot instruction, and expand that instead. Let's do it
687 the easy way for now, even if the branch-not-taken case now costs
688 one additional instruction. Out-of-range branches are not supposed
689 to be common, anyway.
690
691 Branch likely. If label is out of range, we turn:
692
693 beql reg1, reg2, label
694 delay slot (annulled if branch not taken)
695
696 into
697
698 beql reg1, reg2, 1f
699 nop
700 beql $0, $0, 2f
701 nop
702 1: j[al] label
703 delay slot (executed only if branch taken)
704 2:
705
706 It would be possible to generate a shorter sequence by losing the
707 likely bit, generating something like:
b34976b6 708
4a6a3df4
AO
709 bne reg1, reg2, 0f
710 nop
711 j[al] label
712 delay slot (executed only if branch taken)
713 0:
714
715 beql -> bne
716 bnel -> beq
717 blezl -> bgtz
718 bgtzl -> blez
719 bltzl -> bgez
720 bgezl -> bltz
721 bc1fl -> bc1t
722 bc1tl -> bc1f
723
724 bltzall -> bgezal (with jal label instead of j label)
725 bgezall -> bltzal (ditto)
726
727
728 but it's not clear that it would actually improve performance. */
af6ae2ad 729#define RELAX_BRANCH_ENCODE(uncond, likely, link, toofar) \
4a6a3df4
AO
730 ((relax_substateT) \
731 (0xc0000000 \
732 | ((toofar) ? 1 : 0) \
733 | ((link) ? 2 : 0) \
734 | ((likely) ? 4 : 0) \
af6ae2ad 735 | ((uncond) ? 8 : 0)))
4a6a3df4 736#define RELAX_BRANCH_P(i) (((i) & 0xf0000000) == 0xc0000000)
4a6a3df4
AO
737#define RELAX_BRANCH_UNCOND(i) (((i) & 8) != 0)
738#define RELAX_BRANCH_LIKELY(i) (((i) & 4) != 0)
739#define RELAX_BRANCH_LINK(i) (((i) & 2) != 0)
740#define RELAX_BRANCH_TOOFAR(i) (((i) & 1))
741
252b5132
RH
742/* For mips16 code, we use an entirely different form of relaxation.
743 mips16 supports two versions of most instructions which take
744 immediate values: a small one which takes some small value, and a
745 larger one which takes a 16 bit value. Since branches also follow
746 this pattern, relaxing these values is required.
747
748 We can assemble both mips16 and normal MIPS code in a single
749 object. Therefore, we need to support this type of relaxation at
750 the same time that we support the relaxation described above. We
751 use the high bit of the subtype field to distinguish these cases.
752
753 The information we store for this type of relaxation is the
754 argument code found in the opcode file for this relocation, whether
755 the user explicitly requested a small or extended form, and whether
756 the relocation is in a jump or jal delay slot. That tells us the
757 size of the value, and how it should be stored. We also store
758 whether the fragment is considered to be extended or not. We also
759 store whether this is known to be a branch to a different section,
760 whether we have tried to relax this frag yet, and whether we have
761 ever extended a PC relative fragment because of a shift count. */
762#define RELAX_MIPS16_ENCODE(type, small, ext, dslot, jal_dslot) \
763 (0x80000000 \
764 | ((type) & 0xff) \
765 | ((small) ? 0x100 : 0) \
766 | ((ext) ? 0x200 : 0) \
767 | ((dslot) ? 0x400 : 0) \
768 | ((jal_dslot) ? 0x800 : 0))
4a6a3df4 769#define RELAX_MIPS16_P(i) (((i) & 0xc0000000) == 0x80000000)
252b5132
RH
770#define RELAX_MIPS16_TYPE(i) ((i) & 0xff)
771#define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x100) != 0)
772#define RELAX_MIPS16_USER_EXT(i) (((i) & 0x200) != 0)
773#define RELAX_MIPS16_DSLOT(i) (((i) & 0x400) != 0)
774#define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x800) != 0)
775#define RELAX_MIPS16_EXTENDED(i) (((i) & 0x1000) != 0)
776#define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x1000)
777#define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) &~ 0x1000)
778#define RELAX_MIPS16_LONG_BRANCH(i) (((i) & 0x2000) != 0)
779#define RELAX_MIPS16_MARK_LONG_BRANCH(i) ((i) | 0x2000)
780#define RELAX_MIPS16_CLEAR_LONG_BRANCH(i) ((i) &~ 0x2000)
885add95
CD
781
782/* Is the given value a sign-extended 32-bit value? */
783#define IS_SEXT_32BIT_NUM(x) \
784 (((x) &~ (offsetT) 0x7fffffff) == 0 \
785 || (((x) &~ (offsetT) 0x7fffffff) == ~ (offsetT) 0x7fffffff))
786
787/* Is the given value a sign-extended 16-bit value? */
788#define IS_SEXT_16BIT_NUM(x) \
789 (((x) &~ (offsetT) 0x7fff) == 0 \
790 || (((x) &~ (offsetT) 0x7fff) == ~ (offsetT) 0x7fff))
791
252b5132
RH
792\f
793/* Prototypes for static functions. */
794
795#ifdef __STDC__
796#define internalError() \
797 as_fatal (_("internal Error, line %d, %s"), __LINE__, __FILE__)
798#else
799#define internalError() as_fatal (_("MIPS internal Error"));
800#endif
801
802enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG };
803
b34976b6
AM
804static int insn_uses_reg
805 PARAMS ((struct mips_cl_insn *ip, unsigned int reg,
806 enum mips_regclass class));
807static int reg_needs_delay
808 PARAMS ((unsigned int));
809static void mips16_mark_labels
810 PARAMS ((void));
811static void append_insn
812 PARAMS ((char *place, struct mips_cl_insn * ip, expressionS * p,
813 bfd_reloc_code_real_type *r, bfd_boolean));
814static void mips_no_prev_insn
815 PARAMS ((int));
816static void mips_emit_delays
817 PARAMS ((bfd_boolean));
252b5132 818#ifdef USE_STDARG
b34976b6
AM
819static void macro_build
820 PARAMS ((char *place, int *counter, expressionS * ep, const char *name,
821 const char *fmt, ...));
252b5132
RH
822#else
823static void macro_build ();
824#endif
b34976b6
AM
825static void mips16_macro_build
826 PARAMS ((char *, int *, expressionS *, const char *, const char *, va_list));
827static void macro_build_jalr
828 PARAMS ((int, expressionS *));
829static void macro_build_lui
830 PARAMS ((char *place, int *counter, expressionS * ep, int regnum));
831static void macro_build_ldst_constoffset
832 PARAMS ((char *place, int *counter, expressionS * ep, const char *op,
833 int valreg, int breg));
834static void set_at
835 PARAMS ((int *counter, int reg, int unsignedp));
836static void check_absolute_expr
837 PARAMS ((struct mips_cl_insn * ip, expressionS *));
838static void load_register
839 PARAMS ((int *, int, expressionS *, int));
840static void load_address
841 PARAMS ((int *, int, expressionS *, int *));
842static void move_register
843 PARAMS ((int *, int, int));
844static void macro
845 PARAMS ((struct mips_cl_insn * ip));
846static void mips16_macro
847 PARAMS ((struct mips_cl_insn * ip));
252b5132 848#ifdef LOSING_COMPILER
b34976b6
AM
849static void macro2
850 PARAMS ((struct mips_cl_insn * ip));
252b5132 851#endif
b34976b6
AM
852static void mips_ip
853 PARAMS ((char *str, struct mips_cl_insn * ip));
854static void mips16_ip
855 PARAMS ((char *str, struct mips_cl_insn * ip));
856static void mips16_immed
857 PARAMS ((char *, unsigned int, int, offsetT, bfd_boolean, bfd_boolean,
858 bfd_boolean, unsigned long *, bfd_boolean *, unsigned short *));
859static int my_getPercentOp
860 PARAMS ((char **, unsigned int *, int *));
861static int my_getSmallParser
862 PARAMS ((char **, unsigned int *, int *));
863static int my_getSmallExpression
864 PARAMS ((expressionS *, char *));
865static void my_getExpression
866 PARAMS ((expressionS *, char *));
ae948b86 867#ifdef OBJ_ELF
b34976b6
AM
868static int support_64bit_objects
869 PARAMS((void));
ae948b86 870#endif
b34976b6
AM
871static void mips_set_option_string
872 PARAMS ((const char **, const char *));
873static symbolS *get_symbol
874 PARAMS ((void));
875static void mips_align
876 PARAMS ((int to, int fill, symbolS *label));
877static void s_align
878 PARAMS ((int));
879static void s_change_sec
880 PARAMS ((int));
881static void s_change_section
882 PARAMS ((int));
883static void s_cons
884 PARAMS ((int));
885static void s_float_cons
886 PARAMS ((int));
887static void s_mips_globl
888 PARAMS ((int));
889static void s_option
890 PARAMS ((int));
891static void s_mipsset
892 PARAMS ((int));
893static void s_abicalls
894 PARAMS ((int));
895static void s_cpload
896 PARAMS ((int));
897static void s_cpsetup
898 PARAMS ((int));
899static void s_cplocal
900 PARAMS ((int));
901static void s_cprestore
902 PARAMS ((int));
903static void s_cpreturn
904 PARAMS ((int));
905static void s_gpvalue
906 PARAMS ((int));
907static void s_gpword
908 PARAMS ((int));
909static void s_gpdword
910 PARAMS ((int));
911static void s_cpadd
912 PARAMS ((int));
913static void s_insn
914 PARAMS ((int));
915static void md_obj_begin
916 PARAMS ((void));
917static void md_obj_end
918 PARAMS ((void));
919static long get_number
920 PARAMS ((void));
921static void s_mips_ent
922 PARAMS ((int));
923static void s_mips_end
924 PARAMS ((int));
925static void s_mips_frame
926 PARAMS ((int));
927static void s_mips_mask
928 PARAMS ((int));
929static void s_mips_stab
930 PARAMS ((int));
931static void s_mips_weakext
932 PARAMS ((int));
933static void s_mips_file
934 PARAMS ((int));
935static void s_mips_loc
936 PARAMS ((int));
937static int mips16_extended_frag
938 PARAMS ((fragS *, asection *, long));
4a6a3df4 939static int relaxed_branch_length (fragS *, asection *, int);
b34976b6
AM
940static int validate_mips_insn
941 PARAMS ((const struct mips_opcode *));
942static void show
943 PARAMS ((FILE *, const char *, int *, int *));
add55e1f 944#ifdef OBJ_ELF
b34976b6
AM
945static int mips_need_elf_addend_fixup
946 PARAMS ((fixS *));
add55e1f 947#endif
e7af610e 948
ad8d3bb3 949/* Return values of my_getSmallExpression(). */
fb1b3232 950
ad8d3bb3 951enum small_ex_type
fb1b3232
TS
952{
953 S_EX_NONE = 0,
ad8d3bb3
TS
954 S_EX_REGISTER,
955
956 /* Direct relocation creation by %percent_op(). */
957 S_EX_HALF,
fb1b3232 958 S_EX_HI,
ad8d3bb3
TS
959 S_EX_LO,
960 S_EX_GP_REL,
961 S_EX_GOT,
962 S_EX_CALL16,
963 S_EX_GOT_DISP,
964 S_EX_GOT_PAGE,
965 S_EX_GOT_OFST,
966 S_EX_GOT_HI,
967 S_EX_GOT_LO,
968 S_EX_NEG,
fb1b3232
TS
969 S_EX_HIGHER,
970 S_EX_HIGHEST,
ad8d3bb3
TS
971 S_EX_CALL_HI,
972 S_EX_CALL_LO
fb1b3232
TS
973};
974
e7af610e
NC
975/* Table and functions used to map between CPU/ISA names, and
976 ISA levels, and CPU numbers. */
977
e972090a
NC
978struct mips_cpu_info
979{
e7af610e
NC
980 const char *name; /* CPU or ISA name. */
981 int is_isa; /* Is this an ISA? (If 0, a CPU.) */
982 int isa; /* ISA level. */
983 int cpu; /* CPU number (default CPU if ISA). */
984};
985
b34976b6
AM
986static void mips_set_architecture
987 PARAMS ((const struct mips_cpu_info *));
988static void mips_set_tune
989 PARAMS ((const struct mips_cpu_info *));
990static bfd_boolean mips_strict_matching_cpu_name_p
991 PARAMS ((const char *, const char *));
992static bfd_boolean mips_matching_cpu_name_p
993 PARAMS ((const char *, const char *));
994static const struct mips_cpu_info *mips_parse_cpu
995 PARAMS ((const char *, const char *));
996static const struct mips_cpu_info *mips_cpu_info_from_isa
997 PARAMS ((int));
252b5132
RH
998\f
999/* Pseudo-op table.
1000
1001 The following pseudo-ops from the Kane and Heinrich MIPS book
1002 should be defined here, but are currently unsupported: .alias,
1003 .galive, .gjaldef, .gjrlive, .livereg, .noalias.
1004
1005 The following pseudo-ops from the Kane and Heinrich MIPS book are
1006 specific to the type of debugging information being generated, and
1007 should be defined by the object format: .aent, .begin, .bend,
1008 .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp,
1009 .vreg.
1010
1011 The following pseudo-ops from the Kane and Heinrich MIPS book are
1012 not MIPS CPU specific, but are also not specific to the object file
1013 format. This file is probably the best place to define them, but
1014 they are not currently supported: .asm0, .endr, .lab, .repeat,
1015 .struct. */
1016
e972090a
NC
1017static const pseudo_typeS mips_pseudo_table[] =
1018{
beae10d5 1019 /* MIPS specific pseudo-ops. */
252b5132
RH
1020 {"option", s_option, 0},
1021 {"set", s_mipsset, 0},
1022 {"rdata", s_change_sec, 'r'},
1023 {"sdata", s_change_sec, 's'},
1024 {"livereg", s_ignore, 0},
1025 {"abicalls", s_abicalls, 0},
1026 {"cpload", s_cpload, 0},
6478892d
TS
1027 {"cpsetup", s_cpsetup, 0},
1028 {"cplocal", s_cplocal, 0},
252b5132 1029 {"cprestore", s_cprestore, 0},
6478892d
TS
1030 {"cpreturn", s_cpreturn, 0},
1031 {"gpvalue", s_gpvalue, 0},
252b5132 1032 {"gpword", s_gpword, 0},
10181a0d 1033 {"gpdword", s_gpdword, 0},
252b5132
RH
1034 {"cpadd", s_cpadd, 0},
1035 {"insn", s_insn, 0},
1036
beae10d5 1037 /* Relatively generic pseudo-ops that happen to be used on MIPS
252b5132
RH
1038 chips. */
1039 {"asciiz", stringer, 1},
1040 {"bss", s_change_sec, 'b'},
1041 {"err", s_err, 0},
1042 {"half", s_cons, 1},
1043 {"dword", s_cons, 3},
1044 {"weakext", s_mips_weakext, 0},
1045
beae10d5 1046 /* These pseudo-ops are defined in read.c, but must be overridden
252b5132
RH
1047 here for one reason or another. */
1048 {"align", s_align, 0},
1049 {"byte", s_cons, 0},
1050 {"data", s_change_sec, 'd'},
1051 {"double", s_float_cons, 'd'},
1052 {"float", s_float_cons, 'f'},
1053 {"globl", s_mips_globl, 0},
1054 {"global", s_mips_globl, 0},
1055 {"hword", s_cons, 1},
1056 {"int", s_cons, 2},
1057 {"long", s_cons, 2},
1058 {"octa", s_cons, 4},
1059 {"quad", s_cons, 3},
cca86cc8 1060 {"section", s_change_section, 0},
252b5132
RH
1061 {"short", s_cons, 1},
1062 {"single", s_float_cons, 'f'},
1063 {"stabn", s_mips_stab, 'n'},
1064 {"text", s_change_sec, 't'},
1065 {"word", s_cons, 2},
add56521 1066
add56521 1067 { "extern", ecoff_directive_extern, 0},
add56521 1068
43841e91 1069 { NULL, NULL, 0 },
252b5132
RH
1070};
1071
e972090a
NC
1072static const pseudo_typeS mips_nonecoff_pseudo_table[] =
1073{
beae10d5
KH
1074 /* These pseudo-ops should be defined by the object file format.
1075 However, a.out doesn't support them, so we have versions here. */
252b5132
RH
1076 {"aent", s_mips_ent, 1},
1077 {"bgnb", s_ignore, 0},
1078 {"end", s_mips_end, 0},
1079 {"endb", s_ignore, 0},
1080 {"ent", s_mips_ent, 0},
c5dd6aab 1081 {"file", s_mips_file, 0},
252b5132
RH
1082 {"fmask", s_mips_mask, 'F'},
1083 {"frame", s_mips_frame, 0},
c5dd6aab 1084 {"loc", s_mips_loc, 0},
252b5132
RH
1085 {"mask", s_mips_mask, 'R'},
1086 {"verstamp", s_ignore, 0},
43841e91 1087 { NULL, NULL, 0 },
252b5132
RH
1088};
1089
1090extern void pop_insert PARAMS ((const pseudo_typeS *));
1091
1092void
1093mips_pop_insert ()
1094{
1095 pop_insert (mips_pseudo_table);
1096 if (! ECOFF_DEBUGGING)
1097 pop_insert (mips_nonecoff_pseudo_table);
1098}
1099\f
1100/* Symbols labelling the current insn. */
1101
e972090a
NC
1102struct insn_label_list
1103{
252b5132
RH
1104 struct insn_label_list *next;
1105 symbolS *label;
1106};
1107
1108static struct insn_label_list *insn_labels;
1109static struct insn_label_list *free_insn_labels;
1110
1111static void mips_clear_insn_labels PARAMS ((void));
1112
1113static inline void
1114mips_clear_insn_labels ()
1115{
1116 register struct insn_label_list **pl;
1117
1118 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
1119 ;
1120 *pl = insn_labels;
1121 insn_labels = NULL;
1122}
1123\f
1124static char *expr_end;
1125
1126/* Expressions which appear in instructions. These are set by
1127 mips_ip. */
1128
1129static expressionS imm_expr;
1130static expressionS offset_expr;
1131
1132/* Relocs associated with imm_expr and offset_expr. */
1133
f6688943
TS
1134static bfd_reloc_code_real_type imm_reloc[3]
1135 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
1136static bfd_reloc_code_real_type offset_reloc[3]
1137 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132
RH
1138
1139/* This is set by mips_ip if imm_reloc is an unmatched HI16_S reloc. */
1140
b34976b6 1141static bfd_boolean imm_unmatched_hi;
252b5132
RH
1142
1143/* These are set by mips16_ip if an explicit extension is used. */
1144
b34976b6 1145static bfd_boolean mips16_small, mips16_ext;
252b5132 1146
7ed4a06a 1147#ifdef OBJ_ELF
ecb4347a
DJ
1148/* The pdr segment for per procedure frame/regmask info. Not used for
1149 ECOFF debugging. */
252b5132
RH
1150
1151static segT pdr_seg;
7ed4a06a 1152#endif
252b5132 1153
e013f690
TS
1154/* The default target format to use. */
1155
1156const char *
1157mips_target_format ()
1158{
1159 switch (OUTPUT_FLAVOR)
1160 {
1161 case bfd_target_aout_flavour:
1162 return target_big_endian ? "a.out-mips-big" : "a.out-mips-little";
1163 case bfd_target_ecoff_flavour:
1164 return target_big_endian ? "ecoff-bigmips" : ECOFF_LITTLE_FORMAT;
1165 case bfd_target_coff_flavour:
1166 return "pe-mips";
1167 case bfd_target_elf_flavour:
1168#ifdef TE_TMIPS
cfe86eaa 1169 /* This is traditional mips. */
e013f690 1170 return (target_big_endian
cfe86eaa
TS
1171 ? (HAVE_64BIT_OBJECTS
1172 ? "elf64-tradbigmips"
1173 : (HAVE_NEWABI
1174 ? "elf32-ntradbigmips" : "elf32-tradbigmips"))
1175 : (HAVE_64BIT_OBJECTS
1176 ? "elf64-tradlittlemips"
1177 : (HAVE_NEWABI
1178 ? "elf32-ntradlittlemips" : "elf32-tradlittlemips")));
e013f690
TS
1179#else
1180 return (target_big_endian
cfe86eaa
TS
1181 ? (HAVE_64BIT_OBJECTS
1182 ? "elf64-bigmips"
1183 : (HAVE_NEWABI
1184 ? "elf32-nbigmips" : "elf32-bigmips"))
1185 : (HAVE_64BIT_OBJECTS
1186 ? "elf64-littlemips"
1187 : (HAVE_NEWABI
1188 ? "elf32-nlittlemips" : "elf32-littlemips")));
e013f690
TS
1189#endif
1190 default:
1191 abort ();
1192 return NULL;
1193 }
1194}
1195
156c2f8b
NC
1196/* This function is called once, at assembler startup time. It should
1197 set up all the tables, etc. that the MD part of the assembler will need. */
1198
252b5132
RH
1199void
1200md_begin ()
1201{
252b5132 1202 register const char *retval = NULL;
156c2f8b 1203 int i = 0;
252b5132 1204 int broken = 0;
1f25f5d3 1205
ec68c924 1206 if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, mips_arch))
252b5132
RH
1207 as_warn (_("Could not set architecture and machine"));
1208
252b5132
RH
1209 op_hash = hash_new ();
1210
1211 for (i = 0; i < NUMOPCODES;)
1212 {
1213 const char *name = mips_opcodes[i].name;
1214
1215 retval = hash_insert (op_hash, name, (PTR) &mips_opcodes[i]);
1216 if (retval != NULL)
1217 {
1218 fprintf (stderr, _("internal error: can't hash `%s': %s\n"),
1219 mips_opcodes[i].name, retval);
1220 /* Probably a memory allocation problem? Give up now. */
1221 as_fatal (_("Broken assembler. No assembly attempted."));
1222 }
1223 do
1224 {
1225 if (mips_opcodes[i].pinfo != INSN_MACRO)
1226 {
1227 if (!validate_mips_insn (&mips_opcodes[i]))
1228 broken = 1;
1229 }
1230 ++i;
1231 }
1232 while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name));
1233 }
1234
1235 mips16_op_hash = hash_new ();
1236
1237 i = 0;
1238 while (i < bfd_mips16_num_opcodes)
1239 {
1240 const char *name = mips16_opcodes[i].name;
1241
1242 retval = hash_insert (mips16_op_hash, name, (PTR) &mips16_opcodes[i]);
1243 if (retval != NULL)
1244 as_fatal (_("internal: can't hash `%s': %s"),
1245 mips16_opcodes[i].name, retval);
1246 do
1247 {
1248 if (mips16_opcodes[i].pinfo != INSN_MACRO
1249 && ((mips16_opcodes[i].match & mips16_opcodes[i].mask)
1250 != mips16_opcodes[i].match))
1251 {
1252 fprintf (stderr, _("internal error: bad mips16 opcode: %s %s\n"),
1253 mips16_opcodes[i].name, mips16_opcodes[i].args);
1254 broken = 1;
1255 }
1256 ++i;
1257 }
1258 while (i < bfd_mips16_num_opcodes
1259 && strcmp (mips16_opcodes[i].name, name) == 0);
1260 }
1261
1262 if (broken)
1263 as_fatal (_("Broken assembler. No assembly attempted."));
1264
1265 /* We add all the general register names to the symbol table. This
1266 helps us detect invalid uses of them. */
1267 for (i = 0; i < 32; i++)
1268 {
1269 char buf[5];
1270
1271 sprintf (buf, "$%d", i);
1272 symbol_table_insert (symbol_new (buf, reg_section, i,
1273 &zero_address_frag));
1274 }
76db943d
TS
1275 symbol_table_insert (symbol_new ("$ra", reg_section, RA,
1276 &zero_address_frag));
252b5132
RH
1277 symbol_table_insert (symbol_new ("$fp", reg_section, FP,
1278 &zero_address_frag));
1279 symbol_table_insert (symbol_new ("$sp", reg_section, SP,
1280 &zero_address_frag));
1281 symbol_table_insert (symbol_new ("$gp", reg_section, GP,
1282 &zero_address_frag));
1283 symbol_table_insert (symbol_new ("$at", reg_section, AT,
1284 &zero_address_frag));
1285 symbol_table_insert (symbol_new ("$kt0", reg_section, KT0,
1286 &zero_address_frag));
1287 symbol_table_insert (symbol_new ("$kt1", reg_section, KT1,
1288 &zero_address_frag));
85b51719
TS
1289 symbol_table_insert (symbol_new ("$zero", reg_section, ZERO,
1290 &zero_address_frag));
252b5132
RH
1291 symbol_table_insert (symbol_new ("$pc", reg_section, -1,
1292 &zero_address_frag));
1293
6047c971
AO
1294 /* If we don't add these register names to the symbol table, they
1295 may end up being added as regular symbols by operand(), and then
1296 make it to the object file as undefined in case they're not
1297 regarded as local symbols. They're local in o32, since `$' is a
1298 local symbol prefix, but not in n32 or n64. */
1299 for (i = 0; i < 8; i++)
1300 {
1301 char buf[6];
1302
1303 sprintf (buf, "$fcc%i", i);
1304 symbol_table_insert (symbol_new (buf, reg_section, -1,
1305 &zero_address_frag));
1306 }
1307
b34976b6 1308 mips_no_prev_insn (FALSE);
252b5132
RH
1309
1310 mips_gprmask = 0;
1311 mips_cprmask[0] = 0;
1312 mips_cprmask[1] = 0;
1313 mips_cprmask[2] = 0;
1314 mips_cprmask[3] = 0;
1315
1316 /* set the default alignment for the text section (2**2) */
1317 record_alignment (text_section, 2);
1318
1319 if (USE_GLOBAL_POINTER_OPT)
1320 bfd_set_gp_size (stdoutput, g_switch_value);
1321
1322 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1323 {
1324 /* On a native system, sections must be aligned to 16 byte
1325 boundaries. When configured for an embedded ELF target, we
1326 don't bother. */
1327 if (strcmp (TARGET_OS, "elf") != 0)
1328 {
1329 (void) bfd_set_section_alignment (stdoutput, text_section, 4);
1330 (void) bfd_set_section_alignment (stdoutput, data_section, 4);
1331 (void) bfd_set_section_alignment (stdoutput, bss_section, 4);
1332 }
1333
1334 /* Create a .reginfo section for register masks and a .mdebug
1335 section for debugging information. */
1336 {
1337 segT seg;
1338 subsegT subseg;
1339 flagword flags;
1340 segT sec;
1341
1342 seg = now_seg;
1343 subseg = now_subseg;
1344
1345 /* The ABI says this section should be loaded so that the
1346 running program can access it. However, we don't load it
1347 if we are configured for an embedded target */
1348 flags = SEC_READONLY | SEC_DATA;
1349 if (strcmp (TARGET_OS, "elf") != 0)
1350 flags |= SEC_ALLOC | SEC_LOAD;
1351
316f5878 1352 if (mips_abi != N64_ABI)
252b5132
RH
1353 {
1354 sec = subseg_new (".reginfo", (subsegT) 0);
1355
195325d2
TS
1356 bfd_set_section_flags (stdoutput, sec, flags);
1357 bfd_set_section_alignment (stdoutput, sec, HAVE_NEWABI ? 3 : 2);
bdaaa2e1 1358
252b5132
RH
1359#ifdef OBJ_ELF
1360 mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo));
1361#endif
1362 }
1363 else
1364 {
1365 /* The 64-bit ABI uses a .MIPS.options section rather than
1366 .reginfo section. */
1367 sec = subseg_new (".MIPS.options", (subsegT) 0);
195325d2
TS
1368 bfd_set_section_flags (stdoutput, sec, flags);
1369 bfd_set_section_alignment (stdoutput, sec, 3);
252b5132
RH
1370
1371#ifdef OBJ_ELF
1372 /* Set up the option header. */
1373 {
1374 Elf_Internal_Options opthdr;
1375 char *f;
1376
1377 opthdr.kind = ODK_REGINFO;
1378 opthdr.size = (sizeof (Elf_External_Options)
1379 + sizeof (Elf64_External_RegInfo));
1380 opthdr.section = 0;
1381 opthdr.info = 0;
1382 f = frag_more (sizeof (Elf_External_Options));
1383 bfd_mips_elf_swap_options_out (stdoutput, &opthdr,
1384 (Elf_External_Options *) f);
1385
1386 mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo));
1387 }
1388#endif
1389 }
1390
1391 if (ECOFF_DEBUGGING)
1392 {
1393 sec = subseg_new (".mdebug", (subsegT) 0);
1394 (void) bfd_set_section_flags (stdoutput, sec,
1395 SEC_HAS_CONTENTS | SEC_READONLY);
1396 (void) bfd_set_section_alignment (stdoutput, sec, 2);
1397 }
ecb4347a
DJ
1398#ifdef OBJ_ELF
1399 else if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1400 {
1401 pdr_seg = subseg_new (".pdr", (subsegT) 0);
1402 (void) bfd_set_section_flags (stdoutput, pdr_seg,
1403 SEC_READONLY | SEC_RELOC
1404 | SEC_DEBUGGING);
1405 (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2);
1406 }
252b5132
RH
1407#endif
1408
1409 subseg_set (seg, subseg);
1410 }
1411 }
1412
1413 if (! ECOFF_DEBUGGING)
1414 md_obj_begin ();
1415}
1416
1417void
1418md_mips_end ()
1419{
1420 if (! ECOFF_DEBUGGING)
1421 md_obj_end ();
1422}
1423
1424void
1425md_assemble (str)
1426 char *str;
1427{
1428 struct mips_cl_insn insn;
f6688943
TS
1429 bfd_reloc_code_real_type unused_reloc[3]
1430 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132
RH
1431
1432 imm_expr.X_op = O_absent;
b34976b6 1433 imm_unmatched_hi = FALSE;
252b5132 1434 offset_expr.X_op = O_absent;
f6688943
TS
1435 imm_reloc[0] = BFD_RELOC_UNUSED;
1436 imm_reloc[1] = BFD_RELOC_UNUSED;
1437 imm_reloc[2] = BFD_RELOC_UNUSED;
1438 offset_reloc[0] = BFD_RELOC_UNUSED;
1439 offset_reloc[1] = BFD_RELOC_UNUSED;
1440 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
1441
1442 if (mips_opts.mips16)
1443 mips16_ip (str, &insn);
1444 else
1445 {
1446 mips_ip (str, &insn);
beae10d5
KH
1447 DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"),
1448 str, insn.insn_opcode));
252b5132
RH
1449 }
1450
1451 if (insn_error)
1452 {
1453 as_bad ("%s `%s'", insn_error, str);
1454 return;
1455 }
1456
1457 if (insn.insn_mo->pinfo == INSN_MACRO)
1458 {
1459 if (mips_opts.mips16)
1460 mips16_macro (&insn);
1461 else
1462 macro (&insn);
1463 }
1464 else
1465 {
1466 if (imm_expr.X_op != O_absent)
c4e7957c 1467 append_insn (NULL, &insn, &imm_expr, imm_reloc, imm_unmatched_hi);
252b5132 1468 else if (offset_expr.X_op != O_absent)
b34976b6 1469 append_insn (NULL, &insn, &offset_expr, offset_reloc, FALSE);
252b5132 1470 else
b34976b6 1471 append_insn (NULL, &insn, NULL, unused_reloc, FALSE);
252b5132
RH
1472 }
1473}
1474
1475/* See whether instruction IP reads register REG. CLASS is the type
1476 of register. */
1477
1478static int
1479insn_uses_reg (ip, reg, class)
1480 struct mips_cl_insn *ip;
1481 unsigned int reg;
1482 enum mips_regclass class;
1483{
1484 if (class == MIPS16_REG)
1485 {
1486 assert (mips_opts.mips16);
1487 reg = mips16_to_32_reg_map[reg];
1488 class = MIPS_GR_REG;
1489 }
1490
85b51719
TS
1491 /* Don't report on general register ZERO, since it never changes. */
1492 if (class == MIPS_GR_REG && reg == ZERO)
252b5132
RH
1493 return 0;
1494
1495 if (class == MIPS_FP_REG)
1496 {
1497 assert (! mips_opts.mips16);
1498 /* If we are called with either $f0 or $f1, we must check $f0.
1499 This is not optimal, because it will introduce an unnecessary
1500 NOP between "lwc1 $f0" and "swc1 $f1". To fix this we would
1501 need to distinguish reading both $f0 and $f1 or just one of
1502 them. Note that we don't have to check the other way,
1503 because there is no instruction that sets both $f0 and $f1
1504 and requires a delay. */
1505 if ((ip->insn_mo->pinfo & INSN_READ_FPR_S)
1506 && ((((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS) &~(unsigned)1)
1507 == (reg &~ (unsigned) 1)))
1508 return 1;
1509 if ((ip->insn_mo->pinfo & INSN_READ_FPR_T)
1510 && ((((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT) &~(unsigned)1)
1511 == (reg &~ (unsigned) 1)))
1512 return 1;
1513 }
1514 else if (! mips_opts.mips16)
1515 {
1516 if ((ip->insn_mo->pinfo & INSN_READ_GPR_S)
1517 && ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS) == reg)
1518 return 1;
1519 if ((ip->insn_mo->pinfo & INSN_READ_GPR_T)
1520 && ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT) == reg)
1521 return 1;
1522 }
1523 else
1524 {
1525 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_X)
1526 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RX)
1527 & MIPS16OP_MASK_RX)]
1528 == reg))
1529 return 1;
1530 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Y)
1531 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RY)
1532 & MIPS16OP_MASK_RY)]
1533 == reg))
1534 return 1;
1535 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Z)
1536 && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z)
1537 & MIPS16OP_MASK_MOVE32Z)]
1538 == reg))
1539 return 1;
1540 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_T) && reg == TREG)
1541 return 1;
1542 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_SP) && reg == SP)
1543 return 1;
1544 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_31) && reg == RA)
1545 return 1;
1546 if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_GPR_X)
1547 && ((ip->insn_opcode >> MIPS16OP_SH_REGR32)
1548 & MIPS16OP_MASK_REGR32) == reg)
1549 return 1;
1550 }
1551
1552 return 0;
1553}
1554
1555/* This function returns true if modifying a register requires a
1556 delay. */
1557
1558static int
1559reg_needs_delay (reg)
156c2f8b 1560 unsigned int reg;
252b5132
RH
1561{
1562 unsigned long prev_pinfo;
1563
1564 prev_pinfo = prev_insn.insn_mo->pinfo;
1565 if (! mips_opts.noreorder
9ce8a5dd 1566 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1567 && ((prev_pinfo & INSN_LOAD_COPROC_DELAY)
1568 || (! gpr_interlocks
1569 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))))
1570 {
1571 /* A load from a coprocessor or from memory. All load
1572 delays delay the use of general register rt for one
1573 instruction on the r3000. The r6000 and r4000 use
1574 interlocks. */
bdaaa2e1 1575 /* Itbl support may require additional care here. */
252b5132
RH
1576 know (prev_pinfo & INSN_WRITE_GPR_T);
1577 if (reg == ((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT))
1578 return 1;
1579 }
1580
1581 return 0;
1582}
1583
1584/* Mark instruction labels in mips16 mode. This permits the linker to
1585 handle them specially, such as generating jalx instructions when
1586 needed. We also make them odd for the duration of the assembly, in
1587 order to generate the right sort of code. We will make them even
1588 in the adjust_symtab routine, while leaving them marked. This is
1589 convenient for the debugger and the disassembler. The linker knows
1590 to make them odd again. */
1591
1592static void
1593mips16_mark_labels ()
1594{
1595 if (mips_opts.mips16)
1596 {
1597 struct insn_label_list *l;
98aa84af 1598 valueT val;
252b5132
RH
1599
1600 for (l = insn_labels; l != NULL; l = l->next)
1601 {
1602#ifdef OBJ_ELF
1603 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
1604 S_SET_OTHER (l->label, STO_MIPS16);
1605#endif
98aa84af
AM
1606 val = S_GET_VALUE (l->label);
1607 if ((val & 1) == 0)
1608 S_SET_VALUE (l->label, val + 1);
252b5132
RH
1609 }
1610 }
1611}
1612
1613/* Output an instruction. PLACE is where to put the instruction; if
1614 it is NULL, this uses frag_more to get room. IP is the instruction
1615 information. ADDRESS_EXPR is an operand of the instruction to be
1616 used with RELOC_TYPE. */
1617
1618static void
1619append_insn (place, ip, address_expr, reloc_type, unmatched_hi)
1620 char *place;
1621 struct mips_cl_insn *ip;
1622 expressionS *address_expr;
f6688943 1623 bfd_reloc_code_real_type *reloc_type;
b34976b6 1624 bfd_boolean unmatched_hi;
252b5132
RH
1625{
1626 register unsigned long prev_pinfo, pinfo;
1627 char *f;
f6688943 1628 fixS *fixp[3];
252b5132
RH
1629 int nops = 0;
1630
1631 /* Mark instruction labels in mips16 mode. */
f9419b05 1632 mips16_mark_labels ();
252b5132
RH
1633
1634 prev_pinfo = prev_insn.insn_mo->pinfo;
1635 pinfo = ip->insn_mo->pinfo;
1636
1637 if (place == NULL && (! mips_opts.noreorder || prev_nop_frag != NULL))
1638 {
1639 int prev_prev_nop;
1640
1641 /* If the previous insn required any delay slots, see if we need
1642 to insert a NOP or two. There are eight kinds of possible
1643 hazards, of which an instruction can have at most one type.
1644 (1) a load from memory delay
1645 (2) a load from a coprocessor delay
1646 (3) an unconditional branch delay
1647 (4) a conditional branch delay
1648 (5) a move to coprocessor register delay
1649 (6) a load coprocessor register from memory delay
1650 (7) a coprocessor condition code delay
1651 (8) a HI/LO special register delay
1652
1653 There are a lot of optimizations we could do that we don't.
1654 In particular, we do not, in general, reorder instructions.
1655 If you use gcc with optimization, it will reorder
1656 instructions and generally do much more optimization then we
1657 do here; repeating all that work in the assembler would only
1658 benefit hand written assembly code, and does not seem worth
1659 it. */
1660
1661 /* This is how a NOP is emitted. */
1662#define emit_nop() \
1663 (mips_opts.mips16 \
1664 ? md_number_to_chars (frag_more (2), 0x6500, 2) \
1665 : md_number_to_chars (frag_more (4), 0, 4))
1666
1667 /* The previous insn might require a delay slot, depending upon
1668 the contents of the current insn. */
1669 if (! mips_opts.mips16
9ce8a5dd 1670 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1671 && (((prev_pinfo & INSN_LOAD_COPROC_DELAY)
1672 && ! cop_interlocks)
1673 || (! gpr_interlocks
1674 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))))
1675 {
1676 /* A load from a coprocessor or from memory. All load
1677 delays delay the use of general register rt for one
1678 instruction on the r3000. The r6000 and r4000 use
1679 interlocks. */
beae10d5 1680 /* Itbl support may require additional care here. */
252b5132
RH
1681 know (prev_pinfo & INSN_WRITE_GPR_T);
1682 if (mips_optimize == 0
1683 || insn_uses_reg (ip,
1684 ((prev_insn.insn_opcode >> OP_SH_RT)
1685 & OP_MASK_RT),
1686 MIPS_GR_REG))
1687 ++nops;
1688 }
1689 else if (! mips_opts.mips16
9ce8a5dd 1690 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132 1691 && (((prev_pinfo & INSN_COPROC_MOVE_DELAY)
beae10d5 1692 && ! cop_interlocks)
e7af610e 1693 || (mips_opts.isa == ISA_MIPS1
252b5132
RH
1694 && (prev_pinfo & INSN_COPROC_MEMORY_DELAY))))
1695 {
1696 /* A generic coprocessor delay. The previous instruction
1697 modified a coprocessor general or control register. If
1698 it modified a control register, we need to avoid any
1699 coprocessor instruction (this is probably not always
1700 required, but it sometimes is). If it modified a general
1701 register, we avoid using that register.
1702
1703 On the r6000 and r4000 loading a coprocessor register
1704 from memory is interlocked, and does not require a delay.
1705
1706 This case is not handled very well. There is no special
1707 knowledge of CP0 handling, and the coprocessors other
1708 than the floating point unit are not distinguished at
1709 all. */
1710 /* Itbl support may require additional care here. FIXME!
bdaaa2e1 1711 Need to modify this to include knowledge about
252b5132
RH
1712 user specified delays! */
1713 if (prev_pinfo & INSN_WRITE_FPR_T)
1714 {
1715 if (mips_optimize == 0
1716 || insn_uses_reg (ip,
1717 ((prev_insn.insn_opcode >> OP_SH_FT)
1718 & OP_MASK_FT),
1719 MIPS_FP_REG))
1720 ++nops;
1721 }
1722 else if (prev_pinfo & INSN_WRITE_FPR_S)
1723 {
1724 if (mips_optimize == 0
1725 || insn_uses_reg (ip,
1726 ((prev_insn.insn_opcode >> OP_SH_FS)
1727 & OP_MASK_FS),
1728 MIPS_FP_REG))
1729 ++nops;
1730 }
1731 else
1732 {
1733 /* We don't know exactly what the previous instruction
1734 does. If the current instruction uses a coprocessor
1735 register, we must insert a NOP. If previous
1736 instruction may set the condition codes, and the
1737 current instruction uses them, we must insert two
1738 NOPS. */
bdaaa2e1 1739 /* Itbl support may require additional care here. */
252b5132
RH
1740 if (mips_optimize == 0
1741 || ((prev_pinfo & INSN_WRITE_COND_CODE)
1742 && (pinfo & INSN_READ_COND_CODE)))
1743 nops += 2;
1744 else if (pinfo & INSN_COP)
1745 ++nops;
1746 }
1747 }
1748 else if (! mips_opts.mips16
9ce8a5dd 1749 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1750 && (prev_pinfo & INSN_WRITE_COND_CODE)
1751 && ! cop_interlocks)
1752 {
1753 /* The previous instruction sets the coprocessor condition
1754 codes, but does not require a general coprocessor delay
1755 (this means it is a floating point comparison
1756 instruction). If this instruction uses the condition
1757 codes, we need to insert a single NOP. */
beae10d5 1758 /* Itbl support may require additional care here. */
252b5132
RH
1759 if (mips_optimize == 0
1760 || (pinfo & INSN_READ_COND_CODE))
1761 ++nops;
1762 }
6b76fefe
CM
1763
1764 /* If we're fixing up mfhi/mflo for the r7000 and the
1765 previous insn was an mfhi/mflo and the current insn
1766 reads the register that the mfhi/mflo wrote to, then
1767 insert two nops. */
1768
1769 else if (mips_7000_hilo_fix
1770 && MF_HILO_INSN (prev_pinfo)
1771 && insn_uses_reg (ip, ((prev_insn.insn_opcode >> OP_SH_RD)
beae10d5
KH
1772 & OP_MASK_RD),
1773 MIPS_GR_REG))
6b76fefe
CM
1774 {
1775 nops += 2;
1776 }
1777
1778 /* If we're fixing up mfhi/mflo for the r7000 and the
1779 2nd previous insn was an mfhi/mflo and the current insn
1780 reads the register that the mfhi/mflo wrote to, then
1781 insert one nop. */
1782
1783 else if (mips_7000_hilo_fix
1784 && MF_HILO_INSN (prev_prev_insn.insn_opcode)
1785 && insn_uses_reg (ip, ((prev_prev_insn.insn_opcode >> OP_SH_RD)
1786 & OP_MASK_RD),
1787 MIPS_GR_REG))
bdaaa2e1 1788
6b76fefe 1789 {
f9419b05 1790 ++nops;
6b76fefe 1791 }
bdaaa2e1 1792
252b5132
RH
1793 else if (prev_pinfo & INSN_READ_LO)
1794 {
1795 /* The previous instruction reads the LO register; if the
1796 current instruction writes to the LO register, we must
bdaaa2e1
KH
1797 insert two NOPS. Some newer processors have interlocks.
1798 Also the tx39's multiply instructions can be exectuted
252b5132 1799 immediatly after a read from HI/LO (without the delay),
bdaaa2e1
KH
1800 though the tx39's divide insns still do require the
1801 delay. */
252b5132 1802 if (! (hilo_interlocks
ec68c924 1803 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
252b5132
RH
1804 && (mips_optimize == 0
1805 || (pinfo & INSN_WRITE_LO)))
1806 nops += 2;
1807 /* Most mips16 branch insns don't have a delay slot.
1808 If a read from LO is immediately followed by a branch
1809 to a write to LO we have a read followed by a write
1810 less than 2 insns away. We assume the target of
1811 a branch might be a write to LO, and insert a nop
bdaaa2e1 1812 between a read and an immediately following branch. */
252b5132
RH
1813 else if (mips_opts.mips16
1814 && (mips_optimize == 0
1815 || (pinfo & MIPS16_INSN_BRANCH)))
f9419b05 1816 ++nops;
252b5132
RH
1817 }
1818 else if (prev_insn.insn_mo->pinfo & INSN_READ_HI)
1819 {
1820 /* The previous instruction reads the HI register; if the
1821 current instruction writes to the HI register, we must
1822 insert a NOP. Some newer processors have interlocks.
bdaaa2e1 1823 Also the note tx39's multiply above. */
252b5132 1824 if (! (hilo_interlocks
ec68c924 1825 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
252b5132
RH
1826 && (mips_optimize == 0
1827 || (pinfo & INSN_WRITE_HI)))
1828 nops += 2;
1829 /* Most mips16 branch insns don't have a delay slot.
1830 If a read from HI is immediately followed by a branch
1831 to a write to HI we have a read followed by a write
1832 less than 2 insns away. We assume the target of
1833 a branch might be a write to HI, and insert a nop
bdaaa2e1 1834 between a read and an immediately following branch. */
252b5132
RH
1835 else if (mips_opts.mips16
1836 && (mips_optimize == 0
1837 || (pinfo & MIPS16_INSN_BRANCH)))
f9419b05 1838 ++nops;
252b5132
RH
1839 }
1840
1841 /* If the previous instruction was in a noreorder section, then
1842 we don't want to insert the nop after all. */
bdaaa2e1 1843 /* Itbl support may require additional care here. */
252b5132
RH
1844 if (prev_insn_unreordered)
1845 nops = 0;
1846
1847 /* There are two cases which require two intervening
1848 instructions: 1) setting the condition codes using a move to
1849 coprocessor instruction which requires a general coprocessor
1850 delay and then reading the condition codes 2) reading the HI
1851 or LO register and then writing to it (except on processors
1852 which have interlocks). If we are not already emitting a NOP
1853 instruction, we must check for these cases compared to the
1854 instruction previous to the previous instruction. */
1855 if ((! mips_opts.mips16
9ce8a5dd 1856 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
1857 && (prev_prev_insn.insn_mo->pinfo & INSN_COPROC_MOVE_DELAY)
1858 && (prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE)
1859 && (pinfo & INSN_READ_COND_CODE)
1860 && ! cop_interlocks)
1861 || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_LO)
1862 && (pinfo & INSN_WRITE_LO)
1863 && ! (hilo_interlocks
ec68c924 1864 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))))
252b5132
RH
1865 || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI)
1866 && (pinfo & INSN_WRITE_HI)
1867 && ! (hilo_interlocks
ec68c924 1868 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))))
252b5132
RH
1869 prev_prev_nop = 1;
1870 else
1871 prev_prev_nop = 0;
1872
1873 if (prev_prev_insn_unreordered)
1874 prev_prev_nop = 0;
1875
1876 if (prev_prev_nop && nops == 0)
1877 ++nops;
1878
60b63b72
RS
1879 if (mips_fix_4122_bugs && prev_insn.insn_mo->name)
1880 {
1881 /* We're out of bits in pinfo, so we must resort to string
1882 ops here. Shortcuts are selected based on opcodes being
1883 limited to the VR4122 instruction set. */
1884 int min_nops = 0;
1885 const char *pn = prev_insn.insn_mo->name;
1886 const char *tn = ip->insn_mo->name;
1887 if (strncmp(pn, "macc", 4) == 0
1888 || strncmp(pn, "dmacc", 5) == 0)
1889 {
1890 /* Errata 21 - [D]DIV[U] after [D]MACC */
1891 if (strstr (tn, "div"))
1892 {
1893 min_nops = 1;
1894 }
1895
1896 /* Errata 23 - Continuous DMULT[U]/DMACC instructions */
1897 if (pn[0] == 'd' /* dmacc */
1898 && (strncmp(tn, "dmult", 5) == 0
1899 || strncmp(tn, "dmacc", 5) == 0))
1900 {
1901 min_nops = 1;
1902 }
1903
1904 /* Errata 24 - MT{LO,HI} after [D]MACC */
1905 if (strcmp (tn, "mtlo") == 0
1906 || strcmp (tn, "mthi") == 0)
1907 {
1908 min_nops = 1;
1909 }
1910
1911 }
1912 else if (strncmp(pn, "dmult", 5) == 0
1913 && (strncmp(tn, "dmult", 5) == 0
1914 || strncmp(tn, "dmacc", 5) == 0))
1915 {
1916 /* Here is the rest of errata 23. */
1917 min_nops = 1;
1918 }
1919 if (nops < min_nops)
1920 nops = min_nops;
1921 }
1922
252b5132
RH
1923 /* If we are being given a nop instruction, don't bother with
1924 one of the nops we would otherwise output. This will only
1925 happen when a nop instruction is used with mips_optimize set
1926 to 0. */
1927 if (nops > 0
1928 && ! mips_opts.noreorder
156c2f8b 1929 && ip->insn_opcode == (unsigned) (mips_opts.mips16 ? 0x6500 : 0))
252b5132
RH
1930 --nops;
1931
1932 /* Now emit the right number of NOP instructions. */
1933 if (nops > 0 && ! mips_opts.noreorder)
1934 {
1935 fragS *old_frag;
1936 unsigned long old_frag_offset;
1937 int i;
1938 struct insn_label_list *l;
1939
1940 old_frag = frag_now;
1941 old_frag_offset = frag_now_fix ();
1942
1943 for (i = 0; i < nops; i++)
1944 emit_nop ();
1945
1946 if (listing)
1947 {
1948 listing_prev_line ();
1949 /* We may be at the start of a variant frag. In case we
1950 are, make sure there is enough space for the frag
1951 after the frags created by listing_prev_line. The
1952 argument to frag_grow here must be at least as large
1953 as the argument to all other calls to frag_grow in
1954 this file. We don't have to worry about being in the
1955 middle of a variant frag, because the variants insert
1956 all needed nop instructions themselves. */
1957 frag_grow (40);
1958 }
1959
1960 for (l = insn_labels; l != NULL; l = l->next)
1961 {
98aa84af
AM
1962 valueT val;
1963
252b5132 1964 assert (S_GET_SEGMENT (l->label) == now_seg);
49309057 1965 symbol_set_frag (l->label, frag_now);
98aa84af 1966 val = (valueT) frag_now_fix ();
252b5132
RH
1967 /* mips16 text labels are stored as odd. */
1968 if (mips_opts.mips16)
f9419b05 1969 ++val;
98aa84af 1970 S_SET_VALUE (l->label, val);
252b5132
RH
1971 }
1972
1973#ifndef NO_ECOFF_DEBUGGING
1974 if (ECOFF_DEBUGGING)
1975 ecoff_fix_loc (old_frag, old_frag_offset);
1976#endif
1977 }
1978 else if (prev_nop_frag != NULL)
1979 {
1980 /* We have a frag holding nops we may be able to remove. If
1981 we don't need any nops, we can decrease the size of
1982 prev_nop_frag by the size of one instruction. If we do
bdaaa2e1 1983 need some nops, we count them in prev_nops_required. */
252b5132
RH
1984 if (prev_nop_frag_since == 0)
1985 {
1986 if (nops == 0)
1987 {
1988 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
1989 --prev_nop_frag_holds;
1990 }
1991 else
1992 prev_nop_frag_required += nops;
1993 }
1994 else
1995 {
1996 if (prev_prev_nop == 0)
1997 {
1998 prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4;
1999 --prev_nop_frag_holds;
2000 }
2001 else
2002 ++prev_nop_frag_required;
2003 }
2004
2005 if (prev_nop_frag_holds <= prev_nop_frag_required)
2006 prev_nop_frag = NULL;
2007
2008 ++prev_nop_frag_since;
2009
2010 /* Sanity check: by the time we reach the second instruction
2011 after prev_nop_frag, we should have used up all the nops
2012 one way or another. */
2013 assert (prev_nop_frag_since <= 1 || prev_nop_frag == NULL);
2014 }
2015 }
2016
4a6a3df4
AO
2017 if (place == NULL
2018 && address_expr
af6ae2ad 2019 && *reloc_type == BFD_RELOC_16_PCREL_S2
4a6a3df4
AO
2020 && (pinfo & INSN_UNCOND_BRANCH_DELAY || pinfo & INSN_COND_BRANCH_DELAY
2021 || pinfo & INSN_COND_BRANCH_LIKELY)
2022 && mips_relax_branch
2023 /* Don't try branch relaxation within .set nomacro, or within
2024 .set noat if we use $at for PIC computations. If it turns
2025 out that the branch was out-of-range, we'll get an error. */
2026 && !mips_opts.warn_about_macros
2027 && !(mips_opts.noat && mips_pic != NO_PIC)
2028 && !mips_opts.mips16)
2029 {
2030 f = frag_var (rs_machine_dependent,
2031 relaxed_branch_length
2032 (NULL, NULL,
2033 (pinfo & INSN_UNCOND_BRANCH_DELAY) ? -1
2034 : (pinfo & INSN_COND_BRANCH_LIKELY) ? 1 : 0), 4,
2035 RELAX_BRANCH_ENCODE
af6ae2ad 2036 (pinfo & INSN_UNCOND_BRANCH_DELAY,
4a6a3df4
AO
2037 pinfo & INSN_COND_BRANCH_LIKELY,
2038 pinfo & INSN_WRITE_GPR_31,
2039 0),
2040 address_expr->X_add_symbol,
2041 address_expr->X_add_number,
2042 0);
2043 *reloc_type = BFD_RELOC_UNUSED;
2044 }
2045 else if (*reloc_type > BFD_RELOC_UNUSED)
252b5132
RH
2046 {
2047 /* We need to set up a variant frag. */
2048 assert (mips_opts.mips16 && address_expr != NULL);
2049 f = frag_var (rs_machine_dependent, 4, 0,
f6688943 2050 RELAX_MIPS16_ENCODE (*reloc_type - BFD_RELOC_UNUSED,
252b5132
RH
2051 mips16_small, mips16_ext,
2052 (prev_pinfo
2053 & INSN_UNCOND_BRANCH_DELAY),
f6688943 2054 (*prev_insn_reloc_type
252b5132 2055 == BFD_RELOC_MIPS16_JMP)),
c4e7957c 2056 make_expr_symbol (address_expr), 0, NULL);
252b5132
RH
2057 }
2058 else if (place != NULL)
2059 f = place;
2060 else if (mips_opts.mips16
2061 && ! ip->use_extend
f6688943 2062 && *reloc_type != BFD_RELOC_MIPS16_JMP)
252b5132
RH
2063 {
2064 /* Make sure there is enough room to swap this instruction with
2065 a following jump instruction. */
2066 frag_grow (6);
2067 f = frag_more (2);
2068 }
2069 else
2070 {
2071 if (mips_opts.mips16
2072 && mips_opts.noreorder
2073 && (prev_pinfo & INSN_UNCOND_BRANCH_DELAY) != 0)
2074 as_warn (_("extended instruction in delay slot"));
2075
2076 f = frag_more (4);
2077 }
2078
f6688943
TS
2079 fixp[0] = fixp[1] = fixp[2] = NULL;
2080 if (address_expr != NULL && *reloc_type < BFD_RELOC_UNUSED)
252b5132
RH
2081 {
2082 if (address_expr->X_op == O_constant)
2083 {
4db1a35d 2084 valueT tmp;
f6688943
TS
2085
2086 switch (*reloc_type)
252b5132
RH
2087 {
2088 case BFD_RELOC_32:
2089 ip->insn_opcode |= address_expr->X_add_number;
2090 break;
2091
f6688943
TS
2092 case BFD_RELOC_MIPS_HIGHEST:
2093 tmp = (address_expr->X_add_number + 0x800080008000) >> 16;
2094 tmp >>= 16;
2095 ip->insn_opcode |= (tmp >> 16) & 0xffff;
2096 break;
2097
2098 case BFD_RELOC_MIPS_HIGHER:
2099 tmp = (address_expr->X_add_number + 0x80008000) >> 16;
2100 ip->insn_opcode |= (tmp >> 16) & 0xffff;
2101 break;
2102
2103 case BFD_RELOC_HI16_S:
2104 ip->insn_opcode |= ((address_expr->X_add_number + 0x8000)
2105 >> 16) & 0xffff;
2106 break;
2107
2108 case BFD_RELOC_HI16:
2109 ip->insn_opcode |= (address_expr->X_add_number >> 16) & 0xffff;
2110 break;
2111
252b5132 2112 case BFD_RELOC_LO16:
ed6fb7bd 2113 case BFD_RELOC_MIPS_GOT_DISP:
252b5132
RH
2114 ip->insn_opcode |= address_expr->X_add_number & 0xffff;
2115 break;
2116
2117 case BFD_RELOC_MIPS_JMP:
2118 if ((address_expr->X_add_number & 3) != 0)
2119 as_bad (_("jump to misaligned address (0x%lx)"),
2120 (unsigned long) address_expr->X_add_number);
f3c0ec86 2121 if (address_expr->X_add_number & ~0xfffffff)
7496292d
TS
2122 as_bad (_("jump address range overflow (0x%lx)"),
2123 (unsigned long) address_expr->X_add_number);
252b5132
RH
2124 ip->insn_opcode |= (address_expr->X_add_number >> 2) & 0x3ffffff;
2125 break;
2126
2127 case BFD_RELOC_MIPS16_JMP:
2128 if ((address_expr->X_add_number & 3) != 0)
2129 as_bad (_("jump to misaligned address (0x%lx)"),
2130 (unsigned long) address_expr->X_add_number);
f3c0ec86 2131 if (address_expr->X_add_number & ~0xfffffff)
7496292d
TS
2132 as_bad (_("jump address range overflow (0x%lx)"),
2133 (unsigned long) address_expr->X_add_number);
252b5132
RH
2134 ip->insn_opcode |=
2135 (((address_expr->X_add_number & 0x7c0000) << 3)
2136 | ((address_expr->X_add_number & 0xf800000) >> 7)
2137 | ((address_expr->X_add_number & 0x3fffc) >> 2));
2138 break;
2139
252b5132
RH
2140 case BFD_RELOC_16_PCREL_S2:
2141 goto need_reloc;
2142
2143 default:
2144 internalError ();
2145 }
2146 }
2147 else
2148 {
2149 need_reloc:
f6688943 2150 /* Don't generate a reloc if we are writing into a variant frag. */
252b5132
RH
2151 if (place == NULL)
2152 {
f6688943
TS
2153 fixp[0] = fix_new_exp (frag_now, f - frag_now->fr_literal, 4,
2154 address_expr,
af6ae2ad 2155 *reloc_type == BFD_RELOC_16_PCREL_S2,
f6688943
TS
2156 reloc_type[0]);
2157
b6ff326e 2158 /* These relocations can have an addend that won't fit in
f6688943
TS
2159 4 octets for 64bit assembly. */
2160 if (HAVE_64BIT_GPRS &&
2161 (*reloc_type == BFD_RELOC_16
98d3f06f
KH
2162 || *reloc_type == BFD_RELOC_32
2163 || *reloc_type == BFD_RELOC_MIPS_JMP
2164 || *reloc_type == BFD_RELOC_HI16_S
2165 || *reloc_type == BFD_RELOC_LO16
2166 || *reloc_type == BFD_RELOC_GPREL16
2167 || *reloc_type == BFD_RELOC_MIPS_LITERAL
2168 || *reloc_type == BFD_RELOC_GPREL32
2169 || *reloc_type == BFD_RELOC_64
2170 || *reloc_type == BFD_RELOC_CTOR
2171 || *reloc_type == BFD_RELOC_MIPS_SUB
2172 || *reloc_type == BFD_RELOC_MIPS_HIGHEST
2173 || *reloc_type == BFD_RELOC_MIPS_HIGHER
2174 || *reloc_type == BFD_RELOC_MIPS_SCN_DISP
2175 || *reloc_type == BFD_RELOC_MIPS_REL16
2176 || *reloc_type == BFD_RELOC_MIPS_RELGOT))
f6688943
TS
2177 fixp[0]->fx_no_overflow = 1;
2178
252b5132
RH
2179 if (unmatched_hi)
2180 {
2181 struct mips_hi_fixup *hi_fixup;
2182
f6688943 2183 assert (*reloc_type == BFD_RELOC_HI16_S);
252b5132
RH
2184 hi_fixup = ((struct mips_hi_fixup *)
2185 xmalloc (sizeof (struct mips_hi_fixup)));
f6688943 2186 hi_fixup->fixp = fixp[0];
252b5132
RH
2187 hi_fixup->seg = now_seg;
2188 hi_fixup->next = mips_hi_fixup_list;
2189 mips_hi_fixup_list = hi_fixup;
2190 }
f6688943
TS
2191
2192 if (reloc_type[1] != BFD_RELOC_UNUSED)
2193 {
2194 /* FIXME: This symbol can be one of
2195 RSS_UNDEF, RSS_GP, RSS_GP0, RSS_LOC. */
2196 address_expr->X_op = O_absent;
2197 address_expr->X_add_symbol = 0;
2198 address_expr->X_add_number = 0;
2199
2200 fixp[1] = fix_new_exp (frag_now, f - frag_now->fr_literal,
b34976b6 2201 4, address_expr, FALSE,
f6688943
TS
2202 reloc_type[1]);
2203
b6ff326e 2204 /* These relocations can have an addend that won't fit in
f6688943
TS
2205 4 octets for 64bit assembly. */
2206 if (HAVE_64BIT_GPRS &&
2207 (*reloc_type == BFD_RELOC_16
2208 || *reloc_type == BFD_RELOC_32
2209 || *reloc_type == BFD_RELOC_MIPS_JMP
2210 || *reloc_type == BFD_RELOC_HI16_S
2211 || *reloc_type == BFD_RELOC_LO16
2212 || *reloc_type == BFD_RELOC_GPREL16
2213 || *reloc_type == BFD_RELOC_MIPS_LITERAL
2214 || *reloc_type == BFD_RELOC_GPREL32
2215 || *reloc_type == BFD_RELOC_64
2216 || *reloc_type == BFD_RELOC_CTOR
2217 || *reloc_type == BFD_RELOC_MIPS_SUB
2218 || *reloc_type == BFD_RELOC_MIPS_HIGHEST
2219 || *reloc_type == BFD_RELOC_MIPS_HIGHER
2220 || *reloc_type == BFD_RELOC_MIPS_SCN_DISP
2221 || *reloc_type == BFD_RELOC_MIPS_REL16
2222 || *reloc_type == BFD_RELOC_MIPS_RELGOT))
98d3f06f 2223 fixp[1]->fx_no_overflow = 1;
f6688943
TS
2224
2225 if (reloc_type[2] != BFD_RELOC_UNUSED)
2226 {
2227 address_expr->X_op = O_absent;
2228 address_expr->X_add_symbol = 0;
2229 address_expr->X_add_number = 0;
2230
2231 fixp[2] = fix_new_exp (frag_now,
2232 f - frag_now->fr_literal, 4,
b34976b6 2233 address_expr, FALSE,
f6688943
TS
2234 reloc_type[2]);
2235
b6ff326e 2236 /* These relocations can have an addend that won't fit in
f6688943
TS
2237 4 octets for 64bit assembly. */
2238 if (HAVE_64BIT_GPRS &&
2239 (*reloc_type == BFD_RELOC_16
2240 || *reloc_type == BFD_RELOC_32
2241 || *reloc_type == BFD_RELOC_MIPS_JMP
2242 || *reloc_type == BFD_RELOC_HI16_S
2243 || *reloc_type == BFD_RELOC_LO16
2244 || *reloc_type == BFD_RELOC_GPREL16
2245 || *reloc_type == BFD_RELOC_MIPS_LITERAL
2246 || *reloc_type == BFD_RELOC_GPREL32
2247 || *reloc_type == BFD_RELOC_64
2248 || *reloc_type == BFD_RELOC_CTOR
2249 || *reloc_type == BFD_RELOC_MIPS_SUB
2250 || *reloc_type == BFD_RELOC_MIPS_HIGHEST
2251 || *reloc_type == BFD_RELOC_MIPS_HIGHER
2252 || *reloc_type == BFD_RELOC_MIPS_SCN_DISP
2253 || *reloc_type == BFD_RELOC_MIPS_REL16
2254 || *reloc_type == BFD_RELOC_MIPS_RELGOT))
98d3f06f 2255 fixp[2]->fx_no_overflow = 1;
f6688943
TS
2256 }
2257 }
252b5132
RH
2258 }
2259 }
2260 }
2261
2262 if (! mips_opts.mips16)
c5dd6aab
DJ
2263 {
2264 md_number_to_chars (f, ip->insn_opcode, 4);
2265#ifdef OBJ_ELF
2266 dwarf2_emit_insn (4);
2267#endif
2268 }
f6688943 2269 else if (*reloc_type == BFD_RELOC_MIPS16_JMP)
252b5132
RH
2270 {
2271 md_number_to_chars (f, ip->insn_opcode >> 16, 2);
2272 md_number_to_chars (f + 2, ip->insn_opcode & 0xffff, 2);
c5dd6aab
DJ
2273#ifdef OBJ_ELF
2274 dwarf2_emit_insn (4);
2275#endif
252b5132
RH
2276 }
2277 else
2278 {
2279 if (ip->use_extend)
2280 {
2281 md_number_to_chars (f, 0xf000 | ip->extend, 2);
2282 f += 2;
2283 }
2284 md_number_to_chars (f, ip->insn_opcode, 2);
c5dd6aab
DJ
2285#ifdef OBJ_ELF
2286 dwarf2_emit_insn (ip->use_extend ? 4 : 2);
2287#endif
252b5132
RH
2288 }
2289
2290 /* Update the register mask information. */
2291 if (! mips_opts.mips16)
2292 {
2293 if (pinfo & INSN_WRITE_GPR_D)
2294 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD);
2295 if ((pinfo & (INSN_WRITE_GPR_T | INSN_READ_GPR_T)) != 0)
2296 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT);
2297 if (pinfo & INSN_READ_GPR_S)
2298 mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS);
2299 if (pinfo & INSN_WRITE_GPR_31)
f9419b05 2300 mips_gprmask |= 1 << RA;
252b5132
RH
2301 if (pinfo & INSN_WRITE_FPR_D)
2302 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FD) & OP_MASK_FD);
2303 if ((pinfo & (INSN_WRITE_FPR_S | INSN_READ_FPR_S)) != 0)
2304 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS);
2305 if ((pinfo & (INSN_WRITE_FPR_T | INSN_READ_FPR_T)) != 0)
2306 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT);
2307 if ((pinfo & INSN_READ_FPR_R) != 0)
2308 mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FR) & OP_MASK_FR);
2309 if (pinfo & INSN_COP)
2310 {
bdaaa2e1
KH
2311 /* We don't keep enough information to sort these cases out.
2312 The itbl support does keep this information however, although
2313 we currently don't support itbl fprmats as part of the cop
2314 instruction. May want to add this support in the future. */
252b5132
RH
2315 }
2316 /* Never set the bit for $0, which is always zero. */
beae10d5 2317 mips_gprmask &= ~1 << 0;
252b5132
RH
2318 }
2319 else
2320 {
2321 if (pinfo & (MIPS16_INSN_WRITE_X | MIPS16_INSN_READ_X))
2322 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RX)
2323 & MIPS16OP_MASK_RX);
2324 if (pinfo & (MIPS16_INSN_WRITE_Y | MIPS16_INSN_READ_Y))
2325 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RY)
2326 & MIPS16OP_MASK_RY);
2327 if (pinfo & MIPS16_INSN_WRITE_Z)
2328 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RZ)
2329 & MIPS16OP_MASK_RZ);
2330 if (pinfo & (MIPS16_INSN_WRITE_T | MIPS16_INSN_READ_T))
2331 mips_gprmask |= 1 << TREG;
2332 if (pinfo & (MIPS16_INSN_WRITE_SP | MIPS16_INSN_READ_SP))
2333 mips_gprmask |= 1 << SP;
2334 if (pinfo & (MIPS16_INSN_WRITE_31 | MIPS16_INSN_READ_31))
2335 mips_gprmask |= 1 << RA;
2336 if (pinfo & MIPS16_INSN_WRITE_GPR_Y)
2337 mips_gprmask |= 1 << MIPS16OP_EXTRACT_REG32R (ip->insn_opcode);
2338 if (pinfo & MIPS16_INSN_READ_Z)
2339 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z)
2340 & MIPS16OP_MASK_MOVE32Z);
2341 if (pinfo & MIPS16_INSN_READ_GPR_X)
2342 mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_REGR32)
2343 & MIPS16OP_MASK_REGR32);
2344 }
2345
2346 if (place == NULL && ! mips_opts.noreorder)
2347 {
2348 /* Filling the branch delay slot is more complex. We try to
2349 switch the branch with the previous instruction, which we can
2350 do if the previous instruction does not set up a condition
2351 that the branch tests and if the branch is not itself the
2352 target of any branch. */
2353 if ((pinfo & INSN_UNCOND_BRANCH_DELAY)
2354 || (pinfo & INSN_COND_BRANCH_DELAY))
2355 {
2356 if (mips_optimize < 2
2357 /* If we have seen .set volatile or .set nomove, don't
2358 optimize. */
2359 || mips_opts.nomove != 0
2360 /* If we had to emit any NOP instructions, then we
2361 already know we can not swap. */
2362 || nops != 0
2363 /* If we don't even know the previous insn, we can not
bdaaa2e1 2364 swap. */
252b5132
RH
2365 || ! prev_insn_valid
2366 /* If the previous insn is already in a branch delay
2367 slot, then we can not swap. */
2368 || prev_insn_is_delay_slot
2369 /* If the previous previous insn was in a .set
2370 noreorder, we can't swap. Actually, the MIPS
2371 assembler will swap in this situation. However, gcc
2372 configured -with-gnu-as will generate code like
2373 .set noreorder
2374 lw $4,XXX
2375 .set reorder
2376 INSN
2377 bne $4,$0,foo
2378 in which we can not swap the bne and INSN. If gcc is
2379 not configured -with-gnu-as, it does not output the
2380 .set pseudo-ops. We don't have to check
2381 prev_insn_unreordered, because prev_insn_valid will
2382 be 0 in that case. We don't want to use
2383 prev_prev_insn_valid, because we do want to be able
2384 to swap at the start of a function. */
2385 || prev_prev_insn_unreordered
2386 /* If the branch is itself the target of a branch, we
2387 can not swap. We cheat on this; all we check for is
2388 whether there is a label on this instruction. If
2389 there are any branches to anything other than a
2390 label, users must use .set noreorder. */
2391 || insn_labels != NULL
2392 /* If the previous instruction is in a variant frag, we
2393 can not do the swap. This does not apply to the
2394 mips16, which uses variant frags for different
2395 purposes. */
2396 || (! mips_opts.mips16
2397 && prev_insn_frag->fr_type == rs_machine_dependent)
2398 /* If the branch reads the condition codes, we don't
2399 even try to swap, because in the sequence
2400 ctc1 $X,$31
2401 INSN
2402 INSN
2403 bc1t LABEL
2404 we can not swap, and I don't feel like handling that
2405 case. */
2406 || (! mips_opts.mips16
9ce8a5dd 2407 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2408 && (pinfo & INSN_READ_COND_CODE))
2409 /* We can not swap with an instruction that requires a
2410 delay slot, becase the target of the branch might
2411 interfere with that instruction. */
2412 || (! mips_opts.mips16
9ce8a5dd 2413 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132 2414 && (prev_pinfo
bdaaa2e1 2415 /* Itbl support may require additional care here. */
252b5132
RH
2416 & (INSN_LOAD_COPROC_DELAY
2417 | INSN_COPROC_MOVE_DELAY
2418 | INSN_WRITE_COND_CODE)))
2419 || (! (hilo_interlocks
ec68c924 2420 || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))
252b5132
RH
2421 && (prev_pinfo
2422 & (INSN_READ_LO
2423 | INSN_READ_HI)))
2424 || (! mips_opts.mips16
2425 && ! gpr_interlocks
2426 && (prev_pinfo & INSN_LOAD_MEMORY_DELAY))
2427 || (! mips_opts.mips16
e7af610e 2428 && mips_opts.isa == ISA_MIPS1
bdaaa2e1 2429 /* Itbl support may require additional care here. */
252b5132
RH
2430 && (prev_pinfo & INSN_COPROC_MEMORY_DELAY))
2431 /* We can not swap with a branch instruction. */
2432 || (prev_pinfo
2433 & (INSN_UNCOND_BRANCH_DELAY
2434 | INSN_COND_BRANCH_DELAY
2435 | INSN_COND_BRANCH_LIKELY))
2436 /* We do not swap with a trap instruction, since it
2437 complicates trap handlers to have the trap
2438 instruction be in a delay slot. */
2439 || (prev_pinfo & INSN_TRAP)
2440 /* If the branch reads a register that the previous
2441 instruction sets, we can not swap. */
2442 || (! mips_opts.mips16
2443 && (prev_pinfo & INSN_WRITE_GPR_T)
2444 && insn_uses_reg (ip,
2445 ((prev_insn.insn_opcode >> OP_SH_RT)
2446 & OP_MASK_RT),
2447 MIPS_GR_REG))
2448 || (! mips_opts.mips16
2449 && (prev_pinfo & INSN_WRITE_GPR_D)
2450 && insn_uses_reg (ip,
2451 ((prev_insn.insn_opcode >> OP_SH_RD)
2452 & OP_MASK_RD),
2453 MIPS_GR_REG))
2454 || (mips_opts.mips16
2455 && (((prev_pinfo & MIPS16_INSN_WRITE_X)
2456 && insn_uses_reg (ip,
2457 ((prev_insn.insn_opcode
2458 >> MIPS16OP_SH_RX)
2459 & MIPS16OP_MASK_RX),
2460 MIPS16_REG))
2461 || ((prev_pinfo & MIPS16_INSN_WRITE_Y)
2462 && insn_uses_reg (ip,
2463 ((prev_insn.insn_opcode
2464 >> MIPS16OP_SH_RY)
2465 & MIPS16OP_MASK_RY),
2466 MIPS16_REG))
2467 || ((prev_pinfo & MIPS16_INSN_WRITE_Z)
2468 && insn_uses_reg (ip,
2469 ((prev_insn.insn_opcode
2470 >> MIPS16OP_SH_RZ)
2471 & MIPS16OP_MASK_RZ),
2472 MIPS16_REG))
2473 || ((prev_pinfo & MIPS16_INSN_WRITE_T)
2474 && insn_uses_reg (ip, TREG, MIPS_GR_REG))
2475 || ((prev_pinfo & MIPS16_INSN_WRITE_31)
2476 && insn_uses_reg (ip, RA, MIPS_GR_REG))
2477 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
2478 && insn_uses_reg (ip,
2479 MIPS16OP_EXTRACT_REG32R (prev_insn.
2480 insn_opcode),
2481 MIPS_GR_REG))))
2482 /* If the branch writes a register that the previous
2483 instruction sets, we can not swap (we know that
2484 branches write only to RD or to $31). */
2485 || (! mips_opts.mips16
2486 && (prev_pinfo & INSN_WRITE_GPR_T)
2487 && (((pinfo & INSN_WRITE_GPR_D)
2488 && (((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT)
2489 == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD)))
2490 || ((pinfo & INSN_WRITE_GPR_31)
2491 && (((prev_insn.insn_opcode >> OP_SH_RT)
2492 & OP_MASK_RT)
f9419b05 2493 == RA))))
252b5132
RH
2494 || (! mips_opts.mips16
2495 && (prev_pinfo & INSN_WRITE_GPR_D)
2496 && (((pinfo & INSN_WRITE_GPR_D)
2497 && (((prev_insn.insn_opcode >> OP_SH_RD) & OP_MASK_RD)
2498 == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD)))
2499 || ((pinfo & INSN_WRITE_GPR_31)
2500 && (((prev_insn.insn_opcode >> OP_SH_RD)
2501 & OP_MASK_RD)
f9419b05 2502 == RA))))
252b5132
RH
2503 || (mips_opts.mips16
2504 && (pinfo & MIPS16_INSN_WRITE_31)
2505 && ((prev_pinfo & MIPS16_INSN_WRITE_31)
2506 || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y)
2507 && (MIPS16OP_EXTRACT_REG32R (prev_insn.insn_opcode)
2508 == RA))))
2509 /* If the branch writes a register that the previous
2510 instruction reads, we can not swap (we know that
2511 branches only write to RD or to $31). */
2512 || (! mips_opts.mips16
2513 && (pinfo & INSN_WRITE_GPR_D)
2514 && insn_uses_reg (&prev_insn,
2515 ((ip->insn_opcode >> OP_SH_RD)
2516 & OP_MASK_RD),
2517 MIPS_GR_REG))
2518 || (! mips_opts.mips16
2519 && (pinfo & INSN_WRITE_GPR_31)
f9419b05 2520 && insn_uses_reg (&prev_insn, RA, MIPS_GR_REG))
252b5132
RH
2521 || (mips_opts.mips16
2522 && (pinfo & MIPS16_INSN_WRITE_31)
2523 && insn_uses_reg (&prev_insn, RA, MIPS_GR_REG))
2524 /* If we are generating embedded PIC code, the branch
2525 might be expanded into a sequence which uses $at, so
2526 we can't swap with an instruction which reads it. */
2527 || (mips_pic == EMBEDDED_PIC
2528 && insn_uses_reg (&prev_insn, AT, MIPS_GR_REG))
2529 /* If the previous previous instruction has a load
2530 delay, and sets a register that the branch reads, we
2531 can not swap. */
2532 || (! mips_opts.mips16
9ce8a5dd 2533 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
bdaaa2e1 2534 /* Itbl support may require additional care here. */
252b5132
RH
2535 && ((prev_prev_insn.insn_mo->pinfo & INSN_LOAD_COPROC_DELAY)
2536 || (! gpr_interlocks
2537 && (prev_prev_insn.insn_mo->pinfo
2538 & INSN_LOAD_MEMORY_DELAY)))
2539 && insn_uses_reg (ip,
2540 ((prev_prev_insn.insn_opcode >> OP_SH_RT)
2541 & OP_MASK_RT),
2542 MIPS_GR_REG))
2543 /* If one instruction sets a condition code and the
2544 other one uses a condition code, we can not swap. */
2545 || ((pinfo & INSN_READ_COND_CODE)
2546 && (prev_pinfo & INSN_WRITE_COND_CODE))
2547 || ((pinfo & INSN_WRITE_COND_CODE)
2548 && (prev_pinfo & INSN_READ_COND_CODE))
2549 /* If the previous instruction uses the PC, we can not
2550 swap. */
2551 || (mips_opts.mips16
2552 && (prev_pinfo & MIPS16_INSN_READ_PC))
2553 /* If the previous instruction was extended, we can not
2554 swap. */
2555 || (mips_opts.mips16 && prev_insn_extended)
2556 /* If the previous instruction had a fixup in mips16
2557 mode, we can not swap. This normally means that the
2558 previous instruction was a 4 byte branch anyhow. */
f6688943 2559 || (mips_opts.mips16 && prev_insn_fixp[0])
bdaaa2e1
KH
2560 /* If the previous instruction is a sync, sync.l, or
2561 sync.p, we can not swap. */
f173e82e 2562 || (prev_pinfo & INSN_SYNC))
252b5132
RH
2563 {
2564 /* We could do even better for unconditional branches to
2565 portions of this object file; we could pick up the
2566 instruction at the destination, put it in the delay
2567 slot, and bump the destination address. */
2568 emit_nop ();
2569 /* Update the previous insn information. */
2570 prev_prev_insn = *ip;
2571 prev_insn.insn_mo = &dummy_opcode;
2572 }
2573 else
2574 {
2575 /* It looks like we can actually do the swap. */
2576 if (! mips_opts.mips16)
2577 {
2578 char *prev_f;
2579 char temp[4];
2580
2581 prev_f = prev_insn_frag->fr_literal + prev_insn_where;
2582 memcpy (temp, prev_f, 4);
2583 memcpy (prev_f, f, 4);
2584 memcpy (f, temp, 4);
f6688943
TS
2585 if (prev_insn_fixp[0])
2586 {
2587 prev_insn_fixp[0]->fx_frag = frag_now;
2588 prev_insn_fixp[0]->fx_where = f - frag_now->fr_literal;
2589 }
2590 if (prev_insn_fixp[1])
2591 {
2592 prev_insn_fixp[1]->fx_frag = frag_now;
2593 prev_insn_fixp[1]->fx_where = f - frag_now->fr_literal;
2594 }
2595 if (prev_insn_fixp[2])
252b5132 2596 {
f6688943
TS
2597 prev_insn_fixp[2]->fx_frag = frag_now;
2598 prev_insn_fixp[2]->fx_where = f - frag_now->fr_literal;
252b5132 2599 }
f6688943 2600 if (fixp[0])
252b5132 2601 {
f6688943
TS
2602 fixp[0]->fx_frag = prev_insn_frag;
2603 fixp[0]->fx_where = prev_insn_where;
2604 }
2605 if (fixp[1])
2606 {
2607 fixp[1]->fx_frag = prev_insn_frag;
2608 fixp[1]->fx_where = prev_insn_where;
2609 }
2610 if (fixp[2])
2611 {
2612 fixp[2]->fx_frag = prev_insn_frag;
2613 fixp[2]->fx_where = prev_insn_where;
252b5132
RH
2614 }
2615 }
2616 else
2617 {
2618 char *prev_f;
2619 char temp[2];
2620
f6688943
TS
2621 assert (prev_insn_fixp[0] == NULL);
2622 assert (prev_insn_fixp[1] == NULL);
2623 assert (prev_insn_fixp[2] == NULL);
252b5132
RH
2624 prev_f = prev_insn_frag->fr_literal + prev_insn_where;
2625 memcpy (temp, prev_f, 2);
2626 memcpy (prev_f, f, 2);
f6688943 2627 if (*reloc_type != BFD_RELOC_MIPS16_JMP)
252b5132 2628 {
f6688943 2629 assert (*reloc_type == BFD_RELOC_UNUSED);
252b5132
RH
2630 memcpy (f, temp, 2);
2631 }
2632 else
2633 {
2634 memcpy (f, f + 2, 2);
2635 memcpy (f + 2, temp, 2);
2636 }
f6688943
TS
2637 if (fixp[0])
2638 {
2639 fixp[0]->fx_frag = prev_insn_frag;
2640 fixp[0]->fx_where = prev_insn_where;
2641 }
2642 if (fixp[1])
2643 {
2644 fixp[1]->fx_frag = prev_insn_frag;
2645 fixp[1]->fx_where = prev_insn_where;
2646 }
2647 if (fixp[2])
252b5132 2648 {
f6688943
TS
2649 fixp[2]->fx_frag = prev_insn_frag;
2650 fixp[2]->fx_where = prev_insn_where;
252b5132
RH
2651 }
2652 }
2653
2654 /* Update the previous insn information; leave prev_insn
2655 unchanged. */
2656 prev_prev_insn = *ip;
2657 }
2658 prev_insn_is_delay_slot = 1;
2659
2660 /* If that was an unconditional branch, forget the previous
2661 insn information. */
2662 if (pinfo & INSN_UNCOND_BRANCH_DELAY)
2663 {
2664 prev_prev_insn.insn_mo = &dummy_opcode;
2665 prev_insn.insn_mo = &dummy_opcode;
2666 }
2667
f6688943
TS
2668 prev_insn_fixp[0] = NULL;
2669 prev_insn_fixp[1] = NULL;
2670 prev_insn_fixp[2] = NULL;
2671 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2672 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2673 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
252b5132
RH
2674 prev_insn_extended = 0;
2675 }
2676 else if (pinfo & INSN_COND_BRANCH_LIKELY)
2677 {
2678 /* We don't yet optimize a branch likely. What we should do
2679 is look at the target, copy the instruction found there
2680 into the delay slot, and increment the branch to jump to
2681 the next instruction. */
2682 emit_nop ();
2683 /* Update the previous insn information. */
2684 prev_prev_insn = *ip;
2685 prev_insn.insn_mo = &dummy_opcode;
f6688943
TS
2686 prev_insn_fixp[0] = NULL;
2687 prev_insn_fixp[1] = NULL;
2688 prev_insn_fixp[2] = NULL;
2689 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2690 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2691 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
252b5132
RH
2692 prev_insn_extended = 0;
2693 }
2694 else
2695 {
2696 /* Update the previous insn information. */
2697 if (nops > 0)
2698 prev_prev_insn.insn_mo = &dummy_opcode;
2699 else
2700 prev_prev_insn = prev_insn;
2701 prev_insn = *ip;
2702
2703 /* Any time we see a branch, we always fill the delay slot
2704 immediately; since this insn is not a branch, we know it
2705 is not in a delay slot. */
2706 prev_insn_is_delay_slot = 0;
2707
f6688943
TS
2708 prev_insn_fixp[0] = fixp[0];
2709 prev_insn_fixp[1] = fixp[1];
2710 prev_insn_fixp[2] = fixp[2];
2711 prev_insn_reloc_type[0] = reloc_type[0];
2712 prev_insn_reloc_type[1] = reloc_type[1];
2713 prev_insn_reloc_type[2] = reloc_type[2];
252b5132
RH
2714 if (mips_opts.mips16)
2715 prev_insn_extended = (ip->use_extend
f6688943 2716 || *reloc_type > BFD_RELOC_UNUSED);
252b5132
RH
2717 }
2718
2719 prev_prev_insn_unreordered = prev_insn_unreordered;
2720 prev_insn_unreordered = 0;
2721 prev_insn_frag = frag_now;
2722 prev_insn_where = f - frag_now->fr_literal;
2723 prev_insn_valid = 1;
2724 }
2725 else if (place == NULL)
2726 {
2727 /* We need to record a bit of information even when we are not
2728 reordering, in order to determine the base address for mips16
2729 PC relative relocs. */
2730 prev_prev_insn = prev_insn;
2731 prev_insn = *ip;
f6688943
TS
2732 prev_insn_reloc_type[0] = reloc_type[0];
2733 prev_insn_reloc_type[1] = reloc_type[1];
2734 prev_insn_reloc_type[2] = reloc_type[2];
252b5132
RH
2735 prev_prev_insn_unreordered = prev_insn_unreordered;
2736 prev_insn_unreordered = 1;
2737 }
2738
2739 /* We just output an insn, so the next one doesn't have a label. */
2740 mips_clear_insn_labels ();
2741
2742 /* We must ensure that a fixup associated with an unmatched %hi
2743 reloc does not become a variant frag. Otherwise, the
2744 rearrangement of %hi relocs in frob_file may confuse
2745 tc_gen_reloc. */
2746 if (unmatched_hi)
2747 {
2748 frag_wane (frag_now);
2749 frag_new (0);
2750 }
2751}
2752
2753/* This function forgets that there was any previous instruction or
2754 label. If PRESERVE is non-zero, it remembers enough information to
bdaaa2e1 2755 know whether nops are needed before a noreorder section. */
252b5132
RH
2756
2757static void
2758mips_no_prev_insn (preserve)
2759 int preserve;
2760{
2761 if (! preserve)
2762 {
2763 prev_insn.insn_mo = &dummy_opcode;
2764 prev_prev_insn.insn_mo = &dummy_opcode;
2765 prev_nop_frag = NULL;
2766 prev_nop_frag_holds = 0;
2767 prev_nop_frag_required = 0;
2768 prev_nop_frag_since = 0;
2769 }
2770 prev_insn_valid = 0;
2771 prev_insn_is_delay_slot = 0;
2772 prev_insn_unreordered = 0;
2773 prev_insn_extended = 0;
f6688943
TS
2774 prev_insn_reloc_type[0] = BFD_RELOC_UNUSED;
2775 prev_insn_reloc_type[1] = BFD_RELOC_UNUSED;
2776 prev_insn_reloc_type[2] = BFD_RELOC_UNUSED;
252b5132
RH
2777 prev_prev_insn_unreordered = 0;
2778 mips_clear_insn_labels ();
2779}
2780
2781/* This function must be called whenever we turn on noreorder or emit
2782 something other than instructions. It inserts any NOPS which might
2783 be needed by the previous instruction, and clears the information
2784 kept for the previous instructions. The INSNS parameter is true if
bdaaa2e1 2785 instructions are to follow. */
252b5132
RH
2786
2787static void
2788mips_emit_delays (insns)
b34976b6 2789 bfd_boolean insns;
252b5132
RH
2790{
2791 if (! mips_opts.noreorder)
2792 {
2793 int nops;
2794
2795 nops = 0;
2796 if ((! mips_opts.mips16
9ce8a5dd 2797 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2798 && (! cop_interlocks
2799 && (prev_insn.insn_mo->pinfo
2800 & (INSN_LOAD_COPROC_DELAY
2801 | INSN_COPROC_MOVE_DELAY
2802 | INSN_WRITE_COND_CODE))))
2803 || (! hilo_interlocks
2804 && (prev_insn.insn_mo->pinfo
2805 & (INSN_READ_LO
2806 | INSN_READ_HI)))
2807 || (! mips_opts.mips16
2808 && ! gpr_interlocks
bdaaa2e1 2809 && (prev_insn.insn_mo->pinfo
252b5132
RH
2810 & INSN_LOAD_MEMORY_DELAY))
2811 || (! mips_opts.mips16
e7af610e 2812 && mips_opts.isa == ISA_MIPS1
252b5132
RH
2813 && (prev_insn.insn_mo->pinfo
2814 & INSN_COPROC_MEMORY_DELAY)))
2815 {
beae10d5 2816 /* Itbl support may require additional care here. */
252b5132
RH
2817 ++nops;
2818 if ((! mips_opts.mips16
9ce8a5dd 2819 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2820 && (! cop_interlocks
2821 && prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE))
2822 || (! hilo_interlocks
2823 && ((prev_insn.insn_mo->pinfo & INSN_READ_HI)
2824 || (prev_insn.insn_mo->pinfo & INSN_READ_LO))))
2825 ++nops;
2826
2827 if (prev_insn_unreordered)
2828 nops = 0;
2829 }
2830 else if ((! mips_opts.mips16
9ce8a5dd 2831 && ISA_HAS_COPROC_DELAYS (mips_opts.isa)
252b5132
RH
2832 && (! cop_interlocks
2833 && prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE))
2834 || (! hilo_interlocks
2835 && ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI)
2836 || (prev_prev_insn.insn_mo->pinfo & INSN_READ_LO))))
2837 {
beae10d5 2838 /* Itbl support may require additional care here. */
252b5132
RH
2839 if (! prev_prev_insn_unreordered)
2840 ++nops;
2841 }
2842
60b63b72
RS
2843 if (mips_fix_4122_bugs && prev_insn.insn_mo->name)
2844 {
2845 int min_nops = 0;
2846 const char *pn = prev_insn.insn_mo->name;
2847 if (strncmp(pn, "macc", 4) == 0
2848 || strncmp(pn, "dmacc", 5) == 0
2849 || strncmp(pn, "dmult", 5) == 0)
2850 {
2851 min_nops = 1;
2852 }
2853 if (nops < min_nops)
2854 nops = min_nops;
2855 }
2856
252b5132
RH
2857 if (nops > 0)
2858 {
2859 struct insn_label_list *l;
2860
2861 if (insns)
2862 {
2863 /* Record the frag which holds the nop instructions, so
2864 that we can remove them if we don't need them. */
2865 frag_grow (mips_opts.mips16 ? nops * 2 : nops * 4);
2866 prev_nop_frag = frag_now;
2867 prev_nop_frag_holds = nops;
2868 prev_nop_frag_required = 0;
2869 prev_nop_frag_since = 0;
2870 }
2871
2872 for (; nops > 0; --nops)
2873 emit_nop ();
2874
2875 if (insns)
2876 {
2877 /* Move on to a new frag, so that it is safe to simply
bdaaa2e1 2878 decrease the size of prev_nop_frag. */
252b5132
RH
2879 frag_wane (frag_now);
2880 frag_new (0);
2881 }
2882
2883 for (l = insn_labels; l != NULL; l = l->next)
2884 {
98aa84af
AM
2885 valueT val;
2886
252b5132 2887 assert (S_GET_SEGMENT (l->label) == now_seg);
49309057 2888 symbol_set_frag (l->label, frag_now);
98aa84af 2889 val = (valueT) frag_now_fix ();
252b5132
RH
2890 /* mips16 text labels are stored as odd. */
2891 if (mips_opts.mips16)
f9419b05 2892 ++val;
98aa84af 2893 S_SET_VALUE (l->label, val);
252b5132
RH
2894 }
2895 }
2896 }
2897
2898 /* Mark instruction labels in mips16 mode. */
f9419b05 2899 if (insns)
252b5132
RH
2900 mips16_mark_labels ();
2901
2902 mips_no_prev_insn (insns);
2903}
2904
2905/* Build an instruction created by a macro expansion. This is passed
2906 a pointer to the count of instructions created so far, an
2907 expression, the name of the instruction to build, an operand format
2908 string, and corresponding arguments. */
2909
2910#ifdef USE_STDARG
2911static void
2912macro_build (char *place,
2913 int *counter,
2914 expressionS * ep,
2915 const char *name,
2916 const char *fmt,
2917 ...)
2918#else
2919static void
2920macro_build (place, counter, ep, name, fmt, va_alist)
2921 char *place;
2922 int *counter;
2923 expressionS *ep;
2924 const char *name;
2925 const char *fmt;
2926 va_dcl
2927#endif
2928{
2929 struct mips_cl_insn insn;
f6688943 2930 bfd_reloc_code_real_type r[3];
252b5132 2931 va_list args;
252b5132
RH
2932
2933#ifdef USE_STDARG
2934 va_start (args, fmt);
2935#else
2936 va_start (args);
2937#endif
2938
2939 /*
2940 * If the macro is about to expand into a second instruction,
2941 * print a warning if needed. We need to pass ip as a parameter
2942 * to generate a better warning message here...
2943 */
2944 if (mips_opts.warn_about_macros && place == NULL && *counter == 1)
2945 as_warn (_("Macro instruction expanded into multiple instructions"));
2946
80cc45a5
EC
2947 /*
2948 * If the macro is about to expand into a second instruction,
2949 * and it is in a delay slot, print a warning.
2950 */
2951 if (place == NULL
2952 && *counter == 1
2953 && mips_opts.noreorder
2954 && (prev_prev_insn.insn_mo->pinfo
2955 & (INSN_UNCOND_BRANCH_DELAY | INSN_COND_BRANCH_DELAY
2b2e39bf 2956 | INSN_COND_BRANCH_LIKELY)) != 0)
80cc45a5
EC
2957 as_warn (_("Macro instruction expanded into multiple instructions in a branch delay slot"));
2958
252b5132 2959 if (place == NULL)
f9419b05 2960 ++*counter; /* bump instruction counter */
252b5132
RH
2961
2962 if (mips_opts.mips16)
2963 {
2964 mips16_macro_build (place, counter, ep, name, fmt, args);
2965 va_end (args);
2966 return;
2967 }
2968
f6688943
TS
2969 r[0] = BFD_RELOC_UNUSED;
2970 r[1] = BFD_RELOC_UNUSED;
2971 r[2] = BFD_RELOC_UNUSED;
252b5132
RH
2972 insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name);
2973 assert (insn.insn_mo);
2974 assert (strcmp (name, insn.insn_mo->name) == 0);
2975
2976 /* Search until we get a match for NAME. */
2977 while (1)
2978 {
b34976b6 2979 /* It is assumed here that macros will never generate
deec1734 2980 MDMX or MIPS-3D instructions. */
252b5132
RH
2981 if (strcmp (fmt, insn.insn_mo->args) == 0
2982 && insn.insn_mo->pinfo != INSN_MACRO
aec421e0
TS
2983 && OPCODE_IS_MEMBER (insn.insn_mo,
2984 (mips_opts.isa
3396de36 2985 | (file_ase_mips16 ? INSN_MIPS16 : 0)),
aec421e0 2986 mips_arch)
ec68c924 2987 && (mips_arch != CPU_R4650 || (insn.insn_mo->pinfo & FP_D) == 0))
252b5132
RH
2988 break;
2989
2990 ++insn.insn_mo;
2991 assert (insn.insn_mo->name);
2992 assert (strcmp (name, insn.insn_mo->name) == 0);
2993 }
2994
2995 insn.insn_opcode = insn.insn_mo->match;
2996 for (;;)
2997 {
2998 switch (*fmt++)
2999 {
3000 case '\0':
3001 break;
3002
3003 case ',':
3004 case '(':
3005 case ')':
3006 continue;
3007
3008 case 't':
3009 case 'w':
3010 case 'E':
38487616 3011 insn.insn_opcode |= va_arg (args, int) << OP_SH_RT;
252b5132
RH
3012 continue;
3013
3014 case 'c':
38487616
TS
3015 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE;
3016 continue;
3017
252b5132
RH
3018 case 'T':
3019 case 'W':
38487616 3020 insn.insn_opcode |= va_arg (args, int) << OP_SH_FT;
252b5132
RH
3021 continue;
3022
3023 case 'd':
3024 case 'G':
af7ee8bf 3025 case 'K':
38487616 3026 insn.insn_opcode |= va_arg (args, int) << OP_SH_RD;
252b5132
RH
3027 continue;
3028
4372b673
NC
3029 case 'U':
3030 {
3031 int tmp = va_arg (args, int);
3032
38487616
TS
3033 insn.insn_opcode |= tmp << OP_SH_RT;
3034 insn.insn_opcode |= tmp << OP_SH_RD;
beae10d5 3035 continue;
4372b673
NC
3036 }
3037
252b5132
RH
3038 case 'V':
3039 case 'S':
38487616 3040 insn.insn_opcode |= va_arg (args, int) << OP_SH_FS;
252b5132
RH
3041 continue;
3042
3043 case 'z':
3044 continue;
3045
3046 case '<':
38487616 3047 insn.insn_opcode |= va_arg (args, int) << OP_SH_SHAMT;
252b5132
RH
3048 continue;
3049
3050 case 'D':
38487616 3051 insn.insn_opcode |= va_arg (args, int) << OP_SH_FD;
252b5132
RH
3052 continue;
3053
3054 case 'B':
38487616 3055 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE20;
252b5132
RH
3056 continue;
3057
4372b673 3058 case 'J':
38487616 3059 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE19;
4372b673
NC
3060 continue;
3061
252b5132 3062 case 'q':
38487616 3063 insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE2;
252b5132
RH
3064 continue;
3065
3066 case 'b':
3067 case 's':
3068 case 'r':
3069 case 'v':
38487616 3070 insn.insn_opcode |= va_arg (args, int) << OP_SH_RS;
252b5132
RH
3071 continue;
3072
3073 case 'i':
3074 case 'j':
3075 case 'o':
f6688943 3076 *r = (bfd_reloc_code_real_type) va_arg (args, int);
cdf6fd85 3077 assert (*r == BFD_RELOC_GPREL16
f6688943
TS
3078 || *r == BFD_RELOC_MIPS_LITERAL
3079 || *r == BFD_RELOC_MIPS_HIGHER
3080 || *r == BFD_RELOC_HI16_S
3081 || *r == BFD_RELOC_LO16
3082 || *r == BFD_RELOC_MIPS_GOT16
3083 || *r == BFD_RELOC_MIPS_CALL16
438c16b8
TS
3084 || *r == BFD_RELOC_MIPS_GOT_DISP
3085 || *r == BFD_RELOC_MIPS_GOT_PAGE
3086 || *r == BFD_RELOC_MIPS_GOT_OFST
f6688943
TS
3087 || *r == BFD_RELOC_MIPS_GOT_LO16
3088 || *r == BFD_RELOC_MIPS_CALL_LO16
252b5132 3089 || (ep->X_op == O_subtract
f6688943 3090 && *r == BFD_RELOC_PCREL_LO16));
252b5132
RH
3091 continue;
3092
3093 case 'u':
f6688943 3094 *r = (bfd_reloc_code_real_type) va_arg (args, int);
252b5132
RH
3095 assert (ep != NULL
3096 && (ep->X_op == O_constant
3097 || (ep->X_op == O_symbol
f6688943
TS
3098 && (*r == BFD_RELOC_MIPS_HIGHEST
3099 || *r == BFD_RELOC_HI16_S
3100 || *r == BFD_RELOC_HI16
3101 || *r == BFD_RELOC_GPREL16
3102 || *r == BFD_RELOC_MIPS_GOT_HI16
3103 || *r == BFD_RELOC_MIPS_CALL_HI16))
252b5132 3104 || (ep->X_op == O_subtract
f6688943 3105 && *r == BFD_RELOC_PCREL_HI16_S)));
252b5132
RH
3106 continue;
3107
3108 case 'p':
3109 assert (ep != NULL);
3110 /*
3111 * This allows macro() to pass an immediate expression for
3112 * creating short branches without creating a symbol.
3113 * Note that the expression still might come from the assembly
3114 * input, in which case the value is not checked for range nor
3115 * is a relocation entry generated (yuck).
3116 */
3117 if (ep->X_op == O_constant)
3118 {
3119 insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff;
3120 ep = NULL;
3121 }
3122 else
af6ae2ad 3123 *r = BFD_RELOC_16_PCREL_S2;
252b5132
RH
3124 continue;
3125
3126 case 'a':
3127 assert (ep != NULL);
f6688943 3128 *r = BFD_RELOC_MIPS_JMP;
252b5132
RH
3129 continue;
3130
3131 case 'C':
3132 insn.insn_opcode |= va_arg (args, unsigned long);
3133 continue;
3134
3135 default:
3136 internalError ();
3137 }
3138 break;
3139 }
3140 va_end (args);
f6688943 3141 assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 3142
b34976b6 3143 append_insn (place, &insn, ep, r, FALSE);
252b5132
RH
3144}
3145
3146static void
3147mips16_macro_build (place, counter, ep, name, fmt, args)
3148 char *place;
43841e91 3149 int *counter ATTRIBUTE_UNUSED;
252b5132
RH
3150 expressionS *ep;
3151 const char *name;
3152 const char *fmt;
3153 va_list args;
3154{
3155 struct mips_cl_insn insn;
f6688943
TS
3156 bfd_reloc_code_real_type r[3]
3157 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 3158
252b5132
RH
3159 insn.insn_mo = (struct mips_opcode *) hash_find (mips16_op_hash, name);
3160 assert (insn.insn_mo);
3161 assert (strcmp (name, insn.insn_mo->name) == 0);
3162
3163 while (strcmp (fmt, insn.insn_mo->args) != 0
3164 || insn.insn_mo->pinfo == INSN_MACRO)
3165 {
3166 ++insn.insn_mo;
3167 assert (insn.insn_mo->name);
3168 assert (strcmp (name, insn.insn_mo->name) == 0);
3169 }
3170
3171 insn.insn_opcode = insn.insn_mo->match;
b34976b6 3172 insn.use_extend = FALSE;
252b5132
RH
3173
3174 for (;;)
3175 {
3176 int c;
3177
3178 c = *fmt++;
3179 switch (c)
3180 {
3181 case '\0':
3182 break;
3183
3184 case ',':
3185 case '(':
3186 case ')':
3187 continue;
3188
3189 case 'y':
3190 case 'w':
3191 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RY;
3192 continue;
3193
3194 case 'x':
3195 case 'v':
3196 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RX;
3197 continue;
3198
3199 case 'z':
3200 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RZ;
3201 continue;
3202
3203 case 'Z':
3204 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_MOVE32Z;
3205 continue;
3206
3207 case '0':
3208 case 'S':
3209 case 'P':
3210 case 'R':
3211 continue;
3212
3213 case 'X':
3214 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_REGR32;
3215 continue;
3216
3217 case 'Y':
3218 {
3219 int regno;
3220
3221 regno = va_arg (args, int);
3222 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
3223 insn.insn_opcode |= regno << MIPS16OP_SH_REG32R;
3224 }
3225 continue;
3226
3227 case '<':
3228 case '>':
3229 case '4':
3230 case '5':
3231 case 'H':
3232 case 'W':
3233 case 'D':
3234 case 'j':
3235 case '8':
3236 case 'V':
3237 case 'C':
3238 case 'U':
3239 case 'k':
3240 case 'K':
3241 case 'p':
3242 case 'q':
3243 {
3244 assert (ep != NULL);
3245
3246 if (ep->X_op != O_constant)
874e8986 3247 *r = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
3248 else
3249 {
b34976b6
AM
3250 mips16_immed (NULL, 0, c, ep->X_add_number, FALSE, FALSE,
3251 FALSE, &insn.insn_opcode, &insn.use_extend,
c4e7957c 3252 &insn.extend);
252b5132 3253 ep = NULL;
f6688943 3254 *r = BFD_RELOC_UNUSED;
252b5132
RH
3255 }
3256 }
3257 continue;
3258
3259 case '6':
3260 insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_IMM6;
3261 continue;
3262 }
3263
3264 break;
3265 }
3266
f6688943 3267 assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 3268
b34976b6 3269 append_insn (place, &insn, ep, r, FALSE);
252b5132
RH
3270}
3271
438c16b8
TS
3272/*
3273 * Generate a "jalr" instruction with a relocation hint to the called
3274 * function. This occurs in NewABI PIC code.
3275 */
3276static void
3277macro_build_jalr (icnt, ep)
3278 int icnt;
3279 expressionS *ep;
3280{
f21f8242 3281 char *f;
b34976b6 3282
438c16b8 3283 if (HAVE_NEWABI)
f21f8242
AO
3284 {
3285 frag_grow (4);
3286 f = frag_more (0);
3287 }
438c16b8
TS
3288 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr", "d,s",
3289 RA, PIC_CALL_REG);
3290 if (HAVE_NEWABI)
f21f8242 3291 fix_new_exp (frag_now, f - frag_now->fr_literal,
b34976b6 3292 0, ep, FALSE, BFD_RELOC_MIPS_JALR);
438c16b8
TS
3293}
3294
252b5132
RH
3295/*
3296 * Generate a "lui" instruction.
3297 */
3298static void
3299macro_build_lui (place, counter, ep, regnum)
3300 char *place;
3301 int *counter;
3302 expressionS *ep;
3303 int regnum;
3304{
3305 expressionS high_expr;
3306 struct mips_cl_insn insn;
f6688943
TS
3307 bfd_reloc_code_real_type r[3]
3308 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
5a38dc70
AM
3309 const char *name = "lui";
3310 const char *fmt = "t,u";
252b5132
RH
3311
3312 assert (! mips_opts.mips16);
3313
3314 if (place == NULL)
3315 high_expr = *ep;
3316 else
3317 {
3318 high_expr.X_op = O_constant;
3319 high_expr.X_add_number = ep->X_add_number;
3320 }
3321
3322 if (high_expr.X_op == O_constant)
3323 {
3324 /* we can compute the instruction now without a relocation entry */
e7d556df
TS
3325 high_expr.X_add_number = ((high_expr.X_add_number + 0x8000)
3326 >> 16) & 0xffff;
f6688943 3327 *r = BFD_RELOC_UNUSED;
252b5132 3328 }
78e1bb40 3329 else
252b5132
RH
3330 {
3331 assert (ep->X_op == O_symbol);
3332 /* _gp_disp is a special case, used from s_cpload. */
3333 assert (mips_pic == NO_PIC
78e1bb40
AO
3334 || (! HAVE_NEWABI
3335 && strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0));
f6688943 3336 *r = BFD_RELOC_HI16_S;
252b5132
RH
3337 }
3338
3339 /*
3340 * If the macro is about to expand into a second instruction,
3341 * print a warning if needed. We need to pass ip as a parameter
3342 * to generate a better warning message here...
3343 */
3344 if (mips_opts.warn_about_macros && place == NULL && *counter == 1)
3345 as_warn (_("Macro instruction expanded into multiple instructions"));
3346
3347 if (place == NULL)
f9419b05 3348 ++*counter; /* bump instruction counter */
252b5132
RH
3349
3350 insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name);
3351 assert (insn.insn_mo);
3352 assert (strcmp (name, insn.insn_mo->name) == 0);
3353 assert (strcmp (fmt, insn.insn_mo->args) == 0);
3354
3355 insn.insn_opcode = insn.insn_mo->match | (regnum << OP_SH_RT);
f6688943 3356 if (*r == BFD_RELOC_UNUSED)
252b5132
RH
3357 {
3358 insn.insn_opcode |= high_expr.X_add_number;
b34976b6 3359 append_insn (place, &insn, NULL, r, FALSE);
252b5132
RH
3360 }
3361 else
b34976b6 3362 append_insn (place, &insn, &high_expr, r, FALSE);
252b5132
RH
3363}
3364
885add95
CD
3365/* Generate a sequence of instructions to do a load or store from a constant
3366 offset off of a base register (breg) into/from a target register (treg),
3367 using AT if necessary. */
3368static void
3369macro_build_ldst_constoffset (place, counter, ep, op, treg, breg)
3370 char *place;
3371 int *counter;
3372 expressionS *ep;
3373 const char *op;
3374 int treg, breg;
3375{
3376 assert (ep->X_op == O_constant);
3377
3378 /* Right now, this routine can only handle signed 32-bit contants. */
3379 if (! IS_SEXT_32BIT_NUM(ep->X_add_number))
3380 as_warn (_("operand overflow"));
3381
3382 if (IS_SEXT_16BIT_NUM(ep->X_add_number))
3383 {
3384 /* Signed 16-bit offset will fit in the op. Easy! */
3385 macro_build (place, counter, ep, op, "t,o(b)", treg,
3386 (int) BFD_RELOC_LO16, breg);
3387 }
3388 else
3389 {
3390 /* 32-bit offset, need multiple instructions and AT, like:
3391 lui $tempreg,const_hi (BFD_RELOC_HI16_S)
3392 addu $tempreg,$tempreg,$breg
3393 <op> $treg,const_lo($tempreg) (BFD_RELOC_LO16)
3394 to handle the complete offset. */
3395 macro_build_lui (place, counter, ep, AT);
3396 if (place != NULL)
3397 place += 4;
3398 macro_build (place, counter, (expressionS *) NULL,
3399 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
3400 "d,v,t", AT, AT, breg);
3401 if (place != NULL)
3402 place += 4;
3403 macro_build (place, counter, ep, op, "t,o(b)", treg,
3404 (int) BFD_RELOC_LO16, AT);
3405
3406 if (mips_opts.noat)
3407 as_warn (_("Macro used $at after \".set noat\""));
3408 }
3409}
3410
252b5132
RH
3411/* set_at()
3412 * Generates code to set the $at register to true (one)
3413 * if reg is less than the immediate expression.
3414 */
3415static void
3416set_at (counter, reg, unsignedp)
3417 int *counter;
3418 int reg;
3419 int unsignedp;
3420{
3421 if (imm_expr.X_op == O_constant
3422 && imm_expr.X_add_number >= -0x8000
3423 && imm_expr.X_add_number < 0x8000)
3424 macro_build ((char *) NULL, counter, &imm_expr,
3425 unsignedp ? "sltiu" : "slti",
3426 "t,r,j", AT, reg, (int) BFD_RELOC_LO16);
3427 else
3428 {
4d34fb5f 3429 load_register (counter, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9 3430 macro_build ((char *) NULL, counter, (expressionS *) NULL,
252b5132
RH
3431 unsignedp ? "sltu" : "slt",
3432 "d,v,t", AT, reg, AT);
3433 }
3434}
3435
3436/* Warn if an expression is not a constant. */
3437
3438static void
3439check_absolute_expr (ip, ex)
3440 struct mips_cl_insn *ip;
3441 expressionS *ex;
3442{
3443 if (ex->X_op == O_big)
3444 as_bad (_("unsupported large constant"));
3445 else if (ex->X_op != O_constant)
3446 as_bad (_("Instruction %s requires absolute expression"), ip->insn_mo->name);
3447}
3448
3449/* Count the leading zeroes by performing a binary chop. This is a
3450 bulky bit of source, but performance is a LOT better for the
3451 majority of values than a simple loop to count the bits:
3452 for (lcnt = 0; (lcnt < 32); lcnt++)
3453 if ((v) & (1 << (31 - lcnt)))
3454 break;
3455 However it is not code size friendly, and the gain will drop a bit
3456 on certain cached systems.
3457*/
3458#define COUNT_TOP_ZEROES(v) \
3459 (((v) & ~0xffff) == 0 \
3460 ? ((v) & ~0xff) == 0 \
3461 ? ((v) & ~0xf) == 0 \
3462 ? ((v) & ~0x3) == 0 \
3463 ? ((v) & ~0x1) == 0 \
3464 ? !(v) \
3465 ? 32 \
3466 : 31 \
3467 : 30 \
3468 : ((v) & ~0x7) == 0 \
3469 ? 29 \
3470 : 28 \
3471 : ((v) & ~0x3f) == 0 \
3472 ? ((v) & ~0x1f) == 0 \
3473 ? 27 \
3474 : 26 \
3475 : ((v) & ~0x7f) == 0 \
3476 ? 25 \
3477 : 24 \
3478 : ((v) & ~0xfff) == 0 \
3479 ? ((v) & ~0x3ff) == 0 \
3480 ? ((v) & ~0x1ff) == 0 \
3481 ? 23 \
3482 : 22 \
3483 : ((v) & ~0x7ff) == 0 \
3484 ? 21 \
3485 : 20 \
3486 : ((v) & ~0x3fff) == 0 \
3487 ? ((v) & ~0x1fff) == 0 \
3488 ? 19 \
3489 : 18 \
3490 : ((v) & ~0x7fff) == 0 \
3491 ? 17 \
3492 : 16 \
3493 : ((v) & ~0xffffff) == 0 \
3494 ? ((v) & ~0xfffff) == 0 \
3495 ? ((v) & ~0x3ffff) == 0 \
3496 ? ((v) & ~0x1ffff) == 0 \
3497 ? 15 \
3498 : 14 \
3499 : ((v) & ~0x7ffff) == 0 \
3500 ? 13 \
3501 : 12 \
3502 : ((v) & ~0x3fffff) == 0 \
3503 ? ((v) & ~0x1fffff) == 0 \
3504 ? 11 \
3505 : 10 \
3506 : ((v) & ~0x7fffff) == 0 \
3507 ? 9 \
3508 : 8 \
3509 : ((v) & ~0xfffffff) == 0 \
3510 ? ((v) & ~0x3ffffff) == 0 \
3511 ? ((v) & ~0x1ffffff) == 0 \
3512 ? 7 \
3513 : 6 \
3514 : ((v) & ~0x7ffffff) == 0 \
3515 ? 5 \
3516 : 4 \
3517 : ((v) & ~0x3fffffff) == 0 \
3518 ? ((v) & ~0x1fffffff) == 0 \
3519 ? 3 \
3520 : 2 \
3521 : ((v) & ~0x7fffffff) == 0 \
3522 ? 1 \
3523 : 0)
3524
3525/* load_register()
3526 * This routine generates the least number of instructions neccessary to load
3527 * an absolute expression value into a register.
3528 */
3529static void
3530load_register (counter, reg, ep, dbl)
3531 int *counter;
3532 int reg;
3533 expressionS *ep;
3534 int dbl;
3535{
3536 int freg;
3537 expressionS hi32, lo32;
3538
3539 if (ep->X_op != O_big)
3540 {
3541 assert (ep->X_op == O_constant);
3542 if (ep->X_add_number < 0x8000
3543 && (ep->X_add_number >= 0
3544 || (ep->X_add_number >= -0x8000
3545 && (! dbl
3546 || ! ep->X_unsigned
3547 || sizeof (ep->X_add_number) > 4))))
3548 {
3549 /* We can handle 16 bit signed values with an addiu to
3550 $zero. No need to ever use daddiu here, since $zero and
3551 the result are always correct in 32 bit mode. */
3552 macro_build ((char *) NULL, counter, ep, "addiu", "t,r,j", reg, 0,
3553 (int) BFD_RELOC_LO16);
3554 return;
3555 }
3556 else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000)
3557 {
3558 /* We can handle 16 bit unsigned values with an ori to
3559 $zero. */
3560 macro_build ((char *) NULL, counter, ep, "ori", "t,r,i", reg, 0,
3561 (int) BFD_RELOC_LO16);
3562 return;
3563 }
6373ee54 3564 else if ((IS_SEXT_32BIT_NUM (ep->X_add_number)
252b5132
RH
3565 && (! dbl
3566 || ! ep->X_unsigned
3567 || sizeof (ep->X_add_number) > 4
3568 || (ep->X_add_number & 0x80000000) == 0))
ca4e0257 3569 || ((HAVE_32BIT_GPRS || ! dbl)
252b5132 3570 && (ep->X_add_number &~ (offsetT) 0xffffffff) == 0)
ca4e0257 3571 || (HAVE_32BIT_GPRS
252b5132
RH
3572 && ! dbl
3573 && ((ep->X_add_number &~ (offsetT) 0xffffffff)
3574 == ~ (offsetT) 0xffffffff)))
3575 {
3576 /* 32 bit values require an lui. */
3577 macro_build ((char *) NULL, counter, ep, "lui", "t,u", reg,
3578 (int) BFD_RELOC_HI16);
3579 if ((ep->X_add_number & 0xffff) != 0)
3580 macro_build ((char *) NULL, counter, ep, "ori", "t,r,i", reg, reg,
3581 (int) BFD_RELOC_LO16);
3582 return;
3583 }
3584 }
3585
3586 /* The value is larger than 32 bits. */
3587
ca4e0257 3588 if (HAVE_32BIT_GPRS)
252b5132 3589 {
956cd1d6
TS
3590 as_bad (_("Number (0x%lx) larger than 32 bits"),
3591 (unsigned long) ep->X_add_number);
252b5132
RH
3592 macro_build ((char *) NULL, counter, ep, "addiu", "t,r,j", reg, 0,
3593 (int) BFD_RELOC_LO16);
3594 return;
3595 }
3596
3597 if (ep->X_op != O_big)
3598 {
3599 hi32 = *ep;
3600 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
3601 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
3602 hi32.X_add_number &= 0xffffffff;
3603 lo32 = *ep;
3604 lo32.X_add_number &= 0xffffffff;
3605 }
3606 else
3607 {
3608 assert (ep->X_add_number > 2);
3609 if (ep->X_add_number == 3)
3610 generic_bignum[3] = 0;
3611 else if (ep->X_add_number > 4)
3612 as_bad (_("Number larger than 64 bits"));
3613 lo32.X_op = O_constant;
3614 lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16);
3615 hi32.X_op = O_constant;
3616 hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16);
3617 }
3618
3619 if (hi32.X_add_number == 0)
3620 freg = 0;
3621 else
3622 {
3623 int shift, bit;
3624 unsigned long hi, lo;
3625
956cd1d6 3626 if (hi32.X_add_number == (offsetT) 0xffffffff)
beae10d5
KH
3627 {
3628 if ((lo32.X_add_number & 0xffff8000) == 0xffff8000)
3629 {
3630 macro_build ((char *) NULL, counter, &lo32, "addiu", "t,r,j",
252b5132 3631 reg, 0, (int) BFD_RELOC_LO16);
beae10d5
KH
3632 return;
3633 }
3634 if (lo32.X_add_number & 0x80000000)
3635 {
3636 macro_build ((char *) NULL, counter, &lo32, "lui", "t,u", reg,
3637 (int) BFD_RELOC_HI16);
252b5132
RH
3638 if (lo32.X_add_number & 0xffff)
3639 macro_build ((char *) NULL, counter, &lo32, "ori", "t,r,i",
3640 reg, reg, (int) BFD_RELOC_LO16);
beae10d5
KH
3641 return;
3642 }
3643 }
252b5132
RH
3644
3645 /* Check for 16bit shifted constant. We know that hi32 is
3646 non-zero, so start the mask on the first bit of the hi32
3647 value. */
3648 shift = 17;
3649 do
beae10d5
KH
3650 {
3651 unsigned long himask, lomask;
3652
3653 if (shift < 32)
3654 {
3655 himask = 0xffff >> (32 - shift);
3656 lomask = (0xffff << shift) & 0xffffffff;
3657 }
3658 else
3659 {
3660 himask = 0xffff << (shift - 32);
3661 lomask = 0;
3662 }
3663 if ((hi32.X_add_number & ~(offsetT) himask) == 0
3664 && (lo32.X_add_number & ~(offsetT) lomask) == 0)
3665 {
3666 expressionS tmp;
3667
3668 tmp.X_op = O_constant;
3669 if (shift < 32)
3670 tmp.X_add_number = ((hi32.X_add_number << (32 - shift))
3671 | (lo32.X_add_number >> shift));
3672 else
3673 tmp.X_add_number = hi32.X_add_number >> (shift - 32);
3674 macro_build ((char *) NULL, counter, &tmp,
3675 "ori", "t,r,i", reg, 0,
3676 (int) BFD_RELOC_LO16);
2396cfb9 3677 macro_build ((char *) NULL, counter, (expressionS *) NULL,
beae10d5
KH
3678 (shift >= 32) ? "dsll32" : "dsll",
3679 "d,w,<", reg, reg,
3680 (shift >= 32) ? shift - 32 : shift);
3681 return;
3682 }
f9419b05 3683 ++shift;
beae10d5
KH
3684 }
3685 while (shift <= (64 - 16));
252b5132
RH
3686
3687 /* Find the bit number of the lowest one bit, and store the
3688 shifted value in hi/lo. */
3689 hi = (unsigned long) (hi32.X_add_number & 0xffffffff);
3690 lo = (unsigned long) (lo32.X_add_number & 0xffffffff);
3691 if (lo != 0)
3692 {
3693 bit = 0;
3694 while ((lo & 1) == 0)
3695 {
3696 lo >>= 1;
3697 ++bit;
3698 }
3699 lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit);
3700 hi >>= bit;
3701 }
3702 else
3703 {
3704 bit = 32;
3705 while ((hi & 1) == 0)
3706 {
3707 hi >>= 1;
3708 ++bit;
3709 }
3710 lo = hi;
3711 hi = 0;
3712 }
3713
3714 /* Optimize if the shifted value is a (power of 2) - 1. */
3715 if ((hi == 0 && ((lo + 1) & lo) == 0)
3716 || (lo == 0xffffffff && ((hi + 1) & hi) == 0))
beae10d5
KH
3717 {
3718 shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number);
252b5132 3719 if (shift != 0)
beae10d5 3720 {
252b5132
RH
3721 expressionS tmp;
3722
3723 /* This instruction will set the register to be all
3724 ones. */
beae10d5
KH
3725 tmp.X_op = O_constant;
3726 tmp.X_add_number = (offsetT) -1;
3727 macro_build ((char *) NULL, counter, &tmp, "addiu", "t,r,j",
252b5132 3728 reg, 0, (int) BFD_RELOC_LO16);
beae10d5
KH
3729 if (bit != 0)
3730 {
3731 bit += shift;
2396cfb9 3732 macro_build ((char *) NULL, counter, (expressionS *) NULL,
beae10d5
KH
3733 (bit >= 32) ? "dsll32" : "dsll",
3734 "d,w,<", reg, reg,
3735 (bit >= 32) ? bit - 32 : bit);
3736 }
2396cfb9 3737 macro_build ((char *) NULL, counter, (expressionS *) NULL,
252b5132 3738 (shift >= 32) ? "dsrl32" : "dsrl",
beae10d5 3739 "d,w,<", reg, reg,
252b5132 3740 (shift >= 32) ? shift - 32 : shift);
beae10d5
KH
3741 return;
3742 }
3743 }
252b5132
RH
3744
3745 /* Sign extend hi32 before calling load_register, because we can
3746 generally get better code when we load a sign extended value. */
3747 if ((hi32.X_add_number & 0x80000000) != 0)
beae10d5 3748 hi32.X_add_number |= ~(offsetT) 0xffffffff;
252b5132
RH
3749 load_register (counter, reg, &hi32, 0);
3750 freg = reg;
3751 }
3752 if ((lo32.X_add_number & 0xffff0000) == 0)
3753 {
3754 if (freg != 0)
3755 {
2396cfb9
TS
3756 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3757 "dsll32", "d,w,<", reg, freg, 0);
252b5132
RH
3758 freg = reg;
3759 }
3760 }
3761 else
3762 {
3763 expressionS mid16;
3764
956cd1d6 3765 if ((freg == 0) && (lo32.X_add_number == (offsetT) 0xffffffff))
beae10d5 3766 {
252b5132
RH
3767 macro_build ((char *) NULL, counter, &lo32, "lui", "t,u", reg,
3768 (int) BFD_RELOC_HI16);
956cd1d6
TS
3769 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3770 "dsrl32", "d,w,<", reg, reg, 0);
beae10d5
KH
3771 return;
3772 }
252b5132
RH
3773
3774 if (freg != 0)
3775 {
956cd1d6
TS
3776 macro_build ((char *) NULL, counter, (expressionS *) NULL, "dsll",
3777 "d,w,<", reg, freg, 16);
252b5132
RH
3778 freg = reg;
3779 }
3780 mid16 = lo32;
3781 mid16.X_add_number >>= 16;
3782 macro_build ((char *) NULL, counter, &mid16, "ori", "t,r,i", reg,
3783 freg, (int) BFD_RELOC_LO16);
956cd1d6
TS
3784 macro_build ((char *) NULL, counter, (expressionS *) NULL, "dsll",
3785 "d,w,<", reg, reg, 16);
252b5132
RH
3786 freg = reg;
3787 }
3788 if ((lo32.X_add_number & 0xffff) != 0)
3789 macro_build ((char *) NULL, counter, &lo32, "ori", "t,r,i", reg, freg,
3790 (int) BFD_RELOC_LO16);
3791}
3792
3793/* Load an address into a register. */
3794
3795static void
c9914766 3796load_address (counter, reg, ep, used_at)
252b5132
RH
3797 int *counter;
3798 int reg;
3799 expressionS *ep;
d6bc6245 3800 int *used_at;
252b5132 3801{
f9419b05 3802 char *p = NULL;
252b5132
RH
3803
3804 if (ep->X_op != O_constant
3805 && ep->X_op != O_symbol)
3806 {
3807 as_bad (_("expression too complex"));
3808 ep->X_op = O_constant;
3809 }
3810
3811 if (ep->X_op == O_constant)
3812 {
c9914766 3813 load_register (counter, reg, ep, HAVE_64BIT_ADDRESSES);
252b5132
RH
3814 return;
3815 }
3816
3817 if (mips_pic == NO_PIC)
3818 {
3819 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 3820 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
3821 Otherwise we want
3822 lui $reg,<sym> (BFD_RELOC_HI16_S)
3823 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
d6bc6245 3824 If we have an addend, we always use the latter form.
76b3015f 3825
d6bc6245
TS
3826 With 64bit address space and a usable $at we want
3827 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
3828 lui $at,<sym> (BFD_RELOC_HI16_S)
3829 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
3830 daddiu $at,<sym> (BFD_RELOC_LO16)
3831 dsll32 $reg,0
3a482fd5 3832 daddu $reg,$reg,$at
76b3015f 3833
c03099e6 3834 If $at is already in use, we use a path which is suboptimal
d6bc6245
TS
3835 on superscalar processors.
3836 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
3837 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
3838 dsll $reg,16
3839 daddiu $reg,<sym> (BFD_RELOC_HI16_S)
3840 dsll $reg,16
3841 daddiu $reg,<sym> (BFD_RELOC_LO16)
3842 */
c9914766 3843 if (HAVE_64BIT_ADDRESSES)
d6bc6245 3844 {
d6bc6245
TS
3845 /* We don't do GP optimization for now because RELAX_ENCODE can't
3846 hold the data for such large chunks. */
3847
460597ba 3848 if (*used_at == 0 && ! mips_opts.noat)
d6bc6245
TS
3849 {
3850 macro_build (p, counter, ep, "lui", "t,u",
3851 reg, (int) BFD_RELOC_MIPS_HIGHEST);
3852 macro_build (p, counter, ep, "lui", "t,u",
3853 AT, (int) BFD_RELOC_HI16_S);
3854 macro_build (p, counter, ep, "daddiu", "t,r,j",
3855 reg, reg, (int) BFD_RELOC_MIPS_HIGHER);
3856 macro_build (p, counter, ep, "daddiu", "t,r,j",
3857 AT, AT, (int) BFD_RELOC_LO16);
2396cfb9
TS
3858 macro_build (p, counter, (expressionS *) NULL, "dsll32",
3859 "d,w,<", reg, reg, 0);
3a482fd5 3860 macro_build (p, counter, (expressionS *) NULL, "daddu",
2396cfb9 3861 "d,v,t", reg, reg, AT);
d6bc6245
TS
3862 *used_at = 1;
3863 }
3864 else
3865 {
3866 macro_build (p, counter, ep, "lui", "t,u",
3867 reg, (int) BFD_RELOC_MIPS_HIGHEST);
3868 macro_build (p, counter, ep, "daddiu", "t,r,j",
3869 reg, reg, (int) BFD_RELOC_MIPS_HIGHER);
2396cfb9
TS
3870 macro_build (p, counter, (expressionS *) NULL, "dsll",
3871 "d,w,<", reg, reg, 16);
d6bc6245
TS
3872 macro_build (p, counter, ep, "daddiu", "t,r,j",
3873 reg, reg, (int) BFD_RELOC_HI16_S);
2396cfb9
TS
3874 macro_build (p, counter, (expressionS *) NULL, "dsll",
3875 "d,w,<", reg, reg, 16);
d6bc6245
TS
3876 macro_build (p, counter, ep, "daddiu", "t,r,j",
3877 reg, reg, (int) BFD_RELOC_LO16);
3878 }
3879 }
252b5132
RH
3880 else
3881 {
d6bc6245
TS
3882 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
3883 && ! nopic_need_relax (ep->X_add_symbol, 1))
3884 {
3885 frag_grow (20);
3886 macro_build ((char *) NULL, counter, ep,
c9914766
TS
3887 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", "t,r,j",
3888 reg, mips_gp_register, (int) BFD_RELOC_GPREL16);
d6bc6245
TS
3889 p = frag_var (rs_machine_dependent, 8, 0,
3890 RELAX_ENCODE (4, 8, 0, 4, 0,
3891 mips_opts.warn_about_macros),
956cd1d6 3892 ep->X_add_symbol, 0, NULL);
d6bc6245
TS
3893 }
3894 macro_build_lui (p, counter, ep, reg);
3895 if (p != NULL)
3896 p += 4;
c9914766
TS
3897 macro_build (p, counter, ep,
3898 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
d6bc6245
TS
3899 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3900 }
252b5132
RH
3901 }
3902 else if (mips_pic == SVR4_PIC && ! mips_big_got)
3903 {
3904 expressionS ex;
3905
3906 /* If this is a reference to an external symbol, we want
3907 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3908 Otherwise we want
3909 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3910 nop
3911 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
ed6fb7bd
SC
3912 If we have NewABI, we want
3913 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
252b5132
RH
3914 If there is a constant, it must be added in after. */
3915 ex.X_add_number = ep->X_add_number;
3916 ep->X_add_number = 0;
3917 frag_grow (20);
ed6fb7bd
SC
3918 if (HAVE_NEWABI)
3919 {
3920 macro_build ((char *) NULL, counter, ep,
3921 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)", reg,
3922 (int) BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
3923 }
3924 else
3925 {
3926 macro_build ((char *) NULL, counter, ep,
3927 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)",
3928 reg, (int) BFD_RELOC_MIPS_GOT16, mips_gp_register);
3929 macro_build ((char *) NULL, counter, (expressionS *) NULL, "nop", "");
3930 p = frag_var (rs_machine_dependent, 4, 0,
3931 RELAX_ENCODE (0, 4, -8, 0, 0, mips_opts.warn_about_macros),
3932 ep->X_add_symbol, (offsetT) 0, (char *) NULL);
3933 macro_build (p, counter, ep,
3934 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
3935 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3936 }
3937
252b5132
RH
3938 if (ex.X_add_number != 0)
3939 {
3940 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
3941 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
3942 ex.X_op = O_constant;
3943 macro_build ((char *) NULL, counter, &ex,
ca4e0257 3944 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
3945 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
3946 }
3947 }
3948 else if (mips_pic == SVR4_PIC)
3949 {
3950 expressionS ex;
3951 int off;
3952
3953 /* This is the large GOT case. If this is a reference to an
3954 external symbol, we want
3955 lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
3956 addu $reg,$reg,$gp
3957 lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16)
3958 Otherwise, for a reference to a local symbol, we want
3959 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
3960 nop
3961 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
438c16b8
TS
3962 If we have NewABI, we want
3963 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
3964 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
252b5132
RH
3965 If there is a constant, it must be added in after. */
3966 ex.X_add_number = ep->X_add_number;
3967 ep->X_add_number = 0;
438c16b8
TS
3968 if (HAVE_NEWABI)
3969 {
3970 macro_build ((char *) NULL, counter, ep,
3971 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)", reg,
3972 (int) BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
3973 macro_build (p, counter, ep,
3974 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", "t,r,j",
3975 reg, reg, (int) BFD_RELOC_MIPS_GOT_OFST);
3976 }
252b5132 3977 else
438c16b8
TS
3978 {
3979 if (reg_needs_delay (mips_gp_register))
3980 off = 4;
3981 else
3982 off = 0;
3983 frag_grow (32);
3984 macro_build ((char *) NULL, counter, ep, "lui", "t,u", reg,
3985 (int) BFD_RELOC_MIPS_GOT_HI16);
3986 macro_build ((char *) NULL, counter, (expressionS *) NULL,
3987 HAVE_32BIT_ADDRESSES ? "addu" : "daddu", "d,v,t", reg,
3988 reg, mips_gp_register);
3989 macro_build ((char *) NULL, counter, ep,
3990 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
3991 "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT_LO16, reg);
3992 p = frag_var (rs_machine_dependent, 12 + off, 0,
3993 RELAX_ENCODE (12, 12 + off, off, 8 + off, 0,
3994 mips_opts.warn_about_macros),
3995 ep->X_add_symbol, 0, NULL);
3996 if (off > 0)
3997 {
3998 /* We need a nop before loading from $gp. This special
3999 check is required because the lui which starts the main
4000 instruction stream does not refer to $gp, and so will not
4001 insert the nop which may be required. */
4002 macro_build (p, counter, (expressionS *) NULL, "nop", "");
4003 p += 4;
4004 }
4005 macro_build (p, counter, ep,
4006 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)", reg,
4007 (int) BFD_RELOC_MIPS_GOT16, mips_gp_register);
4008 p += 4;
252b5132
RH
4009 macro_build (p, counter, (expressionS *) NULL, "nop", "");
4010 p += 4;
438c16b8
TS
4011 macro_build (p, counter, ep,
4012 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
4013 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
252b5132 4014 }
438c16b8 4015
252b5132
RH
4016 if (ex.X_add_number != 0)
4017 {
4018 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
4019 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4020 ex.X_op = O_constant;
f7ea7ef2
TS
4021 macro_build ((char *) NULL, counter, &ex,
4022 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
4023 "t,r,j", reg, reg, (int) BFD_RELOC_LO16);
4024 }
4025 }
4026 else if (mips_pic == EMBEDDED_PIC)
4027 {
4028 /* We always do
cdf6fd85 4029 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
c9914766
TS
4030 */
4031 macro_build ((char *) NULL, counter, ep,
4032 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
4033 "t,r,j", reg, mips_gp_register, (int) BFD_RELOC_GPREL16);
252b5132
RH
4034 }
4035 else
4036 abort ();
4037}
4038
ea1fb5dc
RS
4039/* Move the contents of register SOURCE into register DEST. */
4040
4041static void
4042move_register (counter, dest, source)
4043 int *counter;
4044 int dest;
4045 int source;
4046{
4047 macro_build ((char *) NULL, counter, (expressionS *) NULL,
4048 HAVE_32BIT_GPRS ? "addu" : "daddu",
4049 "d,v,t", dest, source, 0);
4050}
4051
252b5132
RH
4052/*
4053 * Build macros
4054 * This routine implements the seemingly endless macro or synthesized
4055 * instructions and addressing modes in the mips assembly language. Many
4056 * of these macros are simple and are similar to each other. These could
4057 * probably be handled by some kind of table or grammer aproach instead of
4058 * this verbose method. Others are not simple macros but are more like
4059 * optimizing code generation.
4060 * One interesting optimization is when several store macros appear
4061 * consecutivly that would load AT with the upper half of the same address.
4062 * The ensuing load upper instructions are ommited. This implies some kind
4063 * of global optimization. We currently only optimize within a single macro.
4064 * For many of the load and store macros if the address is specified as a
4065 * constant expression in the first 64k of memory (ie ld $2,0x4000c) we
4066 * first load register 'at' with zero and use it as the base register. The
4067 * mips assembler simply uses register $zero. Just one tiny optimization
4068 * we're missing.
4069 */
4070static void
4071macro (ip)
4072 struct mips_cl_insn *ip;
4073{
4074 register int treg, sreg, dreg, breg;
4075 int tempreg;
4076 int mask;
4077 int icnt = 0;
43841e91 4078 int used_at = 0;
252b5132
RH
4079 expressionS expr1;
4080 const char *s;
4081 const char *s2;
4082 const char *fmt;
4083 int likely = 0;
4084 int dbl = 0;
4085 int coproc = 0;
4086 int lr = 0;
4087 int imm = 0;
4088 offsetT maxnum;
4089 int off;
4090 bfd_reloc_code_real_type r;
252b5132
RH
4091 int hold_mips_optimize;
4092
4093 assert (! mips_opts.mips16);
4094
4095 treg = (ip->insn_opcode >> 16) & 0x1f;
4096 dreg = (ip->insn_opcode >> 11) & 0x1f;
4097 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
4098 mask = ip->insn_mo->mask;
4099
4100 expr1.X_op = O_constant;
4101 expr1.X_op_symbol = NULL;
4102 expr1.X_add_symbol = NULL;
4103 expr1.X_add_number = 1;
4104
4105 switch (mask)
4106 {
4107 case M_DABS:
4108 dbl = 1;
4109 case M_ABS:
4110 /* bgez $a0,.+12
4111 move v0,$a0
4112 sub v0,$zero,$a0
4113 */
4114
b34976b6 4115 mips_emit_delays (TRUE);
252b5132
RH
4116 ++mips_opts.noreorder;
4117 mips_any_noreorder = 1;
4118
4119 expr1.X_add_number = 8;
4120 macro_build ((char *) NULL, &icnt, &expr1, "bgez", "s,p", sreg);
4121 if (dreg == sreg)
2396cfb9
TS
4122 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
4123 0);
252b5132 4124 else
ea1fb5dc 4125 move_register (&icnt, dreg, sreg);
2396cfb9 4126 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 4127 dbl ? "dsub" : "sub", "d,v,t", dreg, 0, sreg);
252b5132
RH
4128
4129 --mips_opts.noreorder;
4130 return;
4131
4132 case M_ADD_I:
4133 s = "addi";
4134 s2 = "add";
4135 goto do_addi;
4136 case M_ADDU_I:
4137 s = "addiu";
4138 s2 = "addu";
4139 goto do_addi;
4140 case M_DADD_I:
4141 dbl = 1;
4142 s = "daddi";
4143 s2 = "dadd";
4144 goto do_addi;
4145 case M_DADDU_I:
4146 dbl = 1;
4147 s = "daddiu";
4148 s2 = "daddu";
4149 do_addi:
4150 if (imm_expr.X_op == O_constant
4151 && imm_expr.X_add_number >= -0x8000
4152 && imm_expr.X_add_number < 0x8000)
4153 {
4154 macro_build ((char *) NULL, &icnt, &imm_expr, s, "t,r,j", treg, sreg,
4155 (int) BFD_RELOC_LO16);
4156 return;
4157 }
4158 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9
TS
4159 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d,v,t",
4160 treg, sreg, AT);
252b5132
RH
4161 break;
4162
4163 case M_AND_I:
4164 s = "andi";
4165 s2 = "and";
4166 goto do_bit;
4167 case M_OR_I:
4168 s = "ori";
4169 s2 = "or";
4170 goto do_bit;
4171 case M_NOR_I:
4172 s = "";
4173 s2 = "nor";
4174 goto do_bit;
4175 case M_XOR_I:
4176 s = "xori";
4177 s2 = "xor";
4178 do_bit:
4179 if (imm_expr.X_op == O_constant
4180 && imm_expr.X_add_number >= 0
4181 && imm_expr.X_add_number < 0x10000)
4182 {
4183 if (mask != M_NOR_I)
4184 macro_build ((char *) NULL, &icnt, &imm_expr, s, "t,r,i", treg,
4185 sreg, (int) BFD_RELOC_LO16);
4186 else
4187 {
4188 macro_build ((char *) NULL, &icnt, &imm_expr, "ori", "t,r,i",
4189 treg, sreg, (int) BFD_RELOC_LO16);
2396cfb9
TS
4190 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nor",
4191 "d,v,t", treg, treg, 0);
252b5132
RH
4192 }
4193 return;
4194 }
4195
d6bc6245 4196 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
4197 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d,v,t",
4198 treg, sreg, AT);
252b5132
RH
4199 break;
4200
4201 case M_BEQ_I:
4202 s = "beq";
4203 goto beq_i;
4204 case M_BEQL_I:
4205 s = "beql";
4206 likely = 1;
4207 goto beq_i;
4208 case M_BNE_I:
4209 s = "bne";
4210 goto beq_i;
4211 case M_BNEL_I:
4212 s = "bnel";
4213 likely = 1;
4214 beq_i:
4215 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4216 {
4217 macro_build ((char *) NULL, &icnt, &offset_expr, s, "s,t,p", sreg,
4218 0);
4219 return;
4220 }
4d34fb5f 4221 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
252b5132
RH
4222 macro_build ((char *) NULL, &icnt, &offset_expr, s, "s,t,p", sreg, AT);
4223 break;
4224
4225 case M_BGEL:
4226 likely = 1;
4227 case M_BGE:
4228 if (treg == 0)
4229 {
4230 macro_build ((char *) NULL, &icnt, &offset_expr,
2396cfb9 4231 likely ? "bgezl" : "bgez", "s,p", sreg);
252b5132
RH
4232 return;
4233 }
4234 if (sreg == 0)
4235 {
4236 macro_build ((char *) NULL, &icnt, &offset_expr,
2396cfb9 4237 likely ? "blezl" : "blez", "s,p", treg);
252b5132
RH
4238 return;
4239 }
2396cfb9
TS
4240 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4241 AT, sreg, treg);
252b5132 4242 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4243 likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4244 break;
4245
4246 case M_BGTL_I:
4247 likely = 1;
4248 case M_BGT_I:
4249 /* check for > max integer */
4250 maxnum = 0x7fffffff;
ca4e0257 4251 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4252 {
4253 maxnum <<= 16;
4254 maxnum |= 0xffff;
4255 maxnum <<= 16;
4256 maxnum |= 0xffff;
4257 }
4258 if (imm_expr.X_op == O_constant
4259 && imm_expr.X_add_number >= maxnum
ca4e0257 4260 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4261 {
4262 do_false:
4263 /* result is always false */
4264 if (! likely)
4265 {
39c0a331
L
4266 if (warn_nops)
4267 as_warn (_("Branch %s is always false (nop)"),
4268 ip->insn_mo->name);
2396cfb9
TS
4269 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop",
4270 "", 0);
252b5132
RH
4271 }
4272 else
4273 {
39c0a331
L
4274 if (warn_nops)
4275 as_warn (_("Branch likely %s is always false"),
4276 ip->insn_mo->name);
252b5132
RH
4277 macro_build ((char *) NULL, &icnt, &offset_expr, "bnel",
4278 "s,t,p", 0, 0);
4279 }
4280 return;
4281 }
4282 if (imm_expr.X_op != O_constant)
4283 as_bad (_("Unsupported large constant"));
f9419b05 4284 ++imm_expr.X_add_number;
252b5132
RH
4285 /* FALLTHROUGH */
4286 case M_BGE_I:
4287 case M_BGEL_I:
4288 if (mask == M_BGEL_I)
4289 likely = 1;
4290 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4291 {
4292 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4293 likely ? "bgezl" : "bgez", "s,p", sreg);
252b5132
RH
4294 return;
4295 }
4296 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4297 {
4298 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4299 likely ? "bgtzl" : "bgtz", "s,p", sreg);
252b5132
RH
4300 return;
4301 }
4302 maxnum = 0x7fffffff;
ca4e0257 4303 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4304 {
4305 maxnum <<= 16;
4306 maxnum |= 0xffff;
4307 maxnum <<= 16;
4308 maxnum |= 0xffff;
4309 }
4310 maxnum = - maxnum - 1;
4311 if (imm_expr.X_op == O_constant
4312 && imm_expr.X_add_number <= maxnum
ca4e0257 4313 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4314 {
4315 do_true:
4316 /* result is always true */
4317 as_warn (_("Branch %s is always true"), ip->insn_mo->name);
4318 macro_build ((char *) NULL, &icnt, &offset_expr, "b", "p");
4319 return;
4320 }
4321 set_at (&icnt, sreg, 0);
4322 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4323 likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4324 break;
4325
4326 case M_BGEUL:
4327 likely = 1;
4328 case M_BGEU:
4329 if (treg == 0)
4330 goto do_true;
4331 if (sreg == 0)
4332 {
4333 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4334 likely ? "beql" : "beq", "s,t,p", 0, treg);
252b5132
RH
4335 return;
4336 }
2396cfb9
TS
4337 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4338 "d,v,t", AT, sreg, treg);
252b5132 4339 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4340 likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4341 break;
4342
4343 case M_BGTUL_I:
4344 likely = 1;
4345 case M_BGTU_I:
4346 if (sreg == 0
ca4e0257 4347 || (HAVE_32BIT_GPRS
252b5132 4348 && imm_expr.X_op == O_constant
956cd1d6 4349 && imm_expr.X_add_number == (offsetT) 0xffffffff))
252b5132
RH
4350 goto do_false;
4351 if (imm_expr.X_op != O_constant)
4352 as_bad (_("Unsupported large constant"));
f9419b05 4353 ++imm_expr.X_add_number;
252b5132
RH
4354 /* FALLTHROUGH */
4355 case M_BGEU_I:
4356 case M_BGEUL_I:
4357 if (mask == M_BGEUL_I)
4358 likely = 1;
4359 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4360 goto do_true;
4361 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4362 {
4363 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4364 likely ? "bnel" : "bne", "s,t,p", sreg, 0);
252b5132
RH
4365 return;
4366 }
4367 set_at (&icnt, sreg, 1);
4368 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4369 likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4370 break;
4371
4372 case M_BGTL:
4373 likely = 1;
4374 case M_BGT:
4375 if (treg == 0)
4376 {
4377 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4378 likely ? "bgtzl" : "bgtz", "s,p", sreg);
252b5132
RH
4379 return;
4380 }
4381 if (sreg == 0)
4382 {
4383 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4384 likely ? "bltzl" : "bltz", "s,p", treg);
252b5132
RH
4385 return;
4386 }
2396cfb9
TS
4387 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4388 AT, treg, sreg);
252b5132 4389 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4390 likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
4391 break;
4392
4393 case M_BGTUL:
4394 likely = 1;
4395 case M_BGTU:
4396 if (treg == 0)
4397 {
4398 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4399 likely ? "bnel" : "bne", "s,t,p", sreg, 0);
252b5132
RH
4400 return;
4401 }
4402 if (sreg == 0)
4403 goto do_false;
2396cfb9
TS
4404 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4405 "d,v,t", AT, treg, sreg);
252b5132 4406 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4407 likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
4408 break;
4409
4410 case M_BLEL:
4411 likely = 1;
4412 case M_BLE:
4413 if (treg == 0)
4414 {
4415 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4416 likely ? "blezl" : "blez", "s,p", sreg);
252b5132
RH
4417 return;
4418 }
4419 if (sreg == 0)
4420 {
4421 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4422 likely ? "bgezl" : "bgez", "s,p", treg);
252b5132
RH
4423 return;
4424 }
2396cfb9
TS
4425 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4426 AT, treg, sreg);
252b5132 4427 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4428 likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4429 break;
4430
4431 case M_BLEL_I:
4432 likely = 1;
4433 case M_BLE_I:
4434 maxnum = 0x7fffffff;
ca4e0257 4435 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
4436 {
4437 maxnum <<= 16;
4438 maxnum |= 0xffff;
4439 maxnum <<= 16;
4440 maxnum |= 0xffff;
4441 }
4442 if (imm_expr.X_op == O_constant
4443 && imm_expr.X_add_number >= maxnum
ca4e0257 4444 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
4445 goto do_true;
4446 if (imm_expr.X_op != O_constant)
4447 as_bad (_("Unsupported large constant"));
f9419b05 4448 ++imm_expr.X_add_number;
252b5132
RH
4449 /* FALLTHROUGH */
4450 case M_BLT_I:
4451 case M_BLTL_I:
4452 if (mask == M_BLTL_I)
4453 likely = 1;
4454 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4455 {
4456 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4457 likely ? "bltzl" : "bltz", "s,p", sreg);
252b5132
RH
4458 return;
4459 }
4460 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4461 {
4462 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4463 likely ? "blezl" : "blez", "s,p", sreg);
252b5132
RH
4464 return;
4465 }
4466 set_at (&icnt, sreg, 0);
4467 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4468 likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
4469 break;
4470
4471 case M_BLEUL:
4472 likely = 1;
4473 case M_BLEU:
4474 if (treg == 0)
4475 {
4476 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4477 likely ? "beql" : "beq", "s,t,p", sreg, 0);
252b5132
RH
4478 return;
4479 }
4480 if (sreg == 0)
4481 goto do_true;
2396cfb9
TS
4482 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4483 "d,v,t", AT, treg, sreg);
252b5132 4484 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4485 likely ? "beql" : "beq", "s,t,p", AT, 0);
252b5132
RH
4486 break;
4487
4488 case M_BLEUL_I:
4489 likely = 1;
4490 case M_BLEU_I:
4491 if (sreg == 0
ca4e0257 4492 || (HAVE_32BIT_GPRS
252b5132 4493 && imm_expr.X_op == O_constant
956cd1d6 4494 && imm_expr.X_add_number == (offsetT) 0xffffffff))
252b5132
RH
4495 goto do_true;
4496 if (imm_expr.X_op != O_constant)
4497 as_bad (_("Unsupported large constant"));
f9419b05 4498 ++imm_expr.X_add_number;
252b5132
RH
4499 /* FALLTHROUGH */
4500 case M_BLTU_I:
4501 case M_BLTUL_I:
4502 if (mask == M_BLTUL_I)
4503 likely = 1;
4504 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4505 goto do_false;
4506 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4507 {
4508 macro_build ((char *) NULL, &icnt, &offset_expr,
4509 likely ? "beql" : "beq",
4510 "s,t,p", sreg, 0);
4511 return;
4512 }
4513 set_at (&icnt, sreg, 1);
4514 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4515 likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
4516 break;
4517
4518 case M_BLTL:
4519 likely = 1;
4520 case M_BLT:
4521 if (treg == 0)
4522 {
4523 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4524 likely ? "bltzl" : "bltz", "s,p", sreg);
252b5132
RH
4525 return;
4526 }
4527 if (sreg == 0)
4528 {
4529 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4530 likely ? "bgtzl" : "bgtz", "s,p", treg);
252b5132
RH
4531 return;
4532 }
2396cfb9
TS
4533 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
4534 AT, sreg, treg);
252b5132 4535 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4536 likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
4537 break;
4538
4539 case M_BLTUL:
4540 likely = 1;
4541 case M_BLTU:
4542 if (treg == 0)
4543 goto do_false;
4544 if (sreg == 0)
4545 {
4546 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4547 likely ? "bnel" : "bne", "s,t,p", 0, treg);
252b5132
RH
4548 return;
4549 }
2396cfb9
TS
4550 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
4551 "d,v,t", AT, sreg,
252b5132
RH
4552 treg);
4553 macro_build ((char *) NULL, &icnt, &offset_expr,
9a41af64 4554 likely ? "bnel" : "bne", "s,t,p", AT, 0);
252b5132
RH
4555 break;
4556
4557 case M_DDIV_3:
4558 dbl = 1;
4559 case M_DIV_3:
4560 s = "mflo";
4561 goto do_div3;
4562 case M_DREM_3:
4563 dbl = 1;
4564 case M_REM_3:
4565 s = "mfhi";
4566 do_div3:
4567 if (treg == 0)
4568 {
4569 as_warn (_("Divide by zero."));
4570 if (mips_trap)
2396cfb9 4571 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
9bd7d936 4572 "s,t,q", 0, 0, 7);
252b5132 4573 else
2396cfb9
TS
4574 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4575 "c", 7);
252b5132
RH
4576 return;
4577 }
4578
b34976b6 4579 mips_emit_delays (TRUE);
252b5132
RH
4580 ++mips_opts.noreorder;
4581 mips_any_noreorder = 1;
4582 if (mips_trap)
4583 {
2396cfb9 4584 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
9bd7d936 4585 "s,t,q", treg, 0, 7);
2396cfb9 4586 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 4587 dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
252b5132
RH
4588 }
4589 else
4590 {
4591 expr1.X_add_number = 8;
4592 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0);
2396cfb9 4593 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 4594 dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
2396cfb9
TS
4595 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4596 "c", 7);
252b5132
RH
4597 }
4598 expr1.X_add_number = -1;
4599 macro_build ((char *) NULL, &icnt, &expr1,
4600 dbl ? "daddiu" : "addiu",
4601 "t,r,j", AT, 0, (int) BFD_RELOC_LO16);
4602 expr1.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16);
4603 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, AT);
4604 if (dbl)
4605 {
4606 expr1.X_add_number = 1;
4607 macro_build ((char *) NULL, &icnt, &expr1, "daddiu", "t,r,j", AT, 0,
4608 (int) BFD_RELOC_LO16);
2396cfb9
TS
4609 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsll32",
4610 "d,w,<", AT, AT, 31);
252b5132
RH
4611 }
4612 else
4613 {
4614 expr1.X_add_number = 0x80000000;
4615 macro_build ((char *) NULL, &icnt, &expr1, "lui", "t,u", AT,
4616 (int) BFD_RELOC_HI16);
4617 }
4618 if (mips_trap)
4619 {
2396cfb9 4620 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
9bd7d936 4621 "s,t,q", sreg, AT, 6);
252b5132
RH
4622 /* We want to close the noreorder block as soon as possible, so
4623 that later insns are available for delay slot filling. */
4624 --mips_opts.noreorder;
4625 }
4626 else
4627 {
4628 expr1.X_add_number = 8;
4629 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", sreg, AT);
2396cfb9
TS
4630 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
4631 0);
252b5132
RH
4632
4633 /* We want to close the noreorder block as soon as possible, so
4634 that later insns are available for delay slot filling. */
4635 --mips_opts.noreorder;
4636
2396cfb9
TS
4637 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4638 "c", 6);
252b5132 4639 }
2396cfb9 4640 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d", dreg);
252b5132
RH
4641 break;
4642
4643 case M_DIV_3I:
4644 s = "div";
4645 s2 = "mflo";
4646 goto do_divi;
4647 case M_DIVU_3I:
4648 s = "divu";
4649 s2 = "mflo";
4650 goto do_divi;
4651 case M_REM_3I:
4652 s = "div";
4653 s2 = "mfhi";
4654 goto do_divi;
4655 case M_REMU_3I:
4656 s = "divu";
4657 s2 = "mfhi";
4658 goto do_divi;
4659 case M_DDIV_3I:
4660 dbl = 1;
4661 s = "ddiv";
4662 s2 = "mflo";
4663 goto do_divi;
4664 case M_DDIVU_3I:
4665 dbl = 1;
4666 s = "ddivu";
4667 s2 = "mflo";
4668 goto do_divi;
4669 case M_DREM_3I:
4670 dbl = 1;
4671 s = "ddiv";
4672 s2 = "mfhi";
4673 goto do_divi;
4674 case M_DREMU_3I:
4675 dbl = 1;
4676 s = "ddivu";
4677 s2 = "mfhi";
4678 do_divi:
4679 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
4680 {
4681 as_warn (_("Divide by zero."));
4682 if (mips_trap)
2396cfb9 4683 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
9bd7d936 4684 "s,t,q", 0, 0, 7);
252b5132 4685 else
2396cfb9
TS
4686 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4687 "c", 7);
252b5132
RH
4688 return;
4689 }
4690 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
4691 {
4692 if (strcmp (s2, "mflo") == 0)
ea1fb5dc 4693 move_register (&icnt, dreg, sreg);
252b5132 4694 else
ea1fb5dc 4695 move_register (&icnt, dreg, 0);
252b5132
RH
4696 return;
4697 }
4698 if (imm_expr.X_op == O_constant
4699 && imm_expr.X_add_number == -1
4700 && s[strlen (s) - 1] != 'u')
4701 {
4702 if (strcmp (s2, "mflo") == 0)
4703 {
2396cfb9
TS
4704 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4705 dbl ? "dneg" : "neg", "d,w", dreg, sreg);
252b5132
RH
4706 }
4707 else
ea1fb5dc 4708 move_register (&icnt, dreg, 0);
252b5132
RH
4709 return;
4710 }
4711
4712 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9
TS
4713 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "z,s,t",
4714 sreg, AT);
4715 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d", dreg);
252b5132
RH
4716 break;
4717
4718 case M_DIVU_3:
4719 s = "divu";
4720 s2 = "mflo";
4721 goto do_divu3;
4722 case M_REMU_3:
4723 s = "divu";
4724 s2 = "mfhi";
4725 goto do_divu3;
4726 case M_DDIVU_3:
4727 s = "ddivu";
4728 s2 = "mflo";
4729 goto do_divu3;
4730 case M_DREMU_3:
4731 s = "ddivu";
4732 s2 = "mfhi";
4733 do_divu3:
b34976b6 4734 mips_emit_delays (TRUE);
252b5132
RH
4735 ++mips_opts.noreorder;
4736 mips_any_noreorder = 1;
4737 if (mips_trap)
4738 {
2396cfb9 4739 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "teq",
9bd7d936 4740 "s,t,q", treg, 0, 7);
2396cfb9
TS
4741 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "z,s,t",
4742 sreg, treg);
252b5132
RH
4743 /* We want to close the noreorder block as soon as possible, so
4744 that later insns are available for delay slot filling. */
4745 --mips_opts.noreorder;
4746 }
4747 else
4748 {
4749 expr1.X_add_number = 8;
4750 macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0);
2396cfb9
TS
4751 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "z,s,t",
4752 sreg, treg);
252b5132
RH
4753
4754 /* We want to close the noreorder block as soon as possible, so
4755 that later insns are available for delay slot filling. */
4756 --mips_opts.noreorder;
2396cfb9
TS
4757 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
4758 "c", 7);
252b5132 4759 }
2396cfb9 4760 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "d", dreg);
252b5132
RH
4761 return;
4762
4763 case M_DLA_AB:
4764 dbl = 1;
4765 case M_LA_AB:
4766 /* Load the address of a symbol into a register. If breg is not
4767 zero, we then add a base register to it. */
4768
3bec30a8
TS
4769 if (dbl && HAVE_32BIT_GPRS)
4770 as_warn (_("dla used to load 32-bit register"));
4771
c90bbe5b 4772 if (! dbl && HAVE_64BIT_OBJECTS)
3bec30a8
TS
4773 as_warn (_("la used to load 64-bit address"));
4774
0c11417f
MR
4775 if (offset_expr.X_op == O_constant
4776 && offset_expr.X_add_number >= -0x8000
4777 && offset_expr.X_add_number < 0x8000)
4778 {
4779 macro_build ((char *) NULL, &icnt, &offset_expr,
4780 (dbl || HAVE_64BIT_ADDRESSES) ? "daddiu" : "addiu",
4781 "t,r,j", treg, sreg, (int) BFD_RELOC_LO16);
4782 return;
4783 }
4784
afdbd6d0
CD
4785 if (treg == breg)
4786 {
4787 tempreg = AT;
4788 used_at = 1;
4789 }
4790 else
4791 {
4792 tempreg = treg;
4793 used_at = 0;
4794 }
4795
252b5132
RH
4796 /* When generating embedded PIC code, we permit expressions of
4797 the form
afdbd6d0
CD
4798 la $treg,foo-bar
4799 la $treg,foo-bar($breg)
bb2d6cd7 4800 where bar is an address in the current section. These are used
252b5132
RH
4801 when getting the addresses of functions. We don't permit
4802 X_add_number to be non-zero, because if the symbol is
4803 external the relaxing code needs to know that any addend is
4804 purely the offset to X_op_symbol. */
4805 if (mips_pic == EMBEDDED_PIC
4806 && offset_expr.X_op == O_subtract
49309057 4807 && (symbol_constant_p (offset_expr.X_op_symbol)
bb2d6cd7 4808 ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg
49309057
ILT
4809 : (symbol_equated_p (offset_expr.X_op_symbol)
4810 && (S_GET_SEGMENT
4811 (symbol_get_value_expression (offset_expr.X_op_symbol)
4812 ->X_add_symbol)
bb2d6cd7 4813 == now_seg)))
bb2d6cd7
GK
4814 && (offset_expr.X_add_number == 0
4815 || OUTPUT_FLAVOR == bfd_target_elf_flavour))
252b5132 4816 {
afdbd6d0
CD
4817 if (breg == 0)
4818 {
4819 tempreg = treg;
4820 used_at = 0;
4821 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
4822 tempreg, (int) BFD_RELOC_PCREL_HI16_S);
4823 }
4824 else
4825 {
4826 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
4827 tempreg, (int) BFD_RELOC_PCREL_HI16_S);
4828 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
4d34fb5f 4829 (dbl || HAVE_64BIT_ADDRESSES) ? "daddu" : "addu",
afdbd6d0
CD
4830 "d,v,t", tempreg, tempreg, breg);
4831 }
252b5132 4832 macro_build ((char *) NULL, &icnt, &offset_expr,
4d34fb5f 4833 (dbl || HAVE_64BIT_ADDRESSES) ? "daddiu" : "addiu",
afdbd6d0
CD
4834 "t,r,j", treg, tempreg, (int) BFD_RELOC_PCREL_LO16);
4835 if (! used_at)
4836 return;
4837 break;
252b5132
RH
4838 }
4839
4840 if (offset_expr.X_op != O_symbol
4841 && offset_expr.X_op != O_constant)
4842 {
4843 as_bad (_("expression too complex"));
4844 offset_expr.X_op = O_constant;
4845 }
4846
252b5132 4847 if (offset_expr.X_op == O_constant)
4d34fb5f
TS
4848 load_register (&icnt, tempreg, &offset_expr,
4849 ((mips_pic == EMBEDDED_PIC || mips_pic == NO_PIC)
4850 ? (dbl || HAVE_64BIT_ADDRESSES)
4851 : HAVE_64BIT_ADDRESSES));
252b5132
RH
4852 else if (mips_pic == NO_PIC)
4853 {
d6bc6245 4854 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 4855 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
4856 Otherwise we want
4857 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
4858 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4859 If we have a constant, we need two instructions anyhow,
d6bc6245 4860 so we may as well always use the latter form.
76b3015f 4861
d6bc6245
TS
4862 With 64bit address space and a usable $at we want
4863 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4864 lui $at,<sym> (BFD_RELOC_HI16_S)
4865 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
4866 daddiu $at,<sym> (BFD_RELOC_LO16)
4867 dsll32 $tempreg,0
3a482fd5 4868 daddu $tempreg,$tempreg,$at
76b3015f 4869
c03099e6 4870 If $at is already in use, we use a path which is suboptimal
d6bc6245
TS
4871 on superscalar processors.
4872 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
4873 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
4874 dsll $tempreg,16
4875 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
4876 dsll $tempreg,16
4877 daddiu $tempreg,<sym> (BFD_RELOC_LO16)
4878 */
f9419b05 4879 char *p = NULL;
d6bc6245 4880 if (HAVE_64BIT_ADDRESSES)
252b5132 4881 {
d6bc6245
TS
4882 /* We don't do GP optimization for now because RELAX_ENCODE can't
4883 hold the data for such large chunks. */
4884
460597ba 4885 if (used_at == 0 && ! mips_opts.noat)
98d3f06f
KH
4886 {
4887 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
4888 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
4889 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
4890 AT, (int) BFD_RELOC_HI16_S);
4891 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4892 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
4893 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4894 AT, AT, (int) BFD_RELOC_LO16);
4895 macro_build (p, &icnt, (expressionS *) NULL, "dsll32",
4896 "d,w,<", tempreg, tempreg, 0);
3a482fd5
MR
4897 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
4898 "d,v,t", tempreg, tempreg, AT);
98d3f06f
KH
4899 used_at = 1;
4900 }
4901 else
4902 {
4903 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
4904 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
4905 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4906 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
4907 macro_build (p, &icnt, (expressionS *) NULL, "dsll", "d,w,<",
4908 tempreg, tempreg, 16);
4909 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4910 tempreg, tempreg, (int) BFD_RELOC_HI16_S);
4911 macro_build (p, &icnt, (expressionS *) NULL, "dsll", "d,w,<",
4912 tempreg, tempreg, 16);
4913 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
4914 tempreg, tempreg, (int) BFD_RELOC_LO16);
4915 }
4916 }
4917 else
4918 {
4919 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
4920 && ! nopic_need_relax (offset_expr.X_add_symbol, 1))
4921 {
4922 frag_grow (20);
4923 macro_build ((char *) NULL, &icnt, &offset_expr, "addiu",
c9914766
TS
4924 "t,r,j", tempreg, mips_gp_register,
4925 (int) BFD_RELOC_GPREL16);
98d3f06f
KH
4926 p = frag_var (rs_machine_dependent, 8, 0,
4927 RELAX_ENCODE (4, 8, 0, 4, 0,
4928 mips_opts.warn_about_macros),
4929 offset_expr.X_add_symbol, 0, NULL);
4930 }
4931 macro_build_lui (p, &icnt, &offset_expr, tempreg);
4932 if (p != NULL)
4933 p += 4;
4934 macro_build (p, &icnt, &offset_expr, "addiu",
4935 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
4936 }
252b5132
RH
4937 }
4938 else if (mips_pic == SVR4_PIC && ! mips_big_got)
4939 {
9117d219
NC
4940 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
4941
252b5132
RH
4942 /* If this is a reference to an external symbol, and there
4943 is no constant, we want
4944 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9117d219
NC
4945 or if tempreg is PIC_CALL_REG
4946 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
252b5132
RH
4947 For a local symbol, we want
4948 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4949 nop
4950 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
4951
4952 If we have a small constant, and this is a reference to
4953 an external symbol, we want
4954 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4955 nop
4956 addiu $tempreg,$tempreg,<constant>
4957 For a local symbol, we want the same instruction
4958 sequence, but we output a BFD_RELOC_LO16 reloc on the
4959 addiu instruction.
4960
4961 If we have a large constant, and this is a reference to
4962 an external symbol, we want
4963 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
4964 lui $at,<hiconstant>
4965 addiu $at,$at,<loconstant>
4966 addu $tempreg,$tempreg,$at
4967 For a local symbol, we want the same instruction
4968 sequence, but we output a BFD_RELOC_LO16 reloc on the
ed6fb7bd
SC
4969 addiu instruction.
4970
4971 For NewABI, we want for local or external data addresses
4972 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
4973 For a local function symbol, we want
4974 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
4975 nop
4976 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
4977 */
4978
252b5132
RH
4979 expr1.X_add_number = offset_expr.X_add_number;
4980 offset_expr.X_add_number = 0;
4981 frag_grow (32);
9117d219
NC
4982 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
4983 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
ed6fb7bd
SC
4984 else if (HAVE_NEWABI)
4985 lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_DISP;
4d34fb5f
TS
4986 macro_build ((char *) NULL, &icnt, &offset_expr,
4987 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
c9914766 4988 "t,o(b)", tempreg, lw_reloc_type, mips_gp_register);
252b5132
RH
4989 if (expr1.X_add_number == 0)
4990 {
4991 int off;
f9419b05 4992 char *p;
252b5132
RH
4993
4994 if (breg == 0)
4995 off = 0;
4996 else
4997 {
4998 /* We're going to put in an addu instruction using
4999 tempreg, so we may as well insert the nop right
5000 now. */
5001 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5002 "nop", "");
5003 off = 4;
5004 }
5005 p = frag_var (rs_machine_dependent, 8 - off, 0,
5006 RELAX_ENCODE (0, 8 - off, -4 - off, 4 - off, 0,
5007 (breg == 0
5008 ? mips_opts.warn_about_macros
5009 : 0)),
c4e7957c 5010 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5011 if (breg == 0)
5012 {
5013 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5014 p += 4;
5015 }
5016 macro_build (p, &icnt, &expr1,
ca4e0257 5017 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5018 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5019 /* FIXME: If breg == 0, and the next instruction uses
5020 $tempreg, then if this variant case is used an extra
5021 nop will be generated. */
5022 }
5023 else if (expr1.X_add_number >= -0x8000
5024 && expr1.X_add_number < 0x8000)
5025 {
5026 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5027 "nop", "");
5028 macro_build ((char *) NULL, &icnt, &expr1,
ca4e0257 5029 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132 5030 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
c4e7957c
TS
5031 frag_var (rs_machine_dependent, 0, 0,
5032 RELAX_ENCODE (0, 0, -12, -4, 0, 0),
5033 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5034 }
5035 else
5036 {
5037 int off1;
5038
5039 /* If we are going to add in a base register, and the
5040 target register and the base register are the same,
5041 then we are using AT as a temporary register. Since
5042 we want to load the constant into AT, we add our
5043 current AT (from the global offset table) and the
5044 register into the register now, and pretend we were
5045 not using a base register. */
5046 if (breg != treg)
5047 off1 = 0;
5048 else
5049 {
5050 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5051 "nop", "");
5052 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5053 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5054 "d,v,t", treg, AT, breg);
5055 breg = 0;
5056 tempreg = treg;
5057 off1 = -8;
5058 }
5059
5060 /* Set mips_optimize around the lui instruction to avoid
5061 inserting an unnecessary nop after the lw. */
5062 hold_mips_optimize = mips_optimize;
5063 mips_optimize = 2;
c4e7957c 5064 macro_build_lui (NULL, &icnt, &expr1, AT);
252b5132
RH
5065 mips_optimize = hold_mips_optimize;
5066
5067 macro_build ((char *) NULL, &icnt, &expr1,
ca4e0257 5068 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5069 "t,r,j", AT, AT, (int) BFD_RELOC_LO16);
5070 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5071 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132 5072 "d,v,t", tempreg, tempreg, AT);
c4e7957c
TS
5073 frag_var (rs_machine_dependent, 0, 0,
5074 RELAX_ENCODE (0, 0, -16 + off1, -8, 0, 0),
5075 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5076 used_at = 1;
5077 }
5078 }
5079 else if (mips_pic == SVR4_PIC)
5080 {
5081 int gpdel;
f9419b05 5082 char *p;
9117d219
NC
5083 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
5084 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
ed6fb7bd 5085 int local_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
252b5132
RH
5086
5087 /* This is the large GOT case. If this is a reference to an
5088 external symbol, and there is no constant, we want
5089 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5090 addu $tempreg,$tempreg,$gp
5091 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
9117d219
NC
5092 or if tempreg is PIC_CALL_REG
5093 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5094 addu $tempreg,$tempreg,$gp
5095 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
252b5132
RH
5096 For a local symbol, we want
5097 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5098 nop
5099 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5100
5101 If we have a small constant, and this is a reference to
5102 an external symbol, we want
5103 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5104 addu $tempreg,$tempreg,$gp
5105 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5106 nop
5107 addiu $tempreg,$tempreg,<constant>
5108 For a local symbol, we want
5109 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5110 nop
5111 addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16)
5112
5113 If we have a large constant, and this is a reference to
5114 an external symbol, we want
5115 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5116 addu $tempreg,$tempreg,$gp
5117 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5118 lui $at,<hiconstant>
5119 addiu $at,$at,<loconstant>
5120 addu $tempreg,$tempreg,$at
5121 For a local symbol, we want
5122 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5123 lui $at,<hiconstant>
5124 addiu $at,$at,<loconstant> (BFD_RELOC_LO16)
5125 addu $tempreg,$tempreg,$at
438c16b8 5126
ed6fb7bd
SC
5127 For NewABI, we want for local data addresses
5128 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
438c16b8 5129 */
438c16b8 5130
252b5132
RH
5131 expr1.X_add_number = offset_expr.X_add_number;
5132 offset_expr.X_add_number = 0;
5133 frag_grow (52);
f7ea7ef2 5134 if (reg_needs_delay (mips_gp_register))
252b5132
RH
5135 gpdel = 4;
5136 else
5137 gpdel = 0;
9117d219
NC
5138 if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG)
5139 {
5140 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
5141 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
5142 }
252b5132 5143 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
9117d219 5144 tempreg, lui_reloc_type);
252b5132 5145 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5146 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 5147 "d,v,t", tempreg, tempreg, mips_gp_register);
252b5132 5148 macro_build ((char *) NULL, &icnt, &offset_expr,
4d34fb5f 5149 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
9117d219 5150 "t,o(b)", tempreg, lw_reloc_type, tempreg);
252b5132
RH
5151 if (expr1.X_add_number == 0)
5152 {
5153 int off;
5154
5155 if (breg == 0)
5156 off = 0;
5157 else
5158 {
5159 /* We're going to put in an addu instruction using
5160 tempreg, so we may as well insert the nop right
5161 now. */
5162 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5163 "nop", "");
5164 off = 4;
5165 }
5166
5167 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5168 RELAX_ENCODE (12 + off, 12 + gpdel, gpdel,
5169 8 + gpdel, 0,
5170 (breg == 0
5171 ? mips_opts.warn_about_macros
5172 : 0)),
c4e7957c 5173 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5174 }
5175 else if (expr1.X_add_number >= -0x8000
5176 && expr1.X_add_number < 0x8000)
5177 {
5178 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5179 "nop", "");
5180 macro_build ((char *) NULL, &icnt, &expr1,
ca4e0257 5181 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5182 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5183
5184 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5185 RELAX_ENCODE (20, 12 + gpdel, gpdel, 8 + gpdel, 0,
5186 (breg == 0
5187 ? mips_opts.warn_about_macros
5188 : 0)),
c4e7957c 5189 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5190 }
5191 else
5192 {
5193 int adj, dreg;
5194
5195 /* If we are going to add in a base register, and the
5196 target register and the base register are the same,
5197 then we are using AT as a temporary register. Since
5198 we want to load the constant into AT, we add our
5199 current AT (from the global offset table) and the
5200 register into the register now, and pretend we were
5201 not using a base register. */
5202 if (breg != treg)
5203 {
5204 adj = 0;
5205 dreg = tempreg;
5206 }
5207 else
5208 {
5209 assert (tempreg == AT);
5210 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5211 "nop", "");
5212 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5213 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5214 "d,v,t", treg, AT, breg);
5215 dreg = treg;
5216 adj = 8;
5217 }
5218
5219 /* Set mips_optimize around the lui instruction to avoid
5220 inserting an unnecessary nop after the lw. */
5221 hold_mips_optimize = mips_optimize;
5222 mips_optimize = 2;
c4e7957c 5223 macro_build_lui (NULL, &icnt, &expr1, AT);
252b5132
RH
5224 mips_optimize = hold_mips_optimize;
5225
5226 macro_build ((char *) NULL, &icnt, &expr1,
ca4e0257 5227 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5228 "t,r,j", AT, AT, (int) BFD_RELOC_LO16);
5229 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5230 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5231 "d,v,t", dreg, dreg, AT);
5232
5233 p = frag_var (rs_machine_dependent, 16 + gpdel + adj, 0,
5234 RELAX_ENCODE (24 + adj, 16 + gpdel + adj, gpdel,
5235 8 + gpdel, 0,
5236 (breg == 0
5237 ? mips_opts.warn_about_macros
5238 : 0)),
c4e7957c 5239 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5240
5241 used_at = 1;
5242 }
5243
5244 if (gpdel > 0)
5245 {
5246 /* This is needed because this instruction uses $gp, but
5247 the first instruction on the main stream does not. */
5248 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5249 p += 4;
5250 }
ed6fb7bd
SC
5251
5252 if (HAVE_NEWABI)
5253 local_reloc_type = (int) BFD_RELOC_MIPS_GOT_DISP;
252b5132 5254 macro_build (p, &icnt, &offset_expr,
4d34fb5f 5255 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
ed6fb7bd
SC
5256 "t,o(b)", tempreg,
5257 local_reloc_type,
c9914766 5258 mips_gp_register);
252b5132 5259 p += 4;
ed6fb7bd
SC
5260 if (expr1.X_add_number == 0 && HAVE_NEWABI)
5261 {
5262 /* BFD_RELOC_MIPS_GOT_DISP is sufficient for newabi */
5263 }
5264 else
5265 if (expr1.X_add_number >= -0x8000
252b5132
RH
5266 && expr1.X_add_number < 0x8000)
5267 {
5268 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5269 p += 4;
5270 macro_build (p, &icnt, &expr1,
ca4e0257 5271 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5272 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5273 /* FIXME: If add_number is 0, and there was no base
5274 register, the external symbol case ended with a load,
5275 so if the symbol turns out to not be external, and
5276 the next instruction uses tempreg, an unnecessary nop
5277 will be inserted. */
5278 }
5279 else
5280 {
5281 if (breg == treg)
5282 {
5283 /* We must add in the base register now, as in the
5284 external symbol case. */
5285 assert (tempreg == AT);
5286 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5287 p += 4;
5288 macro_build (p, &icnt, (expressionS *) NULL,
ca4e0257 5289 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5290 "d,v,t", treg, AT, breg);
5291 p += 4;
5292 tempreg = treg;
5293 /* We set breg to 0 because we have arranged to add
5294 it in in both cases. */
5295 breg = 0;
5296 }
5297
5298 macro_build_lui (p, &icnt, &expr1, AT);
5299 p += 4;
5300 macro_build (p, &icnt, &expr1,
ca4e0257 5301 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5302 "t,r,j", AT, AT, (int) BFD_RELOC_LO16);
5303 p += 4;
5304 macro_build (p, &icnt, (expressionS *) NULL,
ca4e0257 5305 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5306 "d,v,t", tempreg, tempreg, AT);
5307 p += 4;
5308 }
5309 }
5310 else if (mips_pic == EMBEDDED_PIC)
5311 {
5312 /* We use
cdf6fd85 5313 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
5314 */
5315 macro_build ((char *) NULL, &icnt, &offset_expr,
c9914766
TS
5316 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", "t,r,j",
5317 tempreg, mips_gp_register, (int) BFD_RELOC_GPREL16);
252b5132
RH
5318 }
5319 else
5320 abort ();
5321
5322 if (breg != 0)
4d34fb5f
TS
5323 {
5324 char *s;
5325
5326 if (mips_pic == EMBEDDED_PIC || mips_pic == NO_PIC)
5327 s = (dbl || HAVE_64BIT_ADDRESSES) ? "daddu" : "addu";
5328 else
5329 s = HAVE_64BIT_ADDRESSES ? "daddu" : "addu";
5330
5331 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s,
5332 "d,v,t", treg, tempreg, breg);
5333 }
252b5132
RH
5334
5335 if (! used_at)
5336 return;
5337
5338 break;
5339
5340 case M_J_A:
5341 /* The j instruction may not be used in PIC code, since it
5342 requires an absolute address. We convert it to a b
5343 instruction. */
5344 if (mips_pic == NO_PIC)
5345 macro_build ((char *) NULL, &icnt, &offset_expr, "j", "a");
5346 else
5347 macro_build ((char *) NULL, &icnt, &offset_expr, "b", "p");
5348 return;
5349
5350 /* The jal instructions must be handled as macros because when
5351 generating PIC code they expand to multi-instruction
5352 sequences. Normally they are simple instructions. */
5353 case M_JAL_1:
5354 dreg = RA;
5355 /* Fall through. */
5356 case M_JAL_2:
5357 if (mips_pic == NO_PIC
5358 || mips_pic == EMBEDDED_PIC)
5359 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr",
5360 "d,s", dreg, sreg);
5361 else if (mips_pic == SVR4_PIC)
5362 {
5363 if (sreg != PIC_CALL_REG)
5364 as_warn (_("MIPS PIC call to register other than $25"));
bdaaa2e1 5365
252b5132
RH
5366 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr",
5367 "d,s", dreg, sreg);
6478892d 5368 if (! HAVE_NEWABI)
252b5132 5369 {
6478892d
TS
5370 if (mips_cprestore_offset < 0)
5371 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5372 else
5373 {
7a621144
DJ
5374 if (! mips_frame_reg_valid)
5375 {
5376 as_warn (_("No .frame pseudo-op used in PIC code"));
5377 /* Quiet this warning. */
5378 mips_frame_reg_valid = 1;
5379 }
5380 if (! mips_cprestore_valid)
5381 {
5382 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5383 /* Quiet this warning. */
5384 mips_cprestore_valid = 1;
5385 }
6478892d 5386 expr1.X_add_number = mips_cprestore_offset;
885add95
CD
5387 macro_build_ldst_constoffset ((char *) NULL, &icnt, &expr1,
5388 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5389 mips_gp_register, mips_frame_reg);
6478892d 5390 }
252b5132
RH
5391 }
5392 }
5393 else
5394 abort ();
5395
5396 return;
5397
5398 case M_JAL_A:
5399 if (mips_pic == NO_PIC)
5400 macro_build ((char *) NULL, &icnt, &offset_expr, "jal", "a");
5401 else if (mips_pic == SVR4_PIC)
5402 {
f9419b05
TS
5403 char *p;
5404
252b5132
RH
5405 /* If this is a reference to an external symbol, and we are
5406 using a small GOT, we want
5407 lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
5408 nop
f9419b05 5409 jalr $ra,$25
252b5132
RH
5410 nop
5411 lw $gp,cprestore($sp)
5412 The cprestore value is set using the .cprestore
5413 pseudo-op. If we are using a big GOT, we want
5414 lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16)
5415 addu $25,$25,$gp
5416 lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16)
5417 nop
f9419b05 5418 jalr $ra,$25
252b5132
RH
5419 nop
5420 lw $gp,cprestore($sp)
5421 If the symbol is not external, we want
5422 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5423 nop
5424 addiu $25,$25,<sym> (BFD_RELOC_LO16)
f9419b05 5425 jalr $ra,$25
252b5132 5426 nop
438c16b8
TS
5427 lw $gp,cprestore($sp)
5428 For NewABI, we want
5429 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5430 jalr $ra,$25 (BFD_RELOC_MIPS_JALR)
5431 */
5432 if (HAVE_NEWABI)
252b5132
RH
5433 {
5434 macro_build ((char *) NULL, &icnt, &offset_expr,
ca4e0257 5435 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
252b5132 5436 "t,o(b)", PIC_CALL_REG,
438c16b8
TS
5437 (int) BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
5438 macro_build_jalr (icnt, &offset_expr);
252b5132
RH
5439 }
5440 else
5441 {
438c16b8
TS
5442 frag_grow (40);
5443 if (! mips_big_got)
5444 {
5445 macro_build ((char *) NULL, &icnt, &offset_expr,
5446 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5447 "t,o(b)", PIC_CALL_REG,
5448 (int) BFD_RELOC_MIPS_CALL16, mips_gp_register);
5449 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5450 "nop", "");
5451 p = frag_var (rs_machine_dependent, 4, 0,
5452 RELAX_ENCODE (0, 4, -8, 0, 0, 0),
5453 offset_expr.X_add_symbol, 0, NULL);
5454 }
252b5132 5455 else
252b5132 5456 {
438c16b8
TS
5457 int gpdel;
5458
5459 if (reg_needs_delay (mips_gp_register))
5460 gpdel = 4;
5461 else
5462 gpdel = 0;
5463 macro_build ((char *) NULL, &icnt, &offset_expr, "lui",
5464 "t,u", PIC_CALL_REG,
5465 (int) BFD_RELOC_MIPS_CALL_HI16);
5466 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5467 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
5468 "d,v,t", PIC_CALL_REG, PIC_CALL_REG,
5469 mips_gp_register);
5470 macro_build ((char *) NULL, &icnt, &offset_expr,
5471 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5472 "t,o(b)", PIC_CALL_REG,
5473 (int) BFD_RELOC_MIPS_CALL_LO16, PIC_CALL_REG);
5474 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5475 "nop", "");
5476 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
5477 RELAX_ENCODE (16, 12 + gpdel, gpdel,
5478 8 + gpdel, 0, 0),
5479 offset_expr.X_add_symbol, 0, NULL);
5480 if (gpdel > 0)
5481 {
5482 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5483 p += 4;
5484 }
5485 macro_build (p, &icnt, &offset_expr,
5486 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5487 "t,o(b)", PIC_CALL_REG,
5488 (int) BFD_RELOC_MIPS_GOT16, mips_gp_register);
5489 p += 4;
252b5132
RH
5490 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
5491 p += 4;
5492 }
5493 macro_build (p, &icnt, &offset_expr,
438c16b8
TS
5494 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
5495 "t,r,j", PIC_CALL_REG, PIC_CALL_REG,
5496 (int) BFD_RELOC_LO16);
5497 macro_build_jalr (icnt, &offset_expr);
5498
6478892d
TS
5499 if (mips_cprestore_offset < 0)
5500 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5501 else
5502 {
7a621144
DJ
5503 if (! mips_frame_reg_valid)
5504 {
5505 as_warn (_("No .frame pseudo-op used in PIC code"));
5506 /* Quiet this warning. */
5507 mips_frame_reg_valid = 1;
5508 }
5509 if (! mips_cprestore_valid)
5510 {
5511 as_warn (_("No .cprestore pseudo-op used in PIC code"));
5512 /* Quiet this warning. */
5513 mips_cprestore_valid = 1;
5514 }
6478892d
TS
5515 if (mips_opts.noreorder)
5516 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
98d3f06f 5517 "nop", "");
6478892d 5518 expr1.X_add_number = mips_cprestore_offset;
885add95
CD
5519 macro_build_ldst_constoffset ((char *) NULL, &icnt, &expr1,
5520 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
5521 mips_gp_register, mips_frame_reg);
6478892d 5522 }
252b5132
RH
5523 }
5524 }
5525 else if (mips_pic == EMBEDDED_PIC)
5526 {
5527 macro_build ((char *) NULL, &icnt, &offset_expr, "bal", "p");
5528 /* The linker may expand the call to a longer sequence which
5529 uses $at, so we must break rather than return. */
5530 break;
5531 }
5532 else
5533 abort ();
5534
5535 return;
5536
5537 case M_LB_AB:
5538 s = "lb";
5539 goto ld;
5540 case M_LBU_AB:
5541 s = "lbu";
5542 goto ld;
5543 case M_LH_AB:
5544 s = "lh";
5545 goto ld;
5546 case M_LHU_AB:
5547 s = "lhu";
5548 goto ld;
5549 case M_LW_AB:
5550 s = "lw";
5551 goto ld;
5552 case M_LWC0_AB:
5553 s = "lwc0";
bdaaa2e1 5554 /* Itbl support may require additional care here. */
252b5132
RH
5555 coproc = 1;
5556 goto ld;
5557 case M_LWC1_AB:
5558 s = "lwc1";
bdaaa2e1 5559 /* Itbl support may require additional care here. */
252b5132
RH
5560 coproc = 1;
5561 goto ld;
5562 case M_LWC2_AB:
5563 s = "lwc2";
bdaaa2e1 5564 /* Itbl support may require additional care here. */
252b5132
RH
5565 coproc = 1;
5566 goto ld;
5567 case M_LWC3_AB:
5568 s = "lwc3";
bdaaa2e1 5569 /* Itbl support may require additional care here. */
252b5132
RH
5570 coproc = 1;
5571 goto ld;
5572 case M_LWL_AB:
5573 s = "lwl";
5574 lr = 1;
5575 goto ld;
5576 case M_LWR_AB:
5577 s = "lwr";
5578 lr = 1;
5579 goto ld;
5580 case M_LDC1_AB:
ec68c924 5581 if (mips_arch == CPU_R4650)
252b5132
RH
5582 {
5583 as_bad (_("opcode not supported on this processor"));
5584 return;
5585 }
5586 s = "ldc1";
bdaaa2e1 5587 /* Itbl support may require additional care here. */
252b5132
RH
5588 coproc = 1;
5589 goto ld;
5590 case M_LDC2_AB:
5591 s = "ldc2";
bdaaa2e1 5592 /* Itbl support may require additional care here. */
252b5132
RH
5593 coproc = 1;
5594 goto ld;
5595 case M_LDC3_AB:
5596 s = "ldc3";
bdaaa2e1 5597 /* Itbl support may require additional care here. */
252b5132
RH
5598 coproc = 1;
5599 goto ld;
5600 case M_LDL_AB:
5601 s = "ldl";
5602 lr = 1;
5603 goto ld;
5604 case M_LDR_AB:
5605 s = "ldr";
5606 lr = 1;
5607 goto ld;
5608 case M_LL_AB:
5609 s = "ll";
5610 goto ld;
5611 case M_LLD_AB:
5612 s = "lld";
5613 goto ld;
5614 case M_LWU_AB:
5615 s = "lwu";
5616 ld:
5617 if (breg == treg || coproc || lr)
5618 {
5619 tempreg = AT;
5620 used_at = 1;
5621 }
5622 else
5623 {
5624 tempreg = treg;
5625 used_at = 0;
5626 }
5627 goto ld_st;
5628 case M_SB_AB:
5629 s = "sb";
5630 goto st;
5631 case M_SH_AB:
5632 s = "sh";
5633 goto st;
5634 case M_SW_AB:
5635 s = "sw";
5636 goto st;
5637 case M_SWC0_AB:
5638 s = "swc0";
bdaaa2e1 5639 /* Itbl support may require additional care here. */
252b5132
RH
5640 coproc = 1;
5641 goto st;
5642 case M_SWC1_AB:
5643 s = "swc1";
bdaaa2e1 5644 /* Itbl support may require additional care here. */
252b5132
RH
5645 coproc = 1;
5646 goto st;
5647 case M_SWC2_AB:
5648 s = "swc2";
bdaaa2e1 5649 /* Itbl support may require additional care here. */
252b5132
RH
5650 coproc = 1;
5651 goto st;
5652 case M_SWC3_AB:
5653 s = "swc3";
bdaaa2e1 5654 /* Itbl support may require additional care here. */
252b5132
RH
5655 coproc = 1;
5656 goto st;
5657 case M_SWL_AB:
5658 s = "swl";
5659 goto st;
5660 case M_SWR_AB:
5661 s = "swr";
5662 goto st;
5663 case M_SC_AB:
5664 s = "sc";
5665 goto st;
5666 case M_SCD_AB:
5667 s = "scd";
5668 goto st;
5669 case M_SDC1_AB:
ec68c924 5670 if (mips_arch == CPU_R4650)
252b5132
RH
5671 {
5672 as_bad (_("opcode not supported on this processor"));
5673 return;
5674 }
5675 s = "sdc1";
5676 coproc = 1;
bdaaa2e1 5677 /* Itbl support may require additional care here. */
252b5132
RH
5678 goto st;
5679 case M_SDC2_AB:
5680 s = "sdc2";
bdaaa2e1 5681 /* Itbl support may require additional care here. */
252b5132
RH
5682 coproc = 1;
5683 goto st;
5684 case M_SDC3_AB:
5685 s = "sdc3";
bdaaa2e1 5686 /* Itbl support may require additional care here. */
252b5132
RH
5687 coproc = 1;
5688 goto st;
5689 case M_SDL_AB:
5690 s = "sdl";
5691 goto st;
5692 case M_SDR_AB:
5693 s = "sdr";
5694 st:
5695 tempreg = AT;
5696 used_at = 1;
5697 ld_st:
bdaaa2e1 5698 /* Itbl support may require additional care here. */
252b5132
RH
5699 if (mask == M_LWC1_AB
5700 || mask == M_SWC1_AB
5701 || mask == M_LDC1_AB
5702 || mask == M_SDC1_AB
5703 || mask == M_L_DAB
5704 || mask == M_S_DAB)
5705 fmt = "T,o(b)";
5706 else if (coproc)
5707 fmt = "E,o(b)";
5708 else
5709 fmt = "t,o(b)";
5710
afdbd6d0
CD
5711 /* For embedded PIC, we allow loads where the offset is calculated
5712 by subtracting a symbol in the current segment from an unknown
5713 symbol, relative to a base register, e.g.:
5714 <op> $treg, <sym>-<localsym>($breg)
5715 This is used by the compiler for switch statements. */
76b3015f 5716 if (mips_pic == EMBEDDED_PIC
afdbd6d0
CD
5717 && offset_expr.X_op == O_subtract
5718 && (symbol_constant_p (offset_expr.X_op_symbol)
5719 ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg
5720 : (symbol_equated_p (offset_expr.X_op_symbol)
5721 && (S_GET_SEGMENT
5722 (symbol_get_value_expression (offset_expr.X_op_symbol)
5723 ->X_add_symbol)
5724 == now_seg)))
5725 && breg != 0
5726 && (offset_expr.X_add_number == 0
5727 || OUTPUT_FLAVOR == bfd_target_elf_flavour))
5728 {
5729 /* For this case, we output the instructions:
5730 lui $tempreg,<sym> (BFD_RELOC_PCREL_HI16_S)
5731 addiu $tempreg,$tempreg,$breg
5732 <op> $treg,<sym>($tempreg) (BFD_RELOC_PCREL_LO16)
5733 If the relocation would fit entirely in 16 bits, it would be
5734 nice to emit:
5735 <op> $treg,<sym>($breg) (BFD_RELOC_PCREL_LO16)
5736 instead, but that seems quite difficult. */
5737 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
5738 tempreg, (int) BFD_RELOC_PCREL_HI16_S);
5739 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
5740 ((bfd_arch_bits_per_address (stdoutput) == 32
5741 || ! ISA_HAS_64BIT_REGS (mips_opts.isa))
5742 ? "addu" : "daddu"),
5743 "d,v,t", tempreg, tempreg, breg);
5744 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, treg,
5745 (int) BFD_RELOC_PCREL_LO16, tempreg);
5746 if (! used_at)
5747 return;
5748 break;
5749 }
5750
252b5132
RH
5751 if (offset_expr.X_op != O_constant
5752 && offset_expr.X_op != O_symbol)
5753 {
5754 as_bad (_("expression too complex"));
5755 offset_expr.X_op = O_constant;
5756 }
5757
5758 /* A constant expression in PIC code can be handled just as it
5759 is in non PIC code. */
5760 if (mips_pic == NO_PIC
5761 || offset_expr.X_op == O_constant)
5762 {
f9419b05
TS
5763 char *p;
5764
252b5132
RH
5765 /* If this is a reference to a GP relative symbol, and there
5766 is no base register, we want
cdf6fd85 5767 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
252b5132
RH
5768 Otherwise, if there is no base register, we want
5769 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
5770 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5771 If we have a constant, we need two instructions anyhow,
5772 so we always use the latter form.
5773
5774 If we have a base register, and this is a reference to a
5775 GP relative symbol, we want
5776 addu $tempreg,$breg,$gp
cdf6fd85 5777 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
252b5132
RH
5778 Otherwise we want
5779 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
5780 addu $tempreg,$tempreg,$breg
5781 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
d6bc6245 5782 With a constant we always use the latter case.
76b3015f 5783
d6bc6245
TS
5784 With 64bit address space and no base register and $at usable,
5785 we want
5786 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5787 lui $at,<sym> (BFD_RELOC_HI16_S)
5788 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5789 dsll32 $tempreg,0
5790 daddu $tempreg,$at
5791 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5792 If we have a base register, we want
5793 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5794 lui $at,<sym> (BFD_RELOC_HI16_S)
5795 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5796 daddu $at,$breg
5797 dsll32 $tempreg,0
5798 daddu $tempreg,$at
5799 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5800
5801 Without $at we can't generate the optimal path for superscalar
5802 processors here since this would require two temporary registers.
5803 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5804 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5805 dsll $tempreg,16
5806 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
5807 dsll $tempreg,16
5808 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
5809 If we have a base register, we want
5810 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5811 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
5812 dsll $tempreg,16
5813 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
5814 dsll $tempreg,16
5815 daddu $tempreg,$tempreg,$breg
5816 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6373ee54
CD
5817
5818 If we have 64-bit addresses, as an optimization, for
5819 addresses which are 32-bit constants (e.g. kseg0/kseg1
5820 addresses) we fall back to the 32-bit address generation
78d32a17
MR
5821 mechanism since it is more efficient. Note that due to
5822 the signed offset used by memory operations, the 32-bit
5823 range is shifted down by 32768 here. This code should
6373ee54
CD
5824 probably attempt to generate 64-bit constants more
5825 efficiently in general.
d6bc6245 5826 */
6373ee54
CD
5827 if (HAVE_64BIT_ADDRESSES
5828 && !(offset_expr.X_op == O_constant
78d32a17 5829 && IS_SEXT_32BIT_NUM (offset_expr.X_add_number + 0x8000)))
d6bc6245
TS
5830 {
5831 p = NULL;
5832
5833 /* We don't do GP optimization for now because RELAX_ENCODE can't
5834 hold the data for such large chunks. */
5835
460597ba 5836 if (used_at == 0 && ! mips_opts.noat)
d6bc6245
TS
5837 {
5838 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
5839 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
5840 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
5841 AT, (int) BFD_RELOC_HI16_S);
5842 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
5843 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
5844 if (breg != 0)
2396cfb9
TS
5845 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
5846 "d,v,t", AT, AT, breg);
5847 macro_build (p, &icnt, (expressionS *) NULL, "dsll32",
5848 "d,w,<", tempreg, tempreg, 0);
5849 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
5850 "d,v,t", tempreg, tempreg, AT);
d6bc6245
TS
5851 macro_build (p, &icnt, &offset_expr, s,
5852 fmt, treg, (int) BFD_RELOC_LO16, tempreg);
5853 used_at = 1;
5854 }
5855 else
5856 {
5857 macro_build (p, &icnt, &offset_expr, "lui", "t,u",
5858 tempreg, (int) BFD_RELOC_MIPS_HIGHEST);
5859 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
5860 tempreg, tempreg, (int) BFD_RELOC_MIPS_HIGHER);
2396cfb9
TS
5861 macro_build (p, &icnt, (expressionS *) NULL, "dsll",
5862 "d,w,<", tempreg, tempreg, 16);
d6bc6245
TS
5863 macro_build (p, &icnt, &offset_expr, "daddiu", "t,r,j",
5864 tempreg, tempreg, (int) BFD_RELOC_HI16_S);
2396cfb9
TS
5865 macro_build (p, &icnt, (expressionS *) NULL, "dsll",
5866 "d,w,<", tempreg, tempreg, 16);
d6bc6245 5867 if (breg != 0)
2396cfb9
TS
5868 macro_build (p, &icnt, (expressionS *) NULL, "daddu",
5869 "d,v,t", tempreg, tempreg, breg);
d6bc6245
TS
5870 macro_build (p, &icnt, &offset_expr, s,
5871 fmt, treg, (int) BFD_RELOC_LO16, tempreg);
5872 }
5873
5874 return;
5875 }
76b3015f 5876
252b5132
RH
5877 if (breg == 0)
5878 {
e7d556df 5879 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
252b5132
RH
5880 || nopic_need_relax (offset_expr.X_add_symbol, 1))
5881 p = NULL;
5882 else
5883 {
5884 frag_grow (20);
5885 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
c9914766
TS
5886 treg, (int) BFD_RELOC_GPREL16,
5887 mips_gp_register);
252b5132
RH
5888 p = frag_var (rs_machine_dependent, 8, 0,
5889 RELAX_ENCODE (4, 8, 0, 4, 0,
5890 (mips_opts.warn_about_macros
5891 || (used_at
5892 && mips_opts.noat))),
956cd1d6 5893 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5894 used_at = 0;
5895 }
5896 macro_build_lui (p, &icnt, &offset_expr, tempreg);
5897 if (p != NULL)
5898 p += 4;
5899 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
5900 (int) BFD_RELOC_LO16, tempreg);
5901 }
5902 else
5903 {
e7d556df 5904 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
252b5132
RH
5905 || nopic_need_relax (offset_expr.X_add_symbol, 1))
5906 p = NULL;
5907 else
5908 {
5909 frag_grow (28);
5910 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5911 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 5912 "d,v,t", tempreg, breg, mips_gp_register);
252b5132 5913 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
cdf6fd85 5914 treg, (int) BFD_RELOC_GPREL16, tempreg);
252b5132
RH
5915 p = frag_var (rs_machine_dependent, 12, 0,
5916 RELAX_ENCODE (8, 12, 0, 8, 0, 0),
956cd1d6 5917 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
5918 }
5919 macro_build_lui (p, &icnt, &offset_expr, tempreg);
5920 if (p != NULL)
5921 p += 4;
5922 macro_build (p, &icnt, (expressionS *) NULL,
ca4e0257 5923 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5924 "d,v,t", tempreg, tempreg, breg);
5925 if (p != NULL)
5926 p += 4;
5927 macro_build (p, &icnt, &offset_expr, s, fmt, treg,
5928 (int) BFD_RELOC_LO16, tempreg);
5929 }
5930 }
5931 else if (mips_pic == SVR4_PIC && ! mips_big_got)
5932 {
f9419b05 5933 char *p;
ed6fb7bd 5934 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
f9419b05 5935
252b5132
RH
5936 /* If this is a reference to an external symbol, we want
5937 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5938 nop
5939 <op> $treg,0($tempreg)
5940 Otherwise we want
5941 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5942 nop
5943 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5944 <op> $treg,0($tempreg)
ed6fb7bd
SC
5945 If we have NewABI, we want
5946 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
252b5132
RH
5947 If there is a base register, we add it to $tempreg before
5948 the <op>. If there is a constant, we stick it in the
5949 <op> instruction. We don't handle constants larger than
5950 16 bits, because we have no way to load the upper 16 bits
5951 (actually, we could handle them for the subset of cases
5952 in which we are not using $at). */
5953 assert (offset_expr.X_op == O_symbol);
5954 expr1.X_add_number = offset_expr.X_add_number;
5955 offset_expr.X_add_number = 0;
ed6fb7bd
SC
5956 if (HAVE_NEWABI)
5957 lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_DISP;
252b5132
RH
5958 if (expr1.X_add_number < -0x8000
5959 || expr1.X_add_number >= 0x8000)
5960 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
5961 frag_grow (20);
5962 macro_build ((char *) NULL, &icnt, &offset_expr,
c9914766 5963 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)", tempreg,
ed6fb7bd 5964 (int) lw_reloc_type, mips_gp_register);
252b5132 5965 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
bdaaa2e1 5966 p = frag_var (rs_machine_dependent, 4, 0,
252b5132 5967 RELAX_ENCODE (0, 4, -8, 0, 0, 0),
c4e7957c 5968 offset_expr.X_add_symbol, 0, NULL);
252b5132 5969 macro_build (p, &icnt, &offset_expr,
ca4e0257 5970 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
5971 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
5972 if (breg != 0)
5973 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 5974 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
5975 "d,v,t", tempreg, tempreg, breg);
5976 macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg,
5977 (int) BFD_RELOC_LO16, tempreg);
5978 }
5979 else if (mips_pic == SVR4_PIC)
5980 {
5981 int gpdel;
f9419b05 5982 char *p;
252b5132
RH
5983
5984 /* If this is a reference to an external symbol, we want
5985 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
5986 addu $tempreg,$tempreg,$gp
5987 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
5988 <op> $treg,0($tempreg)
5989 Otherwise we want
5990 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5991 nop
5992 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
5993 <op> $treg,0($tempreg)
5994 If there is a base register, we add it to $tempreg before
5995 the <op>. If there is a constant, we stick it in the
5996 <op> instruction. We don't handle constants larger than
5997 16 bits, because we have no way to load the upper 16 bits
5998 (actually, we could handle them for the subset of cases
438c16b8
TS
5999 in which we are not using $at).
6000
6001 For NewABI, we want
6002 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6003 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
6004 <op> $treg,0($tempreg)
6005 */
252b5132
RH
6006 assert (offset_expr.X_op == O_symbol);
6007 expr1.X_add_number = offset_expr.X_add_number;
6008 offset_expr.X_add_number = 0;
6009 if (expr1.X_add_number < -0x8000
6010 || expr1.X_add_number >= 0x8000)
6011 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
438c16b8
TS
6012 if (HAVE_NEWABI)
6013 {
6014 macro_build ((char *) NULL, &icnt, &offset_expr,
6015 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
6016 "t,o(b)", tempreg, BFD_RELOC_MIPS_GOT_PAGE,
6017 mips_gp_register);
6018 macro_build ((char *) NULL, &icnt, &offset_expr,
6019 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
6020 "t,r,j", tempreg, tempreg,
6021 BFD_RELOC_MIPS_GOT_OFST);
6022 if (breg != 0)
6023 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6024 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
6025 "d,v,t", tempreg, tempreg, breg);
6026 macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg,
6027 (int) BFD_RELOC_LO16, tempreg);
6028
6029 if (! used_at)
6030 return;
6031
6032 break;
6033 }
f7ea7ef2 6034 if (reg_needs_delay (mips_gp_register))
252b5132
RH
6035 gpdel = 4;
6036 else
6037 gpdel = 0;
6038 frag_grow (36);
6039 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
6040 tempreg, (int) BFD_RELOC_MIPS_GOT_HI16);
6041 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6042 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 6043 "d,v,t", tempreg, tempreg, mips_gp_register);
252b5132 6044 macro_build ((char *) NULL, &icnt, &offset_expr,
ca4e0257 6045 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
252b5132
RH
6046 "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT_LO16,
6047 tempreg);
6048 p = frag_var (rs_machine_dependent, 12 + gpdel, 0,
6049 RELAX_ENCODE (12, 12 + gpdel, gpdel, 8 + gpdel, 0, 0),
c4e7957c 6050 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6051 if (gpdel > 0)
6052 {
6053 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
6054 p += 4;
6055 }
6056 macro_build (p, &icnt, &offset_expr,
ca4e0257 6057 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
c9914766
TS
6058 "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16,
6059 mips_gp_register);
252b5132
RH
6060 p += 4;
6061 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
6062 p += 4;
6063 macro_build (p, &icnt, &offset_expr,
ca4e0257 6064 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu",
252b5132
RH
6065 "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16);
6066 if (breg != 0)
6067 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6068 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
6069 "d,v,t", tempreg, tempreg, breg);
6070 macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg,
6071 (int) BFD_RELOC_LO16, tempreg);
6072 }
6073 else if (mips_pic == EMBEDDED_PIC)
6074 {
6075 /* If there is no base register, we want
cdf6fd85 6076 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6077 If there is a base register, we want
6078 addu $tempreg,$breg,$gp
cdf6fd85 6079 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
252b5132
RH
6080 */
6081 assert (offset_expr.X_op == O_symbol);
6082 if (breg == 0)
6083 {
6084 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
c9914766 6085 treg, (int) BFD_RELOC_GPREL16, mips_gp_register);
252b5132
RH
6086 used_at = 0;
6087 }
6088 else
6089 {
6090 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6091 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 6092 "d,v,t", tempreg, breg, mips_gp_register);
252b5132 6093 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
cdf6fd85 6094 treg, (int) BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6095 }
6096 }
6097 else
6098 abort ();
6099
6100 if (! used_at)
6101 return;
6102
6103 break;
6104
6105 case M_LI:
6106 case M_LI_S:
6107 load_register (&icnt, treg, &imm_expr, 0);
6108 return;
6109
6110 case M_DLI:
6111 load_register (&icnt, treg, &imm_expr, 1);
6112 return;
6113
6114 case M_LI_SS:
6115 if (imm_expr.X_op == O_constant)
6116 {
6117 load_register (&icnt, AT, &imm_expr, 0);
6118 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6119 "mtc1", "t,G", AT, treg);
6120 break;
6121 }
6122 else
6123 {
6124 assert (offset_expr.X_op == O_symbol
6125 && strcmp (segment_name (S_GET_SEGMENT
6126 (offset_expr.X_add_symbol)),
6127 ".lit4") == 0
6128 && offset_expr.X_add_number == 0);
6129 macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
c9914766 6130 treg, (int) BFD_RELOC_MIPS_LITERAL, mips_gp_register);
252b5132
RH
6131 return;
6132 }
6133
6134 case M_LI_D:
ca4e0257
RS
6135 /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits
6136 wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high
6137 order 32 bits of the value and the low order 32 bits are either
6138 zero or in OFFSET_EXPR. */
252b5132
RH
6139 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
6140 {
ca4e0257 6141 if (HAVE_64BIT_GPRS)
252b5132
RH
6142 load_register (&icnt, treg, &imm_expr, 1);
6143 else
6144 {
6145 int hreg, lreg;
6146
6147 if (target_big_endian)
6148 {
6149 hreg = treg;
6150 lreg = treg + 1;
6151 }
6152 else
6153 {
6154 hreg = treg + 1;
6155 lreg = treg;
6156 }
6157
6158 if (hreg <= 31)
6159 load_register (&icnt, hreg, &imm_expr, 0);
6160 if (lreg <= 31)
6161 {
6162 if (offset_expr.X_op == O_absent)
ea1fb5dc 6163 move_register (&icnt, lreg, 0);
252b5132
RH
6164 else
6165 {
6166 assert (offset_expr.X_op == O_constant);
6167 load_register (&icnt, lreg, &offset_expr, 0);
6168 }
6169 }
6170 }
6171 return;
6172 }
6173
6174 /* We know that sym is in the .rdata section. First we get the
6175 upper 16 bits of the address. */
6176 if (mips_pic == NO_PIC)
6177 {
956cd1d6 6178 macro_build_lui (NULL, &icnt, &offset_expr, AT);
252b5132
RH
6179 }
6180 else if (mips_pic == SVR4_PIC)
6181 {
6182 macro_build ((char *) NULL, &icnt, &offset_expr,
ca4e0257 6183 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
c9914766
TS
6184 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16,
6185 mips_gp_register);
252b5132
RH
6186 }
6187 else if (mips_pic == EMBEDDED_PIC)
6188 {
6189 /* For embedded PIC we pick up the entire address off $gp in
6190 a single instruction. */
6191 macro_build ((char *) NULL, &icnt, &offset_expr,
c9914766
TS
6192 HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", "t,r,j", AT,
6193 mips_gp_register, (int) BFD_RELOC_GPREL16);
252b5132
RH
6194 offset_expr.X_op = O_constant;
6195 offset_expr.X_add_number = 0;
6196 }
6197 else
6198 abort ();
bdaaa2e1 6199
252b5132 6200 /* Now we load the register(s). */
ca4e0257 6201 if (HAVE_64BIT_GPRS)
252b5132
RH
6202 macro_build ((char *) NULL, &icnt, &offset_expr, "ld", "t,o(b)",
6203 treg, (int) BFD_RELOC_LO16, AT);
6204 else
6205 {
6206 macro_build ((char *) NULL, &icnt, &offset_expr, "lw", "t,o(b)",
6207 treg, (int) BFD_RELOC_LO16, AT);
f9419b05 6208 if (treg != RA)
252b5132
RH
6209 {
6210 /* FIXME: How in the world do we deal with the possible
6211 overflow here? */
6212 offset_expr.X_add_number += 4;
6213 macro_build ((char *) NULL, &icnt, &offset_expr, "lw", "t,o(b)",
6214 treg + 1, (int) BFD_RELOC_LO16, AT);
6215 }
6216 }
6217
6218 /* To avoid confusion in tc_gen_reloc, we must ensure that this
6219 does not become a variant frag. */
6220 frag_wane (frag_now);
6221 frag_new (0);
6222
6223 break;
6224
6225 case M_LI_DD:
ca4e0257
RS
6226 /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits
6227 wide, IMM_EXPR is the entire value and the GPRs are known to be 64
6228 bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of
6229 the value and the low order 32 bits are either zero or in
6230 OFFSET_EXPR. */
252b5132
RH
6231 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
6232 {
ca4e0257
RS
6233 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_FPRS);
6234 if (HAVE_64BIT_FPRS)
6235 {
6236 assert (HAVE_64BIT_GPRS);
6237 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6238 "dmtc1", "t,S", AT, treg);
6239 }
252b5132
RH
6240 else
6241 {
6242 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6243 "mtc1", "t,G", AT, treg + 1);
6244 if (offset_expr.X_op == O_absent)
6245 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6246 "mtc1", "t,G", 0, treg);
6247 else
6248 {
6249 assert (offset_expr.X_op == O_constant);
6250 load_register (&icnt, AT, &offset_expr, 0);
6251 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6252 "mtc1", "t,G", AT, treg);
6253 }
6254 }
6255 break;
6256 }
6257
6258 assert (offset_expr.X_op == O_symbol
6259 && offset_expr.X_add_number == 0);
6260 s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol));
6261 if (strcmp (s, ".lit8") == 0)
6262 {
e7af610e 6263 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
6264 {
6265 macro_build ((char *) NULL, &icnt, &offset_expr, "ldc1",
c9914766
TS
6266 "T,o(b)", treg, (int) BFD_RELOC_MIPS_LITERAL,
6267 mips_gp_register);
252b5132
RH
6268 return;
6269 }
c9914766 6270 breg = mips_gp_register;
252b5132
RH
6271 r = BFD_RELOC_MIPS_LITERAL;
6272 goto dob;
6273 }
6274 else
6275 {
6276 assert (strcmp (s, RDATA_SECTION_NAME) == 0);
6277 if (mips_pic == SVR4_PIC)
6278 macro_build ((char *) NULL, &icnt, &offset_expr,
ca4e0257 6279 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
c9914766
TS
6280 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16,
6281 mips_gp_register);
252b5132
RH
6282 else
6283 {
6284 /* FIXME: This won't work for a 64 bit address. */
956cd1d6 6285 macro_build_lui (NULL, &icnt, &offset_expr, AT);
252b5132 6286 }
bdaaa2e1 6287
e7af610e 6288 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
6289 {
6290 macro_build ((char *) NULL, &icnt, &offset_expr, "ldc1",
6291 "T,o(b)", treg, (int) BFD_RELOC_LO16, AT);
6292
6293 /* To avoid confusion in tc_gen_reloc, we must ensure
6294 that this does not become a variant frag. */
6295 frag_wane (frag_now);
6296 frag_new (0);
6297
6298 break;
6299 }
6300 breg = AT;
6301 r = BFD_RELOC_LO16;
6302 goto dob;
6303 }
6304
6305 case M_L_DOB:
ec68c924 6306 if (mips_arch == CPU_R4650)
252b5132
RH
6307 {
6308 as_bad (_("opcode not supported on this processor"));
6309 return;
6310 }
6311 /* Even on a big endian machine $fn comes before $fn+1. We have
6312 to adjust when loading from memory. */
6313 r = BFD_RELOC_LO16;
6314 dob:
e7af610e 6315 assert (mips_opts.isa == ISA_MIPS1);
252b5132
RH
6316 macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
6317 target_big_endian ? treg + 1 : treg,
6318 (int) r, breg);
6319 /* FIXME: A possible overflow which I don't know how to deal
6320 with. */
6321 offset_expr.X_add_number += 4;
6322 macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)",
6323 target_big_endian ? treg : treg + 1,
6324 (int) r, breg);
6325
6326 /* To avoid confusion in tc_gen_reloc, we must ensure that this
6327 does not become a variant frag. */
6328 frag_wane (frag_now);
6329 frag_new (0);
6330
6331 if (breg != AT)
6332 return;
6333 break;
6334
6335 case M_L_DAB:
6336 /*
6337 * The MIPS assembler seems to check for X_add_number not
6338 * being double aligned and generating:
6339 * lui at,%hi(foo+1)
6340 * addu at,at,v1
6341 * addiu at,at,%lo(foo+1)
6342 * lwc1 f2,0(at)
6343 * lwc1 f3,4(at)
6344 * But, the resulting address is the same after relocation so why
6345 * generate the extra instruction?
6346 */
ec68c924 6347 if (mips_arch == CPU_R4650)
252b5132
RH
6348 {
6349 as_bad (_("opcode not supported on this processor"));
6350 return;
6351 }
bdaaa2e1 6352 /* Itbl support may require additional care here. */
252b5132 6353 coproc = 1;
e7af610e 6354 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
6355 {
6356 s = "ldc1";
6357 goto ld;
6358 }
6359
6360 s = "lwc1";
6361 fmt = "T,o(b)";
6362 goto ldd_std;
6363
6364 case M_S_DAB:
ec68c924 6365 if (mips_arch == CPU_R4650)
252b5132
RH
6366 {
6367 as_bad (_("opcode not supported on this processor"));
6368 return;
6369 }
6370
e7af610e 6371 if (mips_opts.isa != ISA_MIPS1)
252b5132
RH
6372 {
6373 s = "sdc1";
6374 goto st;
6375 }
6376
6377 s = "swc1";
6378 fmt = "T,o(b)";
bdaaa2e1 6379 /* Itbl support may require additional care here. */
252b5132
RH
6380 coproc = 1;
6381 goto ldd_std;
6382
6383 case M_LD_AB:
ca4e0257 6384 if (HAVE_64BIT_GPRS)
252b5132
RH
6385 {
6386 s = "ld";
6387 goto ld;
6388 }
6389
6390 s = "lw";
6391 fmt = "t,o(b)";
6392 goto ldd_std;
6393
6394 case M_SD_AB:
ca4e0257 6395 if (HAVE_64BIT_GPRS)
252b5132
RH
6396 {
6397 s = "sd";
6398 goto st;
6399 }
6400
6401 s = "sw";
6402 fmt = "t,o(b)";
6403
6404 ldd_std:
afdbd6d0
CD
6405 /* We do _not_ bother to allow embedded PIC (symbol-local_symbol)
6406 loads for the case of doing a pair of loads to simulate an 'ld'.
6407 This is not currently done by the compiler, and assembly coders
6408 writing embedded-pic code can cope. */
6409
252b5132
RH
6410 if (offset_expr.X_op != O_symbol
6411 && offset_expr.X_op != O_constant)
6412 {
6413 as_bad (_("expression too complex"));
6414 offset_expr.X_op = O_constant;
6415 }
6416
6417 /* Even on a big endian machine $fn comes before $fn+1. We have
6418 to adjust when loading from memory. We set coproc if we must
6419 load $fn+1 first. */
bdaaa2e1 6420 /* Itbl support may require additional care here. */
252b5132
RH
6421 if (! target_big_endian)
6422 coproc = 0;
6423
6424 if (mips_pic == NO_PIC
6425 || offset_expr.X_op == O_constant)
6426 {
f9419b05
TS
6427 char *p;
6428
252b5132 6429 /* If this is a reference to a GP relative symbol, we want
cdf6fd85
TS
6430 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
6431 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6432 If we have a base register, we use this
6433 addu $at,$breg,$gp
cdf6fd85
TS
6434 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
6435 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
252b5132
RH
6436 If this is not a GP relative symbol, we want
6437 lui $at,<sym> (BFD_RELOC_HI16_S)
6438 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6439 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6440 If there is a base register, we add it to $at after the
6441 lui instruction. If there is a constant, we always use
6442 the last case. */
e7d556df 6443 if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET
252b5132
RH
6444 || nopic_need_relax (offset_expr.X_add_symbol, 1))
6445 {
6446 p = NULL;
6447 used_at = 1;
6448 }
6449 else
6450 {
6451 int off;
6452
6453 if (breg == 0)
6454 {
6455 frag_grow (28);
c9914766 6456 tempreg = mips_gp_register;
252b5132
RH
6457 off = 0;
6458 used_at = 0;
6459 }
6460 else
6461 {
6462 frag_grow (36);
6463 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6464 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 6465 "d,v,t", AT, breg, mips_gp_register);
252b5132
RH
6466 tempreg = AT;
6467 off = 4;
6468 used_at = 1;
6469 }
6470
beae10d5 6471 /* Itbl support may require additional care here. */
252b5132
RH
6472 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6473 coproc ? treg + 1 : treg,
cdf6fd85 6474 (int) BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6475 offset_expr.X_add_number += 4;
6476
6477 /* Set mips_optimize to 2 to avoid inserting an
6478 undesired nop. */
6479 hold_mips_optimize = mips_optimize;
6480 mips_optimize = 2;
beae10d5 6481 /* Itbl support may require additional care here. */
252b5132
RH
6482 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6483 coproc ? treg : treg + 1,
cdf6fd85 6484 (int) BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6485 mips_optimize = hold_mips_optimize;
6486
6487 p = frag_var (rs_machine_dependent, 12 + off, 0,
6488 RELAX_ENCODE (8 + off, 12 + off, 0, 4 + off, 1,
6489 used_at && mips_opts.noat),
956cd1d6 6490 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6491
6492 /* We just generated two relocs. When tc_gen_reloc
6493 handles this case, it will skip the first reloc and
6494 handle the second. The second reloc already has an
6495 extra addend of 4, which we added above. We must
6496 subtract it out, and then subtract another 4 to make
6497 the first reloc come out right. The second reloc
6498 will come out right because we are going to add 4 to
6499 offset_expr when we build its instruction below.
6500
6501 If we have a symbol, then we don't want to include
6502 the offset, because it will wind up being included
6503 when we generate the reloc. */
6504
6505 if (offset_expr.X_op == O_constant)
6506 offset_expr.X_add_number -= 8;
6507 else
6508 {
6509 offset_expr.X_add_number = -4;
6510 offset_expr.X_op = O_constant;
6511 }
6512 }
6513 macro_build_lui (p, &icnt, &offset_expr, AT);
6514 if (p != NULL)
6515 p += 4;
6516 if (breg != 0)
6517 {
6518 macro_build (p, &icnt, (expressionS *) NULL,
ca4e0257 6519 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
6520 "d,v,t", AT, breg, AT);
6521 if (p != NULL)
6522 p += 4;
6523 }
beae10d5 6524 /* Itbl support may require additional care here. */
252b5132
RH
6525 macro_build (p, &icnt, &offset_expr, s, fmt,
6526 coproc ? treg + 1 : treg,
6527 (int) BFD_RELOC_LO16, AT);
6528 if (p != NULL)
6529 p += 4;
6530 /* FIXME: How do we handle overflow here? */
6531 offset_expr.X_add_number += 4;
beae10d5 6532 /* Itbl support may require additional care here. */
252b5132
RH
6533 macro_build (p, &icnt, &offset_expr, s, fmt,
6534 coproc ? treg : treg + 1,
6535 (int) BFD_RELOC_LO16, AT);
bdaaa2e1 6536 }
252b5132
RH
6537 else if (mips_pic == SVR4_PIC && ! mips_big_got)
6538 {
6539 int off;
6540
6541 /* If this is a reference to an external symbol, we want
6542 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6543 nop
6544 <op> $treg,0($at)
6545 <op> $treg+1,4($at)
6546 Otherwise we want
6547 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6548 nop
6549 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6550 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6551 If there is a base register we add it to $at before the
6552 lwc1 instructions. If there is a constant we include it
6553 in the lwc1 instructions. */
6554 used_at = 1;
6555 expr1.X_add_number = offset_expr.X_add_number;
6556 offset_expr.X_add_number = 0;
6557 if (expr1.X_add_number < -0x8000
6558 || expr1.X_add_number >= 0x8000 - 4)
6559 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6560 if (breg == 0)
6561 off = 0;
6562 else
6563 off = 4;
6564 frag_grow (24 + off);
6565 macro_build ((char *) NULL, &icnt, &offset_expr,
c9914766
TS
6566 HAVE_32BIT_ADDRESSES ? "lw" : "ld", "t,o(b)", AT,
6567 (int) BFD_RELOC_MIPS_GOT16, mips_gp_register);
252b5132
RH
6568 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
6569 if (breg != 0)
6570 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6571 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132 6572 "d,v,t", AT, breg, AT);
beae10d5 6573 /* Itbl support may require additional care here. */
252b5132
RH
6574 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6575 coproc ? treg + 1 : treg,
6576 (int) BFD_RELOC_LO16, AT);
6577 expr1.X_add_number += 4;
6578
6579 /* Set mips_optimize to 2 to avoid inserting an undesired
6580 nop. */
6581 hold_mips_optimize = mips_optimize;
6582 mips_optimize = 2;
beae10d5 6583 /* Itbl support may require additional care here. */
252b5132
RH
6584 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6585 coproc ? treg : treg + 1,
6586 (int) BFD_RELOC_LO16, AT);
6587 mips_optimize = hold_mips_optimize;
6588
6589 (void) frag_var (rs_machine_dependent, 0, 0,
6590 RELAX_ENCODE (0, 0, -16 - off, -8, 1, 0),
c4e7957c 6591 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6592 }
6593 else if (mips_pic == SVR4_PIC)
6594 {
6595 int gpdel, off;
f9419b05 6596 char *p;
252b5132
RH
6597
6598 /* If this is a reference to an external symbol, we want
6599 lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6600 addu $at,$at,$gp
6601 lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16)
6602 nop
6603 <op> $treg,0($at)
6604 <op> $treg+1,4($at)
6605 Otherwise we want
6606 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6607 nop
6608 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
6609 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
6610 If there is a base register we add it to $at before the
6611 lwc1 instructions. If there is a constant we include it
6612 in the lwc1 instructions. */
6613 used_at = 1;
6614 expr1.X_add_number = offset_expr.X_add_number;
6615 offset_expr.X_add_number = 0;
6616 if (expr1.X_add_number < -0x8000
6617 || expr1.X_add_number >= 0x8000 - 4)
6618 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
c9914766 6619 if (reg_needs_delay (mips_gp_register))
252b5132
RH
6620 gpdel = 4;
6621 else
6622 gpdel = 0;
6623 if (breg == 0)
6624 off = 0;
6625 else
6626 off = 4;
6627 frag_grow (56);
6628 macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u",
6629 AT, (int) BFD_RELOC_MIPS_GOT_HI16);
6630 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6631 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 6632 "d,v,t", AT, AT, mips_gp_register);
252b5132 6633 macro_build ((char *) NULL, &icnt, &offset_expr,
ca4e0257 6634 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
252b5132
RH
6635 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT_LO16, AT);
6636 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
6637 if (breg != 0)
6638 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6639 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132 6640 "d,v,t", AT, breg, AT);
beae10d5 6641 /* Itbl support may require additional care here. */
252b5132
RH
6642 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6643 coproc ? treg + 1 : treg,
6644 (int) BFD_RELOC_LO16, AT);
6645 expr1.X_add_number += 4;
6646
6647 /* Set mips_optimize to 2 to avoid inserting an undesired
6648 nop. */
6649 hold_mips_optimize = mips_optimize;
6650 mips_optimize = 2;
beae10d5 6651 /* Itbl support may require additional care here. */
252b5132
RH
6652 macro_build ((char *) NULL, &icnt, &expr1, s, fmt,
6653 coproc ? treg : treg + 1,
6654 (int) BFD_RELOC_LO16, AT);
6655 mips_optimize = hold_mips_optimize;
6656 expr1.X_add_number -= 4;
6657
6658 p = frag_var (rs_machine_dependent, 16 + gpdel + off, 0,
6659 RELAX_ENCODE (24 + off, 16 + gpdel + off, gpdel,
6660 8 + gpdel + off, 1, 0),
c4e7957c 6661 offset_expr.X_add_symbol, 0, NULL);
252b5132
RH
6662 if (gpdel > 0)
6663 {
6664 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
6665 p += 4;
6666 }
6667 macro_build (p, &icnt, &offset_expr,
ca4e0257 6668 HAVE_32BIT_ADDRESSES ? "lw" : "ld",
c9914766
TS
6669 "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16,
6670 mips_gp_register);
252b5132
RH
6671 p += 4;
6672 macro_build (p, &icnt, (expressionS *) NULL, "nop", "");
6673 p += 4;
6674 if (breg != 0)
6675 {
6676 macro_build (p, &icnt, (expressionS *) NULL,
ca4e0257 6677 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
6678 "d,v,t", AT, breg, AT);
6679 p += 4;
6680 }
beae10d5 6681 /* Itbl support may require additional care here. */
252b5132
RH
6682 macro_build (p, &icnt, &expr1, s, fmt,
6683 coproc ? treg + 1 : treg,
6684 (int) BFD_RELOC_LO16, AT);
6685 p += 4;
6686 expr1.X_add_number += 4;
6687
6688 /* Set mips_optimize to 2 to avoid inserting an undesired
6689 nop. */
6690 hold_mips_optimize = mips_optimize;
6691 mips_optimize = 2;
beae10d5 6692 /* Itbl support may require additional care here. */
252b5132
RH
6693 macro_build (p, &icnt, &expr1, s, fmt,
6694 coproc ? treg : treg + 1,
6695 (int) BFD_RELOC_LO16, AT);
6696 mips_optimize = hold_mips_optimize;
6697 }
6698 else if (mips_pic == EMBEDDED_PIC)
6699 {
6700 /* If there is no base register, we use
cdf6fd85
TS
6701 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
6702 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
252b5132
RH
6703 If we have a base register, we use
6704 addu $at,$breg,$gp
cdf6fd85
TS
6705 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
6706 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
252b5132
RH
6707 */
6708 if (breg == 0)
6709 {
c9914766 6710 tempreg = mips_gp_register;
252b5132
RH
6711 used_at = 0;
6712 }
6713 else
6714 {
6715 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 6716 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 6717 "d,v,t", AT, breg, mips_gp_register);
252b5132
RH
6718 tempreg = AT;
6719 used_at = 1;
6720 }
6721
beae10d5 6722 /* Itbl support may require additional care here. */
252b5132
RH
6723 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6724 coproc ? treg + 1 : treg,
cdf6fd85 6725 (int) BFD_RELOC_GPREL16, tempreg);
252b5132 6726 offset_expr.X_add_number += 4;
beae10d5 6727 /* Itbl support may require additional care here. */
252b5132
RH
6728 macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt,
6729 coproc ? treg : treg + 1,
cdf6fd85 6730 (int) BFD_RELOC_GPREL16, tempreg);
252b5132
RH
6731 }
6732 else
6733 abort ();
6734
6735 if (! used_at)
6736 return;
6737
6738 break;
6739
6740 case M_LD_OB:
6741 s = "lw";
6742 goto sd_ob;
6743 case M_SD_OB:
6744 s = "sw";
6745 sd_ob:
ca4e0257 6746 assert (HAVE_32BIT_ADDRESSES);
252b5132
RH
6747 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
6748 (int) BFD_RELOC_LO16, breg);
6749 offset_expr.X_add_number += 4;
6750 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg + 1,
6751 (int) BFD_RELOC_LO16, breg);
6752 return;
6753
6754 /* New code added to support COPZ instructions.
6755 This code builds table entries out of the macros in mip_opcodes.
6756 R4000 uses interlocks to handle coproc delays.
6757 Other chips (like the R3000) require nops to be inserted for delays.
6758
f72c8c98 6759 FIXME: Currently, we require that the user handle delays.
252b5132
RH
6760 In order to fill delay slots for non-interlocked chips,
6761 we must have a way to specify delays based on the coprocessor.
6762 Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc.
6763 What are the side-effects of the cop instruction?
6764 What cache support might we have and what are its effects?
6765 Both coprocessor & memory require delays. how long???
bdaaa2e1 6766 What registers are read/set/modified?
252b5132
RH
6767
6768 If an itbl is provided to interpret cop instructions,
bdaaa2e1 6769 this knowledge can be encoded in the itbl spec. */
252b5132
RH
6770
6771 case M_COP0:
6772 s = "c0";
6773 goto copz;
6774 case M_COP1:
6775 s = "c1";
6776 goto copz;
6777 case M_COP2:
6778 s = "c2";
6779 goto copz;
6780 case M_COP3:
6781 s = "c3";
6782 copz:
6783 /* For now we just do C (same as Cz). The parameter will be
6784 stored in insn_opcode by mips_ip. */
6785 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "C",
6786 ip->insn_opcode);
6787 return;
6788
ea1fb5dc
RS
6789 case M_MOVE:
6790 move_register (&icnt, dreg, sreg);
6791 return;
6792
252b5132
RH
6793#ifdef LOSING_COMPILER
6794 default:
6795 /* Try and see if this is a new itbl instruction.
6796 This code builds table entries out of the macros in mip_opcodes.
6797 FIXME: For now we just assemble the expression and pass it's
6798 value along as a 32-bit immediate.
bdaaa2e1 6799 We may want to have the assembler assemble this value,
252b5132
RH
6800 so that we gain the assembler's knowledge of delay slots,
6801 symbols, etc.
6802 Would it be more efficient to use mask (id) here? */
bdaaa2e1 6803 if (itbl_have_entries
252b5132 6804 && (immed_expr = itbl_assemble (ip->insn_mo->name, "")))
beae10d5 6805 {
252b5132
RH
6806 s = ip->insn_mo->name;
6807 s2 = "cop3";
6808 coproc = ITBL_DECODE_PNUM (immed_expr);;
6809 macro_build ((char *) NULL, &icnt, &immed_expr, s, "C");
6810 return;
beae10d5 6811 }
252b5132
RH
6812 macro2 (ip);
6813 return;
6814 }
6815 if (mips_opts.noat)
6816 as_warn (_("Macro used $at after \".set noat\""));
6817}
bdaaa2e1 6818
252b5132
RH
6819static void
6820macro2 (ip)
6821 struct mips_cl_insn *ip;
6822{
6823 register int treg, sreg, dreg, breg;
6824 int tempreg;
6825 int mask;
6826 int icnt = 0;
6827 int used_at;
6828 expressionS expr1;
6829 const char *s;
6830 const char *s2;
6831 const char *fmt;
6832 int likely = 0;
6833 int dbl = 0;
6834 int coproc = 0;
6835 int lr = 0;
6836 int imm = 0;
6837 int off;
6838 offsetT maxnum;
6839 bfd_reloc_code_real_type r;
6840 char *p;
bdaaa2e1 6841
252b5132
RH
6842 treg = (ip->insn_opcode >> 16) & 0x1f;
6843 dreg = (ip->insn_opcode >> 11) & 0x1f;
6844 sreg = breg = (ip->insn_opcode >> 21) & 0x1f;
6845 mask = ip->insn_mo->mask;
bdaaa2e1 6846
252b5132
RH
6847 expr1.X_op = O_constant;
6848 expr1.X_op_symbol = NULL;
6849 expr1.X_add_symbol = NULL;
6850 expr1.X_add_number = 1;
bdaaa2e1 6851
252b5132
RH
6852 switch (mask)
6853 {
6854#endif /* LOSING_COMPILER */
6855
6856 case M_DMUL:
6857 dbl = 1;
6858 case M_MUL:
2396cfb9
TS
6859 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
6860 dbl ? "dmultu" : "multu", "s,t", sreg, treg);
6861 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6862 dreg);
252b5132
RH
6863 return;
6864
6865 case M_DMUL_I:
6866 dbl = 1;
6867 case M_MUL_I:
6868 /* The MIPS assembler some times generates shifts and adds. I'm
6869 not trying to be that fancy. GCC should do this for us
6870 anyway. */
6871 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9 6872 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 6873 dbl ? "dmult" : "mult", "s,t", sreg, AT);
2396cfb9
TS
6874 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6875 dreg);
252b5132
RH
6876 break;
6877
6878 case M_DMULO_I:
6879 dbl = 1;
6880 case M_MULO_I:
6881 imm = 1;
6882 goto do_mulo;
6883
6884 case M_DMULO:
6885 dbl = 1;
6886 case M_MULO:
6887 do_mulo:
b34976b6 6888 mips_emit_delays (TRUE);
252b5132
RH
6889 ++mips_opts.noreorder;
6890 mips_any_noreorder = 1;
6891 if (imm)
6892 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9 6893 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 6894 dbl ? "dmult" : "mult", "s,t", sreg, imm ? AT : treg);
2396cfb9
TS
6895 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6896 dreg);
6897 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
f9419b05 6898 dbl ? "dsra32" : "sra", "d,w,<", dreg, dreg, RA);
2396cfb9
TS
6899 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mfhi", "d",
6900 AT);
252b5132 6901 if (mips_trap)
9bd7d936
MR
6902 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "tne",
6903 "s,t,q", dreg, AT, 6);
252b5132
RH
6904 else
6905 {
6906 expr1.X_add_number = 8;
2396cfb9
TS
6907 macro_build ((char *) NULL, &icnt, &expr1, "beq", "s,t,p", dreg,
6908 AT);
6909 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
6910 0);
6911 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
6912 "c", 6);
252b5132
RH
6913 }
6914 --mips_opts.noreorder;
2396cfb9 6915 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d", dreg);
252b5132
RH
6916 break;
6917
6918 case M_DMULOU_I:
6919 dbl = 1;
6920 case M_MULOU_I:
6921 imm = 1;
6922 goto do_mulou;
6923
6924 case M_DMULOU:
6925 dbl = 1;
6926 case M_MULOU:
6927 do_mulou:
b34976b6 6928 mips_emit_delays (TRUE);
252b5132
RH
6929 ++mips_opts.noreorder;
6930 mips_any_noreorder = 1;
6931 if (imm)
6932 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9 6933 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
252b5132
RH
6934 dbl ? "dmultu" : "multu",
6935 "s,t", sreg, imm ? AT : treg);
2396cfb9
TS
6936 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mfhi", "d",
6937 AT);
6938 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "d",
6939 dreg);
252b5132 6940 if (mips_trap)
9bd7d936
MR
6941 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "tne",
6942 "s,t,q", AT, 0, 6);
252b5132
RH
6943 else
6944 {
6945 expr1.X_add_number = 8;
6946 macro_build ((char *) NULL, &icnt, &expr1, "beq", "s,t,p", AT, 0);
2396cfb9
TS
6947 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "",
6948 0);
6949 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
6950 "c", 6);
252b5132
RH
6951 }
6952 --mips_opts.noreorder;
6953 break;
6954
771c7ce4 6955 case M_DROL:
af7ee8bf 6956 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_arch))
82dd0097
CD
6957 {
6958 if (dreg == sreg)
6959 {
6960 tempreg = AT;
6961 used_at = 1;
6962 }
6963 else
6964 {
6965 tempreg = dreg;
6966 used_at = 0;
6967 }
6968 macro_build ((char *) NULL, &icnt, NULL, "dnegu",
6969 "d,w", tempreg, treg);
6970 macro_build ((char *) NULL, &icnt, NULL, "drorv",
6971 "d,t,s", dreg, sreg, tempreg);
6972 if (used_at)
6973 break;
6974 return;
6975 }
771c7ce4
TS
6976 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsubu",
6977 "d,v,t", AT, 0, treg);
6978 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsrlv",
6979 "d,t,s", AT, sreg, AT);
6980 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsllv",
6981 "d,t,s", dreg, sreg, treg);
6982 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
6983 "d,v,t", dreg, dreg, AT);
6984 break;
6985
252b5132 6986 case M_ROL:
af7ee8bf 6987 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_arch))
82dd0097
CD
6988 {
6989 if (dreg == sreg)
6990 {
6991 tempreg = AT;
6992 used_at = 1;
6993 }
6994 else
6995 {
6996 tempreg = dreg;
6997 used_at = 0;
6998 }
6999 macro_build ((char *) NULL, &icnt, NULL, "negu",
7000 "d,w", tempreg, treg);
7001 macro_build ((char *) NULL, &icnt, NULL, "rorv",
7002 "d,t,s", dreg, sreg, tempreg);
7003 if (used_at)
7004 break;
7005 return;
7006 }
2396cfb9
TS
7007 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "subu",
7008 "d,v,t", AT, 0, treg);
7009 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srlv",
7010 "d,t,s", AT, sreg, AT);
7011 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sllv",
7012 "d,t,s", dreg, sreg, treg);
7013 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7014 "d,v,t", dreg, dreg, AT);
252b5132
RH
7015 break;
7016
771c7ce4
TS
7017 case M_DROL_I:
7018 {
7019 unsigned int rot;
82dd0097 7020 char *l, *r;
771c7ce4
TS
7021
7022 if (imm_expr.X_op != O_constant)
82dd0097 7023 as_bad (_("Improper rotate count"));
771c7ce4 7024 rot = imm_expr.X_add_number & 0x3f;
af7ee8bf 7025 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_arch))
60b63b72
RS
7026 {
7027 rot = (64 - rot) & 0x3f;
7028 if (rot >= 32)
7029 macro_build ((char *) NULL, &icnt, NULL, "dror32",
7030 "d,w,<", dreg, sreg, rot - 32);
7031 else
7032 macro_build ((char *) NULL, &icnt, NULL, "dror",
7033 "d,w,<", dreg, sreg, rot);
82dd0097 7034 return;
60b63b72 7035 }
483fc7cd 7036 if (rot == 0)
483fc7cd 7037 {
82dd0097
CD
7038 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsrl",
7039 "d,w,<", dreg, sreg, 0);
7040 return;
483fc7cd 7041 }
82dd0097
CD
7042 l = (rot < 0x20) ? "dsll" : "dsll32";
7043 r = ((0x40 - rot) < 0x20) ? "dsrl" : "dsrl32";
7044 rot &= 0x1f;
7045 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, l,
7046 "d,w,<", AT, sreg, rot);
7047 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, r,
7048 "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7049 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7050 "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7051 }
7052 break;
7053
252b5132 7054 case M_ROL_I:
771c7ce4
TS
7055 {
7056 unsigned int rot;
7057
7058 if (imm_expr.X_op != O_constant)
82dd0097 7059 as_bad (_("Improper rotate count"));
771c7ce4 7060 rot = imm_expr.X_add_number & 0x1f;
af7ee8bf 7061 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_arch))
60b63b72
RS
7062 {
7063 macro_build ((char *) NULL, &icnt, NULL, "ror",
7064 "d,w,<", dreg, sreg, (32 - rot) & 0x1f);
82dd0097 7065 return;
60b63b72 7066 }
483fc7cd 7067 if (rot == 0)
483fc7cd 7068 {
483fc7cd 7069 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl",
82dd0097
CD
7070 "d,w,<", dreg, sreg, 0);
7071 return;
483fc7cd 7072 }
82dd0097
CD
7073 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll",
7074 "d,w,<", AT, sreg, rot);
7075 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl",
7076 "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7077 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7078 "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7079 }
7080 break;
7081
7082 case M_DROR:
af7ee8bf 7083 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_arch))
82dd0097
CD
7084 {
7085 macro_build ((char *) NULL, &icnt, NULL, "drorv",
7086 "d,t,s", dreg, sreg, treg);
7087 return;
7088 }
771c7ce4
TS
7089 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsubu",
7090 "d,v,t", AT, 0, treg);
7091 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsllv",
7092 "d,t,s", AT, sreg, AT);
7093 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsrlv",
7094 "d,t,s", dreg, sreg, treg);
7095 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7096 "d,v,t", dreg, dreg, AT);
252b5132
RH
7097 break;
7098
7099 case M_ROR:
af7ee8bf 7100 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_arch))
82dd0097
CD
7101 {
7102 macro_build ((char *) NULL, &icnt, NULL, "rorv",
7103 "d,t,s", dreg, sreg, treg);
7104 return;
7105 }
2396cfb9
TS
7106 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "subu",
7107 "d,v,t", AT, 0, treg);
7108 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sllv",
7109 "d,t,s", AT, sreg, AT);
7110 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srlv",
7111 "d,t,s", dreg, sreg, treg);
7112 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7113 "d,v,t", dreg, dreg, AT);
252b5132
RH
7114 break;
7115
771c7ce4
TS
7116 case M_DROR_I:
7117 {
7118 unsigned int rot;
82dd0097 7119 char *l, *r;
771c7ce4
TS
7120
7121 if (imm_expr.X_op != O_constant)
82dd0097 7122 as_bad (_("Improper rotate count"));
771c7ce4 7123 rot = imm_expr.X_add_number & 0x3f;
af7ee8bf 7124 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_arch))
82dd0097
CD
7125 {
7126 if (rot >= 32)
7127 macro_build ((char *) NULL, &icnt, NULL, "dror32",
7128 "d,w,<", dreg, sreg, rot - 32);
7129 else
7130 macro_build ((char *) NULL, &icnt, NULL, "dror",
7131 "d,w,<", dreg, sreg, rot);
7132 return;
7133 }
483fc7cd 7134 if (rot == 0)
483fc7cd 7135 {
82dd0097
CD
7136 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "dsrl",
7137 "d,w,<", dreg, sreg, 0);
7138 return;
483fc7cd 7139 }
82dd0097
CD
7140 r = (rot < 0x20) ? "dsrl" : "dsrl32";
7141 l = ((0x40 - rot) < 0x20) ? "dsll" : "dsll32";
7142 rot &= 0x1f;
7143 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, r,
7144 "d,w,<", AT, sreg, rot);
7145 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, l,
7146 "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7147 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7148 "d,v,t", dreg, dreg, AT);
771c7ce4
TS
7149 }
7150 break;
7151
252b5132 7152 case M_ROR_I:
771c7ce4
TS
7153 {
7154 unsigned int rot;
7155
7156 if (imm_expr.X_op != O_constant)
82dd0097 7157 as_bad (_("Improper rotate count"));
771c7ce4 7158 rot = imm_expr.X_add_number & 0x1f;
af7ee8bf 7159 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_arch))
82dd0097
CD
7160 {
7161 macro_build ((char *) NULL, &icnt, NULL, "ror",
7162 "d,w,<", dreg, sreg, rot);
7163 return;
7164 }
483fc7cd 7165 if (rot == 0)
483fc7cd
RS
7166 {
7167 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl",
82dd0097
CD
7168 "d,w,<", dreg, sreg, 0);
7169 return;
483fc7cd 7170 }
82dd0097
CD
7171 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl",
7172 "d,w,<", AT, sreg, rot);
7173 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll",
7174 "d,w,<", dreg, sreg, (0x20 - rot) & 0x1f);
7175 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or",
7176 "d,v,t", dreg, dreg, AT);
771c7ce4 7177 }
252b5132
RH
7178 break;
7179
7180 case M_S_DOB:
ec68c924 7181 if (mips_arch == CPU_R4650)
252b5132
RH
7182 {
7183 as_bad (_("opcode not supported on this processor"));
7184 return;
7185 }
e7af610e 7186 assert (mips_opts.isa == ISA_MIPS1);
252b5132
RH
7187 /* Even on a big endian machine $fn comes before $fn+1. We have
7188 to adjust when storing to memory. */
7189 macro_build ((char *) NULL, &icnt, &offset_expr, "swc1", "T,o(b)",
7190 target_big_endian ? treg + 1 : treg,
7191 (int) BFD_RELOC_LO16, breg);
7192 offset_expr.X_add_number += 4;
7193 macro_build ((char *) NULL, &icnt, &offset_expr, "swc1", "T,o(b)",
7194 target_big_endian ? treg : treg + 1,
7195 (int) BFD_RELOC_LO16, breg);
7196 return;
7197
7198 case M_SEQ:
7199 if (sreg == 0)
7200 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
7201 treg, (int) BFD_RELOC_LO16);
7202 else if (treg == 0)
7203 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
7204 sreg, (int) BFD_RELOC_LO16);
7205 else
7206 {
2396cfb9
TS
7207 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
7208 "d,v,t", dreg, sreg, treg);
252b5132
RH
7209 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
7210 dreg, (int) BFD_RELOC_LO16);
7211 }
7212 return;
7213
7214 case M_SEQ_I:
7215 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7216 {
7217 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg,
7218 sreg, (int) BFD_RELOC_LO16);
7219 return;
7220 }
7221 if (sreg == 0)
7222 {
7223 as_warn (_("Instruction %s: result is always false"),
7224 ip->insn_mo->name);
ea1fb5dc 7225 move_register (&icnt, dreg, 0);
252b5132
RH
7226 return;
7227 }
7228 if (imm_expr.X_op == O_constant
7229 && imm_expr.X_add_number >= 0
7230 && imm_expr.X_add_number < 0x10000)
7231 {
7232 macro_build ((char *) NULL, &icnt, &imm_expr, "xori", "t,r,i", dreg,
7233 sreg, (int) BFD_RELOC_LO16);
7234 used_at = 0;
7235 }
7236 else if (imm_expr.X_op == O_constant
7237 && imm_expr.X_add_number > -0x8000
7238 && imm_expr.X_add_number < 0)
7239 {
7240 imm_expr.X_add_number = -imm_expr.X_add_number;
7241 macro_build ((char *) NULL, &icnt, &imm_expr,
ca4e0257 7242 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
252b5132
RH
7243 "t,r,j", dreg, sreg,
7244 (int) BFD_RELOC_LO16);
7245 used_at = 0;
7246 }
7247 else
7248 {
4d34fb5f 7249 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7250 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
7251 "d,v,t", dreg, sreg, AT);
252b5132
RH
7252 used_at = 1;
7253 }
7254 macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, dreg,
7255 (int) BFD_RELOC_LO16);
7256 if (used_at)
7257 break;
7258 return;
7259
7260 case M_SGE: /* sreg >= treg <==> not (sreg < treg) */
7261 s = "slt";
7262 goto sge;
7263 case M_SGEU:
7264 s = "sltu";
7265 sge:
2396cfb9
TS
7266 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
7267 dreg, sreg, treg);
252b5132
RH
7268 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7269 (int) BFD_RELOC_LO16);
7270 return;
7271
7272 case M_SGE_I: /* sreg >= I <==> not (sreg < I) */
7273 case M_SGEU_I:
7274 if (imm_expr.X_op == O_constant
7275 && imm_expr.X_add_number >= -0x8000
7276 && imm_expr.X_add_number < 0x8000)
7277 {
7278 macro_build ((char *) NULL, &icnt, &imm_expr,
7279 mask == M_SGE_I ? "slti" : "sltiu",
7280 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
7281 used_at = 0;
7282 }
7283 else
7284 {
4d34fb5f 7285 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7286 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7287 mask == M_SGE_I ? "slt" : "sltu", "d,v,t", dreg, sreg,
7288 AT);
252b5132
RH
7289 used_at = 1;
7290 }
7291 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7292 (int) BFD_RELOC_LO16);
7293 if (used_at)
7294 break;
7295 return;
7296
7297 case M_SGT: /* sreg > treg <==> treg < sreg */
7298 s = "slt";
7299 goto sgt;
7300 case M_SGTU:
7301 s = "sltu";
7302 sgt:
2396cfb9
TS
7303 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
7304 dreg, treg, sreg);
252b5132
RH
7305 return;
7306
7307 case M_SGT_I: /* sreg > I <==> I < sreg */
7308 s = "slt";
7309 goto sgti;
7310 case M_SGTU_I:
7311 s = "sltu";
7312 sgti:
4d34fb5f 7313 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7314 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
7315 dreg, AT, sreg);
252b5132
RH
7316 break;
7317
2396cfb9 7318 case M_SLE: /* sreg <= treg <==> treg >= sreg <==> not (treg < sreg) */
252b5132
RH
7319 s = "slt";
7320 goto sle;
7321 case M_SLEU:
7322 s = "sltu";
7323 sle:
2396cfb9
TS
7324 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
7325 dreg, treg, sreg);
252b5132
RH
7326 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7327 (int) BFD_RELOC_LO16);
7328 return;
7329
2396cfb9 7330 case M_SLE_I: /* sreg <= I <==> I >= sreg <==> not (I < sreg) */
252b5132
RH
7331 s = "slt";
7332 goto slei;
7333 case M_SLEU_I:
7334 s = "sltu";
7335 slei:
4d34fb5f 7336 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7337 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "d,v,t",
7338 dreg, AT, sreg);
252b5132
RH
7339 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg,
7340 (int) BFD_RELOC_LO16);
7341 break;
7342
7343 case M_SLT_I:
7344 if (imm_expr.X_op == O_constant
7345 && imm_expr.X_add_number >= -0x8000
7346 && imm_expr.X_add_number < 0x8000)
7347 {
7348 macro_build ((char *) NULL, &icnt, &imm_expr, "slti", "t,r,j",
7349 dreg, sreg, (int) BFD_RELOC_LO16);
7350 return;
7351 }
4d34fb5f 7352 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7353 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "slt", "d,v,t",
7354 dreg, sreg, AT);
252b5132
RH
7355 break;
7356
7357 case M_SLTU_I:
7358 if (imm_expr.X_op == O_constant
7359 && imm_expr.X_add_number >= -0x8000
7360 && imm_expr.X_add_number < 0x8000)
7361 {
7362 macro_build ((char *) NULL, &icnt, &imm_expr, "sltiu", "t,r,j",
7363 dreg, sreg, (int) BFD_RELOC_LO16);
7364 return;
7365 }
4d34fb5f 7366 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7367 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
7368 "d,v,t", dreg, sreg, AT);
252b5132
RH
7369 break;
7370
7371 case M_SNE:
7372 if (sreg == 0)
2396cfb9
TS
7373 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
7374 "d,v,t", dreg, 0, treg);
252b5132 7375 else if (treg == 0)
2396cfb9
TS
7376 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
7377 "d,v,t", dreg, 0, sreg);
252b5132
RH
7378 else
7379 {
2396cfb9
TS
7380 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
7381 "d,v,t", dreg, sreg, treg);
7382 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
7383 "d,v,t", dreg, 0, dreg);
252b5132
RH
7384 }
7385 return;
7386
7387 case M_SNE_I:
7388 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7389 {
2396cfb9
TS
7390 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
7391 "d,v,t", dreg, 0, sreg);
252b5132
RH
7392 return;
7393 }
7394 if (sreg == 0)
7395 {
7396 as_warn (_("Instruction %s: result is always true"),
7397 ip->insn_mo->name);
7398 macro_build ((char *) NULL, &icnt, &expr1,
ca4e0257 7399 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
252b5132
RH
7400 "t,r,j", dreg, 0, (int) BFD_RELOC_LO16);
7401 return;
7402 }
7403 if (imm_expr.X_op == O_constant
7404 && imm_expr.X_add_number >= 0
7405 && imm_expr.X_add_number < 0x10000)
7406 {
7407 macro_build ((char *) NULL, &icnt, &imm_expr, "xori", "t,r,i",
7408 dreg, sreg, (int) BFD_RELOC_LO16);
7409 used_at = 0;
7410 }
7411 else if (imm_expr.X_op == O_constant
7412 && imm_expr.X_add_number > -0x8000
7413 && imm_expr.X_add_number < 0)
7414 {
7415 imm_expr.X_add_number = -imm_expr.X_add_number;
7416 macro_build ((char *) NULL, &icnt, &imm_expr,
ca4e0257 7417 HAVE_32BIT_GPRS ? "addiu" : "daddiu",
252b5132
RH
7418 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
7419 used_at = 0;
7420 }
7421 else
7422 {
4d34fb5f 7423 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7424 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "xor",
7425 "d,v,t", dreg, sreg, AT);
252b5132
RH
7426 used_at = 1;
7427 }
2396cfb9
TS
7428 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sltu",
7429 "d,v,t", dreg, 0, dreg);
252b5132
RH
7430 if (used_at)
7431 break;
7432 return;
7433
7434 case M_DSUB_I:
7435 dbl = 1;
7436 case M_SUB_I:
7437 if (imm_expr.X_op == O_constant
7438 && imm_expr.X_add_number > -0x8000
7439 && imm_expr.X_add_number <= 0x8000)
7440 {
7441 imm_expr.X_add_number = -imm_expr.X_add_number;
7442 macro_build ((char *) NULL, &icnt, &imm_expr,
7443 dbl ? "daddi" : "addi",
7444 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
7445 return;
7446 }
7447 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9 7448 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 7449 dbl ? "dsub" : "sub", "d,v,t", dreg, sreg, AT);
252b5132
RH
7450 break;
7451
7452 case M_DSUBU_I:
7453 dbl = 1;
7454 case M_SUBU_I:
7455 if (imm_expr.X_op == O_constant
7456 && imm_expr.X_add_number > -0x8000
7457 && imm_expr.X_add_number <= 0x8000)
7458 {
7459 imm_expr.X_add_number = -imm_expr.X_add_number;
7460 macro_build ((char *) NULL, &icnt, &imm_expr,
7461 dbl ? "daddiu" : "addiu",
7462 "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16);
7463 return;
7464 }
7465 load_register (&icnt, AT, &imm_expr, dbl);
2396cfb9 7466 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 7467 dbl ? "dsubu" : "subu", "d,v,t", dreg, sreg, AT);
252b5132
RH
7468 break;
7469
7470 case M_TEQ_I:
7471 s = "teq";
7472 goto trap;
7473 case M_TGE_I:
7474 s = "tge";
7475 goto trap;
7476 case M_TGEU_I:
7477 s = "tgeu";
7478 goto trap;
7479 case M_TLT_I:
7480 s = "tlt";
7481 goto trap;
7482 case M_TLTU_I:
7483 s = "tltu";
7484 goto trap;
7485 case M_TNE_I:
7486 s = "tne";
7487 trap:
4d34fb5f 7488 load_register (&icnt, AT, &imm_expr, HAVE_64BIT_GPRS);
2396cfb9
TS
7489 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "s,t", sreg,
7490 AT);
252b5132
RH
7491 break;
7492
252b5132 7493 case M_TRUNCWS:
43841e91 7494 case M_TRUNCWD:
e7af610e 7495 assert (mips_opts.isa == ISA_MIPS1);
252b5132
RH
7496 sreg = (ip->insn_opcode >> 11) & 0x1f; /* floating reg */
7497 dreg = (ip->insn_opcode >> 06) & 0x1f; /* floating reg */
7498
7499 /*
7500 * Is the double cfc1 instruction a bug in the mips assembler;
7501 * or is there a reason for it?
7502 */
b34976b6 7503 mips_emit_delays (TRUE);
252b5132
RH
7504 ++mips_opts.noreorder;
7505 mips_any_noreorder = 1;
2396cfb9 7506 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "cfc1", "t,G",
f9419b05 7507 treg, RA);
2396cfb9 7508 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "cfc1", "t,G",
f9419b05 7509 treg, RA);
2396cfb9 7510 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
252b5132
RH
7511 expr1.X_add_number = 3;
7512 macro_build ((char *) NULL, &icnt, &expr1, "ori", "t,r,i", AT, treg,
7513 (int) BFD_RELOC_LO16);
7514 expr1.X_add_number = 2;
7515 macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", AT, AT,
7516 (int) BFD_RELOC_LO16);
2396cfb9 7517 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "ctc1", "t,G",
f9419b05 7518 AT, RA);
2396cfb9
TS
7519 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
7520 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
252b5132 7521 mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s", "D,S", dreg, sreg);
2396cfb9 7522 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "ctc1", "t,G",
f9419b05 7523 treg, RA);
2396cfb9 7524 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", "");
252b5132
RH
7525 --mips_opts.noreorder;
7526 break;
7527
7528 case M_ULH:
7529 s = "lb";
7530 goto ulh;
7531 case M_ULHU:
7532 s = "lbu";
7533 ulh:
7534 if (offset_expr.X_add_number >= 0x7fff)
7535 as_bad (_("operand overflow"));
7536 /* avoid load delay */
7537 if (! target_big_endian)
f9419b05 7538 ++offset_expr.X_add_number;
252b5132
RH
7539 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7540 (int) BFD_RELOC_LO16, breg);
7541 if (! target_big_endian)
f9419b05 7542 --offset_expr.X_add_number;
252b5132 7543 else
f9419b05 7544 ++offset_expr.X_add_number;
252b5132
RH
7545 macro_build ((char *) NULL, &icnt, &offset_expr, "lbu", "t,o(b)", AT,
7546 (int) BFD_RELOC_LO16, breg);
2396cfb9
TS
7547 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
7548 treg, treg, 8);
7549 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
7550 treg, treg, AT);
252b5132
RH
7551 break;
7552
7553 case M_ULD:
7554 s = "ldl";
7555 s2 = "ldr";
7556 off = 7;
7557 goto ulw;
7558 case M_ULW:
7559 s = "lwl";
7560 s2 = "lwr";
7561 off = 3;
7562 ulw:
7563 if (offset_expr.X_add_number >= 0x8000 - off)
7564 as_bad (_("operand overflow"));
7565 if (! target_big_endian)
7566 offset_expr.X_add_number += off;
7567 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7568 (int) BFD_RELOC_LO16, breg);
7569 if (! target_big_endian)
7570 offset_expr.X_add_number -= off;
7571 else
7572 offset_expr.X_add_number += off;
7573 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "t,o(b)", treg,
7574 (int) BFD_RELOC_LO16, breg);
7575 return;
7576
7577 case M_ULD_A:
7578 s = "ldl";
7579 s2 = "ldr";
7580 off = 7;
7581 goto ulwa;
7582 case M_ULW_A:
7583 s = "lwl";
7584 s2 = "lwr";
7585 off = 3;
7586 ulwa:
d6bc6245 7587 used_at = 1;
c9914766 7588 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132
RH
7589 if (breg != 0)
7590 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 7591 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
7592 "d,v,t", AT, AT, breg);
7593 if (! target_big_endian)
7594 expr1.X_add_number = off;
7595 else
7596 expr1.X_add_number = 0;
7597 macro_build ((char *) NULL, &icnt, &expr1, s, "t,o(b)", treg,
7598 (int) BFD_RELOC_LO16, AT);
7599 if (! target_big_endian)
7600 expr1.X_add_number = 0;
7601 else
7602 expr1.X_add_number = off;
7603 macro_build ((char *) NULL, &icnt, &expr1, s2, "t,o(b)", treg,
7604 (int) BFD_RELOC_LO16, AT);
7605 break;
7606
7607 case M_ULH_A:
7608 case M_ULHU_A:
d6bc6245 7609 used_at = 1;
c9914766 7610 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132
RH
7611 if (breg != 0)
7612 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 7613 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
7614 "d,v,t", AT, AT, breg);
7615 if (target_big_endian)
7616 expr1.X_add_number = 0;
7617 macro_build ((char *) NULL, &icnt, &expr1,
7618 mask == M_ULH_A ? "lb" : "lbu", "t,o(b)", treg,
7619 (int) BFD_RELOC_LO16, AT);
7620 if (target_big_endian)
7621 expr1.X_add_number = 1;
7622 else
7623 expr1.X_add_number = 0;
7624 macro_build ((char *) NULL, &icnt, &expr1, "lbu", "t,o(b)", AT,
7625 (int) BFD_RELOC_LO16, AT);
2396cfb9
TS
7626 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
7627 treg, treg, 8);
7628 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
7629 treg, treg, AT);
252b5132
RH
7630 break;
7631
7632 case M_USH:
7633 if (offset_expr.X_add_number >= 0x7fff)
7634 as_bad (_("operand overflow"));
7635 if (target_big_endian)
f9419b05 7636 ++offset_expr.X_add_number;
252b5132
RH
7637 macro_build ((char *) NULL, &icnt, &offset_expr, "sb", "t,o(b)", treg,
7638 (int) BFD_RELOC_LO16, breg);
2396cfb9
TS
7639 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl", "d,w,<",
7640 AT, treg, 8);
252b5132 7641 if (target_big_endian)
f9419b05 7642 --offset_expr.X_add_number;
252b5132 7643 else
f9419b05 7644 ++offset_expr.X_add_number;
252b5132
RH
7645 macro_build ((char *) NULL, &icnt, &offset_expr, "sb", "t,o(b)", AT,
7646 (int) BFD_RELOC_LO16, breg);
7647 break;
7648
7649 case M_USD:
7650 s = "sdl";
7651 s2 = "sdr";
7652 off = 7;
7653 goto usw;
7654 case M_USW:
7655 s = "swl";
7656 s2 = "swr";
7657 off = 3;
7658 usw:
7659 if (offset_expr.X_add_number >= 0x8000 - off)
7660 as_bad (_("operand overflow"));
7661 if (! target_big_endian)
7662 offset_expr.X_add_number += off;
7663 macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg,
7664 (int) BFD_RELOC_LO16, breg);
7665 if (! target_big_endian)
7666 offset_expr.X_add_number -= off;
7667 else
7668 offset_expr.X_add_number += off;
7669 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "t,o(b)", treg,
7670 (int) BFD_RELOC_LO16, breg);
7671 return;
7672
7673 case M_USD_A:
7674 s = "sdl";
7675 s2 = "sdr";
7676 off = 7;
7677 goto uswa;
7678 case M_USW_A:
7679 s = "swl";
7680 s2 = "swr";
7681 off = 3;
7682 uswa:
d6bc6245 7683 used_at = 1;
c9914766 7684 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132
RH
7685 if (breg != 0)
7686 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 7687 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
7688 "d,v,t", AT, AT, breg);
7689 if (! target_big_endian)
7690 expr1.X_add_number = off;
7691 else
7692 expr1.X_add_number = 0;
7693 macro_build ((char *) NULL, &icnt, &expr1, s, "t,o(b)", treg,
7694 (int) BFD_RELOC_LO16, AT);
7695 if (! target_big_endian)
7696 expr1.X_add_number = 0;
7697 else
7698 expr1.X_add_number = off;
7699 macro_build ((char *) NULL, &icnt, &expr1, s2, "t,o(b)", treg,
7700 (int) BFD_RELOC_LO16, AT);
7701 break;
7702
7703 case M_USH_A:
d6bc6245 7704 used_at = 1;
c9914766 7705 load_address (&icnt, AT, &offset_expr, &used_at);
252b5132
RH
7706 if (breg != 0)
7707 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 7708 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
252b5132
RH
7709 "d,v,t", AT, AT, breg);
7710 if (! target_big_endian)
7711 expr1.X_add_number = 0;
7712 macro_build ((char *) NULL, &icnt, &expr1, "sb", "t,o(b)", treg,
7713 (int) BFD_RELOC_LO16, AT);
2396cfb9
TS
7714 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "srl", "d,w,<",
7715 treg, treg, 8);
252b5132
RH
7716 if (! target_big_endian)
7717 expr1.X_add_number = 1;
7718 else
7719 expr1.X_add_number = 0;
7720 macro_build ((char *) NULL, &icnt, &expr1, "sb", "t,o(b)", treg,
7721 (int) BFD_RELOC_LO16, AT);
7722 if (! target_big_endian)
7723 expr1.X_add_number = 0;
7724 else
7725 expr1.X_add_number = 1;
7726 macro_build ((char *) NULL, &icnt, &expr1, "lbu", "t,o(b)", AT,
7727 (int) BFD_RELOC_LO16, AT);
2396cfb9
TS
7728 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "sll", "d,w,<",
7729 treg, treg, 8);
7730 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "or", "d,v,t",
7731 treg, treg, AT);
252b5132
RH
7732 break;
7733
7734 default:
7735 /* FIXME: Check if this is one of the itbl macros, since they
bdaaa2e1 7736 are added dynamically. */
252b5132
RH
7737 as_bad (_("Macro %s not implemented yet"), ip->insn_mo->name);
7738 break;
7739 }
7740 if (mips_opts.noat)
7741 as_warn (_("Macro used $at after \".set noat\""));
7742}
7743
7744/* Implement macros in mips16 mode. */
7745
7746static void
7747mips16_macro (ip)
7748 struct mips_cl_insn *ip;
7749{
7750 int mask;
7751 int xreg, yreg, zreg, tmp;
7752 int icnt;
7753 expressionS expr1;
7754 int dbl;
7755 const char *s, *s2, *s3;
7756
7757 mask = ip->insn_mo->mask;
7758
7759 xreg = (ip->insn_opcode >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX;
7760 yreg = (ip->insn_opcode >> MIPS16OP_SH_RY) & MIPS16OP_MASK_RY;
7761 zreg = (ip->insn_opcode >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ;
7762
7763 icnt = 0;
7764
7765 expr1.X_op = O_constant;
7766 expr1.X_op_symbol = NULL;
7767 expr1.X_add_symbol = NULL;
7768 expr1.X_add_number = 1;
7769
7770 dbl = 0;
7771
7772 switch (mask)
7773 {
7774 default:
7775 internalError ();
7776
7777 case M_DDIV_3:
7778 dbl = 1;
7779 case M_DIV_3:
7780 s = "mflo";
7781 goto do_div3;
7782 case M_DREM_3:
7783 dbl = 1;
7784 case M_REM_3:
7785 s = "mfhi";
7786 do_div3:
b34976b6 7787 mips_emit_delays (TRUE);
252b5132
RH
7788 ++mips_opts.noreorder;
7789 mips_any_noreorder = 1;
2396cfb9 7790 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
252b5132
RH
7791 dbl ? "ddiv" : "div",
7792 "0,x,y", xreg, yreg);
7793 expr1.X_add_number = 2;
7794 macro_build ((char *) NULL, &icnt, &expr1, "bnez", "x,p", yreg);
2396cfb9
TS
7795 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break", "6",
7796 7);
bdaaa2e1 7797
252b5132
RH
7798 /* FIXME: The normal code checks for of -1 / -0x80000000 here,
7799 since that causes an overflow. We should do that as well,
7800 but I don't see how to do the comparisons without a temporary
7801 register. */
7802 --mips_opts.noreorder;
2396cfb9 7803 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "x", zreg);
252b5132
RH
7804 break;
7805
7806 case M_DIVU_3:
7807 s = "divu";
7808 s2 = "mflo";
7809 goto do_divu3;
7810 case M_REMU_3:
7811 s = "divu";
7812 s2 = "mfhi";
7813 goto do_divu3;
7814 case M_DDIVU_3:
7815 s = "ddivu";
7816 s2 = "mflo";
7817 goto do_divu3;
7818 case M_DREMU_3:
7819 s = "ddivu";
7820 s2 = "mfhi";
7821 do_divu3:
b34976b6 7822 mips_emit_delays (TRUE);
252b5132
RH
7823 ++mips_opts.noreorder;
7824 mips_any_noreorder = 1;
2396cfb9
TS
7825 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "0,x,y",
7826 xreg, yreg);
252b5132
RH
7827 expr1.X_add_number = 2;
7828 macro_build ((char *) NULL, &icnt, &expr1, "bnez", "x,p", yreg);
98d3f06f
KH
7829 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "break",
7830 "6", 7);
252b5132 7831 --mips_opts.noreorder;
2396cfb9 7832 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s2, "x", zreg);
252b5132
RH
7833 break;
7834
7835 case M_DMUL:
7836 dbl = 1;
7837 case M_MUL:
2396cfb9 7838 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
9a41af64 7839 dbl ? "dmultu" : "multu", "x,y", xreg, yreg);
2396cfb9
TS
7840 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "mflo", "x",
7841 zreg);
252b5132
RH
7842 return;
7843
7844 case M_DSUBU_I:
7845 dbl = 1;
7846 goto do_subu;
7847 case M_SUBU_I:
7848 do_subu:
7849 if (imm_expr.X_op != O_constant)
7850 as_bad (_("Unsupported large constant"));
7851 imm_expr.X_add_number = -imm_expr.X_add_number;
7852 macro_build ((char *) NULL, &icnt, &imm_expr,
9a41af64 7853 dbl ? "daddiu" : "addiu", "y,x,4", yreg, xreg);
252b5132
RH
7854 break;
7855
7856 case M_SUBU_I_2:
7857 if (imm_expr.X_op != O_constant)
7858 as_bad (_("Unsupported large constant"));
7859 imm_expr.X_add_number = -imm_expr.X_add_number;
7860 macro_build ((char *) NULL, &icnt, &imm_expr, "addiu",
7861 "x,k", xreg);
7862 break;
7863
7864 case M_DSUBU_I_2:
7865 if (imm_expr.X_op != O_constant)
7866 as_bad (_("Unsupported large constant"));
7867 imm_expr.X_add_number = -imm_expr.X_add_number;
7868 macro_build ((char *) NULL, &icnt, &imm_expr, "daddiu",
7869 "y,j", yreg);
7870 break;
7871
7872 case M_BEQ:
7873 s = "cmp";
7874 s2 = "bteqz";
7875 goto do_branch;
7876 case M_BNE:
7877 s = "cmp";
7878 s2 = "btnez";
7879 goto do_branch;
7880 case M_BLT:
7881 s = "slt";
7882 s2 = "btnez";
7883 goto do_branch;
7884 case M_BLTU:
7885 s = "sltu";
7886 s2 = "btnez";
7887 goto do_branch;
7888 case M_BLE:
7889 s = "slt";
7890 s2 = "bteqz";
7891 goto do_reverse_branch;
7892 case M_BLEU:
7893 s = "sltu";
7894 s2 = "bteqz";
7895 goto do_reverse_branch;
7896 case M_BGE:
7897 s = "slt";
7898 s2 = "bteqz";
7899 goto do_branch;
7900 case M_BGEU:
7901 s = "sltu";
7902 s2 = "bteqz";
7903 goto do_branch;
7904 case M_BGT:
7905 s = "slt";
7906 s2 = "btnez";
7907 goto do_reverse_branch;
7908 case M_BGTU:
7909 s = "sltu";
7910 s2 = "btnez";
7911
7912 do_reverse_branch:
7913 tmp = xreg;
7914 xreg = yreg;
7915 yreg = tmp;
7916
7917 do_branch:
7918 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "x,y",
7919 xreg, yreg);
7920 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "p");
7921 break;
7922
7923 case M_BEQ_I:
7924 s = "cmpi";
7925 s2 = "bteqz";
7926 s3 = "x,U";
7927 goto do_branch_i;
7928 case M_BNE_I:
7929 s = "cmpi";
7930 s2 = "btnez";
7931 s3 = "x,U";
7932 goto do_branch_i;
7933 case M_BLT_I:
7934 s = "slti";
7935 s2 = "btnez";
7936 s3 = "x,8";
7937 goto do_branch_i;
7938 case M_BLTU_I:
7939 s = "sltiu";
7940 s2 = "btnez";
7941 s3 = "x,8";
7942 goto do_branch_i;
7943 case M_BLE_I:
7944 s = "slti";
7945 s2 = "btnez";
7946 s3 = "x,8";
7947 goto do_addone_branch_i;
7948 case M_BLEU_I:
7949 s = "sltiu";
7950 s2 = "btnez";
7951 s3 = "x,8";
7952 goto do_addone_branch_i;
7953 case M_BGE_I:
7954 s = "slti";
7955 s2 = "bteqz";
7956 s3 = "x,8";
7957 goto do_branch_i;
7958 case M_BGEU_I:
7959 s = "sltiu";
7960 s2 = "bteqz";
7961 s3 = "x,8";
7962 goto do_branch_i;
7963 case M_BGT_I:
7964 s = "slti";
7965 s2 = "bteqz";
7966 s3 = "x,8";
7967 goto do_addone_branch_i;
7968 case M_BGTU_I:
7969 s = "sltiu";
7970 s2 = "bteqz";
7971 s3 = "x,8";
7972
7973 do_addone_branch_i:
7974 if (imm_expr.X_op != O_constant)
7975 as_bad (_("Unsupported large constant"));
7976 ++imm_expr.X_add_number;
7977
7978 do_branch_i:
7979 macro_build ((char *) NULL, &icnt, &imm_expr, s, s3, xreg);
7980 macro_build ((char *) NULL, &icnt, &offset_expr, s2, "p");
7981 break;
7982
7983 case M_ABS:
7984 expr1.X_add_number = 0;
98d3f06f 7985 macro_build ((char *) NULL, &icnt, &expr1, "slti", "x,8", yreg);
252b5132 7986 if (xreg != yreg)
ea1fb5dc 7987 move_register (&icnt, xreg, yreg);
252b5132
RH
7988 expr1.X_add_number = 2;
7989 macro_build ((char *) NULL, &icnt, &expr1, "bteqz", "p");
7990 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
7991 "neg", "x,w", xreg, xreg);
7992 }
7993}
7994
7995/* For consistency checking, verify that all bits are specified either
7996 by the match/mask part of the instruction definition, or by the
7997 operand list. */
7998static int
7999validate_mips_insn (opc)
8000 const struct mips_opcode *opc;
8001{
8002 const char *p = opc->args;
8003 char c;
8004 unsigned long used_bits = opc->mask;
8005
8006 if ((used_bits & opc->match) != opc->match)
8007 {
8008 as_bad (_("internal: bad mips opcode (mask error): %s %s"),
8009 opc->name, opc->args);
8010 return 0;
8011 }
8012#define USE_BITS(mask,shift) (used_bits |= ((mask) << (shift)))
8013 while (*p)
8014 switch (c = *p++)
8015 {
8016 case ',': break;
8017 case '(': break;
8018 case ')': break;
af7ee8bf
CD
8019 case '+':
8020 switch (c = *p++)
8021 {
8022 case 'A': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8023 case 'B': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
8024 case 'C': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
bbcc0807
CD
8025 case 'D': USE_BITS (OP_MASK_RD, OP_SH_RD);
8026 USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
af7ee8bf
CD
8027 default:
8028 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
8029 c, opc->name, opc->args);
8030 return 0;
8031 }
8032 break;
252b5132
RH
8033 case '<': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8034 case '>': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8035 case 'A': break;
4372b673 8036 case 'B': USE_BITS (OP_MASK_CODE20, OP_SH_CODE20); break;
252b5132
RH
8037 case 'C': USE_BITS (OP_MASK_COPZ, OP_SH_COPZ); break;
8038 case 'D': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
8039 case 'E': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8040 case 'F': break;
8041 case 'G': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
156c2f8b 8042 case 'H': USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
252b5132 8043 case 'I': break;
e972090a 8044 case 'J': USE_BITS (OP_MASK_CODE19, OP_SH_CODE19); break;
af7ee8bf 8045 case 'K': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
252b5132
RH
8046 case 'L': break;
8047 case 'M': USE_BITS (OP_MASK_CCC, OP_SH_CCC); break;
8048 case 'N': USE_BITS (OP_MASK_BCC, OP_SH_BCC); break;
deec1734
CD
8049 case 'O': USE_BITS (OP_MASK_ALN, OP_SH_ALN); break;
8050 case 'Q': USE_BITS (OP_MASK_VSEL, OP_SH_VSEL);
8051 USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
8052 case 'R': USE_BITS (OP_MASK_FR, OP_SH_FR); break;
8053 case 'S': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8054 case 'T': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
8055 case 'V': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8056 case 'W': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
deec1734
CD
8057 case 'X': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
8058 case 'Y': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
8059 case 'Z': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
8060 case 'a': USE_BITS (OP_MASK_TARGET, OP_SH_TARGET); break;
8061 case 'b': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8062 case 'c': USE_BITS (OP_MASK_CODE, OP_SH_CODE); break;
8063 case 'd': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
8064 case 'f': break;
8065 case 'h': USE_BITS (OP_MASK_PREFX, OP_SH_PREFX); break;
8066 case 'i': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
8067 case 'j': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8068 case 'k': USE_BITS (OP_MASK_CACHE, OP_SH_CACHE); break;
8069 case 'l': break;
8070 case 'o': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8071 case 'p': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
8072 case 'q': USE_BITS (OP_MASK_CODE2, OP_SH_CODE2); break;
8073 case 'r': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8074 case 's': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8075 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8076 case 'u': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
8077 case 'v': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
8078 case 'w': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
8079 case 'x': break;
8080 case 'z': break;
8081 case 'P': USE_BITS (OP_MASK_PERFREG, OP_SH_PERFREG); break;
4372b673
NC
8082 case 'U': USE_BITS (OP_MASK_RD, OP_SH_RD);
8083 USE_BITS (OP_MASK_RT, OP_SH_RT); break;
60b63b72
RS
8084 case 'e': USE_BITS (OP_MASK_VECBYTE, OP_SH_VECBYTE); break;
8085 case '%': USE_BITS (OP_MASK_VECALIGN, OP_SH_VECALIGN); break;
8086 case '[': break;
8087 case ']': break;
252b5132
RH
8088 default:
8089 as_bad (_("internal: bad mips opcode (unknown operand type `%c'): %s %s"),
8090 c, opc->name, opc->args);
8091 return 0;
8092 }
8093#undef USE_BITS
8094 if (used_bits != 0xffffffff)
8095 {
8096 as_bad (_("internal: bad mips opcode (bits 0x%lx undefined): %s %s"),
8097 ~used_bits & 0xffffffff, opc->name, opc->args);
8098 return 0;
8099 }
8100 return 1;
8101}
8102
8103/* This routine assembles an instruction into its binary format. As a
8104 side effect, it sets one of the global variables imm_reloc or
8105 offset_reloc to the type of relocation to do if one of the operands
8106 is an address expression. */
8107
8108static void
8109mips_ip (str, ip)
8110 char *str;
8111 struct mips_cl_insn *ip;
8112{
8113 char *s;
8114 const char *args;
43841e91 8115 char c = 0;
252b5132
RH
8116 struct mips_opcode *insn;
8117 char *argsStart;
8118 unsigned int regno;
8119 unsigned int lastregno = 0;
af7ee8bf 8120 unsigned int lastpos = 0;
252b5132
RH
8121 char *s_reset;
8122 char save_c = 0;
252b5132
RH
8123
8124 insn_error = NULL;
8125
8126 /* If the instruction contains a '.', we first try to match an instruction
8127 including the '.'. Then we try again without the '.'. */
8128 insn = NULL;
3882b010 8129 for (s = str; *s != '\0' && !ISSPACE (*s); ++s)
252b5132
RH
8130 continue;
8131
8132 /* If we stopped on whitespace, then replace the whitespace with null for
8133 the call to hash_find. Save the character we replaced just in case we
8134 have to re-parse the instruction. */
3882b010 8135 if (ISSPACE (*s))
252b5132
RH
8136 {
8137 save_c = *s;
8138 *s++ = '\0';
8139 }
bdaaa2e1 8140
252b5132
RH
8141 insn = (struct mips_opcode *) hash_find (op_hash, str);
8142
8143 /* If we didn't find the instruction in the opcode table, try again, but
8144 this time with just the instruction up to, but not including the
8145 first '.'. */
8146 if (insn == NULL)
8147 {
bdaaa2e1 8148 /* Restore the character we overwrite above (if any). */
252b5132
RH
8149 if (save_c)
8150 *(--s) = save_c;
8151
8152 /* Scan up to the first '.' or whitespace. */
3882b010
L
8153 for (s = str;
8154 *s != '\0' && *s != '.' && !ISSPACE (*s);
8155 ++s)
252b5132
RH
8156 continue;
8157
8158 /* If we did not find a '.', then we can quit now. */
8159 if (*s != '.')
8160 {
8161 insn_error = "unrecognized opcode";
8162 return;
8163 }
8164
8165 /* Lookup the instruction in the hash table. */
8166 *s++ = '\0';
8167 if ((insn = (struct mips_opcode *) hash_find (op_hash, str)) == NULL)
8168 {
8169 insn_error = "unrecognized opcode";
8170 return;
8171 }
252b5132
RH
8172 }
8173
8174 argsStart = s;
8175 for (;;)
8176 {
b34976b6 8177 bfd_boolean ok;
252b5132
RH
8178
8179 assert (strcmp (insn->name, str) == 0);
8180
1f25f5d3
CD
8181 if (OPCODE_IS_MEMBER (insn,
8182 (mips_opts.isa
3396de36 8183 | (file_ase_mips16 ? INSN_MIPS16 : 0)
deec1734 8184 | (mips_opts.ase_mdmx ? INSN_MDMX : 0)
98d3f06f 8185 | (mips_opts.ase_mips3d ? INSN_MIPS3D : 0)),
1f25f5d3 8186 mips_arch))
b34976b6 8187 ok = TRUE;
bdaaa2e1 8188 else
b34976b6 8189 ok = FALSE;
bdaaa2e1 8190
252b5132
RH
8191 if (insn->pinfo != INSN_MACRO)
8192 {
ec68c924 8193 if (mips_arch == CPU_R4650 && (insn->pinfo & FP_D) != 0)
b34976b6 8194 ok = FALSE;
252b5132
RH
8195 }
8196
8197 if (! ok)
8198 {
8199 if (insn + 1 < &mips_opcodes[NUMOPCODES]
8200 && strcmp (insn->name, insn[1].name) == 0)
8201 {
8202 ++insn;
8203 continue;
8204 }
252b5132 8205 else
beae10d5 8206 {
268f6bed
L
8207 if (!insn_error)
8208 {
8209 static char buf[100];
316f5878
RS
8210 if (mips_arch_info->is_isa)
8211 sprintf (buf,
8212 _("opcode not supported at this ISA level (%s)"),
8213 mips_cpu_info_from_isa (mips_opts.isa)->name);
8214 else
8215 sprintf (buf,
8216 _("opcode not supported on this processor: %s (%s)"),
8217 mips_arch_info->name,
8218 mips_cpu_info_from_isa (mips_opts.isa)->name);
268f6bed
L
8219 insn_error = buf;
8220 }
8221 if (save_c)
8222 *(--s) = save_c;
2bd7f1f3 8223 return;
252b5132 8224 }
252b5132
RH
8225 }
8226
8227 ip->insn_mo = insn;
8228 ip->insn_opcode = insn->match;
268f6bed 8229 insn_error = NULL;
252b5132
RH
8230 for (args = insn->args;; ++args)
8231 {
deec1734
CD
8232 int is_mdmx;
8233
ad8d3bb3 8234 s += strspn (s, " \t");
deec1734 8235 is_mdmx = 0;
252b5132
RH
8236 switch (*args)
8237 {
8238 case '\0': /* end of args */
8239 if (*s == '\0')
8240 return;
8241 break;
8242
8243 case ',':
8244 if (*s++ == *args)
8245 continue;
8246 s--;
8247 switch (*++args)
8248 {
8249 case 'r':
8250 case 'v':
38487616 8251 ip->insn_opcode |= lastregno << OP_SH_RS;
252b5132
RH
8252 continue;
8253
8254 case 'w':
38487616
TS
8255 ip->insn_opcode |= lastregno << OP_SH_RT;
8256 continue;
8257
252b5132 8258 case 'W':
38487616 8259 ip->insn_opcode |= lastregno << OP_SH_FT;
252b5132
RH
8260 continue;
8261
8262 case 'V':
38487616 8263 ip->insn_opcode |= lastregno << OP_SH_FS;
252b5132
RH
8264 continue;
8265 }
8266 break;
8267
8268 case '(':
8269 /* Handle optional base register.
8270 Either the base register is omitted or
bdaaa2e1 8271 we must have a left paren. */
252b5132
RH
8272 /* This is dependent on the next operand specifier
8273 is a base register specification. */
8274 assert (args[1] == 'b' || args[1] == '5'
8275 || args[1] == '-' || args[1] == '4');
8276 if (*s == '\0')
8277 return;
8278
8279 case ')': /* these must match exactly */
60b63b72
RS
8280 case '[':
8281 case ']':
252b5132
RH
8282 if (*s++ == *args)
8283 continue;
8284 break;
8285
af7ee8bf
CD
8286 case '+': /* Opcode extension character. */
8287 switch (*++args)
8288 {
8289 case 'A': /* ins/ext "pos". */
8290 my_getExpression (&imm_expr, s);
8291 check_absolute_expr (ip, &imm_expr);
8292 if ((unsigned long) imm_expr.X_add_number > 31)
8293 {
8294 as_bad (_("Improper position (%lu)"),
8295 (unsigned long) imm_expr.X_add_number);
8296 imm_expr.X_add_number = 0;
8297 }
8298 lastpos = imm_expr.X_add_number;
8299 ip->insn_opcode |= lastpos << OP_SH_SHAMT;
8300 imm_expr.X_op = O_absent;
8301 s = expr_end;
8302 continue;
8303
8304 case 'B': /* "ins" size spec (becomes MSB). */
8305 my_getExpression (&imm_expr, s);
8306 check_absolute_expr (ip, &imm_expr);
8307 if (imm_expr.X_add_number == 0
8308 || (unsigned long) imm_expr.X_add_number > 32
8309 || ((unsigned long) imm_expr.X_add_number
8310 + lastpos) > 32)
8311 {
8312 as_bad (_("Improper insert size (%lu, position %lu)"),
8313 (unsigned long) imm_expr.X_add_number,
8314 (unsigned long) lastpos);
8315 imm_expr.X_add_number &= OP_MASK_INSMSB;
8316 }
8317 ip->insn_opcode |= (lastpos + imm_expr.X_add_number
8318 - 1) << OP_SH_INSMSB;
8319 imm_expr.X_op = O_absent;
8320 s = expr_end;
8321 continue;
8322
8323 case 'C': /* "ext" size spec (becomes MSBD). */
8324 my_getExpression (&imm_expr, s);
8325 check_absolute_expr (ip, &imm_expr);
8326 if (imm_expr.X_add_number == 0
8327 || (unsigned long) imm_expr.X_add_number > 32
8328 || ((unsigned long) imm_expr.X_add_number
8329 + lastpos) > 32)
8330 {
8331 as_bad (_("Improper extract size (%lu, position %lu)"),
8332 (unsigned long) imm_expr.X_add_number,
8333 (unsigned long) lastpos);
8334 imm_expr.X_add_number &= OP_MASK_EXTMSBD;
8335 }
8336 ip->insn_opcode |= (imm_expr.X_add_number
8337 - 1) << OP_SH_EXTMSBD;
8338 imm_expr.X_op = O_absent;
8339 s = expr_end;
8340 continue;
8341
bbcc0807
CD
8342 case 'D':
8343 /* +D is for disassembly only; never match. */
8344 break;
8345
af7ee8bf
CD
8346 default:
8347 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
8348 *args, insn->name, insn->args);
8349 /* Further processing is fruitless. */
8350 return;
8351 }
8352 break;
8353
252b5132
RH
8354 case '<': /* must be at least one digit */
8355 /*
8356 * According to the manual, if the shift amount is greater
b6ff326e
KH
8357 * than 31 or less than 0, then the shift amount should be
8358 * mod 32. In reality the mips assembler issues an error.
252b5132
RH
8359 * We issue a warning and mask out all but the low 5 bits.
8360 */
8361 my_getExpression (&imm_expr, s);
8362 check_absolute_expr (ip, &imm_expr);
8363 if ((unsigned long) imm_expr.X_add_number > 31)
8364 {
793b27f4
TS
8365 as_warn (_("Improper shift amount (%lu)"),
8366 (unsigned long) imm_expr.X_add_number);
38487616 8367 imm_expr.X_add_number &= OP_MASK_SHAMT;
252b5132 8368 }
38487616 8369 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_SHAMT;
252b5132
RH
8370 imm_expr.X_op = O_absent;
8371 s = expr_end;
8372 continue;
8373
8374 case '>': /* shift amount minus 32 */
8375 my_getExpression (&imm_expr, s);
8376 check_absolute_expr (ip, &imm_expr);
8377 if ((unsigned long) imm_expr.X_add_number < 32
8378 || (unsigned long) imm_expr.X_add_number > 63)
8379 break;
38487616 8380 ip->insn_opcode |= (imm_expr.X_add_number - 32) << OP_SH_SHAMT;
252b5132
RH
8381 imm_expr.X_op = O_absent;
8382 s = expr_end;
8383 continue;
8384
252b5132
RH
8385 case 'k': /* cache code */
8386 case 'h': /* prefx code */
8387 my_getExpression (&imm_expr, s);
8388 check_absolute_expr (ip, &imm_expr);
8389 if ((unsigned long) imm_expr.X_add_number > 31)
8390 {
8391 as_warn (_("Invalid value for `%s' (%lu)"),
8392 ip->insn_mo->name,
8393 (unsigned long) imm_expr.X_add_number);
8394 imm_expr.X_add_number &= 0x1f;
8395 }
8396 if (*args == 'k')
8397 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CACHE;
8398 else
8399 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_PREFX;
8400 imm_expr.X_op = O_absent;
8401 s = expr_end;
8402 continue;
8403
8404 case 'c': /* break code */
8405 my_getExpression (&imm_expr, s);
8406 check_absolute_expr (ip, &imm_expr);
793b27f4 8407 if ((unsigned long) imm_expr.X_add_number > 1023)
252b5132 8408 {
793b27f4
TS
8409 as_warn (_("Illegal break code (%lu)"),
8410 (unsigned long) imm_expr.X_add_number);
38487616 8411 imm_expr.X_add_number &= OP_MASK_CODE;
252b5132 8412 }
38487616 8413 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE;
252b5132
RH
8414 imm_expr.X_op = O_absent;
8415 s = expr_end;
8416 continue;
8417
8418 case 'q': /* lower break code */
8419 my_getExpression (&imm_expr, s);
8420 check_absolute_expr (ip, &imm_expr);
793b27f4 8421 if ((unsigned long) imm_expr.X_add_number > 1023)
252b5132 8422 {
793b27f4
TS
8423 as_warn (_("Illegal lower break code (%lu)"),
8424 (unsigned long) imm_expr.X_add_number);
38487616 8425 imm_expr.X_add_number &= OP_MASK_CODE2;
252b5132 8426 }
38487616 8427 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE2;
252b5132
RH
8428 imm_expr.X_op = O_absent;
8429 s = expr_end;
8430 continue;
8431
4372b673 8432 case 'B': /* 20-bit syscall/break code. */
156c2f8b 8433 my_getExpression (&imm_expr, s);
156c2f8b 8434 check_absolute_expr (ip, &imm_expr);
793b27f4
TS
8435 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE20)
8436 as_warn (_("Illegal 20-bit code (%lu)"),
8437 (unsigned long) imm_expr.X_add_number);
38487616 8438 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE20;
252b5132
RH
8439 imm_expr.X_op = O_absent;
8440 s = expr_end;
8441 continue;
8442
98d3f06f 8443 case 'C': /* Coprocessor code */
beae10d5 8444 my_getExpression (&imm_expr, s);
252b5132 8445 check_absolute_expr (ip, &imm_expr);
98d3f06f 8446 if ((unsigned long) imm_expr.X_add_number >= (1 << 25))
252b5132 8447 {
793b27f4
TS
8448 as_warn (_("Coproccesor code > 25 bits (%lu)"),
8449 (unsigned long) imm_expr.X_add_number);
98d3f06f 8450 imm_expr.X_add_number &= ((1 << 25) - 1);
252b5132 8451 }
beae10d5
KH
8452 ip->insn_opcode |= imm_expr.X_add_number;
8453 imm_expr.X_op = O_absent;
8454 s = expr_end;
8455 continue;
252b5132 8456
4372b673
NC
8457 case 'J': /* 19-bit wait code. */
8458 my_getExpression (&imm_expr, s);
8459 check_absolute_expr (ip, &imm_expr);
793b27f4
TS
8460 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE19)
8461 as_warn (_("Illegal 19-bit code (%lu)"),
8462 (unsigned long) imm_expr.X_add_number);
38487616 8463 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE19;
4372b673
NC
8464 imm_expr.X_op = O_absent;
8465 s = expr_end;
8466 continue;
8467
252b5132 8468 case 'P': /* Performance register */
beae10d5 8469 my_getExpression (&imm_expr, s);
252b5132 8470 check_absolute_expr (ip, &imm_expr);
beae10d5 8471 if (imm_expr.X_add_number != 0 && imm_expr.X_add_number != 1)
252b5132 8472 {
793b27f4
TS
8473 as_warn (_("Invalid performance register (%lu)"),
8474 (unsigned long) imm_expr.X_add_number);
38487616 8475 imm_expr.X_add_number &= OP_MASK_PERFREG;
252b5132 8476 }
38487616 8477 ip->insn_opcode |= (imm_expr.X_add_number << OP_SH_PERFREG);
beae10d5
KH
8478 imm_expr.X_op = O_absent;
8479 s = expr_end;
8480 continue;
252b5132
RH
8481
8482 case 'b': /* base register */
8483 case 'd': /* destination register */
8484 case 's': /* source register */
8485 case 't': /* target register */
8486 case 'r': /* both target and source */
8487 case 'v': /* both dest and source */
8488 case 'w': /* both dest and target */
8489 case 'E': /* coprocessor target register */
8490 case 'G': /* coprocessor destination register */
af7ee8bf 8491 case 'K': /* 'rdhwr' destination register */
252b5132
RH
8492 case 'x': /* ignore register name */
8493 case 'z': /* must be zero register */
4372b673 8494 case 'U': /* destination register (clo/clz). */
252b5132
RH
8495 s_reset = s;
8496 if (s[0] == '$')
8497 {
8498
3882b010 8499 if (ISDIGIT (s[1]))
252b5132
RH
8500 {
8501 ++s;
8502 regno = 0;
8503 do
8504 {
8505 regno *= 10;
8506 regno += *s - '0';
8507 ++s;
8508 }
3882b010 8509 while (ISDIGIT (*s));
252b5132
RH
8510 if (regno > 31)
8511 as_bad (_("Invalid register number (%d)"), regno);
8512 }
af7ee8bf 8513 else if (*args == 'E' || *args == 'G' || *args == 'K')
252b5132
RH
8514 goto notreg;
8515 else
8516 {
76db943d
TS
8517 if (s[1] == 'r' && s[2] == 'a')
8518 {
8519 s += 3;
8520 regno = RA;
8521 }
8522 else if (s[1] == 'f' && s[2] == 'p')
252b5132
RH
8523 {
8524 s += 3;
8525 regno = FP;
8526 }
8527 else if (s[1] == 's' && s[2] == 'p')
8528 {
8529 s += 3;
8530 regno = SP;
8531 }
8532 else if (s[1] == 'g' && s[2] == 'p')
8533 {
8534 s += 3;
8535 regno = GP;
8536 }
8537 else if (s[1] == 'a' && s[2] == 't')
8538 {
8539 s += 3;
8540 regno = AT;
8541 }
8542 else if (s[1] == 'k' && s[2] == 't' && s[3] == '0')
8543 {
8544 s += 4;
8545 regno = KT0;
8546 }
8547 else if (s[1] == 'k' && s[2] == 't' && s[3] == '1')
8548 {
8549 s += 4;
8550 regno = KT1;
8551 }
85b51719
TS
8552 else if (s[1] == 'z' && s[2] == 'e' && s[3] == 'r' && s[4] == 'o')
8553 {
8554 s += 5;
8555 regno = ZERO;
8556 }
252b5132
RH
8557 else if (itbl_have_entries)
8558 {
8559 char *p, *n;
d7ba4a77 8560 unsigned long r;
252b5132 8561
d7ba4a77 8562 p = s + 1; /* advance past '$' */
252b5132
RH
8563 n = itbl_get_field (&p); /* n is name */
8564
d7ba4a77
ILT
8565 /* See if this is a register defined in an
8566 itbl entry. */
8567 if (itbl_get_reg_val (n, &r))
252b5132
RH
8568 {
8569 /* Get_field advances to the start of
8570 the next field, so we need to back
d7ba4a77 8571 rack to the end of the last field. */
bdaaa2e1 8572 if (p)
252b5132 8573 s = p - 1;
bdaaa2e1 8574 else
d7ba4a77 8575 s = strchr (s, '\0');
252b5132
RH
8576 regno = r;
8577 }
8578 else
8579 goto notreg;
beae10d5 8580 }
252b5132
RH
8581 else
8582 goto notreg;
8583 }
8584 if (regno == AT
8585 && ! mips_opts.noat
8586 && *args != 'E'
af7ee8bf
CD
8587 && *args != 'G'
8588 && *args != 'K')
252b5132
RH
8589 as_warn (_("Used $at without \".set noat\""));
8590 c = *args;
8591 if (*s == ' ')
f9419b05 8592 ++s;
252b5132
RH
8593 if (args[1] != *s)
8594 {
8595 if (c == 'r' || c == 'v' || c == 'w')
8596 {
8597 regno = lastregno;
8598 s = s_reset;
f9419b05 8599 ++args;
252b5132
RH
8600 }
8601 }
8602 /* 'z' only matches $0. */
8603 if (c == 'z' && regno != 0)
8604 break;
8605
bdaaa2e1
KH
8606 /* Now that we have assembled one operand, we use the args string
8607 * to figure out where it goes in the instruction. */
252b5132
RH
8608 switch (c)
8609 {
8610 case 'r':
8611 case 's':
8612 case 'v':
8613 case 'b':
38487616 8614 ip->insn_opcode |= regno << OP_SH_RS;
252b5132
RH
8615 break;
8616 case 'd':
8617 case 'G':
af7ee8bf 8618 case 'K':
38487616 8619 ip->insn_opcode |= regno << OP_SH_RD;
252b5132 8620 break;
4372b673 8621 case 'U':
38487616
TS
8622 ip->insn_opcode |= regno << OP_SH_RD;
8623 ip->insn_opcode |= regno << OP_SH_RT;
4372b673 8624 break;
252b5132
RH
8625 case 'w':
8626 case 't':
8627 case 'E':
38487616 8628 ip->insn_opcode |= regno << OP_SH_RT;
252b5132
RH
8629 break;
8630 case 'x':
8631 /* This case exists because on the r3000 trunc
8632 expands into a macro which requires a gp
8633 register. On the r6000 or r4000 it is
8634 assembled into a single instruction which
8635 ignores the register. Thus the insn version
8636 is MIPS_ISA2 and uses 'x', and the macro
8637 version is MIPS_ISA1 and uses 't'. */
8638 break;
8639 case 'z':
8640 /* This case is for the div instruction, which
8641 acts differently if the destination argument
8642 is $0. This only matches $0, and is checked
8643 outside the switch. */
8644 break;
8645 case 'D':
8646 /* Itbl operand; not yet implemented. FIXME ?? */
8647 break;
8648 /* What about all other operands like 'i', which
8649 can be specified in the opcode table? */
8650 }
8651 lastregno = regno;
8652 continue;
8653 }
8654 notreg:
8655 switch (*args++)
8656 {
8657 case 'r':
8658 case 'v':
38487616 8659 ip->insn_opcode |= lastregno << OP_SH_RS;
252b5132
RH
8660 continue;
8661 case 'w':
38487616 8662 ip->insn_opcode |= lastregno << OP_SH_RT;
252b5132
RH
8663 continue;
8664 }
8665 break;
8666
deec1734
CD
8667 case 'O': /* MDMX alignment immediate constant. */
8668 my_getExpression (&imm_expr, s);
8669 check_absolute_expr (ip, &imm_expr);
8670 if ((unsigned long) imm_expr.X_add_number > OP_MASK_ALN)
8671 {
8672 as_warn ("Improper align amount (%ld), using low bits",
8673 (long) imm_expr.X_add_number);
8674 imm_expr.X_add_number &= OP_MASK_ALN;
8675 }
8676 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_ALN;
8677 imm_expr.X_op = O_absent;
8678 s = expr_end;
8679 continue;
8680
8681 case 'Q': /* MDMX vector, element sel, or const. */
8682 if (s[0] != '$')
8683 {
8684 /* MDMX Immediate. */
8685 my_getExpression (&imm_expr, s);
8686 check_absolute_expr (ip, &imm_expr);
8687 if ((unsigned long) imm_expr.X_add_number > OP_MASK_FT)
8688 {
8689 as_warn (_("Invalid MDMX Immediate (%ld)"),
8690 (long) imm_expr.X_add_number);
8691 imm_expr.X_add_number &= OP_MASK_FT;
8692 }
8693 imm_expr.X_add_number &= OP_MASK_FT;
8694 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
8695 ip->insn_opcode |= MDMX_FMTSEL_IMM_QH << OP_SH_VSEL;
8696 else
8697 ip->insn_opcode |= MDMX_FMTSEL_IMM_OB << OP_SH_VSEL;
8698 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_FT;
8699 imm_expr.X_op = O_absent;
8700 s = expr_end;
8701 continue;
8702 }
8703 /* Not MDMX Immediate. Fall through. */
8704 case 'X': /* MDMX destination register. */
8705 case 'Y': /* MDMX source register. */
8706 case 'Z': /* MDMX target register. */
8707 is_mdmx = 1;
252b5132
RH
8708 case 'D': /* floating point destination register */
8709 case 'S': /* floating point source register */
8710 case 'T': /* floating point target register */
8711 case 'R': /* floating point source register */
8712 case 'V':
8713 case 'W':
8714 s_reset = s;
deec1734
CD
8715 /* Accept $fN for FP and MDMX register numbers, and in
8716 addition accept $vN for MDMX register numbers. */
8717 if ((s[0] == '$' && s[1] == 'f' && ISDIGIT (s[2]))
8718 || (is_mdmx != 0 && s[0] == '$' && s[1] == 'v'
8719 && ISDIGIT (s[2])))
252b5132
RH
8720 {
8721 s += 2;
8722 regno = 0;
8723 do
8724 {
8725 regno *= 10;
8726 regno += *s - '0';
8727 ++s;
8728 }
3882b010 8729 while (ISDIGIT (*s));
252b5132
RH
8730
8731 if (regno > 31)
8732 as_bad (_("Invalid float register number (%d)"), regno);
8733
8734 if ((regno & 1) != 0
ca4e0257 8735 && HAVE_32BIT_FPRS
252b5132
RH
8736 && ! (strcmp (str, "mtc1") == 0
8737 || strcmp (str, "mfc1") == 0
8738 || strcmp (str, "lwc1") == 0
8739 || strcmp (str, "swc1") == 0
8740 || strcmp (str, "l.s") == 0
8741 || strcmp (str, "s.s") == 0))
8742 as_warn (_("Float register should be even, was %d"),
8743 regno);
8744
8745 c = *args;
8746 if (*s == ' ')
f9419b05 8747 ++s;
252b5132
RH
8748 if (args[1] != *s)
8749 {
8750 if (c == 'V' || c == 'W')
8751 {
8752 regno = lastregno;
8753 s = s_reset;
f9419b05 8754 ++args;
252b5132
RH
8755 }
8756 }
8757 switch (c)
8758 {
8759 case 'D':
deec1734 8760 case 'X':
38487616 8761 ip->insn_opcode |= regno << OP_SH_FD;
252b5132
RH
8762 break;
8763 case 'V':
8764 case 'S':
deec1734 8765 case 'Y':
38487616 8766 ip->insn_opcode |= regno << OP_SH_FS;
252b5132 8767 break;
deec1734
CD
8768 case 'Q':
8769 /* This is like 'Z', but also needs to fix the MDMX
8770 vector/scalar select bits. Note that the
8771 scalar immediate case is handled above. */
8772 if (*s == '[')
8773 {
8774 int is_qh = (ip->insn_opcode & (1 << OP_SH_VSEL));
8775 int max_el = (is_qh ? 3 : 7);
8776 s++;
8777 my_getExpression(&imm_expr, s);
8778 check_absolute_expr (ip, &imm_expr);
8779 s = expr_end;
8780 if (imm_expr.X_add_number > max_el)
8781 as_bad(_("Bad element selector %ld"),
8782 (long) imm_expr.X_add_number);
8783 imm_expr.X_add_number &= max_el;
8784 ip->insn_opcode |= (imm_expr.X_add_number
8785 << (OP_SH_VSEL +
8786 (is_qh ? 2 : 1)));
8787 if (*s != ']')
8788 as_warn(_("Expecting ']' found '%s'"), s);
8789 else
8790 s++;
8791 }
8792 else
8793 {
8794 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
8795 ip->insn_opcode |= (MDMX_FMTSEL_VEC_QH
8796 << OP_SH_VSEL);
8797 else
8798 ip->insn_opcode |= (MDMX_FMTSEL_VEC_OB <<
8799 OP_SH_VSEL);
8800 }
8801 /* Fall through */
252b5132
RH
8802 case 'W':
8803 case 'T':
deec1734 8804 case 'Z':
38487616 8805 ip->insn_opcode |= regno << OP_SH_FT;
252b5132
RH
8806 break;
8807 case 'R':
38487616 8808 ip->insn_opcode |= regno << OP_SH_FR;
252b5132
RH
8809 break;
8810 }
8811 lastregno = regno;
8812 continue;
8813 }
8814
252b5132
RH
8815 switch (*args++)
8816 {
8817 case 'V':
38487616 8818 ip->insn_opcode |= lastregno << OP_SH_FS;
252b5132
RH
8819 continue;
8820 case 'W':
38487616 8821 ip->insn_opcode |= lastregno << OP_SH_FT;
252b5132
RH
8822 continue;
8823 }
8824 break;
8825
8826 case 'I':
8827 my_getExpression (&imm_expr, s);
8828 if (imm_expr.X_op != O_big
8829 && imm_expr.X_op != O_constant)
8830 insn_error = _("absolute expression required");
8831 s = expr_end;
8832 continue;
8833
8834 case 'A':
8835 my_getExpression (&offset_expr, s);
f6688943 8836 *imm_reloc = BFD_RELOC_32;
252b5132
RH
8837 s = expr_end;
8838 continue;
8839
8840 case 'F':
8841 case 'L':
8842 case 'f':
8843 case 'l':
8844 {
8845 int f64;
ca4e0257 8846 int using_gprs;
252b5132
RH
8847 char *save_in;
8848 char *err;
8849 unsigned char temp[8];
8850 int len;
8851 unsigned int length;
8852 segT seg;
8853 subsegT subseg;
8854 char *p;
8855
8856 /* These only appear as the last operand in an
8857 instruction, and every instruction that accepts
8858 them in any variant accepts them in all variants.
8859 This means we don't have to worry about backing out
8860 any changes if the instruction does not match.
8861
8862 The difference between them is the size of the
8863 floating point constant and where it goes. For 'F'
8864 and 'L' the constant is 64 bits; for 'f' and 'l' it
8865 is 32 bits. Where the constant is placed is based
8866 on how the MIPS assembler does things:
8867 F -- .rdata
8868 L -- .lit8
8869 f -- immediate value
8870 l -- .lit4
8871
8872 The .lit4 and .lit8 sections are only used if
8873 permitted by the -G argument.
8874
8875 When generating embedded PIC code, we use the
8876 .lit8 section but not the .lit4 section (we can do
8877 .lit4 inline easily; we need to put .lit8
8878 somewhere in the data segment, and using .lit8
8879 permits the linker to eventually combine identical
ca4e0257
RS
8880 .lit8 entries).
8881
8882 The code below needs to know whether the target register
8883 is 32 or 64 bits wide. It relies on the fact 'f' and
8884 'F' are used with GPR-based instructions and 'l' and
8885 'L' are used with FPR-based instructions. */
252b5132
RH
8886
8887 f64 = *args == 'F' || *args == 'L';
ca4e0257 8888 using_gprs = *args == 'F' || *args == 'f';
252b5132
RH
8889
8890 save_in = input_line_pointer;
8891 input_line_pointer = s;
8892 err = md_atof (f64 ? 'd' : 'f', (char *) temp, &len);
8893 length = len;
8894 s = input_line_pointer;
8895 input_line_pointer = save_in;
8896 if (err != NULL && *err != '\0')
8897 {
8898 as_bad (_("Bad floating point constant: %s"), err);
8899 memset (temp, '\0', sizeof temp);
8900 length = f64 ? 8 : 4;
8901 }
8902
156c2f8b 8903 assert (length == (unsigned) (f64 ? 8 : 4));
252b5132
RH
8904
8905 if (*args == 'f'
8906 || (*args == 'l'
8907 && (! USE_GLOBAL_POINTER_OPT
8908 || mips_pic == EMBEDDED_PIC
8909 || g_switch_value < 4
8910 || (temp[0] == 0 && temp[1] == 0)
8911 || (temp[2] == 0 && temp[3] == 0))))
8912 {
8913 imm_expr.X_op = O_constant;
8914 if (! target_big_endian)
8915 imm_expr.X_add_number = bfd_getl32 (temp);
8916 else
8917 imm_expr.X_add_number = bfd_getb32 (temp);
8918 }
8919 else if (length > 4
119d663a 8920 && ! mips_disable_float_construction
ca4e0257
RS
8921 /* Constants can only be constructed in GPRs and
8922 copied to FPRs if the GPRs are at least as wide
8923 as the FPRs. Force the constant into memory if
8924 we are using 64-bit FPRs but the GPRs are only
8925 32 bits wide. */
8926 && (using_gprs
8927 || ! (HAVE_64BIT_FPRS && HAVE_32BIT_GPRS))
252b5132
RH
8928 && ((temp[0] == 0 && temp[1] == 0)
8929 || (temp[2] == 0 && temp[3] == 0))
8930 && ((temp[4] == 0 && temp[5] == 0)
8931 || (temp[6] == 0 && temp[7] == 0)))
8932 {
ca4e0257
RS
8933 /* The value is simple enough to load with a couple of
8934 instructions. If using 32-bit registers, set
8935 imm_expr to the high order 32 bits and offset_expr to
8936 the low order 32 bits. Otherwise, set imm_expr to
8937 the entire 64 bit constant. */
8938 if (using_gprs ? HAVE_32BIT_GPRS : HAVE_32BIT_FPRS)
252b5132
RH
8939 {
8940 imm_expr.X_op = O_constant;
8941 offset_expr.X_op = O_constant;
8942 if (! target_big_endian)
8943 {
8944 imm_expr.X_add_number = bfd_getl32 (temp + 4);
8945 offset_expr.X_add_number = bfd_getl32 (temp);
8946 }
8947 else
8948 {
8949 imm_expr.X_add_number = bfd_getb32 (temp);
8950 offset_expr.X_add_number = bfd_getb32 (temp + 4);
8951 }
8952 if (offset_expr.X_add_number == 0)
8953 offset_expr.X_op = O_absent;
8954 }
8955 else if (sizeof (imm_expr.X_add_number) > 4)
8956 {
8957 imm_expr.X_op = O_constant;
8958 if (! target_big_endian)
8959 imm_expr.X_add_number = bfd_getl64 (temp);
8960 else
8961 imm_expr.X_add_number = bfd_getb64 (temp);
8962 }
8963 else
8964 {
8965 imm_expr.X_op = O_big;
8966 imm_expr.X_add_number = 4;
8967 if (! target_big_endian)
8968 {
8969 generic_bignum[0] = bfd_getl16 (temp);
8970 generic_bignum[1] = bfd_getl16 (temp + 2);
8971 generic_bignum[2] = bfd_getl16 (temp + 4);
8972 generic_bignum[3] = bfd_getl16 (temp + 6);
8973 }
8974 else
8975 {
8976 generic_bignum[0] = bfd_getb16 (temp + 6);
8977 generic_bignum[1] = bfd_getb16 (temp + 4);
8978 generic_bignum[2] = bfd_getb16 (temp + 2);
8979 generic_bignum[3] = bfd_getb16 (temp);
8980 }
8981 }
8982 }
8983 else
8984 {
8985 const char *newname;
8986 segT new_seg;
8987
8988 /* Switch to the right section. */
8989 seg = now_seg;
8990 subseg = now_subseg;
8991 switch (*args)
8992 {
8993 default: /* unused default case avoids warnings. */
8994 case 'L':
8995 newname = RDATA_SECTION_NAME;
bb2d6cd7
GK
8996 if ((USE_GLOBAL_POINTER_OPT && g_switch_value >= 8)
8997 || mips_pic == EMBEDDED_PIC)
252b5132
RH
8998 newname = ".lit8";
8999 break;
9000 case 'F':
bb2d6cd7
GK
9001 if (mips_pic == EMBEDDED_PIC)
9002 newname = ".lit8";
9003 else
9004 newname = RDATA_SECTION_NAME;
252b5132
RH
9005 break;
9006 case 'l':
9007 assert (!USE_GLOBAL_POINTER_OPT
9008 || g_switch_value >= 4);
9009 newname = ".lit4";
9010 break;
9011 }
9012 new_seg = subseg_new (newname, (subsegT) 0);
9013 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
9014 bfd_set_section_flags (stdoutput, new_seg,
9015 (SEC_ALLOC
9016 | SEC_LOAD
9017 | SEC_READONLY
9018 | SEC_DATA));
9019 frag_align (*args == 'l' ? 2 : 3, 0, 0);
9020 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
9021 && strcmp (TARGET_OS, "elf") != 0)
9022 record_alignment (new_seg, 4);
9023 else
9024 record_alignment (new_seg, *args == 'l' ? 2 : 3);
9025 if (seg == now_seg)
9026 as_bad (_("Can't use floating point insn in this section"));
9027
9028 /* Set the argument to the current address in the
9029 section. */
9030 offset_expr.X_op = O_symbol;
9031 offset_expr.X_add_symbol =
9032 symbol_new ("L0\001", now_seg,
9033 (valueT) frag_now_fix (), frag_now);
9034 offset_expr.X_add_number = 0;
9035
9036 /* Put the floating point number into the section. */
9037 p = frag_more ((int) length);
9038 memcpy (p, temp, length);
9039
9040 /* Switch back to the original section. */
9041 subseg_set (seg, subseg);
9042 }
9043 }
9044 continue;
9045
9046 case 'i': /* 16 bit unsigned immediate */
9047 case 'j': /* 16 bit signed immediate */
f6688943 9048 *imm_reloc = BFD_RELOC_LO16;
252b5132 9049 c = my_getSmallExpression (&imm_expr, s);
fb1b3232 9050 if (c != S_EX_NONE)
252b5132 9051 {
fb1b3232 9052 if (c != S_EX_LO)
252b5132 9053 {
fdb987ee
RS
9054 if (c == S_EX_HI)
9055 {
9056 *imm_reloc = BFD_RELOC_HI16_S;
b34976b6 9057 imm_unmatched_hi = TRUE;
fdb987ee 9058 }
ad8d3bb3 9059#ifdef OBJ_ELF
fb1b3232 9060 else if (c == S_EX_HIGHEST)
98d3f06f 9061 *imm_reloc = BFD_RELOC_MIPS_HIGHEST;
fb1b3232 9062 else if (c == S_EX_HIGHER)
98d3f06f 9063 *imm_reloc = BFD_RELOC_MIPS_HIGHER;
ad8d3bb3
TS
9064 else if (c == S_EX_GP_REL)
9065 {
9066 /* This occurs in NewABI only. */
9067 c = my_getSmallExpression (&imm_expr, s);
9068 if (c != S_EX_NEG)
9069 as_bad (_("bad composition of relocations"));
9070 else
9071 {
9072 c = my_getSmallExpression (&imm_expr, s);
9073 if (c != S_EX_LO)
9074 as_bad (_("bad composition of relocations"));
9075 else
9076 {
9077 imm_reloc[0] = BFD_RELOC_GPREL16;
9078 imm_reloc[1] = BFD_RELOC_MIPS_SUB;
9079 imm_reloc[2] = BFD_RELOC_LO16;
9080 }
9081 }
9082 }
9083#endif
252b5132 9084 else
f6688943 9085 *imm_reloc = BFD_RELOC_HI16;
252b5132
RH
9086 }
9087 else if (imm_expr.X_op == O_constant)
9088 imm_expr.X_add_number &= 0xffff;
9089 }
9090 if (*args == 'i')
9091 {
fb1b3232 9092 if ((c == S_EX_NONE && imm_expr.X_op != O_constant)
252b5132 9093 || ((imm_expr.X_add_number < 0
beae10d5
KH
9094 || imm_expr.X_add_number >= 0x10000)
9095 && imm_expr.X_op == O_constant))
252b5132
RH
9096 {
9097 if (insn + 1 < &mips_opcodes[NUMOPCODES] &&
9098 !strcmp (insn->name, insn[1].name))
9099 break;
2ae7e77b
AH
9100 if (imm_expr.X_op == O_constant
9101 || imm_expr.X_op == O_big)
252b5132
RH
9102 as_bad (_("16 bit expression not in range 0..65535"));
9103 }
9104 }
9105 else
9106 {
9107 int more;
9108 offsetT max;
9109
9110 /* The upper bound should be 0x8000, but
9111 unfortunately the MIPS assembler accepts numbers
9112 from 0x8000 to 0xffff and sign extends them, and
9113 we want to be compatible. We only permit this
9114 extended range for an instruction which does not
9115 provide any further alternates, since those
9116 alternates may handle other cases. People should
9117 use the numbers they mean, rather than relying on
9118 a mysterious sign extension. */
9119 more = (insn + 1 < &mips_opcodes[NUMOPCODES] &&
9120 strcmp (insn->name, insn[1].name) == 0);
9121 if (more)
9122 max = 0x8000;
9123 else
9124 max = 0x10000;
fb1b3232 9125 if ((c == S_EX_NONE && imm_expr.X_op != O_constant)
252b5132 9126 || ((imm_expr.X_add_number < -0x8000
beae10d5
KH
9127 || imm_expr.X_add_number >= max)
9128 && imm_expr.X_op == O_constant)
252b5132
RH
9129 || (more
9130 && imm_expr.X_add_number < 0
ca4e0257 9131 && HAVE_64BIT_GPRS
252b5132
RH
9132 && imm_expr.X_unsigned
9133 && sizeof (imm_expr.X_add_number) <= 4))
9134 {
9135 if (more)
9136 break;
2ae7e77b
AH
9137 if (imm_expr.X_op == O_constant
9138 || imm_expr.X_op == O_big)
252b5132
RH
9139 as_bad (_("16 bit expression not in range -32768..32767"));
9140 }
9141 }
9142 s = expr_end;
9143 continue;
9144
9145 case 'o': /* 16 bit offset */
9146 c = my_getSmallExpression (&offset_expr, s);
9147
9148 /* If this value won't fit into a 16 bit offset, then go
9149 find a macro that will generate the 32 bit offset
afdbd6d0 9150 code pattern. */
fb1b3232 9151 if (c == S_EX_NONE
252b5132
RH
9152 && (offset_expr.X_op != O_constant
9153 || offset_expr.X_add_number >= 0x8000
afdbd6d0 9154 || offset_expr.X_add_number < -0x8000))
252b5132
RH
9155 break;
9156
fb1b3232 9157 if (c == S_EX_HI)
252b5132
RH
9158 {
9159 if (offset_expr.X_op != O_constant)
9160 break;
9161 offset_expr.X_add_number =
9162 (offset_expr.X_add_number >> 16) & 0xffff;
9163 }
f6688943 9164 *offset_reloc = BFD_RELOC_LO16;
252b5132
RH
9165 s = expr_end;
9166 continue;
9167
9168 case 'p': /* pc relative offset */
af6ae2ad 9169 *offset_reloc = BFD_RELOC_16_PCREL_S2;
252b5132
RH
9170 my_getExpression (&offset_expr, s);
9171 s = expr_end;
9172 continue;
9173
9174 case 'u': /* upper 16 bits */
9175 c = my_getSmallExpression (&imm_expr, s);
f6688943 9176 *imm_reloc = BFD_RELOC_LO16;
e7d556df 9177 if (c != S_EX_NONE)
252b5132 9178 {
fb1b3232 9179 if (c != S_EX_LO)
252b5132 9180 {
fdb987ee 9181 if (c == S_EX_HI)
252b5132 9182 {
f6688943 9183 *imm_reloc = BFD_RELOC_HI16_S;
b34976b6 9184 imm_unmatched_hi = TRUE;
252b5132 9185 }
645dc66c
TS
9186#ifdef OBJ_ELF
9187 else if (c == S_EX_HIGHEST)
98d3f06f 9188 *imm_reloc = BFD_RELOC_MIPS_HIGHEST;
ad8d3bb3
TS
9189 else if (c == S_EX_GP_REL)
9190 {
9191 /* This occurs in NewABI only. */
9192 c = my_getSmallExpression (&imm_expr, s);
9193 if (c != S_EX_NEG)
9194 as_bad (_("bad composition of relocations"));
9195 else
9196 {
9197 c = my_getSmallExpression (&imm_expr, s);
9198 if (c != S_EX_HI)
9199 as_bad (_("bad composition of relocations"));
9200 else
9201 {
9202 imm_reloc[0] = BFD_RELOC_GPREL16;
9203 imm_reloc[1] = BFD_RELOC_MIPS_SUB;
9204 imm_reloc[2] = BFD_RELOC_HI16_S;
9205 }
9206 }
9207 }
9208#endif
252b5132 9209 else
f6688943 9210 *imm_reloc = BFD_RELOC_HI16;
252b5132
RH
9211 }
9212 else if (imm_expr.X_op == O_constant)
9213 imm_expr.X_add_number &= 0xffff;
9214 }
fdb987ee
RS
9215 else if (imm_expr.X_op == O_constant
9216 && (imm_expr.X_add_number < 0
9217 || imm_expr.X_add_number >= 0x10000))
252b5132
RH
9218 as_bad (_("lui expression not in range 0..65535"));
9219 s = expr_end;
9220 continue;
9221
9222 case 'a': /* 26 bit address */
9223 my_getExpression (&offset_expr, s);
9224 s = expr_end;
f6688943 9225 *offset_reloc = BFD_RELOC_MIPS_JMP;
252b5132
RH
9226 continue;
9227
9228 case 'N': /* 3 bit branch condition code */
9229 case 'M': /* 3 bit compare condition code */
9230 if (strncmp (s, "$fcc", 4) != 0)
9231 break;
9232 s += 4;
9233 regno = 0;
9234 do
9235 {
9236 regno *= 10;
9237 regno += *s - '0';
9238 ++s;
9239 }
3882b010 9240 while (ISDIGIT (*s));
252b5132
RH
9241 if (regno > 7)
9242 as_bad (_("invalid condition code register $fcc%d"), regno);
9243 if (*args == 'N')
9244 ip->insn_opcode |= regno << OP_SH_BCC;
9245 else
9246 ip->insn_opcode |= regno << OP_SH_CCC;
beae10d5 9247 continue;
252b5132 9248
156c2f8b
NC
9249 case 'H':
9250 if (s[0] == '0' && (s[1] == 'x' || s[1] == 'X'))
9251 s += 2;
3882b010 9252 if (ISDIGIT (*s))
156c2f8b
NC
9253 {
9254 c = 0;
9255 do
9256 {
9257 c *= 10;
9258 c += *s - '0';
9259 ++s;
9260 }
3882b010 9261 while (ISDIGIT (*s));
156c2f8b
NC
9262 }
9263 else
9264 c = 8; /* Invalid sel value. */
9265
9266 if (c > 7)
9267 as_bad (_("invalid coprocessor sub-selection value (0-7)"));
9268 ip->insn_opcode |= c;
9269 continue;
9270
60b63b72
RS
9271 case 'e':
9272 /* Must be at least one digit. */
9273 my_getExpression (&imm_expr, s);
9274 check_absolute_expr (ip, &imm_expr);
9275
9276 if ((unsigned long) imm_expr.X_add_number
9277 > (unsigned long) OP_MASK_VECBYTE)
9278 {
9279 as_bad (_("bad byte vector index (%ld)"),
9280 (long) imm_expr.X_add_number);
9281 imm_expr.X_add_number = 0;
9282 }
9283
9284 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_VECBYTE;
9285 imm_expr.X_op = O_absent;
9286 s = expr_end;
9287 continue;
9288
9289 case '%':
9290 my_getExpression (&imm_expr, s);
9291 check_absolute_expr (ip, &imm_expr);
9292
9293 if ((unsigned long) imm_expr.X_add_number
9294 > (unsigned long) OP_MASK_VECALIGN)
9295 {
9296 as_bad (_("bad byte vector index (%ld)"),
9297 (long) imm_expr.X_add_number);
9298 imm_expr.X_add_number = 0;
9299 }
9300
9301 ip->insn_opcode |= imm_expr.X_add_number << OP_SH_VECALIGN;
9302 imm_expr.X_op = O_absent;
9303 s = expr_end;
9304 continue;
9305
252b5132
RH
9306 default:
9307 as_bad (_("bad char = '%c'\n"), *args);
9308 internalError ();
9309 }
9310 break;
9311 }
9312 /* Args don't match. */
9313 if (insn + 1 < &mips_opcodes[NUMOPCODES] &&
9314 !strcmp (insn->name, insn[1].name))
9315 {
9316 ++insn;
9317 s = argsStart;
268f6bed 9318 insn_error = _("illegal operands");
252b5132
RH
9319 continue;
9320 }
268f6bed
L
9321 if (save_c)
9322 *(--s) = save_c;
252b5132
RH
9323 insn_error = _("illegal operands");
9324 return;
9325 }
9326}
9327
9328/* This routine assembles an instruction into its binary format when
9329 assembling for the mips16. As a side effect, it sets one of the
9330 global variables imm_reloc or offset_reloc to the type of
9331 relocation to do if one of the operands is an address expression.
9332 It also sets mips16_small and mips16_ext if the user explicitly
9333 requested a small or extended instruction. */
9334
9335static void
9336mips16_ip (str, ip)
9337 char *str;
9338 struct mips_cl_insn *ip;
9339{
9340 char *s;
9341 const char *args;
9342 struct mips_opcode *insn;
9343 char *argsstart;
9344 unsigned int regno;
9345 unsigned int lastregno = 0;
9346 char *s_reset;
9347
9348 insn_error = NULL;
9349
b34976b6
AM
9350 mips16_small = FALSE;
9351 mips16_ext = FALSE;
252b5132 9352
3882b010 9353 for (s = str; ISLOWER (*s); ++s)
252b5132
RH
9354 ;
9355 switch (*s)
9356 {
9357 case '\0':
9358 break;
9359
9360 case ' ':
9361 *s++ = '\0';
9362 break;
9363
9364 case '.':
9365 if (s[1] == 't' && s[2] == ' ')
9366 {
9367 *s = '\0';
b34976b6 9368 mips16_small = TRUE;
252b5132
RH
9369 s += 3;
9370 break;
9371 }
9372 else if (s[1] == 'e' && s[2] == ' ')
9373 {
9374 *s = '\0';
b34976b6 9375 mips16_ext = TRUE;
252b5132
RH
9376 s += 3;
9377 break;
9378 }
9379 /* Fall through. */
9380 default:
9381 insn_error = _("unknown opcode");
9382 return;
9383 }
9384
9385 if (mips_opts.noautoextend && ! mips16_ext)
b34976b6 9386 mips16_small = TRUE;
252b5132
RH
9387
9388 if ((insn = (struct mips_opcode *) hash_find (mips16_op_hash, str)) == NULL)
9389 {
9390 insn_error = _("unrecognized opcode");
9391 return;
9392 }
9393
9394 argsstart = s;
9395 for (;;)
9396 {
9397 assert (strcmp (insn->name, str) == 0);
9398
9399 ip->insn_mo = insn;
9400 ip->insn_opcode = insn->match;
b34976b6 9401 ip->use_extend = FALSE;
252b5132 9402 imm_expr.X_op = O_absent;
f6688943
TS
9403 imm_reloc[0] = BFD_RELOC_UNUSED;
9404 imm_reloc[1] = BFD_RELOC_UNUSED;
9405 imm_reloc[2] = BFD_RELOC_UNUSED;
252b5132 9406 offset_expr.X_op = O_absent;
f6688943
TS
9407 offset_reloc[0] = BFD_RELOC_UNUSED;
9408 offset_reloc[1] = BFD_RELOC_UNUSED;
9409 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
9410 for (args = insn->args; 1; ++args)
9411 {
9412 int c;
9413
9414 if (*s == ' ')
9415 ++s;
9416
9417 /* In this switch statement we call break if we did not find
9418 a match, continue if we did find a match, or return if we
9419 are done. */
9420
9421 c = *args;
9422 switch (c)
9423 {
9424 case '\0':
9425 if (*s == '\0')
9426 {
9427 /* Stuff the immediate value in now, if we can. */
9428 if (imm_expr.X_op == O_constant
f6688943 9429 && *imm_reloc > BFD_RELOC_UNUSED
252b5132
RH
9430 && insn->pinfo != INSN_MACRO)
9431 {
c4e7957c 9432 mips16_immed (NULL, 0, *imm_reloc - BFD_RELOC_UNUSED,
b34976b6 9433 imm_expr.X_add_number, TRUE, mips16_small,
252b5132
RH
9434 mips16_ext, &ip->insn_opcode,
9435 &ip->use_extend, &ip->extend);
9436 imm_expr.X_op = O_absent;
f6688943 9437 *imm_reloc = BFD_RELOC_UNUSED;
252b5132
RH
9438 }
9439
9440 return;
9441 }
9442 break;
9443
9444 case ',':
9445 if (*s++ == c)
9446 continue;
9447 s--;
9448 switch (*++args)
9449 {
9450 case 'v':
9451 ip->insn_opcode |= lastregno << MIPS16OP_SH_RX;
9452 continue;
9453 case 'w':
9454 ip->insn_opcode |= lastregno << MIPS16OP_SH_RY;
9455 continue;
9456 }
9457 break;
9458
9459 case '(':
9460 case ')':
9461 if (*s++ == c)
9462 continue;
9463 break;
9464
9465 case 'v':
9466 case 'w':
9467 if (s[0] != '$')
9468 {
9469 if (c == 'v')
9470 ip->insn_opcode |= lastregno << MIPS16OP_SH_RX;
9471 else
9472 ip->insn_opcode |= lastregno << MIPS16OP_SH_RY;
9473 ++args;
9474 continue;
9475 }
9476 /* Fall through. */
9477 case 'x':
9478 case 'y':
9479 case 'z':
9480 case 'Z':
9481 case '0':
9482 case 'S':
9483 case 'R':
9484 case 'X':
9485 case 'Y':
9486 if (s[0] != '$')
9487 break;
9488 s_reset = s;
3882b010 9489 if (ISDIGIT (s[1]))
252b5132
RH
9490 {
9491 ++s;
9492 regno = 0;
9493 do
9494 {
9495 regno *= 10;
9496 regno += *s - '0';
9497 ++s;
9498 }
3882b010 9499 while (ISDIGIT (*s));
252b5132
RH
9500 if (regno > 31)
9501 {
9502 as_bad (_("invalid register number (%d)"), regno);
9503 regno = 2;
9504 }
9505 }
9506 else
9507 {
76db943d
TS
9508 if (s[1] == 'r' && s[2] == 'a')
9509 {
9510 s += 3;
9511 regno = RA;
9512 }
9513 else if (s[1] == 'f' && s[2] == 'p')
252b5132
RH
9514 {
9515 s += 3;
9516 regno = FP;
9517 }
9518 else if (s[1] == 's' && s[2] == 'p')
9519 {
9520 s += 3;
9521 regno = SP;
9522 }
9523 else if (s[1] == 'g' && s[2] == 'p')
9524 {
9525 s += 3;
9526 regno = GP;
9527 }
9528 else if (s[1] == 'a' && s[2] == 't')
9529 {
9530 s += 3;
9531 regno = AT;
9532 }
9533 else if (s[1] == 'k' && s[2] == 't' && s[3] == '0')
9534 {
9535 s += 4;
9536 regno = KT0;
9537 }
9538 else if (s[1] == 'k' && s[2] == 't' && s[3] == '1')
9539 {
9540 s += 4;
9541 regno = KT1;
9542 }
85b51719
TS
9543 else if (s[1] == 'z' && s[2] == 'e' && s[3] == 'r' && s[4] == 'o')
9544 {
9545 s += 5;
9546 regno = ZERO;
9547 }
252b5132
RH
9548 else
9549 break;
9550 }
9551
9552 if (*s == ' ')
9553 ++s;
9554 if (args[1] != *s)
9555 {
9556 if (c == 'v' || c == 'w')
9557 {
9558 regno = mips16_to_32_reg_map[lastregno];
9559 s = s_reset;
f9419b05 9560 ++args;
252b5132
RH
9561 }
9562 }
9563
9564 switch (c)
9565 {
9566 case 'x':
9567 case 'y':
9568 case 'z':
9569 case 'v':
9570 case 'w':
9571 case 'Z':
9572 regno = mips32_to_16_reg_map[regno];
9573 break;
9574
9575 case '0':
9576 if (regno != 0)
9577 regno = ILLEGAL_REG;
9578 break;
9579
9580 case 'S':
9581 if (regno != SP)
9582 regno = ILLEGAL_REG;
9583 break;
9584
9585 case 'R':
9586 if (regno != RA)
9587 regno = ILLEGAL_REG;
9588 break;
9589
9590 case 'X':
9591 case 'Y':
9592 if (regno == AT && ! mips_opts.noat)
9593 as_warn (_("used $at without \".set noat\""));
9594 break;
9595
9596 default:
9597 internalError ();
9598 }
9599
9600 if (regno == ILLEGAL_REG)
9601 break;
9602
9603 switch (c)
9604 {
9605 case 'x':
9606 case 'v':
9607 ip->insn_opcode |= regno << MIPS16OP_SH_RX;
9608 break;
9609 case 'y':
9610 case 'w':
9611 ip->insn_opcode |= regno << MIPS16OP_SH_RY;
9612 break;
9613 case 'z':
9614 ip->insn_opcode |= regno << MIPS16OP_SH_RZ;
9615 break;
9616 case 'Z':
9617 ip->insn_opcode |= regno << MIPS16OP_SH_MOVE32Z;
9618 case '0':
9619 case 'S':
9620 case 'R':
9621 break;
9622 case 'X':
9623 ip->insn_opcode |= regno << MIPS16OP_SH_REGR32;
9624 break;
9625 case 'Y':
9626 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
9627 ip->insn_opcode |= regno << MIPS16OP_SH_REG32R;
9628 break;
9629 default:
9630 internalError ();
9631 }
9632
9633 lastregno = regno;
9634 continue;
9635
9636 case 'P':
9637 if (strncmp (s, "$pc", 3) == 0)
9638 {
9639 s += 3;
9640 continue;
9641 }
9642 break;
9643
9644 case '<':
9645 case '>':
9646 case '[':
9647 case ']':
9648 case '4':
9649 case '5':
9650 case 'H':
9651 case 'W':
9652 case 'D':
9653 case 'j':
9654 case '8':
9655 case 'V':
9656 case 'C':
9657 case 'U':
9658 case 'k':
9659 case 'K':
9660 if (s[0] == '%'
9661 && strncmp (s + 1, "gprel(", sizeof "gprel(" - 1) == 0)
9662 {
9663 /* This is %gprel(SYMBOL). We need to read SYMBOL,
9664 and generate the appropriate reloc. If the text
9665 inside %gprel is not a symbol name with an
9666 optional offset, then we generate a normal reloc
9667 and will probably fail later. */
9668 my_getExpression (&imm_expr, s + sizeof "%gprel" - 1);
9669 if (imm_expr.X_op == O_symbol)
9670 {
b34976b6 9671 mips16_ext = TRUE;
f6688943 9672 *imm_reloc = BFD_RELOC_MIPS16_GPREL;
252b5132 9673 s = expr_end;
b34976b6 9674 ip->use_extend = TRUE;
252b5132
RH
9675 ip->extend = 0;
9676 continue;
9677 }
9678 }
9679 else
9680 {
9681 /* Just pick up a normal expression. */
9682 my_getExpression (&imm_expr, s);
9683 }
9684
9685 if (imm_expr.X_op == O_register)
9686 {
9687 /* What we thought was an expression turned out to
9688 be a register. */
9689
9690 if (s[0] == '(' && args[1] == '(')
9691 {
9692 /* It looks like the expression was omitted
9693 before a register indirection, which means
9694 that the expression is implicitly zero. We
9695 still set up imm_expr, so that we handle
9696 explicit extensions correctly. */
9697 imm_expr.X_op = O_constant;
9698 imm_expr.X_add_number = 0;
f6688943 9699 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
9700 continue;
9701 }
9702
9703 break;
9704 }
9705
9706 /* We need to relax this instruction. */
f6688943 9707 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
9708 s = expr_end;
9709 continue;
9710
9711 case 'p':
9712 case 'q':
9713 case 'A':
9714 case 'B':
9715 case 'E':
9716 /* We use offset_reloc rather than imm_reloc for the PC
9717 relative operands. This lets macros with both
9718 immediate and address operands work correctly. */
9719 my_getExpression (&offset_expr, s);
9720
9721 if (offset_expr.X_op == O_register)
9722 break;
9723
9724 /* We need to relax this instruction. */
f6688943 9725 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
9726 s = expr_end;
9727 continue;
9728
9729 case '6': /* break code */
9730 my_getExpression (&imm_expr, s);
9731 check_absolute_expr (ip, &imm_expr);
9732 if ((unsigned long) imm_expr.X_add_number > 63)
9733 {
9734 as_warn (_("Invalid value for `%s' (%lu)"),
9735 ip->insn_mo->name,
9736 (unsigned long) imm_expr.X_add_number);
9737 imm_expr.X_add_number &= 0x3f;
9738 }
9739 ip->insn_opcode |= imm_expr.X_add_number << MIPS16OP_SH_IMM6;
9740 imm_expr.X_op = O_absent;
9741 s = expr_end;
9742 continue;
9743
9744 case 'a': /* 26 bit address */
9745 my_getExpression (&offset_expr, s);
9746 s = expr_end;
f6688943 9747 *offset_reloc = BFD_RELOC_MIPS16_JMP;
252b5132
RH
9748 ip->insn_opcode <<= 16;
9749 continue;
9750
9751 case 'l': /* register list for entry macro */
9752 case 'L': /* register list for exit macro */
9753 {
9754 int mask;
9755
9756 if (c == 'l')
9757 mask = 0;
9758 else
9759 mask = 7 << 3;
9760 while (*s != '\0')
9761 {
9762 int freg, reg1, reg2;
9763
9764 while (*s == ' ' || *s == ',')
9765 ++s;
9766 if (*s != '$')
9767 {
9768 as_bad (_("can't parse register list"));
9769 break;
9770 }
9771 ++s;
9772 if (*s != 'f')
9773 freg = 0;
9774 else
9775 {
9776 freg = 1;
9777 ++s;
9778 }
9779 reg1 = 0;
3882b010 9780 while (ISDIGIT (*s))
252b5132
RH
9781 {
9782 reg1 *= 10;
9783 reg1 += *s - '0';
9784 ++s;
9785 }
9786 if (*s == ' ')
9787 ++s;
9788 if (*s != '-')
9789 reg2 = reg1;
9790 else
9791 {
9792 ++s;
9793 if (*s != '$')
9794 break;
9795 ++s;
9796 if (freg)
9797 {
9798 if (*s == 'f')
9799 ++s;
9800 else
9801 {
9802 as_bad (_("invalid register list"));
9803 break;
9804 }
9805 }
9806 reg2 = 0;
3882b010 9807 while (ISDIGIT (*s))
252b5132
RH
9808 {
9809 reg2 *= 10;
9810 reg2 += *s - '0';
9811 ++s;
9812 }
9813 }
9814 if (freg && reg1 == 0 && reg2 == 0 && c == 'L')
9815 {
9816 mask &= ~ (7 << 3);
9817 mask |= 5 << 3;
9818 }
9819 else if (freg && reg1 == 0 && reg2 == 1 && c == 'L')
9820 {
9821 mask &= ~ (7 << 3);
9822 mask |= 6 << 3;
9823 }
9824 else if (reg1 == 4 && reg2 >= 4 && reg2 <= 7 && c != 'L')
9825 mask |= (reg2 - 3) << 3;
9826 else if (reg1 == 16 && reg2 >= 16 && reg2 <= 17)
9827 mask |= (reg2 - 15) << 1;
f9419b05 9828 else if (reg1 == RA && reg2 == RA)
252b5132
RH
9829 mask |= 1;
9830 else
9831 {
9832 as_bad (_("invalid register list"));
9833 break;
9834 }
9835 }
9836 /* The mask is filled in in the opcode table for the
9837 benefit of the disassembler. We remove it before
9838 applying the actual mask. */
9839 ip->insn_opcode &= ~ ((7 << 3) << MIPS16OP_SH_IMM6);
9840 ip->insn_opcode |= mask << MIPS16OP_SH_IMM6;
9841 }
9842 continue;
9843
9844 case 'e': /* extend code */
9845 my_getExpression (&imm_expr, s);
9846 check_absolute_expr (ip, &imm_expr);
9847 if ((unsigned long) imm_expr.X_add_number > 0x7ff)
9848 {
9849 as_warn (_("Invalid value for `%s' (%lu)"),
9850 ip->insn_mo->name,
9851 (unsigned long) imm_expr.X_add_number);
9852 imm_expr.X_add_number &= 0x7ff;
9853 }
9854 ip->insn_opcode |= imm_expr.X_add_number;
9855 imm_expr.X_op = O_absent;
9856 s = expr_end;
9857 continue;
9858
9859 default:
9860 internalError ();
9861 }
9862 break;
9863 }
9864
9865 /* Args don't match. */
9866 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes] &&
9867 strcmp (insn->name, insn[1].name) == 0)
9868 {
9869 ++insn;
9870 s = argsstart;
9871 continue;
9872 }
9873
9874 insn_error = _("illegal operands");
9875
9876 return;
9877 }
9878}
9879
9880/* This structure holds information we know about a mips16 immediate
9881 argument type. */
9882
e972090a
NC
9883struct mips16_immed_operand
9884{
252b5132
RH
9885 /* The type code used in the argument string in the opcode table. */
9886 int type;
9887 /* The number of bits in the short form of the opcode. */
9888 int nbits;
9889 /* The number of bits in the extended form of the opcode. */
9890 int extbits;
9891 /* The amount by which the short form is shifted when it is used;
9892 for example, the sw instruction has a shift count of 2. */
9893 int shift;
9894 /* The amount by which the short form is shifted when it is stored
9895 into the instruction code. */
9896 int op_shift;
9897 /* Non-zero if the short form is unsigned. */
9898 int unsp;
9899 /* Non-zero if the extended form is unsigned. */
9900 int extu;
9901 /* Non-zero if the value is PC relative. */
9902 int pcrel;
9903};
9904
9905/* The mips16 immediate operand types. */
9906
9907static const struct mips16_immed_operand mips16_immed_operands[] =
9908{
9909 { '<', 3, 5, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
9910 { '>', 3, 5, 0, MIPS16OP_SH_RX, 1, 1, 0 },
9911 { '[', 3, 6, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
9912 { ']', 3, 6, 0, MIPS16OP_SH_RX, 1, 1, 0 },
9913 { '4', 4, 15, 0, MIPS16OP_SH_IMM4, 0, 0, 0 },
9914 { '5', 5, 16, 0, MIPS16OP_SH_IMM5, 1, 0, 0 },
9915 { 'H', 5, 16, 1, MIPS16OP_SH_IMM5, 1, 0, 0 },
9916 { 'W', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 0 },
9917 { 'D', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 0 },
9918 { 'j', 5, 16, 0, MIPS16OP_SH_IMM5, 0, 0, 0 },
9919 { '8', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 0, 0 },
9920 { 'V', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 0 },
9921 { 'C', 8, 16, 3, MIPS16OP_SH_IMM8, 1, 0, 0 },
9922 { 'U', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 1, 0 },
9923 { 'k', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 0 },
9924 { 'K', 8, 16, 3, MIPS16OP_SH_IMM8, 0, 0, 0 },
9925 { 'p', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
9926 { 'q', 11, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
9927 { 'A', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 1 },
9928 { 'B', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 1 },
9929 { 'E', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 1 }
9930};
9931
9932#define MIPS16_NUM_IMMED \
9933 (sizeof mips16_immed_operands / sizeof mips16_immed_operands[0])
9934
9935/* Handle a mips16 instruction with an immediate value. This or's the
9936 small immediate value into *INSN. It sets *USE_EXTEND to indicate
9937 whether an extended value is needed; if one is needed, it sets
9938 *EXTEND to the value. The argument type is TYPE. The value is VAL.
9939 If SMALL is true, an unextended opcode was explicitly requested.
9940 If EXT is true, an extended opcode was explicitly requested. If
9941 WARN is true, warn if EXT does not match reality. */
9942
9943static void
9944mips16_immed (file, line, type, val, warn, small, ext, insn, use_extend,
9945 extend)
9946 char *file;
9947 unsigned int line;
9948 int type;
9949 offsetT val;
b34976b6
AM
9950 bfd_boolean warn;
9951 bfd_boolean small;
9952 bfd_boolean ext;
252b5132 9953 unsigned long *insn;
b34976b6 9954 bfd_boolean *use_extend;
252b5132
RH
9955 unsigned short *extend;
9956{
9957 register const struct mips16_immed_operand *op;
9958 int mintiny, maxtiny;
b34976b6 9959 bfd_boolean needext;
252b5132
RH
9960
9961 op = mips16_immed_operands;
9962 while (op->type != type)
9963 {
9964 ++op;
9965 assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
9966 }
9967
9968 if (op->unsp)
9969 {
9970 if (type == '<' || type == '>' || type == '[' || type == ']')
9971 {
9972 mintiny = 1;
9973 maxtiny = 1 << op->nbits;
9974 }
9975 else
9976 {
9977 mintiny = 0;
9978 maxtiny = (1 << op->nbits) - 1;
9979 }
9980 }
9981 else
9982 {
9983 mintiny = - (1 << (op->nbits - 1));
9984 maxtiny = (1 << (op->nbits - 1)) - 1;
9985 }
9986
9987 /* Branch offsets have an implicit 0 in the lowest bit. */
9988 if (type == 'p' || type == 'q')
9989 val /= 2;
9990
9991 if ((val & ((1 << op->shift) - 1)) != 0
9992 || val < (mintiny << op->shift)
9993 || val > (maxtiny << op->shift))
b34976b6 9994 needext = TRUE;
252b5132 9995 else
b34976b6 9996 needext = FALSE;
252b5132
RH
9997
9998 if (warn && ext && ! needext)
beae10d5
KH
9999 as_warn_where (file, line,
10000 _("extended operand requested but not required"));
252b5132
RH
10001 if (small && needext)
10002 as_bad_where (file, line, _("invalid unextended operand value"));
10003
10004 if (small || (! ext && ! needext))
10005 {
10006 int insnval;
10007
b34976b6 10008 *use_extend = FALSE;
252b5132
RH
10009 insnval = ((val >> op->shift) & ((1 << op->nbits) - 1));
10010 insnval <<= op->op_shift;
10011 *insn |= insnval;
10012 }
10013 else
10014 {
10015 long minext, maxext;
10016 int extval;
10017
10018 if (op->extu)
10019 {
10020 minext = 0;
10021 maxext = (1 << op->extbits) - 1;
10022 }
10023 else
10024 {
10025 minext = - (1 << (op->extbits - 1));
10026 maxext = (1 << (op->extbits - 1)) - 1;
10027 }
10028 if (val < minext || val > maxext)
10029 as_bad_where (file, line,
10030 _("operand value out of range for instruction"));
10031
b34976b6 10032 *use_extend = TRUE;
252b5132
RH
10033 if (op->extbits == 16)
10034 {
10035 extval = ((val >> 11) & 0x1f) | (val & 0x7e0);
10036 val &= 0x1f;
10037 }
10038 else if (op->extbits == 15)
10039 {
10040 extval = ((val >> 11) & 0xf) | (val & 0x7f0);
10041 val &= 0xf;
10042 }
10043 else
10044 {
10045 extval = ((val & 0x1f) << 6) | (val & 0x20);
10046 val = 0;
10047 }
10048
10049 *extend = (unsigned short) extval;
10050 *insn |= val;
10051 }
10052}
10053\f
ad8d3bb3
TS
10054static struct percent_op_match
10055{
10056 const char *str;
10057 const enum small_ex_type type;
10058} percent_op[] =
10059{
ad8d3bb3
TS
10060 {"%lo", S_EX_LO},
10061#ifdef OBJ_ELF
394f9b3a
TS
10062 {"%call_hi", S_EX_CALL_HI},
10063 {"%call_lo", S_EX_CALL_LO},
ad8d3bb3
TS
10064 {"%call16", S_EX_CALL16},
10065 {"%got_disp", S_EX_GOT_DISP},
10066 {"%got_page", S_EX_GOT_PAGE},
10067 {"%got_ofst", S_EX_GOT_OFST},
10068 {"%got_hi", S_EX_GOT_HI},
10069 {"%got_lo", S_EX_GOT_LO},
394f9b3a
TS
10070 {"%got", S_EX_GOT},
10071 {"%gp_rel", S_EX_GP_REL},
10072 {"%half", S_EX_HALF},
ad8d3bb3 10073 {"%highest", S_EX_HIGHEST},
394f9b3a
TS
10074 {"%higher", S_EX_HIGHER},
10075 {"%neg", S_EX_NEG},
ad8d3bb3 10076#endif
394f9b3a 10077 {"%hi", S_EX_HI}
ad8d3bb3
TS
10078};
10079
10080/* Parse small expression input. STR gets adjusted to eat up whitespace.
10081 It detects valid "%percent_op(...)" and "($reg)" strings. Percent_op's
10082 can be nested, this is handled by blanking the innermost, parsing the
10083 rest by subsequent calls. */
252b5132
RH
10084
10085static int
ad8d3bb3
TS
10086my_getSmallParser (str, len, nestlevel)
10087 char **str;
10088 unsigned int *len;
10089 int *nestlevel;
252b5132 10090{
ad8d3bb3
TS
10091 *len = 0;
10092 *str += strspn (*str, " \t");
394f9b3a 10093 /* Check for expression in parentheses. */
ad8d3bb3 10094 if (**str == '(')
252b5132 10095 {
ad8d3bb3
TS
10096 char *b = *str + 1 + strspn (*str + 1, " \t");
10097 char *e;
10098
10099 /* Check for base register. */
10100 if (b[0] == '$')
10101 {
10102 if (strchr (b, ')')
10103 && (e = b + strcspn (b, ") \t"))
10104 && e - b > 1 && e - b < 4)
10105 {
98d3f06f
KH
10106 if ((e - b == 3
10107 && ((b[1] == 'f' && b[2] == 'p')
10108 || (b[1] == 's' && b[2] == 'p')
10109 || (b[1] == 'g' && b[2] == 'p')
10110 || (b[1] == 'a' && b[2] == 't')
10111 || (ISDIGIT (b[1])
10112 && ISDIGIT (b[2]))))
10113 || (ISDIGIT (b[1])))
10114 {
10115 *len = strcspn (*str, ")") + 1;
10116 return S_EX_REGISTER;
10117 }
ad8d3bb3
TS
10118 }
10119 }
394f9b3a 10120 /* Check for percent_op (in parentheses). */
ad8d3bb3
TS
10121 else if (b[0] == '%')
10122 {
10123 *str = b;
394f9b3a 10124 return my_getPercentOp (str, len, nestlevel);
ad8d3bb3 10125 }
76b3015f 10126
394f9b3a
TS
10127 /* Some other expression in the parentheses, which can contain
10128 parentheses itself. Attempt to find the matching one. */
10129 {
10130 int pcnt = 1;
10131 char *s;
10132
10133 *len = 1;
10134 for (s = *str + 1; *s && pcnt; s++, (*len)++)
10135 {
10136 if (*s == '(')
f9419b05 10137 ++pcnt;
394f9b3a 10138 else if (*s == ')')
f9419b05 10139 --pcnt;
394f9b3a
TS
10140 }
10141 }
fb1b3232 10142 }
394f9b3a 10143 /* Check for percent_op (outside of parentheses). */
ad8d3bb3 10144 else if (*str[0] == '%')
394f9b3a
TS
10145 return my_getPercentOp (str, len, nestlevel);
10146
10147 /* Any other expression. */
10148 return S_EX_NONE;
10149}
ad8d3bb3 10150
394f9b3a
TS
10151static int
10152my_getPercentOp (str, len, nestlevel)
10153 char **str;
10154 unsigned int *len;
10155 int *nestlevel;
10156{
10157 char *tmp = *str + 1;
10158 unsigned int i = 0;
ad8d3bb3 10159
394f9b3a
TS
10160 while (ISALPHA (*tmp) || *tmp == '_')
10161 {
10162 *tmp = TOLOWER (*tmp);
10163 tmp++;
10164 }
10165 while (i < (sizeof (percent_op) / sizeof (struct percent_op_match)))
10166 {
10167 if (strncmp (*str, percent_op[i].str, strlen (percent_op[i].str)))
98d3f06f 10168 i++;
394f9b3a 10169 else
ad8d3bb3 10170 {
394f9b3a 10171 int type = percent_op[i].type;
ad8d3bb3 10172
394f9b3a
TS
10173 /* Only %hi and %lo are allowed for OldABI. */
10174 if (! HAVE_NEWABI && type != S_EX_HI && type != S_EX_LO)
10175 return S_EX_NONE;
ad8d3bb3 10176
394f9b3a 10177 *len = strlen (percent_op[i].str);
f9419b05 10178 ++(*nestlevel);
394f9b3a 10179 return type;
ad8d3bb3 10180 }
fb1b3232 10181 }
ad8d3bb3
TS
10182 return S_EX_NONE;
10183}
10184
10185static int
10186my_getSmallExpression (ep, str)
10187 expressionS *ep;
10188 char *str;
10189{
10190 static char *oldstr = NULL;
10191 int c = S_EX_NONE;
10192 int oldc;
394f9b3a 10193 int nestlevel = -1;
ad8d3bb3
TS
10194 unsigned int len;
10195
394f9b3a
TS
10196 /* Don't update oldstr if the last call had nested percent_op's. We need
10197 it to parse the outer ones later. */
ad8d3bb3
TS
10198 if (! oldstr)
10199 oldstr = str;
76b3015f 10200
ad8d3bb3 10201 do
fb1b3232 10202 {
ad8d3bb3 10203 oldc = c;
394f9b3a 10204 c = my_getSmallParser (&str, &len, &nestlevel);
ad8d3bb3
TS
10205 if (c != S_EX_NONE && c != S_EX_REGISTER)
10206 str += len;
fb1b3232 10207 }
ad8d3bb3
TS
10208 while (c != S_EX_NONE && c != S_EX_REGISTER);
10209
394f9b3a 10210 if (nestlevel >= 0)
fb1b3232 10211 {
394f9b3a
TS
10212 /* A percent_op was encountered. Don't try to get an expression if
10213 it is already blanked out. */
ad8d3bb3
TS
10214 if (*(str + strspn (str + 1, " )")) != ')')
10215 {
10216 char save;
10217
394f9b3a 10218 /* Let my_getExpression() stop at the closing parenthesis. */
ad8d3bb3
TS
10219 save = *(str + len);
10220 *(str + len) = '\0';
10221 my_getExpression (ep, str);
10222 *(str + len) = save;
10223 }
394f9b3a 10224 if (nestlevel > 0)
ad8d3bb3 10225 {
394f9b3a
TS
10226 /* Blank out including the % sign and the proper matching
10227 parenthesis. */
10228 int pcnt = 1;
10229 char *s = strrchr (oldstr, '%');
10230 char *end;
10231
10232 for (end = strchr (s, '(') + 1; *end && pcnt; end++)
10233 {
10234 if (*end == '(')
f9419b05 10235 ++pcnt;
394f9b3a 10236 else if (*end == ')')
f9419b05 10237 --pcnt;
394f9b3a
TS
10238 }
10239
10240 memset (s, ' ', end - s);
ad8d3bb3
TS
10241 str = oldstr;
10242 }
10243 else
394f9b3a
TS
10244 expr_end = str + len;
10245
ad8d3bb3 10246 c = oldc;
fb1b3232 10247 }
ad8d3bb3 10248 else if (c == S_EX_NONE)
fb1b3232 10249 {
ad8d3bb3 10250 my_getExpression (ep, str);
fb1b3232 10251 }
ad8d3bb3 10252 else if (c == S_EX_REGISTER)
fb1b3232 10253 {
ad8d3bb3
TS
10254 ep->X_op = O_constant;
10255 expr_end = str;
10256 ep->X_add_symbol = NULL;
10257 ep->X_op_symbol = NULL;
10258 ep->X_add_number = 0;
fb1b3232 10259 }
fb1b3232
TS
10260 else
10261 {
98d3f06f 10262 as_fatal (_("internal error"));
fb1b3232 10263 }
252b5132 10264
394f9b3a
TS
10265 if (nestlevel <= 0)
10266 /* All percent_op's have been handled. */
ad8d3bb3 10267 oldstr = NULL;
fb1b3232 10268
fb1b3232 10269 return c;
252b5132
RH
10270}
10271
10272static void
10273my_getExpression (ep, str)
10274 expressionS *ep;
10275 char *str;
10276{
10277 char *save_in;
98aa84af 10278 valueT val;
252b5132
RH
10279
10280 save_in = input_line_pointer;
10281 input_line_pointer = str;
10282 expression (ep);
10283 expr_end = input_line_pointer;
10284 input_line_pointer = save_in;
10285
10286 /* If we are in mips16 mode, and this is an expression based on `.',
10287 then we bump the value of the symbol by 1 since that is how other
10288 text symbols are handled. We don't bother to handle complex
10289 expressions, just `.' plus or minus a constant. */
10290 if (mips_opts.mips16
10291 && ep->X_op == O_symbol
10292 && strcmp (S_GET_NAME (ep->X_add_symbol), FAKE_LABEL_NAME) == 0
10293 && S_GET_SEGMENT (ep->X_add_symbol) == now_seg
49309057
ILT
10294 && symbol_get_frag (ep->X_add_symbol) == frag_now
10295 && symbol_constant_p (ep->X_add_symbol)
98aa84af
AM
10296 && (val = S_GET_VALUE (ep->X_add_symbol)) == frag_now_fix ())
10297 S_SET_VALUE (ep->X_add_symbol, val + 1);
252b5132
RH
10298}
10299
10300/* Turn a string in input_line_pointer into a floating point constant
bc0d738a
NC
10301 of type TYPE, and store the appropriate bytes in *LITP. The number
10302 of LITTLENUMS emitted is stored in *SIZEP. An error message is
252b5132
RH
10303 returned, or NULL on OK. */
10304
10305char *
10306md_atof (type, litP, sizeP)
10307 int type;
10308 char *litP;
10309 int *sizeP;
10310{
10311 int prec;
10312 LITTLENUM_TYPE words[4];
10313 char *t;
10314 int i;
10315
10316 switch (type)
10317 {
10318 case 'f':
10319 prec = 2;
10320 break;
10321
10322 case 'd':
10323 prec = 4;
10324 break;
10325
10326 default:
10327 *sizeP = 0;
10328 return _("bad call to md_atof");
10329 }
10330
10331 t = atof_ieee (input_line_pointer, type, words);
10332 if (t)
10333 input_line_pointer = t;
10334
10335 *sizeP = prec * 2;
10336
10337 if (! target_big_endian)
10338 {
10339 for (i = prec - 1; i >= 0; i--)
10340 {
10341 md_number_to_chars (litP, (valueT) words[i], 2);
10342 litP += 2;
10343 }
10344 }
10345 else
10346 {
10347 for (i = 0; i < prec; i++)
10348 {
10349 md_number_to_chars (litP, (valueT) words[i], 2);
10350 litP += 2;
10351 }
10352 }
bdaaa2e1 10353
252b5132
RH
10354 return NULL;
10355}
10356
10357void
10358md_number_to_chars (buf, val, n)
10359 char *buf;
10360 valueT val;
10361 int n;
10362{
10363 if (target_big_endian)
10364 number_to_chars_bigendian (buf, val, n);
10365 else
10366 number_to_chars_littleendian (buf, val, n);
10367}
10368\f
ae948b86 10369#ifdef OBJ_ELF
e013f690
TS
10370static int support_64bit_objects(void)
10371{
10372 const char **list, **l;
aa3d8fdf 10373 int yes;
e013f690
TS
10374
10375 list = bfd_target_list ();
10376 for (l = list; *l != NULL; l++)
10377#ifdef TE_TMIPS
10378 /* This is traditional mips */
10379 if (strcmp (*l, "elf64-tradbigmips") == 0
10380 || strcmp (*l, "elf64-tradlittlemips") == 0)
10381#else
10382 if (strcmp (*l, "elf64-bigmips") == 0
10383 || strcmp (*l, "elf64-littlemips") == 0)
10384#endif
10385 break;
aa3d8fdf 10386 yes = (*l != NULL);
e013f690 10387 free (list);
aa3d8fdf 10388 return yes;
e013f690 10389}
ae948b86 10390#endif /* OBJ_ELF */
e013f690 10391
5a38dc70 10392const char *md_shortopts = "nO::g::G:";
252b5132 10393
e972090a
NC
10394struct option md_longopts[] =
10395{
252b5132
RH
10396#define OPTION_MIPS1 (OPTION_MD_BASE + 1)
10397 {"mips0", no_argument, NULL, OPTION_MIPS1},
10398 {"mips1", no_argument, NULL, OPTION_MIPS1},
10399#define OPTION_MIPS2 (OPTION_MD_BASE + 2)
10400 {"mips2", no_argument, NULL, OPTION_MIPS2},
10401#define OPTION_MIPS3 (OPTION_MD_BASE + 3)
10402 {"mips3", no_argument, NULL, OPTION_MIPS3},
10403#define OPTION_MIPS4 (OPTION_MD_BASE + 4)
10404 {"mips4", no_argument, NULL, OPTION_MIPS4},
ae948b86
TS
10405#define OPTION_MIPS5 (OPTION_MD_BASE + 5)
10406 {"mips5", no_argument, NULL, OPTION_MIPS5},
10407#define OPTION_MIPS32 (OPTION_MD_BASE + 6)
10408 {"mips32", no_argument, NULL, OPTION_MIPS32},
10409#define OPTION_MIPS64 (OPTION_MD_BASE + 7)
10410 {"mips64", no_argument, NULL, OPTION_MIPS64},
10411#define OPTION_MEMBEDDED_PIC (OPTION_MD_BASE + 8)
252b5132 10412 {"membedded-pic", no_argument, NULL, OPTION_MEMBEDDED_PIC},
ae948b86 10413#define OPTION_TRAP (OPTION_MD_BASE + 9)
252b5132
RH
10414 {"trap", no_argument, NULL, OPTION_TRAP},
10415 {"no-break", no_argument, NULL, OPTION_TRAP},
ae948b86 10416#define OPTION_BREAK (OPTION_MD_BASE + 10)
252b5132
RH
10417 {"break", no_argument, NULL, OPTION_BREAK},
10418 {"no-trap", no_argument, NULL, OPTION_BREAK},
ae948b86 10419#define OPTION_EB (OPTION_MD_BASE + 11)
252b5132 10420 {"EB", no_argument, NULL, OPTION_EB},
ae948b86 10421#define OPTION_EL (OPTION_MD_BASE + 12)
252b5132 10422 {"EL", no_argument, NULL, OPTION_EL},
ae948b86 10423#define OPTION_MIPS16 (OPTION_MD_BASE + 13)
252b5132 10424 {"mips16", no_argument, NULL, OPTION_MIPS16},
ae948b86 10425#define OPTION_NO_MIPS16 (OPTION_MD_BASE + 14)
252b5132 10426 {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16},
ae948b86 10427#define OPTION_M7000_HILO_FIX (OPTION_MD_BASE + 15)
6b76fefe 10428 {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX},
9ee72ff1
TS
10429#define OPTION_MNO_7000_HILO_FIX (OPTION_MD_BASE + 16)
10430 {"no-fix-7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
10431 {"mno-fix7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
ae948b86
TS
10432#define OPTION_FP32 (OPTION_MD_BASE + 17)
10433 {"mfp32", no_argument, NULL, OPTION_FP32},
10434#define OPTION_GP32 (OPTION_MD_BASE + 18)
c97ef257 10435 {"mgp32", no_argument, NULL, OPTION_GP32},
ae948b86 10436#define OPTION_CONSTRUCT_FLOATS (OPTION_MD_BASE + 19)
119d663a 10437 {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS},
ae948b86 10438#define OPTION_NO_CONSTRUCT_FLOATS (OPTION_MD_BASE + 20)
119d663a 10439 {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS},
ae948b86 10440#define OPTION_MARCH (OPTION_MD_BASE + 21)
ec68c924 10441 {"march", required_argument, NULL, OPTION_MARCH},
ae948b86 10442#define OPTION_MTUNE (OPTION_MD_BASE + 22)
ec68c924 10443 {"mtune", required_argument, NULL, OPTION_MTUNE},
316f5878
RS
10444#define OPTION_FP64 (OPTION_MD_BASE + 23)
10445 {"mfp64", no_argument, NULL, OPTION_FP64},
ae948b86
TS
10446#define OPTION_M4650 (OPTION_MD_BASE + 24)
10447 {"m4650", no_argument, NULL, OPTION_M4650},
10448#define OPTION_NO_M4650 (OPTION_MD_BASE + 25)
10449 {"no-m4650", no_argument, NULL, OPTION_NO_M4650},
10450#define OPTION_M4010 (OPTION_MD_BASE + 26)
10451 {"m4010", no_argument, NULL, OPTION_M4010},
10452#define OPTION_NO_M4010 (OPTION_MD_BASE + 27)
10453 {"no-m4010", no_argument, NULL, OPTION_NO_M4010},
10454#define OPTION_M4100 (OPTION_MD_BASE + 28)
10455 {"m4100", no_argument, NULL, OPTION_M4100},
10456#define OPTION_NO_M4100 (OPTION_MD_BASE + 29)
10457 {"no-m4100", no_argument, NULL, OPTION_NO_M4100},
10458#define OPTION_M3900 (OPTION_MD_BASE + 30)
10459 {"m3900", no_argument, NULL, OPTION_M3900},
10460#define OPTION_NO_M3900 (OPTION_MD_BASE + 31)
10461 {"no-m3900", no_argument, NULL, OPTION_NO_M3900},
10462#define OPTION_GP64 (OPTION_MD_BASE + 32)
10463 {"mgp64", no_argument, NULL, OPTION_GP64},
1f25f5d3
CD
10464#define OPTION_MIPS3D (OPTION_MD_BASE + 33)
10465 {"mips3d", no_argument, NULL, OPTION_MIPS3D},
10466#define OPTION_NO_MIPS3D (OPTION_MD_BASE + 34)
10467 {"no-mips3d", no_argument, NULL, OPTION_NO_MIPS3D},
deec1734
CD
10468#define OPTION_MDMX (OPTION_MD_BASE + 35)
10469 {"mdmx", no_argument, NULL, OPTION_MDMX},
10470#define OPTION_NO_MDMX (OPTION_MD_BASE + 36)
10471 {"no-mdmx", no_argument, NULL, OPTION_NO_MDMX},
60b63b72
RS
10472#define OPTION_FIX_VR4122 (OPTION_MD_BASE + 37)
10473#define OPTION_NO_FIX_VR4122 (OPTION_MD_BASE + 38)
10474 {"mfix-vr4122-bugs", no_argument, NULL, OPTION_FIX_VR4122},
10475 {"no-mfix-vr4122-bugs", no_argument, NULL, OPTION_NO_FIX_VR4122},
4a6a3df4
AO
10476#define OPTION_RELAX_BRANCH (OPTION_MD_BASE + 39)
10477#define OPTION_NO_RELAX_BRANCH (OPTION_MD_BASE + 40)
10478 {"relax-branch", no_argument, NULL, OPTION_RELAX_BRANCH},
10479 {"no-relax-branch", no_argument, NULL, OPTION_NO_RELAX_BRANCH},
af7ee8bf
CD
10480#define OPTION_MIPS32R2 (OPTION_MD_BASE + 41)
10481 {"mips32r2", no_argument, NULL, OPTION_MIPS32R2},
156c2f8b 10482#ifdef OBJ_ELF
af7ee8bf 10483#define OPTION_ELF_BASE (OPTION_MD_BASE + 42)
156c2f8b 10484#define OPTION_CALL_SHARED (OPTION_ELF_BASE + 0)
156c2f8b
NC
10485 {"KPIC", no_argument, NULL, OPTION_CALL_SHARED},
10486 {"call_shared", no_argument, NULL, OPTION_CALL_SHARED},
ae948b86 10487#define OPTION_NON_SHARED (OPTION_ELF_BASE + 1)
156c2f8b 10488 {"non_shared", no_argument, NULL, OPTION_NON_SHARED},
ae948b86 10489#define OPTION_XGOT (OPTION_ELF_BASE + 2)
156c2f8b 10490 {"xgot", no_argument, NULL, OPTION_XGOT},
ae948b86
TS
10491#define OPTION_MABI (OPTION_ELF_BASE + 3)
10492 {"mabi", required_argument, NULL, OPTION_MABI},
10493#define OPTION_32 (OPTION_ELF_BASE + 4)
156c2f8b 10494 {"32", no_argument, NULL, OPTION_32},
ae948b86 10495#define OPTION_N32 (OPTION_ELF_BASE + 5)
e013f690 10496 {"n32", no_argument, NULL, OPTION_N32},
ae948b86 10497#define OPTION_64 (OPTION_ELF_BASE + 6)
156c2f8b 10498 {"64", no_argument, NULL, OPTION_64},
ecb4347a
DJ
10499#define OPTION_MDEBUG (OPTION_ELF_BASE + 7)
10500 {"mdebug", no_argument, NULL, OPTION_MDEBUG},
10501#define OPTION_NO_MDEBUG (OPTION_ELF_BASE + 8)
10502 {"no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG},
ae948b86 10503#endif /* OBJ_ELF */
252b5132
RH
10504 {NULL, no_argument, NULL, 0}
10505};
156c2f8b 10506size_t md_longopts_size = sizeof (md_longopts);
252b5132 10507
316f5878
RS
10508/* Set STRING_PTR (either &mips_arch_string or &mips_tune_string) to
10509 NEW_VALUE. Warn if another value was already specified. Note:
10510 we have to defer parsing the -march and -mtune arguments in order
10511 to handle 'from-abi' correctly, since the ABI might be specified
10512 in a later argument. */
10513
10514static void
10515mips_set_option_string (string_ptr, new_value)
10516 const char **string_ptr, *new_value;
10517{
10518 if (*string_ptr != 0 && strcasecmp (*string_ptr, new_value) != 0)
10519 as_warn (_("A different %s was already specified, is now %s"),
10520 string_ptr == &mips_arch_string ? "-march" : "-mtune",
10521 new_value);
10522
10523 *string_ptr = new_value;
10524}
10525
252b5132
RH
10526int
10527md_parse_option (c, arg)
10528 int c;
10529 char *arg;
10530{
10531 switch (c)
10532 {
119d663a
NC
10533 case OPTION_CONSTRUCT_FLOATS:
10534 mips_disable_float_construction = 0;
10535 break;
bdaaa2e1 10536
119d663a
NC
10537 case OPTION_NO_CONSTRUCT_FLOATS:
10538 mips_disable_float_construction = 1;
10539 break;
bdaaa2e1 10540
252b5132
RH
10541 case OPTION_TRAP:
10542 mips_trap = 1;
10543 break;
10544
10545 case OPTION_BREAK:
10546 mips_trap = 0;
10547 break;
10548
10549 case OPTION_EB:
10550 target_big_endian = 1;
10551 break;
10552
10553 case OPTION_EL:
10554 target_big_endian = 0;
10555 break;
10556
39c0a331
L
10557 case 'n':
10558 warn_nops = 1;
10559 break;
10560
252b5132
RH
10561 case 'O':
10562 if (arg && arg[1] == '0')
10563 mips_optimize = 1;
10564 else
10565 mips_optimize = 2;
10566 break;
10567
10568 case 'g':
10569 if (arg == NULL)
10570 mips_debug = 2;
10571 else
10572 mips_debug = atoi (arg);
10573 /* When the MIPS assembler sees -g or -g2, it does not do
10574 optimizations which limit full symbolic debugging. We take
10575 that to be equivalent to -O0. */
10576 if (mips_debug == 2)
10577 mips_optimize = 1;
10578 break;
10579
10580 case OPTION_MIPS1:
316f5878 10581 file_mips_isa = ISA_MIPS1;
252b5132
RH
10582 break;
10583
10584 case OPTION_MIPS2:
316f5878 10585 file_mips_isa = ISA_MIPS2;
252b5132
RH
10586 break;
10587
10588 case OPTION_MIPS3:
316f5878 10589 file_mips_isa = ISA_MIPS3;
252b5132
RH
10590 break;
10591
10592 case OPTION_MIPS4:
316f5878 10593 file_mips_isa = ISA_MIPS4;
e7af610e
NC
10594 break;
10595
84ea6cf2 10596 case OPTION_MIPS5:
316f5878 10597 file_mips_isa = ISA_MIPS5;
84ea6cf2
NC
10598 break;
10599
e7af610e 10600 case OPTION_MIPS32:
316f5878 10601 file_mips_isa = ISA_MIPS32;
252b5132
RH
10602 break;
10603
af7ee8bf
CD
10604 case OPTION_MIPS32R2:
10605 file_mips_isa = ISA_MIPS32R2;
10606 break;
10607
84ea6cf2 10608 case OPTION_MIPS64:
316f5878 10609 file_mips_isa = ISA_MIPS64;
84ea6cf2
NC
10610 break;
10611
ec68c924 10612 case OPTION_MTUNE:
316f5878
RS
10613 mips_set_option_string (&mips_tune_string, arg);
10614 break;
ec68c924 10615
316f5878
RS
10616 case OPTION_MARCH:
10617 mips_set_option_string (&mips_arch_string, arg);
252b5132
RH
10618 break;
10619
10620 case OPTION_M4650:
316f5878
RS
10621 mips_set_option_string (&mips_arch_string, "4650");
10622 mips_set_option_string (&mips_tune_string, "4650");
252b5132
RH
10623 break;
10624
10625 case OPTION_NO_M4650:
10626 break;
10627
10628 case OPTION_M4010:
316f5878
RS
10629 mips_set_option_string (&mips_arch_string, "4010");
10630 mips_set_option_string (&mips_tune_string, "4010");
252b5132
RH
10631 break;
10632
10633 case OPTION_NO_M4010:
10634 break;
10635
10636 case OPTION_M4100:
316f5878
RS
10637 mips_set_option_string (&mips_arch_string, "4100");
10638 mips_set_option_string (&mips_tune_string, "4100");
252b5132
RH
10639 break;
10640
10641 case OPTION_NO_M4100:
10642 break;
10643
252b5132 10644 case OPTION_M3900:
316f5878
RS
10645 mips_set_option_string (&mips_arch_string, "3900");
10646 mips_set_option_string (&mips_tune_string, "3900");
252b5132 10647 break;
bdaaa2e1 10648
252b5132
RH
10649 case OPTION_NO_M3900:
10650 break;
10651
deec1734
CD
10652 case OPTION_MDMX:
10653 mips_opts.ase_mdmx = 1;
10654 break;
10655
10656 case OPTION_NO_MDMX:
10657 mips_opts.ase_mdmx = 0;
10658 break;
10659
252b5132
RH
10660 case OPTION_MIPS16:
10661 mips_opts.mips16 = 1;
b34976b6 10662 mips_no_prev_insn (FALSE);
252b5132
RH
10663 break;
10664
10665 case OPTION_NO_MIPS16:
10666 mips_opts.mips16 = 0;
b34976b6 10667 mips_no_prev_insn (FALSE);
252b5132
RH
10668 break;
10669
1f25f5d3
CD
10670 case OPTION_MIPS3D:
10671 mips_opts.ase_mips3d = 1;
10672 break;
10673
10674 case OPTION_NO_MIPS3D:
10675 mips_opts.ase_mips3d = 0;
10676 break;
10677
252b5132
RH
10678 case OPTION_MEMBEDDED_PIC:
10679 mips_pic = EMBEDDED_PIC;
10680 if (USE_GLOBAL_POINTER_OPT && g_switch_seen)
10681 {
10682 as_bad (_("-G may not be used with embedded PIC code"));
10683 return 0;
10684 }
10685 g_switch_value = 0x7fffffff;
10686 break;
10687
60b63b72
RS
10688 case OPTION_FIX_VR4122:
10689 mips_fix_4122_bugs = 1;
10690 break;
10691
10692 case OPTION_NO_FIX_VR4122:
10693 mips_fix_4122_bugs = 0;
10694 break;
10695
4a6a3df4
AO
10696 case OPTION_RELAX_BRANCH:
10697 mips_relax_branch = 1;
10698 break;
10699
10700 case OPTION_NO_RELAX_BRANCH:
10701 mips_relax_branch = 0;
10702 break;
10703
0f074f60 10704#ifdef OBJ_ELF
252b5132
RH
10705 /* When generating ELF code, we permit -KPIC and -call_shared to
10706 select SVR4_PIC, and -non_shared to select no PIC. This is
10707 intended to be compatible with Irix 5. */
10708 case OPTION_CALL_SHARED:
10709 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10710 {
10711 as_bad (_("-call_shared is supported only for ELF format"));
10712 return 0;
10713 }
10714 mips_pic = SVR4_PIC;
10715 if (g_switch_seen && g_switch_value != 0)
10716 {
10717 as_bad (_("-G may not be used with SVR4 PIC code"));
10718 return 0;
10719 }
10720 g_switch_value = 0;
10721 break;
10722
10723 case OPTION_NON_SHARED:
10724 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10725 {
10726 as_bad (_("-non_shared is supported only for ELF format"));
10727 return 0;
10728 }
10729 mips_pic = NO_PIC;
10730 break;
10731
10732 /* The -xgot option tells the assembler to use 32 offsets when
10733 accessing the got in SVR4_PIC mode. It is for Irix
10734 compatibility. */
10735 case OPTION_XGOT:
10736 mips_big_got = 1;
10737 break;
0f074f60 10738#endif /* OBJ_ELF */
252b5132
RH
10739
10740 case 'G':
10741 if (! USE_GLOBAL_POINTER_OPT)
10742 {
10743 as_bad (_("-G is not supported for this configuration"));
10744 return 0;
10745 }
10746 else if (mips_pic == SVR4_PIC || mips_pic == EMBEDDED_PIC)
10747 {
10748 as_bad (_("-G may not be used with SVR4 or embedded PIC code"));
10749 return 0;
10750 }
10751 else
10752 g_switch_value = atoi (arg);
10753 g_switch_seen = 1;
10754 break;
10755
0f074f60 10756#ifdef OBJ_ELF
34ba82a8
TS
10757 /* The -32, -n32 and -64 options are shortcuts for -mabi=32, -mabi=n32
10758 and -mabi=64. */
252b5132 10759 case OPTION_32:
34ba82a8
TS
10760 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10761 {
10762 as_bad (_("-32 is supported for ELF format only"));
10763 return 0;
10764 }
316f5878 10765 mips_abi = O32_ABI;
252b5132
RH
10766 break;
10767
e013f690 10768 case OPTION_N32:
34ba82a8
TS
10769 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10770 {
10771 as_bad (_("-n32 is supported for ELF format only"));
10772 return 0;
10773 }
316f5878 10774 mips_abi = N32_ABI;
e013f690 10775 break;
252b5132 10776
e013f690 10777 case OPTION_64:
34ba82a8
TS
10778 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10779 {
10780 as_bad (_("-64 is supported for ELF format only"));
10781 return 0;
10782 }
316f5878 10783 mips_abi = N64_ABI;
e013f690
TS
10784 if (! support_64bit_objects())
10785 as_fatal (_("No compiled in support for 64 bit object file format"));
252b5132 10786 break;
ae948b86 10787#endif /* OBJ_ELF */
252b5132 10788
c97ef257 10789 case OPTION_GP32:
a325df1d 10790 file_mips_gp32 = 1;
c97ef257
AH
10791 break;
10792
10793 case OPTION_GP64:
a325df1d 10794 file_mips_gp32 = 0;
c97ef257 10795 break;
252b5132 10796
ca4e0257 10797 case OPTION_FP32:
a325df1d 10798 file_mips_fp32 = 1;
316f5878
RS
10799 break;
10800
10801 case OPTION_FP64:
10802 file_mips_fp32 = 0;
ca4e0257
RS
10803 break;
10804
ae948b86 10805#ifdef OBJ_ELF
252b5132 10806 case OPTION_MABI:
34ba82a8
TS
10807 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
10808 {
10809 as_bad (_("-mabi is supported for ELF format only"));
10810 return 0;
10811 }
e013f690 10812 if (strcmp (arg, "32") == 0)
316f5878 10813 mips_abi = O32_ABI;
e013f690 10814 else if (strcmp (arg, "o64") == 0)
316f5878 10815 mips_abi = O64_ABI;
e013f690 10816 else if (strcmp (arg, "n32") == 0)
316f5878 10817 mips_abi = N32_ABI;
e013f690
TS
10818 else if (strcmp (arg, "64") == 0)
10819 {
316f5878 10820 mips_abi = N64_ABI;
e013f690
TS
10821 if (! support_64bit_objects())
10822 as_fatal (_("No compiled in support for 64 bit object file "
10823 "format"));
10824 }
10825 else if (strcmp (arg, "eabi") == 0)
316f5878 10826 mips_abi = EABI_ABI;
e013f690 10827 else
da0e507f
TS
10828 {
10829 as_fatal (_("invalid abi -mabi=%s"), arg);
10830 return 0;
10831 }
252b5132 10832 break;
e013f690 10833#endif /* OBJ_ELF */
252b5132 10834
6b76fefe 10835 case OPTION_M7000_HILO_FIX:
b34976b6 10836 mips_7000_hilo_fix = TRUE;
6b76fefe
CM
10837 break;
10838
9ee72ff1 10839 case OPTION_MNO_7000_HILO_FIX:
b34976b6 10840 mips_7000_hilo_fix = FALSE;
6b76fefe
CM
10841 break;
10842
ecb4347a
DJ
10843#ifdef OBJ_ELF
10844 case OPTION_MDEBUG:
b34976b6 10845 mips_flag_mdebug = TRUE;
ecb4347a
DJ
10846 break;
10847
10848 case OPTION_NO_MDEBUG:
b34976b6 10849 mips_flag_mdebug = FALSE;
ecb4347a
DJ
10850 break;
10851#endif /* OBJ_ELF */
10852
252b5132
RH
10853 default:
10854 return 0;
10855 }
10856
10857 return 1;
10858}
316f5878
RS
10859\f
10860/* Set up globals to generate code for the ISA or processor
10861 described by INFO. */
252b5132 10862
252b5132 10863static void
316f5878
RS
10864mips_set_architecture (info)
10865 const struct mips_cpu_info *info;
252b5132 10866{
316f5878 10867 if (info != 0)
252b5132 10868 {
316f5878
RS
10869 mips_arch_info = info;
10870 mips_arch = info->cpu;
10871 mips_opts.isa = info->isa;
252b5132 10872 }
252b5132
RH
10873}
10874
252b5132 10875
316f5878 10876/* Likewise for tuning. */
252b5132 10877
316f5878
RS
10878static void
10879mips_set_tune (info)
10880 const struct mips_cpu_info *info;
10881{
10882 if (info != 0)
10883 {
10884 mips_tune_info = info;
10885 mips_tune = info->cpu;
10886 }
10887}
80cc45a5 10888
34ba82a8 10889
252b5132 10890void
e9670677
MR
10891mips_after_parse_args ()
10892{
e9670677
MR
10893 /* GP relative stuff not working for PE */
10894 if (strncmp (TARGET_OS, "pe", 2) == 0
10895 && g_switch_value != 0)
10896 {
10897 if (g_switch_seen)
10898 as_bad (_("-G not supported in this configuration."));
10899 g_switch_value = 0;
10900 }
10901
22923709
RS
10902 /* The following code determines the architecture and register size.
10903 Similar code was added to GCC 3.3 (see override_options() in
10904 config/mips/mips.c). The GAS and GCC code should be kept in sync
10905 as much as possible. */
e9670677 10906
316f5878
RS
10907 if (mips_arch_string != 0)
10908 mips_set_architecture (mips_parse_cpu ("-march", mips_arch_string));
e9670677 10909
316f5878
RS
10910 if (mips_tune_string != 0)
10911 mips_set_tune (mips_parse_cpu ("-mtune", mips_tune_string));
e9670677 10912
316f5878 10913 if (file_mips_isa != ISA_UNKNOWN)
e9670677 10914 {
316f5878
RS
10915 /* Handle -mipsN. At this point, file_mips_isa contains the
10916 ISA level specified by -mipsN, while mips_opts.isa contains
10917 the -march selection (if any). */
10918 if (mips_arch_info != 0)
e9670677 10919 {
316f5878
RS
10920 /* -march takes precedence over -mipsN, since it is more descriptive.
10921 There's no harm in specifying both as long as the ISA levels
10922 are the same. */
10923 if (file_mips_isa != mips_opts.isa)
10924 as_bad (_("-%s conflicts with the other architecture options, which imply -%s"),
10925 mips_cpu_info_from_isa (file_mips_isa)->name,
10926 mips_cpu_info_from_isa (mips_opts.isa)->name);
e9670677 10927 }
316f5878
RS
10928 else
10929 mips_set_architecture (mips_cpu_info_from_isa (file_mips_isa));
e9670677
MR
10930 }
10931
316f5878
RS
10932 if (mips_arch_info == 0)
10933 mips_set_architecture (mips_parse_cpu ("default CPU",
10934 MIPS_CPU_STRING_DEFAULT));
e9670677 10935
316f5878
RS
10936 if (ABI_NEEDS_64BIT_REGS (mips_abi) && !ISA_HAS_64BIT_REGS (mips_opts.isa))
10937 as_bad ("-march=%s is not compatible with the selected ABI",
10938 mips_arch_info->name);
e9670677 10939
316f5878
RS
10940 /* Optimize for mips_arch, unless -mtune selects a different processor. */
10941 if (mips_tune_info == 0)
10942 mips_set_tune (mips_arch_info);
e9670677 10943
316f5878 10944 if (file_mips_gp32 >= 0)
e9670677 10945 {
316f5878
RS
10946 /* The user specified the size of the integer registers. Make sure
10947 it agrees with the ABI and ISA. */
10948 if (file_mips_gp32 == 0 && !ISA_HAS_64BIT_REGS (mips_opts.isa))
10949 as_bad (_("-mgp64 used with a 32-bit processor"));
10950 else if (file_mips_gp32 == 1 && ABI_NEEDS_64BIT_REGS (mips_abi))
10951 as_bad (_("-mgp32 used with a 64-bit ABI"));
10952 else if (file_mips_gp32 == 0 && ABI_NEEDS_32BIT_REGS (mips_abi))
10953 as_bad (_("-mgp64 used with a 32-bit ABI"));
e9670677
MR
10954 }
10955 else
10956 {
316f5878
RS
10957 /* Infer the integer register size from the ABI and processor.
10958 Restrict ourselves to 32-bit registers if that's all the
10959 processor has, or if the ABI cannot handle 64-bit registers. */
10960 file_mips_gp32 = (ABI_NEEDS_32BIT_REGS (mips_abi)
10961 || !ISA_HAS_64BIT_REGS (mips_opts.isa));
e9670677
MR
10962 }
10963
316f5878
RS
10964 /* ??? GAS treats single-float processors as though they had 64-bit
10965 float registers (although it complains when double-precision
10966 instructions are used). As things stand, saying they have 32-bit
10967 registers would lead to spurious "register must be even" messages.
10968 So here we assume float registers are always the same size as
10969 integer ones, unless the user says otherwise. */
10970 if (file_mips_fp32 < 0)
10971 file_mips_fp32 = file_mips_gp32;
e9670677 10972
316f5878 10973 /* End of GCC-shared inference code. */
e9670677 10974
316f5878
RS
10975 /* ??? When do we want this flag to be set? Who uses it? */
10976 if (file_mips_gp32 == 1
10977 && mips_abi == NO_ABI
10978 && ISA_HAS_64BIT_REGS (mips_opts.isa))
10979 mips_32bitmode = 1;
e9670677
MR
10980
10981 if (mips_opts.isa == ISA_MIPS1 && mips_trap)
10982 as_bad (_("trap exception not supported at ISA 1"));
10983
e9670677
MR
10984 /* If the selected architecture includes support for ASEs, enable
10985 generation of code for them. */
a4672219
TS
10986 if (mips_opts.mips16 == -1)
10987 mips_opts.mips16 = (CPU_HAS_MIPS16 (mips_arch)) ? 1 : 0;
ffdefa66 10988 if (mips_opts.ase_mips3d == -1)
a4672219 10989 mips_opts.ase_mips3d = (CPU_HAS_MIPS3D (mips_arch)) ? 1 : 0;
ffdefa66 10990 if (mips_opts.ase_mdmx == -1)
a4672219 10991 mips_opts.ase_mdmx = (CPU_HAS_MDMX (mips_arch)) ? 1 : 0;
e9670677 10992
e9670677 10993 file_mips_isa = mips_opts.isa;
a4672219 10994 file_ase_mips16 = mips_opts.mips16;
e9670677
MR
10995 file_ase_mips3d = mips_opts.ase_mips3d;
10996 file_ase_mdmx = mips_opts.ase_mdmx;
10997 mips_opts.gp32 = file_mips_gp32;
10998 mips_opts.fp32 = file_mips_fp32;
10999
ecb4347a
DJ
11000 if (mips_flag_mdebug < 0)
11001 {
11002#ifdef OBJ_MAYBE_ECOFF
11003 if (OUTPUT_FLAVOR == bfd_target_ecoff_flavour)
11004 mips_flag_mdebug = 1;
11005 else
11006#endif /* OBJ_MAYBE_ECOFF */
11007 mips_flag_mdebug = 0;
11008 }
e9670677
MR
11009}
11010\f
11011void
252b5132
RH
11012mips_init_after_args ()
11013{
11014 /* initialize opcodes */
11015 bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes;
beae10d5 11016 mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes;
252b5132
RH
11017}
11018
11019long
11020md_pcrel_from (fixP)
11021 fixS *fixP;
11022{
11023 if (OUTPUT_FLAVOR != bfd_target_aout_flavour
11024 && fixP->fx_addsy != (symbolS *) NULL
11025 && ! S_IS_DEFINED (fixP->fx_addsy))
af6ae2ad 11026 return 4;
252b5132 11027
c9914766 11028 /* Return the address of the delay slot. */
252b5132
RH
11029 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address;
11030}
11031
252b5132
RH
11032/* This is called before the symbol table is processed. In order to
11033 work with gcc when using mips-tfile, we must keep all local labels.
11034 However, in other cases, we want to discard them. If we were
11035 called with -g, but we didn't see any debugging information, it may
11036 mean that gcc is smuggling debugging information through to
11037 mips-tfile, in which case we must generate all local labels. */
11038
11039void
11040mips_frob_file_before_adjust ()
11041{
11042#ifndef NO_ECOFF_DEBUGGING
11043 if (ECOFF_DEBUGGING
11044 && mips_debug != 0
11045 && ! ecoff_debugging_seen)
11046 flag_keep_locals = 1;
11047#endif
11048}
11049
11050/* Sort any unmatched HI16_S relocs so that they immediately precede
94f592af 11051 the corresponding LO reloc. This is called before md_apply_fix3 and
252b5132
RH
11052 tc_gen_reloc. Unmatched HI16_S relocs can only be generated by
11053 explicit use of the %hi modifier. */
11054
11055void
11056mips_frob_file ()
11057{
11058 struct mips_hi_fixup *l;
11059
11060 for (l = mips_hi_fixup_list; l != NULL; l = l->next)
11061 {
11062 segment_info_type *seginfo;
11063 int pass;
11064
11065 assert (l->fixp->fx_r_type == BFD_RELOC_HI16_S);
11066
11067 /* Check quickly whether the next fixup happens to be a matching
11068 %lo. */
11069 if (l->fixp->fx_next != NULL
11070 && l->fixp->fx_next->fx_r_type == BFD_RELOC_LO16
11071 && l->fixp->fx_addsy == l->fixp->fx_next->fx_addsy
11072 && l->fixp->fx_offset == l->fixp->fx_next->fx_offset)
11073 continue;
11074
11075 /* Look through the fixups for this segment for a matching %lo.
11076 When we find one, move the %hi just in front of it. We do
11077 this in two passes. In the first pass, we try to find a
11078 unique %lo. In the second pass, we permit multiple %hi
11079 relocs for a single %lo (this is a GNU extension). */
11080 seginfo = seg_info (l->seg);
11081 for (pass = 0; pass < 2; pass++)
11082 {
11083 fixS *f, *prev;
11084
11085 prev = NULL;
11086 for (f = seginfo->fix_root; f != NULL; f = f->fx_next)
11087 {
11088 /* Check whether this is a %lo fixup which matches l->fixp. */
11089 if (f->fx_r_type == BFD_RELOC_LO16
11090 && f->fx_addsy == l->fixp->fx_addsy
11091 && f->fx_offset == l->fixp->fx_offset
11092 && (pass == 1
11093 || prev == NULL
11094 || prev->fx_r_type != BFD_RELOC_HI16_S
11095 || prev->fx_addsy != f->fx_addsy
11096 || prev->fx_offset != f->fx_offset))
11097 {
11098 fixS **pf;
11099
11100 /* Move l->fixp before f. */
11101 for (pf = &seginfo->fix_root;
11102 *pf != l->fixp;
11103 pf = &(*pf)->fx_next)
11104 assert (*pf != NULL);
11105
11106 *pf = l->fixp->fx_next;
11107
11108 l->fixp->fx_next = f;
11109 if (prev == NULL)
11110 seginfo->fix_root = l->fixp;
11111 else
11112 prev->fx_next = l->fixp;
11113
11114 break;
11115 }
11116
11117 prev = f;
11118 }
11119
11120 if (f != NULL)
11121 break;
11122
11123#if 0 /* GCC code motion plus incomplete dead code elimination
11124 can leave a %hi without a %lo. */
11125 if (pass == 1)
11126 as_warn_where (l->fixp->fx_file, l->fixp->fx_line,
11127 _("Unmatched %%hi reloc"));
11128#endif
11129 }
11130 }
11131}
11132
11133/* When generating embedded PIC code we need to use a special
11134 relocation to represent the difference of two symbols in the .text
11135 section (switch tables use a difference of this sort). See
11136 include/coff/mips.h for details. This macro checks whether this
11137 fixup requires the special reloc. */
11138#define SWITCH_TABLE(fixp) \
11139 ((fixp)->fx_r_type == BFD_RELOC_32 \
bb2d6cd7 11140 && OUTPUT_FLAVOR != bfd_target_elf_flavour \
252b5132
RH
11141 && (fixp)->fx_addsy != NULL \
11142 && (fixp)->fx_subsy != NULL \
11143 && S_GET_SEGMENT ((fixp)->fx_addsy) == text_section \
11144 && S_GET_SEGMENT ((fixp)->fx_subsy) == text_section)
11145
11146/* When generating embedded PIC code we must keep all PC relative
11147 relocations, in case the linker has to relax a call. We also need
f6688943
TS
11148 to keep relocations for switch table entries.
11149
11150 We may have combined relocations without symbols in the N32/N64 ABI.
11151 We have to prevent gas from dropping them. */
252b5132 11152
252b5132
RH
11153int
11154mips_force_relocation (fixp)
11155 fixS *fixp;
11156{
11157 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
a161fe53
AM
11158 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY
11159 || S_FORCE_RELOC (fixp->fx_addsy))
252b5132
RH
11160 return 1;
11161
f6688943
TS
11162 if (HAVE_NEWABI
11163 && S_GET_SEGMENT (fixp->fx_addsy) == bfd_abs_section_ptr
11164 && (fixp->fx_r_type == BFD_RELOC_MIPS_SUB
11165 || fixp->fx_r_type == BFD_RELOC_HI16_S
11166 || fixp->fx_r_type == BFD_RELOC_LO16))
11167 return 1;
11168
252b5132
RH
11169 return (mips_pic == EMBEDDED_PIC
11170 && (fixp->fx_pcrel
11171 || SWITCH_TABLE (fixp)
11172 || fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S
11173 || fixp->fx_r_type == BFD_RELOC_PCREL_LO16));
11174}
11175
add55e1f
RS
11176#ifdef OBJ_ELF
11177static int
11178mips_need_elf_addend_fixup (fixP)
11179 fixS *fixP;
11180{
2d2bf3e0
CD
11181 if (S_GET_OTHER (fixP->fx_addsy) == STO_MIPS16)
11182 return 1;
b25a253c
CD
11183 if (mips_pic == EMBEDDED_PIC
11184 && S_IS_WEAK (fixP->fx_addsy))
11185 return 1;
11186 if (mips_pic != EMBEDDED_PIC
11187 && (S_IS_WEAK (fixP->fx_addsy)
bad9ca53 11188 || S_IS_EXTERNAL (fixP->fx_addsy))
2d2bf3e0
CD
11189 && !S_IS_COMMON (fixP->fx_addsy))
11190 return 1;
11191 if (symbol_used_in_reloc_p (fixP->fx_addsy)
11192 && (((bfd_get_section_flags (stdoutput,
11193 S_GET_SEGMENT (fixP->fx_addsy))
631cb423 11194 & (SEC_LINK_ONCE | SEC_MERGE)) != 0)
2d2bf3e0
CD
11195 || !strncmp (segment_name (S_GET_SEGMENT (fixP->fx_addsy)),
11196 ".gnu.linkonce",
11197 sizeof (".gnu.linkonce") - 1)))
11198 return 1;
11199 return 0;
add55e1f
RS
11200}
11201#endif
11202
252b5132
RH
11203/* Apply a fixup to the object file. */
11204
94f592af
NC
11205void
11206md_apply_fix3 (fixP, valP, seg)
252b5132 11207 fixS *fixP;
98d3f06f 11208 valueT *valP;
94f592af 11209 segT seg ATTRIBUTE_UNUSED;
252b5132 11210{
874e8986 11211 bfd_byte *buf;
98aa84af
AM
11212 long insn;
11213 valueT value;
ed6fb7bd 11214 static int previous_fx_r_type = 0;
252b5132 11215
65551fa4
CD
11216 /* FIXME: Maybe just return for all reloc types not listed below?
11217 Eric Christopher says: "This is stupid, please rewrite md_apply_fix3. */
11218 if (fixP->fx_r_type == BFD_RELOC_8)
11219 return;
11220
252b5132
RH
11221 assert (fixP->fx_size == 4
11222 || fixP->fx_r_type == BFD_RELOC_16
f6688943
TS
11223 || fixP->fx_r_type == BFD_RELOC_32
11224 || fixP->fx_r_type == BFD_RELOC_MIPS_JMP
11225 || fixP->fx_r_type == BFD_RELOC_HI16_S
11226 || fixP->fx_r_type == BFD_RELOC_LO16
11227 || fixP->fx_r_type == BFD_RELOC_GPREL16
76b3015f 11228 || fixP->fx_r_type == BFD_RELOC_MIPS_LITERAL
f6688943 11229 || fixP->fx_r_type == BFD_RELOC_GPREL32
252b5132 11230 || fixP->fx_r_type == BFD_RELOC_64
f6688943
TS
11231 || fixP->fx_r_type == BFD_RELOC_CTOR
11232 || fixP->fx_r_type == BFD_RELOC_MIPS_SUB
11233 || fixP->fx_r_type == BFD_RELOC_MIPS_HIGHEST
11234 || fixP->fx_r_type == BFD_RELOC_MIPS_HIGHER
11235 || fixP->fx_r_type == BFD_RELOC_MIPS_SCN_DISP
11236 || fixP->fx_r_type == BFD_RELOC_MIPS_REL16
11237 || fixP->fx_r_type == BFD_RELOC_MIPS_RELGOT
252b5132 11238 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
438c16b8
TS
11239 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY
11240 || fixP->fx_r_type == BFD_RELOC_MIPS_JALR);
252b5132 11241
98d3f06f 11242 value = *valP;
252b5132
RH
11243
11244 /* If we aren't adjusting this fixup to be against the section
11245 symbol, we need to adjust the value. */
11246#ifdef OBJ_ELF
11247 if (fixP->fx_addsy != NULL && OUTPUT_FLAVOR == bfd_target_elf_flavour)
bb2d6cd7 11248 {
add55e1f 11249 if (mips_need_elf_addend_fixup (fixP))
98aa84af 11250 {
d6e9d61a 11251 reloc_howto_type *howto;
98aa84af 11252 valueT symval = S_GET_VALUE (fixP->fx_addsy);
94f592af 11253
98aa84af 11254 value -= symval;
d6e9d61a
MR
11255
11256 howto = bfd_reloc_type_lookup (stdoutput, fixP->fx_r_type);
af6ae2ad 11257 if (value != 0 && howto && howto->partial_inplace
7a49a8c2 11258 && (! fixP->fx_pcrel || howto->pcrel_offset))
98aa84af
AM
11259 {
11260 /* In this case, the bfd_install_relocation routine will
11261 incorrectly add the symbol value back in. We just want
7a49a8c2 11262 the addend to appear in the object file.
b34976b6 11263
7a49a8c2
L
11264 howto->pcrel_offset is added for R_MIPS_PC16, which is
11265 generated for code like
b34976b6 11266
7a49a8c2
L
11267 globl g1 .text
11268 .text
11269 .space 20
11270 g1:
11271 x:
11272 bal g1
11273 */
98aa84af 11274 value -= symval;
7461da6e
RS
11275
11276 /* Make sure the addend is still non-zero. If it became zero
11277 after the last operation, set it to a spurious value and
11278 subtract the same value from the object file's contents. */
11279 if (value == 0)
11280 {
11281 value = 8;
11282
11283 /* The in-place addends for LO16 relocations are signed;
11284 leave the matching HI16 in-place addends as zero. */
11285 if (fixP->fx_r_type != BFD_RELOC_HI16_S)
11286 {
7461da6e
RS
11287 bfd_vma contents, mask, field;
11288
7461da6e
RS
11289 contents = bfd_get_bits (fixP->fx_frag->fr_literal
11290 + fixP->fx_where,
11291 fixP->fx_size * 8,
11292 target_big_endian);
11293
11294 /* MASK has bits set where the relocation should go.
11295 FIELD is -value, shifted into the appropriate place
11296 for this relocation. */
11297 mask = 1 << (howto->bitsize - 1);
11298 mask = (((mask - 1) << 1) | 1) << howto->bitpos;
11299 field = (-value >> howto->rightshift) << howto->bitpos;
11300
11301 bfd_put_bits ((field & mask) | (contents & ~mask),
11302 fixP->fx_frag->fr_literal + fixP->fx_where,
11303 fixP->fx_size * 8,
11304 target_big_endian);
11305 }
11306 }
98aa84af
AM
11307 }
11308 }
252b5132 11309
bb2d6cd7
GK
11310 /* This code was generated using trial and error and so is
11311 fragile and not trustworthy. If you change it, you should
11312 rerun the elf-rel, elf-rel2, and empic testcases and ensure
11313 they still pass. */
11314 if (fixP->fx_pcrel || fixP->fx_subsy != NULL)
11315 {
11316 value += fixP->fx_frag->fr_address + fixP->fx_where;
11317
11318 /* BFD's REL handling, for MIPS, is _very_ weird.
11319 This gives the right results, but it can't possibly
11320 be the way things are supposed to work. */
af6ae2ad 11321 if (fixP->fx_r_type != BFD_RELOC_16_PCREL_S2
bb2d6cd7
GK
11322 || S_GET_SEGMENT (fixP->fx_addsy) != undefined_section)
11323 value += fixP->fx_frag->fr_address + fixP->fx_where;
11324 }
11325 }
11326#endif
252b5132 11327
94f592af 11328 fixP->fx_addnumber = value; /* Remember value for tc_gen_reloc. */
252b5132 11329
ed6fb7bd
SC
11330 /* We are not done if this is a composite relocation to set up gp. */
11331 if (fixP->fx_addsy == NULL && ! fixP->fx_pcrel
11332 && !(fixP->fx_r_type == BFD_RELOC_MIPS_SUB
10181a0d
AO
11333 || (fixP->fx_r_type == BFD_RELOC_64
11334 && (previous_fx_r_type == BFD_RELOC_GPREL32
11335 || previous_fx_r_type == BFD_RELOC_GPREL16))
ed6fb7bd
SC
11336 || (previous_fx_r_type == BFD_RELOC_MIPS_SUB
11337 && (fixP->fx_r_type == BFD_RELOC_HI16_S
11338 || fixP->fx_r_type == BFD_RELOC_LO16))))
252b5132 11339 fixP->fx_done = 1;
ed6fb7bd 11340 previous_fx_r_type = fixP->fx_r_type;
252b5132
RH
11341
11342 switch (fixP->fx_r_type)
11343 {
11344 case BFD_RELOC_MIPS_JMP:
e369bcce
TS
11345 case BFD_RELOC_MIPS_SHIFT5:
11346 case BFD_RELOC_MIPS_SHIFT6:
11347 case BFD_RELOC_MIPS_GOT_DISP:
11348 case BFD_RELOC_MIPS_GOT_PAGE:
11349 case BFD_RELOC_MIPS_GOT_OFST:
11350 case BFD_RELOC_MIPS_SUB:
11351 case BFD_RELOC_MIPS_INSERT_A:
11352 case BFD_RELOC_MIPS_INSERT_B:
11353 case BFD_RELOC_MIPS_DELETE:
11354 case BFD_RELOC_MIPS_HIGHEST:
11355 case BFD_RELOC_MIPS_HIGHER:
11356 case BFD_RELOC_MIPS_SCN_DISP:
11357 case BFD_RELOC_MIPS_REL16:
11358 case BFD_RELOC_MIPS_RELGOT:
11359 case BFD_RELOC_MIPS_JALR:
252b5132
RH
11360 case BFD_RELOC_HI16:
11361 case BFD_RELOC_HI16_S:
cdf6fd85 11362 case BFD_RELOC_GPREL16:
252b5132
RH
11363 case BFD_RELOC_MIPS_LITERAL:
11364 case BFD_RELOC_MIPS_CALL16:
11365 case BFD_RELOC_MIPS_GOT16:
cdf6fd85 11366 case BFD_RELOC_GPREL32:
252b5132
RH
11367 case BFD_RELOC_MIPS_GOT_HI16:
11368 case BFD_RELOC_MIPS_GOT_LO16:
11369 case BFD_RELOC_MIPS_CALL_HI16:
11370 case BFD_RELOC_MIPS_CALL_LO16:
11371 case BFD_RELOC_MIPS16_GPREL:
11372 if (fixP->fx_pcrel)
11373 as_bad_where (fixP->fx_file, fixP->fx_line,
11374 _("Invalid PC relative reloc"));
11375 /* Nothing needed to do. The value comes from the reloc entry */
11376 break;
11377
11378 case BFD_RELOC_MIPS16_JMP:
11379 /* We currently always generate a reloc against a symbol, which
11380 means that we don't want an addend even if the symbol is
11381 defined. */
11382 fixP->fx_addnumber = 0;
11383 break;
11384
11385 case BFD_RELOC_PCREL_HI16_S:
11386 /* The addend for this is tricky if it is internal, so we just
11387 do everything here rather than in bfd_install_relocation. */
bdaaa2e1 11388 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
bb2d6cd7
GK
11389 && !fixP->fx_done
11390 && value != 0)
11391 break;
11392 if (fixP->fx_addsy
11393 && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0)
252b5132
RH
11394 {
11395 /* For an external symbol adjust by the address to make it
11396 pcrel_offset. We use the address of the RELLO reloc
11397 which follows this one. */
11398 value += (fixP->fx_next->fx_frag->fr_address
11399 + fixP->fx_next->fx_where);
11400 }
e7d556df 11401 value = ((value + 0x8000) >> 16) & 0xffff;
874e8986 11402 buf = (bfd_byte *) fixP->fx_frag->fr_literal + fixP->fx_where;
252b5132
RH
11403 if (target_big_endian)
11404 buf += 2;
874e8986 11405 md_number_to_chars ((char *) buf, value, 2);
252b5132
RH
11406 break;
11407
11408 case BFD_RELOC_PCREL_LO16:
11409 /* The addend for this is tricky if it is internal, so we just
11410 do everything here rather than in bfd_install_relocation. */
bdaaa2e1 11411 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
bb2d6cd7
GK
11412 && !fixP->fx_done
11413 && value != 0)
11414 break;
11415 if (fixP->fx_addsy
11416 && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0)
252b5132 11417 value += fixP->fx_frag->fr_address + fixP->fx_where;
874e8986 11418 buf = (bfd_byte *) fixP->fx_frag->fr_literal + fixP->fx_where;
252b5132
RH
11419 if (target_big_endian)
11420 buf += 2;
874e8986 11421 md_number_to_chars ((char *) buf, value, 2);
252b5132
RH
11422 break;
11423
11424 case BFD_RELOC_64:
11425 /* This is handled like BFD_RELOC_32, but we output a sign
11426 extended value if we are only 32 bits. */
11427 if (fixP->fx_done
11428 || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP)))
11429 {
11430 if (8 <= sizeof (valueT))
11431 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
11432 value, 8);
11433 else
11434 {
11435 long w1, w2;
11436 long hiv;
11437
11438 w1 = w2 = fixP->fx_where;
11439 if (target_big_endian)
11440 w1 += 4;
11441 else
11442 w2 += 4;
11443 md_number_to_chars (fixP->fx_frag->fr_literal + w1, value, 4);
11444 if ((value & 0x80000000) != 0)
11445 hiv = 0xffffffff;
11446 else
11447 hiv = 0;
11448 md_number_to_chars (fixP->fx_frag->fr_literal + w2, hiv, 4);
11449 }
11450 }
11451 break;
11452
056350c6 11453 case BFD_RELOC_RVA:
252b5132
RH
11454 case BFD_RELOC_32:
11455 /* If we are deleting this reloc entry, we must fill in the
11456 value now. This can happen if we have a .word which is not
11457 resolved when it appears but is later defined. We also need
11458 to fill in the value if this is an embedded PIC switch table
11459 entry. */
11460 if (fixP->fx_done
11461 || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP)))
11462 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
11463 value, 4);
11464 break;
11465
11466 case BFD_RELOC_16:
11467 /* If we are deleting this reloc entry, we must fill in the
11468 value now. */
11469 assert (fixP->fx_size == 2);
11470 if (fixP->fx_done)
11471 md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where,
11472 value, 2);
11473 break;
11474
11475 case BFD_RELOC_LO16:
11476 /* When handling an embedded PIC switch statement, we can wind
11477 up deleting a LO16 reloc. See the 'o' case in mips_ip. */
11478 if (fixP->fx_done)
11479 {
98aa84af 11480 if (value + 0x8000 > 0xffff)
252b5132
RH
11481 as_bad_where (fixP->fx_file, fixP->fx_line,
11482 _("relocation overflow"));
874e8986 11483 buf = (bfd_byte *) fixP->fx_frag->fr_literal + fixP->fx_where;
252b5132
RH
11484 if (target_big_endian)
11485 buf += 2;
874e8986 11486 md_number_to_chars ((char *) buf, value, 2);
252b5132
RH
11487 }
11488 break;
11489
11490 case BFD_RELOC_16_PCREL_S2:
cb56d3d3
TS
11491 if ((value & 0x3) != 0)
11492 as_bad_where (fixP->fx_file, fixP->fx_line,
11493 _("Branch to odd address (%lx)"), (long) value);
11494
252b5132
RH
11495 /*
11496 * We need to save the bits in the instruction since fixup_segment()
11497 * might be deleting the relocation entry (i.e., a branch within
11498 * the current segment).
11499 */
af6ae2ad 11500 if (!fixP->fx_done && (value != 0 || HAVE_NEWABI))
bb2d6cd7
GK
11501 break;
11502 /* If 'value' is zero, the remaining reloc code won't actually
11503 do the store, so it must be done here. This is probably
11504 a bug somewhere. */
b25a253c
CD
11505 if (!fixP->fx_done
11506 && (fixP->fx_r_type != BFD_RELOC_16_PCREL_S2
11507 || fixP->fx_addsy == NULL /* ??? */
11508 || ! S_IS_DEFINED (fixP->fx_addsy)))
bb2d6cd7 11509 value -= fixP->fx_frag->fr_address + fixP->fx_where;
bdaaa2e1 11510
98aa84af 11511 value = (offsetT) value >> 2;
252b5132
RH
11512
11513 /* update old instruction data */
874e8986 11514 buf = (bfd_byte *) (fixP->fx_where + fixP->fx_frag->fr_literal);
252b5132
RH
11515 if (target_big_endian)
11516 insn = (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3];
11517 else
11518 insn = (buf[3] << 24) | (buf[2] << 16) | (buf[1] << 8) | buf[0];
11519
98aa84af 11520 if (value + 0x8000 <= 0xffff)
252b5132
RH
11521 insn |= value & 0xffff;
11522 else
11523 {
11524 /* The branch offset is too large. If this is an
11525 unconditional branch, and we are not generating PIC code,
11526 we can convert it to an absolute jump instruction. */
11527 if (mips_pic == NO_PIC
11528 && fixP->fx_done
11529 && fixP->fx_frag->fr_address >= text_section->vma
11530 && (fixP->fx_frag->fr_address
11531 < text_section->vma + text_section->_raw_size)
11532 && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */
11533 || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */
11534 || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */
11535 {
11536 if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */
11537 insn = 0x0c000000; /* jal */
11538 else
11539 insn = 0x08000000; /* j */
11540 fixP->fx_r_type = BFD_RELOC_MIPS_JMP;
11541 fixP->fx_done = 0;
11542 fixP->fx_addsy = section_symbol (text_section);
11543 fixP->fx_addnumber = (value << 2) + md_pcrel_from (fixP);
11544 }
11545 else
11546 {
4a6a3df4
AO
11547 /* If we got here, we have branch-relaxation disabled,
11548 and there's nothing we can do to fix this instruction
11549 without turning it into a longer sequence. */
252b5132
RH
11550 as_bad_where (fixP->fx_file, fixP->fx_line,
11551 _("Branch out of range"));
11552 }
11553 }
11554
11555 md_number_to_chars ((char *) buf, (valueT) insn, 4);
11556 break;
11557
11558 case BFD_RELOC_VTABLE_INHERIT:
11559 fixP->fx_done = 0;
11560 if (fixP->fx_addsy
11561 && !S_IS_DEFINED (fixP->fx_addsy)
11562 && !S_IS_WEAK (fixP->fx_addsy))
11563 S_SET_WEAK (fixP->fx_addsy);
11564 break;
11565
11566 case BFD_RELOC_VTABLE_ENTRY:
11567 fixP->fx_done = 0;
11568 break;
11569
11570 default:
11571 internalError ();
11572 }
252b5132
RH
11573}
11574
11575#if 0
11576void
11577printInsn (oc)
11578 unsigned long oc;
11579{
11580 const struct mips_opcode *p;
11581 int treg, sreg, dreg, shamt;
11582 short imm;
11583 const char *args;
11584 int i;
11585
11586 for (i = 0; i < NUMOPCODES; ++i)
11587 {
11588 p = &mips_opcodes[i];
11589 if (((oc & p->mask) == p->match) && (p->pinfo != INSN_MACRO))
11590 {
11591 printf ("%08lx %s\t", oc, p->name);
11592 treg = (oc >> 16) & 0x1f;
11593 sreg = (oc >> 21) & 0x1f;
11594 dreg = (oc >> 11) & 0x1f;
11595 shamt = (oc >> 6) & 0x1f;
11596 imm = oc;
11597 for (args = p->args;; ++args)
11598 {
11599 switch (*args)
11600 {
11601 case '\0':
11602 printf ("\n");
11603 break;
11604
11605 case ',':
11606 case '(':
11607 case ')':
11608 printf ("%c", *args);
11609 continue;
11610
11611 case 'r':
11612 assert (treg == sreg);
11613 printf ("$%d,$%d", treg, sreg);
11614 continue;
11615
11616 case 'd':
11617 case 'G':
11618 printf ("$%d", dreg);
11619 continue;
11620
11621 case 't':
11622 case 'E':
11623 printf ("$%d", treg);
11624 continue;
11625
11626 case 'k':
11627 printf ("0x%x", treg);
11628 continue;
11629
11630 case 'b':
11631 case 's':
11632 printf ("$%d", sreg);
11633 continue;
11634
11635 case 'a':
11636 printf ("0x%08lx", oc & 0x1ffffff);
11637 continue;
11638
11639 case 'i':
11640 case 'j':
11641 case 'o':
11642 case 'u':
11643 printf ("%d", imm);
11644 continue;
11645
11646 case '<':
11647 case '>':
11648 printf ("$%d", shamt);
11649 continue;
11650
11651 default:
11652 internalError ();
11653 }
11654 break;
11655 }
11656 return;
11657 }
11658 }
11659 printf (_("%08lx UNDEFINED\n"), oc);
11660}
11661#endif
11662
11663static symbolS *
11664get_symbol ()
11665{
11666 int c;
11667 char *name;
11668 symbolS *p;
11669
11670 name = input_line_pointer;
11671 c = get_symbol_end ();
11672 p = (symbolS *) symbol_find_or_make (name);
11673 *input_line_pointer = c;
11674 return p;
11675}
11676
11677/* Align the current frag to a given power of two. The MIPS assembler
11678 also automatically adjusts any preceding label. */
11679
11680static void
11681mips_align (to, fill, label)
11682 int to;
11683 int fill;
11684 symbolS *label;
11685{
b34976b6 11686 mips_emit_delays (FALSE);
252b5132
RH
11687 frag_align (to, fill, 0);
11688 record_alignment (now_seg, to);
11689 if (label != NULL)
11690 {
11691 assert (S_GET_SEGMENT (label) == now_seg);
49309057 11692 symbol_set_frag (label, frag_now);
252b5132
RH
11693 S_SET_VALUE (label, (valueT) frag_now_fix ());
11694 }
11695}
11696
11697/* Align to a given power of two. .align 0 turns off the automatic
11698 alignment used by the data creating pseudo-ops. */
11699
11700static void
11701s_align (x)
43841e91 11702 int x ATTRIBUTE_UNUSED;
252b5132
RH
11703{
11704 register int temp;
11705 register long temp_fill;
11706 long max_alignment = 15;
11707
11708 /*
11709
11710 o Note that the assembler pulls down any immediately preceeding label
11711 to the aligned address.
11712 o It's not documented but auto alignment is reinstated by
11713 a .align pseudo instruction.
11714 o Note also that after auto alignment is turned off the mips assembler
11715 issues an error on attempt to assemble an improperly aligned data item.
11716 We don't.
11717
11718 */
11719
11720 temp = get_absolute_expression ();
11721 if (temp > max_alignment)
11722 as_bad (_("Alignment too large: %d. assumed."), temp = max_alignment);
11723 else if (temp < 0)
11724 {
11725 as_warn (_("Alignment negative: 0 assumed."));
11726 temp = 0;
11727 }
11728 if (*input_line_pointer == ',')
11729 {
f9419b05 11730 ++input_line_pointer;
252b5132
RH
11731 temp_fill = get_absolute_expression ();
11732 }
11733 else
11734 temp_fill = 0;
11735 if (temp)
11736 {
11737 auto_align = 1;
11738 mips_align (temp, (int) temp_fill,
11739 insn_labels != NULL ? insn_labels->label : NULL);
11740 }
11741 else
11742 {
11743 auto_align = 0;
11744 }
11745
11746 demand_empty_rest_of_line ();
11747}
11748
11749void
11750mips_flush_pending_output ()
11751{
b34976b6 11752 mips_emit_delays (FALSE);
252b5132
RH
11753 mips_clear_insn_labels ();
11754}
11755
11756static void
11757s_change_sec (sec)
11758 int sec;
11759{
11760 segT seg;
11761
11762 /* When generating embedded PIC code, we only use the .text, .lit8,
11763 .sdata and .sbss sections. We change the .data and .rdata
11764 pseudo-ops to use .sdata. */
11765 if (mips_pic == EMBEDDED_PIC
11766 && (sec == 'd' || sec == 'r'))
11767 sec = 's';
11768
11769#ifdef OBJ_ELF
11770 /* The ELF backend needs to know that we are changing sections, so
11771 that .previous works correctly. We could do something like check
b6ff326e 11772 for an obj_section_change_hook macro, but that might be confusing
252b5132
RH
11773 as it would not be appropriate to use it in the section changing
11774 functions in read.c, since obj-elf.c intercepts those. FIXME:
11775 This should be cleaner, somehow. */
11776 obj_elf_section_change_hook ();
11777#endif
11778
b34976b6 11779 mips_emit_delays (FALSE);
252b5132
RH
11780 switch (sec)
11781 {
11782 case 't':
11783 s_text (0);
11784 break;
11785 case 'd':
11786 s_data (0);
11787 break;
11788 case 'b':
11789 subseg_set (bss_section, (subsegT) get_absolute_expression ());
11790 demand_empty_rest_of_line ();
11791 break;
11792
11793 case 'r':
11794 if (USE_GLOBAL_POINTER_OPT)
11795 {
11796 seg = subseg_new (RDATA_SECTION_NAME,
11797 (subsegT) get_absolute_expression ());
11798 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
11799 {
11800 bfd_set_section_flags (stdoutput, seg,
11801 (SEC_ALLOC
11802 | SEC_LOAD
11803 | SEC_READONLY
11804 | SEC_RELOC
11805 | SEC_DATA));
11806 if (strcmp (TARGET_OS, "elf") != 0)
e799a695 11807 record_alignment (seg, 4);
252b5132
RH
11808 }
11809 demand_empty_rest_of_line ();
11810 }
11811 else
11812 {
11813 as_bad (_("No read only data section in this object file format"));
11814 demand_empty_rest_of_line ();
11815 return;
11816 }
11817 break;
11818
11819 case 's':
11820 if (USE_GLOBAL_POINTER_OPT)
11821 {
11822 seg = subseg_new (".sdata", (subsegT) get_absolute_expression ());
11823 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
11824 {
11825 bfd_set_section_flags (stdoutput, seg,
11826 SEC_ALLOC | SEC_LOAD | SEC_RELOC
11827 | SEC_DATA);
11828 if (strcmp (TARGET_OS, "elf") != 0)
e799a695 11829 record_alignment (seg, 4);
252b5132
RH
11830 }
11831 demand_empty_rest_of_line ();
11832 break;
11833 }
11834 else
11835 {
11836 as_bad (_("Global pointers not supported; recompile -G 0"));
11837 demand_empty_rest_of_line ();
11838 return;
11839 }
11840 }
11841
11842 auto_align = 1;
11843}
b34976b6 11844
cca86cc8
SC
11845void
11846s_change_section (ignore)
11847 int ignore ATTRIBUTE_UNUSED;
11848{
7ed4a06a 11849#ifdef OBJ_ELF
cca86cc8
SC
11850 char *section_name;
11851 char c;
4cf0dd0d 11852 char next_c;
cca86cc8
SC
11853 int section_type;
11854 int section_flag;
11855 int section_entry_size;
11856 int section_alignment;
b34976b6 11857
7ed4a06a
TS
11858 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
11859 return;
11860
cca86cc8
SC
11861 section_name = input_line_pointer;
11862 c = get_symbol_end ();
a816d1ed
AO
11863 if (c)
11864 next_c = *(input_line_pointer + 1);
cca86cc8 11865
4cf0dd0d
TS
11866 /* Do we have .section Name<,"flags">? */
11867 if (c != ',' || (c == ',' && next_c == '"'))
cca86cc8 11868 {
4cf0dd0d
TS
11869 /* just after name is now '\0'. */
11870 *input_line_pointer = c;
cca86cc8
SC
11871 input_line_pointer = section_name;
11872 obj_elf_section (ignore);
11873 return;
11874 }
11875 input_line_pointer++;
11876
11877 /* Do we have .section Name<,type><,flag><,entry_size><,alignment> */
11878 if (c == ',')
11879 section_type = get_absolute_expression ();
11880 else
11881 section_type = 0;
11882 if (*input_line_pointer++ == ',')
11883 section_flag = get_absolute_expression ();
11884 else
11885 section_flag = 0;
11886 if (*input_line_pointer++ == ',')
11887 section_entry_size = get_absolute_expression ();
11888 else
11889 section_entry_size = 0;
11890 if (*input_line_pointer++ == ',')
11891 section_alignment = get_absolute_expression ();
11892 else
11893 section_alignment = 0;
11894
a816d1ed
AO
11895 section_name = xstrdup (section_name);
11896
cca86cc8
SC
11897 obj_elf_change_section (section_name, section_type, section_flag,
11898 section_entry_size, 0, 0, 0);
a816d1ed
AO
11899
11900 if (now_seg->name != section_name)
11901 free (section_name);
7ed4a06a 11902#endif /* OBJ_ELF */
cca86cc8 11903}
252b5132
RH
11904
11905void
11906mips_enable_auto_align ()
11907{
11908 auto_align = 1;
11909}
11910
11911static void
11912s_cons (log_size)
11913 int log_size;
11914{
11915 symbolS *label;
11916
11917 label = insn_labels != NULL ? insn_labels->label : NULL;
b34976b6 11918 mips_emit_delays (FALSE);
252b5132
RH
11919 if (log_size > 0 && auto_align)
11920 mips_align (log_size, 0, label);
11921 mips_clear_insn_labels ();
11922 cons (1 << log_size);
11923}
11924
11925static void
11926s_float_cons (type)
11927 int type;
11928{
11929 symbolS *label;
11930
11931 label = insn_labels != NULL ? insn_labels->label : NULL;
11932
b34976b6 11933 mips_emit_delays (FALSE);
252b5132
RH
11934
11935 if (auto_align)
49309057
ILT
11936 {
11937 if (type == 'd')
11938 mips_align (3, 0, label);
11939 else
11940 mips_align (2, 0, label);
11941 }
252b5132
RH
11942
11943 mips_clear_insn_labels ();
11944
11945 float_cons (type);
11946}
11947
11948/* Handle .globl. We need to override it because on Irix 5 you are
11949 permitted to say
11950 .globl foo .text
11951 where foo is an undefined symbol, to mean that foo should be
11952 considered to be the address of a function. */
11953
11954static void
11955s_mips_globl (x)
43841e91 11956 int x ATTRIBUTE_UNUSED;
252b5132
RH
11957{
11958 char *name;
11959 int c;
11960 symbolS *symbolP;
11961 flagword flag;
11962
11963 name = input_line_pointer;
11964 c = get_symbol_end ();
11965 symbolP = symbol_find_or_make (name);
11966 *input_line_pointer = c;
11967 SKIP_WHITESPACE ();
11968
11969 /* On Irix 5, every global symbol that is not explicitly labelled as
11970 being a function is apparently labelled as being an object. */
11971 flag = BSF_OBJECT;
11972
11973 if (! is_end_of_line[(unsigned char) *input_line_pointer])
11974 {
11975 char *secname;
11976 asection *sec;
11977
11978 secname = input_line_pointer;
11979 c = get_symbol_end ();
11980 sec = bfd_get_section_by_name (stdoutput, secname);
11981 if (sec == NULL)
11982 as_bad (_("%s: no such section"), secname);
11983 *input_line_pointer = c;
11984
11985 if (sec != NULL && (sec->flags & SEC_CODE) != 0)
11986 flag = BSF_FUNCTION;
11987 }
11988
49309057 11989 symbol_get_bfdsym (symbolP)->flags |= flag;
252b5132
RH
11990
11991 S_SET_EXTERNAL (symbolP);
11992 demand_empty_rest_of_line ();
11993}
11994
11995static void
11996s_option (x)
43841e91 11997 int x ATTRIBUTE_UNUSED;
252b5132
RH
11998{
11999 char *opt;
12000 char c;
12001
12002 opt = input_line_pointer;
12003 c = get_symbol_end ();
12004
12005 if (*opt == 'O')
12006 {
12007 /* FIXME: What does this mean? */
12008 }
12009 else if (strncmp (opt, "pic", 3) == 0)
12010 {
12011 int i;
12012
12013 i = atoi (opt + 3);
12014 if (i == 0)
12015 mips_pic = NO_PIC;
12016 else if (i == 2)
12017 mips_pic = SVR4_PIC;
12018 else
12019 as_bad (_(".option pic%d not supported"), i);
12020
12021 if (USE_GLOBAL_POINTER_OPT && mips_pic == SVR4_PIC)
12022 {
12023 if (g_switch_seen && g_switch_value != 0)
12024 as_warn (_("-G may not be used with SVR4 PIC code"));
12025 g_switch_value = 0;
12026 bfd_set_gp_size (stdoutput, 0);
12027 }
12028 }
12029 else
12030 as_warn (_("Unrecognized option \"%s\""), opt);
12031
12032 *input_line_pointer = c;
12033 demand_empty_rest_of_line ();
12034}
12035
12036/* This structure is used to hold a stack of .set values. */
12037
e972090a
NC
12038struct mips_option_stack
12039{
252b5132
RH
12040 struct mips_option_stack *next;
12041 struct mips_set_options options;
12042};
12043
12044static struct mips_option_stack *mips_opts_stack;
12045
12046/* Handle the .set pseudo-op. */
12047
12048static void
12049s_mipsset (x)
43841e91 12050 int x ATTRIBUTE_UNUSED;
252b5132
RH
12051{
12052 char *name = input_line_pointer, ch;
12053
12054 while (!is_end_of_line[(unsigned char) *input_line_pointer])
f9419b05 12055 ++input_line_pointer;
252b5132
RH
12056 ch = *input_line_pointer;
12057 *input_line_pointer = '\0';
12058
12059 if (strcmp (name, "reorder") == 0)
12060 {
12061 if (mips_opts.noreorder && prev_nop_frag != NULL)
12062 {
12063 /* If we still have pending nops, we can discard them. The
12064 usual nop handling will insert any that are still
bdaaa2e1 12065 needed. */
252b5132
RH
12066 prev_nop_frag->fr_fix -= (prev_nop_frag_holds
12067 * (mips_opts.mips16 ? 2 : 4));
12068 prev_nop_frag = NULL;
12069 }
12070 mips_opts.noreorder = 0;
12071 }
12072 else if (strcmp (name, "noreorder") == 0)
12073 {
b34976b6 12074 mips_emit_delays (TRUE);
252b5132
RH
12075 mips_opts.noreorder = 1;
12076 mips_any_noreorder = 1;
12077 }
12078 else if (strcmp (name, "at") == 0)
12079 {
12080 mips_opts.noat = 0;
12081 }
12082 else if (strcmp (name, "noat") == 0)
12083 {
12084 mips_opts.noat = 1;
12085 }
12086 else if (strcmp (name, "macro") == 0)
12087 {
12088 mips_opts.warn_about_macros = 0;
12089 }
12090 else if (strcmp (name, "nomacro") == 0)
12091 {
12092 if (mips_opts.noreorder == 0)
12093 as_bad (_("`noreorder' must be set before `nomacro'"));
12094 mips_opts.warn_about_macros = 1;
12095 }
12096 else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0)
12097 {
12098 mips_opts.nomove = 0;
12099 }
12100 else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0)
12101 {
12102 mips_opts.nomove = 1;
12103 }
12104 else if (strcmp (name, "bopt") == 0)
12105 {
12106 mips_opts.nobopt = 0;
12107 }
12108 else if (strcmp (name, "nobopt") == 0)
12109 {
12110 mips_opts.nobopt = 1;
12111 }
12112 else if (strcmp (name, "mips16") == 0
12113 || strcmp (name, "MIPS-16") == 0)
12114 mips_opts.mips16 = 1;
12115 else if (strcmp (name, "nomips16") == 0
12116 || strcmp (name, "noMIPS-16") == 0)
12117 mips_opts.mips16 = 0;
1f25f5d3
CD
12118 else if (strcmp (name, "mips3d") == 0)
12119 mips_opts.ase_mips3d = 1;
12120 else if (strcmp (name, "nomips3d") == 0)
12121 mips_opts.ase_mips3d = 0;
a4672219
TS
12122 else if (strcmp (name, "mdmx") == 0)
12123 mips_opts.ase_mdmx = 1;
12124 else if (strcmp (name, "nomdmx") == 0)
12125 mips_opts.ase_mdmx = 0;
252b5132
RH
12126 else if (strncmp (name, "mips", 4) == 0)
12127 {
af7ee8bf 12128 int reset = 0;
252b5132
RH
12129
12130 /* Permit the user to change the ISA on the fly. Needless to
12131 say, misuse can cause serious problems. */
af7ee8bf
CD
12132 if (strcmp (name, "mips0") == 0)
12133 {
12134 reset = 1;
12135 mips_opts.isa = file_mips_isa;
12136 }
12137 else if (strcmp (name, "mips1") == 0)
12138 mips_opts.isa = ISA_MIPS1;
12139 else if (strcmp (name, "mips2") == 0)
12140 mips_opts.isa = ISA_MIPS2;
12141 else if (strcmp (name, "mips3") == 0)
12142 mips_opts.isa = ISA_MIPS3;
12143 else if (strcmp (name, "mips4") == 0)
12144 mips_opts.isa = ISA_MIPS4;
12145 else if (strcmp (name, "mips5") == 0)
12146 mips_opts.isa = ISA_MIPS5;
12147 else if (strcmp (name, "mips32") == 0)
12148 mips_opts.isa = ISA_MIPS32;
12149 else if (strcmp (name, "mips32r2") == 0)
12150 mips_opts.isa = ISA_MIPS32R2;
12151 else if (strcmp (name, "mips64") == 0)
12152 mips_opts.isa = ISA_MIPS64;
12153 else
12154 as_bad (_("unknown ISA level %s"), name + 4);
12155
12156 switch (mips_opts.isa)
98d3f06f
KH
12157 {
12158 case 0:
98d3f06f 12159 break;
af7ee8bf
CD
12160 case ISA_MIPS1:
12161 case ISA_MIPS2:
12162 case ISA_MIPS32:
12163 case ISA_MIPS32R2:
98d3f06f
KH
12164 mips_opts.gp32 = 1;
12165 mips_opts.fp32 = 1;
12166 break;
af7ee8bf
CD
12167 case ISA_MIPS3:
12168 case ISA_MIPS4:
12169 case ISA_MIPS5:
12170 case ISA_MIPS64:
98d3f06f
KH
12171 mips_opts.gp32 = 0;
12172 mips_opts.fp32 = 0;
12173 break;
12174 default:
12175 as_bad (_("unknown ISA level %s"), name + 4);
12176 break;
12177 }
af7ee8bf 12178 if (reset)
98d3f06f 12179 {
af7ee8bf
CD
12180 mips_opts.gp32 = file_mips_gp32;
12181 mips_opts.fp32 = file_mips_fp32;
98d3f06f 12182 }
252b5132
RH
12183 }
12184 else if (strcmp (name, "autoextend") == 0)
12185 mips_opts.noautoextend = 0;
12186 else if (strcmp (name, "noautoextend") == 0)
12187 mips_opts.noautoextend = 1;
12188 else if (strcmp (name, "push") == 0)
12189 {
12190 struct mips_option_stack *s;
12191
12192 s = (struct mips_option_stack *) xmalloc (sizeof *s);
12193 s->next = mips_opts_stack;
12194 s->options = mips_opts;
12195 mips_opts_stack = s;
12196 }
12197 else if (strcmp (name, "pop") == 0)
12198 {
12199 struct mips_option_stack *s;
12200
12201 s = mips_opts_stack;
12202 if (s == NULL)
12203 as_bad (_(".set pop with no .set push"));
12204 else
12205 {
12206 /* If we're changing the reorder mode we need to handle
12207 delay slots correctly. */
12208 if (s->options.noreorder && ! mips_opts.noreorder)
b34976b6 12209 mips_emit_delays (TRUE);
252b5132
RH
12210 else if (! s->options.noreorder && mips_opts.noreorder)
12211 {
12212 if (prev_nop_frag != NULL)
12213 {
12214 prev_nop_frag->fr_fix -= (prev_nop_frag_holds
12215 * (mips_opts.mips16 ? 2 : 4));
12216 prev_nop_frag = NULL;
12217 }
12218 }
12219
12220 mips_opts = s->options;
12221 mips_opts_stack = s->next;
12222 free (s);
12223 }
12224 }
12225 else
12226 {
12227 as_warn (_("Tried to set unrecognized symbol: %s\n"), name);
12228 }
12229 *input_line_pointer = ch;
12230 demand_empty_rest_of_line ();
12231}
12232
12233/* Handle the .abicalls pseudo-op. I believe this is equivalent to
12234 .option pic2. It means to generate SVR4 PIC calls. */
12235
12236static void
12237s_abicalls (ignore)
43841e91 12238 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
12239{
12240 mips_pic = SVR4_PIC;
12241 if (USE_GLOBAL_POINTER_OPT)
12242 {
12243 if (g_switch_seen && g_switch_value != 0)
12244 as_warn (_("-G may not be used with SVR4 PIC code"));
12245 g_switch_value = 0;
12246 }
12247 bfd_set_gp_size (stdoutput, 0);
12248 demand_empty_rest_of_line ();
12249}
12250
12251/* Handle the .cpload pseudo-op. This is used when generating SVR4
12252 PIC code. It sets the $gp register for the function based on the
12253 function address, which is in the register named in the argument.
12254 This uses a relocation against _gp_disp, which is handled specially
12255 by the linker. The result is:
12256 lui $gp,%hi(_gp_disp)
12257 addiu $gp,$gp,%lo(_gp_disp)
12258 addu $gp,$gp,.cpload argument
12259 The .cpload argument is normally $25 == $t9. */
12260
12261static void
12262s_cpload (ignore)
43841e91 12263 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
12264{
12265 expressionS ex;
12266 int icnt = 0;
12267
6478892d
TS
12268 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
12269 .cpload is ignored. */
12270 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
12271 {
12272 s_ignore (0);
12273 return;
12274 }
12275
d3ecfc59 12276 /* .cpload should be in a .set noreorder section. */
252b5132
RH
12277 if (mips_opts.noreorder == 0)
12278 as_warn (_(".cpload not in noreorder section"));
12279
12280 ex.X_op = O_symbol;
12281 ex.X_add_symbol = symbol_find_or_make ("_gp_disp");
12282 ex.X_op_symbol = NULL;
12283 ex.X_add_number = 0;
12284
12285 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
49309057 12286 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
252b5132 12287
c9914766
TS
12288 macro_build_lui (NULL, &icnt, &ex, mips_gp_register);
12289 macro_build ((char *) NULL, &icnt, &ex, "addiu", "t,r,j",
12290 mips_gp_register, mips_gp_register, (int) BFD_RELOC_LO16);
252b5132
RH
12291
12292 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "addu", "d,v,t",
c9914766 12293 mips_gp_register, mips_gp_register, tc_get_register (0));
252b5132
RH
12294
12295 demand_empty_rest_of_line ();
12296}
12297
6478892d
TS
12298/* Handle the .cpsetup pseudo-op defined for NewABI PIC code. The syntax is:
12299 .cpsetup $reg1, offset|$reg2, label
12300
12301 If offset is given, this results in:
12302 sd $gp, offset($sp)
956cd1d6 12303 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
12304 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
12305 daddu $gp, $gp, $reg1
6478892d
TS
12306
12307 If $reg2 is given, this results in:
12308 daddu $reg2, $gp, $0
956cd1d6 12309 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
12310 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
12311 daddu $gp, $gp, $reg1
12312 $reg1 is normally $25 == $t9. */
6478892d
TS
12313static void
12314s_cpsetup (ignore)
12315 int ignore ATTRIBUTE_UNUSED;
12316{
12317 expressionS ex_off;
12318 expressionS ex_sym;
12319 int reg1;
12320 int icnt = 0;
f21f8242 12321 char *f;
6478892d 12322
8586fc66 12323 /* If we are not generating SVR4 PIC code, .cpsetup is ignored.
6478892d
TS
12324 We also need NewABI support. */
12325 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12326 {
12327 s_ignore (0);
12328 return;
12329 }
12330
12331 reg1 = tc_get_register (0);
12332 SKIP_WHITESPACE ();
12333 if (*input_line_pointer != ',')
12334 {
12335 as_bad (_("missing argument separator ',' for .cpsetup"));
12336 return;
12337 }
12338 else
80245285 12339 ++input_line_pointer;
6478892d
TS
12340 SKIP_WHITESPACE ();
12341 if (*input_line_pointer == '$')
80245285
TS
12342 {
12343 mips_cpreturn_register = tc_get_register (0);
12344 mips_cpreturn_offset = -1;
12345 }
6478892d 12346 else
80245285
TS
12347 {
12348 mips_cpreturn_offset = get_absolute_expression ();
12349 mips_cpreturn_register = -1;
12350 }
6478892d
TS
12351 SKIP_WHITESPACE ();
12352 if (*input_line_pointer != ',')
12353 {
12354 as_bad (_("missing argument separator ',' for .cpsetup"));
12355 return;
12356 }
12357 else
f9419b05 12358 ++input_line_pointer;
6478892d 12359 SKIP_WHITESPACE ();
f21f8242 12360 expression (&ex_sym);
6478892d
TS
12361
12362 if (mips_cpreturn_register == -1)
12363 {
12364 ex_off.X_op = O_constant;
12365 ex_off.X_add_symbol = NULL;
12366 ex_off.X_op_symbol = NULL;
12367 ex_off.X_add_number = mips_cpreturn_offset;
12368
12369 macro_build ((char *) NULL, &icnt, &ex_off, "sd", "t,o(b)",
12370 mips_gp_register, (int) BFD_RELOC_LO16, SP);
12371 }
12372 else
12373 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "daddu",
12374 "d,v,t", mips_cpreturn_register, mips_gp_register, 0);
12375
f21f8242
AO
12376 /* Ensure there's room for the next two instructions, so that `f'
12377 doesn't end up with an address in the wrong frag. */
12378 frag_grow (8);
12379 f = frag_more (0);
6478892d
TS
12380 macro_build ((char *) NULL, &icnt, &ex_sym, "lui", "t,u", mips_gp_register,
12381 (int) BFD_RELOC_GPREL16);
f21f8242
AO
12382 fix_new (frag_now, f - frag_now->fr_literal,
12383 0, NULL, 0, 0, BFD_RELOC_MIPS_SUB);
12384 fix_new (frag_now, f - frag_now->fr_literal,
12385 0, NULL, 0, 0, BFD_RELOC_HI16_S);
12386
12387 f = frag_more (0);
6478892d
TS
12388 macro_build ((char *) NULL, &icnt, &ex_sym, "addiu", "t,r,j",
12389 mips_gp_register, mips_gp_register, (int) BFD_RELOC_GPREL16);
f21f8242
AO
12390 fix_new (frag_now, f - frag_now->fr_literal,
12391 0, NULL, 0, 0, BFD_RELOC_MIPS_SUB);
12392 fix_new (frag_now, f - frag_now->fr_literal,
12393 0, NULL, 0, 0, BFD_RELOC_LO16);
12394
8586fc66
TS
12395 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
12396 HAVE_64BIT_ADDRESSES ? "daddu" : "addu", "d,v,t",
12397 mips_gp_register, mips_gp_register, reg1);
6478892d
TS
12398
12399 demand_empty_rest_of_line ();
12400}
12401
12402static void
12403s_cplocal (ignore)
12404 int ignore ATTRIBUTE_UNUSED;
12405{
12406 /* If we are not generating SVR4 PIC code, or if this is not NewABI code,
12407 .cplocal is ignored. */
12408 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12409 {
12410 s_ignore (0);
12411 return;
12412 }
12413
12414 mips_gp_register = tc_get_register (0);
85b51719 12415 demand_empty_rest_of_line ();
6478892d
TS
12416}
12417
252b5132
RH
12418/* Handle the .cprestore pseudo-op. This stores $gp into a given
12419 offset from $sp. The offset is remembered, and after making a PIC
12420 call $gp is restored from that location. */
12421
12422static void
12423s_cprestore (ignore)
43841e91 12424 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
12425{
12426 expressionS ex;
12427 int icnt = 0;
12428
6478892d 12429 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
c9914766 12430 .cprestore is ignored. */
6478892d 12431 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
12432 {
12433 s_ignore (0);
12434 return;
12435 }
12436
12437 mips_cprestore_offset = get_absolute_expression ();
7a621144 12438 mips_cprestore_valid = 1;
252b5132
RH
12439
12440 ex.X_op = O_constant;
12441 ex.X_add_symbol = NULL;
12442 ex.X_op_symbol = NULL;
12443 ex.X_add_number = mips_cprestore_offset;
12444
885add95
CD
12445 macro_build_ldst_constoffset ((char *) NULL, &icnt, &ex,
12446 HAVE_32BIT_ADDRESSES ? "sw" : "sd",
12447 mips_gp_register, SP);
252b5132
RH
12448
12449 demand_empty_rest_of_line ();
12450}
12451
6478892d
TS
12452/* Handle the .cpreturn pseudo-op defined for NewABI PIC code. If an offset
12453 was given in the preceeding .gpsetup, it results in:
12454 ld $gp, offset($sp)
76b3015f 12455
6478892d
TS
12456 If a register $reg2 was given there, it results in:
12457 daddiu $gp, $gp, $reg2
12458 */
12459static void
12460s_cpreturn (ignore)
12461 int ignore ATTRIBUTE_UNUSED;
12462{
12463 expressionS ex;
12464 int icnt = 0;
12465
12466 /* If we are not generating SVR4 PIC code, .cpreturn is ignored.
12467 We also need NewABI support. */
12468 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12469 {
12470 s_ignore (0);
12471 return;
12472 }
12473
12474 if (mips_cpreturn_register == -1)
12475 {
12476 ex.X_op = O_constant;
12477 ex.X_add_symbol = NULL;
12478 ex.X_op_symbol = NULL;
12479 ex.X_add_number = mips_cpreturn_offset;
12480
12481 macro_build ((char *) NULL, &icnt, &ex, "ld", "t,o(b)",
12482 mips_gp_register, (int) BFD_RELOC_LO16, SP);
12483 }
12484 else
12485 macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "daddu",
12486 "d,v,t", mips_gp_register, mips_cpreturn_register, 0);
12487
12488 demand_empty_rest_of_line ();
12489}
12490
12491/* Handle the .gpvalue pseudo-op. This is used when generating NewABI PIC
12492 code. It sets the offset to use in gp_rel relocations. */
12493
12494static void
12495s_gpvalue (ignore)
12496 int ignore ATTRIBUTE_UNUSED;
12497{
12498 /* If we are not generating SVR4 PIC code, .gpvalue is ignored.
12499 We also need NewABI support. */
12500 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
12501 {
12502 s_ignore (0);
12503 return;
12504 }
12505
def2e0dd 12506 mips_gprel_offset = get_absolute_expression ();
6478892d
TS
12507
12508 demand_empty_rest_of_line ();
12509}
12510
252b5132
RH
12511/* Handle the .gpword pseudo-op. This is used when generating PIC
12512 code. It generates a 32 bit GP relative reloc. */
12513
12514static void
12515s_gpword (ignore)
43841e91 12516 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
12517{
12518 symbolS *label;
12519 expressionS ex;
12520 char *p;
12521
12522 /* When not generating PIC code, this is treated as .word. */
12523 if (mips_pic != SVR4_PIC)
12524 {
12525 s_cons (2);
12526 return;
12527 }
12528
12529 label = insn_labels != NULL ? insn_labels->label : NULL;
b34976b6 12530 mips_emit_delays (TRUE);
252b5132
RH
12531 if (auto_align)
12532 mips_align (2, 0, label);
12533 mips_clear_insn_labels ();
12534
12535 expression (&ex);
12536
12537 if (ex.X_op != O_symbol || ex.X_add_number != 0)
12538 {
12539 as_bad (_("Unsupported use of .gpword"));
12540 ignore_rest_of_line ();
12541 }
12542
12543 p = frag_more (4);
12544 md_number_to_chars (p, (valueT) 0, 4);
b34976b6 12545 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
cdf6fd85 12546 BFD_RELOC_GPREL32);
252b5132
RH
12547
12548 demand_empty_rest_of_line ();
12549}
12550
10181a0d
AO
12551static void
12552s_gpdword (ignore)
12553 int ignore ATTRIBUTE_UNUSED;
12554{
12555 symbolS *label;
12556 expressionS ex;
12557 char *p;
12558
12559 /* When not generating PIC code, this is treated as .dword. */
12560 if (mips_pic != SVR4_PIC)
12561 {
12562 s_cons (3);
12563 return;
12564 }
12565
12566 label = insn_labels != NULL ? insn_labels->label : NULL;
b34976b6 12567 mips_emit_delays (TRUE);
10181a0d
AO
12568 if (auto_align)
12569 mips_align (3, 0, label);
12570 mips_clear_insn_labels ();
12571
12572 expression (&ex);
12573
12574 if (ex.X_op != O_symbol || ex.X_add_number != 0)
12575 {
12576 as_bad (_("Unsupported use of .gpdword"));
12577 ignore_rest_of_line ();
12578 }
12579
12580 p = frag_more (8);
12581 md_number_to_chars (p, (valueT) 0, 8);
b34976b6 12582 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &ex, FALSE,
10181a0d
AO
12583 BFD_RELOC_GPREL32);
12584
12585 /* GPREL32 composed with 64 gives a 64-bit GP offset. */
12586 ex.X_op = O_absent;
12587 ex.X_add_symbol = 0;
12588 ex.X_add_number = 0;
b34976b6 12589 fix_new_exp (frag_now, p - frag_now->fr_literal, 8, &ex, FALSE,
10181a0d
AO
12590 BFD_RELOC_64);
12591
12592 demand_empty_rest_of_line ();
12593}
12594
252b5132
RH
12595/* Handle the .cpadd pseudo-op. This is used when dealing with switch
12596 tables in SVR4 PIC code. */
12597
12598static void
12599s_cpadd (ignore)
43841e91 12600 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
12601{
12602 int icnt = 0;
12603 int reg;
12604
10181a0d
AO
12605 /* This is ignored when not generating SVR4 PIC code. */
12606 if (mips_pic != SVR4_PIC)
252b5132
RH
12607 {
12608 s_ignore (0);
12609 return;
12610 }
12611
12612 /* Add $gp to the register named as an argument. */
12613 reg = tc_get_register (0);
12614 macro_build ((char *) NULL, &icnt, (expressionS *) NULL,
ca4e0257 12615 HAVE_32BIT_ADDRESSES ? "addu" : "daddu",
c9914766 12616 "d,v,t", reg, reg, mips_gp_register);
252b5132 12617
bdaaa2e1 12618 demand_empty_rest_of_line ();
252b5132
RH
12619}
12620
12621/* Handle the .insn pseudo-op. This marks instruction labels in
12622 mips16 mode. This permits the linker to handle them specially,
12623 such as generating jalx instructions when needed. We also make
12624 them odd for the duration of the assembly, in order to generate the
12625 right sort of code. We will make them even in the adjust_symtab
12626 routine, while leaving them marked. This is convenient for the
12627 debugger and the disassembler. The linker knows to make them odd
12628 again. */
12629
12630static void
12631s_insn (ignore)
43841e91 12632 int ignore ATTRIBUTE_UNUSED;
252b5132 12633{
f9419b05 12634 mips16_mark_labels ();
252b5132
RH
12635
12636 demand_empty_rest_of_line ();
12637}
12638
12639/* Handle a .stabn directive. We need these in order to mark a label
12640 as being a mips16 text label correctly. Sometimes the compiler
12641 will emit a label, followed by a .stabn, and then switch sections.
12642 If the label and .stabn are in mips16 mode, then the label is
12643 really a mips16 text label. */
12644
12645static void
12646s_mips_stab (type)
12647 int type;
12648{
f9419b05 12649 if (type == 'n')
252b5132
RH
12650 mips16_mark_labels ();
12651
12652 s_stab (type);
12653}
12654
12655/* Handle the .weakext pseudo-op as defined in Kane and Heinrich.
12656 */
12657
12658static void
12659s_mips_weakext (ignore)
43841e91 12660 int ignore ATTRIBUTE_UNUSED;
252b5132
RH
12661{
12662 char *name;
12663 int c;
12664 symbolS *symbolP;
12665 expressionS exp;
12666
12667 name = input_line_pointer;
12668 c = get_symbol_end ();
12669 symbolP = symbol_find_or_make (name);
12670 S_SET_WEAK (symbolP);
12671 *input_line_pointer = c;
12672
12673 SKIP_WHITESPACE ();
12674
12675 if (! is_end_of_line[(unsigned char) *input_line_pointer])
12676 {
12677 if (S_IS_DEFINED (symbolP))
12678 {
956cd1d6 12679 as_bad ("ignoring attempt to redefine symbol %s",
252b5132
RH
12680 S_GET_NAME (symbolP));
12681 ignore_rest_of_line ();
12682 return;
12683 }
bdaaa2e1 12684
252b5132
RH
12685 if (*input_line_pointer == ',')
12686 {
12687 ++input_line_pointer;
12688 SKIP_WHITESPACE ();
12689 }
bdaaa2e1 12690
252b5132
RH
12691 expression (&exp);
12692 if (exp.X_op != O_symbol)
12693 {
12694 as_bad ("bad .weakext directive");
98d3f06f 12695 ignore_rest_of_line ();
252b5132
RH
12696 return;
12697 }
49309057 12698 symbol_set_value_expression (symbolP, &exp);
252b5132
RH
12699 }
12700
12701 demand_empty_rest_of_line ();
12702}
12703
12704/* Parse a register string into a number. Called from the ECOFF code
12705 to parse .frame. The argument is non-zero if this is the frame
12706 register, so that we can record it in mips_frame_reg. */
12707
12708int
12709tc_get_register (frame)
12710 int frame;
12711{
12712 int reg;
12713
12714 SKIP_WHITESPACE ();
12715 if (*input_line_pointer++ != '$')
12716 {
12717 as_warn (_("expected `$'"));
85b51719 12718 reg = ZERO;
252b5132 12719 }
3882b010 12720 else if (ISDIGIT (*input_line_pointer))
252b5132
RH
12721 {
12722 reg = get_absolute_expression ();
12723 if (reg < 0 || reg >= 32)
12724 {
12725 as_warn (_("Bad register number"));
85b51719 12726 reg = ZERO;
252b5132
RH
12727 }
12728 }
12729 else
12730 {
76db943d 12731 if (strncmp (input_line_pointer, "ra", 2) == 0)
85b51719
TS
12732 {
12733 reg = RA;
12734 input_line_pointer += 2;
12735 }
76db943d 12736 else if (strncmp (input_line_pointer, "fp", 2) == 0)
85b51719
TS
12737 {
12738 reg = FP;
12739 input_line_pointer += 2;
12740 }
252b5132 12741 else if (strncmp (input_line_pointer, "sp", 2) == 0)
85b51719
TS
12742 {
12743 reg = SP;
12744 input_line_pointer += 2;
12745 }
252b5132 12746 else if (strncmp (input_line_pointer, "gp", 2) == 0)
85b51719
TS
12747 {
12748 reg = GP;
12749 input_line_pointer += 2;
12750 }
252b5132 12751 else if (strncmp (input_line_pointer, "at", 2) == 0)
85b51719
TS
12752 {
12753 reg = AT;
12754 input_line_pointer += 2;
12755 }
12756 else if (strncmp (input_line_pointer, "kt0", 3) == 0)
12757 {
12758 reg = KT0;
12759 input_line_pointer += 3;
12760 }
12761 else if (strncmp (input_line_pointer, "kt1", 3) == 0)
12762 {
12763 reg = KT1;
12764 input_line_pointer += 3;
12765 }
12766 else if (strncmp (input_line_pointer, "zero", 4) == 0)
12767 {
12768 reg = ZERO;
12769 input_line_pointer += 4;
12770 }
252b5132
RH
12771 else
12772 {
12773 as_warn (_("Unrecognized register name"));
85b51719
TS
12774 reg = ZERO;
12775 while (ISALNUM(*input_line_pointer))
12776 input_line_pointer++;
252b5132 12777 }
252b5132
RH
12778 }
12779 if (frame)
7a621144
DJ
12780 {
12781 mips_frame_reg = reg != 0 ? reg : SP;
12782 mips_frame_reg_valid = 1;
12783 mips_cprestore_valid = 0;
12784 }
252b5132
RH
12785 return reg;
12786}
12787
12788valueT
12789md_section_align (seg, addr)
12790 asection *seg;
12791 valueT addr;
12792{
12793 int align = bfd_get_section_alignment (stdoutput, seg);
12794
12795#ifdef OBJ_ELF
12796 /* We don't need to align ELF sections to the full alignment.
12797 However, Irix 5 may prefer that we align them at least to a 16
12798 byte boundary. We don't bother to align the sections if we are
12799 targeted for an embedded system. */
12800 if (strcmp (TARGET_OS, "elf") == 0)
12801 return addr;
12802 if (align > 4)
12803 align = 4;
12804#endif
12805
12806 return ((addr + (1 << align) - 1) & (-1 << align));
12807}
12808
12809/* Utility routine, called from above as well. If called while the
12810 input file is still being read, it's only an approximation. (For
12811 example, a symbol may later become defined which appeared to be
12812 undefined earlier.) */
12813
12814static int
12815nopic_need_relax (sym, before_relaxing)
12816 symbolS *sym;
12817 int before_relaxing;
12818{
12819 if (sym == 0)
12820 return 0;
12821
6478892d 12822 if (USE_GLOBAL_POINTER_OPT && g_switch_value > 0)
252b5132
RH
12823 {
12824 const char *symname;
12825 int change;
12826
c9914766 12827 /* Find out whether this symbol can be referenced off the $gp
252b5132
RH
12828 register. It can be if it is smaller than the -G size or if
12829 it is in the .sdata or .sbss section. Certain symbols can
c9914766 12830 not be referenced off the $gp, although it appears as though
252b5132
RH
12831 they can. */
12832 symname = S_GET_NAME (sym);
12833 if (symname != (const char *) NULL
12834 && (strcmp (symname, "eprol") == 0
12835 || strcmp (symname, "etext") == 0
12836 || strcmp (symname, "_gp") == 0
12837 || strcmp (symname, "edata") == 0
12838 || strcmp (symname, "_fbss") == 0
12839 || strcmp (symname, "_fdata") == 0
12840 || strcmp (symname, "_ftext") == 0
12841 || strcmp (symname, "end") == 0
12842 || strcmp (symname, "_gp_disp") == 0))
12843 change = 1;
12844 else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym))
12845 && (0
12846#ifndef NO_ECOFF_DEBUGGING
49309057
ILT
12847 || (symbol_get_obj (sym)->ecoff_extern_size != 0
12848 && (symbol_get_obj (sym)->ecoff_extern_size
12849 <= g_switch_value))
252b5132
RH
12850#endif
12851 /* We must defer this decision until after the whole
12852 file has been read, since there might be a .extern
12853 after the first use of this symbol. */
12854 || (before_relaxing
12855#ifndef NO_ECOFF_DEBUGGING
49309057 12856 && symbol_get_obj (sym)->ecoff_extern_size == 0
252b5132
RH
12857#endif
12858 && S_GET_VALUE (sym) == 0)
12859 || (S_GET_VALUE (sym) != 0
12860 && S_GET_VALUE (sym) <= g_switch_value)))
12861 change = 0;
12862 else
12863 {
12864 const char *segname;
12865
12866 segname = segment_name (S_GET_SEGMENT (sym));
12867 assert (strcmp (segname, ".lit8") != 0
12868 && strcmp (segname, ".lit4") != 0);
12869 change = (strcmp (segname, ".sdata") != 0
fba2b7f9
GK
12870 && strcmp (segname, ".sbss") != 0
12871 && strncmp (segname, ".sdata.", 7) != 0
12872 && strncmp (segname, ".gnu.linkonce.s.", 16) != 0);
252b5132
RH
12873 }
12874 return change;
12875 }
12876 else
c9914766 12877 /* We are not optimizing for the $gp register. */
252b5132
RH
12878 return 1;
12879}
12880
12881/* Given a mips16 variant frag FRAGP, return non-zero if it needs an
12882 extended opcode. SEC is the section the frag is in. */
12883
12884static int
12885mips16_extended_frag (fragp, sec, stretch)
12886 fragS *fragp;
12887 asection *sec;
12888 long stretch;
12889{
12890 int type;
12891 register const struct mips16_immed_operand *op;
12892 offsetT val;
12893 int mintiny, maxtiny;
12894 segT symsec;
98aa84af 12895 fragS *sym_frag;
252b5132
RH
12896
12897 if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
12898 return 0;
12899 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
12900 return 1;
12901
12902 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
12903 op = mips16_immed_operands;
12904 while (op->type != type)
12905 {
12906 ++op;
12907 assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
12908 }
12909
12910 if (op->unsp)
12911 {
12912 if (type == '<' || type == '>' || type == '[' || type == ']')
12913 {
12914 mintiny = 1;
12915 maxtiny = 1 << op->nbits;
12916 }
12917 else
12918 {
12919 mintiny = 0;
12920 maxtiny = (1 << op->nbits) - 1;
12921 }
12922 }
12923 else
12924 {
12925 mintiny = - (1 << (op->nbits - 1));
12926 maxtiny = (1 << (op->nbits - 1)) - 1;
12927 }
12928
98aa84af 12929 sym_frag = symbol_get_frag (fragp->fr_symbol);
ac62c346 12930 val = S_GET_VALUE (fragp->fr_symbol);
98aa84af 12931 symsec = S_GET_SEGMENT (fragp->fr_symbol);
252b5132
RH
12932
12933 if (op->pcrel)
12934 {
12935 addressT addr;
12936
12937 /* We won't have the section when we are called from
12938 mips_relax_frag. However, we will always have been called
12939 from md_estimate_size_before_relax first. If this is a
12940 branch to a different section, we mark it as such. If SEC is
12941 NULL, and the frag is not marked, then it must be a branch to
12942 the same section. */
12943 if (sec == NULL)
12944 {
12945 if (RELAX_MIPS16_LONG_BRANCH (fragp->fr_subtype))
12946 return 1;
12947 }
12948 else
12949 {
98aa84af 12950 /* Must have been called from md_estimate_size_before_relax. */
252b5132
RH
12951 if (symsec != sec)
12952 {
12953 fragp->fr_subtype =
12954 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
12955
12956 /* FIXME: We should support this, and let the linker
12957 catch branches and loads that are out of range. */
12958 as_bad_where (fragp->fr_file, fragp->fr_line,
12959 _("unsupported PC relative reference to different section"));
12960
12961 return 1;
12962 }
98aa84af
AM
12963 if (fragp != sym_frag && sym_frag->fr_address == 0)
12964 /* Assume non-extended on the first relaxation pass.
12965 The address we have calculated will be bogus if this is
12966 a forward branch to another frag, as the forward frag
12967 will have fr_address == 0. */
12968 return 0;
252b5132
RH
12969 }
12970
12971 /* In this case, we know for sure that the symbol fragment is in
98aa84af
AM
12972 the same section. If the relax_marker of the symbol fragment
12973 differs from the relax_marker of this fragment, we have not
12974 yet adjusted the symbol fragment fr_address. We want to add
252b5132
RH
12975 in STRETCH in order to get a better estimate of the address.
12976 This particularly matters because of the shift bits. */
12977 if (stretch != 0
98aa84af 12978 && sym_frag->relax_marker != fragp->relax_marker)
252b5132
RH
12979 {
12980 fragS *f;
12981
12982 /* Adjust stretch for any alignment frag. Note that if have
12983 been expanding the earlier code, the symbol may be
12984 defined in what appears to be an earlier frag. FIXME:
12985 This doesn't handle the fr_subtype field, which specifies
12986 a maximum number of bytes to skip when doing an
12987 alignment. */
98aa84af 12988 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
252b5132
RH
12989 {
12990 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
12991 {
12992 if (stretch < 0)
12993 stretch = - ((- stretch)
12994 & ~ ((1 << (int) f->fr_offset) - 1));
12995 else
12996 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
12997 if (stretch == 0)
12998 break;
12999 }
13000 }
13001 if (f != NULL)
13002 val += stretch;
13003 }
13004
13005 addr = fragp->fr_address + fragp->fr_fix;
13006
13007 /* The base address rules are complicated. The base address of
13008 a branch is the following instruction. The base address of a
13009 PC relative load or add is the instruction itself, but if it
13010 is in a delay slot (in which case it can not be extended) use
13011 the address of the instruction whose delay slot it is in. */
13012 if (type == 'p' || type == 'q')
13013 {
13014 addr += 2;
13015
13016 /* If we are currently assuming that this frag should be
13017 extended, then, the current address is two bytes
bdaaa2e1 13018 higher. */
252b5132
RH
13019 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13020 addr += 2;
13021
13022 /* Ignore the low bit in the target, since it will be set
13023 for a text label. */
13024 if ((val & 1) != 0)
13025 --val;
13026 }
13027 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
13028 addr -= 4;
13029 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
13030 addr -= 2;
13031
13032 val -= addr & ~ ((1 << op->shift) - 1);
13033
13034 /* Branch offsets have an implicit 0 in the lowest bit. */
13035 if (type == 'p' || type == 'q')
13036 val /= 2;
13037
13038 /* If any of the shifted bits are set, we must use an extended
13039 opcode. If the address depends on the size of this
13040 instruction, this can lead to a loop, so we arrange to always
13041 use an extended opcode. We only check this when we are in
13042 the main relaxation loop, when SEC is NULL. */
13043 if ((val & ((1 << op->shift) - 1)) != 0 && sec == NULL)
13044 {
13045 fragp->fr_subtype =
13046 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13047 return 1;
13048 }
13049
13050 /* If we are about to mark a frag as extended because the value
13051 is precisely maxtiny + 1, then there is a chance of an
13052 infinite loop as in the following code:
13053 la $4,foo
13054 .skip 1020
13055 .align 2
13056 foo:
13057 In this case when the la is extended, foo is 0x3fc bytes
13058 away, so the la can be shrunk, but then foo is 0x400 away, so
13059 the la must be extended. To avoid this loop, we mark the
13060 frag as extended if it was small, and is about to become
13061 extended with a value of maxtiny + 1. */
13062 if (val == ((maxtiny + 1) << op->shift)
13063 && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype)
13064 && sec == NULL)
13065 {
13066 fragp->fr_subtype =
13067 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
13068 return 1;
13069 }
13070 }
13071 else if (symsec != absolute_section && sec != NULL)
13072 as_bad_where (fragp->fr_file, fragp->fr_line, _("unsupported relocation"));
13073
13074 if ((val & ((1 << op->shift) - 1)) != 0
13075 || val < (mintiny << op->shift)
13076 || val > (maxtiny << op->shift))
13077 return 1;
13078 else
13079 return 0;
13080}
13081
4a6a3df4
AO
13082/* Compute the length of a branch sequence, and adjust the
13083 RELAX_BRANCH_TOOFAR bit accordingly. If FRAGP is NULL, the
13084 worst-case length is computed, with UPDATE being used to indicate
13085 whether an unconditional (-1), branch-likely (+1) or regular (0)
13086 branch is to be computed. */
13087static int
13088relaxed_branch_length (fragp, sec, update)
13089 fragS *fragp;
13090 asection *sec;
13091 int update;
13092{
b34976b6 13093 bfd_boolean toofar;
4a6a3df4
AO
13094 int length;
13095
13096 if (fragp
13097 && S_IS_DEFINED (fragp->fr_symbol)
13098 && sec == S_GET_SEGMENT (fragp->fr_symbol))
13099 {
13100 addressT addr;
13101 offsetT val;
13102
13103 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
13104
13105 addr = fragp->fr_address + fragp->fr_fix + 4;
13106
13107 val -= addr;
13108
13109 toofar = val < - (0x8000 << 2) || val >= (0x8000 << 2);
13110 }
13111 else if (fragp)
13112 /* If the symbol is not defined or it's in a different segment,
13113 assume the user knows what's going on and emit a short
13114 branch. */
b34976b6 13115 toofar = FALSE;
4a6a3df4 13116 else
b34976b6 13117 toofar = TRUE;
4a6a3df4
AO
13118
13119 if (fragp && update && toofar != RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
13120 fragp->fr_subtype
af6ae2ad 13121 = RELAX_BRANCH_ENCODE (RELAX_BRANCH_UNCOND (fragp->fr_subtype),
4a6a3df4
AO
13122 RELAX_BRANCH_LIKELY (fragp->fr_subtype),
13123 RELAX_BRANCH_LINK (fragp->fr_subtype),
13124 toofar);
13125
13126 length = 4;
13127 if (toofar)
13128 {
13129 if (fragp ? RELAX_BRANCH_LIKELY (fragp->fr_subtype) : (update > 0))
13130 length += 8;
13131
13132 if (mips_pic != NO_PIC)
13133 {
13134 /* Additional space for PIC loading of target address. */
13135 length += 8;
13136 if (mips_opts.isa == ISA_MIPS1)
13137 /* Additional space for $at-stabilizing nop. */
13138 length += 4;
13139 }
13140
13141 /* If branch is conditional. */
13142 if (fragp ? !RELAX_BRANCH_UNCOND (fragp->fr_subtype) : (update >= 0))
13143 length += 8;
13144 }
b34976b6 13145
4a6a3df4
AO
13146 return length;
13147}
13148
252b5132
RH
13149/* Estimate the size of a frag before relaxing. Unless this is the
13150 mips16, we are not really relaxing here, and the final size is
13151 encoded in the subtype information. For the mips16, we have to
13152 decide whether we are using an extended opcode or not. */
13153
252b5132
RH
13154int
13155md_estimate_size_before_relax (fragp, segtype)
13156 fragS *fragp;
13157 asection *segtype;
13158{
43841e91 13159 int change = 0;
b34976b6 13160 bfd_boolean linkonce = FALSE;
252b5132 13161
4a6a3df4
AO
13162 if (RELAX_BRANCH_P (fragp->fr_subtype))
13163 {
13164
b34976b6
AM
13165 fragp->fr_var = relaxed_branch_length (fragp, segtype, FALSE);
13166
4a6a3df4
AO
13167 return fragp->fr_var;
13168 }
13169
252b5132 13170 if (RELAX_MIPS16_P (fragp->fr_subtype))
177b4a6a
AO
13171 /* We don't want to modify the EXTENDED bit here; it might get us
13172 into infinite loops. We change it only in mips_relax_frag(). */
13173 return (RELAX_MIPS16_EXTENDED (fragp->fr_subtype) ? 4 : 2);
252b5132
RH
13174
13175 if (mips_pic == NO_PIC)
13176 {
13177 change = nopic_need_relax (fragp->fr_symbol, 0);
13178 }
13179 else if (mips_pic == SVR4_PIC)
13180 {
13181 symbolS *sym;
13182 asection *symsec;
13183
13184 sym = fragp->fr_symbol;
13185
13186 /* Handle the case of a symbol equated to another symbol. */
e0890092 13187 while (symbol_equated_reloc_p (sym))
252b5132
RH
13188 {
13189 symbolS *n;
13190
13191 /* It's possible to get a loop here in a badly written
13192 program. */
49309057 13193 n = symbol_get_value_expression (sym)->X_add_symbol;
252b5132
RH
13194 if (n == sym)
13195 break;
13196 sym = n;
13197 }
13198
13199 symsec = S_GET_SEGMENT (sym);
13200
8614eeee
UC
13201 /* duplicate the test for LINK_ONCE sections as in adjust_reloc_syms */
13202 if (symsec != segtype && ! S_IS_LOCAL (sym))
beae10d5
KH
13203 {
13204 if ((bfd_get_section_flags (stdoutput, symsec) & SEC_LINK_ONCE)
13205 != 0)
b34976b6 13206 linkonce = TRUE;
beae10d5
KH
13207
13208 /* The GNU toolchain uses an extension for ELF: a section
13209 beginning with the magic string .gnu.linkonce is a linkonce
13210 section. */
13211 if (strncmp (segment_name (symsec), ".gnu.linkonce",
13212 sizeof ".gnu.linkonce" - 1) == 0)
b34976b6 13213 linkonce = TRUE;
beae10d5 13214 }
8614eeee 13215
252b5132
RH
13216 /* This must duplicate the test in adjust_reloc_syms. */
13217 change = (symsec != &bfd_und_section
13218 && symsec != &bfd_abs_section
426b0403 13219 && ! bfd_is_com_section (symsec)
8614eeee 13220 && !linkonce
426b0403 13221#ifdef OBJ_ELF
ea4ff978 13222 /* A global or weak symbol is treated as external. */
9151e8bf 13223 && (OUTPUT_FLAVOR != bfd_target_elf_flavour
b25a253c 13224 || (! S_IS_WEAK (sym)
bad9ca53
TS
13225 && (! S_IS_EXTERNAL (sym)
13226 || mips_pic == EMBEDDED_PIC)))
426b0403
AM
13227#endif
13228 );
252b5132
RH
13229 }
13230 else
13231 abort ();
13232
13233 if (change)
13234 {
13235 /* Record the offset to the first reloc in the fr_opcode field.
13236 This lets md_convert_frag and tc_gen_reloc know that the code
13237 must be expanded. */
13238 fragp->fr_opcode = (fragp->fr_literal
13239 + fragp->fr_fix
13240 - RELAX_OLD (fragp->fr_subtype)
13241 + RELAX_RELOC1 (fragp->fr_subtype));
13242 /* FIXME: This really needs as_warn_where. */
13243 if (RELAX_WARN (fragp->fr_subtype))
9a41af64
TS
13244 as_warn (_("AT used after \".set noat\" or macro used after "
13245 "\".set nomacro\""));
13246
13247 return RELAX_NEW (fragp->fr_subtype) - RELAX_OLD (fragp->fr_subtype);
252b5132
RH
13248 }
13249
9a41af64 13250 return 0;
252b5132
RH
13251}
13252
13253/* This is called to see whether a reloc against a defined symbol
13254 should be converted into a reloc against a section. Don't adjust
13255 MIPS16 jump relocations, so we don't have to worry about the format
13256 of the offset in the .o file. Don't adjust relocations against
13257 mips16 symbols, so that the linker can find them if it needs to set
13258 up a stub. */
13259
13260int
13261mips_fix_adjustable (fixp)
13262 fixS *fixp;
13263{
13264 if (fixp->fx_r_type == BFD_RELOC_MIPS16_JMP)
13265 return 0;
a161fe53 13266
252b5132
RH
13267 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
13268 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
13269 return 0;
a161fe53 13270
252b5132
RH
13271 if (fixp->fx_addsy == NULL)
13272 return 1;
a161fe53 13273
252b5132
RH
13274#ifdef OBJ_ELF
13275 if (OUTPUT_FLAVOR == bfd_target_elf_flavour
13276 && S_GET_OTHER (fixp->fx_addsy) == STO_MIPS16
13277 && fixp->fx_subsy == NULL)
13278 return 0;
13279#endif
a161fe53 13280
252b5132
RH
13281 return 1;
13282}
13283
13284/* Translate internal representation of relocation info to BFD target
13285 format. */
13286
13287arelent **
13288tc_gen_reloc (section, fixp)
43841e91 13289 asection *section ATTRIBUTE_UNUSED;
252b5132
RH
13290 fixS *fixp;
13291{
13292 static arelent *retval[4];
13293 arelent *reloc;
13294 bfd_reloc_code_real_type code;
13295
13296 reloc = retval[0] = (arelent *) xmalloc (sizeof (arelent));
13297 retval[1] = NULL;
13298
49309057
ILT
13299 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
13300 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13301 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
13302
13303 if (mips_pic == EMBEDDED_PIC
13304 && SWITCH_TABLE (fixp))
13305 {
13306 /* For a switch table entry we use a special reloc. The addend
13307 is actually the difference between the reloc address and the
13308 subtrahend. */
13309 reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy);
13310 if (OUTPUT_FLAVOR != bfd_target_ecoff_flavour)
13311 as_fatal (_("Double check fx_r_type in tc-mips.c:tc_gen_reloc"));
13312 fixp->fx_r_type = BFD_RELOC_GPREL32;
13313 }
13314 else if (fixp->fx_r_type == BFD_RELOC_PCREL_LO16)
13315 {
4514d474
CD
13316 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
13317 reloc->addend = fixp->fx_addnumber;
252b5132 13318 else
4514d474
CD
13319 {
13320 /* We use a special addend for an internal RELLO reloc. */
13321 if (symbol_section_p (fixp->fx_addsy))
13322 reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy);
13323 else
13324 reloc->addend = fixp->fx_addnumber + reloc->address;
13325 }
252b5132
RH
13326 }
13327 else if (fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S)
13328 {
13329 assert (fixp->fx_next != NULL
13330 && fixp->fx_next->fx_r_type == BFD_RELOC_PCREL_LO16);
4514d474
CD
13331
13332 /* The reloc is relative to the RELLO; adjust the addend
252b5132 13333 accordingly. */
4514d474
CD
13334 if (OUTPUT_FLAVOR == bfd_target_elf_flavour)
13335 reloc->addend = fixp->fx_next->fx_addnumber;
252b5132 13336 else
4514d474
CD
13337 {
13338 /* We use a special addend for an internal RELHI reloc. */
13339 if (symbol_section_p (fixp->fx_addsy))
13340 reloc->addend = (fixp->fx_next->fx_frag->fr_address
13341 + fixp->fx_next->fx_where
13342 - S_GET_VALUE (fixp->fx_subsy));
13343 else
13344 reloc->addend = (fixp->fx_addnumber
13345 + fixp->fx_next->fx_frag->fr_address
13346 + fixp->fx_next->fx_where);
13347 }
252b5132 13348 }
4514d474
CD
13349 else if (fixp->fx_pcrel == 0 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
13350 reloc->addend = fixp->fx_addnumber;
252b5132
RH
13351 else
13352 {
13353 if (OUTPUT_FLAVOR != bfd_target_aout_flavour)
13354 /* A gruesome hack which is a result of the gruesome gas reloc
13355 handling. */
13356 reloc->addend = reloc->address;
13357 else
13358 reloc->addend = -reloc->address;
13359 }
13360
13361 /* If this is a variant frag, we may need to adjust the existing
13362 reloc and generate a new one. */
13363 if (fixp->fx_frag->fr_opcode != NULL
ed6fb7bd
SC
13364 && ((fixp->fx_r_type == BFD_RELOC_GPREL16
13365 && ! HAVE_NEWABI)
252b5132
RH
13366 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT16
13367 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL16
13368 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16
13369 || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_LO16
13370 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16
6478892d 13371 || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_LO16)
ed6fb7bd 13372 )
252b5132
RH
13373 {
13374 arelent *reloc2;
13375
13376 assert (! RELAX_MIPS16_P (fixp->fx_frag->fr_subtype));
13377
13378 /* If this is not the last reloc in this frag, then we have two
13379 GPREL relocs, or a GOT_HI16/GOT_LO16 pair, or a
13380 CALL_HI16/CALL_LO16, both of which are being replaced. Let
13381 the second one handle all of them. */
13382 if (fixp->fx_next != NULL
13383 && fixp->fx_frag == fixp->fx_next->fx_frag)
13384 {
cdf6fd85
TS
13385 assert ((fixp->fx_r_type == BFD_RELOC_GPREL16
13386 && fixp->fx_next->fx_r_type == BFD_RELOC_GPREL16)
252b5132
RH
13387 || (fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16
13388 && (fixp->fx_next->fx_r_type
13389 == BFD_RELOC_MIPS_GOT_LO16))
13390 || (fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16
13391 && (fixp->fx_next->fx_r_type
13392 == BFD_RELOC_MIPS_CALL_LO16)));
13393 retval[0] = NULL;
13394 return retval;
13395 }
13396
13397 fixp->fx_where = fixp->fx_frag->fr_opcode - fixp->fx_frag->fr_literal;
13398 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
13399 reloc2 = retval[1] = (arelent *) xmalloc (sizeof (arelent));
13400 retval[2] = NULL;
49309057
ILT
13401 reloc2->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
13402 *reloc2->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
13403 reloc2->address = (reloc->address
13404 + (RELAX_RELOC2 (fixp->fx_frag->fr_subtype)
13405 - RELAX_RELOC1 (fixp->fx_frag->fr_subtype)));
13406 reloc2->addend = fixp->fx_addnumber;
13407 reloc2->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_LO16);
13408 assert (reloc2->howto != NULL);
13409
13410 if (RELAX_RELOC3 (fixp->fx_frag->fr_subtype))
13411 {
13412 arelent *reloc3;
13413
13414 reloc3 = retval[2] = (arelent *) xmalloc (sizeof (arelent));
13415 retval[3] = NULL;
13416 *reloc3 = *reloc2;
13417 reloc3->address += 4;
13418 }
13419
13420 if (mips_pic == NO_PIC)
13421 {
cdf6fd85 13422 assert (fixp->fx_r_type == BFD_RELOC_GPREL16);
252b5132
RH
13423 fixp->fx_r_type = BFD_RELOC_HI16_S;
13424 }
13425 else if (mips_pic == SVR4_PIC)
13426 {
13427 switch (fixp->fx_r_type)
13428 {
13429 default:
13430 abort ();
13431 case BFD_RELOC_MIPS_GOT16:
13432 break;
252b5132
RH
13433 case BFD_RELOC_MIPS_GOT_LO16:
13434 case BFD_RELOC_MIPS_CALL_LO16:
13435 fixp->fx_r_type = BFD_RELOC_MIPS_GOT16;
13436 break;
ed6fb7bd
SC
13437 case BFD_RELOC_MIPS_CALL16:
13438 if (HAVE_NEWABI)
13439 {
13440 /* BFD_RELOC_MIPS_GOT16;*/
13441 fixp->fx_r_type = BFD_RELOC_MIPS_GOT_PAGE;
13442 reloc2->howto = bfd_reloc_type_lookup
13443 (stdoutput, BFD_RELOC_MIPS_GOT_OFST);
13444 }
13445 else
13446 fixp->fx_r_type = BFD_RELOC_MIPS_GOT16;
13447 break;
252b5132
RH
13448 }
13449 }
13450 else
13451 abort ();
ed6fb7bd
SC
13452
13453 /* newabi uses R_MIPS_GOT_DISP for local symbols */
6b70243f 13454 if (HAVE_NEWABI && fixp->fx_r_type == BFD_RELOC_MIPS_GOT_LO16)
ed6fb7bd
SC
13455 {
13456 fixp->fx_r_type = BFD_RELOC_MIPS_GOT_DISP;
13457 retval[1] = NULL;
13458 }
252b5132
RH
13459 }
13460
438c16b8
TS
13461 /* Since the old MIPS ELF ABI uses Rel instead of Rela, encode the vtable
13462 entry to be used in the relocation's section offset. */
13463 if (! HAVE_NEWABI && fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
252b5132
RH
13464 {
13465 reloc->address = reloc->addend;
13466 reloc->addend = 0;
13467 }
13468
13469 /* Since DIFF_EXPR_OK is defined in tc-mips.h, it is possible that
13470 fixup_segment converted a non-PC relative reloc into a PC
13471 relative reloc. In such a case, we need to convert the reloc
13472 code. */
13473 code = fixp->fx_r_type;
13474 if (fixp->fx_pcrel)
13475 {
13476 switch (code)
13477 {
13478 case BFD_RELOC_8:
13479 code = BFD_RELOC_8_PCREL;
13480 break;
13481 case BFD_RELOC_16:
13482 code = BFD_RELOC_16_PCREL;
13483 break;
13484 case BFD_RELOC_32:
13485 code = BFD_RELOC_32_PCREL;
13486 break;
13487 case BFD_RELOC_64:
13488 code = BFD_RELOC_64_PCREL;
13489 break;
13490 case BFD_RELOC_8_PCREL:
13491 case BFD_RELOC_16_PCREL:
13492 case BFD_RELOC_32_PCREL:
13493 case BFD_RELOC_64_PCREL:
13494 case BFD_RELOC_16_PCREL_S2:
13495 case BFD_RELOC_PCREL_HI16_S:
13496 case BFD_RELOC_PCREL_LO16:
13497 break;
13498 default:
13499 as_bad_where (fixp->fx_file, fixp->fx_line,
13500 _("Cannot make %s relocation PC relative"),
13501 bfd_get_reloc_code_name (code));
13502 }
13503 }
13504
add55e1f
RS
13505#ifdef OBJ_ELF
13506 /* md_apply_fix3 has a double-subtraction hack to get
13507 bfd_install_relocation to behave nicely. GPREL relocations are
13508 handled correctly without this hack, so undo it here. We can't
13509 stop md_apply_fix3 from subtracting twice in the first place since
13510 the fake addend is required for variant frags above. */
13511 if (fixp->fx_addsy != NULL && OUTPUT_FLAVOR == bfd_target_elf_flavour
98605598 13512 && (code == BFD_RELOC_GPREL16 || code == BFD_RELOC_MIPS16_GPREL)
add55e1f
RS
13513 && reloc->addend != 0
13514 && mips_need_elf_addend_fixup (fixp))
13515 reloc->addend += S_GET_VALUE (fixp->fx_addsy);
13516#endif
13517
252b5132
RH
13518 /* To support a PC relative reloc when generating embedded PIC code
13519 for ECOFF, we use a Cygnus extension. We check for that here to
13520 make sure that we don't let such a reloc escape normally. */
bb2d6cd7
GK
13521 if ((OUTPUT_FLAVOR == bfd_target_ecoff_flavour
13522 || OUTPUT_FLAVOR == bfd_target_elf_flavour)
252b5132
RH
13523 && code == BFD_RELOC_16_PCREL_S2
13524 && mips_pic != EMBEDDED_PIC)
13525 reloc->howto = NULL;
13526 else
13527 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
13528
13529 if (reloc->howto == NULL)
13530 {
13531 as_bad_where (fixp->fx_file, fixp->fx_line,
13532 _("Can not represent %s relocation in this object file format"),
13533 bfd_get_reloc_code_name (code));
13534 retval[0] = NULL;
13535 }
13536
13537 return retval;
13538}
13539
13540/* Relax a machine dependent frag. This returns the amount by which
13541 the current size of the frag should change. */
13542
13543int
4a6a3df4
AO
13544mips_relax_frag (sec, fragp, stretch)
13545 asection *sec;
252b5132
RH
13546 fragS *fragp;
13547 long stretch;
13548{
4a6a3df4
AO
13549 if (RELAX_BRANCH_P (fragp->fr_subtype))
13550 {
13551 offsetT old_var = fragp->fr_var;
b34976b6
AM
13552
13553 fragp->fr_var = relaxed_branch_length (fragp, sec, TRUE);
4a6a3df4
AO
13554
13555 return fragp->fr_var - old_var;
13556 }
13557
252b5132
RH
13558 if (! RELAX_MIPS16_P (fragp->fr_subtype))
13559 return 0;
13560
c4e7957c 13561 if (mips16_extended_frag (fragp, NULL, stretch))
252b5132
RH
13562 {
13563 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13564 return 0;
13565 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
13566 return 2;
13567 }
13568 else
13569 {
13570 if (! RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13571 return 0;
13572 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
13573 return -2;
13574 }
13575
13576 return 0;
13577}
13578
13579/* Convert a machine dependent frag. */
13580
13581void
13582md_convert_frag (abfd, asec, fragp)
43841e91 13583 bfd *abfd ATTRIBUTE_UNUSED;
252b5132
RH
13584 segT asec;
13585 fragS *fragp;
13586{
13587 int old, new;
13588 char *fixptr;
13589
4a6a3df4
AO
13590 if (RELAX_BRANCH_P (fragp->fr_subtype))
13591 {
13592 bfd_byte *buf;
13593 unsigned long insn;
13594 expressionS exp;
13595 fixS *fixp;
b34976b6 13596
4a6a3df4
AO
13597 buf = (bfd_byte *)fragp->fr_literal + fragp->fr_fix;
13598
13599 if (target_big_endian)
13600 insn = bfd_getb32 (buf);
13601 else
13602 insn = bfd_getl32 (buf);
b34976b6 13603
4a6a3df4
AO
13604 if (!RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
13605 {
13606 /* We generate a fixup instead of applying it right now
13607 because, if there are linker relaxations, we're going to
13608 need the relocations. */
13609 exp.X_op = O_symbol;
13610 exp.X_add_symbol = fragp->fr_symbol;
13611 exp.X_add_number = fragp->fr_offset;
13612
13613 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13614 4, &exp, 1,
af6ae2ad 13615 BFD_RELOC_16_PCREL_S2);
4a6a3df4
AO
13616 fixp->fx_file = fragp->fr_file;
13617 fixp->fx_line = fragp->fr_line;
b34976b6 13618
4a6a3df4
AO
13619 md_number_to_chars ((char *)buf, insn, 4);
13620 buf += 4;
13621 }
13622 else
13623 {
13624 int i;
13625
13626 as_warn_where (fragp->fr_file, fragp->fr_line,
13627 _("relaxed out-of-range branch into a jump"));
13628
13629 if (RELAX_BRANCH_UNCOND (fragp->fr_subtype))
13630 goto uncond;
13631
13632 if (!RELAX_BRANCH_LIKELY (fragp->fr_subtype))
13633 {
13634 /* Reverse the branch. */
13635 switch ((insn >> 28) & 0xf)
13636 {
13637 case 4:
13638 /* bc[0-3][tf]l? and bc1any[24][ft] instructions can
13639 have the condition reversed by tweaking a single
13640 bit, and their opcodes all have 0x4???????. */
13641 assert ((insn & 0xf1000000) == 0x41000000);
13642 insn ^= 0x00010000;
13643 break;
13644
13645 case 0:
13646 /* bltz 0x04000000 bgez 0x04010000
13647 bltzal 0x04100000 bgezal 0x04110000 */
13648 assert ((insn & 0xfc0e0000) == 0x04000000);
13649 insn ^= 0x00010000;
13650 break;
b34976b6 13651
4a6a3df4
AO
13652 case 1:
13653 /* beq 0x10000000 bne 0x14000000
13654 blez 0x18000000 bgtz 0x1c000000 */
13655 insn ^= 0x04000000;
13656 break;
13657
13658 default:
13659 abort ();
13660 }
13661 }
13662
13663 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
13664 {
13665 /* Clear the and-link bit. */
13666 assert ((insn & 0xfc1c0000) == 0x04100000);
13667
13668 /* bltzal 0x04100000 bgezal 0x04110000
13669 bltzall 0x04120000 bgezall 0x04130000 */
13670 insn &= ~0x00100000;
13671 }
13672
13673 /* Branch over the branch (if the branch was likely) or the
13674 full jump (not likely case). Compute the offset from the
13675 current instruction to branch to. */
13676 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
13677 i = 16;
13678 else
13679 {
13680 /* How many bytes in instructions we've already emitted? */
13681 i = buf - (bfd_byte *)fragp->fr_literal - fragp->fr_fix;
13682 /* How many bytes in instructions from here to the end? */
13683 i = fragp->fr_var - i;
13684 }
13685 /* Convert to instruction count. */
13686 i >>= 2;
13687 /* Branch counts from the next instruction. */
b34976b6 13688 i--;
4a6a3df4
AO
13689 insn |= i;
13690 /* Branch over the jump. */
13691 md_number_to_chars ((char *)buf, insn, 4);
13692 buf += 4;
13693
13694 /* Nop */
13695 md_number_to_chars ((char*)buf, 0, 4);
13696 buf += 4;
13697
13698 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
13699 {
13700 /* beql $0, $0, 2f */
13701 insn = 0x50000000;
13702 /* Compute the PC offset from the current instruction to
13703 the end of the variable frag. */
13704 /* How many bytes in instructions we've already emitted? */
13705 i = buf - (bfd_byte *)fragp->fr_literal - fragp->fr_fix;
13706 /* How many bytes in instructions from here to the end? */
13707 i = fragp->fr_var - i;
13708 /* Convert to instruction count. */
13709 i >>= 2;
13710 /* Don't decrement i, because we want to branch over the
13711 delay slot. */
13712
13713 insn |= i;
13714 md_number_to_chars ((char *)buf, insn, 4);
13715 buf += 4;
13716
13717 md_number_to_chars ((char *)buf, 0, 4);
13718 buf += 4;
13719 }
13720
13721 uncond:
13722 if (mips_pic == NO_PIC)
13723 {
13724 /* j or jal. */
13725 insn = (RELAX_BRANCH_LINK (fragp->fr_subtype)
13726 ? 0x0c000000 : 0x08000000);
13727 exp.X_op = O_symbol;
13728 exp.X_add_symbol = fragp->fr_symbol;
13729 exp.X_add_number = fragp->fr_offset;
13730
13731 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13732 4, &exp, 0, BFD_RELOC_MIPS_JMP);
13733 fixp->fx_file = fragp->fr_file;
13734 fixp->fx_line = fragp->fr_line;
13735
13736 md_number_to_chars ((char*)buf, insn, 4);
13737 buf += 4;
13738 }
13739 else
13740 {
13741 /* lw/ld $at, <sym>($gp) R_MIPS_GOT16 */
13742 insn = HAVE_64BIT_ADDRESSES ? 0xdf810000 : 0x8f810000;
13743 exp.X_op = O_symbol;
13744 exp.X_add_symbol = fragp->fr_symbol;
13745 exp.X_add_number = fragp->fr_offset;
13746
13747 if (fragp->fr_offset)
13748 {
13749 exp.X_add_symbol = make_expr_symbol (&exp);
13750 exp.X_add_number = 0;
13751 }
13752
13753 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13754 4, &exp, 0, BFD_RELOC_MIPS_GOT16);
13755 fixp->fx_file = fragp->fr_file;
13756 fixp->fx_line = fragp->fr_line;
13757
13758 md_number_to_chars ((char*)buf, insn, 4);
13759 buf += 4;
b34976b6 13760
4a6a3df4
AO
13761 if (mips_opts.isa == ISA_MIPS1)
13762 {
13763 /* nop */
13764 md_number_to_chars ((char*)buf, 0, 4);
13765 buf += 4;
13766 }
13767
13768 /* d/addiu $at, $at, <sym> R_MIPS_LO16 */
13769 insn = HAVE_64BIT_ADDRESSES ? 0x64210000 : 0x24210000;
13770
13771 fixp = fix_new_exp (fragp, buf - (bfd_byte *)fragp->fr_literal,
13772 4, &exp, 0, BFD_RELOC_LO16);
13773 fixp->fx_file = fragp->fr_file;
13774 fixp->fx_line = fragp->fr_line;
b34976b6 13775
4a6a3df4
AO
13776 md_number_to_chars ((char*)buf, insn, 4);
13777 buf += 4;
13778
13779 /* j(al)r $at. */
13780 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
13781 insn = 0x0020f809;
13782 else
13783 insn = 0x00200008;
13784
13785 md_number_to_chars ((char*)buf, insn, 4);
13786 buf += 4;
13787 }
13788 }
13789
13790 assert (buf == (bfd_byte *)fragp->fr_literal
13791 + fragp->fr_fix + fragp->fr_var);
13792
13793 fragp->fr_fix += fragp->fr_var;
13794
13795 return;
13796 }
13797
252b5132
RH
13798 if (RELAX_MIPS16_P (fragp->fr_subtype))
13799 {
13800 int type;
13801 register const struct mips16_immed_operand *op;
b34976b6 13802 bfd_boolean small, ext;
252b5132
RH
13803 offsetT val;
13804 bfd_byte *buf;
13805 unsigned long insn;
b34976b6 13806 bfd_boolean use_extend;
252b5132
RH
13807 unsigned short extend;
13808
13809 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
13810 op = mips16_immed_operands;
13811 while (op->type != type)
13812 ++op;
13813
13814 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
13815 {
b34976b6
AM
13816 small = FALSE;
13817 ext = TRUE;
252b5132
RH
13818 }
13819 else
13820 {
b34976b6
AM
13821 small = TRUE;
13822 ext = FALSE;
252b5132
RH
13823 }
13824
6386f3a7 13825 resolve_symbol_value (fragp->fr_symbol);
252b5132
RH
13826 val = S_GET_VALUE (fragp->fr_symbol);
13827 if (op->pcrel)
13828 {
13829 addressT addr;
13830
13831 addr = fragp->fr_address + fragp->fr_fix;
13832
13833 /* The rules for the base address of a PC relative reloc are
13834 complicated; see mips16_extended_frag. */
13835 if (type == 'p' || type == 'q')
13836 {
13837 addr += 2;
13838 if (ext)
13839 addr += 2;
13840 /* Ignore the low bit in the target, since it will be
13841 set for a text label. */
13842 if ((val & 1) != 0)
13843 --val;
13844 }
13845 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
13846 addr -= 4;
13847 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
13848 addr -= 2;
13849
13850 addr &= ~ (addressT) ((1 << op->shift) - 1);
13851 val -= addr;
13852
13853 /* Make sure the section winds up with the alignment we have
13854 assumed. */
13855 if (op->shift > 0)
13856 record_alignment (asec, op->shift);
13857 }
13858
13859 if (ext
13860 && (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)
13861 || RELAX_MIPS16_DSLOT (fragp->fr_subtype)))
13862 as_warn_where (fragp->fr_file, fragp->fr_line,
13863 _("extended instruction in delay slot"));
13864
13865 buf = (bfd_byte *) (fragp->fr_literal + fragp->fr_fix);
13866
13867 if (target_big_endian)
13868 insn = bfd_getb16 (buf);
13869 else
13870 insn = bfd_getl16 (buf);
13871
13872 mips16_immed (fragp->fr_file, fragp->fr_line, type, val,
13873 RELAX_MIPS16_USER_EXT (fragp->fr_subtype),
13874 small, ext, &insn, &use_extend, &extend);
13875
13876 if (use_extend)
13877 {
874e8986 13878 md_number_to_chars ((char *) buf, 0xf000 | extend, 2);
252b5132
RH
13879 fragp->fr_fix += 2;
13880 buf += 2;
13881 }
13882
874e8986 13883 md_number_to_chars ((char *) buf, insn, 2);
252b5132
RH
13884 fragp->fr_fix += 2;
13885 buf += 2;
13886 }
13887 else
13888 {
13889 if (fragp->fr_opcode == NULL)
13890 return;
13891
13892 old = RELAX_OLD (fragp->fr_subtype);
13893 new = RELAX_NEW (fragp->fr_subtype);
13894 fixptr = fragp->fr_literal + fragp->fr_fix;
13895
13896 if (new > 0)
13897 memcpy (fixptr - old, fixptr, new);
13898
13899 fragp->fr_fix += new - old;
13900 }
13901}
13902
13903#ifdef OBJ_ELF
13904
13905/* This function is called after the relocs have been generated.
13906 We've been storing mips16 text labels as odd. Here we convert them
13907 back to even for the convenience of the debugger. */
13908
13909void
13910mips_frob_file_after_relocs ()
13911{
13912 asymbol **syms;
13913 unsigned int count, i;
13914
13915 if (OUTPUT_FLAVOR != bfd_target_elf_flavour)
13916 return;
13917
13918 syms = bfd_get_outsymbols (stdoutput);
13919 count = bfd_get_symcount (stdoutput);
13920 for (i = 0; i < count; i++, syms++)
13921 {
13922 if (elf_symbol (*syms)->internal_elf_sym.st_other == STO_MIPS16
13923 && ((*syms)->value & 1) != 0)
13924 {
13925 (*syms)->value &= ~1;
13926 /* If the symbol has an odd size, it was probably computed
13927 incorrectly, so adjust that as well. */
13928 if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0)
13929 ++elf_symbol (*syms)->internal_elf_sym.st_size;
13930 }
13931 }
13932}
13933
13934#endif
13935
13936/* This function is called whenever a label is defined. It is used
13937 when handling branch delays; if a branch has a label, we assume we
13938 can not move it. */
13939
13940void
13941mips_define_label (sym)
13942 symbolS *sym;
13943{
13944 struct insn_label_list *l;
13945
13946 if (free_insn_labels == NULL)
13947 l = (struct insn_label_list *) xmalloc (sizeof *l);
13948 else
13949 {
13950 l = free_insn_labels;
13951 free_insn_labels = l->next;
13952 }
13953
13954 l->label = sym;
13955 l->next = insn_labels;
13956 insn_labels = l;
13957}
13958\f
13959#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
13960
13961/* Some special processing for a MIPS ELF file. */
13962
13963void
13964mips_elf_final_processing ()
13965{
13966 /* Write out the register information. */
316f5878 13967 if (mips_abi != N64_ABI)
252b5132
RH
13968 {
13969 Elf32_RegInfo s;
13970
13971 s.ri_gprmask = mips_gprmask;
13972 s.ri_cprmask[0] = mips_cprmask[0];
13973 s.ri_cprmask[1] = mips_cprmask[1];
13974 s.ri_cprmask[2] = mips_cprmask[2];
13975 s.ri_cprmask[3] = mips_cprmask[3];
13976 /* The gp_value field is set by the MIPS ELF backend. */
13977
13978 bfd_mips_elf32_swap_reginfo_out (stdoutput, &s,
13979 ((Elf32_External_RegInfo *)
13980 mips_regmask_frag));
13981 }
13982 else
13983 {
13984 Elf64_Internal_RegInfo s;
13985
13986 s.ri_gprmask = mips_gprmask;
13987 s.ri_pad = 0;
13988 s.ri_cprmask[0] = mips_cprmask[0];
13989 s.ri_cprmask[1] = mips_cprmask[1];
13990 s.ri_cprmask[2] = mips_cprmask[2];
13991 s.ri_cprmask[3] = mips_cprmask[3];
13992 /* The gp_value field is set by the MIPS ELF backend. */
13993
13994 bfd_mips_elf64_swap_reginfo_out (stdoutput, &s,
13995 ((Elf64_External_RegInfo *)
13996 mips_regmask_frag));
13997 }
13998
13999 /* Set the MIPS ELF flag bits. FIXME: There should probably be some
14000 sort of BFD interface for this. */
14001 if (mips_any_noreorder)
14002 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER;
14003 if (mips_pic != NO_PIC)
14004 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC;
14005
98d3f06f 14006 /* Set MIPS ELF flags for ASEs. */
a4672219
TS
14007 if (file_ase_mips16)
14008 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_M16;
1f25f5d3
CD
14009#if 0 /* XXX FIXME */
14010 if (file_ase_mips3d)
14011 elf_elfheader (stdoutput)->e_flags |= ???;
14012#endif
deec1734
CD
14013 if (file_ase_mdmx)
14014 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MDMX;
1f25f5d3 14015
bdaaa2e1 14016 /* Set the MIPS ELF ABI flags. */
316f5878 14017 if (mips_abi == O32_ABI && USE_E_MIPS_ABI_O32)
252b5132 14018 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32;
316f5878 14019 else if (mips_abi == O64_ABI)
252b5132 14020 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64;
316f5878 14021 else if (mips_abi == EABI_ABI)
252b5132 14022 {
316f5878 14023 if (!file_mips_gp32)
252b5132
RH
14024 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64;
14025 else
14026 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32;
14027 }
316f5878 14028 else if (mips_abi == N32_ABI)
be00bddd
TS
14029 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ABI2;
14030
c9914766 14031 /* Nothing to do for N64_ABI. */
252b5132
RH
14032
14033 if (mips_32bitmode)
14034 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE;
14035}
14036
14037#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
14038\f
beae10d5
KH
14039typedef struct proc {
14040 symbolS *isym;
14041 unsigned long reg_mask;
14042 unsigned long reg_offset;
14043 unsigned long fpreg_mask;
14044 unsigned long fpreg_offset;
14045 unsigned long frame_offset;
14046 unsigned long frame_reg;
14047 unsigned long pc_reg;
14048} procS;
252b5132
RH
14049
14050static procS cur_proc;
14051static procS *cur_proc_ptr;
14052static int numprocs;
14053
0a9ef439 14054/* Fill in an rs_align_code fragment. */
a19d8eb0 14055
0a9ef439
RH
14056void
14057mips_handle_align (fragp)
14058 fragS *fragp;
a19d8eb0 14059{
0a9ef439
RH
14060 if (fragp->fr_type != rs_align_code)
14061 return;
14062
14063 if (mips_opts.mips16)
a19d8eb0
CP
14064 {
14065 static const unsigned char be_nop[] = { 0x65, 0x00 };
14066 static const unsigned char le_nop[] = { 0x00, 0x65 };
14067
0a9ef439
RH
14068 int bytes;
14069 char *p;
a19d8eb0 14070
0a9ef439
RH
14071 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
14072 p = fragp->fr_literal + fragp->fr_fix;
14073
14074 if (bytes & 1)
14075 {
14076 *p++ = 0;
f9419b05 14077 fragp->fr_fix++;
0a9ef439
RH
14078 }
14079
14080 memcpy (p, (target_big_endian ? be_nop : le_nop), 2);
14081 fragp->fr_var = 2;
a19d8eb0
CP
14082 }
14083
0a9ef439 14084 /* For mips32, a nop is a zero, which we trivially get by doing nothing. */
a19d8eb0
CP
14085}
14086
252b5132
RH
14087static void
14088md_obj_begin ()
14089{
14090}
14091
14092static void
14093md_obj_end ()
14094{
14095 /* check for premature end, nesting errors, etc */
14096 if (cur_proc_ptr)
9a41af64 14097 as_warn (_("missing .end at end of assembly"));
252b5132
RH
14098}
14099
14100static long
14101get_number ()
14102{
14103 int negative = 0;
14104 long val = 0;
14105
14106 if (*input_line_pointer == '-')
14107 {
14108 ++input_line_pointer;
14109 negative = 1;
14110 }
3882b010 14111 if (!ISDIGIT (*input_line_pointer))
956cd1d6 14112 as_bad (_("expected simple number"));
252b5132
RH
14113 if (input_line_pointer[0] == '0')
14114 {
14115 if (input_line_pointer[1] == 'x')
14116 {
14117 input_line_pointer += 2;
3882b010 14118 while (ISXDIGIT (*input_line_pointer))
252b5132
RH
14119 {
14120 val <<= 4;
14121 val |= hex_value (*input_line_pointer++);
14122 }
14123 return negative ? -val : val;
14124 }
14125 else
14126 {
14127 ++input_line_pointer;
3882b010 14128 while (ISDIGIT (*input_line_pointer))
252b5132
RH
14129 {
14130 val <<= 3;
14131 val |= *input_line_pointer++ - '0';
14132 }
14133 return negative ? -val : val;
14134 }
14135 }
3882b010 14136 if (!ISDIGIT (*input_line_pointer))
252b5132
RH
14137 {
14138 printf (_(" *input_line_pointer == '%c' 0x%02x\n"),
14139 *input_line_pointer, *input_line_pointer);
956cd1d6 14140 as_warn (_("invalid number"));
252b5132
RH
14141 return -1;
14142 }
3882b010 14143 while (ISDIGIT (*input_line_pointer))
252b5132
RH
14144 {
14145 val *= 10;
14146 val += *input_line_pointer++ - '0';
14147 }
14148 return negative ? -val : val;
14149}
14150
14151/* The .file directive; just like the usual .file directive, but there
c5dd6aab
DJ
14152 is an initial number which is the ECOFF file index. In the non-ECOFF
14153 case .file implies DWARF-2. */
14154
14155static void
14156s_mips_file (x)
14157 int x ATTRIBUTE_UNUSED;
14158{
ecb4347a
DJ
14159 static int first_file_directive = 0;
14160
c5dd6aab
DJ
14161 if (ECOFF_DEBUGGING)
14162 {
14163 get_number ();
14164 s_app_file (0);
14165 }
14166 else
ecb4347a
DJ
14167 {
14168 char *filename;
14169
14170 filename = dwarf2_directive_file (0);
14171
14172 /* Versions of GCC up to 3.1 start files with a ".file"
14173 directive even for stabs output. Make sure that this
14174 ".file" is handled. Note that you need a version of GCC
14175 after 3.1 in order to support DWARF-2 on MIPS. */
14176 if (filename != NULL && ! first_file_directive)
14177 {
14178 (void) new_logical_line (filename, -1);
14179 s_app_file_string (filename);
14180 }
14181 first_file_directive = 1;
14182 }
c5dd6aab
DJ
14183}
14184
14185/* The .loc directive, implying DWARF-2. */
252b5132
RH
14186
14187static void
c5dd6aab 14188s_mips_loc (x)
43841e91 14189 int x ATTRIBUTE_UNUSED;
252b5132 14190{
c5dd6aab
DJ
14191 if (!ECOFF_DEBUGGING)
14192 dwarf2_directive_loc (0);
252b5132
RH
14193}
14194
252b5132
RH
14195/* The .end directive. */
14196
14197static void
14198s_mips_end (x)
43841e91 14199 int x ATTRIBUTE_UNUSED;
252b5132
RH
14200{
14201 symbolS *p;
14202 int maybe_text;
14203
7a621144
DJ
14204 /* Following functions need their own .frame and .cprestore directives. */
14205 mips_frame_reg_valid = 0;
14206 mips_cprestore_valid = 0;
14207
252b5132
RH
14208 if (!is_end_of_line[(unsigned char) *input_line_pointer])
14209 {
14210 p = get_symbol ();
14211 demand_empty_rest_of_line ();
14212 }
14213 else
14214 p = NULL;
14215
14216#ifdef BFD_ASSEMBLER
14217 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
14218 maybe_text = 1;
14219 else
14220 maybe_text = 0;
14221#else
14222 if (now_seg != data_section && now_seg != bss_section)
14223 maybe_text = 1;
14224 else
14225 maybe_text = 0;
14226#endif
14227
14228 if (!maybe_text)
14229 as_warn (_(".end not in text section"));
14230
14231 if (!cur_proc_ptr)
14232 {
14233 as_warn (_(".end directive without a preceding .ent directive."));
14234 demand_empty_rest_of_line ();
14235 return;
14236 }
14237
14238 if (p != NULL)
14239 {
14240 assert (S_GET_NAME (p));
14241 if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->isym)))
14242 as_warn (_(".end symbol does not match .ent symbol."));
ecb4347a
DJ
14243
14244 if (debug_type == DEBUG_STABS)
14245 stabs_generate_asm_endfunc (S_GET_NAME (p),
14246 S_GET_NAME (p));
252b5132
RH
14247 }
14248 else
14249 as_warn (_(".end directive missing or unknown symbol"));
14250
ecb4347a
DJ
14251#ifdef OBJ_ELF
14252 /* Generate a .pdr section. */
14253 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && ! ECOFF_DEBUGGING)
14254 {
14255 segT saved_seg = now_seg;
14256 subsegT saved_subseg = now_subseg;
14257 valueT dot;
14258 expressionS exp;
14259 char *fragp;
252b5132 14260
ecb4347a 14261 dot = frag_now_fix ();
252b5132
RH
14262
14263#ifdef md_flush_pending_output
ecb4347a 14264 md_flush_pending_output ();
252b5132
RH
14265#endif
14266
ecb4347a
DJ
14267 assert (pdr_seg);
14268 subseg_set (pdr_seg, 0);
252b5132 14269
ecb4347a
DJ
14270 /* Write the symbol. */
14271 exp.X_op = O_symbol;
14272 exp.X_add_symbol = p;
14273 exp.X_add_number = 0;
14274 emit_expr (&exp, 4);
252b5132 14275
ecb4347a 14276 fragp = frag_more (7 * 4);
252b5132 14277
ecb4347a
DJ
14278 md_number_to_chars (fragp, (valueT) cur_proc_ptr->reg_mask, 4);
14279 md_number_to_chars (fragp + 4, (valueT) cur_proc_ptr->reg_offset, 4);
14280 md_number_to_chars (fragp + 8, (valueT) cur_proc_ptr->fpreg_mask, 4);
14281 md_number_to_chars (fragp + 12, (valueT) cur_proc_ptr->fpreg_offset, 4);
14282 md_number_to_chars (fragp + 16, (valueT) cur_proc_ptr->frame_offset, 4);
14283 md_number_to_chars (fragp + 20, (valueT) cur_proc_ptr->frame_reg, 4);
14284 md_number_to_chars (fragp + 24, (valueT) cur_proc_ptr->pc_reg, 4);
252b5132 14285
ecb4347a
DJ
14286 subseg_set (saved_seg, saved_subseg);
14287 }
14288#endif /* OBJ_ELF */
252b5132
RH
14289
14290 cur_proc_ptr = NULL;
14291}
14292
14293/* The .aent and .ent directives. */
14294
14295static void
14296s_mips_ent (aent)
14297 int aent;
14298{
252b5132
RH
14299 symbolS *symbolP;
14300 int maybe_text;
14301
14302 symbolP = get_symbol ();
14303 if (*input_line_pointer == ',')
f9419b05 14304 ++input_line_pointer;
252b5132 14305 SKIP_WHITESPACE ();
3882b010 14306 if (ISDIGIT (*input_line_pointer)
d9a62219 14307 || *input_line_pointer == '-')
874e8986 14308 get_number ();
252b5132
RH
14309
14310#ifdef BFD_ASSEMBLER
14311 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0)
14312 maybe_text = 1;
14313 else
14314 maybe_text = 0;
14315#else
14316 if (now_seg != data_section && now_seg != bss_section)
14317 maybe_text = 1;
14318 else
14319 maybe_text = 0;
14320#endif
14321
14322 if (!maybe_text)
14323 as_warn (_(".ent or .aent not in text section."));
14324
14325 if (!aent && cur_proc_ptr)
9a41af64 14326 as_warn (_("missing .end"));
252b5132
RH
14327
14328 if (!aent)
14329 {
7a621144
DJ
14330 /* This function needs its own .frame and .cprestore directives. */
14331 mips_frame_reg_valid = 0;
14332 mips_cprestore_valid = 0;
14333
252b5132
RH
14334 cur_proc_ptr = &cur_proc;
14335 memset (cur_proc_ptr, '\0', sizeof (procS));
14336
14337 cur_proc_ptr->isym = symbolP;
14338
49309057 14339 symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION;
252b5132 14340
f9419b05 14341 ++numprocs;
ecb4347a
DJ
14342
14343 if (debug_type == DEBUG_STABS)
14344 stabs_generate_asm_func (S_GET_NAME (symbolP),
14345 S_GET_NAME (symbolP));
252b5132
RH
14346 }
14347
14348 demand_empty_rest_of_line ();
14349}
14350
14351/* The .frame directive. If the mdebug section is present (IRIX 5 native)
bdaaa2e1 14352 then ecoff.c (ecoff_directive_frame) is used. For embedded targets,
252b5132 14353 s_mips_frame is used so that we can set the PDR information correctly.
bdaaa2e1 14354 We can't use the ecoff routines because they make reference to the ecoff
252b5132
RH
14355 symbol table (in the mdebug section). */
14356
14357static void
14358s_mips_frame (ignore)
2b3c5a5d 14359 int ignore ATTRIBUTE_UNUSED;
252b5132 14360{
ecb4347a
DJ
14361#ifdef OBJ_ELF
14362 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && ! ECOFF_DEBUGGING)
14363 {
14364 long val;
252b5132 14365
ecb4347a
DJ
14366 if (cur_proc_ptr == (procS *) NULL)
14367 {
14368 as_warn (_(".frame outside of .ent"));
14369 demand_empty_rest_of_line ();
14370 return;
14371 }
252b5132 14372
ecb4347a
DJ
14373 cur_proc_ptr->frame_reg = tc_get_register (1);
14374
14375 SKIP_WHITESPACE ();
14376 if (*input_line_pointer++ != ','
14377 || get_absolute_expression_and_terminator (&val) != ',')
14378 {
14379 as_warn (_("Bad .frame directive"));
14380 --input_line_pointer;
14381 demand_empty_rest_of_line ();
14382 return;
14383 }
252b5132 14384
ecb4347a
DJ
14385 cur_proc_ptr->frame_offset = val;
14386 cur_proc_ptr->pc_reg = tc_get_register (0);
252b5132 14387
252b5132 14388 demand_empty_rest_of_line ();
252b5132 14389 }
ecb4347a
DJ
14390 else
14391#endif /* OBJ_ELF */
14392 s_ignore (ignore);
252b5132
RH
14393}
14394
bdaaa2e1
KH
14395/* The .fmask and .mask directives. If the mdebug section is present
14396 (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For
252b5132 14397 embedded targets, s_mips_mask is used so that we can set the PDR
bdaaa2e1 14398 information correctly. We can't use the ecoff routines because they
252b5132
RH
14399 make reference to the ecoff symbol table (in the mdebug section). */
14400
14401static void
14402s_mips_mask (reg_type)
14403 char reg_type;
14404{
ecb4347a
DJ
14405#ifdef OBJ_ELF
14406 if (OUTPUT_FLAVOR == bfd_target_elf_flavour && ! ECOFF_DEBUGGING)
252b5132 14407 {
ecb4347a 14408 long mask, off;
252b5132 14409
ecb4347a
DJ
14410 if (cur_proc_ptr == (procS *) NULL)
14411 {
14412 as_warn (_(".mask/.fmask outside of .ent"));
14413 demand_empty_rest_of_line ();
14414 return;
14415 }
252b5132 14416
ecb4347a
DJ
14417 if (get_absolute_expression_and_terminator (&mask) != ',')
14418 {
14419 as_warn (_("Bad .mask/.fmask directive"));
14420 --input_line_pointer;
14421 demand_empty_rest_of_line ();
14422 return;
14423 }
252b5132 14424
ecb4347a
DJ
14425 off = get_absolute_expression ();
14426
14427 if (reg_type == 'F')
14428 {
14429 cur_proc_ptr->fpreg_mask = mask;
14430 cur_proc_ptr->fpreg_offset = off;
14431 }
14432 else
14433 {
14434 cur_proc_ptr->reg_mask = mask;
14435 cur_proc_ptr->reg_offset = off;
14436 }
14437
14438 demand_empty_rest_of_line ();
252b5132
RH
14439 }
14440 else
ecb4347a
DJ
14441#endif /* OBJ_ELF */
14442 s_ignore (reg_type);
252b5132
RH
14443}
14444
14445/* The .loc directive. */
14446
14447#if 0
14448static void
14449s_loc (x)
14450 int x;
14451{
14452 symbolS *symbolP;
14453 int lineno;
14454 int addroff;
14455
14456 assert (now_seg == text_section);
14457
14458 lineno = get_number ();
14459 addroff = frag_now_fix ();
14460
14461 symbolP = symbol_new ("", N_SLINE, addroff, frag_now);
14462 S_SET_TYPE (symbolP, N_SLINE);
14463 S_SET_OTHER (symbolP, 0);
14464 S_SET_DESC (symbolP, lineno);
14465 symbolP->sy_segment = now_seg;
14466}
14467#endif
e7af610e 14468
316f5878
RS
14469/* A table describing all the processors gas knows about. Names are
14470 matched in the order listed.
e7af610e 14471
316f5878
RS
14472 To ease comparison, please keep this table in the same order as
14473 gcc's mips_cpu_info_table[]. */
e972090a
NC
14474static const struct mips_cpu_info mips_cpu_info_table[] =
14475{
316f5878
RS
14476 /* Entries for generic ISAs */
14477 { "mips1", 1, ISA_MIPS1, CPU_R3000 },
14478 { "mips2", 1, ISA_MIPS2, CPU_R6000 },
14479 { "mips3", 1, ISA_MIPS3, CPU_R4000 },
14480 { "mips4", 1, ISA_MIPS4, CPU_R8000 },
14481 { "mips5", 1, ISA_MIPS5, CPU_MIPS5 },
14482 { "mips32", 1, ISA_MIPS32, CPU_MIPS32 },
af7ee8bf 14483 { "mips32r2", 1, ISA_MIPS32R2, CPU_MIPS32R2 },
316f5878
RS
14484 { "mips64", 1, ISA_MIPS64, CPU_MIPS64 },
14485
14486 /* MIPS I */
14487 { "r3000", 0, ISA_MIPS1, CPU_R3000 },
14488 { "r2000", 0, ISA_MIPS1, CPU_R3000 },
14489 { "r3900", 0, ISA_MIPS1, CPU_R3900 },
14490
14491 /* MIPS II */
14492 { "r6000", 0, ISA_MIPS2, CPU_R6000 },
14493
14494 /* MIPS III */
14495 { "r4000", 0, ISA_MIPS3, CPU_R4000 },
14496 { "r4010", 0, ISA_MIPS2, CPU_R4010 },
14497 { "vr4100", 0, ISA_MIPS3, CPU_VR4100 },
14498 { "vr4111", 0, ISA_MIPS3, CPU_R4111 },
60b63b72
RS
14499 { "vr4120", 0, ISA_MIPS3, CPU_VR4120 },
14500 { "vr4130", 0, ISA_MIPS3, CPU_VR4120 },
14501 { "vr4181", 0, ISA_MIPS3, CPU_R4111 },
316f5878
RS
14502 { "vr4300", 0, ISA_MIPS3, CPU_R4300 },
14503 { "r4400", 0, ISA_MIPS3, CPU_R4400 },
14504 { "r4600", 0, ISA_MIPS3, CPU_R4600 },
14505 { "orion", 0, ISA_MIPS3, CPU_R4600 },
14506 { "r4650", 0, ISA_MIPS3, CPU_R4650 },
14507
14508 /* MIPS IV */
14509 { "r8000", 0, ISA_MIPS4, CPU_R8000 },
14510 { "r10000", 0, ISA_MIPS4, CPU_R10000 },
14511 { "r12000", 0, ISA_MIPS4, CPU_R12000 },
14512 { "vr5000", 0, ISA_MIPS4, CPU_R5000 },
60b63b72
RS
14513 { "vr5400", 0, ISA_MIPS4, CPU_VR5400 },
14514 { "vr5500", 0, ISA_MIPS4, CPU_VR5500 },
316f5878
RS
14515 { "rm5200", 0, ISA_MIPS4, CPU_R5000 },
14516 { "rm5230", 0, ISA_MIPS4, CPU_R5000 },
14517 { "rm5231", 0, ISA_MIPS4, CPU_R5000 },
14518 { "rm5261", 0, ISA_MIPS4, CPU_R5000 },
14519 { "rm5721", 0, ISA_MIPS4, CPU_R5000 },
14520 { "r7000", 0, ISA_MIPS4, CPU_R5000 },
14521
14522 /* MIPS 32 */
14523 { "4kc", 0, ISA_MIPS32, CPU_MIPS32, },
14524 { "4km", 0, ISA_MIPS32, CPU_MIPS32 },
14525 { "4kp", 0, ISA_MIPS32, CPU_MIPS32 },
e7af610e 14526
316f5878
RS
14527 /* MIPS 64 */
14528 { "5kc", 0, ISA_MIPS64, CPU_MIPS64 },
14529 { "20kc", 0, ISA_MIPS64, CPU_MIPS64 },
e7af610e 14530
c7a23324 14531 /* Broadcom SB-1 CPU core */
316f5878 14532 { "sb1", 0, ISA_MIPS64, CPU_SB1 },
e7af610e 14533
316f5878
RS
14534 /* End marker */
14535 { NULL, 0, 0, 0 }
14536};
e7af610e 14537
84ea6cf2 14538
316f5878
RS
14539/* Return true if GIVEN is the same as CANONICAL, or if it is CANONICAL
14540 with a final "000" replaced by "k". Ignore case.
e7af610e 14541
316f5878 14542 Note: this function is shared between GCC and GAS. */
c6c98b38 14543
b34976b6 14544static bfd_boolean
316f5878
RS
14545mips_strict_matching_cpu_name_p (canonical, given)
14546 const char *canonical, *given;
14547{
14548 while (*given != 0 && TOLOWER (*given) == TOLOWER (*canonical))
14549 given++, canonical++;
14550
14551 return ((*given == 0 && *canonical == 0)
14552 || (strcmp (canonical, "000") == 0 && strcasecmp (given, "k") == 0));
14553}
14554
14555
14556/* Return true if GIVEN matches CANONICAL, where GIVEN is a user-supplied
14557 CPU name. We've traditionally allowed a lot of variation here.
14558
14559 Note: this function is shared between GCC and GAS. */
14560
b34976b6 14561static bfd_boolean
316f5878
RS
14562mips_matching_cpu_name_p (canonical, given)
14563 const char *canonical, *given;
14564{
14565 /* First see if the name matches exactly, or with a final "000"
14566 turned into "k". */
14567 if (mips_strict_matching_cpu_name_p (canonical, given))
b34976b6 14568 return TRUE;
316f5878
RS
14569
14570 /* If not, try comparing based on numerical designation alone.
14571 See if GIVEN is an unadorned number, or 'r' followed by a number. */
14572 if (TOLOWER (*given) == 'r')
14573 given++;
14574 if (!ISDIGIT (*given))
b34976b6 14575 return FALSE;
316f5878
RS
14576
14577 /* Skip over some well-known prefixes in the canonical name,
14578 hoping to find a number there too. */
14579 if (TOLOWER (canonical[0]) == 'v' && TOLOWER (canonical[1]) == 'r')
14580 canonical += 2;
14581 else if (TOLOWER (canonical[0]) == 'r' && TOLOWER (canonical[1]) == 'm')
14582 canonical += 2;
14583 else if (TOLOWER (canonical[0]) == 'r')
14584 canonical += 1;
14585
14586 return mips_strict_matching_cpu_name_p (canonical, given);
14587}
14588
14589
14590/* Parse an option that takes the name of a processor as its argument.
14591 OPTION is the name of the option and CPU_STRING is the argument.
14592 Return the corresponding processor enumeration if the CPU_STRING is
14593 recognized, otherwise report an error and return null.
14594
14595 A similar function exists in GCC. */
e7af610e
NC
14596
14597static const struct mips_cpu_info *
316f5878
RS
14598mips_parse_cpu (option, cpu_string)
14599 const char *option, *cpu_string;
e7af610e 14600{
316f5878 14601 const struct mips_cpu_info *p;
e7af610e 14602
316f5878
RS
14603 /* 'from-abi' selects the most compatible architecture for the given
14604 ABI: MIPS I for 32-bit ABIs and MIPS III for 64-bit ABIs. For the
14605 EABIs, we have to decide whether we're using the 32-bit or 64-bit
14606 version. Look first at the -mgp options, if given, otherwise base
14607 the choice on MIPS_DEFAULT_64BIT.
e7af610e 14608
316f5878
RS
14609 Treat NO_ABI like the EABIs. One reason to do this is that the
14610 plain 'mips' and 'mips64' configs have 'from-abi' as their default
14611 architecture. This code picks MIPS I for 'mips' and MIPS III for
14612 'mips64', just as we did in the days before 'from-abi'. */
14613 if (strcasecmp (cpu_string, "from-abi") == 0)
14614 {
14615 if (ABI_NEEDS_32BIT_REGS (mips_abi))
14616 return mips_cpu_info_from_isa (ISA_MIPS1);
14617
14618 if (ABI_NEEDS_64BIT_REGS (mips_abi))
14619 return mips_cpu_info_from_isa (ISA_MIPS3);
14620
14621 if (file_mips_gp32 >= 0)
14622 return mips_cpu_info_from_isa (file_mips_gp32 ? ISA_MIPS1 : ISA_MIPS3);
14623
14624 return mips_cpu_info_from_isa (MIPS_DEFAULT_64BIT
14625 ? ISA_MIPS3
14626 : ISA_MIPS1);
14627 }
14628
14629 /* 'default' has traditionally been a no-op. Probably not very useful. */
14630 if (strcasecmp (cpu_string, "default") == 0)
14631 return 0;
14632
14633 for (p = mips_cpu_info_table; p->name != 0; p++)
14634 if (mips_matching_cpu_name_p (p->name, cpu_string))
14635 return p;
14636
14637 as_bad ("Bad value (%s) for %s", cpu_string, option);
14638 return 0;
e7af610e
NC
14639}
14640
316f5878
RS
14641/* Return the canonical processor information for ISA (a member of the
14642 ISA_MIPS* enumeration). */
14643
e7af610e
NC
14644static const struct mips_cpu_info *
14645mips_cpu_info_from_isa (isa)
14646 int isa;
14647{
14648 int i;
14649
14650 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
14651 if (mips_cpu_info_table[i].is_isa
316f5878 14652 && isa == mips_cpu_info_table[i].isa)
e7af610e
NC
14653 return (&mips_cpu_info_table[i]);
14654
e972090a 14655 return NULL;
e7af610e 14656}
316f5878
RS
14657\f
14658static void
14659show (stream, string, col_p, first_p)
14660 FILE *stream;
14661 const char *string;
14662 int *col_p;
14663 int *first_p;
14664{
14665 if (*first_p)
14666 {
14667 fprintf (stream, "%24s", "");
14668 *col_p = 24;
14669 }
14670 else
14671 {
14672 fprintf (stream, ", ");
14673 *col_p += 2;
14674 }
e7af610e 14675
316f5878
RS
14676 if (*col_p + strlen (string) > 72)
14677 {
14678 fprintf (stream, "\n%24s", "");
14679 *col_p = 24;
14680 }
14681
14682 fprintf (stream, "%s", string);
14683 *col_p += strlen (string);
14684
14685 *first_p = 0;
14686}
14687
14688void
14689md_show_usage (stream)
14690 FILE *stream;
e7af610e 14691{
316f5878
RS
14692 int column, first;
14693 size_t i;
14694
14695 fprintf (stream, _("\
14696MIPS options:\n\
14697-membedded-pic generate embedded position independent code\n\
14698-EB generate big endian output\n\
14699-EL generate little endian output\n\
14700-g, -g2 do not remove unneeded NOPs or swap branches\n\
14701-G NUM allow referencing objects up to NUM bytes\n\
14702 implicitly with the gp register [default 8]\n"));
14703 fprintf (stream, _("\
14704-mips1 generate MIPS ISA I instructions\n\
14705-mips2 generate MIPS ISA II instructions\n\
14706-mips3 generate MIPS ISA III instructions\n\
14707-mips4 generate MIPS ISA IV instructions\n\
14708-mips5 generate MIPS ISA V instructions\n\
14709-mips32 generate MIPS32 ISA instructions\n\
af7ee8bf 14710-mips32r2 generate MIPS32 release 2 ISA instructions\n\
316f5878
RS
14711-mips64 generate MIPS64 ISA instructions\n\
14712-march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n"));
14713
14714 first = 1;
e7af610e
NC
14715
14716 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
316f5878
RS
14717 show (stream, mips_cpu_info_table[i].name, &column, &first);
14718 show (stream, "from-abi", &column, &first);
14719 fputc ('\n', stream);
e7af610e 14720
316f5878
RS
14721 fprintf (stream, _("\
14722-mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\
14723-no-mCPU don't generate code specific to CPU.\n\
14724 For -mCPU and -no-mCPU, CPU must be one of:\n"));
14725
14726 first = 1;
14727
14728 show (stream, "3900", &column, &first);
14729 show (stream, "4010", &column, &first);
14730 show (stream, "4100", &column, &first);
14731 show (stream, "4650", &column, &first);
14732 fputc ('\n', stream);
14733
14734 fprintf (stream, _("\
14735-mips16 generate mips16 instructions\n\
14736-no-mips16 do not generate mips16 instructions\n"));
14737 fprintf (stream, _("\
14738-mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\
14739-mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\
14740-O0 remove unneeded NOPs, do not swap branches\n\
14741-O remove unneeded NOPs and swap branches\n\
14742-n warn about NOPs generated from macros\n\
14743--[no-]construct-floats [dis]allow floating point values to be constructed\n\
14744--trap, --no-break trap exception on div by 0 and mult overflow\n\
14745--break, --no-trap break exception on div by 0 and mult overflow\n"));
14746#ifdef OBJ_ELF
14747 fprintf (stream, _("\
14748-KPIC, -call_shared generate SVR4 position independent code\n\
14749-non_shared do not generate position independent code\n\
14750-xgot assume a 32 bit GOT\n\
14751-mabi=ABI create ABI conformant object file for:\n"));
14752
14753 first = 1;
14754
14755 show (stream, "32", &column, &first);
14756 show (stream, "o64", &column, &first);
14757 show (stream, "n32", &column, &first);
14758 show (stream, "64", &column, &first);
14759 show (stream, "eabi", &column, &first);
14760
14761 fputc ('\n', stream);
14762
14763 fprintf (stream, _("\
14764-32 create o32 ABI object file (default)\n\
14765-n32 create n32 ABI object file\n\
14766-64 create 64 ABI object file\n"));
14767#endif
e7af610e 14768}
14e777e0
KB
14769
14770enum dwarf2_format
14771mips_dwarf2_format ()
14772{
14773 if (mips_abi == N64_ABI)
14774 return dwarf2_format_64bit_irix;
14775 else
14776 return dwarf2_format_32bit;
14777}
This page took 1.207416 seconds and 4 git commands to generate.