Commit | Line | Data |
---|---|---|
252b5132 | 1 | /* tc-mips.c -- assemble code for a MIPS chip. |
f7e42eb4 | 2 | Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001 |
82efde3a | 3 | Free Software Foundation, Inc. |
252b5132 RH |
4 | Contributed by the OSF and Ralph Campbell. |
5 | Written by Keith Knowles and Ralph Campbell, working independently. | |
6 | Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus | |
7 | Support. | |
8 | ||
9 | This file is part of GAS. | |
10 | ||
11 | GAS is free software; you can redistribute it and/or modify | |
12 | it under the terms of the GNU General Public License as published by | |
13 | the Free Software Foundation; either version 2, or (at your option) | |
14 | any later version. | |
15 | ||
16 | GAS is distributed in the hope that it will be useful, | |
17 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
18 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
19 | GNU General Public License for more details. | |
20 | ||
21 | You should have received a copy of the GNU General Public License | |
22 | along with GAS; see the file COPYING. If not, write to the Free | |
23 | Software Foundation, 59 Temple Place - Suite 330, Boston, MA | |
24 | 02111-1307, USA. */ | |
25 | ||
26 | #include "as.h" | |
27 | #include "config.h" | |
28 | #include "subsegs.h" | |
3882b010 | 29 | #include "safe-ctype.h" |
252b5132 RH |
30 | |
31 | #ifdef USE_STDARG | |
32 | #include <stdarg.h> | |
33 | #endif | |
34 | #ifdef USE_VARARGS | |
35 | #include <varargs.h> | |
36 | #endif | |
37 | ||
38 | #include "opcode/mips.h" | |
39 | #include "itbl-ops.h" | |
40 | ||
41 | #ifdef DEBUG | |
42 | #define DBG(x) printf x | |
43 | #else | |
44 | #define DBG(x) | |
45 | #endif | |
46 | ||
47 | #ifdef OBJ_MAYBE_ELF | |
48 | /* Clean up namespace so we can include obj-elf.h too. */ | |
49 | static int mips_output_flavor PARAMS ((void)); | |
50 | static int mips_output_flavor () { return OUTPUT_FLAVOR; } | |
51 | #undef OBJ_PROCESS_STAB | |
52 | #undef OUTPUT_FLAVOR | |
53 | #undef S_GET_ALIGN | |
54 | #undef S_GET_SIZE | |
55 | #undef S_SET_ALIGN | |
56 | #undef S_SET_SIZE | |
252b5132 RH |
57 | #undef obj_frob_file |
58 | #undef obj_frob_file_after_relocs | |
59 | #undef obj_frob_symbol | |
60 | #undef obj_pop_insert | |
61 | #undef obj_sec_sym_ok_for_reloc | |
62 | #undef OBJ_COPY_SYMBOL_ATTRIBUTES | |
63 | ||
64 | #include "obj-elf.h" | |
65 | /* Fix any of them that we actually care about. */ | |
66 | #undef OUTPUT_FLAVOR | |
67 | #define OUTPUT_FLAVOR mips_output_flavor() | |
68 | #endif | |
69 | ||
70 | #if defined (OBJ_ELF) | |
71 | #include "elf/mips.h" | |
72 | #endif | |
73 | ||
74 | #ifndef ECOFF_DEBUGGING | |
75 | #define NO_ECOFF_DEBUGGING | |
76 | #define ECOFF_DEBUGGING 0 | |
77 | #endif | |
78 | ||
79 | #include "ecoff.h" | |
80 | ||
81 | #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) | |
82 | static char *mips_regmask_frag; | |
83 | #endif | |
84 | ||
85 | #define AT 1 | |
86 | #define TREG 24 | |
87 | #define PIC_CALL_REG 25 | |
88 | #define KT0 26 | |
89 | #define KT1 27 | |
90 | #define GP 28 | |
91 | #define SP 29 | |
92 | #define FP 30 | |
93 | #define RA 31 | |
94 | ||
95 | #define ILLEGAL_REG (32) | |
96 | ||
97 | /* Allow override of standard little-endian ECOFF format. */ | |
98 | ||
99 | #ifndef ECOFF_LITTLE_FORMAT | |
100 | #define ECOFF_LITTLE_FORMAT "ecoff-littlemips" | |
101 | #endif | |
102 | ||
103 | extern int target_big_endian; | |
104 | ||
105 | /* 1 is we should use the 64 bit MIPS ELF ABI, 0 if we should use the | |
106 | 32 bit ABI. This has no meaning for ECOFF. | |
107 | Note that the default is always 32 bit, even if "configured" for | |
108 | 64 bit [e.g. --target=mips64-elf]. */ | |
109 | static int mips_64; | |
110 | ||
111 | /* The default target format to use. */ | |
beae10d5 | 112 | |
252b5132 RH |
113 | const char * |
114 | mips_target_format () | |
115 | { | |
116 | switch (OUTPUT_FLAVOR) | |
117 | { | |
118 | case bfd_target_aout_flavour: | |
119 | return target_big_endian ? "a.out-mips-big" : "a.out-mips-little"; | |
120 | case bfd_target_ecoff_flavour: | |
121 | return target_big_endian ? "ecoff-bigmips" : ECOFF_LITTLE_FORMAT; | |
056350c6 NC |
122 | case bfd_target_coff_flavour: |
123 | return "pe-mips"; | |
252b5132 | 124 | case bfd_target_elf_flavour: |
8614eeee UC |
125 | #ifdef TE_TMIPS |
126 | /* This is traditional mips */ | |
127 | return (target_big_endian | |
af9539e4 L |
128 | ? (mips_64 ? "elf64-tradbigmips" : "elf32-tradbigmips") |
129 | : (mips_64 ? "elf64-tradlittlemips" : "elf32-tradlittlemips")); | |
8614eeee | 130 | #else |
252b5132 RH |
131 | return (target_big_endian |
132 | ? (mips_64 ? "elf64-bigmips" : "elf32-bigmips") | |
133 | : (mips_64 ? "elf64-littlemips" : "elf32-littlemips")); | |
8614eeee | 134 | #endif |
252b5132 RH |
135 | default: |
136 | abort (); | |
137 | return NULL; | |
138 | } | |
139 | } | |
140 | ||
141 | /* The name of the readonly data section. */ | |
142 | #define RDATA_SECTION_NAME (OUTPUT_FLAVOR == bfd_target_aout_flavour \ | |
143 | ? ".data" \ | |
144 | : OUTPUT_FLAVOR == bfd_target_ecoff_flavour \ | |
145 | ? ".rdata" \ | |
056350c6 NC |
146 | : OUTPUT_FLAVOR == bfd_target_coff_flavour \ |
147 | ? ".rdata" \ | |
252b5132 RH |
148 | : OUTPUT_FLAVOR == bfd_target_elf_flavour \ |
149 | ? ".rodata" \ | |
150 | : (abort (), "")) | |
151 | ||
152 | /* This is the set of options which may be modified by the .set | |
153 | pseudo-op. We use a struct so that .set push and .set pop are more | |
154 | reliable. */ | |
155 | ||
e972090a NC |
156 | struct mips_set_options |
157 | { | |
252b5132 RH |
158 | /* MIPS ISA (Instruction Set Architecture) level. This is set to -1 |
159 | if it has not been initialized. Changed by `.set mipsN', and the | |
160 | -mipsN command line option, and the default CPU. */ | |
161 | int isa; | |
162 | /* Whether we are assembling for the mips16 processor. 0 if we are | |
163 | not, 1 if we are, and -1 if the value has not been initialized. | |
164 | Changed by `.set mips16' and `.set nomips16', and the -mips16 and | |
165 | -nomips16 command line options, and the default CPU. */ | |
166 | int mips16; | |
167 | /* Non-zero if we should not reorder instructions. Changed by `.set | |
168 | reorder' and `.set noreorder'. */ | |
169 | int noreorder; | |
170 | /* Non-zero if we should not permit the $at ($1) register to be used | |
171 | in instructions. Changed by `.set at' and `.set noat'. */ | |
172 | int noat; | |
173 | /* Non-zero if we should warn when a macro instruction expands into | |
174 | more than one machine instruction. Changed by `.set nomacro' and | |
175 | `.set macro'. */ | |
176 | int warn_about_macros; | |
177 | /* Non-zero if we should not move instructions. Changed by `.set | |
178 | move', `.set volatile', `.set nomove', and `.set novolatile'. */ | |
179 | int nomove; | |
180 | /* Non-zero if we should not optimize branches by moving the target | |
181 | of the branch into the delay slot. Actually, we don't perform | |
182 | this optimization anyhow. Changed by `.set bopt' and `.set | |
183 | nobopt'. */ | |
184 | int nobopt; | |
185 | /* Non-zero if we should not autoextend mips16 instructions. | |
186 | Changed by `.set autoextend' and `.set noautoextend'. */ | |
187 | int noautoextend; | |
188 | }; | |
189 | ||
190 | /* This is the struct we use to hold the current set of options. Note | |
e7af610e NC |
191 | that we must set the isa field to ISA_UNKNOWN and the mips16 field to |
192 | -1 to indicate that they have not been initialized. */ | |
252b5132 | 193 | |
e972090a NC |
194 | static struct mips_set_options mips_opts = |
195 | { | |
e7af610e NC |
196 | ISA_UNKNOWN, -1, 0, 0, 0, 0, 0, 0 |
197 | }; | |
252b5132 RH |
198 | |
199 | /* These variables are filled in with the masks of registers used. | |
200 | The object format code reads them and puts them in the appropriate | |
201 | place. */ | |
202 | unsigned long mips_gprmask; | |
203 | unsigned long mips_cprmask[4]; | |
204 | ||
205 | /* MIPS ISA we are using for this output file. */ | |
e7af610e | 206 | static int file_mips_isa = ISA_UNKNOWN; |
252b5132 | 207 | |
ec68c924 | 208 | /* The argument of the -mcpu= flag. Historical for code generation. */ |
e7af610e | 209 | static int mips_cpu = CPU_UNKNOWN; |
252b5132 | 210 | |
ec68c924 EC |
211 | /* The argument of the -march= flag. The architecture we are assembling. */ |
212 | static int mips_arch = CPU_UNKNOWN; | |
213 | ||
214 | /* The argument of the -mtune= flag. The architecture for which we | |
215 | are optimizing. */ | |
216 | static int mips_tune = CPU_UNKNOWN; | |
217 | ||
bdaaa2e1 | 218 | /* The argument of the -mabi= flag. */ |
9a41af64 | 219 | static char * mips_abi_string = NULL; |
252b5132 | 220 | |
2f4dcb11 | 221 | /* Whether we should mark the file EABI64 or EABI32. */ |
252b5132 RH |
222 | static int mips_eabi64 = 0; |
223 | ||
224 | /* If they asked for mips1 or mips2 and a cpu that is | |
bdaaa2e1 | 225 | mips3 or greater, then mark the object file 32BITMODE. */ |
252b5132 RH |
226 | static int mips_32bitmode = 0; |
227 | ||
bdaaa2e1 | 228 | /* True if -mgp32 was passed. */ |
c97ef257 AH |
229 | static int mips_gp32 = 0; |
230 | ||
ca4e0257 RS |
231 | /* True if -mfp32 was passed. */ |
232 | static int mips_fp32 = 0; | |
233 | ||
234 | /* True if the selected ABI is defined for 32-bit registers only. */ | |
235 | static int mips_32bit_abi = 0; | |
236 | ||
9ce8a5dd GRK |
237 | /* Some ISA's have delay slots for instructions which read or write |
238 | from a coprocessor (eg. mips1-mips3); some don't (eg mips4). | |
bdaaa2e1 | 239 | Return true if instructions marked INSN_LOAD_COPROC_DELAY, |
9ce8a5dd GRK |
240 | INSN_COPROC_MOVE_DELAY, or INSN_WRITE_COND_CODE actually have a |
241 | delay slot in this ISA. The uses of this macro assume that any | |
242 | ISA that has delay slots for one of these, has them for all. They | |
243 | also assume that ISAs which don't have delays for these insns, don't | |
bdaaa2e1 | 244 | have delays for the INSN_LOAD_MEMORY_DELAY instructions either. */ |
9ce8a5dd | 245 | #define ISA_HAS_COPROC_DELAYS(ISA) ( \ |
e7af610e NC |
246 | (ISA) == ISA_MIPS1 \ |
247 | || (ISA) == ISA_MIPS2 \ | |
248 | || (ISA) == ISA_MIPS3 \ | |
9ce8a5dd GRK |
249 | ) |
250 | ||
bdaaa2e1 | 251 | /* Return true if ISA supports 64 bit gp register instructions. */ |
9ce8a5dd | 252 | #define ISA_HAS_64BIT_REGS(ISA) ( \ |
e7af610e NC |
253 | (ISA) == ISA_MIPS3 \ |
254 | || (ISA) == ISA_MIPS4 \ | |
84ea6cf2 | 255 | || (ISA) == ISA_MIPS5 \ |
d1cf510e | 256 | || (ISA) == ISA_MIPS64 \ |
9ce8a5dd GRK |
257 | ) |
258 | ||
ca4e0257 RS |
259 | #define HAVE_32BIT_GPRS \ |
260 | (mips_gp32 \ | |
261 | || mips_32bit_abi \ | |
262 | || ! ISA_HAS_64BIT_REGS (mips_opts.isa)) | |
263 | ||
264 | #define HAVE_32BIT_FPRS \ | |
265 | (mips_fp32 \ | |
266 | || mips_32bit_abi \ | |
267 | || ! ISA_HAS_64BIT_REGS (mips_opts.isa)) | |
268 | ||
269 | #define HAVE_64BIT_GPRS (! HAVE_32BIT_GPRS) | |
270 | #define HAVE_64BIT_FPRS (! HAVE_32BIT_FPRS) | |
271 | ||
272 | #define HAVE_32BIT_ADDRESSES \ | |
273 | (HAVE_32BIT_GPRS \ | |
274 | || bfd_arch_bits_per_address (stdoutput) == 32) | |
275 | ||
bdaaa2e1 | 276 | /* Whether the processor uses hardware interlocks to protect |
252b5132 | 277 | reads from the HI and LO registers, and thus does not |
ec68c924 | 278 | require nops to be inserted. */ |
252b5132 | 279 | |
ec68c924 | 280 | #define hilo_interlocks (mips_arch == CPU_R4010 \ |
252b5132 RH |
281 | ) |
282 | ||
283 | /* Whether the processor uses hardware interlocks to protect reads | |
284 | from the GPRs, and thus does not require nops to be inserted. */ | |
285 | #define gpr_interlocks \ | |
e7af610e | 286 | (mips_opts.isa != ISA_MIPS1 \ |
ec68c924 | 287 | || mips_arch == CPU_R3900) |
252b5132 RH |
288 | |
289 | /* As with other "interlocks" this is used by hardware that has FP | |
290 | (co-processor) interlocks. */ | |
bdaaa2e1 | 291 | /* Itbl support may require additional care here. */ |
ec68c924 | 292 | #define cop_interlocks (mips_arch == CPU_R4300 \ |
252b5132 RH |
293 | ) |
294 | ||
6b76fefe CM |
295 | /* Is this a mfhi or mflo instruction? */ |
296 | #define MF_HILO_INSN(PINFO) \ | |
297 | ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO)) | |
298 | ||
252b5132 RH |
299 | /* MIPS PIC level. */ |
300 | ||
e972090a NC |
301 | enum mips_pic_level |
302 | { | |
252b5132 RH |
303 | /* Do not generate PIC code. */ |
304 | NO_PIC, | |
305 | ||
306 | /* Generate PIC code as in Irix 4. This is not implemented, and I'm | |
307 | not sure what it is supposed to do. */ | |
308 | IRIX4_PIC, | |
309 | ||
310 | /* Generate PIC code as in the SVR4 MIPS ABI. */ | |
311 | SVR4_PIC, | |
312 | ||
313 | /* Generate PIC code without using a global offset table: the data | |
314 | segment has a maximum size of 64K, all data references are off | |
315 | the $gp register, and all text references are PC relative. This | |
316 | is used on some embedded systems. */ | |
317 | EMBEDDED_PIC | |
318 | }; | |
319 | ||
320 | static enum mips_pic_level mips_pic; | |
321 | ||
39c0a331 L |
322 | /* Warn about all NOPS that the assembler generates. */ |
323 | static int warn_nops = 0; | |
324 | ||
252b5132 RH |
325 | /* 1 if we should generate 32 bit offsets from the GP register in |
326 | SVR4_PIC mode. Currently has no meaning in other modes. */ | |
327 | static int mips_big_got; | |
328 | ||
329 | /* 1 if trap instructions should used for overflow rather than break | |
330 | instructions. */ | |
331 | static int mips_trap; | |
332 | ||
119d663a NC |
333 | /* 1 if double width floating point constants should not be constructed |
334 | by a assembling two single width halves into two single width floating | |
335 | point registers which just happen to alias the double width destination | |
336 | register. On some architectures this aliasing can be disabled by a bit | |
d547a75e | 337 | in the status register, and the setting of this bit cannot be determined |
119d663a NC |
338 | automatically at assemble time. */ |
339 | static int mips_disable_float_construction; | |
340 | ||
252b5132 RH |
341 | /* Non-zero if any .set noreorder directives were used. */ |
342 | ||
343 | static int mips_any_noreorder; | |
344 | ||
6b76fefe CM |
345 | /* Non-zero if nops should be inserted when the register referenced in |
346 | an mfhi/mflo instruction is read in the next two instructions. */ | |
347 | static int mips_7000_hilo_fix; | |
348 | ||
252b5132 | 349 | /* The size of the small data section. */ |
156c2f8b | 350 | static unsigned int g_switch_value = 8; |
252b5132 RH |
351 | /* Whether the -G option was used. */ |
352 | static int g_switch_seen = 0; | |
353 | ||
354 | #define N_RMASK 0xc4 | |
355 | #define N_VFP 0xd4 | |
356 | ||
357 | /* If we can determine in advance that GP optimization won't be | |
358 | possible, we can skip the relaxation stuff that tries to produce | |
359 | GP-relative references. This makes delay slot optimization work | |
360 | better. | |
361 | ||
362 | This function can only provide a guess, but it seems to work for | |
fba2b7f9 GK |
363 | gcc output. It needs to guess right for gcc, otherwise gcc |
364 | will put what it thinks is a GP-relative instruction in a branch | |
365 | delay slot. | |
252b5132 RH |
366 | |
367 | I don't know if a fix is needed for the SVR4_PIC mode. I've only | |
368 | fixed it for the non-PIC mode. KR 95/04/07 */ | |
369 | static int nopic_need_relax PARAMS ((symbolS *, int)); | |
370 | ||
371 | /* handle of the OPCODE hash table */ | |
372 | static struct hash_control *op_hash = NULL; | |
373 | ||
374 | /* The opcode hash table we use for the mips16. */ | |
375 | static struct hash_control *mips16_op_hash = NULL; | |
376 | ||
377 | /* This array holds the chars that always start a comment. If the | |
378 | pre-processor is disabled, these aren't very useful */ | |
379 | const char comment_chars[] = "#"; | |
380 | ||
381 | /* This array holds the chars that only start a comment at the beginning of | |
382 | a line. If the line seems to have the form '# 123 filename' | |
383 | .line and .file directives will appear in the pre-processed output */ | |
384 | /* Note that input_file.c hand checks for '#' at the beginning of the | |
385 | first line of the input file. This is because the compiler outputs | |
bdaaa2e1 | 386 | #NO_APP at the beginning of its output. */ |
252b5132 RH |
387 | /* Also note that C style comments are always supported. */ |
388 | const char line_comment_chars[] = "#"; | |
389 | ||
bdaaa2e1 | 390 | /* This array holds machine specific line separator characters. */ |
63a0b638 | 391 | const char line_separator_chars[] = ";"; |
252b5132 RH |
392 | |
393 | /* Chars that can be used to separate mant from exp in floating point nums */ | |
394 | const char EXP_CHARS[] = "eE"; | |
395 | ||
396 | /* Chars that mean this number is a floating point constant */ | |
397 | /* As in 0f12.456 */ | |
398 | /* or 0d1.2345e12 */ | |
399 | const char FLT_CHARS[] = "rRsSfFdDxXpP"; | |
400 | ||
401 | /* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be | |
402 | changed in read.c . Ideally it shouldn't have to know about it at all, | |
403 | but nothing is ideal around here. | |
404 | */ | |
405 | ||
406 | static char *insn_error; | |
407 | ||
408 | static int auto_align = 1; | |
409 | ||
410 | /* When outputting SVR4 PIC code, the assembler needs to know the | |
411 | offset in the stack frame from which to restore the $gp register. | |
412 | This is set by the .cprestore pseudo-op, and saved in this | |
413 | variable. */ | |
414 | static offsetT mips_cprestore_offset = -1; | |
415 | ||
416 | /* This is the register which holds the stack frame, as set by the | |
417 | .frame pseudo-op. This is needed to implement .cprestore. */ | |
418 | static int mips_frame_reg = SP; | |
419 | ||
420 | /* To output NOP instructions correctly, we need to keep information | |
421 | about the previous two instructions. */ | |
422 | ||
423 | /* Whether we are optimizing. The default value of 2 means to remove | |
424 | unneeded NOPs and swap branch instructions when possible. A value | |
425 | of 1 means to not swap branches. A value of 0 means to always | |
426 | insert NOPs. */ | |
427 | static int mips_optimize = 2; | |
428 | ||
429 | /* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is | |
430 | equivalent to seeing no -g option at all. */ | |
431 | static int mips_debug = 0; | |
432 | ||
433 | /* The previous instruction. */ | |
434 | static struct mips_cl_insn prev_insn; | |
435 | ||
436 | /* The instruction before prev_insn. */ | |
437 | static struct mips_cl_insn prev_prev_insn; | |
438 | ||
439 | /* If we don't want information for prev_insn or prev_prev_insn, we | |
440 | point the insn_mo field at this dummy integer. */ | |
43841e91 | 441 | static const struct mips_opcode dummy_opcode = { NULL, NULL, 0, 0, 0, 0 }; |
252b5132 RH |
442 | |
443 | /* Non-zero if prev_insn is valid. */ | |
444 | static int prev_insn_valid; | |
445 | ||
446 | /* The frag for the previous instruction. */ | |
447 | static struct frag *prev_insn_frag; | |
448 | ||
449 | /* The offset into prev_insn_frag for the previous instruction. */ | |
450 | static long prev_insn_where; | |
451 | ||
452 | /* The reloc type for the previous instruction, if any. */ | |
453 | static bfd_reloc_code_real_type prev_insn_reloc_type; | |
454 | ||
455 | /* The reloc for the previous instruction, if any. */ | |
456 | static fixS *prev_insn_fixp; | |
457 | ||
458 | /* Non-zero if the previous instruction was in a delay slot. */ | |
459 | static int prev_insn_is_delay_slot; | |
460 | ||
461 | /* Non-zero if the previous instruction was in a .set noreorder. */ | |
462 | static int prev_insn_unreordered; | |
463 | ||
464 | /* Non-zero if the previous instruction uses an extend opcode (if | |
465 | mips16). */ | |
466 | static int prev_insn_extended; | |
467 | ||
468 | /* Non-zero if the previous previous instruction was in a .set | |
469 | noreorder. */ | |
470 | static int prev_prev_insn_unreordered; | |
471 | ||
472 | /* If this is set, it points to a frag holding nop instructions which | |
473 | were inserted before the start of a noreorder section. If those | |
474 | nops turn out to be unnecessary, the size of the frag can be | |
475 | decreased. */ | |
476 | static fragS *prev_nop_frag; | |
477 | ||
478 | /* The number of nop instructions we created in prev_nop_frag. */ | |
479 | static int prev_nop_frag_holds; | |
480 | ||
481 | /* The number of nop instructions that we know we need in | |
bdaaa2e1 | 482 | prev_nop_frag. */ |
252b5132 RH |
483 | static int prev_nop_frag_required; |
484 | ||
485 | /* The number of instructions we've seen since prev_nop_frag. */ | |
486 | static int prev_nop_frag_since; | |
487 | ||
488 | /* For ECOFF and ELF, relocations against symbols are done in two | |
489 | parts, with a HI relocation and a LO relocation. Each relocation | |
490 | has only 16 bits of space to store an addend. This means that in | |
491 | order for the linker to handle carries correctly, it must be able | |
492 | to locate both the HI and the LO relocation. This means that the | |
493 | relocations must appear in order in the relocation table. | |
494 | ||
495 | In order to implement this, we keep track of each unmatched HI | |
496 | relocation. We then sort them so that they immediately precede the | |
bdaaa2e1 | 497 | corresponding LO relocation. */ |
252b5132 | 498 | |
e972090a NC |
499 | struct mips_hi_fixup |
500 | { | |
252b5132 RH |
501 | /* Next HI fixup. */ |
502 | struct mips_hi_fixup *next; | |
503 | /* This fixup. */ | |
504 | fixS *fixp; | |
505 | /* The section this fixup is in. */ | |
506 | segT seg; | |
507 | }; | |
508 | ||
509 | /* The list of unmatched HI relocs. */ | |
510 | ||
511 | static struct mips_hi_fixup *mips_hi_fixup_list; | |
512 | ||
513 | /* Map normal MIPS register numbers to mips16 register numbers. */ | |
514 | ||
515 | #define X ILLEGAL_REG | |
e972090a NC |
516 | static const int mips32_to_16_reg_map[] = |
517 | { | |
252b5132 RH |
518 | X, X, 2, 3, 4, 5, 6, 7, |
519 | X, X, X, X, X, X, X, X, | |
520 | 0, 1, X, X, X, X, X, X, | |
521 | X, X, X, X, X, X, X, X | |
522 | }; | |
523 | #undef X | |
524 | ||
525 | /* Map mips16 register numbers to normal MIPS register numbers. */ | |
526 | ||
e972090a NC |
527 | static const unsigned int mips16_to_32_reg_map[] = |
528 | { | |
252b5132 RH |
529 | 16, 17, 2, 3, 4, 5, 6, 7 |
530 | }; | |
531 | \f | |
532 | /* Since the MIPS does not have multiple forms of PC relative | |
533 | instructions, we do not have to do relaxing as is done on other | |
534 | platforms. However, we do have to handle GP relative addressing | |
535 | correctly, which turns out to be a similar problem. | |
536 | ||
537 | Every macro that refers to a symbol can occur in (at least) two | |
538 | forms, one with GP relative addressing and one without. For | |
539 | example, loading a global variable into a register generally uses | |
540 | a macro instruction like this: | |
541 | lw $4,i | |
542 | If i can be addressed off the GP register (this is true if it is in | |
543 | the .sbss or .sdata section, or if it is known to be smaller than | |
544 | the -G argument) this will generate the following instruction: | |
545 | lw $4,i($gp) | |
546 | This instruction will use a GPREL reloc. If i can not be addressed | |
547 | off the GP register, the following instruction sequence will be used: | |
548 | lui $at,i | |
549 | lw $4,i($at) | |
550 | In this case the first instruction will have a HI16 reloc, and the | |
551 | second reloc will have a LO16 reloc. Both relocs will be against | |
552 | the symbol i. | |
553 | ||
554 | The issue here is that we may not know whether i is GP addressable | |
555 | until after we see the instruction that uses it. Therefore, we | |
556 | want to be able to choose the final instruction sequence only at | |
557 | the end of the assembly. This is similar to the way other | |
558 | platforms choose the size of a PC relative instruction only at the | |
559 | end of assembly. | |
560 | ||
561 | When generating position independent code we do not use GP | |
562 | addressing in quite the same way, but the issue still arises as | |
563 | external symbols and local symbols must be handled differently. | |
564 | ||
565 | We handle these issues by actually generating both possible | |
566 | instruction sequences. The longer one is put in a frag_var with | |
567 | type rs_machine_dependent. We encode what to do with the frag in | |
568 | the subtype field. We encode (1) the number of existing bytes to | |
569 | replace, (2) the number of new bytes to use, (3) the offset from | |
570 | the start of the existing bytes to the first reloc we must generate | |
571 | (that is, the offset is applied from the start of the existing | |
572 | bytes after they are replaced by the new bytes, if any), (4) the | |
573 | offset from the start of the existing bytes to the second reloc, | |
574 | (5) whether a third reloc is needed (the third reloc is always four | |
575 | bytes after the second reloc), and (6) whether to warn if this | |
576 | variant is used (this is sometimes needed if .set nomacro or .set | |
577 | noat is in effect). All these numbers are reasonably small. | |
578 | ||
579 | Generating two instruction sequences must be handled carefully to | |
580 | ensure that delay slots are handled correctly. Fortunately, there | |
581 | are a limited number of cases. When the second instruction | |
582 | sequence is generated, append_insn is directed to maintain the | |
583 | existing delay slot information, so it continues to apply to any | |
584 | code after the second instruction sequence. This means that the | |
585 | second instruction sequence must not impose any requirements not | |
586 | required by the first instruction sequence. | |
587 | ||
588 | These variant frags are then handled in functions called by the | |
589 | machine independent code. md_estimate_size_before_relax returns | |
590 | the final size of the frag. md_convert_frag sets up the final form | |
591 | of the frag. tc_gen_reloc adjust the first reloc and adds a second | |
592 | one if needed. */ | |
593 | #define RELAX_ENCODE(old, new, reloc1, reloc2, reloc3, warn) \ | |
594 | ((relax_substateT) \ | |
595 | (((old) << 23) \ | |
596 | | ((new) << 16) \ | |
597 | | (((reloc1) + 64) << 9) \ | |
598 | | (((reloc2) + 64) << 2) \ | |
599 | | ((reloc3) ? (1 << 1) : 0) \ | |
600 | | ((warn) ? 1 : 0))) | |
601 | #define RELAX_OLD(i) (((i) >> 23) & 0x7f) | |
602 | #define RELAX_NEW(i) (((i) >> 16) & 0x7f) | |
9a41af64 TS |
603 | #define RELAX_RELOC1(i) ((valueT) (((i) >> 9) & 0x7f) - 64) |
604 | #define RELAX_RELOC2(i) ((valueT) (((i) >> 2) & 0x7f) - 64) | |
252b5132 RH |
605 | #define RELAX_RELOC3(i) (((i) >> 1) & 1) |
606 | #define RELAX_WARN(i) ((i) & 1) | |
607 | ||
608 | /* For mips16 code, we use an entirely different form of relaxation. | |
609 | mips16 supports two versions of most instructions which take | |
610 | immediate values: a small one which takes some small value, and a | |
611 | larger one which takes a 16 bit value. Since branches also follow | |
612 | this pattern, relaxing these values is required. | |
613 | ||
614 | We can assemble both mips16 and normal MIPS code in a single | |
615 | object. Therefore, we need to support this type of relaxation at | |
616 | the same time that we support the relaxation described above. We | |
617 | use the high bit of the subtype field to distinguish these cases. | |
618 | ||
619 | The information we store for this type of relaxation is the | |
620 | argument code found in the opcode file for this relocation, whether | |
621 | the user explicitly requested a small or extended form, and whether | |
622 | the relocation is in a jump or jal delay slot. That tells us the | |
623 | size of the value, and how it should be stored. We also store | |
624 | whether the fragment is considered to be extended or not. We also | |
625 | store whether this is known to be a branch to a different section, | |
626 | whether we have tried to relax this frag yet, and whether we have | |
627 | ever extended a PC relative fragment because of a shift count. */ | |
628 | #define RELAX_MIPS16_ENCODE(type, small, ext, dslot, jal_dslot) \ | |
629 | (0x80000000 \ | |
630 | | ((type) & 0xff) \ | |
631 | | ((small) ? 0x100 : 0) \ | |
632 | | ((ext) ? 0x200 : 0) \ | |
633 | | ((dslot) ? 0x400 : 0) \ | |
634 | | ((jal_dslot) ? 0x800 : 0)) | |
635 | #define RELAX_MIPS16_P(i) (((i) & 0x80000000) != 0) | |
636 | #define RELAX_MIPS16_TYPE(i) ((i) & 0xff) | |
637 | #define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x100) != 0) | |
638 | #define RELAX_MIPS16_USER_EXT(i) (((i) & 0x200) != 0) | |
639 | #define RELAX_MIPS16_DSLOT(i) (((i) & 0x400) != 0) | |
640 | #define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x800) != 0) | |
641 | #define RELAX_MIPS16_EXTENDED(i) (((i) & 0x1000) != 0) | |
642 | #define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x1000) | |
643 | #define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) &~ 0x1000) | |
644 | #define RELAX_MIPS16_LONG_BRANCH(i) (((i) & 0x2000) != 0) | |
645 | #define RELAX_MIPS16_MARK_LONG_BRANCH(i) ((i) | 0x2000) | |
646 | #define RELAX_MIPS16_CLEAR_LONG_BRANCH(i) ((i) &~ 0x2000) | |
647 | \f | |
648 | /* Prototypes for static functions. */ | |
649 | ||
650 | #ifdef __STDC__ | |
651 | #define internalError() \ | |
652 | as_fatal (_("internal Error, line %d, %s"), __LINE__, __FILE__) | |
653 | #else | |
654 | #define internalError() as_fatal (_("MIPS internal Error")); | |
655 | #endif | |
656 | ||
657 | enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG }; | |
658 | ||
659 | static int insn_uses_reg PARAMS ((struct mips_cl_insn *ip, | |
660 | unsigned int reg, enum mips_regclass class)); | |
156c2f8b | 661 | static int reg_needs_delay PARAMS ((unsigned int)); |
252b5132 RH |
662 | static void mips16_mark_labels PARAMS ((void)); |
663 | static void append_insn PARAMS ((char *place, | |
664 | struct mips_cl_insn * ip, | |
665 | expressionS * p, | |
666 | bfd_reloc_code_real_type r, | |
667 | boolean)); | |
668 | static void mips_no_prev_insn PARAMS ((int)); | |
669 | static void mips_emit_delays PARAMS ((boolean)); | |
670 | #ifdef USE_STDARG | |
671 | static void macro_build PARAMS ((char *place, int *counter, expressionS * ep, | |
672 | const char *name, const char *fmt, | |
673 | ...)); | |
674 | #else | |
675 | static void macro_build (); | |
676 | #endif | |
677 | static void mips16_macro_build PARAMS ((char *, int *, expressionS *, | |
678 | const char *, const char *, | |
679 | va_list)); | |
680 | static void macro_build_lui PARAMS ((char *place, int *counter, | |
681 | expressionS * ep, int regnum)); | |
682 | static void set_at PARAMS ((int *counter, int reg, int unsignedp)); | |
683 | static void check_absolute_expr PARAMS ((struct mips_cl_insn * ip, | |
684 | expressionS *)); | |
685 | static void load_register PARAMS ((int *, int, expressionS *, int)); | |
686 | static void load_address PARAMS ((int *counter, int reg, expressionS *ep)); | |
ea1fb5dc | 687 | static void move_register PARAMS ((int *, int, int)); |
252b5132 RH |
688 | static void macro PARAMS ((struct mips_cl_insn * ip)); |
689 | static void mips16_macro PARAMS ((struct mips_cl_insn * ip)); | |
690 | #ifdef LOSING_COMPILER | |
691 | static void macro2 PARAMS ((struct mips_cl_insn * ip)); | |
692 | #endif | |
693 | static void mips_ip PARAMS ((char *str, struct mips_cl_insn * ip)); | |
694 | static void mips16_ip PARAMS ((char *str, struct mips_cl_insn * ip)); | |
695 | static void mips16_immed PARAMS ((char *, unsigned int, int, offsetT, boolean, | |
696 | boolean, boolean, unsigned long *, | |
697 | boolean *, unsigned short *)); | |
698 | static int my_getSmallExpression PARAMS ((expressionS * ep, char *str)); | |
699 | static void my_getExpression PARAMS ((expressionS * ep, char *str)); | |
700 | static symbolS *get_symbol PARAMS ((void)); | |
701 | static void mips_align PARAMS ((int to, int fill, symbolS *label)); | |
702 | static void s_align PARAMS ((int)); | |
703 | static void s_change_sec PARAMS ((int)); | |
704 | static void s_cons PARAMS ((int)); | |
705 | static void s_float_cons PARAMS ((int)); | |
706 | static void s_mips_globl PARAMS ((int)); | |
707 | static void s_option PARAMS ((int)); | |
708 | static void s_mipsset PARAMS ((int)); | |
709 | static void s_abicalls PARAMS ((int)); | |
710 | static void s_cpload PARAMS ((int)); | |
711 | static void s_cprestore PARAMS ((int)); | |
712 | static void s_gpword PARAMS ((int)); | |
713 | static void s_cpadd PARAMS ((int)); | |
714 | static void s_insn PARAMS ((int)); | |
715 | static void md_obj_begin PARAMS ((void)); | |
716 | static void md_obj_end PARAMS ((void)); | |
717 | static long get_number PARAMS ((void)); | |
718 | static void s_mips_ent PARAMS ((int)); | |
719 | static void s_mips_end PARAMS ((int)); | |
720 | static void s_mips_frame PARAMS ((int)); | |
721 | static void s_mips_mask PARAMS ((int)); | |
722 | static void s_mips_stab PARAMS ((int)); | |
723 | static void s_mips_weakext PARAMS ((int)); | |
724 | static void s_file PARAMS ((int)); | |
725 | static int mips16_extended_frag PARAMS ((fragS *, asection *, long)); | |
e7af610e NC |
726 | static const char *mips_isa_to_str PARAMS ((int)); |
727 | static const char *mips_cpu_to_str PARAMS ((int)); | |
252b5132 | 728 | static int validate_mips_insn PARAMS ((const struct mips_opcode *)); |
e87a0284 | 729 | static void show PARAMS ((FILE *, char *, int *, int *)); |
e7af610e | 730 | |
fb1b3232 TS |
731 | /* Return values of my_getSmallExpression() */ |
732 | ||
733 | enum | |
734 | { | |
735 | S_EX_NONE = 0, | |
736 | S_EX_LO, | |
737 | S_EX_HI, | |
738 | S_EX_HIGHER, | |
739 | S_EX_HIGHEST, | |
740 | S_EX_GPREL, | |
741 | S_EX_NEG | |
742 | }; | |
743 | ||
e7af610e NC |
744 | /* Table and functions used to map between CPU/ISA names, and |
745 | ISA levels, and CPU numbers. */ | |
746 | ||
e972090a NC |
747 | struct mips_cpu_info |
748 | { | |
e7af610e NC |
749 | const char *name; /* CPU or ISA name. */ |
750 | int is_isa; /* Is this an ISA? (If 0, a CPU.) */ | |
751 | int isa; /* ISA level. */ | |
752 | int cpu; /* CPU number (default CPU if ISA). */ | |
753 | }; | |
754 | ||
755 | static const struct mips_cpu_info *mips_cpu_info_from_name PARAMS ((const char *)); | |
756 | static const struct mips_cpu_info *mips_cpu_info_from_isa PARAMS ((int)); | |
757 | static const struct mips_cpu_info *mips_cpu_info_from_cpu PARAMS ((int)); | |
252b5132 RH |
758 | \f |
759 | /* Pseudo-op table. | |
760 | ||
761 | The following pseudo-ops from the Kane and Heinrich MIPS book | |
762 | should be defined here, but are currently unsupported: .alias, | |
763 | .galive, .gjaldef, .gjrlive, .livereg, .noalias. | |
764 | ||
765 | The following pseudo-ops from the Kane and Heinrich MIPS book are | |
766 | specific to the type of debugging information being generated, and | |
767 | should be defined by the object format: .aent, .begin, .bend, | |
768 | .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp, | |
769 | .vreg. | |
770 | ||
771 | The following pseudo-ops from the Kane and Heinrich MIPS book are | |
772 | not MIPS CPU specific, but are also not specific to the object file | |
773 | format. This file is probably the best place to define them, but | |
774 | they are not currently supported: .asm0, .endr, .lab, .repeat, | |
775 | .struct. */ | |
776 | ||
e972090a NC |
777 | static const pseudo_typeS mips_pseudo_table[] = |
778 | { | |
beae10d5 | 779 | /* MIPS specific pseudo-ops. */ |
252b5132 RH |
780 | {"option", s_option, 0}, |
781 | {"set", s_mipsset, 0}, | |
782 | {"rdata", s_change_sec, 'r'}, | |
783 | {"sdata", s_change_sec, 's'}, | |
784 | {"livereg", s_ignore, 0}, | |
785 | {"abicalls", s_abicalls, 0}, | |
786 | {"cpload", s_cpload, 0}, | |
787 | {"cprestore", s_cprestore, 0}, | |
788 | {"gpword", s_gpword, 0}, | |
789 | {"cpadd", s_cpadd, 0}, | |
790 | {"insn", s_insn, 0}, | |
791 | ||
beae10d5 | 792 | /* Relatively generic pseudo-ops that happen to be used on MIPS |
252b5132 RH |
793 | chips. */ |
794 | {"asciiz", stringer, 1}, | |
795 | {"bss", s_change_sec, 'b'}, | |
796 | {"err", s_err, 0}, | |
797 | {"half", s_cons, 1}, | |
798 | {"dword", s_cons, 3}, | |
799 | {"weakext", s_mips_weakext, 0}, | |
800 | ||
beae10d5 | 801 | /* These pseudo-ops are defined in read.c, but must be overridden |
252b5132 RH |
802 | here for one reason or another. */ |
803 | {"align", s_align, 0}, | |
804 | {"byte", s_cons, 0}, | |
805 | {"data", s_change_sec, 'd'}, | |
806 | {"double", s_float_cons, 'd'}, | |
807 | {"float", s_float_cons, 'f'}, | |
808 | {"globl", s_mips_globl, 0}, | |
809 | {"global", s_mips_globl, 0}, | |
810 | {"hword", s_cons, 1}, | |
811 | {"int", s_cons, 2}, | |
812 | {"long", s_cons, 2}, | |
813 | {"octa", s_cons, 4}, | |
814 | {"quad", s_cons, 3}, | |
815 | {"short", s_cons, 1}, | |
816 | {"single", s_float_cons, 'f'}, | |
817 | {"stabn", s_mips_stab, 'n'}, | |
818 | {"text", s_change_sec, 't'}, | |
819 | {"word", s_cons, 2}, | |
add56521 L |
820 | |
821 | #ifdef MIPS_STABS_ELF | |
822 | { "extern", ecoff_directive_extern, 0}, | |
823 | #endif | |
824 | ||
43841e91 | 825 | { NULL, NULL, 0 }, |
252b5132 RH |
826 | }; |
827 | ||
e972090a NC |
828 | static const pseudo_typeS mips_nonecoff_pseudo_table[] = |
829 | { | |
beae10d5 KH |
830 | /* These pseudo-ops should be defined by the object file format. |
831 | However, a.out doesn't support them, so we have versions here. */ | |
252b5132 RH |
832 | {"aent", s_mips_ent, 1}, |
833 | {"bgnb", s_ignore, 0}, | |
834 | {"end", s_mips_end, 0}, | |
835 | {"endb", s_ignore, 0}, | |
836 | {"ent", s_mips_ent, 0}, | |
837 | {"file", s_file, 0}, | |
838 | {"fmask", s_mips_mask, 'F'}, | |
839 | {"frame", s_mips_frame, 0}, | |
840 | {"loc", s_ignore, 0}, | |
841 | {"mask", s_mips_mask, 'R'}, | |
842 | {"verstamp", s_ignore, 0}, | |
43841e91 | 843 | { NULL, NULL, 0 }, |
252b5132 RH |
844 | }; |
845 | ||
846 | extern void pop_insert PARAMS ((const pseudo_typeS *)); | |
847 | ||
848 | void | |
849 | mips_pop_insert () | |
850 | { | |
851 | pop_insert (mips_pseudo_table); | |
852 | if (! ECOFF_DEBUGGING) | |
853 | pop_insert (mips_nonecoff_pseudo_table); | |
854 | } | |
855 | \f | |
856 | /* Symbols labelling the current insn. */ | |
857 | ||
e972090a NC |
858 | struct insn_label_list |
859 | { | |
252b5132 RH |
860 | struct insn_label_list *next; |
861 | symbolS *label; | |
862 | }; | |
863 | ||
864 | static struct insn_label_list *insn_labels; | |
865 | static struct insn_label_list *free_insn_labels; | |
866 | ||
867 | static void mips_clear_insn_labels PARAMS ((void)); | |
868 | ||
869 | static inline void | |
870 | mips_clear_insn_labels () | |
871 | { | |
872 | register struct insn_label_list **pl; | |
873 | ||
874 | for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next) | |
875 | ; | |
876 | *pl = insn_labels; | |
877 | insn_labels = NULL; | |
878 | } | |
879 | \f | |
880 | static char *expr_end; | |
881 | ||
882 | /* Expressions which appear in instructions. These are set by | |
883 | mips_ip. */ | |
884 | ||
885 | static expressionS imm_expr; | |
886 | static expressionS offset_expr; | |
887 | ||
888 | /* Relocs associated with imm_expr and offset_expr. */ | |
889 | ||
890 | static bfd_reloc_code_real_type imm_reloc; | |
891 | static bfd_reloc_code_real_type offset_reloc; | |
892 | ||
893 | /* This is set by mips_ip if imm_reloc is an unmatched HI16_S reloc. */ | |
894 | ||
895 | static boolean imm_unmatched_hi; | |
896 | ||
897 | /* These are set by mips16_ip if an explicit extension is used. */ | |
898 | ||
899 | static boolean mips16_small, mips16_ext; | |
900 | ||
901 | #ifdef MIPS_STABS_ELF | |
902 | /* The pdr segment for per procedure frame/regmask info */ | |
903 | ||
904 | static segT pdr_seg; | |
905 | #endif | |
906 | ||
e7af610e NC |
907 | static const char * |
908 | mips_isa_to_str (isa) | |
909 | int isa; | |
910 | { | |
911 | const struct mips_cpu_info *ci; | |
912 | static char s[20]; | |
913 | ||
914 | ci = mips_cpu_info_from_isa (isa); | |
915 | if (ci != NULL) | |
916 | return (ci->name); | |
917 | ||
918 | sprintf (s, "ISA#%d", isa); | |
919 | return s; | |
920 | } | |
921 | ||
922 | static const char * | |
156c2f8b NC |
923 | mips_cpu_to_str (cpu) |
924 | int cpu; | |
925 | { | |
e7af610e | 926 | const struct mips_cpu_info *ci; |
156c2f8b | 927 | static char s[16]; |
e7af610e NC |
928 | |
929 | ci = mips_cpu_info_from_cpu (cpu); | |
930 | if (ci != NULL) | |
931 | return (ci->name); | |
932 | ||
933 | sprintf (s, "CPU#%d", cpu); | |
934 | return s; | |
156c2f8b NC |
935 | } |
936 | ||
937 | /* This function is called once, at assembler startup time. It should | |
938 | set up all the tables, etc. that the MD part of the assembler will need. */ | |
939 | ||
252b5132 RH |
940 | void |
941 | md_begin () | |
942 | { | |
252b5132 | 943 | register const char *retval = NULL; |
156c2f8b | 944 | int i = 0; |
252b5132 RH |
945 | const char *cpu; |
946 | char *a = NULL; | |
947 | int broken = 0; | |
948 | int mips_isa_from_cpu; | |
e7af610e NC |
949 | int target_cpu_had_mips16 = 0; |
950 | const struct mips_cpu_info *ci; | |
252b5132 | 951 | |
056350c6 NC |
952 | /* GP relative stuff not working for PE */ |
953 | if (strncmp (TARGET_OS, "pe", 2) == 0 | |
954 | && g_switch_value != 0) | |
955 | { | |
956 | if (g_switch_seen) | |
957 | as_bad (_("-G not supported in this configuration.")); | |
958 | g_switch_value = 0; | |
959 | } | |
960 | ||
252b5132 RH |
961 | cpu = TARGET_CPU; |
962 | if (strcmp (cpu + (sizeof TARGET_CPU) - 3, "el") == 0) | |
963 | { | |
964 | a = xmalloc (sizeof TARGET_CPU); | |
965 | strcpy (a, TARGET_CPU); | |
966 | a[(sizeof TARGET_CPU) - 3] = '\0'; | |
967 | cpu = a; | |
968 | } | |
969 | ||
e7af610e | 970 | if (strncmp (cpu, "mips16", sizeof "mips16" - 1) == 0) |
252b5132 | 971 | { |
e7af610e NC |
972 | target_cpu_had_mips16 = 1; |
973 | cpu += sizeof "mips16" - 1; | |
252b5132 RH |
974 | } |
975 | ||
e7af610e NC |
976 | if (mips_opts.mips16 < 0) |
977 | mips_opts.mips16 = target_cpu_had_mips16; | |
252b5132 | 978 | |
6dce9e24 TS |
979 | /* Backward compatibility for historic -mcpu= option. Check for |
980 | incompatible options, warn if -mcpu is used. */ | |
981 | if (mips_cpu != CPU_UNKNOWN | |
982 | && mips_arch != CPU_UNKNOWN | |
983 | && mips_cpu != mips_arch) | |
984 | { | |
985 | as_fatal (_("The -mcpu option can't be used together with -march. " | |
986 | "Use -mtune instead of -mcpu.")); | |
987 | } | |
988 | ||
989 | if (mips_cpu != CPU_UNKNOWN | |
990 | && mips_tune != CPU_UNKNOWN | |
991 | && mips_cpu != mips_tune) | |
992 | { | |
993 | as_fatal (_("The -mcpu option can't be used together with -mtune. " | |
994 | "Use -march instead of -mcpu.")); | |
995 | } | |
996 | ||
997 | if (mips_arch == CPU_UNKNOWN && mips_cpu != CPU_UNKNOWN) | |
998 | { | |
999 | ci = mips_cpu_info_from_cpu (mips_cpu); | |
1000 | assert (ci != NULL); | |
1001 | mips_arch = ci->cpu; | |
1002 | as_warn (_("The -mcpu option is deprecated. Please use -march and " | |
1003 | "-mtune instead.")); | |
1004 | } | |
1005 | ||
ec68c924 | 1006 | /* At this point, mips_arch will either be CPU_UNKNOWN if no ARCH was |
e7af610e NC |
1007 | specified on the command line, or some other value if one was. |
1008 | Similarly, mips_opts.isa will be ISA_UNKNOWN if not specified on | |
1009 | the command line, or will be set otherwise if one was. */ | |
ec68c924 | 1010 | if (mips_arch != CPU_UNKNOWN && mips_opts.isa != ISA_UNKNOWN) |
252b5132 | 1011 | { |
1ff54a84 TS |
1012 | /* We have to check if the isa is the default isa of arch. Otherwise |
1013 | we'll get invalid object file headers. */ | |
1014 | ci = mips_cpu_info_from_cpu (mips_arch); | |
1015 | assert (ci != NULL); | |
1016 | if (mips_opts.isa != ci->isa) | |
1017 | { | |
1018 | /* This really should be an error instead of a warning, but old | |
1019 | compilers only have -mcpu which sets both arch and tune. For | |
1020 | now, we discard arch and preserve tune. */ | |
1021 | as_warn (_("The -march option is incompatible to -mipsN and " | |
1022 | "therefore ignored.")); | |
1023 | if (mips_tune == CPU_UNKNOWN) | |
1024 | mips_tune = mips_arch; | |
1025 | ci = mips_cpu_info_from_isa (mips_opts.isa); | |
1026 | assert (ci != NULL); | |
1027 | mips_arch = ci->cpu; | |
1028 | } | |
252b5132 | 1029 | } |
ec68c924 | 1030 | else if (mips_arch != CPU_UNKNOWN && mips_opts.isa == ISA_UNKNOWN) |
252b5132 | 1031 | { |
ec68c924 EC |
1032 | /* We have ARCH, we need ISA. */ |
1033 | ci = mips_cpu_info_from_cpu (mips_arch); | |
e7af610e NC |
1034 | assert (ci != NULL); |
1035 | mips_opts.isa = ci->isa; | |
1036 | } | |
ec68c924 | 1037 | else if (mips_arch == CPU_UNKNOWN && mips_opts.isa != ISA_UNKNOWN) |
e7af610e | 1038 | { |
ec68c924 | 1039 | /* We have ISA, we need default ARCH. */ |
e7af610e NC |
1040 | ci = mips_cpu_info_from_isa (mips_opts.isa); |
1041 | assert (ci != NULL); | |
ec68c924 EC |
1042 | mips_arch = ci->cpu; |
1043 | } | |
e7af610e NC |
1044 | else |
1045 | { | |
ec68c924 | 1046 | /* We need to set both ISA and ARCH from target cpu. */ |
e7af610e NC |
1047 | ci = mips_cpu_info_from_name (cpu); |
1048 | if (ci == NULL) | |
beae10d5 | 1049 | ci = mips_cpu_info_from_cpu (CPU_R3000); |
e7af610e NC |
1050 | assert (ci != NULL); |
1051 | mips_opts.isa = ci->isa; | |
ec68c924 | 1052 | mips_arch = ci->cpu; |
252b5132 RH |
1053 | } |
1054 | ||
ec68c924 EC |
1055 | if (mips_tune == CPU_UNKNOWN) |
1056 | mips_tune = mips_arch; | |
1057 | ||
1058 | ci = mips_cpu_info_from_cpu (mips_arch); | |
e7af610e NC |
1059 | assert (ci != NULL); |
1060 | mips_isa_from_cpu = ci->isa; | |
1061 | ||
252b5132 | 1062 | /* End of TARGET_CPU processing, get rid of malloced memory |
bdaaa2e1 | 1063 | if necessary. */ |
252b5132 RH |
1064 | cpu = NULL; |
1065 | if (a != NULL) | |
1066 | { | |
156c2f8b NC |
1067 | free (a); |
1068 | a = NULL; | |
252b5132 RH |
1069 | } |
1070 | ||
e7af610e | 1071 | if (mips_opts.isa == ISA_MIPS1 && mips_trap) |
252b5132 RH |
1072 | as_bad (_("trap exception not supported at ISA 1")); |
1073 | ||
1074 | /* Set the EABI kind based on the ISA before the user gets | |
1075 | to change the ISA with directives. This isn't really | |
bdaaa2e1 | 1076 | the best, but then neither is basing the abi on the isa. */ |
9ce8a5dd | 1077 | if (ISA_HAS_64BIT_REGS (mips_opts.isa) |
252b5132 | 1078 | && mips_abi_string |
beae10d5 | 1079 | && 0 == strcmp (mips_abi_string, "eabi")) |
252b5132 RH |
1080 | mips_eabi64 = 1; |
1081 | ||
e7af610e NC |
1082 | /* If they asked for mips1 or mips2 and a cpu that is |
1083 | mips3 or greater, then mark the object file 32BITMODE. */ | |
1084 | if (mips_isa_from_cpu != ISA_UNKNOWN | |
1085 | && ! ISA_HAS_64BIT_REGS (mips_opts.isa) | |
1086 | && ISA_HAS_64BIT_REGS (mips_isa_from_cpu)) | |
1087 | mips_32bitmode = 1; | |
252b5132 | 1088 | |
ec68c924 | 1089 | if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, mips_arch)) |
252b5132 RH |
1090 | as_warn (_("Could not set architecture and machine")); |
1091 | ||
1092 | file_mips_isa = mips_opts.isa; | |
1093 | ||
1094 | op_hash = hash_new (); | |
1095 | ||
1096 | for (i = 0; i < NUMOPCODES;) | |
1097 | { | |
1098 | const char *name = mips_opcodes[i].name; | |
1099 | ||
1100 | retval = hash_insert (op_hash, name, (PTR) &mips_opcodes[i]); | |
1101 | if (retval != NULL) | |
1102 | { | |
1103 | fprintf (stderr, _("internal error: can't hash `%s': %s\n"), | |
1104 | mips_opcodes[i].name, retval); | |
1105 | /* Probably a memory allocation problem? Give up now. */ | |
1106 | as_fatal (_("Broken assembler. No assembly attempted.")); | |
1107 | } | |
1108 | do | |
1109 | { | |
1110 | if (mips_opcodes[i].pinfo != INSN_MACRO) | |
1111 | { | |
1112 | if (!validate_mips_insn (&mips_opcodes[i])) | |
1113 | broken = 1; | |
1114 | } | |
1115 | ++i; | |
1116 | } | |
1117 | while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name)); | |
1118 | } | |
1119 | ||
1120 | mips16_op_hash = hash_new (); | |
1121 | ||
1122 | i = 0; | |
1123 | while (i < bfd_mips16_num_opcodes) | |
1124 | { | |
1125 | const char *name = mips16_opcodes[i].name; | |
1126 | ||
1127 | retval = hash_insert (mips16_op_hash, name, (PTR) &mips16_opcodes[i]); | |
1128 | if (retval != NULL) | |
1129 | as_fatal (_("internal: can't hash `%s': %s"), | |
1130 | mips16_opcodes[i].name, retval); | |
1131 | do | |
1132 | { | |
1133 | if (mips16_opcodes[i].pinfo != INSN_MACRO | |
1134 | && ((mips16_opcodes[i].match & mips16_opcodes[i].mask) | |
1135 | != mips16_opcodes[i].match)) | |
1136 | { | |
1137 | fprintf (stderr, _("internal error: bad mips16 opcode: %s %s\n"), | |
1138 | mips16_opcodes[i].name, mips16_opcodes[i].args); | |
1139 | broken = 1; | |
1140 | } | |
1141 | ++i; | |
1142 | } | |
1143 | while (i < bfd_mips16_num_opcodes | |
1144 | && strcmp (mips16_opcodes[i].name, name) == 0); | |
1145 | } | |
1146 | ||
1147 | if (broken) | |
1148 | as_fatal (_("Broken assembler. No assembly attempted.")); | |
1149 | ||
1150 | /* We add all the general register names to the symbol table. This | |
1151 | helps us detect invalid uses of them. */ | |
1152 | for (i = 0; i < 32; i++) | |
1153 | { | |
1154 | char buf[5]; | |
1155 | ||
1156 | sprintf (buf, "$%d", i); | |
1157 | symbol_table_insert (symbol_new (buf, reg_section, i, | |
1158 | &zero_address_frag)); | |
1159 | } | |
1160 | symbol_table_insert (symbol_new ("$fp", reg_section, FP, | |
1161 | &zero_address_frag)); | |
1162 | symbol_table_insert (symbol_new ("$sp", reg_section, SP, | |
1163 | &zero_address_frag)); | |
1164 | symbol_table_insert (symbol_new ("$gp", reg_section, GP, | |
1165 | &zero_address_frag)); | |
1166 | symbol_table_insert (symbol_new ("$at", reg_section, AT, | |
1167 | &zero_address_frag)); | |
1168 | symbol_table_insert (symbol_new ("$kt0", reg_section, KT0, | |
1169 | &zero_address_frag)); | |
1170 | symbol_table_insert (symbol_new ("$kt1", reg_section, KT1, | |
1171 | &zero_address_frag)); | |
1172 | symbol_table_insert (symbol_new ("$pc", reg_section, -1, | |
1173 | &zero_address_frag)); | |
1174 | ||
1175 | mips_no_prev_insn (false); | |
1176 | ||
1177 | mips_gprmask = 0; | |
1178 | mips_cprmask[0] = 0; | |
1179 | mips_cprmask[1] = 0; | |
1180 | mips_cprmask[2] = 0; | |
1181 | mips_cprmask[3] = 0; | |
1182 | ||
1183 | /* set the default alignment for the text section (2**2) */ | |
1184 | record_alignment (text_section, 2); | |
1185 | ||
1186 | if (USE_GLOBAL_POINTER_OPT) | |
1187 | bfd_set_gp_size (stdoutput, g_switch_value); | |
1188 | ||
1189 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
1190 | { | |
1191 | /* On a native system, sections must be aligned to 16 byte | |
1192 | boundaries. When configured for an embedded ELF target, we | |
1193 | don't bother. */ | |
1194 | if (strcmp (TARGET_OS, "elf") != 0) | |
1195 | { | |
1196 | (void) bfd_set_section_alignment (stdoutput, text_section, 4); | |
1197 | (void) bfd_set_section_alignment (stdoutput, data_section, 4); | |
1198 | (void) bfd_set_section_alignment (stdoutput, bss_section, 4); | |
1199 | } | |
1200 | ||
1201 | /* Create a .reginfo section for register masks and a .mdebug | |
1202 | section for debugging information. */ | |
1203 | { | |
1204 | segT seg; | |
1205 | subsegT subseg; | |
1206 | flagword flags; | |
1207 | segT sec; | |
1208 | ||
1209 | seg = now_seg; | |
1210 | subseg = now_subseg; | |
1211 | ||
1212 | /* The ABI says this section should be loaded so that the | |
1213 | running program can access it. However, we don't load it | |
1214 | if we are configured for an embedded target */ | |
1215 | flags = SEC_READONLY | SEC_DATA; | |
1216 | if (strcmp (TARGET_OS, "elf") != 0) | |
1217 | flags |= SEC_ALLOC | SEC_LOAD; | |
1218 | ||
1219 | if (! mips_64) | |
1220 | { | |
1221 | sec = subseg_new (".reginfo", (subsegT) 0); | |
1222 | ||
252b5132 RH |
1223 | (void) bfd_set_section_flags (stdoutput, sec, flags); |
1224 | (void) bfd_set_section_alignment (stdoutput, sec, 2); | |
bdaaa2e1 | 1225 | |
252b5132 RH |
1226 | #ifdef OBJ_ELF |
1227 | mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo)); | |
1228 | #endif | |
1229 | } | |
1230 | else | |
1231 | { | |
1232 | /* The 64-bit ABI uses a .MIPS.options section rather than | |
1233 | .reginfo section. */ | |
1234 | sec = subseg_new (".MIPS.options", (subsegT) 0); | |
1235 | (void) bfd_set_section_flags (stdoutput, sec, flags); | |
1236 | (void) bfd_set_section_alignment (stdoutput, sec, 3); | |
1237 | ||
1238 | #ifdef OBJ_ELF | |
1239 | /* Set up the option header. */ | |
1240 | { | |
1241 | Elf_Internal_Options opthdr; | |
1242 | char *f; | |
1243 | ||
1244 | opthdr.kind = ODK_REGINFO; | |
1245 | opthdr.size = (sizeof (Elf_External_Options) | |
1246 | + sizeof (Elf64_External_RegInfo)); | |
1247 | opthdr.section = 0; | |
1248 | opthdr.info = 0; | |
1249 | f = frag_more (sizeof (Elf_External_Options)); | |
1250 | bfd_mips_elf_swap_options_out (stdoutput, &opthdr, | |
1251 | (Elf_External_Options *) f); | |
1252 | ||
1253 | mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo)); | |
1254 | } | |
1255 | #endif | |
1256 | } | |
1257 | ||
1258 | if (ECOFF_DEBUGGING) | |
1259 | { | |
1260 | sec = subseg_new (".mdebug", (subsegT) 0); | |
1261 | (void) bfd_set_section_flags (stdoutput, sec, | |
1262 | SEC_HAS_CONTENTS | SEC_READONLY); | |
1263 | (void) bfd_set_section_alignment (stdoutput, sec, 2); | |
1264 | } | |
1265 | ||
1266 | #ifdef MIPS_STABS_ELF | |
1267 | pdr_seg = subseg_new (".pdr", (subsegT) 0); | |
1268 | (void) bfd_set_section_flags (stdoutput, pdr_seg, | |
1269 | SEC_READONLY | SEC_RELOC | SEC_DEBUGGING); | |
1270 | (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2); | |
1271 | #endif | |
1272 | ||
1273 | subseg_set (seg, subseg); | |
1274 | } | |
1275 | } | |
1276 | ||
1277 | if (! ECOFF_DEBUGGING) | |
1278 | md_obj_begin (); | |
1279 | } | |
1280 | ||
1281 | void | |
1282 | md_mips_end () | |
1283 | { | |
1284 | if (! ECOFF_DEBUGGING) | |
1285 | md_obj_end (); | |
1286 | } | |
1287 | ||
1288 | void | |
1289 | md_assemble (str) | |
1290 | char *str; | |
1291 | { | |
1292 | struct mips_cl_insn insn; | |
1293 | ||
1294 | imm_expr.X_op = O_absent; | |
1295 | imm_reloc = BFD_RELOC_UNUSED; | |
1296 | imm_unmatched_hi = false; | |
1297 | offset_expr.X_op = O_absent; | |
1298 | offset_reloc = BFD_RELOC_UNUSED; | |
1299 | ||
1300 | if (mips_opts.mips16) | |
1301 | mips16_ip (str, &insn); | |
1302 | else | |
1303 | { | |
1304 | mips_ip (str, &insn); | |
beae10d5 KH |
1305 | DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"), |
1306 | str, insn.insn_opcode)); | |
252b5132 RH |
1307 | } |
1308 | ||
1309 | if (insn_error) | |
1310 | { | |
1311 | as_bad ("%s `%s'", insn_error, str); | |
1312 | return; | |
1313 | } | |
1314 | ||
1315 | if (insn.insn_mo->pinfo == INSN_MACRO) | |
1316 | { | |
1317 | if (mips_opts.mips16) | |
1318 | mips16_macro (&insn); | |
1319 | else | |
1320 | macro (&insn); | |
1321 | } | |
1322 | else | |
1323 | { | |
1324 | if (imm_expr.X_op != O_absent) | |
1325 | append_insn ((char *) NULL, &insn, &imm_expr, imm_reloc, | |
1326 | imm_unmatched_hi); | |
1327 | else if (offset_expr.X_op != O_absent) | |
1328 | append_insn ((char *) NULL, &insn, &offset_expr, offset_reloc, false); | |
1329 | else | |
1330 | append_insn ((char *) NULL, &insn, NULL, BFD_RELOC_UNUSED, false); | |
1331 | } | |
1332 | } | |
1333 | ||
1334 | /* See whether instruction IP reads register REG. CLASS is the type | |
1335 | of register. */ | |
1336 | ||
1337 | static int | |
1338 | insn_uses_reg (ip, reg, class) | |
1339 | struct mips_cl_insn *ip; | |
1340 | unsigned int reg; | |
1341 | enum mips_regclass class; | |
1342 | { | |
1343 | if (class == MIPS16_REG) | |
1344 | { | |
1345 | assert (mips_opts.mips16); | |
1346 | reg = mips16_to_32_reg_map[reg]; | |
1347 | class = MIPS_GR_REG; | |
1348 | } | |
1349 | ||
1350 | /* Don't report on general register 0, since it never changes. */ | |
1351 | if (class == MIPS_GR_REG && reg == 0) | |
1352 | return 0; | |
1353 | ||
1354 | if (class == MIPS_FP_REG) | |
1355 | { | |
1356 | assert (! mips_opts.mips16); | |
1357 | /* If we are called with either $f0 or $f1, we must check $f0. | |
1358 | This is not optimal, because it will introduce an unnecessary | |
1359 | NOP between "lwc1 $f0" and "swc1 $f1". To fix this we would | |
1360 | need to distinguish reading both $f0 and $f1 or just one of | |
1361 | them. Note that we don't have to check the other way, | |
1362 | because there is no instruction that sets both $f0 and $f1 | |
1363 | and requires a delay. */ | |
1364 | if ((ip->insn_mo->pinfo & INSN_READ_FPR_S) | |
1365 | && ((((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS) &~(unsigned)1) | |
1366 | == (reg &~ (unsigned) 1))) | |
1367 | return 1; | |
1368 | if ((ip->insn_mo->pinfo & INSN_READ_FPR_T) | |
1369 | && ((((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT) &~(unsigned)1) | |
1370 | == (reg &~ (unsigned) 1))) | |
1371 | return 1; | |
1372 | } | |
1373 | else if (! mips_opts.mips16) | |
1374 | { | |
1375 | if ((ip->insn_mo->pinfo & INSN_READ_GPR_S) | |
1376 | && ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS) == reg) | |
1377 | return 1; | |
1378 | if ((ip->insn_mo->pinfo & INSN_READ_GPR_T) | |
1379 | && ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT) == reg) | |
1380 | return 1; | |
1381 | } | |
1382 | else | |
1383 | { | |
1384 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_X) | |
1385 | && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RX) | |
1386 | & MIPS16OP_MASK_RX)] | |
1387 | == reg)) | |
1388 | return 1; | |
1389 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Y) | |
1390 | && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_RY) | |
1391 | & MIPS16OP_MASK_RY)] | |
1392 | == reg)) | |
1393 | return 1; | |
1394 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_Z) | |
1395 | && (mips16_to_32_reg_map[((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z) | |
1396 | & MIPS16OP_MASK_MOVE32Z)] | |
1397 | == reg)) | |
1398 | return 1; | |
1399 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_T) && reg == TREG) | |
1400 | return 1; | |
1401 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_SP) && reg == SP) | |
1402 | return 1; | |
1403 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_31) && reg == RA) | |
1404 | return 1; | |
1405 | if ((ip->insn_mo->pinfo & MIPS16_INSN_READ_GPR_X) | |
1406 | && ((ip->insn_opcode >> MIPS16OP_SH_REGR32) | |
1407 | & MIPS16OP_MASK_REGR32) == reg) | |
1408 | return 1; | |
1409 | } | |
1410 | ||
1411 | return 0; | |
1412 | } | |
1413 | ||
1414 | /* This function returns true if modifying a register requires a | |
1415 | delay. */ | |
1416 | ||
1417 | static int | |
1418 | reg_needs_delay (reg) | |
156c2f8b | 1419 | unsigned int reg; |
252b5132 RH |
1420 | { |
1421 | unsigned long prev_pinfo; | |
1422 | ||
1423 | prev_pinfo = prev_insn.insn_mo->pinfo; | |
1424 | if (! mips_opts.noreorder | |
9ce8a5dd | 1425 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
1426 | && ((prev_pinfo & INSN_LOAD_COPROC_DELAY) |
1427 | || (! gpr_interlocks | |
1428 | && (prev_pinfo & INSN_LOAD_MEMORY_DELAY)))) | |
1429 | { | |
1430 | /* A load from a coprocessor or from memory. All load | |
1431 | delays delay the use of general register rt for one | |
1432 | instruction on the r3000. The r6000 and r4000 use | |
1433 | interlocks. */ | |
bdaaa2e1 | 1434 | /* Itbl support may require additional care here. */ |
252b5132 RH |
1435 | know (prev_pinfo & INSN_WRITE_GPR_T); |
1436 | if (reg == ((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT)) | |
1437 | return 1; | |
1438 | } | |
1439 | ||
1440 | return 0; | |
1441 | } | |
1442 | ||
1443 | /* Mark instruction labels in mips16 mode. This permits the linker to | |
1444 | handle them specially, such as generating jalx instructions when | |
1445 | needed. We also make them odd for the duration of the assembly, in | |
1446 | order to generate the right sort of code. We will make them even | |
1447 | in the adjust_symtab routine, while leaving them marked. This is | |
1448 | convenient for the debugger and the disassembler. The linker knows | |
1449 | to make them odd again. */ | |
1450 | ||
1451 | static void | |
1452 | mips16_mark_labels () | |
1453 | { | |
1454 | if (mips_opts.mips16) | |
1455 | { | |
1456 | struct insn_label_list *l; | |
98aa84af | 1457 | valueT val; |
252b5132 RH |
1458 | |
1459 | for (l = insn_labels; l != NULL; l = l->next) | |
1460 | { | |
1461 | #ifdef OBJ_ELF | |
1462 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
1463 | S_SET_OTHER (l->label, STO_MIPS16); | |
1464 | #endif | |
98aa84af AM |
1465 | val = S_GET_VALUE (l->label); |
1466 | if ((val & 1) == 0) | |
1467 | S_SET_VALUE (l->label, val + 1); | |
252b5132 RH |
1468 | } |
1469 | } | |
1470 | } | |
1471 | ||
1472 | /* Output an instruction. PLACE is where to put the instruction; if | |
1473 | it is NULL, this uses frag_more to get room. IP is the instruction | |
1474 | information. ADDRESS_EXPR is an operand of the instruction to be | |
1475 | used with RELOC_TYPE. */ | |
1476 | ||
1477 | static void | |
1478 | append_insn (place, ip, address_expr, reloc_type, unmatched_hi) | |
1479 | char *place; | |
1480 | struct mips_cl_insn *ip; | |
1481 | expressionS *address_expr; | |
1482 | bfd_reloc_code_real_type reloc_type; | |
1483 | boolean unmatched_hi; | |
1484 | { | |
1485 | register unsigned long prev_pinfo, pinfo; | |
1486 | char *f; | |
1487 | fixS *fixp; | |
1488 | int nops = 0; | |
1489 | ||
1490 | /* Mark instruction labels in mips16 mode. */ | |
1491 | if (mips_opts.mips16) | |
1492 | mips16_mark_labels (); | |
1493 | ||
1494 | prev_pinfo = prev_insn.insn_mo->pinfo; | |
1495 | pinfo = ip->insn_mo->pinfo; | |
1496 | ||
1497 | if (place == NULL && (! mips_opts.noreorder || prev_nop_frag != NULL)) | |
1498 | { | |
1499 | int prev_prev_nop; | |
1500 | ||
1501 | /* If the previous insn required any delay slots, see if we need | |
1502 | to insert a NOP or two. There are eight kinds of possible | |
1503 | hazards, of which an instruction can have at most one type. | |
1504 | (1) a load from memory delay | |
1505 | (2) a load from a coprocessor delay | |
1506 | (3) an unconditional branch delay | |
1507 | (4) a conditional branch delay | |
1508 | (5) a move to coprocessor register delay | |
1509 | (6) a load coprocessor register from memory delay | |
1510 | (7) a coprocessor condition code delay | |
1511 | (8) a HI/LO special register delay | |
1512 | ||
1513 | There are a lot of optimizations we could do that we don't. | |
1514 | In particular, we do not, in general, reorder instructions. | |
1515 | If you use gcc with optimization, it will reorder | |
1516 | instructions and generally do much more optimization then we | |
1517 | do here; repeating all that work in the assembler would only | |
1518 | benefit hand written assembly code, and does not seem worth | |
1519 | it. */ | |
1520 | ||
1521 | /* This is how a NOP is emitted. */ | |
1522 | #define emit_nop() \ | |
1523 | (mips_opts.mips16 \ | |
1524 | ? md_number_to_chars (frag_more (2), 0x6500, 2) \ | |
1525 | : md_number_to_chars (frag_more (4), 0, 4)) | |
1526 | ||
1527 | /* The previous insn might require a delay slot, depending upon | |
1528 | the contents of the current insn. */ | |
1529 | if (! mips_opts.mips16 | |
9ce8a5dd | 1530 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
1531 | && (((prev_pinfo & INSN_LOAD_COPROC_DELAY) |
1532 | && ! cop_interlocks) | |
1533 | || (! gpr_interlocks | |
1534 | && (prev_pinfo & INSN_LOAD_MEMORY_DELAY)))) | |
1535 | { | |
1536 | /* A load from a coprocessor or from memory. All load | |
1537 | delays delay the use of general register rt for one | |
1538 | instruction on the r3000. The r6000 and r4000 use | |
1539 | interlocks. */ | |
beae10d5 | 1540 | /* Itbl support may require additional care here. */ |
252b5132 RH |
1541 | know (prev_pinfo & INSN_WRITE_GPR_T); |
1542 | if (mips_optimize == 0 | |
1543 | || insn_uses_reg (ip, | |
1544 | ((prev_insn.insn_opcode >> OP_SH_RT) | |
1545 | & OP_MASK_RT), | |
1546 | MIPS_GR_REG)) | |
1547 | ++nops; | |
1548 | } | |
1549 | else if (! mips_opts.mips16 | |
9ce8a5dd | 1550 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 | 1551 | && (((prev_pinfo & INSN_COPROC_MOVE_DELAY) |
beae10d5 | 1552 | && ! cop_interlocks) |
e7af610e | 1553 | || (mips_opts.isa == ISA_MIPS1 |
252b5132 RH |
1554 | && (prev_pinfo & INSN_COPROC_MEMORY_DELAY)))) |
1555 | { | |
1556 | /* A generic coprocessor delay. The previous instruction | |
1557 | modified a coprocessor general or control register. If | |
1558 | it modified a control register, we need to avoid any | |
1559 | coprocessor instruction (this is probably not always | |
1560 | required, but it sometimes is). If it modified a general | |
1561 | register, we avoid using that register. | |
1562 | ||
1563 | On the r6000 and r4000 loading a coprocessor register | |
1564 | from memory is interlocked, and does not require a delay. | |
1565 | ||
1566 | This case is not handled very well. There is no special | |
1567 | knowledge of CP0 handling, and the coprocessors other | |
1568 | than the floating point unit are not distinguished at | |
1569 | all. */ | |
1570 | /* Itbl support may require additional care here. FIXME! | |
bdaaa2e1 | 1571 | Need to modify this to include knowledge about |
252b5132 RH |
1572 | user specified delays! */ |
1573 | if (prev_pinfo & INSN_WRITE_FPR_T) | |
1574 | { | |
1575 | if (mips_optimize == 0 | |
1576 | || insn_uses_reg (ip, | |
1577 | ((prev_insn.insn_opcode >> OP_SH_FT) | |
1578 | & OP_MASK_FT), | |
1579 | MIPS_FP_REG)) | |
1580 | ++nops; | |
1581 | } | |
1582 | else if (prev_pinfo & INSN_WRITE_FPR_S) | |
1583 | { | |
1584 | if (mips_optimize == 0 | |
1585 | || insn_uses_reg (ip, | |
1586 | ((prev_insn.insn_opcode >> OP_SH_FS) | |
1587 | & OP_MASK_FS), | |
1588 | MIPS_FP_REG)) | |
1589 | ++nops; | |
1590 | } | |
1591 | else | |
1592 | { | |
1593 | /* We don't know exactly what the previous instruction | |
1594 | does. If the current instruction uses a coprocessor | |
1595 | register, we must insert a NOP. If previous | |
1596 | instruction may set the condition codes, and the | |
1597 | current instruction uses them, we must insert two | |
1598 | NOPS. */ | |
bdaaa2e1 | 1599 | /* Itbl support may require additional care here. */ |
252b5132 RH |
1600 | if (mips_optimize == 0 |
1601 | || ((prev_pinfo & INSN_WRITE_COND_CODE) | |
1602 | && (pinfo & INSN_READ_COND_CODE))) | |
1603 | nops += 2; | |
1604 | else if (pinfo & INSN_COP) | |
1605 | ++nops; | |
1606 | } | |
1607 | } | |
1608 | else if (! mips_opts.mips16 | |
9ce8a5dd | 1609 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
1610 | && (prev_pinfo & INSN_WRITE_COND_CODE) |
1611 | && ! cop_interlocks) | |
1612 | { | |
1613 | /* The previous instruction sets the coprocessor condition | |
1614 | codes, but does not require a general coprocessor delay | |
1615 | (this means it is a floating point comparison | |
1616 | instruction). If this instruction uses the condition | |
1617 | codes, we need to insert a single NOP. */ | |
beae10d5 | 1618 | /* Itbl support may require additional care here. */ |
252b5132 RH |
1619 | if (mips_optimize == 0 |
1620 | || (pinfo & INSN_READ_COND_CODE)) | |
1621 | ++nops; | |
1622 | } | |
6b76fefe CM |
1623 | |
1624 | /* If we're fixing up mfhi/mflo for the r7000 and the | |
1625 | previous insn was an mfhi/mflo and the current insn | |
1626 | reads the register that the mfhi/mflo wrote to, then | |
1627 | insert two nops. */ | |
1628 | ||
1629 | else if (mips_7000_hilo_fix | |
1630 | && MF_HILO_INSN (prev_pinfo) | |
1631 | && insn_uses_reg (ip, ((prev_insn.insn_opcode >> OP_SH_RD) | |
beae10d5 KH |
1632 | & OP_MASK_RD), |
1633 | MIPS_GR_REG)) | |
6b76fefe CM |
1634 | { |
1635 | nops += 2; | |
1636 | } | |
1637 | ||
1638 | /* If we're fixing up mfhi/mflo for the r7000 and the | |
1639 | 2nd previous insn was an mfhi/mflo and the current insn | |
1640 | reads the register that the mfhi/mflo wrote to, then | |
1641 | insert one nop. */ | |
1642 | ||
1643 | else if (mips_7000_hilo_fix | |
1644 | && MF_HILO_INSN (prev_prev_insn.insn_opcode) | |
1645 | && insn_uses_reg (ip, ((prev_prev_insn.insn_opcode >> OP_SH_RD) | |
1646 | & OP_MASK_RD), | |
1647 | MIPS_GR_REG)) | |
bdaaa2e1 | 1648 | |
6b76fefe CM |
1649 | { |
1650 | nops += 1; | |
1651 | } | |
bdaaa2e1 | 1652 | |
252b5132 RH |
1653 | else if (prev_pinfo & INSN_READ_LO) |
1654 | { | |
1655 | /* The previous instruction reads the LO register; if the | |
1656 | current instruction writes to the LO register, we must | |
bdaaa2e1 KH |
1657 | insert two NOPS. Some newer processors have interlocks. |
1658 | Also the tx39's multiply instructions can be exectuted | |
252b5132 | 1659 | immediatly after a read from HI/LO (without the delay), |
bdaaa2e1 KH |
1660 | though the tx39's divide insns still do require the |
1661 | delay. */ | |
252b5132 | 1662 | if (! (hilo_interlocks |
ec68c924 | 1663 | || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))) |
252b5132 RH |
1664 | && (mips_optimize == 0 |
1665 | || (pinfo & INSN_WRITE_LO))) | |
1666 | nops += 2; | |
1667 | /* Most mips16 branch insns don't have a delay slot. | |
1668 | If a read from LO is immediately followed by a branch | |
1669 | to a write to LO we have a read followed by a write | |
1670 | less than 2 insns away. We assume the target of | |
1671 | a branch might be a write to LO, and insert a nop | |
bdaaa2e1 | 1672 | between a read and an immediately following branch. */ |
252b5132 RH |
1673 | else if (mips_opts.mips16 |
1674 | && (mips_optimize == 0 | |
1675 | || (pinfo & MIPS16_INSN_BRANCH))) | |
1676 | nops += 1; | |
1677 | } | |
1678 | else if (prev_insn.insn_mo->pinfo & INSN_READ_HI) | |
1679 | { | |
1680 | /* The previous instruction reads the HI register; if the | |
1681 | current instruction writes to the HI register, we must | |
1682 | insert a NOP. Some newer processors have interlocks. | |
bdaaa2e1 | 1683 | Also the note tx39's multiply above. */ |
252b5132 | 1684 | if (! (hilo_interlocks |
ec68c924 | 1685 | || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))) |
252b5132 RH |
1686 | && (mips_optimize == 0 |
1687 | || (pinfo & INSN_WRITE_HI))) | |
1688 | nops += 2; | |
1689 | /* Most mips16 branch insns don't have a delay slot. | |
1690 | If a read from HI is immediately followed by a branch | |
1691 | to a write to HI we have a read followed by a write | |
1692 | less than 2 insns away. We assume the target of | |
1693 | a branch might be a write to HI, and insert a nop | |
bdaaa2e1 | 1694 | between a read and an immediately following branch. */ |
252b5132 RH |
1695 | else if (mips_opts.mips16 |
1696 | && (mips_optimize == 0 | |
1697 | || (pinfo & MIPS16_INSN_BRANCH))) | |
1698 | nops += 1; | |
1699 | } | |
1700 | ||
1701 | /* If the previous instruction was in a noreorder section, then | |
1702 | we don't want to insert the nop after all. */ | |
bdaaa2e1 | 1703 | /* Itbl support may require additional care here. */ |
252b5132 RH |
1704 | if (prev_insn_unreordered) |
1705 | nops = 0; | |
1706 | ||
1707 | /* There are two cases which require two intervening | |
1708 | instructions: 1) setting the condition codes using a move to | |
1709 | coprocessor instruction which requires a general coprocessor | |
1710 | delay and then reading the condition codes 2) reading the HI | |
1711 | or LO register and then writing to it (except on processors | |
1712 | which have interlocks). If we are not already emitting a NOP | |
1713 | instruction, we must check for these cases compared to the | |
1714 | instruction previous to the previous instruction. */ | |
1715 | if ((! mips_opts.mips16 | |
9ce8a5dd | 1716 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
1717 | && (prev_prev_insn.insn_mo->pinfo & INSN_COPROC_MOVE_DELAY) |
1718 | && (prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE) | |
1719 | && (pinfo & INSN_READ_COND_CODE) | |
1720 | && ! cop_interlocks) | |
1721 | || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_LO) | |
1722 | && (pinfo & INSN_WRITE_LO) | |
1723 | && ! (hilo_interlocks | |
ec68c924 | 1724 | || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT)))) |
252b5132 RH |
1725 | || ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI) |
1726 | && (pinfo & INSN_WRITE_HI) | |
1727 | && ! (hilo_interlocks | |
ec68c924 | 1728 | || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))))) |
252b5132 RH |
1729 | prev_prev_nop = 1; |
1730 | else | |
1731 | prev_prev_nop = 0; | |
1732 | ||
1733 | if (prev_prev_insn_unreordered) | |
1734 | prev_prev_nop = 0; | |
1735 | ||
1736 | if (prev_prev_nop && nops == 0) | |
1737 | ++nops; | |
1738 | ||
1739 | /* If we are being given a nop instruction, don't bother with | |
1740 | one of the nops we would otherwise output. This will only | |
1741 | happen when a nop instruction is used with mips_optimize set | |
1742 | to 0. */ | |
1743 | if (nops > 0 | |
1744 | && ! mips_opts.noreorder | |
156c2f8b | 1745 | && ip->insn_opcode == (unsigned) (mips_opts.mips16 ? 0x6500 : 0)) |
252b5132 RH |
1746 | --nops; |
1747 | ||
1748 | /* Now emit the right number of NOP instructions. */ | |
1749 | if (nops > 0 && ! mips_opts.noreorder) | |
1750 | { | |
1751 | fragS *old_frag; | |
1752 | unsigned long old_frag_offset; | |
1753 | int i; | |
1754 | struct insn_label_list *l; | |
1755 | ||
1756 | old_frag = frag_now; | |
1757 | old_frag_offset = frag_now_fix (); | |
1758 | ||
1759 | for (i = 0; i < nops; i++) | |
1760 | emit_nop (); | |
1761 | ||
1762 | if (listing) | |
1763 | { | |
1764 | listing_prev_line (); | |
1765 | /* We may be at the start of a variant frag. In case we | |
1766 | are, make sure there is enough space for the frag | |
1767 | after the frags created by listing_prev_line. The | |
1768 | argument to frag_grow here must be at least as large | |
1769 | as the argument to all other calls to frag_grow in | |
1770 | this file. We don't have to worry about being in the | |
1771 | middle of a variant frag, because the variants insert | |
1772 | all needed nop instructions themselves. */ | |
1773 | frag_grow (40); | |
1774 | } | |
1775 | ||
1776 | for (l = insn_labels; l != NULL; l = l->next) | |
1777 | { | |
98aa84af AM |
1778 | valueT val; |
1779 | ||
252b5132 | 1780 | assert (S_GET_SEGMENT (l->label) == now_seg); |
49309057 | 1781 | symbol_set_frag (l->label, frag_now); |
98aa84af | 1782 | val = (valueT) frag_now_fix (); |
252b5132 RH |
1783 | /* mips16 text labels are stored as odd. */ |
1784 | if (mips_opts.mips16) | |
98aa84af AM |
1785 | val += 1; |
1786 | S_SET_VALUE (l->label, val); | |
252b5132 RH |
1787 | } |
1788 | ||
1789 | #ifndef NO_ECOFF_DEBUGGING | |
1790 | if (ECOFF_DEBUGGING) | |
1791 | ecoff_fix_loc (old_frag, old_frag_offset); | |
1792 | #endif | |
1793 | } | |
1794 | else if (prev_nop_frag != NULL) | |
1795 | { | |
1796 | /* We have a frag holding nops we may be able to remove. If | |
1797 | we don't need any nops, we can decrease the size of | |
1798 | prev_nop_frag by the size of one instruction. If we do | |
bdaaa2e1 | 1799 | need some nops, we count them in prev_nops_required. */ |
252b5132 RH |
1800 | if (prev_nop_frag_since == 0) |
1801 | { | |
1802 | if (nops == 0) | |
1803 | { | |
1804 | prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4; | |
1805 | --prev_nop_frag_holds; | |
1806 | } | |
1807 | else | |
1808 | prev_nop_frag_required += nops; | |
1809 | } | |
1810 | else | |
1811 | { | |
1812 | if (prev_prev_nop == 0) | |
1813 | { | |
1814 | prev_nop_frag->fr_fix -= mips_opts.mips16 ? 2 : 4; | |
1815 | --prev_nop_frag_holds; | |
1816 | } | |
1817 | else | |
1818 | ++prev_nop_frag_required; | |
1819 | } | |
1820 | ||
1821 | if (prev_nop_frag_holds <= prev_nop_frag_required) | |
1822 | prev_nop_frag = NULL; | |
1823 | ||
1824 | ++prev_nop_frag_since; | |
1825 | ||
1826 | /* Sanity check: by the time we reach the second instruction | |
1827 | after prev_nop_frag, we should have used up all the nops | |
1828 | one way or another. */ | |
1829 | assert (prev_nop_frag_since <= 1 || prev_nop_frag == NULL); | |
1830 | } | |
1831 | } | |
1832 | ||
1833 | if (reloc_type > BFD_RELOC_UNUSED) | |
1834 | { | |
1835 | /* We need to set up a variant frag. */ | |
1836 | assert (mips_opts.mips16 && address_expr != NULL); | |
1837 | f = frag_var (rs_machine_dependent, 4, 0, | |
1838 | RELAX_MIPS16_ENCODE (reloc_type - BFD_RELOC_UNUSED, | |
1839 | mips16_small, mips16_ext, | |
1840 | (prev_pinfo | |
1841 | & INSN_UNCOND_BRANCH_DELAY), | |
1842 | (prev_insn_reloc_type | |
1843 | == BFD_RELOC_MIPS16_JMP)), | |
1844 | make_expr_symbol (address_expr), (offsetT) 0, | |
1845 | (char *) NULL); | |
1846 | } | |
1847 | else if (place != NULL) | |
1848 | f = place; | |
1849 | else if (mips_opts.mips16 | |
1850 | && ! ip->use_extend | |
1851 | && reloc_type != BFD_RELOC_MIPS16_JMP) | |
1852 | { | |
1853 | /* Make sure there is enough room to swap this instruction with | |
1854 | a following jump instruction. */ | |
1855 | frag_grow (6); | |
1856 | f = frag_more (2); | |
1857 | } | |
1858 | else | |
1859 | { | |
1860 | if (mips_opts.mips16 | |
1861 | && mips_opts.noreorder | |
1862 | && (prev_pinfo & INSN_UNCOND_BRANCH_DELAY) != 0) | |
1863 | as_warn (_("extended instruction in delay slot")); | |
1864 | ||
1865 | f = frag_more (4); | |
1866 | } | |
1867 | ||
1868 | fixp = NULL; | |
1869 | if (address_expr != NULL && reloc_type < BFD_RELOC_UNUSED) | |
1870 | { | |
1871 | if (address_expr->X_op == O_constant) | |
1872 | { | |
1873 | switch (reloc_type) | |
1874 | { | |
1875 | case BFD_RELOC_32: | |
1876 | ip->insn_opcode |= address_expr->X_add_number; | |
1877 | break; | |
1878 | ||
1879 | case BFD_RELOC_LO16: | |
1880 | ip->insn_opcode |= address_expr->X_add_number & 0xffff; | |
1881 | break; | |
1882 | ||
1883 | case BFD_RELOC_MIPS_JMP: | |
1884 | if ((address_expr->X_add_number & 3) != 0) | |
1885 | as_bad (_("jump to misaligned address (0x%lx)"), | |
1886 | (unsigned long) address_expr->X_add_number); | |
1887 | ip->insn_opcode |= (address_expr->X_add_number >> 2) & 0x3ffffff; | |
1888 | break; | |
1889 | ||
1890 | case BFD_RELOC_MIPS16_JMP: | |
1891 | if ((address_expr->X_add_number & 3) != 0) | |
1892 | as_bad (_("jump to misaligned address (0x%lx)"), | |
1893 | (unsigned long) address_expr->X_add_number); | |
1894 | ip->insn_opcode |= | |
1895 | (((address_expr->X_add_number & 0x7c0000) << 3) | |
1896 | | ((address_expr->X_add_number & 0xf800000) >> 7) | |
1897 | | ((address_expr->X_add_number & 0x3fffc) >> 2)); | |
1898 | break; | |
1899 | ||
cb56d3d3 | 1900 | case BFD_RELOC_16_PCREL: |
233b8738 | 1901 | ip->insn_opcode |= address_expr->X_add_number & 0xffff; |
cb56d3d3 TS |
1902 | break; |
1903 | ||
252b5132 RH |
1904 | case BFD_RELOC_16_PCREL_S2: |
1905 | goto need_reloc; | |
1906 | ||
1907 | default: | |
1908 | internalError (); | |
1909 | } | |
1910 | } | |
1911 | else | |
1912 | { | |
1913 | need_reloc: | |
1914 | /* Don't generate a reloc if we are writing into a variant | |
1915 | frag. */ | |
1916 | if (place == NULL) | |
1917 | { | |
1918 | fixp = fix_new_exp (frag_now, f - frag_now->fr_literal, 4, | |
1919 | address_expr, | |
cb56d3d3 TS |
1920 | (reloc_type == BFD_RELOC_16_PCREL |
1921 | || reloc_type == BFD_RELOC_16_PCREL_S2), | |
252b5132 RH |
1922 | reloc_type); |
1923 | if (unmatched_hi) | |
1924 | { | |
1925 | struct mips_hi_fixup *hi_fixup; | |
1926 | ||
1927 | assert (reloc_type == BFD_RELOC_HI16_S); | |
1928 | hi_fixup = ((struct mips_hi_fixup *) | |
1929 | xmalloc (sizeof (struct mips_hi_fixup))); | |
1930 | hi_fixup->fixp = fixp; | |
1931 | hi_fixup->seg = now_seg; | |
1932 | hi_fixup->next = mips_hi_fixup_list; | |
1933 | mips_hi_fixup_list = hi_fixup; | |
1934 | } | |
1935 | } | |
1936 | } | |
1937 | } | |
1938 | ||
1939 | if (! mips_opts.mips16) | |
1940 | md_number_to_chars (f, ip->insn_opcode, 4); | |
1941 | else if (reloc_type == BFD_RELOC_MIPS16_JMP) | |
1942 | { | |
1943 | md_number_to_chars (f, ip->insn_opcode >> 16, 2); | |
1944 | md_number_to_chars (f + 2, ip->insn_opcode & 0xffff, 2); | |
1945 | } | |
1946 | else | |
1947 | { | |
1948 | if (ip->use_extend) | |
1949 | { | |
1950 | md_number_to_chars (f, 0xf000 | ip->extend, 2); | |
1951 | f += 2; | |
1952 | } | |
1953 | md_number_to_chars (f, ip->insn_opcode, 2); | |
1954 | } | |
1955 | ||
1956 | /* Update the register mask information. */ | |
1957 | if (! mips_opts.mips16) | |
1958 | { | |
1959 | if (pinfo & INSN_WRITE_GPR_D) | |
1960 | mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD); | |
1961 | if ((pinfo & (INSN_WRITE_GPR_T | INSN_READ_GPR_T)) != 0) | |
1962 | mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RT) & OP_MASK_RT); | |
1963 | if (pinfo & INSN_READ_GPR_S) | |
1964 | mips_gprmask |= 1 << ((ip->insn_opcode >> OP_SH_RS) & OP_MASK_RS); | |
1965 | if (pinfo & INSN_WRITE_GPR_31) | |
1966 | mips_gprmask |= 1 << 31; | |
1967 | if (pinfo & INSN_WRITE_FPR_D) | |
1968 | mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FD) & OP_MASK_FD); | |
1969 | if ((pinfo & (INSN_WRITE_FPR_S | INSN_READ_FPR_S)) != 0) | |
1970 | mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FS) & OP_MASK_FS); | |
1971 | if ((pinfo & (INSN_WRITE_FPR_T | INSN_READ_FPR_T)) != 0) | |
1972 | mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FT) & OP_MASK_FT); | |
1973 | if ((pinfo & INSN_READ_FPR_R) != 0) | |
1974 | mips_cprmask[1] |= 1 << ((ip->insn_opcode >> OP_SH_FR) & OP_MASK_FR); | |
1975 | if (pinfo & INSN_COP) | |
1976 | { | |
bdaaa2e1 KH |
1977 | /* We don't keep enough information to sort these cases out. |
1978 | The itbl support does keep this information however, although | |
1979 | we currently don't support itbl fprmats as part of the cop | |
1980 | instruction. May want to add this support in the future. */ | |
252b5132 RH |
1981 | } |
1982 | /* Never set the bit for $0, which is always zero. */ | |
beae10d5 | 1983 | mips_gprmask &= ~1 << 0; |
252b5132 RH |
1984 | } |
1985 | else | |
1986 | { | |
1987 | if (pinfo & (MIPS16_INSN_WRITE_X | MIPS16_INSN_READ_X)) | |
1988 | mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RX) | |
1989 | & MIPS16OP_MASK_RX); | |
1990 | if (pinfo & (MIPS16_INSN_WRITE_Y | MIPS16_INSN_READ_Y)) | |
1991 | mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RY) | |
1992 | & MIPS16OP_MASK_RY); | |
1993 | if (pinfo & MIPS16_INSN_WRITE_Z) | |
1994 | mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_RZ) | |
1995 | & MIPS16OP_MASK_RZ); | |
1996 | if (pinfo & (MIPS16_INSN_WRITE_T | MIPS16_INSN_READ_T)) | |
1997 | mips_gprmask |= 1 << TREG; | |
1998 | if (pinfo & (MIPS16_INSN_WRITE_SP | MIPS16_INSN_READ_SP)) | |
1999 | mips_gprmask |= 1 << SP; | |
2000 | if (pinfo & (MIPS16_INSN_WRITE_31 | MIPS16_INSN_READ_31)) | |
2001 | mips_gprmask |= 1 << RA; | |
2002 | if (pinfo & MIPS16_INSN_WRITE_GPR_Y) | |
2003 | mips_gprmask |= 1 << MIPS16OP_EXTRACT_REG32R (ip->insn_opcode); | |
2004 | if (pinfo & MIPS16_INSN_READ_Z) | |
2005 | mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_MOVE32Z) | |
2006 | & MIPS16OP_MASK_MOVE32Z); | |
2007 | if (pinfo & MIPS16_INSN_READ_GPR_X) | |
2008 | mips_gprmask |= 1 << ((ip->insn_opcode >> MIPS16OP_SH_REGR32) | |
2009 | & MIPS16OP_MASK_REGR32); | |
2010 | } | |
2011 | ||
2012 | if (place == NULL && ! mips_opts.noreorder) | |
2013 | { | |
2014 | /* Filling the branch delay slot is more complex. We try to | |
2015 | switch the branch with the previous instruction, which we can | |
2016 | do if the previous instruction does not set up a condition | |
2017 | that the branch tests and if the branch is not itself the | |
2018 | target of any branch. */ | |
2019 | if ((pinfo & INSN_UNCOND_BRANCH_DELAY) | |
2020 | || (pinfo & INSN_COND_BRANCH_DELAY)) | |
2021 | { | |
2022 | if (mips_optimize < 2 | |
2023 | /* If we have seen .set volatile or .set nomove, don't | |
2024 | optimize. */ | |
2025 | || mips_opts.nomove != 0 | |
2026 | /* If we had to emit any NOP instructions, then we | |
2027 | already know we can not swap. */ | |
2028 | || nops != 0 | |
2029 | /* If we don't even know the previous insn, we can not | |
bdaaa2e1 | 2030 | swap. */ |
252b5132 RH |
2031 | || ! prev_insn_valid |
2032 | /* If the previous insn is already in a branch delay | |
2033 | slot, then we can not swap. */ | |
2034 | || prev_insn_is_delay_slot | |
2035 | /* If the previous previous insn was in a .set | |
2036 | noreorder, we can't swap. Actually, the MIPS | |
2037 | assembler will swap in this situation. However, gcc | |
2038 | configured -with-gnu-as will generate code like | |
2039 | .set noreorder | |
2040 | lw $4,XXX | |
2041 | .set reorder | |
2042 | INSN | |
2043 | bne $4,$0,foo | |
2044 | in which we can not swap the bne and INSN. If gcc is | |
2045 | not configured -with-gnu-as, it does not output the | |
2046 | .set pseudo-ops. We don't have to check | |
2047 | prev_insn_unreordered, because prev_insn_valid will | |
2048 | be 0 in that case. We don't want to use | |
2049 | prev_prev_insn_valid, because we do want to be able | |
2050 | to swap at the start of a function. */ | |
2051 | || prev_prev_insn_unreordered | |
2052 | /* If the branch is itself the target of a branch, we | |
2053 | can not swap. We cheat on this; all we check for is | |
2054 | whether there is a label on this instruction. If | |
2055 | there are any branches to anything other than a | |
2056 | label, users must use .set noreorder. */ | |
2057 | || insn_labels != NULL | |
2058 | /* If the previous instruction is in a variant frag, we | |
2059 | can not do the swap. This does not apply to the | |
2060 | mips16, which uses variant frags for different | |
2061 | purposes. */ | |
2062 | || (! mips_opts.mips16 | |
2063 | && prev_insn_frag->fr_type == rs_machine_dependent) | |
2064 | /* If the branch reads the condition codes, we don't | |
2065 | even try to swap, because in the sequence | |
2066 | ctc1 $X,$31 | |
2067 | INSN | |
2068 | INSN | |
2069 | bc1t LABEL | |
2070 | we can not swap, and I don't feel like handling that | |
2071 | case. */ | |
2072 | || (! mips_opts.mips16 | |
9ce8a5dd | 2073 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
2074 | && (pinfo & INSN_READ_COND_CODE)) |
2075 | /* We can not swap with an instruction that requires a | |
2076 | delay slot, becase the target of the branch might | |
2077 | interfere with that instruction. */ | |
2078 | || (! mips_opts.mips16 | |
9ce8a5dd | 2079 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 | 2080 | && (prev_pinfo |
bdaaa2e1 | 2081 | /* Itbl support may require additional care here. */ |
252b5132 RH |
2082 | & (INSN_LOAD_COPROC_DELAY |
2083 | | INSN_COPROC_MOVE_DELAY | |
2084 | | INSN_WRITE_COND_CODE))) | |
2085 | || (! (hilo_interlocks | |
ec68c924 | 2086 | || (mips_tune == CPU_R3900 && (pinfo & INSN_MULT))) |
252b5132 RH |
2087 | && (prev_pinfo |
2088 | & (INSN_READ_LO | |
2089 | | INSN_READ_HI))) | |
2090 | || (! mips_opts.mips16 | |
2091 | && ! gpr_interlocks | |
2092 | && (prev_pinfo & INSN_LOAD_MEMORY_DELAY)) | |
2093 | || (! mips_opts.mips16 | |
e7af610e | 2094 | && mips_opts.isa == ISA_MIPS1 |
bdaaa2e1 | 2095 | /* Itbl support may require additional care here. */ |
252b5132 RH |
2096 | && (prev_pinfo & INSN_COPROC_MEMORY_DELAY)) |
2097 | /* We can not swap with a branch instruction. */ | |
2098 | || (prev_pinfo | |
2099 | & (INSN_UNCOND_BRANCH_DELAY | |
2100 | | INSN_COND_BRANCH_DELAY | |
2101 | | INSN_COND_BRANCH_LIKELY)) | |
2102 | /* We do not swap with a trap instruction, since it | |
2103 | complicates trap handlers to have the trap | |
2104 | instruction be in a delay slot. */ | |
2105 | || (prev_pinfo & INSN_TRAP) | |
2106 | /* If the branch reads a register that the previous | |
2107 | instruction sets, we can not swap. */ | |
2108 | || (! mips_opts.mips16 | |
2109 | && (prev_pinfo & INSN_WRITE_GPR_T) | |
2110 | && insn_uses_reg (ip, | |
2111 | ((prev_insn.insn_opcode >> OP_SH_RT) | |
2112 | & OP_MASK_RT), | |
2113 | MIPS_GR_REG)) | |
2114 | || (! mips_opts.mips16 | |
2115 | && (prev_pinfo & INSN_WRITE_GPR_D) | |
2116 | && insn_uses_reg (ip, | |
2117 | ((prev_insn.insn_opcode >> OP_SH_RD) | |
2118 | & OP_MASK_RD), | |
2119 | MIPS_GR_REG)) | |
2120 | || (mips_opts.mips16 | |
2121 | && (((prev_pinfo & MIPS16_INSN_WRITE_X) | |
2122 | && insn_uses_reg (ip, | |
2123 | ((prev_insn.insn_opcode | |
2124 | >> MIPS16OP_SH_RX) | |
2125 | & MIPS16OP_MASK_RX), | |
2126 | MIPS16_REG)) | |
2127 | || ((prev_pinfo & MIPS16_INSN_WRITE_Y) | |
2128 | && insn_uses_reg (ip, | |
2129 | ((prev_insn.insn_opcode | |
2130 | >> MIPS16OP_SH_RY) | |
2131 | & MIPS16OP_MASK_RY), | |
2132 | MIPS16_REG)) | |
2133 | || ((prev_pinfo & MIPS16_INSN_WRITE_Z) | |
2134 | && insn_uses_reg (ip, | |
2135 | ((prev_insn.insn_opcode | |
2136 | >> MIPS16OP_SH_RZ) | |
2137 | & MIPS16OP_MASK_RZ), | |
2138 | MIPS16_REG)) | |
2139 | || ((prev_pinfo & MIPS16_INSN_WRITE_T) | |
2140 | && insn_uses_reg (ip, TREG, MIPS_GR_REG)) | |
2141 | || ((prev_pinfo & MIPS16_INSN_WRITE_31) | |
2142 | && insn_uses_reg (ip, RA, MIPS_GR_REG)) | |
2143 | || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y) | |
2144 | && insn_uses_reg (ip, | |
2145 | MIPS16OP_EXTRACT_REG32R (prev_insn. | |
2146 | insn_opcode), | |
2147 | MIPS_GR_REG)))) | |
2148 | /* If the branch writes a register that the previous | |
2149 | instruction sets, we can not swap (we know that | |
2150 | branches write only to RD or to $31). */ | |
2151 | || (! mips_opts.mips16 | |
2152 | && (prev_pinfo & INSN_WRITE_GPR_T) | |
2153 | && (((pinfo & INSN_WRITE_GPR_D) | |
2154 | && (((prev_insn.insn_opcode >> OP_SH_RT) & OP_MASK_RT) | |
2155 | == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD))) | |
2156 | || ((pinfo & INSN_WRITE_GPR_31) | |
2157 | && (((prev_insn.insn_opcode >> OP_SH_RT) | |
2158 | & OP_MASK_RT) | |
2159 | == 31)))) | |
2160 | || (! mips_opts.mips16 | |
2161 | && (prev_pinfo & INSN_WRITE_GPR_D) | |
2162 | && (((pinfo & INSN_WRITE_GPR_D) | |
2163 | && (((prev_insn.insn_opcode >> OP_SH_RD) & OP_MASK_RD) | |
2164 | == ((ip->insn_opcode >> OP_SH_RD) & OP_MASK_RD))) | |
2165 | || ((pinfo & INSN_WRITE_GPR_31) | |
2166 | && (((prev_insn.insn_opcode >> OP_SH_RD) | |
2167 | & OP_MASK_RD) | |
2168 | == 31)))) | |
2169 | || (mips_opts.mips16 | |
2170 | && (pinfo & MIPS16_INSN_WRITE_31) | |
2171 | && ((prev_pinfo & MIPS16_INSN_WRITE_31) | |
2172 | || ((prev_pinfo & MIPS16_INSN_WRITE_GPR_Y) | |
2173 | && (MIPS16OP_EXTRACT_REG32R (prev_insn.insn_opcode) | |
2174 | == RA)))) | |
2175 | /* If the branch writes a register that the previous | |
2176 | instruction reads, we can not swap (we know that | |
2177 | branches only write to RD or to $31). */ | |
2178 | || (! mips_opts.mips16 | |
2179 | && (pinfo & INSN_WRITE_GPR_D) | |
2180 | && insn_uses_reg (&prev_insn, | |
2181 | ((ip->insn_opcode >> OP_SH_RD) | |
2182 | & OP_MASK_RD), | |
2183 | MIPS_GR_REG)) | |
2184 | || (! mips_opts.mips16 | |
2185 | && (pinfo & INSN_WRITE_GPR_31) | |
2186 | && insn_uses_reg (&prev_insn, 31, MIPS_GR_REG)) | |
2187 | || (mips_opts.mips16 | |
2188 | && (pinfo & MIPS16_INSN_WRITE_31) | |
2189 | && insn_uses_reg (&prev_insn, RA, MIPS_GR_REG)) | |
2190 | /* If we are generating embedded PIC code, the branch | |
2191 | might be expanded into a sequence which uses $at, so | |
2192 | we can't swap with an instruction which reads it. */ | |
2193 | || (mips_pic == EMBEDDED_PIC | |
2194 | && insn_uses_reg (&prev_insn, AT, MIPS_GR_REG)) | |
2195 | /* If the previous previous instruction has a load | |
2196 | delay, and sets a register that the branch reads, we | |
2197 | can not swap. */ | |
2198 | || (! mips_opts.mips16 | |
9ce8a5dd | 2199 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
bdaaa2e1 | 2200 | /* Itbl support may require additional care here. */ |
252b5132 RH |
2201 | && ((prev_prev_insn.insn_mo->pinfo & INSN_LOAD_COPROC_DELAY) |
2202 | || (! gpr_interlocks | |
2203 | && (prev_prev_insn.insn_mo->pinfo | |
2204 | & INSN_LOAD_MEMORY_DELAY))) | |
2205 | && insn_uses_reg (ip, | |
2206 | ((prev_prev_insn.insn_opcode >> OP_SH_RT) | |
2207 | & OP_MASK_RT), | |
2208 | MIPS_GR_REG)) | |
2209 | /* If one instruction sets a condition code and the | |
2210 | other one uses a condition code, we can not swap. */ | |
2211 | || ((pinfo & INSN_READ_COND_CODE) | |
2212 | && (prev_pinfo & INSN_WRITE_COND_CODE)) | |
2213 | || ((pinfo & INSN_WRITE_COND_CODE) | |
2214 | && (prev_pinfo & INSN_READ_COND_CODE)) | |
2215 | /* If the previous instruction uses the PC, we can not | |
2216 | swap. */ | |
2217 | || (mips_opts.mips16 | |
2218 | && (prev_pinfo & MIPS16_INSN_READ_PC)) | |
2219 | /* If the previous instruction was extended, we can not | |
2220 | swap. */ | |
2221 | || (mips_opts.mips16 && prev_insn_extended) | |
2222 | /* If the previous instruction had a fixup in mips16 | |
2223 | mode, we can not swap. This normally means that the | |
2224 | previous instruction was a 4 byte branch anyhow. */ | |
2225 | || (mips_opts.mips16 && prev_insn_fixp) | |
bdaaa2e1 KH |
2226 | /* If the previous instruction is a sync, sync.l, or |
2227 | sync.p, we can not swap. */ | |
f173e82e | 2228 | || (prev_pinfo & INSN_SYNC)) |
252b5132 RH |
2229 | { |
2230 | /* We could do even better for unconditional branches to | |
2231 | portions of this object file; we could pick up the | |
2232 | instruction at the destination, put it in the delay | |
2233 | slot, and bump the destination address. */ | |
2234 | emit_nop (); | |
2235 | /* Update the previous insn information. */ | |
2236 | prev_prev_insn = *ip; | |
2237 | prev_insn.insn_mo = &dummy_opcode; | |
2238 | } | |
2239 | else | |
2240 | { | |
2241 | /* It looks like we can actually do the swap. */ | |
2242 | if (! mips_opts.mips16) | |
2243 | { | |
2244 | char *prev_f; | |
2245 | char temp[4]; | |
2246 | ||
2247 | prev_f = prev_insn_frag->fr_literal + prev_insn_where; | |
2248 | memcpy (temp, prev_f, 4); | |
2249 | memcpy (prev_f, f, 4); | |
2250 | memcpy (f, temp, 4); | |
2251 | if (prev_insn_fixp) | |
2252 | { | |
2253 | prev_insn_fixp->fx_frag = frag_now; | |
2254 | prev_insn_fixp->fx_where = f - frag_now->fr_literal; | |
2255 | } | |
2256 | if (fixp) | |
2257 | { | |
2258 | fixp->fx_frag = prev_insn_frag; | |
2259 | fixp->fx_where = prev_insn_where; | |
2260 | } | |
2261 | } | |
2262 | else | |
2263 | { | |
2264 | char *prev_f; | |
2265 | char temp[2]; | |
2266 | ||
2267 | assert (prev_insn_fixp == NULL); | |
2268 | prev_f = prev_insn_frag->fr_literal + prev_insn_where; | |
2269 | memcpy (temp, prev_f, 2); | |
2270 | memcpy (prev_f, f, 2); | |
2271 | if (reloc_type != BFD_RELOC_MIPS16_JMP) | |
2272 | { | |
2273 | assert (reloc_type == BFD_RELOC_UNUSED); | |
2274 | memcpy (f, temp, 2); | |
2275 | } | |
2276 | else | |
2277 | { | |
2278 | memcpy (f, f + 2, 2); | |
2279 | memcpy (f + 2, temp, 2); | |
2280 | } | |
2281 | if (fixp) | |
2282 | { | |
2283 | fixp->fx_frag = prev_insn_frag; | |
2284 | fixp->fx_where = prev_insn_where; | |
2285 | } | |
2286 | } | |
2287 | ||
2288 | /* Update the previous insn information; leave prev_insn | |
2289 | unchanged. */ | |
2290 | prev_prev_insn = *ip; | |
2291 | } | |
2292 | prev_insn_is_delay_slot = 1; | |
2293 | ||
2294 | /* If that was an unconditional branch, forget the previous | |
2295 | insn information. */ | |
2296 | if (pinfo & INSN_UNCOND_BRANCH_DELAY) | |
2297 | { | |
2298 | prev_prev_insn.insn_mo = &dummy_opcode; | |
2299 | prev_insn.insn_mo = &dummy_opcode; | |
2300 | } | |
2301 | ||
2302 | prev_insn_fixp = NULL; | |
2303 | prev_insn_reloc_type = BFD_RELOC_UNUSED; | |
2304 | prev_insn_extended = 0; | |
2305 | } | |
2306 | else if (pinfo & INSN_COND_BRANCH_LIKELY) | |
2307 | { | |
2308 | /* We don't yet optimize a branch likely. What we should do | |
2309 | is look at the target, copy the instruction found there | |
2310 | into the delay slot, and increment the branch to jump to | |
2311 | the next instruction. */ | |
2312 | emit_nop (); | |
2313 | /* Update the previous insn information. */ | |
2314 | prev_prev_insn = *ip; | |
2315 | prev_insn.insn_mo = &dummy_opcode; | |
2316 | prev_insn_fixp = NULL; | |
2317 | prev_insn_reloc_type = BFD_RELOC_UNUSED; | |
2318 | prev_insn_extended = 0; | |
2319 | } | |
2320 | else | |
2321 | { | |
2322 | /* Update the previous insn information. */ | |
2323 | if (nops > 0) | |
2324 | prev_prev_insn.insn_mo = &dummy_opcode; | |
2325 | else | |
2326 | prev_prev_insn = prev_insn; | |
2327 | prev_insn = *ip; | |
2328 | ||
2329 | /* Any time we see a branch, we always fill the delay slot | |
2330 | immediately; since this insn is not a branch, we know it | |
2331 | is not in a delay slot. */ | |
2332 | prev_insn_is_delay_slot = 0; | |
2333 | ||
2334 | prev_insn_fixp = fixp; | |
2335 | prev_insn_reloc_type = reloc_type; | |
2336 | if (mips_opts.mips16) | |
2337 | prev_insn_extended = (ip->use_extend | |
2338 | || reloc_type > BFD_RELOC_UNUSED); | |
2339 | } | |
2340 | ||
2341 | prev_prev_insn_unreordered = prev_insn_unreordered; | |
2342 | prev_insn_unreordered = 0; | |
2343 | prev_insn_frag = frag_now; | |
2344 | prev_insn_where = f - frag_now->fr_literal; | |
2345 | prev_insn_valid = 1; | |
2346 | } | |
2347 | else if (place == NULL) | |
2348 | { | |
2349 | /* We need to record a bit of information even when we are not | |
2350 | reordering, in order to determine the base address for mips16 | |
2351 | PC relative relocs. */ | |
2352 | prev_prev_insn = prev_insn; | |
2353 | prev_insn = *ip; | |
2354 | prev_insn_reloc_type = reloc_type; | |
2355 | prev_prev_insn_unreordered = prev_insn_unreordered; | |
2356 | prev_insn_unreordered = 1; | |
2357 | } | |
2358 | ||
2359 | /* We just output an insn, so the next one doesn't have a label. */ | |
2360 | mips_clear_insn_labels (); | |
2361 | ||
2362 | /* We must ensure that a fixup associated with an unmatched %hi | |
2363 | reloc does not become a variant frag. Otherwise, the | |
2364 | rearrangement of %hi relocs in frob_file may confuse | |
2365 | tc_gen_reloc. */ | |
2366 | if (unmatched_hi) | |
2367 | { | |
2368 | frag_wane (frag_now); | |
2369 | frag_new (0); | |
2370 | } | |
2371 | } | |
2372 | ||
2373 | /* This function forgets that there was any previous instruction or | |
2374 | label. If PRESERVE is non-zero, it remembers enough information to | |
bdaaa2e1 | 2375 | know whether nops are needed before a noreorder section. */ |
252b5132 RH |
2376 | |
2377 | static void | |
2378 | mips_no_prev_insn (preserve) | |
2379 | int preserve; | |
2380 | { | |
2381 | if (! preserve) | |
2382 | { | |
2383 | prev_insn.insn_mo = &dummy_opcode; | |
2384 | prev_prev_insn.insn_mo = &dummy_opcode; | |
2385 | prev_nop_frag = NULL; | |
2386 | prev_nop_frag_holds = 0; | |
2387 | prev_nop_frag_required = 0; | |
2388 | prev_nop_frag_since = 0; | |
2389 | } | |
2390 | prev_insn_valid = 0; | |
2391 | prev_insn_is_delay_slot = 0; | |
2392 | prev_insn_unreordered = 0; | |
2393 | prev_insn_extended = 0; | |
2394 | prev_insn_reloc_type = BFD_RELOC_UNUSED; | |
2395 | prev_prev_insn_unreordered = 0; | |
2396 | mips_clear_insn_labels (); | |
2397 | } | |
2398 | ||
2399 | /* This function must be called whenever we turn on noreorder or emit | |
2400 | something other than instructions. It inserts any NOPS which might | |
2401 | be needed by the previous instruction, and clears the information | |
2402 | kept for the previous instructions. The INSNS parameter is true if | |
bdaaa2e1 | 2403 | instructions are to follow. */ |
252b5132 RH |
2404 | |
2405 | static void | |
2406 | mips_emit_delays (insns) | |
2407 | boolean insns; | |
2408 | { | |
2409 | if (! mips_opts.noreorder) | |
2410 | { | |
2411 | int nops; | |
2412 | ||
2413 | nops = 0; | |
2414 | if ((! mips_opts.mips16 | |
9ce8a5dd | 2415 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
2416 | && (! cop_interlocks |
2417 | && (prev_insn.insn_mo->pinfo | |
2418 | & (INSN_LOAD_COPROC_DELAY | |
2419 | | INSN_COPROC_MOVE_DELAY | |
2420 | | INSN_WRITE_COND_CODE)))) | |
2421 | || (! hilo_interlocks | |
2422 | && (prev_insn.insn_mo->pinfo | |
2423 | & (INSN_READ_LO | |
2424 | | INSN_READ_HI))) | |
2425 | || (! mips_opts.mips16 | |
2426 | && ! gpr_interlocks | |
bdaaa2e1 | 2427 | && (prev_insn.insn_mo->pinfo |
252b5132 RH |
2428 | & INSN_LOAD_MEMORY_DELAY)) |
2429 | || (! mips_opts.mips16 | |
e7af610e | 2430 | && mips_opts.isa == ISA_MIPS1 |
252b5132 RH |
2431 | && (prev_insn.insn_mo->pinfo |
2432 | & INSN_COPROC_MEMORY_DELAY))) | |
2433 | { | |
beae10d5 | 2434 | /* Itbl support may require additional care here. */ |
252b5132 RH |
2435 | ++nops; |
2436 | if ((! mips_opts.mips16 | |
9ce8a5dd | 2437 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
2438 | && (! cop_interlocks |
2439 | && prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE)) | |
2440 | || (! hilo_interlocks | |
2441 | && ((prev_insn.insn_mo->pinfo & INSN_READ_HI) | |
2442 | || (prev_insn.insn_mo->pinfo & INSN_READ_LO)))) | |
2443 | ++nops; | |
2444 | ||
2445 | if (prev_insn_unreordered) | |
2446 | nops = 0; | |
2447 | } | |
2448 | else if ((! mips_opts.mips16 | |
9ce8a5dd | 2449 | && ISA_HAS_COPROC_DELAYS (mips_opts.isa) |
252b5132 RH |
2450 | && (! cop_interlocks |
2451 | && prev_prev_insn.insn_mo->pinfo & INSN_WRITE_COND_CODE)) | |
2452 | || (! hilo_interlocks | |
2453 | && ((prev_prev_insn.insn_mo->pinfo & INSN_READ_HI) | |
2454 | || (prev_prev_insn.insn_mo->pinfo & INSN_READ_LO)))) | |
2455 | { | |
beae10d5 | 2456 | /* Itbl support may require additional care here. */ |
252b5132 RH |
2457 | if (! prev_prev_insn_unreordered) |
2458 | ++nops; | |
2459 | } | |
2460 | ||
2461 | if (nops > 0) | |
2462 | { | |
2463 | struct insn_label_list *l; | |
2464 | ||
2465 | if (insns) | |
2466 | { | |
2467 | /* Record the frag which holds the nop instructions, so | |
2468 | that we can remove them if we don't need them. */ | |
2469 | frag_grow (mips_opts.mips16 ? nops * 2 : nops * 4); | |
2470 | prev_nop_frag = frag_now; | |
2471 | prev_nop_frag_holds = nops; | |
2472 | prev_nop_frag_required = 0; | |
2473 | prev_nop_frag_since = 0; | |
2474 | } | |
2475 | ||
2476 | for (; nops > 0; --nops) | |
2477 | emit_nop (); | |
2478 | ||
2479 | if (insns) | |
2480 | { | |
2481 | /* Move on to a new frag, so that it is safe to simply | |
bdaaa2e1 | 2482 | decrease the size of prev_nop_frag. */ |
252b5132 RH |
2483 | frag_wane (frag_now); |
2484 | frag_new (0); | |
2485 | } | |
2486 | ||
2487 | for (l = insn_labels; l != NULL; l = l->next) | |
2488 | { | |
98aa84af AM |
2489 | valueT val; |
2490 | ||
252b5132 | 2491 | assert (S_GET_SEGMENT (l->label) == now_seg); |
49309057 | 2492 | symbol_set_frag (l->label, frag_now); |
98aa84af | 2493 | val = (valueT) frag_now_fix (); |
252b5132 RH |
2494 | /* mips16 text labels are stored as odd. */ |
2495 | if (mips_opts.mips16) | |
98aa84af AM |
2496 | val += 1; |
2497 | S_SET_VALUE (l->label, val); | |
252b5132 RH |
2498 | } |
2499 | } | |
2500 | } | |
2501 | ||
2502 | /* Mark instruction labels in mips16 mode. */ | |
2503 | if (mips_opts.mips16 && insns) | |
2504 | mips16_mark_labels (); | |
2505 | ||
2506 | mips_no_prev_insn (insns); | |
2507 | } | |
2508 | ||
2509 | /* Build an instruction created by a macro expansion. This is passed | |
2510 | a pointer to the count of instructions created so far, an | |
2511 | expression, the name of the instruction to build, an operand format | |
2512 | string, and corresponding arguments. */ | |
2513 | ||
2514 | #ifdef USE_STDARG | |
2515 | static void | |
2516 | macro_build (char *place, | |
2517 | int *counter, | |
2518 | expressionS * ep, | |
2519 | const char *name, | |
2520 | const char *fmt, | |
2521 | ...) | |
2522 | #else | |
2523 | static void | |
2524 | macro_build (place, counter, ep, name, fmt, va_alist) | |
2525 | char *place; | |
2526 | int *counter; | |
2527 | expressionS *ep; | |
2528 | const char *name; | |
2529 | const char *fmt; | |
2530 | va_dcl | |
2531 | #endif | |
2532 | { | |
2533 | struct mips_cl_insn insn; | |
2534 | bfd_reloc_code_real_type r; | |
2535 | va_list args; | |
252b5132 RH |
2536 | |
2537 | #ifdef USE_STDARG | |
2538 | va_start (args, fmt); | |
2539 | #else | |
2540 | va_start (args); | |
2541 | #endif | |
2542 | ||
2543 | /* | |
2544 | * If the macro is about to expand into a second instruction, | |
2545 | * print a warning if needed. We need to pass ip as a parameter | |
2546 | * to generate a better warning message here... | |
2547 | */ | |
2548 | if (mips_opts.warn_about_macros && place == NULL && *counter == 1) | |
2549 | as_warn (_("Macro instruction expanded into multiple instructions")); | |
2550 | ||
2551 | if (place == NULL) | |
2552 | *counter += 1; /* bump instruction counter */ | |
2553 | ||
2554 | if (mips_opts.mips16) | |
2555 | { | |
2556 | mips16_macro_build (place, counter, ep, name, fmt, args); | |
2557 | va_end (args); | |
2558 | return; | |
2559 | } | |
2560 | ||
2561 | r = BFD_RELOC_UNUSED; | |
2562 | insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name); | |
2563 | assert (insn.insn_mo); | |
2564 | assert (strcmp (name, insn.insn_mo->name) == 0); | |
2565 | ||
2566 | /* Search until we get a match for NAME. */ | |
2567 | while (1) | |
2568 | { | |
252b5132 RH |
2569 | if (strcmp (fmt, insn.insn_mo->args) == 0 |
2570 | && insn.insn_mo->pinfo != INSN_MACRO | |
ea1fb5dc | 2571 | && OPCODE_IS_MEMBER (insn.insn_mo, mips_opts.isa, mips_arch) |
ec68c924 | 2572 | && (mips_arch != CPU_R4650 || (insn.insn_mo->pinfo & FP_D) == 0)) |
252b5132 RH |
2573 | break; |
2574 | ||
2575 | ++insn.insn_mo; | |
2576 | assert (insn.insn_mo->name); | |
2577 | assert (strcmp (name, insn.insn_mo->name) == 0); | |
2578 | } | |
2579 | ||
2580 | insn.insn_opcode = insn.insn_mo->match; | |
2581 | for (;;) | |
2582 | { | |
2583 | switch (*fmt++) | |
2584 | { | |
2585 | case '\0': | |
2586 | break; | |
2587 | ||
2588 | case ',': | |
2589 | case '(': | |
2590 | case ')': | |
2591 | continue; | |
2592 | ||
2593 | case 't': | |
2594 | case 'w': | |
2595 | case 'E': | |
38487616 | 2596 | insn.insn_opcode |= va_arg (args, int) << OP_SH_RT; |
252b5132 RH |
2597 | continue; |
2598 | ||
2599 | case 'c': | |
38487616 TS |
2600 | insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE; |
2601 | continue; | |
2602 | ||
252b5132 RH |
2603 | case 'T': |
2604 | case 'W': | |
38487616 | 2605 | insn.insn_opcode |= va_arg (args, int) << OP_SH_FT; |
252b5132 RH |
2606 | continue; |
2607 | ||
2608 | case 'd': | |
2609 | case 'G': | |
38487616 | 2610 | insn.insn_opcode |= va_arg (args, int) << OP_SH_RD; |
252b5132 RH |
2611 | continue; |
2612 | ||
4372b673 NC |
2613 | case 'U': |
2614 | { | |
2615 | int tmp = va_arg (args, int); | |
2616 | ||
38487616 TS |
2617 | insn.insn_opcode |= tmp << OP_SH_RT; |
2618 | insn.insn_opcode |= tmp << OP_SH_RD; | |
beae10d5 | 2619 | continue; |
4372b673 NC |
2620 | } |
2621 | ||
252b5132 RH |
2622 | case 'V': |
2623 | case 'S': | |
38487616 | 2624 | insn.insn_opcode |= va_arg (args, int) << OP_SH_FS; |
252b5132 RH |
2625 | continue; |
2626 | ||
2627 | case 'z': | |
2628 | continue; | |
2629 | ||
2630 | case '<': | |
38487616 | 2631 | insn.insn_opcode |= va_arg (args, int) << OP_SH_SHAMT; |
252b5132 RH |
2632 | continue; |
2633 | ||
2634 | case 'D': | |
38487616 | 2635 | insn.insn_opcode |= va_arg (args, int) << OP_SH_FD; |
252b5132 RH |
2636 | continue; |
2637 | ||
2638 | case 'B': | |
38487616 | 2639 | insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE20; |
252b5132 RH |
2640 | continue; |
2641 | ||
4372b673 | 2642 | case 'J': |
38487616 | 2643 | insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE19; |
4372b673 NC |
2644 | continue; |
2645 | ||
252b5132 | 2646 | case 'q': |
38487616 | 2647 | insn.insn_opcode |= va_arg (args, int) << OP_SH_CODE2; |
252b5132 RH |
2648 | continue; |
2649 | ||
2650 | case 'b': | |
2651 | case 's': | |
2652 | case 'r': | |
2653 | case 'v': | |
38487616 | 2654 | insn.insn_opcode |= va_arg (args, int) << OP_SH_RS; |
252b5132 RH |
2655 | continue; |
2656 | ||
2657 | case 'i': | |
2658 | case 'j': | |
2659 | case 'o': | |
2660 | r = (bfd_reloc_code_real_type) va_arg (args, int); | |
2661 | assert (r == BFD_RELOC_MIPS_GPREL | |
2662 | || r == BFD_RELOC_MIPS_LITERAL | |
2663 | || r == BFD_RELOC_LO16 | |
2664 | || r == BFD_RELOC_MIPS_GOT16 | |
2665 | || r == BFD_RELOC_MIPS_CALL16 | |
2666 | || r == BFD_RELOC_MIPS_GOT_LO16 | |
2667 | || r == BFD_RELOC_MIPS_CALL_LO16 | |
2668 | || (ep->X_op == O_subtract | |
252b5132 RH |
2669 | && r == BFD_RELOC_PCREL_LO16)); |
2670 | continue; | |
2671 | ||
2672 | case 'u': | |
2673 | r = (bfd_reloc_code_real_type) va_arg (args, int); | |
2674 | assert (ep != NULL | |
2675 | && (ep->X_op == O_constant | |
2676 | || (ep->X_op == O_symbol | |
2677 | && (r == BFD_RELOC_HI16_S | |
2678 | || r == BFD_RELOC_HI16 | |
2679 | || r == BFD_RELOC_MIPS_GOT_HI16 | |
2680 | || r == BFD_RELOC_MIPS_CALL_HI16)) | |
2681 | || (ep->X_op == O_subtract | |
252b5132 RH |
2682 | && r == BFD_RELOC_PCREL_HI16_S))); |
2683 | if (ep->X_op == O_constant) | |
2684 | { | |
2685 | insn.insn_opcode |= (ep->X_add_number >> 16) & 0xffff; | |
2686 | ep = NULL; | |
2687 | r = BFD_RELOC_UNUSED; | |
2688 | } | |
2689 | continue; | |
2690 | ||
2691 | case 'p': | |
2692 | assert (ep != NULL); | |
2693 | /* | |
2694 | * This allows macro() to pass an immediate expression for | |
2695 | * creating short branches without creating a symbol. | |
2696 | * Note that the expression still might come from the assembly | |
2697 | * input, in which case the value is not checked for range nor | |
2698 | * is a relocation entry generated (yuck). | |
2699 | */ | |
2700 | if (ep->X_op == O_constant) | |
2701 | { | |
2702 | insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff; | |
2703 | ep = NULL; | |
2704 | } | |
2705 | else | |
cb56d3d3 TS |
2706 | if (mips_pic == EMBEDDED_PIC) |
2707 | r = BFD_RELOC_16_PCREL_S2; | |
2708 | else | |
2709 | r = BFD_RELOC_16_PCREL; | |
252b5132 RH |
2710 | continue; |
2711 | ||
2712 | case 'a': | |
2713 | assert (ep != NULL); | |
2714 | r = BFD_RELOC_MIPS_JMP; | |
2715 | continue; | |
2716 | ||
2717 | case 'C': | |
2718 | insn.insn_opcode |= va_arg (args, unsigned long); | |
2719 | continue; | |
2720 | ||
2721 | default: | |
2722 | internalError (); | |
2723 | } | |
2724 | break; | |
2725 | } | |
2726 | va_end (args); | |
2727 | assert (r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL); | |
2728 | ||
2729 | append_insn (place, &insn, ep, r, false); | |
2730 | } | |
2731 | ||
2732 | static void | |
2733 | mips16_macro_build (place, counter, ep, name, fmt, args) | |
2734 | char *place; | |
43841e91 | 2735 | int *counter ATTRIBUTE_UNUSED; |
252b5132 RH |
2736 | expressionS *ep; |
2737 | const char *name; | |
2738 | const char *fmt; | |
2739 | va_list args; | |
2740 | { | |
2741 | struct mips_cl_insn insn; | |
2742 | bfd_reloc_code_real_type r; | |
2743 | ||
2744 | r = BFD_RELOC_UNUSED; | |
2745 | insn.insn_mo = (struct mips_opcode *) hash_find (mips16_op_hash, name); | |
2746 | assert (insn.insn_mo); | |
2747 | assert (strcmp (name, insn.insn_mo->name) == 0); | |
2748 | ||
2749 | while (strcmp (fmt, insn.insn_mo->args) != 0 | |
2750 | || insn.insn_mo->pinfo == INSN_MACRO) | |
2751 | { | |
2752 | ++insn.insn_mo; | |
2753 | assert (insn.insn_mo->name); | |
2754 | assert (strcmp (name, insn.insn_mo->name) == 0); | |
2755 | } | |
2756 | ||
2757 | insn.insn_opcode = insn.insn_mo->match; | |
2758 | insn.use_extend = false; | |
2759 | ||
2760 | for (;;) | |
2761 | { | |
2762 | int c; | |
2763 | ||
2764 | c = *fmt++; | |
2765 | switch (c) | |
2766 | { | |
2767 | case '\0': | |
2768 | break; | |
2769 | ||
2770 | case ',': | |
2771 | case '(': | |
2772 | case ')': | |
2773 | continue; | |
2774 | ||
2775 | case 'y': | |
2776 | case 'w': | |
2777 | insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RY; | |
2778 | continue; | |
2779 | ||
2780 | case 'x': | |
2781 | case 'v': | |
2782 | insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RX; | |
2783 | continue; | |
2784 | ||
2785 | case 'z': | |
2786 | insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_RZ; | |
2787 | continue; | |
2788 | ||
2789 | case 'Z': | |
2790 | insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_MOVE32Z; | |
2791 | continue; | |
2792 | ||
2793 | case '0': | |
2794 | case 'S': | |
2795 | case 'P': | |
2796 | case 'R': | |
2797 | continue; | |
2798 | ||
2799 | case 'X': | |
2800 | insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_REGR32; | |
2801 | continue; | |
2802 | ||
2803 | case 'Y': | |
2804 | { | |
2805 | int regno; | |
2806 | ||
2807 | regno = va_arg (args, int); | |
2808 | regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3); | |
2809 | insn.insn_opcode |= regno << MIPS16OP_SH_REG32R; | |
2810 | } | |
2811 | continue; | |
2812 | ||
2813 | case '<': | |
2814 | case '>': | |
2815 | case '4': | |
2816 | case '5': | |
2817 | case 'H': | |
2818 | case 'W': | |
2819 | case 'D': | |
2820 | case 'j': | |
2821 | case '8': | |
2822 | case 'V': | |
2823 | case 'C': | |
2824 | case 'U': | |
2825 | case 'k': | |
2826 | case 'K': | |
2827 | case 'p': | |
2828 | case 'q': | |
2829 | { | |
2830 | assert (ep != NULL); | |
2831 | ||
2832 | if (ep->X_op != O_constant) | |
2833 | r = BFD_RELOC_UNUSED + c; | |
2834 | else | |
2835 | { | |
2836 | mips16_immed ((char *) NULL, 0, c, ep->X_add_number, false, | |
2837 | false, false, &insn.insn_opcode, | |
2838 | &insn.use_extend, &insn.extend); | |
2839 | ep = NULL; | |
2840 | r = BFD_RELOC_UNUSED; | |
2841 | } | |
2842 | } | |
2843 | continue; | |
2844 | ||
2845 | case '6': | |
2846 | insn.insn_opcode |= va_arg (args, int) << MIPS16OP_SH_IMM6; | |
2847 | continue; | |
2848 | } | |
2849 | ||
2850 | break; | |
2851 | } | |
2852 | ||
2853 | assert (r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL); | |
2854 | ||
2855 | append_insn (place, &insn, ep, r, false); | |
2856 | } | |
2857 | ||
2858 | /* | |
2859 | * Generate a "lui" instruction. | |
2860 | */ | |
2861 | static void | |
2862 | macro_build_lui (place, counter, ep, regnum) | |
2863 | char *place; | |
2864 | int *counter; | |
2865 | expressionS *ep; | |
2866 | int regnum; | |
2867 | { | |
2868 | expressionS high_expr; | |
2869 | struct mips_cl_insn insn; | |
2870 | bfd_reloc_code_real_type r; | |
2871 | CONST char *name = "lui"; | |
2872 | CONST char *fmt = "t,u"; | |
2873 | ||
2874 | assert (! mips_opts.mips16); | |
2875 | ||
2876 | if (place == NULL) | |
2877 | high_expr = *ep; | |
2878 | else | |
2879 | { | |
2880 | high_expr.X_op = O_constant; | |
2881 | high_expr.X_add_number = ep->X_add_number; | |
2882 | } | |
2883 | ||
2884 | if (high_expr.X_op == O_constant) | |
2885 | { | |
2886 | /* we can compute the instruction now without a relocation entry */ | |
e7d556df TS |
2887 | high_expr.X_add_number = ((high_expr.X_add_number + 0x8000) |
2888 | >> 16) & 0xffff; | |
252b5132 RH |
2889 | r = BFD_RELOC_UNUSED; |
2890 | } | |
2891 | else | |
2892 | { | |
2893 | assert (ep->X_op == O_symbol); | |
2894 | /* _gp_disp is a special case, used from s_cpload. */ | |
2895 | assert (mips_pic == NO_PIC | |
2896 | || strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0); | |
2897 | r = BFD_RELOC_HI16_S; | |
2898 | } | |
2899 | ||
2900 | /* | |
2901 | * If the macro is about to expand into a second instruction, | |
2902 | * print a warning if needed. We need to pass ip as a parameter | |
2903 | * to generate a better warning message here... | |
2904 | */ | |
2905 | if (mips_opts.warn_about_macros && place == NULL && *counter == 1) | |
2906 | as_warn (_("Macro instruction expanded into multiple instructions")); | |
2907 | ||
2908 | if (place == NULL) | |
2909 | *counter += 1; /* bump instruction counter */ | |
2910 | ||
2911 | insn.insn_mo = (struct mips_opcode *) hash_find (op_hash, name); | |
2912 | assert (insn.insn_mo); | |
2913 | assert (strcmp (name, insn.insn_mo->name) == 0); | |
2914 | assert (strcmp (fmt, insn.insn_mo->args) == 0); | |
2915 | ||
2916 | insn.insn_opcode = insn.insn_mo->match | (regnum << OP_SH_RT); | |
2917 | if (r == BFD_RELOC_UNUSED) | |
2918 | { | |
2919 | insn.insn_opcode |= high_expr.X_add_number; | |
2920 | append_insn (place, &insn, NULL, r, false); | |
2921 | } | |
2922 | else | |
2923 | append_insn (place, &insn, &high_expr, r, false); | |
2924 | } | |
2925 | ||
2926 | /* set_at() | |
2927 | * Generates code to set the $at register to true (one) | |
2928 | * if reg is less than the immediate expression. | |
2929 | */ | |
2930 | static void | |
2931 | set_at (counter, reg, unsignedp) | |
2932 | int *counter; | |
2933 | int reg; | |
2934 | int unsignedp; | |
2935 | { | |
2936 | if (imm_expr.X_op == O_constant | |
2937 | && imm_expr.X_add_number >= -0x8000 | |
2938 | && imm_expr.X_add_number < 0x8000) | |
2939 | macro_build ((char *) NULL, counter, &imm_expr, | |
2940 | unsignedp ? "sltiu" : "slti", | |
2941 | "t,r,j", AT, reg, (int) BFD_RELOC_LO16); | |
2942 | else | |
2943 | { | |
2944 | load_register (counter, AT, &imm_expr, 0); | |
2945 | macro_build ((char *) NULL, counter, NULL, | |
2946 | unsignedp ? "sltu" : "slt", | |
2947 | "d,v,t", AT, reg, AT); | |
2948 | } | |
2949 | } | |
2950 | ||
2951 | /* Warn if an expression is not a constant. */ | |
2952 | ||
2953 | static void | |
2954 | check_absolute_expr (ip, ex) | |
2955 | struct mips_cl_insn *ip; | |
2956 | expressionS *ex; | |
2957 | { | |
2958 | if (ex->X_op == O_big) | |
2959 | as_bad (_("unsupported large constant")); | |
2960 | else if (ex->X_op != O_constant) | |
2961 | as_bad (_("Instruction %s requires absolute expression"), ip->insn_mo->name); | |
2962 | } | |
2963 | ||
2964 | /* Count the leading zeroes by performing a binary chop. This is a | |
2965 | bulky bit of source, but performance is a LOT better for the | |
2966 | majority of values than a simple loop to count the bits: | |
2967 | for (lcnt = 0; (lcnt < 32); lcnt++) | |
2968 | if ((v) & (1 << (31 - lcnt))) | |
2969 | break; | |
2970 | However it is not code size friendly, and the gain will drop a bit | |
2971 | on certain cached systems. | |
2972 | */ | |
2973 | #define COUNT_TOP_ZEROES(v) \ | |
2974 | (((v) & ~0xffff) == 0 \ | |
2975 | ? ((v) & ~0xff) == 0 \ | |
2976 | ? ((v) & ~0xf) == 0 \ | |
2977 | ? ((v) & ~0x3) == 0 \ | |
2978 | ? ((v) & ~0x1) == 0 \ | |
2979 | ? !(v) \ | |
2980 | ? 32 \ | |
2981 | : 31 \ | |
2982 | : 30 \ | |
2983 | : ((v) & ~0x7) == 0 \ | |
2984 | ? 29 \ | |
2985 | : 28 \ | |
2986 | : ((v) & ~0x3f) == 0 \ | |
2987 | ? ((v) & ~0x1f) == 0 \ | |
2988 | ? 27 \ | |
2989 | : 26 \ | |
2990 | : ((v) & ~0x7f) == 0 \ | |
2991 | ? 25 \ | |
2992 | : 24 \ | |
2993 | : ((v) & ~0xfff) == 0 \ | |
2994 | ? ((v) & ~0x3ff) == 0 \ | |
2995 | ? ((v) & ~0x1ff) == 0 \ | |
2996 | ? 23 \ | |
2997 | : 22 \ | |
2998 | : ((v) & ~0x7ff) == 0 \ | |
2999 | ? 21 \ | |
3000 | : 20 \ | |
3001 | : ((v) & ~0x3fff) == 0 \ | |
3002 | ? ((v) & ~0x1fff) == 0 \ | |
3003 | ? 19 \ | |
3004 | : 18 \ | |
3005 | : ((v) & ~0x7fff) == 0 \ | |
3006 | ? 17 \ | |
3007 | : 16 \ | |
3008 | : ((v) & ~0xffffff) == 0 \ | |
3009 | ? ((v) & ~0xfffff) == 0 \ | |
3010 | ? ((v) & ~0x3ffff) == 0 \ | |
3011 | ? ((v) & ~0x1ffff) == 0 \ | |
3012 | ? 15 \ | |
3013 | : 14 \ | |
3014 | : ((v) & ~0x7ffff) == 0 \ | |
3015 | ? 13 \ | |
3016 | : 12 \ | |
3017 | : ((v) & ~0x3fffff) == 0 \ | |
3018 | ? ((v) & ~0x1fffff) == 0 \ | |
3019 | ? 11 \ | |
3020 | : 10 \ | |
3021 | : ((v) & ~0x7fffff) == 0 \ | |
3022 | ? 9 \ | |
3023 | : 8 \ | |
3024 | : ((v) & ~0xfffffff) == 0 \ | |
3025 | ? ((v) & ~0x3ffffff) == 0 \ | |
3026 | ? ((v) & ~0x1ffffff) == 0 \ | |
3027 | ? 7 \ | |
3028 | : 6 \ | |
3029 | : ((v) & ~0x7ffffff) == 0 \ | |
3030 | ? 5 \ | |
3031 | : 4 \ | |
3032 | : ((v) & ~0x3fffffff) == 0 \ | |
3033 | ? ((v) & ~0x1fffffff) == 0 \ | |
3034 | ? 3 \ | |
3035 | : 2 \ | |
3036 | : ((v) & ~0x7fffffff) == 0 \ | |
3037 | ? 1 \ | |
3038 | : 0) | |
3039 | ||
3040 | /* load_register() | |
3041 | * This routine generates the least number of instructions neccessary to load | |
3042 | * an absolute expression value into a register. | |
3043 | */ | |
3044 | static void | |
3045 | load_register (counter, reg, ep, dbl) | |
3046 | int *counter; | |
3047 | int reg; | |
3048 | expressionS *ep; | |
3049 | int dbl; | |
3050 | { | |
3051 | int freg; | |
3052 | expressionS hi32, lo32; | |
3053 | ||
3054 | if (ep->X_op != O_big) | |
3055 | { | |
3056 | assert (ep->X_op == O_constant); | |
3057 | if (ep->X_add_number < 0x8000 | |
3058 | && (ep->X_add_number >= 0 | |
3059 | || (ep->X_add_number >= -0x8000 | |
3060 | && (! dbl | |
3061 | || ! ep->X_unsigned | |
3062 | || sizeof (ep->X_add_number) > 4)))) | |
3063 | { | |
3064 | /* We can handle 16 bit signed values with an addiu to | |
3065 | $zero. No need to ever use daddiu here, since $zero and | |
3066 | the result are always correct in 32 bit mode. */ | |
3067 | macro_build ((char *) NULL, counter, ep, "addiu", "t,r,j", reg, 0, | |
3068 | (int) BFD_RELOC_LO16); | |
3069 | return; | |
3070 | } | |
3071 | else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000) | |
3072 | { | |
3073 | /* We can handle 16 bit unsigned values with an ori to | |
3074 | $zero. */ | |
3075 | macro_build ((char *) NULL, counter, ep, "ori", "t,r,i", reg, 0, | |
3076 | (int) BFD_RELOC_LO16); | |
3077 | return; | |
3078 | } | |
3079 | else if ((((ep->X_add_number &~ (offsetT) 0x7fffffff) == 0 | |
3080 | || ((ep->X_add_number &~ (offsetT) 0x7fffffff) | |
3081 | == ~ (offsetT) 0x7fffffff)) | |
3082 | && (! dbl | |
3083 | || ! ep->X_unsigned | |
3084 | || sizeof (ep->X_add_number) > 4 | |
3085 | || (ep->X_add_number & 0x80000000) == 0)) | |
ca4e0257 | 3086 | || ((HAVE_32BIT_GPRS || ! dbl) |
252b5132 | 3087 | && (ep->X_add_number &~ (offsetT) 0xffffffff) == 0) |
ca4e0257 | 3088 | || (HAVE_32BIT_GPRS |
252b5132 RH |
3089 | && ! dbl |
3090 | && ((ep->X_add_number &~ (offsetT) 0xffffffff) | |
3091 | == ~ (offsetT) 0xffffffff))) | |
3092 | { | |
3093 | /* 32 bit values require an lui. */ | |
3094 | macro_build ((char *) NULL, counter, ep, "lui", "t,u", reg, | |
3095 | (int) BFD_RELOC_HI16); | |
3096 | if ((ep->X_add_number & 0xffff) != 0) | |
3097 | macro_build ((char *) NULL, counter, ep, "ori", "t,r,i", reg, reg, | |
3098 | (int) BFD_RELOC_LO16); | |
3099 | return; | |
3100 | } | |
3101 | } | |
3102 | ||
3103 | /* The value is larger than 32 bits. */ | |
3104 | ||
ca4e0257 | 3105 | if (HAVE_32BIT_GPRS) |
252b5132 RH |
3106 | { |
3107 | as_bad (_("Number larger than 32 bits")); | |
3108 | macro_build ((char *) NULL, counter, ep, "addiu", "t,r,j", reg, 0, | |
3109 | (int) BFD_RELOC_LO16); | |
3110 | return; | |
3111 | } | |
3112 | ||
3113 | if (ep->X_op != O_big) | |
3114 | { | |
3115 | hi32 = *ep; | |
3116 | hi32.X_add_number = (valueT) hi32.X_add_number >> 16; | |
3117 | hi32.X_add_number = (valueT) hi32.X_add_number >> 16; | |
3118 | hi32.X_add_number &= 0xffffffff; | |
3119 | lo32 = *ep; | |
3120 | lo32.X_add_number &= 0xffffffff; | |
3121 | } | |
3122 | else | |
3123 | { | |
3124 | assert (ep->X_add_number > 2); | |
3125 | if (ep->X_add_number == 3) | |
3126 | generic_bignum[3] = 0; | |
3127 | else if (ep->X_add_number > 4) | |
3128 | as_bad (_("Number larger than 64 bits")); | |
3129 | lo32.X_op = O_constant; | |
3130 | lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16); | |
3131 | hi32.X_op = O_constant; | |
3132 | hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16); | |
3133 | } | |
3134 | ||
3135 | if (hi32.X_add_number == 0) | |
3136 | freg = 0; | |
3137 | else | |
3138 | { | |
3139 | int shift, bit; | |
3140 | unsigned long hi, lo; | |
3141 | ||
3142 | if (hi32.X_add_number == 0xffffffff) | |
beae10d5 KH |
3143 | { |
3144 | if ((lo32.X_add_number & 0xffff8000) == 0xffff8000) | |
3145 | { | |
3146 | macro_build ((char *) NULL, counter, &lo32, "addiu", "t,r,j", | |
252b5132 | 3147 | reg, 0, (int) BFD_RELOC_LO16); |
beae10d5 KH |
3148 | return; |
3149 | } | |
3150 | if (lo32.X_add_number & 0x80000000) | |
3151 | { | |
3152 | macro_build ((char *) NULL, counter, &lo32, "lui", "t,u", reg, | |
3153 | (int) BFD_RELOC_HI16); | |
252b5132 RH |
3154 | if (lo32.X_add_number & 0xffff) |
3155 | macro_build ((char *) NULL, counter, &lo32, "ori", "t,r,i", | |
3156 | reg, reg, (int) BFD_RELOC_LO16); | |
beae10d5 KH |
3157 | return; |
3158 | } | |
3159 | } | |
252b5132 RH |
3160 | |
3161 | /* Check for 16bit shifted constant. We know that hi32 is | |
3162 | non-zero, so start the mask on the first bit of the hi32 | |
3163 | value. */ | |
3164 | shift = 17; | |
3165 | do | |
beae10d5 KH |
3166 | { |
3167 | unsigned long himask, lomask; | |
3168 | ||
3169 | if (shift < 32) | |
3170 | { | |
3171 | himask = 0xffff >> (32 - shift); | |
3172 | lomask = (0xffff << shift) & 0xffffffff; | |
3173 | } | |
3174 | else | |
3175 | { | |
3176 | himask = 0xffff << (shift - 32); | |
3177 | lomask = 0; | |
3178 | } | |
3179 | if ((hi32.X_add_number & ~(offsetT) himask) == 0 | |
3180 | && (lo32.X_add_number & ~(offsetT) lomask) == 0) | |
3181 | { | |
3182 | expressionS tmp; | |
3183 | ||
3184 | tmp.X_op = O_constant; | |
3185 | if (shift < 32) | |
3186 | tmp.X_add_number = ((hi32.X_add_number << (32 - shift)) | |
3187 | | (lo32.X_add_number >> shift)); | |
3188 | else | |
3189 | tmp.X_add_number = hi32.X_add_number >> (shift - 32); | |
3190 | macro_build ((char *) NULL, counter, &tmp, | |
3191 | "ori", "t,r,i", reg, 0, | |
3192 | (int) BFD_RELOC_LO16); | |
3193 | macro_build ((char *) NULL, counter, NULL, | |
3194 | (shift >= 32) ? "dsll32" : "dsll", | |
3195 | "d,w,<", reg, reg, | |
3196 | (shift >= 32) ? shift - 32 : shift); | |
3197 | return; | |
3198 | } | |
3199 | shift++; | |
3200 | } | |
3201 | while (shift <= (64 - 16)); | |
252b5132 RH |
3202 | |
3203 | /* Find the bit number of the lowest one bit, and store the | |
3204 | shifted value in hi/lo. */ | |
3205 | hi = (unsigned long) (hi32.X_add_number & 0xffffffff); | |
3206 | lo = (unsigned long) (lo32.X_add_number & 0xffffffff); | |
3207 | if (lo != 0) | |
3208 | { | |
3209 | bit = 0; | |
3210 | while ((lo & 1) == 0) | |
3211 | { | |
3212 | lo >>= 1; | |
3213 | ++bit; | |
3214 | } | |
3215 | lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit); | |
3216 | hi >>= bit; | |
3217 | } | |
3218 | else | |
3219 | { | |
3220 | bit = 32; | |
3221 | while ((hi & 1) == 0) | |
3222 | { | |
3223 | hi >>= 1; | |
3224 | ++bit; | |
3225 | } | |
3226 | lo = hi; | |
3227 | hi = 0; | |
3228 | } | |
3229 | ||
3230 | /* Optimize if the shifted value is a (power of 2) - 1. */ | |
3231 | if ((hi == 0 && ((lo + 1) & lo) == 0) | |
3232 | || (lo == 0xffffffff && ((hi + 1) & hi) == 0)) | |
beae10d5 KH |
3233 | { |
3234 | shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number); | |
252b5132 | 3235 | if (shift != 0) |
beae10d5 | 3236 | { |
252b5132 RH |
3237 | expressionS tmp; |
3238 | ||
3239 | /* This instruction will set the register to be all | |
3240 | ones. */ | |
beae10d5 KH |
3241 | tmp.X_op = O_constant; |
3242 | tmp.X_add_number = (offsetT) -1; | |
3243 | macro_build ((char *) NULL, counter, &tmp, "addiu", "t,r,j", | |
252b5132 | 3244 | reg, 0, (int) BFD_RELOC_LO16); |
beae10d5 KH |
3245 | if (bit != 0) |
3246 | { | |
3247 | bit += shift; | |
3248 | macro_build ((char *) NULL, counter, NULL, | |
3249 | (bit >= 32) ? "dsll32" : "dsll", | |
3250 | "d,w,<", reg, reg, | |
3251 | (bit >= 32) ? bit - 32 : bit); | |
3252 | } | |
3253 | macro_build ((char *) NULL, counter, NULL, | |
252b5132 | 3254 | (shift >= 32) ? "dsrl32" : "dsrl", |
beae10d5 | 3255 | "d,w,<", reg, reg, |
252b5132 | 3256 | (shift >= 32) ? shift - 32 : shift); |
beae10d5 KH |
3257 | return; |
3258 | } | |
3259 | } | |
252b5132 RH |
3260 | |
3261 | /* Sign extend hi32 before calling load_register, because we can | |
3262 | generally get better code when we load a sign extended value. */ | |
3263 | if ((hi32.X_add_number & 0x80000000) != 0) | |
beae10d5 | 3264 | hi32.X_add_number |= ~(offsetT) 0xffffffff; |
252b5132 RH |
3265 | load_register (counter, reg, &hi32, 0); |
3266 | freg = reg; | |
3267 | } | |
3268 | if ((lo32.X_add_number & 0xffff0000) == 0) | |
3269 | { | |
3270 | if (freg != 0) | |
3271 | { | |
3272 | macro_build ((char *) NULL, counter, NULL, "dsll32", "d,w,<", reg, | |
3273 | freg, 0); | |
3274 | freg = reg; | |
3275 | } | |
3276 | } | |
3277 | else | |
3278 | { | |
3279 | expressionS mid16; | |
3280 | ||
3281 | if ((freg == 0) && (lo32.X_add_number == 0xffffffff)) | |
beae10d5 | 3282 | { |
252b5132 RH |
3283 | macro_build ((char *) NULL, counter, &lo32, "lui", "t,u", reg, |
3284 | (int) BFD_RELOC_HI16); | |
beae10d5 KH |
3285 | macro_build ((char *) NULL, counter, NULL, "dsrl32", "d,w,<", reg, |
3286 | reg, 0); | |
3287 | return; | |
3288 | } | |
252b5132 RH |
3289 | |
3290 | if (freg != 0) | |
3291 | { | |
3292 | macro_build ((char *) NULL, counter, NULL, "dsll", "d,w,<", reg, | |
3293 | freg, 16); | |
3294 | freg = reg; | |
3295 | } | |
3296 | mid16 = lo32; | |
3297 | mid16.X_add_number >>= 16; | |
3298 | macro_build ((char *) NULL, counter, &mid16, "ori", "t,r,i", reg, | |
3299 | freg, (int) BFD_RELOC_LO16); | |
3300 | macro_build ((char *) NULL, counter, NULL, "dsll", "d,w,<", reg, | |
3301 | reg, 16); | |
3302 | freg = reg; | |
3303 | } | |
3304 | if ((lo32.X_add_number & 0xffff) != 0) | |
3305 | macro_build ((char *) NULL, counter, &lo32, "ori", "t,r,i", reg, freg, | |
3306 | (int) BFD_RELOC_LO16); | |
3307 | } | |
3308 | ||
3309 | /* Load an address into a register. */ | |
3310 | ||
3311 | static void | |
3312 | load_address (counter, reg, ep) | |
3313 | int *counter; | |
3314 | int reg; | |
3315 | expressionS *ep; | |
3316 | { | |
3317 | char *p; | |
3318 | ||
3319 | if (ep->X_op != O_constant | |
3320 | && ep->X_op != O_symbol) | |
3321 | { | |
3322 | as_bad (_("expression too complex")); | |
3323 | ep->X_op = O_constant; | |
3324 | } | |
3325 | ||
3326 | if (ep->X_op == O_constant) | |
3327 | { | |
3328 | load_register (counter, reg, ep, 0); | |
3329 | return; | |
3330 | } | |
3331 | ||
3332 | if (mips_pic == NO_PIC) | |
3333 | { | |
3334 | /* If this is a reference to a GP relative symbol, we want | |
3335 | addiu $reg,$gp,<sym> (BFD_RELOC_MIPS_GPREL) | |
3336 | Otherwise we want | |
3337 | lui $reg,<sym> (BFD_RELOC_HI16_S) | |
3338 | addiu $reg,$reg,<sym> (BFD_RELOC_LO16) | |
3339 | If we have an addend, we always use the latter form. */ | |
7283eb86 | 3340 | if ((valueT) ep->X_add_number > MAX_GPREL_OFFSET |
beae10d5 | 3341 | || nopic_need_relax (ep->X_add_symbol, 1)) |
252b5132 RH |
3342 | p = NULL; |
3343 | else | |
3344 | { | |
3345 | frag_grow (20); | |
3346 | macro_build ((char *) NULL, counter, ep, | |
ca4e0257 | 3347 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3348 | "t,r,j", reg, GP, (int) BFD_RELOC_MIPS_GPREL); |
3349 | p = frag_var (rs_machine_dependent, 8, 0, | |
3350 | RELAX_ENCODE (4, 8, 0, 4, 0, | |
3351 | mips_opts.warn_about_macros), | |
3352 | ep->X_add_symbol, (offsetT) 0, (char *) NULL); | |
3353 | } | |
3354 | macro_build_lui (p, counter, ep, reg); | |
3355 | if (p != NULL) | |
3356 | p += 4; | |
3357 | macro_build (p, counter, ep, | |
ca4e0257 | 3358 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3359 | "t,r,j", reg, reg, (int) BFD_RELOC_LO16); |
3360 | } | |
3361 | else if (mips_pic == SVR4_PIC && ! mips_big_got) | |
3362 | { | |
3363 | expressionS ex; | |
3364 | ||
3365 | /* If this is a reference to an external symbol, we want | |
3366 | lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
3367 | Otherwise we want | |
3368 | lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
3369 | nop | |
3370 | addiu $reg,$reg,<sym> (BFD_RELOC_LO16) | |
3371 | If there is a constant, it must be added in after. */ | |
3372 | ex.X_add_number = ep->X_add_number; | |
3373 | ep->X_add_number = 0; | |
3374 | frag_grow (20); | |
3375 | macro_build ((char *) NULL, counter, ep, | |
ca4e0257 | 3376 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
3377 | "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT16, GP); |
3378 | macro_build ((char *) NULL, counter, (expressionS *) NULL, "nop", ""); | |
3379 | p = frag_var (rs_machine_dependent, 4, 0, | |
3380 | RELAX_ENCODE (0, 4, -8, 0, 0, mips_opts.warn_about_macros), | |
3381 | ep->X_add_symbol, (offsetT) 0, (char *) NULL); | |
3382 | macro_build (p, counter, ep, | |
ca4e0257 | 3383 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3384 | "t,r,j", reg, reg, (int) BFD_RELOC_LO16); |
3385 | if (ex.X_add_number != 0) | |
3386 | { | |
3387 | if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000) | |
3388 | as_bad (_("PIC code offset overflow (max 16 signed bits)")); | |
3389 | ex.X_op = O_constant; | |
3390 | macro_build ((char *) NULL, counter, &ex, | |
ca4e0257 | 3391 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3392 | "t,r,j", reg, reg, (int) BFD_RELOC_LO16); |
3393 | } | |
3394 | } | |
3395 | else if (mips_pic == SVR4_PIC) | |
3396 | { | |
3397 | expressionS ex; | |
3398 | int off; | |
3399 | ||
3400 | /* This is the large GOT case. If this is a reference to an | |
3401 | external symbol, we want | |
3402 | lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16) | |
3403 | addu $reg,$reg,$gp | |
3404 | lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16) | |
3405 | Otherwise, for a reference to a local symbol, we want | |
3406 | lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
3407 | nop | |
3408 | addiu $reg,$reg,<sym> (BFD_RELOC_LO16) | |
3409 | If there is a constant, it must be added in after. */ | |
3410 | ex.X_add_number = ep->X_add_number; | |
3411 | ep->X_add_number = 0; | |
3412 | if (reg_needs_delay (GP)) | |
3413 | off = 4; | |
3414 | else | |
3415 | off = 0; | |
3416 | frag_grow (32); | |
3417 | macro_build ((char *) NULL, counter, ep, "lui", "t,u", reg, | |
3418 | (int) BFD_RELOC_MIPS_GOT_HI16); | |
3419 | macro_build ((char *) NULL, counter, (expressionS *) NULL, | |
ca4e0257 | 3420 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
3421 | "d,v,t", reg, reg, GP); |
3422 | macro_build ((char *) NULL, counter, ep, | |
ca4e0257 | 3423 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
3424 | "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT_LO16, reg); |
3425 | p = frag_var (rs_machine_dependent, 12 + off, 0, | |
3426 | RELAX_ENCODE (12, 12 + off, off, 8 + off, 0, | |
3427 | mips_opts.warn_about_macros), | |
3428 | ep->X_add_symbol, (offsetT) 0, (char *) NULL); | |
3429 | if (off > 0) | |
3430 | { | |
3431 | /* We need a nop before loading from $gp. This special | |
3432 | check is required because the lui which starts the main | |
3433 | instruction stream does not refer to $gp, and so will not | |
3434 | insert the nop which may be required. */ | |
3435 | macro_build (p, counter, (expressionS *) NULL, "nop", ""); | |
3436 | p += 4; | |
3437 | } | |
9a41af64 | 3438 | macro_build (p, counter, ep, HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
3439 | "t,o(b)", reg, (int) BFD_RELOC_MIPS_GOT16, GP); |
3440 | p += 4; | |
3441 | macro_build (p, counter, (expressionS *) NULL, "nop", ""); | |
3442 | p += 4; | |
9a41af64 | 3443 | macro_build (p, counter, ep, HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3444 | "t,r,j", reg, reg, (int) BFD_RELOC_LO16); |
3445 | if (ex.X_add_number != 0) | |
3446 | { | |
3447 | if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000) | |
3448 | as_bad (_("PIC code offset overflow (max 16 signed bits)")); | |
3449 | ex.X_op = O_constant; | |
3450 | macro_build ((char *) NULL, counter, &ex, | |
ca4e0257 | 3451 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3452 | "t,r,j", reg, reg, (int) BFD_RELOC_LO16); |
3453 | } | |
3454 | } | |
3455 | else if (mips_pic == EMBEDDED_PIC) | |
3456 | { | |
3457 | /* We always do | |
3458 | addiu $reg,$gp,<sym> (BFD_RELOC_MIPS_GPREL) | |
3459 | */ | |
3460 | macro_build ((char *) NULL, counter, ep, | |
ca4e0257 | 3461 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
3462 | "t,r,j", reg, GP, (int) BFD_RELOC_MIPS_GPREL); |
3463 | } | |
3464 | else | |
3465 | abort (); | |
3466 | } | |
3467 | ||
ea1fb5dc RS |
3468 | /* Move the contents of register SOURCE into register DEST. */ |
3469 | ||
3470 | static void | |
3471 | move_register (counter, dest, source) | |
3472 | int *counter; | |
3473 | int dest; | |
3474 | int source; | |
3475 | { | |
3476 | macro_build ((char *) NULL, counter, (expressionS *) NULL, | |
3477 | HAVE_32BIT_GPRS ? "addu" : "daddu", | |
3478 | "d,v,t", dest, source, 0); | |
3479 | } | |
3480 | ||
252b5132 RH |
3481 | /* |
3482 | * Build macros | |
3483 | * This routine implements the seemingly endless macro or synthesized | |
3484 | * instructions and addressing modes in the mips assembly language. Many | |
3485 | * of these macros are simple and are similar to each other. These could | |
3486 | * probably be handled by some kind of table or grammer aproach instead of | |
3487 | * this verbose method. Others are not simple macros but are more like | |
3488 | * optimizing code generation. | |
3489 | * One interesting optimization is when several store macros appear | |
3490 | * consecutivly that would load AT with the upper half of the same address. | |
3491 | * The ensuing load upper instructions are ommited. This implies some kind | |
3492 | * of global optimization. We currently only optimize within a single macro. | |
3493 | * For many of the load and store macros if the address is specified as a | |
3494 | * constant expression in the first 64k of memory (ie ld $2,0x4000c) we | |
3495 | * first load register 'at' with zero and use it as the base register. The | |
3496 | * mips assembler simply uses register $zero. Just one tiny optimization | |
3497 | * we're missing. | |
3498 | */ | |
3499 | static void | |
3500 | macro (ip) | |
3501 | struct mips_cl_insn *ip; | |
3502 | { | |
3503 | register int treg, sreg, dreg, breg; | |
3504 | int tempreg; | |
3505 | int mask; | |
3506 | int icnt = 0; | |
43841e91 | 3507 | int used_at = 0; |
252b5132 RH |
3508 | expressionS expr1; |
3509 | const char *s; | |
3510 | const char *s2; | |
3511 | const char *fmt; | |
3512 | int likely = 0; | |
3513 | int dbl = 0; | |
3514 | int coproc = 0; | |
3515 | int lr = 0; | |
3516 | int imm = 0; | |
3517 | offsetT maxnum; | |
3518 | int off; | |
3519 | bfd_reloc_code_real_type r; | |
3520 | char *p; | |
3521 | int hold_mips_optimize; | |
3522 | ||
3523 | assert (! mips_opts.mips16); | |
3524 | ||
3525 | treg = (ip->insn_opcode >> 16) & 0x1f; | |
3526 | dreg = (ip->insn_opcode >> 11) & 0x1f; | |
3527 | sreg = breg = (ip->insn_opcode >> 21) & 0x1f; | |
3528 | mask = ip->insn_mo->mask; | |
3529 | ||
3530 | expr1.X_op = O_constant; | |
3531 | expr1.X_op_symbol = NULL; | |
3532 | expr1.X_add_symbol = NULL; | |
3533 | expr1.X_add_number = 1; | |
3534 | ||
3535 | switch (mask) | |
3536 | { | |
3537 | case M_DABS: | |
3538 | dbl = 1; | |
3539 | case M_ABS: | |
3540 | /* bgez $a0,.+12 | |
3541 | move v0,$a0 | |
3542 | sub v0,$zero,$a0 | |
3543 | */ | |
3544 | ||
3545 | mips_emit_delays (true); | |
3546 | ++mips_opts.noreorder; | |
3547 | mips_any_noreorder = 1; | |
3548 | ||
3549 | expr1.X_add_number = 8; | |
3550 | macro_build ((char *) NULL, &icnt, &expr1, "bgez", "s,p", sreg); | |
3551 | if (dreg == sreg) | |
3552 | macro_build ((char *) NULL, &icnt, NULL, "nop", "", 0); | |
3553 | else | |
ea1fb5dc | 3554 | move_register (&icnt, dreg, sreg); |
252b5132 | 3555 | macro_build ((char *) NULL, &icnt, NULL, |
9a41af64 | 3556 | dbl ? "dsub" : "sub", "d,v,t", dreg, 0, sreg); |
252b5132 RH |
3557 | |
3558 | --mips_opts.noreorder; | |
3559 | return; | |
3560 | ||
3561 | case M_ADD_I: | |
3562 | s = "addi"; | |
3563 | s2 = "add"; | |
3564 | goto do_addi; | |
3565 | case M_ADDU_I: | |
3566 | s = "addiu"; | |
3567 | s2 = "addu"; | |
3568 | goto do_addi; | |
3569 | case M_DADD_I: | |
3570 | dbl = 1; | |
3571 | s = "daddi"; | |
3572 | s2 = "dadd"; | |
3573 | goto do_addi; | |
3574 | case M_DADDU_I: | |
3575 | dbl = 1; | |
3576 | s = "daddiu"; | |
3577 | s2 = "daddu"; | |
3578 | do_addi: | |
3579 | if (imm_expr.X_op == O_constant | |
3580 | && imm_expr.X_add_number >= -0x8000 | |
3581 | && imm_expr.X_add_number < 0x8000) | |
3582 | { | |
3583 | macro_build ((char *) NULL, &icnt, &imm_expr, s, "t,r,j", treg, sreg, | |
3584 | (int) BFD_RELOC_LO16); | |
3585 | return; | |
3586 | } | |
3587 | load_register (&icnt, AT, &imm_expr, dbl); | |
3588 | macro_build ((char *) NULL, &icnt, NULL, s2, "d,v,t", treg, sreg, AT); | |
3589 | break; | |
3590 | ||
3591 | case M_AND_I: | |
3592 | s = "andi"; | |
3593 | s2 = "and"; | |
3594 | goto do_bit; | |
3595 | case M_OR_I: | |
3596 | s = "ori"; | |
3597 | s2 = "or"; | |
3598 | goto do_bit; | |
3599 | case M_NOR_I: | |
3600 | s = ""; | |
3601 | s2 = "nor"; | |
3602 | goto do_bit; | |
3603 | case M_XOR_I: | |
3604 | s = "xori"; | |
3605 | s2 = "xor"; | |
3606 | do_bit: | |
3607 | if (imm_expr.X_op == O_constant | |
3608 | && imm_expr.X_add_number >= 0 | |
3609 | && imm_expr.X_add_number < 0x10000) | |
3610 | { | |
3611 | if (mask != M_NOR_I) | |
3612 | macro_build ((char *) NULL, &icnt, &imm_expr, s, "t,r,i", treg, | |
3613 | sreg, (int) BFD_RELOC_LO16); | |
3614 | else | |
3615 | { | |
3616 | macro_build ((char *) NULL, &icnt, &imm_expr, "ori", "t,r,i", | |
3617 | treg, sreg, (int) BFD_RELOC_LO16); | |
3618 | macro_build ((char *) NULL, &icnt, NULL, "nor", "d,v,t", | |
3619 | treg, treg, 0); | |
3620 | } | |
3621 | return; | |
3622 | } | |
3623 | ||
3624 | load_register (&icnt, AT, &imm_expr, 0); | |
3625 | macro_build ((char *) NULL, &icnt, NULL, s2, "d,v,t", treg, sreg, AT); | |
3626 | break; | |
3627 | ||
3628 | case M_BEQ_I: | |
3629 | s = "beq"; | |
3630 | goto beq_i; | |
3631 | case M_BEQL_I: | |
3632 | s = "beql"; | |
3633 | likely = 1; | |
3634 | goto beq_i; | |
3635 | case M_BNE_I: | |
3636 | s = "bne"; | |
3637 | goto beq_i; | |
3638 | case M_BNEL_I: | |
3639 | s = "bnel"; | |
3640 | likely = 1; | |
3641 | beq_i: | |
3642 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
3643 | { | |
3644 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "s,t,p", sreg, | |
3645 | 0); | |
3646 | return; | |
3647 | } | |
3648 | load_register (&icnt, AT, &imm_expr, 0); | |
3649 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "s,t,p", sreg, AT); | |
3650 | break; | |
3651 | ||
3652 | case M_BGEL: | |
3653 | likely = 1; | |
3654 | case M_BGE: | |
3655 | if (treg == 0) | |
3656 | { | |
3657 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
3658 | likely ? "bgezl" : "bgez", | |
3659 | "s,p", sreg); | |
3660 | return; | |
3661 | } | |
3662 | if (sreg == 0) | |
3663 | { | |
3664 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
3665 | likely ? "blezl" : "blez", | |
3666 | "s,p", treg); | |
3667 | return; | |
3668 | } | |
3669 | macro_build ((char *) NULL, &icnt, NULL, "slt", "d,v,t", AT, sreg, treg); | |
3670 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3671 | likely ? "beql" : "beq", "s,t,p", AT, 0); |
252b5132 RH |
3672 | break; |
3673 | ||
3674 | case M_BGTL_I: | |
3675 | likely = 1; | |
3676 | case M_BGT_I: | |
3677 | /* check for > max integer */ | |
3678 | maxnum = 0x7fffffff; | |
ca4e0257 | 3679 | if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4) |
252b5132 RH |
3680 | { |
3681 | maxnum <<= 16; | |
3682 | maxnum |= 0xffff; | |
3683 | maxnum <<= 16; | |
3684 | maxnum |= 0xffff; | |
3685 | } | |
3686 | if (imm_expr.X_op == O_constant | |
3687 | && imm_expr.X_add_number >= maxnum | |
ca4e0257 | 3688 | && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4)) |
252b5132 RH |
3689 | { |
3690 | do_false: | |
3691 | /* result is always false */ | |
3692 | if (! likely) | |
3693 | { | |
39c0a331 L |
3694 | if (warn_nops) |
3695 | as_warn (_("Branch %s is always false (nop)"), | |
3696 | ip->insn_mo->name); | |
252b5132 RH |
3697 | macro_build ((char *) NULL, &icnt, NULL, "nop", "", 0); |
3698 | } | |
3699 | else | |
3700 | { | |
39c0a331 L |
3701 | if (warn_nops) |
3702 | as_warn (_("Branch likely %s is always false"), | |
3703 | ip->insn_mo->name); | |
252b5132 RH |
3704 | macro_build ((char *) NULL, &icnt, &offset_expr, "bnel", |
3705 | "s,t,p", 0, 0); | |
3706 | } | |
3707 | return; | |
3708 | } | |
3709 | if (imm_expr.X_op != O_constant) | |
3710 | as_bad (_("Unsupported large constant")); | |
3711 | imm_expr.X_add_number++; | |
3712 | /* FALLTHROUGH */ | |
3713 | case M_BGE_I: | |
3714 | case M_BGEL_I: | |
3715 | if (mask == M_BGEL_I) | |
3716 | likely = 1; | |
3717 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
3718 | { | |
3719 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3720 | likely ? "bgezl" : "bgez", "s,p", sreg); |
252b5132 RH |
3721 | return; |
3722 | } | |
3723 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1) | |
3724 | { | |
3725 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3726 | likely ? "bgtzl" : "bgtz", "s,p", sreg); |
252b5132 RH |
3727 | return; |
3728 | } | |
3729 | maxnum = 0x7fffffff; | |
ca4e0257 | 3730 | if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4) |
252b5132 RH |
3731 | { |
3732 | maxnum <<= 16; | |
3733 | maxnum |= 0xffff; | |
3734 | maxnum <<= 16; | |
3735 | maxnum |= 0xffff; | |
3736 | } | |
3737 | maxnum = - maxnum - 1; | |
3738 | if (imm_expr.X_op == O_constant | |
3739 | && imm_expr.X_add_number <= maxnum | |
ca4e0257 | 3740 | && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4)) |
252b5132 RH |
3741 | { |
3742 | do_true: | |
3743 | /* result is always true */ | |
3744 | as_warn (_("Branch %s is always true"), ip->insn_mo->name); | |
3745 | macro_build ((char *) NULL, &icnt, &offset_expr, "b", "p"); | |
3746 | return; | |
3747 | } | |
3748 | set_at (&icnt, sreg, 0); | |
3749 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3750 | likely ? "beql" : "beq", "s,t,p", AT, 0); |
252b5132 RH |
3751 | break; |
3752 | ||
3753 | case M_BGEUL: | |
3754 | likely = 1; | |
3755 | case M_BGEU: | |
3756 | if (treg == 0) | |
3757 | goto do_true; | |
3758 | if (sreg == 0) | |
3759 | { | |
3760 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3761 | likely ? "beql" : "beq", "s,t,p", 0, treg); |
252b5132 RH |
3762 | return; |
3763 | } | |
3764 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", AT, sreg, | |
3765 | treg); | |
3766 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3767 | likely ? "beql" : "beq", "s,t,p", AT, 0); |
252b5132 RH |
3768 | break; |
3769 | ||
3770 | case M_BGTUL_I: | |
3771 | likely = 1; | |
3772 | case M_BGTU_I: | |
3773 | if (sreg == 0 | |
ca4e0257 | 3774 | || (HAVE_32BIT_GPRS |
252b5132 RH |
3775 | && imm_expr.X_op == O_constant |
3776 | && imm_expr.X_add_number == 0xffffffff)) | |
3777 | goto do_false; | |
3778 | if (imm_expr.X_op != O_constant) | |
3779 | as_bad (_("Unsupported large constant")); | |
3780 | imm_expr.X_add_number++; | |
3781 | /* FALLTHROUGH */ | |
3782 | case M_BGEU_I: | |
3783 | case M_BGEUL_I: | |
3784 | if (mask == M_BGEUL_I) | |
3785 | likely = 1; | |
3786 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
3787 | goto do_true; | |
3788 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1) | |
3789 | { | |
3790 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3791 | likely ? "bnel" : "bne", "s,t,p", sreg, 0); |
252b5132 RH |
3792 | return; |
3793 | } | |
3794 | set_at (&icnt, sreg, 1); | |
3795 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3796 | likely ? "beql" : "beq", "s,t,p", AT, 0); |
252b5132 RH |
3797 | break; |
3798 | ||
3799 | case M_BGTL: | |
3800 | likely = 1; | |
3801 | case M_BGT: | |
3802 | if (treg == 0) | |
3803 | { | |
3804 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3805 | likely ? "bgtzl" : "bgtz", "s,p", sreg); |
252b5132 RH |
3806 | return; |
3807 | } | |
3808 | if (sreg == 0) | |
3809 | { | |
3810 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3811 | likely ? "bltzl" : "bltz", "s,p", treg); |
252b5132 RH |
3812 | return; |
3813 | } | |
3814 | macro_build ((char *) NULL, &icnt, NULL, "slt", "d,v,t", AT, treg, sreg); | |
3815 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3816 | likely ? "bnel" : "bne", "s,t,p", AT, 0); |
252b5132 RH |
3817 | break; |
3818 | ||
3819 | case M_BGTUL: | |
3820 | likely = 1; | |
3821 | case M_BGTU: | |
3822 | if (treg == 0) | |
3823 | { | |
3824 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3825 | likely ? "bnel" : "bne", "s,t,p", sreg, 0); |
252b5132 RH |
3826 | return; |
3827 | } | |
3828 | if (sreg == 0) | |
3829 | goto do_false; | |
3830 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", AT, treg, | |
3831 | sreg); | |
3832 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3833 | likely ? "bnel" : "bne", "s,t,p", AT, 0); |
252b5132 RH |
3834 | break; |
3835 | ||
3836 | case M_BLEL: | |
3837 | likely = 1; | |
3838 | case M_BLE: | |
3839 | if (treg == 0) | |
3840 | { | |
3841 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3842 | likely ? "blezl" : "blez", "s,p", sreg); |
252b5132 RH |
3843 | return; |
3844 | } | |
3845 | if (sreg == 0) | |
3846 | { | |
3847 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3848 | likely ? "bgezl" : "bgez", "s,p", treg); |
252b5132 RH |
3849 | return; |
3850 | } | |
3851 | macro_build ((char *) NULL, &icnt, NULL, "slt", "d,v,t", AT, treg, sreg); | |
3852 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3853 | likely ? "beql" : "beq", "s,t,p", AT, 0); |
252b5132 RH |
3854 | break; |
3855 | ||
3856 | case M_BLEL_I: | |
3857 | likely = 1; | |
3858 | case M_BLE_I: | |
3859 | maxnum = 0x7fffffff; | |
ca4e0257 | 3860 | if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4) |
252b5132 RH |
3861 | { |
3862 | maxnum <<= 16; | |
3863 | maxnum |= 0xffff; | |
3864 | maxnum <<= 16; | |
3865 | maxnum |= 0xffff; | |
3866 | } | |
3867 | if (imm_expr.X_op == O_constant | |
3868 | && imm_expr.X_add_number >= maxnum | |
ca4e0257 | 3869 | && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4)) |
252b5132 RH |
3870 | goto do_true; |
3871 | if (imm_expr.X_op != O_constant) | |
3872 | as_bad (_("Unsupported large constant")); | |
3873 | imm_expr.X_add_number++; | |
3874 | /* FALLTHROUGH */ | |
3875 | case M_BLT_I: | |
3876 | case M_BLTL_I: | |
3877 | if (mask == M_BLTL_I) | |
3878 | likely = 1; | |
3879 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
3880 | { | |
3881 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3882 | likely ? "bltzl" : "bltz", "s,p", sreg); |
252b5132 RH |
3883 | return; |
3884 | } | |
3885 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1) | |
3886 | { | |
3887 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3888 | likely ? "blezl" : "blez", "s,p", sreg); |
252b5132 RH |
3889 | return; |
3890 | } | |
3891 | set_at (&icnt, sreg, 0); | |
3892 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3893 | likely ? "bnel" : "bne", "s,t,p", AT, 0); |
252b5132 RH |
3894 | break; |
3895 | ||
3896 | case M_BLEUL: | |
3897 | likely = 1; | |
3898 | case M_BLEU: | |
3899 | if (treg == 0) | |
3900 | { | |
3901 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3902 | likely ? "beql" : "beq", "s,t,p", sreg, 0); |
252b5132 RH |
3903 | return; |
3904 | } | |
3905 | if (sreg == 0) | |
3906 | goto do_true; | |
3907 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", AT, treg, | |
3908 | sreg); | |
3909 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3910 | likely ? "beql" : "beq", "s,t,p", AT, 0); |
252b5132 RH |
3911 | break; |
3912 | ||
3913 | case M_BLEUL_I: | |
3914 | likely = 1; | |
3915 | case M_BLEU_I: | |
3916 | if (sreg == 0 | |
ca4e0257 | 3917 | || (HAVE_32BIT_GPRS |
252b5132 RH |
3918 | && imm_expr.X_op == O_constant |
3919 | && imm_expr.X_add_number == 0xffffffff)) | |
3920 | goto do_true; | |
3921 | if (imm_expr.X_op != O_constant) | |
3922 | as_bad (_("Unsupported large constant")); | |
3923 | imm_expr.X_add_number++; | |
3924 | /* FALLTHROUGH */ | |
3925 | case M_BLTU_I: | |
3926 | case M_BLTUL_I: | |
3927 | if (mask == M_BLTUL_I) | |
3928 | likely = 1; | |
3929 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
3930 | goto do_false; | |
3931 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1) | |
3932 | { | |
3933 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
3934 | likely ? "beql" : "beq", | |
3935 | "s,t,p", sreg, 0); | |
3936 | return; | |
3937 | } | |
3938 | set_at (&icnt, sreg, 1); | |
3939 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3940 | likely ? "bnel" : "bne", "s,t,p", AT, 0); |
252b5132 RH |
3941 | break; |
3942 | ||
3943 | case M_BLTL: | |
3944 | likely = 1; | |
3945 | case M_BLT: | |
3946 | if (treg == 0) | |
3947 | { | |
3948 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3949 | likely ? "bltzl" : "bltz", "s,p", sreg); |
252b5132 RH |
3950 | return; |
3951 | } | |
3952 | if (sreg == 0) | |
3953 | { | |
3954 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3955 | likely ? "bgtzl" : "bgtz", "s,p", treg); |
252b5132 RH |
3956 | return; |
3957 | } | |
3958 | macro_build ((char *) NULL, &icnt, NULL, "slt", "d,v,t", AT, sreg, treg); | |
3959 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3960 | likely ? "bnel" : "bne", "s,t,p", AT, 0); |
252b5132 RH |
3961 | break; |
3962 | ||
3963 | case M_BLTUL: | |
3964 | likely = 1; | |
3965 | case M_BLTU: | |
3966 | if (treg == 0) | |
3967 | goto do_false; | |
3968 | if (sreg == 0) | |
3969 | { | |
3970 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3971 | likely ? "bnel" : "bne", "s,t,p", 0, treg); |
252b5132 RH |
3972 | return; |
3973 | } | |
3974 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", AT, sreg, | |
3975 | treg); | |
3976 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
9a41af64 | 3977 | likely ? "bnel" : "bne", "s,t,p", AT, 0); |
252b5132 RH |
3978 | break; |
3979 | ||
3980 | case M_DDIV_3: | |
3981 | dbl = 1; | |
3982 | case M_DIV_3: | |
3983 | s = "mflo"; | |
3984 | goto do_div3; | |
3985 | case M_DREM_3: | |
3986 | dbl = 1; | |
3987 | case M_REM_3: | |
3988 | s = "mfhi"; | |
3989 | do_div3: | |
3990 | if (treg == 0) | |
3991 | { | |
3992 | as_warn (_("Divide by zero.")); | |
3993 | if (mips_trap) | |
3994 | macro_build ((char *) NULL, &icnt, NULL, "teq", "s,t", 0, 0); | |
3995 | else | |
9117d219 | 3996 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 7); |
252b5132 RH |
3997 | return; |
3998 | } | |
3999 | ||
4000 | mips_emit_delays (true); | |
4001 | ++mips_opts.noreorder; | |
4002 | mips_any_noreorder = 1; | |
4003 | if (mips_trap) | |
4004 | { | |
4005 | macro_build ((char *) NULL, &icnt, NULL, "teq", "s,t", treg, 0); | |
4006 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 4007 | dbl ? "ddiv" : "div", "z,s,t", sreg, treg); |
252b5132 RH |
4008 | } |
4009 | else | |
4010 | { | |
4011 | expr1.X_add_number = 8; | |
4012 | macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0); | |
4013 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 4014 | dbl ? "ddiv" : "div", "z,s,t", sreg, treg); |
9117d219 | 4015 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 7); |
252b5132 RH |
4016 | } |
4017 | expr1.X_add_number = -1; | |
4018 | macro_build ((char *) NULL, &icnt, &expr1, | |
4019 | dbl ? "daddiu" : "addiu", | |
4020 | "t,r,j", AT, 0, (int) BFD_RELOC_LO16); | |
4021 | expr1.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16); | |
4022 | macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, AT); | |
4023 | if (dbl) | |
4024 | { | |
4025 | expr1.X_add_number = 1; | |
4026 | macro_build ((char *) NULL, &icnt, &expr1, "daddiu", "t,r,j", AT, 0, | |
4027 | (int) BFD_RELOC_LO16); | |
4028 | macro_build ((char *) NULL, &icnt, NULL, "dsll32", "d,w,<", AT, AT, | |
4029 | 31); | |
4030 | } | |
4031 | else | |
4032 | { | |
4033 | expr1.X_add_number = 0x80000000; | |
4034 | macro_build ((char *) NULL, &icnt, &expr1, "lui", "t,u", AT, | |
4035 | (int) BFD_RELOC_HI16); | |
4036 | } | |
4037 | if (mips_trap) | |
4038 | { | |
4039 | macro_build ((char *) NULL, &icnt, NULL, "teq", "s,t", sreg, AT); | |
4040 | /* We want to close the noreorder block as soon as possible, so | |
4041 | that later insns are available for delay slot filling. */ | |
4042 | --mips_opts.noreorder; | |
4043 | } | |
4044 | else | |
4045 | { | |
4046 | expr1.X_add_number = 8; | |
4047 | macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", sreg, AT); | |
4048 | macro_build ((char *) NULL, &icnt, NULL, "nop", "", 0); | |
4049 | ||
4050 | /* We want to close the noreorder block as soon as possible, so | |
4051 | that later insns are available for delay slot filling. */ | |
4052 | --mips_opts.noreorder; | |
4053 | ||
9117d219 | 4054 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 6); |
252b5132 RH |
4055 | } |
4056 | macro_build ((char *) NULL, &icnt, NULL, s, "d", dreg); | |
4057 | break; | |
4058 | ||
4059 | case M_DIV_3I: | |
4060 | s = "div"; | |
4061 | s2 = "mflo"; | |
4062 | goto do_divi; | |
4063 | case M_DIVU_3I: | |
4064 | s = "divu"; | |
4065 | s2 = "mflo"; | |
4066 | goto do_divi; | |
4067 | case M_REM_3I: | |
4068 | s = "div"; | |
4069 | s2 = "mfhi"; | |
4070 | goto do_divi; | |
4071 | case M_REMU_3I: | |
4072 | s = "divu"; | |
4073 | s2 = "mfhi"; | |
4074 | goto do_divi; | |
4075 | case M_DDIV_3I: | |
4076 | dbl = 1; | |
4077 | s = "ddiv"; | |
4078 | s2 = "mflo"; | |
4079 | goto do_divi; | |
4080 | case M_DDIVU_3I: | |
4081 | dbl = 1; | |
4082 | s = "ddivu"; | |
4083 | s2 = "mflo"; | |
4084 | goto do_divi; | |
4085 | case M_DREM_3I: | |
4086 | dbl = 1; | |
4087 | s = "ddiv"; | |
4088 | s2 = "mfhi"; | |
4089 | goto do_divi; | |
4090 | case M_DREMU_3I: | |
4091 | dbl = 1; | |
4092 | s = "ddivu"; | |
4093 | s2 = "mfhi"; | |
4094 | do_divi: | |
4095 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
4096 | { | |
4097 | as_warn (_("Divide by zero.")); | |
4098 | if (mips_trap) | |
4099 | macro_build ((char *) NULL, &icnt, NULL, "teq", "s,t", 0, 0); | |
4100 | else | |
beae10d5 | 4101 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 7); |
252b5132 RH |
4102 | return; |
4103 | } | |
4104 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1) | |
4105 | { | |
4106 | if (strcmp (s2, "mflo") == 0) | |
ea1fb5dc | 4107 | move_register (&icnt, dreg, sreg); |
252b5132 | 4108 | else |
ea1fb5dc | 4109 | move_register (&icnt, dreg, 0); |
252b5132 RH |
4110 | return; |
4111 | } | |
4112 | if (imm_expr.X_op == O_constant | |
4113 | && imm_expr.X_add_number == -1 | |
4114 | && s[strlen (s) - 1] != 'u') | |
4115 | { | |
4116 | if (strcmp (s2, "mflo") == 0) | |
4117 | { | |
9a41af64 TS |
4118 | macro_build ((char *) NULL, &icnt, NULL, dbl ? "dneg" : "neg", |
4119 | "d,w", dreg, sreg); | |
252b5132 RH |
4120 | } |
4121 | else | |
ea1fb5dc | 4122 | move_register (&icnt, dreg, 0); |
252b5132 RH |
4123 | return; |
4124 | } | |
4125 | ||
4126 | load_register (&icnt, AT, &imm_expr, dbl); | |
4127 | macro_build ((char *) NULL, &icnt, NULL, s, "z,s,t", sreg, AT); | |
4128 | macro_build ((char *) NULL, &icnt, NULL, s2, "d", dreg); | |
4129 | break; | |
4130 | ||
4131 | case M_DIVU_3: | |
4132 | s = "divu"; | |
4133 | s2 = "mflo"; | |
4134 | goto do_divu3; | |
4135 | case M_REMU_3: | |
4136 | s = "divu"; | |
4137 | s2 = "mfhi"; | |
4138 | goto do_divu3; | |
4139 | case M_DDIVU_3: | |
4140 | s = "ddivu"; | |
4141 | s2 = "mflo"; | |
4142 | goto do_divu3; | |
4143 | case M_DREMU_3: | |
4144 | s = "ddivu"; | |
4145 | s2 = "mfhi"; | |
4146 | do_divu3: | |
4147 | mips_emit_delays (true); | |
4148 | ++mips_opts.noreorder; | |
4149 | mips_any_noreorder = 1; | |
4150 | if (mips_trap) | |
4151 | { | |
4152 | macro_build ((char *) NULL, &icnt, NULL, "teq", "s,t", treg, 0); | |
4153 | macro_build ((char *) NULL, &icnt, NULL, s, "z,s,t", sreg, treg); | |
4154 | /* We want to close the noreorder block as soon as possible, so | |
4155 | that later insns are available for delay slot filling. */ | |
4156 | --mips_opts.noreorder; | |
4157 | } | |
4158 | else | |
4159 | { | |
4160 | expr1.X_add_number = 8; | |
4161 | macro_build ((char *) NULL, &icnt, &expr1, "bne", "s,t,p", treg, 0); | |
4162 | macro_build ((char *) NULL, &icnt, NULL, s, "z,s,t", sreg, treg); | |
4163 | ||
4164 | /* We want to close the noreorder block as soon as possible, so | |
4165 | that later insns are available for delay slot filling. */ | |
4166 | --mips_opts.noreorder; | |
beae10d5 | 4167 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 7); |
252b5132 RH |
4168 | } |
4169 | macro_build ((char *) NULL, &icnt, NULL, s2, "d", dreg); | |
4170 | return; | |
4171 | ||
4172 | case M_DLA_AB: | |
4173 | dbl = 1; | |
4174 | case M_LA_AB: | |
4175 | /* Load the address of a symbol into a register. If breg is not | |
4176 | zero, we then add a base register to it. */ | |
4177 | ||
4178 | /* When generating embedded PIC code, we permit expressions of | |
4179 | the form | |
4180 | la $4,foo-bar | |
bb2d6cd7 | 4181 | where bar is an address in the current section. These are used |
252b5132 RH |
4182 | when getting the addresses of functions. We don't permit |
4183 | X_add_number to be non-zero, because if the symbol is | |
4184 | external the relaxing code needs to know that any addend is | |
4185 | purely the offset to X_op_symbol. */ | |
4186 | if (mips_pic == EMBEDDED_PIC | |
4187 | && offset_expr.X_op == O_subtract | |
49309057 | 4188 | && (symbol_constant_p (offset_expr.X_op_symbol) |
bb2d6cd7 | 4189 | ? S_GET_SEGMENT (offset_expr.X_op_symbol) == now_seg |
49309057 ILT |
4190 | : (symbol_equated_p (offset_expr.X_op_symbol) |
4191 | && (S_GET_SEGMENT | |
4192 | (symbol_get_value_expression (offset_expr.X_op_symbol) | |
4193 | ->X_add_symbol) | |
bb2d6cd7 | 4194 | == now_seg))) |
252b5132 | 4195 | && breg == 0 |
bb2d6cd7 GK |
4196 | && (offset_expr.X_add_number == 0 |
4197 | || OUTPUT_FLAVOR == bfd_target_elf_flavour)) | |
252b5132 RH |
4198 | { |
4199 | macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u", | |
4200 | treg, (int) BFD_RELOC_PCREL_HI16_S); | |
4201 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 4202 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4203 | "t,r,j", treg, treg, (int) BFD_RELOC_PCREL_LO16); |
4204 | return; | |
4205 | } | |
4206 | ||
4207 | if (offset_expr.X_op != O_symbol | |
4208 | && offset_expr.X_op != O_constant) | |
4209 | { | |
4210 | as_bad (_("expression too complex")); | |
4211 | offset_expr.X_op = O_constant; | |
4212 | } | |
4213 | ||
4214 | if (treg == breg) | |
4215 | { | |
4216 | tempreg = AT; | |
4217 | used_at = 1; | |
4218 | } | |
4219 | else | |
4220 | { | |
4221 | tempreg = treg; | |
4222 | used_at = 0; | |
4223 | } | |
4224 | ||
4225 | if (offset_expr.X_op == O_constant) | |
4226 | load_register (&icnt, tempreg, &offset_expr, dbl); | |
4227 | else if (mips_pic == NO_PIC) | |
4228 | { | |
4229 | /* If this is a reference to an GP relative symbol, we want | |
4230 | addiu $tempreg,$gp,<sym> (BFD_RELOC_MIPS_GPREL) | |
4231 | Otherwise we want | |
4232 | lui $tempreg,<sym> (BFD_RELOC_HI16_S) | |
4233 | addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16) | |
4234 | If we have a constant, we need two instructions anyhow, | |
4235 | so we may as well always use the latter form. */ | |
7283eb86 | 4236 | if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET |
252b5132 RH |
4237 | || nopic_need_relax (offset_expr.X_add_symbol, 1)) |
4238 | p = NULL; | |
4239 | else | |
4240 | { | |
4241 | frag_grow (20); | |
4242 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 4243 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4244 | "t,r,j", tempreg, GP, (int) BFD_RELOC_MIPS_GPREL); |
4245 | p = frag_var (rs_machine_dependent, 8, 0, | |
4246 | RELAX_ENCODE (4, 8, 0, 4, 0, | |
4247 | mips_opts.warn_about_macros), | |
4248 | offset_expr.X_add_symbol, (offsetT) 0, | |
4249 | (char *) NULL); | |
4250 | } | |
4251 | macro_build_lui (p, &icnt, &offset_expr, tempreg); | |
4252 | if (p != NULL) | |
4253 | p += 4; | |
4254 | macro_build (p, &icnt, &offset_expr, | |
ca4e0257 | 4255 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4256 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
4257 | } | |
4258 | else if (mips_pic == SVR4_PIC && ! mips_big_got) | |
4259 | { | |
9117d219 NC |
4260 | int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16; |
4261 | ||
252b5132 RH |
4262 | /* If this is a reference to an external symbol, and there |
4263 | is no constant, we want | |
4264 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
9117d219 NC |
4265 | or if tempreg is PIC_CALL_REG |
4266 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16) | |
252b5132 RH |
4267 | For a local symbol, we want |
4268 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4269 | nop | |
4270 | addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16) | |
4271 | ||
4272 | If we have a small constant, and this is a reference to | |
4273 | an external symbol, we want | |
4274 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4275 | nop | |
4276 | addiu $tempreg,$tempreg,<constant> | |
4277 | For a local symbol, we want the same instruction | |
4278 | sequence, but we output a BFD_RELOC_LO16 reloc on the | |
4279 | addiu instruction. | |
4280 | ||
4281 | If we have a large constant, and this is a reference to | |
4282 | an external symbol, we want | |
4283 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4284 | lui $at,<hiconstant> | |
4285 | addiu $at,$at,<loconstant> | |
4286 | addu $tempreg,$tempreg,$at | |
4287 | For a local symbol, we want the same instruction | |
4288 | sequence, but we output a BFD_RELOC_LO16 reloc on the | |
4289 | addiu instruction. */ | |
4290 | expr1.X_add_number = offset_expr.X_add_number; | |
4291 | offset_expr.X_add_number = 0; | |
4292 | frag_grow (32); | |
9117d219 NC |
4293 | if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG) |
4294 | lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16; | |
252b5132 RH |
4295 | macro_build ((char *) NULL, &icnt, &offset_expr, |
4296 | dbl ? "ld" : "lw", | |
9117d219 | 4297 | "t,o(b)", tempreg, lw_reloc_type, GP); |
252b5132 RH |
4298 | if (expr1.X_add_number == 0) |
4299 | { | |
4300 | int off; | |
4301 | ||
4302 | if (breg == 0) | |
4303 | off = 0; | |
4304 | else | |
4305 | { | |
4306 | /* We're going to put in an addu instruction using | |
4307 | tempreg, so we may as well insert the nop right | |
4308 | now. */ | |
4309 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4310 | "nop", ""); | |
4311 | off = 4; | |
4312 | } | |
4313 | p = frag_var (rs_machine_dependent, 8 - off, 0, | |
4314 | RELAX_ENCODE (0, 8 - off, -4 - off, 4 - off, 0, | |
4315 | (breg == 0 | |
4316 | ? mips_opts.warn_about_macros | |
4317 | : 0)), | |
4318 | offset_expr.X_add_symbol, (offsetT) 0, | |
4319 | (char *) NULL); | |
4320 | if (breg == 0) | |
4321 | { | |
4322 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
4323 | p += 4; | |
4324 | } | |
4325 | macro_build (p, &icnt, &expr1, | |
ca4e0257 | 4326 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4327 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
4328 | /* FIXME: If breg == 0, and the next instruction uses | |
4329 | $tempreg, then if this variant case is used an extra | |
4330 | nop will be generated. */ | |
4331 | } | |
4332 | else if (expr1.X_add_number >= -0x8000 | |
4333 | && expr1.X_add_number < 0x8000) | |
4334 | { | |
4335 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4336 | "nop", ""); | |
4337 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 4338 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4339 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
4340 | (void) frag_var (rs_machine_dependent, 0, 0, | |
4341 | RELAX_ENCODE (0, 0, -12, -4, 0, 0), | |
4342 | offset_expr.X_add_symbol, (offsetT) 0, | |
4343 | (char *) NULL); | |
4344 | } | |
4345 | else | |
4346 | { | |
4347 | int off1; | |
4348 | ||
4349 | /* If we are going to add in a base register, and the | |
4350 | target register and the base register are the same, | |
4351 | then we are using AT as a temporary register. Since | |
4352 | we want to load the constant into AT, we add our | |
4353 | current AT (from the global offset table) and the | |
4354 | register into the register now, and pretend we were | |
4355 | not using a base register. */ | |
4356 | if (breg != treg) | |
4357 | off1 = 0; | |
4358 | else | |
4359 | { | |
4360 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4361 | "nop", ""); | |
4362 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4363 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4364 | "d,v,t", treg, AT, breg); |
4365 | breg = 0; | |
4366 | tempreg = treg; | |
4367 | off1 = -8; | |
4368 | } | |
4369 | ||
4370 | /* Set mips_optimize around the lui instruction to avoid | |
4371 | inserting an unnecessary nop after the lw. */ | |
4372 | hold_mips_optimize = mips_optimize; | |
4373 | mips_optimize = 2; | |
4374 | macro_build_lui ((char *) NULL, &icnt, &expr1, AT); | |
4375 | mips_optimize = hold_mips_optimize; | |
4376 | ||
4377 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 4378 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4379 | "t,r,j", AT, AT, (int) BFD_RELOC_LO16); |
4380 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4381 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4382 | "d,v,t", tempreg, tempreg, AT); |
4383 | (void) frag_var (rs_machine_dependent, 0, 0, | |
4384 | RELAX_ENCODE (0, 0, -16 + off1, -8, 0, 0), | |
4385 | offset_expr.X_add_symbol, (offsetT) 0, | |
4386 | (char *) NULL); | |
4387 | used_at = 1; | |
4388 | } | |
4389 | } | |
4390 | else if (mips_pic == SVR4_PIC) | |
4391 | { | |
4392 | int gpdel; | |
9117d219 NC |
4393 | int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16; |
4394 | int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16; | |
252b5132 RH |
4395 | |
4396 | /* This is the large GOT case. If this is a reference to an | |
4397 | external symbol, and there is no constant, we want | |
4398 | lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16) | |
4399 | addu $tempreg,$tempreg,$gp | |
4400 | lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16) | |
9117d219 NC |
4401 | or if tempreg is PIC_CALL_REG |
4402 | lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16) | |
4403 | addu $tempreg,$tempreg,$gp | |
4404 | lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16) | |
252b5132 RH |
4405 | For a local symbol, we want |
4406 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4407 | nop | |
4408 | addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16) | |
4409 | ||
4410 | If we have a small constant, and this is a reference to | |
4411 | an external symbol, we want | |
4412 | lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16) | |
4413 | addu $tempreg,$tempreg,$gp | |
4414 | lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16) | |
4415 | nop | |
4416 | addiu $tempreg,$tempreg,<constant> | |
4417 | For a local symbol, we want | |
4418 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4419 | nop | |
4420 | addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16) | |
4421 | ||
4422 | If we have a large constant, and this is a reference to | |
4423 | an external symbol, we want | |
4424 | lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16) | |
4425 | addu $tempreg,$tempreg,$gp | |
4426 | lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16) | |
4427 | lui $at,<hiconstant> | |
4428 | addiu $at,$at,<loconstant> | |
4429 | addu $tempreg,$tempreg,$at | |
4430 | For a local symbol, we want | |
4431 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4432 | lui $at,<hiconstant> | |
4433 | addiu $at,$at,<loconstant> (BFD_RELOC_LO16) | |
4434 | addu $tempreg,$tempreg,$at | |
4435 | */ | |
4436 | expr1.X_add_number = offset_expr.X_add_number; | |
4437 | offset_expr.X_add_number = 0; | |
4438 | frag_grow (52); | |
4439 | if (reg_needs_delay (GP)) | |
4440 | gpdel = 4; | |
4441 | else | |
4442 | gpdel = 0; | |
9117d219 NC |
4443 | if (expr1.X_add_number == 0 && tempreg == PIC_CALL_REG) |
4444 | { | |
4445 | lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16; | |
4446 | lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16; | |
4447 | } | |
252b5132 | 4448 | macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u", |
9117d219 | 4449 | tempreg, lui_reloc_type); |
252b5132 | 4450 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, |
ca4e0257 | 4451 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4452 | "d,v,t", tempreg, tempreg, GP); |
4453 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
4454 | dbl ? "ld" : "lw", | |
9117d219 | 4455 | "t,o(b)", tempreg, lw_reloc_type, tempreg); |
252b5132 RH |
4456 | if (expr1.X_add_number == 0) |
4457 | { | |
4458 | int off; | |
4459 | ||
4460 | if (breg == 0) | |
4461 | off = 0; | |
4462 | else | |
4463 | { | |
4464 | /* We're going to put in an addu instruction using | |
4465 | tempreg, so we may as well insert the nop right | |
4466 | now. */ | |
4467 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4468 | "nop", ""); | |
4469 | off = 4; | |
4470 | } | |
4471 | ||
4472 | p = frag_var (rs_machine_dependent, 12 + gpdel, 0, | |
4473 | RELAX_ENCODE (12 + off, 12 + gpdel, gpdel, | |
4474 | 8 + gpdel, 0, | |
4475 | (breg == 0 | |
4476 | ? mips_opts.warn_about_macros | |
4477 | : 0)), | |
4478 | offset_expr.X_add_symbol, (offsetT) 0, | |
4479 | (char *) NULL); | |
4480 | } | |
4481 | else if (expr1.X_add_number >= -0x8000 | |
4482 | && expr1.X_add_number < 0x8000) | |
4483 | { | |
4484 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4485 | "nop", ""); | |
4486 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 4487 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4488 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
4489 | ||
4490 | p = frag_var (rs_machine_dependent, 12 + gpdel, 0, | |
4491 | RELAX_ENCODE (20, 12 + gpdel, gpdel, 8 + gpdel, 0, | |
4492 | (breg == 0 | |
4493 | ? mips_opts.warn_about_macros | |
4494 | : 0)), | |
4495 | offset_expr.X_add_symbol, (offsetT) 0, | |
4496 | (char *) NULL); | |
4497 | } | |
4498 | else | |
4499 | { | |
4500 | int adj, dreg; | |
4501 | ||
4502 | /* If we are going to add in a base register, and the | |
4503 | target register and the base register are the same, | |
4504 | then we are using AT as a temporary register. Since | |
4505 | we want to load the constant into AT, we add our | |
4506 | current AT (from the global offset table) and the | |
4507 | register into the register now, and pretend we were | |
4508 | not using a base register. */ | |
4509 | if (breg != treg) | |
4510 | { | |
4511 | adj = 0; | |
4512 | dreg = tempreg; | |
4513 | } | |
4514 | else | |
4515 | { | |
4516 | assert (tempreg == AT); | |
4517 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4518 | "nop", ""); | |
4519 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4520 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4521 | "d,v,t", treg, AT, breg); |
4522 | dreg = treg; | |
4523 | adj = 8; | |
4524 | } | |
4525 | ||
4526 | /* Set mips_optimize around the lui instruction to avoid | |
4527 | inserting an unnecessary nop after the lw. */ | |
4528 | hold_mips_optimize = mips_optimize; | |
4529 | mips_optimize = 2; | |
4530 | macro_build_lui ((char *) NULL, &icnt, &expr1, AT); | |
4531 | mips_optimize = hold_mips_optimize; | |
4532 | ||
4533 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 4534 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4535 | "t,r,j", AT, AT, (int) BFD_RELOC_LO16); |
4536 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4537 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4538 | "d,v,t", dreg, dreg, AT); |
4539 | ||
4540 | p = frag_var (rs_machine_dependent, 16 + gpdel + adj, 0, | |
4541 | RELAX_ENCODE (24 + adj, 16 + gpdel + adj, gpdel, | |
4542 | 8 + gpdel, 0, | |
4543 | (breg == 0 | |
4544 | ? mips_opts.warn_about_macros | |
4545 | : 0)), | |
4546 | offset_expr.X_add_symbol, (offsetT) 0, | |
4547 | (char *) NULL); | |
4548 | ||
4549 | used_at = 1; | |
4550 | } | |
4551 | ||
4552 | if (gpdel > 0) | |
4553 | { | |
4554 | /* This is needed because this instruction uses $gp, but | |
4555 | the first instruction on the main stream does not. */ | |
4556 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
4557 | p += 4; | |
4558 | } | |
4559 | macro_build (p, &icnt, &offset_expr, | |
4560 | dbl ? "ld" : "lw", | |
4561 | "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16, GP); | |
4562 | p += 4; | |
4563 | if (expr1.X_add_number >= -0x8000 | |
4564 | && expr1.X_add_number < 0x8000) | |
4565 | { | |
4566 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
4567 | p += 4; | |
4568 | macro_build (p, &icnt, &expr1, | |
ca4e0257 | 4569 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4570 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
4571 | /* FIXME: If add_number is 0, and there was no base | |
4572 | register, the external symbol case ended with a load, | |
4573 | so if the symbol turns out to not be external, and | |
4574 | the next instruction uses tempreg, an unnecessary nop | |
4575 | will be inserted. */ | |
4576 | } | |
4577 | else | |
4578 | { | |
4579 | if (breg == treg) | |
4580 | { | |
4581 | /* We must add in the base register now, as in the | |
4582 | external symbol case. */ | |
4583 | assert (tempreg == AT); | |
4584 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
4585 | p += 4; | |
4586 | macro_build (p, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4587 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4588 | "d,v,t", treg, AT, breg); |
4589 | p += 4; | |
4590 | tempreg = treg; | |
4591 | /* We set breg to 0 because we have arranged to add | |
4592 | it in in both cases. */ | |
4593 | breg = 0; | |
4594 | } | |
4595 | ||
4596 | macro_build_lui (p, &icnt, &expr1, AT); | |
4597 | p += 4; | |
4598 | macro_build (p, &icnt, &expr1, | |
ca4e0257 | 4599 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4600 | "t,r,j", AT, AT, (int) BFD_RELOC_LO16); |
4601 | p += 4; | |
4602 | macro_build (p, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4603 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4604 | "d,v,t", tempreg, tempreg, AT); |
4605 | p += 4; | |
4606 | } | |
4607 | } | |
4608 | else if (mips_pic == EMBEDDED_PIC) | |
4609 | { | |
4610 | /* We use | |
4611 | addiu $tempreg,$gp,<sym> (BFD_RELOC_MIPS_GPREL) | |
4612 | */ | |
4613 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 4614 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4615 | "t,r,j", tempreg, GP, (int) BFD_RELOC_MIPS_GPREL); |
4616 | } | |
4617 | else | |
4618 | abort (); | |
4619 | ||
4620 | if (breg != 0) | |
4621 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4622 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4623 | "d,v,t", treg, tempreg, breg); |
4624 | ||
4625 | if (! used_at) | |
4626 | return; | |
4627 | ||
4628 | break; | |
4629 | ||
4630 | case M_J_A: | |
4631 | /* The j instruction may not be used in PIC code, since it | |
4632 | requires an absolute address. We convert it to a b | |
4633 | instruction. */ | |
4634 | if (mips_pic == NO_PIC) | |
4635 | macro_build ((char *) NULL, &icnt, &offset_expr, "j", "a"); | |
4636 | else | |
4637 | macro_build ((char *) NULL, &icnt, &offset_expr, "b", "p"); | |
4638 | return; | |
4639 | ||
4640 | /* The jal instructions must be handled as macros because when | |
4641 | generating PIC code they expand to multi-instruction | |
4642 | sequences. Normally they are simple instructions. */ | |
4643 | case M_JAL_1: | |
4644 | dreg = RA; | |
4645 | /* Fall through. */ | |
4646 | case M_JAL_2: | |
4647 | if (mips_pic == NO_PIC | |
4648 | || mips_pic == EMBEDDED_PIC) | |
4649 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr", | |
4650 | "d,s", dreg, sreg); | |
4651 | else if (mips_pic == SVR4_PIC) | |
4652 | { | |
4653 | if (sreg != PIC_CALL_REG) | |
4654 | as_warn (_("MIPS PIC call to register other than $25")); | |
bdaaa2e1 | 4655 | |
252b5132 RH |
4656 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "jalr", |
4657 | "d,s", dreg, sreg); | |
4658 | if (mips_cprestore_offset < 0) | |
4659 | as_warn (_("No .cprestore pseudo-op used in PIC code")); | |
4660 | else | |
4661 | { | |
4662 | expr1.X_add_number = mips_cprestore_offset; | |
4663 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 4664 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
4665 | "t,o(b)", GP, (int) BFD_RELOC_LO16, mips_frame_reg); |
4666 | } | |
4667 | } | |
4668 | else | |
4669 | abort (); | |
4670 | ||
4671 | return; | |
4672 | ||
4673 | case M_JAL_A: | |
4674 | if (mips_pic == NO_PIC) | |
4675 | macro_build ((char *) NULL, &icnt, &offset_expr, "jal", "a"); | |
4676 | else if (mips_pic == SVR4_PIC) | |
4677 | { | |
4678 | /* If this is a reference to an external symbol, and we are | |
4679 | using a small GOT, we want | |
4680 | lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16) | |
4681 | nop | |
4682 | jalr $25 | |
4683 | nop | |
4684 | lw $gp,cprestore($sp) | |
4685 | The cprestore value is set using the .cprestore | |
4686 | pseudo-op. If we are using a big GOT, we want | |
4687 | lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16) | |
4688 | addu $25,$25,$gp | |
4689 | lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16) | |
4690 | nop | |
4691 | jalr $25 | |
4692 | nop | |
4693 | lw $gp,cprestore($sp) | |
4694 | If the symbol is not external, we want | |
4695 | lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
4696 | nop | |
4697 | addiu $25,$25,<sym> (BFD_RELOC_LO16) | |
4698 | jalr $25 | |
4699 | nop | |
4700 | lw $gp,cprestore($sp) */ | |
4701 | frag_grow (40); | |
4702 | if (! mips_big_got) | |
4703 | { | |
4704 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 4705 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
4706 | "t,o(b)", PIC_CALL_REG, |
4707 | (int) BFD_RELOC_MIPS_CALL16, GP); | |
4708 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4709 | "nop", ""); | |
4710 | p = frag_var (rs_machine_dependent, 4, 0, | |
4711 | RELAX_ENCODE (0, 4, -8, 0, 0, 0), | |
4712 | offset_expr.X_add_symbol, (offsetT) 0, | |
4713 | (char *) NULL); | |
4714 | } | |
4715 | else | |
4716 | { | |
4717 | int gpdel; | |
4718 | ||
4719 | if (reg_needs_delay (GP)) | |
4720 | gpdel = 4; | |
4721 | else | |
4722 | gpdel = 0; | |
4723 | macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u", | |
4724 | PIC_CALL_REG, (int) BFD_RELOC_MIPS_CALL_HI16); | |
4725 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 4726 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
4727 | "d,v,t", PIC_CALL_REG, PIC_CALL_REG, GP); |
4728 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 4729 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
4730 | "t,o(b)", PIC_CALL_REG, |
4731 | (int) BFD_RELOC_MIPS_CALL_LO16, PIC_CALL_REG); | |
4732 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4733 | "nop", ""); | |
4734 | p = frag_var (rs_machine_dependent, 12 + gpdel, 0, | |
4735 | RELAX_ENCODE (16, 12 + gpdel, gpdel, 8 + gpdel, | |
4736 | 0, 0), | |
4737 | offset_expr.X_add_symbol, (offsetT) 0, | |
4738 | (char *) NULL); | |
4739 | if (gpdel > 0) | |
4740 | { | |
4741 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
4742 | p += 4; | |
4743 | } | |
4744 | macro_build (p, &icnt, &offset_expr, | |
ca4e0257 | 4745 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
4746 | "t,o(b)", PIC_CALL_REG, |
4747 | (int) BFD_RELOC_MIPS_GOT16, GP); | |
4748 | p += 4; | |
4749 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
4750 | p += 4; | |
bdaaa2e1 | 4751 | } |
252b5132 | 4752 | macro_build (p, &icnt, &offset_expr, |
ca4e0257 | 4753 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
4754 | "t,r,j", PIC_CALL_REG, PIC_CALL_REG, |
4755 | (int) BFD_RELOC_LO16); | |
4756 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4757 | "jalr", "s", PIC_CALL_REG); | |
4758 | if (mips_cprestore_offset < 0) | |
4759 | as_warn (_("No .cprestore pseudo-op used in PIC code")); | |
4760 | else | |
4761 | { | |
4762 | if (mips_opts.noreorder) | |
4763 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
4764 | "nop", ""); | |
4765 | expr1.X_add_number = mips_cprestore_offset; | |
4766 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 4767 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
4768 | "t,o(b)", GP, (int) BFD_RELOC_LO16, |
4769 | mips_frame_reg); | |
4770 | } | |
4771 | } | |
4772 | else if (mips_pic == EMBEDDED_PIC) | |
4773 | { | |
4774 | macro_build ((char *) NULL, &icnt, &offset_expr, "bal", "p"); | |
4775 | /* The linker may expand the call to a longer sequence which | |
4776 | uses $at, so we must break rather than return. */ | |
4777 | break; | |
4778 | } | |
4779 | else | |
4780 | abort (); | |
4781 | ||
4782 | return; | |
4783 | ||
4784 | case M_LB_AB: | |
4785 | s = "lb"; | |
4786 | goto ld; | |
4787 | case M_LBU_AB: | |
4788 | s = "lbu"; | |
4789 | goto ld; | |
4790 | case M_LH_AB: | |
4791 | s = "lh"; | |
4792 | goto ld; | |
4793 | case M_LHU_AB: | |
4794 | s = "lhu"; | |
4795 | goto ld; | |
4796 | case M_LW_AB: | |
4797 | s = "lw"; | |
4798 | goto ld; | |
4799 | case M_LWC0_AB: | |
4800 | s = "lwc0"; | |
bdaaa2e1 | 4801 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4802 | coproc = 1; |
4803 | goto ld; | |
4804 | case M_LWC1_AB: | |
4805 | s = "lwc1"; | |
bdaaa2e1 | 4806 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4807 | coproc = 1; |
4808 | goto ld; | |
4809 | case M_LWC2_AB: | |
4810 | s = "lwc2"; | |
bdaaa2e1 | 4811 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4812 | coproc = 1; |
4813 | goto ld; | |
4814 | case M_LWC3_AB: | |
4815 | s = "lwc3"; | |
bdaaa2e1 | 4816 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4817 | coproc = 1; |
4818 | goto ld; | |
4819 | case M_LWL_AB: | |
4820 | s = "lwl"; | |
4821 | lr = 1; | |
4822 | goto ld; | |
4823 | case M_LWR_AB: | |
4824 | s = "lwr"; | |
4825 | lr = 1; | |
4826 | goto ld; | |
4827 | case M_LDC1_AB: | |
ec68c924 | 4828 | if (mips_arch == CPU_R4650) |
252b5132 RH |
4829 | { |
4830 | as_bad (_("opcode not supported on this processor")); | |
4831 | return; | |
4832 | } | |
4833 | s = "ldc1"; | |
bdaaa2e1 | 4834 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4835 | coproc = 1; |
4836 | goto ld; | |
4837 | case M_LDC2_AB: | |
4838 | s = "ldc2"; | |
bdaaa2e1 | 4839 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4840 | coproc = 1; |
4841 | goto ld; | |
4842 | case M_LDC3_AB: | |
4843 | s = "ldc3"; | |
bdaaa2e1 | 4844 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4845 | coproc = 1; |
4846 | goto ld; | |
4847 | case M_LDL_AB: | |
4848 | s = "ldl"; | |
4849 | lr = 1; | |
4850 | goto ld; | |
4851 | case M_LDR_AB: | |
4852 | s = "ldr"; | |
4853 | lr = 1; | |
4854 | goto ld; | |
4855 | case M_LL_AB: | |
4856 | s = "ll"; | |
4857 | goto ld; | |
4858 | case M_LLD_AB: | |
4859 | s = "lld"; | |
4860 | goto ld; | |
4861 | case M_LWU_AB: | |
4862 | s = "lwu"; | |
4863 | ld: | |
4864 | if (breg == treg || coproc || lr) | |
4865 | { | |
4866 | tempreg = AT; | |
4867 | used_at = 1; | |
4868 | } | |
4869 | else | |
4870 | { | |
4871 | tempreg = treg; | |
4872 | used_at = 0; | |
4873 | } | |
4874 | goto ld_st; | |
4875 | case M_SB_AB: | |
4876 | s = "sb"; | |
4877 | goto st; | |
4878 | case M_SH_AB: | |
4879 | s = "sh"; | |
4880 | goto st; | |
4881 | case M_SW_AB: | |
4882 | s = "sw"; | |
4883 | goto st; | |
4884 | case M_SWC0_AB: | |
4885 | s = "swc0"; | |
bdaaa2e1 | 4886 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4887 | coproc = 1; |
4888 | goto st; | |
4889 | case M_SWC1_AB: | |
4890 | s = "swc1"; | |
bdaaa2e1 | 4891 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4892 | coproc = 1; |
4893 | goto st; | |
4894 | case M_SWC2_AB: | |
4895 | s = "swc2"; | |
bdaaa2e1 | 4896 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4897 | coproc = 1; |
4898 | goto st; | |
4899 | case M_SWC3_AB: | |
4900 | s = "swc3"; | |
bdaaa2e1 | 4901 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4902 | coproc = 1; |
4903 | goto st; | |
4904 | case M_SWL_AB: | |
4905 | s = "swl"; | |
4906 | goto st; | |
4907 | case M_SWR_AB: | |
4908 | s = "swr"; | |
4909 | goto st; | |
4910 | case M_SC_AB: | |
4911 | s = "sc"; | |
4912 | goto st; | |
4913 | case M_SCD_AB: | |
4914 | s = "scd"; | |
4915 | goto st; | |
4916 | case M_SDC1_AB: | |
ec68c924 | 4917 | if (mips_arch == CPU_R4650) |
252b5132 RH |
4918 | { |
4919 | as_bad (_("opcode not supported on this processor")); | |
4920 | return; | |
4921 | } | |
4922 | s = "sdc1"; | |
4923 | coproc = 1; | |
bdaaa2e1 | 4924 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4925 | goto st; |
4926 | case M_SDC2_AB: | |
4927 | s = "sdc2"; | |
bdaaa2e1 | 4928 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4929 | coproc = 1; |
4930 | goto st; | |
4931 | case M_SDC3_AB: | |
4932 | s = "sdc3"; | |
bdaaa2e1 | 4933 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4934 | coproc = 1; |
4935 | goto st; | |
4936 | case M_SDL_AB: | |
4937 | s = "sdl"; | |
4938 | goto st; | |
4939 | case M_SDR_AB: | |
4940 | s = "sdr"; | |
4941 | st: | |
4942 | tempreg = AT; | |
4943 | used_at = 1; | |
4944 | ld_st: | |
bdaaa2e1 | 4945 | /* Itbl support may require additional care here. */ |
252b5132 RH |
4946 | if (mask == M_LWC1_AB |
4947 | || mask == M_SWC1_AB | |
4948 | || mask == M_LDC1_AB | |
4949 | || mask == M_SDC1_AB | |
4950 | || mask == M_L_DAB | |
4951 | || mask == M_S_DAB) | |
4952 | fmt = "T,o(b)"; | |
4953 | else if (coproc) | |
4954 | fmt = "E,o(b)"; | |
4955 | else | |
4956 | fmt = "t,o(b)"; | |
4957 | ||
4958 | if (offset_expr.X_op != O_constant | |
4959 | && offset_expr.X_op != O_symbol) | |
4960 | { | |
4961 | as_bad (_("expression too complex")); | |
4962 | offset_expr.X_op = O_constant; | |
4963 | } | |
4964 | ||
4965 | /* A constant expression in PIC code can be handled just as it | |
4966 | is in non PIC code. */ | |
4967 | if (mips_pic == NO_PIC | |
4968 | || offset_expr.X_op == O_constant) | |
4969 | { | |
4970 | /* If this is a reference to a GP relative symbol, and there | |
4971 | is no base register, we want | |
4972 | <op> $treg,<sym>($gp) (BFD_RELOC_MIPS_GPREL) | |
4973 | Otherwise, if there is no base register, we want | |
4974 | lui $tempreg,<sym> (BFD_RELOC_HI16_S) | |
4975 | <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16) | |
4976 | If we have a constant, we need two instructions anyhow, | |
4977 | so we always use the latter form. | |
4978 | ||
4979 | If we have a base register, and this is a reference to a | |
4980 | GP relative symbol, we want | |
4981 | addu $tempreg,$breg,$gp | |
4982 | <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GPREL) | |
4983 | Otherwise we want | |
4984 | lui $tempreg,<sym> (BFD_RELOC_HI16_S) | |
4985 | addu $tempreg,$tempreg,$breg | |
4986 | <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16) | |
4987 | With a constant we always use the latter case. */ | |
4988 | if (breg == 0) | |
4989 | { | |
e7d556df | 4990 | if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET |
252b5132 RH |
4991 | || nopic_need_relax (offset_expr.X_add_symbol, 1)) |
4992 | p = NULL; | |
4993 | else | |
4994 | { | |
4995 | frag_grow (20); | |
4996 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, | |
4997 | treg, (int) BFD_RELOC_MIPS_GPREL, GP); | |
4998 | p = frag_var (rs_machine_dependent, 8, 0, | |
4999 | RELAX_ENCODE (4, 8, 0, 4, 0, | |
5000 | (mips_opts.warn_about_macros | |
5001 | || (used_at | |
5002 | && mips_opts.noat))), | |
5003 | offset_expr.X_add_symbol, (offsetT) 0, | |
5004 | (char *) NULL); | |
5005 | used_at = 0; | |
5006 | } | |
5007 | macro_build_lui (p, &icnt, &offset_expr, tempreg); | |
5008 | if (p != NULL) | |
5009 | p += 4; | |
5010 | macro_build (p, &icnt, &offset_expr, s, fmt, treg, | |
5011 | (int) BFD_RELOC_LO16, tempreg); | |
5012 | } | |
5013 | else | |
5014 | { | |
e7d556df | 5015 | if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET |
252b5132 RH |
5016 | || nopic_need_relax (offset_expr.X_add_symbol, 1)) |
5017 | p = NULL; | |
5018 | else | |
5019 | { | |
5020 | frag_grow (28); | |
5021 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5022 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5023 | "d,v,t", tempreg, breg, GP); |
5024 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, | |
5025 | treg, (int) BFD_RELOC_MIPS_GPREL, tempreg); | |
5026 | p = frag_var (rs_machine_dependent, 12, 0, | |
5027 | RELAX_ENCODE (8, 12, 0, 8, 0, 0), | |
5028 | offset_expr.X_add_symbol, (offsetT) 0, | |
5029 | (char *) NULL); | |
5030 | } | |
5031 | macro_build_lui (p, &icnt, &offset_expr, tempreg); | |
5032 | if (p != NULL) | |
5033 | p += 4; | |
5034 | macro_build (p, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5035 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5036 | "d,v,t", tempreg, tempreg, breg); |
5037 | if (p != NULL) | |
5038 | p += 4; | |
5039 | macro_build (p, &icnt, &offset_expr, s, fmt, treg, | |
5040 | (int) BFD_RELOC_LO16, tempreg); | |
5041 | } | |
5042 | } | |
5043 | else if (mips_pic == SVR4_PIC && ! mips_big_got) | |
5044 | { | |
5045 | /* If this is a reference to an external symbol, we want | |
5046 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
5047 | nop | |
5048 | <op> $treg,0($tempreg) | |
5049 | Otherwise we want | |
5050 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
5051 | nop | |
5052 | addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16) | |
5053 | <op> $treg,0($tempreg) | |
5054 | If there is a base register, we add it to $tempreg before | |
5055 | the <op>. If there is a constant, we stick it in the | |
5056 | <op> instruction. We don't handle constants larger than | |
5057 | 16 bits, because we have no way to load the upper 16 bits | |
5058 | (actually, we could handle them for the subset of cases | |
5059 | in which we are not using $at). */ | |
5060 | assert (offset_expr.X_op == O_symbol); | |
5061 | expr1.X_add_number = offset_expr.X_add_number; | |
5062 | offset_expr.X_add_number = 0; | |
5063 | if (expr1.X_add_number < -0x8000 | |
5064 | || expr1.X_add_number >= 0x8000) | |
5065 | as_bad (_("PIC code offset overflow (max 16 signed bits)")); | |
5066 | frag_grow (20); | |
5067 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5068 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5069 | "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16, GP); |
5070 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", ""); | |
bdaaa2e1 | 5071 | p = frag_var (rs_machine_dependent, 4, 0, |
252b5132 RH |
5072 | RELAX_ENCODE (0, 4, -8, 0, 0, 0), |
5073 | offset_expr.X_add_symbol, (offsetT) 0, | |
5074 | (char *) NULL); | |
5075 | macro_build (p, &icnt, &offset_expr, | |
ca4e0257 | 5076 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
5077 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
5078 | if (breg != 0) | |
5079 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5080 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5081 | "d,v,t", tempreg, tempreg, breg); |
5082 | macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg, | |
5083 | (int) BFD_RELOC_LO16, tempreg); | |
5084 | } | |
5085 | else if (mips_pic == SVR4_PIC) | |
5086 | { | |
5087 | int gpdel; | |
5088 | ||
5089 | /* If this is a reference to an external symbol, we want | |
5090 | lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16) | |
5091 | addu $tempreg,$tempreg,$gp | |
5092 | lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16) | |
5093 | <op> $treg,0($tempreg) | |
5094 | Otherwise we want | |
5095 | lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
5096 | nop | |
5097 | addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16) | |
5098 | <op> $treg,0($tempreg) | |
5099 | If there is a base register, we add it to $tempreg before | |
5100 | the <op>. If there is a constant, we stick it in the | |
5101 | <op> instruction. We don't handle constants larger than | |
5102 | 16 bits, because we have no way to load the upper 16 bits | |
5103 | (actually, we could handle them for the subset of cases | |
5104 | in which we are not using $at). */ | |
5105 | assert (offset_expr.X_op == O_symbol); | |
5106 | expr1.X_add_number = offset_expr.X_add_number; | |
5107 | offset_expr.X_add_number = 0; | |
5108 | if (expr1.X_add_number < -0x8000 | |
5109 | || expr1.X_add_number >= 0x8000) | |
5110 | as_bad (_("PIC code offset overflow (max 16 signed bits)")); | |
5111 | if (reg_needs_delay (GP)) | |
5112 | gpdel = 4; | |
5113 | else | |
5114 | gpdel = 0; | |
5115 | frag_grow (36); | |
5116 | macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u", | |
5117 | tempreg, (int) BFD_RELOC_MIPS_GOT_HI16); | |
5118 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5119 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5120 | "d,v,t", tempreg, tempreg, GP); |
5121 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5122 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5123 | "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT_LO16, |
5124 | tempreg); | |
5125 | p = frag_var (rs_machine_dependent, 12 + gpdel, 0, | |
5126 | RELAX_ENCODE (12, 12 + gpdel, gpdel, 8 + gpdel, 0, 0), | |
5127 | offset_expr.X_add_symbol, (offsetT) 0, (char *) NULL); | |
5128 | if (gpdel > 0) | |
5129 | { | |
5130 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
5131 | p += 4; | |
5132 | } | |
5133 | macro_build (p, &icnt, &offset_expr, | |
ca4e0257 | 5134 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5135 | "t,o(b)", tempreg, (int) BFD_RELOC_MIPS_GOT16, GP); |
5136 | p += 4; | |
5137 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
5138 | p += 4; | |
5139 | macro_build (p, &icnt, &offset_expr, | |
ca4e0257 | 5140 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
5141 | "t,r,j", tempreg, tempreg, (int) BFD_RELOC_LO16); |
5142 | if (breg != 0) | |
5143 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5144 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5145 | "d,v,t", tempreg, tempreg, breg); |
5146 | macro_build ((char *) NULL, &icnt, &expr1, s, fmt, treg, | |
5147 | (int) BFD_RELOC_LO16, tempreg); | |
5148 | } | |
5149 | else if (mips_pic == EMBEDDED_PIC) | |
5150 | { | |
5151 | /* If there is no base register, we want | |
5152 | <op> $treg,<sym>($gp) (BFD_RELOC_MIPS_GPREL) | |
5153 | If there is a base register, we want | |
5154 | addu $tempreg,$breg,$gp | |
5155 | <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GPREL) | |
5156 | */ | |
5157 | assert (offset_expr.X_op == O_symbol); | |
5158 | if (breg == 0) | |
5159 | { | |
5160 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, | |
5161 | treg, (int) BFD_RELOC_MIPS_GPREL, GP); | |
5162 | used_at = 0; | |
5163 | } | |
5164 | else | |
5165 | { | |
5166 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5167 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5168 | "d,v,t", tempreg, breg, GP); |
5169 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, | |
5170 | treg, (int) BFD_RELOC_MIPS_GPREL, tempreg); | |
5171 | } | |
5172 | } | |
5173 | else | |
5174 | abort (); | |
5175 | ||
5176 | if (! used_at) | |
5177 | return; | |
5178 | ||
5179 | break; | |
5180 | ||
5181 | case M_LI: | |
5182 | case M_LI_S: | |
5183 | load_register (&icnt, treg, &imm_expr, 0); | |
5184 | return; | |
5185 | ||
5186 | case M_DLI: | |
5187 | load_register (&icnt, treg, &imm_expr, 1); | |
5188 | return; | |
5189 | ||
5190 | case M_LI_SS: | |
5191 | if (imm_expr.X_op == O_constant) | |
5192 | { | |
5193 | load_register (&icnt, AT, &imm_expr, 0); | |
5194 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
5195 | "mtc1", "t,G", AT, treg); | |
5196 | break; | |
5197 | } | |
5198 | else | |
5199 | { | |
5200 | assert (offset_expr.X_op == O_symbol | |
5201 | && strcmp (segment_name (S_GET_SEGMENT | |
5202 | (offset_expr.X_add_symbol)), | |
5203 | ".lit4") == 0 | |
5204 | && offset_expr.X_add_number == 0); | |
5205 | macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)", | |
5206 | treg, (int) BFD_RELOC_MIPS_LITERAL, GP); | |
5207 | return; | |
5208 | } | |
5209 | ||
5210 | case M_LI_D: | |
ca4e0257 RS |
5211 | /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits |
5212 | wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high | |
5213 | order 32 bits of the value and the low order 32 bits are either | |
5214 | zero or in OFFSET_EXPR. */ | |
252b5132 RH |
5215 | if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big) |
5216 | { | |
ca4e0257 | 5217 | if (HAVE_64BIT_GPRS) |
252b5132 RH |
5218 | load_register (&icnt, treg, &imm_expr, 1); |
5219 | else | |
5220 | { | |
5221 | int hreg, lreg; | |
5222 | ||
5223 | if (target_big_endian) | |
5224 | { | |
5225 | hreg = treg; | |
5226 | lreg = treg + 1; | |
5227 | } | |
5228 | else | |
5229 | { | |
5230 | hreg = treg + 1; | |
5231 | lreg = treg; | |
5232 | } | |
5233 | ||
5234 | if (hreg <= 31) | |
5235 | load_register (&icnt, hreg, &imm_expr, 0); | |
5236 | if (lreg <= 31) | |
5237 | { | |
5238 | if (offset_expr.X_op == O_absent) | |
ea1fb5dc | 5239 | move_register (&icnt, lreg, 0); |
252b5132 RH |
5240 | else |
5241 | { | |
5242 | assert (offset_expr.X_op == O_constant); | |
5243 | load_register (&icnt, lreg, &offset_expr, 0); | |
5244 | } | |
5245 | } | |
5246 | } | |
5247 | return; | |
5248 | } | |
5249 | ||
5250 | /* We know that sym is in the .rdata section. First we get the | |
5251 | upper 16 bits of the address. */ | |
5252 | if (mips_pic == NO_PIC) | |
5253 | { | |
5254 | /* FIXME: This won't work for a 64 bit address. */ | |
5255 | macro_build_lui ((char *) NULL, &icnt, &offset_expr, AT); | |
5256 | } | |
5257 | else if (mips_pic == SVR4_PIC) | |
5258 | { | |
5259 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5260 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5261 | "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP); |
5262 | } | |
5263 | else if (mips_pic == EMBEDDED_PIC) | |
5264 | { | |
5265 | /* For embedded PIC we pick up the entire address off $gp in | |
5266 | a single instruction. */ | |
5267 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5268 | HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu", |
252b5132 RH |
5269 | "t,r,j", AT, GP, (int) BFD_RELOC_MIPS_GPREL); |
5270 | offset_expr.X_op = O_constant; | |
5271 | offset_expr.X_add_number = 0; | |
5272 | } | |
5273 | else | |
5274 | abort (); | |
bdaaa2e1 | 5275 | |
252b5132 | 5276 | /* Now we load the register(s). */ |
ca4e0257 | 5277 | if (HAVE_64BIT_GPRS) |
252b5132 RH |
5278 | macro_build ((char *) NULL, &icnt, &offset_expr, "ld", "t,o(b)", |
5279 | treg, (int) BFD_RELOC_LO16, AT); | |
5280 | else | |
5281 | { | |
5282 | macro_build ((char *) NULL, &icnt, &offset_expr, "lw", "t,o(b)", | |
5283 | treg, (int) BFD_RELOC_LO16, AT); | |
5284 | if (treg != 31) | |
5285 | { | |
5286 | /* FIXME: How in the world do we deal with the possible | |
5287 | overflow here? */ | |
5288 | offset_expr.X_add_number += 4; | |
5289 | macro_build ((char *) NULL, &icnt, &offset_expr, "lw", "t,o(b)", | |
5290 | treg + 1, (int) BFD_RELOC_LO16, AT); | |
5291 | } | |
5292 | } | |
5293 | ||
5294 | /* To avoid confusion in tc_gen_reloc, we must ensure that this | |
5295 | does not become a variant frag. */ | |
5296 | frag_wane (frag_now); | |
5297 | frag_new (0); | |
5298 | ||
5299 | break; | |
5300 | ||
5301 | case M_LI_DD: | |
ca4e0257 RS |
5302 | /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits |
5303 | wide, IMM_EXPR is the entire value and the GPRs are known to be 64 | |
5304 | bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of | |
5305 | the value and the low order 32 bits are either zero or in | |
5306 | OFFSET_EXPR. */ | |
252b5132 RH |
5307 | if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big) |
5308 | { | |
ca4e0257 RS |
5309 | load_register (&icnt, AT, &imm_expr, HAVE_64BIT_FPRS); |
5310 | if (HAVE_64BIT_FPRS) | |
5311 | { | |
5312 | assert (HAVE_64BIT_GPRS); | |
5313 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
5314 | "dmtc1", "t,S", AT, treg); | |
5315 | } | |
252b5132 RH |
5316 | else |
5317 | { | |
5318 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
5319 | "mtc1", "t,G", AT, treg + 1); | |
5320 | if (offset_expr.X_op == O_absent) | |
5321 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
5322 | "mtc1", "t,G", 0, treg); | |
5323 | else | |
5324 | { | |
5325 | assert (offset_expr.X_op == O_constant); | |
5326 | load_register (&icnt, AT, &offset_expr, 0); | |
5327 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
5328 | "mtc1", "t,G", AT, treg); | |
5329 | } | |
5330 | } | |
5331 | break; | |
5332 | } | |
5333 | ||
5334 | assert (offset_expr.X_op == O_symbol | |
5335 | && offset_expr.X_add_number == 0); | |
5336 | s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol)); | |
5337 | if (strcmp (s, ".lit8") == 0) | |
5338 | { | |
e7af610e | 5339 | if (mips_opts.isa != ISA_MIPS1) |
252b5132 RH |
5340 | { |
5341 | macro_build ((char *) NULL, &icnt, &offset_expr, "ldc1", | |
5342 | "T,o(b)", treg, (int) BFD_RELOC_MIPS_LITERAL, GP); | |
5343 | return; | |
5344 | } | |
5345 | breg = GP; | |
5346 | r = BFD_RELOC_MIPS_LITERAL; | |
5347 | goto dob; | |
5348 | } | |
5349 | else | |
5350 | { | |
5351 | assert (strcmp (s, RDATA_SECTION_NAME) == 0); | |
5352 | if (mips_pic == SVR4_PIC) | |
5353 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5354 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5355 | "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP); |
5356 | else | |
5357 | { | |
5358 | /* FIXME: This won't work for a 64 bit address. */ | |
5359 | macro_build_lui ((char *) NULL, &icnt, &offset_expr, AT); | |
5360 | } | |
bdaaa2e1 | 5361 | |
e7af610e | 5362 | if (mips_opts.isa != ISA_MIPS1) |
252b5132 RH |
5363 | { |
5364 | macro_build ((char *) NULL, &icnt, &offset_expr, "ldc1", | |
5365 | "T,o(b)", treg, (int) BFD_RELOC_LO16, AT); | |
5366 | ||
5367 | /* To avoid confusion in tc_gen_reloc, we must ensure | |
5368 | that this does not become a variant frag. */ | |
5369 | frag_wane (frag_now); | |
5370 | frag_new (0); | |
5371 | ||
5372 | break; | |
5373 | } | |
5374 | breg = AT; | |
5375 | r = BFD_RELOC_LO16; | |
5376 | goto dob; | |
5377 | } | |
5378 | ||
5379 | case M_L_DOB: | |
ec68c924 | 5380 | if (mips_arch == CPU_R4650) |
252b5132 RH |
5381 | { |
5382 | as_bad (_("opcode not supported on this processor")); | |
5383 | return; | |
5384 | } | |
5385 | /* Even on a big endian machine $fn comes before $fn+1. We have | |
5386 | to adjust when loading from memory. */ | |
5387 | r = BFD_RELOC_LO16; | |
5388 | dob: | |
e7af610e | 5389 | assert (mips_opts.isa == ISA_MIPS1); |
252b5132 RH |
5390 | macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)", |
5391 | target_big_endian ? treg + 1 : treg, | |
5392 | (int) r, breg); | |
5393 | /* FIXME: A possible overflow which I don't know how to deal | |
5394 | with. */ | |
5395 | offset_expr.X_add_number += 4; | |
5396 | macro_build ((char *) NULL, &icnt, &offset_expr, "lwc1", "T,o(b)", | |
5397 | target_big_endian ? treg : treg + 1, | |
5398 | (int) r, breg); | |
5399 | ||
5400 | /* To avoid confusion in tc_gen_reloc, we must ensure that this | |
5401 | does not become a variant frag. */ | |
5402 | frag_wane (frag_now); | |
5403 | frag_new (0); | |
5404 | ||
5405 | if (breg != AT) | |
5406 | return; | |
5407 | break; | |
5408 | ||
5409 | case M_L_DAB: | |
5410 | /* | |
5411 | * The MIPS assembler seems to check for X_add_number not | |
5412 | * being double aligned and generating: | |
5413 | * lui at,%hi(foo+1) | |
5414 | * addu at,at,v1 | |
5415 | * addiu at,at,%lo(foo+1) | |
5416 | * lwc1 f2,0(at) | |
5417 | * lwc1 f3,4(at) | |
5418 | * But, the resulting address is the same after relocation so why | |
5419 | * generate the extra instruction? | |
5420 | */ | |
ec68c924 | 5421 | if (mips_arch == CPU_R4650) |
252b5132 RH |
5422 | { |
5423 | as_bad (_("opcode not supported on this processor")); | |
5424 | return; | |
5425 | } | |
bdaaa2e1 | 5426 | /* Itbl support may require additional care here. */ |
252b5132 | 5427 | coproc = 1; |
e7af610e | 5428 | if (mips_opts.isa != ISA_MIPS1) |
252b5132 RH |
5429 | { |
5430 | s = "ldc1"; | |
5431 | goto ld; | |
5432 | } | |
5433 | ||
5434 | s = "lwc1"; | |
5435 | fmt = "T,o(b)"; | |
5436 | goto ldd_std; | |
5437 | ||
5438 | case M_S_DAB: | |
ec68c924 | 5439 | if (mips_arch == CPU_R4650) |
252b5132 RH |
5440 | { |
5441 | as_bad (_("opcode not supported on this processor")); | |
5442 | return; | |
5443 | } | |
5444 | ||
e7af610e | 5445 | if (mips_opts.isa != ISA_MIPS1) |
252b5132 RH |
5446 | { |
5447 | s = "sdc1"; | |
5448 | goto st; | |
5449 | } | |
5450 | ||
5451 | s = "swc1"; | |
5452 | fmt = "T,o(b)"; | |
bdaaa2e1 | 5453 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5454 | coproc = 1; |
5455 | goto ldd_std; | |
5456 | ||
5457 | case M_LD_AB: | |
ca4e0257 | 5458 | if (HAVE_64BIT_GPRS) |
252b5132 RH |
5459 | { |
5460 | s = "ld"; | |
5461 | goto ld; | |
5462 | } | |
5463 | ||
5464 | s = "lw"; | |
5465 | fmt = "t,o(b)"; | |
5466 | goto ldd_std; | |
5467 | ||
5468 | case M_SD_AB: | |
ca4e0257 | 5469 | if (HAVE_64BIT_GPRS) |
252b5132 RH |
5470 | { |
5471 | s = "sd"; | |
5472 | goto st; | |
5473 | } | |
5474 | ||
5475 | s = "sw"; | |
5476 | fmt = "t,o(b)"; | |
5477 | ||
5478 | ldd_std: | |
5479 | if (offset_expr.X_op != O_symbol | |
5480 | && offset_expr.X_op != O_constant) | |
5481 | { | |
5482 | as_bad (_("expression too complex")); | |
5483 | offset_expr.X_op = O_constant; | |
5484 | } | |
5485 | ||
5486 | /* Even on a big endian machine $fn comes before $fn+1. We have | |
5487 | to adjust when loading from memory. We set coproc if we must | |
5488 | load $fn+1 first. */ | |
bdaaa2e1 | 5489 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5490 | if (! target_big_endian) |
5491 | coproc = 0; | |
5492 | ||
5493 | if (mips_pic == NO_PIC | |
5494 | || offset_expr.X_op == O_constant) | |
5495 | { | |
5496 | /* If this is a reference to a GP relative symbol, we want | |
5497 | <op> $treg,<sym>($gp) (BFD_RELOC_MIPS_GPREL) | |
5498 | <op> $treg+1,<sym>+4($gp) (BFD_RELOC_MIPS_GPREL) | |
5499 | If we have a base register, we use this | |
5500 | addu $at,$breg,$gp | |
5501 | <op> $treg,<sym>($at) (BFD_RELOC_MIPS_GPREL) | |
5502 | <op> $treg+1,<sym>+4($at) (BFD_RELOC_MIPS_GPREL) | |
5503 | If this is not a GP relative symbol, we want | |
5504 | lui $at,<sym> (BFD_RELOC_HI16_S) | |
5505 | <op> $treg,<sym>($at) (BFD_RELOC_LO16) | |
5506 | <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16) | |
5507 | If there is a base register, we add it to $at after the | |
5508 | lui instruction. If there is a constant, we always use | |
5509 | the last case. */ | |
e7d556df | 5510 | if ((valueT) offset_expr.X_add_number > MAX_GPREL_OFFSET |
252b5132 RH |
5511 | || nopic_need_relax (offset_expr.X_add_symbol, 1)) |
5512 | { | |
5513 | p = NULL; | |
5514 | used_at = 1; | |
5515 | } | |
5516 | else | |
5517 | { | |
5518 | int off; | |
5519 | ||
5520 | if (breg == 0) | |
5521 | { | |
5522 | frag_grow (28); | |
5523 | tempreg = GP; | |
5524 | off = 0; | |
5525 | used_at = 0; | |
5526 | } | |
5527 | else | |
5528 | { | |
5529 | frag_grow (36); | |
5530 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5531 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5532 | "d,v,t", AT, breg, GP); |
5533 | tempreg = AT; | |
5534 | off = 4; | |
5535 | used_at = 1; | |
5536 | } | |
5537 | ||
beae10d5 | 5538 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5539 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, |
5540 | coproc ? treg + 1 : treg, | |
5541 | (int) BFD_RELOC_MIPS_GPREL, tempreg); | |
5542 | offset_expr.X_add_number += 4; | |
5543 | ||
5544 | /* Set mips_optimize to 2 to avoid inserting an | |
5545 | undesired nop. */ | |
5546 | hold_mips_optimize = mips_optimize; | |
5547 | mips_optimize = 2; | |
beae10d5 | 5548 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5549 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, |
5550 | coproc ? treg : treg + 1, | |
5551 | (int) BFD_RELOC_MIPS_GPREL, tempreg); | |
5552 | mips_optimize = hold_mips_optimize; | |
5553 | ||
5554 | p = frag_var (rs_machine_dependent, 12 + off, 0, | |
5555 | RELAX_ENCODE (8 + off, 12 + off, 0, 4 + off, 1, | |
5556 | used_at && mips_opts.noat), | |
5557 | offset_expr.X_add_symbol, (offsetT) 0, | |
5558 | (char *) NULL); | |
5559 | ||
5560 | /* We just generated two relocs. When tc_gen_reloc | |
5561 | handles this case, it will skip the first reloc and | |
5562 | handle the second. The second reloc already has an | |
5563 | extra addend of 4, which we added above. We must | |
5564 | subtract it out, and then subtract another 4 to make | |
5565 | the first reloc come out right. The second reloc | |
5566 | will come out right because we are going to add 4 to | |
5567 | offset_expr when we build its instruction below. | |
5568 | ||
5569 | If we have a symbol, then we don't want to include | |
5570 | the offset, because it will wind up being included | |
5571 | when we generate the reloc. */ | |
5572 | ||
5573 | if (offset_expr.X_op == O_constant) | |
5574 | offset_expr.X_add_number -= 8; | |
5575 | else | |
5576 | { | |
5577 | offset_expr.X_add_number = -4; | |
5578 | offset_expr.X_op = O_constant; | |
5579 | } | |
5580 | } | |
5581 | macro_build_lui (p, &icnt, &offset_expr, AT); | |
5582 | if (p != NULL) | |
5583 | p += 4; | |
5584 | if (breg != 0) | |
5585 | { | |
5586 | macro_build (p, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5587 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5588 | "d,v,t", AT, breg, AT); |
5589 | if (p != NULL) | |
5590 | p += 4; | |
5591 | } | |
beae10d5 | 5592 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5593 | macro_build (p, &icnt, &offset_expr, s, fmt, |
5594 | coproc ? treg + 1 : treg, | |
5595 | (int) BFD_RELOC_LO16, AT); | |
5596 | if (p != NULL) | |
5597 | p += 4; | |
5598 | /* FIXME: How do we handle overflow here? */ | |
5599 | offset_expr.X_add_number += 4; | |
beae10d5 | 5600 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5601 | macro_build (p, &icnt, &offset_expr, s, fmt, |
5602 | coproc ? treg : treg + 1, | |
5603 | (int) BFD_RELOC_LO16, AT); | |
bdaaa2e1 | 5604 | } |
252b5132 RH |
5605 | else if (mips_pic == SVR4_PIC && ! mips_big_got) |
5606 | { | |
5607 | int off; | |
5608 | ||
5609 | /* If this is a reference to an external symbol, we want | |
5610 | lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
5611 | nop | |
5612 | <op> $treg,0($at) | |
5613 | <op> $treg+1,4($at) | |
5614 | Otherwise we want | |
5615 | lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
5616 | nop | |
5617 | <op> $treg,<sym>($at) (BFD_RELOC_LO16) | |
5618 | <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16) | |
5619 | If there is a base register we add it to $at before the | |
5620 | lwc1 instructions. If there is a constant we include it | |
5621 | in the lwc1 instructions. */ | |
5622 | used_at = 1; | |
5623 | expr1.X_add_number = offset_expr.X_add_number; | |
5624 | offset_expr.X_add_number = 0; | |
5625 | if (expr1.X_add_number < -0x8000 | |
5626 | || expr1.X_add_number >= 0x8000 - 4) | |
5627 | as_bad (_("PIC code offset overflow (max 16 signed bits)")); | |
5628 | if (breg == 0) | |
5629 | off = 0; | |
5630 | else | |
5631 | off = 4; | |
5632 | frag_grow (24 + off); | |
5633 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5634 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5635 | "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP); |
5636 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", ""); | |
5637 | if (breg != 0) | |
5638 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5639 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 | 5640 | "d,v,t", AT, breg, AT); |
beae10d5 | 5641 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5642 | macro_build ((char *) NULL, &icnt, &expr1, s, fmt, |
5643 | coproc ? treg + 1 : treg, | |
5644 | (int) BFD_RELOC_LO16, AT); | |
5645 | expr1.X_add_number += 4; | |
5646 | ||
5647 | /* Set mips_optimize to 2 to avoid inserting an undesired | |
5648 | nop. */ | |
5649 | hold_mips_optimize = mips_optimize; | |
5650 | mips_optimize = 2; | |
beae10d5 | 5651 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5652 | macro_build ((char *) NULL, &icnt, &expr1, s, fmt, |
5653 | coproc ? treg : treg + 1, | |
5654 | (int) BFD_RELOC_LO16, AT); | |
5655 | mips_optimize = hold_mips_optimize; | |
5656 | ||
5657 | (void) frag_var (rs_machine_dependent, 0, 0, | |
5658 | RELAX_ENCODE (0, 0, -16 - off, -8, 1, 0), | |
5659 | offset_expr.X_add_symbol, (offsetT) 0, | |
5660 | (char *) NULL); | |
5661 | } | |
5662 | else if (mips_pic == SVR4_PIC) | |
5663 | { | |
5664 | int gpdel, off; | |
5665 | ||
5666 | /* If this is a reference to an external symbol, we want | |
5667 | lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16) | |
5668 | addu $at,$at,$gp | |
5669 | lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16) | |
5670 | nop | |
5671 | <op> $treg,0($at) | |
5672 | <op> $treg+1,4($at) | |
5673 | Otherwise we want | |
5674 | lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16) | |
5675 | nop | |
5676 | <op> $treg,<sym>($at) (BFD_RELOC_LO16) | |
5677 | <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16) | |
5678 | If there is a base register we add it to $at before the | |
5679 | lwc1 instructions. If there is a constant we include it | |
5680 | in the lwc1 instructions. */ | |
5681 | used_at = 1; | |
5682 | expr1.X_add_number = offset_expr.X_add_number; | |
5683 | offset_expr.X_add_number = 0; | |
5684 | if (expr1.X_add_number < -0x8000 | |
5685 | || expr1.X_add_number >= 0x8000 - 4) | |
5686 | as_bad (_("PIC code offset overflow (max 16 signed bits)")); | |
5687 | if (reg_needs_delay (GP)) | |
5688 | gpdel = 4; | |
5689 | else | |
5690 | gpdel = 0; | |
5691 | if (breg == 0) | |
5692 | off = 0; | |
5693 | else | |
5694 | off = 4; | |
5695 | frag_grow (56); | |
5696 | macro_build ((char *) NULL, &icnt, &offset_expr, "lui", "t,u", | |
5697 | AT, (int) BFD_RELOC_MIPS_GOT_HI16); | |
5698 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5699 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5700 | "d,v,t", AT, AT, GP); |
5701 | macro_build ((char *) NULL, &icnt, &offset_expr, | |
ca4e0257 | 5702 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5703 | "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT_LO16, AT); |
5704 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "nop", ""); | |
5705 | if (breg != 0) | |
5706 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5707 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 | 5708 | "d,v,t", AT, breg, AT); |
beae10d5 | 5709 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5710 | macro_build ((char *) NULL, &icnt, &expr1, s, fmt, |
5711 | coproc ? treg + 1 : treg, | |
5712 | (int) BFD_RELOC_LO16, AT); | |
5713 | expr1.X_add_number += 4; | |
5714 | ||
5715 | /* Set mips_optimize to 2 to avoid inserting an undesired | |
5716 | nop. */ | |
5717 | hold_mips_optimize = mips_optimize; | |
5718 | mips_optimize = 2; | |
beae10d5 | 5719 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5720 | macro_build ((char *) NULL, &icnt, &expr1, s, fmt, |
5721 | coproc ? treg : treg + 1, | |
5722 | (int) BFD_RELOC_LO16, AT); | |
5723 | mips_optimize = hold_mips_optimize; | |
5724 | expr1.X_add_number -= 4; | |
5725 | ||
5726 | p = frag_var (rs_machine_dependent, 16 + gpdel + off, 0, | |
5727 | RELAX_ENCODE (24 + off, 16 + gpdel + off, gpdel, | |
5728 | 8 + gpdel + off, 1, 0), | |
5729 | offset_expr.X_add_symbol, (offsetT) 0, | |
5730 | (char *) NULL); | |
5731 | if (gpdel > 0) | |
5732 | { | |
5733 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
5734 | p += 4; | |
5735 | } | |
5736 | macro_build (p, &icnt, &offset_expr, | |
ca4e0257 | 5737 | HAVE_32BIT_ADDRESSES ? "lw" : "ld", |
252b5132 RH |
5738 | "t,o(b)", AT, (int) BFD_RELOC_MIPS_GOT16, GP); |
5739 | p += 4; | |
5740 | macro_build (p, &icnt, (expressionS *) NULL, "nop", ""); | |
5741 | p += 4; | |
5742 | if (breg != 0) | |
5743 | { | |
5744 | macro_build (p, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5745 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5746 | "d,v,t", AT, breg, AT); |
5747 | p += 4; | |
5748 | } | |
beae10d5 | 5749 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5750 | macro_build (p, &icnt, &expr1, s, fmt, |
5751 | coproc ? treg + 1 : treg, | |
5752 | (int) BFD_RELOC_LO16, AT); | |
5753 | p += 4; | |
5754 | expr1.X_add_number += 4; | |
5755 | ||
5756 | /* Set mips_optimize to 2 to avoid inserting an undesired | |
5757 | nop. */ | |
5758 | hold_mips_optimize = mips_optimize; | |
5759 | mips_optimize = 2; | |
beae10d5 | 5760 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5761 | macro_build (p, &icnt, &expr1, s, fmt, |
5762 | coproc ? treg : treg + 1, | |
5763 | (int) BFD_RELOC_LO16, AT); | |
5764 | mips_optimize = hold_mips_optimize; | |
5765 | } | |
5766 | else if (mips_pic == EMBEDDED_PIC) | |
5767 | { | |
5768 | /* If there is no base register, we use | |
5769 | <op> $treg,<sym>($gp) (BFD_RELOC_MIPS_GPREL) | |
5770 | <op> $treg+1,<sym>+4($gp) (BFD_RELOC_MIPS_GPREL) | |
5771 | If we have a base register, we use | |
5772 | addu $at,$breg,$gp | |
5773 | <op> $treg,<sym>($at) (BFD_RELOC_MIPS_GPREL) | |
5774 | <op> $treg+1,<sym>+4($at) (BFD_RELOC_MIPS_GPREL) | |
5775 | */ | |
5776 | if (breg == 0) | |
5777 | { | |
5778 | tempreg = GP; | |
5779 | used_at = 0; | |
5780 | } | |
5781 | else | |
5782 | { | |
5783 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 5784 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
5785 | "d,v,t", AT, breg, GP); |
5786 | tempreg = AT; | |
5787 | used_at = 1; | |
5788 | } | |
5789 | ||
beae10d5 | 5790 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5791 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, |
5792 | coproc ? treg + 1 : treg, | |
5793 | (int) BFD_RELOC_MIPS_GPREL, tempreg); | |
5794 | offset_expr.X_add_number += 4; | |
beae10d5 | 5795 | /* Itbl support may require additional care here. */ |
252b5132 RH |
5796 | macro_build ((char *) NULL, &icnt, &offset_expr, s, fmt, |
5797 | coproc ? treg : treg + 1, | |
5798 | (int) BFD_RELOC_MIPS_GPREL, tempreg); | |
5799 | } | |
5800 | else | |
5801 | abort (); | |
5802 | ||
5803 | if (! used_at) | |
5804 | return; | |
5805 | ||
5806 | break; | |
5807 | ||
5808 | case M_LD_OB: | |
5809 | s = "lw"; | |
5810 | goto sd_ob; | |
5811 | case M_SD_OB: | |
5812 | s = "sw"; | |
5813 | sd_ob: | |
ca4e0257 | 5814 | assert (HAVE_32BIT_ADDRESSES); |
252b5132 RH |
5815 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg, |
5816 | (int) BFD_RELOC_LO16, breg); | |
5817 | offset_expr.X_add_number += 4; | |
5818 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg + 1, | |
5819 | (int) BFD_RELOC_LO16, breg); | |
5820 | return; | |
5821 | ||
5822 | /* New code added to support COPZ instructions. | |
5823 | This code builds table entries out of the macros in mip_opcodes. | |
5824 | R4000 uses interlocks to handle coproc delays. | |
5825 | Other chips (like the R3000) require nops to be inserted for delays. | |
5826 | ||
f72c8c98 | 5827 | FIXME: Currently, we require that the user handle delays. |
252b5132 RH |
5828 | In order to fill delay slots for non-interlocked chips, |
5829 | we must have a way to specify delays based on the coprocessor. | |
5830 | Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc. | |
5831 | What are the side-effects of the cop instruction? | |
5832 | What cache support might we have and what are its effects? | |
5833 | Both coprocessor & memory require delays. how long??? | |
bdaaa2e1 | 5834 | What registers are read/set/modified? |
252b5132 RH |
5835 | |
5836 | If an itbl is provided to interpret cop instructions, | |
bdaaa2e1 | 5837 | this knowledge can be encoded in the itbl spec. */ |
252b5132 RH |
5838 | |
5839 | case M_COP0: | |
5840 | s = "c0"; | |
5841 | goto copz; | |
5842 | case M_COP1: | |
5843 | s = "c1"; | |
5844 | goto copz; | |
5845 | case M_COP2: | |
5846 | s = "c2"; | |
5847 | goto copz; | |
5848 | case M_COP3: | |
5849 | s = "c3"; | |
5850 | copz: | |
5851 | /* For now we just do C (same as Cz). The parameter will be | |
5852 | stored in insn_opcode by mips_ip. */ | |
5853 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "C", | |
5854 | ip->insn_opcode); | |
5855 | return; | |
5856 | ||
ea1fb5dc RS |
5857 | case M_MOVE: |
5858 | move_register (&icnt, dreg, sreg); | |
5859 | return; | |
5860 | ||
252b5132 RH |
5861 | #ifdef LOSING_COMPILER |
5862 | default: | |
5863 | /* Try and see if this is a new itbl instruction. | |
5864 | This code builds table entries out of the macros in mip_opcodes. | |
5865 | FIXME: For now we just assemble the expression and pass it's | |
5866 | value along as a 32-bit immediate. | |
bdaaa2e1 | 5867 | We may want to have the assembler assemble this value, |
252b5132 RH |
5868 | so that we gain the assembler's knowledge of delay slots, |
5869 | symbols, etc. | |
5870 | Would it be more efficient to use mask (id) here? */ | |
bdaaa2e1 | 5871 | if (itbl_have_entries |
252b5132 | 5872 | && (immed_expr = itbl_assemble (ip->insn_mo->name, ""))) |
beae10d5 | 5873 | { |
252b5132 RH |
5874 | s = ip->insn_mo->name; |
5875 | s2 = "cop3"; | |
5876 | coproc = ITBL_DECODE_PNUM (immed_expr);; | |
5877 | macro_build ((char *) NULL, &icnt, &immed_expr, s, "C"); | |
5878 | return; | |
beae10d5 | 5879 | } |
252b5132 RH |
5880 | macro2 (ip); |
5881 | return; | |
5882 | } | |
5883 | if (mips_opts.noat) | |
5884 | as_warn (_("Macro used $at after \".set noat\"")); | |
5885 | } | |
bdaaa2e1 | 5886 | |
252b5132 RH |
5887 | static void |
5888 | macro2 (ip) | |
5889 | struct mips_cl_insn *ip; | |
5890 | { | |
5891 | register int treg, sreg, dreg, breg; | |
5892 | int tempreg; | |
5893 | int mask; | |
5894 | int icnt = 0; | |
5895 | int used_at; | |
5896 | expressionS expr1; | |
5897 | const char *s; | |
5898 | const char *s2; | |
5899 | const char *fmt; | |
5900 | int likely = 0; | |
5901 | int dbl = 0; | |
5902 | int coproc = 0; | |
5903 | int lr = 0; | |
5904 | int imm = 0; | |
5905 | int off; | |
5906 | offsetT maxnum; | |
5907 | bfd_reloc_code_real_type r; | |
5908 | char *p; | |
bdaaa2e1 | 5909 | |
252b5132 RH |
5910 | treg = (ip->insn_opcode >> 16) & 0x1f; |
5911 | dreg = (ip->insn_opcode >> 11) & 0x1f; | |
5912 | sreg = breg = (ip->insn_opcode >> 21) & 0x1f; | |
5913 | mask = ip->insn_mo->mask; | |
bdaaa2e1 | 5914 | |
252b5132 RH |
5915 | expr1.X_op = O_constant; |
5916 | expr1.X_op_symbol = NULL; | |
5917 | expr1.X_add_symbol = NULL; | |
5918 | expr1.X_add_number = 1; | |
bdaaa2e1 | 5919 | |
252b5132 RH |
5920 | switch (mask) |
5921 | { | |
5922 | #endif /* LOSING_COMPILER */ | |
5923 | ||
5924 | case M_DMUL: | |
5925 | dbl = 1; | |
5926 | case M_MUL: | |
5927 | macro_build ((char *) NULL, &icnt, NULL, | |
5928 | dbl ? "dmultu" : "multu", | |
5929 | "s,t", sreg, treg); | |
5930 | macro_build ((char *) NULL, &icnt, NULL, "mflo", "d", dreg); | |
5931 | return; | |
5932 | ||
5933 | case M_DMUL_I: | |
5934 | dbl = 1; | |
5935 | case M_MUL_I: | |
5936 | /* The MIPS assembler some times generates shifts and adds. I'm | |
5937 | not trying to be that fancy. GCC should do this for us | |
5938 | anyway. */ | |
5939 | load_register (&icnt, AT, &imm_expr, dbl); | |
5940 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 5941 | dbl ? "dmult" : "mult", "s,t", sreg, AT); |
252b5132 RH |
5942 | macro_build ((char *) NULL, &icnt, NULL, "mflo", "d", dreg); |
5943 | break; | |
5944 | ||
5945 | case M_DMULO_I: | |
5946 | dbl = 1; | |
5947 | case M_MULO_I: | |
5948 | imm = 1; | |
5949 | goto do_mulo; | |
5950 | ||
5951 | case M_DMULO: | |
5952 | dbl = 1; | |
5953 | case M_MULO: | |
5954 | do_mulo: | |
5955 | mips_emit_delays (true); | |
5956 | ++mips_opts.noreorder; | |
5957 | mips_any_noreorder = 1; | |
5958 | if (imm) | |
5959 | load_register (&icnt, AT, &imm_expr, dbl); | |
5960 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 5961 | dbl ? "dmult" : "mult", "s,t", sreg, imm ? AT : treg); |
252b5132 RH |
5962 | macro_build ((char *) NULL, &icnt, NULL, "mflo", "d", dreg); |
5963 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 5964 | dbl ? "dsra32" : "sra", "d,w,<", dreg, dreg, 31); |
252b5132 RH |
5965 | macro_build ((char *) NULL, &icnt, NULL, "mfhi", "d", AT); |
5966 | if (mips_trap) | |
5967 | macro_build ((char *) NULL, &icnt, NULL, "tne", "s,t", dreg, AT); | |
5968 | else | |
5969 | { | |
5970 | expr1.X_add_number = 8; | |
5971 | macro_build ((char *) NULL, &icnt, &expr1, "beq", "s,t,p", dreg, AT); | |
5972 | macro_build ((char *) NULL, &icnt, NULL, "nop", "", 0); | |
beae10d5 | 5973 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 6); |
252b5132 RH |
5974 | } |
5975 | --mips_opts.noreorder; | |
5976 | macro_build ((char *) NULL, &icnt, NULL, "mflo", "d", dreg); | |
5977 | break; | |
5978 | ||
5979 | case M_DMULOU_I: | |
5980 | dbl = 1; | |
5981 | case M_MULOU_I: | |
5982 | imm = 1; | |
5983 | goto do_mulou; | |
5984 | ||
5985 | case M_DMULOU: | |
5986 | dbl = 1; | |
5987 | case M_MULOU: | |
5988 | do_mulou: | |
5989 | mips_emit_delays (true); | |
5990 | ++mips_opts.noreorder; | |
5991 | mips_any_noreorder = 1; | |
5992 | if (imm) | |
5993 | load_register (&icnt, AT, &imm_expr, dbl); | |
5994 | macro_build ((char *) NULL, &icnt, NULL, | |
5995 | dbl ? "dmultu" : "multu", | |
5996 | "s,t", sreg, imm ? AT : treg); | |
5997 | macro_build ((char *) NULL, &icnt, NULL, "mfhi", "d", AT); | |
5998 | macro_build ((char *) NULL, &icnt, NULL, "mflo", "d", dreg); | |
5999 | if (mips_trap) | |
6000 | macro_build ((char *) NULL, &icnt, NULL, "tne", "s,t", AT, 0); | |
6001 | else | |
6002 | { | |
6003 | expr1.X_add_number = 8; | |
6004 | macro_build ((char *) NULL, &icnt, &expr1, "beq", "s,t,p", AT, 0); | |
6005 | macro_build ((char *) NULL, &icnt, NULL, "nop", "", 0); | |
beae10d5 | 6006 | macro_build ((char *) NULL, &icnt, NULL, "break", "c", 6); |
252b5132 RH |
6007 | } |
6008 | --mips_opts.noreorder; | |
6009 | break; | |
6010 | ||
6011 | case M_ROL: | |
6012 | macro_build ((char *) NULL, &icnt, NULL, "subu", "d,v,t", AT, 0, treg); | |
6013 | macro_build ((char *) NULL, &icnt, NULL, "srlv", "d,t,s", AT, sreg, AT); | |
6014 | macro_build ((char *) NULL, &icnt, NULL, "sllv", "d,t,s", dreg, sreg, | |
6015 | treg); | |
6016 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT); | |
6017 | break; | |
6018 | ||
6019 | case M_ROL_I: | |
6020 | if (imm_expr.X_op != O_constant) | |
6021 | as_bad (_("rotate count too large")); | |
6022 | macro_build ((char *) NULL, &icnt, NULL, "sll", "d,w,<", AT, sreg, | |
6023 | (int) (imm_expr.X_add_number & 0x1f)); | |
6024 | macro_build ((char *) NULL, &icnt, NULL, "srl", "d,w,<", dreg, sreg, | |
6025 | (int) ((0 - imm_expr.X_add_number) & 0x1f)); | |
6026 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT); | |
6027 | break; | |
6028 | ||
6029 | case M_ROR: | |
6030 | macro_build ((char *) NULL, &icnt, NULL, "subu", "d,v,t", AT, 0, treg); | |
6031 | macro_build ((char *) NULL, &icnt, NULL, "sllv", "d,t,s", AT, sreg, AT); | |
6032 | macro_build ((char *) NULL, &icnt, NULL, "srlv", "d,t,s", dreg, sreg, | |
6033 | treg); | |
6034 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT); | |
6035 | break; | |
6036 | ||
6037 | case M_ROR_I: | |
6038 | if (imm_expr.X_op != O_constant) | |
6039 | as_bad (_("rotate count too large")); | |
6040 | macro_build ((char *) NULL, &icnt, NULL, "srl", "d,w,<", AT, sreg, | |
6041 | (int) (imm_expr.X_add_number & 0x1f)); | |
6042 | macro_build ((char *) NULL, &icnt, NULL, "sll", "d,w,<", dreg, sreg, | |
6043 | (int) ((0 - imm_expr.X_add_number) & 0x1f)); | |
6044 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", dreg, dreg, AT); | |
6045 | break; | |
6046 | ||
6047 | case M_S_DOB: | |
ec68c924 | 6048 | if (mips_arch == CPU_R4650) |
252b5132 RH |
6049 | { |
6050 | as_bad (_("opcode not supported on this processor")); | |
6051 | return; | |
6052 | } | |
e7af610e | 6053 | assert (mips_opts.isa == ISA_MIPS1); |
252b5132 RH |
6054 | /* Even on a big endian machine $fn comes before $fn+1. We have |
6055 | to adjust when storing to memory. */ | |
6056 | macro_build ((char *) NULL, &icnt, &offset_expr, "swc1", "T,o(b)", | |
6057 | target_big_endian ? treg + 1 : treg, | |
6058 | (int) BFD_RELOC_LO16, breg); | |
6059 | offset_expr.X_add_number += 4; | |
6060 | macro_build ((char *) NULL, &icnt, &offset_expr, "swc1", "T,o(b)", | |
6061 | target_big_endian ? treg : treg + 1, | |
6062 | (int) BFD_RELOC_LO16, breg); | |
6063 | return; | |
6064 | ||
6065 | case M_SEQ: | |
6066 | if (sreg == 0) | |
6067 | macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, | |
6068 | treg, (int) BFD_RELOC_LO16); | |
6069 | else if (treg == 0) | |
6070 | macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, | |
6071 | sreg, (int) BFD_RELOC_LO16); | |
6072 | else | |
6073 | { | |
6074 | macro_build ((char *) NULL, &icnt, NULL, "xor", "d,v,t", dreg, | |
6075 | sreg, treg); | |
6076 | macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, | |
6077 | dreg, (int) BFD_RELOC_LO16); | |
6078 | } | |
6079 | return; | |
6080 | ||
6081 | case M_SEQ_I: | |
6082 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
6083 | { | |
6084 | macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, | |
6085 | sreg, (int) BFD_RELOC_LO16); | |
6086 | return; | |
6087 | } | |
6088 | if (sreg == 0) | |
6089 | { | |
6090 | as_warn (_("Instruction %s: result is always false"), | |
6091 | ip->insn_mo->name); | |
ea1fb5dc | 6092 | move_register (&icnt, dreg, 0); |
252b5132 RH |
6093 | return; |
6094 | } | |
6095 | if (imm_expr.X_op == O_constant | |
6096 | && imm_expr.X_add_number >= 0 | |
6097 | && imm_expr.X_add_number < 0x10000) | |
6098 | { | |
6099 | macro_build ((char *) NULL, &icnt, &imm_expr, "xori", "t,r,i", dreg, | |
6100 | sreg, (int) BFD_RELOC_LO16); | |
6101 | used_at = 0; | |
6102 | } | |
6103 | else if (imm_expr.X_op == O_constant | |
6104 | && imm_expr.X_add_number > -0x8000 | |
6105 | && imm_expr.X_add_number < 0) | |
6106 | { | |
6107 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6108 | macro_build ((char *) NULL, &icnt, &imm_expr, | |
ca4e0257 | 6109 | HAVE_32BIT_GPRS ? "addiu" : "daddiu", |
252b5132 RH |
6110 | "t,r,j", dreg, sreg, |
6111 | (int) BFD_RELOC_LO16); | |
6112 | used_at = 0; | |
6113 | } | |
6114 | else | |
6115 | { | |
6116 | load_register (&icnt, AT, &imm_expr, 0); | |
6117 | macro_build ((char *) NULL, &icnt, NULL, "xor", "d,v,t", dreg, | |
6118 | sreg, AT); | |
6119 | used_at = 1; | |
6120 | } | |
6121 | macro_build ((char *) NULL, &icnt, &expr1, "sltiu", "t,r,j", dreg, dreg, | |
6122 | (int) BFD_RELOC_LO16); | |
6123 | if (used_at) | |
6124 | break; | |
6125 | return; | |
6126 | ||
6127 | case M_SGE: /* sreg >= treg <==> not (sreg < treg) */ | |
6128 | s = "slt"; | |
6129 | goto sge; | |
6130 | case M_SGEU: | |
6131 | s = "sltu"; | |
6132 | sge: | |
6133 | macro_build ((char *) NULL, &icnt, NULL, s, "d,v,t", dreg, sreg, treg); | |
6134 | macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg, | |
6135 | (int) BFD_RELOC_LO16); | |
6136 | return; | |
6137 | ||
6138 | case M_SGE_I: /* sreg >= I <==> not (sreg < I) */ | |
6139 | case M_SGEU_I: | |
6140 | if (imm_expr.X_op == O_constant | |
6141 | && imm_expr.X_add_number >= -0x8000 | |
6142 | && imm_expr.X_add_number < 0x8000) | |
6143 | { | |
6144 | macro_build ((char *) NULL, &icnt, &imm_expr, | |
6145 | mask == M_SGE_I ? "slti" : "sltiu", | |
6146 | "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16); | |
6147 | used_at = 0; | |
6148 | } | |
6149 | else | |
6150 | { | |
6151 | load_register (&icnt, AT, &imm_expr, 0); | |
6152 | macro_build ((char *) NULL, &icnt, NULL, | |
6153 | mask == M_SGE_I ? "slt" : "sltu", | |
6154 | "d,v,t", dreg, sreg, AT); | |
6155 | used_at = 1; | |
6156 | } | |
6157 | macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg, | |
6158 | (int) BFD_RELOC_LO16); | |
6159 | if (used_at) | |
6160 | break; | |
6161 | return; | |
6162 | ||
6163 | case M_SGT: /* sreg > treg <==> treg < sreg */ | |
6164 | s = "slt"; | |
6165 | goto sgt; | |
6166 | case M_SGTU: | |
6167 | s = "sltu"; | |
6168 | sgt: | |
6169 | macro_build ((char *) NULL, &icnt, NULL, s, "d,v,t", dreg, treg, sreg); | |
6170 | return; | |
6171 | ||
6172 | case M_SGT_I: /* sreg > I <==> I < sreg */ | |
6173 | s = "slt"; | |
6174 | goto sgti; | |
6175 | case M_SGTU_I: | |
6176 | s = "sltu"; | |
6177 | sgti: | |
6178 | load_register (&icnt, AT, &imm_expr, 0); | |
6179 | macro_build ((char *) NULL, &icnt, NULL, s, "d,v,t", dreg, AT, sreg); | |
6180 | break; | |
6181 | ||
6182 | case M_SLE: /* sreg <= treg <==> treg >= sreg <==> not (treg < sreg) */ | |
6183 | s = "slt"; | |
6184 | goto sle; | |
6185 | case M_SLEU: | |
6186 | s = "sltu"; | |
6187 | sle: | |
6188 | macro_build ((char *) NULL, &icnt, NULL, s, "d,v,t", dreg, treg, sreg); | |
6189 | macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg, | |
6190 | (int) BFD_RELOC_LO16); | |
6191 | return; | |
6192 | ||
6193 | case M_SLE_I: /* sreg <= I <==> I >= sreg <==> not (I < sreg) */ | |
6194 | s = "slt"; | |
6195 | goto slei; | |
6196 | case M_SLEU_I: | |
6197 | s = "sltu"; | |
6198 | slei: | |
6199 | load_register (&icnt, AT, &imm_expr, 0); | |
6200 | macro_build ((char *) NULL, &icnt, NULL, s, "d,v,t", dreg, AT, sreg); | |
6201 | macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", dreg, dreg, | |
6202 | (int) BFD_RELOC_LO16); | |
6203 | break; | |
6204 | ||
6205 | case M_SLT_I: | |
6206 | if (imm_expr.X_op == O_constant | |
6207 | && imm_expr.X_add_number >= -0x8000 | |
6208 | && imm_expr.X_add_number < 0x8000) | |
6209 | { | |
6210 | macro_build ((char *) NULL, &icnt, &imm_expr, "slti", "t,r,j", | |
6211 | dreg, sreg, (int) BFD_RELOC_LO16); | |
6212 | return; | |
6213 | } | |
6214 | load_register (&icnt, AT, &imm_expr, 0); | |
6215 | macro_build ((char *) NULL, &icnt, NULL, "slt", "d,v,t", dreg, sreg, AT); | |
6216 | break; | |
6217 | ||
6218 | case M_SLTU_I: | |
6219 | if (imm_expr.X_op == O_constant | |
6220 | && imm_expr.X_add_number >= -0x8000 | |
6221 | && imm_expr.X_add_number < 0x8000) | |
6222 | { | |
6223 | macro_build ((char *) NULL, &icnt, &imm_expr, "sltiu", "t,r,j", | |
6224 | dreg, sreg, (int) BFD_RELOC_LO16); | |
6225 | return; | |
6226 | } | |
6227 | load_register (&icnt, AT, &imm_expr, 0); | |
6228 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", dreg, sreg, | |
6229 | AT); | |
6230 | break; | |
6231 | ||
6232 | case M_SNE: | |
6233 | if (sreg == 0) | |
6234 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, | |
6235 | treg); | |
6236 | else if (treg == 0) | |
6237 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, | |
6238 | sreg); | |
6239 | else | |
6240 | { | |
6241 | macro_build ((char *) NULL, &icnt, NULL, "xor", "d,v,t", dreg, | |
6242 | sreg, treg); | |
6243 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, | |
6244 | dreg); | |
6245 | } | |
6246 | return; | |
6247 | ||
6248 | case M_SNE_I: | |
6249 | if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0) | |
6250 | { | |
6251 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, | |
6252 | sreg); | |
6253 | return; | |
6254 | } | |
6255 | if (sreg == 0) | |
6256 | { | |
6257 | as_warn (_("Instruction %s: result is always true"), | |
6258 | ip->insn_mo->name); | |
6259 | macro_build ((char *) NULL, &icnt, &expr1, | |
ca4e0257 | 6260 | HAVE_32BIT_GPRS ? "addiu" : "daddiu", |
252b5132 RH |
6261 | "t,r,j", dreg, 0, (int) BFD_RELOC_LO16); |
6262 | return; | |
6263 | } | |
6264 | if (imm_expr.X_op == O_constant | |
6265 | && imm_expr.X_add_number >= 0 | |
6266 | && imm_expr.X_add_number < 0x10000) | |
6267 | { | |
6268 | macro_build ((char *) NULL, &icnt, &imm_expr, "xori", "t,r,i", | |
6269 | dreg, sreg, (int) BFD_RELOC_LO16); | |
6270 | used_at = 0; | |
6271 | } | |
6272 | else if (imm_expr.X_op == O_constant | |
6273 | && imm_expr.X_add_number > -0x8000 | |
6274 | && imm_expr.X_add_number < 0) | |
6275 | { | |
6276 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6277 | macro_build ((char *) NULL, &icnt, &imm_expr, | |
ca4e0257 | 6278 | HAVE_32BIT_GPRS ? "addiu" : "daddiu", |
252b5132 RH |
6279 | "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16); |
6280 | used_at = 0; | |
6281 | } | |
6282 | else | |
6283 | { | |
6284 | load_register (&icnt, AT, &imm_expr, 0); | |
6285 | macro_build ((char *) NULL, &icnt, NULL, "xor", "d,v,t", dreg, | |
6286 | sreg, AT); | |
6287 | used_at = 1; | |
6288 | } | |
6289 | macro_build ((char *) NULL, &icnt, NULL, "sltu", "d,v,t", dreg, 0, dreg); | |
6290 | if (used_at) | |
6291 | break; | |
6292 | return; | |
6293 | ||
6294 | case M_DSUB_I: | |
6295 | dbl = 1; | |
6296 | case M_SUB_I: | |
6297 | if (imm_expr.X_op == O_constant | |
6298 | && imm_expr.X_add_number > -0x8000 | |
6299 | && imm_expr.X_add_number <= 0x8000) | |
6300 | { | |
6301 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6302 | macro_build ((char *) NULL, &icnt, &imm_expr, | |
6303 | dbl ? "daddi" : "addi", | |
6304 | "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16); | |
6305 | return; | |
6306 | } | |
6307 | load_register (&icnt, AT, &imm_expr, dbl); | |
6308 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 6309 | dbl ? "dsub" : "sub", "d,v,t", dreg, sreg, AT); |
252b5132 RH |
6310 | break; |
6311 | ||
6312 | case M_DSUBU_I: | |
6313 | dbl = 1; | |
6314 | case M_SUBU_I: | |
6315 | if (imm_expr.X_op == O_constant | |
6316 | && imm_expr.X_add_number > -0x8000 | |
6317 | && imm_expr.X_add_number <= 0x8000) | |
6318 | { | |
6319 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6320 | macro_build ((char *) NULL, &icnt, &imm_expr, | |
6321 | dbl ? "daddiu" : "addiu", | |
6322 | "t,r,j", dreg, sreg, (int) BFD_RELOC_LO16); | |
6323 | return; | |
6324 | } | |
6325 | load_register (&icnt, AT, &imm_expr, dbl); | |
6326 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 6327 | dbl ? "dsubu" : "subu", "d,v,t", dreg, sreg, AT); |
252b5132 RH |
6328 | break; |
6329 | ||
6330 | case M_TEQ_I: | |
6331 | s = "teq"; | |
6332 | goto trap; | |
6333 | case M_TGE_I: | |
6334 | s = "tge"; | |
6335 | goto trap; | |
6336 | case M_TGEU_I: | |
6337 | s = "tgeu"; | |
6338 | goto trap; | |
6339 | case M_TLT_I: | |
6340 | s = "tlt"; | |
6341 | goto trap; | |
6342 | case M_TLTU_I: | |
6343 | s = "tltu"; | |
6344 | goto trap; | |
6345 | case M_TNE_I: | |
6346 | s = "tne"; | |
6347 | trap: | |
6348 | load_register (&icnt, AT, &imm_expr, 0); | |
6349 | macro_build ((char *) NULL, &icnt, NULL, s, "s,t", sreg, AT); | |
6350 | break; | |
6351 | ||
252b5132 | 6352 | case M_TRUNCWS: |
43841e91 | 6353 | case M_TRUNCWD: |
e7af610e | 6354 | assert (mips_opts.isa == ISA_MIPS1); |
252b5132 RH |
6355 | sreg = (ip->insn_opcode >> 11) & 0x1f; /* floating reg */ |
6356 | dreg = (ip->insn_opcode >> 06) & 0x1f; /* floating reg */ | |
6357 | ||
6358 | /* | |
6359 | * Is the double cfc1 instruction a bug in the mips assembler; | |
6360 | * or is there a reason for it? | |
6361 | */ | |
6362 | mips_emit_delays (true); | |
6363 | ++mips_opts.noreorder; | |
6364 | mips_any_noreorder = 1; | |
6365 | macro_build ((char *) NULL, &icnt, NULL, "cfc1", "t,G", treg, 31); | |
6366 | macro_build ((char *) NULL, &icnt, NULL, "cfc1", "t,G", treg, 31); | |
6367 | macro_build ((char *) NULL, &icnt, NULL, "nop", ""); | |
6368 | expr1.X_add_number = 3; | |
6369 | macro_build ((char *) NULL, &icnt, &expr1, "ori", "t,r,i", AT, treg, | |
6370 | (int) BFD_RELOC_LO16); | |
6371 | expr1.X_add_number = 2; | |
6372 | macro_build ((char *) NULL, &icnt, &expr1, "xori", "t,r,i", AT, AT, | |
6373 | (int) BFD_RELOC_LO16); | |
6374 | macro_build ((char *) NULL, &icnt, NULL, "ctc1", "t,G", AT, 31); | |
6375 | macro_build ((char *) NULL, &icnt, NULL, "nop", ""); | |
6376 | macro_build ((char *) NULL, &icnt, NULL, | |
6377 | mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s", "D,S", dreg, sreg); | |
6378 | macro_build ((char *) NULL, &icnt, NULL, "ctc1", "t,G", treg, 31); | |
6379 | macro_build ((char *) NULL, &icnt, NULL, "nop", ""); | |
6380 | --mips_opts.noreorder; | |
6381 | break; | |
6382 | ||
6383 | case M_ULH: | |
6384 | s = "lb"; | |
6385 | goto ulh; | |
6386 | case M_ULHU: | |
6387 | s = "lbu"; | |
6388 | ulh: | |
6389 | if (offset_expr.X_add_number >= 0x7fff) | |
6390 | as_bad (_("operand overflow")); | |
6391 | /* avoid load delay */ | |
6392 | if (! target_big_endian) | |
6393 | offset_expr.X_add_number += 1; | |
6394 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg, | |
6395 | (int) BFD_RELOC_LO16, breg); | |
6396 | if (! target_big_endian) | |
6397 | offset_expr.X_add_number -= 1; | |
6398 | else | |
6399 | offset_expr.X_add_number += 1; | |
6400 | macro_build ((char *) NULL, &icnt, &offset_expr, "lbu", "t,o(b)", AT, | |
6401 | (int) BFD_RELOC_LO16, breg); | |
6402 | macro_build ((char *) NULL, &icnt, NULL, "sll", "d,w,<", treg, treg, 8); | |
6403 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", treg, treg, AT); | |
6404 | break; | |
6405 | ||
6406 | case M_ULD: | |
6407 | s = "ldl"; | |
6408 | s2 = "ldr"; | |
6409 | off = 7; | |
6410 | goto ulw; | |
6411 | case M_ULW: | |
6412 | s = "lwl"; | |
6413 | s2 = "lwr"; | |
6414 | off = 3; | |
6415 | ulw: | |
6416 | if (offset_expr.X_add_number >= 0x8000 - off) | |
6417 | as_bad (_("operand overflow")); | |
6418 | if (! target_big_endian) | |
6419 | offset_expr.X_add_number += off; | |
6420 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg, | |
6421 | (int) BFD_RELOC_LO16, breg); | |
6422 | if (! target_big_endian) | |
6423 | offset_expr.X_add_number -= off; | |
6424 | else | |
6425 | offset_expr.X_add_number += off; | |
6426 | macro_build ((char *) NULL, &icnt, &offset_expr, s2, "t,o(b)", treg, | |
6427 | (int) BFD_RELOC_LO16, breg); | |
6428 | return; | |
6429 | ||
6430 | case M_ULD_A: | |
6431 | s = "ldl"; | |
6432 | s2 = "ldr"; | |
6433 | off = 7; | |
6434 | goto ulwa; | |
6435 | case M_ULW_A: | |
6436 | s = "lwl"; | |
6437 | s2 = "lwr"; | |
6438 | off = 3; | |
6439 | ulwa: | |
6440 | load_address (&icnt, AT, &offset_expr); | |
6441 | if (breg != 0) | |
6442 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 6443 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
6444 | "d,v,t", AT, AT, breg); |
6445 | if (! target_big_endian) | |
6446 | expr1.X_add_number = off; | |
6447 | else | |
6448 | expr1.X_add_number = 0; | |
6449 | macro_build ((char *) NULL, &icnt, &expr1, s, "t,o(b)", treg, | |
6450 | (int) BFD_RELOC_LO16, AT); | |
6451 | if (! target_big_endian) | |
6452 | expr1.X_add_number = 0; | |
6453 | else | |
6454 | expr1.X_add_number = off; | |
6455 | macro_build ((char *) NULL, &icnt, &expr1, s2, "t,o(b)", treg, | |
6456 | (int) BFD_RELOC_LO16, AT); | |
6457 | break; | |
6458 | ||
6459 | case M_ULH_A: | |
6460 | case M_ULHU_A: | |
6461 | load_address (&icnt, AT, &offset_expr); | |
6462 | if (breg != 0) | |
6463 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 6464 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
6465 | "d,v,t", AT, AT, breg); |
6466 | if (target_big_endian) | |
6467 | expr1.X_add_number = 0; | |
6468 | macro_build ((char *) NULL, &icnt, &expr1, | |
6469 | mask == M_ULH_A ? "lb" : "lbu", "t,o(b)", treg, | |
6470 | (int) BFD_RELOC_LO16, AT); | |
6471 | if (target_big_endian) | |
6472 | expr1.X_add_number = 1; | |
6473 | else | |
6474 | expr1.X_add_number = 0; | |
6475 | macro_build ((char *) NULL, &icnt, &expr1, "lbu", "t,o(b)", AT, | |
6476 | (int) BFD_RELOC_LO16, AT); | |
6477 | macro_build ((char *) NULL, &icnt, NULL, "sll", "d,w,<", treg, | |
6478 | treg, 8); | |
6479 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", treg, | |
6480 | treg, AT); | |
6481 | break; | |
6482 | ||
6483 | case M_USH: | |
6484 | if (offset_expr.X_add_number >= 0x7fff) | |
6485 | as_bad (_("operand overflow")); | |
6486 | if (target_big_endian) | |
6487 | offset_expr.X_add_number += 1; | |
6488 | macro_build ((char *) NULL, &icnt, &offset_expr, "sb", "t,o(b)", treg, | |
6489 | (int) BFD_RELOC_LO16, breg); | |
6490 | macro_build ((char *) NULL, &icnt, NULL, "srl", "d,w,<", AT, treg, 8); | |
6491 | if (target_big_endian) | |
6492 | offset_expr.X_add_number -= 1; | |
6493 | else | |
6494 | offset_expr.X_add_number += 1; | |
6495 | macro_build ((char *) NULL, &icnt, &offset_expr, "sb", "t,o(b)", AT, | |
6496 | (int) BFD_RELOC_LO16, breg); | |
6497 | break; | |
6498 | ||
6499 | case M_USD: | |
6500 | s = "sdl"; | |
6501 | s2 = "sdr"; | |
6502 | off = 7; | |
6503 | goto usw; | |
6504 | case M_USW: | |
6505 | s = "swl"; | |
6506 | s2 = "swr"; | |
6507 | off = 3; | |
6508 | usw: | |
6509 | if (offset_expr.X_add_number >= 0x8000 - off) | |
6510 | as_bad (_("operand overflow")); | |
6511 | if (! target_big_endian) | |
6512 | offset_expr.X_add_number += off; | |
6513 | macro_build ((char *) NULL, &icnt, &offset_expr, s, "t,o(b)", treg, | |
6514 | (int) BFD_RELOC_LO16, breg); | |
6515 | if (! target_big_endian) | |
6516 | offset_expr.X_add_number -= off; | |
6517 | else | |
6518 | offset_expr.X_add_number += off; | |
6519 | macro_build ((char *) NULL, &icnt, &offset_expr, s2, "t,o(b)", treg, | |
6520 | (int) BFD_RELOC_LO16, breg); | |
6521 | return; | |
6522 | ||
6523 | case M_USD_A: | |
6524 | s = "sdl"; | |
6525 | s2 = "sdr"; | |
6526 | off = 7; | |
6527 | goto uswa; | |
6528 | case M_USW_A: | |
6529 | s = "swl"; | |
6530 | s2 = "swr"; | |
6531 | off = 3; | |
6532 | uswa: | |
6533 | load_address (&icnt, AT, &offset_expr); | |
6534 | if (breg != 0) | |
6535 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 6536 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
6537 | "d,v,t", AT, AT, breg); |
6538 | if (! target_big_endian) | |
6539 | expr1.X_add_number = off; | |
6540 | else | |
6541 | expr1.X_add_number = 0; | |
6542 | macro_build ((char *) NULL, &icnt, &expr1, s, "t,o(b)", treg, | |
6543 | (int) BFD_RELOC_LO16, AT); | |
6544 | if (! target_big_endian) | |
6545 | expr1.X_add_number = 0; | |
6546 | else | |
6547 | expr1.X_add_number = off; | |
6548 | macro_build ((char *) NULL, &icnt, &expr1, s2, "t,o(b)", treg, | |
6549 | (int) BFD_RELOC_LO16, AT); | |
6550 | break; | |
6551 | ||
6552 | case M_USH_A: | |
6553 | load_address (&icnt, AT, &offset_expr); | |
6554 | if (breg != 0) | |
6555 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 6556 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
6557 | "d,v,t", AT, AT, breg); |
6558 | if (! target_big_endian) | |
6559 | expr1.X_add_number = 0; | |
6560 | macro_build ((char *) NULL, &icnt, &expr1, "sb", "t,o(b)", treg, | |
6561 | (int) BFD_RELOC_LO16, AT); | |
6562 | macro_build ((char *) NULL, &icnt, NULL, "srl", "d,w,<", treg, | |
6563 | treg, 8); | |
6564 | if (! target_big_endian) | |
6565 | expr1.X_add_number = 1; | |
6566 | else | |
6567 | expr1.X_add_number = 0; | |
6568 | macro_build ((char *) NULL, &icnt, &expr1, "sb", "t,o(b)", treg, | |
6569 | (int) BFD_RELOC_LO16, AT); | |
6570 | if (! target_big_endian) | |
6571 | expr1.X_add_number = 0; | |
6572 | else | |
6573 | expr1.X_add_number = 1; | |
6574 | macro_build ((char *) NULL, &icnt, &expr1, "lbu", "t,o(b)", AT, | |
6575 | (int) BFD_RELOC_LO16, AT); | |
6576 | macro_build ((char *) NULL, &icnt, NULL, "sll", "d,w,<", treg, | |
6577 | treg, 8); | |
6578 | macro_build ((char *) NULL, &icnt, NULL, "or", "d,v,t", treg, | |
6579 | treg, AT); | |
6580 | break; | |
6581 | ||
6582 | default: | |
6583 | /* FIXME: Check if this is one of the itbl macros, since they | |
bdaaa2e1 | 6584 | are added dynamically. */ |
252b5132 RH |
6585 | as_bad (_("Macro %s not implemented yet"), ip->insn_mo->name); |
6586 | break; | |
6587 | } | |
6588 | if (mips_opts.noat) | |
6589 | as_warn (_("Macro used $at after \".set noat\"")); | |
6590 | } | |
6591 | ||
6592 | /* Implement macros in mips16 mode. */ | |
6593 | ||
6594 | static void | |
6595 | mips16_macro (ip) | |
6596 | struct mips_cl_insn *ip; | |
6597 | { | |
6598 | int mask; | |
6599 | int xreg, yreg, zreg, tmp; | |
6600 | int icnt; | |
6601 | expressionS expr1; | |
6602 | int dbl; | |
6603 | const char *s, *s2, *s3; | |
6604 | ||
6605 | mask = ip->insn_mo->mask; | |
6606 | ||
6607 | xreg = (ip->insn_opcode >> MIPS16OP_SH_RX) & MIPS16OP_MASK_RX; | |
6608 | yreg = (ip->insn_opcode >> MIPS16OP_SH_RY) & MIPS16OP_MASK_RY; | |
6609 | zreg = (ip->insn_opcode >> MIPS16OP_SH_RZ) & MIPS16OP_MASK_RZ; | |
6610 | ||
6611 | icnt = 0; | |
6612 | ||
6613 | expr1.X_op = O_constant; | |
6614 | expr1.X_op_symbol = NULL; | |
6615 | expr1.X_add_symbol = NULL; | |
6616 | expr1.X_add_number = 1; | |
6617 | ||
6618 | dbl = 0; | |
6619 | ||
6620 | switch (mask) | |
6621 | { | |
6622 | default: | |
6623 | internalError (); | |
6624 | ||
6625 | case M_DDIV_3: | |
6626 | dbl = 1; | |
6627 | case M_DIV_3: | |
6628 | s = "mflo"; | |
6629 | goto do_div3; | |
6630 | case M_DREM_3: | |
6631 | dbl = 1; | |
6632 | case M_REM_3: | |
6633 | s = "mfhi"; | |
6634 | do_div3: | |
6635 | mips_emit_delays (true); | |
6636 | ++mips_opts.noreorder; | |
6637 | mips_any_noreorder = 1; | |
6638 | macro_build ((char *) NULL, &icnt, NULL, | |
6639 | dbl ? "ddiv" : "div", | |
6640 | "0,x,y", xreg, yreg); | |
6641 | expr1.X_add_number = 2; | |
6642 | macro_build ((char *) NULL, &icnt, &expr1, "bnez", "x,p", yreg); | |
beae10d5 | 6643 | macro_build ((char *) NULL, &icnt, NULL, "break", "6", 7); |
bdaaa2e1 | 6644 | |
252b5132 RH |
6645 | /* FIXME: The normal code checks for of -1 / -0x80000000 here, |
6646 | since that causes an overflow. We should do that as well, | |
6647 | but I don't see how to do the comparisons without a temporary | |
6648 | register. */ | |
6649 | --mips_opts.noreorder; | |
6650 | macro_build ((char *) NULL, &icnt, NULL, s, "x", zreg); | |
6651 | break; | |
6652 | ||
6653 | case M_DIVU_3: | |
6654 | s = "divu"; | |
6655 | s2 = "mflo"; | |
6656 | goto do_divu3; | |
6657 | case M_REMU_3: | |
6658 | s = "divu"; | |
6659 | s2 = "mfhi"; | |
6660 | goto do_divu3; | |
6661 | case M_DDIVU_3: | |
6662 | s = "ddivu"; | |
6663 | s2 = "mflo"; | |
6664 | goto do_divu3; | |
6665 | case M_DREMU_3: | |
6666 | s = "ddivu"; | |
6667 | s2 = "mfhi"; | |
6668 | do_divu3: | |
6669 | mips_emit_delays (true); | |
6670 | ++mips_opts.noreorder; | |
6671 | mips_any_noreorder = 1; | |
6672 | macro_build ((char *) NULL, &icnt, NULL, s, "0,x,y", xreg, yreg); | |
6673 | expr1.X_add_number = 2; | |
6674 | macro_build ((char *) NULL, &icnt, &expr1, "bnez", "x,p", yreg); | |
6675 | macro_build ((char *) NULL, &icnt, NULL, "break", "6", 7); | |
6676 | --mips_opts.noreorder; | |
6677 | macro_build ((char *) NULL, &icnt, NULL, s2, "x", zreg); | |
6678 | break; | |
6679 | ||
6680 | case M_DMUL: | |
6681 | dbl = 1; | |
6682 | case M_MUL: | |
6683 | macro_build ((char *) NULL, &icnt, NULL, | |
9a41af64 | 6684 | dbl ? "dmultu" : "multu", "x,y", xreg, yreg); |
252b5132 RH |
6685 | macro_build ((char *) NULL, &icnt, NULL, "mflo", "x", zreg); |
6686 | return; | |
6687 | ||
6688 | case M_DSUBU_I: | |
6689 | dbl = 1; | |
6690 | goto do_subu; | |
6691 | case M_SUBU_I: | |
6692 | do_subu: | |
6693 | if (imm_expr.X_op != O_constant) | |
6694 | as_bad (_("Unsupported large constant")); | |
6695 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6696 | macro_build ((char *) NULL, &icnt, &imm_expr, | |
9a41af64 | 6697 | dbl ? "daddiu" : "addiu", "y,x,4", yreg, xreg); |
252b5132 RH |
6698 | break; |
6699 | ||
6700 | case M_SUBU_I_2: | |
6701 | if (imm_expr.X_op != O_constant) | |
6702 | as_bad (_("Unsupported large constant")); | |
6703 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6704 | macro_build ((char *) NULL, &icnt, &imm_expr, "addiu", | |
6705 | "x,k", xreg); | |
6706 | break; | |
6707 | ||
6708 | case M_DSUBU_I_2: | |
6709 | if (imm_expr.X_op != O_constant) | |
6710 | as_bad (_("Unsupported large constant")); | |
6711 | imm_expr.X_add_number = -imm_expr.X_add_number; | |
6712 | macro_build ((char *) NULL, &icnt, &imm_expr, "daddiu", | |
6713 | "y,j", yreg); | |
6714 | break; | |
6715 | ||
6716 | case M_BEQ: | |
6717 | s = "cmp"; | |
6718 | s2 = "bteqz"; | |
6719 | goto do_branch; | |
6720 | case M_BNE: | |
6721 | s = "cmp"; | |
6722 | s2 = "btnez"; | |
6723 | goto do_branch; | |
6724 | case M_BLT: | |
6725 | s = "slt"; | |
6726 | s2 = "btnez"; | |
6727 | goto do_branch; | |
6728 | case M_BLTU: | |
6729 | s = "sltu"; | |
6730 | s2 = "btnez"; | |
6731 | goto do_branch; | |
6732 | case M_BLE: | |
6733 | s = "slt"; | |
6734 | s2 = "bteqz"; | |
6735 | goto do_reverse_branch; | |
6736 | case M_BLEU: | |
6737 | s = "sltu"; | |
6738 | s2 = "bteqz"; | |
6739 | goto do_reverse_branch; | |
6740 | case M_BGE: | |
6741 | s = "slt"; | |
6742 | s2 = "bteqz"; | |
6743 | goto do_branch; | |
6744 | case M_BGEU: | |
6745 | s = "sltu"; | |
6746 | s2 = "bteqz"; | |
6747 | goto do_branch; | |
6748 | case M_BGT: | |
6749 | s = "slt"; | |
6750 | s2 = "btnez"; | |
6751 | goto do_reverse_branch; | |
6752 | case M_BGTU: | |
6753 | s = "sltu"; | |
6754 | s2 = "btnez"; | |
6755 | ||
6756 | do_reverse_branch: | |
6757 | tmp = xreg; | |
6758 | xreg = yreg; | |
6759 | yreg = tmp; | |
6760 | ||
6761 | do_branch: | |
6762 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, s, "x,y", | |
6763 | xreg, yreg); | |
6764 | macro_build ((char *) NULL, &icnt, &offset_expr, s2, "p"); | |
6765 | break; | |
6766 | ||
6767 | case M_BEQ_I: | |
6768 | s = "cmpi"; | |
6769 | s2 = "bteqz"; | |
6770 | s3 = "x,U"; | |
6771 | goto do_branch_i; | |
6772 | case M_BNE_I: | |
6773 | s = "cmpi"; | |
6774 | s2 = "btnez"; | |
6775 | s3 = "x,U"; | |
6776 | goto do_branch_i; | |
6777 | case M_BLT_I: | |
6778 | s = "slti"; | |
6779 | s2 = "btnez"; | |
6780 | s3 = "x,8"; | |
6781 | goto do_branch_i; | |
6782 | case M_BLTU_I: | |
6783 | s = "sltiu"; | |
6784 | s2 = "btnez"; | |
6785 | s3 = "x,8"; | |
6786 | goto do_branch_i; | |
6787 | case M_BLE_I: | |
6788 | s = "slti"; | |
6789 | s2 = "btnez"; | |
6790 | s3 = "x,8"; | |
6791 | goto do_addone_branch_i; | |
6792 | case M_BLEU_I: | |
6793 | s = "sltiu"; | |
6794 | s2 = "btnez"; | |
6795 | s3 = "x,8"; | |
6796 | goto do_addone_branch_i; | |
6797 | case M_BGE_I: | |
6798 | s = "slti"; | |
6799 | s2 = "bteqz"; | |
6800 | s3 = "x,8"; | |
6801 | goto do_branch_i; | |
6802 | case M_BGEU_I: | |
6803 | s = "sltiu"; | |
6804 | s2 = "bteqz"; | |
6805 | s3 = "x,8"; | |
6806 | goto do_branch_i; | |
6807 | case M_BGT_I: | |
6808 | s = "slti"; | |
6809 | s2 = "bteqz"; | |
6810 | s3 = "x,8"; | |
6811 | goto do_addone_branch_i; | |
6812 | case M_BGTU_I: | |
6813 | s = "sltiu"; | |
6814 | s2 = "bteqz"; | |
6815 | s3 = "x,8"; | |
6816 | ||
6817 | do_addone_branch_i: | |
6818 | if (imm_expr.X_op != O_constant) | |
6819 | as_bad (_("Unsupported large constant")); | |
6820 | ++imm_expr.X_add_number; | |
6821 | ||
6822 | do_branch_i: | |
6823 | macro_build ((char *) NULL, &icnt, &imm_expr, s, s3, xreg); | |
6824 | macro_build ((char *) NULL, &icnt, &offset_expr, s2, "p"); | |
6825 | break; | |
6826 | ||
6827 | case M_ABS: | |
6828 | expr1.X_add_number = 0; | |
6829 | macro_build ((char *) NULL, &icnt, &expr1, "slti", "x,8", yreg); | |
6830 | if (xreg != yreg) | |
ea1fb5dc | 6831 | move_register (&icnt, xreg, yreg); |
252b5132 RH |
6832 | expr1.X_add_number = 2; |
6833 | macro_build ((char *) NULL, &icnt, &expr1, "bteqz", "p"); | |
6834 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
6835 | "neg", "x,w", xreg, xreg); | |
6836 | } | |
6837 | } | |
6838 | ||
6839 | /* For consistency checking, verify that all bits are specified either | |
6840 | by the match/mask part of the instruction definition, or by the | |
6841 | operand list. */ | |
6842 | static int | |
6843 | validate_mips_insn (opc) | |
6844 | const struct mips_opcode *opc; | |
6845 | { | |
6846 | const char *p = opc->args; | |
6847 | char c; | |
6848 | unsigned long used_bits = opc->mask; | |
6849 | ||
6850 | if ((used_bits & opc->match) != opc->match) | |
6851 | { | |
6852 | as_bad (_("internal: bad mips opcode (mask error): %s %s"), | |
6853 | opc->name, opc->args); | |
6854 | return 0; | |
6855 | } | |
6856 | #define USE_BITS(mask,shift) (used_bits |= ((mask) << (shift))) | |
6857 | while (*p) | |
6858 | switch (c = *p++) | |
6859 | { | |
6860 | case ',': break; | |
6861 | case '(': break; | |
6862 | case ')': break; | |
6863 | case '<': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break; | |
6864 | case '>': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break; | |
6865 | case 'A': break; | |
4372b673 | 6866 | case 'B': USE_BITS (OP_MASK_CODE20, OP_SH_CODE20); break; |
252b5132 RH |
6867 | case 'C': USE_BITS (OP_MASK_COPZ, OP_SH_COPZ); break; |
6868 | case 'D': USE_BITS (OP_MASK_FD, OP_SH_FD); break; | |
6869 | case 'E': USE_BITS (OP_MASK_RT, OP_SH_RT); break; | |
6870 | case 'F': break; | |
6871 | case 'G': USE_BITS (OP_MASK_RD, OP_SH_RD); break; | |
156c2f8b | 6872 | case 'H': USE_BITS (OP_MASK_SEL, OP_SH_SEL); break; |
252b5132 | 6873 | case 'I': break; |
e972090a | 6874 | case 'J': USE_BITS (OP_MASK_CODE19, OP_SH_CODE19); break; |
252b5132 RH |
6875 | case 'L': break; |
6876 | case 'M': USE_BITS (OP_MASK_CCC, OP_SH_CCC); break; | |
6877 | case 'N': USE_BITS (OP_MASK_BCC, OP_SH_BCC); break; | |
6878 | case 'R': USE_BITS (OP_MASK_FR, OP_SH_FR); break; | |
6879 | case 'S': USE_BITS (OP_MASK_FS, OP_SH_FS); break; | |
6880 | case 'T': USE_BITS (OP_MASK_FT, OP_SH_FT); break; | |
6881 | case 'V': USE_BITS (OP_MASK_FS, OP_SH_FS); break; | |
6882 | case 'W': USE_BITS (OP_MASK_FT, OP_SH_FT); break; | |
6883 | case 'a': USE_BITS (OP_MASK_TARGET, OP_SH_TARGET); break; | |
6884 | case 'b': USE_BITS (OP_MASK_RS, OP_SH_RS); break; | |
6885 | case 'c': USE_BITS (OP_MASK_CODE, OP_SH_CODE); break; | |
6886 | case 'd': USE_BITS (OP_MASK_RD, OP_SH_RD); break; | |
6887 | case 'f': break; | |
6888 | case 'h': USE_BITS (OP_MASK_PREFX, OP_SH_PREFX); break; | |
6889 | case 'i': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break; | |
6890 | case 'j': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break; | |
6891 | case 'k': USE_BITS (OP_MASK_CACHE, OP_SH_CACHE); break; | |
6892 | case 'l': break; | |
6893 | case 'o': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break; | |
6894 | case 'p': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break; | |
6895 | case 'q': USE_BITS (OP_MASK_CODE2, OP_SH_CODE2); break; | |
6896 | case 'r': USE_BITS (OP_MASK_RS, OP_SH_RS); break; | |
6897 | case 's': USE_BITS (OP_MASK_RS, OP_SH_RS); break; | |
6898 | case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break; | |
6899 | case 'u': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break; | |
6900 | case 'v': USE_BITS (OP_MASK_RS, OP_SH_RS); break; | |
6901 | case 'w': USE_BITS (OP_MASK_RT, OP_SH_RT); break; | |
6902 | case 'x': break; | |
6903 | case 'z': break; | |
6904 | case 'P': USE_BITS (OP_MASK_PERFREG, OP_SH_PERFREG); break; | |
4372b673 NC |
6905 | case 'U': USE_BITS (OP_MASK_RD, OP_SH_RD); |
6906 | USE_BITS (OP_MASK_RT, OP_SH_RT); break; | |
252b5132 RH |
6907 | default: |
6908 | as_bad (_("internal: bad mips opcode (unknown operand type `%c'): %s %s"), | |
6909 | c, opc->name, opc->args); | |
6910 | return 0; | |
6911 | } | |
6912 | #undef USE_BITS | |
6913 | if (used_bits != 0xffffffff) | |
6914 | { | |
6915 | as_bad (_("internal: bad mips opcode (bits 0x%lx undefined): %s %s"), | |
6916 | ~used_bits & 0xffffffff, opc->name, opc->args); | |
6917 | return 0; | |
6918 | } | |
6919 | return 1; | |
6920 | } | |
6921 | ||
6922 | /* This routine assembles an instruction into its binary format. As a | |
6923 | side effect, it sets one of the global variables imm_reloc or | |
6924 | offset_reloc to the type of relocation to do if one of the operands | |
6925 | is an address expression. */ | |
6926 | ||
6927 | static void | |
6928 | mips_ip (str, ip) | |
6929 | char *str; | |
6930 | struct mips_cl_insn *ip; | |
6931 | { | |
6932 | char *s; | |
6933 | const char *args; | |
43841e91 | 6934 | char c = 0; |
252b5132 RH |
6935 | struct mips_opcode *insn; |
6936 | char *argsStart; | |
6937 | unsigned int regno; | |
6938 | unsigned int lastregno = 0; | |
6939 | char *s_reset; | |
6940 | char save_c = 0; | |
6941 | int full_opcode_match = 1; | |
6942 | ||
6943 | insn_error = NULL; | |
6944 | ||
6945 | /* If the instruction contains a '.', we first try to match an instruction | |
6946 | including the '.'. Then we try again without the '.'. */ | |
6947 | insn = NULL; | |
3882b010 | 6948 | for (s = str; *s != '\0' && !ISSPACE (*s); ++s) |
252b5132 RH |
6949 | continue; |
6950 | ||
6951 | /* If we stopped on whitespace, then replace the whitespace with null for | |
6952 | the call to hash_find. Save the character we replaced just in case we | |
6953 | have to re-parse the instruction. */ | |
3882b010 | 6954 | if (ISSPACE (*s)) |
252b5132 RH |
6955 | { |
6956 | save_c = *s; | |
6957 | *s++ = '\0'; | |
6958 | } | |
bdaaa2e1 | 6959 | |
252b5132 RH |
6960 | insn = (struct mips_opcode *) hash_find (op_hash, str); |
6961 | ||
6962 | /* If we didn't find the instruction in the opcode table, try again, but | |
6963 | this time with just the instruction up to, but not including the | |
6964 | first '.'. */ | |
6965 | if (insn == NULL) | |
6966 | { | |
bdaaa2e1 | 6967 | /* Restore the character we overwrite above (if any). */ |
252b5132 RH |
6968 | if (save_c) |
6969 | *(--s) = save_c; | |
6970 | ||
6971 | /* Scan up to the first '.' or whitespace. */ | |
3882b010 L |
6972 | for (s = str; |
6973 | *s != '\0' && *s != '.' && !ISSPACE (*s); | |
6974 | ++s) | |
252b5132 RH |
6975 | continue; |
6976 | ||
6977 | /* If we did not find a '.', then we can quit now. */ | |
6978 | if (*s != '.') | |
6979 | { | |
6980 | insn_error = "unrecognized opcode"; | |
6981 | return; | |
6982 | } | |
6983 | ||
6984 | /* Lookup the instruction in the hash table. */ | |
6985 | *s++ = '\0'; | |
6986 | if ((insn = (struct mips_opcode *) hash_find (op_hash, str)) == NULL) | |
6987 | { | |
6988 | insn_error = "unrecognized opcode"; | |
6989 | return; | |
6990 | } | |
6991 | ||
6992 | full_opcode_match = 0; | |
6993 | } | |
6994 | ||
6995 | argsStart = s; | |
6996 | for (;;) | |
6997 | { | |
252b5132 RH |
6998 | boolean ok; |
6999 | ||
7000 | assert (strcmp (insn->name, str) == 0); | |
7001 | ||
ea1fb5dc | 7002 | if (OPCODE_IS_MEMBER (insn, mips_opts.isa, mips_arch)) |
252b5132 | 7003 | ok = true; |
bdaaa2e1 | 7004 | else |
252b5132 | 7005 | ok = false; |
bdaaa2e1 | 7006 | |
252b5132 RH |
7007 | if (insn->pinfo != INSN_MACRO) |
7008 | { | |
ec68c924 | 7009 | if (mips_arch == CPU_R4650 && (insn->pinfo & FP_D) != 0) |
252b5132 RH |
7010 | ok = false; |
7011 | } | |
7012 | ||
7013 | if (! ok) | |
7014 | { | |
7015 | if (insn + 1 < &mips_opcodes[NUMOPCODES] | |
7016 | && strcmp (insn->name, insn[1].name) == 0) | |
7017 | { | |
7018 | ++insn; | |
7019 | continue; | |
7020 | } | |
252b5132 | 7021 | else |
beae10d5 | 7022 | { |
268f6bed L |
7023 | if (!insn_error) |
7024 | { | |
7025 | static char buf[100]; | |
7026 | sprintf (buf, | |
7027 | _("opcode not supported on this processor: %s (%s)"), | |
ec68c924 | 7028 | mips_cpu_to_str (mips_arch), |
268f6bed | 7029 | mips_isa_to_str (mips_opts.isa)); |
bdaaa2e1 | 7030 | |
268f6bed L |
7031 | insn_error = buf; |
7032 | } | |
7033 | if (save_c) | |
7034 | *(--s) = save_c; | |
2bd7f1f3 | 7035 | return; |
252b5132 | 7036 | } |
252b5132 RH |
7037 | } |
7038 | ||
7039 | ip->insn_mo = insn; | |
7040 | ip->insn_opcode = insn->match; | |
268f6bed | 7041 | insn_error = NULL; |
252b5132 RH |
7042 | for (args = insn->args;; ++args) |
7043 | { | |
7044 | if (*s == ' ') | |
7045 | ++s; | |
7046 | switch (*args) | |
7047 | { | |
7048 | case '\0': /* end of args */ | |
7049 | if (*s == '\0') | |
7050 | return; | |
7051 | break; | |
7052 | ||
7053 | case ',': | |
7054 | if (*s++ == *args) | |
7055 | continue; | |
7056 | s--; | |
7057 | switch (*++args) | |
7058 | { | |
7059 | case 'r': | |
7060 | case 'v': | |
38487616 | 7061 | ip->insn_opcode |= lastregno << OP_SH_RS; |
252b5132 RH |
7062 | continue; |
7063 | ||
7064 | case 'w': | |
38487616 TS |
7065 | ip->insn_opcode |= lastregno << OP_SH_RT; |
7066 | continue; | |
7067 | ||
252b5132 | 7068 | case 'W': |
38487616 | 7069 | ip->insn_opcode |= lastregno << OP_SH_FT; |
252b5132 RH |
7070 | continue; |
7071 | ||
7072 | case 'V': | |
38487616 | 7073 | ip->insn_opcode |= lastregno << OP_SH_FS; |
252b5132 RH |
7074 | continue; |
7075 | } | |
7076 | break; | |
7077 | ||
7078 | case '(': | |
7079 | /* Handle optional base register. | |
7080 | Either the base register is omitted or | |
bdaaa2e1 | 7081 | we must have a left paren. */ |
252b5132 RH |
7082 | /* This is dependent on the next operand specifier |
7083 | is a base register specification. */ | |
7084 | assert (args[1] == 'b' || args[1] == '5' | |
7085 | || args[1] == '-' || args[1] == '4'); | |
7086 | if (*s == '\0') | |
7087 | return; | |
7088 | ||
7089 | case ')': /* these must match exactly */ | |
7090 | if (*s++ == *args) | |
7091 | continue; | |
7092 | break; | |
7093 | ||
7094 | case '<': /* must be at least one digit */ | |
7095 | /* | |
7096 | * According to the manual, if the shift amount is greater | |
7097 | * than 31 or less than 0 the the shift amount should be | |
7098 | * mod 32. In reality the mips assembler issues an error. | |
7099 | * We issue a warning and mask out all but the low 5 bits. | |
7100 | */ | |
7101 | my_getExpression (&imm_expr, s); | |
7102 | check_absolute_expr (ip, &imm_expr); | |
7103 | if ((unsigned long) imm_expr.X_add_number > 31) | |
7104 | { | |
7105 | as_warn (_("Improper shift amount (%ld)"), | |
7106 | (long) imm_expr.X_add_number); | |
38487616 | 7107 | imm_expr.X_add_number &= OP_MASK_SHAMT; |
252b5132 | 7108 | } |
38487616 | 7109 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_SHAMT; |
252b5132 RH |
7110 | imm_expr.X_op = O_absent; |
7111 | s = expr_end; | |
7112 | continue; | |
7113 | ||
7114 | case '>': /* shift amount minus 32 */ | |
7115 | my_getExpression (&imm_expr, s); | |
7116 | check_absolute_expr (ip, &imm_expr); | |
7117 | if ((unsigned long) imm_expr.X_add_number < 32 | |
7118 | || (unsigned long) imm_expr.X_add_number > 63) | |
7119 | break; | |
38487616 | 7120 | ip->insn_opcode |= (imm_expr.X_add_number - 32) << OP_SH_SHAMT; |
252b5132 RH |
7121 | imm_expr.X_op = O_absent; |
7122 | s = expr_end; | |
7123 | continue; | |
7124 | ||
252b5132 RH |
7125 | case 'k': /* cache code */ |
7126 | case 'h': /* prefx code */ | |
7127 | my_getExpression (&imm_expr, s); | |
7128 | check_absolute_expr (ip, &imm_expr); | |
7129 | if ((unsigned long) imm_expr.X_add_number > 31) | |
7130 | { | |
7131 | as_warn (_("Invalid value for `%s' (%lu)"), | |
7132 | ip->insn_mo->name, | |
7133 | (unsigned long) imm_expr.X_add_number); | |
7134 | imm_expr.X_add_number &= 0x1f; | |
7135 | } | |
7136 | if (*args == 'k') | |
7137 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CACHE; | |
7138 | else | |
7139 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_PREFX; | |
7140 | imm_expr.X_op = O_absent; | |
7141 | s = expr_end; | |
7142 | continue; | |
7143 | ||
7144 | case 'c': /* break code */ | |
7145 | my_getExpression (&imm_expr, s); | |
7146 | check_absolute_expr (ip, &imm_expr); | |
7147 | if ((unsigned) imm_expr.X_add_number > 1023) | |
7148 | { | |
7149 | as_warn (_("Illegal break code (%ld)"), | |
7150 | (long) imm_expr.X_add_number); | |
38487616 | 7151 | imm_expr.X_add_number &= OP_MASK_CODE; |
252b5132 | 7152 | } |
38487616 | 7153 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE; |
252b5132 RH |
7154 | imm_expr.X_op = O_absent; |
7155 | s = expr_end; | |
7156 | continue; | |
7157 | ||
7158 | case 'q': /* lower break code */ | |
7159 | my_getExpression (&imm_expr, s); | |
7160 | check_absolute_expr (ip, &imm_expr); | |
7161 | if ((unsigned) imm_expr.X_add_number > 1023) | |
7162 | { | |
7163 | as_warn (_("Illegal lower break code (%ld)"), | |
7164 | (long) imm_expr.X_add_number); | |
38487616 | 7165 | imm_expr.X_add_number &= OP_MASK_CODE2; |
252b5132 | 7166 | } |
38487616 | 7167 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE2; |
252b5132 RH |
7168 | imm_expr.X_op = O_absent; |
7169 | s = expr_end; | |
7170 | continue; | |
7171 | ||
4372b673 | 7172 | case 'B': /* 20-bit syscall/break code. */ |
156c2f8b | 7173 | my_getExpression (&imm_expr, s); |
156c2f8b | 7174 | check_absolute_expr (ip, &imm_expr); |
38487616 | 7175 | if ((unsigned) imm_expr.X_add_number > OP_MASK_CODE20) |
4372b673 | 7176 | as_warn (_("Illegal 20-bit code (%ld)"), |
252b5132 | 7177 | (long) imm_expr.X_add_number); |
38487616 | 7178 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE20; |
252b5132 RH |
7179 | imm_expr.X_op = O_absent; |
7180 | s = expr_end; | |
7181 | continue; | |
7182 | ||
7183 | case 'C': /* Coprocessor code */ | |
beae10d5 | 7184 | my_getExpression (&imm_expr, s); |
252b5132 | 7185 | check_absolute_expr (ip, &imm_expr); |
beae10d5 | 7186 | if ((unsigned long) imm_expr.X_add_number >= (1<<25)) |
252b5132 | 7187 | { |
beae10d5 | 7188 | as_warn (_("Coproccesor code > 25 bits (%ld)"), |
252b5132 | 7189 | (long) imm_expr.X_add_number); |
beae10d5 | 7190 | imm_expr.X_add_number &= ((1<<25) - 1); |
252b5132 | 7191 | } |
beae10d5 KH |
7192 | ip->insn_opcode |= imm_expr.X_add_number; |
7193 | imm_expr.X_op = O_absent; | |
7194 | s = expr_end; | |
7195 | continue; | |
252b5132 | 7196 | |
4372b673 NC |
7197 | case 'J': /* 19-bit wait code. */ |
7198 | my_getExpression (&imm_expr, s); | |
7199 | check_absolute_expr (ip, &imm_expr); | |
38487616 | 7200 | if ((unsigned) imm_expr.X_add_number > OP_MASK_CODE19) |
4372b673 NC |
7201 | as_warn (_("Illegal 19-bit code (%ld)"), |
7202 | (long) imm_expr.X_add_number); | |
38487616 | 7203 | ip->insn_opcode |= imm_expr.X_add_number << OP_SH_CODE19; |
4372b673 NC |
7204 | imm_expr.X_op = O_absent; |
7205 | s = expr_end; | |
7206 | continue; | |
7207 | ||
252b5132 | 7208 | case 'P': /* Performance register */ |
beae10d5 | 7209 | my_getExpression (&imm_expr, s); |
252b5132 | 7210 | check_absolute_expr (ip, &imm_expr); |
beae10d5 | 7211 | if (imm_expr.X_add_number != 0 && imm_expr.X_add_number != 1) |
252b5132 | 7212 | { |
38487616 | 7213 | as_warn (_("Invalid performance register (%ld)"), |
252b5132 | 7214 | (long) imm_expr.X_add_number); |
38487616 | 7215 | imm_expr.X_add_number &= OP_MASK_PERFREG; |
252b5132 | 7216 | } |
38487616 | 7217 | ip->insn_opcode |= (imm_expr.X_add_number << OP_SH_PERFREG); |
beae10d5 KH |
7218 | imm_expr.X_op = O_absent; |
7219 | s = expr_end; | |
7220 | continue; | |
252b5132 RH |
7221 | |
7222 | case 'b': /* base register */ | |
7223 | case 'd': /* destination register */ | |
7224 | case 's': /* source register */ | |
7225 | case 't': /* target register */ | |
7226 | case 'r': /* both target and source */ | |
7227 | case 'v': /* both dest and source */ | |
7228 | case 'w': /* both dest and target */ | |
7229 | case 'E': /* coprocessor target register */ | |
7230 | case 'G': /* coprocessor destination register */ | |
7231 | case 'x': /* ignore register name */ | |
7232 | case 'z': /* must be zero register */ | |
4372b673 | 7233 | case 'U': /* destination register (clo/clz). */ |
252b5132 RH |
7234 | s_reset = s; |
7235 | if (s[0] == '$') | |
7236 | { | |
7237 | ||
3882b010 | 7238 | if (ISDIGIT (s[1])) |
252b5132 RH |
7239 | { |
7240 | ++s; | |
7241 | regno = 0; | |
7242 | do | |
7243 | { | |
7244 | regno *= 10; | |
7245 | regno += *s - '0'; | |
7246 | ++s; | |
7247 | } | |
3882b010 | 7248 | while (ISDIGIT (*s)); |
252b5132 RH |
7249 | if (regno > 31) |
7250 | as_bad (_("Invalid register number (%d)"), regno); | |
7251 | } | |
7252 | else if (*args == 'E' || *args == 'G') | |
7253 | goto notreg; | |
7254 | else | |
7255 | { | |
7256 | if (s[1] == 'f' && s[2] == 'p') | |
7257 | { | |
7258 | s += 3; | |
7259 | regno = FP; | |
7260 | } | |
7261 | else if (s[1] == 's' && s[2] == 'p') | |
7262 | { | |
7263 | s += 3; | |
7264 | regno = SP; | |
7265 | } | |
7266 | else if (s[1] == 'g' && s[2] == 'p') | |
7267 | { | |
7268 | s += 3; | |
7269 | regno = GP; | |
7270 | } | |
7271 | else if (s[1] == 'a' && s[2] == 't') | |
7272 | { | |
7273 | s += 3; | |
7274 | regno = AT; | |
7275 | } | |
7276 | else if (s[1] == 'k' && s[2] == 't' && s[3] == '0') | |
7277 | { | |
7278 | s += 4; | |
7279 | regno = KT0; | |
7280 | } | |
7281 | else if (s[1] == 'k' && s[2] == 't' && s[3] == '1') | |
7282 | { | |
7283 | s += 4; | |
7284 | regno = KT1; | |
7285 | } | |
7286 | else if (itbl_have_entries) | |
7287 | { | |
7288 | char *p, *n; | |
d7ba4a77 | 7289 | unsigned long r; |
252b5132 | 7290 | |
d7ba4a77 | 7291 | p = s + 1; /* advance past '$' */ |
252b5132 RH |
7292 | n = itbl_get_field (&p); /* n is name */ |
7293 | ||
d7ba4a77 ILT |
7294 | /* See if this is a register defined in an |
7295 | itbl entry. */ | |
7296 | if (itbl_get_reg_val (n, &r)) | |
252b5132 RH |
7297 | { |
7298 | /* Get_field advances to the start of | |
7299 | the next field, so we need to back | |
d7ba4a77 | 7300 | rack to the end of the last field. */ |
bdaaa2e1 | 7301 | if (p) |
252b5132 | 7302 | s = p - 1; |
bdaaa2e1 | 7303 | else |
d7ba4a77 | 7304 | s = strchr (s, '\0'); |
252b5132 RH |
7305 | regno = r; |
7306 | } | |
7307 | else | |
7308 | goto notreg; | |
beae10d5 | 7309 | } |
252b5132 RH |
7310 | else |
7311 | goto notreg; | |
7312 | } | |
7313 | if (regno == AT | |
7314 | && ! mips_opts.noat | |
7315 | && *args != 'E' | |
7316 | && *args != 'G') | |
7317 | as_warn (_("Used $at without \".set noat\"")); | |
7318 | c = *args; | |
7319 | if (*s == ' ') | |
7320 | s++; | |
7321 | if (args[1] != *s) | |
7322 | { | |
7323 | if (c == 'r' || c == 'v' || c == 'w') | |
7324 | { | |
7325 | regno = lastregno; | |
7326 | s = s_reset; | |
7327 | args++; | |
7328 | } | |
7329 | } | |
7330 | /* 'z' only matches $0. */ | |
7331 | if (c == 'z' && regno != 0) | |
7332 | break; | |
7333 | ||
bdaaa2e1 KH |
7334 | /* Now that we have assembled one operand, we use the args string |
7335 | * to figure out where it goes in the instruction. */ | |
252b5132 RH |
7336 | switch (c) |
7337 | { | |
7338 | case 'r': | |
7339 | case 's': | |
7340 | case 'v': | |
7341 | case 'b': | |
38487616 | 7342 | ip->insn_opcode |= regno << OP_SH_RS; |
252b5132 RH |
7343 | break; |
7344 | case 'd': | |
7345 | case 'G': | |
38487616 | 7346 | ip->insn_opcode |= regno << OP_SH_RD; |
252b5132 | 7347 | break; |
4372b673 | 7348 | case 'U': |
38487616 TS |
7349 | ip->insn_opcode |= regno << OP_SH_RD; |
7350 | ip->insn_opcode |= regno << OP_SH_RT; | |
4372b673 | 7351 | break; |
252b5132 RH |
7352 | case 'w': |
7353 | case 't': | |
7354 | case 'E': | |
38487616 | 7355 | ip->insn_opcode |= regno << OP_SH_RT; |
252b5132 RH |
7356 | break; |
7357 | case 'x': | |
7358 | /* This case exists because on the r3000 trunc | |
7359 | expands into a macro which requires a gp | |
7360 | register. On the r6000 or r4000 it is | |
7361 | assembled into a single instruction which | |
7362 | ignores the register. Thus the insn version | |
7363 | is MIPS_ISA2 and uses 'x', and the macro | |
7364 | version is MIPS_ISA1 and uses 't'. */ | |
7365 | break; | |
7366 | case 'z': | |
7367 | /* This case is for the div instruction, which | |
7368 | acts differently if the destination argument | |
7369 | is $0. This only matches $0, and is checked | |
7370 | outside the switch. */ | |
7371 | break; | |
7372 | case 'D': | |
7373 | /* Itbl operand; not yet implemented. FIXME ?? */ | |
7374 | break; | |
7375 | /* What about all other operands like 'i', which | |
7376 | can be specified in the opcode table? */ | |
7377 | } | |
7378 | lastregno = regno; | |
7379 | continue; | |
7380 | } | |
7381 | notreg: | |
7382 | switch (*args++) | |
7383 | { | |
7384 | case 'r': | |
7385 | case 'v': | |
38487616 | 7386 | ip->insn_opcode |= lastregno << OP_SH_RS; |
252b5132 RH |
7387 | continue; |
7388 | case 'w': | |
38487616 | 7389 | ip->insn_opcode |= lastregno << OP_SH_RT; |
252b5132 RH |
7390 | continue; |
7391 | } | |
7392 | break; | |
7393 | ||
7394 | case 'D': /* floating point destination register */ | |
7395 | case 'S': /* floating point source register */ | |
7396 | case 'T': /* floating point target register */ | |
7397 | case 'R': /* floating point source register */ | |
7398 | case 'V': | |
7399 | case 'W': | |
7400 | s_reset = s; | |
3882b010 L |
7401 | if (s[0] == '$' && s[1] == 'f' |
7402 | && ISDIGIT (s[2])) | |
252b5132 RH |
7403 | { |
7404 | s += 2; | |
7405 | regno = 0; | |
7406 | do | |
7407 | { | |
7408 | regno *= 10; | |
7409 | regno += *s - '0'; | |
7410 | ++s; | |
7411 | } | |
3882b010 | 7412 | while (ISDIGIT (*s)); |
252b5132 RH |
7413 | |
7414 | if (regno > 31) | |
7415 | as_bad (_("Invalid float register number (%d)"), regno); | |
7416 | ||
7417 | if ((regno & 1) != 0 | |
ca4e0257 | 7418 | && HAVE_32BIT_FPRS |
252b5132 RH |
7419 | && ! (strcmp (str, "mtc1") == 0 |
7420 | || strcmp (str, "mfc1") == 0 | |
7421 | || strcmp (str, "lwc1") == 0 | |
7422 | || strcmp (str, "swc1") == 0 | |
7423 | || strcmp (str, "l.s") == 0 | |
7424 | || strcmp (str, "s.s") == 0)) | |
7425 | as_warn (_("Float register should be even, was %d"), | |
7426 | regno); | |
7427 | ||
7428 | c = *args; | |
7429 | if (*s == ' ') | |
7430 | s++; | |
7431 | if (args[1] != *s) | |
7432 | { | |
7433 | if (c == 'V' || c == 'W') | |
7434 | { | |
7435 | regno = lastregno; | |
7436 | s = s_reset; | |
7437 | args++; | |
7438 | } | |
7439 | } | |
7440 | switch (c) | |
7441 | { | |
7442 | case 'D': | |
38487616 | 7443 | ip->insn_opcode |= regno << OP_SH_FD; |
252b5132 RH |
7444 | break; |
7445 | case 'V': | |
7446 | case 'S': | |
38487616 | 7447 | ip->insn_opcode |= regno << OP_SH_FS; |
252b5132 RH |
7448 | break; |
7449 | case 'W': | |
7450 | case 'T': | |
38487616 | 7451 | ip->insn_opcode |= regno << OP_SH_FT; |
252b5132 RH |
7452 | break; |
7453 | case 'R': | |
38487616 | 7454 | ip->insn_opcode |= regno << OP_SH_FR; |
252b5132 RH |
7455 | break; |
7456 | } | |
7457 | lastregno = regno; | |
7458 | continue; | |
7459 | } | |
7460 | ||
252b5132 RH |
7461 | switch (*args++) |
7462 | { | |
7463 | case 'V': | |
38487616 | 7464 | ip->insn_opcode |= lastregno << OP_SH_FS; |
252b5132 RH |
7465 | continue; |
7466 | case 'W': | |
38487616 | 7467 | ip->insn_opcode |= lastregno << OP_SH_FT; |
252b5132 RH |
7468 | continue; |
7469 | } | |
7470 | break; | |
7471 | ||
7472 | case 'I': | |
7473 | my_getExpression (&imm_expr, s); | |
7474 | if (imm_expr.X_op != O_big | |
7475 | && imm_expr.X_op != O_constant) | |
7476 | insn_error = _("absolute expression required"); | |
7477 | s = expr_end; | |
7478 | continue; | |
7479 | ||
7480 | case 'A': | |
7481 | my_getExpression (&offset_expr, s); | |
7482 | imm_reloc = BFD_RELOC_32; | |
7483 | s = expr_end; | |
7484 | continue; | |
7485 | ||
7486 | case 'F': | |
7487 | case 'L': | |
7488 | case 'f': | |
7489 | case 'l': | |
7490 | { | |
7491 | int f64; | |
ca4e0257 | 7492 | int using_gprs; |
252b5132 RH |
7493 | char *save_in; |
7494 | char *err; | |
7495 | unsigned char temp[8]; | |
7496 | int len; | |
7497 | unsigned int length; | |
7498 | segT seg; | |
7499 | subsegT subseg; | |
7500 | char *p; | |
7501 | ||
7502 | /* These only appear as the last operand in an | |
7503 | instruction, and every instruction that accepts | |
7504 | them in any variant accepts them in all variants. | |
7505 | This means we don't have to worry about backing out | |
7506 | any changes if the instruction does not match. | |
7507 | ||
7508 | The difference between them is the size of the | |
7509 | floating point constant and where it goes. For 'F' | |
7510 | and 'L' the constant is 64 bits; for 'f' and 'l' it | |
7511 | is 32 bits. Where the constant is placed is based | |
7512 | on how the MIPS assembler does things: | |
7513 | F -- .rdata | |
7514 | L -- .lit8 | |
7515 | f -- immediate value | |
7516 | l -- .lit4 | |
7517 | ||
7518 | The .lit4 and .lit8 sections are only used if | |
7519 | permitted by the -G argument. | |
7520 | ||
7521 | When generating embedded PIC code, we use the | |
7522 | .lit8 section but not the .lit4 section (we can do | |
7523 | .lit4 inline easily; we need to put .lit8 | |
7524 | somewhere in the data segment, and using .lit8 | |
7525 | permits the linker to eventually combine identical | |
ca4e0257 RS |
7526 | .lit8 entries). |
7527 | ||
7528 | The code below needs to know whether the target register | |
7529 | is 32 or 64 bits wide. It relies on the fact 'f' and | |
7530 | 'F' are used with GPR-based instructions and 'l' and | |
7531 | 'L' are used with FPR-based instructions. */ | |
252b5132 RH |
7532 | |
7533 | f64 = *args == 'F' || *args == 'L'; | |
ca4e0257 | 7534 | using_gprs = *args == 'F' || *args == 'f'; |
252b5132 RH |
7535 | |
7536 | save_in = input_line_pointer; | |
7537 | input_line_pointer = s; | |
7538 | err = md_atof (f64 ? 'd' : 'f', (char *) temp, &len); | |
7539 | length = len; | |
7540 | s = input_line_pointer; | |
7541 | input_line_pointer = save_in; | |
7542 | if (err != NULL && *err != '\0') | |
7543 | { | |
7544 | as_bad (_("Bad floating point constant: %s"), err); | |
7545 | memset (temp, '\0', sizeof temp); | |
7546 | length = f64 ? 8 : 4; | |
7547 | } | |
7548 | ||
156c2f8b | 7549 | assert (length == (unsigned) (f64 ? 8 : 4)); |
252b5132 RH |
7550 | |
7551 | if (*args == 'f' | |
7552 | || (*args == 'l' | |
7553 | && (! USE_GLOBAL_POINTER_OPT | |
7554 | || mips_pic == EMBEDDED_PIC | |
7555 | || g_switch_value < 4 | |
7556 | || (temp[0] == 0 && temp[1] == 0) | |
7557 | || (temp[2] == 0 && temp[3] == 0)))) | |
7558 | { | |
7559 | imm_expr.X_op = O_constant; | |
7560 | if (! target_big_endian) | |
7561 | imm_expr.X_add_number = bfd_getl32 (temp); | |
7562 | else | |
7563 | imm_expr.X_add_number = bfd_getb32 (temp); | |
7564 | } | |
7565 | else if (length > 4 | |
119d663a | 7566 | && ! mips_disable_float_construction |
ca4e0257 RS |
7567 | /* Constants can only be constructed in GPRs and |
7568 | copied to FPRs if the GPRs are at least as wide | |
7569 | as the FPRs. Force the constant into memory if | |
7570 | we are using 64-bit FPRs but the GPRs are only | |
7571 | 32 bits wide. */ | |
7572 | && (using_gprs | |
7573 | || ! (HAVE_64BIT_FPRS && HAVE_32BIT_GPRS)) | |
252b5132 RH |
7574 | && ((temp[0] == 0 && temp[1] == 0) |
7575 | || (temp[2] == 0 && temp[3] == 0)) | |
7576 | && ((temp[4] == 0 && temp[5] == 0) | |
7577 | || (temp[6] == 0 && temp[7] == 0))) | |
7578 | { | |
ca4e0257 RS |
7579 | /* The value is simple enough to load with a couple of |
7580 | instructions. If using 32-bit registers, set | |
7581 | imm_expr to the high order 32 bits and offset_expr to | |
7582 | the low order 32 bits. Otherwise, set imm_expr to | |
7583 | the entire 64 bit constant. */ | |
7584 | if (using_gprs ? HAVE_32BIT_GPRS : HAVE_32BIT_FPRS) | |
252b5132 RH |
7585 | { |
7586 | imm_expr.X_op = O_constant; | |
7587 | offset_expr.X_op = O_constant; | |
7588 | if (! target_big_endian) | |
7589 | { | |
7590 | imm_expr.X_add_number = bfd_getl32 (temp + 4); | |
7591 | offset_expr.X_add_number = bfd_getl32 (temp); | |
7592 | } | |
7593 | else | |
7594 | { | |
7595 | imm_expr.X_add_number = bfd_getb32 (temp); | |
7596 | offset_expr.X_add_number = bfd_getb32 (temp + 4); | |
7597 | } | |
7598 | if (offset_expr.X_add_number == 0) | |
7599 | offset_expr.X_op = O_absent; | |
7600 | } | |
7601 | else if (sizeof (imm_expr.X_add_number) > 4) | |
7602 | { | |
7603 | imm_expr.X_op = O_constant; | |
7604 | if (! target_big_endian) | |
7605 | imm_expr.X_add_number = bfd_getl64 (temp); | |
7606 | else | |
7607 | imm_expr.X_add_number = bfd_getb64 (temp); | |
7608 | } | |
7609 | else | |
7610 | { | |
7611 | imm_expr.X_op = O_big; | |
7612 | imm_expr.X_add_number = 4; | |
7613 | if (! target_big_endian) | |
7614 | { | |
7615 | generic_bignum[0] = bfd_getl16 (temp); | |
7616 | generic_bignum[1] = bfd_getl16 (temp + 2); | |
7617 | generic_bignum[2] = bfd_getl16 (temp + 4); | |
7618 | generic_bignum[3] = bfd_getl16 (temp + 6); | |
7619 | } | |
7620 | else | |
7621 | { | |
7622 | generic_bignum[0] = bfd_getb16 (temp + 6); | |
7623 | generic_bignum[1] = bfd_getb16 (temp + 4); | |
7624 | generic_bignum[2] = bfd_getb16 (temp + 2); | |
7625 | generic_bignum[3] = bfd_getb16 (temp); | |
7626 | } | |
7627 | } | |
7628 | } | |
7629 | else | |
7630 | { | |
7631 | const char *newname; | |
7632 | segT new_seg; | |
7633 | ||
7634 | /* Switch to the right section. */ | |
7635 | seg = now_seg; | |
7636 | subseg = now_subseg; | |
7637 | switch (*args) | |
7638 | { | |
7639 | default: /* unused default case avoids warnings. */ | |
7640 | case 'L': | |
7641 | newname = RDATA_SECTION_NAME; | |
bb2d6cd7 GK |
7642 | if ((USE_GLOBAL_POINTER_OPT && g_switch_value >= 8) |
7643 | || mips_pic == EMBEDDED_PIC) | |
252b5132 RH |
7644 | newname = ".lit8"; |
7645 | break; | |
7646 | case 'F': | |
bb2d6cd7 GK |
7647 | if (mips_pic == EMBEDDED_PIC) |
7648 | newname = ".lit8"; | |
7649 | else | |
7650 | newname = RDATA_SECTION_NAME; | |
252b5132 RH |
7651 | break; |
7652 | case 'l': | |
7653 | assert (!USE_GLOBAL_POINTER_OPT | |
7654 | || g_switch_value >= 4); | |
7655 | newname = ".lit4"; | |
7656 | break; | |
7657 | } | |
7658 | new_seg = subseg_new (newname, (subsegT) 0); | |
7659 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
7660 | bfd_set_section_flags (stdoutput, new_seg, | |
7661 | (SEC_ALLOC | |
7662 | | SEC_LOAD | |
7663 | | SEC_READONLY | |
7664 | | SEC_DATA)); | |
7665 | frag_align (*args == 'l' ? 2 : 3, 0, 0); | |
7666 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour | |
7667 | && strcmp (TARGET_OS, "elf") != 0) | |
7668 | record_alignment (new_seg, 4); | |
7669 | else | |
7670 | record_alignment (new_seg, *args == 'l' ? 2 : 3); | |
7671 | if (seg == now_seg) | |
7672 | as_bad (_("Can't use floating point insn in this section")); | |
7673 | ||
7674 | /* Set the argument to the current address in the | |
7675 | section. */ | |
7676 | offset_expr.X_op = O_symbol; | |
7677 | offset_expr.X_add_symbol = | |
7678 | symbol_new ("L0\001", now_seg, | |
7679 | (valueT) frag_now_fix (), frag_now); | |
7680 | offset_expr.X_add_number = 0; | |
7681 | ||
7682 | /* Put the floating point number into the section. */ | |
7683 | p = frag_more ((int) length); | |
7684 | memcpy (p, temp, length); | |
7685 | ||
7686 | /* Switch back to the original section. */ | |
7687 | subseg_set (seg, subseg); | |
7688 | } | |
7689 | } | |
7690 | continue; | |
7691 | ||
7692 | case 'i': /* 16 bit unsigned immediate */ | |
7693 | case 'j': /* 16 bit signed immediate */ | |
7694 | imm_reloc = BFD_RELOC_LO16; | |
7695 | c = my_getSmallExpression (&imm_expr, s); | |
fb1b3232 | 7696 | if (c != S_EX_NONE) |
252b5132 | 7697 | { |
fb1b3232 | 7698 | if (c != S_EX_LO) |
252b5132 RH |
7699 | { |
7700 | if (imm_expr.X_op == O_constant) | |
7701 | imm_expr.X_add_number = | |
7702 | (imm_expr.X_add_number >> 16) & 0xffff; | |
fb1b3232 TS |
7703 | else if (c == S_EX_HIGHEST) |
7704 | imm_reloc = BFD_RELOC_MIPS_HIGHEST; | |
7705 | else if (c == S_EX_HIGHER) | |
7706 | imm_reloc = BFD_RELOC_MIPS_HIGHER; | |
7707 | else if (c == S_EX_HI) | |
252b5132 RH |
7708 | { |
7709 | imm_reloc = BFD_RELOC_HI16_S; | |
7710 | imm_unmatched_hi = true; | |
7711 | } | |
7712 | else | |
7713 | imm_reloc = BFD_RELOC_HI16; | |
7714 | } | |
7715 | else if (imm_expr.X_op == O_constant) | |
7716 | imm_expr.X_add_number &= 0xffff; | |
7717 | } | |
7718 | if (*args == 'i') | |
7719 | { | |
fb1b3232 | 7720 | if ((c == S_EX_NONE && imm_expr.X_op != O_constant) |
252b5132 | 7721 | || ((imm_expr.X_add_number < 0 |
beae10d5 KH |
7722 | || imm_expr.X_add_number >= 0x10000) |
7723 | && imm_expr.X_op == O_constant)) | |
252b5132 RH |
7724 | { |
7725 | if (insn + 1 < &mips_opcodes[NUMOPCODES] && | |
7726 | !strcmp (insn->name, insn[1].name)) | |
7727 | break; | |
2ae7e77b AH |
7728 | if (imm_expr.X_op == O_constant |
7729 | || imm_expr.X_op == O_big) | |
252b5132 RH |
7730 | as_bad (_("16 bit expression not in range 0..65535")); |
7731 | } | |
7732 | } | |
7733 | else | |
7734 | { | |
7735 | int more; | |
7736 | offsetT max; | |
7737 | ||
7738 | /* The upper bound should be 0x8000, but | |
7739 | unfortunately the MIPS assembler accepts numbers | |
7740 | from 0x8000 to 0xffff and sign extends them, and | |
7741 | we want to be compatible. We only permit this | |
7742 | extended range for an instruction which does not | |
7743 | provide any further alternates, since those | |
7744 | alternates may handle other cases. People should | |
7745 | use the numbers they mean, rather than relying on | |
7746 | a mysterious sign extension. */ | |
7747 | more = (insn + 1 < &mips_opcodes[NUMOPCODES] && | |
7748 | strcmp (insn->name, insn[1].name) == 0); | |
7749 | if (more) | |
7750 | max = 0x8000; | |
7751 | else | |
7752 | max = 0x10000; | |
fb1b3232 | 7753 | if ((c == S_EX_NONE && imm_expr.X_op != O_constant) |
252b5132 | 7754 | || ((imm_expr.X_add_number < -0x8000 |
beae10d5 KH |
7755 | || imm_expr.X_add_number >= max) |
7756 | && imm_expr.X_op == O_constant) | |
252b5132 RH |
7757 | || (more |
7758 | && imm_expr.X_add_number < 0 | |
ca4e0257 | 7759 | && HAVE_64BIT_GPRS |
252b5132 RH |
7760 | && imm_expr.X_unsigned |
7761 | && sizeof (imm_expr.X_add_number) <= 4)) | |
7762 | { | |
7763 | if (more) | |
7764 | break; | |
2ae7e77b AH |
7765 | if (imm_expr.X_op == O_constant |
7766 | || imm_expr.X_op == O_big) | |
252b5132 RH |
7767 | as_bad (_("16 bit expression not in range -32768..32767")); |
7768 | } | |
7769 | } | |
7770 | s = expr_end; | |
7771 | continue; | |
7772 | ||
7773 | case 'o': /* 16 bit offset */ | |
7774 | c = my_getSmallExpression (&offset_expr, s); | |
7775 | ||
7776 | /* If this value won't fit into a 16 bit offset, then go | |
7777 | find a macro that will generate the 32 bit offset | |
7778 | code pattern. As a special hack, we accept the | |
7779 | difference of two local symbols as a constant. This | |
7780 | is required to suppose embedded PIC switches, which | |
7781 | use an instruction which looks like | |
7782 | lw $4,$L12-$LS12($4) | |
7783 | The problem with handling this in a more general | |
7784 | fashion is that the macro function doesn't expect to | |
7785 | see anything which can be handled in a single | |
7786 | constant instruction. */ | |
fb1b3232 | 7787 | if (c == S_EX_NONE |
252b5132 RH |
7788 | && (offset_expr.X_op != O_constant |
7789 | || offset_expr.X_add_number >= 0x8000 | |
7790 | || offset_expr.X_add_number < -0x8000) | |
7791 | && (mips_pic != EMBEDDED_PIC | |
7792 | || offset_expr.X_op != O_subtract | |
3dacdf2e NC |
7793 | || (S_GET_SEGMENT (offset_expr.X_add_symbol) |
7794 | != S_GET_SEGMENT (offset_expr.X_op_symbol)))) | |
252b5132 RH |
7795 | break; |
7796 | ||
fb1b3232 | 7797 | if (c == S_EX_HI) |
252b5132 RH |
7798 | { |
7799 | if (offset_expr.X_op != O_constant) | |
7800 | break; | |
7801 | offset_expr.X_add_number = | |
7802 | (offset_expr.X_add_number >> 16) & 0xffff; | |
7803 | } | |
7804 | offset_reloc = BFD_RELOC_LO16; | |
7805 | s = expr_end; | |
7806 | continue; | |
7807 | ||
7808 | case 'p': /* pc relative offset */ | |
cb56d3d3 TS |
7809 | if (mips_pic == EMBEDDED_PIC) |
7810 | offset_reloc = BFD_RELOC_16_PCREL_S2; | |
7811 | else | |
7812 | offset_reloc = BFD_RELOC_16_PCREL; | |
252b5132 RH |
7813 | my_getExpression (&offset_expr, s); |
7814 | s = expr_end; | |
7815 | continue; | |
7816 | ||
7817 | case 'u': /* upper 16 bits */ | |
7818 | c = my_getSmallExpression (&imm_expr, s); | |
7819 | imm_reloc = BFD_RELOC_LO16; | |
e7d556df | 7820 | if (c != S_EX_NONE) |
252b5132 | 7821 | { |
fb1b3232 | 7822 | if (c != S_EX_LO) |
252b5132 RH |
7823 | { |
7824 | if (imm_expr.X_op == O_constant) | |
7825 | imm_expr.X_add_number = | |
7826 | (imm_expr.X_add_number >> 16) & 0xffff; | |
fb1b3232 TS |
7827 | else if (c == S_EX_HIGHEST) |
7828 | imm_reloc = BFD_RELOC_MIPS_HIGHEST; | |
7829 | else if (c == S_EX_HI) | |
252b5132 RH |
7830 | { |
7831 | imm_reloc = BFD_RELOC_HI16_S; | |
7832 | imm_unmatched_hi = true; | |
7833 | } | |
7834 | else | |
7835 | imm_reloc = BFD_RELOC_HI16; | |
7836 | } | |
7837 | else if (imm_expr.X_op == O_constant) | |
7838 | imm_expr.X_add_number &= 0xffff; | |
7839 | } | |
7840 | if (imm_expr.X_op == O_constant | |
7841 | && (imm_expr.X_add_number < 0 | |
7842 | || imm_expr.X_add_number >= 0x10000)) | |
7843 | as_bad (_("lui expression not in range 0..65535")); | |
7844 | s = expr_end; | |
7845 | continue; | |
7846 | ||
7847 | case 'a': /* 26 bit address */ | |
7848 | my_getExpression (&offset_expr, s); | |
7849 | s = expr_end; | |
7850 | offset_reloc = BFD_RELOC_MIPS_JMP; | |
7851 | continue; | |
7852 | ||
7853 | case 'N': /* 3 bit branch condition code */ | |
7854 | case 'M': /* 3 bit compare condition code */ | |
7855 | if (strncmp (s, "$fcc", 4) != 0) | |
7856 | break; | |
7857 | s += 4; | |
7858 | regno = 0; | |
7859 | do | |
7860 | { | |
7861 | regno *= 10; | |
7862 | regno += *s - '0'; | |
7863 | ++s; | |
7864 | } | |
3882b010 | 7865 | while (ISDIGIT (*s)); |
252b5132 RH |
7866 | if (regno > 7) |
7867 | as_bad (_("invalid condition code register $fcc%d"), regno); | |
7868 | if (*args == 'N') | |
7869 | ip->insn_opcode |= regno << OP_SH_BCC; | |
7870 | else | |
7871 | ip->insn_opcode |= regno << OP_SH_CCC; | |
beae10d5 | 7872 | continue; |
252b5132 | 7873 | |
156c2f8b NC |
7874 | case 'H': |
7875 | if (s[0] == '0' && (s[1] == 'x' || s[1] == 'X')) | |
7876 | s += 2; | |
3882b010 | 7877 | if (ISDIGIT (*s)) |
156c2f8b NC |
7878 | { |
7879 | c = 0; | |
7880 | do | |
7881 | { | |
7882 | c *= 10; | |
7883 | c += *s - '0'; | |
7884 | ++s; | |
7885 | } | |
3882b010 | 7886 | while (ISDIGIT (*s)); |
156c2f8b NC |
7887 | } |
7888 | else | |
7889 | c = 8; /* Invalid sel value. */ | |
7890 | ||
7891 | if (c > 7) | |
7892 | as_bad (_("invalid coprocessor sub-selection value (0-7)")); | |
7893 | ip->insn_opcode |= c; | |
7894 | continue; | |
7895 | ||
252b5132 RH |
7896 | default: |
7897 | as_bad (_("bad char = '%c'\n"), *args); | |
7898 | internalError (); | |
7899 | } | |
7900 | break; | |
7901 | } | |
7902 | /* Args don't match. */ | |
7903 | if (insn + 1 < &mips_opcodes[NUMOPCODES] && | |
7904 | !strcmp (insn->name, insn[1].name)) | |
7905 | { | |
7906 | ++insn; | |
7907 | s = argsStart; | |
268f6bed | 7908 | insn_error = _("illegal operands"); |
252b5132 RH |
7909 | continue; |
7910 | } | |
268f6bed L |
7911 | if (save_c) |
7912 | *(--s) = save_c; | |
252b5132 RH |
7913 | insn_error = _("illegal operands"); |
7914 | return; | |
7915 | } | |
7916 | } | |
7917 | ||
7918 | /* This routine assembles an instruction into its binary format when | |
7919 | assembling for the mips16. As a side effect, it sets one of the | |
7920 | global variables imm_reloc or offset_reloc to the type of | |
7921 | relocation to do if one of the operands is an address expression. | |
7922 | It also sets mips16_small and mips16_ext if the user explicitly | |
7923 | requested a small or extended instruction. */ | |
7924 | ||
7925 | static void | |
7926 | mips16_ip (str, ip) | |
7927 | char *str; | |
7928 | struct mips_cl_insn *ip; | |
7929 | { | |
7930 | char *s; | |
7931 | const char *args; | |
7932 | struct mips_opcode *insn; | |
7933 | char *argsstart; | |
7934 | unsigned int regno; | |
7935 | unsigned int lastregno = 0; | |
7936 | char *s_reset; | |
7937 | ||
7938 | insn_error = NULL; | |
7939 | ||
7940 | mips16_small = false; | |
7941 | mips16_ext = false; | |
7942 | ||
3882b010 | 7943 | for (s = str; ISLOWER (*s); ++s) |
252b5132 RH |
7944 | ; |
7945 | switch (*s) | |
7946 | { | |
7947 | case '\0': | |
7948 | break; | |
7949 | ||
7950 | case ' ': | |
7951 | *s++ = '\0'; | |
7952 | break; | |
7953 | ||
7954 | case '.': | |
7955 | if (s[1] == 't' && s[2] == ' ') | |
7956 | { | |
7957 | *s = '\0'; | |
7958 | mips16_small = true; | |
7959 | s += 3; | |
7960 | break; | |
7961 | } | |
7962 | else if (s[1] == 'e' && s[2] == ' ') | |
7963 | { | |
7964 | *s = '\0'; | |
7965 | mips16_ext = true; | |
7966 | s += 3; | |
7967 | break; | |
7968 | } | |
7969 | /* Fall through. */ | |
7970 | default: | |
7971 | insn_error = _("unknown opcode"); | |
7972 | return; | |
7973 | } | |
7974 | ||
7975 | if (mips_opts.noautoextend && ! mips16_ext) | |
7976 | mips16_small = true; | |
7977 | ||
7978 | if ((insn = (struct mips_opcode *) hash_find (mips16_op_hash, str)) == NULL) | |
7979 | { | |
7980 | insn_error = _("unrecognized opcode"); | |
7981 | return; | |
7982 | } | |
7983 | ||
7984 | argsstart = s; | |
7985 | for (;;) | |
7986 | { | |
7987 | assert (strcmp (insn->name, str) == 0); | |
7988 | ||
7989 | ip->insn_mo = insn; | |
7990 | ip->insn_opcode = insn->match; | |
7991 | ip->use_extend = false; | |
7992 | imm_expr.X_op = O_absent; | |
7993 | imm_reloc = BFD_RELOC_UNUSED; | |
7994 | offset_expr.X_op = O_absent; | |
7995 | offset_reloc = BFD_RELOC_UNUSED; | |
7996 | for (args = insn->args; 1; ++args) | |
7997 | { | |
7998 | int c; | |
7999 | ||
8000 | if (*s == ' ') | |
8001 | ++s; | |
8002 | ||
8003 | /* In this switch statement we call break if we did not find | |
8004 | a match, continue if we did find a match, or return if we | |
8005 | are done. */ | |
8006 | ||
8007 | c = *args; | |
8008 | switch (c) | |
8009 | { | |
8010 | case '\0': | |
8011 | if (*s == '\0') | |
8012 | { | |
8013 | /* Stuff the immediate value in now, if we can. */ | |
8014 | if (imm_expr.X_op == O_constant | |
8015 | && imm_reloc > BFD_RELOC_UNUSED | |
8016 | && insn->pinfo != INSN_MACRO) | |
8017 | { | |
8018 | mips16_immed ((char *) NULL, 0, | |
8019 | imm_reloc - BFD_RELOC_UNUSED, | |
8020 | imm_expr.X_add_number, true, mips16_small, | |
8021 | mips16_ext, &ip->insn_opcode, | |
8022 | &ip->use_extend, &ip->extend); | |
8023 | imm_expr.X_op = O_absent; | |
8024 | imm_reloc = BFD_RELOC_UNUSED; | |
8025 | } | |
8026 | ||
8027 | return; | |
8028 | } | |
8029 | break; | |
8030 | ||
8031 | case ',': | |
8032 | if (*s++ == c) | |
8033 | continue; | |
8034 | s--; | |
8035 | switch (*++args) | |
8036 | { | |
8037 | case 'v': | |
8038 | ip->insn_opcode |= lastregno << MIPS16OP_SH_RX; | |
8039 | continue; | |
8040 | case 'w': | |
8041 | ip->insn_opcode |= lastregno << MIPS16OP_SH_RY; | |
8042 | continue; | |
8043 | } | |
8044 | break; | |
8045 | ||
8046 | case '(': | |
8047 | case ')': | |
8048 | if (*s++ == c) | |
8049 | continue; | |
8050 | break; | |
8051 | ||
8052 | case 'v': | |
8053 | case 'w': | |
8054 | if (s[0] != '$') | |
8055 | { | |
8056 | if (c == 'v') | |
8057 | ip->insn_opcode |= lastregno << MIPS16OP_SH_RX; | |
8058 | else | |
8059 | ip->insn_opcode |= lastregno << MIPS16OP_SH_RY; | |
8060 | ++args; | |
8061 | continue; | |
8062 | } | |
8063 | /* Fall through. */ | |
8064 | case 'x': | |
8065 | case 'y': | |
8066 | case 'z': | |
8067 | case 'Z': | |
8068 | case '0': | |
8069 | case 'S': | |
8070 | case 'R': | |
8071 | case 'X': | |
8072 | case 'Y': | |
8073 | if (s[0] != '$') | |
8074 | break; | |
8075 | s_reset = s; | |
3882b010 | 8076 | if (ISDIGIT (s[1])) |
252b5132 RH |
8077 | { |
8078 | ++s; | |
8079 | regno = 0; | |
8080 | do | |
8081 | { | |
8082 | regno *= 10; | |
8083 | regno += *s - '0'; | |
8084 | ++s; | |
8085 | } | |
3882b010 | 8086 | while (ISDIGIT (*s)); |
252b5132 RH |
8087 | if (regno > 31) |
8088 | { | |
8089 | as_bad (_("invalid register number (%d)"), regno); | |
8090 | regno = 2; | |
8091 | } | |
8092 | } | |
8093 | else | |
8094 | { | |
8095 | if (s[1] == 'f' && s[2] == 'p') | |
8096 | { | |
8097 | s += 3; | |
8098 | regno = FP; | |
8099 | } | |
8100 | else if (s[1] == 's' && s[2] == 'p') | |
8101 | { | |
8102 | s += 3; | |
8103 | regno = SP; | |
8104 | } | |
8105 | else if (s[1] == 'g' && s[2] == 'p') | |
8106 | { | |
8107 | s += 3; | |
8108 | regno = GP; | |
8109 | } | |
8110 | else if (s[1] == 'a' && s[2] == 't') | |
8111 | { | |
8112 | s += 3; | |
8113 | regno = AT; | |
8114 | } | |
8115 | else if (s[1] == 'k' && s[2] == 't' && s[3] == '0') | |
8116 | { | |
8117 | s += 4; | |
8118 | regno = KT0; | |
8119 | } | |
8120 | else if (s[1] == 'k' && s[2] == 't' && s[3] == '1') | |
8121 | { | |
8122 | s += 4; | |
8123 | regno = KT1; | |
8124 | } | |
8125 | else | |
8126 | break; | |
8127 | } | |
8128 | ||
8129 | if (*s == ' ') | |
8130 | ++s; | |
8131 | if (args[1] != *s) | |
8132 | { | |
8133 | if (c == 'v' || c == 'w') | |
8134 | { | |
8135 | regno = mips16_to_32_reg_map[lastregno]; | |
8136 | s = s_reset; | |
8137 | args++; | |
8138 | } | |
8139 | } | |
8140 | ||
8141 | switch (c) | |
8142 | { | |
8143 | case 'x': | |
8144 | case 'y': | |
8145 | case 'z': | |
8146 | case 'v': | |
8147 | case 'w': | |
8148 | case 'Z': | |
8149 | regno = mips32_to_16_reg_map[regno]; | |
8150 | break; | |
8151 | ||
8152 | case '0': | |
8153 | if (regno != 0) | |
8154 | regno = ILLEGAL_REG; | |
8155 | break; | |
8156 | ||
8157 | case 'S': | |
8158 | if (regno != SP) | |
8159 | regno = ILLEGAL_REG; | |
8160 | break; | |
8161 | ||
8162 | case 'R': | |
8163 | if (regno != RA) | |
8164 | regno = ILLEGAL_REG; | |
8165 | break; | |
8166 | ||
8167 | case 'X': | |
8168 | case 'Y': | |
8169 | if (regno == AT && ! mips_opts.noat) | |
8170 | as_warn (_("used $at without \".set noat\"")); | |
8171 | break; | |
8172 | ||
8173 | default: | |
8174 | internalError (); | |
8175 | } | |
8176 | ||
8177 | if (regno == ILLEGAL_REG) | |
8178 | break; | |
8179 | ||
8180 | switch (c) | |
8181 | { | |
8182 | case 'x': | |
8183 | case 'v': | |
8184 | ip->insn_opcode |= regno << MIPS16OP_SH_RX; | |
8185 | break; | |
8186 | case 'y': | |
8187 | case 'w': | |
8188 | ip->insn_opcode |= regno << MIPS16OP_SH_RY; | |
8189 | break; | |
8190 | case 'z': | |
8191 | ip->insn_opcode |= regno << MIPS16OP_SH_RZ; | |
8192 | break; | |
8193 | case 'Z': | |
8194 | ip->insn_opcode |= regno << MIPS16OP_SH_MOVE32Z; | |
8195 | case '0': | |
8196 | case 'S': | |
8197 | case 'R': | |
8198 | break; | |
8199 | case 'X': | |
8200 | ip->insn_opcode |= regno << MIPS16OP_SH_REGR32; | |
8201 | break; | |
8202 | case 'Y': | |
8203 | regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3); | |
8204 | ip->insn_opcode |= regno << MIPS16OP_SH_REG32R; | |
8205 | break; | |
8206 | default: | |
8207 | internalError (); | |
8208 | } | |
8209 | ||
8210 | lastregno = regno; | |
8211 | continue; | |
8212 | ||
8213 | case 'P': | |
8214 | if (strncmp (s, "$pc", 3) == 0) | |
8215 | { | |
8216 | s += 3; | |
8217 | continue; | |
8218 | } | |
8219 | break; | |
8220 | ||
8221 | case '<': | |
8222 | case '>': | |
8223 | case '[': | |
8224 | case ']': | |
8225 | case '4': | |
8226 | case '5': | |
8227 | case 'H': | |
8228 | case 'W': | |
8229 | case 'D': | |
8230 | case 'j': | |
8231 | case '8': | |
8232 | case 'V': | |
8233 | case 'C': | |
8234 | case 'U': | |
8235 | case 'k': | |
8236 | case 'K': | |
8237 | if (s[0] == '%' | |
8238 | && strncmp (s + 1, "gprel(", sizeof "gprel(" - 1) == 0) | |
8239 | { | |
8240 | /* This is %gprel(SYMBOL). We need to read SYMBOL, | |
8241 | and generate the appropriate reloc. If the text | |
8242 | inside %gprel is not a symbol name with an | |
8243 | optional offset, then we generate a normal reloc | |
8244 | and will probably fail later. */ | |
8245 | my_getExpression (&imm_expr, s + sizeof "%gprel" - 1); | |
8246 | if (imm_expr.X_op == O_symbol) | |
8247 | { | |
8248 | mips16_ext = true; | |
8249 | imm_reloc = BFD_RELOC_MIPS16_GPREL; | |
8250 | s = expr_end; | |
8251 | ip->use_extend = true; | |
8252 | ip->extend = 0; | |
8253 | continue; | |
8254 | } | |
8255 | } | |
8256 | else | |
8257 | { | |
8258 | /* Just pick up a normal expression. */ | |
8259 | my_getExpression (&imm_expr, s); | |
8260 | } | |
8261 | ||
8262 | if (imm_expr.X_op == O_register) | |
8263 | { | |
8264 | /* What we thought was an expression turned out to | |
8265 | be a register. */ | |
8266 | ||
8267 | if (s[0] == '(' && args[1] == '(') | |
8268 | { | |
8269 | /* It looks like the expression was omitted | |
8270 | before a register indirection, which means | |
8271 | that the expression is implicitly zero. We | |
8272 | still set up imm_expr, so that we handle | |
8273 | explicit extensions correctly. */ | |
8274 | imm_expr.X_op = O_constant; | |
8275 | imm_expr.X_add_number = 0; | |
8276 | imm_reloc = (int) BFD_RELOC_UNUSED + c; | |
8277 | continue; | |
8278 | } | |
8279 | ||
8280 | break; | |
8281 | } | |
8282 | ||
8283 | /* We need to relax this instruction. */ | |
8284 | imm_reloc = (int) BFD_RELOC_UNUSED + c; | |
8285 | s = expr_end; | |
8286 | continue; | |
8287 | ||
8288 | case 'p': | |
8289 | case 'q': | |
8290 | case 'A': | |
8291 | case 'B': | |
8292 | case 'E': | |
8293 | /* We use offset_reloc rather than imm_reloc for the PC | |
8294 | relative operands. This lets macros with both | |
8295 | immediate and address operands work correctly. */ | |
8296 | my_getExpression (&offset_expr, s); | |
8297 | ||
8298 | if (offset_expr.X_op == O_register) | |
8299 | break; | |
8300 | ||
8301 | /* We need to relax this instruction. */ | |
8302 | offset_reloc = (int) BFD_RELOC_UNUSED + c; | |
8303 | s = expr_end; | |
8304 | continue; | |
8305 | ||
8306 | case '6': /* break code */ | |
8307 | my_getExpression (&imm_expr, s); | |
8308 | check_absolute_expr (ip, &imm_expr); | |
8309 | if ((unsigned long) imm_expr.X_add_number > 63) | |
8310 | { | |
8311 | as_warn (_("Invalid value for `%s' (%lu)"), | |
8312 | ip->insn_mo->name, | |
8313 | (unsigned long) imm_expr.X_add_number); | |
8314 | imm_expr.X_add_number &= 0x3f; | |
8315 | } | |
8316 | ip->insn_opcode |= imm_expr.X_add_number << MIPS16OP_SH_IMM6; | |
8317 | imm_expr.X_op = O_absent; | |
8318 | s = expr_end; | |
8319 | continue; | |
8320 | ||
8321 | case 'a': /* 26 bit address */ | |
8322 | my_getExpression (&offset_expr, s); | |
8323 | s = expr_end; | |
8324 | offset_reloc = BFD_RELOC_MIPS16_JMP; | |
8325 | ip->insn_opcode <<= 16; | |
8326 | continue; | |
8327 | ||
8328 | case 'l': /* register list for entry macro */ | |
8329 | case 'L': /* register list for exit macro */ | |
8330 | { | |
8331 | int mask; | |
8332 | ||
8333 | if (c == 'l') | |
8334 | mask = 0; | |
8335 | else | |
8336 | mask = 7 << 3; | |
8337 | while (*s != '\0') | |
8338 | { | |
8339 | int freg, reg1, reg2; | |
8340 | ||
8341 | while (*s == ' ' || *s == ',') | |
8342 | ++s; | |
8343 | if (*s != '$') | |
8344 | { | |
8345 | as_bad (_("can't parse register list")); | |
8346 | break; | |
8347 | } | |
8348 | ++s; | |
8349 | if (*s != 'f') | |
8350 | freg = 0; | |
8351 | else | |
8352 | { | |
8353 | freg = 1; | |
8354 | ++s; | |
8355 | } | |
8356 | reg1 = 0; | |
3882b010 | 8357 | while (ISDIGIT (*s)) |
252b5132 RH |
8358 | { |
8359 | reg1 *= 10; | |
8360 | reg1 += *s - '0'; | |
8361 | ++s; | |
8362 | } | |
8363 | if (*s == ' ') | |
8364 | ++s; | |
8365 | if (*s != '-') | |
8366 | reg2 = reg1; | |
8367 | else | |
8368 | { | |
8369 | ++s; | |
8370 | if (*s != '$') | |
8371 | break; | |
8372 | ++s; | |
8373 | if (freg) | |
8374 | { | |
8375 | if (*s == 'f') | |
8376 | ++s; | |
8377 | else | |
8378 | { | |
8379 | as_bad (_("invalid register list")); | |
8380 | break; | |
8381 | } | |
8382 | } | |
8383 | reg2 = 0; | |
3882b010 | 8384 | while (ISDIGIT (*s)) |
252b5132 RH |
8385 | { |
8386 | reg2 *= 10; | |
8387 | reg2 += *s - '0'; | |
8388 | ++s; | |
8389 | } | |
8390 | } | |
8391 | if (freg && reg1 == 0 && reg2 == 0 && c == 'L') | |
8392 | { | |
8393 | mask &= ~ (7 << 3); | |
8394 | mask |= 5 << 3; | |
8395 | } | |
8396 | else if (freg && reg1 == 0 && reg2 == 1 && c == 'L') | |
8397 | { | |
8398 | mask &= ~ (7 << 3); | |
8399 | mask |= 6 << 3; | |
8400 | } | |
8401 | else if (reg1 == 4 && reg2 >= 4 && reg2 <= 7 && c != 'L') | |
8402 | mask |= (reg2 - 3) << 3; | |
8403 | else if (reg1 == 16 && reg2 >= 16 && reg2 <= 17) | |
8404 | mask |= (reg2 - 15) << 1; | |
8405 | else if (reg1 == 31 && reg2 == 31) | |
8406 | mask |= 1; | |
8407 | else | |
8408 | { | |
8409 | as_bad (_("invalid register list")); | |
8410 | break; | |
8411 | } | |
8412 | } | |
8413 | /* The mask is filled in in the opcode table for the | |
8414 | benefit of the disassembler. We remove it before | |
8415 | applying the actual mask. */ | |
8416 | ip->insn_opcode &= ~ ((7 << 3) << MIPS16OP_SH_IMM6); | |
8417 | ip->insn_opcode |= mask << MIPS16OP_SH_IMM6; | |
8418 | } | |
8419 | continue; | |
8420 | ||
8421 | case 'e': /* extend code */ | |
8422 | my_getExpression (&imm_expr, s); | |
8423 | check_absolute_expr (ip, &imm_expr); | |
8424 | if ((unsigned long) imm_expr.X_add_number > 0x7ff) | |
8425 | { | |
8426 | as_warn (_("Invalid value for `%s' (%lu)"), | |
8427 | ip->insn_mo->name, | |
8428 | (unsigned long) imm_expr.X_add_number); | |
8429 | imm_expr.X_add_number &= 0x7ff; | |
8430 | } | |
8431 | ip->insn_opcode |= imm_expr.X_add_number; | |
8432 | imm_expr.X_op = O_absent; | |
8433 | s = expr_end; | |
8434 | continue; | |
8435 | ||
8436 | default: | |
8437 | internalError (); | |
8438 | } | |
8439 | break; | |
8440 | } | |
8441 | ||
8442 | /* Args don't match. */ | |
8443 | if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes] && | |
8444 | strcmp (insn->name, insn[1].name) == 0) | |
8445 | { | |
8446 | ++insn; | |
8447 | s = argsstart; | |
8448 | continue; | |
8449 | } | |
8450 | ||
8451 | insn_error = _("illegal operands"); | |
8452 | ||
8453 | return; | |
8454 | } | |
8455 | } | |
8456 | ||
8457 | /* This structure holds information we know about a mips16 immediate | |
8458 | argument type. */ | |
8459 | ||
e972090a NC |
8460 | struct mips16_immed_operand |
8461 | { | |
252b5132 RH |
8462 | /* The type code used in the argument string in the opcode table. */ |
8463 | int type; | |
8464 | /* The number of bits in the short form of the opcode. */ | |
8465 | int nbits; | |
8466 | /* The number of bits in the extended form of the opcode. */ | |
8467 | int extbits; | |
8468 | /* The amount by which the short form is shifted when it is used; | |
8469 | for example, the sw instruction has a shift count of 2. */ | |
8470 | int shift; | |
8471 | /* The amount by which the short form is shifted when it is stored | |
8472 | into the instruction code. */ | |
8473 | int op_shift; | |
8474 | /* Non-zero if the short form is unsigned. */ | |
8475 | int unsp; | |
8476 | /* Non-zero if the extended form is unsigned. */ | |
8477 | int extu; | |
8478 | /* Non-zero if the value is PC relative. */ | |
8479 | int pcrel; | |
8480 | }; | |
8481 | ||
8482 | /* The mips16 immediate operand types. */ | |
8483 | ||
8484 | static const struct mips16_immed_operand mips16_immed_operands[] = | |
8485 | { | |
8486 | { '<', 3, 5, 0, MIPS16OP_SH_RZ, 1, 1, 0 }, | |
8487 | { '>', 3, 5, 0, MIPS16OP_SH_RX, 1, 1, 0 }, | |
8488 | { '[', 3, 6, 0, MIPS16OP_SH_RZ, 1, 1, 0 }, | |
8489 | { ']', 3, 6, 0, MIPS16OP_SH_RX, 1, 1, 0 }, | |
8490 | { '4', 4, 15, 0, MIPS16OP_SH_IMM4, 0, 0, 0 }, | |
8491 | { '5', 5, 16, 0, MIPS16OP_SH_IMM5, 1, 0, 0 }, | |
8492 | { 'H', 5, 16, 1, MIPS16OP_SH_IMM5, 1, 0, 0 }, | |
8493 | { 'W', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 0 }, | |
8494 | { 'D', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 0 }, | |
8495 | { 'j', 5, 16, 0, MIPS16OP_SH_IMM5, 0, 0, 0 }, | |
8496 | { '8', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 0, 0 }, | |
8497 | { 'V', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 0 }, | |
8498 | { 'C', 8, 16, 3, MIPS16OP_SH_IMM8, 1, 0, 0 }, | |
8499 | { 'U', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 1, 0 }, | |
8500 | { 'k', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 0 }, | |
8501 | { 'K', 8, 16, 3, MIPS16OP_SH_IMM8, 0, 0, 0 }, | |
8502 | { 'p', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 }, | |
8503 | { 'q', 11, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 }, | |
8504 | { 'A', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 1 }, | |
8505 | { 'B', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 1 }, | |
8506 | { 'E', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 1 } | |
8507 | }; | |
8508 | ||
8509 | #define MIPS16_NUM_IMMED \ | |
8510 | (sizeof mips16_immed_operands / sizeof mips16_immed_operands[0]) | |
8511 | ||
8512 | /* Handle a mips16 instruction with an immediate value. This or's the | |
8513 | small immediate value into *INSN. It sets *USE_EXTEND to indicate | |
8514 | whether an extended value is needed; if one is needed, it sets | |
8515 | *EXTEND to the value. The argument type is TYPE. The value is VAL. | |
8516 | If SMALL is true, an unextended opcode was explicitly requested. | |
8517 | If EXT is true, an extended opcode was explicitly requested. If | |
8518 | WARN is true, warn if EXT does not match reality. */ | |
8519 | ||
8520 | static void | |
8521 | mips16_immed (file, line, type, val, warn, small, ext, insn, use_extend, | |
8522 | extend) | |
8523 | char *file; | |
8524 | unsigned int line; | |
8525 | int type; | |
8526 | offsetT val; | |
8527 | boolean warn; | |
8528 | boolean small; | |
8529 | boolean ext; | |
8530 | unsigned long *insn; | |
8531 | boolean *use_extend; | |
8532 | unsigned short *extend; | |
8533 | { | |
8534 | register const struct mips16_immed_operand *op; | |
8535 | int mintiny, maxtiny; | |
8536 | boolean needext; | |
8537 | ||
8538 | op = mips16_immed_operands; | |
8539 | while (op->type != type) | |
8540 | { | |
8541 | ++op; | |
8542 | assert (op < mips16_immed_operands + MIPS16_NUM_IMMED); | |
8543 | } | |
8544 | ||
8545 | if (op->unsp) | |
8546 | { | |
8547 | if (type == '<' || type == '>' || type == '[' || type == ']') | |
8548 | { | |
8549 | mintiny = 1; | |
8550 | maxtiny = 1 << op->nbits; | |
8551 | } | |
8552 | else | |
8553 | { | |
8554 | mintiny = 0; | |
8555 | maxtiny = (1 << op->nbits) - 1; | |
8556 | } | |
8557 | } | |
8558 | else | |
8559 | { | |
8560 | mintiny = - (1 << (op->nbits - 1)); | |
8561 | maxtiny = (1 << (op->nbits - 1)) - 1; | |
8562 | } | |
8563 | ||
8564 | /* Branch offsets have an implicit 0 in the lowest bit. */ | |
8565 | if (type == 'p' || type == 'q') | |
8566 | val /= 2; | |
8567 | ||
8568 | if ((val & ((1 << op->shift) - 1)) != 0 | |
8569 | || val < (mintiny << op->shift) | |
8570 | || val > (maxtiny << op->shift)) | |
8571 | needext = true; | |
8572 | else | |
8573 | needext = false; | |
8574 | ||
8575 | if (warn && ext && ! needext) | |
beae10d5 KH |
8576 | as_warn_where (file, line, |
8577 | _("extended operand requested but not required")); | |
252b5132 RH |
8578 | if (small && needext) |
8579 | as_bad_where (file, line, _("invalid unextended operand value")); | |
8580 | ||
8581 | if (small || (! ext && ! needext)) | |
8582 | { | |
8583 | int insnval; | |
8584 | ||
8585 | *use_extend = false; | |
8586 | insnval = ((val >> op->shift) & ((1 << op->nbits) - 1)); | |
8587 | insnval <<= op->op_shift; | |
8588 | *insn |= insnval; | |
8589 | } | |
8590 | else | |
8591 | { | |
8592 | long minext, maxext; | |
8593 | int extval; | |
8594 | ||
8595 | if (op->extu) | |
8596 | { | |
8597 | minext = 0; | |
8598 | maxext = (1 << op->extbits) - 1; | |
8599 | } | |
8600 | else | |
8601 | { | |
8602 | minext = - (1 << (op->extbits - 1)); | |
8603 | maxext = (1 << (op->extbits - 1)) - 1; | |
8604 | } | |
8605 | if (val < minext || val > maxext) | |
8606 | as_bad_where (file, line, | |
8607 | _("operand value out of range for instruction")); | |
8608 | ||
8609 | *use_extend = true; | |
8610 | if (op->extbits == 16) | |
8611 | { | |
8612 | extval = ((val >> 11) & 0x1f) | (val & 0x7e0); | |
8613 | val &= 0x1f; | |
8614 | } | |
8615 | else if (op->extbits == 15) | |
8616 | { | |
8617 | extval = ((val >> 11) & 0xf) | (val & 0x7f0); | |
8618 | val &= 0xf; | |
8619 | } | |
8620 | else | |
8621 | { | |
8622 | extval = ((val & 0x1f) << 6) | (val & 0x20); | |
8623 | val = 0; | |
8624 | } | |
8625 | ||
8626 | *extend = (unsigned short) extval; | |
8627 | *insn |= val; | |
8628 | } | |
8629 | } | |
8630 | \f | |
252b5132 RH |
8631 | |
8632 | static int | |
8633 | my_getSmallExpression (ep, str) | |
8634 | expressionS *ep; | |
8635 | char *str; | |
8636 | { | |
8637 | char *sp; | |
fb1b3232 TS |
8638 | char *oldstr = str; |
8639 | int c = S_EX_NONE; | |
252b5132 RH |
8640 | |
8641 | if (*str == ' ') | |
8642 | str++; | |
fb1b3232 TS |
8643 | if (*str == '(') |
8644 | c = S_EX_NONE; | |
8645 | else if (str[0] == '%' | |
3882b010 L |
8646 | && TOLOWER (str[1]) == 'l' |
8647 | && TOLOWER (str[2]) == 'o' | |
fb1b3232 | 8648 | && str[3] == '(') |
252b5132 | 8649 | { |
fb1b3232 TS |
8650 | c = S_EX_LO; |
8651 | str += sizeof ("%lo(") - 2; | |
8652 | } | |
8653 | else if (str[0] == '%' | |
3882b010 L |
8654 | && TOLOWER (str[1]) == 'h' |
8655 | && TOLOWER (str[2]) == 'i' | |
fb1b3232 TS |
8656 | && str[3] == '(') |
8657 | { | |
8658 | c = S_EX_HI; | |
8659 | str += sizeof ("%hi(") - 2; | |
8660 | } | |
8661 | else if (str[0] == '%' | |
3882b010 L |
8662 | && TOLOWER (str[1]) == 'h' |
8663 | && TOLOWER (str[2]) == 'i' | |
8664 | && TOLOWER (str[3]) == 'g' | |
8665 | && TOLOWER (str[4]) == 'h' | |
8666 | && TOLOWER (str[5]) == 'e' | |
8667 | && TOLOWER (str[6]) == 'r' | |
fb1b3232 TS |
8668 | && str[7] == '(') |
8669 | { | |
8670 | c = S_EX_HIGHER; | |
8671 | str += sizeof ("%higher(") - 2; | |
8672 | } | |
8673 | else if (str[0] == '%' | |
3882b010 L |
8674 | && TOLOWER (str[1]) == 'h' |
8675 | && TOLOWER (str[2]) == 'i' | |
8676 | && TOLOWER (str[3]) == 'g' | |
8677 | && TOLOWER (str[4]) == 'h' | |
8678 | && TOLOWER (str[5]) == 'e' | |
8679 | && TOLOWER (str[6]) == 's' | |
8680 | && TOLOWER (str[7]) == 't' | |
fb1b3232 TS |
8681 | && str[8] == '(') |
8682 | { | |
8683 | c = S_EX_HIGHEST; | |
8684 | str += sizeof ("%highest(") - 2; | |
8685 | } | |
8686 | /* currently unsupported */ | |
8687 | #if 0 | |
8688 | else if (str[0] == '%' | |
3882b010 L |
8689 | && TOLOWER (str[1]) == 'g' |
8690 | && TOLOWER (str[2]) == 'p' | |
8691 | && TOLOWER (str[3]) == '_' | |
8692 | && TOLOWER (str[4]) == 'r' | |
8693 | && TOLOWER (str[5]) == 'e' | |
8694 | && TOLOWER (str[6]) == 'l' | |
e7d556df | 8695 | && str[7] == '(') |
fb1b3232 TS |
8696 | { |
8697 | c = S_EX_GPREL; | |
e7d556df | 8698 | str += sizeof ("%gp_rel(") - 2; |
fb1b3232 TS |
8699 | } |
8700 | else if (str[0] == '%' | |
3882b010 L |
8701 | && TOLOWER (str[1]) == 'n' |
8702 | && TOLOWER (str[2]) == 'e' | |
8703 | && TOLOWER (str[3]) == 'g' | |
fb1b3232 TS |
8704 | && str[4] == '(') |
8705 | { | |
8706 | c = S_EX_NEG; | |
8707 | str += sizeof ("%neg(") - 2; | |
8708 | } | |
8709 | #endif | |
8710 | else | |
8711 | { | |
8712 | my_getExpression (ep, str); | |
8713 | return c; | |
8714 | } | |
252b5132 | 8715 | |
fb1b3232 TS |
8716 | /* |
8717 | * A small expression may be followed by a base register. | |
8718 | * Scan to the end of this operand, and then back over a possible | |
8719 | * base register. Then scan the small expression up to that | |
8720 | * point. (Based on code in sparc.c...) | |
8721 | */ | |
8722 | for (sp = str; *sp && *sp != ','; sp++) | |
8723 | ; | |
8724 | if (sp - 4 >= str && sp[-1] == ')') | |
8725 | { | |
3882b010 | 8726 | if (ISDIGIT (sp[-2])) |
252b5132 | 8727 | { |
3882b010 | 8728 | for (sp -= 3; sp >= str && ISDIGIT (*sp); sp--) |
fb1b3232 TS |
8729 | ; |
8730 | if (*sp == '$' && sp > str && sp[-1] == '(') | |
252b5132 | 8731 | { |
fb1b3232 TS |
8732 | sp--; |
8733 | goto do_it; | |
252b5132 | 8734 | } |
fb1b3232 TS |
8735 | } |
8736 | else if (sp - 5 >= str | |
8737 | && sp[-5] == '(' | |
8738 | && sp[-4] == '$' | |
8739 | && ((sp[-3] == 'f' && sp[-2] == 'p') | |
8740 | || (sp[-3] == 's' && sp[-2] == 'p') | |
8741 | || (sp[-3] == 'g' && sp[-2] == 'p') | |
8742 | || (sp[-3] == 'a' && sp[-2] == 't'))) | |
8743 | { | |
8744 | sp -= 5; | |
8745 | do_it: | |
8746 | if (sp == str) | |
252b5132 | 8747 | { |
fb1b3232 TS |
8748 | /* no expression means zero offset */ |
8749 | if (c != S_EX_NONE) | |
252b5132 | 8750 | { |
fb1b3232 TS |
8751 | /* %xx(reg) is an error */ |
8752 | ep->X_op = O_absent; | |
8753 | expr_end = oldstr; | |
252b5132 RH |
8754 | } |
8755 | else | |
8756 | { | |
fb1b3232 TS |
8757 | ep->X_op = O_constant; |
8758 | expr_end = sp; | |
252b5132 | 8759 | } |
fb1b3232 TS |
8760 | ep->X_add_symbol = NULL; |
8761 | ep->X_op_symbol = NULL; | |
8762 | ep->X_add_number = 0; | |
252b5132 | 8763 | } |
fb1b3232 TS |
8764 | else |
8765 | { | |
8766 | *sp = '\0'; | |
8767 | my_getExpression (ep, str); | |
8768 | *sp = '('; | |
8769 | } | |
8770 | return c; | |
252b5132 RH |
8771 | } |
8772 | } | |
8773 | my_getExpression (ep, str); | |
fb1b3232 TS |
8774 | |
8775 | /* => %highest, %higher, %hi, %lo, %gprel, %neg encountered */ | |
8776 | return c; | |
252b5132 RH |
8777 | } |
8778 | ||
8779 | static void | |
8780 | my_getExpression (ep, str) | |
8781 | expressionS *ep; | |
8782 | char *str; | |
8783 | { | |
8784 | char *save_in; | |
98aa84af | 8785 | valueT val; |
252b5132 RH |
8786 | |
8787 | save_in = input_line_pointer; | |
8788 | input_line_pointer = str; | |
8789 | expression (ep); | |
8790 | expr_end = input_line_pointer; | |
8791 | input_line_pointer = save_in; | |
8792 | ||
8793 | /* If we are in mips16 mode, and this is an expression based on `.', | |
8794 | then we bump the value of the symbol by 1 since that is how other | |
8795 | text symbols are handled. We don't bother to handle complex | |
8796 | expressions, just `.' plus or minus a constant. */ | |
8797 | if (mips_opts.mips16 | |
8798 | && ep->X_op == O_symbol | |
8799 | && strcmp (S_GET_NAME (ep->X_add_symbol), FAKE_LABEL_NAME) == 0 | |
8800 | && S_GET_SEGMENT (ep->X_add_symbol) == now_seg | |
49309057 ILT |
8801 | && symbol_get_frag (ep->X_add_symbol) == frag_now |
8802 | && symbol_constant_p (ep->X_add_symbol) | |
98aa84af AM |
8803 | && (val = S_GET_VALUE (ep->X_add_symbol)) == frag_now_fix ()) |
8804 | S_SET_VALUE (ep->X_add_symbol, val + 1); | |
252b5132 RH |
8805 | } |
8806 | ||
8807 | /* Turn a string in input_line_pointer into a floating point constant | |
bc0d738a NC |
8808 | of type TYPE, and store the appropriate bytes in *LITP. The number |
8809 | of LITTLENUMS emitted is stored in *SIZEP. An error message is | |
252b5132 RH |
8810 | returned, or NULL on OK. */ |
8811 | ||
8812 | char * | |
8813 | md_atof (type, litP, sizeP) | |
8814 | int type; | |
8815 | char *litP; | |
8816 | int *sizeP; | |
8817 | { | |
8818 | int prec; | |
8819 | LITTLENUM_TYPE words[4]; | |
8820 | char *t; | |
8821 | int i; | |
8822 | ||
8823 | switch (type) | |
8824 | { | |
8825 | case 'f': | |
8826 | prec = 2; | |
8827 | break; | |
8828 | ||
8829 | case 'd': | |
8830 | prec = 4; | |
8831 | break; | |
8832 | ||
8833 | default: | |
8834 | *sizeP = 0; | |
8835 | return _("bad call to md_atof"); | |
8836 | } | |
8837 | ||
8838 | t = atof_ieee (input_line_pointer, type, words); | |
8839 | if (t) | |
8840 | input_line_pointer = t; | |
8841 | ||
8842 | *sizeP = prec * 2; | |
8843 | ||
8844 | if (! target_big_endian) | |
8845 | { | |
8846 | for (i = prec - 1; i >= 0; i--) | |
8847 | { | |
8848 | md_number_to_chars (litP, (valueT) words[i], 2); | |
8849 | litP += 2; | |
8850 | } | |
8851 | } | |
8852 | else | |
8853 | { | |
8854 | for (i = 0; i < prec; i++) | |
8855 | { | |
8856 | md_number_to_chars (litP, (valueT) words[i], 2); | |
8857 | litP += 2; | |
8858 | } | |
8859 | } | |
bdaaa2e1 | 8860 | |
252b5132 RH |
8861 | return NULL; |
8862 | } | |
8863 | ||
8864 | void | |
8865 | md_number_to_chars (buf, val, n) | |
8866 | char *buf; | |
8867 | valueT val; | |
8868 | int n; | |
8869 | { | |
8870 | if (target_big_endian) | |
8871 | number_to_chars_bigendian (buf, val, n); | |
8872 | else | |
8873 | number_to_chars_littleendian (buf, val, n); | |
8874 | } | |
8875 | \f | |
39c0a331 | 8876 | CONST char *md_shortopts = "nO::g::G:"; |
252b5132 | 8877 | |
e972090a NC |
8878 | struct option md_longopts[] = |
8879 | { | |
252b5132 RH |
8880 | #define OPTION_MIPS1 (OPTION_MD_BASE + 1) |
8881 | {"mips0", no_argument, NULL, OPTION_MIPS1}, | |
8882 | {"mips1", no_argument, NULL, OPTION_MIPS1}, | |
8883 | #define OPTION_MIPS2 (OPTION_MD_BASE + 2) | |
8884 | {"mips2", no_argument, NULL, OPTION_MIPS2}, | |
8885 | #define OPTION_MIPS3 (OPTION_MD_BASE + 3) | |
8886 | {"mips3", no_argument, NULL, OPTION_MIPS3}, | |
8887 | #define OPTION_MIPS4 (OPTION_MD_BASE + 4) | |
8888 | {"mips4", no_argument, NULL, OPTION_MIPS4}, | |
8889 | #define OPTION_MCPU (OPTION_MD_BASE + 5) | |
8890 | {"mcpu", required_argument, NULL, OPTION_MCPU}, | |
8891 | #define OPTION_MEMBEDDED_PIC (OPTION_MD_BASE + 6) | |
8892 | {"membedded-pic", no_argument, NULL, OPTION_MEMBEDDED_PIC}, | |
156c2f8b | 8893 | #define OPTION_TRAP (OPTION_MD_BASE + 7) |
252b5132 RH |
8894 | {"trap", no_argument, NULL, OPTION_TRAP}, |
8895 | {"no-break", no_argument, NULL, OPTION_TRAP}, | |
156c2f8b | 8896 | #define OPTION_BREAK (OPTION_MD_BASE + 8) |
252b5132 RH |
8897 | {"break", no_argument, NULL, OPTION_BREAK}, |
8898 | {"no-trap", no_argument, NULL, OPTION_BREAK}, | |
156c2f8b | 8899 | #define OPTION_EB (OPTION_MD_BASE + 9) |
252b5132 | 8900 | {"EB", no_argument, NULL, OPTION_EB}, |
156c2f8b | 8901 | #define OPTION_EL (OPTION_MD_BASE + 10) |
252b5132 | 8902 | {"EL", no_argument, NULL, OPTION_EL}, |
156c2f8b | 8903 | #define OPTION_M4650 (OPTION_MD_BASE + 11) |
252b5132 | 8904 | {"m4650", no_argument, NULL, OPTION_M4650}, |
156c2f8b | 8905 | #define OPTION_NO_M4650 (OPTION_MD_BASE + 12) |
252b5132 | 8906 | {"no-m4650", no_argument, NULL, OPTION_NO_M4650}, |
156c2f8b | 8907 | #define OPTION_M4010 (OPTION_MD_BASE + 13) |
252b5132 | 8908 | {"m4010", no_argument, NULL, OPTION_M4010}, |
156c2f8b | 8909 | #define OPTION_NO_M4010 (OPTION_MD_BASE + 14) |
252b5132 | 8910 | {"no-m4010", no_argument, NULL, OPTION_NO_M4010}, |
156c2f8b | 8911 | #define OPTION_M4100 (OPTION_MD_BASE + 15) |
252b5132 | 8912 | {"m4100", no_argument, NULL, OPTION_M4100}, |
156c2f8b | 8913 | #define OPTION_NO_M4100 (OPTION_MD_BASE + 16) |
252b5132 | 8914 | {"no-m4100", no_argument, NULL, OPTION_NO_M4100}, |
156c2f8b | 8915 | #define OPTION_MIPS16 (OPTION_MD_BASE + 17) |
252b5132 | 8916 | {"mips16", no_argument, NULL, OPTION_MIPS16}, |
156c2f8b | 8917 | #define OPTION_NO_MIPS16 (OPTION_MD_BASE + 18) |
252b5132 | 8918 | {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16}, |
156c2f8b | 8919 | #define OPTION_M3900 (OPTION_MD_BASE + 19) |
252b5132 | 8920 | {"m3900", no_argument, NULL, OPTION_M3900}, |
156c2f8b | 8921 | #define OPTION_NO_M3900 (OPTION_MD_BASE + 20) |
252b5132 | 8922 | {"no-m3900", no_argument, NULL, OPTION_NO_M3900}, |
156c2f8b | 8923 | #define OPTION_MABI (OPTION_MD_BASE + 21) |
252b5132 | 8924 | {"mabi", required_argument, NULL, OPTION_MABI}, |
156c2f8b | 8925 | #define OPTION_M7000_HILO_FIX (OPTION_MD_BASE + 22) |
6b76fefe | 8926 | {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX}, |
156c2f8b | 8927 | #define OPTION_NO_M7000_HILO_FIX (OPTION_MD_BASE + 23) |
6b76fefe | 8928 | {"no-fix-7000", no_argument, NULL, OPTION_NO_M7000_HILO_FIX}, |
156c2f8b | 8929 | #define OPTION_GP32 (OPTION_MD_BASE + 24) |
c97ef257 | 8930 | {"mgp32", no_argument, NULL, OPTION_GP32}, |
156c2f8b | 8931 | #define OPTION_GP64 (OPTION_MD_BASE + 25) |
c97ef257 | 8932 | {"mgp64", no_argument, NULL, OPTION_GP64}, |
156c2f8b | 8933 | #define OPTION_CONSTRUCT_FLOATS (OPTION_MD_BASE + 26) |
119d663a | 8934 | {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS}, |
156c2f8b | 8935 | #define OPTION_NO_CONSTRUCT_FLOATS (OPTION_MD_BASE + 27) |
119d663a | 8936 | {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS}, |
156c2f8b NC |
8937 | #define OPTION_MIPS32 (OPTION_MD_BASE + 28) |
8938 | {"mips32", no_argument, NULL, OPTION_MIPS32}, | |
84ea6cf2 NC |
8939 | #define OPTION_MIPS5 (OPTION_MD_BASE + 29) |
8940 | {"mips5", no_argument, NULL, OPTION_MIPS5}, | |
8941 | #define OPTION_MIPS64 (OPTION_MD_BASE + 30) | |
8942 | {"mips64", no_argument, NULL, OPTION_MIPS64}, | |
ec68c924 EC |
8943 | #define OPTION_MARCH (OPTION_MD_BASE + 31) |
8944 | {"march", required_argument, NULL, OPTION_MARCH}, | |
8945 | #define OPTION_MTUNE (OPTION_MD_BASE + 32) | |
8946 | {"mtune", required_argument, NULL, OPTION_MTUNE}, | |
ca4e0257 RS |
8947 | #define OPTION_FP32 (OPTION_MD_BASE + 33) |
8948 | {"mfp32", no_argument, NULL, OPTION_FP32}, | |
156c2f8b NC |
8949 | #ifdef OBJ_ELF |
8950 | #define OPTION_ELF_BASE (OPTION_MD_BASE + 35) | |
8951 | #define OPTION_CALL_SHARED (OPTION_ELF_BASE + 0) | |
8952 | #define OPTION_NON_SHARED (OPTION_ELF_BASE + 1) | |
8953 | #define OPTION_XGOT (OPTION_ELF_BASE + 2) | |
8954 | #define OPTION_32 (OPTION_ELF_BASE + 3) | |
8955 | #define OPTION_64 (OPTION_ELF_BASE + 4) | |
8956 | {"KPIC", no_argument, NULL, OPTION_CALL_SHARED}, | |
8957 | {"call_shared", no_argument, NULL, OPTION_CALL_SHARED}, | |
8958 | {"non_shared", no_argument, NULL, OPTION_NON_SHARED}, | |
8959 | {"xgot", no_argument, NULL, OPTION_XGOT}, | |
8960 | {"32", no_argument, NULL, OPTION_32}, | |
8961 | {"64", no_argument, NULL, OPTION_64}, | |
8962 | #endif | |
119d663a | 8963 | |
252b5132 RH |
8964 | {NULL, no_argument, NULL, 0} |
8965 | }; | |
156c2f8b | 8966 | size_t md_longopts_size = sizeof (md_longopts); |
252b5132 RH |
8967 | |
8968 | int | |
8969 | md_parse_option (c, arg) | |
8970 | int c; | |
8971 | char *arg; | |
8972 | { | |
8973 | switch (c) | |
8974 | { | |
119d663a NC |
8975 | case OPTION_CONSTRUCT_FLOATS: |
8976 | mips_disable_float_construction = 0; | |
8977 | break; | |
bdaaa2e1 | 8978 | |
119d663a NC |
8979 | case OPTION_NO_CONSTRUCT_FLOATS: |
8980 | mips_disable_float_construction = 1; | |
8981 | break; | |
bdaaa2e1 | 8982 | |
252b5132 RH |
8983 | case OPTION_TRAP: |
8984 | mips_trap = 1; | |
8985 | break; | |
8986 | ||
8987 | case OPTION_BREAK: | |
8988 | mips_trap = 0; | |
8989 | break; | |
8990 | ||
8991 | case OPTION_EB: | |
8992 | target_big_endian = 1; | |
8993 | break; | |
8994 | ||
8995 | case OPTION_EL: | |
8996 | target_big_endian = 0; | |
8997 | break; | |
8998 | ||
39c0a331 L |
8999 | case 'n': |
9000 | warn_nops = 1; | |
9001 | break; | |
9002 | ||
252b5132 RH |
9003 | case 'O': |
9004 | if (arg && arg[1] == '0') | |
9005 | mips_optimize = 1; | |
9006 | else | |
9007 | mips_optimize = 2; | |
9008 | break; | |
9009 | ||
9010 | case 'g': | |
9011 | if (arg == NULL) | |
9012 | mips_debug = 2; | |
9013 | else | |
9014 | mips_debug = atoi (arg); | |
9015 | /* When the MIPS assembler sees -g or -g2, it does not do | |
9016 | optimizations which limit full symbolic debugging. We take | |
9017 | that to be equivalent to -O0. */ | |
9018 | if (mips_debug == 2) | |
9019 | mips_optimize = 1; | |
9020 | break; | |
9021 | ||
9022 | case OPTION_MIPS1: | |
e7af610e | 9023 | mips_opts.isa = ISA_MIPS1; |
252b5132 RH |
9024 | break; |
9025 | ||
9026 | case OPTION_MIPS2: | |
e7af610e | 9027 | mips_opts.isa = ISA_MIPS2; |
252b5132 RH |
9028 | break; |
9029 | ||
9030 | case OPTION_MIPS3: | |
e7af610e | 9031 | mips_opts.isa = ISA_MIPS3; |
252b5132 RH |
9032 | break; |
9033 | ||
9034 | case OPTION_MIPS4: | |
e7af610e NC |
9035 | mips_opts.isa = ISA_MIPS4; |
9036 | break; | |
9037 | ||
84ea6cf2 NC |
9038 | case OPTION_MIPS5: |
9039 | mips_opts.isa = ISA_MIPS5; | |
9040 | break; | |
9041 | ||
e7af610e NC |
9042 | case OPTION_MIPS32: |
9043 | mips_opts.isa = ISA_MIPS32; | |
252b5132 RH |
9044 | break; |
9045 | ||
84ea6cf2 NC |
9046 | case OPTION_MIPS64: |
9047 | mips_opts.isa = ISA_MIPS64; | |
9048 | break; | |
9049 | ||
ec68c924 EC |
9050 | case OPTION_MTUNE: |
9051 | case OPTION_MARCH: | |
252b5132 RH |
9052 | case OPTION_MCPU: |
9053 | { | |
ec68c924 EC |
9054 | int cpu = CPU_UNKNOWN; |
9055 | ||
e7af610e | 9056 | /* Identify the processor type. */ |
ec68c924 | 9057 | if (strcasecmp (arg, "default") != 0) |
252b5132 | 9058 | { |
e7af610e | 9059 | const struct mips_cpu_info *ci; |
252b5132 | 9060 | |
e7af610e NC |
9061 | ci = mips_cpu_info_from_name (arg); |
9062 | if (ci == NULL || ci->is_isa) | |
ec68c924 EC |
9063 | { |
9064 | switch (c) | |
9065 | { | |
9066 | case OPTION_MTUNE: | |
9067 | as_fatal (_("invalid architecture -mtune=%s"), arg); | |
9068 | break; | |
9069 | case OPTION_MARCH: | |
9070 | as_fatal (_("invalid architecture -march=%s"), arg); | |
9071 | break; | |
9072 | case OPTION_MCPU: | |
9073 | as_fatal (_("invalid architecture -mcpu=%s"), arg); | |
9074 | break; | |
9075 | } | |
9076 | } | |
e7af610e | 9077 | else |
ec68c924 EC |
9078 | cpu = ci->cpu; |
9079 | } | |
9080 | ||
9081 | switch (c) | |
9082 | { | |
9083 | case OPTION_MTUNE: | |
6dce9e24 TS |
9084 | if (mips_tune != CPU_UNKNOWN && mips_tune != cpu) |
9085 | as_warn(_("A different -mtune= was already specified, is now " | |
9086 | "-mtune=%s"), arg); | |
ec68c924 EC |
9087 | mips_tune = cpu; |
9088 | break; | |
9089 | case OPTION_MARCH: | |
6dce9e24 TS |
9090 | if (mips_arch != CPU_UNKNOWN && mips_arch != cpu) |
9091 | as_warn(_("A different -march= was already specified, is now " | |
9092 | "-march=%s"), arg); | |
ec68c924 EC |
9093 | mips_arch = cpu; |
9094 | break; | |
9095 | case OPTION_MCPU: | |
6dce9e24 TS |
9096 | if (mips_cpu != CPU_UNKNOWN && mips_cpu != cpu) |
9097 | as_warn(_("A different -mcpu= was already specified, is now " | |
9098 | "-mcpu=%s"), arg); | |
ec68c924 | 9099 | mips_cpu = cpu; |
252b5132 RH |
9100 | } |
9101 | } | |
9102 | break; | |
9103 | ||
9104 | case OPTION_M4650: | |
6dce9e24 TS |
9105 | if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_R4650) |
9106 | || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_R4650)) | |
9107 | as_warn(_("A different -march= or -mtune= was already specified, " | |
9108 | "is now -m4650")); | |
ec68c924 EC |
9109 | mips_arch = CPU_R4650; |
9110 | mips_tune = CPU_R4650; | |
252b5132 RH |
9111 | break; |
9112 | ||
9113 | case OPTION_NO_M4650: | |
9114 | break; | |
9115 | ||
9116 | case OPTION_M4010: | |
6dce9e24 TS |
9117 | if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_R4010) |
9118 | || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_R4010)) | |
9119 | as_warn(_("A different -march= or -mtune= was already specified, " | |
9120 | "is now -m4010")); | |
ec68c924 EC |
9121 | mips_arch = CPU_R4010; |
9122 | mips_tune = CPU_R4010; | |
252b5132 RH |
9123 | break; |
9124 | ||
9125 | case OPTION_NO_M4010: | |
9126 | break; | |
9127 | ||
9128 | case OPTION_M4100: | |
6dce9e24 TS |
9129 | if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_VR4100) |
9130 | || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_VR4100)) | |
9131 | as_warn(_("A different -march= or -mtune= was already specified, " | |
9132 | "is now -m4100")); | |
ec68c924 EC |
9133 | mips_arch = CPU_VR4100; |
9134 | mips_tune = CPU_VR4100; | |
252b5132 RH |
9135 | break; |
9136 | ||
9137 | case OPTION_NO_M4100: | |
9138 | break; | |
9139 | ||
252b5132 | 9140 | case OPTION_M3900: |
6dce9e24 TS |
9141 | if ((mips_arch != CPU_UNKNOWN && mips_arch != CPU_R3900) |
9142 | || (mips_tune != CPU_UNKNOWN && mips_tune != CPU_R3900)) | |
9143 | as_warn(_("A different -march= or -mtune= was already specified, " | |
9144 | "is now -m3900")); | |
ec68c924 EC |
9145 | mips_arch = CPU_R3900; |
9146 | mips_tune = CPU_R3900; | |
252b5132 | 9147 | break; |
bdaaa2e1 | 9148 | |
252b5132 RH |
9149 | case OPTION_NO_M3900: |
9150 | break; | |
9151 | ||
9152 | case OPTION_MIPS16: | |
9153 | mips_opts.mips16 = 1; | |
9154 | mips_no_prev_insn (false); | |
9155 | break; | |
9156 | ||
9157 | case OPTION_NO_MIPS16: | |
9158 | mips_opts.mips16 = 0; | |
9159 | mips_no_prev_insn (false); | |
9160 | break; | |
9161 | ||
9162 | case OPTION_MEMBEDDED_PIC: | |
9163 | mips_pic = EMBEDDED_PIC; | |
9164 | if (USE_GLOBAL_POINTER_OPT && g_switch_seen) | |
9165 | { | |
9166 | as_bad (_("-G may not be used with embedded PIC code")); | |
9167 | return 0; | |
9168 | } | |
9169 | g_switch_value = 0x7fffffff; | |
9170 | break; | |
9171 | ||
0f074f60 | 9172 | #ifdef OBJ_ELF |
252b5132 RH |
9173 | /* When generating ELF code, we permit -KPIC and -call_shared to |
9174 | select SVR4_PIC, and -non_shared to select no PIC. This is | |
9175 | intended to be compatible with Irix 5. */ | |
9176 | case OPTION_CALL_SHARED: | |
9177 | if (OUTPUT_FLAVOR != bfd_target_elf_flavour) | |
9178 | { | |
9179 | as_bad (_("-call_shared is supported only for ELF format")); | |
9180 | return 0; | |
9181 | } | |
9182 | mips_pic = SVR4_PIC; | |
9183 | if (g_switch_seen && g_switch_value != 0) | |
9184 | { | |
9185 | as_bad (_("-G may not be used with SVR4 PIC code")); | |
9186 | return 0; | |
9187 | } | |
9188 | g_switch_value = 0; | |
9189 | break; | |
9190 | ||
9191 | case OPTION_NON_SHARED: | |
9192 | if (OUTPUT_FLAVOR != bfd_target_elf_flavour) | |
9193 | { | |
9194 | as_bad (_("-non_shared is supported only for ELF format")); | |
9195 | return 0; | |
9196 | } | |
9197 | mips_pic = NO_PIC; | |
9198 | break; | |
9199 | ||
9200 | /* The -xgot option tells the assembler to use 32 offsets when | |
9201 | accessing the got in SVR4_PIC mode. It is for Irix | |
9202 | compatibility. */ | |
9203 | case OPTION_XGOT: | |
9204 | mips_big_got = 1; | |
9205 | break; | |
0f074f60 | 9206 | #endif /* OBJ_ELF */ |
252b5132 RH |
9207 | |
9208 | case 'G': | |
9209 | if (! USE_GLOBAL_POINTER_OPT) | |
9210 | { | |
9211 | as_bad (_("-G is not supported for this configuration")); | |
9212 | return 0; | |
9213 | } | |
9214 | else if (mips_pic == SVR4_PIC || mips_pic == EMBEDDED_PIC) | |
9215 | { | |
9216 | as_bad (_("-G may not be used with SVR4 or embedded PIC code")); | |
9217 | return 0; | |
9218 | } | |
9219 | else | |
9220 | g_switch_value = atoi (arg); | |
9221 | g_switch_seen = 1; | |
9222 | break; | |
9223 | ||
0f074f60 | 9224 | #ifdef OBJ_ELF |
252b5132 RH |
9225 | /* The -32 and -64 options tell the assembler to output the 32 |
9226 | bit or the 64 bit MIPS ELF format. */ | |
9227 | case OPTION_32: | |
9228 | mips_64 = 0; | |
9229 | break; | |
9230 | ||
9231 | case OPTION_64: | |
9232 | { | |
9233 | const char **list, **l; | |
9234 | ||
9235 | list = bfd_target_list (); | |
9236 | for (l = list; *l != NULL; l++) | |
a6bacc80 TS |
9237 | #ifdef TE_TMIPS |
9238 | /* This is traditional mips */ | |
9239 | if (strcmp (*l, "elf64-tradbigmips") == 0 | |
f4ddc5e6 | 9240 | || strcmp (*l, "elf64-tradlittlemips") == 0) |
a6bacc80 TS |
9241 | #else |
9242 | if (strcmp (*l, "elf64-bigmips") == 0 | |
9243 | || strcmp (*l, "elf64-littlemips") == 0) | |
9244 | #endif | |
252b5132 RH |
9245 | break; |
9246 | if (*l == NULL) | |
9247 | as_fatal (_("No compiled in support for 64 bit object file format")); | |
9248 | free (list); | |
9249 | mips_64 = 1; | |
9250 | } | |
9251 | break; | |
0f074f60 | 9252 | #endif /* OBJ_ELF */ |
252b5132 | 9253 | |
c97ef257 AH |
9254 | case OPTION_GP32: |
9255 | mips_gp32 = 1; | |
c97ef257 AH |
9256 | |
9257 | /* We deliberately don't allow "-gp32" to set the MIPS_32BITMODE | |
9258 | flag in object files because to do so would make it | |
9259 | impossible to link with libraries compiled without "-gp32". | |
bdaaa2e1 | 9260 | This is unnecessarily restrictive. |
c97ef257 AH |
9261 | |
9262 | We could solve this problem by adding "-gp32" multilibs to | |
9263 | gcc, but to set this flag before gcc is built with such | |
bdaaa2e1 | 9264 | multilibs will break too many systems. */ |
c97ef257 | 9265 | |
beae10d5 KH |
9266 | #if 0 |
9267 | mips_32bitmode = 1; | |
9268 | #endif | |
c97ef257 AH |
9269 | break; |
9270 | ||
9271 | case OPTION_GP64: | |
9272 | mips_gp32 = 0; | |
beae10d5 KH |
9273 | #if 0 |
9274 | mips_32bitmode = 0; | |
9275 | #endif | |
c97ef257 | 9276 | break; |
252b5132 | 9277 | |
ca4e0257 RS |
9278 | case OPTION_FP32: |
9279 | mips_fp32 = 1; | |
9280 | break; | |
9281 | ||
252b5132 | 9282 | case OPTION_MABI: |
beae10d5 KH |
9283 | if (strcmp (arg, "32") == 0 |
9284 | || strcmp (arg, "n32") == 0 | |
9285 | || strcmp (arg, "64") == 0 | |
9286 | || strcmp (arg, "o64") == 0 | |
9287 | || strcmp (arg, "eabi") == 0) | |
ca4e0257 RS |
9288 | { |
9289 | mips_abi_string = arg; | |
9290 | mips_32bit_abi = (strcmp (arg, "32") == 0); | |
9291 | } | |
252b5132 RH |
9292 | break; |
9293 | ||
6b76fefe CM |
9294 | case OPTION_M7000_HILO_FIX: |
9295 | mips_7000_hilo_fix = true; | |
9296 | break; | |
9297 | ||
9298 | case OPTION_NO_M7000_HILO_FIX: | |
9299 | mips_7000_hilo_fix = false; | |
9300 | break; | |
9301 | ||
252b5132 RH |
9302 | default: |
9303 | return 0; | |
9304 | } | |
9305 | ||
9306 | return 1; | |
9307 | } | |
9308 | ||
252b5132 RH |
9309 | static void |
9310 | show (stream, string, col_p, first_p) | |
9311 | FILE *stream; | |
9312 | char *string; | |
9313 | int *col_p; | |
9314 | int *first_p; | |
9315 | { | |
9316 | if (*first_p) | |
9317 | { | |
9318 | fprintf (stream, "%24s", ""); | |
9319 | *col_p = 24; | |
9320 | } | |
9321 | else | |
9322 | { | |
9323 | fprintf (stream, ", "); | |
9324 | *col_p += 2; | |
9325 | } | |
9326 | ||
9327 | if (*col_p + strlen (string) > 72) | |
9328 | { | |
9329 | fprintf (stream, "\n%24s", ""); | |
9330 | *col_p = 24; | |
9331 | } | |
9332 | ||
9333 | fprintf (stream, "%s", string); | |
9334 | *col_p += strlen (string); | |
9335 | ||
9336 | *first_p = 0; | |
9337 | } | |
9338 | ||
252b5132 RH |
9339 | void |
9340 | md_show_usage (stream) | |
9341 | FILE *stream; | |
9342 | { | |
9343 | int column, first; | |
9344 | ||
beae10d5 | 9345 | fprintf (stream, _("\ |
252b5132 RH |
9346 | MIPS options:\n\ |
9347 | -membedded-pic generate embedded position independent code\n\ | |
9348 | -EB generate big endian output\n\ | |
9349 | -EL generate little endian output\n\ | |
9a41af64 | 9350 | -g, -g2 do not remove unneeded NOPs or swap branches\n\ |
252b5132 RH |
9351 | -G NUM allow referencing objects up to NUM bytes\n\ |
9352 | implicitly with the gp register [default 8]\n")); | |
beae10d5 | 9353 | fprintf (stream, _("\ |
252b5132 RH |
9354 | -mips1 generate MIPS ISA I instructions\n\ |
9355 | -mips2 generate MIPS ISA II instructions\n\ | |
9356 | -mips3 generate MIPS ISA III instructions\n\ | |
9357 | -mips4 generate MIPS ISA IV instructions\n\ | |
84ea6cf2 | 9358 | -mips5 generate MIPS ISA V instructions\n\ |
e7af610e | 9359 | -mips32 generate MIPS32 ISA instructions\n\ |
84ea6cf2 | 9360 | -mips64 generate MIPS64 ISA instructions\n\ |
ec68c924 | 9361 | -march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n")); |
252b5132 RH |
9362 | |
9363 | first = 1; | |
9364 | ||
9365 | show (stream, "2000", &column, &first); | |
9366 | show (stream, "3000", &column, &first); | |
9367 | show (stream, "3900", &column, &first); | |
9368 | show (stream, "4000", &column, &first); | |
9369 | show (stream, "4010", &column, &first); | |
9370 | show (stream, "4100", &column, &first); | |
9371 | show (stream, "4111", &column, &first); | |
9372 | show (stream, "4300", &column, &first); | |
9373 | show (stream, "4400", &column, &first); | |
9374 | show (stream, "4600", &column, &first); | |
9375 | show (stream, "4650", &column, &first); | |
9376 | show (stream, "5000", &column, &first); | |
18ae5d72 EC |
9377 | show (stream, "5200", &column, &first); |
9378 | show (stream, "5230", &column, &first); | |
9379 | show (stream, "5231", &column, &first); | |
9380 | show (stream, "5261", &column, &first); | |
9381 | show (stream, "5721", &column, &first); | |
252b5132 RH |
9382 | show (stream, "6000", &column, &first); |
9383 | show (stream, "8000", &column, &first); | |
9384 | show (stream, "10000", &column, &first); | |
d1cf510e | 9385 | show (stream, "12000", &column, &first); |
c6c98b38 | 9386 | show (stream, "sb-1", &column, &first); |
252b5132 RH |
9387 | fputc ('\n', stream); |
9388 | ||
9389 | fprintf (stream, _("\ | |
ec68c924 | 9390 | -mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\ |
252b5132 RH |
9391 | -no-mCPU don't generate code specific to CPU.\n\ |
9392 | For -mCPU and -no-mCPU, CPU must be one of:\n")); | |
9393 | ||
9394 | first = 1; | |
9395 | ||
9396 | show (stream, "3900", &column, &first); | |
9397 | show (stream, "4010", &column, &first); | |
9398 | show (stream, "4100", &column, &first); | |
9399 | show (stream, "4650", &column, &first); | |
9400 | fputc ('\n', stream); | |
9401 | ||
beae10d5 | 9402 | fprintf (stream, _("\ |
252b5132 RH |
9403 | -mips16 generate mips16 instructions\n\ |
9404 | -no-mips16 do not generate mips16 instructions\n")); | |
beae10d5 | 9405 | fprintf (stream, _("\ |
ca4e0257 RS |
9406 | -mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\ |
9407 | -mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\ | |
252b5132 RH |
9408 | -O0 remove unneeded NOPs, do not swap branches\n\ |
9409 | -O remove unneeded NOPs and swap branches\n\ | |
63486801 | 9410 | -n warn about NOPs generated from macros\n\ |
119d663a | 9411 | --[no-]construct-floats [dis]allow floating point values to be constructed\n\ |
252b5132 RH |
9412 | --trap, --no-break trap exception on div by 0 and mult overflow\n\ |
9413 | --break, --no-trap break exception on div by 0 and mult overflow\n")); | |
9414 | #ifdef OBJ_ELF | |
beae10d5 | 9415 | fprintf (stream, _("\ |
252b5132 RH |
9416 | -KPIC, -call_shared generate SVR4 position independent code\n\ |
9417 | -non_shared do not generate position independent code\n\ | |
9418 | -xgot assume a 32 bit GOT\n\ | |
9419 | -32 create 32 bit object file (default)\n\ | |
9420 | -64 create 64 bit object file\n")); | |
9421 | #endif | |
9422 | } | |
9423 | \f | |
9424 | void | |
9425 | mips_init_after_args () | |
9426 | { | |
9427 | /* initialize opcodes */ | |
9428 | bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes; | |
beae10d5 | 9429 | mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes; |
252b5132 RH |
9430 | } |
9431 | ||
9432 | long | |
9433 | md_pcrel_from (fixP) | |
9434 | fixS *fixP; | |
9435 | { | |
9436 | if (OUTPUT_FLAVOR != bfd_target_aout_flavour | |
9437 | && fixP->fx_addsy != (symbolS *) NULL | |
9438 | && ! S_IS_DEFINED (fixP->fx_addsy)) | |
9439 | { | |
cb56d3d3 TS |
9440 | if (mips_pic == EMBEDDED_PIC) |
9441 | { | |
9442 | /* This makes a branch to an undefined symbol be a branch to the | |
9443 | current location. */ | |
9444 | return 4; | |
9445 | } | |
9446 | else | |
9447 | { | |
9448 | return 1; | |
9449 | } | |
252b5132 RH |
9450 | } |
9451 | ||
9452 | /* return the address of the delay slot */ | |
9453 | return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address; | |
9454 | } | |
9455 | ||
252b5132 RH |
9456 | /* This is called before the symbol table is processed. In order to |
9457 | work with gcc when using mips-tfile, we must keep all local labels. | |
9458 | However, in other cases, we want to discard them. If we were | |
9459 | called with -g, but we didn't see any debugging information, it may | |
9460 | mean that gcc is smuggling debugging information through to | |
9461 | mips-tfile, in which case we must generate all local labels. */ | |
9462 | ||
9463 | void | |
9464 | mips_frob_file_before_adjust () | |
9465 | { | |
9466 | #ifndef NO_ECOFF_DEBUGGING | |
9467 | if (ECOFF_DEBUGGING | |
9468 | && mips_debug != 0 | |
9469 | && ! ecoff_debugging_seen) | |
9470 | flag_keep_locals = 1; | |
9471 | #endif | |
9472 | } | |
9473 | ||
9474 | /* Sort any unmatched HI16_S relocs so that they immediately precede | |
9475 | the corresponding LO reloc. This is called before md_apply_fix and | |
9476 | tc_gen_reloc. Unmatched HI16_S relocs can only be generated by | |
9477 | explicit use of the %hi modifier. */ | |
9478 | ||
9479 | void | |
9480 | mips_frob_file () | |
9481 | { | |
9482 | struct mips_hi_fixup *l; | |
9483 | ||
9484 | for (l = mips_hi_fixup_list; l != NULL; l = l->next) | |
9485 | { | |
9486 | segment_info_type *seginfo; | |
9487 | int pass; | |
9488 | ||
9489 | assert (l->fixp->fx_r_type == BFD_RELOC_HI16_S); | |
9490 | ||
9491 | /* Check quickly whether the next fixup happens to be a matching | |
9492 | %lo. */ | |
9493 | if (l->fixp->fx_next != NULL | |
9494 | && l->fixp->fx_next->fx_r_type == BFD_RELOC_LO16 | |
9495 | && l->fixp->fx_addsy == l->fixp->fx_next->fx_addsy | |
9496 | && l->fixp->fx_offset == l->fixp->fx_next->fx_offset) | |
9497 | continue; | |
9498 | ||
9499 | /* Look through the fixups for this segment for a matching %lo. | |
9500 | When we find one, move the %hi just in front of it. We do | |
9501 | this in two passes. In the first pass, we try to find a | |
9502 | unique %lo. In the second pass, we permit multiple %hi | |
9503 | relocs for a single %lo (this is a GNU extension). */ | |
9504 | seginfo = seg_info (l->seg); | |
9505 | for (pass = 0; pass < 2; pass++) | |
9506 | { | |
9507 | fixS *f, *prev; | |
9508 | ||
9509 | prev = NULL; | |
9510 | for (f = seginfo->fix_root; f != NULL; f = f->fx_next) | |
9511 | { | |
9512 | /* Check whether this is a %lo fixup which matches l->fixp. */ | |
9513 | if (f->fx_r_type == BFD_RELOC_LO16 | |
9514 | && f->fx_addsy == l->fixp->fx_addsy | |
9515 | && f->fx_offset == l->fixp->fx_offset | |
9516 | && (pass == 1 | |
9517 | || prev == NULL | |
9518 | || prev->fx_r_type != BFD_RELOC_HI16_S | |
9519 | || prev->fx_addsy != f->fx_addsy | |
9520 | || prev->fx_offset != f->fx_offset)) | |
9521 | { | |
9522 | fixS **pf; | |
9523 | ||
9524 | /* Move l->fixp before f. */ | |
9525 | for (pf = &seginfo->fix_root; | |
9526 | *pf != l->fixp; | |
9527 | pf = &(*pf)->fx_next) | |
9528 | assert (*pf != NULL); | |
9529 | ||
9530 | *pf = l->fixp->fx_next; | |
9531 | ||
9532 | l->fixp->fx_next = f; | |
9533 | if (prev == NULL) | |
9534 | seginfo->fix_root = l->fixp; | |
9535 | else | |
9536 | prev->fx_next = l->fixp; | |
9537 | ||
9538 | break; | |
9539 | } | |
9540 | ||
9541 | prev = f; | |
9542 | } | |
9543 | ||
9544 | if (f != NULL) | |
9545 | break; | |
9546 | ||
9547 | #if 0 /* GCC code motion plus incomplete dead code elimination | |
9548 | can leave a %hi without a %lo. */ | |
9549 | if (pass == 1) | |
9550 | as_warn_where (l->fixp->fx_file, l->fixp->fx_line, | |
9551 | _("Unmatched %%hi reloc")); | |
9552 | #endif | |
9553 | } | |
9554 | } | |
9555 | } | |
9556 | ||
9557 | /* When generating embedded PIC code we need to use a special | |
9558 | relocation to represent the difference of two symbols in the .text | |
9559 | section (switch tables use a difference of this sort). See | |
9560 | include/coff/mips.h for details. This macro checks whether this | |
9561 | fixup requires the special reloc. */ | |
9562 | #define SWITCH_TABLE(fixp) \ | |
9563 | ((fixp)->fx_r_type == BFD_RELOC_32 \ | |
bb2d6cd7 | 9564 | && OUTPUT_FLAVOR != bfd_target_elf_flavour \ |
252b5132 RH |
9565 | && (fixp)->fx_addsy != NULL \ |
9566 | && (fixp)->fx_subsy != NULL \ | |
9567 | && S_GET_SEGMENT ((fixp)->fx_addsy) == text_section \ | |
9568 | && S_GET_SEGMENT ((fixp)->fx_subsy) == text_section) | |
9569 | ||
9570 | /* When generating embedded PIC code we must keep all PC relative | |
9571 | relocations, in case the linker has to relax a call. We also need | |
9572 | to keep relocations for switch table entries. */ | |
9573 | ||
252b5132 RH |
9574 | int |
9575 | mips_force_relocation (fixp) | |
9576 | fixS *fixp; | |
9577 | { | |
9578 | if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT | |
9579 | || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
9580 | return 1; | |
9581 | ||
9582 | return (mips_pic == EMBEDDED_PIC | |
9583 | && (fixp->fx_pcrel | |
9584 | || SWITCH_TABLE (fixp) | |
9585 | || fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S | |
9586 | || fixp->fx_r_type == BFD_RELOC_PCREL_LO16)); | |
9587 | } | |
9588 | ||
9589 | /* Apply a fixup to the object file. */ | |
9590 | ||
9591 | int | |
9592 | md_apply_fix (fixP, valueP) | |
9593 | fixS *fixP; | |
9594 | valueT *valueP; | |
9595 | { | |
9596 | unsigned char *buf; | |
98aa84af AM |
9597 | long insn; |
9598 | valueT value; | |
252b5132 RH |
9599 | |
9600 | assert (fixP->fx_size == 4 | |
9601 | || fixP->fx_r_type == BFD_RELOC_16 | |
9602 | || fixP->fx_r_type == BFD_RELOC_64 | |
9603 | || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT | |
9604 | || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY); | |
9605 | ||
9606 | value = *valueP; | |
9607 | ||
9608 | /* If we aren't adjusting this fixup to be against the section | |
9609 | symbol, we need to adjust the value. */ | |
9610 | #ifdef OBJ_ELF | |
9611 | if (fixP->fx_addsy != NULL && OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
bb2d6cd7 | 9612 | { |
98aa84af | 9613 | if (S_GET_OTHER (fixP->fx_addsy) == STO_MIPS16 |
ea4ff978 L |
9614 | || ((S_IS_WEAK (fixP->fx_addsy) |
9615 | || S_IS_EXTERN (fixP->fx_addsy)) | |
9616 | && !S_IS_COMMON (fixP->fx_addsy)) | |
98aa84af AM |
9617 | || (symbol_used_in_reloc_p (fixP->fx_addsy) |
9618 | && (((bfd_get_section_flags (stdoutput, | |
9619 | S_GET_SEGMENT (fixP->fx_addsy)) | |
9620 | & SEC_LINK_ONCE) != 0) | |
9621 | || !strncmp (segment_name (S_GET_SEGMENT (fixP->fx_addsy)), | |
9622 | ".gnu.linkonce", | |
9623 | sizeof (".gnu.linkonce") - 1)))) | |
252b5132 | 9624 | |
98aa84af AM |
9625 | { |
9626 | valueT symval = S_GET_VALUE (fixP->fx_addsy); | |
9627 | value -= symval; | |
236bd878 RS |
9628 | if (value != 0 |
9629 | && ! fixP->fx_pcrel | |
9630 | && fixP->fx_r_type != BFD_RELOC_MIPS_GPREL) | |
98aa84af AM |
9631 | { |
9632 | /* In this case, the bfd_install_relocation routine will | |
9633 | incorrectly add the symbol value back in. We just want | |
7461da6e | 9634 | the addend to appear in the object file. */ |
98aa84af | 9635 | value -= symval; |
7461da6e RS |
9636 | |
9637 | /* Make sure the addend is still non-zero. If it became zero | |
9638 | after the last operation, set it to a spurious value and | |
9639 | subtract the same value from the object file's contents. */ | |
9640 | if (value == 0) | |
9641 | { | |
9642 | value = 8; | |
9643 | ||
9644 | /* The in-place addends for LO16 relocations are signed; | |
9645 | leave the matching HI16 in-place addends as zero. */ | |
9646 | if (fixP->fx_r_type != BFD_RELOC_HI16_S) | |
9647 | { | |
9648 | reloc_howto_type *howto; | |
9649 | bfd_vma contents, mask, field; | |
9650 | ||
9651 | howto = bfd_reloc_type_lookup (stdoutput, | |
9652 | fixP->fx_r_type); | |
9653 | ||
9654 | contents = bfd_get_bits (fixP->fx_frag->fr_literal | |
9655 | + fixP->fx_where, | |
9656 | fixP->fx_size * 8, | |
9657 | target_big_endian); | |
9658 | ||
9659 | /* MASK has bits set where the relocation should go. | |
9660 | FIELD is -value, shifted into the appropriate place | |
9661 | for this relocation. */ | |
9662 | mask = 1 << (howto->bitsize - 1); | |
9663 | mask = (((mask - 1) << 1) | 1) << howto->bitpos; | |
9664 | field = (-value >> howto->rightshift) << howto->bitpos; | |
9665 | ||
9666 | bfd_put_bits ((field & mask) | (contents & ~mask), | |
9667 | fixP->fx_frag->fr_literal + fixP->fx_where, | |
9668 | fixP->fx_size * 8, | |
9669 | target_big_endian); | |
9670 | } | |
9671 | } | |
98aa84af AM |
9672 | } |
9673 | } | |
252b5132 | 9674 | |
bb2d6cd7 GK |
9675 | /* This code was generated using trial and error and so is |
9676 | fragile and not trustworthy. If you change it, you should | |
9677 | rerun the elf-rel, elf-rel2, and empic testcases and ensure | |
9678 | they still pass. */ | |
9679 | if (fixP->fx_pcrel || fixP->fx_subsy != NULL) | |
9680 | { | |
9681 | value += fixP->fx_frag->fr_address + fixP->fx_where; | |
9682 | ||
9683 | /* BFD's REL handling, for MIPS, is _very_ weird. | |
9684 | This gives the right results, but it can't possibly | |
9685 | be the way things are supposed to work. */ | |
cb56d3d3 TS |
9686 | if ((fixP->fx_r_type != BFD_RELOC_16_PCREL |
9687 | && fixP->fx_r_type != BFD_RELOC_16_PCREL_S2) | |
bb2d6cd7 GK |
9688 | || S_GET_SEGMENT (fixP->fx_addsy) != undefined_section) |
9689 | value += fixP->fx_frag->fr_address + fixP->fx_where; | |
9690 | } | |
9691 | } | |
9692 | #endif | |
252b5132 RH |
9693 | |
9694 | fixP->fx_addnumber = value; /* Remember value for tc_gen_reloc */ | |
9695 | ||
9696 | if (fixP->fx_addsy == NULL && ! fixP->fx_pcrel) | |
9697 | fixP->fx_done = 1; | |
9698 | ||
9699 | switch (fixP->fx_r_type) | |
9700 | { | |
9701 | case BFD_RELOC_MIPS_JMP: | |
9702 | case BFD_RELOC_HI16: | |
9703 | case BFD_RELOC_HI16_S: | |
9704 | case BFD_RELOC_MIPS_GPREL: | |
9705 | case BFD_RELOC_MIPS_LITERAL: | |
9706 | case BFD_RELOC_MIPS_CALL16: | |
9707 | case BFD_RELOC_MIPS_GOT16: | |
9708 | case BFD_RELOC_MIPS_GPREL32: | |
9709 | case BFD_RELOC_MIPS_GOT_HI16: | |
9710 | case BFD_RELOC_MIPS_GOT_LO16: | |
9711 | case BFD_RELOC_MIPS_CALL_HI16: | |
9712 | case BFD_RELOC_MIPS_CALL_LO16: | |
9713 | case BFD_RELOC_MIPS16_GPREL: | |
9714 | if (fixP->fx_pcrel) | |
9715 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
9716 | _("Invalid PC relative reloc")); | |
9717 | /* Nothing needed to do. The value comes from the reloc entry */ | |
9718 | break; | |
9719 | ||
9720 | case BFD_RELOC_MIPS16_JMP: | |
9721 | /* We currently always generate a reloc against a symbol, which | |
9722 | means that we don't want an addend even if the symbol is | |
9723 | defined. */ | |
9724 | fixP->fx_addnumber = 0; | |
9725 | break; | |
9726 | ||
9727 | case BFD_RELOC_PCREL_HI16_S: | |
9728 | /* The addend for this is tricky if it is internal, so we just | |
9729 | do everything here rather than in bfd_install_relocation. */ | |
bdaaa2e1 | 9730 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour |
bb2d6cd7 GK |
9731 | && !fixP->fx_done |
9732 | && value != 0) | |
9733 | break; | |
9734 | if (fixP->fx_addsy | |
9735 | && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0) | |
252b5132 RH |
9736 | { |
9737 | /* For an external symbol adjust by the address to make it | |
9738 | pcrel_offset. We use the address of the RELLO reloc | |
9739 | which follows this one. */ | |
9740 | value += (fixP->fx_next->fx_frag->fr_address | |
9741 | + fixP->fx_next->fx_where); | |
9742 | } | |
e7d556df | 9743 | value = ((value + 0x8000) >> 16) & 0xffff; |
252b5132 RH |
9744 | buf = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where; |
9745 | if (target_big_endian) | |
9746 | buf += 2; | |
9747 | md_number_to_chars (buf, value, 2); | |
9748 | break; | |
9749 | ||
9750 | case BFD_RELOC_PCREL_LO16: | |
9751 | /* The addend for this is tricky if it is internal, so we just | |
9752 | do everything here rather than in bfd_install_relocation. */ | |
bdaaa2e1 | 9753 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour |
bb2d6cd7 GK |
9754 | && !fixP->fx_done |
9755 | && value != 0) | |
9756 | break; | |
9757 | if (fixP->fx_addsy | |
9758 | && (symbol_get_bfdsym (fixP->fx_addsy)->flags & BSF_SECTION_SYM) == 0) | |
252b5132 RH |
9759 | value += fixP->fx_frag->fr_address + fixP->fx_where; |
9760 | buf = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where; | |
9761 | if (target_big_endian) | |
9762 | buf += 2; | |
9763 | md_number_to_chars (buf, value, 2); | |
9764 | break; | |
9765 | ||
9766 | case BFD_RELOC_64: | |
9767 | /* This is handled like BFD_RELOC_32, but we output a sign | |
9768 | extended value if we are only 32 bits. */ | |
9769 | if (fixP->fx_done | |
9770 | || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP))) | |
9771 | { | |
9772 | if (8 <= sizeof (valueT)) | |
9773 | md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where, | |
9774 | value, 8); | |
9775 | else | |
9776 | { | |
9777 | long w1, w2; | |
9778 | long hiv; | |
9779 | ||
9780 | w1 = w2 = fixP->fx_where; | |
9781 | if (target_big_endian) | |
9782 | w1 += 4; | |
9783 | else | |
9784 | w2 += 4; | |
9785 | md_number_to_chars (fixP->fx_frag->fr_literal + w1, value, 4); | |
9786 | if ((value & 0x80000000) != 0) | |
9787 | hiv = 0xffffffff; | |
9788 | else | |
9789 | hiv = 0; | |
9790 | md_number_to_chars (fixP->fx_frag->fr_literal + w2, hiv, 4); | |
9791 | } | |
9792 | } | |
9793 | break; | |
9794 | ||
056350c6 | 9795 | case BFD_RELOC_RVA: |
252b5132 RH |
9796 | case BFD_RELOC_32: |
9797 | /* If we are deleting this reloc entry, we must fill in the | |
9798 | value now. This can happen if we have a .word which is not | |
9799 | resolved when it appears but is later defined. We also need | |
9800 | to fill in the value if this is an embedded PIC switch table | |
9801 | entry. */ | |
9802 | if (fixP->fx_done | |
9803 | || (mips_pic == EMBEDDED_PIC && SWITCH_TABLE (fixP))) | |
9804 | md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where, | |
9805 | value, 4); | |
9806 | break; | |
9807 | ||
9808 | case BFD_RELOC_16: | |
9809 | /* If we are deleting this reloc entry, we must fill in the | |
9810 | value now. */ | |
9811 | assert (fixP->fx_size == 2); | |
9812 | if (fixP->fx_done) | |
9813 | md_number_to_chars (fixP->fx_frag->fr_literal + fixP->fx_where, | |
9814 | value, 2); | |
9815 | break; | |
9816 | ||
9817 | case BFD_RELOC_LO16: | |
9818 | /* When handling an embedded PIC switch statement, we can wind | |
9819 | up deleting a LO16 reloc. See the 'o' case in mips_ip. */ | |
9820 | if (fixP->fx_done) | |
9821 | { | |
98aa84af | 9822 | if (value + 0x8000 > 0xffff) |
252b5132 RH |
9823 | as_bad_where (fixP->fx_file, fixP->fx_line, |
9824 | _("relocation overflow")); | |
9825 | buf = (unsigned char *) fixP->fx_frag->fr_literal + fixP->fx_where; | |
9826 | if (target_big_endian) | |
9827 | buf += 2; | |
9828 | md_number_to_chars (buf, value, 2); | |
9829 | } | |
9830 | break; | |
9831 | ||
9832 | case BFD_RELOC_16_PCREL_S2: | |
cb56d3d3 TS |
9833 | if ((value & 0x3) != 0) |
9834 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
9835 | _("Branch to odd address (%lx)"), (long) value); | |
9836 | ||
9837 | /* Fall through. */ | |
9838 | ||
9839 | case BFD_RELOC_16_PCREL: | |
252b5132 RH |
9840 | /* |
9841 | * We need to save the bits in the instruction since fixup_segment() | |
9842 | * might be deleting the relocation entry (i.e., a branch within | |
9843 | * the current segment). | |
9844 | */ | |
bb2d6cd7 GK |
9845 | if (!fixP->fx_done && value != 0) |
9846 | break; | |
9847 | /* If 'value' is zero, the remaining reloc code won't actually | |
9848 | do the store, so it must be done here. This is probably | |
9849 | a bug somewhere. */ | |
9850 | if (!fixP->fx_done) | |
9851 | value -= fixP->fx_frag->fr_address + fixP->fx_where; | |
bdaaa2e1 | 9852 | |
98aa84af | 9853 | value = (offsetT) value >> 2; |
252b5132 RH |
9854 | |
9855 | /* update old instruction data */ | |
9856 | buf = (unsigned char *) (fixP->fx_where + fixP->fx_frag->fr_literal); | |
9857 | if (target_big_endian) | |
9858 | insn = (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3]; | |
9859 | else | |
9860 | insn = (buf[3] << 24) | (buf[2] << 16) | (buf[1] << 8) | buf[0]; | |
9861 | ||
98aa84af | 9862 | if (value + 0x8000 <= 0xffff) |
252b5132 RH |
9863 | insn |= value & 0xffff; |
9864 | else | |
9865 | { | |
9866 | /* The branch offset is too large. If this is an | |
9867 | unconditional branch, and we are not generating PIC code, | |
9868 | we can convert it to an absolute jump instruction. */ | |
9869 | if (mips_pic == NO_PIC | |
9870 | && fixP->fx_done | |
9871 | && fixP->fx_frag->fr_address >= text_section->vma | |
9872 | && (fixP->fx_frag->fr_address | |
9873 | < text_section->vma + text_section->_raw_size) | |
9874 | && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */ | |
9875 | || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */ | |
9876 | || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */ | |
9877 | { | |
9878 | if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */ | |
9879 | insn = 0x0c000000; /* jal */ | |
9880 | else | |
9881 | insn = 0x08000000; /* j */ | |
9882 | fixP->fx_r_type = BFD_RELOC_MIPS_JMP; | |
9883 | fixP->fx_done = 0; | |
9884 | fixP->fx_addsy = section_symbol (text_section); | |
9885 | fixP->fx_addnumber = (value << 2) + md_pcrel_from (fixP); | |
9886 | } | |
9887 | else | |
9888 | { | |
9889 | /* FIXME. It would be possible in principle to handle | |
9890 | conditional branches which overflow. They could be | |
9891 | transformed into a branch around a jump. This would | |
9892 | require setting up variant frags for each different | |
9893 | branch type. The native MIPS assembler attempts to | |
9894 | handle these cases, but it appears to do it | |
9895 | incorrectly. */ | |
9896 | as_bad_where (fixP->fx_file, fixP->fx_line, | |
9897 | _("Branch out of range")); | |
9898 | } | |
9899 | } | |
9900 | ||
9901 | md_number_to_chars ((char *) buf, (valueT) insn, 4); | |
9902 | break; | |
9903 | ||
9904 | case BFD_RELOC_VTABLE_INHERIT: | |
9905 | fixP->fx_done = 0; | |
9906 | if (fixP->fx_addsy | |
9907 | && !S_IS_DEFINED (fixP->fx_addsy) | |
9908 | && !S_IS_WEAK (fixP->fx_addsy)) | |
9909 | S_SET_WEAK (fixP->fx_addsy); | |
9910 | break; | |
9911 | ||
9912 | case BFD_RELOC_VTABLE_ENTRY: | |
9913 | fixP->fx_done = 0; | |
9914 | break; | |
9915 | ||
9916 | default: | |
9917 | internalError (); | |
9918 | } | |
9919 | ||
9920 | return 1; | |
9921 | } | |
9922 | ||
9923 | #if 0 | |
9924 | void | |
9925 | printInsn (oc) | |
9926 | unsigned long oc; | |
9927 | { | |
9928 | const struct mips_opcode *p; | |
9929 | int treg, sreg, dreg, shamt; | |
9930 | short imm; | |
9931 | const char *args; | |
9932 | int i; | |
9933 | ||
9934 | for (i = 0; i < NUMOPCODES; ++i) | |
9935 | { | |
9936 | p = &mips_opcodes[i]; | |
9937 | if (((oc & p->mask) == p->match) && (p->pinfo != INSN_MACRO)) | |
9938 | { | |
9939 | printf ("%08lx %s\t", oc, p->name); | |
9940 | treg = (oc >> 16) & 0x1f; | |
9941 | sreg = (oc >> 21) & 0x1f; | |
9942 | dreg = (oc >> 11) & 0x1f; | |
9943 | shamt = (oc >> 6) & 0x1f; | |
9944 | imm = oc; | |
9945 | for (args = p->args;; ++args) | |
9946 | { | |
9947 | switch (*args) | |
9948 | { | |
9949 | case '\0': | |
9950 | printf ("\n"); | |
9951 | break; | |
9952 | ||
9953 | case ',': | |
9954 | case '(': | |
9955 | case ')': | |
9956 | printf ("%c", *args); | |
9957 | continue; | |
9958 | ||
9959 | case 'r': | |
9960 | assert (treg == sreg); | |
9961 | printf ("$%d,$%d", treg, sreg); | |
9962 | continue; | |
9963 | ||
9964 | case 'd': | |
9965 | case 'G': | |
9966 | printf ("$%d", dreg); | |
9967 | continue; | |
9968 | ||
9969 | case 't': | |
9970 | case 'E': | |
9971 | printf ("$%d", treg); | |
9972 | continue; | |
9973 | ||
9974 | case 'k': | |
9975 | printf ("0x%x", treg); | |
9976 | continue; | |
9977 | ||
9978 | case 'b': | |
9979 | case 's': | |
9980 | printf ("$%d", sreg); | |
9981 | continue; | |
9982 | ||
9983 | case 'a': | |
9984 | printf ("0x%08lx", oc & 0x1ffffff); | |
9985 | continue; | |
9986 | ||
9987 | case 'i': | |
9988 | case 'j': | |
9989 | case 'o': | |
9990 | case 'u': | |
9991 | printf ("%d", imm); | |
9992 | continue; | |
9993 | ||
9994 | case '<': | |
9995 | case '>': | |
9996 | printf ("$%d", shamt); | |
9997 | continue; | |
9998 | ||
9999 | default: | |
10000 | internalError (); | |
10001 | } | |
10002 | break; | |
10003 | } | |
10004 | return; | |
10005 | } | |
10006 | } | |
10007 | printf (_("%08lx UNDEFINED\n"), oc); | |
10008 | } | |
10009 | #endif | |
10010 | ||
10011 | static symbolS * | |
10012 | get_symbol () | |
10013 | { | |
10014 | int c; | |
10015 | char *name; | |
10016 | symbolS *p; | |
10017 | ||
10018 | name = input_line_pointer; | |
10019 | c = get_symbol_end (); | |
10020 | p = (symbolS *) symbol_find_or_make (name); | |
10021 | *input_line_pointer = c; | |
10022 | return p; | |
10023 | } | |
10024 | ||
10025 | /* Align the current frag to a given power of two. The MIPS assembler | |
10026 | also automatically adjusts any preceding label. */ | |
10027 | ||
10028 | static void | |
10029 | mips_align (to, fill, label) | |
10030 | int to; | |
10031 | int fill; | |
10032 | symbolS *label; | |
10033 | { | |
10034 | mips_emit_delays (false); | |
10035 | frag_align (to, fill, 0); | |
10036 | record_alignment (now_seg, to); | |
10037 | if (label != NULL) | |
10038 | { | |
10039 | assert (S_GET_SEGMENT (label) == now_seg); | |
49309057 | 10040 | symbol_set_frag (label, frag_now); |
252b5132 RH |
10041 | S_SET_VALUE (label, (valueT) frag_now_fix ()); |
10042 | } | |
10043 | } | |
10044 | ||
10045 | /* Align to a given power of two. .align 0 turns off the automatic | |
10046 | alignment used by the data creating pseudo-ops. */ | |
10047 | ||
10048 | static void | |
10049 | s_align (x) | |
43841e91 | 10050 | int x ATTRIBUTE_UNUSED; |
252b5132 RH |
10051 | { |
10052 | register int temp; | |
10053 | register long temp_fill; | |
10054 | long max_alignment = 15; | |
10055 | ||
10056 | /* | |
10057 | ||
10058 | o Note that the assembler pulls down any immediately preceeding label | |
10059 | to the aligned address. | |
10060 | o It's not documented but auto alignment is reinstated by | |
10061 | a .align pseudo instruction. | |
10062 | o Note also that after auto alignment is turned off the mips assembler | |
10063 | issues an error on attempt to assemble an improperly aligned data item. | |
10064 | We don't. | |
10065 | ||
10066 | */ | |
10067 | ||
10068 | temp = get_absolute_expression (); | |
10069 | if (temp > max_alignment) | |
10070 | as_bad (_("Alignment too large: %d. assumed."), temp = max_alignment); | |
10071 | else if (temp < 0) | |
10072 | { | |
10073 | as_warn (_("Alignment negative: 0 assumed.")); | |
10074 | temp = 0; | |
10075 | } | |
10076 | if (*input_line_pointer == ',') | |
10077 | { | |
10078 | input_line_pointer++; | |
10079 | temp_fill = get_absolute_expression (); | |
10080 | } | |
10081 | else | |
10082 | temp_fill = 0; | |
10083 | if (temp) | |
10084 | { | |
10085 | auto_align = 1; | |
10086 | mips_align (temp, (int) temp_fill, | |
10087 | insn_labels != NULL ? insn_labels->label : NULL); | |
10088 | } | |
10089 | else | |
10090 | { | |
10091 | auto_align = 0; | |
10092 | } | |
10093 | ||
10094 | demand_empty_rest_of_line (); | |
10095 | } | |
10096 | ||
10097 | void | |
10098 | mips_flush_pending_output () | |
10099 | { | |
10100 | mips_emit_delays (false); | |
10101 | mips_clear_insn_labels (); | |
10102 | } | |
10103 | ||
10104 | static void | |
10105 | s_change_sec (sec) | |
10106 | int sec; | |
10107 | { | |
10108 | segT seg; | |
10109 | ||
10110 | /* When generating embedded PIC code, we only use the .text, .lit8, | |
10111 | .sdata and .sbss sections. We change the .data and .rdata | |
10112 | pseudo-ops to use .sdata. */ | |
10113 | if (mips_pic == EMBEDDED_PIC | |
10114 | && (sec == 'd' || sec == 'r')) | |
10115 | sec = 's'; | |
10116 | ||
10117 | #ifdef OBJ_ELF | |
10118 | /* The ELF backend needs to know that we are changing sections, so | |
10119 | that .previous works correctly. We could do something like check | |
10120 | for a obj_section_change_hook macro, but that might be confusing | |
10121 | as it would not be appropriate to use it in the section changing | |
10122 | functions in read.c, since obj-elf.c intercepts those. FIXME: | |
10123 | This should be cleaner, somehow. */ | |
10124 | obj_elf_section_change_hook (); | |
10125 | #endif | |
10126 | ||
10127 | mips_emit_delays (false); | |
10128 | switch (sec) | |
10129 | { | |
10130 | case 't': | |
10131 | s_text (0); | |
10132 | break; | |
10133 | case 'd': | |
10134 | s_data (0); | |
10135 | break; | |
10136 | case 'b': | |
10137 | subseg_set (bss_section, (subsegT) get_absolute_expression ()); | |
10138 | demand_empty_rest_of_line (); | |
10139 | break; | |
10140 | ||
10141 | case 'r': | |
10142 | if (USE_GLOBAL_POINTER_OPT) | |
10143 | { | |
10144 | seg = subseg_new (RDATA_SECTION_NAME, | |
10145 | (subsegT) get_absolute_expression ()); | |
10146 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
10147 | { | |
10148 | bfd_set_section_flags (stdoutput, seg, | |
10149 | (SEC_ALLOC | |
10150 | | SEC_LOAD | |
10151 | | SEC_READONLY | |
10152 | | SEC_RELOC | |
10153 | | SEC_DATA)); | |
10154 | if (strcmp (TARGET_OS, "elf") != 0) | |
e799a695 | 10155 | record_alignment (seg, 4); |
252b5132 RH |
10156 | } |
10157 | demand_empty_rest_of_line (); | |
10158 | } | |
10159 | else | |
10160 | { | |
10161 | as_bad (_("No read only data section in this object file format")); | |
10162 | demand_empty_rest_of_line (); | |
10163 | return; | |
10164 | } | |
10165 | break; | |
10166 | ||
10167 | case 's': | |
10168 | if (USE_GLOBAL_POINTER_OPT) | |
10169 | { | |
10170 | seg = subseg_new (".sdata", (subsegT) get_absolute_expression ()); | |
10171 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
10172 | { | |
10173 | bfd_set_section_flags (stdoutput, seg, | |
10174 | SEC_ALLOC | SEC_LOAD | SEC_RELOC | |
10175 | | SEC_DATA); | |
10176 | if (strcmp (TARGET_OS, "elf") != 0) | |
e799a695 | 10177 | record_alignment (seg, 4); |
252b5132 RH |
10178 | } |
10179 | demand_empty_rest_of_line (); | |
10180 | break; | |
10181 | } | |
10182 | else | |
10183 | { | |
10184 | as_bad (_("Global pointers not supported; recompile -G 0")); | |
10185 | demand_empty_rest_of_line (); | |
10186 | return; | |
10187 | } | |
10188 | } | |
10189 | ||
10190 | auto_align = 1; | |
10191 | } | |
10192 | ||
10193 | void | |
10194 | mips_enable_auto_align () | |
10195 | { | |
10196 | auto_align = 1; | |
10197 | } | |
10198 | ||
10199 | static void | |
10200 | s_cons (log_size) | |
10201 | int log_size; | |
10202 | { | |
10203 | symbolS *label; | |
10204 | ||
10205 | label = insn_labels != NULL ? insn_labels->label : NULL; | |
10206 | mips_emit_delays (false); | |
10207 | if (log_size > 0 && auto_align) | |
10208 | mips_align (log_size, 0, label); | |
10209 | mips_clear_insn_labels (); | |
10210 | cons (1 << log_size); | |
10211 | } | |
10212 | ||
10213 | static void | |
10214 | s_float_cons (type) | |
10215 | int type; | |
10216 | { | |
10217 | symbolS *label; | |
10218 | ||
10219 | label = insn_labels != NULL ? insn_labels->label : NULL; | |
10220 | ||
10221 | mips_emit_delays (false); | |
10222 | ||
10223 | if (auto_align) | |
49309057 ILT |
10224 | { |
10225 | if (type == 'd') | |
10226 | mips_align (3, 0, label); | |
10227 | else | |
10228 | mips_align (2, 0, label); | |
10229 | } | |
252b5132 RH |
10230 | |
10231 | mips_clear_insn_labels (); | |
10232 | ||
10233 | float_cons (type); | |
10234 | } | |
10235 | ||
10236 | /* Handle .globl. We need to override it because on Irix 5 you are | |
10237 | permitted to say | |
10238 | .globl foo .text | |
10239 | where foo is an undefined symbol, to mean that foo should be | |
10240 | considered to be the address of a function. */ | |
10241 | ||
10242 | static void | |
10243 | s_mips_globl (x) | |
43841e91 | 10244 | int x ATTRIBUTE_UNUSED; |
252b5132 RH |
10245 | { |
10246 | char *name; | |
10247 | int c; | |
10248 | symbolS *symbolP; | |
10249 | flagword flag; | |
10250 | ||
10251 | name = input_line_pointer; | |
10252 | c = get_symbol_end (); | |
10253 | symbolP = symbol_find_or_make (name); | |
10254 | *input_line_pointer = c; | |
10255 | SKIP_WHITESPACE (); | |
10256 | ||
10257 | /* On Irix 5, every global symbol that is not explicitly labelled as | |
10258 | being a function is apparently labelled as being an object. */ | |
10259 | flag = BSF_OBJECT; | |
10260 | ||
10261 | if (! is_end_of_line[(unsigned char) *input_line_pointer]) | |
10262 | { | |
10263 | char *secname; | |
10264 | asection *sec; | |
10265 | ||
10266 | secname = input_line_pointer; | |
10267 | c = get_symbol_end (); | |
10268 | sec = bfd_get_section_by_name (stdoutput, secname); | |
10269 | if (sec == NULL) | |
10270 | as_bad (_("%s: no such section"), secname); | |
10271 | *input_line_pointer = c; | |
10272 | ||
10273 | if (sec != NULL && (sec->flags & SEC_CODE) != 0) | |
10274 | flag = BSF_FUNCTION; | |
10275 | } | |
10276 | ||
49309057 | 10277 | symbol_get_bfdsym (symbolP)->flags |= flag; |
252b5132 RH |
10278 | |
10279 | S_SET_EXTERNAL (symbolP); | |
10280 | demand_empty_rest_of_line (); | |
10281 | } | |
10282 | ||
10283 | static void | |
10284 | s_option (x) | |
43841e91 | 10285 | int x ATTRIBUTE_UNUSED; |
252b5132 RH |
10286 | { |
10287 | char *opt; | |
10288 | char c; | |
10289 | ||
10290 | opt = input_line_pointer; | |
10291 | c = get_symbol_end (); | |
10292 | ||
10293 | if (*opt == 'O') | |
10294 | { | |
10295 | /* FIXME: What does this mean? */ | |
10296 | } | |
10297 | else if (strncmp (opt, "pic", 3) == 0) | |
10298 | { | |
10299 | int i; | |
10300 | ||
10301 | i = atoi (opt + 3); | |
10302 | if (i == 0) | |
10303 | mips_pic = NO_PIC; | |
10304 | else if (i == 2) | |
10305 | mips_pic = SVR4_PIC; | |
10306 | else | |
10307 | as_bad (_(".option pic%d not supported"), i); | |
10308 | ||
10309 | if (USE_GLOBAL_POINTER_OPT && mips_pic == SVR4_PIC) | |
10310 | { | |
10311 | if (g_switch_seen && g_switch_value != 0) | |
10312 | as_warn (_("-G may not be used with SVR4 PIC code")); | |
10313 | g_switch_value = 0; | |
10314 | bfd_set_gp_size (stdoutput, 0); | |
10315 | } | |
10316 | } | |
10317 | else | |
10318 | as_warn (_("Unrecognized option \"%s\""), opt); | |
10319 | ||
10320 | *input_line_pointer = c; | |
10321 | demand_empty_rest_of_line (); | |
10322 | } | |
10323 | ||
10324 | /* This structure is used to hold a stack of .set values. */ | |
10325 | ||
e972090a NC |
10326 | struct mips_option_stack |
10327 | { | |
252b5132 RH |
10328 | struct mips_option_stack *next; |
10329 | struct mips_set_options options; | |
10330 | }; | |
10331 | ||
10332 | static struct mips_option_stack *mips_opts_stack; | |
10333 | ||
10334 | /* Handle the .set pseudo-op. */ | |
10335 | ||
10336 | static void | |
10337 | s_mipsset (x) | |
43841e91 | 10338 | int x ATTRIBUTE_UNUSED; |
252b5132 RH |
10339 | { |
10340 | char *name = input_line_pointer, ch; | |
10341 | ||
10342 | while (!is_end_of_line[(unsigned char) *input_line_pointer]) | |
10343 | input_line_pointer++; | |
10344 | ch = *input_line_pointer; | |
10345 | *input_line_pointer = '\0'; | |
10346 | ||
10347 | if (strcmp (name, "reorder") == 0) | |
10348 | { | |
10349 | if (mips_opts.noreorder && prev_nop_frag != NULL) | |
10350 | { | |
10351 | /* If we still have pending nops, we can discard them. The | |
10352 | usual nop handling will insert any that are still | |
bdaaa2e1 | 10353 | needed. */ |
252b5132 RH |
10354 | prev_nop_frag->fr_fix -= (prev_nop_frag_holds |
10355 | * (mips_opts.mips16 ? 2 : 4)); | |
10356 | prev_nop_frag = NULL; | |
10357 | } | |
10358 | mips_opts.noreorder = 0; | |
10359 | } | |
10360 | else if (strcmp (name, "noreorder") == 0) | |
10361 | { | |
10362 | mips_emit_delays (true); | |
10363 | mips_opts.noreorder = 1; | |
10364 | mips_any_noreorder = 1; | |
10365 | } | |
10366 | else if (strcmp (name, "at") == 0) | |
10367 | { | |
10368 | mips_opts.noat = 0; | |
10369 | } | |
10370 | else if (strcmp (name, "noat") == 0) | |
10371 | { | |
10372 | mips_opts.noat = 1; | |
10373 | } | |
10374 | else if (strcmp (name, "macro") == 0) | |
10375 | { | |
10376 | mips_opts.warn_about_macros = 0; | |
10377 | } | |
10378 | else if (strcmp (name, "nomacro") == 0) | |
10379 | { | |
10380 | if (mips_opts.noreorder == 0) | |
10381 | as_bad (_("`noreorder' must be set before `nomacro'")); | |
10382 | mips_opts.warn_about_macros = 1; | |
10383 | } | |
10384 | else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0) | |
10385 | { | |
10386 | mips_opts.nomove = 0; | |
10387 | } | |
10388 | else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0) | |
10389 | { | |
10390 | mips_opts.nomove = 1; | |
10391 | } | |
10392 | else if (strcmp (name, "bopt") == 0) | |
10393 | { | |
10394 | mips_opts.nobopt = 0; | |
10395 | } | |
10396 | else if (strcmp (name, "nobopt") == 0) | |
10397 | { | |
10398 | mips_opts.nobopt = 1; | |
10399 | } | |
10400 | else if (strcmp (name, "mips16") == 0 | |
10401 | || strcmp (name, "MIPS-16") == 0) | |
10402 | mips_opts.mips16 = 1; | |
10403 | else if (strcmp (name, "nomips16") == 0 | |
10404 | || strcmp (name, "noMIPS-16") == 0) | |
10405 | mips_opts.mips16 = 0; | |
10406 | else if (strncmp (name, "mips", 4) == 0) | |
10407 | { | |
10408 | int isa; | |
553178e4 TS |
10409 | static int saved_mips_gp32; |
10410 | static int saved_mips_fp32; | |
10411 | static int saved_mips_32bit_abi; | |
10412 | static int is_saved; | |
252b5132 RH |
10413 | |
10414 | /* Permit the user to change the ISA on the fly. Needless to | |
10415 | say, misuse can cause serious problems. */ | |
10416 | isa = atoi (name + 4); | |
553178e4 TS |
10417 | switch (isa) |
10418 | { | |
10419 | case 0: | |
10420 | mips_gp32 = saved_mips_gp32; | |
10421 | mips_fp32 = saved_mips_fp32; | |
10422 | mips_32bit_abi = saved_mips_32bit_abi; | |
10423 | is_saved = 0; | |
10424 | break; | |
10425 | case 1: | |
10426 | case 2: | |
10427 | case 32: | |
10428 | if (! is_saved) | |
10429 | { | |
10430 | saved_mips_gp32 = mips_gp32; | |
10431 | saved_mips_fp32 = mips_fp32; | |
10432 | saved_mips_32bit_abi = mips_32bit_abi; | |
10433 | } | |
10434 | mips_gp32 = 1; | |
10435 | mips_fp32 = 1; | |
10436 | is_saved = 1; | |
10437 | break; | |
10438 | case 3: | |
10439 | case 4: | |
10440 | case 5: | |
10441 | case 64: | |
10442 | if (! is_saved) | |
10443 | { | |
10444 | saved_mips_gp32 = mips_gp32; | |
10445 | saved_mips_fp32 = mips_fp32; | |
10446 | saved_mips_32bit_abi = mips_32bit_abi; | |
10447 | } | |
10448 | mips_gp32 = 0; | |
10449 | mips_fp32 = 0; | |
10450 | mips_32bit_abi = 0; | |
10451 | is_saved = 1; | |
10452 | break; | |
10453 | default: | |
10454 | as_bad (_("unknown ISA level")); | |
10455 | break; | |
10456 | } | |
10457 | ||
e7af610e NC |
10458 | switch (isa) |
10459 | { | |
84ea6cf2 NC |
10460 | case 0: mips_opts.isa = file_mips_isa; break; |
10461 | case 1: mips_opts.isa = ISA_MIPS1; break; | |
10462 | case 2: mips_opts.isa = ISA_MIPS2; break; | |
10463 | case 3: mips_opts.isa = ISA_MIPS3; break; | |
84ea6cf2 | 10464 | case 4: mips_opts.isa = ISA_MIPS4; break; |
9a41af64 | 10465 | case 5: mips_opts.isa = ISA_MIPS5; break; |
84ea6cf2 NC |
10466 | case 32: mips_opts.isa = ISA_MIPS32; break; |
10467 | case 64: mips_opts.isa = ISA_MIPS64; break; | |
10468 | default: as_bad (_("unknown ISA level")); break; | |
e7af610e | 10469 | } |
252b5132 RH |
10470 | } |
10471 | else if (strcmp (name, "autoextend") == 0) | |
10472 | mips_opts.noautoextend = 0; | |
10473 | else if (strcmp (name, "noautoextend") == 0) | |
10474 | mips_opts.noautoextend = 1; | |
10475 | else if (strcmp (name, "push") == 0) | |
10476 | { | |
10477 | struct mips_option_stack *s; | |
10478 | ||
10479 | s = (struct mips_option_stack *) xmalloc (sizeof *s); | |
10480 | s->next = mips_opts_stack; | |
10481 | s->options = mips_opts; | |
10482 | mips_opts_stack = s; | |
10483 | } | |
10484 | else if (strcmp (name, "pop") == 0) | |
10485 | { | |
10486 | struct mips_option_stack *s; | |
10487 | ||
10488 | s = mips_opts_stack; | |
10489 | if (s == NULL) | |
10490 | as_bad (_(".set pop with no .set push")); | |
10491 | else | |
10492 | { | |
10493 | /* If we're changing the reorder mode we need to handle | |
10494 | delay slots correctly. */ | |
10495 | if (s->options.noreorder && ! mips_opts.noreorder) | |
10496 | mips_emit_delays (true); | |
10497 | else if (! s->options.noreorder && mips_opts.noreorder) | |
10498 | { | |
10499 | if (prev_nop_frag != NULL) | |
10500 | { | |
10501 | prev_nop_frag->fr_fix -= (prev_nop_frag_holds | |
10502 | * (mips_opts.mips16 ? 2 : 4)); | |
10503 | prev_nop_frag = NULL; | |
10504 | } | |
10505 | } | |
10506 | ||
10507 | mips_opts = s->options; | |
10508 | mips_opts_stack = s->next; | |
10509 | free (s); | |
10510 | } | |
10511 | } | |
10512 | else | |
10513 | { | |
10514 | as_warn (_("Tried to set unrecognized symbol: %s\n"), name); | |
10515 | } | |
10516 | *input_line_pointer = ch; | |
10517 | demand_empty_rest_of_line (); | |
10518 | } | |
10519 | ||
10520 | /* Handle the .abicalls pseudo-op. I believe this is equivalent to | |
10521 | .option pic2. It means to generate SVR4 PIC calls. */ | |
10522 | ||
10523 | static void | |
10524 | s_abicalls (ignore) | |
43841e91 | 10525 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10526 | { |
10527 | mips_pic = SVR4_PIC; | |
10528 | if (USE_GLOBAL_POINTER_OPT) | |
10529 | { | |
10530 | if (g_switch_seen && g_switch_value != 0) | |
10531 | as_warn (_("-G may not be used with SVR4 PIC code")); | |
10532 | g_switch_value = 0; | |
10533 | } | |
10534 | bfd_set_gp_size (stdoutput, 0); | |
10535 | demand_empty_rest_of_line (); | |
10536 | } | |
10537 | ||
10538 | /* Handle the .cpload pseudo-op. This is used when generating SVR4 | |
10539 | PIC code. It sets the $gp register for the function based on the | |
10540 | function address, which is in the register named in the argument. | |
10541 | This uses a relocation against _gp_disp, which is handled specially | |
10542 | by the linker. The result is: | |
10543 | lui $gp,%hi(_gp_disp) | |
10544 | addiu $gp,$gp,%lo(_gp_disp) | |
10545 | addu $gp,$gp,.cpload argument | |
10546 | The .cpload argument is normally $25 == $t9. */ | |
10547 | ||
10548 | static void | |
10549 | s_cpload (ignore) | |
43841e91 | 10550 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10551 | { |
10552 | expressionS ex; | |
10553 | int icnt = 0; | |
10554 | ||
10555 | /* If we are not generating SVR4 PIC code, .cpload is ignored. */ | |
10556 | if (mips_pic != SVR4_PIC) | |
10557 | { | |
10558 | s_ignore (0); | |
10559 | return; | |
10560 | } | |
10561 | ||
10562 | /* .cpload should be a in .set noreorder section. */ | |
10563 | if (mips_opts.noreorder == 0) | |
10564 | as_warn (_(".cpload not in noreorder section")); | |
10565 | ||
10566 | ex.X_op = O_symbol; | |
10567 | ex.X_add_symbol = symbol_find_or_make ("_gp_disp"); | |
10568 | ex.X_op_symbol = NULL; | |
10569 | ex.X_add_number = 0; | |
10570 | ||
10571 | /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */ | |
49309057 | 10572 | symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT; |
252b5132 RH |
10573 | |
10574 | macro_build_lui ((char *) NULL, &icnt, &ex, GP); | |
10575 | macro_build ((char *) NULL, &icnt, &ex, "addiu", "t,r,j", GP, GP, | |
10576 | (int) BFD_RELOC_LO16); | |
10577 | ||
10578 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, "addu", "d,v,t", | |
10579 | GP, GP, tc_get_register (0)); | |
10580 | ||
10581 | demand_empty_rest_of_line (); | |
10582 | } | |
10583 | ||
10584 | /* Handle the .cprestore pseudo-op. This stores $gp into a given | |
10585 | offset from $sp. The offset is remembered, and after making a PIC | |
10586 | call $gp is restored from that location. */ | |
10587 | ||
10588 | static void | |
10589 | s_cprestore (ignore) | |
43841e91 | 10590 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10591 | { |
10592 | expressionS ex; | |
10593 | int icnt = 0; | |
10594 | ||
10595 | /* If we are not generating SVR4 PIC code, .cprestore is ignored. */ | |
10596 | if (mips_pic != SVR4_PIC) | |
10597 | { | |
10598 | s_ignore (0); | |
10599 | return; | |
10600 | } | |
10601 | ||
10602 | mips_cprestore_offset = get_absolute_expression (); | |
10603 | ||
10604 | ex.X_op = O_constant; | |
10605 | ex.X_add_symbol = NULL; | |
10606 | ex.X_op_symbol = NULL; | |
10607 | ex.X_add_number = mips_cprestore_offset; | |
10608 | ||
10609 | macro_build ((char *) NULL, &icnt, &ex, | |
ca4e0257 | 10610 | HAVE_32BIT_ADDRESSES ? "sw" : "sd", |
252b5132 RH |
10611 | "t,o(b)", GP, (int) BFD_RELOC_LO16, SP); |
10612 | ||
10613 | demand_empty_rest_of_line (); | |
10614 | } | |
10615 | ||
10616 | /* Handle the .gpword pseudo-op. This is used when generating PIC | |
10617 | code. It generates a 32 bit GP relative reloc. */ | |
10618 | ||
10619 | static void | |
10620 | s_gpword (ignore) | |
43841e91 | 10621 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10622 | { |
10623 | symbolS *label; | |
10624 | expressionS ex; | |
10625 | char *p; | |
10626 | ||
10627 | /* When not generating PIC code, this is treated as .word. */ | |
10628 | if (mips_pic != SVR4_PIC) | |
10629 | { | |
10630 | s_cons (2); | |
10631 | return; | |
10632 | } | |
10633 | ||
10634 | label = insn_labels != NULL ? insn_labels->label : NULL; | |
10635 | mips_emit_delays (true); | |
10636 | if (auto_align) | |
10637 | mips_align (2, 0, label); | |
10638 | mips_clear_insn_labels (); | |
10639 | ||
10640 | expression (&ex); | |
10641 | ||
10642 | if (ex.X_op != O_symbol || ex.X_add_number != 0) | |
10643 | { | |
10644 | as_bad (_("Unsupported use of .gpword")); | |
10645 | ignore_rest_of_line (); | |
10646 | } | |
10647 | ||
10648 | p = frag_more (4); | |
10649 | md_number_to_chars (p, (valueT) 0, 4); | |
10650 | fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, 0, | |
10651 | BFD_RELOC_MIPS_GPREL32); | |
10652 | ||
10653 | demand_empty_rest_of_line (); | |
10654 | } | |
10655 | ||
10656 | /* Handle the .cpadd pseudo-op. This is used when dealing with switch | |
10657 | tables in SVR4 PIC code. */ | |
10658 | ||
10659 | static void | |
10660 | s_cpadd (ignore) | |
43841e91 | 10661 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10662 | { |
10663 | int icnt = 0; | |
10664 | int reg; | |
10665 | ||
10666 | /* This is ignored when not generating SVR4 PIC code. */ | |
10667 | if (mips_pic != SVR4_PIC) | |
10668 | { | |
10669 | s_ignore (0); | |
10670 | return; | |
10671 | } | |
10672 | ||
10673 | /* Add $gp to the register named as an argument. */ | |
10674 | reg = tc_get_register (0); | |
10675 | macro_build ((char *) NULL, &icnt, (expressionS *) NULL, | |
ca4e0257 | 10676 | HAVE_32BIT_ADDRESSES ? "addu" : "daddu", |
252b5132 RH |
10677 | "d,v,t", reg, reg, GP); |
10678 | ||
bdaaa2e1 | 10679 | demand_empty_rest_of_line (); |
252b5132 RH |
10680 | } |
10681 | ||
10682 | /* Handle the .insn pseudo-op. This marks instruction labels in | |
10683 | mips16 mode. This permits the linker to handle them specially, | |
10684 | such as generating jalx instructions when needed. We also make | |
10685 | them odd for the duration of the assembly, in order to generate the | |
10686 | right sort of code. We will make them even in the adjust_symtab | |
10687 | routine, while leaving them marked. This is convenient for the | |
10688 | debugger and the disassembler. The linker knows to make them odd | |
10689 | again. */ | |
10690 | ||
10691 | static void | |
10692 | s_insn (ignore) | |
43841e91 | 10693 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10694 | { |
10695 | if (mips_opts.mips16) | |
10696 | mips16_mark_labels (); | |
10697 | ||
10698 | demand_empty_rest_of_line (); | |
10699 | } | |
10700 | ||
10701 | /* Handle a .stabn directive. We need these in order to mark a label | |
10702 | as being a mips16 text label correctly. Sometimes the compiler | |
10703 | will emit a label, followed by a .stabn, and then switch sections. | |
10704 | If the label and .stabn are in mips16 mode, then the label is | |
10705 | really a mips16 text label. */ | |
10706 | ||
10707 | static void | |
10708 | s_mips_stab (type) | |
10709 | int type; | |
10710 | { | |
10711 | if (type == 'n' && mips_opts.mips16) | |
10712 | mips16_mark_labels (); | |
10713 | ||
10714 | s_stab (type); | |
10715 | } | |
10716 | ||
10717 | /* Handle the .weakext pseudo-op as defined in Kane and Heinrich. | |
10718 | */ | |
10719 | ||
10720 | static void | |
10721 | s_mips_weakext (ignore) | |
43841e91 | 10722 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
10723 | { |
10724 | char *name; | |
10725 | int c; | |
10726 | symbolS *symbolP; | |
10727 | expressionS exp; | |
10728 | ||
10729 | name = input_line_pointer; | |
10730 | c = get_symbol_end (); | |
10731 | symbolP = symbol_find_or_make (name); | |
10732 | S_SET_WEAK (symbolP); | |
10733 | *input_line_pointer = c; | |
10734 | ||
10735 | SKIP_WHITESPACE (); | |
10736 | ||
10737 | if (! is_end_of_line[(unsigned char) *input_line_pointer]) | |
10738 | { | |
10739 | if (S_IS_DEFINED (symbolP)) | |
10740 | { | |
10741 | as_bad ("Ignoring attempt to redefine symbol `%s'.", | |
10742 | S_GET_NAME (symbolP)); | |
10743 | ignore_rest_of_line (); | |
10744 | return; | |
10745 | } | |
bdaaa2e1 | 10746 | |
252b5132 RH |
10747 | if (*input_line_pointer == ',') |
10748 | { | |
10749 | ++input_line_pointer; | |
10750 | SKIP_WHITESPACE (); | |
10751 | } | |
bdaaa2e1 | 10752 | |
252b5132 RH |
10753 | expression (&exp); |
10754 | if (exp.X_op != O_symbol) | |
10755 | { | |
10756 | as_bad ("bad .weakext directive"); | |
10757 | ignore_rest_of_line(); | |
10758 | return; | |
10759 | } | |
49309057 | 10760 | symbol_set_value_expression (symbolP, &exp); |
252b5132 RH |
10761 | } |
10762 | ||
10763 | demand_empty_rest_of_line (); | |
10764 | } | |
10765 | ||
10766 | /* Parse a register string into a number. Called from the ECOFF code | |
10767 | to parse .frame. The argument is non-zero if this is the frame | |
10768 | register, so that we can record it in mips_frame_reg. */ | |
10769 | ||
10770 | int | |
10771 | tc_get_register (frame) | |
10772 | int frame; | |
10773 | { | |
10774 | int reg; | |
10775 | ||
10776 | SKIP_WHITESPACE (); | |
10777 | if (*input_line_pointer++ != '$') | |
10778 | { | |
10779 | as_warn (_("expected `$'")); | |
10780 | reg = 0; | |
10781 | } | |
3882b010 | 10782 | else if (ISDIGIT (*input_line_pointer)) |
252b5132 RH |
10783 | { |
10784 | reg = get_absolute_expression (); | |
10785 | if (reg < 0 || reg >= 32) | |
10786 | { | |
10787 | as_warn (_("Bad register number")); | |
10788 | reg = 0; | |
10789 | } | |
10790 | } | |
10791 | else | |
10792 | { | |
10793 | if (strncmp (input_line_pointer, "fp", 2) == 0) | |
10794 | reg = FP; | |
10795 | else if (strncmp (input_line_pointer, "sp", 2) == 0) | |
10796 | reg = SP; | |
10797 | else if (strncmp (input_line_pointer, "gp", 2) == 0) | |
10798 | reg = GP; | |
10799 | else if (strncmp (input_line_pointer, "at", 2) == 0) | |
10800 | reg = AT; | |
10801 | else | |
10802 | { | |
10803 | as_warn (_("Unrecognized register name")); | |
10804 | reg = 0; | |
10805 | } | |
10806 | input_line_pointer += 2; | |
10807 | } | |
10808 | if (frame) | |
10809 | mips_frame_reg = reg != 0 ? reg : SP; | |
10810 | return reg; | |
10811 | } | |
10812 | ||
10813 | valueT | |
10814 | md_section_align (seg, addr) | |
10815 | asection *seg; | |
10816 | valueT addr; | |
10817 | { | |
10818 | int align = bfd_get_section_alignment (stdoutput, seg); | |
10819 | ||
10820 | #ifdef OBJ_ELF | |
10821 | /* We don't need to align ELF sections to the full alignment. | |
10822 | However, Irix 5 may prefer that we align them at least to a 16 | |
10823 | byte boundary. We don't bother to align the sections if we are | |
10824 | targeted for an embedded system. */ | |
10825 | if (strcmp (TARGET_OS, "elf") == 0) | |
10826 | return addr; | |
10827 | if (align > 4) | |
10828 | align = 4; | |
10829 | #endif | |
10830 | ||
10831 | return ((addr + (1 << align) - 1) & (-1 << align)); | |
10832 | } | |
10833 | ||
10834 | /* Utility routine, called from above as well. If called while the | |
10835 | input file is still being read, it's only an approximation. (For | |
10836 | example, a symbol may later become defined which appeared to be | |
10837 | undefined earlier.) */ | |
10838 | ||
10839 | static int | |
10840 | nopic_need_relax (sym, before_relaxing) | |
10841 | symbolS *sym; | |
10842 | int before_relaxing; | |
10843 | { | |
10844 | if (sym == 0) | |
10845 | return 0; | |
10846 | ||
10847 | if (USE_GLOBAL_POINTER_OPT) | |
10848 | { | |
10849 | const char *symname; | |
10850 | int change; | |
10851 | ||
10852 | /* Find out whether this symbol can be referenced off the GP | |
10853 | register. It can be if it is smaller than the -G size or if | |
10854 | it is in the .sdata or .sbss section. Certain symbols can | |
10855 | not be referenced off the GP, although it appears as though | |
10856 | they can. */ | |
10857 | symname = S_GET_NAME (sym); | |
10858 | if (symname != (const char *) NULL | |
10859 | && (strcmp (symname, "eprol") == 0 | |
10860 | || strcmp (symname, "etext") == 0 | |
10861 | || strcmp (symname, "_gp") == 0 | |
10862 | || strcmp (symname, "edata") == 0 | |
10863 | || strcmp (symname, "_fbss") == 0 | |
10864 | || strcmp (symname, "_fdata") == 0 | |
10865 | || strcmp (symname, "_ftext") == 0 | |
10866 | || strcmp (symname, "end") == 0 | |
10867 | || strcmp (symname, "_gp_disp") == 0)) | |
10868 | change = 1; | |
10869 | else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym)) | |
10870 | && (0 | |
10871 | #ifndef NO_ECOFF_DEBUGGING | |
49309057 ILT |
10872 | || (symbol_get_obj (sym)->ecoff_extern_size != 0 |
10873 | && (symbol_get_obj (sym)->ecoff_extern_size | |
10874 | <= g_switch_value)) | |
252b5132 RH |
10875 | #endif |
10876 | /* We must defer this decision until after the whole | |
10877 | file has been read, since there might be a .extern | |
10878 | after the first use of this symbol. */ | |
10879 | || (before_relaxing | |
10880 | #ifndef NO_ECOFF_DEBUGGING | |
49309057 | 10881 | && symbol_get_obj (sym)->ecoff_extern_size == 0 |
252b5132 RH |
10882 | #endif |
10883 | && S_GET_VALUE (sym) == 0) | |
10884 | || (S_GET_VALUE (sym) != 0 | |
10885 | && S_GET_VALUE (sym) <= g_switch_value))) | |
10886 | change = 0; | |
10887 | else | |
10888 | { | |
10889 | const char *segname; | |
10890 | ||
10891 | segname = segment_name (S_GET_SEGMENT (sym)); | |
10892 | assert (strcmp (segname, ".lit8") != 0 | |
10893 | && strcmp (segname, ".lit4") != 0); | |
10894 | change = (strcmp (segname, ".sdata") != 0 | |
fba2b7f9 GK |
10895 | && strcmp (segname, ".sbss") != 0 |
10896 | && strncmp (segname, ".sdata.", 7) != 0 | |
10897 | && strncmp (segname, ".gnu.linkonce.s.", 16) != 0); | |
252b5132 RH |
10898 | } |
10899 | return change; | |
10900 | } | |
10901 | else | |
10902 | /* We are not optimizing for the GP register. */ | |
10903 | return 1; | |
10904 | } | |
10905 | ||
10906 | /* Given a mips16 variant frag FRAGP, return non-zero if it needs an | |
10907 | extended opcode. SEC is the section the frag is in. */ | |
10908 | ||
10909 | static int | |
10910 | mips16_extended_frag (fragp, sec, stretch) | |
10911 | fragS *fragp; | |
10912 | asection *sec; | |
10913 | long stretch; | |
10914 | { | |
10915 | int type; | |
10916 | register const struct mips16_immed_operand *op; | |
10917 | offsetT val; | |
10918 | int mintiny, maxtiny; | |
10919 | segT symsec; | |
98aa84af | 10920 | fragS *sym_frag; |
252b5132 RH |
10921 | |
10922 | if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype)) | |
10923 | return 0; | |
10924 | if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype)) | |
10925 | return 1; | |
10926 | ||
10927 | type = RELAX_MIPS16_TYPE (fragp->fr_subtype); | |
10928 | op = mips16_immed_operands; | |
10929 | while (op->type != type) | |
10930 | { | |
10931 | ++op; | |
10932 | assert (op < mips16_immed_operands + MIPS16_NUM_IMMED); | |
10933 | } | |
10934 | ||
10935 | if (op->unsp) | |
10936 | { | |
10937 | if (type == '<' || type == '>' || type == '[' || type == ']') | |
10938 | { | |
10939 | mintiny = 1; | |
10940 | maxtiny = 1 << op->nbits; | |
10941 | } | |
10942 | else | |
10943 | { | |
10944 | mintiny = 0; | |
10945 | maxtiny = (1 << op->nbits) - 1; | |
10946 | } | |
10947 | } | |
10948 | else | |
10949 | { | |
10950 | mintiny = - (1 << (op->nbits - 1)); | |
10951 | maxtiny = (1 << (op->nbits - 1)) - 1; | |
10952 | } | |
10953 | ||
98aa84af | 10954 | sym_frag = symbol_get_frag (fragp->fr_symbol); |
ac62c346 | 10955 | val = S_GET_VALUE (fragp->fr_symbol); |
98aa84af | 10956 | symsec = S_GET_SEGMENT (fragp->fr_symbol); |
252b5132 RH |
10957 | |
10958 | if (op->pcrel) | |
10959 | { | |
10960 | addressT addr; | |
10961 | ||
10962 | /* We won't have the section when we are called from | |
10963 | mips_relax_frag. However, we will always have been called | |
10964 | from md_estimate_size_before_relax first. If this is a | |
10965 | branch to a different section, we mark it as such. If SEC is | |
10966 | NULL, and the frag is not marked, then it must be a branch to | |
10967 | the same section. */ | |
10968 | if (sec == NULL) | |
10969 | { | |
10970 | if (RELAX_MIPS16_LONG_BRANCH (fragp->fr_subtype)) | |
10971 | return 1; | |
10972 | } | |
10973 | else | |
10974 | { | |
98aa84af | 10975 | /* Must have been called from md_estimate_size_before_relax. */ |
252b5132 RH |
10976 | if (symsec != sec) |
10977 | { | |
10978 | fragp->fr_subtype = | |
10979 | RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype); | |
10980 | ||
10981 | /* FIXME: We should support this, and let the linker | |
10982 | catch branches and loads that are out of range. */ | |
10983 | as_bad_where (fragp->fr_file, fragp->fr_line, | |
10984 | _("unsupported PC relative reference to different section")); | |
10985 | ||
10986 | return 1; | |
10987 | } | |
98aa84af AM |
10988 | if (fragp != sym_frag && sym_frag->fr_address == 0) |
10989 | /* Assume non-extended on the first relaxation pass. | |
10990 | The address we have calculated will be bogus if this is | |
10991 | a forward branch to another frag, as the forward frag | |
10992 | will have fr_address == 0. */ | |
10993 | return 0; | |
252b5132 RH |
10994 | } |
10995 | ||
10996 | /* In this case, we know for sure that the symbol fragment is in | |
98aa84af AM |
10997 | the same section. If the relax_marker of the symbol fragment |
10998 | differs from the relax_marker of this fragment, we have not | |
10999 | yet adjusted the symbol fragment fr_address. We want to add | |
252b5132 RH |
11000 | in STRETCH in order to get a better estimate of the address. |
11001 | This particularly matters because of the shift bits. */ | |
11002 | if (stretch != 0 | |
98aa84af | 11003 | && sym_frag->relax_marker != fragp->relax_marker) |
252b5132 RH |
11004 | { |
11005 | fragS *f; | |
11006 | ||
11007 | /* Adjust stretch for any alignment frag. Note that if have | |
11008 | been expanding the earlier code, the symbol may be | |
11009 | defined in what appears to be an earlier frag. FIXME: | |
11010 | This doesn't handle the fr_subtype field, which specifies | |
11011 | a maximum number of bytes to skip when doing an | |
11012 | alignment. */ | |
98aa84af | 11013 | for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next) |
252b5132 RH |
11014 | { |
11015 | if (f->fr_type == rs_align || f->fr_type == rs_align_code) | |
11016 | { | |
11017 | if (stretch < 0) | |
11018 | stretch = - ((- stretch) | |
11019 | & ~ ((1 << (int) f->fr_offset) - 1)); | |
11020 | else | |
11021 | stretch &= ~ ((1 << (int) f->fr_offset) - 1); | |
11022 | if (stretch == 0) | |
11023 | break; | |
11024 | } | |
11025 | } | |
11026 | if (f != NULL) | |
11027 | val += stretch; | |
11028 | } | |
11029 | ||
11030 | addr = fragp->fr_address + fragp->fr_fix; | |
11031 | ||
11032 | /* The base address rules are complicated. The base address of | |
11033 | a branch is the following instruction. The base address of a | |
11034 | PC relative load or add is the instruction itself, but if it | |
11035 | is in a delay slot (in which case it can not be extended) use | |
11036 | the address of the instruction whose delay slot it is in. */ | |
11037 | if (type == 'p' || type == 'q') | |
11038 | { | |
11039 | addr += 2; | |
11040 | ||
11041 | /* If we are currently assuming that this frag should be | |
11042 | extended, then, the current address is two bytes | |
bdaaa2e1 | 11043 | higher. */ |
252b5132 RH |
11044 | if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype)) |
11045 | addr += 2; | |
11046 | ||
11047 | /* Ignore the low bit in the target, since it will be set | |
11048 | for a text label. */ | |
11049 | if ((val & 1) != 0) | |
11050 | --val; | |
11051 | } | |
11052 | else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)) | |
11053 | addr -= 4; | |
11054 | else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype)) | |
11055 | addr -= 2; | |
11056 | ||
11057 | val -= addr & ~ ((1 << op->shift) - 1); | |
11058 | ||
11059 | /* Branch offsets have an implicit 0 in the lowest bit. */ | |
11060 | if (type == 'p' || type == 'q') | |
11061 | val /= 2; | |
11062 | ||
11063 | /* If any of the shifted bits are set, we must use an extended | |
11064 | opcode. If the address depends on the size of this | |
11065 | instruction, this can lead to a loop, so we arrange to always | |
11066 | use an extended opcode. We only check this when we are in | |
11067 | the main relaxation loop, when SEC is NULL. */ | |
11068 | if ((val & ((1 << op->shift) - 1)) != 0 && sec == NULL) | |
11069 | { | |
11070 | fragp->fr_subtype = | |
11071 | RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype); | |
11072 | return 1; | |
11073 | } | |
11074 | ||
11075 | /* If we are about to mark a frag as extended because the value | |
11076 | is precisely maxtiny + 1, then there is a chance of an | |
11077 | infinite loop as in the following code: | |
11078 | la $4,foo | |
11079 | .skip 1020 | |
11080 | .align 2 | |
11081 | foo: | |
11082 | In this case when the la is extended, foo is 0x3fc bytes | |
11083 | away, so the la can be shrunk, but then foo is 0x400 away, so | |
11084 | the la must be extended. To avoid this loop, we mark the | |
11085 | frag as extended if it was small, and is about to become | |
11086 | extended with a value of maxtiny + 1. */ | |
11087 | if (val == ((maxtiny + 1) << op->shift) | |
11088 | && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype) | |
11089 | && sec == NULL) | |
11090 | { | |
11091 | fragp->fr_subtype = | |
11092 | RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype); | |
11093 | return 1; | |
11094 | } | |
11095 | } | |
11096 | else if (symsec != absolute_section && sec != NULL) | |
11097 | as_bad_where (fragp->fr_file, fragp->fr_line, _("unsupported relocation")); | |
11098 | ||
11099 | if ((val & ((1 << op->shift) - 1)) != 0 | |
11100 | || val < (mintiny << op->shift) | |
11101 | || val > (maxtiny << op->shift)) | |
11102 | return 1; | |
11103 | else | |
11104 | return 0; | |
11105 | } | |
11106 | ||
11107 | /* Estimate the size of a frag before relaxing. Unless this is the | |
11108 | mips16, we are not really relaxing here, and the final size is | |
11109 | encoded in the subtype information. For the mips16, we have to | |
11110 | decide whether we are using an extended opcode or not. */ | |
11111 | ||
252b5132 RH |
11112 | int |
11113 | md_estimate_size_before_relax (fragp, segtype) | |
11114 | fragS *fragp; | |
11115 | asection *segtype; | |
11116 | { | |
43841e91 | 11117 | int change = 0; |
8614eeee | 11118 | boolean linkonce = false; |
252b5132 RH |
11119 | |
11120 | if (RELAX_MIPS16_P (fragp->fr_subtype)) | |
11121 | { | |
11122 | if (mips16_extended_frag (fragp, segtype, 0)) | |
11123 | { | |
11124 | fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype); | |
11125 | return 4; | |
11126 | } | |
11127 | else | |
11128 | { | |
11129 | fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype); | |
11130 | return 2; | |
11131 | } | |
11132 | } | |
11133 | ||
11134 | if (mips_pic == NO_PIC) | |
11135 | { | |
11136 | change = nopic_need_relax (fragp->fr_symbol, 0); | |
11137 | } | |
11138 | else if (mips_pic == SVR4_PIC) | |
11139 | { | |
11140 | symbolS *sym; | |
11141 | asection *symsec; | |
11142 | ||
11143 | sym = fragp->fr_symbol; | |
11144 | ||
11145 | /* Handle the case of a symbol equated to another symbol. */ | |
e0890092 | 11146 | while (symbol_equated_reloc_p (sym)) |
252b5132 RH |
11147 | { |
11148 | symbolS *n; | |
11149 | ||
11150 | /* It's possible to get a loop here in a badly written | |
11151 | program. */ | |
49309057 | 11152 | n = symbol_get_value_expression (sym)->X_add_symbol; |
252b5132 RH |
11153 | if (n == sym) |
11154 | break; | |
11155 | sym = n; | |
11156 | } | |
11157 | ||
11158 | symsec = S_GET_SEGMENT (sym); | |
11159 | ||
8614eeee UC |
11160 | /* duplicate the test for LINK_ONCE sections as in adjust_reloc_syms */ |
11161 | if (symsec != segtype && ! S_IS_LOCAL (sym)) | |
beae10d5 KH |
11162 | { |
11163 | if ((bfd_get_section_flags (stdoutput, symsec) & SEC_LINK_ONCE) | |
11164 | != 0) | |
11165 | linkonce = true; | |
11166 | ||
11167 | /* The GNU toolchain uses an extension for ELF: a section | |
11168 | beginning with the magic string .gnu.linkonce is a linkonce | |
11169 | section. */ | |
11170 | if (strncmp (segment_name (symsec), ".gnu.linkonce", | |
11171 | sizeof ".gnu.linkonce" - 1) == 0) | |
11172 | linkonce = true; | |
11173 | } | |
8614eeee | 11174 | |
252b5132 RH |
11175 | /* This must duplicate the test in adjust_reloc_syms. */ |
11176 | change = (symsec != &bfd_und_section | |
11177 | && symsec != &bfd_abs_section | |
426b0403 | 11178 | && ! bfd_is_com_section (symsec) |
8614eeee | 11179 | && !linkonce |
426b0403 | 11180 | #ifdef OBJ_ELF |
ea4ff978 | 11181 | /* A global or weak symbol is treated as external. */ |
46bac6de L |
11182 | && (OUTPUT_FLAVOR == bfd_target_elf_flavour |
11183 | && ! (S_IS_EXTERN (sym) || S_IS_WEAK (sym))) | |
426b0403 AM |
11184 | #endif |
11185 | ); | |
252b5132 RH |
11186 | } |
11187 | else | |
11188 | abort (); | |
11189 | ||
11190 | if (change) | |
11191 | { | |
11192 | /* Record the offset to the first reloc in the fr_opcode field. | |
11193 | This lets md_convert_frag and tc_gen_reloc know that the code | |
11194 | must be expanded. */ | |
11195 | fragp->fr_opcode = (fragp->fr_literal | |
11196 | + fragp->fr_fix | |
11197 | - RELAX_OLD (fragp->fr_subtype) | |
11198 | + RELAX_RELOC1 (fragp->fr_subtype)); | |
11199 | /* FIXME: This really needs as_warn_where. */ | |
11200 | if (RELAX_WARN (fragp->fr_subtype)) | |
9a41af64 TS |
11201 | as_warn (_("AT used after \".set noat\" or macro used after " |
11202 | "\".set nomacro\"")); | |
11203 | ||
11204 | return RELAX_NEW (fragp->fr_subtype) - RELAX_OLD (fragp->fr_subtype); | |
252b5132 RH |
11205 | } |
11206 | ||
9a41af64 | 11207 | return 0; |
252b5132 RH |
11208 | } |
11209 | ||
11210 | /* This is called to see whether a reloc against a defined symbol | |
11211 | should be converted into a reloc against a section. Don't adjust | |
11212 | MIPS16 jump relocations, so we don't have to worry about the format | |
11213 | of the offset in the .o file. Don't adjust relocations against | |
11214 | mips16 symbols, so that the linker can find them if it needs to set | |
11215 | up a stub. */ | |
11216 | ||
11217 | int | |
11218 | mips_fix_adjustable (fixp) | |
11219 | fixS *fixp; | |
11220 | { | |
ea4ff978 L |
11221 | #ifdef OBJ_ELF |
11222 | /* Prevent all adjustments to global symbols. */ | |
46bac6de L |
11223 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour |
11224 | && (S_IS_EXTERN (fixp->fx_addsy) || S_IS_WEAK (fixp->fx_addsy))) | |
ea4ff978 L |
11225 | return 0; |
11226 | #endif | |
252b5132 RH |
11227 | if (fixp->fx_r_type == BFD_RELOC_MIPS16_JMP) |
11228 | return 0; | |
11229 | if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT | |
11230 | || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
11231 | return 0; | |
11232 | if (fixp->fx_addsy == NULL) | |
11233 | return 1; | |
11234 | #ifdef OBJ_ELF | |
11235 | if (OUTPUT_FLAVOR == bfd_target_elf_flavour | |
11236 | && S_GET_OTHER (fixp->fx_addsy) == STO_MIPS16 | |
11237 | && fixp->fx_subsy == NULL) | |
11238 | return 0; | |
11239 | #endif | |
11240 | return 1; | |
11241 | } | |
11242 | ||
11243 | /* Translate internal representation of relocation info to BFD target | |
11244 | format. */ | |
11245 | ||
11246 | arelent ** | |
11247 | tc_gen_reloc (section, fixp) | |
43841e91 | 11248 | asection *section ATTRIBUTE_UNUSED; |
252b5132 RH |
11249 | fixS *fixp; |
11250 | { | |
11251 | static arelent *retval[4]; | |
11252 | arelent *reloc; | |
11253 | bfd_reloc_code_real_type code; | |
11254 | ||
11255 | reloc = retval[0] = (arelent *) xmalloc (sizeof (arelent)); | |
11256 | retval[1] = NULL; | |
11257 | ||
49309057 ILT |
11258 | reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *)); |
11259 | *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy); | |
252b5132 RH |
11260 | reloc->address = fixp->fx_frag->fr_address + fixp->fx_where; |
11261 | ||
11262 | if (mips_pic == EMBEDDED_PIC | |
11263 | && SWITCH_TABLE (fixp)) | |
11264 | { | |
11265 | /* For a switch table entry we use a special reloc. The addend | |
11266 | is actually the difference between the reloc address and the | |
11267 | subtrahend. */ | |
11268 | reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy); | |
11269 | if (OUTPUT_FLAVOR != bfd_target_ecoff_flavour) | |
11270 | as_fatal (_("Double check fx_r_type in tc-mips.c:tc_gen_reloc")); | |
11271 | fixp->fx_r_type = BFD_RELOC_GPREL32; | |
11272 | } | |
bb2d6cd7 GK |
11273 | else if (fixp->fx_pcrel == 0 || OUTPUT_FLAVOR == bfd_target_elf_flavour) |
11274 | reloc->addend = fixp->fx_addnumber; | |
252b5132 RH |
11275 | else if (fixp->fx_r_type == BFD_RELOC_PCREL_LO16) |
11276 | { | |
11277 | /* We use a special addend for an internal RELLO reloc. */ | |
49309057 | 11278 | if (symbol_section_p (fixp->fx_addsy)) |
252b5132 RH |
11279 | reloc->addend = reloc->address - S_GET_VALUE (fixp->fx_subsy); |
11280 | else | |
11281 | reloc->addend = fixp->fx_addnumber + reloc->address; | |
11282 | } | |
11283 | else if (fixp->fx_r_type == BFD_RELOC_PCREL_HI16_S) | |
11284 | { | |
11285 | assert (fixp->fx_next != NULL | |
11286 | && fixp->fx_next->fx_r_type == BFD_RELOC_PCREL_LO16); | |
11287 | /* We use a special addend for an internal RELHI reloc. The | |
11288 | reloc is relative to the RELLO; adjust the addend | |
11289 | accordingly. */ | |
49309057 | 11290 | if (symbol_section_p (fixp->fx_addsy)) |
252b5132 RH |
11291 | reloc->addend = (fixp->fx_next->fx_frag->fr_address |
11292 | + fixp->fx_next->fx_where | |
11293 | - S_GET_VALUE (fixp->fx_subsy)); | |
11294 | else | |
11295 | reloc->addend = (fixp->fx_addnumber | |
11296 | + fixp->fx_next->fx_frag->fr_address | |
11297 | + fixp->fx_next->fx_where); | |
11298 | } | |
252b5132 RH |
11299 | else |
11300 | { | |
11301 | if (OUTPUT_FLAVOR != bfd_target_aout_flavour) | |
11302 | /* A gruesome hack which is a result of the gruesome gas reloc | |
11303 | handling. */ | |
11304 | reloc->addend = reloc->address; | |
11305 | else | |
11306 | reloc->addend = -reloc->address; | |
11307 | } | |
11308 | ||
11309 | /* If this is a variant frag, we may need to adjust the existing | |
11310 | reloc and generate a new one. */ | |
11311 | if (fixp->fx_frag->fr_opcode != NULL | |
11312 | && (fixp->fx_r_type == BFD_RELOC_MIPS_GPREL | |
11313 | || fixp->fx_r_type == BFD_RELOC_MIPS_GOT16 | |
11314 | || fixp->fx_r_type == BFD_RELOC_MIPS_CALL16 | |
11315 | || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16 | |
11316 | || fixp->fx_r_type == BFD_RELOC_MIPS_GOT_LO16 | |
11317 | || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16 | |
11318 | || fixp->fx_r_type == BFD_RELOC_MIPS_CALL_LO16)) | |
11319 | { | |
11320 | arelent *reloc2; | |
11321 | ||
11322 | assert (! RELAX_MIPS16_P (fixp->fx_frag->fr_subtype)); | |
11323 | ||
11324 | /* If this is not the last reloc in this frag, then we have two | |
11325 | GPREL relocs, or a GOT_HI16/GOT_LO16 pair, or a | |
11326 | CALL_HI16/CALL_LO16, both of which are being replaced. Let | |
11327 | the second one handle all of them. */ | |
11328 | if (fixp->fx_next != NULL | |
11329 | && fixp->fx_frag == fixp->fx_next->fx_frag) | |
11330 | { | |
11331 | assert ((fixp->fx_r_type == BFD_RELOC_MIPS_GPREL | |
11332 | && fixp->fx_next->fx_r_type == BFD_RELOC_MIPS_GPREL) | |
11333 | || (fixp->fx_r_type == BFD_RELOC_MIPS_GOT_HI16 | |
11334 | && (fixp->fx_next->fx_r_type | |
11335 | == BFD_RELOC_MIPS_GOT_LO16)) | |
11336 | || (fixp->fx_r_type == BFD_RELOC_MIPS_CALL_HI16 | |
11337 | && (fixp->fx_next->fx_r_type | |
11338 | == BFD_RELOC_MIPS_CALL_LO16))); | |
11339 | retval[0] = NULL; | |
11340 | return retval; | |
11341 | } | |
11342 | ||
11343 | fixp->fx_where = fixp->fx_frag->fr_opcode - fixp->fx_frag->fr_literal; | |
11344 | reloc->address = fixp->fx_frag->fr_address + fixp->fx_where; | |
11345 | reloc2 = retval[1] = (arelent *) xmalloc (sizeof (arelent)); | |
11346 | retval[2] = NULL; | |
49309057 ILT |
11347 | reloc2->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *)); |
11348 | *reloc2->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy); | |
252b5132 RH |
11349 | reloc2->address = (reloc->address |
11350 | + (RELAX_RELOC2 (fixp->fx_frag->fr_subtype) | |
11351 | - RELAX_RELOC1 (fixp->fx_frag->fr_subtype))); | |
11352 | reloc2->addend = fixp->fx_addnumber; | |
11353 | reloc2->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_LO16); | |
11354 | assert (reloc2->howto != NULL); | |
11355 | ||
11356 | if (RELAX_RELOC3 (fixp->fx_frag->fr_subtype)) | |
11357 | { | |
11358 | arelent *reloc3; | |
11359 | ||
11360 | reloc3 = retval[2] = (arelent *) xmalloc (sizeof (arelent)); | |
11361 | retval[3] = NULL; | |
11362 | *reloc3 = *reloc2; | |
11363 | reloc3->address += 4; | |
11364 | } | |
11365 | ||
11366 | if (mips_pic == NO_PIC) | |
11367 | { | |
11368 | assert (fixp->fx_r_type == BFD_RELOC_MIPS_GPREL); | |
11369 | fixp->fx_r_type = BFD_RELOC_HI16_S; | |
11370 | } | |
11371 | else if (mips_pic == SVR4_PIC) | |
11372 | { | |
11373 | switch (fixp->fx_r_type) | |
11374 | { | |
11375 | default: | |
11376 | abort (); | |
11377 | case BFD_RELOC_MIPS_GOT16: | |
11378 | break; | |
11379 | case BFD_RELOC_MIPS_CALL16: | |
11380 | case BFD_RELOC_MIPS_GOT_LO16: | |
11381 | case BFD_RELOC_MIPS_CALL_LO16: | |
11382 | fixp->fx_r_type = BFD_RELOC_MIPS_GOT16; | |
11383 | break; | |
11384 | } | |
11385 | } | |
11386 | else | |
11387 | abort (); | |
11388 | } | |
11389 | ||
11390 | /* Since MIPS ELF uses Rel instead of Rela, encode the vtable entry | |
11391 | to be used in the relocation's section offset. */ | |
11392 | if (fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY) | |
11393 | { | |
11394 | reloc->address = reloc->addend; | |
11395 | reloc->addend = 0; | |
11396 | } | |
11397 | ||
11398 | /* Since DIFF_EXPR_OK is defined in tc-mips.h, it is possible that | |
11399 | fixup_segment converted a non-PC relative reloc into a PC | |
11400 | relative reloc. In such a case, we need to convert the reloc | |
11401 | code. */ | |
11402 | code = fixp->fx_r_type; | |
11403 | if (fixp->fx_pcrel) | |
11404 | { | |
11405 | switch (code) | |
11406 | { | |
11407 | case BFD_RELOC_8: | |
11408 | code = BFD_RELOC_8_PCREL; | |
11409 | break; | |
11410 | case BFD_RELOC_16: | |
11411 | code = BFD_RELOC_16_PCREL; | |
11412 | break; | |
11413 | case BFD_RELOC_32: | |
11414 | code = BFD_RELOC_32_PCREL; | |
11415 | break; | |
11416 | case BFD_RELOC_64: | |
11417 | code = BFD_RELOC_64_PCREL; | |
11418 | break; | |
11419 | case BFD_RELOC_8_PCREL: | |
11420 | case BFD_RELOC_16_PCREL: | |
11421 | case BFD_RELOC_32_PCREL: | |
11422 | case BFD_RELOC_64_PCREL: | |
11423 | case BFD_RELOC_16_PCREL_S2: | |
11424 | case BFD_RELOC_PCREL_HI16_S: | |
11425 | case BFD_RELOC_PCREL_LO16: | |
11426 | break; | |
11427 | default: | |
11428 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
11429 | _("Cannot make %s relocation PC relative"), | |
11430 | bfd_get_reloc_code_name (code)); | |
11431 | } | |
11432 | } | |
11433 | ||
11434 | /* To support a PC relative reloc when generating embedded PIC code | |
11435 | for ECOFF, we use a Cygnus extension. We check for that here to | |
11436 | make sure that we don't let such a reloc escape normally. */ | |
bb2d6cd7 GK |
11437 | if ((OUTPUT_FLAVOR == bfd_target_ecoff_flavour |
11438 | || OUTPUT_FLAVOR == bfd_target_elf_flavour) | |
252b5132 RH |
11439 | && code == BFD_RELOC_16_PCREL_S2 |
11440 | && mips_pic != EMBEDDED_PIC) | |
11441 | reloc->howto = NULL; | |
11442 | else | |
11443 | reloc->howto = bfd_reloc_type_lookup (stdoutput, code); | |
11444 | ||
11445 | if (reloc->howto == NULL) | |
11446 | { | |
11447 | as_bad_where (fixp->fx_file, fixp->fx_line, | |
11448 | _("Can not represent %s relocation in this object file format"), | |
11449 | bfd_get_reloc_code_name (code)); | |
11450 | retval[0] = NULL; | |
11451 | } | |
11452 | ||
11453 | return retval; | |
11454 | } | |
11455 | ||
11456 | /* Relax a machine dependent frag. This returns the amount by which | |
11457 | the current size of the frag should change. */ | |
11458 | ||
11459 | int | |
11460 | mips_relax_frag (fragp, stretch) | |
11461 | fragS *fragp; | |
11462 | long stretch; | |
11463 | { | |
11464 | if (! RELAX_MIPS16_P (fragp->fr_subtype)) | |
11465 | return 0; | |
11466 | ||
11467 | if (mips16_extended_frag (fragp, (asection *) NULL, stretch)) | |
11468 | { | |
11469 | if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype)) | |
11470 | return 0; | |
11471 | fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype); | |
11472 | return 2; | |
11473 | } | |
11474 | else | |
11475 | { | |
11476 | if (! RELAX_MIPS16_EXTENDED (fragp->fr_subtype)) | |
11477 | return 0; | |
11478 | fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype); | |
11479 | return -2; | |
11480 | } | |
11481 | ||
11482 | return 0; | |
11483 | } | |
11484 | ||
11485 | /* Convert a machine dependent frag. */ | |
11486 | ||
11487 | void | |
11488 | md_convert_frag (abfd, asec, fragp) | |
43841e91 | 11489 | bfd *abfd ATTRIBUTE_UNUSED; |
252b5132 RH |
11490 | segT asec; |
11491 | fragS *fragp; | |
11492 | { | |
11493 | int old, new; | |
11494 | char *fixptr; | |
11495 | ||
11496 | if (RELAX_MIPS16_P (fragp->fr_subtype)) | |
11497 | { | |
11498 | int type; | |
11499 | register const struct mips16_immed_operand *op; | |
11500 | boolean small, ext; | |
11501 | offsetT val; | |
11502 | bfd_byte *buf; | |
11503 | unsigned long insn; | |
11504 | boolean use_extend; | |
11505 | unsigned short extend; | |
11506 | ||
11507 | type = RELAX_MIPS16_TYPE (fragp->fr_subtype); | |
11508 | op = mips16_immed_operands; | |
11509 | while (op->type != type) | |
11510 | ++op; | |
11511 | ||
11512 | if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype)) | |
11513 | { | |
11514 | small = false; | |
11515 | ext = true; | |
11516 | } | |
11517 | else | |
11518 | { | |
11519 | small = true; | |
11520 | ext = false; | |
11521 | } | |
11522 | ||
6386f3a7 | 11523 | resolve_symbol_value (fragp->fr_symbol); |
252b5132 RH |
11524 | val = S_GET_VALUE (fragp->fr_symbol); |
11525 | if (op->pcrel) | |
11526 | { | |
11527 | addressT addr; | |
11528 | ||
11529 | addr = fragp->fr_address + fragp->fr_fix; | |
11530 | ||
11531 | /* The rules for the base address of a PC relative reloc are | |
11532 | complicated; see mips16_extended_frag. */ | |
11533 | if (type == 'p' || type == 'q') | |
11534 | { | |
11535 | addr += 2; | |
11536 | if (ext) | |
11537 | addr += 2; | |
11538 | /* Ignore the low bit in the target, since it will be | |
11539 | set for a text label. */ | |
11540 | if ((val & 1) != 0) | |
11541 | --val; | |
11542 | } | |
11543 | else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)) | |
11544 | addr -= 4; | |
11545 | else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype)) | |
11546 | addr -= 2; | |
11547 | ||
11548 | addr &= ~ (addressT) ((1 << op->shift) - 1); | |
11549 | val -= addr; | |
11550 | ||
11551 | /* Make sure the section winds up with the alignment we have | |
11552 | assumed. */ | |
11553 | if (op->shift > 0) | |
11554 | record_alignment (asec, op->shift); | |
11555 | } | |
11556 | ||
11557 | if (ext | |
11558 | && (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype) | |
11559 | || RELAX_MIPS16_DSLOT (fragp->fr_subtype))) | |
11560 | as_warn_where (fragp->fr_file, fragp->fr_line, | |
11561 | _("extended instruction in delay slot")); | |
11562 | ||
11563 | buf = (bfd_byte *) (fragp->fr_literal + fragp->fr_fix); | |
11564 | ||
11565 | if (target_big_endian) | |
11566 | insn = bfd_getb16 (buf); | |
11567 | else | |
11568 | insn = bfd_getl16 (buf); | |
11569 | ||
11570 | mips16_immed (fragp->fr_file, fragp->fr_line, type, val, | |
11571 | RELAX_MIPS16_USER_EXT (fragp->fr_subtype), | |
11572 | small, ext, &insn, &use_extend, &extend); | |
11573 | ||
11574 | if (use_extend) | |
11575 | { | |
11576 | md_number_to_chars (buf, 0xf000 | extend, 2); | |
11577 | fragp->fr_fix += 2; | |
11578 | buf += 2; | |
11579 | } | |
11580 | ||
11581 | md_number_to_chars (buf, insn, 2); | |
11582 | fragp->fr_fix += 2; | |
11583 | buf += 2; | |
11584 | } | |
11585 | else | |
11586 | { | |
11587 | if (fragp->fr_opcode == NULL) | |
11588 | return; | |
11589 | ||
11590 | old = RELAX_OLD (fragp->fr_subtype); | |
11591 | new = RELAX_NEW (fragp->fr_subtype); | |
11592 | fixptr = fragp->fr_literal + fragp->fr_fix; | |
11593 | ||
11594 | if (new > 0) | |
11595 | memcpy (fixptr - old, fixptr, new); | |
11596 | ||
11597 | fragp->fr_fix += new - old; | |
11598 | } | |
11599 | } | |
11600 | ||
11601 | #ifdef OBJ_ELF | |
11602 | ||
11603 | /* This function is called after the relocs have been generated. | |
11604 | We've been storing mips16 text labels as odd. Here we convert them | |
11605 | back to even for the convenience of the debugger. */ | |
11606 | ||
11607 | void | |
11608 | mips_frob_file_after_relocs () | |
11609 | { | |
11610 | asymbol **syms; | |
11611 | unsigned int count, i; | |
11612 | ||
11613 | if (OUTPUT_FLAVOR != bfd_target_elf_flavour) | |
11614 | return; | |
11615 | ||
11616 | syms = bfd_get_outsymbols (stdoutput); | |
11617 | count = bfd_get_symcount (stdoutput); | |
11618 | for (i = 0; i < count; i++, syms++) | |
11619 | { | |
11620 | if (elf_symbol (*syms)->internal_elf_sym.st_other == STO_MIPS16 | |
11621 | && ((*syms)->value & 1) != 0) | |
11622 | { | |
11623 | (*syms)->value &= ~1; | |
11624 | /* If the symbol has an odd size, it was probably computed | |
11625 | incorrectly, so adjust that as well. */ | |
11626 | if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0) | |
11627 | ++elf_symbol (*syms)->internal_elf_sym.st_size; | |
11628 | } | |
11629 | } | |
11630 | } | |
11631 | ||
11632 | #endif | |
11633 | ||
11634 | /* This function is called whenever a label is defined. It is used | |
11635 | when handling branch delays; if a branch has a label, we assume we | |
11636 | can not move it. */ | |
11637 | ||
11638 | void | |
11639 | mips_define_label (sym) | |
11640 | symbolS *sym; | |
11641 | { | |
11642 | struct insn_label_list *l; | |
11643 | ||
11644 | if (free_insn_labels == NULL) | |
11645 | l = (struct insn_label_list *) xmalloc (sizeof *l); | |
11646 | else | |
11647 | { | |
11648 | l = free_insn_labels; | |
11649 | free_insn_labels = l->next; | |
11650 | } | |
11651 | ||
11652 | l->label = sym; | |
11653 | l->next = insn_labels; | |
11654 | insn_labels = l; | |
11655 | } | |
11656 | \f | |
11657 | #if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF) | |
11658 | ||
11659 | /* Some special processing for a MIPS ELF file. */ | |
11660 | ||
11661 | void | |
11662 | mips_elf_final_processing () | |
11663 | { | |
11664 | /* Write out the register information. */ | |
11665 | if (! mips_64) | |
11666 | { | |
11667 | Elf32_RegInfo s; | |
11668 | ||
11669 | s.ri_gprmask = mips_gprmask; | |
11670 | s.ri_cprmask[0] = mips_cprmask[0]; | |
11671 | s.ri_cprmask[1] = mips_cprmask[1]; | |
11672 | s.ri_cprmask[2] = mips_cprmask[2]; | |
11673 | s.ri_cprmask[3] = mips_cprmask[3]; | |
11674 | /* The gp_value field is set by the MIPS ELF backend. */ | |
11675 | ||
11676 | bfd_mips_elf32_swap_reginfo_out (stdoutput, &s, | |
11677 | ((Elf32_External_RegInfo *) | |
11678 | mips_regmask_frag)); | |
11679 | } | |
11680 | else | |
11681 | { | |
11682 | Elf64_Internal_RegInfo s; | |
11683 | ||
11684 | s.ri_gprmask = mips_gprmask; | |
11685 | s.ri_pad = 0; | |
11686 | s.ri_cprmask[0] = mips_cprmask[0]; | |
11687 | s.ri_cprmask[1] = mips_cprmask[1]; | |
11688 | s.ri_cprmask[2] = mips_cprmask[2]; | |
11689 | s.ri_cprmask[3] = mips_cprmask[3]; | |
11690 | /* The gp_value field is set by the MIPS ELF backend. */ | |
11691 | ||
11692 | bfd_mips_elf64_swap_reginfo_out (stdoutput, &s, | |
11693 | ((Elf64_External_RegInfo *) | |
11694 | mips_regmask_frag)); | |
11695 | } | |
11696 | ||
11697 | /* Set the MIPS ELF flag bits. FIXME: There should probably be some | |
11698 | sort of BFD interface for this. */ | |
11699 | if (mips_any_noreorder) | |
11700 | elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER; | |
11701 | if (mips_pic != NO_PIC) | |
11702 | elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC; | |
11703 | ||
bdaaa2e1 | 11704 | /* Set the MIPS ELF ABI flags. */ |
9a41af64 | 11705 | if (mips_abi_string == NULL) |
252b5132 | 11706 | ; |
beae10d5 | 11707 | else if (strcmp (mips_abi_string, "32") == 0) |
252b5132 | 11708 | elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32; |
beae10d5 | 11709 | else if (strcmp (mips_abi_string, "o64") == 0) |
252b5132 | 11710 | elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64; |
beae10d5 | 11711 | else if (strcmp (mips_abi_string, "eabi") == 0) |
252b5132 RH |
11712 | { |
11713 | if (mips_eabi64) | |
11714 | elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64; | |
11715 | else | |
11716 | elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32; | |
11717 | } | |
be00bddd TS |
11718 | else if (strcmp (mips_abi_string, "n32") == 0) |
11719 | elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ABI2; | |
11720 | ||
11721 | /* Nothing to do for "64". */ | |
252b5132 RH |
11722 | |
11723 | if (mips_32bitmode) | |
11724 | elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE; | |
11725 | } | |
11726 | ||
11727 | #endif /* OBJ_ELF || OBJ_MAYBE_ELF */ | |
11728 | \f | |
beae10d5 KH |
11729 | typedef struct proc { |
11730 | symbolS *isym; | |
11731 | unsigned long reg_mask; | |
11732 | unsigned long reg_offset; | |
11733 | unsigned long fpreg_mask; | |
11734 | unsigned long fpreg_offset; | |
11735 | unsigned long frame_offset; | |
11736 | unsigned long frame_reg; | |
11737 | unsigned long pc_reg; | |
11738 | } procS; | |
252b5132 RH |
11739 | |
11740 | static procS cur_proc; | |
11741 | static procS *cur_proc_ptr; | |
11742 | static int numprocs; | |
11743 | ||
0a9ef439 | 11744 | /* Fill in an rs_align_code fragment. */ |
a19d8eb0 | 11745 | |
0a9ef439 RH |
11746 | void |
11747 | mips_handle_align (fragp) | |
11748 | fragS *fragp; | |
a19d8eb0 | 11749 | { |
0a9ef439 RH |
11750 | if (fragp->fr_type != rs_align_code) |
11751 | return; | |
11752 | ||
11753 | if (mips_opts.mips16) | |
a19d8eb0 CP |
11754 | { |
11755 | static const unsigned char be_nop[] = { 0x65, 0x00 }; | |
11756 | static const unsigned char le_nop[] = { 0x00, 0x65 }; | |
11757 | ||
0a9ef439 RH |
11758 | int bytes; |
11759 | char *p; | |
a19d8eb0 | 11760 | |
0a9ef439 RH |
11761 | bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix; |
11762 | p = fragp->fr_literal + fragp->fr_fix; | |
11763 | ||
11764 | if (bytes & 1) | |
11765 | { | |
11766 | *p++ = 0; | |
11767 | fragp->fr_fix += 1; | |
11768 | } | |
11769 | ||
11770 | memcpy (p, (target_big_endian ? be_nop : le_nop), 2); | |
11771 | fragp->fr_var = 2; | |
a19d8eb0 CP |
11772 | } |
11773 | ||
0a9ef439 | 11774 | /* For mips32, a nop is a zero, which we trivially get by doing nothing. */ |
a19d8eb0 CP |
11775 | } |
11776 | ||
252b5132 RH |
11777 | static void |
11778 | md_obj_begin () | |
11779 | { | |
11780 | } | |
11781 | ||
11782 | static void | |
11783 | md_obj_end () | |
11784 | { | |
11785 | /* check for premature end, nesting errors, etc */ | |
11786 | if (cur_proc_ptr) | |
9a41af64 | 11787 | as_warn (_("missing .end at end of assembly")); |
252b5132 RH |
11788 | } |
11789 | ||
11790 | static long | |
11791 | get_number () | |
11792 | { | |
11793 | int negative = 0; | |
11794 | long val = 0; | |
11795 | ||
11796 | if (*input_line_pointer == '-') | |
11797 | { | |
11798 | ++input_line_pointer; | |
11799 | negative = 1; | |
11800 | } | |
3882b010 | 11801 | if (!ISDIGIT (*input_line_pointer)) |
252b5132 RH |
11802 | as_bad (_("Expected simple number.")); |
11803 | if (input_line_pointer[0] == '0') | |
11804 | { | |
11805 | if (input_line_pointer[1] == 'x') | |
11806 | { | |
11807 | input_line_pointer += 2; | |
3882b010 | 11808 | while (ISXDIGIT (*input_line_pointer)) |
252b5132 RH |
11809 | { |
11810 | val <<= 4; | |
11811 | val |= hex_value (*input_line_pointer++); | |
11812 | } | |
11813 | return negative ? -val : val; | |
11814 | } | |
11815 | else | |
11816 | { | |
11817 | ++input_line_pointer; | |
3882b010 | 11818 | while (ISDIGIT (*input_line_pointer)) |
252b5132 RH |
11819 | { |
11820 | val <<= 3; | |
11821 | val |= *input_line_pointer++ - '0'; | |
11822 | } | |
11823 | return negative ? -val : val; | |
11824 | } | |
11825 | } | |
3882b010 | 11826 | if (!ISDIGIT (*input_line_pointer)) |
252b5132 RH |
11827 | { |
11828 | printf (_(" *input_line_pointer == '%c' 0x%02x\n"), | |
11829 | *input_line_pointer, *input_line_pointer); | |
11830 | as_warn (_("Invalid number")); | |
11831 | return -1; | |
11832 | } | |
3882b010 | 11833 | while (ISDIGIT (*input_line_pointer)) |
252b5132 RH |
11834 | { |
11835 | val *= 10; | |
11836 | val += *input_line_pointer++ - '0'; | |
11837 | } | |
11838 | return negative ? -val : val; | |
11839 | } | |
11840 | ||
11841 | /* The .file directive; just like the usual .file directive, but there | |
11842 | is an initial number which is the ECOFF file index. */ | |
11843 | ||
11844 | static void | |
11845 | s_file (x) | |
43841e91 | 11846 | int x ATTRIBUTE_UNUSED; |
252b5132 RH |
11847 | { |
11848 | int line; | |
11849 | ||
11850 | line = get_number (); | |
11851 | s_app_file (0); | |
11852 | } | |
11853 | ||
252b5132 RH |
11854 | /* The .end directive. */ |
11855 | ||
11856 | static void | |
11857 | s_mips_end (x) | |
43841e91 | 11858 | int x ATTRIBUTE_UNUSED; |
252b5132 RH |
11859 | { |
11860 | symbolS *p; | |
11861 | int maybe_text; | |
11862 | ||
11863 | if (!is_end_of_line[(unsigned char) *input_line_pointer]) | |
11864 | { | |
11865 | p = get_symbol (); | |
11866 | demand_empty_rest_of_line (); | |
11867 | } | |
11868 | else | |
11869 | p = NULL; | |
11870 | ||
11871 | #ifdef BFD_ASSEMBLER | |
11872 | if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0) | |
11873 | maybe_text = 1; | |
11874 | else | |
11875 | maybe_text = 0; | |
11876 | #else | |
11877 | if (now_seg != data_section && now_seg != bss_section) | |
11878 | maybe_text = 1; | |
11879 | else | |
11880 | maybe_text = 0; | |
11881 | #endif | |
11882 | ||
11883 | if (!maybe_text) | |
11884 | as_warn (_(".end not in text section")); | |
11885 | ||
11886 | if (!cur_proc_ptr) | |
11887 | { | |
11888 | as_warn (_(".end directive without a preceding .ent directive.")); | |
11889 | demand_empty_rest_of_line (); | |
11890 | return; | |
11891 | } | |
11892 | ||
11893 | if (p != NULL) | |
11894 | { | |
11895 | assert (S_GET_NAME (p)); | |
11896 | if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->isym))) | |
11897 | as_warn (_(".end symbol does not match .ent symbol.")); | |
11898 | } | |
11899 | else | |
11900 | as_warn (_(".end directive missing or unknown symbol")); | |
11901 | ||
11902 | #ifdef MIPS_STABS_ELF | |
11903 | { | |
11904 | segT saved_seg = now_seg; | |
11905 | subsegT saved_subseg = now_subseg; | |
252b5132 | 11906 | valueT dot; |
252b5132 RH |
11907 | expressionS exp; |
11908 | char *fragp; | |
11909 | ||
11910 | dot = frag_now_fix (); | |
11911 | ||
11912 | #ifdef md_flush_pending_output | |
11913 | md_flush_pending_output (); | |
11914 | #endif | |
11915 | ||
11916 | assert (pdr_seg); | |
11917 | subseg_set (pdr_seg, 0); | |
11918 | ||
beae10d5 | 11919 | /* Write the symbol. */ |
252b5132 RH |
11920 | exp.X_op = O_symbol; |
11921 | exp.X_add_symbol = p; | |
11922 | exp.X_add_number = 0; | |
11923 | emit_expr (&exp, 4); | |
11924 | ||
beae10d5 | 11925 | fragp = frag_more (7 * 4); |
252b5132 | 11926 | |
beae10d5 KH |
11927 | md_number_to_chars (fragp, (valueT) cur_proc_ptr->reg_mask, 4); |
11928 | md_number_to_chars (fragp + 4, (valueT) cur_proc_ptr->reg_offset, 4); | |
11929 | md_number_to_chars (fragp + 8, (valueT) cur_proc_ptr->fpreg_mask, 4); | |
11930 | md_number_to_chars (fragp + 12, (valueT) cur_proc_ptr->fpreg_offset, 4); | |
11931 | md_number_to_chars (fragp + 16, (valueT) cur_proc_ptr->frame_offset, 4); | |
11932 | md_number_to_chars (fragp + 20, (valueT) cur_proc_ptr->frame_reg, 4); | |
11933 | md_number_to_chars (fragp + 24, (valueT) cur_proc_ptr->pc_reg, 4); | |
252b5132 RH |
11934 | |
11935 | subseg_set (saved_seg, saved_subseg); | |
11936 | } | |
11937 | #endif | |
11938 | ||
11939 | cur_proc_ptr = NULL; | |
11940 | } | |
11941 | ||
11942 | /* The .aent and .ent directives. */ | |
11943 | ||
11944 | static void | |
11945 | s_mips_ent (aent) | |
11946 | int aent; | |
11947 | { | |
11948 | int number = 0; | |
11949 | symbolS *symbolP; | |
11950 | int maybe_text; | |
11951 | ||
11952 | symbolP = get_symbol (); | |
11953 | if (*input_line_pointer == ',') | |
11954 | input_line_pointer++; | |
11955 | SKIP_WHITESPACE (); | |
3882b010 | 11956 | if (ISDIGIT (*input_line_pointer) |
d9a62219 | 11957 | || *input_line_pointer == '-') |
252b5132 RH |
11958 | number = get_number (); |
11959 | ||
11960 | #ifdef BFD_ASSEMBLER | |
11961 | if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) != 0) | |
11962 | maybe_text = 1; | |
11963 | else | |
11964 | maybe_text = 0; | |
11965 | #else | |
11966 | if (now_seg != data_section && now_seg != bss_section) | |
11967 | maybe_text = 1; | |
11968 | else | |
11969 | maybe_text = 0; | |
11970 | #endif | |
11971 | ||
11972 | if (!maybe_text) | |
11973 | as_warn (_(".ent or .aent not in text section.")); | |
11974 | ||
11975 | if (!aent && cur_proc_ptr) | |
9a41af64 | 11976 | as_warn (_("missing .end")); |
252b5132 RH |
11977 | |
11978 | if (!aent) | |
11979 | { | |
11980 | cur_proc_ptr = &cur_proc; | |
11981 | memset (cur_proc_ptr, '\0', sizeof (procS)); | |
11982 | ||
11983 | cur_proc_ptr->isym = symbolP; | |
11984 | ||
49309057 | 11985 | symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION; |
252b5132 RH |
11986 | |
11987 | numprocs++; | |
11988 | } | |
11989 | ||
11990 | demand_empty_rest_of_line (); | |
11991 | } | |
11992 | ||
11993 | /* The .frame directive. If the mdebug section is present (IRIX 5 native) | |
bdaaa2e1 | 11994 | then ecoff.c (ecoff_directive_frame) is used. For embedded targets, |
252b5132 | 11995 | s_mips_frame is used so that we can set the PDR information correctly. |
bdaaa2e1 | 11996 | We can't use the ecoff routines because they make reference to the ecoff |
252b5132 RH |
11997 | symbol table (in the mdebug section). */ |
11998 | ||
11999 | static void | |
12000 | s_mips_frame (ignore) | |
2b3c5a5d | 12001 | int ignore ATTRIBUTE_UNUSED; |
252b5132 RH |
12002 | { |
12003 | #ifdef MIPS_STABS_ELF | |
12004 | ||
12005 | long val; | |
12006 | ||
beae10d5 | 12007 | if (cur_proc_ptr == (procS *) NULL) |
252b5132 RH |
12008 | { |
12009 | as_warn (_(".frame outside of .ent")); | |
12010 | demand_empty_rest_of_line (); | |
12011 | return; | |
12012 | } | |
12013 | ||
12014 | cur_proc_ptr->frame_reg = tc_get_register (1); | |
12015 | ||
12016 | SKIP_WHITESPACE (); | |
12017 | if (*input_line_pointer++ != ',' | |
12018 | || get_absolute_expression_and_terminator (&val) != ',') | |
12019 | { | |
12020 | as_warn (_("Bad .frame directive")); | |
12021 | --input_line_pointer; | |
12022 | demand_empty_rest_of_line (); | |
12023 | return; | |
12024 | } | |
12025 | ||
12026 | cur_proc_ptr->frame_offset = val; | |
12027 | cur_proc_ptr->pc_reg = tc_get_register (0); | |
12028 | ||
12029 | demand_empty_rest_of_line (); | |
12030 | #else | |
12031 | s_ignore (ignore); | |
12032 | #endif /* MIPS_STABS_ELF */ | |
12033 | } | |
12034 | ||
bdaaa2e1 KH |
12035 | /* The .fmask and .mask directives. If the mdebug section is present |
12036 | (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For | |
252b5132 | 12037 | embedded targets, s_mips_mask is used so that we can set the PDR |
bdaaa2e1 | 12038 | information correctly. We can't use the ecoff routines because they |
252b5132 RH |
12039 | make reference to the ecoff symbol table (in the mdebug section). */ |
12040 | ||
12041 | static void | |
12042 | s_mips_mask (reg_type) | |
12043 | char reg_type; | |
12044 | { | |
12045 | #ifdef MIPS_STABS_ELF | |
12046 | long mask, off; | |
bdaaa2e1 | 12047 | |
252b5132 RH |
12048 | if (cur_proc_ptr == (procS *) NULL) |
12049 | { | |
12050 | as_warn (_(".mask/.fmask outside of .ent")); | |
12051 | demand_empty_rest_of_line (); | |
12052 | return; | |
12053 | } | |
12054 | ||
12055 | if (get_absolute_expression_and_terminator (&mask) != ',') | |
12056 | { | |
12057 | as_warn (_("Bad .mask/.fmask directive")); | |
12058 | --input_line_pointer; | |
12059 | demand_empty_rest_of_line (); | |
12060 | return; | |
12061 | } | |
12062 | ||
12063 | off = get_absolute_expression (); | |
12064 | ||
12065 | if (reg_type == 'F') | |
12066 | { | |
12067 | cur_proc_ptr->fpreg_mask = mask; | |
12068 | cur_proc_ptr->fpreg_offset = off; | |
12069 | } | |
12070 | else | |
12071 | { | |
12072 | cur_proc_ptr->reg_mask = mask; | |
12073 | cur_proc_ptr->reg_offset = off; | |
12074 | } | |
12075 | ||
12076 | demand_empty_rest_of_line (); | |
12077 | #else | |
12078 | s_ignore (reg_type); | |
12079 | #endif /* MIPS_STABS_ELF */ | |
12080 | } | |
12081 | ||
12082 | /* The .loc directive. */ | |
12083 | ||
12084 | #if 0 | |
12085 | static void | |
12086 | s_loc (x) | |
12087 | int x; | |
12088 | { | |
12089 | symbolS *symbolP; | |
12090 | int lineno; | |
12091 | int addroff; | |
12092 | ||
12093 | assert (now_seg == text_section); | |
12094 | ||
12095 | lineno = get_number (); | |
12096 | addroff = frag_now_fix (); | |
12097 | ||
12098 | symbolP = symbol_new ("", N_SLINE, addroff, frag_now); | |
12099 | S_SET_TYPE (symbolP, N_SLINE); | |
12100 | S_SET_OTHER (symbolP, 0); | |
12101 | S_SET_DESC (symbolP, lineno); | |
12102 | symbolP->sy_segment = now_seg; | |
12103 | } | |
12104 | #endif | |
e7af610e NC |
12105 | |
12106 | /* CPU name/ISA/number mapping table. | |
12107 | ||
12108 | Entries are grouped by type. The first matching CPU or ISA entry | |
12109 | gets chosen by CPU or ISA, so it should be the 'canonical' name | |
12110 | for that type. Entries after that within the type are sorted | |
12111 | alphabetically. | |
12112 | ||
12113 | Case is ignored in comparison, so put the canonical entry in the | |
12114 | appropriate case but everything else in lower case to ease eye pain. */ | |
e972090a NC |
12115 | static const struct mips_cpu_info mips_cpu_info_table[] = |
12116 | { | |
e7af610e NC |
12117 | /* MIPS1 ISA */ |
12118 | { "MIPS1", 1, ISA_MIPS1, CPU_R3000, }, | |
12119 | { "mips", 1, ISA_MIPS1, CPU_R3000, }, | |
12120 | ||
12121 | /* MIPS2 ISA */ | |
12122 | { "MIPS2", 1, ISA_MIPS2, CPU_R6000, }, | |
12123 | ||
12124 | /* MIPS3 ISA */ | |
12125 | { "MIPS3", 1, ISA_MIPS3, CPU_R4000, }, | |
12126 | ||
12127 | /* MIPS4 ISA */ | |
12128 | { "MIPS4", 1, ISA_MIPS4, CPU_R8000, }, | |
12129 | ||
84ea6cf2 NC |
12130 | /* MIPS5 ISA */ |
12131 | { "MIPS5", 1, ISA_MIPS5, CPU_MIPS5, }, | |
12132 | { "Generic-MIPS5", 0, ISA_MIPS5, CPU_MIPS5, }, | |
12133 | ||
e7af610e NC |
12134 | /* MIPS32 ISA */ |
12135 | { "MIPS32", 1, ISA_MIPS32, CPU_MIPS32, }, | |
3c02b2ab | 12136 | { "mipsisa32", 0, ISA_MIPS32, CPU_MIPS32, }, |
e7af610e | 12137 | { "Generic-MIPS32", 0, ISA_MIPS32, CPU_MIPS32, }, |
3c02b2ab EC |
12138 | { "4kc", 0, ISA_MIPS32, CPU_MIPS32, }, |
12139 | { "4km", 0, ISA_MIPS32, CPU_MIPS32, }, | |
12140 | { "4kp", 0, ISA_MIPS32, CPU_MIPS32, }, | |
12141 | ||
12142 | /* For historical reasons. */ | |
12143 | { "MIPS64", 1, ISA_MIPS3, CPU_R4000, }, | |
e7af610e | 12144 | |
84ea6cf2 | 12145 | /* MIPS64 ISA */ |
3c02b2ab | 12146 | { "mipsisa64", 1, ISA_MIPS64, CPU_MIPS64, }, |
84ea6cf2 | 12147 | { "Generic-MIPS64", 0, ISA_MIPS64, CPU_MIPS64, }, |
3c02b2ab EC |
12148 | { "5kc", 0, ISA_MIPS64, CPU_MIPS64, }, |
12149 | { "20kc", 0, ISA_MIPS64, CPU_MIPS64, }, | |
e7af610e NC |
12150 | |
12151 | /* R2000 CPU */ | |
12152 | { "R2000", 0, ISA_MIPS1, CPU_R2000, }, | |
12153 | { "2000", 0, ISA_MIPS1, CPU_R2000, }, | |
12154 | { "2k", 0, ISA_MIPS1, CPU_R2000, }, | |
12155 | { "r2k", 0, ISA_MIPS1, CPU_R2000, }, | |
12156 | ||
12157 | /* R3000 CPU */ | |
12158 | { "R3000", 0, ISA_MIPS1, CPU_R3000, }, | |
12159 | { "3000", 0, ISA_MIPS1, CPU_R3000, }, | |
12160 | { "3k", 0, ISA_MIPS1, CPU_R3000, }, | |
12161 | { "r3k", 0, ISA_MIPS1, CPU_R3000, }, | |
12162 | ||
12163 | /* TX3900 CPU */ | |
12164 | { "R3900", 0, ISA_MIPS1, CPU_R3900, }, | |
12165 | { "3900", 0, ISA_MIPS1, CPU_R3900, }, | |
e972090a | 12166 | { "mipstx39", 0, ISA_MIPS1, CPU_R3900, }, |
e7af610e NC |
12167 | |
12168 | /* R4000 CPU */ | |
12169 | { "R4000", 0, ISA_MIPS3, CPU_R4000, }, | |
12170 | { "4000", 0, ISA_MIPS3, CPU_R4000, }, | |
12171 | { "4k", 0, ISA_MIPS3, CPU_R4000, }, /* beware */ | |
12172 | { "r4k", 0, ISA_MIPS3, CPU_R4000, }, | |
12173 | ||
12174 | /* R4010 CPU */ | |
12175 | { "R4010", 0, ISA_MIPS2, CPU_R4010, }, | |
12176 | { "4010", 0, ISA_MIPS2, CPU_R4010, }, | |
12177 | ||
12178 | /* R4400 CPU */ | |
12179 | { "R4400", 0, ISA_MIPS3, CPU_R4400, }, | |
12180 | { "4400", 0, ISA_MIPS3, CPU_R4400, }, | |
12181 | ||
12182 | /* R4600 CPU */ | |
12183 | { "R4600", 0, ISA_MIPS3, CPU_R4600, }, | |
12184 | { "4600", 0, ISA_MIPS3, CPU_R4600, }, | |
12185 | { "mips64orion", 0, ISA_MIPS3, CPU_R4600, }, | |
12186 | { "orion", 0, ISA_MIPS3, CPU_R4600, }, | |
12187 | ||
12188 | /* R4650 CPU */ | |
12189 | { "R4650", 0, ISA_MIPS3, CPU_R4650, }, | |
12190 | { "4650", 0, ISA_MIPS3, CPU_R4650, }, | |
12191 | ||
12192 | /* R6000 CPU */ | |
12193 | { "R6000", 0, ISA_MIPS2, CPU_R6000, }, | |
12194 | { "6000", 0, ISA_MIPS2, CPU_R6000, }, | |
12195 | { "6k", 0, ISA_MIPS2, CPU_R6000, }, | |
12196 | { "r6k", 0, ISA_MIPS2, CPU_R6000, }, | |
12197 | ||
12198 | /* R8000 CPU */ | |
12199 | { "R8000", 0, ISA_MIPS4, CPU_R8000, }, | |
12200 | { "8000", 0, ISA_MIPS4, CPU_R8000, }, | |
12201 | { "8k", 0, ISA_MIPS4, CPU_R8000, }, | |
12202 | { "r8k", 0, ISA_MIPS4, CPU_R8000, }, | |
12203 | ||
12204 | /* R10000 CPU */ | |
12205 | { "R10000", 0, ISA_MIPS4, CPU_R10000, }, | |
12206 | { "10000", 0, ISA_MIPS4, CPU_R10000, }, | |
12207 | { "10k", 0, ISA_MIPS4, CPU_R10000, }, | |
12208 | { "r10k", 0, ISA_MIPS4, CPU_R10000, }, | |
12209 | ||
d1cf510e NC |
12210 | /* R12000 CPU */ |
12211 | { "R12000", 0, ISA_MIPS4, CPU_R12000, }, | |
12212 | { "12000", 0, ISA_MIPS4, CPU_R12000, }, | |
12213 | { "12k", 0, ISA_MIPS4, CPU_R12000, }, | |
12214 | { "r12k", 0, ISA_MIPS4, CPU_R12000, }, | |
12215 | ||
e7af610e NC |
12216 | /* VR4100 CPU */ |
12217 | { "VR4100", 0, ISA_MIPS3, CPU_VR4100, }, | |
12218 | { "4100", 0, ISA_MIPS3, CPU_VR4100, }, | |
12219 | { "mips64vr4100", 0, ISA_MIPS3, CPU_VR4100, }, | |
12220 | { "r4100", 0, ISA_MIPS3, CPU_VR4100, }, | |
12221 | ||
12222 | /* VR4111 CPU */ | |
12223 | { "VR4111", 0, ISA_MIPS3, CPU_R4111, }, | |
12224 | { "4111", 0, ISA_MIPS3, CPU_R4111, }, | |
12225 | { "mips64vr4111", 0, ISA_MIPS3, CPU_R4111, }, | |
12226 | { "r4111", 0, ISA_MIPS3, CPU_R4111, }, | |
12227 | ||
12228 | /* VR4300 CPU */ | |
12229 | { "VR4300", 0, ISA_MIPS3, CPU_R4300, }, | |
12230 | { "4300", 0, ISA_MIPS3, CPU_R4300, }, | |
12231 | { "mips64vr4300", 0, ISA_MIPS3, CPU_R4300, }, | |
12232 | { "r4300", 0, ISA_MIPS3, CPU_R4300, }, | |
12233 | ||
12234 | /* VR5000 CPU */ | |
12235 | { "VR5000", 0, ISA_MIPS4, CPU_R5000, }, | |
12236 | { "5000", 0, ISA_MIPS4, CPU_R5000, }, | |
12237 | { "5k", 0, ISA_MIPS4, CPU_R5000, }, | |
12238 | { "mips64vr5000", 0, ISA_MIPS4, CPU_R5000, }, | |
12239 | { "r5000", 0, ISA_MIPS4, CPU_R5000, }, | |
12240 | { "r5200", 0, ISA_MIPS4, CPU_R5000, }, | |
18ae5d72 | 12241 | { "rm5200", 0, ISA_MIPS4, CPU_R5000, }, |
e7af610e | 12242 | { "r5230", 0, ISA_MIPS4, CPU_R5000, }, |
18ae5d72 | 12243 | { "rm5230", 0, ISA_MIPS4, CPU_R5000, }, |
e7af610e | 12244 | { "r5231", 0, ISA_MIPS4, CPU_R5000, }, |
18ae5d72 | 12245 | { "rm5231", 0, ISA_MIPS4, CPU_R5000, }, |
e7af610e | 12246 | { "r5261", 0, ISA_MIPS4, CPU_R5000, }, |
18ae5d72 | 12247 | { "rm5261", 0, ISA_MIPS4, CPU_R5000, }, |
e7af610e | 12248 | { "r5721", 0, ISA_MIPS4, CPU_R5000, }, |
18ae5d72 | 12249 | { "rm5721", 0, ISA_MIPS4, CPU_R5000, }, |
e7af610e NC |
12250 | { "r5k", 0, ISA_MIPS4, CPU_R5000, }, |
12251 | { "r7000", 0, ISA_MIPS4, CPU_R5000, }, | |
12252 | ||
c6c98b38 NC |
12253 | /* SiByte SB-1 CPU */ |
12254 | { "SB-1", 0, ISA_MIPS64, CPU_SB1, }, | |
e972090a | 12255 | { "sb-1250", 0, ISA_MIPS64, CPU_SB1, }, |
c6c98b38 NC |
12256 | { "sb1", 0, ISA_MIPS64, CPU_SB1, }, |
12257 | { "sb1250", 0, ISA_MIPS64, CPU_SB1, }, | |
12258 | ||
beae10d5 | 12259 | /* End marker. */ |
e7af610e NC |
12260 | { NULL, 0, 0, 0, }, |
12261 | }; | |
12262 | ||
12263 | static const struct mips_cpu_info * | |
12264 | mips_cpu_info_from_name (name) | |
12265 | const char *name; | |
12266 | { | |
12267 | int i; | |
12268 | ||
12269 | for (i = 0; mips_cpu_info_table[i].name != NULL; i++) | |
beae10d5 | 12270 | if (strcasecmp (name, mips_cpu_info_table[i].name) == 0) |
e7af610e NC |
12271 | return (&mips_cpu_info_table[i]); |
12272 | ||
e972090a | 12273 | return NULL; |
e7af610e NC |
12274 | } |
12275 | ||
12276 | static const struct mips_cpu_info * | |
12277 | mips_cpu_info_from_isa (isa) | |
12278 | int isa; | |
12279 | { | |
12280 | int i; | |
12281 | ||
12282 | for (i = 0; mips_cpu_info_table[i].name != NULL; i++) | |
12283 | if (mips_cpu_info_table[i].is_isa | |
12284 | && isa == mips_cpu_info_table[i].isa) | |
12285 | return (&mips_cpu_info_table[i]); | |
12286 | ||
e972090a | 12287 | return NULL; |
e7af610e NC |
12288 | } |
12289 | ||
12290 | static const struct mips_cpu_info * | |
12291 | mips_cpu_info_from_cpu (cpu) | |
12292 | int cpu; | |
12293 | { | |
12294 | int i; | |
12295 | ||
12296 | for (i = 0; mips_cpu_info_table[i].name != NULL; i++) | |
12297 | if (!mips_cpu_info_table[i].is_isa | |
12298 | && cpu == mips_cpu_info_table[i].cpu) | |
12299 | return (&mips_cpu_info_table[i]); | |
12300 | ||
e972090a | 12301 | return NULL; |
e7af610e | 12302 | } |