binutils/ChangeLog:
[deliverable/binutils-gdb.git] / gas / config / tc-mips.c
CommitLineData
252b5132 1/* tc-mips.c -- assemble code for a MIPS chip.
81912461 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002,
e407c74b 3 2003, 2004, 2005, 2006, 2007, 2008, 2009, 2010, 2011, 2012, 2013
c67a084a 4 Free Software Foundation, Inc.
252b5132
RH
5 Contributed by the OSF and Ralph Campbell.
6 Written by Keith Knowles and Ralph Campbell, working independently.
7 Modified for ECOFF and R4000 support by Ian Lance Taylor of Cygnus
8 Support.
9
10 This file is part of GAS.
11
12 GAS is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
ec2655a6 14 the Free Software Foundation; either version 3, or (at your option)
252b5132
RH
15 any later version.
16
17 GAS is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with GAS; see the file COPYING. If not, write to the Free
4b4da160
NC
24 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
25 02110-1301, USA. */
252b5132
RH
26
27#include "as.h"
28#include "config.h"
29#include "subsegs.h"
3882b010 30#include "safe-ctype.h"
252b5132 31
252b5132
RH
32#include "opcode/mips.h"
33#include "itbl-ops.h"
c5dd6aab 34#include "dwarf2dbg.h"
5862107c 35#include "dw2gencfi.h"
252b5132
RH
36
37#ifdef DEBUG
38#define DBG(x) printf x
39#else
40#define DBG(x)
41#endif
42
43#ifdef OBJ_MAYBE_ELF
44/* Clean up namespace so we can include obj-elf.h too. */
17a2f251
TS
45static int mips_output_flavor (void);
46static int mips_output_flavor (void) { return OUTPUT_FLAVOR; }
252b5132
RH
47#undef OBJ_PROCESS_STAB
48#undef OUTPUT_FLAVOR
49#undef S_GET_ALIGN
50#undef S_GET_SIZE
51#undef S_SET_ALIGN
52#undef S_SET_SIZE
252b5132
RH
53#undef obj_frob_file
54#undef obj_frob_file_after_relocs
55#undef obj_frob_symbol
56#undef obj_pop_insert
57#undef obj_sec_sym_ok_for_reloc
58#undef OBJ_COPY_SYMBOL_ATTRIBUTES
59
60#include "obj-elf.h"
61/* Fix any of them that we actually care about. */
62#undef OUTPUT_FLAVOR
63#define OUTPUT_FLAVOR mips_output_flavor()
64#endif
65
66#if defined (OBJ_ELF)
67#include "elf/mips.h"
68#endif
69
70#ifndef ECOFF_DEBUGGING
71#define NO_ECOFF_DEBUGGING
72#define ECOFF_DEBUGGING 0
73#endif
74
ecb4347a
DJ
75int mips_flag_mdebug = -1;
76
dcd410fe
RO
77/* Control generation of .pdr sections. Off by default on IRIX: the native
78 linker doesn't know about and discards them, but relocations against them
79 remain, leading to rld crashes. */
80#ifdef TE_IRIX
81int mips_flag_pdr = FALSE;
82#else
83int mips_flag_pdr = TRUE;
84#endif
85
252b5132
RH
86#include "ecoff.h"
87
88#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
89static char *mips_regmask_frag;
90#endif
91
85b51719 92#define ZERO 0
741fe287 93#define ATREG 1
df58fc94
RS
94#define S0 16
95#define S7 23
252b5132
RH
96#define TREG 24
97#define PIC_CALL_REG 25
98#define KT0 26
99#define KT1 27
100#define GP 28
101#define SP 29
102#define FP 30
103#define RA 31
104
105#define ILLEGAL_REG (32)
106
741fe287
MR
107#define AT mips_opts.at
108
252b5132
RH
109/* Allow override of standard little-endian ECOFF format. */
110
111#ifndef ECOFF_LITTLE_FORMAT
112#define ECOFF_LITTLE_FORMAT "ecoff-littlemips"
113#endif
114
115extern int target_big_endian;
116
252b5132 117/* The name of the readonly data section. */
4d0d148d 118#define RDATA_SECTION_NAME (OUTPUT_FLAVOR == bfd_target_ecoff_flavour \
252b5132 119 ? ".rdata" \
056350c6
NC
120 : OUTPUT_FLAVOR == bfd_target_coff_flavour \
121 ? ".rdata" \
252b5132
RH
122 : OUTPUT_FLAVOR == bfd_target_elf_flavour \
123 ? ".rodata" \
124 : (abort (), ""))
125
a4e06468
RS
126/* Ways in which an instruction can be "appended" to the output. */
127enum append_method {
128 /* Just add it normally. */
129 APPEND_ADD,
130
131 /* Add it normally and then add a nop. */
132 APPEND_ADD_WITH_NOP,
133
134 /* Turn an instruction with a delay slot into a "compact" version. */
135 APPEND_ADD_COMPACT,
136
137 /* Insert the instruction before the last one. */
138 APPEND_SWAP
139};
140
47e39b9d
RS
141/* Information about an instruction, including its format, operands
142 and fixups. */
143struct mips_cl_insn
144{
145 /* The opcode's entry in mips_opcodes or mips16_opcodes. */
146 const struct mips_opcode *insn_mo;
147
47e39b9d 148 /* The 16-bit or 32-bit bitstring of the instruction itself. This is
5c04167a
RS
149 a copy of INSN_MO->match with the operands filled in. If we have
150 decided to use an extended MIPS16 instruction, this includes the
151 extension. */
47e39b9d
RS
152 unsigned long insn_opcode;
153
154 /* The frag that contains the instruction. */
155 struct frag *frag;
156
157 /* The offset into FRAG of the first instruction byte. */
158 long where;
159
160 /* The relocs associated with the instruction, if any. */
161 fixS *fixp[3];
162
a38419a5
RS
163 /* True if this entry cannot be moved from its current position. */
164 unsigned int fixed_p : 1;
47e39b9d 165
708587a4 166 /* True if this instruction occurred in a .set noreorder block. */
47e39b9d
RS
167 unsigned int noreorder_p : 1;
168
2fa15973
RS
169 /* True for mips16 instructions that jump to an absolute address. */
170 unsigned int mips16_absolute_jump_p : 1;
15be625d
CM
171
172 /* True if this instruction is complete. */
173 unsigned int complete_p : 1;
e407c74b
NC
174
175 /* True if this instruction is cleared from history by unconditional
176 branch. */
177 unsigned int cleared_p : 1;
47e39b9d
RS
178};
179
a325df1d
TS
180/* The ABI to use. */
181enum mips_abi_level
182{
183 NO_ABI = 0,
184 O32_ABI,
185 O64_ABI,
186 N32_ABI,
187 N64_ABI,
188 EABI_ABI
189};
190
191/* MIPS ABI we are using for this output file. */
316f5878 192static enum mips_abi_level mips_abi = NO_ABI;
a325df1d 193
143d77c5
EC
194/* Whether or not we have code that can call pic code. */
195int mips_abicalls = FALSE;
196
aa6975fb
ILT
197/* Whether or not we have code which can be put into a shared
198 library. */
199static bfd_boolean mips_in_shared = TRUE;
200
252b5132
RH
201/* This is the set of options which may be modified by the .set
202 pseudo-op. We use a struct so that .set push and .set pop are more
203 reliable. */
204
e972090a
NC
205struct mips_set_options
206{
252b5132
RH
207 /* MIPS ISA (Instruction Set Architecture) level. This is set to -1
208 if it has not been initialized. Changed by `.set mipsN', and the
209 -mipsN command line option, and the default CPU. */
210 int isa;
1f25f5d3
CD
211 /* Enabled Application Specific Extensions (ASEs). These are set to -1
212 if they have not been initialized. Changed by `.set <asename>', by
213 command line options, and based on the default architecture. */
214 int ase_mips3d;
deec1734 215 int ase_mdmx;
e16bfa71 216 int ase_smartmips;
74cd071d 217 int ase_dsp;
8b082fb1 218 int ase_dspr2;
ef2e4d86 219 int ase_mt;
dec0624d 220 int ase_mcu;
b015e599 221 int ase_virt;
252b5132
RH
222 /* Whether we are assembling for the mips16 processor. 0 if we are
223 not, 1 if we are, and -1 if the value has not been initialized.
224 Changed by `.set mips16' and `.set nomips16', and the -mips16 and
225 -nomips16 command line options, and the default CPU. */
226 int mips16;
df58fc94
RS
227 /* Whether we are assembling for the mipsMIPS ASE. 0 if we are not,
228 1 if we are, and -1 if the value has not been initialized. Changed
229 by `.set micromips' and `.set nomicromips', and the -mmicromips
230 and -mno-micromips command line options, and the default CPU. */
231 int micromips;
252b5132
RH
232 /* Non-zero if we should not reorder instructions. Changed by `.set
233 reorder' and `.set noreorder'. */
234 int noreorder;
741fe287
MR
235 /* Non-zero if we should not permit the register designated "assembler
236 temporary" to be used in instructions. The value is the register
237 number, normally $at ($1). Changed by `.set at=REG', `.set noat'
238 (same as `.set at=$0') and `.set at' (same as `.set at=$1'). */
239 unsigned int at;
252b5132
RH
240 /* Non-zero if we should warn when a macro instruction expands into
241 more than one machine instruction. Changed by `.set nomacro' and
242 `.set macro'. */
243 int warn_about_macros;
244 /* Non-zero if we should not move instructions. Changed by `.set
245 move', `.set volatile', `.set nomove', and `.set novolatile'. */
246 int nomove;
247 /* Non-zero if we should not optimize branches by moving the target
248 of the branch into the delay slot. Actually, we don't perform
249 this optimization anyhow. Changed by `.set bopt' and `.set
250 nobopt'. */
251 int nobopt;
252 /* Non-zero if we should not autoextend mips16 instructions.
253 Changed by `.set autoextend' and `.set noautoextend'. */
254 int noautoextend;
a325df1d
TS
255 /* Restrict general purpose registers and floating point registers
256 to 32 bit. This is initially determined when -mgp32 or -mfp32
257 is passed but can changed if the assembler code uses .set mipsN. */
258 int gp32;
259 int fp32;
fef14a42
TS
260 /* MIPS architecture (CPU) type. Changed by .set arch=FOO, the -march
261 command line option, and the default CPU. */
262 int arch;
aed1a261
RS
263 /* True if ".set sym32" is in effect. */
264 bfd_boolean sym32;
037b32b9
AN
265 /* True if floating-point operations are not allowed. Changed by .set
266 softfloat or .set hardfloat, by command line options -msoft-float or
267 -mhard-float. The default is false. */
268 bfd_boolean soft_float;
269
270 /* True if only single-precision floating-point operations are allowed.
271 Changed by .set singlefloat or .set doublefloat, command-line options
272 -msingle-float or -mdouble-float. The default is false. */
273 bfd_boolean single_float;
252b5132
RH
274};
275
037b32b9
AN
276/* This is the struct we use to hold the current set of options. Note
277 that we must set the isa field to ISA_UNKNOWN and the ASE fields to
278 -1 to indicate that they have not been initialized. */
279
a325df1d 280/* True if -mgp32 was passed. */
a8e8e863 281static int file_mips_gp32 = -1;
a325df1d
TS
282
283/* True if -mfp32 was passed. */
a8e8e863 284static int file_mips_fp32 = -1;
a325df1d 285
037b32b9
AN
286/* 1 if -msoft-float, 0 if -mhard-float. The default is 0. */
287static int file_mips_soft_float = 0;
288
289/* 1 if -msingle-float, 0 if -mdouble-float. The default is 0. */
290static int file_mips_single_float = 0;
252b5132 291
e972090a
NC
292static struct mips_set_options mips_opts =
293{
037b32b9
AN
294 /* isa */ ISA_UNKNOWN, /* ase_mips3d */ -1, /* ase_mdmx */ -1,
295 /* ase_smartmips */ 0, /* ase_dsp */ -1, /* ase_dspr2 */ -1, /* ase_mt */ -1,
b015e599
AP
296 /* ase_mcu */ -1, /* ase_virt */ -1, /* mips16 */ -1,/* micromips */ -1,
297 /* noreorder */ 0, /* at */ ATREG, /* warn_about_macros */ 0,
298 /* nomove */ 0, /* nobopt */ 0, /* noautoextend */ 0, /* gp32 */ 0,
299 /* fp32 */ 0, /* arch */ CPU_UNKNOWN, /* sym32 */ FALSE,
300 /* soft_float */ FALSE, /* single_float */ FALSE
e7af610e 301};
252b5132
RH
302
303/* These variables are filled in with the masks of registers used.
304 The object format code reads them and puts them in the appropriate
305 place. */
306unsigned long mips_gprmask;
307unsigned long mips_cprmask[4];
308
309/* MIPS ISA we are using for this output file. */
e7af610e 310static int file_mips_isa = ISA_UNKNOWN;
252b5132 311
738f4d98 312/* True if any MIPS16 code was produced. */
a4672219
TS
313static int file_ase_mips16;
314
3994f87e
TS
315#define ISA_SUPPORTS_MIPS16E (mips_opts.isa == ISA_MIPS32 \
316 || mips_opts.isa == ISA_MIPS32R2 \
317 || mips_opts.isa == ISA_MIPS64 \
318 || mips_opts.isa == ISA_MIPS64R2)
319
df58fc94
RS
320/* True if any microMIPS code was produced. */
321static int file_ase_micromips;
322
b12dd2e4
CF
323/* True if we want to create R_MIPS_JALR for jalr $25. */
324#ifdef TE_IRIX
1180b5a4 325#define MIPS_JALR_HINT_P(EXPR) HAVE_NEWABI
b12dd2e4 326#else
1180b5a4
RS
327/* As a GNU extension, we use R_MIPS_JALR for o32 too. However,
328 because there's no place for any addend, the only acceptable
329 expression is a bare symbol. */
330#define MIPS_JALR_HINT_P(EXPR) \
331 (!HAVE_IN_PLACE_ADDENDS \
332 || ((EXPR)->X_op == O_symbol && (EXPR)->X_add_number == 0))
b12dd2e4
CF
333#endif
334
1f25f5d3
CD
335/* True if -mips3d was passed or implied by arguments passed on the
336 command line (e.g., by -march). */
337static int file_ase_mips3d;
338
deec1734
CD
339/* True if -mdmx was passed or implied by arguments passed on the
340 command line (e.g., by -march). */
341static int file_ase_mdmx;
342
e16bfa71
TS
343/* True if -msmartmips was passed or implied by arguments passed on the
344 command line (e.g., by -march). */
345static int file_ase_smartmips;
346
ad3fea08
TS
347#define ISA_SUPPORTS_SMARTMIPS (mips_opts.isa == ISA_MIPS32 \
348 || mips_opts.isa == ISA_MIPS32R2)
e16bfa71 349
74cd071d
CF
350/* True if -mdsp was passed or implied by arguments passed on the
351 command line (e.g., by -march). */
352static int file_ase_dsp;
353
ad3fea08 354#define ISA_SUPPORTS_DSP_ASE (mips_opts.isa == ISA_MIPS32R2 \
03f66e8a
MR
355 || mips_opts.isa == ISA_MIPS64R2 \
356 || mips_opts.micromips)
ad3fea08 357
65263ce3
TS
358#define ISA_SUPPORTS_DSP64_ASE (mips_opts.isa == ISA_MIPS64R2)
359
8b082fb1
TS
360/* True if -mdspr2 was passed or implied by arguments passed on the
361 command line (e.g., by -march). */
362static int file_ase_dspr2;
363
364#define ISA_SUPPORTS_DSPR2_ASE (mips_opts.isa == ISA_MIPS32R2 \
03f66e8a
MR
365 || mips_opts.isa == ISA_MIPS64R2 \
366 || mips_opts.micromips)
8b082fb1 367
ef2e4d86
CF
368/* True if -mmt was passed or implied by arguments passed on the
369 command line (e.g., by -march). */
370static int file_ase_mt;
371
ad3fea08
TS
372#define ISA_SUPPORTS_MT_ASE (mips_opts.isa == ISA_MIPS32R2 \
373 || mips_opts.isa == ISA_MIPS64R2)
374
dec0624d 375#define ISA_SUPPORTS_MCU_ASE (mips_opts.isa == ISA_MIPS32R2 \
9ddc84cc
MR
376 || mips_opts.isa == ISA_MIPS64R2 \
377 || mips_opts.micromips)
dec0624d 378
b015e599
AP
379/* True if -mvirt was passed or implied by arguments passed on the
380 command line (e.g., by -march). */
381static int file_ase_virt;
382
383#define ISA_SUPPORTS_VIRT_ASE (mips_opts.isa == ISA_MIPS32R2 \
384 || mips_opts.isa == ISA_MIPS64R2)
385
386#define ISA_SUPPORTS_VIRT64_ASE (mips_opts.isa == ISA_MIPS64R2)
387
ec68c924 388/* The argument of the -march= flag. The architecture we are assembling. */
fef14a42 389static int file_mips_arch = CPU_UNKNOWN;
316f5878 390static const char *mips_arch_string;
ec68c924
EC
391
392/* The argument of the -mtune= flag. The architecture for which we
393 are optimizing. */
394static int mips_tune = CPU_UNKNOWN;
316f5878 395static const char *mips_tune_string;
ec68c924 396
316f5878 397/* True when generating 32-bit code for a 64-bit processor. */
252b5132
RH
398static int mips_32bitmode = 0;
399
316f5878
RS
400/* True if the given ABI requires 32-bit registers. */
401#define ABI_NEEDS_32BIT_REGS(ABI) ((ABI) == O32_ABI)
402
403/* Likewise 64-bit registers. */
707bfff6
TS
404#define ABI_NEEDS_64BIT_REGS(ABI) \
405 ((ABI) == N32_ABI \
406 || (ABI) == N64_ABI \
316f5878
RS
407 || (ABI) == O64_ABI)
408
ad3fea08 409/* Return true if ISA supports 64 bit wide gp registers. */
707bfff6
TS
410#define ISA_HAS_64BIT_REGS(ISA) \
411 ((ISA) == ISA_MIPS3 \
412 || (ISA) == ISA_MIPS4 \
413 || (ISA) == ISA_MIPS5 \
414 || (ISA) == ISA_MIPS64 \
415 || (ISA) == ISA_MIPS64R2)
9ce8a5dd 416
ad3fea08
TS
417/* Return true if ISA supports 64 bit wide float registers. */
418#define ISA_HAS_64BIT_FPRS(ISA) \
419 ((ISA) == ISA_MIPS3 \
420 || (ISA) == ISA_MIPS4 \
421 || (ISA) == ISA_MIPS5 \
422 || (ISA) == ISA_MIPS32R2 \
423 || (ISA) == ISA_MIPS64 \
424 || (ISA) == ISA_MIPS64R2)
425
af7ee8bf
CD
426/* Return true if ISA supports 64-bit right rotate (dror et al.)
427 instructions. */
707bfff6 428#define ISA_HAS_DROR(ISA) \
df58fc94
RS
429 ((ISA) == ISA_MIPS64R2 \
430 || (mips_opts.micromips \
431 && ISA_HAS_64BIT_REGS (ISA)) \
432 )
af7ee8bf
CD
433
434/* Return true if ISA supports 32-bit right rotate (ror et al.)
435 instructions. */
707bfff6
TS
436#define ISA_HAS_ROR(ISA) \
437 ((ISA) == ISA_MIPS32R2 \
438 || (ISA) == ISA_MIPS64R2 \
df58fc94
RS
439 || mips_opts.ase_smartmips \
440 || mips_opts.micromips \
441 )
707bfff6 442
7455baf8
TS
443/* Return true if ISA supports single-precision floats in odd registers. */
444#define ISA_HAS_ODD_SINGLE_FPR(ISA) \
445 ((ISA) == ISA_MIPS32 \
446 || (ISA) == ISA_MIPS32R2 \
447 || (ISA) == ISA_MIPS64 \
448 || (ISA) == ISA_MIPS64R2)
af7ee8bf 449
ad3fea08
TS
450/* Return true if ISA supports move to/from high part of a 64-bit
451 floating-point register. */
452#define ISA_HAS_MXHC1(ISA) \
453 ((ISA) == ISA_MIPS32R2 \
454 || (ISA) == ISA_MIPS64R2)
455
e013f690 456#define HAVE_32BIT_GPRS \
ad3fea08 457 (mips_opts.gp32 || !ISA_HAS_64BIT_REGS (mips_opts.isa))
ca4e0257 458
e013f690 459#define HAVE_32BIT_FPRS \
ad3fea08 460 (mips_opts.fp32 || !ISA_HAS_64BIT_FPRS (mips_opts.isa))
ca4e0257 461
ad3fea08
TS
462#define HAVE_64BIT_GPRS (!HAVE_32BIT_GPRS)
463#define HAVE_64BIT_FPRS (!HAVE_32BIT_FPRS)
ca4e0257 464
316f5878 465#define HAVE_NEWABI (mips_abi == N32_ABI || mips_abi == N64_ABI)
e013f690 466
316f5878 467#define HAVE_64BIT_OBJECTS (mips_abi == N64_ABI)
e013f690 468
3b91255e
RS
469/* True if relocations are stored in-place. */
470#define HAVE_IN_PLACE_ADDENDS (!HAVE_NEWABI)
471
aed1a261
RS
472/* The ABI-derived address size. */
473#define HAVE_64BIT_ADDRESSES \
474 (HAVE_64BIT_GPRS && (mips_abi == EABI_ABI || mips_abi == N64_ABI))
475#define HAVE_32BIT_ADDRESSES (!HAVE_64BIT_ADDRESSES)
e013f690 476
aed1a261
RS
477/* The size of symbolic constants (i.e., expressions of the form
478 "SYMBOL" or "SYMBOL + OFFSET"). */
479#define HAVE_32BIT_SYMBOLS \
480 (HAVE_32BIT_ADDRESSES || !HAVE_64BIT_OBJECTS || mips_opts.sym32)
481#define HAVE_64BIT_SYMBOLS (!HAVE_32BIT_SYMBOLS)
ca4e0257 482
b7c7d6c1
TS
483/* Addresses are loaded in different ways, depending on the address size
484 in use. The n32 ABI Documentation also mandates the use of additions
485 with overflow checking, but existing implementations don't follow it. */
f899b4b8 486#define ADDRESS_ADD_INSN \
b7c7d6c1 487 (HAVE_32BIT_ADDRESSES ? "addu" : "daddu")
f899b4b8
TS
488
489#define ADDRESS_ADDI_INSN \
b7c7d6c1 490 (HAVE_32BIT_ADDRESSES ? "addiu" : "daddiu")
f899b4b8
TS
491
492#define ADDRESS_LOAD_INSN \
493 (HAVE_32BIT_ADDRESSES ? "lw" : "ld")
494
495#define ADDRESS_STORE_INSN \
496 (HAVE_32BIT_ADDRESSES ? "sw" : "sd")
497
a4672219 498/* Return true if the given CPU supports the MIPS16 ASE. */
3396de36
TS
499#define CPU_HAS_MIPS16(cpu) \
500 (strncmp (TARGET_CPU, "mips16", sizeof ("mips16") - 1) == 0 \
501 || strncmp (TARGET_CANONICAL, "mips-lsi-elf", sizeof ("mips-lsi-elf") - 1) == 0)
a4672219 502
2309ddf2 503/* Return true if the given CPU supports the microMIPS ASE. */
df58fc94
RS
504#define CPU_HAS_MICROMIPS(cpu) 0
505
60b63b72
RS
506/* True if CPU has a dror instruction. */
507#define CPU_HAS_DROR(CPU) ((CPU) == CPU_VR5400 || (CPU) == CPU_VR5500)
508
509/* True if CPU has a ror instruction. */
510#define CPU_HAS_ROR(CPU) CPU_HAS_DROR (CPU)
511
dd6a37e7 512/* True if CPU is in the Octeon family */
432233b3 513#define CPU_IS_OCTEON(CPU) ((CPU) == CPU_OCTEON || (CPU) == CPU_OCTEONP || (CPU) == CPU_OCTEON2)
dd6a37e7 514
dd3cbb7e 515/* True if CPU has seq/sne and seqi/snei instructions. */
dd6a37e7 516#define CPU_HAS_SEQ(CPU) (CPU_IS_OCTEON (CPU))
dd3cbb7e 517
0aa27725
RS
518/* True, if CPU has support for ldc1 and sdc1. */
519#define CPU_HAS_LDC1_SDC1(CPU) \
520 ((mips_opts.isa != ISA_MIPS1) && ((CPU) != CPU_R5900))
521
c8978940
CD
522/* True if mflo and mfhi can be immediately followed by instructions
523 which write to the HI and LO registers.
524
525 According to MIPS specifications, MIPS ISAs I, II, and III need
526 (at least) two instructions between the reads of HI/LO and
527 instructions which write them, and later ISAs do not. Contradicting
528 the MIPS specifications, some MIPS IV processor user manuals (e.g.
529 the UM for the NEC Vr5000) document needing the instructions between
530 HI/LO reads and writes, as well. Therefore, we declare only MIPS32,
531 MIPS64 and later ISAs to have the interlocks, plus any specific
532 earlier-ISA CPUs for which CPU documentation declares that the
533 instructions are really interlocked. */
534#define hilo_interlocks \
535 (mips_opts.isa == ISA_MIPS32 \
536 || mips_opts.isa == ISA_MIPS32R2 \
537 || mips_opts.isa == ISA_MIPS64 \
538 || mips_opts.isa == ISA_MIPS64R2 \
539 || mips_opts.arch == CPU_R4010 \
e407c74b 540 || mips_opts.arch == CPU_R5900 \
c8978940
CD
541 || mips_opts.arch == CPU_R10000 \
542 || mips_opts.arch == CPU_R12000 \
3aa3176b
TS
543 || mips_opts.arch == CPU_R14000 \
544 || mips_opts.arch == CPU_R16000 \
c8978940 545 || mips_opts.arch == CPU_RM7000 \
c8978940 546 || mips_opts.arch == CPU_VR5500 \
df58fc94 547 || mips_opts.micromips \
c8978940 548 )
252b5132
RH
549
550/* Whether the processor uses hardware interlocks to protect reads
81912461
ILT
551 from the GPRs after they are loaded from memory, and thus does not
552 require nops to be inserted. This applies to instructions marked
553 INSN_LOAD_MEMORY_DELAY. These nops are only required at MIPS ISA
df58fc94
RS
554 level I and microMIPS mode instructions are always interlocked. */
555#define gpr_interlocks \
556 (mips_opts.isa != ISA_MIPS1 \
557 || mips_opts.arch == CPU_R3900 \
e407c74b 558 || mips_opts.arch == CPU_R5900 \
df58fc94
RS
559 || mips_opts.micromips \
560 )
252b5132 561
81912461
ILT
562/* Whether the processor uses hardware interlocks to avoid delays
563 required by coprocessor instructions, and thus does not require
564 nops to be inserted. This applies to instructions marked
565 INSN_LOAD_COPROC_DELAY, INSN_COPROC_MOVE_DELAY, and to delays
566 between instructions marked INSN_WRITE_COND_CODE and ones marked
567 INSN_READ_COND_CODE. These nops are only required at MIPS ISA
df58fc94
RS
568 levels I, II, and III and microMIPS mode instructions are always
569 interlocked. */
bdaaa2e1 570/* Itbl support may require additional care here. */
81912461
ILT
571#define cop_interlocks \
572 ((mips_opts.isa != ISA_MIPS1 \
573 && mips_opts.isa != ISA_MIPS2 \
574 && mips_opts.isa != ISA_MIPS3) \
575 || mips_opts.arch == CPU_R4300 \
df58fc94 576 || mips_opts.micromips \
81912461
ILT
577 )
578
579/* Whether the processor uses hardware interlocks to protect reads
580 from coprocessor registers after they are loaded from memory, and
581 thus does not require nops to be inserted. This applies to
582 instructions marked INSN_COPROC_MEMORY_DELAY. These nops are only
df58fc94
RS
583 requires at MIPS ISA level I and microMIPS mode instructions are
584 always interlocked. */
585#define cop_mem_interlocks \
586 (mips_opts.isa != ISA_MIPS1 \
587 || mips_opts.micromips \
588 )
252b5132 589
6b76fefe
CM
590/* Is this a mfhi or mflo instruction? */
591#define MF_HILO_INSN(PINFO) \
b19e8a9b
AN
592 ((PINFO & INSN_READ_HI) || (PINFO & INSN_READ_LO))
593
df58fc94
RS
594/* Whether code compression (either of the MIPS16 or the microMIPS ASEs)
595 has been selected. This implies, in particular, that addresses of text
596 labels have their LSB set. */
597#define HAVE_CODE_COMPRESSION \
598 ((mips_opts.mips16 | mips_opts.micromips) != 0)
599
252b5132
RH
600/* MIPS PIC level. */
601
a161fe53 602enum mips_pic_level mips_pic;
252b5132 603
c9914766 604/* 1 if we should generate 32 bit offsets from the $gp register in
252b5132 605 SVR4_PIC mode. Currently has no meaning in other modes. */
c9914766 606static int mips_big_got = 0;
252b5132
RH
607
608/* 1 if trap instructions should used for overflow rather than break
609 instructions. */
c9914766 610static int mips_trap = 0;
252b5132 611
119d663a 612/* 1 if double width floating point constants should not be constructed
b6ff326e 613 by assembling two single width halves into two single width floating
119d663a
NC
614 point registers which just happen to alias the double width destination
615 register. On some architectures this aliasing can be disabled by a bit
d547a75e 616 in the status register, and the setting of this bit cannot be determined
119d663a
NC
617 automatically at assemble time. */
618static int mips_disable_float_construction;
619
252b5132
RH
620/* Non-zero if any .set noreorder directives were used. */
621
622static int mips_any_noreorder;
623
6b76fefe
CM
624/* Non-zero if nops should be inserted when the register referenced in
625 an mfhi/mflo instruction is read in the next two instructions. */
626static int mips_7000_hilo_fix;
627
02ffd3e4 628/* The size of objects in the small data section. */
156c2f8b 629static unsigned int g_switch_value = 8;
252b5132
RH
630/* Whether the -G option was used. */
631static int g_switch_seen = 0;
632
633#define N_RMASK 0xc4
634#define N_VFP 0xd4
635
636/* If we can determine in advance that GP optimization won't be
637 possible, we can skip the relaxation stuff that tries to produce
638 GP-relative references. This makes delay slot optimization work
639 better.
640
641 This function can only provide a guess, but it seems to work for
fba2b7f9
GK
642 gcc output. It needs to guess right for gcc, otherwise gcc
643 will put what it thinks is a GP-relative instruction in a branch
644 delay slot.
252b5132
RH
645
646 I don't know if a fix is needed for the SVR4_PIC mode. I've only
647 fixed it for the non-PIC mode. KR 95/04/07 */
17a2f251 648static int nopic_need_relax (symbolS *, int);
252b5132
RH
649
650/* handle of the OPCODE hash table */
651static struct hash_control *op_hash = NULL;
652
653/* The opcode hash table we use for the mips16. */
654static struct hash_control *mips16_op_hash = NULL;
655
df58fc94
RS
656/* The opcode hash table we use for the microMIPS ASE. */
657static struct hash_control *micromips_op_hash = NULL;
658
252b5132
RH
659/* This array holds the chars that always start a comment. If the
660 pre-processor is disabled, these aren't very useful */
661const char comment_chars[] = "#";
662
663/* This array holds the chars that only start a comment at the beginning of
664 a line. If the line seems to have the form '# 123 filename'
665 .line and .file directives will appear in the pre-processed output */
666/* Note that input_file.c hand checks for '#' at the beginning of the
667 first line of the input file. This is because the compiler outputs
bdaaa2e1 668 #NO_APP at the beginning of its output. */
252b5132
RH
669/* Also note that C style comments are always supported. */
670const char line_comment_chars[] = "#";
671
bdaaa2e1 672/* This array holds machine specific line separator characters. */
63a0b638 673const char line_separator_chars[] = ";";
252b5132
RH
674
675/* Chars that can be used to separate mant from exp in floating point nums */
676const char EXP_CHARS[] = "eE";
677
678/* Chars that mean this number is a floating point constant */
679/* As in 0f12.456 */
680/* or 0d1.2345e12 */
681const char FLT_CHARS[] = "rRsSfFdDxXpP";
682
683/* Also be aware that MAXIMUM_NUMBER_OF_CHARS_FOR_FLOAT may have to be
684 changed in read.c . Ideally it shouldn't have to know about it at all,
685 but nothing is ideal around here.
686 */
687
688static char *insn_error;
689
690static int auto_align = 1;
691
692/* When outputting SVR4 PIC code, the assembler needs to know the
693 offset in the stack frame from which to restore the $gp register.
694 This is set by the .cprestore pseudo-op, and saved in this
695 variable. */
696static offsetT mips_cprestore_offset = -1;
697
67c1ffbe 698/* Similar for NewABI PIC code, where $gp is callee-saved. NewABI has some
6478892d 699 more optimizations, it can use a register value instead of a memory-saved
956cd1d6 700 offset and even an other register than $gp as global pointer. */
6478892d
TS
701static offsetT mips_cpreturn_offset = -1;
702static int mips_cpreturn_register = -1;
703static int mips_gp_register = GP;
def2e0dd 704static int mips_gprel_offset = 0;
6478892d 705
7a621144
DJ
706/* Whether mips_cprestore_offset has been set in the current function
707 (or whether it has already been warned about, if not). */
708static int mips_cprestore_valid = 0;
709
252b5132
RH
710/* This is the register which holds the stack frame, as set by the
711 .frame pseudo-op. This is needed to implement .cprestore. */
712static int mips_frame_reg = SP;
713
7a621144
DJ
714/* Whether mips_frame_reg has been set in the current function
715 (or whether it has already been warned about, if not). */
716static int mips_frame_reg_valid = 0;
717
252b5132
RH
718/* To output NOP instructions correctly, we need to keep information
719 about the previous two instructions. */
720
721/* Whether we are optimizing. The default value of 2 means to remove
722 unneeded NOPs and swap branch instructions when possible. A value
723 of 1 means to not swap branches. A value of 0 means to always
724 insert NOPs. */
725static int mips_optimize = 2;
726
727/* Debugging level. -g sets this to 2. -gN sets this to N. -g0 is
728 equivalent to seeing no -g option at all. */
729static int mips_debug = 0;
730
7d8e00cf
RS
731/* The maximum number of NOPs needed to avoid the VR4130 mflo/mfhi errata. */
732#define MAX_VR4130_NOPS 4
733
734/* The maximum number of NOPs needed to fill delay slots. */
735#define MAX_DELAY_NOPS 2
736
737/* The maximum number of NOPs needed for any purpose. */
738#define MAX_NOPS 4
71400594
RS
739
740/* A list of previous instructions, with index 0 being the most recent.
741 We need to look back MAX_NOPS instructions when filling delay slots
742 or working around processor errata. We need to look back one
743 instruction further if we're thinking about using history[0] to
744 fill a branch delay slot. */
745static struct mips_cl_insn history[1 + MAX_NOPS];
252b5132 746
1e915849 747/* Nop instructions used by emit_nop. */
df58fc94
RS
748static struct mips_cl_insn nop_insn;
749static struct mips_cl_insn mips16_nop_insn;
750static struct mips_cl_insn micromips_nop16_insn;
751static struct mips_cl_insn micromips_nop32_insn;
1e915849
RS
752
753/* The appropriate nop for the current mode. */
df58fc94
RS
754#define NOP_INSN (mips_opts.mips16 ? &mips16_nop_insn \
755 : (mips_opts.micromips ? &micromips_nop16_insn : &nop_insn))
756
757/* The size of NOP_INSN in bytes. */
758#define NOP_INSN_SIZE (HAVE_CODE_COMPRESSION ? 2 : 4)
252b5132 759
252b5132
RH
760/* If this is set, it points to a frag holding nop instructions which
761 were inserted before the start of a noreorder section. If those
762 nops turn out to be unnecessary, the size of the frag can be
763 decreased. */
764static fragS *prev_nop_frag;
765
766/* The number of nop instructions we created in prev_nop_frag. */
767static int prev_nop_frag_holds;
768
769/* The number of nop instructions that we know we need in
bdaaa2e1 770 prev_nop_frag. */
252b5132
RH
771static int prev_nop_frag_required;
772
773/* The number of instructions we've seen since prev_nop_frag. */
774static int prev_nop_frag_since;
775
776/* For ECOFF and ELF, relocations against symbols are done in two
777 parts, with a HI relocation and a LO relocation. Each relocation
778 has only 16 bits of space to store an addend. This means that in
779 order for the linker to handle carries correctly, it must be able
780 to locate both the HI and the LO relocation. This means that the
781 relocations must appear in order in the relocation table.
782
783 In order to implement this, we keep track of each unmatched HI
784 relocation. We then sort them so that they immediately precede the
bdaaa2e1 785 corresponding LO relocation. */
252b5132 786
e972090a
NC
787struct mips_hi_fixup
788{
252b5132
RH
789 /* Next HI fixup. */
790 struct mips_hi_fixup *next;
791 /* This fixup. */
792 fixS *fixp;
793 /* The section this fixup is in. */
794 segT seg;
795};
796
797/* The list of unmatched HI relocs. */
798
799static struct mips_hi_fixup *mips_hi_fixup_list;
800
64bdfcaf
RS
801/* The frag containing the last explicit relocation operator.
802 Null if explicit relocations have not been used. */
803
804static fragS *prev_reloc_op_frag;
805
252b5132
RH
806/* Map normal MIPS register numbers to mips16 register numbers. */
807
808#define X ILLEGAL_REG
e972090a
NC
809static const int mips32_to_16_reg_map[] =
810{
252b5132
RH
811 X, X, 2, 3, 4, 5, 6, 7,
812 X, X, X, X, X, X, X, X,
813 0, 1, X, X, X, X, X, X,
814 X, X, X, X, X, X, X, X
815};
816#undef X
817
818/* Map mips16 register numbers to normal MIPS register numbers. */
819
e972090a
NC
820static const unsigned int mips16_to_32_reg_map[] =
821{
252b5132
RH
822 16, 17, 2, 3, 4, 5, 6, 7
823};
60b63b72 824
df58fc94
RS
825/* Map normal MIPS register numbers to microMIPS register numbers. */
826
827#define mips32_to_micromips_reg_b_map mips32_to_16_reg_map
828#define mips32_to_micromips_reg_c_map mips32_to_16_reg_map
829#define mips32_to_micromips_reg_d_map mips32_to_16_reg_map
830#define mips32_to_micromips_reg_e_map mips32_to_16_reg_map
831#define mips32_to_micromips_reg_f_map mips32_to_16_reg_map
832#define mips32_to_micromips_reg_g_map mips32_to_16_reg_map
833#define mips32_to_micromips_reg_l_map mips32_to_16_reg_map
834
835#define X ILLEGAL_REG
836/* reg type h: 4, 5, 6. */
837static const int mips32_to_micromips_reg_h_map[] =
838{
839 X, X, X, X, 4, 5, 6, X,
840 X, X, X, X, X, X, X, X,
841 X, X, X, X, X, X, X, X,
842 X, X, X, X, X, X, X, X
843};
844
845/* reg type m: 0, 17, 2, 3, 16, 18, 19, 20. */
846static const int mips32_to_micromips_reg_m_map[] =
847{
848 0, X, 2, 3, X, X, X, X,
849 X, X, X, X, X, X, X, X,
850 4, 1, 5, 6, 7, X, X, X,
851 X, X, X, X, X, X, X, X
852};
853
854/* reg type q: 0, 2-7. 17. */
855static const int mips32_to_micromips_reg_q_map[] =
856{
857 0, X, 2, 3, 4, 5, 6, 7,
858 X, X, X, X, X, X, X, X,
859 X, 1, X, X, X, X, X, X,
860 X, X, X, X, X, X, X, X
861};
862
863#define mips32_to_micromips_reg_n_map mips32_to_micromips_reg_m_map
864#undef X
865
866/* Map microMIPS register numbers to normal MIPS register numbers. */
867
868#define micromips_to_32_reg_b_map mips16_to_32_reg_map
869#define micromips_to_32_reg_c_map mips16_to_32_reg_map
870#define micromips_to_32_reg_d_map mips16_to_32_reg_map
871#define micromips_to_32_reg_e_map mips16_to_32_reg_map
872#define micromips_to_32_reg_f_map mips16_to_32_reg_map
873#define micromips_to_32_reg_g_map mips16_to_32_reg_map
874
875/* The microMIPS registers with type h. */
876static const unsigned int micromips_to_32_reg_h_map[] =
877{
878 5, 5, 6, 4, 4, 4, 4, 4
879};
880
881/* The microMIPS registers with type i. */
882static const unsigned int micromips_to_32_reg_i_map[] =
883{
884 6, 7, 7, 21, 22, 5, 6, 7
885};
886
887#define micromips_to_32_reg_l_map mips16_to_32_reg_map
888
889/* The microMIPS registers with type m. */
890static const unsigned int micromips_to_32_reg_m_map[] =
891{
892 0, 17, 2, 3, 16, 18, 19, 20
893};
894
895#define micromips_to_32_reg_n_map micromips_to_32_reg_m_map
896
897/* The microMIPS registers with type q. */
898static const unsigned int micromips_to_32_reg_q_map[] =
899{
900 0, 17, 2, 3, 4, 5, 6, 7
901};
902
903/* microMIPS imm type B. */
904static const int micromips_imm_b_map[] =
905{
906 1, 4, 8, 12, 16, 20, 24, -1
907};
908
909/* microMIPS imm type C. */
910static const int micromips_imm_c_map[] =
911{
912 128, 1, 2, 3, 4, 7, 8, 15, 16, 31, 32, 63, 64, 255, 32768, 65535
913};
914
71400594
RS
915/* Classifies the kind of instructions we're interested in when
916 implementing -mfix-vr4120. */
c67a084a
NC
917enum fix_vr4120_class
918{
71400594
RS
919 FIX_VR4120_MACC,
920 FIX_VR4120_DMACC,
921 FIX_VR4120_MULT,
922 FIX_VR4120_DMULT,
923 FIX_VR4120_DIV,
924 FIX_VR4120_MTHILO,
925 NUM_FIX_VR4120_CLASSES
926};
927
c67a084a
NC
928/* ...likewise -mfix-loongson2f-jump. */
929static bfd_boolean mips_fix_loongson2f_jump;
930
931/* ...likewise -mfix-loongson2f-nop. */
932static bfd_boolean mips_fix_loongson2f_nop;
933
934/* True if -mfix-loongson2f-nop or -mfix-loongson2f-jump passed. */
935static bfd_boolean mips_fix_loongson2f;
936
71400594
RS
937/* Given two FIX_VR4120_* values X and Y, bit Y of element X is set if
938 there must be at least one other instruction between an instruction
939 of type X and an instruction of type Y. */
940static unsigned int vr4120_conflicts[NUM_FIX_VR4120_CLASSES];
941
942/* True if -mfix-vr4120 is in force. */
d766e8ec 943static int mips_fix_vr4120;
4a6a3df4 944
7d8e00cf
RS
945/* ...likewise -mfix-vr4130. */
946static int mips_fix_vr4130;
947
6a32d874
CM
948/* ...likewise -mfix-24k. */
949static int mips_fix_24k;
950
d954098f
DD
951/* ...likewise -mfix-cn63xxp1 */
952static bfd_boolean mips_fix_cn63xxp1;
953
4a6a3df4
AO
954/* We don't relax branches by default, since this causes us to expand
955 `la .l2 - .l1' if there's a branch between .l1 and .l2, because we
956 fail to compute the offset before expanding the macro to the most
957 efficient expansion. */
958
959static int mips_relax_branch;
252b5132 960\f
4d7206a2
RS
961/* The expansion of many macros depends on the type of symbol that
962 they refer to. For example, when generating position-dependent code,
963 a macro that refers to a symbol may have two different expansions,
964 one which uses GP-relative addresses and one which uses absolute
965 addresses. When generating SVR4-style PIC, a macro may have
966 different expansions for local and global symbols.
967
968 We handle these situations by generating both sequences and putting
969 them in variant frags. In position-dependent code, the first sequence
970 will be the GP-relative one and the second sequence will be the
971 absolute one. In SVR4 PIC, the first sequence will be for global
972 symbols and the second will be for local symbols.
973
584892a6
RS
974 The frag's "subtype" is RELAX_ENCODE (FIRST, SECOND), where FIRST and
975 SECOND are the lengths of the two sequences in bytes. These fields
976 can be extracted using RELAX_FIRST() and RELAX_SECOND(). In addition,
977 the subtype has the following flags:
4d7206a2 978
584892a6
RS
979 RELAX_USE_SECOND
980 Set if it has been decided that we should use the second
981 sequence instead of the first.
982
983 RELAX_SECOND_LONGER
984 Set in the first variant frag if the macro's second implementation
985 is longer than its first. This refers to the macro as a whole,
986 not an individual relaxation.
987
988 RELAX_NOMACRO
989 Set in the first variant frag if the macro appeared in a .set nomacro
990 block and if one alternative requires a warning but the other does not.
991
992 RELAX_DELAY_SLOT
993 Like RELAX_NOMACRO, but indicates that the macro appears in a branch
994 delay slot.
4d7206a2 995
df58fc94
RS
996 RELAX_DELAY_SLOT_16BIT
997 Like RELAX_DELAY_SLOT, but indicates that the delay slot requires a
998 16-bit instruction.
999
1000 RELAX_DELAY_SLOT_SIZE_FIRST
1001 Like RELAX_DELAY_SLOT, but indicates that the first implementation of
1002 the macro is of the wrong size for the branch delay slot.
1003
1004 RELAX_DELAY_SLOT_SIZE_SECOND
1005 Like RELAX_DELAY_SLOT, but indicates that the second implementation of
1006 the macro is of the wrong size for the branch delay slot.
1007
4d7206a2
RS
1008 The frag's "opcode" points to the first fixup for relaxable code.
1009
1010 Relaxable macros are generated using a sequence such as:
1011
1012 relax_start (SYMBOL);
1013 ... generate first expansion ...
1014 relax_switch ();
1015 ... generate second expansion ...
1016 relax_end ();
1017
1018 The code and fixups for the unwanted alternative are discarded
1019 by md_convert_frag. */
584892a6 1020#define RELAX_ENCODE(FIRST, SECOND) (((FIRST) << 8) | (SECOND))
4d7206a2 1021
584892a6
RS
1022#define RELAX_FIRST(X) (((X) >> 8) & 0xff)
1023#define RELAX_SECOND(X) ((X) & 0xff)
1024#define RELAX_USE_SECOND 0x10000
1025#define RELAX_SECOND_LONGER 0x20000
1026#define RELAX_NOMACRO 0x40000
1027#define RELAX_DELAY_SLOT 0x80000
df58fc94
RS
1028#define RELAX_DELAY_SLOT_16BIT 0x100000
1029#define RELAX_DELAY_SLOT_SIZE_FIRST 0x200000
1030#define RELAX_DELAY_SLOT_SIZE_SECOND 0x400000
252b5132 1031
4a6a3df4
AO
1032/* Branch without likely bit. If label is out of range, we turn:
1033
1034 beq reg1, reg2, label
1035 delay slot
1036
1037 into
1038
1039 bne reg1, reg2, 0f
1040 nop
1041 j label
1042 0: delay slot
1043
1044 with the following opcode replacements:
1045
1046 beq <-> bne
1047 blez <-> bgtz
1048 bltz <-> bgez
1049 bc1f <-> bc1t
1050
1051 bltzal <-> bgezal (with jal label instead of j label)
1052
1053 Even though keeping the delay slot instruction in the delay slot of
1054 the branch would be more efficient, it would be very tricky to do
1055 correctly, because we'd have to introduce a variable frag *after*
1056 the delay slot instruction, and expand that instead. Let's do it
1057 the easy way for now, even if the branch-not-taken case now costs
1058 one additional instruction. Out-of-range branches are not supposed
1059 to be common, anyway.
1060
1061 Branch likely. If label is out of range, we turn:
1062
1063 beql reg1, reg2, label
1064 delay slot (annulled if branch not taken)
1065
1066 into
1067
1068 beql reg1, reg2, 1f
1069 nop
1070 beql $0, $0, 2f
1071 nop
1072 1: j[al] label
1073 delay slot (executed only if branch taken)
1074 2:
1075
1076 It would be possible to generate a shorter sequence by losing the
1077 likely bit, generating something like:
b34976b6 1078
4a6a3df4
AO
1079 bne reg1, reg2, 0f
1080 nop
1081 j[al] label
1082 delay slot (executed only if branch taken)
1083 0:
1084
1085 beql -> bne
1086 bnel -> beq
1087 blezl -> bgtz
1088 bgtzl -> blez
1089 bltzl -> bgez
1090 bgezl -> bltz
1091 bc1fl -> bc1t
1092 bc1tl -> bc1f
1093
1094 bltzall -> bgezal (with jal label instead of j label)
1095 bgezall -> bltzal (ditto)
1096
1097
1098 but it's not clear that it would actually improve performance. */
66b3e8da
MR
1099#define RELAX_BRANCH_ENCODE(at, uncond, likely, link, toofar) \
1100 ((relax_substateT) \
1101 (0xc0000000 \
1102 | ((at) & 0x1f) \
1103 | ((toofar) ? 0x20 : 0) \
1104 | ((link) ? 0x40 : 0) \
1105 | ((likely) ? 0x80 : 0) \
1106 | ((uncond) ? 0x100 : 0)))
4a6a3df4 1107#define RELAX_BRANCH_P(i) (((i) & 0xf0000000) == 0xc0000000)
66b3e8da
MR
1108#define RELAX_BRANCH_UNCOND(i) (((i) & 0x100) != 0)
1109#define RELAX_BRANCH_LIKELY(i) (((i) & 0x80) != 0)
1110#define RELAX_BRANCH_LINK(i) (((i) & 0x40) != 0)
1111#define RELAX_BRANCH_TOOFAR(i) (((i) & 0x20) != 0)
1112#define RELAX_BRANCH_AT(i) ((i) & 0x1f)
4a6a3df4 1113
252b5132
RH
1114/* For mips16 code, we use an entirely different form of relaxation.
1115 mips16 supports two versions of most instructions which take
1116 immediate values: a small one which takes some small value, and a
1117 larger one which takes a 16 bit value. Since branches also follow
1118 this pattern, relaxing these values is required.
1119
1120 We can assemble both mips16 and normal MIPS code in a single
1121 object. Therefore, we need to support this type of relaxation at
1122 the same time that we support the relaxation described above. We
1123 use the high bit of the subtype field to distinguish these cases.
1124
1125 The information we store for this type of relaxation is the
1126 argument code found in the opcode file for this relocation, whether
1127 the user explicitly requested a small or extended form, and whether
1128 the relocation is in a jump or jal delay slot. That tells us the
1129 size of the value, and how it should be stored. We also store
1130 whether the fragment is considered to be extended or not. We also
1131 store whether this is known to be a branch to a different section,
1132 whether we have tried to relax this frag yet, and whether we have
1133 ever extended a PC relative fragment because of a shift count. */
1134#define RELAX_MIPS16_ENCODE(type, small, ext, dslot, jal_dslot) \
1135 (0x80000000 \
1136 | ((type) & 0xff) \
1137 | ((small) ? 0x100 : 0) \
1138 | ((ext) ? 0x200 : 0) \
1139 | ((dslot) ? 0x400 : 0) \
1140 | ((jal_dslot) ? 0x800 : 0))
4a6a3df4 1141#define RELAX_MIPS16_P(i) (((i) & 0xc0000000) == 0x80000000)
252b5132
RH
1142#define RELAX_MIPS16_TYPE(i) ((i) & 0xff)
1143#define RELAX_MIPS16_USER_SMALL(i) (((i) & 0x100) != 0)
1144#define RELAX_MIPS16_USER_EXT(i) (((i) & 0x200) != 0)
1145#define RELAX_MIPS16_DSLOT(i) (((i) & 0x400) != 0)
1146#define RELAX_MIPS16_JAL_DSLOT(i) (((i) & 0x800) != 0)
1147#define RELAX_MIPS16_EXTENDED(i) (((i) & 0x1000) != 0)
1148#define RELAX_MIPS16_MARK_EXTENDED(i) ((i) | 0x1000)
1149#define RELAX_MIPS16_CLEAR_EXTENDED(i) ((i) &~ 0x1000)
1150#define RELAX_MIPS16_LONG_BRANCH(i) (((i) & 0x2000) != 0)
1151#define RELAX_MIPS16_MARK_LONG_BRANCH(i) ((i) | 0x2000)
1152#define RELAX_MIPS16_CLEAR_LONG_BRANCH(i) ((i) &~ 0x2000)
885add95 1153
df58fc94
RS
1154/* For microMIPS code, we use relaxation similar to one we use for
1155 MIPS16 code. Some instructions that take immediate values support
1156 two encodings: a small one which takes some small value, and a
1157 larger one which takes a 16 bit value. As some branches also follow
1158 this pattern, relaxing these values is required.
1159
1160 We can assemble both microMIPS and normal MIPS code in a single
1161 object. Therefore, we need to support this type of relaxation at
1162 the same time that we support the relaxation described above. We
1163 use one of the high bits of the subtype field to distinguish these
1164 cases.
1165
1166 The information we store for this type of relaxation is the argument
1167 code found in the opcode file for this relocation, the register
40209cad
MR
1168 selected as the assembler temporary, whether the branch is
1169 unconditional, whether it is compact, whether it stores the link
1170 address implicitly in $ra, whether relaxation of out-of-range 32-bit
1171 branches to a sequence of instructions is enabled, and whether the
1172 displacement of a branch is too large to fit as an immediate argument
1173 of a 16-bit and a 32-bit branch, respectively. */
1174#define RELAX_MICROMIPS_ENCODE(type, at, uncond, compact, link, \
1175 relax32, toofar16, toofar32) \
1176 (0x40000000 \
1177 | ((type) & 0xff) \
1178 | (((at) & 0x1f) << 8) \
1179 | ((uncond) ? 0x2000 : 0) \
1180 | ((compact) ? 0x4000 : 0) \
1181 | ((link) ? 0x8000 : 0) \
1182 | ((relax32) ? 0x10000 : 0) \
1183 | ((toofar16) ? 0x20000 : 0) \
1184 | ((toofar32) ? 0x40000 : 0))
df58fc94
RS
1185#define RELAX_MICROMIPS_P(i) (((i) & 0xc0000000) == 0x40000000)
1186#define RELAX_MICROMIPS_TYPE(i) ((i) & 0xff)
1187#define RELAX_MICROMIPS_AT(i) (((i) >> 8) & 0x1f)
40209cad
MR
1188#define RELAX_MICROMIPS_UNCOND(i) (((i) & 0x2000) != 0)
1189#define RELAX_MICROMIPS_COMPACT(i) (((i) & 0x4000) != 0)
1190#define RELAX_MICROMIPS_LINK(i) (((i) & 0x8000) != 0)
1191#define RELAX_MICROMIPS_RELAX32(i) (((i) & 0x10000) != 0)
1192
1193#define RELAX_MICROMIPS_TOOFAR16(i) (((i) & 0x20000) != 0)
1194#define RELAX_MICROMIPS_MARK_TOOFAR16(i) ((i) | 0x20000)
1195#define RELAX_MICROMIPS_CLEAR_TOOFAR16(i) ((i) & ~0x20000)
1196#define RELAX_MICROMIPS_TOOFAR32(i) (((i) & 0x40000) != 0)
1197#define RELAX_MICROMIPS_MARK_TOOFAR32(i) ((i) | 0x40000)
1198#define RELAX_MICROMIPS_CLEAR_TOOFAR32(i) ((i) & ~0x40000)
df58fc94 1199
43c0598f
RS
1200/* Sign-extend 16-bit value X. */
1201#define SEXT_16BIT(X) ((((X) + 0x8000) & 0xffff) - 0x8000)
1202
885add95
CD
1203/* Is the given value a sign-extended 32-bit value? */
1204#define IS_SEXT_32BIT_NUM(x) \
1205 (((x) &~ (offsetT) 0x7fffffff) == 0 \
1206 || (((x) &~ (offsetT) 0x7fffffff) == ~ (offsetT) 0x7fffffff))
1207
1208/* Is the given value a sign-extended 16-bit value? */
1209#define IS_SEXT_16BIT_NUM(x) \
1210 (((x) &~ (offsetT) 0x7fff) == 0 \
1211 || (((x) &~ (offsetT) 0x7fff) == ~ (offsetT) 0x7fff))
1212
df58fc94
RS
1213/* Is the given value a sign-extended 12-bit value? */
1214#define IS_SEXT_12BIT_NUM(x) \
1215 (((((x) & 0xfff) ^ 0x800LL) - 0x800LL) == (x))
1216
2051e8c4
MR
1217/* Is the given value a zero-extended 32-bit value? Or a negated one? */
1218#define IS_ZEXT_32BIT_NUM(x) \
1219 (((x) &~ (offsetT) 0xffffffff) == 0 \
1220 || (((x) &~ (offsetT) 0xffffffff) == ~ (offsetT) 0xffffffff))
1221
bf12938e
RS
1222/* Replace bits MASK << SHIFT of STRUCT with the equivalent bits in
1223 VALUE << SHIFT. VALUE is evaluated exactly once. */
1224#define INSERT_BITS(STRUCT, VALUE, MASK, SHIFT) \
1225 (STRUCT) = (((STRUCT) & ~((MASK) << (SHIFT))) \
1226 | (((VALUE) & (MASK)) << (SHIFT)))
1227
1228/* Extract bits MASK << SHIFT from STRUCT and shift them right
1229 SHIFT places. */
1230#define EXTRACT_BITS(STRUCT, MASK, SHIFT) \
1231 (((STRUCT) >> (SHIFT)) & (MASK))
1232
1233/* Change INSN's opcode so that the operand given by FIELD has value VALUE.
1234 INSN is a mips_cl_insn structure and VALUE is evaluated exactly once.
1235
1236 include/opcode/mips.h specifies operand fields using the macros
1237 OP_MASK_<FIELD> and OP_SH_<FIELD>. The MIPS16 equivalents start
1238 with "MIPS16OP" instead of "OP". */
df58fc94
RS
1239#define INSERT_OPERAND(MICROMIPS, FIELD, INSN, VALUE) \
1240 do \
1241 if (!(MICROMIPS)) \
1242 INSERT_BITS ((INSN).insn_opcode, VALUE, \
1243 OP_MASK_##FIELD, OP_SH_##FIELD); \
1244 else \
1245 INSERT_BITS ((INSN).insn_opcode, VALUE, \
1246 MICROMIPSOP_MASK_##FIELD, MICROMIPSOP_SH_##FIELD); \
1247 while (0)
bf12938e
RS
1248#define MIPS16_INSERT_OPERAND(FIELD, INSN, VALUE) \
1249 INSERT_BITS ((INSN).insn_opcode, VALUE, \
1250 MIPS16OP_MASK_##FIELD, MIPS16OP_SH_##FIELD)
1251
1252/* Extract the operand given by FIELD from mips_cl_insn INSN. */
df58fc94
RS
1253#define EXTRACT_OPERAND(MICROMIPS, FIELD, INSN) \
1254 (!(MICROMIPS) \
1255 ? EXTRACT_BITS ((INSN).insn_opcode, OP_MASK_##FIELD, OP_SH_##FIELD) \
1256 : EXTRACT_BITS ((INSN).insn_opcode, \
1257 MICROMIPSOP_MASK_##FIELD, MICROMIPSOP_SH_##FIELD))
bf12938e
RS
1258#define MIPS16_EXTRACT_OPERAND(FIELD, INSN) \
1259 EXTRACT_BITS ((INSN).insn_opcode, \
1260 MIPS16OP_MASK_##FIELD, \
1261 MIPS16OP_SH_##FIELD)
5c04167a
RS
1262
1263/* The MIPS16 EXTEND opcode, shifted left 16 places. */
1264#define MIPS16_EXTEND (0xf000U << 16)
4d7206a2 1265\f
df58fc94
RS
1266/* Whether or not we are emitting a branch-likely macro. */
1267static bfd_boolean emit_branch_likely_macro = FALSE;
1268
4d7206a2
RS
1269/* Global variables used when generating relaxable macros. See the
1270 comment above RELAX_ENCODE for more details about how relaxation
1271 is used. */
1272static struct {
1273 /* 0 if we're not emitting a relaxable macro.
1274 1 if we're emitting the first of the two relaxation alternatives.
1275 2 if we're emitting the second alternative. */
1276 int sequence;
1277
1278 /* The first relaxable fixup in the current frag. (In other words,
1279 the first fixup that refers to relaxable code.) */
1280 fixS *first_fixup;
1281
1282 /* sizes[0] says how many bytes of the first alternative are stored in
1283 the current frag. Likewise sizes[1] for the second alternative. */
1284 unsigned int sizes[2];
1285
1286 /* The symbol on which the choice of sequence depends. */
1287 symbolS *symbol;
1288} mips_relax;
252b5132 1289\f
584892a6
RS
1290/* Global variables used to decide whether a macro needs a warning. */
1291static struct {
1292 /* True if the macro is in a branch delay slot. */
1293 bfd_boolean delay_slot_p;
1294
df58fc94
RS
1295 /* Set to the length in bytes required if the macro is in a delay slot
1296 that requires a specific length of instruction, otherwise zero. */
1297 unsigned int delay_slot_length;
1298
584892a6
RS
1299 /* For relaxable macros, sizes[0] is the length of the first alternative
1300 in bytes and sizes[1] is the length of the second alternative.
1301 For non-relaxable macros, both elements give the length of the
1302 macro in bytes. */
1303 unsigned int sizes[2];
1304
df58fc94
RS
1305 /* For relaxable macros, first_insn_sizes[0] is the length of the first
1306 instruction of the first alternative in bytes and first_insn_sizes[1]
1307 is the length of the first instruction of the second alternative.
1308 For non-relaxable macros, both elements give the length of the first
1309 instruction in bytes.
1310
1311 Set to zero if we haven't yet seen the first instruction. */
1312 unsigned int first_insn_sizes[2];
1313
1314 /* For relaxable macros, insns[0] is the number of instructions for the
1315 first alternative and insns[1] is the number of instructions for the
1316 second alternative.
1317
1318 For non-relaxable macros, both elements give the number of
1319 instructions for the macro. */
1320 unsigned int insns[2];
1321
584892a6
RS
1322 /* The first variant frag for this macro. */
1323 fragS *first_frag;
1324} mips_macro_warning;
1325\f
252b5132
RH
1326/* Prototypes for static functions. */
1327
252b5132
RH
1328enum mips_regclass { MIPS_GR_REG, MIPS_FP_REG, MIPS16_REG };
1329
b34976b6 1330static void append_insn
df58fc94
RS
1331 (struct mips_cl_insn *, expressionS *, bfd_reloc_code_real_type *,
1332 bfd_boolean expansionp);
7d10b47d 1333static void mips_no_prev_insn (void);
c67a084a 1334static void macro_build (expressionS *, const char *, const char *, ...);
b34976b6 1335static void mips16_macro_build
03ea81db 1336 (expressionS *, const char *, const char *, va_list *);
67c0d1eb 1337static void load_register (int, expressionS *, int);
584892a6
RS
1338static void macro_start (void);
1339static void macro_end (void);
17a2f251
TS
1340static void macro (struct mips_cl_insn * ip);
1341static void mips16_macro (struct mips_cl_insn * ip);
17a2f251
TS
1342static void mips_ip (char *str, struct mips_cl_insn * ip);
1343static void mips16_ip (char *str, struct mips_cl_insn * ip);
b34976b6 1344static void mips16_immed
43c0598f
RS
1345 (char *, unsigned int, int, bfd_reloc_code_real_type, offsetT,
1346 unsigned int, unsigned long *);
5e0116d5 1347static size_t my_getSmallExpression
17a2f251
TS
1348 (expressionS *, bfd_reloc_code_real_type *, char *);
1349static void my_getExpression (expressionS *, char *);
1350static void s_align (int);
1351static void s_change_sec (int);
1352static void s_change_section (int);
1353static void s_cons (int);
1354static void s_float_cons (int);
1355static void s_mips_globl (int);
1356static void s_option (int);
1357static void s_mipsset (int);
1358static void s_abicalls (int);
1359static void s_cpload (int);
1360static void s_cpsetup (int);
1361static void s_cplocal (int);
1362static void s_cprestore (int);
1363static void s_cpreturn (int);
741d6ea8
JM
1364static void s_dtprelword (int);
1365static void s_dtpreldword (int);
d0f13682
CLT
1366static void s_tprelword (int);
1367static void s_tpreldword (int);
17a2f251
TS
1368static void s_gpvalue (int);
1369static void s_gpword (int);
1370static void s_gpdword (int);
1371static void s_cpadd (int);
1372static void s_insn (int);
1373static void md_obj_begin (void);
1374static void md_obj_end (void);
1375static void s_mips_ent (int);
1376static void s_mips_end (int);
1377static void s_mips_frame (int);
1378static void s_mips_mask (int reg_type);
1379static void s_mips_stab (int);
1380static void s_mips_weakext (int);
1381static void s_mips_file (int);
1382static void s_mips_loc (int);
1383static bfd_boolean pic_need_relax (symbolS *, asection *);
4a6a3df4 1384static int relaxed_branch_length (fragS *, asection *, int);
17a2f251 1385static int validate_mips_insn (const struct mips_opcode *);
df58fc94
RS
1386static int validate_micromips_insn (const struct mips_opcode *);
1387static int relaxed_micromips_16bit_branch_length (fragS *, asection *, int);
1388static int relaxed_micromips_32bit_branch_length (fragS *, asection *, int);
e7af610e
NC
1389
1390/* Table and functions used to map between CPU/ISA names, and
1391 ISA levels, and CPU numbers. */
1392
e972090a
NC
1393struct mips_cpu_info
1394{
e7af610e 1395 const char *name; /* CPU or ISA name. */
ad3fea08 1396 int flags; /* ASEs available, or ISA flag. */
e7af610e
NC
1397 int isa; /* ISA level. */
1398 int cpu; /* CPU number (default CPU if ISA). */
1399};
1400
ad3fea08
TS
1401#define MIPS_CPU_IS_ISA 0x0001 /* Is this an ISA? (If 0, a CPU.) */
1402#define MIPS_CPU_ASE_SMARTMIPS 0x0002 /* CPU implements SmartMIPS ASE */
1403#define MIPS_CPU_ASE_DSP 0x0004 /* CPU implements DSP ASE */
1404#define MIPS_CPU_ASE_MT 0x0008 /* CPU implements MT ASE */
1405#define MIPS_CPU_ASE_MIPS3D 0x0010 /* CPU implements MIPS-3D ASE */
1406#define MIPS_CPU_ASE_MDMX 0x0020 /* CPU implements MDMX ASE */
8b082fb1 1407#define MIPS_CPU_ASE_DSPR2 0x0040 /* CPU implements DSP R2 ASE */
dec0624d 1408#define MIPS_CPU_ASE_MCU 0x0080 /* CPU implements MCU ASE */
b015e599 1409#define MIPS_CPU_ASE_VIRT 0x0100 /* CPU implements Virtualization ASE */
ad3fea08 1410
17a2f251
TS
1411static const struct mips_cpu_info *mips_parse_cpu (const char *, const char *);
1412static const struct mips_cpu_info *mips_cpu_info_from_isa (int);
1413static const struct mips_cpu_info *mips_cpu_info_from_arch (int);
252b5132
RH
1414\f
1415/* Pseudo-op table.
1416
1417 The following pseudo-ops from the Kane and Heinrich MIPS book
1418 should be defined here, but are currently unsupported: .alias,
1419 .galive, .gjaldef, .gjrlive, .livereg, .noalias.
1420
1421 The following pseudo-ops from the Kane and Heinrich MIPS book are
1422 specific to the type of debugging information being generated, and
1423 should be defined by the object format: .aent, .begin, .bend,
1424 .bgnb, .end, .endb, .ent, .fmask, .frame, .loc, .mask, .verstamp,
1425 .vreg.
1426
1427 The following pseudo-ops from the Kane and Heinrich MIPS book are
1428 not MIPS CPU specific, but are also not specific to the object file
1429 format. This file is probably the best place to define them, but
d84bcf09 1430 they are not currently supported: .asm0, .endr, .lab, .struct. */
252b5132 1431
e972090a
NC
1432static const pseudo_typeS mips_pseudo_table[] =
1433{
beae10d5 1434 /* MIPS specific pseudo-ops. */
252b5132
RH
1435 {"option", s_option, 0},
1436 {"set", s_mipsset, 0},
1437 {"rdata", s_change_sec, 'r'},
1438 {"sdata", s_change_sec, 's'},
1439 {"livereg", s_ignore, 0},
1440 {"abicalls", s_abicalls, 0},
1441 {"cpload", s_cpload, 0},
6478892d
TS
1442 {"cpsetup", s_cpsetup, 0},
1443 {"cplocal", s_cplocal, 0},
252b5132 1444 {"cprestore", s_cprestore, 0},
6478892d 1445 {"cpreturn", s_cpreturn, 0},
741d6ea8
JM
1446 {"dtprelword", s_dtprelword, 0},
1447 {"dtpreldword", s_dtpreldword, 0},
d0f13682
CLT
1448 {"tprelword", s_tprelword, 0},
1449 {"tpreldword", s_tpreldword, 0},
6478892d 1450 {"gpvalue", s_gpvalue, 0},
252b5132 1451 {"gpword", s_gpword, 0},
10181a0d 1452 {"gpdword", s_gpdword, 0},
252b5132
RH
1453 {"cpadd", s_cpadd, 0},
1454 {"insn", s_insn, 0},
1455
beae10d5 1456 /* Relatively generic pseudo-ops that happen to be used on MIPS
252b5132 1457 chips. */
38a57ae7 1458 {"asciiz", stringer, 8 + 1},
252b5132
RH
1459 {"bss", s_change_sec, 'b'},
1460 {"err", s_err, 0},
1461 {"half", s_cons, 1},
1462 {"dword", s_cons, 3},
1463 {"weakext", s_mips_weakext, 0},
7c752c2a
TS
1464 {"origin", s_org, 0},
1465 {"repeat", s_rept, 0},
252b5132 1466
998b3c36
MR
1467 /* For MIPS this is non-standard, but we define it for consistency. */
1468 {"sbss", s_change_sec, 'B'},
1469
beae10d5 1470 /* These pseudo-ops are defined in read.c, but must be overridden
252b5132
RH
1471 here for one reason or another. */
1472 {"align", s_align, 0},
1473 {"byte", s_cons, 0},
1474 {"data", s_change_sec, 'd'},
1475 {"double", s_float_cons, 'd'},
1476 {"float", s_float_cons, 'f'},
1477 {"globl", s_mips_globl, 0},
1478 {"global", s_mips_globl, 0},
1479 {"hword", s_cons, 1},
1480 {"int", s_cons, 2},
1481 {"long", s_cons, 2},
1482 {"octa", s_cons, 4},
1483 {"quad", s_cons, 3},
cca86cc8 1484 {"section", s_change_section, 0},
252b5132
RH
1485 {"short", s_cons, 1},
1486 {"single", s_float_cons, 'f'},
754e2bb9 1487 {"stabd", s_mips_stab, 'd'},
252b5132 1488 {"stabn", s_mips_stab, 'n'},
754e2bb9 1489 {"stabs", s_mips_stab, 's'},
252b5132
RH
1490 {"text", s_change_sec, 't'},
1491 {"word", s_cons, 2},
add56521 1492
add56521 1493 { "extern", ecoff_directive_extern, 0},
add56521 1494
43841e91 1495 { NULL, NULL, 0 },
252b5132
RH
1496};
1497
e972090a
NC
1498static const pseudo_typeS mips_nonecoff_pseudo_table[] =
1499{
beae10d5
KH
1500 /* These pseudo-ops should be defined by the object file format.
1501 However, a.out doesn't support them, so we have versions here. */
252b5132
RH
1502 {"aent", s_mips_ent, 1},
1503 {"bgnb", s_ignore, 0},
1504 {"end", s_mips_end, 0},
1505 {"endb", s_ignore, 0},
1506 {"ent", s_mips_ent, 0},
c5dd6aab 1507 {"file", s_mips_file, 0},
252b5132
RH
1508 {"fmask", s_mips_mask, 'F'},
1509 {"frame", s_mips_frame, 0},
c5dd6aab 1510 {"loc", s_mips_loc, 0},
252b5132
RH
1511 {"mask", s_mips_mask, 'R'},
1512 {"verstamp", s_ignore, 0},
43841e91 1513 { NULL, NULL, 0 },
252b5132
RH
1514};
1515
3ae8dd8d
MR
1516/* Export the ABI address size for use by TC_ADDRESS_BYTES for the
1517 purpose of the `.dc.a' internal pseudo-op. */
1518
1519int
1520mips_address_bytes (void)
1521{
1522 return HAVE_64BIT_ADDRESSES ? 8 : 4;
1523}
1524
17a2f251 1525extern void pop_insert (const pseudo_typeS *);
252b5132
RH
1526
1527void
17a2f251 1528mips_pop_insert (void)
252b5132
RH
1529{
1530 pop_insert (mips_pseudo_table);
1531 if (! ECOFF_DEBUGGING)
1532 pop_insert (mips_nonecoff_pseudo_table);
1533}
1534\f
1535/* Symbols labelling the current insn. */
1536
e972090a
NC
1537struct insn_label_list
1538{
252b5132
RH
1539 struct insn_label_list *next;
1540 symbolS *label;
1541};
1542
252b5132 1543static struct insn_label_list *free_insn_labels;
742a56fe 1544#define label_list tc_segment_info_data.labels
252b5132 1545
17a2f251 1546static void mips_clear_insn_labels (void);
df58fc94
RS
1547static void mips_mark_labels (void);
1548static void mips_compressed_mark_labels (void);
252b5132
RH
1549
1550static inline void
17a2f251 1551mips_clear_insn_labels (void)
252b5132
RH
1552{
1553 register struct insn_label_list **pl;
a8dbcb85 1554 segment_info_type *si;
252b5132 1555
a8dbcb85
TS
1556 if (now_seg)
1557 {
1558 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
1559 ;
1560
1561 si = seg_info (now_seg);
1562 *pl = si->label_list;
1563 si->label_list = NULL;
1564 }
252b5132 1565}
a8dbcb85 1566
df58fc94
RS
1567/* Mark instruction labels in MIPS16/microMIPS mode. */
1568
1569static inline void
1570mips_mark_labels (void)
1571{
1572 if (HAVE_CODE_COMPRESSION)
1573 mips_compressed_mark_labels ();
1574}
252b5132
RH
1575\f
1576static char *expr_end;
1577
1578/* Expressions which appear in instructions. These are set by
1579 mips_ip. */
1580
1581static expressionS imm_expr;
5f74bc13 1582static expressionS imm2_expr;
252b5132
RH
1583static expressionS offset_expr;
1584
1585/* Relocs associated with imm_expr and offset_expr. */
1586
f6688943
TS
1587static bfd_reloc_code_real_type imm_reloc[3]
1588 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
1589static bfd_reloc_code_real_type offset_reloc[3]
1590 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 1591
df58fc94
RS
1592/* This is set to the resulting size of the instruction to be produced
1593 by mips16_ip if an explicit extension is used or by mips_ip if an
1594 explicit size is supplied. */
252b5132 1595
df58fc94 1596static unsigned int forced_insn_length;
252b5132 1597
e1b47bd5
RS
1598/* True if we are assembling an instruction. All dot symbols defined during
1599 this time should be treated as code labels. */
1600
1601static bfd_boolean mips_assembling_insn;
1602
7ed4a06a 1603#ifdef OBJ_ELF
ecb4347a
DJ
1604/* The pdr segment for per procedure frame/regmask info. Not used for
1605 ECOFF debugging. */
252b5132
RH
1606
1607static segT pdr_seg;
7ed4a06a 1608#endif
252b5132 1609
e013f690
TS
1610/* The default target format to use. */
1611
aeffff67
RS
1612#if defined (TE_FreeBSD)
1613#define ELF_TARGET(PREFIX, ENDIAN) PREFIX "trad" ENDIAN "mips-freebsd"
1614#elif defined (TE_TMIPS)
1615#define ELF_TARGET(PREFIX, ENDIAN) PREFIX "trad" ENDIAN "mips"
1616#else
1617#define ELF_TARGET(PREFIX, ENDIAN) PREFIX ENDIAN "mips"
1618#endif
1619
e013f690 1620const char *
17a2f251 1621mips_target_format (void)
e013f690
TS
1622{
1623 switch (OUTPUT_FLAVOR)
1624 {
e013f690
TS
1625 case bfd_target_ecoff_flavour:
1626 return target_big_endian ? "ecoff-bigmips" : ECOFF_LITTLE_FORMAT;
1627 case bfd_target_coff_flavour:
1628 return "pe-mips";
1629 case bfd_target_elf_flavour:
0a44bf69
RS
1630#ifdef TE_VXWORKS
1631 if (!HAVE_64BIT_OBJECTS && !HAVE_NEWABI)
1632 return (target_big_endian
1633 ? "elf32-bigmips-vxworks"
1634 : "elf32-littlemips-vxworks");
1635#endif
e013f690 1636 return (target_big_endian
cfe86eaa 1637 ? (HAVE_64BIT_OBJECTS
aeffff67 1638 ? ELF_TARGET ("elf64-", "big")
cfe86eaa 1639 : (HAVE_NEWABI
aeffff67
RS
1640 ? ELF_TARGET ("elf32-n", "big")
1641 : ELF_TARGET ("elf32-", "big")))
cfe86eaa 1642 : (HAVE_64BIT_OBJECTS
aeffff67 1643 ? ELF_TARGET ("elf64-", "little")
cfe86eaa 1644 : (HAVE_NEWABI
aeffff67
RS
1645 ? ELF_TARGET ("elf32-n", "little")
1646 : ELF_TARGET ("elf32-", "little"))));
e013f690
TS
1647 default:
1648 abort ();
1649 return NULL;
1650 }
1651}
1652
df58fc94
RS
1653/* Return the length of a microMIPS instruction in bytes. If bits of
1654 the mask beyond the low 16 are 0, then it is a 16-bit instruction.
1655 Otherwise assume a 32-bit instruction; 48-bit instructions (0x1f
1656 major opcode) will require further modifications to the opcode
1657 table. */
1658
1659static inline unsigned int
1660micromips_insn_length (const struct mips_opcode *mo)
1661{
1662 return (mo->mask >> 16) == 0 ? 2 : 4;
1663}
1664
5c04167a
RS
1665/* Return the length of MIPS16 instruction OPCODE. */
1666
1667static inline unsigned int
1668mips16_opcode_length (unsigned long opcode)
1669{
1670 return (opcode >> 16) == 0 ? 2 : 4;
1671}
1672
1e915849
RS
1673/* Return the length of instruction INSN. */
1674
1675static inline unsigned int
1676insn_length (const struct mips_cl_insn *insn)
1677{
df58fc94
RS
1678 if (mips_opts.micromips)
1679 return micromips_insn_length (insn->insn_mo);
1680 else if (mips_opts.mips16)
5c04167a 1681 return mips16_opcode_length (insn->insn_opcode);
df58fc94 1682 else
1e915849 1683 return 4;
1e915849
RS
1684}
1685
1686/* Initialise INSN from opcode entry MO. Leave its position unspecified. */
1687
1688static void
1689create_insn (struct mips_cl_insn *insn, const struct mips_opcode *mo)
1690{
1691 size_t i;
1692
1693 insn->insn_mo = mo;
1e915849
RS
1694 insn->insn_opcode = mo->match;
1695 insn->frag = NULL;
1696 insn->where = 0;
1697 for (i = 0; i < ARRAY_SIZE (insn->fixp); i++)
1698 insn->fixp[i] = NULL;
1699 insn->fixed_p = (mips_opts.noreorder > 0);
1700 insn->noreorder_p = (mips_opts.noreorder > 0);
1701 insn->mips16_absolute_jump_p = 0;
15be625d 1702 insn->complete_p = 0;
e407c74b 1703 insn->cleared_p = 0;
1e915849
RS
1704}
1705
df58fc94 1706/* Record the current MIPS16/microMIPS mode in now_seg. */
742a56fe
RS
1707
1708static void
df58fc94 1709mips_record_compressed_mode (void)
742a56fe
RS
1710{
1711 segment_info_type *si;
1712
1713 si = seg_info (now_seg);
1714 if (si->tc_segment_info_data.mips16 != mips_opts.mips16)
1715 si->tc_segment_info_data.mips16 = mips_opts.mips16;
df58fc94
RS
1716 if (si->tc_segment_info_data.micromips != mips_opts.micromips)
1717 si->tc_segment_info_data.micromips = mips_opts.micromips;
742a56fe
RS
1718}
1719
4d68580a
RS
1720/* Read a standard MIPS instruction from BUF. */
1721
1722static unsigned long
1723read_insn (char *buf)
1724{
1725 if (target_big_endian)
1726 return bfd_getb32 ((bfd_byte *) buf);
1727 else
1728 return bfd_getl32 ((bfd_byte *) buf);
1729}
1730
1731/* Write standard MIPS instruction INSN to BUF. Return a pointer to
1732 the next byte. */
1733
1734static char *
1735write_insn (char *buf, unsigned int insn)
1736{
1737 md_number_to_chars (buf, insn, 4);
1738 return buf + 4;
1739}
1740
1741/* Read a microMIPS or MIPS16 opcode from BUF, given that it
1742 has length LENGTH. */
1743
1744static unsigned long
1745read_compressed_insn (char *buf, unsigned int length)
1746{
1747 unsigned long insn;
1748 unsigned int i;
1749
1750 insn = 0;
1751 for (i = 0; i < length; i += 2)
1752 {
1753 insn <<= 16;
1754 if (target_big_endian)
1755 insn |= bfd_getb16 ((char *) buf);
1756 else
1757 insn |= bfd_getl16 ((char *) buf);
1758 buf += 2;
1759 }
1760 return insn;
1761}
1762
5c04167a
RS
1763/* Write microMIPS or MIPS16 instruction INSN to BUF, given that the
1764 instruction is LENGTH bytes long. Return a pointer to the next byte. */
1765
1766static char *
1767write_compressed_insn (char *buf, unsigned int insn, unsigned int length)
1768{
1769 unsigned int i;
1770
1771 for (i = 0; i < length; i += 2)
1772 md_number_to_chars (buf + i, insn >> ((length - i - 2) * 8), 2);
1773 return buf + length;
1774}
1775
1e915849
RS
1776/* Install INSN at the location specified by its "frag" and "where" fields. */
1777
1778static void
1779install_insn (const struct mips_cl_insn *insn)
1780{
1781 char *f = insn->frag->fr_literal + insn->where;
5c04167a
RS
1782 if (HAVE_CODE_COMPRESSION)
1783 write_compressed_insn (f, insn->insn_opcode, insn_length (insn));
1e915849 1784 else
4d68580a 1785 write_insn (f, insn->insn_opcode);
df58fc94 1786 mips_record_compressed_mode ();
1e915849
RS
1787}
1788
1789/* Move INSN to offset WHERE in FRAG. Adjust the fixups accordingly
1790 and install the opcode in the new location. */
1791
1792static void
1793move_insn (struct mips_cl_insn *insn, fragS *frag, long where)
1794{
1795 size_t i;
1796
1797 insn->frag = frag;
1798 insn->where = where;
1799 for (i = 0; i < ARRAY_SIZE (insn->fixp); i++)
1800 if (insn->fixp[i] != NULL)
1801 {
1802 insn->fixp[i]->fx_frag = frag;
1803 insn->fixp[i]->fx_where = where;
1804 }
1805 install_insn (insn);
1806}
1807
1808/* Add INSN to the end of the output. */
1809
1810static void
1811add_fixed_insn (struct mips_cl_insn *insn)
1812{
1813 char *f = frag_more (insn_length (insn));
1814 move_insn (insn, frag_now, f - frag_now->fr_literal);
1815}
1816
1817/* Start a variant frag and move INSN to the start of the variant part,
1818 marking it as fixed. The other arguments are as for frag_var. */
1819
1820static void
1821add_relaxed_insn (struct mips_cl_insn *insn, int max_chars, int var,
1822 relax_substateT subtype, symbolS *symbol, offsetT offset)
1823{
1824 frag_grow (max_chars);
1825 move_insn (insn, frag_now, frag_more (0) - frag_now->fr_literal);
1826 insn->fixed_p = 1;
1827 frag_var (rs_machine_dependent, max_chars, var,
1828 subtype, symbol, offset, NULL);
1829}
1830
1831/* Insert N copies of INSN into the history buffer, starting at
1832 position FIRST. Neither FIRST nor N need to be clipped. */
1833
1834static void
1835insert_into_history (unsigned int first, unsigned int n,
1836 const struct mips_cl_insn *insn)
1837{
1838 if (mips_relax.sequence != 2)
1839 {
1840 unsigned int i;
1841
1842 for (i = ARRAY_SIZE (history); i-- > first;)
1843 if (i >= first + n)
1844 history[i] = history[i - n];
1845 else
1846 history[i] = *insn;
1847 }
1848}
1849
71400594
RS
1850/* Initialize vr4120_conflicts. There is a bit of duplication here:
1851 the idea is to make it obvious at a glance that each errata is
1852 included. */
1853
1854static void
1855init_vr4120_conflicts (void)
1856{
1857#define CONFLICT(FIRST, SECOND) \
1858 vr4120_conflicts[FIX_VR4120_##FIRST] |= 1 << FIX_VR4120_##SECOND
1859
1860 /* Errata 21 - [D]DIV[U] after [D]MACC */
1861 CONFLICT (MACC, DIV);
1862 CONFLICT (DMACC, DIV);
1863
1864 /* Errata 23 - Continuous DMULT[U]/DMACC instructions. */
1865 CONFLICT (DMULT, DMULT);
1866 CONFLICT (DMULT, DMACC);
1867 CONFLICT (DMACC, DMULT);
1868 CONFLICT (DMACC, DMACC);
1869
1870 /* Errata 24 - MT{LO,HI} after [D]MACC */
1871 CONFLICT (MACC, MTHILO);
1872 CONFLICT (DMACC, MTHILO);
1873
1874 /* VR4181A errata MD(1): "If a MULT, MULTU, DMULT or DMULTU
1875 instruction is executed immediately after a MACC or DMACC
1876 instruction, the result of [either instruction] is incorrect." */
1877 CONFLICT (MACC, MULT);
1878 CONFLICT (MACC, DMULT);
1879 CONFLICT (DMACC, MULT);
1880 CONFLICT (DMACC, DMULT);
1881
1882 /* VR4181A errata MD(4): "If a MACC or DMACC instruction is
1883 executed immediately after a DMULT, DMULTU, DIV, DIVU,
1884 DDIV or DDIVU instruction, the result of the MACC or
1885 DMACC instruction is incorrect.". */
1886 CONFLICT (DMULT, MACC);
1887 CONFLICT (DMULT, DMACC);
1888 CONFLICT (DIV, MACC);
1889 CONFLICT (DIV, DMACC);
1890
1891#undef CONFLICT
1892}
1893
707bfff6
TS
1894struct regname {
1895 const char *name;
1896 unsigned int num;
1897};
1898
1899#define RTYPE_MASK 0x1ff00
1900#define RTYPE_NUM 0x00100
1901#define RTYPE_FPU 0x00200
1902#define RTYPE_FCC 0x00400
1903#define RTYPE_VEC 0x00800
1904#define RTYPE_GP 0x01000
1905#define RTYPE_CP0 0x02000
1906#define RTYPE_PC 0x04000
1907#define RTYPE_ACC 0x08000
1908#define RTYPE_CCC 0x10000
1909#define RNUM_MASK 0x000ff
1910#define RWARN 0x80000
1911
1912#define GENERIC_REGISTER_NUMBERS \
1913 {"$0", RTYPE_NUM | 0}, \
1914 {"$1", RTYPE_NUM | 1}, \
1915 {"$2", RTYPE_NUM | 2}, \
1916 {"$3", RTYPE_NUM | 3}, \
1917 {"$4", RTYPE_NUM | 4}, \
1918 {"$5", RTYPE_NUM | 5}, \
1919 {"$6", RTYPE_NUM | 6}, \
1920 {"$7", RTYPE_NUM | 7}, \
1921 {"$8", RTYPE_NUM | 8}, \
1922 {"$9", RTYPE_NUM | 9}, \
1923 {"$10", RTYPE_NUM | 10}, \
1924 {"$11", RTYPE_NUM | 11}, \
1925 {"$12", RTYPE_NUM | 12}, \
1926 {"$13", RTYPE_NUM | 13}, \
1927 {"$14", RTYPE_NUM | 14}, \
1928 {"$15", RTYPE_NUM | 15}, \
1929 {"$16", RTYPE_NUM | 16}, \
1930 {"$17", RTYPE_NUM | 17}, \
1931 {"$18", RTYPE_NUM | 18}, \
1932 {"$19", RTYPE_NUM | 19}, \
1933 {"$20", RTYPE_NUM | 20}, \
1934 {"$21", RTYPE_NUM | 21}, \
1935 {"$22", RTYPE_NUM | 22}, \
1936 {"$23", RTYPE_NUM | 23}, \
1937 {"$24", RTYPE_NUM | 24}, \
1938 {"$25", RTYPE_NUM | 25}, \
1939 {"$26", RTYPE_NUM | 26}, \
1940 {"$27", RTYPE_NUM | 27}, \
1941 {"$28", RTYPE_NUM | 28}, \
1942 {"$29", RTYPE_NUM | 29}, \
1943 {"$30", RTYPE_NUM | 30}, \
1944 {"$31", RTYPE_NUM | 31}
1945
1946#define FPU_REGISTER_NAMES \
1947 {"$f0", RTYPE_FPU | 0}, \
1948 {"$f1", RTYPE_FPU | 1}, \
1949 {"$f2", RTYPE_FPU | 2}, \
1950 {"$f3", RTYPE_FPU | 3}, \
1951 {"$f4", RTYPE_FPU | 4}, \
1952 {"$f5", RTYPE_FPU | 5}, \
1953 {"$f6", RTYPE_FPU | 6}, \
1954 {"$f7", RTYPE_FPU | 7}, \
1955 {"$f8", RTYPE_FPU | 8}, \
1956 {"$f9", RTYPE_FPU | 9}, \
1957 {"$f10", RTYPE_FPU | 10}, \
1958 {"$f11", RTYPE_FPU | 11}, \
1959 {"$f12", RTYPE_FPU | 12}, \
1960 {"$f13", RTYPE_FPU | 13}, \
1961 {"$f14", RTYPE_FPU | 14}, \
1962 {"$f15", RTYPE_FPU | 15}, \
1963 {"$f16", RTYPE_FPU | 16}, \
1964 {"$f17", RTYPE_FPU | 17}, \
1965 {"$f18", RTYPE_FPU | 18}, \
1966 {"$f19", RTYPE_FPU | 19}, \
1967 {"$f20", RTYPE_FPU | 20}, \
1968 {"$f21", RTYPE_FPU | 21}, \
1969 {"$f22", RTYPE_FPU | 22}, \
1970 {"$f23", RTYPE_FPU | 23}, \
1971 {"$f24", RTYPE_FPU | 24}, \
1972 {"$f25", RTYPE_FPU | 25}, \
1973 {"$f26", RTYPE_FPU | 26}, \
1974 {"$f27", RTYPE_FPU | 27}, \
1975 {"$f28", RTYPE_FPU | 28}, \
1976 {"$f29", RTYPE_FPU | 29}, \
1977 {"$f30", RTYPE_FPU | 30}, \
1978 {"$f31", RTYPE_FPU | 31}
1979
1980#define FPU_CONDITION_CODE_NAMES \
1981 {"$fcc0", RTYPE_FCC | 0}, \
1982 {"$fcc1", RTYPE_FCC | 1}, \
1983 {"$fcc2", RTYPE_FCC | 2}, \
1984 {"$fcc3", RTYPE_FCC | 3}, \
1985 {"$fcc4", RTYPE_FCC | 4}, \
1986 {"$fcc5", RTYPE_FCC | 5}, \
1987 {"$fcc6", RTYPE_FCC | 6}, \
1988 {"$fcc7", RTYPE_FCC | 7}
1989
1990#define COPROC_CONDITION_CODE_NAMES \
1991 {"$cc0", RTYPE_FCC | RTYPE_CCC | 0}, \
1992 {"$cc1", RTYPE_FCC | RTYPE_CCC | 1}, \
1993 {"$cc2", RTYPE_FCC | RTYPE_CCC | 2}, \
1994 {"$cc3", RTYPE_FCC | RTYPE_CCC | 3}, \
1995 {"$cc4", RTYPE_FCC | RTYPE_CCC | 4}, \
1996 {"$cc5", RTYPE_FCC | RTYPE_CCC | 5}, \
1997 {"$cc6", RTYPE_FCC | RTYPE_CCC | 6}, \
1998 {"$cc7", RTYPE_FCC | RTYPE_CCC | 7}
1999
2000#define N32N64_SYMBOLIC_REGISTER_NAMES \
2001 {"$a4", RTYPE_GP | 8}, \
2002 {"$a5", RTYPE_GP | 9}, \
2003 {"$a6", RTYPE_GP | 10}, \
2004 {"$a7", RTYPE_GP | 11}, \
2005 {"$ta0", RTYPE_GP | 8}, /* alias for $a4 */ \
2006 {"$ta1", RTYPE_GP | 9}, /* alias for $a5 */ \
2007 {"$ta2", RTYPE_GP | 10}, /* alias for $a6 */ \
2008 {"$ta3", RTYPE_GP | 11}, /* alias for $a7 */ \
2009 {"$t0", RTYPE_GP | 12}, \
2010 {"$t1", RTYPE_GP | 13}, \
2011 {"$t2", RTYPE_GP | 14}, \
2012 {"$t3", RTYPE_GP | 15}
2013
2014#define O32_SYMBOLIC_REGISTER_NAMES \
2015 {"$t0", RTYPE_GP | 8}, \
2016 {"$t1", RTYPE_GP | 9}, \
2017 {"$t2", RTYPE_GP | 10}, \
2018 {"$t3", RTYPE_GP | 11}, \
2019 {"$t4", RTYPE_GP | 12}, \
2020 {"$t5", RTYPE_GP | 13}, \
2021 {"$t6", RTYPE_GP | 14}, \
2022 {"$t7", RTYPE_GP | 15}, \
2023 {"$ta0", RTYPE_GP | 12}, /* alias for $t4 */ \
2024 {"$ta1", RTYPE_GP | 13}, /* alias for $t5 */ \
2025 {"$ta2", RTYPE_GP | 14}, /* alias for $t6 */ \
2026 {"$ta3", RTYPE_GP | 15} /* alias for $t7 */
2027
2028/* Remaining symbolic register names */
2029#define SYMBOLIC_REGISTER_NAMES \
2030 {"$zero", RTYPE_GP | 0}, \
2031 {"$at", RTYPE_GP | 1}, \
2032 {"$AT", RTYPE_GP | 1}, \
2033 {"$v0", RTYPE_GP | 2}, \
2034 {"$v1", RTYPE_GP | 3}, \
2035 {"$a0", RTYPE_GP | 4}, \
2036 {"$a1", RTYPE_GP | 5}, \
2037 {"$a2", RTYPE_GP | 6}, \
2038 {"$a3", RTYPE_GP | 7}, \
2039 {"$s0", RTYPE_GP | 16}, \
2040 {"$s1", RTYPE_GP | 17}, \
2041 {"$s2", RTYPE_GP | 18}, \
2042 {"$s3", RTYPE_GP | 19}, \
2043 {"$s4", RTYPE_GP | 20}, \
2044 {"$s5", RTYPE_GP | 21}, \
2045 {"$s6", RTYPE_GP | 22}, \
2046 {"$s7", RTYPE_GP | 23}, \
2047 {"$t8", RTYPE_GP | 24}, \
2048 {"$t9", RTYPE_GP | 25}, \
2049 {"$k0", RTYPE_GP | 26}, \
2050 {"$kt0", RTYPE_GP | 26}, \
2051 {"$k1", RTYPE_GP | 27}, \
2052 {"$kt1", RTYPE_GP | 27}, \
2053 {"$gp", RTYPE_GP | 28}, \
2054 {"$sp", RTYPE_GP | 29}, \
2055 {"$s8", RTYPE_GP | 30}, \
2056 {"$fp", RTYPE_GP | 30}, \
2057 {"$ra", RTYPE_GP | 31}
2058
2059#define MIPS16_SPECIAL_REGISTER_NAMES \
2060 {"$pc", RTYPE_PC | 0}
2061
2062#define MDMX_VECTOR_REGISTER_NAMES \
2063 /* {"$v0", RTYPE_VEC | 0}, clash with REG 2 above */ \
2064 /* {"$v1", RTYPE_VEC | 1}, clash with REG 3 above */ \
2065 {"$v2", RTYPE_VEC | 2}, \
2066 {"$v3", RTYPE_VEC | 3}, \
2067 {"$v4", RTYPE_VEC | 4}, \
2068 {"$v5", RTYPE_VEC | 5}, \
2069 {"$v6", RTYPE_VEC | 6}, \
2070 {"$v7", RTYPE_VEC | 7}, \
2071 {"$v8", RTYPE_VEC | 8}, \
2072 {"$v9", RTYPE_VEC | 9}, \
2073 {"$v10", RTYPE_VEC | 10}, \
2074 {"$v11", RTYPE_VEC | 11}, \
2075 {"$v12", RTYPE_VEC | 12}, \
2076 {"$v13", RTYPE_VEC | 13}, \
2077 {"$v14", RTYPE_VEC | 14}, \
2078 {"$v15", RTYPE_VEC | 15}, \
2079 {"$v16", RTYPE_VEC | 16}, \
2080 {"$v17", RTYPE_VEC | 17}, \
2081 {"$v18", RTYPE_VEC | 18}, \
2082 {"$v19", RTYPE_VEC | 19}, \
2083 {"$v20", RTYPE_VEC | 20}, \
2084 {"$v21", RTYPE_VEC | 21}, \
2085 {"$v22", RTYPE_VEC | 22}, \
2086 {"$v23", RTYPE_VEC | 23}, \
2087 {"$v24", RTYPE_VEC | 24}, \
2088 {"$v25", RTYPE_VEC | 25}, \
2089 {"$v26", RTYPE_VEC | 26}, \
2090 {"$v27", RTYPE_VEC | 27}, \
2091 {"$v28", RTYPE_VEC | 28}, \
2092 {"$v29", RTYPE_VEC | 29}, \
2093 {"$v30", RTYPE_VEC | 30}, \
2094 {"$v31", RTYPE_VEC | 31}
2095
2096#define MIPS_DSP_ACCUMULATOR_NAMES \
2097 {"$ac0", RTYPE_ACC | 0}, \
2098 {"$ac1", RTYPE_ACC | 1}, \
2099 {"$ac2", RTYPE_ACC | 2}, \
2100 {"$ac3", RTYPE_ACC | 3}
2101
2102static const struct regname reg_names[] = {
2103 GENERIC_REGISTER_NUMBERS,
2104 FPU_REGISTER_NAMES,
2105 FPU_CONDITION_CODE_NAMES,
2106 COPROC_CONDITION_CODE_NAMES,
2107
2108 /* The $txx registers depends on the abi,
2109 these will be added later into the symbol table from
2110 one of the tables below once mips_abi is set after
2111 parsing of arguments from the command line. */
2112 SYMBOLIC_REGISTER_NAMES,
2113
2114 MIPS16_SPECIAL_REGISTER_NAMES,
2115 MDMX_VECTOR_REGISTER_NAMES,
2116 MIPS_DSP_ACCUMULATOR_NAMES,
2117 {0, 0}
2118};
2119
2120static const struct regname reg_names_o32[] = {
2121 O32_SYMBOLIC_REGISTER_NAMES,
2122 {0, 0}
2123};
2124
2125static const struct regname reg_names_n32n64[] = {
2126 N32N64_SYMBOLIC_REGISTER_NAMES,
2127 {0, 0}
2128};
2129
df58fc94
RS
2130/* Check if S points at a valid register specifier according to TYPES.
2131 If so, then return 1, advance S to consume the specifier and store
2132 the register's number in REGNOP, otherwise return 0. */
2133
707bfff6
TS
2134static int
2135reg_lookup (char **s, unsigned int types, unsigned int *regnop)
2136{
2137 symbolS *symbolP;
2138 char *e;
2139 char save_c;
2140 int reg = -1;
2141
2142 /* Find end of name. */
2143 e = *s;
2144 if (is_name_beginner (*e))
2145 ++e;
2146 while (is_part_of_name (*e))
2147 ++e;
2148
2149 /* Terminate name. */
2150 save_c = *e;
2151 *e = '\0';
2152
2153 /* Look for a register symbol. */
2154 if ((symbolP = symbol_find (*s)) && S_GET_SEGMENT (symbolP) == reg_section)
2155 {
2156 int r = S_GET_VALUE (symbolP);
2157 if (r & types)
2158 reg = r & RNUM_MASK;
2159 else if ((types & RTYPE_VEC) && (r & ~1) == (RTYPE_GP | 2))
2160 /* Convert GP reg $v0/1 to MDMX reg $v0/1! */
2161 reg = (r & RNUM_MASK) - 2;
2162 }
2163 /* Else see if this is a register defined in an itbl entry. */
2164 else if ((types & RTYPE_GP) && itbl_have_entries)
2165 {
2166 char *n = *s;
2167 unsigned long r;
2168
2169 if (*n == '$')
2170 ++n;
2171 if (itbl_get_reg_val (n, &r))
2172 reg = r & RNUM_MASK;
2173 }
2174
2175 /* Advance to next token if a register was recognised. */
2176 if (reg >= 0)
2177 *s = e;
2178 else if (types & RWARN)
20203fb9 2179 as_warn (_("Unrecognized register name `%s'"), *s);
707bfff6
TS
2180
2181 *e = save_c;
2182 if (regnop)
2183 *regnop = reg;
2184 return reg >= 0;
2185}
2186
df58fc94
RS
2187/* Check if S points at a valid register list according to TYPES.
2188 If so, then return 1, advance S to consume the list and store
2189 the registers present on the list as a bitmask of ones in REGLISTP,
2190 otherwise return 0. A valid list comprises a comma-separated
2191 enumeration of valid single registers and/or dash-separated
2192 contiguous register ranges as determined by their numbers.
2193
2194 As a special exception if one of s0-s7 registers is specified as
2195 the range's lower delimiter and s8 (fp) is its upper one, then no
2196 registers whose numbers place them between s7 and s8 (i.e. $24-$29)
2309ddf2 2197 are selected; they have to be listed separately if needed. */
df58fc94
RS
2198
2199static int
2200reglist_lookup (char **s, unsigned int types, unsigned int *reglistp)
2201{
2202 unsigned int reglist = 0;
2203 unsigned int lastregno;
2204 bfd_boolean ok = TRUE;
2205 unsigned int regmask;
2309ddf2 2206 char *s_endlist = *s;
df58fc94 2207 char *s_reset = *s;
2309ddf2 2208 unsigned int regno;
df58fc94
RS
2209
2210 while (reg_lookup (s, types, &regno))
2211 {
2212 lastregno = regno;
2213 if (**s == '-')
2214 {
2215 (*s)++;
2216 ok = reg_lookup (s, types, &lastregno);
2217 if (ok && lastregno < regno)
2218 ok = FALSE;
2219 if (!ok)
2220 break;
2221 }
2222
2223 if (lastregno == FP && regno >= S0 && regno <= S7)
2224 {
2225 lastregno = S7;
2226 reglist |= 1 << FP;
2227 }
2228 regmask = 1 << lastregno;
2229 regmask = (regmask << 1) - 1;
2230 regmask ^= (1 << regno) - 1;
2231 reglist |= regmask;
2232
2309ddf2 2233 s_endlist = *s;
df58fc94
RS
2234 if (**s != ',')
2235 break;
2236 (*s)++;
2237 }
2238
2239 if (ok)
2309ddf2 2240 *s = s_endlist;
df58fc94
RS
2241 else
2242 *s = s_reset;
2243 if (reglistp)
2244 *reglistp = reglist;
2245 return ok && reglist != 0;
2246}
2247
037b32b9 2248/* Return TRUE if opcode MO is valid on the currently selected ISA and
f79e2745 2249 architecture. Use is_opcode_valid_16 for MIPS16 opcodes. */
037b32b9
AN
2250
2251static bfd_boolean
f79e2745 2252is_opcode_valid (const struct mips_opcode *mo)
037b32b9
AN
2253{
2254 int isa = mips_opts.isa;
2255 int fp_s, fp_d;
2256
2257 if (mips_opts.ase_mdmx)
2258 isa |= INSN_MDMX;
2259 if (mips_opts.ase_dsp)
2260 isa |= INSN_DSP;
2261 if (mips_opts.ase_dsp && ISA_SUPPORTS_DSP64_ASE)
2262 isa |= INSN_DSP64;
2263 if (mips_opts.ase_dspr2)
2264 isa |= INSN_DSPR2;
2265 if (mips_opts.ase_mt)
2266 isa |= INSN_MT;
2267 if (mips_opts.ase_mips3d)
2268 isa |= INSN_MIPS3D;
2269 if (mips_opts.ase_smartmips)
2270 isa |= INSN_SMARTMIPS;
dec0624d
MR
2271 if (mips_opts.ase_mcu)
2272 isa |= INSN_MCU;
b015e599
AP
2273 if (mips_opts.ase_virt)
2274 isa |= INSN_VIRT;
2275 if (mips_opts.ase_virt && ISA_SUPPORTS_VIRT64_ASE)
2276 isa |= INSN_VIRT64;
037b32b9 2277
35d0a169 2278 if (!opcode_is_member (mo, isa, mips_opts.arch))
037b32b9
AN
2279 return FALSE;
2280
2281 /* Check whether the instruction or macro requires single-precision or
2282 double-precision floating-point support. Note that this information is
2283 stored differently in the opcode table for insns and macros. */
2284 if (mo->pinfo == INSN_MACRO)
2285 {
2286 fp_s = mo->pinfo2 & INSN2_M_FP_S;
2287 fp_d = mo->pinfo2 & INSN2_M_FP_D;
2288 }
2289 else
2290 {
2291 fp_s = mo->pinfo & FP_S;
2292 fp_d = mo->pinfo & FP_D;
2293 }
2294
2295 if (fp_d && (mips_opts.soft_float || mips_opts.single_float))
2296 return FALSE;
2297
2298 if (fp_s && mips_opts.soft_float)
2299 return FALSE;
2300
2301 return TRUE;
2302}
2303
2304/* Return TRUE if the MIPS16 opcode MO is valid on the currently
2305 selected ISA and architecture. */
2306
2307static bfd_boolean
2308is_opcode_valid_16 (const struct mips_opcode *mo)
2309{
35d0a169 2310 return opcode_is_member (mo, mips_opts.isa, mips_opts.arch);
037b32b9
AN
2311}
2312
df58fc94
RS
2313/* Return TRUE if the size of the microMIPS opcode MO matches one
2314 explicitly requested. Always TRUE in the standard MIPS mode. */
2315
2316static bfd_boolean
2317is_size_valid (const struct mips_opcode *mo)
2318{
2319 if (!mips_opts.micromips)
2320 return TRUE;
2321
2322 if (!forced_insn_length)
2323 return TRUE;
2324 if (mo->pinfo == INSN_MACRO)
2325 return FALSE;
2326 return forced_insn_length == micromips_insn_length (mo);
2327}
2328
2329/* Return TRUE if the microMIPS opcode MO is valid for the delay slot
e64af278
MR
2330 of the preceding instruction. Always TRUE in the standard MIPS mode.
2331
2332 We don't accept macros in 16-bit delay slots to avoid a case where
2333 a macro expansion fails because it relies on a preceding 32-bit real
2334 instruction to have matched and does not handle the operands correctly.
2335 The only macros that may expand to 16-bit instructions are JAL that
2336 cannot be placed in a delay slot anyway, and corner cases of BALIGN
2337 and BGT (that likewise cannot be placed in a delay slot) that decay to
2338 a NOP. In all these cases the macros precede any corresponding real
2339 instruction definitions in the opcode table, so they will match in the
2340 second pass where the size of the delay slot is ignored and therefore
2341 produce correct code. */
df58fc94
RS
2342
2343static bfd_boolean
2344is_delay_slot_valid (const struct mips_opcode *mo)
2345{
2346 if (!mips_opts.micromips)
2347 return TRUE;
2348
2349 if (mo->pinfo == INSN_MACRO)
c06dec14 2350 return (history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_16BIT) == 0;
df58fc94
RS
2351 if ((history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT) != 0
2352 && micromips_insn_length (mo) != 4)
2353 return FALSE;
2354 if ((history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0
2355 && micromips_insn_length (mo) != 2)
2356 return FALSE;
2357
2358 return TRUE;
2359}
2360
707bfff6
TS
2361/* This function is called once, at assembler startup time. It should set up
2362 all the tables, etc. that the MD part of the assembler will need. */
156c2f8b 2363
252b5132 2364void
17a2f251 2365md_begin (void)
252b5132 2366{
3994f87e 2367 const char *retval = NULL;
156c2f8b 2368 int i = 0;
252b5132 2369 int broken = 0;
1f25f5d3 2370
0a44bf69
RS
2371 if (mips_pic != NO_PIC)
2372 {
2373 if (g_switch_seen && g_switch_value != 0)
2374 as_bad (_("-G may not be used in position-independent code"));
2375 g_switch_value = 0;
2376 }
2377
fef14a42 2378 if (! bfd_set_arch_mach (stdoutput, bfd_arch_mips, file_mips_arch))
252b5132
RH
2379 as_warn (_("Could not set architecture and machine"));
2380
252b5132
RH
2381 op_hash = hash_new ();
2382
2383 for (i = 0; i < NUMOPCODES;)
2384 {
2385 const char *name = mips_opcodes[i].name;
2386
17a2f251 2387 retval = hash_insert (op_hash, name, (void *) &mips_opcodes[i]);
252b5132
RH
2388 if (retval != NULL)
2389 {
2390 fprintf (stderr, _("internal error: can't hash `%s': %s\n"),
2391 mips_opcodes[i].name, retval);
2392 /* Probably a memory allocation problem? Give up now. */
2393 as_fatal (_("Broken assembler. No assembly attempted."));
2394 }
2395 do
2396 {
2397 if (mips_opcodes[i].pinfo != INSN_MACRO)
2398 {
2399 if (!validate_mips_insn (&mips_opcodes[i]))
2400 broken = 1;
1e915849
RS
2401 if (nop_insn.insn_mo == NULL && strcmp (name, "nop") == 0)
2402 {
2403 create_insn (&nop_insn, mips_opcodes + i);
c67a084a
NC
2404 if (mips_fix_loongson2f_nop)
2405 nop_insn.insn_opcode = LOONGSON2F_NOP_INSN;
1e915849
RS
2406 nop_insn.fixed_p = 1;
2407 }
252b5132
RH
2408 }
2409 ++i;
2410 }
2411 while ((i < NUMOPCODES) && !strcmp (mips_opcodes[i].name, name));
2412 }
2413
2414 mips16_op_hash = hash_new ();
2415
2416 i = 0;
2417 while (i < bfd_mips16_num_opcodes)
2418 {
2419 const char *name = mips16_opcodes[i].name;
2420
17a2f251 2421 retval = hash_insert (mips16_op_hash, name, (void *) &mips16_opcodes[i]);
252b5132
RH
2422 if (retval != NULL)
2423 as_fatal (_("internal: can't hash `%s': %s"),
2424 mips16_opcodes[i].name, retval);
2425 do
2426 {
2427 if (mips16_opcodes[i].pinfo != INSN_MACRO
2428 && ((mips16_opcodes[i].match & mips16_opcodes[i].mask)
2429 != mips16_opcodes[i].match))
2430 {
2431 fprintf (stderr, _("internal error: bad mips16 opcode: %s %s\n"),
2432 mips16_opcodes[i].name, mips16_opcodes[i].args);
2433 broken = 1;
2434 }
1e915849
RS
2435 if (mips16_nop_insn.insn_mo == NULL && strcmp (name, "nop") == 0)
2436 {
2437 create_insn (&mips16_nop_insn, mips16_opcodes + i);
2438 mips16_nop_insn.fixed_p = 1;
2439 }
252b5132
RH
2440 ++i;
2441 }
2442 while (i < bfd_mips16_num_opcodes
2443 && strcmp (mips16_opcodes[i].name, name) == 0);
2444 }
2445
df58fc94
RS
2446 micromips_op_hash = hash_new ();
2447
2448 i = 0;
2449 while (i < bfd_micromips_num_opcodes)
2450 {
2451 const char *name = micromips_opcodes[i].name;
2452
2453 retval = hash_insert (micromips_op_hash, name,
2454 (void *) &micromips_opcodes[i]);
2455 if (retval != NULL)
2456 as_fatal (_("internal: can't hash `%s': %s"),
2457 micromips_opcodes[i].name, retval);
2458 do
2459 if (micromips_opcodes[i].pinfo != INSN_MACRO)
2460 {
2461 struct mips_cl_insn *micromips_nop_insn;
2462
2463 if (!validate_micromips_insn (&micromips_opcodes[i]))
2464 broken = 1;
2465
2466 if (micromips_insn_length (micromips_opcodes + i) == 2)
2467 micromips_nop_insn = &micromips_nop16_insn;
2468 else if (micromips_insn_length (micromips_opcodes + i) == 4)
2469 micromips_nop_insn = &micromips_nop32_insn;
2470 else
2471 continue;
2472
2473 if (micromips_nop_insn->insn_mo == NULL
2474 && strcmp (name, "nop") == 0)
2475 {
2476 create_insn (micromips_nop_insn, micromips_opcodes + i);
2477 micromips_nop_insn->fixed_p = 1;
2478 }
2479 }
2480 while (++i < bfd_micromips_num_opcodes
2481 && strcmp (micromips_opcodes[i].name, name) == 0);
2482 }
2483
252b5132
RH
2484 if (broken)
2485 as_fatal (_("Broken assembler. No assembly attempted."));
2486
2487 /* We add all the general register names to the symbol table. This
2488 helps us detect invalid uses of them. */
707bfff6
TS
2489 for (i = 0; reg_names[i].name; i++)
2490 symbol_table_insert (symbol_new (reg_names[i].name, reg_section,
8fc4ee9b 2491 reg_names[i].num, /* & RNUM_MASK, */
707bfff6
TS
2492 &zero_address_frag));
2493 if (HAVE_NEWABI)
2494 for (i = 0; reg_names_n32n64[i].name; i++)
2495 symbol_table_insert (symbol_new (reg_names_n32n64[i].name, reg_section,
8fc4ee9b 2496 reg_names_n32n64[i].num, /* & RNUM_MASK, */
252b5132 2497 &zero_address_frag));
707bfff6
TS
2498 else
2499 for (i = 0; reg_names_o32[i].name; i++)
2500 symbol_table_insert (symbol_new (reg_names_o32[i].name, reg_section,
8fc4ee9b 2501 reg_names_o32[i].num, /* & RNUM_MASK, */
6047c971 2502 &zero_address_frag));
6047c971 2503
7d10b47d 2504 mips_no_prev_insn ();
252b5132
RH
2505
2506 mips_gprmask = 0;
2507 mips_cprmask[0] = 0;
2508 mips_cprmask[1] = 0;
2509 mips_cprmask[2] = 0;
2510 mips_cprmask[3] = 0;
2511
2512 /* set the default alignment for the text section (2**2) */
2513 record_alignment (text_section, 2);
2514
4d0d148d 2515 bfd_set_gp_size (stdoutput, g_switch_value);
252b5132 2516
707bfff6 2517#ifdef OBJ_ELF
f43abd2b 2518 if (IS_ELF)
252b5132 2519 {
0a44bf69
RS
2520 /* On a native system other than VxWorks, sections must be aligned
2521 to 16 byte boundaries. When configured for an embedded ELF
2522 target, we don't bother. */
c41e87e3
CF
2523 if (strncmp (TARGET_OS, "elf", 3) != 0
2524 && strncmp (TARGET_OS, "vxworks", 7) != 0)
252b5132
RH
2525 {
2526 (void) bfd_set_section_alignment (stdoutput, text_section, 4);
2527 (void) bfd_set_section_alignment (stdoutput, data_section, 4);
2528 (void) bfd_set_section_alignment (stdoutput, bss_section, 4);
2529 }
2530
2531 /* Create a .reginfo section for register masks and a .mdebug
2532 section for debugging information. */
2533 {
2534 segT seg;
2535 subsegT subseg;
2536 flagword flags;
2537 segT sec;
2538
2539 seg = now_seg;
2540 subseg = now_subseg;
2541
2542 /* The ABI says this section should be loaded so that the
2543 running program can access it. However, we don't load it
2544 if we are configured for an embedded target */
2545 flags = SEC_READONLY | SEC_DATA;
c41e87e3 2546 if (strncmp (TARGET_OS, "elf", 3) != 0)
252b5132
RH
2547 flags |= SEC_ALLOC | SEC_LOAD;
2548
316f5878 2549 if (mips_abi != N64_ABI)
252b5132
RH
2550 {
2551 sec = subseg_new (".reginfo", (subsegT) 0);
2552
195325d2
TS
2553 bfd_set_section_flags (stdoutput, sec, flags);
2554 bfd_set_section_alignment (stdoutput, sec, HAVE_NEWABI ? 3 : 2);
bdaaa2e1 2555
252b5132 2556 mips_regmask_frag = frag_more (sizeof (Elf32_External_RegInfo));
252b5132
RH
2557 }
2558 else
2559 {
2560 /* The 64-bit ABI uses a .MIPS.options section rather than
2561 .reginfo section. */
2562 sec = subseg_new (".MIPS.options", (subsegT) 0);
195325d2
TS
2563 bfd_set_section_flags (stdoutput, sec, flags);
2564 bfd_set_section_alignment (stdoutput, sec, 3);
252b5132 2565
252b5132
RH
2566 /* Set up the option header. */
2567 {
2568 Elf_Internal_Options opthdr;
2569 char *f;
2570
2571 opthdr.kind = ODK_REGINFO;
2572 opthdr.size = (sizeof (Elf_External_Options)
2573 + sizeof (Elf64_External_RegInfo));
2574 opthdr.section = 0;
2575 opthdr.info = 0;
2576 f = frag_more (sizeof (Elf_External_Options));
2577 bfd_mips_elf_swap_options_out (stdoutput, &opthdr,
2578 (Elf_External_Options *) f);
2579
2580 mips_regmask_frag = frag_more (sizeof (Elf64_External_RegInfo));
2581 }
252b5132
RH
2582 }
2583
2584 if (ECOFF_DEBUGGING)
2585 {
2586 sec = subseg_new (".mdebug", (subsegT) 0);
2587 (void) bfd_set_section_flags (stdoutput, sec,
2588 SEC_HAS_CONTENTS | SEC_READONLY);
2589 (void) bfd_set_section_alignment (stdoutput, sec, 2);
2590 }
f43abd2b 2591 else if (mips_flag_pdr)
ecb4347a
DJ
2592 {
2593 pdr_seg = subseg_new (".pdr", (subsegT) 0);
2594 (void) bfd_set_section_flags (stdoutput, pdr_seg,
2595 SEC_READONLY | SEC_RELOC
2596 | SEC_DEBUGGING);
2597 (void) bfd_set_section_alignment (stdoutput, pdr_seg, 2);
2598 }
252b5132
RH
2599
2600 subseg_set (seg, subseg);
2601 }
2602 }
707bfff6 2603#endif /* OBJ_ELF */
252b5132
RH
2604
2605 if (! ECOFF_DEBUGGING)
2606 md_obj_begin ();
71400594
RS
2607
2608 if (mips_fix_vr4120)
2609 init_vr4120_conflicts ();
252b5132
RH
2610}
2611
2612void
17a2f251 2613md_mips_end (void)
252b5132 2614{
02b1ab82 2615 mips_emit_delays ();
252b5132
RH
2616 if (! ECOFF_DEBUGGING)
2617 md_obj_end ();
2618}
2619
2620void
17a2f251 2621md_assemble (char *str)
252b5132
RH
2622{
2623 struct mips_cl_insn insn;
f6688943
TS
2624 bfd_reloc_code_real_type unused_reloc[3]
2625 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132
RH
2626
2627 imm_expr.X_op = O_absent;
5f74bc13 2628 imm2_expr.X_op = O_absent;
252b5132 2629 offset_expr.X_op = O_absent;
f6688943
TS
2630 imm_reloc[0] = BFD_RELOC_UNUSED;
2631 imm_reloc[1] = BFD_RELOC_UNUSED;
2632 imm_reloc[2] = BFD_RELOC_UNUSED;
2633 offset_reloc[0] = BFD_RELOC_UNUSED;
2634 offset_reloc[1] = BFD_RELOC_UNUSED;
2635 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132 2636
e1b47bd5
RS
2637 mips_mark_labels ();
2638 mips_assembling_insn = TRUE;
2639
252b5132
RH
2640 if (mips_opts.mips16)
2641 mips16_ip (str, &insn);
2642 else
2643 {
2644 mips_ip (str, &insn);
beae10d5
KH
2645 DBG ((_("returned from mips_ip(%s) insn_opcode = 0x%x\n"),
2646 str, insn.insn_opcode));
252b5132
RH
2647 }
2648
2649 if (insn_error)
e1b47bd5
RS
2650 as_bad ("%s `%s'", insn_error, str);
2651 else if (insn.insn_mo->pinfo == INSN_MACRO)
252b5132 2652 {
584892a6 2653 macro_start ();
252b5132
RH
2654 if (mips_opts.mips16)
2655 mips16_macro (&insn);
2656 else
2657 macro (&insn);
584892a6 2658 macro_end ();
252b5132
RH
2659 }
2660 else
2661 {
2662 if (imm_expr.X_op != O_absent)
df58fc94 2663 append_insn (&insn, &imm_expr, imm_reloc, FALSE);
252b5132 2664 else if (offset_expr.X_op != O_absent)
df58fc94 2665 append_insn (&insn, &offset_expr, offset_reloc, FALSE);
252b5132 2666 else
df58fc94 2667 append_insn (&insn, NULL, unused_reloc, FALSE);
252b5132 2668 }
e1b47bd5
RS
2669
2670 mips_assembling_insn = FALSE;
252b5132
RH
2671}
2672
738e5348
RS
2673/* Convenience functions for abstracting away the differences between
2674 MIPS16 and non-MIPS16 relocations. */
2675
2676static inline bfd_boolean
2677mips16_reloc_p (bfd_reloc_code_real_type reloc)
2678{
2679 switch (reloc)
2680 {
2681 case BFD_RELOC_MIPS16_JMP:
2682 case BFD_RELOC_MIPS16_GPREL:
2683 case BFD_RELOC_MIPS16_GOT16:
2684 case BFD_RELOC_MIPS16_CALL16:
2685 case BFD_RELOC_MIPS16_HI16_S:
2686 case BFD_RELOC_MIPS16_HI16:
2687 case BFD_RELOC_MIPS16_LO16:
2688 return TRUE;
2689
2690 default:
2691 return FALSE;
2692 }
2693}
2694
df58fc94
RS
2695static inline bfd_boolean
2696micromips_reloc_p (bfd_reloc_code_real_type reloc)
2697{
2698 switch (reloc)
2699 {
2700 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
2701 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
2702 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
2703 case BFD_RELOC_MICROMIPS_GPREL16:
2704 case BFD_RELOC_MICROMIPS_JMP:
2705 case BFD_RELOC_MICROMIPS_HI16:
2706 case BFD_RELOC_MICROMIPS_HI16_S:
2707 case BFD_RELOC_MICROMIPS_LO16:
2708 case BFD_RELOC_MICROMIPS_LITERAL:
2709 case BFD_RELOC_MICROMIPS_GOT16:
2710 case BFD_RELOC_MICROMIPS_CALL16:
2711 case BFD_RELOC_MICROMIPS_GOT_HI16:
2712 case BFD_RELOC_MICROMIPS_GOT_LO16:
2713 case BFD_RELOC_MICROMIPS_CALL_HI16:
2714 case BFD_RELOC_MICROMIPS_CALL_LO16:
2715 case BFD_RELOC_MICROMIPS_SUB:
2716 case BFD_RELOC_MICROMIPS_GOT_PAGE:
2717 case BFD_RELOC_MICROMIPS_GOT_OFST:
2718 case BFD_RELOC_MICROMIPS_GOT_DISP:
2719 case BFD_RELOC_MICROMIPS_HIGHEST:
2720 case BFD_RELOC_MICROMIPS_HIGHER:
2721 case BFD_RELOC_MICROMIPS_SCN_DISP:
2722 case BFD_RELOC_MICROMIPS_JALR:
2723 return TRUE;
2724
2725 default:
2726 return FALSE;
2727 }
2728}
2729
2309ddf2
MR
2730static inline bfd_boolean
2731jmp_reloc_p (bfd_reloc_code_real_type reloc)
2732{
2733 return reloc == BFD_RELOC_MIPS_JMP || reloc == BFD_RELOC_MICROMIPS_JMP;
2734}
2735
738e5348
RS
2736static inline bfd_boolean
2737got16_reloc_p (bfd_reloc_code_real_type reloc)
2738{
2309ddf2 2739 return (reloc == BFD_RELOC_MIPS_GOT16 || reloc == BFD_RELOC_MIPS16_GOT16
df58fc94 2740 || reloc == BFD_RELOC_MICROMIPS_GOT16);
738e5348
RS
2741}
2742
2743static inline bfd_boolean
2744hi16_reloc_p (bfd_reloc_code_real_type reloc)
2745{
2309ddf2 2746 return (reloc == BFD_RELOC_HI16_S || reloc == BFD_RELOC_MIPS16_HI16_S
df58fc94 2747 || reloc == BFD_RELOC_MICROMIPS_HI16_S);
738e5348
RS
2748}
2749
2750static inline bfd_boolean
2751lo16_reloc_p (bfd_reloc_code_real_type reloc)
2752{
2309ddf2 2753 return (reloc == BFD_RELOC_LO16 || reloc == BFD_RELOC_MIPS16_LO16
df58fc94
RS
2754 || reloc == BFD_RELOC_MICROMIPS_LO16);
2755}
2756
df58fc94
RS
2757static inline bfd_boolean
2758jalr_reloc_p (bfd_reloc_code_real_type reloc)
2759{
2309ddf2 2760 return reloc == BFD_RELOC_MIPS_JALR || reloc == BFD_RELOC_MICROMIPS_JALR;
738e5348
RS
2761}
2762
2de39019
CM
2763/* Return true if RELOC is a PC-relative relocation that does not have
2764 full address range. */
2765
2766static inline bfd_boolean
2767limited_pcrel_reloc_p (bfd_reloc_code_real_type reloc)
2768{
2769 switch (reloc)
2770 {
2771 case BFD_RELOC_16_PCREL_S2:
2772 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
2773 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
2774 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
2775 return TRUE;
2776
b47468a6
CM
2777 case BFD_RELOC_32_PCREL:
2778 return HAVE_64BIT_ADDRESSES;
2779
2de39019
CM
2780 default:
2781 return FALSE;
2782 }
2783}
b47468a6 2784
5919d012 2785/* Return true if the given relocation might need a matching %lo().
0a44bf69
RS
2786 This is only "might" because SVR4 R_MIPS_GOT16 relocations only
2787 need a matching %lo() when applied to local symbols. */
5919d012
RS
2788
2789static inline bfd_boolean
17a2f251 2790reloc_needs_lo_p (bfd_reloc_code_real_type reloc)
5919d012 2791{
3b91255e 2792 return (HAVE_IN_PLACE_ADDENDS
738e5348 2793 && (hi16_reloc_p (reloc)
0a44bf69
RS
2794 /* VxWorks R_MIPS_GOT16 relocs never need a matching %lo();
2795 all GOT16 relocations evaluate to "G". */
738e5348
RS
2796 || (got16_reloc_p (reloc) && mips_pic != VXWORKS_PIC)));
2797}
2798
2799/* Return the type of %lo() reloc needed by RELOC, given that
2800 reloc_needs_lo_p. */
2801
2802static inline bfd_reloc_code_real_type
2803matching_lo_reloc (bfd_reloc_code_real_type reloc)
2804{
df58fc94
RS
2805 return (mips16_reloc_p (reloc) ? BFD_RELOC_MIPS16_LO16
2806 : (micromips_reloc_p (reloc) ? BFD_RELOC_MICROMIPS_LO16
2807 : BFD_RELOC_LO16));
5919d012
RS
2808}
2809
2810/* Return true if the given fixup is followed by a matching R_MIPS_LO16
2811 relocation. */
2812
2813static inline bfd_boolean
17a2f251 2814fixup_has_matching_lo_p (fixS *fixp)
5919d012
RS
2815{
2816 return (fixp->fx_next != NULL
738e5348 2817 && fixp->fx_next->fx_r_type == matching_lo_reloc (fixp->fx_r_type)
5919d012
RS
2818 && fixp->fx_addsy == fixp->fx_next->fx_addsy
2819 && fixp->fx_offset == fixp->fx_next->fx_offset);
2820}
2821
252b5132
RH
2822/* This function returns true if modifying a register requires a
2823 delay. */
2824
2825static int
17a2f251 2826reg_needs_delay (unsigned int reg)
252b5132
RH
2827{
2828 unsigned long prev_pinfo;
2829
47e39b9d 2830 prev_pinfo = history[0].insn_mo->pinfo;
252b5132 2831 if (! mips_opts.noreorder
81912461
ILT
2832 && (((prev_pinfo & INSN_LOAD_MEMORY_DELAY)
2833 && ! gpr_interlocks)
2834 || ((prev_pinfo & INSN_LOAD_COPROC_DELAY)
2835 && ! cop_interlocks)))
252b5132 2836 {
81912461
ILT
2837 /* A load from a coprocessor or from memory. All load delays
2838 delay the use of general register rt for one instruction. */
bdaaa2e1 2839 /* Itbl support may require additional care here. */
252b5132 2840 know (prev_pinfo & INSN_WRITE_GPR_T);
df58fc94 2841 if (reg == EXTRACT_OPERAND (mips_opts.micromips, RT, history[0]))
252b5132
RH
2842 return 1;
2843 }
2844
2845 return 0;
2846}
2847
462427c4
RS
2848/* Move all labels in LABELS to the current insertion point. TEXT_P
2849 says whether the labels refer to text or data. */
404a8071
RS
2850
2851static void
462427c4 2852mips_move_labels (struct insn_label_list *labels, bfd_boolean text_p)
404a8071
RS
2853{
2854 struct insn_label_list *l;
2855 valueT val;
2856
462427c4 2857 for (l = labels; l != NULL; l = l->next)
404a8071 2858 {
9c2799c2 2859 gas_assert (S_GET_SEGMENT (l->label) == now_seg);
404a8071
RS
2860 symbol_set_frag (l->label, frag_now);
2861 val = (valueT) frag_now_fix ();
df58fc94 2862 /* MIPS16/microMIPS text labels are stored as odd. */
462427c4 2863 if (text_p && HAVE_CODE_COMPRESSION)
404a8071
RS
2864 ++val;
2865 S_SET_VALUE (l->label, val);
2866 }
2867}
2868
462427c4
RS
2869/* Move all labels in insn_labels to the current insertion point
2870 and treat them as text labels. */
2871
2872static void
2873mips_move_text_labels (void)
2874{
2875 mips_move_labels (seg_info (now_seg)->label_list, TRUE);
2876}
2877
5f0fe04b
TS
2878static bfd_boolean
2879s_is_linkonce (symbolS *sym, segT from_seg)
2880{
2881 bfd_boolean linkonce = FALSE;
2882 segT symseg = S_GET_SEGMENT (sym);
2883
2884 if (symseg != from_seg && !S_IS_LOCAL (sym))
2885 {
2886 if ((bfd_get_section_flags (stdoutput, symseg) & SEC_LINK_ONCE))
2887 linkonce = TRUE;
2888#ifdef OBJ_ELF
2889 /* The GNU toolchain uses an extension for ELF: a section
2890 beginning with the magic string .gnu.linkonce is a
2891 linkonce section. */
2892 if (strncmp (segment_name (symseg), ".gnu.linkonce",
2893 sizeof ".gnu.linkonce" - 1) == 0)
2894 linkonce = TRUE;
2895#endif
2896 }
2897 return linkonce;
2898}
2899
e1b47bd5 2900/* Mark MIPS16 or microMIPS instruction label LABEL. This permits the
df58fc94
RS
2901 linker to handle them specially, such as generating jalx instructions
2902 when needed. We also make them odd for the duration of the assembly,
2903 in order to generate the right sort of code. We will make them even
252b5132
RH
2904 in the adjust_symtab routine, while leaving them marked. This is
2905 convenient for the debugger and the disassembler. The linker knows
2906 to make them odd again. */
2907
2908static void
e1b47bd5 2909mips_compressed_mark_label (symbolS *label)
252b5132 2910{
df58fc94 2911 gas_assert (HAVE_CODE_COMPRESSION);
a8dbcb85 2912
a8dbcb85 2913#if defined(OBJ_ELF) || defined(OBJ_MAYBE_ELF)
e1b47bd5
RS
2914 if (IS_ELF)
2915 {
2916 if (mips_opts.mips16)
2917 S_SET_OTHER (label, ELF_ST_SET_MIPS16 (S_GET_OTHER (label)));
2918 else
2919 S_SET_OTHER (label, ELF_ST_SET_MICROMIPS (S_GET_OTHER (label)));
252b5132 2920 }
e1b47bd5
RS
2921#endif
2922 if ((S_GET_VALUE (label) & 1) == 0
2923 /* Don't adjust the address if the label is global or weak, or
2924 in a link-once section, since we'll be emitting symbol reloc
2925 references to it which will be patched up by the linker, and
2926 the final value of the symbol may or may not be MIPS16/microMIPS. */
2927 && !S_IS_WEAK (label)
2928 && !S_IS_EXTERNAL (label)
2929 && !s_is_linkonce (label, now_seg))
2930 S_SET_VALUE (label, S_GET_VALUE (label) | 1);
2931}
2932
2933/* Mark preceding MIPS16 or microMIPS instruction labels. */
2934
2935static void
2936mips_compressed_mark_labels (void)
2937{
2938 struct insn_label_list *l;
2939
2940 for (l = seg_info (now_seg)->label_list; l != NULL; l = l->next)
2941 mips_compressed_mark_label (l->label);
252b5132
RH
2942}
2943
4d7206a2
RS
2944/* End the current frag. Make it a variant frag and record the
2945 relaxation info. */
2946
2947static void
2948relax_close_frag (void)
2949{
584892a6 2950 mips_macro_warning.first_frag = frag_now;
4d7206a2 2951 frag_var (rs_machine_dependent, 0, 0,
584892a6 2952 RELAX_ENCODE (mips_relax.sizes[0], mips_relax.sizes[1]),
4d7206a2
RS
2953 mips_relax.symbol, 0, (char *) mips_relax.first_fixup);
2954
2955 memset (&mips_relax.sizes, 0, sizeof (mips_relax.sizes));
2956 mips_relax.first_fixup = 0;
2957}
2958
2959/* Start a new relaxation sequence whose expansion depends on SYMBOL.
2960 See the comment above RELAX_ENCODE for more details. */
2961
2962static void
2963relax_start (symbolS *symbol)
2964{
9c2799c2 2965 gas_assert (mips_relax.sequence == 0);
4d7206a2
RS
2966 mips_relax.sequence = 1;
2967 mips_relax.symbol = symbol;
2968}
2969
2970/* Start generating the second version of a relaxable sequence.
2971 See the comment above RELAX_ENCODE for more details. */
252b5132
RH
2972
2973static void
4d7206a2
RS
2974relax_switch (void)
2975{
9c2799c2 2976 gas_assert (mips_relax.sequence == 1);
4d7206a2
RS
2977 mips_relax.sequence = 2;
2978}
2979
2980/* End the current relaxable sequence. */
2981
2982static void
2983relax_end (void)
2984{
9c2799c2 2985 gas_assert (mips_relax.sequence == 2);
4d7206a2
RS
2986 relax_close_frag ();
2987 mips_relax.sequence = 0;
2988}
2989
11625dd8
RS
2990/* Return true if IP is a delayed branch or jump. */
2991
2992static inline bfd_boolean
2993delayed_branch_p (const struct mips_cl_insn *ip)
2994{
2995 return (ip->insn_mo->pinfo & (INSN_UNCOND_BRANCH_DELAY
2996 | INSN_COND_BRANCH_DELAY
2997 | INSN_COND_BRANCH_LIKELY)) != 0;
2998}
2999
3000/* Return true if IP is a compact branch or jump. */
3001
3002static inline bfd_boolean
3003compact_branch_p (const struct mips_cl_insn *ip)
3004{
3005 if (mips_opts.mips16)
3006 return (ip->insn_mo->pinfo & (MIPS16_INSN_UNCOND_BRANCH
3007 | MIPS16_INSN_COND_BRANCH)) != 0;
3008 else
3009 return (ip->insn_mo->pinfo2 & (INSN2_UNCOND_BRANCH
3010 | INSN2_COND_BRANCH)) != 0;
3011}
3012
3013/* Return true if IP is an unconditional branch or jump. */
3014
3015static inline bfd_boolean
3016uncond_branch_p (const struct mips_cl_insn *ip)
3017{
3018 return ((ip->insn_mo->pinfo & INSN_UNCOND_BRANCH_DELAY) != 0
3019 || (mips_opts.mips16
3020 ? (ip->insn_mo->pinfo & MIPS16_INSN_UNCOND_BRANCH) != 0
3021 : (ip->insn_mo->pinfo2 & INSN2_UNCOND_BRANCH) != 0));
3022}
3023
3024/* Return true if IP is a branch-likely instruction. */
3025
3026static inline bfd_boolean
3027branch_likely_p (const struct mips_cl_insn *ip)
3028{
3029 return (ip->insn_mo->pinfo & INSN_COND_BRANCH_LIKELY) != 0;
3030}
3031
14fe068b
RS
3032/* Return the type of nop that should be used to fill the delay slot
3033 of delayed branch IP. */
3034
3035static struct mips_cl_insn *
3036get_delay_slot_nop (const struct mips_cl_insn *ip)
3037{
3038 if (mips_opts.micromips
3039 && (ip->insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
3040 return &micromips_nop32_insn;
3041 return NOP_INSN;
3042}
3043
2309ddf2 3044/* Return the mask of core registers that IP reads or writes. */
df58fc94
RS
3045
3046static unsigned int
3047gpr_mod_mask (const struct mips_cl_insn *ip)
3048{
2309ddf2 3049 unsigned long pinfo2;
df58fc94
RS
3050 unsigned int mask;
3051
3052 mask = 0;
df58fc94
RS
3053 pinfo2 = ip->insn_mo->pinfo2;
3054 if (mips_opts.micromips)
3055 {
df58fc94
RS
3056 if (pinfo2 & INSN2_MOD_GPR_MD)
3057 mask |= 1 << micromips_to_32_reg_d_map[EXTRACT_OPERAND (1, MD, *ip)];
df58fc94
RS
3058 if (pinfo2 & INSN2_MOD_GPR_MF)
3059 mask |= 1 << micromips_to_32_reg_f_map[EXTRACT_OPERAND (1, MF, *ip)];
df58fc94
RS
3060 if (pinfo2 & INSN2_MOD_SP)
3061 mask |= 1 << SP;
3062 }
3063 return mask;
3064}
3065
4c260379
RS
3066/* Return the mask of core registers that IP reads. */
3067
3068static unsigned int
3069gpr_read_mask (const struct mips_cl_insn *ip)
3070{
3071 unsigned long pinfo, pinfo2;
3072 unsigned int mask;
3073
df58fc94 3074 mask = gpr_mod_mask (ip);
4c260379
RS
3075 pinfo = ip->insn_mo->pinfo;
3076 pinfo2 = ip->insn_mo->pinfo2;
3077 if (mips_opts.mips16)
3078 {
3079 if (pinfo & MIPS16_INSN_READ_X)
3080 mask |= 1 << mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RX, *ip)];
3081 if (pinfo & MIPS16_INSN_READ_Y)
3082 mask |= 1 << mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RY, *ip)];
3083 if (pinfo & MIPS16_INSN_READ_T)
3084 mask |= 1 << TREG;
3085 if (pinfo & MIPS16_INSN_READ_SP)
3086 mask |= 1 << SP;
3087 if (pinfo & MIPS16_INSN_READ_31)
3088 mask |= 1 << RA;
3089 if (pinfo & MIPS16_INSN_READ_Z)
3090 mask |= 1 << (mips16_to_32_reg_map
3091 [MIPS16_EXTRACT_OPERAND (MOVE32Z, *ip)]);
3092 if (pinfo & MIPS16_INSN_READ_GPR_X)
3093 mask |= 1 << MIPS16_EXTRACT_OPERAND (REGR32, *ip);
3094 }
3095 else
3096 {
3097 if (pinfo2 & INSN2_READ_GPR_D)
2309ddf2 3098 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RD, *ip);
4c260379 3099 if (pinfo & INSN_READ_GPR_T)
2309ddf2 3100 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RT, *ip);
4c260379 3101 if (pinfo & INSN_READ_GPR_S)
2309ddf2
MR
3102 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RS, *ip);
3103 if (pinfo2 & INSN2_READ_GP)
3104 mask |= 1 << GP;
3105 if (pinfo2 & INSN2_READ_GPR_31)
3106 mask |= 1 << RA;
4c260379 3107 if (pinfo2 & INSN2_READ_GPR_Z)
2309ddf2 3108 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RZ, *ip);
4c260379 3109 }
2b0c8b40
MR
3110 if (mips_opts.micromips)
3111 {
3112 if (pinfo2 & INSN2_READ_GPR_MC)
3113 mask |= 1 << micromips_to_32_reg_c_map[EXTRACT_OPERAND (1, MC, *ip)];
3114 if (pinfo2 & INSN2_READ_GPR_ME)
3115 mask |= 1 << micromips_to_32_reg_e_map[EXTRACT_OPERAND (1, ME, *ip)];
3116 if (pinfo2 & INSN2_READ_GPR_MG)
3117 mask |= 1 << micromips_to_32_reg_g_map[EXTRACT_OPERAND (1, MG, *ip)];
3118 if (pinfo2 & INSN2_READ_GPR_MJ)
3119 mask |= 1 << EXTRACT_OPERAND (1, MJ, *ip);
3120 if (pinfo2 & INSN2_READ_GPR_MMN)
3121 {
3122 mask |= 1 << micromips_to_32_reg_m_map[EXTRACT_OPERAND (1, MM, *ip)];
3123 mask |= 1 << micromips_to_32_reg_n_map[EXTRACT_OPERAND (1, MN, *ip)];
3124 }
3125 if (pinfo2 & INSN2_READ_GPR_MP)
3126 mask |= 1 << EXTRACT_OPERAND (1, MP, *ip);
3127 if (pinfo2 & INSN2_READ_GPR_MQ)
3128 mask |= 1 << micromips_to_32_reg_q_map[EXTRACT_OPERAND (1, MQ, *ip)];
3129 }
fe35f09f
RS
3130 /* Don't include register 0. */
3131 return mask & ~1;
4c260379
RS
3132}
3133
3134/* Return the mask of core registers that IP writes. */
3135
3136static unsigned int
3137gpr_write_mask (const struct mips_cl_insn *ip)
3138{
3139 unsigned long pinfo, pinfo2;
3140 unsigned int mask;
3141
df58fc94 3142 mask = gpr_mod_mask (ip);
4c260379
RS
3143 pinfo = ip->insn_mo->pinfo;
3144 pinfo2 = ip->insn_mo->pinfo2;
3145 if (mips_opts.mips16)
3146 {
3147 if (pinfo & MIPS16_INSN_WRITE_X)
3148 mask |= 1 << mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RX, *ip)];
3149 if (pinfo & MIPS16_INSN_WRITE_Y)
3150 mask |= 1 << mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RY, *ip)];
3151 if (pinfo & MIPS16_INSN_WRITE_Z)
3152 mask |= 1 << mips16_to_32_reg_map[MIPS16_EXTRACT_OPERAND (RZ, *ip)];
3153 if (pinfo & MIPS16_INSN_WRITE_T)
3154 mask |= 1 << TREG;
3155 if (pinfo & MIPS16_INSN_WRITE_SP)
3156 mask |= 1 << SP;
3157 if (pinfo & MIPS16_INSN_WRITE_31)
3158 mask |= 1 << RA;
3159 if (pinfo & MIPS16_INSN_WRITE_GPR_Y)
3160 mask |= 1 << MIPS16OP_EXTRACT_REG32R (ip->insn_opcode);
3161 }
3162 else
3163 {
3164 if (pinfo & INSN_WRITE_GPR_D)
df58fc94 3165 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RD, *ip);
4c260379 3166 if (pinfo & INSN_WRITE_GPR_T)
df58fc94 3167 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RT, *ip);
2b0c8b40 3168 if (pinfo & INSN_WRITE_GPR_S)
2309ddf2 3169 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RS, *ip);
4c260379
RS
3170 if (pinfo & INSN_WRITE_GPR_31)
3171 mask |= 1 << RA;
3172 if (pinfo2 & INSN2_WRITE_GPR_Z)
df58fc94 3173 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, RZ, *ip);
4c260379 3174 }
2b0c8b40
MR
3175 if (mips_opts.micromips)
3176 {
3177 if (pinfo2 & INSN2_WRITE_GPR_MB)
3178 mask |= 1 << micromips_to_32_reg_b_map[EXTRACT_OPERAND (1, MB, *ip)];
3179 if (pinfo2 & INSN2_WRITE_GPR_MHI)
3180 {
3181 mask |= 1 << micromips_to_32_reg_h_map[EXTRACT_OPERAND (1, MH, *ip)];
3182 mask |= 1 << micromips_to_32_reg_i_map[EXTRACT_OPERAND (1, MI, *ip)];
3183 }
3184 if (pinfo2 & INSN2_WRITE_GPR_MJ)
3185 mask |= 1 << EXTRACT_OPERAND (1, MJ, *ip);
3186 if (pinfo2 & INSN2_WRITE_GPR_MP)
3187 mask |= 1 << EXTRACT_OPERAND (1, MP, *ip);
3188 }
fe35f09f
RS
3189 /* Don't include register 0. */
3190 return mask & ~1;
4c260379
RS
3191}
3192
3193/* Return the mask of floating-point registers that IP reads. */
3194
3195static unsigned int
3196fpr_read_mask (const struct mips_cl_insn *ip)
3197{
3198 unsigned long pinfo, pinfo2;
3199 unsigned int mask;
3200
3201 mask = 0;
3202 pinfo = ip->insn_mo->pinfo;
3203 pinfo2 = ip->insn_mo->pinfo2;
2309ddf2 3204 if (!mips_opts.mips16)
df58fc94
RS
3205 {
3206 if (pinfo2 & INSN2_READ_FPR_D)
2309ddf2 3207 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FD, *ip);
4c260379 3208 if (pinfo & INSN_READ_FPR_S)
df58fc94 3209 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FS, *ip);
4c260379 3210 if (pinfo & INSN_READ_FPR_T)
df58fc94 3211 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FT, *ip);
4c260379 3212 if (pinfo & INSN_READ_FPR_R)
df58fc94 3213 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FR, *ip);
4c260379 3214 if (pinfo2 & INSN2_READ_FPR_Z)
df58fc94 3215 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FZ, *ip);
4c260379
RS
3216 }
3217 /* Conservatively treat all operands to an FP_D instruction are doubles.
3218 (This is overly pessimistic for things like cvt.d.s.) */
3219 if (HAVE_32BIT_FPRS && (pinfo & FP_D))
3220 mask |= mask << 1;
3221 return mask;
3222}
3223
3224/* Return the mask of floating-point registers that IP writes. */
3225
3226static unsigned int
3227fpr_write_mask (const struct mips_cl_insn *ip)
3228{
3229 unsigned long pinfo, pinfo2;
3230 unsigned int mask;
3231
3232 mask = 0;
3233 pinfo = ip->insn_mo->pinfo;
3234 pinfo2 = ip->insn_mo->pinfo2;
2309ddf2 3235 if (!mips_opts.mips16)
4c260379
RS
3236 {
3237 if (pinfo & INSN_WRITE_FPR_D)
df58fc94 3238 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FD, *ip);
4c260379 3239 if (pinfo & INSN_WRITE_FPR_S)
df58fc94 3240 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FS, *ip);
4c260379 3241 if (pinfo & INSN_WRITE_FPR_T)
df58fc94 3242 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FT, *ip);
4c260379 3243 if (pinfo2 & INSN2_WRITE_FPR_Z)
df58fc94 3244 mask |= 1 << EXTRACT_OPERAND (mips_opts.micromips, FZ, *ip);
4c260379
RS
3245 }
3246 /* Conservatively treat all operands to an FP_D instruction are doubles.
3247 (This is overly pessimistic for things like cvt.s.d.) */
3248 if (HAVE_32BIT_FPRS && (pinfo & FP_D))
3249 mask |= mask << 1;
3250 return mask;
3251}
3252
71400594
RS
3253/* Classify an instruction according to the FIX_VR4120_* enumeration.
3254 Return NUM_FIX_VR4120_CLASSES if the instruction isn't affected
3255 by VR4120 errata. */
4d7206a2 3256
71400594
RS
3257static unsigned int
3258classify_vr4120_insn (const char *name)
252b5132 3259{
71400594
RS
3260 if (strncmp (name, "macc", 4) == 0)
3261 return FIX_VR4120_MACC;
3262 if (strncmp (name, "dmacc", 5) == 0)
3263 return FIX_VR4120_DMACC;
3264 if (strncmp (name, "mult", 4) == 0)
3265 return FIX_VR4120_MULT;
3266 if (strncmp (name, "dmult", 5) == 0)
3267 return FIX_VR4120_DMULT;
3268 if (strstr (name, "div"))
3269 return FIX_VR4120_DIV;
3270 if (strcmp (name, "mtlo") == 0 || strcmp (name, "mthi") == 0)
3271 return FIX_VR4120_MTHILO;
3272 return NUM_FIX_VR4120_CLASSES;
3273}
252b5132 3274
ff239038
CM
3275#define INSN_ERET 0x42000018
3276#define INSN_DERET 0x4200001f
3277
71400594
RS
3278/* Return the number of instructions that must separate INSN1 and INSN2,
3279 where INSN1 is the earlier instruction. Return the worst-case value
3280 for any INSN2 if INSN2 is null. */
252b5132 3281
71400594
RS
3282static unsigned int
3283insns_between (const struct mips_cl_insn *insn1,
3284 const struct mips_cl_insn *insn2)
3285{
3286 unsigned long pinfo1, pinfo2;
4c260379 3287 unsigned int mask;
71400594
RS
3288
3289 /* This function needs to know which pinfo flags are set for INSN2
3290 and which registers INSN2 uses. The former is stored in PINFO2 and
4c260379
RS
3291 the latter is tested via INSN2_USES_GPR. If INSN2 is null, PINFO2
3292 will have every flag set and INSN2_USES_GPR will always return true. */
71400594
RS
3293 pinfo1 = insn1->insn_mo->pinfo;
3294 pinfo2 = insn2 ? insn2->insn_mo->pinfo : ~0U;
252b5132 3295
4c260379
RS
3296#define INSN2_USES_GPR(REG) \
3297 (insn2 == NULL || (gpr_read_mask (insn2) & (1U << (REG))) != 0)
71400594
RS
3298
3299 /* For most targets, write-after-read dependencies on the HI and LO
3300 registers must be separated by at least two instructions. */
3301 if (!hilo_interlocks)
252b5132 3302 {
71400594
RS
3303 if ((pinfo1 & INSN_READ_LO) && (pinfo2 & INSN_WRITE_LO))
3304 return 2;
3305 if ((pinfo1 & INSN_READ_HI) && (pinfo2 & INSN_WRITE_HI))
3306 return 2;
3307 }
3308
3309 /* If we're working around r7000 errata, there must be two instructions
3310 between an mfhi or mflo and any instruction that uses the result. */
3311 if (mips_7000_hilo_fix
df58fc94 3312 && !mips_opts.micromips
71400594 3313 && MF_HILO_INSN (pinfo1)
df58fc94 3314 && INSN2_USES_GPR (EXTRACT_OPERAND (0, RD, *insn1)))
71400594
RS
3315 return 2;
3316
ff239038
CM
3317 /* If we're working around 24K errata, one instruction is required
3318 if an ERET or DERET is followed by a branch instruction. */
df58fc94 3319 if (mips_fix_24k && !mips_opts.micromips)
ff239038
CM
3320 {
3321 if (insn1->insn_opcode == INSN_ERET
3322 || insn1->insn_opcode == INSN_DERET)
3323 {
3324 if (insn2 == NULL
3325 || insn2->insn_opcode == INSN_ERET
3326 || insn2->insn_opcode == INSN_DERET
11625dd8 3327 || delayed_branch_p (insn2))
ff239038
CM
3328 return 1;
3329 }
3330 }
3331
71400594
RS
3332 /* If working around VR4120 errata, check for combinations that need
3333 a single intervening instruction. */
df58fc94 3334 if (mips_fix_vr4120 && !mips_opts.micromips)
71400594
RS
3335 {
3336 unsigned int class1, class2;
252b5132 3337
71400594
RS
3338 class1 = classify_vr4120_insn (insn1->insn_mo->name);
3339 if (class1 != NUM_FIX_VR4120_CLASSES && vr4120_conflicts[class1] != 0)
252b5132 3340 {
71400594
RS
3341 if (insn2 == NULL)
3342 return 1;
3343 class2 = classify_vr4120_insn (insn2->insn_mo->name);
3344 if (vr4120_conflicts[class1] & (1 << class2))
3345 return 1;
252b5132 3346 }
71400594
RS
3347 }
3348
df58fc94 3349 if (!HAVE_CODE_COMPRESSION)
71400594
RS
3350 {
3351 /* Check for GPR or coprocessor load delays. All such delays
3352 are on the RT register. */
3353 /* Itbl support may require additional care here. */
3354 if ((!gpr_interlocks && (pinfo1 & INSN_LOAD_MEMORY_DELAY))
3355 || (!cop_interlocks && (pinfo1 & INSN_LOAD_COPROC_DELAY)))
252b5132 3356 {
71400594 3357 know (pinfo1 & INSN_WRITE_GPR_T);
df58fc94 3358 if (INSN2_USES_GPR (EXTRACT_OPERAND (0, RT, *insn1)))
71400594
RS
3359 return 1;
3360 }
3361
3362 /* Check for generic coprocessor hazards.
3363
3364 This case is not handled very well. There is no special
3365 knowledge of CP0 handling, and the coprocessors other than
3366 the floating point unit are not distinguished at all. */
3367 /* Itbl support may require additional care here. FIXME!
3368 Need to modify this to include knowledge about
3369 user specified delays! */
3370 else if ((!cop_interlocks && (pinfo1 & INSN_COPROC_MOVE_DELAY))
3371 || (!cop_mem_interlocks && (pinfo1 & INSN_COPROC_MEMORY_DELAY)))
3372 {
3373 /* Handle cases where INSN1 writes to a known general coprocessor
3374 register. There must be a one instruction delay before INSN2
3375 if INSN2 reads that register, otherwise no delay is needed. */
4c260379
RS
3376 mask = fpr_write_mask (insn1);
3377 if (mask != 0)
252b5132 3378 {
4c260379 3379 if (!insn2 || (mask & fpr_read_mask (insn2)) != 0)
71400594 3380 return 1;
252b5132
RH
3381 }
3382 else
3383 {
71400594
RS
3384 /* Read-after-write dependencies on the control registers
3385 require a two-instruction gap. */
3386 if ((pinfo1 & INSN_WRITE_COND_CODE)
3387 && (pinfo2 & INSN_READ_COND_CODE))
3388 return 2;
3389
3390 /* We don't know exactly what INSN1 does. If INSN2 is
3391 also a coprocessor instruction, assume there must be
3392 a one instruction gap. */
3393 if (pinfo2 & INSN_COP)
3394 return 1;
252b5132
RH
3395 }
3396 }
6b76fefe 3397
71400594
RS
3398 /* Check for read-after-write dependencies on the coprocessor
3399 control registers in cases where INSN1 does not need a general
3400 coprocessor delay. This means that INSN1 is a floating point
3401 comparison instruction. */
3402 /* Itbl support may require additional care here. */
3403 else if (!cop_interlocks
3404 && (pinfo1 & INSN_WRITE_COND_CODE)
3405 && (pinfo2 & INSN_READ_COND_CODE))
3406 return 1;
3407 }
6b76fefe 3408
4c260379 3409#undef INSN2_USES_GPR
6b76fefe 3410
71400594
RS
3411 return 0;
3412}
6b76fefe 3413
7d8e00cf
RS
3414/* Return the number of nops that would be needed to work around the
3415 VR4130 mflo/mfhi errata if instruction INSN immediately followed
932d1a1b
RS
3416 the MAX_VR4130_NOPS instructions described by HIST. Ignore hazards
3417 that are contained within the first IGNORE instructions of HIST. */
7d8e00cf
RS
3418
3419static int
932d1a1b 3420nops_for_vr4130 (int ignore, const struct mips_cl_insn *hist,
7d8e00cf
RS
3421 const struct mips_cl_insn *insn)
3422{
4c260379
RS
3423 int i, j;
3424 unsigned int mask;
7d8e00cf
RS
3425
3426 /* Check if the instruction writes to HI or LO. MTHI and MTLO
3427 are not affected by the errata. */
3428 if (insn != 0
3429 && ((insn->insn_mo->pinfo & (INSN_WRITE_HI | INSN_WRITE_LO)) == 0
3430 || strcmp (insn->insn_mo->name, "mtlo") == 0
3431 || strcmp (insn->insn_mo->name, "mthi") == 0))
3432 return 0;
3433
3434 /* Search for the first MFLO or MFHI. */
3435 for (i = 0; i < MAX_VR4130_NOPS; i++)
91d6fa6a 3436 if (MF_HILO_INSN (hist[i].insn_mo->pinfo))
7d8e00cf
RS
3437 {
3438 /* Extract the destination register. */
4c260379 3439 mask = gpr_write_mask (&hist[i]);
7d8e00cf
RS
3440
3441 /* No nops are needed if INSN reads that register. */
4c260379 3442 if (insn != NULL && (gpr_read_mask (insn) & mask) != 0)
7d8e00cf
RS
3443 return 0;
3444
3445 /* ...or if any of the intervening instructions do. */
3446 for (j = 0; j < i; j++)
4c260379 3447 if (gpr_read_mask (&hist[j]) & mask)
7d8e00cf
RS
3448 return 0;
3449
932d1a1b
RS
3450 if (i >= ignore)
3451 return MAX_VR4130_NOPS - i;
7d8e00cf
RS
3452 }
3453 return 0;
3454}
3455
15be625d
CM
3456#define BASE_REG_EQ(INSN1, INSN2) \
3457 ((((INSN1) >> OP_SH_RS) & OP_MASK_RS) \
3458 == (((INSN2) >> OP_SH_RS) & OP_MASK_RS))
3459
3460/* Return the minimum alignment for this store instruction. */
3461
3462static int
3463fix_24k_align_to (const struct mips_opcode *mo)
3464{
3465 if (strcmp (mo->name, "sh") == 0)
3466 return 2;
3467
3468 if (strcmp (mo->name, "swc1") == 0
3469 || strcmp (mo->name, "swc2") == 0
3470 || strcmp (mo->name, "sw") == 0
3471 || strcmp (mo->name, "sc") == 0
3472 || strcmp (mo->name, "s.s") == 0)
3473 return 4;
3474
3475 if (strcmp (mo->name, "sdc1") == 0
3476 || strcmp (mo->name, "sdc2") == 0
3477 || strcmp (mo->name, "s.d") == 0)
3478 return 8;
3479
3480 /* sb, swl, swr */
3481 return 1;
3482}
3483
3484struct fix_24k_store_info
3485 {
3486 /* Immediate offset, if any, for this store instruction. */
3487 short off;
3488 /* Alignment required by this store instruction. */
3489 int align_to;
3490 /* True for register offsets. */
3491 int register_offset;
3492 };
3493
3494/* Comparison function used by qsort. */
3495
3496static int
3497fix_24k_sort (const void *a, const void *b)
3498{
3499 const struct fix_24k_store_info *pos1 = a;
3500 const struct fix_24k_store_info *pos2 = b;
3501
3502 return (pos1->off - pos2->off);
3503}
3504
3505/* INSN is a store instruction. Try to record the store information
3506 in STINFO. Return false if the information isn't known. */
3507
3508static bfd_boolean
3509fix_24k_record_store_info (struct fix_24k_store_info *stinfo,
ab9794cf 3510 const struct mips_cl_insn *insn)
15be625d
CM
3511{
3512 /* The instruction must have a known offset. */
3513 if (!insn->complete_p || !strstr (insn->insn_mo->args, "o("))
3514 return FALSE;
3515
3516 stinfo->off = (insn->insn_opcode >> OP_SH_IMMEDIATE) & OP_MASK_IMMEDIATE;
3517 stinfo->align_to = fix_24k_align_to (insn->insn_mo);
3518 return TRUE;
3519}
3520
932d1a1b
RS
3521/* Return the number of nops that would be needed to work around the 24k
3522 "lost data on stores during refill" errata if instruction INSN
3523 immediately followed the 2 instructions described by HIST.
3524 Ignore hazards that are contained within the first IGNORE
3525 instructions of HIST.
3526
3527 Problem: The FSB (fetch store buffer) acts as an intermediate buffer
3528 for the data cache refills and store data. The following describes
3529 the scenario where the store data could be lost.
3530
3531 * A data cache miss, due to either a load or a store, causing fill
3532 data to be supplied by the memory subsystem
3533 * The first three doublewords of fill data are returned and written
3534 into the cache
3535 * A sequence of four stores occurs in consecutive cycles around the
3536 final doubleword of the fill:
3537 * Store A
3538 * Store B
3539 * Store C
3540 * Zero, One or more instructions
3541 * Store D
3542
3543 The four stores A-D must be to different doublewords of the line that
3544 is being filled. The fourth instruction in the sequence above permits
3545 the fill of the final doubleword to be transferred from the FSB into
3546 the cache. In the sequence above, the stores may be either integer
3547 (sb, sh, sw, swr, swl, sc) or coprocessor (swc1/swc2, sdc1/sdc2,
3548 swxc1, sdxc1, suxc1) stores, as long as the four stores are to
3549 different doublewords on the line. If the floating point unit is
3550 running in 1:2 mode, it is not possible to create the sequence above
3551 using only floating point store instructions.
15be625d
CM
3552
3553 In this case, the cache line being filled is incorrectly marked
3554 invalid, thereby losing the data from any store to the line that
3555 occurs between the original miss and the completion of the five
3556 cycle sequence shown above.
3557
932d1a1b 3558 The workarounds are:
15be625d 3559
932d1a1b
RS
3560 * Run the data cache in write-through mode.
3561 * Insert a non-store instruction between
3562 Store A and Store B or Store B and Store C. */
15be625d
CM
3563
3564static int
932d1a1b 3565nops_for_24k (int ignore, const struct mips_cl_insn *hist,
15be625d
CM
3566 const struct mips_cl_insn *insn)
3567{
3568 struct fix_24k_store_info pos[3];
3569 int align, i, base_offset;
3570
932d1a1b
RS
3571 if (ignore >= 2)
3572 return 0;
3573
ab9794cf
RS
3574 /* If the previous instruction wasn't a store, there's nothing to
3575 worry about. */
15be625d
CM
3576 if ((hist[0].insn_mo->pinfo & INSN_STORE_MEMORY) == 0)
3577 return 0;
3578
ab9794cf
RS
3579 /* If the instructions after the previous one are unknown, we have
3580 to assume the worst. */
3581 if (!insn)
15be625d
CM
3582 return 1;
3583
ab9794cf
RS
3584 /* Check whether we are dealing with three consecutive stores. */
3585 if ((insn->insn_mo->pinfo & INSN_STORE_MEMORY) == 0
3586 || (hist[1].insn_mo->pinfo & INSN_STORE_MEMORY) == 0)
15be625d
CM
3587 return 0;
3588
3589 /* If we don't know the relationship between the store addresses,
3590 assume the worst. */
ab9794cf 3591 if (!BASE_REG_EQ (insn->insn_opcode, hist[0].insn_opcode)
15be625d
CM
3592 || !BASE_REG_EQ (insn->insn_opcode, hist[1].insn_opcode))
3593 return 1;
3594
3595 if (!fix_24k_record_store_info (&pos[0], insn)
3596 || !fix_24k_record_store_info (&pos[1], &hist[0])
3597 || !fix_24k_record_store_info (&pos[2], &hist[1]))
3598 return 1;
3599
3600 qsort (&pos, 3, sizeof (struct fix_24k_store_info), fix_24k_sort);
3601
3602 /* Pick a value of ALIGN and X such that all offsets are adjusted by
3603 X bytes and such that the base register + X is known to be aligned
3604 to align bytes. */
3605
3606 if (((insn->insn_opcode >> OP_SH_RS) & OP_MASK_RS) == SP)
3607 align = 8;
3608 else
3609 {
3610 align = pos[0].align_to;
3611 base_offset = pos[0].off;
3612 for (i = 1; i < 3; i++)
3613 if (align < pos[i].align_to)
3614 {
3615 align = pos[i].align_to;
3616 base_offset = pos[i].off;
3617 }
3618 for (i = 0; i < 3; i++)
3619 pos[i].off -= base_offset;
3620 }
3621
3622 pos[0].off &= ~align + 1;
3623 pos[1].off &= ~align + 1;
3624 pos[2].off &= ~align + 1;
3625
3626 /* If any two stores write to the same chunk, they also write to the
3627 same doubleword. The offsets are still sorted at this point. */
3628 if (pos[0].off == pos[1].off || pos[1].off == pos[2].off)
3629 return 0;
3630
3631 /* A range of at least 9 bytes is needed for the stores to be in
3632 non-overlapping doublewords. */
3633 if (pos[2].off - pos[0].off <= 8)
3634 return 0;
3635
3636 if (pos[2].off - pos[1].off >= 24
3637 || pos[1].off - pos[0].off >= 24
3638 || pos[2].off - pos[0].off >= 32)
3639 return 0;
3640
3641 return 1;
3642}
3643
71400594 3644/* Return the number of nops that would be needed if instruction INSN
91d6fa6a 3645 immediately followed the MAX_NOPS instructions given by HIST,
932d1a1b
RS
3646 where HIST[0] is the most recent instruction. Ignore hazards
3647 between INSN and the first IGNORE instructions in HIST.
3648
3649 If INSN is null, return the worse-case number of nops for any
3650 instruction. */
bdaaa2e1 3651
71400594 3652static int
932d1a1b 3653nops_for_insn (int ignore, const struct mips_cl_insn *hist,
71400594
RS
3654 const struct mips_cl_insn *insn)
3655{
3656 int i, nops, tmp_nops;
bdaaa2e1 3657
71400594 3658 nops = 0;
932d1a1b 3659 for (i = ignore; i < MAX_DELAY_NOPS; i++)
65b02341 3660 {
91d6fa6a 3661 tmp_nops = insns_between (hist + i, insn) - i;
65b02341
RS
3662 if (tmp_nops > nops)
3663 nops = tmp_nops;
3664 }
7d8e00cf 3665
df58fc94 3666 if (mips_fix_vr4130 && !mips_opts.micromips)
7d8e00cf 3667 {
932d1a1b 3668 tmp_nops = nops_for_vr4130 (ignore, hist, insn);
7d8e00cf
RS
3669 if (tmp_nops > nops)
3670 nops = tmp_nops;
3671 }
3672
df58fc94 3673 if (mips_fix_24k && !mips_opts.micromips)
15be625d 3674 {
932d1a1b 3675 tmp_nops = nops_for_24k (ignore, hist, insn);
15be625d
CM
3676 if (tmp_nops > nops)
3677 nops = tmp_nops;
3678 }
3679
71400594
RS
3680 return nops;
3681}
252b5132 3682
71400594 3683/* The variable arguments provide NUM_INSNS extra instructions that
91d6fa6a 3684 might be added to HIST. Return the largest number of nops that
932d1a1b
RS
3685 would be needed after the extended sequence, ignoring hazards
3686 in the first IGNORE instructions. */
252b5132 3687
71400594 3688static int
932d1a1b
RS
3689nops_for_sequence (int num_insns, int ignore,
3690 const struct mips_cl_insn *hist, ...)
71400594
RS
3691{
3692 va_list args;
3693 struct mips_cl_insn buffer[MAX_NOPS];
3694 struct mips_cl_insn *cursor;
3695 int nops;
3696
91d6fa6a 3697 va_start (args, hist);
71400594 3698 cursor = buffer + num_insns;
91d6fa6a 3699 memcpy (cursor, hist, (MAX_NOPS - num_insns) * sizeof (*cursor));
71400594
RS
3700 while (cursor > buffer)
3701 *--cursor = *va_arg (args, const struct mips_cl_insn *);
3702
932d1a1b 3703 nops = nops_for_insn (ignore, buffer, NULL);
71400594
RS
3704 va_end (args);
3705 return nops;
3706}
252b5132 3707
71400594
RS
3708/* Like nops_for_insn, but if INSN is a branch, take into account the
3709 worst-case delay for the branch target. */
252b5132 3710
71400594 3711static int
932d1a1b 3712nops_for_insn_or_target (int ignore, const struct mips_cl_insn *hist,
71400594
RS
3713 const struct mips_cl_insn *insn)
3714{
3715 int nops, tmp_nops;
60b63b72 3716
932d1a1b 3717 nops = nops_for_insn (ignore, hist, insn);
11625dd8 3718 if (delayed_branch_p (insn))
71400594 3719 {
932d1a1b 3720 tmp_nops = nops_for_sequence (2, ignore ? ignore + 2 : 0,
14fe068b 3721 hist, insn, get_delay_slot_nop (insn));
71400594
RS
3722 if (tmp_nops > nops)
3723 nops = tmp_nops;
3724 }
11625dd8 3725 else if (compact_branch_p (insn))
71400594 3726 {
932d1a1b 3727 tmp_nops = nops_for_sequence (1, ignore ? ignore + 1 : 0, hist, insn);
71400594
RS
3728 if (tmp_nops > nops)
3729 nops = tmp_nops;
3730 }
3731 return nops;
3732}
3733
c67a084a
NC
3734/* Fix NOP issue: Replace nops by "or at,at,zero". */
3735
3736static void
3737fix_loongson2f_nop (struct mips_cl_insn * ip)
3738{
df58fc94 3739 gas_assert (!HAVE_CODE_COMPRESSION);
c67a084a
NC
3740 if (strcmp (ip->insn_mo->name, "nop") == 0)
3741 ip->insn_opcode = LOONGSON2F_NOP_INSN;
3742}
3743
3744/* Fix Jump Issue: Eliminate instruction fetch from outside 256M region
3745 jr target pc &= 'hffff_ffff_cfff_ffff. */
3746
3747static void
3748fix_loongson2f_jump (struct mips_cl_insn * ip)
3749{
df58fc94 3750 gas_assert (!HAVE_CODE_COMPRESSION);
c67a084a
NC
3751 if (strcmp (ip->insn_mo->name, "j") == 0
3752 || strcmp (ip->insn_mo->name, "jr") == 0
3753 || strcmp (ip->insn_mo->name, "jalr") == 0)
3754 {
3755 int sreg;
3756 expressionS ep;
3757
3758 if (! mips_opts.at)
3759 return;
3760
df58fc94 3761 sreg = EXTRACT_OPERAND (0, RS, *ip);
c67a084a
NC
3762 if (sreg == ZERO || sreg == KT0 || sreg == KT1 || sreg == ATREG)
3763 return;
3764
3765 ep.X_op = O_constant;
3766 ep.X_add_number = 0xcfff0000;
3767 macro_build (&ep, "lui", "t,u", ATREG, BFD_RELOC_HI16);
3768 ep.X_add_number = 0xffff;
3769 macro_build (&ep, "ori", "t,r,i", ATREG, ATREG, BFD_RELOC_LO16);
3770 macro_build (NULL, "and", "d,v,t", sreg, sreg, ATREG);
3771 }
3772}
3773
3774static void
3775fix_loongson2f (struct mips_cl_insn * ip)
3776{
3777 if (mips_fix_loongson2f_nop)
3778 fix_loongson2f_nop (ip);
3779
3780 if (mips_fix_loongson2f_jump)
3781 fix_loongson2f_jump (ip);
3782}
3783
a4e06468
RS
3784/* IP is a branch that has a delay slot, and we need to fill it
3785 automatically. Return true if we can do that by swapping IP
e407c74b
NC
3786 with the previous instruction.
3787 ADDRESS_EXPR is an operand of the instruction to be used with
3788 RELOC_TYPE. */
a4e06468
RS
3789
3790static bfd_boolean
e407c74b
NC
3791can_swap_branch_p (struct mips_cl_insn *ip, expressionS *address_expr,
3792 bfd_reloc_code_real_type *reloc_type)
a4e06468 3793{
2b0c8b40 3794 unsigned long pinfo, pinfo2, prev_pinfo, prev_pinfo2;
a4e06468
RS
3795 unsigned int gpr_read, gpr_write, prev_gpr_read, prev_gpr_write;
3796
3797 /* -O2 and above is required for this optimization. */
3798 if (mips_optimize < 2)
3799 return FALSE;
3800
3801 /* If we have seen .set volatile or .set nomove, don't optimize. */
3802 if (mips_opts.nomove)
3803 return FALSE;
3804
3805 /* We can't swap if the previous instruction's position is fixed. */
3806 if (history[0].fixed_p)
3807 return FALSE;
3808
3809 /* If the previous previous insn was in a .set noreorder, we can't
3810 swap. Actually, the MIPS assembler will swap in this situation.
3811 However, gcc configured -with-gnu-as will generate code like
3812
3813 .set noreorder
3814 lw $4,XXX
3815 .set reorder
3816 INSN
3817 bne $4,$0,foo
3818
3819 in which we can not swap the bne and INSN. If gcc is not configured
3820 -with-gnu-as, it does not output the .set pseudo-ops. */
3821 if (history[1].noreorder_p)
3822 return FALSE;
3823
87333bb7
MR
3824 /* If the previous instruction had a fixup in mips16 mode, we can not swap.
3825 This means that the previous instruction was a 4-byte one anyhow. */
a4e06468
RS
3826 if (mips_opts.mips16 && history[0].fixp[0])
3827 return FALSE;
3828
3829 /* If the branch is itself the target of a branch, we can not swap.
3830 We cheat on this; all we check for is whether there is a label on
3831 this instruction. If there are any branches to anything other than
3832 a label, users must use .set noreorder. */
3833 if (seg_info (now_seg)->label_list)
3834 return FALSE;
3835
3836 /* If the previous instruction is in a variant frag other than this
2309ddf2 3837 branch's one, we cannot do the swap. This does not apply to
9301f9c3
MR
3838 MIPS16 code, which uses variant frags for different purposes. */
3839 if (!mips_opts.mips16
a4e06468
RS
3840 && history[0].frag
3841 && history[0].frag->fr_type == rs_machine_dependent)
3842 return FALSE;
3843
bcd530a7
RS
3844 /* We do not swap with instructions that cannot architecturally
3845 be placed in a branch delay slot, such as SYNC or ERET. We
3846 also refrain from swapping with a trap instruction, since it
3847 complicates trap handlers to have the trap instruction be in
3848 a delay slot. */
a4e06468 3849 prev_pinfo = history[0].insn_mo->pinfo;
bcd530a7 3850 if (prev_pinfo & INSN_NO_DELAY_SLOT)
a4e06468
RS
3851 return FALSE;
3852
3853 /* Check for conflicts between the branch and the instructions
3854 before the candidate delay slot. */
3855 if (nops_for_insn (0, history + 1, ip) > 0)
3856 return FALSE;
3857
3858 /* Check for conflicts between the swapped sequence and the
3859 target of the branch. */
3860 if (nops_for_sequence (2, 0, history + 1, ip, history) > 0)
3861 return FALSE;
3862
3863 /* If the branch reads a register that the previous
3864 instruction sets, we can not swap. */
3865 gpr_read = gpr_read_mask (ip);
3866 prev_gpr_write = gpr_write_mask (&history[0]);
3867 if (gpr_read & prev_gpr_write)
3868 return FALSE;
3869
3870 /* If the branch writes a register that the previous
3871 instruction sets, we can not swap. */
3872 gpr_write = gpr_write_mask (ip);
3873 if (gpr_write & prev_gpr_write)
3874 return FALSE;
3875
3876 /* If the branch writes a register that the previous
3877 instruction reads, we can not swap. */
3878 prev_gpr_read = gpr_read_mask (&history[0]);
3879 if (gpr_write & prev_gpr_read)
3880 return FALSE;
3881
3882 /* If one instruction sets a condition code and the
3883 other one uses a condition code, we can not swap. */
3884 pinfo = ip->insn_mo->pinfo;
3885 if ((pinfo & INSN_READ_COND_CODE)
3886 && (prev_pinfo & INSN_WRITE_COND_CODE))
3887 return FALSE;
3888 if ((pinfo & INSN_WRITE_COND_CODE)
3889 && (prev_pinfo & INSN_READ_COND_CODE))
3890 return FALSE;
3891
3892 /* If the previous instruction uses the PC, we can not swap. */
2b0c8b40 3893 prev_pinfo2 = history[0].insn_mo->pinfo2;
a4e06468
RS
3894 if (mips_opts.mips16 && (prev_pinfo & MIPS16_INSN_READ_PC))
3895 return FALSE;
2b0c8b40
MR
3896 if (mips_opts.micromips && (prev_pinfo2 & INSN2_READ_PC))
3897 return FALSE;
a4e06468 3898
df58fc94
RS
3899 /* If the previous instruction has an incorrect size for a fixed
3900 branch delay slot in microMIPS mode, we cannot swap. */
2309ddf2
MR
3901 pinfo2 = ip->insn_mo->pinfo2;
3902 if (mips_opts.micromips
3903 && (pinfo2 & INSN2_BRANCH_DELAY_16BIT)
3904 && insn_length (history) != 2)
3905 return FALSE;
3906 if (mips_opts.micromips
3907 && (pinfo2 & INSN2_BRANCH_DELAY_32BIT)
3908 && insn_length (history) != 4)
3909 return FALSE;
3910
e407c74b
NC
3911 /* On R5900 short loops need to be fixed by inserting a nop in
3912 the branch delay slots.
3913 A short loop can be terminated too early. */
3914 if (mips_opts.arch == CPU_R5900
3915 /* Check if instruction has a parameter, ignore "j $31". */
3916 && (address_expr != NULL)
3917 /* Parameter must be 16 bit. */
3918 && (*reloc_type == BFD_RELOC_16_PCREL_S2)
3919 /* Branch to same segment. */
3920 && (S_GET_SEGMENT(address_expr->X_add_symbol) == now_seg)
3921 /* Branch to same code fragment. */
3922 && (symbol_get_frag(address_expr->X_add_symbol) == frag_now)
3923 /* Can only calculate branch offset if value is known. */
3924 && symbol_constant_p(address_expr->X_add_symbol)
3925 /* Check if branch is really conditional. */
3926 && !((ip->insn_opcode & 0xffff0000) == 0x10000000 /* beq $0,$0 */
3927 || (ip->insn_opcode & 0xffff0000) == 0x04010000 /* bgez $0 */
3928 || (ip->insn_opcode & 0xffff0000) == 0x04110000)) /* bgezal $0 */
3929 {
3930 int distance;
3931 /* Check if loop is shorter than 6 instructions including
3932 branch and delay slot. */
3933 distance = frag_now_fix() - S_GET_VALUE(address_expr->X_add_symbol);
3934 if (distance <= 20)
3935 {
3936 int i;
3937 int rv;
3938
3939 rv = FALSE;
3940 /* When the loop includes branches or jumps,
3941 it is not a short loop. */
3942 for (i = 0; i < (distance / 4); i++)
3943 {
3944 if ((history[i].cleared_p)
3945 || delayed_branch_p(&history[i]))
3946 {
3947 rv = TRUE;
3948 break;
3949 }
3950 }
3951 if (rv == FALSE)
3952 {
3953 /* Insert nop after branch to fix short loop. */
3954 return FALSE;
3955 }
3956 }
3957 }
3958
a4e06468
RS
3959 return TRUE;
3960}
3961
e407c74b
NC
3962/* Decide how we should add IP to the instruction stream.
3963 ADDRESS_EXPR is an operand of the instruction to be used with
3964 RELOC_TYPE. */
a4e06468
RS
3965
3966static enum append_method
e407c74b
NC
3967get_append_method (struct mips_cl_insn *ip, expressionS *address_expr,
3968 bfd_reloc_code_real_type *reloc_type)
a4e06468
RS
3969{
3970 unsigned long pinfo;
3971
3972 /* The relaxed version of a macro sequence must be inherently
3973 hazard-free. */
3974 if (mips_relax.sequence == 2)
3975 return APPEND_ADD;
3976
3977 /* We must not dabble with instructions in a ".set norerorder" block. */
3978 if (mips_opts.noreorder)
3979 return APPEND_ADD;
3980
3981 /* Otherwise, it's our responsibility to fill branch delay slots. */
11625dd8 3982 if (delayed_branch_p (ip))
a4e06468 3983 {
e407c74b
NC
3984 if (!branch_likely_p (ip)
3985 && can_swap_branch_p (ip, address_expr, reloc_type))
a4e06468
RS
3986 return APPEND_SWAP;
3987
11625dd8 3988 pinfo = ip->insn_mo->pinfo;
a4e06468
RS
3989 if (mips_opts.mips16
3990 && ISA_SUPPORTS_MIPS16E
a4e06468
RS
3991 && (pinfo & (MIPS16_INSN_READ_X | MIPS16_INSN_READ_31)))
3992 return APPEND_ADD_COMPACT;
3993
3994 return APPEND_ADD_WITH_NOP;
3995 }
3996
a4e06468
RS
3997 return APPEND_ADD;
3998}
3999
ceb94aa5
RS
4000/* IP is a MIPS16 instruction whose opcode we have just changed.
4001 Point IP->insn_mo to the new opcode's definition. */
4002
4003static void
4004find_altered_mips16_opcode (struct mips_cl_insn *ip)
4005{
4006 const struct mips_opcode *mo, *end;
4007
4008 end = &mips16_opcodes[bfd_mips16_num_opcodes];
4009 for (mo = ip->insn_mo; mo < end; mo++)
4010 if ((ip->insn_opcode & mo->mask) == mo->match)
4011 {
4012 ip->insn_mo = mo;
4013 return;
4014 }
4015 abort ();
4016}
4017
df58fc94
RS
4018/* For microMIPS macros, we need to generate a local number label
4019 as the target of branches. */
4020#define MICROMIPS_LABEL_CHAR '\037'
4021static unsigned long micromips_target_label;
4022static char micromips_target_name[32];
4023
4024static char *
4025micromips_label_name (void)
4026{
4027 char *p = micromips_target_name;
4028 char symbol_name_temporary[24];
4029 unsigned long l;
4030 int i;
4031
4032 if (*p)
4033 return p;
4034
4035 i = 0;
4036 l = micromips_target_label;
4037#ifdef LOCAL_LABEL_PREFIX
4038 *p++ = LOCAL_LABEL_PREFIX;
4039#endif
4040 *p++ = 'L';
4041 *p++ = MICROMIPS_LABEL_CHAR;
4042 do
4043 {
4044 symbol_name_temporary[i++] = l % 10 + '0';
4045 l /= 10;
4046 }
4047 while (l != 0);
4048 while (i > 0)
4049 *p++ = symbol_name_temporary[--i];
4050 *p = '\0';
4051
4052 return micromips_target_name;
4053}
4054
4055static void
4056micromips_label_expr (expressionS *label_expr)
4057{
4058 label_expr->X_op = O_symbol;
4059 label_expr->X_add_symbol = symbol_find_or_make (micromips_label_name ());
4060 label_expr->X_add_number = 0;
4061}
4062
4063static void
4064micromips_label_inc (void)
4065{
4066 micromips_target_label++;
4067 *micromips_target_name = '\0';
4068}
4069
4070static void
4071micromips_add_label (void)
4072{
4073 symbolS *s;
4074
4075 s = colon (micromips_label_name ());
4076 micromips_label_inc ();
4077#if defined(OBJ_ELF) || defined(OBJ_MAYBE_ELF)
4078 if (IS_ELF)
4079 S_SET_OTHER (s, ELF_ST_SET_MICROMIPS (S_GET_OTHER (s)));
db9b2be4
AM
4080#else
4081 (void) s;
df58fc94
RS
4082#endif
4083}
4084
4085/* If assembling microMIPS code, then return the microMIPS reloc
4086 corresponding to the requested one if any. Otherwise return
4087 the reloc unchanged. */
4088
4089static bfd_reloc_code_real_type
4090micromips_map_reloc (bfd_reloc_code_real_type reloc)
4091{
4092 static const bfd_reloc_code_real_type relocs[][2] =
4093 {
4094 /* Keep sorted incrementally by the left-hand key. */
4095 { BFD_RELOC_16_PCREL_S2, BFD_RELOC_MICROMIPS_16_PCREL_S1 },
4096 { BFD_RELOC_GPREL16, BFD_RELOC_MICROMIPS_GPREL16 },
4097 { BFD_RELOC_MIPS_JMP, BFD_RELOC_MICROMIPS_JMP },
4098 { BFD_RELOC_HI16, BFD_RELOC_MICROMIPS_HI16 },
4099 { BFD_RELOC_HI16_S, BFD_RELOC_MICROMIPS_HI16_S },
4100 { BFD_RELOC_LO16, BFD_RELOC_MICROMIPS_LO16 },
4101 { BFD_RELOC_MIPS_LITERAL, BFD_RELOC_MICROMIPS_LITERAL },
4102 { BFD_RELOC_MIPS_GOT16, BFD_RELOC_MICROMIPS_GOT16 },
4103 { BFD_RELOC_MIPS_CALL16, BFD_RELOC_MICROMIPS_CALL16 },
4104 { BFD_RELOC_MIPS_GOT_HI16, BFD_RELOC_MICROMIPS_GOT_HI16 },
4105 { BFD_RELOC_MIPS_GOT_LO16, BFD_RELOC_MICROMIPS_GOT_LO16 },
4106 { BFD_RELOC_MIPS_CALL_HI16, BFD_RELOC_MICROMIPS_CALL_HI16 },
4107 { BFD_RELOC_MIPS_CALL_LO16, BFD_RELOC_MICROMIPS_CALL_LO16 },
4108 { BFD_RELOC_MIPS_SUB, BFD_RELOC_MICROMIPS_SUB },
4109 { BFD_RELOC_MIPS_GOT_PAGE, BFD_RELOC_MICROMIPS_GOT_PAGE },
4110 { BFD_RELOC_MIPS_GOT_OFST, BFD_RELOC_MICROMIPS_GOT_OFST },
4111 { BFD_RELOC_MIPS_GOT_DISP, BFD_RELOC_MICROMIPS_GOT_DISP },
4112 { BFD_RELOC_MIPS_HIGHEST, BFD_RELOC_MICROMIPS_HIGHEST },
4113 { BFD_RELOC_MIPS_HIGHER, BFD_RELOC_MICROMIPS_HIGHER },
4114 { BFD_RELOC_MIPS_SCN_DISP, BFD_RELOC_MICROMIPS_SCN_DISP },
4115 { BFD_RELOC_MIPS_TLS_GD, BFD_RELOC_MICROMIPS_TLS_GD },
4116 { BFD_RELOC_MIPS_TLS_LDM, BFD_RELOC_MICROMIPS_TLS_LDM },
4117 { BFD_RELOC_MIPS_TLS_DTPREL_HI16, BFD_RELOC_MICROMIPS_TLS_DTPREL_HI16 },
4118 { BFD_RELOC_MIPS_TLS_DTPREL_LO16, BFD_RELOC_MICROMIPS_TLS_DTPREL_LO16 },
4119 { BFD_RELOC_MIPS_TLS_GOTTPREL, BFD_RELOC_MICROMIPS_TLS_GOTTPREL },
4120 { BFD_RELOC_MIPS_TLS_TPREL_HI16, BFD_RELOC_MICROMIPS_TLS_TPREL_HI16 },
4121 { BFD_RELOC_MIPS_TLS_TPREL_LO16, BFD_RELOC_MICROMIPS_TLS_TPREL_LO16 }
4122 };
4123 bfd_reloc_code_real_type r;
4124 size_t i;
4125
4126 if (!mips_opts.micromips)
4127 return reloc;
4128 for (i = 0; i < ARRAY_SIZE (relocs); i++)
4129 {
4130 r = relocs[i][0];
4131 if (r > reloc)
4132 return reloc;
4133 if (r == reloc)
4134 return relocs[i][1];
4135 }
4136 return reloc;
4137}
4138
b886a2ab
RS
4139/* Try to resolve relocation RELOC against constant OPERAND at assembly time.
4140 Return true on success, storing the resolved value in RESULT. */
4141
4142static bfd_boolean
4143calculate_reloc (bfd_reloc_code_real_type reloc, offsetT operand,
4144 offsetT *result)
4145{
4146 switch (reloc)
4147 {
4148 case BFD_RELOC_MIPS_HIGHEST:
4149 case BFD_RELOC_MICROMIPS_HIGHEST:
4150 *result = ((operand + 0x800080008000ull) >> 48) & 0xffff;
4151 return TRUE;
4152
4153 case BFD_RELOC_MIPS_HIGHER:
4154 case BFD_RELOC_MICROMIPS_HIGHER:
4155 *result = ((operand + 0x80008000ull) >> 32) & 0xffff;
4156 return TRUE;
4157
4158 case BFD_RELOC_HI16_S:
4159 case BFD_RELOC_MICROMIPS_HI16_S:
4160 case BFD_RELOC_MIPS16_HI16_S:
4161 *result = ((operand + 0x8000) >> 16) & 0xffff;
4162 return TRUE;
4163
4164 case BFD_RELOC_HI16:
4165 case BFD_RELOC_MICROMIPS_HI16:
4166 case BFD_RELOC_MIPS16_HI16:
4167 *result = (operand >> 16) & 0xffff;
4168 return TRUE;
4169
4170 case BFD_RELOC_LO16:
4171 case BFD_RELOC_MICROMIPS_LO16:
4172 case BFD_RELOC_MIPS16_LO16:
4173 *result = operand & 0xffff;
4174 return TRUE;
4175
4176 case BFD_RELOC_UNUSED:
4177 *result = operand;
4178 return TRUE;
4179
4180 default:
4181 return FALSE;
4182 }
4183}
4184
71400594
RS
4185/* Output an instruction. IP is the instruction information.
4186 ADDRESS_EXPR is an operand of the instruction to be used with
df58fc94
RS
4187 RELOC_TYPE. EXPANSIONP is true if the instruction is part of
4188 a macro expansion. */
71400594
RS
4189
4190static void
4191append_insn (struct mips_cl_insn *ip, expressionS *address_expr,
df58fc94 4192 bfd_reloc_code_real_type *reloc_type, bfd_boolean expansionp)
71400594 4193{
14fe068b 4194 unsigned long prev_pinfo2, pinfo;
71400594 4195 bfd_boolean relaxed_branch = FALSE;
a4e06468 4196 enum append_method method;
2309ddf2 4197 bfd_boolean relax32;
2b0c8b40 4198 int branch_disp;
71400594 4199
2309ddf2 4200 if (mips_fix_loongson2f && !HAVE_CODE_COMPRESSION)
c67a084a
NC
4201 fix_loongson2f (ip);
4202
738f4d98 4203 file_ase_mips16 |= mips_opts.mips16;
df58fc94 4204 file_ase_micromips |= mips_opts.micromips;
738f4d98 4205
df58fc94 4206 prev_pinfo2 = history[0].insn_mo->pinfo2;
71400594 4207 pinfo = ip->insn_mo->pinfo;
df58fc94
RS
4208
4209 if (mips_opts.micromips
4210 && !expansionp
4211 && (((prev_pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0
4212 && micromips_insn_length (ip->insn_mo) != 2)
4213 || ((prev_pinfo2 & INSN2_BRANCH_DELAY_32BIT) != 0
4214 && micromips_insn_length (ip->insn_mo) != 4)))
4215 as_warn (_("Wrong size instruction in a %u-bit branch delay slot"),
4216 (prev_pinfo2 & INSN2_BRANCH_DELAY_16BIT) != 0 ? 16 : 32);
71400594 4217
15be625d
CM
4218 if (address_expr == NULL)
4219 ip->complete_p = 1;
b886a2ab
RS
4220 else if (reloc_type[0] <= BFD_RELOC_UNUSED
4221 && reloc_type[1] == BFD_RELOC_UNUSED
4222 && reloc_type[2] == BFD_RELOC_UNUSED
15be625d
CM
4223 && address_expr->X_op == O_constant)
4224 {
15be625d
CM
4225 switch (*reloc_type)
4226 {
15be625d 4227 case BFD_RELOC_MIPS_JMP:
df58fc94
RS
4228 {
4229 int shift;
4230
4231 shift = mips_opts.micromips ? 1 : 2;
4232 if ((address_expr->X_add_number & ((1 << shift) - 1)) != 0)
4233 as_bad (_("jump to misaligned address (0x%lx)"),
4234 (unsigned long) address_expr->X_add_number);
4235 ip->insn_opcode |= ((address_expr->X_add_number >> shift)
4236 & 0x3ffffff);
335574df 4237 ip->complete_p = 1;
df58fc94 4238 }
15be625d
CM
4239 break;
4240
4241 case BFD_RELOC_MIPS16_JMP:
4242 if ((address_expr->X_add_number & 3) != 0)
4243 as_bad (_("jump to misaligned address (0x%lx)"),
4244 (unsigned long) address_expr->X_add_number);
4245 ip->insn_opcode |=
4246 (((address_expr->X_add_number & 0x7c0000) << 3)
4247 | ((address_expr->X_add_number & 0xf800000) >> 7)
4248 | ((address_expr->X_add_number & 0x3fffc) >> 2));
335574df 4249 ip->complete_p = 1;
15be625d
CM
4250 break;
4251
4252 case BFD_RELOC_16_PCREL_S2:
df58fc94
RS
4253 {
4254 int shift;
4255
4256 shift = mips_opts.micromips ? 1 : 2;
4257 if ((address_expr->X_add_number & ((1 << shift) - 1)) != 0)
4258 as_bad (_("branch to misaligned address (0x%lx)"),
4259 (unsigned long) address_expr->X_add_number);
4260 if (!mips_relax_branch)
4261 {
4262 if ((address_expr->X_add_number + (1 << (shift + 15)))
4263 & ~((1 << (shift + 16)) - 1))
4264 as_bad (_("branch address range overflow (0x%lx)"),
4265 (unsigned long) address_expr->X_add_number);
4266 ip->insn_opcode |= ((address_expr->X_add_number >> shift)
4267 & 0xffff);
4268 }
df58fc94 4269 }
15be625d
CM
4270 break;
4271
4272 default:
b886a2ab
RS
4273 {
4274 offsetT value;
4275
4276 if (calculate_reloc (*reloc_type, address_expr->X_add_number,
4277 &value))
4278 {
4279 ip->insn_opcode |= value & 0xffff;
4280 ip->complete_p = 1;
4281 }
4282 }
4283 break;
4284 }
15be625d
CM
4285 }
4286
71400594
RS
4287 if (mips_relax.sequence != 2 && !mips_opts.noreorder)
4288 {
4289 /* There are a lot of optimizations we could do that we don't.
4290 In particular, we do not, in general, reorder instructions.
4291 If you use gcc with optimization, it will reorder
4292 instructions and generally do much more optimization then we
4293 do here; repeating all that work in the assembler would only
4294 benefit hand written assembly code, and does not seem worth
4295 it. */
4296 int nops = (mips_optimize == 0
932d1a1b
RS
4297 ? nops_for_insn (0, history, NULL)
4298 : nops_for_insn_or_target (0, history, ip));
71400594 4299 if (nops > 0)
252b5132
RH
4300 {
4301 fragS *old_frag;
4302 unsigned long old_frag_offset;
4303 int i;
252b5132
RH
4304
4305 old_frag = frag_now;
4306 old_frag_offset = frag_now_fix ();
4307
4308 for (i = 0; i < nops; i++)
14fe068b
RS
4309 add_fixed_insn (NOP_INSN);
4310 insert_into_history (0, nops, NOP_INSN);
252b5132
RH
4311
4312 if (listing)
4313 {
4314 listing_prev_line ();
4315 /* We may be at the start of a variant frag. In case we
4316 are, make sure there is enough space for the frag
4317 after the frags created by listing_prev_line. The
4318 argument to frag_grow here must be at least as large
4319 as the argument to all other calls to frag_grow in
4320 this file. We don't have to worry about being in the
4321 middle of a variant frag, because the variants insert
4322 all needed nop instructions themselves. */
4323 frag_grow (40);
4324 }
4325
462427c4 4326 mips_move_text_labels ();
252b5132
RH
4327
4328#ifndef NO_ECOFF_DEBUGGING
4329 if (ECOFF_DEBUGGING)
4330 ecoff_fix_loc (old_frag, old_frag_offset);
4331#endif
4332 }
71400594
RS
4333 }
4334 else if (mips_relax.sequence != 2 && prev_nop_frag != NULL)
4335 {
932d1a1b
RS
4336 int nops;
4337
4338 /* Work out how many nops in prev_nop_frag are needed by IP,
4339 ignoring hazards generated by the first prev_nop_frag_since
4340 instructions. */
4341 nops = nops_for_insn_or_target (prev_nop_frag_since, history, ip);
9c2799c2 4342 gas_assert (nops <= prev_nop_frag_holds);
252b5132 4343
71400594
RS
4344 /* Enforce NOPS as a minimum. */
4345 if (nops > prev_nop_frag_required)
4346 prev_nop_frag_required = nops;
252b5132 4347
71400594
RS
4348 if (prev_nop_frag_holds == prev_nop_frag_required)
4349 {
4350 /* Settle for the current number of nops. Update the history
4351 accordingly (for the benefit of any future .set reorder code). */
4352 prev_nop_frag = NULL;
4353 insert_into_history (prev_nop_frag_since,
4354 prev_nop_frag_holds, NOP_INSN);
4355 }
4356 else
4357 {
4358 /* Allow this instruction to replace one of the nops that was
4359 tentatively added to prev_nop_frag. */
df58fc94 4360 prev_nop_frag->fr_fix -= NOP_INSN_SIZE;
71400594
RS
4361 prev_nop_frag_holds--;
4362 prev_nop_frag_since++;
252b5132
RH
4363 }
4364 }
4365
e407c74b 4366 method = get_append_method (ip, address_expr, reloc_type);
2b0c8b40 4367 branch_disp = method == APPEND_SWAP ? insn_length (history) : 0;
a4e06468 4368
58e2ea4d
MR
4369#ifdef OBJ_ELF
4370 /* The value passed to dwarf2_emit_insn is the distance between
4371 the beginning of the current instruction and the address that
e3a82c8e
MR
4372 should be recorded in the debug tables. This is normally the
4373 current address.
4374
df58fc94
RS
4375 For MIPS16/microMIPS debug info we want to use ISA-encoded
4376 addresses, so we use -1 for an address higher by one than the
4377 current one.
e3a82c8e
MR
4378
4379 If the instruction produced is a branch that we will swap with
4380 the preceding instruction, then we add the displacement by which
4381 the branch will be moved backwards. This is more appropriate
2309ddf2
MR
4382 and for MIPS16/microMIPS code also prevents a debugger from
4383 placing a breakpoint in the middle of the branch (and corrupting
4384 code if software breakpoints are used). */
2b0c8b40 4385 dwarf2_emit_insn ((HAVE_CODE_COMPRESSION ? -1 : 0) + branch_disp);
58e2ea4d
MR
4386#endif
4387
df58fc94
RS
4388 relax32 = (mips_relax_branch
4389 /* Don't try branch relaxation within .set nomacro, or within
4390 .set noat if we use $at for PIC computations. If it turns
4391 out that the branch was out-of-range, we'll get an error. */
4392 && !mips_opts.warn_about_macros
4393 && (mips_opts.at || mips_pic == NO_PIC)
4394 /* Don't relax BPOSGE32/64 as they have no complementing
4395 branches. */
40209cad 4396 && !(ip->insn_mo->membership & (INSN_DSP64 | INSN_DSP)));
df58fc94
RS
4397
4398 if (!HAVE_CODE_COMPRESSION
4399 && address_expr
4400 && relax32
0b25d3e6 4401 && *reloc_type == BFD_RELOC_16_PCREL_S2
11625dd8 4402 && delayed_branch_p (ip))
4a6a3df4 4403 {
895921c9 4404 relaxed_branch = TRUE;
1e915849
RS
4405 add_relaxed_insn (ip, (relaxed_branch_length
4406 (NULL, NULL,
11625dd8
RS
4407 uncond_branch_p (ip) ? -1
4408 : branch_likely_p (ip) ? 1
1e915849
RS
4409 : 0)), 4,
4410 RELAX_BRANCH_ENCODE
66b3e8da 4411 (AT,
11625dd8
RS
4412 uncond_branch_p (ip),
4413 branch_likely_p (ip),
1e915849
RS
4414 pinfo & INSN_WRITE_GPR_31,
4415 0),
4416 address_expr->X_add_symbol,
4417 address_expr->X_add_number);
4a6a3df4
AO
4418 *reloc_type = BFD_RELOC_UNUSED;
4419 }
df58fc94
RS
4420 else if (mips_opts.micromips
4421 && address_expr
4422 && ((relax32 && *reloc_type == BFD_RELOC_16_PCREL_S2)
4423 || *reloc_type > BFD_RELOC_UNUSED)
40209cad
MR
4424 && (delayed_branch_p (ip) || compact_branch_p (ip))
4425 /* Don't try branch relaxation when users specify
4426 16-bit/32-bit instructions. */
4427 && !forced_insn_length)
df58fc94
RS
4428 {
4429 bfd_boolean relax16 = *reloc_type > BFD_RELOC_UNUSED;
4430 int type = relax16 ? *reloc_type - BFD_RELOC_UNUSED : 0;
11625dd8
RS
4431 int uncond = uncond_branch_p (ip) ? -1 : 0;
4432 int compact = compact_branch_p (ip);
df58fc94
RS
4433 int al = pinfo & INSN_WRITE_GPR_31;
4434 int length32;
4435
4436 gas_assert (address_expr != NULL);
4437 gas_assert (!mips_relax.sequence);
4438
2b0c8b40 4439 relaxed_branch = TRUE;
df58fc94
RS
4440 length32 = relaxed_micromips_32bit_branch_length (NULL, NULL, uncond);
4441 add_relaxed_insn (ip, relax32 ? length32 : 4, relax16 ? 2 : 4,
40209cad
MR
4442 RELAX_MICROMIPS_ENCODE (type, AT, uncond, compact, al,
4443 relax32, 0, 0),
df58fc94
RS
4444 address_expr->X_add_symbol,
4445 address_expr->X_add_number);
4446 *reloc_type = BFD_RELOC_UNUSED;
4447 }
4448 else if (mips_opts.mips16 && *reloc_type > BFD_RELOC_UNUSED)
252b5132
RH
4449 {
4450 /* We need to set up a variant frag. */
df58fc94 4451 gas_assert (address_expr != NULL);
1e915849
RS
4452 add_relaxed_insn (ip, 4, 0,
4453 RELAX_MIPS16_ENCODE
4454 (*reloc_type - BFD_RELOC_UNUSED,
df58fc94 4455 forced_insn_length == 2, forced_insn_length == 4,
11625dd8 4456 delayed_branch_p (&history[0]),
1e915849
RS
4457 history[0].mips16_absolute_jump_p),
4458 make_expr_symbol (address_expr), 0);
252b5132 4459 }
5c04167a 4460 else if (mips_opts.mips16 && insn_length (ip) == 2)
9497f5ac 4461 {
11625dd8 4462 if (!delayed_branch_p (ip))
b8ee1a6e
DU
4463 /* Make sure there is enough room to swap this instruction with
4464 a following jump instruction. */
4465 frag_grow (6);
1e915849 4466 add_fixed_insn (ip);
252b5132
RH
4467 }
4468 else
4469 {
4470 if (mips_opts.mips16
4471 && mips_opts.noreorder
11625dd8 4472 && delayed_branch_p (&history[0]))
252b5132
RH
4473 as_warn (_("extended instruction in delay slot"));
4474
4d7206a2
RS
4475 if (mips_relax.sequence)
4476 {
4477 /* If we've reached the end of this frag, turn it into a variant
4478 frag and record the information for the instructions we've
4479 written so far. */
4480 if (frag_room () < 4)
4481 relax_close_frag ();
df58fc94 4482 mips_relax.sizes[mips_relax.sequence - 1] += insn_length (ip);
4d7206a2
RS
4483 }
4484
584892a6 4485 if (mips_relax.sequence != 2)
df58fc94
RS
4486 {
4487 if (mips_macro_warning.first_insn_sizes[0] == 0)
4488 mips_macro_warning.first_insn_sizes[0] = insn_length (ip);
4489 mips_macro_warning.sizes[0] += insn_length (ip);
4490 mips_macro_warning.insns[0]++;
4491 }
584892a6 4492 if (mips_relax.sequence != 1)
df58fc94
RS
4493 {
4494 if (mips_macro_warning.first_insn_sizes[1] == 0)
4495 mips_macro_warning.first_insn_sizes[1] = insn_length (ip);
4496 mips_macro_warning.sizes[1] += insn_length (ip);
4497 mips_macro_warning.insns[1]++;
4498 }
584892a6 4499
1e915849
RS
4500 if (mips_opts.mips16)
4501 {
4502 ip->fixed_p = 1;
4503 ip->mips16_absolute_jump_p = (*reloc_type == BFD_RELOC_MIPS16_JMP);
4504 }
4505 add_fixed_insn (ip);
252b5132
RH
4506 }
4507
9fe77896 4508 if (!ip->complete_p && *reloc_type < BFD_RELOC_UNUSED)
252b5132 4509 {
df58fc94 4510 bfd_reloc_code_real_type final_type[3];
2309ddf2 4511 reloc_howto_type *howto0;
9fe77896
RS
4512 reloc_howto_type *howto;
4513 int i;
34ce925e 4514
df58fc94
RS
4515 /* Perform any necessary conversion to microMIPS relocations
4516 and find out how many relocations there actually are. */
4517 for (i = 0; i < 3 && reloc_type[i] != BFD_RELOC_UNUSED; i++)
4518 final_type[i] = micromips_map_reloc (reloc_type[i]);
4519
9fe77896
RS
4520 /* In a compound relocation, it is the final (outermost)
4521 operator that determines the relocated field. */
2309ddf2
MR
4522 howto = howto0 = bfd_reloc_type_lookup (stdoutput, final_type[i - 1]);
4523
9fe77896
RS
4524 if (howto == NULL)
4525 {
4526 /* To reproduce this failure try assembling gas/testsuites/
4527 gas/mips/mips16-intermix.s with a mips-ecoff targeted
4528 assembler. */
df58fc94
RS
4529 as_bad (_("Unsupported MIPS relocation number %d"),
4530 final_type[i - 1]);
9fe77896
RS
4531 howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_16);
4532 }
2309ddf2
MR
4533
4534 if (i > 1)
4535 howto0 = bfd_reloc_type_lookup (stdoutput, final_type[0]);
9fe77896
RS
4536 ip->fixp[0] = fix_new_exp (ip->frag, ip->where,
4537 bfd_get_reloc_size (howto),
4538 address_expr,
2309ddf2
MR
4539 howto0 && howto0->pc_relative,
4540 final_type[0]);
9fe77896
RS
4541
4542 /* Tag symbols that have a R_MIPS16_26 relocation against them. */
2309ddf2 4543 if (final_type[0] == BFD_RELOC_MIPS16_JMP && ip->fixp[0]->fx_addsy)
9fe77896
RS
4544 *symbol_get_tc (ip->fixp[0]->fx_addsy) = 1;
4545
4546 /* These relocations can have an addend that won't fit in
4547 4 octets for 64bit assembly. */
4548 if (HAVE_64BIT_GPRS
4549 && ! howto->partial_inplace
4550 && (reloc_type[0] == BFD_RELOC_16
4551 || reloc_type[0] == BFD_RELOC_32
4552 || reloc_type[0] == BFD_RELOC_MIPS_JMP
4553 || reloc_type[0] == BFD_RELOC_GPREL16
4554 || reloc_type[0] == BFD_RELOC_MIPS_LITERAL
4555 || reloc_type[0] == BFD_RELOC_GPREL32
4556 || reloc_type[0] == BFD_RELOC_64
4557 || reloc_type[0] == BFD_RELOC_CTOR
4558 || reloc_type[0] == BFD_RELOC_MIPS_SUB
4559 || reloc_type[0] == BFD_RELOC_MIPS_HIGHEST
4560 || reloc_type[0] == BFD_RELOC_MIPS_HIGHER
4561 || reloc_type[0] == BFD_RELOC_MIPS_SCN_DISP
4562 || reloc_type[0] == BFD_RELOC_MIPS_REL16
4563 || reloc_type[0] == BFD_RELOC_MIPS_RELGOT
4564 || reloc_type[0] == BFD_RELOC_MIPS16_GPREL
4565 || hi16_reloc_p (reloc_type[0])
4566 || lo16_reloc_p (reloc_type[0])))
4567 ip->fixp[0]->fx_no_overflow = 1;
4568
ddaf2c41
MR
4569 /* These relocations can have an addend that won't fit in 2 octets. */
4570 if (reloc_type[0] == BFD_RELOC_MICROMIPS_7_PCREL_S1
4571 || reloc_type[0] == BFD_RELOC_MICROMIPS_10_PCREL_S1)
4572 ip->fixp[0]->fx_no_overflow = 1;
4573
9fe77896
RS
4574 if (mips_relax.sequence)
4575 {
4576 if (mips_relax.first_fixup == 0)
4577 mips_relax.first_fixup = ip->fixp[0];
4578 }
4579 else if (reloc_needs_lo_p (*reloc_type))
4580 {
4581 struct mips_hi_fixup *hi_fixup;
4582
4583 /* Reuse the last entry if it already has a matching %lo. */
4584 hi_fixup = mips_hi_fixup_list;
4585 if (hi_fixup == 0
4586 || !fixup_has_matching_lo_p (hi_fixup->fixp))
4d7206a2 4587 {
9fe77896
RS
4588 hi_fixup = ((struct mips_hi_fixup *)
4589 xmalloc (sizeof (struct mips_hi_fixup)));
4590 hi_fixup->next = mips_hi_fixup_list;
4591 mips_hi_fixup_list = hi_fixup;
4d7206a2 4592 }
9fe77896
RS
4593 hi_fixup->fixp = ip->fixp[0];
4594 hi_fixup->seg = now_seg;
4595 }
252b5132 4596
9fe77896
RS
4597 /* Add fixups for the second and third relocations, if given.
4598 Note that the ABI allows the second relocation to be
4599 against RSS_UNDEF, RSS_GP, RSS_GP0 or RSS_LOC. At the
4600 moment we only use RSS_UNDEF, but we could add support
4601 for the others if it ever becomes necessary. */
4602 for (i = 1; i < 3; i++)
4603 if (reloc_type[i] != BFD_RELOC_UNUSED)
4604 {
4605 ip->fixp[i] = fix_new (ip->frag, ip->where,
4606 ip->fixp[0]->fx_size, NULL, 0,
df58fc94 4607 FALSE, final_type[i]);
f6688943 4608
9fe77896
RS
4609 /* Use fx_tcbit to mark compound relocs. */
4610 ip->fixp[0]->fx_tcbit = 1;
4611 ip->fixp[i]->fx_tcbit = 1;
4612 }
252b5132 4613 }
1e915849 4614 install_insn (ip);
252b5132
RH
4615
4616 /* Update the register mask information. */
4c260379
RS
4617 mips_gprmask |= gpr_read_mask (ip) | gpr_write_mask (ip);
4618 mips_cprmask[1] |= fpr_read_mask (ip) | fpr_write_mask (ip);
252b5132 4619
a4e06468 4620 switch (method)
252b5132 4621 {
a4e06468
RS
4622 case APPEND_ADD:
4623 insert_into_history (0, 1, ip);
4624 break;
4625
4626 case APPEND_ADD_WITH_NOP:
14fe068b
RS
4627 {
4628 struct mips_cl_insn *nop;
4629
4630 insert_into_history (0, 1, ip);
4631 nop = get_delay_slot_nop (ip);
4632 add_fixed_insn (nop);
4633 insert_into_history (0, 1, nop);
4634 if (mips_relax.sequence)
4635 mips_relax.sizes[mips_relax.sequence - 1] += insn_length (nop);
4636 }
a4e06468
RS
4637 break;
4638
4639 case APPEND_ADD_COMPACT:
4640 /* Convert MIPS16 jr/jalr into a "compact" jump. */
4641 gas_assert (mips_opts.mips16);
4642 ip->insn_opcode |= 0x0080;
4643 find_altered_mips16_opcode (ip);
4644 install_insn (ip);
4645 insert_into_history (0, 1, ip);
4646 break;
4647
4648 case APPEND_SWAP:
4649 {
4650 struct mips_cl_insn delay = history[0];
4651 if (mips_opts.mips16)
4652 {
4653 know (delay.frag == ip->frag);
4654 move_insn (ip, delay.frag, delay.where);
4655 move_insn (&delay, ip->frag, ip->where + insn_length (ip));
4656 }
464ab0e5 4657 else if (relaxed_branch || delay.frag != ip->frag)
a4e06468
RS
4658 {
4659 /* Add the delay slot instruction to the end of the
4660 current frag and shrink the fixed part of the
4661 original frag. If the branch occupies the tail of
4662 the latter, move it backwards to cover the gap. */
2b0c8b40 4663 delay.frag->fr_fix -= branch_disp;
a4e06468 4664 if (delay.frag == ip->frag)
2b0c8b40 4665 move_insn (ip, ip->frag, ip->where - branch_disp);
a4e06468
RS
4666 add_fixed_insn (&delay);
4667 }
4668 else
4669 {
2b0c8b40
MR
4670 move_insn (&delay, ip->frag,
4671 ip->where - branch_disp + insn_length (ip));
a4e06468
RS
4672 move_insn (ip, history[0].frag, history[0].where);
4673 }
4674 history[0] = *ip;
4675 delay.fixed_p = 1;
4676 insert_into_history (0, 1, &delay);
4677 }
4678 break;
252b5132
RH
4679 }
4680
13408f1e 4681 /* If we have just completed an unconditional branch, clear the history. */
11625dd8
RS
4682 if ((delayed_branch_p (&history[1]) && uncond_branch_p (&history[1]))
4683 || (compact_branch_p (&history[0]) && uncond_branch_p (&history[0])))
e407c74b
NC
4684 {
4685 unsigned int i;
4686
79850f26 4687 mips_no_prev_insn ();
13408f1e 4688
e407c74b 4689 for (i = 0; i < ARRAY_SIZE (history); i++)
79850f26 4690 history[i].cleared_p = 1;
e407c74b
NC
4691 }
4692
df58fc94
RS
4693 /* We need to emit a label at the end of branch-likely macros. */
4694 if (emit_branch_likely_macro)
4695 {
4696 emit_branch_likely_macro = FALSE;
4697 micromips_add_label ();
4698 }
4699
252b5132
RH
4700 /* We just output an insn, so the next one doesn't have a label. */
4701 mips_clear_insn_labels ();
252b5132
RH
4702}
4703
e407c74b
NC
4704/* Forget that there was any previous instruction or label.
4705 When BRANCH is true, the branch history is also flushed. */
252b5132
RH
4706
4707static void
7d10b47d 4708mips_no_prev_insn (void)
252b5132 4709{
7d10b47d
RS
4710 prev_nop_frag = NULL;
4711 insert_into_history (0, ARRAY_SIZE (history), NOP_INSN);
252b5132
RH
4712 mips_clear_insn_labels ();
4713}
4714
7d10b47d
RS
4715/* This function must be called before we emit something other than
4716 instructions. It is like mips_no_prev_insn except that it inserts
4717 any NOPS that might be needed by previous instructions. */
252b5132 4718
7d10b47d
RS
4719void
4720mips_emit_delays (void)
252b5132
RH
4721{
4722 if (! mips_opts.noreorder)
4723 {
932d1a1b 4724 int nops = nops_for_insn (0, history, NULL);
252b5132
RH
4725 if (nops > 0)
4726 {
7d10b47d
RS
4727 while (nops-- > 0)
4728 add_fixed_insn (NOP_INSN);
462427c4 4729 mips_move_text_labels ();
7d10b47d
RS
4730 }
4731 }
4732 mips_no_prev_insn ();
4733}
4734
4735/* Start a (possibly nested) noreorder block. */
4736
4737static void
4738start_noreorder (void)
4739{
4740 if (mips_opts.noreorder == 0)
4741 {
4742 unsigned int i;
4743 int nops;
4744
4745 /* None of the instructions before the .set noreorder can be moved. */
4746 for (i = 0; i < ARRAY_SIZE (history); i++)
4747 history[i].fixed_p = 1;
4748
4749 /* Insert any nops that might be needed between the .set noreorder
4750 block and the previous instructions. We will later remove any
4751 nops that turn out not to be needed. */
932d1a1b 4752 nops = nops_for_insn (0, history, NULL);
7d10b47d
RS
4753 if (nops > 0)
4754 {
4755 if (mips_optimize != 0)
252b5132
RH
4756 {
4757 /* Record the frag which holds the nop instructions, so
4758 that we can remove them if we don't need them. */
df58fc94 4759 frag_grow (nops * NOP_INSN_SIZE);
252b5132
RH
4760 prev_nop_frag = frag_now;
4761 prev_nop_frag_holds = nops;
4762 prev_nop_frag_required = 0;
4763 prev_nop_frag_since = 0;
4764 }
4765
4766 for (; nops > 0; --nops)
1e915849 4767 add_fixed_insn (NOP_INSN);
252b5132 4768
7d10b47d
RS
4769 /* Move on to a new frag, so that it is safe to simply
4770 decrease the size of prev_nop_frag. */
4771 frag_wane (frag_now);
4772 frag_new (0);
462427c4 4773 mips_move_text_labels ();
252b5132 4774 }
df58fc94 4775 mips_mark_labels ();
7d10b47d 4776 mips_clear_insn_labels ();
252b5132 4777 }
7d10b47d
RS
4778 mips_opts.noreorder++;
4779 mips_any_noreorder = 1;
4780}
252b5132 4781
7d10b47d 4782/* End a nested noreorder block. */
252b5132 4783
7d10b47d
RS
4784static void
4785end_noreorder (void)
4786{
4787 mips_opts.noreorder--;
4788 if (mips_opts.noreorder == 0 && prev_nop_frag != NULL)
4789 {
4790 /* Commit to inserting prev_nop_frag_required nops and go back to
4791 handling nop insertion the .set reorder way. */
4792 prev_nop_frag->fr_fix -= ((prev_nop_frag_holds - prev_nop_frag_required)
df58fc94 4793 * NOP_INSN_SIZE);
7d10b47d
RS
4794 insert_into_history (prev_nop_frag_since,
4795 prev_nop_frag_required, NOP_INSN);
4796 prev_nop_frag = NULL;
4797 }
252b5132
RH
4798}
4799
584892a6
RS
4800/* Set up global variables for the start of a new macro. */
4801
4802static void
4803macro_start (void)
4804{
4805 memset (&mips_macro_warning.sizes, 0, sizeof (mips_macro_warning.sizes));
df58fc94
RS
4806 memset (&mips_macro_warning.first_insn_sizes, 0,
4807 sizeof (mips_macro_warning.first_insn_sizes));
4808 memset (&mips_macro_warning.insns, 0, sizeof (mips_macro_warning.insns));
584892a6 4809 mips_macro_warning.delay_slot_p = (mips_opts.noreorder
11625dd8 4810 && delayed_branch_p (&history[0]));
df58fc94
RS
4811 switch (history[0].insn_mo->pinfo2
4812 & (INSN2_BRANCH_DELAY_32BIT | INSN2_BRANCH_DELAY_16BIT))
4813 {
4814 case INSN2_BRANCH_DELAY_32BIT:
4815 mips_macro_warning.delay_slot_length = 4;
4816 break;
4817 case INSN2_BRANCH_DELAY_16BIT:
4818 mips_macro_warning.delay_slot_length = 2;
4819 break;
4820 default:
4821 mips_macro_warning.delay_slot_length = 0;
4822 break;
4823 }
4824 mips_macro_warning.first_frag = NULL;
584892a6
RS
4825}
4826
df58fc94
RS
4827/* Given that a macro is longer than one instruction or of the wrong size,
4828 return the appropriate warning for it. Return null if no warning is
4829 needed. SUBTYPE is a bitmask of RELAX_DELAY_SLOT, RELAX_DELAY_SLOT_16BIT,
4830 RELAX_DELAY_SLOT_SIZE_FIRST, RELAX_DELAY_SLOT_SIZE_SECOND,
4831 and RELAX_NOMACRO. */
584892a6
RS
4832
4833static const char *
4834macro_warning (relax_substateT subtype)
4835{
4836 if (subtype & RELAX_DELAY_SLOT)
4837 return _("Macro instruction expanded into multiple instructions"
4838 " in a branch delay slot");
4839 else if (subtype & RELAX_NOMACRO)
4840 return _("Macro instruction expanded into multiple instructions");
df58fc94
RS
4841 else if (subtype & (RELAX_DELAY_SLOT_SIZE_FIRST
4842 | RELAX_DELAY_SLOT_SIZE_SECOND))
4843 return ((subtype & RELAX_DELAY_SLOT_16BIT)
4844 ? _("Macro instruction expanded into a wrong size instruction"
4845 " in a 16-bit branch delay slot")
4846 : _("Macro instruction expanded into a wrong size instruction"
4847 " in a 32-bit branch delay slot"));
584892a6
RS
4848 else
4849 return 0;
4850}
4851
4852/* Finish up a macro. Emit warnings as appropriate. */
4853
4854static void
4855macro_end (void)
4856{
df58fc94
RS
4857 /* Relaxation warning flags. */
4858 relax_substateT subtype = 0;
4859
4860 /* Check delay slot size requirements. */
4861 if (mips_macro_warning.delay_slot_length == 2)
4862 subtype |= RELAX_DELAY_SLOT_16BIT;
4863 if (mips_macro_warning.delay_slot_length != 0)
584892a6 4864 {
df58fc94
RS
4865 if (mips_macro_warning.delay_slot_length
4866 != mips_macro_warning.first_insn_sizes[0])
4867 subtype |= RELAX_DELAY_SLOT_SIZE_FIRST;
4868 if (mips_macro_warning.delay_slot_length
4869 != mips_macro_warning.first_insn_sizes[1])
4870 subtype |= RELAX_DELAY_SLOT_SIZE_SECOND;
4871 }
584892a6 4872
df58fc94
RS
4873 /* Check instruction count requirements. */
4874 if (mips_macro_warning.insns[0] > 1 || mips_macro_warning.insns[1] > 1)
4875 {
4876 if (mips_macro_warning.insns[1] > mips_macro_warning.insns[0])
584892a6
RS
4877 subtype |= RELAX_SECOND_LONGER;
4878 if (mips_opts.warn_about_macros)
4879 subtype |= RELAX_NOMACRO;
4880 if (mips_macro_warning.delay_slot_p)
4881 subtype |= RELAX_DELAY_SLOT;
df58fc94 4882 }
584892a6 4883
df58fc94
RS
4884 /* If both alternatives fail to fill a delay slot correctly,
4885 emit the warning now. */
4886 if ((subtype & RELAX_DELAY_SLOT_SIZE_FIRST) != 0
4887 && (subtype & RELAX_DELAY_SLOT_SIZE_SECOND) != 0)
4888 {
4889 relax_substateT s;
4890 const char *msg;
4891
4892 s = subtype & (RELAX_DELAY_SLOT_16BIT
4893 | RELAX_DELAY_SLOT_SIZE_FIRST
4894 | RELAX_DELAY_SLOT_SIZE_SECOND);
4895 msg = macro_warning (s);
4896 if (msg != NULL)
4897 as_warn ("%s", msg);
4898 subtype &= ~s;
4899 }
4900
4901 /* If both implementations are longer than 1 instruction, then emit the
4902 warning now. */
4903 if (mips_macro_warning.insns[0] > 1 && mips_macro_warning.insns[1] > 1)
4904 {
4905 relax_substateT s;
4906 const char *msg;
4907
4908 s = subtype & (RELAX_SECOND_LONGER | RELAX_NOMACRO | RELAX_DELAY_SLOT);
4909 msg = macro_warning (s);
4910 if (msg != NULL)
4911 as_warn ("%s", msg);
4912 subtype &= ~s;
584892a6 4913 }
df58fc94
RS
4914
4915 /* If any flags still set, then one implementation might need a warning
4916 and the other either will need one of a different kind or none at all.
4917 Pass any remaining flags over to relaxation. */
4918 if (mips_macro_warning.first_frag != NULL)
4919 mips_macro_warning.first_frag->fr_subtype |= subtype;
584892a6
RS
4920}
4921
df58fc94
RS
4922/* Instruction operand formats used in macros that vary between
4923 standard MIPS and microMIPS code. */
4924
4925static const char * const brk_fmt[2] = { "c", "mF" };
4926static const char * const cop12_fmt[2] = { "E,o(b)", "E,~(b)" };
4927static const char * const jalr_fmt[2] = { "d,s", "t,s" };
4928static const char * const lui_fmt[2] = { "t,u", "s,u" };
4929static const char * const mem12_fmt[2] = { "t,o(b)", "t,~(b)" };
4930static const char * const mfhl_fmt[2] = { "d", "mj" };
4931static const char * const shft_fmt[2] = { "d,w,<", "t,r,<" };
4932static const char * const trap_fmt[2] = { "s,t,q", "s,t,|" };
4933
4934#define BRK_FMT (brk_fmt[mips_opts.micromips])
4935#define COP12_FMT (cop12_fmt[mips_opts.micromips])
4936#define JALR_FMT (jalr_fmt[mips_opts.micromips])
4937#define LUI_FMT (lui_fmt[mips_opts.micromips])
4938#define MEM12_FMT (mem12_fmt[mips_opts.micromips])
4939#define MFHL_FMT (mfhl_fmt[mips_opts.micromips])
4940#define SHFT_FMT (shft_fmt[mips_opts.micromips])
4941#define TRAP_FMT (trap_fmt[mips_opts.micromips])
4942
6e1304d8
RS
4943/* Read a macro's relocation codes from *ARGS and store them in *R.
4944 The first argument in *ARGS will be either the code for a single
4945 relocation or -1 followed by the three codes that make up a
4946 composite relocation. */
4947
4948static void
4949macro_read_relocs (va_list *args, bfd_reloc_code_real_type *r)
4950{
4951 int i, next;
4952
4953 next = va_arg (*args, int);
4954 if (next >= 0)
4955 r[0] = (bfd_reloc_code_real_type) next;
4956 else
4957 for (i = 0; i < 3; i++)
4958 r[i] = (bfd_reloc_code_real_type) va_arg (*args, int);
4959}
4960
252b5132
RH
4961/* Build an instruction created by a macro expansion. This is passed
4962 a pointer to the count of instructions created so far, an
4963 expression, the name of the instruction to build, an operand format
4964 string, and corresponding arguments. */
4965
252b5132 4966static void
67c0d1eb 4967macro_build (expressionS *ep, const char *name, const char *fmt, ...)
252b5132 4968{
df58fc94 4969 const struct mips_opcode *mo = NULL;
f6688943 4970 bfd_reloc_code_real_type r[3];
df58fc94
RS
4971 const struct mips_opcode *amo;
4972 struct hash_control *hash;
4973 struct mips_cl_insn insn;
252b5132 4974 va_list args;
252b5132 4975
252b5132 4976 va_start (args, fmt);
252b5132 4977
252b5132
RH
4978 if (mips_opts.mips16)
4979 {
03ea81db 4980 mips16_macro_build (ep, name, fmt, &args);
252b5132
RH
4981 va_end (args);
4982 return;
4983 }
4984
f6688943
TS
4985 r[0] = BFD_RELOC_UNUSED;
4986 r[1] = BFD_RELOC_UNUSED;
4987 r[2] = BFD_RELOC_UNUSED;
df58fc94
RS
4988 hash = mips_opts.micromips ? micromips_op_hash : op_hash;
4989 amo = (struct mips_opcode *) hash_find (hash, name);
4990 gas_assert (amo);
4991 gas_assert (strcmp (name, amo->name) == 0);
1e915849 4992
df58fc94 4993 do
8b082fb1
TS
4994 {
4995 /* Search until we get a match for NAME. It is assumed here that
df58fc94
RS
4996 macros will never generate MDMX, MIPS-3D, or MT instructions.
4997 We try to match an instruction that fulfils the branch delay
4998 slot instruction length requirement (if any) of the previous
4999 instruction. While doing this we record the first instruction
5000 seen that matches all the other conditions and use it anyway
5001 if the requirement cannot be met; we will issue an appropriate
5002 warning later on. */
5003 if (strcmp (fmt, amo->args) == 0
5004 && amo->pinfo != INSN_MACRO
5005 && is_opcode_valid (amo)
5006 && is_size_valid (amo))
5007 {
5008 if (is_delay_slot_valid (amo))
5009 {
5010 mo = amo;
5011 break;
5012 }
5013 else if (!mo)
5014 mo = amo;
5015 }
8b082fb1 5016
df58fc94
RS
5017 ++amo;
5018 gas_assert (amo->name);
252b5132 5019 }
df58fc94 5020 while (strcmp (name, amo->name) == 0);
252b5132 5021
df58fc94 5022 gas_assert (mo);
1e915849 5023 create_insn (&insn, mo);
252b5132
RH
5024 for (;;)
5025 {
5026 switch (*fmt++)
5027 {
5028 case '\0':
5029 break;
5030
5031 case ',':
5032 case '(':
5033 case ')':
5034 continue;
5035
5f74bc13
CD
5036 case '+':
5037 switch (*fmt++)
5038 {
5039 case 'A':
5040 case 'E':
df58fc94
RS
5041 INSERT_OPERAND (mips_opts.micromips,
5042 EXTLSB, insn, va_arg (args, int));
5f74bc13
CD
5043 continue;
5044
5045 case 'B':
5046 case 'F':
5047 /* Note that in the macro case, these arguments are already
5048 in MSB form. (When handling the instruction in the
5049 non-macro case, these arguments are sizes from which
5050 MSB values must be calculated.) */
df58fc94
RS
5051 INSERT_OPERAND (mips_opts.micromips,
5052 INSMSB, insn, va_arg (args, int));
5f74bc13
CD
5053 continue;
5054
b015e599
AP
5055 case 'J':
5056 gas_assert (!mips_opts.micromips);
5057 INSERT_OPERAND (0, CODE10, insn, va_arg (args, int));
5058 continue;
5059
5f74bc13
CD
5060 case 'C':
5061 case 'G':
5062 case 'H':
5063 /* Note that in the macro case, these arguments are already
5064 in MSBD form. (When handling the instruction in the
5065 non-macro case, these arguments are sizes from which
5066 MSBD values must be calculated.) */
df58fc94
RS
5067 INSERT_OPERAND (mips_opts.micromips,
5068 EXTMSBD, insn, va_arg (args, int));
5f74bc13
CD
5069 continue;
5070
dd3cbb7e 5071 case 'Q':
df58fc94
RS
5072 gas_assert (!mips_opts.micromips);
5073 INSERT_OPERAND (0, SEQI, insn, va_arg (args, int));
dd3cbb7e
NC
5074 continue;
5075
5f74bc13 5076 default:
b37df7c4 5077 abort ();
5f74bc13
CD
5078 }
5079 continue;
5080
8b082fb1 5081 case '2':
03f66e8a 5082 INSERT_OPERAND (mips_opts.micromips, BP, insn, va_arg (args, int));
8b082fb1
TS
5083 continue;
5084
df58fc94
RS
5085 case 'n':
5086 gas_assert (mips_opts.micromips);
252b5132
RH
5087 case 't':
5088 case 'w':
5089 case 'E':
df58fc94 5090 INSERT_OPERAND (mips_opts.micromips, RT, insn, va_arg (args, int));
252b5132
RH
5091 continue;
5092
5093 case 'c':
df58fc94
RS
5094 gas_assert (!mips_opts.micromips);
5095 INSERT_OPERAND (0, CODE, insn, va_arg (args, int));
38487616
TS
5096 continue;
5097
252b5132 5098 case 'W':
df58fc94
RS
5099 gas_assert (!mips_opts.micromips);
5100 case 'T':
5101 INSERT_OPERAND (mips_opts.micromips, FT, insn, va_arg (args, int));
252b5132
RH
5102 continue;
5103
252b5132 5104 case 'G':
df58fc94
RS
5105 if (mips_opts.micromips)
5106 INSERT_OPERAND (1, RS, insn, va_arg (args, int));
5107 else
5108 INSERT_OPERAND (0, RD, insn, va_arg (args, int));
5109 continue;
5110
af7ee8bf 5111 case 'K':
df58fc94
RS
5112 gas_assert (!mips_opts.micromips);
5113 case 'd':
5114 INSERT_OPERAND (mips_opts.micromips, RD, insn, va_arg (args, int));
252b5132
RH
5115 continue;
5116
4372b673 5117 case 'U':
df58fc94 5118 gas_assert (!mips_opts.micromips);
4372b673
NC
5119 {
5120 int tmp = va_arg (args, int);
5121
df58fc94
RS
5122 INSERT_OPERAND (0, RT, insn, tmp);
5123 INSERT_OPERAND (0, RD, insn, tmp);
4372b673 5124 }
df58fc94 5125 continue;
4372b673 5126
252b5132
RH
5127 case 'V':
5128 case 'S':
df58fc94
RS
5129 gas_assert (!mips_opts.micromips);
5130 INSERT_OPERAND (0, FS, insn, va_arg (args, int));
252b5132
RH
5131 continue;
5132
5133 case 'z':
5134 continue;
5135
5136 case '<':
df58fc94
RS
5137 INSERT_OPERAND (mips_opts.micromips,
5138 SHAMT, insn, va_arg (args, int));
252b5132
RH
5139 continue;
5140
5141 case 'D':
df58fc94
RS
5142 gas_assert (!mips_opts.micromips);
5143 INSERT_OPERAND (0, FD, insn, va_arg (args, int));
252b5132
RH
5144 continue;
5145
5146 case 'B':
df58fc94
RS
5147 gas_assert (!mips_opts.micromips);
5148 INSERT_OPERAND (0, CODE20, insn, va_arg (args, int));
252b5132
RH
5149 continue;
5150
4372b673 5151 case 'J':
df58fc94
RS
5152 gas_assert (!mips_opts.micromips);
5153 INSERT_OPERAND (0, CODE19, insn, va_arg (args, int));
4372b673
NC
5154 continue;
5155
252b5132 5156 case 'q':
df58fc94
RS
5157 gas_assert (!mips_opts.micromips);
5158 INSERT_OPERAND (0, CODE2, insn, va_arg (args, int));
252b5132
RH
5159 continue;
5160
5161 case 'b':
5162 case 's':
5163 case 'r':
5164 case 'v':
df58fc94 5165 INSERT_OPERAND (mips_opts.micromips, RS, insn, va_arg (args, int));
252b5132
RH
5166 continue;
5167
5168 case 'i':
5169 case 'j':
6e1304d8 5170 macro_read_relocs (&args, r);
9c2799c2 5171 gas_assert (*r == BFD_RELOC_GPREL16
e391c024
RS
5172 || *r == BFD_RELOC_MIPS_HIGHER
5173 || *r == BFD_RELOC_HI16_S
5174 || *r == BFD_RELOC_LO16
5175 || *r == BFD_RELOC_MIPS_GOT_OFST);
5176 continue;
5177
5178 case 'o':
5179 macro_read_relocs (&args, r);
252b5132
RH
5180 continue;
5181
5182 case 'u':
6e1304d8 5183 macro_read_relocs (&args, r);
9c2799c2 5184 gas_assert (ep != NULL
90ecf173
MR
5185 && (ep->X_op == O_constant
5186 || (ep->X_op == O_symbol
5187 && (*r == BFD_RELOC_MIPS_HIGHEST
5188 || *r == BFD_RELOC_HI16_S
5189 || *r == BFD_RELOC_HI16
5190 || *r == BFD_RELOC_GPREL16
5191 || *r == BFD_RELOC_MIPS_GOT_HI16
5192 || *r == BFD_RELOC_MIPS_CALL_HI16))));
252b5132
RH
5193 continue;
5194
5195 case 'p':
9c2799c2 5196 gas_assert (ep != NULL);
bad36eac 5197
252b5132
RH
5198 /*
5199 * This allows macro() to pass an immediate expression for
5200 * creating short branches without creating a symbol.
bad36eac
DJ
5201 *
5202 * We don't allow branch relaxation for these branches, as
5203 * they should only appear in ".set nomacro" anyway.
252b5132
RH
5204 */
5205 if (ep->X_op == O_constant)
5206 {
df58fc94
RS
5207 /* For microMIPS we always use relocations for branches.
5208 So we should not resolve immediate values. */
5209 gas_assert (!mips_opts.micromips);
5210
bad36eac
DJ
5211 if ((ep->X_add_number & 3) != 0)
5212 as_bad (_("branch to misaligned address (0x%lx)"),
5213 (unsigned long) ep->X_add_number);
5214 if ((ep->X_add_number + 0x20000) & ~0x3ffff)
5215 as_bad (_("branch address range overflow (0x%lx)"),
5216 (unsigned long) ep->X_add_number);
252b5132
RH
5217 insn.insn_opcode |= (ep->X_add_number >> 2) & 0xffff;
5218 ep = NULL;
5219 }
5220 else
0b25d3e6 5221 *r = BFD_RELOC_16_PCREL_S2;
252b5132
RH
5222 continue;
5223
5224 case 'a':
9c2799c2 5225 gas_assert (ep != NULL);
f6688943 5226 *r = BFD_RELOC_MIPS_JMP;
252b5132
RH
5227 continue;
5228
5229 case 'C':
df58fc94
RS
5230 gas_assert (!mips_opts.micromips);
5231 INSERT_OPERAND (0, COPZ, insn, va_arg (args, unsigned long));
252b5132
RH
5232 continue;
5233
d43b4baf 5234 case 'k':
df58fc94
RS
5235 INSERT_OPERAND (mips_opts.micromips,
5236 CACHE, insn, va_arg (args, unsigned long));
5237 continue;
5238
5239 case '|':
5240 gas_assert (mips_opts.micromips);
5241 INSERT_OPERAND (1, TRAP, insn, va_arg (args, int));
5242 continue;
5243
5244 case '.':
5245 gas_assert (mips_opts.micromips);
5246 INSERT_OPERAND (1, OFFSET10, insn, va_arg (args, int));
5247 continue;
5248
dec0624d
MR
5249 case '\\':
5250 INSERT_OPERAND (mips_opts.micromips,
5251 3BITPOS, insn, va_arg (args, unsigned int));
5252 continue;
5253
df58fc94 5254 case '~':
dec0624d
MR
5255 INSERT_OPERAND (mips_opts.micromips,
5256 OFFSET12, insn, va_arg (args, unsigned long));
df58fc94
RS
5257 continue;
5258
5259 case 'N':
5260 gas_assert (mips_opts.micromips);
5261 INSERT_OPERAND (1, BCC, insn, va_arg (args, int));
5262 continue;
5263
5264 case 'm': /* Opcode extension character. */
5265 gas_assert (mips_opts.micromips);
5266 switch (*fmt++)
5267 {
5268 case 'j':
5269 INSERT_OPERAND (1, MJ, insn, va_arg (args, int));
5270 break;
5271
5272 case 'p':
5273 INSERT_OPERAND (1, MP, insn, va_arg (args, int));
5274 break;
5275
5276 case 'F':
5277 INSERT_OPERAND (1, IMMF, insn, va_arg (args, int));
5278 break;
5279
5280 default:
b37df7c4 5281 abort ();
df58fc94 5282 }
d43b4baf
TS
5283 continue;
5284
252b5132 5285 default:
b37df7c4 5286 abort ();
252b5132
RH
5287 }
5288 break;
5289 }
5290 va_end (args);
9c2799c2 5291 gas_assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 5292
df58fc94 5293 append_insn (&insn, ep, r, TRUE);
252b5132
RH
5294}
5295
5296static void
67c0d1eb 5297mips16_macro_build (expressionS *ep, const char *name, const char *fmt,
03ea81db 5298 va_list *args)
252b5132 5299{
1e915849 5300 struct mips_opcode *mo;
252b5132 5301 struct mips_cl_insn insn;
f6688943
TS
5302 bfd_reloc_code_real_type r[3]
5303 = {BFD_RELOC_UNUSED, BFD_RELOC_UNUSED, BFD_RELOC_UNUSED};
252b5132 5304
1e915849 5305 mo = (struct mips_opcode *) hash_find (mips16_op_hash, name);
9c2799c2
NC
5306 gas_assert (mo);
5307 gas_assert (strcmp (name, mo->name) == 0);
252b5132 5308
1e915849 5309 while (strcmp (fmt, mo->args) != 0 || mo->pinfo == INSN_MACRO)
252b5132 5310 {
1e915849 5311 ++mo;
9c2799c2
NC
5312 gas_assert (mo->name);
5313 gas_assert (strcmp (name, mo->name) == 0);
252b5132
RH
5314 }
5315
1e915849 5316 create_insn (&insn, mo);
252b5132
RH
5317 for (;;)
5318 {
5319 int c;
5320
5321 c = *fmt++;
5322 switch (c)
5323 {
5324 case '\0':
5325 break;
5326
5327 case ',':
5328 case '(':
5329 case ')':
5330 continue;
5331
5332 case 'y':
5333 case 'w':
03ea81db 5334 MIPS16_INSERT_OPERAND (RY, insn, va_arg (*args, int));
252b5132
RH
5335 continue;
5336
5337 case 'x':
5338 case 'v':
03ea81db 5339 MIPS16_INSERT_OPERAND (RX, insn, va_arg (*args, int));
252b5132
RH
5340 continue;
5341
5342 case 'z':
03ea81db 5343 MIPS16_INSERT_OPERAND (RZ, insn, va_arg (*args, int));
252b5132
RH
5344 continue;
5345
5346 case 'Z':
03ea81db 5347 MIPS16_INSERT_OPERAND (MOVE32Z, insn, va_arg (*args, int));
252b5132
RH
5348 continue;
5349
5350 case '0':
5351 case 'S':
5352 case 'P':
5353 case 'R':
5354 continue;
5355
5356 case 'X':
03ea81db 5357 MIPS16_INSERT_OPERAND (REGR32, insn, va_arg (*args, int));
252b5132
RH
5358 continue;
5359
5360 case 'Y':
5361 {
5362 int regno;
5363
03ea81db 5364 regno = va_arg (*args, int);
252b5132 5365 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
a9e24354 5366 MIPS16_INSERT_OPERAND (REG32R, insn, regno);
252b5132
RH
5367 }
5368 continue;
5369
5370 case '<':
5371 case '>':
5372 case '4':
5373 case '5':
5374 case 'H':
5375 case 'W':
5376 case 'D':
5377 case 'j':
5378 case '8':
5379 case 'V':
5380 case 'C':
5381 case 'U':
5382 case 'k':
5383 case 'K':
5384 case 'p':
5385 case 'q':
5386 {
b886a2ab
RS
5387 offsetT value;
5388
9c2799c2 5389 gas_assert (ep != NULL);
252b5132
RH
5390
5391 if (ep->X_op != O_constant)
874e8986 5392 *r = (int) BFD_RELOC_UNUSED + c;
b886a2ab 5393 else if (calculate_reloc (*r, ep->X_add_number, &value))
252b5132 5394 {
b886a2ab 5395 mips16_immed (NULL, 0, c, *r, value, 0, &insn.insn_opcode);
252b5132 5396 ep = NULL;
f6688943 5397 *r = BFD_RELOC_UNUSED;
252b5132
RH
5398 }
5399 }
5400 continue;
5401
5402 case '6':
03ea81db 5403 MIPS16_INSERT_OPERAND (IMM6, insn, va_arg (*args, int));
252b5132
RH
5404 continue;
5405 }
5406
5407 break;
5408 }
5409
9c2799c2 5410 gas_assert (*r == BFD_RELOC_UNUSED ? ep == NULL : ep != NULL);
252b5132 5411
df58fc94 5412 append_insn (&insn, ep, r, TRUE);
252b5132
RH
5413}
5414
2051e8c4
MR
5415/*
5416 * Sign-extend 32-bit mode constants that have bit 31 set and all
5417 * higher bits unset.
5418 */
9f872bbe 5419static void
2051e8c4
MR
5420normalize_constant_expr (expressionS *ex)
5421{
9ee2a2d4 5422 if (ex->X_op == O_constant
2051e8c4
MR
5423 && IS_ZEXT_32BIT_NUM (ex->X_add_number))
5424 ex->X_add_number = (((ex->X_add_number & 0xffffffff) ^ 0x80000000)
5425 - 0x80000000);
5426}
5427
5428/*
5429 * Sign-extend 32-bit mode address offsets that have bit 31 set and
5430 * all higher bits unset.
5431 */
5432static void
5433normalize_address_expr (expressionS *ex)
5434{
5435 if (((ex->X_op == O_constant && HAVE_32BIT_ADDRESSES)
5436 || (ex->X_op == O_symbol && HAVE_32BIT_SYMBOLS))
5437 && IS_ZEXT_32BIT_NUM (ex->X_add_number))
5438 ex->X_add_number = (((ex->X_add_number & 0xffffffff) ^ 0x80000000)
5439 - 0x80000000);
5440}
5441
438c16b8
TS
5442/*
5443 * Generate a "jalr" instruction with a relocation hint to the called
5444 * function. This occurs in NewABI PIC code.
5445 */
5446static void
df58fc94 5447macro_build_jalr (expressionS *ep, int cprestore)
438c16b8 5448{
df58fc94
RS
5449 static const bfd_reloc_code_real_type jalr_relocs[2]
5450 = { BFD_RELOC_MIPS_JALR, BFD_RELOC_MICROMIPS_JALR };
5451 bfd_reloc_code_real_type jalr_reloc = jalr_relocs[mips_opts.micromips];
5452 const char *jalr;
685736be 5453 char *f = NULL;
b34976b6 5454
1180b5a4 5455 if (MIPS_JALR_HINT_P (ep))
f21f8242 5456 {
cc3d92a5 5457 frag_grow (8);
f21f8242
AO
5458 f = frag_more (0);
5459 }
2906b037 5460 if (mips_opts.micromips)
df58fc94
RS
5461 {
5462 jalr = mips_opts.noreorder && !cprestore ? "jalr" : "jalrs";
e64af278
MR
5463 if (MIPS_JALR_HINT_P (ep)
5464 || (history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
df58fc94
RS
5465 macro_build (NULL, jalr, "t,s", RA, PIC_CALL_REG);
5466 else
5467 macro_build (NULL, jalr, "mj", PIC_CALL_REG);
5468 }
2906b037
MR
5469 else
5470 macro_build (NULL, "jalr", "d,s", RA, PIC_CALL_REG);
1180b5a4 5471 if (MIPS_JALR_HINT_P (ep))
df58fc94 5472 fix_new_exp (frag_now, f - frag_now->fr_literal, 4, ep, FALSE, jalr_reloc);
438c16b8
TS
5473}
5474
252b5132
RH
5475/*
5476 * Generate a "lui" instruction.
5477 */
5478static void
67c0d1eb 5479macro_build_lui (expressionS *ep, int regnum)
252b5132 5480{
9c2799c2 5481 gas_assert (! mips_opts.mips16);
252b5132 5482
df58fc94 5483 if (ep->X_op != O_constant)
252b5132 5484 {
9c2799c2 5485 gas_assert (ep->X_op == O_symbol);
bbe506e8
TS
5486 /* _gp_disp is a special case, used from s_cpload.
5487 __gnu_local_gp is used if mips_no_shared. */
9c2799c2 5488 gas_assert (mips_pic == NO_PIC
78e1bb40 5489 || (! HAVE_NEWABI
aa6975fb
ILT
5490 && strcmp (S_GET_NAME (ep->X_add_symbol), "_gp_disp") == 0)
5491 || (! mips_in_shared
bbe506e8
TS
5492 && strcmp (S_GET_NAME (ep->X_add_symbol),
5493 "__gnu_local_gp") == 0));
252b5132
RH
5494 }
5495
df58fc94 5496 macro_build (ep, "lui", LUI_FMT, regnum, BFD_RELOC_HI16_S);
252b5132
RH
5497}
5498
885add95
CD
5499/* Generate a sequence of instructions to do a load or store from a constant
5500 offset off of a base register (breg) into/from a target register (treg),
5501 using AT if necessary. */
5502static void
67c0d1eb
RS
5503macro_build_ldst_constoffset (expressionS *ep, const char *op,
5504 int treg, int breg, int dbl)
885add95 5505{
9c2799c2 5506 gas_assert (ep->X_op == O_constant);
885add95 5507
256ab948 5508 /* Sign-extending 32-bit constants makes their handling easier. */
2051e8c4
MR
5509 if (!dbl)
5510 normalize_constant_expr (ep);
256ab948 5511
67c1ffbe 5512 /* Right now, this routine can only handle signed 32-bit constants. */
ecd13cd3 5513 if (! IS_SEXT_32BIT_NUM(ep->X_add_number + 0x8000))
885add95
CD
5514 as_warn (_("operand overflow"));
5515
5516 if (IS_SEXT_16BIT_NUM(ep->X_add_number))
5517 {
5518 /* Signed 16-bit offset will fit in the op. Easy! */
67c0d1eb 5519 macro_build (ep, op, "t,o(b)", treg, BFD_RELOC_LO16, breg);
885add95
CD
5520 }
5521 else
5522 {
5523 /* 32-bit offset, need multiple instructions and AT, like:
5524 lui $tempreg,const_hi (BFD_RELOC_HI16_S)
5525 addu $tempreg,$tempreg,$breg
5526 <op> $treg,const_lo($tempreg) (BFD_RELOC_LO16)
5527 to handle the complete offset. */
67c0d1eb
RS
5528 macro_build_lui (ep, AT);
5529 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, AT, breg);
5530 macro_build (ep, op, "t,o(b)", treg, BFD_RELOC_LO16, AT);
885add95 5531
741fe287 5532 if (!mips_opts.at)
8fc2e39e 5533 as_bad (_("Macro used $at after \".set noat\""));
885add95
CD
5534 }
5535}
5536
252b5132
RH
5537/* set_at()
5538 * Generates code to set the $at register to true (one)
5539 * if reg is less than the immediate expression.
5540 */
5541static void
67c0d1eb 5542set_at (int reg, int unsignedp)
252b5132
RH
5543{
5544 if (imm_expr.X_op == O_constant
5545 && imm_expr.X_add_number >= -0x8000
5546 && imm_expr.X_add_number < 0x8000)
67c0d1eb
RS
5547 macro_build (&imm_expr, unsignedp ? "sltiu" : "slti", "t,r,j",
5548 AT, reg, BFD_RELOC_LO16);
252b5132
RH
5549 else
5550 {
67c0d1eb
RS
5551 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
5552 macro_build (NULL, unsignedp ? "sltu" : "slt", "d,v,t", AT, reg, AT);
252b5132
RH
5553 }
5554}
5555
5556/* Warn if an expression is not a constant. */
5557
5558static void
17a2f251 5559check_absolute_expr (struct mips_cl_insn *ip, expressionS *ex)
252b5132
RH
5560{
5561 if (ex->X_op == O_big)
5562 as_bad (_("unsupported large constant"));
5563 else if (ex->X_op != O_constant)
9ee2a2d4
MR
5564 as_bad (_("Instruction %s requires absolute expression"),
5565 ip->insn_mo->name);
13757d0c 5566
9ee2a2d4
MR
5567 if (HAVE_32BIT_GPRS)
5568 normalize_constant_expr (ex);
252b5132
RH
5569}
5570
5571/* Count the leading zeroes by performing a binary chop. This is a
5572 bulky bit of source, but performance is a LOT better for the
5573 majority of values than a simple loop to count the bits:
5574 for (lcnt = 0; (lcnt < 32); lcnt++)
5575 if ((v) & (1 << (31 - lcnt)))
5576 break;
5577 However it is not code size friendly, and the gain will drop a bit
5578 on certain cached systems.
5579*/
5580#define COUNT_TOP_ZEROES(v) \
5581 (((v) & ~0xffff) == 0 \
5582 ? ((v) & ~0xff) == 0 \
5583 ? ((v) & ~0xf) == 0 \
5584 ? ((v) & ~0x3) == 0 \
5585 ? ((v) & ~0x1) == 0 \
5586 ? !(v) \
5587 ? 32 \
5588 : 31 \
5589 : 30 \
5590 : ((v) & ~0x7) == 0 \
5591 ? 29 \
5592 : 28 \
5593 : ((v) & ~0x3f) == 0 \
5594 ? ((v) & ~0x1f) == 0 \
5595 ? 27 \
5596 : 26 \
5597 : ((v) & ~0x7f) == 0 \
5598 ? 25 \
5599 : 24 \
5600 : ((v) & ~0xfff) == 0 \
5601 ? ((v) & ~0x3ff) == 0 \
5602 ? ((v) & ~0x1ff) == 0 \
5603 ? 23 \
5604 : 22 \
5605 : ((v) & ~0x7ff) == 0 \
5606 ? 21 \
5607 : 20 \
5608 : ((v) & ~0x3fff) == 0 \
5609 ? ((v) & ~0x1fff) == 0 \
5610 ? 19 \
5611 : 18 \
5612 : ((v) & ~0x7fff) == 0 \
5613 ? 17 \
5614 : 16 \
5615 : ((v) & ~0xffffff) == 0 \
5616 ? ((v) & ~0xfffff) == 0 \
5617 ? ((v) & ~0x3ffff) == 0 \
5618 ? ((v) & ~0x1ffff) == 0 \
5619 ? 15 \
5620 : 14 \
5621 : ((v) & ~0x7ffff) == 0 \
5622 ? 13 \
5623 : 12 \
5624 : ((v) & ~0x3fffff) == 0 \
5625 ? ((v) & ~0x1fffff) == 0 \
5626 ? 11 \
5627 : 10 \
5628 : ((v) & ~0x7fffff) == 0 \
5629 ? 9 \
5630 : 8 \
5631 : ((v) & ~0xfffffff) == 0 \
5632 ? ((v) & ~0x3ffffff) == 0 \
5633 ? ((v) & ~0x1ffffff) == 0 \
5634 ? 7 \
5635 : 6 \
5636 : ((v) & ~0x7ffffff) == 0 \
5637 ? 5 \
5638 : 4 \
5639 : ((v) & ~0x3fffffff) == 0 \
5640 ? ((v) & ~0x1fffffff) == 0 \
5641 ? 3 \
5642 : 2 \
5643 : ((v) & ~0x7fffffff) == 0 \
5644 ? 1 \
5645 : 0)
5646
5647/* load_register()
67c1ffbe 5648 * This routine generates the least number of instructions necessary to load
252b5132
RH
5649 * an absolute expression value into a register.
5650 */
5651static void
67c0d1eb 5652load_register (int reg, expressionS *ep, int dbl)
252b5132
RH
5653{
5654 int freg;
5655 expressionS hi32, lo32;
5656
5657 if (ep->X_op != O_big)
5658 {
9c2799c2 5659 gas_assert (ep->X_op == O_constant);
256ab948
TS
5660
5661 /* Sign-extending 32-bit constants makes their handling easier. */
2051e8c4
MR
5662 if (!dbl)
5663 normalize_constant_expr (ep);
256ab948
TS
5664
5665 if (IS_SEXT_16BIT_NUM (ep->X_add_number))
252b5132
RH
5666 {
5667 /* We can handle 16 bit signed values with an addiu to
5668 $zero. No need to ever use daddiu here, since $zero and
5669 the result are always correct in 32 bit mode. */
67c0d1eb 5670 macro_build (ep, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
252b5132
RH
5671 return;
5672 }
5673 else if (ep->X_add_number >= 0 && ep->X_add_number < 0x10000)
5674 {
5675 /* We can handle 16 bit unsigned values with an ori to
5676 $zero. */
67c0d1eb 5677 macro_build (ep, "ori", "t,r,i", reg, 0, BFD_RELOC_LO16);
252b5132
RH
5678 return;
5679 }
256ab948 5680 else if ((IS_SEXT_32BIT_NUM (ep->X_add_number)))
252b5132
RH
5681 {
5682 /* 32 bit values require an lui. */
df58fc94 5683 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_HI16);
252b5132 5684 if ((ep->X_add_number & 0xffff) != 0)
67c0d1eb 5685 macro_build (ep, "ori", "t,r,i", reg, reg, BFD_RELOC_LO16);
252b5132
RH
5686 return;
5687 }
5688 }
5689
5690 /* The value is larger than 32 bits. */
5691
2051e8c4 5692 if (!dbl || HAVE_32BIT_GPRS)
252b5132 5693 {
55e08f71
NC
5694 char value[32];
5695
5696 sprintf_vma (value, ep->X_add_number);
20e1fcfd 5697 as_bad (_("Number (0x%s) larger than 32 bits"), value);
67c0d1eb 5698 macro_build (ep, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
252b5132
RH
5699 return;
5700 }
5701
5702 if (ep->X_op != O_big)
5703 {
5704 hi32 = *ep;
5705 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
5706 hi32.X_add_number = (valueT) hi32.X_add_number >> 16;
5707 hi32.X_add_number &= 0xffffffff;
5708 lo32 = *ep;
5709 lo32.X_add_number &= 0xffffffff;
5710 }
5711 else
5712 {
9c2799c2 5713 gas_assert (ep->X_add_number > 2);
252b5132
RH
5714 if (ep->X_add_number == 3)
5715 generic_bignum[3] = 0;
5716 else if (ep->X_add_number > 4)
5717 as_bad (_("Number larger than 64 bits"));
5718 lo32.X_op = O_constant;
5719 lo32.X_add_number = generic_bignum[0] + (generic_bignum[1] << 16);
5720 hi32.X_op = O_constant;
5721 hi32.X_add_number = generic_bignum[2] + (generic_bignum[3] << 16);
5722 }
5723
5724 if (hi32.X_add_number == 0)
5725 freg = 0;
5726 else
5727 {
5728 int shift, bit;
5729 unsigned long hi, lo;
5730
956cd1d6 5731 if (hi32.X_add_number == (offsetT) 0xffffffff)
beae10d5
KH
5732 {
5733 if ((lo32.X_add_number & 0xffff8000) == 0xffff8000)
5734 {
67c0d1eb 5735 macro_build (&lo32, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
beae10d5
KH
5736 return;
5737 }
5738 if (lo32.X_add_number & 0x80000000)
5739 {
df58fc94 5740 macro_build (&lo32, "lui", LUI_FMT, reg, BFD_RELOC_HI16);
252b5132 5741 if (lo32.X_add_number & 0xffff)
67c0d1eb 5742 macro_build (&lo32, "ori", "t,r,i", reg, reg, BFD_RELOC_LO16);
beae10d5
KH
5743 return;
5744 }
5745 }
252b5132
RH
5746
5747 /* Check for 16bit shifted constant. We know that hi32 is
5748 non-zero, so start the mask on the first bit of the hi32
5749 value. */
5750 shift = 17;
5751 do
beae10d5
KH
5752 {
5753 unsigned long himask, lomask;
5754
5755 if (shift < 32)
5756 {
5757 himask = 0xffff >> (32 - shift);
5758 lomask = (0xffff << shift) & 0xffffffff;
5759 }
5760 else
5761 {
5762 himask = 0xffff << (shift - 32);
5763 lomask = 0;
5764 }
5765 if ((hi32.X_add_number & ~(offsetT) himask) == 0
5766 && (lo32.X_add_number & ~(offsetT) lomask) == 0)
5767 {
5768 expressionS tmp;
5769
5770 tmp.X_op = O_constant;
5771 if (shift < 32)
5772 tmp.X_add_number = ((hi32.X_add_number << (32 - shift))
5773 | (lo32.X_add_number >> shift));
5774 else
5775 tmp.X_add_number = hi32.X_add_number >> (shift - 32);
67c0d1eb 5776 macro_build (&tmp, "ori", "t,r,i", reg, 0, BFD_RELOC_LO16);
df58fc94 5777 macro_build (NULL, (shift >= 32) ? "dsll32" : "dsll", SHFT_FMT,
67c0d1eb 5778 reg, reg, (shift >= 32) ? shift - 32 : shift);
beae10d5
KH
5779 return;
5780 }
f9419b05 5781 ++shift;
beae10d5
KH
5782 }
5783 while (shift <= (64 - 16));
252b5132
RH
5784
5785 /* Find the bit number of the lowest one bit, and store the
5786 shifted value in hi/lo. */
5787 hi = (unsigned long) (hi32.X_add_number & 0xffffffff);
5788 lo = (unsigned long) (lo32.X_add_number & 0xffffffff);
5789 if (lo != 0)
5790 {
5791 bit = 0;
5792 while ((lo & 1) == 0)
5793 {
5794 lo >>= 1;
5795 ++bit;
5796 }
5797 lo |= (hi & (((unsigned long) 1 << bit) - 1)) << (32 - bit);
5798 hi >>= bit;
5799 }
5800 else
5801 {
5802 bit = 32;
5803 while ((hi & 1) == 0)
5804 {
5805 hi >>= 1;
5806 ++bit;
5807 }
5808 lo = hi;
5809 hi = 0;
5810 }
5811
5812 /* Optimize if the shifted value is a (power of 2) - 1. */
5813 if ((hi == 0 && ((lo + 1) & lo) == 0)
5814 || (lo == 0xffffffff && ((hi + 1) & hi) == 0))
beae10d5
KH
5815 {
5816 shift = COUNT_TOP_ZEROES ((unsigned int) hi32.X_add_number);
252b5132 5817 if (shift != 0)
beae10d5 5818 {
252b5132
RH
5819 expressionS tmp;
5820
5821 /* This instruction will set the register to be all
5822 ones. */
beae10d5
KH
5823 tmp.X_op = O_constant;
5824 tmp.X_add_number = (offsetT) -1;
67c0d1eb 5825 macro_build (&tmp, "addiu", "t,r,j", reg, 0, BFD_RELOC_LO16);
beae10d5
KH
5826 if (bit != 0)
5827 {
5828 bit += shift;
df58fc94 5829 macro_build (NULL, (bit >= 32) ? "dsll32" : "dsll", SHFT_FMT,
67c0d1eb 5830 reg, reg, (bit >= 32) ? bit - 32 : bit);
beae10d5 5831 }
df58fc94 5832 macro_build (NULL, (shift >= 32) ? "dsrl32" : "dsrl", SHFT_FMT,
67c0d1eb 5833 reg, reg, (shift >= 32) ? shift - 32 : shift);
beae10d5
KH
5834 return;
5835 }
5836 }
252b5132
RH
5837
5838 /* Sign extend hi32 before calling load_register, because we can
5839 generally get better code when we load a sign extended value. */
5840 if ((hi32.X_add_number & 0x80000000) != 0)
beae10d5 5841 hi32.X_add_number |= ~(offsetT) 0xffffffff;
67c0d1eb 5842 load_register (reg, &hi32, 0);
252b5132
RH
5843 freg = reg;
5844 }
5845 if ((lo32.X_add_number & 0xffff0000) == 0)
5846 {
5847 if (freg != 0)
5848 {
df58fc94 5849 macro_build (NULL, "dsll32", SHFT_FMT, reg, freg, 0);
252b5132
RH
5850 freg = reg;
5851 }
5852 }
5853 else
5854 {
5855 expressionS mid16;
5856
956cd1d6 5857 if ((freg == 0) && (lo32.X_add_number == (offsetT) 0xffffffff))
beae10d5 5858 {
df58fc94
RS
5859 macro_build (&lo32, "lui", LUI_FMT, reg, BFD_RELOC_HI16);
5860 macro_build (NULL, "dsrl32", SHFT_FMT, reg, reg, 0);
beae10d5
KH
5861 return;
5862 }
252b5132
RH
5863
5864 if (freg != 0)
5865 {
df58fc94 5866 macro_build (NULL, "dsll", SHFT_FMT, reg, freg, 16);
252b5132
RH
5867 freg = reg;
5868 }
5869 mid16 = lo32;
5870 mid16.X_add_number >>= 16;
67c0d1eb 5871 macro_build (&mid16, "ori", "t,r,i", reg, freg, BFD_RELOC_LO16);
df58fc94 5872 macro_build (NULL, "dsll", SHFT_FMT, reg, reg, 16);
252b5132
RH
5873 freg = reg;
5874 }
5875 if ((lo32.X_add_number & 0xffff) != 0)
67c0d1eb 5876 macro_build (&lo32, "ori", "t,r,i", reg, freg, BFD_RELOC_LO16);
252b5132
RH
5877}
5878
269137b2
TS
5879static inline void
5880load_delay_nop (void)
5881{
5882 if (!gpr_interlocks)
5883 macro_build (NULL, "nop", "");
5884}
5885
252b5132
RH
5886/* Load an address into a register. */
5887
5888static void
67c0d1eb 5889load_address (int reg, expressionS *ep, int *used_at)
252b5132 5890{
252b5132
RH
5891 if (ep->X_op != O_constant
5892 && ep->X_op != O_symbol)
5893 {
5894 as_bad (_("expression too complex"));
5895 ep->X_op = O_constant;
5896 }
5897
5898 if (ep->X_op == O_constant)
5899 {
67c0d1eb 5900 load_register (reg, ep, HAVE_64BIT_ADDRESSES);
252b5132
RH
5901 return;
5902 }
5903
5904 if (mips_pic == NO_PIC)
5905 {
5906 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 5907 addiu $reg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
5908 Otherwise we want
5909 lui $reg,<sym> (BFD_RELOC_HI16_S)
5910 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
d6bc6245 5911 If we have an addend, we always use the latter form.
76b3015f 5912
d6bc6245
TS
5913 With 64bit address space and a usable $at we want
5914 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5915 lui $at,<sym> (BFD_RELOC_HI16_S)
5916 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
5917 daddiu $at,<sym> (BFD_RELOC_LO16)
5918 dsll32 $reg,0
3a482fd5 5919 daddu $reg,$reg,$at
76b3015f 5920
c03099e6 5921 If $at is already in use, we use a path which is suboptimal
d6bc6245
TS
5922 on superscalar processors.
5923 lui $reg,<sym> (BFD_RELOC_MIPS_HIGHEST)
5924 daddiu $reg,<sym> (BFD_RELOC_MIPS_HIGHER)
5925 dsll $reg,16
5926 daddiu $reg,<sym> (BFD_RELOC_HI16_S)
5927 dsll $reg,16
5928 daddiu $reg,<sym> (BFD_RELOC_LO16)
6caf9ef4
TS
5929
5930 For GP relative symbols in 64bit address space we can use
5931 the same sequence as in 32bit address space. */
aed1a261 5932 if (HAVE_64BIT_SYMBOLS)
d6bc6245 5933 {
6caf9ef4
TS
5934 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
5935 && !nopic_need_relax (ep->X_add_symbol, 1))
5936 {
5937 relax_start (ep->X_add_symbol);
5938 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
5939 mips_gp_register, BFD_RELOC_GPREL16);
5940 relax_switch ();
5941 }
d6bc6245 5942
741fe287 5943 if (*used_at == 0 && mips_opts.at)
d6bc6245 5944 {
df58fc94
RS
5945 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_HIGHEST);
5946 macro_build (ep, "lui", LUI_FMT, AT, BFD_RELOC_HI16_S);
67c0d1eb
RS
5947 macro_build (ep, "daddiu", "t,r,j", reg, reg,
5948 BFD_RELOC_MIPS_HIGHER);
5949 macro_build (ep, "daddiu", "t,r,j", AT, AT, BFD_RELOC_LO16);
df58fc94 5950 macro_build (NULL, "dsll32", SHFT_FMT, reg, reg, 0);
67c0d1eb 5951 macro_build (NULL, "daddu", "d,v,t", reg, reg, AT);
d6bc6245
TS
5952 *used_at = 1;
5953 }
5954 else
5955 {
df58fc94 5956 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_HIGHEST);
67c0d1eb
RS
5957 macro_build (ep, "daddiu", "t,r,j", reg, reg,
5958 BFD_RELOC_MIPS_HIGHER);
df58fc94 5959 macro_build (NULL, "dsll", SHFT_FMT, reg, reg, 16);
67c0d1eb 5960 macro_build (ep, "daddiu", "t,r,j", reg, reg, BFD_RELOC_HI16_S);
df58fc94 5961 macro_build (NULL, "dsll", SHFT_FMT, reg, reg, 16);
67c0d1eb 5962 macro_build (ep, "daddiu", "t,r,j", reg, reg, BFD_RELOC_LO16);
d6bc6245 5963 }
6caf9ef4
TS
5964
5965 if (mips_relax.sequence)
5966 relax_end ();
d6bc6245 5967 }
252b5132
RH
5968 else
5969 {
d6bc6245 5970 if ((valueT) ep->X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 5971 && !nopic_need_relax (ep->X_add_symbol, 1))
d6bc6245 5972 {
4d7206a2 5973 relax_start (ep->X_add_symbol);
67c0d1eb 5974 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg,
17a2f251 5975 mips_gp_register, BFD_RELOC_GPREL16);
4d7206a2 5976 relax_switch ();
d6bc6245 5977 }
67c0d1eb
RS
5978 macro_build_lui (ep, reg);
5979 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j",
5980 reg, reg, BFD_RELOC_LO16);
4d7206a2
RS
5981 if (mips_relax.sequence)
5982 relax_end ();
d6bc6245 5983 }
252b5132 5984 }
0a44bf69 5985 else if (!mips_big_got)
252b5132
RH
5986 {
5987 expressionS ex;
5988
5989 /* If this is a reference to an external symbol, we want
5990 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5991 Otherwise we want
5992 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
5993 nop
5994 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
f5040a92
AO
5995 If there is a constant, it must be added in after.
5996
ed6fb7bd 5997 If we have NewABI, we want
f5040a92
AO
5998 lw $reg,<sym+cst>($gp) (BFD_RELOC_MIPS_GOT_DISP)
5999 unless we're referencing a global symbol with a non-zero
6000 offset, in which case cst must be added separately. */
ed6fb7bd
SC
6001 if (HAVE_NEWABI)
6002 {
f5040a92
AO
6003 if (ep->X_add_number)
6004 {
4d7206a2 6005 ex.X_add_number = ep->X_add_number;
f5040a92 6006 ep->X_add_number = 0;
4d7206a2 6007 relax_start (ep->X_add_symbol);
67c0d1eb
RS
6008 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
6009 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
6010 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
6011 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6012 ex.X_op = O_constant;
67c0d1eb 6013 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 6014 reg, reg, BFD_RELOC_LO16);
f5040a92 6015 ep->X_add_number = ex.X_add_number;
4d7206a2 6016 relax_switch ();
f5040a92 6017 }
67c0d1eb 6018 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 6019 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
4d7206a2
RS
6020 if (mips_relax.sequence)
6021 relax_end ();
ed6fb7bd
SC
6022 }
6023 else
6024 {
f5040a92
AO
6025 ex.X_add_number = ep->X_add_number;
6026 ep->X_add_number = 0;
67c0d1eb
RS
6027 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
6028 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 6029 load_delay_nop ();
4d7206a2
RS
6030 relax_start (ep->X_add_symbol);
6031 relax_switch ();
67c0d1eb 6032 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
17a2f251 6033 BFD_RELOC_LO16);
4d7206a2 6034 relax_end ();
ed6fb7bd 6035
f5040a92
AO
6036 if (ex.X_add_number != 0)
6037 {
6038 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
6039 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6040 ex.X_op = O_constant;
67c0d1eb 6041 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 6042 reg, reg, BFD_RELOC_LO16);
f5040a92 6043 }
252b5132
RH
6044 }
6045 }
0a44bf69 6046 else if (mips_big_got)
252b5132
RH
6047 {
6048 expressionS ex;
252b5132
RH
6049
6050 /* This is the large GOT case. If this is a reference to an
6051 external symbol, we want
6052 lui $reg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
6053 addu $reg,$reg,$gp
6054 lw $reg,<sym>($reg) (BFD_RELOC_MIPS_GOT_LO16)
f5040a92
AO
6055
6056 Otherwise, for a reference to a local symbol in old ABI, we want
252b5132
RH
6057 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
6058 nop
6059 addiu $reg,$reg,<sym> (BFD_RELOC_LO16)
684022ea 6060 If there is a constant, it must be added in after.
f5040a92
AO
6061
6062 In the NewABI, for local symbols, with or without offsets, we want:
438c16b8
TS
6063 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
6064 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
f5040a92 6065 */
438c16b8
TS
6066 if (HAVE_NEWABI)
6067 {
4d7206a2 6068 ex.X_add_number = ep->X_add_number;
f5040a92 6069 ep->X_add_number = 0;
4d7206a2 6070 relax_start (ep->X_add_symbol);
df58fc94 6071 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_GOT_HI16);
67c0d1eb
RS
6072 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
6073 reg, reg, mips_gp_register);
6074 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)",
6075 reg, BFD_RELOC_MIPS_GOT_LO16, reg);
f5040a92
AO
6076 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
6077 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6078 else if (ex.X_add_number)
6079 {
6080 ex.X_op = O_constant;
67c0d1eb
RS
6081 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
6082 BFD_RELOC_LO16);
f5040a92
AO
6083 }
6084
6085 ep->X_add_number = ex.X_add_number;
4d7206a2 6086 relax_switch ();
67c0d1eb 6087 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 6088 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
67c0d1eb
RS
6089 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
6090 BFD_RELOC_MIPS_GOT_OFST);
4d7206a2 6091 relax_end ();
438c16b8 6092 }
252b5132 6093 else
438c16b8 6094 {
f5040a92
AO
6095 ex.X_add_number = ep->X_add_number;
6096 ep->X_add_number = 0;
4d7206a2 6097 relax_start (ep->X_add_symbol);
df58fc94 6098 macro_build (ep, "lui", LUI_FMT, reg, BFD_RELOC_MIPS_GOT_HI16);
67c0d1eb
RS
6099 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
6100 reg, reg, mips_gp_register);
6101 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)",
6102 reg, BFD_RELOC_MIPS_GOT_LO16, reg);
4d7206a2
RS
6103 relax_switch ();
6104 if (reg_needs_delay (mips_gp_register))
438c16b8
TS
6105 {
6106 /* We need a nop before loading from $gp. This special
6107 check is required because the lui which starts the main
6108 instruction stream does not refer to $gp, and so will not
6109 insert the nop which may be required. */
67c0d1eb 6110 macro_build (NULL, "nop", "");
438c16b8 6111 }
67c0d1eb 6112 macro_build (ep, ADDRESS_LOAD_INSN, "t,o(b)", reg,
17a2f251 6113 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 6114 load_delay_nop ();
67c0d1eb 6115 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
17a2f251 6116 BFD_RELOC_LO16);
4d7206a2 6117 relax_end ();
438c16b8 6118
f5040a92
AO
6119 if (ex.X_add_number != 0)
6120 {
6121 if (ex.X_add_number < -0x8000 || ex.X_add_number >= 0x8000)
6122 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
6123 ex.X_op = O_constant;
67c0d1eb
RS
6124 macro_build (&ex, ADDRESS_ADDI_INSN, "t,r,j", reg, reg,
6125 BFD_RELOC_LO16);
f5040a92 6126 }
252b5132
RH
6127 }
6128 }
252b5132
RH
6129 else
6130 abort ();
8fc2e39e 6131
741fe287 6132 if (!mips_opts.at && *used_at == 1)
8fc2e39e 6133 as_bad (_("Macro used $at after \".set noat\""));
252b5132
RH
6134}
6135
ea1fb5dc
RS
6136/* Move the contents of register SOURCE into register DEST. */
6137
6138static void
67c0d1eb 6139move_register (int dest, int source)
ea1fb5dc 6140{
df58fc94
RS
6141 /* Prefer to use a 16-bit microMIPS instruction unless the previous
6142 instruction specifically requires a 32-bit one. */
6143 if (mips_opts.micromips
6144 && !(history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
7951ca42 6145 macro_build (NULL, "move", "mp,mj", dest, source);
df58fc94
RS
6146 else
6147 macro_build (NULL, HAVE_32BIT_GPRS ? "addu" : "daddu", "d,v,t",
6148 dest, source, 0);
ea1fb5dc
RS
6149}
6150
4d7206a2 6151/* Emit an SVR4 PIC sequence to load address LOCAL into DEST, where
f6a22291
MR
6152 LOCAL is the sum of a symbol and a 16-bit or 32-bit displacement.
6153 The two alternatives are:
4d7206a2
RS
6154
6155 Global symbol Local sybmol
6156 ------------- ------------
6157 lw DEST,%got(SYMBOL) lw DEST,%got(SYMBOL + OFFSET)
6158 ... ...
6159 addiu DEST,DEST,OFFSET addiu DEST,DEST,%lo(SYMBOL + OFFSET)
6160
6161 load_got_offset emits the first instruction and add_got_offset
f6a22291
MR
6162 emits the second for a 16-bit offset or add_got_offset_hilo emits
6163 a sequence to add a 32-bit offset using a scratch register. */
4d7206a2
RS
6164
6165static void
67c0d1eb 6166load_got_offset (int dest, expressionS *local)
4d7206a2
RS
6167{
6168 expressionS global;
6169
6170 global = *local;
6171 global.X_add_number = 0;
6172
6173 relax_start (local->X_add_symbol);
67c0d1eb
RS
6174 macro_build (&global, ADDRESS_LOAD_INSN, "t,o(b)", dest,
6175 BFD_RELOC_MIPS_GOT16, mips_gp_register);
4d7206a2 6176 relax_switch ();
67c0d1eb
RS
6177 macro_build (local, ADDRESS_LOAD_INSN, "t,o(b)", dest,
6178 BFD_RELOC_MIPS_GOT16, mips_gp_register);
4d7206a2
RS
6179 relax_end ();
6180}
6181
6182static void
67c0d1eb 6183add_got_offset (int dest, expressionS *local)
4d7206a2
RS
6184{
6185 expressionS global;
6186
6187 global.X_op = O_constant;
6188 global.X_op_symbol = NULL;
6189 global.X_add_symbol = NULL;
6190 global.X_add_number = local->X_add_number;
6191
6192 relax_start (local->X_add_symbol);
67c0d1eb 6193 macro_build (&global, ADDRESS_ADDI_INSN, "t,r,j",
4d7206a2
RS
6194 dest, dest, BFD_RELOC_LO16);
6195 relax_switch ();
67c0d1eb 6196 macro_build (local, ADDRESS_ADDI_INSN, "t,r,j", dest, dest, BFD_RELOC_LO16);
4d7206a2
RS
6197 relax_end ();
6198}
6199
f6a22291
MR
6200static void
6201add_got_offset_hilo (int dest, expressionS *local, int tmp)
6202{
6203 expressionS global;
6204 int hold_mips_optimize;
6205
6206 global.X_op = O_constant;
6207 global.X_op_symbol = NULL;
6208 global.X_add_symbol = NULL;
6209 global.X_add_number = local->X_add_number;
6210
6211 relax_start (local->X_add_symbol);
6212 load_register (tmp, &global, HAVE_64BIT_ADDRESSES);
6213 relax_switch ();
6214 /* Set mips_optimize around the lui instruction to avoid
6215 inserting an unnecessary nop after the lw. */
6216 hold_mips_optimize = mips_optimize;
6217 mips_optimize = 2;
6218 macro_build_lui (&global, tmp);
6219 mips_optimize = hold_mips_optimize;
6220 macro_build (local, ADDRESS_ADDI_INSN, "t,r,j", tmp, tmp, BFD_RELOC_LO16);
6221 relax_end ();
6222
6223 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dest, dest, tmp);
6224}
6225
df58fc94
RS
6226/* Emit a sequence of instructions to emulate a branch likely operation.
6227 BR is an ordinary branch corresponding to one to be emulated. BRNEG
6228 is its complementing branch with the original condition negated.
6229 CALL is set if the original branch specified the link operation.
6230 EP, FMT, SREG and TREG specify the usual macro_build() parameters.
6231
6232 Code like this is produced in the noreorder mode:
6233
6234 BRNEG <args>, 1f
6235 nop
6236 b <sym>
6237 delay slot (executed only if branch taken)
6238 1:
6239
6240 or, if CALL is set:
6241
6242 BRNEG <args>, 1f
6243 nop
6244 bal <sym>
6245 delay slot (executed only if branch taken)
6246 1:
6247
6248 In the reorder mode the delay slot would be filled with a nop anyway,
6249 so code produced is simply:
6250
6251 BR <args>, <sym>
6252 nop
6253
6254 This function is used when producing code for the microMIPS ASE that
6255 does not implement branch likely instructions in hardware. */
6256
6257static void
6258macro_build_branch_likely (const char *br, const char *brneg,
6259 int call, expressionS *ep, const char *fmt,
6260 unsigned int sreg, unsigned int treg)
6261{
6262 int noreorder = mips_opts.noreorder;
6263 expressionS expr1;
6264
6265 gas_assert (mips_opts.micromips);
6266 start_noreorder ();
6267 if (noreorder)
6268 {
6269 micromips_label_expr (&expr1);
6270 macro_build (&expr1, brneg, fmt, sreg, treg);
6271 macro_build (NULL, "nop", "");
6272 macro_build (ep, call ? "bal" : "b", "p");
6273
6274 /* Set to true so that append_insn adds a label. */
6275 emit_branch_likely_macro = TRUE;
6276 }
6277 else
6278 {
6279 macro_build (ep, br, fmt, sreg, treg);
6280 macro_build (NULL, "nop", "");
6281 }
6282 end_noreorder ();
6283}
6284
6285/* Emit a coprocessor branch-likely macro specified by TYPE, using CC as
6286 the condition code tested. EP specifies the branch target. */
6287
6288static void
6289macro_build_branch_ccl (int type, expressionS *ep, unsigned int cc)
6290{
6291 const int call = 0;
6292 const char *brneg;
6293 const char *br;
6294
6295 switch (type)
6296 {
6297 case M_BC1FL:
6298 br = "bc1f";
6299 brneg = "bc1t";
6300 break;
6301 case M_BC1TL:
6302 br = "bc1t";
6303 brneg = "bc1f";
6304 break;
6305 case M_BC2FL:
6306 br = "bc2f";
6307 brneg = "bc2t";
6308 break;
6309 case M_BC2TL:
6310 br = "bc2t";
6311 brneg = "bc2f";
6312 break;
6313 default:
6314 abort ();
6315 }
6316 macro_build_branch_likely (br, brneg, call, ep, "N,p", cc, ZERO);
6317}
6318
6319/* Emit a two-argument branch macro specified by TYPE, using SREG as
6320 the register tested. EP specifies the branch target. */
6321
6322static void
6323macro_build_branch_rs (int type, expressionS *ep, unsigned int sreg)
6324{
6325 const char *brneg = NULL;
6326 const char *br;
6327 int call = 0;
6328
6329 switch (type)
6330 {
6331 case M_BGEZ:
6332 br = "bgez";
6333 break;
6334 case M_BGEZL:
6335 br = mips_opts.micromips ? "bgez" : "bgezl";
6336 brneg = "bltz";
6337 break;
6338 case M_BGEZALL:
6339 gas_assert (mips_opts.micromips);
6340 br = "bgezals";
6341 brneg = "bltz";
6342 call = 1;
6343 break;
6344 case M_BGTZ:
6345 br = "bgtz";
6346 break;
6347 case M_BGTZL:
6348 br = mips_opts.micromips ? "bgtz" : "bgtzl";
6349 brneg = "blez";
6350 break;
6351 case M_BLEZ:
6352 br = "blez";
6353 break;
6354 case M_BLEZL:
6355 br = mips_opts.micromips ? "blez" : "blezl";
6356 brneg = "bgtz";
6357 break;
6358 case M_BLTZ:
6359 br = "bltz";
6360 break;
6361 case M_BLTZL:
6362 br = mips_opts.micromips ? "bltz" : "bltzl";
6363 brneg = "bgez";
6364 break;
6365 case M_BLTZALL:
6366 gas_assert (mips_opts.micromips);
6367 br = "bltzals";
6368 brneg = "bgez";
6369 call = 1;
6370 break;
6371 default:
6372 abort ();
6373 }
6374 if (mips_opts.micromips && brneg)
6375 macro_build_branch_likely (br, brneg, call, ep, "s,p", sreg, ZERO);
6376 else
6377 macro_build (ep, br, "s,p", sreg);
6378}
6379
6380/* Emit a three-argument branch macro specified by TYPE, using SREG and
6381 TREG as the registers tested. EP specifies the branch target. */
6382
6383static void
6384macro_build_branch_rsrt (int type, expressionS *ep,
6385 unsigned int sreg, unsigned int treg)
6386{
6387 const char *brneg = NULL;
6388 const int call = 0;
6389 const char *br;
6390
6391 switch (type)
6392 {
6393 case M_BEQ:
6394 case M_BEQ_I:
6395 br = "beq";
6396 break;
6397 case M_BEQL:
6398 case M_BEQL_I:
6399 br = mips_opts.micromips ? "beq" : "beql";
6400 brneg = "bne";
6401 break;
6402 case M_BNE:
6403 case M_BNE_I:
6404 br = "bne";
6405 break;
6406 case M_BNEL:
6407 case M_BNEL_I:
6408 br = mips_opts.micromips ? "bne" : "bnel";
6409 brneg = "beq";
6410 break;
6411 default:
6412 abort ();
6413 }
6414 if (mips_opts.micromips && brneg)
6415 macro_build_branch_likely (br, brneg, call, ep, "s,t,p", sreg, treg);
6416 else
6417 macro_build (ep, br, "s,t,p", sreg, treg);
6418}
6419
252b5132
RH
6420/*
6421 * Build macros
6422 * This routine implements the seemingly endless macro or synthesized
6423 * instructions and addressing modes in the mips assembly language. Many
6424 * of these macros are simple and are similar to each other. These could
67c1ffbe 6425 * probably be handled by some kind of table or grammar approach instead of
252b5132
RH
6426 * this verbose method. Others are not simple macros but are more like
6427 * optimizing code generation.
6428 * One interesting optimization is when several store macros appear
67c1ffbe 6429 * consecutively that would load AT with the upper half of the same address.
252b5132
RH
6430 * The ensuing load upper instructions are ommited. This implies some kind
6431 * of global optimization. We currently only optimize within a single macro.
6432 * For many of the load and store macros if the address is specified as a
6433 * constant expression in the first 64k of memory (ie ld $2,0x4000c) we
6434 * first load register 'at' with zero and use it as the base register. The
6435 * mips assembler simply uses register $zero. Just one tiny optimization
6436 * we're missing.
6437 */
6438static void
17a2f251 6439macro (struct mips_cl_insn *ip)
252b5132 6440{
741fe287
MR
6441 unsigned int treg, sreg, dreg, breg;
6442 unsigned int tempreg;
252b5132 6443 int mask;
43841e91 6444 int used_at = 0;
df58fc94 6445 expressionS label_expr;
252b5132 6446 expressionS expr1;
df58fc94 6447 expressionS *ep;
252b5132
RH
6448 const char *s;
6449 const char *s2;
6450 const char *fmt;
6451 int likely = 0;
252b5132 6452 int coproc = 0;
df58fc94 6453 int off12 = 0;
1abe91b1 6454 int call = 0;
df58fc94
RS
6455 int jals = 0;
6456 int dbl = 0;
6457 int imm = 0;
6458 int ust = 0;
6459 int lp = 0;
6460 int ab = 0;
dd6a37e7 6461 int off0 = 0;
252b5132 6462 int off;
67c0d1eb 6463 offsetT maxnum;
252b5132 6464 bfd_reloc_code_real_type r;
252b5132
RH
6465 int hold_mips_optimize;
6466
9c2799c2 6467 gas_assert (! mips_opts.mips16);
252b5132 6468
df58fc94
RS
6469 treg = EXTRACT_OPERAND (mips_opts.micromips, RT, *ip);
6470 dreg = EXTRACT_OPERAND (mips_opts.micromips, RD, *ip);
6471 sreg = breg = EXTRACT_OPERAND (mips_opts.micromips, RS, *ip);
252b5132
RH
6472 mask = ip->insn_mo->mask;
6473
df58fc94
RS
6474 label_expr.X_op = O_constant;
6475 label_expr.X_op_symbol = NULL;
6476 label_expr.X_add_symbol = NULL;
6477 label_expr.X_add_number = 0;
6478
252b5132
RH
6479 expr1.X_op = O_constant;
6480 expr1.X_op_symbol = NULL;
6481 expr1.X_add_symbol = NULL;
6482 expr1.X_add_number = 1;
6483
6484 switch (mask)
6485 {
6486 case M_DABS:
6487 dbl = 1;
6488 case M_ABS:
df58fc94
RS
6489 /* bgez $a0,1f
6490 move v0,$a0
6491 sub v0,$zero,$a0
6492 1:
6493 */
252b5132 6494
7d10b47d 6495 start_noreorder ();
252b5132 6496
df58fc94
RS
6497 if (mips_opts.micromips)
6498 micromips_label_expr (&label_expr);
6499 else
6500 label_expr.X_add_number = 8;
6501 macro_build (&label_expr, "bgez", "s,p", sreg);
252b5132 6502 if (dreg == sreg)
a605d2b3 6503 macro_build (NULL, "nop", "");
252b5132 6504 else
67c0d1eb
RS
6505 move_register (dreg, sreg);
6506 macro_build (NULL, dbl ? "dsub" : "sub", "d,v,t", dreg, 0, sreg);
df58fc94
RS
6507 if (mips_opts.micromips)
6508 micromips_add_label ();
252b5132 6509
7d10b47d 6510 end_noreorder ();
8fc2e39e 6511 break;
252b5132
RH
6512
6513 case M_ADD_I:
6514 s = "addi";
6515 s2 = "add";
6516 goto do_addi;
6517 case M_ADDU_I:
6518 s = "addiu";
6519 s2 = "addu";
6520 goto do_addi;
6521 case M_DADD_I:
6522 dbl = 1;
6523 s = "daddi";
6524 s2 = "dadd";
df58fc94
RS
6525 if (!mips_opts.micromips)
6526 goto do_addi;
6527 if (imm_expr.X_op == O_constant
6528 && imm_expr.X_add_number >= -0x200
6529 && imm_expr.X_add_number < 0x200)
6530 {
6531 macro_build (NULL, s, "t,r,.", treg, sreg, imm_expr.X_add_number);
6532 break;
6533 }
6534 goto do_addi_i;
252b5132
RH
6535 case M_DADDU_I:
6536 dbl = 1;
6537 s = "daddiu";
6538 s2 = "daddu";
6539 do_addi:
6540 if (imm_expr.X_op == O_constant
6541 && imm_expr.X_add_number >= -0x8000
6542 && imm_expr.X_add_number < 0x8000)
6543 {
67c0d1eb 6544 macro_build (&imm_expr, s, "t,r,j", treg, sreg, BFD_RELOC_LO16);
8fc2e39e 6545 break;
252b5132 6546 }
df58fc94 6547 do_addi_i:
8fc2e39e 6548 used_at = 1;
67c0d1eb
RS
6549 load_register (AT, &imm_expr, dbl);
6550 macro_build (NULL, s2, "d,v,t", treg, sreg, AT);
252b5132
RH
6551 break;
6552
6553 case M_AND_I:
6554 s = "andi";
6555 s2 = "and";
6556 goto do_bit;
6557 case M_OR_I:
6558 s = "ori";
6559 s2 = "or";
6560 goto do_bit;
6561 case M_NOR_I:
6562 s = "";
6563 s2 = "nor";
6564 goto do_bit;
6565 case M_XOR_I:
6566 s = "xori";
6567 s2 = "xor";
6568 do_bit:
6569 if (imm_expr.X_op == O_constant
6570 && imm_expr.X_add_number >= 0
6571 && imm_expr.X_add_number < 0x10000)
6572 {
6573 if (mask != M_NOR_I)
67c0d1eb 6574 macro_build (&imm_expr, s, "t,r,i", treg, sreg, BFD_RELOC_LO16);
252b5132
RH
6575 else
6576 {
67c0d1eb
RS
6577 macro_build (&imm_expr, "ori", "t,r,i",
6578 treg, sreg, BFD_RELOC_LO16);
6579 macro_build (NULL, "nor", "d,v,t", treg, treg, 0);
252b5132 6580 }
8fc2e39e 6581 break;
252b5132
RH
6582 }
6583
8fc2e39e 6584 used_at = 1;
67c0d1eb
RS
6585 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
6586 macro_build (NULL, s2, "d,v,t", treg, sreg, AT);
252b5132
RH
6587 break;
6588
8b082fb1
TS
6589 case M_BALIGN:
6590 switch (imm_expr.X_add_number)
6591 {
6592 case 0:
6593 macro_build (NULL, "nop", "");
6594 break;
6595 case 2:
6596 macro_build (NULL, "packrl.ph", "d,s,t", treg, treg, sreg);
6597 break;
03f66e8a
MR
6598 case 1:
6599 case 3:
8b082fb1 6600 macro_build (NULL, "balign", "t,s,2", treg, sreg,
90ecf173 6601 (int) imm_expr.X_add_number);
8b082fb1 6602 break;
03f66e8a
MR
6603 default:
6604 as_bad (_("BALIGN immediate not 0, 1, 2 or 3 (%lu)"),
6605 (unsigned long) imm_expr.X_add_number);
6606 break;
8b082fb1
TS
6607 }
6608 break;
6609
df58fc94
RS
6610 case M_BC1FL:
6611 case M_BC1TL:
6612 case M_BC2FL:
6613 case M_BC2TL:
6614 gas_assert (mips_opts.micromips);
6615 macro_build_branch_ccl (mask, &offset_expr,
6616 EXTRACT_OPERAND (1, BCC, *ip));
6617 break;
6618
252b5132 6619 case M_BEQ_I:
252b5132 6620 case M_BEQL_I:
252b5132 6621 case M_BNE_I:
252b5132 6622 case M_BNEL_I:
252b5132 6623 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
df58fc94
RS
6624 treg = 0;
6625 else
252b5132 6626 {
df58fc94
RS
6627 treg = AT;
6628 used_at = 1;
6629 load_register (treg, &imm_expr, HAVE_64BIT_GPRS);
252b5132 6630 }
df58fc94
RS
6631 /* Fall through. */
6632 case M_BEQL:
6633 case M_BNEL:
6634 macro_build_branch_rsrt (mask, &offset_expr, sreg, treg);
252b5132
RH
6635 break;
6636
6637 case M_BGEL:
6638 likely = 1;
6639 case M_BGE:
6640 if (treg == 0)
df58fc94
RS
6641 macro_build_branch_rs (likely ? M_BGEZL : M_BGEZ, &offset_expr, sreg);
6642 else if (sreg == 0)
6643 macro_build_branch_rs (likely ? M_BLEZL : M_BLEZ, &offset_expr, treg);
6644 else
252b5132 6645 {
df58fc94
RS
6646 used_at = 1;
6647 macro_build (NULL, "slt", "d,v,t", AT, sreg, treg);
6648 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6649 &offset_expr, AT, ZERO);
252b5132 6650 }
df58fc94
RS
6651 break;
6652
6653 case M_BGEZL:
6654 case M_BGEZALL:
6655 case M_BGTZL:
6656 case M_BLEZL:
6657 case M_BLTZL:
6658 case M_BLTZALL:
6659 macro_build_branch_rs (mask, &offset_expr, sreg);
252b5132
RH
6660 break;
6661
6662 case M_BGTL_I:
6663 likely = 1;
6664 case M_BGT_I:
90ecf173 6665 /* Check for > max integer. */
252b5132 6666 maxnum = 0x7fffffff;
ca4e0257 6667 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
6668 {
6669 maxnum <<= 16;
6670 maxnum |= 0xffff;
6671 maxnum <<= 16;
6672 maxnum |= 0xffff;
6673 }
6674 if (imm_expr.X_op == O_constant
6675 && imm_expr.X_add_number >= maxnum
ca4e0257 6676 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
6677 {
6678 do_false:
90ecf173 6679 /* Result is always false. */
252b5132 6680 if (! likely)
a605d2b3 6681 macro_build (NULL, "nop", "");
252b5132 6682 else
df58fc94 6683 macro_build_branch_rsrt (M_BNEL, &offset_expr, ZERO, ZERO);
8fc2e39e 6684 break;
252b5132
RH
6685 }
6686 if (imm_expr.X_op != O_constant)
6687 as_bad (_("Unsupported large constant"));
f9419b05 6688 ++imm_expr.X_add_number;
252b5132
RH
6689 /* FALLTHROUGH */
6690 case M_BGE_I:
6691 case M_BGEL_I:
6692 if (mask == M_BGEL_I)
6693 likely = 1;
6694 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
6695 {
df58fc94
RS
6696 macro_build_branch_rs (likely ? M_BGEZL : M_BGEZ,
6697 &offset_expr, sreg);
8fc2e39e 6698 break;
252b5132
RH
6699 }
6700 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
6701 {
df58fc94
RS
6702 macro_build_branch_rs (likely ? M_BGTZL : M_BGTZ,
6703 &offset_expr, sreg);
8fc2e39e 6704 break;
252b5132
RH
6705 }
6706 maxnum = 0x7fffffff;
ca4e0257 6707 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
6708 {
6709 maxnum <<= 16;
6710 maxnum |= 0xffff;
6711 maxnum <<= 16;
6712 maxnum |= 0xffff;
6713 }
6714 maxnum = - maxnum - 1;
6715 if (imm_expr.X_op == O_constant
6716 && imm_expr.X_add_number <= maxnum
ca4e0257 6717 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
6718 {
6719 do_true:
6720 /* result is always true */
6721 as_warn (_("Branch %s is always true"), ip->insn_mo->name);
67c0d1eb 6722 macro_build (&offset_expr, "b", "p");
8fc2e39e 6723 break;
252b5132 6724 }
8fc2e39e 6725 used_at = 1;
67c0d1eb 6726 set_at (sreg, 0);
df58fc94
RS
6727 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6728 &offset_expr, AT, ZERO);
252b5132
RH
6729 break;
6730
6731 case M_BGEUL:
6732 likely = 1;
6733 case M_BGEU:
6734 if (treg == 0)
6735 goto do_true;
df58fc94
RS
6736 else if (sreg == 0)
6737 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6738 &offset_expr, ZERO, treg);
6739 else
252b5132 6740 {
df58fc94
RS
6741 used_at = 1;
6742 macro_build (NULL, "sltu", "d,v,t", AT, sreg, treg);
6743 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6744 &offset_expr, AT, ZERO);
252b5132 6745 }
252b5132
RH
6746 break;
6747
6748 case M_BGTUL_I:
6749 likely = 1;
6750 case M_BGTU_I:
6751 if (sreg == 0
ca4e0257 6752 || (HAVE_32BIT_GPRS
252b5132 6753 && imm_expr.X_op == O_constant
f01dc953 6754 && imm_expr.X_add_number == -1))
252b5132
RH
6755 goto do_false;
6756 if (imm_expr.X_op != O_constant)
6757 as_bad (_("Unsupported large constant"));
f9419b05 6758 ++imm_expr.X_add_number;
252b5132
RH
6759 /* FALLTHROUGH */
6760 case M_BGEU_I:
6761 case M_BGEUL_I:
6762 if (mask == M_BGEUL_I)
6763 likely = 1;
6764 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
6765 goto do_true;
df58fc94
RS
6766 else if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
6767 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6768 &offset_expr, sreg, ZERO);
6769 else
252b5132 6770 {
df58fc94
RS
6771 used_at = 1;
6772 set_at (sreg, 1);
6773 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6774 &offset_expr, AT, ZERO);
252b5132 6775 }
252b5132
RH
6776 break;
6777
6778 case M_BGTL:
6779 likely = 1;
6780 case M_BGT:
6781 if (treg == 0)
df58fc94
RS
6782 macro_build_branch_rs (likely ? M_BGTZL : M_BGTZ, &offset_expr, sreg);
6783 else if (sreg == 0)
6784 macro_build_branch_rs (likely ? M_BLTZL : M_BLTZ, &offset_expr, treg);
6785 else
252b5132 6786 {
df58fc94
RS
6787 used_at = 1;
6788 macro_build (NULL, "slt", "d,v,t", AT, treg, sreg);
6789 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6790 &offset_expr, AT, ZERO);
252b5132 6791 }
252b5132
RH
6792 break;
6793
6794 case M_BGTUL:
6795 likely = 1;
6796 case M_BGTU:
6797 if (treg == 0)
df58fc94
RS
6798 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6799 &offset_expr, sreg, ZERO);
6800 else if (sreg == 0)
6801 goto do_false;
6802 else
252b5132 6803 {
df58fc94
RS
6804 used_at = 1;
6805 macro_build (NULL, "sltu", "d,v,t", AT, treg, sreg);
6806 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6807 &offset_expr, AT, ZERO);
252b5132 6808 }
252b5132
RH
6809 break;
6810
6811 case M_BLEL:
6812 likely = 1;
6813 case M_BLE:
6814 if (treg == 0)
df58fc94
RS
6815 macro_build_branch_rs (likely ? M_BLEZL : M_BLEZ, &offset_expr, sreg);
6816 else if (sreg == 0)
6817 macro_build_branch_rs (likely ? M_BGEZL : M_BGEZ, &offset_expr, treg);
6818 else
252b5132 6819 {
df58fc94
RS
6820 used_at = 1;
6821 macro_build (NULL, "slt", "d,v,t", AT, treg, sreg);
6822 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6823 &offset_expr, AT, ZERO);
252b5132 6824 }
252b5132
RH
6825 break;
6826
6827 case M_BLEL_I:
6828 likely = 1;
6829 case M_BLE_I:
6830 maxnum = 0x7fffffff;
ca4e0257 6831 if (HAVE_64BIT_GPRS && sizeof (maxnum) > 4)
252b5132
RH
6832 {
6833 maxnum <<= 16;
6834 maxnum |= 0xffff;
6835 maxnum <<= 16;
6836 maxnum |= 0xffff;
6837 }
6838 if (imm_expr.X_op == O_constant
6839 && imm_expr.X_add_number >= maxnum
ca4e0257 6840 && (HAVE_32BIT_GPRS || sizeof (maxnum) > 4))
252b5132
RH
6841 goto do_true;
6842 if (imm_expr.X_op != O_constant)
6843 as_bad (_("Unsupported large constant"));
f9419b05 6844 ++imm_expr.X_add_number;
252b5132
RH
6845 /* FALLTHROUGH */
6846 case M_BLT_I:
6847 case M_BLTL_I:
6848 if (mask == M_BLTL_I)
6849 likely = 1;
6850 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
df58fc94
RS
6851 macro_build_branch_rs (likely ? M_BLTZL : M_BLTZ, &offset_expr, sreg);
6852 else if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
6853 macro_build_branch_rs (likely ? M_BLEZL : M_BLEZ, &offset_expr, sreg);
6854 else
252b5132 6855 {
df58fc94
RS
6856 used_at = 1;
6857 set_at (sreg, 0);
6858 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6859 &offset_expr, AT, ZERO);
252b5132 6860 }
252b5132
RH
6861 break;
6862
6863 case M_BLEUL:
6864 likely = 1;
6865 case M_BLEU:
6866 if (treg == 0)
df58fc94
RS
6867 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6868 &offset_expr, sreg, ZERO);
6869 else if (sreg == 0)
6870 goto do_true;
6871 else
252b5132 6872 {
df58fc94
RS
6873 used_at = 1;
6874 macro_build (NULL, "sltu", "d,v,t", AT, treg, sreg);
6875 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6876 &offset_expr, AT, ZERO);
252b5132 6877 }
252b5132
RH
6878 break;
6879
6880 case M_BLEUL_I:
6881 likely = 1;
6882 case M_BLEU_I:
6883 if (sreg == 0
ca4e0257 6884 || (HAVE_32BIT_GPRS
252b5132 6885 && imm_expr.X_op == O_constant
f01dc953 6886 && imm_expr.X_add_number == -1))
252b5132
RH
6887 goto do_true;
6888 if (imm_expr.X_op != O_constant)
6889 as_bad (_("Unsupported large constant"));
f9419b05 6890 ++imm_expr.X_add_number;
252b5132
RH
6891 /* FALLTHROUGH */
6892 case M_BLTU_I:
6893 case M_BLTUL_I:
6894 if (mask == M_BLTUL_I)
6895 likely = 1;
6896 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
6897 goto do_false;
df58fc94
RS
6898 else if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
6899 macro_build_branch_rsrt (likely ? M_BEQL : M_BEQ,
6900 &offset_expr, sreg, ZERO);
6901 else
252b5132 6902 {
df58fc94
RS
6903 used_at = 1;
6904 set_at (sreg, 1);
6905 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6906 &offset_expr, AT, ZERO);
252b5132 6907 }
252b5132
RH
6908 break;
6909
6910 case M_BLTL:
6911 likely = 1;
6912 case M_BLT:
6913 if (treg == 0)
df58fc94
RS
6914 macro_build_branch_rs (likely ? M_BLTZL : M_BLTZ, &offset_expr, sreg);
6915 else if (sreg == 0)
6916 macro_build_branch_rs (likely ? M_BGTZL : M_BGTZ, &offset_expr, treg);
6917 else
252b5132 6918 {
df58fc94
RS
6919 used_at = 1;
6920 macro_build (NULL, "slt", "d,v,t", AT, sreg, treg);
6921 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6922 &offset_expr, AT, ZERO);
252b5132 6923 }
252b5132
RH
6924 break;
6925
6926 case M_BLTUL:
6927 likely = 1;
6928 case M_BLTU:
6929 if (treg == 0)
6930 goto do_false;
df58fc94
RS
6931 else if (sreg == 0)
6932 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6933 &offset_expr, ZERO, treg);
6934 else
252b5132 6935 {
df58fc94
RS
6936 used_at = 1;
6937 macro_build (NULL, "sltu", "d,v,t", AT, sreg, treg);
6938 macro_build_branch_rsrt (likely ? M_BNEL : M_BNE,
6939 &offset_expr, AT, ZERO);
252b5132 6940 }
252b5132
RH
6941 break;
6942
5f74bc13
CD
6943 case M_DEXT:
6944 {
d5818fca
MR
6945 /* Use unsigned arithmetic. */
6946 addressT pos;
6947 addressT size;
5f74bc13 6948
90ecf173 6949 if (imm_expr.X_op != O_constant || imm2_expr.X_op != O_constant)
5f74bc13
CD
6950 {
6951 as_bad (_("Unsupported large constant"));
6952 pos = size = 1;
6953 }
6954 else
6955 {
d5818fca
MR
6956 pos = imm_expr.X_add_number;
6957 size = imm2_expr.X_add_number;
5f74bc13
CD
6958 }
6959
6960 if (pos > 63)
6961 {
d5818fca 6962 as_bad (_("Improper position (%lu)"), (unsigned long) pos);
5f74bc13
CD
6963 pos = 1;
6964 }
90ecf173 6965 if (size == 0 || size > 64 || (pos + size - 1) > 63)
5f74bc13
CD
6966 {
6967 as_bad (_("Improper extract size (%lu, position %lu)"),
d5818fca 6968 (unsigned long) size, (unsigned long) pos);
5f74bc13
CD
6969 size = 1;
6970 }
6971
6972 if (size <= 32 && pos < 32)
6973 {
6974 s = "dext";
6975 fmt = "t,r,+A,+C";
6976 }
6977 else if (size <= 32)
6978 {
6979 s = "dextu";
6980 fmt = "t,r,+E,+H";
6981 }
6982 else
6983 {
6984 s = "dextm";
6985 fmt = "t,r,+A,+G";
6986 }
d5818fca
MR
6987 macro_build ((expressionS *) NULL, s, fmt, treg, sreg, (int) pos,
6988 (int) (size - 1));
5f74bc13 6989 }
8fc2e39e 6990 break;
5f74bc13
CD
6991
6992 case M_DINS:
6993 {
d5818fca
MR
6994 /* Use unsigned arithmetic. */
6995 addressT pos;
6996 addressT size;
5f74bc13 6997
90ecf173 6998 if (imm_expr.X_op != O_constant || imm2_expr.X_op != O_constant)
5f74bc13
CD
6999 {
7000 as_bad (_("Unsupported large constant"));
7001 pos = size = 1;
7002 }
7003 else
7004 {
d5818fca
MR
7005 pos = imm_expr.X_add_number;
7006 size = imm2_expr.X_add_number;
5f74bc13
CD
7007 }
7008
7009 if (pos > 63)
7010 {
d5818fca 7011 as_bad (_("Improper position (%lu)"), (unsigned long) pos);
5f74bc13
CD
7012 pos = 1;
7013 }
90ecf173 7014 if (size == 0 || size > 64 || (pos + size - 1) > 63)
5f74bc13
CD
7015 {
7016 as_bad (_("Improper insert size (%lu, position %lu)"),
d5818fca 7017 (unsigned long) size, (unsigned long) pos);
5f74bc13
CD
7018 size = 1;
7019 }
7020
7021 if (pos < 32 && (pos + size - 1) < 32)
7022 {
7023 s = "dins";
7024 fmt = "t,r,+A,+B";
7025 }
7026 else if (pos >= 32)
7027 {
7028 s = "dinsu";
7029 fmt = "t,r,+E,+F";
7030 }
7031 else
7032 {
7033 s = "dinsm";
7034 fmt = "t,r,+A,+F";
7035 }
750bdd57
AS
7036 macro_build ((expressionS *) NULL, s, fmt, treg, sreg, (int) pos,
7037 (int) (pos + size - 1));
5f74bc13 7038 }
8fc2e39e 7039 break;
5f74bc13 7040
252b5132
RH
7041 case M_DDIV_3:
7042 dbl = 1;
7043 case M_DIV_3:
7044 s = "mflo";
7045 goto do_div3;
7046 case M_DREM_3:
7047 dbl = 1;
7048 case M_REM_3:
7049 s = "mfhi";
7050 do_div3:
7051 if (treg == 0)
7052 {
7053 as_warn (_("Divide by zero."));
7054 if (mips_trap)
df58fc94 7055 macro_build (NULL, "teq", TRAP_FMT, ZERO, ZERO, 7);
252b5132 7056 else
df58fc94 7057 macro_build (NULL, "break", BRK_FMT, 7);
8fc2e39e 7058 break;
252b5132
RH
7059 }
7060
7d10b47d 7061 start_noreorder ();
252b5132
RH
7062 if (mips_trap)
7063 {
df58fc94 7064 macro_build (NULL, "teq", TRAP_FMT, treg, ZERO, 7);
67c0d1eb 7065 macro_build (NULL, dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
252b5132
RH
7066 }
7067 else
7068 {
df58fc94
RS
7069 if (mips_opts.micromips)
7070 micromips_label_expr (&label_expr);
7071 else
7072 label_expr.X_add_number = 8;
7073 macro_build (&label_expr, "bne", "s,t,p", treg, ZERO);
67c0d1eb 7074 macro_build (NULL, dbl ? "ddiv" : "div", "z,s,t", sreg, treg);
df58fc94
RS
7075 macro_build (NULL, "break", BRK_FMT, 7);
7076 if (mips_opts.micromips)
7077 micromips_add_label ();
252b5132
RH
7078 }
7079 expr1.X_add_number = -1;
8fc2e39e 7080 used_at = 1;
f6a22291 7081 load_register (AT, &expr1, dbl);
df58fc94
RS
7082 if (mips_opts.micromips)
7083 micromips_label_expr (&label_expr);
7084 else
7085 label_expr.X_add_number = mips_trap ? (dbl ? 12 : 8) : (dbl ? 20 : 16);
7086 macro_build (&label_expr, "bne", "s,t,p", treg, AT);
252b5132
RH
7087 if (dbl)
7088 {
7089 expr1.X_add_number = 1;
f6a22291 7090 load_register (AT, &expr1, dbl);
df58fc94 7091 macro_build (NULL, "dsll32", SHFT_FMT, AT, AT, 31);
252b5132
RH
7092 }
7093 else
7094 {
7095 expr1.X_add_number = 0x80000000;
df58fc94 7096 macro_build (&expr1, "lui", LUI_FMT, AT, BFD_RELOC_HI16);
252b5132
RH
7097 }
7098 if (mips_trap)
7099 {
df58fc94 7100 macro_build (NULL, "teq", TRAP_FMT, sreg, AT, 6);
252b5132
RH
7101 /* We want to close the noreorder block as soon as possible, so
7102 that later insns are available for delay slot filling. */
7d10b47d 7103 end_noreorder ();
252b5132
RH
7104 }
7105 else
7106 {
df58fc94
RS
7107 if (mips_opts.micromips)
7108 micromips_label_expr (&label_expr);
7109 else
7110 label_expr.X_add_number = 8;
7111 macro_build (&label_expr, "bne", "s,t,p", sreg, AT);
a605d2b3 7112 macro_build (NULL, "nop", "");
252b5132
RH
7113
7114 /* We want to close the noreorder block as soon as possible, so
7115 that later insns are available for delay slot filling. */
7d10b47d 7116 end_noreorder ();
252b5132 7117
df58fc94 7118 macro_build (NULL, "break", BRK_FMT, 6);
252b5132 7119 }
df58fc94
RS
7120 if (mips_opts.micromips)
7121 micromips_add_label ();
7122 macro_build (NULL, s, MFHL_FMT, dreg);
252b5132
RH
7123 break;
7124
7125 case M_DIV_3I:
7126 s = "div";
7127 s2 = "mflo";
7128 goto do_divi;
7129 case M_DIVU_3I:
7130 s = "divu";
7131 s2 = "mflo";
7132 goto do_divi;
7133 case M_REM_3I:
7134 s = "div";
7135 s2 = "mfhi";
7136 goto do_divi;
7137 case M_REMU_3I:
7138 s = "divu";
7139 s2 = "mfhi";
7140 goto do_divi;
7141 case M_DDIV_3I:
7142 dbl = 1;
7143 s = "ddiv";
7144 s2 = "mflo";
7145 goto do_divi;
7146 case M_DDIVU_3I:
7147 dbl = 1;
7148 s = "ddivu";
7149 s2 = "mflo";
7150 goto do_divi;
7151 case M_DREM_3I:
7152 dbl = 1;
7153 s = "ddiv";
7154 s2 = "mfhi";
7155 goto do_divi;
7156 case M_DREMU_3I:
7157 dbl = 1;
7158 s = "ddivu";
7159 s2 = "mfhi";
7160 do_divi:
7161 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
7162 {
7163 as_warn (_("Divide by zero."));
7164 if (mips_trap)
df58fc94 7165 macro_build (NULL, "teq", TRAP_FMT, ZERO, ZERO, 7);
252b5132 7166 else
df58fc94 7167 macro_build (NULL, "break", BRK_FMT, 7);
8fc2e39e 7168 break;
252b5132
RH
7169 }
7170 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 1)
7171 {
7172 if (strcmp (s2, "mflo") == 0)
67c0d1eb 7173 move_register (dreg, sreg);
252b5132 7174 else
c80c840e 7175 move_register (dreg, ZERO);
8fc2e39e 7176 break;
252b5132
RH
7177 }
7178 if (imm_expr.X_op == O_constant
7179 && imm_expr.X_add_number == -1
7180 && s[strlen (s) - 1] != 'u')
7181 {
7182 if (strcmp (s2, "mflo") == 0)
7183 {
67c0d1eb 7184 macro_build (NULL, dbl ? "dneg" : "neg", "d,w", dreg, sreg);
252b5132
RH
7185 }
7186 else
c80c840e 7187 move_register (dreg, ZERO);
8fc2e39e 7188 break;
252b5132
RH
7189 }
7190
8fc2e39e 7191 used_at = 1;
67c0d1eb
RS
7192 load_register (AT, &imm_expr, dbl);
7193 macro_build (NULL, s, "z,s,t", sreg, AT);
df58fc94 7194 macro_build (NULL, s2, MFHL_FMT, dreg);
252b5132
RH
7195 break;
7196
7197 case M_DIVU_3:
7198 s = "divu";
7199 s2 = "mflo";
7200 goto do_divu3;
7201 case M_REMU_3:
7202 s = "divu";
7203 s2 = "mfhi";
7204 goto do_divu3;
7205 case M_DDIVU_3:
7206 s = "ddivu";
7207 s2 = "mflo";
7208 goto do_divu3;
7209 case M_DREMU_3:
7210 s = "ddivu";
7211 s2 = "mfhi";
7212 do_divu3:
7d10b47d 7213 start_noreorder ();
252b5132
RH
7214 if (mips_trap)
7215 {
df58fc94 7216 macro_build (NULL, "teq", TRAP_FMT, treg, ZERO, 7);
67c0d1eb 7217 macro_build (NULL, s, "z,s,t", sreg, treg);
252b5132
RH
7218 /* We want to close the noreorder block as soon as possible, so
7219 that later insns are available for delay slot filling. */
7d10b47d 7220 end_noreorder ();
252b5132
RH
7221 }
7222 else
7223 {
df58fc94
RS
7224 if (mips_opts.micromips)
7225 micromips_label_expr (&label_expr);
7226 else
7227 label_expr.X_add_number = 8;
7228 macro_build (&label_expr, "bne", "s,t,p", treg, ZERO);
67c0d1eb 7229 macro_build (NULL, s, "z,s,t", sreg, treg);
252b5132
RH
7230
7231 /* We want to close the noreorder block as soon as possible, so
7232 that later insns are available for delay slot filling. */
7d10b47d 7233 end_noreorder ();
df58fc94
RS
7234 macro_build (NULL, "break", BRK_FMT, 7);
7235 if (mips_opts.micromips)
7236 micromips_add_label ();
252b5132 7237 }
df58fc94 7238 macro_build (NULL, s2, MFHL_FMT, dreg);
8fc2e39e 7239 break;
252b5132 7240
1abe91b1
MR
7241 case M_DLCA_AB:
7242 dbl = 1;
7243 case M_LCA_AB:
7244 call = 1;
7245 goto do_la;
252b5132
RH
7246 case M_DLA_AB:
7247 dbl = 1;
7248 case M_LA_AB:
1abe91b1 7249 do_la:
252b5132
RH
7250 /* Load the address of a symbol into a register. If breg is not
7251 zero, we then add a base register to it. */
7252
3bec30a8
TS
7253 if (dbl && HAVE_32BIT_GPRS)
7254 as_warn (_("dla used to load 32-bit register"));
7255
90ecf173 7256 if (!dbl && HAVE_64BIT_OBJECTS)
3bec30a8
TS
7257 as_warn (_("la used to load 64-bit address"));
7258
0c11417f
MR
7259 if (offset_expr.X_op == O_constant
7260 && offset_expr.X_add_number >= -0x8000
7261 && offset_expr.X_add_number < 0x8000)
7262 {
aed1a261 7263 macro_build (&offset_expr, ADDRESS_ADDI_INSN,
17a2f251 7264 "t,r,j", treg, sreg, BFD_RELOC_LO16);
8fc2e39e 7265 break;
0c11417f
MR
7266 }
7267
741fe287 7268 if (mips_opts.at && (treg == breg))
afdbd6d0
CD
7269 {
7270 tempreg = AT;
7271 used_at = 1;
7272 }
7273 else
7274 {
7275 tempreg = treg;
afdbd6d0
CD
7276 }
7277
252b5132
RH
7278 if (offset_expr.X_op != O_symbol
7279 && offset_expr.X_op != O_constant)
7280 {
f71d0d44 7281 as_bad (_("Expression too complex"));
252b5132
RH
7282 offset_expr.X_op = O_constant;
7283 }
7284
252b5132 7285 if (offset_expr.X_op == O_constant)
aed1a261 7286 load_register (tempreg, &offset_expr, HAVE_64BIT_ADDRESSES);
252b5132
RH
7287 else if (mips_pic == NO_PIC)
7288 {
d6bc6245 7289 /* If this is a reference to a GP relative symbol, we want
cdf6fd85 7290 addiu $tempreg,$gp,<sym> (BFD_RELOC_GPREL16)
252b5132
RH
7291 Otherwise we want
7292 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
7293 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
7294 If we have a constant, we need two instructions anyhow,
d6bc6245 7295 so we may as well always use the latter form.
76b3015f 7296
6caf9ef4
TS
7297 With 64bit address space and a usable $at we want
7298 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
7299 lui $at,<sym> (BFD_RELOC_HI16_S)
7300 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
7301 daddiu $at,<sym> (BFD_RELOC_LO16)
7302 dsll32 $tempreg,0
7303 daddu $tempreg,$tempreg,$at
7304
7305 If $at is already in use, we use a path which is suboptimal
7306 on superscalar processors.
7307 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
7308 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
7309 dsll $tempreg,16
7310 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
7311 dsll $tempreg,16
7312 daddiu $tempreg,<sym> (BFD_RELOC_LO16)
7313
7314 For GP relative symbols in 64bit address space we can use
7315 the same sequence as in 32bit address space. */
aed1a261 7316 if (HAVE_64BIT_SYMBOLS)
252b5132 7317 {
6caf9ef4
TS
7318 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
7319 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
7320 {
7321 relax_start (offset_expr.X_add_symbol);
7322 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
7323 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
7324 relax_switch ();
7325 }
d6bc6245 7326
741fe287 7327 if (used_at == 0 && mips_opts.at)
98d3f06f 7328 {
df58fc94 7329 macro_build (&offset_expr, "lui", LUI_FMT,
17a2f251 7330 tempreg, BFD_RELOC_MIPS_HIGHEST);
df58fc94 7331 macro_build (&offset_expr, "lui", LUI_FMT,
17a2f251 7332 AT, BFD_RELOC_HI16_S);
67c0d1eb 7333 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 7334 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
67c0d1eb 7335 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 7336 AT, AT, BFD_RELOC_LO16);
df58fc94 7337 macro_build (NULL, "dsll32", SHFT_FMT, tempreg, tempreg, 0);
67c0d1eb 7338 macro_build (NULL, "daddu", "d,v,t", tempreg, tempreg, AT);
98d3f06f
KH
7339 used_at = 1;
7340 }
7341 else
7342 {
df58fc94 7343 macro_build (&offset_expr, "lui", LUI_FMT,
17a2f251 7344 tempreg, BFD_RELOC_MIPS_HIGHEST);
67c0d1eb 7345 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 7346 tempreg, tempreg, BFD_RELOC_MIPS_HIGHER);
df58fc94 7347 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
67c0d1eb 7348 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 7349 tempreg, tempreg, BFD_RELOC_HI16_S);
df58fc94 7350 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
67c0d1eb 7351 macro_build (&offset_expr, "daddiu", "t,r,j",
17a2f251 7352 tempreg, tempreg, BFD_RELOC_LO16);
98d3f06f 7353 }
6caf9ef4
TS
7354
7355 if (mips_relax.sequence)
7356 relax_end ();
98d3f06f
KH
7357 }
7358 else
7359 {
7360 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 7361 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
98d3f06f 7362 {
4d7206a2 7363 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
7364 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
7365 tempreg, mips_gp_register, BFD_RELOC_GPREL16);
4d7206a2 7366 relax_switch ();
98d3f06f 7367 }
6943caf0 7368 if (!IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
f71d0d44 7369 as_bad (_("Offset too large"));
67c0d1eb
RS
7370 macro_build_lui (&offset_expr, tempreg);
7371 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
7372 tempreg, tempreg, BFD_RELOC_LO16);
4d7206a2
RS
7373 if (mips_relax.sequence)
7374 relax_end ();
98d3f06f 7375 }
252b5132 7376 }
0a44bf69 7377 else if (!mips_big_got && !HAVE_NEWABI)
252b5132 7378 {
9117d219
NC
7379 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
7380
252b5132
RH
7381 /* If this is a reference to an external symbol, and there
7382 is no constant, we want
7383 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
1abe91b1 7384 or for lca or if tempreg is PIC_CALL_REG
9117d219 7385 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
252b5132
RH
7386 For a local symbol, we want
7387 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7388 nop
7389 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
7390
7391 If we have a small constant, and this is a reference to
7392 an external symbol, we want
7393 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7394 nop
7395 addiu $tempreg,$tempreg,<constant>
7396 For a local symbol, we want the same instruction
7397 sequence, but we output a BFD_RELOC_LO16 reloc on the
7398 addiu instruction.
7399
7400 If we have a large constant, and this is a reference to
7401 an external symbol, we want
7402 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7403 lui $at,<hiconstant>
7404 addiu $at,$at,<loconstant>
7405 addu $tempreg,$tempreg,$at
7406 For a local symbol, we want the same instruction
7407 sequence, but we output a BFD_RELOC_LO16 reloc on the
ed6fb7bd 7408 addiu instruction.
ed6fb7bd
SC
7409 */
7410
4d7206a2 7411 if (offset_expr.X_add_number == 0)
252b5132 7412 {
0a44bf69
RS
7413 if (mips_pic == SVR4_PIC
7414 && breg == 0
7415 && (call || tempreg == PIC_CALL_REG))
4d7206a2
RS
7416 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL16;
7417
7418 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
7419 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7420 lw_reloc_type, mips_gp_register);
4d7206a2 7421 if (breg != 0)
252b5132
RH
7422 {
7423 /* We're going to put in an addu instruction using
7424 tempreg, so we may as well insert the nop right
7425 now. */
269137b2 7426 load_delay_nop ();
252b5132 7427 }
4d7206a2 7428 relax_switch ();
67c0d1eb
RS
7429 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
7430 tempreg, BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 7431 load_delay_nop ();
67c0d1eb
RS
7432 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
7433 tempreg, tempreg, BFD_RELOC_LO16);
4d7206a2 7434 relax_end ();
252b5132
RH
7435 /* FIXME: If breg == 0, and the next instruction uses
7436 $tempreg, then if this variant case is used an extra
7437 nop will be generated. */
7438 }
4d7206a2
RS
7439 else if (offset_expr.X_add_number >= -0x8000
7440 && offset_expr.X_add_number < 0x8000)
252b5132 7441 {
67c0d1eb 7442 load_got_offset (tempreg, &offset_expr);
269137b2 7443 load_delay_nop ();
67c0d1eb 7444 add_got_offset (tempreg, &offset_expr);
252b5132
RH
7445 }
7446 else
7447 {
4d7206a2
RS
7448 expr1.X_add_number = offset_expr.X_add_number;
7449 offset_expr.X_add_number =
43c0598f 7450 SEXT_16BIT (offset_expr.X_add_number);
67c0d1eb 7451 load_got_offset (tempreg, &offset_expr);
f6a22291 7452 offset_expr.X_add_number = expr1.X_add_number;
252b5132
RH
7453 /* If we are going to add in a base register, and the
7454 target register and the base register are the same,
7455 then we are using AT as a temporary register. Since
7456 we want to load the constant into AT, we add our
7457 current AT (from the global offset table) and the
7458 register into the register now, and pretend we were
7459 not using a base register. */
67c0d1eb 7460 if (breg == treg)
252b5132 7461 {
269137b2 7462 load_delay_nop ();
67c0d1eb 7463 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7464 treg, AT, breg);
252b5132
RH
7465 breg = 0;
7466 tempreg = treg;
252b5132 7467 }
f6a22291 7468 add_got_offset_hilo (tempreg, &offset_expr, AT);
252b5132
RH
7469 used_at = 1;
7470 }
7471 }
0a44bf69 7472 else if (!mips_big_got && HAVE_NEWABI)
f5040a92 7473 {
67c0d1eb 7474 int add_breg_early = 0;
f5040a92
AO
7475
7476 /* If this is a reference to an external, and there is no
7477 constant, or local symbol (*), with or without a
7478 constant, we want
7479 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
1abe91b1 7480 or for lca or if tempreg is PIC_CALL_REG
f5040a92
AO
7481 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
7482
7483 If we have a small constant, and this is a reference to
7484 an external symbol, we want
7485 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
7486 addiu $tempreg,$tempreg,<constant>
7487
7488 If we have a large constant, and this is a reference to
7489 an external symbol, we want
7490 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_DISP)
7491 lui $at,<hiconstant>
7492 addiu $at,$at,<loconstant>
7493 addu $tempreg,$tempreg,$at
7494
7495 (*) Other assemblers seem to prefer GOT_PAGE/GOT_OFST for
7496 local symbols, even though it introduces an additional
7497 instruction. */
7498
f5040a92
AO
7499 if (offset_expr.X_add_number)
7500 {
4d7206a2 7501 expr1.X_add_number = offset_expr.X_add_number;
f5040a92
AO
7502 offset_expr.X_add_number = 0;
7503
4d7206a2 7504 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
7505 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7506 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
7507
7508 if (expr1.X_add_number >= -0x8000
7509 && expr1.X_add_number < 0x8000)
7510 {
67c0d1eb
RS
7511 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
7512 tempreg, tempreg, BFD_RELOC_LO16);
f5040a92 7513 }
ecd13cd3 7514 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number + 0x8000))
f5040a92 7515 {
f5040a92
AO
7516 /* If we are going to add in a base register, and the
7517 target register and the base register are the same,
7518 then we are using AT as a temporary register. Since
7519 we want to load the constant into AT, we add our
7520 current AT (from the global offset table) and the
7521 register into the register now, and pretend we were
7522 not using a base register. */
7523 if (breg != treg)
7524 dreg = tempreg;
7525 else
7526 {
9c2799c2 7527 gas_assert (tempreg == AT);
67c0d1eb
RS
7528 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
7529 treg, AT, breg);
f5040a92 7530 dreg = treg;
67c0d1eb 7531 add_breg_early = 1;
f5040a92
AO
7532 }
7533
f6a22291 7534 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
67c0d1eb 7535 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7536 dreg, dreg, AT);
f5040a92 7537
f5040a92
AO
7538 used_at = 1;
7539 }
7540 else
7541 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
7542
4d7206a2 7543 relax_switch ();
f5040a92
AO
7544 offset_expr.X_add_number = expr1.X_add_number;
7545
67c0d1eb
RS
7546 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7547 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
7548 if (add_breg_early)
f5040a92 7549 {
67c0d1eb 7550 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
f899b4b8 7551 treg, tempreg, breg);
f5040a92
AO
7552 breg = 0;
7553 tempreg = treg;
7554 }
4d7206a2 7555 relax_end ();
f5040a92 7556 }
4d7206a2 7557 else if (breg == 0 && (call || tempreg == PIC_CALL_REG))
f5040a92 7558 {
4d7206a2 7559 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
7560 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7561 BFD_RELOC_MIPS_CALL16, mips_gp_register);
4d7206a2 7562 relax_switch ();
67c0d1eb
RS
7563 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7564 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
4d7206a2 7565 relax_end ();
f5040a92 7566 }
4d7206a2 7567 else
f5040a92 7568 {
67c0d1eb
RS
7569 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7570 BFD_RELOC_MIPS_GOT_DISP, mips_gp_register);
f5040a92
AO
7571 }
7572 }
0a44bf69 7573 else if (mips_big_got && !HAVE_NEWABI)
252b5132 7574 {
67c0d1eb 7575 int gpdelay;
9117d219
NC
7576 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
7577 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
ed6fb7bd 7578 int local_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
252b5132
RH
7579
7580 /* This is the large GOT case. If this is a reference to an
7581 external symbol, and there is no constant, we want
7582 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7583 addu $tempreg,$tempreg,$gp
7584 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
1abe91b1 7585 or for lca or if tempreg is PIC_CALL_REG
9117d219
NC
7586 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
7587 addu $tempreg,$tempreg,$gp
7588 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
252b5132
RH
7589 For a local symbol, we want
7590 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7591 nop
7592 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
7593
7594 If we have a small constant, and this is a reference to
7595 an external symbol, we want
7596 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7597 addu $tempreg,$tempreg,$gp
7598 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
7599 nop
7600 addiu $tempreg,$tempreg,<constant>
7601 For a local symbol, we want
7602 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7603 nop
7604 addiu $tempreg,$tempreg,<constant> (BFD_RELOC_LO16)
7605
7606 If we have a large constant, and this is a reference to
7607 an external symbol, we want
7608 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7609 addu $tempreg,$tempreg,$gp
7610 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
7611 lui $at,<hiconstant>
7612 addiu $at,$at,<loconstant>
7613 addu $tempreg,$tempreg,$at
7614 For a local symbol, we want
7615 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7616 lui $at,<hiconstant>
7617 addiu $at,$at,<loconstant> (BFD_RELOC_LO16)
7618 addu $tempreg,$tempreg,$at
f5040a92 7619 */
438c16b8 7620
252b5132
RH
7621 expr1.X_add_number = offset_expr.X_add_number;
7622 offset_expr.X_add_number = 0;
4d7206a2 7623 relax_start (offset_expr.X_add_symbol);
67c0d1eb 7624 gpdelay = reg_needs_delay (mips_gp_register);
1abe91b1
MR
7625 if (expr1.X_add_number == 0 && breg == 0
7626 && (call || tempreg == PIC_CALL_REG))
9117d219
NC
7627 {
7628 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
7629 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
7630 }
df58fc94 7631 macro_build (&offset_expr, "lui", LUI_FMT, tempreg, lui_reloc_type);
67c0d1eb 7632 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7633 tempreg, tempreg, mips_gp_register);
67c0d1eb 7634 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
17a2f251 7635 tempreg, lw_reloc_type, tempreg);
252b5132
RH
7636 if (expr1.X_add_number == 0)
7637 {
67c0d1eb 7638 if (breg != 0)
252b5132
RH
7639 {
7640 /* We're going to put in an addu instruction using
7641 tempreg, so we may as well insert the nop right
7642 now. */
269137b2 7643 load_delay_nop ();
252b5132 7644 }
252b5132
RH
7645 }
7646 else if (expr1.X_add_number >= -0x8000
7647 && expr1.X_add_number < 0x8000)
7648 {
269137b2 7649 load_delay_nop ();
67c0d1eb 7650 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 7651 tempreg, tempreg, BFD_RELOC_LO16);
252b5132
RH
7652 }
7653 else
7654 {
252b5132
RH
7655 /* If we are going to add in a base register, and the
7656 target register and the base register are the same,
7657 then we are using AT as a temporary register. Since
7658 we want to load the constant into AT, we add our
7659 current AT (from the global offset table) and the
7660 register into the register now, and pretend we were
7661 not using a base register. */
7662 if (breg != treg)
67c0d1eb 7663 dreg = tempreg;
252b5132
RH
7664 else
7665 {
9c2799c2 7666 gas_assert (tempreg == AT);
269137b2 7667 load_delay_nop ();
67c0d1eb 7668 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7669 treg, AT, breg);
252b5132 7670 dreg = treg;
252b5132
RH
7671 }
7672
f6a22291 7673 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
67c0d1eb 7674 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dreg, dreg, AT);
252b5132 7675
252b5132
RH
7676 used_at = 1;
7677 }
43c0598f 7678 offset_expr.X_add_number = SEXT_16BIT (expr1.X_add_number);
4d7206a2 7679 relax_switch ();
252b5132 7680
67c0d1eb 7681 if (gpdelay)
252b5132
RH
7682 {
7683 /* This is needed because this instruction uses $gp, but
f5040a92 7684 the first instruction on the main stream does not. */
67c0d1eb 7685 macro_build (NULL, "nop", "");
252b5132 7686 }
ed6fb7bd 7687
67c0d1eb
RS
7688 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7689 local_reloc_type, mips_gp_register);
f5040a92 7690 if (expr1.X_add_number >= -0x8000
252b5132
RH
7691 && expr1.X_add_number < 0x8000)
7692 {
269137b2 7693 load_delay_nop ();
67c0d1eb
RS
7694 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
7695 tempreg, tempreg, BFD_RELOC_LO16);
252b5132 7696 /* FIXME: If add_number is 0, and there was no base
f5040a92
AO
7697 register, the external symbol case ended with a load,
7698 so if the symbol turns out to not be external, and
7699 the next instruction uses tempreg, an unnecessary nop
7700 will be inserted. */
252b5132
RH
7701 }
7702 else
7703 {
7704 if (breg == treg)
7705 {
7706 /* We must add in the base register now, as in the
f5040a92 7707 external symbol case. */
9c2799c2 7708 gas_assert (tempreg == AT);
269137b2 7709 load_delay_nop ();
67c0d1eb 7710 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7711 treg, AT, breg);
252b5132
RH
7712 tempreg = treg;
7713 /* We set breg to 0 because we have arranged to add
f5040a92 7714 it in in both cases. */
252b5132
RH
7715 breg = 0;
7716 }
7717
67c0d1eb
RS
7718 macro_build_lui (&expr1, AT);
7719 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 7720 AT, AT, BFD_RELOC_LO16);
67c0d1eb 7721 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7722 tempreg, tempreg, AT);
8fc2e39e 7723 used_at = 1;
252b5132 7724 }
4d7206a2 7725 relax_end ();
252b5132 7726 }
0a44bf69 7727 else if (mips_big_got && HAVE_NEWABI)
f5040a92 7728 {
f5040a92
AO
7729 int lui_reloc_type = (int) BFD_RELOC_MIPS_GOT_HI16;
7730 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT_LO16;
67c0d1eb 7731 int add_breg_early = 0;
f5040a92
AO
7732
7733 /* This is the large GOT case. If this is a reference to an
7734 external symbol, and there is no constant, we want
7735 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7736 add $tempreg,$tempreg,$gp
7737 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
1abe91b1 7738 or for lca or if tempreg is PIC_CALL_REG
f5040a92
AO
7739 lui $tempreg,<sym> (BFD_RELOC_MIPS_CALL_HI16)
7740 add $tempreg,$tempreg,$gp
7741 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_CALL_LO16)
7742
7743 If we have a small constant, and this is a reference to
7744 an external symbol, we want
7745 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7746 add $tempreg,$tempreg,$gp
7747 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
7748 addi $tempreg,$tempreg,<constant>
7749
7750 If we have a large constant, and this is a reference to
7751 an external symbol, we want
7752 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
7753 addu $tempreg,$tempreg,$gp
7754 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
7755 lui $at,<hiconstant>
7756 addi $at,$at,<loconstant>
7757 add $tempreg,$tempreg,$at
7758
7759 If we have NewABI, and we know it's a local symbol, we want
7760 lw $reg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
7761 addiu $reg,$reg,<sym> (BFD_RELOC_MIPS_GOT_OFST)
7762 otherwise we have to resort to GOT_HI16/GOT_LO16. */
7763
4d7206a2 7764 relax_start (offset_expr.X_add_symbol);
f5040a92 7765
4d7206a2 7766 expr1.X_add_number = offset_expr.X_add_number;
f5040a92
AO
7767 offset_expr.X_add_number = 0;
7768
1abe91b1
MR
7769 if (expr1.X_add_number == 0 && breg == 0
7770 && (call || tempreg == PIC_CALL_REG))
f5040a92
AO
7771 {
7772 lui_reloc_type = (int) BFD_RELOC_MIPS_CALL_HI16;
7773 lw_reloc_type = (int) BFD_RELOC_MIPS_CALL_LO16;
7774 }
df58fc94 7775 macro_build (&offset_expr, "lui", LUI_FMT, tempreg, lui_reloc_type);
67c0d1eb 7776 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7777 tempreg, tempreg, mips_gp_register);
67c0d1eb
RS
7778 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
7779 tempreg, lw_reloc_type, tempreg);
f5040a92
AO
7780
7781 if (expr1.X_add_number == 0)
4d7206a2 7782 ;
f5040a92
AO
7783 else if (expr1.X_add_number >= -0x8000
7784 && expr1.X_add_number < 0x8000)
7785 {
67c0d1eb 7786 macro_build (&expr1, ADDRESS_ADDI_INSN, "t,r,j",
17a2f251 7787 tempreg, tempreg, BFD_RELOC_LO16);
f5040a92 7788 }
ecd13cd3 7789 else if (IS_SEXT_32BIT_NUM (expr1.X_add_number + 0x8000))
f5040a92 7790 {
f5040a92
AO
7791 /* If we are going to add in a base register, and the
7792 target register and the base register are the same,
7793 then we are using AT as a temporary register. Since
7794 we want to load the constant into AT, we add our
7795 current AT (from the global offset table) and the
7796 register into the register now, and pretend we were
7797 not using a base register. */
7798 if (breg != treg)
7799 dreg = tempreg;
7800 else
7801 {
9c2799c2 7802 gas_assert (tempreg == AT);
67c0d1eb 7803 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7804 treg, AT, breg);
f5040a92 7805 dreg = treg;
67c0d1eb 7806 add_breg_early = 1;
f5040a92
AO
7807 }
7808
f6a22291 7809 load_register (AT, &expr1, HAVE_64BIT_ADDRESSES);
67c0d1eb 7810 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", dreg, dreg, AT);
f5040a92 7811
f5040a92
AO
7812 used_at = 1;
7813 }
7814 else
7815 as_bad (_("PIC code offset overflow (max 32 signed bits)"));
7816
4d7206a2 7817 relax_switch ();
f5040a92 7818 offset_expr.X_add_number = expr1.X_add_number;
67c0d1eb
RS
7819 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
7820 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
7821 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
7822 tempreg, BFD_RELOC_MIPS_GOT_OFST);
7823 if (add_breg_early)
f5040a92 7824 {
67c0d1eb 7825 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 7826 treg, tempreg, breg);
f5040a92
AO
7827 breg = 0;
7828 tempreg = treg;
7829 }
4d7206a2 7830 relax_end ();
f5040a92 7831 }
252b5132
RH
7832 else
7833 abort ();
7834
7835 if (breg != 0)
aed1a261 7836 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", treg, tempreg, breg);
252b5132
RH
7837 break;
7838
52b6b6b9 7839 case M_MSGSND:
df58fc94 7840 gas_assert (!mips_opts.micromips);
52b6b6b9
JM
7841 {
7842 unsigned long temp = (treg << 16) | (0x01);
7843 macro_build (NULL, "c2", "C", temp);
7844 }
c7af4273 7845 break;
52b6b6b9
JM
7846
7847 case M_MSGLD:
df58fc94 7848 gas_assert (!mips_opts.micromips);
52b6b6b9
JM
7849 {
7850 unsigned long temp = (0x02);
7851 macro_build (NULL, "c2", "C", temp);
7852 }
c7af4273 7853 break;
52b6b6b9
JM
7854
7855 case M_MSGLD_T:
df58fc94 7856 gas_assert (!mips_opts.micromips);
52b6b6b9
JM
7857 {
7858 unsigned long temp = (treg << 16) | (0x02);
7859 macro_build (NULL, "c2", "C", temp);
7860 }
c7af4273 7861 break;
52b6b6b9
JM
7862
7863 case M_MSGWAIT:
df58fc94 7864 gas_assert (!mips_opts.micromips);
52b6b6b9 7865 macro_build (NULL, "c2", "C", 3);
c7af4273 7866 break;
52b6b6b9
JM
7867
7868 case M_MSGWAIT_T:
df58fc94 7869 gas_assert (!mips_opts.micromips);
52b6b6b9
JM
7870 {
7871 unsigned long temp = (treg << 16) | 0x03;
7872 macro_build (NULL, "c2", "C", temp);
7873 }
c7af4273 7874 break;
52b6b6b9 7875
252b5132
RH
7876 case M_J_A:
7877 /* The j instruction may not be used in PIC code, since it
7878 requires an absolute address. We convert it to a b
7879 instruction. */
7880 if (mips_pic == NO_PIC)
67c0d1eb 7881 macro_build (&offset_expr, "j", "a");
252b5132 7882 else
67c0d1eb 7883 macro_build (&offset_expr, "b", "p");
8fc2e39e 7884 break;
252b5132
RH
7885
7886 /* The jal instructions must be handled as macros because when
7887 generating PIC code they expand to multi-instruction
7888 sequences. Normally they are simple instructions. */
df58fc94
RS
7889 case M_JALS_1:
7890 dreg = RA;
7891 /* Fall through. */
7892 case M_JALS_2:
7893 gas_assert (mips_opts.micromips);
7894 jals = 1;
7895 goto jal;
252b5132
RH
7896 case M_JAL_1:
7897 dreg = RA;
7898 /* Fall through. */
7899 case M_JAL_2:
df58fc94 7900 jal:
3e722fb5 7901 if (mips_pic == NO_PIC)
df58fc94
RS
7902 {
7903 s = jals ? "jalrs" : "jalr";
e64af278
MR
7904 if (mips_opts.micromips
7905 && dreg == RA
7906 && !(history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
df58fc94
RS
7907 macro_build (NULL, s, "mj", sreg);
7908 else
7909 macro_build (NULL, s, JALR_FMT, dreg, sreg);
7910 }
0a44bf69 7911 else
252b5132 7912 {
df58fc94
RS
7913 int cprestore = (mips_pic == SVR4_PIC && !HAVE_NEWABI
7914 && mips_cprestore_offset >= 0);
7915
252b5132
RH
7916 if (sreg != PIC_CALL_REG)
7917 as_warn (_("MIPS PIC call to register other than $25"));
bdaaa2e1 7918
df58fc94
RS
7919 s = (mips_opts.micromips && (!mips_opts.noreorder || cprestore)
7920 ? "jalrs" : "jalr");
e64af278
MR
7921 if (mips_opts.micromips
7922 && dreg == RA
7923 && !(history[0].insn_mo->pinfo2 & INSN2_BRANCH_DELAY_32BIT))
df58fc94
RS
7924 macro_build (NULL, s, "mj", sreg);
7925 else
7926 macro_build (NULL, s, JALR_FMT, dreg, sreg);
0a44bf69 7927 if (mips_pic == SVR4_PIC && !HAVE_NEWABI)
252b5132 7928 {
6478892d
TS
7929 if (mips_cprestore_offset < 0)
7930 as_warn (_("No .cprestore pseudo-op used in PIC code"));
7931 else
7932 {
90ecf173 7933 if (!mips_frame_reg_valid)
7a621144
DJ
7934 {
7935 as_warn (_("No .frame pseudo-op used in PIC code"));
7936 /* Quiet this warning. */
7937 mips_frame_reg_valid = 1;
7938 }
90ecf173 7939 if (!mips_cprestore_valid)
7a621144
DJ
7940 {
7941 as_warn (_("No .cprestore pseudo-op used in PIC code"));
7942 /* Quiet this warning. */
7943 mips_cprestore_valid = 1;
7944 }
d3fca0b5
MR
7945 if (mips_opts.noreorder)
7946 macro_build (NULL, "nop", "");
6478892d 7947 expr1.X_add_number = mips_cprestore_offset;
67c0d1eb 7948 macro_build_ldst_constoffset (&expr1, ADDRESS_LOAD_INSN,
f899b4b8 7949 mips_gp_register,
256ab948
TS
7950 mips_frame_reg,
7951 HAVE_64BIT_ADDRESSES);
6478892d 7952 }
252b5132
RH
7953 }
7954 }
252b5132 7955
8fc2e39e 7956 break;
252b5132 7957
df58fc94
RS
7958 case M_JALS_A:
7959 gas_assert (mips_opts.micromips);
7960 jals = 1;
7961 /* Fall through. */
252b5132
RH
7962 case M_JAL_A:
7963 if (mips_pic == NO_PIC)
df58fc94 7964 macro_build (&offset_expr, jals ? "jals" : "jal", "a");
252b5132
RH
7965 else if (mips_pic == SVR4_PIC)
7966 {
7967 /* If this is a reference to an external symbol, and we are
7968 using a small GOT, we want
7969 lw $25,<sym>($gp) (BFD_RELOC_MIPS_CALL16)
7970 nop
f9419b05 7971 jalr $ra,$25
252b5132
RH
7972 nop
7973 lw $gp,cprestore($sp)
7974 The cprestore value is set using the .cprestore
7975 pseudo-op. If we are using a big GOT, we want
7976 lui $25,<sym> (BFD_RELOC_MIPS_CALL_HI16)
7977 addu $25,$25,$gp
7978 lw $25,<sym>($25) (BFD_RELOC_MIPS_CALL_LO16)
7979 nop
f9419b05 7980 jalr $ra,$25
252b5132
RH
7981 nop
7982 lw $gp,cprestore($sp)
7983 If the symbol is not external, we want
7984 lw $25,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
7985 nop
7986 addiu $25,$25,<sym> (BFD_RELOC_LO16)
f9419b05 7987 jalr $ra,$25
252b5132 7988 nop
438c16b8 7989 lw $gp,cprestore($sp)
f5040a92
AO
7990
7991 For NewABI, we use the same CALL16 or CALL_HI16/CALL_LO16
7992 sequences above, minus nops, unless the symbol is local,
7993 which enables us to use GOT_PAGE/GOT_OFST (big got) or
7994 GOT_DISP. */
438c16b8 7995 if (HAVE_NEWABI)
252b5132 7996 {
90ecf173 7997 if (!mips_big_got)
f5040a92 7998 {
4d7206a2 7999 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
8000 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8001 PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
f5040a92 8002 mips_gp_register);
4d7206a2 8003 relax_switch ();
67c0d1eb
RS
8004 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8005 PIC_CALL_REG, BFD_RELOC_MIPS_GOT_DISP,
4d7206a2
RS
8006 mips_gp_register);
8007 relax_end ();
f5040a92
AO
8008 }
8009 else
8010 {
4d7206a2 8011 relax_start (offset_expr.X_add_symbol);
df58fc94 8012 macro_build (&offset_expr, "lui", LUI_FMT, PIC_CALL_REG,
67c0d1eb
RS
8013 BFD_RELOC_MIPS_CALL_HI16);
8014 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", PIC_CALL_REG,
8015 PIC_CALL_REG, mips_gp_register);
8016 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8017 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_LO16,
8018 PIC_CALL_REG);
4d7206a2 8019 relax_switch ();
67c0d1eb
RS
8020 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8021 PIC_CALL_REG, BFD_RELOC_MIPS_GOT_PAGE,
8022 mips_gp_register);
8023 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
8024 PIC_CALL_REG, PIC_CALL_REG,
17a2f251 8025 BFD_RELOC_MIPS_GOT_OFST);
4d7206a2 8026 relax_end ();
f5040a92 8027 }
684022ea 8028
df58fc94 8029 macro_build_jalr (&offset_expr, 0);
252b5132
RH
8030 }
8031 else
8032 {
4d7206a2 8033 relax_start (offset_expr.X_add_symbol);
90ecf173 8034 if (!mips_big_got)
438c16b8 8035 {
67c0d1eb
RS
8036 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8037 PIC_CALL_REG, BFD_RELOC_MIPS_CALL16,
17a2f251 8038 mips_gp_register);
269137b2 8039 load_delay_nop ();
4d7206a2 8040 relax_switch ();
438c16b8 8041 }
252b5132 8042 else
252b5132 8043 {
67c0d1eb
RS
8044 int gpdelay;
8045
8046 gpdelay = reg_needs_delay (mips_gp_register);
df58fc94 8047 macro_build (&offset_expr, "lui", LUI_FMT, PIC_CALL_REG,
67c0d1eb
RS
8048 BFD_RELOC_MIPS_CALL_HI16);
8049 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", PIC_CALL_REG,
8050 PIC_CALL_REG, mips_gp_register);
8051 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8052 PIC_CALL_REG, BFD_RELOC_MIPS_CALL_LO16,
8053 PIC_CALL_REG);
269137b2 8054 load_delay_nop ();
4d7206a2 8055 relax_switch ();
67c0d1eb
RS
8056 if (gpdelay)
8057 macro_build (NULL, "nop", "");
252b5132 8058 }
67c0d1eb
RS
8059 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
8060 PIC_CALL_REG, BFD_RELOC_MIPS_GOT16,
4d7206a2 8061 mips_gp_register);
269137b2 8062 load_delay_nop ();
67c0d1eb
RS
8063 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
8064 PIC_CALL_REG, PIC_CALL_REG, BFD_RELOC_LO16);
4d7206a2 8065 relax_end ();
df58fc94 8066 macro_build_jalr (&offset_expr, mips_cprestore_offset >= 0);
438c16b8 8067
6478892d
TS
8068 if (mips_cprestore_offset < 0)
8069 as_warn (_("No .cprestore pseudo-op used in PIC code"));
8070 else
8071 {
90ecf173 8072 if (!mips_frame_reg_valid)
7a621144
DJ
8073 {
8074 as_warn (_("No .frame pseudo-op used in PIC code"));
8075 /* Quiet this warning. */
8076 mips_frame_reg_valid = 1;
8077 }
90ecf173 8078 if (!mips_cprestore_valid)
7a621144
DJ
8079 {
8080 as_warn (_("No .cprestore pseudo-op used in PIC code"));
8081 /* Quiet this warning. */
8082 mips_cprestore_valid = 1;
8083 }
6478892d 8084 if (mips_opts.noreorder)
67c0d1eb 8085 macro_build (NULL, "nop", "");
6478892d 8086 expr1.X_add_number = mips_cprestore_offset;
67c0d1eb 8087 macro_build_ldst_constoffset (&expr1, ADDRESS_LOAD_INSN,
f899b4b8 8088 mips_gp_register,
256ab948
TS
8089 mips_frame_reg,
8090 HAVE_64BIT_ADDRESSES);
6478892d 8091 }
252b5132
RH
8092 }
8093 }
0a44bf69
RS
8094 else if (mips_pic == VXWORKS_PIC)
8095 as_bad (_("Non-PIC jump used in PIC library"));
252b5132
RH
8096 else
8097 abort ();
8098
8fc2e39e 8099 break;
252b5132 8100
dec0624d
MR
8101 case M_ACLR_AB:
8102 ab = 1;
8103 case M_ACLR_OB:
8104 s = "aclr";
8105 treg = EXTRACT_OPERAND (mips_opts.micromips, 3BITPOS, *ip);
8106 fmt = "\\,~(b)";
8107 off12 = 1;
8108 goto ld_st;
8109 case M_ASET_AB:
8110 ab = 1;
8111 case M_ASET_OB:
8112 s = "aset";
8113 treg = EXTRACT_OPERAND (mips_opts.micromips, 3BITPOS, *ip);
8114 fmt = "\\,~(b)";
8115 off12 = 1;
8116 goto ld_st;
252b5132 8117 case M_LB_AB:
df58fc94 8118 ab = 1;
252b5132 8119 s = "lb";
df58fc94 8120 fmt = "t,o(b)";
252b5132
RH
8121 goto ld;
8122 case M_LBU_AB:
df58fc94 8123 ab = 1;
252b5132 8124 s = "lbu";
df58fc94 8125 fmt = "t,o(b)";
252b5132
RH
8126 goto ld;
8127 case M_LH_AB:
df58fc94 8128 ab = 1;
252b5132 8129 s = "lh";
df58fc94 8130 fmt = "t,o(b)";
252b5132
RH
8131 goto ld;
8132 case M_LHU_AB:
df58fc94 8133 ab = 1;
252b5132 8134 s = "lhu";
df58fc94 8135 fmt = "t,o(b)";
252b5132
RH
8136 goto ld;
8137 case M_LW_AB:
df58fc94 8138 ab = 1;
252b5132 8139 s = "lw";
df58fc94 8140 fmt = "t,o(b)";
252b5132
RH
8141 goto ld;
8142 case M_LWC0_AB:
df58fc94
RS
8143 ab = 1;
8144 gas_assert (!mips_opts.micromips);
252b5132 8145 s = "lwc0";
df58fc94 8146 fmt = "E,o(b)";
bdaaa2e1 8147 /* Itbl support may require additional care here. */
252b5132 8148 coproc = 1;
df58fc94 8149 goto ld_st;
252b5132 8150 case M_LWC1_AB:
df58fc94 8151 ab = 1;
252b5132 8152 s = "lwc1";
df58fc94 8153 fmt = "T,o(b)";
bdaaa2e1 8154 /* Itbl support may require additional care here. */
252b5132 8155 coproc = 1;
df58fc94 8156 goto ld_st;
252b5132 8157 case M_LWC2_AB:
df58fc94
RS
8158 ab = 1;
8159 case M_LWC2_OB:
252b5132 8160 s = "lwc2";
df58fc94
RS
8161 fmt = COP12_FMT;
8162 off12 = mips_opts.micromips;
bdaaa2e1 8163 /* Itbl support may require additional care here. */
252b5132 8164 coproc = 1;
df58fc94 8165 goto ld_st;
252b5132 8166 case M_LWC3_AB:
df58fc94
RS
8167 ab = 1;
8168 gas_assert (!mips_opts.micromips);
252b5132 8169 s = "lwc3";
df58fc94 8170 fmt = "E,o(b)";
bdaaa2e1 8171 /* Itbl support may require additional care here. */
252b5132 8172 coproc = 1;
df58fc94 8173 goto ld_st;
252b5132 8174 case M_LWL_AB:
df58fc94
RS
8175 ab = 1;
8176 case M_LWL_OB:
252b5132 8177 s = "lwl";
df58fc94
RS
8178 fmt = MEM12_FMT;
8179 off12 = mips_opts.micromips;
8180 goto ld_st;
252b5132 8181 case M_LWR_AB:
df58fc94
RS
8182 ab = 1;
8183 case M_LWR_OB:
252b5132 8184 s = "lwr";
df58fc94
RS
8185 fmt = MEM12_FMT;
8186 off12 = mips_opts.micromips;
8187 goto ld_st;
252b5132 8188 case M_LDC1_AB:
df58fc94 8189 ab = 1;
252b5132 8190 s = "ldc1";
df58fc94 8191 fmt = "T,o(b)";
bdaaa2e1 8192 /* Itbl support may require additional care here. */
252b5132 8193 coproc = 1;
df58fc94 8194 goto ld_st;
252b5132 8195 case M_LDC2_AB:
df58fc94
RS
8196 ab = 1;
8197 case M_LDC2_OB:
252b5132 8198 s = "ldc2";
df58fc94
RS
8199 fmt = COP12_FMT;
8200 off12 = mips_opts.micromips;
bdaaa2e1 8201 /* Itbl support may require additional care here. */
252b5132 8202 coproc = 1;
df58fc94 8203 goto ld_st;
252b5132 8204 case M_LDC3_AB:
df58fc94 8205 ab = 1;
252b5132 8206 s = "ldc3";
df58fc94 8207 fmt = "E,o(b)";
bdaaa2e1 8208 /* Itbl support may require additional care here. */
252b5132 8209 coproc = 1;
df58fc94 8210 goto ld_st;
252b5132 8211 case M_LDL_AB:
df58fc94
RS
8212 ab = 1;
8213 case M_LDL_OB:
252b5132 8214 s = "ldl";
df58fc94
RS
8215 fmt = MEM12_FMT;
8216 off12 = mips_opts.micromips;
8217 goto ld_st;
252b5132 8218 case M_LDR_AB:
df58fc94
RS
8219 ab = 1;
8220 case M_LDR_OB:
252b5132 8221 s = "ldr";
df58fc94
RS
8222 fmt = MEM12_FMT;
8223 off12 = mips_opts.micromips;
8224 goto ld_st;
252b5132 8225 case M_LL_AB:
df58fc94
RS
8226 ab = 1;
8227 case M_LL_OB:
252b5132 8228 s = "ll";
df58fc94
RS
8229 fmt = MEM12_FMT;
8230 off12 = mips_opts.micromips;
252b5132
RH
8231 goto ld;
8232 case M_LLD_AB:
df58fc94
RS
8233 ab = 1;
8234 case M_LLD_OB:
252b5132 8235 s = "lld";
df58fc94
RS
8236 fmt = MEM12_FMT;
8237 off12 = mips_opts.micromips;
252b5132
RH
8238 goto ld;
8239 case M_LWU_AB:
df58fc94
RS
8240 ab = 1;
8241 case M_LWU_OB:
252b5132 8242 s = "lwu";
df58fc94
RS
8243 fmt = MEM12_FMT;
8244 off12 = mips_opts.micromips;
8245 goto ld;
8246 case M_LWP_AB:
8247 ab = 1;
8248 case M_LWP_OB:
8249 gas_assert (mips_opts.micromips);
8250 s = "lwp";
8251 fmt = "t,~(b)";
8252 off12 = 1;
8253 lp = 1;
8254 goto ld;
8255 case M_LDP_AB:
8256 ab = 1;
8257 case M_LDP_OB:
8258 gas_assert (mips_opts.micromips);
8259 s = "ldp";
8260 fmt = "t,~(b)";
8261 off12 = 1;
8262 lp = 1;
8263 goto ld;
8264 case M_LWM_AB:
8265 ab = 1;
8266 case M_LWM_OB:
8267 gas_assert (mips_opts.micromips);
8268 s = "lwm";
8269 fmt = "n,~(b)";
8270 off12 = 1;
8271 goto ld_st;
8272 case M_LDM_AB:
8273 ab = 1;
8274 case M_LDM_OB:
8275 gas_assert (mips_opts.micromips);
8276 s = "ldm";
8277 fmt = "n,~(b)";
8278 off12 = 1;
8279 goto ld_st;
8280
252b5132 8281 ld:
df58fc94
RS
8282 if (breg == treg + lp)
8283 goto ld_st;
252b5132 8284 else
df58fc94
RS
8285 tempreg = treg + lp;
8286 goto ld_noat;
8287
252b5132 8288 case M_SB_AB:
df58fc94 8289 ab = 1;
252b5132 8290 s = "sb";
df58fc94
RS
8291 fmt = "t,o(b)";
8292 goto ld_st;
252b5132 8293 case M_SH_AB:
df58fc94 8294 ab = 1;
252b5132 8295 s = "sh";
df58fc94
RS
8296 fmt = "t,o(b)";
8297 goto ld_st;
252b5132 8298 case M_SW_AB:
df58fc94 8299 ab = 1;
252b5132 8300 s = "sw";
df58fc94
RS
8301 fmt = "t,o(b)";
8302 goto ld_st;
252b5132 8303 case M_SWC0_AB:
df58fc94
RS
8304 ab = 1;
8305 gas_assert (!mips_opts.micromips);
252b5132 8306 s = "swc0";
df58fc94 8307 fmt = "E,o(b)";
bdaaa2e1 8308 /* Itbl support may require additional care here. */
252b5132 8309 coproc = 1;
df58fc94 8310 goto ld_st;
252b5132 8311 case M_SWC1_AB:
df58fc94 8312 ab = 1;
252b5132 8313 s = "swc1";
df58fc94 8314 fmt = "T,o(b)";
bdaaa2e1 8315 /* Itbl support may require additional care here. */
252b5132 8316 coproc = 1;
df58fc94 8317 goto ld_st;
252b5132 8318 case M_SWC2_AB:
df58fc94
RS
8319 ab = 1;
8320 case M_SWC2_OB:
252b5132 8321 s = "swc2";
df58fc94
RS
8322 fmt = COP12_FMT;
8323 off12 = mips_opts.micromips;
bdaaa2e1 8324 /* Itbl support may require additional care here. */
252b5132 8325 coproc = 1;
df58fc94 8326 goto ld_st;
252b5132 8327 case M_SWC3_AB:
df58fc94
RS
8328 ab = 1;
8329 gas_assert (!mips_opts.micromips);
252b5132 8330 s = "swc3";
df58fc94 8331 fmt = "E,o(b)";
bdaaa2e1 8332 /* Itbl support may require additional care here. */
252b5132 8333 coproc = 1;
df58fc94 8334 goto ld_st;
252b5132 8335 case M_SWL_AB:
df58fc94
RS
8336 ab = 1;
8337 case M_SWL_OB:
252b5132 8338 s = "swl";
df58fc94
RS
8339 fmt = MEM12_FMT;
8340 off12 = mips_opts.micromips;
8341 goto ld_st;
252b5132 8342 case M_SWR_AB:
df58fc94
RS
8343 ab = 1;
8344 case M_SWR_OB:
252b5132 8345 s = "swr";
df58fc94
RS
8346 fmt = MEM12_FMT;
8347 off12 = mips_opts.micromips;
8348 goto ld_st;
252b5132 8349 case M_SC_AB:
df58fc94
RS
8350 ab = 1;
8351 case M_SC_OB:
252b5132 8352 s = "sc";
df58fc94
RS
8353 fmt = MEM12_FMT;
8354 off12 = mips_opts.micromips;
8355 goto ld_st;
252b5132 8356 case M_SCD_AB:
df58fc94
RS
8357 ab = 1;
8358 case M_SCD_OB:
252b5132 8359 s = "scd";
df58fc94
RS
8360 fmt = MEM12_FMT;
8361 off12 = mips_opts.micromips;
8362 goto ld_st;
d43b4baf 8363 case M_CACHE_AB:
df58fc94
RS
8364 ab = 1;
8365 case M_CACHE_OB:
d43b4baf 8366 s = "cache";
df58fc94
RS
8367 fmt = mips_opts.micromips ? "k,~(b)" : "k,o(b)";
8368 off12 = mips_opts.micromips;
8369 goto ld_st;
3eebd5eb 8370 case M_PREF_AB:
df58fc94
RS
8371 ab = 1;
8372 case M_PREF_OB:
3eebd5eb 8373 s = "pref";
df58fc94
RS
8374 fmt = !mips_opts.micromips ? "k,o(b)" : "k,~(b)";
8375 off12 = mips_opts.micromips;
8376 goto ld_st;
252b5132 8377 case M_SDC1_AB:
df58fc94 8378 ab = 1;
252b5132 8379 s = "sdc1";
df58fc94 8380 fmt = "T,o(b)";
252b5132 8381 coproc = 1;
bdaaa2e1 8382 /* Itbl support may require additional care here. */
df58fc94 8383 goto ld_st;
252b5132 8384 case M_SDC2_AB:
df58fc94
RS
8385 ab = 1;
8386 case M_SDC2_OB:
252b5132 8387 s = "sdc2";
df58fc94
RS
8388 fmt = COP12_FMT;
8389 off12 = mips_opts.micromips;
bdaaa2e1 8390 /* Itbl support may require additional care here. */
252b5132 8391 coproc = 1;
df58fc94 8392 goto ld_st;
252b5132 8393 case M_SDC3_AB:
df58fc94
RS
8394 ab = 1;
8395 gas_assert (!mips_opts.micromips);
252b5132 8396 s = "sdc3";
df58fc94 8397 fmt = "E,o(b)";
bdaaa2e1 8398 /* Itbl support may require additional care here. */
252b5132 8399 coproc = 1;
df58fc94 8400 goto ld_st;
252b5132 8401 case M_SDL_AB:
df58fc94
RS
8402 ab = 1;
8403 case M_SDL_OB:
252b5132 8404 s = "sdl";
df58fc94
RS
8405 fmt = MEM12_FMT;
8406 off12 = mips_opts.micromips;
8407 goto ld_st;
252b5132 8408 case M_SDR_AB:
df58fc94
RS
8409 ab = 1;
8410 case M_SDR_OB:
252b5132 8411 s = "sdr";
df58fc94
RS
8412 fmt = MEM12_FMT;
8413 off12 = mips_opts.micromips;
8414 goto ld_st;
8415 case M_SWP_AB:
8416 ab = 1;
8417 case M_SWP_OB:
8418 gas_assert (mips_opts.micromips);
8419 s = "swp";
8420 fmt = "t,~(b)";
8421 off12 = 1;
8422 goto ld_st;
8423 case M_SDP_AB:
8424 ab = 1;
8425 case M_SDP_OB:
8426 gas_assert (mips_opts.micromips);
8427 s = "sdp";
8428 fmt = "t,~(b)";
8429 off12 = 1;
8430 goto ld_st;
8431 case M_SWM_AB:
8432 ab = 1;
8433 case M_SWM_OB:
8434 gas_assert (mips_opts.micromips);
8435 s = "swm";
8436 fmt = "n,~(b)";
8437 off12 = 1;
8438 goto ld_st;
8439 case M_SDM_AB:
8440 ab = 1;
8441 case M_SDM_OB:
8442 gas_assert (mips_opts.micromips);
8443 s = "sdm";
8444 fmt = "n,~(b)";
8445 off12 = 1;
8446
8447 ld_st:
8fc2e39e
TS
8448 tempreg = AT;
8449 used_at = 1;
df58fc94 8450 ld_noat:
252b5132
RH
8451 if (offset_expr.X_op != O_constant
8452 && offset_expr.X_op != O_symbol)
8453 {
f71d0d44 8454 as_bad (_("Expression too complex"));
252b5132
RH
8455 offset_expr.X_op = O_constant;
8456 }
8457
2051e8c4
MR
8458 if (HAVE_32BIT_ADDRESSES
8459 && !IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
55e08f71
NC
8460 {
8461 char value [32];
8462
8463 sprintf_vma (value, offset_expr.X_add_number);
20e1fcfd 8464 as_bad (_("Number (0x%s) larger than 32 bits"), value);
55e08f71 8465 }
2051e8c4 8466
252b5132
RH
8467 /* A constant expression in PIC code can be handled just as it
8468 is in non PIC code. */
aed1a261
RS
8469 if (offset_expr.X_op == O_constant)
8470 {
df58fc94
RS
8471 int hipart = 0;
8472
842f8b2a 8473 expr1.X_add_number = offset_expr.X_add_number;
2051e8c4 8474 normalize_address_expr (&expr1);
df58fc94 8475 if (!off12 && !IS_SEXT_16BIT_NUM (expr1.X_add_number))
842f8b2a
MR
8476 {
8477 expr1.X_add_number = ((expr1.X_add_number + 0x8000)
8478 & ~(bfd_vma) 0xffff);
df58fc94
RS
8479 hipart = 1;
8480 }
8481 else if (off12 && !IS_SEXT_12BIT_NUM (expr1.X_add_number))
8482 {
8483 expr1.X_add_number = ((expr1.X_add_number + 0x800)
8484 & ~(bfd_vma) 0xfff);
8485 hipart = 1;
8486 }
8487 if (hipart)
8488 {
842f8b2a
MR
8489 load_register (tempreg, &expr1, HAVE_64BIT_ADDRESSES);
8490 if (breg != 0)
8491 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
8492 tempreg, tempreg, breg);
8493 breg = tempreg;
8494 }
dd6a37e7
AP
8495 if (off0)
8496 {
8497 if (offset_expr.X_add_number == 0)
8498 tempreg = breg;
8499 else
8500 macro_build (&offset_expr, ADDRESS_ADDI_INSN,
8501 "t,r,j", tempreg, breg, BFD_RELOC_LO16);
8502 macro_build (NULL, s, fmt, treg, tempreg);
8503 }
8504 else if (!off12)
df58fc94
RS
8505 macro_build (&offset_expr, s, fmt, treg, BFD_RELOC_LO16, breg);
8506 else
8507 macro_build (NULL, s, fmt,
8508 treg, (unsigned long) offset_expr.X_add_number, breg);
8509 }
dd6a37e7 8510 else if (off12 || off0)
df58fc94 8511 {
dd6a37e7
AP
8512 /* A 12-bit or 0-bit offset field is too narrow to be used
8513 for a low-part relocation, so load the whole address into
8514 the auxillary register. In the case of "A(b)" addresses,
8515 we first load absolute address "A" into the register and
8516 then add base register "b". In the case of "o(b)" addresses,
8517 we simply need to add 16-bit offset "o" to base register "b", and
df58fc94
RS
8518 offset_reloc already contains the relocations associated
8519 with "o". */
8520 if (ab)
8521 {
8522 load_address (tempreg, &offset_expr, &used_at);
8523 if (breg != 0)
8524 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
8525 tempreg, tempreg, breg);
8526 }
8527 else
8528 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j",
8529 tempreg, breg, -1,
8530 offset_reloc[0], offset_reloc[1], offset_reloc[2]);
8531 expr1.X_add_number = 0;
dd6a37e7
AP
8532 if (off0)
8533 macro_build (NULL, s, fmt, treg, tempreg);
8534 else
8535 macro_build (NULL, s, fmt,
8536 treg, (unsigned long) expr1.X_add_number, tempreg);
aed1a261
RS
8537 }
8538 else if (mips_pic == NO_PIC)
252b5132
RH
8539 {
8540 /* If this is a reference to a GP relative symbol, and there
8541 is no base register, we want
cdf6fd85 8542 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
252b5132
RH
8543 Otherwise, if there is no base register, we want
8544 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
8545 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
8546 If we have a constant, we need two instructions anyhow,
8547 so we always use the latter form.
8548
8549 If we have a base register, and this is a reference to a
8550 GP relative symbol, we want
8551 addu $tempreg,$breg,$gp
cdf6fd85 8552 <op> $treg,<sym>($tempreg) (BFD_RELOC_GPREL16)
252b5132
RH
8553 Otherwise we want
8554 lui $tempreg,<sym> (BFD_RELOC_HI16_S)
8555 addu $tempreg,$tempreg,$breg
8556 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
d6bc6245 8557 With a constant we always use the latter case.
76b3015f 8558
d6bc6245
TS
8559 With 64bit address space and no base register and $at usable,
8560 we want
8561 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
8562 lui $at,<sym> (BFD_RELOC_HI16_S)
8563 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
8564 dsll32 $tempreg,0
8565 daddu $tempreg,$at
8566 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
8567 If we have a base register, we want
8568 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
8569 lui $at,<sym> (BFD_RELOC_HI16_S)
8570 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
8571 daddu $at,$breg
8572 dsll32 $tempreg,0
8573 daddu $tempreg,$at
8574 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
8575
8576 Without $at we can't generate the optimal path for superscalar
8577 processors here since this would require two temporary registers.
8578 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
8579 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
8580 dsll $tempreg,16
8581 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
8582 dsll $tempreg,16
8583 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
8584 If we have a base register, we want
8585 lui $tempreg,<sym> (BFD_RELOC_MIPS_HIGHEST)
8586 daddiu $tempreg,<sym> (BFD_RELOC_MIPS_HIGHER)
8587 dsll $tempreg,16
8588 daddiu $tempreg,<sym> (BFD_RELOC_HI16_S)
8589 dsll $tempreg,16
8590 daddu $tempreg,$tempreg,$breg
8591 <op> $treg,<sym>($tempreg) (BFD_RELOC_LO16)
6373ee54 8592
6caf9ef4 8593 For GP relative symbols in 64bit address space we can use
aed1a261
RS
8594 the same sequence as in 32bit address space. */
8595 if (HAVE_64BIT_SYMBOLS)
d6bc6245 8596 {
aed1a261 8597 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4
TS
8598 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
8599 {
8600 relax_start (offset_expr.X_add_symbol);
8601 if (breg == 0)
8602 {
8603 macro_build (&offset_expr, s, fmt, treg,
8604 BFD_RELOC_GPREL16, mips_gp_register);
8605 }
8606 else
8607 {
8608 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
8609 tempreg, breg, mips_gp_register);
8610 macro_build (&offset_expr, s, fmt, treg,
8611 BFD_RELOC_GPREL16, tempreg);
8612 }
8613 relax_switch ();
8614 }
d6bc6245 8615
741fe287 8616 if (used_at == 0 && mips_opts.at)
d6bc6245 8617 {
df58fc94 8618 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
67c0d1eb 8619 BFD_RELOC_MIPS_HIGHEST);
df58fc94 8620 macro_build (&offset_expr, "lui", LUI_FMT, AT,
67c0d1eb
RS
8621 BFD_RELOC_HI16_S);
8622 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
8623 tempreg, BFD_RELOC_MIPS_HIGHER);
d6bc6245 8624 if (breg != 0)
67c0d1eb 8625 macro_build (NULL, "daddu", "d,v,t", AT, AT, breg);
df58fc94 8626 macro_build (NULL, "dsll32", SHFT_FMT, tempreg, tempreg, 0);
67c0d1eb
RS
8627 macro_build (NULL, "daddu", "d,v,t", tempreg, tempreg, AT);
8628 macro_build (&offset_expr, s, fmt, treg, BFD_RELOC_LO16,
8629 tempreg);
d6bc6245
TS
8630 used_at = 1;
8631 }
8632 else
8633 {
df58fc94 8634 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
67c0d1eb
RS
8635 BFD_RELOC_MIPS_HIGHEST);
8636 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
8637 tempreg, BFD_RELOC_MIPS_HIGHER);
df58fc94 8638 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
67c0d1eb
RS
8639 macro_build (&offset_expr, "daddiu", "t,r,j", tempreg,
8640 tempreg, BFD_RELOC_HI16_S);
df58fc94 8641 macro_build (NULL, "dsll", SHFT_FMT, tempreg, tempreg, 16);
d6bc6245 8642 if (breg != 0)
67c0d1eb 8643 macro_build (NULL, "daddu", "d,v,t",
17a2f251 8644 tempreg, tempreg, breg);
67c0d1eb 8645 macro_build (&offset_expr, s, fmt, treg,
17a2f251 8646 BFD_RELOC_LO16, tempreg);
d6bc6245 8647 }
6caf9ef4
TS
8648
8649 if (mips_relax.sequence)
8650 relax_end ();
8fc2e39e 8651 break;
d6bc6245 8652 }
256ab948 8653
252b5132
RH
8654 if (breg == 0)
8655 {
67c0d1eb 8656 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 8657 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
252b5132 8658 {
4d7206a2 8659 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
8660 macro_build (&offset_expr, s, fmt, treg, BFD_RELOC_GPREL16,
8661 mips_gp_register);
4d7206a2 8662 relax_switch ();
252b5132 8663 }
67c0d1eb
RS
8664 macro_build_lui (&offset_expr, tempreg);
8665 macro_build (&offset_expr, s, fmt, treg,
17a2f251 8666 BFD_RELOC_LO16, tempreg);
4d7206a2
RS
8667 if (mips_relax.sequence)
8668 relax_end ();
252b5132
RH
8669 }
8670 else
8671 {
67c0d1eb 8672 if ((valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 8673 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
252b5132 8674 {
4d7206a2 8675 relax_start (offset_expr.X_add_symbol);
67c0d1eb 8676 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8677 tempreg, breg, mips_gp_register);
67c0d1eb 8678 macro_build (&offset_expr, s, fmt, treg,
17a2f251 8679 BFD_RELOC_GPREL16, tempreg);
4d7206a2 8680 relax_switch ();
252b5132 8681 }
67c0d1eb
RS
8682 macro_build_lui (&offset_expr, tempreg);
8683 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8684 tempreg, tempreg, breg);
67c0d1eb 8685 macro_build (&offset_expr, s, fmt, treg,
17a2f251 8686 BFD_RELOC_LO16, tempreg);
4d7206a2
RS
8687 if (mips_relax.sequence)
8688 relax_end ();
252b5132
RH
8689 }
8690 }
0a44bf69 8691 else if (!mips_big_got)
252b5132 8692 {
ed6fb7bd 8693 int lw_reloc_type = (int) BFD_RELOC_MIPS_GOT16;
f9419b05 8694
252b5132
RH
8695 /* If this is a reference to an external symbol, we want
8696 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
8697 nop
8698 <op> $treg,0($tempreg)
8699 Otherwise we want
8700 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
8701 nop
8702 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
8703 <op> $treg,0($tempreg)
f5040a92
AO
8704
8705 For NewABI, we want
8706 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
8707 <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST)
8708
252b5132
RH
8709 If there is a base register, we add it to $tempreg before
8710 the <op>. If there is a constant, we stick it in the
8711 <op> instruction. We don't handle constants larger than
8712 16 bits, because we have no way to load the upper 16 bits
8713 (actually, we could handle them for the subset of cases
8714 in which we are not using $at). */
9c2799c2 8715 gas_assert (offset_expr.X_op == O_symbol);
f5040a92
AO
8716 if (HAVE_NEWABI)
8717 {
67c0d1eb
RS
8718 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
8719 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f5040a92 8720 if (breg != 0)
67c0d1eb 8721 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8722 tempreg, tempreg, breg);
67c0d1eb 8723 macro_build (&offset_expr, s, fmt, treg,
17a2f251 8724 BFD_RELOC_MIPS_GOT_OFST, tempreg);
f5040a92
AO
8725 break;
8726 }
252b5132
RH
8727 expr1.X_add_number = offset_expr.X_add_number;
8728 offset_expr.X_add_number = 0;
8729 if (expr1.X_add_number < -0x8000
8730 || expr1.X_add_number >= 0x8000)
8731 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb
RS
8732 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
8733 lw_reloc_type, mips_gp_register);
269137b2 8734 load_delay_nop ();
4d7206a2
RS
8735 relax_start (offset_expr.X_add_symbol);
8736 relax_switch ();
67c0d1eb
RS
8737 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
8738 tempreg, BFD_RELOC_LO16);
4d7206a2 8739 relax_end ();
252b5132 8740 if (breg != 0)
67c0d1eb 8741 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8742 tempreg, tempreg, breg);
67c0d1eb 8743 macro_build (&expr1, s, fmt, treg, BFD_RELOC_LO16, tempreg);
252b5132 8744 }
0a44bf69 8745 else if (mips_big_got && !HAVE_NEWABI)
252b5132 8746 {
67c0d1eb 8747 int gpdelay;
252b5132
RH
8748
8749 /* If this is a reference to an external symbol, we want
8750 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
8751 addu $tempreg,$tempreg,$gp
8752 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
8753 <op> $treg,0($tempreg)
8754 Otherwise we want
8755 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
8756 nop
8757 addiu $tempreg,$tempreg,<sym> (BFD_RELOC_LO16)
8758 <op> $treg,0($tempreg)
8759 If there is a base register, we add it to $tempreg before
8760 the <op>. If there is a constant, we stick it in the
8761 <op> instruction. We don't handle constants larger than
8762 16 bits, because we have no way to load the upper 16 bits
8763 (actually, we could handle them for the subset of cases
f5040a92 8764 in which we are not using $at). */
9c2799c2 8765 gas_assert (offset_expr.X_op == O_symbol);
252b5132
RH
8766 expr1.X_add_number = offset_expr.X_add_number;
8767 offset_expr.X_add_number = 0;
8768 if (expr1.X_add_number < -0x8000
8769 || expr1.X_add_number >= 0x8000)
8770 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb 8771 gpdelay = reg_needs_delay (mips_gp_register);
4d7206a2 8772 relax_start (offset_expr.X_add_symbol);
df58fc94 8773 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
17a2f251 8774 BFD_RELOC_MIPS_GOT_HI16);
67c0d1eb
RS
8775 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", tempreg, tempreg,
8776 mips_gp_register);
8777 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
8778 BFD_RELOC_MIPS_GOT_LO16, tempreg);
4d7206a2 8779 relax_switch ();
67c0d1eb
RS
8780 if (gpdelay)
8781 macro_build (NULL, "nop", "");
8782 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
8783 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 8784 load_delay_nop ();
67c0d1eb
RS
8785 macro_build (&offset_expr, ADDRESS_ADDI_INSN, "t,r,j", tempreg,
8786 tempreg, BFD_RELOC_LO16);
4d7206a2
RS
8787 relax_end ();
8788
252b5132 8789 if (breg != 0)
67c0d1eb 8790 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8791 tempreg, tempreg, breg);
67c0d1eb 8792 macro_build (&expr1, s, fmt, treg, BFD_RELOC_LO16, tempreg);
252b5132 8793 }
0a44bf69 8794 else if (mips_big_got && HAVE_NEWABI)
f5040a92 8795 {
f5040a92
AO
8796 /* If this is a reference to an external symbol, we want
8797 lui $tempreg,<sym> (BFD_RELOC_MIPS_GOT_HI16)
8798 add $tempreg,$tempreg,$gp
8799 lw $tempreg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_LO16)
8800 <op> $treg,<ofst>($tempreg)
8801 Otherwise, for local symbols, we want:
8802 lw $tempreg,<sym>($gp) (BFD_RELOC_MIPS_GOT_PAGE)
8803 <op> $treg,<sym>($tempreg) (BFD_RELOC_MIPS_GOT_OFST) */
9c2799c2 8804 gas_assert (offset_expr.X_op == O_symbol);
4d7206a2 8805 expr1.X_add_number = offset_expr.X_add_number;
f5040a92
AO
8806 offset_expr.X_add_number = 0;
8807 if (expr1.X_add_number < -0x8000
8808 || expr1.X_add_number >= 0x8000)
8809 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
4d7206a2 8810 relax_start (offset_expr.X_add_symbol);
df58fc94 8811 macro_build (&offset_expr, "lui", LUI_FMT, tempreg,
17a2f251 8812 BFD_RELOC_MIPS_GOT_HI16);
67c0d1eb
RS
8813 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", tempreg, tempreg,
8814 mips_gp_register);
8815 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
8816 BFD_RELOC_MIPS_GOT_LO16, tempreg);
f5040a92 8817 if (breg != 0)
67c0d1eb 8818 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8819 tempreg, tempreg, breg);
67c0d1eb 8820 macro_build (&expr1, s, fmt, treg, BFD_RELOC_LO16, tempreg);
684022ea 8821
4d7206a2 8822 relax_switch ();
f5040a92 8823 offset_expr.X_add_number = expr1.X_add_number;
67c0d1eb
RS
8824 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", tempreg,
8825 BFD_RELOC_MIPS_GOT_PAGE, mips_gp_register);
f5040a92 8826 if (breg != 0)
67c0d1eb 8827 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 8828 tempreg, tempreg, breg);
67c0d1eb 8829 macro_build (&offset_expr, s, fmt, treg,
17a2f251 8830 BFD_RELOC_MIPS_GOT_OFST, tempreg);
4d7206a2 8831 relax_end ();
f5040a92 8832 }
252b5132
RH
8833 else
8834 abort ();
8835
252b5132
RH
8836 break;
8837
8838 case M_LI:
8839 case M_LI_S:
67c0d1eb 8840 load_register (treg, &imm_expr, 0);
8fc2e39e 8841 break;
252b5132
RH
8842
8843 case M_DLI:
67c0d1eb 8844 load_register (treg, &imm_expr, 1);
8fc2e39e 8845 break;
252b5132
RH
8846
8847 case M_LI_SS:
8848 if (imm_expr.X_op == O_constant)
8849 {
8fc2e39e 8850 used_at = 1;
67c0d1eb
RS
8851 load_register (AT, &imm_expr, 0);
8852 macro_build (NULL, "mtc1", "t,G", AT, treg);
252b5132
RH
8853 break;
8854 }
8855 else
8856 {
9c2799c2 8857 gas_assert (offset_expr.X_op == O_symbol
90ecf173
MR
8858 && strcmp (segment_name (S_GET_SEGMENT
8859 (offset_expr.X_add_symbol)),
8860 ".lit4") == 0
8861 && offset_expr.X_add_number == 0);
67c0d1eb 8862 macro_build (&offset_expr, "lwc1", "T,o(b)", treg,
17a2f251 8863 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
8fc2e39e 8864 break;
252b5132
RH
8865 }
8866
8867 case M_LI_D:
ca4e0257
RS
8868 /* Check if we have a constant in IMM_EXPR. If the GPRs are 64 bits
8869 wide, IMM_EXPR is the entire value. Otherwise IMM_EXPR is the high
8870 order 32 bits of the value and the low order 32 bits are either
8871 zero or in OFFSET_EXPR. */
252b5132
RH
8872 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
8873 {
ca4e0257 8874 if (HAVE_64BIT_GPRS)
67c0d1eb 8875 load_register (treg, &imm_expr, 1);
252b5132
RH
8876 else
8877 {
8878 int hreg, lreg;
8879
8880 if (target_big_endian)
8881 {
8882 hreg = treg;
8883 lreg = treg + 1;
8884 }
8885 else
8886 {
8887 hreg = treg + 1;
8888 lreg = treg;
8889 }
8890
8891 if (hreg <= 31)
67c0d1eb 8892 load_register (hreg, &imm_expr, 0);
252b5132
RH
8893 if (lreg <= 31)
8894 {
8895 if (offset_expr.X_op == O_absent)
67c0d1eb 8896 move_register (lreg, 0);
252b5132
RH
8897 else
8898 {
9c2799c2 8899 gas_assert (offset_expr.X_op == O_constant);
67c0d1eb 8900 load_register (lreg, &offset_expr, 0);
252b5132
RH
8901 }
8902 }
8903 }
8fc2e39e 8904 break;
252b5132
RH
8905 }
8906
8907 /* We know that sym is in the .rdata section. First we get the
8908 upper 16 bits of the address. */
8909 if (mips_pic == NO_PIC)
8910 {
67c0d1eb 8911 macro_build_lui (&offset_expr, AT);
8fc2e39e 8912 used_at = 1;
252b5132 8913 }
0a44bf69 8914 else
252b5132 8915 {
67c0d1eb
RS
8916 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
8917 BFD_RELOC_MIPS_GOT16, mips_gp_register);
8fc2e39e 8918 used_at = 1;
252b5132 8919 }
bdaaa2e1 8920
252b5132 8921 /* Now we load the register(s). */
ca4e0257 8922 if (HAVE_64BIT_GPRS)
8fc2e39e
TS
8923 {
8924 used_at = 1;
8925 macro_build (&offset_expr, "ld", "t,o(b)", treg, BFD_RELOC_LO16, AT);
8926 }
252b5132
RH
8927 else
8928 {
8fc2e39e 8929 used_at = 1;
67c0d1eb 8930 macro_build (&offset_expr, "lw", "t,o(b)", treg, BFD_RELOC_LO16, AT);
f9419b05 8931 if (treg != RA)
252b5132
RH
8932 {
8933 /* FIXME: How in the world do we deal with the possible
8934 overflow here? */
8935 offset_expr.X_add_number += 4;
67c0d1eb 8936 macro_build (&offset_expr, "lw", "t,o(b)",
17a2f251 8937 treg + 1, BFD_RELOC_LO16, AT);
252b5132
RH
8938 }
8939 }
252b5132
RH
8940 break;
8941
8942 case M_LI_DD:
ca4e0257
RS
8943 /* Check if we have a constant in IMM_EXPR. If the FPRs are 64 bits
8944 wide, IMM_EXPR is the entire value and the GPRs are known to be 64
8945 bits wide as well. Otherwise IMM_EXPR is the high order 32 bits of
8946 the value and the low order 32 bits are either zero or in
8947 OFFSET_EXPR. */
252b5132
RH
8948 if (imm_expr.X_op == O_constant || imm_expr.X_op == O_big)
8949 {
8fc2e39e 8950 used_at = 1;
67c0d1eb 8951 load_register (AT, &imm_expr, HAVE_64BIT_FPRS);
ca4e0257
RS
8952 if (HAVE_64BIT_FPRS)
8953 {
9c2799c2 8954 gas_assert (HAVE_64BIT_GPRS);
67c0d1eb 8955 macro_build (NULL, "dmtc1", "t,S", AT, treg);
ca4e0257 8956 }
252b5132
RH
8957 else
8958 {
67c0d1eb 8959 macro_build (NULL, "mtc1", "t,G", AT, treg + 1);
252b5132 8960 if (offset_expr.X_op == O_absent)
67c0d1eb 8961 macro_build (NULL, "mtc1", "t,G", 0, treg);
252b5132
RH
8962 else
8963 {
9c2799c2 8964 gas_assert (offset_expr.X_op == O_constant);
67c0d1eb
RS
8965 load_register (AT, &offset_expr, 0);
8966 macro_build (NULL, "mtc1", "t,G", AT, treg);
252b5132
RH
8967 }
8968 }
8969 break;
8970 }
8971
9c2799c2 8972 gas_assert (offset_expr.X_op == O_symbol
90ecf173 8973 && offset_expr.X_add_number == 0);
252b5132
RH
8974 s = segment_name (S_GET_SEGMENT (offset_expr.X_add_symbol));
8975 if (strcmp (s, ".lit8") == 0)
8976 {
0aa27725 8977 if (CPU_HAS_LDC1_SDC1 (mips_opts.arch) || mips_opts.micromips)
252b5132 8978 {
67c0d1eb 8979 macro_build (&offset_expr, "ldc1", "T,o(b)", treg,
17a2f251 8980 BFD_RELOC_MIPS_LITERAL, mips_gp_register);
8fc2e39e 8981 break;
252b5132 8982 }
c9914766 8983 breg = mips_gp_register;
252b5132
RH
8984 r = BFD_RELOC_MIPS_LITERAL;
8985 goto dob;
8986 }
8987 else
8988 {
9c2799c2 8989 gas_assert (strcmp (s, RDATA_SECTION_NAME) == 0);
8fc2e39e 8990 used_at = 1;
0a44bf69 8991 if (mips_pic != NO_PIC)
67c0d1eb
RS
8992 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
8993 BFD_RELOC_MIPS_GOT16, mips_gp_register);
252b5132
RH
8994 else
8995 {
8996 /* FIXME: This won't work for a 64 bit address. */
67c0d1eb 8997 macro_build_lui (&offset_expr, AT);
252b5132 8998 }
bdaaa2e1 8999
0aa27725 9000 if (CPU_HAS_LDC1_SDC1 (mips_opts.arch) || mips_opts.micromips)
252b5132 9001 {
67c0d1eb
RS
9002 macro_build (&offset_expr, "ldc1", "T,o(b)",
9003 treg, BFD_RELOC_LO16, AT);
252b5132
RH
9004 break;
9005 }
9006 breg = AT;
9007 r = BFD_RELOC_LO16;
9008 goto dob;
9009 }
9010
9011 case M_L_DOB:
252b5132
RH
9012 /* Even on a big endian machine $fn comes before $fn+1. We have
9013 to adjust when loading from memory. */
9014 r = BFD_RELOC_LO16;
9015 dob:
df58fc94 9016 gas_assert (!mips_opts.micromips);
0aa27725 9017 gas_assert (!CPU_HAS_LDC1_SDC1 (mips_opts.arch));
67c0d1eb 9018 macro_build (&offset_expr, "lwc1", "T,o(b)",
17a2f251 9019 target_big_endian ? treg + 1 : treg, r, breg);
252b5132
RH
9020 /* FIXME: A possible overflow which I don't know how to deal
9021 with. */
9022 offset_expr.X_add_number += 4;
67c0d1eb 9023 macro_build (&offset_expr, "lwc1", "T,o(b)",
17a2f251 9024 target_big_endian ? treg : treg + 1, r, breg);
252b5132
RH
9025 break;
9026
c4a68bea 9027 case M_S_DOB:
df58fc94 9028 gas_assert (!mips_opts.micromips);
0aa27725 9029 gas_assert (!CPU_HAS_LDC1_SDC1 (mips_opts.arch));
c4a68bea
MR
9030 /* Even on a big endian machine $fn comes before $fn+1. We have
9031 to adjust when storing to memory. */
9032 macro_build (&offset_expr, "swc1", "T,o(b)",
9033 target_big_endian ? treg + 1 : treg, BFD_RELOC_LO16, breg);
9034 offset_expr.X_add_number += 4;
9035 macro_build (&offset_expr, "swc1", "T,o(b)",
9036 target_big_endian ? treg : treg + 1, BFD_RELOC_LO16, breg);
9037 break;
9038
252b5132 9039 case M_L_DAB:
df58fc94 9040 gas_assert (!mips_opts.micromips);
252b5132
RH
9041 /*
9042 * The MIPS assembler seems to check for X_add_number not
9043 * being double aligned and generating:
9044 * lui at,%hi(foo+1)
9045 * addu at,at,v1
9046 * addiu at,at,%lo(foo+1)
9047 * lwc1 f2,0(at)
9048 * lwc1 f3,4(at)
9049 * But, the resulting address is the same after relocation so why
9050 * generate the extra instruction?
9051 */
bdaaa2e1 9052 /* Itbl support may require additional care here. */
252b5132 9053 coproc = 1;
df58fc94 9054 fmt = "T,o(b)";
0aa27725 9055 if (CPU_HAS_LDC1_SDC1 (mips_opts.arch))
252b5132
RH
9056 {
9057 s = "ldc1";
df58fc94 9058 goto ld_st;
252b5132 9059 }
252b5132 9060 s = "lwc1";
252b5132
RH
9061 goto ldd_std;
9062
9063 case M_S_DAB:
df58fc94
RS
9064 gas_assert (!mips_opts.micromips);
9065 /* Itbl support may require additional care here. */
9066 coproc = 1;
9067 fmt = "T,o(b)";
0aa27725 9068 if (CPU_HAS_LDC1_SDC1 (mips_opts.arch))
252b5132
RH
9069 {
9070 s = "sdc1";
df58fc94 9071 goto ld_st;
252b5132 9072 }
252b5132 9073 s = "swc1";
252b5132
RH
9074 goto ldd_std;
9075
e407c74b
NC
9076 case M_LQ_AB:
9077 fmt = "t,o(b)";
9078 s = "lq";
9079 goto ld;
9080
9081 case M_SQ_AB:
9082 fmt = "t,o(b)";
9083 s = "sq";
9084 goto ld_st;
9085
252b5132 9086 case M_LD_AB:
df58fc94 9087 fmt = "t,o(b)";
ca4e0257 9088 if (HAVE_64BIT_GPRS)
252b5132
RH
9089 {
9090 s = "ld";
9091 goto ld;
9092 }
252b5132 9093 s = "lw";
252b5132
RH
9094 goto ldd_std;
9095
9096 case M_SD_AB:
df58fc94 9097 fmt = "t,o(b)";
ca4e0257 9098 if (HAVE_64BIT_GPRS)
252b5132
RH
9099 {
9100 s = "sd";
df58fc94 9101 goto ld_st;
252b5132 9102 }
252b5132 9103 s = "sw";
252b5132
RH
9104
9105 ldd_std:
9106 if (offset_expr.X_op != O_symbol
9107 && offset_expr.X_op != O_constant)
9108 {
f71d0d44 9109 as_bad (_("Expression too complex"));
252b5132
RH
9110 offset_expr.X_op = O_constant;
9111 }
9112
2051e8c4
MR
9113 if (HAVE_32BIT_ADDRESSES
9114 && !IS_SEXT_32BIT_NUM (offset_expr.X_add_number))
55e08f71
NC
9115 {
9116 char value [32];
9117
9118 sprintf_vma (value, offset_expr.X_add_number);
20e1fcfd 9119 as_bad (_("Number (0x%s) larger than 32 bits"), value);
55e08f71 9120 }
2051e8c4 9121
252b5132
RH
9122 /* Even on a big endian machine $fn comes before $fn+1. We have
9123 to adjust when loading from memory. We set coproc if we must
9124 load $fn+1 first. */
bdaaa2e1 9125 /* Itbl support may require additional care here. */
90ecf173 9126 if (!target_big_endian)
252b5132
RH
9127 coproc = 0;
9128
90ecf173 9129 if (mips_pic == NO_PIC || offset_expr.X_op == O_constant)
252b5132
RH
9130 {
9131 /* If this is a reference to a GP relative symbol, we want
cdf6fd85
TS
9132 <op> $treg,<sym>($gp) (BFD_RELOC_GPREL16)
9133 <op> $treg+1,<sym>+4($gp) (BFD_RELOC_GPREL16)
252b5132
RH
9134 If we have a base register, we use this
9135 addu $at,$breg,$gp
cdf6fd85
TS
9136 <op> $treg,<sym>($at) (BFD_RELOC_GPREL16)
9137 <op> $treg+1,<sym>+4($at) (BFD_RELOC_GPREL16)
252b5132
RH
9138 If this is not a GP relative symbol, we want
9139 lui $at,<sym> (BFD_RELOC_HI16_S)
9140 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
9141 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
9142 If there is a base register, we add it to $at after the
9143 lui instruction. If there is a constant, we always use
9144 the last case. */
39a59cf8
MR
9145 if (offset_expr.X_op == O_symbol
9146 && (valueT) offset_expr.X_add_number <= MAX_GPREL_OFFSET
6caf9ef4 9147 && !nopic_need_relax (offset_expr.X_add_symbol, 1))
252b5132 9148 {
4d7206a2 9149 relax_start (offset_expr.X_add_symbol);
252b5132
RH
9150 if (breg == 0)
9151 {
c9914766 9152 tempreg = mips_gp_register;
252b5132
RH
9153 }
9154 else
9155 {
67c0d1eb 9156 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 9157 AT, breg, mips_gp_register);
252b5132 9158 tempreg = AT;
252b5132
RH
9159 used_at = 1;
9160 }
9161
beae10d5 9162 /* Itbl support may require additional care here. */
67c0d1eb 9163 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
17a2f251 9164 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
9165 offset_expr.X_add_number += 4;
9166
9167 /* Set mips_optimize to 2 to avoid inserting an
9168 undesired nop. */
9169 hold_mips_optimize = mips_optimize;
9170 mips_optimize = 2;
beae10d5 9171 /* Itbl support may require additional care here. */
67c0d1eb 9172 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
17a2f251 9173 BFD_RELOC_GPREL16, tempreg);
252b5132
RH
9174 mips_optimize = hold_mips_optimize;
9175
4d7206a2 9176 relax_switch ();
252b5132 9177
0970e49e 9178 offset_expr.X_add_number -= 4;
252b5132 9179 }
8fc2e39e 9180 used_at = 1;
67c0d1eb 9181 macro_build_lui (&offset_expr, AT);
252b5132 9182 if (breg != 0)
67c0d1eb 9183 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
beae10d5 9184 /* Itbl support may require additional care here. */
67c0d1eb 9185 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
17a2f251 9186 BFD_RELOC_LO16, AT);
252b5132
RH
9187 /* FIXME: How do we handle overflow here? */
9188 offset_expr.X_add_number += 4;
beae10d5 9189 /* Itbl support may require additional care here. */
67c0d1eb 9190 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
17a2f251 9191 BFD_RELOC_LO16, AT);
4d7206a2
RS
9192 if (mips_relax.sequence)
9193 relax_end ();
bdaaa2e1 9194 }
0a44bf69 9195 else if (!mips_big_got)
252b5132 9196 {
252b5132
RH
9197 /* If this is a reference to an external symbol, we want
9198 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9199 nop
9200 <op> $treg,0($at)
9201 <op> $treg+1,4($at)
9202 Otherwise we want
9203 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9204 nop
9205 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
9206 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
9207 If there is a base register we add it to $at before the
9208 lwc1 instructions. If there is a constant we include it
9209 in the lwc1 instructions. */
9210 used_at = 1;
9211 expr1.X_add_number = offset_expr.X_add_number;
252b5132
RH
9212 if (expr1.X_add_number < -0x8000
9213 || expr1.X_add_number >= 0x8000 - 4)
9214 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb 9215 load_got_offset (AT, &offset_expr);
269137b2 9216 load_delay_nop ();
252b5132 9217 if (breg != 0)
67c0d1eb 9218 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
252b5132
RH
9219
9220 /* Set mips_optimize to 2 to avoid inserting an undesired
9221 nop. */
9222 hold_mips_optimize = mips_optimize;
9223 mips_optimize = 2;
4d7206a2 9224
beae10d5 9225 /* Itbl support may require additional care here. */
4d7206a2 9226 relax_start (offset_expr.X_add_symbol);
67c0d1eb
RS
9227 macro_build (&expr1, s, fmt, coproc ? treg + 1 : treg,
9228 BFD_RELOC_LO16, AT);
4d7206a2 9229 expr1.X_add_number += 4;
67c0d1eb
RS
9230 macro_build (&expr1, s, fmt, coproc ? treg : treg + 1,
9231 BFD_RELOC_LO16, AT);
4d7206a2 9232 relax_switch ();
67c0d1eb
RS
9233 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
9234 BFD_RELOC_LO16, AT);
4d7206a2 9235 offset_expr.X_add_number += 4;
67c0d1eb
RS
9236 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
9237 BFD_RELOC_LO16, AT);
4d7206a2 9238 relax_end ();
252b5132 9239
4d7206a2 9240 mips_optimize = hold_mips_optimize;
252b5132 9241 }
0a44bf69 9242 else if (mips_big_got)
252b5132 9243 {
67c0d1eb 9244 int gpdelay;
252b5132
RH
9245
9246 /* If this is a reference to an external symbol, we want
9247 lui $at,<sym> (BFD_RELOC_MIPS_GOT_HI16)
9248 addu $at,$at,$gp
9249 lw $at,<sym>($at) (BFD_RELOC_MIPS_GOT_LO16)
9250 nop
9251 <op> $treg,0($at)
9252 <op> $treg+1,4($at)
9253 Otherwise we want
9254 lw $at,<sym>($gp) (BFD_RELOC_MIPS_GOT16)
9255 nop
9256 <op> $treg,<sym>($at) (BFD_RELOC_LO16)
9257 <op> $treg+1,<sym>+4($at) (BFD_RELOC_LO16)
9258 If there is a base register we add it to $at before the
9259 lwc1 instructions. If there is a constant we include it
9260 in the lwc1 instructions. */
9261 used_at = 1;
9262 expr1.X_add_number = offset_expr.X_add_number;
9263 offset_expr.X_add_number = 0;
9264 if (expr1.X_add_number < -0x8000
9265 || expr1.X_add_number >= 0x8000 - 4)
9266 as_bad (_("PIC code offset overflow (max 16 signed bits)"));
67c0d1eb 9267 gpdelay = reg_needs_delay (mips_gp_register);
4d7206a2 9268 relax_start (offset_expr.X_add_symbol);
df58fc94 9269 macro_build (&offset_expr, "lui", LUI_FMT,
67c0d1eb
RS
9270 AT, BFD_RELOC_MIPS_GOT_HI16);
9271 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
17a2f251 9272 AT, AT, mips_gp_register);
67c0d1eb 9273 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)",
17a2f251 9274 AT, BFD_RELOC_MIPS_GOT_LO16, AT);
269137b2 9275 load_delay_nop ();
252b5132 9276 if (breg != 0)
67c0d1eb 9277 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
beae10d5 9278 /* Itbl support may require additional care here. */
67c0d1eb 9279 macro_build (&expr1, s, fmt, coproc ? treg + 1 : treg,
17a2f251 9280 BFD_RELOC_LO16, AT);
252b5132
RH
9281 expr1.X_add_number += 4;
9282
9283 /* Set mips_optimize to 2 to avoid inserting an undesired
9284 nop. */
9285 hold_mips_optimize = mips_optimize;
9286 mips_optimize = 2;
beae10d5 9287 /* Itbl support may require additional care here. */
67c0d1eb 9288 macro_build (&expr1, s, fmt, coproc ? treg : treg + 1,
17a2f251 9289 BFD_RELOC_LO16, AT);
252b5132
RH
9290 mips_optimize = hold_mips_optimize;
9291 expr1.X_add_number -= 4;
9292
4d7206a2
RS
9293 relax_switch ();
9294 offset_expr.X_add_number = expr1.X_add_number;
67c0d1eb
RS
9295 if (gpdelay)
9296 macro_build (NULL, "nop", "");
9297 macro_build (&offset_expr, ADDRESS_LOAD_INSN, "t,o(b)", AT,
9298 BFD_RELOC_MIPS_GOT16, mips_gp_register);
269137b2 9299 load_delay_nop ();
252b5132 9300 if (breg != 0)
67c0d1eb 9301 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", AT, breg, AT);
beae10d5 9302 /* Itbl support may require additional care here. */
67c0d1eb
RS
9303 macro_build (&offset_expr, s, fmt, coproc ? treg + 1 : treg,
9304 BFD_RELOC_LO16, AT);
4d7206a2 9305 offset_expr.X_add_number += 4;
252b5132
RH
9306
9307 /* Set mips_optimize to 2 to avoid inserting an undesired
9308 nop. */
9309 hold_mips_optimize = mips_optimize;
9310 mips_optimize = 2;
beae10d5 9311 /* Itbl support may require additional care here. */
67c0d1eb
RS
9312 macro_build (&offset_expr, s, fmt, coproc ? treg : treg + 1,
9313 BFD_RELOC_LO16, AT);
252b5132 9314 mips_optimize = hold_mips_optimize;
4d7206a2 9315 relax_end ();
252b5132 9316 }
252b5132
RH
9317 else
9318 abort ();
9319
252b5132
RH
9320 break;
9321
9322 case M_LD_OB:
704897fb 9323 s = HAVE_64BIT_GPRS ? "ld" : "lw";
252b5132
RH
9324 goto sd_ob;
9325 case M_SD_OB:
704897fb 9326 s = HAVE_64BIT_GPRS ? "sd" : "sw";
252b5132 9327 sd_ob:
4614d845
MR
9328 macro_build (&offset_expr, s, "t,o(b)", treg,
9329 -1, offset_reloc[0], offset_reloc[1], offset_reloc[2],
9330 breg);
704897fb
MR
9331 if (!HAVE_64BIT_GPRS)
9332 {
9333 offset_expr.X_add_number += 4;
9334 macro_build (&offset_expr, s, "t,o(b)", treg + 1,
4614d845
MR
9335 -1, offset_reloc[0], offset_reloc[1], offset_reloc[2],
9336 breg);
704897fb 9337 }
8fc2e39e 9338 break;
252b5132 9339
dd6a37e7
AP
9340
9341 case M_SAA_AB:
9342 ab = 1;
9343 case M_SAA_OB:
9344 s = "saa";
9345 off0 = 1;
9346 fmt = "t,(b)";
9347 goto ld_st;
9348 case M_SAAD_AB:
9349 ab = 1;
9350 case M_SAAD_OB:
9351 s = "saad";
9352 off0 = 1;
9353 fmt = "t,(b)";
9354 goto ld_st;
9355
252b5132
RH
9356 /* New code added to support COPZ instructions.
9357 This code builds table entries out of the macros in mip_opcodes.
9358 R4000 uses interlocks to handle coproc delays.
9359 Other chips (like the R3000) require nops to be inserted for delays.
9360
f72c8c98 9361 FIXME: Currently, we require that the user handle delays.
252b5132
RH
9362 In order to fill delay slots for non-interlocked chips,
9363 we must have a way to specify delays based on the coprocessor.
9364 Eg. 4 cycles if load coproc reg from memory, 1 if in cache, etc.
9365 What are the side-effects of the cop instruction?
9366 What cache support might we have and what are its effects?
9367 Both coprocessor & memory require delays. how long???
bdaaa2e1 9368 What registers are read/set/modified?
252b5132
RH
9369
9370 If an itbl is provided to interpret cop instructions,
bdaaa2e1 9371 this knowledge can be encoded in the itbl spec. */
252b5132
RH
9372
9373 case M_COP0:
9374 s = "c0";
9375 goto copz;
9376 case M_COP1:
9377 s = "c1";
9378 goto copz;
9379 case M_COP2:
9380 s = "c2";
9381 goto copz;
9382 case M_COP3:
9383 s = "c3";
9384 copz:
df58fc94 9385 gas_assert (!mips_opts.micromips);
252b5132
RH
9386 /* For now we just do C (same as Cz). The parameter will be
9387 stored in insn_opcode by mips_ip. */
67c0d1eb 9388 macro_build (NULL, s, "C", ip->insn_opcode);
8fc2e39e 9389 break;
252b5132 9390
ea1fb5dc 9391 case M_MOVE:
67c0d1eb 9392 move_register (dreg, sreg);
8fc2e39e 9393 break;
ea1fb5dc 9394
252b5132
RH
9395 case M_DMUL:
9396 dbl = 1;
9397 case M_MUL:
e407c74b
NC
9398 if (mips_opts.arch == CPU_R5900)
9399 {
9400 macro_build (NULL, dbl ? "dmultu" : "multu", "d,s,t", dreg, sreg, treg);
9401 }
9402 else
9403 {
67c0d1eb 9404 macro_build (NULL, dbl ? "dmultu" : "multu", "s,t", sreg, treg);
df58fc94 9405 macro_build (NULL, "mflo", MFHL_FMT, dreg);
e407c74b 9406 }
8fc2e39e 9407 break;
252b5132
RH
9408
9409 case M_DMUL_I:
9410 dbl = 1;
9411 case M_MUL_I:
9412 /* The MIPS assembler some times generates shifts and adds. I'm
9413 not trying to be that fancy. GCC should do this for us
9414 anyway. */
8fc2e39e 9415 used_at = 1;
67c0d1eb
RS
9416 load_register (AT, &imm_expr, dbl);
9417 macro_build (NULL, dbl ? "dmult" : "mult", "s,t", sreg, AT);
df58fc94 9418 macro_build (NULL, "mflo", MFHL_FMT, dreg);
252b5132
RH
9419 break;
9420
9421 case M_DMULO_I:
9422 dbl = 1;
9423 case M_MULO_I:
9424 imm = 1;
9425 goto do_mulo;
9426
9427 case M_DMULO:
9428 dbl = 1;
9429 case M_MULO:
9430 do_mulo:
7d10b47d 9431 start_noreorder ();
8fc2e39e 9432 used_at = 1;
252b5132 9433 if (imm)
67c0d1eb
RS
9434 load_register (AT, &imm_expr, dbl);
9435 macro_build (NULL, dbl ? "dmult" : "mult", "s,t", sreg, imm ? AT : treg);
df58fc94
RS
9436 macro_build (NULL, "mflo", MFHL_FMT, dreg);
9437 macro_build (NULL, dbl ? "dsra32" : "sra", SHFT_FMT, dreg, dreg, RA);
9438 macro_build (NULL, "mfhi", MFHL_FMT, AT);
252b5132 9439 if (mips_trap)
df58fc94 9440 macro_build (NULL, "tne", TRAP_FMT, dreg, AT, 6);
252b5132
RH
9441 else
9442 {
df58fc94
RS
9443 if (mips_opts.micromips)
9444 micromips_label_expr (&label_expr);
9445 else
9446 label_expr.X_add_number = 8;
9447 macro_build (&label_expr, "beq", "s,t,p", dreg, AT);
a605d2b3 9448 macro_build (NULL, "nop", "");
df58fc94
RS
9449 macro_build (NULL, "break", BRK_FMT, 6);
9450 if (mips_opts.micromips)
9451 micromips_add_label ();
252b5132 9452 }
7d10b47d 9453 end_noreorder ();
df58fc94 9454 macro_build (NULL, "mflo", MFHL_FMT, dreg);
252b5132
RH
9455 break;
9456
9457 case M_DMULOU_I:
9458 dbl = 1;
9459 case M_MULOU_I:
9460 imm = 1;
9461 goto do_mulou;
9462
9463 case M_DMULOU:
9464 dbl = 1;
9465 case M_MULOU:
9466 do_mulou:
7d10b47d 9467 start_noreorder ();
8fc2e39e 9468 used_at = 1;
252b5132 9469 if (imm)
67c0d1eb
RS
9470 load_register (AT, &imm_expr, dbl);
9471 macro_build (NULL, dbl ? "dmultu" : "multu", "s,t",
17a2f251 9472 sreg, imm ? AT : treg);
df58fc94
RS
9473 macro_build (NULL, "mfhi", MFHL_FMT, AT);
9474 macro_build (NULL, "mflo", MFHL_FMT, dreg);
252b5132 9475 if (mips_trap)
df58fc94 9476 macro_build (NULL, "tne", TRAP_FMT, AT, ZERO, 6);
252b5132
RH
9477 else
9478 {
df58fc94
RS
9479 if (mips_opts.micromips)
9480 micromips_label_expr (&label_expr);
9481 else
9482 label_expr.X_add_number = 8;
9483 macro_build (&label_expr, "beq", "s,t,p", AT, ZERO);
a605d2b3 9484 macro_build (NULL, "nop", "");
df58fc94
RS
9485 macro_build (NULL, "break", BRK_FMT, 6);
9486 if (mips_opts.micromips)
9487 micromips_add_label ();
252b5132 9488 }
7d10b47d 9489 end_noreorder ();
252b5132
RH
9490 break;
9491
771c7ce4 9492 case M_DROL:
fef14a42 9493 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097
CD
9494 {
9495 if (dreg == sreg)
9496 {
9497 tempreg = AT;
9498 used_at = 1;
9499 }
9500 else
9501 {
9502 tempreg = dreg;
82dd0097 9503 }
67c0d1eb
RS
9504 macro_build (NULL, "dnegu", "d,w", tempreg, treg);
9505 macro_build (NULL, "drorv", "d,t,s", dreg, sreg, tempreg);
8fc2e39e 9506 break;
82dd0097 9507 }
8fc2e39e 9508 used_at = 1;
c80c840e 9509 macro_build (NULL, "dsubu", "d,v,t", AT, ZERO, treg);
67c0d1eb
RS
9510 macro_build (NULL, "dsrlv", "d,t,s", AT, sreg, AT);
9511 macro_build (NULL, "dsllv", "d,t,s", dreg, sreg, treg);
9512 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
9513 break;
9514
252b5132 9515 case M_ROL:
fef14a42 9516 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097
CD
9517 {
9518 if (dreg == sreg)
9519 {
9520 tempreg = AT;
9521 used_at = 1;
9522 }
9523 else
9524 {
9525 tempreg = dreg;
82dd0097 9526 }
67c0d1eb
RS
9527 macro_build (NULL, "negu", "d,w", tempreg, treg);
9528 macro_build (NULL, "rorv", "d,t,s", dreg, sreg, tempreg);
8fc2e39e 9529 break;
82dd0097 9530 }
8fc2e39e 9531 used_at = 1;
c80c840e 9532 macro_build (NULL, "subu", "d,v,t", AT, ZERO, treg);
67c0d1eb
RS
9533 macro_build (NULL, "srlv", "d,t,s", AT, sreg, AT);
9534 macro_build (NULL, "sllv", "d,t,s", dreg, sreg, treg);
9535 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
9536 break;
9537
771c7ce4
TS
9538 case M_DROL_I:
9539 {
9540 unsigned int rot;
91d6fa6a
NC
9541 char *l;
9542 char *rr;
771c7ce4
TS
9543
9544 if (imm_expr.X_op != O_constant)
82dd0097 9545 as_bad (_("Improper rotate count"));
771c7ce4 9546 rot = imm_expr.X_add_number & 0x3f;
fef14a42 9547 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
60b63b72
RS
9548 {
9549 rot = (64 - rot) & 0x3f;
9550 if (rot >= 32)
df58fc94 9551 macro_build (NULL, "dror32", SHFT_FMT, dreg, sreg, rot - 32);
60b63b72 9552 else
df58fc94 9553 macro_build (NULL, "dror", SHFT_FMT, dreg, sreg, rot);
8fc2e39e 9554 break;
60b63b72 9555 }
483fc7cd 9556 if (rot == 0)
483fc7cd 9557 {
df58fc94 9558 macro_build (NULL, "dsrl", SHFT_FMT, dreg, sreg, 0);
8fc2e39e 9559 break;
483fc7cd 9560 }
82dd0097 9561 l = (rot < 0x20) ? "dsll" : "dsll32";
91d6fa6a 9562 rr = ((0x40 - rot) < 0x20) ? "dsrl" : "dsrl32";
82dd0097 9563 rot &= 0x1f;
8fc2e39e 9564 used_at = 1;
df58fc94
RS
9565 macro_build (NULL, l, SHFT_FMT, AT, sreg, rot);
9566 macro_build (NULL, rr, SHFT_FMT, dreg, sreg, (0x20 - rot) & 0x1f);
67c0d1eb 9567 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
9568 }
9569 break;
9570
252b5132 9571 case M_ROL_I:
771c7ce4
TS
9572 {
9573 unsigned int rot;
9574
9575 if (imm_expr.X_op != O_constant)
82dd0097 9576 as_bad (_("Improper rotate count"));
771c7ce4 9577 rot = imm_expr.X_add_number & 0x1f;
fef14a42 9578 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
60b63b72 9579 {
df58fc94 9580 macro_build (NULL, "ror", SHFT_FMT, dreg, sreg, (32 - rot) & 0x1f);
8fc2e39e 9581 break;
60b63b72 9582 }
483fc7cd 9583 if (rot == 0)
483fc7cd 9584 {
df58fc94 9585 macro_build (NULL, "srl", SHFT_FMT, dreg, sreg, 0);
8fc2e39e 9586 break;
483fc7cd 9587 }
8fc2e39e 9588 used_at = 1;
df58fc94
RS
9589 macro_build (NULL, "sll", SHFT_FMT, AT, sreg, rot);
9590 macro_build (NULL, "srl", SHFT_FMT, dreg, sreg, (0x20 - rot) & 0x1f);
67c0d1eb 9591 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
9592 }
9593 break;
9594
9595 case M_DROR:
fef14a42 9596 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097 9597 {
67c0d1eb 9598 macro_build (NULL, "drorv", "d,t,s", dreg, sreg, treg);
8fc2e39e 9599 break;
82dd0097 9600 }
8fc2e39e 9601 used_at = 1;
c80c840e 9602 macro_build (NULL, "dsubu", "d,v,t", AT, ZERO, treg);
67c0d1eb
RS
9603 macro_build (NULL, "dsllv", "d,t,s", AT, sreg, AT);
9604 macro_build (NULL, "dsrlv", "d,t,s", dreg, sreg, treg);
9605 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
9606 break;
9607
9608 case M_ROR:
fef14a42 9609 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097 9610 {
67c0d1eb 9611 macro_build (NULL, "rorv", "d,t,s", dreg, sreg, treg);
8fc2e39e 9612 break;
82dd0097 9613 }
8fc2e39e 9614 used_at = 1;
c80c840e 9615 macro_build (NULL, "subu", "d,v,t", AT, ZERO, treg);
67c0d1eb
RS
9616 macro_build (NULL, "sllv", "d,t,s", AT, sreg, AT);
9617 macro_build (NULL, "srlv", "d,t,s", dreg, sreg, treg);
9618 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
252b5132
RH
9619 break;
9620
771c7ce4
TS
9621 case M_DROR_I:
9622 {
9623 unsigned int rot;
91d6fa6a
NC
9624 char *l;
9625 char *rr;
771c7ce4
TS
9626
9627 if (imm_expr.X_op != O_constant)
82dd0097 9628 as_bad (_("Improper rotate count"));
771c7ce4 9629 rot = imm_expr.X_add_number & 0x3f;
fef14a42 9630 if (ISA_HAS_DROR (mips_opts.isa) || CPU_HAS_DROR (mips_opts.arch))
82dd0097
CD
9631 {
9632 if (rot >= 32)
df58fc94 9633 macro_build (NULL, "dror32", SHFT_FMT, dreg, sreg, rot - 32);
82dd0097 9634 else
df58fc94 9635 macro_build (NULL, "dror", SHFT_FMT, dreg, sreg, rot);
8fc2e39e 9636 break;
82dd0097 9637 }
483fc7cd 9638 if (rot == 0)
483fc7cd 9639 {
df58fc94 9640 macro_build (NULL, "dsrl", SHFT_FMT, dreg, sreg, 0);
8fc2e39e 9641 break;
483fc7cd 9642 }
91d6fa6a 9643 rr = (rot < 0x20) ? "dsrl" : "dsrl32";
82dd0097
CD
9644 l = ((0x40 - rot) < 0x20) ? "dsll" : "dsll32";
9645 rot &= 0x1f;
8fc2e39e 9646 used_at = 1;
df58fc94
RS
9647 macro_build (NULL, rr, SHFT_FMT, AT, sreg, rot);
9648 macro_build (NULL, l, SHFT_FMT, dreg, sreg, (0x20 - rot) & 0x1f);
67c0d1eb 9649 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4
TS
9650 }
9651 break;
9652
252b5132 9653 case M_ROR_I:
771c7ce4
TS
9654 {
9655 unsigned int rot;
9656
9657 if (imm_expr.X_op != O_constant)
82dd0097 9658 as_bad (_("Improper rotate count"));
771c7ce4 9659 rot = imm_expr.X_add_number & 0x1f;
fef14a42 9660 if (ISA_HAS_ROR (mips_opts.isa) || CPU_HAS_ROR (mips_opts.arch))
82dd0097 9661 {
df58fc94 9662 macro_build (NULL, "ror", SHFT_FMT, dreg, sreg, rot);
8fc2e39e 9663 break;
82dd0097 9664 }
483fc7cd 9665 if (rot == 0)
483fc7cd 9666 {
df58fc94 9667 macro_build (NULL, "srl", SHFT_FMT, dreg, sreg, 0);
8fc2e39e 9668 break;
483fc7cd 9669 }
8fc2e39e 9670 used_at = 1;
df58fc94
RS
9671 macro_build (NULL, "srl", SHFT_FMT, AT, sreg, rot);
9672 macro_build (NULL, "sll", SHFT_FMT, dreg, sreg, (0x20 - rot) & 0x1f);
67c0d1eb 9673 macro_build (NULL, "or", "d,v,t", dreg, dreg, AT);
771c7ce4 9674 }
252b5132
RH
9675 break;
9676
252b5132
RH
9677 case M_SEQ:
9678 if (sreg == 0)
67c0d1eb 9679 macro_build (&expr1, "sltiu", "t,r,j", dreg, treg, BFD_RELOC_LO16);
252b5132 9680 else if (treg == 0)
67c0d1eb 9681 macro_build (&expr1, "sltiu", "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
9682 else
9683 {
67c0d1eb
RS
9684 macro_build (NULL, "xor", "d,v,t", dreg, sreg, treg);
9685 macro_build (&expr1, "sltiu", "t,r,j", dreg, dreg, BFD_RELOC_LO16);
252b5132 9686 }
8fc2e39e 9687 break;
252b5132
RH
9688
9689 case M_SEQ_I:
9690 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
9691 {
67c0d1eb 9692 macro_build (&expr1, "sltiu", "t,r,j", dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 9693 break;
252b5132
RH
9694 }
9695 if (sreg == 0)
9696 {
9697 as_warn (_("Instruction %s: result is always false"),
9698 ip->insn_mo->name);
67c0d1eb 9699 move_register (dreg, 0);
8fc2e39e 9700 break;
252b5132 9701 }
dd3cbb7e
NC
9702 if (CPU_HAS_SEQ (mips_opts.arch)
9703 && -512 <= imm_expr.X_add_number
9704 && imm_expr.X_add_number < 512)
9705 {
9706 macro_build (NULL, "seqi", "t,r,+Q", dreg, sreg,
750bdd57 9707 (int) imm_expr.X_add_number);
dd3cbb7e
NC
9708 break;
9709 }
252b5132
RH
9710 if (imm_expr.X_op == O_constant
9711 && imm_expr.X_add_number >= 0
9712 && imm_expr.X_add_number < 0x10000)
9713 {
67c0d1eb 9714 macro_build (&imm_expr, "xori", "t,r,i", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
9715 }
9716 else if (imm_expr.X_op == O_constant
9717 && imm_expr.X_add_number > -0x8000
9718 && imm_expr.X_add_number < 0)
9719 {
9720 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 9721 macro_build (&imm_expr, HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 9722 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132 9723 }
dd3cbb7e
NC
9724 else if (CPU_HAS_SEQ (mips_opts.arch))
9725 {
9726 used_at = 1;
9727 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9728 macro_build (NULL, "seq", "d,v,t", dreg, sreg, AT);
9729 break;
9730 }
252b5132
RH
9731 else
9732 {
67c0d1eb
RS
9733 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9734 macro_build (NULL, "xor", "d,v,t", dreg, sreg, AT);
252b5132
RH
9735 used_at = 1;
9736 }
67c0d1eb 9737 macro_build (&expr1, "sltiu", "t,r,j", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 9738 break;
252b5132
RH
9739
9740 case M_SGE: /* sreg >= treg <==> not (sreg < treg) */
9741 s = "slt";
9742 goto sge;
9743 case M_SGEU:
9744 s = "sltu";
9745 sge:
67c0d1eb
RS
9746 macro_build (NULL, s, "d,v,t", dreg, sreg, treg);
9747 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 9748 break;
252b5132
RH
9749
9750 case M_SGE_I: /* sreg >= I <==> not (sreg < I) */
9751 case M_SGEU_I:
9752 if (imm_expr.X_op == O_constant
9753 && imm_expr.X_add_number >= -0x8000
9754 && imm_expr.X_add_number < 0x8000)
9755 {
67c0d1eb
RS
9756 macro_build (&imm_expr, mask == M_SGE_I ? "slti" : "sltiu", "t,r,j",
9757 dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
9758 }
9759 else
9760 {
67c0d1eb
RS
9761 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9762 macro_build (NULL, mask == M_SGE_I ? "slt" : "sltu", "d,v,t",
9763 dreg, sreg, AT);
252b5132
RH
9764 used_at = 1;
9765 }
67c0d1eb 9766 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 9767 break;
252b5132
RH
9768
9769 case M_SGT: /* sreg > treg <==> treg < sreg */
9770 s = "slt";
9771 goto sgt;
9772 case M_SGTU:
9773 s = "sltu";
9774 sgt:
67c0d1eb 9775 macro_build (NULL, s, "d,v,t", dreg, treg, sreg);
8fc2e39e 9776 break;
252b5132
RH
9777
9778 case M_SGT_I: /* sreg > I <==> I < sreg */
9779 s = "slt";
9780 goto sgti;
9781 case M_SGTU_I:
9782 s = "sltu";
9783 sgti:
8fc2e39e 9784 used_at = 1;
67c0d1eb
RS
9785 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9786 macro_build (NULL, s, "d,v,t", dreg, AT, sreg);
252b5132
RH
9787 break;
9788
2396cfb9 9789 case M_SLE: /* sreg <= treg <==> treg >= sreg <==> not (treg < sreg) */
252b5132
RH
9790 s = "slt";
9791 goto sle;
9792 case M_SLEU:
9793 s = "sltu";
9794 sle:
67c0d1eb
RS
9795 macro_build (NULL, s, "d,v,t", dreg, treg, sreg);
9796 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
8fc2e39e 9797 break;
252b5132 9798
2396cfb9 9799 case M_SLE_I: /* sreg <= I <==> I >= sreg <==> not (I < sreg) */
252b5132
RH
9800 s = "slt";
9801 goto slei;
9802 case M_SLEU_I:
9803 s = "sltu";
9804 slei:
8fc2e39e 9805 used_at = 1;
67c0d1eb
RS
9806 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9807 macro_build (NULL, s, "d,v,t", dreg, AT, sreg);
9808 macro_build (&expr1, "xori", "t,r,i", dreg, dreg, BFD_RELOC_LO16);
252b5132
RH
9809 break;
9810
9811 case M_SLT_I:
9812 if (imm_expr.X_op == O_constant
9813 && imm_expr.X_add_number >= -0x8000
9814 && imm_expr.X_add_number < 0x8000)
9815 {
67c0d1eb 9816 macro_build (&imm_expr, "slti", "t,r,j", dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 9817 break;
252b5132 9818 }
8fc2e39e 9819 used_at = 1;
67c0d1eb
RS
9820 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9821 macro_build (NULL, "slt", "d,v,t", dreg, sreg, AT);
252b5132
RH
9822 break;
9823
9824 case M_SLTU_I:
9825 if (imm_expr.X_op == O_constant
9826 && imm_expr.X_add_number >= -0x8000
9827 && imm_expr.X_add_number < 0x8000)
9828 {
67c0d1eb 9829 macro_build (&imm_expr, "sltiu", "t,r,j", dreg, sreg,
17a2f251 9830 BFD_RELOC_LO16);
8fc2e39e 9831 break;
252b5132 9832 }
8fc2e39e 9833 used_at = 1;
67c0d1eb
RS
9834 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9835 macro_build (NULL, "sltu", "d,v,t", dreg, sreg, AT);
252b5132
RH
9836 break;
9837
9838 case M_SNE:
9839 if (sreg == 0)
67c0d1eb 9840 macro_build (NULL, "sltu", "d,v,t", dreg, 0, treg);
252b5132 9841 else if (treg == 0)
67c0d1eb 9842 macro_build (NULL, "sltu", "d,v,t", dreg, 0, sreg);
252b5132
RH
9843 else
9844 {
67c0d1eb
RS
9845 macro_build (NULL, "xor", "d,v,t", dreg, sreg, treg);
9846 macro_build (NULL, "sltu", "d,v,t", dreg, 0, dreg);
252b5132 9847 }
8fc2e39e 9848 break;
252b5132
RH
9849
9850 case M_SNE_I:
9851 if (imm_expr.X_op == O_constant && imm_expr.X_add_number == 0)
9852 {
67c0d1eb 9853 macro_build (NULL, "sltu", "d,v,t", dreg, 0, sreg);
8fc2e39e 9854 break;
252b5132
RH
9855 }
9856 if (sreg == 0)
9857 {
9858 as_warn (_("Instruction %s: result is always true"),
9859 ip->insn_mo->name);
67c0d1eb
RS
9860 macro_build (&expr1, HAVE_32BIT_GPRS ? "addiu" : "daddiu", "t,r,j",
9861 dreg, 0, BFD_RELOC_LO16);
8fc2e39e 9862 break;
252b5132 9863 }
dd3cbb7e
NC
9864 if (CPU_HAS_SEQ (mips_opts.arch)
9865 && -512 <= imm_expr.X_add_number
9866 && imm_expr.X_add_number < 512)
9867 {
9868 macro_build (NULL, "snei", "t,r,+Q", dreg, sreg,
750bdd57 9869 (int) imm_expr.X_add_number);
dd3cbb7e
NC
9870 break;
9871 }
252b5132
RH
9872 if (imm_expr.X_op == O_constant
9873 && imm_expr.X_add_number >= 0
9874 && imm_expr.X_add_number < 0x10000)
9875 {
67c0d1eb 9876 macro_build (&imm_expr, "xori", "t,r,i", dreg, sreg, BFD_RELOC_LO16);
252b5132
RH
9877 }
9878 else if (imm_expr.X_op == O_constant
9879 && imm_expr.X_add_number > -0x8000
9880 && imm_expr.X_add_number < 0)
9881 {
9882 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 9883 macro_build (&imm_expr, HAVE_32BIT_GPRS ? "addiu" : "daddiu",
17a2f251 9884 "t,r,j", dreg, sreg, BFD_RELOC_LO16);
252b5132 9885 }
dd3cbb7e
NC
9886 else if (CPU_HAS_SEQ (mips_opts.arch))
9887 {
9888 used_at = 1;
9889 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9890 macro_build (NULL, "sne", "d,v,t", dreg, sreg, AT);
9891 break;
9892 }
252b5132
RH
9893 else
9894 {
67c0d1eb
RS
9895 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9896 macro_build (NULL, "xor", "d,v,t", dreg, sreg, AT);
252b5132
RH
9897 used_at = 1;
9898 }
67c0d1eb 9899 macro_build (NULL, "sltu", "d,v,t", dreg, 0, dreg);
8fc2e39e 9900 break;
252b5132 9901
df58fc94
RS
9902 case M_SUB_I:
9903 s = "addi";
9904 s2 = "sub";
9905 goto do_subi;
9906 case M_SUBU_I:
9907 s = "addiu";
9908 s2 = "subu";
9909 goto do_subi;
252b5132
RH
9910 case M_DSUB_I:
9911 dbl = 1;
df58fc94
RS
9912 s = "daddi";
9913 s2 = "dsub";
9914 if (!mips_opts.micromips)
9915 goto do_subi;
252b5132 9916 if (imm_expr.X_op == O_constant
df58fc94
RS
9917 && imm_expr.X_add_number > -0x200
9918 && imm_expr.X_add_number <= 0x200)
252b5132 9919 {
df58fc94 9920 macro_build (NULL, s, "t,r,.", dreg, sreg, -imm_expr.X_add_number);
8fc2e39e 9921 break;
252b5132 9922 }
df58fc94 9923 goto do_subi_i;
252b5132
RH
9924 case M_DSUBU_I:
9925 dbl = 1;
df58fc94
RS
9926 s = "daddiu";
9927 s2 = "dsubu";
9928 do_subi:
252b5132
RH
9929 if (imm_expr.X_op == O_constant
9930 && imm_expr.X_add_number > -0x8000
9931 && imm_expr.X_add_number <= 0x8000)
9932 {
9933 imm_expr.X_add_number = -imm_expr.X_add_number;
df58fc94 9934 macro_build (&imm_expr, s, "t,r,j", dreg, sreg, BFD_RELOC_LO16);
8fc2e39e 9935 break;
252b5132 9936 }
df58fc94 9937 do_subi_i:
8fc2e39e 9938 used_at = 1;
67c0d1eb 9939 load_register (AT, &imm_expr, dbl);
df58fc94 9940 macro_build (NULL, s2, "d,v,t", dreg, sreg, AT);
252b5132
RH
9941 break;
9942
9943 case M_TEQ_I:
9944 s = "teq";
9945 goto trap;
9946 case M_TGE_I:
9947 s = "tge";
9948 goto trap;
9949 case M_TGEU_I:
9950 s = "tgeu";
9951 goto trap;
9952 case M_TLT_I:
9953 s = "tlt";
9954 goto trap;
9955 case M_TLTU_I:
9956 s = "tltu";
9957 goto trap;
9958 case M_TNE_I:
9959 s = "tne";
9960 trap:
8fc2e39e 9961 used_at = 1;
67c0d1eb
RS
9962 load_register (AT, &imm_expr, HAVE_64BIT_GPRS);
9963 macro_build (NULL, s, "s,t", sreg, AT);
252b5132
RH
9964 break;
9965
252b5132 9966 case M_TRUNCWS:
43841e91 9967 case M_TRUNCWD:
df58fc94 9968 gas_assert (!mips_opts.micromips);
0aa27725 9969 gas_assert (mips_opts.isa == ISA_MIPS1);
8fc2e39e 9970 used_at = 1;
252b5132
RH
9971 sreg = (ip->insn_opcode >> 11) & 0x1f; /* floating reg */
9972 dreg = (ip->insn_opcode >> 06) & 0x1f; /* floating reg */
9973
9974 /*
9975 * Is the double cfc1 instruction a bug in the mips assembler;
9976 * or is there a reason for it?
9977 */
7d10b47d 9978 start_noreorder ();
67c0d1eb
RS
9979 macro_build (NULL, "cfc1", "t,G", treg, RA);
9980 macro_build (NULL, "cfc1", "t,G", treg, RA);
9981 macro_build (NULL, "nop", "");
252b5132 9982 expr1.X_add_number = 3;
67c0d1eb 9983 macro_build (&expr1, "ori", "t,r,i", AT, treg, BFD_RELOC_LO16);
252b5132 9984 expr1.X_add_number = 2;
67c0d1eb
RS
9985 macro_build (&expr1, "xori", "t,r,i", AT, AT, BFD_RELOC_LO16);
9986 macro_build (NULL, "ctc1", "t,G", AT, RA);
9987 macro_build (NULL, "nop", "");
9988 macro_build (NULL, mask == M_TRUNCWD ? "cvt.w.d" : "cvt.w.s", "D,S",
9989 dreg, sreg);
9990 macro_build (NULL, "ctc1", "t,G", treg, RA);
9991 macro_build (NULL, "nop", "");
7d10b47d 9992 end_noreorder ();
252b5132
RH
9993 break;
9994
df58fc94
RS
9995 case M_ULH_A:
9996 ab = 1;
252b5132
RH
9997 case M_ULH:
9998 s = "lb";
df58fc94
RS
9999 s2 = "lbu";
10000 off = 1;
10001 goto uld_st;
10002 case M_ULHU_A:
10003 ab = 1;
252b5132
RH
10004 case M_ULHU:
10005 s = "lbu";
df58fc94
RS
10006 s2 = "lbu";
10007 off = 1;
10008 goto uld_st;
10009 case M_ULW_A:
10010 ab = 1;
10011 case M_ULW:
10012 s = "lwl";
10013 s2 = "lwr";
10014 off12 = mips_opts.micromips;
10015 off = 3;
10016 goto uld_st;
10017 case M_ULD_A:
10018 ab = 1;
252b5132
RH
10019 case M_ULD:
10020 s = "ldl";
10021 s2 = "ldr";
df58fc94 10022 off12 = mips_opts.micromips;
252b5132 10023 off = 7;
df58fc94
RS
10024 goto uld_st;
10025 case M_USH_A:
10026 ab = 1;
10027 case M_USH:
10028 s = "sb";
10029 s2 = "sb";
10030 off = 1;
10031 ust = 1;
10032 goto uld_st;
10033 case M_USW_A:
10034 ab = 1;
10035 case M_USW:
10036 s = "swl";
10037 s2 = "swr";
10038 off12 = mips_opts.micromips;
252b5132 10039 off = 3;
df58fc94
RS
10040 ust = 1;
10041 goto uld_st;
10042 case M_USD_A:
10043 ab = 1;
10044 case M_USD:
10045 s = "sdl";
10046 s2 = "sdr";
10047 off12 = mips_opts.micromips;
10048 off = 7;
10049 ust = 1;
10050
10051 uld_st:
10052 if (!ab && offset_expr.X_add_number >= 0x8000 - off)
f71d0d44 10053 as_bad (_("Operand overflow"));
df58fc94
RS
10054
10055 ep = &offset_expr;
10056 expr1.X_add_number = 0;
10057 if (ab)
10058 {
10059 used_at = 1;
10060 tempreg = AT;
10061 load_address (tempreg, ep, &used_at);
10062 if (breg != 0)
10063 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t",
10064 tempreg, tempreg, breg);
10065 breg = tempreg;
10066 tempreg = treg;
10067 ep = &expr1;
10068 }
10069 else if (off12
10070 && (offset_expr.X_op != O_constant
10071 || !IS_SEXT_12BIT_NUM (offset_expr.X_add_number)
10072 || !IS_SEXT_12BIT_NUM (offset_expr.X_add_number + off)))
10073 {
10074 used_at = 1;
10075 tempreg = AT;
10076 macro_build (ep, ADDRESS_ADDI_INSN, "t,r,j", tempreg, breg,
10077 -1, offset_reloc[0], offset_reloc[1], offset_reloc[2]);
10078 breg = tempreg;
10079 tempreg = treg;
10080 ep = &expr1;
10081 }
10082 else if (!ust && treg == breg)
8fc2e39e
TS
10083 {
10084 used_at = 1;
10085 tempreg = AT;
10086 }
252b5132 10087 else
df58fc94 10088 tempreg = treg;
af22f5b2 10089
df58fc94
RS
10090 if (off == 1)
10091 goto ulh_sh;
252b5132 10092
90ecf173 10093 if (!target_big_endian)
df58fc94
RS
10094 ep->X_add_number += off;
10095 if (!off12)
10096 macro_build (ep, s, "t,o(b)", tempreg, BFD_RELOC_LO16, breg);
252b5132 10097 else
df58fc94
RS
10098 macro_build (NULL, s, "t,~(b)",
10099 tempreg, (unsigned long) ep->X_add_number, breg);
10100
90ecf173 10101 if (!target_big_endian)
df58fc94 10102 ep->X_add_number -= off;
252b5132 10103 else
df58fc94
RS
10104 ep->X_add_number += off;
10105 if (!off12)
10106 macro_build (ep, s2, "t,o(b)", tempreg, BFD_RELOC_LO16, breg);
10107 else
10108 macro_build (NULL, s2, "t,~(b)",
10109 tempreg, (unsigned long) ep->X_add_number, breg);
252b5132 10110
df58fc94
RS
10111 /* If necessary, move the result in tempreg to the final destination. */
10112 if (!ust && treg != tempreg)
10113 {
10114 /* Protect second load's delay slot. */
10115 load_delay_nop ();
10116 move_register (treg, tempreg);
10117 }
8fc2e39e 10118 break;
252b5132 10119
df58fc94 10120 ulh_sh:
d6bc6245 10121 used_at = 1;
df58fc94
RS
10122 if (target_big_endian == ust)
10123 ep->X_add_number += off;
10124 tempreg = ust || ab ? treg : AT;
10125 macro_build (ep, s, "t,o(b)", tempreg, BFD_RELOC_LO16, breg);
10126
10127 /* For halfword transfers we need a temporary register to shuffle
10128 bytes. Unfortunately for M_USH_A we have none available before
10129 the next store as AT holds the base address. We deal with this
10130 case by clobbering TREG and then restoring it as with ULH. */
10131 tempreg = ust == ab ? treg : AT;
10132 if (ust)
10133 macro_build (NULL, "srl", SHFT_FMT, tempreg, treg, 8);
10134
10135 if (target_big_endian == ust)
10136 ep->X_add_number -= off;
252b5132 10137 else
df58fc94
RS
10138 ep->X_add_number += off;
10139 macro_build (ep, s2, "t,o(b)", tempreg, BFD_RELOC_LO16, breg);
252b5132 10140
df58fc94
RS
10141 /* For M_USH_A re-retrieve the LSB. */
10142 if (ust && ab)
10143 {
10144 if (target_big_endian)
10145 ep->X_add_number += off;
10146 else
10147 ep->X_add_number -= off;
10148 macro_build (&expr1, "lbu", "t,o(b)", AT, BFD_RELOC_LO16, AT);
10149 }
10150 /* For ULH and M_USH_A OR the LSB in. */
10151 if (!ust || ab)
10152 {
10153 tempreg = !ab ? AT : treg;
10154 macro_build (NULL, "sll", SHFT_FMT, tempreg, tempreg, 8);
10155 macro_build (NULL, "or", "d,v,t", treg, treg, AT);
10156 }
252b5132
RH
10157 break;
10158
10159 default:
10160 /* FIXME: Check if this is one of the itbl macros, since they
bdaaa2e1 10161 are added dynamically. */
252b5132
RH
10162 as_bad (_("Macro %s not implemented yet"), ip->insn_mo->name);
10163 break;
10164 }
741fe287 10165 if (!mips_opts.at && used_at)
8fc2e39e 10166 as_bad (_("Macro used $at after \".set noat\""));
252b5132
RH
10167}
10168
10169/* Implement macros in mips16 mode. */
10170
10171static void
17a2f251 10172mips16_macro (struct mips_cl_insn *ip)
252b5132
RH
10173{
10174 int mask;
10175 int xreg, yreg, zreg, tmp;
252b5132
RH
10176 expressionS expr1;
10177 int dbl;
10178 const char *s, *s2, *s3;
10179
10180 mask = ip->insn_mo->mask;
10181
bf12938e
RS
10182 xreg = MIPS16_EXTRACT_OPERAND (RX, *ip);
10183 yreg = MIPS16_EXTRACT_OPERAND (RY, *ip);
10184 zreg = MIPS16_EXTRACT_OPERAND (RZ, *ip);
252b5132 10185
252b5132
RH
10186 expr1.X_op = O_constant;
10187 expr1.X_op_symbol = NULL;
10188 expr1.X_add_symbol = NULL;
10189 expr1.X_add_number = 1;
10190
10191 dbl = 0;
10192
10193 switch (mask)
10194 {
10195 default:
b37df7c4 10196 abort ();
252b5132
RH
10197
10198 case M_DDIV_3:
10199 dbl = 1;
10200 case M_DIV_3:
10201 s = "mflo";
10202 goto do_div3;
10203 case M_DREM_3:
10204 dbl = 1;
10205 case M_REM_3:
10206 s = "mfhi";
10207 do_div3:
7d10b47d 10208 start_noreorder ();
67c0d1eb 10209 macro_build (NULL, dbl ? "ddiv" : "div", "0,x,y", xreg, yreg);
252b5132 10210 expr1.X_add_number = 2;
67c0d1eb
RS
10211 macro_build (&expr1, "bnez", "x,p", yreg);
10212 macro_build (NULL, "break", "6", 7);
bdaaa2e1 10213
252b5132
RH
10214 /* FIXME: The normal code checks for of -1 / -0x80000000 here,
10215 since that causes an overflow. We should do that as well,
10216 but I don't see how to do the comparisons without a temporary
10217 register. */
7d10b47d 10218 end_noreorder ();
67c0d1eb 10219 macro_build (NULL, s, "x", zreg);
252b5132
RH
10220 break;
10221
10222 case M_DIVU_3:
10223 s = "divu";
10224 s2 = "mflo";
10225 goto do_divu3;
10226 case M_REMU_3:
10227 s = "divu";
10228 s2 = "mfhi";
10229 goto do_divu3;
10230 case M_DDIVU_3:
10231 s = "ddivu";
10232 s2 = "mflo";
10233 goto do_divu3;
10234 case M_DREMU_3:
10235 s = "ddivu";
10236 s2 = "mfhi";
10237 do_divu3:
7d10b47d 10238 start_noreorder ();
67c0d1eb 10239 macro_build (NULL, s, "0,x,y", xreg, yreg);
252b5132 10240 expr1.X_add_number = 2;
67c0d1eb
RS
10241 macro_build (&expr1, "bnez", "x,p", yreg);
10242 macro_build (NULL, "break", "6", 7);
7d10b47d 10243 end_noreorder ();
67c0d1eb 10244 macro_build (NULL, s2, "x", zreg);
252b5132
RH
10245 break;
10246
10247 case M_DMUL:
10248 dbl = 1;
10249 case M_MUL:
67c0d1eb
RS
10250 macro_build (NULL, dbl ? "dmultu" : "multu", "x,y", xreg, yreg);
10251 macro_build (NULL, "mflo", "x", zreg);
8fc2e39e 10252 break;
252b5132
RH
10253
10254 case M_DSUBU_I:
10255 dbl = 1;
10256 goto do_subu;
10257 case M_SUBU_I:
10258 do_subu:
10259 if (imm_expr.X_op != O_constant)
10260 as_bad (_("Unsupported large constant"));
10261 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 10262 macro_build (&imm_expr, dbl ? "daddiu" : "addiu", "y,x,4", yreg, xreg);
252b5132
RH
10263 break;
10264
10265 case M_SUBU_I_2:
10266 if (imm_expr.X_op != O_constant)
10267 as_bad (_("Unsupported large constant"));
10268 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 10269 macro_build (&imm_expr, "addiu", "x,k", xreg);
252b5132
RH
10270 break;
10271
10272 case M_DSUBU_I_2:
10273 if (imm_expr.X_op != O_constant)
10274 as_bad (_("Unsupported large constant"));
10275 imm_expr.X_add_number = -imm_expr.X_add_number;
67c0d1eb 10276 macro_build (&imm_expr, "daddiu", "y,j", yreg);
252b5132
RH
10277 break;
10278
10279 case M_BEQ:
10280 s = "cmp";
10281 s2 = "bteqz";
10282 goto do_branch;
10283 case M_BNE:
10284 s = "cmp";
10285 s2 = "btnez";
10286 goto do_branch;
10287 case M_BLT:
10288 s = "slt";
10289 s2 = "btnez";
10290 goto do_branch;
10291 case M_BLTU:
10292 s = "sltu";
10293 s2 = "btnez";
10294 goto do_branch;
10295 case M_BLE:
10296 s = "slt";
10297 s2 = "bteqz";
10298 goto do_reverse_branch;
10299 case M_BLEU:
10300 s = "sltu";
10301 s2 = "bteqz";
10302 goto do_reverse_branch;
10303 case M_BGE:
10304 s = "slt";
10305 s2 = "bteqz";
10306 goto do_branch;
10307 case M_BGEU:
10308 s = "sltu";
10309 s2 = "bteqz";
10310 goto do_branch;
10311 case M_BGT:
10312 s = "slt";
10313 s2 = "btnez";
10314 goto do_reverse_branch;
10315 case M_BGTU:
10316 s = "sltu";
10317 s2 = "btnez";
10318
10319 do_reverse_branch:
10320 tmp = xreg;
10321 xreg = yreg;
10322 yreg = tmp;
10323
10324 do_branch:
67c0d1eb
RS
10325 macro_build (NULL, s, "x,y", xreg, yreg);
10326 macro_build (&offset_expr, s2, "p");
252b5132
RH
10327 break;
10328
10329 case M_BEQ_I:
10330 s = "cmpi";
10331 s2 = "bteqz";
10332 s3 = "x,U";
10333 goto do_branch_i;
10334 case M_BNE_I:
10335 s = "cmpi";
10336 s2 = "btnez";
10337 s3 = "x,U";
10338 goto do_branch_i;
10339 case M_BLT_I:
10340 s = "slti";
10341 s2 = "btnez";
10342 s3 = "x,8";
10343 goto do_branch_i;
10344 case M_BLTU_I:
10345 s = "sltiu";
10346 s2 = "btnez";
10347 s3 = "x,8";
10348 goto do_branch_i;
10349 case M_BLE_I:
10350 s = "slti";
10351 s2 = "btnez";
10352 s3 = "x,8";
10353 goto do_addone_branch_i;
10354 case M_BLEU_I:
10355 s = "sltiu";
10356 s2 = "btnez";
10357 s3 = "x,8";
10358 goto do_addone_branch_i;
10359 case M_BGE_I:
10360 s = "slti";
10361 s2 = "bteqz";
10362 s3 = "x,8";
10363 goto do_branch_i;
10364 case M_BGEU_I:
10365 s = "sltiu";
10366 s2 = "bteqz";
10367 s3 = "x,8";
10368 goto do_branch_i;
10369 case M_BGT_I:
10370 s = "slti";
10371 s2 = "bteqz";
10372 s3 = "x,8";
10373 goto do_addone_branch_i;
10374 case M_BGTU_I:
10375 s = "sltiu";
10376 s2 = "bteqz";
10377 s3 = "x,8";
10378
10379 do_addone_branch_i:
10380 if (imm_expr.X_op != O_constant)
10381 as_bad (_("Unsupported large constant"));
10382 ++imm_expr.X_add_number;
10383
10384 do_branch_i:
67c0d1eb
RS
10385 macro_build (&imm_expr, s, s3, xreg);
10386 macro_build (&offset_expr, s2, "p");
252b5132
RH
10387 break;
10388
10389 case M_ABS:
10390 expr1.X_add_number = 0;
67c0d1eb 10391 macro_build (&expr1, "slti", "x,8", yreg);
252b5132 10392 if (xreg != yreg)
67c0d1eb 10393 move_register (xreg, yreg);
252b5132 10394 expr1.X_add_number = 2;
67c0d1eb
RS
10395 macro_build (&expr1, "bteqz", "p");
10396 macro_build (NULL, "neg", "x,w", xreg, xreg);
252b5132
RH
10397 }
10398}
10399
10400/* For consistency checking, verify that all bits are specified either
10401 by the match/mask part of the instruction definition, or by the
10402 operand list. */
10403static int
17a2f251 10404validate_mips_insn (const struct mips_opcode *opc)
252b5132
RH
10405{
10406 const char *p = opc->args;
10407 char c;
10408 unsigned long used_bits = opc->mask;
10409
10410 if ((used_bits & opc->match) != opc->match)
10411 {
10412 as_bad (_("internal: bad mips opcode (mask error): %s %s"),
10413 opc->name, opc->args);
10414 return 0;
10415 }
10416#define USE_BITS(mask,shift) (used_bits |= ((mask) << (shift)))
10417 while (*p)
10418 switch (c = *p++)
10419 {
10420 case ',': break;
10421 case '(': break;
10422 case ')': break;
af7ee8bf
CD
10423 case '+':
10424 switch (c = *p++)
10425 {
9bcd4f99
TS
10426 case '1': USE_BITS (OP_MASK_UDI1, OP_SH_UDI1); break;
10427 case '2': USE_BITS (OP_MASK_UDI2, OP_SH_UDI2); break;
10428 case '3': USE_BITS (OP_MASK_UDI3, OP_SH_UDI3); break;
10429 case '4': USE_BITS (OP_MASK_UDI4, OP_SH_UDI4); break;
af7ee8bf
CD
10430 case 'A': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
10431 case 'B': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
10432 case 'C': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
bbcc0807
CD
10433 case 'D': USE_BITS (OP_MASK_RD, OP_SH_RD);
10434 USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
5f74bc13
CD
10435 case 'E': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
10436 case 'F': USE_BITS (OP_MASK_INSMSB, OP_SH_INSMSB); break;
10437 case 'G': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
10438 case 'H': USE_BITS (OP_MASK_EXTMSBD, OP_SH_EXTMSBD); break;
10439 case 'I': break;
b015e599 10440 case 'J': USE_BITS (OP_MASK_CODE10, OP_SH_CODE10); break;
ef2e4d86
CF
10441 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
10442 case 'T': USE_BITS (OP_MASK_RT, OP_SH_RT);
10443 USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
bb35fb24
NC
10444 case 'x': USE_BITS (OP_MASK_BBITIND, OP_SH_BBITIND); break;
10445 case 'X': USE_BITS (OP_MASK_BBITIND, OP_SH_BBITIND); break;
10446 case 'p': USE_BITS (OP_MASK_CINSPOS, OP_SH_CINSPOS); break;
10447 case 'P': USE_BITS (OP_MASK_CINSPOS, OP_SH_CINSPOS); break;
dd3cbb7e 10448 case 'Q': USE_BITS (OP_MASK_SEQI, OP_SH_SEQI); break;
bb35fb24
NC
10449 case 's': USE_BITS (OP_MASK_CINSLM1, OP_SH_CINSLM1); break;
10450 case 'S': USE_BITS (OP_MASK_CINSLM1, OP_SH_CINSLM1); break;
98675402
RS
10451 case 'z': USE_BITS (OP_MASK_RZ, OP_SH_RZ); break;
10452 case 'Z': USE_BITS (OP_MASK_FZ, OP_SH_FZ); break;
10453 case 'a': USE_BITS (OP_MASK_OFFSET_A, OP_SH_OFFSET_A); break;
10454 case 'b': USE_BITS (OP_MASK_OFFSET_B, OP_SH_OFFSET_B); break;
10455 case 'c': USE_BITS (OP_MASK_OFFSET_C, OP_SH_OFFSET_C); break;
bb35fb24 10456
af7ee8bf
CD
10457 default:
10458 as_bad (_("internal: bad mips opcode (unknown extension operand type `+%c'): %s %s"),
10459 c, opc->name, opc->args);
10460 return 0;
10461 }
10462 break;
252b5132
RH
10463 case '<': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
10464 case '>': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
10465 case 'A': break;
4372b673 10466 case 'B': USE_BITS (OP_MASK_CODE20, OP_SH_CODE20); break;
252b5132
RH
10467 case 'C': USE_BITS (OP_MASK_COPZ, OP_SH_COPZ); break;
10468 case 'D': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
10469 case 'E': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
10470 case 'F': break;
10471 case 'G': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
156c2f8b 10472 case 'H': USE_BITS (OP_MASK_SEL, OP_SH_SEL); break;
252b5132 10473 case 'I': break;
e972090a 10474 case 'J': USE_BITS (OP_MASK_CODE19, OP_SH_CODE19); break;
af7ee8bf 10475 case 'K': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
252b5132
RH
10476 case 'L': break;
10477 case 'M': USE_BITS (OP_MASK_CCC, OP_SH_CCC); break;
10478 case 'N': USE_BITS (OP_MASK_BCC, OP_SH_BCC); break;
deec1734
CD
10479 case 'O': USE_BITS (OP_MASK_ALN, OP_SH_ALN); break;
10480 case 'Q': USE_BITS (OP_MASK_VSEL, OP_SH_VSEL);
10481 USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
10482 case 'R': USE_BITS (OP_MASK_FR, OP_SH_FR); break;
10483 case 'S': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
10484 case 'T': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
10485 case 'V': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
10486 case 'W': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
deec1734
CD
10487 case 'X': USE_BITS (OP_MASK_FD, OP_SH_FD); break;
10488 case 'Y': USE_BITS (OP_MASK_FS, OP_SH_FS); break;
10489 case 'Z': USE_BITS (OP_MASK_FT, OP_SH_FT); break;
252b5132
RH
10490 case 'a': USE_BITS (OP_MASK_TARGET, OP_SH_TARGET); break;
10491 case 'b': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
10492 case 'c': USE_BITS (OP_MASK_CODE, OP_SH_CODE); break;
10493 case 'd': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
10494 case 'f': break;
10495 case 'h': USE_BITS (OP_MASK_PREFX, OP_SH_PREFX); break;
10496 case 'i': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
10497 case 'j': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
10498 case 'k': USE_BITS (OP_MASK_CACHE, OP_SH_CACHE); break;
10499 case 'l': break;
10500 case 'o': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
10501 case 'p': USE_BITS (OP_MASK_DELTA, OP_SH_DELTA); break;
10502 case 'q': USE_BITS (OP_MASK_CODE2, OP_SH_CODE2); break;
10503 case 'r': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
10504 case 's': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
10505 case 't': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
10506 case 'u': USE_BITS (OP_MASK_IMMEDIATE, OP_SH_IMMEDIATE); break;
10507 case 'v': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
10508 case 'w': USE_BITS (OP_MASK_RT, OP_SH_RT); break;
10509 case 'x': break;
10510 case 'z': break;
10511 case 'P': USE_BITS (OP_MASK_PERFREG, OP_SH_PERFREG); break;
4372b673
NC
10512 case 'U': USE_BITS (OP_MASK_RD, OP_SH_RD);
10513 USE_BITS (OP_MASK_RT, OP_SH_RT); break;
60b63b72
RS
10514 case 'e': USE_BITS (OP_MASK_VECBYTE, OP_SH_VECBYTE); break;
10515 case '%': USE_BITS (OP_MASK_VECALIGN, OP_SH_VECALIGN); break;
10516 case '[': break;
10517 case ']': break;
620edafd 10518 case '1': USE_BITS (OP_MASK_SHAMT, OP_SH_SHAMT); break;
8b082fb1 10519 case '2': USE_BITS (OP_MASK_BP, OP_SH_BP); break;
74cd071d
CF
10520 case '3': USE_BITS (OP_MASK_SA3, OP_SH_SA3); break;
10521 case '4': USE_BITS (OP_MASK_SA4, OP_SH_SA4); break;
10522 case '5': USE_BITS (OP_MASK_IMM8, OP_SH_IMM8); break;
10523 case '6': USE_BITS (OP_MASK_RS, OP_SH_RS); break;
10524 case '7': USE_BITS (OP_MASK_DSPACC, OP_SH_DSPACC); break;
10525 case '8': USE_BITS (OP_MASK_WRDSP, OP_SH_WRDSP); break;
10526 case '9': USE_BITS (OP_MASK_DSPACC_S, OP_SH_DSPACC_S);break;
10527 case '0': USE_BITS (OP_MASK_DSPSFT, OP_SH_DSPSFT); break;
10528 case '\'': USE_BITS (OP_MASK_RDDSP, OP_SH_RDDSP); break;
10529 case ':': USE_BITS (OP_MASK_DSPSFT_7, OP_SH_DSPSFT_7);break;
10530 case '@': USE_BITS (OP_MASK_IMM10, OP_SH_IMM10); break;
ef2e4d86
CF
10531 case '!': USE_BITS (OP_MASK_MT_U, OP_SH_MT_U); break;
10532 case '$': USE_BITS (OP_MASK_MT_H, OP_SH_MT_H); break;
10533 case '*': USE_BITS (OP_MASK_MTACC_T, OP_SH_MTACC_T); break;
10534 case '&': USE_BITS (OP_MASK_MTACC_D, OP_SH_MTACC_D); break;
dec0624d
MR
10535 case '\\': USE_BITS (OP_MASK_3BITPOS, OP_SH_3BITPOS); break;
10536 case '~': USE_BITS (OP_MASK_OFFSET12, OP_SH_OFFSET12); break;
ef2e4d86 10537 case 'g': USE_BITS (OP_MASK_RD, OP_SH_RD); break;
252b5132
RH
10538 default:
10539 as_bad (_("internal: bad mips opcode (unknown operand type `%c'): %s %s"),
10540 c, opc->name, opc->args);
10541 return 0;
10542 }
10543#undef USE_BITS
10544 if (used_bits != 0xffffffff)
10545 {
10546 as_bad (_("internal: bad mips opcode (bits 0x%lx undefined): %s %s"),
10547 ~used_bits & 0xffffffff, opc->name, opc->args);
10548 return 0;
10549 }
10550 return 1;
10551}
10552
df58fc94
RS
10553/* For consistency checking, verify that the length implied matches the
10554 major opcode and that all bits are specified either by the match/mask
10555 part of the instruction definition, or by the operand list. */
10556
10557static int
10558validate_micromips_insn (const struct mips_opcode *opc)
10559{
10560 unsigned long match = opc->match;
10561 unsigned long mask = opc->mask;
10562 const char *p = opc->args;
10563 unsigned long insn_bits;
10564 unsigned long used_bits;
10565 unsigned long major;
10566 unsigned int length;
10567 char e;
10568 char c;
10569
10570 if ((mask & match) != match)
10571 {
10572 as_bad (_("Internal error: bad microMIPS opcode (mask error): %s %s"),
10573 opc->name, opc->args);
10574 return 0;
10575 }
10576 length = micromips_insn_length (opc);
10577 if (length != 2 && length != 4)
10578 {
10579 as_bad (_("Internal error: bad microMIPS opcode (incorrect length: %u): "
10580 "%s %s"), length, opc->name, opc->args);
10581 return 0;
10582 }
10583 major = match >> (10 + 8 * (length - 2));
10584 if ((length == 2 && (major & 7) != 1 && (major & 6) != 2)
10585 || (length == 4 && (major & 7) != 0 && (major & 4) != 4))
10586 {
10587 as_bad (_("Internal error: bad microMIPS opcode "
10588 "(opcode/length mismatch): %s %s"), opc->name, opc->args);
10589 return 0;
10590 }
10591
10592 /* Shift piecewise to avoid an overflow where unsigned long is 32-bit. */
10593 insn_bits = 1 << 4 * length;
10594 insn_bits <<= 4 * length;
10595 insn_bits -= 1;
10596 used_bits = mask;
10597#define USE_BITS(field) \
10598 (used_bits |= MICROMIPSOP_MASK_##field << MICROMIPSOP_SH_##field)
10599 while (*p)
10600 switch (c = *p++)
10601 {
10602 case ',': break;
10603 case '(': break;
10604 case ')': break;
10605 case '+':
10606 e = c;
10607 switch (c = *p++)
10608 {
10609 case 'A': USE_BITS (EXTLSB); break;
10610 case 'B': USE_BITS (INSMSB); break;
10611 case 'C': USE_BITS (EXTMSBD); break;
10612 case 'D': USE_BITS (RS); USE_BITS (SEL); break;
10613 case 'E': USE_BITS (EXTLSB); break;
10614 case 'F': USE_BITS (INSMSB); break;
10615 case 'G': USE_BITS (EXTMSBD); break;
10616 case 'H': USE_BITS (EXTMSBD); break;
10617 default:
10618 as_bad (_("Internal error: bad mips opcode "
10619 "(unknown extension operand type `%c%c'): %s %s"),
10620 e, c, opc->name, opc->args);
10621 return 0;
10622 }
10623 break;
10624 case 'm':
10625 e = c;
10626 switch (c = *p++)
10627 {
10628 case 'A': USE_BITS (IMMA); break;
10629 case 'B': USE_BITS (IMMB); break;
10630 case 'C': USE_BITS (IMMC); break;
10631 case 'D': USE_BITS (IMMD); break;
10632 case 'E': USE_BITS (IMME); break;
10633 case 'F': USE_BITS (IMMF); break;
10634 case 'G': USE_BITS (IMMG); break;
10635 case 'H': USE_BITS (IMMH); break;
10636 case 'I': USE_BITS (IMMI); break;
10637 case 'J': USE_BITS (IMMJ); break;
10638 case 'L': USE_BITS (IMML); break;
10639 case 'M': USE_BITS (IMMM); break;
10640 case 'N': USE_BITS (IMMN); break;
10641 case 'O': USE_BITS (IMMO); break;
10642 case 'P': USE_BITS (IMMP); break;
10643 case 'Q': USE_BITS (IMMQ); break;
10644 case 'U': USE_BITS (IMMU); break;
10645 case 'W': USE_BITS (IMMW); break;
10646 case 'X': USE_BITS (IMMX); break;
10647 case 'Y': USE_BITS (IMMY); break;
10648 case 'Z': break;
10649 case 'a': break;
10650 case 'b': USE_BITS (MB); break;
10651 case 'c': USE_BITS (MC); break;
10652 case 'd': USE_BITS (MD); break;
10653 case 'e': USE_BITS (ME); break;
10654 case 'f': USE_BITS (MF); break;
10655 case 'g': USE_BITS (MG); break;
10656 case 'h': USE_BITS (MH); break;
10657 case 'i': USE_BITS (MI); break;
10658 case 'j': USE_BITS (MJ); break;
10659 case 'l': USE_BITS (ML); break;
10660 case 'm': USE_BITS (MM); break;
10661 case 'n': USE_BITS (MN); break;
10662 case 'p': USE_BITS (MP); break;
10663 case 'q': USE_BITS (MQ); break;
10664 case 'r': break;
10665 case 's': break;
10666 case 't': break;
10667 case 'x': break;
10668 case 'y': break;
10669 case 'z': break;
10670 default:
10671 as_bad (_("Internal error: bad mips opcode "
10672 "(unknown extension operand type `%c%c'): %s %s"),
10673 e, c, opc->name, opc->args);
10674 return 0;
10675 }
10676 break;
10677 case '.': USE_BITS (OFFSET10); break;
10678 case '1': USE_BITS (STYPE); break;
03f66e8a
MR
10679 case '2': USE_BITS (BP); break;
10680 case '3': USE_BITS (SA3); break;
10681 case '4': USE_BITS (SA4); break;
10682 case '5': USE_BITS (IMM8); break;
10683 case '6': USE_BITS (RS); break;
10684 case '7': USE_BITS (DSPACC); break;
10685 case '8': USE_BITS (WRDSP); break;
10686 case '0': USE_BITS (DSPSFT); break;
df58fc94
RS
10687 case '<': USE_BITS (SHAMT); break;
10688 case '>': USE_BITS (SHAMT); break;
03f66e8a 10689 case '@': USE_BITS (IMM10); break;
df58fc94
RS
10690 case 'B': USE_BITS (CODE10); break;
10691 case 'C': USE_BITS (COPZ); break;
10692 case 'D': USE_BITS (FD); break;
10693 case 'E': USE_BITS (RT); break;
10694 case 'G': USE_BITS (RS); break;
444d75be 10695 case 'H': USE_BITS (SEL); break;
df58fc94
RS
10696 case 'K': USE_BITS (RS); break;
10697 case 'M': USE_BITS (CCC); break;
10698 case 'N': USE_BITS (BCC); break;
10699 case 'R': USE_BITS (FR); break;
10700 case 'S': USE_BITS (FS); break;
10701 case 'T': USE_BITS (FT); break;
10702 case 'V': USE_BITS (FS); break;
dec0624d 10703 case '\\': USE_BITS (3BITPOS); break;
03f66e8a 10704 case '^': USE_BITS (RD); break;
df58fc94
RS
10705 case 'a': USE_BITS (TARGET); break;
10706 case 'b': USE_BITS (RS); break;
10707 case 'c': USE_BITS (CODE); break;
10708 case 'd': USE_BITS (RD); break;
10709 case 'h': USE_BITS (PREFX); break;
10710 case 'i': USE_BITS (IMMEDIATE); break;
10711 case 'j': USE_BITS (DELTA); break;
10712 case 'k': USE_BITS (CACHE); break;
10713 case 'n': USE_BITS (RT); break;
10714 case 'o': USE_BITS (DELTA); break;
10715 case 'p': USE_BITS (DELTA); break;
10716 case 'q': USE_BITS (CODE2); break;
10717 case 'r': USE_BITS (RS); break;
10718 case 's': USE_BITS (RS); break;
10719 case 't': USE_BITS (RT); break;
10720 case 'u': USE_BITS (IMMEDIATE); break;
10721 case 'v': USE_BITS (RS); break;
10722 case 'w': USE_BITS (RT); break;
10723 case 'y': USE_BITS (RS3); break;
10724 case 'z': break;
10725 case '|': USE_BITS (TRAP); break;
10726 case '~': USE_BITS (OFFSET12); break;
10727 default:
10728 as_bad (_("Internal error: bad microMIPS opcode "
10729 "(unknown operand type `%c'): %s %s"),
10730 c, opc->name, opc->args);
10731 return 0;
10732 }
10733#undef USE_BITS
10734 if (used_bits != insn_bits)
10735 {
10736 if (~used_bits & insn_bits)
10737 as_bad (_("Internal error: bad microMIPS opcode "
10738 "(bits 0x%lx undefined): %s %s"),
10739 ~used_bits & insn_bits, opc->name, opc->args);
10740 if (used_bits & ~insn_bits)
10741 as_bad (_("Internal error: bad microMIPS opcode "
10742 "(bits 0x%lx defined): %s %s"),
10743 used_bits & ~insn_bits, opc->name, opc->args);
10744 return 0;
10745 }
10746 return 1;
10747}
10748
9bcd4f99
TS
10749/* UDI immediates. */
10750struct mips_immed {
10751 char type;
10752 unsigned int shift;
10753 unsigned long mask;
10754 const char * desc;
10755};
10756
10757static const struct mips_immed mips_immed[] = {
10758 { '1', OP_SH_UDI1, OP_MASK_UDI1, 0},
10759 { '2', OP_SH_UDI2, OP_MASK_UDI2, 0},
10760 { '3', OP_SH_UDI3, OP_MASK_UDI3, 0},
10761 { '4', OP_SH_UDI4, OP_MASK_UDI4, 0},
10762 { 0,0,0,0 }
10763};
10764
7455baf8
TS
10765/* Check whether an odd floating-point register is allowed. */
10766static int
10767mips_oddfpreg_ok (const struct mips_opcode *insn, int argnum)
10768{
10769 const char *s = insn->name;
10770
10771 if (insn->pinfo == INSN_MACRO)
10772 /* Let a macro pass, we'll catch it later when it is expanded. */
10773 return 1;
10774
e407c74b 10775 if (ISA_HAS_ODD_SINGLE_FPR (mips_opts.isa) || (mips_opts.arch == CPU_R5900))
7455baf8
TS
10776 {
10777 /* Allow odd registers for single-precision ops. */
10778 switch (insn->pinfo & (FP_S | FP_D))
10779 {
10780 case FP_S:
10781 case 0:
10782 return 1; /* both single precision - ok */
10783 case FP_D:
10784 return 0; /* both double precision - fail */
10785 default:
10786 break;
10787 }
10788
10789 /* Cvt.w.x and cvt.x.w allow an odd register for a 'w' or 's' operand. */
10790 s = strchr (insn->name, '.');
10791 if (argnum == 2)
10792 s = s != NULL ? strchr (s + 1, '.') : NULL;
10793 return (s != NULL && (s[1] == 'w' || s[1] == 's'));
10794 }
10795
10796 /* Single-precision coprocessor loads and moves are OK too. */
10797 if ((insn->pinfo & FP_S)
10798 && (insn->pinfo & (INSN_COPROC_MEMORY_DELAY | INSN_STORE_MEMORY
10799 | INSN_LOAD_COPROC_DELAY | INSN_COPROC_MOVE_DELAY)))
10800 return 1;
10801
10802 return 0;
10803}
10804
df58fc94
RS
10805/* Check if EXPR is a constant between MIN (inclusive) and MAX (exclusive)
10806 taking bits from BIT up. */
10807static int
10808expr_const_in_range (expressionS *ep, offsetT min, offsetT max, int bit)
10809{
10810 return (ep->X_op == O_constant
10811 && (ep->X_add_number & ((1 << bit) - 1)) == 0
10812 && ep->X_add_number >= min << bit
10813 && ep->X_add_number < max << bit);
10814}
10815
252b5132
RH
10816/* This routine assembles an instruction into its binary format. As a
10817 side effect, it sets one of the global variables imm_reloc or
10818 offset_reloc to the type of relocation to do if one of the operands
10819 is an address expression. */
10820
10821static void
17a2f251 10822mips_ip (char *str, struct mips_cl_insn *ip)
252b5132 10823{
df58fc94
RS
10824 bfd_boolean wrong_delay_slot_insns = FALSE;
10825 bfd_boolean need_delay_slot_ok = TRUE;
10826 struct mips_opcode *firstinsn = NULL;
10827 const struct mips_opcode *past;
10828 struct hash_control *hash;
252b5132
RH
10829 char *s;
10830 const char *args;
43841e91 10831 char c = 0;
252b5132
RH
10832 struct mips_opcode *insn;
10833 char *argsStart;
10834 unsigned int regno;
34224acf 10835 unsigned int lastregno;
df58fc94 10836 unsigned int destregno = 0;
af7ee8bf 10837 unsigned int lastpos = 0;
071742cf 10838 unsigned int limlo, limhi;
f02d8318 10839 int sizelo;
252b5132 10840 char *s_reset;
74cd071d 10841 offsetT min_range, max_range;
df58fc94 10842 long opend;
a40bc9dd 10843 char *name;
707bfff6
TS
10844 int argnum;
10845 unsigned int rtype;
df58fc94 10846 char *dot;
a40bc9dd 10847 long end;
252b5132
RH
10848
10849 insn_error = NULL;
10850
df58fc94
RS
10851 if (mips_opts.micromips)
10852 {
10853 hash = micromips_op_hash;
10854 past = &micromips_opcodes[bfd_micromips_num_opcodes];
10855 }
10856 else
10857 {
10858 hash = op_hash;
10859 past = &mips_opcodes[NUMOPCODES];
10860 }
10861 forced_insn_length = 0;
252b5132 10862 insn = NULL;
252b5132 10863
df58fc94 10864 /* We first try to match an instruction up to a space or to the end. */
a40bc9dd
RS
10865 for (end = 0; str[end] != '\0' && !ISSPACE (str[end]); end++)
10866 continue;
bdaaa2e1 10867
a40bc9dd
RS
10868 /* Make a copy of the instruction so that we can fiddle with it. */
10869 name = alloca (end + 1);
10870 memcpy (name, str, end);
10871 name[end] = '\0';
252b5132 10872
df58fc94
RS
10873 for (;;)
10874 {
10875 insn = (struct mips_opcode *) hash_find (hash, name);
10876
10877 if (insn != NULL || !mips_opts.micromips)
10878 break;
10879 if (forced_insn_length)
10880 break;
10881
10882 /* See if there's an instruction size override suffix,
10883 either `16' or `32', at the end of the mnemonic proper,
10884 that defines the operation, i.e. before the first `.'
10885 character if any. Strip it and retry. */
10886 dot = strchr (name, '.');
10887 opend = dot != NULL ? dot - name : end;
10888 if (opend < 3)
10889 break;
10890 if (name[opend - 2] == '1' && name[opend - 1] == '6')
10891 forced_insn_length = 2;
10892 else if (name[opend - 2] == '3' && name[opend - 1] == '2')
10893 forced_insn_length = 4;
10894 else
10895 break;
10896 memcpy (name + opend - 2, name + opend, end - opend + 1);
10897 }
252b5132
RH
10898 if (insn == NULL)
10899 {
a40bc9dd
RS
10900 insn_error = _("Unrecognized opcode");
10901 return;
252b5132
RH
10902 }
10903
df58fc94
RS
10904 /* For microMIPS instructions placed in a fixed-length branch delay slot
10905 we make up to two passes over the relevant fragment of the opcode
10906 table. First we try instructions that meet the delay slot's length
10907 requirement. If none matched, then we retry with the remaining ones
10908 and if one matches, then we use it and then issue an appropriate
10909 warning later on. */
a40bc9dd 10910 argsStart = s = str + end;
252b5132
RH
10911 for (;;)
10912 {
df58fc94
RS
10913 bfd_boolean delay_slot_ok;
10914 bfd_boolean size_ok;
b34976b6 10915 bfd_boolean ok;
252b5132 10916
a40bc9dd 10917 gas_assert (strcmp (insn->name, name) == 0);
252b5132 10918
f79e2745 10919 ok = is_opcode_valid (insn);
df58fc94
RS
10920 size_ok = is_size_valid (insn);
10921 delay_slot_ok = is_delay_slot_valid (insn);
10922 if (!delay_slot_ok && !wrong_delay_slot_insns)
252b5132 10923 {
df58fc94
RS
10924 firstinsn = insn;
10925 wrong_delay_slot_insns = TRUE;
10926 }
10927 if (!ok || !size_ok || delay_slot_ok != need_delay_slot_ok)
10928 {
10929 static char buf[256];
10930
10931 if (insn + 1 < past && strcmp (insn->name, insn[1].name) == 0)
252b5132
RH
10932 {
10933 ++insn;
10934 continue;
10935 }
df58fc94 10936 if (wrong_delay_slot_insns && need_delay_slot_ok)
beae10d5 10937 {
df58fc94
RS
10938 gas_assert (firstinsn);
10939 need_delay_slot_ok = FALSE;
10940 past = insn + 1;
10941 insn = firstinsn;
10942 continue;
252b5132 10943 }
df58fc94
RS
10944
10945 if (insn_error)
10946 return;
10947
10948 if (!ok)
7bd942df 10949 sprintf (buf, _("Opcode not supported on this processor: %s (%s)"),
df58fc94
RS
10950 mips_cpu_info_from_arch (mips_opts.arch)->name,
10951 mips_cpu_info_from_isa (mips_opts.isa)->name);
10952 else
10953 sprintf (buf, _("Unrecognized %u-bit version of microMIPS opcode"),
10954 8 * forced_insn_length);
10955 insn_error = buf;
10956
10957 return;
252b5132
RH
10958 }
10959
1e915849 10960 create_insn (ip, insn);
268f6bed 10961 insn_error = NULL;
707bfff6 10962 argnum = 1;
24864476 10963 lastregno = 0xffffffff;
252b5132
RH
10964 for (args = insn->args;; ++args)
10965 {
deec1734
CD
10966 int is_mdmx;
10967
ad8d3bb3 10968 s += strspn (s, " \t");
deec1734 10969 is_mdmx = 0;
252b5132
RH
10970 switch (*args)
10971 {
10972 case '\0': /* end of args */
10973 if (*s == '\0')
10974 return;
10975 break;
10976
03f66e8a
MR
10977 case '2':
10978 /* DSP 2-bit unsigned immediate in bit 11 (for standard MIPS
10979 code) or 14 (for microMIPS code). */
8b082fb1
TS
10980 my_getExpression (&imm_expr, s);
10981 check_absolute_expr (ip, &imm_expr);
10982 if ((unsigned long) imm_expr.X_add_number != 1
10983 && (unsigned long) imm_expr.X_add_number != 3)
10984 {
10985 as_bad (_("BALIGN immediate not 1 or 3 (%lu)"),
10986 (unsigned long) imm_expr.X_add_number);
10987 }
03f66e8a
MR
10988 INSERT_OPERAND (mips_opts.micromips,
10989 BP, *ip, imm_expr.X_add_number);
8b082fb1
TS
10990 imm_expr.X_op = O_absent;
10991 s = expr_end;
10992 continue;
10993
03f66e8a
MR
10994 case '3':
10995 /* DSP 3-bit unsigned immediate in bit 13 (for standard MIPS
10996 code) or 21 (for microMIPS code). */
10997 {
10998 unsigned long mask = (mips_opts.micromips
10999 ? MICROMIPSOP_MASK_SA3 : OP_MASK_SA3);
11000
11001 my_getExpression (&imm_expr, s);
11002 check_absolute_expr (ip, &imm_expr);
11003 if ((unsigned long) imm_expr.X_add_number > mask)
11004 as_bad (_("DSP immediate not in range 0..%lu (%lu)"),
11005 mask, (unsigned long) imm_expr.X_add_number);
11006 INSERT_OPERAND (mips_opts.micromips,
11007 SA3, *ip, imm_expr.X_add_number);
11008 imm_expr.X_op = O_absent;
11009 s = expr_end;
11010 }
74cd071d
CF
11011 continue;
11012
03f66e8a
MR
11013 case '4':
11014 /* DSP 4-bit unsigned immediate in bit 12 (for standard MIPS
11015 code) or 21 (for microMIPS code). */
11016 {
11017 unsigned long mask = (mips_opts.micromips
11018 ? MICROMIPSOP_MASK_SA4 : OP_MASK_SA4);
11019
11020 my_getExpression (&imm_expr, s);
11021 check_absolute_expr (ip, &imm_expr);
11022 if ((unsigned long) imm_expr.X_add_number > mask)
11023 as_bad (_("DSP immediate not in range 0..%lu (%lu)"),
11024 mask, (unsigned long) imm_expr.X_add_number);
11025 INSERT_OPERAND (mips_opts.micromips,
11026 SA4, *ip, imm_expr.X_add_number);
11027 imm_expr.X_op = O_absent;
11028 s = expr_end;
11029 }
74cd071d
CF
11030 continue;
11031
03f66e8a
MR
11032 case '5':
11033 /* DSP 8-bit unsigned immediate in bit 13 (for standard MIPS
11034 code) or 16 (for microMIPS code). */
11035 {
11036 unsigned long mask = (mips_opts.micromips
11037 ? MICROMIPSOP_MASK_IMM8 : OP_MASK_IMM8);
11038
11039 my_getExpression (&imm_expr, s);
11040 check_absolute_expr (ip, &imm_expr);
11041 if ((unsigned long) imm_expr.X_add_number > mask)
11042 as_bad (_("DSP immediate not in range 0..%lu (%lu)"),
11043 mask, (unsigned long) imm_expr.X_add_number);
11044 INSERT_OPERAND (mips_opts.micromips,
11045 IMM8, *ip, imm_expr.X_add_number);
11046 imm_expr.X_op = O_absent;
11047 s = expr_end;
11048 }
74cd071d
CF
11049 continue;
11050
03f66e8a
MR
11051 case '6':
11052 /* DSP 5-bit unsigned immediate in bit 16 (for standard MIPS
11053 code) or 21 (for microMIPS code). */
11054 {
11055 unsigned long mask = (mips_opts.micromips
11056 ? MICROMIPSOP_MASK_RS : OP_MASK_RS);
11057
11058 my_getExpression (&imm_expr, s);
11059 check_absolute_expr (ip, &imm_expr);
11060 if ((unsigned long) imm_expr.X_add_number > mask)
11061 as_bad (_("DSP immediate not in range 0..%lu (%lu)"),
11062 mask, (unsigned long) imm_expr.X_add_number);
11063 INSERT_OPERAND (mips_opts.micromips,
11064 RS, *ip, imm_expr.X_add_number);
11065 imm_expr.X_op = O_absent;
11066 s = expr_end;
11067 }
74cd071d
CF
11068 continue;
11069
90ecf173 11070 case '7': /* Four DSP accumulators in bits 11,12. */
03f66e8a
MR
11071 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c'
11072 && s[3] >= '0' && s[3] <= '3')
74cd071d
CF
11073 {
11074 regno = s[3] - '0';
11075 s += 4;
03f66e8a 11076 INSERT_OPERAND (mips_opts.micromips, DSPACC, *ip, regno);
74cd071d
CF
11077 continue;
11078 }
11079 else
11080 as_bad (_("Invalid dsp acc register"));
11081 break;
11082
03f66e8a
MR
11083 case '8':
11084 /* DSP 6-bit unsigned immediate in bit 11 (for standard MIPS
11085 code) or 14 (for microMIPS code). */
11086 {
11087 unsigned long mask = (mips_opts.micromips
11088 ? MICROMIPSOP_MASK_WRDSP
11089 : OP_MASK_WRDSP);
11090
11091 my_getExpression (&imm_expr, s);
11092 check_absolute_expr (ip, &imm_expr);
11093 if ((unsigned long) imm_expr.X_add_number > mask)
11094 as_bad (_("DSP immediate not in range 0..%lu (%lu)"),
11095 mask, (unsigned long) imm_expr.X_add_number);
11096 INSERT_OPERAND (mips_opts.micromips,
11097 WRDSP, *ip, imm_expr.X_add_number);
11098 imm_expr.X_op = O_absent;
11099 s = expr_end;
11100 }
74cd071d
CF
11101 continue;
11102
90ecf173 11103 case '9': /* Four DSP accumulators in bits 21,22. */
df58fc94 11104 gas_assert (!mips_opts.micromips);
03f66e8a
MR
11105 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c'
11106 && s[3] >= '0' && s[3] <= '3')
74cd071d
CF
11107 {
11108 regno = s[3] - '0';
11109 s += 4;
df58fc94 11110 INSERT_OPERAND (0, DSPACC_S, *ip, regno);
74cd071d
CF
11111 continue;
11112 }
11113 else
11114 as_bad (_("Invalid dsp acc register"));
11115 break;
11116
03f66e8a
MR
11117 case '0':
11118 /* DSP 6-bit signed immediate in bit 16 (for standard MIPS
11119 code) or 20 (for microMIPS code). */
11120 {
11121 long mask = (mips_opts.micromips
11122 ? MICROMIPSOP_MASK_DSPSFT : OP_MASK_DSPSFT);
11123
11124 my_getExpression (&imm_expr, s);
11125 check_absolute_expr (ip, &imm_expr);
11126 min_range = -((mask + 1) >> 1);
11127 max_range = ((mask + 1) >> 1) - 1;
11128 if (imm_expr.X_add_number < min_range
11129 || imm_expr.X_add_number > max_range)
a9e24354
TS
11130 as_bad (_("DSP immediate not in range %ld..%ld (%ld)"),
11131 (long) min_range, (long) max_range,
11132 (long) imm_expr.X_add_number);
03f66e8a
MR
11133 INSERT_OPERAND (mips_opts.micromips,
11134 DSPSFT, *ip, imm_expr.X_add_number);
11135 imm_expr.X_op = O_absent;
11136 s = expr_end;
11137 }
74cd071d
CF
11138 continue;
11139
90ecf173 11140 case '\'': /* DSP 6-bit unsigned immediate in bit 16. */
df58fc94 11141 gas_assert (!mips_opts.micromips);
74cd071d
CF
11142 my_getExpression (&imm_expr, s);
11143 check_absolute_expr (ip, &imm_expr);
11144 if (imm_expr.X_add_number & ~OP_MASK_RDDSP)
11145 {
a9e24354
TS
11146 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
11147 OP_MASK_RDDSP,
11148 (unsigned long) imm_expr.X_add_number);
74cd071d 11149 }
df58fc94 11150 INSERT_OPERAND (0, RDDSP, *ip, imm_expr.X_add_number);
74cd071d
CF
11151 imm_expr.X_op = O_absent;
11152 s = expr_end;
11153 continue;
11154
90ecf173 11155 case ':': /* DSP 7-bit signed immediate in bit 19. */
df58fc94 11156 gas_assert (!mips_opts.micromips);
74cd071d
CF
11157 my_getExpression (&imm_expr, s);
11158 check_absolute_expr (ip, &imm_expr);
11159 min_range = -((OP_MASK_DSPSFT_7 + 1) >> 1);
11160 max_range = ((OP_MASK_DSPSFT_7 + 1) >> 1) - 1;
11161 if (imm_expr.X_add_number < min_range ||
11162 imm_expr.X_add_number > max_range)
11163 {
a9e24354
TS
11164 as_bad (_("DSP immediate not in range %ld..%ld (%ld)"),
11165 (long) min_range, (long) max_range,
11166 (long) imm_expr.X_add_number);
74cd071d 11167 }
df58fc94 11168 INSERT_OPERAND (0, DSPSFT_7, *ip, imm_expr.X_add_number);
74cd071d
CF
11169 imm_expr.X_op = O_absent;
11170 s = expr_end;
11171 continue;
11172
90ecf173 11173 case '@': /* DSP 10-bit signed immediate in bit 16. */
03f66e8a
MR
11174 {
11175 long mask = (mips_opts.micromips
11176 ? MICROMIPSOP_MASK_IMM10 : OP_MASK_IMM10);
11177
11178 my_getExpression (&imm_expr, s);
11179 check_absolute_expr (ip, &imm_expr);
11180 min_range = -((mask + 1) >> 1);
11181 max_range = ((mask + 1) >> 1) - 1;
11182 if (imm_expr.X_add_number < min_range
11183 || imm_expr.X_add_number > max_range)
a9e24354
TS
11184 as_bad (_("DSP immediate not in range %ld..%ld (%ld)"),
11185 (long) min_range, (long) max_range,
11186 (long) imm_expr.X_add_number);
03f66e8a
MR
11187 INSERT_OPERAND (mips_opts.micromips,
11188 IMM10, *ip, imm_expr.X_add_number);
11189 imm_expr.X_op = O_absent;
11190 s = expr_end;
11191 }
11192 continue;
11193
11194 case '^': /* DSP 5-bit unsigned immediate in bit 11. */
11195 gas_assert (mips_opts.micromips);
11196 my_getExpression (&imm_expr, s);
11197 check_absolute_expr (ip, &imm_expr);
11198 if (imm_expr.X_add_number & ~MICROMIPSOP_MASK_RD)
11199 as_bad (_("DSP immediate not in range 0..%d (%lu)"),
11200 MICROMIPSOP_MASK_RD,
11201 (unsigned long) imm_expr.X_add_number);
11202 INSERT_OPERAND (1, RD, *ip, imm_expr.X_add_number);
74cd071d
CF
11203 imm_expr.X_op = O_absent;
11204 s = expr_end;
11205 continue;
11206
a9e24354 11207 case '!': /* MT usermode flag bit. */
df58fc94 11208 gas_assert (!mips_opts.micromips);
ef2e4d86
CF
11209 my_getExpression (&imm_expr, s);
11210 check_absolute_expr (ip, &imm_expr);
11211 if (imm_expr.X_add_number & ~OP_MASK_MT_U)
a9e24354
TS
11212 as_bad (_("MT usermode bit not 0 or 1 (%lu)"),
11213 (unsigned long) imm_expr.X_add_number);
df58fc94 11214 INSERT_OPERAND (0, MT_U, *ip, imm_expr.X_add_number);
ef2e4d86
CF
11215 imm_expr.X_op = O_absent;
11216 s = expr_end;
11217 continue;
11218
a9e24354 11219 case '$': /* MT load high flag bit. */
df58fc94 11220 gas_assert (!mips_opts.micromips);
ef2e4d86
CF
11221 my_getExpression (&imm_expr, s);
11222 check_absolute_expr (ip, &imm_expr);
11223 if (imm_expr.X_add_number & ~OP_MASK_MT_H)
a9e24354
TS
11224 as_bad (_("MT load high bit not 0 or 1 (%lu)"),
11225 (unsigned long) imm_expr.X_add_number);
df58fc94 11226 INSERT_OPERAND (0, MT_H, *ip, imm_expr.X_add_number);
ef2e4d86
CF
11227 imm_expr.X_op = O_absent;
11228 s = expr_end;
11229 continue;
11230
90ecf173 11231 case '*': /* Four DSP accumulators in bits 18,19. */
df58fc94 11232 gas_assert (!mips_opts.micromips);
ef2e4d86
CF
11233 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c' &&
11234 s[3] >= '0' && s[3] <= '3')
11235 {
11236 regno = s[3] - '0';
11237 s += 4;
df58fc94 11238 INSERT_OPERAND (0, MTACC_T, *ip, regno);
ef2e4d86
CF
11239 continue;
11240 }
11241 else
11242 as_bad (_("Invalid dsp/smartmips acc register"));
11243 break;
11244
90ecf173 11245 case '&': /* Four DSP accumulators in bits 13,14. */
df58fc94 11246 gas_assert (!mips_opts.micromips);
ef2e4d86
CF
11247 if (s[0] == '$' && s[1] == 'a' && s[2] == 'c' &&
11248 s[3] >= '0' && s[3] <= '3')
11249 {
11250 regno = s[3] - '0';
11251 s += 4;
df58fc94 11252 INSERT_OPERAND (0, MTACC_D, *ip, regno);
ef2e4d86
CF
11253 continue;
11254 }
11255 else
11256 as_bad (_("Invalid dsp/smartmips acc register"));
11257 break;
11258
dec0624d
MR
11259 case '\\': /* 3-bit bit position. */
11260 {
2906b037
MR
11261 unsigned long mask = (mips_opts.micromips
11262 ? MICROMIPSOP_MASK_3BITPOS
11263 : OP_MASK_3BITPOS);
dec0624d
MR
11264
11265 my_getExpression (&imm_expr, s);
11266 check_absolute_expr (ip, &imm_expr);
11267 if ((unsigned long) imm_expr.X_add_number > mask)
11268 as_warn (_("Bit position for %s not in range 0..%lu (%lu)"),
11269 ip->insn_mo->name,
11270 mask, (unsigned long) imm_expr.X_add_number);
11271 INSERT_OPERAND (mips_opts.micromips,
11272 3BITPOS, *ip, imm_expr.X_add_number);
11273 imm_expr.X_op = O_absent;
11274 s = expr_end;
11275 }
11276 continue;
11277
252b5132 11278 case ',':
a339155f 11279 ++argnum;
252b5132
RH
11280 if (*s++ == *args)
11281 continue;
11282 s--;
11283 switch (*++args)
11284 {
11285 case 'r':
11286 case 'v':
df58fc94 11287 INSERT_OPERAND (mips_opts.micromips, RS, *ip, lastregno);
252b5132
RH
11288 continue;
11289
11290 case 'w':
df58fc94 11291 INSERT_OPERAND (mips_opts.micromips, RT, *ip, lastregno);
38487616
TS
11292 continue;
11293
252b5132 11294 case 'W':
df58fc94
RS
11295 gas_assert (!mips_opts.micromips);
11296 INSERT_OPERAND (0, FT, *ip, lastregno);
252b5132
RH
11297 continue;
11298
11299 case 'V':
df58fc94 11300 INSERT_OPERAND (mips_opts.micromips, FS, *ip, lastregno);
252b5132
RH
11301 continue;
11302 }
11303 break;
11304
11305 case '(':
11306 /* Handle optional base register.
11307 Either the base register is omitted or
bdaaa2e1 11308 we must have a left paren. */
252b5132
RH
11309 /* This is dependent on the next operand specifier
11310 is a base register specification. */
df58fc94
RS
11311 gas_assert (args[1] == 'b'
11312 || (mips_opts.micromips
11313 && args[1] == 'm'
11314 && (args[2] == 'l' || args[2] == 'n'
11315 || args[2] == 's' || args[2] == 'a')));
11316 if (*s == '\0' && args[1] == 'b')
252b5132 11317 return;
df58fc94 11318 /* Fall through. */
252b5132 11319
90ecf173 11320 case ')': /* These must match exactly. */
df58fc94
RS
11321 if (*s++ == *args)
11322 continue;
11323 break;
11324
11325 case '[': /* These must match exactly. */
60b63b72 11326 case ']':
df58fc94 11327 gas_assert (!mips_opts.micromips);
252b5132
RH
11328 if (*s++ == *args)
11329 continue;
11330 break;
11331
af7ee8bf
CD
11332 case '+': /* Opcode extension character. */
11333 switch (*++args)
11334 {
9bcd4f99
TS
11335 case '1': /* UDI immediates. */
11336 case '2':
11337 case '3':
11338 case '4':
df58fc94 11339 gas_assert (!mips_opts.micromips);
9bcd4f99
TS
11340 {
11341 const struct mips_immed *imm = mips_immed;
11342
11343 while (imm->type && imm->type != *args)
11344 ++imm;
11345 if (! imm->type)
b37df7c4 11346 abort ();
9bcd4f99
TS
11347 my_getExpression (&imm_expr, s);
11348 check_absolute_expr (ip, &imm_expr);
11349 if ((unsigned long) imm_expr.X_add_number & ~imm->mask)
11350 {
11351 as_warn (_("Illegal %s number (%lu, 0x%lx)"),
11352 imm->desc ? imm->desc : ip->insn_mo->name,
11353 (unsigned long) imm_expr.X_add_number,
11354 (unsigned long) imm_expr.X_add_number);
90ecf173 11355 imm_expr.X_add_number &= imm->mask;
9bcd4f99
TS
11356 }
11357 ip->insn_opcode |= ((unsigned long) imm_expr.X_add_number
11358 << imm->shift);
11359 imm_expr.X_op = O_absent;
11360 s = expr_end;
11361 }
11362 continue;
90ecf173 11363
b015e599
AP
11364 case 'J': /* 10-bit hypcall code. */
11365 gas_assert (!mips_opts.micromips);
11366 {
11367 unsigned long mask = OP_MASK_CODE10;
11368
11369 my_getExpression (&imm_expr, s);
11370 check_absolute_expr (ip, &imm_expr);
11371 if ((unsigned long) imm_expr.X_add_number > mask)
11372 as_warn (_("Code for %s not in range 0..%lu (%lu)"),
11373 ip->insn_mo->name,
11374 mask, (unsigned long) imm_expr.X_add_number);
11375 INSERT_OPERAND (0, CODE10, *ip, imm_expr.X_add_number);
11376 imm_expr.X_op = O_absent;
11377 s = expr_end;
11378 }
11379 continue;
11380
071742cf
CD
11381 case 'A': /* ins/ext position, becomes LSB. */
11382 limlo = 0;
11383 limhi = 31;
5f74bc13
CD
11384 goto do_lsb;
11385 case 'E':
11386 limlo = 32;
11387 limhi = 63;
11388 goto do_lsb;
90ecf173 11389 do_lsb:
071742cf
CD
11390 my_getExpression (&imm_expr, s);
11391 check_absolute_expr (ip, &imm_expr);
11392 if ((unsigned long) imm_expr.X_add_number < limlo
11393 || (unsigned long) imm_expr.X_add_number > limhi)
11394 {
11395 as_bad (_("Improper position (%lu)"),
11396 (unsigned long) imm_expr.X_add_number);
11397 imm_expr.X_add_number = limlo;
11398 }
11399 lastpos = imm_expr.X_add_number;
df58fc94
RS
11400 INSERT_OPERAND (mips_opts.micromips,
11401 EXTLSB, *ip, imm_expr.X_add_number);
071742cf
CD
11402 imm_expr.X_op = O_absent;
11403 s = expr_end;
11404 continue;
11405
11406 case 'B': /* ins size, becomes MSB. */
11407 limlo = 1;
11408 limhi = 32;
5f74bc13
CD
11409 goto do_msb;
11410 case 'F':
11411 limlo = 33;
11412 limhi = 64;
11413 goto do_msb;
90ecf173 11414 do_msb:
071742cf
CD
11415 my_getExpression (&imm_expr, s);
11416 check_absolute_expr (ip, &imm_expr);
11417 /* Check for negative input so that small negative numbers
11418 will not succeed incorrectly. The checks against
11419 (pos+size) transitively check "size" itself,
11420 assuming that "pos" is reasonable. */
11421 if ((long) imm_expr.X_add_number < 0
11422 || ((unsigned long) imm_expr.X_add_number
11423 + lastpos) < limlo
11424 || ((unsigned long) imm_expr.X_add_number
11425 + lastpos) > limhi)
11426 {
11427 as_bad (_("Improper insert size (%lu, position %lu)"),
11428 (unsigned long) imm_expr.X_add_number,
11429 (unsigned long) lastpos);
11430 imm_expr.X_add_number = limlo - lastpos;
11431 }
df58fc94
RS
11432 INSERT_OPERAND (mips_opts.micromips, INSMSB, *ip,
11433 lastpos + imm_expr.X_add_number - 1);
071742cf
CD
11434 imm_expr.X_op = O_absent;
11435 s = expr_end;
11436 continue;
11437
11438 case 'C': /* ext size, becomes MSBD. */
11439 limlo = 1;
11440 limhi = 32;
f02d8318 11441 sizelo = 1;
5f74bc13
CD
11442 goto do_msbd;
11443 case 'G':
11444 limlo = 33;
11445 limhi = 64;
f02d8318 11446 sizelo = 33;
5f74bc13
CD
11447 goto do_msbd;
11448 case 'H':
11449 limlo = 33;
11450 limhi = 64;
f02d8318 11451 sizelo = 1;
5f74bc13 11452 goto do_msbd;
90ecf173 11453 do_msbd:
071742cf
CD
11454 my_getExpression (&imm_expr, s);
11455 check_absolute_expr (ip, &imm_expr);
f02d8318
CF
11456 /* The checks against (pos+size) don't transitively check
11457 "size" itself, assuming that "pos" is reasonable.
11458 We also need to check the lower bound of "size". */
11459 if ((long) imm_expr.X_add_number < sizelo
071742cf
CD
11460 || ((unsigned long) imm_expr.X_add_number
11461 + lastpos) < limlo
11462 || ((unsigned long) imm_expr.X_add_number
11463 + lastpos) > limhi)
11464 {
11465 as_bad (_("Improper extract size (%lu, position %lu)"),
11466 (unsigned long) imm_expr.X_add_number,
11467 (unsigned long) lastpos);
11468 imm_expr.X_add_number = limlo - lastpos;
11469 }
df58fc94
RS
11470 INSERT_OPERAND (mips_opts.micromips,
11471 EXTMSBD, *ip, imm_expr.X_add_number - 1);
071742cf
CD
11472 imm_expr.X_op = O_absent;
11473 s = expr_end;
11474 continue;
af7ee8bf 11475
bbcc0807
CD
11476 case 'D':
11477 /* +D is for disassembly only; never match. */
11478 break;
11479
5f74bc13
CD
11480 case 'I':
11481 /* "+I" is like "I", except that imm2_expr is used. */
11482 my_getExpression (&imm2_expr, s);
11483 if (imm2_expr.X_op != O_big
11484 && imm2_expr.X_op != O_constant)
11485 insn_error = _("absolute expression required");
9ee2a2d4
MR
11486 if (HAVE_32BIT_GPRS)
11487 normalize_constant_expr (&imm2_expr);
5f74bc13
CD
11488 s = expr_end;
11489 continue;
11490
707bfff6 11491 case 'T': /* Coprocessor register. */
df58fc94 11492 gas_assert (!mips_opts.micromips);
ef2e4d86
CF
11493 /* +T is for disassembly only; never match. */
11494 break;
11495
707bfff6 11496 case 't': /* Coprocessor register number. */
df58fc94 11497 gas_assert (!mips_opts.micromips);
ef2e4d86
CF
11498 if (s[0] == '$' && ISDIGIT (s[1]))
11499 {
11500 ++s;
11501 regno = 0;
11502 do
11503 {
11504 regno *= 10;
11505 regno += *s - '0';
11506 ++s;
11507 }
11508 while (ISDIGIT (*s));
11509 if (regno > 31)
11510 as_bad (_("Invalid register number (%d)"), regno);
11511 else
11512 {
df58fc94 11513 INSERT_OPERAND (0, RT, *ip, regno);
ef2e4d86
CF
11514 continue;
11515 }
11516 }
11517 else
11518 as_bad (_("Invalid coprocessor 0 register number"));
11519 break;
11520
bb35fb24
NC
11521 case 'x':
11522 /* bbit[01] and bbit[01]32 bit index. Give error if index
11523 is not in the valid range. */
df58fc94 11524 gas_assert (!mips_opts.micromips);
bb35fb24
NC
11525 my_getExpression (&imm_expr, s);
11526 check_absolute_expr (ip, &imm_expr);
11527 if ((unsigned) imm_expr.X_add_number > 31)
11528 {
11529 as_bad (_("Improper bit index (%lu)"),
11530 (unsigned long) imm_expr.X_add_number);
11531 imm_expr.X_add_number = 0;
11532 }
df58fc94 11533 INSERT_OPERAND (0, BBITIND, *ip, imm_expr.X_add_number);
bb35fb24
NC
11534 imm_expr.X_op = O_absent;
11535 s = expr_end;
11536 continue;
11537
11538 case 'X':
11539 /* bbit[01] bit index when bbit is used but we generate
11540 bbit[01]32 because the index is over 32. Move to the
11541 next candidate if index is not in the valid range. */
df58fc94 11542 gas_assert (!mips_opts.micromips);
bb35fb24
NC
11543 my_getExpression (&imm_expr, s);
11544 check_absolute_expr (ip, &imm_expr);
11545 if ((unsigned) imm_expr.X_add_number < 32
11546 || (unsigned) imm_expr.X_add_number > 63)
11547 break;
df58fc94 11548 INSERT_OPERAND (0, BBITIND, *ip, imm_expr.X_add_number - 32);
bb35fb24
NC
11549 imm_expr.X_op = O_absent;
11550 s = expr_end;
11551 continue;
11552
11553 case 'p':
11554 /* cins, cins32, exts and exts32 position field. Give error
11555 if it's not in the valid range. */
df58fc94 11556 gas_assert (!mips_opts.micromips);
bb35fb24
NC
11557 my_getExpression (&imm_expr, s);
11558 check_absolute_expr (ip, &imm_expr);
11559 if ((unsigned) imm_expr.X_add_number > 31)
11560 {
11561 as_bad (_("Improper position (%lu)"),
11562 (unsigned long) imm_expr.X_add_number);
11563 imm_expr.X_add_number = 0;
11564 }
11565 /* Make the pos explicit to simplify +S. */
11566 lastpos = imm_expr.X_add_number + 32;
df58fc94 11567 INSERT_OPERAND (0, CINSPOS, *ip, imm_expr.X_add_number);
bb35fb24
NC
11568 imm_expr.X_op = O_absent;
11569 s = expr_end;
11570 continue;
11571
11572 case 'P':
11573 /* cins, cins32, exts and exts32 position field. Move to
11574 the next candidate if it's not in the valid range. */
df58fc94 11575 gas_assert (!mips_opts.micromips);
bb35fb24
NC
11576 my_getExpression (&imm_expr, s);
11577 check_absolute_expr (ip, &imm_expr);
11578 if ((unsigned) imm_expr.X_add_number < 32
11579 || (unsigned) imm_expr.X_add_number > 63)
11580 break;
11581 lastpos = imm_expr.X_add_number;
df58fc94 11582 INSERT_OPERAND (0, CINSPOS, *ip, imm_expr.X_add_number - 32);
bb35fb24
NC
11583 imm_expr.X_op = O_absent;
11584 s = expr_end;
11585 continue;
11586
11587 case 's':
11588 /* cins and exts length-minus-one field. */
df58fc94 11589 gas_assert (!mips_opts.micromips);
bb35fb24
NC
11590 my_getExpression (&imm_expr, s);
11591 check_absolute_expr (ip, &imm_expr);
11592 if ((unsigned long) imm_expr.X_add_number > 31)
11593 {
11594 as_bad (_("Improper size (%lu)"),
11595 (unsigned long) imm_expr.X_add_number);
11596 imm_expr.X_add_number = 0;
11597 }
df58fc94 11598 INSERT_OPERAND (0, CINSLM1, *ip, imm_expr.X_add_number);
bb35fb24
NC
11599 imm_expr.X_op = O_absent;
11600 s = expr_end;
11601 continue;
11602
11603 case 'S':
11604 /* cins32/exts32 and cins/exts aliasing cint32/exts32
11605 length-minus-one field. */
df58fc94 11606 gas_assert (!mips_opts.micromips);
bb35fb24
NC
11607 my_getExpression (&imm_expr, s);
11608 check_absolute_expr (ip, &imm_expr);
11609 if ((long) imm_expr.X_add_number < 0
11610 || (unsigned long) imm_expr.X_add_number + lastpos > 63)
11611 {
11612 as_bad (_("Improper size (%lu)"),
11613 (unsigned long) imm_expr.X_add_number);
11614 imm_expr.X_add_number = 0;
11615 }
df58fc94 11616 INSERT_OPERAND (0, CINSLM1, *ip, imm_expr.X_add_number);
bb35fb24
NC
11617 imm_expr.X_op = O_absent;
11618 s = expr_end;
11619 continue;
11620
dd3cbb7e
NC
11621 case 'Q':
11622 /* seqi/snei immediate field. */
df58fc94 11623 gas_assert (!mips_opts.micromips);
dd3cbb7e
NC
11624 my_getExpression (&imm_expr, s);
11625 check_absolute_expr (ip, &imm_expr);
11626 if ((long) imm_expr.X_add_number < -512
11627 || (long) imm_expr.X_add_number >= 512)
11628 {
11629 as_bad (_("Improper immediate (%ld)"),
11630 (long) imm_expr.X_add_number);
11631 imm_expr.X_add_number = 0;
11632 }
df58fc94 11633 INSERT_OPERAND (0, SEQI, *ip, imm_expr.X_add_number);
dd3cbb7e
NC
11634 imm_expr.X_op = O_absent;
11635 s = expr_end;
11636 continue;
11637
98675402 11638 case 'a': /* 8-bit signed offset in bit 6 */
df58fc94 11639 gas_assert (!mips_opts.micromips);
98675402
RS
11640 my_getExpression (&imm_expr, s);
11641 check_absolute_expr (ip, &imm_expr);
11642 min_range = -((OP_MASK_OFFSET_A + 1) >> 1);
11643 max_range = ((OP_MASK_OFFSET_A + 1) >> 1) - 1;
11644 if (imm_expr.X_add_number < min_range
11645 || imm_expr.X_add_number > max_range)
11646 {
c95354ed 11647 as_bad (_("Offset not in range %ld..%ld (%ld)"),
98675402
RS
11648 (long) min_range, (long) max_range,
11649 (long) imm_expr.X_add_number);
11650 }
df58fc94 11651 INSERT_OPERAND (0, OFFSET_A, *ip, imm_expr.X_add_number);
98675402
RS
11652 imm_expr.X_op = O_absent;
11653 s = expr_end;
11654 continue;
11655
11656 case 'b': /* 8-bit signed offset in bit 3 */
df58fc94 11657 gas_assert (!mips_opts.micromips);
98675402
RS
11658 my_getExpression (&imm_expr, s);
11659 check_absolute_expr (ip, &imm_expr);
11660 min_range = -((OP_MASK_OFFSET_B + 1) >> 1);
11661 max_range = ((OP_MASK_OFFSET_B + 1) >> 1) - 1;
11662 if (imm_expr.X_add_number < min_range
11663 || imm_expr.X_add_number > max_range)
11664 {
c95354ed 11665 as_bad (_("Offset not in range %ld..%ld (%ld)"),
98675402
RS
11666 (long) min_range, (long) max_range,
11667 (long) imm_expr.X_add_number);
11668 }
df58fc94 11669 INSERT_OPERAND (0, OFFSET_B, *ip, imm_expr.X_add_number);
98675402
RS
11670 imm_expr.X_op = O_absent;
11671 s = expr_end;
11672 continue;
11673
11674 case 'c': /* 9-bit signed offset in bit 6 */
df58fc94 11675 gas_assert (!mips_opts.micromips);
98675402
RS
11676 my_getExpression (&imm_expr, s);
11677 check_absolute_expr (ip, &imm_expr);
11678 min_range = -((OP_MASK_OFFSET_C + 1) >> 1);
11679 max_range = ((OP_MASK_OFFSET_C + 1) >> 1) - 1;
c95354ed
MX
11680 /* We check the offset range before adjusted. */
11681 min_range <<= 4;
11682 max_range <<= 4;
98675402
RS
11683 if (imm_expr.X_add_number < min_range
11684 || imm_expr.X_add_number > max_range)
11685 {
c95354ed 11686 as_bad (_("Offset not in range %ld..%ld (%ld)"),
98675402
RS
11687 (long) min_range, (long) max_range,
11688 (long) imm_expr.X_add_number);
11689 }
c95354ed
MX
11690 if (imm_expr.X_add_number & 0xf)
11691 {
11692 as_bad (_("Offset not 16 bytes alignment (%ld)"),
11693 (long) imm_expr.X_add_number);
11694 }
11695 /* Right shift 4 bits to adjust the offset operand. */
df58fc94
RS
11696 INSERT_OPERAND (0, OFFSET_C, *ip,
11697 imm_expr.X_add_number >> 4);
98675402
RS
11698 imm_expr.X_op = O_absent;
11699 s = expr_end;
11700 continue;
11701
11702 case 'z':
df58fc94 11703 gas_assert (!mips_opts.micromips);
98675402
RS
11704 if (!reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno))
11705 break;
11706 if (regno == AT && mips_opts.at)
11707 {
11708 if (mips_opts.at == ATREG)
11709 as_warn (_("used $at without \".set noat\""));
11710 else
11711 as_warn (_("used $%u with \".set at=$%u\""),
11712 regno, mips_opts.at);
11713 }
df58fc94 11714 INSERT_OPERAND (0, RZ, *ip, regno);
98675402
RS
11715 continue;
11716
11717 case 'Z':
df58fc94 11718 gas_assert (!mips_opts.micromips);
98675402
RS
11719 if (!reg_lookup (&s, RTYPE_FPU, &regno))
11720 break;
df58fc94 11721 INSERT_OPERAND (0, FZ, *ip, regno);
98675402
RS
11722 continue;
11723
af7ee8bf 11724 default:
df58fc94 11725 as_bad (_("Internal error: bad %s opcode "
90ecf173 11726 "(unknown extension operand type `+%c'): %s %s"),
df58fc94 11727 mips_opts.micromips ? "microMIPS" : "MIPS",
90ecf173 11728 *args, insn->name, insn->args);
af7ee8bf
CD
11729 /* Further processing is fruitless. */
11730 return;
11731 }
11732 break;
11733
df58fc94 11734 case '.': /* 10-bit offset. */
df58fc94 11735 gas_assert (mips_opts.micromips);
dec0624d 11736 case '~': /* 12-bit offset. */
df58fc94
RS
11737 {
11738 int shift = *args == '.' ? 9 : 11;
11739 size_t i;
11740
11741 /* Check whether there is only a single bracketed expression
11742 left. If so, it must be the base register and the
11743 constant must be zero. */
11744 if (*s == '(' && strchr (s + 1, '(') == 0)
11745 continue;
11746
11747 /* If this value won't fit into the offset, then go find
11748 a macro that will generate a 16- or 32-bit offset code
11749 pattern. */
11750 i = my_getSmallExpression (&imm_expr, imm_reloc, s);
11751 if ((i == 0 && (imm_expr.X_op != O_constant
11752 || imm_expr.X_add_number >= 1 << shift
11753 || imm_expr.X_add_number < -1 << shift))
11754 || i > 0)
11755 {
11756 imm_expr.X_op = O_absent;
11757 break;
11758 }
11759 if (shift == 9)
11760 INSERT_OPERAND (1, OFFSET10, *ip, imm_expr.X_add_number);
11761 else
dec0624d
MR
11762 INSERT_OPERAND (mips_opts.micromips,
11763 OFFSET12, *ip, imm_expr.X_add_number);
df58fc94
RS
11764 imm_expr.X_op = O_absent;
11765 s = expr_end;
11766 }
11767 continue;
11768
252b5132
RH
11769 case '<': /* must be at least one digit */
11770 /*
11771 * According to the manual, if the shift amount is greater
b6ff326e
KH
11772 * than 31 or less than 0, then the shift amount should be
11773 * mod 32. In reality the mips assembler issues an error.
252b5132
RH
11774 * We issue a warning and mask out all but the low 5 bits.
11775 */
11776 my_getExpression (&imm_expr, s);
11777 check_absolute_expr (ip, &imm_expr);
11778 if ((unsigned long) imm_expr.X_add_number > 31)
bf12938e
RS
11779 as_warn (_("Improper shift amount (%lu)"),
11780 (unsigned long) imm_expr.X_add_number);
df58fc94
RS
11781 INSERT_OPERAND (mips_opts.micromips,
11782 SHAMT, *ip, imm_expr.X_add_number);
252b5132
RH
11783 imm_expr.X_op = O_absent;
11784 s = expr_end;
11785 continue;
11786
11787 case '>': /* shift amount minus 32 */
11788 my_getExpression (&imm_expr, s);
11789 check_absolute_expr (ip, &imm_expr);
11790 if ((unsigned long) imm_expr.X_add_number < 32
11791 || (unsigned long) imm_expr.X_add_number > 63)
11792 break;
df58fc94
RS
11793 INSERT_OPERAND (mips_opts.micromips,
11794 SHAMT, *ip, imm_expr.X_add_number - 32);
252b5132
RH
11795 imm_expr.X_op = O_absent;
11796 s = expr_end;
11797 continue;
11798
90ecf173
MR
11799 case 'k': /* CACHE code. */
11800 case 'h': /* PREFX code. */
11801 case '1': /* SYNC type. */
252b5132
RH
11802 my_getExpression (&imm_expr, s);
11803 check_absolute_expr (ip, &imm_expr);
11804 if ((unsigned long) imm_expr.X_add_number > 31)
bf12938e
RS
11805 as_warn (_("Invalid value for `%s' (%lu)"),
11806 ip->insn_mo->name,
11807 (unsigned long) imm_expr.X_add_number);
df58fc94 11808 switch (*args)
d954098f 11809 {
df58fc94
RS
11810 case 'k':
11811 if (mips_fix_cn63xxp1
11812 && !mips_opts.micromips
11813 && strcmp ("pref", insn->name) == 0)
d954098f
DD
11814 switch (imm_expr.X_add_number)
11815 {
11816 case 5:
11817 case 25:
11818 case 26:
11819 case 27:
11820 case 28:
11821 case 29:
11822 case 30:
11823 case 31: /* These are ok. */
11824 break;
11825
11826 default: /* The rest must be changed to 28. */
11827 imm_expr.X_add_number = 28;
11828 break;
11829 }
df58fc94
RS
11830 INSERT_OPERAND (mips_opts.micromips,
11831 CACHE, *ip, imm_expr.X_add_number);
11832 break;
11833 case 'h':
11834 INSERT_OPERAND (mips_opts.micromips,
11835 PREFX, *ip, imm_expr.X_add_number);
11836 break;
11837 case '1':
11838 INSERT_OPERAND (mips_opts.micromips,
11839 STYPE, *ip, imm_expr.X_add_number);
11840 break;
d954098f 11841 }
252b5132
RH
11842 imm_expr.X_op = O_absent;
11843 s = expr_end;
11844 continue;
11845
90ecf173 11846 case 'c': /* BREAK code. */
df58fc94
RS
11847 {
11848 unsigned long mask = (mips_opts.micromips
11849 ? MICROMIPSOP_MASK_CODE
11850 : OP_MASK_CODE);
11851
11852 my_getExpression (&imm_expr, s);
11853 check_absolute_expr (ip, &imm_expr);
11854 if ((unsigned long) imm_expr.X_add_number > mask)
11855 as_warn (_("Code for %s not in range 0..%lu (%lu)"),
11856 ip->insn_mo->name,
11857 mask, (unsigned long) imm_expr.X_add_number);
11858 INSERT_OPERAND (mips_opts.micromips,
11859 CODE, *ip, imm_expr.X_add_number);
11860 imm_expr.X_op = O_absent;
11861 s = expr_end;
11862 }
252b5132
RH
11863 continue;
11864
90ecf173 11865 case 'q': /* Lower BREAK code. */
df58fc94
RS
11866 {
11867 unsigned long mask = (mips_opts.micromips
11868 ? MICROMIPSOP_MASK_CODE2
11869 : OP_MASK_CODE2);
11870
11871 my_getExpression (&imm_expr, s);
11872 check_absolute_expr (ip, &imm_expr);
11873 if ((unsigned long) imm_expr.X_add_number > mask)
11874 as_warn (_("Lower code for %s not in range 0..%lu (%lu)"),
11875 ip->insn_mo->name,
11876 mask, (unsigned long) imm_expr.X_add_number);
11877 INSERT_OPERAND (mips_opts.micromips,
11878 CODE2, *ip, imm_expr.X_add_number);
11879 imm_expr.X_op = O_absent;
11880 s = expr_end;
11881 }
252b5132
RH
11882 continue;
11883
df58fc94
RS
11884 case 'B': /* 20- or 10-bit syscall/break/wait code. */
11885 {
11886 unsigned long mask = (mips_opts.micromips
11887 ? MICROMIPSOP_MASK_CODE10
11888 : OP_MASK_CODE20);
11889
11890 my_getExpression (&imm_expr, s);
11891 check_absolute_expr (ip, &imm_expr);
11892 if ((unsigned long) imm_expr.X_add_number > mask)
11893 as_warn (_("Code for %s not in range 0..%lu (%lu)"),
11894 ip->insn_mo->name,
11895 mask, (unsigned long) imm_expr.X_add_number);
11896 if (mips_opts.micromips)
11897 INSERT_OPERAND (1, CODE10, *ip, imm_expr.X_add_number);
11898 else
11899 INSERT_OPERAND (0, CODE20, *ip, imm_expr.X_add_number);
11900 imm_expr.X_op = O_absent;
11901 s = expr_end;
11902 }
252b5132
RH
11903 continue;
11904
df58fc94
RS
11905 case 'C': /* 25- or 23-bit coprocessor code. */
11906 {
11907 unsigned long mask = (mips_opts.micromips
11908 ? MICROMIPSOP_MASK_COPZ
11909 : OP_MASK_COPZ);
11910
11911 my_getExpression (&imm_expr, s);
11912 check_absolute_expr (ip, &imm_expr);
11913 if ((unsigned long) imm_expr.X_add_number > mask)
11914 as_warn (_("Coproccesor code > %u bits (%lu)"),
11915 mips_opts.micromips ? 23U : 25U,
793b27f4 11916 (unsigned long) imm_expr.X_add_number);
df58fc94
RS
11917 INSERT_OPERAND (mips_opts.micromips,
11918 COPZ, *ip, imm_expr.X_add_number);
11919 imm_expr.X_op = O_absent;
11920 s = expr_end;
11921 }
beae10d5 11922 continue;
252b5132 11923
df58fc94
RS
11924 case 'J': /* 19-bit WAIT code. */
11925 gas_assert (!mips_opts.micromips);
4372b673
NC
11926 my_getExpression (&imm_expr, s);
11927 check_absolute_expr (ip, &imm_expr);
793b27f4 11928 if ((unsigned long) imm_expr.X_add_number > OP_MASK_CODE19)
df58fc94
RS
11929 {
11930 as_warn (_("Illegal 19-bit code (%lu)"),
a9e24354 11931 (unsigned long) imm_expr.X_add_number);
df58fc94
RS
11932 imm_expr.X_add_number &= OP_MASK_CODE19;
11933 }
11934 INSERT_OPERAND (0, CODE19, *ip, imm_expr.X_add_number);
4372b673
NC
11935 imm_expr.X_op = O_absent;
11936 s = expr_end;
11937 continue;
11938
707bfff6 11939 case 'P': /* Performance register. */
df58fc94 11940 gas_assert (!mips_opts.micromips);
beae10d5 11941 my_getExpression (&imm_expr, s);
252b5132 11942 check_absolute_expr (ip, &imm_expr);
beae10d5 11943 if (imm_expr.X_add_number != 0 && imm_expr.X_add_number != 1)
bf12938e
RS
11944 as_warn (_("Invalid performance register (%lu)"),
11945 (unsigned long) imm_expr.X_add_number);
e407c74b
NC
11946 if (imm_expr.X_add_number != 0 && mips_opts.arch == CPU_R5900
11947 && (!strcmp(insn->name,"mfps") || !strcmp(insn->name,"mtps")))
11948 as_warn (_("Invalid performance register (%lu)"),
11949 (unsigned long) imm_expr.X_add_number);
df58fc94 11950 INSERT_OPERAND (0, PERFREG, *ip, imm_expr.X_add_number);
beae10d5
KH
11951 imm_expr.X_op = O_absent;
11952 s = expr_end;
11953 continue;
252b5132 11954
707bfff6 11955 case 'G': /* Coprocessor destination register. */
df58fc94
RS
11956 {
11957 unsigned long opcode = ip->insn_opcode;
11958 unsigned long mask;
11959 unsigned int types;
11960 int cop0;
11961
11962 if (mips_opts.micromips)
11963 {
11964 mask = ~((MICROMIPSOP_MASK_RT << MICROMIPSOP_SH_RT)
11965 | (MICROMIPSOP_MASK_RS << MICROMIPSOP_SH_RS)
11966 | (MICROMIPSOP_MASK_SEL << MICROMIPSOP_SH_SEL));
11967 opcode &= mask;
11968 switch (opcode)
11969 {
11970 case 0x000000fc: /* mfc0 */
11971 case 0x000002fc: /* mtc0 */
11972 case 0x580000fc: /* dmfc0 */
11973 case 0x580002fc: /* dmtc0 */
11974 cop0 = 1;
11975 break;
11976 default:
11977 cop0 = 0;
11978 break;
11979 }
11980 }
11981 else
11982 {
11983 opcode = (opcode >> OP_SH_OP) & OP_MASK_OP;
11984 cop0 = opcode == OP_OP_COP0;
11985 }
11986 types = RTYPE_NUM | (cop0 ? RTYPE_CP0 : RTYPE_GP);
11987 ok = reg_lookup (&s, types, &regno);
11988 if (mips_opts.micromips)
11989 INSERT_OPERAND (1, RS, *ip, regno);
11990 else
11991 INSERT_OPERAND (0, RD, *ip, regno);
11992 if (ok)
11993 {
11994 lastregno = regno;
11995 continue;
11996 }
11997 }
11998 break;
707bfff6 11999
df58fc94
RS
12000 case 'y': /* ALNV.PS source register. */
12001 gas_assert (mips_opts.micromips);
12002 goto do_reg;
12003 case 'x': /* Ignore register name. */
12004 case 'U': /* Destination register (CLO/CLZ). */
12005 case 'g': /* Coprocessor destination register. */
12006 gas_assert (!mips_opts.micromips);
90ecf173
MR
12007 case 'b': /* Base register. */
12008 case 'd': /* Destination register. */
12009 case 's': /* Source register. */
12010 case 't': /* Target register. */
12011 case 'r': /* Both target and source. */
12012 case 'v': /* Both dest and source. */
12013 case 'w': /* Both dest and target. */
12014 case 'E': /* Coprocessor target register. */
12015 case 'K': /* RDHWR destination register. */
90ecf173 12016 case 'z': /* Must be zero register. */
df58fc94 12017 do_reg:
90ecf173 12018 s_reset = s;
707bfff6
TS
12019 if (*args == 'E' || *args == 'K')
12020 ok = reg_lookup (&s, RTYPE_NUM, &regno);
12021 else
12022 {
12023 ok = reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno);
741fe287
MR
12024 if (regno == AT && mips_opts.at)
12025 {
12026 if (mips_opts.at == ATREG)
f71d0d44 12027 as_warn (_("Used $at without \".set noat\""));
741fe287 12028 else
f71d0d44 12029 as_warn (_("Used $%u with \".set at=$%u\""),
741fe287
MR
12030 regno, mips_opts.at);
12031 }
707bfff6
TS
12032 }
12033 if (ok)
252b5132 12034 {
252b5132
RH
12035 c = *args;
12036 if (*s == ' ')
f9419b05 12037 ++s;
252b5132
RH
12038 if (args[1] != *s)
12039 {
12040 if (c == 'r' || c == 'v' || c == 'w')
12041 {
12042 regno = lastregno;
12043 s = s_reset;
f9419b05 12044 ++args;
252b5132
RH
12045 }
12046 }
12047 /* 'z' only matches $0. */
12048 if (c == 'z' && regno != 0)
12049 break;
12050
24864476 12051 if (c == 's' && !strncmp (ip->insn_mo->name, "jalr", 4))
e7c604dd
CM
12052 {
12053 if (regno == lastregno)
90ecf173
MR
12054 {
12055 insn_error
f71d0d44 12056 = _("Source and destination must be different");
e7c604dd 12057 continue;
90ecf173 12058 }
24864476 12059 if (regno == 31 && lastregno == 0xffffffff)
90ecf173
MR
12060 {
12061 insn_error
f71d0d44 12062 = _("A destination register must be supplied");
e7c604dd 12063 continue;
90ecf173 12064 }
e7c604dd 12065 }
90ecf173
MR
12066 /* Now that we have assembled one operand, we use the args
12067 string to figure out where it goes in the instruction. */
252b5132
RH
12068 switch (c)
12069 {
12070 case 'r':
12071 case 's':
12072 case 'v':
12073 case 'b':
df58fc94 12074 INSERT_OPERAND (mips_opts.micromips, RS, *ip, regno);
252b5132 12075 break;
df58fc94 12076
af7ee8bf 12077 case 'K':
df58fc94
RS
12078 if (mips_opts.micromips)
12079 INSERT_OPERAND (1, RS, *ip, regno);
12080 else
12081 INSERT_OPERAND (0, RD, *ip, regno);
12082 break;
12083
12084 case 'd':
ef2e4d86 12085 case 'g':
df58fc94 12086 INSERT_OPERAND (mips_opts.micromips, RD, *ip, regno);
252b5132 12087 break;
df58fc94 12088
4372b673 12089 case 'U':
df58fc94
RS
12090 gas_assert (!mips_opts.micromips);
12091 INSERT_OPERAND (0, RD, *ip, regno);
12092 INSERT_OPERAND (0, RT, *ip, regno);
4372b673 12093 break;
df58fc94 12094
252b5132
RH
12095 case 'w':
12096 case 't':
12097 case 'E':
df58fc94
RS
12098 INSERT_OPERAND (mips_opts.micromips, RT, *ip, regno);
12099 break;
12100
12101 case 'y':
12102 gas_assert (mips_opts.micromips);
12103 INSERT_OPERAND (1, RS3, *ip, regno);
252b5132 12104 break;
df58fc94 12105
252b5132
RH
12106 case 'x':
12107 /* This case exists because on the r3000 trunc
12108 expands into a macro which requires a gp
12109 register. On the r6000 or r4000 it is
12110 assembled into a single instruction which
12111 ignores the register. Thus the insn version
12112 is MIPS_ISA2 and uses 'x', and the macro
12113 version is MIPS_ISA1 and uses 't'. */
12114 break;
df58fc94 12115
252b5132
RH
12116 case 'z':
12117 /* This case is for the div instruction, which
12118 acts differently if the destination argument
12119 is $0. This only matches $0, and is checked
12120 outside the switch. */
12121 break;
252b5132
RH
12122 }
12123 lastregno = regno;
12124 continue;
12125 }
252b5132
RH
12126 switch (*args++)
12127 {
12128 case 'r':
12129 case 'v':
df58fc94 12130 INSERT_OPERAND (mips_opts.micromips, RS, *ip, lastregno);
252b5132 12131 continue;
df58fc94 12132
252b5132 12133 case 'w':
df58fc94 12134 INSERT_OPERAND (mips_opts.micromips, RT, *ip, lastregno);
252b5132
RH
12135 continue;
12136 }
12137 break;
12138
deec1734 12139 case 'O': /* MDMX alignment immediate constant. */
df58fc94 12140 gas_assert (!mips_opts.micromips);
deec1734
CD
12141 my_getExpression (&imm_expr, s);
12142 check_absolute_expr (ip, &imm_expr);
12143 if ((unsigned long) imm_expr.X_add_number > OP_MASK_ALN)
20203fb9 12144 as_warn (_("Improper align amount (%ld), using low bits"),
bf12938e 12145 (long) imm_expr.X_add_number);
df58fc94 12146 INSERT_OPERAND (0, ALN, *ip, imm_expr.X_add_number);
deec1734
CD
12147 imm_expr.X_op = O_absent;
12148 s = expr_end;
12149 continue;
12150
12151 case 'Q': /* MDMX vector, element sel, or const. */
12152 if (s[0] != '$')
12153 {
12154 /* MDMX Immediate. */
df58fc94 12155 gas_assert (!mips_opts.micromips);
deec1734
CD
12156 my_getExpression (&imm_expr, s);
12157 check_absolute_expr (ip, &imm_expr);
12158 if ((unsigned long) imm_expr.X_add_number > OP_MASK_FT)
bf12938e
RS
12159 as_warn (_("Invalid MDMX Immediate (%ld)"),
12160 (long) imm_expr.X_add_number);
df58fc94 12161 INSERT_OPERAND (0, FT, *ip, imm_expr.X_add_number);
deec1734
CD
12162 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
12163 ip->insn_opcode |= MDMX_FMTSEL_IMM_QH << OP_SH_VSEL;
12164 else
12165 ip->insn_opcode |= MDMX_FMTSEL_IMM_OB << OP_SH_VSEL;
deec1734
CD
12166 imm_expr.X_op = O_absent;
12167 s = expr_end;
12168 continue;
12169 }
12170 /* Not MDMX Immediate. Fall through. */
12171 case 'X': /* MDMX destination register. */
12172 case 'Y': /* MDMX source register. */
12173 case 'Z': /* MDMX target register. */
12174 is_mdmx = 1;
df58fc94
RS
12175 case 'W':
12176 gas_assert (!mips_opts.micromips);
90ecf173
MR
12177 case 'D': /* Floating point destination register. */
12178 case 'S': /* Floating point source register. */
12179 case 'T': /* Floating point target register. */
12180 case 'R': /* Floating point source register. */
252b5132 12181 case 'V':
707bfff6
TS
12182 rtype = RTYPE_FPU;
12183 if (is_mdmx
12184 || (mips_opts.ase_mdmx
12185 && (ip->insn_mo->pinfo & FP_D)
12186 && (ip->insn_mo->pinfo & (INSN_COPROC_MOVE_DELAY
12187 | INSN_COPROC_MEMORY_DELAY
12188 | INSN_LOAD_COPROC_DELAY
12189 | INSN_LOAD_MEMORY_DELAY
12190 | INSN_STORE_MEMORY))))
12191 rtype |= RTYPE_VEC;
252b5132 12192 s_reset = s;
707bfff6 12193 if (reg_lookup (&s, rtype, &regno))
252b5132 12194 {
252b5132 12195 if ((regno & 1) != 0
ca4e0257 12196 && HAVE_32BIT_FPRS
90ecf173 12197 && !mips_oddfpreg_ok (ip->insn_mo, argnum))
252b5132
RH
12198 as_warn (_("Float register should be even, was %d"),
12199 regno);
12200
12201 c = *args;
12202 if (*s == ' ')
f9419b05 12203 ++s;
252b5132
RH
12204 if (args[1] != *s)
12205 {
12206 if (c == 'V' || c == 'W')
12207 {
12208 regno = lastregno;
12209 s = s_reset;
f9419b05 12210 ++args;
252b5132
RH
12211 }
12212 }
12213 switch (c)
12214 {
12215 case 'D':
deec1734 12216 case 'X':
df58fc94 12217 INSERT_OPERAND (mips_opts.micromips, FD, *ip, regno);
252b5132 12218 break;
df58fc94 12219
252b5132
RH
12220 case 'V':
12221 case 'S':
deec1734 12222 case 'Y':
df58fc94 12223 INSERT_OPERAND (mips_opts.micromips, FS, *ip, regno);
252b5132 12224 break;
df58fc94 12225
deec1734
CD
12226 case 'Q':
12227 /* This is like 'Z', but also needs to fix the MDMX
12228 vector/scalar select bits. Note that the
12229 scalar immediate case is handled above. */
12230 if (*s == '[')
12231 {
12232 int is_qh = (ip->insn_opcode & (1 << OP_SH_VSEL));
12233 int max_el = (is_qh ? 3 : 7);
12234 s++;
12235 my_getExpression(&imm_expr, s);
12236 check_absolute_expr (ip, &imm_expr);
12237 s = expr_end;
12238 if (imm_expr.X_add_number > max_el)
20203fb9
NC
12239 as_bad (_("Bad element selector %ld"),
12240 (long) imm_expr.X_add_number);
deec1734
CD
12241 imm_expr.X_add_number &= max_el;
12242 ip->insn_opcode |= (imm_expr.X_add_number
12243 << (OP_SH_VSEL +
12244 (is_qh ? 2 : 1)));
01a3f561 12245 imm_expr.X_op = O_absent;
deec1734 12246 if (*s != ']')
20203fb9 12247 as_warn (_("Expecting ']' found '%s'"), s);
deec1734
CD
12248 else
12249 s++;
12250 }
12251 else
12252 {
12253 if (ip->insn_opcode & (OP_MASK_VSEL << OP_SH_VSEL))
12254 ip->insn_opcode |= (MDMX_FMTSEL_VEC_QH
12255 << OP_SH_VSEL);
12256 else
12257 ip->insn_opcode |= (MDMX_FMTSEL_VEC_OB <<
12258 OP_SH_VSEL);
12259 }
90ecf173 12260 /* Fall through. */
252b5132
RH
12261 case 'W':
12262 case 'T':
deec1734 12263 case 'Z':
df58fc94 12264 INSERT_OPERAND (mips_opts.micromips, FT, *ip, regno);
252b5132 12265 break;
df58fc94 12266
252b5132 12267 case 'R':
df58fc94 12268 INSERT_OPERAND (mips_opts.micromips, FR, *ip, regno);
252b5132
RH
12269 break;
12270 }
12271 lastregno = regno;
12272 continue;
12273 }
12274
252b5132
RH
12275 switch (*args++)
12276 {
12277 case 'V':
df58fc94 12278 INSERT_OPERAND (mips_opts.micromips, FS, *ip, lastregno);
252b5132 12279 continue;
df58fc94 12280
252b5132 12281 case 'W':
df58fc94 12282 INSERT_OPERAND (mips_opts.micromips, FT, *ip, lastregno);
252b5132
RH
12283 continue;
12284 }
12285 break;
12286
12287 case 'I':
12288 my_getExpression (&imm_expr, s);
12289 if (imm_expr.X_op != O_big
12290 && imm_expr.X_op != O_constant)
12291 insn_error = _("absolute expression required");
9ee2a2d4
MR
12292 if (HAVE_32BIT_GPRS)
12293 normalize_constant_expr (&imm_expr);
252b5132
RH
12294 s = expr_end;
12295 continue;
12296
12297 case 'A':
12298 my_getExpression (&offset_expr, s);
2051e8c4 12299 normalize_address_expr (&offset_expr);
f6688943 12300 *imm_reloc = BFD_RELOC_32;
252b5132
RH
12301 s = expr_end;
12302 continue;
12303
12304 case 'F':
12305 case 'L':
12306 case 'f':
12307 case 'l':
12308 {
12309 int f64;
ca4e0257 12310 int using_gprs;
252b5132
RH
12311 char *save_in;
12312 char *err;
12313 unsigned char temp[8];
12314 int len;
12315 unsigned int length;
12316 segT seg;
12317 subsegT subseg;
12318 char *p;
12319
12320 /* These only appear as the last operand in an
12321 instruction, and every instruction that accepts
12322 them in any variant accepts them in all variants.
12323 This means we don't have to worry about backing out
12324 any changes if the instruction does not match.
12325
12326 The difference between them is the size of the
12327 floating point constant and where it goes. For 'F'
12328 and 'L' the constant is 64 bits; for 'f' and 'l' it
12329 is 32 bits. Where the constant is placed is based
12330 on how the MIPS assembler does things:
12331 F -- .rdata
12332 L -- .lit8
12333 f -- immediate value
12334 l -- .lit4
12335
12336 The .lit4 and .lit8 sections are only used if
12337 permitted by the -G argument.
12338
ca4e0257
RS
12339 The code below needs to know whether the target register
12340 is 32 or 64 bits wide. It relies on the fact 'f' and
12341 'F' are used with GPR-based instructions and 'l' and
12342 'L' are used with FPR-based instructions. */
252b5132
RH
12343
12344 f64 = *args == 'F' || *args == 'L';
ca4e0257 12345 using_gprs = *args == 'F' || *args == 'f';
252b5132
RH
12346
12347 save_in = input_line_pointer;
12348 input_line_pointer = s;
12349 err = md_atof (f64 ? 'd' : 'f', (char *) temp, &len);
12350 length = len;
12351 s = input_line_pointer;
12352 input_line_pointer = save_in;
12353 if (err != NULL && *err != '\0')
12354 {
12355 as_bad (_("Bad floating point constant: %s"), err);
12356 memset (temp, '\0', sizeof temp);
12357 length = f64 ? 8 : 4;
12358 }
12359
9c2799c2 12360 gas_assert (length == (unsigned) (f64 ? 8 : 4));
252b5132
RH
12361
12362 if (*args == 'f'
12363 || (*args == 'l'
3e722fb5 12364 && (g_switch_value < 4
252b5132
RH
12365 || (temp[0] == 0 && temp[1] == 0)
12366 || (temp[2] == 0 && temp[3] == 0))))
12367 {
12368 imm_expr.X_op = O_constant;
90ecf173 12369 if (!target_big_endian)
252b5132
RH
12370 imm_expr.X_add_number = bfd_getl32 (temp);
12371 else
12372 imm_expr.X_add_number = bfd_getb32 (temp);
12373 }
12374 else if (length > 4
90ecf173 12375 && !mips_disable_float_construction
ca4e0257
RS
12376 /* Constants can only be constructed in GPRs and
12377 copied to FPRs if the GPRs are at least as wide
12378 as the FPRs. Force the constant into memory if
12379 we are using 64-bit FPRs but the GPRs are only
12380 32 bits wide. */
12381 && (using_gprs
90ecf173 12382 || !(HAVE_64BIT_FPRS && HAVE_32BIT_GPRS))
252b5132
RH
12383 && ((temp[0] == 0 && temp[1] == 0)
12384 || (temp[2] == 0 && temp[3] == 0))
12385 && ((temp[4] == 0 && temp[5] == 0)
12386 || (temp[6] == 0 && temp[7] == 0)))
12387 {
ca4e0257 12388 /* The value is simple enough to load with a couple of
90ecf173
MR
12389 instructions. If using 32-bit registers, set
12390 imm_expr to the high order 32 bits and offset_expr to
12391 the low order 32 bits. Otherwise, set imm_expr to
12392 the entire 64 bit constant. */
ca4e0257 12393 if (using_gprs ? HAVE_32BIT_GPRS : HAVE_32BIT_FPRS)
252b5132
RH
12394 {
12395 imm_expr.X_op = O_constant;
12396 offset_expr.X_op = O_constant;
90ecf173 12397 if (!target_big_endian)
252b5132
RH
12398 {
12399 imm_expr.X_add_number = bfd_getl32 (temp + 4);
12400 offset_expr.X_add_number = bfd_getl32 (temp);
12401 }
12402 else
12403 {
12404 imm_expr.X_add_number = bfd_getb32 (temp);
12405 offset_expr.X_add_number = bfd_getb32 (temp + 4);
12406 }
12407 if (offset_expr.X_add_number == 0)
12408 offset_expr.X_op = O_absent;
12409 }
12410 else if (sizeof (imm_expr.X_add_number) > 4)
12411 {
12412 imm_expr.X_op = O_constant;
90ecf173 12413 if (!target_big_endian)
252b5132
RH
12414 imm_expr.X_add_number = bfd_getl64 (temp);
12415 else
12416 imm_expr.X_add_number = bfd_getb64 (temp);
12417 }
12418 else
12419 {
12420 imm_expr.X_op = O_big;
12421 imm_expr.X_add_number = 4;
90ecf173 12422 if (!target_big_endian)
252b5132
RH
12423 {
12424 generic_bignum[0] = bfd_getl16 (temp);
12425 generic_bignum[1] = bfd_getl16 (temp + 2);
12426 generic_bignum[2] = bfd_getl16 (temp + 4);
12427 generic_bignum[3] = bfd_getl16 (temp + 6);
12428 }
12429 else
12430 {
12431 generic_bignum[0] = bfd_getb16 (temp + 6);
12432 generic_bignum[1] = bfd_getb16 (temp + 4);
12433 generic_bignum[2] = bfd_getb16 (temp + 2);
12434 generic_bignum[3] = bfd_getb16 (temp);
12435 }
12436 }
12437 }
12438 else
12439 {
12440 const char *newname;
12441 segT new_seg;
12442
12443 /* Switch to the right section. */
12444 seg = now_seg;
12445 subseg = now_subseg;
12446 switch (*args)
12447 {
12448 default: /* unused default case avoids warnings. */
12449 case 'L':
12450 newname = RDATA_SECTION_NAME;
3e722fb5 12451 if (g_switch_value >= 8)
252b5132
RH
12452 newname = ".lit8";
12453 break;
12454 case 'F':
3e722fb5 12455 newname = RDATA_SECTION_NAME;
252b5132
RH
12456 break;
12457 case 'l':
9c2799c2 12458 gas_assert (g_switch_value >= 4);
252b5132
RH
12459 newname = ".lit4";
12460 break;
12461 }
12462 new_seg = subseg_new (newname, (subsegT) 0);
f43abd2b 12463 if (IS_ELF)
252b5132
RH
12464 bfd_set_section_flags (stdoutput, new_seg,
12465 (SEC_ALLOC
12466 | SEC_LOAD
12467 | SEC_READONLY
12468 | SEC_DATA));
12469 frag_align (*args == 'l' ? 2 : 3, 0, 0);
c41e87e3 12470 if (IS_ELF && strncmp (TARGET_OS, "elf", 3) != 0)
252b5132
RH
12471 record_alignment (new_seg, 4);
12472 else
12473 record_alignment (new_seg, *args == 'l' ? 2 : 3);
12474 if (seg == now_seg)
12475 as_bad (_("Can't use floating point insn in this section"));
12476
df58fc94
RS
12477 /* Set the argument to the current address in the
12478 section. */
12479 offset_expr.X_op = O_symbol;
12480 offset_expr.X_add_symbol = symbol_temp_new_now ();
12481 offset_expr.X_add_number = 0;
12482
12483 /* Put the floating point number into the section. */
12484 p = frag_more ((int) length);
12485 memcpy (p, temp, length);
12486
12487 /* Switch back to the original section. */
12488 subseg_set (seg, subseg);
12489 }
12490 }
12491 continue;
12492
12493 case 'i': /* 16-bit unsigned immediate. */
12494 case 'j': /* 16-bit signed immediate. */
12495 *imm_reloc = BFD_RELOC_LO16;
12496 if (my_getSmallExpression (&imm_expr, imm_reloc, s) == 0)
12497 {
12498 int more;
12499 offsetT minval, maxval;
12500
12501 more = (insn + 1 < past
12502 && strcmp (insn->name, insn[1].name) == 0);
12503
12504 /* If the expression was written as an unsigned number,
12505 only treat it as signed if there are no more
12506 alternatives. */
12507 if (more
12508 && *args == 'j'
12509 && sizeof (imm_expr.X_add_number) <= 4
12510 && imm_expr.X_op == O_constant
12511 && imm_expr.X_add_number < 0
12512 && imm_expr.X_unsigned
12513 && HAVE_64BIT_GPRS)
12514 break;
12515
12516 /* For compatibility with older assemblers, we accept
12517 0x8000-0xffff as signed 16-bit numbers when only
12518 signed numbers are allowed. */
12519 if (*args == 'i')
12520 minval = 0, maxval = 0xffff;
12521 else if (more)
12522 minval = -0x8000, maxval = 0x7fff;
12523 else
12524 minval = -0x8000, maxval = 0xffff;
12525
12526 if (imm_expr.X_op != O_constant
12527 || imm_expr.X_add_number < minval
12528 || imm_expr.X_add_number > maxval)
12529 {
12530 if (more)
12531 break;
12532 if (imm_expr.X_op == O_constant
12533 || imm_expr.X_op == O_big)
12534 as_bad (_("Expression out of range"));
12535 }
12536 }
12537 s = expr_end;
12538 continue;
12539
12540 case 'o': /* 16-bit offset. */
12541 offset_reloc[0] = BFD_RELOC_LO16;
12542 offset_reloc[1] = BFD_RELOC_UNUSED;
12543 offset_reloc[2] = BFD_RELOC_UNUSED;
12544
12545 /* Check whether there is only a single bracketed expression
12546 left. If so, it must be the base register and the
12547 constant must be zero. */
12548 if (*s == '(' && strchr (s + 1, '(') == 0)
12549 {
12550 offset_expr.X_op = O_constant;
12551 offset_expr.X_add_number = 0;
12552 continue;
12553 }
12554
12555 /* If this value won't fit into a 16 bit offset, then go
12556 find a macro that will generate the 32 bit offset
12557 code pattern. */
12558 if (my_getSmallExpression (&offset_expr, offset_reloc, s) == 0
12559 && (offset_expr.X_op != O_constant
12560 || offset_expr.X_add_number >= 0x8000
12561 || offset_expr.X_add_number < -0x8000))
12562 break;
12563
12564 s = expr_end;
12565 continue;
12566
12567 case 'p': /* PC-relative offset. */
12568 *offset_reloc = BFD_RELOC_16_PCREL_S2;
12569 my_getExpression (&offset_expr, s);
12570 s = expr_end;
12571 continue;
12572
12573 case 'u': /* Upper 16 bits. */
5821951c 12574 *imm_reloc = BFD_RELOC_LO16;
df58fc94
RS
12575 if (my_getSmallExpression (&imm_expr, imm_reloc, s) == 0
12576 && imm_expr.X_op == O_constant
12577 && (imm_expr.X_add_number < 0
12578 || imm_expr.X_add_number >= 0x10000))
12579 as_bad (_("lui expression (%lu) not in range 0..65535"),
12580 (unsigned long) imm_expr.X_add_number);
12581 s = expr_end;
12582 continue;
12583
12584 case 'a': /* 26-bit address. */
12585 *offset_reloc = BFD_RELOC_MIPS_JMP;
12586 my_getExpression (&offset_expr, s);
12587 s = expr_end;
12588 continue;
12589
12590 case 'N': /* 3-bit branch condition code. */
12591 case 'M': /* 3-bit compare condition code. */
12592 rtype = RTYPE_CCC;
12593 if (ip->insn_mo->pinfo & (FP_D | FP_S))
12594 rtype |= RTYPE_FCC;
12595 if (!reg_lookup (&s, rtype, &regno))
12596 break;
12597 if ((strcmp (str + strlen (str) - 3, ".ps") == 0
12598 || strcmp (str + strlen (str) - 5, "any2f") == 0
12599 || strcmp (str + strlen (str) - 5, "any2t") == 0)
12600 && (regno & 1) != 0)
12601 as_warn (_("Condition code register should be even for %s, "
12602 "was %d"),
12603 str, regno);
12604 if ((strcmp (str + strlen (str) - 5, "any4f") == 0
12605 || strcmp (str + strlen (str) - 5, "any4t") == 0)
12606 && (regno & 3) != 0)
12607 as_warn (_("Condition code register should be 0 or 4 for %s, "
12608 "was %d"),
12609 str, regno);
12610 if (*args == 'N')
12611 INSERT_OPERAND (mips_opts.micromips, BCC, *ip, regno);
12612 else
12613 INSERT_OPERAND (mips_opts.micromips, CCC, *ip, regno);
12614 continue;
12615
12616 case 'H':
12617 if (s[0] == '0' && (s[1] == 'x' || s[1] == 'X'))
12618 s += 2;
12619 if (ISDIGIT (*s))
12620 {
12621 c = 0;
12622 do
12623 {
12624 c *= 10;
12625 c += *s - '0';
12626 ++s;
12627 }
12628 while (ISDIGIT (*s));
12629 }
12630 else
12631 c = 8; /* Invalid sel value. */
12632
12633 if (c > 7)
12634 as_bad (_("Invalid coprocessor sub-selection value (0-7)"));
12635 INSERT_OPERAND (mips_opts.micromips, SEL, *ip, c);
12636 continue;
12637
12638 case 'e':
12639 gas_assert (!mips_opts.micromips);
12640 /* Must be at least one digit. */
12641 my_getExpression (&imm_expr, s);
12642 check_absolute_expr (ip, &imm_expr);
12643
12644 if ((unsigned long) imm_expr.X_add_number
12645 > (unsigned long) OP_MASK_VECBYTE)
12646 {
12647 as_bad (_("bad byte vector index (%ld)"),
12648 (long) imm_expr.X_add_number);
12649 imm_expr.X_add_number = 0;
12650 }
12651
12652 INSERT_OPERAND (0, VECBYTE, *ip, imm_expr.X_add_number);
12653 imm_expr.X_op = O_absent;
12654 s = expr_end;
12655 continue;
12656
12657 case '%':
12658 gas_assert (!mips_opts.micromips);
12659 my_getExpression (&imm_expr, s);
12660 check_absolute_expr (ip, &imm_expr);
12661
12662 if ((unsigned long) imm_expr.X_add_number
12663 > (unsigned long) OP_MASK_VECALIGN)
12664 {
12665 as_bad (_("bad byte vector index (%ld)"),
12666 (long) imm_expr.X_add_number);
12667 imm_expr.X_add_number = 0;
12668 }
12669
12670 INSERT_OPERAND (0, VECALIGN, *ip, imm_expr.X_add_number);
12671 imm_expr.X_op = O_absent;
12672 s = expr_end;
12673 continue;
12674
12675 case 'm': /* Opcode extension character. */
12676 gas_assert (mips_opts.micromips);
12677 c = *++args;
12678 switch (c)
12679 {
12680 case 'r':
12681 if (strncmp (s, "$pc", 3) == 0)
12682 {
12683 s += 3;
12684 continue;
12685 }
12686 break;
12687
12688 case 'a':
12689 case 'b':
12690 case 'c':
12691 case 'd':
12692 case 'e':
12693 case 'f':
12694 case 'g':
12695 case 'h':
12696 case 'i':
12697 case 'j':
12698 case 'l':
12699 case 'm':
12700 case 'n':
12701 case 'p':
12702 case 'q':
12703 case 's':
12704 case 't':
12705 case 'x':
12706 case 'y':
12707 case 'z':
12708 s_reset = s;
12709 ok = reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno);
12710 if (regno == AT && mips_opts.at)
12711 {
12712 if (mips_opts.at == ATREG)
12713 as_warn (_("Used $at without \".set noat\""));
12714 else
12715 as_warn (_("Used $%u with \".set at=$%u\""),
12716 regno, mips_opts.at);
12717 }
12718 if (!ok)
12719 {
12720 if (c == 'c')
12721 {
12722 gas_assert (args[1] == ',');
12723 regno = lastregno;
12724 ++args;
12725 }
12726 else if (c == 't')
12727 {
12728 gas_assert (args[1] == ',');
12729 ++args;
12730 continue; /* Nothing to do. */
12731 }
12732 else
12733 break;
12734 }
12735
12736 if (c == 'j' && !strncmp (ip->insn_mo->name, "jalr", 4))
12737 {
12738 if (regno == lastregno)
12739 {
12740 insn_error
12741 = _("Source and destination must be different");
12742 continue;
12743 }
12744 if (regno == 31 && lastregno == 0xffffffff)
12745 {
12746 insn_error
12747 = _("A destination register must be supplied");
12748 continue;
12749 }
12750 }
12751
12752 if (*s == ' ')
12753 ++s;
12754 if (args[1] != *s)
12755 {
12756 if (c == 'e')
12757 {
12758 gas_assert (args[1] == ',');
12759 regno = lastregno;
12760 s = s_reset;
12761 ++args;
12762 }
12763 else if (c == 't')
12764 {
12765 gas_assert (args[1] == ',');
12766 s = s_reset;
12767 ++args;
12768 continue; /* Nothing to do. */
12769 }
12770 }
12771
12772 /* Make sure regno is the same as lastregno. */
12773 if (c == 't' && regno != lastregno)
12774 break;
12775
12776 /* Make sure regno is the same as destregno. */
12777 if (c == 'x' && regno != destregno)
12778 break;
12779
12780 /* We need to save regno, before regno maps to the
12781 microMIPS register encoding. */
12782 lastregno = regno;
12783
12784 if (c == 'f')
12785 destregno = regno;
12786
12787 switch (c)
12788 {
12789 case 'a':
12790 if (regno != GP)
12791 regno = ILLEGAL_REG;
12792 break;
12793
12794 case 'b':
12795 regno = mips32_to_micromips_reg_b_map[regno];
12796 break;
12797
12798 case 'c':
12799 regno = mips32_to_micromips_reg_c_map[regno];
12800 break;
12801
12802 case 'd':
12803 regno = mips32_to_micromips_reg_d_map[regno];
12804 break;
12805
12806 case 'e':
12807 regno = mips32_to_micromips_reg_e_map[regno];
12808 break;
12809
12810 case 'f':
12811 regno = mips32_to_micromips_reg_f_map[regno];
12812 break;
12813
12814 case 'g':
12815 regno = mips32_to_micromips_reg_g_map[regno];
12816 break;
12817
12818 case 'h':
12819 regno = mips32_to_micromips_reg_h_map[regno];
12820 break;
12821
12822 case 'i':
12823 switch (EXTRACT_OPERAND (1, MI, *ip))
12824 {
12825 case 4:
12826 if (regno == 21)
12827 regno = 3;
12828 else if (regno == 22)
12829 regno = 4;
12830 else if (regno == 5)
12831 regno = 5;
12832 else if (regno == 6)
12833 regno = 6;
12834 else if (regno == 7)
12835 regno = 7;
12836 else
12837 regno = ILLEGAL_REG;
12838 break;
12839
12840 case 5:
12841 if (regno == 6)
12842 regno = 0;
12843 else if (regno == 7)
12844 regno = 1;
12845 else
12846 regno = ILLEGAL_REG;
12847 break;
12848
12849 case 6:
12850 if (regno == 7)
12851 regno = 2;
12852 else
12853 regno = ILLEGAL_REG;
12854 break;
12855
12856 default:
12857 regno = ILLEGAL_REG;
12858 break;
12859 }
12860 break;
12861
12862 case 'l':
12863 regno = mips32_to_micromips_reg_l_map[regno];
12864 break;
12865
12866 case 'm':
12867 regno = mips32_to_micromips_reg_m_map[regno];
12868 break;
12869
12870 case 'n':
12871 regno = mips32_to_micromips_reg_n_map[regno];
12872 break;
12873
12874 case 'q':
12875 regno = mips32_to_micromips_reg_q_map[regno];
12876 break;
12877
12878 case 's':
12879 if (regno != SP)
12880 regno = ILLEGAL_REG;
12881 break;
12882
12883 case 'y':
12884 if (regno != 31)
12885 regno = ILLEGAL_REG;
12886 break;
12887
12888 case 'z':
12889 if (regno != ZERO)
12890 regno = ILLEGAL_REG;
12891 break;
12892
12893 case 'j': /* Do nothing. */
12894 case 'p':
12895 case 't':
12896 case 'x':
12897 break;
12898
12899 default:
b37df7c4 12900 abort ();
df58fc94
RS
12901 }
12902
12903 if (regno == ILLEGAL_REG)
12904 break;
12905
12906 switch (c)
12907 {
12908 case 'b':
12909 INSERT_OPERAND (1, MB, *ip, regno);
12910 break;
12911
12912 case 'c':
12913 INSERT_OPERAND (1, MC, *ip, regno);
12914 break;
12915
12916 case 'd':
12917 INSERT_OPERAND (1, MD, *ip, regno);
12918 break;
12919
12920 case 'e':
12921 INSERT_OPERAND (1, ME, *ip, regno);
12922 break;
12923
12924 case 'f':
12925 INSERT_OPERAND (1, MF, *ip, regno);
12926 break;
12927
12928 case 'g':
12929 INSERT_OPERAND (1, MG, *ip, regno);
12930 break;
12931
12932 case 'h':
12933 INSERT_OPERAND (1, MH, *ip, regno);
12934 break;
12935
12936 case 'i':
12937 INSERT_OPERAND (1, MI, *ip, regno);
12938 break;
12939
12940 case 'j':
12941 INSERT_OPERAND (1, MJ, *ip, regno);
12942 break;
12943
12944 case 'l':
12945 INSERT_OPERAND (1, ML, *ip, regno);
12946 break;
12947
12948 case 'm':
12949 INSERT_OPERAND (1, MM, *ip, regno);
12950 break;
12951
12952 case 'n':
12953 INSERT_OPERAND (1, MN, *ip, regno);
12954 break;
12955
12956 case 'p':
12957 INSERT_OPERAND (1, MP, *ip, regno);
12958 break;
12959
12960 case 'q':
12961 INSERT_OPERAND (1, MQ, *ip, regno);
12962 break;
12963
12964 case 'a': /* Do nothing. */
12965 case 's': /* Do nothing. */
12966 case 't': /* Do nothing. */
12967 case 'x': /* Do nothing. */
12968 case 'y': /* Do nothing. */
12969 case 'z': /* Do nothing. */
12970 break;
12971
12972 default:
b37df7c4 12973 abort ();
df58fc94
RS
12974 }
12975 continue;
12976
12977 case 'A':
12978 {
12979 bfd_reloc_code_real_type r[3];
12980 expressionS ep;
12981 int imm;
12982
12983 /* Check whether there is only a single bracketed
12984 expression left. If so, it must be the base register
12985 and the constant must be zero. */
12986 if (*s == '(' && strchr (s + 1, '(') == 0)
12987 {
12988 INSERT_OPERAND (1, IMMA, *ip, 0);
12989 continue;
12990 }
12991
12992 if (my_getSmallExpression (&ep, r, s) > 0
12993 || !expr_const_in_range (&ep, -64, 64, 2))
12994 break;
12995
12996 imm = ep.X_add_number >> 2;
12997 INSERT_OPERAND (1, IMMA, *ip, imm);
12998 }
12999 s = expr_end;
13000 continue;
13001
13002 case 'B':
13003 {
13004 bfd_reloc_code_real_type r[3];
13005 expressionS ep;
13006 int imm;
13007
13008 if (my_getSmallExpression (&ep, r, s) > 0
13009 || ep.X_op != O_constant)
13010 break;
13011
13012 for (imm = 0; imm < 8; imm++)
13013 if (micromips_imm_b_map[imm] == ep.X_add_number)
13014 break;
13015 if (imm >= 8)
13016 break;
13017
13018 INSERT_OPERAND (1, IMMB, *ip, imm);
13019 }
13020 s = expr_end;
13021 continue;
13022
13023 case 'C':
13024 {
13025 bfd_reloc_code_real_type r[3];
13026 expressionS ep;
13027 int imm;
13028
13029 if (my_getSmallExpression (&ep, r, s) > 0
13030 || ep.X_op != O_constant)
13031 break;
13032
13033 for (imm = 0; imm < 16; imm++)
13034 if (micromips_imm_c_map[imm] == ep.X_add_number)
13035 break;
13036 if (imm >= 16)
13037 break;
13038
13039 INSERT_OPERAND (1, IMMC, *ip, imm);
13040 }
13041 s = expr_end;
13042 continue;
13043
13044 case 'D': /* pc relative offset */
13045 case 'E': /* pc relative offset */
13046 my_getExpression (&offset_expr, s);
13047 if (offset_expr.X_op == O_register)
13048 break;
13049
40209cad
MR
13050 if (!forced_insn_length)
13051 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
13052 else if (c == 'D')
13053 *offset_reloc = BFD_RELOC_MICROMIPS_10_PCREL_S1;
13054 else
13055 *offset_reloc = BFD_RELOC_MICROMIPS_7_PCREL_S1;
df58fc94
RS
13056 s = expr_end;
13057 continue;
13058
13059 case 'F':
13060 {
13061 bfd_reloc_code_real_type r[3];
13062 expressionS ep;
13063 int imm;
13064
13065 if (my_getSmallExpression (&ep, r, s) > 0
13066 || !expr_const_in_range (&ep, 0, 16, 0))
13067 break;
13068
13069 imm = ep.X_add_number;
13070 INSERT_OPERAND (1, IMMF, *ip, imm);
13071 }
13072 s = expr_end;
13073 continue;
13074
13075 case 'G':
13076 {
13077 bfd_reloc_code_real_type r[3];
13078 expressionS ep;
13079 int imm;
13080
13081 /* Check whether there is only a single bracketed
13082 expression left. If so, it must be the base register
13083 and the constant must be zero. */
13084 if (*s == '(' && strchr (s + 1, '(') == 0)
13085 {
13086 INSERT_OPERAND (1, IMMG, *ip, 0);
13087 continue;
13088 }
13089
13090 if (my_getSmallExpression (&ep, r, s) > 0
13091 || !expr_const_in_range (&ep, -1, 15, 0))
13092 break;
13093
13094 imm = ep.X_add_number & 15;
13095 INSERT_OPERAND (1, IMMG, *ip, imm);
13096 }
13097 s = expr_end;
13098 continue;
13099
13100 case 'H':
13101 {
13102 bfd_reloc_code_real_type r[3];
13103 expressionS ep;
13104 int imm;
13105
13106 /* Check whether there is only a single bracketed
13107 expression left. If so, it must be the base register
13108 and the constant must be zero. */
13109 if (*s == '(' && strchr (s + 1, '(') == 0)
13110 {
13111 INSERT_OPERAND (1, IMMH, *ip, 0);
13112 continue;
13113 }
13114
13115 if (my_getSmallExpression (&ep, r, s) > 0
13116 || !expr_const_in_range (&ep, 0, 16, 1))
13117 break;
13118
13119 imm = ep.X_add_number >> 1;
13120 INSERT_OPERAND (1, IMMH, *ip, imm);
13121 }
13122 s = expr_end;
13123 continue;
13124
13125 case 'I':
13126 {
13127 bfd_reloc_code_real_type r[3];
13128 expressionS ep;
13129 int imm;
13130
13131 if (my_getSmallExpression (&ep, r, s) > 0
13132 || !expr_const_in_range (&ep, -1, 127, 0))
13133 break;
13134
13135 imm = ep.X_add_number & 127;
13136 INSERT_OPERAND (1, IMMI, *ip, imm);
13137 }
13138 s = expr_end;
13139 continue;
13140
13141 case 'J':
13142 {
13143 bfd_reloc_code_real_type r[3];
13144 expressionS ep;
13145 int imm;
13146
13147 /* Check whether there is only a single bracketed
13148 expression left. If so, it must be the base register
13149 and the constant must be zero. */
13150 if (*s == '(' && strchr (s + 1, '(') == 0)
13151 {
13152 INSERT_OPERAND (1, IMMJ, *ip, 0);
13153 continue;
13154 }
13155
13156 if (my_getSmallExpression (&ep, r, s) > 0
13157 || !expr_const_in_range (&ep, 0, 16, 2))
13158 break;
13159
13160 imm = ep.X_add_number >> 2;
13161 INSERT_OPERAND (1, IMMJ, *ip, imm);
13162 }
13163 s = expr_end;
13164 continue;
13165
13166 case 'L':
13167 {
13168 bfd_reloc_code_real_type r[3];
13169 expressionS ep;
13170 int imm;
13171
13172 /* Check whether there is only a single bracketed
13173 expression left. If so, it must be the base register
13174 and the constant must be zero. */
13175 if (*s == '(' && strchr (s + 1, '(') == 0)
13176 {
13177 INSERT_OPERAND (1, IMML, *ip, 0);
13178 continue;
13179 }
13180
13181 if (my_getSmallExpression (&ep, r, s) > 0
13182 || !expr_const_in_range (&ep, 0, 16, 0))
13183 break;
13184
13185 imm = ep.X_add_number;
13186 INSERT_OPERAND (1, IMML, *ip, imm);
13187 }
13188 s = expr_end;
13189 continue;
13190
13191 case 'M':
13192 {
13193 bfd_reloc_code_real_type r[3];
13194 expressionS ep;
13195 int imm;
13196
13197 if (my_getSmallExpression (&ep, r, s) > 0
13198 || !expr_const_in_range (&ep, 1, 9, 0))
13199 break;
13200
13201 imm = ep.X_add_number & 7;
13202 INSERT_OPERAND (1, IMMM, *ip, imm);
13203 }
13204 s = expr_end;
13205 continue;
13206
13207 case 'N': /* Register list for lwm and swm. */
13208 {
13209 /* A comma-separated list of registers and/or
13210 dash-separated contiguous ranges including
13211 both ra and a set of one or more registers
13212 starting at s0 up to s3 which have to be
13213 consecutive, e.g.:
13214
13215 s0, ra
13216 s0, s1, ra, s2, s3
13217 s0-s2, ra
13218
13219 and any permutations of these. */
13220 unsigned int reglist;
13221 int imm;
13222
13223 if (!reglist_lookup (&s, RTYPE_NUM | RTYPE_GP, &reglist))
13224 break;
13225
13226 if ((reglist & 0xfff1ffff) != 0x80010000)
13227 break;
13228
13229 reglist = (reglist >> 17) & 7;
13230 reglist += 1;
13231 if ((reglist & -reglist) != reglist)
13232 break;
252b5132 13233
df58fc94
RS
13234 imm = ffs (reglist) - 1;
13235 INSERT_OPERAND (1, IMMN, *ip, imm);
13236 }
13237 continue;
252b5132 13238
df58fc94
RS
13239 case 'O': /* sdbbp 4-bit code. */
13240 {
13241 bfd_reloc_code_real_type r[3];
13242 expressionS ep;
13243 int imm;
13244
13245 if (my_getSmallExpression (&ep, r, s) > 0
13246 || !expr_const_in_range (&ep, 0, 16, 0))
13247 break;
13248
13249 imm = ep.X_add_number;
13250 INSERT_OPERAND (1, IMMO, *ip, imm);
252b5132 13251 }
df58fc94
RS
13252 s = expr_end;
13253 continue;
252b5132 13254
df58fc94
RS
13255 case 'P':
13256 {
13257 bfd_reloc_code_real_type r[3];
13258 expressionS ep;
13259 int imm;
5e0116d5 13260
df58fc94
RS
13261 if (my_getSmallExpression (&ep, r, s) > 0
13262 || !expr_const_in_range (&ep, 0, 32, 2))
13263 break;
5e0116d5 13264
df58fc94
RS
13265 imm = ep.X_add_number >> 2;
13266 INSERT_OPERAND (1, IMMP, *ip, imm);
13267 }
13268 s = expr_end;
13269 continue;
5e0116d5 13270
df58fc94
RS
13271 case 'Q':
13272 {
13273 bfd_reloc_code_real_type r[3];
13274 expressionS ep;
13275 int imm;
5e0116d5 13276
df58fc94
RS
13277 if (my_getSmallExpression (&ep, r, s) > 0
13278 || !expr_const_in_range (&ep, -0x400000, 0x400000, 2))
13279 break;
252b5132 13280
df58fc94
RS
13281 imm = ep.X_add_number >> 2;
13282 INSERT_OPERAND (1, IMMQ, *ip, imm);
13283 }
13284 s = expr_end;
13285 continue;
4614d845 13286
df58fc94
RS
13287 case 'U':
13288 {
13289 bfd_reloc_code_real_type r[3];
13290 expressionS ep;
13291 int imm;
13292
13293 /* Check whether there is only a single bracketed
13294 expression left. If so, it must be the base register
13295 and the constant must be zero. */
13296 if (*s == '(' && strchr (s + 1, '(') == 0)
13297 {
13298 INSERT_OPERAND (1, IMMU, *ip, 0);
13299 continue;
13300 }
13301
13302 if (my_getSmallExpression (&ep, r, s) > 0
13303 || !expr_const_in_range (&ep, 0, 32, 2))
13304 break;
13305
13306 imm = ep.X_add_number >> 2;
13307 INSERT_OPERAND (1, IMMU, *ip, imm);
13308 }
13309 s = expr_end;
5e0116d5 13310 continue;
252b5132 13311
df58fc94
RS
13312 case 'W':
13313 {
13314 bfd_reloc_code_real_type r[3];
13315 expressionS ep;
13316 int imm;
252b5132 13317
df58fc94
RS
13318 if (my_getSmallExpression (&ep, r, s) > 0
13319 || !expr_const_in_range (&ep, 0, 64, 2))
13320 break;
252b5132 13321
df58fc94
RS
13322 imm = ep.X_add_number >> 2;
13323 INSERT_OPERAND (1, IMMW, *ip, imm);
13324 }
13325 s = expr_end;
13326 continue;
252b5132 13327
df58fc94
RS
13328 case 'X':
13329 {
13330 bfd_reloc_code_real_type r[3];
13331 expressionS ep;
13332 int imm;
252b5132 13333
df58fc94
RS
13334 if (my_getSmallExpression (&ep, r, s) > 0
13335 || !expr_const_in_range (&ep, -8, 8, 0))
13336 break;
252b5132 13337
df58fc94
RS
13338 imm = ep.X_add_number;
13339 INSERT_OPERAND (1, IMMX, *ip, imm);
13340 }
13341 s = expr_end;
13342 continue;
252b5132 13343
df58fc94
RS
13344 case 'Y':
13345 {
13346 bfd_reloc_code_real_type r[3];
13347 expressionS ep;
13348 int imm;
156c2f8b 13349
df58fc94
RS
13350 if (my_getSmallExpression (&ep, r, s) > 0
13351 || expr_const_in_range (&ep, -2, 2, 2)
13352 || !expr_const_in_range (&ep, -258, 258, 2))
13353 break;
156c2f8b 13354
df58fc94
RS
13355 imm = ep.X_add_number >> 2;
13356 imm = ((imm >> 1) & ~0xff) | (imm & 0xff);
13357 INSERT_OPERAND (1, IMMY, *ip, imm);
13358 }
13359 s = expr_end;
13360 continue;
60b63b72 13361
df58fc94
RS
13362 case 'Z':
13363 {
13364 bfd_reloc_code_real_type r[3];
13365 expressionS ep;
13366
13367 if (my_getSmallExpression (&ep, r, s) > 0
13368 || !expr_const_in_range (&ep, 0, 1, 0))
13369 break;
13370 }
13371 s = expr_end;
13372 continue;
13373
13374 default:
13375 as_bad (_("Internal error: bad microMIPS opcode "
13376 "(unknown extension operand type `m%c'): %s %s"),
13377 *args, insn->name, insn->args);
13378 /* Further processing is fruitless. */
13379 return;
60b63b72 13380 }
df58fc94 13381 break;
60b63b72 13382
df58fc94
RS
13383 case 'n': /* Register list for 32-bit lwm and swm. */
13384 gas_assert (mips_opts.micromips);
13385 {
13386 /* A comma-separated list of registers and/or
13387 dash-separated contiguous ranges including
13388 at least one of ra and a set of one or more
13389 registers starting at s0 up to s7 and then
13390 s8 which have to be consecutive, e.g.:
13391
13392 ra
13393 s0
13394 ra, s0, s1, s2
13395 s0-s8
13396 s0-s5, ra
13397
13398 and any permutations of these. */
13399 unsigned int reglist;
13400 int imm;
13401 int ra;
13402
13403 if (!reglist_lookup (&s, RTYPE_NUM | RTYPE_GP, &reglist))
13404 break;
13405
13406 if ((reglist & 0x3f00ffff) != 0)
13407 break;
13408
13409 ra = (reglist >> 27) & 0x10;
13410 reglist = ((reglist >> 22) & 0x100) | ((reglist >> 16) & 0xff);
13411 reglist += 1;
13412 if ((reglist & -reglist) != reglist)
13413 break;
13414
13415 imm = (ffs (reglist) - 1) | ra;
13416 INSERT_OPERAND (1, RT, *ip, imm);
13417 imm_expr.X_op = O_absent;
13418 }
60b63b72
RS
13419 continue;
13420
df58fc94
RS
13421 case '|': /* 4-bit trap code. */
13422 gas_assert (mips_opts.micromips);
60b63b72
RS
13423 my_getExpression (&imm_expr, s);
13424 check_absolute_expr (ip, &imm_expr);
60b63b72 13425 if ((unsigned long) imm_expr.X_add_number
df58fc94
RS
13426 > MICROMIPSOP_MASK_TRAP)
13427 as_bad (_("Trap code (%lu) for %s not in 0..15 range"),
13428 (unsigned long) imm_expr.X_add_number,
13429 ip->insn_mo->name);
13430 INSERT_OPERAND (1, TRAP, *ip, imm_expr.X_add_number);
60b63b72
RS
13431 imm_expr.X_op = O_absent;
13432 s = expr_end;
13433 continue;
13434
252b5132 13435 default:
f71d0d44 13436 as_bad (_("Bad char = '%c'\n"), *args);
b37df7c4 13437 abort ();
252b5132
RH
13438 }
13439 break;
13440 }
13441 /* Args don't match. */
df58fc94
RS
13442 s = argsStart;
13443 insn_error = _("Illegal operands");
13444 if (insn + 1 < past && !strcmp (insn->name, insn[1].name))
252b5132
RH
13445 {
13446 ++insn;
252b5132
RH
13447 continue;
13448 }
df58fc94
RS
13449 else if (wrong_delay_slot_insns && need_delay_slot_ok)
13450 {
13451 gas_assert (firstinsn);
13452 need_delay_slot_ok = FALSE;
13453 past = insn + 1;
13454 insn = firstinsn;
13455 continue;
13456 }
252b5132
RH
13457 return;
13458 }
13459}
13460
0499d65b
TS
13461#define SKIP_SPACE_TABS(S) { while (*(S) == ' ' || *(S) == '\t') ++(S); }
13462
252b5132
RH
13463/* This routine assembles an instruction into its binary format when
13464 assembling for the mips16. As a side effect, it sets one of the
df58fc94
RS
13465 global variables imm_reloc or offset_reloc to the type of relocation
13466 to do if one of the operands is an address expression. It also sets
13467 forced_insn_length to the resulting instruction size in bytes if the
13468 user explicitly requested a small or extended instruction. */
252b5132
RH
13469
13470static void
17a2f251 13471mips16_ip (char *str, struct mips_cl_insn *ip)
252b5132
RH
13472{
13473 char *s;
13474 const char *args;
13475 struct mips_opcode *insn;
13476 char *argsstart;
13477 unsigned int regno;
13478 unsigned int lastregno = 0;
13479 char *s_reset;
d6f16593 13480 size_t i;
252b5132
RH
13481
13482 insn_error = NULL;
13483
df58fc94 13484 forced_insn_length = 0;
252b5132 13485
3882b010 13486 for (s = str; ISLOWER (*s); ++s)
252b5132
RH
13487 ;
13488 switch (*s)
13489 {
13490 case '\0':
13491 break;
13492
13493 case ' ':
13494 *s++ = '\0';
13495 break;
13496
13497 case '.':
13498 if (s[1] == 't' && s[2] == ' ')
13499 {
13500 *s = '\0';
df58fc94 13501 forced_insn_length = 2;
252b5132
RH
13502 s += 3;
13503 break;
13504 }
13505 else if (s[1] == 'e' && s[2] == ' ')
13506 {
13507 *s = '\0';
df58fc94 13508 forced_insn_length = 4;
252b5132
RH
13509 s += 3;
13510 break;
13511 }
13512 /* Fall through. */
13513 default:
13514 insn_error = _("unknown opcode");
13515 return;
13516 }
13517
df58fc94
RS
13518 if (mips_opts.noautoextend && !forced_insn_length)
13519 forced_insn_length = 2;
252b5132
RH
13520
13521 if ((insn = (struct mips_opcode *) hash_find (mips16_op_hash, str)) == NULL)
13522 {
13523 insn_error = _("unrecognized opcode");
13524 return;
13525 }
13526
13527 argsstart = s;
13528 for (;;)
13529 {
9b3f89ee
TS
13530 bfd_boolean ok;
13531
9c2799c2 13532 gas_assert (strcmp (insn->name, str) == 0);
252b5132 13533
037b32b9 13534 ok = is_opcode_valid_16 (insn);
9b3f89ee
TS
13535 if (! ok)
13536 {
13537 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes]
13538 && strcmp (insn->name, insn[1].name) == 0)
13539 {
13540 ++insn;
13541 continue;
13542 }
13543 else
13544 {
13545 if (!insn_error)
13546 {
13547 static char buf[100];
13548 sprintf (buf,
7bd942df 13549 _("Opcode not supported on this processor: %s (%s)"),
9b3f89ee
TS
13550 mips_cpu_info_from_arch (mips_opts.arch)->name,
13551 mips_cpu_info_from_isa (mips_opts.isa)->name);
13552 insn_error = buf;
13553 }
13554 return;
13555 }
13556 }
13557
1e915849 13558 create_insn (ip, insn);
252b5132 13559 imm_expr.X_op = O_absent;
f6688943
TS
13560 imm_reloc[0] = BFD_RELOC_UNUSED;
13561 imm_reloc[1] = BFD_RELOC_UNUSED;
13562 imm_reloc[2] = BFD_RELOC_UNUSED;
5f74bc13 13563 imm2_expr.X_op = O_absent;
252b5132 13564 offset_expr.X_op = O_absent;
f6688943
TS
13565 offset_reloc[0] = BFD_RELOC_UNUSED;
13566 offset_reloc[1] = BFD_RELOC_UNUSED;
13567 offset_reloc[2] = BFD_RELOC_UNUSED;
252b5132
RH
13568 for (args = insn->args; 1; ++args)
13569 {
13570 int c;
13571
13572 if (*s == ' ')
13573 ++s;
13574
13575 /* In this switch statement we call break if we did not find
13576 a match, continue if we did find a match, or return if we
13577 are done. */
13578
13579 c = *args;
13580 switch (c)
13581 {
13582 case '\0':
13583 if (*s == '\0')
13584 {
b886a2ab
RS
13585 offsetT value;
13586
252b5132
RH
13587 /* Stuff the immediate value in now, if we can. */
13588 if (imm_expr.X_op == O_constant
f6688943 13589 && *imm_reloc > BFD_RELOC_UNUSED
b886a2ab
RS
13590 && insn->pinfo != INSN_MACRO
13591 && calculate_reloc (*offset_reloc,
13592 imm_expr.X_add_number, &value))
252b5132 13593 {
c4e7957c 13594 mips16_immed (NULL, 0, *imm_reloc - BFD_RELOC_UNUSED,
b886a2ab 13595 *offset_reloc, value, forced_insn_length,
43c0598f 13596 &ip->insn_opcode);
252b5132 13597 imm_expr.X_op = O_absent;
f6688943 13598 *imm_reloc = BFD_RELOC_UNUSED;
43c0598f 13599 *offset_reloc = BFD_RELOC_UNUSED;
252b5132
RH
13600 }
13601
13602 return;
13603 }
13604 break;
13605
13606 case ',':
13607 if (*s++ == c)
13608 continue;
13609 s--;
13610 switch (*++args)
13611 {
13612 case 'v':
bf12938e 13613 MIPS16_INSERT_OPERAND (RX, *ip, lastregno);
252b5132
RH
13614 continue;
13615 case 'w':
bf12938e 13616 MIPS16_INSERT_OPERAND (RY, *ip, lastregno);
252b5132
RH
13617 continue;
13618 }
13619 break;
13620
13621 case '(':
13622 case ')':
13623 if (*s++ == c)
13624 continue;
13625 break;
13626
13627 case 'v':
13628 case 'w':
13629 if (s[0] != '$')
13630 {
13631 if (c == 'v')
bf12938e 13632 MIPS16_INSERT_OPERAND (RX, *ip, lastregno);
252b5132 13633 else
bf12938e 13634 MIPS16_INSERT_OPERAND (RY, *ip, lastregno);
252b5132
RH
13635 ++args;
13636 continue;
13637 }
13638 /* Fall through. */
13639 case 'x':
13640 case 'y':
13641 case 'z':
13642 case 'Z':
13643 case '0':
13644 case 'S':
13645 case 'R':
13646 case 'X':
13647 case 'Y':
707bfff6
TS
13648 s_reset = s;
13649 if (!reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &regno))
252b5132 13650 {
707bfff6 13651 if (c == 'v' || c == 'w')
85b51719 13652 {
707bfff6 13653 if (c == 'v')
a9e24354 13654 MIPS16_INSERT_OPERAND (RX, *ip, lastregno);
707bfff6 13655 else
a9e24354 13656 MIPS16_INSERT_OPERAND (RY, *ip, lastregno);
707bfff6
TS
13657 ++args;
13658 continue;
85b51719 13659 }
707bfff6 13660 break;
252b5132
RH
13661 }
13662
13663 if (*s == ' ')
13664 ++s;
13665 if (args[1] != *s)
13666 {
13667 if (c == 'v' || c == 'w')
13668 {
13669 regno = mips16_to_32_reg_map[lastregno];
13670 s = s_reset;
f9419b05 13671 ++args;
252b5132
RH
13672 }
13673 }
13674
13675 switch (c)
13676 {
13677 case 'x':
13678 case 'y':
13679 case 'z':
13680 case 'v':
13681 case 'w':
13682 case 'Z':
13683 regno = mips32_to_16_reg_map[regno];
13684 break;
13685
13686 case '0':
13687 if (regno != 0)
13688 regno = ILLEGAL_REG;
13689 break;
13690
13691 case 'S':
13692 if (regno != SP)
13693 regno = ILLEGAL_REG;
13694 break;
13695
13696 case 'R':
13697 if (regno != RA)
13698 regno = ILLEGAL_REG;
13699 break;
13700
13701 case 'X':
13702 case 'Y':
741fe287
MR
13703 if (regno == AT && mips_opts.at)
13704 {
13705 if (mips_opts.at == ATREG)
13706 as_warn (_("used $at without \".set noat\""));
13707 else
13708 as_warn (_("used $%u with \".set at=$%u\""),
13709 regno, mips_opts.at);
13710 }
252b5132
RH
13711 break;
13712
13713 default:
b37df7c4 13714 abort ();
252b5132
RH
13715 }
13716
13717 if (regno == ILLEGAL_REG)
13718 break;
13719
13720 switch (c)
13721 {
13722 case 'x':
13723 case 'v':
bf12938e 13724 MIPS16_INSERT_OPERAND (RX, *ip, regno);
252b5132
RH
13725 break;
13726 case 'y':
13727 case 'w':
bf12938e 13728 MIPS16_INSERT_OPERAND (RY, *ip, regno);
252b5132
RH
13729 break;
13730 case 'z':
bf12938e 13731 MIPS16_INSERT_OPERAND (RZ, *ip, regno);
252b5132
RH
13732 break;
13733 case 'Z':
bf12938e 13734 MIPS16_INSERT_OPERAND (MOVE32Z, *ip, regno);
252b5132
RH
13735 case '0':
13736 case 'S':
13737 case 'R':
13738 break;
13739 case 'X':
bf12938e 13740 MIPS16_INSERT_OPERAND (REGR32, *ip, regno);
252b5132
RH
13741 break;
13742 case 'Y':
13743 regno = ((regno & 7) << 2) | ((regno & 0x18) >> 3);
bf12938e 13744 MIPS16_INSERT_OPERAND (REG32R, *ip, regno);
252b5132
RH
13745 break;
13746 default:
b37df7c4 13747 abort ();
252b5132
RH
13748 }
13749
13750 lastregno = regno;
13751 continue;
13752
13753 case 'P':
13754 if (strncmp (s, "$pc", 3) == 0)
13755 {
13756 s += 3;
13757 continue;
13758 }
13759 break;
13760
252b5132
RH
13761 case '5':
13762 case 'H':
13763 case 'W':
13764 case 'D':
13765 case 'j':
252b5132
RH
13766 case 'V':
13767 case 'C':
13768 case 'U':
13769 case 'k':
13770 case 'K':
d6f16593
MR
13771 i = my_getSmallExpression (&imm_expr, imm_reloc, s);
13772 if (i > 0)
252b5132 13773 {
d6f16593 13774 if (imm_expr.X_op != O_constant)
252b5132 13775 {
df58fc94 13776 forced_insn_length = 4;
5c04167a 13777 ip->insn_opcode |= MIPS16_EXTEND;
252b5132 13778 }
d6f16593
MR
13779 else
13780 {
13781 /* We need to relax this instruction. */
13782 *offset_reloc = *imm_reloc;
13783 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
13784 }
13785 s = expr_end;
13786 continue;
252b5132 13787 }
d6f16593
MR
13788 *imm_reloc = BFD_RELOC_UNUSED;
13789 /* Fall through. */
13790 case '<':
13791 case '>':
13792 case '[':
13793 case ']':
13794 case '4':
13795 case '8':
13796 my_getExpression (&imm_expr, s);
252b5132
RH
13797 if (imm_expr.X_op == O_register)
13798 {
13799 /* What we thought was an expression turned out to
13800 be a register. */
13801
13802 if (s[0] == '(' && args[1] == '(')
13803 {
13804 /* It looks like the expression was omitted
13805 before a register indirection, which means
13806 that the expression is implicitly zero. We
13807 still set up imm_expr, so that we handle
13808 explicit extensions correctly. */
13809 imm_expr.X_op = O_constant;
13810 imm_expr.X_add_number = 0;
f6688943 13811 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
13812 continue;
13813 }
13814
13815 break;
13816 }
13817
13818 /* We need to relax this instruction. */
f6688943 13819 *imm_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
13820 s = expr_end;
13821 continue;
13822
13823 case 'p':
13824 case 'q':
13825 case 'A':
13826 case 'B':
13827 case 'E':
13828 /* We use offset_reloc rather than imm_reloc for the PC
13829 relative operands. This lets macros with both
13830 immediate and address operands work correctly. */
13831 my_getExpression (&offset_expr, s);
13832
13833 if (offset_expr.X_op == O_register)
13834 break;
13835
13836 /* We need to relax this instruction. */
f6688943 13837 *offset_reloc = (int) BFD_RELOC_UNUSED + c;
252b5132
RH
13838 s = expr_end;
13839 continue;
13840
13841 case '6': /* break code */
13842 my_getExpression (&imm_expr, s);
13843 check_absolute_expr (ip, &imm_expr);
13844 if ((unsigned long) imm_expr.X_add_number > 63)
bf12938e
RS
13845 as_warn (_("Invalid value for `%s' (%lu)"),
13846 ip->insn_mo->name,
13847 (unsigned long) imm_expr.X_add_number);
13848 MIPS16_INSERT_OPERAND (IMM6, *ip, imm_expr.X_add_number);
252b5132
RH
13849 imm_expr.X_op = O_absent;
13850 s = expr_end;
13851 continue;
13852
13853 case 'a': /* 26 bit address */
13854 my_getExpression (&offset_expr, s);
13855 s = expr_end;
f6688943 13856 *offset_reloc = BFD_RELOC_MIPS16_JMP;
252b5132
RH
13857 ip->insn_opcode <<= 16;
13858 continue;
13859
13860 case 'l': /* register list for entry macro */
13861 case 'L': /* register list for exit macro */
13862 {
13863 int mask;
13864
13865 if (c == 'l')
13866 mask = 0;
13867 else
13868 mask = 7 << 3;
13869 while (*s != '\0')
13870 {
707bfff6 13871 unsigned int freg, reg1, reg2;
252b5132
RH
13872
13873 while (*s == ' ' || *s == ',')
13874 ++s;
707bfff6 13875 if (reg_lookup (&s, RTYPE_GP | RTYPE_NUM, &reg1))
252b5132 13876 freg = 0;
707bfff6
TS
13877 else if (reg_lookup (&s, RTYPE_FPU, &reg1))
13878 freg = 1;
252b5132
RH
13879 else
13880 {
707bfff6
TS
13881 as_bad (_("can't parse register list"));
13882 break;
252b5132
RH
13883 }
13884 if (*s == ' ')
13885 ++s;
13886 if (*s != '-')
13887 reg2 = reg1;
13888 else
13889 {
13890 ++s;
707bfff6
TS
13891 if (!reg_lookup (&s, freg ? RTYPE_FPU
13892 : (RTYPE_GP | RTYPE_NUM), &reg2))
252b5132 13893 {
707bfff6
TS
13894 as_bad (_("invalid register list"));
13895 break;
252b5132
RH
13896 }
13897 }
13898 if (freg && reg1 == 0 && reg2 == 0 && c == 'L')
13899 {
13900 mask &= ~ (7 << 3);
13901 mask |= 5 << 3;
13902 }
13903 else if (freg && reg1 == 0 && reg2 == 1 && c == 'L')
13904 {
13905 mask &= ~ (7 << 3);
13906 mask |= 6 << 3;
13907 }
13908 else if (reg1 == 4 && reg2 >= 4 && reg2 <= 7 && c != 'L')
13909 mask |= (reg2 - 3) << 3;
13910 else if (reg1 == 16 && reg2 >= 16 && reg2 <= 17)
13911 mask |= (reg2 - 15) << 1;
f9419b05 13912 else if (reg1 == RA && reg2 == RA)
252b5132
RH
13913 mask |= 1;
13914 else
13915 {
13916 as_bad (_("invalid register list"));
13917 break;
13918 }
13919 }
13920 /* The mask is filled in in the opcode table for the
13921 benefit of the disassembler. We remove it before
13922 applying the actual mask. */
13923 ip->insn_opcode &= ~ ((7 << 3) << MIPS16OP_SH_IMM6);
13924 ip->insn_opcode |= mask << MIPS16OP_SH_IMM6;
13925 }
13926 continue;
13927
0499d65b
TS
13928 case 'm': /* Register list for save insn. */
13929 case 'M': /* Register list for restore insn. */
13930 {
5c04167a 13931 int opcode = ip->insn_opcode;
0499d65b 13932 int framesz = 0, seen_framesz = 0;
91d6fa6a 13933 int nargs = 0, statics = 0, sregs = 0;
0499d65b
TS
13934
13935 while (*s != '\0')
13936 {
13937 unsigned int reg1, reg2;
13938
13939 SKIP_SPACE_TABS (s);
13940 while (*s == ',')
13941 ++s;
13942 SKIP_SPACE_TABS (s);
13943
13944 my_getExpression (&imm_expr, s);
13945 if (imm_expr.X_op == O_constant)
13946 {
13947 /* Handle the frame size. */
13948 if (seen_framesz)
13949 {
13950 as_bad (_("more than one frame size in list"));
13951 break;
13952 }
13953 seen_framesz = 1;
13954 framesz = imm_expr.X_add_number;
13955 imm_expr.X_op = O_absent;
13956 s = expr_end;
13957 continue;
13958 }
13959
707bfff6 13960 if (! reg_lookup (&s, RTYPE_GP | RTYPE_NUM, &reg1))
0499d65b
TS
13961 {
13962 as_bad (_("can't parse register list"));
13963 break;
13964 }
0499d65b 13965
707bfff6
TS
13966 while (*s == ' ')
13967 ++s;
13968
0499d65b
TS
13969 if (*s != '-')
13970 reg2 = reg1;
13971 else
13972 {
13973 ++s;
707bfff6
TS
13974 if (! reg_lookup (&s, RTYPE_GP | RTYPE_NUM, &reg2)
13975 || reg2 < reg1)
0499d65b
TS
13976 {
13977 as_bad (_("can't parse register list"));
13978 break;
13979 }
0499d65b
TS
13980 }
13981
13982 while (reg1 <= reg2)
13983 {
13984 if (reg1 >= 4 && reg1 <= 7)
13985 {
3a93f742 13986 if (!seen_framesz)
0499d65b 13987 /* args $a0-$a3 */
91d6fa6a 13988 nargs |= 1 << (reg1 - 4);
0499d65b
TS
13989 else
13990 /* statics $a0-$a3 */
13991 statics |= 1 << (reg1 - 4);
13992 }
13993 else if ((reg1 >= 16 && reg1 <= 23) || reg1 == 30)
13994 {
13995 /* $s0-$s8 */
13996 sregs |= 1 << ((reg1 == 30) ? 8 : (reg1 - 16));
13997 }
13998 else if (reg1 == 31)
13999 {
14000 /* Add $ra to insn. */
14001 opcode |= 0x40;
14002 }
14003 else
14004 {
14005 as_bad (_("unexpected register in list"));
14006 break;
14007 }
14008 if (++reg1 == 24)
14009 reg1 = 30;
14010 }
14011 }
14012
14013 /* Encode args/statics combination. */
91d6fa6a 14014 if (nargs & statics)
0499d65b 14015 as_bad (_("arg/static registers overlap"));
91d6fa6a 14016 else if (nargs == 0xf)
0499d65b
TS
14017 /* All $a0-$a3 are args. */
14018 opcode |= MIPS16_ALL_ARGS << 16;
14019 else if (statics == 0xf)
14020 /* All $a0-$a3 are statics. */
14021 opcode |= MIPS16_ALL_STATICS << 16;
14022 else
14023 {
14024 int narg = 0, nstat = 0;
14025
14026 /* Count arg registers. */
91d6fa6a 14027 while (nargs & 0x1)
0499d65b 14028 {
91d6fa6a 14029 nargs >>= 1;
0499d65b
TS
14030 narg++;
14031 }
91d6fa6a 14032 if (nargs != 0)
0499d65b
TS
14033 as_bad (_("invalid arg register list"));
14034
14035 /* Count static registers. */
14036 while (statics & 0x8)
14037 {
14038 statics = (statics << 1) & 0xf;
14039 nstat++;
14040 }
14041 if (statics != 0)
14042 as_bad (_("invalid static register list"));
14043
14044 /* Encode args/statics. */
14045 opcode |= ((narg << 2) | nstat) << 16;
14046 }
14047
14048 /* Encode $s0/$s1. */
14049 if (sregs & (1 << 0)) /* $s0 */
14050 opcode |= 0x20;
14051 if (sregs & (1 << 1)) /* $s1 */
14052 opcode |= 0x10;
14053 sregs >>= 2;
14054
14055 if (sregs != 0)
14056 {
14057 /* Count regs $s2-$s8. */
14058 int nsreg = 0;
14059 while (sregs & 1)
14060 {
14061 sregs >>= 1;
14062 nsreg++;
14063 }
14064 if (sregs != 0)
14065 as_bad (_("invalid static register list"));
14066 /* Encode $s2-$s8. */
14067 opcode |= nsreg << 24;
14068 }
14069
14070 /* Encode frame size. */
14071 if (!seen_framesz)
14072 as_bad (_("missing frame size"));
14073 else if ((framesz & 7) != 0 || framesz < 0
14074 || framesz > 0xff * 8)
14075 as_bad (_("invalid frame size"));
14076 else if (framesz != 128 || (opcode >> 16) != 0)
14077 {
14078 framesz /= 8;
14079 opcode |= (((framesz & 0xf0) << 16)
14080 | (framesz & 0x0f));
14081 }
14082
14083 /* Finally build the instruction. */
14084 if ((opcode >> 16) != 0 || framesz == 0)
5c04167a
RS
14085 opcode |= MIPS16_EXTEND;
14086 ip->insn_opcode = opcode;
0499d65b
TS
14087 }
14088 continue;
14089
252b5132
RH
14090 case 'e': /* extend code */
14091 my_getExpression (&imm_expr, s);
14092 check_absolute_expr (ip, &imm_expr);
14093 if ((unsigned long) imm_expr.X_add_number > 0x7ff)
14094 {
14095 as_warn (_("Invalid value for `%s' (%lu)"),
14096 ip->insn_mo->name,
14097 (unsigned long) imm_expr.X_add_number);
14098 imm_expr.X_add_number &= 0x7ff;
14099 }
14100 ip->insn_opcode |= imm_expr.X_add_number;
14101 imm_expr.X_op = O_absent;
14102 s = expr_end;
14103 continue;
14104
14105 default:
b37df7c4 14106 abort ();
252b5132
RH
14107 }
14108 break;
14109 }
14110
14111 /* Args don't match. */
14112 if (insn + 1 < &mips16_opcodes[bfd_mips16_num_opcodes] &&
14113 strcmp (insn->name, insn[1].name) == 0)
14114 {
14115 ++insn;
14116 s = argsstart;
14117 continue;
14118 }
14119
14120 insn_error = _("illegal operands");
14121
14122 return;
14123 }
14124}
14125
14126/* This structure holds information we know about a mips16 immediate
14127 argument type. */
14128
e972090a
NC
14129struct mips16_immed_operand
14130{
252b5132
RH
14131 /* The type code used in the argument string in the opcode table. */
14132 int type;
14133 /* The number of bits in the short form of the opcode. */
14134 int nbits;
14135 /* The number of bits in the extended form of the opcode. */
14136 int extbits;
14137 /* The amount by which the short form is shifted when it is used;
14138 for example, the sw instruction has a shift count of 2. */
14139 int shift;
14140 /* The amount by which the short form is shifted when it is stored
14141 into the instruction code. */
14142 int op_shift;
14143 /* Non-zero if the short form is unsigned. */
14144 int unsp;
14145 /* Non-zero if the extended form is unsigned. */
14146 int extu;
14147 /* Non-zero if the value is PC relative. */
14148 int pcrel;
14149};
14150
14151/* The mips16 immediate operand types. */
14152
14153static const struct mips16_immed_operand mips16_immed_operands[] =
14154{
14155 { '<', 3, 5, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
14156 { '>', 3, 5, 0, MIPS16OP_SH_RX, 1, 1, 0 },
14157 { '[', 3, 6, 0, MIPS16OP_SH_RZ, 1, 1, 0 },
14158 { ']', 3, 6, 0, MIPS16OP_SH_RX, 1, 1, 0 },
14159 { '4', 4, 15, 0, MIPS16OP_SH_IMM4, 0, 0, 0 },
14160 { '5', 5, 16, 0, MIPS16OP_SH_IMM5, 1, 0, 0 },
14161 { 'H', 5, 16, 1, MIPS16OP_SH_IMM5, 1, 0, 0 },
14162 { 'W', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 0 },
14163 { 'D', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 0 },
14164 { 'j', 5, 16, 0, MIPS16OP_SH_IMM5, 0, 0, 0 },
14165 { '8', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 0, 0 },
14166 { 'V', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 0 },
14167 { 'C', 8, 16, 3, MIPS16OP_SH_IMM8, 1, 0, 0 },
14168 { 'U', 8, 16, 0, MIPS16OP_SH_IMM8, 1, 1, 0 },
14169 { 'k', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 0 },
14170 { 'K', 8, 16, 3, MIPS16OP_SH_IMM8, 0, 0, 0 },
14171 { 'p', 8, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
14172 { 'q', 11, 16, 0, MIPS16OP_SH_IMM8, 0, 0, 1 },
14173 { 'A', 8, 16, 2, MIPS16OP_SH_IMM8, 1, 0, 1 },
14174 { 'B', 5, 16, 3, MIPS16OP_SH_IMM5, 1, 0, 1 },
14175 { 'E', 5, 16, 2, MIPS16OP_SH_IMM5, 1, 0, 1 }
14176};
14177
14178#define MIPS16_NUM_IMMED \
14179 (sizeof mips16_immed_operands / sizeof mips16_immed_operands[0])
14180
b886a2ab
RS
14181/* Marshal immediate value VAL for an extended MIPS16 instruction.
14182 NBITS is the number of significant bits in VAL. */
14183
14184static unsigned long
14185mips16_immed_extend (offsetT val, unsigned int nbits)
14186{
14187 int extval;
14188 if (nbits == 16)
14189 {
14190 extval = ((val >> 11) & 0x1f) | (val & 0x7e0);
14191 val &= 0x1f;
14192 }
14193 else if (nbits == 15)
14194 {
14195 extval = ((val >> 11) & 0xf) | (val & 0x7f0);
14196 val &= 0xf;
14197 }
14198 else
14199 {
14200 extval = ((val & 0x1f) << 6) | (val & 0x20);
14201 val = 0;
14202 }
14203 return (extval << 16) | val;
14204}
14205
5c04167a
RS
14206/* Install immediate value VAL into MIPS16 instruction *INSN,
14207 extending it if necessary. The instruction in *INSN may
14208 already be extended.
14209
43c0598f
RS
14210 RELOC is the relocation that produced VAL, or BFD_RELOC_UNUSED
14211 if none. In the former case, VAL is a 16-bit number with no
14212 defined signedness.
14213
14214 TYPE is the type of the immediate field. USER_INSN_LENGTH
14215 is the length that the user requested, or 0 if none. */
252b5132
RH
14216
14217static void
43c0598f
RS
14218mips16_immed (char *file, unsigned int line, int type,
14219 bfd_reloc_code_real_type reloc, offsetT val,
5c04167a 14220 unsigned int user_insn_length, unsigned long *insn)
252b5132 14221{
3994f87e 14222 const struct mips16_immed_operand *op;
252b5132 14223 int mintiny, maxtiny;
252b5132
RH
14224
14225 op = mips16_immed_operands;
14226 while (op->type != type)
14227 {
14228 ++op;
9c2799c2 14229 gas_assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
252b5132
RH
14230 }
14231
14232 if (op->unsp)
14233 {
14234 if (type == '<' || type == '>' || type == '[' || type == ']')
14235 {
14236 mintiny = 1;
14237 maxtiny = 1 << op->nbits;
14238 }
14239 else
14240 {
14241 mintiny = 0;
14242 maxtiny = (1 << op->nbits) - 1;
14243 }
43c0598f
RS
14244 if (reloc != BFD_RELOC_UNUSED)
14245 val &= 0xffff;
252b5132
RH
14246 }
14247 else
14248 {
14249 mintiny = - (1 << (op->nbits - 1));
14250 maxtiny = (1 << (op->nbits - 1)) - 1;
43c0598f
RS
14251 if (reloc != BFD_RELOC_UNUSED)
14252 val = SEXT_16BIT (val);
252b5132
RH
14253 }
14254
14255 /* Branch offsets have an implicit 0 in the lowest bit. */
14256 if (type == 'p' || type == 'q')
14257 val /= 2;
14258
14259 if ((val & ((1 << op->shift) - 1)) != 0
14260 || val < (mintiny << op->shift)
14261 || val > (maxtiny << op->shift))
5c04167a
RS
14262 {
14263 /* We need an extended instruction. */
14264 if (user_insn_length == 2)
14265 as_bad_where (file, line, _("invalid unextended operand value"));
14266 else
14267 *insn |= MIPS16_EXTEND;
14268 }
14269 else if (user_insn_length == 4)
14270 {
14271 /* The operand doesn't force an unextended instruction to be extended.
14272 Warn if the user wanted an extended instruction anyway. */
14273 *insn |= MIPS16_EXTEND;
14274 as_warn_where (file, line,
14275 _("extended operand requested but not required"));
14276 }
252b5132 14277
5c04167a 14278 if (mips16_opcode_length (*insn) == 2)
252b5132
RH
14279 {
14280 int insnval;
14281
252b5132
RH
14282 insnval = ((val >> op->shift) & ((1 << op->nbits) - 1));
14283 insnval <<= op->op_shift;
14284 *insn |= insnval;
14285 }
14286 else
14287 {
14288 long minext, maxext;
252b5132 14289
43c0598f 14290 if (reloc == BFD_RELOC_UNUSED)
252b5132 14291 {
43c0598f
RS
14292 if (op->extu)
14293 {
14294 minext = 0;
14295 maxext = (1 << op->extbits) - 1;
14296 }
14297 else
14298 {
14299 minext = - (1 << (op->extbits - 1));
14300 maxext = (1 << (op->extbits - 1)) - 1;
14301 }
14302 if (val < minext || val > maxext)
14303 as_bad_where (file, line,
14304 _("operand value out of range for instruction"));
252b5132 14305 }
252b5132 14306
b886a2ab 14307 *insn |= mips16_immed_extend (val, op->extbits);
252b5132
RH
14308 }
14309}
14310\f
d6f16593 14311struct percent_op_match
ad8d3bb3 14312{
5e0116d5
RS
14313 const char *str;
14314 bfd_reloc_code_real_type reloc;
d6f16593
MR
14315};
14316
14317static const struct percent_op_match mips_percent_op[] =
ad8d3bb3 14318{
5e0116d5 14319 {"%lo", BFD_RELOC_LO16},
ad8d3bb3 14320#ifdef OBJ_ELF
5e0116d5
RS
14321 {"%call_hi", BFD_RELOC_MIPS_CALL_HI16},
14322 {"%call_lo", BFD_RELOC_MIPS_CALL_LO16},
14323 {"%call16", BFD_RELOC_MIPS_CALL16},
14324 {"%got_disp", BFD_RELOC_MIPS_GOT_DISP},
14325 {"%got_page", BFD_RELOC_MIPS_GOT_PAGE},
14326 {"%got_ofst", BFD_RELOC_MIPS_GOT_OFST},
14327 {"%got_hi", BFD_RELOC_MIPS_GOT_HI16},
14328 {"%got_lo", BFD_RELOC_MIPS_GOT_LO16},
14329 {"%got", BFD_RELOC_MIPS_GOT16},
14330 {"%gp_rel", BFD_RELOC_GPREL16},
14331 {"%half", BFD_RELOC_16},
14332 {"%highest", BFD_RELOC_MIPS_HIGHEST},
14333 {"%higher", BFD_RELOC_MIPS_HIGHER},
14334 {"%neg", BFD_RELOC_MIPS_SUB},
3f98094e
DJ
14335 {"%tlsgd", BFD_RELOC_MIPS_TLS_GD},
14336 {"%tlsldm", BFD_RELOC_MIPS_TLS_LDM},
14337 {"%dtprel_hi", BFD_RELOC_MIPS_TLS_DTPREL_HI16},
14338 {"%dtprel_lo", BFD_RELOC_MIPS_TLS_DTPREL_LO16},
14339 {"%tprel_hi", BFD_RELOC_MIPS_TLS_TPREL_HI16},
14340 {"%tprel_lo", BFD_RELOC_MIPS_TLS_TPREL_LO16},
14341 {"%gottprel", BFD_RELOC_MIPS_TLS_GOTTPREL},
ad8d3bb3 14342#endif
5e0116d5 14343 {"%hi", BFD_RELOC_HI16_S}
ad8d3bb3
TS
14344};
14345
d6f16593
MR
14346static const struct percent_op_match mips16_percent_op[] =
14347{
14348 {"%lo", BFD_RELOC_MIPS16_LO16},
14349 {"%gprel", BFD_RELOC_MIPS16_GPREL},
738e5348
RS
14350 {"%got", BFD_RELOC_MIPS16_GOT16},
14351 {"%call16", BFD_RELOC_MIPS16_CALL16},
d0f13682
CLT
14352 {"%hi", BFD_RELOC_MIPS16_HI16_S},
14353 {"%tlsgd", BFD_RELOC_MIPS16_TLS_GD},
14354 {"%tlsldm", BFD_RELOC_MIPS16_TLS_LDM},
14355 {"%dtprel_hi", BFD_RELOC_MIPS16_TLS_DTPREL_HI16},
14356 {"%dtprel_lo", BFD_RELOC_MIPS16_TLS_DTPREL_LO16},
14357 {"%tprel_hi", BFD_RELOC_MIPS16_TLS_TPREL_HI16},
14358 {"%tprel_lo", BFD_RELOC_MIPS16_TLS_TPREL_LO16},
14359 {"%gottprel", BFD_RELOC_MIPS16_TLS_GOTTPREL}
d6f16593
MR
14360};
14361
252b5132 14362
5e0116d5
RS
14363/* Return true if *STR points to a relocation operator. When returning true,
14364 move *STR over the operator and store its relocation code in *RELOC.
14365 Leave both *STR and *RELOC alone when returning false. */
14366
14367static bfd_boolean
17a2f251 14368parse_relocation (char **str, bfd_reloc_code_real_type *reloc)
252b5132 14369{
d6f16593
MR
14370 const struct percent_op_match *percent_op;
14371 size_t limit, i;
14372
14373 if (mips_opts.mips16)
14374 {
14375 percent_op = mips16_percent_op;
14376 limit = ARRAY_SIZE (mips16_percent_op);
14377 }
14378 else
14379 {
14380 percent_op = mips_percent_op;
14381 limit = ARRAY_SIZE (mips_percent_op);
14382 }
76b3015f 14383
d6f16593 14384 for (i = 0; i < limit; i++)
5e0116d5 14385 if (strncasecmp (*str, percent_op[i].str, strlen (percent_op[i].str)) == 0)
394f9b3a 14386 {
3f98094e
DJ
14387 int len = strlen (percent_op[i].str);
14388
14389 if (!ISSPACE ((*str)[len]) && (*str)[len] != '(')
14390 continue;
14391
5e0116d5
RS
14392 *str += strlen (percent_op[i].str);
14393 *reloc = percent_op[i].reloc;
394f9b3a 14394
5e0116d5
RS
14395 /* Check whether the output BFD supports this relocation.
14396 If not, issue an error and fall back on something safe. */
14397 if (!bfd_reloc_type_lookup (stdoutput, percent_op[i].reloc))
394f9b3a 14398 {
20203fb9 14399 as_bad (_("relocation %s isn't supported by the current ABI"),
5e0116d5 14400 percent_op[i].str);
01a3f561 14401 *reloc = BFD_RELOC_UNUSED;
394f9b3a 14402 }
5e0116d5 14403 return TRUE;
394f9b3a 14404 }
5e0116d5 14405 return FALSE;
394f9b3a 14406}
ad8d3bb3 14407
ad8d3bb3 14408
5e0116d5
RS
14409/* Parse string STR as a 16-bit relocatable operand. Store the
14410 expression in *EP and the relocations in the array starting
14411 at RELOC. Return the number of relocation operators used.
ad8d3bb3 14412
01a3f561 14413 On exit, EXPR_END points to the first character after the expression. */
ad8d3bb3 14414
5e0116d5 14415static size_t
17a2f251
TS
14416my_getSmallExpression (expressionS *ep, bfd_reloc_code_real_type *reloc,
14417 char *str)
ad8d3bb3 14418{
5e0116d5
RS
14419 bfd_reloc_code_real_type reversed_reloc[3];
14420 size_t reloc_index, i;
09b8f35a
RS
14421 int crux_depth, str_depth;
14422 char *crux;
5e0116d5
RS
14423
14424 /* Search for the start of the main expression, recoding relocations
09b8f35a
RS
14425 in REVERSED_RELOC. End the loop with CRUX pointing to the start
14426 of the main expression and with CRUX_DEPTH containing the number
14427 of open brackets at that point. */
14428 reloc_index = -1;
14429 str_depth = 0;
14430 do
fb1b3232 14431 {
09b8f35a
RS
14432 reloc_index++;
14433 crux = str;
14434 crux_depth = str_depth;
14435
14436 /* Skip over whitespace and brackets, keeping count of the number
14437 of brackets. */
14438 while (*str == ' ' || *str == '\t' || *str == '(')
14439 if (*str++ == '(')
14440 str_depth++;
5e0116d5 14441 }
09b8f35a
RS
14442 while (*str == '%'
14443 && reloc_index < (HAVE_NEWABI ? 3 : 1)
14444 && parse_relocation (&str, &reversed_reloc[reloc_index]));
ad8d3bb3 14445
09b8f35a 14446 my_getExpression (ep, crux);
5e0116d5 14447 str = expr_end;
394f9b3a 14448
5e0116d5 14449 /* Match every open bracket. */
09b8f35a 14450 while (crux_depth > 0 && (*str == ')' || *str == ' ' || *str == '\t'))
5e0116d5 14451 if (*str++ == ')')
09b8f35a 14452 crux_depth--;
394f9b3a 14453
09b8f35a 14454 if (crux_depth > 0)
20203fb9 14455 as_bad (_("unclosed '('"));
394f9b3a 14456
5e0116d5 14457 expr_end = str;
252b5132 14458
01a3f561 14459 if (reloc_index != 0)
64bdfcaf
RS
14460 {
14461 prev_reloc_op_frag = frag_now;
14462 for (i = 0; i < reloc_index; i++)
14463 reloc[i] = reversed_reloc[reloc_index - 1 - i];
14464 }
fb1b3232 14465
5e0116d5 14466 return reloc_index;
252b5132
RH
14467}
14468
14469static void
17a2f251 14470my_getExpression (expressionS *ep, char *str)
252b5132
RH
14471{
14472 char *save_in;
14473
14474 save_in = input_line_pointer;
14475 input_line_pointer = str;
14476 expression (ep);
14477 expr_end = input_line_pointer;
14478 input_line_pointer = save_in;
252b5132
RH
14479}
14480
252b5132 14481char *
17a2f251 14482md_atof (int type, char *litP, int *sizeP)
252b5132 14483{
499ac353 14484 return ieee_md_atof (type, litP, sizeP, target_big_endian);
252b5132
RH
14485}
14486
14487void
17a2f251 14488md_number_to_chars (char *buf, valueT val, int n)
252b5132
RH
14489{
14490 if (target_big_endian)
14491 number_to_chars_bigendian (buf, val, n);
14492 else
14493 number_to_chars_littleendian (buf, val, n);
14494}
14495\f
ae948b86 14496#ifdef OBJ_ELF
e013f690
TS
14497static int support_64bit_objects(void)
14498{
14499 const char **list, **l;
aa3d8fdf 14500 int yes;
e013f690
TS
14501
14502 list = bfd_target_list ();
14503 for (l = list; *l != NULL; l++)
aeffff67
RS
14504 if (strcmp (*l, ELF_TARGET ("elf64-", "big")) == 0
14505 || strcmp (*l, ELF_TARGET ("elf64-", "little")) == 0)
e013f690 14506 break;
aa3d8fdf 14507 yes = (*l != NULL);
e013f690 14508 free (list);
aa3d8fdf 14509 return yes;
e013f690 14510}
ae948b86 14511#endif /* OBJ_ELF */
e013f690 14512
78849248 14513const char *md_shortopts = "O::g::G:";
252b5132 14514
23fce1e3
NC
14515enum options
14516 {
14517 OPTION_MARCH = OPTION_MD_BASE,
14518 OPTION_MTUNE,
14519 OPTION_MIPS1,
14520 OPTION_MIPS2,
14521 OPTION_MIPS3,
14522 OPTION_MIPS4,
14523 OPTION_MIPS5,
14524 OPTION_MIPS32,
14525 OPTION_MIPS64,
14526 OPTION_MIPS32R2,
14527 OPTION_MIPS64R2,
14528 OPTION_MIPS16,
14529 OPTION_NO_MIPS16,
14530 OPTION_MIPS3D,
14531 OPTION_NO_MIPS3D,
14532 OPTION_MDMX,
14533 OPTION_NO_MDMX,
14534 OPTION_DSP,
14535 OPTION_NO_DSP,
14536 OPTION_MT,
14537 OPTION_NO_MT,
b015e599
AP
14538 OPTION_VIRT,
14539 OPTION_NO_VIRT,
23fce1e3
NC
14540 OPTION_SMARTMIPS,
14541 OPTION_NO_SMARTMIPS,
14542 OPTION_DSPR2,
14543 OPTION_NO_DSPR2,
df58fc94
RS
14544 OPTION_MICROMIPS,
14545 OPTION_NO_MICROMIPS,
dec0624d
MR
14546 OPTION_MCU,
14547 OPTION_NO_MCU,
23fce1e3
NC
14548 OPTION_COMPAT_ARCH_BASE,
14549 OPTION_M4650,
14550 OPTION_NO_M4650,
14551 OPTION_M4010,
14552 OPTION_NO_M4010,
14553 OPTION_M4100,
14554 OPTION_NO_M4100,
14555 OPTION_M3900,
14556 OPTION_NO_M3900,
14557 OPTION_M7000_HILO_FIX,
6a32d874
CM
14558 OPTION_MNO_7000_HILO_FIX,
14559 OPTION_FIX_24K,
14560 OPTION_NO_FIX_24K,
c67a084a
NC
14561 OPTION_FIX_LOONGSON2F_JUMP,
14562 OPTION_NO_FIX_LOONGSON2F_JUMP,
14563 OPTION_FIX_LOONGSON2F_NOP,
14564 OPTION_NO_FIX_LOONGSON2F_NOP,
23fce1e3
NC
14565 OPTION_FIX_VR4120,
14566 OPTION_NO_FIX_VR4120,
14567 OPTION_FIX_VR4130,
14568 OPTION_NO_FIX_VR4130,
d954098f
DD
14569 OPTION_FIX_CN63XXP1,
14570 OPTION_NO_FIX_CN63XXP1,
23fce1e3
NC
14571 OPTION_TRAP,
14572 OPTION_BREAK,
14573 OPTION_EB,
14574 OPTION_EL,
14575 OPTION_FP32,
14576 OPTION_GP32,
14577 OPTION_CONSTRUCT_FLOATS,
14578 OPTION_NO_CONSTRUCT_FLOATS,
14579 OPTION_FP64,
14580 OPTION_GP64,
14581 OPTION_RELAX_BRANCH,
14582 OPTION_NO_RELAX_BRANCH,
14583 OPTION_MSHARED,
14584 OPTION_MNO_SHARED,
14585 OPTION_MSYM32,
14586 OPTION_MNO_SYM32,
14587 OPTION_SOFT_FLOAT,
14588 OPTION_HARD_FLOAT,
14589 OPTION_SINGLE_FLOAT,
14590 OPTION_DOUBLE_FLOAT,
14591 OPTION_32,
14592#ifdef OBJ_ELF
14593 OPTION_CALL_SHARED,
14594 OPTION_CALL_NONPIC,
14595 OPTION_NON_SHARED,
14596 OPTION_XGOT,
14597 OPTION_MABI,
14598 OPTION_N32,
14599 OPTION_64,
14600 OPTION_MDEBUG,
14601 OPTION_NO_MDEBUG,
14602 OPTION_PDR,
14603 OPTION_NO_PDR,
14604 OPTION_MVXWORKS_PIC,
14605#endif /* OBJ_ELF */
14606 OPTION_END_OF_ENUM
14607 };
14608
e972090a
NC
14609struct option md_longopts[] =
14610{
f9b4148d 14611 /* Options which specify architecture. */
f9b4148d 14612 {"march", required_argument, NULL, OPTION_MARCH},
f9b4148d 14613 {"mtune", required_argument, NULL, OPTION_MTUNE},
252b5132
RH
14614 {"mips0", no_argument, NULL, OPTION_MIPS1},
14615 {"mips1", no_argument, NULL, OPTION_MIPS1},
252b5132 14616 {"mips2", no_argument, NULL, OPTION_MIPS2},
252b5132 14617 {"mips3", no_argument, NULL, OPTION_MIPS3},
252b5132 14618 {"mips4", no_argument, NULL, OPTION_MIPS4},
ae948b86 14619 {"mips5", no_argument, NULL, OPTION_MIPS5},
ae948b86 14620 {"mips32", no_argument, NULL, OPTION_MIPS32},
ae948b86 14621 {"mips64", no_argument, NULL, OPTION_MIPS64},
f9b4148d 14622 {"mips32r2", no_argument, NULL, OPTION_MIPS32R2},
5f74bc13 14623 {"mips64r2", no_argument, NULL, OPTION_MIPS64R2},
f9b4148d
CD
14624
14625 /* Options which specify Application Specific Extensions (ASEs). */
f9b4148d 14626 {"mips16", no_argument, NULL, OPTION_MIPS16},
f9b4148d 14627 {"no-mips16", no_argument, NULL, OPTION_NO_MIPS16},
f9b4148d 14628 {"mips3d", no_argument, NULL, OPTION_MIPS3D},
f9b4148d 14629 {"no-mips3d", no_argument, NULL, OPTION_NO_MIPS3D},
f9b4148d 14630 {"mdmx", no_argument, NULL, OPTION_MDMX},
f9b4148d 14631 {"no-mdmx", no_argument, NULL, OPTION_NO_MDMX},
74cd071d 14632 {"mdsp", no_argument, NULL, OPTION_DSP},
74cd071d 14633 {"mno-dsp", no_argument, NULL, OPTION_NO_DSP},
ef2e4d86 14634 {"mmt", no_argument, NULL, OPTION_MT},
ef2e4d86 14635 {"mno-mt", no_argument, NULL, OPTION_NO_MT},
e16bfa71 14636 {"msmartmips", no_argument, NULL, OPTION_SMARTMIPS},
e16bfa71 14637 {"mno-smartmips", no_argument, NULL, OPTION_NO_SMARTMIPS},
8b082fb1 14638 {"mdspr2", no_argument, NULL, OPTION_DSPR2},
8b082fb1 14639 {"mno-dspr2", no_argument, NULL, OPTION_NO_DSPR2},
df58fc94
RS
14640 {"mmicromips", no_argument, NULL, OPTION_MICROMIPS},
14641 {"mno-micromips", no_argument, NULL, OPTION_NO_MICROMIPS},
dec0624d
MR
14642 {"mmcu", no_argument, NULL, OPTION_MCU},
14643 {"mno-mcu", no_argument, NULL, OPTION_NO_MCU},
b015e599
AP
14644 {"mvirt", no_argument, NULL, OPTION_VIRT},
14645 {"mno-virt", no_argument, NULL, OPTION_NO_VIRT},
f9b4148d
CD
14646
14647 /* Old-style architecture options. Don't add more of these. */
f9b4148d 14648 {"m4650", no_argument, NULL, OPTION_M4650},
f9b4148d 14649 {"no-m4650", no_argument, NULL, OPTION_NO_M4650},
f9b4148d 14650 {"m4010", no_argument, NULL, OPTION_M4010},
f9b4148d 14651 {"no-m4010", no_argument, NULL, OPTION_NO_M4010},
f9b4148d 14652 {"m4100", no_argument, NULL, OPTION_M4100},
f9b4148d 14653 {"no-m4100", no_argument, NULL, OPTION_NO_M4100},
f9b4148d 14654 {"m3900", no_argument, NULL, OPTION_M3900},
f9b4148d
CD
14655 {"no-m3900", no_argument, NULL, OPTION_NO_M3900},
14656
14657 /* Options which enable bug fixes. */
f9b4148d 14658 {"mfix7000", no_argument, NULL, OPTION_M7000_HILO_FIX},
f9b4148d
CD
14659 {"no-fix-7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
14660 {"mno-fix7000", no_argument, NULL, OPTION_MNO_7000_HILO_FIX},
c67a084a
NC
14661 {"mfix-loongson2f-jump", no_argument, NULL, OPTION_FIX_LOONGSON2F_JUMP},
14662 {"mno-fix-loongson2f-jump", no_argument, NULL, OPTION_NO_FIX_LOONGSON2F_JUMP},
14663 {"mfix-loongson2f-nop", no_argument, NULL, OPTION_FIX_LOONGSON2F_NOP},
14664 {"mno-fix-loongson2f-nop", no_argument, NULL, OPTION_NO_FIX_LOONGSON2F_NOP},
d766e8ec
RS
14665 {"mfix-vr4120", no_argument, NULL, OPTION_FIX_VR4120},
14666 {"mno-fix-vr4120", no_argument, NULL, OPTION_NO_FIX_VR4120},
7d8e00cf
RS
14667 {"mfix-vr4130", no_argument, NULL, OPTION_FIX_VR4130},
14668 {"mno-fix-vr4130", no_argument, NULL, OPTION_NO_FIX_VR4130},
6a32d874
CM
14669 {"mfix-24k", no_argument, NULL, OPTION_FIX_24K},
14670 {"mno-fix-24k", no_argument, NULL, OPTION_NO_FIX_24K},
d954098f
DD
14671 {"mfix-cn63xxp1", no_argument, NULL, OPTION_FIX_CN63XXP1},
14672 {"mno-fix-cn63xxp1", no_argument, NULL, OPTION_NO_FIX_CN63XXP1},
f9b4148d
CD
14673
14674 /* Miscellaneous options. */
252b5132
RH
14675 {"trap", no_argument, NULL, OPTION_TRAP},
14676 {"no-break", no_argument, NULL, OPTION_TRAP},
252b5132
RH
14677 {"break", no_argument, NULL, OPTION_BREAK},
14678 {"no-trap", no_argument, NULL, OPTION_BREAK},
252b5132 14679 {"EB", no_argument, NULL, OPTION_EB},
252b5132 14680 {"EL", no_argument, NULL, OPTION_EL},
ae948b86 14681 {"mfp32", no_argument, NULL, OPTION_FP32},
c97ef257 14682 {"mgp32", no_argument, NULL, OPTION_GP32},
119d663a 14683 {"construct-floats", no_argument, NULL, OPTION_CONSTRUCT_FLOATS},
119d663a 14684 {"no-construct-floats", no_argument, NULL, OPTION_NO_CONSTRUCT_FLOATS},
316f5878 14685 {"mfp64", no_argument, NULL, OPTION_FP64},
ae948b86 14686 {"mgp64", no_argument, NULL, OPTION_GP64},
4a6a3df4
AO
14687 {"relax-branch", no_argument, NULL, OPTION_RELAX_BRANCH},
14688 {"no-relax-branch", no_argument, NULL, OPTION_NO_RELAX_BRANCH},
aa6975fb
ILT
14689 {"mshared", no_argument, NULL, OPTION_MSHARED},
14690 {"mno-shared", no_argument, NULL, OPTION_MNO_SHARED},
aed1a261
RS
14691 {"msym32", no_argument, NULL, OPTION_MSYM32},
14692 {"mno-sym32", no_argument, NULL, OPTION_MNO_SYM32},
037b32b9
AN
14693 {"msoft-float", no_argument, NULL, OPTION_SOFT_FLOAT},
14694 {"mhard-float", no_argument, NULL, OPTION_HARD_FLOAT},
037b32b9
AN
14695 {"msingle-float", no_argument, NULL, OPTION_SINGLE_FLOAT},
14696 {"mdouble-float", no_argument, NULL, OPTION_DOUBLE_FLOAT},
23fce1e3
NC
14697
14698 /* Strictly speaking this next option is ELF specific,
14699 but we allow it for other ports as well in order to
14700 make testing easier. */
14701 {"32", no_argument, NULL, OPTION_32},
037b32b9 14702
f9b4148d 14703 /* ELF-specific options. */
156c2f8b 14704#ifdef OBJ_ELF
156c2f8b
NC
14705 {"KPIC", no_argument, NULL, OPTION_CALL_SHARED},
14706 {"call_shared", no_argument, NULL, OPTION_CALL_SHARED},
861fb55a 14707 {"call_nonpic", no_argument, NULL, OPTION_CALL_NONPIC},
156c2f8b
NC
14708 {"non_shared", no_argument, NULL, OPTION_NON_SHARED},
14709 {"xgot", no_argument, NULL, OPTION_XGOT},
ae948b86 14710 {"mabi", required_argument, NULL, OPTION_MABI},
e013f690 14711 {"n32", no_argument, NULL, OPTION_N32},
156c2f8b 14712 {"64", no_argument, NULL, OPTION_64},
ecb4347a 14713 {"mdebug", no_argument, NULL, OPTION_MDEBUG},
ecb4347a 14714 {"no-mdebug", no_argument, NULL, OPTION_NO_MDEBUG},
dcd410fe 14715 {"mpdr", no_argument, NULL, OPTION_PDR},
dcd410fe 14716 {"mno-pdr", no_argument, NULL, OPTION_NO_PDR},
0a44bf69 14717 {"mvxworks-pic", no_argument, NULL, OPTION_MVXWORKS_PIC},
ae948b86 14718#endif /* OBJ_ELF */
f9b4148d 14719
252b5132
RH
14720 {NULL, no_argument, NULL, 0}
14721};
156c2f8b 14722size_t md_longopts_size = sizeof (md_longopts);
252b5132 14723
316f5878
RS
14724/* Set STRING_PTR (either &mips_arch_string or &mips_tune_string) to
14725 NEW_VALUE. Warn if another value was already specified. Note:
14726 we have to defer parsing the -march and -mtune arguments in order
14727 to handle 'from-abi' correctly, since the ABI might be specified
14728 in a later argument. */
14729
14730static void
17a2f251 14731mips_set_option_string (const char **string_ptr, const char *new_value)
316f5878
RS
14732{
14733 if (*string_ptr != 0 && strcasecmp (*string_ptr, new_value) != 0)
14734 as_warn (_("A different %s was already specified, is now %s"),
14735 string_ptr == &mips_arch_string ? "-march" : "-mtune",
14736 new_value);
14737
14738 *string_ptr = new_value;
14739}
14740
252b5132 14741int
17a2f251 14742md_parse_option (int c, char *arg)
252b5132
RH
14743{
14744 switch (c)
14745 {
119d663a
NC
14746 case OPTION_CONSTRUCT_FLOATS:
14747 mips_disable_float_construction = 0;
14748 break;
bdaaa2e1 14749
119d663a
NC
14750 case OPTION_NO_CONSTRUCT_FLOATS:
14751 mips_disable_float_construction = 1;
14752 break;
bdaaa2e1 14753
252b5132
RH
14754 case OPTION_TRAP:
14755 mips_trap = 1;
14756 break;
14757
14758 case OPTION_BREAK:
14759 mips_trap = 0;
14760 break;
14761
14762 case OPTION_EB:
14763 target_big_endian = 1;
14764 break;
14765
14766 case OPTION_EL:
14767 target_big_endian = 0;
14768 break;
14769
14770 case 'O':
4ffff32f
TS
14771 if (arg == NULL)
14772 mips_optimize = 1;
14773 else if (arg[0] == '0')
14774 mips_optimize = 0;
14775 else if (arg[0] == '1')
252b5132
RH
14776 mips_optimize = 1;
14777 else
14778 mips_optimize = 2;
14779 break;
14780
14781 case 'g':
14782 if (arg == NULL)
14783 mips_debug = 2;
14784 else
14785 mips_debug = atoi (arg);
252b5132
RH
14786 break;
14787
14788 case OPTION_MIPS1:
316f5878 14789 file_mips_isa = ISA_MIPS1;
252b5132
RH
14790 break;
14791
14792 case OPTION_MIPS2:
316f5878 14793 file_mips_isa = ISA_MIPS2;
252b5132
RH
14794 break;
14795
14796 case OPTION_MIPS3:
316f5878 14797 file_mips_isa = ISA_MIPS3;
252b5132
RH
14798 break;
14799
14800 case OPTION_MIPS4:
316f5878 14801 file_mips_isa = ISA_MIPS4;
e7af610e
NC
14802 break;
14803
84ea6cf2 14804 case OPTION_MIPS5:
316f5878 14805 file_mips_isa = ISA_MIPS5;
84ea6cf2
NC
14806 break;
14807
e7af610e 14808 case OPTION_MIPS32:
316f5878 14809 file_mips_isa = ISA_MIPS32;
252b5132
RH
14810 break;
14811
af7ee8bf
CD
14812 case OPTION_MIPS32R2:
14813 file_mips_isa = ISA_MIPS32R2;
14814 break;
14815
5f74bc13
CD
14816 case OPTION_MIPS64R2:
14817 file_mips_isa = ISA_MIPS64R2;
14818 break;
14819
84ea6cf2 14820 case OPTION_MIPS64:
316f5878 14821 file_mips_isa = ISA_MIPS64;
84ea6cf2
NC
14822 break;
14823
ec68c924 14824 case OPTION_MTUNE:
316f5878
RS
14825 mips_set_option_string (&mips_tune_string, arg);
14826 break;
ec68c924 14827
316f5878
RS
14828 case OPTION_MARCH:
14829 mips_set_option_string (&mips_arch_string, arg);
252b5132
RH
14830 break;
14831
14832 case OPTION_M4650:
316f5878
RS
14833 mips_set_option_string (&mips_arch_string, "4650");
14834 mips_set_option_string (&mips_tune_string, "4650");
252b5132
RH
14835 break;
14836
14837 case OPTION_NO_M4650:
14838 break;
14839
14840 case OPTION_M4010:
316f5878
RS
14841 mips_set_option_string (&mips_arch_string, "4010");
14842 mips_set_option_string (&mips_tune_string, "4010");
252b5132
RH
14843 break;
14844
14845 case OPTION_NO_M4010:
14846 break;
14847
14848 case OPTION_M4100:
316f5878
RS
14849 mips_set_option_string (&mips_arch_string, "4100");
14850 mips_set_option_string (&mips_tune_string, "4100");
252b5132
RH
14851 break;
14852
14853 case OPTION_NO_M4100:
14854 break;
14855
252b5132 14856 case OPTION_M3900:
316f5878
RS
14857 mips_set_option_string (&mips_arch_string, "3900");
14858 mips_set_option_string (&mips_tune_string, "3900");
252b5132 14859 break;
bdaaa2e1 14860
252b5132
RH
14861 case OPTION_NO_M3900:
14862 break;
14863
deec1734
CD
14864 case OPTION_MDMX:
14865 mips_opts.ase_mdmx = 1;
14866 break;
14867
14868 case OPTION_NO_MDMX:
14869 mips_opts.ase_mdmx = 0;
14870 break;
14871
74cd071d
CF
14872 case OPTION_DSP:
14873 mips_opts.ase_dsp = 1;
8b082fb1 14874 mips_opts.ase_dspr2 = 0;
74cd071d
CF
14875 break;
14876
14877 case OPTION_NO_DSP:
8b082fb1
TS
14878 mips_opts.ase_dsp = 0;
14879 mips_opts.ase_dspr2 = 0;
14880 break;
14881
14882 case OPTION_DSPR2:
14883 mips_opts.ase_dspr2 = 1;
14884 mips_opts.ase_dsp = 1;
14885 break;
14886
14887 case OPTION_NO_DSPR2:
14888 mips_opts.ase_dspr2 = 0;
74cd071d
CF
14889 mips_opts.ase_dsp = 0;
14890 break;
14891
ef2e4d86
CF
14892 case OPTION_MT:
14893 mips_opts.ase_mt = 1;
14894 break;
14895
14896 case OPTION_NO_MT:
14897 mips_opts.ase_mt = 0;
14898 break;
14899
dec0624d
MR
14900 case OPTION_MCU:
14901 mips_opts.ase_mcu = 1;
14902 break;
14903
14904 case OPTION_NO_MCU:
14905 mips_opts.ase_mcu = 0;
14906 break;
14907
df58fc94
RS
14908 case OPTION_MICROMIPS:
14909 if (mips_opts.mips16 == 1)
14910 {
14911 as_bad (_("-mmicromips cannot be used with -mips16"));
14912 return 0;
14913 }
14914 mips_opts.micromips = 1;
14915 mips_no_prev_insn ();
14916 break;
14917
14918 case OPTION_NO_MICROMIPS:
14919 mips_opts.micromips = 0;
14920 mips_no_prev_insn ();
14921 break;
14922
b015e599
AP
14923 case OPTION_VIRT:
14924 mips_opts.ase_virt = 1;
14925 break;
14926
14927 case OPTION_NO_VIRT:
14928 mips_opts.ase_virt = 0;
14929 break;
14930
252b5132 14931 case OPTION_MIPS16:
df58fc94
RS
14932 if (mips_opts.micromips == 1)
14933 {
14934 as_bad (_("-mips16 cannot be used with -micromips"));
14935 return 0;
14936 }
252b5132 14937 mips_opts.mips16 = 1;
7d10b47d 14938 mips_no_prev_insn ();
252b5132
RH
14939 break;
14940
14941 case OPTION_NO_MIPS16:
14942 mips_opts.mips16 = 0;
7d10b47d 14943 mips_no_prev_insn ();
252b5132
RH
14944 break;
14945
1f25f5d3
CD
14946 case OPTION_MIPS3D:
14947 mips_opts.ase_mips3d = 1;
14948 break;
14949
14950 case OPTION_NO_MIPS3D:
14951 mips_opts.ase_mips3d = 0;
14952 break;
14953
e16bfa71
TS
14954 case OPTION_SMARTMIPS:
14955 mips_opts.ase_smartmips = 1;
14956 break;
14957
14958 case OPTION_NO_SMARTMIPS:
14959 mips_opts.ase_smartmips = 0;
14960 break;
14961
6a32d874
CM
14962 case OPTION_FIX_24K:
14963 mips_fix_24k = 1;
14964 break;
14965
14966 case OPTION_NO_FIX_24K:
14967 mips_fix_24k = 0;
14968 break;
14969
c67a084a
NC
14970 case OPTION_FIX_LOONGSON2F_JUMP:
14971 mips_fix_loongson2f_jump = TRUE;
14972 break;
14973
14974 case OPTION_NO_FIX_LOONGSON2F_JUMP:
14975 mips_fix_loongson2f_jump = FALSE;
14976 break;
14977
14978 case OPTION_FIX_LOONGSON2F_NOP:
14979 mips_fix_loongson2f_nop = TRUE;
14980 break;
14981
14982 case OPTION_NO_FIX_LOONGSON2F_NOP:
14983 mips_fix_loongson2f_nop = FALSE;
14984 break;
14985
d766e8ec
RS
14986 case OPTION_FIX_VR4120:
14987 mips_fix_vr4120 = 1;
60b63b72
RS
14988 break;
14989
d766e8ec
RS
14990 case OPTION_NO_FIX_VR4120:
14991 mips_fix_vr4120 = 0;
60b63b72
RS
14992 break;
14993
7d8e00cf
RS
14994 case OPTION_FIX_VR4130:
14995 mips_fix_vr4130 = 1;
14996 break;
14997
14998 case OPTION_NO_FIX_VR4130:
14999 mips_fix_vr4130 = 0;
15000 break;
15001
d954098f
DD
15002 case OPTION_FIX_CN63XXP1:
15003 mips_fix_cn63xxp1 = TRUE;
15004 break;
15005
15006 case OPTION_NO_FIX_CN63XXP1:
15007 mips_fix_cn63xxp1 = FALSE;
15008 break;
15009
4a6a3df4
AO
15010 case OPTION_RELAX_BRANCH:
15011 mips_relax_branch = 1;
15012 break;
15013
15014 case OPTION_NO_RELAX_BRANCH:
15015 mips_relax_branch = 0;
15016 break;
15017
aa6975fb
ILT
15018 case OPTION_MSHARED:
15019 mips_in_shared = TRUE;
15020 break;
15021
15022 case OPTION_MNO_SHARED:
15023 mips_in_shared = FALSE;
15024 break;
15025
aed1a261
RS
15026 case OPTION_MSYM32:
15027 mips_opts.sym32 = TRUE;
15028 break;
15029
15030 case OPTION_MNO_SYM32:
15031 mips_opts.sym32 = FALSE;
15032 break;
15033
0f074f60 15034#ifdef OBJ_ELF
252b5132
RH
15035 /* When generating ELF code, we permit -KPIC and -call_shared to
15036 select SVR4_PIC, and -non_shared to select no PIC. This is
15037 intended to be compatible with Irix 5. */
15038 case OPTION_CALL_SHARED:
f43abd2b 15039 if (!IS_ELF)
252b5132
RH
15040 {
15041 as_bad (_("-call_shared is supported only for ELF format"));
15042 return 0;
15043 }
15044 mips_pic = SVR4_PIC;
143d77c5 15045 mips_abicalls = TRUE;
252b5132
RH
15046 break;
15047
861fb55a
DJ
15048 case OPTION_CALL_NONPIC:
15049 if (!IS_ELF)
15050 {
15051 as_bad (_("-call_nonpic is supported only for ELF format"));
15052 return 0;
15053 }
15054 mips_pic = NO_PIC;
15055 mips_abicalls = TRUE;
15056 break;
15057
252b5132 15058 case OPTION_NON_SHARED:
f43abd2b 15059 if (!IS_ELF)
252b5132
RH
15060 {
15061 as_bad (_("-non_shared is supported only for ELF format"));
15062 return 0;
15063 }
15064 mips_pic = NO_PIC;
143d77c5 15065 mips_abicalls = FALSE;
252b5132
RH
15066 break;
15067
44075ae2
TS
15068 /* The -xgot option tells the assembler to use 32 bit offsets
15069 when accessing the got in SVR4_PIC mode. It is for Irix
252b5132
RH
15070 compatibility. */
15071 case OPTION_XGOT:
15072 mips_big_got = 1;
15073 break;
0f074f60 15074#endif /* OBJ_ELF */
252b5132
RH
15075
15076 case 'G':
6caf9ef4
TS
15077 g_switch_value = atoi (arg);
15078 g_switch_seen = 1;
252b5132
RH
15079 break;
15080
34ba82a8
TS
15081 /* The -32, -n32 and -64 options are shortcuts for -mabi=32, -mabi=n32
15082 and -mabi=64. */
252b5132 15083 case OPTION_32:
23fce1e3
NC
15084 if (IS_ELF)
15085 mips_abi = O32_ABI;
15086 /* We silently ignore -32 for non-ELF targets. This greatly
15087 simplifies the construction of the MIPS GAS test cases. */
252b5132
RH
15088 break;
15089
23fce1e3 15090#ifdef OBJ_ELF
e013f690 15091 case OPTION_N32:
f43abd2b 15092 if (!IS_ELF)
34ba82a8
TS
15093 {
15094 as_bad (_("-n32 is supported for ELF format only"));
15095 return 0;
15096 }
316f5878 15097 mips_abi = N32_ABI;
e013f690 15098 break;
252b5132 15099
e013f690 15100 case OPTION_64:
f43abd2b 15101 if (!IS_ELF)
34ba82a8
TS
15102 {
15103 as_bad (_("-64 is supported for ELF format only"));
15104 return 0;
15105 }
316f5878 15106 mips_abi = N64_ABI;
f43abd2b 15107 if (!support_64bit_objects())
e013f690 15108 as_fatal (_("No compiled in support for 64 bit object file format"));
252b5132 15109 break;
ae948b86 15110#endif /* OBJ_ELF */
252b5132 15111
c97ef257 15112 case OPTION_GP32:
a325df1d 15113 file_mips_gp32 = 1;
c97ef257
AH
15114 break;
15115
15116 case OPTION_GP64:
a325df1d 15117 file_mips_gp32 = 0;
c97ef257 15118 break;
252b5132 15119
ca4e0257 15120 case OPTION_FP32:
a325df1d 15121 file_mips_fp32 = 1;
316f5878
RS
15122 break;
15123
15124 case OPTION_FP64:
15125 file_mips_fp32 = 0;
ca4e0257
RS
15126 break;
15127
037b32b9
AN
15128 case OPTION_SINGLE_FLOAT:
15129 file_mips_single_float = 1;
15130 break;
15131
15132 case OPTION_DOUBLE_FLOAT:
15133 file_mips_single_float = 0;
15134 break;
15135
15136 case OPTION_SOFT_FLOAT:
15137 file_mips_soft_float = 1;
15138 break;
15139
15140 case OPTION_HARD_FLOAT:
15141 file_mips_soft_float = 0;
15142 break;
15143
ae948b86 15144#ifdef OBJ_ELF
252b5132 15145 case OPTION_MABI:
f43abd2b 15146 if (!IS_ELF)
34ba82a8
TS
15147 {
15148 as_bad (_("-mabi is supported for ELF format only"));
15149 return 0;
15150 }
e013f690 15151 if (strcmp (arg, "32") == 0)
316f5878 15152 mips_abi = O32_ABI;
e013f690 15153 else if (strcmp (arg, "o64") == 0)
316f5878 15154 mips_abi = O64_ABI;
e013f690 15155 else if (strcmp (arg, "n32") == 0)
316f5878 15156 mips_abi = N32_ABI;
e013f690
TS
15157 else if (strcmp (arg, "64") == 0)
15158 {
316f5878 15159 mips_abi = N64_ABI;
e013f690
TS
15160 if (! support_64bit_objects())
15161 as_fatal (_("No compiled in support for 64 bit object file "
15162 "format"));
15163 }
15164 else if (strcmp (arg, "eabi") == 0)
316f5878 15165 mips_abi = EABI_ABI;
e013f690 15166 else
da0e507f
TS
15167 {
15168 as_fatal (_("invalid abi -mabi=%s"), arg);
15169 return 0;
15170 }
252b5132 15171 break;
e013f690 15172#endif /* OBJ_ELF */
252b5132 15173
6b76fefe 15174 case OPTION_M7000_HILO_FIX:
b34976b6 15175 mips_7000_hilo_fix = TRUE;
6b76fefe
CM
15176 break;
15177
9ee72ff1 15178 case OPTION_MNO_7000_HILO_FIX:
b34976b6 15179 mips_7000_hilo_fix = FALSE;
6b76fefe
CM
15180 break;
15181
ecb4347a
DJ
15182#ifdef OBJ_ELF
15183 case OPTION_MDEBUG:
b34976b6 15184 mips_flag_mdebug = TRUE;
ecb4347a
DJ
15185 break;
15186
15187 case OPTION_NO_MDEBUG:
b34976b6 15188 mips_flag_mdebug = FALSE;
ecb4347a 15189 break;
dcd410fe
RO
15190
15191 case OPTION_PDR:
15192 mips_flag_pdr = TRUE;
15193 break;
15194
15195 case OPTION_NO_PDR:
15196 mips_flag_pdr = FALSE;
15197 break;
0a44bf69
RS
15198
15199 case OPTION_MVXWORKS_PIC:
15200 mips_pic = VXWORKS_PIC;
15201 break;
ecb4347a
DJ
15202#endif /* OBJ_ELF */
15203
252b5132
RH
15204 default:
15205 return 0;
15206 }
15207
c67a084a
NC
15208 mips_fix_loongson2f = mips_fix_loongson2f_nop || mips_fix_loongson2f_jump;
15209
252b5132
RH
15210 return 1;
15211}
316f5878
RS
15212\f
15213/* Set up globals to generate code for the ISA or processor
15214 described by INFO. */
252b5132 15215
252b5132 15216static void
17a2f251 15217mips_set_architecture (const struct mips_cpu_info *info)
252b5132 15218{
316f5878 15219 if (info != 0)
252b5132 15220 {
fef14a42
TS
15221 file_mips_arch = info->cpu;
15222 mips_opts.arch = info->cpu;
316f5878 15223 mips_opts.isa = info->isa;
252b5132 15224 }
252b5132
RH
15225}
15226
252b5132 15227
316f5878 15228/* Likewise for tuning. */
252b5132 15229
316f5878 15230static void
17a2f251 15231mips_set_tune (const struct mips_cpu_info *info)
316f5878
RS
15232{
15233 if (info != 0)
fef14a42 15234 mips_tune = info->cpu;
316f5878 15235}
80cc45a5 15236
34ba82a8 15237
252b5132 15238void
17a2f251 15239mips_after_parse_args (void)
e9670677 15240{
fef14a42
TS
15241 const struct mips_cpu_info *arch_info = 0;
15242 const struct mips_cpu_info *tune_info = 0;
15243
e9670677 15244 /* GP relative stuff not working for PE */
6caf9ef4 15245 if (strncmp (TARGET_OS, "pe", 2) == 0)
e9670677 15246 {
6caf9ef4 15247 if (g_switch_seen && g_switch_value != 0)
e9670677
MR
15248 as_bad (_("-G not supported in this configuration."));
15249 g_switch_value = 0;
15250 }
15251
cac012d6
AO
15252 if (mips_abi == NO_ABI)
15253 mips_abi = MIPS_DEFAULT_ABI;
15254
22923709
RS
15255 /* The following code determines the architecture and register size.
15256 Similar code was added to GCC 3.3 (see override_options() in
15257 config/mips/mips.c). The GAS and GCC code should be kept in sync
15258 as much as possible. */
e9670677 15259
316f5878 15260 if (mips_arch_string != 0)
fef14a42 15261 arch_info = mips_parse_cpu ("-march", mips_arch_string);
e9670677 15262
316f5878 15263 if (file_mips_isa != ISA_UNKNOWN)
e9670677 15264 {
316f5878 15265 /* Handle -mipsN. At this point, file_mips_isa contains the
fef14a42 15266 ISA level specified by -mipsN, while arch_info->isa contains
316f5878 15267 the -march selection (if any). */
fef14a42 15268 if (arch_info != 0)
e9670677 15269 {
316f5878
RS
15270 /* -march takes precedence over -mipsN, since it is more descriptive.
15271 There's no harm in specifying both as long as the ISA levels
15272 are the same. */
fef14a42 15273 if (file_mips_isa != arch_info->isa)
316f5878
RS
15274 as_bad (_("-%s conflicts with the other architecture options, which imply -%s"),
15275 mips_cpu_info_from_isa (file_mips_isa)->name,
fef14a42 15276 mips_cpu_info_from_isa (arch_info->isa)->name);
e9670677 15277 }
316f5878 15278 else
fef14a42 15279 arch_info = mips_cpu_info_from_isa (file_mips_isa);
e9670677
MR
15280 }
15281
fef14a42 15282 if (arch_info == 0)
95bfe26e
MF
15283 {
15284 arch_info = mips_parse_cpu ("default CPU", MIPS_CPU_STRING_DEFAULT);
15285 gas_assert (arch_info);
15286 }
e9670677 15287
fef14a42 15288 if (ABI_NEEDS_64BIT_REGS (mips_abi) && !ISA_HAS_64BIT_REGS (arch_info->isa))
20203fb9 15289 as_bad (_("-march=%s is not compatible with the selected ABI"),
fef14a42
TS
15290 arch_info->name);
15291
15292 mips_set_architecture (arch_info);
15293
15294 /* Optimize for file_mips_arch, unless -mtune selects a different processor. */
15295 if (mips_tune_string != 0)
15296 tune_info = mips_parse_cpu ("-mtune", mips_tune_string);
e9670677 15297
fef14a42
TS
15298 if (tune_info == 0)
15299 mips_set_tune (arch_info);
15300 else
15301 mips_set_tune (tune_info);
e9670677 15302
316f5878 15303 if (file_mips_gp32 >= 0)
e9670677 15304 {
316f5878
RS
15305 /* The user specified the size of the integer registers. Make sure
15306 it agrees with the ABI and ISA. */
15307 if (file_mips_gp32 == 0 && !ISA_HAS_64BIT_REGS (mips_opts.isa))
15308 as_bad (_("-mgp64 used with a 32-bit processor"));
15309 else if (file_mips_gp32 == 1 && ABI_NEEDS_64BIT_REGS (mips_abi))
15310 as_bad (_("-mgp32 used with a 64-bit ABI"));
15311 else if (file_mips_gp32 == 0 && ABI_NEEDS_32BIT_REGS (mips_abi))
15312 as_bad (_("-mgp64 used with a 32-bit ABI"));
e9670677
MR
15313 }
15314 else
15315 {
316f5878
RS
15316 /* Infer the integer register size from the ABI and processor.
15317 Restrict ourselves to 32-bit registers if that's all the
15318 processor has, or if the ABI cannot handle 64-bit registers. */
15319 file_mips_gp32 = (ABI_NEEDS_32BIT_REGS (mips_abi)
15320 || !ISA_HAS_64BIT_REGS (mips_opts.isa));
e9670677
MR
15321 }
15322
ad3fea08
TS
15323 switch (file_mips_fp32)
15324 {
15325 default:
15326 case -1:
15327 /* No user specified float register size.
15328 ??? GAS treats single-float processors as though they had 64-bit
15329 float registers (although it complains when double-precision
15330 instructions are used). As things stand, saying they have 32-bit
15331 registers would lead to spurious "register must be even" messages.
15332 So here we assume float registers are never smaller than the
15333 integer ones. */
15334 if (file_mips_gp32 == 0)
15335 /* 64-bit integer registers implies 64-bit float registers. */
15336 file_mips_fp32 = 0;
15337 else if ((mips_opts.ase_mips3d > 0 || mips_opts.ase_mdmx > 0)
15338 && ISA_HAS_64BIT_FPRS (mips_opts.isa))
15339 /* -mips3d and -mdmx imply 64-bit float registers, if possible. */
15340 file_mips_fp32 = 0;
15341 else
15342 /* 32-bit float registers. */
15343 file_mips_fp32 = 1;
15344 break;
15345
15346 /* The user specified the size of the float registers. Check if it
15347 agrees with the ABI and ISA. */
15348 case 0:
15349 if (!ISA_HAS_64BIT_FPRS (mips_opts.isa))
15350 as_bad (_("-mfp64 used with a 32-bit fpu"));
15351 else if (ABI_NEEDS_32BIT_REGS (mips_abi)
15352 && !ISA_HAS_MXHC1 (mips_opts.isa))
15353 as_warn (_("-mfp64 used with a 32-bit ABI"));
15354 break;
15355 case 1:
15356 if (ABI_NEEDS_64BIT_REGS (mips_abi))
15357 as_warn (_("-mfp32 used with a 64-bit ABI"));
15358 break;
15359 }
e9670677 15360
316f5878 15361 /* End of GCC-shared inference code. */
e9670677 15362
17a2f251
TS
15363 /* This flag is set when we have a 64-bit capable CPU but use only
15364 32-bit wide registers. Note that EABI does not use it. */
15365 if (ISA_HAS_64BIT_REGS (mips_opts.isa)
15366 && ((mips_abi == NO_ABI && file_mips_gp32 == 1)
15367 || mips_abi == O32_ABI))
316f5878 15368 mips_32bitmode = 1;
e9670677
MR
15369
15370 if (mips_opts.isa == ISA_MIPS1 && mips_trap)
15371 as_bad (_("trap exception not supported at ISA 1"));
15372
e9670677
MR
15373 /* If the selected architecture includes support for ASEs, enable
15374 generation of code for them. */
a4672219 15375 if (mips_opts.mips16 == -1)
fef14a42 15376 mips_opts.mips16 = (CPU_HAS_MIPS16 (file_mips_arch)) ? 1 : 0;
df58fc94
RS
15377 if (mips_opts.micromips == -1)
15378 mips_opts.micromips = (CPU_HAS_MICROMIPS (file_mips_arch)) ? 1 : 0;
ffdefa66 15379 if (mips_opts.ase_mips3d == -1)
65263ce3 15380 mips_opts.ase_mips3d = ((arch_info->flags & MIPS_CPU_ASE_MIPS3D)
ad3fea08
TS
15381 && file_mips_fp32 == 0) ? 1 : 0;
15382 if (mips_opts.ase_mips3d && file_mips_fp32 == 1)
15383 as_bad (_("-mfp32 used with -mips3d"));
15384
ffdefa66 15385 if (mips_opts.ase_mdmx == -1)
65263ce3 15386 mips_opts.ase_mdmx = ((arch_info->flags & MIPS_CPU_ASE_MDMX)
ad3fea08
TS
15387 && file_mips_fp32 == 0) ? 1 : 0;
15388 if (mips_opts.ase_mdmx && file_mips_fp32 == 1)
15389 as_bad (_("-mfp32 used with -mdmx"));
15390
15391 if (mips_opts.ase_smartmips == -1)
15392 mips_opts.ase_smartmips = (arch_info->flags & MIPS_CPU_ASE_SMARTMIPS) ? 1 : 0;
15393 if (mips_opts.ase_smartmips && !ISA_SUPPORTS_SMARTMIPS)
20203fb9
NC
15394 as_warn (_("%s ISA does not support SmartMIPS"),
15395 mips_cpu_info_from_isa (mips_opts.isa)->name);
ad3fea08 15396
74cd071d 15397 if (mips_opts.ase_dsp == -1)
ad3fea08
TS
15398 mips_opts.ase_dsp = (arch_info->flags & MIPS_CPU_ASE_DSP) ? 1 : 0;
15399 if (mips_opts.ase_dsp && !ISA_SUPPORTS_DSP_ASE)
20203fb9
NC
15400 as_warn (_("%s ISA does not support DSP ASE"),
15401 mips_cpu_info_from_isa (mips_opts.isa)->name);
ad3fea08 15402
8b082fb1
TS
15403 if (mips_opts.ase_dspr2 == -1)
15404 {
15405 mips_opts.ase_dspr2 = (arch_info->flags & MIPS_CPU_ASE_DSPR2) ? 1 : 0;
15406 mips_opts.ase_dsp = (arch_info->flags & MIPS_CPU_ASE_DSP) ? 1 : 0;
15407 }
15408 if (mips_opts.ase_dspr2 && !ISA_SUPPORTS_DSPR2_ASE)
20203fb9
NC
15409 as_warn (_("%s ISA does not support DSP R2 ASE"),
15410 mips_cpu_info_from_isa (mips_opts.isa)->name);
8b082fb1 15411
ef2e4d86 15412 if (mips_opts.ase_mt == -1)
ad3fea08
TS
15413 mips_opts.ase_mt = (arch_info->flags & MIPS_CPU_ASE_MT) ? 1 : 0;
15414 if (mips_opts.ase_mt && !ISA_SUPPORTS_MT_ASE)
20203fb9
NC
15415 as_warn (_("%s ISA does not support MT ASE"),
15416 mips_cpu_info_from_isa (mips_opts.isa)->name);
e9670677 15417
dec0624d
MR
15418 if (mips_opts.ase_mcu == -1)
15419 mips_opts.ase_mcu = (arch_info->flags & MIPS_CPU_ASE_MCU) ? 1 : 0;
15420 if (mips_opts.ase_mcu && !ISA_SUPPORTS_MCU_ASE)
15421 as_warn (_("%s ISA does not support MCU ASE"),
15422 mips_cpu_info_from_isa (mips_opts.isa)->name);
15423
b015e599
AP
15424 if (mips_opts.ase_virt == -1)
15425 mips_opts.ase_virt = (arch_info->flags & MIPS_CPU_ASE_VIRT) ? 1 : 0;
15426 if (mips_opts.ase_virt && !ISA_SUPPORTS_VIRT_ASE)
15427 as_warn (_("%s ISA does not support Virtualization ASE"),
15428 mips_cpu_info_from_isa (mips_opts.isa)->name);
15429
e9670677 15430 file_mips_isa = mips_opts.isa;
e9670677
MR
15431 file_ase_mips3d = mips_opts.ase_mips3d;
15432 file_ase_mdmx = mips_opts.ase_mdmx;
e16bfa71 15433 file_ase_smartmips = mips_opts.ase_smartmips;
74cd071d 15434 file_ase_dsp = mips_opts.ase_dsp;
8b082fb1 15435 file_ase_dspr2 = mips_opts.ase_dspr2;
ef2e4d86 15436 file_ase_mt = mips_opts.ase_mt;
b015e599 15437 file_ase_virt = mips_opts.ase_virt;
e9670677
MR
15438 mips_opts.gp32 = file_mips_gp32;
15439 mips_opts.fp32 = file_mips_fp32;
037b32b9
AN
15440 mips_opts.soft_float = file_mips_soft_float;
15441 mips_opts.single_float = file_mips_single_float;
e9670677 15442
ecb4347a
DJ
15443 if (mips_flag_mdebug < 0)
15444 {
15445#ifdef OBJ_MAYBE_ECOFF
15446 if (OUTPUT_FLAVOR == bfd_target_ecoff_flavour)
15447 mips_flag_mdebug = 1;
15448 else
15449#endif /* OBJ_MAYBE_ECOFF */
15450 mips_flag_mdebug = 0;
15451 }
e9670677
MR
15452}
15453\f
15454void
17a2f251 15455mips_init_after_args (void)
252b5132
RH
15456{
15457 /* initialize opcodes */
15458 bfd_mips_num_opcodes = bfd_mips_num_builtin_opcodes;
beae10d5 15459 mips_opcodes = (struct mips_opcode *) mips_builtin_opcodes;
252b5132
RH
15460}
15461
15462long
17a2f251 15463md_pcrel_from (fixS *fixP)
252b5132 15464{
a7ebbfdf
TS
15465 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
15466 switch (fixP->fx_r_type)
15467 {
df58fc94
RS
15468 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
15469 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
15470 /* Return the address of the delay slot. */
15471 return addr + 2;
15472
15473 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
15474 case BFD_RELOC_MICROMIPS_JMP:
a7ebbfdf
TS
15475 case BFD_RELOC_16_PCREL_S2:
15476 case BFD_RELOC_MIPS_JMP:
15477 /* Return the address of the delay slot. */
15478 return addr + 4;
df58fc94 15479
b47468a6
CM
15480 case BFD_RELOC_32_PCREL:
15481 return addr;
15482
a7ebbfdf 15483 default:
58ea3d6a 15484 /* We have no relocation type for PC relative MIPS16 instructions. */
64817874
TS
15485 if (fixP->fx_addsy && S_GET_SEGMENT (fixP->fx_addsy) != now_seg)
15486 as_bad_where (fixP->fx_file, fixP->fx_line,
15487 _("PC relative MIPS16 instruction references a different section"));
a7ebbfdf
TS
15488 return addr;
15489 }
252b5132
RH
15490}
15491
252b5132
RH
15492/* This is called before the symbol table is processed. In order to
15493 work with gcc when using mips-tfile, we must keep all local labels.
15494 However, in other cases, we want to discard them. If we were
15495 called with -g, but we didn't see any debugging information, it may
15496 mean that gcc is smuggling debugging information through to
15497 mips-tfile, in which case we must generate all local labels. */
15498
15499void
17a2f251 15500mips_frob_file_before_adjust (void)
252b5132
RH
15501{
15502#ifndef NO_ECOFF_DEBUGGING
15503 if (ECOFF_DEBUGGING
15504 && mips_debug != 0
15505 && ! ecoff_debugging_seen)
15506 flag_keep_locals = 1;
15507#endif
15508}
15509
3b91255e 15510/* Sort any unmatched HI16 and GOT16 relocs so that they immediately precede
55cf6793 15511 the corresponding LO16 reloc. This is called before md_apply_fix and
3b91255e
RS
15512 tc_gen_reloc. Unmatched relocs can only be generated by use of explicit
15513 relocation operators.
15514
15515 For our purposes, a %lo() expression matches a %got() or %hi()
15516 expression if:
15517
15518 (a) it refers to the same symbol; and
15519 (b) the offset applied in the %lo() expression is no lower than
15520 the offset applied in the %got() or %hi().
15521
15522 (b) allows us to cope with code like:
15523
15524 lui $4,%hi(foo)
15525 lh $4,%lo(foo+2)($4)
15526
15527 ...which is legal on RELA targets, and has a well-defined behaviour
15528 if the user knows that adding 2 to "foo" will not induce a carry to
15529 the high 16 bits.
15530
15531 When several %lo()s match a particular %got() or %hi(), we use the
15532 following rules to distinguish them:
15533
15534 (1) %lo()s with smaller offsets are a better match than %lo()s with
15535 higher offsets.
15536
15537 (2) %lo()s with no matching %got() or %hi() are better than those
15538 that already have a matching %got() or %hi().
15539
15540 (3) later %lo()s are better than earlier %lo()s.
15541
15542 These rules are applied in order.
15543
15544 (1) means, among other things, that %lo()s with identical offsets are
15545 chosen if they exist.
15546
15547 (2) means that we won't associate several high-part relocations with
15548 the same low-part relocation unless there's no alternative. Having
15549 several high parts for the same low part is a GNU extension; this rule
15550 allows careful users to avoid it.
15551
15552 (3) is purely cosmetic. mips_hi_fixup_list is is in reverse order,
15553 with the last high-part relocation being at the front of the list.
15554 It therefore makes sense to choose the last matching low-part
15555 relocation, all other things being equal. It's also easier
15556 to code that way. */
252b5132
RH
15557
15558void
17a2f251 15559mips_frob_file (void)
252b5132
RH
15560{
15561 struct mips_hi_fixup *l;
35903be0 15562 bfd_reloc_code_real_type looking_for_rtype = BFD_RELOC_UNUSED;
252b5132
RH
15563
15564 for (l = mips_hi_fixup_list; l != NULL; l = l->next)
15565 {
15566 segment_info_type *seginfo;
3b91255e
RS
15567 bfd_boolean matched_lo_p;
15568 fixS **hi_pos, **lo_pos, **pos;
252b5132 15569
9c2799c2 15570 gas_assert (reloc_needs_lo_p (l->fixp->fx_r_type));
252b5132 15571
5919d012 15572 /* If a GOT16 relocation turns out to be against a global symbol,
b886a2ab
RS
15573 there isn't supposed to be a matching LO. Ignore %gots against
15574 constants; we'll report an error for those later. */
738e5348 15575 if (got16_reloc_p (l->fixp->fx_r_type)
b886a2ab
RS
15576 && !(l->fixp->fx_addsy
15577 && pic_need_relax (l->fixp->fx_addsy, l->seg)))
5919d012
RS
15578 continue;
15579
15580 /* Check quickly whether the next fixup happens to be a matching %lo. */
15581 if (fixup_has_matching_lo_p (l->fixp))
252b5132
RH
15582 continue;
15583
252b5132 15584 seginfo = seg_info (l->seg);
252b5132 15585
3b91255e
RS
15586 /* Set HI_POS to the position of this relocation in the chain.
15587 Set LO_POS to the position of the chosen low-part relocation.
15588 MATCHED_LO_P is true on entry to the loop if *POS is a low-part
15589 relocation that matches an immediately-preceding high-part
15590 relocation. */
15591 hi_pos = NULL;
15592 lo_pos = NULL;
15593 matched_lo_p = FALSE;
738e5348 15594 looking_for_rtype = matching_lo_reloc (l->fixp->fx_r_type);
35903be0 15595
3b91255e
RS
15596 for (pos = &seginfo->fix_root; *pos != NULL; pos = &(*pos)->fx_next)
15597 {
15598 if (*pos == l->fixp)
15599 hi_pos = pos;
15600
35903be0 15601 if ((*pos)->fx_r_type == looking_for_rtype
30cfc97a 15602 && symbol_same_p ((*pos)->fx_addsy, l->fixp->fx_addsy)
3b91255e
RS
15603 && (*pos)->fx_offset >= l->fixp->fx_offset
15604 && (lo_pos == NULL
15605 || (*pos)->fx_offset < (*lo_pos)->fx_offset
15606 || (!matched_lo_p
15607 && (*pos)->fx_offset == (*lo_pos)->fx_offset)))
15608 lo_pos = pos;
15609
15610 matched_lo_p = (reloc_needs_lo_p ((*pos)->fx_r_type)
15611 && fixup_has_matching_lo_p (*pos));
15612 }
15613
15614 /* If we found a match, remove the high-part relocation from its
15615 current position and insert it before the low-part relocation.
15616 Make the offsets match so that fixup_has_matching_lo_p()
15617 will return true.
15618
15619 We don't warn about unmatched high-part relocations since some
15620 versions of gcc have been known to emit dead "lui ...%hi(...)"
15621 instructions. */
15622 if (lo_pos != NULL)
15623 {
15624 l->fixp->fx_offset = (*lo_pos)->fx_offset;
15625 if (l->fixp->fx_next != *lo_pos)
252b5132 15626 {
3b91255e
RS
15627 *hi_pos = l->fixp->fx_next;
15628 l->fixp->fx_next = *lo_pos;
15629 *lo_pos = l->fixp;
252b5132 15630 }
252b5132
RH
15631 }
15632 }
15633}
15634
252b5132 15635int
17a2f251 15636mips_force_relocation (fixS *fixp)
252b5132 15637{
ae6063d4 15638 if (generic_force_reloc (fixp))
252b5132
RH
15639 return 1;
15640
df58fc94
RS
15641 /* We want to keep BFD_RELOC_MICROMIPS_*_PCREL_S1 relocation,
15642 so that the linker relaxation can update targets. */
15643 if (fixp->fx_r_type == BFD_RELOC_MICROMIPS_7_PCREL_S1
15644 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_10_PCREL_S1
15645 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_16_PCREL_S1)
15646 return 1;
15647
3e722fb5 15648 return 0;
252b5132
RH
15649}
15650
b886a2ab
RS
15651/* Read the instruction associated with RELOC from BUF. */
15652
15653static unsigned int
15654read_reloc_insn (char *buf, bfd_reloc_code_real_type reloc)
15655{
15656 if (mips16_reloc_p (reloc) || micromips_reloc_p (reloc))
15657 return read_compressed_insn (buf, 4);
15658 else
15659 return read_insn (buf);
15660}
15661
15662/* Write instruction INSN to BUF, given that it has been relocated
15663 by RELOC. */
15664
15665static void
15666write_reloc_insn (char *buf, bfd_reloc_code_real_type reloc,
15667 unsigned long insn)
15668{
15669 if (mips16_reloc_p (reloc) || micromips_reloc_p (reloc))
15670 write_compressed_insn (buf, insn, 4);
15671 else
15672 write_insn (buf, insn);
15673}
15674
252b5132
RH
15675/* Apply a fixup to the object file. */
15676
94f592af 15677void
55cf6793 15678md_apply_fix (fixS *fixP, valueT *valP, segT seg ATTRIBUTE_UNUSED)
252b5132 15679{
4d68580a 15680 char *buf;
b886a2ab 15681 unsigned long insn;
a7ebbfdf 15682 reloc_howto_type *howto;
252b5132 15683
a7ebbfdf
TS
15684 /* We ignore generic BFD relocations we don't know about. */
15685 howto = bfd_reloc_type_lookup (stdoutput, fixP->fx_r_type);
15686 if (! howto)
15687 return;
65551fa4 15688
df58fc94
RS
15689 gas_assert (fixP->fx_size == 2
15690 || fixP->fx_size == 4
90ecf173
MR
15691 || fixP->fx_r_type == BFD_RELOC_16
15692 || fixP->fx_r_type == BFD_RELOC_64
15693 || fixP->fx_r_type == BFD_RELOC_CTOR
15694 || fixP->fx_r_type == BFD_RELOC_MIPS_SUB
df58fc94 15695 || fixP->fx_r_type == BFD_RELOC_MICROMIPS_SUB
90ecf173
MR
15696 || fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
15697 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY
15698 || fixP->fx_r_type == BFD_RELOC_MIPS_TLS_DTPREL64);
252b5132 15699
4d68580a 15700 buf = fixP->fx_frag->fr_literal + fixP->fx_where;
252b5132 15701
df58fc94
RS
15702 gas_assert (!fixP->fx_pcrel || fixP->fx_r_type == BFD_RELOC_16_PCREL_S2
15703 || fixP->fx_r_type == BFD_RELOC_MICROMIPS_7_PCREL_S1
15704 || fixP->fx_r_type == BFD_RELOC_MICROMIPS_10_PCREL_S1
b47468a6
CM
15705 || fixP->fx_r_type == BFD_RELOC_MICROMIPS_16_PCREL_S1
15706 || fixP->fx_r_type == BFD_RELOC_32_PCREL);
b1dca8ee
RS
15707
15708 /* Don't treat parts of a composite relocation as done. There are two
15709 reasons for this:
15710
15711 (1) The second and third parts will be against 0 (RSS_UNDEF) but
15712 should nevertheless be emitted if the first part is.
15713
15714 (2) In normal usage, composite relocations are never assembly-time
15715 constants. The easiest way of dealing with the pathological
15716 exceptions is to generate a relocation against STN_UNDEF and
15717 leave everything up to the linker. */
3994f87e 15718 if (fixP->fx_addsy == NULL && !fixP->fx_pcrel && fixP->fx_tcbit == 0)
252b5132
RH
15719 fixP->fx_done = 1;
15720
15721 switch (fixP->fx_r_type)
15722 {
3f98094e
DJ
15723 case BFD_RELOC_MIPS_TLS_GD:
15724 case BFD_RELOC_MIPS_TLS_LDM:
741d6ea8
JM
15725 case BFD_RELOC_MIPS_TLS_DTPREL32:
15726 case BFD_RELOC_MIPS_TLS_DTPREL64:
3f98094e
DJ
15727 case BFD_RELOC_MIPS_TLS_DTPREL_HI16:
15728 case BFD_RELOC_MIPS_TLS_DTPREL_LO16:
15729 case BFD_RELOC_MIPS_TLS_GOTTPREL:
d0f13682
CLT
15730 case BFD_RELOC_MIPS_TLS_TPREL32:
15731 case BFD_RELOC_MIPS_TLS_TPREL64:
3f98094e
DJ
15732 case BFD_RELOC_MIPS_TLS_TPREL_HI16:
15733 case BFD_RELOC_MIPS_TLS_TPREL_LO16:
df58fc94
RS
15734 case BFD_RELOC_MICROMIPS_TLS_GD:
15735 case BFD_RELOC_MICROMIPS_TLS_LDM:
15736 case BFD_RELOC_MICROMIPS_TLS_DTPREL_HI16:
15737 case BFD_RELOC_MICROMIPS_TLS_DTPREL_LO16:
15738 case BFD_RELOC_MICROMIPS_TLS_GOTTPREL:
15739 case BFD_RELOC_MICROMIPS_TLS_TPREL_HI16:
15740 case BFD_RELOC_MICROMIPS_TLS_TPREL_LO16:
d0f13682
CLT
15741 case BFD_RELOC_MIPS16_TLS_GD:
15742 case BFD_RELOC_MIPS16_TLS_LDM:
15743 case BFD_RELOC_MIPS16_TLS_DTPREL_HI16:
15744 case BFD_RELOC_MIPS16_TLS_DTPREL_LO16:
15745 case BFD_RELOC_MIPS16_TLS_GOTTPREL:
15746 case BFD_RELOC_MIPS16_TLS_TPREL_HI16:
15747 case BFD_RELOC_MIPS16_TLS_TPREL_LO16:
b886a2ab
RS
15748 if (!fixP->fx_addsy)
15749 {
15750 as_bad_where (fixP->fx_file, fixP->fx_line,
15751 _("TLS relocation against a constant"));
15752 break;
15753 }
3f98094e
DJ
15754 S_SET_THREAD_LOCAL (fixP->fx_addsy);
15755 /* fall through */
15756
252b5132 15757 case BFD_RELOC_MIPS_JMP:
e369bcce
TS
15758 case BFD_RELOC_MIPS_SHIFT5:
15759 case BFD_RELOC_MIPS_SHIFT6:
15760 case BFD_RELOC_MIPS_GOT_DISP:
15761 case BFD_RELOC_MIPS_GOT_PAGE:
15762 case BFD_RELOC_MIPS_GOT_OFST:
15763 case BFD_RELOC_MIPS_SUB:
15764 case BFD_RELOC_MIPS_INSERT_A:
15765 case BFD_RELOC_MIPS_INSERT_B:
15766 case BFD_RELOC_MIPS_DELETE:
15767 case BFD_RELOC_MIPS_HIGHEST:
15768 case BFD_RELOC_MIPS_HIGHER:
15769 case BFD_RELOC_MIPS_SCN_DISP:
15770 case BFD_RELOC_MIPS_REL16:
15771 case BFD_RELOC_MIPS_RELGOT:
15772 case BFD_RELOC_MIPS_JALR:
252b5132
RH
15773 case BFD_RELOC_HI16:
15774 case BFD_RELOC_HI16_S:
b886a2ab 15775 case BFD_RELOC_LO16:
cdf6fd85 15776 case BFD_RELOC_GPREL16:
252b5132
RH
15777 case BFD_RELOC_MIPS_LITERAL:
15778 case BFD_RELOC_MIPS_CALL16:
15779 case BFD_RELOC_MIPS_GOT16:
cdf6fd85 15780 case BFD_RELOC_GPREL32:
252b5132
RH
15781 case BFD_RELOC_MIPS_GOT_HI16:
15782 case BFD_RELOC_MIPS_GOT_LO16:
15783 case BFD_RELOC_MIPS_CALL_HI16:
15784 case BFD_RELOC_MIPS_CALL_LO16:
15785 case BFD_RELOC_MIPS16_GPREL:
738e5348
RS
15786 case BFD_RELOC_MIPS16_GOT16:
15787 case BFD_RELOC_MIPS16_CALL16:
d6f16593
MR
15788 case BFD_RELOC_MIPS16_HI16:
15789 case BFD_RELOC_MIPS16_HI16_S:
b886a2ab 15790 case BFD_RELOC_MIPS16_LO16:
252b5132 15791 case BFD_RELOC_MIPS16_JMP:
df58fc94
RS
15792 case BFD_RELOC_MICROMIPS_JMP:
15793 case BFD_RELOC_MICROMIPS_GOT_DISP:
15794 case BFD_RELOC_MICROMIPS_GOT_PAGE:
15795 case BFD_RELOC_MICROMIPS_GOT_OFST:
15796 case BFD_RELOC_MICROMIPS_SUB:
15797 case BFD_RELOC_MICROMIPS_HIGHEST:
15798 case BFD_RELOC_MICROMIPS_HIGHER:
15799 case BFD_RELOC_MICROMIPS_SCN_DISP:
15800 case BFD_RELOC_MICROMIPS_JALR:
15801 case BFD_RELOC_MICROMIPS_HI16:
15802 case BFD_RELOC_MICROMIPS_HI16_S:
b886a2ab 15803 case BFD_RELOC_MICROMIPS_LO16:
df58fc94
RS
15804 case BFD_RELOC_MICROMIPS_GPREL16:
15805 case BFD_RELOC_MICROMIPS_LITERAL:
15806 case BFD_RELOC_MICROMIPS_CALL16:
15807 case BFD_RELOC_MICROMIPS_GOT16:
15808 case BFD_RELOC_MICROMIPS_GOT_HI16:
15809 case BFD_RELOC_MICROMIPS_GOT_LO16:
15810 case BFD_RELOC_MICROMIPS_CALL_HI16:
15811 case BFD_RELOC_MICROMIPS_CALL_LO16:
b886a2ab
RS
15812 if (fixP->fx_done)
15813 {
15814 offsetT value;
15815
15816 if (calculate_reloc (fixP->fx_r_type, *valP, &value))
15817 {
15818 insn = read_reloc_insn (buf, fixP->fx_r_type);
15819 if (mips16_reloc_p (fixP->fx_r_type))
15820 insn |= mips16_immed_extend (value, 16);
15821 else
15822 insn |= (value & 0xffff);
15823 write_reloc_insn (buf, fixP->fx_r_type, insn);
15824 }
15825 else
15826 as_bad_where (fixP->fx_file, fixP->fx_line,
15827 _("Unsupported constant in relocation"));
15828 }
252b5132
RH
15829 break;
15830
252b5132
RH
15831 case BFD_RELOC_64:
15832 /* This is handled like BFD_RELOC_32, but we output a sign
15833 extended value if we are only 32 bits. */
3e722fb5 15834 if (fixP->fx_done)
252b5132
RH
15835 {
15836 if (8 <= sizeof (valueT))
4d68580a 15837 md_number_to_chars (buf, *valP, 8);
252b5132
RH
15838 else
15839 {
a7ebbfdf 15840 valueT hiv;
252b5132 15841
a7ebbfdf 15842 if ((*valP & 0x80000000) != 0)
252b5132
RH
15843 hiv = 0xffffffff;
15844 else
15845 hiv = 0;
4d68580a
RS
15846 md_number_to_chars (buf + (target_big_endian ? 4 : 0), *valP, 4);
15847 md_number_to_chars (buf + (target_big_endian ? 0 : 4), hiv, 4);
252b5132
RH
15848 }
15849 }
15850 break;
15851
056350c6 15852 case BFD_RELOC_RVA:
252b5132 15853 case BFD_RELOC_32:
b47468a6 15854 case BFD_RELOC_32_PCREL:
252b5132
RH
15855 case BFD_RELOC_16:
15856 /* If we are deleting this reloc entry, we must fill in the
54f4ddb3
TS
15857 value now. This can happen if we have a .word which is not
15858 resolved when it appears but is later defined. */
252b5132 15859 if (fixP->fx_done)
4d68580a 15860 md_number_to_chars (buf, *valP, fixP->fx_size);
252b5132
RH
15861 break;
15862
252b5132 15863 case BFD_RELOC_16_PCREL_S2:
a7ebbfdf 15864 if ((*valP & 0x3) != 0)
cb56d3d3 15865 as_bad_where (fixP->fx_file, fixP->fx_line,
bad36eac 15866 _("Branch to misaligned address (%lx)"), (long) *valP);
cb56d3d3 15867
54f4ddb3
TS
15868 /* We need to save the bits in the instruction since fixup_segment()
15869 might be deleting the relocation entry (i.e., a branch within
15870 the current segment). */
a7ebbfdf 15871 if (! fixP->fx_done)
bb2d6cd7 15872 break;
252b5132 15873
54f4ddb3 15874 /* Update old instruction data. */
4d68580a 15875 insn = read_insn (buf);
252b5132 15876
a7ebbfdf
TS
15877 if (*valP + 0x20000 <= 0x3ffff)
15878 {
15879 insn |= (*valP >> 2) & 0xffff;
4d68580a 15880 write_insn (buf, insn);
a7ebbfdf
TS
15881 }
15882 else if (mips_pic == NO_PIC
15883 && fixP->fx_done
15884 && fixP->fx_frag->fr_address >= text_section->vma
15885 && (fixP->fx_frag->fr_address
587aac4e 15886 < text_section->vma + bfd_get_section_size (text_section))
a7ebbfdf
TS
15887 && ((insn & 0xffff0000) == 0x10000000 /* beq $0,$0 */
15888 || (insn & 0xffff0000) == 0x04010000 /* bgez $0 */
15889 || (insn & 0xffff0000) == 0x04110000)) /* bgezal $0 */
252b5132
RH
15890 {
15891 /* The branch offset is too large. If this is an
15892 unconditional branch, and we are not generating PIC code,
15893 we can convert it to an absolute jump instruction. */
a7ebbfdf
TS
15894 if ((insn & 0xffff0000) == 0x04110000) /* bgezal $0 */
15895 insn = 0x0c000000; /* jal */
252b5132 15896 else
a7ebbfdf
TS
15897 insn = 0x08000000; /* j */
15898 fixP->fx_r_type = BFD_RELOC_MIPS_JMP;
15899 fixP->fx_done = 0;
15900 fixP->fx_addsy = section_symbol (text_section);
15901 *valP += md_pcrel_from (fixP);
4d68580a 15902 write_insn (buf, insn);
a7ebbfdf
TS
15903 }
15904 else
15905 {
15906 /* If we got here, we have branch-relaxation disabled,
15907 and there's nothing we can do to fix this instruction
15908 without turning it into a longer sequence. */
15909 as_bad_where (fixP->fx_file, fixP->fx_line,
15910 _("Branch out of range"));
252b5132 15911 }
252b5132
RH
15912 break;
15913
df58fc94
RS
15914 case BFD_RELOC_MICROMIPS_7_PCREL_S1:
15915 case BFD_RELOC_MICROMIPS_10_PCREL_S1:
15916 case BFD_RELOC_MICROMIPS_16_PCREL_S1:
15917 /* We adjust the offset back to even. */
15918 if ((*valP & 0x1) != 0)
15919 --(*valP);
15920
15921 if (! fixP->fx_done)
15922 break;
15923
15924 /* Should never visit here, because we keep the relocation. */
15925 abort ();
15926 break;
15927
252b5132
RH
15928 case BFD_RELOC_VTABLE_INHERIT:
15929 fixP->fx_done = 0;
15930 if (fixP->fx_addsy
15931 && !S_IS_DEFINED (fixP->fx_addsy)
15932 && !S_IS_WEAK (fixP->fx_addsy))
15933 S_SET_WEAK (fixP->fx_addsy);
15934 break;
15935
15936 case BFD_RELOC_VTABLE_ENTRY:
15937 fixP->fx_done = 0;
15938 break;
15939
15940 default:
b37df7c4 15941 abort ();
252b5132 15942 }
a7ebbfdf
TS
15943
15944 /* Remember value for tc_gen_reloc. */
15945 fixP->fx_addnumber = *valP;
252b5132
RH
15946}
15947
252b5132 15948static symbolS *
17a2f251 15949get_symbol (void)
252b5132
RH
15950{
15951 int c;
15952 char *name;
15953 symbolS *p;
15954
15955 name = input_line_pointer;
15956 c = get_symbol_end ();
15957 p = (symbolS *) symbol_find_or_make (name);
15958 *input_line_pointer = c;
15959 return p;
15960}
15961
742a56fe
RS
15962/* Align the current frag to a given power of two. If a particular
15963 fill byte should be used, FILL points to an integer that contains
15964 that byte, otherwise FILL is null.
15965
462427c4
RS
15966 This function used to have the comment:
15967
15968 The MIPS assembler also automatically adjusts any preceding label.
15969
15970 The implementation therefore applied the adjustment to a maximum of
15971 one label. However, other label adjustments are applied to batches
15972 of labels, and adjusting just one caused problems when new labels
15973 were added for the sake of debugging or unwind information.
15974 We therefore adjust all preceding labels (given as LABELS) instead. */
252b5132
RH
15975
15976static void
462427c4 15977mips_align (int to, int *fill, struct insn_label_list *labels)
252b5132 15978{
7d10b47d 15979 mips_emit_delays ();
df58fc94 15980 mips_record_compressed_mode ();
742a56fe
RS
15981 if (fill == NULL && subseg_text_p (now_seg))
15982 frag_align_code (to, 0);
15983 else
15984 frag_align (to, fill ? *fill : 0, 0);
252b5132 15985 record_alignment (now_seg, to);
462427c4 15986 mips_move_labels (labels, FALSE);
252b5132
RH
15987}
15988
15989/* Align to a given power of two. .align 0 turns off the automatic
15990 alignment used by the data creating pseudo-ops. */
15991
15992static void
17a2f251 15993s_align (int x ATTRIBUTE_UNUSED)
252b5132 15994{
742a56fe 15995 int temp, fill_value, *fill_ptr;
49954fb4 15996 long max_alignment = 28;
252b5132 15997
54f4ddb3 15998 /* o Note that the assembler pulls down any immediately preceding label
252b5132 15999 to the aligned address.
54f4ddb3 16000 o It's not documented but auto alignment is reinstated by
252b5132 16001 a .align pseudo instruction.
54f4ddb3 16002 o Note also that after auto alignment is turned off the mips assembler
252b5132 16003 issues an error on attempt to assemble an improperly aligned data item.
54f4ddb3 16004 We don't. */
252b5132
RH
16005
16006 temp = get_absolute_expression ();
16007 if (temp > max_alignment)
16008 as_bad (_("Alignment too large: %d. assumed."), temp = max_alignment);
16009 else if (temp < 0)
16010 {
16011 as_warn (_("Alignment negative: 0 assumed."));
16012 temp = 0;
16013 }
16014 if (*input_line_pointer == ',')
16015 {
f9419b05 16016 ++input_line_pointer;
742a56fe
RS
16017 fill_value = get_absolute_expression ();
16018 fill_ptr = &fill_value;
252b5132
RH
16019 }
16020 else
742a56fe 16021 fill_ptr = 0;
252b5132
RH
16022 if (temp)
16023 {
a8dbcb85
TS
16024 segment_info_type *si = seg_info (now_seg);
16025 struct insn_label_list *l = si->label_list;
54f4ddb3 16026 /* Auto alignment should be switched on by next section change. */
252b5132 16027 auto_align = 1;
462427c4 16028 mips_align (temp, fill_ptr, l);
252b5132
RH
16029 }
16030 else
16031 {
16032 auto_align = 0;
16033 }
16034
16035 demand_empty_rest_of_line ();
16036}
16037
252b5132 16038static void
17a2f251 16039s_change_sec (int sec)
252b5132
RH
16040{
16041 segT seg;
16042
252b5132
RH
16043#ifdef OBJ_ELF
16044 /* The ELF backend needs to know that we are changing sections, so
16045 that .previous works correctly. We could do something like check
b6ff326e 16046 for an obj_section_change_hook macro, but that might be confusing
252b5132
RH
16047 as it would not be appropriate to use it in the section changing
16048 functions in read.c, since obj-elf.c intercepts those. FIXME:
16049 This should be cleaner, somehow. */
f43abd2b
TS
16050 if (IS_ELF)
16051 obj_elf_section_change_hook ();
252b5132
RH
16052#endif
16053
7d10b47d 16054 mips_emit_delays ();
6a32d874 16055
252b5132
RH
16056 switch (sec)
16057 {
16058 case 't':
16059 s_text (0);
16060 break;
16061 case 'd':
16062 s_data (0);
16063 break;
16064 case 'b':
16065 subseg_set (bss_section, (subsegT) get_absolute_expression ());
16066 demand_empty_rest_of_line ();
16067 break;
16068
16069 case 'r':
4d0d148d
TS
16070 seg = subseg_new (RDATA_SECTION_NAME,
16071 (subsegT) get_absolute_expression ());
f43abd2b 16072 if (IS_ELF)
252b5132 16073 {
4d0d148d
TS
16074 bfd_set_section_flags (stdoutput, seg, (SEC_ALLOC | SEC_LOAD
16075 | SEC_READONLY | SEC_RELOC
16076 | SEC_DATA));
c41e87e3 16077 if (strncmp (TARGET_OS, "elf", 3) != 0)
4d0d148d 16078 record_alignment (seg, 4);
252b5132 16079 }
4d0d148d 16080 demand_empty_rest_of_line ();
252b5132
RH
16081 break;
16082
16083 case 's':
4d0d148d 16084 seg = subseg_new (".sdata", (subsegT) get_absolute_expression ());
f43abd2b 16085 if (IS_ELF)
252b5132 16086 {
4d0d148d
TS
16087 bfd_set_section_flags (stdoutput, seg,
16088 SEC_ALLOC | SEC_LOAD | SEC_RELOC | SEC_DATA);
c41e87e3 16089 if (strncmp (TARGET_OS, "elf", 3) != 0)
4d0d148d 16090 record_alignment (seg, 4);
252b5132 16091 }
4d0d148d
TS
16092 demand_empty_rest_of_line ();
16093 break;
998b3c36
MR
16094
16095 case 'B':
16096 seg = subseg_new (".sbss", (subsegT) get_absolute_expression ());
16097 if (IS_ELF)
16098 {
16099 bfd_set_section_flags (stdoutput, seg, SEC_ALLOC);
16100 if (strncmp (TARGET_OS, "elf", 3) != 0)
16101 record_alignment (seg, 4);
16102 }
16103 demand_empty_rest_of_line ();
16104 break;
252b5132
RH
16105 }
16106
16107 auto_align = 1;
16108}
b34976b6 16109
cca86cc8 16110void
17a2f251 16111s_change_section (int ignore ATTRIBUTE_UNUSED)
cca86cc8 16112{
7ed4a06a 16113#ifdef OBJ_ELF
cca86cc8
SC
16114 char *section_name;
16115 char c;
684022ea 16116 char next_c = 0;
cca86cc8
SC
16117 int section_type;
16118 int section_flag;
16119 int section_entry_size;
16120 int section_alignment;
b34976b6 16121
f43abd2b 16122 if (!IS_ELF)
7ed4a06a
TS
16123 return;
16124
cca86cc8
SC
16125 section_name = input_line_pointer;
16126 c = get_symbol_end ();
a816d1ed
AO
16127 if (c)
16128 next_c = *(input_line_pointer + 1);
cca86cc8 16129
4cf0dd0d
TS
16130 /* Do we have .section Name<,"flags">? */
16131 if (c != ',' || (c == ',' && next_c == '"'))
cca86cc8 16132 {
4cf0dd0d
TS
16133 /* just after name is now '\0'. */
16134 *input_line_pointer = c;
cca86cc8
SC
16135 input_line_pointer = section_name;
16136 obj_elf_section (ignore);
16137 return;
16138 }
16139 input_line_pointer++;
16140
16141 /* Do we have .section Name<,type><,flag><,entry_size><,alignment> */
16142 if (c == ',')
16143 section_type = get_absolute_expression ();
16144 else
16145 section_type = 0;
16146 if (*input_line_pointer++ == ',')
16147 section_flag = get_absolute_expression ();
16148 else
16149 section_flag = 0;
16150 if (*input_line_pointer++ == ',')
16151 section_entry_size = get_absolute_expression ();
16152 else
16153 section_entry_size = 0;
16154 if (*input_line_pointer++ == ',')
16155 section_alignment = get_absolute_expression ();
16156 else
16157 section_alignment = 0;
87975d2a
AM
16158 /* FIXME: really ignore? */
16159 (void) section_alignment;
cca86cc8 16160
a816d1ed
AO
16161 section_name = xstrdup (section_name);
16162
8ab8a5c8
RS
16163 /* When using the generic form of .section (as implemented by obj-elf.c),
16164 there's no way to set the section type to SHT_MIPS_DWARF. Users have
16165 traditionally had to fall back on the more common @progbits instead.
16166
16167 There's nothing really harmful in this, since bfd will correct
16168 SHT_PROGBITS to SHT_MIPS_DWARF before writing out the file. But it
708587a4 16169 means that, for backwards compatibility, the special_section entries
8ab8a5c8
RS
16170 for dwarf sections must use SHT_PROGBITS rather than SHT_MIPS_DWARF.
16171
16172 Even so, we shouldn't force users of the MIPS .section syntax to
16173 incorrectly label the sections as SHT_PROGBITS. The best compromise
16174 seems to be to map SHT_MIPS_DWARF to SHT_PROGBITS before calling the
16175 generic type-checking code. */
16176 if (section_type == SHT_MIPS_DWARF)
16177 section_type = SHT_PROGBITS;
16178
cca86cc8
SC
16179 obj_elf_change_section (section_name, section_type, section_flag,
16180 section_entry_size, 0, 0, 0);
a816d1ed
AO
16181
16182 if (now_seg->name != section_name)
16183 free (section_name);
7ed4a06a 16184#endif /* OBJ_ELF */
cca86cc8 16185}
252b5132
RH
16186
16187void
17a2f251 16188mips_enable_auto_align (void)
252b5132
RH
16189{
16190 auto_align = 1;
16191}
16192
16193static void
17a2f251 16194s_cons (int log_size)
252b5132 16195{
a8dbcb85
TS
16196 segment_info_type *si = seg_info (now_seg);
16197 struct insn_label_list *l = si->label_list;
252b5132 16198
7d10b47d 16199 mips_emit_delays ();
252b5132 16200 if (log_size > 0 && auto_align)
462427c4 16201 mips_align (log_size, 0, l);
252b5132 16202 cons (1 << log_size);
a1facbec 16203 mips_clear_insn_labels ();
252b5132
RH
16204}
16205
16206static void
17a2f251 16207s_float_cons (int type)
252b5132 16208{
a8dbcb85
TS
16209 segment_info_type *si = seg_info (now_seg);
16210 struct insn_label_list *l = si->label_list;
252b5132 16211
7d10b47d 16212 mips_emit_delays ();
252b5132
RH
16213
16214 if (auto_align)
49309057
ILT
16215 {
16216 if (type == 'd')
462427c4 16217 mips_align (3, 0, l);
49309057 16218 else
462427c4 16219 mips_align (2, 0, l);
49309057 16220 }
252b5132 16221
252b5132 16222 float_cons (type);
a1facbec 16223 mips_clear_insn_labels ();
252b5132
RH
16224}
16225
16226/* Handle .globl. We need to override it because on Irix 5 you are
16227 permitted to say
16228 .globl foo .text
16229 where foo is an undefined symbol, to mean that foo should be
16230 considered to be the address of a function. */
16231
16232static void
17a2f251 16233s_mips_globl (int x ATTRIBUTE_UNUSED)
252b5132
RH
16234{
16235 char *name;
16236 int c;
16237 symbolS *symbolP;
16238 flagword flag;
16239
8a06b769 16240 do
252b5132 16241 {
8a06b769 16242 name = input_line_pointer;
252b5132 16243 c = get_symbol_end ();
8a06b769
TS
16244 symbolP = symbol_find_or_make (name);
16245 S_SET_EXTERNAL (symbolP);
16246
252b5132 16247 *input_line_pointer = c;
8a06b769 16248 SKIP_WHITESPACE ();
252b5132 16249
8a06b769
TS
16250 /* On Irix 5, every global symbol that is not explicitly labelled as
16251 being a function is apparently labelled as being an object. */
16252 flag = BSF_OBJECT;
252b5132 16253
8a06b769
TS
16254 if (!is_end_of_line[(unsigned char) *input_line_pointer]
16255 && (*input_line_pointer != ','))
16256 {
16257 char *secname;
16258 asection *sec;
16259
16260 secname = input_line_pointer;
16261 c = get_symbol_end ();
16262 sec = bfd_get_section_by_name (stdoutput, secname);
16263 if (sec == NULL)
16264 as_bad (_("%s: no such section"), secname);
16265 *input_line_pointer = c;
16266
16267 if (sec != NULL && (sec->flags & SEC_CODE) != 0)
16268 flag = BSF_FUNCTION;
16269 }
16270
16271 symbol_get_bfdsym (symbolP)->flags |= flag;
16272
16273 c = *input_line_pointer;
16274 if (c == ',')
16275 {
16276 input_line_pointer++;
16277 SKIP_WHITESPACE ();
16278 if (is_end_of_line[(unsigned char) *input_line_pointer])
16279 c = '\n';
16280 }
16281 }
16282 while (c == ',');
252b5132 16283
252b5132
RH
16284 demand_empty_rest_of_line ();
16285}
16286
16287static void
17a2f251 16288s_option (int x ATTRIBUTE_UNUSED)
252b5132
RH
16289{
16290 char *opt;
16291 char c;
16292
16293 opt = input_line_pointer;
16294 c = get_symbol_end ();
16295
16296 if (*opt == 'O')
16297 {
16298 /* FIXME: What does this mean? */
16299 }
16300 else if (strncmp (opt, "pic", 3) == 0)
16301 {
16302 int i;
16303
16304 i = atoi (opt + 3);
16305 if (i == 0)
16306 mips_pic = NO_PIC;
16307 else if (i == 2)
143d77c5 16308 {
8b828383 16309 mips_pic = SVR4_PIC;
143d77c5
EC
16310 mips_abicalls = TRUE;
16311 }
252b5132
RH
16312 else
16313 as_bad (_(".option pic%d not supported"), i);
16314
4d0d148d 16315 if (mips_pic == SVR4_PIC)
252b5132
RH
16316 {
16317 if (g_switch_seen && g_switch_value != 0)
16318 as_warn (_("-G may not be used with SVR4 PIC code"));
16319 g_switch_value = 0;
16320 bfd_set_gp_size (stdoutput, 0);
16321 }
16322 }
16323 else
16324 as_warn (_("Unrecognized option \"%s\""), opt);
16325
16326 *input_line_pointer = c;
16327 demand_empty_rest_of_line ();
16328}
16329
16330/* This structure is used to hold a stack of .set values. */
16331
e972090a
NC
16332struct mips_option_stack
16333{
252b5132
RH
16334 struct mips_option_stack *next;
16335 struct mips_set_options options;
16336};
16337
16338static struct mips_option_stack *mips_opts_stack;
16339
16340/* Handle the .set pseudo-op. */
16341
16342static void
17a2f251 16343s_mipsset (int x ATTRIBUTE_UNUSED)
252b5132
RH
16344{
16345 char *name = input_line_pointer, ch;
16346
16347 while (!is_end_of_line[(unsigned char) *input_line_pointer])
f9419b05 16348 ++input_line_pointer;
252b5132
RH
16349 ch = *input_line_pointer;
16350 *input_line_pointer = '\0';
16351
16352 if (strcmp (name, "reorder") == 0)
16353 {
7d10b47d
RS
16354 if (mips_opts.noreorder)
16355 end_noreorder ();
252b5132
RH
16356 }
16357 else if (strcmp (name, "noreorder") == 0)
16358 {
7d10b47d
RS
16359 if (!mips_opts.noreorder)
16360 start_noreorder ();
252b5132 16361 }
741fe287
MR
16362 else if (strncmp (name, "at=", 3) == 0)
16363 {
16364 char *s = name + 3;
16365
16366 if (!reg_lookup (&s, RTYPE_NUM | RTYPE_GP, &mips_opts.at))
16367 as_bad (_("Unrecognized register name `%s'"), s);
16368 }
252b5132
RH
16369 else if (strcmp (name, "at") == 0)
16370 {
741fe287 16371 mips_opts.at = ATREG;
252b5132
RH
16372 }
16373 else if (strcmp (name, "noat") == 0)
16374 {
741fe287 16375 mips_opts.at = ZERO;
252b5132
RH
16376 }
16377 else if (strcmp (name, "macro") == 0)
16378 {
16379 mips_opts.warn_about_macros = 0;
16380 }
16381 else if (strcmp (name, "nomacro") == 0)
16382 {
16383 if (mips_opts.noreorder == 0)
16384 as_bad (_("`noreorder' must be set before `nomacro'"));
16385 mips_opts.warn_about_macros = 1;
16386 }
16387 else if (strcmp (name, "move") == 0 || strcmp (name, "novolatile") == 0)
16388 {
16389 mips_opts.nomove = 0;
16390 }
16391 else if (strcmp (name, "nomove") == 0 || strcmp (name, "volatile") == 0)
16392 {
16393 mips_opts.nomove = 1;
16394 }
16395 else if (strcmp (name, "bopt") == 0)
16396 {
16397 mips_opts.nobopt = 0;
16398 }
16399 else if (strcmp (name, "nobopt") == 0)
16400 {
16401 mips_opts.nobopt = 1;
16402 }
ad3fea08
TS
16403 else if (strcmp (name, "gp=default") == 0)
16404 mips_opts.gp32 = file_mips_gp32;
16405 else if (strcmp (name, "gp=32") == 0)
16406 mips_opts.gp32 = 1;
16407 else if (strcmp (name, "gp=64") == 0)
16408 {
16409 if (!ISA_HAS_64BIT_REGS (mips_opts.isa))
20203fb9 16410 as_warn (_("%s isa does not support 64-bit registers"),
ad3fea08
TS
16411 mips_cpu_info_from_isa (mips_opts.isa)->name);
16412 mips_opts.gp32 = 0;
16413 }
16414 else if (strcmp (name, "fp=default") == 0)
16415 mips_opts.fp32 = file_mips_fp32;
16416 else if (strcmp (name, "fp=32") == 0)
16417 mips_opts.fp32 = 1;
16418 else if (strcmp (name, "fp=64") == 0)
16419 {
16420 if (!ISA_HAS_64BIT_FPRS (mips_opts.isa))
20203fb9 16421 as_warn (_("%s isa does not support 64-bit floating point registers"),
ad3fea08
TS
16422 mips_cpu_info_from_isa (mips_opts.isa)->name);
16423 mips_opts.fp32 = 0;
16424 }
037b32b9
AN
16425 else if (strcmp (name, "softfloat") == 0)
16426 mips_opts.soft_float = 1;
16427 else if (strcmp (name, "hardfloat") == 0)
16428 mips_opts.soft_float = 0;
16429 else if (strcmp (name, "singlefloat") == 0)
16430 mips_opts.single_float = 1;
16431 else if (strcmp (name, "doublefloat") == 0)
16432 mips_opts.single_float = 0;
252b5132
RH
16433 else if (strcmp (name, "mips16") == 0
16434 || strcmp (name, "MIPS-16") == 0)
df58fc94
RS
16435 {
16436 if (mips_opts.micromips == 1)
16437 as_fatal (_("`mips16' cannot be used with `micromips'"));
16438 mips_opts.mips16 = 1;
16439 }
252b5132
RH
16440 else if (strcmp (name, "nomips16") == 0
16441 || strcmp (name, "noMIPS-16") == 0)
16442 mips_opts.mips16 = 0;
df58fc94
RS
16443 else if (strcmp (name, "micromips") == 0)
16444 {
16445 if (mips_opts.mips16 == 1)
16446 as_fatal (_("`micromips' cannot be used with `mips16'"));
16447 mips_opts.micromips = 1;
16448 }
16449 else if (strcmp (name, "nomicromips") == 0)
16450 mips_opts.micromips = 0;
e16bfa71
TS
16451 else if (strcmp (name, "smartmips") == 0)
16452 {
ad3fea08 16453 if (!ISA_SUPPORTS_SMARTMIPS)
20203fb9 16454 as_warn (_("%s ISA does not support SmartMIPS ASE"),
e16bfa71
TS
16455 mips_cpu_info_from_isa (mips_opts.isa)->name);
16456 mips_opts.ase_smartmips = 1;
16457 }
16458 else if (strcmp (name, "nosmartmips") == 0)
16459 mips_opts.ase_smartmips = 0;
1f25f5d3
CD
16460 else if (strcmp (name, "mips3d") == 0)
16461 mips_opts.ase_mips3d = 1;
16462 else if (strcmp (name, "nomips3d") == 0)
16463 mips_opts.ase_mips3d = 0;
a4672219
TS
16464 else if (strcmp (name, "mdmx") == 0)
16465 mips_opts.ase_mdmx = 1;
16466 else if (strcmp (name, "nomdmx") == 0)
16467 mips_opts.ase_mdmx = 0;
74cd071d 16468 else if (strcmp (name, "dsp") == 0)
ad3fea08
TS
16469 {
16470 if (!ISA_SUPPORTS_DSP_ASE)
20203fb9 16471 as_warn (_("%s ISA does not support DSP ASE"),
ad3fea08
TS
16472 mips_cpu_info_from_isa (mips_opts.isa)->name);
16473 mips_opts.ase_dsp = 1;
8b082fb1 16474 mips_opts.ase_dspr2 = 0;
ad3fea08 16475 }
74cd071d 16476 else if (strcmp (name, "nodsp") == 0)
8b082fb1
TS
16477 {
16478 mips_opts.ase_dsp = 0;
16479 mips_opts.ase_dspr2 = 0;
16480 }
16481 else if (strcmp (name, "dspr2") == 0)
16482 {
16483 if (!ISA_SUPPORTS_DSPR2_ASE)
20203fb9 16484 as_warn (_("%s ISA does not support DSP R2 ASE"),
8b082fb1
TS
16485 mips_cpu_info_from_isa (mips_opts.isa)->name);
16486 mips_opts.ase_dspr2 = 1;
16487 mips_opts.ase_dsp = 1;
16488 }
16489 else if (strcmp (name, "nodspr2") == 0)
16490 {
16491 mips_opts.ase_dspr2 = 0;
16492 mips_opts.ase_dsp = 0;
16493 }
ef2e4d86 16494 else if (strcmp (name, "mt") == 0)
ad3fea08
TS
16495 {
16496 if (!ISA_SUPPORTS_MT_ASE)
20203fb9 16497 as_warn (_("%s ISA does not support MT ASE"),
ad3fea08
TS
16498 mips_cpu_info_from_isa (mips_opts.isa)->name);
16499 mips_opts.ase_mt = 1;
16500 }
ef2e4d86
CF
16501 else if (strcmp (name, "nomt") == 0)
16502 mips_opts.ase_mt = 0;
dec0624d
MR
16503 else if (strcmp (name, "mcu") == 0)
16504 mips_opts.ase_mcu = 1;
16505 else if (strcmp (name, "nomcu") == 0)
16506 mips_opts.ase_mcu = 0;
b015e599
AP
16507 else if (strcmp (name, "virt") == 0)
16508 {
16509 if (!ISA_SUPPORTS_VIRT_ASE)
16510 as_warn (_("%s ISA does not support Virtualization ASE"),
16511 mips_cpu_info_from_isa (mips_opts.isa)->name);
16512 mips_opts.ase_virt = 1;
16513 }
16514 else if (strcmp (name, "novirt") == 0)
16515 mips_opts.ase_virt = 0;
1a2c1fad 16516 else if (strncmp (name, "mips", 4) == 0 || strncmp (name, "arch=", 5) == 0)
252b5132 16517 {
af7ee8bf 16518 int reset = 0;
252b5132 16519
1a2c1fad
CD
16520 /* Permit the user to change the ISA and architecture on the fly.
16521 Needless to say, misuse can cause serious problems. */
81a21e38 16522 if (strcmp (name, "mips0") == 0 || strcmp (name, "arch=default") == 0)
af7ee8bf
CD
16523 {
16524 reset = 1;
16525 mips_opts.isa = file_mips_isa;
1a2c1fad 16526 mips_opts.arch = file_mips_arch;
1a2c1fad
CD
16527 }
16528 else if (strncmp (name, "arch=", 5) == 0)
16529 {
16530 const struct mips_cpu_info *p;
16531
16532 p = mips_parse_cpu("internal use", name + 5);
16533 if (!p)
16534 as_bad (_("unknown architecture %s"), name + 5);
16535 else
16536 {
16537 mips_opts.arch = p->cpu;
16538 mips_opts.isa = p->isa;
16539 }
16540 }
81a21e38
TS
16541 else if (strncmp (name, "mips", 4) == 0)
16542 {
16543 const struct mips_cpu_info *p;
16544
16545 p = mips_parse_cpu("internal use", name);
16546 if (!p)
16547 as_bad (_("unknown ISA level %s"), name + 4);
16548 else
16549 {
16550 mips_opts.arch = p->cpu;
16551 mips_opts.isa = p->isa;
16552 }
16553 }
af7ee8bf 16554 else
81a21e38 16555 as_bad (_("unknown ISA or architecture %s"), name);
af7ee8bf
CD
16556
16557 switch (mips_opts.isa)
98d3f06f
KH
16558 {
16559 case 0:
98d3f06f 16560 break;
af7ee8bf
CD
16561 case ISA_MIPS1:
16562 case ISA_MIPS2:
16563 case ISA_MIPS32:
16564 case ISA_MIPS32R2:
98d3f06f
KH
16565 mips_opts.gp32 = 1;
16566 mips_opts.fp32 = 1;
16567 break;
af7ee8bf
CD
16568 case ISA_MIPS3:
16569 case ISA_MIPS4:
16570 case ISA_MIPS5:
16571 case ISA_MIPS64:
5f74bc13 16572 case ISA_MIPS64R2:
98d3f06f 16573 mips_opts.gp32 = 0;
e407c74b
NC
16574 if (mips_opts.arch == CPU_R5900)
16575 {
16576 mips_opts.fp32 = 1;
16577 }
16578 else
16579 {
98d3f06f 16580 mips_opts.fp32 = 0;
e407c74b 16581 }
98d3f06f
KH
16582 break;
16583 default:
16584 as_bad (_("unknown ISA level %s"), name + 4);
16585 break;
16586 }
af7ee8bf 16587 if (reset)
98d3f06f 16588 {
af7ee8bf
CD
16589 mips_opts.gp32 = file_mips_gp32;
16590 mips_opts.fp32 = file_mips_fp32;
98d3f06f 16591 }
252b5132
RH
16592 }
16593 else if (strcmp (name, "autoextend") == 0)
16594 mips_opts.noautoextend = 0;
16595 else if (strcmp (name, "noautoextend") == 0)
16596 mips_opts.noautoextend = 1;
16597 else if (strcmp (name, "push") == 0)
16598 {
16599 struct mips_option_stack *s;
16600
16601 s = (struct mips_option_stack *) xmalloc (sizeof *s);
16602 s->next = mips_opts_stack;
16603 s->options = mips_opts;
16604 mips_opts_stack = s;
16605 }
16606 else if (strcmp (name, "pop") == 0)
16607 {
16608 struct mips_option_stack *s;
16609
16610 s = mips_opts_stack;
16611 if (s == NULL)
16612 as_bad (_(".set pop with no .set push"));
16613 else
16614 {
16615 /* If we're changing the reorder mode we need to handle
16616 delay slots correctly. */
16617 if (s->options.noreorder && ! mips_opts.noreorder)
7d10b47d 16618 start_noreorder ();
252b5132 16619 else if (! s->options.noreorder && mips_opts.noreorder)
7d10b47d 16620 end_noreorder ();
252b5132
RH
16621
16622 mips_opts = s->options;
16623 mips_opts_stack = s->next;
16624 free (s);
16625 }
16626 }
aed1a261
RS
16627 else if (strcmp (name, "sym32") == 0)
16628 mips_opts.sym32 = TRUE;
16629 else if (strcmp (name, "nosym32") == 0)
16630 mips_opts.sym32 = FALSE;
e6559e01
JM
16631 else if (strchr (name, ','))
16632 {
16633 /* Generic ".set" directive; use the generic handler. */
16634 *input_line_pointer = ch;
16635 input_line_pointer = name;
16636 s_set (0);
16637 return;
16638 }
252b5132
RH
16639 else
16640 {
16641 as_warn (_("Tried to set unrecognized symbol: %s\n"), name);
16642 }
16643 *input_line_pointer = ch;
16644 demand_empty_rest_of_line ();
16645}
16646
16647/* Handle the .abicalls pseudo-op. I believe this is equivalent to
16648 .option pic2. It means to generate SVR4 PIC calls. */
16649
16650static void
17a2f251 16651s_abicalls (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
16652{
16653 mips_pic = SVR4_PIC;
143d77c5 16654 mips_abicalls = TRUE;
4d0d148d
TS
16655
16656 if (g_switch_seen && g_switch_value != 0)
16657 as_warn (_("-G may not be used with SVR4 PIC code"));
16658 g_switch_value = 0;
16659
252b5132
RH
16660 bfd_set_gp_size (stdoutput, 0);
16661 demand_empty_rest_of_line ();
16662}
16663
16664/* Handle the .cpload pseudo-op. This is used when generating SVR4
16665 PIC code. It sets the $gp register for the function based on the
16666 function address, which is in the register named in the argument.
16667 This uses a relocation against _gp_disp, which is handled specially
16668 by the linker. The result is:
16669 lui $gp,%hi(_gp_disp)
16670 addiu $gp,$gp,%lo(_gp_disp)
16671 addu $gp,$gp,.cpload argument
aa6975fb
ILT
16672 The .cpload argument is normally $25 == $t9.
16673
16674 The -mno-shared option changes this to:
bbe506e8
TS
16675 lui $gp,%hi(__gnu_local_gp)
16676 addiu $gp,$gp,%lo(__gnu_local_gp)
aa6975fb
ILT
16677 and the argument is ignored. This saves an instruction, but the
16678 resulting code is not position independent; it uses an absolute
bbe506e8
TS
16679 address for __gnu_local_gp. Thus code assembled with -mno-shared
16680 can go into an ordinary executable, but not into a shared library. */
252b5132
RH
16681
16682static void
17a2f251 16683s_cpload (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
16684{
16685 expressionS ex;
aa6975fb
ILT
16686 int reg;
16687 int in_shared;
252b5132 16688
6478892d
TS
16689 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
16690 .cpload is ignored. */
16691 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
16692 {
16693 s_ignore (0);
16694 return;
16695 }
16696
a276b80c
MR
16697 if (mips_opts.mips16)
16698 {
16699 as_bad (_("%s not supported in MIPS16 mode"), ".cpload");
16700 ignore_rest_of_line ();
16701 return;
16702 }
16703
d3ecfc59 16704 /* .cpload should be in a .set noreorder section. */
252b5132
RH
16705 if (mips_opts.noreorder == 0)
16706 as_warn (_(".cpload not in noreorder section"));
16707
aa6975fb
ILT
16708 reg = tc_get_register (0);
16709
16710 /* If we need to produce a 64-bit address, we are better off using
16711 the default instruction sequence. */
aed1a261 16712 in_shared = mips_in_shared || HAVE_64BIT_SYMBOLS;
aa6975fb 16713
252b5132 16714 ex.X_op = O_symbol;
bbe506e8
TS
16715 ex.X_add_symbol = symbol_find_or_make (in_shared ? "_gp_disp" :
16716 "__gnu_local_gp");
252b5132
RH
16717 ex.X_op_symbol = NULL;
16718 ex.X_add_number = 0;
16719
16720 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
49309057 16721 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
252b5132 16722
8a75745d
MR
16723 mips_mark_labels ();
16724 mips_assembling_insn = TRUE;
16725
584892a6 16726 macro_start ();
67c0d1eb
RS
16727 macro_build_lui (&ex, mips_gp_register);
16728 macro_build (&ex, "addiu", "t,r,j", mips_gp_register,
17a2f251 16729 mips_gp_register, BFD_RELOC_LO16);
aa6975fb
ILT
16730 if (in_shared)
16731 macro_build (NULL, "addu", "d,v,t", mips_gp_register,
16732 mips_gp_register, reg);
584892a6 16733 macro_end ();
252b5132 16734
8a75745d 16735 mips_assembling_insn = FALSE;
252b5132
RH
16736 demand_empty_rest_of_line ();
16737}
16738
6478892d
TS
16739/* Handle the .cpsetup pseudo-op defined for NewABI PIC code. The syntax is:
16740 .cpsetup $reg1, offset|$reg2, label
16741
16742 If offset is given, this results in:
16743 sd $gp, offset($sp)
956cd1d6 16744 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
16745 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
16746 daddu $gp, $gp, $reg1
6478892d
TS
16747
16748 If $reg2 is given, this results in:
16749 daddu $reg2, $gp, $0
956cd1d6 16750 lui $gp, %hi(%neg(%gp_rel(label)))
698b7d9d
TS
16751 addiu $gp, $gp, %lo(%neg(%gp_rel(label)))
16752 daddu $gp, $gp, $reg1
aa6975fb
ILT
16753 $reg1 is normally $25 == $t9.
16754
16755 The -mno-shared option replaces the last three instructions with
16756 lui $gp,%hi(_gp)
54f4ddb3 16757 addiu $gp,$gp,%lo(_gp) */
aa6975fb 16758
6478892d 16759static void
17a2f251 16760s_cpsetup (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
16761{
16762 expressionS ex_off;
16763 expressionS ex_sym;
16764 int reg1;
6478892d 16765
8586fc66 16766 /* If we are not generating SVR4 PIC code, .cpsetup is ignored.
6478892d
TS
16767 We also need NewABI support. */
16768 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
16769 {
16770 s_ignore (0);
16771 return;
16772 }
16773
a276b80c
MR
16774 if (mips_opts.mips16)
16775 {
16776 as_bad (_("%s not supported in MIPS16 mode"), ".cpsetup");
16777 ignore_rest_of_line ();
16778 return;
16779 }
16780
6478892d
TS
16781 reg1 = tc_get_register (0);
16782 SKIP_WHITESPACE ();
16783 if (*input_line_pointer != ',')
16784 {
16785 as_bad (_("missing argument separator ',' for .cpsetup"));
16786 return;
16787 }
16788 else
80245285 16789 ++input_line_pointer;
6478892d
TS
16790 SKIP_WHITESPACE ();
16791 if (*input_line_pointer == '$')
80245285
TS
16792 {
16793 mips_cpreturn_register = tc_get_register (0);
16794 mips_cpreturn_offset = -1;
16795 }
6478892d 16796 else
80245285
TS
16797 {
16798 mips_cpreturn_offset = get_absolute_expression ();
16799 mips_cpreturn_register = -1;
16800 }
6478892d
TS
16801 SKIP_WHITESPACE ();
16802 if (*input_line_pointer != ',')
16803 {
16804 as_bad (_("missing argument separator ',' for .cpsetup"));
16805 return;
16806 }
16807 else
f9419b05 16808 ++input_line_pointer;
6478892d 16809 SKIP_WHITESPACE ();
f21f8242 16810 expression (&ex_sym);
6478892d 16811
8a75745d
MR
16812 mips_mark_labels ();
16813 mips_assembling_insn = TRUE;
16814
584892a6 16815 macro_start ();
6478892d
TS
16816 if (mips_cpreturn_register == -1)
16817 {
16818 ex_off.X_op = O_constant;
16819 ex_off.X_add_symbol = NULL;
16820 ex_off.X_op_symbol = NULL;
16821 ex_off.X_add_number = mips_cpreturn_offset;
16822
67c0d1eb 16823 macro_build (&ex_off, "sd", "t,o(b)", mips_gp_register,
17a2f251 16824 BFD_RELOC_LO16, SP);
6478892d
TS
16825 }
16826 else
67c0d1eb 16827 macro_build (NULL, "daddu", "d,v,t", mips_cpreturn_register,
17a2f251 16828 mips_gp_register, 0);
6478892d 16829
aed1a261 16830 if (mips_in_shared || HAVE_64BIT_SYMBOLS)
aa6975fb 16831 {
df58fc94 16832 macro_build (&ex_sym, "lui", LUI_FMT, mips_gp_register,
aa6975fb
ILT
16833 -1, BFD_RELOC_GPREL16, BFD_RELOC_MIPS_SUB,
16834 BFD_RELOC_HI16_S);
16835
16836 macro_build (&ex_sym, "addiu", "t,r,j", mips_gp_register,
16837 mips_gp_register, -1, BFD_RELOC_GPREL16,
16838 BFD_RELOC_MIPS_SUB, BFD_RELOC_LO16);
16839
16840 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", mips_gp_register,
16841 mips_gp_register, reg1);
16842 }
16843 else
16844 {
16845 expressionS ex;
16846
16847 ex.X_op = O_symbol;
4184909a 16848 ex.X_add_symbol = symbol_find_or_make ("__gnu_local_gp");
aa6975fb
ILT
16849 ex.X_op_symbol = NULL;
16850 ex.X_add_number = 0;
6e1304d8 16851
aa6975fb
ILT
16852 /* In ELF, this symbol is implicitly an STT_OBJECT symbol. */
16853 symbol_get_bfdsym (ex.X_add_symbol)->flags |= BSF_OBJECT;
16854
16855 macro_build_lui (&ex, mips_gp_register);
16856 macro_build (&ex, "addiu", "t,r,j", mips_gp_register,
16857 mips_gp_register, BFD_RELOC_LO16);
16858 }
f21f8242 16859
584892a6 16860 macro_end ();
6478892d 16861
8a75745d 16862 mips_assembling_insn = FALSE;
6478892d
TS
16863 demand_empty_rest_of_line ();
16864}
16865
16866static void
17a2f251 16867s_cplocal (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
16868{
16869 /* If we are not generating SVR4 PIC code, or if this is not NewABI code,
54f4ddb3 16870 .cplocal is ignored. */
6478892d
TS
16871 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
16872 {
16873 s_ignore (0);
16874 return;
16875 }
16876
a276b80c
MR
16877 if (mips_opts.mips16)
16878 {
16879 as_bad (_("%s not supported in MIPS16 mode"), ".cplocal");
16880 ignore_rest_of_line ();
16881 return;
16882 }
16883
6478892d 16884 mips_gp_register = tc_get_register (0);
85b51719 16885 demand_empty_rest_of_line ();
6478892d
TS
16886}
16887
252b5132
RH
16888/* Handle the .cprestore pseudo-op. This stores $gp into a given
16889 offset from $sp. The offset is remembered, and after making a PIC
16890 call $gp is restored from that location. */
16891
16892static void
17a2f251 16893s_cprestore (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
16894{
16895 expressionS ex;
252b5132 16896
6478892d 16897 /* If we are not generating SVR4 PIC code, or if this is NewABI code,
c9914766 16898 .cprestore is ignored. */
6478892d 16899 if (mips_pic != SVR4_PIC || HAVE_NEWABI)
252b5132
RH
16900 {
16901 s_ignore (0);
16902 return;
16903 }
16904
a276b80c
MR
16905 if (mips_opts.mips16)
16906 {
16907 as_bad (_("%s not supported in MIPS16 mode"), ".cprestore");
16908 ignore_rest_of_line ();
16909 return;
16910 }
16911
252b5132 16912 mips_cprestore_offset = get_absolute_expression ();
7a621144 16913 mips_cprestore_valid = 1;
252b5132
RH
16914
16915 ex.X_op = O_constant;
16916 ex.X_add_symbol = NULL;
16917 ex.X_op_symbol = NULL;
16918 ex.X_add_number = mips_cprestore_offset;
16919
8a75745d
MR
16920 mips_mark_labels ();
16921 mips_assembling_insn = TRUE;
16922
584892a6 16923 macro_start ();
67c0d1eb
RS
16924 macro_build_ldst_constoffset (&ex, ADDRESS_STORE_INSN, mips_gp_register,
16925 SP, HAVE_64BIT_ADDRESSES);
584892a6 16926 macro_end ();
252b5132 16927
8a75745d 16928 mips_assembling_insn = FALSE;
252b5132
RH
16929 demand_empty_rest_of_line ();
16930}
16931
6478892d 16932/* Handle the .cpreturn pseudo-op defined for NewABI PIC code. If an offset
67c1ffbe 16933 was given in the preceding .cpsetup, it results in:
6478892d 16934 ld $gp, offset($sp)
76b3015f 16935
6478892d 16936 If a register $reg2 was given there, it results in:
54f4ddb3
TS
16937 daddu $gp, $reg2, $0 */
16938
6478892d 16939static void
17a2f251 16940s_cpreturn (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
16941{
16942 expressionS ex;
6478892d
TS
16943
16944 /* If we are not generating SVR4 PIC code, .cpreturn is ignored.
16945 We also need NewABI support. */
16946 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
16947 {
16948 s_ignore (0);
16949 return;
16950 }
16951
a276b80c
MR
16952 if (mips_opts.mips16)
16953 {
16954 as_bad (_("%s not supported in MIPS16 mode"), ".cpreturn");
16955 ignore_rest_of_line ();
16956 return;
16957 }
16958
8a75745d
MR
16959 mips_mark_labels ();
16960 mips_assembling_insn = TRUE;
16961
584892a6 16962 macro_start ();
6478892d
TS
16963 if (mips_cpreturn_register == -1)
16964 {
16965 ex.X_op = O_constant;
16966 ex.X_add_symbol = NULL;
16967 ex.X_op_symbol = NULL;
16968 ex.X_add_number = mips_cpreturn_offset;
16969
67c0d1eb 16970 macro_build (&ex, "ld", "t,o(b)", mips_gp_register, BFD_RELOC_LO16, SP);
6478892d
TS
16971 }
16972 else
67c0d1eb 16973 macro_build (NULL, "daddu", "d,v,t", mips_gp_register,
17a2f251 16974 mips_cpreturn_register, 0);
584892a6 16975 macro_end ();
6478892d 16976
8a75745d 16977 mips_assembling_insn = FALSE;
6478892d
TS
16978 demand_empty_rest_of_line ();
16979}
16980
d0f13682
CLT
16981/* Handle a .dtprelword, .dtpreldword, .tprelword, or .tpreldword
16982 pseudo-op; DIRSTR says which. The pseudo-op generates a BYTES-size
16983 DTP- or TP-relative relocation of type RTYPE, for use in either DWARF
16984 debug information or MIPS16 TLS. */
741d6ea8
JM
16985
16986static void
d0f13682
CLT
16987s_tls_rel_directive (const size_t bytes, const char *dirstr,
16988 bfd_reloc_code_real_type rtype)
741d6ea8
JM
16989{
16990 expressionS ex;
16991 char *p;
16992
16993 expression (&ex);
16994
16995 if (ex.X_op != O_symbol)
16996 {
d0f13682 16997 as_bad (_("Unsupported use of %s"), dirstr);
741d6ea8
JM
16998 ignore_rest_of_line ();
16999 }
17000
17001 p = frag_more (bytes);
17002 md_number_to_chars (p, 0, bytes);
d0f13682 17003 fix_new_exp (frag_now, p - frag_now->fr_literal, bytes, &ex, FALSE, rtype);
741d6ea8 17004 demand_empty_rest_of_line ();
de64cffd 17005 mips_clear_insn_labels ();
741d6ea8
JM
17006}
17007
17008/* Handle .dtprelword. */
17009
17010static void
17011s_dtprelword (int ignore ATTRIBUTE_UNUSED)
17012{
d0f13682 17013 s_tls_rel_directive (4, ".dtprelword", BFD_RELOC_MIPS_TLS_DTPREL32);
741d6ea8
JM
17014}
17015
17016/* Handle .dtpreldword. */
17017
17018static void
17019s_dtpreldword (int ignore ATTRIBUTE_UNUSED)
17020{
d0f13682
CLT
17021 s_tls_rel_directive (8, ".dtpreldword", BFD_RELOC_MIPS_TLS_DTPREL64);
17022}
17023
17024/* Handle .tprelword. */
17025
17026static void
17027s_tprelword (int ignore ATTRIBUTE_UNUSED)
17028{
17029 s_tls_rel_directive (4, ".tprelword", BFD_RELOC_MIPS_TLS_TPREL32);
17030}
17031
17032/* Handle .tpreldword. */
17033
17034static void
17035s_tpreldword (int ignore ATTRIBUTE_UNUSED)
17036{
17037 s_tls_rel_directive (8, ".tpreldword", BFD_RELOC_MIPS_TLS_TPREL64);
741d6ea8
JM
17038}
17039
6478892d
TS
17040/* Handle the .gpvalue pseudo-op. This is used when generating NewABI PIC
17041 code. It sets the offset to use in gp_rel relocations. */
17042
17043static void
17a2f251 17044s_gpvalue (int ignore ATTRIBUTE_UNUSED)
6478892d
TS
17045{
17046 /* If we are not generating SVR4 PIC code, .gpvalue is ignored.
17047 We also need NewABI support. */
17048 if (mips_pic != SVR4_PIC || ! HAVE_NEWABI)
17049 {
17050 s_ignore (0);
17051 return;
17052 }
17053
def2e0dd 17054 mips_gprel_offset = get_absolute_expression ();
6478892d
TS
17055
17056 demand_empty_rest_of_line ();
17057}
17058
252b5132
RH
17059/* Handle the .gpword pseudo-op. This is used when generating PIC
17060 code. It generates a 32 bit GP relative reloc. */
17061
17062static void
17a2f251 17063s_gpword (int ignore ATTRIBUTE_UNUSED)
252b5132 17064{
a8dbcb85
TS
17065 segment_info_type *si;
17066 struct insn_label_list *l;
252b5132
RH
17067 expressionS ex;
17068 char *p;
17069
17070 /* When not generating PIC code, this is treated as .word. */
17071 if (mips_pic != SVR4_PIC)
17072 {
17073 s_cons (2);
17074 return;
17075 }
17076
a8dbcb85
TS
17077 si = seg_info (now_seg);
17078 l = si->label_list;
7d10b47d 17079 mips_emit_delays ();
252b5132 17080 if (auto_align)
462427c4 17081 mips_align (2, 0, l);
252b5132
RH
17082
17083 expression (&ex);
a1facbec 17084 mips_clear_insn_labels ();
252b5132
RH
17085
17086 if (ex.X_op != O_symbol || ex.X_add_number != 0)
17087 {
17088 as_bad (_("Unsupported use of .gpword"));
17089 ignore_rest_of_line ();
17090 }
17091
17092 p = frag_more (4);
17a2f251 17093 md_number_to_chars (p, 0, 4);
b34976b6 17094 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
cdf6fd85 17095 BFD_RELOC_GPREL32);
252b5132
RH
17096
17097 demand_empty_rest_of_line ();
17098}
17099
10181a0d 17100static void
17a2f251 17101s_gpdword (int ignore ATTRIBUTE_UNUSED)
10181a0d 17102{
a8dbcb85
TS
17103 segment_info_type *si;
17104 struct insn_label_list *l;
10181a0d
AO
17105 expressionS ex;
17106 char *p;
17107
17108 /* When not generating PIC code, this is treated as .dword. */
17109 if (mips_pic != SVR4_PIC)
17110 {
17111 s_cons (3);
17112 return;
17113 }
17114
a8dbcb85
TS
17115 si = seg_info (now_seg);
17116 l = si->label_list;
7d10b47d 17117 mips_emit_delays ();
10181a0d 17118 if (auto_align)
462427c4 17119 mips_align (3, 0, l);
10181a0d
AO
17120
17121 expression (&ex);
a1facbec 17122 mips_clear_insn_labels ();
10181a0d
AO
17123
17124 if (ex.X_op != O_symbol || ex.X_add_number != 0)
17125 {
17126 as_bad (_("Unsupported use of .gpdword"));
17127 ignore_rest_of_line ();
17128 }
17129
17130 p = frag_more (8);
17a2f251 17131 md_number_to_chars (p, 0, 8);
a105a300 17132 fix_new_exp (frag_now, p - frag_now->fr_literal, 4, &ex, FALSE,
6e1304d8 17133 BFD_RELOC_GPREL32)->fx_tcbit = 1;
10181a0d
AO
17134
17135 /* GPREL32 composed with 64 gives a 64-bit GP offset. */
6e1304d8
RS
17136 fix_new (frag_now, p - frag_now->fr_literal, 8, NULL, 0,
17137 FALSE, BFD_RELOC_64)->fx_tcbit = 1;
10181a0d
AO
17138
17139 demand_empty_rest_of_line ();
17140}
17141
252b5132
RH
17142/* Handle the .cpadd pseudo-op. This is used when dealing with switch
17143 tables in SVR4 PIC code. */
17144
17145static void
17a2f251 17146s_cpadd (int ignore ATTRIBUTE_UNUSED)
252b5132 17147{
252b5132
RH
17148 int reg;
17149
10181a0d
AO
17150 /* This is ignored when not generating SVR4 PIC code. */
17151 if (mips_pic != SVR4_PIC)
252b5132
RH
17152 {
17153 s_ignore (0);
17154 return;
17155 }
17156
8a75745d
MR
17157 mips_mark_labels ();
17158 mips_assembling_insn = TRUE;
17159
252b5132 17160 /* Add $gp to the register named as an argument. */
584892a6 17161 macro_start ();
252b5132 17162 reg = tc_get_register (0);
67c0d1eb 17163 macro_build (NULL, ADDRESS_ADD_INSN, "d,v,t", reg, reg, mips_gp_register);
584892a6 17164 macro_end ();
252b5132 17165
8a75745d 17166 mips_assembling_insn = FALSE;
bdaaa2e1 17167 demand_empty_rest_of_line ();
252b5132
RH
17168}
17169
17170/* Handle the .insn pseudo-op. This marks instruction labels in
df58fc94 17171 mips16/micromips mode. This permits the linker to handle them specially,
252b5132
RH
17172 such as generating jalx instructions when needed. We also make
17173 them odd for the duration of the assembly, in order to generate the
17174 right sort of code. We will make them even in the adjust_symtab
17175 routine, while leaving them marked. This is convenient for the
17176 debugger and the disassembler. The linker knows to make them odd
17177 again. */
17178
17179static void
17a2f251 17180s_insn (int ignore ATTRIBUTE_UNUSED)
252b5132 17181{
df58fc94 17182 mips_mark_labels ();
252b5132
RH
17183
17184 demand_empty_rest_of_line ();
17185}
17186
754e2bb9
RS
17187/* Handle a .stab[snd] directive. Ideally these directives would be
17188 implemented in a transparent way, so that removing them would not
17189 have any effect on the generated instructions. However, s_stab
17190 internally changes the section, so in practice we need to decide
17191 now whether the preceding label marks compressed code. We do not
17192 support changing the compression mode of a label after a .stab*
17193 directive, such as in:
17194
17195 foo:
17196 .stabs ...
17197 .set mips16
17198
17199 so the current mode wins. */
252b5132
RH
17200
17201static void
17a2f251 17202s_mips_stab (int type)
252b5132 17203{
754e2bb9 17204 mips_mark_labels ();
252b5132
RH
17205 s_stab (type);
17206}
17207
54f4ddb3 17208/* Handle the .weakext pseudo-op as defined in Kane and Heinrich. */
252b5132
RH
17209
17210static void
17a2f251 17211s_mips_weakext (int ignore ATTRIBUTE_UNUSED)
252b5132
RH
17212{
17213 char *name;
17214 int c;
17215 symbolS *symbolP;
17216 expressionS exp;
17217
17218 name = input_line_pointer;
17219 c = get_symbol_end ();
17220 symbolP = symbol_find_or_make (name);
17221 S_SET_WEAK (symbolP);
17222 *input_line_pointer = c;
17223
17224 SKIP_WHITESPACE ();
17225
17226 if (! is_end_of_line[(unsigned char) *input_line_pointer])
17227 {
17228 if (S_IS_DEFINED (symbolP))
17229 {
20203fb9 17230 as_bad (_("ignoring attempt to redefine symbol %s"),
252b5132
RH
17231 S_GET_NAME (symbolP));
17232 ignore_rest_of_line ();
17233 return;
17234 }
bdaaa2e1 17235
252b5132
RH
17236 if (*input_line_pointer == ',')
17237 {
17238 ++input_line_pointer;
17239 SKIP_WHITESPACE ();
17240 }
bdaaa2e1 17241
252b5132
RH
17242 expression (&exp);
17243 if (exp.X_op != O_symbol)
17244 {
20203fb9 17245 as_bad (_("bad .weakext directive"));
98d3f06f 17246 ignore_rest_of_line ();
252b5132
RH
17247 return;
17248 }
49309057 17249 symbol_set_value_expression (symbolP, &exp);
252b5132
RH
17250 }
17251
17252 demand_empty_rest_of_line ();
17253}
17254
17255/* Parse a register string into a number. Called from the ECOFF code
17256 to parse .frame. The argument is non-zero if this is the frame
17257 register, so that we can record it in mips_frame_reg. */
17258
17259int
17a2f251 17260tc_get_register (int frame)
252b5132 17261{
707bfff6 17262 unsigned int reg;
252b5132
RH
17263
17264 SKIP_WHITESPACE ();
707bfff6
TS
17265 if (! reg_lookup (&input_line_pointer, RWARN | RTYPE_NUM | RTYPE_GP, &reg))
17266 reg = 0;
252b5132 17267 if (frame)
7a621144
DJ
17268 {
17269 mips_frame_reg = reg != 0 ? reg : SP;
17270 mips_frame_reg_valid = 1;
17271 mips_cprestore_valid = 0;
17272 }
252b5132
RH
17273 return reg;
17274}
17275
17276valueT
17a2f251 17277md_section_align (asection *seg, valueT addr)
252b5132
RH
17278{
17279 int align = bfd_get_section_alignment (stdoutput, seg);
17280
b4c71f56
TS
17281 if (IS_ELF)
17282 {
17283 /* We don't need to align ELF sections to the full alignment.
17284 However, Irix 5 may prefer that we align them at least to a 16
17285 byte boundary. We don't bother to align the sections if we
17286 are targeted for an embedded system. */
c41e87e3 17287 if (strncmp (TARGET_OS, "elf", 3) == 0)
b4c71f56
TS
17288 return addr;
17289 if (align > 4)
17290 align = 4;
17291 }
252b5132
RH
17292
17293 return ((addr + (1 << align) - 1) & (-1 << align));
17294}
17295
17296/* Utility routine, called from above as well. If called while the
17297 input file is still being read, it's only an approximation. (For
17298 example, a symbol may later become defined which appeared to be
17299 undefined earlier.) */
17300
17301static int
17a2f251 17302nopic_need_relax (symbolS *sym, int before_relaxing)
252b5132
RH
17303{
17304 if (sym == 0)
17305 return 0;
17306
4d0d148d 17307 if (g_switch_value > 0)
252b5132
RH
17308 {
17309 const char *symname;
17310 int change;
17311
c9914766 17312 /* Find out whether this symbol can be referenced off the $gp
252b5132
RH
17313 register. It can be if it is smaller than the -G size or if
17314 it is in the .sdata or .sbss section. Certain symbols can
c9914766 17315 not be referenced off the $gp, although it appears as though
252b5132
RH
17316 they can. */
17317 symname = S_GET_NAME (sym);
17318 if (symname != (const char *) NULL
17319 && (strcmp (symname, "eprol") == 0
17320 || strcmp (symname, "etext") == 0
17321 || strcmp (symname, "_gp") == 0
17322 || strcmp (symname, "edata") == 0
17323 || strcmp (symname, "_fbss") == 0
17324 || strcmp (symname, "_fdata") == 0
17325 || strcmp (symname, "_ftext") == 0
17326 || strcmp (symname, "end") == 0
17327 || strcmp (symname, "_gp_disp") == 0))
17328 change = 1;
17329 else if ((! S_IS_DEFINED (sym) || S_IS_COMMON (sym))
17330 && (0
17331#ifndef NO_ECOFF_DEBUGGING
49309057
ILT
17332 || (symbol_get_obj (sym)->ecoff_extern_size != 0
17333 && (symbol_get_obj (sym)->ecoff_extern_size
17334 <= g_switch_value))
252b5132
RH
17335#endif
17336 /* We must defer this decision until after the whole
17337 file has been read, since there might be a .extern
17338 after the first use of this symbol. */
17339 || (before_relaxing
17340#ifndef NO_ECOFF_DEBUGGING
49309057 17341 && symbol_get_obj (sym)->ecoff_extern_size == 0
252b5132
RH
17342#endif
17343 && S_GET_VALUE (sym) == 0)
17344 || (S_GET_VALUE (sym) != 0
17345 && S_GET_VALUE (sym) <= g_switch_value)))
17346 change = 0;
17347 else
17348 {
17349 const char *segname;
17350
17351 segname = segment_name (S_GET_SEGMENT (sym));
9c2799c2 17352 gas_assert (strcmp (segname, ".lit8") != 0
252b5132
RH
17353 && strcmp (segname, ".lit4") != 0);
17354 change = (strcmp (segname, ".sdata") != 0
fba2b7f9
GK
17355 && strcmp (segname, ".sbss") != 0
17356 && strncmp (segname, ".sdata.", 7) != 0
d4dc2f22
TS
17357 && strncmp (segname, ".sbss.", 6) != 0
17358 && strncmp (segname, ".gnu.linkonce.sb.", 17) != 0
fba2b7f9 17359 && strncmp (segname, ".gnu.linkonce.s.", 16) != 0);
252b5132
RH
17360 }
17361 return change;
17362 }
17363 else
c9914766 17364 /* We are not optimizing for the $gp register. */
252b5132
RH
17365 return 1;
17366}
17367
5919d012
RS
17368
17369/* Return true if the given symbol should be considered local for SVR4 PIC. */
17370
17371static bfd_boolean
17a2f251 17372pic_need_relax (symbolS *sym, asection *segtype)
5919d012
RS
17373{
17374 asection *symsec;
5919d012
RS
17375
17376 /* Handle the case of a symbol equated to another symbol. */
17377 while (symbol_equated_reloc_p (sym))
17378 {
17379 symbolS *n;
17380
5f0fe04b 17381 /* It's possible to get a loop here in a badly written program. */
5919d012
RS
17382 n = symbol_get_value_expression (sym)->X_add_symbol;
17383 if (n == sym)
17384 break;
17385 sym = n;
17386 }
17387
df1f3cda
DD
17388 if (symbol_section_p (sym))
17389 return TRUE;
17390
5919d012
RS
17391 symsec = S_GET_SEGMENT (sym);
17392
5919d012 17393 /* This must duplicate the test in adjust_reloc_syms. */
45dfa85a
AM
17394 return (!bfd_is_und_section (symsec)
17395 && !bfd_is_abs_section (symsec)
5f0fe04b
TS
17396 && !bfd_is_com_section (symsec)
17397 && !s_is_linkonce (sym, segtype)
5919d012
RS
17398#ifdef OBJ_ELF
17399 /* A global or weak symbol is treated as external. */
f43abd2b 17400 && (!IS_ELF || (! S_IS_WEAK (sym) && ! S_IS_EXTERNAL (sym)))
5919d012
RS
17401#endif
17402 );
17403}
17404
17405
252b5132
RH
17406/* Given a mips16 variant frag FRAGP, return non-zero if it needs an
17407 extended opcode. SEC is the section the frag is in. */
17408
17409static int
17a2f251 17410mips16_extended_frag (fragS *fragp, asection *sec, long stretch)
252b5132
RH
17411{
17412 int type;
3994f87e 17413 const struct mips16_immed_operand *op;
252b5132
RH
17414 offsetT val;
17415 int mintiny, maxtiny;
17416 segT symsec;
98aa84af 17417 fragS *sym_frag;
252b5132
RH
17418
17419 if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
17420 return 0;
17421 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
17422 return 1;
17423
17424 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
17425 op = mips16_immed_operands;
17426 while (op->type != type)
17427 {
17428 ++op;
9c2799c2 17429 gas_assert (op < mips16_immed_operands + MIPS16_NUM_IMMED);
252b5132
RH
17430 }
17431
17432 if (op->unsp)
17433 {
17434 if (type == '<' || type == '>' || type == '[' || type == ']')
17435 {
17436 mintiny = 1;
17437 maxtiny = 1 << op->nbits;
17438 }
17439 else
17440 {
17441 mintiny = 0;
17442 maxtiny = (1 << op->nbits) - 1;
17443 }
17444 }
17445 else
17446 {
17447 mintiny = - (1 << (op->nbits - 1));
17448 maxtiny = (1 << (op->nbits - 1)) - 1;
17449 }
17450
98aa84af 17451 sym_frag = symbol_get_frag (fragp->fr_symbol);
ac62c346 17452 val = S_GET_VALUE (fragp->fr_symbol);
98aa84af 17453 symsec = S_GET_SEGMENT (fragp->fr_symbol);
252b5132
RH
17454
17455 if (op->pcrel)
17456 {
17457 addressT addr;
17458
17459 /* We won't have the section when we are called from
17460 mips_relax_frag. However, we will always have been called
17461 from md_estimate_size_before_relax first. If this is a
17462 branch to a different section, we mark it as such. If SEC is
17463 NULL, and the frag is not marked, then it must be a branch to
17464 the same section. */
17465 if (sec == NULL)
17466 {
17467 if (RELAX_MIPS16_LONG_BRANCH (fragp->fr_subtype))
17468 return 1;
17469 }
17470 else
17471 {
98aa84af 17472 /* Must have been called from md_estimate_size_before_relax. */
252b5132
RH
17473 if (symsec != sec)
17474 {
17475 fragp->fr_subtype =
17476 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
17477
17478 /* FIXME: We should support this, and let the linker
17479 catch branches and loads that are out of range. */
17480 as_bad_where (fragp->fr_file, fragp->fr_line,
17481 _("unsupported PC relative reference to different section"));
17482
17483 return 1;
17484 }
98aa84af
AM
17485 if (fragp != sym_frag && sym_frag->fr_address == 0)
17486 /* Assume non-extended on the first relaxation pass.
17487 The address we have calculated will be bogus if this is
17488 a forward branch to another frag, as the forward frag
17489 will have fr_address == 0. */
17490 return 0;
252b5132
RH
17491 }
17492
17493 /* In this case, we know for sure that the symbol fragment is in
98aa84af
AM
17494 the same section. If the relax_marker of the symbol fragment
17495 differs from the relax_marker of this fragment, we have not
17496 yet adjusted the symbol fragment fr_address. We want to add
252b5132
RH
17497 in STRETCH in order to get a better estimate of the address.
17498 This particularly matters because of the shift bits. */
17499 if (stretch != 0
98aa84af 17500 && sym_frag->relax_marker != fragp->relax_marker)
252b5132
RH
17501 {
17502 fragS *f;
17503
17504 /* Adjust stretch for any alignment frag. Note that if have
17505 been expanding the earlier code, the symbol may be
17506 defined in what appears to be an earlier frag. FIXME:
17507 This doesn't handle the fr_subtype field, which specifies
17508 a maximum number of bytes to skip when doing an
17509 alignment. */
98aa84af 17510 for (f = fragp; f != NULL && f != sym_frag; f = f->fr_next)
252b5132
RH
17511 {
17512 if (f->fr_type == rs_align || f->fr_type == rs_align_code)
17513 {
17514 if (stretch < 0)
17515 stretch = - ((- stretch)
17516 & ~ ((1 << (int) f->fr_offset) - 1));
17517 else
17518 stretch &= ~ ((1 << (int) f->fr_offset) - 1);
17519 if (stretch == 0)
17520 break;
17521 }
17522 }
17523 if (f != NULL)
17524 val += stretch;
17525 }
17526
17527 addr = fragp->fr_address + fragp->fr_fix;
17528
17529 /* The base address rules are complicated. The base address of
17530 a branch is the following instruction. The base address of a
17531 PC relative load or add is the instruction itself, but if it
17532 is in a delay slot (in which case it can not be extended) use
17533 the address of the instruction whose delay slot it is in. */
17534 if (type == 'p' || type == 'q')
17535 {
17536 addr += 2;
17537
17538 /* If we are currently assuming that this frag should be
17539 extended, then, the current address is two bytes
bdaaa2e1 17540 higher. */
252b5132
RH
17541 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
17542 addr += 2;
17543
17544 /* Ignore the low bit in the target, since it will be set
17545 for a text label. */
17546 if ((val & 1) != 0)
17547 --val;
17548 }
17549 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
17550 addr -= 4;
17551 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
17552 addr -= 2;
17553
17554 val -= addr & ~ ((1 << op->shift) - 1);
17555
17556 /* Branch offsets have an implicit 0 in the lowest bit. */
17557 if (type == 'p' || type == 'q')
17558 val /= 2;
17559
17560 /* If any of the shifted bits are set, we must use an extended
17561 opcode. If the address depends on the size of this
17562 instruction, this can lead to a loop, so we arrange to always
17563 use an extended opcode. We only check this when we are in
17564 the main relaxation loop, when SEC is NULL. */
17565 if ((val & ((1 << op->shift) - 1)) != 0 && sec == NULL)
17566 {
17567 fragp->fr_subtype =
17568 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
17569 return 1;
17570 }
17571
17572 /* If we are about to mark a frag as extended because the value
17573 is precisely maxtiny + 1, then there is a chance of an
17574 infinite loop as in the following code:
17575 la $4,foo
17576 .skip 1020
17577 .align 2
17578 foo:
17579 In this case when the la is extended, foo is 0x3fc bytes
17580 away, so the la can be shrunk, but then foo is 0x400 away, so
17581 the la must be extended. To avoid this loop, we mark the
17582 frag as extended if it was small, and is about to become
17583 extended with a value of maxtiny + 1. */
17584 if (val == ((maxtiny + 1) << op->shift)
17585 && ! RELAX_MIPS16_EXTENDED (fragp->fr_subtype)
17586 && sec == NULL)
17587 {
17588 fragp->fr_subtype =
17589 RELAX_MIPS16_MARK_LONG_BRANCH (fragp->fr_subtype);
17590 return 1;
17591 }
17592 }
17593 else if (symsec != absolute_section && sec != NULL)
17594 as_bad_where (fragp->fr_file, fragp->fr_line, _("unsupported relocation"));
17595
17596 if ((val & ((1 << op->shift) - 1)) != 0
17597 || val < (mintiny << op->shift)
17598 || val > (maxtiny << op->shift))
17599 return 1;
17600 else
17601 return 0;
17602}
17603
4a6a3df4
AO
17604/* Compute the length of a branch sequence, and adjust the
17605 RELAX_BRANCH_TOOFAR bit accordingly. If FRAGP is NULL, the
17606 worst-case length is computed, with UPDATE being used to indicate
17607 whether an unconditional (-1), branch-likely (+1) or regular (0)
17608 branch is to be computed. */
17609static int
17a2f251 17610relaxed_branch_length (fragS *fragp, asection *sec, int update)
4a6a3df4 17611{
b34976b6 17612 bfd_boolean toofar;
4a6a3df4
AO
17613 int length;
17614
17615 if (fragp
17616 && S_IS_DEFINED (fragp->fr_symbol)
17617 && sec == S_GET_SEGMENT (fragp->fr_symbol))
17618 {
17619 addressT addr;
17620 offsetT val;
17621
17622 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17623
17624 addr = fragp->fr_address + fragp->fr_fix + 4;
17625
17626 val -= addr;
17627
17628 toofar = val < - (0x8000 << 2) || val >= (0x8000 << 2);
17629 }
17630 else if (fragp)
17631 /* If the symbol is not defined or it's in a different segment,
17632 assume the user knows what's going on and emit a short
17633 branch. */
b34976b6 17634 toofar = FALSE;
4a6a3df4 17635 else
b34976b6 17636 toofar = TRUE;
4a6a3df4
AO
17637
17638 if (fragp && update && toofar != RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
17639 fragp->fr_subtype
66b3e8da
MR
17640 = RELAX_BRANCH_ENCODE (RELAX_BRANCH_AT (fragp->fr_subtype),
17641 RELAX_BRANCH_UNCOND (fragp->fr_subtype),
4a6a3df4
AO
17642 RELAX_BRANCH_LIKELY (fragp->fr_subtype),
17643 RELAX_BRANCH_LINK (fragp->fr_subtype),
17644 toofar);
17645
17646 length = 4;
17647 if (toofar)
17648 {
17649 if (fragp ? RELAX_BRANCH_LIKELY (fragp->fr_subtype) : (update > 0))
17650 length += 8;
17651
17652 if (mips_pic != NO_PIC)
17653 {
17654 /* Additional space for PIC loading of target address. */
17655 length += 8;
17656 if (mips_opts.isa == ISA_MIPS1)
17657 /* Additional space for $at-stabilizing nop. */
17658 length += 4;
17659 }
17660
17661 /* If branch is conditional. */
17662 if (fragp ? !RELAX_BRANCH_UNCOND (fragp->fr_subtype) : (update >= 0))
17663 length += 8;
17664 }
b34976b6 17665
4a6a3df4
AO
17666 return length;
17667}
17668
df58fc94
RS
17669/* Compute the length of a branch sequence, and adjust the
17670 RELAX_MICROMIPS_TOOFAR32 bit accordingly. If FRAGP is NULL, the
17671 worst-case length is computed, with UPDATE being used to indicate
17672 whether an unconditional (-1), or regular (0) branch is to be
17673 computed. */
17674
17675static int
17676relaxed_micromips_32bit_branch_length (fragS *fragp, asection *sec, int update)
17677{
17678 bfd_boolean toofar;
17679 int length;
17680
17681 if (fragp
17682 && S_IS_DEFINED (fragp->fr_symbol)
17683 && sec == S_GET_SEGMENT (fragp->fr_symbol))
17684 {
17685 addressT addr;
17686 offsetT val;
17687
17688 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17689 /* Ignore the low bit in the target, since it will be set
17690 for a text label. */
17691 if ((val & 1) != 0)
17692 --val;
17693
17694 addr = fragp->fr_address + fragp->fr_fix + 4;
17695
17696 val -= addr;
17697
17698 toofar = val < - (0x8000 << 1) || val >= (0x8000 << 1);
17699 }
17700 else if (fragp)
17701 /* If the symbol is not defined or it's in a different segment,
17702 assume the user knows what's going on and emit a short
17703 branch. */
17704 toofar = FALSE;
17705 else
17706 toofar = TRUE;
17707
17708 if (fragp && update
17709 && toofar != RELAX_MICROMIPS_TOOFAR32 (fragp->fr_subtype))
17710 fragp->fr_subtype = (toofar
17711 ? RELAX_MICROMIPS_MARK_TOOFAR32 (fragp->fr_subtype)
17712 : RELAX_MICROMIPS_CLEAR_TOOFAR32 (fragp->fr_subtype));
17713
17714 length = 4;
17715 if (toofar)
17716 {
17717 bfd_boolean compact_known = fragp != NULL;
17718 bfd_boolean compact = FALSE;
17719 bfd_boolean uncond;
17720
17721 if (compact_known)
17722 compact = RELAX_MICROMIPS_COMPACT (fragp->fr_subtype);
17723 if (fragp)
17724 uncond = RELAX_MICROMIPS_UNCOND (fragp->fr_subtype);
17725 else
17726 uncond = update < 0;
17727
17728 /* If label is out of range, we turn branch <br>:
17729
17730 <br> label # 4 bytes
17731 0:
17732
17733 into:
17734
17735 j label # 4 bytes
17736 nop # 2 bytes if compact && !PIC
17737 0:
17738 */
17739 if (mips_pic == NO_PIC && (!compact_known || compact))
17740 length += 2;
17741
17742 /* If assembling PIC code, we further turn:
17743
17744 j label # 4 bytes
17745
17746 into:
17747
17748 lw/ld at, %got(label)(gp) # 4 bytes
17749 d/addiu at, %lo(label) # 4 bytes
17750 jr/c at # 2 bytes
17751 */
17752 if (mips_pic != NO_PIC)
17753 length += 6;
17754
17755 /* If branch <br> is conditional, we prepend negated branch <brneg>:
17756
17757 <brneg> 0f # 4 bytes
17758 nop # 2 bytes if !compact
17759 */
17760 if (!uncond)
17761 length += (compact_known && compact) ? 4 : 6;
17762 }
17763
17764 return length;
17765}
17766
17767/* Compute the length of a branch, and adjust the RELAX_MICROMIPS_TOOFAR16
17768 bit accordingly. */
17769
17770static int
17771relaxed_micromips_16bit_branch_length (fragS *fragp, asection *sec, int update)
17772{
17773 bfd_boolean toofar;
17774
df58fc94
RS
17775 if (fragp
17776 && S_IS_DEFINED (fragp->fr_symbol)
17777 && sec == S_GET_SEGMENT (fragp->fr_symbol))
17778 {
17779 addressT addr;
17780 offsetT val;
17781 int type;
17782
17783 val = S_GET_VALUE (fragp->fr_symbol) + fragp->fr_offset;
17784 /* Ignore the low bit in the target, since it will be set
17785 for a text label. */
17786 if ((val & 1) != 0)
17787 --val;
17788
17789 /* Assume this is a 2-byte branch. */
17790 addr = fragp->fr_address + fragp->fr_fix + 2;
17791
17792 /* We try to avoid the infinite loop by not adding 2 more bytes for
17793 long branches. */
17794
17795 val -= addr;
17796
17797 type = RELAX_MICROMIPS_TYPE (fragp->fr_subtype);
17798 if (type == 'D')
17799 toofar = val < - (0x200 << 1) || val >= (0x200 << 1);
17800 else if (type == 'E')
17801 toofar = val < - (0x40 << 1) || val >= (0x40 << 1);
17802 else
17803 abort ();
17804 }
17805 else
17806 /* If the symbol is not defined or it's in a different segment,
17807 we emit a normal 32-bit branch. */
17808 toofar = TRUE;
17809
17810 if (fragp && update
17811 && toofar != RELAX_MICROMIPS_TOOFAR16 (fragp->fr_subtype))
17812 fragp->fr_subtype
17813 = toofar ? RELAX_MICROMIPS_MARK_TOOFAR16 (fragp->fr_subtype)
17814 : RELAX_MICROMIPS_CLEAR_TOOFAR16 (fragp->fr_subtype);
17815
17816 if (toofar)
17817 return 4;
17818
17819 return 2;
17820}
17821
252b5132
RH
17822/* Estimate the size of a frag before relaxing. Unless this is the
17823 mips16, we are not really relaxing here, and the final size is
17824 encoded in the subtype information. For the mips16, we have to
17825 decide whether we are using an extended opcode or not. */
17826
252b5132 17827int
17a2f251 17828md_estimate_size_before_relax (fragS *fragp, asection *segtype)
252b5132 17829{
5919d012 17830 int change;
252b5132 17831
4a6a3df4
AO
17832 if (RELAX_BRANCH_P (fragp->fr_subtype))
17833 {
17834
b34976b6
AM
17835 fragp->fr_var = relaxed_branch_length (fragp, segtype, FALSE);
17836
4a6a3df4
AO
17837 return fragp->fr_var;
17838 }
17839
252b5132 17840 if (RELAX_MIPS16_P (fragp->fr_subtype))
177b4a6a
AO
17841 /* We don't want to modify the EXTENDED bit here; it might get us
17842 into infinite loops. We change it only in mips_relax_frag(). */
17843 return (RELAX_MIPS16_EXTENDED (fragp->fr_subtype) ? 4 : 2);
252b5132 17844
df58fc94
RS
17845 if (RELAX_MICROMIPS_P (fragp->fr_subtype))
17846 {
17847 int length = 4;
17848
17849 if (RELAX_MICROMIPS_TYPE (fragp->fr_subtype) != 0)
17850 length = relaxed_micromips_16bit_branch_length (fragp, segtype, FALSE);
17851 if (length == 4 && RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype))
17852 length = relaxed_micromips_32bit_branch_length (fragp, segtype, FALSE);
17853 fragp->fr_var = length;
17854
17855 return length;
17856 }
17857
252b5132 17858 if (mips_pic == NO_PIC)
5919d012 17859 change = nopic_need_relax (fragp->fr_symbol, 0);
252b5132 17860 else if (mips_pic == SVR4_PIC)
5919d012 17861 change = pic_need_relax (fragp->fr_symbol, segtype);
0a44bf69
RS
17862 else if (mips_pic == VXWORKS_PIC)
17863 /* For vxworks, GOT16 relocations never have a corresponding LO16. */
17864 change = 0;
252b5132
RH
17865 else
17866 abort ();
17867
17868 if (change)
17869 {
4d7206a2 17870 fragp->fr_subtype |= RELAX_USE_SECOND;
4d7206a2 17871 return -RELAX_FIRST (fragp->fr_subtype);
252b5132 17872 }
4d7206a2
RS
17873 else
17874 return -RELAX_SECOND (fragp->fr_subtype);
252b5132
RH
17875}
17876
17877/* This is called to see whether a reloc against a defined symbol
de7e6852 17878 should be converted into a reloc against a section. */
252b5132
RH
17879
17880int
17a2f251 17881mips_fix_adjustable (fixS *fixp)
252b5132 17882{
252b5132
RH
17883 if (fixp->fx_r_type == BFD_RELOC_VTABLE_INHERIT
17884 || fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
17885 return 0;
a161fe53 17886
252b5132
RH
17887 if (fixp->fx_addsy == NULL)
17888 return 1;
a161fe53 17889
de7e6852
RS
17890 /* If symbol SYM is in a mergeable section, relocations of the form
17891 SYM + 0 can usually be made section-relative. The mergeable data
17892 is then identified by the section offset rather than by the symbol.
17893
17894 However, if we're generating REL LO16 relocations, the offset is split
17895 between the LO16 and parterning high part relocation. The linker will
17896 need to recalculate the complete offset in order to correctly identify
17897 the merge data.
17898
17899 The linker has traditionally not looked for the parterning high part
17900 relocation, and has thus allowed orphaned R_MIPS_LO16 relocations to be
17901 placed anywhere. Rather than break backwards compatibility by changing
17902 this, it seems better not to force the issue, and instead keep the
17903 original symbol. This will work with either linker behavior. */
738e5348 17904 if ((lo16_reloc_p (fixp->fx_r_type)
704803a9 17905 || reloc_needs_lo_p (fixp->fx_r_type))
de7e6852
RS
17906 && HAVE_IN_PLACE_ADDENDS
17907 && (S_GET_SEGMENT (fixp->fx_addsy)->flags & SEC_MERGE) != 0)
17908 return 0;
17909
ce70d90a 17910 /* There is no place to store an in-place offset for JALR relocations.
2de39019
CM
17911 Likewise an in-range offset of limited PC-relative relocations may
17912 overflow the in-place relocatable field if recalculated against the
17913 start address of the symbol's containing section. */
ce70d90a 17914 if (HAVE_IN_PLACE_ADDENDS
2de39019
CM
17915 && (limited_pcrel_reloc_p (fixp->fx_r_type)
17916 || jalr_reloc_p (fixp->fx_r_type)))
1180b5a4
RS
17917 return 0;
17918
252b5132 17919#ifdef OBJ_ELF
b314ec0e
RS
17920 /* R_MIPS16_26 relocations against non-MIPS16 functions might resolve
17921 to a floating-point stub. The same is true for non-R_MIPS16_26
17922 relocations against MIPS16 functions; in this case, the stub becomes
17923 the function's canonical address.
17924
17925 Floating-point stubs are stored in unique .mips16.call.* or
17926 .mips16.fn.* sections. If a stub T for function F is in section S,
17927 the first relocation in section S must be against F; this is how the
17928 linker determines the target function. All relocations that might
17929 resolve to T must also be against F. We therefore have the following
17930 restrictions, which are given in an intentionally-redundant way:
17931
17932 1. We cannot reduce R_MIPS16_26 relocations against non-MIPS16
17933 symbols.
17934
17935 2. We cannot reduce a stub's relocations against non-MIPS16 symbols
17936 if that stub might be used.
17937
17938 3. We cannot reduce non-R_MIPS16_26 relocations against MIPS16
17939 symbols.
17940
17941 4. We cannot reduce a stub's relocations against MIPS16 symbols if
17942 that stub might be used.
17943
17944 There is a further restriction:
17945
df58fc94
RS
17946 5. We cannot reduce jump relocations (R_MIPS_26, R_MIPS16_26 or
17947 R_MICROMIPS_26_S1) against MIPS16 or microMIPS symbols on
17948 targets with in-place addends; the relocation field cannot
b314ec0e
RS
17949 encode the low bit.
17950
df58fc94
RS
17951 For simplicity, we deal with (3)-(4) by not reducing _any_ relocation
17952 against a MIPS16 symbol. We deal with (5) by by not reducing any
17953 such relocations on REL targets.
b314ec0e
RS
17954
17955 We deal with (1)-(2) by saying that, if there's a R_MIPS16_26
17956 relocation against some symbol R, no relocation against R may be
17957 reduced. (Note that this deals with (2) as well as (1) because
17958 relocations against global symbols will never be reduced on ELF
17959 targets.) This approach is a little simpler than trying to detect
17960 stub sections, and gives the "all or nothing" per-symbol consistency
17961 that we have for MIPS16 symbols. */
f43abd2b 17962 if (IS_ELF
b314ec0e 17963 && fixp->fx_subsy == NULL
30c09090 17964 && (ELF_ST_IS_MIPS16 (S_GET_OTHER (fixp->fx_addsy))
df58fc94
RS
17965 || *symbol_get_tc (fixp->fx_addsy)
17966 || (HAVE_IN_PLACE_ADDENDS
17967 && ELF_ST_IS_MICROMIPS (S_GET_OTHER (fixp->fx_addsy))
17968 && jmp_reloc_p (fixp->fx_r_type))))
252b5132
RH
17969 return 0;
17970#endif
a161fe53 17971
252b5132
RH
17972 return 1;
17973}
17974
17975/* Translate internal representation of relocation info to BFD target
17976 format. */
17977
17978arelent **
17a2f251 17979tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
252b5132
RH
17980{
17981 static arelent *retval[4];
17982 arelent *reloc;
17983 bfd_reloc_code_real_type code;
17984
4b0cff4e
TS
17985 memset (retval, 0, sizeof(retval));
17986 reloc = retval[0] = (arelent *) xcalloc (1, sizeof (arelent));
49309057
ILT
17987 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
17988 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
252b5132
RH
17989 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
17990
bad36eac
DJ
17991 if (fixp->fx_pcrel)
17992 {
df58fc94
RS
17993 gas_assert (fixp->fx_r_type == BFD_RELOC_16_PCREL_S2
17994 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_7_PCREL_S1
17995 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_10_PCREL_S1
b47468a6
CM
17996 || fixp->fx_r_type == BFD_RELOC_MICROMIPS_16_PCREL_S1
17997 || fixp->fx_r_type == BFD_RELOC_32_PCREL);
bad36eac
DJ
17998
17999 /* At this point, fx_addnumber is "symbol offset - pcrel address".
18000 Relocations want only the symbol offset. */
18001 reloc->addend = fixp->fx_addnumber + reloc->address;
f43abd2b 18002 if (!IS_ELF)
bad36eac
DJ
18003 {
18004 /* A gruesome hack which is a result of the gruesome gas
18005 reloc handling. What's worse, for COFF (as opposed to
18006 ECOFF), we might need yet another copy of reloc->address.
18007 See bfd_install_relocation. */
18008 reloc->addend += reloc->address;
18009 }
18010 }
18011 else
18012 reloc->addend = fixp->fx_addnumber;
252b5132 18013
438c16b8
TS
18014 /* Since the old MIPS ELF ABI uses Rel instead of Rela, encode the vtable
18015 entry to be used in the relocation's section offset. */
18016 if (! HAVE_NEWABI && fixp->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
252b5132
RH
18017 {
18018 reloc->address = reloc->addend;
18019 reloc->addend = 0;
18020 }
18021
252b5132 18022 code = fixp->fx_r_type;
252b5132 18023
bad36eac 18024 reloc->howto = bfd_reloc_type_lookup (stdoutput, code);
252b5132
RH
18025 if (reloc->howto == NULL)
18026 {
18027 as_bad_where (fixp->fx_file, fixp->fx_line,
18028 _("Can not represent %s relocation in this object file format"),
18029 bfd_get_reloc_code_name (code));
18030 retval[0] = NULL;
18031 }
18032
18033 return retval;
18034}
18035
18036/* Relax a machine dependent frag. This returns the amount by which
18037 the current size of the frag should change. */
18038
18039int
17a2f251 18040mips_relax_frag (asection *sec, fragS *fragp, long stretch)
252b5132 18041{
4a6a3df4
AO
18042 if (RELAX_BRANCH_P (fragp->fr_subtype))
18043 {
18044 offsetT old_var = fragp->fr_var;
b34976b6
AM
18045
18046 fragp->fr_var = relaxed_branch_length (fragp, sec, TRUE);
4a6a3df4
AO
18047
18048 return fragp->fr_var - old_var;
18049 }
18050
df58fc94
RS
18051 if (RELAX_MICROMIPS_P (fragp->fr_subtype))
18052 {
18053 offsetT old_var = fragp->fr_var;
18054 offsetT new_var = 4;
18055
18056 if (RELAX_MICROMIPS_TYPE (fragp->fr_subtype) != 0)
18057 new_var = relaxed_micromips_16bit_branch_length (fragp, sec, TRUE);
18058 if (new_var == 4 && RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype))
18059 new_var = relaxed_micromips_32bit_branch_length (fragp, sec, TRUE);
18060 fragp->fr_var = new_var;
18061
18062 return new_var - old_var;
18063 }
18064
252b5132
RH
18065 if (! RELAX_MIPS16_P (fragp->fr_subtype))
18066 return 0;
18067
c4e7957c 18068 if (mips16_extended_frag (fragp, NULL, stretch))
252b5132
RH
18069 {
18070 if (RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
18071 return 0;
18072 fragp->fr_subtype = RELAX_MIPS16_MARK_EXTENDED (fragp->fr_subtype);
18073 return 2;
18074 }
18075 else
18076 {
18077 if (! RELAX_MIPS16_EXTENDED (fragp->fr_subtype))
18078 return 0;
18079 fragp->fr_subtype = RELAX_MIPS16_CLEAR_EXTENDED (fragp->fr_subtype);
18080 return -2;
18081 }
18082
18083 return 0;
18084}
18085
18086/* Convert a machine dependent frag. */
18087
18088void
17a2f251 18089md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT asec, fragS *fragp)
252b5132 18090{
4a6a3df4
AO
18091 if (RELAX_BRANCH_P (fragp->fr_subtype))
18092 {
4d68580a 18093 char *buf;
4a6a3df4
AO
18094 unsigned long insn;
18095 expressionS exp;
18096 fixS *fixp;
b34976b6 18097
4d68580a
RS
18098 buf = fragp->fr_literal + fragp->fr_fix;
18099 insn = read_insn (buf);
b34976b6 18100
4a6a3df4
AO
18101 if (!RELAX_BRANCH_TOOFAR (fragp->fr_subtype))
18102 {
18103 /* We generate a fixup instead of applying it right now
18104 because, if there are linker relaxations, we're going to
18105 need the relocations. */
18106 exp.X_op = O_symbol;
18107 exp.X_add_symbol = fragp->fr_symbol;
18108 exp.X_add_number = fragp->fr_offset;
18109
4d68580a
RS
18110 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp, TRUE,
18111 BFD_RELOC_16_PCREL_S2);
4a6a3df4
AO
18112 fixp->fx_file = fragp->fr_file;
18113 fixp->fx_line = fragp->fr_line;
b34976b6 18114
4d68580a 18115 buf = write_insn (buf, insn);
4a6a3df4
AO
18116 }
18117 else
18118 {
18119 int i;
18120
18121 as_warn_where (fragp->fr_file, fragp->fr_line,
5c4f07ba 18122 _("Relaxed out-of-range branch into a jump"));
4a6a3df4
AO
18123
18124 if (RELAX_BRANCH_UNCOND (fragp->fr_subtype))
18125 goto uncond;
18126
18127 if (!RELAX_BRANCH_LIKELY (fragp->fr_subtype))
18128 {
18129 /* Reverse the branch. */
18130 switch ((insn >> 28) & 0xf)
18131 {
18132 case 4:
18133 /* bc[0-3][tf]l? and bc1any[24][ft] instructions can
18134 have the condition reversed by tweaking a single
18135 bit, and their opcodes all have 0x4???????. */
9c2799c2 18136 gas_assert ((insn & 0xf1000000) == 0x41000000);
4a6a3df4
AO
18137 insn ^= 0x00010000;
18138 break;
18139
18140 case 0:
18141 /* bltz 0x04000000 bgez 0x04010000
54f4ddb3 18142 bltzal 0x04100000 bgezal 0x04110000 */
9c2799c2 18143 gas_assert ((insn & 0xfc0e0000) == 0x04000000);
4a6a3df4
AO
18144 insn ^= 0x00010000;
18145 break;
b34976b6 18146
4a6a3df4
AO
18147 case 1:
18148 /* beq 0x10000000 bne 0x14000000
54f4ddb3 18149 blez 0x18000000 bgtz 0x1c000000 */
4a6a3df4
AO
18150 insn ^= 0x04000000;
18151 break;
18152
18153 default:
18154 abort ();
18155 }
18156 }
18157
18158 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
18159 {
18160 /* Clear the and-link bit. */
9c2799c2 18161 gas_assert ((insn & 0xfc1c0000) == 0x04100000);
4a6a3df4 18162
54f4ddb3
TS
18163 /* bltzal 0x04100000 bgezal 0x04110000
18164 bltzall 0x04120000 bgezall 0x04130000 */
4a6a3df4
AO
18165 insn &= ~0x00100000;
18166 }
18167
18168 /* Branch over the branch (if the branch was likely) or the
18169 full jump (not likely case). Compute the offset from the
18170 current instruction to branch to. */
18171 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
18172 i = 16;
18173 else
18174 {
18175 /* How many bytes in instructions we've already emitted? */
4d68580a 18176 i = buf - fragp->fr_literal - fragp->fr_fix;
4a6a3df4
AO
18177 /* How many bytes in instructions from here to the end? */
18178 i = fragp->fr_var - i;
18179 }
18180 /* Convert to instruction count. */
18181 i >>= 2;
18182 /* Branch counts from the next instruction. */
b34976b6 18183 i--;
4a6a3df4
AO
18184 insn |= i;
18185 /* Branch over the jump. */
4d68580a 18186 buf = write_insn (buf, insn);
4a6a3df4 18187
54f4ddb3 18188 /* nop */
4d68580a 18189 buf = write_insn (buf, 0);
4a6a3df4
AO
18190
18191 if (RELAX_BRANCH_LIKELY (fragp->fr_subtype))
18192 {
18193 /* beql $0, $0, 2f */
18194 insn = 0x50000000;
18195 /* Compute the PC offset from the current instruction to
18196 the end of the variable frag. */
18197 /* How many bytes in instructions we've already emitted? */
4d68580a 18198 i = buf - fragp->fr_literal - fragp->fr_fix;
4a6a3df4
AO
18199 /* How many bytes in instructions from here to the end? */
18200 i = fragp->fr_var - i;
18201 /* Convert to instruction count. */
18202 i >>= 2;
18203 /* Don't decrement i, because we want to branch over the
18204 delay slot. */
4a6a3df4 18205 insn |= i;
4a6a3df4 18206
4d68580a
RS
18207 buf = write_insn (buf, insn);
18208 buf = write_insn (buf, 0);
4a6a3df4
AO
18209 }
18210
18211 uncond:
18212 if (mips_pic == NO_PIC)
18213 {
18214 /* j or jal. */
18215 insn = (RELAX_BRANCH_LINK (fragp->fr_subtype)
18216 ? 0x0c000000 : 0x08000000);
18217 exp.X_op = O_symbol;
18218 exp.X_add_symbol = fragp->fr_symbol;
18219 exp.X_add_number = fragp->fr_offset;
18220
4d68580a
RS
18221 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp,
18222 FALSE, BFD_RELOC_MIPS_JMP);
4a6a3df4
AO
18223 fixp->fx_file = fragp->fr_file;
18224 fixp->fx_line = fragp->fr_line;
18225
4d68580a 18226 buf = write_insn (buf, insn);
4a6a3df4
AO
18227 }
18228 else
18229 {
66b3e8da
MR
18230 unsigned long at = RELAX_BRANCH_AT (fragp->fr_subtype);
18231
4a6a3df4 18232 /* lw/ld $at, <sym>($gp) R_MIPS_GOT16 */
66b3e8da
MR
18233 insn = HAVE_64BIT_ADDRESSES ? 0xdf800000 : 0x8f800000;
18234 insn |= at << OP_SH_RT;
4a6a3df4
AO
18235 exp.X_op = O_symbol;
18236 exp.X_add_symbol = fragp->fr_symbol;
18237 exp.X_add_number = fragp->fr_offset;
18238
18239 if (fragp->fr_offset)
18240 {
18241 exp.X_add_symbol = make_expr_symbol (&exp);
18242 exp.X_add_number = 0;
18243 }
18244
4d68580a
RS
18245 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp,
18246 FALSE, BFD_RELOC_MIPS_GOT16);
4a6a3df4
AO
18247 fixp->fx_file = fragp->fr_file;
18248 fixp->fx_line = fragp->fr_line;
18249
4d68580a 18250 buf = write_insn (buf, insn);
b34976b6 18251
4a6a3df4 18252 if (mips_opts.isa == ISA_MIPS1)
4d68580a
RS
18253 /* nop */
18254 buf = write_insn (buf, 0);
4a6a3df4
AO
18255
18256 /* d/addiu $at, $at, <sym> R_MIPS_LO16 */
66b3e8da
MR
18257 insn = HAVE_64BIT_ADDRESSES ? 0x64000000 : 0x24000000;
18258 insn |= at << OP_SH_RS | at << OP_SH_RT;
4a6a3df4 18259
4d68580a
RS
18260 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp,
18261 FALSE, BFD_RELOC_LO16);
4a6a3df4
AO
18262 fixp->fx_file = fragp->fr_file;
18263 fixp->fx_line = fragp->fr_line;
b34976b6 18264
4d68580a 18265 buf = write_insn (buf, insn);
4a6a3df4
AO
18266
18267 /* j(al)r $at. */
18268 if (RELAX_BRANCH_LINK (fragp->fr_subtype))
66b3e8da 18269 insn = 0x0000f809;
4a6a3df4 18270 else
66b3e8da
MR
18271 insn = 0x00000008;
18272 insn |= at << OP_SH_RS;
4a6a3df4 18273
4d68580a 18274 buf = write_insn (buf, insn);
4a6a3df4
AO
18275 }
18276 }
18277
4a6a3df4 18278 fragp->fr_fix += fragp->fr_var;
4d68580a 18279 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
4a6a3df4
AO
18280 return;
18281 }
18282
df58fc94
RS
18283 /* Relax microMIPS branches. */
18284 if (RELAX_MICROMIPS_P (fragp->fr_subtype))
18285 {
4d68580a 18286 char *buf = fragp->fr_literal + fragp->fr_fix;
df58fc94
RS
18287 bfd_boolean compact = RELAX_MICROMIPS_COMPACT (fragp->fr_subtype);
18288 bfd_boolean al = RELAX_MICROMIPS_LINK (fragp->fr_subtype);
18289 int type = RELAX_MICROMIPS_TYPE (fragp->fr_subtype);
2309ddf2 18290 bfd_boolean short_ds;
df58fc94
RS
18291 unsigned long insn;
18292 expressionS exp;
18293 fixS *fixp;
18294
18295 exp.X_op = O_symbol;
18296 exp.X_add_symbol = fragp->fr_symbol;
18297 exp.X_add_number = fragp->fr_offset;
18298
18299 fragp->fr_fix += fragp->fr_var;
18300
18301 /* Handle 16-bit branches that fit or are forced to fit. */
18302 if (type != 0 && !RELAX_MICROMIPS_TOOFAR16 (fragp->fr_subtype))
18303 {
18304 /* We generate a fixup instead of applying it right now,
18305 because if there is linker relaxation, we're going to
18306 need the relocations. */
18307 if (type == 'D')
4d68580a 18308 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 2, &exp, TRUE,
df58fc94
RS
18309 BFD_RELOC_MICROMIPS_10_PCREL_S1);
18310 else if (type == 'E')
4d68580a 18311 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 2, &exp, TRUE,
df58fc94
RS
18312 BFD_RELOC_MICROMIPS_7_PCREL_S1);
18313 else
18314 abort ();
18315
18316 fixp->fx_file = fragp->fr_file;
18317 fixp->fx_line = fragp->fr_line;
18318
18319 /* These relocations can have an addend that won't fit in
18320 2 octets. */
18321 fixp->fx_no_overflow = 1;
18322
18323 return;
18324 }
18325
2309ddf2 18326 /* Handle 32-bit branches that fit or are forced to fit. */
df58fc94
RS
18327 if (!RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype)
18328 || !RELAX_MICROMIPS_TOOFAR32 (fragp->fr_subtype))
18329 {
18330 /* We generate a fixup instead of applying it right now,
18331 because if there is linker relaxation, we're going to
18332 need the relocations. */
4d68580a
RS
18333 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp, TRUE,
18334 BFD_RELOC_MICROMIPS_16_PCREL_S1);
df58fc94
RS
18335 fixp->fx_file = fragp->fr_file;
18336 fixp->fx_line = fragp->fr_line;
18337
18338 if (type == 0)
18339 return;
18340 }
18341
18342 /* Relax 16-bit branches to 32-bit branches. */
18343 if (type != 0)
18344 {
4d68580a 18345 insn = read_compressed_insn (buf, 2);
df58fc94
RS
18346
18347 if ((insn & 0xfc00) == 0xcc00) /* b16 */
18348 insn = 0x94000000; /* beq */
18349 else if ((insn & 0xdc00) == 0x8c00) /* beqz16/bnez16 */
18350 {
18351 unsigned long regno;
18352
18353 regno = (insn >> MICROMIPSOP_SH_MD) & MICROMIPSOP_MASK_MD;
18354 regno = micromips_to_32_reg_d_map [regno];
18355 insn = ((insn & 0x2000) << 16) | 0x94000000; /* beq/bne */
18356 insn |= regno << MICROMIPSOP_SH_RS;
18357 }
18358 else
18359 abort ();
18360
18361 /* Nothing else to do, just write it out. */
18362 if (!RELAX_MICROMIPS_RELAX32 (fragp->fr_subtype)
18363 || !RELAX_MICROMIPS_TOOFAR32 (fragp->fr_subtype))
18364 {
4d68580a
RS
18365 buf = write_compressed_insn (buf, insn, 4);
18366 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
df58fc94
RS
18367 return;
18368 }
18369 }
18370 else
4d68580a 18371 insn = read_compressed_insn (buf, 4);
df58fc94
RS
18372
18373 /* Relax 32-bit branches to a sequence of instructions. */
18374 as_warn_where (fragp->fr_file, fragp->fr_line,
18375 _("Relaxed out-of-range branch into a jump"));
18376
2309ddf2
MR
18377 /* Set the short-delay-slot bit. */
18378 short_ds = al && (insn & 0x02000000) != 0;
df58fc94
RS
18379
18380 if (!RELAX_MICROMIPS_UNCOND (fragp->fr_subtype))
18381 {
18382 symbolS *l;
18383
18384 /* Reverse the branch. */
18385 if ((insn & 0xfc000000) == 0x94000000 /* beq */
18386 || (insn & 0xfc000000) == 0xb4000000) /* bne */
18387 insn ^= 0x20000000;
18388 else if ((insn & 0xffe00000) == 0x40000000 /* bltz */
18389 || (insn & 0xffe00000) == 0x40400000 /* bgez */
18390 || (insn & 0xffe00000) == 0x40800000 /* blez */
18391 || (insn & 0xffe00000) == 0x40c00000 /* bgtz */
18392 || (insn & 0xffe00000) == 0x40a00000 /* bnezc */
18393 || (insn & 0xffe00000) == 0x40e00000 /* beqzc */
18394 || (insn & 0xffe00000) == 0x40200000 /* bltzal */
18395 || (insn & 0xffe00000) == 0x40600000 /* bgezal */
18396 || (insn & 0xffe00000) == 0x42200000 /* bltzals */
18397 || (insn & 0xffe00000) == 0x42600000) /* bgezals */
18398 insn ^= 0x00400000;
18399 else if ((insn & 0xffe30000) == 0x43800000 /* bc1f */
18400 || (insn & 0xffe30000) == 0x43a00000 /* bc1t */
18401 || (insn & 0xffe30000) == 0x42800000 /* bc2f */
18402 || (insn & 0xffe30000) == 0x42a00000) /* bc2t */
18403 insn ^= 0x00200000;
18404 else
18405 abort ();
18406
18407 if (al)
18408 {
18409 /* Clear the and-link and short-delay-slot bits. */
18410 gas_assert ((insn & 0xfda00000) == 0x40200000);
18411
18412 /* bltzal 0x40200000 bgezal 0x40600000 */
18413 /* bltzals 0x42200000 bgezals 0x42600000 */
18414 insn &= ~0x02200000;
18415 }
18416
18417 /* Make a label at the end for use with the branch. */
18418 l = symbol_new (micromips_label_name (), asec, fragp->fr_fix, fragp);
18419 micromips_label_inc ();
18420#if defined(OBJ_ELF) || defined(OBJ_MAYBE_ELF)
18421 if (IS_ELF)
18422 S_SET_OTHER (l, ELF_ST_SET_MICROMIPS (S_GET_OTHER (l)));
18423#endif
18424
18425 /* Refer to it. */
4d68580a
RS
18426 fixp = fix_new (fragp, buf - fragp->fr_literal, 4, l, 0, TRUE,
18427 BFD_RELOC_MICROMIPS_16_PCREL_S1);
df58fc94
RS
18428 fixp->fx_file = fragp->fr_file;
18429 fixp->fx_line = fragp->fr_line;
18430
18431 /* Branch over the jump. */
4d68580a 18432 buf = write_compressed_insn (buf, insn, 4);
df58fc94 18433 if (!compact)
4d68580a
RS
18434 /* nop */
18435 buf = write_compressed_insn (buf, 0x0c00, 2);
df58fc94
RS
18436 }
18437
18438 if (mips_pic == NO_PIC)
18439 {
2309ddf2
MR
18440 unsigned long jal = short_ds ? 0x74000000 : 0xf4000000; /* jal/s */
18441
df58fc94
RS
18442 /* j/jal/jals <sym> R_MICROMIPS_26_S1 */
18443 insn = al ? jal : 0xd4000000;
18444
4d68580a
RS
18445 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp, FALSE,
18446 BFD_RELOC_MICROMIPS_JMP);
df58fc94
RS
18447 fixp->fx_file = fragp->fr_file;
18448 fixp->fx_line = fragp->fr_line;
18449
4d68580a 18450 buf = write_compressed_insn (buf, insn, 4);
df58fc94 18451 if (compact)
4d68580a
RS
18452 /* nop */
18453 buf = write_compressed_insn (buf, 0x0c00, 2);
df58fc94
RS
18454 }
18455 else
18456 {
18457 unsigned long at = RELAX_MICROMIPS_AT (fragp->fr_subtype);
2309ddf2
MR
18458 unsigned long jalr = short_ds ? 0x45e0 : 0x45c0; /* jalr/s */
18459 unsigned long jr = compact ? 0x45a0 : 0x4580; /* jr/c */
df58fc94
RS
18460
18461 /* lw/ld $at, <sym>($gp) R_MICROMIPS_GOT16 */
18462 insn = HAVE_64BIT_ADDRESSES ? 0xdc1c0000 : 0xfc1c0000;
18463 insn |= at << MICROMIPSOP_SH_RT;
18464
18465 if (exp.X_add_number)
18466 {
18467 exp.X_add_symbol = make_expr_symbol (&exp);
18468 exp.X_add_number = 0;
18469 }
18470
4d68580a
RS
18471 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp, FALSE,
18472 BFD_RELOC_MICROMIPS_GOT16);
df58fc94
RS
18473 fixp->fx_file = fragp->fr_file;
18474 fixp->fx_line = fragp->fr_line;
18475
4d68580a 18476 buf = write_compressed_insn (buf, insn, 4);
df58fc94
RS
18477
18478 /* d/addiu $at, $at, <sym> R_MICROMIPS_LO16 */
18479 insn = HAVE_64BIT_ADDRESSES ? 0x5c000000 : 0x30000000;
18480 insn |= at << MICROMIPSOP_SH_RT | at << MICROMIPSOP_SH_RS;
18481
4d68580a
RS
18482 fixp = fix_new_exp (fragp, buf - fragp->fr_literal, 4, &exp, FALSE,
18483 BFD_RELOC_MICROMIPS_LO16);
df58fc94
RS
18484 fixp->fx_file = fragp->fr_file;
18485 fixp->fx_line = fragp->fr_line;
18486
4d68580a 18487 buf = write_compressed_insn (buf, insn, 4);
df58fc94
RS
18488
18489 /* jr/jrc/jalr/jalrs $at */
18490 insn = al ? jalr : jr;
18491 insn |= at << MICROMIPSOP_SH_MJ;
18492
4d68580a 18493 buf = write_compressed_insn (buf, insn, 2);
df58fc94
RS
18494 }
18495
4d68580a 18496 gas_assert (buf == fragp->fr_literal + fragp->fr_fix);
df58fc94
RS
18497 return;
18498 }
18499
252b5132
RH
18500 if (RELAX_MIPS16_P (fragp->fr_subtype))
18501 {
18502 int type;
3994f87e 18503 const struct mips16_immed_operand *op;
252b5132 18504 offsetT val;
5c04167a
RS
18505 char *buf;
18506 unsigned int user_length, length;
252b5132 18507 unsigned long insn;
5c04167a 18508 bfd_boolean ext;
252b5132
RH
18509
18510 type = RELAX_MIPS16_TYPE (fragp->fr_subtype);
18511 op = mips16_immed_operands;
18512 while (op->type != type)
18513 ++op;
18514
5c04167a 18515 ext = RELAX_MIPS16_EXTENDED (fragp->fr_subtype);
5f5f22c0 18516 val = resolve_symbol_value (fragp->fr_symbol);
252b5132
RH
18517 if (op->pcrel)
18518 {
18519 addressT addr;
18520
18521 addr = fragp->fr_address + fragp->fr_fix;
18522
18523 /* The rules for the base address of a PC relative reloc are
18524 complicated; see mips16_extended_frag. */
18525 if (type == 'p' || type == 'q')
18526 {
18527 addr += 2;
18528 if (ext)
18529 addr += 2;
18530 /* Ignore the low bit in the target, since it will be
18531 set for a text label. */
18532 if ((val & 1) != 0)
18533 --val;
18534 }
18535 else if (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype))
18536 addr -= 4;
18537 else if (RELAX_MIPS16_DSLOT (fragp->fr_subtype))
18538 addr -= 2;
18539
18540 addr &= ~ (addressT) ((1 << op->shift) - 1);
18541 val -= addr;
18542
18543 /* Make sure the section winds up with the alignment we have
18544 assumed. */
18545 if (op->shift > 0)
18546 record_alignment (asec, op->shift);
18547 }
18548
18549 if (ext
18550 && (RELAX_MIPS16_JAL_DSLOT (fragp->fr_subtype)
18551 || RELAX_MIPS16_DSLOT (fragp->fr_subtype)))
18552 as_warn_where (fragp->fr_file, fragp->fr_line,
18553 _("extended instruction in delay slot"));
18554
5c04167a 18555 buf = fragp->fr_literal + fragp->fr_fix;
252b5132 18556
4d68580a 18557 insn = read_compressed_insn (buf, 2);
5c04167a
RS
18558 if (ext)
18559 insn |= MIPS16_EXTEND;
252b5132 18560
5c04167a
RS
18561 if (RELAX_MIPS16_USER_EXT (fragp->fr_subtype))
18562 user_length = 4;
18563 else if (RELAX_MIPS16_USER_SMALL (fragp->fr_subtype))
18564 user_length = 2;
18565 else
18566 user_length = 0;
18567
43c0598f 18568 mips16_immed (fragp->fr_file, fragp->fr_line, type,
c150d1d2 18569 BFD_RELOC_UNUSED, val, user_length, &insn);
252b5132 18570
5c04167a
RS
18571 length = (ext ? 4 : 2);
18572 gas_assert (mips16_opcode_length (insn) == length);
18573 write_compressed_insn (buf, insn, length);
18574 fragp->fr_fix += length;
252b5132
RH
18575 }
18576 else
18577 {
df58fc94
RS
18578 relax_substateT subtype = fragp->fr_subtype;
18579 bfd_boolean second_longer = (subtype & RELAX_SECOND_LONGER) != 0;
18580 bfd_boolean use_second = (subtype & RELAX_USE_SECOND) != 0;
4d7206a2
RS
18581 int first, second;
18582 fixS *fixp;
252b5132 18583
df58fc94
RS
18584 first = RELAX_FIRST (subtype);
18585 second = RELAX_SECOND (subtype);
4d7206a2 18586 fixp = (fixS *) fragp->fr_opcode;
252b5132 18587
df58fc94
RS
18588 /* If the delay slot chosen does not match the size of the instruction,
18589 then emit a warning. */
18590 if ((!use_second && (subtype & RELAX_DELAY_SLOT_SIZE_FIRST) != 0)
18591 || (use_second && (subtype & RELAX_DELAY_SLOT_SIZE_SECOND) != 0))
18592 {
18593 relax_substateT s;
18594 const char *msg;
18595
18596 s = subtype & (RELAX_DELAY_SLOT_16BIT
18597 | RELAX_DELAY_SLOT_SIZE_FIRST
18598 | RELAX_DELAY_SLOT_SIZE_SECOND);
18599 msg = macro_warning (s);
18600 if (msg != NULL)
db9b2be4 18601 as_warn_where (fragp->fr_file, fragp->fr_line, "%s", msg);
df58fc94
RS
18602 subtype &= ~s;
18603 }
18604
584892a6 18605 /* Possibly emit a warning if we've chosen the longer option. */
df58fc94 18606 if (use_second == second_longer)
584892a6 18607 {
df58fc94
RS
18608 relax_substateT s;
18609 const char *msg;
18610
18611 s = (subtype
18612 & (RELAX_SECOND_LONGER | RELAX_NOMACRO | RELAX_DELAY_SLOT));
18613 msg = macro_warning (s);
18614 if (msg != NULL)
db9b2be4 18615 as_warn_where (fragp->fr_file, fragp->fr_line, "%s", msg);
df58fc94 18616 subtype &= ~s;
584892a6
RS
18617 }
18618
4d7206a2
RS
18619 /* Go through all the fixups for the first sequence. Disable them
18620 (by marking them as done) if we're going to use the second
18621 sequence instead. */
18622 while (fixp
18623 && fixp->fx_frag == fragp
18624 && fixp->fx_where < fragp->fr_fix - second)
18625 {
df58fc94 18626 if (subtype & RELAX_USE_SECOND)
4d7206a2
RS
18627 fixp->fx_done = 1;
18628 fixp = fixp->fx_next;
18629 }
252b5132 18630
4d7206a2
RS
18631 /* Go through the fixups for the second sequence. Disable them if
18632 we're going to use the first sequence, otherwise adjust their
18633 addresses to account for the relaxation. */
18634 while (fixp && fixp->fx_frag == fragp)
18635 {
df58fc94 18636 if (subtype & RELAX_USE_SECOND)
4d7206a2
RS
18637 fixp->fx_where -= first;
18638 else
18639 fixp->fx_done = 1;
18640 fixp = fixp->fx_next;
18641 }
18642
18643 /* Now modify the frag contents. */
df58fc94 18644 if (subtype & RELAX_USE_SECOND)
4d7206a2
RS
18645 {
18646 char *start;
18647
18648 start = fragp->fr_literal + fragp->fr_fix - first - second;
18649 memmove (start, start + first, second);
18650 fragp->fr_fix -= first;
18651 }
18652 else
18653 fragp->fr_fix -= second;
252b5132
RH
18654 }
18655}
18656
18657#ifdef OBJ_ELF
18658
18659/* This function is called after the relocs have been generated.
18660 We've been storing mips16 text labels as odd. Here we convert them
18661 back to even for the convenience of the debugger. */
18662
18663void
17a2f251 18664mips_frob_file_after_relocs (void)
252b5132
RH
18665{
18666 asymbol **syms;
18667 unsigned int count, i;
18668
f43abd2b 18669 if (!IS_ELF)
252b5132
RH
18670 return;
18671
18672 syms = bfd_get_outsymbols (stdoutput);
18673 count = bfd_get_symcount (stdoutput);
18674 for (i = 0; i < count; i++, syms++)
df58fc94
RS
18675 if (ELF_ST_IS_COMPRESSED (elf_symbol (*syms)->internal_elf_sym.st_other)
18676 && ((*syms)->value & 1) != 0)
18677 {
18678 (*syms)->value &= ~1;
18679 /* If the symbol has an odd size, it was probably computed
18680 incorrectly, so adjust that as well. */
18681 if ((elf_symbol (*syms)->internal_elf_sym.st_size & 1) != 0)
18682 ++elf_symbol (*syms)->internal_elf_sym.st_size;
18683 }
252b5132
RH
18684}
18685
18686#endif
18687
a1facbec
MR
18688/* This function is called whenever a label is defined, including fake
18689 labels instantiated off the dot special symbol. It is used when
18690 handling branch delays; if a branch has a label, we assume we cannot
18691 move it. This also bumps the value of the symbol by 1 in compressed
18692 code. */
252b5132 18693
e1b47bd5 18694static void
a1facbec 18695mips_record_label (symbolS *sym)
252b5132 18696{
a8dbcb85 18697 segment_info_type *si = seg_info (now_seg);
252b5132
RH
18698 struct insn_label_list *l;
18699
18700 if (free_insn_labels == NULL)
18701 l = (struct insn_label_list *) xmalloc (sizeof *l);
18702 else
18703 {
18704 l = free_insn_labels;
18705 free_insn_labels = l->next;
18706 }
18707
18708 l->label = sym;
a8dbcb85
TS
18709 l->next = si->label_list;
18710 si->label_list = l;
a1facbec 18711}
07a53e5c 18712
a1facbec
MR
18713/* This function is called as tc_frob_label() whenever a label is defined
18714 and adds a DWARF-2 record we only want for true labels. */
18715
18716void
18717mips_define_label (symbolS *sym)
18718{
18719 mips_record_label (sym);
07a53e5c
RH
18720#ifdef OBJ_ELF
18721 dwarf2_emit_label (sym);
18722#endif
252b5132 18723}
e1b47bd5
RS
18724
18725/* This function is called by tc_new_dot_label whenever a new dot symbol
18726 is defined. */
18727
18728void
18729mips_add_dot_label (symbolS *sym)
18730{
18731 mips_record_label (sym);
18732 if (mips_assembling_insn && HAVE_CODE_COMPRESSION)
18733 mips_compressed_mark_label (sym);
18734}
252b5132
RH
18735\f
18736#if defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)
18737
18738/* Some special processing for a MIPS ELF file. */
18739
18740void
17a2f251 18741mips_elf_final_processing (void)
252b5132
RH
18742{
18743 /* Write out the register information. */
316f5878 18744 if (mips_abi != N64_ABI)
252b5132
RH
18745 {
18746 Elf32_RegInfo s;
18747
18748 s.ri_gprmask = mips_gprmask;
18749 s.ri_cprmask[0] = mips_cprmask[0];
18750 s.ri_cprmask[1] = mips_cprmask[1];
18751 s.ri_cprmask[2] = mips_cprmask[2];
18752 s.ri_cprmask[3] = mips_cprmask[3];
18753 /* The gp_value field is set by the MIPS ELF backend. */
18754
18755 bfd_mips_elf32_swap_reginfo_out (stdoutput, &s,
18756 ((Elf32_External_RegInfo *)
18757 mips_regmask_frag));
18758 }
18759 else
18760 {
18761 Elf64_Internal_RegInfo s;
18762
18763 s.ri_gprmask = mips_gprmask;
18764 s.ri_pad = 0;
18765 s.ri_cprmask[0] = mips_cprmask[0];
18766 s.ri_cprmask[1] = mips_cprmask[1];
18767 s.ri_cprmask[2] = mips_cprmask[2];
18768 s.ri_cprmask[3] = mips_cprmask[3];
18769 /* The gp_value field is set by the MIPS ELF backend. */
18770
18771 bfd_mips_elf64_swap_reginfo_out (stdoutput, &s,
18772 ((Elf64_External_RegInfo *)
18773 mips_regmask_frag));
18774 }
18775
18776 /* Set the MIPS ELF flag bits. FIXME: There should probably be some
18777 sort of BFD interface for this. */
18778 if (mips_any_noreorder)
18779 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_NOREORDER;
18780 if (mips_pic != NO_PIC)
143d77c5 18781 {
8b828383 18782 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_PIC;
143d77c5
EC
18783 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
18784 }
18785 if (mips_abicalls)
18786 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_CPIC;
252b5132 18787
b015e599
AP
18788 /* Set MIPS ELF flags for ASEs. Note that not all ASEs have flags
18789 defined at present; this might need to change in future. */
a4672219
TS
18790 if (file_ase_mips16)
18791 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_M16;
df58fc94
RS
18792 if (file_ase_micromips)
18793 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MICROMIPS;
1f25f5d3
CD
18794#if 0 /* XXX FIXME */
18795 if (file_ase_mips3d)
18796 elf_elfheader (stdoutput)->e_flags |= ???;
18797#endif
deec1734
CD
18798 if (file_ase_mdmx)
18799 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ARCH_ASE_MDMX;
1f25f5d3 18800
bdaaa2e1 18801 /* Set the MIPS ELF ABI flags. */
316f5878 18802 if (mips_abi == O32_ABI && USE_E_MIPS_ABI_O32)
252b5132 18803 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O32;
316f5878 18804 else if (mips_abi == O64_ABI)
252b5132 18805 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_O64;
316f5878 18806 else if (mips_abi == EABI_ABI)
252b5132 18807 {
316f5878 18808 if (!file_mips_gp32)
252b5132
RH
18809 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI64;
18810 else
18811 elf_elfheader (stdoutput)->e_flags |= E_MIPS_ABI_EABI32;
18812 }
316f5878 18813 else if (mips_abi == N32_ABI)
be00bddd
TS
18814 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_ABI2;
18815
c9914766 18816 /* Nothing to do for N64_ABI. */
252b5132
RH
18817
18818 if (mips_32bitmode)
18819 elf_elfheader (stdoutput)->e_flags |= EF_MIPS_32BITMODE;
ad3fea08
TS
18820
18821#if 0 /* XXX FIXME */
18822 /* 32 bit code with 64 bit FP registers. */
18823 if (!file_mips_fp32 && ABI_NEEDS_32BIT_REGS (mips_abi))
18824 elf_elfheader (stdoutput)->e_flags |= ???;
18825#endif
252b5132
RH
18826}
18827
18828#endif /* OBJ_ELF || OBJ_MAYBE_ELF */
18829\f
beae10d5 18830typedef struct proc {
9b2f1d35
EC
18831 symbolS *func_sym;
18832 symbolS *func_end_sym;
beae10d5
KH
18833 unsigned long reg_mask;
18834 unsigned long reg_offset;
18835 unsigned long fpreg_mask;
18836 unsigned long fpreg_offset;
18837 unsigned long frame_offset;
18838 unsigned long frame_reg;
18839 unsigned long pc_reg;
18840} procS;
252b5132
RH
18841
18842static procS cur_proc;
18843static procS *cur_proc_ptr;
18844static int numprocs;
18845
df58fc94
RS
18846/* Implement NOP_OPCODE. We encode a MIPS16 nop as "1", a microMIPS nop
18847 as "2", and a normal nop as "0". */
18848
18849#define NOP_OPCODE_MIPS 0
18850#define NOP_OPCODE_MIPS16 1
18851#define NOP_OPCODE_MICROMIPS 2
742a56fe
RS
18852
18853char
18854mips_nop_opcode (void)
18855{
df58fc94
RS
18856 if (seg_info (now_seg)->tc_segment_info_data.micromips)
18857 return NOP_OPCODE_MICROMIPS;
18858 else if (seg_info (now_seg)->tc_segment_info_data.mips16)
18859 return NOP_OPCODE_MIPS16;
18860 else
18861 return NOP_OPCODE_MIPS;
742a56fe
RS
18862}
18863
df58fc94
RS
18864/* Fill in an rs_align_code fragment. Unlike elsewhere we want to use
18865 32-bit microMIPS NOPs here (if applicable). */
a19d8eb0 18866
0a9ef439 18867void
17a2f251 18868mips_handle_align (fragS *fragp)
a19d8eb0 18869{
df58fc94 18870 char nop_opcode;
742a56fe 18871 char *p;
c67a084a
NC
18872 int bytes, size, excess;
18873 valueT opcode;
742a56fe 18874
0a9ef439
RH
18875 if (fragp->fr_type != rs_align_code)
18876 return;
18877
742a56fe 18878 p = fragp->fr_literal + fragp->fr_fix;
df58fc94
RS
18879 nop_opcode = *p;
18880 switch (nop_opcode)
a19d8eb0 18881 {
df58fc94
RS
18882 case NOP_OPCODE_MICROMIPS:
18883 opcode = micromips_nop32_insn.insn_opcode;
18884 size = 4;
18885 break;
18886 case NOP_OPCODE_MIPS16:
c67a084a
NC
18887 opcode = mips16_nop_insn.insn_opcode;
18888 size = 2;
df58fc94
RS
18889 break;
18890 case NOP_OPCODE_MIPS:
18891 default:
c67a084a
NC
18892 opcode = nop_insn.insn_opcode;
18893 size = 4;
df58fc94 18894 break;
c67a084a 18895 }
a19d8eb0 18896
c67a084a
NC
18897 bytes = fragp->fr_next->fr_address - fragp->fr_address - fragp->fr_fix;
18898 excess = bytes % size;
df58fc94
RS
18899
18900 /* Handle the leading part if we're not inserting a whole number of
18901 instructions, and make it the end of the fixed part of the frag.
18902 Try to fit in a short microMIPS NOP if applicable and possible,
18903 and use zeroes otherwise. */
18904 gas_assert (excess < 4);
18905 fragp->fr_fix += excess;
18906 switch (excess)
c67a084a 18907 {
df58fc94
RS
18908 case 3:
18909 *p++ = '\0';
18910 /* Fall through. */
18911 case 2:
18912 if (nop_opcode == NOP_OPCODE_MICROMIPS)
18913 {
4d68580a 18914 p = write_compressed_insn (p, micromips_nop16_insn.insn_opcode, 2);
df58fc94
RS
18915 break;
18916 }
18917 *p++ = '\0';
18918 /* Fall through. */
18919 case 1:
18920 *p++ = '\0';
18921 /* Fall through. */
18922 case 0:
18923 break;
a19d8eb0 18924 }
c67a084a
NC
18925
18926 md_number_to_chars (p, opcode, size);
18927 fragp->fr_var = size;
a19d8eb0
CP
18928}
18929
252b5132 18930static void
17a2f251 18931md_obj_begin (void)
252b5132
RH
18932{
18933}
18934
18935static void
17a2f251 18936md_obj_end (void)
252b5132 18937{
54f4ddb3 18938 /* Check for premature end, nesting errors, etc. */
252b5132 18939 if (cur_proc_ptr)
9a41af64 18940 as_warn (_("missing .end at end of assembly"));
252b5132
RH
18941}
18942
18943static long
17a2f251 18944get_number (void)
252b5132
RH
18945{
18946 int negative = 0;
18947 long val = 0;
18948
18949 if (*input_line_pointer == '-')
18950 {
18951 ++input_line_pointer;
18952 negative = 1;
18953 }
3882b010 18954 if (!ISDIGIT (*input_line_pointer))
956cd1d6 18955 as_bad (_("expected simple number"));
252b5132
RH
18956 if (input_line_pointer[0] == '0')
18957 {
18958 if (input_line_pointer[1] == 'x')
18959 {
18960 input_line_pointer += 2;
3882b010 18961 while (ISXDIGIT (*input_line_pointer))
252b5132
RH
18962 {
18963 val <<= 4;
18964 val |= hex_value (*input_line_pointer++);
18965 }
18966 return negative ? -val : val;
18967 }
18968 else
18969 {
18970 ++input_line_pointer;
3882b010 18971 while (ISDIGIT (*input_line_pointer))
252b5132
RH
18972 {
18973 val <<= 3;
18974 val |= *input_line_pointer++ - '0';
18975 }
18976 return negative ? -val : val;
18977 }
18978 }
3882b010 18979 if (!ISDIGIT (*input_line_pointer))
252b5132
RH
18980 {
18981 printf (_(" *input_line_pointer == '%c' 0x%02x\n"),
18982 *input_line_pointer, *input_line_pointer);
956cd1d6 18983 as_warn (_("invalid number"));
252b5132
RH
18984 return -1;
18985 }
3882b010 18986 while (ISDIGIT (*input_line_pointer))
252b5132
RH
18987 {
18988 val *= 10;
18989 val += *input_line_pointer++ - '0';
18990 }
18991 return negative ? -val : val;
18992}
18993
18994/* The .file directive; just like the usual .file directive, but there
c5dd6aab
DJ
18995 is an initial number which is the ECOFF file index. In the non-ECOFF
18996 case .file implies DWARF-2. */
18997
18998static void
17a2f251 18999s_mips_file (int x ATTRIBUTE_UNUSED)
c5dd6aab 19000{
ecb4347a
DJ
19001 static int first_file_directive = 0;
19002
c5dd6aab
DJ
19003 if (ECOFF_DEBUGGING)
19004 {
19005 get_number ();
19006 s_app_file (0);
19007 }
19008 else
ecb4347a
DJ
19009 {
19010 char *filename;
19011
19012 filename = dwarf2_directive_file (0);
19013
19014 /* Versions of GCC up to 3.1 start files with a ".file"
19015 directive even for stabs output. Make sure that this
19016 ".file" is handled. Note that you need a version of GCC
19017 after 3.1 in order to support DWARF-2 on MIPS. */
19018 if (filename != NULL && ! first_file_directive)
19019 {
19020 (void) new_logical_line (filename, -1);
c04f5787 19021 s_app_file_string (filename, 0);
ecb4347a
DJ
19022 }
19023 first_file_directive = 1;
19024 }
c5dd6aab
DJ
19025}
19026
19027/* The .loc directive, implying DWARF-2. */
252b5132
RH
19028
19029static void
17a2f251 19030s_mips_loc (int x ATTRIBUTE_UNUSED)
252b5132 19031{
c5dd6aab
DJ
19032 if (!ECOFF_DEBUGGING)
19033 dwarf2_directive_loc (0);
252b5132
RH
19034}
19035
252b5132
RH
19036/* The .end directive. */
19037
19038static void
17a2f251 19039s_mips_end (int x ATTRIBUTE_UNUSED)
252b5132
RH
19040{
19041 symbolS *p;
252b5132 19042
7a621144
DJ
19043 /* Following functions need their own .frame and .cprestore directives. */
19044 mips_frame_reg_valid = 0;
19045 mips_cprestore_valid = 0;
19046
252b5132
RH
19047 if (!is_end_of_line[(unsigned char) *input_line_pointer])
19048 {
19049 p = get_symbol ();
19050 demand_empty_rest_of_line ();
19051 }
19052 else
19053 p = NULL;
19054
14949570 19055 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
252b5132
RH
19056 as_warn (_(".end not in text section"));
19057
19058 if (!cur_proc_ptr)
19059 {
19060 as_warn (_(".end directive without a preceding .ent directive."));
19061 demand_empty_rest_of_line ();
19062 return;
19063 }
19064
19065 if (p != NULL)
19066 {
9c2799c2 19067 gas_assert (S_GET_NAME (p));
9b2f1d35 19068 if (strcmp (S_GET_NAME (p), S_GET_NAME (cur_proc_ptr->func_sym)))
252b5132 19069 as_warn (_(".end symbol does not match .ent symbol."));
ecb4347a
DJ
19070
19071 if (debug_type == DEBUG_STABS)
19072 stabs_generate_asm_endfunc (S_GET_NAME (p),
19073 S_GET_NAME (p));
252b5132
RH
19074 }
19075 else
19076 as_warn (_(".end directive missing or unknown symbol"));
19077
2132e3a3 19078#ifdef OBJ_ELF
9b2f1d35
EC
19079 /* Create an expression to calculate the size of the function. */
19080 if (p && cur_proc_ptr)
19081 {
19082 OBJ_SYMFIELD_TYPE *obj = symbol_get_obj (p);
19083 expressionS *exp = xmalloc (sizeof (expressionS));
19084
19085 obj->size = exp;
19086 exp->X_op = O_subtract;
19087 exp->X_add_symbol = symbol_temp_new_now ();
19088 exp->X_op_symbol = p;
19089 exp->X_add_number = 0;
19090
19091 cur_proc_ptr->func_end_sym = exp->X_add_symbol;
19092 }
19093
ecb4347a 19094 /* Generate a .pdr section. */
f43abd2b 19095 if (IS_ELF && !ECOFF_DEBUGGING && mips_flag_pdr)
ecb4347a
DJ
19096 {
19097 segT saved_seg = now_seg;
19098 subsegT saved_subseg = now_subseg;
ecb4347a
DJ
19099 expressionS exp;
19100 char *fragp;
252b5132 19101
252b5132 19102#ifdef md_flush_pending_output
ecb4347a 19103 md_flush_pending_output ();
252b5132
RH
19104#endif
19105
9c2799c2 19106 gas_assert (pdr_seg);
ecb4347a 19107 subseg_set (pdr_seg, 0);
252b5132 19108
ecb4347a
DJ
19109 /* Write the symbol. */
19110 exp.X_op = O_symbol;
19111 exp.X_add_symbol = p;
19112 exp.X_add_number = 0;
19113 emit_expr (&exp, 4);
252b5132 19114
ecb4347a 19115 fragp = frag_more (7 * 4);
252b5132 19116
17a2f251
TS
19117 md_number_to_chars (fragp, cur_proc_ptr->reg_mask, 4);
19118 md_number_to_chars (fragp + 4, cur_proc_ptr->reg_offset, 4);
19119 md_number_to_chars (fragp + 8, cur_proc_ptr->fpreg_mask, 4);
19120 md_number_to_chars (fragp + 12, cur_proc_ptr->fpreg_offset, 4);
19121 md_number_to_chars (fragp + 16, cur_proc_ptr->frame_offset, 4);
19122 md_number_to_chars (fragp + 20, cur_proc_ptr->frame_reg, 4);
19123 md_number_to_chars (fragp + 24, cur_proc_ptr->pc_reg, 4);
252b5132 19124
ecb4347a
DJ
19125 subseg_set (saved_seg, saved_subseg);
19126 }
19127#endif /* OBJ_ELF */
252b5132
RH
19128
19129 cur_proc_ptr = NULL;
19130}
19131
19132/* The .aent and .ent directives. */
19133
19134static void
17a2f251 19135s_mips_ent (int aent)
252b5132 19136{
252b5132 19137 symbolS *symbolP;
252b5132
RH
19138
19139 symbolP = get_symbol ();
19140 if (*input_line_pointer == ',')
f9419b05 19141 ++input_line_pointer;
252b5132 19142 SKIP_WHITESPACE ();
3882b010 19143 if (ISDIGIT (*input_line_pointer)
d9a62219 19144 || *input_line_pointer == '-')
874e8986 19145 get_number ();
252b5132 19146
14949570 19147 if ((bfd_get_section_flags (stdoutput, now_seg) & SEC_CODE) == 0)
252b5132
RH
19148 as_warn (_(".ent or .aent not in text section."));
19149
19150 if (!aent && cur_proc_ptr)
9a41af64 19151 as_warn (_("missing .end"));
252b5132
RH
19152
19153 if (!aent)
19154 {
7a621144
DJ
19155 /* This function needs its own .frame and .cprestore directives. */
19156 mips_frame_reg_valid = 0;
19157 mips_cprestore_valid = 0;
19158
252b5132
RH
19159 cur_proc_ptr = &cur_proc;
19160 memset (cur_proc_ptr, '\0', sizeof (procS));
19161
9b2f1d35 19162 cur_proc_ptr->func_sym = symbolP;
252b5132 19163
f9419b05 19164 ++numprocs;
ecb4347a
DJ
19165
19166 if (debug_type == DEBUG_STABS)
19167 stabs_generate_asm_func (S_GET_NAME (symbolP),
19168 S_GET_NAME (symbolP));
252b5132
RH
19169 }
19170
7c0fc524
MR
19171 symbol_get_bfdsym (symbolP)->flags |= BSF_FUNCTION;
19172
252b5132
RH
19173 demand_empty_rest_of_line ();
19174}
19175
19176/* The .frame directive. If the mdebug section is present (IRIX 5 native)
bdaaa2e1 19177 then ecoff.c (ecoff_directive_frame) is used. For embedded targets,
252b5132 19178 s_mips_frame is used so that we can set the PDR information correctly.
bdaaa2e1 19179 We can't use the ecoff routines because they make reference to the ecoff
252b5132
RH
19180 symbol table (in the mdebug section). */
19181
19182static void
17a2f251 19183s_mips_frame (int ignore ATTRIBUTE_UNUSED)
252b5132 19184{
ecb4347a 19185#ifdef OBJ_ELF
f43abd2b 19186 if (IS_ELF && !ECOFF_DEBUGGING)
ecb4347a
DJ
19187 {
19188 long val;
252b5132 19189
ecb4347a
DJ
19190 if (cur_proc_ptr == (procS *) NULL)
19191 {
19192 as_warn (_(".frame outside of .ent"));
19193 demand_empty_rest_of_line ();
19194 return;
19195 }
252b5132 19196
ecb4347a
DJ
19197 cur_proc_ptr->frame_reg = tc_get_register (1);
19198
19199 SKIP_WHITESPACE ();
19200 if (*input_line_pointer++ != ','
19201 || get_absolute_expression_and_terminator (&val) != ',')
19202 {
19203 as_warn (_("Bad .frame directive"));
19204 --input_line_pointer;
19205 demand_empty_rest_of_line ();
19206 return;
19207 }
252b5132 19208
ecb4347a
DJ
19209 cur_proc_ptr->frame_offset = val;
19210 cur_proc_ptr->pc_reg = tc_get_register (0);
252b5132 19211
252b5132 19212 demand_empty_rest_of_line ();
252b5132 19213 }
ecb4347a
DJ
19214 else
19215#endif /* OBJ_ELF */
19216 s_ignore (ignore);
252b5132
RH
19217}
19218
bdaaa2e1
KH
19219/* The .fmask and .mask directives. If the mdebug section is present
19220 (IRIX 5 native) then ecoff.c (ecoff_directive_mask) is used. For
252b5132 19221 embedded targets, s_mips_mask is used so that we can set the PDR
bdaaa2e1 19222 information correctly. We can't use the ecoff routines because they
252b5132
RH
19223 make reference to the ecoff symbol table (in the mdebug section). */
19224
19225static void
17a2f251 19226s_mips_mask (int reg_type)
252b5132 19227{
ecb4347a 19228#ifdef OBJ_ELF
f43abd2b 19229 if (IS_ELF && !ECOFF_DEBUGGING)
252b5132 19230 {
ecb4347a 19231 long mask, off;
252b5132 19232
ecb4347a
DJ
19233 if (cur_proc_ptr == (procS *) NULL)
19234 {
19235 as_warn (_(".mask/.fmask outside of .ent"));
19236 demand_empty_rest_of_line ();
19237 return;
19238 }
252b5132 19239
ecb4347a
DJ
19240 if (get_absolute_expression_and_terminator (&mask) != ',')
19241 {
19242 as_warn (_("Bad .mask/.fmask directive"));
19243 --input_line_pointer;
19244 demand_empty_rest_of_line ();
19245 return;
19246 }
252b5132 19247
ecb4347a
DJ
19248 off = get_absolute_expression ();
19249
19250 if (reg_type == 'F')
19251 {
19252 cur_proc_ptr->fpreg_mask = mask;
19253 cur_proc_ptr->fpreg_offset = off;
19254 }
19255 else
19256 {
19257 cur_proc_ptr->reg_mask = mask;
19258 cur_proc_ptr->reg_offset = off;
19259 }
19260
19261 demand_empty_rest_of_line ();
252b5132
RH
19262 }
19263 else
ecb4347a
DJ
19264#endif /* OBJ_ELF */
19265 s_ignore (reg_type);
252b5132
RH
19266}
19267
316f5878
RS
19268/* A table describing all the processors gas knows about. Names are
19269 matched in the order listed.
e7af610e 19270
316f5878
RS
19271 To ease comparison, please keep this table in the same order as
19272 gcc's mips_cpu_info_table[]. */
e972090a
NC
19273static const struct mips_cpu_info mips_cpu_info_table[] =
19274{
316f5878 19275 /* Entries for generic ISAs */
ad3fea08
TS
19276 { "mips1", MIPS_CPU_IS_ISA, ISA_MIPS1, CPU_R3000 },
19277 { "mips2", MIPS_CPU_IS_ISA, ISA_MIPS2, CPU_R6000 },
19278 { "mips3", MIPS_CPU_IS_ISA, ISA_MIPS3, CPU_R4000 },
19279 { "mips4", MIPS_CPU_IS_ISA, ISA_MIPS4, CPU_R8000 },
19280 { "mips5", MIPS_CPU_IS_ISA, ISA_MIPS5, CPU_MIPS5 },
19281 { "mips32", MIPS_CPU_IS_ISA, ISA_MIPS32, CPU_MIPS32 },
19282 { "mips32r2", MIPS_CPU_IS_ISA, ISA_MIPS32R2, CPU_MIPS32R2 },
19283 { "mips64", MIPS_CPU_IS_ISA, ISA_MIPS64, CPU_MIPS64 },
19284 { "mips64r2", MIPS_CPU_IS_ISA, ISA_MIPS64R2, CPU_MIPS64R2 },
316f5878
RS
19285
19286 /* MIPS I */
ad3fea08
TS
19287 { "r3000", 0, ISA_MIPS1, CPU_R3000 },
19288 { "r2000", 0, ISA_MIPS1, CPU_R3000 },
19289 { "r3900", 0, ISA_MIPS1, CPU_R3900 },
316f5878
RS
19290
19291 /* MIPS II */
ad3fea08 19292 { "r6000", 0, ISA_MIPS2, CPU_R6000 },
316f5878
RS
19293
19294 /* MIPS III */
ad3fea08
TS
19295 { "r4000", 0, ISA_MIPS3, CPU_R4000 },
19296 { "r4010", 0, ISA_MIPS2, CPU_R4010 },
19297 { "vr4100", 0, ISA_MIPS3, CPU_VR4100 },
19298 { "vr4111", 0, ISA_MIPS3, CPU_R4111 },
19299 { "vr4120", 0, ISA_MIPS3, CPU_VR4120 },
19300 { "vr4130", 0, ISA_MIPS3, CPU_VR4120 },
19301 { "vr4181", 0, ISA_MIPS3, CPU_R4111 },
19302 { "vr4300", 0, ISA_MIPS3, CPU_R4300 },
19303 { "r4400", 0, ISA_MIPS3, CPU_R4400 },
19304 { "r4600", 0, ISA_MIPS3, CPU_R4600 },
19305 { "orion", 0, ISA_MIPS3, CPU_R4600 },
19306 { "r4650", 0, ISA_MIPS3, CPU_R4650 },
e407c74b 19307 { "r5900", 0, ISA_MIPS3, CPU_R5900 },
b15591bb
AN
19308 /* ST Microelectronics Loongson 2E and 2F cores */
19309 { "loongson2e", 0, ISA_MIPS3, CPU_LOONGSON_2E },
19310 { "loongson2f", 0, ISA_MIPS3, CPU_LOONGSON_2F },
316f5878
RS
19311
19312 /* MIPS IV */
ad3fea08
TS
19313 { "r8000", 0, ISA_MIPS4, CPU_R8000 },
19314 { "r10000", 0, ISA_MIPS4, CPU_R10000 },
19315 { "r12000", 0, ISA_MIPS4, CPU_R12000 },
3aa3176b
TS
19316 { "r14000", 0, ISA_MIPS4, CPU_R14000 },
19317 { "r16000", 0, ISA_MIPS4, CPU_R16000 },
ad3fea08
TS
19318 { "vr5000", 0, ISA_MIPS4, CPU_R5000 },
19319 { "vr5400", 0, ISA_MIPS4, CPU_VR5400 },
19320 { "vr5500", 0, ISA_MIPS4, CPU_VR5500 },
19321 { "rm5200", 0, ISA_MIPS4, CPU_R5000 },
19322 { "rm5230", 0, ISA_MIPS4, CPU_R5000 },
19323 { "rm5231", 0, ISA_MIPS4, CPU_R5000 },
19324 { "rm5261", 0, ISA_MIPS4, CPU_R5000 },
19325 { "rm5721", 0, ISA_MIPS4, CPU_R5000 },
19326 { "rm7000", 0, ISA_MIPS4, CPU_RM7000 },
19327 { "rm9000", 0, ISA_MIPS4, CPU_RM9000 },
316f5878
RS
19328
19329 /* MIPS 32 */
ad3fea08
TS
19330 { "4kc", 0, ISA_MIPS32, CPU_MIPS32 },
19331 { "4km", 0, ISA_MIPS32, CPU_MIPS32 },
19332 { "4kp", 0, ISA_MIPS32, CPU_MIPS32 },
19333 { "4ksc", MIPS_CPU_ASE_SMARTMIPS, ISA_MIPS32, CPU_MIPS32 },
19334
19335 /* MIPS 32 Release 2 */
19336 { "4kec", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19337 { "4kem", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19338 { "4kep", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19339 { "4ksd", MIPS_CPU_ASE_SMARTMIPS, ISA_MIPS32R2, CPU_MIPS32R2 },
19340 { "m4k", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19341 { "m4kp", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
b5503c7b
MR
19342 { "m14k", MIPS_CPU_ASE_MCU, ISA_MIPS32R2, CPU_MIPS32R2 },
19343 { "m14kc", MIPS_CPU_ASE_MCU, ISA_MIPS32R2, CPU_MIPS32R2 },
7a795ef4
MR
19344 { "m14ke", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2 | MIPS_CPU_ASE_MCU,
19345 ISA_MIPS32R2, CPU_MIPS32R2 },
19346 { "m14kec", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2 | MIPS_CPU_ASE_MCU,
19347 ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 19348 { "24kc", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951 19349 { "24kf2_1", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 19350 { "24kf", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
19351 { "24kf1_1", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
19352 /* Deprecated forms of the above. */
19353 { "24kfx", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 19354 { "24kx", 0, ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f 19355 /* 24KE is a 24K with DSP ASE, other ASEs are optional. */
ad3fea08 19356 { "24kec", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951 19357 { "24kef2_1", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
ad3fea08 19358 { "24kef", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
19359 { "24kef1_1", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
19360 /* Deprecated forms of the above. */
19361 { "24kefx", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
65263ce3 19362 { "24kex", MIPS_CPU_ASE_DSP, ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f 19363 /* 34K is a 24K with DSP and MT ASE, other ASEs are optional. */
a360e743
TS
19364 { "34kc", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19365 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
19366 { "34kf2_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19367 ISA_MIPS32R2, CPU_MIPS32R2 },
a360e743
TS
19368 { "34kf", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19369 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
19370 { "34kf1_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19371 ISA_MIPS32R2, CPU_MIPS32R2 },
19372 /* Deprecated forms of the above. */
19373 { "34kfx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19374 ISA_MIPS32R2, CPU_MIPS32R2 },
a360e743
TS
19375 { "34kx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19376 ISA_MIPS32R2, CPU_MIPS32R2 },
711eefe4
SL
19377 /* 34Kn is a 34kc without DSP. */
19378 { "34kn", MIPS_CPU_ASE_MT, ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f
TS
19379 /* 74K with DSP and DSPR2 ASE, other ASEs are optional. */
19380 { "74kc", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19381 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
19382 { "74kf2_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19383 ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f
TS
19384 { "74kf", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19385 ISA_MIPS32R2, CPU_MIPS32R2 },
0fdf1951
RS
19386 { "74kf1_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19387 ISA_MIPS32R2, CPU_MIPS32R2 },
19388 { "74kf3_2", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19389 ISA_MIPS32R2, CPU_MIPS32R2 },
19390 /* Deprecated forms of the above. */
19391 { "74kfx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19392 ISA_MIPS32R2, CPU_MIPS32R2 },
01fd108f
TS
19393 { "74kx", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_DSPR2,
19394 ISA_MIPS32R2, CPU_MIPS32R2 },
30f8113a
SL
19395 /* 1004K cores are multiprocessor versions of the 34K. */
19396 { "1004kc", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19397 ISA_MIPS32R2, CPU_MIPS32R2 },
19398 { "1004kf2_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19399 ISA_MIPS32R2, CPU_MIPS32R2 },
19400 { "1004kf", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19401 ISA_MIPS32R2, CPU_MIPS32R2 },
19402 { "1004kf1_1", MIPS_CPU_ASE_DSP | MIPS_CPU_ASE_MT,
19403 ISA_MIPS32R2, CPU_MIPS32R2 },
32b26a03 19404
316f5878 19405 /* MIPS 64 */
ad3fea08
TS
19406 { "5kc", 0, ISA_MIPS64, CPU_MIPS64 },
19407 { "5kf", 0, ISA_MIPS64, CPU_MIPS64 },
19408 { "20kc", MIPS_CPU_ASE_MIPS3D, ISA_MIPS64, CPU_MIPS64 },
7764b395 19409 { "25kf", MIPS_CPU_ASE_MIPS3D, ISA_MIPS64, CPU_MIPS64 },
ad3fea08 19410
c7a23324 19411 /* Broadcom SB-1 CPU core */
65263ce3
TS
19412 { "sb1", MIPS_CPU_ASE_MIPS3D | MIPS_CPU_ASE_MDMX,
19413 ISA_MIPS64, CPU_SB1 },
1e85aad8
JW
19414 /* Broadcom SB-1A CPU core */
19415 { "sb1a", MIPS_CPU_ASE_MIPS3D | MIPS_CPU_ASE_MDMX,
19416 ISA_MIPS64, CPU_SB1 },
d051516a
NC
19417
19418 { "loongson3a", 0, ISA_MIPS64, CPU_LOONGSON_3A },
e7af610e 19419
ed163775
MR
19420 /* MIPS 64 Release 2 */
19421
967344c6
AN
19422 /* Cavium Networks Octeon CPU core */
19423 { "octeon", 0, ISA_MIPS64R2, CPU_OCTEON },
dd6a37e7 19424 { "octeon+", 0, ISA_MIPS64R2, CPU_OCTEONP },
432233b3 19425 { "octeon2", 0, ISA_MIPS64R2, CPU_OCTEON2 },
967344c6 19426
52b6b6b9
JM
19427 /* RMI Xlr */
19428 { "xlr", 0, ISA_MIPS64, CPU_XLR },
19429
55a36193
MK
19430 /* Broadcom XLP.
19431 XLP is mostly like XLR, with the prominent exception that it is
19432 MIPS64R2 rather than MIPS64. */
19433 { "xlp", 0, ISA_MIPS64R2, CPU_XLR },
19434
316f5878
RS
19435 /* End marker */
19436 { NULL, 0, 0, 0 }
19437};
e7af610e 19438
84ea6cf2 19439
316f5878
RS
19440/* Return true if GIVEN is the same as CANONICAL, or if it is CANONICAL
19441 with a final "000" replaced by "k". Ignore case.
e7af610e 19442
316f5878 19443 Note: this function is shared between GCC and GAS. */
c6c98b38 19444
b34976b6 19445static bfd_boolean
17a2f251 19446mips_strict_matching_cpu_name_p (const char *canonical, const char *given)
316f5878
RS
19447{
19448 while (*given != 0 && TOLOWER (*given) == TOLOWER (*canonical))
19449 given++, canonical++;
19450
19451 return ((*given == 0 && *canonical == 0)
19452 || (strcmp (canonical, "000") == 0 && strcasecmp (given, "k") == 0));
19453}
19454
19455
19456/* Return true if GIVEN matches CANONICAL, where GIVEN is a user-supplied
19457 CPU name. We've traditionally allowed a lot of variation here.
19458
19459 Note: this function is shared between GCC and GAS. */
19460
b34976b6 19461static bfd_boolean
17a2f251 19462mips_matching_cpu_name_p (const char *canonical, const char *given)
316f5878
RS
19463{
19464 /* First see if the name matches exactly, or with a final "000"
19465 turned into "k". */
19466 if (mips_strict_matching_cpu_name_p (canonical, given))
b34976b6 19467 return TRUE;
316f5878
RS
19468
19469 /* If not, try comparing based on numerical designation alone.
19470 See if GIVEN is an unadorned number, or 'r' followed by a number. */
19471 if (TOLOWER (*given) == 'r')
19472 given++;
19473 if (!ISDIGIT (*given))
b34976b6 19474 return FALSE;
316f5878
RS
19475
19476 /* Skip over some well-known prefixes in the canonical name,
19477 hoping to find a number there too. */
19478 if (TOLOWER (canonical[0]) == 'v' && TOLOWER (canonical[1]) == 'r')
19479 canonical += 2;
19480 else if (TOLOWER (canonical[0]) == 'r' && TOLOWER (canonical[1]) == 'm')
19481 canonical += 2;
19482 else if (TOLOWER (canonical[0]) == 'r')
19483 canonical += 1;
19484
19485 return mips_strict_matching_cpu_name_p (canonical, given);
19486}
19487
19488
19489/* Parse an option that takes the name of a processor as its argument.
19490 OPTION is the name of the option and CPU_STRING is the argument.
19491 Return the corresponding processor enumeration if the CPU_STRING is
19492 recognized, otherwise report an error and return null.
19493
19494 A similar function exists in GCC. */
e7af610e
NC
19495
19496static const struct mips_cpu_info *
17a2f251 19497mips_parse_cpu (const char *option, const char *cpu_string)
e7af610e 19498{
316f5878 19499 const struct mips_cpu_info *p;
e7af610e 19500
316f5878
RS
19501 /* 'from-abi' selects the most compatible architecture for the given
19502 ABI: MIPS I for 32-bit ABIs and MIPS III for 64-bit ABIs. For the
19503 EABIs, we have to decide whether we're using the 32-bit or 64-bit
19504 version. Look first at the -mgp options, if given, otherwise base
19505 the choice on MIPS_DEFAULT_64BIT.
e7af610e 19506
316f5878
RS
19507 Treat NO_ABI like the EABIs. One reason to do this is that the
19508 plain 'mips' and 'mips64' configs have 'from-abi' as their default
19509 architecture. This code picks MIPS I for 'mips' and MIPS III for
19510 'mips64', just as we did in the days before 'from-abi'. */
19511 if (strcasecmp (cpu_string, "from-abi") == 0)
19512 {
19513 if (ABI_NEEDS_32BIT_REGS (mips_abi))
19514 return mips_cpu_info_from_isa (ISA_MIPS1);
19515
19516 if (ABI_NEEDS_64BIT_REGS (mips_abi))
19517 return mips_cpu_info_from_isa (ISA_MIPS3);
19518
19519 if (file_mips_gp32 >= 0)
19520 return mips_cpu_info_from_isa (file_mips_gp32 ? ISA_MIPS1 : ISA_MIPS3);
19521
19522 return mips_cpu_info_from_isa (MIPS_DEFAULT_64BIT
19523 ? ISA_MIPS3
19524 : ISA_MIPS1);
19525 }
19526
19527 /* 'default' has traditionally been a no-op. Probably not very useful. */
19528 if (strcasecmp (cpu_string, "default") == 0)
19529 return 0;
19530
19531 for (p = mips_cpu_info_table; p->name != 0; p++)
19532 if (mips_matching_cpu_name_p (p->name, cpu_string))
19533 return p;
19534
20203fb9 19535 as_bad (_("Bad value (%s) for %s"), cpu_string, option);
316f5878 19536 return 0;
e7af610e
NC
19537}
19538
316f5878
RS
19539/* Return the canonical processor information for ISA (a member of the
19540 ISA_MIPS* enumeration). */
19541
e7af610e 19542static const struct mips_cpu_info *
17a2f251 19543mips_cpu_info_from_isa (int isa)
e7af610e
NC
19544{
19545 int i;
19546
19547 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
ad3fea08 19548 if ((mips_cpu_info_table[i].flags & MIPS_CPU_IS_ISA)
316f5878 19549 && isa == mips_cpu_info_table[i].isa)
e7af610e
NC
19550 return (&mips_cpu_info_table[i]);
19551
e972090a 19552 return NULL;
e7af610e 19553}
fef14a42
TS
19554
19555static const struct mips_cpu_info *
17a2f251 19556mips_cpu_info_from_arch (int arch)
fef14a42
TS
19557{
19558 int i;
19559
19560 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
19561 if (arch == mips_cpu_info_table[i].cpu)
19562 return (&mips_cpu_info_table[i]);
19563
19564 return NULL;
19565}
316f5878
RS
19566\f
19567static void
17a2f251 19568show (FILE *stream, const char *string, int *col_p, int *first_p)
316f5878
RS
19569{
19570 if (*first_p)
19571 {
19572 fprintf (stream, "%24s", "");
19573 *col_p = 24;
19574 }
19575 else
19576 {
19577 fprintf (stream, ", ");
19578 *col_p += 2;
19579 }
e7af610e 19580
316f5878
RS
19581 if (*col_p + strlen (string) > 72)
19582 {
19583 fprintf (stream, "\n%24s", "");
19584 *col_p = 24;
19585 }
19586
19587 fprintf (stream, "%s", string);
19588 *col_p += strlen (string);
19589
19590 *first_p = 0;
19591}
19592
19593void
17a2f251 19594md_show_usage (FILE *stream)
e7af610e 19595{
316f5878
RS
19596 int column, first;
19597 size_t i;
19598
19599 fprintf (stream, _("\
19600MIPS options:\n\
316f5878
RS
19601-EB generate big endian output\n\
19602-EL generate little endian output\n\
19603-g, -g2 do not remove unneeded NOPs or swap branches\n\
19604-G NUM allow referencing objects up to NUM bytes\n\
19605 implicitly with the gp register [default 8]\n"));
19606 fprintf (stream, _("\
19607-mips1 generate MIPS ISA I instructions\n\
19608-mips2 generate MIPS ISA II instructions\n\
19609-mips3 generate MIPS ISA III instructions\n\
19610-mips4 generate MIPS ISA IV instructions\n\
19611-mips5 generate MIPS ISA V instructions\n\
19612-mips32 generate MIPS32 ISA instructions\n\
af7ee8bf 19613-mips32r2 generate MIPS32 release 2 ISA instructions\n\
316f5878 19614-mips64 generate MIPS64 ISA instructions\n\
5f74bc13 19615-mips64r2 generate MIPS64 release 2 ISA instructions\n\
316f5878
RS
19616-march=CPU/-mtune=CPU generate code/schedule for CPU, where CPU is one of:\n"));
19617
19618 first = 1;
e7af610e
NC
19619
19620 for (i = 0; mips_cpu_info_table[i].name != NULL; i++)
316f5878
RS
19621 show (stream, mips_cpu_info_table[i].name, &column, &first);
19622 show (stream, "from-abi", &column, &first);
19623 fputc ('\n', stream);
e7af610e 19624
316f5878
RS
19625 fprintf (stream, _("\
19626-mCPU equivalent to -march=CPU -mtune=CPU. Deprecated.\n\
19627-no-mCPU don't generate code specific to CPU.\n\
19628 For -mCPU and -no-mCPU, CPU must be one of:\n"));
19629
19630 first = 1;
19631
19632 show (stream, "3900", &column, &first);
19633 show (stream, "4010", &column, &first);
19634 show (stream, "4100", &column, &first);
19635 show (stream, "4650", &column, &first);
19636 fputc ('\n', stream);
19637
19638 fprintf (stream, _("\
19639-mips16 generate mips16 instructions\n\
19640-no-mips16 do not generate mips16 instructions\n"));
19641 fprintf (stream, _("\
df58fc94
RS
19642-mmicromips generate microMIPS instructions\n\
19643-mno-micromips do not generate microMIPS instructions\n"));
19644 fprintf (stream, _("\
e16bfa71
TS
19645-msmartmips generate smartmips instructions\n\
19646-mno-smartmips do not generate smartmips instructions\n"));
19647 fprintf (stream, _("\
74cd071d
CF
19648-mdsp generate DSP instructions\n\
19649-mno-dsp do not generate DSP instructions\n"));
19650 fprintf (stream, _("\
8b082fb1
TS
19651-mdspr2 generate DSP R2 instructions\n\
19652-mno-dspr2 do not generate DSP R2 instructions\n"));
19653 fprintf (stream, _("\
ef2e4d86
CF
19654-mmt generate MT instructions\n\
19655-mno-mt do not generate MT instructions\n"));
19656 fprintf (stream, _("\
dec0624d
MR
19657-mmcu generate MCU instructions\n\
19658-mno-mcu do not generate MCU instructions\n"));
19659 fprintf (stream, _("\
b015e599
AP
19660-mvirt generate Virtualization instructions\n\
19661-mno-virt do not generate Virtualization instructions\n"));
19662 fprintf (stream, _("\
c67a084a
NC
19663-mfix-loongson2f-jump work around Loongson2F JUMP instructions\n\
19664-mfix-loongson2f-nop work around Loongson2F NOP errata\n\
d766e8ec 19665-mfix-vr4120 work around certain VR4120 errata\n\
7d8e00cf 19666-mfix-vr4130 work around VR4130 mflo/mfhi errata\n\
6a32d874 19667-mfix-24k insert a nop after ERET and DERET instructions\n\
d954098f 19668-mfix-cn63xxp1 work around CN63XXP1 PREF errata\n\
316f5878
RS
19669-mgp32 use 32-bit GPRs, regardless of the chosen ISA\n\
19670-mfp32 use 32-bit FPRs, regardless of the chosen ISA\n\
aed1a261 19671-msym32 assume all symbols have 32-bit values\n\
316f5878
RS
19672-O0 remove unneeded NOPs, do not swap branches\n\
19673-O remove unneeded NOPs and swap branches\n\
316f5878
RS
19674--trap, --no-break trap exception on div by 0 and mult overflow\n\
19675--break, --no-trap break exception on div by 0 and mult overflow\n"));
037b32b9
AN
19676 fprintf (stream, _("\
19677-mhard-float allow floating-point instructions\n\
19678-msoft-float do not allow floating-point instructions\n\
19679-msingle-float only allow 32-bit floating-point operations\n\
19680-mdouble-float allow 32-bit and 64-bit floating-point operations\n\
19681--[no-]construct-floats [dis]allow floating point values to be constructed\n"
19682 ));
316f5878
RS
19683#ifdef OBJ_ELF
19684 fprintf (stream, _("\
19685-KPIC, -call_shared generate SVR4 position independent code\n\
861fb55a 19686-call_nonpic generate non-PIC code that can operate with DSOs\n\
0c000745 19687-mvxworks-pic generate VxWorks position independent code\n\
861fb55a 19688-non_shared do not generate code that can operate with DSOs\n\
316f5878 19689-xgot assume a 32 bit GOT\n\
dcd410fe 19690-mpdr, -mno-pdr enable/disable creation of .pdr sections\n\
bbe506e8 19691-mshared, -mno-shared disable/enable .cpload optimization for\n\
d821e36b 19692 position dependent (non shared) code\n\
316f5878
RS
19693-mabi=ABI create ABI conformant object file for:\n"));
19694
19695 first = 1;
19696
19697 show (stream, "32", &column, &first);
19698 show (stream, "o64", &column, &first);
19699 show (stream, "n32", &column, &first);
19700 show (stream, "64", &column, &first);
19701 show (stream, "eabi", &column, &first);
19702
19703 fputc ('\n', stream);
19704
19705 fprintf (stream, _("\
19706-32 create o32 ABI object file (default)\n\
19707-n32 create n32 ABI object file\n\
19708-64 create 64 ABI object file\n"));
19709#endif
e7af610e 19710}
14e777e0 19711
1575952e 19712#ifdef TE_IRIX
14e777e0 19713enum dwarf2_format
413a266c 19714mips_dwarf2_format (asection *sec ATTRIBUTE_UNUSED)
14e777e0 19715{
369943fe 19716 if (HAVE_64BIT_SYMBOLS)
1575952e 19717 return dwarf2_format_64bit_irix;
14e777e0
KB
19718 else
19719 return dwarf2_format_32bit;
19720}
1575952e 19721#endif
73369e65
EC
19722
19723int
19724mips_dwarf2_addr_size (void)
19725{
6b6b3450 19726 if (HAVE_64BIT_OBJECTS)
73369e65 19727 return 8;
73369e65
EC
19728 else
19729 return 4;
19730}
5862107c
EC
19731
19732/* Standard calling conventions leave the CFA at SP on entry. */
19733void
19734mips_cfi_frame_initial_instructions (void)
19735{
19736 cfi_add_CFA_def_cfa_register (SP);
19737}
19738
707bfff6
TS
19739int
19740tc_mips_regname_to_dw2regnum (char *regname)
19741{
19742 unsigned int regnum = -1;
19743 unsigned int reg;
19744
19745 if (reg_lookup (&regname, RTYPE_GP | RTYPE_NUM, &reg))
19746 regnum = reg;
19747
19748 return regnum;
19749}
This page took 2.478115 seconds and 4 git commands to generate.