2010-02-08 Sterling Augustine <sterling@tensilica.com>
[deliverable/binutils-gdb.git] / gas / config / tc-xtensa.c
CommitLineData
e0001a05 1/* tc-xtensa.c -- Assemble Xtensa instructions.
aa820537
AM
2 Copyright 2003, 2004, 2005, 2006, 2007, 2008, 2009
3 Free Software Foundation, Inc.
e0001a05
NC
4
5 This file is part of GAS, the GNU Assembler.
6
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
ec2655a6 9 the Free Software Foundation; either version 3, or (at your option)
e0001a05
NC
10 any later version.
11
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to
4b4da160
NC
19 the Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
e0001a05 21
43cd72b9 22#include <limits.h>
e0001a05
NC
23#include "as.h"
24#include "sb.h"
25#include "safe-ctype.h"
26#include "tc-xtensa.h"
e0001a05
NC
27#include "subsegs.h"
28#include "xtensa-relax.h"
cda2eb9e 29#include "dwarf2dbg.h"
b224e962 30#include "xtensa-istack.h"
e0001a05
NC
31#include "struc-symbol.h"
32#include "xtensa-config.h"
33
2caa7ca0
BW
34/* Provide default values for new configuration settings. */
35#ifndef XSHAL_ABI
36#define XSHAL_ABI 0
37#endif
38
e0001a05
NC
39#ifndef uint32
40#define uint32 unsigned int
41#endif
42#ifndef int32
43#define int32 signed int
44#endif
45
46/* Notes:
47
e0001a05
NC
48 Naming conventions (used somewhat inconsistently):
49 The xtensa_ functions are exported
50 The xg_ functions are internal
51
52 We also have a couple of different extensibility mechanisms.
53 1) The idiom replacement:
54 This is used when a line is first parsed to
55 replace an instruction pattern with another instruction
56 It is currently limited to replacements of instructions
57 with constant operands.
58 2) The xtensa-relax.c mechanism that has stronger instruction
59 replacement patterns. When an instruction's immediate field
60 does not fit the next instruction sequence is attempted.
61 In addition, "narrow" opcodes are supported this way. */
62
63
64/* Define characters with special meanings to GAS. */
65const char comment_chars[] = "#";
66const char line_comment_chars[] = "#";
67const char line_separator_chars[] = ";";
68const char EXP_CHARS[] = "eE";
69const char FLT_CHARS[] = "rRsSfFdDxXpP";
70
71
43cd72b9
BW
72/* Flags to indicate whether the hardware supports the density and
73 absolute literals options. */
e0001a05 74
e0001a05 75bfd_boolean density_supported = XCHAL_HAVE_DENSITY;
43cd72b9
BW
76bfd_boolean absolute_literals_supported = XSHAL_USE_ABSOLUTE_LITERALS;
77
43cd72b9
BW
78static vliw_insn cur_vinsn;
79
77cba8a3 80unsigned xtensa_num_pipe_stages;
d77b99c9 81unsigned xtensa_fetch_width = XCHAL_INST_FETCH_WIDTH;
43cd72b9
BW
82
83static enum debug_info_type xt_saved_debug_type = DEBUG_NONE;
84
85/* Some functions are only valid in the front end. This variable
c138bc38 86 allows us to assert that we haven't crossed over into the
43cd72b9
BW
87 back end. */
88static bfd_boolean past_xtensa_end = FALSE;
e0001a05
NC
89
90/* Flags for properties of the last instruction in a segment. */
91#define FLAG_IS_A0_WRITER 0x1
92#define FLAG_IS_BAD_LOOPEND 0x2
93
94
95/* We define a special segment names ".literal" to place literals
96 into. The .fini and .init sections are special because they
97 contain code that is moved together by the linker. We give them
98 their own special .fini.literal and .init.literal sections. */
99
100#define LITERAL_SECTION_NAME xtensa_section_rename (".literal")
43cd72b9 101#define LIT4_SECTION_NAME xtensa_section_rename (".lit4")
e0001a05 102#define INIT_SECTION_NAME xtensa_section_rename (".init")
74869ac7 103#define FINI_SECTION_NAME xtensa_section_rename (".fini")
e0001a05
NC
104
105
43cd72b9 106/* This type is used for the directive_stack to keep track of the
74869ac7
BW
107 state of the literal collection pools. If lit_prefix is set, it is
108 used to determine the literal section names; otherwise, the literal
109 sections are determined based on the current text section. The
110 lit_seg and lit4_seg fields cache these literal sections, with the
111 current_text_seg field used a tag to indicate whether the cached
112 values are valid. */
e0001a05
NC
113
114typedef struct lit_state_struct
115{
74869ac7
BW
116 char *lit_prefix;
117 segT current_text_seg;
e0001a05 118 segT lit_seg;
43cd72b9 119 segT lit4_seg;
e0001a05
NC
120} lit_state;
121
122static lit_state default_lit_sections;
123
124
74869ac7
BW
125/* We keep a list of literal segments. The seg_list type is the node
126 for this list. The literal_head pointer is the head of the list,
127 with the literal_head_h dummy node at the start. */
e0001a05
NC
128
129typedef struct seg_list_struct
130{
131 struct seg_list_struct *next;
132 segT seg;
133} seg_list;
134
135static seg_list literal_head_h;
136static seg_list *literal_head = &literal_head_h;
e0001a05
NC
137
138
82e7541d
BW
139/* Lists of symbols. We keep a list of symbols that label the current
140 instruction, so that we can adjust the symbols when inserting alignment
141 for various instructions. We also keep a list of all the symbols on
142 literals, so that we can fix up those symbols when the literals are
143 later moved into the text sections. */
144
145typedef struct sym_list_struct
146{
147 struct sym_list_struct *next;
148 symbolS *sym;
149} sym_list;
150
151static sym_list *insn_labels = NULL;
152static sym_list *free_insn_labels = NULL;
153static sym_list *saved_insn_labels = NULL;
154
155static sym_list *literal_syms;
156
157
43cd72b9
BW
158/* Flags to determine whether to prefer const16 or l32r
159 if both options are available. */
160int prefer_const16 = 0;
161int prefer_l32r = 0;
162
e0001a05
NC
163/* Global flag to indicate when we are emitting literals. */
164int generating_literals = 0;
165
43cd72b9
BW
166/* The following PROPERTY table definitions are copied from
167 <elf/xtensa.h> and must be kept in sync with the code there. */
168
169/* Flags in the property tables to specify whether blocks of memory
170 are literals, instructions, data, or unreachable. For
171 instructions, blocks that begin loop targets and branch targets are
172 designated. Blocks that do not allow density, instruction
173 reordering or transformation are also specified. Finally, for
174 branch targets, branch target alignment priority is included.
175 Alignment of the next block is specified in the current block
176 and the size of the current block does not include any fill required
177 to align to the next block. */
178
179#define XTENSA_PROP_LITERAL 0x00000001
180#define XTENSA_PROP_INSN 0x00000002
181#define XTENSA_PROP_DATA 0x00000004
182#define XTENSA_PROP_UNREACHABLE 0x00000008
183/* Instruction only properties at beginning of code. */
184#define XTENSA_PROP_INSN_LOOP_TARGET 0x00000010
185#define XTENSA_PROP_INSN_BRANCH_TARGET 0x00000020
186/* Instruction only properties about code. */
187#define XTENSA_PROP_INSN_NO_DENSITY 0x00000040
188#define XTENSA_PROP_INSN_NO_REORDER 0x00000080
99ded152
BW
189/* Historically, NO_TRANSFORM was a property of instructions,
190 but it should apply to literals under certain circumstances. */
191#define XTENSA_PROP_NO_TRANSFORM 0x00000100
43cd72b9
BW
192
193/* Branch target alignment information. This transmits information
194 to the linker optimization about the priority of aligning a
195 particular block for branch target alignment: None, low priority,
196 high priority, or required. These only need to be checked in
197 instruction blocks marked as XTENSA_PROP_INSN_BRANCH_TARGET.
198 Common usage is
199
200 switch (GET_XTENSA_PROP_BT_ALIGN (flags))
201 case XTENSA_PROP_BT_ALIGN_NONE:
202 case XTENSA_PROP_BT_ALIGN_LOW:
203 case XTENSA_PROP_BT_ALIGN_HIGH:
204 case XTENSA_PROP_BT_ALIGN_REQUIRE:
205*/
206#define XTENSA_PROP_BT_ALIGN_MASK 0x00000600
207
208/* No branch target alignment. */
209#define XTENSA_PROP_BT_ALIGN_NONE 0x0
210/* Low priority branch target alignment. */
211#define XTENSA_PROP_BT_ALIGN_LOW 0x1
212/* High priority branch target alignment. */
213#define XTENSA_PROP_BT_ALIGN_HIGH 0x2
214/* Required branch target alignment. */
215#define XTENSA_PROP_BT_ALIGN_REQUIRE 0x3
216
217#define GET_XTENSA_PROP_BT_ALIGN(flag) \
218 (((unsigned) ((flag) & (XTENSA_PROP_BT_ALIGN_MASK))) >> 9)
219#define SET_XTENSA_PROP_BT_ALIGN(flag, align) \
220 (((flag) & (~XTENSA_PROP_BT_ALIGN_MASK)) | \
221 (((align) << 9) & XTENSA_PROP_BT_ALIGN_MASK))
222
223
224/* Alignment is specified in the block BEFORE the one that needs
225 alignment. Up to 5 bits. Use GET_XTENSA_PROP_ALIGNMENT(flags) to
226 get the required alignment specified as a power of 2. Use
227 SET_XTENSA_PROP_ALIGNMENT(flags, pow2) to set the required
228 alignment. Be careful of side effects since the SET will evaluate
229 flags twice. Also, note that the SIZE of a block in the property
230 table does not include the alignment size, so the alignment fill
231 must be calculated to determine if two blocks are contiguous.
232 TEXT_ALIGN is not currently implemented but is a placeholder for a
233 possible future implementation. */
234
235#define XTENSA_PROP_ALIGN 0x00000800
236
237#define XTENSA_PROP_ALIGNMENT_MASK 0x0001f000
238
239#define GET_XTENSA_PROP_ALIGNMENT(flag) \
240 (((unsigned) ((flag) & (XTENSA_PROP_ALIGNMENT_MASK))) >> 12)
241#define SET_XTENSA_PROP_ALIGNMENT(flag, align) \
242 (((flag) & (~XTENSA_PROP_ALIGNMENT_MASK)) | \
243 (((align) << 12) & XTENSA_PROP_ALIGNMENT_MASK))
244
245#define XTENSA_PROP_INSN_ABSLIT 0x00020000
246
247
248/* Structure for saving instruction and alignment per-fragment data
249 that will be written to the object file. This structure is
250 equivalent to the actual data that will be written out to the file
251 but is easier to use. We provide a conversion to file flags
252 in frag_flags_to_number. */
253
254typedef struct frag_flags_struct frag_flags;
255
256struct frag_flags_struct
257{
258 /* is_literal should only be used after xtensa_move_literals.
259 If you need to check if you are generating a literal fragment,
260 then use the generating_literals global. */
261
262 unsigned is_literal : 1;
263 unsigned is_insn : 1;
264 unsigned is_data : 1;
265 unsigned is_unreachable : 1;
266
99ded152
BW
267 /* is_specific_opcode implies no_transform. */
268 unsigned is_no_transform : 1;
269
43cd72b9
BW
270 struct
271 {
272 unsigned is_loop_target : 1;
273 unsigned is_branch_target : 1; /* Branch targets have a priority. */
274 unsigned bt_align_priority : 2;
275
276 unsigned is_no_density : 1;
277 /* no_longcalls flag does not need to be placed in the object file. */
43cd72b9
BW
278
279 unsigned is_no_reorder : 1;
280
281 /* Uses absolute literal addressing for l32r. */
282 unsigned is_abslit : 1;
283 } insn;
284 unsigned is_align : 1;
285 unsigned alignment : 5;
286};
287
288
289/* Structure for saving information about a block of property data
290 for frags that have the same flags. */
291struct xtensa_block_info_struct
292{
293 segT sec;
294 bfd_vma offset;
295 size_t size;
296 frag_flags flags;
297 struct xtensa_block_info_struct *next;
298};
299
e0001a05
NC
300
301/* Structure for saving the current state before emitting literals. */
302typedef struct emit_state_struct
303{
304 const char *name;
305 segT now_seg;
306 subsegT now_subseg;
307 int generating_literals;
308} emit_state;
309
310
43cd72b9
BW
311/* Opcode placement information */
312
313typedef unsigned long long bitfield;
314#define bit_is_set(bit, bf) ((bf) & (0x01ll << (bit)))
315#define set_bit(bit, bf) ((bf) |= (0x01ll << (bit)))
316#define clear_bit(bit, bf) ((bf) &= ~(0x01ll << (bit)))
317
318#define MAX_FORMATS 32
319
320typedef struct op_placement_info_struct
321{
322 int num_formats;
323 /* A number describing how restrictive the issue is for this
324 opcode. For example, an opcode that fits lots of different
c138bc38 325 formats has a high freedom, as does an opcode that fits
43cd72b9 326 only one format but many slots in that format. The most
c138bc38 327 restrictive is the opcode that fits only one slot in one
43cd72b9
BW
328 format. */
329 int issuef;
43cd72b9 330 xtensa_format narrowest;
43cd72b9 331 char narrowest_size;
b2d179be 332 char narrowest_slot;
43cd72b9
BW
333
334 /* formats is a bitfield with the Nth bit set
335 if the opcode fits in the Nth xtensa_format. */
336 bitfield formats;
337
338 /* slots[N]'s Mth bit is set if the op fits in the
339 Mth slot of the Nth xtensa_format. */
340 bitfield slots[MAX_FORMATS];
341
342 /* A count of the number of slots in a given format
343 an op can fit (i.e., the bitcount of the slot field above). */
344 char slots_in_format[MAX_FORMATS];
345
346} op_placement_info, *op_placement_info_table;
347
348op_placement_info_table op_placement_table;
349
350
351/* Extra expression types. */
352
353#define O_pltrel O_md1 /* like O_symbol but use a PLT reloc */
354#define O_hi16 O_md2 /* use high 16 bits of symbolic value */
355#define O_lo16 O_md3 /* use low 16 bits of symbolic value */
1bbb5f21 356#define O_pcrel O_md4 /* value is a PC-relative offset */
28dbbc02
BW
357#define O_tlsfunc O_md5 /* TLS_FUNC/TLSDESC_FN relocation */
358#define O_tlsarg O_md6 /* TLS_ARG/TLSDESC_ARG relocation */
359#define O_tlscall O_md7 /* TLS_CALL relocation */
360#define O_tpoff O_md8 /* TPOFF relocation */
361#define O_dtpoff O_md9 /* DTPOFF relocation */
43cd72b9 362
bbdd25a8
BW
363struct suffix_reloc_map
364{
365 char *suffix;
366 int length;
367 bfd_reloc_code_real_type reloc;
368 unsigned char operator;
369};
370
371#define SUFFIX_MAP(str, reloc, op) { str, sizeof (str) - 1, reloc, op }
372
373static struct suffix_reloc_map suffix_relocs[] =
374{
375 SUFFIX_MAP ("l", BFD_RELOC_LO16, O_lo16),
376 SUFFIX_MAP ("h", BFD_RELOC_HI16, O_hi16),
377 SUFFIX_MAP ("plt", BFD_RELOC_XTENSA_PLT, O_pltrel),
1bbb5f21 378 SUFFIX_MAP ("pcrel", BFD_RELOC_32_PCREL, O_pcrel),
28dbbc02
BW
379 SUFFIX_MAP ("tlsfunc", BFD_RELOC_XTENSA_TLS_FUNC, O_tlsfunc),
380 SUFFIX_MAP ("tlsarg", BFD_RELOC_XTENSA_TLS_ARG, O_tlsarg),
381 SUFFIX_MAP ("tlscall", BFD_RELOC_XTENSA_TLS_CALL, O_tlscall),
382 SUFFIX_MAP ("tpoff", BFD_RELOC_XTENSA_TLS_TPOFF, O_tpoff),
383 SUFFIX_MAP ("dtpoff", BFD_RELOC_XTENSA_TLS_DTPOFF, O_dtpoff),
bbdd25a8
BW
384 { (char *) 0, 0, BFD_RELOC_UNUSED, 0 }
385};
386
43cd72b9 387
e0001a05
NC
388/* Directives. */
389
390typedef enum
391{
392 directive_none = 0,
393 directive_literal,
394 directive_density,
43cd72b9 395 directive_transform,
e0001a05
NC
396 directive_freeregs,
397 directive_longcalls,
43cd72b9
BW
398 directive_literal_prefix,
399 directive_schedule,
400 directive_absolute_literals,
401 directive_last_directive
e0001a05
NC
402} directiveE;
403
404typedef struct
405{
406 const char *name;
407 bfd_boolean can_be_negated;
408} directive_infoS;
409
410const directive_infoS directive_info[] =
411{
43cd72b9
BW
412 { "none", FALSE },
413 { "literal", FALSE },
414 { "density", TRUE },
415 { "transform", TRUE },
416 { "freeregs", FALSE },
417 { "longcalls", TRUE },
418 { "literal_prefix", FALSE },
419 { "schedule", TRUE },
420 { "absolute-literals", TRUE }
e0001a05
NC
421};
422
423bfd_boolean directive_state[] =
424{
425 FALSE, /* none */
426 FALSE, /* literal */
43cd72b9 427#if !XCHAL_HAVE_DENSITY
e0001a05
NC
428 FALSE, /* density */
429#else
430 TRUE, /* density */
431#endif
43cd72b9 432 TRUE, /* transform */
e0001a05
NC
433 FALSE, /* freeregs */
434 FALSE, /* longcalls */
43cd72b9 435 FALSE, /* literal_prefix */
2caa7ca0 436 FALSE, /* schedule */
43cd72b9
BW
437#if XSHAL_USE_ABSOLUTE_LITERALS
438 TRUE /* absolute_literals */
439#else
440 FALSE /* absolute_literals */
441#endif
e0001a05
NC
442};
443
e0001a05
NC
444
445/* Directive functions. */
446
7fa3d080
BW
447static void xtensa_begin_directive (int);
448static void xtensa_end_directive (int);
74869ac7 449static void xtensa_literal_prefix (void);
7fa3d080
BW
450static void xtensa_literal_position (int);
451static void xtensa_literal_pseudo (int);
452static void xtensa_frequency_pseudo (int);
453static void xtensa_elf_cons (int);
fb227da0 454static void xtensa_leb128 (int);
e0001a05 455
7fa3d080 456/* Parsing and Idiom Translation. */
e0001a05 457
7fa3d080 458static bfd_reloc_code_real_type xtensa_elf_suffix (char **, expressionS *);
e0001a05 459
e0001a05
NC
460/* Various Other Internal Functions. */
461
84b08ed9
BW
462extern bfd_boolean xg_is_single_relaxable_insn (TInsn *, TInsn *, bfd_boolean);
463static bfd_boolean xg_build_to_insn (TInsn *, TInsn *, BuildInstr *);
7fa3d080
BW
464static void xtensa_mark_literal_pool_location (void);
465static addressT get_expanded_loop_offset (xtensa_opcode);
466static fragS *get_literal_pool_location (segT);
467static void set_literal_pool_location (segT, fragS *);
468static void xtensa_set_frag_assembly_state (fragS *);
469static void finish_vinsn (vliw_insn *);
470static bfd_boolean emit_single_op (TInsn *);
34e41783 471static int total_frag_text_expansion (fragS *);
e0001a05
NC
472
473/* Alignment Functions. */
474
d77b99c9
BW
475static int get_text_align_power (unsigned);
476static int get_text_align_max_fill_size (int, bfd_boolean, bfd_boolean);
664df4e4 477static int branch_align_power (segT);
e0001a05
NC
478
479/* Helpers for xtensa_relax_frag(). */
480
7fa3d080 481static long relax_frag_add_nop (fragS *);
e0001a05 482
b08b5071 483/* Accessors for additional per-subsegment information. */
e0001a05 484
7fa3d080
BW
485static unsigned get_last_insn_flags (segT, subsegT);
486static void set_last_insn_flags (segT, subsegT, unsigned, bfd_boolean);
b08b5071
BW
487static float get_subseg_total_freq (segT, subsegT);
488static float get_subseg_target_freq (segT, subsegT);
489static void set_subseg_freq (segT, subsegT, float, float);
e0001a05
NC
490
491/* Segment list functions. */
492
7fa3d080
BW
493static void xtensa_move_literals (void);
494static void xtensa_reorder_segments (void);
495static void xtensa_switch_to_literal_fragment (emit_state *);
496static void xtensa_switch_to_non_abs_literal_fragment (emit_state *);
497static void xtensa_switch_section_emit_state (emit_state *, segT, subsegT);
498static void xtensa_restore_emit_state (emit_state *);
74869ac7 499static segT cache_literal_section (bfd_boolean);
e0001a05 500
e0001a05 501/* Import from elf32-xtensa.c in BFD library. */
43cd72b9 502
51c8ebc1 503extern asection *xtensa_make_property_section (asection *, const char *);
e0001a05 504
43cd72b9
BW
505/* op_placement_info functions. */
506
7fa3d080
BW
507static void init_op_placement_info_table (void);
508extern bfd_boolean opcode_fits_format_slot (xtensa_opcode, xtensa_format, int);
509static int xg_get_single_size (xtensa_opcode);
510static xtensa_format xg_get_single_format (xtensa_opcode);
b2d179be 511static int xg_get_single_slot (xtensa_opcode);
43cd72b9 512
e0001a05 513/* TInsn and IStack functions. */
43cd72b9 514
7fa3d080
BW
515static bfd_boolean tinsn_has_symbolic_operands (const TInsn *);
516static bfd_boolean tinsn_has_invalid_symbolic_operands (const TInsn *);
517static bfd_boolean tinsn_has_complex_operands (const TInsn *);
518static bfd_boolean tinsn_to_insnbuf (TInsn *, xtensa_insnbuf);
519static bfd_boolean tinsn_check_arguments (const TInsn *);
520static void tinsn_from_chars (TInsn *, char *, int);
521static void tinsn_immed_from_frag (TInsn *, fragS *, int);
522static int get_num_stack_text_bytes (IStack *);
523static int get_num_stack_literal_bytes (IStack *);
e0001a05 524
43cd72b9
BW
525/* vliw_insn functions. */
526
7fa3d080 527static void xg_init_vinsn (vliw_insn *);
d8392fd9 528static void xg_copy_vinsn (vliw_insn *, vliw_insn *);
7fa3d080
BW
529static void xg_clear_vinsn (vliw_insn *);
530static bfd_boolean vinsn_has_specific_opcodes (vliw_insn *);
531static void xg_free_vinsn (vliw_insn *);
43cd72b9 532static bfd_boolean vinsn_to_insnbuf
7fa3d080
BW
533 (vliw_insn *, char *, fragS *, bfd_boolean);
534static void vinsn_from_chars (vliw_insn *, char *);
43cd72b9 535
e0001a05 536/* Expression Utilities. */
43cd72b9 537
7fa3d080
BW
538bfd_boolean expr_is_const (const expressionS *);
539offsetT get_expr_const (const expressionS *);
540void set_expr_const (expressionS *, offsetT);
541bfd_boolean expr_is_register (const expressionS *);
542offsetT get_expr_register (const expressionS *);
543void set_expr_symbol_offset (expressionS *, symbolS *, offsetT);
7fa3d080
BW
544bfd_boolean expr_is_equal (expressionS *, expressionS *);
545static void copy_expr (expressionS *, const expressionS *);
e0001a05 546
9456465c
BW
547/* Section renaming. */
548
7fa3d080 549static void build_section_rename (const char *);
e0001a05 550
e0001a05
NC
551
552/* ISA imported from bfd. */
553extern xtensa_isa xtensa_default_isa;
554
555extern int target_big_endian;
556
557static xtensa_opcode xtensa_addi_opcode;
558static xtensa_opcode xtensa_addmi_opcode;
559static xtensa_opcode xtensa_call0_opcode;
560static xtensa_opcode xtensa_call4_opcode;
561static xtensa_opcode xtensa_call8_opcode;
562static xtensa_opcode xtensa_call12_opcode;
563static xtensa_opcode xtensa_callx0_opcode;
564static xtensa_opcode xtensa_callx4_opcode;
565static xtensa_opcode xtensa_callx8_opcode;
566static xtensa_opcode xtensa_callx12_opcode;
43cd72b9 567static xtensa_opcode xtensa_const16_opcode;
e0001a05 568static xtensa_opcode xtensa_entry_opcode;
d12f9798 569static xtensa_opcode xtensa_extui_opcode;
43cd72b9
BW
570static xtensa_opcode xtensa_movi_opcode;
571static xtensa_opcode xtensa_movi_n_opcode;
e0001a05 572static xtensa_opcode xtensa_isync_opcode;
19e8f41a 573static xtensa_opcode xtensa_j_opcode;
e0001a05 574static xtensa_opcode xtensa_jx_opcode;
43cd72b9 575static xtensa_opcode xtensa_l32r_opcode;
e0001a05
NC
576static xtensa_opcode xtensa_loop_opcode;
577static xtensa_opcode xtensa_loopnez_opcode;
578static xtensa_opcode xtensa_loopgtz_opcode;
43cd72b9 579static xtensa_opcode xtensa_nop_opcode;
e0001a05
NC
580static xtensa_opcode xtensa_nop_n_opcode;
581static xtensa_opcode xtensa_or_opcode;
582static xtensa_opcode xtensa_ret_opcode;
583static xtensa_opcode xtensa_ret_n_opcode;
584static xtensa_opcode xtensa_retw_opcode;
585static xtensa_opcode xtensa_retw_n_opcode;
43cd72b9 586static xtensa_opcode xtensa_rsr_lcount_opcode;
e0001a05 587static xtensa_opcode xtensa_waiti_opcode;
62af60e2 588static int config_max_slots = 0;
e0001a05
NC
589
590\f
591/* Command-line Options. */
592
593bfd_boolean use_literal_section = TRUE;
19fc3723 594enum flix_level produce_flix = FLIX_ALL;
e0001a05 595static bfd_boolean align_targets = TRUE;
43cd72b9 596static bfd_boolean warn_unaligned_branch_targets = FALSE;
e0001a05 597static bfd_boolean has_a0_b_retw = FALSE;
43cd72b9
BW
598static bfd_boolean workaround_a0_b_retw = FALSE;
599static bfd_boolean workaround_b_j_loop_end = FALSE;
600static bfd_boolean workaround_short_loop = FALSE;
e0001a05 601static bfd_boolean maybe_has_short_loop = FALSE;
43cd72b9 602static bfd_boolean workaround_close_loop_end = FALSE;
e0001a05 603static bfd_boolean maybe_has_close_loop_end = FALSE;
03aaa593 604static bfd_boolean enforce_three_byte_loop_align = FALSE;
e0001a05 605
43cd72b9
BW
606/* When workaround_short_loops is TRUE, all loops with early exits must
607 have at least 3 instructions. workaround_all_short_loops is a modifier
608 to the workaround_short_loop flag. In addition to the
609 workaround_short_loop actions, all straightline loopgtz and loopnez
610 must have at least 3 instructions. */
e0001a05 611
43cd72b9 612static bfd_boolean workaround_all_short_loops = FALSE;
e0001a05 613
7fa3d080
BW
614
615static void
616xtensa_setup_hw_workarounds (int earliest, int latest)
617{
618 if (earliest > latest)
619 as_fatal (_("illegal range of target hardware versions"));
620
621 /* Enable all workarounds for pre-T1050.0 hardware. */
622 if (earliest < 105000 || latest < 105000)
623 {
624 workaround_a0_b_retw |= TRUE;
625 workaround_b_j_loop_end |= TRUE;
626 workaround_short_loop |= TRUE;
627 workaround_close_loop_end |= TRUE;
628 workaround_all_short_loops |= TRUE;
03aaa593 629 enforce_three_byte_loop_align = TRUE;
7fa3d080
BW
630 }
631}
632
633
e0001a05
NC
634enum
635{
636 option_density = OPTION_MD_BASE,
637 option_no_density,
638
19fc3723
SA
639 option_flix,
640 option_no_generate_flix,
641 option_no_flix,
642
e0001a05
NC
643 option_relax,
644 option_no_relax,
645
43cd72b9
BW
646 option_link_relax,
647 option_no_link_relax,
648
e0001a05
NC
649 option_generics,
650 option_no_generics,
651
43cd72b9
BW
652 option_transform,
653 option_no_transform,
654
e0001a05
NC
655 option_text_section_literals,
656 option_no_text_section_literals,
657
43cd72b9
BW
658 option_absolute_literals,
659 option_no_absolute_literals,
660
e0001a05
NC
661 option_align_targets,
662 option_no_align_targets,
663
43cd72b9 664 option_warn_unaligned_targets,
e0001a05
NC
665
666 option_longcalls,
667 option_no_longcalls,
668
669 option_workaround_a0_b_retw,
670 option_no_workaround_a0_b_retw,
671
672 option_workaround_b_j_loop_end,
673 option_no_workaround_b_j_loop_end,
674
675 option_workaround_short_loop,
676 option_no_workaround_short_loop,
677
678 option_workaround_all_short_loops,
679 option_no_workaround_all_short_loops,
680
681 option_workaround_close_loop_end,
682 option_no_workaround_close_loop_end,
683
684 option_no_workarounds,
685
e0001a05 686 option_rename_section_name,
e0001a05 687
43cd72b9
BW
688 option_prefer_l32r,
689 option_prefer_const16,
690
691 option_target_hardware
e0001a05
NC
692};
693
694const char *md_shortopts = "";
695
696struct option md_longopts[] =
697{
43cd72b9
BW
698 { "density", no_argument, NULL, option_density },
699 { "no-density", no_argument, NULL, option_no_density },
700
19fc3723
SA
701 { "flix", no_argument, NULL, option_flix },
702 { "no-generate-flix", no_argument, NULL, option_no_generate_flix },
703 { "no-allow-flix", no_argument, NULL, option_no_flix },
704
43cd72b9
BW
705 /* Both "relax" and "generics" are deprecated and treated as equivalent
706 to the "transform" option. */
707 { "relax", no_argument, NULL, option_relax },
708 { "no-relax", no_argument, NULL, option_no_relax },
709 { "generics", no_argument, NULL, option_generics },
710 { "no-generics", no_argument, NULL, option_no_generics },
711
712 { "transform", no_argument, NULL, option_transform },
713 { "no-transform", no_argument, NULL, option_no_transform },
714 { "text-section-literals", no_argument, NULL, option_text_section_literals },
715 { "no-text-section-literals", no_argument, NULL,
716 option_no_text_section_literals },
717 { "absolute-literals", no_argument, NULL, option_absolute_literals },
718 { "no-absolute-literals", no_argument, NULL, option_no_absolute_literals },
e0001a05
NC
719 /* This option was changed from -align-target to -target-align
720 because it conflicted with the "-al" option. */
43cd72b9 721 { "target-align", no_argument, NULL, option_align_targets },
7fa3d080
BW
722 { "no-target-align", no_argument, NULL, option_no_align_targets },
723 { "warn-unaligned-targets", no_argument, NULL,
724 option_warn_unaligned_targets },
43cd72b9
BW
725 { "longcalls", no_argument, NULL, option_longcalls },
726 { "no-longcalls", no_argument, NULL, option_no_longcalls },
727
728 { "no-workaround-a0-b-retw", no_argument, NULL,
729 option_no_workaround_a0_b_retw },
730 { "workaround-a0-b-retw", no_argument, NULL, option_workaround_a0_b_retw },
e0001a05 731
43cd72b9
BW
732 { "no-workaround-b-j-loop-end", no_argument, NULL,
733 option_no_workaround_b_j_loop_end },
734 { "workaround-b-j-loop-end", no_argument, NULL,
735 option_workaround_b_j_loop_end },
e0001a05 736
43cd72b9
BW
737 { "no-workaround-short-loops", no_argument, NULL,
738 option_no_workaround_short_loop },
7fa3d080
BW
739 { "workaround-short-loops", no_argument, NULL,
740 option_workaround_short_loop },
e0001a05 741
43cd72b9
BW
742 { "no-workaround-all-short-loops", no_argument, NULL,
743 option_no_workaround_all_short_loops },
744 { "workaround-all-short-loop", no_argument, NULL,
745 option_workaround_all_short_loops },
746
747 { "prefer-l32r", no_argument, NULL, option_prefer_l32r },
748 { "prefer-const16", no_argument, NULL, option_prefer_const16 },
749
750 { "no-workarounds", no_argument, NULL, option_no_workarounds },
751
752 { "no-workaround-close-loop-end", no_argument, NULL,
753 option_no_workaround_close_loop_end },
754 { "workaround-close-loop-end", no_argument, NULL,
755 option_workaround_close_loop_end },
e0001a05 756
7fa3d080 757 { "rename-section", required_argument, NULL, option_rename_section_name },
e0001a05 758
43cd72b9
BW
759 { "link-relax", no_argument, NULL, option_link_relax },
760 { "no-link-relax", no_argument, NULL, option_no_link_relax },
761
762 { "target-hardware", required_argument, NULL, option_target_hardware },
763
764 { NULL, no_argument, NULL, 0 }
e0001a05
NC
765};
766
767size_t md_longopts_size = sizeof md_longopts;
768
769
770int
7fa3d080 771md_parse_option (int c, char *arg)
e0001a05
NC
772{
773 switch (c)
774 {
775 case option_density:
43cd72b9 776 as_warn (_("--density option is ignored"));
e0001a05
NC
777 return 1;
778 case option_no_density:
43cd72b9 779 as_warn (_("--no-density option is ignored"));
e0001a05 780 return 1;
43cd72b9
BW
781 case option_link_relax:
782 linkrelax = 1;
e0001a05 783 return 1;
43cd72b9
BW
784 case option_no_link_relax:
785 linkrelax = 0;
e0001a05 786 return 1;
19fc3723
SA
787 case option_flix:
788 produce_flix = FLIX_ALL;
789 return 1;
790 case option_no_generate_flix:
791 produce_flix = FLIX_NO_GENERATE;
792 return 1;
793 case option_no_flix:
794 produce_flix = FLIX_NONE;
795 return 1;
43cd72b9
BW
796 case option_generics:
797 as_warn (_("--generics is deprecated; use --transform instead"));
798 return md_parse_option (option_transform, arg);
799 case option_no_generics:
800 as_warn (_("--no-generics is deprecated; use --no-transform instead"));
801 return md_parse_option (option_no_transform, arg);
802 case option_relax:
803 as_warn (_("--relax is deprecated; use --transform instead"));
804 return md_parse_option (option_transform, arg);
805 case option_no_relax:
806 as_warn (_("--no-relax is deprecated; use --no-transform instead"));
807 return md_parse_option (option_no_transform, arg);
e0001a05
NC
808 case option_longcalls:
809 directive_state[directive_longcalls] = TRUE;
810 return 1;
811 case option_no_longcalls:
812 directive_state[directive_longcalls] = FALSE;
813 return 1;
814 case option_text_section_literals:
815 use_literal_section = FALSE;
816 return 1;
817 case option_no_text_section_literals:
818 use_literal_section = TRUE;
819 return 1;
43cd72b9
BW
820 case option_absolute_literals:
821 if (!absolute_literals_supported)
822 {
823 as_fatal (_("--absolute-literals option not supported in this Xtensa configuration"));
824 return 0;
825 }
826 directive_state[directive_absolute_literals] = TRUE;
827 return 1;
828 case option_no_absolute_literals:
829 directive_state[directive_absolute_literals] = FALSE;
830 return 1;
831
e0001a05
NC
832 case option_workaround_a0_b_retw:
833 workaround_a0_b_retw = TRUE;
e0001a05
NC
834 return 1;
835 case option_no_workaround_a0_b_retw:
836 workaround_a0_b_retw = FALSE;
e0001a05
NC
837 return 1;
838 case option_workaround_b_j_loop_end:
839 workaround_b_j_loop_end = TRUE;
e0001a05
NC
840 return 1;
841 case option_no_workaround_b_j_loop_end:
842 workaround_b_j_loop_end = FALSE;
e0001a05
NC
843 return 1;
844
845 case option_workaround_short_loop:
846 workaround_short_loop = TRUE;
e0001a05
NC
847 return 1;
848 case option_no_workaround_short_loop:
849 workaround_short_loop = FALSE;
e0001a05
NC
850 return 1;
851
852 case option_workaround_all_short_loops:
853 workaround_all_short_loops = TRUE;
e0001a05
NC
854 return 1;
855 case option_no_workaround_all_short_loops:
856 workaround_all_short_loops = FALSE;
e0001a05
NC
857 return 1;
858
859 case option_workaround_close_loop_end:
860 workaround_close_loop_end = TRUE;
e0001a05
NC
861 return 1;
862 case option_no_workaround_close_loop_end:
863 workaround_close_loop_end = FALSE;
e0001a05
NC
864 return 1;
865
866 case option_no_workarounds:
867 workaround_a0_b_retw = FALSE;
e0001a05 868 workaround_b_j_loop_end = FALSE;
e0001a05 869 workaround_short_loop = FALSE;
e0001a05 870 workaround_all_short_loops = FALSE;
e0001a05 871 workaround_close_loop_end = FALSE;
e0001a05 872 return 1;
43cd72b9 873
e0001a05
NC
874 case option_align_targets:
875 align_targets = TRUE;
876 return 1;
877 case option_no_align_targets:
878 align_targets = FALSE;
879 return 1;
880
43cd72b9
BW
881 case option_warn_unaligned_targets:
882 warn_unaligned_branch_targets = TRUE;
e0001a05
NC
883 return 1;
884
e0001a05
NC
885 case option_rename_section_name:
886 build_section_rename (arg);
887 return 1;
e0001a05
NC
888
889 case 'Q':
890 /* -Qy, -Qn: SVR4 arguments controlling whether a .comment section
891 should be emitted or not. FIXME: Not implemented. */
892 return 1;
c138bc38 893
43cd72b9
BW
894 case option_prefer_l32r:
895 if (prefer_const16)
896 as_fatal (_("prefer-l32r conflicts with prefer-const16"));
897 prefer_l32r = 1;
898 return 1;
899
900 case option_prefer_const16:
901 if (prefer_l32r)
902 as_fatal (_("prefer-const16 conflicts with prefer-l32r"));
903 prefer_const16 = 1;
904 return 1;
905
c138bc38 906 case option_target_hardware:
43cd72b9
BW
907 {
908 int earliest, latest = 0;
909 if (*arg == 0 || *arg == '-')
910 as_fatal (_("invalid target hardware version"));
911
912 earliest = strtol (arg, &arg, 0);
913
914 if (*arg == 0)
915 latest = earliest;
916 else if (*arg == '-')
917 {
918 if (*++arg == 0)
919 as_fatal (_("invalid target hardware version"));
920 latest = strtol (arg, &arg, 0);
921 }
922 if (*arg != 0)
923 as_fatal (_("invalid target hardware version"));
924
925 xtensa_setup_hw_workarounds (earliest, latest);
926 return 1;
927 }
928
929 case option_transform:
930 /* This option has no affect other than to use the defaults,
931 which are already set. */
932 return 1;
933
934 case option_no_transform:
935 /* This option turns off all transformations of any kind.
936 However, because we want to preserve the state of other
937 directives, we only change its own field. Thus, before
938 you perform any transformation, always check if transform
939 is available. If you use the functions we provide for this
940 purpose, you will be ok. */
941 directive_state[directive_transform] = FALSE;
942 return 1;
943
e0001a05
NC
944 default:
945 return 0;
946 }
947}
948
949
950void
7fa3d080 951md_show_usage (FILE *stream)
e0001a05 952{
43cd72b9
BW
953 fputs ("\n\
954Xtensa options:\n\
9456465c
BW
955 --[no-]text-section-literals\n\
956 [Do not] put literals in the text section\n\
957 --[no-]absolute-literals\n\
958 [Do not] default to use non-PC-relative literals\n\
959 --[no-]target-align [Do not] try to align branch targets\n\
960 --[no-]longcalls [Do not] emit 32-bit call sequences\n\
961 --[no-]transform [Do not] transform instructions\n\
19fc3723
SA
962 --flix both allow hand-written and generate flix bundles\n\
963 --no-generate-flix allow hand-written but do not generate\n\
964 flix bundles\n\
965 --no-allow-flix neither allow hand-written nor generate\n\
966 flix bundles\n\
9456465c 967 --rename-section old=new Rename section 'old' to 'new'\n", stream);
e0001a05
NC
968}
969
7fa3d080
BW
970\f
971/* Functions related to the list of current label symbols. */
43cd72b9
BW
972
973static void
7fa3d080 974xtensa_add_insn_label (symbolS *sym)
43cd72b9 975{
7fa3d080 976 sym_list *l;
43cd72b9 977
7fa3d080
BW
978 if (!free_insn_labels)
979 l = (sym_list *) xmalloc (sizeof (sym_list));
980 else
43cd72b9 981 {
7fa3d080
BW
982 l = free_insn_labels;
983 free_insn_labels = l->next;
984 }
985
986 l->sym = sym;
987 l->next = insn_labels;
988 insn_labels = l;
989}
990
991
992static void
993xtensa_clear_insn_labels (void)
994{
995 sym_list **pl;
996
997 for (pl = &free_insn_labels; *pl != NULL; pl = &(*pl)->next)
998 ;
999 *pl = insn_labels;
1000 insn_labels = NULL;
1001}
1002
1003
7fa3d080 1004static void
c3ea6048 1005xtensa_move_labels (fragS *new_frag, valueT new_offset)
7fa3d080
BW
1006{
1007 sym_list *lit;
1008
1009 for (lit = insn_labels; lit; lit = lit->next)
1010 {
1011 symbolS *lit_sym = lit->sym;
c3ea6048
BW
1012 S_SET_VALUE (lit_sym, new_offset);
1013 symbol_set_frag (lit_sym, new_frag);
43cd72b9
BW
1014 }
1015}
1016
e0001a05
NC
1017\f
1018/* Directive data and functions. */
1019
1020typedef struct state_stackS_struct
1021{
1022 directiveE directive;
1023 bfd_boolean negated;
1024 bfd_boolean old_state;
1025 const char *file;
1026 unsigned int line;
1027 const void *datum;
1028 struct state_stackS_struct *prev;
1029} state_stackS;
1030
1031state_stackS *directive_state_stack;
1032
1033const pseudo_typeS md_pseudo_table[] =
1034{
43cd72b9
BW
1035 { "align", s_align_bytes, 0 }, /* Defaulting is invalid (0). */
1036 { "literal_position", xtensa_literal_position, 0 },
1037 { "frame", s_ignore, 0 }, /* Formerly used for STABS debugging. */
1038 { "long", xtensa_elf_cons, 4 },
1039 { "word", xtensa_elf_cons, 4 },
1bbb5f21 1040 { "4byte", xtensa_elf_cons, 4 },
43cd72b9 1041 { "short", xtensa_elf_cons, 2 },
1bbb5f21 1042 { "2byte", xtensa_elf_cons, 2 },
fb227da0
BW
1043 { "sleb128", xtensa_leb128, 1},
1044 { "uleb128", xtensa_leb128, 0},
43cd72b9
BW
1045 { "begin", xtensa_begin_directive, 0 },
1046 { "end", xtensa_end_directive, 0 },
43cd72b9
BW
1047 { "literal", xtensa_literal_pseudo, 0 },
1048 { "frequency", xtensa_frequency_pseudo, 0 },
1049 { NULL, 0, 0 },
e0001a05
NC
1050};
1051
1052
7fa3d080
BW
1053static bfd_boolean
1054use_transform (void)
e0001a05 1055{
43cd72b9
BW
1056 /* After md_end, you should be checking frag by frag, rather
1057 than state directives. */
9c2799c2 1058 gas_assert (!past_xtensa_end);
43cd72b9 1059 return directive_state[directive_transform];
e0001a05
NC
1060}
1061
1062
7fa3d080
BW
1063static bfd_boolean
1064do_align_targets (void)
e0001a05 1065{
7b1cc377
BW
1066 /* Do not use this function after md_end; just look at align_targets
1067 instead. There is no target-align directive, so alignment is either
1068 enabled for all frags or not done at all. */
9c2799c2 1069 gas_assert (!past_xtensa_end);
43cd72b9 1070 return align_targets && use_transform ();
e0001a05
NC
1071}
1072
1073
1074static void
7fa3d080 1075directive_push (directiveE directive, bfd_boolean negated, const void *datum)
e0001a05
NC
1076{
1077 char *file;
1078 unsigned int line;
1079 state_stackS *stack = (state_stackS *) xmalloc (sizeof (state_stackS));
1080
1081 as_where (&file, &line);
1082
1083 stack->directive = directive;
1084 stack->negated = negated;
1085 stack->old_state = directive_state[directive];
1086 stack->file = file;
1087 stack->line = line;
1088 stack->datum = datum;
1089 stack->prev = directive_state_stack;
1090 directive_state_stack = stack;
1091
1092 directive_state[directive] = !negated;
1093}
1094
7fa3d080 1095
e0001a05 1096static void
7fa3d080
BW
1097directive_pop (directiveE *directive,
1098 bfd_boolean *negated,
1099 const char **file,
1100 unsigned int *line,
1101 const void **datum)
e0001a05
NC
1102{
1103 state_stackS *top = directive_state_stack;
1104
1105 if (!directive_state_stack)
1106 {
1107 as_bad (_("unmatched end directive"));
1108 *directive = directive_none;
1109 return;
1110 }
1111
1112 directive_state[directive_state_stack->directive] = top->old_state;
1113 *directive = top->directive;
1114 *negated = top->negated;
1115 *file = top->file;
1116 *line = top->line;
1117 *datum = top->datum;
1118 directive_state_stack = top->prev;
1119 free (top);
1120}
1121
1122
1123static void
7fa3d080 1124directive_balance (void)
e0001a05
NC
1125{
1126 while (directive_state_stack)
1127 {
1128 directiveE directive;
1129 bfd_boolean negated;
1130 const char *file;
1131 unsigned int line;
1132 const void *datum;
1133
1134 directive_pop (&directive, &negated, &file, &line, &datum);
1135 as_warn_where ((char *) file, line,
1136 _(".begin directive with no matching .end directive"));
1137 }
1138}
1139
1140
1141static bfd_boolean
7fa3d080 1142inside_directive (directiveE dir)
e0001a05
NC
1143{
1144 state_stackS *top = directive_state_stack;
1145
1146 while (top && top->directive != dir)
1147 top = top->prev;
1148
1149 return (top != NULL);
1150}
1151
1152
1153static void
7fa3d080 1154get_directive (directiveE *directive, bfd_boolean *negated)
e0001a05
NC
1155{
1156 int len;
1157 unsigned i;
43cd72b9 1158 char *directive_string;
e0001a05
NC
1159
1160 if (strncmp (input_line_pointer, "no-", 3) != 0)
1161 *negated = FALSE;
1162 else
1163 {
1164 *negated = TRUE;
1165 input_line_pointer += 3;
1166 }
1167
1168 len = strspn (input_line_pointer,
43cd72b9
BW
1169 "abcdefghijklmnopqrstuvwxyz_-/0123456789.");
1170
1171 /* This code is a hack to make .begin [no-][generics|relax] exactly
1172 equivalent to .begin [no-]transform. We should remove it when
1173 we stop accepting those options. */
c138bc38 1174
43cd72b9
BW
1175 if (strncmp (input_line_pointer, "generics", strlen ("generics")) == 0)
1176 {
1177 as_warn (_("[no-]generics is deprecated; use [no-]transform instead"));
1178 directive_string = "transform";
1179 }
1180 else if (strncmp (input_line_pointer, "relax", strlen ("relax")) == 0)
1181 {
1182 as_warn (_("[no-]relax is deprecated; use [no-]transform instead"));
1183 directive_string = "transform";
c138bc38 1184 }
43cd72b9
BW
1185 else
1186 directive_string = input_line_pointer;
e0001a05
NC
1187
1188 for (i = 0; i < sizeof (directive_info) / sizeof (*directive_info); ++i)
1189 {
43cd72b9 1190 if (strncmp (directive_string, directive_info[i].name, len) == 0)
e0001a05
NC
1191 {
1192 input_line_pointer += len;
1193 *directive = (directiveE) i;
1194 if (*negated && !directive_info[i].can_be_negated)
43cd72b9 1195 as_bad (_("directive %s cannot be negated"),
e0001a05
NC
1196 directive_info[i].name);
1197 return;
1198 }
1199 }
1200
1201 as_bad (_("unknown directive"));
1202 *directive = (directiveE) XTENSA_UNDEFINED;
1203}
1204
1205
1206static void
7fa3d080 1207xtensa_begin_directive (int ignore ATTRIBUTE_UNUSED)
e0001a05
NC
1208{
1209 directiveE directive;
1210 bfd_boolean negated;
1211 emit_state *state;
e0001a05
NC
1212 lit_state *ls;
1213
1214 get_directive (&directive, &negated);
1215 if (directive == (directiveE) XTENSA_UNDEFINED)
1216 {
1217 discard_rest_of_line ();
1218 return;
1219 }
1220
43cd72b9
BW
1221 if (cur_vinsn.inside_bundle)
1222 as_bad (_("directives are not valid inside bundles"));
1223
e0001a05
NC
1224 switch (directive)
1225 {
1226 case directive_literal:
82e7541d
BW
1227 if (!inside_directive (directive_literal))
1228 {
1229 /* Previous labels go with whatever follows this directive, not with
1230 the literal, so save them now. */
1231 saved_insn_labels = insn_labels;
1232 insn_labels = NULL;
1233 }
43cd72b9 1234 as_warn (_(".begin literal is deprecated; use .literal instead"));
e0001a05
NC
1235 state = (emit_state *) xmalloc (sizeof (emit_state));
1236 xtensa_switch_to_literal_fragment (state);
1237 directive_push (directive_literal, negated, state);
1238 break;
1239
1240 case directive_literal_prefix:
c138bc38 1241 /* Have to flush pending output because a movi relaxed to an l32r
43cd72b9
BW
1242 might produce a literal. */
1243 md_flush_pending_output ();
e0001a05
NC
1244 /* Check to see if the current fragment is a literal
1245 fragment. If it is, then this operation is not allowed. */
43cd72b9 1246 if (generating_literals)
e0001a05
NC
1247 {
1248 as_bad (_("cannot set literal_prefix inside literal fragment"));
1249 return;
1250 }
1251
1252 /* Allocate the literal state for this section and push
1253 onto the directive stack. */
1254 ls = xmalloc (sizeof (lit_state));
9c2799c2 1255 gas_assert (ls);
e0001a05
NC
1256
1257 *ls = default_lit_sections;
e0001a05
NC
1258 directive_push (directive_literal_prefix, negated, ls);
1259
e0001a05 1260 /* Process the new prefix. */
74869ac7 1261 xtensa_literal_prefix ();
e0001a05
NC
1262 break;
1263
1264 case directive_freeregs:
1265 /* This information is currently unused, but we'll accept the statement
1266 and just discard the rest of the line. This won't check the syntax,
1267 but it will accept every correct freeregs directive. */
1268 input_line_pointer += strcspn (input_line_pointer, "\n");
1269 directive_push (directive_freeregs, negated, 0);
1270 break;
1271
43cd72b9
BW
1272 case directive_schedule:
1273 md_flush_pending_output ();
1274 frag_var (rs_fill, 0, 0, frag_now->fr_subtype,
1275 frag_now->fr_symbol, frag_now->fr_offset, NULL);
1276 directive_push (directive_schedule, negated, 0);
1277 xtensa_set_frag_assembly_state (frag_now);
1278 break;
1279
e0001a05 1280 case directive_density:
43cd72b9
BW
1281 as_warn (_(".begin [no-]density is ignored"));
1282 break;
1283
1284 case directive_absolute_literals:
1285 md_flush_pending_output ();
1286 if (!absolute_literals_supported && !negated)
e0001a05 1287 {
43cd72b9 1288 as_warn (_("Xtensa absolute literals option not supported; ignored"));
e0001a05
NC
1289 break;
1290 }
43cd72b9
BW
1291 xtensa_set_frag_assembly_state (frag_now);
1292 directive_push (directive, negated, 0);
1293 break;
e0001a05
NC
1294
1295 default:
43cd72b9
BW
1296 md_flush_pending_output ();
1297 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
1298 directive_push (directive, negated, 0);
1299 break;
1300 }
1301
1302 demand_empty_rest_of_line ();
1303}
1304
1305
1306static void
7fa3d080 1307xtensa_end_directive (int ignore ATTRIBUTE_UNUSED)
e0001a05
NC
1308{
1309 directiveE begin_directive, end_directive;
1310 bfd_boolean begin_negated, end_negated;
1311 const char *file;
1312 unsigned int line;
1313 emit_state *state;
43cd72b9 1314 emit_state **state_ptr;
e0001a05
NC
1315 lit_state *s;
1316
43cd72b9
BW
1317 if (cur_vinsn.inside_bundle)
1318 as_bad (_("directives are not valid inside bundles"));
82e7541d 1319
e0001a05 1320 get_directive (&end_directive, &end_negated);
43cd72b9
BW
1321
1322 md_flush_pending_output ();
1323
1324 switch (end_directive)
e0001a05 1325 {
43cd72b9 1326 case (directiveE) XTENSA_UNDEFINED:
e0001a05
NC
1327 discard_rest_of_line ();
1328 return;
e0001a05 1329
43cd72b9
BW
1330 case directive_density:
1331 as_warn (_(".end [no-]density is ignored"));
e0001a05 1332 demand_empty_rest_of_line ();
43cd72b9
BW
1333 break;
1334
1335 case directive_absolute_literals:
1336 if (!absolute_literals_supported && !end_negated)
1337 {
1338 as_warn (_("Xtensa absolute literals option not supported; ignored"));
1339 demand_empty_rest_of_line ();
1340 return;
1341 }
1342 break;
1343
1344 default:
1345 break;
e0001a05
NC
1346 }
1347
43cd72b9 1348 state_ptr = &state; /* use state_ptr to avoid type-punning warning */
e0001a05 1349 directive_pop (&begin_directive, &begin_negated, &file, &line,
43cd72b9 1350 (const void **) state_ptr);
e0001a05
NC
1351
1352 if (begin_directive != directive_none)
1353 {
1354 if (begin_directive != end_directive || begin_negated != end_negated)
1355 {
1356 as_bad (_("does not match begin %s%s at %s:%d"),
1357 begin_negated ? "no-" : "",
1358 directive_info[begin_directive].name, file, line);
1359 }
1360 else
1361 {
1362 switch (end_directive)
1363 {
1364 case directive_literal:
1365 frag_var (rs_fill, 0, 0, 0, NULL, 0, NULL);
1366 xtensa_restore_emit_state (state);
43cd72b9 1367 xtensa_set_frag_assembly_state (frag_now);
e0001a05 1368 free (state);
82e7541d
BW
1369 if (!inside_directive (directive_literal))
1370 {
1371 /* Restore the list of current labels. */
1372 xtensa_clear_insn_labels ();
1373 insn_labels = saved_insn_labels;
1374 }
e0001a05
NC
1375 break;
1376
e0001a05
NC
1377 case directive_literal_prefix:
1378 /* Restore the default collection sections from saved state. */
1379 s = (lit_state *) state;
9c2799c2 1380 gas_assert (s);
e8247da7 1381 default_lit_sections = *s;
e0001a05 1382
74869ac7
BW
1383 /* Free the state storage. */
1384 free (s->lit_prefix);
e0001a05
NC
1385 free (s);
1386 break;
1387
43cd72b9
BW
1388 case directive_schedule:
1389 case directive_freeregs:
1390 break;
1391
e0001a05 1392 default:
43cd72b9 1393 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
1394 break;
1395 }
1396 }
1397 }
1398
1399 demand_empty_rest_of_line ();
1400}
1401
1402
1403/* Place an aligned literal fragment at the current location. */
1404
1405static void
7fa3d080 1406xtensa_literal_position (int ignore ATTRIBUTE_UNUSED)
e0001a05 1407{
43cd72b9
BW
1408 md_flush_pending_output ();
1409
e0001a05
NC
1410 if (inside_directive (directive_literal))
1411 as_warn (_(".literal_position inside literal directive; ignoring"));
43cd72b9 1412 xtensa_mark_literal_pool_location ();
e0001a05
NC
1413
1414 demand_empty_rest_of_line ();
82e7541d 1415 xtensa_clear_insn_labels ();
e0001a05
NC
1416}
1417
1418
43cd72b9 1419/* Support .literal label, expr, ... */
e0001a05
NC
1420
1421static void
7fa3d080 1422xtensa_literal_pseudo (int ignored ATTRIBUTE_UNUSED)
e0001a05
NC
1423{
1424 emit_state state;
1745fcba 1425 char *p, *base_name;
e0001a05 1426 char c;
e0001a05
NC
1427 segT dest_seg;
1428
82e7541d
BW
1429 if (inside_directive (directive_literal))
1430 {
1431 as_bad (_(".literal not allowed inside .begin literal region"));
1432 ignore_rest_of_line ();
1433 return;
1434 }
1435
43cd72b9
BW
1436 md_flush_pending_output ();
1437
82e7541d
BW
1438 /* Previous labels go with whatever follows this directive, not with
1439 the literal, so save them now. */
1440 saved_insn_labels = insn_labels;
1441 insn_labels = NULL;
1442
e0001a05
NC
1443 /* If we are using text-section literals, then this is the right value... */
1444 dest_seg = now_seg;
1445
1446 base_name = input_line_pointer;
1447
1448 xtensa_switch_to_literal_fragment (&state);
1449
43cd72b9 1450 /* ...but if we aren't using text-section-literals, then we
e0001a05 1451 need to put them in the section we just switched to. */
43cd72b9 1452 if (use_literal_section || directive_state[directive_absolute_literals])
e0001a05
NC
1453 dest_seg = now_seg;
1454
43cd72b9
BW
1455 /* All literals are aligned to four-byte boundaries. */
1456 frag_align (2, 0, 0);
1457 record_alignment (now_seg, 2);
e0001a05
NC
1458
1459 c = get_symbol_end ();
1460 /* Just after name is now '\0'. */
1461 p = input_line_pointer;
1462 *p = c;
1463 SKIP_WHITESPACE ();
1464
1465 if (*input_line_pointer != ',' && *input_line_pointer != ':')
1466 {
1467 as_bad (_("expected comma or colon after symbol name; "
1468 "rest of line ignored"));
1469 ignore_rest_of_line ();
1470 xtensa_restore_emit_state (&state);
1471 return;
1472 }
1473 *p = 0;
1474
e0001a05 1475 colon (base_name);
e0001a05 1476
e0001a05 1477 *p = c;
43cd72b9 1478 input_line_pointer++; /* skip ',' or ':' */
e0001a05 1479
43cd72b9 1480 xtensa_elf_cons (4);
e0001a05
NC
1481
1482 xtensa_restore_emit_state (&state);
82e7541d
BW
1483
1484 /* Restore the list of current labels. */
1485 xtensa_clear_insn_labels ();
1486 insn_labels = saved_insn_labels;
e0001a05
NC
1487}
1488
1489
1490static void
74869ac7 1491xtensa_literal_prefix (void)
e0001a05 1492{
74869ac7
BW
1493 char *name;
1494 int len;
1495
1496 /* Parse the new prefix from the input_line_pointer. */
1497 SKIP_WHITESPACE ();
1498 len = strspn (input_line_pointer,
1499 "ABCDEFGHIJKLMNOPQRSTUVWXYZ"
1500 "abcdefghijklmnopqrstuvwxyz_/0123456789.$");
e0001a05
NC
1501
1502 /* Get a null-terminated copy of the name. */
1503 name = xmalloc (len + 1);
9c2799c2 1504 gas_assert (name);
74869ac7 1505 strncpy (name, input_line_pointer, len);
e0001a05
NC
1506 name[len] = 0;
1507
74869ac7
BW
1508 /* Skip the name in the input line. */
1509 input_line_pointer += len;
43cd72b9 1510
74869ac7 1511 default_lit_sections.lit_prefix = name;
43cd72b9 1512
74869ac7 1513 /* Clear cached literal sections, since the prefix has changed. */
43cd72b9
BW
1514 default_lit_sections.lit_seg = NULL;
1515 default_lit_sections.lit4_seg = NULL;
43cd72b9
BW
1516}
1517
1518
1519/* Support ".frequency branch_target_frequency fall_through_frequency". */
1520
1521static void
7fa3d080 1522xtensa_frequency_pseudo (int ignored ATTRIBUTE_UNUSED)
43cd72b9
BW
1523{
1524 float fall_through_f, target_f;
43cd72b9
BW
1525
1526 fall_through_f = (float) strtod (input_line_pointer, &input_line_pointer);
1527 if (fall_through_f < 0)
1528 {
1529 as_bad (_("fall through frequency must be greater than 0"));
1530 ignore_rest_of_line ();
1531 return;
1532 }
1533
1534 target_f = (float) strtod (input_line_pointer, &input_line_pointer);
1535 if (target_f < 0)
1536 {
1537 as_bad (_("branch target frequency must be greater than 0"));
1538 ignore_rest_of_line ();
1539 return;
1540 }
1541
b08b5071 1542 set_subseg_freq (now_seg, now_subseg, target_f + fall_through_f, target_f);
43cd72b9
BW
1543
1544 demand_empty_rest_of_line ();
1545}
1546
1547
1548/* Like normal .long/.short/.word, except support @plt, etc.
1549 Clobbers input_line_pointer, checks end-of-line. */
1550
1551static void
7fa3d080 1552xtensa_elf_cons (int nbytes)
43cd72b9
BW
1553{
1554 expressionS exp;
1555 bfd_reloc_code_real_type reloc;
1556
1557 md_flush_pending_output ();
1558
1559 if (cur_vinsn.inside_bundle)
1560 as_bad (_("directives are not valid inside bundles"));
1561
1562 if (is_it_end_of_statement ())
1563 {
1564 demand_empty_rest_of_line ();
1565 return;
1566 }
1567
1568 do
1569 {
1570 expression (&exp);
1571 if (exp.X_op == O_symbol
1572 && *input_line_pointer == '@'
1573 && ((reloc = xtensa_elf_suffix (&input_line_pointer, &exp))
1574 != BFD_RELOC_NONE))
1575 {
1576 reloc_howto_type *reloc_howto =
1577 bfd_reloc_type_lookup (stdoutput, reloc);
1578
1579 if (reloc == BFD_RELOC_UNUSED || !reloc_howto)
1580 as_bad (_("unsupported relocation"));
1581 else if ((reloc >= BFD_RELOC_XTENSA_SLOT0_OP
1582 && reloc <= BFD_RELOC_XTENSA_SLOT14_OP)
1583 || (reloc >= BFD_RELOC_XTENSA_SLOT0_ALT
1584 && reloc <= BFD_RELOC_XTENSA_SLOT14_ALT))
1585 as_bad (_("opcode-specific %s relocation used outside "
1586 "an instruction"), reloc_howto->name);
1587 else if (nbytes != (int) bfd_get_reloc_size (reloc_howto))
1588 as_bad (_("%s relocations do not fit in %d bytes"),
1589 reloc_howto->name, nbytes);
28dbbc02
BW
1590 else if (reloc == BFD_RELOC_XTENSA_TLS_FUNC
1591 || reloc == BFD_RELOC_XTENSA_TLS_ARG
1592 || reloc == BFD_RELOC_XTENSA_TLS_CALL)
1593 as_bad (_("invalid use of %s relocation"), reloc_howto->name);
43cd72b9
BW
1594 else
1595 {
1596 char *p = frag_more ((int) nbytes);
1597 xtensa_set_frag_assembly_state (frag_now);
1598 fix_new_exp (frag_now, p - frag_now->fr_literal,
1bbb5f21 1599 nbytes, &exp, reloc_howto->pc_relative, reloc);
43cd72b9
BW
1600 }
1601 }
1602 else
1f7efbae
BW
1603 {
1604 xtensa_set_frag_assembly_state (frag_now);
1605 emit_expr (&exp, (unsigned int) nbytes);
1606 }
43cd72b9
BW
1607 }
1608 while (*input_line_pointer++ == ',');
1609
1610 input_line_pointer--; /* Put terminator back into stream. */
1611 demand_empty_rest_of_line ();
1612}
1613
fb227da0
BW
1614static bfd_boolean is_leb128_expr;
1615
1616static void
1617xtensa_leb128 (int sign)
1618{
1619 is_leb128_expr = TRUE;
1620 s_leb128 (sign);
1621 is_leb128_expr = FALSE;
1622}
1623
7fa3d080
BW
1624\f
1625/* Parsing and Idiom Translation. */
43cd72b9
BW
1626
1627/* Parse @plt, etc. and return the desired relocation. */
1628static bfd_reloc_code_real_type
7fa3d080 1629xtensa_elf_suffix (char **str_p, expressionS *exp_p)
43cd72b9 1630{
43cd72b9
BW
1631 char ident[20];
1632 char *str = *str_p;
1633 char *str2;
1634 int ch;
1635 int len;
bbdd25a8 1636 struct suffix_reloc_map *ptr;
43cd72b9
BW
1637
1638 if (*str++ != '@')
1639 return BFD_RELOC_NONE;
1640
1641 for (ch = *str, str2 = ident;
1642 (str2 < ident + sizeof (ident) - 1
1643 && (ISALNUM (ch) || ch == '@'));
1644 ch = *++str)
1645 {
1646 *str2++ = (ISLOWER (ch)) ? ch : TOLOWER (ch);
1647 }
1648
1649 *str2 = '\0';
1650 len = str2 - ident;
1651
1652 ch = ident[0];
bbdd25a8
BW
1653 for (ptr = &suffix_relocs[0]; ptr->length > 0; ptr++)
1654 if (ch == ptr->suffix[0]
43cd72b9 1655 && len == ptr->length
bbdd25a8 1656 && memcmp (ident, ptr->suffix, ptr->length) == 0)
43cd72b9
BW
1657 {
1658 /* Now check for "identifier@suffix+constant". */
1659 if (*str == '-' || *str == '+')
1660 {
1661 char *orig_line = input_line_pointer;
1662 expressionS new_exp;
1663
1664 input_line_pointer = str;
1665 expression (&new_exp);
1666 if (new_exp.X_op == O_constant)
1667 {
1668 exp_p->X_add_number += new_exp.X_add_number;
1669 str = input_line_pointer;
1670 }
1671
1672 if (&input_line_pointer != str_p)
1673 input_line_pointer = orig_line;
1674 }
1675
1676 *str_p = str;
1677 return ptr->reloc;
1678 }
1679
1680 return BFD_RELOC_UNUSED;
e0001a05
NC
1681}
1682
e0001a05 1683
bbdd25a8
BW
1684/* Find the matching operator type. */
1685static unsigned char
1686map_suffix_reloc_to_operator (bfd_reloc_code_real_type reloc)
1687{
1688 struct suffix_reloc_map *sfx;
1689 unsigned char operator = (unsigned char) -1;
1690
1691 for (sfx = &suffix_relocs[0]; sfx->suffix; sfx++)
1692 {
1693 if (sfx->reloc == reloc)
1694 {
1695 operator = sfx->operator;
1696 break;
1697 }
1698 }
9c2799c2 1699 gas_assert (operator != (unsigned char) -1);
bbdd25a8
BW
1700 return operator;
1701}
1702
1703
1704/* Find the matching reloc type. */
1705static bfd_reloc_code_real_type
28dbbc02 1706map_operator_to_reloc (unsigned char operator, bfd_boolean is_literal)
bbdd25a8
BW
1707{
1708 struct suffix_reloc_map *sfx;
1709 bfd_reloc_code_real_type reloc = BFD_RELOC_UNUSED;
1710
1711 for (sfx = &suffix_relocs[0]; sfx->suffix; sfx++)
1712 {
1713 if (sfx->operator == operator)
1714 {
1715 reloc = sfx->reloc;
1716 break;
1717 }
1718 }
1719
28dbbc02
BW
1720 if (is_literal)
1721 {
1722 if (reloc == BFD_RELOC_XTENSA_TLS_FUNC)
1723 return BFD_RELOC_XTENSA_TLSDESC_FN;
1724 else if (reloc == BFD_RELOC_XTENSA_TLS_ARG)
1725 return BFD_RELOC_XTENSA_TLSDESC_ARG;
1726 }
1727
bbdd25a8
BW
1728 if (reloc == BFD_RELOC_UNUSED)
1729 return BFD_RELOC_32;
1730
1731 return reloc;
1732}
1733
1734
e0001a05 1735static const char *
7fa3d080 1736expression_end (const char *name)
e0001a05
NC
1737{
1738 while (1)
1739 {
1740 switch (*name)
1741 {
43cd72b9 1742 case '}':
e0001a05
NC
1743 case ';':
1744 case '\0':
1745 case ',':
43cd72b9 1746 case ':':
e0001a05
NC
1747 return name;
1748 case ' ':
1749 case '\t':
1750 ++name;
1751 continue;
1752 default:
1753 return 0;
1754 }
1755 }
1756}
1757
1758
1759#define ERROR_REG_NUM ((unsigned) -1)
1760
1761static unsigned
7fa3d080 1762tc_get_register (const char *prefix)
e0001a05
NC
1763{
1764 unsigned reg;
1765 const char *next_expr;
1766 const char *old_line_pointer;
1767
1768 SKIP_WHITESPACE ();
1769 old_line_pointer = input_line_pointer;
1770
1771 if (*input_line_pointer == '$')
1772 ++input_line_pointer;
1773
1774 /* Accept "sp" as a synonym for "a1". */
1775 if (input_line_pointer[0] == 's' && input_line_pointer[1] == 'p'
1776 && expression_end (input_line_pointer + 2))
1777 {
1778 input_line_pointer += 2;
1779 return 1; /* AR[1] */
1780 }
1781
1782 while (*input_line_pointer++ == *prefix++)
1783 ;
1784 --input_line_pointer;
1785 --prefix;
1786
1787 if (*prefix)
1788 {
1789 as_bad (_("bad register name: %s"), old_line_pointer);
1790 return ERROR_REG_NUM;
1791 }
1792
1793 if (!ISDIGIT ((unsigned char) *input_line_pointer))
1794 {
1795 as_bad (_("bad register number: %s"), input_line_pointer);
1796 return ERROR_REG_NUM;
1797 }
1798
1799 reg = 0;
1800
1801 while (ISDIGIT ((int) *input_line_pointer))
1802 reg = reg * 10 + *input_line_pointer++ - '0';
1803
1804 if (!(next_expr = expression_end (input_line_pointer)))
1805 {
1806 as_bad (_("bad register name: %s"), old_line_pointer);
1807 return ERROR_REG_NUM;
1808 }
1809
1810 input_line_pointer = (char *) next_expr;
1811
1812 return reg;
1813}
1814
1815
e0001a05 1816static void
7fa3d080 1817expression_maybe_register (xtensa_opcode opc, int opnd, expressionS *tok)
e0001a05 1818{
43cd72b9 1819 xtensa_isa isa = xtensa_default_isa;
e0001a05 1820
43cd72b9
BW
1821 /* Check if this is an immediate operand. */
1822 if (xtensa_operand_is_register (isa, opc, opnd) == 0)
e0001a05 1823 {
43cd72b9 1824 bfd_reloc_code_real_type reloc;
e0001a05 1825 segT t = expression (tok);
91d6fa6a 1826
43cd72b9
BW
1827 if (t == absolute_section
1828 && xtensa_operand_is_PCrelative (isa, opc, opnd) == 1)
e0001a05 1829 {
9c2799c2 1830 gas_assert (tok->X_op == O_constant);
e0001a05
NC
1831 tok->X_op = O_symbol;
1832 tok->X_add_symbol = &abs_symbol;
1833 }
43cd72b9
BW
1834
1835 if ((tok->X_op == O_constant || tok->X_op == O_symbol)
bbdd25a8
BW
1836 && ((reloc = xtensa_elf_suffix (&input_line_pointer, tok))
1837 != BFD_RELOC_NONE))
e0001a05 1838 {
1bbb5f21 1839 switch (reloc)
43cd72b9 1840 {
1bbb5f21
BW
1841 case BFD_RELOC_LO16:
1842 if (tok->X_op == O_constant)
bbdd25a8 1843 {
43cd72b9 1844 tok->X_add_number &= 0xffff;
bbdd25a8 1845 return;
1bbb5f21
BW
1846 }
1847 break;
1848 case BFD_RELOC_HI16:
1849 if (tok->X_op == O_constant)
1850 {
43cd72b9 1851 tok->X_add_number = ((unsigned) tok->X_add_number) >> 16;
bbdd25a8 1852 return;
bbdd25a8 1853 }
1bbb5f21
BW
1854 break;
1855 case BFD_RELOC_UNUSED:
1856 as_bad (_("unsupported relocation"));
1857 return;
1858 case BFD_RELOC_32_PCREL:
1859 as_bad (_("pcrel relocation not allowed in an instruction"));
1860 return;
1861 default:
1862 break;
43cd72b9 1863 }
bbdd25a8 1864 tok->X_op = map_suffix_reloc_to_operator (reloc);
e0001a05 1865 }
e0001a05
NC
1866 }
1867 else
1868 {
43cd72b9
BW
1869 xtensa_regfile opnd_rf = xtensa_operand_regfile (isa, opc, opnd);
1870 unsigned reg = tc_get_register (xtensa_regfile_shortname (isa, opnd_rf));
e0001a05
NC
1871
1872 if (reg != ERROR_REG_NUM) /* Already errored */
1873 {
1874 uint32 buf = reg;
43cd72b9 1875 if (xtensa_operand_encode (isa, opc, opnd, &buf))
e0001a05
NC
1876 as_bad (_("register number out of range"));
1877 }
1878
1879 tok->X_op = O_register;
1880 tok->X_add_symbol = 0;
1881 tok->X_add_number = reg;
1882 }
1883}
1884
1885
1886/* Split up the arguments for an opcode or pseudo-op. */
1887
1888static int
7fa3d080 1889tokenize_arguments (char **args, char *str)
e0001a05
NC
1890{
1891 char *old_input_line_pointer;
1892 bfd_boolean saw_comma = FALSE;
1893 bfd_boolean saw_arg = FALSE;
43cd72b9 1894 bfd_boolean saw_colon = FALSE;
e0001a05
NC
1895 int num_args = 0;
1896 char *arg_end, *arg;
1897 int arg_len;
43cd72b9
BW
1898
1899 /* Save and restore input_line_pointer around this function. */
e0001a05
NC
1900 old_input_line_pointer = input_line_pointer;
1901 input_line_pointer = str;
1902
1903 while (*input_line_pointer)
1904 {
1905 SKIP_WHITESPACE ();
1906 switch (*input_line_pointer)
1907 {
1908 case '\0':
43cd72b9 1909 case '}':
e0001a05
NC
1910 goto fini;
1911
43cd72b9
BW
1912 case ':':
1913 input_line_pointer++;
1914 if (saw_comma || saw_colon || !saw_arg)
1915 goto err;
1916 saw_colon = TRUE;
1917 break;
1918
e0001a05
NC
1919 case ',':
1920 input_line_pointer++;
43cd72b9 1921 if (saw_comma || saw_colon || !saw_arg)
e0001a05
NC
1922 goto err;
1923 saw_comma = TRUE;
1924 break;
1925
1926 default:
43cd72b9 1927 if (!saw_comma && !saw_colon && saw_arg)
e0001a05
NC
1928 goto err;
1929
1930 arg_end = input_line_pointer + 1;
1931 while (!expression_end (arg_end))
1932 arg_end += 1;
43cd72b9 1933
e0001a05 1934 arg_len = arg_end - input_line_pointer;
43cd72b9 1935 arg = (char *) xmalloc ((saw_colon ? 1 : 0) + arg_len + 1);
e0001a05
NC
1936 args[num_args] = arg;
1937
43cd72b9
BW
1938 if (saw_colon)
1939 *arg++ = ':';
e0001a05
NC
1940 strncpy (arg, input_line_pointer, arg_len);
1941 arg[arg_len] = '\0';
43cd72b9 1942
e0001a05
NC
1943 input_line_pointer = arg_end;
1944 num_args += 1;
c138bc38 1945 saw_comma = FALSE;
43cd72b9 1946 saw_colon = FALSE;
c138bc38 1947 saw_arg = TRUE;
e0001a05
NC
1948 break;
1949 }
1950 }
1951
1952fini:
43cd72b9 1953 if (saw_comma || saw_colon)
e0001a05
NC
1954 goto err;
1955 input_line_pointer = old_input_line_pointer;
1956 return num_args;
1957
1958err:
43cd72b9
BW
1959 if (saw_comma)
1960 as_bad (_("extra comma"));
1961 else if (saw_colon)
1962 as_bad (_("extra colon"));
1963 else if (!saw_arg)
c138bc38 1964 as_bad (_("missing argument"));
43cd72b9
BW
1965 else
1966 as_bad (_("missing comma or colon"));
e0001a05
NC
1967 input_line_pointer = old_input_line_pointer;
1968 return -1;
1969}
1970
1971
43cd72b9 1972/* Parse the arguments to an opcode. Return TRUE on error. */
e0001a05
NC
1973
1974static bfd_boolean
7fa3d080 1975parse_arguments (TInsn *insn, int num_args, char **arg_strings)
e0001a05 1976{
43cd72b9 1977 expressionS *tok, *last_tok;
e0001a05
NC
1978 xtensa_opcode opcode = insn->opcode;
1979 bfd_boolean had_error = TRUE;
43cd72b9
BW
1980 xtensa_isa isa = xtensa_default_isa;
1981 int n, num_regs = 0;
e0001a05 1982 int opcode_operand_count;
43cd72b9
BW
1983 int opnd_cnt, last_opnd_cnt;
1984 unsigned int next_reg = 0;
e0001a05
NC
1985 char *old_input_line_pointer;
1986
1987 if (insn->insn_type == ITYPE_LITERAL)
1988 opcode_operand_count = 1;
1989 else
43cd72b9 1990 opcode_operand_count = xtensa_opcode_num_operands (isa, opcode);
e0001a05 1991
43cd72b9 1992 tok = insn->tok;
e0001a05
NC
1993 memset (tok, 0, sizeof (*tok) * MAX_INSN_ARGS);
1994
1995 /* Save and restore input_line_pointer around this function. */
43cd72b9
BW
1996 old_input_line_pointer = input_line_pointer;
1997
1998 last_tok = 0;
1999 last_opnd_cnt = -1;
2000 opnd_cnt = 0;
2001
2002 /* Skip invisible operands. */
2003 while (xtensa_operand_is_visible (isa, opcode, opnd_cnt) == 0)
2004 {
2005 opnd_cnt += 1;
2006 tok++;
2007 }
e0001a05
NC
2008
2009 for (n = 0; n < num_args; n++)
43cd72b9 2010 {
e0001a05 2011 input_line_pointer = arg_strings[n];
43cd72b9
BW
2012 if (*input_line_pointer == ':')
2013 {
2014 xtensa_regfile opnd_rf;
2015 input_line_pointer++;
2016 if (num_regs == 0)
2017 goto err;
9c2799c2 2018 gas_assert (opnd_cnt > 0);
43cd72b9
BW
2019 num_regs--;
2020 opnd_rf = xtensa_operand_regfile (isa, opcode, last_opnd_cnt);
2021 if (next_reg
2022 != tc_get_register (xtensa_regfile_shortname (isa, opnd_rf)))
2023 as_warn (_("incorrect register number, ignoring"));
2024 next_reg++;
2025 }
2026 else
2027 {
2028 if (opnd_cnt >= opcode_operand_count)
2029 {
2030 as_warn (_("too many arguments"));
2031 goto err;
2032 }
9c2799c2 2033 gas_assert (opnd_cnt < MAX_INSN_ARGS);
43cd72b9
BW
2034
2035 expression_maybe_register (opcode, opnd_cnt, tok);
2036 next_reg = tok->X_add_number + 1;
2037
2038 if (tok->X_op == O_illegal || tok->X_op == O_absent)
2039 goto err;
2040 if (xtensa_operand_is_register (isa, opcode, opnd_cnt) == 1)
2041 {
2042 num_regs = xtensa_operand_num_regs (isa, opcode, opnd_cnt) - 1;
2043 /* minus 1 because we are seeing one right now */
2044 }
2045 else
2046 num_regs = 0;
e0001a05 2047
43cd72b9
BW
2048 last_tok = tok;
2049 last_opnd_cnt = opnd_cnt;
1ec520b7 2050 demand_empty_rest_of_line ();
e0001a05 2051
43cd72b9
BW
2052 do
2053 {
2054 opnd_cnt += 1;
2055 tok++;
2056 }
2057 while (xtensa_operand_is_visible (isa, opcode, opnd_cnt) == 0);
2058 }
2059 }
e0001a05 2060
43cd72b9
BW
2061 if (num_regs > 0 && ((int) next_reg != last_tok->X_add_number + 1))
2062 goto err;
e0001a05
NC
2063
2064 insn->ntok = tok - insn->tok;
c138bc38 2065 had_error = FALSE;
e0001a05
NC
2066
2067 err:
43cd72b9 2068 input_line_pointer = old_input_line_pointer;
e0001a05
NC
2069 return had_error;
2070}
2071
2072
43cd72b9 2073static int
7fa3d080 2074get_invisible_operands (TInsn *insn)
43cd72b9
BW
2075{
2076 xtensa_isa isa = xtensa_default_isa;
2077 static xtensa_insnbuf slotbuf = NULL;
2078 xtensa_format fmt;
2079 xtensa_opcode opc = insn->opcode;
2080 int slot, opnd, fmt_found;
2081 unsigned val;
2082
2083 if (!slotbuf)
2084 slotbuf = xtensa_insnbuf_alloc (isa);
2085
2086 /* Find format/slot where this can be encoded. */
2087 fmt_found = 0;
2088 slot = 0;
2089 for (fmt = 0; fmt < xtensa_isa_num_formats (isa); fmt++)
2090 {
2091 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
2092 {
2093 if (xtensa_opcode_encode (isa, fmt, slot, slotbuf, opc) == 0)
2094 {
2095 fmt_found = 1;
2096 break;
2097 }
2098 }
2099 if (fmt_found) break;
2100 }
2101
2102 if (!fmt_found)
2103 {
2104 as_bad (_("cannot encode opcode \"%s\""), xtensa_opcode_name (isa, opc));
2105 return -1;
2106 }
2107
2108 /* First encode all the visible operands
2109 (to deal with shared field operands). */
2110 for (opnd = 0; opnd < insn->ntok; opnd++)
2111 {
2112 if (xtensa_operand_is_visible (isa, opc, opnd) == 1
2113 && (insn->tok[opnd].X_op == O_register
2114 || insn->tok[opnd].X_op == O_constant))
2115 {
2116 val = insn->tok[opnd].X_add_number;
2117 xtensa_operand_encode (isa, opc, opnd, &val);
2118 xtensa_operand_set_field (isa, opc, opnd, fmt, slot, slotbuf, val);
2119 }
2120 }
2121
2122 /* Then pull out the values for the invisible ones. */
2123 for (opnd = 0; opnd < insn->ntok; opnd++)
2124 {
2125 if (xtensa_operand_is_visible (isa, opc, opnd) == 0)
2126 {
2127 xtensa_operand_get_field (isa, opc, opnd, fmt, slot, slotbuf, &val);
2128 xtensa_operand_decode (isa, opc, opnd, &val);
2129 insn->tok[opnd].X_add_number = val;
2130 if (xtensa_operand_is_register (isa, opc, opnd) == 1)
2131 insn->tok[opnd].X_op = O_register;
2132 else
2133 insn->tok[opnd].X_op = O_constant;
2134 }
2135 }
2136
2137 return 0;
2138}
2139
2140
e0001a05 2141static void
7fa3d080 2142xg_reverse_shift_count (char **cnt_argp)
e0001a05
NC
2143{
2144 char *cnt_arg, *new_arg;
2145 cnt_arg = *cnt_argp;
2146
2147 /* replace the argument with "31-(argument)" */
2148 new_arg = (char *) xmalloc (strlen (cnt_arg) + 6);
2149 sprintf (new_arg, "31-(%s)", cnt_arg);
2150
2151 free (cnt_arg);
2152 *cnt_argp = new_arg;
2153}
2154
2155
2156/* If "arg" is a constant expression, return non-zero with the value
2157 in *valp. */
2158
2159static int
7fa3d080 2160xg_arg_is_constant (char *arg, offsetT *valp)
e0001a05
NC
2161{
2162 expressionS exp;
2163 char *save_ptr = input_line_pointer;
2164
2165 input_line_pointer = arg;
2166 expression (&exp);
2167 input_line_pointer = save_ptr;
2168
2169 if (exp.X_op == O_constant)
2170 {
2171 *valp = exp.X_add_number;
2172 return 1;
2173 }
2174
2175 return 0;
2176}
2177
2178
2179static void
7fa3d080 2180xg_replace_opname (char **popname, char *newop)
e0001a05
NC
2181{
2182 free (*popname);
2183 *popname = (char *) xmalloc (strlen (newop) + 1);
2184 strcpy (*popname, newop);
2185}
2186
2187
2188static int
7fa3d080
BW
2189xg_check_num_args (int *pnum_args,
2190 int expected_num,
2191 char *opname,
2192 char **arg_strings)
e0001a05
NC
2193{
2194 int num_args = *pnum_args;
2195
43cd72b9 2196 if (num_args < expected_num)
e0001a05
NC
2197 {
2198 as_bad (_("not enough operands (%d) for '%s'; expected %d"),
2199 num_args, opname, expected_num);
2200 return -1;
2201 }
2202
2203 if (num_args > expected_num)
2204 {
2205 as_warn (_("too many operands (%d) for '%s'; expected %d"),
2206 num_args, opname, expected_num);
2207 while (num_args-- > expected_num)
2208 {
2209 free (arg_strings[num_args]);
2210 arg_strings[num_args] = 0;
2211 }
2212 *pnum_args = expected_num;
2213 return -1;
2214 }
2215
2216 return 0;
2217}
2218
2219
43cd72b9
BW
2220/* If the register is not specified as part of the opcode,
2221 then get it from the operand and move it to the opcode. */
2222
e0001a05 2223static int
7fa3d080 2224xg_translate_sysreg_op (char **popname, int *pnum_args, char **arg_strings)
e0001a05 2225{
43cd72b9
BW
2226 xtensa_isa isa = xtensa_default_isa;
2227 xtensa_sysreg sr;
e0001a05 2228 char *opname, *new_opname;
43cd72b9
BW
2229 const char *sr_name;
2230 int is_user, is_write;
e0001a05
NC
2231
2232 opname = *popname;
2233 if (*opname == '_')
80ca4e2c 2234 opname += 1;
43cd72b9
BW
2235 is_user = (opname[1] == 'u');
2236 is_write = (opname[0] == 'w');
e0001a05 2237
43cd72b9 2238 /* Opname == [rw]ur or [rwx]sr... */
e0001a05 2239
43cd72b9
BW
2240 if (xg_check_num_args (pnum_args, 2, opname, arg_strings))
2241 return -1;
e0001a05 2242
43cd72b9
BW
2243 /* Check if the argument is a symbolic register name. */
2244 sr = xtensa_sysreg_lookup_name (isa, arg_strings[1]);
2245 /* Handle WSR to "INTSET" as a special case. */
2246 if (sr == XTENSA_UNDEFINED && is_write && !is_user
2247 && !strcasecmp (arg_strings[1], "intset"))
2248 sr = xtensa_sysreg_lookup_name (isa, "interrupt");
2249 if (sr == XTENSA_UNDEFINED
2250 || (xtensa_sysreg_is_user (isa, sr) == 1) != is_user)
2251 {
2252 /* Maybe it's a register number.... */
2253 offsetT val;
e0001a05
NC
2254 if (!xg_arg_is_constant (arg_strings[1], &val))
2255 {
43cd72b9
BW
2256 as_bad (_("invalid register '%s' for '%s' instruction"),
2257 arg_strings[1], opname);
e0001a05
NC
2258 return -1;
2259 }
43cd72b9
BW
2260 sr = xtensa_sysreg_lookup (isa, val, is_user);
2261 if (sr == XTENSA_UNDEFINED)
e0001a05 2262 {
43cd72b9 2263 as_bad (_("invalid register number (%ld) for '%s' instruction"),
dd49a749 2264 (long) val, opname);
e0001a05
NC
2265 return -1;
2266 }
43cd72b9 2267 }
e0001a05 2268
43cd72b9
BW
2269 /* Remove the last argument, which is now part of the opcode. */
2270 free (arg_strings[1]);
2271 arg_strings[1] = 0;
2272 *pnum_args = 1;
2273
2274 /* Translate the opcode. */
2275 sr_name = xtensa_sysreg_name (isa, sr);
2276 /* Another special case for "WSR.INTSET".... */
2277 if (is_write && !is_user && !strcasecmp ("interrupt", sr_name))
2278 sr_name = "intset";
2279 new_opname = (char *) xmalloc (strlen (sr_name) + 6);
80ca4e2c 2280 sprintf (new_opname, "%s.%s", *popname, sr_name);
43cd72b9
BW
2281 free (*popname);
2282 *popname = new_opname;
2283
2284 return 0;
2285}
2286
2287
2288static int
7fa3d080 2289xtensa_translate_old_userreg_ops (char **popname)
43cd72b9
BW
2290{
2291 xtensa_isa isa = xtensa_default_isa;
2292 xtensa_sysreg sr;
2293 char *opname, *new_opname;
2294 const char *sr_name;
2295 bfd_boolean has_underbar = FALSE;
2296
2297 opname = *popname;
2298 if (opname[0] == '_')
2299 {
2300 has_underbar = TRUE;
2301 opname += 1;
2302 }
2303
2304 sr = xtensa_sysreg_lookup_name (isa, opname + 1);
2305 if (sr != XTENSA_UNDEFINED)
2306 {
2307 /* The new default name ("nnn") is different from the old default
2308 name ("URnnn"). The old default is handled below, and we don't
2309 want to recognize [RW]nnn, so do nothing if the name is the (new)
2310 default. */
2311 static char namebuf[10];
2312 sprintf (namebuf, "%d", xtensa_sysreg_number (isa, sr));
2313 if (strcmp (namebuf, opname + 1) == 0)
2314 return 0;
2315 }
2316 else
2317 {
2318 offsetT val;
2319 char *end;
2320
2321 /* Only continue if the reg name is "URnnn". */
2322 if (opname[1] != 'u' || opname[2] != 'r')
2323 return 0;
2324 val = strtoul (opname + 3, &end, 10);
2325 if (*end != '\0')
2326 return 0;
2327
2328 sr = xtensa_sysreg_lookup (isa, val, 1);
2329 if (sr == XTENSA_UNDEFINED)
2330 {
2331 as_bad (_("invalid register number (%ld) for '%s'"),
dd49a749 2332 (long) val, opname);
43cd72b9
BW
2333 return -1;
2334 }
2335 }
2336
2337 /* Translate the opcode. */
2338 sr_name = xtensa_sysreg_name (isa, sr);
2339 new_opname = (char *) xmalloc (strlen (sr_name) + 6);
2340 sprintf (new_opname, "%s%cur.%s", (has_underbar ? "_" : ""),
2341 opname[0], sr_name);
2342 free (*popname);
2343 *popname = new_opname;
2344
2345 return 0;
2346}
2347
2348
2349static int
7fa3d080
BW
2350xtensa_translate_zero_immed (char *old_op,
2351 char *new_op,
2352 char **popname,
2353 int *pnum_args,
2354 char **arg_strings)
43cd72b9
BW
2355{
2356 char *opname;
2357 offsetT val;
2358
2359 opname = *popname;
9c2799c2 2360 gas_assert (opname[0] != '_');
43cd72b9
BW
2361
2362 if (strcmp (opname, old_op) != 0)
2363 return 0;
e0001a05 2364
43cd72b9
BW
2365 if (xg_check_num_args (pnum_args, 3, opname, arg_strings))
2366 return -1;
2367 if (xg_arg_is_constant (arg_strings[1], &val) && val == 0)
2368 {
2369 xg_replace_opname (popname, new_op);
2370 free (arg_strings[1]);
2371 arg_strings[1] = arg_strings[2];
2372 arg_strings[2] = 0;
2373 *pnum_args = 2;
e0001a05
NC
2374 }
2375
2376 return 0;
2377}
2378
2379
2380/* If the instruction is an idiom (i.e., a built-in macro), translate it.
2381 Returns non-zero if an error was found. */
2382
2383static int
7fa3d080 2384xg_translate_idioms (char **popname, int *pnum_args, char **arg_strings)
e0001a05
NC
2385{
2386 char *opname = *popname;
2387 bfd_boolean has_underbar = FALSE;
2388
2389 if (*opname == '_')
2390 {
2391 has_underbar = TRUE;
2392 opname += 1;
2393 }
2394
2395 if (strcmp (opname, "mov") == 0)
2396 {
43cd72b9 2397 if (use_transform () && !has_underbar && density_supported)
e0001a05
NC
2398 xg_replace_opname (popname, "mov.n");
2399 else
2400 {
2401 if (xg_check_num_args (pnum_args, 2, opname, arg_strings))
2402 return -1;
2403 xg_replace_opname (popname, (has_underbar ? "_or" : "or"));
2404 arg_strings[2] = (char *) xmalloc (strlen (arg_strings[1]) + 1);
2405 strcpy (arg_strings[2], arg_strings[1]);
2406 *pnum_args = 3;
2407 }
2408 return 0;
2409 }
2410
2411 if (strcmp (opname, "bbsi.l") == 0)
2412 {
2413 if (xg_check_num_args (pnum_args, 3, opname, arg_strings))
2414 return -1;
2415 xg_replace_opname (popname, (has_underbar ? "_bbsi" : "bbsi"));
2416 if (target_big_endian)
2417 xg_reverse_shift_count (&arg_strings[1]);
2418 return 0;
2419 }
2420
2421 if (strcmp (opname, "bbci.l") == 0)
2422 {
2423 if (xg_check_num_args (pnum_args, 3, opname, arg_strings))
2424 return -1;
2425 xg_replace_opname (popname, (has_underbar ? "_bbci" : "bbci"));
2426 if (target_big_endian)
2427 xg_reverse_shift_count (&arg_strings[1]);
2428 return 0;
2429 }
2430
eb6d9dce
BW
2431 /* Don't do anything special with NOPs inside FLIX instructions. They
2432 are handled elsewhere. Real NOP instructions are always available
2433 in configurations with FLIX, so this should never be an issue but
2434 check for it anyway. */
2435 if (!cur_vinsn.inside_bundle && xtensa_nop_opcode == XTENSA_UNDEFINED
43cd72b9 2436 && strcmp (opname, "nop") == 0)
e0001a05 2437 {
43cd72b9 2438 if (use_transform () && !has_underbar && density_supported)
e0001a05
NC
2439 xg_replace_opname (popname, "nop.n");
2440 else
2441 {
2442 if (xg_check_num_args (pnum_args, 0, opname, arg_strings))
2443 return -1;
2444 xg_replace_opname (popname, (has_underbar ? "_or" : "or"));
2445 arg_strings[0] = (char *) xmalloc (3);
2446 arg_strings[1] = (char *) xmalloc (3);
2447 arg_strings[2] = (char *) xmalloc (3);
2448 strcpy (arg_strings[0], "a1");
2449 strcpy (arg_strings[1], "a1");
2450 strcpy (arg_strings[2], "a1");
2451 *pnum_args = 3;
2452 }
2453 return 0;
2454 }
2455
43cd72b9
BW
2456 /* Recognize [RW]UR and [RWX]SR. */
2457 if ((((opname[0] == 'r' || opname[0] == 'w')
2458 && (opname[1] == 'u' || opname[1] == 's'))
2459 || (opname[0] == 'x' && opname[1] == 's'))
2460 && opname[2] == 'r'
2461 && opname[3] == '\0')
e0001a05
NC
2462 return xg_translate_sysreg_op (popname, pnum_args, arg_strings);
2463
43cd72b9
BW
2464 /* Backward compatibility for RUR and WUR: Recognize [RW]UR<nnn> and
2465 [RW]<name> if <name> is the non-default name of a user register. */
2466 if ((opname[0] == 'r' || opname[0] == 'w')
2467 && xtensa_opcode_lookup (xtensa_default_isa, opname) == XTENSA_UNDEFINED)
2468 return xtensa_translate_old_userreg_ops (popname);
e0001a05 2469
43cd72b9
BW
2470 /* Relax branches that don't allow comparisons against an immediate value
2471 of zero to the corresponding branches with implicit zero immediates. */
2472 if (!has_underbar && use_transform ())
2473 {
2474 if (xtensa_translate_zero_immed ("bnei", "bnez", popname,
2475 pnum_args, arg_strings))
2476 return -1;
e0001a05 2477
43cd72b9
BW
2478 if (xtensa_translate_zero_immed ("beqi", "beqz", popname,
2479 pnum_args, arg_strings))
2480 return -1;
e0001a05 2481
43cd72b9
BW
2482 if (xtensa_translate_zero_immed ("bgei", "bgez", popname,
2483 pnum_args, arg_strings))
2484 return -1;
e0001a05 2485
43cd72b9
BW
2486 if (xtensa_translate_zero_immed ("blti", "bltz", popname,
2487 pnum_args, arg_strings))
2488 return -1;
2489 }
e0001a05 2490
43cd72b9
BW
2491 return 0;
2492}
e0001a05 2493
43cd72b9
BW
2494\f
2495/* Functions for dealing with the Xtensa ISA. */
e0001a05 2496
43cd72b9
BW
2497/* Currently the assembler only allows us to use a single target per
2498 fragment. Because of this, only one operand for a given
2499 instruction may be symbolic. If there is a PC-relative operand,
2500 the last one is chosen. Otherwise, the result is the number of the
2501 last immediate operand, and if there are none of those, we fail and
2502 return -1. */
e0001a05 2503
7fa3d080
BW
2504static int
2505get_relaxable_immed (xtensa_opcode opcode)
43cd72b9
BW
2506{
2507 int last_immed = -1;
2508 int noperands, opi;
e0001a05 2509
43cd72b9
BW
2510 if (opcode == XTENSA_UNDEFINED)
2511 return -1;
e0001a05 2512
43cd72b9
BW
2513 noperands = xtensa_opcode_num_operands (xtensa_default_isa, opcode);
2514 for (opi = noperands - 1; opi >= 0; opi--)
2515 {
2516 if (xtensa_operand_is_visible (xtensa_default_isa, opcode, opi) == 0)
2517 continue;
2518 if (xtensa_operand_is_PCrelative (xtensa_default_isa, opcode, opi) == 1)
2519 return opi;
2520 if (last_immed == -1
2521 && xtensa_operand_is_register (xtensa_default_isa, opcode, opi) == 0)
2522 last_immed = opi;
e0001a05 2523 }
43cd72b9 2524 return last_immed;
e0001a05
NC
2525}
2526
e0001a05 2527
43cd72b9 2528static xtensa_opcode
7fa3d080 2529get_opcode_from_buf (const char *buf, int slot)
e0001a05 2530{
43cd72b9
BW
2531 static xtensa_insnbuf insnbuf = NULL;
2532 static xtensa_insnbuf slotbuf = NULL;
2533 xtensa_isa isa = xtensa_default_isa;
2534 xtensa_format fmt;
2535
2536 if (!insnbuf)
e0001a05 2537 {
43cd72b9
BW
2538 insnbuf = xtensa_insnbuf_alloc (isa);
2539 slotbuf = xtensa_insnbuf_alloc (isa);
e0001a05 2540 }
e0001a05 2541
d77b99c9 2542 xtensa_insnbuf_from_chars (isa, insnbuf, (const unsigned char *) buf, 0);
43cd72b9
BW
2543 fmt = xtensa_format_decode (isa, insnbuf);
2544 if (fmt == XTENSA_UNDEFINED)
2545 return XTENSA_UNDEFINED;
e0001a05 2546
43cd72b9
BW
2547 if (slot >= xtensa_format_num_slots (isa, fmt))
2548 return XTENSA_UNDEFINED;
e0001a05 2549
43cd72b9
BW
2550 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
2551 return xtensa_opcode_decode (isa, fmt, slot, slotbuf);
e0001a05
NC
2552}
2553
2554
43cd72b9 2555#ifdef TENSILICA_DEBUG
e0001a05 2556
43cd72b9 2557/* For debugging, print out the mapping of opcode numbers to opcodes. */
e0001a05 2558
7fa3d080
BW
2559static void
2560xtensa_print_insn_table (void)
43cd72b9
BW
2561{
2562 int num_opcodes, num_operands;
2563 xtensa_opcode opcode;
2564 xtensa_isa isa = xtensa_default_isa;
e0001a05 2565
43cd72b9
BW
2566 num_opcodes = xtensa_isa_num_opcodes (xtensa_default_isa);
2567 for (opcode = 0; opcode < num_opcodes; opcode++)
e0001a05 2568 {
43cd72b9
BW
2569 int opn;
2570 fprintf (stderr, "%d: %s: ", opcode, xtensa_opcode_name (isa, opcode));
2571 num_operands = xtensa_opcode_num_operands (isa, opcode);
2572 for (opn = 0; opn < num_operands; opn++)
2573 {
2574 if (xtensa_operand_is_visible (isa, opcode, opn) == 0)
2575 continue;
2576 if (xtensa_operand_is_register (isa, opcode, opn) == 1)
2577 {
2578 xtensa_regfile opnd_rf =
2579 xtensa_operand_regfile (isa, opcode, opn);
2580 fprintf (stderr, "%s ", xtensa_regfile_shortname (isa, opnd_rf));
2581 }
2582 else if (xtensa_operand_is_PCrelative (isa, opcode, opn) == 1)
2583 fputs ("[lLr] ", stderr);
2584 else
2585 fputs ("i ", stderr);
2586 }
2587 fprintf (stderr, "\n");
e0001a05 2588 }
e0001a05
NC
2589}
2590
2591
43cd72b9 2592static void
7fa3d080 2593print_vliw_insn (xtensa_insnbuf vbuf)
e0001a05 2594{
e0001a05 2595 xtensa_isa isa = xtensa_default_isa;
43cd72b9
BW
2596 xtensa_format f = xtensa_format_decode (isa, vbuf);
2597 xtensa_insnbuf sbuf = xtensa_insnbuf_alloc (isa);
2598 int op;
e0001a05 2599
43cd72b9 2600 fprintf (stderr, "format = %d\n", f);
e0001a05 2601
43cd72b9
BW
2602 for (op = 0; op < xtensa_format_num_slots (isa, f); op++)
2603 {
2604 xtensa_opcode opcode;
2605 const char *opname;
2606 int operands;
2607
2608 xtensa_format_get_slot (isa, f, op, vbuf, sbuf);
2609 opcode = xtensa_opcode_decode (isa, f, op, sbuf);
2610 opname = xtensa_opcode_name (isa, opcode);
2611
2612 fprintf (stderr, "op in slot %i is %s;\n", op, opname);
2613 fprintf (stderr, " operands = ");
2614 for (operands = 0;
2615 operands < xtensa_opcode_num_operands (isa, opcode);
2616 operands++)
2617 {
2618 unsigned int val;
2619 if (xtensa_operand_is_visible (isa, opcode, operands) == 0)
2620 continue;
2621 xtensa_operand_get_field (isa, opcode, operands, f, op, sbuf, &val);
2622 xtensa_operand_decode (isa, opcode, operands, &val);
2623 fprintf (stderr, "%d ", val);
2624 }
2625 fprintf (stderr, "\n");
2626 }
2627 xtensa_insnbuf_free (isa, sbuf);
e0001a05
NC
2628}
2629
43cd72b9
BW
2630#endif /* TENSILICA_DEBUG */
2631
e0001a05
NC
2632
2633static bfd_boolean
7fa3d080 2634is_direct_call_opcode (xtensa_opcode opcode)
e0001a05 2635{
43cd72b9
BW
2636 xtensa_isa isa = xtensa_default_isa;
2637 int n, num_operands;
e0001a05 2638
64b607e6 2639 if (xtensa_opcode_is_call (isa, opcode) != 1)
e0001a05
NC
2640 return FALSE;
2641
43cd72b9
BW
2642 num_operands = xtensa_opcode_num_operands (isa, opcode);
2643 for (n = 0; n < num_operands; n++)
2644 {
2645 if (xtensa_operand_is_register (isa, opcode, n) == 0
2646 && xtensa_operand_is_PCrelative (isa, opcode, n) == 1)
2647 return TRUE;
2648 }
2649 return FALSE;
e0001a05
NC
2650}
2651
2652
43cd72b9
BW
2653/* Convert from BFD relocation type code to slot and operand number.
2654 Returns non-zero on failure. */
e0001a05 2655
43cd72b9 2656static int
7fa3d080 2657decode_reloc (bfd_reloc_code_real_type reloc, int *slot, bfd_boolean *is_alt)
e0001a05 2658{
43cd72b9
BW
2659 if (reloc >= BFD_RELOC_XTENSA_SLOT0_OP
2660 && reloc <= BFD_RELOC_XTENSA_SLOT14_OP)
e0001a05 2661 {
43cd72b9
BW
2662 *slot = reloc - BFD_RELOC_XTENSA_SLOT0_OP;
2663 *is_alt = FALSE;
e0001a05 2664 }
43cd72b9
BW
2665 else if (reloc >= BFD_RELOC_XTENSA_SLOT0_ALT
2666 && reloc <= BFD_RELOC_XTENSA_SLOT14_ALT)
e0001a05 2667 {
43cd72b9
BW
2668 *slot = reloc - BFD_RELOC_XTENSA_SLOT0_ALT;
2669 *is_alt = TRUE;
e0001a05 2670 }
43cd72b9
BW
2671 else
2672 return -1;
2673
2674 return 0;
e0001a05
NC
2675}
2676
2677
43cd72b9
BW
2678/* Convert from slot number to BFD relocation type code for the
2679 standard PC-relative relocations. Return BFD_RELOC_NONE on
2680 failure. */
e0001a05 2681
43cd72b9 2682static bfd_reloc_code_real_type
7fa3d080 2683encode_reloc (int slot)
e0001a05 2684{
43cd72b9
BW
2685 if (slot < 0 || slot > 14)
2686 return BFD_RELOC_NONE;
2687
2688 return BFD_RELOC_XTENSA_SLOT0_OP + slot;
e0001a05
NC
2689}
2690
2691
43cd72b9
BW
2692/* Convert from slot numbers to BFD relocation type code for the
2693 "alternate" relocations. Return BFD_RELOC_NONE on failure. */
e0001a05 2694
43cd72b9 2695static bfd_reloc_code_real_type
7fa3d080 2696encode_alt_reloc (int slot)
e0001a05 2697{
43cd72b9
BW
2698 if (slot < 0 || slot > 14)
2699 return BFD_RELOC_NONE;
2700
2701 return BFD_RELOC_XTENSA_SLOT0_ALT + slot;
e0001a05
NC
2702}
2703
2704
2705static void
7fa3d080
BW
2706xtensa_insnbuf_set_operand (xtensa_insnbuf slotbuf,
2707 xtensa_format fmt,
2708 int slot,
2709 xtensa_opcode opcode,
2710 int operand,
2711 uint32 value,
2712 const char *file,
2713 unsigned int line)
e0001a05 2714{
e0001a05
NC
2715 uint32 valbuf = value;
2716
43cd72b9 2717 if (xtensa_operand_encode (xtensa_default_isa, opcode, operand, &valbuf))
e0001a05 2718 {
43cd72b9
BW
2719 if (xtensa_operand_is_PCrelative (xtensa_default_isa, opcode, operand)
2720 == 1)
2721 as_bad_where ((char *) file, line,
d7c531cd
BW
2722 _("operand %d of '%s' has out of range value '%u'"),
2723 operand + 1,
2724 xtensa_opcode_name (xtensa_default_isa, opcode),
2725 value);
43cd72b9
BW
2726 else
2727 as_bad_where ((char *) file, line,
d7c531cd
BW
2728 _("operand %d of '%s' has invalid value '%u'"),
2729 operand + 1,
2730 xtensa_opcode_name (xtensa_default_isa, opcode),
2731 value);
43cd72b9 2732 return;
e0001a05
NC
2733 }
2734
43cd72b9
BW
2735 xtensa_operand_set_field (xtensa_default_isa, opcode, operand, fmt, slot,
2736 slotbuf, valbuf);
e0001a05
NC
2737}
2738
2739
2740static uint32
7fa3d080
BW
2741xtensa_insnbuf_get_operand (xtensa_insnbuf slotbuf,
2742 xtensa_format fmt,
2743 int slot,
2744 xtensa_opcode opcode,
2745 int opnum)
e0001a05 2746{
43cd72b9
BW
2747 uint32 val = 0;
2748 (void) xtensa_operand_get_field (xtensa_default_isa, opcode, opnum,
2749 fmt, slot, slotbuf, &val);
2750 (void) xtensa_operand_decode (xtensa_default_isa, opcode, opnum, &val);
2751 return val;
e0001a05
NC
2752}
2753
e0001a05 2754\f
7fa3d080 2755/* Checks for rules from xtensa-relax tables. */
e0001a05 2756
7fa3d080
BW
2757/* The routine xg_instruction_matches_option_term must return TRUE
2758 when a given option term is true. The meaning of all of the option
19e8f41a 2759 terms is given interpretation by this function. */
e0001a05 2760
7fa3d080 2761static bfd_boolean
19e8f41a 2762xg_instruction_matches_option_term (TInsn *insn, const ReqOrOption *option)
e0001a05 2763{
7fa3d080
BW
2764 if (strcmp (option->option_name, "realnop") == 0
2765 || strncmp (option->option_name, "IsaUse", 6) == 0)
2766 {
2767 /* These conditions were evaluated statically when building the
2768 relaxation table. There's no need to reevaluate them now. */
2769 return TRUE;
2770 }
19e8f41a
BW
2771 else if (strcmp (option->option_name, "FREEREG") == 0)
2772 return insn->extra_arg.X_op == O_register;
7fa3d080
BW
2773 else
2774 {
2775 as_fatal (_("internal error: unknown option name '%s'"),
2776 option->option_name);
2777 }
e0001a05
NC
2778}
2779
2780
7fa3d080
BW
2781static bfd_boolean
2782xg_instruction_matches_or_options (TInsn *insn,
2783 const ReqOrOptionList *or_option)
e0001a05 2784{
7fa3d080
BW
2785 const ReqOrOption *option;
2786 /* Must match each of the AND terms. */
2787 for (option = or_option; option != NULL; option = option->next)
e0001a05 2788 {
7fa3d080
BW
2789 if (xg_instruction_matches_option_term (insn, option))
2790 return TRUE;
e0001a05 2791 }
7fa3d080 2792 return FALSE;
e0001a05
NC
2793}
2794
2795
7fa3d080
BW
2796static bfd_boolean
2797xg_instruction_matches_options (TInsn *insn, const ReqOptionList *options)
e0001a05 2798{
7fa3d080
BW
2799 const ReqOption *req_options;
2800 /* Must match each of the AND terms. */
2801 for (req_options = options;
2802 req_options != NULL;
2803 req_options = req_options->next)
e0001a05 2804 {
7fa3d080
BW
2805 /* Must match one of the OR clauses. */
2806 if (!xg_instruction_matches_or_options (insn,
2807 req_options->or_option_terms))
2808 return FALSE;
e0001a05 2809 }
7fa3d080 2810 return TRUE;
e0001a05
NC
2811}
2812
2813
7fa3d080 2814/* Return the transition rule that matches or NULL if none matches. */
e0001a05 2815
7fa3d080
BW
2816static bfd_boolean
2817xg_instruction_matches_rule (TInsn *insn, TransitionRule *rule)
e0001a05 2818{
7fa3d080 2819 PreconditionList *condition_l;
e0001a05 2820
7fa3d080
BW
2821 if (rule->opcode != insn->opcode)
2822 return FALSE;
e0001a05 2823
7fa3d080
BW
2824 for (condition_l = rule->conditions;
2825 condition_l != NULL;
2826 condition_l = condition_l->next)
e0001a05 2827 {
7fa3d080
BW
2828 expressionS *exp1;
2829 expressionS *exp2;
2830 Precondition *cond = condition_l->precond;
e0001a05 2831
7fa3d080 2832 switch (cond->typ)
e0001a05 2833 {
7fa3d080
BW
2834 case OP_CONSTANT:
2835 /* The expression must be the constant. */
9c2799c2 2836 gas_assert (cond->op_num < insn->ntok);
7fa3d080
BW
2837 exp1 = &insn->tok[cond->op_num];
2838 if (expr_is_const (exp1))
2839 {
2840 switch (cond->cmp)
2841 {
2842 case OP_EQUAL:
2843 if (get_expr_const (exp1) != cond->op_data)
2844 return FALSE;
2845 break;
2846 case OP_NOTEQUAL:
2847 if (get_expr_const (exp1) == cond->op_data)
2848 return FALSE;
2849 break;
2850 default:
2851 return FALSE;
2852 }
2853 }
2854 else if (expr_is_register (exp1))
2855 {
2856 switch (cond->cmp)
2857 {
2858 case OP_EQUAL:
2859 if (get_expr_register (exp1) != cond->op_data)
2860 return FALSE;
2861 break;
2862 case OP_NOTEQUAL:
2863 if (get_expr_register (exp1) == cond->op_data)
2864 return FALSE;
2865 break;
2866 default:
2867 return FALSE;
2868 }
2869 }
2870 else
2871 return FALSE;
2872 break;
2873
2874 case OP_OPERAND:
9c2799c2
NC
2875 gas_assert (cond->op_num < insn->ntok);
2876 gas_assert (cond->op_data < insn->ntok);
7fa3d080
BW
2877 exp1 = &insn->tok[cond->op_num];
2878 exp2 = &insn->tok[cond->op_data];
2879
2880 switch (cond->cmp)
2881 {
2882 case OP_EQUAL:
2883 if (!expr_is_equal (exp1, exp2))
2884 return FALSE;
2885 break;
2886 case OP_NOTEQUAL:
2887 if (expr_is_equal (exp1, exp2))
2888 return FALSE;
2889 break;
2890 }
2891 break;
2892
2893 case OP_LITERAL:
2894 case OP_LABEL:
2895 default:
2896 return FALSE;
2897 }
2898 }
2899 if (!xg_instruction_matches_options (insn, rule->options))
2900 return FALSE;
2901
2902 return TRUE;
2903}
2904
2905
2906static int
2907transition_rule_cmp (const TransitionRule *a, const TransitionRule *b)
2908{
2909 bfd_boolean a_greater = FALSE;
2910 bfd_boolean b_greater = FALSE;
2911
2912 ReqOptionList *l_a = a->options;
2913 ReqOptionList *l_b = b->options;
2914
2915 /* We only care if they both are the same except for
2916 a const16 vs. an l32r. */
2917
2918 while (l_a && l_b && ((l_a->next == NULL) == (l_b->next == NULL)))
2919 {
2920 ReqOrOptionList *l_or_a = l_a->or_option_terms;
2921 ReqOrOptionList *l_or_b = l_b->or_option_terms;
2922 while (l_or_a && l_or_b && ((l_a->next == NULL) == (l_b->next == NULL)))
2923 {
2924 if (l_or_a->is_true != l_or_b->is_true)
2925 return 0;
2926 if (strcmp (l_or_a->option_name, l_or_b->option_name) != 0)
2927 {
2928 /* This is the case we care about. */
2929 if (strcmp (l_or_a->option_name, "IsaUseConst16") == 0
2930 && strcmp (l_or_b->option_name, "IsaUseL32R") == 0)
2931 {
2932 if (prefer_const16)
2933 a_greater = TRUE;
2934 else
2935 b_greater = TRUE;
2936 }
2937 else if (strcmp (l_or_a->option_name, "IsaUseL32R") == 0
2938 && strcmp (l_or_b->option_name, "IsaUseConst16") == 0)
2939 {
2940 if (prefer_const16)
2941 b_greater = TRUE;
2942 else
2943 a_greater = TRUE;
2944 }
2945 else
2946 return 0;
2947 }
2948 l_or_a = l_or_a->next;
2949 l_or_b = l_or_b->next;
2950 }
2951 if (l_or_a || l_or_b)
2952 return 0;
2953
2954 l_a = l_a->next;
2955 l_b = l_b->next;
2956 }
2957 if (l_a || l_b)
2958 return 0;
2959
2960 /* Incomparable if the substitution was used differently in two cases. */
2961 if (a_greater && b_greater)
2962 return 0;
2963
2964 if (b_greater)
2965 return 1;
2966 if (a_greater)
2967 return -1;
2968
2969 return 0;
2970}
2971
2972
2973static TransitionRule *
2974xg_instruction_match (TInsn *insn)
2975{
2976 TransitionTable *table = xg_build_simplify_table (&transition_rule_cmp);
2977 TransitionList *l;
9c2799c2 2978 gas_assert (insn->opcode < table->num_opcodes);
7fa3d080
BW
2979
2980 /* Walk through all of the possible transitions. */
2981 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
2982 {
2983 TransitionRule *rule = l->rule;
2984 if (xg_instruction_matches_rule (insn, rule))
2985 return rule;
2986 }
2987 return NULL;
2988}
2989
2990\f
2991/* Various Other Internal Functions. */
2992
2993static bfd_boolean
2994is_unique_insn_expansion (TransitionRule *r)
2995{
2996 if (!r->to_instr || r->to_instr->next != NULL)
2997 return FALSE;
2998 if (r->to_instr->typ != INSTR_INSTR)
2999 return FALSE;
3000 return TRUE;
3001}
3002
3003
84b08ed9
BW
3004/* Check if there is exactly one relaxation for INSN that converts it to
3005 another instruction of equal or larger size. If so, and if TARG is
3006 non-null, go ahead and generate the relaxed instruction into TARG. If
3007 NARROW_ONLY is true, then only consider relaxations that widen a narrow
3008 instruction, i.e., ignore relaxations that convert to an instruction of
3009 equal size. In some contexts where this function is used, only
c138bc38 3010 a single widening is allowed and the NARROW_ONLY argument is used to
84b08ed9
BW
3011 exclude cases like ADDI being "widened" to an ADDMI, which may
3012 later be relaxed to an ADDMI/ADDI pair. */
7fa3d080 3013
84b08ed9
BW
3014bfd_boolean
3015xg_is_single_relaxable_insn (TInsn *insn, TInsn *targ, bfd_boolean narrow_only)
7fa3d080
BW
3016{
3017 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
3018 TransitionList *l;
84b08ed9 3019 TransitionRule *match = 0;
7fa3d080 3020
9c2799c2
NC
3021 gas_assert (insn->insn_type == ITYPE_INSN);
3022 gas_assert (insn->opcode < table->num_opcodes);
7fa3d080
BW
3023
3024 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
3025 {
3026 TransitionRule *rule = l->rule;
3027
3028 if (xg_instruction_matches_rule (insn, rule)
84b08ed9
BW
3029 && is_unique_insn_expansion (rule)
3030 && (xg_get_single_size (insn->opcode) + (narrow_only ? 1 : 0)
3031 <= xg_get_single_size (rule->to_instr->opcode)))
7fa3d080 3032 {
84b08ed9
BW
3033 if (match)
3034 return FALSE;
3035 match = rule;
7fa3d080
BW
3036 }
3037 }
84b08ed9
BW
3038 if (!match)
3039 return FALSE;
3040
3041 if (targ)
3042 xg_build_to_insn (targ, insn, match->to_instr);
3043 return TRUE;
7fa3d080
BW
3044}
3045
3046
3047/* Return the maximum number of bytes this opcode can expand to. */
3048
3049static int
3050xg_get_max_insn_widen_size (xtensa_opcode opcode)
3051{
3052 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
3053 TransitionList *l;
3054 int max_size = xg_get_single_size (opcode);
3055
9c2799c2 3056 gas_assert (opcode < table->num_opcodes);
7fa3d080
BW
3057
3058 for (l = table->table[opcode]; l != NULL; l = l->next)
3059 {
3060 TransitionRule *rule = l->rule;
3061 BuildInstr *build_list;
3062 int this_size = 0;
3063
3064 if (!rule)
3065 continue;
3066 build_list = rule->to_instr;
3067 if (is_unique_insn_expansion (rule))
3068 {
9c2799c2 3069 gas_assert (build_list->typ == INSTR_INSTR);
7fa3d080
BW
3070 this_size = xg_get_max_insn_widen_size (build_list->opcode);
3071 }
3072 else
3073 for (; build_list != NULL; build_list = build_list->next)
3074 {
3075 switch (build_list->typ)
3076 {
3077 case INSTR_INSTR:
3078 this_size += xg_get_single_size (build_list->opcode);
3079 break;
3080 case INSTR_LITERAL_DEF:
3081 case INSTR_LABEL_DEF:
e0001a05
NC
3082 default:
3083 break;
3084 }
3085 }
3086 if (this_size > max_size)
3087 max_size = this_size;
3088 }
3089 return max_size;
3090}
3091
3092
3093/* Return the maximum number of literal bytes this opcode can generate. */
3094
7fa3d080
BW
3095static int
3096xg_get_max_insn_widen_literal_size (xtensa_opcode opcode)
e0001a05 3097{
43cd72b9 3098 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
e0001a05
NC
3099 TransitionList *l;
3100 int max_size = 0;
3101
9c2799c2 3102 gas_assert (opcode < table->num_opcodes);
e0001a05
NC
3103
3104 for (l = table->table[opcode]; l != NULL; l = l->next)
3105 {
3106 TransitionRule *rule = l->rule;
3107 BuildInstr *build_list;
3108 int this_size = 0;
3109
3110 if (!rule)
3111 continue;
3112 build_list = rule->to_instr;
3113 if (is_unique_insn_expansion (rule))
3114 {
9c2799c2 3115 gas_assert (build_list->typ == INSTR_INSTR);
e0001a05
NC
3116 this_size = xg_get_max_insn_widen_literal_size (build_list->opcode);
3117 }
3118 else
3119 for (; build_list != NULL; build_list = build_list->next)
3120 {
3121 switch (build_list->typ)
3122 {
3123 case INSTR_LITERAL_DEF:
43cd72b9 3124 /* Hard-coded 4-byte literal. */
e0001a05
NC
3125 this_size += 4;
3126 break;
3127 case INSTR_INSTR:
3128 case INSTR_LABEL_DEF:
3129 default:
3130 break;
3131 }
3132 }
3133 if (this_size > max_size)
3134 max_size = this_size;
3135 }
3136 return max_size;
3137}
3138
3139
7fa3d080
BW
3140static bfd_boolean
3141xg_is_relaxable_insn (TInsn *insn, int lateral_steps)
3142{
3143 int steps_taken = 0;
3144 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
3145 TransitionList *l;
3146
9c2799c2
NC
3147 gas_assert (insn->insn_type == ITYPE_INSN);
3148 gas_assert (insn->opcode < table->num_opcodes);
7fa3d080
BW
3149
3150 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
3151 {
3152 TransitionRule *rule = l->rule;
3153
3154 if (xg_instruction_matches_rule (insn, rule))
3155 {
3156 if (steps_taken == lateral_steps)
3157 return TRUE;
3158 steps_taken++;
3159 }
3160 }
3161 return FALSE;
3162}
3163
3164
3165static symbolS *
3166get_special_literal_symbol (void)
3167{
3168 static symbolS *sym = NULL;
3169
3170 if (sym == NULL)
3171 sym = symbol_find_or_make ("SPECIAL_LITERAL0\001");
3172 return sym;
3173}
3174
3175
3176static symbolS *
3177get_special_label_symbol (void)
3178{
3179 static symbolS *sym = NULL;
3180
3181 if (sym == NULL)
3182 sym = symbol_find_or_make ("SPECIAL_LABEL0\001");
3183 return sym;
3184}
3185
3186
3187static bfd_boolean
3188xg_valid_literal_expression (const expressionS *exp)
3189{
3190 switch (exp->X_op)
3191 {
3192 case O_constant:
3193 case O_symbol:
3194 case O_big:
3195 case O_uminus:
3196 case O_subtract:
3197 case O_pltrel:
1bbb5f21 3198 case O_pcrel:
28dbbc02
BW
3199 case O_tlsfunc:
3200 case O_tlsarg:
3201 case O_tpoff:
3202 case O_dtpoff:
7fa3d080
BW
3203 return TRUE;
3204 default:
3205 return FALSE;
3206 }
3207}
3208
3209
3210/* This will check to see if the value can be converted into the
3211 operand type. It will return TRUE if it does not fit. */
3212
3213static bfd_boolean
3214xg_check_operand (int32 value, xtensa_opcode opcode, int operand)
3215{
3216 uint32 valbuf = value;
3217 if (xtensa_operand_encode (xtensa_default_isa, opcode, operand, &valbuf))
3218 return TRUE;
3219 return FALSE;
3220}
3221
3222
3223/* Assumes: All immeds are constants. Check that all constants fit
3224 into their immeds; return FALSE if not. */
3225
3226static bfd_boolean
3227xg_immeds_fit (const TInsn *insn)
3228{
3229 xtensa_isa isa = xtensa_default_isa;
3230 int i;
3231
3232 int n = insn->ntok;
9c2799c2 3233 gas_assert (insn->insn_type == ITYPE_INSN);
7fa3d080
BW
3234 for (i = 0; i < n; ++i)
3235 {
91d6fa6a
NC
3236 const expressionS *exp = &insn->tok[i];
3237
7fa3d080
BW
3238 if (xtensa_operand_is_register (isa, insn->opcode, i) == 1)
3239 continue;
3240
91d6fa6a 3241 switch (exp->X_op)
7fa3d080
BW
3242 {
3243 case O_register:
3244 case O_constant:
91d6fa6a 3245 if (xg_check_operand (exp->X_add_number, insn->opcode, i))
7fa3d080
BW
3246 return FALSE;
3247 break;
3248
3249 default:
3250 /* The symbol should have a fixup associated with it. */
9c2799c2 3251 gas_assert (FALSE);
7fa3d080
BW
3252 break;
3253 }
3254 }
3255 return TRUE;
3256}
3257
3258
3259/* This should only be called after we have an initial
3260 estimate of the addresses. */
3261
3262static bfd_boolean
3263xg_symbolic_immeds_fit (const TInsn *insn,
3264 segT pc_seg,
3265 fragS *pc_frag,
3266 offsetT pc_offset,
3267 long stretch)
e0001a05 3268{
7fa3d080
BW
3269 xtensa_isa isa = xtensa_default_isa;
3270 symbolS *symbolP;
3271 fragS *sym_frag;
3272 offsetT target, pc;
3273 uint32 new_offset;
3274 int i;
3275 int n = insn->ntok;
e0001a05 3276
9c2799c2 3277 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05 3278
7fa3d080 3279 for (i = 0; i < n; ++i)
e0001a05 3280 {
91d6fa6a
NC
3281 const expressionS *exp = &insn->tok[i];
3282
7fa3d080
BW
3283 if (xtensa_operand_is_register (isa, insn->opcode, i) == 1)
3284 continue;
e0001a05 3285
91d6fa6a 3286 switch (exp->X_op)
e0001a05 3287 {
7fa3d080
BW
3288 case O_register:
3289 case O_constant:
91d6fa6a 3290 if (xg_check_operand (exp->X_add_number, insn->opcode, i))
7fa3d080
BW
3291 return FALSE;
3292 break;
e0001a05 3293
7fa3d080
BW
3294 case O_lo16:
3295 case O_hi16:
3296 /* Check for the worst case. */
3297 if (xg_check_operand (0xffff, insn->opcode, i))
3298 return FALSE;
3299 break;
e0001a05 3300
7fa3d080 3301 case O_symbol:
7c834684 3302 /* We only allow symbols for PC-relative references.
7fa3d080 3303 If pc_frag == 0, then we don't have frag locations yet. */
7c834684
BW
3304 if (pc_frag == 0
3305 || xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 0)
7fa3d080 3306 return FALSE;
e0001a05 3307
8e6bc631
BW
3308 /* If it is a weak symbol or a symbol in a different section,
3309 it cannot be known to fit at assembly time. */
91d6fa6a
NC
3310 if (S_IS_WEAK (exp->X_add_symbol)
3311 || S_GET_SEGMENT (exp->X_add_symbol) != pc_seg)
7c834684 3312 {
8e6bc631 3313 /* For a direct call with --no-longcalls, be optimistic and
38f9cb7f
BW
3314 assume it will be in range. If the symbol is weak and
3315 undefined, it may remain undefined at link-time, in which
3316 case it will have a zero value and almost certainly be out
3317 of range for a direct call; thus, relax for undefined weak
3318 symbols even if longcalls is not enabled. */
8e6bc631 3319 if (is_direct_call_opcode (insn->opcode)
38f9cb7f 3320 && ! pc_frag->tc_frag_data.use_longcalls
91d6fa6a
NC
3321 && (! S_IS_WEAK (exp->X_add_symbol)
3322 || S_IS_DEFINED (exp->X_add_symbol)))
7c834684 3323 return TRUE;
7c834684 3324
8e6bc631
BW
3325 return FALSE;
3326 }
e0001a05 3327
91d6fa6a 3328 symbolP = exp->X_add_symbol;
7fa3d080 3329 sym_frag = symbol_get_frag (symbolP);
91d6fa6a 3330 target = S_GET_VALUE (symbolP) + exp->X_add_number;
7fa3d080 3331 pc = pc_frag->fr_address + pc_offset;
e0001a05 3332
7fa3d080
BW
3333 /* If frag has yet to be reached on this pass, assume it
3334 will move by STRETCH just as we did. If this is not so,
3335 it will be because some frag between grows, and that will
3336 force another pass. Beware zero-length frags. There
3337 should be a faster way to do this. */
3338
3339 if (stretch != 0
3340 && sym_frag->relax_marker != pc_frag->relax_marker
3341 && S_GET_SEGMENT (symbolP) == pc_seg)
3342 {
3343 target += stretch;
3344 }
c138bc38 3345
7fa3d080
BW
3346 new_offset = target;
3347 xtensa_operand_do_reloc (isa, insn->opcode, i, &new_offset, pc);
3348 if (xg_check_operand (new_offset, insn->opcode, i))
3349 return FALSE;
3350 break;
3351
3352 default:
3353 /* The symbol should have a fixup associated with it. */
3354 return FALSE;
3355 }
3356 }
3357
3358 return TRUE;
e0001a05
NC
3359}
3360
3361
43cd72b9 3362/* Return TRUE on success. */
e0001a05 3363
7fa3d080
BW
3364static bfd_boolean
3365xg_build_to_insn (TInsn *targ, TInsn *insn, BuildInstr *bi)
e0001a05
NC
3366{
3367 BuildOp *op;
3368 symbolS *sym;
3369
60242db2 3370 tinsn_init (targ);
b224e962
BW
3371 targ->debug_line = insn->debug_line;
3372 targ->loc_directive_seen = insn->loc_directive_seen;
e0001a05
NC
3373 switch (bi->typ)
3374 {
3375 case INSTR_INSTR:
3376 op = bi->ops;
3377 targ->opcode = bi->opcode;
3378 targ->insn_type = ITYPE_INSN;
3379 targ->is_specific_opcode = FALSE;
3380
3381 for (; op != NULL; op = op->next)
3382 {
3383 int op_num = op->op_num;
3384 int op_data = op->op_data;
3385
9c2799c2 3386 gas_assert (op->op_num < MAX_INSN_ARGS);
e0001a05
NC
3387
3388 if (targ->ntok <= op_num)
3389 targ->ntok = op_num + 1;
3390
3391 switch (op->typ)
3392 {
3393 case OP_CONSTANT:
3394 set_expr_const (&targ->tok[op_num], op_data);
3395 break;
3396 case OP_OPERAND:
9c2799c2 3397 gas_assert (op_data < insn->ntok);
e0001a05
NC
3398 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3399 break;
19e8f41a
BW
3400 case OP_FREEREG:
3401 if (insn->extra_arg.X_op != O_register)
3402 return FALSE;
3403 copy_expr (&targ->tok[op_num], &insn->extra_arg);
3404 break;
e0001a05
NC
3405 case OP_LITERAL:
3406 sym = get_special_literal_symbol ();
3407 set_expr_symbol_offset (&targ->tok[op_num], sym, 0);
28dbbc02
BW
3408 if (insn->tok[op_data].X_op == O_tlsfunc
3409 || insn->tok[op_data].X_op == O_tlsarg)
19e8f41a 3410 copy_expr (&targ->extra_arg, &insn->tok[op_data]);
e0001a05
NC
3411 break;
3412 case OP_LABEL:
3413 sym = get_special_label_symbol ();
3414 set_expr_symbol_offset (&targ->tok[op_num], sym, 0);
3415 break;
43cd72b9
BW
3416 case OP_OPERAND_HI16U:
3417 case OP_OPERAND_LOW16U:
9c2799c2 3418 gas_assert (op_data < insn->ntok);
43cd72b9
BW
3419 if (expr_is_const (&insn->tok[op_data]))
3420 {
3421 long val;
3422 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3423 val = xg_apply_userdef_op_fn (op->typ,
3424 targ->tok[op_num].
3425 X_add_number);
3426 targ->tok[op_num].X_add_number = val;
3427 }
3428 else
3429 {
3430 /* For const16 we can create relocations for these. */
3431 if (targ->opcode == XTENSA_UNDEFINED
3432 || (targ->opcode != xtensa_const16_opcode))
3433 return FALSE;
9c2799c2 3434 gas_assert (op_data < insn->ntok);
43cd72b9
BW
3435 /* Need to build a O_lo16 or O_hi16. */
3436 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3437 if (targ->tok[op_num].X_op == O_symbol)
3438 {
3439 if (op->typ == OP_OPERAND_HI16U)
3440 targ->tok[op_num].X_op = O_hi16;
3441 else if (op->typ == OP_OPERAND_LOW16U)
3442 targ->tok[op_num].X_op = O_lo16;
3443 else
3444 return FALSE;
3445 }
3446 }
3447 break;
e0001a05
NC
3448 default:
3449 /* currently handles:
3450 OP_OPERAND_LOW8
3451 OP_OPERAND_HI24S
3452 OP_OPERAND_F32MINUS */
3453 if (xg_has_userdef_op_fn (op->typ))
3454 {
9c2799c2 3455 gas_assert (op_data < insn->ntok);
e0001a05
NC
3456 if (expr_is_const (&insn->tok[op_data]))
3457 {
3458 long val;
3459 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3460 val = xg_apply_userdef_op_fn (op->typ,
3461 targ->tok[op_num].
3462 X_add_number);
3463 targ->tok[op_num].X_add_number = val;
3464 }
3465 else
3466 return FALSE; /* We cannot use a relocation for this. */
3467 break;
3468 }
9c2799c2 3469 gas_assert (0);
e0001a05
NC
3470 break;
3471 }
3472 }
3473 break;
3474
3475 case INSTR_LITERAL_DEF:
3476 op = bi->ops;
3477 targ->opcode = XTENSA_UNDEFINED;
3478 targ->insn_type = ITYPE_LITERAL;
3479 targ->is_specific_opcode = FALSE;
3480 for (; op != NULL; op = op->next)
3481 {
3482 int op_num = op->op_num;
3483 int op_data = op->op_data;
9c2799c2 3484 gas_assert (op->op_num < MAX_INSN_ARGS);
e0001a05
NC
3485
3486 if (targ->ntok <= op_num)
3487 targ->ntok = op_num + 1;
3488
3489 switch (op->typ)
3490 {
3491 case OP_OPERAND:
9c2799c2 3492 gas_assert (op_data < insn->ntok);
43cd72b9
BW
3493 /* We can only pass resolvable literals through. */
3494 if (!xg_valid_literal_expression (&insn->tok[op_data]))
3495 return FALSE;
e0001a05
NC
3496 copy_expr (&targ->tok[op_num], &insn->tok[op_data]);
3497 break;
3498 case OP_LITERAL:
3499 case OP_CONSTANT:
3500 case OP_LABEL:
3501 default:
9c2799c2 3502 gas_assert (0);
e0001a05
NC
3503 break;
3504 }
3505 }
3506 break;
3507
3508 case INSTR_LABEL_DEF:
3509 op = bi->ops;
3510 targ->opcode = XTENSA_UNDEFINED;
3511 targ->insn_type = ITYPE_LABEL;
3512 targ->is_specific_opcode = FALSE;
43cd72b9 3513 /* Literal with no ops is a label? */
9c2799c2 3514 gas_assert (op == NULL);
e0001a05
NC
3515 break;
3516
3517 default:
9c2799c2 3518 gas_assert (0);
e0001a05
NC
3519 }
3520
3521 return TRUE;
3522}
3523
3524
43cd72b9 3525/* Return TRUE on success. */
e0001a05 3526
7fa3d080
BW
3527static bfd_boolean
3528xg_build_to_stack (IStack *istack, TInsn *insn, BuildInstr *bi)
e0001a05
NC
3529{
3530 for (; bi != NULL; bi = bi->next)
3531 {
3532 TInsn *next_insn = istack_push_space (istack);
3533
3534 if (!xg_build_to_insn (next_insn, insn, bi))
3535 return FALSE;
3536 }
3537 return TRUE;
3538}
3539
3540
43cd72b9 3541/* Return TRUE on valid expansion. */
e0001a05 3542
7fa3d080
BW
3543static bfd_boolean
3544xg_expand_to_stack (IStack *istack, TInsn *insn, int lateral_steps)
e0001a05
NC
3545{
3546 int stack_size = istack->ninsn;
3547 int steps_taken = 0;
43cd72b9 3548 TransitionTable *table = xg_build_widen_table (&transition_rule_cmp);
e0001a05
NC
3549 TransitionList *l;
3550
9c2799c2
NC
3551 gas_assert (insn->insn_type == ITYPE_INSN);
3552 gas_assert (insn->opcode < table->num_opcodes);
e0001a05
NC
3553
3554 for (l = table->table[insn->opcode]; l != NULL; l = l->next)
3555 {
3556 TransitionRule *rule = l->rule;
3557
3558 if (xg_instruction_matches_rule (insn, rule))
3559 {
3560 if (lateral_steps == steps_taken)
3561 {
3562 int i;
3563
3564 /* This is it. Expand the rule to the stack. */
3565 if (!xg_build_to_stack (istack, insn, rule->to_instr))
3566 return FALSE;
3567
3568 /* Check to see if it fits. */
3569 for (i = stack_size; i < istack->ninsn; i++)
3570 {
91d6fa6a 3571 TInsn *tinsn = &istack->insn[i];
e0001a05 3572
91d6fa6a
NC
3573 if (tinsn->insn_type == ITYPE_INSN
3574 && !tinsn_has_symbolic_operands (tinsn)
3575 && !xg_immeds_fit (tinsn))
e0001a05
NC
3576 {
3577 istack->ninsn = stack_size;
3578 return FALSE;
3579 }
3580 }
3581 return TRUE;
3582 }
3583 steps_taken++;
3584 }
3585 }
3586 return FALSE;
3587}
3588
43cd72b9 3589\f
43cd72b9 3590/* Relax the assembly instruction at least "min_steps".
b81bf389
BW
3591 Return the number of steps taken.
3592
3593 For relaxation to correctly terminate, every relaxation chain must
3594 terminate in one of two ways:
3595
3596 1. If the chain from one instruction to the next consists entirely of
3597 single instructions, then the chain *must* handle all possible
3598 immediates without failing. It must not ever fail because an
3599 immediate is out of range. The MOVI.N -> MOVI -> L32R relaxation
3600 chain is one example. L32R loads 32 bits, and there cannot be an
3601 immediate larger than 32 bits, so it satisfies this condition.
3602 Single instruction relaxation chains are as defined by
3603 xg_is_single_relaxable_instruction.
3604
3605 2. Otherwise, the chain must end in a multi-instruction expansion: e.g.,
3606 BNEZ.N -> BNEZ -> BNEZ.W15 -> BENZ.N/J
3607
3608 Strictly speaking, in most cases you can violate condition 1 and be OK
3609 -- in particular when the last two instructions have the same single
3610 size. But nevertheless, you should guarantee the above two conditions.
3611
3612 We could fix this so that single-instruction expansions correctly
3613 terminate when they can't handle the range, but the error messages are
3614 worse, and it actually turns out that in every case but one (18-bit wide
3615 branches), you need a multi-instruction expansion to get the full range
3616 anyway. And because 18-bit branches are handled identically to 15-bit
3617 branches, there isn't any point in changing it. */
e0001a05 3618
7fa3d080
BW
3619static int
3620xg_assembly_relax (IStack *istack,
3621 TInsn *insn,
3622 segT pc_seg,
3623 fragS *pc_frag, /* if pc_frag == 0, not pc-relative */
3624 offsetT pc_offset, /* offset in fragment */
3625 int min_steps, /* minimum conversion steps */
3626 long stretch) /* number of bytes stretched so far */
e0001a05
NC
3627{
3628 int steps_taken = 0;
3629
b81bf389
BW
3630 /* Some of its immeds don't fit. Try to build a relaxed version.
3631 This may go through a couple of stages of single instruction
3632 transformations before we get there. */
e0001a05
NC
3633
3634 TInsn single_target;
3635 TInsn current_insn;
3636 int lateral_steps = 0;
3637 int istack_size = istack->ninsn;
3638
3639 if (xg_symbolic_immeds_fit (insn, pc_seg, pc_frag, pc_offset, stretch)
3640 && steps_taken >= min_steps)
3641 {
3642 istack_push (istack, insn);
3643 return steps_taken;
3644 }
43cd72b9 3645 current_insn = *insn;
e0001a05 3646
7c834684 3647 /* Walk through all of the single instruction expansions. */
84b08ed9 3648 while (xg_is_single_relaxable_insn (&current_insn, &single_target, FALSE))
e0001a05 3649 {
21af2bbd 3650 steps_taken++;
e0001a05
NC
3651 if (xg_symbolic_immeds_fit (&single_target, pc_seg, pc_frag, pc_offset,
3652 stretch))
3653 {
e0001a05
NC
3654 if (steps_taken >= min_steps)
3655 {
3656 istack_push (istack, &single_target);
3657 return steps_taken;
3658 }
3659 }
43cd72b9 3660 current_insn = single_target;
e0001a05
NC
3661 }
3662
3663 /* Now check for a multi-instruction expansion. */
3664 while (xg_is_relaxable_insn (&current_insn, lateral_steps))
3665 {
3666 if (xg_symbolic_immeds_fit (&current_insn, pc_seg, pc_frag, pc_offset,
3667 stretch))
3668 {
3669 if (steps_taken >= min_steps)
3670 {
3671 istack_push (istack, &current_insn);
3672 return steps_taken;
3673 }
3674 }
3675 steps_taken++;
3676 if (xg_expand_to_stack (istack, &current_insn, lateral_steps))
3677 {
3678 if (steps_taken >= min_steps)
3679 return steps_taken;
3680 }
3681 lateral_steps++;
3682 istack->ninsn = istack_size;
3683 }
3684
3685 /* It's not going to work -- use the original. */
3686 istack_push (istack, insn);
3687 return steps_taken;
3688}
3689
3690
7fa3d080
BW
3691static void
3692xg_finish_frag (char *last_insn,
3693 enum xtensa_relax_statesE frag_state,
3694 enum xtensa_relax_statesE slot0_state,
3695 int max_growth,
3696 bfd_boolean is_insn)
e0001a05
NC
3697{
3698 /* Finish off this fragment so that it has at LEAST the desired
3699 max_growth. If it doesn't fit in this fragment, close this one
3700 and start a new one. In either case, return a pointer to the
3701 beginning of the growth area. */
3702
3703 fragS *old_frag;
43cd72b9 3704
542f8b94 3705 frag_grow (max_growth);
e0001a05
NC
3706 old_frag = frag_now;
3707
3708 frag_now->fr_opcode = last_insn;
3709 if (is_insn)
3710 frag_now->tc_frag_data.is_insn = TRUE;
3711
3712 frag_var (rs_machine_dependent, max_growth, max_growth,
43cd72b9
BW
3713 frag_state, frag_now->fr_symbol, frag_now->fr_offset, last_insn);
3714
3715 old_frag->tc_frag_data.slot_subtypes[0] = slot0_state;
3716 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
3717
3718 /* Just to make sure that we did not split it up. */
9c2799c2 3719 gas_assert (old_frag->fr_next == frag_now);
e0001a05
NC
3720}
3721
3722
7fa3d080
BW
3723/* Return TRUE if the target frag is one of the next non-empty frags. */
3724
3725static bfd_boolean
3726is_next_frag_target (const fragS *fragP, const fragS *target)
3727{
3728 if (fragP == NULL)
3729 return FALSE;
3730
3731 for (; fragP; fragP = fragP->fr_next)
3732 {
3733 if (fragP == target)
3734 return TRUE;
3735 if (fragP->fr_fix != 0)
3736 return FALSE;
3737 if (fragP->fr_type == rs_fill && fragP->fr_offset != 0)
3738 return FALSE;
3739 if ((fragP->fr_type == rs_align || fragP->fr_type == rs_align_code)
3740 && ((fragP->fr_address % (1 << fragP->fr_offset)) != 0))
3741 return FALSE;
3742 if (fragP->fr_type == rs_space)
3743 return FALSE;
3744 }
3745 return FALSE;
3746}
3747
3748
e0001a05 3749static bfd_boolean
7fa3d080 3750is_branch_jmp_to_next (TInsn *insn, fragS *fragP)
e0001a05
NC
3751{
3752 xtensa_isa isa = xtensa_default_isa;
3753 int i;
43cd72b9 3754 int num_ops = xtensa_opcode_num_operands (isa, insn->opcode);
e0001a05
NC
3755 int target_op = -1;
3756 symbolS *sym;
3757 fragS *target_frag;
3758
64b607e6
BW
3759 if (xtensa_opcode_is_branch (isa, insn->opcode) != 1
3760 && xtensa_opcode_is_jump (isa, insn->opcode) != 1)
e0001a05
NC
3761 return FALSE;
3762
3763 for (i = 0; i < num_ops; i++)
3764 {
43cd72b9 3765 if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1)
e0001a05
NC
3766 {
3767 target_op = i;
3768 break;
3769 }
3770 }
3771 if (target_op == -1)
3772 return FALSE;
3773
3774 if (insn->ntok <= target_op)
3775 return FALSE;
3776
3777 if (insn->tok[target_op].X_op != O_symbol)
3778 return FALSE;
3779
3780 sym = insn->tok[target_op].X_add_symbol;
3781 if (sym == NULL)
3782 return FALSE;
3783
3784 if (insn->tok[target_op].X_add_number != 0)
3785 return FALSE;
3786
3787 target_frag = symbol_get_frag (sym);
3788 if (target_frag == NULL)
3789 return FALSE;
3790
c138bc38 3791 if (is_next_frag_target (fragP->fr_next, target_frag)
e0001a05
NC
3792 && S_GET_VALUE (sym) == target_frag->fr_address)
3793 return TRUE;
3794
3795 return FALSE;
3796}
3797
3798
3799static void
7fa3d080 3800xg_add_branch_and_loop_targets (TInsn *insn)
e0001a05
NC
3801{
3802 xtensa_isa isa = xtensa_default_isa;
7fa3d080 3803 int num_ops = xtensa_opcode_num_operands (isa, insn->opcode);
43cd72b9 3804
7fa3d080
BW
3805 if (xtensa_opcode_is_loop (isa, insn->opcode) == 1)
3806 {
3807 int i = 1;
3808 if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1
3809 && insn->tok[i].X_op == O_symbol)
3810 symbol_get_tc (insn->tok[i].X_add_symbol)->is_loop_target = TRUE;
3811 return;
3812 }
e0001a05 3813
7fa3d080
BW
3814 if (xtensa_opcode_is_branch (isa, insn->opcode) == 1
3815 || xtensa_opcode_is_loop (isa, insn->opcode) == 1)
e0001a05 3816 {
7fa3d080
BW
3817 int i;
3818
3819 for (i = 0; i < insn->ntok && i < num_ops; i++)
3820 {
3821 if (xtensa_operand_is_PCrelative (isa, insn->opcode, i) == 1
3822 && insn->tok[i].X_op == O_symbol)
3823 {
3824 symbolS *sym = insn->tok[i].X_add_symbol;
3825 symbol_get_tc (sym)->is_branch_target = TRUE;
3826 if (S_IS_DEFINED (sym))
3827 symbol_get_frag (sym)->tc_frag_data.is_branch_target = TRUE;
3828 }
3829 }
e0001a05 3830 }
e0001a05
NC
3831}
3832
3833
43cd72b9 3834/* Return FALSE if no error. */
e0001a05 3835
7fa3d080
BW
3836static bfd_boolean
3837xg_build_token_insn (BuildInstr *instr_spec, TInsn *old_insn, TInsn *new_insn)
e0001a05
NC
3838{
3839 int num_ops = 0;
3840 BuildOp *b_op;
3841
3842 switch (instr_spec->typ)
3843 {
3844 case INSTR_INSTR:
3845 new_insn->insn_type = ITYPE_INSN;
3846 new_insn->opcode = instr_spec->opcode;
e0001a05
NC
3847 break;
3848 case INSTR_LITERAL_DEF:
3849 new_insn->insn_type = ITYPE_LITERAL;
3850 new_insn->opcode = XTENSA_UNDEFINED;
e0001a05
NC
3851 break;
3852 case INSTR_LABEL_DEF:
b224e962 3853 abort ();
e0001a05 3854 }
b224e962
BW
3855 new_insn->is_specific_opcode = FALSE;
3856 new_insn->debug_line = old_insn->debug_line;
3857 new_insn->loc_directive_seen = old_insn->loc_directive_seen;
e0001a05
NC
3858
3859 for (b_op = instr_spec->ops; b_op != NULL; b_op = b_op->next)
3860 {
3861 expressionS *exp;
3862 const expressionS *src_exp;
3863
3864 num_ops++;
3865 switch (b_op->typ)
3866 {
3867 case OP_CONSTANT:
3868 /* The expression must be the constant. */
9c2799c2 3869 gas_assert (b_op->op_num < MAX_INSN_ARGS);
e0001a05
NC
3870 exp = &new_insn->tok[b_op->op_num];
3871 set_expr_const (exp, b_op->op_data);
3872 break;
3873
3874 case OP_OPERAND:
9c2799c2
NC
3875 gas_assert (b_op->op_num < MAX_INSN_ARGS);
3876 gas_assert (b_op->op_data < (unsigned) old_insn->ntok);
e0001a05
NC
3877 src_exp = &old_insn->tok[b_op->op_data];
3878 exp = &new_insn->tok[b_op->op_num];
3879 copy_expr (exp, src_exp);
3880 break;
3881
3882 case OP_LITERAL:
3883 case OP_LABEL:
3884 as_bad (_("can't handle generation of literal/labels yet"));
9c2799c2 3885 gas_assert (0);
e0001a05
NC
3886
3887 default:
3888 as_bad (_("can't handle undefined OP TYPE"));
9c2799c2 3889 gas_assert (0);
e0001a05
NC
3890 }
3891 }
3892
3893 new_insn->ntok = num_ops;
3894 return FALSE;
3895}
3896
3897
43cd72b9 3898/* Return TRUE if it was simplified. */
e0001a05 3899
7fa3d080
BW
3900static bfd_boolean
3901xg_simplify_insn (TInsn *old_insn, TInsn *new_insn)
e0001a05 3902{
43cd72b9 3903 TransitionRule *rule;
e0001a05 3904 BuildInstr *insn_spec;
43cd72b9
BW
3905
3906 if (old_insn->is_specific_opcode || !density_supported)
3907 return FALSE;
3908
3909 rule = xg_instruction_match (old_insn);
e0001a05
NC
3910 if (rule == NULL)
3911 return FALSE;
3912
3913 insn_spec = rule->to_instr;
3914 /* There should only be one. */
9c2799c2
NC
3915 gas_assert (insn_spec != NULL);
3916 gas_assert (insn_spec->next == NULL);
e0001a05
NC
3917 if (insn_spec->next != NULL)
3918 return FALSE;
3919
3920 xg_build_token_insn (insn_spec, old_insn, new_insn);
3921
3922 return TRUE;
3923}
3924
3925
3926/* xg_expand_assembly_insn: (1) Simplify the instruction, i.e., l32i ->
3927 l32i.n. (2) Check the number of operands. (3) Place the instruction
7c834684
BW
3928 tokens into the stack or relax it and place multiple
3929 instructions/literals onto the stack. Return FALSE if no error. */
e0001a05
NC
3930
3931static bfd_boolean
7fa3d080 3932xg_expand_assembly_insn (IStack *istack, TInsn *orig_insn)
e0001a05
NC
3933{
3934 int noperands;
3935 TInsn new_insn;
7c834684
BW
3936 bfd_boolean do_expand;
3937
60242db2 3938 tinsn_init (&new_insn);
e0001a05 3939
43cd72b9
BW
3940 /* Narrow it if we can. xg_simplify_insn now does all the
3941 appropriate checking (e.g., for the density option). */
3942 if (xg_simplify_insn (orig_insn, &new_insn))
3943 orig_insn = &new_insn;
e0001a05 3944
43cd72b9
BW
3945 noperands = xtensa_opcode_num_operands (xtensa_default_isa,
3946 orig_insn->opcode);
e0001a05
NC
3947 if (orig_insn->ntok < noperands)
3948 {
3949 as_bad (_("found %d operands for '%s': Expected %d"),
3950 orig_insn->ntok,
3951 xtensa_opcode_name (xtensa_default_isa, orig_insn->opcode),
3952 noperands);
3953 return TRUE;
3954 }
3955 if (orig_insn->ntok > noperands)
3956 as_warn (_("found too many (%d) operands for '%s': Expected %d"),
3957 orig_insn->ntok,
3958 xtensa_opcode_name (xtensa_default_isa, orig_insn->opcode),
3959 noperands);
3960
43cd72b9 3961 /* If there are not enough operands, we will assert above. If there
e0001a05 3962 are too many, just cut out the extras here. */
e0001a05
NC
3963 orig_insn->ntok = noperands;
3964
e0001a05
NC
3965 if (tinsn_has_invalid_symbolic_operands (orig_insn))
3966 return TRUE;
3967
d12f9798
BW
3968 /* Special case for extui opcode which has constraints not handled
3969 by the ordinary operand encoding checks. The number of operands
3970 and related syntax issues have already been checked. */
3971 if (orig_insn->opcode == xtensa_extui_opcode)
3972 {
3973 int shiftimm = orig_insn->tok[2].X_add_number;
3974 int maskimm = orig_insn->tok[3].X_add_number;
3975 if (shiftimm + maskimm > 32)
3976 {
3977 as_bad (_("immediate operands sum to greater than 32"));
3978 return TRUE;
3979 }
3980 }
3981
7c834684
BW
3982 /* If the instruction will definitely need to be relaxed, it is better
3983 to expand it now for better scheduling. Decide whether to expand
3984 now.... */
3985 do_expand = (!orig_insn->is_specific_opcode && use_transform ());
3986
3987 /* Calls should be expanded to longcalls only in the backend relaxation
3988 so that the assembly scheduler will keep the L32R/CALLX instructions
3989 adjacent. */
3990 if (is_direct_call_opcode (orig_insn->opcode))
3991 do_expand = FALSE;
e0001a05
NC
3992
3993 if (tinsn_has_symbolic_operands (orig_insn))
3994 {
7c834684
BW
3995 /* The values of symbolic operands are not known yet, so only expand
3996 now if an operand is "complex" (e.g., difference of symbols) and
3997 will have to be stored as a literal regardless of the value. */
3998 if (!tinsn_has_complex_operands (orig_insn))
3999 do_expand = FALSE;
e0001a05 4000 }
7c834684
BW
4001 else if (xg_immeds_fit (orig_insn))
4002 do_expand = FALSE;
4003
4004 if (do_expand)
4005 xg_assembly_relax (istack, orig_insn, 0, 0, 0, 0, 0);
e0001a05 4006 else
7c834684 4007 istack_push (istack, orig_insn);
e0001a05 4008
e0001a05
NC
4009 return FALSE;
4010}
4011
4012
7fa3d080 4013/* Return TRUE if the section flags are marked linkonce
74869ac7
BW
4014 or the name is .gnu.linkonce.*. */
4015
4016static int linkonce_len = sizeof (".gnu.linkonce.") - 1;
7fa3d080
BW
4017
4018static bfd_boolean
4019get_is_linkonce_section (bfd *abfd ATTRIBUTE_UNUSED, segT sec)
4020{
4021 flagword flags, link_once_flags;
4022
4023 flags = bfd_get_section_flags (abfd, sec);
4024 link_once_flags = (flags & SEC_LINK_ONCE);
4025
4026 /* Flags might not be set yet. */
74869ac7
BW
4027 if (!link_once_flags
4028 && strncmp (segment_name (sec), ".gnu.linkonce.", linkonce_len) == 0)
4029 link_once_flags = SEC_LINK_ONCE;
7fa3d080 4030
7fa3d080
BW
4031 return (link_once_flags != 0);
4032}
4033
4034
4035static void
4036xtensa_add_literal_sym (symbolS *sym)
4037{
4038 sym_list *l;
4039
4040 l = (sym_list *) xmalloc (sizeof (sym_list));
4041 l->sym = sym;
4042 l->next = literal_syms;
4043 literal_syms = l;
4044}
4045
4046
4047static symbolS *
4048xtensa_create_literal_symbol (segT sec, fragS *frag)
4049{
4050 static int lit_num = 0;
4051 static char name[256];
4052 symbolS *symbolP;
4053
4054 sprintf (name, ".L_lit_sym%d", lit_num);
4055
4056 /* Create a local symbol. If it is in a linkonce section, we have to
4057 be careful to make sure that if it is used in a relocation that the
4058 symbol will be in the output file. */
4059 if (get_is_linkonce_section (stdoutput, sec))
4060 {
4061 symbolP = symbol_new (name, sec, 0, frag);
4062 S_CLEAR_EXTERNAL (symbolP);
4063 /* symbolP->local = 1; */
4064 }
4065 else
4066 symbolP = symbol_new (name, sec, 0, frag);
4067
4068 xtensa_add_literal_sym (symbolP);
4069
7fa3d080
BW
4070 lit_num++;
4071 return symbolP;
4072}
4073
4074
e0001a05
NC
4075/* Currently all literals that are generated here are 32-bit L32R targets. */
4076
7fa3d080
BW
4077static symbolS *
4078xg_assemble_literal (/* const */ TInsn *insn)
e0001a05
NC
4079{
4080 emit_state state;
4081 symbolS *lit_sym = NULL;
bbdd25a8 4082 bfd_reloc_code_real_type reloc;
1bbb5f21 4083 bfd_boolean pcrel = FALSE;
bbdd25a8 4084 char *p;
e0001a05
NC
4085
4086 /* size = 4 for L32R. It could easily be larger when we move to
4087 larger constants. Add a parameter later. */
4088 offsetT litsize = 4;
4089 offsetT litalign = 2; /* 2^2 = 4 */
4090 expressionS saved_loc;
43cd72b9
BW
4091 expressionS * emit_val;
4092
e0001a05
NC
4093 set_expr_symbol_offset (&saved_loc, frag_now->fr_symbol, frag_now_fix ());
4094
9c2799c2
NC
4095 gas_assert (insn->insn_type == ITYPE_LITERAL);
4096 gas_assert (insn->ntok == 1); /* must be only one token here */
e0001a05
NC
4097
4098 xtensa_switch_to_literal_fragment (&state);
4099
43cd72b9
BW
4100 emit_val = &insn->tok[0];
4101 if (emit_val->X_op == O_big)
4102 {
4103 int size = emit_val->X_add_number * CHARS_PER_LITTLENUM;
4104 if (size > litsize)
4105 {
4106 /* This happens when someone writes a "movi a2, big_number". */
c138bc38 4107 as_bad_where (frag_now->fr_file, frag_now->fr_line,
43cd72b9
BW
4108 _("invalid immediate"));
4109 xtensa_restore_emit_state (&state);
4110 return NULL;
4111 }
4112 }
4113
e0001a05
NC
4114 /* Force a 4-byte align here. Note that this opens a new frag, so all
4115 literals done with this function have a frag to themselves. That's
4116 important for the way text section literals work. */
4117 frag_align (litalign, 0, 0);
43cd72b9 4118 record_alignment (now_seg, litalign);
e0001a05 4119
bbdd25a8 4120 switch (emit_val->X_op)
43cd72b9 4121 {
1bbb5f21
BW
4122 case O_pcrel:
4123 pcrel = TRUE;
4124 /* fall through */
bbdd25a8 4125 case O_pltrel:
28dbbc02
BW
4126 case O_tlsfunc:
4127 case O_tlsarg:
4128 case O_tpoff:
4129 case O_dtpoff:
bbdd25a8 4130 p = frag_more (litsize);
43cd72b9 4131 xtensa_set_frag_assembly_state (frag_now);
28dbbc02 4132 reloc = map_operator_to_reloc (emit_val->X_op, TRUE);
43cd72b9
BW
4133 if (emit_val->X_add_symbol)
4134 emit_val->X_op = O_symbol;
4135 else
4136 emit_val->X_op = O_constant;
4137 fix_new_exp (frag_now, p - frag_now->fr_literal,
1bbb5f21 4138 litsize, emit_val, pcrel, reloc);
bbdd25a8
BW
4139 break;
4140
4141 default:
4142 emit_expr (emit_val, litsize);
4143 break;
43cd72b9 4144 }
e0001a05 4145
9c2799c2 4146 gas_assert (frag_now->tc_frag_data.literal_frag == NULL);
e0001a05
NC
4147 frag_now->tc_frag_data.literal_frag = get_literal_pool_location (now_seg);
4148 frag_now->fr_symbol = xtensa_create_literal_symbol (now_seg, frag_now);
4149 lit_sym = frag_now->fr_symbol;
e0001a05
NC
4150
4151 /* Go back. */
4152 xtensa_restore_emit_state (&state);
4153 return lit_sym;
4154}
4155
4156
4157static void
7fa3d080 4158xg_assemble_literal_space (/* const */ int size, int slot)
e0001a05
NC
4159{
4160 emit_state state;
43cd72b9 4161 /* We might have to do something about this alignment. It only
e0001a05
NC
4162 takes effect if something is placed here. */
4163 offsetT litalign = 2; /* 2^2 = 4 */
4164 fragS *lit_saved_frag;
4165
9c2799c2 4166 gas_assert (size % 4 == 0);
e0001a05
NC
4167
4168 xtensa_switch_to_literal_fragment (&state);
4169
4170 /* Force a 4-byte align here. */
4171 frag_align (litalign, 0, 0);
43cd72b9 4172 record_alignment (now_seg, litalign);
e0001a05 4173
542f8b94 4174 frag_grow (size);
e0001a05
NC
4175
4176 lit_saved_frag = frag_now;
4177 frag_now->tc_frag_data.literal_frag = get_literal_pool_location (now_seg);
e0001a05 4178 frag_now->fr_symbol = xtensa_create_literal_symbol (now_seg, frag_now);
43cd72b9 4179 xg_finish_frag (0, RELAX_LITERAL, 0, size, FALSE);
e0001a05
NC
4180
4181 /* Go back. */
4182 xtensa_restore_emit_state (&state);
43cd72b9 4183 frag_now->tc_frag_data.literal_frags[slot] = lit_saved_frag;
e0001a05
NC
4184}
4185
4186
e0001a05 4187/* Put in a fixup record based on the opcode.
43cd72b9 4188 Return TRUE on success. */
e0001a05 4189
7fa3d080
BW
4190static bfd_boolean
4191xg_add_opcode_fix (TInsn *tinsn,
4192 int opnum,
4193 xtensa_format fmt,
4194 int slot,
91d6fa6a 4195 expressionS *exp,
7fa3d080
BW
4196 fragS *fragP,
4197 offsetT offset)
43cd72b9
BW
4198{
4199 xtensa_opcode opcode = tinsn->opcode;
4200 bfd_reloc_code_real_type reloc;
4201 reloc_howto_type *howto;
4202 int fmt_length;
e0001a05
NC
4203 fixS *the_fix;
4204
43cd72b9
BW
4205 reloc = BFD_RELOC_NONE;
4206
4207 /* First try the special cases for "alternate" relocs. */
4208 if (opcode == xtensa_l32r_opcode)
4209 {
4210 if (fragP->tc_frag_data.use_absolute_literals)
4211 reloc = encode_alt_reloc (slot);
4212 }
4213 else if (opcode == xtensa_const16_opcode)
4214 {
91d6fa6a 4215 if (exp->X_op == O_lo16)
43cd72b9
BW
4216 {
4217 reloc = encode_reloc (slot);
91d6fa6a 4218 exp->X_op = O_symbol;
43cd72b9 4219 }
91d6fa6a 4220 else if (exp->X_op == O_hi16)
43cd72b9
BW
4221 {
4222 reloc = encode_alt_reloc (slot);
91d6fa6a 4223 exp->X_op = O_symbol;
43cd72b9
BW
4224 }
4225 }
4226
4227 if (opnum != get_relaxable_immed (opcode))
e0001a05 4228 {
43cd72b9 4229 as_bad (_("invalid relocation for operand %i of '%s'"),
431ad2d0 4230 opnum + 1, xtensa_opcode_name (xtensa_default_isa, opcode));
e0001a05
NC
4231 return FALSE;
4232 }
4233
43cd72b9
BW
4234 /* Handle erroneous "@h" and "@l" expressions here before they propagate
4235 into the symbol table where the generic portions of the assembler
4236 won't know what to do with them. */
91d6fa6a 4237 if (exp->X_op == O_lo16 || exp->X_op == O_hi16)
43cd72b9
BW
4238 {
4239 as_bad (_("invalid expression for operand %i of '%s'"),
431ad2d0 4240 opnum + 1, xtensa_opcode_name (xtensa_default_isa, opcode));
43cd72b9
BW
4241 return FALSE;
4242 }
4243
4244 /* Next try the generic relocs. */
4245 if (reloc == BFD_RELOC_NONE)
4246 reloc = encode_reloc (slot);
4247 if (reloc == BFD_RELOC_NONE)
4248 {
4249 as_bad (_("invalid relocation in instruction slot %i"), slot);
4250 return FALSE;
4251 }
e0001a05 4252
43cd72b9 4253 howto = bfd_reloc_type_lookup (stdoutput, reloc);
e0001a05
NC
4254 if (!howto)
4255 {
43cd72b9 4256 as_bad (_("undefined symbol for opcode \"%s\""),
e0001a05
NC
4257 xtensa_opcode_name (xtensa_default_isa, opcode));
4258 return FALSE;
4259 }
4260
43cd72b9 4261 fmt_length = xtensa_format_length (xtensa_default_isa, fmt);
91d6fa6a 4262 the_fix = fix_new_exp (fragP, offset, fmt_length, exp,
e0001a05 4263 howto->pc_relative, reloc);
d9740523 4264 the_fix->fx_no_overflow = 1;
91d6fa6a
NC
4265 the_fix->tc_fix_data.X_add_symbol = exp->X_add_symbol;
4266 the_fix->tc_fix_data.X_add_number = exp->X_add_number;
7fa3d080 4267 the_fix->tc_fix_data.slot = slot;
c138bc38 4268
7fa3d080
BW
4269 return TRUE;
4270}
4271
4272
4273static bfd_boolean
4274xg_emit_insn_to_buf (TInsn *tinsn,
7fa3d080
BW
4275 char *buf,
4276 fragS *fragP,
4277 offsetT offset,
4278 bfd_boolean build_fix)
4279{
4280 static xtensa_insnbuf insnbuf = NULL;
4281 bfd_boolean has_symbolic_immed = FALSE;
4282 bfd_boolean ok = TRUE;
b2d179be 4283
7fa3d080
BW
4284 if (!insnbuf)
4285 insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa);
4286
4287 has_symbolic_immed = tinsn_to_insnbuf (tinsn, insnbuf);
4288 if (has_symbolic_immed && build_fix)
4289 {
4290 /* Add a fixup. */
b2d179be
BW
4291 xtensa_format fmt = xg_get_single_format (tinsn->opcode);
4292 int slot = xg_get_single_slot (tinsn->opcode);
7fa3d080
BW
4293 int opnum = get_relaxable_immed (tinsn->opcode);
4294 expressionS *exp = &tinsn->tok[opnum];
43cd72b9 4295
b2d179be 4296 if (!xg_add_opcode_fix (tinsn, opnum, fmt, slot, exp, fragP, offset))
7fa3d080
BW
4297 ok = FALSE;
4298 }
4299 fragP->tc_frag_data.is_insn = TRUE;
d77b99c9
BW
4300 xtensa_insnbuf_to_chars (xtensa_default_isa, insnbuf,
4301 (unsigned char *) buf, 0);
7fa3d080 4302 return ok;
e0001a05
NC
4303}
4304
4305
7fa3d080
BW
4306static void
4307xg_resolve_literals (TInsn *insn, symbolS *lit_sym)
e0001a05
NC
4308{
4309 symbolS *sym = get_special_literal_symbol ();
4310 int i;
4311 if (lit_sym == 0)
4312 return;
9c2799c2 4313 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
4314 for (i = 0; i < insn->ntok; i++)
4315 if (insn->tok[i].X_add_symbol == sym)
4316 insn->tok[i].X_add_symbol = lit_sym;
4317
4318}
4319
4320
7fa3d080
BW
4321static void
4322xg_resolve_labels (TInsn *insn, symbolS *label_sym)
e0001a05
NC
4323{
4324 symbolS *sym = get_special_label_symbol ();
4325 int i;
e0001a05
NC
4326 for (i = 0; i < insn->ntok; i++)
4327 if (insn->tok[i].X_add_symbol == sym)
4328 insn->tok[i].X_add_symbol = label_sym;
4329
4330}
4331
4332
43cd72b9 4333/* Return TRUE if the instruction can write to the specified
e0001a05
NC
4334 integer register. */
4335
4336static bfd_boolean
7fa3d080 4337is_register_writer (const TInsn *insn, const char *regset, int regnum)
e0001a05
NC
4338{
4339 int i;
4340 int num_ops;
4341 xtensa_isa isa = xtensa_default_isa;
4342
43cd72b9 4343 num_ops = xtensa_opcode_num_operands (isa, insn->opcode);
e0001a05
NC
4344
4345 for (i = 0; i < num_ops; i++)
4346 {
43cd72b9
BW
4347 char inout;
4348 inout = xtensa_operand_inout (isa, insn->opcode, i);
4349 if ((inout == 'o' || inout == 'm')
4350 && xtensa_operand_is_register (isa, insn->opcode, i) == 1)
e0001a05 4351 {
43cd72b9
BW
4352 xtensa_regfile opnd_rf =
4353 xtensa_operand_regfile (isa, insn->opcode, i);
4354 if (!strcmp (xtensa_regfile_shortname (isa, opnd_rf), regset))
e0001a05
NC
4355 {
4356 if ((insn->tok[i].X_op == O_register)
4357 && (insn->tok[i].X_add_number == regnum))
4358 return TRUE;
4359 }
4360 }
4361 }
4362 return FALSE;
4363}
4364
4365
4366static bfd_boolean
7fa3d080 4367is_bad_loopend_opcode (const TInsn *tinsn)
e0001a05
NC
4368{
4369 xtensa_opcode opcode = tinsn->opcode;
4370
4371 if (opcode == XTENSA_UNDEFINED)
4372 return FALSE;
4373
4374 if (opcode == xtensa_call0_opcode
4375 || opcode == xtensa_callx0_opcode
4376 || opcode == xtensa_call4_opcode
4377 || opcode == xtensa_callx4_opcode
4378 || opcode == xtensa_call8_opcode
4379 || opcode == xtensa_callx8_opcode
4380 || opcode == xtensa_call12_opcode
4381 || opcode == xtensa_callx12_opcode
4382 || opcode == xtensa_isync_opcode
4383 || opcode == xtensa_ret_opcode
4384 || opcode == xtensa_ret_n_opcode
4385 || opcode == xtensa_retw_opcode
4386 || opcode == xtensa_retw_n_opcode
43cd72b9
BW
4387 || opcode == xtensa_waiti_opcode
4388 || opcode == xtensa_rsr_lcount_opcode)
e0001a05 4389 return TRUE;
c138bc38 4390
e0001a05
NC
4391 return FALSE;
4392}
4393
4394
4395/* Labels that begin with ".Ln" or ".LM" are unaligned.
4396 This allows the debugger to add unaligned labels.
4397 Also, the assembler generates stabs labels that need
4398 not be aligned: FAKE_LABEL_NAME . {"F", "L", "endfunc"}. */
4399
7fa3d080
BW
4400static bfd_boolean
4401is_unaligned_label (symbolS *sym)
e0001a05
NC
4402{
4403 const char *name = S_GET_NAME (sym);
4404 static size_t fake_size = 0;
4405
4406 if (name
4407 && name[0] == '.'
4408 && name[1] == 'L' && (name[2] == 'n' || name[2] == 'M'))
4409 return TRUE;
4410
4411 /* FAKE_LABEL_NAME followed by "F", "L" or "endfunc" */
4412 if (fake_size == 0)
4413 fake_size = strlen (FAKE_LABEL_NAME);
4414
43cd72b9 4415 if (name
e0001a05
NC
4416 && strncmp (FAKE_LABEL_NAME, name, fake_size) == 0
4417 && (name[fake_size] == 'F'
4418 || name[fake_size] == 'L'
4419 || (name[fake_size] == 'e'
4420 && strncmp ("endfunc", name+fake_size, 7) == 0)))
4421 return TRUE;
4422
4423 return FALSE;
4424}
4425
4426
7fa3d080
BW
4427static fragS *
4428next_non_empty_frag (const fragS *fragP)
e0001a05
NC
4429{
4430 fragS *next_fragP = fragP->fr_next;
4431
c138bc38 4432 /* Sometimes an empty will end up here due storage allocation issues.
e0001a05
NC
4433 So we have to skip until we find something legit. */
4434 while (next_fragP && next_fragP->fr_fix == 0)
4435 next_fragP = next_fragP->fr_next;
4436
4437 if (next_fragP == NULL || next_fragP->fr_fix == 0)
4438 return NULL;
4439
4440 return next_fragP;
4441}
4442
4443
43cd72b9 4444static bfd_boolean
7fa3d080 4445next_frag_opcode_is_loop (const fragS *fragP, xtensa_opcode *opcode)
43cd72b9
BW
4446{
4447 xtensa_opcode out_opcode;
4448 const fragS *next_fragP = next_non_empty_frag (fragP);
4449
4450 if (next_fragP == NULL)
4451 return FALSE;
4452
4453 out_opcode = get_opcode_from_buf (next_fragP->fr_literal, 0);
4454 if (xtensa_opcode_is_loop (xtensa_default_isa, out_opcode) == 1)
4455 {
4456 *opcode = out_opcode;
4457 return TRUE;
4458 }
4459 return FALSE;
4460}
4461
4462
4463static int
7fa3d080 4464frag_format_size (const fragS *fragP)
43cd72b9 4465{
e0001a05
NC
4466 static xtensa_insnbuf insnbuf = NULL;
4467 xtensa_isa isa = xtensa_default_isa;
43cd72b9 4468 xtensa_format fmt;
c138bc38 4469 int fmt_size;
e0001a05
NC
4470
4471 if (!insnbuf)
4472 insnbuf = xtensa_insnbuf_alloc (isa);
4473
43cd72b9
BW
4474 if (fragP == NULL)
4475 return XTENSA_UNDEFINED;
4476
d77b99c9
BW
4477 xtensa_insnbuf_from_chars (isa, insnbuf,
4478 (unsigned char *) fragP->fr_literal, 0);
43cd72b9
BW
4479
4480 fmt = xtensa_format_decode (isa, insnbuf);
4481 if (fmt == XTENSA_UNDEFINED)
e0001a05 4482 return XTENSA_UNDEFINED;
43cd72b9
BW
4483 fmt_size = xtensa_format_length (isa, fmt);
4484
4485 /* If the next format won't be changing due to relaxation, just
4486 return the length of the first format. */
4487 if (fragP->fr_opcode != fragP->fr_literal)
4488 return fmt_size;
4489
c138bc38 4490 /* If during relaxation we have to pull an instruction out of a
43cd72b9
BW
4491 multi-slot instruction, we will return the more conservative
4492 number. This works because alignment on bigger instructions
4493 is more restrictive than alignment on smaller instructions.
4494 This is more conservative than we would like, but it happens
4495 infrequently. */
4496
4497 if (xtensa_format_num_slots (xtensa_default_isa, fmt) > 1)
4498 return fmt_size;
4499
4500 /* If we aren't doing one of our own relaxations or it isn't
4501 slot-based, then the insn size won't change. */
4502 if (fragP->fr_type != rs_machine_dependent)
4503 return fmt_size;
4504 if (fragP->fr_subtype != RELAX_SLOTS)
4505 return fmt_size;
4506
4507 /* If an instruction is about to grow, return the longer size. */
4508 if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP1
b81bf389
BW
4509 || fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP2
4510 || fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED_STEP3)
def13efb
BW
4511 {
4512 /* For most frags at RELAX_IMMED_STEPX, with X > 0, the first
4513 instruction in the relaxed version is of length 3. (The case
4514 where we have to pull the instruction out of a FLIX bundle
4515 is handled conservatively above.) However, frags with opcodes
4516 that are expanding to wide branches end up having formats that
4517 are not determinable by the RELAX_IMMED_STEPX enumeration, and
4518 we can't tell directly what format the relaxer picked. This
4519 is a wart in the design of the relaxer that should someday be
4520 fixed, but would require major changes, or at least should
4521 be accompanied by major changes to make use of that data.
4522
4523 In any event, we can tell that we are expanding from a single-slot
19ef5f3d 4524 format to a wider one with the logic below. */
def13efb 4525
19ef5f3d
SA
4526 int i;
4527 int relaxed_size = fmt_size + fragP->tc_frag_data.text_expansion[0];
4528
4529 for (i = 0; i < xtensa_isa_num_formats (isa); i++)
4530 {
4531 if (relaxed_size == xtensa_format_length (isa, i))
4532 return relaxed_size;
4533 }
4534
4535 return 3;
def13efb 4536 }
c138bc38 4537
43cd72b9
BW
4538 if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
4539 return 2 + fragP->tc_frag_data.text_expansion[0];
e0001a05 4540
43cd72b9 4541 return fmt_size;
e0001a05
NC
4542}
4543
4544
7fa3d080
BW
4545static int
4546next_frag_format_size (const fragS *fragP)
e0001a05 4547{
7fa3d080
BW
4548 const fragS *next_fragP = next_non_empty_frag (fragP);
4549 return frag_format_size (next_fragP);
e0001a05
NC
4550}
4551
4552
03aaa593
BW
4553/* In early Xtensa Processors, for reasons that are unclear, the ISA
4554 required two-byte instructions to be treated as three-byte instructions
4555 for loop instruction alignment. This restriction was removed beginning
4556 with Xtensa LX. Now the only requirement on loop instruction alignment
4557 is that the first instruction of the loop must appear at an address that
4558 does not cross a fetch boundary. */
4559
4560static int
4561get_loop_align_size (int insn_size)
4562{
4563 if (insn_size == XTENSA_UNDEFINED)
4564 return xtensa_fetch_width;
4565
4566 if (enforce_three_byte_loop_align && insn_size == 2)
4567 return 3;
4568
4569 return insn_size;
4570}
4571
4572
e0001a05
NC
4573/* If the next legit fragment is an end-of-loop marker,
4574 switch its state so it will instantiate a NOP. */
4575
4576static void
1d19a770 4577update_next_frag_state (fragS *fragP)
e0001a05
NC
4578{
4579 fragS *next_fragP = fragP->fr_next;
43cd72b9 4580 fragS *new_target = NULL;
e0001a05 4581
7b1cc377 4582 if (align_targets)
43cd72b9
BW
4583 {
4584 /* We are guaranteed there will be one of these... */
4585 while (!(next_fragP->fr_type == rs_machine_dependent
4586 && (next_fragP->fr_subtype == RELAX_MAYBE_UNREACHABLE
4587 || next_fragP->fr_subtype == RELAX_UNREACHABLE)))
4588 next_fragP = next_fragP->fr_next;
4589
9c2799c2 4590 gas_assert (next_fragP->fr_type == rs_machine_dependent
43cd72b9
BW
4591 && (next_fragP->fr_subtype == RELAX_MAYBE_UNREACHABLE
4592 || next_fragP->fr_subtype == RELAX_UNREACHABLE));
4593
4594 /* ...and one of these. */
4595 new_target = next_fragP->fr_next;
4596 while (!(new_target->fr_type == rs_machine_dependent
4597 && (new_target->fr_subtype == RELAX_MAYBE_DESIRE_ALIGN
4598 || new_target->fr_subtype == RELAX_DESIRE_ALIGN)))
4599 new_target = new_target->fr_next;
4600
9c2799c2 4601 gas_assert (new_target->fr_type == rs_machine_dependent
43cd72b9
BW
4602 && (new_target->fr_subtype == RELAX_MAYBE_DESIRE_ALIGN
4603 || new_target->fr_subtype == RELAX_DESIRE_ALIGN));
4604 }
43cd72b9 4605
1d19a770 4606 while (next_fragP && next_fragP->fr_fix == 0)
43cd72b9 4607 {
1d19a770
BW
4608 if (next_fragP->fr_type == rs_machine_dependent
4609 && next_fragP->fr_subtype == RELAX_LOOP_END)
43cd72b9 4610 {
1d19a770
BW
4611 next_fragP->fr_subtype = RELAX_LOOP_END_ADD_NOP;
4612 return;
e0001a05 4613 }
1d19a770
BW
4614
4615 next_fragP = next_fragP->fr_next;
e0001a05
NC
4616 }
4617}
4618
4619
4620static bfd_boolean
7fa3d080 4621next_frag_is_branch_target (const fragS *fragP)
e0001a05 4622{
43cd72b9 4623 /* Sometimes an empty will end up here due to storage allocation issues,
e0001a05
NC
4624 so we have to skip until we find something legit. */
4625 for (fragP = fragP->fr_next; fragP; fragP = fragP->fr_next)
4626 {
4627 if (fragP->tc_frag_data.is_branch_target)
4628 return TRUE;
4629 if (fragP->fr_fix != 0)
4630 break;
4631 }
4632 return FALSE;
4633}
4634
4635
4636static bfd_boolean
7fa3d080 4637next_frag_is_loop_target (const fragS *fragP)
e0001a05 4638{
c138bc38 4639 /* Sometimes an empty will end up here due storage allocation issues.
e0001a05
NC
4640 So we have to skip until we find something legit. */
4641 for (fragP = fragP->fr_next; fragP; fragP = fragP->fr_next)
4642 {
4643 if (fragP->tc_frag_data.is_loop_target)
4644 return TRUE;
4645 if (fragP->fr_fix != 0)
4646 break;
4647 }
4648 return FALSE;
4649}
4650
4651
4652static addressT
7fa3d080 4653next_frag_pre_opcode_bytes (const fragS *fragp)
e0001a05
NC
4654{
4655 const fragS *next_fragp = fragp->fr_next;
43cd72b9 4656 xtensa_opcode next_opcode;
e0001a05 4657
43cd72b9 4658 if (!next_frag_opcode_is_loop (fragp, &next_opcode))
e0001a05
NC
4659 return 0;
4660
43cd72b9
BW
4661 /* Sometimes an empty will end up here due to storage allocation issues,
4662 so we have to skip until we find something legit. */
e0001a05
NC
4663 while (next_fragp->fr_fix == 0)
4664 next_fragp = next_fragp->fr_next;
4665
4666 if (next_fragp->fr_type != rs_machine_dependent)
4667 return 0;
4668
4669 /* There is some implicit knowledge encoded in here.
4670 The LOOP instructions that are NOT RELAX_IMMED have
43cd72b9
BW
4671 been relaxed. Note that we can assume that the LOOP
4672 instruction is in slot 0 because loops aren't bundleable. */
4673 if (next_fragp->tc_frag_data.slot_subtypes[0] > RELAX_IMMED)
e0001a05
NC
4674 return get_expanded_loop_offset (next_opcode);
4675
4676 return 0;
4677}
4678
4679
4680/* Mark a location where we can later insert literal frags. Update
4681 the section's literal_pool_loc, so subsequent literals can be
4682 placed nearest to their use. */
4683
4684static void
7fa3d080 4685xtensa_mark_literal_pool_location (void)
e0001a05
NC
4686{
4687 /* Any labels pointing to the current location need
4688 to be adjusted to after the literal pool. */
4689 emit_state s;
e0001a05 4690 fragS *pool_location;
e0001a05 4691
1f2a7e38 4692 if (use_literal_section)
43cd72b9
BW
4693 return;
4694
dd49a749
BW
4695 /* We stash info in these frags so we can later move the literal's
4696 fixes into this frchain's fix list. */
e0001a05 4697 pool_location = frag_now;
dd49a749 4698 frag_now->tc_frag_data.lit_frchain = frchain_now;
c48aaca0 4699 frag_now->tc_frag_data.literal_frag = frag_now;
dd49a749 4700 frag_variant (rs_machine_dependent, 0, 0,
e0001a05 4701 RELAX_LITERAL_POOL_BEGIN, NULL, 0, NULL);
43cd72b9 4702 xtensa_set_frag_assembly_state (frag_now);
dd49a749
BW
4703 frag_now->tc_frag_data.lit_seg = now_seg;
4704 frag_variant (rs_machine_dependent, 0, 0,
e0001a05 4705 RELAX_LITERAL_POOL_END, NULL, 0, NULL);
43cd72b9 4706 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
4707
4708 /* Now put a frag into the literal pool that points to this location. */
4709 set_literal_pool_location (now_seg, pool_location);
43cd72b9
BW
4710 xtensa_switch_to_non_abs_literal_fragment (&s);
4711 frag_align (2, 0, 0);
4712 record_alignment (now_seg, 2);
e0001a05
NC
4713
4714 /* Close whatever frag is there. */
4715 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 4716 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
4717 frag_now->tc_frag_data.literal_frag = pool_location;
4718 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
4719 xtensa_restore_emit_state (&s);
43cd72b9 4720 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
4721}
4722
4723
43cd72b9
BW
4724/* Build a nop of the correct size into tinsn. */
4725
4726static void
7fa3d080 4727build_nop (TInsn *tinsn, int size)
43cd72b9
BW
4728{
4729 tinsn_init (tinsn);
4730 switch (size)
4731 {
4732 case 2:
4733 tinsn->opcode = xtensa_nop_n_opcode;
4734 tinsn->ntok = 0;
4735 if (tinsn->opcode == XTENSA_UNDEFINED)
4736 as_fatal (_("opcode 'NOP.N' unavailable in this configuration"));
4737 break;
4738
4739 case 3:
4740 if (xtensa_nop_opcode == XTENSA_UNDEFINED)
4741 {
4742 tinsn->opcode = xtensa_or_opcode;
4743 set_expr_const (&tinsn->tok[0], 1);
4744 set_expr_const (&tinsn->tok[1], 1);
4745 set_expr_const (&tinsn->tok[2], 1);
4746 tinsn->ntok = 3;
4747 }
4748 else
4749 tinsn->opcode = xtensa_nop_opcode;
4750
9c2799c2 4751 gas_assert (tinsn->opcode != XTENSA_UNDEFINED);
43cd72b9
BW
4752 }
4753}
4754
4755
e0001a05
NC
4756/* Assemble a NOP of the requested size in the buffer. User must have
4757 allocated "buf" with at least "size" bytes. */
4758
7fa3d080 4759static void
d77b99c9 4760assemble_nop (int size, char *buf)
e0001a05
NC
4761{
4762 static xtensa_insnbuf insnbuf = NULL;
43cd72b9 4763 TInsn tinsn;
e0001a05 4764
43cd72b9 4765 build_nop (&tinsn, size);
e0001a05 4766
43cd72b9
BW
4767 if (!insnbuf)
4768 insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa);
e0001a05 4769
43cd72b9 4770 tinsn_to_insnbuf (&tinsn, insnbuf);
d77b99c9
BW
4771 xtensa_insnbuf_to_chars (xtensa_default_isa, insnbuf,
4772 (unsigned char *) buf, 0);
e0001a05
NC
4773}
4774
4775
4776/* Return the number of bytes for the offset of the expanded loop
4777 instruction. This should be incorporated into the relaxation
4778 specification but is hard-coded here. This is used to auto-align
4779 the loop instruction. It is invalid to call this function if the
4780 configuration does not have loops or if the opcode is not a loop
4781 opcode. */
4782
4783static addressT
7fa3d080 4784get_expanded_loop_offset (xtensa_opcode opcode)
e0001a05
NC
4785{
4786 /* This is the OFFSET of the loop instruction in the expanded loop.
4787 This MUST correspond directly to the specification of the loop
4788 expansion. It will be validated on fragment conversion. */
9c2799c2 4789 gas_assert (opcode != XTENSA_UNDEFINED);
e0001a05
NC
4790 if (opcode == xtensa_loop_opcode)
4791 return 0;
4792 if (opcode == xtensa_loopnez_opcode)
4793 return 3;
4794 if (opcode == xtensa_loopgtz_opcode)
4795 return 6;
4796 as_fatal (_("get_expanded_loop_offset: invalid opcode"));
4797 return 0;
4798}
4799
4800
7fa3d080
BW
4801static fragS *
4802get_literal_pool_location (segT seg)
e0001a05
NC
4803{
4804 return seg_info (seg)->tc_segment_info_data.literal_pool_loc;
4805}
4806
4807
4808static void
7fa3d080 4809set_literal_pool_location (segT seg, fragS *literal_pool_loc)
e0001a05
NC
4810{
4811 seg_info (seg)->tc_segment_info_data.literal_pool_loc = literal_pool_loc;
4812}
4813
43cd72b9
BW
4814
4815/* Set frag assembly state should be called when a new frag is
4816 opened and after a frag has been closed. */
4817
7fa3d080
BW
4818static void
4819xtensa_set_frag_assembly_state (fragS *fragP)
43cd72b9
BW
4820{
4821 if (!density_supported)
4822 fragP->tc_frag_data.is_no_density = TRUE;
4823
4824 /* This function is called from subsegs_finish, which is called
c138bc38 4825 after xtensa_end, so we can't use "use_transform" or
43cd72b9
BW
4826 "use_schedule" here. */
4827 if (!directive_state[directive_transform])
4828 fragP->tc_frag_data.is_no_transform = TRUE;
7c834684
BW
4829 if (directive_state[directive_longcalls])
4830 fragP->tc_frag_data.use_longcalls = TRUE;
43cd72b9
BW
4831 fragP->tc_frag_data.use_absolute_literals =
4832 directive_state[directive_absolute_literals];
4833 fragP->tc_frag_data.is_assembly_state_set = TRUE;
4834}
4835
4836
7fa3d080
BW
4837static bfd_boolean
4838relaxable_section (asection *sec)
43cd72b9 4839{
11ac2671
BW
4840 return ((sec->flags & SEC_DEBUGGING) == 0
4841 && strcmp (sec->name, ".eh_frame") != 0);
43cd72b9
BW
4842}
4843
4844
99ded152
BW
4845static void
4846xtensa_mark_frags_for_org (void)
4847{
4848 segT *seclist;
4849
4850 /* Walk over each fragment of all of the current segments. If we find
4851 a .org frag in any of the segments, mark all frags prior to it as
4852 "no transform", which will prevent linker optimizations from messing
4853 up the .org distance. This should be done after
4854 xtensa_find_unmarked_state_frags, because we don't want to worry here
4855 about that function trashing the data we save here. */
4856
4857 for (seclist = &stdoutput->sections;
4858 seclist && *seclist;
4859 seclist = &(*seclist)->next)
4860 {
4861 segT sec = *seclist;
4862 segment_info_type *seginfo;
4863 fragS *fragP;
4864 flagword flags;
4865 flags = bfd_get_section_flags (stdoutput, sec);
4866 if (flags & SEC_DEBUGGING)
4867 continue;
4868 if (!(flags & SEC_ALLOC))
4869 continue;
4870
4871 seginfo = seg_info (sec);
4872 if (seginfo && seginfo->frchainP)
4873 {
4874 fragS *last_fragP = seginfo->frchainP->frch_root;
4875 for (fragP = seginfo->frchainP->frch_root; fragP;
4876 fragP = fragP->fr_next)
4877 {
4878 /* cvt_frag_to_fill has changed the fr_type of org frags to
4879 rs_fill, so use the value as cached in rs_subtype here. */
4880 if (fragP->fr_subtype == RELAX_ORG)
4881 {
4882 while (last_fragP != fragP->fr_next)
4883 {
4884 last_fragP->tc_frag_data.is_no_transform = TRUE;
4885 last_fragP = last_fragP->fr_next;
4886 }
4887 }
4888 }
4889 }
4890 }
4891}
4892
4893
43cd72b9 4894static void
7fa3d080 4895xtensa_find_unmarked_state_frags (void)
43cd72b9
BW
4896{
4897 segT *seclist;
4898
4899 /* Walk over each fragment of all of the current segments. For each
4900 unmarked fragment, mark it with the same info as the previous
4901 fragment. */
4902 for (seclist = &stdoutput->sections;
4903 seclist && *seclist;
4904 seclist = &(*seclist)->next)
4905 {
4906 segT sec = *seclist;
4907 segment_info_type *seginfo;
4908 fragS *fragP;
4909 flagword flags;
4910 flags = bfd_get_section_flags (stdoutput, sec);
4911 if (flags & SEC_DEBUGGING)
4912 continue;
4913 if (!(flags & SEC_ALLOC))
4914 continue;
4915
4916 seginfo = seg_info (sec);
4917 if (seginfo && seginfo->frchainP)
4918 {
4919 fragS *last_fragP = 0;
4920 for (fragP = seginfo->frchainP->frch_root; fragP;
4921 fragP = fragP->fr_next)
4922 {
4923 if (fragP->fr_fix != 0
4924 && !fragP->tc_frag_data.is_assembly_state_set)
4925 {
4926 if (last_fragP == 0)
4927 {
4928 as_warn_where (fragP->fr_file, fragP->fr_line,
4929 _("assembly state not set for first frag in section %s"),
4930 sec->name);
4931 }
4932 else
4933 {
4934 fragP->tc_frag_data.is_assembly_state_set = TRUE;
4935 fragP->tc_frag_data.is_no_density =
4936 last_fragP->tc_frag_data.is_no_density;
4937 fragP->tc_frag_data.is_no_transform =
4938 last_fragP->tc_frag_data.is_no_transform;
7c834684
BW
4939 fragP->tc_frag_data.use_longcalls =
4940 last_fragP->tc_frag_data.use_longcalls;
43cd72b9
BW
4941 fragP->tc_frag_data.use_absolute_literals =
4942 last_fragP->tc_frag_data.use_absolute_literals;
4943 }
4944 }
4945 if (fragP->tc_frag_data.is_assembly_state_set)
4946 last_fragP = fragP;
4947 }
4948 }
4949 }
4950}
4951
4952
4953static void
7fa3d080
BW
4954xtensa_find_unaligned_branch_targets (bfd *abfd ATTRIBUTE_UNUSED,
4955 asection *sec,
4956 void *unused ATTRIBUTE_UNUSED)
43cd72b9
BW
4957{
4958 flagword flags = bfd_get_section_flags (abfd, sec);
4959 segment_info_type *seginfo = seg_info (sec);
4960 fragS *frag = seginfo->frchainP->frch_root;
c138bc38 4961
43cd72b9 4962 if (flags & SEC_CODE)
c138bc38 4963 {
43cd72b9
BW
4964 xtensa_isa isa = xtensa_default_isa;
4965 xtensa_insnbuf insnbuf = xtensa_insnbuf_alloc (isa);
4966 while (frag != NULL)
4967 {
4968 if (frag->tc_frag_data.is_branch_target)
4969 {
4970 int op_size;
664df4e4 4971 addressT branch_align, frag_addr;
43cd72b9
BW
4972 xtensa_format fmt;
4973
d77b99c9
BW
4974 xtensa_insnbuf_from_chars
4975 (isa, insnbuf, (unsigned char *) frag->fr_literal, 0);
43cd72b9
BW
4976 fmt = xtensa_format_decode (isa, insnbuf);
4977 op_size = xtensa_format_length (isa, fmt);
664df4e4
BW
4978 branch_align = 1 << branch_align_power (sec);
4979 frag_addr = frag->fr_address % branch_align;
4980 if (frag_addr + op_size > branch_align)
43cd72b9
BW
4981 as_warn_where (frag->fr_file, frag->fr_line,
4982 _("unaligned branch target: %d bytes at 0x%lx"),
dd49a749 4983 op_size, (long) frag->fr_address);
43cd72b9
BW
4984 }
4985 frag = frag->fr_next;
4986 }
4987 xtensa_insnbuf_free (isa, insnbuf);
4988 }
4989}
4990
4991
4992static void
7fa3d080
BW
4993xtensa_find_unaligned_loops (bfd *abfd ATTRIBUTE_UNUSED,
4994 asection *sec,
4995 void *unused ATTRIBUTE_UNUSED)
43cd72b9
BW
4996{
4997 flagword flags = bfd_get_section_flags (abfd, sec);
4998 segment_info_type *seginfo = seg_info (sec);
4999 fragS *frag = seginfo->frchainP->frch_root;
5000 xtensa_isa isa = xtensa_default_isa;
c138bc38 5001
43cd72b9 5002 if (flags & SEC_CODE)
c138bc38 5003 {
43cd72b9
BW
5004 xtensa_insnbuf insnbuf = xtensa_insnbuf_alloc (isa);
5005 while (frag != NULL)
5006 {
5007 if (frag->tc_frag_data.is_first_loop_insn)
5008 {
5009 int op_size;
d77b99c9 5010 addressT frag_addr;
43cd72b9
BW
5011 xtensa_format fmt;
5012
d77b99c9
BW
5013 xtensa_insnbuf_from_chars
5014 (isa, insnbuf, (unsigned char *) frag->fr_literal, 0);
43cd72b9
BW
5015 fmt = xtensa_format_decode (isa, insnbuf);
5016 op_size = xtensa_format_length (isa, fmt);
5017 frag_addr = frag->fr_address % xtensa_fetch_width;
5018
d77b99c9 5019 if (frag_addr + op_size > xtensa_fetch_width)
43cd72b9
BW
5020 as_warn_where (frag->fr_file, frag->fr_line,
5021 _("unaligned loop: %d bytes at 0x%lx"),
dd49a749 5022 op_size, (long) frag->fr_address);
43cd72b9
BW
5023 }
5024 frag = frag->fr_next;
5025 }
5026 xtensa_insnbuf_free (isa, insnbuf);
5027 }
5028}
5029
5030
30f725a1
BW
5031static int
5032xg_apply_fix_value (fixS *fixP, valueT val)
43cd72b9
BW
5033{
5034 xtensa_isa isa = xtensa_default_isa;
5035 static xtensa_insnbuf insnbuf = NULL;
5036 static xtensa_insnbuf slotbuf = NULL;
5037 xtensa_format fmt;
5038 int slot;
5039 bfd_boolean alt_reloc;
5040 xtensa_opcode opcode;
5041 char *const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
5042
1b6e95c2
BW
5043 if (decode_reloc (fixP->fx_r_type, &slot, &alt_reloc)
5044 || alt_reloc)
43cd72b9
BW
5045 as_fatal (_("unexpected fix"));
5046
5047 if (!insnbuf)
5048 {
5049 insnbuf = xtensa_insnbuf_alloc (isa);
5050 slotbuf = xtensa_insnbuf_alloc (isa);
5051 }
5052
d77b99c9 5053 xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) fixpos, 0);
43cd72b9
BW
5054 fmt = xtensa_format_decode (isa, insnbuf);
5055 if (fmt == XTENSA_UNDEFINED)
5056 as_fatal (_("undecodable fix"));
5057 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
5058 opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
5059 if (opcode == XTENSA_UNDEFINED)
5060 as_fatal (_("undecodable fix"));
5061
5062 /* CONST16 immediates are not PC-relative, despite the fact that we
5063 reuse the normal PC-relative operand relocations for the low part
30f725a1 5064 of a CONST16 operand. */
43cd72b9 5065 if (opcode == xtensa_const16_opcode)
30f725a1 5066 return 0;
43cd72b9
BW
5067
5068 xtensa_insnbuf_set_operand (slotbuf, fmt, slot, opcode,
5069 get_relaxable_immed (opcode), val,
5070 fixP->fx_file, fixP->fx_line);
5071
5072 xtensa_format_set_slot (isa, fmt, slot, insnbuf, slotbuf);
d77b99c9 5073 xtensa_insnbuf_to_chars (isa, insnbuf, (unsigned char *) fixpos, 0);
30f725a1
BW
5074
5075 return 1;
43cd72b9
BW
5076}
5077
e0001a05
NC
5078\f
5079/* External Functions and Other GAS Hooks. */
5080
5081const char *
7fa3d080 5082xtensa_target_format (void)
e0001a05
NC
5083{
5084 return (target_big_endian ? "elf32-xtensa-be" : "elf32-xtensa-le");
5085}
5086
5087
5088void
7fa3d080 5089xtensa_file_arch_init (bfd *abfd)
e0001a05
NC
5090{
5091 bfd_set_private_flags (abfd, 0x100 | 0x200);
5092}
5093
5094
5095void
7fa3d080 5096md_number_to_chars (char *buf, valueT val, int n)
e0001a05
NC
5097{
5098 if (target_big_endian)
5099 number_to_chars_bigendian (buf, val, n);
5100 else
5101 number_to_chars_littleendian (buf, val, n);
5102}
5103
5104
5105/* This function is called once, at assembler startup time. It should
5106 set up all the tables, etc. that the MD part of the assembler will
5107 need. */
5108
5109void
7fa3d080 5110md_begin (void)
e0001a05
NC
5111{
5112 segT current_section = now_seg;
5113 int current_subsec = now_subseg;
5114 xtensa_isa isa;
62af60e2 5115 int i;
e0001a05 5116
43cd72b9 5117 xtensa_default_isa = xtensa_isa_init (0, 0);
e0001a05 5118 isa = xtensa_default_isa;
e0001a05 5119
43cd72b9
BW
5120 linkrelax = 1;
5121
74869ac7 5122 /* Set up the literal sections. */
e0001a05 5123 memset (&default_lit_sections, 0, sizeof (default_lit_sections));
e0001a05
NC
5124
5125 subseg_set (current_section, current_subsec);
5126
5127 xtensa_addi_opcode = xtensa_opcode_lookup (isa, "addi");
5128 xtensa_addmi_opcode = xtensa_opcode_lookup (isa, "addmi");
5129 xtensa_call0_opcode = xtensa_opcode_lookup (isa, "call0");
5130 xtensa_call4_opcode = xtensa_opcode_lookup (isa, "call4");
5131 xtensa_call8_opcode = xtensa_opcode_lookup (isa, "call8");
5132 xtensa_call12_opcode = xtensa_opcode_lookup (isa, "call12");
5133 xtensa_callx0_opcode = xtensa_opcode_lookup (isa, "callx0");
5134 xtensa_callx4_opcode = xtensa_opcode_lookup (isa, "callx4");
5135 xtensa_callx8_opcode = xtensa_opcode_lookup (isa, "callx8");
5136 xtensa_callx12_opcode = xtensa_opcode_lookup (isa, "callx12");
43cd72b9 5137 xtensa_const16_opcode = xtensa_opcode_lookup (isa, "const16");
e0001a05 5138 xtensa_entry_opcode = xtensa_opcode_lookup (isa, "entry");
d12f9798 5139 xtensa_extui_opcode = xtensa_opcode_lookup (isa, "extui");
43cd72b9
BW
5140 xtensa_movi_opcode = xtensa_opcode_lookup (isa, "movi");
5141 xtensa_movi_n_opcode = xtensa_opcode_lookup (isa, "movi.n");
e0001a05 5142 xtensa_isync_opcode = xtensa_opcode_lookup (isa, "isync");
19e8f41a 5143 xtensa_j_opcode = xtensa_opcode_lookup (isa, "j");
e0001a05 5144 xtensa_jx_opcode = xtensa_opcode_lookup (isa, "jx");
43cd72b9 5145 xtensa_l32r_opcode = xtensa_opcode_lookup (isa, "l32r");
e0001a05
NC
5146 xtensa_loop_opcode = xtensa_opcode_lookup (isa, "loop");
5147 xtensa_loopnez_opcode = xtensa_opcode_lookup (isa, "loopnez");
5148 xtensa_loopgtz_opcode = xtensa_opcode_lookup (isa, "loopgtz");
43cd72b9 5149 xtensa_nop_opcode = xtensa_opcode_lookup (isa, "nop");
e0001a05
NC
5150 xtensa_nop_n_opcode = xtensa_opcode_lookup (isa, "nop.n");
5151 xtensa_or_opcode = xtensa_opcode_lookup (isa, "or");
5152 xtensa_ret_opcode = xtensa_opcode_lookup (isa, "ret");
5153 xtensa_ret_n_opcode = xtensa_opcode_lookup (isa, "ret.n");
5154 xtensa_retw_opcode = xtensa_opcode_lookup (isa, "retw");
5155 xtensa_retw_n_opcode = xtensa_opcode_lookup (isa, "retw.n");
43cd72b9 5156 xtensa_rsr_lcount_opcode = xtensa_opcode_lookup (isa, "rsr.lcount");
e0001a05 5157 xtensa_waiti_opcode = xtensa_opcode_lookup (isa, "waiti");
43cd72b9 5158
62af60e2
SA
5159 for (i = 0; i < xtensa_isa_num_formats (isa); i++)
5160 {
5161 int format_slots = xtensa_format_num_slots (isa, i);
5162 if (format_slots > config_max_slots)
5163 config_max_slots = format_slots;
5164 }
5165
5166 xg_init_vinsn (&cur_vinsn);
5167
77cba8a3
BW
5168 xtensa_num_pipe_stages = xtensa_isa_num_pipe_stages (isa);
5169
43cd72b9
BW
5170 init_op_placement_info_table ();
5171
5172 /* Set up the assembly state. */
5173 if (!frag_now->tc_frag_data.is_assembly_state_set)
5174 xtensa_set_frag_assembly_state (frag_now);
5175}
5176
5177
5178/* TC_INIT_FIX_DATA hook */
5179
5180void
7fa3d080 5181xtensa_init_fix_data (fixS *x)
43cd72b9
BW
5182{
5183 x->tc_fix_data.slot = 0;
5184 x->tc_fix_data.X_add_symbol = NULL;
5185 x->tc_fix_data.X_add_number = 0;
e0001a05
NC
5186}
5187
5188
5189/* tc_frob_label hook */
5190
5191void
7fa3d080 5192xtensa_frob_label (symbolS *sym)
e0001a05 5193{
3ea38ac2
BW
5194 float freq;
5195
5196 if (cur_vinsn.inside_bundle)
5197 {
5198 as_bad (_("labels are not valid inside bundles"));
5199 return;
5200 }
5201
5202 freq = get_subseg_target_freq (now_seg, now_subseg);
7b1cc377 5203
43cd72b9
BW
5204 /* Since the label was already attached to a frag associated with the
5205 previous basic block, it now needs to be reset to the current frag. */
5206 symbol_set_frag (sym, frag_now);
5207 S_SET_VALUE (sym, (valueT) frag_now_fix ());
5208
82e7541d
BW
5209 if (generating_literals)
5210 xtensa_add_literal_sym (sym);
5211 else
5212 xtensa_add_insn_label (sym);
5213
7b1cc377
BW
5214 if (symbol_get_tc (sym)->is_loop_target)
5215 {
5216 if ((get_last_insn_flags (now_seg, now_subseg)
e0001a05 5217 & FLAG_IS_BAD_LOOPEND) != 0)
7b1cc377
BW
5218 as_bad (_("invalid last instruction for a zero-overhead loop"));
5219
5220 xtensa_set_frag_assembly_state (frag_now);
5221 frag_var (rs_machine_dependent, 4, 4, RELAX_LOOP_END,
5222 frag_now->fr_symbol, frag_now->fr_offset, NULL);
5223
5224 xtensa_set_frag_assembly_state (frag_now);
c3ea6048 5225 xtensa_move_labels (frag_now, 0);
07a53e5c 5226 }
e0001a05
NC
5227
5228 /* No target aligning in the absolute section. */
61846f28 5229 if (now_seg != absolute_section
61846f28 5230 && !is_unaligned_label (sym)
43cd72b9
BW
5231 && !generating_literals)
5232 {
43cd72b9
BW
5233 xtensa_set_frag_assembly_state (frag_now);
5234
b7afdeef
SA
5235 if (do_align_targets ())
5236 frag_var (rs_machine_dependent, 0, (int) freq,
5237 RELAX_DESIRE_ALIGN_IF_TARGET, frag_now->fr_symbol,
5238 frag_now->fr_offset, NULL);
5239 else
5240 frag_var (rs_fill, 0, 0, frag_now->fr_subtype,
5241 frag_now->fr_symbol, frag_now->fr_offset, NULL);
43cd72b9 5242 xtensa_set_frag_assembly_state (frag_now);
c3ea6048 5243 xtensa_move_labels (frag_now, 0);
43cd72b9
BW
5244 }
5245
5246 /* We need to mark the following properties even if we aren't aligning. */
5247
5248 /* If the label is already known to be a branch target, i.e., a
5249 forward branch, mark the frag accordingly. Backward branches
5250 are handled by xg_add_branch_and_loop_targets. */
5251 if (symbol_get_tc (sym)->is_branch_target)
5252 symbol_get_frag (sym)->tc_frag_data.is_branch_target = TRUE;
5253
5254 /* Loops only go forward, so they can be identified here. */
5255 if (symbol_get_tc (sym)->is_loop_target)
5256 symbol_get_frag (sym)->tc_frag_data.is_loop_target = TRUE;
07a53e5c
RH
5257
5258 dwarf2_emit_label (sym);
43cd72b9
BW
5259}
5260
5261
5262/* tc_unrecognized_line hook */
5263
5264int
7fa3d080 5265xtensa_unrecognized_line (int ch)
43cd72b9
BW
5266{
5267 switch (ch)
5268 {
5269 case '{' :
5270 if (cur_vinsn.inside_bundle == 0)
5271 {
5272 /* PR8110: Cannot emit line number info inside a FLIX bundle
5273 when using --gstabs. Temporarily disable debug info. */
5274 generate_lineno_debug ();
5275 if (debug_type == DEBUG_STABS)
5276 {
5277 xt_saved_debug_type = debug_type;
5278 debug_type = DEBUG_NONE;
5279 }
82e7541d 5280
43cd72b9
BW
5281 cur_vinsn.inside_bundle = 1;
5282 }
5283 else
5284 {
5285 as_bad (_("extra opening brace"));
5286 return 0;
5287 }
5288 break;
82e7541d 5289
43cd72b9
BW
5290 case '}' :
5291 if (cur_vinsn.inside_bundle)
5292 finish_vinsn (&cur_vinsn);
5293 else
5294 {
5295 as_bad (_("extra closing brace"));
5296 return 0;
5297 }
5298 break;
5299 default:
5300 as_bad (_("syntax error"));
5301 return 0;
e0001a05 5302 }
43cd72b9 5303 return 1;
e0001a05
NC
5304}
5305
5306
5307/* md_flush_pending_output hook */
5308
5309void
7fa3d080 5310xtensa_flush_pending_output (void)
e0001a05 5311{
a3582eee
BW
5312 /* This line fixes a bug where automatically generated gstabs info
5313 separates a function label from its entry instruction, ending up
5314 with the literal position between the function label and the entry
5315 instruction and crashing code. It only happens with --gstabs and
5316 --text-section-literals, and when several other obscure relaxation
5317 conditions are met. */
5318 if (outputting_stabs_line_debug)
5319 return;
5320
43cd72b9
BW
5321 if (cur_vinsn.inside_bundle)
5322 as_bad (_("missing closing brace"));
5323
e0001a05
NC
5324 /* If there is a non-zero instruction fragment, close it. */
5325 if (frag_now_fix () != 0 && frag_now->tc_frag_data.is_insn)
5326 {
5327 frag_wane (frag_now);
5328 frag_new (0);
43cd72b9 5329 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
5330 }
5331 frag_now->tc_frag_data.is_insn = FALSE;
82e7541d
BW
5332
5333 xtensa_clear_insn_labels ();
e0001a05
NC
5334}
5335
5336
43cd72b9
BW
5337/* We had an error while parsing an instruction. The string might look
5338 like this: "insn arg1, arg2 }". If so, we need to see the closing
5339 brace and reset some fields. Otherwise, the vinsn never gets closed
5340 and the num_slots field will grow past the end of the array of slots,
5341 and bad things happen. */
5342
5343static void
7fa3d080 5344error_reset_cur_vinsn (void)
43cd72b9
BW
5345{
5346 if (cur_vinsn.inside_bundle)
5347 {
5348 if (*input_line_pointer == '}'
5349 || *(input_line_pointer - 1) == '}'
5350 || *(input_line_pointer - 2) == '}')
5351 xg_clear_vinsn (&cur_vinsn);
5352 }
5353}
5354
5355
e0001a05 5356void
7fa3d080 5357md_assemble (char *str)
e0001a05
NC
5358{
5359 xtensa_isa isa = xtensa_default_isa;
b224e962 5360 char *opname;
e0001a05
NC
5361 unsigned opnamelen;
5362 bfd_boolean has_underbar = FALSE;
43cd72b9 5363 char *arg_strings[MAX_INSN_ARGS];
e0001a05 5364 int num_args;
e0001a05 5365 TInsn orig_insn; /* Original instruction from the input. */
e0001a05 5366
e0001a05
NC
5367 tinsn_init (&orig_insn);
5368
5369 /* Split off the opcode. */
5370 opnamelen = strspn (str, "abcdefghijklmnopqrstuvwxyz_/0123456789.");
5371 opname = xmalloc (opnamelen + 1);
5372 memcpy (opname, str, opnamelen);
5373 opname[opnamelen] = '\0';
5374
5375 num_args = tokenize_arguments (arg_strings, str + opnamelen);
5376 if (num_args == -1)
5377 {
5378 as_bad (_("syntax error"));
5379 return;
5380 }
5381
5382 if (xg_translate_idioms (&opname, &num_args, arg_strings))
5383 return;
5384
5385 /* Check for an underbar prefix. */
5386 if (*opname == '_')
5387 {
5388 has_underbar = TRUE;
5389 opname += 1;
5390 }
5391
5392 orig_insn.insn_type = ITYPE_INSN;
5393 orig_insn.ntok = 0;
43cd72b9 5394 orig_insn.is_specific_opcode = (has_underbar || !use_transform ());
e0001a05 5395 orig_insn.opcode = xtensa_opcode_lookup (isa, opname);
28dbbc02
BW
5396
5397 /* Special case: Check for "CALLXn.TLS" psuedo op. If found, grab its
5398 extra argument and set the opcode to "CALLXn". */
5399 if (orig_insn.opcode == XTENSA_UNDEFINED
5400 && strncasecmp (opname, "callx", 5) == 0)
5401 {
5402 unsigned long window_size;
5403 char *suffix;
5404
5405 window_size = strtoul (opname + 5, &suffix, 10);
5406 if (suffix != opname + 5
5407 && (window_size == 0
5408 || window_size == 4
5409 || window_size == 8
5410 || window_size == 12)
5411 && strcasecmp (suffix, ".tls") == 0)
5412 {
5413 switch (window_size)
5414 {
5415 case 0: orig_insn.opcode = xtensa_callx0_opcode; break;
5416 case 4: orig_insn.opcode = xtensa_callx4_opcode; break;
5417 case 8: orig_insn.opcode = xtensa_callx8_opcode; break;
5418 case 12: orig_insn.opcode = xtensa_callx12_opcode; break;
5419 }
5420
5421 if (num_args != 2)
5422 as_bad (_("wrong number of operands for '%s'"), opname);
5423 else
5424 {
5425 bfd_reloc_code_real_type reloc;
5426 char *old_input_line_pointer;
19e8f41a 5427 expressionS *tok = &orig_insn.extra_arg;
28dbbc02
BW
5428 segT t;
5429
5430 old_input_line_pointer = input_line_pointer;
5431 input_line_pointer = arg_strings[num_args - 1];
5432
5433 t = expression (tok);
5434 if (tok->X_op == O_symbol
5435 && ((reloc = xtensa_elf_suffix (&input_line_pointer, tok))
5436 == BFD_RELOC_XTENSA_TLS_CALL))
5437 tok->X_op = map_suffix_reloc_to_operator (reloc);
5438 else
5439 as_bad (_("bad relocation expression for '%s'"), opname);
5440
5441 input_line_pointer = old_input_line_pointer;
5442 num_args -= 1;
5443 }
5444 }
5445 }
5446
19e8f41a
BW
5447 /* Special case: Check for "j.l" psuedo op. */
5448 if (orig_insn.opcode == XTENSA_UNDEFINED
5449 && strncasecmp (opname, "j.l", 3) == 0)
5450 {
5451 if (num_args != 2)
5452 as_bad (_("wrong number of operands for '%s'"), opname);
5453 else
5454 {
5455 char *old_input_line_pointer;
5456 expressionS *tok = &orig_insn.extra_arg;
5457
5458 old_input_line_pointer = input_line_pointer;
5459 input_line_pointer = arg_strings[num_args - 1];
5460
5461 expression_maybe_register (xtensa_jx_opcode, 0, tok);
5462 input_line_pointer = old_input_line_pointer;
5463
5464 num_args -= 1;
5465 orig_insn.opcode = xtensa_j_opcode;
5466 }
5467 }
5468
e0001a05
NC
5469 if (orig_insn.opcode == XTENSA_UNDEFINED)
5470 {
43cd72b9
BW
5471 xtensa_format fmt = xtensa_format_lookup (isa, opname);
5472 if (fmt == XTENSA_UNDEFINED)
5473 {
5474 as_bad (_("unknown opcode or format name '%s'"), opname);
5475 error_reset_cur_vinsn ();
5476 return;
5477 }
5478 if (!cur_vinsn.inside_bundle)
5479 {
5480 as_bad (_("format names only valid inside bundles"));
5481 error_reset_cur_vinsn ();
5482 return;
5483 }
5484 if (cur_vinsn.format != XTENSA_UNDEFINED)
5485 as_warn (_("multiple formats specified for one bundle; using '%s'"),
5486 opname);
5487 cur_vinsn.format = fmt;
5488 free (has_underbar ? opname - 1 : opname);
5489 error_reset_cur_vinsn ();
e0001a05
NC
5490 return;
5491 }
5492
e0001a05
NC
5493 /* Parse the arguments. */
5494 if (parse_arguments (&orig_insn, num_args, arg_strings))
5495 {
5496 as_bad (_("syntax error"));
43cd72b9 5497 error_reset_cur_vinsn ();
e0001a05
NC
5498 return;
5499 }
5500
5501 /* Free the opcode and argument strings, now that they've been parsed. */
5502 free (has_underbar ? opname - 1 : opname);
5503 opname = 0;
5504 while (num_args-- > 0)
5505 free (arg_strings[num_args]);
5506
43cd72b9
BW
5507 /* Get expressions for invisible operands. */
5508 if (get_invisible_operands (&orig_insn))
5509 {
5510 error_reset_cur_vinsn ();
5511 return;
5512 }
5513
e0001a05
NC
5514 /* Check for the right number and type of arguments. */
5515 if (tinsn_check_arguments (&orig_insn))
e0001a05 5516 {
43cd72b9
BW
5517 error_reset_cur_vinsn ();
5518 return;
e0001a05
NC
5519 }
5520
b224e962
BW
5521 /* Record the line number for each TInsn, because a FLIX bundle may be
5522 spread across multiple input lines and individual instructions may be
5523 moved around in some cases. */
5524 orig_insn.loc_directive_seen = dwarf2_loc_directive_seen;
5525 dwarf2_where (&orig_insn.debug_line);
5526 dwarf2_consume_line_info ();
c138bc38 5527
43cd72b9
BW
5528 xg_add_branch_and_loop_targets (&orig_insn);
5529
431ad2d0
BW
5530 /* Check that immediate value for ENTRY is >= 16. */
5531 if (orig_insn.opcode == xtensa_entry_opcode && orig_insn.ntok >= 3)
e0001a05 5532 {
431ad2d0
BW
5533 expressionS *exp = &orig_insn.tok[2];
5534 if (exp->X_op == O_constant && exp->X_add_number < 16)
5535 as_warn (_("entry instruction with stack decrement < 16"));
e0001a05
NC
5536 }
5537
e0001a05 5538 /* Finish it off:
43cd72b9
BW
5539 assemble_tokens (opcode, tok, ntok);
5540 expand the tokens from the orig_insn into the
5541 stack of instructions that will not expand
e0001a05 5542 unless required at relaxation time. */
e0001a05 5543
43cd72b9
BW
5544 if (!cur_vinsn.inside_bundle)
5545 emit_single_op (&orig_insn);
5546 else /* We are inside a bundle. */
e0001a05 5547 {
43cd72b9
BW
5548 cur_vinsn.slots[cur_vinsn.num_slots] = orig_insn;
5549 cur_vinsn.num_slots++;
5550 if (*input_line_pointer == '}'
5551 || *(input_line_pointer - 1) == '}'
5552 || *(input_line_pointer - 2) == '}')
5553 finish_vinsn (&cur_vinsn);
e0001a05
NC
5554 }
5555
43cd72b9
BW
5556 /* We've just emitted a new instruction so clear the list of labels. */
5557 xtensa_clear_insn_labels ();
e0001a05
NC
5558}
5559
5560
43cd72b9 5561/* HANDLE_ALIGN hook */
e0001a05 5562
43cd72b9
BW
5563/* For a .align directive, we mark the previous block with the alignment
5564 information. This will be placed in the object file in the
5565 property section corresponding to this section. */
e0001a05 5566
43cd72b9 5567void
7fa3d080 5568xtensa_handle_align (fragS *fragP)
43cd72b9
BW
5569{
5570 if (linkrelax
b08b5071 5571 && ! fragP->tc_frag_data.is_literal
43cd72b9
BW
5572 && (fragP->fr_type == rs_align
5573 || fragP->fr_type == rs_align_code)
5574 && fragP->fr_address + fragP->fr_fix > 0
5575 && fragP->fr_offset > 0
5576 && now_seg != bss_section)
e0001a05 5577 {
43cd72b9
BW
5578 fragP->tc_frag_data.is_align = TRUE;
5579 fragP->tc_frag_data.alignment = fragP->fr_offset;
e0001a05
NC
5580 }
5581
43cd72b9 5582 if (fragP->fr_type == rs_align_test)
e0001a05 5583 {
43cd72b9
BW
5584 int count;
5585 count = fragP->fr_next->fr_address - fragP->fr_address - fragP->fr_fix;
5586 if (count != 0)
c138bc38 5587 as_bad_where (fragP->fr_file, fragP->fr_line,
43cd72b9 5588 _("unaligned entry instruction"));
e0001a05 5589 }
99ded152
BW
5590
5591 if (linkrelax && fragP->fr_type == rs_org)
5592 fragP->fr_subtype = RELAX_ORG;
e0001a05 5593}
43cd72b9 5594
e0001a05
NC
5595
5596/* TC_FRAG_INIT hook */
5597
5598void
7fa3d080 5599xtensa_frag_init (fragS *frag)
e0001a05 5600{
43cd72b9 5601 xtensa_set_frag_assembly_state (frag);
e0001a05
NC
5602}
5603
5604
5605symbolS *
7fa3d080 5606md_undefined_symbol (char *name ATTRIBUTE_UNUSED)
e0001a05
NC
5607{
5608 return NULL;
5609}
5610
5611
5612/* Round up a section size to the appropriate boundary. */
5613
5614valueT
7fa3d080 5615md_section_align (segT segment ATTRIBUTE_UNUSED, valueT size)
e0001a05
NC
5616{
5617 return size; /* Byte alignment is fine. */
5618}
5619
5620
5621long
7fa3d080 5622md_pcrel_from (fixS *fixP)
e0001a05
NC
5623{
5624 char *insn_p;
5625 static xtensa_insnbuf insnbuf = NULL;
43cd72b9 5626 static xtensa_insnbuf slotbuf = NULL;
e0001a05 5627 int opnum;
43cd72b9 5628 uint32 opnd_value;
e0001a05 5629 xtensa_opcode opcode;
43cd72b9
BW
5630 xtensa_format fmt;
5631 int slot;
e0001a05
NC
5632 xtensa_isa isa = xtensa_default_isa;
5633 valueT addr = fixP->fx_where + fixP->fx_frag->fr_address;
43cd72b9 5634 bfd_boolean alt_reloc;
e0001a05 5635
e0001a05 5636 if (fixP->fx_r_type == BFD_RELOC_XTENSA_ASM_EXPAND)
30f725a1 5637 return 0;
e0001a05 5638
1bbb5f21
BW
5639 if (fixP->fx_r_type == BFD_RELOC_32_PCREL)
5640 return addr;
5641
e0001a05 5642 if (!insnbuf)
43cd72b9
BW
5643 {
5644 insnbuf = xtensa_insnbuf_alloc (isa);
5645 slotbuf = xtensa_insnbuf_alloc (isa);
5646 }
e0001a05
NC
5647
5648 insn_p = &fixP->fx_frag->fr_literal[fixP->fx_where];
d77b99c9 5649 xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) insn_p, 0);
43cd72b9
BW
5650 fmt = xtensa_format_decode (isa, insnbuf);
5651
5652 if (fmt == XTENSA_UNDEFINED)
5653 as_fatal (_("bad instruction format"));
5654
5655 if (decode_reloc (fixP->fx_r_type, &slot, &alt_reloc) != 0)
5656 as_fatal (_("invalid relocation"));
5657
5658 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
5659 opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
5660
30f725a1
BW
5661 /* Check for "alternate" relocations (operand not specified). None
5662 of the current uses for these are really PC-relative. */
43cd72b9
BW
5663 if (alt_reloc || opcode == xtensa_const16_opcode)
5664 {
5665 if (opcode != xtensa_l32r_opcode
5666 && opcode != xtensa_const16_opcode)
5667 as_fatal (_("invalid relocation for '%s' instruction"),
5668 xtensa_opcode_name (isa, opcode));
30f725a1 5669 return 0;
e0001a05
NC
5670 }
5671
43cd72b9
BW
5672 opnum = get_relaxable_immed (opcode);
5673 opnd_value = 0;
5674 if (xtensa_operand_is_PCrelative (isa, opcode, opnum) != 1
5675 || xtensa_operand_do_reloc (isa, opcode, opnum, &opnd_value, addr))
e0001a05
NC
5676 {
5677 as_bad_where (fixP->fx_file,
5678 fixP->fx_line,
5679 _("invalid relocation for operand %d of '%s'"),
5680 opnum, xtensa_opcode_name (isa, opcode));
30f725a1 5681 return 0;
e0001a05 5682 }
43cd72b9
BW
5683 return 0 - opnd_value;
5684}
5685
5686
5687/* TC_FORCE_RELOCATION hook */
5688
5689int
7fa3d080 5690xtensa_force_relocation (fixS *fix)
43cd72b9
BW
5691{
5692 switch (fix->fx_r_type)
30f725a1
BW
5693 {
5694 case BFD_RELOC_XTENSA_ASM_EXPAND:
43cd72b9
BW
5695 case BFD_RELOC_XTENSA_SLOT0_ALT:
5696 case BFD_RELOC_XTENSA_SLOT1_ALT:
5697 case BFD_RELOC_XTENSA_SLOT2_ALT:
5698 case BFD_RELOC_XTENSA_SLOT3_ALT:
5699 case BFD_RELOC_XTENSA_SLOT4_ALT:
5700 case BFD_RELOC_XTENSA_SLOT5_ALT:
5701 case BFD_RELOC_XTENSA_SLOT6_ALT:
5702 case BFD_RELOC_XTENSA_SLOT7_ALT:
5703 case BFD_RELOC_XTENSA_SLOT8_ALT:
5704 case BFD_RELOC_XTENSA_SLOT9_ALT:
5705 case BFD_RELOC_XTENSA_SLOT10_ALT:
5706 case BFD_RELOC_XTENSA_SLOT11_ALT:
5707 case BFD_RELOC_XTENSA_SLOT12_ALT:
5708 case BFD_RELOC_XTENSA_SLOT13_ALT:
5709 case BFD_RELOC_XTENSA_SLOT14_ALT:
43cd72b9
BW
5710 return 1;
5711 default:
5712 break;
e0001a05
NC
5713 }
5714
43cd72b9
BW
5715 if (linkrelax && fix->fx_addsy
5716 && relaxable_section (S_GET_SEGMENT (fix->fx_addsy)))
5717 return 1;
5718
5719 return generic_force_reloc (fix);
5720}
5721
5722
30f725a1
BW
5723/* TC_VALIDATE_FIX_SUB hook */
5724
5725int
5726xtensa_validate_fix_sub (fixS *fix)
5727{
5728 segT add_symbol_segment, sub_symbol_segment;
5729
5730 /* The difference of two symbols should be resolved by the assembler when
5731 linkrelax is not set. If the linker may relax the section containing
5732 the symbols, then an Xtensa DIFF relocation must be generated so that
5733 the linker knows to adjust the difference value. */
5734 if (!linkrelax || fix->fx_addsy == NULL)
5735 return 0;
5736
5737 /* Make sure both symbols are in the same segment, and that segment is
5738 "normal" and relaxable. If the segment is not "normal", then the
5739 fix is not valid. If the segment is not "relaxable", then the fix
5740 should have been handled earlier. */
5741 add_symbol_segment = S_GET_SEGMENT (fix->fx_addsy);
5742 if (! SEG_NORMAL (add_symbol_segment) ||
5743 ! relaxable_section (add_symbol_segment))
5744 return 0;
5745 sub_symbol_segment = S_GET_SEGMENT (fix->fx_subsy);
5746 return (sub_symbol_segment == add_symbol_segment);
5747}
5748
5749
43cd72b9
BW
5750/* NO_PSEUDO_DOT hook */
5751
5752/* This function has nothing to do with pseudo dots, but this is the
5753 nearest macro to where the check needs to take place. FIXME: This
5754 seems wrong. */
5755
5756bfd_boolean
7fa3d080 5757xtensa_check_inside_bundle (void)
43cd72b9
BW
5758{
5759 if (cur_vinsn.inside_bundle && input_line_pointer[-1] == '.')
5760 as_bad (_("directives are not valid inside bundles"));
5761
5762 /* This function must always return FALSE because it is called via a
5763 macro that has nothing to do with bundling. */
5764 return FALSE;
e0001a05
NC
5765}
5766
5767
43cd72b9 5768/* md_elf_section_change_hook */
e0001a05
NC
5769
5770void
7fa3d080 5771xtensa_elf_section_change_hook (void)
e0001a05 5772{
43cd72b9
BW
5773 /* Set up the assembly state. */
5774 if (!frag_now->tc_frag_data.is_assembly_state_set)
5775 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
5776}
5777
5778
5779/* tc_fix_adjustable hook */
5780
5781bfd_boolean
7fa3d080 5782xtensa_fix_adjustable (fixS *fixP)
e0001a05
NC
5783{
5784 /* We need the symbol name for the VTABLE entries. */
5785 if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
5786 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
5787 return 0;
5788
5789 return 1;
5790}
5791
5792
6a7eedfe
BW
5793/* tc_symbol_new_hook */
5794
5795symbolS *expr_symbols = NULL;
5796
5797void
5798xtensa_symbol_new_hook (symbolS *sym)
5799{
fb227da0 5800 if (is_leb128_expr && S_GET_SEGMENT (sym) == expr_section)
6a7eedfe
BW
5801 {
5802 symbol_get_tc (sym)->next_expr_symbol = expr_symbols;
5803 expr_symbols = sym;
5804 }
5805}
5806
5807
e0001a05 5808void
55cf6793 5809md_apply_fix (fixS *fixP, valueT *valP, segT seg)
e0001a05 5810{
30f725a1 5811 char *const fixpos = fixP->fx_frag->fr_literal + fixP->fx_where;
d47d412e 5812 valueT val = 0;
30f725a1 5813
e7da6241
BW
5814 /* Subtracted symbols are only allowed for a few relocation types, and
5815 unless linkrelax is enabled, they should not make it to this point. */
5816 if (fixP->fx_subsy && !(linkrelax && (fixP->fx_r_type == BFD_RELOC_32
5817 || fixP->fx_r_type == BFD_RELOC_16
5818 || fixP->fx_r_type == BFD_RELOC_8)))
5819 as_bad_where (fixP->fx_file, fixP->fx_line, _("expression too complex"));
5820
30f725a1 5821 switch (fixP->fx_r_type)
e0001a05 5822 {
1bbb5f21 5823 case BFD_RELOC_32_PCREL:
30f725a1
BW
5824 case BFD_RELOC_32:
5825 case BFD_RELOC_16:
5826 case BFD_RELOC_8:
e7da6241 5827 if (fixP->fx_subsy)
30f725a1
BW
5828 {
5829 switch (fixP->fx_r_type)
5830 {
5831 case BFD_RELOC_8:
5832 fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF8;
5833 break;
5834 case BFD_RELOC_16:
5835 fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF16;
5836 break;
5837 case BFD_RELOC_32:
5838 fixP->fx_r_type = BFD_RELOC_XTENSA_DIFF32;
5839 break;
5840 default:
5841 break;
5842 }
e0001a05 5843
30f725a1
BW
5844 val = (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset
5845 - S_GET_VALUE (fixP->fx_subsy));
5846
5847 /* The difference value gets written out, and the DIFF reloc
5848 identifies the address of the subtracted symbol (i.e., the one
5849 with the lowest address). */
5850 *valP = val;
5851 fixP->fx_offset -= val;
5852 fixP->fx_subsy = NULL;
5853 }
5854 else if (! fixP->fx_addsy)
e0001a05 5855 {
30f725a1 5856 val = *valP;
e0001a05 5857 fixP->fx_done = 1;
30f725a1 5858 }
d47d412e
BW
5859 /* fall through */
5860
5861 case BFD_RELOC_XTENSA_PLT:
30f725a1
BW
5862 md_number_to_chars (fixpos, val, fixP->fx_size);
5863 fixP->fx_no_overflow = 0; /* Use the standard overflow check. */
5864 break;
e0001a05 5865
28dbbc02
BW
5866 case BFD_RELOC_XTENSA_TLSDESC_FN:
5867 case BFD_RELOC_XTENSA_TLSDESC_ARG:
5868 case BFD_RELOC_XTENSA_TLS_TPOFF:
5869 case BFD_RELOC_XTENSA_TLS_DTPOFF:
5870 S_SET_THREAD_LOCAL (fixP->fx_addsy);
5871 md_number_to_chars (fixpos, 0, fixP->fx_size);
5872 fixP->fx_no_overflow = 0; /* Use the standard overflow check. */
5873 break;
5874
30f725a1
BW
5875 case BFD_RELOC_XTENSA_SLOT0_OP:
5876 case BFD_RELOC_XTENSA_SLOT1_OP:
5877 case BFD_RELOC_XTENSA_SLOT2_OP:
5878 case BFD_RELOC_XTENSA_SLOT3_OP:
5879 case BFD_RELOC_XTENSA_SLOT4_OP:
5880 case BFD_RELOC_XTENSA_SLOT5_OP:
5881 case BFD_RELOC_XTENSA_SLOT6_OP:
5882 case BFD_RELOC_XTENSA_SLOT7_OP:
5883 case BFD_RELOC_XTENSA_SLOT8_OP:
5884 case BFD_RELOC_XTENSA_SLOT9_OP:
5885 case BFD_RELOC_XTENSA_SLOT10_OP:
5886 case BFD_RELOC_XTENSA_SLOT11_OP:
5887 case BFD_RELOC_XTENSA_SLOT12_OP:
5888 case BFD_RELOC_XTENSA_SLOT13_OP:
5889 case BFD_RELOC_XTENSA_SLOT14_OP:
5890 if (linkrelax)
5891 {
5892 /* Write the tentative value of a PC-relative relocation to a
5893 local symbol into the instruction. The value will be ignored
5894 by the linker, and it makes the object file disassembly
5895 readable when all branch targets are encoded in relocations. */
5896
9c2799c2 5897 gas_assert (fixP->fx_addsy);
20ee54e8 5898 if (S_GET_SEGMENT (fixP->fx_addsy) == seg
30f725a1
BW
5899 && !S_FORCE_RELOC (fixP->fx_addsy, 1))
5900 {
5901 val = (S_GET_VALUE (fixP->fx_addsy) + fixP->fx_offset
5902 - md_pcrel_from (fixP));
5903 (void) xg_apply_fix_value (fixP, val);
5904 }
5905 }
5906 else if (! fixP->fx_addsy)
5907 {
5908 val = *valP;
5909 if (xg_apply_fix_value (fixP, val))
5910 fixP->fx_done = 1;
5911 }
5912 break;
e0001a05 5913
30f725a1 5914 case BFD_RELOC_XTENSA_ASM_EXPAND:
28dbbc02
BW
5915 case BFD_RELOC_XTENSA_TLS_FUNC:
5916 case BFD_RELOC_XTENSA_TLS_ARG:
5917 case BFD_RELOC_XTENSA_TLS_CALL:
30f725a1
BW
5918 case BFD_RELOC_XTENSA_SLOT0_ALT:
5919 case BFD_RELOC_XTENSA_SLOT1_ALT:
5920 case BFD_RELOC_XTENSA_SLOT2_ALT:
5921 case BFD_RELOC_XTENSA_SLOT3_ALT:
5922 case BFD_RELOC_XTENSA_SLOT4_ALT:
5923 case BFD_RELOC_XTENSA_SLOT5_ALT:
5924 case BFD_RELOC_XTENSA_SLOT6_ALT:
5925 case BFD_RELOC_XTENSA_SLOT7_ALT:
5926 case BFD_RELOC_XTENSA_SLOT8_ALT:
5927 case BFD_RELOC_XTENSA_SLOT9_ALT:
5928 case BFD_RELOC_XTENSA_SLOT10_ALT:
5929 case BFD_RELOC_XTENSA_SLOT11_ALT:
5930 case BFD_RELOC_XTENSA_SLOT12_ALT:
5931 case BFD_RELOC_XTENSA_SLOT13_ALT:
5932 case BFD_RELOC_XTENSA_SLOT14_ALT:
5933 /* These all need to be resolved at link-time. Do nothing now. */
5934 break;
e0001a05 5935
30f725a1
BW
5936 case BFD_RELOC_VTABLE_INHERIT:
5937 case BFD_RELOC_VTABLE_ENTRY:
5938 fixP->fx_done = 0;
5939 break;
e0001a05 5940
30f725a1
BW
5941 default:
5942 as_bad (_("unhandled local relocation fix %s"),
5943 bfd_get_reloc_code_name (fixP->fx_r_type));
e0001a05
NC
5944 }
5945}
5946
5947
5948char *
7fa3d080 5949md_atof (int type, char *litP, int *sizeP)
e0001a05 5950{
499ac353 5951 return ieee_md_atof (type, litP, sizeP, target_big_endian);
e0001a05
NC
5952}
5953
5954
5955int
7fa3d080 5956md_estimate_size_before_relax (fragS *fragP, segT seg ATTRIBUTE_UNUSED)
e0001a05 5957{
34e41783 5958 return total_frag_text_expansion (fragP);
e0001a05
NC
5959}
5960
5961
5962/* Translate internal representation of relocation info to BFD target
5963 format. */
5964
5965arelent *
30f725a1 5966tc_gen_reloc (asection *section ATTRIBUTE_UNUSED, fixS *fixp)
e0001a05
NC
5967{
5968 arelent *reloc;
5969
5970 reloc = (arelent *) xmalloc (sizeof (arelent));
5971 reloc->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
5972 *reloc->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
5973 reloc->address = fixp->fx_frag->fr_address + fixp->fx_where;
5974
5975 /* Make sure none of our internal relocations make it this far.
5976 They'd better have been fully resolved by this point. */
9c2799c2 5977 gas_assert ((int) fixp->fx_r_type > 0);
e0001a05 5978
30f725a1 5979 reloc->addend = fixp->fx_offset;
43cd72b9 5980
e0001a05
NC
5981 reloc->howto = bfd_reloc_type_lookup (stdoutput, fixp->fx_r_type);
5982 if (reloc->howto == NULL)
5983 {
5984 as_bad_where (fixp->fx_file, fixp->fx_line,
5985 _("cannot represent `%s' relocation in object file"),
5986 bfd_get_reloc_code_name (fixp->fx_r_type));
43cd72b9
BW
5987 free (reloc->sym_ptr_ptr);
5988 free (reloc);
e0001a05
NC
5989 return NULL;
5990 }
5991
5992 if (!fixp->fx_pcrel != !reloc->howto->pc_relative)
1bbb5f21 5993 as_fatal (_("internal error; cannot generate `%s' relocation"),
43cd72b9 5994 bfd_get_reloc_code_name (fixp->fx_r_type));
e0001a05 5995
e0001a05
NC
5996 return reloc;
5997}
5998
7fa3d080
BW
5999\f
6000/* Checks for resource conflicts between instructions. */
6001
c138bc38
BW
6002/* The func unit stuff could be implemented as bit-vectors rather
6003 than the iterative approach here. If it ends up being too
7fa3d080
BW
6004 slow, we will switch it. */
6005
c138bc38 6006resource_table *
7fa3d080
BW
6007new_resource_table (void *data,
6008 int cycles,
6009 int nu,
6010 unit_num_copies_func uncf,
6011 opcode_num_units_func onuf,
6012 opcode_funcUnit_use_unit_func ouuf,
6013 opcode_funcUnit_use_stage_func ousf)
6014{
6015 int i;
6016 resource_table *rt = (resource_table *) xmalloc (sizeof (resource_table));
6017 rt->data = data;
6018 rt->cycles = cycles;
6019 rt->allocated_cycles = cycles;
6020 rt->num_units = nu;
6021 rt->unit_num_copies = uncf;
6022 rt->opcode_num_units = onuf;
6023 rt->opcode_unit_use = ouuf;
6024 rt->opcode_unit_stage = ousf;
6025
0bf60745 6026 rt->units = (unsigned char **) xcalloc (cycles, sizeof (unsigned char *));
7fa3d080 6027 for (i = 0; i < cycles; i++)
0bf60745 6028 rt->units[i] = (unsigned char *) xcalloc (nu, sizeof (unsigned char));
7fa3d080
BW
6029
6030 return rt;
6031}
6032
6033
c138bc38 6034void
7fa3d080
BW
6035clear_resource_table (resource_table *rt)
6036{
6037 int i, j;
6038 for (i = 0; i < rt->allocated_cycles; i++)
6039 for (j = 0; j < rt->num_units; j++)
6040 rt->units[i][j] = 0;
6041}
6042
6043
6044/* We never shrink it, just fake it into thinking so. */
6045
c138bc38 6046void
7fa3d080
BW
6047resize_resource_table (resource_table *rt, int cycles)
6048{
6049 int i, old_cycles;
6050
6051 rt->cycles = cycles;
6052 if (cycles <= rt->allocated_cycles)
6053 return;
6054
6055 old_cycles = rt->allocated_cycles;
6056 rt->allocated_cycles = cycles;
6057
0bf60745
BW
6058 rt->units = xrealloc (rt->units,
6059 rt->allocated_cycles * sizeof (unsigned char *));
7fa3d080 6060 for (i = 0; i < old_cycles; i++)
0bf60745
BW
6061 rt->units[i] = xrealloc (rt->units[i],
6062 rt->num_units * sizeof (unsigned char));
7fa3d080 6063 for (i = old_cycles; i < cycles; i++)
0bf60745 6064 rt->units[i] = xcalloc (rt->num_units, sizeof (unsigned char));
7fa3d080
BW
6065}
6066
6067
c138bc38 6068bfd_boolean
7fa3d080
BW
6069resources_available (resource_table *rt, xtensa_opcode opcode, int cycle)
6070{
6071 int i;
6072 int uses = (rt->opcode_num_units) (rt->data, opcode);
6073
c138bc38 6074 for (i = 0; i < uses; i++)
7fa3d080
BW
6075 {
6076 xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i);
6077 int stage = (rt->opcode_unit_stage) (rt->data, opcode, i);
6078 int copies_in_use = rt->units[stage + cycle][unit];
6079 int copies = (rt->unit_num_copies) (rt->data, unit);
6080 if (copies_in_use >= copies)
6081 return FALSE;
6082 }
6083 return TRUE;
6084}
7fa3d080 6085
c138bc38
BW
6086
6087void
7fa3d080
BW
6088reserve_resources (resource_table *rt, xtensa_opcode opcode, int cycle)
6089{
6090 int i;
6091 int uses = (rt->opcode_num_units) (rt->data, opcode);
6092
c138bc38 6093 for (i = 0; i < uses; i++)
7fa3d080
BW
6094 {
6095 xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i);
6096 int stage = (rt->opcode_unit_stage) (rt->data, opcode, i);
c138bc38
BW
6097 /* Note that this allows resources to be oversubscribed. That's
6098 essential to the way the optional scheduler works.
7fa3d080
BW
6099 resources_available reports when a resource is over-subscribed,
6100 so it's easy to tell. */
6101 rt->units[stage + cycle][unit]++;
6102 }
6103}
6104
6105
c138bc38 6106void
7fa3d080
BW
6107release_resources (resource_table *rt, xtensa_opcode opcode, int cycle)
6108{
6109 int i;
6110 int uses = (rt->opcode_num_units) (rt->data, opcode);
6111
c138bc38 6112 for (i = 0; i < uses; i++)
7fa3d080
BW
6113 {
6114 xtensa_funcUnit unit = (rt->opcode_unit_use) (rt->data, opcode, i);
6115 int stage = (rt->opcode_unit_stage) (rt->data, opcode, i);
9c2799c2 6116 gas_assert (rt->units[stage + cycle][unit] > 0);
7fa3d080 6117 rt->units[stage + cycle][unit]--;
7fa3d080
BW
6118 }
6119}
c138bc38 6120
7fa3d080
BW
6121
6122/* Wrapper functions make parameterized resource reservation
6123 more convenient. */
6124
c138bc38 6125int
7fa3d080
BW
6126opcode_funcUnit_use_unit (void *data, xtensa_opcode opcode, int idx)
6127{
6128 xtensa_funcUnit_use *use = xtensa_opcode_funcUnit_use (data, opcode, idx);
c138bc38 6129 return use->unit;
7fa3d080
BW
6130}
6131
6132
c138bc38 6133int
7fa3d080
BW
6134opcode_funcUnit_use_stage (void *data, xtensa_opcode opcode, int idx)
6135{
6136 xtensa_funcUnit_use *use = xtensa_opcode_funcUnit_use (data, opcode, idx);
6137 return use->stage;
6138}
6139
6140
6141/* Note that this function does not check issue constraints, but
6142 solely whether the hardware is available to execute the given
c138bc38 6143 instructions together. It also doesn't check if the tinsns
7fa3d080 6144 write the same state, or access the same tieports. That is
a1ace8d8 6145 checked by check_t1_t2_reads_and_writes. */
7fa3d080
BW
6146
6147static bfd_boolean
6148resources_conflict (vliw_insn *vinsn)
6149{
6150 int i;
6151 static resource_table *rt = NULL;
6152
6153 /* This is the most common case by far. Optimize it. */
6154 if (vinsn->num_slots == 1)
6155 return FALSE;
43cd72b9 6156
c138bc38 6157 if (rt == NULL)
7fa3d080
BW
6158 {
6159 xtensa_isa isa = xtensa_default_isa;
6160 rt = new_resource_table
77cba8a3 6161 (isa, xtensa_num_pipe_stages,
7fa3d080
BW
6162 xtensa_isa_num_funcUnits (isa),
6163 (unit_num_copies_func) xtensa_funcUnit_num_copies,
6164 (opcode_num_units_func) xtensa_opcode_num_funcUnit_uses,
6165 opcode_funcUnit_use_unit,
6166 opcode_funcUnit_use_stage);
6167 }
43cd72b9 6168
7fa3d080 6169 clear_resource_table (rt);
43cd72b9 6170
7fa3d080
BW
6171 for (i = 0; i < vinsn->num_slots; i++)
6172 {
6173 if (!resources_available (rt, vinsn->slots[i].opcode, 0))
6174 return TRUE;
6175 reserve_resources (rt, vinsn->slots[i].opcode, 0);
6176 }
e0001a05 6177
7fa3d080
BW
6178 return FALSE;
6179}
e0001a05 6180
7fa3d080
BW
6181\f
6182/* finish_vinsn, emit_single_op and helper functions. */
e0001a05 6183
7fa3d080
BW
6184static bfd_boolean find_vinsn_conflicts (vliw_insn *);
6185static xtensa_format xg_find_narrowest_format (vliw_insn *);
7fa3d080 6186static void xg_assemble_vliw_tokens (vliw_insn *);
e0001a05
NC
6187
6188
43cd72b9
BW
6189/* We have reached the end of a bundle; emit into the frag. */
6190
e0001a05 6191static void
7fa3d080 6192finish_vinsn (vliw_insn *vinsn)
e0001a05 6193{
43cd72b9
BW
6194 IStack slotstack;
6195 int i;
6196 char *file_name;
d77b99c9 6197 unsigned line;
e0001a05 6198
43cd72b9 6199 if (find_vinsn_conflicts (vinsn))
a1ace8d8
BW
6200 {
6201 xg_clear_vinsn (vinsn);
6202 return;
6203 }
43cd72b9
BW
6204
6205 /* First, find a format that works. */
6206 if (vinsn->format == XTENSA_UNDEFINED)
6207 vinsn->format = xg_find_narrowest_format (vinsn);
6208
19fc3723
SA
6209 if (xtensa_format_num_slots (xtensa_default_isa, vinsn->format) > 1
6210 && produce_flix == FLIX_NONE)
6211 {
6212 as_bad (_("The option \"--no-allow-flix\" prohibits multi-slot flix."));
6213 xg_clear_vinsn (vinsn);
6214 return;
6215 }
6216
43cd72b9
BW
6217 if (vinsn->format == XTENSA_UNDEFINED)
6218 {
6219 as_where (&file_name, &line);
6220 as_bad_where (file_name, line,
6221 _("couldn't find a valid instruction format"));
6222 fprintf (stderr, _(" ops were: "));
6223 for (i = 0; i < vinsn->num_slots; i++)
6224 fprintf (stderr, _(" %s;"),
6225 xtensa_opcode_name (xtensa_default_isa,
6226 vinsn->slots[i].opcode));
6227 fprintf (stderr, _("\n"));
6228 xg_clear_vinsn (vinsn);
6229 return;
6230 }
6231
6232 if (vinsn->num_slots
6233 != xtensa_format_num_slots (xtensa_default_isa, vinsn->format))
e0001a05 6234 {
43cd72b9
BW
6235 as_bad (_("format '%s' allows %d slots, but there are %d opcodes"),
6236 xtensa_format_name (xtensa_default_isa, vinsn->format),
6237 xtensa_format_num_slots (xtensa_default_isa, vinsn->format),
6238 vinsn->num_slots);
6239 xg_clear_vinsn (vinsn);
6240 return;
6241 }
e0001a05 6242
c138bc38 6243 if (resources_conflict (vinsn))
43cd72b9
BW
6244 {
6245 as_where (&file_name, &line);
6246 as_bad_where (file_name, line, _("illegal resource usage in bundle"));
6247 fprintf (stderr, " ops were: ");
6248 for (i = 0; i < vinsn->num_slots; i++)
6249 fprintf (stderr, " %s;",
6250 xtensa_opcode_name (xtensa_default_isa,
6251 vinsn->slots[i].opcode));
6252 fprintf (stderr, "\n");
6253 xg_clear_vinsn (vinsn);
6254 return;
6255 }
6256
6257 for (i = 0; i < vinsn->num_slots; i++)
6258 {
6259 if (vinsn->slots[i].opcode != XTENSA_UNDEFINED)
e0001a05 6260 {
43cd72b9
BW
6261 symbolS *lit_sym = NULL;
6262 int j;
6263 bfd_boolean e = FALSE;
6264 bfd_boolean saved_density = density_supported;
6265
6266 /* We don't want to narrow ops inside multi-slot bundles. */
6267 if (vinsn->num_slots > 1)
6268 density_supported = FALSE;
6269
6270 istack_init (&slotstack);
6271 if (vinsn->slots[i].opcode == xtensa_nop_opcode)
e0001a05 6272 {
43cd72b9
BW
6273 vinsn->slots[i].opcode =
6274 xtensa_format_slot_nop_opcode (xtensa_default_isa,
6275 vinsn->format, i);
6276 vinsn->slots[i].ntok = 0;
6277 }
e0001a05 6278
43cd72b9
BW
6279 if (xg_expand_assembly_insn (&slotstack, &vinsn->slots[i]))
6280 {
6281 e = TRUE;
6282 continue;
e0001a05 6283 }
e0001a05 6284
43cd72b9 6285 density_supported = saved_density;
e0001a05 6286
43cd72b9
BW
6287 if (e)
6288 {
6289 xg_clear_vinsn (vinsn);
6290 return;
6291 }
e0001a05 6292
0fa77c95 6293 for (j = 0; j < slotstack.ninsn; j++)
43cd72b9
BW
6294 {
6295 TInsn *insn = &slotstack.insn[j];
6296 if (insn->insn_type == ITYPE_LITERAL)
6297 {
9c2799c2 6298 gas_assert (lit_sym == NULL);
43cd72b9
BW
6299 lit_sym = xg_assemble_literal (insn);
6300 }
6301 else
6302 {
9c2799c2 6303 gas_assert (insn->insn_type == ITYPE_INSN);
43cd72b9
BW
6304 if (lit_sym)
6305 xg_resolve_literals (insn, lit_sym);
0fa77c95
BW
6306 if (j != slotstack.ninsn - 1)
6307 emit_single_op (insn);
43cd72b9
BW
6308 }
6309 }
6310
6311 if (vinsn->num_slots > 1)
6312 {
6313 if (opcode_fits_format_slot
6314 (slotstack.insn[slotstack.ninsn - 1].opcode,
6315 vinsn->format, i))
6316 {
6317 vinsn->slots[i] = slotstack.insn[slotstack.ninsn - 1];
6318 }
6319 else
6320 {
b2d179be 6321 emit_single_op (&slotstack.insn[slotstack.ninsn - 1]);
43cd72b9
BW
6322 if (vinsn->format == XTENSA_UNDEFINED)
6323 vinsn->slots[i].opcode = xtensa_nop_opcode;
6324 else
c138bc38 6325 vinsn->slots[i].opcode
43cd72b9
BW
6326 = xtensa_format_slot_nop_opcode (xtensa_default_isa,
6327 vinsn->format, i);
6328
6329 vinsn->slots[i].ntok = 0;
6330 }
6331 }
6332 else
6333 {
6334 vinsn->slots[0] = slotstack.insn[slotstack.ninsn - 1];
6335 vinsn->format = XTENSA_UNDEFINED;
6336 }
6337 }
6338 }
6339
6340 /* Now check resource conflicts on the modified bundle. */
c138bc38 6341 if (resources_conflict (vinsn))
43cd72b9
BW
6342 {
6343 as_where (&file_name, &line);
6344 as_bad_where (file_name, line, _("illegal resource usage in bundle"));
6345 fprintf (stderr, " ops were: ");
6346 for (i = 0; i < vinsn->num_slots; i++)
6347 fprintf (stderr, " %s;",
6348 xtensa_opcode_name (xtensa_default_isa,
6349 vinsn->slots[i].opcode));
6350 fprintf (stderr, "\n");
6351 xg_clear_vinsn (vinsn);
6352 return;
6353 }
6354
6355 /* First, find a format that works. */
6356 if (vinsn->format == XTENSA_UNDEFINED)
6357 vinsn->format = xg_find_narrowest_format (vinsn);
6358
6359 xg_assemble_vliw_tokens (vinsn);
6360
6361 xg_clear_vinsn (vinsn);
6362}
6363
6364
6365/* Given an vliw instruction, what conflicts are there in register
6366 usage and in writes to states and queues?
6367
6368 This function does two things:
6369 1. Reports an error when a vinsn contains illegal combinations
6370 of writes to registers states or queues.
6371 2. Marks individual tinsns as not relaxable if the combination
6372 contains antidependencies.
6373
6374 Job 2 handles things like swap semantics in instructions that need
6375 to be relaxed. For example,
6376
6377 addi a0, a1, 100000
6378
6379 normally would be relaxed to
6380
6381 l32r a0, some_label
6382 add a0, a1, a0
6383
6384 _but_, if the above instruction is bundled with an a0 reader, e.g.,
6385
6386 { addi a0, a1, 10000 ; add a2, a0, a4 ; }
6387
6388 then we can't relax it into
6389
6390 l32r a0, some_label
6391 { add a0, a1, a0 ; add a2, a0, a4 ; }
6392
6393 because the value of a0 is trashed before the second add can read it. */
6394
7fa3d080
BW
6395static char check_t1_t2_reads_and_writes (TInsn *, TInsn *);
6396
43cd72b9 6397static bfd_boolean
7fa3d080 6398find_vinsn_conflicts (vliw_insn *vinsn)
43cd72b9
BW
6399{
6400 int i, j;
6401 int branches = 0;
6402 xtensa_isa isa = xtensa_default_isa;
6403
9c2799c2 6404 gas_assert (!past_xtensa_end);
43cd72b9
BW
6405
6406 for (i = 0 ; i < vinsn->num_slots; i++)
6407 {
6408 TInsn *op1 = &vinsn->slots[i];
6409 if (op1->is_specific_opcode)
6410 op1->keep_wide = TRUE;
6411 else
6412 op1->keep_wide = FALSE;
6413 }
6414
6415 for (i = 0 ; i < vinsn->num_slots; i++)
6416 {
6417 TInsn *op1 = &vinsn->slots[i];
6418
6419 if (xtensa_opcode_is_branch (isa, op1->opcode) == 1)
6420 branches++;
6421
6422 for (j = 0; j < vinsn->num_slots; j++)
6423 {
6424 if (i != j)
6425 {
6426 TInsn *op2 = &vinsn->slots[j];
6427 char conflict_type = check_t1_t2_reads_and_writes (op1, op2);
6428 switch (conflict_type)
6429 {
6430 case 'c':
6431 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same register"),
6432 xtensa_opcode_name (isa, op1->opcode), i,
6433 xtensa_opcode_name (isa, op2->opcode), j);
6434 return TRUE;
6435 case 'd':
6436 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same state"),
6437 xtensa_opcode_name (isa, op1->opcode), i,
6438 xtensa_opcode_name (isa, op2->opcode), j);
6439 return TRUE;
6440 case 'e':
53dfbcc7 6441 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) write the same port"),
43cd72b9
BW
6442 xtensa_opcode_name (isa, op1->opcode), i,
6443 xtensa_opcode_name (isa, op2->opcode), j);
6444 return TRUE;
6445 case 'f':
53dfbcc7 6446 as_bad (_("opcodes '%s' (slot %d) and '%s' (slot %d) both have volatile port accesses"),
43cd72b9
BW
6447 xtensa_opcode_name (isa, op1->opcode), i,
6448 xtensa_opcode_name (isa, op2->opcode), j);
6449 return TRUE;
6450 default:
6451 /* Everything is OK. */
6452 break;
6453 }
6454 op2->is_specific_opcode = (op2->is_specific_opcode
6455 || conflict_type == 'a');
6456 }
6457 }
6458 }
6459
6460 if (branches > 1)
6461 {
6462 as_bad (_("multiple branches or jumps in the same bundle"));
6463 return TRUE;
6464 }
6465
6466 return FALSE;
6467}
6468
6469
a1ace8d8 6470/* Check how the state used by t1 and t2 relate.
43cd72b9
BW
6471 Cases found are:
6472
6473 case A: t1 reads a register t2 writes (an antidependency within a bundle)
6474 case B: no relationship between what is read and written (both could
6475 read the same reg though)
c138bc38 6476 case C: t1 writes a register t2 writes (a register conflict within a
43cd72b9
BW
6477 bundle)
6478 case D: t1 writes a state that t2 also writes
6479 case E: t1 writes a tie queue that t2 also writes
a1ace8d8 6480 case F: two volatile queue accesses
43cd72b9
BW
6481*/
6482
6483static char
7fa3d080 6484check_t1_t2_reads_and_writes (TInsn *t1, TInsn *t2)
43cd72b9
BW
6485{
6486 xtensa_isa isa = xtensa_default_isa;
6487 xtensa_regfile t1_regfile, t2_regfile;
6488 int t1_reg, t2_reg;
6489 int t1_base_reg, t1_last_reg;
6490 int t2_base_reg, t2_last_reg;
6491 char t1_inout, t2_inout;
6492 int i, j;
6493 char conflict = 'b';
6494 int t1_states;
6495 int t2_states;
6496 int t1_interfaces;
6497 int t2_interfaces;
6498 bfd_boolean t1_volatile = FALSE;
6499 bfd_boolean t2_volatile = FALSE;
6500
6501 /* Check registers. */
6502 for (j = 0; j < t2->ntok; j++)
6503 {
6504 if (xtensa_operand_is_register (isa, t2->opcode, j) != 1)
6505 continue;
6506
6507 t2_regfile = xtensa_operand_regfile (isa, t2->opcode, j);
6508 t2_base_reg = t2->tok[j].X_add_number;
6509 t2_last_reg = t2_base_reg + xtensa_operand_num_regs (isa, t2->opcode, j);
6510
6511 for (i = 0; i < t1->ntok; i++)
6512 {
6513 if (xtensa_operand_is_register (isa, t1->opcode, i) != 1)
6514 continue;
6515
6516 t1_regfile = xtensa_operand_regfile (isa, t1->opcode, i);
6517
6518 if (t1_regfile != t2_regfile)
6519 continue;
6520
6521 t1_inout = xtensa_operand_inout (isa, t1->opcode, i);
6522 t2_inout = xtensa_operand_inout (isa, t2->opcode, j);
6523
6524 if (xtensa_operand_is_known_reg (isa, t1->opcode, i) == 0
6525 || xtensa_operand_is_known_reg (isa, t2->opcode, j) == 0)
6526 {
6527 if (t1_inout == 'm' || t1_inout == 'o'
6528 || t2_inout == 'm' || t2_inout == 'o')
6529 {
6530 conflict = 'a';
6531 continue;
6532 }
6533 }
6534
6535 t1_base_reg = t1->tok[i].X_add_number;
6536 t1_last_reg = (t1_base_reg
6537 + xtensa_operand_num_regs (isa, t1->opcode, i));
6538
6539 for (t1_reg = t1_base_reg; t1_reg < t1_last_reg; t1_reg++)
6540 {
6541 for (t2_reg = t2_base_reg; t2_reg < t2_last_reg; t2_reg++)
6542 {
6543 if (t1_reg != t2_reg)
6544 continue;
6545
6546 if (t2_inout == 'i' && (t1_inout == 'm' || t1_inout == 'o'))
7fa3d080
BW
6547 {
6548 conflict = 'a';
6549 continue;
6550 }
43cd72b9 6551
7fa3d080
BW
6552 if (t1_inout == 'i' && (t2_inout == 'm' || t2_inout == 'o'))
6553 {
6554 conflict = 'a';
6555 continue;
6556 }
43cd72b9 6557
7fa3d080
BW
6558 if (t1_inout != 'i' && t2_inout != 'i')
6559 return 'c';
6560 }
6561 }
6562 }
6563 }
43cd72b9 6564
7fa3d080
BW
6565 /* Check states. */
6566 t1_states = xtensa_opcode_num_stateOperands (isa, t1->opcode);
6567 t2_states = xtensa_opcode_num_stateOperands (isa, t2->opcode);
6568 for (j = 0; j < t2_states; j++)
43cd72b9 6569 {
7fa3d080
BW
6570 xtensa_state t2_so = xtensa_stateOperand_state (isa, t2->opcode, j);
6571 t2_inout = xtensa_stateOperand_inout (isa, t2->opcode, j);
6572 for (i = 0; i < t1_states; i++)
6573 {
6574 xtensa_state t1_so = xtensa_stateOperand_state (isa, t1->opcode, i);
6575 t1_inout = xtensa_stateOperand_inout (isa, t1->opcode, i);
1fa3cd83 6576 if (t1_so != t2_so || xtensa_state_is_shared_or (isa, t1_so) == 1)
7fa3d080 6577 continue;
43cd72b9 6578
7fa3d080
BW
6579 if (t2_inout == 'i' && (t1_inout == 'm' || t1_inout == 'o'))
6580 {
6581 conflict = 'a';
6582 continue;
6583 }
c138bc38 6584
7fa3d080
BW
6585 if (t1_inout == 'i' && (t2_inout == 'm' || t2_inout == 'o'))
6586 {
6587 conflict = 'a';
6588 continue;
6589 }
c138bc38 6590
7fa3d080
BW
6591 if (t1_inout != 'i' && t2_inout != 'i')
6592 return 'd';
c138bc38 6593 }
7fa3d080 6594 }
43cd72b9 6595
7fa3d080
BW
6596 /* Check tieports. */
6597 t1_interfaces = xtensa_opcode_num_interfaceOperands (isa, t1->opcode);
6598 t2_interfaces = xtensa_opcode_num_interfaceOperands (isa, t2->opcode);
c138bc38 6599 for (j = 0; j < t2_interfaces; j++)
43cd72b9 6600 {
7fa3d080
BW
6601 xtensa_interface t2_int
6602 = xtensa_interfaceOperand_interface (isa, t2->opcode, j);
a1ace8d8
BW
6603 int t2_class = xtensa_interface_class_id (isa, t2_int);
6604
53dfbcc7 6605 t2_inout = xtensa_interface_inout (isa, t2_int);
a1ace8d8 6606 if (xtensa_interface_has_side_effect (isa, t2_int) == 1)
7fa3d080 6607 t2_volatile = TRUE;
a1ace8d8 6608
7fa3d080
BW
6609 for (i = 0; i < t1_interfaces; i++)
6610 {
6611 xtensa_interface t1_int
6612 = xtensa_interfaceOperand_interface (isa, t1->opcode, j);
2eccd1b4 6613 int t1_class = xtensa_interface_class_id (isa, t1_int);
a1ace8d8 6614
53dfbcc7 6615 t1_inout = xtensa_interface_inout (isa, t1_int);
a1ace8d8 6616 if (xtensa_interface_has_side_effect (isa, t1_int) == 1)
7fa3d080 6617 t1_volatile = TRUE;
a1ace8d8
BW
6618
6619 if (t1_volatile && t2_volatile && (t1_class == t2_class))
6620 return 'f';
c138bc38 6621
7fa3d080
BW
6622 if (t1_int != t2_int)
6623 continue;
c138bc38 6624
7fa3d080
BW
6625 if (t2_inout == 'i' && t1_inout == 'o')
6626 {
6627 conflict = 'a';
6628 continue;
6629 }
c138bc38 6630
7fa3d080
BW
6631 if (t1_inout == 'i' && t2_inout == 'o')
6632 {
6633 conflict = 'a';
6634 continue;
6635 }
c138bc38 6636
7fa3d080
BW
6637 if (t1_inout != 'i' && t2_inout != 'i')
6638 return 'e';
6639 }
43cd72b9 6640 }
c138bc38 6641
7fa3d080 6642 return conflict;
43cd72b9
BW
6643}
6644
6645
6646static xtensa_format
7fa3d080 6647xg_find_narrowest_format (vliw_insn *vinsn)
43cd72b9
BW
6648{
6649 /* Right now we assume that the ops within the vinsn are properly
6650 ordered for the slots that the programmer wanted them in. In
6651 other words, we don't rearrange the ops in hopes of finding a
6652 better format. The scheduler handles that. */
6653
6654 xtensa_isa isa = xtensa_default_isa;
6655 xtensa_format format;
43cd72b9
BW
6656 xtensa_opcode nop_opcode = xtensa_nop_opcode;
6657
65738a7d
BW
6658 if (vinsn->num_slots == 1)
6659 return xg_get_single_format (vinsn->slots[0].opcode);
6660
43cd72b9
BW
6661 for (format = 0; format < xtensa_isa_num_formats (isa); format++)
6662 {
d8392fd9
SA
6663 vliw_insn v_copy;
6664 xg_copy_vinsn (&v_copy, vinsn);
43cd72b9
BW
6665 if (xtensa_format_num_slots (isa, format) == v_copy.num_slots)
6666 {
6667 int slot;
6668 int fit = 0;
6669 for (slot = 0; slot < v_copy.num_slots; slot++)
6670 {
6671 if (v_copy.slots[slot].opcode == nop_opcode)
6672 {
6673 v_copy.slots[slot].opcode =
6674 xtensa_format_slot_nop_opcode (isa, format, slot);
6675 v_copy.slots[slot].ntok = 0;
6676 }
6677
6678 if (opcode_fits_format_slot (v_copy.slots[slot].opcode,
6679 format, slot))
6680 fit++;
7fa3d080 6681 else if (v_copy.num_slots > 1)
43cd72b9 6682 {
7fa3d080
BW
6683 TInsn widened;
6684 /* Try the widened version. */
6685 if (!v_copy.slots[slot].keep_wide
6686 && !v_copy.slots[slot].is_specific_opcode
84b08ed9
BW
6687 && xg_is_single_relaxable_insn (&v_copy.slots[slot],
6688 &widened, TRUE)
7fa3d080
BW
6689 && opcode_fits_format_slot (widened.opcode,
6690 format, slot))
43cd72b9 6691 {
7fa3d080
BW
6692 v_copy.slots[slot] = widened;
6693 fit++;
43cd72b9
BW
6694 }
6695 }
6696 }
6697 if (fit == v_copy.num_slots)
6698 {
d8392fd9 6699 xg_copy_vinsn (vinsn, &v_copy);
43cd72b9
BW
6700 xtensa_format_encode (isa, format, vinsn->insnbuf);
6701 vinsn->format = format;
6702 break;
6703 }
6704 }
6705 }
6706
6707 if (format == xtensa_isa_num_formats (isa))
6708 return XTENSA_UNDEFINED;
6709
6710 return format;
6711}
6712
6713
6714/* Return the additional space needed in a frag
6715 for possible relaxations of any ops in a VLIW insn.
6716 Also fill out the relaxations that might be required of
6717 each tinsn in the vinsn. */
6718
6719static int
e7da6241 6720relaxation_requirements (vliw_insn *vinsn, bfd_boolean *pfinish_frag)
43cd72b9 6721{
e7da6241 6722 bfd_boolean finish_frag = FALSE;
43cd72b9
BW
6723 int extra_space = 0;
6724 int slot;
6725
6726 for (slot = 0; slot < vinsn->num_slots; slot++)
6727 {
6728 TInsn *tinsn = &vinsn->slots[slot];
6729 if (!tinsn_has_symbolic_operands (tinsn))
6730 {
6731 /* A narrow instruction could be widened later to help
6732 alignment issues. */
84b08ed9 6733 if (xg_is_single_relaxable_insn (tinsn, 0, TRUE)
43cd72b9
BW
6734 && !tinsn->is_specific_opcode
6735 && vinsn->num_slots == 1)
6736 {
6737 /* Difference in bytes between narrow and wide insns... */
6738 extra_space += 1;
6739 tinsn->subtype = RELAX_NARROW;
43cd72b9
BW
6740 }
6741 }
6742 else
6743 {
b08b5071
BW
6744 if (workaround_b_j_loop_end
6745 && tinsn->opcode == xtensa_jx_opcode
43cd72b9
BW
6746 && use_transform ())
6747 {
6748 /* Add 2 of these. */
6749 extra_space += 3; /* for the nop size */
6750 tinsn->subtype = RELAX_ADD_NOP_IF_PRE_LOOP_END;
6751 }
c138bc38 6752
43cd72b9
BW
6753 /* Need to assemble it with space for the relocation. */
6754 if (xg_is_relaxable_insn (tinsn, 0)
6755 && !tinsn->is_specific_opcode)
6756 {
6757 int max_size = xg_get_max_insn_widen_size (tinsn->opcode);
6758 int max_literal_size =
6759 xg_get_max_insn_widen_literal_size (tinsn->opcode);
c138bc38 6760
43cd72b9 6761 tinsn->literal_space = max_literal_size;
c138bc38 6762
43cd72b9 6763 tinsn->subtype = RELAX_IMMED;
43cd72b9
BW
6764 extra_space += max_size;
6765 }
6766 else
6767 {
e7da6241
BW
6768 /* A fix record will be added for this instruction prior
6769 to relaxation, so make it end the frag. */
6770 finish_frag = TRUE;
43cd72b9
BW
6771 }
6772 }
6773 }
e7da6241 6774 *pfinish_frag = finish_frag;
43cd72b9
BW
6775 return extra_space;
6776}
6777
6778
6779static void
b2d179be 6780bundle_tinsn (TInsn *tinsn, vliw_insn *vinsn)
43cd72b9
BW
6781{
6782 xtensa_isa isa = xtensa_default_isa;
b2d179be 6783 int slot, chosen_slot;
43cd72b9 6784
b2d179be 6785 vinsn->format = xg_get_single_format (tinsn->opcode);
9c2799c2 6786 gas_assert (vinsn->format != XTENSA_UNDEFINED);
b2d179be 6787 vinsn->num_slots = xtensa_format_num_slots (isa, vinsn->format);
43cd72b9 6788
b2d179be
BW
6789 chosen_slot = xg_get_single_slot (tinsn->opcode);
6790 for (slot = 0; slot < vinsn->num_slots; slot++)
43cd72b9 6791 {
b2d179be
BW
6792 if (slot == chosen_slot)
6793 vinsn->slots[slot] = *tinsn;
6794 else
6795 {
6796 vinsn->slots[slot].opcode =
6797 xtensa_format_slot_nop_opcode (isa, vinsn->format, slot);
6798 vinsn->slots[slot].ntok = 0;
6799 vinsn->slots[slot].insn_type = ITYPE_INSN;
6800 }
43cd72b9 6801 }
43cd72b9
BW
6802}
6803
6804
6805static bfd_boolean
7fa3d080 6806emit_single_op (TInsn *orig_insn)
43cd72b9
BW
6807{
6808 int i;
6809 IStack istack; /* put instructions into here */
6810 symbolS *lit_sym = NULL;
6811 symbolS *label_sym = NULL;
6812
6813 istack_init (&istack);
6814
6815 /* Special-case for "movi aX, foo" which is guaranteed to need relaxing.
c138bc38
BW
6816 Because the scheduling and bundling characteristics of movi and
6817 l32r or const16 are so different, we can do much better if we relax
43cd72b9 6818 it prior to scheduling and bundling, rather than after. */
c138bc38 6819 if ((orig_insn->opcode == xtensa_movi_opcode
b08b5071
BW
6820 || orig_insn->opcode == xtensa_movi_n_opcode)
6821 && !cur_vinsn.inside_bundle
43cd72b9 6822 && (orig_insn->tok[1].X_op == O_symbol
28dbbc02
BW
6823 || orig_insn->tok[1].X_op == O_pltrel
6824 || orig_insn->tok[1].X_op == O_tlsfunc
6825 || orig_insn->tok[1].X_op == O_tlsarg
6826 || orig_insn->tok[1].X_op == O_tpoff
6827 || orig_insn->tok[1].X_op == O_dtpoff)
482fd9f9 6828 && !orig_insn->is_specific_opcode && use_transform ())
43cd72b9
BW
6829 xg_assembly_relax (&istack, orig_insn, now_seg, frag_now, 0, 1, 0);
6830 else
6831 if (xg_expand_assembly_insn (&istack, orig_insn))
6832 return TRUE;
6833
6834 for (i = 0; i < istack.ninsn; i++)
6835 {
6836 TInsn *insn = &istack.insn[i];
c138bc38 6837 switch (insn->insn_type)
43cd72b9
BW
6838 {
6839 case ITYPE_LITERAL:
9c2799c2 6840 gas_assert (lit_sym == NULL);
43cd72b9
BW
6841 lit_sym = xg_assemble_literal (insn);
6842 break;
6843 case ITYPE_LABEL:
6844 {
6845 static int relaxed_sym_idx = 0;
6846 char *label = xmalloc (strlen (FAKE_LABEL_NAME) + 12);
6847 sprintf (label, "%s_rl_%x", FAKE_LABEL_NAME, relaxed_sym_idx++);
6848 colon (label);
9c2799c2 6849 gas_assert (label_sym == NULL);
43cd72b9 6850 label_sym = symbol_find_or_make (label);
9c2799c2 6851 gas_assert (label_sym);
43cd72b9
BW
6852 free (label);
6853 }
6854 break;
6855 case ITYPE_INSN:
b2d179be
BW
6856 {
6857 vliw_insn v;
6858 if (lit_sym)
6859 xg_resolve_literals (insn, lit_sym);
6860 if (label_sym)
6861 xg_resolve_labels (insn, label_sym);
6862 xg_init_vinsn (&v);
6863 bundle_tinsn (insn, &v);
6864 finish_vinsn (&v);
6865 xg_free_vinsn (&v);
6866 }
43cd72b9
BW
6867 break;
6868 default:
9c2799c2 6869 gas_assert (0);
43cd72b9
BW
6870 break;
6871 }
6872 }
6873 return FALSE;
6874}
6875
6876
34e41783
BW
6877static int
6878total_frag_text_expansion (fragS *fragP)
6879{
6880 int slot;
6881 int total_expansion = 0;
6882
62af60e2 6883 for (slot = 0; slot < config_max_slots; slot++)
34e41783
BW
6884 total_expansion += fragP->tc_frag_data.text_expansion[slot];
6885
6886 return total_expansion;
6887}
6888
6889
43cd72b9
BW
6890/* Emit a vliw instruction to the current fragment. */
6891
7fa3d080
BW
6892static void
6893xg_assemble_vliw_tokens (vliw_insn *vinsn)
43cd72b9 6894{
e7da6241 6895 bfd_boolean finish_frag;
43cd72b9
BW
6896 bfd_boolean is_jump = FALSE;
6897 bfd_boolean is_branch = FALSE;
6898 xtensa_isa isa = xtensa_default_isa;
43cd72b9
BW
6899 int insn_size;
6900 int extra_space;
6901 char *f = NULL;
6902 int slot;
b224e962
BW
6903 struct dwarf2_line_info debug_line;
6904 bfd_boolean loc_directive_seen = FALSE;
6905 TInsn *tinsn;
43cd72b9 6906
b224e962 6907 memset (&debug_line, 0, sizeof (struct dwarf2_line_info));
43cd72b9
BW
6908
6909 if (generating_literals)
6910 {
6911 static int reported = 0;
6912 if (reported < 4)
6913 as_bad_where (frag_now->fr_file, frag_now->fr_line,
6914 _("cannot assemble into a literal fragment"));
6915 if (reported == 3)
6916 as_bad (_("..."));
6917 reported++;
6918 return;
6919 }
6920
6921 if (frag_now_fix () != 0
b08b5071 6922 && (! frag_now->tc_frag_data.is_insn
43cd72b9 6923 || (vinsn_has_specific_opcodes (vinsn) && use_transform ())
b08b5071 6924 || !use_transform () != frag_now->tc_frag_data.is_no_transform
7c834684
BW
6925 || (directive_state[directive_longcalls]
6926 != frag_now->tc_frag_data.use_longcalls)
43cd72b9
BW
6927 || (directive_state[directive_absolute_literals]
6928 != frag_now->tc_frag_data.use_absolute_literals)))
6929 {
6930 frag_wane (frag_now);
6931 frag_new (0);
6932 xtensa_set_frag_assembly_state (frag_now);
6933 }
6934
6935 if (workaround_a0_b_retw
6936 && vinsn->num_slots == 1
6937 && (get_last_insn_flags (now_seg, now_subseg) & FLAG_IS_A0_WRITER) != 0
6938 && xtensa_opcode_is_branch (isa, vinsn->slots[0].opcode) == 1
6939 && use_transform ())
6940 {
6941 has_a0_b_retw = TRUE;
6942
6943 /* Mark this fragment with the special RELAX_ADD_NOP_IF_A0_B_RETW.
6944 After the first assembly pass we will check all of them and
6945 add a nop if needed. */
6946 frag_now->tc_frag_data.is_insn = TRUE;
6947 frag_var (rs_machine_dependent, 4, 4,
6948 RELAX_ADD_NOP_IF_A0_B_RETW,
6949 frag_now->fr_symbol,
6950 frag_now->fr_offset,
6951 NULL);
6952 xtensa_set_frag_assembly_state (frag_now);
6953 frag_now->tc_frag_data.is_insn = TRUE;
6954 frag_var (rs_machine_dependent, 4, 4,
6955 RELAX_ADD_NOP_IF_A0_B_RETW,
6956 frag_now->fr_symbol,
6957 frag_now->fr_offset,
6958 NULL);
6959 xtensa_set_frag_assembly_state (frag_now);
6960 }
6961
b224e962 6962 for (slot = 0; slot < vinsn->num_slots; slot++)
43cd72b9 6963 {
b224e962
BW
6964 tinsn = &vinsn->slots[slot];
6965
43cd72b9 6966 /* See if the instruction implies an aligned section. */
b224e962 6967 if (xtensa_opcode_is_loop (isa, tinsn->opcode) == 1)
43cd72b9 6968 record_alignment (now_seg, 2);
c138bc38 6969
b224e962
BW
6970 /* Determine the best line number for debug info. */
6971 if ((tinsn->loc_directive_seen || !loc_directive_seen)
6972 && (tinsn->debug_line.filenum != debug_line.filenum
6973 || tinsn->debug_line.line < debug_line.line
6974 || tinsn->debug_line.column < debug_line.column))
6975 debug_line = tinsn->debug_line;
6976 if (tinsn->loc_directive_seen)
6977 loc_directive_seen = TRUE;
43cd72b9
BW
6978 }
6979
6980 /* Special cases for instructions that force an alignment... */
6981 /* None of these opcodes are bundle-able. */
6982 if (xtensa_opcode_is_loop (isa, vinsn->slots[0].opcode) == 1)
6983 {
d77b99c9 6984 int max_fill;
c138bc38 6985
05d58145
BW
6986 /* Remember the symbol that marks the end of the loop in the frag
6987 that marks the start of the loop. This way we can easily find
6988 the end of the loop at the beginning, without adding special code
6989 to mark the loop instructions themselves. */
6990 symbolS *target_sym = NULL;
6991 if (vinsn->slots[0].tok[1].X_op == O_symbol)
6992 target_sym = vinsn->slots[0].tok[1].X_add_symbol;
6993
43cd72b9
BW
6994 xtensa_set_frag_assembly_state (frag_now);
6995 frag_now->tc_frag_data.is_insn = TRUE;
c138bc38 6996
43cd72b9
BW
6997 max_fill = get_text_align_max_fill_size
6998 (get_text_align_power (xtensa_fetch_width),
6999 TRUE, frag_now->tc_frag_data.is_no_density);
7000
7001 if (use_transform ())
7002 frag_var (rs_machine_dependent, max_fill, max_fill,
05d58145 7003 RELAX_ALIGN_NEXT_OPCODE, target_sym, 0, NULL);
43cd72b9 7004 else
c138bc38 7005 frag_var (rs_machine_dependent, 0, 0,
05d58145 7006 RELAX_CHECK_ALIGN_NEXT_OPCODE, target_sym, 0, NULL);
43cd72b9 7007 xtensa_set_frag_assembly_state (frag_now);
43cd72b9
BW
7008 }
7009
b08b5071 7010 if (vinsn->slots[0].opcode == xtensa_entry_opcode
43cd72b9
BW
7011 && !vinsn->slots[0].is_specific_opcode)
7012 {
7013 xtensa_mark_literal_pool_location ();
c3ea6048 7014 xtensa_move_labels (frag_now, 0);
43cd72b9
BW
7015 frag_var (rs_align_test, 1, 1, 0, NULL, 2, NULL);
7016 }
7017
7018 if (vinsn->num_slots == 1)
7019 {
7020 if (workaround_a0_b_retw && use_transform ())
7021 set_last_insn_flags (now_seg, now_subseg, FLAG_IS_A0_WRITER,
7022 is_register_writer (&vinsn->slots[0], "a", 0));
7023
7024 set_last_insn_flags (now_seg, now_subseg, FLAG_IS_BAD_LOOPEND,
7025 is_bad_loopend_opcode (&vinsn->slots[0]));
7026 }
7027 else
7028 set_last_insn_flags (now_seg, now_subseg, FLAG_IS_BAD_LOOPEND, FALSE);
7029
7030 insn_size = xtensa_format_length (isa, vinsn->format);
7031
e7da6241 7032 extra_space = relaxation_requirements (vinsn, &finish_frag);
43cd72b9
BW
7033
7034 /* vinsn_to_insnbuf will produce the error. */
7035 if (vinsn->format != XTENSA_UNDEFINED)
7036 {
d77b99c9 7037 f = frag_more (insn_size + extra_space);
43cd72b9
BW
7038 xtensa_set_frag_assembly_state (frag_now);
7039 frag_now->tc_frag_data.is_insn = TRUE;
7040 }
7041
e7da6241 7042 vinsn_to_insnbuf (vinsn, f, frag_now, FALSE);
43cd72b9
BW
7043 if (vinsn->format == XTENSA_UNDEFINED)
7044 return;
7045
d77b99c9 7046 xtensa_insnbuf_to_chars (isa, vinsn->insnbuf, (unsigned char *) f, 0);
c138bc38 7047
b224e962
BW
7048 if (debug_type == DEBUG_DWARF2 || loc_directive_seen)
7049 dwarf2_gen_line_info (frag_now_fix () - (insn_size + extra_space),
7050 &debug_line);
43cd72b9
BW
7051
7052 for (slot = 0; slot < vinsn->num_slots; slot++)
7053 {
b224e962 7054 tinsn = &vinsn->slots[slot];
43cd72b9 7055 frag_now->tc_frag_data.slot_subtypes[slot] = tinsn->subtype;
7c834684 7056 frag_now->tc_frag_data.slot_symbols[slot] = tinsn->symbol;
7c834684 7057 frag_now->tc_frag_data.slot_offsets[slot] = tinsn->offset;
43cd72b9
BW
7058 frag_now->tc_frag_data.literal_frags[slot] = tinsn->literal_frag;
7059 if (tinsn->literal_space != 0)
7060 xg_assemble_literal_space (tinsn->literal_space, slot);
19e8f41a 7061 frag_now->tc_frag_data.free_reg[slot] = tinsn->extra_arg;
43cd72b9
BW
7062
7063 if (tinsn->subtype == RELAX_NARROW)
9c2799c2 7064 gas_assert (vinsn->num_slots == 1);
43cd72b9
BW
7065 if (xtensa_opcode_is_jump (isa, tinsn->opcode) == 1)
7066 is_jump = TRUE;
7067 if (xtensa_opcode_is_branch (isa, tinsn->opcode) == 1)
7068 is_branch = TRUE;
7069
e7da6241
BW
7070 if (tinsn->subtype || tinsn->symbol || tinsn->offset
7071 || tinsn->literal_frag || is_jump || is_branch)
43cd72b9
BW
7072 finish_frag = TRUE;
7073 }
7074
7075 if (vinsn_has_specific_opcodes (vinsn) && use_transform ())
b08b5071 7076 frag_now->tc_frag_data.is_specific_opcode = TRUE;
43cd72b9
BW
7077
7078 if (finish_frag)
7079 {
7080 frag_variant (rs_machine_dependent,
7081 extra_space, extra_space, RELAX_SLOTS,
7082 frag_now->fr_symbol, frag_now->fr_offset, f);
7083 xtensa_set_frag_assembly_state (frag_now);
7084 }
7085
7086 /* Special cases for loops:
7087 close_loop_end should be inserted AFTER short_loop.
7088 Make sure that CLOSE loops are processed BEFORE short_loops
7089 when converting them. */
7090
7091 /* "short_loop": Add a NOP if the loop is < 4 bytes. */
64b607e6 7092 if (xtensa_opcode_is_loop (isa, vinsn->slots[0].opcode) == 1
43cd72b9
BW
7093 && !vinsn->slots[0].is_specific_opcode)
7094 {
7095 if (workaround_short_loop && use_transform ())
7096 {
7097 maybe_has_short_loop = TRUE;
7098 frag_now->tc_frag_data.is_insn = TRUE;
7099 frag_var (rs_machine_dependent, 4, 4,
7100 RELAX_ADD_NOP_IF_SHORT_LOOP,
7101 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7102 frag_now->tc_frag_data.is_insn = TRUE;
7103 frag_var (rs_machine_dependent, 4, 4,
7104 RELAX_ADD_NOP_IF_SHORT_LOOP,
7105 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7106 }
7107
7108 /* "close_loop_end": Add up to 12 bytes of NOPs to keep a
7109 loop at least 12 bytes away from another loop's end. */
7110 if (workaround_close_loop_end && use_transform ())
7111 {
7112 maybe_has_close_loop_end = TRUE;
7113 frag_now->tc_frag_data.is_insn = TRUE;
7114 frag_var (rs_machine_dependent, 12, 12,
7115 RELAX_ADD_NOP_IF_CLOSE_LOOP_END,
7116 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7117 }
7118 }
7119
7120 if (use_transform ())
7121 {
7122 if (is_jump)
7123 {
9c2799c2 7124 gas_assert (finish_frag);
43cd72b9 7125 frag_var (rs_machine_dependent,
1beeb686 7126 xtensa_fetch_width, xtensa_fetch_width,
43cd72b9
BW
7127 RELAX_UNREACHABLE,
7128 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7129 xtensa_set_frag_assembly_state (frag_now);
7130 }
7b1cc377 7131 else if (is_branch && do_align_targets ())
43cd72b9 7132 {
9c2799c2 7133 gas_assert (finish_frag);
43cd72b9 7134 frag_var (rs_machine_dependent,
1beeb686 7135 xtensa_fetch_width, xtensa_fetch_width,
43cd72b9
BW
7136 RELAX_MAYBE_UNREACHABLE,
7137 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7138 xtensa_set_frag_assembly_state (frag_now);
7139 frag_var (rs_machine_dependent,
7140 0, 0,
7141 RELAX_MAYBE_DESIRE_ALIGN,
7142 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7143 xtensa_set_frag_assembly_state (frag_now);
7144 }
7145 }
7146
7147 /* Now, if the original opcode was a call... */
7148 if (do_align_targets ()
7149 && xtensa_opcode_is_call (isa, vinsn->slots[0].opcode) == 1)
7150 {
b08b5071 7151 float freq = get_subseg_total_freq (now_seg, now_subseg);
43cd72b9
BW
7152 frag_now->tc_frag_data.is_insn = TRUE;
7153 frag_var (rs_machine_dependent, 4, (int) freq, RELAX_DESIRE_ALIGN,
7154 frag_now->fr_symbol, frag_now->fr_offset, NULL);
7155 xtensa_set_frag_assembly_state (frag_now);
7156 }
7157
7158 if (vinsn_has_specific_opcodes (vinsn) && use_transform ())
7159 {
7160 frag_wane (frag_now);
7161 frag_new (0);
7162 xtensa_set_frag_assembly_state (frag_now);
7163 }
7164}
7165
7166\f
7fa3d080
BW
7167/* xtensa_end and helper functions. */
7168
7169static void xtensa_cleanup_align_frags (void);
7170static void xtensa_fix_target_frags (void);
7171static void xtensa_mark_narrow_branches (void);
7172static void xtensa_mark_zcl_first_insns (void);
6a7eedfe 7173static void xtensa_mark_difference_of_two_symbols (void);
7fa3d080
BW
7174static void xtensa_fix_a0_b_retw_frags (void);
7175static void xtensa_fix_b_j_loop_end_frags (void);
7176static void xtensa_fix_close_loop_end_frags (void);
7177static void xtensa_fix_short_loop_frags (void);
7178static void xtensa_sanity_check (void);
2caa7ca0 7179static void xtensa_add_config_info (void);
7fa3d080 7180
43cd72b9 7181void
7fa3d080 7182xtensa_end (void)
43cd72b9
BW
7183{
7184 directive_balance ();
7185 xtensa_flush_pending_output ();
7186
7187 past_xtensa_end = TRUE;
7188
7189 xtensa_move_literals ();
7190
7191 xtensa_reorder_segments ();
7192 xtensa_cleanup_align_frags ();
7193 xtensa_fix_target_frags ();
7194 if (workaround_a0_b_retw && has_a0_b_retw)
7195 xtensa_fix_a0_b_retw_frags ();
7196 if (workaround_b_j_loop_end)
7197 xtensa_fix_b_j_loop_end_frags ();
7198
7199 /* "close_loop_end" should be processed BEFORE "short_loop". */
7200 if (workaround_close_loop_end && maybe_has_close_loop_end)
7201 xtensa_fix_close_loop_end_frags ();
7202
7203 if (workaround_short_loop && maybe_has_short_loop)
7204 xtensa_fix_short_loop_frags ();
03aaa593
BW
7205 if (align_targets)
7206 xtensa_mark_narrow_branches ();
43cd72b9
BW
7207 xtensa_mark_zcl_first_insns ();
7208
7209 xtensa_sanity_check ();
2caa7ca0
BW
7210
7211 xtensa_add_config_info ();
43cd72b9
BW
7212}
7213
7214
7215static void
7fa3d080 7216xtensa_cleanup_align_frags (void)
43cd72b9
BW
7217{
7218 frchainS *frchP;
c9049d30 7219 asection *s;
43cd72b9 7220
c9049d30
AM
7221 for (s = stdoutput->sections; s; s = s->next)
7222 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7223 {
7224 fragS *fragP;
7225 /* Walk over all of the fragments in a subsection. */
7226 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7227 {
7228 if ((fragP->fr_type == rs_align
7229 || fragP->fr_type == rs_align_code
7230 || (fragP->fr_type == rs_machine_dependent
7231 && (fragP->fr_subtype == RELAX_DESIRE_ALIGN
7232 || fragP->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET)))
7233 && fragP->fr_fix == 0)
7234 {
7235 fragS *next = fragP->fr_next;
7236
7237 while (next
7238 && next->fr_fix == 0
7239 && next->fr_type == rs_machine_dependent
7240 && next->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET)
7241 {
7242 frag_wane (next);
7243 next = next->fr_next;
7244 }
7245 }
7246 /* If we don't widen branch targets, then they
7247 will be easier to align. */
7248 if (fragP->tc_frag_data.is_branch_target
7249 && fragP->fr_opcode == fragP->fr_literal
7250 && fragP->fr_type == rs_machine_dependent
7251 && fragP->fr_subtype == RELAX_SLOTS
7252 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
7253 frag_wane (fragP);
7254 if (fragP->fr_type == rs_machine_dependent
7255 && fragP->fr_subtype == RELAX_UNREACHABLE)
7256 fragP->tc_frag_data.is_unreachable = TRUE;
7257 }
7258 }
43cd72b9
BW
7259}
7260
7261
7262/* Re-process all of the fragments looking to convert all of the
7263 RELAX_DESIRE_ALIGN_IF_TARGET fragments. If there is a branch
7264 target in the next fragment, convert this to RELAX_DESIRE_ALIGN.
7b1cc377 7265 Otherwise, convert to a .fill 0. */
7fa3d080 7266
43cd72b9 7267static void
7fa3d080 7268xtensa_fix_target_frags (void)
e0001a05
NC
7269{
7270 frchainS *frchP;
c9049d30 7271 asection *s;
e0001a05
NC
7272
7273 /* When this routine is called, all of the subsections are still intact
7274 so we walk over subsections instead of sections. */
c9049d30
AM
7275 for (s = stdoutput->sections; s; s = s->next)
7276 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7277 {
7278 fragS *fragP;
e0001a05 7279
c9049d30
AM
7280 /* Walk over all of the fragments in a subsection. */
7281 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7282 {
7283 if (fragP->fr_type == rs_machine_dependent
7284 && fragP->fr_subtype == RELAX_DESIRE_ALIGN_IF_TARGET)
7285 {
7286 if (next_frag_is_branch_target (fragP))
7287 fragP->fr_subtype = RELAX_DESIRE_ALIGN;
7288 else
7289 frag_wane (fragP);
7290 }
7291 }
7292 }
e0001a05
NC
7293}
7294
7295
7fa3d080
BW
7296static bfd_boolean is_narrow_branch_guaranteed_in_range (fragS *, TInsn *);
7297
43cd72b9 7298static void
7fa3d080 7299xtensa_mark_narrow_branches (void)
43cd72b9
BW
7300{
7301 frchainS *frchP;
c9049d30 7302 asection *s;
43cd72b9 7303
c9049d30
AM
7304 for (s = stdoutput->sections; s; s = s->next)
7305 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7306 {
7307 fragS *fragP;
7308 /* Walk over all of the fragments in a subsection. */
7309 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7310 {
7311 if (fragP->fr_type == rs_machine_dependent
7312 && fragP->fr_subtype == RELAX_SLOTS
7313 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED)
7314 {
7315 vliw_insn vinsn;
7316
7317 vinsn_from_chars (&vinsn, fragP->fr_opcode);
7318 tinsn_immed_from_frag (&vinsn.slots[0], fragP, 0);
7319
7320 if (vinsn.num_slots == 1
7321 && xtensa_opcode_is_branch (xtensa_default_isa,
64b607e6 7322 vinsn.slots[0].opcode) == 1
c9049d30
AM
7323 && xg_get_single_size (vinsn.slots[0].opcode) == 2
7324 && is_narrow_branch_guaranteed_in_range (fragP,
7325 &vinsn.slots[0]))
7326 {
7327 fragP->fr_subtype = RELAX_SLOTS;
7328 fragP->tc_frag_data.slot_subtypes[0] = RELAX_NARROW;
7329 fragP->tc_frag_data.is_aligning_branch = 1;
7330 }
7331 }
7332 }
7333 }
43cd72b9
BW
7334}
7335
7336
7337/* A branch is typically widened only when its target is out of
7338 range. However, we would like to widen them to align a subsequent
7339 branch target when possible.
7340
7341 Because the branch relaxation code is so convoluted, the optimal solution
7342 (combining the two cases) is difficult to get right in all circumstances.
7343 We therefore go with an "almost as good" solution, where we only
7344 use for alignment narrow branches that definitely will not expand to a
7345 jump and a branch. These functions find and mark these cases. */
7346
a67517f4
BW
7347/* The range in bytes of BNEZ.N and BEQZ.N. The target operand is encoded
7348 as PC + 4 + imm6, where imm6 is a 6-bit immediate ranging from 0 to 63.
7349 We start counting beginning with the frag after the 2-byte branch, so the
7350 maximum offset is (4 - 2) + 63 = 65. */
7351#define MAX_IMMED6 65
43cd72b9 7352
d77b99c9 7353static offsetT unrelaxed_frag_max_size (fragS *);
7fa3d080 7354
43cd72b9 7355static bfd_boolean
7fa3d080 7356is_narrow_branch_guaranteed_in_range (fragS *fragP, TInsn *tinsn)
43cd72b9 7357{
91d6fa6a
NC
7358 const expressionS *exp = &tinsn->tok[1];
7359 symbolS *symbolP = exp->X_add_symbol;
7360 offsetT max_distance = exp->X_add_number;
e7da6241
BW
7361 fragS *target_frag;
7362
91d6fa6a 7363 if (exp->X_op != O_symbol)
e7da6241
BW
7364 return FALSE;
7365
7366 target_frag = symbol_get_frag (symbolP);
7367
43cd72b9
BW
7368 max_distance += (S_GET_VALUE (symbolP) - target_frag->fr_address);
7369 if (is_branch_jmp_to_next (tinsn, fragP))
7370 return FALSE;
7371
7372 /* The branch doesn't branch over it's own frag,
7373 but over the subsequent ones. */
7374 fragP = fragP->fr_next;
7375 while (fragP != NULL && fragP != target_frag && max_distance <= MAX_IMMED6)
7376 {
7377 max_distance += unrelaxed_frag_max_size (fragP);
7378 fragP = fragP->fr_next;
7379 }
7380 if (max_distance <= MAX_IMMED6 && fragP == target_frag)
7381 return TRUE;
e0001a05
NC
7382 return FALSE;
7383}
7384
7385
43cd72b9 7386static void
7fa3d080 7387xtensa_mark_zcl_first_insns (void)
43cd72b9
BW
7388{
7389 frchainS *frchP;
c9049d30 7390 asection *s;
43cd72b9 7391
c9049d30
AM
7392 for (s = stdoutput->sections; s; s = s->next)
7393 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7394 {
7395 fragS *fragP;
7396 /* Walk over all of the fragments in a subsection. */
7397 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7398 {
7399 if (fragP->fr_type == rs_machine_dependent
7400 && (fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE
7401 || fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE))
7402 {
7403 /* Find the loop frag. */
7404 fragS *targ_frag = next_non_empty_frag (fragP);
7405 /* Find the first insn frag. */
7406 targ_frag = next_non_empty_frag (targ_frag);
7407
7408 /* Of course, sometimes (mostly for toy test cases) a
7409 zero-cost loop instruction is the last in a section. */
7410 if (targ_frag)
7411 {
7412 targ_frag->tc_frag_data.is_first_loop_insn = TRUE;
7413 /* Do not widen a frag that is the first instruction of a
7414 zero-cost loop. It makes that loop harder to align. */
7415 if (targ_frag->fr_type == rs_machine_dependent
7416 && targ_frag->fr_subtype == RELAX_SLOTS
7417 && (targ_frag->tc_frag_data.slot_subtypes[0]
7418 == RELAX_NARROW))
7419 {
7420 if (targ_frag->tc_frag_data.is_aligning_branch)
7421 targ_frag->tc_frag_data.slot_subtypes[0] = RELAX_IMMED;
7422 else
7423 {
7424 frag_wane (targ_frag);
7425 targ_frag->tc_frag_data.slot_subtypes[0] = 0;
7426 }
7427 }
7428 }
7429 if (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)
7430 frag_wane (fragP);
7431 }
7432 }
7433 }
43cd72b9
BW
7434}
7435
7436
fb227da0
BW
7437/* When a difference-of-symbols expression is encoded as a uleb128 or
7438 sleb128 value, the linker is unable to adjust that value to account for
7439 link-time relaxation. Mark all the code between such symbols so that
7440 its size cannot be changed by linker relaxation. */
7441
6a7eedfe
BW
7442static void
7443xtensa_mark_difference_of_two_symbols (void)
7444{
7445 symbolS *expr_sym;
7446
7447 for (expr_sym = expr_symbols; expr_sym;
7448 expr_sym = symbol_get_tc (expr_sym)->next_expr_symbol)
7449 {
91d6fa6a 7450 expressionS *exp = symbol_get_value_expression (expr_sym);
6a7eedfe 7451
91d6fa6a 7452 if (exp->X_op == O_subtract)
6a7eedfe 7453 {
91d6fa6a
NC
7454 symbolS *left = exp->X_add_symbol;
7455 symbolS *right = exp->X_op_symbol;
6a7eedfe
BW
7456
7457 /* Difference of two symbols not in the same section
7458 are handled with relocations in the linker. */
7459 if (S_GET_SEGMENT (left) == S_GET_SEGMENT (right))
7460 {
7461 fragS *start;
7462 fragS *end;
983f90e3 7463 fragS *walk;
6a7eedfe
BW
7464
7465 if (symbol_get_frag (left)->fr_address
7466 <= symbol_get_frag (right)->fr_address)
7467 {
7468 start = symbol_get_frag (left);
7469 end = symbol_get_frag (right);
7470 }
7471 else
7472 {
7473 start = symbol_get_frag (right);
7474 end = symbol_get_frag (left);
7475 }
983f90e3
SA
7476
7477 if (start->tc_frag_data.no_transform_end != NULL)
7478 walk = start->tc_frag_data.no_transform_end;
7479 else
7480 walk = start;
6a7eedfe
BW
7481 do
7482 {
983f90e3
SA
7483 walk->tc_frag_data.is_no_transform = 1;
7484 walk = walk->fr_next;
6a7eedfe 7485 }
983f90e3
SA
7486 while (walk && walk->fr_address < end->fr_address);
7487
7488 start->tc_frag_data.no_transform_end = walk;
6a7eedfe
BW
7489 }
7490 }
7491 }
7492}
7493
7494
e0001a05
NC
7495/* Re-process all of the fragments looking to convert all of the
7496 RELAX_ADD_NOP_IF_A0_B_RETW. If the next instruction is a
7497 conditional branch or a retw/retw.n, convert this frag to one that
7498 will generate a NOP. In any case close it off with a .fill 0. */
7499
7fa3d080
BW
7500static bfd_boolean next_instrs_are_b_retw (fragS *);
7501
e0001a05 7502static void
7fa3d080 7503xtensa_fix_a0_b_retw_frags (void)
e0001a05
NC
7504{
7505 frchainS *frchP;
c9049d30 7506 asection *s;
e0001a05
NC
7507
7508 /* When this routine is called, all of the subsections are still intact
7509 so we walk over subsections instead of sections. */
c9049d30
AM
7510 for (s = stdoutput->sections; s; s = s->next)
7511 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7512 {
7513 fragS *fragP;
e0001a05 7514
c9049d30
AM
7515 /* Walk over all of the fragments in a subsection. */
7516 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7517 {
7518 if (fragP->fr_type == rs_machine_dependent
7519 && fragP->fr_subtype == RELAX_ADD_NOP_IF_A0_B_RETW)
7520 {
7521 if (next_instrs_are_b_retw (fragP))
7522 {
7523 if (fragP->tc_frag_data.is_no_transform)
7524 as_bad (_("instruction sequence (write a0, branch, retw) may trigger hardware errata"));
7525 else
7526 relax_frag_add_nop (fragP);
7527 }
7528 frag_wane (fragP);
7529 }
7530 }
7531 }
e0001a05
NC
7532}
7533
7534
7fa3d080
BW
7535static bfd_boolean
7536next_instrs_are_b_retw (fragS *fragP)
e0001a05
NC
7537{
7538 xtensa_opcode opcode;
43cd72b9 7539 xtensa_format fmt;
e0001a05
NC
7540 const fragS *next_fragP = next_non_empty_frag (fragP);
7541 static xtensa_insnbuf insnbuf = NULL;
43cd72b9 7542 static xtensa_insnbuf slotbuf = NULL;
e0001a05
NC
7543 xtensa_isa isa = xtensa_default_isa;
7544 int offset = 0;
43cd72b9
BW
7545 int slot;
7546 bfd_boolean branch_seen = FALSE;
e0001a05
NC
7547
7548 if (!insnbuf)
43cd72b9
BW
7549 {
7550 insnbuf = xtensa_insnbuf_alloc (isa);
7551 slotbuf = xtensa_insnbuf_alloc (isa);
7552 }
e0001a05
NC
7553
7554 if (next_fragP == NULL)
7555 return FALSE;
7556
7557 /* Check for the conditional branch. */
d77b99c9
BW
7558 xtensa_insnbuf_from_chars
7559 (isa, insnbuf, (unsigned char *) &next_fragP->fr_literal[offset], 0);
43cd72b9
BW
7560 fmt = xtensa_format_decode (isa, insnbuf);
7561 if (fmt == XTENSA_UNDEFINED)
7562 return FALSE;
7563
7564 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
7565 {
7566 xtensa_format_get_slot (isa, fmt, slot, insnbuf, slotbuf);
7567 opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
7568
7569 branch_seen = (branch_seen
7570 || xtensa_opcode_is_branch (isa, opcode) == 1);
7571 }
e0001a05 7572
43cd72b9 7573 if (!branch_seen)
e0001a05
NC
7574 return FALSE;
7575
43cd72b9 7576 offset += xtensa_format_length (isa, fmt);
e0001a05
NC
7577 if (offset == next_fragP->fr_fix)
7578 {
7579 next_fragP = next_non_empty_frag (next_fragP);
7580 offset = 0;
7581 }
43cd72b9 7582
e0001a05
NC
7583 if (next_fragP == NULL)
7584 return FALSE;
7585
7586 /* Check for the retw/retw.n. */
d77b99c9
BW
7587 xtensa_insnbuf_from_chars
7588 (isa, insnbuf, (unsigned char *) &next_fragP->fr_literal[offset], 0);
43cd72b9
BW
7589 fmt = xtensa_format_decode (isa, insnbuf);
7590
7591 /* Because RETW[.N] is not bundleable, a VLIW bundle here means that we
7592 have no problems. */
7593 if (fmt == XTENSA_UNDEFINED
7594 || xtensa_format_num_slots (isa, fmt) != 1)
7595 return FALSE;
7596
7597 xtensa_format_get_slot (isa, fmt, 0, insnbuf, slotbuf);
7598 opcode = xtensa_opcode_decode (isa, fmt, 0, slotbuf);
e0001a05 7599
b08b5071 7600 if (opcode == xtensa_retw_opcode || opcode == xtensa_retw_n_opcode)
e0001a05 7601 return TRUE;
43cd72b9 7602
e0001a05
NC
7603 return FALSE;
7604}
7605
7606
7607/* Re-process all of the fragments looking to convert all of the
7608 RELAX_ADD_NOP_IF_PRE_LOOP_END. If there is one instruction and a
7609 loop end label, convert this frag to one that will generate a NOP.
7610 In any case close it off with a .fill 0. */
7611
7fa3d080
BW
7612static bfd_boolean next_instr_is_loop_end (fragS *);
7613
e0001a05 7614static void
7fa3d080 7615xtensa_fix_b_j_loop_end_frags (void)
e0001a05
NC
7616{
7617 frchainS *frchP;
c9049d30 7618 asection *s;
e0001a05
NC
7619
7620 /* When this routine is called, all of the subsections are still intact
7621 so we walk over subsections instead of sections. */
c9049d30
AM
7622 for (s = stdoutput->sections; s; s = s->next)
7623 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7624 {
7625 fragS *fragP;
e0001a05 7626
c9049d30
AM
7627 /* Walk over all of the fragments in a subsection. */
7628 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7629 {
7630 if (fragP->fr_type == rs_machine_dependent
7631 && fragP->fr_subtype == RELAX_ADD_NOP_IF_PRE_LOOP_END)
7632 {
7633 if (next_instr_is_loop_end (fragP))
7634 {
7635 if (fragP->tc_frag_data.is_no_transform)
7636 as_bad (_("branching or jumping to a loop end may trigger hardware errata"));
7637 else
7638 relax_frag_add_nop (fragP);
7639 }
7640 frag_wane (fragP);
7641 }
7642 }
7643 }
e0001a05
NC
7644}
7645
7646
7fa3d080
BW
7647static bfd_boolean
7648next_instr_is_loop_end (fragS *fragP)
e0001a05
NC
7649{
7650 const fragS *next_fragP;
7651
7652 if (next_frag_is_loop_target (fragP))
7653 return FALSE;
7654
7655 next_fragP = next_non_empty_frag (fragP);
7656 if (next_fragP == NULL)
7657 return FALSE;
7658
7659 if (!next_frag_is_loop_target (next_fragP))
7660 return FALSE;
7661
7662 /* If the size is >= 3 then there is more than one instruction here.
7663 The hardware bug will not fire. */
7664 if (next_fragP->fr_fix > 3)
7665 return FALSE;
7666
7667 return TRUE;
7668}
7669
7670
7671/* Re-process all of the fragments looking to convert all of the
7672 RELAX_ADD_NOP_IF_CLOSE_LOOP_END. If there is an loop end that is
7673 not MY loop's loop end within 12 bytes, add enough nops here to
7674 make it at least 12 bytes away. In any case close it off with a
7675 .fill 0. */
7676
d77b99c9 7677static offsetT min_bytes_to_other_loop_end
05d58145 7678 (fragS *, fragS *, offsetT);
7fa3d080 7679
e0001a05 7680static void
7fa3d080 7681xtensa_fix_close_loop_end_frags (void)
e0001a05
NC
7682{
7683 frchainS *frchP;
c9049d30 7684 asection *s;
e0001a05
NC
7685
7686 /* When this routine is called, all of the subsections are still intact
7687 so we walk over subsections instead of sections. */
c9049d30
AM
7688 for (s = stdoutput->sections; s; s = s->next)
7689 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7690 {
7691 fragS *fragP;
e0001a05 7692
c9049d30 7693 fragS *current_target = NULL;
e0001a05 7694
c9049d30
AM
7695 /* Walk over all of the fragments in a subsection. */
7696 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7697 {
7698 if (fragP->fr_type == rs_machine_dependent
7699 && ((fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE)
7700 || (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)))
05d58145 7701 current_target = symbol_get_frag (fragP->fr_symbol);
e0001a05 7702
c9049d30
AM
7703 if (current_target
7704 && fragP->fr_type == rs_machine_dependent
7705 && fragP->fr_subtype == RELAX_ADD_NOP_IF_CLOSE_LOOP_END)
7706 {
7707 offsetT min_bytes;
7708 int bytes_added = 0;
e0001a05
NC
7709
7710#define REQUIRED_LOOP_DIVIDING_BYTES 12
c9049d30
AM
7711 /* Max out at 12. */
7712 min_bytes = min_bytes_to_other_loop_end
7713 (fragP->fr_next, current_target, REQUIRED_LOOP_DIVIDING_BYTES);
7714
7715 if (min_bytes < REQUIRED_LOOP_DIVIDING_BYTES)
7716 {
7717 if (fragP->tc_frag_data.is_no_transform)
7718 as_bad (_("loop end too close to another loop end may trigger hardware errata"));
7719 else
7720 {
7721 while (min_bytes + bytes_added
7722 < REQUIRED_LOOP_DIVIDING_BYTES)
7723 {
7724 int length = 3;
7725
7726 if (fragP->fr_var < length)
7727 as_fatal (_("fr_var %lu < length %d"),
7728 (long) fragP->fr_var, length);
7729 else
7730 {
7731 assemble_nop (length,
7732 fragP->fr_literal + fragP->fr_fix);
7733 fragP->fr_fix += length;
7734 fragP->fr_var -= length;
7735 }
7736 bytes_added += length;
7737 }
7738 }
7739 }
7740 frag_wane (fragP);
7741 }
9c2799c2 7742 gas_assert (fragP->fr_type != rs_machine_dependent
c9049d30
AM
7743 || fragP->fr_subtype != RELAX_ADD_NOP_IF_CLOSE_LOOP_END);
7744 }
7745 }
e0001a05
NC
7746}
7747
7748
d77b99c9 7749static offsetT unrelaxed_frag_min_size (fragS *);
7fa3d080 7750
d77b99c9 7751static offsetT
7fa3d080
BW
7752min_bytes_to_other_loop_end (fragS *fragP,
7753 fragS *current_target,
d77b99c9 7754 offsetT max_size)
e0001a05 7755{
d77b99c9 7756 offsetT offset = 0;
e0001a05
NC
7757 fragS *current_fragP;
7758
7759 for (current_fragP = fragP;
7760 current_fragP;
7761 current_fragP = current_fragP->fr_next)
7762 {
7763 if (current_fragP->tc_frag_data.is_loop_target
7764 && current_fragP != current_target)
05d58145 7765 return offset;
e0001a05
NC
7766
7767 offset += unrelaxed_frag_min_size (current_fragP);
7768
05d58145 7769 if (offset >= max_size)
e0001a05
NC
7770 return max_size;
7771 }
7772 return max_size;
7773}
7774
7775
d77b99c9 7776static offsetT
7fa3d080 7777unrelaxed_frag_min_size (fragS *fragP)
e0001a05 7778{
d77b99c9 7779 offsetT size = fragP->fr_fix;
e0001a05 7780
d77b99c9 7781 /* Add fill size. */
e0001a05
NC
7782 if (fragP->fr_type == rs_fill)
7783 size += fragP->fr_offset;
7784
7785 return size;
7786}
7787
7788
d77b99c9 7789static offsetT
7fa3d080 7790unrelaxed_frag_max_size (fragS *fragP)
43cd72b9 7791{
d77b99c9 7792 offsetT size = fragP->fr_fix;
43cd72b9
BW
7793 switch (fragP->fr_type)
7794 {
7795 case 0:
c138bc38 7796 /* Empty frags created by the obstack allocation scheme
43cd72b9
BW
7797 end up with type 0. */
7798 break;
7799 case rs_fill:
7800 case rs_org:
7801 case rs_space:
7802 size += fragP->fr_offset;
7803 break;
7804 case rs_align:
7805 case rs_align_code:
7806 case rs_align_test:
7807 case rs_leb128:
7808 case rs_cfa:
7809 case rs_dwarf2dbg:
7810 /* No further adjustments needed. */
7811 break;
7812 case rs_machine_dependent:
7813 if (fragP->fr_subtype != RELAX_DESIRE_ALIGN)
7814 size += fragP->fr_var;
7815 break;
7816 default:
7817 /* We had darn well better know how big it is. */
9c2799c2 7818 gas_assert (0);
43cd72b9
BW
7819 break;
7820 }
7821
7822 return size;
7823}
7824
7825
e0001a05
NC
7826/* Re-process all of the fragments looking to convert all
7827 of the RELAX_ADD_NOP_IF_SHORT_LOOP. If:
7828
7829 A)
7830 1) the instruction size count to the loop end label
7831 is too short (<= 2 instructions),
7832 2) loop has a jump or branch in it
7833
7834 or B)
43cd72b9 7835 1) workaround_all_short_loops is TRUE
e0001a05
NC
7836 2) The generating loop was a 'loopgtz' or 'loopnez'
7837 3) the instruction size count to the loop end label is too short
7838 (<= 2 instructions)
7839 then convert this frag (and maybe the next one) to generate a NOP.
7840 In any case close it off with a .fill 0. */
7841
d77b99c9 7842static int count_insns_to_loop_end (fragS *, bfd_boolean, int);
7fa3d080
BW
7843static bfd_boolean branch_before_loop_end (fragS *);
7844
e0001a05 7845static void
7fa3d080 7846xtensa_fix_short_loop_frags (void)
e0001a05
NC
7847{
7848 frchainS *frchP;
c9049d30 7849 asection *s;
e0001a05
NC
7850
7851 /* When this routine is called, all of the subsections are still intact
7852 so we walk over subsections instead of sections. */
c9049d30
AM
7853 for (s = stdoutput->sections; s; s = s->next)
7854 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
7855 {
7856 fragS *fragP;
7857 fragS *current_target = NULL;
7858 xtensa_opcode current_opcode = XTENSA_UNDEFINED;
e0001a05 7859
c9049d30
AM
7860 /* Walk over all of the fragments in a subsection. */
7861 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
7862 {
7863 if (fragP->fr_type == rs_machine_dependent
7864 && ((fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE)
7865 || (fragP->fr_subtype == RELAX_CHECK_ALIGN_NEXT_OPCODE)))
7866 {
7867 TInsn t_insn;
7868 fragS *loop_frag = next_non_empty_frag (fragP);
7869 tinsn_from_chars (&t_insn, loop_frag->fr_opcode, 0);
7870 current_target = symbol_get_frag (fragP->fr_symbol);
7871 current_opcode = t_insn.opcode;
9c2799c2 7872 gas_assert (xtensa_opcode_is_loop (xtensa_default_isa,
64b607e6 7873 current_opcode) == 1);
c9049d30 7874 }
e0001a05 7875
c9049d30
AM
7876 if (fragP->fr_type == rs_machine_dependent
7877 && fragP->fr_subtype == RELAX_ADD_NOP_IF_SHORT_LOOP)
7878 {
7879 if (count_insns_to_loop_end (fragP->fr_next, TRUE, 3) < 3
7880 && (branch_before_loop_end (fragP->fr_next)
7881 || (workaround_all_short_loops
7882 && current_opcode != XTENSA_UNDEFINED
7883 && current_opcode != xtensa_loop_opcode)))
7884 {
7885 if (fragP->tc_frag_data.is_no_transform)
7886 as_bad (_("loop containing less than three instructions may trigger hardware errata"));
7887 else
7888 relax_frag_add_nop (fragP);
7889 }
7890 frag_wane (fragP);
7891 }
7892 }
7893 }
e0001a05
NC
7894}
7895
7896
d77b99c9 7897static int unrelaxed_frag_min_insn_count (fragS *);
7fa3d080 7898
d77b99c9 7899static int
7fa3d080
BW
7900count_insns_to_loop_end (fragS *base_fragP,
7901 bfd_boolean count_relax_add,
d77b99c9 7902 int max_count)
e0001a05
NC
7903{
7904 fragS *fragP = NULL;
d77b99c9 7905 int insn_count = 0;
e0001a05
NC
7906
7907 fragP = base_fragP;
7908
7909 for (; fragP && !fragP->tc_frag_data.is_loop_target; fragP = fragP->fr_next)
7910 {
7911 insn_count += unrelaxed_frag_min_insn_count (fragP);
7912 if (insn_count >= max_count)
7913 return max_count;
7914
7915 if (count_relax_add)
7916 {
7917 if (fragP->fr_type == rs_machine_dependent
7918 && fragP->fr_subtype == RELAX_ADD_NOP_IF_SHORT_LOOP)
7919 {
7920 /* In order to add the appropriate number of
7921 NOPs, we count an instruction for downstream
7922 occurrences. */
7923 insn_count++;
7924 if (insn_count >= max_count)
7925 return max_count;
7926 }
7927 }
7928 }
7929 return insn_count;
7930}
7931
7932
d77b99c9 7933static int
7fa3d080 7934unrelaxed_frag_min_insn_count (fragS *fragP)
e0001a05 7935{
43cd72b9
BW
7936 xtensa_isa isa = xtensa_default_isa;
7937 static xtensa_insnbuf insnbuf = NULL;
d77b99c9 7938 int insn_count = 0;
e0001a05
NC
7939 int offset = 0;
7940
7941 if (!fragP->tc_frag_data.is_insn)
7942 return insn_count;
7943
43cd72b9
BW
7944 if (!insnbuf)
7945 insnbuf = xtensa_insnbuf_alloc (isa);
7946
e0001a05
NC
7947 /* Decode the fixed instructions. */
7948 while (offset < fragP->fr_fix)
7949 {
43cd72b9
BW
7950 xtensa_format fmt;
7951
d77b99c9
BW
7952 xtensa_insnbuf_from_chars
7953 (isa, insnbuf, (unsigned char *) fragP->fr_literal + offset, 0);
43cd72b9
BW
7954 fmt = xtensa_format_decode (isa, insnbuf);
7955
7956 if (fmt == XTENSA_UNDEFINED)
e0001a05
NC
7957 {
7958 as_fatal (_("undecodable instruction in instruction frag"));
7959 return insn_count;
7960 }
43cd72b9 7961 offset += xtensa_format_length (isa, fmt);
e0001a05
NC
7962 insn_count++;
7963 }
7964
7965 return insn_count;
7966}
7967
7968
7fa3d080
BW
7969static bfd_boolean unrelaxed_frag_has_b_j (fragS *);
7970
43cd72b9 7971static bfd_boolean
7fa3d080 7972branch_before_loop_end (fragS *base_fragP)
e0001a05
NC
7973{
7974 fragS *fragP;
7975
7976 for (fragP = base_fragP;
7977 fragP && !fragP->tc_frag_data.is_loop_target;
7978 fragP = fragP->fr_next)
7979 {
7980 if (unrelaxed_frag_has_b_j (fragP))
7981 return TRUE;
7982 }
7983 return FALSE;
7984}
7985
7986
43cd72b9 7987static bfd_boolean
7fa3d080 7988unrelaxed_frag_has_b_j (fragS *fragP)
e0001a05 7989{
43cd72b9
BW
7990 static xtensa_insnbuf insnbuf = NULL;
7991 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
7992 int offset = 0;
7993
7994 if (!fragP->tc_frag_data.is_insn)
7995 return FALSE;
7996
43cd72b9
BW
7997 if (!insnbuf)
7998 insnbuf = xtensa_insnbuf_alloc (isa);
7999
e0001a05
NC
8000 /* Decode the fixed instructions. */
8001 while (offset < fragP->fr_fix)
8002 {
43cd72b9
BW
8003 xtensa_format fmt;
8004 int slot;
8005
d77b99c9
BW
8006 xtensa_insnbuf_from_chars
8007 (isa, insnbuf, (unsigned char *) fragP->fr_literal + offset, 0);
43cd72b9
BW
8008 fmt = xtensa_format_decode (isa, insnbuf);
8009 if (fmt == XTENSA_UNDEFINED)
8010 return FALSE;
8011
8012 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
e0001a05 8013 {
43cd72b9
BW
8014 xtensa_opcode opcode =
8015 get_opcode_from_buf (fragP->fr_literal + offset, slot);
8016 if (xtensa_opcode_is_branch (isa, opcode) == 1
8017 || xtensa_opcode_is_jump (isa, opcode) == 1)
8018 return TRUE;
e0001a05 8019 }
43cd72b9 8020 offset += xtensa_format_length (isa, fmt);
e0001a05
NC
8021 }
8022 return FALSE;
8023}
8024
8025
8026/* Checks to be made after initial assembly but before relaxation. */
8027
7fa3d080
BW
8028static bfd_boolean is_empty_loop (const TInsn *, fragS *);
8029static bfd_boolean is_local_forward_loop (const TInsn *, fragS *);
8030
e0001a05 8031static void
7fa3d080 8032xtensa_sanity_check (void)
e0001a05
NC
8033{
8034 char *file_name;
d77b99c9 8035 unsigned line;
e0001a05 8036 frchainS *frchP;
c9049d30 8037 asection *s;
e0001a05
NC
8038
8039 as_where (&file_name, &line);
c9049d30
AM
8040 for (s = stdoutput->sections; s; s = s->next)
8041 for (frchP = seg_info (s)->frchainP; frchP; frchP = frchP->frch_next)
8042 {
8043 fragS *fragP;
e0001a05 8044
c9049d30
AM
8045 /* Walk over all of the fragments in a subsection. */
8046 for (fragP = frchP->frch_root; fragP; fragP = fragP->fr_next)
8047 {
c9049d30 8048 if (fragP->fr_type == rs_machine_dependent
a7284bf1
BW
8049 && fragP->fr_subtype == RELAX_SLOTS
8050 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_IMMED)
c9049d30
AM
8051 {
8052 static xtensa_insnbuf insnbuf = NULL;
8053 TInsn t_insn;
8054
8055 if (fragP->fr_opcode != NULL)
8056 {
8057 if (!insnbuf)
8058 insnbuf = xtensa_insnbuf_alloc (xtensa_default_isa);
8059 tinsn_from_chars (&t_insn, fragP->fr_opcode, 0);
8060 tinsn_immed_from_frag (&t_insn, fragP, 0);
8061
8062 if (xtensa_opcode_is_loop (xtensa_default_isa,
8063 t_insn.opcode) == 1)
8064 {
8065 if (is_empty_loop (&t_insn, fragP))
8066 {
8067 new_logical_line (fragP->fr_file, fragP->fr_line);
8068 as_bad (_("invalid empty loop"));
8069 }
8070 if (!is_local_forward_loop (&t_insn, fragP))
8071 {
8072 new_logical_line (fragP->fr_file, fragP->fr_line);
8073 as_bad (_("loop target does not follow "
8074 "loop instruction in section"));
8075 }
8076 }
8077 }
8078 }
8079 }
8080 }
e0001a05
NC
8081 new_logical_line (file_name, line);
8082}
8083
8084
8085#define LOOP_IMMED_OPN 1
8086
43cd72b9 8087/* Return TRUE if the loop target is the next non-zero fragment. */
e0001a05 8088
7fa3d080
BW
8089static bfd_boolean
8090is_empty_loop (const TInsn *insn, fragS *fragP)
e0001a05 8091{
91d6fa6a 8092 const expressionS *exp;
e0001a05
NC
8093 symbolS *symbolP;
8094 fragS *next_fragP;
8095
8096 if (insn->insn_type != ITYPE_INSN)
8097 return FALSE;
8098
43cd72b9 8099 if (xtensa_opcode_is_loop (xtensa_default_isa, insn->opcode) != 1)
e0001a05
NC
8100 return FALSE;
8101
8102 if (insn->ntok <= LOOP_IMMED_OPN)
8103 return FALSE;
8104
91d6fa6a 8105 exp = &insn->tok[LOOP_IMMED_OPN];
e0001a05 8106
91d6fa6a 8107 if (exp->X_op != O_symbol)
e0001a05
NC
8108 return FALSE;
8109
91d6fa6a 8110 symbolP = exp->X_add_symbol;
e0001a05
NC
8111 if (!symbolP)
8112 return FALSE;
8113
8114 if (symbol_get_frag (symbolP) == NULL)
8115 return FALSE;
8116
8117 if (S_GET_VALUE (symbolP) != 0)
8118 return FALSE;
8119
8120 /* Walk through the zero-size fragments from this one. If we find
8121 the target fragment, then this is a zero-size loop. */
43cd72b9 8122
e0001a05
NC
8123 for (next_fragP = fragP->fr_next;
8124 next_fragP != NULL;
8125 next_fragP = next_fragP->fr_next)
8126 {
8127 if (next_fragP == symbol_get_frag (symbolP))
8128 return TRUE;
8129 if (next_fragP->fr_fix != 0)
8130 return FALSE;
8131 }
8132 return FALSE;
8133}
8134
8135
7fa3d080
BW
8136static bfd_boolean
8137is_local_forward_loop (const TInsn *insn, fragS *fragP)
e0001a05 8138{
91d6fa6a 8139 const expressionS *exp;
e0001a05
NC
8140 symbolS *symbolP;
8141 fragS *next_fragP;
8142
8143 if (insn->insn_type != ITYPE_INSN)
8144 return FALSE;
8145
64b607e6 8146 if (xtensa_opcode_is_loop (xtensa_default_isa, insn->opcode) != 1)
e0001a05
NC
8147 return FALSE;
8148
8149 if (insn->ntok <= LOOP_IMMED_OPN)
8150 return FALSE;
8151
91d6fa6a 8152 exp = &insn->tok[LOOP_IMMED_OPN];
e0001a05 8153
91d6fa6a 8154 if (exp->X_op != O_symbol)
e0001a05
NC
8155 return FALSE;
8156
91d6fa6a 8157 symbolP = exp->X_add_symbol;
e0001a05
NC
8158 if (!symbolP)
8159 return FALSE;
8160
8161 if (symbol_get_frag (symbolP) == NULL)
8162 return FALSE;
8163
8164 /* Walk through fragments until we find the target.
8165 If we do not find the target, then this is an invalid loop. */
43cd72b9 8166
e0001a05
NC
8167 for (next_fragP = fragP->fr_next;
8168 next_fragP != NULL;
8169 next_fragP = next_fragP->fr_next)
43cd72b9
BW
8170 {
8171 if (next_fragP == symbol_get_frag (symbolP))
8172 return TRUE;
8173 }
e0001a05
NC
8174
8175 return FALSE;
8176}
8177
2caa7ca0
BW
8178
8179#define XTINFO_NAME "Xtensa_Info"
8180#define XTINFO_NAMESZ 12
8181#define XTINFO_TYPE 1
8182
8183static void
8184xtensa_add_config_info (void)
8185{
8186 asection *info_sec;
8187 char *data, *p;
8188 int sz;
8189
8190 info_sec = subseg_new (".xtensa.info", 0);
8191 bfd_set_section_flags (stdoutput, info_sec, SEC_HAS_CONTENTS | SEC_READONLY);
8192
8193 data = xmalloc (100);
8194 sprintf (data, "USE_ABSOLUTE_LITERALS=%d\nABI=%d\n",
8195 XSHAL_USE_ABSOLUTE_LITERALS, XSHAL_ABI);
8196 sz = strlen (data) + 1;
8197
8198 /* Add enough null terminators to pad to a word boundary. */
8199 do
8200 data[sz++] = 0;
8201 while ((sz & 3) != 0);
8202
8203 /* Follow the standard note section layout:
8204 First write the length of the name string. */
8205 p = frag_more (4);
8206 md_number_to_chars (p, (valueT) XTINFO_NAMESZ, 4);
8207
8208 /* Next comes the length of the "descriptor", i.e., the actual data. */
8209 p = frag_more (4);
8210 md_number_to_chars (p, (valueT) sz, 4);
8211
8212 /* Write the note type. */
8213 p = frag_more (4);
8214 md_number_to_chars (p, (valueT) XTINFO_TYPE, 4);
8215
8216 /* Write the name field. */
8217 p = frag_more (XTINFO_NAMESZ);
8218 memcpy (p, XTINFO_NAME, XTINFO_NAMESZ);
8219
8220 /* Finally, write the descriptor. */
8221 p = frag_more (sz);
8222 memcpy (p, data, sz);
8223
8224 free (data);
8225}
8226
e0001a05
NC
8227\f
8228/* Alignment Functions. */
8229
d77b99c9
BW
8230static int
8231get_text_align_power (unsigned target_size)
e0001a05 8232{
03aaa593
BW
8233 if (target_size <= 4)
8234 return 2;
19ef5f3d
SA
8235
8236 if (target_size <= 8)
8237 return 3;
8238
8239 if (target_size <= 16)
8240 return 4;
8241
8242 if (target_size <= 32)
8243 return 5;
8244
8245 if (target_size <= 64)
8246 return 6;
8247
8248 if (target_size <= 128)
8249 return 7;
8250
8251 if (target_size <= 256)
8252 return 8;
8253
8254 if (target_size <= 512)
8255 return 9;
8256
8257 if (target_size <= 1024)
8258 return 10;
8259
8260 gas_assert (0);
8261 return 0;
e0001a05
NC
8262}
8263
8264
d77b99c9 8265static int
7fa3d080
BW
8266get_text_align_max_fill_size (int align_pow,
8267 bfd_boolean use_nops,
8268 bfd_boolean use_no_density)
e0001a05
NC
8269{
8270 if (!use_nops)
8271 return (1 << align_pow);
8272 if (use_no_density)
8273 return 3 * (1 << align_pow);
8274
8275 return 1 + (1 << align_pow);
8276}
8277
8278
d77b99c9
BW
8279/* Calculate the minimum bytes of fill needed at "address" to align a
8280 target instruction of size "target_size" so that it does not cross a
8281 power-of-two boundary specified by "align_pow". If "use_nops" is FALSE,
8282 the fill can be an arbitrary number of bytes. Otherwise, the space must
8283 be filled by NOP instructions. */
e0001a05 8284
d77b99c9 8285static int
7fa3d080
BW
8286get_text_align_fill_size (addressT address,
8287 int align_pow,
8288 int target_size,
8289 bfd_boolean use_nops,
8290 bfd_boolean use_no_density)
e0001a05 8291{
d77b99c9
BW
8292 addressT alignment, fill, fill_limit, fill_step;
8293 bfd_boolean skip_one = FALSE;
e0001a05 8294
d77b99c9 8295 alignment = (1 << align_pow);
9c2799c2 8296 gas_assert (target_size > 0 && alignment >= (addressT) target_size);
c138bc38 8297
e0001a05
NC
8298 if (!use_nops)
8299 {
d77b99c9
BW
8300 fill_limit = alignment;
8301 fill_step = 1;
e0001a05 8302 }
d77b99c9 8303 else if (!use_no_density)
e0001a05 8304 {
d77b99c9
BW
8305 /* Combine 2- and 3-byte NOPs to fill anything larger than one. */
8306 fill_limit = alignment * 2;
8307 fill_step = 1;
8308 skip_one = TRUE;
e0001a05
NC
8309 }
8310 else
8311 {
d77b99c9
BW
8312 /* Fill with 3-byte NOPs -- can only fill multiples of 3. */
8313 fill_limit = alignment * 3;
8314 fill_step = 3;
8315 }
e0001a05 8316
d77b99c9
BW
8317 /* Try all fill sizes until finding one that works. */
8318 for (fill = 0; fill < fill_limit; fill += fill_step)
8319 {
8320 if (skip_one && fill == 1)
8321 continue;
8322 if ((address + fill) >> align_pow
8323 == (address + fill + target_size - 1) >> align_pow)
8324 return fill;
e0001a05 8325 }
9c2799c2 8326 gas_assert (0);
e0001a05
NC
8327 return 0;
8328}
8329
8330
664df4e4
BW
8331static int
8332branch_align_power (segT sec)
8333{
19ef5f3d
SA
8334 /* If the Xtensa processor has a fetch width of X, and
8335 the section is aligned to at least that boundary, then a branch
8336 target need only fit within that aligned block of memory to avoid
8337 a stall. Otherwise, try to fit branch targets within 4-byte
8338 aligned blocks (which may be insufficient, e.g., if the section
8339 has no alignment, but it's good enough). */
8340 int fetch_align = get_text_align_power(xtensa_fetch_width);
8341 int sec_align = get_recorded_alignment (sec);
8342
8343 if (sec_align >= fetch_align)
8344 return fetch_align;
664df4e4
BW
8345
8346 return 2;
8347}
8348
8349
e0001a05
NC
8350/* This will assert if it is not possible. */
8351
d77b99c9
BW
8352static int
8353get_text_align_nop_count (offsetT fill_size, bfd_boolean use_no_density)
e0001a05 8354{
d77b99c9
BW
8355 int count = 0;
8356
e0001a05
NC
8357 if (use_no_density)
8358 {
9c2799c2 8359 gas_assert (fill_size % 3 == 0);
e0001a05
NC
8360 return (fill_size / 3);
8361 }
8362
9c2799c2 8363 gas_assert (fill_size != 1); /* Bad argument. */
e0001a05
NC
8364
8365 while (fill_size > 1)
8366 {
d77b99c9 8367 int insn_size = 3;
e0001a05
NC
8368 if (fill_size == 2 || fill_size == 4)
8369 insn_size = 2;
8370 fill_size -= insn_size;
8371 count++;
8372 }
9c2799c2 8373 gas_assert (fill_size != 1); /* Bad algorithm. */
e0001a05
NC
8374 return count;
8375}
8376
8377
d77b99c9
BW
8378static int
8379get_text_align_nth_nop_size (offsetT fill_size,
8380 int n,
7fa3d080 8381 bfd_boolean use_no_density)
e0001a05 8382{
d77b99c9 8383 int count = 0;
e0001a05
NC
8384
8385 if (use_no_density)
8386 return 3;
8387
9c2799c2 8388 gas_assert (fill_size != 1); /* Bad argument. */
d77b99c9 8389
e0001a05
NC
8390 while (fill_size > 1)
8391 {
d77b99c9 8392 int insn_size = 3;
e0001a05
NC
8393 if (fill_size == 2 || fill_size == 4)
8394 insn_size = 2;
8395 fill_size -= insn_size;
8396 count++;
8397 if (n + 1 == count)
8398 return insn_size;
8399 }
9c2799c2 8400 gas_assert (0);
e0001a05
NC
8401 return 0;
8402}
8403
8404
8405/* For the given fragment, find the appropriate address
8406 for it to begin at if we are using NOPs to align it. */
8407
8408static addressT
7fa3d080 8409get_noop_aligned_address (fragS *fragP, addressT address)
e0001a05 8410{
43cd72b9
BW
8411 /* The rule is: get next fragment's FIRST instruction. Find
8412 the smallest number of bytes that need to be added to
8413 ensure that the next fragment's FIRST instruction will fit
8414 in a single word.
c138bc38 8415
43cd72b9
BW
8416 E.G., 2 bytes : 0, 1, 2 mod 4
8417 3 bytes: 0, 1 mod 4
c138bc38 8418
43cd72b9
BW
8419 If the FIRST instruction MIGHT be relaxed,
8420 assume that it will become a 3-byte instruction.
c138bc38 8421
43cd72b9
BW
8422 Note again here that LOOP instructions are not bundleable,
8423 and this relaxation only applies to LOOP opcodes. */
c138bc38 8424
d77b99c9 8425 int fill_size = 0;
43cd72b9
BW
8426 int first_insn_size;
8427 int loop_insn_size;
8428 addressT pre_opcode_bytes;
d77b99c9 8429 int align_power;
43cd72b9
BW
8430 fragS *first_insn;
8431 xtensa_opcode opcode;
8432 bfd_boolean is_loop;
e0001a05 8433
9c2799c2
NC
8434 gas_assert (fragP->fr_type == rs_machine_dependent);
8435 gas_assert (fragP->fr_subtype == RELAX_ALIGN_NEXT_OPCODE);
e0001a05 8436
43cd72b9
BW
8437 /* Find the loop frag. */
8438 first_insn = next_non_empty_frag (fragP);
8439 /* Now find the first insn frag. */
8440 first_insn = next_non_empty_frag (first_insn);
e0001a05 8441
43cd72b9 8442 is_loop = next_frag_opcode_is_loop (fragP, &opcode);
9c2799c2 8443 gas_assert (is_loop);
43cd72b9 8444 loop_insn_size = xg_get_single_size (opcode);
e0001a05 8445
43cd72b9
BW
8446 pre_opcode_bytes = next_frag_pre_opcode_bytes (fragP);
8447 pre_opcode_bytes += loop_insn_size;
e0001a05 8448
43cd72b9
BW
8449 /* For loops, the alignment depends on the size of the
8450 instruction following the loop, not the LOOP instruction. */
e0001a05 8451
43cd72b9 8452 if (first_insn == NULL)
03aaa593
BW
8453 first_insn_size = xtensa_fetch_width;
8454 else
8455 first_insn_size = get_loop_align_size (frag_format_size (first_insn));
e0001a05 8456
43cd72b9 8457 /* If it was 8, then we'll need a larger alignment for the section. */
d77b99c9
BW
8458 align_power = get_text_align_power (first_insn_size);
8459 record_alignment (now_seg, align_power);
c138bc38 8460
43cd72b9 8461 fill_size = get_text_align_fill_size
d77b99c9
BW
8462 (address + pre_opcode_bytes, align_power, first_insn_size, TRUE,
8463 fragP->tc_frag_data.is_no_density);
e0001a05
NC
8464
8465 return address + fill_size;
8466}
8467
8468
43cd72b9
BW
8469/* 3 mechanisms for relaxing an alignment:
8470
8471 Align to a power of 2.
8472 Align so the next fragment's instruction does not cross a word boundary.
8473 Align the current instruction so that if the next instruction
8474 were 3 bytes, it would not cross a word boundary.
8475
e0001a05
NC
8476 We can align with:
8477
43cd72b9
BW
8478 zeros - This is easy; always insert zeros.
8479 nops - 3-byte and 2-byte instructions
8480 2 - 2-byte nop
8481 3 - 3-byte nop
8482 4 - 2 2-byte nops
8483 >=5 : 3-byte instruction + fn (n-3)
e0001a05
NC
8484 widening - widen previous instructions. */
8485
d77b99c9
BW
8486static offsetT
8487get_aligned_diff (fragS *fragP, addressT address, offsetT *max_diff)
e0001a05 8488{
43cd72b9
BW
8489 addressT target_address, loop_insn_offset;
8490 int target_size;
8491 xtensa_opcode loop_opcode;
8492 bfd_boolean is_loop;
d77b99c9
BW
8493 int align_power;
8494 offsetT opt_diff;
5f9084e9 8495 offsetT branch_align;
def13efb 8496 fragS *loop_frag;
e0001a05 8497
9c2799c2 8498 gas_assert (fragP->fr_type == rs_machine_dependent);
43cd72b9 8499 switch (fragP->fr_subtype)
e0001a05 8500 {
43cd72b9
BW
8501 case RELAX_DESIRE_ALIGN:
8502 target_size = next_frag_format_size (fragP);
8503 if (target_size == XTENSA_UNDEFINED)
8504 target_size = 3;
664df4e4
BW
8505 align_power = branch_align_power (now_seg);
8506 branch_align = 1 << align_power;
0e5cd789
BW
8507 /* Don't count on the section alignment being as large as the target. */
8508 if (target_size > branch_align)
8509 target_size = branch_align;
d77b99c9 8510 opt_diff = get_text_align_fill_size (address, align_power,
43cd72b9
BW
8511 target_size, FALSE, FALSE);
8512
664df4e4
BW
8513 *max_diff = (opt_diff + branch_align
8514 - (target_size + ((address + opt_diff) % branch_align)));
9c2799c2 8515 gas_assert (*max_diff >= opt_diff);
43cd72b9 8516 return opt_diff;
e0001a05 8517
43cd72b9 8518 case RELAX_ALIGN_NEXT_OPCODE:
def13efb
BW
8519 /* The next non-empty frag after this one holds the LOOP instruction
8520 that needs to be aligned. The required alignment depends on the
8521 size of the next non-empty frag after the loop frag, i.e., the
8522 first instruction in the loop. */
8523 loop_frag = next_non_empty_frag (fragP);
8524 target_size = get_loop_align_size (next_frag_format_size (loop_frag));
43cd72b9
BW
8525 loop_insn_offset = 0;
8526 is_loop = next_frag_opcode_is_loop (fragP, &loop_opcode);
9c2799c2 8527 gas_assert (is_loop);
43cd72b9
BW
8528
8529 /* If the loop has been expanded then the LOOP instruction
8530 could be at an offset from this fragment. */
def13efb 8531 if (loop_frag->tc_frag_data.slot_subtypes[0] != RELAX_IMMED)
43cd72b9
BW
8532 loop_insn_offset = get_expanded_loop_offset (loop_opcode);
8533
43cd72b9
BW
8534 /* In an ideal world, which is what we are shooting for here,
8535 we wouldn't need to use any NOPs immediately prior to the
8536 LOOP instruction. If this approach fails, relax_frag_loop_align
8537 will call get_noop_aligned_address. */
8538 target_address =
8539 address + loop_insn_offset + xg_get_single_size (loop_opcode);
def13efb 8540 align_power = get_text_align_power (target_size);
d77b99c9 8541 opt_diff = get_text_align_fill_size (target_address, align_power,
43cd72b9
BW
8542 target_size, FALSE, FALSE);
8543
8544 *max_diff = xtensa_fetch_width
8545 - ((target_address + opt_diff) % xtensa_fetch_width)
8546 - target_size + opt_diff;
9c2799c2 8547 gas_assert (*max_diff >= opt_diff);
43cd72b9 8548 return opt_diff;
e0001a05 8549
43cd72b9
BW
8550 default:
8551 break;
e0001a05 8552 }
9c2799c2 8553 gas_assert (0);
43cd72b9 8554 return 0;
e0001a05
NC
8555}
8556
8557\f
8558/* md_relax_frag Hook and Helper Functions. */
8559
7fa3d080
BW
8560static long relax_frag_loop_align (fragS *, long);
8561static long relax_frag_for_align (fragS *, long);
8562static long relax_frag_immed
8563 (segT, fragS *, long, int, xtensa_format, int, int *, bfd_boolean);
8564
8565
e0001a05
NC
8566/* Return the number of bytes added to this fragment, given that the
8567 input has been stretched already by "stretch". */
8568
8569long
7fa3d080 8570xtensa_relax_frag (fragS *fragP, long stretch, int *stretched_p)
e0001a05 8571{
43cd72b9 8572 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
8573 int unreported = fragP->tc_frag_data.unreported_expansion;
8574 long new_stretch = 0;
8575 char *file_name;
d77b99c9
BW
8576 unsigned line;
8577 int lit_size;
43cd72b9
BW
8578 static xtensa_insnbuf vbuf = NULL;
8579 int slot, num_slots;
8580 xtensa_format fmt;
e0001a05
NC
8581
8582 as_where (&file_name, &line);
8583 new_logical_line (fragP->fr_file, fragP->fr_line);
8584
8585 fragP->tc_frag_data.unreported_expansion = 0;
8586
8587 switch (fragP->fr_subtype)
8588 {
8589 case RELAX_ALIGN_NEXT_OPCODE:
8590 /* Always convert. */
43cd72b9
BW
8591 if (fragP->tc_frag_data.relax_seen)
8592 new_stretch = relax_frag_loop_align (fragP, stretch);
e0001a05
NC
8593 break;
8594
8595 case RELAX_LOOP_END:
8596 /* Do nothing. */
8597 break;
8598
8599 case RELAX_LOOP_END_ADD_NOP:
8600 /* Add a NOP and switch to .fill 0. */
8601 new_stretch = relax_frag_add_nop (fragP);
43cd72b9 8602 frag_wane (fragP);
e0001a05
NC
8603 break;
8604
8605 case RELAX_DESIRE_ALIGN:
43cd72b9 8606 /* Do nothing. The narrowing before this frag will either align
e0001a05
NC
8607 it or not. */
8608 break;
8609
8610 case RELAX_LITERAL:
8611 case RELAX_LITERAL_FINAL:
8612 return 0;
8613
8614 case RELAX_LITERAL_NR:
8615 lit_size = 4;
8616 fragP->fr_subtype = RELAX_LITERAL_FINAL;
9c2799c2 8617 gas_assert (unreported == lit_size);
e0001a05
NC
8618 memset (&fragP->fr_literal[fragP->fr_fix], 0, 4);
8619 fragP->fr_var -= lit_size;
8620 fragP->fr_fix += lit_size;
8621 new_stretch = 4;
8622 break;
8623
43cd72b9
BW
8624 case RELAX_SLOTS:
8625 if (vbuf == NULL)
8626 vbuf = xtensa_insnbuf_alloc (isa);
8627
d77b99c9
BW
8628 xtensa_insnbuf_from_chars
8629 (isa, vbuf, (unsigned char *) fragP->fr_opcode, 0);
43cd72b9
BW
8630 fmt = xtensa_format_decode (isa, vbuf);
8631 num_slots = xtensa_format_num_slots (isa, fmt);
e0001a05 8632
43cd72b9
BW
8633 for (slot = 0; slot < num_slots; slot++)
8634 {
8635 switch (fragP->tc_frag_data.slot_subtypes[slot])
8636 {
8637 case RELAX_NARROW:
8638 if (fragP->tc_frag_data.relax_seen)
8639 new_stretch += relax_frag_for_align (fragP, stretch);
8640 break;
8641
8642 case RELAX_IMMED:
8643 case RELAX_IMMED_STEP1:
8644 case RELAX_IMMED_STEP2:
b81bf389 8645 case RELAX_IMMED_STEP3:
43cd72b9
BW
8646 /* Place the immediate. */
8647 new_stretch += relax_frag_immed
8648 (now_seg, fragP, stretch,
8649 fragP->tc_frag_data.slot_subtypes[slot] - RELAX_IMMED,
8650 fmt, slot, stretched_p, FALSE);
8651 break;
8652
8653 default:
8654 /* This is OK; see the note in xg_assemble_vliw_tokens. */
8655 break;
8656 }
8657 }
e0001a05
NC
8658 break;
8659
8660 case RELAX_LITERAL_POOL_BEGIN:
8661 case RELAX_LITERAL_POOL_END:
43cd72b9
BW
8662 case RELAX_MAYBE_UNREACHABLE:
8663 case RELAX_MAYBE_DESIRE_ALIGN:
e0001a05
NC
8664 /* No relaxation required. */
8665 break;
8666
43cd72b9
BW
8667 case RELAX_FILL_NOP:
8668 case RELAX_UNREACHABLE:
8669 if (fragP->tc_frag_data.relax_seen)
8670 new_stretch += relax_frag_for_align (fragP, stretch);
8671 break;
8672
e0001a05
NC
8673 default:
8674 as_bad (_("bad relaxation state"));
8675 }
8676
43cd72b9 8677 /* Tell gas we need another relaxation pass. */
c138bc38 8678 if (! fragP->tc_frag_data.relax_seen)
43cd72b9
BW
8679 {
8680 fragP->tc_frag_data.relax_seen = TRUE;
8681 *stretched_p = 1;
8682 }
8683
e0001a05
NC
8684 new_logical_line (file_name, line);
8685 return new_stretch;
8686}
8687
8688
8689static long
7fa3d080 8690relax_frag_loop_align (fragS *fragP, long stretch)
e0001a05
NC
8691{
8692 addressT old_address, old_next_address, old_size;
8693 addressT new_address, new_next_address, new_size;
8694 addressT growth;
8695
43cd72b9
BW
8696 /* All the frags with relax_frag_for_alignment prior to this one in the
8697 section have been done, hopefully eliminating the need for a NOP here.
8698 But, this will put it in if necessary. */
e0001a05
NC
8699
8700 /* Calculate the old address of this fragment and the next fragment. */
8701 old_address = fragP->fr_address - stretch;
8702 old_next_address = (fragP->fr_address - stretch + fragP->fr_fix +
43cd72b9 8703 fragP->tc_frag_data.text_expansion[0]);
e0001a05
NC
8704 old_size = old_next_address - old_address;
8705
8706 /* Calculate the new address of this fragment and the next fragment. */
8707 new_address = fragP->fr_address;
8708 new_next_address =
8709 get_noop_aligned_address (fragP, fragP->fr_address + fragP->fr_fix);
8710 new_size = new_next_address - new_address;
8711
8712 growth = new_size - old_size;
8713
8714 /* Fix up the text_expansion field and return the new growth. */
43cd72b9 8715 fragP->tc_frag_data.text_expansion[0] += growth;
e0001a05
NC
8716 return growth;
8717}
8718
8719
43cd72b9 8720/* Add a NOP instruction. */
e0001a05
NC
8721
8722static long
7fa3d080 8723relax_frag_add_nop (fragS *fragP)
e0001a05 8724{
e0001a05 8725 char *nop_buf = fragP->fr_literal + fragP->fr_fix;
43cd72b9
BW
8726 int length = fragP->tc_frag_data.is_no_density ? 3 : 2;
8727 assemble_nop (length, nop_buf);
e0001a05 8728 fragP->tc_frag_data.is_insn = TRUE;
e0001a05 8729
e0001a05
NC
8730 if (fragP->fr_var < length)
8731 {
dd49a749 8732 as_fatal (_("fr_var (%ld) < length (%d)"), (long) fragP->fr_var, length);
e0001a05
NC
8733 return 0;
8734 }
8735
8736 fragP->fr_fix += length;
8737 fragP->fr_var -= length;
e0001a05
NC
8738 return length;
8739}
8740
8741
7fa3d080
BW
8742static long future_alignment_required (fragS *, long);
8743
e0001a05 8744static long
7fa3d080 8745relax_frag_for_align (fragS *fragP, long stretch)
e0001a05 8746{
43cd72b9
BW
8747 /* Overview of the relaxation procedure for alignment:
8748 We can widen with NOPs or by widening instructions or by filling
8749 bytes after jump instructions. Find the opportune places and widen
8750 them if necessary. */
8751
8752 long stretch_me;
8753 long diff;
e0001a05 8754
9c2799c2 8755 gas_assert (fragP->fr_subtype == RELAX_FILL_NOP
43cd72b9
BW
8756 || fragP->fr_subtype == RELAX_UNREACHABLE
8757 || (fragP->fr_subtype == RELAX_SLOTS
8758 && fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW));
8759
8760 stretch_me = future_alignment_required (fragP, stretch);
8761 diff = stretch_me - fragP->tc_frag_data.text_expansion[0];
8762 if (diff == 0)
8763 return 0;
e0001a05 8764
43cd72b9 8765 if (diff < 0)
e0001a05 8766 {
43cd72b9
BW
8767 /* We expanded on a previous pass. Can we shrink now? */
8768 long shrink = fragP->tc_frag_data.text_expansion[0] - stretch_me;
8769 if (shrink <= stretch && stretch > 0)
e0001a05 8770 {
43cd72b9
BW
8771 fragP->tc_frag_data.text_expansion[0] = stretch_me;
8772 return -shrink;
e0001a05
NC
8773 }
8774 return 0;
8775 }
8776
43cd72b9
BW
8777 /* Below here, diff > 0. */
8778 fragP->tc_frag_data.text_expansion[0] = stretch_me;
e0001a05 8779
43cd72b9 8780 return diff;
e0001a05
NC
8781}
8782
8783
43cd72b9
BW
8784/* Return the address of the next frag that should be aligned.
8785
8786 By "address" we mean the address it _would_ be at if there
8787 is no action taken to align it between here and the target frag.
8788 In other words, if no narrows and no fill nops are used between
8789 here and the frag to align, _even_if_ some of the frags we use
8790 to align targets have already expanded on a previous relaxation
8791 pass.
8792
8793 Also, count each frag that may be used to help align the target.
8794
8795 Return 0 if there are no frags left in the chain that need to be
8796 aligned. */
8797
8798static addressT
7fa3d080
BW
8799find_address_of_next_align_frag (fragS **fragPP,
8800 int *wide_nops,
8801 int *narrow_nops,
8802 int *widens,
8803 bfd_boolean *paddable)
e0001a05 8804{
43cd72b9
BW
8805 fragS *fragP = *fragPP;
8806 addressT address = fragP->fr_address;
8807
8808 /* Do not reset the counts to 0. */
e0001a05
NC
8809
8810 while (fragP)
8811 {
8812 /* Limit this to a small search. */
b5e4a23d 8813 if (*widens >= (int) xtensa_fetch_width)
43cd72b9
BW
8814 {
8815 *fragPP = fragP;
8816 return 0;
8817 }
e0001a05
NC
8818 address += fragP->fr_fix;
8819
43cd72b9
BW
8820 if (fragP->fr_type == rs_fill)
8821 address += fragP->fr_offset * fragP->fr_var;
8822 else if (fragP->fr_type == rs_machine_dependent)
e0001a05 8823 {
e0001a05
NC
8824 switch (fragP->fr_subtype)
8825 {
43cd72b9
BW
8826 case RELAX_UNREACHABLE:
8827 *paddable = TRUE;
8828 break;
8829
8830 case RELAX_FILL_NOP:
8831 (*wide_nops)++;
8832 if (!fragP->tc_frag_data.is_no_density)
8833 (*narrow_nops)++;
8834 break;
8835
8836 case RELAX_SLOTS:
8837 if (fragP->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
8838 {
8839 (*widens)++;
8840 break;
8841 }
34e41783 8842 address += total_frag_text_expansion (fragP);;
e0001a05
NC
8843 break;
8844
8845 case RELAX_IMMED:
43cd72b9 8846 address += fragP->tc_frag_data.text_expansion[0];
e0001a05
NC
8847 break;
8848
8849 case RELAX_ALIGN_NEXT_OPCODE:
8850 case RELAX_DESIRE_ALIGN:
43cd72b9
BW
8851 *fragPP = fragP;
8852 return address;
8853
8854 case RELAX_MAYBE_UNREACHABLE:
8855 case RELAX_MAYBE_DESIRE_ALIGN:
8856 /* Do nothing. */
e0001a05
NC
8857 break;
8858
8859 default:
43cd72b9
BW
8860 /* Just punt if we don't know the type. */
8861 *fragPP = fragP;
8862 return 0;
e0001a05 8863 }
43cd72b9 8864 }
c138bc38 8865 else
43cd72b9
BW
8866 {
8867 /* Just punt if we don't know the type. */
8868 *fragPP = fragP;
8869 return 0;
8870 }
8871 fragP = fragP->fr_next;
8872 }
8873
8874 *fragPP = fragP;
8875 return 0;
8876}
8877
8878
7fa3d080
BW
8879static long bytes_to_stretch (fragS *, int, int, int, int);
8880
43cd72b9 8881static long
7fa3d080 8882future_alignment_required (fragS *fragP, long stretch ATTRIBUTE_UNUSED)
43cd72b9
BW
8883{
8884 fragS *this_frag = fragP;
8885 long address;
8886 int num_widens = 0;
8887 int wide_nops = 0;
8888 int narrow_nops = 0;
8889 bfd_boolean paddable = FALSE;
8890 offsetT local_opt_diff;
8891 offsetT opt_diff;
8892 offsetT max_diff;
8893 int stretch_amount = 0;
8894 int local_stretch_amount;
8895 int global_stretch_amount;
8896
7fa3d080
BW
8897 address = find_address_of_next_align_frag
8898 (&fragP, &wide_nops, &narrow_nops, &num_widens, &paddable);
43cd72b9 8899
b5e4a23d
BW
8900 if (!address)
8901 {
8902 if (this_frag->tc_frag_data.is_aligning_branch)
8903 this_frag->tc_frag_data.slot_subtypes[0] = RELAX_IMMED;
8904 else
8905 frag_wane (this_frag);
8906 }
8907 else
43cd72b9
BW
8908 {
8909 local_opt_diff = get_aligned_diff (fragP, address, &max_diff);
8910 opt_diff = local_opt_diff;
9c2799c2
NC
8911 gas_assert (opt_diff >= 0);
8912 gas_assert (max_diff >= opt_diff);
c138bc38 8913 if (max_diff == 0)
43cd72b9 8914 return 0;
d2a033cd 8915
43cd72b9
BW
8916 if (fragP)
8917 fragP = fragP->fr_next;
8918
8919 while (fragP && opt_diff < max_diff && address)
8920 {
8921 /* We only use these to determine if we can exit early
c138bc38 8922 because there will be plenty of ways to align future
43cd72b9 8923 align frags. */
d77b99c9 8924 int glob_widens = 0;
43cd72b9
BW
8925 int dnn = 0;
8926 int dw = 0;
8927 bfd_boolean glob_pad = 0;
7fa3d080
BW
8928 address = find_address_of_next_align_frag
8929 (&fragP, &glob_widens, &dnn, &dw, &glob_pad);
43cd72b9 8930 /* If there is a padable portion, then skip. */
664df4e4 8931 if (glob_pad || glob_widens >= (1 << branch_align_power (now_seg)))
b5e4a23d 8932 address = 0;
43cd72b9 8933
c138bc38 8934 if (address)
43cd72b9
BW
8935 {
8936 offsetT next_m_diff;
8937 offsetT next_o_diff;
8938
8939 /* Downrange frags haven't had stretch added to them yet. */
8940 address += stretch;
8941
8942 /* The address also includes any text expansion from this
8943 frag in a previous pass, but we don't want that. */
8944 address -= this_frag->tc_frag_data.text_expansion[0];
8945
8946 /* Assume we are going to move at least opt_diff. In
8947 reality, we might not be able to, but assuming that
8948 we will helps catch cases where moving opt_diff pushes
8949 the next target from aligned to unaligned. */
8950 address += opt_diff;
8951
8952 next_o_diff = get_aligned_diff (fragP, address, &next_m_diff);
8953
8954 /* Now cleanup for the adjustments to address. */
8955 next_o_diff += opt_diff;
8956 next_m_diff += opt_diff;
8957 if (next_o_diff <= max_diff && next_o_diff > opt_diff)
8958 opt_diff = next_o_diff;
8959 if (next_m_diff < max_diff)
8960 max_diff = next_m_diff;
8961 fragP = fragP->fr_next;
8962 }
8963 }
d2a033cd 8964
43cd72b9
BW
8965 /* If there are enough wideners in between, do it. */
8966 if (paddable)
8967 {
8968 if (this_frag->fr_subtype == RELAX_UNREACHABLE)
8969 {
1beeb686 8970 gas_assert (opt_diff <= (signed) xtensa_fetch_width);
43cd72b9
BW
8971 return opt_diff;
8972 }
8973 return 0;
8974 }
c138bc38 8975 local_stretch_amount
43cd72b9
BW
8976 = bytes_to_stretch (this_frag, wide_nops, narrow_nops,
8977 num_widens, local_opt_diff);
c138bc38
BW
8978 global_stretch_amount
8979 = bytes_to_stretch (this_frag, wide_nops, narrow_nops,
43cd72b9 8980 num_widens, opt_diff);
c138bc38
BW
8981 /* If the condition below is true, then the frag couldn't
8982 stretch the correct amount for the global case, so we just
8983 optimize locally. We'll rely on the subsequent frags to get
43cd72b9
BW
8984 the correct alignment in the global case. */
8985 if (global_stretch_amount < local_stretch_amount)
8986 stretch_amount = local_stretch_amount;
8987 else
8988 stretch_amount = global_stretch_amount;
d2a033cd 8989
43cd72b9
BW
8990 if (this_frag->fr_subtype == RELAX_SLOTS
8991 && this_frag->tc_frag_data.slot_subtypes[0] == RELAX_NARROW)
9c2799c2 8992 gas_assert (stretch_amount <= 1);
43cd72b9
BW
8993 else if (this_frag->fr_subtype == RELAX_FILL_NOP)
8994 {
8995 if (this_frag->tc_frag_data.is_no_density)
9c2799c2 8996 gas_assert (stretch_amount == 3 || stretch_amount == 0);
43cd72b9 8997 else
9c2799c2 8998 gas_assert (stretch_amount <= 3);
43cd72b9
BW
8999 }
9000 }
9001 return stretch_amount;
9002}
9003
9004
9005/* The idea: widen everything you can to get a target or loop aligned,
9006 then start using NOPs.
9007
43cd72b9
BW
9008 wide_nops = the number of wide NOPs available for aligning
9009 narrow_nops = the number of narrow NOPs available for aligning
9010 (a subset of wide_nops)
9011 widens = the number of narrow instructions that should be widened
9012
43cd72b9
BW
9013*/
9014
9015static long
7fa3d080
BW
9016bytes_to_stretch (fragS *this_frag,
9017 int wide_nops,
9018 int narrow_nops,
9019 int num_widens,
9020 int desired_diff)
43cd72b9 9021{
19ef5f3d
SA
9022 int nops_needed;
9023 int nop_bytes;
9024 int extra_bytes;
43cd72b9
BW
9025 int bytes_short = desired_diff - num_widens;
9026
1beeb686
SA
9027 gas_assert (desired_diff >= 0
9028 && desired_diff < (signed) xtensa_fetch_width);
43cd72b9
BW
9029 if (desired_diff == 0)
9030 return 0;
c138bc38 9031
9c2799c2 9032 gas_assert (wide_nops > 0 || num_widens > 0);
e0001a05 9033
43cd72b9
BW
9034 /* Always prefer widening to NOP-filling. */
9035 if (bytes_short < 0)
9036 {
9037 /* There are enough RELAX_NARROW frags after this one
9038 to align the target without widening this frag in any way. */
9039 return 0;
9040 }
c138bc38 9041
43cd72b9
BW
9042 if (bytes_short == 0)
9043 {
9044 /* Widen every narrow between here and the align target
9045 and the align target will be properly aligned. */
9046 if (this_frag->fr_subtype == RELAX_FILL_NOP)
9047 return 0;
9048 else
9049 return 1;
9050 }
c138bc38 9051
43cd72b9
BW
9052 /* From here we will need at least one NOP to get an alignment.
9053 However, we may not be able to align at all, in which case,
9054 don't widen. */
19ef5f3d
SA
9055 nops_needed = desired_diff / 3;
9056
9057 /* If there aren't enough nops, don't widen. */
9058 if (nops_needed > wide_nops)
9059 return 0;
9060
9061 /* First try it with all wide nops. */
9062 nop_bytes = nops_needed * 3;
9063 extra_bytes = desired_diff - nop_bytes;
9064
9065 if (nop_bytes + num_widens >= desired_diff)
43cd72b9 9066 {
19ef5f3d
SA
9067 if (this_frag->fr_subtype == RELAX_FILL_NOP)
9068 return 3;
9069 else if (num_widens == extra_bytes)
9070 return 1;
9071 return 0;
e0001a05 9072 }
19ef5f3d
SA
9073
9074 /* Add a narrow nop. */
9075 nops_needed++;
9076 nop_bytes += 2;
9077 extra_bytes -= 2;
9078 if (narrow_nops == 0 || nops_needed > wide_nops)
9079 return 0;
9080
9081 if (nop_bytes + num_widens >= desired_diff && extra_bytes >= 0)
43cd72b9 9082 {
19ef5f3d
SA
9083 if (this_frag->fr_subtype == RELAX_FILL_NOP)
9084 return !this_frag->tc_frag_data.is_no_density ? 2 : 3;
9085 else if (num_widens == extra_bytes)
9086 return 1;
9087 return 0;
9088 }
e0001a05 9089
19ef5f3d
SA
9090 /* Replace a wide nop with a narrow nop--we can get here if
9091 extra_bytes was negative in the previous conditional. */
9092 if (narrow_nops == 1)
9093 return 0;
9094 nop_bytes--;
9095 extra_bytes++;
9096 if (nop_bytes + num_widens >= desired_diff)
9097 {
9098 if (this_frag->fr_subtype == RELAX_FILL_NOP)
9099 return !this_frag->tc_frag_data.is_no_density ? 2 : 3;
9100 else if (num_widens == extra_bytes)
9101 return 1;
9102 return 0;
43cd72b9 9103 }
19ef5f3d
SA
9104
9105 /* If we can't satisfy any of the above cases, then we can't align
9106 using padding or fill nops. */
43cd72b9 9107 return 0;
e0001a05
NC
9108}
9109
9110
9111static long
7fa3d080
BW
9112relax_frag_immed (segT segP,
9113 fragS *fragP,
9114 long stretch,
9115 int min_steps,
9116 xtensa_format fmt,
9117 int slot,
9118 int *stretched_p,
9119 bfd_boolean estimate_only)
e0001a05 9120{
43cd72b9 9121 TInsn tinsn;
e0001a05
NC
9122 int old_size;
9123 bfd_boolean negatable_branch = FALSE;
9124 bfd_boolean branch_jmp_to_next = FALSE;
def13efb 9125 bfd_boolean from_wide_insn = FALSE;
43cd72b9 9126 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
9127 IStack istack;
9128 offsetT frag_offset;
9129 int num_steps;
e0001a05 9130 int num_text_bytes, num_literal_bytes;
2276bc20 9131 int literal_diff, total_text_diff, this_text_diff;
e0001a05 9132
9c2799c2 9133 gas_assert (fragP->fr_opcode != NULL);
e0001a05 9134
b5e4a23d
BW
9135 xg_clear_vinsn (&cur_vinsn);
9136 vinsn_from_chars (&cur_vinsn, fragP->fr_opcode);
b2d179be 9137 if (cur_vinsn.num_slots > 1)
def13efb 9138 from_wide_insn = TRUE;
43cd72b9 9139
b5e4a23d 9140 tinsn = cur_vinsn.slots[slot];
43cd72b9 9141 tinsn_immed_from_frag (&tinsn, fragP, slot);
e0001a05 9142
64b607e6 9143 if (estimate_only && xtensa_opcode_is_loop (isa, tinsn.opcode) == 1)
43cd72b9 9144 return 0;
e0001a05 9145
b08b5071 9146 if (workaround_b_j_loop_end && ! fragP->tc_frag_data.is_no_transform)
43cd72b9 9147 branch_jmp_to_next = is_branch_jmp_to_next (&tinsn, fragP);
e0001a05 9148
43cd72b9 9149 negatable_branch = (xtensa_opcode_is_branch (isa, tinsn.opcode) == 1);
e0001a05 9150
43cd72b9 9151 old_size = xtensa_format_length (isa, fmt);
e0001a05
NC
9152
9153 /* Special case: replace a branch to the next instruction with a NOP.
9154 This is required to work around a hardware bug in T1040.0 and also
9155 serves as an optimization. */
9156
9157 if (branch_jmp_to_next
9158 && ((old_size == 2) || (old_size == 3))
9159 && !next_frag_is_loop_target (fragP))
9160 return 0;
9161
9162 /* Here is the fun stuff: Get the immediate field from this
9163 instruction. If it fits, we are done. If not, find the next
9164 instruction sequence that fits. */
9165
9166 frag_offset = fragP->fr_opcode - fragP->fr_literal;
9167 istack_init (&istack);
43cd72b9 9168 num_steps = xg_assembly_relax (&istack, &tinsn, segP, fragP, frag_offset,
e0001a05 9169 min_steps, stretch);
9c2799c2 9170 gas_assert (num_steps >= min_steps && num_steps <= RELAX_IMMED_MAXSTEPS);
e0001a05 9171
43cd72b9 9172 fragP->tc_frag_data.slot_subtypes[slot] = (int) RELAX_IMMED + num_steps;
e0001a05
NC
9173
9174 /* Figure out the number of bytes needed. */
e0001a05 9175 num_literal_bytes = get_num_stack_literal_bytes (&istack);
2276bc20
BW
9176 literal_diff
9177 = num_literal_bytes - fragP->tc_frag_data.literal_expansion[slot];
43cd72b9 9178 num_text_bytes = get_num_stack_text_bytes (&istack);
def13efb
BW
9179
9180 if (from_wide_insn)
43cd72b9 9181 {
2276bc20
BW
9182 int first = 0;
9183 while (istack.insn[first].opcode == XTENSA_UNDEFINED)
9184 first++;
9185
43cd72b9
BW
9186 num_text_bytes += old_size;
9187 if (opcode_fits_format_slot (istack.insn[first].opcode, fmt, slot))
9188 num_text_bytes -= xg_get_single_size (istack.insn[first].opcode);
2276bc20
BW
9189 else
9190 {
9191 /* The first instruction in the relaxed sequence will go after
9192 the current wide instruction, and thus its symbolic immediates
9193 might not fit. */
9194
9195 istack_init (&istack);
9196 num_steps = xg_assembly_relax (&istack, &tinsn, segP, fragP,
9197 frag_offset + old_size,
9198 min_steps, stretch + old_size);
9c2799c2 9199 gas_assert (num_steps >= min_steps && num_steps <= RELAX_IMMED_MAXSTEPS);
2276bc20
BW
9200
9201 fragP->tc_frag_data.slot_subtypes[slot]
9202 = (int) RELAX_IMMED + num_steps;
9203
9204 num_literal_bytes = get_num_stack_literal_bytes (&istack);
9205 literal_diff
9206 = num_literal_bytes - fragP->tc_frag_data.literal_expansion[slot];
9207
9208 num_text_bytes = get_num_stack_text_bytes (&istack) + old_size;
9209 }
43cd72b9 9210 }
def13efb 9211
43cd72b9
BW
9212 total_text_diff = num_text_bytes - old_size;
9213 this_text_diff = total_text_diff - fragP->tc_frag_data.text_expansion[slot];
e0001a05
NC
9214
9215 /* It MUST get larger. If not, we could get an infinite loop. */
9c2799c2
NC
9216 gas_assert (num_text_bytes >= 0);
9217 gas_assert (literal_diff >= 0);
9218 gas_assert (total_text_diff >= 0);
e0001a05 9219
43cd72b9
BW
9220 fragP->tc_frag_data.text_expansion[slot] = total_text_diff;
9221 fragP->tc_frag_data.literal_expansion[slot] = num_literal_bytes;
9c2799c2
NC
9222 gas_assert (fragP->tc_frag_data.text_expansion[slot] >= 0);
9223 gas_assert (fragP->tc_frag_data.literal_expansion[slot] >= 0);
e0001a05
NC
9224
9225 /* Find the associated expandable literal for this. */
9226 if (literal_diff != 0)
9227 {
2276bc20 9228 fragS *lit_fragP = fragP->tc_frag_data.literal_frags[slot];
e0001a05
NC
9229 if (lit_fragP)
9230 {
9c2799c2 9231 gas_assert (literal_diff == 4);
e0001a05
NC
9232 lit_fragP->tc_frag_data.unreported_expansion += literal_diff;
9233
9234 /* We expect that the literal section state has NOT been
9235 modified yet. */
9c2799c2 9236 gas_assert (lit_fragP->fr_type == rs_machine_dependent
e0001a05
NC
9237 && lit_fragP->fr_subtype == RELAX_LITERAL);
9238 lit_fragP->fr_subtype = RELAX_LITERAL_NR;
9239
9240 /* We need to mark this section for another iteration
9241 of relaxation. */
9242 (*stretched_p)++;
9243 }
9244 }
9245
43cd72b9 9246 if (negatable_branch && istack.ninsn > 1)
1d19a770 9247 update_next_frag_state (fragP);
e0001a05 9248
43cd72b9 9249 return this_text_diff;
e0001a05
NC
9250}
9251
9252\f
9253/* md_convert_frag Hook and Helper Functions. */
9254
7fa3d080
BW
9255static void convert_frag_align_next_opcode (fragS *);
9256static void convert_frag_narrow (segT, fragS *, xtensa_format, int);
9257static void convert_frag_fill_nop (fragS *);
9258static void convert_frag_immed (segT, fragS *, int, xtensa_format, int);
9259
e0001a05 9260void
7fa3d080 9261md_convert_frag (bfd *abfd ATTRIBUTE_UNUSED, segT sec, fragS *fragp)
e0001a05 9262{
43cd72b9
BW
9263 static xtensa_insnbuf vbuf = NULL;
9264 xtensa_isa isa = xtensa_default_isa;
9265 int slot;
9266 int num_slots;
9267 xtensa_format fmt;
e0001a05 9268 char *file_name;
d77b99c9 9269 unsigned line;
e0001a05
NC
9270
9271 as_where (&file_name, &line);
9272 new_logical_line (fragp->fr_file, fragp->fr_line);
9273
9274 switch (fragp->fr_subtype)
9275 {
9276 case RELAX_ALIGN_NEXT_OPCODE:
9277 /* Always convert. */
9278 convert_frag_align_next_opcode (fragp);
9279 break;
9280
9281 case RELAX_DESIRE_ALIGN:
9282 /* Do nothing. If not aligned already, too bad. */
9283 break;
9284
43cd72b9
BW
9285 case RELAX_LITERAL:
9286 case RELAX_LITERAL_FINAL:
9287 break;
9288
9289 case RELAX_SLOTS:
9290 if (vbuf == NULL)
9291 vbuf = xtensa_insnbuf_alloc (isa);
9292
d77b99c9
BW
9293 xtensa_insnbuf_from_chars
9294 (isa, vbuf, (unsigned char *) fragp->fr_opcode, 0);
43cd72b9
BW
9295 fmt = xtensa_format_decode (isa, vbuf);
9296 num_slots = xtensa_format_num_slots (isa, fmt);
9297
9298 for (slot = 0; slot < num_slots; slot++)
9299 {
9300 switch (fragp->tc_frag_data.slot_subtypes[slot])
9301 {
9302 case RELAX_NARROW:
9303 convert_frag_narrow (sec, fragp, fmt, slot);
9304 break;
9305
9306 case RELAX_IMMED:
9307 case RELAX_IMMED_STEP1:
9308 case RELAX_IMMED_STEP2:
b81bf389 9309 case RELAX_IMMED_STEP3:
43cd72b9
BW
9310 /* Place the immediate. */
9311 convert_frag_immed
9312 (sec, fragp,
9313 fragp->tc_frag_data.slot_subtypes[slot] - RELAX_IMMED,
9314 fmt, slot);
9315 break;
9316
9317 default:
9318 /* This is OK because some slots could have
9319 relaxations and others have none. */
9320 break;
9321 }
9322 }
9323 break;
9324
9325 case RELAX_UNREACHABLE:
9326 memset (&fragp->fr_literal[fragp->fr_fix], 0, fragp->fr_var);
9327 fragp->fr_fix += fragp->tc_frag_data.text_expansion[0];
9328 fragp->fr_var -= fragp->tc_frag_data.text_expansion[0];
9329 frag_wane (fragp);
e0001a05
NC
9330 break;
9331
43cd72b9
BW
9332 case RELAX_MAYBE_UNREACHABLE:
9333 case RELAX_MAYBE_DESIRE_ALIGN:
9334 frag_wane (fragp);
e0001a05
NC
9335 break;
9336
43cd72b9
BW
9337 case RELAX_FILL_NOP:
9338 convert_frag_fill_nop (fragp);
e0001a05
NC
9339 break;
9340
9341 case RELAX_LITERAL_NR:
9342 if (use_literal_section)
9343 {
9344 /* This should have been handled during relaxation. When
9345 relaxing a code segment, literals sometimes need to be
9346 added to the corresponding literal segment. If that
9347 literal segment has already been relaxed, then we end up
9348 in this situation. Marking the literal segments as data
9349 would make this happen less often (since GAS always relaxes
9350 code before data), but we could still get into trouble if
9351 there are instructions in a segment that is not marked as
9352 containing code. Until we can implement a better solution,
9353 cheat and adjust the addresses of all the following frags.
9354 This could break subsequent alignments, but the linker's
9355 literal coalescing will do that anyway. */
9356
9357 fragS *f;
9358 fragp->fr_subtype = RELAX_LITERAL_FINAL;
9c2799c2 9359 gas_assert (fragp->tc_frag_data.unreported_expansion == 4);
e0001a05
NC
9360 memset (&fragp->fr_literal[fragp->fr_fix], 0, 4);
9361 fragp->fr_var -= 4;
9362 fragp->fr_fix += 4;
9363 for (f = fragp->fr_next; f; f = f->fr_next)
9364 f->fr_address += 4;
9365 }
9366 else
9367 as_bad (_("invalid relaxation fragment result"));
9368 break;
9369 }
9370
9371 fragp->fr_var = 0;
9372 new_logical_line (file_name, line);
9373}
9374
9375
7fa3d080
BW
9376static void
9377convert_frag_align_next_opcode (fragS *fragp)
e0001a05
NC
9378{
9379 char *nop_buf; /* Location for Writing. */
e0001a05
NC
9380 bfd_boolean use_no_density = fragp->tc_frag_data.is_no_density;
9381 addressT aligned_address;
d77b99c9
BW
9382 offsetT fill_size;
9383 int nop, nop_count;
e0001a05
NC
9384
9385 aligned_address = get_noop_aligned_address (fragp, fragp->fr_address +
9386 fragp->fr_fix);
9387 fill_size = aligned_address - (fragp->fr_address + fragp->fr_fix);
9388 nop_count = get_text_align_nop_count (fill_size, use_no_density);
9389 nop_buf = fragp->fr_literal + fragp->fr_fix;
9390
d77b99c9 9391 for (nop = 0; nop < nop_count; nop++)
e0001a05 9392 {
d77b99c9
BW
9393 int nop_size;
9394 nop_size = get_text_align_nth_nop_size (fill_size, nop, use_no_density);
e0001a05
NC
9395
9396 assemble_nop (nop_size, nop_buf);
9397 nop_buf += nop_size;
9398 }
9399
9400 fragp->fr_fix += fill_size;
9401 fragp->fr_var -= fill_size;
9402}
9403
9404
9405static void
7fa3d080 9406convert_frag_narrow (segT segP, fragS *fragP, xtensa_format fmt, int slot)
e0001a05 9407{
43cd72b9 9408 TInsn tinsn, single_target;
84b08ed9 9409 int size, old_size, diff;
e0001a05
NC
9410 offsetT frag_offset;
9411
9c2799c2 9412 gas_assert (slot == 0);
43cd72b9
BW
9413 tinsn_from_chars (&tinsn, fragP->fr_opcode, 0);
9414
b5e4a23d 9415 if (fragP->tc_frag_data.is_aligning_branch == 1)
43cd72b9 9416 {
9c2799c2 9417 gas_assert (fragP->tc_frag_data.text_expansion[0] == 1
43cd72b9
BW
9418 || fragP->tc_frag_data.text_expansion[0] == 0);
9419 convert_frag_immed (segP, fragP, fragP->tc_frag_data.text_expansion[0],
9420 fmt, slot);
9421 return;
9422 }
9423
9424 if (fragP->tc_frag_data.text_expansion[0] == 0)
e0001a05
NC
9425 {
9426 /* No conversion. */
9427 fragP->fr_var = 0;
9428 return;
9429 }
9430
9c2799c2 9431 gas_assert (fragP->fr_opcode != NULL);
e0001a05 9432
43cd72b9
BW
9433 /* Frags in this relaxation state should only contain
9434 single instruction bundles. */
9435 tinsn_immed_from_frag (&tinsn, fragP, 0);
e0001a05
NC
9436
9437 /* Just convert it to a wide form.... */
9438 size = 0;
43cd72b9 9439 old_size = xg_get_single_size (tinsn.opcode);
e0001a05
NC
9440
9441 tinsn_init (&single_target);
9442 frag_offset = fragP->fr_opcode - fragP->fr_literal;
9443
84b08ed9 9444 if (! xg_is_single_relaxable_insn (&tinsn, &single_target, FALSE))
43cd72b9
BW
9445 {
9446 as_bad (_("unable to widen instruction"));
9447 return;
9448 }
9449
9450 size = xg_get_single_size (single_target.opcode);
b2d179be
BW
9451 xg_emit_insn_to_buf (&single_target, fragP->fr_opcode, fragP,
9452 frag_offset, TRUE);
e0001a05
NC
9453
9454 diff = size - old_size;
9c2799c2
NC
9455 gas_assert (diff >= 0);
9456 gas_assert (diff <= fragP->fr_var);
e0001a05
NC
9457 fragP->fr_var -= diff;
9458 fragP->fr_fix += diff;
9459
9460 /* clean it up */
9461 fragP->fr_var = 0;
9462}
9463
9464
9465static void
7fa3d080 9466convert_frag_fill_nop (fragS *fragP)
43cd72b9
BW
9467{
9468 char *loc = &fragP->fr_literal[fragP->fr_fix];
9469 int size = fragP->tc_frag_data.text_expansion[0];
9c2799c2 9470 gas_assert ((unsigned) size == (fragP->fr_next->fr_address
43cd72b9
BW
9471 - fragP->fr_address - fragP->fr_fix));
9472 if (size == 0)
9473 {
9474 /* No conversion. */
9475 fragP->fr_var = 0;
9476 return;
9477 }
9478 assemble_nop (size, loc);
9479 fragP->tc_frag_data.is_insn = TRUE;
9480 fragP->fr_var -= size;
9481 fragP->fr_fix += size;
9482 frag_wane (fragP);
9483}
9484
9485
7fa3d080
BW
9486static fixS *fix_new_exp_in_seg
9487 (segT, subsegT, fragS *, int, int, expressionS *, int,
9488 bfd_reloc_code_real_type);
9489static void convert_frag_immed_finish_loop (segT, fragS *, TInsn *);
9490
43cd72b9 9491static void
7fa3d080
BW
9492convert_frag_immed (segT segP,
9493 fragS *fragP,
9494 int min_steps,
9495 xtensa_format fmt,
9496 int slot)
e0001a05
NC
9497{
9498 char *immed_instr = fragP->fr_opcode;
43cd72b9 9499 TInsn orig_tinsn;
e0001a05 9500 bfd_boolean expanded = FALSE;
e0001a05 9501 bfd_boolean branch_jmp_to_next = FALSE;
43cd72b9 9502 char *fr_opcode = fragP->fr_opcode;
43cd72b9 9503 xtensa_isa isa = xtensa_default_isa;
def13efb 9504 bfd_boolean from_wide_insn = FALSE;
43cd72b9
BW
9505 int bytes;
9506 bfd_boolean is_loop;
e0001a05 9507
9c2799c2 9508 gas_assert (fr_opcode != NULL);
e0001a05 9509
b5e4a23d 9510 xg_clear_vinsn (&cur_vinsn);
e0001a05 9511
b5e4a23d 9512 vinsn_from_chars (&cur_vinsn, fr_opcode);
b2d179be 9513 if (cur_vinsn.num_slots > 1)
def13efb 9514 from_wide_insn = TRUE;
e0001a05 9515
b5e4a23d 9516 orig_tinsn = cur_vinsn.slots[slot];
43cd72b9
BW
9517 tinsn_immed_from_frag (&orig_tinsn, fragP, slot);
9518
9519 is_loop = xtensa_opcode_is_loop (xtensa_default_isa, orig_tinsn.opcode) == 1;
e0001a05 9520
b08b5071 9521 if (workaround_b_j_loop_end && ! fragP->tc_frag_data.is_no_transform)
43cd72b9 9522 branch_jmp_to_next = is_branch_jmp_to_next (&orig_tinsn, fragP);
e0001a05
NC
9523
9524 if (branch_jmp_to_next && !next_frag_is_loop_target (fragP))
9525 {
9526 /* Conversion just inserts a NOP and marks the fix as completed. */
43cd72b9
BW
9527 bytes = xtensa_format_length (isa, fmt);
9528 if (bytes >= 4)
9529 {
b5e4a23d
BW
9530 cur_vinsn.slots[slot].opcode =
9531 xtensa_format_slot_nop_opcode (isa, cur_vinsn.format, slot);
9532 cur_vinsn.slots[slot].ntok = 0;
43cd72b9
BW
9533 }
9534 else
9535 {
9536 bytes += fragP->tc_frag_data.text_expansion[0];
9c2799c2 9537 gas_assert (bytes == 2 || bytes == 3);
b5e4a23d 9538 build_nop (&cur_vinsn.slots[0], bytes);
43cd72b9
BW
9539 fragP->fr_fix += fragP->tc_frag_data.text_expansion[0];
9540 }
e7da6241 9541 vinsn_to_insnbuf (&cur_vinsn, fr_opcode, frag_now, TRUE);
d77b99c9 9542 xtensa_insnbuf_to_chars
b5e4a23d 9543 (isa, cur_vinsn.insnbuf, (unsigned char *) fr_opcode, 0);
e0001a05
NC
9544 fragP->fr_var = 0;
9545 }
7c834684 9546 else
e0001a05 9547 {
43cd72b9
BW
9548 /* Here is the fun stuff: Get the immediate field from this
9549 instruction. If it fits, we're done. If not, find the next
9550 instruction sequence that fits. */
9551
e0001a05
NC
9552 IStack istack;
9553 int i;
9554 symbolS *lit_sym = NULL;
9555 int total_size = 0;
43cd72b9 9556 int target_offset = 0;
e0001a05
NC
9557 int old_size;
9558 int diff;
9559 symbolS *gen_label = NULL;
9560 offsetT frag_offset;
43cd72b9
BW
9561 bfd_boolean first = TRUE;
9562 bfd_boolean last_is_jump;
e0001a05 9563
43cd72b9 9564 /* It does not fit. Find something that does and
e0001a05 9565 convert immediately. */
43cd72b9 9566 frag_offset = fr_opcode - fragP->fr_literal;
e0001a05 9567 istack_init (&istack);
43cd72b9 9568 xg_assembly_relax (&istack, &orig_tinsn,
e0001a05
NC
9569 segP, fragP, frag_offset, min_steps, 0);
9570
43cd72b9 9571 old_size = xtensa_format_length (isa, fmt);
e0001a05
NC
9572
9573 /* Assemble this right inline. */
9574
9575 /* First, create the mapping from a label name to the REAL label. */
43cd72b9 9576 target_offset = 0;
e0001a05
NC
9577 for (i = 0; i < istack.ninsn; i++)
9578 {
43cd72b9 9579 TInsn *tinsn = &istack.insn[i];
e0001a05
NC
9580 fragS *lit_frag;
9581
43cd72b9 9582 switch (tinsn->insn_type)
e0001a05
NC
9583 {
9584 case ITYPE_LITERAL:
9585 if (lit_sym != NULL)
9586 as_bad (_("multiple literals in expansion"));
9587 /* First find the appropriate space in the literal pool. */
43cd72b9 9588 lit_frag = fragP->tc_frag_data.literal_frags[slot];
e0001a05
NC
9589 if (lit_frag == NULL)
9590 as_bad (_("no registered fragment for literal"));
43cd72b9 9591 if (tinsn->ntok != 1)
e0001a05
NC
9592 as_bad (_("number of literal tokens != 1"));
9593
9594 /* Set the literal symbol and add a fixup. */
9595 lit_sym = lit_frag->fr_symbol;
9596 break;
9597
9598 case ITYPE_LABEL:
43cd72b9
BW
9599 if (align_targets && !is_loop)
9600 {
9601 fragS *unreach = fragP->fr_next;
9602 while (!(unreach->fr_type == rs_machine_dependent
9603 && (unreach->fr_subtype == RELAX_MAYBE_UNREACHABLE
9604 || unreach->fr_subtype == RELAX_UNREACHABLE)))
9605 {
9606 unreach = unreach->fr_next;
9607 }
9608
9c2799c2 9609 gas_assert (unreach->fr_type == rs_machine_dependent
43cd72b9
BW
9610 && (unreach->fr_subtype == RELAX_MAYBE_UNREACHABLE
9611 || unreach->fr_subtype == RELAX_UNREACHABLE));
9612
9613 target_offset += unreach->tc_frag_data.text_expansion[0];
9614 }
9c2799c2 9615 gas_assert (gen_label == NULL);
e0001a05 9616 gen_label = symbol_new (FAKE_LABEL_NAME, now_seg,
43cd72b9
BW
9617 fr_opcode - fragP->fr_literal
9618 + target_offset, fragP);
e0001a05
NC
9619 break;
9620
9621 case ITYPE_INSN:
def13efb 9622 if (first && from_wide_insn)
43cd72b9
BW
9623 {
9624 target_offset += xtensa_format_length (isa, fmt);
9625 first = FALSE;
9626 if (!opcode_fits_format_slot (tinsn->opcode, fmt, slot))
9627 target_offset += xg_get_single_size (tinsn->opcode);
9628 }
9629 else
9630 target_offset += xg_get_single_size (tinsn->opcode);
e0001a05
NC
9631 break;
9632 }
9633 }
9634
9635 total_size = 0;
43cd72b9
BW
9636 first = TRUE;
9637 last_is_jump = FALSE;
e0001a05
NC
9638 for (i = 0; i < istack.ninsn; i++)
9639 {
43cd72b9 9640 TInsn *tinsn = &istack.insn[i];
e0001a05
NC
9641 fragS *lit_frag;
9642 int size;
9643 segT target_seg;
43cd72b9 9644 bfd_reloc_code_real_type reloc_type;
e0001a05 9645
43cd72b9 9646 switch (tinsn->insn_type)
e0001a05
NC
9647 {
9648 case ITYPE_LITERAL:
43cd72b9
BW
9649 lit_frag = fragP->tc_frag_data.literal_frags[slot];
9650 /* Already checked. */
9c2799c2
NC
9651 gas_assert (lit_frag != NULL);
9652 gas_assert (lit_sym != NULL);
9653 gas_assert (tinsn->ntok == 1);
43cd72b9 9654 /* Add a fixup. */
e0001a05 9655 target_seg = S_GET_SEGMENT (lit_sym);
9c2799c2 9656 gas_assert (target_seg);
28dbbc02 9657 reloc_type = map_operator_to_reloc (tinsn->tok[0].X_op, TRUE);
e0001a05 9658 fix_new_exp_in_seg (target_seg, 0, lit_frag, 0, 4,
43cd72b9 9659 &tinsn->tok[0], FALSE, reloc_type);
e0001a05
NC
9660 break;
9661
9662 case ITYPE_LABEL:
9663 break;
9664
9665 case ITYPE_INSN:
43cd72b9
BW
9666 xg_resolve_labels (tinsn, gen_label);
9667 xg_resolve_literals (tinsn, lit_sym);
def13efb 9668 if (from_wide_insn && first)
43cd72b9
BW
9669 {
9670 first = FALSE;
9671 if (opcode_fits_format_slot (tinsn->opcode, fmt, slot))
9672 {
b5e4a23d 9673 cur_vinsn.slots[slot] = *tinsn;
43cd72b9
BW
9674 }
9675 else
9676 {
b5e4a23d 9677 cur_vinsn.slots[slot].opcode =
43cd72b9 9678 xtensa_format_slot_nop_opcode (isa, fmt, slot);
b5e4a23d 9679 cur_vinsn.slots[slot].ntok = 0;
43cd72b9 9680 }
b5e4a23d
BW
9681 vinsn_to_insnbuf (&cur_vinsn, immed_instr, fragP, TRUE);
9682 xtensa_insnbuf_to_chars (isa, cur_vinsn.insnbuf,
d77b99c9 9683 (unsigned char *) immed_instr, 0);
43cd72b9
BW
9684 fragP->tc_frag_data.is_insn = TRUE;
9685 size = xtensa_format_length (isa, fmt);
9686 if (!opcode_fits_format_slot (tinsn->opcode, fmt, slot))
9687 {
43cd72b9 9688 xg_emit_insn_to_buf
b2d179be 9689 (tinsn, immed_instr + size, fragP,
43cd72b9
BW
9690 immed_instr - fragP->fr_literal + size, TRUE);
9691 size += xg_get_single_size (tinsn->opcode);
9692 }
9693 }
9694 else
9695 {
43cd72b9 9696 size = xg_get_single_size (tinsn->opcode);
b2d179be 9697 xg_emit_insn_to_buf (tinsn, immed_instr, fragP,
43cd72b9 9698 immed_instr - fragP->fr_literal, TRUE);
43cd72b9 9699 }
e0001a05 9700 immed_instr += size;
43cd72b9 9701 total_size += size;
e0001a05
NC
9702 break;
9703 }
9704 }
9705
9706 diff = total_size - old_size;
9c2799c2 9707 gas_assert (diff >= 0);
e0001a05
NC
9708 if (diff != 0)
9709 expanded = TRUE;
9c2799c2 9710 gas_assert (diff <= fragP->fr_var);
e0001a05
NC
9711 fragP->fr_var -= diff;
9712 fragP->fr_fix += diff;
9713 }
9714
e0001a05 9715 /* Check for undefined immediates in LOOP instructions. */
43cd72b9 9716 if (is_loop)
e0001a05
NC
9717 {
9718 symbolS *sym;
43cd72b9 9719 sym = orig_tinsn.tok[1].X_add_symbol;
e0001a05
NC
9720 if (sym != NULL && !S_IS_DEFINED (sym))
9721 {
9722 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym));
9723 return;
9724 }
43cd72b9 9725 sym = orig_tinsn.tok[1].X_op_symbol;
e0001a05
NC
9726 if (sym != NULL && !S_IS_DEFINED (sym))
9727 {
9728 as_bad (_("unresolved loop target symbol: %s"), S_GET_NAME (sym));
9729 return;
9730 }
9731 }
9732
43cd72b9
BW
9733 if (expanded && xtensa_opcode_is_loop (isa, orig_tinsn.opcode) == 1)
9734 convert_frag_immed_finish_loop (segP, fragP, &orig_tinsn);
e0001a05 9735
43cd72b9 9736 if (expanded && is_direct_call_opcode (orig_tinsn.opcode))
e0001a05
NC
9737 {
9738 /* Add an expansion note on the expanded instruction. */
9739 fix_new_exp_in_seg (now_seg, 0, fragP, fr_opcode - fragP->fr_literal, 4,
43cd72b9 9740 &orig_tinsn.tok[0], TRUE,
e0001a05 9741 BFD_RELOC_XTENSA_ASM_EXPAND);
e0001a05
NC
9742 }
9743}
9744
9745
9746/* Add a new fix expression into the desired segment. We have to
9747 switch to that segment to do this. */
9748
9749static fixS *
7fa3d080
BW
9750fix_new_exp_in_seg (segT new_seg,
9751 subsegT new_subseg,
9752 fragS *frag,
9753 int where,
9754 int size,
9755 expressionS *exp,
9756 int pcrel,
9757 bfd_reloc_code_real_type r_type)
e0001a05
NC
9758{
9759 fixS *new_fix;
9760 segT seg = now_seg;
9761 subsegT subseg = now_subseg;
43cd72b9 9762
9c2799c2 9763 gas_assert (new_seg != 0);
e0001a05
NC
9764 subseg_set (new_seg, new_subseg);
9765
e0001a05
NC
9766 new_fix = fix_new_exp (frag, where, size, exp, pcrel, r_type);
9767 subseg_set (seg, subseg);
9768 return new_fix;
9769}
9770
9771
43cd72b9
BW
9772/* Relax a loop instruction so that it can span loop >256 bytes.
9773
9774 loop as, .L1
9775 .L0:
9776 rsr as, LEND
9777 wsr as, LBEG
9778 addi as, as, lo8 (label-.L1)
9779 addmi as, as, mid8 (label-.L1)
9780 wsr as, LEND
9781 isync
9782 rsr as, LCOUNT
9783 addi as, as, 1
9784 .L1:
9785 <<body>>
9786 label:
9787*/
e0001a05
NC
9788
9789static void
7fa3d080 9790convert_frag_immed_finish_loop (segT segP, fragS *fragP, TInsn *tinsn)
e0001a05
NC
9791{
9792 TInsn loop_insn;
9793 TInsn addi_insn;
9794 TInsn addmi_insn;
9795 unsigned long target;
9796 static xtensa_insnbuf insnbuf = NULL;
9797 unsigned int loop_length, loop_length_hi, loop_length_lo;
9798 xtensa_isa isa = xtensa_default_isa;
9799 addressT loop_offset;
9800 addressT addi_offset = 9;
9801 addressT addmi_offset = 12;
43cd72b9 9802 fragS *next_fragP;
d77b99c9 9803 int target_count;
e0001a05
NC
9804
9805 if (!insnbuf)
9806 insnbuf = xtensa_insnbuf_alloc (isa);
9807
9808 /* Get the loop offset. */
43cd72b9 9809 loop_offset = get_expanded_loop_offset (tinsn->opcode);
e0001a05 9810
43cd72b9
BW
9811 /* Validate that there really is a LOOP at the loop_offset. Because
9812 loops are not bundleable, we can assume that the instruction will be
9813 in slot 0. */
9814 tinsn_from_chars (&loop_insn, fragP->fr_opcode + loop_offset, 0);
9815 tinsn_immed_from_frag (&loop_insn, fragP, 0);
9816
9c2799c2 9817 gas_assert (xtensa_opcode_is_loop (isa, loop_insn.opcode) == 1);
e0001a05
NC
9818 addi_offset += loop_offset;
9819 addmi_offset += loop_offset;
9820
9c2799c2 9821 gas_assert (tinsn->ntok == 2);
b08b5071
BW
9822 if (tinsn->tok[1].X_op == O_constant)
9823 target = tinsn->tok[1].X_add_number;
9824 else if (tinsn->tok[1].X_op == O_symbol)
9825 {
9826 /* Find the fragment. */
9827 symbolS *sym = tinsn->tok[1].X_add_symbol;
9c2799c2 9828 gas_assert (S_GET_SEGMENT (sym) == segP
b08b5071
BW
9829 || S_GET_SEGMENT (sym) == absolute_section);
9830 target = (S_GET_VALUE (sym) + tinsn->tok[1].X_add_number);
9831 }
9832 else
9833 {
9834 as_bad (_("invalid expression evaluation type %d"), tinsn->tok[1].X_op);
9835 target = 0;
9836 }
e0001a05 9837
e0001a05
NC
9838 loop_length = target - (fragP->fr_address + fragP->fr_fix);
9839 loop_length_hi = loop_length & ~0x0ff;
9840 loop_length_lo = loop_length & 0x0ff;
9841 if (loop_length_lo >= 128)
9842 {
9843 loop_length_lo -= 256;
9844 loop_length_hi += 256;
9845 }
9846
43cd72b9 9847 /* Because addmi sign-extends the immediate, 'loop_length_hi' can be at most
e0001a05
NC
9848 32512. If the loop is larger than that, then we just fail. */
9849 if (loop_length_hi > 32512)
9850 as_bad_where (fragP->fr_file, fragP->fr_line,
9851 _("loop too long for LOOP instruction"));
9852
43cd72b9 9853 tinsn_from_chars (&addi_insn, fragP->fr_opcode + addi_offset, 0);
9c2799c2 9854 gas_assert (addi_insn.opcode == xtensa_addi_opcode);
e0001a05 9855
43cd72b9 9856 tinsn_from_chars (&addmi_insn, fragP->fr_opcode + addmi_offset, 0);
9c2799c2 9857 gas_assert (addmi_insn.opcode == xtensa_addmi_opcode);
e0001a05
NC
9858
9859 set_expr_const (&addi_insn.tok[2], loop_length_lo);
9860 tinsn_to_insnbuf (&addi_insn, insnbuf);
43cd72b9 9861
e0001a05 9862 fragP->tc_frag_data.is_insn = TRUE;
d77b99c9
BW
9863 xtensa_insnbuf_to_chars
9864 (isa, insnbuf, (unsigned char *) fragP->fr_opcode + addi_offset, 0);
e0001a05
NC
9865
9866 set_expr_const (&addmi_insn.tok[2], loop_length_hi);
9867 tinsn_to_insnbuf (&addmi_insn, insnbuf);
d77b99c9
BW
9868 xtensa_insnbuf_to_chars
9869 (isa, insnbuf, (unsigned char *) fragP->fr_opcode + addmi_offset, 0);
43cd72b9
BW
9870
9871 /* Walk through all of the frags from here to the loop end
9872 and mark them as no_transform to keep them from being modified
9873 by the linker. If we ever have a relocation for the
9874 addi/addmi of the difference of two symbols we can remove this. */
9875
9876 target_count = 0;
9877 for (next_fragP = fragP; next_fragP != NULL;
9878 next_fragP = next_fragP->fr_next)
9879 {
b08b5071 9880 next_fragP->tc_frag_data.is_no_transform = TRUE;
43cd72b9
BW
9881 if (next_fragP->tc_frag_data.is_loop_target)
9882 target_count++;
9883 if (target_count == 2)
9884 break;
9885 }
e0001a05
NC
9886}
9887
b08b5071
BW
9888\f
9889/* A map that keeps information on a per-subsegment basis. This is
9890 maintained during initial assembly, but is invalid once the
9891 subsegments are smashed together. I.E., it cannot be used during
9892 the relaxation. */
e0001a05 9893
b08b5071 9894typedef struct subseg_map_struct
e0001a05 9895{
b08b5071
BW
9896 /* the key */
9897 segT seg;
9898 subsegT subseg;
e0001a05 9899
b08b5071
BW
9900 /* the data */
9901 unsigned flags;
9902 float total_freq; /* fall-through + branch target frequency */
9903 float target_freq; /* branch target frequency alone */
9904
9905 struct subseg_map_struct *next;
9906} subseg_map;
e0001a05 9907
e0001a05 9908
e0001a05
NC
9909static subseg_map *sseg_map = NULL;
9910
43cd72b9 9911static subseg_map *
7fa3d080 9912get_subseg_info (segT seg, subsegT subseg)
e0001a05
NC
9913{
9914 subseg_map *subseg_e;
9915
9916 for (subseg_e = sseg_map; subseg_e; subseg_e = subseg_e->next)
e0001a05 9917 {
43cd72b9 9918 if (seg == subseg_e->seg && subseg == subseg_e->subseg)
b08b5071 9919 break;
e0001a05 9920 }
b08b5071
BW
9921 return subseg_e;
9922}
9923
9924
9925static subseg_map *
9926add_subseg_info (segT seg, subsegT subseg)
9927{
9928 subseg_map *subseg_e = (subseg_map *) xmalloc (sizeof (subseg_map));
43cd72b9
BW
9929 memset (subseg_e, 0, sizeof (subseg_map));
9930 subseg_e->seg = seg;
9931 subseg_e->subseg = subseg;
9932 subseg_e->flags = 0;
9933 /* Start off considering every branch target very important. */
b08b5071
BW
9934 subseg_e->target_freq = 1.0;
9935 subseg_e->total_freq = 1.0;
43cd72b9
BW
9936 subseg_e->next = sseg_map;
9937 sseg_map = subseg_e;
43cd72b9
BW
9938 return subseg_e;
9939}
e0001a05 9940
7fa3d080
BW
9941
9942static unsigned
9943get_last_insn_flags (segT seg, subsegT subseg)
9944{
9945 subseg_map *subseg_e = get_subseg_info (seg, subseg);
b08b5071
BW
9946 if (subseg_e)
9947 return subseg_e->flags;
9948 return 0;
7fa3d080
BW
9949}
9950
9951
43cd72b9 9952static void
7fa3d080
BW
9953set_last_insn_flags (segT seg,
9954 subsegT subseg,
9955 unsigned fl,
9956 bfd_boolean val)
43cd72b9
BW
9957{
9958 subseg_map *subseg_e = get_subseg_info (seg, subseg);
b08b5071
BW
9959 if (! subseg_e)
9960 subseg_e = add_subseg_info (seg, subseg);
e0001a05
NC
9961 if (val)
9962 subseg_e->flags |= fl;
9963 else
9964 subseg_e->flags &= ~fl;
9965}
9966
b08b5071
BW
9967
9968static float
9969get_subseg_total_freq (segT seg, subsegT subseg)
9970{
9971 subseg_map *subseg_e = get_subseg_info (seg, subseg);
9972 if (subseg_e)
9973 return subseg_e->total_freq;
9974 return 1.0;
9975}
9976
9977
9978static float
9979get_subseg_target_freq (segT seg, subsegT subseg)
9980{
9981 subseg_map *subseg_e = get_subseg_info (seg, subseg);
9982 if (subseg_e)
9983 return subseg_e->target_freq;
9984 return 1.0;
9985}
9986
9987
9988static void
9989set_subseg_freq (segT seg, subsegT subseg, float total_f, float target_f)
9990{
9991 subseg_map *subseg_e = get_subseg_info (seg, subseg);
9992 if (! subseg_e)
9993 subseg_e = add_subseg_info (seg, subseg);
9994 subseg_e->total_freq = total_f;
9995 subseg_e->target_freq = target_f;
9996}
9997
e0001a05
NC
9998\f
9999/* Segment Lists and emit_state Stuff. */
10000
e0001a05 10001static void
7fa3d080 10002xtensa_move_seg_list_to_beginning (seg_list *head)
e0001a05
NC
10003{
10004 head = head->next;
10005 while (head)
10006 {
10007 segT literal_section = head->seg;
10008
10009 /* Move the literal section to the front of the section list. */
9c2799c2 10010 gas_assert (literal_section);
69852798
AM
10011 if (literal_section != stdoutput->sections)
10012 {
10013 bfd_section_list_remove (stdoutput, literal_section);
10014 bfd_section_list_prepend (stdoutput, literal_section);
10015 }
e0001a05
NC
10016 head = head->next;
10017 }
10018}
10019
10020
7fa3d080
BW
10021static void mark_literal_frags (seg_list *);
10022
10023static void
10024xtensa_move_literals (void)
e0001a05
NC
10025{
10026 seg_list *segment;
10027 frchainS *frchain_from, *frchain_to;
10028 fragS *search_frag, *next_frag, *last_frag, *literal_pool, *insert_after;
10029 fragS **frag_splice;
10030 emit_state state;
10031 segT dest_seg;
10032 fixS *fix, *next_fix, **fix_splice;
82e7541d 10033 sym_list *lit;
e0001a05 10034
a7877748 10035 mark_literal_frags (literal_head->next);
e0001a05
NC
10036
10037 if (use_literal_section)
10038 return;
10039
74869ac7 10040 for (segment = literal_head->next; segment; segment = segment->next)
e0001a05 10041 {
74869ac7
BW
10042 /* Keep the literals for .init and .fini in separate sections. */
10043 if (!strcmp (segment_name (segment->seg), INIT_SECTION_NAME)
10044 || !strcmp (segment_name (segment->seg), FINI_SECTION_NAME))
10045 continue;
10046
e0001a05
NC
10047 frchain_from = seg_info (segment->seg)->frchainP;
10048 search_frag = frchain_from->frch_root;
10049 literal_pool = NULL;
10050 frchain_to = NULL;
10051 frag_splice = &(frchain_from->frch_root);
10052
10053 while (!search_frag->tc_frag_data.literal_frag)
10054 {
9c2799c2 10055 gas_assert (search_frag->fr_fix == 0
e0001a05
NC
10056 || search_frag->fr_type == rs_align);
10057 search_frag = search_frag->fr_next;
10058 }
10059
9c2799c2 10060 gas_assert (search_frag->tc_frag_data.literal_frag->fr_subtype
e0001a05
NC
10061 == RELAX_LITERAL_POOL_BEGIN);
10062 xtensa_switch_section_emit_state (&state, segment->seg, 0);
10063
10064 /* Make sure that all the frags in this series are closed, and
10065 that there is at least one left over of zero-size. This
10066 prevents us from making a segment with an frchain without any
10067 frags in it. */
10068 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10069 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
10070 last_frag = frag_now;
10071 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10072 xtensa_set_frag_assembly_state (frag_now);
e0001a05 10073
43cd72b9 10074 while (search_frag != frag_now)
e0001a05
NC
10075 {
10076 next_frag = search_frag->fr_next;
10077
43cd72b9 10078 /* First, move the frag out of the literal section and
e0001a05
NC
10079 to the appropriate place. */
10080 if (search_frag->tc_frag_data.literal_frag)
10081 {
10082 literal_pool = search_frag->tc_frag_data.literal_frag;
9c2799c2 10083 gas_assert (literal_pool->fr_subtype == RELAX_LITERAL_POOL_BEGIN);
dd49a749 10084 frchain_to = literal_pool->tc_frag_data.lit_frchain;
9c2799c2 10085 gas_assert (frchain_to);
e0001a05 10086 }
c48aaca0 10087 insert_after = literal_pool->tc_frag_data.literal_frag;
dd49a749 10088 dest_seg = insert_after->fr_next->tc_frag_data.lit_seg;
43cd72b9 10089
e0001a05
NC
10090 *frag_splice = next_frag;
10091 search_frag->fr_next = insert_after->fr_next;
10092 insert_after->fr_next = search_frag;
10093 search_frag->tc_frag_data.lit_seg = dest_seg;
c48aaca0 10094 literal_pool->tc_frag_data.literal_frag = search_frag;
e0001a05
NC
10095
10096 /* Now move any fixups associated with this frag to the
10097 right section. */
10098 fix = frchain_from->fix_root;
10099 fix_splice = &(frchain_from->fix_root);
10100 while (fix)
10101 {
10102 next_fix = fix->fx_next;
10103 if (fix->fx_frag == search_frag)
10104 {
10105 *fix_splice = next_fix;
10106 fix->fx_next = frchain_to->fix_root;
10107 frchain_to->fix_root = fix;
10108 if (frchain_to->fix_tail == NULL)
10109 frchain_to->fix_tail = fix;
10110 }
10111 else
10112 fix_splice = &(fix->fx_next);
10113 fix = next_fix;
10114 }
10115 search_frag = next_frag;
10116 }
10117
10118 if (frchain_from->fix_root != NULL)
10119 {
10120 frchain_from = seg_info (segment->seg)->frchainP;
10121 as_warn (_("fixes not all moved from %s"), segment->seg->name);
10122
9c2799c2 10123 gas_assert (frchain_from->fix_root == NULL);
e0001a05
NC
10124 }
10125 frchain_from->fix_tail = NULL;
10126 xtensa_restore_emit_state (&state);
e0001a05
NC
10127 }
10128
82e7541d
BW
10129 /* Now fix up the SEGMENT value for all the literal symbols. */
10130 for (lit = literal_syms; lit; lit = lit->next)
10131 {
10132 symbolS *lit_sym = lit->sym;
91d6fa6a
NC
10133 segT dseg = symbol_get_frag (lit_sym)->tc_frag_data.lit_seg;
10134 if (dseg)
10135 S_SET_SEGMENT (lit_sym, dseg);
82e7541d 10136 }
e0001a05
NC
10137}
10138
10139
a7877748
BW
10140/* Walk over all the frags for segments in a list and mark them as
10141 containing literals. As clunky as this is, we can't rely on frag_var
10142 and frag_variant to get called in all situations. */
10143
10144static void
7fa3d080 10145mark_literal_frags (seg_list *segment)
a7877748
BW
10146{
10147 frchainS *frchain_from;
10148 fragS *search_frag;
10149
10150 while (segment)
10151 {
10152 frchain_from = seg_info (segment->seg)->frchainP;
10153 search_frag = frchain_from->frch_root;
c138bc38 10154 while (search_frag)
a7877748
BW
10155 {
10156 search_frag->tc_frag_data.is_literal = TRUE;
10157 search_frag = search_frag->fr_next;
10158 }
10159 segment = segment->next;
10160 }
10161}
10162
10163
e0001a05 10164static void
7fa3d080 10165xtensa_reorder_seg_list (seg_list *head, segT after)
e0001a05
NC
10166{
10167 /* Move all of the sections in the section list to come
10168 after "after" in the gnu segment list. */
10169
10170 head = head->next;
10171 while (head)
10172 {
10173 segT literal_section = head->seg;
10174
10175 /* Move the literal section after "after". */
9c2799c2 10176 gas_assert (literal_section);
e0001a05
NC
10177 if (literal_section != after)
10178 {
69852798
AM
10179 bfd_section_list_remove (stdoutput, literal_section);
10180 bfd_section_list_insert_after (stdoutput, after, literal_section);
e0001a05
NC
10181 }
10182
10183 head = head->next;
10184 }
10185}
10186
10187
10188/* Push all the literal segments to the end of the gnu list. */
10189
7fa3d080
BW
10190static void
10191xtensa_reorder_segments (void)
e0001a05
NC
10192{
10193 segT sec;
b08b5071 10194 segT last_sec = 0;
e0001a05
NC
10195 int old_count = 0;
10196 int new_count = 0;
10197
10198 for (sec = stdoutput->sections; sec != NULL; sec = sec->next)
b08b5071
BW
10199 {
10200 last_sec = sec;
10201 old_count++;
10202 }
e0001a05
NC
10203
10204 /* Now that we have the last section, push all the literal
10205 sections to the end. */
e0001a05 10206 xtensa_reorder_seg_list (literal_head, last_sec);
e0001a05
NC
10207
10208 /* Now perform the final error check. */
10209 for (sec = stdoutput->sections; sec != NULL; sec = sec->next)
10210 new_count++;
9c2799c2 10211 gas_assert (new_count == old_count);
e0001a05
NC
10212}
10213
10214
e0001a05
NC
10215/* Change the emit state (seg, subseg, and frag related stuff) to the
10216 correct location. Return a emit_state which can be passed to
10217 xtensa_restore_emit_state to return to current fragment. */
10218
7fa3d080
BW
10219static void
10220xtensa_switch_to_literal_fragment (emit_state *result)
43cd72b9
BW
10221{
10222 if (directive_state[directive_absolute_literals])
10223 {
74869ac7
BW
10224 segT lit4_seg = cache_literal_section (TRUE);
10225 xtensa_switch_section_emit_state (result, lit4_seg, 0);
43cd72b9
BW
10226 }
10227 else
10228 xtensa_switch_to_non_abs_literal_fragment (result);
10229
10230 /* Do a 4-byte align here. */
10231 frag_align (2, 0, 0);
10232 record_alignment (now_seg, 2);
10233}
10234
10235
7fa3d080
BW
10236static void
10237xtensa_switch_to_non_abs_literal_fragment (emit_state *result)
e0001a05 10238{
e0001a05
NC
10239 static bfd_boolean recursive = FALSE;
10240 fragS *pool_location = get_literal_pool_location (now_seg);
74869ac7 10241 segT lit_seg;
c138bc38 10242 bfd_boolean is_init =
e0001a05 10243 (now_seg && !strcmp (segment_name (now_seg), INIT_SECTION_NAME));
c138bc38 10244 bfd_boolean is_fini =
e0001a05 10245 (now_seg && !strcmp (segment_name (now_seg), FINI_SECTION_NAME));
e0001a05 10246
43cd72b9
BW
10247 if (pool_location == NULL
10248 && !use_literal_section
e0001a05
NC
10249 && !recursive
10250 && !is_init && ! is_fini)
10251 {
43cd72b9 10252 as_bad (_("literal pool location required for text-section-literals; specify with .literal_position"));
74869ac7
BW
10253
10254 /* When we mark a literal pool location, we want to put a frag in
10255 the literal pool that points to it. But to do that, we want to
10256 switch_to_literal_fragment. But literal sections don't have
10257 literal pools, so their location is always null, so we would
10258 recurse forever. This is kind of hacky, but it works. */
10259
e0001a05 10260 recursive = TRUE;
61846f28 10261 xtensa_mark_literal_pool_location ();
e0001a05
NC
10262 recursive = FALSE;
10263 }
10264
74869ac7
BW
10265 lit_seg = cache_literal_section (FALSE);
10266 xtensa_switch_section_emit_state (result, lit_seg, 0);
e0001a05 10267
43cd72b9
BW
10268 if (!use_literal_section
10269 && !is_init && !is_fini
10270 && get_literal_pool_location (now_seg) != pool_location)
e0001a05
NC
10271 {
10272 /* Close whatever frag is there. */
10273 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10274 xtensa_set_frag_assembly_state (frag_now);
e0001a05
NC
10275 frag_now->tc_frag_data.literal_frag = pool_location;
10276 frag_variant (rs_fill, 0, 0, 0, NULL, 0, NULL);
43cd72b9 10277 xtensa_set_frag_assembly_state (frag_now);
e0001a05 10278 }
e0001a05
NC
10279}
10280
10281
10282/* Call this function before emitting data into the literal section.
10283 This is a helper function for xtensa_switch_to_literal_fragment.
10284 This is similar to a .section new_now_seg subseg. */
10285
7fa3d080
BW
10286static void
10287xtensa_switch_section_emit_state (emit_state *state,
10288 segT new_now_seg,
10289 subsegT new_now_subseg)
e0001a05
NC
10290{
10291 state->name = now_seg->name;
10292 state->now_seg = now_seg;
10293 state->now_subseg = now_subseg;
10294 state->generating_literals = generating_literals;
10295 generating_literals++;
2b0210eb 10296 subseg_set (new_now_seg, new_now_subseg);
e0001a05
NC
10297}
10298
10299
10300/* Use to restore the emitting into the normal place. */
10301
7fa3d080
BW
10302static void
10303xtensa_restore_emit_state (emit_state *state)
e0001a05
NC
10304{
10305 generating_literals = state->generating_literals;
2b0210eb 10306 subseg_set (state->now_seg, state->now_subseg);
e0001a05
NC
10307}
10308
10309
74869ac7 10310/* Predicate function used to look up a section in a particular group. */
e0001a05 10311
74869ac7
BW
10312static bfd_boolean
10313match_section_group (bfd *abfd ATTRIBUTE_UNUSED, asection *sec, void *inf)
e0001a05 10314{
74869ac7
BW
10315 const char *gname = inf;
10316 const char *group_name = elf_group_name (sec);
10317
10318 return (group_name == gname
10319 || (group_name != NULL
10320 && gname != NULL
10321 && strcmp (group_name, gname) == 0));
10322}
e0001a05 10323
e0001a05 10324
74869ac7
BW
10325/* Get the literal section to be used for the current text section.
10326 The result may be cached in the default_lit_sections structure. */
10327
10328static segT
10329cache_literal_section (bfd_boolean use_abs_literals)
10330{
10331 const char *text_name, *group_name = 0;
10332 char *base_name, *name, *suffix;
10333 segT *pcached;
10334 segT seg, current_section;
10335 int current_subsec;
10336 bfd_boolean linkonce = FALSE;
10337
10338 /* Save the current section/subsection. */
10339 current_section = now_seg;
10340 current_subsec = now_subseg;
10341
10342 /* Clear the cached values if they are no longer valid. */
10343 if (now_seg != default_lit_sections.current_text_seg)
b08b5071 10344 {
74869ac7
BW
10345 default_lit_sections.current_text_seg = now_seg;
10346 default_lit_sections.lit_seg = NULL;
10347 default_lit_sections.lit4_seg = NULL;
10348 }
10349
10350 /* Check if the literal section is already cached. */
10351 if (use_abs_literals)
10352 pcached = &default_lit_sections.lit4_seg;
10353 else
10354 pcached = &default_lit_sections.lit_seg;
10355
10356 if (*pcached)
10357 return *pcached;
10358
10359 text_name = default_lit_sections.lit_prefix;
10360 if (! text_name || ! *text_name)
10361 {
10362 text_name = segment_name (current_section);
10363 group_name = elf_group_name (current_section);
10364 linkonce = (current_section->flags & SEC_LINK_ONCE) != 0;
10365 }
10366
10367 base_name = use_abs_literals ? ".lit4" : ".literal";
10368 if (group_name)
10369 {
10370 name = xmalloc (strlen (base_name) + strlen (group_name) + 2);
10371 sprintf (name, "%s.%s", base_name, group_name);
10372 }
10373 else if (strncmp (text_name, ".gnu.linkonce.", linkonce_len) == 0)
10374 {
10375 suffix = strchr (text_name + linkonce_len, '.');
10376
10377 name = xmalloc (linkonce_len + strlen (base_name) + 1
10378 + (suffix ? strlen (suffix) : 0));
10379 strcpy (name, ".gnu.linkonce");
10380 strcat (name, base_name);
10381 if (suffix)
10382 strcat (name, suffix);
10383 linkonce = TRUE;
10384 }
10385 else
10386 {
10387 /* If the section name ends with ".text", then replace that suffix
10388 instead of appending an additional suffix. */
10389 size_t len = strlen (text_name);
10390 if (len >= 5 && strcmp (text_name + len - 5, ".text") == 0)
10391 len -= 5;
10392
10393 name = xmalloc (len + strlen (base_name) + 1);
10394 strcpy (name, text_name);
10395 strcpy (name + len, base_name);
b08b5071 10396 }
e0001a05 10397
74869ac7
BW
10398 /* Canonicalize section names to allow renaming literal sections.
10399 The group name, if any, came from the current text section and
10400 has already been canonicalized. */
10401 name = tc_canonicalize_symbol_name (name);
10402
10403 seg = bfd_get_section_by_name_if (stdoutput, name, match_section_group,
10404 (void *) group_name);
10405 if (! seg)
e0001a05 10406 {
74869ac7
BW
10407 flagword flags;
10408
10409 seg = subseg_force_new (name, 0);
10410
10411 if (! use_abs_literals)
b08b5071 10412 {
74869ac7 10413 /* Add the newly created literal segment to the list. */
b08b5071
BW
10414 seg_list *n = (seg_list *) xmalloc (sizeof (seg_list));
10415 n->seg = seg;
74869ac7
BW
10416 n->next = literal_head->next;
10417 literal_head->next = n;
b08b5071 10418 }
74869ac7
BW
10419
10420 flags = (SEC_HAS_CONTENTS | SEC_READONLY | SEC_ALLOC | SEC_LOAD
10421 | (linkonce ? (SEC_LINK_ONCE | SEC_LINK_DUPLICATES_DISCARD) : 0)
10422 | (use_abs_literals ? SEC_DATA : SEC_CODE));
10423
10424 elf_group_name (seg) = group_name;
10425
10426 bfd_set_section_flags (stdoutput, seg, flags);
b08b5071 10427 bfd_set_section_alignment (stdoutput, seg, 2);
e0001a05
NC
10428 }
10429
74869ac7 10430 *pcached = seg;
b08b5071 10431 subseg_set (current_section, current_subsec);
74869ac7 10432 return seg;
e0001a05
NC
10433}
10434
43cd72b9
BW
10435\f
10436/* Property Tables Stuff. */
10437
7fa3d080
BW
10438#define XTENSA_INSN_SEC_NAME ".xt.insn"
10439#define XTENSA_LIT_SEC_NAME ".xt.lit"
10440#define XTENSA_PROP_SEC_NAME ".xt.prop"
10441
10442typedef bfd_boolean (*frag_predicate) (const fragS *);
10443typedef void (*frag_flags_fn) (const fragS *, frag_flags *);
10444
b08b5071 10445static bfd_boolean get_frag_is_literal (const fragS *);
7fa3d080
BW
10446static void xtensa_create_property_segments
10447 (frag_predicate, frag_predicate, const char *, xt_section_type);
10448static void xtensa_create_xproperty_segments
10449 (frag_flags_fn, const char *, xt_section_type);
532f93bd 10450static bfd_boolean exclude_section_from_property_tables (segT);
7fa3d080
BW
10451static bfd_boolean section_has_property (segT, frag_predicate);
10452static bfd_boolean section_has_xproperty (segT, frag_flags_fn);
10453static void add_xt_block_frags
542f8b94 10454 (segT, xtensa_block_info **, frag_predicate, frag_predicate);
7fa3d080
BW
10455static bfd_boolean xtensa_frag_flags_is_empty (const frag_flags *);
10456static void xtensa_frag_flags_init (frag_flags *);
10457static void get_frag_property_flags (const fragS *, frag_flags *);
2f1bf5c1 10458static flagword frag_flags_to_number (const frag_flags *);
542f8b94 10459static void add_xt_prop_frags (segT, xtensa_block_info **, frag_flags_fn);
7fa3d080
BW
10460
10461/* Set up property tables after relaxation. */
10462
10463void
10464xtensa_post_relax_hook (void)
10465{
10466 xtensa_move_seg_list_to_beginning (literal_head);
7fa3d080
BW
10467
10468 xtensa_find_unmarked_state_frags ();
99ded152 10469 xtensa_mark_frags_for_org ();
6a7eedfe 10470 xtensa_mark_difference_of_two_symbols ();
7fa3d080 10471
b29757dc
BW
10472 xtensa_create_property_segments (get_frag_is_literal,
10473 NULL,
10474 XTENSA_LIT_SEC_NAME,
10475 xt_literal_sec);
7fa3d080
BW
10476 xtensa_create_xproperty_segments (get_frag_property_flags,
10477 XTENSA_PROP_SEC_NAME,
10478 xt_prop_sec);
10479
10480 if (warn_unaligned_branch_targets)
10481 bfd_map_over_sections (stdoutput, xtensa_find_unaligned_branch_targets, 0);
10482 bfd_map_over_sections (stdoutput, xtensa_find_unaligned_loops, 0);
10483}
10484
10485
43cd72b9
BW
10486/* This function is only meaningful after xtensa_move_literals. */
10487
10488static bfd_boolean
7fa3d080 10489get_frag_is_literal (const fragS *fragP)
43cd72b9 10490{
9c2799c2 10491 gas_assert (fragP != NULL);
43cd72b9
BW
10492 return fragP->tc_frag_data.is_literal;
10493}
10494
10495
43cd72b9 10496static void
7fa3d080
BW
10497xtensa_create_property_segments (frag_predicate property_function,
10498 frag_predicate end_property_function,
10499 const char *section_name_base,
10500 xt_section_type sec_type)
43cd72b9
BW
10501{
10502 segT *seclist;
10503
10504 /* Walk over all of the current segments.
10505 Walk over each fragment
10506 For each non-empty fragment,
10507 Build a property record (append where possible). */
10508
10509 for (seclist = &stdoutput->sections;
10510 seclist && *seclist;
10511 seclist = &(*seclist)->next)
10512 {
10513 segT sec = *seclist;
43cd72b9 10514
532f93bd 10515 if (exclude_section_from_property_tables (sec))
43cd72b9
BW
10516 continue;
10517
10518 if (section_has_property (sec, property_function))
10519 {
542f8b94
BW
10520 segment_info_type *xt_seg_info;
10521 xtensa_block_info **xt_blocks;
51c8ebc1 10522 segT prop_sec = xtensa_make_property_section (sec, section_name_base);
542f8b94
BW
10523
10524 prop_sec->output_section = prop_sec;
10525 subseg_set (prop_sec, 0);
10526 xt_seg_info = seg_info (prop_sec);
10527 xt_blocks = &xt_seg_info->tc_segment_info_data.blocks[sec_type];
10528
43cd72b9 10529 /* Walk over all of the frchains here and add new sections. */
542f8b94 10530 add_xt_block_frags (sec, xt_blocks, property_function,
43cd72b9
BW
10531 end_property_function);
10532 }
10533 }
10534
10535 /* Now we fill them out.... */
10536
10537 for (seclist = &stdoutput->sections;
10538 seclist && *seclist;
10539 seclist = &(*seclist)->next)
10540 {
10541 segment_info_type *seginfo;
10542 xtensa_block_info *block;
10543 segT sec = *seclist;
10544
10545 seginfo = seg_info (sec);
10546 block = seginfo->tc_segment_info_data.blocks[sec_type];
10547
10548 if (block)
10549 {
10550 xtensa_block_info *cur_block;
43cd72b9 10551 int num_recs = 0;
d77b99c9 10552 bfd_size_type rec_size;
43cd72b9
BW
10553
10554 for (cur_block = block; cur_block; cur_block = cur_block->next)
10555 num_recs++;
10556
10557 rec_size = num_recs * 8;
10558 bfd_set_section_size (stdoutput, sec, rec_size);
10559
43cd72b9
BW
10560 if (num_recs)
10561 {
43cd72b9 10562 char *frag_data;
542f8b94 10563 int i;
43cd72b9 10564
542f8b94
BW
10565 subseg_set (sec, 0);
10566 frag_data = frag_more (rec_size);
43cd72b9 10567 cur_block = block;
43cd72b9
BW
10568 for (i = 0; i < num_recs; i++)
10569 {
542f8b94 10570 fixS *fix;
e0001a05 10571
43cd72b9 10572 /* Write the fixup. */
9c2799c2 10573 gas_assert (cur_block);
542f8b94
BW
10574 fix = fix_new (frag_now, i * 8, 4,
10575 section_symbol (cur_block->sec),
10576 cur_block->offset,
10577 FALSE, BFD_RELOC_32);
10578 fix->fx_file = "<internal>";
43cd72b9 10579 fix->fx_line = 0;
e0001a05 10580
43cd72b9 10581 /* Write the length. */
542f8b94 10582 md_number_to_chars (&frag_data[4 + i * 8],
43cd72b9
BW
10583 cur_block->size, 4);
10584 cur_block = cur_block->next;
10585 }
542f8b94
BW
10586 frag_wane (frag_now);
10587 frag_new (0);
10588 frag_wane (frag_now);
43cd72b9
BW
10589 }
10590 }
10591 }
e0001a05
NC
10592}
10593
10594
7fa3d080
BW
10595static void
10596xtensa_create_xproperty_segments (frag_flags_fn flag_fn,
10597 const char *section_name_base,
10598 xt_section_type sec_type)
e0001a05
NC
10599{
10600 segT *seclist;
10601
10602 /* Walk over all of the current segments.
43cd72b9
BW
10603 Walk over each fragment.
10604 For each fragment that has instructions,
10605 build an instruction record (append where possible). */
e0001a05
NC
10606
10607 for (seclist = &stdoutput->sections;
10608 seclist && *seclist;
10609 seclist = &(*seclist)->next)
10610 {
10611 segT sec = *seclist;
43cd72b9 10612
532f93bd 10613 if (exclude_section_from_property_tables (sec))
43cd72b9
BW
10614 continue;
10615
10616 if (section_has_xproperty (sec, flag_fn))
e0001a05 10617 {
542f8b94
BW
10618 segment_info_type *xt_seg_info;
10619 xtensa_block_info **xt_blocks;
51c8ebc1 10620 segT prop_sec = xtensa_make_property_section (sec, section_name_base);
542f8b94
BW
10621
10622 prop_sec->output_section = prop_sec;
10623 subseg_set (prop_sec, 0);
10624 xt_seg_info = seg_info (prop_sec);
10625 xt_blocks = &xt_seg_info->tc_segment_info_data.blocks[sec_type];
10626
e0001a05 10627 /* Walk over all of the frchains here and add new sections. */
542f8b94 10628 add_xt_prop_frags (sec, xt_blocks, flag_fn);
e0001a05
NC
10629 }
10630 }
10631
10632 /* Now we fill them out.... */
10633
10634 for (seclist = &stdoutput->sections;
10635 seclist && *seclist;
10636 seclist = &(*seclist)->next)
10637 {
10638 segment_info_type *seginfo;
10639 xtensa_block_info *block;
10640 segT sec = *seclist;
43cd72b9 10641
e0001a05
NC
10642 seginfo = seg_info (sec);
10643 block = seginfo->tc_segment_info_data.blocks[sec_type];
10644
10645 if (block)
10646 {
10647 xtensa_block_info *cur_block;
43cd72b9 10648 int num_recs = 0;
d77b99c9 10649 bfd_size_type rec_size;
e0001a05
NC
10650
10651 for (cur_block = block; cur_block; cur_block = cur_block->next)
10652 num_recs++;
10653
43cd72b9 10654 rec_size = num_recs * (8 + 4);
e0001a05 10655 bfd_set_section_size (stdoutput, sec, rec_size);
43cd72b9
BW
10656 /* elf_section_data (sec)->this_hdr.sh_entsize = 12; */
10657
e0001a05
NC
10658 if (num_recs)
10659 {
e0001a05 10660 char *frag_data;
542f8b94 10661 int i;
e0001a05 10662
542f8b94
BW
10663 subseg_set (sec, 0);
10664 frag_data = frag_more (rec_size);
e0001a05 10665 cur_block = block;
e0001a05
NC
10666 for (i = 0; i < num_recs; i++)
10667 {
542f8b94 10668 fixS *fix;
e0001a05
NC
10669
10670 /* Write the fixup. */
9c2799c2 10671 gas_assert (cur_block);
542f8b94
BW
10672 fix = fix_new (frag_now, i * 12, 4,
10673 section_symbol (cur_block->sec),
10674 cur_block->offset,
10675 FALSE, BFD_RELOC_32);
10676 fix->fx_file = "<internal>";
e0001a05
NC
10677 fix->fx_line = 0;
10678
10679 /* Write the length. */
542f8b94 10680 md_number_to_chars (&frag_data[4 + i * 12],
e0001a05 10681 cur_block->size, 4);
542f8b94 10682 md_number_to_chars (&frag_data[8 + i * 12],
43cd72b9 10683 frag_flags_to_number (&cur_block->flags),
2f1bf5c1 10684 sizeof (flagword));
e0001a05
NC
10685 cur_block = cur_block->next;
10686 }
542f8b94
BW
10687 frag_wane (frag_now);
10688 frag_new (0);
10689 frag_wane (frag_now);
e0001a05
NC
10690 }
10691 }
10692 }
10693}
10694
10695
532f93bd
BW
10696static bfd_boolean
10697exclude_section_from_property_tables (segT sec)
10698{
10699 flagword flags = bfd_get_section_flags (stdoutput, sec);
10700
10701 /* Sections that don't contribute to the memory footprint are excluded. */
10702 if ((flags & SEC_DEBUGGING)
10703 || !(flags & SEC_ALLOC)
10704 || (flags & SEC_MERGE))
10705 return TRUE;
10706
10707 /* Linker cie and fde optimizations mess up property entries for
10708 eh_frame sections, but there is nothing inside them relevant to
10709 property tables anyway. */
10710 if (strcmp (sec->name, ".eh_frame") == 0)
10711 return TRUE;
10712
10713 return FALSE;
10714}
10715
10716
7fa3d080
BW
10717static bfd_boolean
10718section_has_property (segT sec, frag_predicate property_function)
e0001a05
NC
10719{
10720 segment_info_type *seginfo = seg_info (sec);
10721 fragS *fragP;
10722
10723 if (seginfo && seginfo->frchainP)
10724 {
10725 for (fragP = seginfo->frchainP->frch_root; fragP; fragP = fragP->fr_next)
10726 {
10727 if (property_function (fragP)
10728 && (fragP->fr_type != rs_fill || fragP->fr_fix != 0))
10729 return TRUE;
10730 }
10731 }
10732 return FALSE;
10733}
10734
10735
7fa3d080
BW
10736static bfd_boolean
10737section_has_xproperty (segT sec, frag_flags_fn property_function)
43cd72b9
BW
10738{
10739 segment_info_type *seginfo = seg_info (sec);
10740 fragS *fragP;
10741
10742 if (seginfo && seginfo->frchainP)
10743 {
10744 for (fragP = seginfo->frchainP->frch_root; fragP; fragP = fragP->fr_next)
10745 {
10746 frag_flags prop_flags;
10747 property_function (fragP, &prop_flags);
10748 if (!xtensa_frag_flags_is_empty (&prop_flags))
10749 return TRUE;
10750 }
10751 }
10752 return FALSE;
10753}
10754
10755
e0001a05
NC
10756/* Two types of block sections exist right now: literal and insns. */
10757
7fa3d080
BW
10758static void
10759add_xt_block_frags (segT sec,
7fa3d080
BW
10760 xtensa_block_info **xt_block,
10761 frag_predicate property_function,
10762 frag_predicate end_property_function)
e0001a05 10763{
e0001a05
NC
10764 fragS *fragP;
10765
e0001a05
NC
10766 /* Build it if needed. */
10767 while (*xt_block != NULL)
10768 xt_block = &(*xt_block)->next;
10769 /* We are either at NULL at the beginning or at the end. */
10770
10771 /* Walk through the frags. */
542f8b94 10772 if (seg_info (sec)->frchainP)
e0001a05 10773 {
542f8b94 10774 for (fragP = seg_info (sec)->frchainP->frch_root;
e0001a05
NC
10775 fragP;
10776 fragP = fragP->fr_next)
10777 {
10778 if (property_function (fragP)
10779 && (fragP->fr_type != rs_fill || fragP->fr_fix != 0))
10780 {
10781 if (*xt_block != NULL)
10782 {
10783 if ((*xt_block)->offset + (*xt_block)->size
10784 == fragP->fr_address)
10785 (*xt_block)->size += fragP->fr_fix;
10786 else
10787 xt_block = &((*xt_block)->next);
10788 }
10789 if (*xt_block == NULL)
10790 {
43cd72b9
BW
10791 xtensa_block_info *new_block = (xtensa_block_info *)
10792 xmalloc (sizeof (xtensa_block_info));
10793 new_block->sec = sec;
10794 new_block->offset = fragP->fr_address;
10795 new_block->size = fragP->fr_fix;
10796 new_block->next = NULL;
10797 xtensa_frag_flags_init (&new_block->flags);
10798 *xt_block = new_block;
10799 }
10800 if (end_property_function
10801 && end_property_function (fragP))
10802 {
10803 xt_block = &((*xt_block)->next);
10804 }
10805 }
10806 }
10807 }
10808}
10809
10810
10811/* Break the encapsulation of add_xt_prop_frags here. */
10812
7fa3d080
BW
10813static bfd_boolean
10814xtensa_frag_flags_is_empty (const frag_flags *prop_flags)
43cd72b9
BW
10815{
10816 if (prop_flags->is_literal
10817 || prop_flags->is_insn
10818 || prop_flags->is_data
10819 || prop_flags->is_unreachable)
10820 return FALSE;
10821 return TRUE;
10822}
10823
10824
7fa3d080
BW
10825static void
10826xtensa_frag_flags_init (frag_flags *prop_flags)
43cd72b9
BW
10827{
10828 memset (prop_flags, 0, sizeof (frag_flags));
10829}
10830
10831
7fa3d080
BW
10832static void
10833get_frag_property_flags (const fragS *fragP, frag_flags *prop_flags)
43cd72b9
BW
10834{
10835 xtensa_frag_flags_init (prop_flags);
10836 if (fragP->tc_frag_data.is_literal)
10837 prop_flags->is_literal = TRUE;
99ded152
BW
10838 if (fragP->tc_frag_data.is_specific_opcode
10839 || fragP->tc_frag_data.is_no_transform)
1f7efbae
BW
10840 {
10841 prop_flags->is_no_transform = TRUE;
10842 if (xtensa_frag_flags_is_empty (prop_flags))
10843 prop_flags->is_data = TRUE;
10844 }
43cd72b9 10845 if (fragP->tc_frag_data.is_unreachable)
7fa3d080 10846 prop_flags->is_unreachable = TRUE;
43cd72b9
BW
10847 else if (fragP->tc_frag_data.is_insn)
10848 {
10849 prop_flags->is_insn = TRUE;
10850 if (fragP->tc_frag_data.is_loop_target)
10851 prop_flags->insn.is_loop_target = TRUE;
10852 if (fragP->tc_frag_data.is_branch_target)
10853 prop_flags->insn.is_branch_target = TRUE;
43cd72b9
BW
10854 if (fragP->tc_frag_data.is_no_density)
10855 prop_flags->insn.is_no_density = TRUE;
10856 if (fragP->tc_frag_data.use_absolute_literals)
10857 prop_flags->insn.is_abslit = TRUE;
10858 }
10859 if (fragP->tc_frag_data.is_align)
10860 {
10861 prop_flags->is_align = TRUE;
10862 prop_flags->alignment = fragP->tc_frag_data.alignment;
10863 if (xtensa_frag_flags_is_empty (prop_flags))
10864 prop_flags->is_data = TRUE;
10865 }
10866}
10867
10868
2f1bf5c1 10869static flagword
7fa3d080 10870frag_flags_to_number (const frag_flags *prop_flags)
43cd72b9 10871{
2f1bf5c1 10872 flagword num = 0;
43cd72b9
BW
10873 if (prop_flags->is_literal)
10874 num |= XTENSA_PROP_LITERAL;
10875 if (prop_flags->is_insn)
10876 num |= XTENSA_PROP_INSN;
10877 if (prop_flags->is_data)
10878 num |= XTENSA_PROP_DATA;
10879 if (prop_flags->is_unreachable)
10880 num |= XTENSA_PROP_UNREACHABLE;
10881 if (prop_flags->insn.is_loop_target)
10882 num |= XTENSA_PROP_INSN_LOOP_TARGET;
10883 if (prop_flags->insn.is_branch_target)
10884 {
10885 num |= XTENSA_PROP_INSN_BRANCH_TARGET;
10886 num = SET_XTENSA_PROP_BT_ALIGN (num, prop_flags->insn.bt_align_priority);
10887 }
10888
10889 if (prop_flags->insn.is_no_density)
10890 num |= XTENSA_PROP_INSN_NO_DENSITY;
99ded152
BW
10891 if (prop_flags->is_no_transform)
10892 num |= XTENSA_PROP_NO_TRANSFORM;
43cd72b9
BW
10893 if (prop_flags->insn.is_no_reorder)
10894 num |= XTENSA_PROP_INSN_NO_REORDER;
10895 if (prop_flags->insn.is_abslit)
10896 num |= XTENSA_PROP_INSN_ABSLIT;
10897
10898 if (prop_flags->is_align)
10899 {
10900 num |= XTENSA_PROP_ALIGN;
10901 num = SET_XTENSA_PROP_ALIGNMENT (num, prop_flags->alignment);
10902 }
10903
10904 return num;
10905}
10906
10907
10908static bfd_boolean
7fa3d080
BW
10909xtensa_frag_flags_combinable (const frag_flags *prop_flags_1,
10910 const frag_flags *prop_flags_2)
43cd72b9
BW
10911{
10912 /* Cannot combine with an end marker. */
10913
10914 if (prop_flags_1->is_literal != prop_flags_2->is_literal)
10915 return FALSE;
10916 if (prop_flags_1->is_insn != prop_flags_2->is_insn)
10917 return FALSE;
10918 if (prop_flags_1->is_data != prop_flags_2->is_data)
10919 return FALSE;
10920
10921 if (prop_flags_1->is_insn)
10922 {
10923 /* Properties of the beginning of the frag. */
10924 if (prop_flags_2->insn.is_loop_target)
10925 return FALSE;
10926 if (prop_flags_2->insn.is_branch_target)
10927 return FALSE;
10928 if (prop_flags_1->insn.is_no_density !=
10929 prop_flags_2->insn.is_no_density)
10930 return FALSE;
99ded152
BW
10931 if (prop_flags_1->is_no_transform !=
10932 prop_flags_2->is_no_transform)
43cd72b9
BW
10933 return FALSE;
10934 if (prop_flags_1->insn.is_no_reorder !=
10935 prop_flags_2->insn.is_no_reorder)
10936 return FALSE;
10937 if (prop_flags_1->insn.is_abslit !=
10938 prop_flags_2->insn.is_abslit)
10939 return FALSE;
10940 }
10941
10942 if (prop_flags_1->is_align)
10943 return FALSE;
10944
10945 return TRUE;
10946}
10947
10948
7fa3d080
BW
10949static bfd_vma
10950xt_block_aligned_size (const xtensa_block_info *xt_block)
43cd72b9
BW
10951{
10952 bfd_vma end_addr;
d77b99c9 10953 unsigned align_bits;
43cd72b9
BW
10954
10955 if (!xt_block->flags.is_align)
10956 return xt_block->size;
10957
10958 end_addr = xt_block->offset + xt_block->size;
10959 align_bits = xt_block->flags.alignment;
10960 end_addr = ((end_addr + ((1 << align_bits) -1)) >> align_bits) << align_bits;
10961 return end_addr - xt_block->offset;
10962}
10963
10964
10965static bfd_boolean
7fa3d080
BW
10966xtensa_xt_block_combine (xtensa_block_info *xt_block,
10967 const xtensa_block_info *xt_block_2)
43cd72b9
BW
10968{
10969 if (xt_block->sec != xt_block_2->sec)
10970 return FALSE;
10971 if (xt_block->offset + xt_block_aligned_size (xt_block)
10972 != xt_block_2->offset)
10973 return FALSE;
10974
10975 if (xt_block_2->size == 0
10976 && (!xt_block_2->flags.is_unreachable
10977 || xt_block->flags.is_unreachable))
10978 {
10979 if (xt_block_2->flags.is_align
10980 && xt_block->flags.is_align)
10981 {
10982 /* Nothing needed. */
10983 if (xt_block->flags.alignment >= xt_block_2->flags.alignment)
10984 return TRUE;
10985 }
10986 else
10987 {
10988 if (xt_block_2->flags.is_align)
10989 {
10990 /* Push alignment to previous entry. */
10991 xt_block->flags.is_align = xt_block_2->flags.is_align;
10992 xt_block->flags.alignment = xt_block_2->flags.alignment;
10993 }
10994 return TRUE;
10995 }
10996 }
10997 if (!xtensa_frag_flags_combinable (&xt_block->flags,
10998 &xt_block_2->flags))
10999 return FALSE;
11000
11001 xt_block->size += xt_block_2->size;
11002
11003 if (xt_block_2->flags.is_align)
11004 {
11005 xt_block->flags.is_align = TRUE;
11006 xt_block->flags.alignment = xt_block_2->flags.alignment;
11007 }
11008
11009 return TRUE;
11010}
11011
11012
7fa3d080
BW
11013static void
11014add_xt_prop_frags (segT sec,
7fa3d080
BW
11015 xtensa_block_info **xt_block,
11016 frag_flags_fn property_function)
43cd72b9 11017{
43cd72b9
BW
11018 fragS *fragP;
11019
43cd72b9
BW
11020 /* Build it if needed. */
11021 while (*xt_block != NULL)
11022 {
11023 xt_block = &(*xt_block)->next;
11024 }
11025 /* We are either at NULL at the beginning or at the end. */
11026
11027 /* Walk through the frags. */
542f8b94 11028 if (seg_info (sec)->frchainP)
43cd72b9 11029 {
542f8b94 11030 for (fragP = seg_info (sec)->frchainP->frch_root; fragP;
43cd72b9
BW
11031 fragP = fragP->fr_next)
11032 {
11033 xtensa_block_info tmp_block;
11034 tmp_block.sec = sec;
11035 tmp_block.offset = fragP->fr_address;
11036 tmp_block.size = fragP->fr_fix;
11037 tmp_block.next = NULL;
11038 property_function (fragP, &tmp_block.flags);
11039
11040 if (!xtensa_frag_flags_is_empty (&tmp_block.flags))
11041 /* && fragP->fr_fix != 0) */
11042 {
11043 if ((*xt_block) == NULL
11044 || !xtensa_xt_block_combine (*xt_block, &tmp_block))
11045 {
11046 xtensa_block_info *new_block;
11047 if ((*xt_block) != NULL)
11048 xt_block = &(*xt_block)->next;
11049 new_block = (xtensa_block_info *)
11050 xmalloc (sizeof (xtensa_block_info));
11051 *new_block = tmp_block;
11052 *xt_block = new_block;
11053 }
11054 }
11055 }
11056 }
11057}
11058
11059\f
11060/* op_placement_info_table */
11061
11062/* op_placement_info makes it easier to determine which
11063 ops can go in which slots. */
11064
11065static void
7fa3d080 11066init_op_placement_info_table (void)
43cd72b9
BW
11067{
11068 xtensa_isa isa = xtensa_default_isa;
11069 xtensa_insnbuf ibuf = xtensa_insnbuf_alloc (isa);
11070 xtensa_opcode opcode;
11071 xtensa_format fmt;
11072 int slot;
11073 int num_opcodes = xtensa_isa_num_opcodes (isa);
11074
11075 op_placement_table = (op_placement_info_table)
11076 xmalloc (sizeof (op_placement_info) * num_opcodes);
9c2799c2 11077 gas_assert (xtensa_isa_num_formats (isa) < MAX_FORMATS);
43cd72b9
BW
11078
11079 for (opcode = 0; opcode < num_opcodes; opcode++)
11080 {
11081 op_placement_info *opi = &op_placement_table[opcode];
11082 /* FIXME: Make tinsn allocation dynamic. */
51add5c3 11083 if (xtensa_opcode_num_operands (isa, opcode) > MAX_INSN_ARGS)
43cd72b9 11084 as_fatal (_("too many operands in instruction"));
43cd72b9
BW
11085 opi->narrowest = XTENSA_UNDEFINED;
11086 opi->narrowest_size = 0x7F;
b2d179be 11087 opi->narrowest_slot = 0;
43cd72b9
BW
11088 opi->formats = 0;
11089 opi->num_formats = 0;
11090 opi->issuef = 0;
11091 for (fmt = 0; fmt < xtensa_isa_num_formats (isa); fmt++)
11092 {
11093 opi->slots[fmt] = 0;
11094 for (slot = 0; slot < xtensa_format_num_slots (isa, fmt); slot++)
11095 {
11096 if (xtensa_opcode_encode (isa, fmt, slot, ibuf, opcode) == 0)
11097 {
11098 int fmt_length = xtensa_format_length (isa, fmt);
11099 opi->issuef++;
11100 set_bit (fmt, opi->formats);
11101 set_bit (slot, opi->slots[fmt]);
a02728c8
BW
11102 if (fmt_length < opi->narrowest_size
11103 || (fmt_length == opi->narrowest_size
11104 && (xtensa_format_num_slots (isa, fmt)
11105 < xtensa_format_num_slots (isa,
11106 opi->narrowest))))
43cd72b9
BW
11107 {
11108 opi->narrowest = fmt;
11109 opi->narrowest_size = fmt_length;
b2d179be 11110 opi->narrowest_slot = slot;
43cd72b9 11111 }
e0001a05
NC
11112 }
11113 }
43cd72b9
BW
11114 if (opi->formats)
11115 opi->num_formats++;
e0001a05
NC
11116 }
11117 }
43cd72b9
BW
11118 xtensa_insnbuf_free (isa, ibuf);
11119}
11120
11121
11122bfd_boolean
7fa3d080 11123opcode_fits_format_slot (xtensa_opcode opcode, xtensa_format fmt, int slot)
43cd72b9
BW
11124{
11125 return bit_is_set (slot, op_placement_table[opcode].slots[fmt]);
11126}
11127
11128
11129/* If the opcode is available in a single slot format, return its size. */
11130
7fa3d080
BW
11131static int
11132xg_get_single_size (xtensa_opcode opcode)
43cd72b9 11133{
b2d179be 11134 return op_placement_table[opcode].narrowest_size;
43cd72b9
BW
11135}
11136
11137
7fa3d080
BW
11138static xtensa_format
11139xg_get_single_format (xtensa_opcode opcode)
43cd72b9 11140{
b2d179be
BW
11141 return op_placement_table[opcode].narrowest;
11142}
11143
11144
11145static int
11146xg_get_single_slot (xtensa_opcode opcode)
11147{
11148 return op_placement_table[opcode].narrowest_slot;
e0001a05
NC
11149}
11150
11151\f
11152/* Instruction Stack Functions (from "xtensa-istack.h"). */
11153
11154void
7fa3d080 11155istack_init (IStack *stack)
e0001a05
NC
11156{
11157 memset (stack, 0, sizeof (IStack));
11158 stack->ninsn = 0;
11159}
11160
11161
11162bfd_boolean
7fa3d080 11163istack_empty (IStack *stack)
e0001a05
NC
11164{
11165 return (stack->ninsn == 0);
11166}
11167
11168
11169bfd_boolean
7fa3d080 11170istack_full (IStack *stack)
e0001a05
NC
11171{
11172 return (stack->ninsn == MAX_ISTACK);
11173}
11174
11175
11176/* Return a pointer to the top IStack entry.
43cd72b9 11177 It is an error to call this if istack_empty () is TRUE. */
e0001a05
NC
11178
11179TInsn *
7fa3d080 11180istack_top (IStack *stack)
e0001a05
NC
11181{
11182 int rec = stack->ninsn - 1;
9c2799c2 11183 gas_assert (!istack_empty (stack));
e0001a05
NC
11184 return &stack->insn[rec];
11185}
11186
11187
11188/* Add a new TInsn to an IStack.
43cd72b9 11189 It is an error to call this if istack_full () is TRUE. */
e0001a05
NC
11190
11191void
7fa3d080 11192istack_push (IStack *stack, TInsn *insn)
e0001a05
NC
11193{
11194 int rec = stack->ninsn;
9c2799c2 11195 gas_assert (!istack_full (stack));
43cd72b9 11196 stack->insn[rec] = *insn;
e0001a05
NC
11197 stack->ninsn++;
11198}
11199
11200
11201/* Clear space for the next TInsn on the IStack and return a pointer
43cd72b9 11202 to it. It is an error to call this if istack_full () is TRUE. */
e0001a05
NC
11203
11204TInsn *
7fa3d080 11205istack_push_space (IStack *stack)
e0001a05
NC
11206{
11207 int rec = stack->ninsn;
11208 TInsn *insn;
9c2799c2 11209 gas_assert (!istack_full (stack));
e0001a05 11210 insn = &stack->insn[rec];
60242db2 11211 tinsn_init (insn);
e0001a05
NC
11212 stack->ninsn++;
11213 return insn;
11214}
11215
11216
11217/* Remove the last pushed instruction. It is an error to call this if
43cd72b9 11218 istack_empty () returns TRUE. */
e0001a05
NC
11219
11220void
7fa3d080 11221istack_pop (IStack *stack)
e0001a05
NC
11222{
11223 int rec = stack->ninsn - 1;
9c2799c2 11224 gas_assert (!istack_empty (stack));
e0001a05 11225 stack->ninsn--;
60242db2 11226 tinsn_init (&stack->insn[rec]);
e0001a05
NC
11227}
11228
11229\f
11230/* TInsn functions. */
11231
11232void
7fa3d080 11233tinsn_init (TInsn *dst)
e0001a05
NC
11234{
11235 memset (dst, 0, sizeof (TInsn));
11236}
11237
11238
43cd72b9 11239/* Return TRUE if ANY of the operands in the insn are symbolic. */
e0001a05
NC
11240
11241static bfd_boolean
7fa3d080 11242tinsn_has_symbolic_operands (const TInsn *insn)
e0001a05
NC
11243{
11244 int i;
11245 int n = insn->ntok;
11246
9c2799c2 11247 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
11248
11249 for (i = 0; i < n; ++i)
11250 {
11251 switch (insn->tok[i].X_op)
11252 {
11253 case O_register:
11254 case O_constant:
11255 break;
11256 default:
11257 return TRUE;
11258 }
11259 }
11260 return FALSE;
11261}
11262
11263
11264bfd_boolean
7fa3d080 11265tinsn_has_invalid_symbolic_operands (const TInsn *insn)
e0001a05 11266{
43cd72b9 11267 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
11268 int i;
11269 int n = insn->ntok;
11270
9c2799c2 11271 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
11272
11273 for (i = 0; i < n; ++i)
11274 {
11275 switch (insn->tok[i].X_op)
11276 {
11277 case O_register:
11278 case O_constant:
11279 break;
43cd72b9
BW
11280 case O_big:
11281 case O_illegal:
11282 case O_absent:
11283 /* Errors for these types are caught later. */
11284 break;
11285 case O_hi16:
11286 case O_lo16:
e0001a05 11287 default:
43cd72b9
BW
11288 /* Symbolic immediates are only allowed on the last immediate
11289 operand. At this time, CONST16 is the only opcode where we
e7da6241 11290 support non-PC-relative relocations. */
43cd72b9
BW
11291 if (i != get_relaxable_immed (insn->opcode)
11292 || (xtensa_operand_is_PCrelative (isa, insn->opcode, i) != 1
11293 && insn->opcode != xtensa_const16_opcode))
11294 {
431ad2d0 11295 as_bad (_("invalid symbolic operand"));
43cd72b9
BW
11296 return TRUE;
11297 }
e0001a05
NC
11298 }
11299 }
11300 return FALSE;
11301}
11302
11303
11304/* For assembly code with complex expressions (e.g. subtraction),
11305 we have to build them in the literal pool so that
11306 their results are calculated correctly after relaxation.
11307 The relaxation only handles expressions that
11308 boil down to SYMBOL + OFFSET. */
11309
11310static bfd_boolean
7fa3d080 11311tinsn_has_complex_operands (const TInsn *insn)
e0001a05
NC
11312{
11313 int i;
11314 int n = insn->ntok;
9c2799c2 11315 gas_assert (insn->insn_type == ITYPE_INSN);
e0001a05
NC
11316 for (i = 0; i < n; ++i)
11317 {
11318 switch (insn->tok[i].X_op)
11319 {
11320 case O_register:
11321 case O_constant:
11322 case O_symbol:
43cd72b9
BW
11323 case O_lo16:
11324 case O_hi16:
e0001a05
NC
11325 break;
11326 default:
11327 return TRUE;
11328 }
11329 }
11330 return FALSE;
11331}
11332
11333
b2d179be
BW
11334/* Encode a TInsn opcode and its constant operands into slotbuf.
11335 Return TRUE if there is a symbol in the immediate field. This
11336 function assumes that:
11337 1) The number of operands are correct.
11338 2) The insn_type is ITYPE_INSN.
11339 3) The opcode can be encoded in the specified format and slot.
11340 4) Operands are either O_constant or O_symbol, and all constants fit. */
43cd72b9
BW
11341
11342static bfd_boolean
7fa3d080
BW
11343tinsn_to_slotbuf (xtensa_format fmt,
11344 int slot,
11345 TInsn *tinsn,
11346 xtensa_insnbuf slotbuf)
43cd72b9
BW
11347{
11348 xtensa_isa isa = xtensa_default_isa;
11349 xtensa_opcode opcode = tinsn->opcode;
11350 bfd_boolean has_fixup = FALSE;
11351 int noperands = xtensa_opcode_num_operands (isa, opcode);
11352 int i;
11353
9c2799c2 11354 gas_assert (tinsn->insn_type == ITYPE_INSN);
43cd72b9
BW
11355 if (noperands != tinsn->ntok)
11356 as_fatal (_("operand number mismatch"));
11357
11358 if (xtensa_opcode_encode (isa, fmt, slot, slotbuf, opcode))
11359 {
11360 as_bad (_("cannot encode opcode \"%s\" in the given format \"%s\""),
11361 xtensa_opcode_name (isa, opcode), xtensa_format_name (isa, fmt));
11362 return FALSE;
11363 }
11364
11365 for (i = 0; i < noperands; i++)
11366 {
91d6fa6a 11367 expressionS *exp = &tinsn->tok[i];
d77b99c9
BW
11368 int rc;
11369 unsigned line;
43cd72b9
BW
11370 char *file_name;
11371 uint32 opnd_value;
11372
91d6fa6a 11373 switch (exp->X_op)
43cd72b9
BW
11374 {
11375 case O_register:
11376 if (xtensa_operand_is_visible (isa, opcode, i) == 0)
11377 break;
11378 /* The register number has already been checked in
11379 expression_maybe_register, so we don't need to check here. */
91d6fa6a 11380 opnd_value = exp->X_add_number;
43cd72b9
BW
11381 (void) xtensa_operand_encode (isa, opcode, i, &opnd_value);
11382 rc = xtensa_operand_set_field (isa, opcode, i, fmt, slot, slotbuf,
11383 opnd_value);
11384 if (rc != 0)
11385 as_warn (_("xtensa-isa failure: %s"), xtensa_isa_error_msg (isa));
11386 break;
11387
11388 case O_constant:
11389 if (xtensa_operand_is_visible (isa, opcode, i) == 0)
11390 break;
11391 as_where (&file_name, &line);
11392 /* It is a constant and we called this function
11393 then we have to try to fit it. */
11394 xtensa_insnbuf_set_operand (slotbuf, fmt, slot, opcode, i,
91d6fa6a 11395 exp->X_add_number, file_name, line);
e0001a05
NC
11396 break;
11397
e0001a05
NC
11398 default:
11399 has_fixup = TRUE;
11400 break;
11401 }
11402 }
43cd72b9 11403
e0001a05
NC
11404 return has_fixup;
11405}
11406
11407
b2d179be
BW
11408/* Encode a single TInsn into an insnbuf. If the opcode can only be encoded
11409 into a multi-slot instruction, fill the other slots with NOPs.
11410 Return TRUE if there is a symbol in the immediate field. See also the
11411 assumptions listed for tinsn_to_slotbuf. */
11412
11413static bfd_boolean
11414tinsn_to_insnbuf (TInsn *tinsn, xtensa_insnbuf insnbuf)
11415{
11416 static xtensa_insnbuf slotbuf = 0;
11417 static vliw_insn vinsn;
11418 xtensa_isa isa = xtensa_default_isa;
11419 bfd_boolean has_fixup = FALSE;
11420 int i;
11421
11422 if (!slotbuf)
11423 {
11424 slotbuf = xtensa_insnbuf_alloc (isa);
11425 xg_init_vinsn (&vinsn);
11426 }
11427
11428 xg_clear_vinsn (&vinsn);
11429
11430 bundle_tinsn (tinsn, &vinsn);
11431
11432 xtensa_format_encode (isa, vinsn.format, insnbuf);
11433
11434 for (i = 0; i < vinsn.num_slots; i++)
11435 {
11436 /* Only one slot may have a fix-up because the rest contains NOPs. */
11437 has_fixup |=
11438 tinsn_to_slotbuf (vinsn.format, i, &vinsn.slots[i], vinsn.slotbuf[i]);
11439 xtensa_format_set_slot (isa, vinsn.format, i, insnbuf, vinsn.slotbuf[i]);
11440 }
11441
11442 return has_fixup;
11443}
11444
11445
43cd72b9 11446/* Check the instruction arguments. Return TRUE on failure. */
e0001a05 11447
7fa3d080
BW
11448static bfd_boolean
11449tinsn_check_arguments (const TInsn *insn)
e0001a05
NC
11450{
11451 xtensa_isa isa = xtensa_default_isa;
11452 xtensa_opcode opcode = insn->opcode;
6dc6b655
BW
11453 xtensa_regfile t1_regfile, t2_regfile;
11454 int t1_reg, t2_reg;
11455 int t1_base_reg, t1_last_reg;
11456 int t2_base_reg, t2_last_reg;
11457 char t1_inout, t2_inout;
11458 int i, j;
e0001a05
NC
11459
11460 if (opcode == XTENSA_UNDEFINED)
11461 {
11462 as_bad (_("invalid opcode"));
11463 return TRUE;
11464 }
11465
43cd72b9 11466 if (xtensa_opcode_num_operands (isa, opcode) > insn->ntok)
e0001a05
NC
11467 {
11468 as_bad (_("too few operands"));
11469 return TRUE;
11470 }
11471
43cd72b9 11472 if (xtensa_opcode_num_operands (isa, opcode) < insn->ntok)
e0001a05
NC
11473 {
11474 as_bad (_("too many operands"));
11475 return TRUE;
11476 }
6dc6b655
BW
11477
11478 /* Check registers. */
11479 for (j = 0; j < insn->ntok; j++)
11480 {
11481 if (xtensa_operand_is_register (isa, insn->opcode, j) != 1)
11482 continue;
11483
11484 t2_regfile = xtensa_operand_regfile (isa, insn->opcode, j);
11485 t2_base_reg = insn->tok[j].X_add_number;
11486 t2_last_reg
11487 = t2_base_reg + xtensa_operand_num_regs (isa, insn->opcode, j);
11488
11489 for (i = 0; i < insn->ntok; i++)
11490 {
11491 if (i == j)
11492 continue;
11493
11494 if (xtensa_operand_is_register (isa, insn->opcode, i) != 1)
11495 continue;
11496
11497 t1_regfile = xtensa_operand_regfile (isa, insn->opcode, i);
11498
11499 if (t1_regfile != t2_regfile)
11500 continue;
11501
11502 t1_inout = xtensa_operand_inout (isa, insn->opcode, i);
11503 t2_inout = xtensa_operand_inout (isa, insn->opcode, j);
11504
11505 t1_base_reg = insn->tok[i].X_add_number;
11506 t1_last_reg = (t1_base_reg
11507 + xtensa_operand_num_regs (isa, insn->opcode, i));
11508
11509 for (t1_reg = t1_base_reg; t1_reg < t1_last_reg; t1_reg++)
11510 {
11511 for (t2_reg = t2_base_reg; t2_reg < t2_last_reg; t2_reg++)
11512 {
11513 if (t1_reg != t2_reg)
11514 continue;
11515
11516 if (t1_inout != 'i' && t2_inout != 'i')
11517 {
11518 as_bad (_("multiple writes to the same register"));
11519 return TRUE;
11520 }
11521 }
11522 }
11523 }
11524 }
e0001a05
NC
11525 return FALSE;
11526}
11527
11528
11529/* Load an instruction from its encoded form. */
11530
11531static void
7fa3d080 11532tinsn_from_chars (TInsn *tinsn, char *f, int slot)
e0001a05 11533{
43cd72b9 11534 vliw_insn vinsn;
e0001a05 11535
43cd72b9
BW
11536 xg_init_vinsn (&vinsn);
11537 vinsn_from_chars (&vinsn, f);
11538
11539 *tinsn = vinsn.slots[slot];
11540 xg_free_vinsn (&vinsn);
11541}
e0001a05 11542
43cd72b9
BW
11543
11544static void
7fa3d080
BW
11545tinsn_from_insnbuf (TInsn *tinsn,
11546 xtensa_insnbuf slotbuf,
11547 xtensa_format fmt,
11548 int slot)
43cd72b9
BW
11549{
11550 int i;
11551 xtensa_isa isa = xtensa_default_isa;
e0001a05
NC
11552
11553 /* Find the immed. */
43cd72b9
BW
11554 tinsn_init (tinsn);
11555 tinsn->insn_type = ITYPE_INSN;
11556 tinsn->is_specific_opcode = FALSE; /* must not be specific */
11557 tinsn->opcode = xtensa_opcode_decode (isa, fmt, slot, slotbuf);
11558 tinsn->ntok = xtensa_opcode_num_operands (isa, tinsn->opcode);
11559 for (i = 0; i < tinsn->ntok; i++)
e0001a05 11560 {
43cd72b9
BW
11561 set_expr_const (&tinsn->tok[i],
11562 xtensa_insnbuf_get_operand (slotbuf, fmt, slot,
11563 tinsn->opcode, i));
e0001a05
NC
11564 }
11565}
11566
11567
11568/* Read the value of the relaxable immed from the fr_symbol and fr_offset. */
11569
11570static void
7fa3d080 11571tinsn_immed_from_frag (TInsn *tinsn, fragS *fragP, int slot)
e0001a05 11572{
43cd72b9 11573 xtensa_opcode opcode = tinsn->opcode;
e0001a05
NC
11574 int opnum;
11575
43cd72b9 11576 if (fragP->tc_frag_data.slot_symbols[slot])
e0001a05
NC
11577 {
11578 opnum = get_relaxable_immed (opcode);
9c2799c2 11579 gas_assert (opnum >= 0);
e7da6241
BW
11580 set_expr_symbol_offset (&tinsn->tok[opnum],
11581 fragP->tc_frag_data.slot_symbols[slot],
11582 fragP->tc_frag_data.slot_offsets[slot]);
e0001a05 11583 }
19e8f41a 11584 tinsn->extra_arg = fragP->tc_frag_data.free_reg[slot];
e0001a05
NC
11585}
11586
11587
11588static int
7fa3d080 11589get_num_stack_text_bytes (IStack *istack)
e0001a05
NC
11590{
11591 int i;
11592 int text_bytes = 0;
11593
11594 for (i = 0; i < istack->ninsn; i++)
11595 {
43cd72b9
BW
11596 TInsn *tinsn = &istack->insn[i];
11597 if (tinsn->insn_type == ITYPE_INSN)
11598 text_bytes += xg_get_single_size (tinsn->opcode);
e0001a05
NC
11599 }
11600 return text_bytes;
11601}
11602
11603
11604static int
7fa3d080 11605get_num_stack_literal_bytes (IStack *istack)
e0001a05
NC
11606{
11607 int i;
11608 int lit_bytes = 0;
11609
11610 for (i = 0; i < istack->ninsn; i++)
11611 {
43cd72b9
BW
11612 TInsn *tinsn = &istack->insn[i];
11613 if (tinsn->insn_type == ITYPE_LITERAL && tinsn->ntok == 1)
e0001a05
NC
11614 lit_bytes += 4;
11615 }
11616 return lit_bytes;
11617}
11618
43cd72b9
BW
11619\f
11620/* vliw_insn functions. */
11621
7fa3d080
BW
11622static void
11623xg_init_vinsn (vliw_insn *v)
43cd72b9
BW
11624{
11625 int i;
11626 xtensa_isa isa = xtensa_default_isa;
11627
11628 xg_clear_vinsn (v);
11629
11630 v->insnbuf = xtensa_insnbuf_alloc (isa);
11631 if (v->insnbuf == NULL)
11632 as_fatal (_("out of memory"));
11633
62af60e2 11634 for (i = 0; i < config_max_slots; i++)
43cd72b9 11635 {
43cd72b9
BW
11636 v->slotbuf[i] = xtensa_insnbuf_alloc (isa);
11637 if (v->slotbuf[i] == NULL)
11638 as_fatal (_("out of memory"));
11639 }
11640}
11641
11642
7fa3d080
BW
11643static void
11644xg_clear_vinsn (vliw_insn *v)
43cd72b9
BW
11645{
11646 int i;
65738a7d 11647
62af60e2
SA
11648 memset (v, 0, offsetof (vliw_insn, slots)
11649 + sizeof(TInsn) * config_max_slots);
65738a7d 11650
43cd72b9
BW
11651 v->format = XTENSA_UNDEFINED;
11652 v->num_slots = 0;
11653 v->inside_bundle = FALSE;
11654
11655 if (xt_saved_debug_type != DEBUG_NONE)
11656 debug_type = xt_saved_debug_type;
11657
62af60e2 11658 for (i = 0; i < config_max_slots; i++)
65738a7d 11659 v->slots[i].opcode = XTENSA_UNDEFINED;
43cd72b9
BW
11660}
11661
11662
d8392fd9
SA
11663static void
11664xg_copy_vinsn (vliw_insn *dst, vliw_insn *src)
11665{
11666 memcpy (dst, src,
11667 offsetof(vliw_insn, slots) + src->num_slots * sizeof(TInsn));
11668 dst->insnbuf = src->insnbuf;
11669 memcpy (dst->slotbuf, src->slotbuf, src->num_slots * sizeof(xtensa_insnbuf));
11670}
11671
11672
7fa3d080
BW
11673static bfd_boolean
11674vinsn_has_specific_opcodes (vliw_insn *v)
43cd72b9
BW
11675{
11676 int i;
c138bc38 11677
43cd72b9
BW
11678 for (i = 0; i < v->num_slots; i++)
11679 {
11680 if (v->slots[i].is_specific_opcode)
11681 return TRUE;
11682 }
11683 return FALSE;
11684}
11685
11686
7fa3d080
BW
11687static void
11688xg_free_vinsn (vliw_insn *v)
43cd72b9
BW
11689{
11690 int i;
11691 xtensa_insnbuf_free (xtensa_default_isa, v->insnbuf);
62af60e2 11692 for (i = 0; i < config_max_slots; i++)
43cd72b9
BW
11693 xtensa_insnbuf_free (xtensa_default_isa, v->slotbuf[i]);
11694}
11695
11696
e7da6241
BW
11697/* Encode a vliw_insn into an insnbuf. Return TRUE if there are any symbolic
11698 operands. See also the assumptions listed for tinsn_to_slotbuf. */
43cd72b9
BW
11699
11700static bfd_boolean
7fa3d080
BW
11701vinsn_to_insnbuf (vliw_insn *vinsn,
11702 char *frag_offset,
11703 fragS *fragP,
11704 bfd_boolean record_fixup)
43cd72b9
BW
11705{
11706 xtensa_isa isa = xtensa_default_isa;
11707 xtensa_format fmt = vinsn->format;
11708 xtensa_insnbuf insnbuf = vinsn->insnbuf;
11709 int slot;
11710 bfd_boolean has_fixup = FALSE;
11711
11712 xtensa_format_encode (isa, fmt, insnbuf);
11713
11714 for (slot = 0; slot < vinsn->num_slots; slot++)
11715 {
11716 TInsn *tinsn = &vinsn->slots[slot];
19e8f41a 11717 expressionS *extra_arg = &tinsn->extra_arg;
43cd72b9
BW
11718 bfd_boolean tinsn_has_fixup =
11719 tinsn_to_slotbuf (vinsn->format, slot, tinsn,
11720 vinsn->slotbuf[slot]);
11721
11722 xtensa_format_set_slot (isa, fmt, slot,
11723 insnbuf, vinsn->slotbuf[slot]);
19e8f41a 11724 if (extra_arg->X_op != O_illegal && extra_arg->X_op != O_register)
28dbbc02
BW
11725 {
11726 if (vinsn->num_slots != 1)
11727 as_bad (_("TLS relocation not allowed in FLIX bundle"));
11728 else if (record_fixup)
11729 /* Instructions that generate TLS relocations should always be
11730 relaxed in the front-end. If "record_fixup" is set, then this
11731 function is being called during back-end relaxation, so flag
11732 the unexpected behavior as an error. */
11733 as_bad (_("unexpected TLS relocation"));
11734 else
11735 fix_new (fragP, frag_offset - fragP->fr_literal,
11736 xtensa_format_length (isa, fmt),
19e8f41a
BW
11737 extra_arg->X_add_symbol, extra_arg->X_add_number,
11738 FALSE, map_operator_to_reloc (extra_arg->X_op, FALSE));
28dbbc02 11739 }
e7da6241 11740 if (tinsn_has_fixup)
43cd72b9
BW
11741 {
11742 int i;
11743 xtensa_opcode opcode = tinsn->opcode;
11744 int noperands = xtensa_opcode_num_operands (isa, opcode);
11745 has_fixup = TRUE;
11746
11747 for (i = 0; i < noperands; i++)
11748 {
91d6fa6a
NC
11749 expressionS* exp = &tinsn->tok[i];
11750 switch (exp->X_op)
43cd72b9
BW
11751 {
11752 case O_symbol:
11753 case O_lo16:
11754 case O_hi16:
11755 if (get_relaxable_immed (opcode) == i)
11756 {
e7da6241
BW
11757 /* Add a fix record for the instruction, except if this
11758 function is being called prior to relaxation, i.e.,
11759 if record_fixup is false, and the instruction might
11760 be relaxed later. */
11761 if (record_fixup
11762 || tinsn->is_specific_opcode
11763 || !xg_is_relaxable_insn (tinsn, 0))
43cd72b9 11764 {
91d6fa6a 11765 xg_add_opcode_fix (tinsn, i, fmt, slot, exp, fragP,
e7da6241 11766 frag_offset - fragP->fr_literal);
43cd72b9
BW
11767 }
11768 else
11769 {
91d6fa6a 11770 if (exp->X_op != O_symbol)
e7da6241 11771 as_bad (_("invalid operand"));
91d6fa6a
NC
11772 tinsn->symbol = exp->X_add_symbol;
11773 tinsn->offset = exp->X_add_number;
43cd72b9
BW
11774 }
11775 }
11776 else
e7da6241 11777 as_bad (_("symbolic operand not allowed"));
43cd72b9
BW
11778 break;
11779
11780 case O_constant:
11781 case O_register:
11782 break;
11783
43cd72b9 11784 default:
e7da6241 11785 as_bad (_("expression too complex"));
43cd72b9
BW
11786 break;
11787 }
11788 }
11789 }
11790 }
11791
11792 return has_fixup;
11793}
11794
11795
11796static void
7fa3d080 11797vinsn_from_chars (vliw_insn *vinsn, char *f)
43cd72b9
BW
11798{
11799 static xtensa_insnbuf insnbuf = NULL;
11800 static xtensa_insnbuf slotbuf = NULL;
11801 int i;
11802 xtensa_format fmt;
11803 xtensa_isa isa = xtensa_default_isa;
11804
11805 if (!insnbuf)
11806 {
11807 insnbuf = xtensa_insnbuf_alloc (isa);
11808 slotbuf = xtensa_insnbuf_alloc (isa);
11809 }
11810
d77b99c9 11811 xtensa_insnbuf_from_chars (isa, insnbuf, (unsigned char *) f, 0);
43cd72b9
BW
11812 fmt = xtensa_format_decode (isa, insnbuf);
11813 if (fmt == XTENSA_UNDEFINED)
11814 as_fatal (_("cannot decode instruction format"));
11815 vinsn->format = fmt;
11816 vinsn->num_slots = xtensa_format_num_slots (isa, fmt);
11817
11818 for (i = 0; i < vinsn->num_slots; i++)
11819 {
11820 TInsn *tinsn = &vinsn->slots[i];
11821 xtensa_format_get_slot (isa, fmt, i, insnbuf, slotbuf);
11822 tinsn_from_insnbuf (tinsn, slotbuf, fmt, i);
11823 }
11824}
11825
e0001a05
NC
11826\f
11827/* Expression utilities. */
11828
43cd72b9 11829/* Return TRUE if the expression is an integer constant. */
e0001a05
NC
11830
11831bfd_boolean
7fa3d080 11832expr_is_const (const expressionS *s)
e0001a05
NC
11833{
11834 return (s->X_op == O_constant);
11835}
11836
11837
11838/* Get the expression constant.
43cd72b9 11839 Calling this is illegal if expr_is_const () returns TRUE. */
e0001a05
NC
11840
11841offsetT
7fa3d080 11842get_expr_const (const expressionS *s)
e0001a05 11843{
9c2799c2 11844 gas_assert (expr_is_const (s));
e0001a05
NC
11845 return s->X_add_number;
11846}
11847
11848
11849/* Set the expression to a constant value. */
11850
11851void
7fa3d080 11852set_expr_const (expressionS *s, offsetT val)
e0001a05
NC
11853{
11854 s->X_op = O_constant;
11855 s->X_add_number = val;
11856 s->X_add_symbol = NULL;
11857 s->X_op_symbol = NULL;
11858}
11859
11860
43cd72b9 11861bfd_boolean
7fa3d080 11862expr_is_register (const expressionS *s)
43cd72b9
BW
11863{
11864 return (s->X_op == O_register);
11865}
11866
11867
11868/* Get the expression constant.
11869 Calling this is illegal if expr_is_const () returns TRUE. */
11870
11871offsetT
7fa3d080 11872get_expr_register (const expressionS *s)
43cd72b9 11873{
9c2799c2 11874 gas_assert (expr_is_register (s));
43cd72b9
BW
11875 return s->X_add_number;
11876}
11877
11878
e0001a05
NC
11879/* Set the expression to a symbol + constant offset. */
11880
11881void
7fa3d080 11882set_expr_symbol_offset (expressionS *s, symbolS *sym, offsetT offset)
e0001a05
NC
11883{
11884 s->X_op = O_symbol;
11885 s->X_add_symbol = sym;
11886 s->X_op_symbol = NULL; /* unused */
11887 s->X_add_number = offset;
11888}
11889
11890
43cd72b9
BW
11891/* Return TRUE if the two expressions are equal. */
11892
e0001a05 11893bfd_boolean
7fa3d080 11894expr_is_equal (expressionS *s1, expressionS *s2)
e0001a05
NC
11895{
11896 if (s1->X_op != s2->X_op)
11897 return FALSE;
11898 if (s1->X_add_symbol != s2->X_add_symbol)
11899 return FALSE;
11900 if (s1->X_op_symbol != s2->X_op_symbol)
11901 return FALSE;
11902 if (s1->X_add_number != s2->X_add_number)
11903 return FALSE;
11904 return TRUE;
11905}
11906
11907
11908static void
7fa3d080 11909copy_expr (expressionS *dst, const expressionS *src)
e0001a05
NC
11910{
11911 memcpy (dst, src, sizeof (expressionS));
11912}
11913
11914\f
9456465c 11915/* Support for the "--rename-section" option. */
e0001a05
NC
11916
11917struct rename_section_struct
11918{
11919 char *old_name;
11920 char *new_name;
11921 struct rename_section_struct *next;
11922};
11923
11924static struct rename_section_struct *section_rename;
11925
11926
9456465c
BW
11927/* Parse the string "oldname=new_name(:oldname2=new_name2)*" and add
11928 entries to the section_rename list. Note: Specifying multiple
11929 renamings separated by colons is not documented and is retained only
11930 for backward compatibility. */
e0001a05 11931
7fa3d080
BW
11932static void
11933build_section_rename (const char *arg)
e0001a05 11934{
9456465c 11935 struct rename_section_struct *r;
e0001a05
NC
11936 char *this_arg = NULL;
11937 char *next_arg = NULL;
11938
9456465c 11939 for (this_arg = xstrdup (arg); this_arg != NULL; this_arg = next_arg)
e0001a05 11940 {
9456465c
BW
11941 char *old_name, *new_name;
11942
e0001a05
NC
11943 if (this_arg)
11944 {
11945 next_arg = strchr (this_arg, ':');
11946 if (next_arg)
11947 {
11948 *next_arg = '\0';
11949 next_arg++;
11950 }
11951 }
e0001a05 11952
9456465c
BW
11953 old_name = this_arg;
11954 new_name = strchr (this_arg, '=');
e0001a05 11955
9456465c
BW
11956 if (*old_name == '\0')
11957 {
11958 as_warn (_("ignoring extra '-rename-section' delimiter ':'"));
11959 continue;
11960 }
11961 if (!new_name || new_name[1] == '\0')
11962 {
11963 as_warn (_("ignoring invalid '-rename-section' specification: '%s'"),
11964 old_name);
11965 continue;
11966 }
11967 *new_name = '\0';
11968 new_name++;
e0001a05 11969
9456465c
BW
11970 /* Check for invalid section renaming. */
11971 for (r = section_rename; r != NULL; r = r->next)
11972 {
11973 if (strcmp (r->old_name, old_name) == 0)
11974 as_bad (_("section %s renamed multiple times"), old_name);
11975 if (strcmp (r->new_name, new_name) == 0)
11976 as_bad (_("multiple sections remapped to output section %s"),
11977 new_name);
11978 }
e0001a05 11979
9456465c
BW
11980 /* Now add it. */
11981 r = (struct rename_section_struct *)
11982 xmalloc (sizeof (struct rename_section_struct));
11983 r->old_name = xstrdup (old_name);
11984 r->new_name = xstrdup (new_name);
11985 r->next = section_rename;
11986 section_rename = r;
e0001a05 11987 }
e0001a05
NC
11988}
11989
11990
9456465c
BW
11991char *
11992xtensa_section_rename (char *name)
e0001a05
NC
11993{
11994 struct rename_section_struct *r = section_rename;
11995
11996 for (r = section_rename; r != NULL; r = r->next)
43cd72b9
BW
11997 {
11998 if (strcmp (r->old_name, name) == 0)
11999 return r->new_name;
12000 }
e0001a05
NC
12001
12002 return name;
12003}
This page took 1.340286 seconds and 4 git commands to generate.